blob: c19e974c00196be4ba1274030f9dc74d36daba5d [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070037#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100038#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
40#include "drm_crtc_helper.h"
41
Zhenyu Wang32f9d652009-07-24 01:00:32 +080042#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
Jesse Barnes79e53942008-11-07 14:24:08 -080044bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080045static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020046static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010047static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080048
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
Jesse Barnes79e53942008-11-07 14:24:08 -080078
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
ling.ma@intel.com0c2e3952009-07-17 11:44:30 +0800100#define I8XX_P2_LVDS_FAST 7
Jesse Barnes79e53942008-11-07 14:24:08 -0800101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
Jesse Barnes79e53942008-11-07 14:24:08 -0800114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
Jesse Barnes79e53942008-11-07 14:24:08 -0800118#define I9XX_M1_MIN 10
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500119#define I9XX_M1_MAX 22
Jesse Barnes79e53942008-11-07 14:24:08 -0800120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
Jesse Barnes79e53942008-11-07 14:24:08 -0800127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
Jesse Barnes79e53942008-11-07 14:24:08 -0800133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
Ma Ling044c7c42009-03-18 20:13:23 +0800142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
Eric Anholtbad720f2009-10-22 16:11:14 -0700239/* Ironlake / Sandybridge */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247#define IRONLAKE_M1_MIN 12
Zhao Yakuia59e3852010-01-06 22:05:57 +0800248#define IRONLAKE_M1_MAX 22
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800252
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
Zhao Yakui45476682009-12-31 16:06:04 +0800327
Jesse Barnes2377b742010-07-07 14:06:43 -0700328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
Ma Lingd4906092009-03-18 20:13:27 +0800331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800337
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800341static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700344
Chris Wilson021357a2010-09-07 20:54:59 +0100345static inline u32 /* units of 100MHz */
346intel_fdi_link_freq(struct drm_device *dev)
347{
Chris Wilson8b99e682010-10-13 09:59:17 +0100348 if (IS_GEN5(dev)) {
349 struct drm_i915_private *dev_priv = dev->dev_private;
350 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
351 } else
352 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100353}
354
Keith Packarde4b36692009-06-05 19:22:17 -0700355static const intel_limit_t intel_limits_i8xx_dvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800356 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
357 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
358 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
359 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
360 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
361 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
362 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
363 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
364 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
365 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800366 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700367};
368
369static const intel_limit_t intel_limits_i8xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800370 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
371 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
372 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
373 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
374 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
375 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
376 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
377 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
378 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
379 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800380 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700381};
382
383static const intel_limit_t intel_limits_i9xx_sdvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800384 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
385 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
386 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
387 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
388 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
389 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
390 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
391 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
392 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
393 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800394 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700395};
396
397static const intel_limit_t intel_limits_i9xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800398 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
399 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
400 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
401 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
402 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
403 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
404 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
405 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
406 /* The single-channel range is 25-112Mhz, and dual-channel
407 * is 80-224Mhz. Prefer single channel as much as possible.
408 */
409 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
410 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800411 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700412};
413
Ma Ling044c7c42009-03-18 20:13:23 +0800414 /* below parameter and function is for G4X Chipset Family*/
Keith Packarde4b36692009-06-05 19:22:17 -0700415static const intel_limit_t intel_limits_g4x_sdvo = {
Ma Ling044c7c42009-03-18 20:13:23 +0800416 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
417 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
418 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
419 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
420 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
421 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
422 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
423 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
424 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
425 .p2_slow = G4X_P2_SDVO_SLOW,
426 .p2_fast = G4X_P2_SDVO_FAST
427 },
Ma Lingd4906092009-03-18 20:13:27 +0800428 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700429};
430
431static const intel_limit_t intel_limits_g4x_hdmi = {
Ma Ling044c7c42009-03-18 20:13:23 +0800432 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
433 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
434 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
435 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
436 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
437 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
438 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
439 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
440 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
441 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
442 .p2_fast = G4X_P2_HDMI_DAC_FAST
443 },
Ma Lingd4906092009-03-18 20:13:27 +0800444 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700445};
446
447static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800448 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
449 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
450 .vco = { .min = G4X_VCO_MIN,
451 .max = G4X_VCO_MAX },
452 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
453 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
454 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
455 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
456 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
457 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
458 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
459 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
460 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
461 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
462 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
463 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
464 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
465 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
466 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
467 },
Ma Lingd4906092009-03-18 20:13:27 +0800468 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700469};
470
471static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800472 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
473 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
474 .vco = { .min = G4X_VCO_MIN,
475 .max = G4X_VCO_MAX },
476 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
477 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
478 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
479 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
480 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
481 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
482 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
483 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
484 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
485 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
486 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
487 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
488 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
489 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
490 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
491 },
Ma Lingd4906092009-03-18 20:13:27 +0800492 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700493};
494
495static const intel_limit_t intel_limits_g4x_display_port = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700496 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
497 .max = G4X_DOT_DISPLAY_PORT_MAX },
498 .vco = { .min = G4X_VCO_MIN,
499 .max = G4X_VCO_MAX},
500 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
501 .max = G4X_N_DISPLAY_PORT_MAX },
502 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
503 .max = G4X_M_DISPLAY_PORT_MAX },
504 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
505 .max = G4X_M1_DISPLAY_PORT_MAX },
506 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
507 .max = G4X_M2_DISPLAY_PORT_MAX },
508 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
509 .max = G4X_P_DISPLAY_PORT_MAX },
510 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
511 .max = G4X_P1_DISPLAY_PORT_MAX},
512 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
513 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
514 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
515 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700516};
517
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500518static const intel_limit_t intel_limits_pineview_sdvo = {
Shaohua Li21778322009-02-23 15:19:16 +0800519 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500520 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
521 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
522 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
523 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
524 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800525 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
526 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
527 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
528 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Shaohua Li61157072009-04-03 15:24:43 +0800529 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700530};
531
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500532static const intel_limit_t intel_limits_pineview_lvds = {
Shaohua Li21778322009-02-23 15:19:16 +0800533 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500534 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
535 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
536 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
537 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
538 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
539 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800540 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500541 /* Pineview only supports single-channel mode. */
Shaohua Li21778322009-02-23 15:19:16 +0800542 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
543 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
Shaohua Li61157072009-04-03 15:24:43 +0800544 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700545};
546
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547static const intel_limit_t intel_limits_ironlake_dac = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500548 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
549 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800550 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
551 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500552 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
553 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800554 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
555 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500556 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800557 .p2_slow = IRONLAKE_DAC_P2_SLOW,
558 .p2_fast = IRONLAKE_DAC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800559 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700560};
561
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562static const intel_limit_t intel_limits_ironlake_single_lvds = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500563 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
564 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800565 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
566 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500567 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
568 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800569 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
570 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500571 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800572 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
573 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
574 .find_pll = intel_g4x_find_best_PLL,
575};
576
577static const intel_limit_t intel_limits_ironlake_dual_lvds = {
578 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
579 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
580 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
581 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
582 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
583 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
584 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
585 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
586 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
587 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
588 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
589 .find_pll = intel_g4x_find_best_PLL,
590};
591
592static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
593 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
594 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
595 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
596 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
597 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
598 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
599 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
600 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
601 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
602 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
603 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
604 .find_pll = intel_g4x_find_best_PLL,
605};
606
607static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
608 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
609 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
610 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
611 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
612 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
613 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
614 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
615 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
616 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
617 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
618 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800619 .find_pll = intel_g4x_find_best_PLL,
620};
621
622static const intel_limit_t intel_limits_ironlake_display_port = {
623 .dot = { .min = IRONLAKE_DOT_MIN,
624 .max = IRONLAKE_DOT_MAX },
625 .vco = { .min = IRONLAKE_VCO_MIN,
626 .max = IRONLAKE_VCO_MAX},
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800627 .n = { .min = IRONLAKE_DP_N_MIN,
628 .max = IRONLAKE_DP_N_MAX },
629 .m = { .min = IRONLAKE_DP_M_MIN,
630 .max = IRONLAKE_DP_M_MAX },
Zhao Yakui45476682009-12-31 16:06:04 +0800631 .m1 = { .min = IRONLAKE_M1_MIN,
632 .max = IRONLAKE_M1_MAX },
633 .m2 = { .min = IRONLAKE_M2_MIN,
634 .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800635 .p = { .min = IRONLAKE_DP_P_MIN,
636 .max = IRONLAKE_DP_P_MAX },
637 .p1 = { .min = IRONLAKE_DP_P1_MIN,
638 .max = IRONLAKE_DP_P1_MAX},
639 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
640 .p2_slow = IRONLAKE_DP_P2_SLOW,
641 .p2_fast = IRONLAKE_DP_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800642 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800643};
644
Chris Wilson1b894b52010-12-14 20:04:54 +0000645static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
646 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800647{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800648 struct drm_device *dev = crtc->dev;
649 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800650 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800651
652 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800653 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
654 LVDS_CLKB_POWER_UP) {
655 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000656 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800657 limit = &intel_limits_ironlake_dual_lvds_100m;
658 else
659 limit = &intel_limits_ironlake_dual_lvds;
660 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000661 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800662 limit = &intel_limits_ironlake_single_lvds_100m;
663 else
664 limit = &intel_limits_ironlake_single_lvds;
665 }
666 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800667 HAS_eDP)
668 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800669 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800670 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800671
672 return limit;
673}
674
Ma Ling044c7c42009-03-18 20:13:23 +0800675static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
676{
677 struct drm_device *dev = crtc->dev;
678 struct drm_i915_private *dev_priv = dev->dev_private;
679 const intel_limit_t *limit;
680
681 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
682 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
683 LVDS_CLKB_POWER_UP)
684 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700685 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800686 else
687 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700688 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800689 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
690 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700691 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800692 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700693 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700694 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700695 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800696 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700697 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800698
699 return limit;
700}
701
Chris Wilson1b894b52010-12-14 20:04:54 +0000702static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800703{
704 struct drm_device *dev = crtc->dev;
705 const intel_limit_t *limit;
706
Eric Anholtbad720f2009-10-22 16:11:14 -0700707 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000708 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800709 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800710 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500711 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800712 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500713 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800714 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500715 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100716 } else if (!IS_GEN2(dev)) {
717 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
718 limit = &intel_limits_i9xx_lvds;
719 else
720 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800721 } else {
722 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700723 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800724 else
Keith Packarde4b36692009-06-05 19:22:17 -0700725 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800726 }
727 return limit;
728}
729
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500730/* m1 is reserved as 0 in Pineview, n is a ring counter */
731static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800732{
Shaohua Li21778322009-02-23 15:19:16 +0800733 clock->m = clock->m2 + 2;
734 clock->p = clock->p1 * clock->p2;
735 clock->vco = refclk * clock->m / clock->n;
736 clock->dot = clock->vco / clock->p;
737}
738
739static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
740{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500741 if (IS_PINEVIEW(dev)) {
742 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800743 return;
744 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
746 clock->p = clock->p1 * clock->p2;
747 clock->vco = refclk * clock->m / (clock->n + 2);
748 clock->dot = clock->vco / clock->p;
749}
750
Jesse Barnes79e53942008-11-07 14:24:08 -0800751/**
752 * Returns whether any output on the specified pipe is of the specified type
753 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100754bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800755{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100756 struct drm_device *dev = crtc->dev;
757 struct drm_mode_config *mode_config = &dev->mode_config;
758 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759
Chris Wilson4ef69c72010-09-09 15:14:28 +0100760 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
761 if (encoder->base.crtc == crtc && encoder->type == type)
762 return true;
763
764 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800765}
766
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800767#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800768/**
769 * Returns whether the given set of divisors are valid for a given refclk with
770 * the given connectors.
771 */
772
Chris Wilson1b894b52010-12-14 20:04:54 +0000773static bool intel_PLL_is_valid(struct drm_device *dev,
774 const intel_limit_t *limit,
775 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800776{
Jesse Barnes79e53942008-11-07 14:24:08 -0800777 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
778 INTELPllInvalid ("p1 out of range\n");
779 if (clock->p < limit->p.min || limit->p.max < clock->p)
780 INTELPllInvalid ("p out of range\n");
781 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
782 INTELPllInvalid ("m2 out of range\n");
783 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
784 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500785 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800786 INTELPllInvalid ("m1 <= m2\n");
787 if (clock->m < limit->m.min || limit->m.max < clock->m)
788 INTELPllInvalid ("m out of range\n");
789 if (clock->n < limit->n.min || limit->n.max < clock->n)
790 INTELPllInvalid ("n out of range\n");
791 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
792 INTELPllInvalid ("vco out of range\n");
793 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
794 * connector, etc., rather than just a single range.
795 */
796 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
797 INTELPllInvalid ("dot out of range\n");
798
799 return true;
800}
801
Ma Lingd4906092009-03-18 20:13:27 +0800802static bool
803intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
804 int target, int refclk, intel_clock_t *best_clock)
805
Jesse Barnes79e53942008-11-07 14:24:08 -0800806{
807 struct drm_device *dev = crtc->dev;
808 struct drm_i915_private *dev_priv = dev->dev_private;
809 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800810 int err = target;
811
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200812 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800813 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800814 /*
815 * For LVDS, if the panel is on, just rely on its current
816 * settings for dual-channel. We haven't figured out how to
817 * reliably set up different single/dual channel state, if we
818 * even can.
819 */
820 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
821 LVDS_CLKB_POWER_UP)
822 clock.p2 = limit->p2.p2_fast;
823 else
824 clock.p2 = limit->p2.p2_slow;
825 } else {
826 if (target < limit->p2.dot_limit)
827 clock.p2 = limit->p2.p2_slow;
828 else
829 clock.p2 = limit->p2.p2_fast;
830 }
831
832 memset (best_clock, 0, sizeof (*best_clock));
833
Zhao Yakui42158662009-11-20 11:24:18 +0800834 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
835 clock.m1++) {
836 for (clock.m2 = limit->m2.min;
837 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500838 /* m1 is always 0 in Pineview */
839 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800840 break;
841 for (clock.n = limit->n.min;
842 clock.n <= limit->n.max; clock.n++) {
843 for (clock.p1 = limit->p1.min;
844 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800845 int this_err;
846
Shaohua Li21778322009-02-23 15:19:16 +0800847 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000848 if (!intel_PLL_is_valid(dev, limit,
849 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800850 continue;
851
852 this_err = abs(clock.dot - target);
853 if (this_err < err) {
854 *best_clock = clock;
855 err = this_err;
856 }
857 }
858 }
859 }
860 }
861
862 return (err != target);
863}
864
Ma Lingd4906092009-03-18 20:13:27 +0800865static bool
866intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
867 int target, int refclk, intel_clock_t *best_clock)
868{
869 struct drm_device *dev = crtc->dev;
870 struct drm_i915_private *dev_priv = dev->dev_private;
871 intel_clock_t clock;
872 int max_n;
873 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400874 /* approximately equals target * 0.00585 */
875 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800876 found = false;
877
878 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800879 int lvds_reg;
880
Eric Anholtc619eed2010-01-28 16:45:52 -0800881 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800882 lvds_reg = PCH_LVDS;
883 else
884 lvds_reg = LVDS;
885 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800886 LVDS_CLKB_POWER_UP)
887 clock.p2 = limit->p2.p2_fast;
888 else
889 clock.p2 = limit->p2.p2_slow;
890 } else {
891 if (target < limit->p2.dot_limit)
892 clock.p2 = limit->p2.p2_slow;
893 else
894 clock.p2 = limit->p2.p2_fast;
895 }
896
897 memset(best_clock, 0, sizeof(*best_clock));
898 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200899 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800900 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200901 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800902 for (clock.m1 = limit->m1.max;
903 clock.m1 >= limit->m1.min; clock.m1--) {
904 for (clock.m2 = limit->m2.max;
905 clock.m2 >= limit->m2.min; clock.m2--) {
906 for (clock.p1 = limit->p1.max;
907 clock.p1 >= limit->p1.min; clock.p1--) {
908 int this_err;
909
Shaohua Li21778322009-02-23 15:19:16 +0800910 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000911 if (!intel_PLL_is_valid(dev, limit,
912 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800913 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000914
915 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800916 if (this_err < err_most) {
917 *best_clock = clock;
918 err_most = this_err;
919 max_n = clock.n;
920 found = true;
921 }
922 }
923 }
924 }
925 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800926 return found;
927}
Ma Lingd4906092009-03-18 20:13:27 +0800928
Zhenyu Wang2c072452009-06-05 15:38:42 +0800929static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500930intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
931 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800932{
933 struct drm_device *dev = crtc->dev;
934 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800935
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800936 if (target < 200000) {
937 clock.n = 1;
938 clock.p1 = 2;
939 clock.p2 = 10;
940 clock.m1 = 12;
941 clock.m2 = 9;
942 } else {
943 clock.n = 2;
944 clock.p1 = 1;
945 clock.p2 = 10;
946 clock.m1 = 14;
947 clock.m2 = 8;
948 }
949 intel_clock(dev, refclk, &clock);
950 memcpy(best_clock, &clock, sizeof(intel_clock_t));
951 return true;
952}
953
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700954/* DisplayPort has only two frequencies, 162MHz and 270MHz */
955static bool
956intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
957 int target, int refclk, intel_clock_t *best_clock)
958{
Chris Wilson5eddb702010-09-11 13:48:45 +0100959 intel_clock_t clock;
960 if (target < 200000) {
961 clock.p1 = 2;
962 clock.p2 = 10;
963 clock.n = 2;
964 clock.m1 = 23;
965 clock.m2 = 8;
966 } else {
967 clock.p1 = 1;
968 clock.p2 = 10;
969 clock.n = 1;
970 clock.m1 = 14;
971 clock.m2 = 2;
972 }
973 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
974 clock.p = (clock.p1 * clock.p2);
975 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
976 clock.vco = 0;
977 memcpy(best_clock, &clock, sizeof(intel_clock_t));
978 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700979}
980
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700981/**
982 * intel_wait_for_vblank - wait for vblank on a given pipe
983 * @dev: drm device
984 * @pipe: pipe to wait for
985 *
986 * Wait for vblank to occur on a given pipe. Needed for various bits of
987 * mode setting code.
988 */
989void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800990{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700991 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800992 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700993
Chris Wilson300387c2010-09-05 20:25:43 +0100994 /* Clear existing vblank status. Note this will clear any other
995 * sticky status fields as well.
996 *
997 * This races with i915_driver_irq_handler() with the result
998 * that either function could miss a vblank event. Here it is not
999 * fatal, as we will either wait upon the next vblank interrupt or
1000 * timeout. Generally speaking intel_wait_for_vblank() is only
1001 * called during modeset at which time the GPU should be idle and
1002 * should *not* be performing page flips and thus not waiting on
1003 * vblanks...
1004 * Currently, the result of us stealing a vblank from the irq
1005 * handler is that a single frame will be skipped during swapbuffers.
1006 */
1007 I915_WRITE(pipestat_reg,
1008 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1009
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001010 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +01001011 if (wait_for(I915_READ(pipestat_reg) &
1012 PIPE_VBLANK_INTERRUPT_STATUS,
1013 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001014 DRM_DEBUG_KMS("vblank wait timed out\n");
1015}
1016
Keith Packardab7ad7f2010-10-03 00:33:06 -07001017/*
1018 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001019 * @dev: drm device
1020 * @pipe: pipe to wait for
1021 *
1022 * After disabling a pipe, we can't wait for vblank in the usual way,
1023 * spinning on the vblank interrupt status bit, since we won't actually
1024 * see an interrupt when the pipe is disabled.
1025 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001026 * On Gen4 and above:
1027 * wait for the pipe register state bit to turn off
1028 *
1029 * Otherwise:
1030 * wait for the display line value to settle (it usually
1031 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001032 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001033 */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001034void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001035{
1036 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001037
Keith Packardab7ad7f2010-10-03 00:33:06 -07001038 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001039 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001040
Keith Packardab7ad7f2010-10-03 00:33:06 -07001041 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001042 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1043 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -07001044 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1045 } else {
1046 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001047 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001048 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1049
1050 /* Wait for the display line to settle */
1051 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001052 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -07001053 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +01001054 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -07001055 time_after(timeout, jiffies));
1056 if (time_after(jiffies, timeout))
1057 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1058 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001059}
1060
Jesse Barnesb24e7172011-01-04 15:09:30 -08001061static const char *state_string(bool enabled)
1062{
1063 return enabled ? "on" : "off";
1064}
1065
1066/* Only for pre-ILK configs */
1067static void assert_pll(struct drm_i915_private *dev_priv,
1068 enum pipe pipe, bool state)
1069{
1070 int reg;
1071 u32 val;
1072 bool cur_state;
1073
1074 reg = DPLL(pipe);
1075 val = I915_READ(reg);
1076 cur_state = !!(val & DPLL_VCO_ENABLE);
1077 WARN(cur_state != state,
1078 "PLL state assertion failure (expected %s, current %s)\n",
1079 state_string(state), state_string(cur_state));
1080}
1081#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1082#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1083
Jesse Barnes040484a2011-01-03 12:14:26 -08001084/* For ILK+ */
1085static void assert_pch_pll(struct drm_i915_private *dev_priv,
1086 enum pipe pipe, bool state)
1087{
1088 int reg;
1089 u32 val;
1090 bool cur_state;
1091
1092 reg = PCH_DPLL(pipe);
1093 val = I915_READ(reg);
1094 cur_state = !!(val & DPLL_VCO_ENABLE);
1095 WARN(cur_state != state,
1096 "PCH PLL state assertion failure (expected %s, current %s)\n",
1097 state_string(state), state_string(cur_state));
1098}
1099#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
1100#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
1101
1102static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1103 enum pipe pipe, bool state)
1104{
1105 int reg;
1106 u32 val;
1107 bool cur_state;
1108
1109 reg = FDI_TX_CTL(pipe);
1110 val = I915_READ(reg);
1111 cur_state = !!(val & FDI_TX_ENABLE);
1112 WARN(cur_state != state,
1113 "FDI TX state assertion failure (expected %s, current %s)\n",
1114 state_string(state), state_string(cur_state));
1115}
1116#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1117#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1118
1119static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1120 enum pipe pipe, bool state)
1121{
1122 int reg;
1123 u32 val;
1124 bool cur_state;
1125
1126 reg = FDI_RX_CTL(pipe);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & FDI_RX_ENABLE);
1129 WARN(cur_state != state,
1130 "FDI RX state assertion failure (expected %s, current %s)\n",
1131 state_string(state), state_string(cur_state));
1132}
1133#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1134#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1135
1136static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1137 enum pipe pipe)
1138{
1139 int reg;
1140 u32 val;
1141
1142 /* ILK FDI PLL is always enabled */
1143 if (dev_priv->info->gen == 5)
1144 return;
1145
1146 reg = FDI_TX_CTL(pipe);
1147 val = I915_READ(reg);
1148 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1149}
1150
1151static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1152 enum pipe pipe)
1153{
1154 int reg;
1155 u32 val;
1156
1157 reg = FDI_RX_CTL(pipe);
1158 val = I915_READ(reg);
1159 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1160}
1161
Jesse Barnesea0760c2011-01-04 15:09:32 -08001162static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1163 enum pipe pipe)
1164{
1165 int pp_reg, lvds_reg;
1166 u32 val;
1167 enum pipe panel_pipe = PIPE_A;
1168 bool locked = locked;
1169
1170 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1171 pp_reg = PCH_PP_CONTROL;
1172 lvds_reg = PCH_LVDS;
1173 } else {
1174 pp_reg = PP_CONTROL;
1175 lvds_reg = LVDS;
1176 }
1177
1178 val = I915_READ(pp_reg);
1179 if (!(val & PANEL_POWER_ON) ||
1180 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1181 locked = false;
1182
1183 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1184 panel_pipe = PIPE_B;
1185
1186 WARN(panel_pipe == pipe && locked,
1187 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001188 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001189}
1190
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001191static void assert_pipe(struct drm_i915_private *dev_priv,
1192 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001193{
1194 int reg;
1195 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001196 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001197
1198 reg = PIPECONF(pipe);
1199 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001200 cur_state = !!(val & PIPECONF_ENABLE);
1201 WARN(cur_state != state,
1202 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001203 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001204}
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001205#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1206#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001207
1208static void assert_plane_enabled(struct drm_i915_private *dev_priv,
1209 enum plane plane)
1210{
1211 int reg;
1212 u32 val;
1213
1214 reg = DSPCNTR(plane);
1215 val = I915_READ(reg);
1216 WARN(!(val & DISPLAY_PLANE_ENABLE),
1217 "plane %c assertion failure, should be active but is disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001218 plane_name(plane));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001219}
1220
1221static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1222 enum pipe pipe)
1223{
1224 int reg, i;
1225 u32 val;
1226 int cur_pipe;
1227
Jesse Barnes19ec1352011-02-02 12:28:02 -08001228 /* Planes are fixed to pipes on ILK+ */
1229 if (HAS_PCH_SPLIT(dev_priv->dev))
1230 return;
1231
Jesse Barnesb24e7172011-01-04 15:09:30 -08001232 /* Need to check both planes against the pipe */
1233 for (i = 0; i < 2; i++) {
1234 reg = DSPCNTR(i);
1235 val = I915_READ(reg);
1236 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1237 DISPPLANE_SEL_PIPE_SHIFT;
1238 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001239 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1240 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241 }
1242}
1243
Jesse Barnes92f25842011-01-04 15:09:34 -08001244static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1245{
1246 u32 val;
1247 bool enabled;
1248
1249 val = I915_READ(PCH_DREF_CONTROL);
1250 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1251 DREF_SUPERSPREAD_SOURCE_MASK));
1252 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1253}
1254
1255static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1256 enum pipe pipe)
1257{
1258 int reg;
1259 u32 val;
1260 bool enabled;
1261
1262 reg = TRANSCONF(pipe);
1263 val = I915_READ(reg);
1264 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001265 WARN(enabled,
1266 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1267 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001268}
1269
Jesse Barnes291906f2011-02-02 12:28:03 -08001270static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1271 enum pipe pipe, int reg)
1272{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001273 u32 val = I915_READ(reg);
1274 WARN(DP_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001275 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001276 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001277}
1278
1279static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, int reg)
1281{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001282 u32 val = I915_READ(reg);
1283 WARN(HDMI_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001284 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001285 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001286}
1287
1288static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1289 enum pipe pipe)
1290{
1291 int reg;
1292 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001293
1294 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B);
1295 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C);
1296 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D);
1297
1298 reg = PCH_ADPA;
1299 val = I915_READ(reg);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001300 WARN(ADPA_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001301 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001302 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001303
1304 reg = PCH_LVDS;
1305 val = I915_READ(reg);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001306 WARN(LVDS_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001307 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001308 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001309
1310 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1311 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1312 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1313}
1314
Jesse Barnesb24e7172011-01-04 15:09:30 -08001315/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001316 * intel_enable_pll - enable a PLL
1317 * @dev_priv: i915 private structure
1318 * @pipe: pipe PLL to enable
1319 *
1320 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1321 * make sure the PLL reg is writable first though, since the panel write
1322 * protect mechanism may be enabled.
1323 *
1324 * Note! This is for pre-ILK only.
1325 */
1326static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1327{
1328 int reg;
1329 u32 val;
1330
1331 /* No really, not for ILK+ */
1332 BUG_ON(dev_priv->info->gen >= 5);
1333
1334 /* PLL is protected by panel, make sure we can write it */
1335 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1336 assert_panel_unlocked(dev_priv, pipe);
1337
1338 reg = DPLL(pipe);
1339 val = I915_READ(reg);
1340 val |= DPLL_VCO_ENABLE;
1341
1342 /* We do this three times for luck */
1343 I915_WRITE(reg, val);
1344 POSTING_READ(reg);
1345 udelay(150); /* wait for warmup */
1346 I915_WRITE(reg, val);
1347 POSTING_READ(reg);
1348 udelay(150); /* wait for warmup */
1349 I915_WRITE(reg, val);
1350 POSTING_READ(reg);
1351 udelay(150); /* wait for warmup */
1352}
1353
1354/**
1355 * intel_disable_pll - disable a PLL
1356 * @dev_priv: i915 private structure
1357 * @pipe: pipe PLL to disable
1358 *
1359 * Disable the PLL for @pipe, making sure the pipe is off first.
1360 *
1361 * Note! This is for pre-ILK only.
1362 */
1363static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1364{
1365 int reg;
1366 u32 val;
1367
1368 /* Don't disable pipe A or pipe A PLLs if needed */
1369 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1370 return;
1371
1372 /* Make sure the pipe isn't still relying on us */
1373 assert_pipe_disabled(dev_priv, pipe);
1374
1375 reg = DPLL(pipe);
1376 val = I915_READ(reg);
1377 val &= ~DPLL_VCO_ENABLE;
1378 I915_WRITE(reg, val);
1379 POSTING_READ(reg);
1380}
1381
1382/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001383 * intel_enable_pch_pll - enable PCH PLL
1384 * @dev_priv: i915 private structure
1385 * @pipe: pipe PLL to enable
1386 *
1387 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1388 * drives the transcoder clock.
1389 */
1390static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1391 enum pipe pipe)
1392{
1393 int reg;
1394 u32 val;
1395
1396 /* PCH only available on ILK+ */
1397 BUG_ON(dev_priv->info->gen < 5);
1398
1399 /* PCH refclock must be enabled first */
1400 assert_pch_refclk_enabled(dev_priv);
1401
1402 reg = PCH_DPLL(pipe);
1403 val = I915_READ(reg);
1404 val |= DPLL_VCO_ENABLE;
1405 I915_WRITE(reg, val);
1406 POSTING_READ(reg);
1407 udelay(200);
1408}
1409
1410static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1411 enum pipe pipe)
1412{
1413 int reg;
1414 u32 val;
1415
1416 /* PCH only available on ILK+ */
1417 BUG_ON(dev_priv->info->gen < 5);
1418
1419 /* Make sure transcoder isn't still depending on us */
1420 assert_transcoder_disabled(dev_priv, pipe);
1421
1422 reg = PCH_DPLL(pipe);
1423 val = I915_READ(reg);
1424 val &= ~DPLL_VCO_ENABLE;
1425 I915_WRITE(reg, val);
1426 POSTING_READ(reg);
1427 udelay(200);
1428}
1429
Jesse Barnes040484a2011-01-03 12:14:26 -08001430static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1431 enum pipe pipe)
1432{
1433 int reg;
1434 u32 val;
1435
1436 /* PCH only available on ILK+ */
1437 BUG_ON(dev_priv->info->gen < 5);
1438
1439 /* Make sure PCH DPLL is enabled */
1440 assert_pch_pll_enabled(dev_priv, pipe);
1441
1442 /* FDI must be feeding us bits for PCH ports */
1443 assert_fdi_tx_enabled(dev_priv, pipe);
1444 assert_fdi_rx_enabled(dev_priv, pipe);
1445
1446 reg = TRANSCONF(pipe);
1447 val = I915_READ(reg);
1448 /*
1449 * make the BPC in transcoder be consistent with
1450 * that in pipeconf reg.
1451 */
1452 val &= ~PIPE_BPC_MASK;
1453 val |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
1454 I915_WRITE(reg, val | TRANS_ENABLE);
1455 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1456 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1457}
1458
1459static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1460 enum pipe pipe)
1461{
1462 int reg;
1463 u32 val;
1464
1465 /* FDI relies on the transcoder */
1466 assert_fdi_tx_disabled(dev_priv, pipe);
1467 assert_fdi_rx_disabled(dev_priv, pipe);
1468
Jesse Barnes291906f2011-02-02 12:28:03 -08001469 /* Ports must be off as well */
1470 assert_pch_ports_disabled(dev_priv, pipe);
1471
Jesse Barnes040484a2011-01-03 12:14:26 -08001472 reg = TRANSCONF(pipe);
1473 val = I915_READ(reg);
1474 val &= ~TRANS_ENABLE;
1475 I915_WRITE(reg, val);
1476 /* wait for PCH transcoder off, transcoder state */
1477 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1478 DRM_ERROR("failed to disable transcoder\n");
1479}
1480
Jesse Barnes92f25842011-01-04 15:09:34 -08001481/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001482 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001483 * @dev_priv: i915 private structure
1484 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001485 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001486 *
1487 * Enable @pipe, making sure that various hardware specific requirements
1488 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1489 *
1490 * @pipe should be %PIPE_A or %PIPE_B.
1491 *
1492 * Will wait until the pipe is actually running (i.e. first vblank) before
1493 * returning.
1494 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001495static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1496 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001497{
1498 int reg;
1499 u32 val;
1500
1501 /*
1502 * A pipe without a PLL won't actually be able to drive bits from
1503 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1504 * need the check.
1505 */
1506 if (!HAS_PCH_SPLIT(dev_priv->dev))
1507 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001508 else {
1509 if (pch_port) {
1510 /* if driving the PCH, we need FDI enabled */
1511 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1512 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1513 }
1514 /* FIXME: assert CPU port conditions for SNB+ */
1515 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001516
1517 reg = PIPECONF(pipe);
1518 val = I915_READ(reg);
1519 val |= PIPECONF_ENABLE;
1520 I915_WRITE(reg, val);
1521 POSTING_READ(reg);
1522 intel_wait_for_vblank(dev_priv->dev, pipe);
1523}
1524
1525/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001526 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001527 * @dev_priv: i915 private structure
1528 * @pipe: pipe to disable
1529 *
1530 * Disable @pipe, making sure that various hardware specific requirements
1531 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1532 *
1533 * @pipe should be %PIPE_A or %PIPE_B.
1534 *
1535 * Will wait until the pipe has shut down before returning.
1536 */
1537static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1538 enum pipe pipe)
1539{
1540 int reg;
1541 u32 val;
1542
1543 /*
1544 * Make sure planes won't keep trying to pump pixels to us,
1545 * or we might hang the display.
1546 */
1547 assert_planes_disabled(dev_priv, pipe);
1548
1549 /* Don't disable pipe A or pipe A PLLs if needed */
1550 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1551 return;
1552
1553 reg = PIPECONF(pipe);
1554 val = I915_READ(reg);
1555 val &= ~PIPECONF_ENABLE;
1556 I915_WRITE(reg, val);
1557 POSTING_READ(reg);
1558 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1559}
1560
1561/**
1562 * intel_enable_plane - enable a display plane on a given pipe
1563 * @dev_priv: i915 private structure
1564 * @plane: plane to enable
1565 * @pipe: pipe being fed
1566 *
1567 * Enable @plane on @pipe, making sure that @pipe is running first.
1568 */
1569static void intel_enable_plane(struct drm_i915_private *dev_priv,
1570 enum plane plane, enum pipe pipe)
1571{
1572 int reg;
1573 u32 val;
1574
1575 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1576 assert_pipe_enabled(dev_priv, pipe);
1577
1578 reg = DSPCNTR(plane);
1579 val = I915_READ(reg);
1580 val |= DISPLAY_PLANE_ENABLE;
1581 I915_WRITE(reg, val);
1582 POSTING_READ(reg);
1583 intel_wait_for_vblank(dev_priv->dev, pipe);
1584}
1585
1586/*
1587 * Plane regs are double buffered, going from enabled->disabled needs a
1588 * trigger in order to latch. The display address reg provides this.
1589 */
1590static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1591 enum plane plane)
1592{
1593 u32 reg = DSPADDR(plane);
1594 I915_WRITE(reg, I915_READ(reg));
1595}
1596
1597/**
1598 * intel_disable_plane - disable a display plane
1599 * @dev_priv: i915 private structure
1600 * @plane: plane to disable
1601 * @pipe: pipe consuming the data
1602 *
1603 * Disable @plane; should be an independent operation.
1604 */
1605static void intel_disable_plane(struct drm_i915_private *dev_priv,
1606 enum plane plane, enum pipe pipe)
1607{
1608 int reg;
1609 u32 val;
1610
1611 reg = DSPCNTR(plane);
1612 val = I915_READ(reg);
1613 val &= ~DISPLAY_PLANE_ENABLE;
1614 I915_WRITE(reg, val);
1615 POSTING_READ(reg);
1616 intel_flush_display_plane(dev_priv, plane);
1617 intel_wait_for_vblank(dev_priv->dev, pipe);
1618}
1619
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001620static void disable_pch_dp(struct drm_i915_private *dev_priv,
1621 enum pipe pipe, int reg)
1622{
1623 u32 val = I915_READ(reg);
1624 if (DP_PIPE_ENABLED(val, pipe))
1625 I915_WRITE(reg, val & ~DP_PORT_EN);
1626}
1627
1628static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1629 enum pipe pipe, int reg)
1630{
1631 u32 val = I915_READ(reg);
1632 if (HDMI_PIPE_ENABLED(val, pipe))
1633 I915_WRITE(reg, val & ~PORT_ENABLE);
1634}
1635
1636/* Disable any ports connected to this transcoder */
1637static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1638 enum pipe pipe)
1639{
1640 u32 reg, val;
1641
1642 val = I915_READ(PCH_PP_CONTROL);
1643 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1644
1645 disable_pch_dp(dev_priv, pipe, PCH_DP_B);
1646 disable_pch_dp(dev_priv, pipe, PCH_DP_C);
1647 disable_pch_dp(dev_priv, pipe, PCH_DP_D);
1648
1649 reg = PCH_ADPA;
1650 val = I915_READ(reg);
1651 if (ADPA_PIPE_ENABLED(val, pipe))
1652 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1653
1654 reg = PCH_LVDS;
1655 val = I915_READ(reg);
1656 if (LVDS_PIPE_ENABLED(val, pipe)) {
1657 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1658 POSTING_READ(reg);
1659 udelay(100);
1660 }
1661
1662 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1663 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1664 disable_pch_hdmi(dev_priv, pipe, HDMID);
1665}
1666
Jesse Barnes80824002009-09-10 15:28:06 -07001667static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1668{
1669 struct drm_device *dev = crtc->dev;
1670 struct drm_i915_private *dev_priv = dev->dev_private;
1671 struct drm_framebuffer *fb = crtc->fb;
1672 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001673 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes80824002009-09-10 15:28:06 -07001674 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1675 int plane, i;
1676 u32 fbc_ctl, fbc_ctl2;
1677
Chris Wilsonbed4a672010-09-11 10:47:47 +01001678 if (fb->pitch == dev_priv->cfb_pitch &&
Chris Wilson05394f32010-11-08 19:18:58 +00001679 obj->fence_reg == dev_priv->cfb_fence &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001680 intel_crtc->plane == dev_priv->cfb_plane &&
1681 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1682 return;
1683
1684 i8xx_disable_fbc(dev);
1685
Jesse Barnes80824002009-09-10 15:28:06 -07001686 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1687
1688 if (fb->pitch < dev_priv->cfb_pitch)
1689 dev_priv->cfb_pitch = fb->pitch;
1690
1691 /* FBC_CTL wants 64B units */
1692 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001693 dev_priv->cfb_fence = obj->fence_reg;
Jesse Barnes80824002009-09-10 15:28:06 -07001694 dev_priv->cfb_plane = intel_crtc->plane;
1695 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1696
1697 /* Clear old tags */
1698 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1699 I915_WRITE(FBC_TAG + (i * 4), 0);
1700
1701 /* Set it up... */
1702 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
Chris Wilson05394f32010-11-08 19:18:58 +00001703 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes80824002009-09-10 15:28:06 -07001704 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1705 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1706 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1707
1708 /* enable it... */
1709 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001710 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001711 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001712 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1713 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
Chris Wilson05394f32010-11-08 19:18:58 +00001714 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes80824002009-09-10 15:28:06 -07001715 fbc_ctl |= dev_priv->cfb_fence;
1716 I915_WRITE(FBC_CONTROL, fbc_ctl);
1717
Zhao Yakui28c97732009-10-09 11:39:41 +08001718 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Chris Wilson5eddb702010-09-11 13:48:45 +01001719 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001720}
1721
1722void i8xx_disable_fbc(struct drm_device *dev)
1723{
1724 struct drm_i915_private *dev_priv = dev->dev_private;
1725 u32 fbc_ctl;
1726
1727 /* Disable compression */
1728 fbc_ctl = I915_READ(FBC_CONTROL);
Chris Wilsona5cad622010-09-22 13:15:10 +01001729 if ((fbc_ctl & FBC_CTL_EN) == 0)
1730 return;
1731
Jesse Barnes80824002009-09-10 15:28:06 -07001732 fbc_ctl &= ~FBC_CTL_EN;
1733 I915_WRITE(FBC_CONTROL, fbc_ctl);
1734
1735 /* Wait for compressing bit to clear */
Chris Wilson481b6af2010-08-23 17:43:35 +01001736 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
Chris Wilson913d8d12010-08-07 11:01:35 +01001737 DRM_DEBUG_KMS("FBC idle timed out\n");
1738 return;
Jesse Barnes9517a922010-05-21 09:40:45 -07001739 }
Jesse Barnes80824002009-09-10 15:28:06 -07001740
Zhao Yakui28c97732009-10-09 11:39:41 +08001741 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001742}
1743
Adam Jacksonee5382a2010-04-23 11:17:39 -04001744static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001745{
Jesse Barnes80824002009-09-10 15:28:06 -07001746 struct drm_i915_private *dev_priv = dev->dev_private;
1747
1748 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1749}
1750
Jesse Barnes74dff282009-09-14 15:39:40 -07001751static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1752{
1753 struct drm_device *dev = crtc->dev;
1754 struct drm_i915_private *dev_priv = dev->dev_private;
1755 struct drm_framebuffer *fb = crtc->fb;
1756 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001757 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes74dff282009-09-14 15:39:40 -07001758 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001759 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001760 unsigned long stall_watermark = 200;
1761 u32 dpfc_ctl;
1762
Chris Wilsonbed4a672010-09-11 10:47:47 +01001763 dpfc_ctl = I915_READ(DPFC_CONTROL);
1764 if (dpfc_ctl & DPFC_CTL_EN) {
1765 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
Chris Wilson05394f32010-11-08 19:18:58 +00001766 dev_priv->cfb_fence == obj->fence_reg &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001767 dev_priv->cfb_plane == intel_crtc->plane &&
1768 dev_priv->cfb_y == crtc->y)
1769 return;
1770
1771 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1772 POSTING_READ(DPFC_CONTROL);
1773 intel_wait_for_vblank(dev, intel_crtc->pipe);
1774 }
1775
Jesse Barnes74dff282009-09-14 15:39:40 -07001776 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001777 dev_priv->cfb_fence = obj->fence_reg;
Jesse Barnes74dff282009-09-14 15:39:40 -07001778 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001779 dev_priv->cfb_y = crtc->y;
Jesse Barnes74dff282009-09-14 15:39:40 -07001780
1781 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
Chris Wilson05394f32010-11-08 19:18:58 +00001782 if (obj->tiling_mode != I915_TILING_NONE) {
Jesse Barnes74dff282009-09-14 15:39:40 -07001783 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1784 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1785 } else {
1786 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1787 }
1788
Jesse Barnes74dff282009-09-14 15:39:40 -07001789 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1790 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1791 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1792 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1793
1794 /* enable it... */
1795 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1796
Zhao Yakui28c97732009-10-09 11:39:41 +08001797 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001798}
1799
1800void g4x_disable_fbc(struct drm_device *dev)
1801{
1802 struct drm_i915_private *dev_priv = dev->dev_private;
1803 u32 dpfc_ctl;
1804
1805 /* Disable compression */
1806 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001807 if (dpfc_ctl & DPFC_CTL_EN) {
1808 dpfc_ctl &= ~DPFC_CTL_EN;
1809 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001810
Chris Wilsonbed4a672010-09-11 10:47:47 +01001811 DRM_DEBUG_KMS("disabled FBC\n");
1812 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001813}
1814
Adam Jacksonee5382a2010-04-23 11:17:39 -04001815static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001816{
Jesse Barnes74dff282009-09-14 15:39:40 -07001817 struct drm_i915_private *dev_priv = dev->dev_private;
1818
1819 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1820}
1821
Jesse Barnes4efe0702011-01-18 11:25:41 -08001822static void sandybridge_blit_fbc_update(struct drm_device *dev)
1823{
1824 struct drm_i915_private *dev_priv = dev->dev_private;
1825 u32 blt_ecoskpd;
1826
1827 /* Make sure blitter notifies FBC of writes */
1828 __gen6_force_wake_get(dev_priv);
1829 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
1830 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
1831 GEN6_BLITTER_LOCK_SHIFT;
1832 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1833 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
1834 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1835 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
1836 GEN6_BLITTER_LOCK_SHIFT);
1837 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1838 POSTING_READ(GEN6_BLITTER_ECOSKPD);
1839 __gen6_force_wake_put(dev_priv);
1840}
1841
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001842static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1843{
1844 struct drm_device *dev = crtc->dev;
1845 struct drm_i915_private *dev_priv = dev->dev_private;
1846 struct drm_framebuffer *fb = crtc->fb;
1847 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001848 struct drm_i915_gem_object *obj = intel_fb->obj;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001849 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001850 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001851 unsigned long stall_watermark = 200;
1852 u32 dpfc_ctl;
1853
Chris Wilsonbed4a672010-09-11 10:47:47 +01001854 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1855 if (dpfc_ctl & DPFC_CTL_EN) {
1856 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
Chris Wilson05394f32010-11-08 19:18:58 +00001857 dev_priv->cfb_fence == obj->fence_reg &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001858 dev_priv->cfb_plane == intel_crtc->plane &&
Chris Wilson05394f32010-11-08 19:18:58 +00001859 dev_priv->cfb_offset == obj->gtt_offset &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001860 dev_priv->cfb_y == crtc->y)
1861 return;
1862
1863 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1864 POSTING_READ(ILK_DPFC_CONTROL);
1865 intel_wait_for_vblank(dev, intel_crtc->pipe);
1866 }
1867
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001868 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001869 dev_priv->cfb_fence = obj->fence_reg;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001870 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilson05394f32010-11-08 19:18:58 +00001871 dev_priv->cfb_offset = obj->gtt_offset;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001872 dev_priv->cfb_y = crtc->y;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001873
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001874 dpfc_ctl &= DPFC_RESERVED;
1875 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
Chris Wilson05394f32010-11-08 19:18:58 +00001876 if (obj->tiling_mode != I915_TILING_NONE) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001877 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1878 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1879 } else {
1880 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1881 }
1882
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001883 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1884 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1885 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1886 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Chris Wilson05394f32010-11-08 19:18:58 +00001887 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001888 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001889 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001890
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001891 if (IS_GEN6(dev)) {
1892 I915_WRITE(SNB_DPFC_CTL_SA,
1893 SNB_CPU_FENCE_ENABLE | dev_priv->cfb_fence);
1894 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001895 sandybridge_blit_fbc_update(dev);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001896 }
1897
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001898 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1899}
1900
1901void ironlake_disable_fbc(struct drm_device *dev)
1902{
1903 struct drm_i915_private *dev_priv = dev->dev_private;
1904 u32 dpfc_ctl;
1905
1906 /* Disable compression */
1907 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001908 if (dpfc_ctl & DPFC_CTL_EN) {
1909 dpfc_ctl &= ~DPFC_CTL_EN;
1910 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001911
Chris Wilsonbed4a672010-09-11 10:47:47 +01001912 DRM_DEBUG_KMS("disabled FBC\n");
1913 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001914}
1915
1916static bool ironlake_fbc_enabled(struct drm_device *dev)
1917{
1918 struct drm_i915_private *dev_priv = dev->dev_private;
1919
1920 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1921}
1922
Adam Jacksonee5382a2010-04-23 11:17:39 -04001923bool intel_fbc_enabled(struct drm_device *dev)
1924{
1925 struct drm_i915_private *dev_priv = dev->dev_private;
1926
1927 if (!dev_priv->display.fbc_enabled)
1928 return false;
1929
1930 return dev_priv->display.fbc_enabled(dev);
1931}
1932
1933void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1934{
1935 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1936
1937 if (!dev_priv->display.enable_fbc)
1938 return;
1939
1940 dev_priv->display.enable_fbc(crtc, interval);
1941}
1942
1943void intel_disable_fbc(struct drm_device *dev)
1944{
1945 struct drm_i915_private *dev_priv = dev->dev_private;
1946
1947 if (!dev_priv->display.disable_fbc)
1948 return;
1949
1950 dev_priv->display.disable_fbc(dev);
1951}
1952
Jesse Barnes80824002009-09-10 15:28:06 -07001953/**
1954 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001955 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001956 *
1957 * Set up the framebuffer compression hardware at mode set time. We
1958 * enable it if possible:
1959 * - plane A only (on pre-965)
1960 * - no pixel mulitply/line duplication
1961 * - no alpha buffer discard
1962 * - no dual wide
1963 * - framebuffer <= 2048 in width, 1536 in height
1964 *
1965 * We can't assume that any compression will take place (worst case),
1966 * so the compressed buffer has to be the same size as the uncompressed
1967 * one. It also must reside (along with the line length buffer) in
1968 * stolen memory.
1969 *
1970 * We need to enable/disable FBC on a global basis.
1971 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001972static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001973{
Jesse Barnes80824002009-09-10 15:28:06 -07001974 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001975 struct drm_crtc *crtc = NULL, *tmp_crtc;
1976 struct intel_crtc *intel_crtc;
1977 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001978 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001979 struct drm_i915_gem_object *obj;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001980
1981 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001982
1983 if (!i915_powersave)
1984 return;
1985
Adam Jacksonee5382a2010-04-23 11:17:39 -04001986 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001987 return;
1988
Jesse Barnes80824002009-09-10 15:28:06 -07001989 /*
1990 * If FBC is already on, we just have to verify that we can
1991 * keep it that way...
1992 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001993 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001994 * - changing FBC params (stride, fence, mode)
1995 * - new fb is too large to fit in compressed buffer
1996 * - going to an unsupported config (interlace, pixel multiply, etc.)
1997 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001998 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsond2102462011-01-24 17:43:27 +00001999 if (tmp_crtc->enabled && tmp_crtc->fb) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01002000 if (crtc) {
2001 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
2002 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
2003 goto out_disable;
2004 }
2005 crtc = tmp_crtc;
2006 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07002007 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002008
2009 if (!crtc || crtc->fb == NULL) {
2010 DRM_DEBUG_KMS("no output, disabling\n");
2011 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07002012 goto out_disable;
2013 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002014
2015 intel_crtc = to_intel_crtc(crtc);
2016 fb = crtc->fb;
2017 intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00002018 obj = intel_fb->obj;
Chris Wilsonbed4a672010-09-11 10:47:47 +01002019
Chris Wilson05394f32010-11-08 19:18:58 +00002020 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002021 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01002022 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002023 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07002024 goto out_disable;
2025 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002026 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
2027 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002028 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01002029 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002030 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07002031 goto out_disable;
2032 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002033 if ((crtc->mode.hdisplay > 2048) ||
2034 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002035 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002036 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07002037 goto out_disable;
2038 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002039 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002040 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002041 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07002042 goto out_disable;
2043 }
Chris Wilson05394f32010-11-08 19:18:58 +00002044 if (obj->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002045 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002046 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07002047 goto out_disable;
2048 }
2049
Jason Wesselc924b932010-08-05 09:22:32 -05002050 /* If the kernel debugger is active, always disable compression */
2051 if (in_dbg_master())
2052 goto out_disable;
2053
Chris Wilsonbed4a672010-09-11 10:47:47 +01002054 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07002055 return;
2056
2057out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07002058 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01002059 if (intel_fbc_enabled(dev)) {
2060 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04002061 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01002062 }
Jesse Barnes80824002009-09-10 15:28:06 -07002063}
2064
Chris Wilson127bd2a2010-07-23 23:32:05 +01002065int
Chris Wilson48b956c2010-09-14 12:50:34 +01002066intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002067 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002068 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002069{
Chris Wilsonce453d82011-02-21 14:43:56 +00002070 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002071 u32 alignment;
2072 int ret;
2073
Chris Wilson05394f32010-11-08 19:18:58 +00002074 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002075 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002076 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2077 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002078 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002079 alignment = 4 * 1024;
2080 else
2081 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002082 break;
2083 case I915_TILING_X:
2084 /* pin() will align the object as required by fence */
2085 alignment = 0;
2086 break;
2087 case I915_TILING_Y:
2088 /* FIXME: Is this true? */
2089 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
2090 return -EINVAL;
2091 default:
2092 BUG();
2093 }
2094
Chris Wilsonce453d82011-02-21 14:43:56 +00002095 dev_priv->mm.interruptible = false;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002096 ret = i915_gem_object_pin(obj, alignment, true);
Chris Wilson48b956c2010-09-14 12:50:34 +01002097 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002098 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002099
Chris Wilson48b956c2010-09-14 12:50:34 +01002100 ret = i915_gem_object_set_to_display_plane(obj, pipelined);
2101 if (ret)
2102 goto err_unpin;
Chris Wilson72133422010-09-13 23:56:38 +01002103
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002104 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2105 * fence, whereas 965+ only requires a fence if using
2106 * framebuffer compression. For simplicity, we always install
2107 * a fence as the cost is not that onerous.
2108 */
Chris Wilson05394f32010-11-08 19:18:58 +00002109 if (obj->tiling_mode != I915_TILING_NONE) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002110 ret = i915_gem_object_get_fence(obj, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002111 if (ret)
2112 goto err_unpin;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002113 }
2114
Chris Wilsonce453d82011-02-21 14:43:56 +00002115 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002116 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002117
2118err_unpin:
2119 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002120err_interruptible:
2121 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002122 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002123}
2124
Jesse Barnes81255562010-08-02 12:07:50 -07002125/* Assume fb object is pinned & idle & fenced and just update base pointers */
2126static int
2127intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -05002128 int x, int y, enum mode_set_atomic state)
Jesse Barnes81255562010-08-02 12:07:50 -07002129{
2130 struct drm_device *dev = crtc->dev;
2131 struct drm_i915_private *dev_priv = dev->dev_private;
2132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2133 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002134 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002135 int plane = intel_crtc->plane;
2136 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002137 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002138 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002139
2140 switch (plane) {
2141 case 0:
2142 case 1:
2143 break;
2144 default:
2145 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2146 return -EINVAL;
2147 }
2148
2149 intel_fb = to_intel_framebuffer(fb);
2150 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002151
Chris Wilson5eddb702010-09-11 13:48:45 +01002152 reg = DSPCNTR(plane);
2153 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002154 /* Mask out pixel format bits in case we change it */
2155 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2156 switch (fb->bits_per_pixel) {
2157 case 8:
2158 dspcntr |= DISPPLANE_8BPP;
2159 break;
2160 case 16:
2161 if (fb->depth == 15)
2162 dspcntr |= DISPPLANE_15_16BPP;
2163 else
2164 dspcntr |= DISPPLANE_16BPP;
2165 break;
2166 case 24:
2167 case 32:
2168 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2169 break;
2170 default:
2171 DRM_ERROR("Unknown color depth\n");
2172 return -EINVAL;
2173 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002174 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002175 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002176 dspcntr |= DISPPLANE_TILED;
2177 else
2178 dspcntr &= ~DISPPLANE_TILED;
2179 }
2180
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002181 if (HAS_PCH_SPLIT(dev))
Jesse Barnes81255562010-08-02 12:07:50 -07002182 /* must disable */
2183 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2184
Chris Wilson5eddb702010-09-11 13:48:45 +01002185 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002186
Chris Wilson05394f32010-11-08 19:18:58 +00002187 Start = obj->gtt_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002188 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
2189
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002190 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2191 Start, Offset, x, y, fb->pitch);
Chris Wilson5eddb702010-09-11 13:48:45 +01002192 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002193 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002194 I915_WRITE(DSPSURF(plane), Start);
2195 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2196 I915_WRITE(DSPADDR(plane), Offset);
2197 } else
2198 I915_WRITE(DSPADDR(plane), Start + Offset);
2199 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002200
Chris Wilsonbed4a672010-09-11 10:47:47 +01002201 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002202 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002203
2204 return 0;
2205}
2206
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002207static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002208intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2209 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002210{
2211 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002212 struct drm_i915_master_private *master_priv;
2213 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002214 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002215
2216 /* no fb bound */
2217 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08002218 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002219 return 0;
2220 }
2221
Chris Wilson265db952010-09-20 15:41:01 +01002222 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002223 case 0:
2224 case 1:
2225 break;
2226 default:
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002227 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002228 }
2229
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002230 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002231 ret = intel_pin_and_fence_fb_obj(dev,
2232 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002233 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002234 if (ret != 0) {
2235 mutex_unlock(&dev->struct_mutex);
2236 return ret;
2237 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002238
Chris Wilson265db952010-09-20 15:41:01 +01002239 if (old_fb) {
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002240 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002241 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
Chris Wilson265db952010-09-20 15:41:01 +01002242
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002243 wait_event(dev_priv->pending_flip_queue,
Chris Wilson01eec722011-02-11 20:47:45 +00002244 atomic_read(&dev_priv->mm.wedged) ||
Chris Wilson05394f32010-11-08 19:18:58 +00002245 atomic_read(&obj->pending_flip) == 0);
Chris Wilson85345512010-11-13 09:49:11 +00002246
2247 /* Big Hammer, we also need to ensure that any pending
2248 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2249 * current scanout is retired before unpinning the old
2250 * framebuffer.
Chris Wilson01eec722011-02-11 20:47:45 +00002251 *
2252 * This should only fail upon a hung GPU, in which case we
2253 * can safely continue.
Chris Wilson85345512010-11-13 09:49:11 +00002254 */
Chris Wilsonce453d82011-02-21 14:43:56 +00002255 ret = i915_gem_object_flush_gpu(obj);
Chris Wilson01eec722011-02-11 20:47:45 +00002256 (void) ret;
Chris Wilson265db952010-09-20 15:41:01 +01002257 }
2258
Jason Wessel21c74a82010-10-13 14:09:44 -05002259 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
2260 LEAVE_ATOMIC_MODE_SET);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002261 if (ret) {
Chris Wilson265db952010-09-20 15:41:01 +01002262 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002263 mutex_unlock(&dev->struct_mutex);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002264 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002265 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002266
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002267 if (old_fb) {
2268 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson265db952010-09-20 15:41:01 +01002269 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002270 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002271
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002272 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002273
2274 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002275 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002276
2277 master_priv = dev->primary->master->driver_priv;
2278 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002279 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002280
Chris Wilson265db952010-09-20 15:41:01 +01002281 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002282 master_priv->sarea_priv->pipeB_x = x;
2283 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002284 } else {
2285 master_priv->sarea_priv->pipeA_x = x;
2286 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002287 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002288
2289 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002290}
2291
Chris Wilson5eddb702010-09-11 13:48:45 +01002292static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002293{
2294 struct drm_device *dev = crtc->dev;
2295 struct drm_i915_private *dev_priv = dev->dev_private;
2296 u32 dpa_ctl;
2297
Zhao Yakui28c97732009-10-09 11:39:41 +08002298 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002299 dpa_ctl = I915_READ(DP_A);
2300 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2301
2302 if (clock < 200000) {
2303 u32 temp;
2304 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2305 /* workaround for 160Mhz:
2306 1) program 0x4600c bits 15:0 = 0x8124
2307 2) program 0x46010 bit 0 = 1
2308 3) program 0x46034 bit 24 = 1
2309 4) program 0x64000 bit 14 = 1
2310 */
2311 temp = I915_READ(0x4600c);
2312 temp &= 0xffff0000;
2313 I915_WRITE(0x4600c, temp | 0x8124);
2314
2315 temp = I915_READ(0x46010);
2316 I915_WRITE(0x46010, temp | 1);
2317
2318 temp = I915_READ(0x46034);
2319 I915_WRITE(0x46034, temp | (1 << 24));
2320 } else {
2321 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2322 }
2323 I915_WRITE(DP_A, dpa_ctl);
2324
Chris Wilson5eddb702010-09-11 13:48:45 +01002325 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002326 udelay(500);
2327}
2328
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002329static void intel_fdi_normal_train(struct drm_crtc *crtc)
2330{
2331 struct drm_device *dev = crtc->dev;
2332 struct drm_i915_private *dev_priv = dev->dev_private;
2333 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2334 int pipe = intel_crtc->pipe;
2335 u32 reg, temp;
2336
2337 /* enable normal train */
2338 reg = FDI_TX_CTL(pipe);
2339 temp = I915_READ(reg);
2340 temp &= ~FDI_LINK_TRAIN_NONE;
2341 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2342 I915_WRITE(reg, temp);
2343
2344 reg = FDI_RX_CTL(pipe);
2345 temp = I915_READ(reg);
2346 if (HAS_PCH_CPT(dev)) {
2347 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2348 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2349 } else {
2350 temp &= ~FDI_LINK_TRAIN_NONE;
2351 temp |= FDI_LINK_TRAIN_NONE;
2352 }
2353 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2354
2355 /* wait one idle pattern time */
2356 POSTING_READ(reg);
2357 udelay(1000);
2358}
2359
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002360/* The FDI link training functions for ILK/Ibexpeak. */
2361static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2362{
2363 struct drm_device *dev = crtc->dev;
2364 struct drm_i915_private *dev_priv = dev->dev_private;
2365 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2366 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002367 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002368 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002369
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002370 /* FDI needs bits from pipe & plane first */
2371 assert_pipe_enabled(dev_priv, pipe);
2372 assert_plane_enabled(dev_priv, plane);
2373
Adam Jacksone1a44742010-06-25 15:32:14 -04002374 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2375 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002376 reg = FDI_RX_IMR(pipe);
2377 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002378 temp &= ~FDI_RX_SYMBOL_LOCK;
2379 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002380 I915_WRITE(reg, temp);
2381 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002382 udelay(150);
2383
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002384 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002385 reg = FDI_TX_CTL(pipe);
2386 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002387 temp &= ~(7 << 19);
2388 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002389 temp &= ~FDI_LINK_TRAIN_NONE;
2390 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002391 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002392
Chris Wilson5eddb702010-09-11 13:48:45 +01002393 reg = FDI_RX_CTL(pipe);
2394 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002395 temp &= ~FDI_LINK_TRAIN_NONE;
2396 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002397 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2398
2399 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002400 udelay(150);
2401
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002402 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002403 if (HAS_PCH_IBX(dev)) {
2404 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2405 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2406 FDI_RX_PHASE_SYNC_POINTER_EN);
2407 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002408
Chris Wilson5eddb702010-09-11 13:48:45 +01002409 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002410 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002411 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002412 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2413
2414 if ((temp & FDI_RX_BIT_LOCK)) {
2415 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002416 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002417 break;
2418 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002419 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002420 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002421 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002422
2423 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002424 reg = FDI_TX_CTL(pipe);
2425 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002426 temp &= ~FDI_LINK_TRAIN_NONE;
2427 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002428 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002429
Chris Wilson5eddb702010-09-11 13:48:45 +01002430 reg = FDI_RX_CTL(pipe);
2431 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002432 temp &= ~FDI_LINK_TRAIN_NONE;
2433 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002434 I915_WRITE(reg, temp);
2435
2436 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002437 udelay(150);
2438
Chris Wilson5eddb702010-09-11 13:48:45 +01002439 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002440 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002441 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002442 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2443
2444 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002445 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002446 DRM_DEBUG_KMS("FDI train 2 done.\n");
2447 break;
2448 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002449 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002450 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002451 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002452
2453 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002454
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002455}
2456
Chris Wilson311bd682011-01-13 19:06:50 +00002457static const int snb_b_fdi_train_param [] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002458 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2459 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2460 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2461 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2462};
2463
2464/* The FDI link training functions for SNB/Cougarpoint. */
2465static void gen6_fdi_link_train(struct drm_crtc *crtc)
2466{
2467 struct drm_device *dev = crtc->dev;
2468 struct drm_i915_private *dev_priv = dev->dev_private;
2469 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2470 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002471 u32 reg, temp, i;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002472
Adam Jacksone1a44742010-06-25 15:32:14 -04002473 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2474 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002475 reg = FDI_RX_IMR(pipe);
2476 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002477 temp &= ~FDI_RX_SYMBOL_LOCK;
2478 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002479 I915_WRITE(reg, temp);
2480
2481 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002482 udelay(150);
2483
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002484 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002485 reg = FDI_TX_CTL(pipe);
2486 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002487 temp &= ~(7 << 19);
2488 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002489 temp &= ~FDI_LINK_TRAIN_NONE;
2490 temp |= FDI_LINK_TRAIN_PATTERN_1;
2491 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2492 /* SNB-B */
2493 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002494 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002495
Chris Wilson5eddb702010-09-11 13:48:45 +01002496 reg = FDI_RX_CTL(pipe);
2497 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002498 if (HAS_PCH_CPT(dev)) {
2499 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2500 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2501 } else {
2502 temp &= ~FDI_LINK_TRAIN_NONE;
2503 temp |= FDI_LINK_TRAIN_PATTERN_1;
2504 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002505 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2506
2507 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002508 udelay(150);
2509
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002510 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002511 reg = FDI_TX_CTL(pipe);
2512 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002513 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2514 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002515 I915_WRITE(reg, temp);
2516
2517 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002518 udelay(500);
2519
Chris Wilson5eddb702010-09-11 13:48:45 +01002520 reg = FDI_RX_IIR(pipe);
2521 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002522 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2523
2524 if (temp & FDI_RX_BIT_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002525 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002526 DRM_DEBUG_KMS("FDI train 1 done.\n");
2527 break;
2528 }
2529 }
2530 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002531 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002532
2533 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002534 reg = FDI_TX_CTL(pipe);
2535 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002536 temp &= ~FDI_LINK_TRAIN_NONE;
2537 temp |= FDI_LINK_TRAIN_PATTERN_2;
2538 if (IS_GEN6(dev)) {
2539 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2540 /* SNB-B */
2541 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2542 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002543 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002544
Chris Wilson5eddb702010-09-11 13:48:45 +01002545 reg = FDI_RX_CTL(pipe);
2546 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002547 if (HAS_PCH_CPT(dev)) {
2548 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2549 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2550 } else {
2551 temp &= ~FDI_LINK_TRAIN_NONE;
2552 temp |= FDI_LINK_TRAIN_PATTERN_2;
2553 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002554 I915_WRITE(reg, temp);
2555
2556 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002557 udelay(150);
2558
2559 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002560 reg = FDI_TX_CTL(pipe);
2561 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002562 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2563 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002564 I915_WRITE(reg, temp);
2565
2566 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002567 udelay(500);
2568
Chris Wilson5eddb702010-09-11 13:48:45 +01002569 reg = FDI_RX_IIR(pipe);
2570 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002571 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2572
2573 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002574 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002575 DRM_DEBUG_KMS("FDI train 2 done.\n");
2576 break;
2577 }
2578 }
2579 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002580 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002581
2582 DRM_DEBUG_KMS("FDI train done.\n");
2583}
2584
Jesse Barnes0e23b992010-09-10 11:10:00 -07002585static void ironlake_fdi_enable(struct drm_crtc *crtc)
2586{
2587 struct drm_device *dev = crtc->dev;
2588 struct drm_i915_private *dev_priv = dev->dev_private;
2589 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2590 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002591 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002592
Jesse Barnesc64e3112010-09-10 11:27:03 -07002593 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002594 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2595 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002596
Jesse Barnes0e23b992010-09-10 11:10:00 -07002597 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002598 reg = FDI_RX_CTL(pipe);
2599 temp = I915_READ(reg);
2600 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002601 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002602 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2603 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2604
2605 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002606 udelay(200);
2607
2608 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002609 temp = I915_READ(reg);
2610 I915_WRITE(reg, temp | FDI_PCDCLK);
2611
2612 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002613 udelay(200);
2614
2615 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01002616 reg = FDI_TX_CTL(pipe);
2617 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002618 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002619 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2620
2621 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002622 udelay(100);
2623 }
2624}
2625
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002626static void ironlake_fdi_disable(struct drm_crtc *crtc)
2627{
2628 struct drm_device *dev = crtc->dev;
2629 struct drm_i915_private *dev_priv = dev->dev_private;
2630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2631 int pipe = intel_crtc->pipe;
2632 u32 reg, temp;
2633
2634 /* disable CPU FDI tx and PCH FDI rx */
2635 reg = FDI_TX_CTL(pipe);
2636 temp = I915_READ(reg);
2637 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2638 POSTING_READ(reg);
2639
2640 reg = FDI_RX_CTL(pipe);
2641 temp = I915_READ(reg);
2642 temp &= ~(0x7 << 16);
2643 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2644 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2645
2646 POSTING_READ(reg);
2647 udelay(100);
2648
2649 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002650 if (HAS_PCH_IBX(dev)) {
2651 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002652 I915_WRITE(FDI_RX_CHICKEN(pipe),
2653 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002654 ~FDI_RX_PHASE_SYNC_POINTER_EN));
2655 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002656
2657 /* still set train pattern 1 */
2658 reg = FDI_TX_CTL(pipe);
2659 temp = I915_READ(reg);
2660 temp &= ~FDI_LINK_TRAIN_NONE;
2661 temp |= FDI_LINK_TRAIN_PATTERN_1;
2662 I915_WRITE(reg, temp);
2663
2664 reg = FDI_RX_CTL(pipe);
2665 temp = I915_READ(reg);
2666 if (HAS_PCH_CPT(dev)) {
2667 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2668 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2669 } else {
2670 temp &= ~FDI_LINK_TRAIN_NONE;
2671 temp |= FDI_LINK_TRAIN_PATTERN_1;
2672 }
2673 /* BPC in FDI rx is consistent with that in PIPECONF */
2674 temp &= ~(0x07 << 16);
2675 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2676 I915_WRITE(reg, temp);
2677
2678 POSTING_READ(reg);
2679 udelay(100);
2680}
2681
Chris Wilson6b383a72010-09-13 13:54:26 +01002682/*
2683 * When we disable a pipe, we need to clear any pending scanline wait events
2684 * to avoid hanging the ring, which we assume we are waiting on.
2685 */
2686static void intel_clear_scanline_wait(struct drm_device *dev)
2687{
2688 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8168bd42010-11-11 17:54:52 +00002689 struct intel_ring_buffer *ring;
Chris Wilson6b383a72010-09-13 13:54:26 +01002690 u32 tmp;
2691
2692 if (IS_GEN2(dev))
2693 /* Can't break the hang on i8xx */
2694 return;
2695
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002696 ring = LP_RING(dev_priv);
Chris Wilson8168bd42010-11-11 17:54:52 +00002697 tmp = I915_READ_CTL(ring);
2698 if (tmp & RING_WAIT)
2699 I915_WRITE_CTL(ring, tmp);
Chris Wilson6b383a72010-09-13 13:54:26 +01002700}
2701
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002702static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2703{
Chris Wilson05394f32010-11-08 19:18:58 +00002704 struct drm_i915_gem_object *obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002705 struct drm_i915_private *dev_priv;
2706
2707 if (crtc->fb == NULL)
2708 return;
2709
Chris Wilson05394f32010-11-08 19:18:58 +00002710 obj = to_intel_framebuffer(crtc->fb)->obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002711 dev_priv = crtc->dev->dev_private;
2712 wait_event(dev_priv->pending_flip_queue,
Chris Wilson05394f32010-11-08 19:18:58 +00002713 atomic_read(&obj->pending_flip) == 0);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002714}
2715
Jesse Barnes040484a2011-01-03 12:14:26 -08002716static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2717{
2718 struct drm_device *dev = crtc->dev;
2719 struct drm_mode_config *mode_config = &dev->mode_config;
2720 struct intel_encoder *encoder;
2721
2722 /*
2723 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2724 * must be driven by its own crtc; no sharing is possible.
2725 */
2726 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2727 if (encoder->base.crtc != crtc)
2728 continue;
2729
2730 switch (encoder->type) {
2731 case INTEL_OUTPUT_EDP:
2732 if (!intel_encoder_is_pch_edp(&encoder->base))
2733 return false;
2734 continue;
2735 }
2736 }
2737
2738 return true;
2739}
2740
Jesse Barnesf67a5592011-01-05 10:31:48 -08002741/*
2742 * Enable PCH resources required for PCH ports:
2743 * - PCH PLLs
2744 * - FDI training & RX/TX
2745 * - update transcoder timings
2746 * - DP transcoding bits
2747 * - transcoder
2748 */
2749static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002750{
2751 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002752 struct drm_i915_private *dev_priv = dev->dev_private;
2753 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2754 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002755 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002756
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002757 /* For PCH output, training FDI link */
2758 if (IS_GEN6(dev))
2759 gen6_fdi_link_train(crtc);
2760 else
2761 ironlake_fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002762
Jesse Barnes92f25842011-01-04 15:09:34 -08002763 intel_enable_pch_pll(dev_priv, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002764
2765 if (HAS_PCH_CPT(dev)) {
2766 /* Be sure PCH DPLL SEL is set */
2767 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002768 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002769 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002770 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002771 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2772 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002773 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002774
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002775 /* set transcoder timing, panel must allow it */
2776 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002777 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2778 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2779 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2780
2781 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2782 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2783 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002784
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002785 intel_fdi_normal_train(crtc);
2786
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002787 /* For PCH DP, enable TRANS_DP_CTL */
2788 if (HAS_PCH_CPT(dev) &&
2789 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002790 reg = TRANS_DP_CTL(pipe);
2791 temp = I915_READ(reg);
2792 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002793 TRANS_DP_SYNC_MASK |
2794 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002795 temp |= (TRANS_DP_OUTPUT_ENABLE |
2796 TRANS_DP_ENH_FRAMING);
Eric Anholt220cad32010-11-18 09:32:58 +08002797 temp |= TRANS_DP_8BPC;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002798
2799 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002800 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002801 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002802 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002803
2804 switch (intel_trans_dp_port_sel(crtc)) {
2805 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002806 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002807 break;
2808 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002809 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002810 break;
2811 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002812 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002813 break;
2814 default:
2815 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002816 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002817 break;
2818 }
2819
Chris Wilson5eddb702010-09-11 13:48:45 +01002820 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002821 }
2822
Jesse Barnes040484a2011-01-03 12:14:26 -08002823 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002824}
2825
2826static void ironlake_crtc_enable(struct drm_crtc *crtc)
2827{
2828 struct drm_device *dev = crtc->dev;
2829 struct drm_i915_private *dev_priv = dev->dev_private;
2830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2831 int pipe = intel_crtc->pipe;
2832 int plane = intel_crtc->plane;
2833 u32 temp;
2834 bool is_pch_port;
2835
2836 if (intel_crtc->active)
2837 return;
2838
2839 intel_crtc->active = true;
2840 intel_update_watermarks(dev);
2841
2842 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2843 temp = I915_READ(PCH_LVDS);
2844 if ((temp & LVDS_PORT_EN) == 0)
2845 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
2846 }
2847
2848 is_pch_port = intel_crtc_driving_pch(crtc);
2849
2850 if (is_pch_port)
2851 ironlake_fdi_enable(crtc);
2852 else
2853 ironlake_fdi_disable(crtc);
2854
2855 /* Enable panel fitting for LVDS */
2856 if (dev_priv->pch_pf_size &&
2857 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
2858 /* Force use of hard-coded filter coefficients
2859 * as some pre-programmed values are broken,
2860 * e.g. x201.
2861 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002862 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
2863 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
2864 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002865 }
2866
2867 intel_enable_pipe(dev_priv, pipe, is_pch_port);
2868 intel_enable_plane(dev_priv, plane, pipe);
2869
2870 if (is_pch_port)
2871 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002872
2873 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002874 intel_update_fbc(dev);
Chris Wilson6b383a72010-09-13 13:54:26 +01002875 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002876}
2877
2878static void ironlake_crtc_disable(struct drm_crtc *crtc)
2879{
2880 struct drm_device *dev = crtc->dev;
2881 struct drm_i915_private *dev_priv = dev->dev_private;
2882 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2883 int pipe = intel_crtc->pipe;
2884 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002885 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002886
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002887 if (!intel_crtc->active)
2888 return;
2889
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002890 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002891 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01002892 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01002893
Jesse Barnesb24e7172011-01-04 15:09:30 -08002894 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002895
2896 if (dev_priv->cfb_plane == plane &&
2897 dev_priv->display.disable_fbc)
2898 dev_priv->display.disable_fbc(dev);
2899
Jesse Barnesb24e7172011-01-04 15:09:30 -08002900 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002901
Jesse Barnes6be4a602010-09-10 10:26:01 -07002902 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002903 I915_WRITE(PF_CTL(pipe), 0);
2904 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002905
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002906 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002907
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002908 /* This is a horrible layering violation; we should be doing this in
2909 * the connector/encoder ->prepare instead, but we don't always have
2910 * enough information there about the config to know whether it will
2911 * actually be necessary or just cause undesired flicker.
2912 */
2913 intel_disable_pch_ports(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002914
Jesse Barnes040484a2011-01-03 12:14:26 -08002915 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002916
Jesse Barnes6be4a602010-09-10 10:26:01 -07002917 if (HAS_PCH_CPT(dev)) {
2918 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002919 reg = TRANS_DP_CTL(pipe);
2920 temp = I915_READ(reg);
2921 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08002922 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01002923 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002924
2925 /* disable DPLL_SEL */
2926 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002927 switch (pipe) {
2928 case 0:
2929 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
2930 break;
2931 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07002932 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002933 break;
2934 case 2:
2935 /* FIXME: manage transcoder PLLs? */
2936 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
2937 break;
2938 default:
2939 BUG(); /* wtf */
2940 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002941 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002942 }
2943
2944 /* disable PCH DPLL */
Jesse Barnes92f25842011-01-04 15:09:34 -08002945 intel_disable_pch_pll(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002946
2947 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002948 reg = FDI_RX_CTL(pipe);
2949 temp = I915_READ(reg);
2950 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002951
2952 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002953 reg = FDI_TX_CTL(pipe);
2954 temp = I915_READ(reg);
2955 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2956
2957 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002958 udelay(100);
2959
Chris Wilson5eddb702010-09-11 13:48:45 +01002960 reg = FDI_RX_CTL(pipe);
2961 temp = I915_READ(reg);
2962 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002963
2964 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002965 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002966 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01002967
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002968 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002969 intel_update_watermarks(dev);
2970 intel_update_fbc(dev);
2971 intel_clear_scanline_wait(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002972}
2973
2974static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2975{
2976 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2977 int pipe = intel_crtc->pipe;
2978 int plane = intel_crtc->plane;
2979
Zhenyu Wang2c072452009-06-05 15:38:42 +08002980 /* XXX: When our outputs are all unaware of DPMS modes other than off
2981 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2982 */
2983 switch (mode) {
2984 case DRM_MODE_DPMS_ON:
2985 case DRM_MODE_DPMS_STANDBY:
2986 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002987 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002988 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002989 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002990
Zhenyu Wang2c072452009-06-05 15:38:42 +08002991 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002992 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002993 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002994 break;
2995 }
2996}
2997
Daniel Vetter02e792f2009-09-15 22:57:34 +02002998static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2999{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003000 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003001 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003002 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003003
Chris Wilson23f09ce2010-08-12 13:53:37 +01003004 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003005 dev_priv->mm.interruptible = false;
3006 (void) intel_overlay_switch_off(intel_crtc->overlay);
3007 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003008 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003009 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003010
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003011 /* Let userspace switch the overlay on again. In most cases userspace
3012 * has to recompute where to put it anyway.
3013 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003014}
3015
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003016static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003017{
3018 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003019 struct drm_i915_private *dev_priv = dev->dev_private;
3020 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3021 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003022 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003023
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003024 if (intel_crtc->active)
3025 return;
3026
3027 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003028 intel_update_watermarks(dev);
3029
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003030 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003031 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003032 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003033
3034 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003035 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003036
3037 /* Give the overlay scaler a chance to enable if it's on this pipe */
3038 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003039 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003040}
3041
3042static void i9xx_crtc_disable(struct drm_crtc *crtc)
3043{
3044 struct drm_device *dev = crtc->dev;
3045 struct drm_i915_private *dev_priv = dev->dev_private;
3046 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3047 int pipe = intel_crtc->pipe;
3048 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003049
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003050 if (!intel_crtc->active)
3051 return;
3052
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003053 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003054 intel_crtc_wait_for_pending_flips(crtc);
3055 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003056 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003057 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003058
3059 if (dev_priv->cfb_plane == plane &&
3060 dev_priv->display.disable_fbc)
3061 dev_priv->display.disable_fbc(dev);
3062
Jesse Barnesb24e7172011-01-04 15:09:30 -08003063 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003064 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003065 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003066
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003067 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003068 intel_update_fbc(dev);
3069 intel_update_watermarks(dev);
3070 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003071}
3072
3073static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
3074{
Jesse Barnes79e53942008-11-07 14:24:08 -08003075 /* XXX: When our outputs are all unaware of DPMS modes other than off
3076 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3077 */
3078 switch (mode) {
3079 case DRM_MODE_DPMS_ON:
3080 case DRM_MODE_DPMS_STANDBY:
3081 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003082 i9xx_crtc_enable(crtc);
3083 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003084 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003085 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003086 break;
3087 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003088}
3089
3090/**
3091 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08003092 */
3093static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
3094{
3095 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07003096 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003097 struct drm_i915_master_private *master_priv;
3098 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3099 int pipe = intel_crtc->pipe;
3100 bool enabled;
3101
Chris Wilson032d2a02010-09-06 16:17:22 +01003102 if (intel_crtc->dpms_mode == mode)
3103 return;
3104
Chris Wilsondebcadd2010-08-07 11:01:33 +01003105 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01003106
Jesse Barnese70236a2009-09-21 10:42:27 -07003107 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08003108
3109 if (!dev->primary->master)
3110 return;
3111
3112 master_priv = dev->primary->master->driver_priv;
3113 if (!master_priv->sarea_priv)
3114 return;
3115
3116 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3117
3118 switch (pipe) {
3119 case 0:
3120 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3121 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3122 break;
3123 case 1:
3124 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3125 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3126 break;
3127 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003128 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003129 break;
3130 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003131}
3132
Chris Wilsoncdd59982010-09-08 16:30:16 +01003133static void intel_crtc_disable(struct drm_crtc *crtc)
3134{
3135 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3136 struct drm_device *dev = crtc->dev;
3137
3138 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
3139
3140 if (crtc->fb) {
3141 mutex_lock(&dev->struct_mutex);
3142 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
3143 mutex_unlock(&dev->struct_mutex);
3144 }
3145}
3146
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003147/* Prepare for a mode set.
3148 *
3149 * Note we could be a lot smarter here. We need to figure out which outputs
3150 * will be enabled, which disabled (in short, how the config will changes)
3151 * and perform the minimum necessary steps to accomplish that, e.g. updating
3152 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3153 * panel fitting is in the proper state, etc.
3154 */
3155static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003156{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003157 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003158}
3159
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003160static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003161{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003162 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003163}
3164
3165static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3166{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003167 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003168}
3169
3170static void ironlake_crtc_commit(struct drm_crtc *crtc)
3171{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003172 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003173}
3174
3175void intel_encoder_prepare (struct drm_encoder *encoder)
3176{
3177 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3178 /* lvds has its own version of prepare see intel_lvds_prepare */
3179 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3180}
3181
3182void intel_encoder_commit (struct drm_encoder *encoder)
3183{
3184 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3185 /* lvds has its own version of commit see intel_lvds_commit */
3186 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
3187}
3188
Chris Wilsonea5b2132010-08-04 13:50:23 +01003189void intel_encoder_destroy(struct drm_encoder *encoder)
3190{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003191 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003192
Chris Wilsonea5b2132010-08-04 13:50:23 +01003193 drm_encoder_cleanup(encoder);
3194 kfree(intel_encoder);
3195}
3196
Jesse Barnes79e53942008-11-07 14:24:08 -08003197static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3198 struct drm_display_mode *mode,
3199 struct drm_display_mode *adjusted_mode)
3200{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003201 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003202
Eric Anholtbad720f2009-10-22 16:11:14 -07003203 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003204 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003205 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3206 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003207 }
Chris Wilson89749352010-09-12 18:25:19 +01003208
3209 /* XXX some encoders set the crtcinfo, others don't.
3210 * Obviously we need some form of conflict resolution here...
3211 */
3212 if (adjusted_mode->crtc_htotal == 0)
3213 drm_mode_set_crtcinfo(adjusted_mode, 0);
3214
Jesse Barnes79e53942008-11-07 14:24:08 -08003215 return true;
3216}
3217
Jesse Barnese70236a2009-09-21 10:42:27 -07003218static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003219{
Jesse Barnese70236a2009-09-21 10:42:27 -07003220 return 400000;
3221}
Jesse Barnes79e53942008-11-07 14:24:08 -08003222
Jesse Barnese70236a2009-09-21 10:42:27 -07003223static int i915_get_display_clock_speed(struct drm_device *dev)
3224{
3225 return 333000;
3226}
Jesse Barnes79e53942008-11-07 14:24:08 -08003227
Jesse Barnese70236a2009-09-21 10:42:27 -07003228static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3229{
3230 return 200000;
3231}
Jesse Barnes79e53942008-11-07 14:24:08 -08003232
Jesse Barnese70236a2009-09-21 10:42:27 -07003233static int i915gm_get_display_clock_speed(struct drm_device *dev)
3234{
3235 u16 gcfgc = 0;
3236
3237 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3238
3239 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003240 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003241 else {
3242 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3243 case GC_DISPLAY_CLOCK_333_MHZ:
3244 return 333000;
3245 default:
3246 case GC_DISPLAY_CLOCK_190_200_MHZ:
3247 return 190000;
3248 }
3249 }
3250}
Jesse Barnes79e53942008-11-07 14:24:08 -08003251
Jesse Barnese70236a2009-09-21 10:42:27 -07003252static int i865_get_display_clock_speed(struct drm_device *dev)
3253{
3254 return 266000;
3255}
3256
3257static int i855_get_display_clock_speed(struct drm_device *dev)
3258{
3259 u16 hpllcc = 0;
3260 /* Assume that the hardware is in the high speed state. This
3261 * should be the default.
3262 */
3263 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3264 case GC_CLOCK_133_200:
3265 case GC_CLOCK_100_200:
3266 return 200000;
3267 case GC_CLOCK_166_250:
3268 return 250000;
3269 case GC_CLOCK_100_133:
3270 return 133000;
3271 }
3272
3273 /* Shouldn't happen */
3274 return 0;
3275}
3276
3277static int i830_get_display_clock_speed(struct drm_device *dev)
3278{
3279 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003280}
3281
Zhenyu Wang2c072452009-06-05 15:38:42 +08003282struct fdi_m_n {
3283 u32 tu;
3284 u32 gmch_m;
3285 u32 gmch_n;
3286 u32 link_m;
3287 u32 link_n;
3288};
3289
3290static void
3291fdi_reduce_ratio(u32 *num, u32 *den)
3292{
3293 while (*num > 0xffffff || *den > 0xffffff) {
3294 *num >>= 1;
3295 *den >>= 1;
3296 }
3297}
3298
Zhenyu Wang2c072452009-06-05 15:38:42 +08003299static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003300ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3301 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003302{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003303 m_n->tu = 64; /* default size */
3304
Chris Wilson22ed1112010-12-04 01:01:29 +00003305 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3306 m_n->gmch_m = bits_per_pixel * pixel_clock;
3307 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003308 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3309
Chris Wilson22ed1112010-12-04 01:01:29 +00003310 m_n->link_m = pixel_clock;
3311 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003312 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3313}
3314
3315
Shaohua Li7662c8b2009-06-26 11:23:55 +08003316struct intel_watermark_params {
3317 unsigned long fifo_size;
3318 unsigned long max_wm;
3319 unsigned long default_wm;
3320 unsigned long guard_size;
3321 unsigned long cacheline_size;
3322};
3323
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003324/* Pineview has different values for various configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003325static const struct intel_watermark_params pineview_display_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003326 PINEVIEW_DISPLAY_FIFO,
3327 PINEVIEW_MAX_WM,
3328 PINEVIEW_DFT_WM,
3329 PINEVIEW_GUARD_WM,
3330 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003331};
Chris Wilsond2102462011-01-24 17:43:27 +00003332static const struct intel_watermark_params pineview_display_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003333 PINEVIEW_DISPLAY_FIFO,
3334 PINEVIEW_MAX_WM,
3335 PINEVIEW_DFT_HPLLOFF_WM,
3336 PINEVIEW_GUARD_WM,
3337 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003338};
Chris Wilsond2102462011-01-24 17:43:27 +00003339static const struct intel_watermark_params pineview_cursor_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003340 PINEVIEW_CURSOR_FIFO,
3341 PINEVIEW_CURSOR_MAX_WM,
3342 PINEVIEW_CURSOR_DFT_WM,
3343 PINEVIEW_CURSOR_GUARD_WM,
3344 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003345};
Chris Wilsond2102462011-01-24 17:43:27 +00003346static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003347 PINEVIEW_CURSOR_FIFO,
3348 PINEVIEW_CURSOR_MAX_WM,
3349 PINEVIEW_CURSOR_DFT_WM,
3350 PINEVIEW_CURSOR_GUARD_WM,
3351 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003352};
Chris Wilsond2102462011-01-24 17:43:27 +00003353static const struct intel_watermark_params g4x_wm_info = {
Jesse Barnes0e442c62009-10-19 10:09:33 +09003354 G4X_FIFO_SIZE,
3355 G4X_MAX_WM,
3356 G4X_MAX_WM,
3357 2,
3358 G4X_FIFO_LINE_SIZE,
3359};
Chris Wilsond2102462011-01-24 17:43:27 +00003360static const struct intel_watermark_params g4x_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003361 I965_CURSOR_FIFO,
3362 I965_CURSOR_MAX_WM,
3363 I965_CURSOR_DFT_WM,
3364 2,
3365 G4X_FIFO_LINE_SIZE,
3366};
Chris Wilsond2102462011-01-24 17:43:27 +00003367static const struct intel_watermark_params i965_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003368 I965_CURSOR_FIFO,
3369 I965_CURSOR_MAX_WM,
3370 I965_CURSOR_DFT_WM,
3371 2,
3372 I915_FIFO_LINE_SIZE,
3373};
Chris Wilsond2102462011-01-24 17:43:27 +00003374static const struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003375 I945_FIFO_SIZE,
3376 I915_MAX_WM,
3377 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003378 2,
3379 I915_FIFO_LINE_SIZE
3380};
Chris Wilsond2102462011-01-24 17:43:27 +00003381static const struct intel_watermark_params i915_wm_info = {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003382 I915_FIFO_SIZE,
3383 I915_MAX_WM,
3384 1,
3385 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003386 I915_FIFO_LINE_SIZE
3387};
Chris Wilsond2102462011-01-24 17:43:27 +00003388static const struct intel_watermark_params i855_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003389 I855GM_FIFO_SIZE,
3390 I915_MAX_WM,
3391 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003392 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003393 I830_FIFO_LINE_SIZE
3394};
Chris Wilsond2102462011-01-24 17:43:27 +00003395static const struct intel_watermark_params i830_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003396 I830_FIFO_SIZE,
3397 I915_MAX_WM,
3398 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003399 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003400 I830_FIFO_LINE_SIZE
3401};
3402
Chris Wilsond2102462011-01-24 17:43:27 +00003403static const struct intel_watermark_params ironlake_display_wm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003404 ILK_DISPLAY_FIFO,
3405 ILK_DISPLAY_MAXWM,
3406 ILK_DISPLAY_DFTWM,
3407 2,
3408 ILK_FIFO_LINE_SIZE
3409};
Chris Wilsond2102462011-01-24 17:43:27 +00003410static const struct intel_watermark_params ironlake_cursor_wm_info = {
Zhao Yakuic936f442010-06-12 14:32:26 +08003411 ILK_CURSOR_FIFO,
3412 ILK_CURSOR_MAXWM,
3413 ILK_CURSOR_DFTWM,
3414 2,
3415 ILK_FIFO_LINE_SIZE
3416};
Chris Wilsond2102462011-01-24 17:43:27 +00003417static const struct intel_watermark_params ironlake_display_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003418 ILK_DISPLAY_SR_FIFO,
3419 ILK_DISPLAY_MAX_SRWM,
3420 ILK_DISPLAY_DFT_SRWM,
3421 2,
3422 ILK_FIFO_LINE_SIZE
3423};
Chris Wilsond2102462011-01-24 17:43:27 +00003424static const struct intel_watermark_params ironlake_cursor_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003425 ILK_CURSOR_SR_FIFO,
3426 ILK_CURSOR_MAX_SRWM,
3427 ILK_CURSOR_DFT_SRWM,
3428 2,
3429 ILK_FIFO_LINE_SIZE
3430};
3431
Chris Wilsond2102462011-01-24 17:43:27 +00003432static const struct intel_watermark_params sandybridge_display_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003433 SNB_DISPLAY_FIFO,
3434 SNB_DISPLAY_MAXWM,
3435 SNB_DISPLAY_DFTWM,
3436 2,
3437 SNB_FIFO_LINE_SIZE
3438};
Chris Wilsond2102462011-01-24 17:43:27 +00003439static const struct intel_watermark_params sandybridge_cursor_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003440 SNB_CURSOR_FIFO,
3441 SNB_CURSOR_MAXWM,
3442 SNB_CURSOR_DFTWM,
3443 2,
3444 SNB_FIFO_LINE_SIZE
3445};
Chris Wilsond2102462011-01-24 17:43:27 +00003446static const struct intel_watermark_params sandybridge_display_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003447 SNB_DISPLAY_SR_FIFO,
3448 SNB_DISPLAY_MAX_SRWM,
3449 SNB_DISPLAY_DFT_SRWM,
3450 2,
3451 SNB_FIFO_LINE_SIZE
3452};
Chris Wilsond2102462011-01-24 17:43:27 +00003453static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003454 SNB_CURSOR_SR_FIFO,
3455 SNB_CURSOR_MAX_SRWM,
3456 SNB_CURSOR_DFT_SRWM,
3457 2,
3458 SNB_FIFO_LINE_SIZE
3459};
3460
3461
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003462/**
3463 * intel_calculate_wm - calculate watermark level
3464 * @clock_in_khz: pixel clock
3465 * @wm: chip FIFO params
3466 * @pixel_size: display pixel size
3467 * @latency_ns: memory latency for the platform
3468 *
3469 * Calculate the watermark level (the level at which the display plane will
3470 * start fetching from memory again). Each chip has a different display
3471 * FIFO size and allocation, so the caller needs to figure that out and pass
3472 * in the correct intel_watermark_params structure.
3473 *
3474 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3475 * on the pixel size. When it reaches the watermark level, it'll start
3476 * fetching FIFO line sized based chunks from memory until the FIFO fills
3477 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3478 * will occur, and a display engine hang could result.
3479 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003480static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
Chris Wilsond2102462011-01-24 17:43:27 +00003481 const struct intel_watermark_params *wm,
3482 int fifo_size,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003483 int pixel_size,
3484 unsigned long latency_ns)
3485{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003486 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003487
Jesse Barnesd6604672009-09-11 12:25:56 -07003488 /*
3489 * Note: we need to make sure we don't overflow for various clock &
3490 * latency values.
3491 * clocks go from a few thousand to several hundred thousand.
3492 * latency is usually a few thousand
3493 */
3494 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3495 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003496 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003497
Zhao Yakui28c97732009-10-09 11:39:41 +08003498 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003499
Chris Wilsond2102462011-01-24 17:43:27 +00003500 wm_size = fifo_size - (entries_required + wm->guard_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003501
Zhao Yakui28c97732009-10-09 11:39:41 +08003502 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003503
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003504 /* Don't promote wm_size to unsigned... */
3505 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003506 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01003507 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003508 wm_size = wm->default_wm;
3509 return wm_size;
3510}
3511
3512struct cxsr_latency {
3513 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08003514 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003515 unsigned long fsb_freq;
3516 unsigned long mem_freq;
3517 unsigned long display_sr;
3518 unsigned long display_hpll_disable;
3519 unsigned long cursor_sr;
3520 unsigned long cursor_hpll_disable;
3521};
3522
Chris Wilson403c89f2010-08-04 15:25:31 +01003523static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08003524 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3525 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3526 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3527 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3528 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003529
Li Peng95534262010-05-18 18:58:44 +08003530 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3531 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3532 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3533 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3534 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003535
Li Peng95534262010-05-18 18:58:44 +08003536 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3537 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3538 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3539 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3540 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003541
Li Peng95534262010-05-18 18:58:44 +08003542 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3543 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3544 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3545 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3546 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003547
Li Peng95534262010-05-18 18:58:44 +08003548 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3549 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3550 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3551 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3552 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003553
Li Peng95534262010-05-18 18:58:44 +08003554 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3555 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3556 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3557 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3558 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003559};
3560
Chris Wilson403c89f2010-08-04 15:25:31 +01003561static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3562 int is_ddr3,
3563 int fsb,
3564 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003565{
Chris Wilson403c89f2010-08-04 15:25:31 +01003566 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003567 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003568
3569 if (fsb == 0 || mem == 0)
3570 return NULL;
3571
3572 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3573 latency = &cxsr_latency_table[i];
3574 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08003575 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303576 fsb == latency->fsb_freq && mem == latency->mem_freq)
3577 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003578 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303579
Zhao Yakui28c97732009-10-09 11:39:41 +08003580 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303581
3582 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003583}
3584
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003585static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003586{
3587 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003588
3589 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003590 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003591}
3592
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07003593/*
3594 * Latency for FIFO fetches is dependent on several factors:
3595 * - memory configuration (speed, channels)
3596 * - chipset
3597 * - current MCH state
3598 * It can be fairly high in some situations, so here we assume a fairly
3599 * pessimal value. It's a tradeoff between extra memory fetches (if we
3600 * set this value too high, the FIFO will fetch frequently to stay full)
3601 * and power consumption (set it too low to save power and we might see
3602 * FIFO underruns and display "flicker").
3603 *
3604 * A value of 5us seems to be a good balance; safe for very low end
3605 * platforms but not overly aggressive on lower latency configs.
3606 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003607static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003608
Jesse Barnese70236a2009-09-21 10:42:27 -07003609static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003610{
3611 struct drm_i915_private *dev_priv = dev->dev_private;
3612 uint32_t dsparb = I915_READ(DSPARB);
3613 int size;
3614
Chris Wilson8de9b312010-07-19 19:59:52 +01003615 size = dsparb & 0x7f;
3616 if (plane)
3617 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003618
Zhao Yakui28c97732009-10-09 11:39:41 +08003619 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003620 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003621
3622 return size;
3623}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003624
Jesse Barnese70236a2009-09-21 10:42:27 -07003625static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3626{
3627 struct drm_i915_private *dev_priv = dev->dev_private;
3628 uint32_t dsparb = I915_READ(DSPARB);
3629 int size;
3630
Chris Wilson8de9b312010-07-19 19:59:52 +01003631 size = dsparb & 0x1ff;
3632 if (plane)
3633 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003634 size >>= 1; /* Convert to cachelines */
3635
Zhao Yakui28c97732009-10-09 11:39:41 +08003636 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003637 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003638
3639 return size;
3640}
3641
3642static int i845_get_fifo_size(struct drm_device *dev, int plane)
3643{
3644 struct drm_i915_private *dev_priv = dev->dev_private;
3645 uint32_t dsparb = I915_READ(DSPARB);
3646 int size;
3647
3648 size = dsparb & 0x7f;
3649 size >>= 2; /* Convert to cachelines */
3650
Zhao Yakui28c97732009-10-09 11:39:41 +08003651 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003652 plane ? "B" : "A",
3653 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003654
3655 return size;
3656}
3657
3658static int i830_get_fifo_size(struct drm_device *dev, int plane)
3659{
3660 struct drm_i915_private *dev_priv = dev->dev_private;
3661 uint32_t dsparb = I915_READ(DSPARB);
3662 int size;
3663
3664 size = dsparb & 0x7f;
3665 size >>= 1; /* Convert to cachelines */
3666
Zhao Yakui28c97732009-10-09 11:39:41 +08003667 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003668 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003669
3670 return size;
3671}
3672
Chris Wilsond2102462011-01-24 17:43:27 +00003673static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
3674{
3675 struct drm_crtc *crtc, *enabled = NULL;
3676
3677 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3678 if (crtc->enabled && crtc->fb) {
3679 if (enabled)
3680 return NULL;
3681 enabled = crtc;
3682 }
3683 }
3684
3685 return enabled;
3686}
3687
3688static void pineview_update_wm(struct drm_device *dev)
Zhao Yakuid4294342010-03-22 22:45:36 +08003689{
3690 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003691 struct drm_crtc *crtc;
Chris Wilson403c89f2010-08-04 15:25:31 +01003692 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003693 u32 reg;
3694 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003695
Chris Wilson403c89f2010-08-04 15:25:31 +01003696 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003697 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003698 if (!latency) {
3699 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3700 pineview_disable_cxsr(dev);
3701 return;
3702 }
3703
Chris Wilsond2102462011-01-24 17:43:27 +00003704 crtc = single_enabled_crtc(dev);
3705 if (crtc) {
3706 int clock = crtc->mode.clock;
3707 int pixel_size = crtc->fb->bits_per_pixel / 8;
Zhao Yakuid4294342010-03-22 22:45:36 +08003708
3709 /* Display SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003710 wm = intel_calculate_wm(clock, &pineview_display_wm,
3711 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003712 pixel_size, latency->display_sr);
3713 reg = I915_READ(DSPFW1);
3714 reg &= ~DSPFW_SR_MASK;
3715 reg |= wm << DSPFW_SR_SHIFT;
3716 I915_WRITE(DSPFW1, reg);
3717 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3718
3719 /* cursor SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003720 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
3721 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003722 pixel_size, latency->cursor_sr);
3723 reg = I915_READ(DSPFW3);
3724 reg &= ~DSPFW_CURSOR_SR_MASK;
3725 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3726 I915_WRITE(DSPFW3, reg);
3727
3728 /* Display HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003729 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
3730 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003731 pixel_size, latency->display_hpll_disable);
3732 reg = I915_READ(DSPFW3);
3733 reg &= ~DSPFW_HPLL_SR_MASK;
3734 reg |= wm & DSPFW_HPLL_SR_MASK;
3735 I915_WRITE(DSPFW3, reg);
3736
3737 /* cursor HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003738 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
3739 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003740 pixel_size, latency->cursor_hpll_disable);
3741 reg = I915_READ(DSPFW3);
3742 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3743 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3744 I915_WRITE(DSPFW3, reg);
3745 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3746
3747 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003748 I915_WRITE(DSPFW3,
3749 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003750 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3751 } else {
3752 pineview_disable_cxsr(dev);
3753 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3754 }
3755}
3756
Chris Wilson417ae142011-01-19 15:04:42 +00003757static bool g4x_compute_wm0(struct drm_device *dev,
3758 int plane,
3759 const struct intel_watermark_params *display,
3760 int display_latency_ns,
3761 const struct intel_watermark_params *cursor,
3762 int cursor_latency_ns,
3763 int *plane_wm,
3764 int *cursor_wm)
Jesse Barnes652c3932009-08-17 13:31:43 -07003765{
Chris Wilson417ae142011-01-19 15:04:42 +00003766 struct drm_crtc *crtc;
3767 int htotal, hdisplay, clock, pixel_size;
3768 int line_time_us, line_count;
3769 int entries, tlb_miss;
Jesse Barnes652c3932009-08-17 13:31:43 -07003770
Chris Wilson417ae142011-01-19 15:04:42 +00003771 crtc = intel_get_crtc_for_plane(dev, plane);
3772 if (crtc->fb == NULL || !crtc->enabled)
3773 return false;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003774
Chris Wilson417ae142011-01-19 15:04:42 +00003775 htotal = crtc->mode.htotal;
3776 hdisplay = crtc->mode.hdisplay;
3777 clock = crtc->mode.clock;
3778 pixel_size = crtc->fb->bits_per_pixel / 8;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003779
Chris Wilson417ae142011-01-19 15:04:42 +00003780 /* Use the small buffer method to calculate plane watermark */
3781 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
3782 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
3783 if (tlb_miss > 0)
3784 entries += tlb_miss;
3785 entries = DIV_ROUND_UP(entries, display->cacheline_size);
3786 *plane_wm = entries + display->guard_size;
3787 if (*plane_wm > (int)display->max_wm)
3788 *plane_wm = display->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003789
Chris Wilson417ae142011-01-19 15:04:42 +00003790 /* Use the large buffer method to calculate cursor watermark */
3791 line_time_us = ((htotal * 1000) / clock);
3792 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
3793 entries = line_count * 64 * pixel_size;
3794 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
3795 if (tlb_miss > 0)
3796 entries += tlb_miss;
3797 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3798 *cursor_wm = entries + cursor->guard_size;
3799 if (*cursor_wm > (int)cursor->max_wm)
3800 *cursor_wm = (int)cursor->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003801
Chris Wilson417ae142011-01-19 15:04:42 +00003802 return true;
3803}
Jesse Barnes0e442c62009-10-19 10:09:33 +09003804
Chris Wilson417ae142011-01-19 15:04:42 +00003805/*
3806 * Check the wm result.
3807 *
3808 * If any calculated watermark values is larger than the maximum value that
3809 * can be programmed into the associated watermark register, that watermark
3810 * must be disabled.
3811 */
3812static bool g4x_check_srwm(struct drm_device *dev,
3813 int display_wm, int cursor_wm,
3814 const struct intel_watermark_params *display,
3815 const struct intel_watermark_params *cursor)
3816{
3817 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
3818 display_wm, cursor_wm);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003819
Chris Wilson417ae142011-01-19 15:04:42 +00003820 if (display_wm > display->max_wm) {
3821 DRM_DEBUG_KMS("display watermark is too large(%d), disabling\n",
3822 display_wm, display->max_wm);
3823 return false;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003824 }
3825
Chris Wilson417ae142011-01-19 15:04:42 +00003826 if (cursor_wm > cursor->max_wm) {
3827 DRM_DEBUG_KMS("cursor watermark is too large(%d), disabling\n",
3828 cursor_wm, cursor->max_wm);
3829 return false;
3830 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003831
Chris Wilson417ae142011-01-19 15:04:42 +00003832 if (!(display_wm || cursor_wm)) {
3833 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
3834 return false;
3835 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003836
Chris Wilson417ae142011-01-19 15:04:42 +00003837 return true;
3838}
3839
3840static bool g4x_compute_srwm(struct drm_device *dev,
Chris Wilsond2102462011-01-24 17:43:27 +00003841 int plane,
3842 int latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00003843 const struct intel_watermark_params *display,
3844 const struct intel_watermark_params *cursor,
3845 int *display_wm, int *cursor_wm)
3846{
Chris Wilsond2102462011-01-24 17:43:27 +00003847 struct drm_crtc *crtc;
3848 int hdisplay, htotal, pixel_size, clock;
Chris Wilson417ae142011-01-19 15:04:42 +00003849 unsigned long line_time_us;
3850 int line_count, line_size;
3851 int small, large;
3852 int entries;
3853
3854 if (!latency_ns) {
3855 *display_wm = *cursor_wm = 0;
3856 return false;
3857 }
3858
Chris Wilsond2102462011-01-24 17:43:27 +00003859 crtc = intel_get_crtc_for_plane(dev, plane);
3860 hdisplay = crtc->mode.hdisplay;
3861 htotal = crtc->mode.htotal;
3862 clock = crtc->mode.clock;
3863 pixel_size = crtc->fb->bits_per_pixel / 8;
3864
Chris Wilson417ae142011-01-19 15:04:42 +00003865 line_time_us = (htotal * 1000) / clock;
3866 line_count = (latency_ns / line_time_us + 1000) / 1000;
3867 line_size = hdisplay * pixel_size;
3868
3869 /* Use the minimum of the small and large buffer method for primary */
3870 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
3871 large = line_count * line_size;
3872
3873 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
3874 *display_wm = entries + display->guard_size;
3875
3876 /* calculate the self-refresh watermark for display cursor */
3877 entries = line_count * pixel_size * 64;
3878 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3879 *cursor_wm = entries + cursor->guard_size;
3880
3881 return g4x_check_srwm(dev,
3882 *display_wm, *cursor_wm,
3883 display, cursor);
3884}
3885
Chris Wilsond2102462011-01-24 17:43:27 +00003886static inline bool single_plane_enabled(unsigned int mask)
3887{
3888 return mask && (mask & -mask) == 0;
3889}
3890
3891static void g4x_update_wm(struct drm_device *dev)
Chris Wilson417ae142011-01-19 15:04:42 +00003892{
3893 static const int sr_latency_ns = 12000;
3894 struct drm_i915_private *dev_priv = dev->dev_private;
3895 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00003896 int plane_sr, cursor_sr;
3897 unsigned int enabled = 0;
Chris Wilson417ae142011-01-19 15:04:42 +00003898
3899 if (g4x_compute_wm0(dev, 0,
3900 &g4x_wm_info, latency_ns,
3901 &g4x_cursor_wm_info, latency_ns,
3902 &planea_wm, &cursora_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00003903 enabled |= 1;
Chris Wilson417ae142011-01-19 15:04:42 +00003904
3905 if (g4x_compute_wm0(dev, 1,
3906 &g4x_wm_info, latency_ns,
3907 &g4x_cursor_wm_info, latency_ns,
3908 &planeb_wm, &cursorb_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00003909 enabled |= 2;
Chris Wilson417ae142011-01-19 15:04:42 +00003910
3911 plane_sr = cursor_sr = 0;
Chris Wilsond2102462011-01-24 17:43:27 +00003912 if (single_plane_enabled(enabled) &&
3913 g4x_compute_srwm(dev, ffs(enabled) - 1,
3914 sr_latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00003915 &g4x_wm_info,
3916 &g4x_cursor_wm_info,
3917 &plane_sr, &cursor_sr))
3918 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
3919 else
3920 I915_WRITE(FW_BLC_SELF,
3921 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
3922
Chris Wilson308977a2011-02-02 10:41:20 +00003923 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
3924 planea_wm, cursora_wm,
3925 planeb_wm, cursorb_wm,
3926 plane_sr, cursor_sr);
Chris Wilson417ae142011-01-19 15:04:42 +00003927
3928 I915_WRITE(DSPFW1,
3929 (plane_sr << DSPFW_SR_SHIFT) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003930 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
Chris Wilson417ae142011-01-19 15:04:42 +00003931 (planeb_wm << DSPFW_PLANEB_SHIFT) |
3932 planea_wm);
3933 I915_WRITE(DSPFW2,
3934 (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003935 (cursora_wm << DSPFW_CURSORA_SHIFT));
3936 /* HPLL off in SR has some issues on G4x... disable it */
Chris Wilson417ae142011-01-19 15:04:42 +00003937 I915_WRITE(DSPFW3,
3938 (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003939 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003940}
3941
Chris Wilsond2102462011-01-24 17:43:27 +00003942static void i965_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003943{
3944 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003945 struct drm_crtc *crtc;
3946 int srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003947 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003948
Jesse Barnes1dc75462009-10-19 10:08:17 +09003949 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003950 crtc = single_enabled_crtc(dev);
3951 if (crtc) {
Jesse Barnes1dc75462009-10-19 10:08:17 +09003952 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003953 static const int sr_latency_ns = 12000;
Chris Wilsond2102462011-01-24 17:43:27 +00003954 int clock = crtc->mode.clock;
3955 int htotal = crtc->mode.htotal;
3956 int hdisplay = crtc->mode.hdisplay;
3957 int pixel_size = crtc->fb->bits_per_pixel / 8;
3958 unsigned long line_time_us;
3959 int entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003960
Chris Wilsond2102462011-01-24 17:43:27 +00003961 line_time_us = ((htotal * 1000) / clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003962
3963 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00003964 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3965 pixel_size * hdisplay;
3966 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
Chris Wilsond2102462011-01-24 17:43:27 +00003967 srwm = I965_FIFO_SIZE - entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003968 if (srwm < 0)
3969 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003970 srwm &= 0x1ff;
Chris Wilson308977a2011-02-02 10:41:20 +00003971 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
3972 entries, srwm);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003973
Chris Wilsond2102462011-01-24 17:43:27 +00003974 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003975 pixel_size * 64;
Chris Wilsond2102462011-01-24 17:43:27 +00003976 entries = DIV_ROUND_UP(entries,
Chris Wilson8de9b312010-07-19 19:59:52 +01003977 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003978 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilsond2102462011-01-24 17:43:27 +00003979 (entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003980
3981 if (cursor_sr > i965_cursor_wm_info.max_wm)
3982 cursor_sr = i965_cursor_wm_info.max_wm;
3983
3984 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3985 "cursor %d\n", srwm, cursor_sr);
3986
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003987 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003988 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303989 } else {
3990 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003991 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003992 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3993 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003994 }
3995
3996 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3997 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003998
3999 /* 965 has limitations... */
Chris Wilson417ae142011-01-19 15:04:42 +00004000 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
4001 (8 << 16) | (8 << 8) | (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08004002 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004003 /* update cursor SR watermark */
4004 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08004005}
4006
Chris Wilsond2102462011-01-24 17:43:27 +00004007static void i9xx_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004008{
4009 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004010 const struct intel_watermark_params *wm_info;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004011 uint32_t fwater_lo;
4012 uint32_t fwater_hi;
Chris Wilsond2102462011-01-24 17:43:27 +00004013 int cwm, srwm = 1;
4014 int fifo_size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004015 int planea_wm, planeb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00004016 struct drm_crtc *crtc, *enabled = NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004017
Chris Wilson72557b42011-01-31 10:29:55 +00004018 if (IS_I945GM(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004019 wm_info = &i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004020 else if (!IS_GEN2(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004021 wm_info = &i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004022 else
Chris Wilsond2102462011-01-24 17:43:27 +00004023 wm_info = &i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004024
Chris Wilsond2102462011-01-24 17:43:27 +00004025 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
4026 crtc = intel_get_crtc_for_plane(dev, 0);
4027 if (crtc->enabled && crtc->fb) {
4028 planea_wm = intel_calculate_wm(crtc->mode.clock,
4029 wm_info, fifo_size,
4030 crtc->fb->bits_per_pixel / 8,
4031 latency_ns);
4032 enabled = crtc;
4033 } else
4034 planea_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004035
Chris Wilsond2102462011-01-24 17:43:27 +00004036 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
4037 crtc = intel_get_crtc_for_plane(dev, 1);
4038 if (crtc->enabled && crtc->fb) {
4039 planeb_wm = intel_calculate_wm(crtc->mode.clock,
4040 wm_info, fifo_size,
4041 crtc->fb->bits_per_pixel / 8,
4042 latency_ns);
4043 if (enabled == NULL)
4044 enabled = crtc;
4045 else
4046 enabled = NULL;
4047 } else
4048 planeb_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004049
Zhao Yakui28c97732009-10-09 11:39:41 +08004050 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004051
4052 /*
4053 * Overlay gets an aggressive default since video jitter is bad.
4054 */
4055 cwm = 2;
4056
Alexander Lam18b21902011-01-03 13:28:56 -05004057 /* Play safe and disable self-refresh before adjusting watermarks. */
4058 if (IS_I945G(dev) || IS_I945GM(dev))
4059 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
4060 else if (IS_I915GM(dev))
4061 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
4062
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004063 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00004064 if (HAS_FW_BLC(dev) && enabled) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004065 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01004066 static const int sr_latency_ns = 6000;
Chris Wilsond2102462011-01-24 17:43:27 +00004067 int clock = enabled->mode.clock;
4068 int htotal = enabled->mode.htotal;
4069 int hdisplay = enabled->mode.hdisplay;
4070 int pixel_size = enabled->fb->bits_per_pixel / 8;
4071 unsigned long line_time_us;
4072 int entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004073
Chris Wilsond2102462011-01-24 17:43:27 +00004074 line_time_us = (htotal * 1000) / clock;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004075
4076 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00004077 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4078 pixel_size * hdisplay;
4079 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
4080 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
4081 srwm = wm_info->fifo_size - entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004082 if (srwm < 0)
4083 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08004084
4085 if (IS_I945G(dev) || IS_I945GM(dev))
Alexander Lam18b21902011-01-03 13:28:56 -05004086 I915_WRITE(FW_BLC_SELF,
4087 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
4088 else if (IS_I915GM(dev))
Li Pengee980b82010-01-27 19:01:11 +08004089 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004090 }
4091
Zhao Yakui28c97732009-10-09 11:39:41 +08004092 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004093 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004094
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004095 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
4096 fwater_hi = (cwm & 0x1f);
4097
4098 /* Set request length to 8 cachelines per fetch */
4099 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
4100 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004101
4102 I915_WRITE(FW_BLC, fwater_lo);
4103 I915_WRITE(FW_BLC2, fwater_hi);
Alexander Lam18b21902011-01-03 13:28:56 -05004104
Chris Wilsond2102462011-01-24 17:43:27 +00004105 if (HAS_FW_BLC(dev)) {
4106 if (enabled) {
4107 if (IS_I945G(dev) || IS_I945GM(dev))
4108 I915_WRITE(FW_BLC_SELF,
4109 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4110 else if (IS_I915GM(dev))
4111 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
4112 DRM_DEBUG_KMS("memory self refresh enabled\n");
4113 } else
4114 DRM_DEBUG_KMS("memory self refresh disabled\n");
4115 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08004116}
4117
Chris Wilsond2102462011-01-24 17:43:27 +00004118static void i830_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004119{
4120 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004121 struct drm_crtc *crtc;
4122 uint32_t fwater_lo;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004123 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004124
Chris Wilsond2102462011-01-24 17:43:27 +00004125 crtc = single_enabled_crtc(dev);
4126 if (crtc == NULL)
4127 return;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004128
Chris Wilsond2102462011-01-24 17:43:27 +00004129 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
4130 dev_priv->display.get_fifo_size(dev, 0),
4131 crtc->fb->bits_per_pixel / 8,
4132 latency_ns);
4133 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesf3601322009-07-22 12:54:59 -07004134 fwater_lo |= (3<<8) | planea_wm;
4135
Zhao Yakui28c97732009-10-09 11:39:41 +08004136 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004137
4138 I915_WRITE(FW_BLC, fwater_lo);
4139}
4140
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004141#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08004142#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004143
Chris Wilson4ed765f2010-09-11 10:46:47 +01004144static bool ironlake_compute_wm0(struct drm_device *dev,
4145 int pipe,
Yuanhan Liu13982612010-12-15 15:42:31 +08004146 const struct intel_watermark_params *display,
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004147 int display_latency_ns,
Yuanhan Liu13982612010-12-15 15:42:31 +08004148 const struct intel_watermark_params *cursor,
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004149 int cursor_latency_ns,
Chris Wilson4ed765f2010-09-11 10:46:47 +01004150 int *plane_wm,
4151 int *cursor_wm)
4152{
4153 struct drm_crtc *crtc;
Chris Wilsondb66e372011-01-08 09:02:21 +00004154 int htotal, hdisplay, clock, pixel_size;
4155 int line_time_us, line_count;
4156 int entries, tlb_miss;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004157
4158 crtc = intel_get_crtc_for_pipe(dev, pipe);
4159 if (crtc->fb == NULL || !crtc->enabled)
4160 return false;
4161
4162 htotal = crtc->mode.htotal;
4163 hdisplay = crtc->mode.hdisplay;
4164 clock = crtc->mode.clock;
4165 pixel_size = crtc->fb->bits_per_pixel / 8;
4166
4167 /* Use the small buffer method to calculate plane watermark */
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004168 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
Chris Wilsondb66e372011-01-08 09:02:21 +00004169 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
4170 if (tlb_miss > 0)
4171 entries += tlb_miss;
Yuanhan Liu13982612010-12-15 15:42:31 +08004172 entries = DIV_ROUND_UP(entries, display->cacheline_size);
4173 *plane_wm = entries + display->guard_size;
4174 if (*plane_wm > (int)display->max_wm)
4175 *plane_wm = display->max_wm;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004176
4177 /* Use the large buffer method to calculate cursor watermark */
4178 line_time_us = ((htotal * 1000) / clock);
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004179 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004180 entries = line_count * 64 * pixel_size;
Chris Wilsondb66e372011-01-08 09:02:21 +00004181 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
4182 if (tlb_miss > 0)
4183 entries += tlb_miss;
Yuanhan Liu13982612010-12-15 15:42:31 +08004184 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4185 *cursor_wm = entries + cursor->guard_size;
4186 if (*cursor_wm > (int)cursor->max_wm)
4187 *cursor_wm = (int)cursor->max_wm;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004188
4189 return true;
4190}
4191
Jesse Barnesb79d4992010-12-21 13:10:23 -08004192/*
4193 * Check the wm result.
4194 *
4195 * If any calculated watermark values is larger than the maximum value that
4196 * can be programmed into the associated watermark register, that watermark
4197 * must be disabled.
4198 */
4199static bool ironlake_check_srwm(struct drm_device *dev, int level,
4200 int fbc_wm, int display_wm, int cursor_wm,
4201 const struct intel_watermark_params *display,
4202 const struct intel_watermark_params *cursor)
4203{
4204 struct drm_i915_private *dev_priv = dev->dev_private;
4205
4206 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
4207 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
4208
4209 if (fbc_wm > SNB_FBC_MAX_SRWM) {
4210 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
4211 fbc_wm, SNB_FBC_MAX_SRWM, level);
4212
4213 /* fbc has it's own way to disable FBC WM */
4214 I915_WRITE(DISP_ARB_CTL,
4215 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
4216 return false;
4217 }
4218
4219 if (display_wm > display->max_wm) {
4220 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
4221 display_wm, SNB_DISPLAY_MAX_SRWM, level);
4222 return false;
4223 }
4224
4225 if (cursor_wm > cursor->max_wm) {
4226 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
4227 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
4228 return false;
4229 }
4230
4231 if (!(fbc_wm || display_wm || cursor_wm)) {
4232 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
4233 return false;
4234 }
4235
4236 return true;
4237}
4238
4239/*
4240 * Compute watermark values of WM[1-3],
4241 */
Chris Wilsond2102462011-01-24 17:43:27 +00004242static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
4243 int latency_ns,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004244 const struct intel_watermark_params *display,
4245 const struct intel_watermark_params *cursor,
4246 int *fbc_wm, int *display_wm, int *cursor_wm)
4247{
Chris Wilsond2102462011-01-24 17:43:27 +00004248 struct drm_crtc *crtc;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004249 unsigned long line_time_us;
Chris Wilsond2102462011-01-24 17:43:27 +00004250 int hdisplay, htotal, pixel_size, clock;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004251 int line_count, line_size;
4252 int small, large;
4253 int entries;
4254
4255 if (!latency_ns) {
4256 *fbc_wm = *display_wm = *cursor_wm = 0;
4257 return false;
4258 }
4259
Chris Wilsond2102462011-01-24 17:43:27 +00004260 crtc = intel_get_crtc_for_plane(dev, plane);
4261 hdisplay = crtc->mode.hdisplay;
4262 htotal = crtc->mode.htotal;
4263 clock = crtc->mode.clock;
4264 pixel_size = crtc->fb->bits_per_pixel / 8;
4265
Jesse Barnesb79d4992010-12-21 13:10:23 -08004266 line_time_us = (htotal * 1000) / clock;
4267 line_count = (latency_ns / line_time_us + 1000) / 1000;
4268 line_size = hdisplay * pixel_size;
4269
4270 /* Use the minimum of the small and large buffer method for primary */
4271 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4272 large = line_count * line_size;
4273
4274 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4275 *display_wm = entries + display->guard_size;
4276
4277 /*
4278 * Spec says:
4279 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
4280 */
4281 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
4282
4283 /* calculate the self-refresh watermark for display cursor */
4284 entries = line_count * pixel_size * 64;
4285 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4286 *cursor_wm = entries + cursor->guard_size;
4287
4288 return ironlake_check_srwm(dev, level,
4289 *fbc_wm, *display_wm, *cursor_wm,
4290 display, cursor);
4291}
4292
Chris Wilsond2102462011-01-24 17:43:27 +00004293static void ironlake_update_wm(struct drm_device *dev)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004294{
4295 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004296 int fbc_wm, plane_wm, cursor_wm;
4297 unsigned int enabled;
Zhao Yakuic936f442010-06-12 14:32:26 +08004298
Chris Wilson4ed765f2010-09-11 10:46:47 +01004299 enabled = 0;
Yuanhan Liu13982612010-12-15 15:42:31 +08004300 if (ironlake_compute_wm0(dev, 0,
4301 &ironlake_display_wm_info,
4302 ILK_LP0_PLANE_LATENCY,
4303 &ironlake_cursor_wm_info,
4304 ILK_LP0_CURSOR_LATENCY,
4305 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004306 I915_WRITE(WM0_PIPEA_ILK,
4307 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4308 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4309 " plane %d, " "cursor: %d\n",
4310 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004311 enabled |= 1;
Zhao Yakuic936f442010-06-12 14:32:26 +08004312 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004313
Yuanhan Liu13982612010-12-15 15:42:31 +08004314 if (ironlake_compute_wm0(dev, 1,
4315 &ironlake_display_wm_info,
4316 ILK_LP0_PLANE_LATENCY,
4317 &ironlake_cursor_wm_info,
4318 ILK_LP0_CURSOR_LATENCY,
4319 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004320 I915_WRITE(WM0_PIPEB_ILK,
4321 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4322 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4323 " plane %d, cursor: %d\n",
4324 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004325 enabled |= 2;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004326 }
4327
4328 /*
4329 * Calculate and update the self-refresh watermark only when one
4330 * display plane is used.
4331 */
Jesse Barnesb79d4992010-12-21 13:10:23 -08004332 I915_WRITE(WM3_LP_ILK, 0);
4333 I915_WRITE(WM2_LP_ILK, 0);
4334 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004335
Chris Wilsond2102462011-01-24 17:43:27 +00004336 if (!single_plane_enabled(enabled))
Jesse Barnesb79d4992010-12-21 13:10:23 -08004337 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004338 enabled = ffs(enabled) - 1;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004339
Jesse Barnesb79d4992010-12-21 13:10:23 -08004340 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004341 if (!ironlake_compute_srwm(dev, 1, enabled,
4342 ILK_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004343 &ironlake_display_srwm_info,
4344 &ironlake_cursor_srwm_info,
4345 &fbc_wm, &plane_wm, &cursor_wm))
4346 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004347
Jesse Barnesb79d4992010-12-21 13:10:23 -08004348 I915_WRITE(WM1_LP_ILK,
4349 WM1_LP_SR_EN |
4350 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4351 (fbc_wm << WM1_LP_FBC_SHIFT) |
4352 (plane_wm << WM1_LP_SR_SHIFT) |
4353 cursor_wm);
Chris Wilson4ed765f2010-09-11 10:46:47 +01004354
Jesse Barnesb79d4992010-12-21 13:10:23 -08004355 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004356 if (!ironlake_compute_srwm(dev, 2, enabled,
4357 ILK_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004358 &ironlake_display_srwm_info,
4359 &ironlake_cursor_srwm_info,
4360 &fbc_wm, &plane_wm, &cursor_wm))
4361 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004362
Jesse Barnesb79d4992010-12-21 13:10:23 -08004363 I915_WRITE(WM2_LP_ILK,
4364 WM2_LP_EN |
4365 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4366 (fbc_wm << WM1_LP_FBC_SHIFT) |
4367 (plane_wm << WM1_LP_SR_SHIFT) |
4368 cursor_wm);
Yuanhan Liu13982612010-12-15 15:42:31 +08004369
4370 /*
Jesse Barnesb79d4992010-12-21 13:10:23 -08004371 * WM3 is unsupported on ILK, probably because we don't have latency
4372 * data for that power state
Yuanhan Liu13982612010-12-15 15:42:31 +08004373 */
Yuanhan Liu13982612010-12-15 15:42:31 +08004374}
4375
Chris Wilsond2102462011-01-24 17:43:27 +00004376static void sandybridge_update_wm(struct drm_device *dev)
Yuanhan Liu13982612010-12-15 15:42:31 +08004377{
4378 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004379 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
Chris Wilsond2102462011-01-24 17:43:27 +00004380 int fbc_wm, plane_wm, cursor_wm;
4381 unsigned int enabled;
Yuanhan Liu13982612010-12-15 15:42:31 +08004382
4383 enabled = 0;
4384 if (ironlake_compute_wm0(dev, 0,
4385 &sandybridge_display_wm_info, latency,
4386 &sandybridge_cursor_wm_info, latency,
4387 &plane_wm, &cursor_wm)) {
4388 I915_WRITE(WM0_PIPEA_ILK,
4389 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4390 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4391 " plane %d, " "cursor: %d\n",
4392 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004393 enabled |= 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004394 }
4395
4396 if (ironlake_compute_wm0(dev, 1,
4397 &sandybridge_display_wm_info, latency,
4398 &sandybridge_cursor_wm_info, latency,
4399 &plane_wm, &cursor_wm)) {
4400 I915_WRITE(WM0_PIPEB_ILK,
4401 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4402 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4403 " plane %d, cursor: %d\n",
4404 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004405 enabled |= 2;
Yuanhan Liu13982612010-12-15 15:42:31 +08004406 }
4407
4408 /*
4409 * Calculate and update the self-refresh watermark only when one
4410 * display plane is used.
4411 *
4412 * SNB support 3 levels of watermark.
4413 *
4414 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
4415 * and disabled in the descending order
4416 *
4417 */
4418 I915_WRITE(WM3_LP_ILK, 0);
4419 I915_WRITE(WM2_LP_ILK, 0);
4420 I915_WRITE(WM1_LP_ILK, 0);
4421
Chris Wilsond2102462011-01-24 17:43:27 +00004422 if (!single_plane_enabled(enabled))
Yuanhan Liu13982612010-12-15 15:42:31 +08004423 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004424 enabled = ffs(enabled) - 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004425
4426 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004427 if (!ironlake_compute_srwm(dev, 1, enabled,
4428 SNB_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004429 &sandybridge_display_srwm_info,
4430 &sandybridge_cursor_srwm_info,
4431 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004432 return;
4433
4434 I915_WRITE(WM1_LP_ILK,
4435 WM1_LP_SR_EN |
4436 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4437 (fbc_wm << WM1_LP_FBC_SHIFT) |
4438 (plane_wm << WM1_LP_SR_SHIFT) |
4439 cursor_wm);
4440
4441 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004442 if (!ironlake_compute_srwm(dev, 2, enabled,
4443 SNB_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004444 &sandybridge_display_srwm_info,
4445 &sandybridge_cursor_srwm_info,
4446 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004447 return;
4448
4449 I915_WRITE(WM2_LP_ILK,
4450 WM2_LP_EN |
4451 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4452 (fbc_wm << WM1_LP_FBC_SHIFT) |
4453 (plane_wm << WM1_LP_SR_SHIFT) |
4454 cursor_wm);
4455
4456 /* WM3 */
Chris Wilsond2102462011-01-24 17:43:27 +00004457 if (!ironlake_compute_srwm(dev, 3, enabled,
4458 SNB_READ_WM3_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004459 &sandybridge_display_srwm_info,
4460 &sandybridge_cursor_srwm_info,
4461 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004462 return;
4463
4464 I915_WRITE(WM3_LP_ILK,
4465 WM3_LP_EN |
4466 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4467 (fbc_wm << WM1_LP_FBC_SHIFT) |
4468 (plane_wm << WM1_LP_SR_SHIFT) |
4469 cursor_wm);
4470}
4471
Shaohua Li7662c8b2009-06-26 11:23:55 +08004472/**
4473 * intel_update_watermarks - update FIFO watermark values based on current modes
4474 *
4475 * Calculate watermark values for the various WM regs based on current mode
4476 * and plane configuration.
4477 *
4478 * There are several cases to deal with here:
4479 * - normal (i.e. non-self-refresh)
4480 * - self-refresh (SR) mode
4481 * - lines are large relative to FIFO size (buffer can hold up to 2)
4482 * - lines are small relative to FIFO size (buffer can hold more than 2
4483 * lines), so need to account for TLB latency
4484 *
4485 * The normal calculation is:
4486 * watermark = dotclock * bytes per pixel * latency
4487 * where latency is platform & configuration dependent (we assume pessimal
4488 * values here).
4489 *
4490 * The SR calculation is:
4491 * watermark = (trunc(latency/line time)+1) * surface width *
4492 * bytes per pixel
4493 * where
4494 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08004495 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08004496 * and latency is assumed to be high, as above.
4497 *
4498 * The final value programmed to the register should always be rounded up,
4499 * and include an extra 2 entries to account for clock crossings.
4500 *
4501 * We don't use the sprite, so we can ignore that. And on Crestline we have
4502 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01004503 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004504static void intel_update_watermarks(struct drm_device *dev)
4505{
Jesse Barnese70236a2009-09-21 10:42:27 -07004506 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004507
Chris Wilsond2102462011-01-24 17:43:27 +00004508 if (dev_priv->display.update_wm)
4509 dev_priv->display.update_wm(dev);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004510}
4511
Chris Wilsona7615032011-01-12 17:04:08 +00004512static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4513{
4514 return dev_priv->lvds_use_ssc && i915_panel_use_ssc;
4515}
4516
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004517static int intel_crtc_mode_set(struct drm_crtc *crtc,
4518 struct drm_display_mode *mode,
4519 struct drm_display_mode *adjusted_mode,
4520 int x, int y,
4521 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004522{
4523 struct drm_device *dev = crtc->dev;
4524 struct drm_i915_private *dev_priv = dev->dev_private;
4525 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4526 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004527 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01004528 u32 fp_reg, dpll_reg;
Eric Anholtc751ce42010-03-25 11:48:48 -07004529 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004530 intel_clock_t clock, reduced_clock;
Chris Wilson5eddb702010-09-11 13:48:45 +01004531 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Jesse Barnes652c3932009-08-17 13:31:43 -07004532 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004533 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson8e647a22010-08-22 10:54:23 +01004534 struct intel_encoder *has_edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08004535 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01004536 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004537 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004538 int ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004539 struct fdi_m_n m_n = {0};
Chris Wilson5eddb702010-09-11 13:48:45 +01004540 u32 reg, temp;
Bryan Freedaa9b5002011-01-12 13:43:19 -08004541 u32 lvds_sync = 0;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004542 int target_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08004543
4544 drm_vblank_pre_modeset(dev, pipe);
4545
Chris Wilson5eddb702010-09-11 13:48:45 +01004546 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4547 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004548 continue;
4549
Chris Wilson5eddb702010-09-11 13:48:45 +01004550 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004551 case INTEL_OUTPUT_LVDS:
4552 is_lvds = true;
4553 break;
4554 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004555 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004556 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004557 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004558 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004559 break;
4560 case INTEL_OUTPUT_DVO:
4561 is_dvo = true;
4562 break;
4563 case INTEL_OUTPUT_TVOUT:
4564 is_tv = true;
4565 break;
4566 case INTEL_OUTPUT_ANALOG:
4567 is_crt = true;
4568 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004569 case INTEL_OUTPUT_DISPLAYPORT:
4570 is_dp = true;
4571 break;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004572 case INTEL_OUTPUT_EDP:
Chris Wilson5eddb702010-09-11 13:48:45 +01004573 has_edp_encoder = encoder;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004574 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004575 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004576
Eric Anholtc751ce42010-03-25 11:48:48 -07004577 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004578 }
4579
Chris Wilsona7615032011-01-12 17:04:08 +00004580 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004581 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08004582 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004583 refclk / 1000);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004584 } else if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004585 refclk = 96000;
Jesse Barnes1cb1b752010-10-07 16:01:17 -07004586 if (HAS_PCH_SPLIT(dev) &&
4587 (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004588 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08004589 } else {
4590 refclk = 48000;
4591 }
4592
Ma Lingd4906092009-03-18 20:13:27 +08004593 /*
4594 * Returns a set of divisors for the desired target clock with the given
4595 * refclk, or FALSE. The returned values represent the clock equation:
4596 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4597 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004598 limit = intel_limit(crtc, refclk);
Ma Lingd4906092009-03-18 20:13:27 +08004599 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004600 if (!ok) {
4601 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Chris Wilson1f803ee2009-06-06 09:45:59 +01004602 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004603 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08004604 }
4605
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004606 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004607 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004608
Zhao Yakuiddc90032010-01-06 22:05:56 +08004609 if (is_lvds && dev_priv->lvds_downclock_avail) {
4610 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01004611 dev_priv->lvds_downclock,
4612 refclk,
4613 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00004614 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
4615 /*
4616 * If the different P is found, it means that we can't
4617 * switch the display clock by using the FP0/FP1.
4618 * In such case we will disable the LVDS downclock
4619 * feature.
4620 */
4621 DRM_DEBUG_KMS("Different P is found for "
Chris Wilson5eddb702010-09-11 13:48:45 +01004622 "LVDS clock/downclock\n");
Zhao Yakui18f9ed12009-11-20 03:24:16 +00004623 has_reduced_clock = 0;
4624 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004625 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004626 /* SDVO TV has fixed PLL values depend on its clock range,
4627 this mirrors vbios setting. */
4628 if (is_sdvo && is_tv) {
4629 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01004630 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004631 clock.p1 = 2;
4632 clock.p2 = 10;
4633 clock.n = 3;
4634 clock.m1 = 16;
4635 clock.m2 = 8;
4636 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01004637 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004638 clock.p1 = 1;
4639 clock.p2 = 10;
4640 clock.n = 6;
4641 clock.m1 = 12;
4642 clock.m2 = 8;
4643 }
4644 }
4645
Zhenyu Wang2c072452009-06-05 15:38:42 +08004646 /* FDI link */
Eric Anholtbad720f2009-10-22 16:11:14 -07004647 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson49078f72010-12-04 07:45:57 +00004648 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
Adam Jackson77ffb592010-04-12 11:38:44 -04004649 int lane = 0, link_bw, bpp;
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004650 /* CPU eDP doesn't require FDI link, so just set DP M/N
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004651 according to current link config */
Jesse Barnes858bc212011-01-04 10:46:49 -08004652 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004653 target_clock = mode->clock;
Chris Wilson8e647a22010-08-22 10:54:23 +01004654 intel_edp_link_config(has_edp_encoder,
4655 &lane, &link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004656 } else {
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004657 /* [e]DP over FDI requires target mode clock
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004658 instead of link clock */
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004659 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004660 target_clock = mode->clock;
4661 else
4662 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01004663
4664 /* FDI is a binary signal running at ~2.7GHz, encoding
4665 * each output octet as 10 bits. The actual frequency
4666 * is stored as a divider into a 100MHz clock, and the
4667 * mode pixel clock is stored in units of 1KHz.
4668 * Hence the bw of each lane in terms of the mode signal
4669 * is:
4670 */
4671 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004672 }
Zhenyu Wang58a27472009-09-25 08:01:28 +00004673
4674 /* determine panel color depth */
Chris Wilson5eddb702010-09-11 13:48:45 +01004675 temp = I915_READ(PIPECONF(pipe));
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08004676 temp &= ~PIPE_BPC_MASK;
4677 if (is_lvds) {
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08004678 /* the BPC will be 6 if it is 18-bit LVDS panel */
Chris Wilson5eddb702010-09-11 13:48:45 +01004679 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08004680 temp |= PIPE_8BPC;
4681 else
4682 temp |= PIPE_6BPC;
Jesse Barnes1d850362010-10-07 16:01:10 -07004683 } else if (has_edp_encoder) {
Chris Wilson5ceb0f92010-09-24 10:24:28 +01004684 switch (dev_priv->edp.bpp/3) {
Zhenyu Wang885a5fb2010-01-12 05:38:31 +08004685 case 8:
4686 temp |= PIPE_8BPC;
4687 break;
4688 case 10:
4689 temp |= PIPE_10BPC;
4690 break;
4691 case 6:
4692 temp |= PIPE_6BPC;
4693 break;
4694 case 12:
4695 temp |= PIPE_12BPC;
4696 break;
4697 }
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08004698 } else
4699 temp |= PIPE_8BPC;
Chris Wilson5eddb702010-09-11 13:48:45 +01004700 I915_WRITE(PIPECONF(pipe), temp);
Zhenyu Wang58a27472009-09-25 08:01:28 +00004701
4702 switch (temp & PIPE_BPC_MASK) {
4703 case PIPE_8BPC:
4704 bpp = 24;
4705 break;
4706 case PIPE_10BPC:
4707 bpp = 30;
4708 break;
4709 case PIPE_6BPC:
4710 bpp = 18;
4711 break;
4712 case PIPE_12BPC:
4713 bpp = 36;
4714 break;
4715 default:
4716 DRM_ERROR("unknown pipe bpc value\n");
4717 bpp = 24;
4718 }
4719
Adam Jackson77ffb592010-04-12 11:38:44 -04004720 if (!lane) {
4721 /*
4722 * Account for spread spectrum to avoid
4723 * oversubscribing the link. Max center spread
4724 * is 2.5%; use 5% for safety's sake.
4725 */
4726 u32 bps = target_clock * bpp * 21 / 20;
4727 lane = bps / (link_bw * 8) + 1;
4728 }
4729
4730 intel_crtc->fdi_lanes = lane;
4731
Chris Wilson49078f72010-12-04 07:45:57 +00004732 if (pixel_multiplier > 1)
4733 link_bw *= pixel_multiplier;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004734 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004735 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004736
Zhenyu Wangc038e512009-10-19 15:43:48 +08004737 /* Ironlake: try to setup display ref clock before DPLL
4738 * enabling. This is only under driver's control after
4739 * PCH B stepping, previous chipset stepping should be
4740 * ignoring this setting.
4741 */
Chris Wilsonfc9a2222011-02-17 17:14:34 +00004742 if (HAS_PCH_SPLIT(dev)) {
4743 temp = I915_READ(PCH_DREF_CONTROL);
4744 /* Always enable nonspread source */
4745 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
4746 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
4747 temp &= ~DREF_SSC_SOURCE_MASK;
4748 temp |= DREF_SSC_SOURCE_ENABLE;
4749 I915_WRITE(PCH_DREF_CONTROL, temp);
4750
4751 POSTING_READ(PCH_DREF_CONTROL);
4752 udelay(200);
4753
4754 if (has_edp_encoder) {
4755 if (intel_panel_use_ssc(dev_priv)) {
4756 temp |= DREF_SSC1_ENABLE;
4757 I915_WRITE(PCH_DREF_CONTROL, temp);
4758
4759 POSTING_READ(PCH_DREF_CONTROL);
4760 udelay(200);
4761 }
4762 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4763
4764 /* Enable CPU source on CPU attached eDP */
4765 if (!intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
4766 if (intel_panel_use_ssc(dev_priv))
4767 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
4768 else
4769 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
4770 } else {
4771 /* Enable SSC on PCH eDP if needed */
4772 if (intel_panel_use_ssc(dev_priv)) {
4773 DRM_ERROR("enabling SSC on PCH\n");
4774 temp |= DREF_SUPERSPREAD_SOURCE_ENABLE;
4775 }
4776 }
4777 I915_WRITE(PCH_DREF_CONTROL, temp);
4778 POSTING_READ(PCH_DREF_CONTROL);
4779 udelay(200);
4780 }
4781 }
Zhenyu Wangc038e512009-10-19 15:43:48 +08004782
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004783 if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +08004784 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07004785 if (has_reduced_clock)
4786 fp2 = (1 << reduced_clock.n) << 16 |
4787 reduced_clock.m1 << 8 | reduced_clock.m2;
4788 } else {
Shaohua Li21778322009-02-23 15:19:16 +08004789 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07004790 if (has_reduced_clock)
4791 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4792 reduced_clock.m2;
4793 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004794
Chris Wilsonc1858122010-12-03 21:35:48 +00004795 /* Enable autotuning of the PLL clock (if permissible) */
4796 if (HAS_PCH_SPLIT(dev)) {
4797 int factor = 21;
4798
4799 if (is_lvds) {
Chris Wilsona7615032011-01-12 17:04:08 +00004800 if ((intel_panel_use_ssc(dev_priv) &&
Chris Wilsonc1858122010-12-03 21:35:48 +00004801 dev_priv->lvds_ssc_freq == 100) ||
4802 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
4803 factor = 25;
4804 } else if (is_sdvo && is_tv)
4805 factor = 20;
4806
4807 if (clock.m1 < factor * clock.n)
4808 fp |= FP_CB_TUNE;
4809 }
4810
Chris Wilson5eddb702010-09-11 13:48:45 +01004811 dpll = 0;
Eric Anholtbad720f2009-10-22 16:11:14 -07004812 if (!HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004813 dpll = DPLL_VGA_MODE_DIS;
4814
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004815 if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004816 if (is_lvds)
4817 dpll |= DPLLB_MODE_LVDS;
4818 else
4819 dpll |= DPLLB_MODE_DAC_SERIAL;
4820 if (is_sdvo) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01004821 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4822 if (pixel_multiplier > 1) {
4823 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4824 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4825 else if (HAS_PCH_SPLIT(dev))
4826 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
4827 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004828 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08004829 }
Jesse Barnes83240122010-10-07 16:01:18 -07004830 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004831 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08004832
4833 /* compute bitmask from p1 value */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004834 if (IS_PINEVIEW(dev))
4835 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004836 else {
Shaohua Li21778322009-02-23 15:19:16 +08004837 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004838 /* also FPA1 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004839 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004840 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Jesse Barnes652c3932009-08-17 13:31:43 -07004841 if (IS_G4X(dev) && has_reduced_clock)
4842 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004843 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004844 switch (clock.p2) {
4845 case 5:
4846 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4847 break;
4848 case 7:
4849 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4850 break;
4851 case 10:
4852 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4853 break;
4854 case 14:
4855 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4856 break;
4857 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004858 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08004859 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4860 } else {
4861 if (is_lvds) {
4862 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4863 } else {
4864 if (clock.p1 == 2)
4865 dpll |= PLL_P1_DIVIDE_BY_TWO;
4866 else
4867 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4868 if (clock.p2 == 4)
4869 dpll |= PLL_P2_DIVIDE_BY_4;
4870 }
4871 }
4872
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004873 if (is_sdvo && is_tv)
4874 dpll |= PLL_REF_INPUT_TVCLKINBC;
4875 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08004876 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004877 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08004878 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00004879 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004880 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08004881 else
4882 dpll |= PLL_REF_INPUT_DREFCLK;
4883
4884 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01004885 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004886
4887 /* Set up the display plane register */
4888 dspcntr = DISPPLANE_GAMMA_ENABLE;
4889
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004890 /* Ironlake's plane is forced to pipe, bit 24 is to
Zhenyu Wang2c072452009-06-05 15:38:42 +08004891 enable color space conversion */
Eric Anholtbad720f2009-10-22 16:11:14 -07004892 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004893 if (pipe == 0)
Jesse Barnes80824002009-09-10 15:28:06 -07004894 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004895 else
4896 dspcntr |= DISPPLANE_SEL_PIPE_B;
4897 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004898
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004899 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004900 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4901 * core speed.
4902 *
4903 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4904 * pipe == 0 check?
4905 */
Jesse Barnese70236a2009-09-21 10:42:27 -07004906 if (mode->clock >
4907 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
Chris Wilson5eddb702010-09-11 13:48:45 +01004908 pipeconf |= PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08004909 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004910 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08004911 }
4912
Jesse Barnesb24e7172011-01-04 15:09:30 -08004913 if (!HAS_PCH_SPLIT(dev))
Jesse Barnes65993d62011-01-04 15:09:29 -08004914 dpll |= DPLL_VCO_ENABLE;
Linus Torvalds8d86dc62010-06-08 20:16:28 -07004915
Zhao Yakui28c97732009-10-09 11:39:41 +08004916 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08004917 drm_mode_debug_printmodeline(mode);
4918
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004919 /* assign to Ironlake registers */
Eric Anholtbad720f2009-10-22 16:11:14 -07004920 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004921 fp_reg = PCH_FP0(pipe);
4922 dpll_reg = PCH_DPLL(pipe);
4923 } else {
4924 fp_reg = FP0(pipe);
4925 dpll_reg = DPLL(pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004926 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004927
Jesse Barnes5c5313c2010-10-07 16:01:11 -07004928 /* PCH eDP needs FDI, but CPU eDP does not */
4929 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004930 I915_WRITE(fp_reg, fp);
4931 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01004932
4933 POSTING_READ(dpll_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08004934 udelay(150);
4935 }
4936
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004937 /* enable transcoder DPLL */
4938 if (HAS_PCH_CPT(dev)) {
4939 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004940 switch (pipe) {
4941 case 0:
Chris Wilson5eddb702010-09-11 13:48:45 +01004942 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004943 break;
4944 case 1:
Chris Wilson5eddb702010-09-11 13:48:45 +01004945 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004946 break;
4947 case 2:
4948 /* FIXME: manage transcoder PLLs? */
4949 temp |= TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL;
4950 break;
4951 default:
4952 BUG();
4953 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004954 I915_WRITE(PCH_DPLL_SEL, temp);
Chris Wilson5eddb702010-09-11 13:48:45 +01004955
4956 POSTING_READ(PCH_DPLL_SEL);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004957 udelay(150);
4958 }
4959
Jesse Barnes79e53942008-11-07 14:24:08 -08004960 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4961 * This is an exception to the general rule that mode_set doesn't turn
4962 * things on.
4963 */
4964 if (is_lvds) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004965 reg = LVDS;
Eric Anholtbad720f2009-10-22 16:11:14 -07004966 if (HAS_PCH_SPLIT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01004967 reg = PCH_LVDS;
Zhenyu Wang541998a2009-06-05 15:38:44 +08004968
Chris Wilson5eddb702010-09-11 13:48:45 +01004969 temp = I915_READ(reg);
4970 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004971 if (pipe == 1) {
4972 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01004973 temp |= PORT_TRANS_B_SEL_CPT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004974 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004975 temp |= LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004976 } else {
4977 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01004978 temp &= ~PORT_TRANS_SEL_MASK;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004979 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004980 temp &= ~LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004981 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004982 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01004983 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08004984 /* Set the B0-B3 data pairs corresponding to whether we're going to
4985 * set the DPLLs for dual-channel mode or not.
4986 */
4987 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01004988 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08004989 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004990 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08004991
4992 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4993 * appropriately here, but we need to look more thoroughly into how
4994 * panels behave in the two modes.
4995 */
Jesse Barnes434ed092010-09-07 14:48:06 -07004996 /* set the dithering flag on non-PCH LVDS as needed */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004997 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
Jesse Barnes434ed092010-09-07 14:48:06 -07004998 if (dev_priv->lvds_dither)
Chris Wilson5eddb702010-09-11 13:48:45 +01004999 temp |= LVDS_ENABLE_DITHER;
Jesse Barnes434ed092010-09-07 14:48:06 -07005000 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005001 temp &= ~LVDS_ENABLE_DITHER;
Zhao Yakui898822c2010-01-04 16:29:30 +08005002 }
Bryan Freedaa9b5002011-01-12 13:43:19 -08005003 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5004 lvds_sync |= LVDS_HSYNC_POLARITY;
5005 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5006 lvds_sync |= LVDS_VSYNC_POLARITY;
5007 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5008 != lvds_sync) {
5009 char flags[2] = "-+";
5010 DRM_INFO("Changing LVDS panel from "
5011 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5012 flags[!(temp & LVDS_HSYNC_POLARITY)],
5013 flags[!(temp & LVDS_VSYNC_POLARITY)],
5014 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5015 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5016 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5017 temp |= lvds_sync;
5018 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005019 I915_WRITE(reg, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005020 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005021
5022 /* set the dithering flag and clear for anything other than a panel. */
5023 if (HAS_PCH_SPLIT(dev)) {
5024 pipeconf &= ~PIPECONF_DITHER_EN;
5025 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
5026 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
5027 pipeconf |= PIPECONF_DITHER_EN;
5028 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
5029 }
5030 }
5031
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005032 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005033 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005034 } else if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005035 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005036 I915_WRITE(TRANSDATA_M1(pipe), 0);
5037 I915_WRITE(TRANSDATA_N1(pipe), 0);
5038 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5039 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005040 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005041
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005042 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005043 I915_WRITE(dpll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005044
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005045 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01005046 POSTING_READ(dpll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005047 udelay(150);
5048
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005049 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005050 temp = 0;
Zhao Yakuibb66c512009-09-10 15:45:49 +08005051 if (is_sdvo) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005052 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
5053 if (temp > 1)
5054 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Chris Wilson6c9547f2010-08-25 10:05:17 +01005055 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005056 temp = 0;
5057 }
5058 I915_WRITE(DPLL_MD(pipe), temp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005059 } else {
Chris Wilsona589b9f2010-12-03 21:13:16 +00005060 /* The pixel multiplier can only be updated once the
5061 * DPLL is enabled and the clocks are stable.
5062 *
5063 * So write it again.
5064 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005065 I915_WRITE(dpll_reg, dpll);
5066 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005067 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005068
Chris Wilson5eddb702010-09-11 13:48:45 +01005069 intel_crtc->lowfreq_avail = false;
Jesse Barnes652c3932009-08-17 13:31:43 -07005070 if (is_lvds && has_reduced_clock && i915_powersave) {
5071 I915_WRITE(fp_reg + 4, fp2);
5072 intel_crtc->lowfreq_avail = true;
5073 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005074 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005075 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5076 }
5077 } else {
5078 I915_WRITE(fp_reg + 4, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005079 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005080 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005081 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5082 }
5083 }
5084
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005085 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5086 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5087 /* the chip adds 2 halflines automatically */
5088 adjusted_mode->crtc_vdisplay -= 1;
5089 adjusted_mode->crtc_vtotal -= 1;
5090 adjusted_mode->crtc_vblank_start -= 1;
5091 adjusted_mode->crtc_vblank_end -= 1;
5092 adjusted_mode->crtc_vsync_end -= 1;
5093 adjusted_mode->crtc_vsync_start -= 1;
5094 } else
5095 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
5096
Chris Wilson5eddb702010-09-11 13:48:45 +01005097 I915_WRITE(HTOTAL(pipe),
5098 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005099 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005100 I915_WRITE(HBLANK(pipe),
5101 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005102 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005103 I915_WRITE(HSYNC(pipe),
5104 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005105 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005106
5107 I915_WRITE(VTOTAL(pipe),
5108 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005109 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005110 I915_WRITE(VBLANK(pipe),
5111 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005112 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005113 I915_WRITE(VSYNC(pipe),
5114 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005115 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005116
5117 /* pipesrc and dspsize control the size that is scaled from,
5118 * which should always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08005119 */
Eric Anholtbad720f2009-10-22 16:11:14 -07005120 if (!HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005121 I915_WRITE(DSPSIZE(plane),
5122 ((mode->vdisplay - 1) << 16) |
5123 (mode->hdisplay - 1));
5124 I915_WRITE(DSPPOS(plane), 0);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005125 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005126 I915_WRITE(PIPESRC(pipe),
5127 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08005128
Eric Anholtbad720f2009-10-22 16:11:14 -07005129 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005130 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
5131 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
5132 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
5133 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005134
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005135 if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005136 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005137 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08005138 }
5139
Chris Wilson5eddb702010-09-11 13:48:45 +01005140 I915_WRITE(PIPECONF(pipe), pipeconf);
5141 POSTING_READ(PIPECONF(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08005142 if (!HAS_PCH_SPLIT(dev))
Jesse Barnes040484a2011-01-03 12:14:26 -08005143 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08005144
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005145 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005146
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01005147 if (IS_GEN5(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08005148 /* enable address swizzle for tiling buffer */
5149 temp = I915_READ(DISP_ARB_CTL);
5150 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
5151 }
5152
Chris Wilson5eddb702010-09-11 13:48:45 +01005153 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005154 POSTING_READ(DSPCNTR(plane));
5155 if (!HAS_PCH_SPLIT(dev))
5156 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005157
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005158 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005159
5160 intel_update_watermarks(dev);
5161
Jesse Barnes79e53942008-11-07 14:24:08 -08005162 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005163
Chris Wilson1f803ee2009-06-06 09:45:59 +01005164 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005165}
5166
5167/** Loads the palette/gamma unit for the CRTC with the prepared values */
5168void intel_crtc_load_lut(struct drm_crtc *crtc)
5169{
5170 struct drm_device *dev = crtc->dev;
5171 struct drm_i915_private *dev_priv = dev->dev_private;
5172 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005173 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005174 int i;
5175
5176 /* The clocks have to be on to load the palette. */
5177 if (!crtc->enabled)
5178 return;
5179
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005180 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07005181 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005182 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005183
Jesse Barnes79e53942008-11-07 14:24:08 -08005184 for (i = 0; i < 256; i++) {
5185 I915_WRITE(palreg + 4 * i,
5186 (intel_crtc->lut_r[i] << 16) |
5187 (intel_crtc->lut_g[i] << 8) |
5188 intel_crtc->lut_b[i]);
5189 }
5190}
5191
Chris Wilson560b85b2010-08-07 11:01:38 +01005192static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5193{
5194 struct drm_device *dev = crtc->dev;
5195 struct drm_i915_private *dev_priv = dev->dev_private;
5196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5197 bool visible = base != 0;
5198 u32 cntl;
5199
5200 if (intel_crtc->cursor_visible == visible)
5201 return;
5202
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005203 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01005204 if (visible) {
5205 /* On these chipsets we can only modify the base whilst
5206 * the cursor is disabled.
5207 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005208 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005209
5210 cntl &= ~(CURSOR_FORMAT_MASK);
5211 /* XXX width must be 64, stride 256 => 0x00 << 28 */
5212 cntl |= CURSOR_ENABLE |
5213 CURSOR_GAMMA_ENABLE |
5214 CURSOR_FORMAT_ARGB;
5215 } else
5216 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005217 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005218
5219 intel_crtc->cursor_visible = visible;
5220}
5221
5222static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
5223{
5224 struct drm_device *dev = crtc->dev;
5225 struct drm_i915_private *dev_priv = dev->dev_private;
5226 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5227 int pipe = intel_crtc->pipe;
5228 bool visible = base != 0;
5229
5230 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08005231 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01005232 if (base) {
5233 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
5234 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5235 cntl |= pipe << 28; /* Connect to correct pipe */
5236 } else {
5237 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5238 cntl |= CURSOR_MODE_DISABLE;
5239 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005240 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005241
5242 intel_crtc->cursor_visible = visible;
5243 }
5244 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005245 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005246}
5247
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005248/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005249static void intel_crtc_update_cursor(struct drm_crtc *crtc,
5250 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005251{
5252 struct drm_device *dev = crtc->dev;
5253 struct drm_i915_private *dev_priv = dev->dev_private;
5254 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5255 int pipe = intel_crtc->pipe;
5256 int x = intel_crtc->cursor_x;
5257 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01005258 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005259 bool visible;
5260
5261 pos = 0;
5262
Chris Wilson6b383a72010-09-13 13:54:26 +01005263 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005264 base = intel_crtc->cursor_addr;
5265 if (x > (int) crtc->fb->width)
5266 base = 0;
5267
5268 if (y > (int) crtc->fb->height)
5269 base = 0;
5270 } else
5271 base = 0;
5272
5273 if (x < 0) {
5274 if (x + intel_crtc->cursor_width < 0)
5275 base = 0;
5276
5277 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
5278 x = -x;
5279 }
5280 pos |= x << CURSOR_X_SHIFT;
5281
5282 if (y < 0) {
5283 if (y + intel_crtc->cursor_height < 0)
5284 base = 0;
5285
5286 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
5287 y = -y;
5288 }
5289 pos |= y << CURSOR_Y_SHIFT;
5290
5291 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01005292 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005293 return;
5294
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005295 I915_WRITE(CURPOS(pipe), pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01005296 if (IS_845G(dev) || IS_I865G(dev))
5297 i845_update_cursor(crtc, base);
5298 else
5299 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005300
5301 if (visible)
5302 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
5303}
5304
Jesse Barnes79e53942008-11-07 14:24:08 -08005305static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00005306 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08005307 uint32_t handle,
5308 uint32_t width, uint32_t height)
5309{
5310 struct drm_device *dev = crtc->dev;
5311 struct drm_i915_private *dev_priv = dev->dev_private;
5312 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00005313 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005314 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005315 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005316
Zhao Yakui28c97732009-10-09 11:39:41 +08005317 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08005318
5319 /* if we want to turn off the cursor ignore width and height */
5320 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005321 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005322 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00005323 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10005324 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005325 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08005326 }
5327
5328 /* Currently we only support 64x64 cursors */
5329 if (width != 64 || height != 64) {
5330 DRM_ERROR("we currently only support 64x64 cursors\n");
5331 return -EINVAL;
5332 }
5333
Chris Wilson05394f32010-11-08 19:18:58 +00005334 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00005335 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08005336 return -ENOENT;
5337
Chris Wilson05394f32010-11-08 19:18:58 +00005338 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005339 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10005340 ret = -ENOMEM;
5341 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005342 }
5343
Dave Airlie71acb5e2008-12-30 20:31:46 +10005344 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005345 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005346 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00005347 if (obj->tiling_mode) {
5348 DRM_ERROR("cursor cannot be tiled\n");
5349 ret = -EINVAL;
5350 goto fail_locked;
5351 }
5352
Chris Wilson05394f32010-11-08 19:18:58 +00005353 ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005354 if (ret) {
5355 DRM_ERROR("failed to pin cursor bo\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005356 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005357 }
Chris Wilsone7b526b2010-06-02 08:30:48 +01005358
Chris Wilson05394f32010-11-08 19:18:58 +00005359 ret = i915_gem_object_set_to_gtt_domain(obj, 0);
Chris Wilsone7b526b2010-06-02 08:30:48 +01005360 if (ret) {
5361 DRM_ERROR("failed to move cursor bo into the GTT\n");
5362 goto fail_unpin;
5363 }
5364
Chris Wilsond9e86c02010-11-10 16:40:20 +00005365 ret = i915_gem_object_put_fence(obj);
5366 if (ret) {
5367 DRM_ERROR("failed to move cursor bo into the GTT\n");
5368 goto fail_unpin;
5369 }
5370
Chris Wilson05394f32010-11-08 19:18:58 +00005371 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005372 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005373 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00005374 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005375 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
5376 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005377 if (ret) {
5378 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005379 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005380 }
Chris Wilson05394f32010-11-08 19:18:58 +00005381 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005382 }
5383
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005384 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04005385 I915_WRITE(CURSIZE, (height << 12) | width);
5386
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005387 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005388 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005389 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00005390 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10005391 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
5392 } else
5393 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00005394 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005395 }
Jesse Barnes80824002009-09-10 15:28:06 -07005396
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005397 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005398
5399 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00005400 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005401 intel_crtc->cursor_width = width;
5402 intel_crtc->cursor_height = height;
5403
Chris Wilson6b383a72010-09-13 13:54:26 +01005404 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005405
Jesse Barnes79e53942008-11-07 14:24:08 -08005406 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005407fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00005408 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005409fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10005410 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005411fail:
Chris Wilson05394f32010-11-08 19:18:58 +00005412 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10005413 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005414}
5415
5416static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
5417{
Jesse Barnes79e53942008-11-07 14:24:08 -08005418 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005419
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005420 intel_crtc->cursor_x = x;
5421 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07005422
Chris Wilson6b383a72010-09-13 13:54:26 +01005423 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08005424
5425 return 0;
5426}
5427
5428/** Sets the color ramps on behalf of RandR */
5429void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
5430 u16 blue, int regno)
5431{
5432 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5433
5434 intel_crtc->lut_r[regno] = red >> 8;
5435 intel_crtc->lut_g[regno] = green >> 8;
5436 intel_crtc->lut_b[regno] = blue >> 8;
5437}
5438
Dave Airlieb8c00ac2009-10-06 13:54:01 +10005439void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
5440 u16 *blue, int regno)
5441{
5442 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5443
5444 *red = intel_crtc->lut_r[regno] << 8;
5445 *green = intel_crtc->lut_g[regno] << 8;
5446 *blue = intel_crtc->lut_b[regno] << 8;
5447}
5448
Jesse Barnes79e53942008-11-07 14:24:08 -08005449static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01005450 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08005451{
James Simmons72034252010-08-03 01:33:19 +01005452 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08005453 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005454
James Simmons72034252010-08-03 01:33:19 +01005455 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005456 intel_crtc->lut_r[i] = red[i] >> 8;
5457 intel_crtc->lut_g[i] = green[i] >> 8;
5458 intel_crtc->lut_b[i] = blue[i] >> 8;
5459 }
5460
5461 intel_crtc_load_lut(crtc);
5462}
5463
5464/**
5465 * Get a pipe with a simple mode set on it for doing load-based monitor
5466 * detection.
5467 *
5468 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07005469 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08005470 *
Eric Anholtc751ce42010-03-25 11:48:48 -07005471 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08005472 * configured for it. In the future, it could choose to temporarily disable
5473 * some outputs to free up a pipe for its use.
5474 *
5475 * \return crtc, or NULL if no pipes are available.
5476 */
5477
5478/* VESA 640x480x72Hz mode to set on the pipe */
5479static struct drm_display_mode load_detect_mode = {
5480 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5481 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5482};
5483
Eric Anholt21d40d32010-03-25 11:11:14 -07005484struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005485 struct drm_connector *connector,
Jesse Barnes79e53942008-11-07 14:24:08 -08005486 struct drm_display_mode *mode,
5487 int *dpms_mode)
5488{
5489 struct intel_crtc *intel_crtc;
5490 struct drm_crtc *possible_crtc;
5491 struct drm_crtc *supported_crtc =NULL;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005492 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005493 struct drm_crtc *crtc = NULL;
5494 struct drm_device *dev = encoder->dev;
5495 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5496 struct drm_crtc_helper_funcs *crtc_funcs;
5497 int i = -1;
5498
5499 /*
5500 * Algorithm gets a little messy:
5501 * - if the connector already has an assigned crtc, use it (but make
5502 * sure it's on first)
5503 * - try to find the first unused crtc that can drive this connector,
5504 * and use that if we find one
5505 * - if there are no unused crtcs available, try to use the first
5506 * one we found that supports the connector
5507 */
5508
5509 /* See if we already have a CRTC for this connector */
5510 if (encoder->crtc) {
5511 crtc = encoder->crtc;
5512 /* Make sure the crtc and connector are running */
5513 intel_crtc = to_intel_crtc(crtc);
5514 *dpms_mode = intel_crtc->dpms_mode;
5515 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
5516 crtc_funcs = crtc->helper_private;
5517 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
5518 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
5519 }
5520 return crtc;
5521 }
5522
5523 /* Find an unused one (if possible) */
5524 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5525 i++;
5526 if (!(encoder->possible_crtcs & (1 << i)))
5527 continue;
5528 if (!possible_crtc->enabled) {
5529 crtc = possible_crtc;
5530 break;
5531 }
5532 if (!supported_crtc)
5533 supported_crtc = possible_crtc;
5534 }
5535
5536 /*
5537 * If we didn't find an unused CRTC, don't use any.
5538 */
5539 if (!crtc) {
5540 return NULL;
5541 }
5542
5543 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005544 connector->encoder = encoder;
Eric Anholt21d40d32010-03-25 11:11:14 -07005545 intel_encoder->load_detect_temp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005546
5547 intel_crtc = to_intel_crtc(crtc);
5548 *dpms_mode = intel_crtc->dpms_mode;
5549
5550 if (!crtc->enabled) {
5551 if (!mode)
5552 mode = &load_detect_mode;
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05005553 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005554 } else {
5555 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
5556 crtc_funcs = crtc->helper_private;
5557 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
5558 }
5559
5560 /* Add this connector to the crtc */
5561 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
5562 encoder_funcs->commit(encoder);
5563 }
5564 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005565 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005566
5567 return crtc;
5568}
5569
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005570void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
5571 struct drm_connector *connector, int dpms_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08005572{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005573 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005574 struct drm_device *dev = encoder->dev;
5575 struct drm_crtc *crtc = encoder->crtc;
5576 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5577 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
5578
Eric Anholt21d40d32010-03-25 11:11:14 -07005579 if (intel_encoder->load_detect_temp) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005580 encoder->crtc = NULL;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005581 connector->encoder = NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07005582 intel_encoder->load_detect_temp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005583 crtc->enabled = drm_helper_crtc_in_use(crtc);
5584 drm_helper_disable_unused_functions(dev);
5585 }
5586
Eric Anholtc751ce42010-03-25 11:48:48 -07005587 /* Switch crtc and encoder back off if necessary */
Jesse Barnes79e53942008-11-07 14:24:08 -08005588 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
5589 if (encoder->crtc == crtc)
5590 encoder_funcs->dpms(encoder, dpms_mode);
5591 crtc_funcs->dpms(crtc, dpms_mode);
5592 }
5593}
5594
5595/* Returns the clock of the currently programmed mode of the given pipe. */
5596static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
5597{
5598 struct drm_i915_private *dev_priv = dev->dev_private;
5599 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5600 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08005601 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005602 u32 fp;
5603 intel_clock_t clock;
5604
5605 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005606 fp = FP0(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005607 else
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005608 fp = FP1(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005609
5610 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005611 if (IS_PINEVIEW(dev)) {
5612 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
5613 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08005614 } else {
5615 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
5616 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
5617 }
5618
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005619 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005620 if (IS_PINEVIEW(dev))
5621 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
5622 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08005623 else
5624 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08005625 DPLL_FPA01_P1_POST_DIV_SHIFT);
5626
5627 switch (dpll & DPLL_MODE_MASK) {
5628 case DPLLB_MODE_DAC_SERIAL:
5629 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
5630 5 : 10;
5631 break;
5632 case DPLLB_MODE_LVDS:
5633 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
5634 7 : 14;
5635 break;
5636 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08005637 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08005638 "mode\n", (int)(dpll & DPLL_MODE_MASK));
5639 return 0;
5640 }
5641
5642 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08005643 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005644 } else {
5645 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
5646
5647 if (is_lvds) {
5648 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
5649 DPLL_FPA01_P1_POST_DIV_SHIFT);
5650 clock.p2 = 14;
5651
5652 if ((dpll & PLL_REF_INPUT_MASK) ==
5653 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
5654 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08005655 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005656 } else
Shaohua Li21778322009-02-23 15:19:16 +08005657 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005658 } else {
5659 if (dpll & PLL_P1_DIVIDE_BY_TWO)
5660 clock.p1 = 2;
5661 else {
5662 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
5663 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
5664 }
5665 if (dpll & PLL_P2_DIVIDE_BY_4)
5666 clock.p2 = 4;
5667 else
5668 clock.p2 = 2;
5669
Shaohua Li21778322009-02-23 15:19:16 +08005670 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005671 }
5672 }
5673
5674 /* XXX: It would be nice to validate the clocks, but we can't reuse
5675 * i830PllIsValid() because it relies on the xf86_config connector
5676 * configuration being accurate, which it isn't necessarily.
5677 */
5678
5679 return clock.dot;
5680}
5681
5682/** Returns the currently programmed mode of the given pipe. */
5683struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
5684 struct drm_crtc *crtc)
5685{
Jesse Barnes548f2452011-02-17 10:40:53 -08005686 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005687 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5688 int pipe = intel_crtc->pipe;
5689 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08005690 int htot = I915_READ(HTOTAL(pipe));
5691 int hsync = I915_READ(HSYNC(pipe));
5692 int vtot = I915_READ(VTOTAL(pipe));
5693 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005694
5695 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
5696 if (!mode)
5697 return NULL;
5698
5699 mode->clock = intel_crtc_clock_get(dev, crtc);
5700 mode->hdisplay = (htot & 0xffff) + 1;
5701 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
5702 mode->hsync_start = (hsync & 0xffff) + 1;
5703 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
5704 mode->vdisplay = (vtot & 0xffff) + 1;
5705 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
5706 mode->vsync_start = (vsync & 0xffff) + 1;
5707 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
5708
5709 drm_mode_set_name(mode);
5710 drm_mode_set_crtcinfo(mode, 0);
5711
5712 return mode;
5713}
5714
Jesse Barnes652c3932009-08-17 13:31:43 -07005715#define GPU_IDLE_TIMEOUT 500 /* ms */
5716
5717/* When this timer fires, we've been idle for awhile */
5718static void intel_gpu_idle_timer(unsigned long arg)
5719{
5720 struct drm_device *dev = (struct drm_device *)arg;
5721 drm_i915_private_t *dev_priv = dev->dev_private;
5722
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005723 if (!list_empty(&dev_priv->mm.active_list)) {
5724 /* Still processing requests, so just re-arm the timer. */
5725 mod_timer(&dev_priv->idle_timer, jiffies +
5726 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
5727 return;
5728 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005729
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005730 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005731 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005732}
5733
Jesse Barnes652c3932009-08-17 13:31:43 -07005734#define CRTC_IDLE_TIMEOUT 1000 /* ms */
5735
5736static void intel_crtc_idle_timer(unsigned long arg)
5737{
5738 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
5739 struct drm_crtc *crtc = &intel_crtc->base;
5740 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005741 struct intel_framebuffer *intel_fb;
5742
5743 intel_fb = to_intel_framebuffer(crtc->fb);
5744 if (intel_fb && intel_fb->obj->active) {
5745 /* The framebuffer is still being accessed by the GPU. */
5746 mod_timer(&intel_crtc->idle_timer, jiffies +
5747 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5748 return;
5749 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005750
Jesse Barnes652c3932009-08-17 13:31:43 -07005751 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005752 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005753}
5754
Daniel Vetter3dec0092010-08-20 21:40:52 +02005755static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07005756{
5757 struct drm_device *dev = crtc->dev;
5758 drm_i915_private_t *dev_priv = dev->dev_private;
5759 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5760 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005761 int dpll_reg = DPLL(pipe);
5762 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07005763
Eric Anholtbad720f2009-10-22 16:11:14 -07005764 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005765 return;
5766
5767 if (!dev_priv->lvds_downclock_avail)
5768 return;
5769
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005770 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07005771 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08005772 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005773
5774 /* Unlock panel regs */
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005775 I915_WRITE(PP_CONTROL,
5776 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07005777
5778 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
5779 I915_WRITE(dpll_reg, dpll);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005780 POSTING_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005781 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005782
Jesse Barnes652c3932009-08-17 13:31:43 -07005783 dpll = I915_READ(dpll_reg);
5784 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08005785 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005786
5787 /* ...and lock them again */
5788 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5789 }
5790
5791 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02005792 mod_timer(&intel_crtc->idle_timer, jiffies +
5793 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07005794}
5795
5796static void intel_decrease_pllclock(struct drm_crtc *crtc)
5797{
5798 struct drm_device *dev = crtc->dev;
5799 drm_i915_private_t *dev_priv = dev->dev_private;
5800 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5801 int pipe = intel_crtc->pipe;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005802 int dpll_reg = DPLL(pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005803 int dpll = I915_READ(dpll_reg);
5804
Eric Anholtbad720f2009-10-22 16:11:14 -07005805 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005806 return;
5807
5808 if (!dev_priv->lvds_downclock_avail)
5809 return;
5810
5811 /*
5812 * Since this is called by a timer, we should never get here in
5813 * the manual case.
5814 */
5815 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08005816 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005817
5818 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07005819 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
5820 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07005821
5822 dpll |= DISPLAY_RATE_SELECT_FPA1;
5823 I915_WRITE(dpll_reg, dpll);
5824 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005825 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005826 dpll = I915_READ(dpll_reg);
5827 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08005828 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005829
5830 /* ...and lock them again */
5831 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5832 }
5833
5834}
5835
5836/**
5837 * intel_idle_update - adjust clocks for idleness
5838 * @work: work struct
5839 *
5840 * Either the GPU or display (or both) went idle. Check the busy status
5841 * here and adjust the CRTC and GPU clocks as necessary.
5842 */
5843static void intel_idle_update(struct work_struct *work)
5844{
5845 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
5846 idle_work);
5847 struct drm_device *dev = dev_priv->dev;
5848 struct drm_crtc *crtc;
5849 struct intel_crtc *intel_crtc;
5850
5851 if (!i915_powersave)
5852 return;
5853
5854 mutex_lock(&dev->struct_mutex);
5855
Jesse Barnes7648fa92010-05-20 14:28:11 -07005856 i915_update_gfx_val(dev_priv);
5857
Jesse Barnes652c3932009-08-17 13:31:43 -07005858 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5859 /* Skip inactive CRTCs */
5860 if (!crtc->fb)
5861 continue;
5862
5863 intel_crtc = to_intel_crtc(crtc);
5864 if (!intel_crtc->busy)
5865 intel_decrease_pllclock(crtc);
5866 }
5867
Li Peng45ac22c2010-06-12 23:38:35 +08005868
Jesse Barnes652c3932009-08-17 13:31:43 -07005869 mutex_unlock(&dev->struct_mutex);
5870}
5871
5872/**
5873 * intel_mark_busy - mark the GPU and possibly the display busy
5874 * @dev: drm device
5875 * @obj: object we're operating on
5876 *
5877 * Callers can use this function to indicate that the GPU is busy processing
5878 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
5879 * buffer), we'll also mark the display as busy, so we know to increase its
5880 * clock frequency.
5881 */
Chris Wilson05394f32010-11-08 19:18:58 +00005882void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07005883{
5884 drm_i915_private_t *dev_priv = dev->dev_private;
5885 struct drm_crtc *crtc = NULL;
5886 struct intel_framebuffer *intel_fb;
5887 struct intel_crtc *intel_crtc;
5888
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08005889 if (!drm_core_check_feature(dev, DRIVER_MODESET))
5890 return;
5891
Alexander Lam18b21902011-01-03 13:28:56 -05005892 if (!dev_priv->busy)
Chris Wilson28cf7982009-11-30 01:08:56 +00005893 dev_priv->busy = true;
Alexander Lam18b21902011-01-03 13:28:56 -05005894 else
Chris Wilson28cf7982009-11-30 01:08:56 +00005895 mod_timer(&dev_priv->idle_timer, jiffies +
5896 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07005897
5898 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5899 if (!crtc->fb)
5900 continue;
5901
5902 intel_crtc = to_intel_crtc(crtc);
5903 intel_fb = to_intel_framebuffer(crtc->fb);
5904 if (intel_fb->obj == obj) {
5905 if (!intel_crtc->busy) {
5906 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02005907 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07005908 intel_crtc->busy = true;
5909 } else {
5910 /* Busy -> busy, put off timer */
5911 mod_timer(&intel_crtc->idle_timer, jiffies +
5912 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5913 }
5914 }
5915 }
5916}
5917
Jesse Barnes79e53942008-11-07 14:24:08 -08005918static void intel_crtc_destroy(struct drm_crtc *crtc)
5919{
5920 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02005921 struct drm_device *dev = crtc->dev;
5922 struct intel_unpin_work *work;
5923 unsigned long flags;
5924
5925 spin_lock_irqsave(&dev->event_lock, flags);
5926 work = intel_crtc->unpin_work;
5927 intel_crtc->unpin_work = NULL;
5928 spin_unlock_irqrestore(&dev->event_lock, flags);
5929
5930 if (work) {
5931 cancel_work_sync(&work->work);
5932 kfree(work);
5933 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005934
5935 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02005936
Jesse Barnes79e53942008-11-07 14:24:08 -08005937 kfree(intel_crtc);
5938}
5939
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005940static void intel_unpin_work_fn(struct work_struct *__work)
5941{
5942 struct intel_unpin_work *work =
5943 container_of(__work, struct intel_unpin_work, work);
5944
5945 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005946 i915_gem_object_unpin(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00005947 drm_gem_object_unreference(&work->pending_flip_obj->base);
5948 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00005949
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005950 mutex_unlock(&work->dev->struct_mutex);
5951 kfree(work);
5952}
5953
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005954static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01005955 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005956{
5957 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005958 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5959 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00005960 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005961 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005962 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005963 unsigned long flags;
5964
5965 /* Ignore early vblank irqs */
5966 if (intel_crtc == NULL)
5967 return;
5968
Mario Kleiner49b14a52010-12-09 07:00:07 +01005969 do_gettimeofday(&tnow);
5970
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005971 spin_lock_irqsave(&dev->event_lock, flags);
5972 work = intel_crtc->unpin_work;
5973 if (work == NULL || !work->pending) {
5974 spin_unlock_irqrestore(&dev->event_lock, flags);
5975 return;
5976 }
5977
5978 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005979
5980 if (work->event) {
5981 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005982 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005983
5984 /* Called before vblank count and timestamps have
5985 * been updated for the vblank interval of flip
5986 * completion? Need to increment vblank count and
5987 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01005988 * to account for this. We assume this happened if we
5989 * get called over 0.9 frame durations after the last
5990 * timestamped vblank.
5991 *
5992 * This calculation can not be used with vrefresh rates
5993 * below 5Hz (10Hz to be on the safe side) without
5994 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005995 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01005996 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
5997 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01005998 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01005999 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
6000 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006001 }
6002
Mario Kleiner49b14a52010-12-09 07:00:07 +01006003 e->event.tv_sec = tvbl.tv_sec;
6004 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006005
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006006 list_add_tail(&e->base.link,
6007 &e->base.file_priv->event_list);
6008 wake_up_interruptible(&e->base.file_priv->event_wait);
6009 }
6010
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006011 drm_vblank_put(dev, intel_crtc->pipe);
6012
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006013 spin_unlock_irqrestore(&dev->event_lock, flags);
6014
Chris Wilson05394f32010-11-08 19:18:58 +00006015 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006016
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006017 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006018 &obj->pending_flip.counter);
6019 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01006020 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006021
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006022 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006023
6024 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006025}
6026
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006027void intel_finish_page_flip(struct drm_device *dev, int pipe)
6028{
6029 drm_i915_private_t *dev_priv = dev->dev_private;
6030 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6031
Mario Kleiner49b14a52010-12-09 07:00:07 +01006032 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006033}
6034
6035void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6036{
6037 drm_i915_private_t *dev_priv = dev->dev_private;
6038 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6039
Mario Kleiner49b14a52010-12-09 07:00:07 +01006040 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006041}
6042
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006043void intel_prepare_page_flip(struct drm_device *dev, int plane)
6044{
6045 drm_i915_private_t *dev_priv = dev->dev_private;
6046 struct intel_crtc *intel_crtc =
6047 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6048 unsigned long flags;
6049
6050 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08006051 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006052 if ((++intel_crtc->unpin_work->pending) > 1)
6053 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08006054 } else {
6055 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
6056 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006057 spin_unlock_irqrestore(&dev->event_lock, flags);
6058}
6059
6060static int intel_crtc_page_flip(struct drm_crtc *crtc,
6061 struct drm_framebuffer *fb,
6062 struct drm_pending_vblank_event *event)
6063{
6064 struct drm_device *dev = crtc->dev;
6065 struct drm_i915_private *dev_priv = dev->dev_private;
6066 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00006067 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006068 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6069 struct intel_unpin_work *work;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07006070 unsigned long flags, offset;
Chris Wilson52e68632010-08-08 10:15:59 +01006071 int pipe = intel_crtc->pipe;
Chris Wilson20f0cd52010-09-23 11:00:38 +01006072 u32 pf, pipesrc;
Chris Wilson52e68632010-08-08 10:15:59 +01006073 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006074
6075 work = kzalloc(sizeof *work, GFP_KERNEL);
6076 if (work == NULL)
6077 return -ENOMEM;
6078
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006079 work->event = event;
6080 work->dev = crtc->dev;
6081 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006082 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006083 INIT_WORK(&work->work, intel_unpin_work_fn);
6084
6085 /* We borrow the event spin lock for protecting unpin_work */
6086 spin_lock_irqsave(&dev->event_lock, flags);
6087 if (intel_crtc->unpin_work) {
6088 spin_unlock_irqrestore(&dev->event_lock, flags);
6089 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01006090
6091 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006092 return -EBUSY;
6093 }
6094 intel_crtc->unpin_work = work;
6095 spin_unlock_irqrestore(&dev->event_lock, flags);
6096
6097 intel_fb = to_intel_framebuffer(fb);
6098 obj = intel_fb->obj;
6099
Chris Wilson468f0b42010-05-27 13:18:13 +01006100 mutex_lock(&dev->struct_mutex);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00006101 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
Chris Wilson96b099f2010-06-07 14:03:04 +01006102 if (ret)
6103 goto cleanup_work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006104
Jesse Barnes75dfca82010-02-10 15:09:44 -08006105 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00006106 drm_gem_object_reference(&work->old_fb_obj->base);
6107 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006108
6109 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01006110
6111 ret = drm_vblank_get(dev, intel_crtc->pipe);
6112 if (ret)
6113 goto cleanup_objs;
6114
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01006115 if (IS_GEN3(dev) || IS_GEN2(dev)) {
6116 u32 flip_mask;
6117
6118 /* Can't queue multiple flips, so wait for the previous
6119 * one to finish before executing the next.
6120 */
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006121 ret = BEGIN_LP_RING(2);
6122 if (ret)
6123 goto cleanup_objs;
6124
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01006125 if (intel_crtc->plane)
6126 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6127 else
6128 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6129 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
6130 OUT_RING(MI_NOOP);
Daniel Vetter6146b3d2010-08-04 21:22:10 +02006131 ADVANCE_LP_RING();
6132 }
Jesse Barnes83f7fd02010-04-05 14:03:51 -07006133
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006134 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006135
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006136 work->enable_stall_check = true;
6137
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07006138 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Chris Wilson52e68632010-08-08 10:15:59 +01006139 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07006140
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006141 ret = BEGIN_LP_RING(4);
6142 if (ret)
6143 goto cleanup_objs;
6144
6145 /* Block clients from rendering to the new back buffer until
6146 * the flip occurs and the object is no longer visible.
6147 */
Chris Wilson05394f32010-11-08 19:18:58 +00006148 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006149
6150 switch (INTEL_INFO(dev)->gen) {
Chris Wilson52e68632010-08-08 10:15:59 +01006151 case 2:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006152 OUT_RING(MI_DISPLAY_FLIP |
6153 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6154 OUT_RING(fb->pitch);
Chris Wilson05394f32010-11-08 19:18:58 +00006155 OUT_RING(obj->gtt_offset + offset);
Chris Wilson52e68632010-08-08 10:15:59 +01006156 OUT_RING(MI_NOOP);
6157 break;
6158
6159 case 3:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006160 OUT_RING(MI_DISPLAY_FLIP_I915 |
6161 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6162 OUT_RING(fb->pitch);
Chris Wilson05394f32010-11-08 19:18:58 +00006163 OUT_RING(obj->gtt_offset + offset);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006164 OUT_RING(MI_NOOP);
Chris Wilson52e68632010-08-08 10:15:59 +01006165 break;
6166
6167 case 4:
6168 case 5:
6169 /* i965+ uses the linear or tiled offsets from the
6170 * Display Registers (which do not change across a page-flip)
6171 * so we need only reprogram the base address.
6172 */
Daniel Vetter69d0b962010-08-04 21:22:09 +02006173 OUT_RING(MI_DISPLAY_FLIP |
6174 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6175 OUT_RING(fb->pitch);
Chris Wilson05394f32010-11-08 19:18:58 +00006176 OUT_RING(obj->gtt_offset | obj->tiling_mode);
Chris Wilson52e68632010-08-08 10:15:59 +01006177
6178 /* XXX Enabling the panel-fitter across page-flip is so far
6179 * untested on non-native modes, so ignore it for now.
6180 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6181 */
6182 pf = 0;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006183 pipesrc = I915_READ(PIPESRC(pipe)) & 0x0fff0fff;
Chris Wilson52e68632010-08-08 10:15:59 +01006184 OUT_RING(pf | pipesrc);
6185 break;
6186
6187 case 6:
6188 OUT_RING(MI_DISPLAY_FLIP |
6189 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Chris Wilson05394f32010-11-08 19:18:58 +00006190 OUT_RING(fb->pitch | obj->tiling_mode);
6191 OUT_RING(obj->gtt_offset);
Chris Wilson52e68632010-08-08 10:15:59 +01006192
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006193 pf = I915_READ(PF_CTL(pipe)) & PF_ENABLE;
6194 pipesrc = I915_READ(PIPESRC(pipe)) & 0x0fff0fff;
Chris Wilson52e68632010-08-08 10:15:59 +01006195 OUT_RING(pf | pipesrc);
6196 break;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006197 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006198 ADVANCE_LP_RING();
6199
6200 mutex_unlock(&dev->struct_mutex);
6201
Jesse Barnese5510fa2010-07-01 16:48:37 -07006202 trace_i915_flip_request(intel_crtc->plane, obj);
6203
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006204 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01006205
6206cleanup_objs:
Chris Wilson05394f32010-11-08 19:18:58 +00006207 drm_gem_object_unreference(&work->old_fb_obj->base);
6208 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01006209cleanup_work:
6210 mutex_unlock(&dev->struct_mutex);
6211
6212 spin_lock_irqsave(&dev->event_lock, flags);
6213 intel_crtc->unpin_work = NULL;
6214 spin_unlock_irqrestore(&dev->event_lock, flags);
6215
6216 kfree(work);
6217
6218 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006219}
6220
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006221static void intel_crtc_reset(struct drm_crtc *crtc)
6222{
6223 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6224
6225 /* Reset flags back to the 'unknown' status so that they
6226 * will be correctly set on the initial modeset.
6227 */
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006228 intel_crtc->dpms_mode = -1;
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006229}
6230
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07006231static struct drm_crtc_helper_funcs intel_helper_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08006232 .dpms = intel_crtc_dpms,
6233 .mode_fixup = intel_crtc_mode_fixup,
6234 .mode_set = intel_crtc_mode_set,
6235 .mode_set_base = intel_pipe_set_base,
Jesse Barnes81255562010-08-02 12:07:50 -07006236 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Dave Airlie068143d2009-10-05 09:58:02 +10006237 .load_lut = intel_crtc_load_lut,
Chris Wilsoncdd59982010-09-08 16:30:16 +01006238 .disable = intel_crtc_disable,
Jesse Barnes79e53942008-11-07 14:24:08 -08006239};
6240
6241static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006242 .reset = intel_crtc_reset,
Jesse Barnes79e53942008-11-07 14:24:08 -08006243 .cursor_set = intel_crtc_cursor_set,
6244 .cursor_move = intel_crtc_cursor_move,
6245 .gamma_set = intel_crtc_gamma_set,
6246 .set_config = drm_crtc_helper_set_config,
6247 .destroy = intel_crtc_destroy,
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006248 .page_flip = intel_crtc_page_flip,
Jesse Barnes79e53942008-11-07 14:24:08 -08006249};
6250
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006251static void intel_sanitize_modesetting(struct drm_device *dev,
6252 int pipe, int plane)
6253{
6254 struct drm_i915_private *dev_priv = dev->dev_private;
6255 u32 reg, val;
6256
6257 if (HAS_PCH_SPLIT(dev))
6258 return;
6259
6260 /* Who knows what state these registers were left in by the BIOS or
6261 * grub?
6262 *
6263 * If we leave the registers in a conflicting state (e.g. with the
6264 * display plane reading from the other pipe than the one we intend
6265 * to use) then when we attempt to teardown the active mode, we will
6266 * not disable the pipes and planes in the correct order -- leaving
6267 * a plane reading from a disabled pipe and possibly leading to
6268 * undefined behaviour.
6269 */
6270
6271 reg = DSPCNTR(plane);
6272 val = I915_READ(reg);
6273
6274 if ((val & DISPLAY_PLANE_ENABLE) == 0)
6275 return;
6276 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
6277 return;
6278
6279 /* This display plane is active and attached to the other CPU pipe. */
6280 pipe = !pipe;
6281
6282 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006283 intel_disable_plane(dev_priv, plane, pipe);
6284 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006285}
Jesse Barnes79e53942008-11-07 14:24:08 -08006286
Hannes Ederb358d0a2008-12-18 21:18:47 +01006287static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08006288{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006289 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006290 struct intel_crtc *intel_crtc;
6291 int i;
6292
6293 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
6294 if (intel_crtc == NULL)
6295 return;
6296
6297 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
6298
6299 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08006300 for (i = 0; i < 256; i++) {
6301 intel_crtc->lut_r[i] = i;
6302 intel_crtc->lut_g[i] = i;
6303 intel_crtc->lut_b[i] = i;
6304 }
6305
Jesse Barnes80824002009-09-10 15:28:06 -07006306 /* Swap pipes & planes for FBC on pre-965 */
6307 intel_crtc->pipe = pipe;
6308 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01006309 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006310 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01006311 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07006312 }
6313
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006314 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
6315 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
6316 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
6317 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
6318
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006319 intel_crtc_reset(&intel_crtc->base);
Chris Wilson04dbff52011-02-10 17:38:35 +00006320 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07006321
6322 if (HAS_PCH_SPLIT(dev)) {
6323 intel_helper_funcs.prepare = ironlake_crtc_prepare;
6324 intel_helper_funcs.commit = ironlake_crtc_commit;
6325 } else {
6326 intel_helper_funcs.prepare = i9xx_crtc_prepare;
6327 intel_helper_funcs.commit = i9xx_crtc_commit;
6328 }
6329
Jesse Barnes79e53942008-11-07 14:24:08 -08006330 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
6331
Jesse Barnes652c3932009-08-17 13:31:43 -07006332 intel_crtc->busy = false;
6333
6334 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
6335 (unsigned long)intel_crtc);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006336
6337 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
Jesse Barnes79e53942008-11-07 14:24:08 -08006338}
6339
Carl Worth08d7b3d2009-04-29 14:43:54 -07006340int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00006341 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07006342{
6343 drm_i915_private_t *dev_priv = dev->dev_private;
6344 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02006345 struct drm_mode_object *drmmode_obj;
6346 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006347
6348 if (!dev_priv) {
6349 DRM_ERROR("called with no initialization\n");
6350 return -EINVAL;
6351 }
6352
Daniel Vetterc05422d2009-08-11 16:05:30 +02006353 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
6354 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07006355
Daniel Vetterc05422d2009-08-11 16:05:30 +02006356 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07006357 DRM_ERROR("no such CRTC id\n");
6358 return -EINVAL;
6359 }
6360
Daniel Vetterc05422d2009-08-11 16:05:30 +02006361 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
6362 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006363
Daniel Vetterc05422d2009-08-11 16:05:30 +02006364 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006365}
6366
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08006367static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006368{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006369 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006370 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006371 int entry = 0;
6372
Chris Wilson4ef69c72010-09-09 15:14:28 +01006373 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6374 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006375 index_mask |= (1 << entry);
6376 entry++;
6377 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01006378
Jesse Barnes79e53942008-11-07 14:24:08 -08006379 return index_mask;
6380}
6381
Chris Wilson4d302442010-12-14 19:21:29 +00006382static bool has_edp_a(struct drm_device *dev)
6383{
6384 struct drm_i915_private *dev_priv = dev->dev_private;
6385
6386 if (!IS_MOBILE(dev))
6387 return false;
6388
6389 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
6390 return false;
6391
6392 if (IS_GEN5(dev) &&
6393 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
6394 return false;
6395
6396 return true;
6397}
6398
Jesse Barnes79e53942008-11-07 14:24:08 -08006399static void intel_setup_outputs(struct drm_device *dev)
6400{
Eric Anholt725e30a2009-01-22 13:01:02 -08006401 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006402 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006403 bool dpd_is_edp = false;
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006404 bool has_lvds = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006405
Zhenyu Wang541998a2009-06-05 15:38:44 +08006406 if (IS_MOBILE(dev) && !IS_I830(dev))
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006407 has_lvds = intel_lvds_init(dev);
6408 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
6409 /* disable the panel fitter on everything but LVDS */
6410 I915_WRITE(PFIT_CONTROL, 0);
6411 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006412
Eric Anholtbad720f2009-10-22 16:11:14 -07006413 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006414 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006415
Chris Wilson4d302442010-12-14 19:21:29 +00006416 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006417 intel_dp_init(dev, DP_A);
6418
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006419 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
6420 intel_dp_init(dev, PCH_DP_D);
6421 }
6422
6423 intel_crt_init(dev);
6424
6425 if (HAS_PCH_SPLIT(dev)) {
6426 int found;
6427
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006428 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08006429 /* PCH SDVOB multiplex with HDMIB */
6430 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006431 if (!found)
6432 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006433 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
6434 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006435 }
6436
6437 if (I915_READ(HDMIC) & PORT_DETECTED)
6438 intel_hdmi_init(dev, HDMIC);
6439
6440 if (I915_READ(HDMID) & PORT_DETECTED)
6441 intel_hdmi_init(dev, HDMID);
6442
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006443 if (I915_READ(PCH_DP_C) & DP_DETECTED)
6444 intel_dp_init(dev, PCH_DP_C);
6445
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006446 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006447 intel_dp_init(dev, PCH_DP_D);
6448
Zhenyu Wang103a1962009-11-27 11:44:36 +08006449 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08006450 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08006451
Eric Anholt725e30a2009-01-22 13:01:02 -08006452 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006453 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006454 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006455 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
6456 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006457 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006458 }
Ma Ling27185ae2009-08-24 13:50:23 +08006459
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006460 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
6461 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006462 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006463 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006464 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006465
6466 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006467
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006468 if (I915_READ(SDVOB) & SDVO_DETECTED) {
6469 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006470 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006471 }
Ma Ling27185ae2009-08-24 13:50:23 +08006472
6473 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
6474
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006475 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
6476 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006477 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006478 }
6479 if (SUPPORTS_INTEGRATED_DP(dev)) {
6480 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006481 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006482 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006483 }
Ma Ling27185ae2009-08-24 13:50:23 +08006484
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006485 if (SUPPORTS_INTEGRATED_DP(dev) &&
6486 (I915_READ(DP_D) & DP_DETECTED)) {
6487 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006488 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006489 }
Eric Anholtbad720f2009-10-22 16:11:14 -07006490 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006491 intel_dvo_init(dev);
6492
Zhenyu Wang103a1962009-11-27 11:44:36 +08006493 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006494 intel_tv_init(dev);
6495
Chris Wilson4ef69c72010-09-09 15:14:28 +01006496 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6497 encoder->base.possible_crtcs = encoder->crtc_mask;
6498 encoder->base.possible_clones =
6499 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08006500 }
Chris Wilson47356eb2011-01-11 17:06:04 +00006501
6502 intel_panel_setup_backlight(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006503}
6504
6505static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
6506{
6507 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08006508
6509 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006510 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006511
6512 kfree(intel_fb);
6513}
6514
6515static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00006516 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006517 unsigned int *handle)
6518{
6519 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006520 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006521
Chris Wilson05394f32010-11-08 19:18:58 +00006522 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08006523}
6524
6525static const struct drm_framebuffer_funcs intel_fb_funcs = {
6526 .destroy = intel_user_framebuffer_destroy,
6527 .create_handle = intel_user_framebuffer_create_handle,
6528};
6529
Dave Airlie38651672010-03-30 05:34:13 +00006530int intel_framebuffer_init(struct drm_device *dev,
6531 struct intel_framebuffer *intel_fb,
6532 struct drm_mode_fb_cmd *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00006533 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08006534{
Jesse Barnes79e53942008-11-07 14:24:08 -08006535 int ret;
6536
Chris Wilson05394f32010-11-08 19:18:58 +00006537 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01006538 return -EINVAL;
6539
6540 if (mode_cmd->pitch & 63)
6541 return -EINVAL;
6542
6543 switch (mode_cmd->bpp) {
6544 case 8:
6545 case 16:
6546 case 24:
6547 case 32:
6548 break;
6549 default:
6550 return -EINVAL;
6551 }
6552
Jesse Barnes79e53942008-11-07 14:24:08 -08006553 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
6554 if (ret) {
6555 DRM_ERROR("framebuffer init failed %d\n", ret);
6556 return ret;
6557 }
6558
6559 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08006560 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006561 return 0;
6562}
6563
Jesse Barnes79e53942008-11-07 14:24:08 -08006564static struct drm_framebuffer *
6565intel_user_framebuffer_create(struct drm_device *dev,
6566 struct drm_file *filp,
6567 struct drm_mode_fb_cmd *mode_cmd)
6568{
Chris Wilson05394f32010-11-08 19:18:58 +00006569 struct drm_i915_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00006570 struct intel_framebuffer *intel_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006571 int ret;
6572
Chris Wilson05394f32010-11-08 19:18:58 +00006573 obj = to_intel_bo(drm_gem_object_lookup(dev, filp, mode_cmd->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006574 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006575 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08006576
Dave Airlie38651672010-03-30 05:34:13 +00006577 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6578 if (!intel_fb)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006579 return ERR_PTR(-ENOMEM);
Dave Airlie38651672010-03-30 05:34:13 +00006580
Chris Wilson05394f32010-11-08 19:18:58 +00006581 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08006582 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00006583 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie38651672010-03-30 05:34:13 +00006584 kfree(intel_fb);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006585 return ERR_PTR(ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08006586 }
6587
Dave Airlie38651672010-03-30 05:34:13 +00006588 return &intel_fb->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006589}
6590
Jesse Barnes79e53942008-11-07 14:24:08 -08006591static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08006592 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006593 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08006594};
6595
Chris Wilson05394f32010-11-08 19:18:58 +00006596static struct drm_i915_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006597intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00006598{
Chris Wilson05394f32010-11-08 19:18:58 +00006599 struct drm_i915_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00006600 int ret;
6601
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006602 ctx = i915_gem_alloc_object(dev, 4096);
6603 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00006604 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
6605 return NULL;
6606 }
6607
6608 mutex_lock(&dev->struct_mutex);
Daniel Vetter75e9e912010-11-04 17:11:09 +01006609 ret = i915_gem_object_pin(ctx, 4096, true);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006610 if (ret) {
6611 DRM_ERROR("failed to pin power context: %d\n", ret);
6612 goto err_unref;
6613 }
6614
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006615 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006616 if (ret) {
6617 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
6618 goto err_unpin;
6619 }
6620 mutex_unlock(&dev->struct_mutex);
6621
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006622 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00006623
6624err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006625 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006626err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00006627 drm_gem_object_unreference(&ctx->base);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006628 mutex_unlock(&dev->struct_mutex);
6629 return NULL;
6630}
6631
Jesse Barnes7648fa92010-05-20 14:28:11 -07006632bool ironlake_set_drps(struct drm_device *dev, u8 val)
6633{
6634 struct drm_i915_private *dev_priv = dev->dev_private;
6635 u16 rgvswctl;
6636
6637 rgvswctl = I915_READ16(MEMSWCTL);
6638 if (rgvswctl & MEMCTL_CMD_STS) {
6639 DRM_DEBUG("gpu busy, RCS change rejected\n");
6640 return false; /* still busy with another command */
6641 }
6642
6643 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6644 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6645 I915_WRITE16(MEMSWCTL, rgvswctl);
6646 POSTING_READ16(MEMSWCTL);
6647
6648 rgvswctl |= MEMCTL_CMD_STS;
6649 I915_WRITE16(MEMSWCTL, rgvswctl);
6650
6651 return true;
6652}
6653
Jesse Barnesf97108d2010-01-29 11:27:07 -08006654void ironlake_enable_drps(struct drm_device *dev)
6655{
6656 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07006657 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006658 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08006659
Jesse Barnesea056c12010-09-10 10:02:13 -07006660 /* Enable temp reporting */
6661 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6662 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6663
Jesse Barnesf97108d2010-01-29 11:27:07 -08006664 /* 100ms RC evaluation intervals */
6665 I915_WRITE(RCUPEI, 100000);
6666 I915_WRITE(RCDNEI, 100000);
6667
6668 /* Set max/min thresholds to 90ms and 80ms respectively */
6669 I915_WRITE(RCBMAXAVG, 90000);
6670 I915_WRITE(RCBMINAVG, 80000);
6671
6672 I915_WRITE(MEMIHYST, 1);
6673
6674 /* Set up min, max, and cur for interrupt handling */
6675 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6676 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6677 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6678 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07006679
Jesse Barnesf97108d2010-01-29 11:27:07 -08006680 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
6681 PXVFREQ_PX_SHIFT;
6682
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006683 dev_priv->fmax = fmax; /* IPS callback will increase this */
Jesse Barnes7648fa92010-05-20 14:28:11 -07006684 dev_priv->fstart = fstart;
6685
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006686 dev_priv->max_delay = fstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08006687 dev_priv->min_delay = fmin;
6688 dev_priv->cur_delay = fstart;
6689
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006690 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6691 fmax, fmin, fstart);
Jesse Barnes7648fa92010-05-20 14:28:11 -07006692
Jesse Barnesf97108d2010-01-29 11:27:07 -08006693 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6694
6695 /*
6696 * Interrupts will be enabled in ironlake_irq_postinstall
6697 */
6698
6699 I915_WRITE(VIDSTART, vstart);
6700 POSTING_READ(VIDSTART);
6701
6702 rgvmodectl |= MEMMODE_SWMODE_EN;
6703 I915_WRITE(MEMMODECTL, rgvmodectl);
6704
Chris Wilson481b6af2010-08-23 17:43:35 +01006705 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01006706 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08006707 msleep(1);
6708
Jesse Barnes7648fa92010-05-20 14:28:11 -07006709 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006710
Jesse Barnes7648fa92010-05-20 14:28:11 -07006711 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
6712 I915_READ(0x112e0);
6713 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
6714 dev_priv->last_count2 = I915_READ(0x112f4);
6715 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006716}
6717
6718void ironlake_disable_drps(struct drm_device *dev)
6719{
6720 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07006721 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006722
6723 /* Ack interrupts, disable EFC interrupt */
6724 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
6725 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
6726 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
6727 I915_WRITE(DEIIR, DE_PCU_EVENT);
6728 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
6729
6730 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07006731 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006732 msleep(1);
6733 rgvswctl |= MEMCTL_CMD_STS;
6734 I915_WRITE(MEMSWCTL, rgvswctl);
6735 msleep(1);
6736
6737}
6738
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006739void gen6_set_rps(struct drm_device *dev, u8 val)
6740{
6741 struct drm_i915_private *dev_priv = dev->dev_private;
6742 u32 swreq;
6743
6744 swreq = (val & 0x3ff) << 25;
6745 I915_WRITE(GEN6_RPNSWREQ, swreq);
6746}
6747
6748void gen6_disable_rps(struct drm_device *dev)
6749{
6750 struct drm_i915_private *dev_priv = dev->dev_private;
6751
6752 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
6753 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
6754 I915_WRITE(GEN6_PMIER, 0);
6755 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
6756}
6757
Jesse Barnes7648fa92010-05-20 14:28:11 -07006758static unsigned long intel_pxfreq(u32 vidfreq)
6759{
6760 unsigned long freq;
6761 int div = (vidfreq & 0x3f0000) >> 16;
6762 int post = (vidfreq & 0x3000) >> 12;
6763 int pre = (vidfreq & 0x7);
6764
6765 if (!pre)
6766 return 0;
6767
6768 freq = ((div * 133333) / ((1<<post) * pre));
6769
6770 return freq;
6771}
6772
6773void intel_init_emon(struct drm_device *dev)
6774{
6775 struct drm_i915_private *dev_priv = dev->dev_private;
6776 u32 lcfuse;
6777 u8 pxw[16];
6778 int i;
6779
6780 /* Disable to program */
6781 I915_WRITE(ECR, 0);
6782 POSTING_READ(ECR);
6783
6784 /* Program energy weights for various events */
6785 I915_WRITE(SDEW, 0x15040d00);
6786 I915_WRITE(CSIEW0, 0x007f0000);
6787 I915_WRITE(CSIEW1, 0x1e220004);
6788 I915_WRITE(CSIEW2, 0x04000004);
6789
6790 for (i = 0; i < 5; i++)
6791 I915_WRITE(PEW + (i * 4), 0);
6792 for (i = 0; i < 3; i++)
6793 I915_WRITE(DEW + (i * 4), 0);
6794
6795 /* Program P-state weights to account for frequency power adjustment */
6796 for (i = 0; i < 16; i++) {
6797 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
6798 unsigned long freq = intel_pxfreq(pxvidfreq);
6799 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6800 PXVFREQ_PX_SHIFT;
6801 unsigned long val;
6802
6803 val = vid * vid;
6804 val *= (freq / 1000);
6805 val *= 255;
6806 val /= (127*127*900);
6807 if (val > 0xff)
6808 DRM_ERROR("bad pxval: %ld\n", val);
6809 pxw[i] = val;
6810 }
6811 /* Render standby states get 0 weight */
6812 pxw[14] = 0;
6813 pxw[15] = 0;
6814
6815 for (i = 0; i < 4; i++) {
6816 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6817 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
6818 I915_WRITE(PXW + (i * 4), val);
6819 }
6820
6821 /* Adjust magic regs to magic values (more experimental results) */
6822 I915_WRITE(OGW0, 0);
6823 I915_WRITE(OGW1, 0);
6824 I915_WRITE(EG0, 0x00007f00);
6825 I915_WRITE(EG1, 0x0000000e);
6826 I915_WRITE(EG2, 0x000e0000);
6827 I915_WRITE(EG3, 0x68000300);
6828 I915_WRITE(EG4, 0x42000000);
6829 I915_WRITE(EG5, 0x00140031);
6830 I915_WRITE(EG6, 0);
6831 I915_WRITE(EG7, 0);
6832
6833 for (i = 0; i < 8; i++)
6834 I915_WRITE(PXWL + (i * 4), 0);
6835
6836 /* Enable PMON + select events */
6837 I915_WRITE(ECR, 0x80000019);
6838
6839 lcfuse = I915_READ(LCFUSE02);
6840
6841 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
6842}
6843
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006844void gen6_enable_rps(struct drm_i915_private *dev_priv)
Chris Wilson8fd26852010-12-08 18:40:43 +00006845{
Jesse Barnesa6044e22010-12-20 11:34:20 -08006846 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
6847 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
6848 u32 pcu_mbox;
6849 int cur_freq, min_freq, max_freq;
Chris Wilson8fd26852010-12-08 18:40:43 +00006850 int i;
6851
6852 /* Here begins a magic sequence of register writes to enable
6853 * auto-downclocking.
6854 *
6855 * Perhaps there might be some value in exposing these to
6856 * userspace...
6857 */
6858 I915_WRITE(GEN6_RC_STATE, 0);
6859 __gen6_force_wake_get(dev_priv);
6860
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006861 /* disable the counters and set deterministic thresholds */
Chris Wilson8fd26852010-12-08 18:40:43 +00006862 I915_WRITE(GEN6_RC_CONTROL, 0);
6863
6864 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
6865 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
6866 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
6867 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
6868 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
6869
6870 for (i = 0; i < I915_NUM_RINGS; i++)
6871 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
6872
6873 I915_WRITE(GEN6_RC_SLEEP, 0);
6874 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
6875 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
6876 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
6877 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
6878
6879 I915_WRITE(GEN6_RC_CONTROL,
6880 GEN6_RC_CTL_RC6p_ENABLE |
6881 GEN6_RC_CTL_RC6_ENABLE |
Chris Wilson9c3d2f72010-12-17 10:54:26 +00006882 GEN6_RC_CTL_EI_MODE(1) |
Chris Wilson8fd26852010-12-08 18:40:43 +00006883 GEN6_RC_CTL_HW_ENABLE);
6884
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006885 I915_WRITE(GEN6_RPNSWREQ,
Chris Wilson8fd26852010-12-08 18:40:43 +00006886 GEN6_FREQUENCY(10) |
6887 GEN6_OFFSET(0) |
6888 GEN6_AGGRESSIVE_TURBO);
6889 I915_WRITE(GEN6_RC_VIDEO_FREQ,
6890 GEN6_FREQUENCY(12));
6891
6892 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
6893 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
6894 18 << 24 |
6895 6 << 16);
Jesse Barnesccab5c82011-01-18 15:49:25 -08006896 I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
6897 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00006898 I915_WRITE(GEN6_RP_UP_EI, 100000);
Jesse Barnesccab5c82011-01-18 15:49:25 -08006899 I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00006900 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
6901 I915_WRITE(GEN6_RP_CONTROL,
6902 GEN6_RP_MEDIA_TURBO |
6903 GEN6_RP_USE_NORMAL_FREQ |
6904 GEN6_RP_MEDIA_IS_GFX |
6905 GEN6_RP_ENABLE |
Jesse Barnesccab5c82011-01-18 15:49:25 -08006906 GEN6_RP_UP_BUSY_AVG |
6907 GEN6_RP_DOWN_IDLE_CONT);
Chris Wilson8fd26852010-12-08 18:40:43 +00006908
6909 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6910 500))
6911 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
6912
6913 I915_WRITE(GEN6_PCODE_DATA, 0);
6914 I915_WRITE(GEN6_PCODE_MAILBOX,
6915 GEN6_PCODE_READY |
6916 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
6917 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6918 500))
6919 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
6920
Jesse Barnesa6044e22010-12-20 11:34:20 -08006921 min_freq = (rp_state_cap & 0xff0000) >> 16;
6922 max_freq = rp_state_cap & 0xff;
6923 cur_freq = (gt_perf_status & 0xff00) >> 8;
6924
6925 /* Check for overclock support */
6926 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6927 500))
6928 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
6929 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
6930 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
6931 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6932 500))
6933 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
6934 if (pcu_mbox & (1<<31)) { /* OC supported */
6935 max_freq = pcu_mbox & 0xff;
6936 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 100);
6937 }
6938
6939 /* In units of 100MHz */
6940 dev_priv->max_delay = max_freq;
6941 dev_priv->min_delay = min_freq;
6942 dev_priv->cur_delay = cur_freq;
6943
Chris Wilson8fd26852010-12-08 18:40:43 +00006944 /* requires MSI enabled */
6945 I915_WRITE(GEN6_PMIER,
6946 GEN6_PM_MBOX_EVENT |
6947 GEN6_PM_THERMAL_EVENT |
6948 GEN6_PM_RP_DOWN_TIMEOUT |
6949 GEN6_PM_RP_UP_THRESHOLD |
6950 GEN6_PM_RP_DOWN_THRESHOLD |
6951 GEN6_PM_RP_UP_EI_EXPIRED |
6952 GEN6_PM_RP_DOWN_EI_EXPIRED);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006953 I915_WRITE(GEN6_PMIMR, 0);
6954 /* enable all PM interrupts */
6955 I915_WRITE(GEN6_PMINTRMSK, 0);
Chris Wilson8fd26852010-12-08 18:40:43 +00006956
6957 __gen6_force_wake_put(dev_priv);
6958}
6959
Chris Wilson0cdab212010-12-05 17:27:06 +00006960void intel_enable_clock_gating(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07006961{
6962 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006963 int pipe;
Jesse Barnes652c3932009-08-17 13:31:43 -07006964
6965 /*
6966 * Disable clock gating reported to work incorrectly according to the
6967 * specs, but enable as much else as we can.
6968 */
Eric Anholtbad720f2009-10-22 16:11:14 -07006969 if (HAS_PCH_SPLIT(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07006970 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
6971
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01006972 if (IS_GEN5(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07006973 /* Required for FBC */
Jesse Barnes1ffa3252011-01-17 13:35:57 -08006974 dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
6975 DPFCRUNIT_CLOCK_GATE_DISABLE |
6976 DPFDUNIT_CLOCK_GATE_DISABLE;
Eric Anholt8956c8b2010-03-18 13:21:14 -07006977 /* Required for CxSR */
6978 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
6979
6980 I915_WRITE(PCH_3DCGDIS0,
6981 MARIUNIT_CLOCK_GATE_DISABLE |
6982 SVSMUNIT_CLOCK_GATE_DISABLE);
Eric Anholt06f37752010-12-14 10:06:46 -08006983 I915_WRITE(PCH_3DCGDIS1,
6984 VFMUNIT_CLOCK_GATE_DISABLE);
Eric Anholt8956c8b2010-03-18 13:21:14 -07006985 }
6986
6987 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006988
6989 /*
Jesse Barnes382b0932010-10-07 16:01:25 -07006990 * On Ibex Peak and Cougar Point, we need to disable clock
6991 * gating for the panel power sequencer or it will fail to
6992 * start up when no ports are active.
6993 */
6994 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6995
6996 /*
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006997 * According to the spec the following bits should be set in
6998 * order to enable memory self-refresh
6999 * The bit 22/21 of 0x42004
7000 * The bit 5 of 0x42020
7001 * The bit 15 of 0x45000
7002 */
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01007003 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007004 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7005 (I915_READ(ILK_DISPLAY_CHICKEN2) |
7006 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
7007 I915_WRITE(ILK_DSPCLK_GATE,
7008 (I915_READ(ILK_DSPCLK_GATE) |
7009 ILK_DPARB_CLK_GATE));
7010 I915_WRITE(DISP_ARB_CTL,
7011 (I915_READ(DISP_ARB_CTL) |
7012 DISP_FBC_WM_DIS));
Yuanhan Liu13982612010-12-15 15:42:31 +08007013 I915_WRITE(WM3_LP_ILK, 0);
7014 I915_WRITE(WM2_LP_ILK, 0);
7015 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007016 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08007017 /*
7018 * Based on the document from hardware guys the following bits
7019 * should be set unconditionally in order to enable FBC.
7020 * The bit 22 of 0x42000
7021 * The bit 22 of 0x42004
7022 * The bit 7,8,9 of 0x42020.
7023 */
7024 if (IS_IRONLAKE_M(dev)) {
7025 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7026 I915_READ(ILK_DISPLAY_CHICKEN1) |
7027 ILK_FBCQ_DIS);
7028 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7029 I915_READ(ILK_DISPLAY_CHICKEN2) |
7030 ILK_DPARB_GATE);
7031 I915_WRITE(ILK_DSPCLK_GATE,
7032 I915_READ(ILK_DSPCLK_GATE) |
7033 ILK_DPFC_DIS1 |
7034 ILK_DPFC_DIS2 |
7035 ILK_CLK_FBC);
7036 }
Eric Anholtde6e2ea2010-11-06 14:53:32 -07007037
Eric Anholt67e92af2010-11-06 14:53:33 -07007038 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7039 I915_READ(ILK_DISPLAY_CHICKEN2) |
7040 ILK_ELPIN_409_SELECT);
7041
Eric Anholtde6e2ea2010-11-06 14:53:32 -07007042 if (IS_GEN5(dev)) {
7043 I915_WRITE(_3D_CHICKEN2,
7044 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
7045 _3D_CHICKEN2_WM_READ_PIPELINED);
7046 }
Chris Wilson8fd26852010-12-08 18:40:43 +00007047
Yuanhan Liu13982612010-12-15 15:42:31 +08007048 if (IS_GEN6(dev)) {
7049 I915_WRITE(WM3_LP_ILK, 0);
7050 I915_WRITE(WM2_LP_ILK, 0);
7051 I915_WRITE(WM1_LP_ILK, 0);
7052
7053 /*
7054 * According to the spec the following bits should be
7055 * set in order to enable memory self-refresh and fbc:
7056 * The bit21 and bit22 of 0x42000
7057 * The bit21 and bit22 of 0x42004
7058 * The bit5 and bit7 of 0x42020
7059 * The bit14 of 0x70180
7060 * The bit14 of 0x71180
7061 */
7062 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7063 I915_READ(ILK_DISPLAY_CHICKEN1) |
7064 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7065 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7066 I915_READ(ILK_DISPLAY_CHICKEN2) |
7067 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
7068 I915_WRITE(ILK_DSPCLK_GATE,
7069 I915_READ(ILK_DSPCLK_GATE) |
7070 ILK_DPARB_CLK_GATE |
7071 ILK_DPFD_CLK_GATE);
7072
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007073 for_each_pipe(pipe)
7074 I915_WRITE(DSPCNTR(pipe),
7075 I915_READ(DSPCNTR(pipe)) |
7076 DISPPLANE_TRICKLE_FEED_DISABLE);
Yuanhan Liu13982612010-12-15 15:42:31 +08007077 }
Zhenyu Wangc03342f2009-09-29 11:01:23 +08007078 } else if (IS_G4X(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007079 uint32_t dspclk_gate;
7080 I915_WRITE(RENCLK_GATE_D1, 0);
7081 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7082 GS_UNIT_CLOCK_GATE_DISABLE |
7083 CL_UNIT_CLOCK_GATE_DISABLE);
7084 I915_WRITE(RAMCLK_GATE_D, 0);
7085 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7086 OVRUNIT_CLOCK_GATE_DISABLE |
7087 OVCUNIT_CLOCK_GATE_DISABLE;
7088 if (IS_GM45(dev))
7089 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7090 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007091 } else if (IS_CRESTLINE(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007092 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7093 I915_WRITE(RENCLK_GATE_D2, 0);
7094 I915_WRITE(DSPCLK_GATE_D, 0);
7095 I915_WRITE(RAMCLK_GATE_D, 0);
7096 I915_WRITE16(DEUC, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007097 } else if (IS_BROADWATER(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007098 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7099 I965_RCC_CLOCK_GATE_DISABLE |
7100 I965_RCPB_CLOCK_GATE_DISABLE |
7101 I965_ISC_CLOCK_GATE_DISABLE |
7102 I965_FBC_CLOCK_GATE_DISABLE);
7103 I915_WRITE(RENCLK_GATE_D2, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007104 } else if (IS_GEN3(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007105 u32 dstate = I915_READ(D_STATE);
7106
7107 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7108 DSTATE_DOT_CLOCK_GATING;
7109 I915_WRITE(D_STATE, dstate);
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02007110 } else if (IS_I85X(dev) || IS_I865G(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007111 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
7112 } else if (IS_I830(dev)) {
7113 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
7114 }
7115}
7116
Chris Wilsonac668082011-02-09 16:15:32 +00007117static void ironlake_teardown_rc6(struct drm_device *dev)
Chris Wilson0cdab212010-12-05 17:27:06 +00007118{
7119 struct drm_i915_private *dev_priv = dev->dev_private;
7120
7121 if (dev_priv->renderctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00007122 i915_gem_object_unpin(dev_priv->renderctx);
7123 drm_gem_object_unreference(&dev_priv->renderctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00007124 dev_priv->renderctx = NULL;
7125 }
7126
7127 if (dev_priv->pwrctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00007128 i915_gem_object_unpin(dev_priv->pwrctx);
7129 drm_gem_object_unreference(&dev_priv->pwrctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00007130 dev_priv->pwrctx = NULL;
7131 }
7132}
7133
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007134static void ironlake_disable_rc6(struct drm_device *dev)
7135{
7136 struct drm_i915_private *dev_priv = dev->dev_private;
7137
Chris Wilsonac668082011-02-09 16:15:32 +00007138 if (I915_READ(PWRCTXA)) {
7139 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
7140 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
7141 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
7142 50);
7143
7144 I915_WRITE(PWRCTXA, 0);
7145 POSTING_READ(PWRCTXA);
7146
7147 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
7148 POSTING_READ(RSTDBYCTL);
7149 }
7150
7151 ironlake_disable_rc6(dev);
7152}
7153
7154static int ironlake_setup_rc6(struct drm_device *dev)
7155{
7156 struct drm_i915_private *dev_priv = dev->dev_private;
7157
7158 if (dev_priv->renderctx == NULL)
7159 dev_priv->renderctx = intel_alloc_context_page(dev);
7160 if (!dev_priv->renderctx)
7161 return -ENOMEM;
7162
7163 if (dev_priv->pwrctx == NULL)
7164 dev_priv->pwrctx = intel_alloc_context_page(dev);
7165 if (!dev_priv->pwrctx) {
7166 ironlake_teardown_rc6(dev);
7167 return -ENOMEM;
7168 }
7169
7170 return 0;
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007171}
7172
7173void ironlake_enable_rc6(struct drm_device *dev)
7174{
7175 struct drm_i915_private *dev_priv = dev->dev_private;
7176 int ret;
7177
Chris Wilsonac668082011-02-09 16:15:32 +00007178 /* rc6 disabled by default due to repeated reports of hanging during
7179 * boot and resume.
7180 */
7181 if (!i915_enable_rc6)
7182 return;
7183
7184 ret = ironlake_setup_rc6(dev);
7185 if (ret)
7186 return;
7187
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007188 /*
7189 * GPU can automatically power down the render unit if given a page
7190 * to save state.
7191 */
7192 ret = BEGIN_LP_RING(6);
7193 if (ret) {
Chris Wilsonac668082011-02-09 16:15:32 +00007194 ironlake_teardown_rc6(dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007195 return;
7196 }
Chris Wilsonac668082011-02-09 16:15:32 +00007197
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007198 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
7199 OUT_RING(MI_SET_CONTEXT);
7200 OUT_RING(dev_priv->renderctx->gtt_offset |
7201 MI_MM_SPACE_GTT |
7202 MI_SAVE_EXT_STATE_EN |
7203 MI_RESTORE_EXT_STATE_EN |
7204 MI_RESTORE_INHIBIT);
7205 OUT_RING(MI_SUSPEND_FLUSH);
7206 OUT_RING(MI_NOOP);
7207 OUT_RING(MI_FLUSH);
7208 ADVANCE_LP_RING();
7209
7210 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
7211 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
7212}
7213
Chris Wilsonac668082011-02-09 16:15:32 +00007214
Jesse Barnese70236a2009-09-21 10:42:27 -07007215/* Set up chip specific display functions */
7216static void intel_init_display(struct drm_device *dev)
7217{
7218 struct drm_i915_private *dev_priv = dev->dev_private;
7219
7220 /* We always want a DPMS function */
Eric Anholtbad720f2009-10-22 16:11:14 -07007221 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007222 dev_priv->display.dpms = ironlake_crtc_dpms;
Jesse Barnese70236a2009-09-21 10:42:27 -07007223 else
7224 dev_priv->display.dpms = i9xx_crtc_dpms;
7225
Adam Jacksonee5382a2010-04-23 11:17:39 -04007226 if (I915_HAS_FBC(dev)) {
Yuanhan Liu9c04f012010-12-15 15:42:32 +08007227 if (HAS_PCH_SPLIT(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08007228 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
7229 dev_priv->display.enable_fbc = ironlake_enable_fbc;
7230 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7231 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07007232 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
7233 dev_priv->display.enable_fbc = g4x_enable_fbc;
7234 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007235 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007236 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
7237 dev_priv->display.enable_fbc = i8xx_enable_fbc;
7238 dev_priv->display.disable_fbc = i8xx_disable_fbc;
7239 }
Jesse Barnes74dff282009-09-14 15:39:40 -07007240 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07007241 }
7242
7243 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007244 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07007245 dev_priv->display.get_display_clock_speed =
7246 i945_get_display_clock_speed;
7247 else if (IS_I915G(dev))
7248 dev_priv->display.get_display_clock_speed =
7249 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007250 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007251 dev_priv->display.get_display_clock_speed =
7252 i9xx_misc_get_display_clock_speed;
7253 else if (IS_I915GM(dev))
7254 dev_priv->display.get_display_clock_speed =
7255 i915gm_get_display_clock_speed;
7256 else if (IS_I865G(dev))
7257 dev_priv->display.get_display_clock_speed =
7258 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02007259 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007260 dev_priv->display.get_display_clock_speed =
7261 i855_get_display_clock_speed;
7262 else /* 852, 830 */
7263 dev_priv->display.get_display_clock_speed =
7264 i830_get_display_clock_speed;
7265
7266 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007267 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01007268 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007269 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
7270 dev_priv->display.update_wm = ironlake_update_wm;
7271 else {
7272 DRM_DEBUG_KMS("Failed to get proper latency. "
7273 "Disable CxSR\n");
7274 dev_priv->display.update_wm = NULL;
7275 }
Yuanhan Liu13982612010-12-15 15:42:31 +08007276 } else if (IS_GEN6(dev)) {
7277 if (SNB_READ_WM0_LATENCY()) {
7278 dev_priv->display.update_wm = sandybridge_update_wm;
7279 } else {
7280 DRM_DEBUG_KMS("Failed to read display plane latency. "
7281 "Disable CxSR\n");
7282 dev_priv->display.update_wm = NULL;
7283 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007284 } else
7285 dev_priv->display.update_wm = NULL;
7286 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08007287 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08007288 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08007289 dev_priv->fsb_freq,
7290 dev_priv->mem_freq)) {
7291 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08007292 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08007293 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08007294 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08007295 dev_priv->fsb_freq, dev_priv->mem_freq);
7296 /* Disable CxSR and never update its watermark again */
7297 pineview_disable_cxsr(dev);
7298 dev_priv->display.update_wm = NULL;
7299 } else
7300 dev_priv->display.update_wm = pineview_update_wm;
7301 } else if (IS_G4X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007302 dev_priv->display.update_wm = g4x_update_wm;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007303 else if (IS_GEN4(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007304 dev_priv->display.update_wm = i965_update_wm;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007305 else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007306 dev_priv->display.update_wm = i9xx_update_wm;
7307 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04007308 } else if (IS_I85X(dev)) {
7309 dev_priv->display.update_wm = i9xx_update_wm;
7310 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07007311 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04007312 dev_priv->display.update_wm = i830_update_wm;
7313 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007314 dev_priv->display.get_fifo_size = i845_get_fifo_size;
7315 else
7316 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07007317 }
7318}
7319
Jesse Barnesb690e962010-07-19 13:53:12 -07007320/*
7321 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
7322 * resume, or other times. This quirk makes sure that's the case for
7323 * affected systems.
7324 */
7325static void quirk_pipea_force (struct drm_device *dev)
7326{
7327 struct drm_i915_private *dev_priv = dev->dev_private;
7328
7329 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
7330 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
7331}
7332
7333struct intel_quirk {
7334 int device;
7335 int subsystem_vendor;
7336 int subsystem_device;
7337 void (*hook)(struct drm_device *dev);
7338};
7339
7340struct intel_quirk intel_quirks[] = {
7341 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
7342 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
7343 /* HP Mini needs pipe A force quirk (LP: #322104) */
7344 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
7345
7346 /* Thinkpad R31 needs pipe A force quirk */
7347 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
7348 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
7349 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
7350
7351 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
7352 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
7353 /* ThinkPad X40 needs pipe A force quirk */
7354
7355 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
7356 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
7357
7358 /* 855 & before need to leave pipe A & dpll A up */
7359 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7360 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7361};
7362
7363static void intel_init_quirks(struct drm_device *dev)
7364{
7365 struct pci_dev *d = dev->pdev;
7366 int i;
7367
7368 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
7369 struct intel_quirk *q = &intel_quirks[i];
7370
7371 if (d->device == q->device &&
7372 (d->subsystem_vendor == q->subsystem_vendor ||
7373 q->subsystem_vendor == PCI_ANY_ID) &&
7374 (d->subsystem_device == q->subsystem_device ||
7375 q->subsystem_device == PCI_ANY_ID))
7376 q->hook(dev);
7377 }
7378}
7379
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007380/* Disable the VGA plane that we never use */
7381static void i915_disable_vga(struct drm_device *dev)
7382{
7383 struct drm_i915_private *dev_priv = dev->dev_private;
7384 u8 sr1;
7385 u32 vga_reg;
7386
7387 if (HAS_PCH_SPLIT(dev))
7388 vga_reg = CPU_VGACNTRL;
7389 else
7390 vga_reg = VGACNTRL;
7391
7392 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
7393 outb(1, VGA_SR_INDEX);
7394 sr1 = inb(VGA_SR_DATA);
7395 outb(sr1 | 1<<5, VGA_SR_DATA);
7396 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
7397 udelay(300);
7398
7399 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
7400 POSTING_READ(vga_reg);
7401}
7402
Jesse Barnes79e53942008-11-07 14:24:08 -08007403void intel_modeset_init(struct drm_device *dev)
7404{
Jesse Barnes652c3932009-08-17 13:31:43 -07007405 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007406 int i;
7407
7408 drm_mode_config_init(dev);
7409
7410 dev->mode_config.min_width = 0;
7411 dev->mode_config.min_height = 0;
7412
7413 dev->mode_config.funcs = (void *)&intel_mode_funcs;
7414
Jesse Barnesb690e962010-07-19 13:53:12 -07007415 intel_init_quirks(dev);
7416
Jesse Barnese70236a2009-09-21 10:42:27 -07007417 intel_init_display(dev);
7418
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007419 if (IS_GEN2(dev)) {
7420 dev->mode_config.max_width = 2048;
7421 dev->mode_config.max_height = 2048;
7422 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07007423 dev->mode_config.max_width = 4096;
7424 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08007425 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007426 dev->mode_config.max_width = 8192;
7427 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08007428 }
Chris Wilson35c30472010-12-22 14:07:12 +00007429 dev->mode_config.fb_base = dev->agp->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007430
Zhao Yakui28c97732009-10-09 11:39:41 +08007431 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10007432 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08007433
Dave Airliea3524f12010-06-06 18:59:41 +10007434 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007435 intel_crtc_init(dev, i);
7436 }
7437
7438 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007439
Chris Wilson0cdab212010-12-05 17:27:06 +00007440 intel_enable_clock_gating(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007441
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007442 /* Just disable it once at startup */
7443 i915_disable_vga(dev);
7444
Jesse Barnes7648fa92010-05-20 14:28:11 -07007445 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08007446 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07007447 intel_init_emon(dev);
7448 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08007449
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007450 if (IS_GEN6(dev))
7451 gen6_enable_rps(dev_priv);
7452
Chris Wilsonac668082011-02-09 16:15:32 +00007453 if (IS_IRONLAKE_M(dev))
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007454 ironlake_enable_rc6(dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007455
Jesse Barnes652c3932009-08-17 13:31:43 -07007456 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
7457 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
7458 (unsigned long)dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02007459
7460 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007461}
7462
7463void intel_modeset_cleanup(struct drm_device *dev)
7464{
Jesse Barnes652c3932009-08-17 13:31:43 -07007465 struct drm_i915_private *dev_priv = dev->dev_private;
7466 struct drm_crtc *crtc;
7467 struct intel_crtc *intel_crtc;
7468
Keith Packardf87ea762010-10-03 19:36:26 -07007469 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007470 mutex_lock(&dev->struct_mutex);
7471
Jesse Barnes723bfd72010-10-07 16:01:13 -07007472 intel_unregister_dsm_handler();
7473
7474
Jesse Barnes652c3932009-08-17 13:31:43 -07007475 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7476 /* Skip inactive CRTCs */
7477 if (!crtc->fb)
7478 continue;
7479
7480 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02007481 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007482 }
7483
Jesse Barnese70236a2009-09-21 10:42:27 -07007484 if (dev_priv->display.disable_fbc)
7485 dev_priv->display.disable_fbc(dev);
7486
Jesse Barnesf97108d2010-01-29 11:27:07 -08007487 if (IS_IRONLAKE_M(dev))
7488 ironlake_disable_drps(dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007489 if (IS_GEN6(dev))
7490 gen6_disable_rps(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007491
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007492 if (IS_IRONLAKE_M(dev))
7493 ironlake_disable_rc6(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00007494
Kristian Høgsberg69341a52009-11-11 12:19:17 -05007495 mutex_unlock(&dev->struct_mutex);
7496
Daniel Vetter6c0d93502010-08-20 18:26:46 +02007497 /* Disable the irq before mode object teardown, for the irq might
7498 * enqueue unpin/hotplug work. */
7499 drm_irq_uninstall(dev);
7500 cancel_work_sync(&dev_priv->hotplug_work);
7501
Daniel Vetter3dec0092010-08-20 21:40:52 +02007502 /* Shut off idle work before the crtcs get freed. */
7503 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7504 intel_crtc = to_intel_crtc(crtc);
7505 del_timer_sync(&intel_crtc->idle_timer);
7506 }
7507 del_timer_sync(&dev_priv->idle_timer);
7508 cancel_work_sync(&dev_priv->idle_work);
7509
Jesse Barnes79e53942008-11-07 14:24:08 -08007510 drm_mode_config_cleanup(dev);
7511}
7512
Dave Airlie28d52042009-09-21 14:33:58 +10007513/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08007514 * Return which encoder is currently attached for connector.
7515 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01007516struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08007517{
Chris Wilsondf0e9242010-09-09 16:20:55 +01007518 return &intel_attached_encoder(connector)->base;
7519}
Jesse Barnes79e53942008-11-07 14:24:08 -08007520
Chris Wilsondf0e9242010-09-09 16:20:55 +01007521void intel_connector_attach_encoder(struct intel_connector *connector,
7522 struct intel_encoder *encoder)
7523{
7524 connector->encoder = encoder;
7525 drm_mode_connector_attach_encoder(&connector->base,
7526 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007527}
Dave Airlie28d52042009-09-21 14:33:58 +10007528
7529/*
7530 * set vga decode state - true == enable VGA decode
7531 */
7532int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
7533{
7534 struct drm_i915_private *dev_priv = dev->dev_private;
7535 u16 gmch_ctrl;
7536
7537 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
7538 if (state)
7539 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
7540 else
7541 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
7542 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
7543 return 0;
7544}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00007545
7546#ifdef CONFIG_DEBUG_FS
7547#include <linux/seq_file.h>
7548
7549struct intel_display_error_state {
7550 struct intel_cursor_error_state {
7551 u32 control;
7552 u32 position;
7553 u32 base;
7554 u32 size;
7555 } cursor[2];
7556
7557 struct intel_pipe_error_state {
7558 u32 conf;
7559 u32 source;
7560
7561 u32 htotal;
7562 u32 hblank;
7563 u32 hsync;
7564 u32 vtotal;
7565 u32 vblank;
7566 u32 vsync;
7567 } pipe[2];
7568
7569 struct intel_plane_error_state {
7570 u32 control;
7571 u32 stride;
7572 u32 size;
7573 u32 pos;
7574 u32 addr;
7575 u32 surface;
7576 u32 tile_offset;
7577 } plane[2];
7578};
7579
7580struct intel_display_error_state *
7581intel_display_capture_error_state(struct drm_device *dev)
7582{
7583 drm_i915_private_t *dev_priv = dev->dev_private;
7584 struct intel_display_error_state *error;
7585 int i;
7586
7587 error = kmalloc(sizeof(*error), GFP_ATOMIC);
7588 if (error == NULL)
7589 return NULL;
7590
7591 for (i = 0; i < 2; i++) {
7592 error->cursor[i].control = I915_READ(CURCNTR(i));
7593 error->cursor[i].position = I915_READ(CURPOS(i));
7594 error->cursor[i].base = I915_READ(CURBASE(i));
7595
7596 error->plane[i].control = I915_READ(DSPCNTR(i));
7597 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
7598 error->plane[i].size = I915_READ(DSPSIZE(i));
7599 error->plane[i].pos= I915_READ(DSPPOS(i));
7600 error->plane[i].addr = I915_READ(DSPADDR(i));
7601 if (INTEL_INFO(dev)->gen >= 4) {
7602 error->plane[i].surface = I915_READ(DSPSURF(i));
7603 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
7604 }
7605
7606 error->pipe[i].conf = I915_READ(PIPECONF(i));
7607 error->pipe[i].source = I915_READ(PIPESRC(i));
7608 error->pipe[i].htotal = I915_READ(HTOTAL(i));
7609 error->pipe[i].hblank = I915_READ(HBLANK(i));
7610 error->pipe[i].hsync = I915_READ(HSYNC(i));
7611 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
7612 error->pipe[i].vblank = I915_READ(VBLANK(i));
7613 error->pipe[i].vsync = I915_READ(VSYNC(i));
7614 }
7615
7616 return error;
7617}
7618
7619void
7620intel_display_print_error_state(struct seq_file *m,
7621 struct drm_device *dev,
7622 struct intel_display_error_state *error)
7623{
7624 int i;
7625
7626 for (i = 0; i < 2; i++) {
7627 seq_printf(m, "Pipe [%d]:\n", i);
7628 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
7629 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
7630 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
7631 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
7632 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
7633 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
7634 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
7635 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
7636
7637 seq_printf(m, "Plane [%d]:\n", i);
7638 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
7639 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
7640 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
7641 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
7642 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
7643 if (INTEL_INFO(dev)->gen >= 4) {
7644 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
7645 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
7646 }
7647
7648 seq_printf(m, "Cursor [%d]:\n", i);
7649 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
7650 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
7651 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
7652 }
7653}
7654#endif