blob: 7a68a67c506ae31b4eb079fdcd3469910f55355b [file] [log] [blame]
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01001/*
Ivo van Doorn96481b22010-08-06 20:47:57 +02002 Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02003 Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01004 Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
Gertjan van Wingerdecce5fc42009-11-10 22:42:40 +01005 Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01006
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01007 Based on the original rt2800pci.c and rt2800usb.c.
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01008 Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
9 Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
10 Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
11 Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
12 Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
13 Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010014 <http://rt2x00.serialmonkey.com>
15
16 This program is free software; you can redistribute it and/or modify
17 it under the terms of the GNU General Public License as published by
18 the Free Software Foundation; either version 2 of the License, or
19 (at your option) any later version.
20
21 This program is distributed in the hope that it will be useful,
22 but WITHOUT ANY WARRANTY; without even the implied warranty of
23 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 GNU General Public License for more details.
25
26 You should have received a copy of the GNU General Public License
27 along with this program; if not, write to the
28 Free Software Foundation, Inc.,
29 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
30 */
31
32/*
33 Module: rt2800lib
34 Abstract: rt2800 generic device routines.
35 */
36
Ivo van Doornf31c9a82010-07-11 12:30:37 +020037#include <linux/crc-ccitt.h>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010038#include <linux/kernel.h>
39#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010041
42#include "rt2x00.h"
43#include "rt2800lib.h"
44#include "rt2800.h"
45
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010046/*
47 * Register access.
48 * All access to the CSR registers will go through the methods
49 * rt2800_register_read and rt2800_register_write.
50 * BBP and RF register require indirect register access,
51 * and use the CSR registers BBPCSR and RFCSR to achieve this.
52 * These indirect registers work with busy bits,
53 * and we will try maximal REGISTER_BUSY_COUNT times to access
54 * the register while taking a REGISTER_BUSY_DELAY us delay
55 * between each attampt. When the busy bit is still set at that time,
56 * the access attempt is considered to have failed,
57 * and we will print an error.
58 * The _lock versions must be used if you already hold the csr_mutex
59 */
60#define WAIT_FOR_BBP(__dev, __reg) \
61 rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
62#define WAIT_FOR_RFCSR(__dev, __reg) \
63 rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
64#define WAIT_FOR_RF(__dev, __reg) \
65 rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
66#define WAIT_FOR_MCU(__dev, __reg) \
67 rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
68 H2M_MAILBOX_CSR_OWNER, (__reg))
69
Helmut Schaabaff8002010-04-28 09:58:59 +020070static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
71{
72 /* check for rt2872 on SoC */
73 if (!rt2x00_is_soc(rt2x00dev) ||
74 !rt2x00_rt(rt2x00dev, RT2872))
75 return false;
76
77 /* we know for sure that these rf chipsets are used on rt305x boards */
78 if (rt2x00_rf(rt2x00dev, RF3020) ||
79 rt2x00_rf(rt2x00dev, RF3021) ||
80 rt2x00_rf(rt2x00dev, RF3022))
81 return true;
82
83 NOTICE(rt2x00dev, "Unknown RF chipset on rt305x\n");
84 return false;
85}
86
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +010087static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
88 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010089{
90 u32 reg;
91
92 mutex_lock(&rt2x00dev->csr_mutex);
93
94 /*
95 * Wait until the BBP becomes available, afterwards we
96 * can safely write the new data into the register.
97 */
98 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
99 reg = 0;
100 rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
101 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
102 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
103 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
Ivo van Doornefc7d362010-06-29 21:49:26 +0200104 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100105
106 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
107 }
108
109 mutex_unlock(&rt2x00dev->csr_mutex);
110}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100111
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100112static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
113 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100114{
115 u32 reg;
116
117 mutex_lock(&rt2x00dev->csr_mutex);
118
119 /*
120 * Wait until the BBP becomes available, afterwards we
121 * can safely write the read request into the register.
122 * After the data has been written, we wait until hardware
123 * returns the correct value, if at any time the register
124 * doesn't become available in time, reg will be 0xffffffff
125 * which means we return 0xff to the caller.
126 */
127 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
128 reg = 0;
129 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
130 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
131 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
Ivo van Doornefc7d362010-06-29 21:49:26 +0200132 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100133
134 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
135
136 WAIT_FOR_BBP(rt2x00dev, &reg);
137 }
138
139 *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
140
141 mutex_unlock(&rt2x00dev->csr_mutex);
142}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100143
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100144static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
145 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100146{
147 u32 reg;
148
149 mutex_lock(&rt2x00dev->csr_mutex);
150
151 /*
152 * Wait until the RFCSR becomes available, afterwards we
153 * can safely write the new data into the register.
154 */
155 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
156 reg = 0;
157 rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
158 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
159 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
160 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
161
162 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
163 }
164
165 mutex_unlock(&rt2x00dev->csr_mutex);
166}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100167
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100168static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
169 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100170{
171 u32 reg;
172
173 mutex_lock(&rt2x00dev->csr_mutex);
174
175 /*
176 * Wait until the RFCSR becomes available, afterwards we
177 * can safely write the read request into the register.
178 * After the data has been written, we wait until hardware
179 * returns the correct value, if at any time the register
180 * doesn't become available in time, reg will be 0xffffffff
181 * which means we return 0xff to the caller.
182 */
183 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
184 reg = 0;
185 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
186 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
187 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
188
189 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
190
191 WAIT_FOR_RFCSR(rt2x00dev, &reg);
192 }
193
194 *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
195
196 mutex_unlock(&rt2x00dev->csr_mutex);
197}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100198
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100199static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
200 const unsigned int word, const u32 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100201{
202 u32 reg;
203
204 mutex_lock(&rt2x00dev->csr_mutex);
205
206 /*
207 * Wait until the RF becomes available, afterwards we
208 * can safely write the new data into the register.
209 */
210 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
211 reg = 0;
212 rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
213 rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
214 rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
215 rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
216
217 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
218 rt2x00_rf_write(rt2x00dev, word, value);
219 }
220
221 mutex_unlock(&rt2x00dev->csr_mutex);
222}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100223
224void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
225 const u8 command, const u8 token,
226 const u8 arg0, const u8 arg1)
227{
228 u32 reg;
229
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100230 /*
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100231 * SOC devices don't support MCU requests.
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100232 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100233 if (rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100234 return;
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100235
236 mutex_lock(&rt2x00dev->csr_mutex);
237
238 /*
239 * Wait until the MCU becomes available, afterwards we
240 * can safely write the new data into the register.
241 */
242 if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
243 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
244 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
245 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
246 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
247 rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
248
249 reg = 0;
250 rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
251 rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
252 }
253
254 mutex_unlock(&rt2x00dev->csr_mutex);
255}
256EXPORT_SYMBOL_GPL(rt2800_mcu_request);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100257
Ivo van Doorn5ffddc42010-08-30 21:13:08 +0200258int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
259{
260 unsigned int i = 0;
261 u32 reg;
262
263 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
264 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
265 if (reg && reg != ~0)
266 return 0;
267 msleep(1);
268 }
269
270 ERROR(rt2x00dev, "Unstable hardware.\n");
271 return -EBUSY;
272}
273EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
274
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100275int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
276{
277 unsigned int i;
278 u32 reg;
279
Helmut Schaa08e53102010-11-04 20:37:47 +0100280 /*
281 * Some devices are really slow to respond here. Wait a whole second
282 * before timing out.
283 */
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100284 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
285 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
286 if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
287 !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
288 return 0;
289
Helmut Schaa08e53102010-11-04 20:37:47 +0100290 msleep(10);
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100291 }
292
293 ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
294 return -EACCES;
295}
296EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
297
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200298static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
299{
300 u16 fw_crc;
301 u16 crc;
302
303 /*
304 * The last 2 bytes in the firmware array are the crc checksum itself,
305 * this means that we should never pass those 2 bytes to the crc
306 * algorithm.
307 */
308 fw_crc = (data[len - 2] << 8 | data[len - 1]);
309
310 /*
311 * Use the crc ccitt algorithm.
312 * This will return the same value as the legacy driver which
313 * used bit ordering reversion on the both the firmware bytes
314 * before input input as well as on the final output.
315 * Obviously using crc ccitt directly is much more efficient.
316 */
317 crc = crc_ccitt(~0, data, len - 2);
318
319 /*
320 * There is a small difference between the crc-itu-t + bitrev and
321 * the crc-ccitt crc calculation. In the latter method the 2 bytes
322 * will be swapped, use swab16 to convert the crc to the correct
323 * value.
324 */
325 crc = swab16(crc);
326
327 return fw_crc == crc;
328}
329
330int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
331 const u8 *data, const size_t len)
332{
333 size_t offset = 0;
334 size_t fw_len;
335 bool multiple;
336
337 /*
338 * PCI(e) & SOC devices require firmware with a length
339 * of 8kb. USB devices require firmware files with a length
340 * of 4kb. Certain USB chipsets however require different firmware,
341 * which Ralink only provides attached to the original firmware
342 * file. Thus for USB devices, firmware files have a length
343 * which is a multiple of 4kb.
344 */
345 if (rt2x00_is_usb(rt2x00dev)) {
346 fw_len = 4096;
347 multiple = true;
348 } else {
349 fw_len = 8192;
350 multiple = true;
351 }
352
353 /*
354 * Validate the firmware length
355 */
356 if (len != fw_len && (!multiple || (len % fw_len) != 0))
357 return FW_BAD_LENGTH;
358
359 /*
360 * Check if the chipset requires one of the upper parts
361 * of the firmware.
362 */
363 if (rt2x00_is_usb(rt2x00dev) &&
364 !rt2x00_rt(rt2x00dev, RT2860) &&
365 !rt2x00_rt(rt2x00dev, RT2872) &&
366 !rt2x00_rt(rt2x00dev, RT3070) &&
367 ((len / fw_len) == 1))
368 return FW_BAD_VERSION;
369
370 /*
371 * 8kb firmware files must be checked as if it were
372 * 2 separate firmware files.
373 */
374 while (offset < len) {
375 if (!rt2800_check_firmware_crc(data + offset, fw_len))
376 return FW_BAD_CRC;
377
378 offset += fw_len;
379 }
380
381 return FW_OK;
382}
383EXPORT_SYMBOL_GPL(rt2800_check_firmware);
384
385int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
386 const u8 *data, const size_t len)
387{
388 unsigned int i;
389 u32 reg;
390
391 /*
Ivo van Doornb9eca242010-08-30 21:13:54 +0200392 * If driver doesn't wake up firmware here,
393 * rt2800_load_firmware will hang forever when interface is up again.
394 */
395 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
396
397 /*
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200398 * Wait for stable hardware.
399 */
Ivo van Doorn5ffddc42010-08-30 21:13:08 +0200400 if (rt2800_wait_csr_ready(rt2x00dev))
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200401 return -EBUSY;
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200402
403 if (rt2x00_is_pci(rt2x00dev))
404 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
405
406 /*
407 * Disable DMA, will be reenabled later when enabling
408 * the radio.
409 */
410 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
411 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
412 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
413 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
414 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
415 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
416 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
417
418 /*
419 * Write firmware to the device.
420 */
421 rt2800_drv_write_firmware(rt2x00dev, data, len);
422
423 /*
424 * Wait for device to stabilize.
425 */
426 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
427 rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
428 if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
429 break;
430 msleep(1);
431 }
432
433 if (i == REGISTER_BUSY_COUNT) {
434 ERROR(rt2x00dev, "PBF system register not ready.\n");
435 return -EBUSY;
436 }
437
438 /*
439 * Initialize firmware.
440 */
441 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
442 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
443 msleep(1);
444
445 return 0;
446}
447EXPORT_SYMBOL_GPL(rt2800_load_firmware);
448
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200449void rt2800_write_tx_data(struct queue_entry *entry,
450 struct txentry_desc *txdesc)
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200451{
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200452 __le32 *txwi = rt2800_drv_get_txwi(entry);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200453 u32 word;
454
455 /*
456 * Initialize TX Info descriptor
457 */
458 rt2x00_desc_read(txwi, 0, &word);
459 rt2x00_set_field32(&word, TXWI_W0_FRAG,
460 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
Ivo van Doorn84804cd2010-08-06 20:46:19 +0200461 rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
462 test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200463 rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
464 rt2x00_set_field32(&word, TXWI_W0_TS,
465 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
466 rt2x00_set_field32(&word, TXWI_W0_AMPDU,
467 test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
468 rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
469 rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->txop);
470 rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
471 rt2x00_set_field32(&word, TXWI_W0_BW,
472 test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
473 rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
474 test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
475 rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
476 rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
477 rt2x00_desc_write(txwi, 0, word);
478
479 rt2x00_desc_read(txwi, 1, &word);
480 rt2x00_set_field32(&word, TXWI_W1_ACK,
481 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
482 rt2x00_set_field32(&word, TXWI_W1_NSEQ,
483 test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
484 rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
485 rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
486 test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
487 txdesc->key_idx : 0xff);
488 rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
489 txdesc->length);
Helmut Schaa2b23cda2010-11-04 20:38:15 +0100490 rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
Ivo van Doornbc8a9792010-10-02 11:32:43 +0200491 rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200492 rt2x00_desc_write(txwi, 1, word);
493
494 /*
495 * Always write 0 to IV/EIV fields, hardware will insert the IV
496 * from the IVEIV register when TXD_W3_WIV is set to 0.
497 * When TXD_W3_WIV is set to 1 it will use the IV data
498 * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
499 * crypto entry in the registers should be used to encrypt the frame.
500 */
501 _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
502 _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
503}
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200504EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200505
Helmut Schaaff6133b2010-10-09 13:34:11 +0200506static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200507{
Ivo van Doorn74861922010-07-11 12:23:50 +0200508 int rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
509 int rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
510 int rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
511 u16 eeprom;
512 u8 offset0;
513 u8 offset1;
514 u8 offset2;
515
Ivo van Doorne5ef5ba2010-08-06 20:49:27 +0200516 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Ivo van Doorn74861922010-07-11 12:23:50 +0200517 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
518 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
519 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
520 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
521 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
522 } else {
523 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
524 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
525 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
526 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
527 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
528 }
529
530 /*
531 * Convert the value from the descriptor into the RSSI value
532 * If the value in the descriptor is 0, it is considered invalid
533 * and the default (extremely low) rssi value is assumed
534 */
535 rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
536 rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
537 rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
538
539 /*
540 * mac80211 only accepts a single RSSI value. Calculating the
541 * average doesn't deliver a fair answer either since -60:-60 would
542 * be considered equally good as -50:-70 while the second is the one
543 * which gives less energy...
544 */
545 rssi0 = max(rssi0, rssi1);
546 return max(rssi0, rssi2);
547}
548
549void rt2800_process_rxwi(struct queue_entry *entry,
550 struct rxdone_entry_desc *rxdesc)
551{
552 __le32 *rxwi = (__le32 *) entry->skb->data;
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200553 u32 word;
554
555 rt2x00_desc_read(rxwi, 0, &word);
556
557 rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
558 rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
559
560 rt2x00_desc_read(rxwi, 1, &word);
561
562 if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
563 rxdesc->flags |= RX_FLAG_SHORT_GI;
564
565 if (rt2x00_get_field32(word, RXWI_W1_BW))
566 rxdesc->flags |= RX_FLAG_40MHZ;
567
568 /*
569 * Detect RX rate, always use MCS as signal type.
570 */
571 rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
572 rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
573 rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
574
575 /*
576 * Mask of 0x8 bit to remove the short preamble flag.
577 */
578 if (rxdesc->rate_mode == RATE_MODE_CCK)
579 rxdesc->signal &= ~0x8;
580
581 rt2x00_desc_read(rxwi, 2, &word);
582
Ivo van Doorn74861922010-07-11 12:23:50 +0200583 /*
584 * Convert descriptor AGC value to RSSI value.
585 */
586 rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200587
588 /*
589 * Remove RXWI descriptor from start of buffer.
590 */
Ivo van Doorn74861922010-07-11 12:23:50 +0200591 skb_pull(entry->skb, RXWI_DESC_SIZE);
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200592}
593EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
594
Ivo van Doorn36138842010-08-30 21:13:30 +0200595static bool rt2800_txdone_entry_check(struct queue_entry *entry, u32 reg)
596{
597 __le32 *txwi;
598 u32 word;
599 int wcid, ack, pid;
600 int tx_wcid, tx_ack, tx_pid;
601
602 wcid = rt2x00_get_field32(reg, TX_STA_FIFO_WCID);
603 ack = rt2x00_get_field32(reg, TX_STA_FIFO_TX_ACK_REQUIRED);
604 pid = rt2x00_get_field32(reg, TX_STA_FIFO_PID_TYPE);
605
606 /*
607 * This frames has returned with an IO error,
608 * so the status report is not intended for this
609 * frame.
610 */
611 if (test_bit(ENTRY_DATA_IO_FAILED, &entry->flags)) {
612 rt2x00lib_txdone_noinfo(entry, TXDONE_FAILURE);
613 return false;
614 }
615
616 /*
617 * Validate if this TX status report is intended for
618 * this entry by comparing the WCID/ACK/PID fields.
619 */
620 txwi = rt2800_drv_get_txwi(entry);
621
622 rt2x00_desc_read(txwi, 1, &word);
623 tx_wcid = rt2x00_get_field32(word, TXWI_W1_WIRELESS_CLI_ID);
624 tx_ack = rt2x00_get_field32(word, TXWI_W1_ACK);
625 tx_pid = rt2x00_get_field32(word, TXWI_W1_PACKETID);
626
627 if ((wcid != tx_wcid) || (ack != tx_ack) || (pid != tx_pid)) {
628 WARNING(entry->queue->rt2x00dev,
629 "TX status report missed for queue %d entry %d\n",
630 entry->queue->qid, entry->entry_idx);
631 rt2x00lib_txdone_noinfo(entry, TXDONE_UNKNOWN);
632 return false;
633 }
634
635 return true;
636}
637
Helmut Schaa14433332010-10-02 11:27:03 +0200638void rt2800_txdone_entry(struct queue_entry *entry, u32 status)
639{
640 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
Helmut Schaab34793e2010-10-02 11:34:56 +0200641 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
Helmut Schaa14433332010-10-02 11:27:03 +0200642 struct txdone_entry_desc txdesc;
643 u32 word;
644 u16 mcs, real_mcs;
Helmut Schaab34793e2010-10-02 11:34:56 +0200645 int aggr, ampdu;
Helmut Schaa14433332010-10-02 11:27:03 +0200646 __le32 *txwi;
647
648 /*
649 * Obtain the status about this packet.
650 */
651 txdesc.flags = 0;
652 txwi = rt2800_drv_get_txwi(entry);
653 rt2x00_desc_read(txwi, 0, &word);
Helmut Schaab34793e2010-10-02 11:34:56 +0200654
Helmut Schaa14433332010-10-02 11:27:03 +0200655 mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
Helmut Schaab34793e2010-10-02 11:34:56 +0200656 ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
657
Helmut Schaa14433332010-10-02 11:27:03 +0200658 real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
Helmut Schaab34793e2010-10-02 11:34:56 +0200659 aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
660
661 /*
662 * If a frame was meant to be sent as a single non-aggregated MPDU
663 * but ended up in an aggregate the used tx rate doesn't correlate
664 * with the one specified in the TXWI as the whole aggregate is sent
665 * with the same rate.
666 *
667 * For example: two frames are sent to rt2x00, the first one sets
668 * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
669 * and requests MCS15. If the hw aggregates both frames into one
670 * AMDPU the tx status for both frames will contain MCS7 although
671 * the frame was sent successfully.
672 *
673 * Hence, replace the requested rate with the real tx rate to not
674 * confuse the rate control algortihm by providing clearly wrong
675 * data.
676 */
677 if (aggr == 1 && ampdu == 0 && real_mcs != mcs) {
678 skbdesc->tx_rate_idx = real_mcs;
679 mcs = real_mcs;
680 }
Helmut Schaa14433332010-10-02 11:27:03 +0200681
682 /*
683 * Ralink has a retry mechanism using a global fallback
684 * table. We setup this fallback table to try the immediate
685 * lower rate for all rates. In the TX_STA_FIFO, the MCS field
686 * always contains the MCS used for the last transmission, be
687 * it successful or not.
688 */
689 if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
690 /*
691 * Transmission succeeded. The number of retries is
692 * mcs - real_mcs
693 */
694 __set_bit(TXDONE_SUCCESS, &txdesc.flags);
695 txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
696 } else {
697 /*
698 * Transmission failed. The number of retries is
699 * always 7 in this case (for a total number of 8
700 * frames sent).
701 */
702 __set_bit(TXDONE_FAILURE, &txdesc.flags);
703 txdesc.retry = rt2x00dev->long_retry;
704 }
705
706 /*
707 * the frame was retried at least once
708 * -> hw used fallback rates
709 */
710 if (txdesc.retry)
711 __set_bit(TXDONE_FALLBACK, &txdesc.flags);
712
713 rt2x00lib_txdone(entry, &txdesc);
714}
715EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
716
Ivo van Doorn96481b22010-08-06 20:47:57 +0200717void rt2800_txdone(struct rt2x00_dev *rt2x00dev)
718{
719 struct data_queue *queue;
720 struct queue_entry *entry;
Ivo van Doorn96481b22010-08-06 20:47:57 +0200721 u32 reg;
Ivo van Doorn36138842010-08-30 21:13:30 +0200722 u8 pid;
Ivo van Doorn96481b22010-08-06 20:47:57 +0200723 int i;
724
725 /*
726 * TX_STA_FIFO is a stack of X entries, hence read TX_STA_FIFO
727 * at most X times and also stop processing once the TX_STA_FIFO_VALID
728 * flag is not set anymore.
729 *
730 * The legacy drivers use X=TX_RING_SIZE but state in a comment
731 * that the TX_STA_FIFO stack has a size of 16. We stick to our
732 * tx ring size for now.
733 */
Helmut Schaaefd2f272010-11-04 20:37:22 +0100734 for (i = 0; i < rt2x00dev->ops->tx->entry_num; i++) {
Ivo van Doorn96481b22010-08-06 20:47:57 +0200735 rt2800_register_read(rt2x00dev, TX_STA_FIFO, &reg);
736 if (!rt2x00_get_field32(reg, TX_STA_FIFO_VALID))
737 break;
738
Ivo van Doorn96481b22010-08-06 20:47:57 +0200739 /*
740 * Skip this entry when it contains an invalid
741 * queue identication number.
742 */
Ivo van Doornbc8a9792010-10-02 11:32:43 +0200743 pid = rt2x00_get_field32(reg, TX_STA_FIFO_PID_QUEUE);
Ivo van Doorn36138842010-08-30 21:13:30 +0200744 if (pid >= QID_RX)
Ivo van Doorn96481b22010-08-06 20:47:57 +0200745 continue;
746
Ivo van Doorn36138842010-08-30 21:13:30 +0200747 queue = rt2x00queue_get_queue(rt2x00dev, pid);
Ivo van Doorn96481b22010-08-06 20:47:57 +0200748 if (unlikely(!queue))
749 continue;
750
751 /*
752 * Inside each queue, we process each entry in a chronological
753 * order. We first check that the queue is not empty.
754 */
755 entry = NULL;
756 while (!rt2x00queue_empty(queue)) {
757 entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
Ivo van Doorn36138842010-08-30 21:13:30 +0200758 if (rt2800_txdone_entry_check(entry, reg))
Ivo van Doorn96481b22010-08-06 20:47:57 +0200759 break;
Ivo van Doorn96481b22010-08-06 20:47:57 +0200760 }
761
762 if (!entry || rt2x00queue_empty(queue))
763 break;
764
Helmut Schaa14433332010-10-02 11:27:03 +0200765 rt2800_txdone_entry(entry, reg);
Ivo van Doorn96481b22010-08-06 20:47:57 +0200766 }
767}
768EXPORT_SYMBOL_GPL(rt2800_txdone);
769
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200770void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
771{
772 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
773 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
774 unsigned int beacon_base;
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100775 unsigned int padding_len;
Seth Forsheed76dfc62011-02-14 08:52:25 -0600776 u32 orig_reg, reg;
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200777
778 /*
779 * Disable beaconing while we are reloading the beacon data,
780 * otherwise we might be sending out invalid data.
781 */
782 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Seth Forsheed76dfc62011-02-14 08:52:25 -0600783 orig_reg = reg;
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200784 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
785 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
786
787 /*
788 * Add space for the TXWI in front of the skb.
789 */
790 skb_push(entry->skb, TXWI_DESC_SIZE);
791 memset(entry->skb, 0, TXWI_DESC_SIZE);
792
793 /*
794 * Register descriptor details in skb frame descriptor.
795 */
796 skbdesc->flags |= SKBDESC_DESC_IN_SKB;
797 skbdesc->desc = entry->skb->data;
798 skbdesc->desc_len = TXWI_DESC_SIZE;
799
800 /*
801 * Add the TXWI for the beacon to the skb.
802 */
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200803 rt2800_write_tx_data(entry, txdesc);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200804
805 /*
806 * Dump beacon to userspace through debugfs.
807 */
808 rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
809
810 /*
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100811 * Write entire beacon with TXWI and padding to register.
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200812 */
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100813 padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
Seth Forsheed76dfc62011-02-14 08:52:25 -0600814 if (padding_len && skb_pad(entry->skb, padding_len)) {
815 ERROR(rt2x00dev, "Failure padding beacon, aborting\n");
816 /* skb freed by skb_pad() on failure */
817 entry->skb = NULL;
818 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
819 return;
820 }
821
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200822 beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
Wolfgang Kufner739fd942010-12-13 12:39:12 +0100823 rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
824 entry->skb->len + padding_len);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200825
826 /*
827 * Enable beaconing again.
828 */
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200829 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
830 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
831
832 /*
833 * Clean up beacon skb.
834 */
835 dev_kfree_skb_any(entry->skb);
836 entry->skb = NULL;
837}
Ivo van Doorn50e888e2010-07-11 12:26:12 +0200838EXPORT_SYMBOL_GPL(rt2800_write_beacon);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200839
Helmut Schaa69cf36a2011-01-30 13:16:03 +0100840static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
841 unsigned int beacon_base)
Helmut Schaafdb87252010-06-29 21:48:06 +0200842{
843 int i;
844
845 /*
846 * For the Beacon base registers we only need to clear
847 * the whole TXWI which (when set to 0) will invalidate
848 * the entire beacon.
849 */
850 for (i = 0; i < TXWI_DESC_SIZE; i += sizeof(__le32))
851 rt2800_register_write(rt2x00dev, beacon_base + i, 0);
852}
853
Helmut Schaa69cf36a2011-01-30 13:16:03 +0100854void rt2800_clear_beacon(struct queue_entry *entry)
855{
856 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
857 u32 reg;
858
859 /*
860 * Disable beaconing while we are reloading the beacon data,
861 * otherwise we might be sending out invalid data.
862 */
863 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
864 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
865 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
866
867 /*
868 * Clear beacon.
869 */
870 rt2800_clear_beacon_register(rt2x00dev,
871 HW_BEACON_OFFSET(entry->entry_idx));
872
873 /*
874 * Enabled beaconing again.
875 */
876 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
877 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
878}
879EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
880
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100881#ifdef CONFIG_RT2X00_LIB_DEBUGFS
882const struct rt2x00debug rt2800_rt2x00debug = {
883 .owner = THIS_MODULE,
884 .csr = {
885 .read = rt2800_register_read,
886 .write = rt2800_register_write,
887 .flags = RT2X00DEBUGFS_OFFSET,
888 .word_base = CSR_REG_BASE,
889 .word_size = sizeof(u32),
890 .word_count = CSR_REG_SIZE / sizeof(u32),
891 },
892 .eeprom = {
893 .read = rt2x00_eeprom_read,
894 .write = rt2x00_eeprom_write,
895 .word_base = EEPROM_BASE,
896 .word_size = sizeof(u16),
897 .word_count = EEPROM_SIZE / sizeof(u16),
898 },
899 .bbp = {
900 .read = rt2800_bbp_read,
901 .write = rt2800_bbp_write,
902 .word_base = BBP_BASE,
903 .word_size = sizeof(u8),
904 .word_count = BBP_SIZE / sizeof(u8),
905 },
906 .rf = {
907 .read = rt2x00_rf_read,
908 .write = rt2800_rf_write,
909 .word_base = RF_BASE,
910 .word_size = sizeof(u32),
911 .word_count = RF_SIZE / sizeof(u32),
912 },
913};
914EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
915#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
916
917int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
918{
919 u32 reg;
920
921 rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
922 return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
923}
924EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
925
926#ifdef CONFIG_RT2X00_LIB_LEDS
927static void rt2800_brightness_set(struct led_classdev *led_cdev,
928 enum led_brightness brightness)
929{
930 struct rt2x00_led *led =
931 container_of(led_cdev, struct rt2x00_led, led_dev);
932 unsigned int enabled = brightness != LED_OFF;
933 unsigned int bg_mode =
934 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
935 unsigned int polarity =
936 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
937 EEPROM_FREQ_LED_POLARITY);
938 unsigned int ledmode =
939 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
940 EEPROM_FREQ_LED_MODE);
941
942 if (led->type == LED_TYPE_RADIO) {
943 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
944 enabled ? 0x20 : 0);
945 } else if (led->type == LED_TYPE_ASSOC) {
946 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
947 enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
948 } else if (led->type == LED_TYPE_QUALITY) {
949 /*
950 * The brightness is divided into 6 levels (0 - 5),
951 * The specs tell us the following levels:
952 * 0, 1 ,3, 7, 15, 31
953 * to determine the level in a simple way we can simply
954 * work with bitshifting:
955 * (1 << level) - 1
956 */
957 rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
958 (1 << brightness / (LED_FULL / 6)) - 1,
959 polarity);
960 }
961}
962
963static int rt2800_blink_set(struct led_classdev *led_cdev,
964 unsigned long *delay_on, unsigned long *delay_off)
965{
966 struct rt2x00_led *led =
967 container_of(led_cdev, struct rt2x00_led, led_dev);
968 u32 reg;
969
970 rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
971 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
972 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100973 rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
974
975 return 0;
976}
977
Gertjan van Wingerdeb3579d62009-12-30 11:36:34 +0100978static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100979 struct rt2x00_led *led, enum led_type type)
980{
981 led->rt2x00dev = rt2x00dev;
982 led->type = type;
983 led->led_dev.brightness_set = rt2800_brightness_set;
984 led->led_dev.blink_set = rt2800_blink_set;
985 led->flags = LED_INITIALIZED;
986}
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100987#endif /* CONFIG_RT2X00_LIB_LEDS */
988
989/*
990 * Configuration handlers.
991 */
992static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
993 struct rt2x00lib_crypto *crypto,
994 struct ieee80211_key_conf *key)
995{
996 struct mac_wcid_entry wcid_entry;
997 struct mac_iveiv_entry iveiv_entry;
998 u32 offset;
999 u32 reg;
1000
1001 offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
1002
Ivo van Doorne4a0ab32010-06-14 22:14:19 +02001003 if (crypto->cmd == SET_KEY) {
1004 rt2800_register_read(rt2x00dev, offset, &reg);
1005 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
1006 !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
1007 /*
1008 * Both the cipher as the BSS Idx numbers are split in a main
1009 * value of 3 bits, and a extended field for adding one additional
1010 * bit to the value.
1011 */
1012 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
1013 (crypto->cipher & 0x7));
1014 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
1015 (crypto->cipher & 0x8) >> 3);
1016 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
1017 (crypto->bssidx & 0x7));
1018 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
1019 (crypto->bssidx & 0x8) >> 3);
1020 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
1021 rt2800_register_write(rt2x00dev, offset, reg);
1022 } else {
1023 rt2800_register_write(rt2x00dev, offset, 0);
1024 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001025
1026 offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
1027
1028 memset(&iveiv_entry, 0, sizeof(iveiv_entry));
1029 if ((crypto->cipher == CIPHER_TKIP) ||
1030 (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
1031 (crypto->cipher == CIPHER_AES))
1032 iveiv_entry.iv[3] |= 0x20;
1033 iveiv_entry.iv[3] |= key->keyidx << 6;
1034 rt2800_register_multiwrite(rt2x00dev, offset,
1035 &iveiv_entry, sizeof(iveiv_entry));
1036
1037 offset = MAC_WCID_ENTRY(key->hw_key_idx);
1038
1039 memset(&wcid_entry, 0, sizeof(wcid_entry));
1040 if (crypto->cmd == SET_KEY)
Gertjan van Wingerde10026f72011-01-30 13:23:03 +01001041 memcpy(wcid_entry.mac, crypto->address, ETH_ALEN);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001042 rt2800_register_multiwrite(rt2x00dev, offset,
1043 &wcid_entry, sizeof(wcid_entry));
1044}
1045
1046int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
1047 struct rt2x00lib_crypto *crypto,
1048 struct ieee80211_key_conf *key)
1049{
1050 struct hw_key_entry key_entry;
1051 struct rt2x00_field32 field;
1052 u32 offset;
1053 u32 reg;
1054
1055 if (crypto->cmd == SET_KEY) {
1056 key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
1057
1058 memcpy(key_entry.key, crypto->key,
1059 sizeof(key_entry.key));
1060 memcpy(key_entry.tx_mic, crypto->tx_mic,
1061 sizeof(key_entry.tx_mic));
1062 memcpy(key_entry.rx_mic, crypto->rx_mic,
1063 sizeof(key_entry.rx_mic));
1064
1065 offset = SHARED_KEY_ENTRY(key->hw_key_idx);
1066 rt2800_register_multiwrite(rt2x00dev, offset,
1067 &key_entry, sizeof(key_entry));
1068 }
1069
1070 /*
1071 * The cipher types are stored over multiple registers
1072 * starting with SHARED_KEY_MODE_BASE each word will have
1073 * 32 bits and contains the cipher types for 2 bssidx each.
1074 * Using the correct defines correctly will cause overhead,
1075 * so just calculate the correct offset.
1076 */
1077 field.bit_offset = 4 * (key->hw_key_idx % 8);
1078 field.bit_mask = 0x7 << field.bit_offset;
1079
1080 offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
1081
1082 rt2800_register_read(rt2x00dev, offset, &reg);
1083 rt2x00_set_field32(&reg, field,
1084 (crypto->cmd == SET_KEY) * crypto->cipher);
1085 rt2800_register_write(rt2x00dev, offset, reg);
1086
1087 /*
1088 * Update WCID information
1089 */
1090 rt2800_config_wcid_attr(rt2x00dev, crypto, key);
1091
1092 return 0;
1093}
1094EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
1095
1096int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
1097 struct rt2x00lib_crypto *crypto,
1098 struct ieee80211_key_conf *key)
1099{
1100 struct hw_key_entry key_entry;
1101 u32 offset;
1102
1103 if (crypto->cmd == SET_KEY) {
1104 /*
1105 * 1 pairwise key is possible per AID, this means that the AID
1106 * equals our hw_key_idx. Make sure the WCID starts _after_ the
1107 * last possible shared key entry.
Helmut Schaa2a0cfeb2010-10-02 11:26:17 +02001108 *
1109 * Since parts of the pairwise key table might be shared with
1110 * the beacon frame buffers 6 & 7 we should only write into the
1111 * first 222 entries.
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001112 */
Helmut Schaa2a0cfeb2010-10-02 11:26:17 +02001113 if (crypto->aid > (222 - 32))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001114 return -ENOSPC;
1115
1116 key->hw_key_idx = 32 + crypto->aid;
1117
1118 memcpy(key_entry.key, crypto->key,
1119 sizeof(key_entry.key));
1120 memcpy(key_entry.tx_mic, crypto->tx_mic,
1121 sizeof(key_entry.tx_mic));
1122 memcpy(key_entry.rx_mic, crypto->rx_mic,
1123 sizeof(key_entry.rx_mic));
1124
1125 offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
1126 rt2800_register_multiwrite(rt2x00dev, offset,
1127 &key_entry, sizeof(key_entry));
1128 }
1129
1130 /*
1131 * Update WCID information
1132 */
1133 rt2800_config_wcid_attr(rt2x00dev, crypto, key);
1134
1135 return 0;
1136}
1137EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
1138
1139void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
1140 const unsigned int filter_flags)
1141{
1142 u32 reg;
1143
1144 /*
1145 * Start configuration steps.
1146 * Note that the version error will always be dropped
1147 * and broadcast frames will always be accepted since
1148 * there is no filter for it at this time.
1149 */
1150 rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
1151 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
1152 !(filter_flags & FIF_FCSFAIL));
1153 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
1154 !(filter_flags & FIF_PLCPFAIL));
1155 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
1156 !(filter_flags & FIF_PROMISC_IN_BSS));
1157 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
1158 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
1159 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
1160 !(filter_flags & FIF_ALLMULTI));
1161 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
1162 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
1163 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
1164 !(filter_flags & FIF_CONTROL));
1165 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
1166 !(filter_flags & FIF_CONTROL));
1167 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
1168 !(filter_flags & FIF_CONTROL));
1169 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
1170 !(filter_flags & FIF_CONTROL));
1171 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
1172 !(filter_flags & FIF_CONTROL));
1173 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
1174 !(filter_flags & FIF_PSPOLL));
1175 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
1176 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
1177 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
1178 !(filter_flags & FIF_CONTROL));
1179 rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
1180}
1181EXPORT_SYMBOL_GPL(rt2800_config_filter);
1182
1183void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
1184 struct rt2x00intf_conf *conf, const unsigned int flags)
1185{
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001186 u32 reg;
Helmut Schaafa8b4b22010-11-04 20:42:36 +01001187 bool update_bssid = false;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001188
1189 if (flags & CONFIG_UPDATE_TYPE) {
1190 /*
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001191 * Enable synchronisation.
1192 */
1193 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001194 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001195 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1196 }
1197
1198 if (flags & CONFIG_UPDATE_MAC) {
Helmut Schaafa8b4b22010-11-04 20:42:36 +01001199 if (flags & CONFIG_UPDATE_TYPE &&
1200 conf->sync == TSF_SYNC_AP_NONE) {
1201 /*
1202 * The BSSID register has to be set to our own mac
1203 * address in AP mode.
1204 */
1205 memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
1206 update_bssid = true;
1207 }
1208
Ivo van Doornc600c822010-08-30 21:14:15 +02001209 if (!is_zero_ether_addr((const u8 *)conf->mac)) {
1210 reg = le32_to_cpu(conf->mac[1]);
1211 rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
1212 conf->mac[1] = cpu_to_le32(reg);
1213 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001214
1215 rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
1216 conf->mac, sizeof(conf->mac));
1217 }
1218
Helmut Schaafa8b4b22010-11-04 20:42:36 +01001219 if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
Ivo van Doornc600c822010-08-30 21:14:15 +02001220 if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
1221 reg = le32_to_cpu(conf->bssid[1]);
1222 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
1223 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
1224 conf->bssid[1] = cpu_to_le32(reg);
1225 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001226
1227 rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
1228 conf->bssid, sizeof(conf->bssid));
1229 }
1230}
1231EXPORT_SYMBOL_GPL(rt2800_config_intf);
1232
Helmut Schaa87c19152010-10-02 11:28:34 +02001233static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
1234 struct rt2x00lib_erp *erp)
1235{
1236 bool any_sta_nongf = !!(erp->ht_opmode &
1237 IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
1238 u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
1239 u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
1240 u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
1241 u32 reg;
1242
1243 /* default protection rate for HT20: OFDM 24M */
1244 mm20_rate = gf20_rate = 0x4004;
1245
1246 /* default protection rate for HT40: duplicate OFDM 24M */
1247 mm40_rate = gf40_rate = 0x4084;
1248
1249 switch (protection) {
1250 case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
1251 /*
1252 * All STAs in this BSS are HT20/40 but there might be
1253 * STAs not supporting greenfield mode.
1254 * => Disable protection for HT transmissions.
1255 */
1256 mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
1257
1258 break;
1259 case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
1260 /*
1261 * All STAs in this BSS are HT20 or HT20/40 but there
1262 * might be STAs not supporting greenfield mode.
1263 * => Protect all HT40 transmissions.
1264 */
1265 mm20_mode = gf20_mode = 0;
1266 mm40_mode = gf40_mode = 2;
1267
1268 break;
1269 case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
1270 /*
1271 * Nonmember protection:
1272 * According to 802.11n we _should_ protect all
1273 * HT transmissions (but we don't have to).
1274 *
1275 * But if cts_protection is enabled we _shall_ protect
1276 * all HT transmissions using a CCK rate.
1277 *
1278 * And if any station is non GF we _shall_ protect
1279 * GF transmissions.
1280 *
1281 * We decide to protect everything
1282 * -> fall through to mixed mode.
1283 */
1284 case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
1285 /*
1286 * Legacy STAs are present
1287 * => Protect all HT transmissions.
1288 */
1289 mm20_mode = mm40_mode = gf20_mode = gf40_mode = 2;
1290
1291 /*
1292 * If erp protection is needed we have to protect HT
1293 * transmissions with CCK 11M long preamble.
1294 */
1295 if (erp->cts_protection) {
1296 /* don't duplicate RTS/CTS in CCK mode */
1297 mm20_rate = mm40_rate = 0x0003;
1298 gf20_rate = gf40_rate = 0x0003;
1299 }
1300 break;
1301 };
1302
1303 /* check for STAs not supporting greenfield mode */
1304 if (any_sta_nongf)
1305 gf20_mode = gf40_mode = 2;
1306
1307 /* Update HT protection config */
1308 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
1309 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
1310 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
1311 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
1312
1313 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
1314 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
1315 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
1316 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
1317
1318 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
1319 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
1320 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
1321 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
1322
1323 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
1324 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
1325 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
1326 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
1327}
1328
Helmut Schaa02044642010-09-08 20:56:32 +02001329void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
1330 u32 changed)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001331{
1332 u32 reg;
1333
Helmut Schaa02044642010-09-08 20:56:32 +02001334 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
1335 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
1336 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
1337 !!erp->short_preamble);
1338 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
1339 !!erp->short_preamble);
1340 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
1341 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001342
Helmut Schaa02044642010-09-08 20:56:32 +02001343 if (changed & BSS_CHANGED_ERP_CTS_PROT) {
1344 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
1345 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
1346 erp->cts_protection ? 2 : 0);
1347 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
1348 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001349
Helmut Schaa02044642010-09-08 20:56:32 +02001350 if (changed & BSS_CHANGED_BASIC_RATES) {
1351 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
1352 erp->basic_rates);
1353 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
1354 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001355
Helmut Schaa02044642010-09-08 20:56:32 +02001356 if (changed & BSS_CHANGED_ERP_SLOT) {
1357 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
1358 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
1359 erp->slot_time);
1360 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001361
Helmut Schaa02044642010-09-08 20:56:32 +02001362 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
1363 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
1364 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
1365 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001366
Helmut Schaa02044642010-09-08 20:56:32 +02001367 if (changed & BSS_CHANGED_BEACON_INT) {
1368 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
1369 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
1370 erp->beacon_int * 16);
1371 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1372 }
Helmut Schaa87c19152010-10-02 11:28:34 +02001373
1374 if (changed & BSS_CHANGED_HT)
1375 rt2800_config_ht_opmode(rt2x00dev, erp);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001376}
1377EXPORT_SYMBOL_GPL(rt2800_config_erp);
1378
1379void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
1380{
1381 u8 r1;
1382 u8 r3;
1383
1384 rt2800_bbp_read(rt2x00dev, 1, &r1);
1385 rt2800_bbp_read(rt2x00dev, 3, &r3);
1386
1387 /*
1388 * Configure the TX antenna.
1389 */
1390 switch ((int)ant->tx) {
1391 case 1:
1392 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001393 break;
1394 case 2:
1395 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
1396 break;
1397 case 3:
Ivo van Doorne22557f2010-06-29 21:49:05 +02001398 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001399 break;
1400 }
1401
1402 /*
1403 * Configure the RX antenna.
1404 */
1405 switch ((int)ant->rx) {
1406 case 1:
1407 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
1408 break;
1409 case 2:
1410 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
1411 break;
1412 case 3:
1413 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
1414 break;
1415 }
1416
1417 rt2800_bbp_write(rt2x00dev, 3, r3);
1418 rt2800_bbp_write(rt2x00dev, 1, r1);
1419}
1420EXPORT_SYMBOL_GPL(rt2800_config_ant);
1421
1422static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
1423 struct rt2x00lib_conf *libconf)
1424{
1425 u16 eeprom;
1426 short lna_gain;
1427
1428 if (libconf->rf.channel <= 14) {
1429 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
1430 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
1431 } else if (libconf->rf.channel <= 64) {
1432 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
1433 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
1434 } else if (libconf->rf.channel <= 128) {
1435 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
1436 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
1437 } else {
1438 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
1439 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
1440 }
1441
1442 rt2x00dev->lna_gain = lna_gain;
1443}
1444
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001445static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
1446 struct ieee80211_conf *conf,
1447 struct rf_channel *rf,
1448 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001449{
1450 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
1451
1452 if (rt2x00dev->default_ant.tx == 1)
1453 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
1454
1455 if (rt2x00dev->default_ant.rx == 1) {
1456 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
1457 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
1458 } else if (rt2x00dev->default_ant.rx == 2)
1459 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
1460
1461 if (rf->channel > 14) {
1462 /*
1463 * When TX power is below 0, we should increase it by 7 to
1464 * make it a positive value (Minumum value is -7).
1465 * However this means that values between 0 and 7 have
1466 * double meaning, and we should set a 7DBm boost flag.
1467 */
1468 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001469 (info->default_power1 >= 0));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001470
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001471 if (info->default_power1 < 0)
1472 info->default_power1 += 7;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001473
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001474 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001475
1476 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001477 (info->default_power2 >= 0));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001478
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001479 if (info->default_power2 < 0)
1480 info->default_power2 += 7;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001481
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001482 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001483 } else {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001484 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
1485 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001486 }
1487
1488 rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
1489
1490 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1491 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1492 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
1493 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1494
1495 udelay(200);
1496
1497 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1498 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1499 rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
1500 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1501
1502 udelay(200);
1503
1504 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1505 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1506 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
1507 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1508}
1509
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001510static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
1511 struct ieee80211_conf *conf,
1512 struct rf_channel *rf,
1513 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001514{
1515 u8 rfcsr;
1516
1517 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
Gertjan van Wingerde41a26172009-11-09 22:59:04 +01001518 rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001519
1520 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001521 rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001522 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
1523
1524 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001525 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001526 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
1527
Helmut Schaa5a673962010-04-23 15:54:43 +02001528 rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001529 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
Helmut Schaa5a673962010-04-23 15:54:43 +02001530 rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
1531
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001532 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
1533 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
1534 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
1535
1536 rt2800_rfcsr_write(rt2x00dev, 24,
1537 rt2x00dev->calibration[conf_is_ht40(conf)]);
1538
Gertjan van Wingerde71976902010-03-24 21:42:36 +01001539 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001540 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
Gertjan van Wingerde71976902010-03-24 21:42:36 +01001541 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001542}
1543
1544static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
1545 struct ieee80211_conf *conf,
1546 struct rf_channel *rf,
1547 struct channel_info *info)
1548{
1549 u32 reg;
1550 unsigned int tx_pin;
1551 u8 bbp;
1552
Ivo van Doorn46323e12010-08-23 19:55:43 +02001553 if (rf->channel <= 14) {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001554 info->default_power1 = TXPOWER_G_TO_DEV(info->default_power1);
1555 info->default_power2 = TXPOWER_G_TO_DEV(info->default_power2);
Ivo van Doorn46323e12010-08-23 19:55:43 +02001556 } else {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001557 info->default_power1 = TXPOWER_A_TO_DEV(info->default_power1);
1558 info->default_power2 = TXPOWER_A_TO_DEV(info->default_power2);
Ivo van Doorn46323e12010-08-23 19:55:43 +02001559 }
1560
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001561 if (rt2x00_rf(rt2x00dev, RF2020) ||
1562 rt2x00_rf(rt2x00dev, RF3020) ||
1563 rt2x00_rf(rt2x00dev, RF3021) ||
Ivo van Doorn46323e12010-08-23 19:55:43 +02001564 rt2x00_rf(rt2x00dev, RF3022) ||
Gertjan van Wingerdef93bc9b2010-11-13 19:09:50 +01001565 rt2x00_rf(rt2x00dev, RF3052) ||
1566 rt2x00_rf(rt2x00dev, RF3320))
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001567 rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
Gertjan van Wingerdefa6f6322009-11-09 22:59:58 +01001568 else
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001569 rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001570
1571 /*
1572 * Change BBP settings
1573 */
1574 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
1575 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
1576 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
1577 rt2800_bbp_write(rt2x00dev, 86, 0);
1578
1579 if (rf->channel <= 14) {
1580 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
1581 rt2800_bbp_write(rt2x00dev, 82, 0x62);
1582 rt2800_bbp_write(rt2x00dev, 75, 0x46);
1583 } else {
1584 rt2800_bbp_write(rt2x00dev, 82, 0x84);
1585 rt2800_bbp_write(rt2x00dev, 75, 0x50);
1586 }
1587 } else {
1588 rt2800_bbp_write(rt2x00dev, 82, 0xf2);
1589
1590 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
1591 rt2800_bbp_write(rt2x00dev, 75, 0x46);
1592 else
1593 rt2800_bbp_write(rt2x00dev, 75, 0x50);
1594 }
1595
1596 rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02001597 rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001598 rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
1599 rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
1600 rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
1601
1602 tx_pin = 0;
1603
1604 /* Turn on unused PA or LNA when not using 1T or 1R */
1605 if (rt2x00dev->default_ant.tx != 1) {
1606 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
1607 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
1608 }
1609
1610 /* Turn on unused PA or LNA when not using 1T or 1R */
1611 if (rt2x00dev->default_ant.rx != 1) {
1612 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
1613 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
1614 }
1615
1616 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
1617 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
1618 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
1619 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
1620 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
1621 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
1622
1623 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
1624
1625 rt2800_bbp_read(rt2x00dev, 4, &bbp);
1626 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
1627 rt2800_bbp_write(rt2x00dev, 4, bbp);
1628
1629 rt2800_bbp_read(rt2x00dev, 3, &bbp);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02001630 rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001631 rt2800_bbp_write(rt2x00dev, 3, bbp);
1632
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001633 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001634 if (conf_is_ht40(conf)) {
1635 rt2800_bbp_write(rt2x00dev, 69, 0x1a);
1636 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
1637 rt2800_bbp_write(rt2x00dev, 73, 0x16);
1638 } else {
1639 rt2800_bbp_write(rt2x00dev, 69, 0x16);
1640 rt2800_bbp_write(rt2x00dev, 70, 0x08);
1641 rt2800_bbp_write(rt2x00dev, 73, 0x11);
1642 }
1643 }
1644
1645 msleep(1);
Helmut Schaa977206d2010-12-13 12:31:58 +01001646
1647 /*
1648 * Clear channel statistic counters
1649 */
1650 rt2800_register_read(rt2x00dev, CH_IDLE_STA, &reg);
1651 rt2800_register_read(rt2x00dev, CH_BUSY_STA, &reg);
1652 rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001653}
1654
1655static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
Helmut Schaa5e846002010-07-11 12:23:09 +02001656 const int max_txpower)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001657{
Helmut Schaa5e846002010-07-11 12:23:09 +02001658 u8 txpower;
1659 u8 max_value = (u8)max_txpower;
1660 u16 eeprom;
1661 int i;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001662 u32 reg;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001663 u8 r1;
Helmut Schaa5e846002010-07-11 12:23:09 +02001664 u32 offset;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001665
Helmut Schaa5e846002010-07-11 12:23:09 +02001666 /*
1667 * set to normal tx power mode: +/- 0dBm
1668 */
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001669 rt2800_bbp_read(rt2x00dev, 1, &r1);
Helmut Schaaa3f84ca2010-06-14 22:11:32 +02001670 rt2x00_set_field8(&r1, BBP1_TX_POWER, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001671 rt2800_bbp_write(rt2x00dev, 1, r1);
1672
Helmut Schaa5e846002010-07-11 12:23:09 +02001673 /*
1674 * The eeprom contains the tx power values for each rate. These
1675 * values map to 100% tx power. Each 16bit word contains four tx
1676 * power values and the order is the same as used in the TX_PWR_CFG
1677 * registers.
1678 */
1679 offset = TX_PWR_CFG_0;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001680
Helmut Schaa5e846002010-07-11 12:23:09 +02001681 for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
1682 /* just to be safe */
1683 if (offset > TX_PWR_CFG_4)
1684 break;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001685
Helmut Schaa5e846002010-07-11 12:23:09 +02001686 rt2800_register_read(rt2x00dev, offset, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001687
Helmut Schaa5e846002010-07-11 12:23:09 +02001688 /* read the next four txpower values */
1689 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i,
1690 &eeprom);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001691
Helmut Schaa5e846002010-07-11 12:23:09 +02001692 /* TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
1693 * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
1694 * TX_PWR_CFG_4: unknown */
1695 txpower = rt2x00_get_field16(eeprom,
1696 EEPROM_TXPOWER_BYRATE_RATE0);
1697 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0,
1698 min(txpower, max_value));
1699
1700 /* TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
1701 * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
1702 * TX_PWR_CFG_4: unknown */
1703 txpower = rt2x00_get_field16(eeprom,
1704 EEPROM_TXPOWER_BYRATE_RATE1);
1705 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1,
1706 min(txpower, max_value));
1707
1708 /* TX_PWR_CFG_0: 55MBS, TX_PWR_CFG_1: 48MBS,
1709 * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
1710 * TX_PWR_CFG_4: unknown */
1711 txpower = rt2x00_get_field16(eeprom,
1712 EEPROM_TXPOWER_BYRATE_RATE2);
1713 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2,
1714 min(txpower, max_value));
1715
1716 /* TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
1717 * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
1718 * TX_PWR_CFG_4: unknown */
1719 txpower = rt2x00_get_field16(eeprom,
1720 EEPROM_TXPOWER_BYRATE_RATE3);
1721 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3,
1722 min(txpower, max_value));
1723
1724 /* read the next four txpower values */
1725 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i + 1,
1726 &eeprom);
1727
1728 /* TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
1729 * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
1730 * TX_PWR_CFG_4: unknown */
1731 txpower = rt2x00_get_field16(eeprom,
1732 EEPROM_TXPOWER_BYRATE_RATE0);
1733 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4,
1734 min(txpower, max_value));
1735
1736 /* TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
1737 * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
1738 * TX_PWR_CFG_4: unknown */
1739 txpower = rt2x00_get_field16(eeprom,
1740 EEPROM_TXPOWER_BYRATE_RATE1);
1741 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5,
1742 min(txpower, max_value));
1743
1744 /* TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
1745 * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
1746 * TX_PWR_CFG_4: unknown */
1747 txpower = rt2x00_get_field16(eeprom,
1748 EEPROM_TXPOWER_BYRATE_RATE2);
1749 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6,
1750 min(txpower, max_value));
1751
1752 /* TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
1753 * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
1754 * TX_PWR_CFG_4: unknown */
1755 txpower = rt2x00_get_field16(eeprom,
1756 EEPROM_TXPOWER_BYRATE_RATE3);
1757 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7,
1758 min(txpower, max_value));
1759
1760 rt2800_register_write(rt2x00dev, offset, reg);
1761
1762 /* next TX_PWR_CFG register */
1763 offset += 4;
1764 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001765}
1766
1767static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
1768 struct rt2x00lib_conf *libconf)
1769{
1770 u32 reg;
1771
1772 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
1773 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
1774 libconf->conf->short_frame_max_tx_count);
1775 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
1776 libconf->conf->long_frame_max_tx_count);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001777 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
1778}
1779
1780static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
1781 struct rt2x00lib_conf *libconf)
1782{
1783 enum dev_state state =
1784 (libconf->conf->flags & IEEE80211_CONF_PS) ?
1785 STATE_SLEEP : STATE_AWAKE;
1786 u32 reg;
1787
1788 if (state == STATE_SLEEP) {
1789 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
1790
1791 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
1792 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
1793 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
1794 libconf->conf->listen_interval - 1);
1795 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
1796 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
1797
1798 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
1799 } else {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001800 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
1801 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
1802 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
1803 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
1804 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Gertjan van Wingerde57318582010-03-30 23:50:23 +02001805
1806 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001807 }
1808}
1809
1810void rt2800_config(struct rt2x00_dev *rt2x00dev,
1811 struct rt2x00lib_conf *libconf,
1812 const unsigned int flags)
1813{
1814 /* Always recalculate LNA gain before changing configuration */
1815 rt2800_config_lna_gain(rt2x00dev, libconf);
1816
1817 if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
1818 rt2800_config_channel(rt2x00dev, libconf->conf,
1819 &libconf->rf, &libconf->channel);
1820 if (flags & IEEE80211_CONF_CHANGE_POWER)
1821 rt2800_config_txpower(rt2x00dev, libconf->conf->power_level);
1822 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
1823 rt2800_config_retry_limit(rt2x00dev, libconf);
1824 if (flags & IEEE80211_CONF_CHANGE_PS)
1825 rt2800_config_ps(rt2x00dev, libconf);
1826}
1827EXPORT_SYMBOL_GPL(rt2800_config);
1828
1829/*
1830 * Link tuning
1831 */
1832void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
1833{
1834 u32 reg;
1835
1836 /*
1837 * Update FCS error count from register.
1838 */
1839 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
1840 qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
1841}
1842EXPORT_SYMBOL_GPL(rt2800_link_stats);
1843
1844static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
1845{
1846 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001847 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001848 rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001849 rt2x00_rt(rt2x00dev, RT3090) ||
1850 rt2x00_rt(rt2x00dev, RT3390))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001851 return 0x1c + (2 * rt2x00dev->lna_gain);
1852 else
1853 return 0x2e + rt2x00dev->lna_gain;
1854 }
1855
1856 if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
1857 return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
1858 else
1859 return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
1860}
1861
1862static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
1863 struct link_qual *qual, u8 vgc_level)
1864{
1865 if (qual->vgc_level != vgc_level) {
1866 rt2800_bbp_write(rt2x00dev, 66, vgc_level);
1867 qual->vgc_level = vgc_level;
1868 qual->vgc_level_reg = vgc_level;
1869 }
1870}
1871
1872void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
1873{
1874 rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
1875}
1876EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
1877
1878void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
1879 const u32 count)
1880{
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001881 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001882 return;
1883
1884 /*
1885 * When RSSI is better then -80 increase VGC level with 0x10
1886 */
1887 rt2800_set_vgc(rt2x00dev, qual,
1888 rt2800_get_default_vgc(rt2x00dev) +
1889 ((qual->rssi > -80) * 0x10));
1890}
1891EXPORT_SYMBOL_GPL(rt2800_link_tuner);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001892
1893/*
1894 * Initialization functions.
1895 */
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02001896static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001897{
1898 u32 reg;
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001899 u16 eeprom;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001900 unsigned int i;
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +02001901 int ret;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001902
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001903 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
1904 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1905 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
1906 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1907 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
1908 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
1909 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
1910
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +02001911 ret = rt2800_drv_init_registers(rt2x00dev);
1912 if (ret)
1913 return ret;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001914
1915 rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
1916 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
1917 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
1918 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
1919 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
1920 rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
1921
1922 rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
1923 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
1924 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
1925 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
1926 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
1927 rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
1928
1929 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
1930 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
1931
1932 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
1933
1934 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Helmut Schaa8544df32010-07-11 12:29:49 +02001935 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001936 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
1937 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
1938 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
1939 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
1940 rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
1941 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1942
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001943 rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
1944
1945 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
1946 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
1947 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
1948 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
1949
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001950 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001951 rt2x00_rt(rt2x00dev, RT3090) ||
1952 rt2x00_rt(rt2x00dev, RT3390)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001953 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
1954 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001955 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001956 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
1957 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
RA-Jay Hung38c8a562010-12-13 12:31:27 +01001958 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
1959 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001960 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
1961 0x0000002c);
1962 else
1963 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
1964 0x0000000f);
1965 } else {
1966 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
1967 }
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001968 } else if (rt2x00_rt(rt2x00dev, RT3070)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001969 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001970
1971 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
1972 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
1973 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
1974 } else {
1975 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
1976 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
1977 }
Helmut Schaac295a812010-06-03 10:52:13 +02001978 } else if (rt2800_is_305x_soc(rt2x00dev)) {
1979 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
1980 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
1981 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000001f);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001982 } else {
1983 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
1984 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
1985 }
1986
1987 rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
1988 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
1989 rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
1990 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
1991 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
1992 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
1993 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
1994 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
1995 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
1996 rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
1997
1998 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
1999 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002000 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002001 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
2002 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
2003
2004 rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
2005 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02002006 if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002007 rt2x00_rt(rt2x00dev, RT2883) ||
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02002008 rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002009 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
2010 else
2011 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
2012 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
2013 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
2014 rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
2015
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002016 rt2800_register_read(rt2x00dev, LED_CFG, &reg);
2017 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
2018 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
2019 rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
2020 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
2021 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
2022 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
2023 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
2024 rt2800_register_write(rt2x00dev, LED_CFG, reg);
2025
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002026 rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
2027
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002028 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
2029 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
2030 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
2031 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
2032 rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
2033 rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
2034 rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
2035 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
2036
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002037 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
2038 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002039 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002040 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
2041 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002042 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002043 rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
2044 rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
2045 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
2046
2047 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002048 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002049 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
2050 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
2051 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
2052 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
2053 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002054 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002055 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002056 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
2057 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002058 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
2059
2060 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002061 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002062 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
2063 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
2064 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
2065 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
2066 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002067 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002068 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002069 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
2070 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002071 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
2072
2073 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
2074 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
2075 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
2076 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
2077 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
2078 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
2079 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
2080 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
2081 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
2082 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002083 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002084 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
2085
2086 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
2087 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
Helmut Schaad13a97f2010-10-02 11:29:08 +02002088 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002089 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
2090 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
2091 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
2092 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
2093 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
2094 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
2095 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002096 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002097 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
2098
2099 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
2100 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
2101 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
2102 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
2103 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
2104 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
2105 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
2106 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
2107 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
2108 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002109 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002110 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
2111
2112 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
2113 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
2114 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
2115 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
2116 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
2117 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
2118 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
2119 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
2120 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
2121 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002122 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002123 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
2124
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01002125 if (rt2x00_is_usb(rt2x00dev)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002126 rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
2127
2128 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
2129 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
2130 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
2131 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
2132 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
2133 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
2134 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
2135 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
2136 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
2137 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
2138 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
2139 }
2140
Helmut Schaa961621a2010-11-04 20:36:59 +01002141 /*
2142 * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
2143 * although it is reserved.
2144 */
2145 rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG, &reg);
2146 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
2147 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
2148 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
2149 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
2150 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
2151 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
2152 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
2153 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
2154 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
2155 rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
2156 rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
2157
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002158 rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
2159
2160 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
2161 rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
2162 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
2163 IEEE80211_MAX_RTS_THRESHOLD);
2164 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
2165 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
2166
2167 rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002168
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02002169 /*
2170 * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
2171 * time should be set to 16. However, the original Ralink driver uses
2172 * 16 for both and indeed using a value of 10 for CCK SIFS results in
2173 * connection problems with 11g + CTS protection. Hence, use the same
2174 * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
2175 */
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002176 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02002177 rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
2178 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002179 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
2180 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
2181 rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
2182 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
2183
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002184 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
2185
2186 /*
2187 * ASIC will keep garbage value after boot, clear encryption keys.
2188 */
2189 for (i = 0; i < 4; i++)
2190 rt2800_register_write(rt2x00dev,
2191 SHARED_KEY_MODE_ENTRY(i), 0);
2192
2193 for (i = 0; i < 256; i++) {
Joe Perchesf4e16e42010-11-20 18:39:01 -08002194 static const u32 wcid[2] = { 0xffffffff, 0x00ffffff };
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002195 rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
2196 wcid, sizeof(wcid));
2197
2198 rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
2199 rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
2200 }
2201
2202 /*
2203 * Clear all beacons
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002204 */
Helmut Schaa69cf36a2011-01-30 13:16:03 +01002205 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE0);
2206 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE1);
2207 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE2);
2208 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE3);
2209 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE4);
2210 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE5);
2211 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE6);
2212 rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE7);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002213
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01002214 if (rt2x00_is_usb(rt2x00dev)) {
Gertjan van Wingerde785c3c02010-06-03 10:51:59 +02002215 rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
2216 rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
2217 rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
RA-Jay Hungc6fcc0e2011-01-30 13:21:22 +01002218 } else if (rt2x00_is_pcie(rt2x00dev)) {
2219 rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
2220 rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 125);
2221 rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002222 }
2223
2224 rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
2225 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
2226 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
2227 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
2228 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
2229 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
2230 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
2231 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
2232 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
2233 rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
2234
2235 rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
2236 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
2237 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
2238 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
2239 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
2240 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
2241 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
2242 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
2243 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
2244 rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
2245
2246 rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
2247 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
2248 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
2249 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
2250 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
2251 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
2252 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
2253 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
2254 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
2255 rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
2256
2257 rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
2258 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
2259 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
2260 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
2261 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
2262 rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
2263
2264 /*
Helmut Schaa47ee3eb2010-09-08 20:56:04 +02002265 * Do not force the BA window size, we use the TXWI to set it
2266 */
2267 rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
2268 rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
2269 rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
2270 rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
2271
2272 /*
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002273 * We must clear the error counters.
2274 * These registers are cleared on read,
2275 * so we may pass a useless variable to store the value.
2276 */
2277 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
2278 rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
2279 rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
2280 rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
2281 rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
2282 rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
2283
Helmut Schaa9f926fb2010-07-11 12:28:23 +02002284 /*
2285 * Setup leadtime for pre tbtt interrupt to 6ms
2286 */
2287 rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
2288 rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
2289 rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
2290
Helmut Schaa977206d2010-12-13 12:31:58 +01002291 /*
2292 * Set up channel statistics timer
2293 */
2294 rt2800_register_read(rt2x00dev, CH_TIME_CFG, &reg);
2295 rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
2296 rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
2297 rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
2298 rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
2299 rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
2300 rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
2301
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002302 return 0;
2303}
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002304
2305static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
2306{
2307 unsigned int i;
2308 u32 reg;
2309
2310 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
2311 rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
2312 if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
2313 return 0;
2314
2315 udelay(REGISTER_BUSY_DELAY);
2316 }
2317
2318 ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
2319 return -EACCES;
2320}
2321
2322static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
2323{
2324 unsigned int i;
2325 u8 value;
2326
2327 /*
2328 * BBP was enabled after firmware was loaded,
2329 * but we need to reactivate it now.
2330 */
2331 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
2332 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
2333 msleep(1);
2334
2335 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
2336 rt2800_bbp_read(rt2x00dev, 0, &value);
2337 if ((value != 0xff) && (value != 0x00))
2338 return 0;
2339 udelay(REGISTER_BUSY_DELAY);
2340 }
2341
2342 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
2343 return -EACCES;
2344}
2345
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02002346static int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002347{
2348 unsigned int i;
2349 u16 eeprom;
2350 u8 reg_id;
2351 u8 value;
2352
2353 if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
2354 rt2800_wait_bbp_ready(rt2x00dev)))
2355 return -EACCES;
2356
Helmut Schaabaff8002010-04-28 09:58:59 +02002357 if (rt2800_is_305x_soc(rt2x00dev))
2358 rt2800_bbp_write(rt2x00dev, 31, 0x08);
2359
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002360 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
2361 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002362
2363 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
2364 rt2800_bbp_write(rt2x00dev, 69, 0x16);
2365 rt2800_bbp_write(rt2x00dev, 73, 0x12);
2366 } else {
2367 rt2800_bbp_write(rt2x00dev, 69, 0x12);
2368 rt2800_bbp_write(rt2x00dev, 73, 0x10);
2369 }
2370
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002371 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002372
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002373 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002374 rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002375 rt2x00_rt(rt2x00dev, RT3090) ||
2376 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002377 rt2800_bbp_write(rt2x00dev, 79, 0x13);
2378 rt2800_bbp_write(rt2x00dev, 80, 0x05);
2379 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Helmut Schaabaff8002010-04-28 09:58:59 +02002380 } else if (rt2800_is_305x_soc(rt2x00dev)) {
2381 rt2800_bbp_write(rt2x00dev, 78, 0x0e);
2382 rt2800_bbp_write(rt2x00dev, 80, 0x08);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002383 } else {
2384 rt2800_bbp_write(rt2x00dev, 81, 0x37);
2385 }
2386
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002387 rt2800_bbp_write(rt2x00dev, 82, 0x62);
2388 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002389
Gertjan van Wingerde5ed8f452010-06-03 10:51:57 +02002390 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002391 rt2800_bbp_write(rt2x00dev, 84, 0x19);
2392 else
2393 rt2800_bbp_write(rt2x00dev, 84, 0x99);
2394
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002395 rt2800_bbp_write(rt2x00dev, 86, 0x00);
2396 rt2800_bbp_write(rt2x00dev, 91, 0x04);
2397 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002398
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002399 if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002400 rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002401 rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
Helmut Schaabaff8002010-04-28 09:58:59 +02002402 rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
2403 rt2800_is_305x_soc(rt2x00dev))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002404 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
2405 else
2406 rt2800_bbp_write(rt2x00dev, 103, 0x00);
2407
Helmut Schaabaff8002010-04-28 09:58:59 +02002408 if (rt2800_is_305x_soc(rt2x00dev))
2409 rt2800_bbp_write(rt2x00dev, 105, 0x01);
2410 else
2411 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002412 rt2800_bbp_write(rt2x00dev, 106, 0x35);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002413
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002414 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002415 rt2x00_rt(rt2x00dev, RT3090) ||
2416 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002417 rt2800_bbp_read(rt2x00dev, 138, &value);
2418
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002419 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
2420 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002421 value |= 0x20;
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002422 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002423 value &= ~0x02;
2424
2425 rt2800_bbp_write(rt2x00dev, 138, value);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002426 }
2427
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002428
2429 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
2430 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
2431
2432 if (eeprom != 0xffff && eeprom != 0x0000) {
2433 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
2434 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
2435 rt2800_bbp_write(rt2x00dev, reg_id, value);
2436 }
2437 }
2438
2439 return 0;
2440}
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002441
2442static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
2443 bool bw40, u8 rfcsr24, u8 filter_target)
2444{
2445 unsigned int i;
2446 u8 bbp;
2447 u8 rfcsr;
2448 u8 passband;
2449 u8 stopband;
2450 u8 overtuned = 0;
2451
2452 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
2453
2454 rt2800_bbp_read(rt2x00dev, 4, &bbp);
2455 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
2456 rt2800_bbp_write(rt2x00dev, 4, bbp);
2457
RA-Jay Hung80d184e2011-01-10 11:28:10 +01002458 rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
2459 rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
2460 rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
2461
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002462 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
2463 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
2464 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
2465
2466 /*
2467 * Set power & frequency of passband test tone
2468 */
2469 rt2800_bbp_write(rt2x00dev, 24, 0);
2470
2471 for (i = 0; i < 100; i++) {
2472 rt2800_bbp_write(rt2x00dev, 25, 0x90);
2473 msleep(1);
2474
2475 rt2800_bbp_read(rt2x00dev, 55, &passband);
2476 if (passband)
2477 break;
2478 }
2479
2480 /*
2481 * Set power & frequency of stopband test tone
2482 */
2483 rt2800_bbp_write(rt2x00dev, 24, 0x06);
2484
2485 for (i = 0; i < 100; i++) {
2486 rt2800_bbp_write(rt2x00dev, 25, 0x90);
2487 msleep(1);
2488
2489 rt2800_bbp_read(rt2x00dev, 55, &stopband);
2490
2491 if ((passband - stopband) <= filter_target) {
2492 rfcsr24++;
2493 overtuned += ((passband - stopband) == filter_target);
2494 } else
2495 break;
2496
2497 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
2498 }
2499
2500 rfcsr24 -= !!overtuned;
2501
2502 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
2503 return rfcsr24;
2504}
2505
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02002506static int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002507{
2508 u8 rfcsr;
2509 u8 bbp;
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002510 u32 reg;
2511 u16 eeprom;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002512
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002513 if (!rt2x00_rt(rt2x00dev, RT3070) &&
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002514 !rt2x00_rt(rt2x00dev, RT3071) &&
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002515 !rt2x00_rt(rt2x00dev, RT3090) &&
Helmut Schaa23812382010-04-26 13:48:45 +02002516 !rt2x00_rt(rt2x00dev, RT3390) &&
Helmut Schaabaff8002010-04-28 09:58:59 +02002517 !rt2800_is_305x_soc(rt2x00dev))
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002518 return 0;
2519
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002520 /*
2521 * Init RF calibration.
2522 */
2523 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
2524 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
2525 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2526 msleep(1);
2527 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
2528 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2529
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002530 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002531 rt2x00_rt(rt2x00dev, RT3071) ||
2532 rt2x00_rt(rt2x00dev, RT3090)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002533 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
2534 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
2535 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
RA-Jay Hung80d184e2011-01-10 11:28:10 +01002536 rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002537 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002538 rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002539 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
2540 rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
2541 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
2542 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
2543 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
2544 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
2545 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
2546 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
2547 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
2548 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
2549 rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
2550 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002551 rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002552 } else if (rt2x00_rt(rt2x00dev, RT3390)) {
2553 rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
2554 rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
2555 rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
2556 rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002557 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002558 rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
2559 rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
2560 rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
2561 rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
2562 rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
2563 rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002564 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002565 rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
2566 rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002567 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002568 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
2569 rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
2570 rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
2571 rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
2572 rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
2573 rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
2574 rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002575 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002576 rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002577 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002578 rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
2579 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
2580 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
2581 rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
2582 rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
2583 rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
2584 rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
Helmut Schaabaff8002010-04-28 09:58:59 +02002585 } else if (rt2800_is_305x_soc(rt2x00dev)) {
Helmut Schaa23812382010-04-26 13:48:45 +02002586 rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
2587 rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
2588 rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
2589 rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
2590 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
2591 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
2592 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
2593 rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
2594 rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
2595 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
2596 rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
2597 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
2598 rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
2599 rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
2600 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
2601 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
2602 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
2603 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
2604 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
2605 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
2606 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
2607 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
2608 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
2609 rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
2610 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
2611 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
2612 rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
2613 rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
2614 rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
2615 rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
Helmut Schaabaff8002010-04-28 09:58:59 +02002616 rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
2617 rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
2618 return 0;
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002619 }
2620
2621 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
2622 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
2623 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
2624 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
2625 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002626 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
2627 rt2x00_rt(rt2x00dev, RT3090)) {
RA-Jay Hung80d184e2011-01-10 11:28:10 +01002628 rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
2629
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002630 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
2631 rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
2632 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
2633
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002634 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
2635 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002636 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
2637 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002638 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
2639 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002640 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
2641 else
2642 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
2643 }
2644 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
RA-Jay Hung80d184e2011-01-10 11:28:10 +01002645
2646 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
2647 rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
2648 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002649 } else if (rt2x00_rt(rt2x00dev, RT3390)) {
2650 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
2651 rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
2652 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002653 }
2654
2655 /*
2656 * Set RX Filter calibration for 20MHz and 40MHz
2657 */
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002658 if (rt2x00_rt(rt2x00dev, RT3070)) {
2659 rt2x00dev->calibration[0] =
2660 rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
2661 rt2x00dev->calibration[1] =
2662 rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002663 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002664 rt2x00_rt(rt2x00dev, RT3090) ||
2665 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002666 rt2x00dev->calibration[0] =
2667 rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
2668 rt2x00dev->calibration[1] =
2669 rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002670 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002671
2672 /*
2673 * Set back to initial state
2674 */
2675 rt2800_bbp_write(rt2x00dev, 24, 0);
2676
2677 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
2678 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
2679 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
2680
2681 /*
2682 * set BBP back to BW20
2683 */
2684 rt2800_bbp_read(rt2x00dev, 4, &bbp);
2685 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
2686 rt2800_bbp_write(rt2x00dev, 4, bbp);
2687
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002688 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002689 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002690 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
2691 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002692 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
2693
2694 rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
2695 rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
2696 rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
2697
2698 rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
2699 rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
RA-Jay Hung80d184e2011-01-10 11:28:10 +01002700 if (rt2x00_rt(rt2x00dev, RT3070) ||
2701 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002702 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
2703 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
RA-Jay Hung80d184e2011-01-10 11:28:10 +01002704 if (!test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002705 rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
2706 }
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002707 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &eeprom);
2708 if (rt2x00_get_field16(eeprom, EEPROM_TXMIXER_GAIN_BG_VAL) >= 1)
2709 rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
2710 rt2x00_get_field16(eeprom,
2711 EEPROM_TXMIXER_GAIN_BG_VAL));
2712 rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
2713
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002714 if (rt2x00_rt(rt2x00dev, RT3090)) {
2715 rt2800_bbp_read(rt2x00dev, 138, &bbp);
2716
RA-Jay Hung80d184e2011-01-10 11:28:10 +01002717 /* Turn off unused DAC1 and ADC1 to reduce power consumption */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002718 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
2719 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002720 rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002721 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002722 rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
2723
2724 rt2800_bbp_write(rt2x00dev, 138, bbp);
2725 }
2726
2727 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002728 rt2x00_rt(rt2x00dev, RT3090) ||
2729 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002730 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2731 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
2732 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
2733 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
2734 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2735 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2736 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2737
2738 rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
2739 rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
2740 rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
2741
2742 rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
2743 rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
2744 rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
2745
2746 rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
2747 rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
2748 rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
2749 }
2750
RA-Jay Hung80d184e2011-01-10 11:28:10 +01002751 if (rt2x00_rt(rt2x00dev, RT3070)) {
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002752 rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
RA-Jay Hung80d184e2011-01-10 11:28:10 +01002753 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002754 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
2755 else
2756 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
2757 rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
2758 rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
2759 rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
2760 rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
2761 }
2762
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002763 return 0;
2764}
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02002765
2766int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
2767{
2768 u32 reg;
2769 u16 word;
2770
2771 /*
2772 * Initialize all registers.
2773 */
2774 if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
2775 rt2800_init_registers(rt2x00dev) ||
2776 rt2800_init_bbp(rt2x00dev) ||
2777 rt2800_init_rfcsr(rt2x00dev)))
2778 return -EIO;
2779
2780 /*
2781 * Send signal to firmware during boot time.
2782 */
2783 rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
2784
2785 if (rt2x00_is_usb(rt2x00dev) &&
2786 (rt2x00_rt(rt2x00dev, RT3070) ||
2787 rt2x00_rt(rt2x00dev, RT3071) ||
2788 rt2x00_rt(rt2x00dev, RT3572))) {
2789 udelay(200);
2790 rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
2791 udelay(10);
2792 }
2793
2794 /*
2795 * Enable RX.
2796 */
2797 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
2798 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
2799 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
2800 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
2801
2802 udelay(50);
2803
2804 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
2805 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
2806 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
2807 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
2808 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
2809 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
2810
2811 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
2812 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
2813 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
2814 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
2815
2816 /*
2817 * Initialize LED control
2818 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002819 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF, &word);
2820 rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02002821 word & 0xff, (word >> 8) & 0xff);
2822
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002823 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF, &word);
2824 rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02002825 word & 0xff, (word >> 8) & 0xff);
2826
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002827 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY, &word);
2828 rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02002829 word & 0xff, (word >> 8) & 0xff);
2830
2831 return 0;
2832}
2833EXPORT_SYMBOL_GPL(rt2800_enable_radio);
2834
2835void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
2836{
2837 u32 reg;
2838
2839 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
2840 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02002841 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02002842 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
2843
2844 /* Wait for DMA, ignore error */
2845 rt2800_wait_wpdma_ready(rt2x00dev);
2846
2847 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
2848 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
2849 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
2850 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doornb9a07ae2010-08-23 19:55:22 +02002851}
2852EXPORT_SYMBOL_GPL(rt2800_disable_radio);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002853
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002854int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
2855{
2856 u32 reg;
2857
2858 rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
2859
2860 return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
2861}
2862EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
2863
2864static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
2865{
2866 u32 reg;
2867
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01002868 mutex_lock(&rt2x00dev->csr_mutex);
2869
2870 rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002871 rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
2872 rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
2873 rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01002874 rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002875
2876 /* Wait until the EEPROM has been loaded */
2877 rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
2878
2879 /* Apparently the data is read from end to start */
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01002880 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3,
2881 (u32 *)&rt2x00dev->eeprom[i]);
2882 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2,
2883 (u32 *)&rt2x00dev->eeprom[i + 2]);
2884 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1,
2885 (u32 *)&rt2x00dev->eeprom[i + 4]);
2886 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0,
2887 (u32 *)&rt2x00dev->eeprom[i + 6]);
2888
2889 mutex_unlock(&rt2x00dev->csr_mutex);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002890}
2891
2892void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
2893{
2894 unsigned int i;
2895
2896 for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
2897 rt2800_efuse_read(rt2x00dev, i);
2898}
2899EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
2900
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002901int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
2902{
2903 u16 word;
2904 u8 *mac;
2905 u8 default_lna_gain;
2906
2907 /*
2908 * Start validation of the data that has been read.
2909 */
2910 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
2911 if (!is_valid_ether_addr(mac)) {
2912 random_ether_addr(mac);
2913 EEPROM(rt2x00dev, "MAC: %pM\n", mac);
2914 }
2915
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002916 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002917 if (word == 0xffff) {
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002918 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
2919 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
2920 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
2921 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002922 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002923 } else if (rt2x00_rt(rt2x00dev, RT2860) ||
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02002924 rt2x00_rt(rt2x00dev, RT2872)) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002925 /*
2926 * There is a max of 2 RX streams for RT28x0 series
2927 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002928 if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
2929 rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
2930 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002931 }
2932
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002933 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002934 if (word == 0xffff) {
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002935 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
2936 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
2937 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
2938 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
2939 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
2940 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
2941 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
2942 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
2943 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
2944 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
2945 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
2946 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
2947 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
2948 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
2949 rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
2950 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002951 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
2952 }
2953
2954 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
2955 if ((word & 0x00ff) == 0x00ff) {
2956 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02002957 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
2958 EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
2959 }
2960 if ((word & 0xff00) == 0xff00) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002961 rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
2962 LED_MODE_TXRX_ACTIVITY);
2963 rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
2964 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01002965 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
2966 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
2967 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02002968 EEPROM(rt2x00dev, "Led Mode: 0x%04x\n", word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002969 }
2970
2971 /*
2972 * During the LNA validation we are going to use
2973 * lna0 as correct value. Note that EEPROM_LNA
2974 * is never validated.
2975 */
2976 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
2977 default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
2978
2979 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
2980 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
2981 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
2982 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
2983 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
2984 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
2985
2986 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
2987 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
2988 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
2989 if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
2990 rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
2991 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
2992 default_lna_gain);
2993 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
2994
2995 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
2996 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
2997 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
2998 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
2999 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
3000 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
3001
3002 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
3003 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
3004 rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
3005 if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
3006 rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
3007 rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
3008 default_lna_gain);
3009 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
3010
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02003011 rt2x00_eeprom_read(rt2x00dev, EEPROM_MAX_TX_POWER, &word);
3012 if (rt2x00_get_field16(word, EEPROM_MAX_TX_POWER_24GHZ) == 0xff)
3013 rt2x00_set_field16(&word, EEPROM_MAX_TX_POWER_24GHZ, MAX_G_TXPOWER);
3014 if (rt2x00_get_field16(word, EEPROM_MAX_TX_POWER_5GHZ) == 0xff)
3015 rt2x00_set_field16(&word, EEPROM_MAX_TX_POWER_5GHZ, MAX_A_TXPOWER);
3016 rt2x00_eeprom_write(rt2x00dev, EEPROM_MAX_TX_POWER, word);
3017
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003018 return 0;
3019}
3020EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
3021
3022int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
3023{
3024 u32 reg;
3025 u16 value;
3026 u16 eeprom;
3027
3028 /*
3029 * Read EEPROM word for configuration.
3030 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003031 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003032
3033 /*
3034 * Identify RF chipset.
3035 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003036 value = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003037 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
3038
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01003039 rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
3040 value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
Gertjan van Wingerde714fa662010-02-13 20:55:48 +01003041
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01003042 if (!rt2x00_rt(rt2x00dev, RT2860) &&
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01003043 !rt2x00_rt(rt2x00dev, RT2872) &&
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01003044 !rt2x00_rt(rt2x00dev, RT2883) &&
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01003045 !rt2x00_rt(rt2x00dev, RT3070) &&
3046 !rt2x00_rt(rt2x00dev, RT3071) &&
3047 !rt2x00_rt(rt2x00dev, RT3090) &&
3048 !rt2x00_rt(rt2x00dev, RT3390) &&
3049 !rt2x00_rt(rt2x00dev, RT3572)) {
3050 ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
3051 return -ENODEV;
3052 }
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003053
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01003054 if (!rt2x00_rf(rt2x00dev, RF2820) &&
3055 !rt2x00_rf(rt2x00dev, RF2850) &&
3056 !rt2x00_rf(rt2x00dev, RF2720) &&
3057 !rt2x00_rf(rt2x00dev, RF2750) &&
3058 !rt2x00_rf(rt2x00dev, RF3020) &&
3059 !rt2x00_rf(rt2x00dev, RF2020) &&
3060 !rt2x00_rf(rt2x00dev, RF3021) &&
Gertjan van Wingerde6c0fe262009-12-30 11:36:31 +01003061 !rt2x00_rf(rt2x00dev, RF3022) &&
Gertjan van Wingerdef93bc9b2010-11-13 19:09:50 +01003062 !rt2x00_rf(rt2x00dev, RF3052) &&
3063 !rt2x00_rf(rt2x00dev, RF3320)) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003064 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
3065 return -ENODEV;
3066 }
3067
3068 /*
3069 * Identify default antenna configuration.
3070 */
3071 rt2x00dev->default_ant.tx =
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003072 rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003073 rt2x00dev->default_ant.rx =
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003074 rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003075
3076 /*
3077 * Read frequency offset and RF programming sequence.
3078 */
3079 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
3080 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
3081
3082 /*
3083 * Read external LNA informations.
3084 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003085 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003086
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003087 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003088 __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003089 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003090 __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
3091
3092 /*
3093 * Detect if this device has an hardware controlled radio.
3094 */
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003095 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01003096 __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
3097
3098 /*
3099 * Store led settings, for correct led behaviour.
3100 */
3101#ifdef CONFIG_RT2X00_LIB_LEDS
3102 rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
3103 rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
3104 rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
3105
3106 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
3107#endif /* CONFIG_RT2X00_LIB_LEDS */
3108
3109 return 0;
3110}
3111EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
3112
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003113/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02003114 * RF value list for rt28xx
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003115 * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
3116 */
3117static const struct rf_channel rf_vals[] = {
3118 { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
3119 { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
3120 { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
3121 { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
3122 { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
3123 { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
3124 { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
3125 { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
3126 { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
3127 { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
3128 { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
3129 { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
3130 { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
3131 { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
3132
3133 /* 802.11 UNI / HyperLan 2 */
3134 { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
3135 { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
3136 { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
3137 { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
3138 { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
3139 { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
3140 { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
3141 { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
3142 { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
3143 { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
3144 { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
3145 { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
3146
3147 /* 802.11 HyperLan 2 */
3148 { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
3149 { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
3150 { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
3151 { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
3152 { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
3153 { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
3154 { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
3155 { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
3156 { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
3157 { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
3158 { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
3159 { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
3160 { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
3161 { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
3162 { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
3163 { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
3164
3165 /* 802.11 UNII */
3166 { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
3167 { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
3168 { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
3169 { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
3170 { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
3171 { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
3172 { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
3173 { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
3174 { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
3175 { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
3176 { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
3177
3178 /* 802.11 Japan */
3179 { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
3180 { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
3181 { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
3182 { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
3183 { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
3184 { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
3185 { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
3186};
3187
3188/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02003189 * RF value list for rt3xxx
3190 * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003191 */
Ivo van Doorn55f93212010-05-06 14:45:46 +02003192static const struct rf_channel rf_vals_3x[] = {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003193 {1, 241, 2, 2 },
3194 {2, 241, 2, 7 },
3195 {3, 242, 2, 2 },
3196 {4, 242, 2, 7 },
3197 {5, 243, 2, 2 },
3198 {6, 243, 2, 7 },
3199 {7, 244, 2, 2 },
3200 {8, 244, 2, 7 },
3201 {9, 245, 2, 2 },
3202 {10, 245, 2, 7 },
3203 {11, 246, 2, 2 },
3204 {12, 246, 2, 7 },
3205 {13, 247, 2, 2 },
3206 {14, 248, 2, 4 },
Ivo van Doorn55f93212010-05-06 14:45:46 +02003207
3208 /* 802.11 UNI / HyperLan 2 */
3209 {36, 0x56, 0, 4},
3210 {38, 0x56, 0, 6},
3211 {40, 0x56, 0, 8},
3212 {44, 0x57, 0, 0},
3213 {46, 0x57, 0, 2},
3214 {48, 0x57, 0, 4},
3215 {52, 0x57, 0, 8},
3216 {54, 0x57, 0, 10},
3217 {56, 0x58, 0, 0},
3218 {60, 0x58, 0, 4},
3219 {62, 0x58, 0, 6},
3220 {64, 0x58, 0, 8},
3221
3222 /* 802.11 HyperLan 2 */
3223 {100, 0x5b, 0, 8},
3224 {102, 0x5b, 0, 10},
3225 {104, 0x5c, 0, 0},
3226 {108, 0x5c, 0, 4},
3227 {110, 0x5c, 0, 6},
3228 {112, 0x5c, 0, 8},
3229 {116, 0x5d, 0, 0},
3230 {118, 0x5d, 0, 2},
3231 {120, 0x5d, 0, 4},
3232 {124, 0x5d, 0, 8},
3233 {126, 0x5d, 0, 10},
3234 {128, 0x5e, 0, 0},
3235 {132, 0x5e, 0, 4},
3236 {134, 0x5e, 0, 6},
3237 {136, 0x5e, 0, 8},
3238 {140, 0x5f, 0, 0},
3239
3240 /* 802.11 UNII */
3241 {149, 0x5f, 0, 9},
3242 {151, 0x5f, 0, 11},
3243 {153, 0x60, 0, 1},
3244 {157, 0x60, 0, 5},
3245 {159, 0x60, 0, 7},
3246 {161, 0x60, 0, 9},
3247 {165, 0x61, 0, 1},
3248 {167, 0x61, 0, 3},
3249 {169, 0x61, 0, 5},
3250 {171, 0x61, 0, 7},
3251 {173, 0x61, 0, 9},
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003252};
3253
3254int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
3255{
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003256 struct hw_mode_spec *spec = &rt2x00dev->spec;
3257 struct channel_info *info;
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02003258 char *default_power1;
3259 char *default_power2;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003260 unsigned int i;
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02003261 unsigned short max_power;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003262 u16 eeprom;
3263
3264 /*
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01003265 * Disable powersaving as default on PCI devices.
3266 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01003267 if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01003268 rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
3269
3270 /*
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003271 * Initialize all hw fields.
3272 */
3273 rt2x00dev->hw->flags =
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003274 IEEE80211_HW_SIGNAL_DBM |
3275 IEEE80211_HW_SUPPORTS_PS |
Helmut Schaa1df90802010-06-29 21:38:12 +02003276 IEEE80211_HW_PS_NULLFUNC_STACK |
3277 IEEE80211_HW_AMPDU_AGGREGATION;
Helmut Schaa5a5b6ed2010-10-02 11:31:33 +02003278 /*
3279 * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
3280 * unless we are capable of sending the buffered frames out after the
3281 * DTIM transmission using rt2x00lib_beacondone. This will send out
3282 * multicast and broadcast traffic immediately instead of buffering it
3283 * infinitly and thus dropping it after some time.
3284 */
3285 if (!rt2x00_is_usb(rt2x00dev))
3286 rt2x00dev->hw->flags |=
3287 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003288
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003289 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
3290 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
3291 rt2x00_eeprom_addr(rt2x00dev,
3292 EEPROM_MAC_ADDR_0));
3293
Helmut Schaa3f2bee22010-06-14 22:12:01 +02003294 /*
3295 * As rt2800 has a global fallback table we cannot specify
3296 * more then one tx rate per frame but since the hw will
3297 * try several rates (based on the fallback table) we should
Helmut Schaaba3b9e52010-10-02 11:32:16 +02003298 * initialize max_report_rates to the maximum number of rates
Helmut Schaa3f2bee22010-06-14 22:12:01 +02003299 * we are going to try. Otherwise mac80211 will truncate our
3300 * reported tx rates and the rc algortihm will end up with
3301 * incorrect data.
3302 */
Helmut Schaaba3b9e52010-10-02 11:32:16 +02003303 rt2x00dev->hw->max_rates = 1;
3304 rt2x00dev->hw->max_report_rates = 7;
Helmut Schaa3f2bee22010-06-14 22:12:01 +02003305 rt2x00dev->hw->max_rate_tries = 1;
3306
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003307 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003308
3309 /*
3310 * Initialize hw_mode information.
3311 */
3312 spec->supported_bands = SUPPORT_BAND_2GHZ;
3313 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
3314
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01003315 if (rt2x00_rf(rt2x00dev, RF2820) ||
Ivo van Doorn55f93212010-05-06 14:45:46 +02003316 rt2x00_rf(rt2x00dev, RF2720)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003317 spec->num_channels = 14;
3318 spec->channels = rf_vals;
Ivo van Doorn55f93212010-05-06 14:45:46 +02003319 } else if (rt2x00_rf(rt2x00dev, RF2850) ||
3320 rt2x00_rf(rt2x00dev, RF2750)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003321 spec->supported_bands |= SUPPORT_BAND_5GHZ;
3322 spec->num_channels = ARRAY_SIZE(rf_vals);
3323 spec->channels = rf_vals;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01003324 } else if (rt2x00_rf(rt2x00dev, RF3020) ||
3325 rt2x00_rf(rt2x00dev, RF2020) ||
3326 rt2x00_rf(rt2x00dev, RF3021) ||
Gertjan van Wingerdef93bc9b2010-11-13 19:09:50 +01003327 rt2x00_rf(rt2x00dev, RF3022) ||
3328 rt2x00_rf(rt2x00dev, RF3320)) {
Ivo van Doorn55f93212010-05-06 14:45:46 +02003329 spec->num_channels = 14;
3330 spec->channels = rf_vals_3x;
3331 } else if (rt2x00_rf(rt2x00dev, RF3052)) {
3332 spec->supported_bands |= SUPPORT_BAND_5GHZ;
3333 spec->num_channels = ARRAY_SIZE(rf_vals_3x);
3334 spec->channels = rf_vals_3x;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003335 }
3336
3337 /*
3338 * Initialize HT information.
3339 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01003340 if (!rt2x00_rf(rt2x00dev, RF2020))
Gertjan van Wingerde38a522e2009-11-23 22:44:47 +01003341 spec->ht.ht_supported = true;
3342 else
3343 spec->ht.ht_supported = false;
3344
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003345 spec->ht.cap =
Gertjan van Wingerde06443e42010-06-03 10:52:08 +02003346 IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003347 IEEE80211_HT_CAP_GRN_FLD |
3348 IEEE80211_HT_CAP_SGI_20 |
Ivo van Doornaa674632010-06-29 21:48:37 +02003349 IEEE80211_HT_CAP_SGI_40;
Helmut Schaa22cabaa2010-06-03 10:52:10 +02003350
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003351 if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) >= 2)
Helmut Schaa22cabaa2010-06-03 10:52:10 +02003352 spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
3353
Ivo van Doornaa674632010-06-29 21:48:37 +02003354 spec->ht.cap |=
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003355 rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) <<
Ivo van Doornaa674632010-06-29 21:48:37 +02003356 IEEE80211_HT_CAP_RX_STBC_SHIFT;
3357
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003358 spec->ht.ampdu_factor = 3;
3359 spec->ht.ampdu_density = 4;
3360 spec->ht.mcs.tx_params =
3361 IEEE80211_HT_MCS_TX_DEFINED |
3362 IEEE80211_HT_MCS_TX_RX_DIFF |
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003363 ((rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) - 1) <<
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003364 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
3365
RA-Jay Hung38c8a562010-12-13 12:31:27 +01003366 switch (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003367 case 3:
3368 spec->ht.mcs.rx_mask[2] = 0xff;
3369 case 2:
3370 spec->ht.mcs.rx_mask[1] = 0xff;
3371 case 1:
3372 spec->ht.mcs.rx_mask[0] = 0xff;
3373 spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
3374 break;
3375 }
3376
3377 /*
3378 * Create channel information array
3379 */
Joe Perchesbaeb2ff2010-08-11 07:02:48 +00003380 info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003381 if (!info)
3382 return -ENOMEM;
3383
3384 spec->channels_info = info;
3385
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02003386 rt2x00_eeprom_read(rt2x00dev, EEPROM_MAX_TX_POWER, &eeprom);
3387 max_power = rt2x00_get_field16(eeprom, EEPROM_MAX_TX_POWER_24GHZ);
3388 default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
3389 default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003390
3391 for (i = 0; i < 14; i++) {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02003392 info[i].max_power = max_power;
3393 info[i].default_power1 = TXPOWER_G_FROM_DEV(default_power1[i]);
3394 info[i].default_power2 = TXPOWER_G_FROM_DEV(default_power2[i]);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003395 }
3396
3397 if (spec->num_channels > 14) {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02003398 max_power = rt2x00_get_field16(eeprom, EEPROM_MAX_TX_POWER_5GHZ);
3399 default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
3400 default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003401
3402 for (i = 14; i < spec->num_channels; i++) {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02003403 info[i].max_power = max_power;
3404 info[i].default_power1 = TXPOWER_A_FROM_DEV(default_power1[i]);
3405 info[i].default_power2 = TXPOWER_A_FROM_DEV(default_power2[i]);
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01003406 }
3407 }
3408
3409 return 0;
3410}
3411EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
3412
3413/*
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003414 * IEEE80211 stack callback functions.
3415 */
Helmut Schaae7836192010-07-11 12:28:54 +02003416void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
3417 u16 *iv16)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003418{
3419 struct rt2x00_dev *rt2x00dev = hw->priv;
3420 struct mac_iveiv_entry iveiv_entry;
3421 u32 offset;
3422
3423 offset = MAC_IVEIV_ENTRY(hw_key_idx);
3424 rt2800_register_multiread(rt2x00dev, offset,
3425 &iveiv_entry, sizeof(iveiv_entry));
3426
Julia Lawall855da5e2009-12-13 17:07:45 +01003427 memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
3428 memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003429}
Helmut Schaae7836192010-07-11 12:28:54 +02003430EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003431
Helmut Schaae7836192010-07-11 12:28:54 +02003432int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003433{
3434 struct rt2x00_dev *rt2x00dev = hw->priv;
3435 u32 reg;
3436 bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
3437
3438 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
3439 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
3440 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
3441
3442 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
3443 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
3444 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
3445
3446 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
3447 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
3448 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
3449
3450 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
3451 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
3452 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
3453
3454 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
3455 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
3456 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
3457
3458 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
3459 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
3460 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
3461
3462 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
3463 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
3464 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
3465
3466 return 0;
3467}
Helmut Schaae7836192010-07-11 12:28:54 +02003468EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003469
Helmut Schaae7836192010-07-11 12:28:54 +02003470int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
3471 const struct ieee80211_tx_queue_params *params)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003472{
3473 struct rt2x00_dev *rt2x00dev = hw->priv;
3474 struct data_queue *queue;
3475 struct rt2x00_field32 field;
3476 int retval;
3477 u32 reg;
3478 u32 offset;
3479
3480 /*
3481 * First pass the configuration through rt2x00lib, that will
3482 * update the queue settings and validate the input. After that
3483 * we are free to update the registers based on the value
3484 * in the queue parameter.
3485 */
3486 retval = rt2x00mac_conf_tx(hw, queue_idx, params);
3487 if (retval)
3488 return retval;
3489
3490 /*
3491 * We only need to perform additional register initialization
3492 * for WMM queues/
3493 */
3494 if (queue_idx >= 4)
3495 return 0;
3496
3497 queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
3498
3499 /* Update WMM TXOP register */
3500 offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
3501 field.bit_offset = (queue_idx & 1) * 16;
3502 field.bit_mask = 0xffff << field.bit_offset;
3503
3504 rt2800_register_read(rt2x00dev, offset, &reg);
3505 rt2x00_set_field32(&reg, field, queue->txop);
3506 rt2800_register_write(rt2x00dev, offset, reg);
3507
3508 /* Update WMM registers */
3509 field.bit_offset = queue_idx * 4;
3510 field.bit_mask = 0xf << field.bit_offset;
3511
3512 rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
3513 rt2x00_set_field32(&reg, field, queue->aifs);
3514 rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
3515
3516 rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
3517 rt2x00_set_field32(&reg, field, queue->cw_min);
3518 rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
3519
3520 rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
3521 rt2x00_set_field32(&reg, field, queue->cw_max);
3522 rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
3523
3524 /* Update EDCA registers */
3525 offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
3526
3527 rt2800_register_read(rt2x00dev, offset, &reg);
3528 rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
3529 rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
3530 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
3531 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
3532 rt2800_register_write(rt2x00dev, offset, reg);
3533
3534 return 0;
3535}
Helmut Schaae7836192010-07-11 12:28:54 +02003536EXPORT_SYMBOL_GPL(rt2800_conf_tx);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003537
Helmut Schaae7836192010-07-11 12:28:54 +02003538u64 rt2800_get_tsf(struct ieee80211_hw *hw)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003539{
3540 struct rt2x00_dev *rt2x00dev = hw->priv;
3541 u64 tsf;
3542 u32 reg;
3543
3544 rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
3545 tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
3546 rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
3547 tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
3548
3549 return tsf;
3550}
Helmut Schaae7836192010-07-11 12:28:54 +02003551EXPORT_SYMBOL_GPL(rt2800_get_tsf);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003552
Helmut Schaae7836192010-07-11 12:28:54 +02003553int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
3554 enum ieee80211_ampdu_mlme_action action,
Johannes Berg0b01f032011-01-18 13:51:05 +01003555 struct ieee80211_sta *sta, u16 tid, u16 *ssn,
3556 u8 buf_size)
Helmut Schaa1df90802010-06-29 21:38:12 +02003557{
Helmut Schaa1df90802010-06-29 21:38:12 +02003558 int ret = 0;
3559
3560 switch (action) {
3561 case IEEE80211_AMPDU_RX_START:
3562 case IEEE80211_AMPDU_RX_STOP:
Helmut Schaa58ed8262010-10-02 11:33:17 +02003563 /*
3564 * The hw itself takes care of setting up BlockAck mechanisms.
3565 * So, we only have to allow mac80211 to nagotiate a BlockAck
3566 * agreement. Once that is done, the hw will BlockAck incoming
3567 * AMPDUs without further setup.
3568 */
Helmut Schaa1df90802010-06-29 21:38:12 +02003569 break;
3570 case IEEE80211_AMPDU_TX_START:
3571 ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
3572 break;
3573 case IEEE80211_AMPDU_TX_STOP:
3574 ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
3575 break;
3576 case IEEE80211_AMPDU_TX_OPERATIONAL:
3577 break;
3578 default:
Ivo van Doorn4e9e58c2010-06-29 21:49:50 +02003579 WARNING((struct rt2x00_dev *)hw->priv, "Unknown AMPDU action\n");
Helmut Schaa1df90802010-06-29 21:38:12 +02003580 }
3581
3582 return ret;
3583}
Helmut Schaae7836192010-07-11 12:28:54 +02003584EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02003585
Helmut Schaa977206d2010-12-13 12:31:58 +01003586int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
3587 struct survey_info *survey)
3588{
3589 struct rt2x00_dev *rt2x00dev = hw->priv;
3590 struct ieee80211_conf *conf = &hw->conf;
3591 u32 idle, busy, busy_ext;
3592
3593 if (idx != 0)
3594 return -ENOENT;
3595
3596 survey->channel = conf->channel;
3597
3598 rt2800_register_read(rt2x00dev, CH_IDLE_STA, &idle);
3599 rt2800_register_read(rt2x00dev, CH_BUSY_STA, &busy);
3600 rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &busy_ext);
3601
3602 if (idle || busy) {
3603 survey->filled = SURVEY_INFO_CHANNEL_TIME |
3604 SURVEY_INFO_CHANNEL_TIME_BUSY |
3605 SURVEY_INFO_CHANNEL_TIME_EXT_BUSY;
3606
3607 survey->channel_time = (idle + busy) / 1000;
3608 survey->channel_time_busy = busy / 1000;
3609 survey->channel_time_ext_busy = busy_ext / 1000;
3610 }
3611
3612 return 0;
3613
3614}
3615EXPORT_SYMBOL_GPL(rt2800_get_survey);
3616
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02003617MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
3618MODULE_VERSION(DRV_VERSION);
3619MODULE_DESCRIPTION("Ralink RT2800 library");
3620MODULE_LICENSE("GPL");