blob: 9283d08de3d90f72f9344759f7d65c12b0547fb1 [file] [log] [blame]
Mark Brown2159ad92012-10-11 11:54:02 +09001/*
2 * wm_adsp.c -- Wolfson ADSP support
3 *
4 * Copyright 2012 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/delay.h>
17#include <linux/firmware.h>
Mark Browncf17c832013-01-30 14:37:23 +080018#include <linux/list.h>
Mark Brown2159ad92012-10-11 11:54:02 +090019#include <linux/pm.h>
20#include <linux/pm_runtime.h>
21#include <linux/regmap.h>
Mark Brown973838a2012-11-28 17:20:32 +000022#include <linux/regulator/consumer.h>
Mark Brown2159ad92012-10-11 11:54:02 +090023#include <linux/slab.h>
Charles Keepaxcdcd7f72014-11-14 15:40:45 +000024#include <linux/vmalloc.h>
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +010025#include <linux/workqueue.h>
Mark Brown2159ad92012-10-11 11:54:02 +090026#include <sound/core.h>
27#include <sound/pcm.h>
28#include <sound/pcm_params.h>
29#include <sound/soc.h>
30#include <sound/jack.h>
31#include <sound/initval.h>
32#include <sound/tlv.h>
33
34#include <linux/mfd/arizona/registers.h>
35
Mark Browndc914282013-02-18 19:09:23 +000036#include "arizona.h"
Mark Brown2159ad92012-10-11 11:54:02 +090037#include "wm_adsp.h"
38
39#define adsp_crit(_dsp, fmt, ...) \
40 dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
41#define adsp_err(_dsp, fmt, ...) \
42 dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
43#define adsp_warn(_dsp, fmt, ...) \
44 dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
45#define adsp_info(_dsp, fmt, ...) \
46 dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
47#define adsp_dbg(_dsp, fmt, ...) \
48 dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
49
50#define ADSP1_CONTROL_1 0x00
51#define ADSP1_CONTROL_2 0x02
52#define ADSP1_CONTROL_3 0x03
53#define ADSP1_CONTROL_4 0x04
54#define ADSP1_CONTROL_5 0x06
55#define ADSP1_CONTROL_6 0x07
56#define ADSP1_CONTROL_7 0x08
57#define ADSP1_CONTROL_8 0x09
58#define ADSP1_CONTROL_9 0x0A
59#define ADSP1_CONTROL_10 0x0B
60#define ADSP1_CONTROL_11 0x0C
61#define ADSP1_CONTROL_12 0x0D
62#define ADSP1_CONTROL_13 0x0F
63#define ADSP1_CONTROL_14 0x10
64#define ADSP1_CONTROL_15 0x11
65#define ADSP1_CONTROL_16 0x12
66#define ADSP1_CONTROL_17 0x13
67#define ADSP1_CONTROL_18 0x14
68#define ADSP1_CONTROL_19 0x16
69#define ADSP1_CONTROL_20 0x17
70#define ADSP1_CONTROL_21 0x18
71#define ADSP1_CONTROL_22 0x1A
72#define ADSP1_CONTROL_23 0x1B
73#define ADSP1_CONTROL_24 0x1C
74#define ADSP1_CONTROL_25 0x1E
75#define ADSP1_CONTROL_26 0x20
76#define ADSP1_CONTROL_27 0x21
77#define ADSP1_CONTROL_28 0x22
78#define ADSP1_CONTROL_29 0x23
79#define ADSP1_CONTROL_30 0x24
80#define ADSP1_CONTROL_31 0x26
81
82/*
83 * ADSP1 Control 19
84 */
85#define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
86#define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
87#define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
88
89
90/*
91 * ADSP1 Control 30
92 */
93#define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
94#define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
95#define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
96#define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
97#define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
98#define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
99#define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
100#define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
101#define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
102#define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
103#define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
104#define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
105#define ADSP1_START 0x0001 /* DSP1_START */
106#define ADSP1_START_MASK 0x0001 /* DSP1_START */
107#define ADSP1_START_SHIFT 0 /* DSP1_START */
108#define ADSP1_START_WIDTH 1 /* DSP1_START */
109
Chris Rattray94e205b2013-01-18 08:43:09 +0000110/*
111 * ADSP1 Control 31
112 */
113#define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
114#define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
115#define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
116
Mark Brown2d30b572013-01-28 20:18:17 +0800117#define ADSP2_CONTROL 0x0
118#define ADSP2_CLOCKING 0x1
119#define ADSP2_STATUS1 0x4
120#define ADSP2_WDMA_CONFIG_1 0x30
121#define ADSP2_WDMA_CONFIG_2 0x31
122#define ADSP2_RDMA_CONFIG_1 0x34
Mark Brown2159ad92012-10-11 11:54:02 +0900123
124/*
125 * ADSP2 Control
126 */
127
128#define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
129#define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
130#define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
131#define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
132#define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
133#define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
134#define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
135#define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
136#define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
137#define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
138#define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
139#define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
140#define ADSP2_START 0x0001 /* DSP1_START */
141#define ADSP2_START_MASK 0x0001 /* DSP1_START */
142#define ADSP2_START_SHIFT 0 /* DSP1_START */
143#define ADSP2_START_WIDTH 1 /* DSP1_START */
144
145/*
Mark Brown973838a2012-11-28 17:20:32 +0000146 * ADSP2 clocking
147 */
148#define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
149#define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
150#define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
151
152/*
Mark Brown2159ad92012-10-11 11:54:02 +0900153 * ADSP2 Status 1
154 */
155#define ADSP2_RAM_RDY 0x0001
156#define ADSP2_RAM_RDY_MASK 0x0001
157#define ADSP2_RAM_RDY_SHIFT 0
158#define ADSP2_RAM_RDY_WIDTH 1
159
Mark Browncf17c832013-01-30 14:37:23 +0800160struct wm_adsp_buf {
161 struct list_head list;
162 void *buf;
163};
164
165static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
166 struct list_head *list)
167{
168 struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
169
170 if (buf == NULL)
171 return NULL;
172
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000173 buf->buf = vmalloc(len);
Mark Browncf17c832013-01-30 14:37:23 +0800174 if (!buf->buf) {
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000175 vfree(buf);
Mark Browncf17c832013-01-30 14:37:23 +0800176 return NULL;
177 }
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000178 memcpy(buf->buf, src, len);
Mark Browncf17c832013-01-30 14:37:23 +0800179
180 if (list)
181 list_add_tail(&buf->list, list);
182
183 return buf;
184}
185
186static void wm_adsp_buf_free(struct list_head *list)
187{
188 while (!list_empty(list)) {
189 struct wm_adsp_buf *buf = list_first_entry(list,
190 struct wm_adsp_buf,
191 list);
192 list_del(&buf->list);
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000193 vfree(buf->buf);
Mark Browncf17c832013-01-30 14:37:23 +0800194 kfree(buf);
195 }
196}
197
Mark Brown36e8fe92013-01-25 17:47:48 +0800198#define WM_ADSP_NUM_FW 4
Mark Brown1023dbd2013-01-11 22:58:28 +0000199
Mark Browndd84f922013-03-08 15:25:58 +0800200#define WM_ADSP_FW_MBC_VSS 0
201#define WM_ADSP_FW_TX 1
202#define WM_ADSP_FW_TX_SPK 2
203#define WM_ADSP_FW_RX_ANC 3
204
Mark Brown1023dbd2013-01-11 22:58:28 +0000205static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
Mark Browndd84f922013-03-08 15:25:58 +0800206 [WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
207 [WM_ADSP_FW_TX] = "Tx",
208 [WM_ADSP_FW_TX_SPK] = "Tx Speaker",
209 [WM_ADSP_FW_RX_ANC] = "Rx ANC",
Mark Brown1023dbd2013-01-11 22:58:28 +0000210};
211
212static struct {
213 const char *file;
214} wm_adsp_fw[WM_ADSP_NUM_FW] = {
Mark Browndd84f922013-03-08 15:25:58 +0800215 [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
216 [WM_ADSP_FW_TX] = { .file = "tx" },
217 [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" },
218 [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" },
Mark Brown1023dbd2013-01-11 22:58:28 +0000219};
220
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100221struct wm_coeff_ctl_ops {
222 int (*xget)(struct snd_kcontrol *kcontrol,
223 struct snd_ctl_elem_value *ucontrol);
224 int (*xput)(struct snd_kcontrol *kcontrol,
225 struct snd_ctl_elem_value *ucontrol);
226 int (*xinfo)(struct snd_kcontrol *kcontrol,
227 struct snd_ctl_elem_info *uinfo);
228};
229
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100230struct wm_coeff_ctl {
231 const char *name;
Charles Keepax3809f002015-04-13 13:27:54 +0100232 struct wm_adsp_alg_region alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100233 struct wm_coeff_ctl_ops ops;
Charles Keepax3809f002015-04-13 13:27:54 +0100234 struct wm_adsp *dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100235 void *private;
236 unsigned int enabled:1;
237 struct list_head list;
238 void *cache;
239 size_t len;
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100240 unsigned int set:1;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100241 struct snd_kcontrol *kcontrol;
242};
243
Mark Brown1023dbd2013-01-11 22:58:28 +0000244static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
245 struct snd_ctl_elem_value *ucontrol)
246{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100247 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Mark Brown1023dbd2013-01-11 22:58:28 +0000248 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
Charles Keepax3809f002015-04-13 13:27:54 +0100249 struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
Mark Brown1023dbd2013-01-11 22:58:28 +0000250
Charles Keepax3809f002015-04-13 13:27:54 +0100251 ucontrol->value.integer.value[0] = dsp[e->shift_l].fw;
Mark Brown1023dbd2013-01-11 22:58:28 +0000252
253 return 0;
254}
255
256static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
257 struct snd_ctl_elem_value *ucontrol)
258{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100259 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Mark Brown1023dbd2013-01-11 22:58:28 +0000260 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
Charles Keepax3809f002015-04-13 13:27:54 +0100261 struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
Mark Brown1023dbd2013-01-11 22:58:28 +0000262
Charles Keepax3809f002015-04-13 13:27:54 +0100263 if (ucontrol->value.integer.value[0] == dsp[e->shift_l].fw)
Mark Brown1023dbd2013-01-11 22:58:28 +0000264 return 0;
265
266 if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
267 return -EINVAL;
268
Charles Keepax3809f002015-04-13 13:27:54 +0100269 if (dsp[e->shift_l].running)
Mark Brown1023dbd2013-01-11 22:58:28 +0000270 return -EBUSY;
271
Charles Keepax3809f002015-04-13 13:27:54 +0100272 dsp[e->shift_l].fw = ucontrol->value.integer.value[0];
Mark Brown1023dbd2013-01-11 22:58:28 +0000273
274 return 0;
275}
276
277static const struct soc_enum wm_adsp_fw_enum[] = {
278 SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
279 SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
280 SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
281 SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
282};
283
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000284const struct snd_kcontrol_new wm_adsp1_fw_controls[] = {
Mark Brown1023dbd2013-01-11 22:58:28 +0000285 SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
286 wm_adsp_fw_get, wm_adsp_fw_put),
287 SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
288 wm_adsp_fw_get, wm_adsp_fw_put),
289 SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
290 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000291};
292EXPORT_SYMBOL_GPL(wm_adsp1_fw_controls);
293
294#if IS_ENABLED(CONFIG_SND_SOC_ARIZONA)
295static const struct soc_enum wm_adsp2_rate_enum[] = {
Mark Browndc914282013-02-18 19:09:23 +0000296 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP1_CONTROL_1,
297 ARIZONA_DSP1_RATE_SHIFT, 0xf,
298 ARIZONA_RATE_ENUM_SIZE,
299 arizona_rate_text, arizona_rate_val),
300 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP2_CONTROL_1,
301 ARIZONA_DSP1_RATE_SHIFT, 0xf,
302 ARIZONA_RATE_ENUM_SIZE,
303 arizona_rate_text, arizona_rate_val),
304 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP3_CONTROL_1,
305 ARIZONA_DSP1_RATE_SHIFT, 0xf,
306 ARIZONA_RATE_ENUM_SIZE,
307 arizona_rate_text, arizona_rate_val),
Charles Keepax5be9c5b2013-06-14 14:19:36 +0100308 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP4_CONTROL_1,
Mark Browndc914282013-02-18 19:09:23 +0000309 ARIZONA_DSP1_RATE_SHIFT, 0xf,
310 ARIZONA_RATE_ENUM_SIZE,
311 arizona_rate_text, arizona_rate_val),
312};
313
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000314const struct snd_kcontrol_new wm_adsp2_fw_controls[] = {
Mark Brown1023dbd2013-01-11 22:58:28 +0000315 SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
316 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000317 SOC_ENUM("DSP1 Rate", wm_adsp2_rate_enum[0]),
Mark Brown1023dbd2013-01-11 22:58:28 +0000318 SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
319 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000320 SOC_ENUM("DSP2 Rate", wm_adsp2_rate_enum[1]),
Mark Brown1023dbd2013-01-11 22:58:28 +0000321 SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
322 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000323 SOC_ENUM("DSP3 Rate", wm_adsp2_rate_enum[2]),
Mark Brown1023dbd2013-01-11 22:58:28 +0000324 SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
325 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000326 SOC_ENUM("DSP4 Rate", wm_adsp2_rate_enum[3]),
Mark Brown1023dbd2013-01-11 22:58:28 +0000327};
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000328EXPORT_SYMBOL_GPL(wm_adsp2_fw_controls);
329#endif
Mark Brown2159ad92012-10-11 11:54:02 +0900330
331static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
332 int type)
333{
334 int i;
335
336 for (i = 0; i < dsp->num_mems; i++)
337 if (dsp->mem[i].type == type)
338 return &dsp->mem[i];
339
340 return NULL;
341}
342
Charles Keepax3809f002015-04-13 13:27:54 +0100343static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *mem,
Mark Brown45b9ee72013-01-08 16:02:06 +0000344 unsigned int offset)
345{
Charles Keepax3809f002015-04-13 13:27:54 +0100346 if (WARN_ON(!mem))
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100347 return offset;
Charles Keepax3809f002015-04-13 13:27:54 +0100348 switch (mem->type) {
Mark Brown45b9ee72013-01-08 16:02:06 +0000349 case WMFW_ADSP1_PM:
Charles Keepax3809f002015-04-13 13:27:54 +0100350 return mem->base + (offset * 3);
Mark Brown45b9ee72013-01-08 16:02:06 +0000351 case WMFW_ADSP1_DM:
Charles Keepax3809f002015-04-13 13:27:54 +0100352 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000353 case WMFW_ADSP2_XM:
Charles Keepax3809f002015-04-13 13:27:54 +0100354 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000355 case WMFW_ADSP2_YM:
Charles Keepax3809f002015-04-13 13:27:54 +0100356 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000357 case WMFW_ADSP1_ZM:
Charles Keepax3809f002015-04-13 13:27:54 +0100358 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000359 default:
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100360 WARN(1, "Unknown memory region type");
Mark Brown45b9ee72013-01-08 16:02:06 +0000361 return offset;
362 }
363}
364
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100365static int wm_coeff_info(struct snd_kcontrol *kcontrol,
366 struct snd_ctl_elem_info *uinfo)
367{
368 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
369
370 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
371 uinfo->count = ctl->len;
372 return 0;
373}
374
Charles Keepaxc9f8dd72015-04-13 13:27:58 +0100375static int wm_coeff_write_control(struct wm_coeff_ctl *ctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100376 const void *buf, size_t len)
377{
Charles Keepax3809f002015-04-13 13:27:54 +0100378 struct wm_adsp_alg_region *alg_region = &ctl->alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100379 const struct wm_adsp_region *mem;
Charles Keepax3809f002015-04-13 13:27:54 +0100380 struct wm_adsp *dsp = ctl->dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100381 void *scratch;
382 int ret;
383 unsigned int reg;
384
Charles Keepax3809f002015-04-13 13:27:54 +0100385 mem = wm_adsp_find_region(dsp, alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100386 if (!mem) {
Charles Keepax3809f002015-04-13 13:27:54 +0100387 adsp_err(dsp, "No base for region %x\n",
388 alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100389 return -EINVAL;
390 }
391
Charles Keepax3809f002015-04-13 13:27:54 +0100392 reg = ctl->alg_region.base;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100393 reg = wm_adsp_region_to_reg(mem, reg);
394
395 scratch = kmemdup(buf, ctl->len, GFP_KERNEL | GFP_DMA);
396 if (!scratch)
397 return -ENOMEM;
398
Charles Keepax3809f002015-04-13 13:27:54 +0100399 ret = regmap_raw_write(dsp->regmap, reg, scratch,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100400 ctl->len);
401 if (ret) {
Charles Keepax3809f002015-04-13 13:27:54 +0100402 adsp_err(dsp, "Failed to write %zu bytes to %x: %d\n",
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +0000403 ctl->len, reg, ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100404 kfree(scratch);
405 return ret;
406 }
Charles Keepax3809f002015-04-13 13:27:54 +0100407 adsp_dbg(dsp, "Wrote %zu bytes to %x\n", ctl->len, reg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100408
409 kfree(scratch);
410
411 return 0;
412}
413
414static int wm_coeff_put(struct snd_kcontrol *kcontrol,
415 struct snd_ctl_elem_value *ucontrol)
416{
417 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
418 char *p = ucontrol->value.bytes.data;
419
420 memcpy(ctl->cache, p, ctl->len);
421
Nikesh Oswal65d17a92015-02-16 15:25:48 +0000422 ctl->set = 1;
423 if (!ctl->enabled)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100424 return 0;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100425
Charles Keepaxc9f8dd72015-04-13 13:27:58 +0100426 return wm_coeff_write_control(ctl, p, ctl->len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100427}
428
Charles Keepaxc9f8dd72015-04-13 13:27:58 +0100429static int wm_coeff_read_control(struct wm_coeff_ctl *ctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100430 void *buf, size_t len)
431{
Charles Keepax3809f002015-04-13 13:27:54 +0100432 struct wm_adsp_alg_region *alg_region = &ctl->alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100433 const struct wm_adsp_region *mem;
Charles Keepax3809f002015-04-13 13:27:54 +0100434 struct wm_adsp *dsp = ctl->dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100435 void *scratch;
436 int ret;
437 unsigned int reg;
438
Charles Keepax3809f002015-04-13 13:27:54 +0100439 mem = wm_adsp_find_region(dsp, alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100440 if (!mem) {
Charles Keepax3809f002015-04-13 13:27:54 +0100441 adsp_err(dsp, "No base for region %x\n",
442 alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100443 return -EINVAL;
444 }
445
Charles Keepax3809f002015-04-13 13:27:54 +0100446 reg = ctl->alg_region.base;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100447 reg = wm_adsp_region_to_reg(mem, reg);
448
449 scratch = kmalloc(ctl->len, GFP_KERNEL | GFP_DMA);
450 if (!scratch)
451 return -ENOMEM;
452
Charles Keepax3809f002015-04-13 13:27:54 +0100453 ret = regmap_raw_read(dsp->regmap, reg, scratch, ctl->len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100454 if (ret) {
Charles Keepax3809f002015-04-13 13:27:54 +0100455 adsp_err(dsp, "Failed to read %zu bytes from %x: %d\n",
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +0000456 ctl->len, reg, ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100457 kfree(scratch);
458 return ret;
459 }
Charles Keepax3809f002015-04-13 13:27:54 +0100460 adsp_dbg(dsp, "Read %zu bytes from %x\n", ctl->len, reg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100461
462 memcpy(buf, scratch, ctl->len);
463 kfree(scratch);
464
465 return 0;
466}
467
468static int wm_coeff_get(struct snd_kcontrol *kcontrol,
469 struct snd_ctl_elem_value *ucontrol)
470{
471 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
472 char *p = ucontrol->value.bytes.data;
473
474 memcpy(p, ctl->cache, ctl->len);
475 return 0;
476}
477
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100478struct wmfw_ctl_work {
Charles Keepax3809f002015-04-13 13:27:54 +0100479 struct wm_adsp *dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100480 struct wm_coeff_ctl *ctl;
481 struct work_struct work;
482};
483
Charles Keepax3809f002015-04-13 13:27:54 +0100484static int wmfw_add_ctl(struct wm_adsp *dsp, struct wm_coeff_ctl *ctl)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100485{
486 struct snd_kcontrol_new *kcontrol;
487 int ret;
488
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +0100489 if (!ctl || !ctl->name)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100490 return -EINVAL;
491
492 kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
493 if (!kcontrol)
494 return -ENOMEM;
495 kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
496
497 kcontrol->name = ctl->name;
498 kcontrol->info = wm_coeff_info;
499 kcontrol->get = wm_coeff_get;
500 kcontrol->put = wm_coeff_put;
501 kcontrol->private_value = (unsigned long)ctl;
502
Charles Keepax3809f002015-04-13 13:27:54 +0100503 ret = snd_soc_add_card_controls(dsp->card,
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100504 kcontrol, 1);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100505 if (ret < 0)
506 goto err_kcontrol;
507
508 kfree(kcontrol);
509
Charles Keepax3809f002015-04-13 13:27:54 +0100510 ctl->kcontrol = snd_soc_card_get_kcontrol(dsp->card,
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100511 ctl->name);
512
Charles Keepax3809f002015-04-13 13:27:54 +0100513 list_add(&ctl->list, &dsp->ctl_list);
514
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100515 return 0;
516
517err_kcontrol:
518 kfree(kcontrol);
519 return ret;
520}
521
Mark Brown2159ad92012-10-11 11:54:02 +0900522static int wm_adsp_load(struct wm_adsp *dsp)
523{
Mark Browncf17c832013-01-30 14:37:23 +0800524 LIST_HEAD(buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +0900525 const struct firmware *firmware;
526 struct regmap *regmap = dsp->regmap;
527 unsigned int pos = 0;
528 const struct wmfw_header *header;
529 const struct wmfw_adsp1_sizes *adsp1_sizes;
530 const struct wmfw_adsp2_sizes *adsp2_sizes;
531 const struct wmfw_footer *footer;
532 const struct wmfw_region *region;
533 const struct wm_adsp_region *mem;
534 const char *region_name;
535 char *file, *text;
Mark Browncf17c832013-01-30 14:37:23 +0800536 struct wm_adsp_buf *buf;
Mark Brown2159ad92012-10-11 11:54:02 +0900537 unsigned int reg;
538 int regions = 0;
539 int ret, offset, type, sizes;
540
541 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
542 if (file == NULL)
543 return -ENOMEM;
544
Mark Brown1023dbd2013-01-11 22:58:28 +0000545 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
546 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad92012-10-11 11:54:02 +0900547 file[PAGE_SIZE - 1] = '\0';
548
549 ret = request_firmware(&firmware, file, dsp->dev);
550 if (ret != 0) {
551 adsp_err(dsp, "Failed to request '%s'\n", file);
552 goto out;
553 }
554 ret = -EINVAL;
555
556 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
557 if (pos >= firmware->size) {
558 adsp_err(dsp, "%s: file too short, %zu bytes\n",
559 file, firmware->size);
560 goto out_fw;
561 }
562
563 header = (void*)&firmware->data[0];
564
565 if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
566 adsp_err(dsp, "%s: invalid magic\n", file);
567 goto out_fw;
568 }
569
570 if (header->ver != 0) {
571 adsp_err(dsp, "%s: unknown file format %d\n",
572 file, header->ver);
573 goto out_fw;
574 }
Dimitris Papastamos36269922013-11-01 15:56:57 +0000575 adsp_info(dsp, "Firmware version: %d\n", header->ver);
Mark Brown2159ad92012-10-11 11:54:02 +0900576
577 if (header->core != dsp->type) {
578 adsp_err(dsp, "%s: invalid core %d != %d\n",
579 file, header->core, dsp->type);
580 goto out_fw;
581 }
582
583 switch (dsp->type) {
584 case WMFW_ADSP1:
585 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
586 adsp1_sizes = (void *)&(header[1]);
587 footer = (void *)&(adsp1_sizes[1]);
588 sizes = sizeof(*adsp1_sizes);
589
590 adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
591 file, le32_to_cpu(adsp1_sizes->dm),
592 le32_to_cpu(adsp1_sizes->pm),
593 le32_to_cpu(adsp1_sizes->zm));
594 break;
595
596 case WMFW_ADSP2:
597 pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
598 adsp2_sizes = (void *)&(header[1]);
599 footer = (void *)&(adsp2_sizes[1]);
600 sizes = sizeof(*adsp2_sizes);
601
602 adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
603 file, le32_to_cpu(adsp2_sizes->xm),
604 le32_to_cpu(adsp2_sizes->ym),
605 le32_to_cpu(adsp2_sizes->pm),
606 le32_to_cpu(adsp2_sizes->zm));
607 break;
608
609 default:
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100610 WARN(1, "Unknown DSP type");
Mark Brown2159ad92012-10-11 11:54:02 +0900611 goto out_fw;
612 }
613
614 if (le32_to_cpu(header->len) != sizeof(*header) +
615 sizes + sizeof(*footer)) {
616 adsp_err(dsp, "%s: unexpected header length %d\n",
617 file, le32_to_cpu(header->len));
618 goto out_fw;
619 }
620
621 adsp_dbg(dsp, "%s: timestamp %llu\n", file,
622 le64_to_cpu(footer->timestamp));
623
624 while (pos < firmware->size &&
625 pos - firmware->size > sizeof(*region)) {
626 region = (void *)&(firmware->data[pos]);
627 region_name = "Unknown";
628 reg = 0;
629 text = NULL;
630 offset = le32_to_cpu(region->offset) & 0xffffff;
631 type = be32_to_cpu(region->type) & 0xff;
632 mem = wm_adsp_find_region(dsp, type);
633
634 switch (type) {
635 case WMFW_NAME_TEXT:
636 region_name = "Firmware name";
637 text = kzalloc(le32_to_cpu(region->len) + 1,
638 GFP_KERNEL);
639 break;
640 case WMFW_INFO_TEXT:
641 region_name = "Information";
642 text = kzalloc(le32_to_cpu(region->len) + 1,
643 GFP_KERNEL);
644 break;
645 case WMFW_ABSOLUTE:
646 region_name = "Absolute";
647 reg = offset;
648 break;
649 case WMFW_ADSP1_PM:
Mark Brown2159ad92012-10-11 11:54:02 +0900650 region_name = "PM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000651 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900652 break;
653 case WMFW_ADSP1_DM:
Mark Brown2159ad92012-10-11 11:54:02 +0900654 region_name = "DM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000655 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900656 break;
657 case WMFW_ADSP2_XM:
Mark Brown2159ad92012-10-11 11:54:02 +0900658 region_name = "XM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000659 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900660 break;
661 case WMFW_ADSP2_YM:
Mark Brown2159ad92012-10-11 11:54:02 +0900662 region_name = "YM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000663 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900664 break;
665 case WMFW_ADSP1_ZM:
Mark Brown2159ad92012-10-11 11:54:02 +0900666 region_name = "ZM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000667 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900668 break;
669 default:
670 adsp_warn(dsp,
671 "%s.%d: Unknown region type %x at %d(%x)\n",
672 file, regions, type, pos, pos);
673 break;
674 }
675
676 adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
677 regions, le32_to_cpu(region->len), offset,
678 region_name);
679
680 if (text) {
681 memcpy(text, region->data, le32_to_cpu(region->len));
682 adsp_info(dsp, "%s: %s\n", file, text);
683 kfree(text);
684 }
685
686 if (reg) {
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000687 buf = wm_adsp_buf_alloc(region->data,
688 le32_to_cpu(region->len),
689 &buf_list);
690 if (!buf) {
691 adsp_err(dsp, "Out of memory\n");
692 ret = -ENOMEM;
693 goto out_fw;
694 }
Mark Browna76fefa2013-01-07 19:03:17 +0000695
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000696 ret = regmap_raw_write_async(regmap, reg, buf->buf,
697 le32_to_cpu(region->len));
698 if (ret != 0) {
699 adsp_err(dsp,
700 "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
701 file, regions,
702 le32_to_cpu(region->len), offset,
703 region_name, ret);
704 goto out_fw;
Mark Brown2159ad92012-10-11 11:54:02 +0900705 }
706 }
707
708 pos += le32_to_cpu(region->len) + sizeof(*region);
709 regions++;
710 }
Mark Browncf17c832013-01-30 14:37:23 +0800711
712 ret = regmap_async_complete(regmap);
713 if (ret != 0) {
714 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
715 goto out_fw;
716 }
717
Mark Brown2159ad92012-10-11 11:54:02 +0900718 if (pos > firmware->size)
719 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
720 file, regions, pos - firmware->size);
721
722out_fw:
Mark Browncf17c832013-01-30 14:37:23 +0800723 regmap_async_complete(regmap);
724 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +0900725 release_firmware(firmware);
726out:
727 kfree(file);
728
729 return ret;
730}
731
Charles Keepax3809f002015-04-13 13:27:54 +0100732static int wm_coeff_init_control_caches(struct wm_adsp *dsp)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100733{
734 struct wm_coeff_ctl *ctl;
735 int ret;
736
Charles Keepax3809f002015-04-13 13:27:54 +0100737 list_for_each_entry(ctl, &dsp->ctl_list, list) {
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100738 if (!ctl->enabled || ctl->set)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100739 continue;
Charles Keepaxc9f8dd72015-04-13 13:27:58 +0100740 ret = wm_coeff_read_control(ctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100741 ctl->cache,
742 ctl->len);
743 if (ret < 0)
744 return ret;
745 }
746
747 return 0;
748}
749
Charles Keepax3809f002015-04-13 13:27:54 +0100750static int wm_coeff_sync_controls(struct wm_adsp *dsp)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100751{
752 struct wm_coeff_ctl *ctl;
753 int ret;
754
Charles Keepax3809f002015-04-13 13:27:54 +0100755 list_for_each_entry(ctl, &dsp->ctl_list, list) {
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100756 if (!ctl->enabled)
757 continue;
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100758 if (ctl->set) {
Charles Keepaxc9f8dd72015-04-13 13:27:58 +0100759 ret = wm_coeff_write_control(ctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100760 ctl->cache,
761 ctl->len);
762 if (ret < 0)
763 return ret;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100764 }
765 }
766
767 return 0;
768}
769
770static void wm_adsp_ctl_work(struct work_struct *work)
771{
772 struct wmfw_ctl_work *ctl_work = container_of(work,
773 struct wmfw_ctl_work,
774 work);
775
Charles Keepax3809f002015-04-13 13:27:54 +0100776 wmfw_add_ctl(ctl_work->dsp, ctl_work->ctl);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100777 kfree(ctl_work);
778}
779
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +0100780static int wm_adsp_create_control(struct wm_adsp *dsp,
Charles Keepax6958eb22015-04-13 13:27:55 +0100781 const struct wm_adsp_alg_region *alg_region,
782 unsigned int len)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100783{
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100784 struct wm_coeff_ctl *ctl;
785 struct wmfw_ctl_work *ctl_work;
Charles Keepax512f2bb2015-04-13 13:27:57 +0100786 char name[SNDRV_CTL_ELEM_ID_NAME_MAXLEN];
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100787 char *region_name;
788 int ret;
789
Charles Keepax3809f002015-04-13 13:27:54 +0100790 switch (alg_region->type) {
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100791 case WMFW_ADSP1_PM:
792 region_name = "PM";
793 break;
794 case WMFW_ADSP1_DM:
795 region_name = "DM";
796 break;
797 case WMFW_ADSP2_XM:
798 region_name = "XM";
799 break;
800 case WMFW_ADSP2_YM:
801 region_name = "YM";
802 break;
803 case WMFW_ADSP1_ZM:
804 region_name = "ZM";
805 break;
806 default:
Charles Keepax512f2bb2015-04-13 13:27:57 +0100807 return -EINVAL;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100808 }
809
Charles Keepax0f4e9182015-04-13 13:27:56 +0100810 snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN, "DSP%d %s %x",
Charles Keepax3809f002015-04-13 13:27:54 +0100811 dsp->num, region_name, alg_region->alg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100812
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100813 list_for_each_entry(ctl, &dsp->ctl_list,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100814 list) {
815 if (!strcmp(ctl->name, name)) {
816 if (!ctl->enabled)
817 ctl->enabled = 1;
Charles Keepax512f2bb2015-04-13 13:27:57 +0100818 return 0;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100819 }
820 }
821
822 ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
Charles Keepax512f2bb2015-04-13 13:27:57 +0100823 if (!ctl)
824 return -ENOMEM;
Charles Keepax3809f002015-04-13 13:27:54 +0100825 ctl->alg_region = *alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100826 ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
827 if (!ctl->name) {
828 ret = -ENOMEM;
829 goto err_ctl;
830 }
831 ctl->enabled = 1;
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100832 ctl->set = 0;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100833 ctl->ops.xget = wm_coeff_get;
834 ctl->ops.xput = wm_coeff_put;
Charles Keepax3809f002015-04-13 13:27:54 +0100835 ctl->dsp = dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100836
Charles Keepax6958eb22015-04-13 13:27:55 +0100837 if (len > 512) {
838 adsp_warn(dsp, "Truncating control %s from %d\n",
839 ctl->name, len);
840 len = 512;
841 }
842 ctl->len = len;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100843 ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
844 if (!ctl->cache) {
845 ret = -ENOMEM;
846 goto err_ctl_name;
847 }
848
849 ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
850 if (!ctl_work) {
851 ret = -ENOMEM;
852 goto err_ctl_cache;
853 }
854
Charles Keepax3809f002015-04-13 13:27:54 +0100855 ctl_work->dsp = dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100856 ctl_work->ctl = ctl;
857 INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
858 schedule_work(&ctl_work->work);
859
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100860 return 0;
861
862err_ctl_cache:
863 kfree(ctl->cache);
864err_ctl_name:
865 kfree(ctl->name);
866err_ctl:
867 kfree(ctl);
Charles Keepax512f2bb2015-04-13 13:27:57 +0100868
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100869 return ret;
870}
871
Charles Keepax3809f002015-04-13 13:27:54 +0100872static void *wm_adsp_read_algs(struct wm_adsp *dsp, size_t n_algs,
Charles Keepaxb618a1852015-04-13 13:27:53 +0100873 unsigned int pos, unsigned int len)
Mark Browndb405172012-10-26 19:30:40 +0100874{
Charles Keepaxb618a1852015-04-13 13:27:53 +0100875 void *alg;
876 int ret;
Mark Browndb405172012-10-26 19:30:40 +0100877 __be32 val;
Mark Browndb405172012-10-26 19:30:40 +0100878
Charles Keepax3809f002015-04-13 13:27:54 +0100879 if (n_algs == 0) {
Mark Browndb405172012-10-26 19:30:40 +0100880 adsp_err(dsp, "No algorithms\n");
Charles Keepaxb618a1852015-04-13 13:27:53 +0100881 return ERR_PTR(-EINVAL);
Mark Browndb405172012-10-26 19:30:40 +0100882 }
883
Charles Keepax3809f002015-04-13 13:27:54 +0100884 if (n_algs > 1024) {
885 adsp_err(dsp, "Algorithm count %zx excessive\n", n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +0100886 return ERR_PTR(-EINVAL);
Mark Brownd62f4bc2012-12-19 14:00:30 +0000887 }
888
Mark Browndb405172012-10-26 19:30:40 +0100889 /* Read the terminator first to validate the length */
Charles Keepaxb618a1852015-04-13 13:27:53 +0100890 ret = regmap_raw_read(dsp->regmap, pos + len, &val, sizeof(val));
Mark Browndb405172012-10-26 19:30:40 +0100891 if (ret != 0) {
892 adsp_err(dsp, "Failed to read algorithm list end: %d\n",
893 ret);
Charles Keepaxb618a1852015-04-13 13:27:53 +0100894 return ERR_PTR(ret);
Mark Browndb405172012-10-26 19:30:40 +0100895 }
896
897 if (be32_to_cpu(val) != 0xbedead)
898 adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
Charles Keepaxb618a1852015-04-13 13:27:53 +0100899 pos + len, be32_to_cpu(val));
Mark Browndb405172012-10-26 19:30:40 +0100900
Charles Keepaxb618a1852015-04-13 13:27:53 +0100901 alg = kzalloc(len * 2, GFP_KERNEL | GFP_DMA);
Mark Browndb405172012-10-26 19:30:40 +0100902 if (!alg)
Charles Keepaxb618a1852015-04-13 13:27:53 +0100903 return ERR_PTR(-ENOMEM);
Mark Browndb405172012-10-26 19:30:40 +0100904
Charles Keepaxb618a1852015-04-13 13:27:53 +0100905 ret = regmap_raw_read(dsp->regmap, pos, alg, len * 2);
Mark Browndb405172012-10-26 19:30:40 +0100906 if (ret != 0) {
907 adsp_err(dsp, "Failed to read algorithm list: %d\n",
908 ret);
Charles Keepaxb618a1852015-04-13 13:27:53 +0100909 kfree(alg);
910 return ERR_PTR(ret);
Mark Browndb405172012-10-26 19:30:40 +0100911 }
912
Charles Keepaxb618a1852015-04-13 13:27:53 +0100913 return alg;
914}
915
Charles Keepaxd9d20e12015-04-13 13:27:59 +0100916static struct wm_adsp_alg_region *wm_adsp_create_region(struct wm_adsp *dsp,
917 int type, __be32 id,
918 __be32 base)
919{
920 struct wm_adsp_alg_region *alg_region;
921
922 alg_region = kzalloc(sizeof(*alg_region), GFP_KERNEL);
923 if (!alg_region)
924 return ERR_PTR(-ENOMEM);
925
926 alg_region->type = type;
927 alg_region->alg = be32_to_cpu(id);
928 alg_region->base = be32_to_cpu(base);
929
930 list_add_tail(&alg_region->list, &dsp->alg_regions);
931
932 return alg_region;
933}
934
Charles Keepaxb618a1852015-04-13 13:27:53 +0100935static int wm_adsp1_setup_algs(struct wm_adsp *dsp)
936{
937 struct wmfw_adsp1_id_hdr adsp1_id;
938 struct wmfw_adsp1_alg_hdr *adsp1_alg;
Charles Keepax3809f002015-04-13 13:27:54 +0100939 struct wm_adsp_alg_region *alg_region;
Charles Keepaxb618a1852015-04-13 13:27:53 +0100940 const struct wm_adsp_region *mem;
941 unsigned int pos, len;
Charles Keepax3809f002015-04-13 13:27:54 +0100942 size_t n_algs;
Charles Keepaxb618a1852015-04-13 13:27:53 +0100943 int i, ret;
944
945 mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
946 if (WARN_ON(!mem))
947 return -EINVAL;
948
949 ret = regmap_raw_read(dsp->regmap, mem->base, &adsp1_id,
950 sizeof(adsp1_id));
951 if (ret != 0) {
952 adsp_err(dsp, "Failed to read algorithm info: %d\n",
953 ret);
954 return ret;
955 }
956
Charles Keepax3809f002015-04-13 13:27:54 +0100957 n_algs = be32_to_cpu(adsp1_id.n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +0100958 dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
959 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
960 dsp->fw_id,
961 (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
962 (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
963 be32_to_cpu(adsp1_id.fw.ver) & 0xff,
Charles Keepax3809f002015-04-13 13:27:54 +0100964 n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +0100965
Charles Keepaxd9d20e12015-04-13 13:27:59 +0100966 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
967 adsp1_id.fw.id, adsp1_id.zm);
968 if (IS_ERR(alg_region))
969 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +0100970
Charles Keepaxd9d20e12015-04-13 13:27:59 +0100971 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
972 adsp1_id.fw.id, adsp1_id.dm);
973 if (IS_ERR(alg_region))
974 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +0100975
976 pos = sizeof(adsp1_id) / 2;
Charles Keepax3809f002015-04-13 13:27:54 +0100977 len = (sizeof(*adsp1_alg) * n_algs) / 2;
Charles Keepaxb618a1852015-04-13 13:27:53 +0100978
Charles Keepax3809f002015-04-13 13:27:54 +0100979 adsp1_alg = wm_adsp_read_algs(dsp, n_algs, mem->base + pos, len);
Charles Keepaxb618a1852015-04-13 13:27:53 +0100980 if (IS_ERR(adsp1_alg))
981 return PTR_ERR(adsp1_alg);
Mark Browndb405172012-10-26 19:30:40 +0100982
Charles Keepax3809f002015-04-13 13:27:54 +0100983 for (i = 0; i < n_algs; i++) {
Charles Keepaxb618a1852015-04-13 13:27:53 +0100984 adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
985 i, be32_to_cpu(adsp1_alg[i].alg.id),
986 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
987 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
988 be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
989 be32_to_cpu(adsp1_alg[i].dm),
990 be32_to_cpu(adsp1_alg[i].zm));
Mark Brown471f4882013-01-08 16:09:31 +0000991
Charles Keepaxd9d20e12015-04-13 13:27:59 +0100992 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
993 adsp1_alg[i].alg.id,
994 adsp1_alg[i].dm);
995 if (IS_ERR(alg_region)) {
996 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +0100997 goto out;
998 }
Charles Keepax3809f002015-04-13 13:27:54 +0100999 if (i + 1 < n_algs) {
Charles Keepax6958eb22015-04-13 13:27:55 +01001000 len = be32_to_cpu(adsp1_alg[i + 1].dm);
1001 len -= be32_to_cpu(adsp1_alg[i].dm);
1002 len *= 4;
1003 wm_adsp_create_control(dsp, alg_region, len);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001004 } else {
1005 adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
1006 be32_to_cpu(adsp1_alg[i].alg.id));
1007 }
Mark Brown471f4882013-01-08 16:09:31 +00001008
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001009 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
1010 adsp1_alg[i].alg.id,
1011 adsp1_alg[i].zm);
1012 if (IS_ERR(alg_region)) {
1013 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001014 goto out;
1015 }
Charles Keepax3809f002015-04-13 13:27:54 +01001016 if (i + 1 < n_algs) {
Charles Keepax6958eb22015-04-13 13:27:55 +01001017 len = be32_to_cpu(adsp1_alg[i + 1].zm);
1018 len -= be32_to_cpu(adsp1_alg[i].zm);
1019 len *= 4;
1020 wm_adsp_create_control(dsp, alg_region, len);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001021 } else {
1022 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
1023 be32_to_cpu(adsp1_alg[i].alg.id));
Mark Browndb405172012-10-26 19:30:40 +01001024 }
1025 }
1026
1027out:
Charles Keepaxb618a1852015-04-13 13:27:53 +01001028 kfree(adsp1_alg);
1029 return ret;
1030}
1031
1032static int wm_adsp2_setup_algs(struct wm_adsp *dsp)
1033{
1034 struct wmfw_adsp2_id_hdr adsp2_id;
1035 struct wmfw_adsp2_alg_hdr *adsp2_alg;
Charles Keepax3809f002015-04-13 13:27:54 +01001036 struct wm_adsp_alg_region *alg_region;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001037 const struct wm_adsp_region *mem;
1038 unsigned int pos, len;
Charles Keepax3809f002015-04-13 13:27:54 +01001039 size_t n_algs;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001040 int i, ret;
1041
1042 mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
1043 if (WARN_ON(!mem))
1044 return -EINVAL;
1045
1046 ret = regmap_raw_read(dsp->regmap, mem->base, &adsp2_id,
1047 sizeof(adsp2_id));
1048 if (ret != 0) {
1049 adsp_err(dsp, "Failed to read algorithm info: %d\n",
1050 ret);
1051 return ret;
1052 }
1053
Charles Keepax3809f002015-04-13 13:27:54 +01001054 n_algs = be32_to_cpu(adsp2_id.n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001055 dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
1056 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
1057 dsp->fw_id,
1058 (be32_to_cpu(adsp2_id.fw.ver) & 0xff0000) >> 16,
1059 (be32_to_cpu(adsp2_id.fw.ver) & 0xff00) >> 8,
1060 be32_to_cpu(adsp2_id.fw.ver) & 0xff,
Charles Keepax3809f002015-04-13 13:27:54 +01001061 n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001062
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001063 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
1064 adsp2_id.fw.id, adsp2_id.xm);
1065 if (IS_ERR(alg_region))
1066 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001067
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001068 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
1069 adsp2_id.fw.id, adsp2_id.ym);
1070 if (IS_ERR(alg_region))
1071 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001072
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001073 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
1074 adsp2_id.fw.id, adsp2_id.zm);
1075 if (IS_ERR(alg_region))
1076 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001077
1078 pos = sizeof(adsp2_id) / 2;
Charles Keepax3809f002015-04-13 13:27:54 +01001079 len = (sizeof(*adsp2_alg) * n_algs) / 2;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001080
Charles Keepax3809f002015-04-13 13:27:54 +01001081 adsp2_alg = wm_adsp_read_algs(dsp, n_algs, mem->base + pos, len);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001082 if (IS_ERR(adsp2_alg))
1083 return PTR_ERR(adsp2_alg);
1084
Charles Keepax3809f002015-04-13 13:27:54 +01001085 for (i = 0; i < n_algs; i++) {
Charles Keepaxb618a1852015-04-13 13:27:53 +01001086 adsp_info(dsp,
1087 "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
1088 i, be32_to_cpu(adsp2_alg[i].alg.id),
1089 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
1090 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
1091 be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
1092 be32_to_cpu(adsp2_alg[i].xm),
1093 be32_to_cpu(adsp2_alg[i].ym),
1094 be32_to_cpu(adsp2_alg[i].zm));
1095
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001096 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
1097 adsp2_alg[i].alg.id,
1098 adsp2_alg[i].xm);
1099 if (IS_ERR(alg_region)) {
1100 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001101 goto out;
1102 }
Charles Keepax3809f002015-04-13 13:27:54 +01001103 if (i + 1 < n_algs) {
Charles Keepax6958eb22015-04-13 13:27:55 +01001104 len = be32_to_cpu(adsp2_alg[i + 1].xm);
1105 len -= be32_to_cpu(adsp2_alg[i].xm);
1106 len *= 4;
1107 wm_adsp_create_control(dsp, alg_region, len);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001108 } else {
1109 adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
1110 be32_to_cpu(adsp2_alg[i].alg.id));
1111 }
1112
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001113 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
1114 adsp2_alg[i].alg.id,
1115 adsp2_alg[i].ym);
1116 if (IS_ERR(alg_region)) {
1117 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001118 goto out;
1119 }
Charles Keepax3809f002015-04-13 13:27:54 +01001120 if (i + 1 < n_algs) {
Charles Keepax6958eb22015-04-13 13:27:55 +01001121 len = be32_to_cpu(adsp2_alg[i + 1].ym);
1122 len -= be32_to_cpu(adsp2_alg[i].ym);
1123 len *= 4;
1124 wm_adsp_create_control(dsp, alg_region, len);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001125 } else {
1126 adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
1127 be32_to_cpu(adsp2_alg[i].alg.id));
1128 }
1129
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001130 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
1131 adsp2_alg[i].alg.id,
1132 adsp2_alg[i].zm);
1133 if (IS_ERR(alg_region)) {
1134 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001135 goto out;
1136 }
Charles Keepax3809f002015-04-13 13:27:54 +01001137 if (i + 1 < n_algs) {
Charles Keepax6958eb22015-04-13 13:27:55 +01001138 len = be32_to_cpu(adsp2_alg[i + 1].zm);
1139 len -= be32_to_cpu(adsp2_alg[i].zm);
1140 len *= 4;
1141 wm_adsp_create_control(dsp, alg_region, len);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001142 } else {
1143 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
1144 be32_to_cpu(adsp2_alg[i].alg.id));
1145 }
1146 }
1147
1148out:
1149 kfree(adsp2_alg);
Mark Browndb405172012-10-26 19:30:40 +01001150 return ret;
1151}
1152
Mark Brown2159ad92012-10-11 11:54:02 +09001153static int wm_adsp_load_coeff(struct wm_adsp *dsp)
1154{
Mark Browncf17c832013-01-30 14:37:23 +08001155 LIST_HEAD(buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +09001156 struct regmap *regmap = dsp->regmap;
1157 struct wmfw_coeff_hdr *hdr;
1158 struct wmfw_coeff_item *blk;
1159 const struct firmware *firmware;
Mark Brown471f4882013-01-08 16:09:31 +00001160 const struct wm_adsp_region *mem;
1161 struct wm_adsp_alg_region *alg_region;
Mark Brown2159ad92012-10-11 11:54:02 +09001162 const char *region_name;
1163 int ret, pos, blocks, type, offset, reg;
1164 char *file;
Mark Browncf17c832013-01-30 14:37:23 +08001165 struct wm_adsp_buf *buf;
Mark Brown2159ad92012-10-11 11:54:02 +09001166
1167 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
1168 if (file == NULL)
1169 return -ENOMEM;
1170
Mark Brown1023dbd2013-01-11 22:58:28 +00001171 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
1172 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad92012-10-11 11:54:02 +09001173 file[PAGE_SIZE - 1] = '\0';
1174
1175 ret = request_firmware(&firmware, file, dsp->dev);
1176 if (ret != 0) {
1177 adsp_warn(dsp, "Failed to request '%s'\n", file);
1178 ret = 0;
1179 goto out;
1180 }
1181 ret = -EINVAL;
1182
1183 if (sizeof(*hdr) >= firmware->size) {
1184 adsp_err(dsp, "%s: file too short, %zu bytes\n",
1185 file, firmware->size);
1186 goto out_fw;
1187 }
1188
1189 hdr = (void*)&firmware->data[0];
1190 if (memcmp(hdr->magic, "WMDR", 4) != 0) {
1191 adsp_err(dsp, "%s: invalid magic\n", file);
Charles Keepaxa4cdbec2013-01-21 09:02:31 +00001192 goto out_fw;
Mark Brown2159ad92012-10-11 11:54:02 +09001193 }
1194
Mark Brownc7123262013-01-16 16:59:04 +09001195 switch (be32_to_cpu(hdr->rev) & 0xff) {
1196 case 1:
1197 break;
1198 default:
1199 adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
1200 file, be32_to_cpu(hdr->rev) & 0xff);
1201 ret = -EINVAL;
1202 goto out_fw;
1203 }
1204
Mark Brown2159ad92012-10-11 11:54:02 +09001205 adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
1206 (le32_to_cpu(hdr->ver) >> 16) & 0xff,
1207 (le32_to_cpu(hdr->ver) >> 8) & 0xff,
1208 le32_to_cpu(hdr->ver) & 0xff);
1209
1210 pos = le32_to_cpu(hdr->len);
1211
1212 blocks = 0;
1213 while (pos < firmware->size &&
1214 pos - firmware->size > sizeof(*blk)) {
1215 blk = (void*)(&firmware->data[pos]);
1216
Mark Brownc7123262013-01-16 16:59:04 +09001217 type = le16_to_cpu(blk->type);
1218 offset = le16_to_cpu(blk->offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001219
1220 adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
1221 file, blocks, le32_to_cpu(blk->id),
1222 (le32_to_cpu(blk->ver) >> 16) & 0xff,
1223 (le32_to_cpu(blk->ver) >> 8) & 0xff,
1224 le32_to_cpu(blk->ver) & 0xff);
1225 adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
1226 file, blocks, le32_to_cpu(blk->len), offset, type);
1227
1228 reg = 0;
1229 region_name = "Unknown";
1230 switch (type) {
Mark Brownc7123262013-01-16 16:59:04 +09001231 case (WMFW_NAME_TEXT << 8):
1232 case (WMFW_INFO_TEXT << 8):
Mark Brown2159ad92012-10-11 11:54:02 +09001233 break;
Mark Brownc7123262013-01-16 16:59:04 +09001234 case (WMFW_ABSOLUTE << 8):
Mark Brownf395a212013-03-05 22:39:54 +08001235 /*
1236 * Old files may use this for global
1237 * coefficients.
1238 */
1239 if (le32_to_cpu(blk->id) == dsp->fw_id &&
1240 offset == 0) {
1241 region_name = "global coefficients";
1242 mem = wm_adsp_find_region(dsp, type);
1243 if (!mem) {
1244 adsp_err(dsp, "No ZM\n");
1245 break;
1246 }
1247 reg = wm_adsp_region_to_reg(mem, 0);
1248
1249 } else {
1250 region_name = "register";
1251 reg = offset;
1252 }
Mark Brown2159ad92012-10-11 11:54:02 +09001253 break;
Mark Brown471f4882013-01-08 16:09:31 +00001254
1255 case WMFW_ADSP1_DM:
1256 case WMFW_ADSP1_ZM:
1257 case WMFW_ADSP2_XM:
1258 case WMFW_ADSP2_YM:
1259 adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
1260 file, blocks, le32_to_cpu(blk->len),
1261 type, le32_to_cpu(blk->id));
1262
1263 mem = wm_adsp_find_region(dsp, type);
1264 if (!mem) {
1265 adsp_err(dsp, "No base for region %x\n", type);
1266 break;
1267 }
1268
1269 reg = 0;
1270 list_for_each_entry(alg_region,
1271 &dsp->alg_regions, list) {
1272 if (le32_to_cpu(blk->id) == alg_region->alg &&
1273 type == alg_region->type) {
Mark Brown338c5182013-01-24 00:35:48 +08001274 reg = alg_region->base;
Mark Brown471f4882013-01-08 16:09:31 +00001275 reg = wm_adsp_region_to_reg(mem,
1276 reg);
Mark Brown338c5182013-01-24 00:35:48 +08001277 reg += offset;
Charles Keepaxd733dc02013-11-28 16:37:51 +00001278 break;
Mark Brown471f4882013-01-08 16:09:31 +00001279 }
1280 }
1281
1282 if (reg == 0)
1283 adsp_err(dsp, "No %x for algorithm %x\n",
1284 type, le32_to_cpu(blk->id));
1285 break;
1286
Mark Brown2159ad92012-10-11 11:54:02 +09001287 default:
Mark Brown25c62f7e2013-01-20 19:02:19 +09001288 adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
1289 file, blocks, type, pos);
Mark Brown2159ad92012-10-11 11:54:02 +09001290 break;
1291 }
1292
1293 if (reg) {
Mark Browncf17c832013-01-30 14:37:23 +08001294 buf = wm_adsp_buf_alloc(blk->data,
1295 le32_to_cpu(blk->len),
1296 &buf_list);
Mark Browna76fefa2013-01-07 19:03:17 +00001297 if (!buf) {
1298 adsp_err(dsp, "Out of memory\n");
Wei Yongjunf4b82812013-03-12 00:23:15 +08001299 ret = -ENOMEM;
1300 goto out_fw;
Mark Browna76fefa2013-01-07 19:03:17 +00001301 }
1302
Mark Brown20da6d52013-01-12 19:58:17 +00001303 adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
1304 file, blocks, le32_to_cpu(blk->len),
1305 reg);
Mark Browncf17c832013-01-30 14:37:23 +08001306 ret = regmap_raw_write_async(regmap, reg, buf->buf,
1307 le32_to_cpu(blk->len));
Mark Brown2159ad92012-10-11 11:54:02 +09001308 if (ret != 0) {
1309 adsp_err(dsp,
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +00001310 "%s.%d: Failed to write to %x in %s: %d\n",
1311 file, blocks, reg, region_name, ret);
Mark Brown2159ad92012-10-11 11:54:02 +09001312 }
1313 }
1314
Charles Keepaxbe951012015-02-16 15:25:49 +00001315 pos += (le32_to_cpu(blk->len) + sizeof(*blk) + 3) & ~0x03;
Mark Brown2159ad92012-10-11 11:54:02 +09001316 blocks++;
1317 }
1318
Mark Browncf17c832013-01-30 14:37:23 +08001319 ret = regmap_async_complete(regmap);
1320 if (ret != 0)
1321 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
1322
Mark Brown2159ad92012-10-11 11:54:02 +09001323 if (pos > firmware->size)
1324 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
1325 file, blocks, pos - firmware->size);
1326
1327out_fw:
Charles Keepax9da7a5a2014-11-17 10:48:21 +00001328 regmap_async_complete(regmap);
Mark Brown2159ad92012-10-11 11:54:02 +09001329 release_firmware(firmware);
Mark Browncf17c832013-01-30 14:37:23 +08001330 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +09001331out:
1332 kfree(file);
Wei Yongjunf4b82812013-03-12 00:23:15 +08001333 return ret;
Mark Brown2159ad92012-10-11 11:54:02 +09001334}
1335
Charles Keepax3809f002015-04-13 13:27:54 +01001336int wm_adsp1_init(struct wm_adsp *dsp)
Mark Brown5e7a7a22013-01-16 10:03:56 +09001337{
Charles Keepax3809f002015-04-13 13:27:54 +01001338 INIT_LIST_HEAD(&dsp->alg_regions);
Mark Brown5e7a7a22013-01-16 10:03:56 +09001339
1340 return 0;
1341}
1342EXPORT_SYMBOL_GPL(wm_adsp1_init);
1343
Mark Brown2159ad92012-10-11 11:54:02 +09001344int wm_adsp1_event(struct snd_soc_dapm_widget *w,
1345 struct snd_kcontrol *kcontrol,
1346 int event)
1347{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01001348 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Mark Brown2159ad92012-10-11 11:54:02 +09001349 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
1350 struct wm_adsp *dsp = &dsps[w->shift];
Dimitris Papastamosb0101b42013-11-01 15:56:56 +00001351 struct wm_adsp_alg_region *alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001352 struct wm_coeff_ctl *ctl;
Mark Brown2159ad92012-10-11 11:54:02 +09001353 int ret;
Chris Rattray94e205b2013-01-18 08:43:09 +00001354 int val;
Mark Brown2159ad92012-10-11 11:54:02 +09001355
Lars-Peter Clausen00200102014-07-17 22:01:07 +02001356 dsp->card = codec->component.card;
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001357
Mark Brown2159ad92012-10-11 11:54:02 +09001358 switch (event) {
1359 case SND_SOC_DAPM_POST_PMU:
1360 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1361 ADSP1_SYS_ENA, ADSP1_SYS_ENA);
1362
Chris Rattray94e205b2013-01-18 08:43:09 +00001363 /*
1364 * For simplicity set the DSP clock rate to be the
1365 * SYSCLK rate rather than making it configurable.
1366 */
1367 if(dsp->sysclk_reg) {
1368 ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
1369 if (ret != 0) {
1370 adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
1371 ret);
1372 return ret;
1373 }
1374
1375 val = (val & dsp->sysclk_mask)
1376 >> dsp->sysclk_shift;
1377
1378 ret = regmap_update_bits(dsp->regmap,
1379 dsp->base + ADSP1_CONTROL_31,
1380 ADSP1_CLK_SEL_MASK, val);
1381 if (ret != 0) {
1382 adsp_err(dsp, "Failed to set clock rate: %d\n",
1383 ret);
1384 return ret;
1385 }
1386 }
1387
Mark Brown2159ad92012-10-11 11:54:02 +09001388 ret = wm_adsp_load(dsp);
1389 if (ret != 0)
1390 goto err;
1391
Charles Keepaxb618a1852015-04-13 13:27:53 +01001392 ret = wm_adsp1_setup_algs(dsp);
Mark Browndb405172012-10-26 19:30:40 +01001393 if (ret != 0)
1394 goto err;
1395
Mark Brown2159ad92012-10-11 11:54:02 +09001396 ret = wm_adsp_load_coeff(dsp);
1397 if (ret != 0)
1398 goto err;
1399
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01001400 /* Initialize caches for enabled and unset controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001401 ret = wm_coeff_init_control_caches(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001402 if (ret != 0)
1403 goto err;
1404
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01001405 /* Sync set controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001406 ret = wm_coeff_sync_controls(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001407 if (ret != 0)
1408 goto err;
1409
Mark Brown2159ad92012-10-11 11:54:02 +09001410 /* Start the core running */
1411 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1412 ADSP1_CORE_ENA | ADSP1_START,
1413 ADSP1_CORE_ENA | ADSP1_START);
1414 break;
1415
1416 case SND_SOC_DAPM_PRE_PMD:
1417 /* Halt the core */
1418 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1419 ADSP1_CORE_ENA | ADSP1_START, 0);
1420
1421 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
1422 ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
1423
1424 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1425 ADSP1_SYS_ENA, 0);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001426
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001427 list_for_each_entry(ctl, &dsp->ctl_list, list)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001428 ctl->enabled = 0;
Dimitris Papastamosb0101b42013-11-01 15:56:56 +00001429
1430 while (!list_empty(&dsp->alg_regions)) {
1431 alg_region = list_first_entry(&dsp->alg_regions,
1432 struct wm_adsp_alg_region,
1433 list);
1434 list_del(&alg_region->list);
1435 kfree(alg_region);
1436 }
Mark Brown2159ad92012-10-11 11:54:02 +09001437 break;
1438
1439 default:
1440 break;
1441 }
1442
1443 return 0;
1444
1445err:
1446 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1447 ADSP1_SYS_ENA, 0);
1448 return ret;
1449}
1450EXPORT_SYMBOL_GPL(wm_adsp1_event);
1451
1452static int wm_adsp2_ena(struct wm_adsp *dsp)
1453{
1454 unsigned int val;
1455 int ret, count;
1456
Mark Brown1552c322013-11-28 18:11:38 +00001457 ret = regmap_update_bits_async(dsp->regmap, dsp->base + ADSP2_CONTROL,
1458 ADSP2_SYS_ENA, ADSP2_SYS_ENA);
Mark Brown2159ad92012-10-11 11:54:02 +09001459 if (ret != 0)
1460 return ret;
1461
1462 /* Wait for the RAM to start, should be near instantaneous */
Charles Keepax939fd1e2013-12-18 09:25:49 +00001463 for (count = 0; count < 10; ++count) {
Mark Brown2159ad92012-10-11 11:54:02 +09001464 ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
1465 &val);
1466 if (ret != 0)
1467 return ret;
Charles Keepax939fd1e2013-12-18 09:25:49 +00001468
1469 if (val & ADSP2_RAM_RDY)
1470 break;
1471
1472 msleep(1);
1473 }
Mark Brown2159ad92012-10-11 11:54:02 +09001474
1475 if (!(val & ADSP2_RAM_RDY)) {
1476 adsp_err(dsp, "Failed to start DSP RAM\n");
1477 return -EBUSY;
1478 }
1479
1480 adsp_dbg(dsp, "RAM ready after %d polls\n", count);
Mark Brown2159ad92012-10-11 11:54:02 +09001481
1482 return 0;
1483}
1484
Charles Keepax18b1a902014-01-09 09:06:54 +00001485static void wm_adsp2_boot_work(struct work_struct *work)
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001486{
1487 struct wm_adsp *dsp = container_of(work,
1488 struct wm_adsp,
1489 boot_work);
1490 int ret;
1491 unsigned int val;
1492
1493 /*
1494 * For simplicity set the DSP clock rate to be the
1495 * SYSCLK rate rather than making it configurable.
1496 */
1497 ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
1498 if (ret != 0) {
1499 adsp_err(dsp, "Failed to read SYSCLK state: %d\n", ret);
1500 return;
1501 }
1502 val = (val & ARIZONA_SYSCLK_FREQ_MASK)
1503 >> ARIZONA_SYSCLK_FREQ_SHIFT;
1504
1505 ret = regmap_update_bits_async(dsp->regmap,
1506 dsp->base + ADSP2_CLOCKING,
1507 ADSP2_CLK_SEL_MASK, val);
1508 if (ret != 0) {
1509 adsp_err(dsp, "Failed to set clock rate: %d\n", ret);
1510 return;
1511 }
1512
1513 if (dsp->dvfs) {
1514 ret = regmap_read(dsp->regmap,
1515 dsp->base + ADSP2_CLOCKING, &val);
1516 if (ret != 0) {
Charles Keepax62c35b32014-05-27 13:08:43 +01001517 adsp_err(dsp, "Failed to read clocking: %d\n", ret);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001518 return;
1519 }
1520
1521 if ((val & ADSP2_CLK_SEL_MASK) >= 3) {
1522 ret = regulator_enable(dsp->dvfs);
1523 if (ret != 0) {
Charles Keepax62c35b32014-05-27 13:08:43 +01001524 adsp_err(dsp,
1525 "Failed to enable supply: %d\n",
1526 ret);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001527 return;
1528 }
1529
1530 ret = regulator_set_voltage(dsp->dvfs,
1531 1800000,
1532 1800000);
1533 if (ret != 0) {
Charles Keepax62c35b32014-05-27 13:08:43 +01001534 adsp_err(dsp,
1535 "Failed to raise supply: %d\n",
1536 ret);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001537 return;
1538 }
1539 }
1540 }
1541
1542 ret = wm_adsp2_ena(dsp);
1543 if (ret != 0)
1544 return;
1545
1546 ret = wm_adsp_load(dsp);
1547 if (ret != 0)
1548 goto err;
1549
Charles Keepaxb618a1852015-04-13 13:27:53 +01001550 ret = wm_adsp2_setup_algs(dsp);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001551 if (ret != 0)
1552 goto err;
1553
1554 ret = wm_adsp_load_coeff(dsp);
1555 if (ret != 0)
1556 goto err;
1557
1558 /* Initialize caches for enabled and unset controls */
1559 ret = wm_coeff_init_control_caches(dsp);
1560 if (ret != 0)
1561 goto err;
1562
1563 /* Sync set controls */
1564 ret = wm_coeff_sync_controls(dsp);
1565 if (ret != 0)
1566 goto err;
1567
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001568 dsp->running = true;
1569
1570 return;
1571
1572err:
1573 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
1574 ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
1575}
1576
Charles Keepax12db5ed2014-01-08 17:42:19 +00001577int wm_adsp2_early_event(struct snd_soc_dapm_widget *w,
1578 struct snd_kcontrol *kcontrol, int event)
1579{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01001580 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Charles Keepax12db5ed2014-01-08 17:42:19 +00001581 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
1582 struct wm_adsp *dsp = &dsps[w->shift];
1583
Lars-Peter Clausen00200102014-07-17 22:01:07 +02001584 dsp->card = codec->component.card;
Charles Keepax12db5ed2014-01-08 17:42:19 +00001585
1586 switch (event) {
1587 case SND_SOC_DAPM_PRE_PMU:
1588 queue_work(system_unbound_wq, &dsp->boot_work);
1589 break;
1590 default:
1591 break;
Charles Keepaxcab27252014-04-17 13:42:54 +01001592 }
Charles Keepax12db5ed2014-01-08 17:42:19 +00001593
1594 return 0;
1595}
1596EXPORT_SYMBOL_GPL(wm_adsp2_early_event);
1597
Mark Brown2159ad92012-10-11 11:54:02 +09001598int wm_adsp2_event(struct snd_soc_dapm_widget *w,
1599 struct snd_kcontrol *kcontrol, int event)
1600{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01001601 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Mark Brown2159ad92012-10-11 11:54:02 +09001602 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
1603 struct wm_adsp *dsp = &dsps[w->shift];
Mark Brown471f4882013-01-08 16:09:31 +00001604 struct wm_adsp_alg_region *alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001605 struct wm_coeff_ctl *ctl;
Mark Brown2159ad92012-10-11 11:54:02 +09001606 int ret;
1607
1608 switch (event) {
1609 case SND_SOC_DAPM_POST_PMU:
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001610 flush_work(&dsp->boot_work);
Mark Browndd49e2c2012-12-02 21:50:46 +09001611
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001612 if (!dsp->running)
1613 return -EIO;
Mark Browndd49e2c2012-12-02 21:50:46 +09001614
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001615 ret = regmap_update_bits(dsp->regmap,
1616 dsp->base + ADSP2_CONTROL,
Charles Keepax00e4c3b2014-11-18 16:25:27 +00001617 ADSP2_CORE_ENA | ADSP2_START,
1618 ADSP2_CORE_ENA | ADSP2_START);
Mark Brown2159ad92012-10-11 11:54:02 +09001619 if (ret != 0)
1620 goto err;
Mark Brown2159ad92012-10-11 11:54:02 +09001621 break;
1622
1623 case SND_SOC_DAPM_PRE_PMD:
Mark Brown1023dbd2013-01-11 22:58:28 +00001624 dsp->running = false;
1625
Mark Brown2159ad92012-10-11 11:54:02 +09001626 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00001627 ADSP2_SYS_ENA | ADSP2_CORE_ENA |
1628 ADSP2_START, 0);
Mark Brown973838a2012-11-28 17:20:32 +00001629
Mark Brown2d30b572013-01-28 20:18:17 +08001630 /* Make sure DMAs are quiesced */
1631 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
1632 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
1633 regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
1634
Mark Brown973838a2012-11-28 17:20:32 +00001635 if (dsp->dvfs) {
1636 ret = regulator_set_voltage(dsp->dvfs, 1200000,
1637 1800000);
1638 if (ret != 0)
Charles Keepax62c35b32014-05-27 13:08:43 +01001639 adsp_warn(dsp,
1640 "Failed to lower supply: %d\n",
1641 ret);
Mark Brown973838a2012-11-28 17:20:32 +00001642
1643 ret = regulator_disable(dsp->dvfs);
1644 if (ret != 0)
Charles Keepax62c35b32014-05-27 13:08:43 +01001645 adsp_err(dsp,
1646 "Failed to enable supply: %d\n",
1647 ret);
Mark Brown973838a2012-11-28 17:20:32 +00001648 }
Mark Brown471f4882013-01-08 16:09:31 +00001649
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001650 list_for_each_entry(ctl, &dsp->ctl_list, list)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001651 ctl->enabled = 0;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001652
Mark Brown471f4882013-01-08 16:09:31 +00001653 while (!list_empty(&dsp->alg_regions)) {
1654 alg_region = list_first_entry(&dsp->alg_regions,
1655 struct wm_adsp_alg_region,
1656 list);
1657 list_del(&alg_region->list);
1658 kfree(alg_region);
1659 }
Charles Keepaxddbc5ef2014-01-22 10:09:11 +00001660
1661 adsp_dbg(dsp, "Shutdown complete\n");
Mark Brown2159ad92012-10-11 11:54:02 +09001662 break;
1663
1664 default:
1665 break;
1666 }
1667
1668 return 0;
1669err:
1670 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00001671 ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
Mark Brown2159ad92012-10-11 11:54:02 +09001672 return ret;
1673}
1674EXPORT_SYMBOL_GPL(wm_adsp2_event);
Mark Brown973838a2012-11-28 17:20:32 +00001675
Charles Keepax3809f002015-04-13 13:27:54 +01001676int wm_adsp2_init(struct wm_adsp *dsp, bool dvfs)
Mark Brown973838a2012-11-28 17:20:32 +00001677{
1678 int ret;
1679
Mark Brown10a2b662012-12-02 21:37:00 +09001680 /*
1681 * Disable the DSP memory by default when in reset for a small
1682 * power saving.
1683 */
Charles Keepax3809f002015-04-13 13:27:54 +01001684 ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Brown10a2b662012-12-02 21:37:00 +09001685 ADSP2_MEM_ENA, 0);
1686 if (ret != 0) {
Charles Keepax3809f002015-04-13 13:27:54 +01001687 adsp_err(dsp, "Failed to clear memory retention: %d\n", ret);
Mark Brown10a2b662012-12-02 21:37:00 +09001688 return ret;
1689 }
1690
Charles Keepax3809f002015-04-13 13:27:54 +01001691 INIT_LIST_HEAD(&dsp->alg_regions);
1692 INIT_LIST_HEAD(&dsp->ctl_list);
1693 INIT_WORK(&dsp->boot_work, wm_adsp2_boot_work);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001694
Mark Brown973838a2012-11-28 17:20:32 +00001695 if (dvfs) {
Charles Keepax3809f002015-04-13 13:27:54 +01001696 dsp->dvfs = devm_regulator_get(dsp->dev, "DCVDD");
1697 if (IS_ERR(dsp->dvfs)) {
1698 ret = PTR_ERR(dsp->dvfs);
1699 adsp_err(dsp, "Failed to get DCVDD: %d\n", ret);
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001700 return ret;
Mark Brown973838a2012-11-28 17:20:32 +00001701 }
1702
Charles Keepax3809f002015-04-13 13:27:54 +01001703 ret = regulator_enable(dsp->dvfs);
Mark Brown973838a2012-11-28 17:20:32 +00001704 if (ret != 0) {
Charles Keepax3809f002015-04-13 13:27:54 +01001705 adsp_err(dsp, "Failed to enable DCVDD: %d\n", ret);
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001706 return ret;
Mark Brown973838a2012-11-28 17:20:32 +00001707 }
1708
Charles Keepax3809f002015-04-13 13:27:54 +01001709 ret = regulator_set_voltage(dsp->dvfs, 1200000, 1800000);
Mark Brown973838a2012-11-28 17:20:32 +00001710 if (ret != 0) {
Charles Keepax3809f002015-04-13 13:27:54 +01001711 adsp_err(dsp, "Failed to initialise DVFS: %d\n", ret);
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001712 return ret;
Mark Brown973838a2012-11-28 17:20:32 +00001713 }
1714
Charles Keepax3809f002015-04-13 13:27:54 +01001715 ret = regulator_disable(dsp->dvfs);
Mark Brown973838a2012-11-28 17:20:32 +00001716 if (ret != 0) {
Charles Keepax3809f002015-04-13 13:27:54 +01001717 adsp_err(dsp, "Failed to disable DCVDD: %d\n", ret);
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001718 return ret;
Mark Brown973838a2012-11-28 17:20:32 +00001719 }
1720 }
1721
1722 return 0;
1723}
1724EXPORT_SYMBOL_GPL(wm_adsp2_init);
Praveen Diwakar0a37c6e2014-07-04 11:17:41 +05301725
1726MODULE_LICENSE("GPL v2");