blob: 45785ec702a1c4fd7a98db9e96de46fd71531688 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050045#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <linux/libata.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48#define DRV_NAME "ahci"
Jeff Garzikcb48cab2007-02-26 06:04:24 -050049#define DRV_VERSION "2.1"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51
52enum {
53 AHCI_PCI_BAR = 5,
Tejun Heo648a88b2006-11-09 15:08:40 +090054 AHCI_MAX_PORTS = 32,
Linus Torvalds1da177e2005-04-16 15:20:36 -070055 AHCI_MAX_SG = 168, /* hardware max is 64K */
56 AHCI_DMA_BOUNDARY = 0xffffffff,
57 AHCI_USE_CLUSTERING = 0,
Tejun Heo12fad3f2006-05-15 21:03:55 +090058 AHCI_MAX_CMDS = 32,
Tejun Heodd410ff2006-05-15 21:03:50 +090059 AHCI_CMD_SZ = 32,
Tejun Heo12fad3f2006-05-15 21:03:55 +090060 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 AHCI_RX_FIS_SZ = 256,
Jeff Garzika0ea7322005-06-04 01:13:15 -040062 AHCI_CMD_TBL_CDB = 0x40,
Tejun Heodd410ff2006-05-15 21:03:50 +090063 AHCI_CMD_TBL_HDR_SZ = 0x80,
64 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
65 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
66 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 AHCI_RX_FIS_SZ,
68 AHCI_IRQ_ON_SG = (1 << 31),
69 AHCI_CMD_ATAPI = (1 << 5),
70 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo4b10e552006-03-12 11:25:27 +090071 AHCI_CMD_PREFETCH = (1 << 7),
Tejun Heo22b49982006-01-23 21:38:44 +090072 AHCI_CMD_RESET = (1 << 8),
73 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
75 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
Tejun Heo0291f952007-01-25 19:16:28 +090076 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
Tejun Heo78cd52d2006-05-15 20:58:29 +090077 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
79 board_ahci = 0,
Tejun Heo648a88b2006-11-09 15:08:40 +090080 board_ahci_pi = 1,
81 board_ahci_vt8251 = 2,
82 board_ahci_ign_iferr = 3,
Linus Torvalds1da177e2005-04-16 15:20:36 -070083
84 /* global controller registers */
85 HOST_CAP = 0x00, /* host capabilities */
86 HOST_CTL = 0x04, /* global host control */
87 HOST_IRQ_STAT = 0x08, /* interrupt status */
88 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
89 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
90
91 /* HOST_CTL bits */
92 HOST_RESET = (1 << 0), /* reset controller; self-clear */
93 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
94 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
95
96 /* HOST_CAP bits */
Tejun Heo0be0aa92006-07-26 15:59:26 +090097 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
Tejun Heo22b49982006-01-23 21:38:44 +090098 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Tejun Heo0be0aa92006-07-26 15:59:26 +090099 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
Tejun Heo979db802006-05-15 21:03:52 +0900100 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
Tejun Heodd410ff2006-05-15 21:03:50 +0900101 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
103 /* registers for each SATA port */
104 PORT_LST_ADDR = 0x00, /* command list DMA addr */
105 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
106 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
107 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
108 PORT_IRQ_STAT = 0x10, /* interrupt status */
109 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
110 PORT_CMD = 0x18, /* port command */
111 PORT_TFDATA = 0x20, /* taskfile data */
112 PORT_SIG = 0x24, /* device TF signature */
113 PORT_CMD_ISSUE = 0x38, /* command issue */
114 PORT_SCR = 0x28, /* SATA phy register block */
115 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
116 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
117 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
118 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
119
120 /* PORT_IRQ_{STAT,MASK} bits */
121 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
122 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
123 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
124 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
125 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
126 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
127 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
128 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
129
130 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
131 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
132 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
133 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
134 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
135 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
136 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
137 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
138 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
139
Tejun Heo78cd52d2006-05-15 20:58:29 +0900140 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
141 PORT_IRQ_IF_ERR |
142 PORT_IRQ_CONNECT |
Tejun Heo42969712006-05-31 18:28:18 +0900143 PORT_IRQ_PHYRDY |
Tejun Heo78cd52d2006-05-15 20:58:29 +0900144 PORT_IRQ_UNK_FIS,
145 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
146 PORT_IRQ_TF_ERR |
147 PORT_IRQ_HBUS_DATA_ERR,
148 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
149 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
150 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151
152 /* PORT_CMD bits */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500153 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
155 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
156 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900157 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
159 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
160 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
161
Tejun Heo0be0aa92006-07-26 15:59:26 +0900162 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
164 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
165 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400166
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200167 /* ap->flags bits */
Tejun Heo4aeb0e32006-11-01 17:58:33 +0900168 AHCI_FLAG_NO_NCQ = (1 << 24),
169 AHCI_FLAG_IGN_IRQ_IF_ERR = (1 << 25), /* ignore IRQ_IF_ERR */
Tejun Heo648a88b2006-11-09 15:08:40 +0900170 AHCI_FLAG_HONOR_PI = (1 << 26), /* honor PORTS_IMPL */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171};
172
173struct ahci_cmd_hdr {
174 u32 opts;
175 u32 status;
176 u32 tbl_addr;
177 u32 tbl_addr_hi;
178 u32 reserved[4];
179};
180
181struct ahci_sg {
182 u32 addr;
183 u32 addr_hi;
184 u32 reserved;
185 u32 flags_size;
186};
187
188struct ahci_host_priv {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 u32 cap; /* cache of HOST_CAP register */
190 u32 port_map; /* cache of HOST_PORTS_IMPL reg */
191};
192
193struct ahci_port_priv {
194 struct ahci_cmd_hdr *cmd_slot;
195 dma_addr_t cmd_slot_dma;
196 void *cmd_tbl;
197 dma_addr_t cmd_tbl_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198 void *rx_fis;
199 dma_addr_t rx_fis_dma;
Tejun Heo0291f952007-01-25 19:16:28 +0900200 /* for NCQ spurious interrupt analysis */
Tejun Heo0291f952007-01-25 19:16:28 +0900201 unsigned int ncq_saw_d2h:1;
202 unsigned int ncq_saw_dmas:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203};
204
205static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
206static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
207static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900208static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
David Howells7d12e782006-10-05 14:55:46 +0100209static irqreturn_t ahci_interrupt (int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210static void ahci_irq_clear(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211static int ahci_port_start(struct ata_port *ap);
212static void ahci_port_stop(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
214static void ahci_qc_prep(struct ata_queued_cmd *qc);
215static u8 ahci_check_status(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900216static void ahci_freeze(struct ata_port *ap);
217static void ahci_thaw(struct ata_port *ap);
218static void ahci_error_handler(struct ata_port *ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900219static void ahci_vt8251_error_handler(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900220static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
Tejun Heoc1332872006-07-26 15:59:26 +0900221static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
222static int ahci_port_resume(struct ata_port *ap);
223static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
224static int ahci_pci_device_resume(struct pci_dev *pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225
Jeff Garzik193515d2005-11-07 00:59:37 -0500226static struct scsi_host_template ahci_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 .module = THIS_MODULE,
228 .name = DRV_NAME,
229 .ioctl = ata_scsi_ioctl,
230 .queuecommand = ata_scsi_queuecmd,
Tejun Heo12fad3f2006-05-15 21:03:55 +0900231 .change_queue_depth = ata_scsi_change_queue_depth,
232 .can_queue = AHCI_MAX_CMDS - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 .this_id = ATA_SHT_THIS_ID,
234 .sg_tablesize = AHCI_MAX_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
236 .emulated = ATA_SHT_EMULATED,
237 .use_clustering = AHCI_USE_CLUSTERING,
238 .proc_name = DRV_NAME,
239 .dma_boundary = AHCI_DMA_BOUNDARY,
240 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900241 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 .bios_param = ata_std_bios_param,
Tejun Heoc1332872006-07-26 15:59:26 +0900243 .suspend = ata_scsi_device_suspend,
244 .resume = ata_scsi_device_resume,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245};
246
Jeff Garzik057ace52005-10-22 14:27:05 -0400247static const struct ata_port_operations ahci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 .port_disable = ata_port_disable,
249
250 .check_status = ahci_check_status,
251 .check_altstatus = ahci_check_status,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 .dev_select = ata_noop_dev_select,
253
254 .tf_read = ahci_tf_read,
255
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 .qc_prep = ahci_qc_prep,
257 .qc_issue = ahci_qc_issue,
258
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 .irq_handler = ahci_interrupt,
260 .irq_clear = ahci_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900261 .irq_on = ata_dummy_irq_on,
262 .irq_ack = ata_dummy_irq_ack,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263
264 .scr_read = ahci_scr_read,
265 .scr_write = ahci_scr_write,
266
Tejun Heo78cd52d2006-05-15 20:58:29 +0900267 .freeze = ahci_freeze,
268 .thaw = ahci_thaw,
269
270 .error_handler = ahci_error_handler,
271 .post_internal_cmd = ahci_post_internal_cmd,
272
Tejun Heoc1332872006-07-26 15:59:26 +0900273 .port_suspend = ahci_port_suspend,
274 .port_resume = ahci_port_resume,
275
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 .port_start = ahci_port_start,
277 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278};
279
Tejun Heoad616ff2006-11-01 18:00:24 +0900280static const struct ata_port_operations ahci_vt8251_ops = {
281 .port_disable = ata_port_disable,
282
283 .check_status = ahci_check_status,
284 .check_altstatus = ahci_check_status,
285 .dev_select = ata_noop_dev_select,
286
287 .tf_read = ahci_tf_read,
288
289 .qc_prep = ahci_qc_prep,
290 .qc_issue = ahci_qc_issue,
291
292 .irq_handler = ahci_interrupt,
293 .irq_clear = ahci_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900294 .irq_on = ata_dummy_irq_on,
295 .irq_ack = ata_dummy_irq_ack,
Tejun Heoad616ff2006-11-01 18:00:24 +0900296
297 .scr_read = ahci_scr_read,
298 .scr_write = ahci_scr_write,
299
300 .freeze = ahci_freeze,
301 .thaw = ahci_thaw,
302
303 .error_handler = ahci_vt8251_error_handler,
304 .post_internal_cmd = ahci_post_internal_cmd,
305
306 .port_suspend = ahci_port_suspend,
307 .port_resume = ahci_port_resume,
308
309 .port_start = ahci_port_start,
310 .port_stop = ahci_port_stop,
311};
312
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100313static const struct ata_port_info ahci_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314 /* board_ahci */
315 {
316 .sht = &ahci_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400317 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heo42969712006-05-31 18:28:18 +0900318 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
319 ATA_FLAG_SKIP_D2H_BSY,
Brett Russ7da79312005-09-01 21:53:34 -0400320 .pio_mask = 0x1f, /* pio0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
322 .port_ops = &ahci_ops,
323 },
Tejun Heo648a88b2006-11-09 15:08:40 +0900324 /* board_ahci_pi */
325 {
326 .sht = &ahci_sht,
327 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
328 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
329 ATA_FLAG_SKIP_D2H_BSY | AHCI_FLAG_HONOR_PI,
330 .pio_mask = 0x1f, /* pio0-4 */
331 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
332 .port_ops = &ahci_ops,
333 },
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200334 /* board_ahci_vt8251 */
335 {
336 .sht = &ahci_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400337 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200338 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Tejun Heoad616ff2006-11-01 18:00:24 +0900339 ATA_FLAG_SKIP_D2H_BSY |
340 ATA_FLAG_HRST_TO_RESUME | AHCI_FLAG_NO_NCQ,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200341 .pio_mask = 0x1f, /* pio0-4 */
342 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
Tejun Heoad616ff2006-11-01 18:00:24 +0900343 .port_ops = &ahci_vt8251_ops,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200344 },
Tejun Heo41669552006-11-29 11:33:14 +0900345 /* board_ahci_ign_iferr */
346 {
347 .sht = &ahci_sht,
348 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
349 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
350 ATA_FLAG_SKIP_D2H_BSY |
351 AHCI_FLAG_IGN_IRQ_IF_ERR,
352 .pio_mask = 0x1f, /* pio0-4 */
353 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
354 .port_ops = &ahci_ops,
355 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356};
357
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500358static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400359 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400360 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
361 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
362 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
363 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
364 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900365 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400366 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
367 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
368 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
369 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo648a88b2006-11-09 15:08:40 +0900370 { PCI_VDEVICE(INTEL, 0x2821), board_ahci_pi }, /* ICH8 */
371 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_pi }, /* ICH8 */
372 { PCI_VDEVICE(INTEL, 0x2824), board_ahci_pi }, /* ICH8 */
373 { PCI_VDEVICE(INTEL, 0x2829), board_ahci_pi }, /* ICH8M */
374 { PCI_VDEVICE(INTEL, 0x282a), board_ahci_pi }, /* ICH8M */
375 { PCI_VDEVICE(INTEL, 0x2922), board_ahci_pi }, /* ICH9 */
376 { PCI_VDEVICE(INTEL, 0x2923), board_ahci_pi }, /* ICH9 */
377 { PCI_VDEVICE(INTEL, 0x2924), board_ahci_pi }, /* ICH9 */
378 { PCI_VDEVICE(INTEL, 0x2925), board_ahci_pi }, /* ICH9 */
379 { PCI_VDEVICE(INTEL, 0x2927), board_ahci_pi }, /* ICH9 */
380 { PCI_VDEVICE(INTEL, 0x2929), board_ahci_pi }, /* ICH9M */
381 { PCI_VDEVICE(INTEL, 0x292a), board_ahci_pi }, /* ICH9M */
382 { PCI_VDEVICE(INTEL, 0x292b), board_ahci_pi }, /* ICH9M */
383 { PCI_VDEVICE(INTEL, 0x292f), board_ahci_pi }, /* ICH9M */
384 { PCI_VDEVICE(INTEL, 0x294d), board_ahci_pi }, /* ICH9 */
385 { PCI_VDEVICE(INTEL, 0x294e), board_ahci_pi }, /* ICH9M */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400386
Tejun Heoe34bb372007-02-26 20:24:03 +0900387 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
388 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
389 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400390
391 /* ATI */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400392 { PCI_VDEVICE(ATI, 0x4380), board_ahci }, /* ATI SB600 non-raid */
393 { PCI_VDEVICE(ATI, 0x4381), board_ahci }, /* ATI SB600 raid */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400394
395 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400396 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400397
398 /* NVIDIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400399 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
400 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
401 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
402 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
Peer Chen6fbf5ba2006-12-20 14:18:00 -0500403 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
404 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
405 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
406 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
407 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
408 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
409 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
410 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
Peer Chen895663c2006-11-02 17:59:46 -0500411 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
412 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
413 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
414 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
415 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
416 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
417 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
418 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400419
Jeff Garzik95916ed2006-07-29 04:10:14 -0400420 /* SiS */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400421 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
422 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
423 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400424
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500425 /* Generic, PCI class code for AHCI */
426 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500427 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500428
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429 { } /* terminate list */
430};
431
432
433static struct pci_driver ahci_pci_driver = {
434 .name = DRV_NAME,
435 .id_table = ahci_pci_tbl,
436 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900437 .remove = ata_pci_remove_one,
Tejun Heoc1332872006-07-26 15:59:26 +0900438 .suspend = ahci_pci_device_suspend,
439 .resume = ahci_pci_device_resume,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440};
441
442
Tejun Heo98fa4b62006-11-02 12:17:23 +0900443static inline int ahci_nr_ports(u32 cap)
444{
445 return (cap & 0x1f) + 1;
446}
447
Tejun Heo0d5ff562007-02-01 15:06:36 +0900448static inline void __iomem *ahci_port_base(void __iomem *base,
449 unsigned int port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450{
451 return base + 0x100 + (port * 0x80);
452}
453
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
455{
456 unsigned int sc_reg;
457
458 switch (sc_reg_in) {
459 case SCR_STATUS: sc_reg = 0; break;
460 case SCR_CONTROL: sc_reg = 1; break;
461 case SCR_ERROR: sc_reg = 2; break;
462 case SCR_ACTIVE: sc_reg = 3; break;
463 default:
464 return 0xffffffffU;
465 }
466
Tejun Heo0d5ff562007-02-01 15:06:36 +0900467 return readl(ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468}
469
470
471static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
472 u32 val)
473{
474 unsigned int sc_reg;
475
476 switch (sc_reg_in) {
477 case SCR_STATUS: sc_reg = 0; break;
478 case SCR_CONTROL: sc_reg = 1; break;
479 case SCR_ERROR: sc_reg = 2; break;
480 case SCR_ACTIVE: sc_reg = 3; break;
481 default:
482 return;
483 }
484
Tejun Heo0d5ff562007-02-01 15:06:36 +0900485 writel(val, ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486}
487
Tejun Heo9f592052006-07-26 15:59:26 +0900488static void ahci_start_engine(void __iomem *port_mmio)
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900489{
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900490 u32 tmp;
491
Tejun Heod8fcd112006-07-26 15:59:25 +0900492 /* start DMA */
Tejun Heo9f592052006-07-26 15:59:26 +0900493 tmp = readl(port_mmio + PORT_CMD);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900494 tmp |= PORT_CMD_START;
495 writel(tmp, port_mmio + PORT_CMD);
496 readl(port_mmio + PORT_CMD); /* flush */
497}
498
Tejun Heo254950c2006-07-26 15:59:25 +0900499static int ahci_stop_engine(void __iomem *port_mmio)
500{
501 u32 tmp;
502
503 tmp = readl(port_mmio + PORT_CMD);
504
Tejun Heod8fcd112006-07-26 15:59:25 +0900505 /* check if the HBA is idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900506 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
507 return 0;
508
Tejun Heod8fcd112006-07-26 15:59:25 +0900509 /* setting HBA to idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900510 tmp &= ~PORT_CMD_START;
511 writel(tmp, port_mmio + PORT_CMD);
512
Tejun Heod8fcd112006-07-26 15:59:25 +0900513 /* wait for engine to stop. This could be as long as 500 msec */
Tejun Heo254950c2006-07-26 15:59:25 +0900514 tmp = ata_wait_register(port_mmio + PORT_CMD,
515 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
Tejun Heod8fcd112006-07-26 15:59:25 +0900516 if (tmp & PORT_CMD_LIST_ON)
Tejun Heo254950c2006-07-26 15:59:25 +0900517 return -EIO;
518
519 return 0;
520}
521
Tejun Heo0be0aa92006-07-26 15:59:26 +0900522static void ahci_start_fis_rx(void __iomem *port_mmio, u32 cap,
523 dma_addr_t cmd_slot_dma, dma_addr_t rx_fis_dma)
524{
525 u32 tmp;
526
527 /* set FIS registers */
528 if (cap & HOST_CAP_64)
529 writel((cmd_slot_dma >> 16) >> 16, port_mmio + PORT_LST_ADDR_HI);
530 writel(cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
531
532 if (cap & HOST_CAP_64)
533 writel((rx_fis_dma >> 16) >> 16, port_mmio + PORT_FIS_ADDR_HI);
534 writel(rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
535
536 /* enable FIS reception */
537 tmp = readl(port_mmio + PORT_CMD);
538 tmp |= PORT_CMD_FIS_RX;
539 writel(tmp, port_mmio + PORT_CMD);
540
541 /* flush */
542 readl(port_mmio + PORT_CMD);
543}
544
545static int ahci_stop_fis_rx(void __iomem *port_mmio)
546{
547 u32 tmp;
548
549 /* disable FIS reception */
550 tmp = readl(port_mmio + PORT_CMD);
551 tmp &= ~PORT_CMD_FIS_RX;
552 writel(tmp, port_mmio + PORT_CMD);
553
554 /* wait for completion, spec says 500ms, give it 1000 */
555 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
556 PORT_CMD_FIS_ON, 10, 1000);
557 if (tmp & PORT_CMD_FIS_ON)
558 return -EBUSY;
559
560 return 0;
561}
562
563static void ahci_power_up(void __iomem *port_mmio, u32 cap)
564{
565 u32 cmd;
566
567 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
568
569 /* spin up device */
570 if (cap & HOST_CAP_SSS) {
571 cmd |= PORT_CMD_SPIN_UP;
572 writel(cmd, port_mmio + PORT_CMD);
573 }
574
575 /* wake up link */
576 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
577}
578
579static void ahci_power_down(void __iomem *port_mmio, u32 cap)
580{
581 u32 cmd, scontrol;
582
Tejun Heo07c53da2007-01-21 02:10:11 +0900583 if (!(cap & HOST_CAP_SSS))
584 return;
585
586 /* put device into listen mode, first set PxSCTL.DET to 0 */
587 scontrol = readl(port_mmio + PORT_SCR_CTL);
588 scontrol &= ~0xf;
589 writel(scontrol, port_mmio + PORT_SCR_CTL);
590
591 /* then set PxCMD.SUD to 0 */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900592 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
Tejun Heo07c53da2007-01-21 02:10:11 +0900593 cmd &= ~PORT_CMD_SPIN_UP;
594 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900595}
596
597static void ahci_init_port(void __iomem *port_mmio, u32 cap,
598 dma_addr_t cmd_slot_dma, dma_addr_t rx_fis_dma)
599{
Tejun Heo0be0aa92006-07-26 15:59:26 +0900600 /* enable FIS reception */
601 ahci_start_fis_rx(port_mmio, cap, cmd_slot_dma, rx_fis_dma);
602
603 /* enable DMA */
604 ahci_start_engine(port_mmio);
605}
606
607static int ahci_deinit_port(void __iomem *port_mmio, u32 cap, const char **emsg)
608{
609 int rc;
610
611 /* disable DMA */
612 rc = ahci_stop_engine(port_mmio);
613 if (rc) {
614 *emsg = "failed to stop engine";
615 return rc;
616 }
617
618 /* disable FIS reception */
619 rc = ahci_stop_fis_rx(port_mmio);
620 if (rc) {
621 *emsg = "failed stop FIS RX";
622 return rc;
623 }
624
Tejun Heo0be0aa92006-07-26 15:59:26 +0900625 return 0;
626}
627
Tejun Heod91542c2006-07-26 15:59:26 +0900628static int ahci_reset_controller(void __iomem *mmio, struct pci_dev *pdev)
629{
Tejun Heo98fa4b62006-11-02 12:17:23 +0900630 u32 cap_save, impl_save, tmp;
Tejun Heod91542c2006-07-26 15:59:26 +0900631
632 cap_save = readl(mmio + HOST_CAP);
Tejun Heo98fa4b62006-11-02 12:17:23 +0900633 impl_save = readl(mmio + HOST_PORTS_IMPL);
Tejun Heod91542c2006-07-26 15:59:26 +0900634
635 /* global controller reset */
636 tmp = readl(mmio + HOST_CTL);
637 if ((tmp & HOST_RESET) == 0) {
638 writel(tmp | HOST_RESET, mmio + HOST_CTL);
639 readl(mmio + HOST_CTL); /* flush */
640 }
641
642 /* reset must complete within 1 second, or
643 * the hardware should be considered fried.
644 */
645 ssleep(1);
646
647 tmp = readl(mmio + HOST_CTL);
648 if (tmp & HOST_RESET) {
649 dev_printk(KERN_ERR, &pdev->dev,
650 "controller reset failed (0x%x)\n", tmp);
651 return -EIO;
652 }
653
Tejun Heo98fa4b62006-11-02 12:17:23 +0900654 /* turn on AHCI mode */
Tejun Heod91542c2006-07-26 15:59:26 +0900655 writel(HOST_AHCI_EN, mmio + HOST_CTL);
656 (void) readl(mmio + HOST_CTL); /* flush */
Tejun Heo98fa4b62006-11-02 12:17:23 +0900657
658 /* These write-once registers are normally cleared on reset.
659 * Restore BIOS values... which we HOPE were present before
660 * reset.
661 */
662 if (!impl_save) {
663 impl_save = (1 << ahci_nr_ports(cap_save)) - 1;
664 dev_printk(KERN_WARNING, &pdev->dev,
665 "PORTS_IMPL is zero, forcing 0x%x\n", impl_save);
666 }
Tejun Heod91542c2006-07-26 15:59:26 +0900667 writel(cap_save, mmio + HOST_CAP);
Tejun Heo98fa4b62006-11-02 12:17:23 +0900668 writel(impl_save, mmio + HOST_PORTS_IMPL);
Tejun Heod91542c2006-07-26 15:59:26 +0900669 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
670
671 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
672 u16 tmp16;
673
674 /* configure PCS */
675 pci_read_config_word(pdev, 0x92, &tmp16);
676 tmp16 |= 0xf;
677 pci_write_config_word(pdev, 0x92, tmp16);
678 }
679
680 return 0;
681}
682
683static void ahci_init_controller(void __iomem *mmio, struct pci_dev *pdev,
Tejun Heo648a88b2006-11-09 15:08:40 +0900684 int n_ports, unsigned int port_flags,
685 struct ahci_host_priv *hpriv)
Tejun Heod91542c2006-07-26 15:59:26 +0900686{
687 int i, rc;
688 u32 tmp;
689
690 for (i = 0; i < n_ports; i++) {
691 void __iomem *port_mmio = ahci_port_base(mmio, i);
692 const char *emsg = NULL;
693
Tejun Heo648a88b2006-11-09 15:08:40 +0900694 if ((port_flags & AHCI_FLAG_HONOR_PI) &&
695 !(hpriv->port_map & (1 << i)))
Tejun Heod91542c2006-07-26 15:59:26 +0900696 continue;
Tejun Heod91542c2006-07-26 15:59:26 +0900697
698 /* make sure port is not active */
Tejun Heo648a88b2006-11-09 15:08:40 +0900699 rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
Tejun Heod91542c2006-07-26 15:59:26 +0900700 if (rc)
701 dev_printk(KERN_WARNING, &pdev->dev,
702 "%s (%d)\n", emsg, rc);
703
704 /* clear SError */
705 tmp = readl(port_mmio + PORT_SCR_ERR);
706 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
707 writel(tmp, port_mmio + PORT_SCR_ERR);
708
Tejun Heof4b5cc82006-08-07 11:39:04 +0900709 /* clear port IRQ */
Tejun Heod91542c2006-07-26 15:59:26 +0900710 tmp = readl(port_mmio + PORT_IRQ_STAT);
711 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
712 if (tmp)
713 writel(tmp, port_mmio + PORT_IRQ_STAT);
714
715 writel(1 << i, mmio + HOST_IRQ_STAT);
Tejun Heod91542c2006-07-26 15:59:26 +0900716 }
717
718 tmp = readl(mmio + HOST_CTL);
719 VPRINTK("HOST_CTL 0x%x\n", tmp);
720 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
721 tmp = readl(mmio + HOST_CTL);
722 VPRINTK("HOST_CTL 0x%x\n", tmp);
723}
724
Tejun Heo422b7592005-12-19 22:37:17 +0900725static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900727 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +0900729 u32 tmp;
730
731 tmp = readl(port_mmio + PORT_SIG);
732 tf.lbah = (tmp >> 24) & 0xff;
733 tf.lbam = (tmp >> 16) & 0xff;
734 tf.lbal = (tmp >> 8) & 0xff;
735 tf.nsect = (tmp) & 0xff;
736
737 return ata_dev_classify(&tf);
738}
739
Tejun Heo12fad3f2006-05-15 21:03:55 +0900740static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
741 u32 opts)
Tejun Heocc9278e2006-02-10 17:25:47 +0900742{
Tejun Heo12fad3f2006-05-15 21:03:55 +0900743 dma_addr_t cmd_tbl_dma;
744
745 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
746
747 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
748 pp->cmd_slot[tag].status = 0;
749 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
750 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
Tejun Heocc9278e2006-02-10 17:25:47 +0900751}
752
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200753static int ahci_clo(struct ata_port *ap)
754{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900755 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Jeff Garzikcca39742006-08-24 03:19:22 -0400756 struct ahci_host_priv *hpriv = ap->host->private_data;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200757 u32 tmp;
758
759 if (!(hpriv->cap & HOST_CAP_CLO))
760 return -EOPNOTSUPP;
761
762 tmp = readl(port_mmio + PORT_CMD);
763 tmp |= PORT_CMD_CLO;
764 writel(tmp, port_mmio + PORT_CMD);
765
766 tmp = ata_wait_register(port_mmio + PORT_CMD,
767 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
768 if (tmp & PORT_CMD_CLO)
769 return -EIO;
770
771 return 0;
772}
773
Tejun Heo2bf2cb22006-04-11 22:16:45 +0900774static int ahci_softreset(struct ata_port *ap, unsigned int *class)
Tejun Heo4658f792006-03-22 21:07:03 +0900775{
Tejun Heo4658f792006-03-22 21:07:03 +0900776 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900777 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo4658f792006-03-22 21:07:03 +0900778 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
779 const u32 cmd_fis_len = 5; /* five dwords */
780 const char *reason = NULL;
781 struct ata_taskfile tf;
Tejun Heo75fe1802006-04-11 22:22:29 +0900782 u32 tmp;
Tejun Heo4658f792006-03-22 21:07:03 +0900783 u8 *fis;
784 int rc;
785
786 DPRINTK("ENTER\n");
787
Tejun Heo81952c52006-05-15 20:57:47 +0900788 if (ata_port_offline(ap)) {
Tejun Heoc2a65852006-04-03 01:58:06 +0900789 DPRINTK("PHY reports no device\n");
790 *class = ATA_DEV_NONE;
791 return 0;
792 }
793
Tejun Heo4658f792006-03-22 21:07:03 +0900794 /* prepare for SRST (AHCI-1.1 10.4.1) */
zhao, forrest5457f2192006-07-13 13:38:32 +0800795 rc = ahci_stop_engine(port_mmio);
Tejun Heo4658f792006-03-22 21:07:03 +0900796 if (rc) {
797 reason = "failed to stop engine";
798 goto fail_restart;
799 }
800
801 /* check BUSY/DRQ, perform Command List Override if necessary */
Tejun Heo1244a192006-11-01 17:19:18 +0900802 if (ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ)) {
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200803 rc = ahci_clo(ap);
804
805 if (rc == -EOPNOTSUPP) {
806 reason = "port busy but CLO unavailable";
Tejun Heo4658f792006-03-22 21:07:03 +0900807 goto fail_restart;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200808 } else if (rc) {
809 reason = "port busy but CLO failed";
Tejun Heo4658f792006-03-22 21:07:03 +0900810 goto fail_restart;
811 }
812 }
813
814 /* restart engine */
zhao, forrest5457f2192006-07-13 13:38:32 +0800815 ahci_start_engine(port_mmio);
Tejun Heo4658f792006-03-22 21:07:03 +0900816
Tejun Heo3373efd2006-05-15 20:57:53 +0900817 ata_tf_init(ap->device, &tf);
Tejun Heo4658f792006-03-22 21:07:03 +0900818 fis = pp->cmd_tbl;
819
820 /* issue the first D2H Register FIS */
Tejun Heo12fad3f2006-05-15 21:03:55 +0900821 ahci_fill_cmd_slot(pp, 0,
822 cmd_fis_len | AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY);
Tejun Heo4658f792006-03-22 21:07:03 +0900823
824 tf.ctl |= ATA_SRST;
825 ata_tf_to_fis(&tf, fis, 0);
826 fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
827
828 writel(1, port_mmio + PORT_CMD_ISSUE);
Tejun Heo4658f792006-03-22 21:07:03 +0900829
Tejun Heo75fe1802006-04-11 22:22:29 +0900830 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1, 1, 500);
831 if (tmp & 0x1) {
Tejun Heo4658f792006-03-22 21:07:03 +0900832 rc = -EIO;
833 reason = "1st FIS failed";
834 goto fail;
835 }
836
837 /* spec says at least 5us, but be generous and sleep for 1ms */
838 msleep(1);
839
840 /* issue the second D2H Register FIS */
Tejun Heo12fad3f2006-05-15 21:03:55 +0900841 ahci_fill_cmd_slot(pp, 0, cmd_fis_len);
Tejun Heo4658f792006-03-22 21:07:03 +0900842
843 tf.ctl &= ~ATA_SRST;
844 ata_tf_to_fis(&tf, fis, 0);
845 fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
846
847 writel(1, port_mmio + PORT_CMD_ISSUE);
848 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
849
850 /* spec mandates ">= 2ms" before checking status.
851 * We wait 150ms, because that was the magic delay used for
852 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
853 * between when the ATA command register is written, and then
854 * status is checked. Because waiting for "a while" before
855 * checking status is fine, post SRST, we perform this magic
856 * delay here as well.
857 */
858 msleep(150);
859
860 *class = ATA_DEV_NONE;
Tejun Heo81952c52006-05-15 20:57:47 +0900861 if (ata_port_online(ap)) {
Tejun Heo4658f792006-03-22 21:07:03 +0900862 if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
863 rc = -EIO;
864 reason = "device not ready";
865 goto fail;
866 }
867 *class = ahci_dev_classify(ap);
868 }
869
870 DPRINTK("EXIT, class=%u\n", *class);
871 return 0;
872
873 fail_restart:
zhao, forrest5457f2192006-07-13 13:38:32 +0800874 ahci_start_engine(port_mmio);
Tejun Heo4658f792006-03-22 21:07:03 +0900875 fail:
Tejun Heof15a1da2006-05-15 20:57:56 +0900876 ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo4658f792006-03-22 21:07:03 +0900877 return rc;
878}
879
Tejun Heo2bf2cb22006-04-11 22:16:45 +0900880static int ahci_hardreset(struct ata_port *ap, unsigned int *class)
Tejun Heo422b7592005-12-19 22:37:17 +0900881{
Tejun Heo42969712006-05-31 18:28:18 +0900882 struct ahci_port_priv *pp = ap->private_data;
883 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
884 struct ata_taskfile tf;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900885 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
zhao, forrest5457f2192006-07-13 13:38:32 +0800886 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Tejun Heo4bd00f62006-02-11 16:26:02 +0900887 int rc;
888
889 DPRINTK("ENTER\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890
zhao, forrest5457f2192006-07-13 13:38:32 +0800891 ahci_stop_engine(port_mmio);
Tejun Heo42969712006-05-31 18:28:18 +0900892
893 /* clear D2H reception area to properly wait for D2H FIS */
894 ata_tf_init(ap->device, &tf);
Tejun Heodfd7a3d2007-01-26 15:37:20 +0900895 tf.command = 0x80;
Tejun Heo42969712006-05-31 18:28:18 +0900896 ata_tf_to_fis(&tf, d2h_fis, 0);
897
Tejun Heo2bf2cb22006-04-11 22:16:45 +0900898 rc = sata_std_hardreset(ap, class);
Tejun Heo42969712006-05-31 18:28:18 +0900899
zhao, forrest5457f2192006-07-13 13:38:32 +0800900 ahci_start_engine(port_mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901
Tejun Heo81952c52006-05-15 20:57:47 +0900902 if (rc == 0 && ata_port_online(ap))
Tejun Heo4bd00f62006-02-11 16:26:02 +0900903 *class = ahci_dev_classify(ap);
904 if (*class == ATA_DEV_UNKNOWN)
905 *class = ATA_DEV_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906
Tejun Heo4bd00f62006-02-11 16:26:02 +0900907 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
908 return rc;
909}
910
Tejun Heoad616ff2006-11-01 18:00:24 +0900911static int ahci_vt8251_hardreset(struct ata_port *ap, unsigned int *class)
912{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900913 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heoad616ff2006-11-01 18:00:24 +0900914 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
915 int rc;
916
917 DPRINTK("ENTER\n");
918
919 ahci_stop_engine(port_mmio);
920
921 rc = sata_port_hardreset(ap, sata_ehc_deb_timing(&ap->eh_context));
922
923 /* vt8251 needs SError cleared for the port to operate */
924 ahci_scr_write(ap, SCR_ERROR, ahci_scr_read(ap, SCR_ERROR));
925
926 ahci_start_engine(port_mmio);
927
928 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
929
930 /* vt8251 doesn't clear BSY on signature FIS reception,
931 * request follow-up softreset.
932 */
933 return rc ?: -EAGAIN;
934}
935
Tejun Heo4bd00f62006-02-11 16:26:02 +0900936static void ahci_postreset(struct ata_port *ap, unsigned int *class)
937{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900938 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Tejun Heo4bd00f62006-02-11 16:26:02 +0900939 u32 new_tmp, tmp;
940
941 ata_std_postreset(ap, class);
Jeff Garzik02eaa662005-11-12 01:32:19 -0500942
943 /* Make sure port's ATAPI bit is set appropriately */
944 new_tmp = tmp = readl(port_mmio + PORT_CMD);
Tejun Heo4bd00f62006-02-11 16:26:02 +0900945 if (*class == ATA_DEV_ATAPI)
Jeff Garzik02eaa662005-11-12 01:32:19 -0500946 new_tmp |= PORT_CMD_ATAPI;
947 else
948 new_tmp &= ~PORT_CMD_ATAPI;
949 if (new_tmp != tmp) {
950 writel(new_tmp, port_mmio + PORT_CMD);
951 readl(port_mmio + PORT_CMD); /* flush */
952 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953}
954
955static u8 ahci_check_status(struct ata_port *ap)
956{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900957 void __iomem *mmio = ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958
959 return readl(mmio + PORT_TFDATA) & 0xFF;
960}
961
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
963{
964 struct ahci_port_priv *pp = ap->private_data;
965 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
966
967 ata_tf_from_fis(d2h_fis, tf);
968}
969
Tejun Heo12fad3f2006-05-15 21:03:55 +0900970static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971{
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400972 struct scatterlist *sg;
973 struct ahci_sg *ahci_sg;
Jeff Garzik828d09d2005-11-12 01:27:07 -0500974 unsigned int n_sg = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975
976 VPRINTK("ENTER\n");
977
978 /*
979 * Next, the S/G list.
980 */
Tejun Heo12fad3f2006-05-15 21:03:55 +0900981 ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400982 ata_for_each_sg(sg, qc) {
983 dma_addr_t addr = sg_dma_address(sg);
984 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400986 ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
987 ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
988 ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
Jeff Garzik828d09d2005-11-12 01:27:07 -0500989
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400990 ahci_sg++;
Jeff Garzik828d09d2005-11-12 01:27:07 -0500991 n_sg++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 }
Jeff Garzik828d09d2005-11-12 01:27:07 -0500993
994 return n_sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995}
996
997static void ahci_qc_prep(struct ata_queued_cmd *qc)
998{
Jeff Garzika0ea7322005-06-04 01:13:15 -0400999 struct ata_port *ap = qc->ap;
1000 struct ahci_port_priv *pp = ap->private_data;
Tejun Heocc9278e2006-02-10 17:25:47 +09001001 int is_atapi = is_atapi_taskfile(&qc->tf);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001002 void *cmd_tbl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 u32 opts;
1004 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -05001005 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006
1007 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008 * Fill in command table information. First, the header,
1009 * a SATA Register - Host to Device command FIS.
1010 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001011 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1012
1013 ata_tf_to_fis(&qc->tf, cmd_tbl, 0);
Tejun Heocc9278e2006-02-10 17:25:47 +09001014 if (is_atapi) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001015 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1016 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
Jeff Garzika0ea7322005-06-04 01:13:15 -04001017 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018
Tejun Heocc9278e2006-02-10 17:25:47 +09001019 n_elem = 0;
1020 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001021 n_elem = ahci_fill_sg(qc, cmd_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022
Tejun Heocc9278e2006-02-10 17:25:47 +09001023 /*
1024 * Fill in command slot information.
1025 */
1026 opts = cmd_fis_len | n_elem << 16;
1027 if (qc->tf.flags & ATA_TFLAG_WRITE)
1028 opts |= AHCI_CMD_WRITE;
1029 if (is_atapi)
Tejun Heo4b10e552006-03-12 11:25:27 +09001030 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001031
Tejun Heo12fad3f2006-05-15 21:03:55 +09001032 ahci_fill_cmd_slot(pp, qc->tag, opts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033}
1034
Tejun Heo78cd52d2006-05-15 20:58:29 +09001035static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036{
Tejun Heo78cd52d2006-05-15 20:58:29 +09001037 struct ahci_port_priv *pp = ap->private_data;
1038 struct ata_eh_info *ehi = &ap->eh_info;
1039 unsigned int err_mask = 0, action = 0;
1040 struct ata_queued_cmd *qc;
1041 u32 serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042
Tejun Heo78cd52d2006-05-15 20:58:29 +09001043 ata_ehi_clear_desc(ehi);
Jeff Garzik9f68a242005-11-15 14:03:47 -05001044
Tejun Heo78cd52d2006-05-15 20:58:29 +09001045 /* AHCI needs SError cleared; otherwise, it might lock up */
1046 serror = ahci_scr_read(ap, SCR_ERROR);
1047 ahci_scr_write(ap, SCR_ERROR, serror);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048
Tejun Heo78cd52d2006-05-15 20:58:29 +09001049 /* analyze @irq_stat */
1050 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051
Tejun Heo41669552006-11-29 11:33:14 +09001052 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
1053 if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
1054 irq_stat &= ~PORT_IRQ_IF_ERR;
1055
Tejun Heo78cd52d2006-05-15 20:58:29 +09001056 if (irq_stat & PORT_IRQ_TF_ERR)
1057 err_mask |= AC_ERR_DEV;
1058
1059 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1060 err_mask |= AC_ERR_HOST_BUS;
1061 action |= ATA_EH_SOFTRESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062 }
1063
Tejun Heo78cd52d2006-05-15 20:58:29 +09001064 if (irq_stat & PORT_IRQ_IF_ERR) {
1065 err_mask |= AC_ERR_ATA_BUS;
1066 action |= ATA_EH_SOFTRESET;
1067 ata_ehi_push_desc(ehi, ", interface fatal error");
1068 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069
Tejun Heo78cd52d2006-05-15 20:58:29 +09001070 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
Tejun Heo42969712006-05-31 18:28:18 +09001071 ata_ehi_hotplugged(ehi);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001072 ata_ehi_push_desc(ehi, ", %s", irq_stat & PORT_IRQ_CONNECT ?
1073 "connection status changed" : "PHY RDY changed");
1074 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075
Tejun Heo78cd52d2006-05-15 20:58:29 +09001076 if (irq_stat & PORT_IRQ_UNK_FIS) {
1077 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078
Tejun Heo78cd52d2006-05-15 20:58:29 +09001079 err_mask |= AC_ERR_HSM;
1080 action |= ATA_EH_SOFTRESET;
1081 ata_ehi_push_desc(ehi, ", unknown FIS %08x %08x %08x %08x",
1082 unk[0], unk[1], unk[2], unk[3]);
1083 }
Jeff Garzikb8f61532005-08-25 22:01:20 -04001084
Tejun Heo78cd52d2006-05-15 20:58:29 +09001085 /* okay, let's hand over to EH */
1086 ehi->serror |= serror;
1087 ehi->action |= action;
1088
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 qc = ata_qc_from_tag(ap, ap->active_tag);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001090 if (qc)
1091 qc->err_mask |= err_mask;
1092 else
1093 ehi->err_mask |= err_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094
Tejun Heo78cd52d2006-05-15 20:58:29 +09001095 if (irq_stat & PORT_IRQ_FREEZE)
1096 ata_port_freeze(ap);
1097 else
1098 ata_port_abort(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099}
1100
Tejun Heo78cd52d2006-05-15 20:58:29 +09001101static void ahci_host_intr(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001103 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Jeff Garzikea6ba102005-08-30 05:18:18 -04001104 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001105 struct ata_eh_info *ehi = &ap->eh_info;
Tejun Heo0291f952007-01-25 19:16:28 +09001106 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001107 u32 status, qc_active;
Tejun Heo0291f952007-01-25 19:16:28 +09001108 int rc, known_irq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109
1110 status = readl(port_mmio + PORT_IRQ_STAT);
1111 writel(status, port_mmio + PORT_IRQ_STAT);
1112
Tejun Heo78cd52d2006-05-15 20:58:29 +09001113 if (unlikely(status & PORT_IRQ_ERROR)) {
1114 ahci_error_intr(ap, status);
1115 return;
1116 }
1117
Tejun Heo12fad3f2006-05-15 21:03:55 +09001118 if (ap->sactive)
1119 qc_active = readl(port_mmio + PORT_SCR_ACT);
1120 else
1121 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
1122
1123 rc = ata_qc_complete_multiple(ap, qc_active, NULL);
1124 if (rc > 0)
1125 return;
1126 if (rc < 0) {
1127 ehi->err_mask |= AC_ERR_HSM;
1128 ehi->action |= ATA_EH_SOFTRESET;
1129 ata_port_freeze(ap);
1130 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131 }
1132
Tejun Heo2a3917a2006-05-15 20:58:30 +09001133 /* hmmm... a spurious interupt */
1134
Tejun Heo0291f952007-01-25 19:16:28 +09001135 /* if !NCQ, ignore. No modern ATA device has broken HSM
1136 * implementation for non-NCQ commands.
1137 */
1138 if (!ap->sactive)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001139 return;
1140
Tejun Heo0291f952007-01-25 19:16:28 +09001141 if (status & PORT_IRQ_D2H_REG_FIS) {
1142 if (!pp->ncq_saw_d2h)
1143 ata_port_printk(ap, KERN_INFO,
1144 "D2H reg with I during NCQ, "
1145 "this message won't be printed again\n");
1146 pp->ncq_saw_d2h = 1;
1147 known_irq = 1;
1148 }
Tejun Heo2a3917a2006-05-15 20:58:30 +09001149
Tejun Heo0291f952007-01-25 19:16:28 +09001150 if (status & PORT_IRQ_DMAS_FIS) {
1151 if (!pp->ncq_saw_dmas)
1152 ata_port_printk(ap, KERN_INFO,
1153 "DMAS FIS during NCQ, "
1154 "this message won't be printed again\n");
1155 pp->ncq_saw_dmas = 1;
1156 known_irq = 1;
1157 }
1158
Tejun Heoa2bbd0c2007-02-21 16:34:25 +09001159 if (status & PORT_IRQ_SDB_FIS) {
Tejun Heo0291f952007-01-25 19:16:28 +09001160 /* SDB FIS containing spurious completions might be
Tejun Heoa2bbd0c2007-02-21 16:34:25 +09001161 * dangerous, whine and fail commands with HSM
1162 * violation. EH will turn off NCQ after several such
1163 * failures.
1164 */
Al Viro04d4f7a2007-02-09 16:39:30 +00001165 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
Tejun Heo0291f952007-01-25 19:16:28 +09001166
Tejun Heoa2bbd0c2007-02-21 16:34:25 +09001167 ata_ehi_push_desc(ehi, "spurious completion during NCQ "
1168 "issue=0x%x SAct=0x%x FIS=%08x:%08x",
1169 readl(port_mmio + PORT_CMD_ISSUE),
1170 readl(port_mmio + PORT_SCR_ACT),
1171 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
Tejun Heo0291f952007-01-25 19:16:28 +09001172
Tejun Heoa2bbd0c2007-02-21 16:34:25 +09001173 ehi->err_mask |= AC_ERR_HSM;
1174 ehi->action |= ATA_EH_SOFTRESET;
1175 ata_port_freeze(ap);
1176
Tejun Heo0291f952007-01-25 19:16:28 +09001177 known_irq = 1;
1178 }
1179
1180 if (!known_irq)
Tejun Heo78cd52d2006-05-15 20:58:29 +09001181 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
Tejun Heo0291f952007-01-25 19:16:28 +09001182 "(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
Tejun Heo12fad3f2006-05-15 21:03:55 +09001183 status, ap->active_tag, ap->sactive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184}
1185
1186static void ahci_irq_clear(struct ata_port *ap)
1187{
1188 /* TODO */
1189}
1190
David Howells7d12e782006-10-05 14:55:46 +01001191static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192{
Jeff Garzikcca39742006-08-24 03:19:22 -04001193 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194 struct ahci_host_priv *hpriv;
1195 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001196 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197 u32 irq_stat, irq_ack = 0;
1198
1199 VPRINTK("ENTER\n");
1200
Jeff Garzikcca39742006-08-24 03:19:22 -04001201 hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001202 mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203
1204 /* sigh. 0xffffffff is a valid return from h/w */
1205 irq_stat = readl(mmio + HOST_IRQ_STAT);
1206 irq_stat &= hpriv->port_map;
1207 if (!irq_stat)
1208 return IRQ_NONE;
1209
Jeff Garzikcca39742006-08-24 03:19:22 -04001210 spin_lock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211
Jeff Garzikcca39742006-08-24 03:19:22 -04001212 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214
Jeff Garzik67846b32005-10-05 02:58:32 -04001215 if (!(irq_stat & (1 << i)))
1216 continue;
1217
Jeff Garzikcca39742006-08-24 03:19:22 -04001218 ap = host->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -04001219 if (ap) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001220 ahci_host_intr(ap);
Jeff Garzik67846b32005-10-05 02:58:32 -04001221 VPRINTK("port %u\n", i);
1222 } else {
1223 VPRINTK("port %u (no irq)\n", i);
Tejun Heo6971ed12006-03-11 12:47:54 +09001224 if (ata_ratelimit())
Jeff Garzikcca39742006-08-24 03:19:22 -04001225 dev_printk(KERN_WARNING, host->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -05001226 "interrupt on disabled port %u\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227 }
Jeff Garzik67846b32005-10-05 02:58:32 -04001228
1229 irq_ack |= (1 << i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 }
1231
1232 if (irq_ack) {
1233 writel(irq_ack, mmio + HOST_IRQ_STAT);
1234 handled = 1;
1235 }
1236
Jeff Garzikcca39742006-08-24 03:19:22 -04001237 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238
1239 VPRINTK("EXIT\n");
1240
1241 return IRQ_RETVAL(handled);
1242}
1243
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001244static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245{
1246 struct ata_port *ap = qc->ap;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001247 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248
Tejun Heo12fad3f2006-05-15 21:03:55 +09001249 if (qc->tf.protocol == ATA_PROT_NCQ)
1250 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
1251 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1253
1254 return 0;
1255}
1256
Tejun Heo78cd52d2006-05-15 20:58:29 +09001257static void ahci_freeze(struct ata_port *ap)
1258{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001259 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo78cd52d2006-05-15 20:58:29 +09001260 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1261
1262 /* turn IRQ off */
1263 writel(0, port_mmio + PORT_IRQ_MASK);
1264}
1265
1266static void ahci_thaw(struct ata_port *ap)
1267{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001268 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo78cd52d2006-05-15 20:58:29 +09001269 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1270 u32 tmp;
1271
1272 /* clear IRQ */
1273 tmp = readl(port_mmio + PORT_IRQ_STAT);
1274 writel(tmp, port_mmio + PORT_IRQ_STAT);
Tejun Heoa7187282007-01-27 11:04:26 +09001275 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001276
1277 /* turn IRQ back on */
1278 writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
1279}
1280
1281static void ahci_error_handler(struct ata_port *ap)
1282{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001283 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
zhao, forrest5457f2192006-07-13 13:38:32 +08001284 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1285
Tejun Heob51e9e52006-06-29 01:29:30 +09001286 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001287 /* restart engine */
zhao, forrest5457f2192006-07-13 13:38:32 +08001288 ahci_stop_engine(port_mmio);
1289 ahci_start_engine(port_mmio);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001290 }
1291
1292 /* perform recovery */
Tejun Heo4aeb0e32006-11-01 17:58:33 +09001293 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset,
Tejun Heof5914a42006-05-31 18:27:48 +09001294 ahci_postreset);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001295}
1296
Tejun Heoad616ff2006-11-01 18:00:24 +09001297static void ahci_vt8251_error_handler(struct ata_port *ap)
1298{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001299 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heoad616ff2006-11-01 18:00:24 +09001300 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1301
1302 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
1303 /* restart engine */
1304 ahci_stop_engine(port_mmio);
1305 ahci_start_engine(port_mmio);
1306 }
1307
1308 /* perform recovery */
1309 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
1310 ahci_postreset);
1311}
1312
Tejun Heo78cd52d2006-05-15 20:58:29 +09001313static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
1314{
1315 struct ata_port *ap = qc->ap;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001316 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
zhao, forrest5457f2192006-07-13 13:38:32 +08001317 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001318
1319 if (qc->flags & ATA_QCFLAG_FAILED)
1320 qc->err_mask |= AC_ERR_OTHER;
1321
1322 if (qc->err_mask) {
1323 /* make DMA engine forget about the failed command */
zhao, forrest5457f2192006-07-13 13:38:32 +08001324 ahci_stop_engine(port_mmio);
1325 ahci_start_engine(port_mmio);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001326 }
1327}
1328
Tejun Heoc1332872006-07-26 15:59:26 +09001329static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
1330{
Jeff Garzikcca39742006-08-24 03:19:22 -04001331 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heoc1332872006-07-26 15:59:26 +09001332 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001333 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001334 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1335 const char *emsg = NULL;
1336 int rc;
1337
1338 rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
Tejun Heo8e16f942006-11-20 15:42:36 +09001339 if (rc == 0)
1340 ahci_power_down(port_mmio, hpriv->cap);
1341 else {
Tejun Heoc1332872006-07-26 15:59:26 +09001342 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
1343 ahci_init_port(port_mmio, hpriv->cap,
1344 pp->cmd_slot_dma, pp->rx_fis_dma);
1345 }
1346
1347 return rc;
1348}
1349
1350static int ahci_port_resume(struct ata_port *ap)
1351{
1352 struct ahci_port_priv *pp = ap->private_data;
Jeff Garzikcca39742006-08-24 03:19:22 -04001353 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001354 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001355 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1356
Tejun Heo8e16f942006-11-20 15:42:36 +09001357 ahci_power_up(port_mmio, hpriv->cap);
Tejun Heoc1332872006-07-26 15:59:26 +09001358 ahci_init_port(port_mmio, hpriv->cap, pp->cmd_slot_dma, pp->rx_fis_dma);
1359
1360 return 0;
1361}
1362
1363static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1364{
Jeff Garzikcca39742006-08-24 03:19:22 -04001365 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001366 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001367 u32 ctl;
1368
1369 if (mesg.event == PM_EVENT_SUSPEND) {
1370 /* AHCI spec rev1.1 section 8.3.3:
1371 * Software must disable interrupts prior to requesting a
1372 * transition of the HBA to D3 state.
1373 */
1374 ctl = readl(mmio + HOST_CTL);
1375 ctl &= ~HOST_IRQ_EN;
1376 writel(ctl, mmio + HOST_CTL);
1377 readl(mmio + HOST_CTL); /* flush */
1378 }
1379
1380 return ata_pci_device_suspend(pdev, mesg);
1381}
1382
1383static int ahci_pci_device_resume(struct pci_dev *pdev)
1384{
Jeff Garzikcca39742006-08-24 03:19:22 -04001385 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1386 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001387 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001388 int rc;
1389
Tejun Heo553c4aa2006-12-26 19:39:50 +09001390 rc = ata_pci_device_do_resume(pdev);
1391 if (rc)
1392 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +09001393
1394 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
1395 rc = ahci_reset_controller(mmio, pdev);
1396 if (rc)
1397 return rc;
1398
Tejun Heo648a88b2006-11-09 15:08:40 +09001399 ahci_init_controller(mmio, pdev, host->n_ports,
1400 host->ports[0]->flags, hpriv);
Tejun Heoc1332872006-07-26 15:59:26 +09001401 }
1402
Jeff Garzikcca39742006-08-24 03:19:22 -04001403 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001404
1405 return 0;
1406}
1407
Tejun Heo254950c2006-07-26 15:59:25 +09001408static int ahci_port_start(struct ata_port *ap)
1409{
Jeff Garzikcca39742006-08-24 03:19:22 -04001410 struct device *dev = ap->host->dev;
1411 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo254950c2006-07-26 15:59:25 +09001412 struct ahci_port_priv *pp;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001413 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo254950c2006-07-26 15:59:25 +09001414 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1415 void *mem;
1416 dma_addr_t mem_dma;
1417 int rc;
1418
Tejun Heo24dc5f32007-01-20 16:00:28 +09001419 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo254950c2006-07-26 15:59:25 +09001420 if (!pp)
1421 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001422
1423 rc = ata_pad_alloc(ap, dev);
Tejun Heo24dc5f32007-01-20 16:00:28 +09001424 if (rc)
Tejun Heo254950c2006-07-26 15:59:25 +09001425 return rc;
Tejun Heo254950c2006-07-26 15:59:25 +09001426
Tejun Heo24dc5f32007-01-20 16:00:28 +09001427 mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
1428 GFP_KERNEL);
1429 if (!mem)
Tejun Heo254950c2006-07-26 15:59:25 +09001430 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001431 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
1432
1433 /*
1434 * First item in chunk of DMA memory: 32-slot command table,
1435 * 32 bytes each in size
1436 */
1437 pp->cmd_slot = mem;
1438 pp->cmd_slot_dma = mem_dma;
1439
1440 mem += AHCI_CMD_SLOT_SZ;
1441 mem_dma += AHCI_CMD_SLOT_SZ;
1442
1443 /*
1444 * Second item: Received-FIS area
1445 */
1446 pp->rx_fis = mem;
1447 pp->rx_fis_dma = mem_dma;
1448
1449 mem += AHCI_RX_FIS_SZ;
1450 mem_dma += AHCI_RX_FIS_SZ;
1451
1452 /*
1453 * Third item: data area for storing a single command
1454 * and its scatter-gather table
1455 */
1456 pp->cmd_tbl = mem;
1457 pp->cmd_tbl_dma = mem_dma;
1458
1459 ap->private_data = pp;
1460
Tejun Heo8e16f942006-11-20 15:42:36 +09001461 /* power up port */
1462 ahci_power_up(port_mmio, hpriv->cap);
1463
Tejun Heo0be0aa92006-07-26 15:59:26 +09001464 /* initialize port */
1465 ahci_init_port(port_mmio, hpriv->cap, pp->cmd_slot_dma, pp->rx_fis_dma);
Tejun Heo254950c2006-07-26 15:59:25 +09001466
1467 return 0;
1468}
1469
1470static void ahci_port_stop(struct ata_port *ap)
1471{
Jeff Garzikcca39742006-08-24 03:19:22 -04001472 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001473 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo254950c2006-07-26 15:59:25 +09001474 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001475 const char *emsg = NULL;
1476 int rc;
Tejun Heo254950c2006-07-26 15:59:25 +09001477
Tejun Heo0be0aa92006-07-26 15:59:26 +09001478 /* de-initialize port */
1479 rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
1480 if (rc)
1481 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
Tejun Heo254950c2006-07-26 15:59:25 +09001482}
1483
Tejun Heo0d5ff562007-02-01 15:06:36 +09001484static void ahci_setup_port(struct ata_ioports *port, void __iomem *base,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485 unsigned int port_idx)
1486{
1487 VPRINTK("ENTER, base==0x%lx, port_idx %u\n", base, port_idx);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001488 base = ahci_port_base(base, port_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489 VPRINTK("base now==0x%lx\n", base);
1490
1491 port->cmd_addr = base;
1492 port->scr_addr = base + PORT_SCR;
1493
1494 VPRINTK("EXIT\n");
1495}
1496
1497static int ahci_host_init(struct ata_probe_ent *probe_ent)
1498{
1499 struct ahci_host_priv *hpriv = probe_ent->private_data;
1500 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001501 void __iomem *mmio = probe_ent->iomap[AHCI_PCI_BAR];
Tejun Heo648a88b2006-11-09 15:08:40 +09001502 unsigned int i, cap_n_ports, using_dac;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001504
Tejun Heod91542c2006-07-26 15:59:26 +09001505 rc = ahci_reset_controller(mmio, pdev);
1506 if (rc)
1507 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508
1509 hpriv->cap = readl(mmio + HOST_CAP);
1510 hpriv->port_map = readl(mmio + HOST_PORTS_IMPL);
Tejun Heo648a88b2006-11-09 15:08:40 +09001511 cap_n_ports = ahci_nr_ports(hpriv->cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512
1513 VPRINTK("cap 0x%x port_map 0x%x n_ports %d\n",
Tejun Heo648a88b2006-11-09 15:08:40 +09001514 hpriv->cap, hpriv->port_map, cap_n_ports);
1515
1516 if (probe_ent->port_flags & AHCI_FLAG_HONOR_PI) {
1517 unsigned int n_ports = cap_n_ports;
1518 u32 port_map = hpriv->port_map;
1519 int max_port = 0;
1520
1521 for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
1522 if (port_map & (1 << i)) {
1523 n_ports--;
1524 port_map &= ~(1 << i);
1525 max_port = i;
1526 } else
1527 probe_ent->dummy_port_mask |= 1 << i;
1528 }
1529
1530 if (n_ports || port_map)
1531 dev_printk(KERN_WARNING, &pdev->dev,
1532 "nr_ports (%u) and implemented port map "
1533 "(0x%x) don't match\n",
1534 cap_n_ports, hpriv->port_map);
1535
1536 probe_ent->n_ports = max_port + 1;
1537 } else
1538 probe_ent->n_ports = cap_n_ports;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539
1540 using_dac = hpriv->cap & HOST_CAP_64;
1541 if (using_dac &&
1542 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1543 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1544 if (rc) {
1545 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1546 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001547 dev_printk(KERN_ERR, &pdev->dev,
1548 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549 return rc;
1550 }
1551 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552 } else {
1553 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1554 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001555 dev_printk(KERN_ERR, &pdev->dev,
1556 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557 return rc;
1558 }
1559 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1560 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001561 dev_printk(KERN_ERR, &pdev->dev,
1562 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563 return rc;
1564 }
1565 }
1566
Tejun Heod91542c2006-07-26 15:59:26 +09001567 for (i = 0; i < probe_ent->n_ports; i++)
Tejun Heo0d5ff562007-02-01 15:06:36 +09001568 ahci_setup_port(&probe_ent->port[i], mmio, i);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001569
Tejun Heo648a88b2006-11-09 15:08:40 +09001570 ahci_init_controller(mmio, pdev, probe_ent->n_ports,
1571 probe_ent->port_flags, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572
1573 pci_set_master(pdev);
1574
1575 return 0;
1576}
1577
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578static void ahci_print_info(struct ata_probe_ent *probe_ent)
1579{
1580 struct ahci_host_priv *hpriv = probe_ent->private_data;
1581 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001582 void __iomem *mmio = probe_ent->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583 u32 vers, cap, impl, speed;
1584 const char *speed_s;
1585 u16 cc;
1586 const char *scc_s;
1587
1588 vers = readl(mmio + HOST_VERSION);
1589 cap = hpriv->cap;
1590 impl = hpriv->port_map;
1591
1592 speed = (cap >> 20) & 0xf;
1593 if (speed == 1)
1594 speed_s = "1.5";
1595 else if (speed == 2)
1596 speed_s = "3";
1597 else
1598 speed_s = "?";
1599
1600 pci_read_config_word(pdev, 0x0a, &cc);
Conke Huc9f89472007-01-09 05:32:51 -05001601 if (cc == PCI_CLASS_STORAGE_IDE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602 scc_s = "IDE";
Conke Huc9f89472007-01-09 05:32:51 -05001603 else if (cc == PCI_CLASS_STORAGE_SATA)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001604 scc_s = "SATA";
Conke Huc9f89472007-01-09 05:32:51 -05001605 else if (cc == PCI_CLASS_STORAGE_RAID)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606 scc_s = "RAID";
1607 else
1608 scc_s = "unknown";
1609
Jeff Garzika9524a72005-10-30 14:39:11 -05001610 dev_printk(KERN_INFO, &pdev->dev,
1611 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
1613 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614
1615 (vers >> 24) & 0xff,
1616 (vers >> 16) & 0xff,
1617 (vers >> 8) & 0xff,
1618 vers & 0xff,
1619
1620 ((cap >> 8) & 0x1f) + 1,
1621 (cap & 0x1f) + 1,
1622 speed_s,
1623 impl,
1624 scc_s);
1625
Jeff Garzika9524a72005-10-30 14:39:11 -05001626 dev_printk(KERN_INFO, &pdev->dev,
1627 "flags: "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628 "%s%s%s%s%s%s"
1629 "%s%s%s%s%s%s%s\n"
1630 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631
1632 cap & (1 << 31) ? "64bit " : "",
1633 cap & (1 << 30) ? "ncq " : "",
1634 cap & (1 << 28) ? "ilck " : "",
1635 cap & (1 << 27) ? "stag " : "",
1636 cap & (1 << 26) ? "pm " : "",
1637 cap & (1 << 25) ? "led " : "",
1638
1639 cap & (1 << 24) ? "clo " : "",
1640 cap & (1 << 19) ? "nz " : "",
1641 cap & (1 << 18) ? "only " : "",
1642 cap & (1 << 17) ? "pmp " : "",
1643 cap & (1 << 15) ? "pio " : "",
1644 cap & (1 << 14) ? "slum " : "",
1645 cap & (1 << 13) ? "part " : ""
1646 );
1647}
1648
Tejun Heo24dc5f32007-01-20 16:00:28 +09001649static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650{
1651 static int printed_version;
Tejun Heo24dc5f32007-01-20 16:00:28 +09001652 unsigned int board_idx = (unsigned int) ent->driver_data;
1653 struct device *dev = &pdev->dev;
1654 struct ata_probe_ent *probe_ent;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655 struct ahci_host_priv *hpriv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656 int rc;
1657
1658 VPRINTK("ENTER\n");
1659
Tejun Heo12fad3f2006-05-15 21:03:55 +09001660 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
1661
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001663 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664
Tejun Heo24dc5f32007-01-20 16:00:28 +09001665 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666 if (rc)
1667 return rc;
1668
Tejun Heo0d5ff562007-02-01 15:06:36 +09001669 rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
1670 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001671 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001672 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001673 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674
Tejun Heo24dc5f32007-01-20 16:00:28 +09001675 if (pci_enable_msi(pdev))
Jeff Garzik907f4672005-05-12 15:03:42 -04001676 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677
Tejun Heo24dc5f32007-01-20 16:00:28 +09001678 probe_ent = devm_kzalloc(dev, sizeof(*probe_ent), GFP_KERNEL);
1679 if (probe_ent == NULL)
1680 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682 probe_ent->dev = pci_dev_to_dev(pdev);
1683 INIT_LIST_HEAD(&probe_ent->node);
1684
Tejun Heo24dc5f32007-01-20 16:00:28 +09001685 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1686 if (!hpriv)
1687 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688
1689 probe_ent->sht = ahci_port_info[board_idx].sht;
Jeff Garzikcca39742006-08-24 03:19:22 -04001690 probe_ent->port_flags = ahci_port_info[board_idx].flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691 probe_ent->pio_mask = ahci_port_info[board_idx].pio_mask;
1692 probe_ent->udma_mask = ahci_port_info[board_idx].udma_mask;
1693 probe_ent->port_ops = ahci_port_info[board_idx].port_ops;
1694
1695 probe_ent->irq = pdev->irq;
Thomas Gleixner1d6f3592006-07-01 19:29:42 -07001696 probe_ent->irq_flags = IRQF_SHARED;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001697 probe_ent->iomap = pcim_iomap_table(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698 probe_ent->private_data = hpriv;
1699
1700 /* initialize adapter */
1701 rc = ahci_host_init(probe_ent);
1702 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001703 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704
Jeff Garzikcca39742006-08-24 03:19:22 -04001705 if (!(probe_ent->port_flags & AHCI_FLAG_NO_NCQ) &&
Tejun Heo71f07372006-06-21 23:12:48 +09001706 (hpriv->cap & HOST_CAP_NCQ))
Jeff Garzikcca39742006-08-24 03:19:22 -04001707 probe_ent->port_flags |= ATA_FLAG_NCQ;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001708
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709 ahci_print_info(probe_ent);
1710
Tejun Heo24dc5f32007-01-20 16:00:28 +09001711 if (!ata_device_add(probe_ent))
1712 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713
Tejun Heo24dc5f32007-01-20 16:00:28 +09001714 devm_kfree(dev, probe_ent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715 return 0;
Jeff Garzik907f4672005-05-12 15:03:42 -04001716}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717
1718static int __init ahci_init(void)
1719{
Pavel Roskinb7887192006-08-10 18:13:18 +09001720 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721}
1722
Linus Torvalds1da177e2005-04-16 15:20:36 -07001723static void __exit ahci_exit(void)
1724{
1725 pci_unregister_driver(&ahci_pci_driver);
1726}
1727
1728
1729MODULE_AUTHOR("Jeff Garzik");
1730MODULE_DESCRIPTION("AHCI SATA low-level driver");
1731MODULE_LICENSE("GPL");
1732MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001733MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734
1735module_init(ahci_init);
1736module_exit(ahci_exit);