blob: e438e9fee2066031345bada8ccb736fe96c064e3 [file] [log] [blame]
Ben Skeggs4b223ee2010-08-03 10:00:56 +10001/*
Ben Skeggsebb945a2012-07-20 08:17:34 +10002 * Copyright 2012 Red Hat Inc.
Ben Skeggs4b223ee2010-08-03 10:00:56 +10003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
Ben Skeggs05c71452015-01-14 15:28:47 +100024#include <engine/fifo.h>
Ben Skeggs4b223ee2010-08-03 10:00:56 +100025
Ben Skeggsebb945a2012-07-20 08:17:34 +100026#include <core/client.h>
Ben Skeggsebb945a2012-07-20 08:17:34 +100027#include <core/engctx.h>
Ben Skeggsebb945a2012-07-20 08:17:34 +100028#include <core/enum.h>
Ben Skeggs05c71452015-01-14 15:28:47 +100029#include <core/handle.h>
Ben Skeggsebb945a2012-07-20 08:17:34 +100030#include <subdev/bar.h>
Ben Skeggs52225552013-12-23 01:51:16 +100031#include <subdev/fb.h>
Ben Skeggs5ce3bf32015-01-14 09:57:36 +100032#include <subdev/mmu.h>
Ben Skeggs05c71452015-01-14 15:28:47 +100033#include <subdev/timer.h>
Ben Skeggsebb945a2012-07-20 08:17:34 +100034
Ben Skeggs05c71452015-01-14 15:28:47 +100035#include <nvif/class.h>
36#include <nvif/unpack.h>
Ben Skeggsb2b09932010-11-24 10:47:15 +100037
Ben Skeggs6189f1b2015-08-20 14:54:07 +100038struct gf100_fifo {
Ben Skeggs05c71452015-01-14 15:28:47 +100039 struct nvkm_fifo base;
Ben Skeggs24e83412014-02-05 11:18:38 +100040
41 struct work_struct fault;
42 u64 mask;
43
Ben Skeggsa07d0e72014-02-22 00:28:47 +100044 struct {
Ben Skeggs05c71452015-01-14 15:28:47 +100045 struct nvkm_gpuobj *mem[2];
Ben Skeggsa07d0e72014-02-22 00:28:47 +100046 int active;
47 wait_queue_head_t wait;
48 } runlist;
Ben Skeggs24e83412014-02-05 11:18:38 +100049
Ben Skeggs9da226f2012-07-13 16:54:45 +100050 struct {
Ben Skeggs05c71452015-01-14 15:28:47 +100051 struct nvkm_gpuobj *mem;
52 struct nvkm_vma bar;
Ben Skeggs9da226f2012-07-13 16:54:45 +100053 } user;
Ben Skeggsec9c0882010-12-31 12:10:49 +100054 int spoon_nr;
Ben Skeggsb2b09932010-11-24 10:47:15 +100055};
56
Ben Skeggs05c71452015-01-14 15:28:47 +100057struct gf100_fifo_base {
58 struct nvkm_fifo_base base;
59 struct nvkm_gpuobj *pgd;
60 struct nvkm_vm *vm;
Ben Skeggsebb945a2012-07-20 08:17:34 +100061};
62
Ben Skeggs05c71452015-01-14 15:28:47 +100063struct gf100_fifo_chan {
64 struct nvkm_fifo_chan base;
Ben Skeggse2822b72014-02-22 00:52:45 +100065 enum {
66 STOPPED,
67 RUNNING,
68 KILLED
69 } state;
Ben Skeggsb2b09932010-11-24 10:47:15 +100070};
71
Ben Skeggsebb945a2012-07-20 08:17:34 +100072/*******************************************************************************
73 * FIFO channel objects
74 ******************************************************************************/
75
Ben Skeggsb2b09932010-11-24 10:47:15 +100076static void
Ben Skeggs6189f1b2015-08-20 14:54:07 +100077gf100_fifo_runlist_update(struct gf100_fifo *fifo)
Ben Skeggsb2b09932010-11-24 10:47:15 +100078{
Ben Skeggse5c5e4f2015-08-20 14:54:13 +100079 struct nvkm_subdev *subdev = &fifo->base.engine.subdev;
80 struct nvkm_device *device = subdev->device;
Ben Skeggs87744402015-08-20 14:54:10 +100081 struct nvkm_bar *bar = device->bar;
Ben Skeggs05c71452015-01-14 15:28:47 +100082 struct nvkm_gpuobj *cur;
Ben Skeggsb2b09932010-11-24 10:47:15 +100083 int i, p;
84
Ben Skeggs6189f1b2015-08-20 14:54:07 +100085 mutex_lock(&nv_subdev(fifo)->mutex);
86 cur = fifo->runlist.mem[fifo->runlist.active];
87 fifo->runlist.active = !fifo->runlist.active;
Ben Skeggsb2b09932010-11-24 10:47:15 +100088
89 for (i = 0, p = 0; i < 128; i++) {
Ben Skeggs6189f1b2015-08-20 14:54:07 +100090 struct gf100_fifo_chan *chan = (void *)fifo->base.channel[i];
Ben Skeggse2822b72014-02-22 00:52:45 +100091 if (chan && chan->state == RUNNING) {
92 nv_wo32(cur, p + 0, i);
93 nv_wo32(cur, p + 4, 0x00000004);
94 p += 8;
95 }
Ben Skeggsb2b09932010-11-24 10:47:15 +100096 }
Ben Skeggsebb945a2012-07-20 08:17:34 +100097 bar->flush(bar);
Ben Skeggsb2b09932010-11-24 10:47:15 +100098
Ben Skeggs87744402015-08-20 14:54:10 +100099 nvkm_wr32(device, 0x002270, cur->addr >> 12);
100 nvkm_wr32(device, 0x002274, 0x01f00000 | (p >> 3));
Ben Skeggse2822b72014-02-22 00:52:45 +1000101
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000102 if (wait_event_timeout(fifo->runlist.wait,
Ben Skeggs87744402015-08-20 14:54:10 +1000103 !(nvkm_rd32(device, 0x00227c) & 0x00100000),
Ben Skeggs3cf62902014-02-22 01:05:01 +1000104 msecs_to_jiffies(2000)) == 0)
Ben Skeggse5c5e4f2015-08-20 14:54:13 +1000105 nvkm_error(subdev, "runlist update timeout\n");
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000106 mutex_unlock(&nv_subdev(fifo)->mutex);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000107}
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000108
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000109static int
Ben Skeggs05c71452015-01-14 15:28:47 +1000110gf100_fifo_context_attach(struct nvkm_object *parent,
111 struct nvkm_object *object)
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000112{
Ben Skeggs05c71452015-01-14 15:28:47 +1000113 struct nvkm_bar *bar = nvkm_bar(parent);
114 struct gf100_fifo_base *base = (void *)parent->parent;
115 struct nvkm_engctx *ectx = (void *)object;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000116 u32 addr;
117 int ret;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000118
Ben Skeggsebb945a2012-07-20 08:17:34 +1000119 switch (nv_engidx(object->engine)) {
Ben Skeggs37a5d022015-01-14 12:50:04 +1000120 case NVDEV_ENGINE_SW : return 0;
121 case NVDEV_ENGINE_GR : addr = 0x0210; break;
122 case NVDEV_ENGINE_CE0 : addr = 0x0230; break;
123 case NVDEV_ENGINE_CE1 : addr = 0x0240; break;
124 case NVDEV_ENGINE_MSVLD : addr = 0x0270; break;
125 case NVDEV_ENGINE_MSPDEC: addr = 0x0250; break;
126 case NVDEV_ENGINE_MSPPP : addr = 0x0260; break;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000127 default:
128 return -EINVAL;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000129 }
130
Ben Skeggsebb945a2012-07-20 08:17:34 +1000131 if (!ectx->vma.node) {
Ben Skeggs05c71452015-01-14 15:28:47 +1000132 ret = nvkm_gpuobj_map_vm(nv_gpuobj(ectx), base->vm,
133 NV_MEM_ACCESS_RW, &ectx->vma);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000134 if (ret)
135 return ret;
Ben Skeggs4c2d4222012-08-10 15:10:34 +1000136
137 nv_engctx(ectx)->addr = nv_gpuobj(base)->addr >> 12;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000138 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000139
Ben Skeggsebb945a2012-07-20 08:17:34 +1000140 nv_wo32(base, addr + 0x00, lower_32_bits(ectx->vma.offset) | 4);
141 nv_wo32(base, addr + 0x04, upper_32_bits(ectx->vma.offset));
142 bar->flush(bar);
143 return 0;
144}
Ben Skeggsb2b09932010-11-24 10:47:15 +1000145
Ben Skeggsebb945a2012-07-20 08:17:34 +1000146static int
Ben Skeggs05c71452015-01-14 15:28:47 +1000147gf100_fifo_context_detach(struct nvkm_object *parent, bool suspend,
148 struct nvkm_object *object)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000149{
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000150 struct gf100_fifo *fifo = (void *)parent->engine;
Ben Skeggs05c71452015-01-14 15:28:47 +1000151 struct gf100_fifo_base *base = (void *)parent->parent;
152 struct gf100_fifo_chan *chan = (void *)parent;
Ben Skeggse5c5e4f2015-08-20 14:54:13 +1000153 struct nvkm_subdev *subdev = &fifo->base.engine.subdev;
154 struct nvkm_device *device = subdev->device;
Ben Skeggs87744402015-08-20 14:54:10 +1000155 struct nvkm_bar *bar = device->bar;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000156 u32 addr;
157
158 switch (nv_engidx(object->engine)) {
Ben Skeggs37a5d022015-01-14 12:50:04 +1000159 case NVDEV_ENGINE_SW : return 0;
160 case NVDEV_ENGINE_GR : addr = 0x0210; break;
161 case NVDEV_ENGINE_CE0 : addr = 0x0230; break;
162 case NVDEV_ENGINE_CE1 : addr = 0x0240; break;
163 case NVDEV_ENGINE_MSVLD : addr = 0x0270; break;
164 case NVDEV_ENGINE_MSPDEC: addr = 0x0250; break;
165 case NVDEV_ENGINE_MSPPP : addr = 0x0260; break;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000166 default:
167 return -EINVAL;
168 }
169
Ben Skeggs87744402015-08-20 14:54:10 +1000170 nvkm_wr32(device, 0x002634, chan->base.chid);
Ben Skeggsaf3082b2015-08-20 14:54:11 +1000171 if (nvkm_msec(device, 2000,
172 if (nvkm_rd32(device, 0x002634) == chan->base.chid)
173 break;
174 ) < 0) {
Ben Skeggse5c5e4f2015-08-20 14:54:13 +1000175 nvkm_error(subdev, "channel %d [%s] kick timeout\n",
176 chan->base.chid, nvkm_client_name(chan));
Ben Skeggsebb945a2012-07-20 08:17:34 +1000177 if (suspend)
178 return -EBUSY;
179 }
180
Ben Skeggsedc260d2012-11-27 11:05:36 +1000181 nv_wo32(base, addr + 0x00, 0x00000000);
182 nv_wo32(base, addr + 0x04, 0x00000000);
183 bar->flush(bar);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000184 return 0;
185}
186
187static int
Ben Skeggs05c71452015-01-14 15:28:47 +1000188gf100_fifo_chan_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
189 struct nvkm_oclass *oclass, void *data, u32 size,
190 struct nvkm_object **pobject)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000191{
Ben Skeggsbbf89062014-08-10 04:10:25 +1000192 union {
193 struct nv50_channel_gpfifo_v0 v0;
194 } *args = data;
Ben Skeggs05c71452015-01-14 15:28:47 +1000195 struct nvkm_bar *bar = nvkm_bar(parent);
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000196 struct gf100_fifo *fifo = (void *)engine;
Ben Skeggs05c71452015-01-14 15:28:47 +1000197 struct gf100_fifo_base *base = (void *)parent;
198 struct gf100_fifo_chan *chan;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000199 u64 usermem, ioffset, ilength;
200 int ret, i;
201
Ben Skeggsbbf89062014-08-10 04:10:25 +1000202 nv_ioctl(parent, "create channel gpfifo size %d\n", size);
203 if (nvif_unpack(args->v0, 0, 0, false)) {
204 nv_ioctl(parent, "create channel gpfifo vers %d pushbuf %08x "
205 "ioffset %016llx ilength %08x\n",
206 args->v0.version, args->v0.pushbuf, args->v0.ioffset,
207 args->v0.ilength);
208 } else
209 return ret;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000210
Ben Skeggs05c71452015-01-14 15:28:47 +1000211 ret = nvkm_fifo_channel_create(parent, engine, oclass, 1,
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000212 fifo->user.bar.offset, 0x1000,
Ben Skeggs05c71452015-01-14 15:28:47 +1000213 args->v0.pushbuf,
214 (1ULL << NVDEV_ENGINE_SW) |
215 (1ULL << NVDEV_ENGINE_GR) |
216 (1ULL << NVDEV_ENGINE_CE0) |
217 (1ULL << NVDEV_ENGINE_CE1) |
218 (1ULL << NVDEV_ENGINE_MSVLD) |
219 (1ULL << NVDEV_ENGINE_MSPDEC) |
220 (1ULL << NVDEV_ENGINE_MSPPP), &chan);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000221 *pobject = nv_object(chan);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000222 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000223 return ret;
224
Ben Skeggsbbf89062014-08-10 04:10:25 +1000225 args->v0.chid = chan->base.chid;
226
Ben Skeggs05c71452015-01-14 15:28:47 +1000227 nv_parent(chan)->context_attach = gf100_fifo_context_attach;
228 nv_parent(chan)->context_detach = gf100_fifo_context_detach;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000229
230 usermem = chan->base.chid * 0x1000;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000231 ioffset = args->v0.ioffset;
232 ilength = order_base_2(args->v0.ilength / 8);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000233
234 for (i = 0; i < 0x1000; i += 4)
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000235 nv_wo32(fifo->user.mem, usermem + i, 0x00000000);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000236
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000237 nv_wo32(base, 0x08, lower_32_bits(fifo->user.mem->addr + usermem));
238 nv_wo32(base, 0x0c, upper_32_bits(fifo->user.mem->addr + usermem));
Ben Skeggsebb945a2012-07-20 08:17:34 +1000239 nv_wo32(base, 0x10, 0x0000face);
240 nv_wo32(base, 0x30, 0xfffff902);
241 nv_wo32(base, 0x48, lower_32_bits(ioffset));
242 nv_wo32(base, 0x4c, upper_32_bits(ioffset) | (ilength << 16));
243 nv_wo32(base, 0x54, 0x00000002);
244 nv_wo32(base, 0x84, 0x20400000);
245 nv_wo32(base, 0x94, 0x30000001);
246 nv_wo32(base, 0x9c, 0x00000100);
247 nv_wo32(base, 0xa4, 0x1f1f1f1f);
248 nv_wo32(base, 0xa8, 0x1f1f1f1f);
249 nv_wo32(base, 0xac, 0x0000001f);
250 nv_wo32(base, 0xb8, 0xf8000000);
251 nv_wo32(base, 0xf8, 0x10003080); /* 0x002310 */
252 nv_wo32(base, 0xfc, 0x10000010); /* 0x002350 */
253 bar->flush(bar);
254 return 0;
255}
256
257static int
Ben Skeggs05c71452015-01-14 15:28:47 +1000258gf100_fifo_chan_init(struct nvkm_object *object)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000259{
Ben Skeggs05c71452015-01-14 15:28:47 +1000260 struct nvkm_gpuobj *base = nv_gpuobj(object->parent);
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000261 struct gf100_fifo *fifo = (void *)object->engine;
Ben Skeggs05c71452015-01-14 15:28:47 +1000262 struct gf100_fifo_chan *chan = (void *)object;
Ben Skeggs87744402015-08-20 14:54:10 +1000263 struct nvkm_device *device = fifo->base.engine.subdev.device;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000264 u32 chid = chan->base.chid;
265 int ret;
266
Ben Skeggs05c71452015-01-14 15:28:47 +1000267 ret = nvkm_fifo_channel_init(&chan->base);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000268 if (ret)
269 return ret;
270
Ben Skeggs87744402015-08-20 14:54:10 +1000271 nvkm_wr32(device, 0x003000 + (chid * 8), 0xc0000000 | base->addr >> 12);
Ben Skeggse2822b72014-02-22 00:52:45 +1000272
273 if (chan->state == STOPPED && (chan->state = RUNNING) == RUNNING) {
Ben Skeggs87744402015-08-20 14:54:10 +1000274 nvkm_wr32(device, 0x003004 + (chid * 8), 0x001f0001);
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000275 gf100_fifo_runlist_update(fifo);
Ben Skeggse2822b72014-02-22 00:52:45 +1000276 }
277
Ben Skeggsebb945a2012-07-20 08:17:34 +1000278 return 0;
279}
280
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000281static void gf100_fifo_intr_engine(struct gf100_fifo *fifo);
Ben Skeggse99bf012014-02-22 00:18:17 +1000282
Ben Skeggsebb945a2012-07-20 08:17:34 +1000283static int
Ben Skeggs05c71452015-01-14 15:28:47 +1000284gf100_fifo_chan_fini(struct nvkm_object *object, bool suspend)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000285{
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000286 struct gf100_fifo *fifo = (void *)object->engine;
Ben Skeggs05c71452015-01-14 15:28:47 +1000287 struct gf100_fifo_chan *chan = (void *)object;
Ben Skeggs87744402015-08-20 14:54:10 +1000288 struct nvkm_device *device = fifo->base.engine.subdev.device;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000289 u32 chid = chan->base.chid;
290
Ben Skeggse2822b72014-02-22 00:52:45 +1000291 if (chan->state == RUNNING && (chan->state = STOPPED) == STOPPED) {
Ben Skeggs87744402015-08-20 14:54:10 +1000292 nvkm_mask(device, 0x003004 + (chid * 8), 0x00000001, 0x00000000);
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000293 gf100_fifo_runlist_update(fifo);
Ben Skeggse2822b72014-02-22 00:52:45 +1000294 }
Ben Skeggse99bf012014-02-22 00:18:17 +1000295
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000296 gf100_fifo_intr_engine(fifo);
Ben Skeggse99bf012014-02-22 00:18:17 +1000297
Ben Skeggs87744402015-08-20 14:54:10 +1000298 nvkm_wr32(device, 0x003000 + (chid * 8), 0x00000000);
Ben Skeggs05c71452015-01-14 15:28:47 +1000299 return nvkm_fifo_channel_fini(&chan->base, suspend);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000300}
301
Ben Skeggs05c71452015-01-14 15:28:47 +1000302static struct nvkm_ofuncs
303gf100_fifo_ofuncs = {
304 .ctor = gf100_fifo_chan_ctor,
305 .dtor = _nvkm_fifo_channel_dtor,
306 .init = gf100_fifo_chan_init,
307 .fini = gf100_fifo_chan_fini,
308 .map = _nvkm_fifo_channel_map,
309 .rd32 = _nvkm_fifo_channel_rd32,
310 .wr32 = _nvkm_fifo_channel_wr32,
311 .ntfy = _nvkm_fifo_channel_ntfy
Ben Skeggsebb945a2012-07-20 08:17:34 +1000312};
313
Ben Skeggs05c71452015-01-14 15:28:47 +1000314static struct nvkm_oclass
315gf100_fifo_sclass[] = {
316 { FERMI_CHANNEL_GPFIFO, &gf100_fifo_ofuncs },
Ben Skeggsebb945a2012-07-20 08:17:34 +1000317 {}
318};
319
320/*******************************************************************************
321 * FIFO context - instmem heap and vm setup
322 ******************************************************************************/
323
324static int
Ben Skeggs05c71452015-01-14 15:28:47 +1000325gf100_fifo_context_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
326 struct nvkm_oclass *oclass, void *data, u32 size,
327 struct nvkm_object **pobject)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000328{
Ben Skeggs05c71452015-01-14 15:28:47 +1000329 struct gf100_fifo_base *base;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000330 int ret;
331
Ben Skeggs05c71452015-01-14 15:28:47 +1000332 ret = nvkm_fifo_context_create(parent, engine, oclass, NULL, 0x1000,
333 0x1000, NVOBJ_FLAG_ZERO_ALLOC |
334 NVOBJ_FLAG_HEAP, &base);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000335 *pobject = nv_object(base);
336 if (ret)
337 return ret;
338
Ben Skeggs05c71452015-01-14 15:28:47 +1000339 ret = nvkm_gpuobj_new(nv_object(base), NULL, 0x10000, 0x1000, 0,
340 &base->pgd);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000341 if (ret)
342 return ret;
343
344 nv_wo32(base, 0x0200, lower_32_bits(base->pgd->addr));
345 nv_wo32(base, 0x0204, upper_32_bits(base->pgd->addr));
346 nv_wo32(base, 0x0208, 0xffffffff);
347 nv_wo32(base, 0x020c, 0x000000ff);
348
Ben Skeggs05c71452015-01-14 15:28:47 +1000349 ret = nvkm_vm_ref(nvkm_client(parent)->vm, &base->vm, base->pgd);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000350 if (ret)
351 return ret;
352
353 return 0;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000354}
355
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000356static void
Ben Skeggs05c71452015-01-14 15:28:47 +1000357gf100_fifo_context_dtor(struct nvkm_object *object)
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000358{
Ben Skeggs05c71452015-01-14 15:28:47 +1000359 struct gf100_fifo_base *base = (void *)object;
360 nvkm_vm_ref(NULL, &base->vm, base->pgd);
361 nvkm_gpuobj_ref(NULL, &base->pgd);
362 nvkm_fifo_context_destroy(&base->base);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000363}
364
Ben Skeggs05c71452015-01-14 15:28:47 +1000365static struct nvkm_oclass
366gf100_fifo_cclass = {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000367 .handle = NV_ENGCTX(FIFO, 0xc0),
Ben Skeggs05c71452015-01-14 15:28:47 +1000368 .ofuncs = &(struct nvkm_ofuncs) {
369 .ctor = gf100_fifo_context_ctor,
370 .dtor = gf100_fifo_context_dtor,
371 .init = _nvkm_fifo_context_init,
372 .fini = _nvkm_fifo_context_fini,
373 .rd32 = _nvkm_fifo_context_rd32,
374 .wr32 = _nvkm_fifo_context_wr32,
Ben Skeggsebb945a2012-07-20 08:17:34 +1000375 },
376};
Ben Skeggsb2b09932010-11-24 10:47:15 +1000377
Ben Skeggsebb945a2012-07-20 08:17:34 +1000378/*******************************************************************************
379 * PFIFO engine
380 ******************************************************************************/
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000381
Ben Skeggs24e83412014-02-05 11:18:38 +1000382static inline int
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000383gf100_fifo_engidx(struct gf100_fifo *fifo, u32 engn)
Ben Skeggs24e83412014-02-05 11:18:38 +1000384{
385 switch (engn) {
Ben Skeggs37a5d022015-01-14 12:50:04 +1000386 case NVDEV_ENGINE_GR : engn = 0; break;
387 case NVDEV_ENGINE_MSVLD : engn = 1; break;
388 case NVDEV_ENGINE_MSPPP : engn = 2; break;
389 case NVDEV_ENGINE_MSPDEC: engn = 3; break;
390 case NVDEV_ENGINE_CE0 : engn = 4; break;
391 case NVDEV_ENGINE_CE1 : engn = 5; break;
Ben Skeggs24e83412014-02-05 11:18:38 +1000392 default:
393 return -1;
394 }
395
396 return engn;
397}
398
Ben Skeggs05c71452015-01-14 15:28:47 +1000399static inline struct nvkm_engine *
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000400gf100_fifo_engine(struct gf100_fifo *fifo, u32 engn)
Ben Skeggs24e83412014-02-05 11:18:38 +1000401{
402 switch (engn) {
403 case 0: engn = NVDEV_ENGINE_GR; break;
Ben Skeggseccf7e8a2015-01-14 10:09:24 +1000404 case 1: engn = NVDEV_ENGINE_MSVLD; break;
Ben Skeggsfd8666f2015-01-14 12:26:28 +1000405 case 2: engn = NVDEV_ENGINE_MSPPP; break;
Ben Skeggs37a5d022015-01-14 12:50:04 +1000406 case 3: engn = NVDEV_ENGINE_MSPDEC; break;
Ben Skeggsaedf24f2015-01-14 11:50:20 +1000407 case 4: engn = NVDEV_ENGINE_CE0; break;
408 case 5: engn = NVDEV_ENGINE_CE1; break;
Ben Skeggs24e83412014-02-05 11:18:38 +1000409 default:
410 return NULL;
411 }
412
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000413 return nvkm_engine(fifo, engn);
Ben Skeggs24e83412014-02-05 11:18:38 +1000414}
415
416static void
Ben Skeggs05c71452015-01-14 15:28:47 +1000417gf100_fifo_recover_work(struct work_struct *work)
Ben Skeggs24e83412014-02-05 11:18:38 +1000418{
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000419 struct gf100_fifo *fifo = container_of(work, typeof(*fifo), fault);
Ben Skeggs87744402015-08-20 14:54:10 +1000420 struct nvkm_device *device = fifo->base.engine.subdev.device;
Ben Skeggs05c71452015-01-14 15:28:47 +1000421 struct nvkm_object *engine;
Ben Skeggs24e83412014-02-05 11:18:38 +1000422 unsigned long flags;
423 u32 engn, engm = 0;
424 u64 mask, todo;
425
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000426 spin_lock_irqsave(&fifo->base.lock, flags);
427 mask = fifo->mask;
428 fifo->mask = 0ULL;
429 spin_unlock_irqrestore(&fifo->base.lock, flags);
Ben Skeggs24e83412014-02-05 11:18:38 +1000430
431 for (todo = mask; engn = __ffs64(todo), todo; todo &= ~(1 << engn))
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000432 engm |= 1 << gf100_fifo_engidx(fifo, engn);
Ben Skeggs87744402015-08-20 14:54:10 +1000433 nvkm_mask(device, 0x002630, engm, engm);
Ben Skeggs24e83412014-02-05 11:18:38 +1000434
435 for (todo = mask; engn = __ffs64(todo), todo; todo &= ~(1 << engn)) {
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000436 if ((engine = (void *)nvkm_engine(fifo, engn))) {
Ben Skeggs24e83412014-02-05 11:18:38 +1000437 nv_ofuncs(engine)->fini(engine, false);
438 WARN_ON(nv_ofuncs(engine)->init(engine));
439 }
440 }
441
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000442 gf100_fifo_runlist_update(fifo);
Ben Skeggs87744402015-08-20 14:54:10 +1000443 nvkm_wr32(device, 0x00262c, engm);
444 nvkm_mask(device, 0x002630, engm, 0x00000000);
Ben Skeggs24e83412014-02-05 11:18:38 +1000445}
446
447static void
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000448gf100_fifo_recover(struct gf100_fifo *fifo, struct nvkm_engine *engine,
Ben Skeggs05c71452015-01-14 15:28:47 +1000449 struct gf100_fifo_chan *chan)
Ben Skeggs24e83412014-02-05 11:18:38 +1000450{
Ben Skeggse5c5e4f2015-08-20 14:54:13 +1000451 struct nvkm_subdev *subdev = &fifo->base.engine.subdev;
452 struct nvkm_device *device = subdev->device;
Ben Skeggs24e83412014-02-05 11:18:38 +1000453 u32 chid = chan->base.chid;
454 unsigned long flags;
455
Ben Skeggse5c5e4f2015-08-20 14:54:13 +1000456 nvkm_error(subdev, "%s engine fault on channel %d, recovering...\n",
457 engine->subdev.name, chid);
Ben Skeggs24e83412014-02-05 11:18:38 +1000458
Ben Skeggs87744402015-08-20 14:54:10 +1000459 nvkm_mask(device, 0x003004 + (chid * 0x08), 0x00000001, 0x00000000);
Ben Skeggs24e83412014-02-05 11:18:38 +1000460 chan->state = KILLED;
461
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000462 spin_lock_irqsave(&fifo->base.lock, flags);
463 fifo->mask |= 1ULL << nv_engidx(engine);
464 spin_unlock_irqrestore(&fifo->base.lock, flags);
465 schedule_work(&fifo->fault);
Ben Skeggs24e83412014-02-05 11:18:38 +1000466}
467
Ben Skeggs083c2142014-02-22 00:31:29 +1000468static int
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000469gf100_fifo_swmthd(struct gf100_fifo *fifo, u32 chid, u32 mthd, u32 data)
Ben Skeggs083c2142014-02-22 00:31:29 +1000470{
Ben Skeggs05c71452015-01-14 15:28:47 +1000471 struct gf100_fifo_chan *chan = NULL;
472 struct nvkm_handle *bind;
Ben Skeggs083c2142014-02-22 00:31:29 +1000473 unsigned long flags;
474 int ret = -EINVAL;
475
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000476 spin_lock_irqsave(&fifo->base.lock, flags);
477 if (likely(chid >= fifo->base.min && chid <= fifo->base.max))
478 chan = (void *)fifo->base.channel[chid];
Ben Skeggs083c2142014-02-22 00:31:29 +1000479 if (unlikely(!chan))
480 goto out;
481
Ben Skeggs05c71452015-01-14 15:28:47 +1000482 bind = nvkm_namedb_get_class(nv_namedb(chan), 0x906e);
Ben Skeggs083c2142014-02-22 00:31:29 +1000483 if (likely(bind)) {
484 if (!mthd || !nv_call(bind->object, mthd, data))
485 ret = 0;
Ben Skeggs05c71452015-01-14 15:28:47 +1000486 nvkm_namedb_put(bind);
Ben Skeggs083c2142014-02-22 00:31:29 +1000487 }
488
489out:
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000490 spin_unlock_irqrestore(&fifo->base.lock, flags);
Ben Skeggs083c2142014-02-22 00:31:29 +1000491 return ret;
492}
493
Ben Skeggs05c71452015-01-14 15:28:47 +1000494static const struct nvkm_enum
495gf100_fifo_sched_reason[] = {
Ben Skeggs40476532014-02-22 01:18:46 +1000496 { 0x0a, "CTXSW_TIMEOUT" },
497 {}
498};
499
500static void
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000501gf100_fifo_intr_sched_ctxsw(struct gf100_fifo *fifo)
Ben Skeggs61fdf622014-02-22 12:44:23 +1000502{
Ben Skeggs87744402015-08-20 14:54:10 +1000503 struct nvkm_device *device = fifo->base.engine.subdev.device;
Ben Skeggs05c71452015-01-14 15:28:47 +1000504 struct nvkm_engine *engine;
505 struct gf100_fifo_chan *chan;
Ben Skeggs61fdf622014-02-22 12:44:23 +1000506 u32 engn;
507
508 for (engn = 0; engn < 6; engn++) {
Ben Skeggs87744402015-08-20 14:54:10 +1000509 u32 stat = nvkm_rd32(device, 0x002640 + (engn * 0x04));
Ben Skeggs61fdf622014-02-22 12:44:23 +1000510 u32 busy = (stat & 0x80000000);
511 u32 save = (stat & 0x00100000); /* maybe? */
512 u32 unk0 = (stat & 0x00040000);
513 u32 unk1 = (stat & 0x00001000);
514 u32 chid = (stat & 0x0000007f);
515 (void)save;
516
517 if (busy && unk0 && unk1) {
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000518 if (!(chan = (void *)fifo->base.channel[chid]))
Ben Skeggs61fdf622014-02-22 12:44:23 +1000519 continue;
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000520 if (!(engine = gf100_fifo_engine(fifo, engn)))
Ben Skeggs61fdf622014-02-22 12:44:23 +1000521 continue;
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000522 gf100_fifo_recover(fifo, engine, chan);
Ben Skeggs61fdf622014-02-22 12:44:23 +1000523 }
524 }
525}
526
527static void
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000528gf100_fifo_intr_sched(struct gf100_fifo *fifo)
Ben Skeggs40476532014-02-22 01:18:46 +1000529{
Ben Skeggse5c5e4f2015-08-20 14:54:13 +1000530 struct nvkm_subdev *subdev = &fifo->base.engine.subdev;
531 struct nvkm_device *device = subdev->device;
Ben Skeggs87744402015-08-20 14:54:10 +1000532 u32 intr = nvkm_rd32(device, 0x00254c);
Ben Skeggs40476532014-02-22 01:18:46 +1000533 u32 code = intr & 0x000000ff;
Ben Skeggs05c71452015-01-14 15:28:47 +1000534 const struct nvkm_enum *en;
Ben Skeggs40476532014-02-22 01:18:46 +1000535
Ben Skeggs05c71452015-01-14 15:28:47 +1000536 en = nvkm_enum_find(gf100_fifo_sched_reason, code);
Ben Skeggs40476532014-02-22 01:18:46 +1000537
Ben Skeggse5c5e4f2015-08-20 14:54:13 +1000538 nvkm_error(subdev, "SCHED_ERROR %02x [%s]\n", code, en ? en->name : "");
Ben Skeggs61fdf622014-02-22 12:44:23 +1000539
540 switch (code) {
541 case 0x0a:
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000542 gf100_fifo_intr_sched_ctxsw(fifo);
Ben Skeggs61fdf622014-02-22 12:44:23 +1000543 break;
544 default:
545 break;
546 }
Ben Skeggs40476532014-02-22 01:18:46 +1000547}
548
Ben Skeggs05c71452015-01-14 15:28:47 +1000549static const struct nvkm_enum
550gf100_fifo_fault_engine[] = {
Marcin Slusarz93260d32012-12-09 23:00:34 +0100551 { 0x00, "PGRAPH", NULL, NVDEV_ENGINE_GR },
Ben Skeggs33f8c6d2014-02-22 01:29:26 +1000552 { 0x03, "PEEPHOLE", NULL, NVDEV_ENGINE_IFB },
553 { 0x04, "BAR1", NULL, NVDEV_SUBDEV_BAR },
554 { 0x05, "BAR3", NULL, NVDEV_SUBDEV_INSTMEM },
Marcin Slusarz93260d32012-12-09 23:00:34 +0100555 { 0x07, "PFIFO", NULL, NVDEV_ENGINE_FIFO },
Ben Skeggseccf7e8a2015-01-14 10:09:24 +1000556 { 0x10, "PMSVLD", NULL, NVDEV_ENGINE_MSVLD },
Ben Skeggsfd8666f2015-01-14 12:26:28 +1000557 { 0x11, "PMSPPP", NULL, NVDEV_ENGINE_MSPPP },
Ben Skeggs7a313472011-03-29 00:52:59 +1000558 { 0x13, "PCOUNTER" },
Ben Skeggs37a5d022015-01-14 12:50:04 +1000559 { 0x14, "PMSPDEC", NULL, NVDEV_ENGINE_MSPDEC },
Ben Skeggsaedf24f2015-01-14 11:50:20 +1000560 { 0x15, "PCE0", NULL, NVDEV_ENGINE_CE0 },
561 { 0x16, "PCE1", NULL, NVDEV_ENGINE_CE1 },
Ben Skeggs7a313472011-03-29 00:52:59 +1000562 { 0x17, "PDAEMON" },
Ben Skeggsb2b09932010-11-24 10:47:15 +1000563 {}
564};
565
Ben Skeggs05c71452015-01-14 15:28:47 +1000566static const struct nvkm_enum
567gf100_fifo_fault_reason[] = {
Ben Skeggse2966632011-03-29 08:57:34 +1000568 { 0x00, "PT_NOT_PRESENT" },
569 { 0x01, "PT_TOO_SHORT" },
570 { 0x02, "PAGE_NOT_PRESENT" },
571 { 0x03, "VM_LIMIT_EXCEEDED" },
572 { 0x04, "NO_CHANNEL" },
573 { 0x05, "PAGE_SYSTEM_ONLY" },
574 { 0x06, "PAGE_READ_ONLY" },
575 { 0x0a, "COMPRESSED_SYSRAM" },
576 { 0x0c, "INVALID_STORAGE_TYPE" },
Ben Skeggsb2b09932010-11-24 10:47:15 +1000577 {}
578};
579
Ben Skeggs05c71452015-01-14 15:28:47 +1000580static const struct nvkm_enum
581gf100_fifo_fault_hubclient[] = {
Ben Skeggs7795bee2011-03-29 09:28:24 +1000582 { 0x01, "PCOPY0" },
583 { 0x02, "PCOPY1" },
584 { 0x04, "DISPATCH" },
585 { 0x05, "CTXCTL" },
586 { 0x06, "PFIFO" },
587 { 0x07, "BAR_READ" },
588 { 0x08, "BAR_WRITE" },
589 { 0x0b, "PVP" },
Ben Skeggsfd8666f2015-01-14 12:26:28 +1000590 { 0x0c, "PMSPPP" },
Ben Skeggseccf7e8a2015-01-14 10:09:24 +1000591 { 0x0d, "PMSVLD" },
Ben Skeggs7795bee2011-03-29 09:28:24 +1000592 { 0x11, "PCOUNTER" },
593 { 0x12, "PDAEMON" },
594 { 0x14, "CCACHE" },
595 { 0x15, "CCACHE_POST" },
596 {}
597};
598
Ben Skeggs05c71452015-01-14 15:28:47 +1000599static const struct nvkm_enum
600gf100_fifo_fault_gpcclient[] = {
Ben Skeggs7795bee2011-03-29 09:28:24 +1000601 { 0x01, "TEX" },
602 { 0x0c, "ESETUP" },
603 { 0x0e, "CTXCTL" },
604 { 0x0f, "PROP" },
605 {}
606};
607
Ben Skeggsb2b09932010-11-24 10:47:15 +1000608static void
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000609gf100_fifo_intr_fault(struct gf100_fifo *fifo, int unit)
Ben Skeggsb2b09932010-11-24 10:47:15 +1000610{
Ben Skeggse5c5e4f2015-08-20 14:54:13 +1000611 struct nvkm_subdev *subdev = &fifo->base.engine.subdev;
612 struct nvkm_device *device = subdev->device;
Ben Skeggs87744402015-08-20 14:54:10 +1000613 u32 inst = nvkm_rd32(device, 0x002800 + (unit * 0x10));
614 u32 valo = nvkm_rd32(device, 0x002804 + (unit * 0x10));
615 u32 vahi = nvkm_rd32(device, 0x002808 + (unit * 0x10));
616 u32 stat = nvkm_rd32(device, 0x00280c + (unit * 0x10));
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000617 u32 gpc = (stat & 0x1f000000) >> 24;
Ben Skeggs7795bee2011-03-29 09:28:24 +1000618 u32 client = (stat & 0x00001f00) >> 8;
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000619 u32 write = (stat & 0x00000080);
620 u32 hub = (stat & 0x00000040);
621 u32 reason = (stat & 0x0000000f);
Ben Skeggs05c71452015-01-14 15:28:47 +1000622 struct nvkm_object *engctx = NULL, *object;
623 struct nvkm_engine *engine = NULL;
624 const struct nvkm_enum *er, *eu, *ec;
Ben Skeggse5c5e4f2015-08-20 14:54:13 +1000625 char gpcid[8] = "";
Ben Skeggsb2b09932010-11-24 10:47:15 +1000626
Ben Skeggs05c71452015-01-14 15:28:47 +1000627 er = nvkm_enum_find(gf100_fifo_fault_reason, reason);
Ben Skeggs05c71452015-01-14 15:28:47 +1000628 eu = nvkm_enum_find(gf100_fifo_fault_engine, unit);
Ben Skeggse5c5e4f2015-08-20 14:54:13 +1000629 if (hub) {
630 ec = nvkm_enum_find(gf100_fifo_fault_hubclient, client);
631 } else {
632 ec = nvkm_enum_find(gf100_fifo_fault_gpcclient, client);
633 snprintf(gpcid, sizeof(gpcid), "GPC%d/", gpc);
634 }
635
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000636 if (eu) {
Ben Skeggs33f8c6d2014-02-22 01:29:26 +1000637 switch (eu->data2) {
638 case NVDEV_SUBDEV_BAR:
Ben Skeggs87744402015-08-20 14:54:10 +1000639 nvkm_mask(device, 0x001704, 0x00000000, 0x00000000);
Ben Skeggs33f8c6d2014-02-22 01:29:26 +1000640 break;
641 case NVDEV_SUBDEV_INSTMEM:
Ben Skeggs87744402015-08-20 14:54:10 +1000642 nvkm_mask(device, 0x001714, 0x00000000, 0x00000000);
Ben Skeggs33f8c6d2014-02-22 01:29:26 +1000643 break;
644 case NVDEV_ENGINE_IFB:
Ben Skeggs87744402015-08-20 14:54:10 +1000645 nvkm_mask(device, 0x001718, 0x00000000, 0x00000000);
Ben Skeggs33f8c6d2014-02-22 01:29:26 +1000646 break;
647 default:
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000648 engine = nvkm_engine(fifo, eu->data2);
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000649 if (engine)
Ben Skeggs05c71452015-01-14 15:28:47 +1000650 engctx = nvkm_engctx_get(engine, inst);
Ben Skeggs33f8c6d2014-02-22 01:29:26 +1000651 break;
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000652 }
Ben Skeggs7795bee2011-03-29 09:28:24 +1000653 }
Marcin Slusarz93260d32012-12-09 23:00:34 +0100654
Ben Skeggse5c5e4f2015-08-20 14:54:13 +1000655 nvkm_error(subdev,
656 "%s fault at %010llx engine %02x [%s] client %02x [%s%s] "
657 "reason %02x [%s] on channel %d [%010llx %s]\n",
658 write ? "write" : "read", (u64)vahi << 32 | valo,
659 unit, eu ? eu->name : "", client, gpcid, ec ? ec->name : "",
660 reason, er ? er->name : "", -1, (u64)inst << 12,
661 nvkm_client_name(engctx));
Marcin Slusarz93260d32012-12-09 23:00:34 +0100662
Ben Skeggs24e83412014-02-05 11:18:38 +1000663 object = engctx;
664 while (object) {
665 switch (nv_mclass(object)) {
Ben Skeggsbbf89062014-08-10 04:10:25 +1000666 case FERMI_CHANNEL_GPFIFO:
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000667 gf100_fifo_recover(fifo, engine, (void *)object);
Ben Skeggs24e83412014-02-05 11:18:38 +1000668 break;
669 }
670 object = object->parent;
671 }
672
Ben Skeggs05c71452015-01-14 15:28:47 +1000673 nvkm_engctx_put(engctx);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000674}
675
Ben Skeggs05c71452015-01-14 15:28:47 +1000676static const struct nvkm_bitfield
677gf100_fifo_pbdma_intr[] = {
Ben Skeggs083c2142014-02-22 00:31:29 +1000678/* { 0x00008000, "" } seen with null ib push */
679 { 0x00200000, "ILLEGAL_MTHD" },
680 { 0x00800000, "EMPTY_SUBC" },
681 {}
682};
Ben Skeggsd5316e22012-03-21 13:53:49 +1000683
Ben Skeggsb2b09932010-11-24 10:47:15 +1000684static void
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000685gf100_fifo_intr_pbdma(struct gf100_fifo *fifo, int unit)
Ben Skeggsb2b09932010-11-24 10:47:15 +1000686{
Ben Skeggse5c5e4f2015-08-20 14:54:13 +1000687 struct nvkm_subdev *subdev = &fifo->base.engine.subdev;
688 struct nvkm_device *device = subdev->device;
Ben Skeggs87744402015-08-20 14:54:10 +1000689 u32 stat = nvkm_rd32(device, 0x040108 + (unit * 0x2000));
690 u32 addr = nvkm_rd32(device, 0x0400c0 + (unit * 0x2000));
691 u32 data = nvkm_rd32(device, 0x0400c4 + (unit * 0x2000));
692 u32 chid = nvkm_rd32(device, 0x040120 + (unit * 0x2000)) & 0x7f;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000693 u32 subc = (addr & 0x00070000) >> 16;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000694 u32 mthd = (addr & 0x00003ffc);
Ben Skeggse5c5e4f2015-08-20 14:54:13 +1000695 u32 show= stat;
696 char msg[128];
Ben Skeggsb2b09932010-11-24 10:47:15 +1000697
Ben Skeggsebb945a2012-07-20 08:17:34 +1000698 if (stat & 0x00800000) {
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000699 if (!gf100_fifo_swmthd(fifo, chid, mthd, data))
Ben Skeggsebb945a2012-07-20 08:17:34 +1000700 show &= ~0x00800000;
Ben Skeggsd5316e22012-03-21 13:53:49 +1000701 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000702
Ben Skeggsebb945a2012-07-20 08:17:34 +1000703 if (show) {
Ben Skeggse5c5e4f2015-08-20 14:54:13 +1000704 nvkm_snprintbf(msg, sizeof(msg), gf100_fifo_pbdma_intr, show);
705 nvkm_error(subdev, "PBDMA%d: %08x [%s] ch %d [%s] subc %d "
706 "mthd %04x data %08x\n",
707 unit, show, msg, chid,
708 nvkm_client_name_for_fifo_chid(&fifo->base, chid),
709 subc, mthd, data);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000710 }
711
Ben Skeggs87744402015-08-20 14:54:10 +1000712 nvkm_wr32(device, 0x0400c0 + (unit * 0x2000), 0x80600008);
713 nvkm_wr32(device, 0x040108 + (unit * 0x2000), stat);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000714}
715
716static void
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000717gf100_fifo_intr_runlist(struct gf100_fifo *fifo)
Ben Skeggsa07d0e72014-02-22 00:28:47 +1000718{
Ben Skeggse5c5e4f2015-08-20 14:54:13 +1000719 struct nvkm_subdev *subdev = &fifo->base.engine.subdev;
720 struct nvkm_device *device = subdev->device;
Ben Skeggs87744402015-08-20 14:54:10 +1000721 u32 intr = nvkm_rd32(device, 0x002a00);
Ben Skeggsa07d0e72014-02-22 00:28:47 +1000722
723 if (intr & 0x10000000) {
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000724 wake_up(&fifo->runlist.wait);
Ben Skeggs87744402015-08-20 14:54:10 +1000725 nvkm_wr32(device, 0x002a00, 0x10000000);
Ben Skeggsa07d0e72014-02-22 00:28:47 +1000726 intr &= ~0x10000000;
727 }
728
729 if (intr) {
Ben Skeggse5c5e4f2015-08-20 14:54:13 +1000730 nvkm_error(subdev, "RUNLIST %08x\n", intr);
Ben Skeggs87744402015-08-20 14:54:10 +1000731 nvkm_wr32(device, 0x002a00, intr);
Ben Skeggsa07d0e72014-02-22 00:28:47 +1000732 }
733}
734
735static void
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000736gf100_fifo_intr_engine_unit(struct gf100_fifo *fifo, int engn)
Ben Skeggse99bf012014-02-22 00:18:17 +1000737{
Ben Skeggse5c5e4f2015-08-20 14:54:13 +1000738 struct nvkm_subdev *subdev = &fifo->base.engine.subdev;
739 struct nvkm_device *device = subdev->device;
Ben Skeggs87744402015-08-20 14:54:10 +1000740 u32 intr = nvkm_rd32(device, 0x0025a8 + (engn * 0x04));
741 u32 inte = nvkm_rd32(device, 0x002628);
Ben Skeggse99bf012014-02-22 00:18:17 +1000742 u32 unkn;
743
Ben Skeggs87744402015-08-20 14:54:10 +1000744 nvkm_wr32(device, 0x0025a8 + (engn * 0x04), intr);
Ben Skeggs19a10822014-12-01 11:44:27 +1000745
Ben Skeggse99bf012014-02-22 00:18:17 +1000746 for (unkn = 0; unkn < 8; unkn++) {
747 u32 ints = (intr >> (unkn * 0x04)) & inte;
748 if (ints & 0x1) {
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000749 nvkm_fifo_uevent(&fifo->base);
Ben Skeggse99bf012014-02-22 00:18:17 +1000750 ints &= ~1;
751 }
752 if (ints) {
Ben Skeggse5c5e4f2015-08-20 14:54:13 +1000753 nvkm_error(subdev, "ENGINE %d %d %01x",
754 engn, unkn, ints);
Ben Skeggs87744402015-08-20 14:54:10 +1000755 nvkm_mask(device, 0x002628, ints, 0);
Ben Skeggse99bf012014-02-22 00:18:17 +1000756 }
757 }
Ben Skeggse99bf012014-02-22 00:18:17 +1000758}
759
760static void
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000761gf100_fifo_intr_engine(struct gf100_fifo *fifo)
Ben Skeggse99bf012014-02-22 00:18:17 +1000762{
Ben Skeggs87744402015-08-20 14:54:10 +1000763 struct nvkm_device *device = fifo->base.engine.subdev.device;
764 u32 mask = nvkm_rd32(device, 0x0025a4);
Ben Skeggse99bf012014-02-22 00:18:17 +1000765 while (mask) {
766 u32 unit = __ffs(mask);
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000767 gf100_fifo_intr_engine_unit(fifo, unit);
Ben Skeggse99bf012014-02-22 00:18:17 +1000768 mask &= ~(1 << unit);
769 }
770}
771
772static void
Ben Skeggs05c71452015-01-14 15:28:47 +1000773gf100_fifo_intr(struct nvkm_subdev *subdev)
Ben Skeggsb2b09932010-11-24 10:47:15 +1000774{
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000775 struct gf100_fifo *fifo = (void *)subdev;
Ben Skeggs87744402015-08-20 14:54:10 +1000776 struct nvkm_device *device = fifo->base.engine.subdev.device;
777 u32 mask = nvkm_rd32(device, 0x002140);
778 u32 stat = nvkm_rd32(device, 0x002100) & mask;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000779
Ben Skeggs32256c82013-01-31 19:49:33 -0500780 if (stat & 0x00000001) {
Ben Skeggs87744402015-08-20 14:54:10 +1000781 u32 intr = nvkm_rd32(device, 0x00252c);
Ben Skeggse5c5e4f2015-08-20 14:54:13 +1000782 nvkm_warn(subdev, "INTR 00000001: %08x\n", intr);
Ben Skeggs87744402015-08-20 14:54:10 +1000783 nvkm_wr32(device, 0x002100, 0x00000001);
Ben Skeggs32256c82013-01-31 19:49:33 -0500784 stat &= ~0x00000001;
785 }
786
Ben Skeggscc8cd642011-01-28 13:42:16 +1000787 if (stat & 0x00000100) {
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000788 gf100_fifo_intr_sched(fifo);
Ben Skeggs87744402015-08-20 14:54:10 +1000789 nvkm_wr32(device, 0x002100, 0x00000100);
Ben Skeggscc8cd642011-01-28 13:42:16 +1000790 stat &= ~0x00000100;
791 }
792
Ben Skeggs32256c82013-01-31 19:49:33 -0500793 if (stat & 0x00010000) {
Ben Skeggs87744402015-08-20 14:54:10 +1000794 u32 intr = nvkm_rd32(device, 0x00256c);
Ben Skeggse5c5e4f2015-08-20 14:54:13 +1000795 nvkm_warn(subdev, "INTR 00010000: %08x\n", intr);
Ben Skeggs87744402015-08-20 14:54:10 +1000796 nvkm_wr32(device, 0x002100, 0x00010000);
Ben Skeggs32256c82013-01-31 19:49:33 -0500797 stat &= ~0x00010000;
798 }
799
800 if (stat & 0x01000000) {
Ben Skeggs87744402015-08-20 14:54:10 +1000801 u32 intr = nvkm_rd32(device, 0x00258c);
Ben Skeggse5c5e4f2015-08-20 14:54:13 +1000802 nvkm_warn(subdev, "INTR 01000000: %08x\n", intr);
Ben Skeggs87744402015-08-20 14:54:10 +1000803 nvkm_wr32(device, 0x002100, 0x01000000);
Ben Skeggs32256c82013-01-31 19:49:33 -0500804 stat &= ~0x01000000;
805 }
806
Ben Skeggsb2b09932010-11-24 10:47:15 +1000807 if (stat & 0x10000000) {
Ben Skeggs87744402015-08-20 14:54:10 +1000808 u32 mask = nvkm_rd32(device, 0x00259c);
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000809 while (mask) {
810 u32 unit = __ffs(mask);
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000811 gf100_fifo_intr_fault(fifo, unit);
Ben Skeggs87744402015-08-20 14:54:10 +1000812 nvkm_wr32(device, 0x00259c, (1 << unit));
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000813 mask &= ~(1 << unit);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000814 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000815 stat &= ~0x10000000;
816 }
817
818 if (stat & 0x20000000) {
Ben Skeggs87744402015-08-20 14:54:10 +1000819 u32 mask = nvkm_rd32(device, 0x0025a0);
Ben Skeggs083c2142014-02-22 00:31:29 +1000820 while (mask) {
821 u32 unit = __ffs(mask);
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000822 gf100_fifo_intr_pbdma(fifo, unit);
Ben Skeggs87744402015-08-20 14:54:10 +1000823 nvkm_wr32(device, 0x0025a0, (1 << unit));
Ben Skeggs083c2142014-02-22 00:31:29 +1000824 mask &= ~(1 << unit);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000825 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000826 stat &= ~0x20000000;
827 }
828
Ben Skeggscc8cd642011-01-28 13:42:16 +1000829 if (stat & 0x40000000) {
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000830 gf100_fifo_intr_runlist(fifo);
Ben Skeggscc8cd642011-01-28 13:42:16 +1000831 stat &= ~0x40000000;
832 }
833
Ben Skeggs32256c82013-01-31 19:49:33 -0500834 if (stat & 0x80000000) {
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000835 gf100_fifo_intr_engine(fifo);
Ben Skeggs32256c82013-01-31 19:49:33 -0500836 stat &= ~0x80000000;
837 }
838
Ben Skeggsb2b09932010-11-24 10:47:15 +1000839 if (stat) {
Ben Skeggse5c5e4f2015-08-20 14:54:13 +1000840 nvkm_error(subdev, "INTR %08x\n", stat);
Ben Skeggs87744402015-08-20 14:54:10 +1000841 nvkm_mask(device, 0x002140, stat, 0x00000000);
842 nvkm_wr32(device, 0x002100, stat);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000843 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000844}
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000845
Ben Skeggs9bd2ddb2013-01-31 13:51:20 +1000846static void
Ben Skeggs05c71452015-01-14 15:28:47 +1000847gf100_fifo_uevent_init(struct nvkm_event *event, int type, int index)
Ben Skeggs9bd2ddb2013-01-31 13:51:20 +1000848{
Ben Skeggs05c71452015-01-14 15:28:47 +1000849 struct nvkm_fifo *fifo = container_of(event, typeof(*fifo), uevent);
Ben Skeggs87744402015-08-20 14:54:10 +1000850 struct nvkm_device *device = fifo->engine.subdev.device;
851 nvkm_mask(device, 0x002140, 0x80000000, 0x80000000);
Ben Skeggs9bd2ddb2013-01-31 13:51:20 +1000852}
853
854static void
Ben Skeggs05c71452015-01-14 15:28:47 +1000855gf100_fifo_uevent_fini(struct nvkm_event *event, int type, int index)
Ben Skeggs9bd2ddb2013-01-31 13:51:20 +1000856{
Ben Skeggs05c71452015-01-14 15:28:47 +1000857 struct nvkm_fifo *fifo = container_of(event, typeof(*fifo), uevent);
Ben Skeggs87744402015-08-20 14:54:10 +1000858 struct nvkm_device *device = fifo->engine.subdev.device;
859 nvkm_mask(device, 0x002140, 0x80000000, 0x00000000);
Ben Skeggs9bd2ddb2013-01-31 13:51:20 +1000860}
861
Ben Skeggs79ca2772014-08-10 04:10:20 +1000862static const struct nvkm_event_func
Ben Skeggs05c71452015-01-14 15:28:47 +1000863gf100_fifo_uevent_func = {
864 .ctor = nvkm_fifo_uevent_ctor,
865 .init = gf100_fifo_uevent_init,
866 .fini = gf100_fifo_uevent_fini,
Ben Skeggs79ca2772014-08-10 04:10:20 +1000867};
868
869static int
Ben Skeggs05c71452015-01-14 15:28:47 +1000870gf100_fifo_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
871 struct nvkm_oclass *oclass, void *data, u32 size,
872 struct nvkm_object **pobject)
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000873{
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000874 struct gf100_fifo *fifo;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000875 int ret;
876
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000877 ret = nvkm_fifo_create(parent, engine, oclass, 0, 127, &fifo);
878 *pobject = nv_object(fifo);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000879 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000880 return ret;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000881
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000882 INIT_WORK(&fifo->fault, gf100_fifo_recover_work);
Ben Skeggs24e83412014-02-05 11:18:38 +1000883
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000884 ret = nvkm_gpuobj_new(nv_object(fifo), NULL, 0x1000, 0x1000, 0,
885 &fifo->runlist.mem[0]);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000886 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000887 return ret;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000888
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000889 ret = nvkm_gpuobj_new(nv_object(fifo), NULL, 0x1000, 0x1000, 0,
890 &fifo->runlist.mem[1]);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000891 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000892 return ret;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000893
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000894 init_waitqueue_head(&fifo->runlist.wait);
Ben Skeggsa07d0e72014-02-22 00:28:47 +1000895
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000896 ret = nvkm_gpuobj_new(nv_object(fifo), NULL, 128 * 0x1000, 0x1000, 0,
897 &fifo->user.mem);
Ben Skeggs9da226f2012-07-13 16:54:45 +1000898 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000899 return ret;
Ben Skeggs9da226f2012-07-13 16:54:45 +1000900
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000901 ret = nvkm_gpuobj_map(fifo->user.mem, NV_MEM_ACCESS_RW,
902 &fifo->user.bar);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000903 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000904 return ret;
905
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000906 ret = nvkm_event_init(&gf100_fifo_uevent_func, 1, 1, &fifo->base.uevent);
Ben Skeggs79ca2772014-08-10 04:10:20 +1000907 if (ret)
908 return ret;
Ben Skeggs9bd2ddb2013-01-31 13:51:20 +1000909
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000910 nv_subdev(fifo)->unit = 0x00000100;
911 nv_subdev(fifo)->intr = gf100_fifo_intr;
912 nv_engine(fifo)->cclass = &gf100_fifo_cclass;
913 nv_engine(fifo)->sclass = gf100_fifo_sclass;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000914 return 0;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000915}
Ben Skeggsebb945a2012-07-20 08:17:34 +1000916
917static void
Ben Skeggs05c71452015-01-14 15:28:47 +1000918gf100_fifo_dtor(struct nvkm_object *object)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000919{
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000920 struct gf100_fifo *fifo = (void *)object;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000921
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000922 nvkm_gpuobj_unmap(&fifo->user.bar);
923 nvkm_gpuobj_ref(NULL, &fifo->user.mem);
924 nvkm_gpuobj_ref(NULL, &fifo->runlist.mem[0]);
925 nvkm_gpuobj_ref(NULL, &fifo->runlist.mem[1]);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000926
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000927 nvkm_fifo_destroy(&fifo->base);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000928}
929
930static int
Ben Skeggs05c71452015-01-14 15:28:47 +1000931gf100_fifo_init(struct nvkm_object *object)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000932{
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000933 struct gf100_fifo *fifo = (void *)object;
Ben Skeggse5c5e4f2015-08-20 14:54:13 +1000934 struct nvkm_subdev *subdev = &fifo->base.engine.subdev;
935 struct nvkm_device *device = subdev->device;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000936 int ret, i;
937
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000938 ret = nvkm_fifo_init(&fifo->base);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000939 if (ret)
940 return ret;
941
Ben Skeggs87744402015-08-20 14:54:10 +1000942 nvkm_wr32(device, 0x000204, 0xffffffff);
943 nvkm_wr32(device, 0x002204, 0xffffffff);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000944
Ben Skeggs87744402015-08-20 14:54:10 +1000945 fifo->spoon_nr = hweight32(nvkm_rd32(device, 0x002204));
Ben Skeggse5c5e4f2015-08-20 14:54:13 +1000946 nvkm_debug(subdev, "%d PBDMA unit(s)\n", fifo->spoon_nr);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000947
Ben Skeggs03574662014-01-28 11:47:46 +1000948 /* assign engines to PBDMAs */
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000949 if (fifo->spoon_nr >= 3) {
Ben Skeggs87744402015-08-20 14:54:10 +1000950 nvkm_wr32(device, 0x002208, ~(1 << 0)); /* PGRAPH */
951 nvkm_wr32(device, 0x00220c, ~(1 << 1)); /* PVP */
952 nvkm_wr32(device, 0x002210, ~(1 << 1)); /* PMSPP */
953 nvkm_wr32(device, 0x002214, ~(1 << 1)); /* PMSVLD */
954 nvkm_wr32(device, 0x002218, ~(1 << 2)); /* PCE0 */
955 nvkm_wr32(device, 0x00221c, ~(1 << 1)); /* PCE1 */
Ben Skeggsebb945a2012-07-20 08:17:34 +1000956 }
957
Ben Skeggs03574662014-01-28 11:47:46 +1000958 /* PBDMA[n] */
Ben Skeggs6189f1b2015-08-20 14:54:07 +1000959 for (i = 0; i < fifo->spoon_nr; i++) {
Ben Skeggs87744402015-08-20 14:54:10 +1000960 nvkm_mask(device, 0x04013c + (i * 0x2000), 0x10000100, 0x00000000);
961 nvkm_wr32(device, 0x040108 + (i * 0x2000), 0xffffffff); /* INTR */
962 nvkm_wr32(device, 0x04010c + (i * 0x2000), 0xfffffeff); /* INTREN */
Ben Skeggsebb945a2012-07-20 08:17:34 +1000963 }
964
Ben Skeggs87744402015-08-20 14:54:10 +1000965 nvkm_mask(device, 0x002200, 0x00000001, 0x00000001);
966 nvkm_wr32(device, 0x002254, 0x10000000 | fifo->user.bar.offset >> 12);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000967
Ben Skeggs87744402015-08-20 14:54:10 +1000968 nvkm_wr32(device, 0x002100, 0xffffffff);
969 nvkm_wr32(device, 0x002140, 0x7fffffff);
970 nvkm_wr32(device, 0x002628, 0x00000001); /* ENGINE_INTR_EN */
Ben Skeggsebb945a2012-07-20 08:17:34 +1000971 return 0;
972}
973
Ben Skeggs05c71452015-01-14 15:28:47 +1000974struct nvkm_oclass *
975gf100_fifo_oclass = &(struct nvkm_oclass) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000976 .handle = NV_ENGINE(FIFO, 0xc0),
Ben Skeggs05c71452015-01-14 15:28:47 +1000977 .ofuncs = &(struct nvkm_ofuncs) {
978 .ctor = gf100_fifo_ctor,
979 .dtor = gf100_fifo_dtor,
980 .init = gf100_fifo_init,
981 .fini = _nvkm_fifo_fini,
Ben Skeggsebb945a2012-07-20 08:17:34 +1000982 },
983};