blob: 68dc9a2e3cf89f4a4b9a7a5d6f41576e332d5649 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
37#include <sound/driver.h>
38#include <asm/io.h>
39#include <linux/delay.h>
40#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010041#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/module.h>
43#include <linux/moduleparam.h>
44#include <linux/init.h>
45#include <linux/slab.h>
46#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010047#include <linux/mutex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <sound/core.h>
49#include <sound/initval.h>
50#include "hda_codec.h"
51
52
Clemens Ladischb7fe4622005-10-04 08:46:51 +020053static int index = SNDRV_DEFAULT_IDX1;
54static char *id = SNDRV_DEFAULT_STR1;
55static char *model;
56static int position_fix;
Matt Porter954fa192005-11-29 14:46:01 +010057static int probe_mask = -1;
Takashi Iwai27346162006-01-12 18:28:44 +010058static int single_cmd;
Takashi Iwai134a11f2006-11-10 12:08:37 +010059static int enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Clemens Ladischb7fe4622005-10-04 08:46:51 +020061module_param(index, int, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070062MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Clemens Ladischb7fe4622005-10-04 08:46:51 +020063module_param(id, charp, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070064MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Clemens Ladischb7fe4622005-10-04 08:46:51 +020065module_param(model, charp, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070066MODULE_PARM_DESC(model, "Use the given board model.");
Clemens Ladischb7fe4622005-10-04 08:46:51 +020067module_param(position_fix, int, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020068MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
69 "(0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
Takashi Iwai606ad752005-11-24 16:03:40 +010070module_param(probe_mask, int, 0444);
71MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwai27346162006-01-12 18:28:44 +010072module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020073MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
74 "(for debugging only).");
Takashi Iwai134a11f2006-11-10 12:08:37 +010075module_param(enable_msi, int, 0);
76MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai606ad752005-11-24 16:03:40 +010077
Takashi Iwaidee1b662007-08-13 16:10:30 +020078#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaicb53c622007-08-10 17:21:45 +020079/* power_save option is defined in hda_codec.c */
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
Takashi Iwaidee1b662007-08-13 16:10:30 +020081/* reset the HD-audio controller in power save mode.
82 * this may give more power-saving, but will take longer time to
83 * wake up.
84 */
85static int power_save_controller = 1;
86module_param(power_save_controller, bool, 0644);
87MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
88#endif
89
Takashi Iwai2b3e5842005-10-06 13:47:23 +020090/* just for backward compatibility */
91static int enable;
Takashi Iwai698444f2005-10-20 16:53:49 +020092module_param(enable, bool, 0444);
Takashi Iwai2b3e5842005-10-06 13:47:23 +020093
Linus Torvalds1da177e2005-04-16 15:20:36 -070094MODULE_LICENSE("GPL");
95MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
96 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -070097 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +020098 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +010099 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100100 "{Intel, ICH9},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200101 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200102 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200103 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200104 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200105 "{ATI, RS780},"
106 "{ATI, R600},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200107 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200108 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200109 "{SiS, SIS966},"
110 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111MODULE_DESCRIPTION("Intel HDA driver");
112
113#define SFX "hda-intel: "
114
Takashi Iwaicb53c622007-08-10 17:21:45 +0200115
116/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 * registers
118 */
119#define ICH6_REG_GCAP 0x00
120#define ICH6_REG_VMIN 0x02
121#define ICH6_REG_VMAJ 0x03
122#define ICH6_REG_OUTPAY 0x04
123#define ICH6_REG_INPAY 0x06
124#define ICH6_REG_GCTL 0x08
125#define ICH6_REG_WAKEEN 0x0c
126#define ICH6_REG_STATESTS 0x0e
127#define ICH6_REG_GSTS 0x10
128#define ICH6_REG_INTCTL 0x20
129#define ICH6_REG_INTSTS 0x24
130#define ICH6_REG_WALCLK 0x30
131#define ICH6_REG_SYNC 0x34
132#define ICH6_REG_CORBLBASE 0x40
133#define ICH6_REG_CORBUBASE 0x44
134#define ICH6_REG_CORBWP 0x48
135#define ICH6_REG_CORBRP 0x4A
136#define ICH6_REG_CORBCTL 0x4c
137#define ICH6_REG_CORBSTS 0x4d
138#define ICH6_REG_CORBSIZE 0x4e
139
140#define ICH6_REG_RIRBLBASE 0x50
141#define ICH6_REG_RIRBUBASE 0x54
142#define ICH6_REG_RIRBWP 0x58
143#define ICH6_REG_RINTCNT 0x5a
144#define ICH6_REG_RIRBCTL 0x5c
145#define ICH6_REG_RIRBSTS 0x5d
146#define ICH6_REG_RIRBSIZE 0x5e
147
148#define ICH6_REG_IC 0x60
149#define ICH6_REG_IR 0x64
150#define ICH6_REG_IRS 0x68
151#define ICH6_IRS_VALID (1<<1)
152#define ICH6_IRS_BUSY (1<<0)
153
154#define ICH6_REG_DPLBASE 0x70
155#define ICH6_REG_DPUBASE 0x74
156#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
157
158/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
159enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
160
161/* stream register offsets from stream base */
162#define ICH6_REG_SD_CTL 0x00
163#define ICH6_REG_SD_STS 0x03
164#define ICH6_REG_SD_LPIB 0x04
165#define ICH6_REG_SD_CBL 0x08
166#define ICH6_REG_SD_LVI 0x0c
167#define ICH6_REG_SD_FIFOW 0x0e
168#define ICH6_REG_SD_FIFOSIZE 0x10
169#define ICH6_REG_SD_FORMAT 0x12
170#define ICH6_REG_SD_BDLPL 0x18
171#define ICH6_REG_SD_BDLPU 0x1c
172
173/* PCI space */
174#define ICH6_PCIREG_TCSEL 0x44
175
176/*
177 * other constants
178 */
179
180/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200181/* ICH, ATI and VIA have 4 playback and 4 capture */
182#define ICH6_CAPTURE_INDEX 0
183#define ICH6_NUM_CAPTURE 4
184#define ICH6_PLAYBACK_INDEX 4
185#define ICH6_NUM_PLAYBACK 4
186
187/* ULI has 6 playback and 5 capture */
188#define ULI_CAPTURE_INDEX 0
189#define ULI_NUM_CAPTURE 5
190#define ULI_PLAYBACK_INDEX 5
191#define ULI_NUM_PLAYBACK 6
192
Felix Kuehling778b6e12006-05-17 11:22:21 +0200193/* ATI HDMI has 1 playback and 0 capture */
194#define ATIHDMI_CAPTURE_INDEX 0
195#define ATIHDMI_NUM_CAPTURE 0
196#define ATIHDMI_PLAYBACK_INDEX 0
197#define ATIHDMI_NUM_PLAYBACK 1
198
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200199/* this number is statically defined for simplicity */
200#define MAX_AZX_DEV 16
201
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200203#define BDL_SIZE PAGE_ALIGN(8192)
204#define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205/* max buffer size - no h/w limit, you can increase as you like */
206#define AZX_MAX_BUF_SIZE (1024*1024*1024)
207/* max number of PCM devics per card */
Takashi Iwaiec9e1c52005-09-07 13:29:22 +0200208#define AZX_MAX_AUDIO_PCMS 6
209#define AZX_MAX_MODEM_PCMS 2
210#define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211
212/* RIRB int mask: overrun[2], response[0] */
213#define RIRB_INT_RESPONSE 0x01
214#define RIRB_INT_OVERRUN 0x04
215#define RIRB_INT_MASK 0x05
216
217/* STATESTS int mask: SD2,SD1,SD0 */
Takashi Iwai19a982b2007-03-21 15:14:35 +0100218#define AZX_MAX_CODECS 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219#define STATESTS_INT_MASK 0x07
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220
221/* SD_CTL bits */
222#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
223#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
224#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
225#define SD_CTL_STREAM_TAG_SHIFT 20
226
227/* SD_CTL and SD_STS */
228#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
229#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
230#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200231#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
232 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233
234/* SD_STS */
235#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
236
237/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200238#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
239#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
240#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241
Matt41e2fce2005-07-04 17:49:55 +0200242/* GCTL unsolicited response enable bit */
243#define ICH6_GCTL_UREN (1<<8)
244
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245/* GCTL reset bit */
246#define ICH6_GCTL_RESET (1<<0)
247
248/* CORB/RIRB control, read/write pointer */
249#define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
250#define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
251#define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
252/* below are so far hardcoded - should read registers in future */
253#define ICH6_MAX_CORB_ENTRIES 256
254#define ICH6_MAX_RIRB_ENTRIES 256
255
Takashi Iwaic74db862005-05-12 14:26:27 +0200256/* position fix mode */
257enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200258 POS_FIX_AUTO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200259 POS_FIX_NONE,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200260 POS_FIX_POSBUF,
261 POS_FIX_FIFO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200262};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263
Frederick Lif5d40b32005-05-12 14:55:20 +0200264/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200265#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
266#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
267
Vinod Gda3fca22005-09-13 18:49:12 +0200268/* Defines for Nvidia HDA support */
269#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
270#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Frederick Lif5d40b32005-05-12 14:55:20 +0200271
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 */
274
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100275struct azx_dev {
Takashi Iwaid01ce992007-07-27 16:52:19 +0200276 u32 *bdl; /* virtual address of the BDL */
277 dma_addr_t bdl_addr; /* physical address of the BDL */
278 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279
Takashi Iwaid01ce992007-07-27 16:52:19 +0200280 unsigned int bufsize; /* size of the play buffer in bytes */
281 unsigned int fragsize; /* size of each period in bytes */
282 unsigned int frags; /* number for period in the play buffer */
283 unsigned int fifo_size; /* FIFO size */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284
Takashi Iwaid01ce992007-07-27 16:52:19 +0200285 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286
Takashi Iwaid01ce992007-07-27 16:52:19 +0200287 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
289 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200290 struct snd_pcm_substream *substream; /* assigned substream,
291 * set in PCM open
292 */
293 unsigned int format_val; /* format value to be set in the
294 * controller and the codec
295 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 unsigned char stream_tag; /* assigned stream */
297 unsigned char index; /* stream index */
Takashi Iwai1a56f8d2006-02-16 19:51:10 +0100298 /* for sanity check of position buffer */
299 unsigned int period_intr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300
Pavel Machek927fc862006-08-31 17:03:43 +0200301 unsigned int opened :1;
302 unsigned int running :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303};
304
305/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100306struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 u32 *buf; /* CORB/RIRB buffer
308 * Each CORB entry is 4byte, RIRB is 8byte
309 */
310 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
311 /* for RIRB */
312 unsigned short rp, wp; /* read/write pointers */
313 int cmds; /* number of pending requests */
314 u32 res; /* last read value */
315};
316
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100317struct azx {
318 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 struct pci_dev *pci;
320
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200321 /* chip type specific */
322 int driver_type;
323 int playback_streams;
324 int playback_index_offset;
325 int capture_streams;
326 int capture_index_offset;
327 int num_streams;
328
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 /* pci resources */
330 unsigned long addr;
331 void __iomem *remap_addr;
332 int irq;
333
334 /* locks */
335 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100336 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200338 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100339 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340
341 /* PCM */
342 unsigned int pcm_devs;
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100343 struct snd_pcm *pcm[AZX_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344
345 /* HD codec */
346 unsigned short codec_mask;
347 struct hda_bus *bus;
348
349 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100350 struct azx_rb corb;
351 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352
353 /* BDL, CORB/RIRB and position buffers */
354 struct snd_dma_buffer bdl;
355 struct snd_dma_buffer rb;
356 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200357
358 /* flags */
359 int position_fix;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200360 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200361 unsigned int initialized :1;
362 unsigned int single_cmd :1;
363 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200364 unsigned int msi :1;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200365
366 /* for debugging */
367 unsigned int last_cmd; /* last issued command (to sync) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368};
369
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200370/* driver types */
371enum {
372 AZX_DRIVER_ICH,
373 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200374 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200375 AZX_DRIVER_VIA,
376 AZX_DRIVER_SIS,
377 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200378 AZX_DRIVER_NVIDIA,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200379};
380
381static char *driver_short_names[] __devinitdata = {
382 [AZX_DRIVER_ICH] = "HDA Intel",
383 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200384 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200385 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
386 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200387 [AZX_DRIVER_ULI] = "HDA ULI M5461",
388 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200389};
390
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391/*
392 * macros for easy use
393 */
394#define azx_writel(chip,reg,value) \
395 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
396#define azx_readl(chip,reg) \
397 readl((chip)->remap_addr + ICH6_REG_##reg)
398#define azx_writew(chip,reg,value) \
399 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
400#define azx_readw(chip,reg) \
401 readw((chip)->remap_addr + ICH6_REG_##reg)
402#define azx_writeb(chip,reg,value) \
403 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
404#define azx_readb(chip,reg) \
405 readb((chip)->remap_addr + ICH6_REG_##reg)
406
407#define azx_sd_writel(dev,reg,value) \
408 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
409#define azx_sd_readl(dev,reg) \
410 readl((dev)->sd_addr + ICH6_REG_##reg)
411#define azx_sd_writew(dev,reg,value) \
412 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
413#define azx_sd_readw(dev,reg) \
414 readw((dev)->sd_addr + ICH6_REG_##reg)
415#define azx_sd_writeb(dev,reg,value) \
416 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
417#define azx_sd_readb(dev,reg) \
418 readb((dev)->sd_addr + ICH6_REG_##reg)
419
420/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100421#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422
423/* Get the upper 32bit of the given dma_addr_t
424 * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
425 */
426#define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
427
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200428static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429
430/*
431 * Interface for HD codec
432 */
433
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434/*
435 * CORB / RIRB interface
436 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100437static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438{
439 int err;
440
441 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200442 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
443 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 PAGE_SIZE, &chip->rb);
445 if (err < 0) {
446 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
447 return err;
448 }
449 return 0;
450}
451
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100452static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453{
454 /* CORB set up */
455 chip->corb.addr = chip->rb.addr;
456 chip->corb.buf = (u32 *)chip->rb.area;
457 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
458 azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
459
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200460 /* set the corb size to 256 entries (ULI requires explicitly) */
461 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 /* set the corb write pointer to 0 */
463 azx_writew(chip, CORBWP, 0);
464 /* reset the corb hw read pointer */
465 azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
466 /* enable corb dma */
467 azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
468
469 /* RIRB set up */
470 chip->rirb.addr = chip->rb.addr + 2048;
471 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
472 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
473 azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
474
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200475 /* set the rirb size to 256 entries (ULI requires explicitly) */
476 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 /* reset the rirb hw write pointer */
478 azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
479 /* set N=1, get RIRB response interrupt for new entry */
480 azx_writew(chip, RINTCNT, 1);
481 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 chip->rirb.rp = chip->rirb.cmds = 0;
484}
485
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100486static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487{
488 /* disable ringbuffer DMAs */
489 azx_writeb(chip, RIRBCTL, 0);
490 azx_writeb(chip, CORBCTL, 0);
491}
492
493/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200494static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100496 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498
499 /* add command to corb */
500 wp = azx_readb(chip, CORBWP);
501 wp++;
502 wp %= ICH6_MAX_CORB_ENTRIES;
503
504 spin_lock_irq(&chip->reg_lock);
505 chip->rirb.cmds++;
506 chip->corb.buf[wp] = cpu_to_le32(val);
507 azx_writel(chip, CORBWP, wp);
508 spin_unlock_irq(&chip->reg_lock);
509
510 return 0;
511}
512
513#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
514
515/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100516static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517{
518 unsigned int rp, wp;
519 u32 res, res_ex;
520
521 wp = azx_readb(chip, RIRBWP);
522 if (wp == chip->rirb.wp)
523 return;
524 chip->rirb.wp = wp;
525
526 while (chip->rirb.rp != wp) {
527 chip->rirb.rp++;
528 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
529
530 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
531 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
532 res = le32_to_cpu(chip->rirb.buf[rp]);
533 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
534 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
535 else if (chip->rirb.cmds) {
536 chip->rirb.cmds--;
537 chip->rirb.res = res;
538 }
539 }
540}
541
542/* receive a response */
Takashi Iwai111d3af2006-02-16 18:17:58 +0100543static unsigned int azx_rirb_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100545 struct azx *chip = codec->bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200546 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200548 again:
549 timeout = jiffies + msecs_to_jiffies(1000);
550 do {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200551 if (chip->polling_mode) {
552 spin_lock_irq(&chip->reg_lock);
553 azx_update_rirb(chip);
554 spin_unlock_irq(&chip->reg_lock);
555 }
Takashi Iwaid01ce992007-07-27 16:52:19 +0200556 if (!chip->rirb.cmds)
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200557 return chip->rirb.res; /* the last value */
Takashi Iwaie65365d2007-06-25 12:09:32 +0200558 schedule_timeout(1);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200559 } while (time_after_eq(timeout, jiffies));
560
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200561 if (chip->msi) {
562 snd_printk(KERN_WARNING "hda_intel: No response from codec, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200563 "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200564 free_irq(chip->irq, chip);
565 chip->irq = -1;
566 pci_disable_msi(chip->pci);
567 chip->msi = 0;
568 if (azx_acquire_irq(chip, 1) < 0)
569 return -1;
570 goto again;
571 }
572
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200573 if (!chip->polling_mode) {
574 snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200575 "switching to polling mode: last cmd=0x%08x\n",
576 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200577 chip->polling_mode = 1;
578 goto again;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200580
581 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200582 "switching to single_cmd mode: last cmd=0x%08x\n",
583 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200584 chip->rirb.rp = azx_readb(chip, RIRBWP);
585 chip->rirb.cmds = 0;
586 /* switch to single_cmd mode */
587 chip->single_cmd = 1;
588 azx_free_cmd_io(chip);
589 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590}
591
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592/*
593 * Use the single immediate command instead of CORB/RIRB for simplicity
594 *
595 * Note: according to Intel, this is not preferred use. The command was
596 * intended for the BIOS only, and may get confused with unsolicited
597 * responses. So, we shouldn't use it for normal operation from the
598 * driver.
599 * I left the codes, however, for debugging/testing purposes.
600 */
601
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200603static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100605 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606 int timeout = 50;
607
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608 while (timeout--) {
609 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200610 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200612 azx_writew(chip, IRS, azx_readw(chip, IRS) |
613 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200615 azx_writew(chip, IRS, azx_readw(chip, IRS) |
616 ICH6_IRS_BUSY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 return 0;
618 }
619 udelay(1);
620 }
Takashi Iwaid01ce992007-07-27 16:52:19 +0200621 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
622 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 return -EIO;
624}
625
626/* receive a response */
Takashi Iwai27346162006-01-12 18:28:44 +0100627static unsigned int azx_single_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100629 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 int timeout = 50;
631
632 while (timeout--) {
633 /* check IRV busy bit */
634 if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
635 return azx_readl(chip, IR);
636 udelay(1);
637 }
Takashi Iwaid01ce992007-07-27 16:52:19 +0200638 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
639 azx_readw(chip, IRS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 return (unsigned int)-1;
641}
642
Takashi Iwai111d3af2006-02-16 18:17:58 +0100643/*
644 * The below are the main callbacks from hda_codec.
645 *
646 * They are just the skeleton to call sub-callbacks according to the
647 * current setting of chip->single_cmd.
648 */
649
650/* send a command */
651static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
652 int direct, unsigned int verb,
653 unsigned int para)
654{
655 struct azx *chip = codec->bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200656 u32 val;
657
658 val = (u32)(codec->addr & 0x0f) << 28;
659 val |= (u32)direct << 27;
660 val |= (u32)nid << 20;
661 val |= verb << 8;
662 val |= para;
663 chip->last_cmd = val;
664
Takashi Iwai111d3af2006-02-16 18:17:58 +0100665 if (chip->single_cmd)
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200666 return azx_single_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100667 else
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200668 return azx_corb_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100669}
670
671/* get a response */
672static unsigned int azx_get_response(struct hda_codec *codec)
673{
674 struct azx *chip = codec->bus->private_data;
675 if (chip->single_cmd)
676 return azx_single_get_response(codec);
677 else
678 return azx_rirb_get_response(codec);
679}
680
Takashi Iwaicb53c622007-08-10 17:21:45 +0200681#ifdef CONFIG_SND_HDA_POWER_SAVE
682static void azx_power_notify(struct hda_codec *codec);
683#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100684
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100686static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687{
688 int count;
689
Danny Tholene8a7f132007-09-11 21:41:56 +0200690 /* clear STATESTS */
691 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
692
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 /* reset controller */
694 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
695
696 count = 50;
697 while (azx_readb(chip, GCTL) && --count)
698 msleep(1);
699
700 /* delay for >= 100us for codec PLL to settle per spec
701 * Rev 0.9 section 5.5.1
702 */
703 msleep(1);
704
705 /* Bring controller out of reset */
706 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
707
708 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200709 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 msleep(1);
711
Pavel Machek927fc862006-08-31 17:03:43 +0200712 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 msleep(1);
714
715 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200716 if (!azx_readb(chip, GCTL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 snd_printd("azx_reset: controller not ready!\n");
718 return -EBUSY;
719 }
720
Matt41e2fce2005-07-04 17:49:55 +0200721 /* Accept unsolicited responses */
722 azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
723
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200725 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 chip->codec_mask = azx_readw(chip, STATESTS);
727 snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
728 }
729
730 return 0;
731}
732
733
734/*
735 * Lowlevel interface
736 */
737
738/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100739static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740{
741 /* enable controller CIE and GIE */
742 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
743 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
744}
745
746/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100747static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748{
749 int i;
750
751 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200752 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100753 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 azx_sd_writeb(azx_dev, SD_CTL,
755 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
756 }
757
758 /* disable SIE for all streams */
759 azx_writeb(chip, INTCTL, 0);
760
761 /* disable controller CIE and GIE */
762 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
763 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
764}
765
766/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100767static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768{
769 int i;
770
771 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200772 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100773 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
775 }
776
777 /* clear STATESTS */
778 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
779
780 /* clear rirb status */
781 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
782
783 /* clear int status */
784 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
785}
786
787/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100788static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789{
790 /* enable SIE */
791 azx_writeb(chip, INTCTL,
792 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
793 /* set DMA start and interrupt mask */
794 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
795 SD_CTL_DMA_START | SD_INT_MASK);
796}
797
798/* stop a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100799static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800{
801 /* stop DMA */
802 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
803 ~(SD_CTL_DMA_START | SD_INT_MASK));
804 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
805 /* disable SIE */
806 azx_writeb(chip, INTCTL,
807 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
808}
809
810
811/*
Takashi Iwaicb53c622007-08-10 17:21:45 +0200812 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100814static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815{
Takashi Iwaicb53c622007-08-10 17:21:45 +0200816 if (chip->initialized)
817 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818
819 /* reset controller */
820 azx_reset(chip);
821
822 /* initialize interrupts */
823 azx_int_clear(chip);
824 azx_int_enable(chip);
825
826 /* initialize the codec command I/O */
Pavel Machek927fc862006-08-31 17:03:43 +0200827 if (!chip->single_cmd)
Takashi Iwai27346162006-01-12 18:28:44 +0100828 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200830 /* program the position buffer */
831 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
832 azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +0200833
Takashi Iwaicb53c622007-08-10 17:21:45 +0200834 chip->initialized = 1;
835}
836
837/*
838 * initialize the PCI registers
839 */
840/* update bits in a PCI register byte */
841static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
842 unsigned char mask, unsigned char val)
843{
844 unsigned char data;
845
846 pci_read_config_byte(pci, reg, &data);
847 data &= ~mask;
848 data |= (val & mask);
849 pci_write_config_byte(pci, reg, data);
850}
851
852static void azx_init_pci(struct azx *chip)
853{
854 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
855 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
856 * Ensuring these bits are 0 clears playback static on some HD Audio
857 * codecs
858 */
859 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
860
Vinod Gda3fca22005-09-13 18:49:12 +0200861 switch (chip->driver_type) {
862 case AZX_DRIVER_ATI:
863 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200864 update_pci_byte(chip->pci,
865 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
866 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
Vinod Gda3fca22005-09-13 18:49:12 +0200867 break;
868 case AZX_DRIVER_NVIDIA:
869 /* For NVIDIA HDA, enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200870 update_pci_byte(chip->pci,
871 NVIDIA_HDA_TRANSREG_ADDR,
872 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Vinod Gda3fca22005-09-13 18:49:12 +0200873 break;
874 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875}
876
877
878/*
879 * interrupt handler
880 */
David Howells7d12e782006-10-05 14:55:46 +0100881static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100883 struct azx *chip = dev_id;
884 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885 u32 status;
886 int i;
887
888 spin_lock(&chip->reg_lock);
889
890 status = azx_readl(chip, INTSTS);
891 if (status == 0) {
892 spin_unlock(&chip->reg_lock);
893 return IRQ_NONE;
894 }
895
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200896 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 azx_dev = &chip->azx_dev[i];
898 if (status & azx_dev->sd_int_sta_mask) {
899 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
900 if (azx_dev->substream && azx_dev->running) {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +0100901 azx_dev->period_intr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902 spin_unlock(&chip->reg_lock);
903 snd_pcm_period_elapsed(azx_dev->substream);
904 spin_lock(&chip->reg_lock);
905 }
906 }
907 }
908
909 /* clear rirb int */
910 status = azx_readb(chip, RIRBSTS);
911 if (status & RIRB_INT_MASK) {
Takashi Iwaid01ce992007-07-27 16:52:19 +0200912 if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913 azx_update_rirb(chip);
914 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
915 }
916
917#if 0
918 /* clear state status int */
919 if (azx_readb(chip, STATESTS) & 0x04)
920 azx_writeb(chip, STATESTS, 0x04);
921#endif
922 spin_unlock(&chip->reg_lock);
923
924 return IRQ_HANDLED;
925}
926
927
928/*
929 * set up BDL entries
930 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100931static void azx_setup_periods(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932{
933 u32 *bdl = azx_dev->bdl;
934 dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
935 int idx;
936
937 /* reset BDL address */
938 azx_sd_writel(azx_dev, SD_BDLPL, 0);
939 azx_sd_writel(azx_dev, SD_BDLPU, 0);
940
941 /* program the initial BDL entries */
942 for (idx = 0; idx < azx_dev->frags; idx++) {
943 unsigned int off = idx << 2; /* 4 dword step */
944 dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
945 /* program the address field of the BDL entry */
946 bdl[off] = cpu_to_le32((u32)addr);
947 bdl[off+1] = cpu_to_le32(upper_32bit(addr));
948
949 /* program the size field of the BDL entry */
950 bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
951
952 /* program the IOC to enable interrupt when buffer completes */
953 bdl[off+3] = cpu_to_le32(0x01);
954 }
955}
956
957/*
958 * set up the SD for streaming
959 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100960static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961{
962 unsigned char val;
963 int timeout;
964
965 /* make sure the run bit is zero for SD */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200966 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
967 ~SD_CTL_DMA_START);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968 /* reset stream */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200969 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
970 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971 udelay(3);
972 timeout = 300;
973 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
974 --timeout)
975 ;
976 val &= ~SD_CTL_STREAM_RESET;
977 azx_sd_writeb(azx_dev, SD_CTL, val);
978 udelay(3);
979
980 timeout = 300;
981 /* waiting for hardware to report that the stream is out of reset */
982 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
983 --timeout)
984 ;
985
986 /* program the stream_tag */
987 azx_sd_writel(azx_dev, SD_CTL,
Takashi Iwaid01ce992007-07-27 16:52:19 +0200988 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
990
991 /* program the length of samples in cyclic buffer */
992 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
993
994 /* program the stream format */
995 /* this value needs to be the same as the one programmed */
996 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
997
998 /* program the stream LVI (last valid index) of the BDL */
999 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1000
1001 /* program the BDL address */
1002 /* lower BDL address */
1003 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
1004 /* upper BDL address */
1005 azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
1006
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001007 /* enable the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001008 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1009 azx_writel(chip, DPLBASE,
1010 (u32)chip->posbuf.addr |ICH6_DPLBASE_ENABLE);
Takashi Iwaic74db862005-05-12 14:26:27 +02001011
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001013 azx_sd_writel(azx_dev, SD_CTL,
1014 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015
1016 return 0;
1017}
1018
1019
1020/*
1021 * Codec initialization
1022 */
1023
Takashi Iwaia9995a32007-03-12 21:30:46 +01001024static unsigned int azx_max_codecs[] __devinitdata = {
1025 [AZX_DRIVER_ICH] = 3,
1026 [AZX_DRIVER_ATI] = 4,
1027 [AZX_DRIVER_ATIHDMI] = 4,
1028 [AZX_DRIVER_VIA] = 3, /* FIXME: correct? */
1029 [AZX_DRIVER_SIS] = 3, /* FIXME: correct? */
1030 [AZX_DRIVER_ULI] = 3, /* FIXME: correct? */
1031 [AZX_DRIVER_NVIDIA] = 3, /* FIXME: correct? */
1032};
1033
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001034static int __devinit azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035{
1036 struct hda_bus_template bus_temp;
Takashi Iwaibccad142007-04-24 12:23:53 +02001037 int c, codecs, audio_codecs, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038
1039 memset(&bus_temp, 0, sizeof(bus_temp));
1040 bus_temp.private_data = chip;
1041 bus_temp.modelname = model;
1042 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001043 bus_temp.ops.command = azx_send_cmd;
1044 bus_temp.ops.get_response = azx_get_response;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001045#ifdef CONFIG_SND_HDA_POWER_SAVE
1046 bus_temp.ops.pm_notify = azx_power_notify;
1047#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048
Takashi Iwaid01ce992007-07-27 16:52:19 +02001049 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1050 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051 return err;
1052
Takashi Iwaibccad142007-04-24 12:23:53 +02001053 codecs = audio_codecs = 0;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001054 for (c = 0; c < AZX_MAX_CODECS; c++) {
Takashi Iwai606ad752005-11-24 16:03:40 +01001055 if ((chip->codec_mask & (1 << c)) & probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001056 struct hda_codec *codec;
1057 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058 if (err < 0)
1059 continue;
1060 codecs++;
Takashi Iwaibccad142007-04-24 12:23:53 +02001061 if (codec->afg)
1062 audio_codecs++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 }
1064 }
Takashi Iwaibccad142007-04-24 12:23:53 +02001065 if (!audio_codecs) {
Takashi Iwai19a982b2007-03-21 15:14:35 +01001066 /* probe additional slots if no codec is found */
1067 for (; c < azx_max_codecs[chip->driver_type]; c++) {
1068 if ((chip->codec_mask & (1 << c)) & probe_mask) {
1069 err = snd_hda_codec_new(chip->bus, c, NULL);
1070 if (err < 0)
1071 continue;
1072 codecs++;
1073 }
1074 }
1075 }
1076 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1078 return -ENXIO;
1079 }
1080
1081 return 0;
1082}
1083
1084
1085/*
1086 * PCM support
1087 */
1088
1089/* assign a stream for the PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001090static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001092 int dev, i, nums;
1093 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
1094 dev = chip->playback_index_offset;
1095 nums = chip->playback_streams;
1096 } else {
1097 dev = chip->capture_index_offset;
1098 nums = chip->capture_streams;
1099 }
1100 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001101 if (!chip->azx_dev[dev].opened) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102 chip->azx_dev[dev].opened = 1;
1103 return &chip->azx_dev[dev];
1104 }
1105 return NULL;
1106}
1107
1108/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001109static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110{
1111 azx_dev->opened = 0;
1112}
1113
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001114static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001115 .info = (SNDRV_PCM_INFO_MMAP |
1116 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1118 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001119 /* No full-resume yet implemented */
1120 /* SNDRV_PCM_INFO_RESUME |*/
1121 SNDRV_PCM_INFO_PAUSE),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1123 .rates = SNDRV_PCM_RATE_48000,
1124 .rate_min = 48000,
1125 .rate_max = 48000,
1126 .channels_min = 2,
1127 .channels_max = 2,
1128 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1129 .period_bytes_min = 128,
1130 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1131 .periods_min = 2,
1132 .periods_max = AZX_MAX_FRAG,
1133 .fifo_size = 0,
1134};
1135
1136struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001137 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138 struct hda_codec *codec;
1139 struct hda_pcm_stream *hinfo[2];
1140};
1141
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001142static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143{
1144 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1145 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001146 struct azx *chip = apcm->chip;
1147 struct azx_dev *azx_dev;
1148 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149 unsigned long flags;
1150 int err;
1151
Ingo Molnar62932df2006-01-16 16:34:20 +01001152 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153 azx_dev = azx_assign_device(chip, substream->stream);
1154 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001155 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 return -EBUSY;
1157 }
1158 runtime->hw = azx_pcm_hw;
1159 runtime->hw.channels_min = hinfo->channels_min;
1160 runtime->hw.channels_max = hinfo->channels_max;
1161 runtime->hw.formats = hinfo->formats;
1162 runtime->hw.rates = hinfo->rates;
1163 snd_pcm_limit_hw_rates(runtime);
1164 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001165 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1166 128);
1167 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1168 128);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001169 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001170 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1171 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001173 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001174 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175 return err;
1176 }
1177 spin_lock_irqsave(&chip->reg_lock, flags);
1178 azx_dev->substream = substream;
1179 azx_dev->running = 0;
1180 spin_unlock_irqrestore(&chip->reg_lock, flags);
1181
1182 runtime->private_data = azx_dev;
Ingo Molnar62932df2006-01-16 16:34:20 +01001183 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184 return 0;
1185}
1186
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001187static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188{
1189 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1190 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001191 struct azx *chip = apcm->chip;
1192 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 unsigned long flags;
1194
Ingo Molnar62932df2006-01-16 16:34:20 +01001195 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 spin_lock_irqsave(&chip->reg_lock, flags);
1197 azx_dev->substream = NULL;
1198 azx_dev->running = 0;
1199 spin_unlock_irqrestore(&chip->reg_lock, flags);
1200 azx_release_device(azx_dev);
1201 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001202 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001203 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204 return 0;
1205}
1206
Takashi Iwaid01ce992007-07-27 16:52:19 +02001207static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1208 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209{
Takashi Iwaid01ce992007-07-27 16:52:19 +02001210 return snd_pcm_lib_malloc_pages(substream,
1211 params_buffer_bytes(hw_params));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212}
1213
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001214static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215{
1216 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001217 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1219
1220 /* reset BDL address */
1221 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1222 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1223 azx_sd_writel(azx_dev, SD_CTL, 0);
1224
1225 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1226
1227 return snd_pcm_lib_free_pages(substream);
1228}
1229
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001230static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231{
1232 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001233 struct azx *chip = apcm->chip;
1234 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001236 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237
1238 azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
1239 azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
1240 azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
1241 azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
1242 runtime->channels,
1243 runtime->format,
1244 hinfo->maxbps);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001245 if (!azx_dev->format_val) {
1246 snd_printk(KERN_ERR SFX
1247 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248 runtime->rate, runtime->channels, runtime->format);
1249 return -EINVAL;
1250 }
1251
Takashi Iwaid01ce992007-07-27 16:52:19 +02001252 snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, "
1253 "format=0x%x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254 azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
1255 azx_setup_periods(azx_dev);
1256 azx_setup_controller(chip, azx_dev);
1257 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1258 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1259 else
1260 azx_dev->fifo_size = 0;
1261
1262 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1263 azx_dev->format_val, substream);
1264}
1265
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001266static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267{
1268 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001269 struct azx_dev *azx_dev = get_azx_dev(substream);
1270 struct azx *chip = apcm->chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271 int err = 0;
1272
1273 spin_lock(&chip->reg_lock);
1274 switch (cmd) {
1275 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1276 case SNDRV_PCM_TRIGGER_RESUME:
1277 case SNDRV_PCM_TRIGGER_START:
1278 azx_stream_start(chip, azx_dev);
1279 azx_dev->running = 1;
1280 break;
1281 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001282 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 case SNDRV_PCM_TRIGGER_STOP:
1284 azx_stream_stop(chip, azx_dev);
1285 azx_dev->running = 0;
1286 break;
1287 default:
1288 err = -EINVAL;
1289 }
1290 spin_unlock(&chip->reg_lock);
1291 if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
Jaroslav Kysela47123192005-08-15 20:53:07 +02001292 cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293 cmd == SNDRV_PCM_TRIGGER_STOP) {
1294 int timeout = 5000;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001295 while ((azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START) &&
1296 --timeout)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297 ;
1298 }
1299 return err;
1300}
1301
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001302static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303{
Takashi Iwaic74db862005-05-12 14:26:27 +02001304 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001305 struct azx *chip = apcm->chip;
1306 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307 unsigned int pos;
1308
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001309 if (chip->position_fix == POS_FIX_POSBUF ||
1310 chip->position_fix == POS_FIX_AUTO) {
Takashi Iwaic74db862005-05-12 14:26:27 +02001311 /* use the position buffer */
Takashi Iwai929861c2006-08-31 16:55:40 +02001312 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001313 if (chip->position_fix == POS_FIX_AUTO &&
Takashi Iwaid01ce992007-07-27 16:52:19 +02001314 azx_dev->period_intr == 1 && !pos) {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001315 printk(KERN_WARNING
1316 "hda-intel: Invalid position buffer, "
1317 "using LPIB read method instead.\n");
1318 chip->position_fix = POS_FIX_NONE;
1319 goto read_lpib;
1320 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001321 } else {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001322 read_lpib:
Takashi Iwaic74db862005-05-12 14:26:27 +02001323 /* read LPIB */
1324 pos = azx_sd_readl(azx_dev, SD_LPIB);
1325 if (chip->position_fix == POS_FIX_FIFO)
1326 pos += azx_dev->fifo_size;
1327 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 if (pos >= azx_dev->bufsize)
1329 pos = 0;
1330 return bytes_to_frames(substream->runtime, pos);
1331}
1332
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001333static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 .open = azx_pcm_open,
1335 .close = azx_pcm_close,
1336 .ioctl = snd_pcm_lib_ioctl,
1337 .hw_params = azx_pcm_hw_params,
1338 .hw_free = azx_pcm_hw_free,
1339 .prepare = azx_pcm_prepare,
1340 .trigger = azx_pcm_trigger,
1341 .pointer = azx_pcm_pointer,
1342};
1343
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001344static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345{
1346 kfree(pcm->private_data);
1347}
1348
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001349static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350 struct hda_pcm *cpcm, int pcm_dev)
1351{
1352 int err;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001353 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354 struct azx_pcm *apcm;
1355
Takashi Iwaie08a0072006-09-07 17:52:14 +02001356 /* if no substreams are defined for both playback and capture,
1357 * it's just a placeholder. ignore it.
1358 */
1359 if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
1360 return 0;
1361
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362 snd_assert(cpcm->name, return -EINVAL);
1363
1364 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001365 cpcm->stream[0].substreams,
1366 cpcm->stream[1].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367 &pcm);
1368 if (err < 0)
1369 return err;
1370 strcpy(pcm->name, cpcm->name);
1371 apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
1372 if (apcm == NULL)
1373 return -ENOMEM;
1374 apcm->chip = chip;
1375 apcm->codec = codec;
1376 apcm->hinfo[0] = &cpcm->stream[0];
1377 apcm->hinfo[1] = &cpcm->stream[1];
1378 pcm->private_data = apcm;
1379 pcm->private_free = azx_pcm_free;
1380 if (cpcm->stream[0].substreams)
1381 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
1382 if (cpcm->stream[1].substreams)
1383 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
1384 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
1385 snd_dma_pci_data(chip->pci),
Jaroslav Kyselab66b3cf2006-10-06 09:34:20 +02001386 1024 * 64, 1024 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387 chip->pcm[pcm_dev] = pcm;
Takashi Iwaie08a0072006-09-07 17:52:14 +02001388 if (chip->pcm_devs < pcm_dev + 1)
1389 chip->pcm_devs = pcm_dev + 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390
1391 return 0;
1392}
1393
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001394static int __devinit azx_pcm_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395{
1396 struct list_head *p;
1397 struct hda_codec *codec;
1398 int c, err;
1399 int pcm_dev;
1400
Takashi Iwaid01ce992007-07-27 16:52:19 +02001401 err = snd_hda_build_pcms(chip->bus);
1402 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403 return err;
1404
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001405 /* create audio PCMs */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406 pcm_dev = 0;
1407 list_for_each(p, &chip->bus->codec_list) {
1408 codec = list_entry(p, struct hda_codec, list);
1409 for (c = 0; c < codec->num_pcms; c++) {
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001410 if (codec->pcm_info[c].is_modem)
1411 continue; /* create later */
1412 if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001413 snd_printk(KERN_ERR SFX
1414 "Too many audio PCMs\n");
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001415 return -EINVAL;
1416 }
Takashi Iwaid01ce992007-07-27 16:52:19 +02001417 err = create_codec_pcm(chip, codec,
1418 &codec->pcm_info[c], pcm_dev);
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001419 if (err < 0)
1420 return err;
1421 pcm_dev++;
1422 }
1423 }
1424
1425 /* create modem PCMs */
1426 pcm_dev = AZX_MAX_AUDIO_PCMS;
1427 list_for_each(p, &chip->bus->codec_list) {
1428 codec = list_entry(p, struct hda_codec, list);
1429 for (c = 0; c < codec->num_pcms; c++) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001430 if (!codec->pcm_info[c].is_modem)
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001431 continue; /* already created */
Takashi Iwaia28f1cd2005-09-07 15:26:56 +02001432 if (pcm_dev >= AZX_MAX_PCMS) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001433 snd_printk(KERN_ERR SFX
1434 "Too many modem PCMs\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435 return -EINVAL;
1436 }
Takashi Iwaid01ce992007-07-27 16:52:19 +02001437 err = create_codec_pcm(chip, codec,
1438 &codec->pcm_info[c], pcm_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439 if (err < 0)
1440 return err;
Sasha Khapyorsky6632d192005-09-29 11:48:17 +02001441 chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442 pcm_dev++;
1443 }
1444 }
1445 return 0;
1446}
1447
1448/*
1449 * mixer creation - all stuff is implemented in hda module
1450 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001451static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452{
1453 return snd_hda_build_controls(chip->bus);
1454}
1455
1456
1457/*
1458 * initialize SD streams
1459 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001460static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461{
1462 int i;
1463
1464 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001465 * assign the starting bdl address to each stream (device)
1466 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001468 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469 unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001470 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471 azx_dev->bdl = (u32 *)(chip->bdl.area + off);
1472 azx_dev->bdl_addr = chip->bdl.addr + off;
Takashi Iwai929861c2006-08-31 16:55:40 +02001473 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1475 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1476 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1477 azx_dev->sd_int_sta_mask = 1 << i;
1478 /* stream tag: must be non-zero and unique */
1479 azx_dev->index = i;
1480 azx_dev->stream_tag = i + 1;
1481 }
1482
1483 return 0;
1484}
1485
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001486static int azx_acquire_irq(struct azx *chip, int do_disconnect)
1487{
Takashi Iwai437a5a42006-11-21 12:14:23 +01001488 if (request_irq(chip->pci->irq, azx_interrupt,
1489 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001490 "HDA Intel", chip)) {
1491 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
1492 "disabling device\n", chip->pci->irq);
1493 if (do_disconnect)
1494 snd_card_disconnect(chip->card);
1495 return -1;
1496 }
1497 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01001498 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001499 return 0;
1500}
1501
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502
Takashi Iwaicb53c622007-08-10 17:21:45 +02001503static void azx_stop_chip(struct azx *chip)
1504{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02001505 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001506 return;
1507
1508 /* disable interrupts */
1509 azx_int_disable(chip);
1510 azx_int_clear(chip);
1511
1512 /* disable CORB/RIRB */
1513 azx_free_cmd_io(chip);
1514
1515 /* disable position buffer */
1516 azx_writel(chip, DPLBASE, 0);
1517 azx_writel(chip, DPUBASE, 0);
1518
1519 chip->initialized = 0;
1520}
1521
1522#ifdef CONFIG_SND_HDA_POWER_SAVE
1523/* power-up/down the controller */
1524static void azx_power_notify(struct hda_codec *codec)
1525{
1526 struct azx *chip = codec->bus->private_data;
1527 struct hda_codec *c;
1528 int power_on = 0;
1529
1530 list_for_each_entry(c, &codec->bus->codec_list, list) {
1531 if (c->power_on) {
1532 power_on = 1;
1533 break;
1534 }
1535 }
1536 if (power_on)
1537 azx_init_chip(chip);
Takashi Iwaidee1b662007-08-13 16:10:30 +02001538 else if (chip->running && power_save_controller)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001539 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001540}
1541#endif /* CONFIG_SND_HDA_POWER_SAVE */
1542
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543#ifdef CONFIG_PM
1544/*
1545 * power management
1546 */
Takashi Iwai421a1252005-11-17 16:11:09 +01001547static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548{
Takashi Iwai421a1252005-11-17 16:11:09 +01001549 struct snd_card *card = pci_get_drvdata(pci);
1550 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551 int i;
1552
Takashi Iwai421a1252005-11-17 16:11:09 +01001553 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554 for (i = 0; i < chip->pcm_devs; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01001555 snd_pcm_suspend_all(chip->pcm[i]);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02001556 if (chip->initialized)
1557 snd_hda_suspend(chip->bus, state);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001558 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001559 if (chip->irq >= 0) {
1560 synchronize_irq(chip->irq);
Takashi Iwai43001c92006-09-08 12:30:03 +02001561 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001562 chip->irq = -1;
1563 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001564 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02001565 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01001566 pci_disable_device(pci);
1567 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001568 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569 return 0;
1570}
1571
Takashi Iwai421a1252005-11-17 16:11:09 +01001572static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573{
Takashi Iwai421a1252005-11-17 16:11:09 +01001574 struct snd_card *card = pci_get_drvdata(pci);
1575 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576
Takashi Iwai30b35392006-10-11 18:52:53 +02001577 pci_set_power_state(pci, PCI_D0);
Takashi Iwai421a1252005-11-17 16:11:09 +01001578 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001579 if (pci_enable_device(pci) < 0) {
1580 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
1581 "disabling device\n");
1582 snd_card_disconnect(card);
1583 return -EIO;
1584 }
1585 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001586 if (chip->msi)
1587 if (pci_enable_msi(pci) < 0)
1588 chip->msi = 0;
1589 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02001590 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001591 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02001592
1593 if (snd_hda_codecs_inuse(chip->bus))
1594 azx_init_chip(chip);
1595
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01001597 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598 return 0;
1599}
1600#endif /* CONFIG_PM */
1601
1602
1603/*
1604 * destructor
1605 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001606static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607{
Takashi Iwaice43fba2005-05-30 20:33:44 +02001608 if (chip->initialized) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609 int i;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001610 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001612 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613 }
1614
Stephen Hemminger7376d012006-08-21 19:17:46 +02001615 if (chip->irq >= 0) {
Takashi Iwai30b35392006-10-11 18:52:53 +02001616 synchronize_irq(chip->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001617 free_irq(chip->irq, (void*)chip);
Stephen Hemminger7376d012006-08-21 19:17:46 +02001618 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001619 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02001620 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02001621 if (chip->remap_addr)
1622 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623
1624 if (chip->bdl.area)
1625 snd_dma_free_pages(&chip->bdl);
1626 if (chip->rb.area)
1627 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628 if (chip->posbuf.area)
1629 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630 pci_release_regions(chip->pci);
1631 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001632 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633 kfree(chip);
1634
1635 return 0;
1636}
1637
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001638static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639{
1640 return azx_free(device->device_data);
1641}
1642
1643/*
Takashi Iwai3372a152007-02-01 15:46:50 +01001644 * white/black-listing for position_fix
1645 */
Ralf Baechle623ec042007-03-13 15:29:47 +01001646static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwai3372a152007-02-01 15:46:50 +01001647 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_NONE),
Takashi Iwai0cb65f22007-08-16 12:32:45 +02001648 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_NONE),
Takashi Iwai3372a152007-02-01 15:46:50 +01001649 {}
1650};
1651
1652static int __devinit check_position_fix(struct azx *chip, int fix)
1653{
1654 const struct snd_pci_quirk *q;
1655
1656 if (fix == POS_FIX_AUTO) {
1657 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
1658 if (q) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001659 printk(KERN_INFO
Takashi Iwai3372a152007-02-01 15:46:50 +01001660 "hda_intel: position_fix set to %d "
1661 "for device %04x:%04x\n",
1662 q->value, q->subvendor, q->subdevice);
1663 return q->value;
1664 }
1665 }
1666 return fix;
1667}
1668
1669/*
Takashi Iwai669ba272007-08-17 09:17:36 +02001670 * black-lists for probe_mask
1671 */
1672static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
1673 /* Thinkpad often breaks the controller communication when accessing
1674 * to the non-working (or non-existing) modem codec slot.
1675 */
1676 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
1677 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
1678 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1679 {}
1680};
1681
1682static void __devinit check_probe_mask(struct azx *chip)
1683{
1684 const struct snd_pci_quirk *q;
1685
1686 if (probe_mask == -1) {
1687 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
1688 if (q) {
1689 printk(KERN_INFO
1690 "hda_intel: probe_mask set to 0x%x "
1691 "for device %04x:%04x\n",
1692 q->value, q->subvendor, q->subdevice);
1693 probe_mask = q->value;
1694 }
1695 }
1696}
1697
1698
1699/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700 * constructor
1701 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001702static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai606ad752005-11-24 16:03:40 +01001703 int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001704 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001705{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001706 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02001707 int err;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001708 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709 .dev_free = azx_dev_free,
1710 };
1711
1712 *rchip = NULL;
1713
Pavel Machek927fc862006-08-31 17:03:43 +02001714 err = pci_enable_device(pci);
1715 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716 return err;
1717
Takashi Iwaie560d8d2005-09-09 14:21:46 +02001718 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02001719 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
1721 pci_disable_device(pci);
1722 return -ENOMEM;
1723 }
1724
1725 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01001726 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727 chip->card = card;
1728 chip->pci = pci;
1729 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001730 chip->driver_type = driver_type;
Takashi Iwai134a11f2006-11-10 12:08:37 +01001731 chip->msi = enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732
Takashi Iwai3372a152007-02-01 15:46:50 +01001733 chip->position_fix = check_position_fix(chip, position_fix);
Takashi Iwai669ba272007-08-17 09:17:36 +02001734 check_probe_mask(chip);
Takashi Iwai3372a152007-02-01 15:46:50 +01001735
Takashi Iwai27346162006-01-12 18:28:44 +01001736 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02001737
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001738#if BITS_PER_LONG != 64
1739 /* Fix up base address on ULI M5461 */
1740 if (chip->driver_type == AZX_DRIVER_ULI) {
1741 u16 tmp3;
1742 pci_read_config_word(pci, 0x40, &tmp3);
1743 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
1744 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
1745 }
1746#endif
1747
Pavel Machek927fc862006-08-31 17:03:43 +02001748 err = pci_request_regions(pci, "ICH HD audio");
1749 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750 kfree(chip);
1751 pci_disable_device(pci);
1752 return err;
1753 }
1754
Pavel Machek927fc862006-08-31 17:03:43 +02001755 chip->addr = pci_resource_start(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756 chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
1757 if (chip->remap_addr == NULL) {
1758 snd_printk(KERN_ERR SFX "ioremap error\n");
1759 err = -ENXIO;
1760 goto errout;
1761 }
1762
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001763 if (chip->msi)
1764 if (pci_enable_msi(pci) < 0)
1765 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02001766
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001767 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768 err = -EBUSY;
1769 goto errout;
1770 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771
1772 pci_set_master(pci);
1773 synchronize_irq(chip->irq);
1774
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001775 switch (chip->driver_type) {
1776 case AZX_DRIVER_ULI:
1777 chip->playback_streams = ULI_NUM_PLAYBACK;
1778 chip->capture_streams = ULI_NUM_CAPTURE;
1779 chip->playback_index_offset = ULI_PLAYBACK_INDEX;
1780 chip->capture_index_offset = ULI_CAPTURE_INDEX;
1781 break;
Felix Kuehling778b6e12006-05-17 11:22:21 +02001782 case AZX_DRIVER_ATIHDMI:
1783 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
1784 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
1785 chip->playback_index_offset = ATIHDMI_PLAYBACK_INDEX;
1786 chip->capture_index_offset = ATIHDMI_CAPTURE_INDEX;
1787 break;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001788 default:
1789 chip->playback_streams = ICH6_NUM_PLAYBACK;
1790 chip->capture_streams = ICH6_NUM_CAPTURE;
1791 chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
1792 chip->capture_index_offset = ICH6_CAPTURE_INDEX;
1793 break;
1794 }
1795 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001796 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
1797 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02001798 if (!chip->azx_dev) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001799 snd_printk(KERN_ERR "cannot malloc azx_dev\n");
1800 goto errout;
1801 }
1802
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803 /* allocate memory for the BDL for each stream */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001804 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
1805 snd_dma_pci_data(chip->pci),
1806 BDL_SIZE, &chip->bdl);
1807 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001808 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
1809 goto errout;
1810 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001811 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001812 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
1813 snd_dma_pci_data(chip->pci),
1814 chip->num_streams * 8, &chip->posbuf);
1815 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001816 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
1817 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819 /* allocate CORB/RIRB */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001820 if (!chip->single_cmd) {
1821 err = azx_alloc_cmd_io(chip);
1822 if (err < 0)
Takashi Iwai27346162006-01-12 18:28:44 +01001823 goto errout;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001824 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825
1826 /* initialize streams */
1827 azx_init_stream(chip);
1828
1829 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001830 azx_init_pci(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831 azx_init_chip(chip);
1832
1833 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02001834 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835 snd_printk(KERN_ERR SFX "no codecs found!\n");
1836 err = -ENODEV;
1837 goto errout;
1838 }
1839
Takashi Iwaid01ce992007-07-27 16:52:19 +02001840 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
1841 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
1843 goto errout;
1844 }
1845
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001846 strcpy(card->driver, "HDA-Intel");
1847 strcpy(card->shortname, driver_short_names[chip->driver_type]);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001848 sprintf(card->longname, "%s at 0x%lx irq %i",
1849 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001850
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851 *rchip = chip;
1852 return 0;
1853
1854 errout:
1855 azx_free(chip);
1856 return err;
1857}
1858
Takashi Iwaicb53c622007-08-10 17:21:45 +02001859static void power_down_all_codecs(struct azx *chip)
1860{
1861#ifdef CONFIG_SND_HDA_POWER_SAVE
1862 /* The codecs were powered up in snd_hda_codec_new().
1863 * Now all initialization done, so turn them down if possible
1864 */
1865 struct hda_codec *codec;
1866 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1867 snd_hda_power_down(codec);
1868 }
1869#endif
1870}
1871
Takashi Iwaid01ce992007-07-27 16:52:19 +02001872static int __devinit azx_probe(struct pci_dev *pci,
1873 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001874{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001875 struct snd_card *card;
1876 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02001877 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878
Clemens Ladischb7fe4622005-10-04 08:46:51 +02001879 card = snd_card_new(index, id, THIS_MODULE, 0);
Pavel Machek927fc862006-08-31 17:03:43 +02001880 if (!card) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001881 snd_printk(KERN_ERR SFX "Error creating card!\n");
1882 return -ENOMEM;
1883 }
1884
Pavel Machek927fc862006-08-31 17:03:43 +02001885 err = azx_create(card, pci, pci_id->driver_data, &chip);
1886 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887 snd_card_free(card);
1888 return err;
1889 }
Takashi Iwai421a1252005-11-17 16:11:09 +01001890 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892 /* create codec instances */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001893 err = azx_codec_create(chip, model);
1894 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895 snd_card_free(card);
1896 return err;
1897 }
1898
1899 /* create PCM streams */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001900 err = azx_pcm_create(chip);
1901 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902 snd_card_free(card);
1903 return err;
1904 }
1905
1906 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001907 err = azx_mixer_create(chip);
1908 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909 snd_card_free(card);
1910 return err;
1911 }
1912
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913 snd_card_set_dev(card, &pci->dev);
1914
Takashi Iwaid01ce992007-07-27 16:52:19 +02001915 err = snd_card_register(card);
1916 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001917 snd_card_free(card);
1918 return err;
1919 }
1920
1921 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001922 chip->running = 1;
1923 power_down_all_codecs(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001924
1925 return err;
1926}
1927
1928static void __devexit azx_remove(struct pci_dev *pci)
1929{
1930 snd_card_free(pci_get_drvdata(pci));
1931 pci_set_drvdata(pci, NULL);
1932}
1933
1934/* PCI IDs */
Takashi Iwaif40b6892006-07-05 16:51:05 +02001935static struct pci_device_id azx_ids[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001936 { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
1937 { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
1938 { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
Jason Gastond2981392006-01-10 11:07:37 +01001939 { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
Jason Gastonf9cc8a82006-11-22 11:53:52 +01001940 { 0x8086, 0x293e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
1941 { 0x8086, 0x293f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001942 { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
Felix Kuehling89be83f2006-03-31 12:33:59 +02001943 { 0x1002, 0x4383, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB600 */
Felix Kuehling778b6e12006-05-17 11:22:21 +02001944 { 0x1002, 0x793b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS600 HDMI */
Felix Kuehling5b15c952006-10-16 12:49:47 +02001945 { 0x1002, 0x7919, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS690 HDMI */
Wolke Liue6db1112007-04-27 12:20:57 +02001946 { 0x1002, 0x960c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS780 HDMI */
1947 { 0x1002, 0xaa00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI R600 HDMI */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001948 { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
1949 { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
1950 { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
Peer Chen5b005a02006-10-31 15:33:42 +01001951 { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP51 */
1952 { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP55 */
1953 { 0x10de, 0x03e4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
1954 { 0x10de, 0x03f0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
1955 { 0x10de, 0x044a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
1956 { 0x10de, 0x044b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
1957 { 0x10de, 0x055c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
1958 { 0x10de, 0x055d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
Peer Chen15cc4452007-06-08 13:55:10 +02001959 { 0x10de, 0x07fc, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
1960 { 0x10de, 0x07fd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
1961 { 0x10de, 0x0774, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
1962 { 0x10de, 0x0775, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
1963 { 0x10de, 0x0776, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
1964 { 0x10de, 0x0777, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965 { 0, }
1966};
1967MODULE_DEVICE_TABLE(pci, azx_ids);
1968
1969/* pci_driver definition */
1970static struct pci_driver driver = {
1971 .name = "HDA Intel",
1972 .id_table = azx_ids,
1973 .probe = azx_probe,
1974 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01001975#ifdef CONFIG_PM
1976 .suspend = azx_suspend,
1977 .resume = azx_resume,
1978#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979};
1980
1981static int __init alsa_card_azx_init(void)
1982{
Takashi Iwai01d25d42005-04-11 16:58:24 +02001983 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984}
1985
1986static void __exit alsa_card_azx_exit(void)
1987{
1988 pci_unregister_driver(&driver);
1989}
1990
1991module_init(alsa_card_azx_init)
1992module_exit(alsa_card_azx_exit)