blob: fa0ddd51a2160e378b18d5f1a61822da5e0bfa40 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070014#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/module.h>
17#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080018#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053019#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080020#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020021#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080022#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090023#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010024#include <linux/pm_runtime.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060025#include <asm-generic/pci-bridge.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090026#include <asm/setup.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090027#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Alan Stern00240c32009-04-27 13:33:16 -040029const char *pci_power_names[] = {
30 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
31};
32EXPORT_SYMBOL_GPL(pci_power_names);
33
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010034int isa_dma_bridge_buggy;
35EXPORT_SYMBOL(isa_dma_bridge_buggy);
36
37int pci_pci_problems;
38EXPORT_SYMBOL(pci_pci_problems);
39
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010040unsigned int pci_pm_d3_delay;
41
Matthew Garrettdf17e622010-10-04 14:22:29 -040042static void pci_pme_list_scan(struct work_struct *work);
43
44static LIST_HEAD(pci_pme_list);
45static DEFINE_MUTEX(pci_pme_list_mutex);
46static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
47
48struct pci_pme_device {
49 struct list_head list;
50 struct pci_dev *dev;
51};
52
53#define PME_TIMEOUT 1000 /* How long between PME checks */
54
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010055static void pci_dev_d3_sleep(struct pci_dev *dev)
56{
57 unsigned int delay = dev->d3_delay;
58
59 if (delay < pci_pm_d3_delay)
60 delay = pci_pm_d3_delay;
61
62 msleep(delay);
63}
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Jeff Garzik32a2eea2007-10-11 16:57:27 -040065#ifdef CONFIG_PCI_DOMAINS
66int pci_domains_supported = 1;
67#endif
68
Atsushi Nemoto4516a612007-02-05 16:36:06 -080069#define DEFAULT_CARDBUS_IO_SIZE (256)
70#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
71/* pci=cbmemsize=nnM,cbiosize=nn can override this */
72unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
73unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
74
Eric W. Biederman28760482009-09-09 14:09:24 -070075#define DEFAULT_HOTPLUG_IO_SIZE (256)
76#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
77/* pci=hpmemsize=nnM,hpiosize=nn can override this */
78unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
79unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
80
Jon Mason5f39e672011-10-03 09:50:20 -050081enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -050082
Jesse Barnesac1aa472009-10-26 13:20:44 -070083/*
84 * The default CLS is used if arch didn't set CLS explicitly and not
85 * all pci devices agree on the same value. Arch can override either
86 * the dfl or actual value as it sees fit. Don't forget this is
87 * measured in 32-bit words, not bytes.
88 */
Tejun Heo98e724c2009-10-08 18:59:53 +090089u8 pci_dfl_cache_line_size __devinitdata = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -070090u8 pci_cache_line_size;
91
Myron Stowe96c55902011-10-28 15:48:38 -060092/*
93 * If we set up a device for bus mastering, we need to check the latency
94 * timer as certain BIOSes forget to set it properly.
95 */
96unsigned int pcibios_max_latency = 255;
97
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +010098/* If set, the PCIe ARI capability will not be used. */
99static bool pcie_ari_disabled;
100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101/**
102 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
103 * @bus: pointer to PCI bus structure to search
104 *
105 * Given a PCI bus, returns the highest PCI bus number present in the set
106 * including the given PCI bus and its list of child PCI buses.
107 */
Sam Ravnborg96bde062007-03-26 21:53:30 -0800108unsigned char pci_bus_max_busnr(struct pci_bus* bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109{
110 struct list_head *tmp;
111 unsigned char max, n;
112
Yinghai Lub918c622012-05-17 18:51:11 -0700113 max = bus->busn_res.end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 list_for_each(tmp, &bus->children) {
115 n = pci_bus_max_busnr(pci_bus_b(tmp));
116 if(n > max)
117 max = n;
118 }
119 return max;
120}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800121EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
Andrew Morton1684f5d2008-12-01 14:30:30 -0800123#ifdef CONFIG_HAS_IOMEM
124void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
125{
126 /*
127 * Make sure the BAR is actually a memory resource, not an IO resource
128 */
129 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
130 WARN_ON(1);
131 return NULL;
132 }
133 return ioremap_nocache(pci_resource_start(pdev, bar),
134 pci_resource_len(pdev, bar));
135}
136EXPORT_SYMBOL_GPL(pci_ioremap_bar);
137#endif
138
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100139#define PCI_FIND_CAP_TTL 48
140
141static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
142 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700143{
144 u8 id;
Roland Dreier24a4e372005-10-28 17:35:34 -0700145
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100146 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700147 pci_bus_read_config_byte(bus, devfn, pos, &pos);
148 if (pos < 0x40)
149 break;
150 pos &= ~3;
151 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
152 &id);
153 if (id == 0xff)
154 break;
155 if (id == cap)
156 return pos;
157 pos += PCI_CAP_LIST_NEXT;
158 }
159 return 0;
160}
161
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100162static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
163 u8 pos, int cap)
164{
165 int ttl = PCI_FIND_CAP_TTL;
166
167 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
168}
169
Roland Dreier24a4e372005-10-28 17:35:34 -0700170int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
171{
172 return __pci_find_next_cap(dev->bus, dev->devfn,
173 pos + PCI_CAP_LIST_NEXT, cap);
174}
175EXPORT_SYMBOL_GPL(pci_find_next_capability);
176
Michael Ellermand3bac112006-11-22 18:26:16 +1100177static int __pci_bus_find_cap_start(struct pci_bus *bus,
178 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179{
180 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
182 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
183 if (!(status & PCI_STATUS_CAP_LIST))
184 return 0;
185
186 switch (hdr_type) {
187 case PCI_HEADER_TYPE_NORMAL:
188 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100189 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100191 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 default:
193 return 0;
194 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100195
196 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197}
198
199/**
200 * pci_find_capability - query for devices' capabilities
201 * @dev: PCI device to query
202 * @cap: capability code
203 *
204 * Tell if a device supports a given PCI capability.
205 * Returns the address of the requested capability structure within the
206 * device's PCI configuration space or 0 in case the device does not
207 * support it. Possible values for @cap:
208 *
209 * %PCI_CAP_ID_PM Power Management
210 * %PCI_CAP_ID_AGP Accelerated Graphics Port
211 * %PCI_CAP_ID_VPD Vital Product Data
212 * %PCI_CAP_ID_SLOTID Slot Identification
213 * %PCI_CAP_ID_MSI Message Signalled Interrupts
214 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
215 * %PCI_CAP_ID_PCIX PCI-X
216 * %PCI_CAP_ID_EXP PCI Express
217 */
218int pci_find_capability(struct pci_dev *dev, int cap)
219{
Michael Ellermand3bac112006-11-22 18:26:16 +1100220 int pos;
221
222 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
223 if (pos)
224 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
225
226 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227}
228
229/**
230 * pci_bus_find_capability - query for devices' capabilities
231 * @bus: the PCI bus to query
232 * @devfn: PCI device to query
233 * @cap: capability code
234 *
235 * Like pci_find_capability() but works for pci devices that do not have a
236 * pci_dev structure set up yet.
237 *
238 * Returns the address of the requested capability structure within the
239 * device's PCI configuration space or 0 in case the device does not
240 * support it.
241 */
242int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
243{
Michael Ellermand3bac112006-11-22 18:26:16 +1100244 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 u8 hdr_type;
246
247 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
248
Michael Ellermand3bac112006-11-22 18:26:16 +1100249 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
250 if (pos)
251 pos = __pci_find_next_cap(bus, devfn, pos, cap);
252
253 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254}
255
256/**
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600257 * pci_find_next_ext_capability - Find an extended capability
258 * @dev: PCI device to query
259 * @start: address at which to start looking (0 to start at beginning of list)
260 * @cap: capability code
261 *
262 * Returns the address of the next matching extended capability structure
263 * within the device's PCI configuration space or 0 if the device does
264 * not support it. Some capabilities can occur several times, e.g., the
265 * vendor-specific capability, and this provides a way to find them all.
266 */
267int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
268{
269 u32 header;
270 int ttl;
271 int pos = PCI_CFG_SPACE_SIZE;
272
273 /* minimum 8 bytes per capability */
274 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
275
276 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
277 return 0;
278
279 if (start)
280 pos = start;
281
282 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
283 return 0;
284
285 /*
286 * If we have no capabilities, this is indicated by cap ID,
287 * cap version and next pointer all being 0.
288 */
289 if (header == 0)
290 return 0;
291
292 while (ttl-- > 0) {
293 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
294 return pos;
295
296 pos = PCI_EXT_CAP_NEXT(header);
297 if (pos < PCI_CFG_SPACE_SIZE)
298 break;
299
300 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
301 break;
302 }
303
304 return 0;
305}
306EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
307
308/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 * pci_find_ext_capability - Find an extended capability
310 * @dev: PCI device to query
311 * @cap: capability code
312 *
313 * Returns the address of the requested extended capability structure
314 * within the device's PCI configuration space or 0 if the device does
315 * not support it. Possible values for @cap:
316 *
317 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
318 * %PCI_EXT_CAP_ID_VC Virtual Channel
319 * %PCI_EXT_CAP_ID_DSN Device Serial Number
320 * %PCI_EXT_CAP_ID_PWR Power Budgeting
321 */
322int pci_find_ext_capability(struct pci_dev *dev, int cap)
323{
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600324 return pci_find_next_ext_capability(dev, 0, cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325}
Brice Goglin3a720d72006-05-23 06:10:01 -0400326EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100328static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
329{
330 int rc, ttl = PCI_FIND_CAP_TTL;
331 u8 cap, mask;
332
333 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
334 mask = HT_3BIT_CAP_MASK;
335 else
336 mask = HT_5BIT_CAP_MASK;
337
338 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
339 PCI_CAP_ID_HT, &ttl);
340 while (pos) {
341 rc = pci_read_config_byte(dev, pos + 3, &cap);
342 if (rc != PCIBIOS_SUCCESSFUL)
343 return 0;
344
345 if ((cap & mask) == ht_cap)
346 return pos;
347
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800348 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
349 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100350 PCI_CAP_ID_HT, &ttl);
351 }
352
353 return 0;
354}
355/**
356 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
357 * @dev: PCI device to query
358 * @pos: Position from which to continue searching
359 * @ht_cap: Hypertransport capability code
360 *
361 * To be used in conjunction with pci_find_ht_capability() to search for
362 * all capabilities matching @ht_cap. @pos should always be a value returned
363 * from pci_find_ht_capability().
364 *
365 * NB. To be 100% safe against broken PCI devices, the caller should take
366 * steps to avoid an infinite loop.
367 */
368int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
369{
370 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
371}
372EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
373
374/**
375 * pci_find_ht_capability - query a device's Hypertransport capabilities
376 * @dev: PCI device to query
377 * @ht_cap: Hypertransport capability code
378 *
379 * Tell if a device supports a given Hypertransport capability.
380 * Returns an address within the device's PCI configuration space
381 * or 0 in case the device does not support the request capability.
382 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
383 * which has a Hypertransport capability matching @ht_cap.
384 */
385int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
386{
387 int pos;
388
389 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
390 if (pos)
391 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
392
393 return pos;
394}
395EXPORT_SYMBOL_GPL(pci_find_ht_capability);
396
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397/**
398 * pci_find_parent_resource - return resource region of parent bus of given region
399 * @dev: PCI device structure contains resources to be searched
400 * @res: child resource record for which parent is sought
401 *
402 * For given resource region of given device, return the resource
403 * region of parent bus the given region is contained in or where
404 * it should be allocated from.
405 */
406struct resource *
407pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
408{
409 const struct pci_bus *bus = dev->bus;
410 int i;
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700411 struct resource *best = NULL, *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700413 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 if (!r)
415 continue;
416 if (res->start && !(res->start >= r->start && res->end <= r->end))
417 continue; /* Not contained */
418 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
419 continue; /* Wrong type */
420 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
421 return r; /* Exact match */
Linus Torvalds8c8def22009-11-09 12:04:32 -0800422 /* We can't insert a non-prefetch resource inside a prefetchable parent .. */
423 if (r->flags & IORESOURCE_PREFETCH)
424 continue;
425 /* .. but we can put a prefetchable resource inside a non-prefetchable one */
426 if (!best)
427 best = r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 }
429 return best;
430}
431
432/**
John W. Linville064b53db2005-07-27 10:19:44 -0400433 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
434 * @dev: PCI device to have its BARs restored
435 *
436 * Restore the BAR values for a given device, so as to make it
437 * accessible by its driver.
438 */
Adrian Bunkad6685992007-10-27 03:06:22 +0200439static void
John W. Linville064b53db2005-07-27 10:19:44 -0400440pci_restore_bars(struct pci_dev *dev)
441{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800442 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400443
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800444 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800445 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400446}
447
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200448static struct pci_platform_pm_ops *pci_platform_pm;
449
450int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
451{
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200452 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
453 || !ops->sleep_wake || !ops->can_wakeup)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200454 return -EINVAL;
455 pci_platform_pm = ops;
456 return 0;
457}
458
459static inline bool platform_pci_power_manageable(struct pci_dev *dev)
460{
461 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
462}
463
464static inline int platform_pci_set_power_state(struct pci_dev *dev,
465 pci_power_t t)
466{
467 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
468}
469
470static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
471{
472 return pci_platform_pm ?
473 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
474}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700475
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200476static inline bool platform_pci_can_wakeup(struct pci_dev *dev)
477{
478 return pci_platform_pm ? pci_platform_pm->can_wakeup(dev) : false;
479}
480
481static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
482{
483 return pci_platform_pm ?
484 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
485}
486
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100487static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
488{
489 return pci_platform_pm ?
490 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
491}
492
John W. Linville064b53db2005-07-27 10:19:44 -0400493/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200494 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
495 * given PCI device
496 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200497 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200499 * RETURN VALUE:
500 * -EINVAL if the requested state is invalid.
501 * -EIO if device does not support PCI PM or its PM capabilities register has a
502 * wrong version, or device doesn't support the requested state.
503 * 0 if device already is in the requested state.
504 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100506static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200508 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200509 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100511 /* Check if we're already there */
512 if (dev->current_state == state)
513 return 0;
514
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200515 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700516 return -EIO;
517
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200518 if (state < PCI_D0 || state > PCI_D3hot)
519 return -EINVAL;
520
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 /* Validate current state:
522 * Can enter D0 from any state, but if we can only go deeper
523 * to sleep if we're already in a low power state
524 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100525 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200526 && dev->current_state > state) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600527 dev_err(&dev->dev, "invalid power transition "
528 "(from state %d to %d)\n", dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200530 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200533 if ((state == PCI_D1 && !dev->d1_support)
534 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700535 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200537 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53db2005-07-27 10:19:44 -0400538
John W. Linville32a36582005-09-14 09:52:42 -0400539 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 * This doesn't affect PME_Status, disables PME_En, and
541 * sets PowerState to 0.
542 */
John W. Linville32a36582005-09-14 09:52:42 -0400543 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400544 case PCI_D0:
545 case PCI_D1:
546 case PCI_D2:
547 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
548 pmcsr |= state;
549 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200550 case PCI_D3hot:
551 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400552 case PCI_UNKNOWN: /* Boot-up */
553 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100554 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200555 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400556 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400557 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400558 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400559 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 }
561
562 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200563 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564
565 /* Mandatory power management transition delays */
566 /* see PCI PM 1.1 5.6.1 table 18 */
567 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100568 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100570 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200572 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
573 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
574 if (dev->current_state != state && printk_ratelimit())
575 dev_info(&dev->dev, "Refused to change power state, "
576 "currently in D%d\n", dev->current_state);
John W. Linville064b53db2005-07-27 10:19:44 -0400577
Huang Ying448bd852012-06-23 10:23:51 +0800578 /*
579 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53db2005-07-27 10:19:44 -0400580 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
581 * from D3hot to D0 _may_ perform an internal reset, thereby
582 * going to "D0 Uninitialized" rather than "D0 Initialized".
583 * For example, at least some versions of the 3c905B and the
584 * 3c556B exhibit this behaviour.
585 *
586 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
587 * devices in a D3hot state at boot. Consequently, we need to
588 * restore at least the BARs so that the device will be
589 * accessible to its driver.
590 */
591 if (need_restore)
592 pci_restore_bars(dev);
593
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100594 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800595 pcie_aspm_pm_state_change(dev->bus->self);
596
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 return 0;
598}
599
600/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200601 * pci_update_current_state - Read PCI power state of given device from its
602 * PCI PM registers and cache it
603 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100604 * @state: State to cache in case the device doesn't have the PM capability
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200605 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +0100606void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200607{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200608 if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200609 u16 pmcsr;
610
Huang Ying448bd852012-06-23 10:23:51 +0800611 /*
612 * Configuration space is not accessible for device in
613 * D3cold, so just keep or set D3cold for safety
614 */
615 if (dev->current_state == PCI_D3cold)
616 return;
617 if (state == PCI_D3cold) {
618 dev->current_state = PCI_D3cold;
619 return;
620 }
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200621 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200622 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100623 } else {
624 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200625 }
626}
627
628/**
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600629 * pci_power_up - Put the given device into D0 forcibly
630 * @dev: PCI device to power up
631 */
632void pci_power_up(struct pci_dev *dev)
633{
634 if (platform_pci_power_manageable(dev))
635 platform_pci_set_power_state(dev, PCI_D0);
636
637 pci_raw_set_power_state(dev, PCI_D0);
638 pci_update_current_state(dev, PCI_D0);
639}
640
641/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100642 * pci_platform_power_transition - Use platform to change device power state
643 * @dev: PCI device to handle.
644 * @state: State to put the device into.
645 */
646static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
647{
648 int error;
649
650 if (platform_pci_power_manageable(dev)) {
651 error = platform_pci_set_power_state(dev, state);
652 if (!error)
653 pci_update_current_state(dev, state);
Ajaykumar Hotchandanib51306c2011-12-12 13:57:36 +0530654 /* Fall back to PCI_D0 if native PM is not supported */
655 if (!dev->pm_cap)
656 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100657 } else {
658 error = -ENODEV;
659 /* Fall back to PCI_D0 if native PM is not supported */
Rafael J. Wysockib3bad722009-05-17 20:17:06 +0200660 if (!dev->pm_cap)
661 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100662 }
663
664 return error;
665}
666
667/**
668 * __pci_start_power_transition - Start power transition of a PCI device
669 * @dev: PCI device to handle.
670 * @state: State to put the device into.
671 */
672static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
673{
Huang Ying448bd852012-06-23 10:23:51 +0800674 if (state == PCI_D0) {
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100675 pci_platform_power_transition(dev, PCI_D0);
Huang Ying448bd852012-06-23 10:23:51 +0800676 /*
677 * Mandatory power management transition delays, see
678 * PCI Express Base Specification Revision 2.0 Section
679 * 6.6.1: Conventional Reset. Do not delay for
680 * devices powered on/off by corresponding bridge,
681 * because have already delayed for the bridge.
682 */
683 if (dev->runtime_d3cold) {
684 msleep(dev->d3cold_delay);
685 /*
686 * When powering on a bridge from D3cold, the
687 * whole hierarchy may be powered on into
688 * D0uninitialized state, resume them to give
689 * them a chance to suspend again
690 */
691 pci_wakeup_bus(dev->subordinate);
692 }
693 }
694}
695
696/**
697 * __pci_dev_set_current_state - Set current state of a PCI device
698 * @dev: Device to handle
699 * @data: pointer to state to be set
700 */
701static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
702{
703 pci_power_t state = *(pci_power_t *)data;
704
705 dev->current_state = state;
706 return 0;
707}
708
709/**
710 * __pci_bus_set_current_state - Walk given bus and set current state of devices
711 * @bus: Top bus of the subtree to walk.
712 * @state: state to be set
713 */
714static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
715{
716 if (bus)
717 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100718}
719
720/**
721 * __pci_complete_power_transition - Complete power transition of a PCI device
722 * @dev: PCI device to handle.
723 * @state: State to put the device into.
724 *
725 * This function should not be called directly by device drivers.
726 */
727int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
728{
Huang Ying448bd852012-06-23 10:23:51 +0800729 int ret;
730
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600731 if (state <= PCI_D0)
Huang Ying448bd852012-06-23 10:23:51 +0800732 return -EINVAL;
733 ret = pci_platform_power_transition(dev, state);
734 /* Power off the bridge may power off the whole hierarchy */
735 if (!ret && state == PCI_D3cold)
736 __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
737 return ret;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100738}
739EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
740
741/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200742 * pci_set_power_state - Set the power state of a PCI device
743 * @dev: PCI device to handle.
744 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
745 *
Nick Andrew877d0312009-01-26 11:06:57 +0100746 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200747 * the device's PCI PM registers.
748 *
749 * RETURN VALUE:
750 * -EINVAL if the requested state is invalid.
751 * -EIO if device does not support PCI PM or its PM capabilities register has a
752 * wrong version, or device doesn't support the requested state.
753 * 0 if device already is in the requested state.
754 * 0 if device's power state has been successfully changed.
755 */
756int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
757{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200758 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200759
760 /* bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +0800761 if (state > PCI_D3cold)
762 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200763 else if (state < PCI_D0)
764 state = PCI_D0;
765 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
766 /*
767 * If the device or the parent bridge do not support PCI PM,
768 * ignore the request if we're doing anything other than putting
769 * it into D0 (which would only happen on boot).
770 */
771 return 0;
772
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600773 /* Check if we're already there */
774 if (dev->current_state == state)
775 return 0;
776
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100777 __pci_start_power_transition(dev, state);
778
Alan Cox979b1792008-07-24 17:18:38 +0100779 /* This device is quirked not to be put into D3, so
780 don't put it in D3 */
Huang Ying448bd852012-06-23 10:23:51 +0800781 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +0100782 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200783
Huang Ying448bd852012-06-23 10:23:51 +0800784 /*
785 * To put device in D3cold, we put device into D3hot in native
786 * way, then put device into D3cold with platform ops
787 */
788 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
789 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200790
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100791 if (!__pci_complete_power_transition(dev, state))
792 error = 0;
Naga Chumbalkar1a680b72011-03-21 03:29:08 +0000793 /*
794 * When aspm_policy is "powersave" this call ensures
795 * that ASPM is configured.
796 */
797 if (!error && dev->bus->self)
798 pcie_aspm_powersave_config_link(dev->bus->self);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200799
800 return error;
801}
802
803/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 * pci_choose_state - Choose the power state of a PCI device
805 * @dev: PCI device to be suspended
806 * @state: target sleep state for the whole system. This is the value
807 * that is passed to suspend() function.
808 *
809 * Returns PCI power state suitable for given device and given system
810 * message.
811 */
812
813pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
814{
Shaohua Liab826ca2007-07-20 10:03:22 +0800815 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500816
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
818 return PCI_D0;
819
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200820 ret = platform_pci_choose_state(dev);
821 if (ret != PCI_POWER_ERROR)
822 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700823
824 switch (state.event) {
825 case PM_EVENT_ON:
826 return PCI_D0;
827 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700828 case PM_EVENT_PRETHAW:
829 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700830 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100831 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700832 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600834 dev_info(&dev->dev, "unrecognized suspend event %d\n",
835 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 BUG();
837 }
838 return PCI_D0;
839}
840
841EXPORT_SYMBOL(pci_choose_state);
842
Yu Zhao89858512009-02-16 02:55:47 +0800843#define PCI_EXP_SAVE_REGS 7
844
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800845
Yinghai Lu34a48762012-02-11 00:18:41 -0800846static struct pci_cap_saved_state *pci_find_saved_cap(
847 struct pci_dev *pci_dev, char cap)
848{
849 struct pci_cap_saved_state *tmp;
850 struct hlist_node *pos;
851
852 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
853 if (tmp->cap.cap_nr == cap)
854 return tmp;
855 }
856 return NULL;
857}
858
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300859static int pci_save_pcie_state(struct pci_dev *dev)
860{
Jiang Liu59875ae2012-07-24 17:20:06 +0800861 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300862 struct pci_cap_saved_state *save_state;
863 u16 *cap;
864
Jiang Liu59875ae2012-07-24 17:20:06 +0800865 if (!pci_is_pcie(dev))
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300866 return 0;
867
Eric W. Biederman9f355752007-03-08 13:06:13 -0700868 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300869 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800870 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300871 return -ENOMEM;
872 }
Jiang Liu59875ae2012-07-24 17:20:06 +0800873
Alex Williamson24a4742f2011-05-10 10:02:11 -0600874 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +0800875 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
876 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
877 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
878 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
879 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
880 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
881 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300882
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300883 return 0;
884}
885
886static void pci_restore_pcie_state(struct pci_dev *dev)
887{
Jiang Liu59875ae2012-07-24 17:20:06 +0800888 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300889 struct pci_cap_saved_state *save_state;
890 u16 *cap;
891
892 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Jiang Liu59875ae2012-07-24 17:20:06 +0800893 if (!save_state)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300894 return;
Jiang Liu59875ae2012-07-24 17:20:06 +0800895
Alex Williamson24a4742f2011-05-10 10:02:11 -0600896 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +0800897 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
898 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
899 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
900 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
901 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
902 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
903 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300904}
905
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800906
907static int pci_save_pcix_state(struct pci_dev *dev)
908{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100909 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800910 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800911
912 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
913 if (pos <= 0)
914 return 0;
915
Shaohua Lif34303d2007-12-18 09:56:47 +0800916 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800917 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800918 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800919 return -ENOMEM;
920 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800921
Alex Williamson24a4742f2011-05-10 10:02:11 -0600922 pci_read_config_word(dev, pos + PCI_X_CMD,
923 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100924
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800925 return 0;
926}
927
928static void pci_restore_pcix_state(struct pci_dev *dev)
929{
930 int i = 0, pos;
931 struct pci_cap_saved_state *save_state;
932 u16 *cap;
933
934 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
935 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
936 if (!save_state || pos <= 0)
937 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -0600938 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800939
940 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800941}
942
943
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944/**
945 * pci_save_state - save the PCI configuration space of a device before suspending
946 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 */
948int
949pci_save_state(struct pci_dev *dev)
950{
951 int i;
952 /* XXX: 100% dword access ok here? */
953 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -0200954 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100955 dev->state_saved = true;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300956 if ((i = pci_save_pcie_state(dev)) != 0)
957 return i;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800958 if ((i = pci_save_pcix_state(dev)) != 0)
959 return i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 return 0;
961}
962
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +0200963static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
964 u32 saved_val, int retry)
965{
966 u32 val;
967
968 pci_read_config_dword(pdev, offset, &val);
969 if (val == saved_val)
970 return;
971
972 for (;;) {
973 dev_dbg(&pdev->dev, "restoring config space at offset "
974 "%#x (was %#x, writing %#x)\n", offset, val, saved_val);
975 pci_write_config_dword(pdev, offset, saved_val);
976 if (retry-- <= 0)
977 return;
978
979 pci_read_config_dword(pdev, offset, &val);
980 if (val == saved_val)
981 return;
982
983 mdelay(1);
984 }
985}
986
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +0200987static void pci_restore_config_space_range(struct pci_dev *pdev,
988 int start, int end, int retry)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +0200989{
990 int index;
991
992 for (index = end; index >= start; index--)
993 pci_restore_config_dword(pdev, 4 * index,
994 pdev->saved_config_space[index],
995 retry);
996}
997
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +0200998static void pci_restore_config_space(struct pci_dev *pdev)
999{
1000 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
1001 pci_restore_config_space_range(pdev, 10, 15, 0);
1002 /* Restore BARs before the command register. */
1003 pci_restore_config_space_range(pdev, 4, 9, 10);
1004 pci_restore_config_space_range(pdev, 0, 3, 0);
1005 } else {
1006 pci_restore_config_space_range(pdev, 0, 15, 0);
1007 }
1008}
1009
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010/**
1011 * pci_restore_state - Restore the saved state of a PCI device
1012 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001014void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015{
Alek Duc82f63e2009-08-08 08:46:19 +08001016 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001017 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001018
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001019 /* PCI Express register must be restored first */
1020 pci_restore_pcie_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001021 pci_restore_ats_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001022
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001023 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001024
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001025 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001026 pci_restore_msi_state(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001027 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001028
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001029 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030}
1031
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001032struct pci_saved_state {
1033 u32 config_space[16];
1034 struct pci_cap_saved_data cap[0];
1035};
1036
1037/**
1038 * pci_store_saved_state - Allocate and return an opaque struct containing
1039 * the device saved state.
1040 * @dev: PCI device that we're dealing with
1041 *
1042 * Rerturn NULL if no state or error.
1043 */
1044struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1045{
1046 struct pci_saved_state *state;
1047 struct pci_cap_saved_state *tmp;
1048 struct pci_cap_saved_data *cap;
1049 struct hlist_node *pos;
1050 size_t size;
1051
1052 if (!dev->state_saved)
1053 return NULL;
1054
1055 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1056
1057 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next)
1058 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1059
1060 state = kzalloc(size, GFP_KERNEL);
1061 if (!state)
1062 return NULL;
1063
1064 memcpy(state->config_space, dev->saved_config_space,
1065 sizeof(state->config_space));
1066
1067 cap = state->cap;
1068 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next) {
1069 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1070 memcpy(cap, &tmp->cap, len);
1071 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1072 }
1073 /* Empty cap_save terminates list */
1074
1075 return state;
1076}
1077EXPORT_SYMBOL_GPL(pci_store_saved_state);
1078
1079/**
1080 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1081 * @dev: PCI device that we're dealing with
1082 * @state: Saved state returned from pci_store_saved_state()
1083 */
1084int pci_load_saved_state(struct pci_dev *dev, struct pci_saved_state *state)
1085{
1086 struct pci_cap_saved_data *cap;
1087
1088 dev->state_saved = false;
1089
1090 if (!state)
1091 return 0;
1092
1093 memcpy(dev->saved_config_space, state->config_space,
1094 sizeof(state->config_space));
1095
1096 cap = state->cap;
1097 while (cap->size) {
1098 struct pci_cap_saved_state *tmp;
1099
1100 tmp = pci_find_saved_cap(dev, cap->cap_nr);
1101 if (!tmp || tmp->cap.size != cap->size)
1102 return -EINVAL;
1103
1104 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1105 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1106 sizeof(struct pci_cap_saved_data) + cap->size);
1107 }
1108
1109 dev->state_saved = true;
1110 return 0;
1111}
1112EXPORT_SYMBOL_GPL(pci_load_saved_state);
1113
1114/**
1115 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1116 * and free the memory allocated for it.
1117 * @dev: PCI device that we're dealing with
1118 * @state: Pointer to saved state returned from pci_store_saved_state()
1119 */
1120int pci_load_and_free_saved_state(struct pci_dev *dev,
1121 struct pci_saved_state **state)
1122{
1123 int ret = pci_load_saved_state(dev, *state);
1124 kfree(*state);
1125 *state = NULL;
1126 return ret;
1127}
1128EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1129
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001130static int do_pci_enable_device(struct pci_dev *dev, int bars)
1131{
1132 int err;
1133
1134 err = pci_set_power_state(dev, PCI_D0);
1135 if (err < 0 && err != -EIO)
1136 return err;
1137 err = pcibios_enable_device(dev, bars);
1138 if (err < 0)
1139 return err;
1140 pci_fixup_device(pci_fixup_enable, dev);
1141
1142 return 0;
1143}
1144
1145/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001146 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001147 * @dev: PCI device to be resumed
1148 *
1149 * Note this function is a backend of pci_default_resume and is not supposed
1150 * to be called by normal code, write proper resume handler and use it instead.
1151 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001152int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001153{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001154 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001155 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1156 return 0;
1157}
1158
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001159static int __pci_enable_device_flags(struct pci_dev *dev,
1160 resource_size_t flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161{
1162 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001163 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164
Jesse Barnes97c145f2010-11-05 15:16:36 -04001165 /*
1166 * Power state could be unknown at this point, either due to a fresh
1167 * boot or a device removal call. So get the current power state
1168 * so that things like MSI message writing will behave as expected
1169 * (e.g. if the device really is in D0 at enable time).
1170 */
1171 if (dev->pm_cap) {
1172 u16 pmcsr;
1173 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1174 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1175 }
1176
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001177 if (atomic_add_return(1, &dev->enable_cnt) > 1)
1178 return 0; /* already enabled */
1179
Yinghai Lu497f16f2011-12-17 18:33:37 -08001180 /* only skip sriov related */
1181 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1182 if (dev->resource[i].flags & flags)
1183 bars |= (1 << i);
1184 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001185 if (dev->resource[i].flags & flags)
1186 bars |= (1 << i);
1187
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001188 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001189 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001190 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001191 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192}
1193
1194/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001195 * pci_enable_device_io - Initialize a device for use with IO space
1196 * @dev: PCI device to be initialized
1197 *
1198 * Initialize device before it's used by a driver. Ask low-level code
1199 * to enable I/O resources. Wake up the device if it was suspended.
1200 * Beware, this function can fail.
1201 */
1202int pci_enable_device_io(struct pci_dev *dev)
1203{
1204 return __pci_enable_device_flags(dev, IORESOURCE_IO);
1205}
1206
1207/**
1208 * pci_enable_device_mem - Initialize a device for use with Memory space
1209 * @dev: PCI device to be initialized
1210 *
1211 * Initialize device before it's used by a driver. Ask low-level code
1212 * to enable Memory resources. Wake up the device if it was suspended.
1213 * Beware, this function can fail.
1214 */
1215int pci_enable_device_mem(struct pci_dev *dev)
1216{
1217 return __pci_enable_device_flags(dev, IORESOURCE_MEM);
1218}
1219
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220/**
1221 * pci_enable_device - Initialize device before it's used by a driver.
1222 * @dev: PCI device to be initialized
1223 *
1224 * Initialize device before it's used by a driver. Ask low-level code
1225 * to enable I/O and memory. Wake up the device if it was suspended.
1226 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001227 *
1228 * Note we don't actually enable the device many times if we call
1229 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001231int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232{
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001233 return __pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234}
1235
Tejun Heo9ac78492007-01-20 16:00:26 +09001236/*
1237 * Managed PCI resources. This manages device on/off, intx/msi/msix
1238 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1239 * there's no need to track it separately. pci_devres is initialized
1240 * when a device is enabled using managed PCI device enable interface.
1241 */
1242struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001243 unsigned int enabled:1;
1244 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001245 unsigned int orig_intx:1;
1246 unsigned int restore_intx:1;
1247 u32 region_mask;
1248};
1249
1250static void pcim_release(struct device *gendev, void *res)
1251{
1252 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
1253 struct pci_devres *this = res;
1254 int i;
1255
1256 if (dev->msi_enabled)
1257 pci_disable_msi(dev);
1258 if (dev->msix_enabled)
1259 pci_disable_msix(dev);
1260
1261 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1262 if (this->region_mask & (1 << i))
1263 pci_release_region(dev, i);
1264
1265 if (this->restore_intx)
1266 pci_intx(dev, this->orig_intx);
1267
Tejun Heo7f375f32007-02-25 04:36:01 -08001268 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001269 pci_disable_device(dev);
1270}
1271
1272static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
1273{
1274 struct pci_devres *dr, *new_dr;
1275
1276 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1277 if (dr)
1278 return dr;
1279
1280 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1281 if (!new_dr)
1282 return NULL;
1283 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1284}
1285
1286static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
1287{
1288 if (pci_is_managed(pdev))
1289 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1290 return NULL;
1291}
1292
1293/**
1294 * pcim_enable_device - Managed pci_enable_device()
1295 * @pdev: PCI device to be initialized
1296 *
1297 * Managed pci_enable_device().
1298 */
1299int pcim_enable_device(struct pci_dev *pdev)
1300{
1301 struct pci_devres *dr;
1302 int rc;
1303
1304 dr = get_pci_dr(pdev);
1305 if (unlikely(!dr))
1306 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001307 if (dr->enabled)
1308 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001309
1310 rc = pci_enable_device(pdev);
1311 if (!rc) {
1312 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001313 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001314 }
1315 return rc;
1316}
1317
1318/**
1319 * pcim_pin_device - Pin managed PCI device
1320 * @pdev: PCI device to pin
1321 *
1322 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1323 * driver detach. @pdev must have been enabled with
1324 * pcim_enable_device().
1325 */
1326void pcim_pin_device(struct pci_dev *pdev)
1327{
1328 struct pci_devres *dr;
1329
1330 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001331 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001332 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001333 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001334}
1335
Matthew Garretteca0d462012-12-05 14:33:27 -07001336/*
1337 * pcibios_add_device - provide arch specific hooks when adding device dev
1338 * @dev: the PCI device being added
1339 *
1340 * Permits the platform to provide architecture specific functionality when
1341 * devices are added. This is the default implementation. Architecture
1342 * implementations can override this.
1343 */
1344int __weak pcibios_add_device (struct pci_dev *dev)
1345{
1346 return 0;
1347}
1348
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349/**
1350 * pcibios_disable_device - disable arch specific PCI resources for device dev
1351 * @dev: the PCI device to disable
1352 *
1353 * Disables architecture specific PCI resources for the device. This
1354 * is the default implementation. Architecture implementations can
1355 * override this.
1356 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001357void __weak pcibios_disable_device (struct pci_dev *dev) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001359static void do_pci_disable_device(struct pci_dev *dev)
1360{
1361 u16 pci_command;
1362
1363 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1364 if (pci_command & PCI_COMMAND_MASTER) {
1365 pci_command &= ~PCI_COMMAND_MASTER;
1366 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1367 }
1368
1369 pcibios_disable_device(dev);
1370}
1371
1372/**
1373 * pci_disable_enabled_device - Disable device without updating enable_cnt
1374 * @dev: PCI device to disable
1375 *
1376 * NOTE: This function is a backend of PCI power management routines and is
1377 * not supposed to be called drivers.
1378 */
1379void pci_disable_enabled_device(struct pci_dev *dev)
1380{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001381 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001382 do_pci_disable_device(dev);
1383}
1384
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385/**
1386 * pci_disable_device - Disable PCI device after use
1387 * @dev: PCI device to be disabled
1388 *
1389 * Signal to the system that the PCI device is not in use by the system
1390 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001391 *
1392 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001393 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394 */
1395void
1396pci_disable_device(struct pci_dev *dev)
1397{
Tejun Heo9ac78492007-01-20 16:00:26 +09001398 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001399
Tejun Heo9ac78492007-01-20 16:00:26 +09001400 dr = find_pci_dr(dev);
1401 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001402 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001403
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001404 if (atomic_sub_return(1, &dev->enable_cnt) != 0)
1405 return;
1406
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001407 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001409 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410}
1411
1412/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001413 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001414 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001415 * @state: Reset state to enter into
1416 *
1417 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001418 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001419 * implementation. Architecture implementations can override this.
1420 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001421int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
1422 enum pcie_reset_state state)
Brian Kingf7bdd122007-04-06 16:39:36 -05001423{
1424 return -EINVAL;
1425}
1426
1427/**
1428 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001429 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001430 * @state: Reset state to enter into
1431 *
1432 *
1433 * Sets the PCI reset state for the device.
1434 */
1435int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1436{
1437 return pcibios_set_pcie_reset_state(dev, state);
1438}
1439
1440/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001441 * pci_check_pme_status - Check if given device has generated PME.
1442 * @dev: Device to check.
1443 *
1444 * Check the PME status of the device and if set, clear it and clear PME enable
1445 * (if set). Return 'true' if PME status and PME enable were both set or
1446 * 'false' otherwise.
1447 */
1448bool pci_check_pme_status(struct pci_dev *dev)
1449{
1450 int pmcsr_pos;
1451 u16 pmcsr;
1452 bool ret = false;
1453
1454 if (!dev->pm_cap)
1455 return false;
1456
1457 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1458 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1459 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1460 return false;
1461
1462 /* Clear PME status. */
1463 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1464 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1465 /* Disable PME to avoid interrupt flood. */
1466 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1467 ret = true;
1468 }
1469
1470 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1471
1472 return ret;
1473}
1474
1475/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001476 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1477 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001478 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001479 *
1480 * Check if @dev has generated PME and queue a resume request for it in that
1481 * case.
1482 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001483static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001484{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001485 if (pme_poll_reset && dev->pme_poll)
1486 dev->pme_poll = false;
1487
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001488 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001489 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01001490 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001491 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001492 return 0;
1493}
1494
1495/**
1496 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1497 * @bus: Top bus of the subtree to walk.
1498 */
1499void pci_pme_wakeup_bus(struct pci_bus *bus)
1500{
1501 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001502 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001503}
1504
1505/**
Huang Ying448bd852012-06-23 10:23:51 +08001506 * pci_wakeup - Wake up a PCI device
Randy Dunlapceaf5b52012-08-18 17:37:53 -07001507 * @pci_dev: Device to handle.
Huang Ying448bd852012-06-23 10:23:51 +08001508 * @ign: ignored parameter
1509 */
1510static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
1511{
1512 pci_wakeup_event(pci_dev);
1513 pm_request_resume(&pci_dev->dev);
1514 return 0;
1515}
1516
1517/**
1518 * pci_wakeup_bus - Walk given bus and wake up devices on it
1519 * @bus: Top bus of the subtree to walk.
1520 */
1521void pci_wakeup_bus(struct pci_bus *bus)
1522{
1523 if (bus)
1524 pci_walk_bus(bus, pci_wakeup, NULL);
1525}
1526
1527/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001528 * pci_pme_capable - check the capability of PCI device to generate PME#
1529 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001530 * @state: PCI state from which device will issue PME#.
1531 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001532bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001533{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001534 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001535 return false;
1536
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001537 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001538}
1539
Matthew Garrettdf17e622010-10-04 14:22:29 -04001540static void pci_pme_list_scan(struct work_struct *work)
1541{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001542 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04001543
1544 mutex_lock(&pci_pme_list_mutex);
1545 if (!list_empty(&pci_pme_list)) {
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001546 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1547 if (pme_dev->dev->pme_poll) {
Zheng Yan71a83bd2012-06-23 10:23:49 +08001548 struct pci_dev *bridge;
1549
1550 bridge = pme_dev->dev->bus->self;
1551 /*
1552 * If bridge is in low power state, the
1553 * configuration space of subordinate devices
1554 * may be not accessible
1555 */
1556 if (bridge && bridge->current_state != PCI_D0)
1557 continue;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001558 pci_pme_wakeup(pme_dev->dev, NULL);
1559 } else {
1560 list_del(&pme_dev->list);
1561 kfree(pme_dev);
1562 }
1563 }
1564 if (!list_empty(&pci_pme_list))
1565 schedule_delayed_work(&pci_pme_work,
1566 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001567 }
1568 mutex_unlock(&pci_pme_list_mutex);
1569}
1570
1571/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001572 * pci_pme_active - enable or disable PCI device's PME# function
1573 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001574 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1575 *
1576 * The caller must verify that the device is capable of generating PME# before
1577 * calling this function with @enable equal to 'true'.
1578 */
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02001579void pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001580{
1581 u16 pmcsr;
1582
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001583 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001584 return;
1585
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001586 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001587 /* Clear PME_Status by writing 1 to it and enable PME# */
1588 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1589 if (!enable)
1590 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1591
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001592 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001593
Matthew Garrettdf17e622010-10-04 14:22:29 -04001594 /* PCI (as opposed to PCIe) PME requires that the device have
1595 its PME# line hooked up correctly. Not all hardware vendors
1596 do this, so the PME never gets delivered and the device
1597 remains asleep. The easiest way around this is to
1598 periodically walk the list of suspended devices and check
1599 whether any have their PME flag set. The assumption is that
1600 we'll wake up often enough anyway that this won't be a huge
1601 hit, and the power savings from the devices will still be a
1602 win. */
1603
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001604 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04001605 struct pci_pme_device *pme_dev;
1606 if (enable) {
1607 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1608 GFP_KERNEL);
1609 if (!pme_dev)
1610 goto out;
1611 pme_dev->dev = dev;
1612 mutex_lock(&pci_pme_list_mutex);
1613 list_add(&pme_dev->list, &pci_pme_list);
1614 if (list_is_singular(&pci_pme_list))
1615 schedule_delayed_work(&pci_pme_work,
1616 msecs_to_jiffies(PME_TIMEOUT));
1617 mutex_unlock(&pci_pme_list_mutex);
1618 } else {
1619 mutex_lock(&pci_pme_list_mutex);
1620 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1621 if (pme_dev->dev == dev) {
1622 list_del(&pme_dev->list);
1623 kfree(pme_dev);
1624 break;
1625 }
1626 }
1627 mutex_unlock(&pci_pme_list_mutex);
1628 }
1629 }
1630
1631out:
Vincent Palatin85b85822011-12-05 11:51:18 -08001632 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001633}
1634
1635/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001636 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001637 * @dev: PCI device affected
1638 * @state: PCI state from which device will issue wakeup events
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001639 * @runtime: True if the events are to be generated at run time
David Brownell075c1772007-04-26 00:12:06 -07001640 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641 *
David Brownell075c1772007-04-26 00:12:06 -07001642 * This enables the device as a wakeup event source, or disables it.
1643 * When such events involves platform-specific hooks, those hooks are
1644 * called automatically by this routine.
1645 *
1646 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001647 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001648 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001649 * RETURN VALUE:
1650 * 0 is returned on success
1651 * -EINVAL is returned if device is not supposed to wake up the system
1652 * Error code depending on the platform is returned if both the platform and
1653 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654 */
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001655int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1656 bool runtime, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001658 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001660 if (enable && !runtime && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001661 return -EINVAL;
1662
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001663 /* Don't do the same thing twice in a row for one device. */
1664 if (!!enable == !!dev->wakeup_prepared)
1665 return 0;
1666
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001667 /*
1668 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1669 * Anderson we should be doing PME# wake enable followed by ACPI wake
1670 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001671 */
1672
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001673 if (enable) {
1674 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001675
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001676 if (pci_pme_capable(dev, state))
1677 pci_pme_active(dev, true);
1678 else
1679 ret = 1;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001680 error = runtime ? platform_pci_run_wake(dev, true) :
1681 platform_pci_sleep_wake(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001682 if (ret)
1683 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001684 if (!ret)
1685 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001686 } else {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001687 if (runtime)
1688 platform_pci_run_wake(dev, false);
1689 else
1690 platform_pci_sleep_wake(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001691 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001692 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001693 }
1694
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001695 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001696}
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001697EXPORT_SYMBOL(__pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001698
1699/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001700 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1701 * @dev: PCI device to prepare
1702 * @enable: True to enable wake-up event generation; false to disable
1703 *
1704 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1705 * and this function allows them to set that up cleanly - pci_enable_wake()
1706 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1707 * ordering constraints.
1708 *
1709 * This function only returns error code if the device is not capable of
1710 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1711 * enable wake-up power for it.
1712 */
1713int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1714{
1715 return pci_pme_capable(dev, PCI_D3cold) ?
1716 pci_enable_wake(dev, PCI_D3cold, enable) :
1717 pci_enable_wake(dev, PCI_D3hot, enable);
1718}
1719
1720/**
Jesse Barnes37139072008-07-28 11:49:26 -07001721 * pci_target_state - find an appropriate low power state for a given PCI dev
1722 * @dev: PCI device
1723 *
1724 * Use underlying platform code to find a supported low power state for @dev.
1725 * If the platform can't manage @dev, return the deepest state from which it
1726 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001727 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001728pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001729{
1730 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001731
1732 if (platform_pci_power_manageable(dev)) {
1733 /*
1734 * Call the platform to choose the target state of the device
1735 * and enable wake-up from this state if supported.
1736 */
1737 pci_power_t state = platform_pci_choose_state(dev);
1738
1739 switch (state) {
1740 case PCI_POWER_ERROR:
1741 case PCI_UNKNOWN:
1742 break;
1743 case PCI_D1:
1744 case PCI_D2:
1745 if (pci_no_d1d2(dev))
1746 break;
1747 default:
1748 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001749 }
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02001750 } else if (!dev->pm_cap) {
1751 target_state = PCI_D0;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001752 } else if (device_may_wakeup(&dev->dev)) {
1753 /*
1754 * Find the deepest state from which the device can generate
1755 * wake-up events, make it the target state and enable device
1756 * to generate PME#.
1757 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001758 if (dev->pme_support) {
1759 while (target_state
1760 && !(dev->pme_support & (1 << target_state)))
1761 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001762 }
1763 }
1764
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001765 return target_state;
1766}
1767
1768/**
1769 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1770 * @dev: Device to handle.
1771 *
1772 * Choose the power state appropriate for the device depending on whether
1773 * it can wake up the system and/or is power manageable by the platform
1774 * (PCI_D3hot is the default) and put the device into that state.
1775 */
1776int pci_prepare_to_sleep(struct pci_dev *dev)
1777{
1778 pci_power_t target_state = pci_target_state(dev);
1779 int error;
1780
1781 if (target_state == PCI_POWER_ERROR)
1782 return -EIO;
1783
Huang Ying448bd852012-06-23 10:23:51 +08001784 /* D3cold during system suspend/hibernate is not supported */
1785 if (target_state > PCI_D3hot)
1786 target_state = PCI_D3hot;
1787
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02001788 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02001789
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001790 error = pci_set_power_state(dev, target_state);
1791
1792 if (error)
1793 pci_enable_wake(dev, target_state, false);
1794
1795 return error;
1796}
1797
1798/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07001799 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001800 * @dev: Device to handle.
1801 *
Thomas Weber88393162010-03-16 11:47:56 +01001802 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001803 */
1804int pci_back_from_sleep(struct pci_dev *dev)
1805{
1806 pci_enable_wake(dev, PCI_D0, false);
1807 return pci_set_power_state(dev, PCI_D0);
1808}
1809
1810/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001811 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
1812 * @dev: PCI device being suspended.
1813 *
1814 * Prepare @dev to generate wake-up events at run time and put it into a low
1815 * power state.
1816 */
1817int pci_finish_runtime_suspend(struct pci_dev *dev)
1818{
1819 pci_power_t target_state = pci_target_state(dev);
1820 int error;
1821
1822 if (target_state == PCI_POWER_ERROR)
1823 return -EIO;
1824
Huang Ying448bd852012-06-23 10:23:51 +08001825 dev->runtime_d3cold = target_state == PCI_D3cold;
1826
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001827 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
1828
1829 error = pci_set_power_state(dev, target_state);
1830
Huang Ying448bd852012-06-23 10:23:51 +08001831 if (error) {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001832 __pci_enable_wake(dev, target_state, true, false);
Huang Ying448bd852012-06-23 10:23:51 +08001833 dev->runtime_d3cold = false;
1834 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001835
1836 return error;
1837}
1838
1839/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001840 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
1841 * @dev: Device to check.
1842 *
1843 * Return true if the device itself is cabable of generating wake-up events
1844 * (through the platform or using the native PCIe PME) or if the device supports
1845 * PME and one of its upstream bridges can generate wake-up events.
1846 */
1847bool pci_dev_run_wake(struct pci_dev *dev)
1848{
1849 struct pci_bus *bus = dev->bus;
1850
1851 if (device_run_wake(&dev->dev))
1852 return true;
1853
1854 if (!dev->pme_support)
1855 return false;
1856
1857 while (bus->parent) {
1858 struct pci_dev *bridge = bus->self;
1859
1860 if (device_run_wake(&bridge->dev))
1861 return true;
1862
1863 bus = bus->parent;
1864 }
1865
1866 /* We have reached the root bus. */
1867 if (bus->bridge)
1868 return device_run_wake(bus->bridge);
1869
1870 return false;
1871}
1872EXPORT_SYMBOL_GPL(pci_dev_run_wake);
1873
1874/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001875 * pci_pm_init - Initialize PM functions of given PCI device
1876 * @dev: PCI device to handle.
1877 */
1878void pci_pm_init(struct pci_dev *dev)
1879{
1880 int pm;
1881 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07001882
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001883 pm_runtime_forbid(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001884 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001885 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001886
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001887 dev->pm_cap = 0;
1888
Linus Torvalds1da177e2005-04-16 15:20:36 -07001889 /* find PCI PM capability in list */
1890 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07001891 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08001892 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001894 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001896 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
1897 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
1898 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08001899 return;
David Brownell075c1772007-04-26 00:12:06 -07001900 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001901
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001902 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01001903 dev->d3_delay = PCI_PM_D3_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08001904 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Huang Ying4f9c1392012-08-08 09:07:38 +08001905 dev->d3cold_allowed = true;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001906
1907 dev->d1_support = false;
1908 dev->d2_support = false;
1909 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001910 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001911 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001912 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001913 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001914
1915 if (dev->d1_support || dev->d2_support)
1916 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07001917 dev->d1_support ? " D1" : "",
1918 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001919 }
1920
1921 pmc &= PCI_PM_CAP_PME_MASK;
1922 if (pmc) {
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07001923 dev_printk(KERN_DEBUG, &dev->dev,
1924 "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001925 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
1926 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
1927 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
1928 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
1929 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001930 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001931 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001932 /*
1933 * Make device's PM flags reflect the wake-up capability, but
1934 * let the user space enable it to wake up the system as needed.
1935 */
1936 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001937 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001938 pci_pme_active(dev, false);
1939 } else {
1940 dev->pme_support = 0;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001941 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001942}
1943
Yu Zhao58c3a722008-10-14 14:02:53 +08001944/**
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001945 * platform_pci_wakeup_init - init platform wakeup if present
1946 * @dev: PCI device
1947 *
1948 * Some devices don't have PCI PM caps but can still generate wakeup
1949 * events through platform methods (like ACPI events). If @dev supports
1950 * platform wakeup events, set the device flag to indicate as much. This
1951 * may be redundant if the device also supports PCI PM caps, but double
1952 * initialization should be safe in that case.
1953 */
1954void platform_pci_wakeup_init(struct pci_dev *dev)
1955{
1956 if (!platform_pci_can_wakeup(dev))
1957 return;
1958
1959 device_set_wakeup_capable(&dev->dev, true);
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001960 platform_pci_sleep_wake(dev, false);
1961}
1962
Yinghai Lu34a48762012-02-11 00:18:41 -08001963static void pci_add_saved_cap(struct pci_dev *pci_dev,
1964 struct pci_cap_saved_state *new_cap)
1965{
1966 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
1967}
1968
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001969/**
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001970 * pci_add_save_buffer - allocate buffer for saving given capability registers
1971 * @dev: the PCI device
1972 * @cap: the capability to allocate the buffer for
1973 * @size: requested size of the buffer
1974 */
1975static int pci_add_cap_save_buffer(
1976 struct pci_dev *dev, char cap, unsigned int size)
1977{
1978 int pos;
1979 struct pci_cap_saved_state *save_state;
1980
1981 pos = pci_find_capability(dev, cap);
1982 if (pos <= 0)
1983 return 0;
1984
1985 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
1986 if (!save_state)
1987 return -ENOMEM;
1988
Alex Williamson24a4742f2011-05-10 10:02:11 -06001989 save_state->cap.cap_nr = cap;
1990 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001991 pci_add_saved_cap(dev, save_state);
1992
1993 return 0;
1994}
1995
1996/**
1997 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
1998 * @dev: the PCI device
1999 */
2000void pci_allocate_cap_save_buffers(struct pci_dev *dev)
2001{
2002 int error;
2003
Yu Zhao89858512009-02-16 02:55:47 +08002004 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
2005 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002006 if (error)
2007 dev_err(&dev->dev,
2008 "unable to preallocate PCI Express save buffer\n");
2009
2010 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
2011 if (error)
2012 dev_err(&dev->dev,
2013 "unable to preallocate PCI-X save buffer\n");
2014}
2015
Yinghai Luf7968412012-02-11 00:18:30 -08002016void pci_free_cap_save_buffers(struct pci_dev *dev)
2017{
2018 struct pci_cap_saved_state *tmp;
2019 struct hlist_node *pos, *n;
2020
2021 hlist_for_each_entry_safe(tmp, pos, n, &dev->saved_cap_space, next)
2022 kfree(tmp);
2023}
2024
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002025/**
Yu Zhao58c3a722008-10-14 14:02:53 +08002026 * pci_enable_ari - enable ARI forwarding if hardware support it
2027 * @dev: the PCI device
2028 */
2029void pci_enable_ari(struct pci_dev *dev)
2030{
Yu Zhao58c3a722008-10-14 14:02:53 +08002031 u32 cap;
Zhao, Yu81135872008-10-23 13:15:39 +08002032 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08002033
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01002034 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08002035 return;
2036
Jiang Liu59875ae2012-07-24 17:20:06 +08002037 if (!pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI))
Yu Zhao58c3a722008-10-14 14:02:53 +08002038 return;
2039
Zhao, Yu81135872008-10-23 13:15:39 +08002040 bridge = dev->bus->self;
Myron Stowecb97ae32012-06-01 15:16:31 -06002041 if (!bridge)
Zhao, Yu81135872008-10-23 13:15:39 +08002042 return;
2043
Jiang Liu59875ae2012-07-24 17:20:06 +08002044 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08002045 if (!(cap & PCI_EXP_DEVCAP2_ARI))
2046 return;
2047
Jiang Liu59875ae2012-07-24 17:20:06 +08002048 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2, PCI_EXP_DEVCTL2_ARI);
Zhao, Yu81135872008-10-23 13:15:39 +08002049 bridge->ari_enabled = 1;
Yu Zhao58c3a722008-10-14 14:02:53 +08002050}
2051
Jesse Barnesb48d4422010-10-19 13:07:57 -07002052/**
Myron Stowec463b8c2012-06-01 15:16:37 -06002053 * pci_enable_ido - enable ID-based Ordering on a device
Jesse Barnesb48d4422010-10-19 13:07:57 -07002054 * @dev: the PCI device
2055 * @type: which types of IDO to enable
2056 *
2057 * Enable ID-based ordering on @dev. @type can contain the bits
2058 * %PCI_EXP_IDO_REQUEST and/or %PCI_EXP_IDO_COMPLETION to indicate
2059 * which types of transactions are allowed to be re-ordered.
2060 */
2061void pci_enable_ido(struct pci_dev *dev, unsigned long type)
2062{
Jiang Liu59875ae2012-07-24 17:20:06 +08002063 u16 ctrl = 0;
Jesse Barnesb48d4422010-10-19 13:07:57 -07002064
Jesse Barnesb48d4422010-10-19 13:07:57 -07002065 if (type & PCI_EXP_IDO_REQUEST)
2066 ctrl |= PCI_EXP_IDO_REQ_EN;
2067 if (type & PCI_EXP_IDO_COMPLETION)
2068 ctrl |= PCI_EXP_IDO_CMP_EN;
Jiang Liu59875ae2012-07-24 17:20:06 +08002069 if (ctrl)
2070 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2, ctrl);
Jesse Barnesb48d4422010-10-19 13:07:57 -07002071}
2072EXPORT_SYMBOL(pci_enable_ido);
2073
2074/**
2075 * pci_disable_ido - disable ID-based ordering on a device
2076 * @dev: the PCI device
2077 * @type: which types of IDO to disable
2078 */
2079void pci_disable_ido(struct pci_dev *dev, unsigned long type)
2080{
Jiang Liu59875ae2012-07-24 17:20:06 +08002081 u16 ctrl = 0;
Jesse Barnesb48d4422010-10-19 13:07:57 -07002082
Jesse Barnesb48d4422010-10-19 13:07:57 -07002083 if (type & PCI_EXP_IDO_REQUEST)
Jiang Liu59875ae2012-07-24 17:20:06 +08002084 ctrl |= PCI_EXP_IDO_REQ_EN;
Jesse Barnesb48d4422010-10-19 13:07:57 -07002085 if (type & PCI_EXP_IDO_COMPLETION)
Jiang Liu59875ae2012-07-24 17:20:06 +08002086 ctrl |= PCI_EXP_IDO_CMP_EN;
2087 if (ctrl)
2088 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL2, ctrl);
Jesse Barnesb48d4422010-10-19 13:07:57 -07002089}
2090EXPORT_SYMBOL(pci_disable_ido);
2091
Jesse Barnes48a92a82011-01-10 12:46:36 -08002092/**
2093 * pci_enable_obff - enable optimized buffer flush/fill
2094 * @dev: PCI device
2095 * @type: type of signaling to use
2096 *
2097 * Try to enable @type OBFF signaling on @dev. It will try using WAKE#
2098 * signaling if possible, falling back to message signaling only if
2099 * WAKE# isn't supported. @type should indicate whether the PCIe link
2100 * be brought out of L0s or L1 to send the message. It should be either
2101 * %PCI_EXP_OBFF_SIGNAL_ALWAYS or %PCI_OBFF_SIGNAL_L0.
2102 *
2103 * If your device can benefit from receiving all messages, even at the
2104 * power cost of bringing the link back up from a low power state, use
2105 * %PCI_EXP_OBFF_SIGNAL_ALWAYS. Otherwise, use %PCI_OBFF_SIGNAL_L0 (the
2106 * preferred type).
2107 *
2108 * RETURNS:
2109 * Zero on success, appropriate error number on failure.
2110 */
2111int pci_enable_obff(struct pci_dev *dev, enum pci_obff_signal_type type)
2112{
Jesse Barnes48a92a82011-01-10 12:46:36 -08002113 u32 cap;
2114 u16 ctrl;
2115 int ret;
2116
Jiang Liu59875ae2012-07-24 17:20:06 +08002117 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
Jesse Barnes48a92a82011-01-10 12:46:36 -08002118 if (!(cap & PCI_EXP_OBFF_MASK))
2119 return -ENOTSUPP; /* no OBFF support at all */
2120
2121 /* Make sure the topology supports OBFF as well */
Bjorn Helgaas82915502012-06-19 07:35:34 -06002122 if (dev->bus->self) {
Jesse Barnes48a92a82011-01-10 12:46:36 -08002123 ret = pci_enable_obff(dev->bus->self, type);
2124 if (ret)
2125 return ret;
2126 }
2127
Jiang Liu59875ae2012-07-24 17:20:06 +08002128 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &ctrl);
Jesse Barnes48a92a82011-01-10 12:46:36 -08002129 if (cap & PCI_EXP_OBFF_WAKE)
2130 ctrl |= PCI_EXP_OBFF_WAKE_EN;
2131 else {
2132 switch (type) {
2133 case PCI_EXP_OBFF_SIGNAL_L0:
2134 if (!(ctrl & PCI_EXP_OBFF_WAKE_EN))
2135 ctrl |= PCI_EXP_OBFF_MSGA_EN;
2136 break;
2137 case PCI_EXP_OBFF_SIGNAL_ALWAYS:
2138 ctrl &= ~PCI_EXP_OBFF_WAKE_EN;
2139 ctrl |= PCI_EXP_OBFF_MSGB_EN;
2140 break;
2141 default:
2142 WARN(1, "bad OBFF signal type\n");
2143 return -ENOTSUPP;
2144 }
2145 }
Jiang Liu59875ae2012-07-24 17:20:06 +08002146 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, ctrl);
Jesse Barnes48a92a82011-01-10 12:46:36 -08002147
2148 return 0;
2149}
2150EXPORT_SYMBOL(pci_enable_obff);
2151
2152/**
2153 * pci_disable_obff - disable optimized buffer flush/fill
2154 * @dev: PCI device
2155 *
2156 * Disable OBFF on @dev.
2157 */
2158void pci_disable_obff(struct pci_dev *dev)
2159{
Jiang Liu59875ae2012-07-24 17:20:06 +08002160 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL2, PCI_EXP_OBFF_WAKE_EN);
Jesse Barnes48a92a82011-01-10 12:46:36 -08002161}
2162EXPORT_SYMBOL(pci_disable_obff);
2163
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002164/**
2165 * pci_ltr_supported - check whether a device supports LTR
2166 * @dev: PCI device
2167 *
2168 * RETURNS:
2169 * True if @dev supports latency tolerance reporting, false otherwise.
2170 */
Myron Stowec32823f2012-06-01 15:16:25 -06002171static bool pci_ltr_supported(struct pci_dev *dev)
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002172{
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002173 u32 cap;
2174
Jiang Liu59875ae2012-07-24 17:20:06 +08002175 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002176
2177 return cap & PCI_EXP_DEVCAP2_LTR;
2178}
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002179
2180/**
2181 * pci_enable_ltr - enable latency tolerance reporting
2182 * @dev: PCI device
2183 *
2184 * Enable LTR on @dev if possible, which means enabling it first on
2185 * upstream ports.
2186 *
2187 * RETURNS:
2188 * Zero on success, errno on failure.
2189 */
2190int pci_enable_ltr(struct pci_dev *dev)
2191{
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002192 int ret;
2193
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002194 /* Only primary function can enable/disable LTR */
2195 if (PCI_FUNC(dev->devfn) != 0)
2196 return -EINVAL;
2197
Jiang Liu59875ae2012-07-24 17:20:06 +08002198 if (!pci_ltr_supported(dev))
2199 return -ENOTSUPP;
2200
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002201 /* Enable upstream ports first */
Bjorn Helgaas82915502012-06-19 07:35:34 -06002202 if (dev->bus->self) {
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002203 ret = pci_enable_ltr(dev->bus->self);
2204 if (ret)
2205 return ret;
2206 }
2207
Jiang Liu59875ae2012-07-24 17:20:06 +08002208 return pcie_capability_set_word(dev, PCI_EXP_DEVCTL2, PCI_EXP_LTR_EN);
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002209}
2210EXPORT_SYMBOL(pci_enable_ltr);
2211
2212/**
2213 * pci_disable_ltr - disable latency tolerance reporting
2214 * @dev: PCI device
2215 */
2216void pci_disable_ltr(struct pci_dev *dev)
2217{
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002218 /* Only primary function can enable/disable LTR */
2219 if (PCI_FUNC(dev->devfn) != 0)
2220 return;
2221
Jiang Liu59875ae2012-07-24 17:20:06 +08002222 if (!pci_ltr_supported(dev))
2223 return;
2224
2225 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL2, PCI_EXP_LTR_EN);
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002226}
2227EXPORT_SYMBOL(pci_disable_ltr);
2228
2229static int __pci_ltr_scale(int *val)
2230{
2231 int scale = 0;
2232
2233 while (*val > 1023) {
2234 *val = (*val + 31) / 32;
2235 scale++;
2236 }
2237 return scale;
2238}
2239
2240/**
2241 * pci_set_ltr - set LTR latency values
2242 * @dev: PCI device
2243 * @snoop_lat_ns: snoop latency in nanoseconds
2244 * @nosnoop_lat_ns: nosnoop latency in nanoseconds
2245 *
2246 * Figure out the scale and set the LTR values accordingly.
2247 */
2248int pci_set_ltr(struct pci_dev *dev, int snoop_lat_ns, int nosnoop_lat_ns)
2249{
2250 int pos, ret, snoop_scale, nosnoop_scale;
2251 u16 val;
2252
2253 if (!pci_ltr_supported(dev))
2254 return -ENOTSUPP;
2255
2256 snoop_scale = __pci_ltr_scale(&snoop_lat_ns);
2257 nosnoop_scale = __pci_ltr_scale(&nosnoop_lat_ns);
2258
2259 if (snoop_lat_ns > PCI_LTR_VALUE_MASK ||
2260 nosnoop_lat_ns > PCI_LTR_VALUE_MASK)
2261 return -EINVAL;
2262
2263 if ((snoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)) ||
2264 (nosnoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)))
2265 return -EINVAL;
2266
2267 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
2268 if (!pos)
2269 return -ENOTSUPP;
2270
2271 val = (snoop_scale << PCI_LTR_SCALE_SHIFT) | snoop_lat_ns;
2272 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_SNOOP_LAT, val);
2273 if (ret != 4)
2274 return -EIO;
2275
2276 val = (nosnoop_scale << PCI_LTR_SCALE_SHIFT) | nosnoop_lat_ns;
2277 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_NOSNOOP_LAT, val);
2278 if (ret != 4)
2279 return -EIO;
2280
2281 return 0;
2282}
2283EXPORT_SYMBOL(pci_set_ltr);
2284
Chris Wright5d990b62009-12-04 12:15:21 -08002285static int pci_acs_enable;
2286
2287/**
2288 * pci_request_acs - ask for ACS to be enabled if supported
2289 */
2290void pci_request_acs(void)
2291{
2292 pci_acs_enable = 1;
2293}
2294
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002295/**
Allen Kayae21ee62009-10-07 10:27:17 -07002296 * pci_enable_acs - enable ACS if hardware support it
2297 * @dev: the PCI device
2298 */
2299void pci_enable_acs(struct pci_dev *dev)
2300{
2301 int pos;
2302 u16 cap;
2303 u16 ctrl;
2304
Chris Wright5d990b62009-12-04 12:15:21 -08002305 if (!pci_acs_enable)
2306 return;
2307
Allen Kayae21ee62009-10-07 10:27:17 -07002308 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2309 if (!pos)
2310 return;
2311
2312 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2313 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2314
2315 /* Source Validation */
2316 ctrl |= (cap & PCI_ACS_SV);
2317
2318 /* P2P Request Redirect */
2319 ctrl |= (cap & PCI_ACS_RR);
2320
2321 /* P2P Completion Redirect */
2322 ctrl |= (cap & PCI_ACS_CR);
2323
2324 /* Upstream Forwarding */
2325 ctrl |= (cap & PCI_ACS_UF);
2326
2327 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
2328}
2329
2330/**
Alex Williamsonad805752012-06-11 05:27:07 +00002331 * pci_acs_enabled - test ACS against required flags for a given device
2332 * @pdev: device to test
2333 * @acs_flags: required PCI ACS flags
2334 *
2335 * Return true if the device supports the provided flags. Automatically
2336 * filters out flags that are not implemented on multifunction devices.
2337 */
2338bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
2339{
2340 int pos, ret;
2341 u16 ctrl;
2342
2343 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
2344 if (ret >= 0)
2345 return ret > 0;
2346
2347 if (!pci_is_pcie(pdev))
2348 return false;
2349
2350 /* Filter out flags not applicable to multifunction */
2351 if (pdev->multifunction)
2352 acs_flags &= (PCI_ACS_RR | PCI_ACS_CR |
2353 PCI_ACS_EC | PCI_ACS_DT);
2354
Yijing Wang62f87c02012-07-24 17:20:03 +08002355 if (pci_pcie_type(pdev) == PCI_EXP_TYPE_DOWNSTREAM ||
2356 pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT ||
Alex Williamsonad805752012-06-11 05:27:07 +00002357 pdev->multifunction) {
2358 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
2359 if (!pos)
2360 return false;
2361
2362 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
2363 if ((ctrl & acs_flags) != acs_flags)
2364 return false;
2365 }
2366
2367 return true;
2368}
2369
2370/**
2371 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
2372 * @start: starting downstream device
2373 * @end: ending upstream device or NULL to search to the root bus
2374 * @acs_flags: required flags
2375 *
2376 * Walk up a device tree from start to end testing PCI ACS support. If
2377 * any step along the way does not support the required flags, return false.
2378 */
2379bool pci_acs_path_enabled(struct pci_dev *start,
2380 struct pci_dev *end, u16 acs_flags)
2381{
2382 struct pci_dev *pdev, *parent = start;
2383
2384 do {
2385 pdev = parent;
2386
2387 if (!pci_acs_enabled(pdev, acs_flags))
2388 return false;
2389
2390 if (pci_is_root_bus(pdev->bus))
2391 return (end == NULL);
2392
2393 parent = pdev->bus->self;
2394 } while (pdev != end);
2395
2396 return true;
2397}
2398
2399/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002400 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
2401 * @dev: the PCI device
2402 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2403 *
2404 * Perform INTx swizzling for a device behind one level of bridge. This is
2405 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002406 * behind bridges on add-in cards. For devices with ARI enabled, the slot
2407 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
2408 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002409 */
John Crispin3df425f2012-04-12 17:33:07 +02002410u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002411{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002412 int slot;
2413
2414 if (pci_ari_enabled(dev->bus))
2415 slot = 0;
2416 else
2417 slot = PCI_SLOT(dev->devfn);
2418
2419 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002420}
2421
Linus Torvalds1da177e2005-04-16 15:20:36 -07002422int
2423pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
2424{
2425 u8 pin;
2426
Kristen Accardi514d2072005-11-02 16:24:39 -08002427 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002428 if (!pin)
2429 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07002430
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09002431 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002432 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002433 dev = dev->bus->self;
2434 }
2435 *bridge = dev;
2436 return pin;
2437}
2438
2439/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002440 * pci_common_swizzle - swizzle INTx all the way to root bridge
2441 * @dev: the PCI device
2442 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2443 *
2444 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
2445 * bridges all the way up to a PCI root bus.
2446 */
2447u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
2448{
2449 u8 pin = *pinp;
2450
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09002451 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002452 pin = pci_swizzle_interrupt_pin(dev, pin);
2453 dev = dev->bus->self;
2454 }
2455 *pinp = pin;
2456 return PCI_SLOT(dev->devfn);
2457}
2458
2459/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002460 * pci_release_region - Release a PCI bar
2461 * @pdev: PCI device whose resources were previously reserved by pci_request_region
2462 * @bar: BAR to release
2463 *
2464 * Releases the PCI I/O and memory resources previously reserved by a
2465 * successful call to pci_request_region. Call this function only
2466 * after all use of the PCI regions has ceased.
2467 */
2468void pci_release_region(struct pci_dev *pdev, int bar)
2469{
Tejun Heo9ac78492007-01-20 16:00:26 +09002470 struct pci_devres *dr;
2471
Linus Torvalds1da177e2005-04-16 15:20:36 -07002472 if (pci_resource_len(pdev, bar) == 0)
2473 return;
2474 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
2475 release_region(pci_resource_start(pdev, bar),
2476 pci_resource_len(pdev, bar));
2477 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
2478 release_mem_region(pci_resource_start(pdev, bar),
2479 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09002480
2481 dr = find_pci_dr(pdev);
2482 if (dr)
2483 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002484}
2485
2486/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002487 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07002488 * @pdev: PCI device whose resources are to be reserved
2489 * @bar: BAR to be reserved
2490 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002491 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07002492 *
2493 * Mark the PCI region associated with PCI device @pdev BR @bar as
2494 * being reserved by owner @res_name. Do not access any
2495 * address inside the PCI regions unless this call returns
2496 * successfully.
2497 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002498 * If @exclusive is set, then the region is marked so that userspace
2499 * is explicitly not allowed to map the resource via /dev/mem or
2500 * sysfs MMIO access.
2501 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002502 * Returns 0 on success, or %EBUSY on error. A warning
2503 * message is also printed on failure.
2504 */
Arjan van de Vene8de1482008-10-22 19:55:31 -07002505static int __pci_request_region(struct pci_dev *pdev, int bar, const char *res_name,
2506 int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002507{
Tejun Heo9ac78492007-01-20 16:00:26 +09002508 struct pci_devres *dr;
2509
Linus Torvalds1da177e2005-04-16 15:20:36 -07002510 if (pci_resource_len(pdev, bar) == 0)
2511 return 0;
2512
2513 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
2514 if (!request_region(pci_resource_start(pdev, bar),
2515 pci_resource_len(pdev, bar), res_name))
2516 goto err_out;
2517 }
2518 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07002519 if (!__request_mem_region(pci_resource_start(pdev, bar),
2520 pci_resource_len(pdev, bar), res_name,
2521 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002522 goto err_out;
2523 }
Tejun Heo9ac78492007-01-20 16:00:26 +09002524
2525 dr = find_pci_dr(pdev);
2526 if (dr)
2527 dr->region_mask |= 1 << bar;
2528
Linus Torvalds1da177e2005-04-16 15:20:36 -07002529 return 0;
2530
2531err_out:
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06002532 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11002533 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002534 return -EBUSY;
2535}
2536
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002537/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002538 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002539 * @pdev: PCI device whose resources are to be reserved
2540 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002541 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002542 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002543 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07002544 * being reserved by owner @res_name. Do not access any
2545 * address inside the PCI regions unless this call returns
2546 * successfully.
2547 *
2548 * Returns 0 on success, or %EBUSY on error. A warning
2549 * message is also printed on failure.
2550 */
2551int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
2552{
2553 return __pci_request_region(pdev, bar, res_name, 0);
2554}
2555
2556/**
2557 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
2558 * @pdev: PCI device whose resources are to be reserved
2559 * @bar: BAR to be reserved
2560 * @res_name: Name to be associated with resource.
2561 *
2562 * Mark the PCI region associated with PCI device @pdev BR @bar as
2563 * being reserved by owner @res_name. Do not access any
2564 * address inside the PCI regions unless this call returns
2565 * successfully.
2566 *
2567 * Returns 0 on success, or %EBUSY on error. A warning
2568 * message is also printed on failure.
2569 *
2570 * The key difference that _exclusive makes it that userspace is
2571 * explicitly not allowed to map the resource via /dev/mem or
2572 * sysfs.
2573 */
2574int pci_request_region_exclusive(struct pci_dev *pdev, int bar, const char *res_name)
2575{
2576 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
2577}
2578/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002579 * pci_release_selected_regions - Release selected PCI I/O and memory resources
2580 * @pdev: PCI device whose resources were previously reserved
2581 * @bars: Bitmask of BARs to be released
2582 *
2583 * Release selected PCI I/O and memory resources previously reserved.
2584 * Call this function only after all use of the PCI regions has ceased.
2585 */
2586void pci_release_selected_regions(struct pci_dev *pdev, int bars)
2587{
2588 int i;
2589
2590 for (i = 0; i < 6; i++)
2591 if (bars & (1 << i))
2592 pci_release_region(pdev, i);
2593}
2594
Arjan van de Vene8de1482008-10-22 19:55:31 -07002595int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
2596 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002597{
2598 int i;
2599
2600 for (i = 0; i < 6; i++)
2601 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07002602 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002603 goto err_out;
2604 return 0;
2605
2606err_out:
2607 while(--i >= 0)
2608 if (bars & (1 << i))
2609 pci_release_region(pdev, i);
2610
2611 return -EBUSY;
2612}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002613
Arjan van de Vene8de1482008-10-22 19:55:31 -07002614
2615/**
2616 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
2617 * @pdev: PCI device whose resources are to be reserved
2618 * @bars: Bitmask of BARs to be requested
2619 * @res_name: Name to be associated with resource
2620 */
2621int pci_request_selected_regions(struct pci_dev *pdev, int bars,
2622 const char *res_name)
2623{
2624 return __pci_request_selected_regions(pdev, bars, res_name, 0);
2625}
2626
2627int pci_request_selected_regions_exclusive(struct pci_dev *pdev,
2628 int bars, const char *res_name)
2629{
2630 return __pci_request_selected_regions(pdev, bars, res_name,
2631 IORESOURCE_EXCLUSIVE);
2632}
2633
Linus Torvalds1da177e2005-04-16 15:20:36 -07002634/**
2635 * pci_release_regions - Release reserved PCI I/O and memory resources
2636 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
2637 *
2638 * Releases all PCI I/O and memory resources previously reserved by a
2639 * successful call to pci_request_regions. Call this function only
2640 * after all use of the PCI regions has ceased.
2641 */
2642
2643void pci_release_regions(struct pci_dev *pdev)
2644{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002645 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002646}
2647
2648/**
2649 * pci_request_regions - Reserved PCI I/O and memory resources
2650 * @pdev: PCI device whose resources are to be reserved
2651 * @res_name: Name to be associated with resource.
2652 *
2653 * Mark all PCI regions associated with PCI device @pdev as
2654 * being reserved by owner @res_name. Do not access any
2655 * address inside the PCI regions unless this call returns
2656 * successfully.
2657 *
2658 * Returns 0 on success, or %EBUSY on error. A warning
2659 * message is also printed on failure.
2660 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05002661int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002662{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002663 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002664}
2665
2666/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07002667 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
2668 * @pdev: PCI device whose resources are to be reserved
2669 * @res_name: Name to be associated with resource.
2670 *
2671 * Mark all PCI regions associated with PCI device @pdev as
2672 * being reserved by owner @res_name. Do not access any
2673 * address inside the PCI regions unless this call returns
2674 * successfully.
2675 *
2676 * pci_request_regions_exclusive() will mark the region so that
2677 * /dev/mem and the sysfs MMIO access will not be allowed.
2678 *
2679 * Returns 0 on success, or %EBUSY on error. A warning
2680 * message is also printed on failure.
2681 */
2682int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
2683{
2684 return pci_request_selected_regions_exclusive(pdev,
2685 ((1 << 6) - 1), res_name);
2686}
2687
Ben Hutchings6a479072008-12-23 03:08:29 +00002688static void __pci_set_master(struct pci_dev *dev, bool enable)
2689{
2690 u16 old_cmd, cmd;
2691
2692 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
2693 if (enable)
2694 cmd = old_cmd | PCI_COMMAND_MASTER;
2695 else
2696 cmd = old_cmd & ~PCI_COMMAND_MASTER;
2697 if (cmd != old_cmd) {
2698 dev_dbg(&dev->dev, "%s bus mastering\n",
2699 enable ? "enabling" : "disabling");
2700 pci_write_config_word(dev, PCI_COMMAND, cmd);
2701 }
2702 dev->is_busmaster = enable;
2703}
Arjan van de Vene8de1482008-10-22 19:55:31 -07002704
2705/**
Myron Stowe2b6f2c32012-06-25 21:30:57 -06002706 * pcibios_setup - process "pci=" kernel boot arguments
2707 * @str: string used to pass in "pci=" kernel boot arguments
2708 *
2709 * Process kernel boot arguments. This is the default implementation.
2710 * Architecture specific implementations can override this as necessary.
2711 */
2712char * __weak __init pcibios_setup(char *str)
2713{
2714 return str;
2715}
2716
2717/**
Myron Stowe96c55902011-10-28 15:48:38 -06002718 * pcibios_set_master - enable PCI bus-mastering for device dev
2719 * @dev: the PCI device to enable
2720 *
2721 * Enables PCI bus-mastering for the device. This is the default
2722 * implementation. Architecture specific implementations can override
2723 * this if necessary.
2724 */
2725void __weak pcibios_set_master(struct pci_dev *dev)
2726{
2727 u8 lat;
2728
Myron Stowef6766782011-10-28 15:49:20 -06002729 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
2730 if (pci_is_pcie(dev))
2731 return;
2732
Myron Stowe96c55902011-10-28 15:48:38 -06002733 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
2734 if (lat < 16)
2735 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
2736 else if (lat > pcibios_max_latency)
2737 lat = pcibios_max_latency;
2738 else
2739 return;
2740 dev_printk(KERN_DEBUG, &dev->dev, "setting latency timer to %d\n", lat);
2741 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
2742}
2743
2744/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002745 * pci_set_master - enables bus-mastering for device dev
2746 * @dev: the PCI device to enable
2747 *
2748 * Enables bus-mastering on the device and calls pcibios_set_master()
2749 * to do the needed arch specific settings.
2750 */
Ben Hutchings6a479072008-12-23 03:08:29 +00002751void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002752{
Ben Hutchings6a479072008-12-23 03:08:29 +00002753 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002754 pcibios_set_master(dev);
2755}
2756
Ben Hutchings6a479072008-12-23 03:08:29 +00002757/**
2758 * pci_clear_master - disables bus-mastering for device dev
2759 * @dev: the PCI device to disable
2760 */
2761void pci_clear_master(struct pci_dev *dev)
2762{
2763 __pci_set_master(dev, false);
2764}
2765
Linus Torvalds1da177e2005-04-16 15:20:36 -07002766/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002767 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
2768 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07002769 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002770 * Helper function for pci_set_mwi.
2771 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002772 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
2773 *
2774 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2775 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09002776int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002777{
2778 u8 cacheline_size;
2779
2780 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09002781 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002782
2783 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
2784 equal to or multiple of the right value. */
2785 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2786 if (cacheline_size >= pci_cache_line_size &&
2787 (cacheline_size % pci_cache_line_size) == 0)
2788 return 0;
2789
2790 /* Write the correct value. */
2791 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
2792 /* Read it back. */
2793 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2794 if (cacheline_size == pci_cache_line_size)
2795 return 0;
2796
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002797 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
2798 "supported\n", pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002799
2800 return -EINVAL;
2801}
Tejun Heo15ea76d2009-09-22 17:34:48 +09002802EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
2803
2804#ifdef PCI_DISABLE_MWI
2805int pci_set_mwi(struct pci_dev *dev)
2806{
2807 return 0;
2808}
2809
2810int pci_try_set_mwi(struct pci_dev *dev)
2811{
2812 return 0;
2813}
2814
2815void pci_clear_mwi(struct pci_dev *dev)
2816{
2817}
2818
2819#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07002820
2821/**
2822 * pci_set_mwi - enables memory-write-invalidate PCI transaction
2823 * @dev: the PCI device for which MWI is enabled
2824 *
Randy Dunlap694625c2007-07-09 11:55:54 -07002825 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002826 *
2827 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2828 */
2829int
2830pci_set_mwi(struct pci_dev *dev)
2831{
2832 int rc;
2833 u16 cmd;
2834
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002835 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002836 if (rc)
2837 return rc;
2838
2839 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2840 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002841 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002842 cmd |= PCI_COMMAND_INVALIDATE;
2843 pci_write_config_word(dev, PCI_COMMAND, cmd);
2844 }
2845
2846 return 0;
2847}
2848
2849/**
Randy Dunlap694625c2007-07-09 11:55:54 -07002850 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
2851 * @dev: the PCI device for which MWI is enabled
2852 *
2853 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
2854 * Callers are not required to check the return value.
2855 *
2856 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2857 */
2858int pci_try_set_mwi(struct pci_dev *dev)
2859{
2860 int rc = pci_set_mwi(dev);
2861 return rc;
2862}
2863
2864/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002865 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
2866 * @dev: the PCI device to disable
2867 *
2868 * Disables PCI Memory-Write-Invalidate transaction on the device
2869 */
2870void
2871pci_clear_mwi(struct pci_dev *dev)
2872{
2873 u16 cmd;
2874
2875 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2876 if (cmd & PCI_COMMAND_INVALIDATE) {
2877 cmd &= ~PCI_COMMAND_INVALIDATE;
2878 pci_write_config_word(dev, PCI_COMMAND, cmd);
2879 }
2880}
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002881#endif /* ! PCI_DISABLE_MWI */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002882
Brett M Russa04ce0f2005-08-15 15:23:41 -04002883/**
2884 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07002885 * @pdev: the PCI device to operate on
2886 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04002887 *
2888 * Enables/disables PCI INTx for device dev
2889 */
2890void
2891pci_intx(struct pci_dev *pdev, int enable)
2892{
2893 u16 pci_command, new;
2894
2895 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
2896
2897 if (enable) {
2898 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
2899 } else {
2900 new = pci_command | PCI_COMMAND_INTX_DISABLE;
2901 }
2902
2903 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09002904 struct pci_devres *dr;
2905
Brett M Russ2fd9d742005-09-09 10:02:22 -07002906 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09002907
2908 dr = find_pci_dr(pdev);
2909 if (dr && !dr->restore_intx) {
2910 dr->restore_intx = 1;
2911 dr->orig_intx = !enable;
2912 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04002913 }
2914}
2915
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002916/**
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002917 * pci_intx_mask_supported - probe for INTx masking support
Randy Dunlap6e9292c2012-01-21 11:02:35 -08002918 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002919 *
2920 * Check if the device dev support INTx masking via the config space
2921 * command word.
2922 */
2923bool pci_intx_mask_supported(struct pci_dev *dev)
2924{
2925 bool mask_supported = false;
2926 u16 orig, new;
2927
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06002928 if (dev->broken_intx_masking)
2929 return false;
2930
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002931 pci_cfg_access_lock(dev);
2932
2933 pci_read_config_word(dev, PCI_COMMAND, &orig);
2934 pci_write_config_word(dev, PCI_COMMAND,
2935 orig ^ PCI_COMMAND_INTX_DISABLE);
2936 pci_read_config_word(dev, PCI_COMMAND, &new);
2937
2938 /*
2939 * There's no way to protect against hardware bugs or detect them
2940 * reliably, but as long as we know what the value should be, let's
2941 * go ahead and check it.
2942 */
2943 if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
2944 dev_err(&dev->dev, "Command register changed from "
2945 "0x%x to 0x%x: driver or hardware bug?\n", orig, new);
2946 } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
2947 mask_supported = true;
2948 pci_write_config_word(dev, PCI_COMMAND, orig);
2949 }
2950
2951 pci_cfg_access_unlock(dev);
2952 return mask_supported;
2953}
2954EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
2955
2956static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
2957{
2958 struct pci_bus *bus = dev->bus;
2959 bool mask_updated = true;
2960 u32 cmd_status_dword;
2961 u16 origcmd, newcmd;
2962 unsigned long flags;
2963 bool irq_pending;
2964
2965 /*
2966 * We do a single dword read to retrieve both command and status.
2967 * Document assumptions that make this possible.
2968 */
2969 BUILD_BUG_ON(PCI_COMMAND % 4);
2970 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
2971
2972 raw_spin_lock_irqsave(&pci_lock, flags);
2973
2974 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
2975
2976 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
2977
2978 /*
2979 * Check interrupt status register to see whether our device
2980 * triggered the interrupt (when masking) or the next IRQ is
2981 * already pending (when unmasking).
2982 */
2983 if (mask != irq_pending) {
2984 mask_updated = false;
2985 goto done;
2986 }
2987
2988 origcmd = cmd_status_dword;
2989 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
2990 if (mask)
2991 newcmd |= PCI_COMMAND_INTX_DISABLE;
2992 if (newcmd != origcmd)
2993 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
2994
2995done:
2996 raw_spin_unlock_irqrestore(&pci_lock, flags);
2997
2998 return mask_updated;
2999}
3000
3001/**
3002 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003003 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003004 *
3005 * Check if the device dev has its INTx line asserted, mask it and
3006 * return true in that case. False is returned if not interrupt was
3007 * pending.
3008 */
3009bool pci_check_and_mask_intx(struct pci_dev *dev)
3010{
3011 return pci_check_and_set_intx_mask(dev, true);
3012}
3013EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
3014
3015/**
3016 * pci_check_and_mask_intx - unmask INTx of no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003017 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003018 *
3019 * Check if the device dev has its INTx line asserted, unmask it if not
3020 * and return true. False is returned and the mask remains active if
3021 * there was still an interrupt pending.
3022 */
3023bool pci_check_and_unmask_intx(struct pci_dev *dev)
3024{
3025 return pci_check_and_set_intx_mask(dev, false);
3026}
3027EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
3028
3029/**
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003030 * pci_msi_off - disables any msi or msix capabilities
Randy Dunlap8d7d86e2007-03-16 19:55:52 -07003031 * @dev: the PCI device to operate on
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003032 *
3033 * If you want to use msi see pci_enable_msi and friends.
3034 * This is a lower level primitive that allows us to disable
3035 * msi operation at the device level.
3036 */
3037void pci_msi_off(struct pci_dev *dev)
3038{
3039 int pos;
3040 u16 control;
3041
3042 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
3043 if (pos) {
3044 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
3045 control &= ~PCI_MSI_FLAGS_ENABLE;
3046 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
3047 }
3048 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
3049 if (pos) {
3050 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
3051 control &= ~PCI_MSIX_FLAGS_ENABLE;
3052 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
3053 }
3054}
Michael S. Tsirkinb03214d2010-06-23 22:49:06 -06003055EXPORT_SYMBOL_GPL(pci_msi_off);
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003056
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08003057int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
3058{
3059 return dma_set_max_seg_size(&dev->dev, size);
3060}
3061EXPORT_SYMBOL(pci_set_dma_max_seg_size);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08003062
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08003063int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
3064{
3065 return dma_set_seg_boundary(&dev->dev, mask);
3066}
3067EXPORT_SYMBOL(pci_set_dma_seg_boundary);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08003068
Yu Zhao8c1c6992009-06-13 15:52:13 +08003069static int pcie_flr(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003070{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003071 int i;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003072 u32 cap;
Jiang Liu59875ae2012-07-24 17:20:06 +08003073 u16 status;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003074
Jiang Liu59875ae2012-07-24 17:20:06 +08003075 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003076 if (!(cap & PCI_EXP_DEVCAP_FLR))
3077 return -ENOTTY;
3078
Sheng Yangd91cdc72008-11-11 17:17:47 +08003079 if (probe)
3080 return 0;
3081
Sheng Yang8dd7f802008-10-21 17:38:25 +08003082 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003083 for (i = 0; i < 4; i++) {
3084 if (i)
3085 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003086
Jiang Liu59875ae2012-07-24 17:20:06 +08003087 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003088 if (!(status & PCI_EXP_DEVSTA_TRPND))
3089 goto clear;
3090 }
Sheng Yang8dd7f802008-10-21 17:38:25 +08003091
Yu Zhao8c1c6992009-06-13 15:52:13 +08003092 dev_err(&dev->dev, "transaction is not cleared; "
3093 "proceeding with reset anyway\n");
Sheng Yang5fe5db02009-02-09 14:53:47 +08003094
Yu Zhao8c1c6992009-06-13 15:52:13 +08003095clear:
Jiang Liu59875ae2012-07-24 17:20:06 +08003096 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
Shmulik Ravid04b55c42009-12-03 22:27:51 +02003097
Yu Zhao8c1c6992009-06-13 15:52:13 +08003098 msleep(100);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003099
Sheng Yang8dd7f802008-10-21 17:38:25 +08003100 return 0;
3101}
Sheng Yangd91cdc72008-11-11 17:17:47 +08003102
Yu Zhao8c1c6992009-06-13 15:52:13 +08003103static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08003104{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003105 int i;
3106 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08003107 u8 cap;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003108 u8 status;
Sheng Yang1ca88792008-11-11 17:17:48 +08003109
Yu Zhao8c1c6992009-06-13 15:52:13 +08003110 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
3111 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08003112 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003113
3114 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08003115 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
3116 return -ENOTTY;
3117
3118 if (probe)
3119 return 0;
3120
Sheng Yang1ca88792008-11-11 17:17:48 +08003121 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003122 for (i = 0; i < 4; i++) {
3123 if (i)
3124 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003125
Yu Zhao8c1c6992009-06-13 15:52:13 +08003126 pci_read_config_byte(dev, pos + PCI_AF_STATUS, &status);
3127 if (!(status & PCI_AF_STATUS_TP))
3128 goto clear;
3129 }
3130
3131 dev_err(&dev->dev, "transaction is not cleared; "
3132 "proceeding with reset anyway\n");
3133
3134clear:
3135 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sheng Yang1ca88792008-11-11 17:17:48 +08003136 msleep(100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003137
Sheng Yang1ca88792008-11-11 17:17:48 +08003138 return 0;
3139}
3140
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003141/**
3142 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
3143 * @dev: Device to reset.
3144 * @probe: If set, only check if the device can be reset this way.
3145 *
3146 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
3147 * unset, it will be reinitialized internally when going from PCI_D3hot to
3148 * PCI_D0. If that's the case and the device is not in a low-power state
3149 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
3150 *
3151 * NOTE: This causes the caller to sleep for twice the device power transition
3152 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
3153 * by devault (i.e. unless the @dev's d3_delay field has a different value).
3154 * Moreover, only devices in D0 can be reset by this function.
3155 */
Yu Zhaof85876b2009-06-13 15:52:14 +08003156static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08003157{
Yu Zhaof85876b2009-06-13 15:52:14 +08003158 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003159
Yu Zhaof85876b2009-06-13 15:52:14 +08003160 if (!dev->pm_cap)
3161 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003162
Yu Zhaof85876b2009-06-13 15:52:14 +08003163 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
3164 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
3165 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08003166
Yu Zhaof85876b2009-06-13 15:52:14 +08003167 if (probe)
3168 return 0;
3169
3170 if (dev->current_state != PCI_D0)
3171 return -EINVAL;
3172
3173 csr &= ~PCI_PM_CTRL_STATE_MASK;
3174 csr |= PCI_D3hot;
3175 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003176 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003177
3178 csr &= ~PCI_PM_CTRL_STATE_MASK;
3179 csr |= PCI_D0;
3180 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003181 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003182
3183 return 0;
3184}
3185
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003186static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
3187{
3188 u16 ctrl;
3189 struct pci_dev *pdev;
3190
Yu Zhao654b75e2009-06-26 14:04:46 +08003191 if (pci_is_root_bus(dev->bus) || dev->subordinate || !dev->bus->self)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003192 return -ENOTTY;
3193
3194 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3195 if (pdev != dev)
3196 return -ENOTTY;
3197
3198 if (probe)
3199 return 0;
3200
3201 pci_read_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, &ctrl);
3202 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
3203 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3204 msleep(100);
3205
3206 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
3207 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3208 msleep(100);
3209
3210 return 0;
3211}
3212
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003213static int __pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003214{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003215 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003216
Yu Zhao8c1c6992009-06-13 15:52:13 +08003217 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08003218
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003219 rc = pci_dev_specific_reset(dev, probe);
3220 if (rc != -ENOTTY)
3221 goto done;
3222
Yu Zhao8c1c6992009-06-13 15:52:13 +08003223 rc = pcie_flr(dev, probe);
3224 if (rc != -ENOTTY)
3225 goto done;
3226
3227 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08003228 if (rc != -ENOTTY)
3229 goto done;
3230
3231 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003232 if (rc != -ENOTTY)
3233 goto done;
3234
3235 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003236done:
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003237 return rc;
3238}
3239
3240static int pci_dev_reset(struct pci_dev *dev, int probe)
3241{
3242 int rc;
3243
3244 if (!probe) {
3245 pci_cfg_access_lock(dev);
3246 /* block PM suspend, driver probe, etc. */
3247 device_lock(&dev->dev);
3248 }
3249
3250 rc = __pci_dev_reset(dev, probe);
3251
Yu Zhao8c1c6992009-06-13 15:52:13 +08003252 if (!probe) {
Greg Kroah-Hartman8e9394c2010-02-17 10:57:05 -08003253 device_unlock(&dev->dev);
Jan Kiszkafb51ccb2011-11-04 09:45:59 +01003254 pci_cfg_access_unlock(dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003255 }
Yu Zhao8c1c6992009-06-13 15:52:13 +08003256 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003257}
Sheng Yang8dd7f802008-10-21 17:38:25 +08003258/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003259 * __pci_reset_function - reset a PCI device function
3260 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003261 *
3262 * Some devices allow an individual function to be reset without affecting
3263 * other functions in the same device. The PCI device must be responsive
3264 * to PCI config space in order to use this function.
3265 *
3266 * The device function is presumed to be unused when this function is called.
3267 * Resetting the device will make the contents of PCI configuration space
3268 * random, so any caller of this must be prepared to reinitialise the
3269 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3270 * etc.
3271 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003272 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003273 * device doesn't support resetting a single function.
3274 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003275int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003276{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003277 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003278}
Yu Zhao8c1c6992009-06-13 15:52:13 +08003279EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003280
3281/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05003282 * __pci_reset_function_locked - reset a PCI device function while holding
3283 * the @dev mutex lock.
3284 * @dev: PCI device to reset
3285 *
3286 * Some devices allow an individual function to be reset without affecting
3287 * other functions in the same device. The PCI device must be responsive
3288 * to PCI config space in order to use this function.
3289 *
3290 * The device function is presumed to be unused and the caller is holding
3291 * the device mutex lock when this function is called.
3292 * Resetting the device will make the contents of PCI configuration space
3293 * random, so any caller of this must be prepared to reinitialise the
3294 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3295 * etc.
3296 *
3297 * Returns 0 if the device function was successfully reset or negative if the
3298 * device doesn't support resetting a single function.
3299 */
3300int __pci_reset_function_locked(struct pci_dev *dev)
3301{
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003302 return __pci_dev_reset(dev, 0);
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05003303}
3304EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
3305
3306/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03003307 * pci_probe_reset_function - check whether the device can be safely reset
3308 * @dev: PCI device to reset
3309 *
3310 * Some devices allow an individual function to be reset without affecting
3311 * other functions in the same device. The PCI device must be responsive
3312 * to PCI config space in order to use this function.
3313 *
3314 * Returns 0 if the device function can be reset or negative if the
3315 * device doesn't support resetting a single function.
3316 */
3317int pci_probe_reset_function(struct pci_dev *dev)
3318{
3319 return pci_dev_reset(dev, 1);
3320}
3321
3322/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003323 * pci_reset_function - quiesce and reset a PCI device function
3324 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003325 *
3326 * Some devices allow an individual function to be reset without affecting
3327 * other functions in the same device. The PCI device must be responsive
3328 * to PCI config space in order to use this function.
3329 *
3330 * This function does not just reset the PCI portion of a device, but
3331 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08003332 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08003333 * over the reset.
3334 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003335 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003336 * device doesn't support resetting a single function.
3337 */
3338int pci_reset_function(struct pci_dev *dev)
3339{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003340 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003341
Yu Zhao8c1c6992009-06-13 15:52:13 +08003342 rc = pci_dev_reset(dev, 1);
3343 if (rc)
3344 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003345
Sheng Yang8dd7f802008-10-21 17:38:25 +08003346 pci_save_state(dev);
3347
Yu Zhao8c1c6992009-06-13 15:52:13 +08003348 /*
3349 * both INTx and MSI are disabled after the Interrupt Disable bit
3350 * is set and the Bus Master bit is cleared.
3351 */
Sheng Yang8dd7f802008-10-21 17:38:25 +08003352 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
3353
Yu Zhao8c1c6992009-06-13 15:52:13 +08003354 rc = pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003355
3356 pci_restore_state(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003357
Yu Zhao8c1c6992009-06-13 15:52:13 +08003358 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003359}
3360EXPORT_SYMBOL_GPL(pci_reset_function);
3361
3362/**
Peter Orubad556ad42007-05-15 13:59:13 +02003363 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
3364 * @dev: PCI device to query
3365 *
3366 * Returns mmrbc: maximum designed memory read count in bytes
3367 * or appropriate error value.
3368 */
3369int pcix_get_max_mmrbc(struct pci_dev *dev)
3370{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003371 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02003372 u32 stat;
3373
3374 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3375 if (!cap)
3376 return -EINVAL;
3377
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003378 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02003379 return -EINVAL;
3380
Dean Nelson25daeb52010-03-09 22:26:40 -05003381 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02003382}
3383EXPORT_SYMBOL(pcix_get_max_mmrbc);
3384
3385/**
3386 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
3387 * @dev: PCI device to query
3388 *
3389 * Returns mmrbc: maximum memory read count in bytes
3390 * or appropriate error value.
3391 */
3392int pcix_get_mmrbc(struct pci_dev *dev)
3393{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003394 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003395 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003396
3397 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3398 if (!cap)
3399 return -EINVAL;
3400
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003401 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3402 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003403
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003404 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02003405}
3406EXPORT_SYMBOL(pcix_get_mmrbc);
3407
3408/**
3409 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
3410 * @dev: PCI device to query
3411 * @mmrbc: maximum memory read count in bytes
3412 * valid values are 512, 1024, 2048, 4096
3413 *
3414 * If possible sets maximum memory read byte count, some bridges have erratas
3415 * that prevent this.
3416 */
3417int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
3418{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003419 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003420 u32 stat, v, o;
3421 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003422
vignesh babu229f5af2007-08-13 18:23:14 +05303423 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003424 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003425
3426 v = ffs(mmrbc) - 10;
3427
3428 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3429 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003430 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003431
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003432 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
3433 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003434
3435 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
3436 return -E2BIG;
3437
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003438 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3439 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003440
3441 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
3442 if (o != v) {
Bjorn Helgaas809a3bf2012-06-20 16:41:16 -06003443 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
Peter Orubad556ad42007-05-15 13:59:13 +02003444 return -EIO;
3445
3446 cmd &= ~PCI_X_CMD_MAX_READ;
3447 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003448 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
3449 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02003450 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003451 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02003452}
3453EXPORT_SYMBOL(pcix_set_mmrbc);
3454
3455/**
3456 * pcie_get_readrq - get PCI Express read request size
3457 * @dev: PCI device to query
3458 *
3459 * Returns maximum memory read request in bytes
3460 * or appropriate error value.
3461 */
3462int pcie_get_readrq(struct pci_dev *dev)
3463{
Peter Orubad556ad42007-05-15 13:59:13 +02003464 u16 ctl;
3465
Jiang Liu59875ae2012-07-24 17:20:06 +08003466 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02003467
Jiang Liu59875ae2012-07-24 17:20:06 +08003468 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02003469}
3470EXPORT_SYMBOL(pcie_get_readrq);
3471
3472/**
3473 * pcie_set_readrq - set PCI Express maximum memory read request
3474 * @dev: PCI device to query
Randy Dunlap42e61f42007-07-23 21:42:11 -07003475 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02003476 * valid values are 128, 256, 512, 1024, 2048, 4096
3477 *
Jon Masonc9b378c2011-06-28 18:26:25 -05003478 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02003479 */
3480int pcie_set_readrq(struct pci_dev *dev, int rq)
3481{
Jiang Liu59875ae2012-07-24 17:20:06 +08003482 u16 v;
Peter Orubad556ad42007-05-15 13:59:13 +02003483
vignesh babu229f5af2007-08-13 18:23:14 +05303484 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Jiang Liu59875ae2012-07-24 17:20:06 +08003485 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003486
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05003487 /*
3488 * If using the "performance" PCIe config, we clamp the
3489 * read rq size to the max packet size to prevent the
3490 * host bridge generating requests larger than we can
3491 * cope with
3492 */
3493 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
3494 int mps = pcie_get_mps(dev);
3495
3496 if (mps < 0)
3497 return mps;
3498 if (mps < rq)
3499 rq = mps;
3500 }
3501
3502 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02003503
Jiang Liu59875ae2012-07-24 17:20:06 +08003504 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
3505 PCI_EXP_DEVCTL_READRQ, v);
Peter Orubad556ad42007-05-15 13:59:13 +02003506}
3507EXPORT_SYMBOL(pcie_set_readrq);
3508
3509/**
Jon Masonb03e7492011-07-20 15:20:54 -05003510 * pcie_get_mps - get PCI Express maximum payload size
3511 * @dev: PCI device to query
3512 *
3513 * Returns maximum payload size in bytes
3514 * or appropriate error value.
3515 */
3516int pcie_get_mps(struct pci_dev *dev)
3517{
Jon Masonb03e7492011-07-20 15:20:54 -05003518 u16 ctl;
3519
Jiang Liu59875ae2012-07-24 17:20:06 +08003520 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Jon Masonb03e7492011-07-20 15:20:54 -05003521
Jiang Liu59875ae2012-07-24 17:20:06 +08003522 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
Jon Masonb03e7492011-07-20 15:20:54 -05003523}
3524
3525/**
3526 * pcie_set_mps - set PCI Express maximum payload size
3527 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07003528 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05003529 * valid values are 128, 256, 512, 1024, 2048, 4096
3530 *
3531 * If possible sets maximum payload size
3532 */
3533int pcie_set_mps(struct pci_dev *dev, int mps)
3534{
Jiang Liu59875ae2012-07-24 17:20:06 +08003535 u16 v;
Jon Masonb03e7492011-07-20 15:20:54 -05003536
3537 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
Jiang Liu59875ae2012-07-24 17:20:06 +08003538 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05003539
3540 v = ffs(mps) - 8;
3541 if (v > dev->pcie_mpss)
Jiang Liu59875ae2012-07-24 17:20:06 +08003542 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05003543 v <<= 5;
3544
Jiang Liu59875ae2012-07-24 17:20:06 +08003545 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
3546 PCI_EXP_DEVCTL_PAYLOAD, v);
Jon Masonb03e7492011-07-20 15:20:54 -05003547}
3548
3549/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003550 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08003551 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003552 * @flags: resource type mask to be selected
3553 *
3554 * This helper routine makes bar mask from the type of resource.
3555 */
3556int pci_select_bars(struct pci_dev *dev, unsigned long flags)
3557{
3558 int i, bars = 0;
3559 for (i = 0; i < PCI_NUM_RESOURCES; i++)
3560 if (pci_resource_flags(dev, i) & flags)
3561 bars |= (1 << i);
3562 return bars;
3563}
3564
Yu Zhao613e7ed2008-11-22 02:41:27 +08003565/**
3566 * pci_resource_bar - get position of the BAR associated with a resource
3567 * @dev: the PCI device
3568 * @resno: the resource number
3569 * @type: the BAR type to be filled in
3570 *
3571 * Returns BAR position in config space, or 0 if the BAR is invalid.
3572 */
3573int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
3574{
Yu Zhaod1b054d2009-03-20 11:25:11 +08003575 int reg;
3576
Yu Zhao613e7ed2008-11-22 02:41:27 +08003577 if (resno < PCI_ROM_RESOURCE) {
3578 *type = pci_bar_unknown;
3579 return PCI_BASE_ADDRESS_0 + 4 * resno;
3580 } else if (resno == PCI_ROM_RESOURCE) {
3581 *type = pci_bar_mem32;
3582 return dev->rom_base_reg;
Yu Zhaod1b054d2009-03-20 11:25:11 +08003583 } else if (resno < PCI_BRIDGE_RESOURCES) {
3584 /* device specific resource */
3585 reg = pci_iov_resource_bar(dev, resno, type);
3586 if (reg)
3587 return reg;
Yu Zhao613e7ed2008-11-22 02:41:27 +08003588 }
3589
Bjorn Helgaas865df572009-11-04 10:32:57 -07003590 dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
Yu Zhao613e7ed2008-11-22 02:41:27 +08003591 return 0;
3592}
3593
Mike Travis95a8b6e2010-02-02 14:38:13 -08003594/* Some architectures require additional programming to enable VGA */
3595static arch_set_vga_state_t arch_set_vga_state;
3596
3597void __init pci_register_set_vga_state(arch_set_vga_state_t func)
3598{
3599 arch_set_vga_state = func; /* NULL disables */
3600}
3601
3602static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10003603 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08003604{
3605 if (arch_set_vga_state)
3606 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10003607 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08003608 return 0;
3609}
3610
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003611/**
3612 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07003613 * @dev: the PCI device
3614 * @decode: true = enable decoding, false = disable decoding
3615 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07003616 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10003617 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003618 */
3619int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10003620 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003621{
3622 struct pci_bus *bus;
3623 struct pci_dev *bridge;
3624 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08003625 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003626
Dave Airlie3448a192010-06-01 15:32:24 +10003627 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) & (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003628
Mike Travis95a8b6e2010-02-02 14:38:13 -08003629 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10003630 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08003631 if (rc)
3632 return rc;
3633
Dave Airlie3448a192010-06-01 15:32:24 +10003634 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
3635 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3636 if (decode == true)
3637 cmd |= command_bits;
3638 else
3639 cmd &= ~command_bits;
3640 pci_write_config_word(dev, PCI_COMMAND, cmd);
3641 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003642
Dave Airlie3448a192010-06-01 15:32:24 +10003643 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003644 return 0;
3645
3646 bus = dev->bus;
3647 while (bus) {
3648 bridge = bus->self;
3649 if (bridge) {
3650 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
3651 &cmd);
3652 if (decode == true)
3653 cmd |= PCI_BRIDGE_CTL_VGA;
3654 else
3655 cmd &= ~PCI_BRIDGE_CTL_VGA;
3656 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
3657 cmd);
3658 }
3659 bus = bus->parent;
3660 }
3661 return 0;
3662}
3663
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003664#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
3665static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00003666static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003667
3668/**
3669 * pci_specified_resource_alignment - get resource alignment specified by user.
3670 * @dev: the PCI device to get
3671 *
3672 * RETURNS: Resource alignment if it is specified.
3673 * Zero if it is not specified.
3674 */
3675resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
3676{
3677 int seg, bus, slot, func, align_order, count;
3678 resource_size_t align = 0;
3679 char *p;
3680
3681 spin_lock(&resource_alignment_lock);
3682 p = resource_alignment_param;
3683 while (*p) {
3684 count = 0;
3685 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
3686 p[count] == '@') {
3687 p += count + 1;
3688 } else {
3689 align_order = -1;
3690 }
3691 if (sscanf(p, "%x:%x:%x.%x%n",
3692 &seg, &bus, &slot, &func, &count) != 4) {
3693 seg = 0;
3694 if (sscanf(p, "%x:%x.%x%n",
3695 &bus, &slot, &func, &count) != 3) {
3696 /* Invalid format */
3697 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
3698 p);
3699 break;
3700 }
3701 }
3702 p += count;
3703 if (seg == pci_domain_nr(dev->bus) &&
3704 bus == dev->bus->number &&
3705 slot == PCI_SLOT(dev->devfn) &&
3706 func == PCI_FUNC(dev->devfn)) {
3707 if (align_order == -1) {
3708 align = PAGE_SIZE;
3709 } else {
3710 align = 1 << align_order;
3711 }
3712 /* Found */
3713 break;
3714 }
3715 if (*p != ';' && *p != ',') {
3716 /* End of param or invalid format */
3717 break;
3718 }
3719 p++;
3720 }
3721 spin_unlock(&resource_alignment_lock);
3722 return align;
3723}
3724
3725/**
3726 * pci_is_reassigndev - check if specified PCI is target device to reassign
3727 * @dev: the PCI device to check
3728 *
3729 * RETURNS: non-zero for PCI device is a target device to reassign,
3730 * or zero is not.
3731 */
3732int pci_is_reassigndev(struct pci_dev *dev)
3733{
3734 return (pci_specified_resource_alignment(dev) != 0);
3735}
3736
Yinghai Lu2069ecf2012-02-15 21:40:31 -08003737/*
3738 * This function disables memory decoding and releases memory resources
3739 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
3740 * It also rounds up size to specified alignment.
3741 * Later on, the kernel will assign page-aligned memory resource back
3742 * to the device.
3743 */
3744void pci_reassigndev_resource_alignment(struct pci_dev *dev)
3745{
3746 int i;
3747 struct resource *r;
3748 resource_size_t align, size;
3749 u16 command;
3750
3751 if (!pci_is_reassigndev(dev))
3752 return;
3753
3754 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
3755 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
3756 dev_warn(&dev->dev,
3757 "Can't reassign resources to host bridge.\n");
3758 return;
3759 }
3760
3761 dev_info(&dev->dev,
3762 "Disabling memory decoding and releasing memory resources.\n");
3763 pci_read_config_word(dev, PCI_COMMAND, &command);
3764 command &= ~PCI_COMMAND_MEMORY;
3765 pci_write_config_word(dev, PCI_COMMAND, command);
3766
3767 align = pci_specified_resource_alignment(dev);
3768 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
3769 r = &dev->resource[i];
3770 if (!(r->flags & IORESOURCE_MEM))
3771 continue;
3772 size = resource_size(r);
3773 if (size < align) {
3774 size = align;
3775 dev_info(&dev->dev,
3776 "Rounding up size of resource #%d to %#llx.\n",
3777 i, (unsigned long long)size);
3778 }
3779 r->end = size - 1;
3780 r->start = 0;
3781 }
3782 /* Need to disable bridge's resource window,
3783 * to enable the kernel to reassign new resource
3784 * window later on.
3785 */
3786 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
3787 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
3788 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
3789 r = &dev->resource[i];
3790 if (!(r->flags & IORESOURCE_MEM))
3791 continue;
3792 r->end = resource_size(r) - 1;
3793 r->start = 0;
3794 }
3795 pci_disable_bridge_window(dev);
3796 }
3797}
3798
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003799ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
3800{
3801 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
3802 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
3803 spin_lock(&resource_alignment_lock);
3804 strncpy(resource_alignment_param, buf, count);
3805 resource_alignment_param[count] = '\0';
3806 spin_unlock(&resource_alignment_lock);
3807 return count;
3808}
3809
3810ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
3811{
3812 size_t count;
3813 spin_lock(&resource_alignment_lock);
3814 count = snprintf(buf, size, "%s", resource_alignment_param);
3815 spin_unlock(&resource_alignment_lock);
3816 return count;
3817}
3818
3819static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
3820{
3821 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
3822}
3823
3824static ssize_t pci_resource_alignment_store(struct bus_type *bus,
3825 const char *buf, size_t count)
3826{
3827 return pci_set_resource_alignment_param(buf, count);
3828}
3829
3830BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
3831 pci_resource_alignment_store);
3832
3833static int __init pci_resource_alignment_sysfs_init(void)
3834{
3835 return bus_create_file(&pci_bus_type,
3836 &bus_attr_resource_alignment);
3837}
3838
3839late_initcall(pci_resource_alignment_sysfs_init);
3840
Jeff Garzik32a2eea2007-10-11 16:57:27 -04003841static void __devinit pci_no_domains(void)
3842{
3843#ifdef CONFIG_PCI_DOMAINS
3844 pci_domains_supported = 0;
3845#endif
3846}
3847
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07003848/**
3849 * pci_ext_cfg_enabled - can we access extended PCI config space?
3850 * @dev: The PCI device of the root bridge.
3851 *
3852 * Returns 1 if we can access PCI extended config space (offsets
3853 * greater than 0xff). This is the default implementation. Architecture
3854 * implementations can override this.
3855 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06003856int __weak pci_ext_cfg_avail(struct pci_dev *dev)
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07003857{
3858 return 1;
3859}
3860
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11003861void __weak pci_fixup_cardbus(struct pci_bus *bus)
3862{
3863}
3864EXPORT_SYMBOL(pci_fixup_cardbus);
3865
Al Viroad04d312008-11-22 17:37:14 +00003866static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003867{
3868 while (str) {
3869 char *k = strchr(str, ',');
3870 if (k)
3871 *k++ = 0;
3872 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07003873 if (!strcmp(str, "nomsi")) {
3874 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07003875 } else if (!strcmp(str, "noaer")) {
3876 pci_no_aer();
Yinghai Lub55438f2012-02-23 19:23:30 -08003877 } else if (!strncmp(str, "realloc=", 8)) {
3878 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07003879 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08003880 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04003881 } else if (!strcmp(str, "nodomains")) {
3882 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01003883 } else if (!strncmp(str, "noari", 5)) {
3884 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08003885 } else if (!strncmp(str, "cbiosize=", 9)) {
3886 pci_cardbus_io_size = memparse(str + 9, &str);
3887 } else if (!strncmp(str, "cbmemsize=", 10)) {
3888 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003889 } else if (!strncmp(str, "resource_alignment=", 19)) {
3890 pci_set_resource_alignment_param(str + 19,
3891 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06003892 } else if (!strncmp(str, "ecrc=", 5)) {
3893 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07003894 } else if (!strncmp(str, "hpiosize=", 9)) {
3895 pci_hotplug_io_size = memparse(str + 9, &str);
3896 } else if (!strncmp(str, "hpmemsize=", 10)) {
3897 pci_hotplug_mem_size = memparse(str + 10, &str);
Jon Mason5f39e672011-10-03 09:50:20 -05003898 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
3899 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05003900 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
3901 pcie_bus_config = PCIE_BUS_SAFE;
3902 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
3903 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05003904 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
3905 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06003906 } else if (!strncmp(str, "pcie_scan_all", 13)) {
3907 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07003908 } else {
3909 printk(KERN_ERR "PCI: Unknown option `%s'\n",
3910 str);
3911 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003912 }
3913 str = k;
3914 }
Andi Kleen0637a702006-09-26 10:52:41 +02003915 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003916}
Andi Kleen0637a702006-09-26 10:52:41 +02003917early_param("pci", pci_setup);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003918
Tejun Heo0b62e132007-07-27 14:43:35 +09003919EXPORT_SYMBOL(pci_reenable_device);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11003920EXPORT_SYMBOL(pci_enable_device_io);
3921EXPORT_SYMBOL(pci_enable_device_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003922EXPORT_SYMBOL(pci_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09003923EXPORT_SYMBOL(pcim_enable_device);
3924EXPORT_SYMBOL(pcim_pin_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003925EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003926EXPORT_SYMBOL(pci_find_capability);
3927EXPORT_SYMBOL(pci_bus_find_capability);
3928EXPORT_SYMBOL(pci_release_regions);
3929EXPORT_SYMBOL(pci_request_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003930EXPORT_SYMBOL(pci_request_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003931EXPORT_SYMBOL(pci_release_region);
3932EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003933EXPORT_SYMBOL(pci_request_region_exclusive);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003934EXPORT_SYMBOL(pci_release_selected_regions);
3935EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003936EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003937EXPORT_SYMBOL(pci_set_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00003938EXPORT_SYMBOL(pci_clear_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003939EXPORT_SYMBOL(pci_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07003940EXPORT_SYMBOL(pci_try_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003941EXPORT_SYMBOL(pci_clear_mwi);
Brett M Russa04ce0f2005-08-15 15:23:41 -04003942EXPORT_SYMBOL_GPL(pci_intx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003943EXPORT_SYMBOL(pci_assign_resource);
3944EXPORT_SYMBOL(pci_find_parent_resource);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003945EXPORT_SYMBOL(pci_select_bars);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003946
3947EXPORT_SYMBOL(pci_set_power_state);
3948EXPORT_SYMBOL(pci_save_state);
3949EXPORT_SYMBOL(pci_restore_state);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02003950EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02003951EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02003952EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02003953EXPORT_SYMBOL(pci_target_state);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02003954EXPORT_SYMBOL(pci_prepare_to_sleep);
3955EXPORT_SYMBOL(pci_back_from_sleep);
Brian Kingf7bdd122007-04-06 16:39:36 -05003956EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);