blob: aed7f7bbc5d28b9470d01fcc19e207ca4795c6de [file] [log] [blame]
Doug Thompson2bc65412009-05-04 20:11:14 +02001#include "amd64_edac.h"
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +02002#include <asm/amd_nb.h>
Doug Thompson2bc65412009-05-04 20:11:14 +02003
4static struct edac_pci_ctl_info *amd64_ctl_pci;
5
6static int report_gart_errors;
7module_param(report_gart_errors, int, 0644);
8
9/*
10 * Set by command line parameter. If BIOS has enabled the ECC, this override is
11 * cleared to prevent re-enabling the hardware by this driver.
12 */
13static int ecc_enable_override;
14module_param(ecc_enable_override, int, 0644);
15
Tejun Heoa29d8b82010-02-02 14:39:15 +090016static struct msr __percpu *msrs;
Borislav Petkov50542252009-12-11 18:14:40 +010017
Borislav Petkov360b7f32010-10-15 19:25:38 +020018/*
19 * count successfully initialized driver instances for setup_pci_device()
20 */
21static atomic_t drv_instances = ATOMIC_INIT(0);
22
Borislav Petkovcc4d8862010-10-13 16:11:59 +020023/* Per-node driver instances */
24static struct mem_ctl_info **mcis;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +020025static struct ecc_settings **ecc_stngs;
Doug Thompson2bc65412009-05-04 20:11:14 +020026
27/*
Borislav Petkov1433eb92009-10-21 13:44:36 +020028 * Address to DRAM bank mapping: see F2x80 for K8 and F2x[1,0]80 for Fam10 and
29 * later.
Borislav Petkovb70ef012009-06-25 19:32:38 +020030 */
Borislav Petkov1433eb92009-10-21 13:44:36 +020031static int ddr2_dbam_revCG[] = {
32 [0] = 32,
33 [1] = 64,
34 [2] = 128,
35 [3] = 256,
36 [4] = 512,
37 [5] = 1024,
38 [6] = 2048,
39};
40
41static int ddr2_dbam_revD[] = {
42 [0] = 32,
43 [1] = 64,
44 [2 ... 3] = 128,
45 [4] = 256,
46 [5] = 512,
47 [6] = 256,
48 [7] = 512,
49 [8 ... 9] = 1024,
50 [10] = 2048,
51};
52
53static int ddr2_dbam[] = { [0] = 128,
54 [1] = 256,
55 [2 ... 4] = 512,
56 [5 ... 6] = 1024,
57 [7 ... 8] = 2048,
58 [9 ... 10] = 4096,
59 [11] = 8192,
60};
61
62static int ddr3_dbam[] = { [0] = -1,
63 [1] = 256,
64 [2] = 512,
65 [3 ... 4] = -1,
66 [5 ... 6] = 1024,
67 [7 ... 8] = 2048,
68 [9 ... 10] = 4096,
Borislav Petkov24f9a7f2010-10-07 18:29:15 +020069 [11] = 8192,
Borislav Petkovb70ef012009-06-25 19:32:38 +020070};
71
72/*
73 * Valid scrub rates for the K8 hardware memory scrubber. We map the scrubbing
74 * bandwidth to a valid bit pattern. The 'set' operation finds the 'matching-
75 * or higher value'.
76 *
77 *FIXME: Produce a better mapping/linearisation.
78 */
79
Borislav Petkov39094442010-11-24 19:52:09 +010080
81struct scrubrate {
82 u32 scrubval; /* bit pattern for scrub rate */
83 u32 bandwidth; /* bandwidth consumed (bytes/sec) */
84} scrubrates[] = {
Borislav Petkovb70ef012009-06-25 19:32:38 +020085 { 0x01, 1600000000UL},
86 { 0x02, 800000000UL},
87 { 0x03, 400000000UL},
88 { 0x04, 200000000UL},
89 { 0x05, 100000000UL},
90 { 0x06, 50000000UL},
91 { 0x07, 25000000UL},
92 { 0x08, 12284069UL},
93 { 0x09, 6274509UL},
94 { 0x0A, 3121951UL},
95 { 0x0B, 1560975UL},
96 { 0x0C, 781440UL},
97 { 0x0D, 390720UL},
98 { 0x0E, 195300UL},
99 { 0x0F, 97650UL},
100 { 0x10, 48854UL},
101 { 0x11, 24427UL},
102 { 0x12, 12213UL},
103 { 0x13, 6101UL},
104 { 0x14, 3051UL},
105 { 0x15, 1523UL},
106 { 0x16, 761UL},
107 { 0x00, 0UL}, /* scrubbing off */
108};
109
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200110static int __amd64_read_pci_cfg_dword(struct pci_dev *pdev, int offset,
111 u32 *val, const char *func)
112{
113 int err = 0;
114
115 err = pci_read_config_dword(pdev, offset, val);
116 if (err)
117 amd64_warn("%s: error reading F%dx%03x.\n",
118 func, PCI_FUNC(pdev->devfn), offset);
119
120 return err;
121}
122
123int __amd64_write_pci_cfg_dword(struct pci_dev *pdev, int offset,
124 u32 val, const char *func)
125{
126 int err = 0;
127
128 err = pci_write_config_dword(pdev, offset, val);
129 if (err)
130 amd64_warn("%s: error writing to F%dx%03x.\n",
131 func, PCI_FUNC(pdev->devfn), offset);
132
133 return err;
134}
135
136/*
137 *
138 * Depending on the family, F2 DCT reads need special handling:
139 *
140 * K8: has a single DCT only
141 *
142 * F10h: each DCT has its own set of regs
143 * DCT0 -> F2x040..
144 * DCT1 -> F2x140..
145 *
146 * F15h: we select which DCT we access using F1x10C[DctCfgSel]
147 *
148 */
149static int k8_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
150 const char *func)
151{
152 if (addr >= 0x100)
153 return -EINVAL;
154
155 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
156}
157
158static int f10_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
159 const char *func)
160{
161 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
162}
163
164static int f15_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
165 const char *func)
166{
167 u32 reg = 0;
168 u8 dct = 0;
169
170 if (addr >= 0x140 && addr <= 0x1a0) {
171 dct = 1;
172 addr -= 0x100;
173 }
174
175 amd64_read_pci_cfg(pvt->F1, DCT_CFG_SEL, &reg);
176 reg &= 0xfffffffe;
177 reg |= dct;
178 amd64_write_pci_cfg(pvt->F1, DCT_CFG_SEL, reg);
179
180 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
181}
182
Borislav Petkovb70ef012009-06-25 19:32:38 +0200183/*
Doug Thompson2bc65412009-05-04 20:11:14 +0200184 * Memory scrubber control interface. For K8, memory scrubbing is handled by
185 * hardware and can involve L2 cache, dcache as well as the main memory. With
186 * F10, this is extended to L3 cache scrubbing on CPU models sporting that
187 * functionality.
188 *
189 * This causes the "units" for the scrubbing speed to vary from 64 byte blocks
190 * (dram) over to cache lines. This is nasty, so we will use bandwidth in
191 * bytes/sec for the setting.
192 *
193 * Currently, we only do dram scrubbing. If the scrubbing is done in software on
194 * other archs, we might not have access to the caches directly.
195 */
196
197/*
198 * scan the scrub rate mapping table for a close or matching bandwidth value to
199 * issue. If requested is too big, then use last maximum value found.
200 */
Borislav Petkov395ae782010-10-01 18:38:19 +0200201static int __amd64_set_scrub_rate(struct pci_dev *ctl, u32 new_bw, u32 min_rate)
Doug Thompson2bc65412009-05-04 20:11:14 +0200202{
203 u32 scrubval;
204 int i;
205
206 /*
207 * map the configured rate (new_bw) to a value specific to the AMD64
208 * memory controller and apply to register. Search for the first
209 * bandwidth entry that is greater or equal than the setting requested
210 * and program that. If at last entry, turn off DRAM scrubbing.
211 */
212 for (i = 0; i < ARRAY_SIZE(scrubrates); i++) {
213 /*
214 * skip scrub rates which aren't recommended
215 * (see F10 BKDG, F3x58)
216 */
Borislav Petkov395ae782010-10-01 18:38:19 +0200217 if (scrubrates[i].scrubval < min_rate)
Doug Thompson2bc65412009-05-04 20:11:14 +0200218 continue;
219
220 if (scrubrates[i].bandwidth <= new_bw)
221 break;
222
223 /*
224 * if no suitable bandwidth found, turn off DRAM scrubbing
225 * entirely by falling back to the last element in the
226 * scrubrates array.
227 */
228 }
229
230 scrubval = scrubrates[i].scrubval;
Doug Thompson2bc65412009-05-04 20:11:14 +0200231
232 pci_write_bits32(ctl, K8_SCRCTRL, scrubval, 0x001F);
233
Borislav Petkov39094442010-11-24 19:52:09 +0100234 if (scrubval)
235 return scrubrates[i].bandwidth;
236
Doug Thompson2bc65412009-05-04 20:11:14 +0200237 return 0;
238}
239
Borislav Petkov395ae782010-10-01 18:38:19 +0200240static int amd64_set_scrub_rate(struct mem_ctl_info *mci, u32 bw)
Doug Thompson2bc65412009-05-04 20:11:14 +0200241{
242 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompson2bc65412009-05-04 20:11:14 +0200243
Borislav Petkov8d5b5d92010-10-01 20:11:07 +0200244 return __amd64_set_scrub_rate(pvt->F3, bw, pvt->min_scrubrate);
Doug Thompson2bc65412009-05-04 20:11:14 +0200245}
246
Borislav Petkov39094442010-11-24 19:52:09 +0100247static int amd64_get_scrub_rate(struct mem_ctl_info *mci)
Doug Thompson2bc65412009-05-04 20:11:14 +0200248{
249 struct amd64_pvt *pvt = mci->pvt_info;
250 u32 scrubval = 0;
Borislav Petkov39094442010-11-24 19:52:09 +0100251 int i, retval = -EINVAL;
Doug Thompson2bc65412009-05-04 20:11:14 +0200252
Borislav Petkov8d5b5d92010-10-01 20:11:07 +0200253 amd64_read_pci_cfg(pvt->F3, K8_SCRCTRL, &scrubval);
Doug Thompson2bc65412009-05-04 20:11:14 +0200254
255 scrubval = scrubval & 0x001F;
256
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200257 amd64_debug("pci-read, sdram scrub control value: %d\n", scrubval);
Doug Thompson2bc65412009-05-04 20:11:14 +0200258
Roel Kluin926311f2010-01-11 20:58:21 +0100259 for (i = 0; i < ARRAY_SIZE(scrubrates); i++) {
Doug Thompson2bc65412009-05-04 20:11:14 +0200260 if (scrubrates[i].scrubval == scrubval) {
Borislav Petkov39094442010-11-24 19:52:09 +0100261 retval = scrubrates[i].bandwidth;
Doug Thompson2bc65412009-05-04 20:11:14 +0200262 break;
263 }
264 }
Borislav Petkov39094442010-11-24 19:52:09 +0100265 return retval;
Doug Thompson2bc65412009-05-04 20:11:14 +0200266}
267
Doug Thompson67757632009-04-27 15:53:22 +0200268/*
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200269 * returns true if the SysAddr given by sys_addr matches the
270 * DRAM base/limit associated with node_id
Doug Thompson67757632009-04-27 15:53:22 +0200271 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200272static bool amd64_base_limit_match(struct amd64_pvt *pvt, u64 sys_addr, int nid)
Doug Thompson67757632009-04-27 15:53:22 +0200273{
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200274 u64 addr;
Doug Thompson67757632009-04-27 15:53:22 +0200275
276 /* The K8 treats this as a 40-bit value. However, bits 63-40 will be
277 * all ones if the most significant implemented address bit is 1.
278 * Here we discard bits 63-40. See section 3.4.2 of AMD publication
279 * 24592: AMD x86-64 Architecture Programmer's Manual Volume 1
280 * Application Programming.
281 */
282 addr = sys_addr & 0x000000ffffffffffull;
283
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200284 return ((addr >= get_dram_base(pvt, nid)) &&
285 (addr <= get_dram_limit(pvt, nid)));
Doug Thompson67757632009-04-27 15:53:22 +0200286}
287
288/*
289 * Attempt to map a SysAddr to a node. On success, return a pointer to the
290 * mem_ctl_info structure for the node that the SysAddr maps to.
291 *
292 * On failure, return NULL.
293 */
294static struct mem_ctl_info *find_mc_by_sys_addr(struct mem_ctl_info *mci,
295 u64 sys_addr)
296{
297 struct amd64_pvt *pvt;
298 int node_id;
299 u32 intlv_en, bits;
300
301 /*
302 * Here we use the DRAM Base (section 3.4.4.1) and DRAM Limit (section
303 * 3.4.4.2) registers to map the SysAddr to a node ID.
304 */
305 pvt = mci->pvt_info;
306
307 /*
308 * The value of this field should be the same for all DRAM Base
309 * registers. Therefore we arbitrarily choose to read it from the
310 * register for node 0.
311 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200312 intlv_en = dram_intlv_en(pvt, 0);
Doug Thompson67757632009-04-27 15:53:22 +0200313
314 if (intlv_en == 0) {
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200315 for (node_id = 0; node_id < DRAM_RANGES; node_id++) {
Doug Thompson67757632009-04-27 15:53:22 +0200316 if (amd64_base_limit_match(pvt, sys_addr, node_id))
Borislav Petkov8edc5442009-09-18 12:39:19 +0200317 goto found;
Doug Thompson67757632009-04-27 15:53:22 +0200318 }
Borislav Petkov8edc5442009-09-18 12:39:19 +0200319 goto err_no_match;
Doug Thompson67757632009-04-27 15:53:22 +0200320 }
321
Borislav Petkov72f158f2009-09-18 12:27:27 +0200322 if (unlikely((intlv_en != 0x01) &&
323 (intlv_en != 0x03) &&
324 (intlv_en != 0x07))) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200325 amd64_warn("DRAM Base[IntlvEn] junk value: 0x%x, BIOS bug?\n", intlv_en);
Doug Thompson67757632009-04-27 15:53:22 +0200326 return NULL;
327 }
328
329 bits = (((u32) sys_addr) >> 12) & intlv_en;
330
331 for (node_id = 0; ; ) {
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200332 if ((dram_intlv_sel(pvt, node_id) & intlv_en) == bits)
Doug Thompson67757632009-04-27 15:53:22 +0200333 break; /* intlv_sel field matches */
334
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200335 if (++node_id >= DRAM_RANGES)
Doug Thompson67757632009-04-27 15:53:22 +0200336 goto err_no_match;
337 }
338
339 /* sanity test for sys_addr */
340 if (unlikely(!amd64_base_limit_match(pvt, sys_addr, node_id))) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200341 amd64_warn("%s: sys_addr 0x%llx falls outside base/limit address"
342 "range for node %d with node interleaving enabled.\n",
343 __func__, sys_addr, node_id);
Doug Thompson67757632009-04-27 15:53:22 +0200344 return NULL;
345 }
346
347found:
348 return edac_mc_find(node_id);
349
350err_no_match:
351 debugf2("sys_addr 0x%lx doesn't match any node\n",
352 (unsigned long)sys_addr);
353
354 return NULL;
355}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200356
357/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100358 * compute the CS base address of the @csrow on the DRAM controller @dct.
359 * For details see F2x[5C:40] in the processor's BKDG
Doug Thompsone2ce7252009-04-27 15:57:12 +0200360 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100361static void get_cs_base_and_mask(struct amd64_pvt *pvt, int csrow, u8 dct,
362 u64 *base, u64 *mask)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200363{
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100364 u64 csbase, csmask, base_bits, mask_bits;
365 u8 addr_shift;
366
367 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_F) {
368 csbase = pvt->csels[dct].csbases[csrow];
369 csmask = pvt->csels[dct].csmasks[csrow];
370 base_bits = GENMASK(21, 31) | GENMASK(9, 15);
371 mask_bits = GENMASK(21, 29) | GENMASK(9, 15);
372 addr_shift = 4;
373 } else {
374 csbase = pvt->csels[dct].csbases[csrow];
375 csmask = pvt->csels[dct].csmasks[csrow >> 1];
376 addr_shift = 8;
377
378 if (boot_cpu_data.x86 == 0x15)
379 base_bits = mask_bits = GENMASK(19,30) | GENMASK(5,13);
380 else
381 base_bits = mask_bits = GENMASK(19,28) | GENMASK(5,13);
382 }
383
384 *base = (csbase & base_bits) << addr_shift;
385
386 *mask = ~0ULL;
387 /* poke holes for the csmask */
388 *mask &= ~(mask_bits << addr_shift);
389 /* OR them in */
390 *mask |= (csmask & mask_bits) << addr_shift;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200391}
392
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100393#define for_each_chip_select(i, dct, pvt) \
394 for (i = 0; i < pvt->csels[dct].b_cnt; i++)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200395
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100396#define for_each_chip_select_mask(i, dct, pvt) \
397 for (i = 0; i < pvt->csels[dct].m_cnt; i++)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200398
399/*
400 * @input_addr is an InputAddr associated with the node given by mci. Return the
401 * csrow that input_addr maps to, or -1 on failure (no csrow claims input_addr).
402 */
403static int input_addr_to_csrow(struct mem_ctl_info *mci, u64 input_addr)
404{
405 struct amd64_pvt *pvt;
406 int csrow;
407 u64 base, mask;
408
409 pvt = mci->pvt_info;
410
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100411 for_each_chip_select(csrow, 0, pvt) {
412 if (!csrow_enabled(csrow, 0, pvt))
Doug Thompsone2ce7252009-04-27 15:57:12 +0200413 continue;
414
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100415 get_cs_base_and_mask(pvt, csrow, 0, &base, &mask);
416
417 mask = ~mask;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200418
419 if ((input_addr & mask) == (base & mask)) {
420 debugf2("InputAddr 0x%lx matches csrow %d (node %d)\n",
421 (unsigned long)input_addr, csrow,
422 pvt->mc_node_id);
423
424 return csrow;
425 }
426 }
Doug Thompsone2ce7252009-04-27 15:57:12 +0200427 debugf2("no matching csrow for InputAddr 0x%lx (MC node %d)\n",
428 (unsigned long)input_addr, pvt->mc_node_id);
429
430 return -1;
431}
432
433/*
Doug Thompsone2ce7252009-04-27 15:57:12 +0200434 * Obtain info from the DRAM Hole Address Register (section 3.4.8, pub #26094)
435 * for the node represented by mci. Info is passed back in *hole_base,
436 * *hole_offset, and *hole_size. Function returns 0 if info is valid or 1 if
437 * info is invalid. Info may be invalid for either of the following reasons:
438 *
439 * - The revision of the node is not E or greater. In this case, the DRAM Hole
440 * Address Register does not exist.
441 *
442 * - The DramHoleValid bit is cleared in the DRAM Hole Address Register,
443 * indicating that its contents are not valid.
444 *
445 * The values passed back in *hole_base, *hole_offset, and *hole_size are
446 * complete 32-bit values despite the fact that the bitfields in the DHAR
447 * only represent bits 31-24 of the base and offset values.
448 */
449int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
450 u64 *hole_offset, u64 *hole_size)
451{
452 struct amd64_pvt *pvt = mci->pvt_info;
453 u64 base;
454
455 /* only revE and later have the DRAM Hole Address Register */
Borislav Petkov1433eb92009-10-21 13:44:36 +0200456 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_E) {
Doug Thompsone2ce7252009-04-27 15:57:12 +0200457 debugf1(" revision %d for node %d does not support DHAR\n",
458 pvt->ext_model, pvt->mc_node_id);
459 return 1;
460 }
461
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100462 /* valid for Fam10h and above */
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100463 if (boot_cpu_data.x86 >= 0x10 && !dhar_mem_hoist_valid(pvt)) {
Doug Thompsone2ce7252009-04-27 15:57:12 +0200464 debugf1(" Dram Memory Hoisting is DISABLED on this system\n");
465 return 1;
466 }
467
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100468 if (!dhar_valid(pvt)) {
Doug Thompsone2ce7252009-04-27 15:57:12 +0200469 debugf1(" Dram Memory Hoisting is DISABLED on this node %d\n",
470 pvt->mc_node_id);
471 return 1;
472 }
473
474 /* This node has Memory Hoisting */
475
476 /* +------------------+--------------------+--------------------+-----
477 * | memory | DRAM hole | relocated |
478 * | [0, (x - 1)] | [x, 0xffffffff] | addresses from |
479 * | | | DRAM hole |
480 * | | | [0x100000000, |
481 * | | | (0x100000000+ |
482 * | | | (0xffffffff-x))] |
483 * +------------------+--------------------+--------------------+-----
484 *
485 * Above is a diagram of physical memory showing the DRAM hole and the
486 * relocated addresses from the DRAM hole. As shown, the DRAM hole
487 * starts at address x (the base address) and extends through address
488 * 0xffffffff. The DRAM Hole Address Register (DHAR) relocates the
489 * addresses in the hole so that they start at 0x100000000.
490 */
491
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100492 base = dhar_base(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200493
494 *hole_base = base;
495 *hole_size = (0x1ull << 32) - base;
496
497 if (boot_cpu_data.x86 > 0xf)
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100498 *hole_offset = f10_dhar_offset(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200499 else
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100500 *hole_offset = k8_dhar_offset(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200501
502 debugf1(" DHAR info for node %d base 0x%lx offset 0x%lx size 0x%lx\n",
503 pvt->mc_node_id, (unsigned long)*hole_base,
504 (unsigned long)*hole_offset, (unsigned long)*hole_size);
505
506 return 0;
507}
508EXPORT_SYMBOL_GPL(amd64_get_dram_hole_info);
509
Doug Thompson93c2df52009-05-04 20:46:50 +0200510/*
511 * Return the DramAddr that the SysAddr given by @sys_addr maps to. It is
512 * assumed that sys_addr maps to the node given by mci.
513 *
514 * The first part of section 3.4.4 (p. 70) shows how the DRAM Base (section
515 * 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers are used to translate a
516 * SysAddr to a DramAddr. If the DRAM Hole Address Register (DHAR) is enabled,
517 * then it is also involved in translating a SysAddr to a DramAddr. Sections
518 * 3.4.8 and 3.5.8.2 describe the DHAR and how it is used for memory hoisting.
519 * These parts of the documentation are unclear. I interpret them as follows:
520 *
521 * When node n receives a SysAddr, it processes the SysAddr as follows:
522 *
523 * 1. It extracts the DRAMBase and DRAMLimit values from the DRAM Base and DRAM
524 * Limit registers for node n. If the SysAddr is not within the range
525 * specified by the base and limit values, then node n ignores the Sysaddr
526 * (since it does not map to node n). Otherwise continue to step 2 below.
527 *
528 * 2. If the DramHoleValid bit of the DHAR for node n is clear, the DHAR is
529 * disabled so skip to step 3 below. Otherwise see if the SysAddr is within
530 * the range of relocated addresses (starting at 0x100000000) from the DRAM
531 * hole. If not, skip to step 3 below. Else get the value of the
532 * DramHoleOffset field from the DHAR. To obtain the DramAddr, subtract the
533 * offset defined by this value from the SysAddr.
534 *
535 * 3. Obtain the base address for node n from the DRAMBase field of the DRAM
536 * Base register for node n. To obtain the DramAddr, subtract the base
537 * address from the SysAddr, as shown near the start of section 3.4.4 (p.70).
538 */
539static u64 sys_addr_to_dram_addr(struct mem_ctl_info *mci, u64 sys_addr)
540{
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200541 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompson93c2df52009-05-04 20:46:50 +0200542 u64 dram_base, hole_base, hole_offset, hole_size, dram_addr;
543 int ret = 0;
544
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200545 dram_base = get_dram_base(pvt, pvt->mc_node_id);
Doug Thompson93c2df52009-05-04 20:46:50 +0200546
547 ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
548 &hole_size);
549 if (!ret) {
550 if ((sys_addr >= (1ull << 32)) &&
551 (sys_addr < ((1ull << 32) + hole_size))) {
552 /* use DHAR to translate SysAddr to DramAddr */
553 dram_addr = sys_addr - hole_offset;
554
555 debugf2("using DHAR to translate SysAddr 0x%lx to "
556 "DramAddr 0x%lx\n",
557 (unsigned long)sys_addr,
558 (unsigned long)dram_addr);
559
560 return dram_addr;
561 }
562 }
563
564 /*
565 * Translate the SysAddr to a DramAddr as shown near the start of
566 * section 3.4.4 (p. 70). Although sys_addr is a 64-bit value, the k8
567 * only deals with 40-bit values. Therefore we discard bits 63-40 of
568 * sys_addr below. If bit 39 of sys_addr is 1 then the bits we
569 * discard are all 1s. Otherwise the bits we discard are all 0s. See
570 * section 3.4.2 of AMD publication 24592: AMD x86-64 Architecture
571 * Programmer's Manual Volume 1 Application Programming.
572 */
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100573 dram_addr = (sys_addr & GENMASK(0, 39)) - dram_base;
Doug Thompson93c2df52009-05-04 20:46:50 +0200574
575 debugf2("using DRAM Base register to translate SysAddr 0x%lx to "
576 "DramAddr 0x%lx\n", (unsigned long)sys_addr,
577 (unsigned long)dram_addr);
578 return dram_addr;
579}
580
581/*
582 * @intlv_en is the value of the IntlvEn field from a DRAM Base register
583 * (section 3.4.4.1). Return the number of bits from a SysAddr that are used
584 * for node interleaving.
585 */
586static int num_node_interleave_bits(unsigned intlv_en)
587{
588 static const int intlv_shift_table[] = { 0, 1, 0, 2, 0, 0, 0, 3 };
589 int n;
590
591 BUG_ON(intlv_en > 7);
592 n = intlv_shift_table[intlv_en];
593 return n;
594}
595
596/* Translate the DramAddr given by @dram_addr to an InputAddr. */
597static u64 dram_addr_to_input_addr(struct mem_ctl_info *mci, u64 dram_addr)
598{
599 struct amd64_pvt *pvt;
600 int intlv_shift;
601 u64 input_addr;
602
603 pvt = mci->pvt_info;
604
605 /*
606 * See the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
607 * concerning translating a DramAddr to an InputAddr.
608 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200609 intlv_shift = num_node_interleave_bits(dram_intlv_en(pvt, 0));
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100610 input_addr = ((dram_addr >> intlv_shift) & GENMASK(12, 35)) +
611 (dram_addr & 0xfff);
Doug Thompson93c2df52009-05-04 20:46:50 +0200612
613 debugf2(" Intlv Shift=%d DramAddr=0x%lx maps to InputAddr=0x%lx\n",
614 intlv_shift, (unsigned long)dram_addr,
615 (unsigned long)input_addr);
616
617 return input_addr;
618}
619
620/*
621 * Translate the SysAddr represented by @sys_addr to an InputAddr. It is
622 * assumed that @sys_addr maps to the node given by mci.
623 */
624static u64 sys_addr_to_input_addr(struct mem_ctl_info *mci, u64 sys_addr)
625{
626 u64 input_addr;
627
628 input_addr =
629 dram_addr_to_input_addr(mci, sys_addr_to_dram_addr(mci, sys_addr));
630
631 debugf2("SysAdddr 0x%lx translates to InputAddr 0x%lx\n",
632 (unsigned long)sys_addr, (unsigned long)input_addr);
633
634 return input_addr;
635}
636
637
638/*
639 * @input_addr is an InputAddr associated with the node represented by mci.
640 * Translate @input_addr to a DramAddr and return the result.
641 */
642static u64 input_addr_to_dram_addr(struct mem_ctl_info *mci, u64 input_addr)
643{
644 struct amd64_pvt *pvt;
645 int node_id, intlv_shift;
646 u64 bits, dram_addr;
647 u32 intlv_sel;
648
649 /*
650 * Near the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
651 * shows how to translate a DramAddr to an InputAddr. Here we reverse
652 * this procedure. When translating from a DramAddr to an InputAddr, the
653 * bits used for node interleaving are discarded. Here we recover these
654 * bits from the IntlvSel field of the DRAM Limit register (section
655 * 3.4.4.2) for the node that input_addr is associated with.
656 */
657 pvt = mci->pvt_info;
658 node_id = pvt->mc_node_id;
659 BUG_ON((node_id < 0) || (node_id > 7));
660
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200661 intlv_shift = num_node_interleave_bits(dram_intlv_en(pvt, 0));
Doug Thompson93c2df52009-05-04 20:46:50 +0200662
663 if (intlv_shift == 0) {
664 debugf1(" InputAddr 0x%lx translates to DramAddr of "
665 "same value\n", (unsigned long)input_addr);
666
667 return input_addr;
668 }
669
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100670 bits = ((input_addr & GENMASK(12, 35)) << intlv_shift) +
671 (input_addr & 0xfff);
Doug Thompson93c2df52009-05-04 20:46:50 +0200672
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200673 intlv_sel = dram_intlv_sel(pvt, node_id) & ((1 << intlv_shift) - 1);
Doug Thompson93c2df52009-05-04 20:46:50 +0200674 dram_addr = bits + (intlv_sel << 12);
675
676 debugf1("InputAddr 0x%lx translates to DramAddr 0x%lx "
677 "(%d node interleave bits)\n", (unsigned long)input_addr,
678 (unsigned long)dram_addr, intlv_shift);
679
680 return dram_addr;
681}
682
683/*
684 * @dram_addr is a DramAddr that maps to the node represented by mci. Convert
685 * @dram_addr to a SysAddr.
686 */
687static u64 dram_addr_to_sys_addr(struct mem_ctl_info *mci, u64 dram_addr)
688{
689 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200690 u64 hole_base, hole_offset, hole_size, base, sys_addr;
Doug Thompson93c2df52009-05-04 20:46:50 +0200691 int ret = 0;
692
693 ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
694 &hole_size);
695 if (!ret) {
696 if ((dram_addr >= hole_base) &&
697 (dram_addr < (hole_base + hole_size))) {
698 sys_addr = dram_addr + hole_offset;
699
700 debugf1("using DHAR to translate DramAddr 0x%lx to "
701 "SysAddr 0x%lx\n", (unsigned long)dram_addr,
702 (unsigned long)sys_addr);
703
704 return sys_addr;
705 }
706 }
707
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200708 base = get_dram_base(pvt, pvt->mc_node_id);
Doug Thompson93c2df52009-05-04 20:46:50 +0200709 sys_addr = dram_addr + base;
710
711 /*
712 * The sys_addr we have computed up to this point is a 40-bit value
713 * because the k8 deals with 40-bit values. However, the value we are
714 * supposed to return is a full 64-bit physical address. The AMD
715 * x86-64 architecture specifies that the most significant implemented
716 * address bit through bit 63 of a physical address must be either all
717 * 0s or all 1s. Therefore we sign-extend the 40-bit sys_addr to a
718 * 64-bit value below. See section 3.4.2 of AMD publication 24592:
719 * AMD x86-64 Architecture Programmer's Manual Volume 1 Application
720 * Programming.
721 */
722 sys_addr |= ~((sys_addr & (1ull << 39)) - 1);
723
724 debugf1(" Node %d, DramAddr 0x%lx to SysAddr 0x%lx\n",
725 pvt->mc_node_id, (unsigned long)dram_addr,
726 (unsigned long)sys_addr);
727
728 return sys_addr;
729}
730
731/*
732 * @input_addr is an InputAddr associated with the node given by mci. Translate
733 * @input_addr to a SysAddr.
734 */
735static inline u64 input_addr_to_sys_addr(struct mem_ctl_info *mci,
736 u64 input_addr)
737{
738 return dram_addr_to_sys_addr(mci,
739 input_addr_to_dram_addr(mci, input_addr));
740}
741
742/*
743 * Find the minimum and maximum InputAddr values that map to the given @csrow.
744 * Pass back these values in *input_addr_min and *input_addr_max.
745 */
746static void find_csrow_limits(struct mem_ctl_info *mci, int csrow,
747 u64 *input_addr_min, u64 *input_addr_max)
748{
749 struct amd64_pvt *pvt;
750 u64 base, mask;
751
752 pvt = mci->pvt_info;
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100753 BUG_ON((csrow < 0) || (csrow >= pvt->csels[0].b_cnt));
Doug Thompson93c2df52009-05-04 20:46:50 +0200754
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100755 get_cs_base_and_mask(pvt, csrow, 0, &base, &mask);
Doug Thompson93c2df52009-05-04 20:46:50 +0200756
757 *input_addr_min = base & ~mask;
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100758 *input_addr_max = base | mask;
Doug Thompson93c2df52009-05-04 20:46:50 +0200759}
760
Doug Thompson93c2df52009-05-04 20:46:50 +0200761/* Map the Error address to a PAGE and PAGE OFFSET. */
762static inline void error_address_to_page_and_offset(u64 error_address,
763 u32 *page, u32 *offset)
764{
765 *page = (u32) (error_address >> PAGE_SHIFT);
766 *offset = ((u32) error_address) & ~PAGE_MASK;
767}
768
769/*
770 * @sys_addr is an error address (a SysAddr) extracted from the MCA NB Address
771 * Low (section 3.6.4.5) and MCA NB Address High (section 3.6.4.6) registers
772 * of a node that detected an ECC memory error. mci represents the node that
773 * the error address maps to (possibly different from the node that detected
774 * the error). Return the number of the csrow that sys_addr maps to, or -1 on
775 * error.
776 */
777static int sys_addr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr)
778{
779 int csrow;
780
781 csrow = input_addr_to_csrow(mci, sys_addr_to_input_addr(mci, sys_addr));
782
783 if (csrow == -1)
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200784 amd64_mc_err(mci, "Failed to translate InputAddr to csrow for "
785 "address 0x%lx\n", (unsigned long)sys_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200786 return csrow;
787}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200788
Borislav Petkovbfc04ae2009-11-12 19:05:07 +0100789static int get_channel_from_ecc_syndrome(struct mem_ctl_info *, u16);
Doug Thompson2da11652009-04-27 16:09:09 +0200790
Borislav Petkovad6a32e2010-03-09 12:46:00 +0100791static u16 extract_syndrome(struct err_regs *err)
792{
793 return ((err->nbsh >> 15) & 0xff) | ((err->nbsl >> 16) & 0xff00);
794}
795
Doug Thompson2da11652009-04-27 16:09:09 +0200796/*
797 * Determine if the DIMMs have ECC enabled. ECC is enabled ONLY if all the DIMMs
798 * are ECC capable.
799 */
800static enum edac_type amd64_determine_edac_cap(struct amd64_pvt *pvt)
801{
802 int bit;
Borislav Petkov584fcff2009-06-10 18:29:54 +0200803 enum dev_type edac_cap = EDAC_FLAG_NONE;
Doug Thompson2da11652009-04-27 16:09:09 +0200804
Borislav Petkov1433eb92009-10-21 13:44:36 +0200805 bit = (boot_cpu_data.x86 > 0xf || pvt->ext_model >= K8_REV_F)
Doug Thompson2da11652009-04-27 16:09:09 +0200806 ? 19
807 : 17;
808
Borislav Petkov584fcff2009-06-10 18:29:54 +0200809 if (pvt->dclr0 & BIT(bit))
Doug Thompson2da11652009-04-27 16:09:09 +0200810 edac_cap = EDAC_FLAG_SECDED;
811
812 return edac_cap;
813}
814
815
Borislav Petkov8566c4d2009-10-16 13:48:28 +0200816static void amd64_debug_display_dimm_sizes(int ctrl, struct amd64_pvt *pvt);
Doug Thompson2da11652009-04-27 16:09:09 +0200817
Borislav Petkov68798e12009-11-03 16:18:33 +0100818static void amd64_dump_dramcfg_low(u32 dclr, int chan)
819{
820 debugf1("F2x%d90 (DRAM Cfg Low): 0x%08x\n", chan, dclr);
821
822 debugf1(" DIMM type: %sbuffered; all DIMMs support ECC: %s\n",
823 (dclr & BIT(16)) ? "un" : "",
824 (dclr & BIT(19)) ? "yes" : "no");
825
826 debugf1(" PAR/ERR parity: %s\n",
827 (dclr & BIT(8)) ? "enabled" : "disabled");
828
829 debugf1(" DCT 128bit mode width: %s\n",
830 (dclr & BIT(11)) ? "128b" : "64b");
831
832 debugf1(" x4 logical DIMMs present: L0: %s L1: %s L2: %s L3: %s\n",
833 (dclr & BIT(12)) ? "yes" : "no",
834 (dclr & BIT(13)) ? "yes" : "no",
835 (dclr & BIT(14)) ? "yes" : "no",
836 (dclr & BIT(15)) ? "yes" : "no");
837}
838
Doug Thompson2da11652009-04-27 16:09:09 +0200839/* Display and decode various NB registers for debug purposes. */
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200840static void dump_misc_regs(struct amd64_pvt *pvt)
Doug Thompson2da11652009-04-27 16:09:09 +0200841{
Borislav Petkov68798e12009-11-03 16:18:33 +0100842 debugf1("F3xE8 (NB Cap): 0x%08x\n", pvt->nbcap);
Doug Thompson2da11652009-04-27 16:09:09 +0200843
Borislav Petkov68798e12009-11-03 16:18:33 +0100844 debugf1(" NB two channel DRAM capable: %s\n",
845 (pvt->nbcap & K8_NBCAP_DCT_DUAL) ? "yes" : "no");
846
847 debugf1(" ECC capable: %s, ChipKill ECC capable: %s\n",
848 (pvt->nbcap & K8_NBCAP_SECDED) ? "yes" : "no",
849 (pvt->nbcap & K8_NBCAP_CHIPKILL) ? "yes" : "no");
850
851 amd64_dump_dramcfg_low(pvt->dclr0, 0);
Doug Thompson2da11652009-04-27 16:09:09 +0200852
Borislav Petkov8de1d912009-10-16 13:39:30 +0200853 debugf1("F3xB0 (Online Spare): 0x%08x\n", pvt->online_spare);
Doug Thompson2da11652009-04-27 16:09:09 +0200854
Borislav Petkov8de1d912009-10-16 13:39:30 +0200855 debugf1("F1xF0 (DRAM Hole Address): 0x%08x, base: 0x%08x, "
856 "offset: 0x%08x\n",
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100857 pvt->dhar, dhar_base(pvt),
858 (boot_cpu_data.x86 == 0xf) ? k8_dhar_offset(pvt)
859 : f10_dhar_offset(pvt));
Doug Thompson2da11652009-04-27 16:09:09 +0200860
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100861 debugf1(" DramHoleValid: %s\n", dhar_valid(pvt) ? "yes" : "no");
Doug Thompson2da11652009-04-27 16:09:09 +0200862
Borislav Petkov4d796362011-02-03 15:59:57 +0100863 amd64_debug_display_dimm_sizes(0, pvt);
864
Borislav Petkov8de1d912009-10-16 13:39:30 +0200865 /* everything below this point is Fam10h and above */
Borislav Petkov4d796362011-02-03 15:59:57 +0100866 if (boot_cpu_data.x86 == 0xf)
Doug Thompson2da11652009-04-27 16:09:09 +0200867 return;
Borislav Petkov4d796362011-02-03 15:59:57 +0100868
869 amd64_debug_display_dimm_sizes(1, pvt);
Doug Thompson2da11652009-04-27 16:09:09 +0200870
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200871 amd64_info("using %s syndromes.\n", ((pvt->syn_type == 8) ? "x8" : "x4"));
Borislav Petkovad6a32e2010-03-09 12:46:00 +0100872
Borislav Petkov8de1d912009-10-16 13:39:30 +0200873 /* Only if NOT ganged does dclr1 have valid info */
Borislav Petkov68798e12009-11-03 16:18:33 +0100874 if (!dct_ganging_enabled(pvt))
875 amd64_dump_dramcfg_low(pvt->dclr1, 1);
Doug Thompson2da11652009-04-27 16:09:09 +0200876}
877
Doug Thompson2da11652009-04-27 16:09:09 +0200878static void amd64_read_dbam_reg(struct amd64_pvt *pvt)
879{
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200880 amd64_read_dct_pci_cfg(pvt, DBAM0, &pvt->dbam0);
881 amd64_read_dct_pci_cfg(pvt, DBAM1, &pvt->dbam1);
Doug Thompson2da11652009-04-27 16:09:09 +0200882}
883
Doug Thompson94be4bf2009-04-27 16:12:00 +0200884/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100885 * see BKDG, F2x[1,0][5C:40], F2[1,0][6C:60]
Doug Thompson94be4bf2009-04-27 16:12:00 +0200886 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100887static void prep_chip_selects(struct amd64_pvt *pvt)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200888{
Borislav Petkov1433eb92009-10-21 13:44:36 +0200889 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_F) {
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100890 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
891 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 8;
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200892 } else {
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100893 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
894 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 4;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200895 }
896}
897
898/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100899 * Function 2 Offset F10_DCSB0; read in the DCS Base and DCS Mask registers
Doug Thompson94be4bf2009-04-27 16:12:00 +0200900 */
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200901static void read_dct_base_mask(struct amd64_pvt *pvt)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200902{
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100903 int cs;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200904
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100905 prep_chip_selects(pvt);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200906
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100907 for_each_chip_select(cs, 0, pvt) {
908 u32 reg0 = DCSB0 + (cs * 4);
909 u32 reg1 = DCSB1 + (cs * 4);
910 u32 *base0 = &pvt->csels[0].csbases[cs];
911 u32 *base1 = &pvt->csels[1].csbases[cs];
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200912
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100913 if (!amd64_read_dct_pci_cfg(pvt, reg0, base0))
Doug Thompson94be4bf2009-04-27 16:12:00 +0200914 debugf0(" DCSB0[%d]=0x%08x reg: F2x%x\n",
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100915 cs, *base0, reg0);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200916
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100917 if (boot_cpu_data.x86 == 0xf || dct_ganging_enabled(pvt))
918 continue;
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200919
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100920 if (!amd64_read_dct_pci_cfg(pvt, reg1, base1))
921 debugf0(" DCSB1[%d]=0x%08x reg: F2x%x\n",
922 cs, *base1, reg1);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200923 }
924
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100925 for_each_chip_select_mask(cs, 0, pvt) {
926 u32 reg0 = DCSM0 + (cs * 4);
927 u32 reg1 = DCSM1 + (cs * 4);
928 u32 *mask0 = &pvt->csels[0].csmasks[cs];
929 u32 *mask1 = &pvt->csels[1].csmasks[cs];
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200930
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100931 if (!amd64_read_dct_pci_cfg(pvt, reg0, mask0))
Doug Thompson94be4bf2009-04-27 16:12:00 +0200932 debugf0(" DCSM0[%d]=0x%08x reg: F2x%x\n",
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100933 cs, *mask0, reg0);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200934
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100935 if (boot_cpu_data.x86 == 0xf || dct_ganging_enabled(pvt))
936 continue;
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200937
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100938 if (!amd64_read_dct_pci_cfg(pvt, reg1, mask1))
939 debugf0(" DCSM1[%d]=0x%08x reg: F2x%x\n",
940 cs, *mask1, reg1);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200941 }
942}
943
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200944static enum mem_type amd64_determine_memory_type(struct amd64_pvt *pvt, int cs)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200945{
946 enum mem_type type;
947
Borislav Petkov1433eb92009-10-21 13:44:36 +0200948 if (boot_cpu_data.x86 >= 0x10 || pvt->ext_model >= K8_REV_F) {
Borislav Petkov6b4c0bd2009-11-12 15:37:57 +0100949 if (pvt->dchr0 & DDR3_MODE)
950 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
951 else
952 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR2 : MEM_RDDR2;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200953 } else {
Doug Thompson94be4bf2009-04-27 16:12:00 +0200954 type = (pvt->dclr0 & BIT(18)) ? MEM_DDR : MEM_RDDR;
955 }
956
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200957 amd64_info("CS%d: %s\n", cs, edac_mem_types[type]);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200958
959 return type;
960}
961
Doug Thompsonddff8762009-04-27 16:14:52 +0200962/*
963 * Read the DRAM Configuration Low register. It differs between CG, D & E revs
964 * and the later RevF memory controllers (DDR vs DDR2)
965 *
966 * Return:
967 * number of memory channels in operation
968 * Pass back:
969 * contents of the DCL0_LOW register
970 */
971static int k8_early_channel_count(struct amd64_pvt *pvt)
972{
973 int flag, err = 0;
974
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200975 err = amd64_read_dct_pci_cfg(pvt, F10_DCLR_0, &pvt->dclr0);
Doug Thompsonddff8762009-04-27 16:14:52 +0200976 if (err)
977 return err;
978
Borislav Petkov9f56da02010-10-01 19:44:53 +0200979 if (pvt->ext_model >= K8_REV_F)
Doug Thompsonddff8762009-04-27 16:14:52 +0200980 /* RevF (NPT) and later */
981 flag = pvt->dclr0 & F10_WIDTH_128;
Borislav Petkov9f56da02010-10-01 19:44:53 +0200982 else
Doug Thompsonddff8762009-04-27 16:14:52 +0200983 /* RevE and earlier */
984 flag = pvt->dclr0 & REVE_WIDTH_128;
Doug Thompsonddff8762009-04-27 16:14:52 +0200985
986 /* not used */
987 pvt->dclr1 = 0;
988
989 return (flag) ? 2 : 1;
990}
991
992/* extract the ERROR ADDRESS for the K8 CPUs */
993static u64 k8_get_error_address(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +0200994 struct err_regs *info)
Doug Thompsonddff8762009-04-27 16:14:52 +0200995{
996 return (((u64) (info->nbeah & 0xff)) << 32) +
997 (info->nbeal & ~0x03);
998}
999
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001000static void read_dram_base_limit_regs(struct amd64_pvt *pvt, unsigned range)
Doug Thompsonddff8762009-04-27 16:14:52 +02001001{
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001002 u32 off = range << 3;
Doug Thompsonddff8762009-04-27 16:14:52 +02001003
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001004 amd64_read_pci_cfg(pvt->F1, DRAM_BASE_LO + off, &pvt->ranges[range].base.lo);
1005 amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_LO + off, &pvt->ranges[range].lim.lo);
Doug Thompsonddff8762009-04-27 16:14:52 +02001006
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001007 if (boot_cpu_data.x86 == 0xf)
1008 return;
Doug Thompsonddff8762009-04-27 16:14:52 +02001009
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001010 if (!dram_rw(pvt, range))
1011 return;
Doug Thompsonddff8762009-04-27 16:14:52 +02001012
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001013 amd64_read_pci_cfg(pvt->F1, DRAM_BASE_HI + off, &pvt->ranges[range].base.hi);
1014 amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_HI + off, &pvt->ranges[range].lim.hi);
Doug Thompsonddff8762009-04-27 16:14:52 +02001015}
1016
1017static void k8_map_sysaddr_to_csrow(struct mem_ctl_info *mci,
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001018 struct err_regs *err_info, u64 sys_addr)
Doug Thompsonddff8762009-04-27 16:14:52 +02001019{
1020 struct mem_ctl_info *src_mci;
Doug Thompsonddff8762009-04-27 16:14:52 +02001021 int channel, csrow;
1022 u32 page, offset;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001023 u16 syndrome;
Doug Thompsonddff8762009-04-27 16:14:52 +02001024
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001025 syndrome = extract_syndrome(err_info);
Doug Thompsonddff8762009-04-27 16:14:52 +02001026
1027 /* CHIPKILL enabled */
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001028 if (err_info->nbcfg & K8_NBCFG_CHIPKILL) {
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001029 channel = get_channel_from_ecc_syndrome(mci, syndrome);
Doug Thompsonddff8762009-04-27 16:14:52 +02001030 if (channel < 0) {
1031 /*
1032 * Syndrome didn't map, so we don't know which of the
1033 * 2 DIMMs is in error. So we need to ID 'both' of them
1034 * as suspect.
1035 */
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001036 amd64_mc_warn(mci, "unknown syndrome 0x%04x - possible "
1037 "error reporting race\n", syndrome);
Doug Thompsonddff8762009-04-27 16:14:52 +02001038 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1039 return;
1040 }
1041 } else {
1042 /*
1043 * non-chipkill ecc mode
1044 *
1045 * The k8 documentation is unclear about how to determine the
1046 * channel number when using non-chipkill memory. This method
1047 * was obtained from email communication with someone at AMD.
1048 * (Wish the email was placed in this comment - norsk)
1049 */
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001050 channel = ((sys_addr & BIT(3)) != 0);
Doug Thompsonddff8762009-04-27 16:14:52 +02001051 }
1052
1053 /*
1054 * Find out which node the error address belongs to. This may be
1055 * different from the node that detected the error.
1056 */
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001057 src_mci = find_mc_by_sys_addr(mci, sys_addr);
Keith Mannthey2cff18c2009-09-18 14:35:23 +02001058 if (!src_mci) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001059 amd64_mc_err(mci, "failed to map error addr 0x%lx to a node\n",
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001060 (unsigned long)sys_addr);
Doug Thompsonddff8762009-04-27 16:14:52 +02001061 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1062 return;
1063 }
1064
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001065 /* Now map the sys_addr to a CSROW */
1066 csrow = sys_addr_to_csrow(src_mci, sys_addr);
Doug Thompsonddff8762009-04-27 16:14:52 +02001067 if (csrow < 0) {
1068 edac_mc_handle_ce_no_info(src_mci, EDAC_MOD_STR);
1069 } else {
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001070 error_address_to_page_and_offset(sys_addr, &page, &offset);
Doug Thompsonddff8762009-04-27 16:14:52 +02001071
1072 edac_mc_handle_ce(src_mci, page, offset, syndrome, csrow,
1073 channel, EDAC_MOD_STR);
1074 }
1075}
1076
Borislav Petkov1433eb92009-10-21 13:44:36 +02001077static int k8_dbam_to_chip_select(struct amd64_pvt *pvt, int cs_mode)
Doug Thompsonddff8762009-04-27 16:14:52 +02001078{
Borislav Petkov1433eb92009-10-21 13:44:36 +02001079 int *dbam_map;
Doug Thompsonddff8762009-04-27 16:14:52 +02001080
Borislav Petkov1433eb92009-10-21 13:44:36 +02001081 if (pvt->ext_model >= K8_REV_F)
1082 dbam_map = ddr2_dbam;
1083 else if (pvt->ext_model >= K8_REV_D)
1084 dbam_map = ddr2_dbam_revD;
1085 else
1086 dbam_map = ddr2_dbam_revCG;
Doug Thompsonddff8762009-04-27 16:14:52 +02001087
Borislav Petkov1433eb92009-10-21 13:44:36 +02001088 return dbam_map[cs_mode];
Doug Thompsonddff8762009-04-27 16:14:52 +02001089}
1090
Doug Thompson1afd3c92009-04-27 16:16:50 +02001091/*
1092 * Get the number of DCT channels in use.
1093 *
1094 * Return:
1095 * number of Memory Channels in operation
1096 * Pass back:
1097 * contents of the DCL0_LOW register
1098 */
1099static int f10_early_channel_count(struct amd64_pvt *pvt)
1100{
Wan Wei57a30852009-08-07 17:04:49 +02001101 int dbams[] = { DBAM0, DBAM1 };
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001102 int i, j, channels = 0;
Doug Thompson1afd3c92009-04-27 16:16:50 +02001103 u32 dbam;
Doug Thompsonddff8762009-04-27 16:14:52 +02001104
Doug Thompson1afd3c92009-04-27 16:16:50 +02001105 /* If we are in 128 bit mode, then we are using 2 channels */
1106 if (pvt->dclr0 & F10_WIDTH_128) {
Doug Thompson1afd3c92009-04-27 16:16:50 +02001107 channels = 2;
1108 return channels;
1109 }
1110
1111 /*
Borislav Petkovd16149e2009-10-16 19:55:49 +02001112 * Need to check if in unganged mode: In such, there are 2 channels,
1113 * but they are not in 128 bit mode and thus the above 'dclr0' status
1114 * bit will be OFF.
Doug Thompson1afd3c92009-04-27 16:16:50 +02001115 *
1116 * Need to check DCT0[0] and DCT1[0] to see if only one of them has
1117 * their CSEnable bit on. If so, then SINGLE DIMM case.
1118 */
Borislav Petkovd16149e2009-10-16 19:55:49 +02001119 debugf0("Data width is not 128 bits - need more decoding\n");
Doug Thompson1afd3c92009-04-27 16:16:50 +02001120
1121 /*
1122 * Check DRAM Bank Address Mapping values for each DIMM to see if there
1123 * is more than just one DIMM present in unganged mode. Need to check
1124 * both controllers since DIMMs can be placed in either one.
1125 */
Wan Wei57a30852009-08-07 17:04:49 +02001126 for (i = 0; i < ARRAY_SIZE(dbams); i++) {
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001127 if (amd64_read_dct_pci_cfg(pvt, dbams[i], &dbam))
Doug Thompson1afd3c92009-04-27 16:16:50 +02001128 goto err_reg;
1129
Wan Wei57a30852009-08-07 17:04:49 +02001130 for (j = 0; j < 4; j++) {
1131 if (DBAM_DIMM(j, dbam) > 0) {
1132 channels++;
1133 break;
1134 }
1135 }
Doug Thompson1afd3c92009-04-27 16:16:50 +02001136 }
1137
Borislav Petkovd16149e2009-10-16 19:55:49 +02001138 if (channels > 2)
1139 channels = 2;
1140
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001141 amd64_info("MCT channel count: %d\n", channels);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001142
1143 return channels;
1144
1145err_reg:
1146 return -1;
1147
1148}
1149
Borislav Petkov1433eb92009-10-21 13:44:36 +02001150static int f10_dbam_to_chip_select(struct amd64_pvt *pvt, int cs_mode)
Doug Thompson1afd3c92009-04-27 16:16:50 +02001151{
Borislav Petkov1433eb92009-10-21 13:44:36 +02001152 int *dbam_map;
1153
1154 if (pvt->dchr0 & DDR3_MODE || pvt->dchr1 & DDR3_MODE)
1155 dbam_map = ddr3_dbam;
1156 else
1157 dbam_map = ddr2_dbam;
1158
1159 return dbam_map[cs_mode];
Doug Thompson1afd3c92009-04-27 16:16:50 +02001160}
1161
Doug Thompson1afd3c92009-04-27 16:16:50 +02001162static u64 f10_get_error_address(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +02001163 struct err_regs *info)
Doug Thompson1afd3c92009-04-27 16:16:50 +02001164{
1165 return (((u64) (info->nbeah & 0xffff)) << 32) +
1166 (info->nbeal & ~0x01);
1167}
1168
Doug Thompson6163b5d2009-04-27 16:20:17 +02001169static void f10_read_dram_ctl_register(struct amd64_pvt *pvt)
1170{
Doug Thompson6163b5d2009-04-27 16:20:17 +02001171
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001172 if (!amd64_read_dct_pci_cfg(pvt, F10_DCTL_SEL_LOW, &pvt->dct_sel_low)) {
1173 debugf0("F2x110 (DCTL Sel. Low): 0x%08x, High range addrs at: 0x%x\n",
1174 pvt->dct_sel_low, dct_sel_baseaddr(pvt));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001175
Borislav Petkov72381bd2009-10-09 19:14:43 +02001176 debugf0(" DCT mode: %s, All DCTs on: %s\n",
1177 (dct_ganging_enabled(pvt) ? "ganged" : "unganged"),
1178 (dct_dram_enabled(pvt) ? "yes" : "no"));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001179
Borislav Petkov72381bd2009-10-09 19:14:43 +02001180 if (!dct_ganging_enabled(pvt))
1181 debugf0(" Address range split per DCT: %s\n",
1182 (dct_high_range_enabled(pvt) ? "yes" : "no"));
1183
1184 debugf0(" DCT data interleave for ECC: %s, "
1185 "DRAM cleared since last warm reset: %s\n",
1186 (dct_data_intlv_enabled(pvt) ? "enabled" : "disabled"),
1187 (dct_memory_cleared(pvt) ? "yes" : "no"));
1188
1189 debugf0(" DCT channel interleave: %s, "
1190 "DCT interleave bits selector: 0x%x\n",
1191 (dct_interleave_enabled(pvt) ? "enabled" : "disabled"),
Doug Thompson6163b5d2009-04-27 16:20:17 +02001192 dct_sel_interleave_addr(pvt));
1193 }
1194
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001195 amd64_read_dct_pci_cfg(pvt, F10_DCTL_SEL_HIGH, &pvt->dct_sel_hi);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001196}
1197
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001198/*
Borislav Petkov229a7a12010-12-09 18:57:54 +01001199 * Determine channel (DCT) based on the interleaving mode: F10h BKDG, 2.8.9 Memory
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001200 * Interleaving Modes.
1201 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001202static u8 f10_determine_channel(struct amd64_pvt *pvt, u64 sys_addr,
Borislav Petkov229a7a12010-12-09 18:57:54 +01001203 bool hi_range_sel, u8 intlv_en)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001204{
Borislav Petkov229a7a12010-12-09 18:57:54 +01001205 u32 dct_sel_high = (pvt->dct_sel_low >> 1) & 1;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001206
1207 if (dct_ganging_enabled(pvt))
Borislav Petkov229a7a12010-12-09 18:57:54 +01001208 return 0;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001209
Borislav Petkov229a7a12010-12-09 18:57:54 +01001210 if (hi_range_sel)
1211 return dct_sel_high;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001212
Borislav Petkov229a7a12010-12-09 18:57:54 +01001213 /*
1214 * see F2x110[DctSelIntLvAddr] - channel interleave mode
1215 */
1216 if (dct_interleave_enabled(pvt)) {
1217 u8 intlv_addr = dct_sel_interleave_addr(pvt);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001218
Borislav Petkov229a7a12010-12-09 18:57:54 +01001219 /* return DCT select function: 0=DCT0, 1=DCT1 */
1220 if (!intlv_addr)
1221 return sys_addr >> 6 & 1;
1222
1223 if (intlv_addr & 0x2) {
1224 u8 shift = intlv_addr & 0x1 ? 9 : 6;
1225 u32 temp = hweight_long((u32) ((sys_addr >> 16) & 0x1F)) % 2;
1226
1227 return ((sys_addr >> shift) & 1) ^ temp;
1228 }
1229
1230 return (sys_addr >> (12 + hweight8(intlv_en))) & 1;
1231 }
1232
1233 if (dct_high_range_enabled(pvt))
1234 return ~dct_sel_high & 1;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001235
1236 return 0;
1237}
1238
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001239/* Convert the sys_addr to the normalized DCT address */
1240static u64 f10_get_norm_dct_addr(struct amd64_pvt *pvt, int range,
1241 u64 sys_addr, bool hi_rng,
1242 u32 dct_sel_base_addr)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001243{
1244 u64 chan_off;
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001245 u64 dram_base = get_dram_base(pvt, range);
1246 u64 hole_off = f10_dhar_offset(pvt);
1247 u32 hole_valid = dhar_valid(pvt);
1248 u64 dct_sel_base_off = (pvt->dct_sel_hi & 0xFFFFFC00) << 16;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001249
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001250 if (hi_rng) {
1251 /*
1252 * if
1253 * base address of high range is below 4Gb
1254 * (bits [47:27] at [31:11])
1255 * DRAM address space on this DCT is hoisted above 4Gb &&
1256 * sys_addr > 4Gb
1257 *
1258 * remove hole offset from sys_addr
1259 * else
1260 * remove high range offset from sys_addr
1261 */
1262 if ((!(dct_sel_base_addr >> 16) ||
1263 dct_sel_base_addr < dhar_base(pvt)) &&
1264 hole_valid &&
1265 (sys_addr >= BIT_64(32)))
Borislav Petkovbc21fa52010-11-11 17:29:13 +01001266 chan_off = hole_off;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001267 else
1268 chan_off = dct_sel_base_off;
1269 } else {
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001270 /*
1271 * if
1272 * we have a valid hole &&
1273 * sys_addr > 4Gb
1274 *
1275 * remove hole
1276 * else
1277 * remove dram base to normalize to DCT address
1278 */
1279 if (hole_valid && (sys_addr >= BIT_64(32)))
Borislav Petkovbc21fa52010-11-11 17:29:13 +01001280 chan_off = hole_off;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001281 else
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001282 chan_off = dram_base;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001283 }
1284
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001285 return (sys_addr & GENMASK(6,47)) - (chan_off & GENMASK(23,47));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001286}
1287
1288/* Hack for the time being - Can we get this from BIOS?? */
1289#define CH0SPARE_RANK 0
1290#define CH1SPARE_RANK 1
1291
1292/*
1293 * checks if the csrow passed in is marked as SPARED, if so returns the new
1294 * spare row
1295 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001296static int f10_process_possible_spare(struct amd64_pvt *pvt, u8 dct, int csrow)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001297{
1298 u32 swap_done;
1299 u32 bad_dram_cs;
1300
1301 /* Depending on channel, isolate respective SPARING info */
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001302 if (dct) {
Doug Thompson6163b5d2009-04-27 16:20:17 +02001303 swap_done = F10_ONLINE_SPARE_SWAPDONE1(pvt->online_spare);
1304 bad_dram_cs = F10_ONLINE_SPARE_BADDRAM_CS1(pvt->online_spare);
1305 if (swap_done && (csrow == bad_dram_cs))
1306 csrow = CH1SPARE_RANK;
1307 } else {
1308 swap_done = F10_ONLINE_SPARE_SWAPDONE0(pvt->online_spare);
1309 bad_dram_cs = F10_ONLINE_SPARE_BADDRAM_CS0(pvt->online_spare);
1310 if (swap_done && (csrow == bad_dram_cs))
1311 csrow = CH0SPARE_RANK;
1312 }
1313 return csrow;
1314}
1315
1316/*
1317 * Iterate over the DRAM DCT "base" and "mask" registers looking for a
1318 * SystemAddr match on the specified 'ChannelSelect' and 'NodeID'
1319 *
1320 * Return:
1321 * -EINVAL: NOT FOUND
1322 * 0..csrow = Chip-Select Row
1323 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001324static int f10_lookup_addr_in_dct(u64 in_addr, u32 nid, u8 dct)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001325{
1326 struct mem_ctl_info *mci;
1327 struct amd64_pvt *pvt;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001328 u64 cs_base, cs_mask;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001329 int cs_found = -EINVAL;
1330 int csrow;
1331
Borislav Petkovcc4d8862010-10-13 16:11:59 +02001332 mci = mcis[nid];
Doug Thompson6163b5d2009-04-27 16:20:17 +02001333 if (!mci)
1334 return cs_found;
1335
1336 pvt = mci->pvt_info;
1337
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001338 debugf1("input addr: 0x%llx, DCT: %d\n", in_addr, dct);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001339
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001340 for_each_chip_select(csrow, dct, pvt) {
1341 if (!csrow_enabled(csrow, dct, pvt))
Doug Thompson6163b5d2009-04-27 16:20:17 +02001342 continue;
1343
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001344 get_cs_base_and_mask(pvt, csrow, dct, &cs_base, &cs_mask);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001345
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001346 debugf1(" CSROW=%d CSBase=0x%llx CSMask=0x%llx\n",
1347 csrow, cs_base, cs_mask);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001348
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001349 cs_mask = ~cs_mask;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001350
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001351 debugf1(" (InputAddr & ~CSMask)=0x%llx "
1352 "(CSBase & ~CSMask)=0x%llx\n",
1353 (in_addr & cs_mask), (cs_base & cs_mask));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001354
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001355 if ((in_addr & cs_mask) == (cs_base & cs_mask)) {
1356 cs_found = f10_process_possible_spare(pvt, dct, csrow);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001357
1358 debugf1(" MATCH csrow=%d\n", cs_found);
1359 break;
1360 }
1361 }
1362 return cs_found;
1363}
1364
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001365/* For a given @dram_range, check if @sys_addr falls within it. */
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001366static int f10_match_to_this_node(struct amd64_pvt *pvt, int range,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001367 u64 sys_addr, int *nid, int *chan_sel)
1368{
Borislav Petkov229a7a12010-12-09 18:57:54 +01001369 int cs_found = -EINVAL;
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001370 u64 chan_addr;
1371 u32 tmp, dct_sel_base;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001372 u8 channel;
Borislav Petkov229a7a12010-12-09 18:57:54 +01001373 bool high_range = false;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001374
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001375 u8 node_id = dram_dst_node(pvt, range);
Borislav Petkov229a7a12010-12-09 18:57:54 +01001376 u8 intlv_en = dram_intlv_en(pvt, range);
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001377 u32 intlv_sel = dram_intlv_sel(pvt, range);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001378
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001379 debugf1("(range %d) SystemAddr= 0x%llx Limit=0x%llx\n",
1380 range, sys_addr, get_dram_limit(pvt, range));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001381
Borislav Petkove726f3c2010-12-06 16:20:25 +01001382 if (intlv_en &&
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001383 (intlv_sel != ((sys_addr >> 12) & intlv_en)))
1384 return -EINVAL;
1385
1386 dct_sel_base = dct_sel_baseaddr(pvt);
1387
1388 /*
1389 * check whether addresses >= DctSelBaseAddr[47:27] are to be used to
1390 * select between DCT0 and DCT1.
1391 */
1392 if (dct_high_range_enabled(pvt) &&
1393 !dct_ganging_enabled(pvt) &&
1394 ((sys_addr >> 27) >= (dct_sel_base >> 11)))
Borislav Petkov229a7a12010-12-09 18:57:54 +01001395 high_range = true;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001396
1397 channel = f10_determine_channel(pvt, sys_addr, high_range, intlv_en);
1398
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001399 chan_addr = f10_get_norm_dct_addr(pvt, range, sys_addr,
1400 high_range, dct_sel_base);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001401
Borislav Petkovf678b8c2010-12-13 19:21:07 +01001402 /* remove Node ID (in case of node interleaving) */
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001403 tmp = chan_addr & 0xFC0;
1404
Borislav Petkovf678b8c2010-12-13 19:21:07 +01001405 chan_addr = ((chan_addr >> hweight8(intlv_en)) & GENMASK(12, 47)) | tmp;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001406
1407 /* remove channel interleave and hash */
1408 if (dct_interleave_enabled(pvt) &&
1409 !dct_high_range_enabled(pvt) &&
1410 !dct_ganging_enabled(pvt)) {
1411 if (dct_sel_interleave_addr(pvt) != 1)
Borislav Petkovf678b8c2010-12-13 19:21:07 +01001412 chan_addr = (chan_addr >> 1) & GENMASK(6, 63);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001413 else {
1414 tmp = chan_addr & 0xFC0;
Borislav Petkovf678b8c2010-12-13 19:21:07 +01001415 chan_addr = ((chan_addr & GENMASK(14, 63)) >> 1) | tmp;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001416 }
1417 }
1418
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001419 debugf1(" (ChannelAddrLong=0x%llx)\n", chan_addr);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001420
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001421 cs_found = f10_lookup_addr_in_dct(chan_addr, node_id, channel);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001422
1423 if (cs_found >= 0) {
1424 *nid = node_id;
1425 *chan_sel = channel;
1426 }
1427 return cs_found;
1428}
1429
1430static int f10_translate_sysaddr_to_cs(struct amd64_pvt *pvt, u64 sys_addr,
1431 int *node, int *chan_sel)
1432{
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001433 int range, cs_found = -EINVAL;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001434
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001435 for (range = 0; range < DRAM_RANGES; range++) {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001436
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001437 if (!dram_rw(pvt, range))
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001438 continue;
1439
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001440 if ((get_dram_base(pvt, range) <= sys_addr) &&
1441 (get_dram_limit(pvt, range) >= sys_addr)) {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001442
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001443 cs_found = f10_match_to_this_node(pvt, range,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001444 sys_addr, node,
1445 chan_sel);
1446 if (cs_found >= 0)
1447 break;
1448 }
1449 }
1450 return cs_found;
1451}
1452
1453/*
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001454 * For reference see "2.8.5 Routing DRAM Requests" in F10 BKDG. This code maps
1455 * a @sys_addr to NodeID, DCT (channel) and chip select (CSROW).
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001456 *
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001457 * The @sys_addr is usually an error address received from the hardware
1458 * (MCX_ADDR).
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001459 */
1460static void f10_map_sysaddr_to_csrow(struct mem_ctl_info *mci,
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001461 struct err_regs *err_info,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001462 u64 sys_addr)
1463{
1464 struct amd64_pvt *pvt = mci->pvt_info;
1465 u32 page, offset;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001466 int nid, csrow, chan = 0;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001467 u16 syndrome;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001468
1469 csrow = f10_translate_sysaddr_to_cs(pvt, sys_addr, &nid, &chan);
1470
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001471 if (csrow < 0) {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001472 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001473 return;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001474 }
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001475
1476 error_address_to_page_and_offset(sys_addr, &page, &offset);
1477
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001478 syndrome = extract_syndrome(err_info);
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001479
1480 /*
1481 * We need the syndromes for channel detection only when we're
1482 * ganged. Otherwise @chan should already contain the channel at
1483 * this point.
1484 */
Borislav Petkov962b70a2010-08-03 16:51:28 +02001485 if (dct_ganging_enabled(pvt) && (pvt->nbcfg & K8_NBCFG_CHIPKILL))
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001486 chan = get_channel_from_ecc_syndrome(mci, syndrome);
1487
1488 if (chan >= 0)
1489 edac_mc_handle_ce(mci, page, offset, syndrome, csrow, chan,
1490 EDAC_MOD_STR);
1491 else
1492 /*
1493 * Channel unknown, report all channels on this CSROW as failed.
1494 */
1495 for (chan = 0; chan < mci->csrows[csrow].nr_channels; chan++)
1496 edac_mc_handle_ce(mci, page, offset, syndrome,
1497 csrow, chan, EDAC_MOD_STR);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001498}
1499
1500/*
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001501 * debug routine to display the memory sizes of all logical DIMMs and its
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001502 * CSROWs as well
1503 */
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001504static void amd64_debug_display_dimm_sizes(int ctrl, struct amd64_pvt *pvt)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001505{
Borislav Petkov603adaf2009-12-21 14:52:53 +01001506 int dimm, size0, size1, factor = 0;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001507 u32 dbam;
1508 u32 *dcsb;
1509
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001510 if (boot_cpu_data.x86 == 0xf) {
Borislav Petkov603adaf2009-12-21 14:52:53 +01001511 if (pvt->dclr0 & F10_WIDTH_128)
1512 factor = 1;
1513
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001514 /* K8 families < revF not supported yet */
Borislav Petkov1433eb92009-10-21 13:44:36 +02001515 if (pvt->ext_model < K8_REV_F)
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001516 return;
1517 else
1518 WARN_ON(ctrl != 0);
1519 }
1520
Borislav Petkov4d796362011-02-03 15:59:57 +01001521 dbam = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->dbam1 : pvt->dbam0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001522 dcsb = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->csels[1].csbases
1523 : pvt->csels[0].csbases;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001524
Borislav Petkov4d796362011-02-03 15:59:57 +01001525 debugf1("F2x%d80 (DRAM Bank Address Mapping): 0x%08x\n", ctrl, dbam);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001526
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001527 edac_printk(KERN_DEBUG, EDAC_MC, "DCT%d chip selects:\n", ctrl);
1528
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001529 /* Dump memory sizes for DIMM and its CSROWs */
1530 for (dimm = 0; dimm < 4; dimm++) {
1531
1532 size0 = 0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001533 if (dcsb[dimm*2] & DCSB_CS_ENABLE)
Borislav Petkov1433eb92009-10-21 13:44:36 +02001534 size0 = pvt->ops->dbam_to_cs(pvt, DBAM_DIMM(dimm, dbam));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001535
1536 size1 = 0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001537 if (dcsb[dimm*2 + 1] & DCSB_CS_ENABLE)
Borislav Petkov1433eb92009-10-21 13:44:36 +02001538 size1 = pvt->ops->dbam_to_cs(pvt, DBAM_DIMM(dimm, dbam));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001539
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001540 amd64_info(EDAC_MC ": %d: %5dMB %d: %5dMB\n",
1541 dimm * 2, size0 << factor,
1542 dimm * 2 + 1, size1 << factor);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001543 }
1544}
1545
Doug Thompson4d376072009-04-27 16:25:05 +02001546static struct amd64_family_type amd64_family_types[] = {
1547 [K8_CPUS] = {
Borislav Petkov0092b202010-10-01 19:20:05 +02001548 .ctl_name = "K8",
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001549 .f1_id = PCI_DEVICE_ID_AMD_K8_NB_ADDRMAP,
1550 .f3_id = PCI_DEVICE_ID_AMD_K8_NB_MISC,
Doug Thompson4d376072009-04-27 16:25:05 +02001551 .ops = {
Borislav Petkov1433eb92009-10-21 13:44:36 +02001552 .early_channel_count = k8_early_channel_count,
1553 .get_error_address = k8_get_error_address,
Borislav Petkov1433eb92009-10-21 13:44:36 +02001554 .map_sysaddr_to_csrow = k8_map_sysaddr_to_csrow,
1555 .dbam_to_cs = k8_dbam_to_chip_select,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001556 .read_dct_pci_cfg = k8_read_dct_pci_cfg,
Doug Thompson4d376072009-04-27 16:25:05 +02001557 }
1558 },
1559 [F10_CPUS] = {
Borislav Petkov0092b202010-10-01 19:20:05 +02001560 .ctl_name = "F10h",
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001561 .f1_id = PCI_DEVICE_ID_AMD_10H_NB_MAP,
1562 .f3_id = PCI_DEVICE_ID_AMD_10H_NB_MISC,
Doug Thompson4d376072009-04-27 16:25:05 +02001563 .ops = {
Borislav Petkov1433eb92009-10-21 13:44:36 +02001564 .early_channel_count = f10_early_channel_count,
1565 .get_error_address = f10_get_error_address,
Borislav Petkov1433eb92009-10-21 13:44:36 +02001566 .read_dram_ctl_register = f10_read_dram_ctl_register,
1567 .map_sysaddr_to_csrow = f10_map_sysaddr_to_csrow,
1568 .dbam_to_cs = f10_dbam_to_chip_select,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001569 .read_dct_pci_cfg = f10_read_dct_pci_cfg,
1570 }
1571 },
1572 [F15_CPUS] = {
1573 .ctl_name = "F15h",
1574 .ops = {
1575 .read_dct_pci_cfg = f15_read_dct_pci_cfg,
Doug Thompson4d376072009-04-27 16:25:05 +02001576 }
1577 },
Doug Thompson4d376072009-04-27 16:25:05 +02001578};
1579
1580static struct pci_dev *pci_get_related_function(unsigned int vendor,
1581 unsigned int device,
1582 struct pci_dev *related)
1583{
1584 struct pci_dev *dev = NULL;
1585
1586 dev = pci_get_device(vendor, device, dev);
1587 while (dev) {
1588 if ((dev->bus->number == related->bus->number) &&
1589 (PCI_SLOT(dev->devfn) == PCI_SLOT(related->devfn)))
1590 break;
1591 dev = pci_get_device(vendor, device, dev);
1592 }
1593
1594 return dev;
1595}
1596
Doug Thompsonb1289d62009-04-27 16:37:05 +02001597/*
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001598 * These are tables of eigenvectors (one per line) which can be used for the
1599 * construction of the syndrome tables. The modified syndrome search algorithm
1600 * uses those to find the symbol in error and thus the DIMM.
Doug Thompsonb1289d62009-04-27 16:37:05 +02001601 *
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001602 * Algorithm courtesy of Ross LaFetra from AMD.
Doug Thompsonb1289d62009-04-27 16:37:05 +02001603 */
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001604static u16 x4_vectors[] = {
1605 0x2f57, 0x1afe, 0x66cc, 0xdd88,
1606 0x11eb, 0x3396, 0x7f4c, 0xeac8,
1607 0x0001, 0x0002, 0x0004, 0x0008,
1608 0x1013, 0x3032, 0x4044, 0x8088,
1609 0x106b, 0x30d6, 0x70fc, 0xe0a8,
1610 0x4857, 0xc4fe, 0x13cc, 0x3288,
1611 0x1ac5, 0x2f4a, 0x5394, 0xa1e8,
1612 0x1f39, 0x251e, 0xbd6c, 0x6bd8,
1613 0x15c1, 0x2a42, 0x89ac, 0x4758,
1614 0x2b03, 0x1602, 0x4f0c, 0xca08,
1615 0x1f07, 0x3a0e, 0x6b04, 0xbd08,
1616 0x8ba7, 0x465e, 0x244c, 0x1cc8,
1617 0x2b87, 0x164e, 0x642c, 0xdc18,
1618 0x40b9, 0x80de, 0x1094, 0x20e8,
1619 0x27db, 0x1eb6, 0x9dac, 0x7b58,
1620 0x11c1, 0x2242, 0x84ac, 0x4c58,
1621 0x1be5, 0x2d7a, 0x5e34, 0xa718,
1622 0x4b39, 0x8d1e, 0x14b4, 0x28d8,
1623 0x4c97, 0xc87e, 0x11fc, 0x33a8,
1624 0x8e97, 0x497e, 0x2ffc, 0x1aa8,
1625 0x16b3, 0x3d62, 0x4f34, 0x8518,
1626 0x1e2f, 0x391a, 0x5cac, 0xf858,
1627 0x1d9f, 0x3b7a, 0x572c, 0xfe18,
1628 0x15f5, 0x2a5a, 0x5264, 0xa3b8,
1629 0x1dbb, 0x3b66, 0x715c, 0xe3f8,
1630 0x4397, 0xc27e, 0x17fc, 0x3ea8,
1631 0x1617, 0x3d3e, 0x6464, 0xb8b8,
1632 0x23ff, 0x12aa, 0xab6c, 0x56d8,
1633 0x2dfb, 0x1ba6, 0x913c, 0x7328,
1634 0x185d, 0x2ca6, 0x7914, 0x9e28,
1635 0x171b, 0x3e36, 0x7d7c, 0xebe8,
1636 0x4199, 0x82ee, 0x19f4, 0x2e58,
1637 0x4807, 0xc40e, 0x130c, 0x3208,
1638 0x1905, 0x2e0a, 0x5804, 0xac08,
1639 0x213f, 0x132a, 0xadfc, 0x5ba8,
1640 0x19a9, 0x2efe, 0xb5cc, 0x6f88,
Doug Thompsonb1289d62009-04-27 16:37:05 +02001641};
1642
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001643static u16 x8_vectors[] = {
1644 0x0145, 0x028a, 0x2374, 0x43c8, 0xa1f0, 0x0520, 0x0a40, 0x1480,
1645 0x0211, 0x0422, 0x0844, 0x1088, 0x01b0, 0x44e0, 0x23c0, 0xed80,
1646 0x1011, 0x0116, 0x022c, 0x0458, 0x08b0, 0x8c60, 0x2740, 0x4e80,
1647 0x0411, 0x0822, 0x1044, 0x0158, 0x02b0, 0x2360, 0x46c0, 0xab80,
1648 0x0811, 0x1022, 0x012c, 0x0258, 0x04b0, 0x4660, 0x8cc0, 0x2780,
1649 0x2071, 0x40e2, 0xa0c4, 0x0108, 0x0210, 0x0420, 0x0840, 0x1080,
1650 0x4071, 0x80e2, 0x0104, 0x0208, 0x0410, 0x0820, 0x1040, 0x2080,
1651 0x8071, 0x0102, 0x0204, 0x0408, 0x0810, 0x1020, 0x2040, 0x4080,
1652 0x019d, 0x03d6, 0x136c, 0x2198, 0x50b0, 0xb2e0, 0x0740, 0x0e80,
1653 0x0189, 0x03ea, 0x072c, 0x0e58, 0x1cb0, 0x56e0, 0x37c0, 0xf580,
1654 0x01fd, 0x0376, 0x06ec, 0x0bb8, 0x1110, 0x2220, 0x4440, 0x8880,
1655 0x0163, 0x02c6, 0x1104, 0x0758, 0x0eb0, 0x2be0, 0x6140, 0xc280,
1656 0x02fd, 0x01c6, 0x0b5c, 0x1108, 0x07b0, 0x25a0, 0x8840, 0x6180,
1657 0x0801, 0x012e, 0x025c, 0x04b8, 0x1370, 0x26e0, 0x57c0, 0xb580,
1658 0x0401, 0x0802, 0x015c, 0x02b8, 0x22b0, 0x13e0, 0x7140, 0xe280,
1659 0x0201, 0x0402, 0x0804, 0x01b8, 0x11b0, 0x31a0, 0x8040, 0x7180,
1660 0x0101, 0x0202, 0x0404, 0x0808, 0x1010, 0x2020, 0x4040, 0x8080,
1661 0x0001, 0x0002, 0x0004, 0x0008, 0x0010, 0x0020, 0x0040, 0x0080,
1662 0x0100, 0x0200, 0x0400, 0x0800, 0x1000, 0x2000, 0x4000, 0x8000,
1663};
1664
1665static int decode_syndrome(u16 syndrome, u16 *vectors, int num_vecs,
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001666 int v_dim)
Doug Thompsonb1289d62009-04-27 16:37:05 +02001667{
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001668 unsigned int i, err_sym;
Doug Thompsonb1289d62009-04-27 16:37:05 +02001669
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001670 for (err_sym = 0; err_sym < num_vecs / v_dim; err_sym++) {
1671 u16 s = syndrome;
1672 int v_idx = err_sym * v_dim;
1673 int v_end = (err_sym + 1) * v_dim;
Doug Thompsonb1289d62009-04-27 16:37:05 +02001674
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001675 /* walk over all 16 bits of the syndrome */
1676 for (i = 1; i < (1U << 16); i <<= 1) {
1677
1678 /* if bit is set in that eigenvector... */
1679 if (v_idx < v_end && vectors[v_idx] & i) {
1680 u16 ev_comp = vectors[v_idx++];
1681
1682 /* ... and bit set in the modified syndrome, */
1683 if (s & i) {
1684 /* remove it. */
1685 s ^= ev_comp;
1686
1687 if (!s)
1688 return err_sym;
1689 }
1690
1691 } else if (s & i)
1692 /* can't get to zero, move to next symbol */
1693 break;
1694 }
Doug Thompsonb1289d62009-04-27 16:37:05 +02001695 }
1696
1697 debugf0("syndrome(%x) not found\n", syndrome);
1698 return -1;
1699}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001700
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001701static int map_err_sym_to_channel(int err_sym, int sym_size)
1702{
1703 if (sym_size == 4)
1704 switch (err_sym) {
1705 case 0x20:
1706 case 0x21:
1707 return 0;
1708 break;
1709 case 0x22:
1710 case 0x23:
1711 return 1;
1712 break;
1713 default:
1714 return err_sym >> 4;
1715 break;
1716 }
1717 /* x8 symbols */
1718 else
1719 switch (err_sym) {
1720 /* imaginary bits not in a DIMM */
1721 case 0x10:
1722 WARN(1, KERN_ERR "Invalid error symbol: 0x%x\n",
1723 err_sym);
1724 return -1;
1725 break;
1726
1727 case 0x11:
1728 return 0;
1729 break;
1730 case 0x12:
1731 return 1;
1732 break;
1733 default:
1734 return err_sym >> 3;
1735 break;
1736 }
1737 return -1;
1738}
1739
1740static int get_channel_from_ecc_syndrome(struct mem_ctl_info *mci, u16 syndrome)
1741{
1742 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001743 int err_sym = -1;
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001744
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001745 if (pvt->syn_type == 8)
1746 err_sym = decode_syndrome(syndrome, x8_vectors,
1747 ARRAY_SIZE(x8_vectors),
1748 pvt->syn_type);
1749 else if (pvt->syn_type == 4)
1750 err_sym = decode_syndrome(syndrome, x4_vectors,
1751 ARRAY_SIZE(x4_vectors),
1752 pvt->syn_type);
1753 else {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001754 amd64_warn("Illegal syndrome type: %u\n", pvt->syn_type);
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001755 return err_sym;
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001756 }
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001757
1758 return map_err_sym_to_channel(err_sym, pvt->syn_type);
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001759}
1760
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001761/*
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001762 * Handle any Correctable Errors (CEs) that have occurred. Check for valid ERROR
1763 * ADDRESS and process.
1764 */
1765static void amd64_handle_ce(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +02001766 struct err_regs *info)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001767{
1768 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001769 u64 sys_addr;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001770
1771 /* Ensure that the Error Address is VALID */
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001772 if (!(info->nbsh & K8_NBSH_VALID_ERROR_ADDR)) {
1773 amd64_mc_err(mci, "HW has no ERROR_ADDRESS available\n");
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001774 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1775 return;
1776 }
1777
Borislav Petkov1f6bcee2009-11-13 14:02:57 +01001778 sys_addr = pvt->ops->get_error_address(mci, info);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001779
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001780 amd64_mc_err(mci, "CE ERROR_ADDRESS= 0x%llx\n", sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001781
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001782 pvt->ops->map_sysaddr_to_csrow(mci, info, sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001783}
1784
1785/* Handle any Un-correctable Errors (UEs) */
1786static void amd64_handle_ue(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +02001787 struct err_regs *info)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001788{
Borislav Petkov1f6bcee2009-11-13 14:02:57 +01001789 struct amd64_pvt *pvt = mci->pvt_info;
1790 struct mem_ctl_info *log_mci, *src_mci = NULL;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001791 int csrow;
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001792 u64 sys_addr;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001793 u32 page, offset;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001794
1795 log_mci = mci;
1796
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001797 if (!(info->nbsh & K8_NBSH_VALID_ERROR_ADDR)) {
1798 amd64_mc_err(mci, "HW has no ERROR_ADDRESS available\n");
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001799 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
1800 return;
1801 }
1802
Borislav Petkov1f6bcee2009-11-13 14:02:57 +01001803 sys_addr = pvt->ops->get_error_address(mci, info);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001804
1805 /*
1806 * Find out which node the error address belongs to. This may be
1807 * different from the node that detected the error.
1808 */
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001809 src_mci = find_mc_by_sys_addr(mci, sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001810 if (!src_mci) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001811 amd64_mc_err(mci, "ERROR ADDRESS (0x%lx) NOT mapped to a MC\n",
1812 (unsigned long)sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001813 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
1814 return;
1815 }
1816
1817 log_mci = src_mci;
1818
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001819 csrow = sys_addr_to_csrow(log_mci, sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001820 if (csrow < 0) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001821 amd64_mc_err(mci, "ERROR_ADDRESS (0x%lx) NOT mapped to CS\n",
1822 (unsigned long)sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001823 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
1824 } else {
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001825 error_address_to_page_and_offset(sys_addr, &page, &offset);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001826 edac_mc_handle_ue(log_mci, page, offset, csrow, EDAC_MOD_STR);
1827 }
1828}
1829
Borislav Petkov549d0422009-07-24 13:51:42 +02001830static inline void __amd64_decode_bus_error(struct mem_ctl_info *mci,
Borislav Petkovb69b29d2009-07-27 16:21:14 +02001831 struct err_regs *info)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001832{
Borislav Petkov62452882010-09-22 16:08:37 +02001833 u16 ec = EC(info->nbsl);
1834 u8 xec = XEC(info->nbsl, 0x1f);
Borislav Petkov17adea02009-11-04 14:04:06 +01001835 int ecc_type = (info->nbsh >> 13) & 0x3;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001836
Borislav Petkovb70ef012009-06-25 19:32:38 +02001837 /* Bail early out if this was an 'observed' error */
1838 if (PP(ec) == K8_NBSL_PP_OBS)
1839 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001840
Borislav Petkovecaf5602009-07-23 16:32:01 +02001841 /* Do only ECC errors */
1842 if (xec && xec != F10_NBSL_EXT_ERR_ECC)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001843 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001844
Borislav Petkovecaf5602009-07-23 16:32:01 +02001845 if (ecc_type == 2)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001846 amd64_handle_ce(mci, info);
Borislav Petkovecaf5602009-07-23 16:32:01 +02001847 else if (ecc_type == 1)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001848 amd64_handle_ue(mci, info);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001849}
1850
Borislav Petkov7cfd4a82010-09-01 14:45:20 +02001851void amd64_decode_bus_error(int node_id, struct mce *m, u32 nbcfg)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001852{
Borislav Petkovcc4d8862010-10-13 16:11:59 +02001853 struct mem_ctl_info *mci = mcis[node_id];
Borislav Petkov7cfd4a82010-09-01 14:45:20 +02001854 struct err_regs regs;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001855
Borislav Petkov7cfd4a82010-09-01 14:45:20 +02001856 regs.nbsl = (u32) m->status;
1857 regs.nbsh = (u32)(m->status >> 32);
1858 regs.nbeal = (u32) m->addr;
1859 regs.nbeah = (u32)(m->addr >> 32);
1860 regs.nbcfg = nbcfg;
1861
1862 __amd64_decode_bus_error(mci, &regs);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001863
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001864 /*
1865 * Check the UE bit of the NB status high register, if set generate some
1866 * logs. If NOT a GART error, then process the event as a NO-INFO event.
1867 * If it was a GART error, skip that process.
Borislav Petkov549d0422009-07-24 13:51:42 +02001868 *
1869 * FIXME: this should go somewhere else, if at all.
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001870 */
Borislav Petkov7cfd4a82010-09-01 14:45:20 +02001871 if (regs.nbsh & K8_NBSH_UC_ERR && !report_gart_errors)
Borislav Petkov5110dbd2009-06-25 19:51:04 +02001872 edac_mc_handle_ue_no_info(mci, "UE bit is set");
Borislav Petkov549d0422009-07-24 13:51:42 +02001873
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001874}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001875
Doug Thompson0ec449e2009-04-27 19:41:25 +02001876/*
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001877 * Use pvt->F2 which contains the F2 CPU PCI device to get the related
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02001878 * F1 (AddrMap) and F3 (Misc) devices. Return negative value on error.
Doug Thompson0ec449e2009-04-27 19:41:25 +02001879 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02001880static int reserve_mc_sibling_devs(struct amd64_pvt *pvt, u16 f1_id, u16 f3_id)
Doug Thompson0ec449e2009-04-27 19:41:25 +02001881{
Doug Thompson0ec449e2009-04-27 19:41:25 +02001882 /* Reserve the ADDRESS MAP Device */
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001883 pvt->F1 = pci_get_related_function(pvt->F2->vendor, f1_id, pvt->F2);
1884 if (!pvt->F1) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001885 amd64_err("error address map device not found: "
1886 "vendor %x device 0x%x (broken BIOS?)\n",
1887 PCI_VENDOR_ID_AMD, f1_id);
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02001888 return -ENODEV;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001889 }
1890
1891 /* Reserve the MISC Device */
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001892 pvt->F3 = pci_get_related_function(pvt->F2->vendor, f3_id, pvt->F2);
1893 if (!pvt->F3) {
1894 pci_dev_put(pvt->F1);
1895 pvt->F1 = NULL;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001896
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001897 amd64_err("error F3 device not found: "
1898 "vendor %x device 0x%x (broken BIOS?)\n",
1899 PCI_VENDOR_ID_AMD, f3_id);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001900
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02001901 return -ENODEV;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001902 }
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001903 debugf1("F1: %s\n", pci_name(pvt->F1));
1904 debugf1("F2: %s\n", pci_name(pvt->F2));
1905 debugf1("F3: %s\n", pci_name(pvt->F3));
Doug Thompson0ec449e2009-04-27 19:41:25 +02001906
1907 return 0;
1908}
1909
Borislav Petkov360b7f32010-10-15 19:25:38 +02001910static void free_mc_sibling_devs(struct amd64_pvt *pvt)
Doug Thompson0ec449e2009-04-27 19:41:25 +02001911{
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001912 pci_dev_put(pvt->F1);
1913 pci_dev_put(pvt->F3);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001914}
1915
1916/*
1917 * Retrieve the hardware registers of the memory controller (this includes the
1918 * 'Address Map' and 'Misc' device regs)
1919 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02001920static void read_mc_regs(struct amd64_pvt *pvt)
Doug Thompson0ec449e2009-04-27 19:41:25 +02001921{
1922 u64 msr_val;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001923 u32 tmp;
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001924 int range;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001925
1926 /*
1927 * Retrieve TOP_MEM and TOP_MEM2; no masking off of reserved bits since
1928 * those are Read-As-Zero
1929 */
Borislav Petkove97f8bb2009-10-12 15:27:45 +02001930 rdmsrl(MSR_K8_TOP_MEM1, pvt->top_mem);
1931 debugf0(" TOP_MEM: 0x%016llx\n", pvt->top_mem);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001932
1933 /* check first whether TOP_MEM2 is enabled */
1934 rdmsrl(MSR_K8_SYSCFG, msr_val);
1935 if (msr_val & (1U << 21)) {
Borislav Petkove97f8bb2009-10-12 15:27:45 +02001936 rdmsrl(MSR_K8_TOP_MEM2, pvt->top_mem2);
1937 debugf0(" TOP_MEM2: 0x%016llx\n", pvt->top_mem2);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001938 } else
1939 debugf0(" TOP_MEM2 disabled.\n");
1940
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001941 amd64_read_pci_cfg(pvt->F3, K8_NBCAP, &pvt->nbcap);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001942
1943 if (pvt->ops->read_dram_ctl_register)
1944 pvt->ops->read_dram_ctl_register(pvt);
1945
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001946 for (range = 0; range < DRAM_RANGES; range++) {
1947 u8 rw;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001948
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001949 /* read settings for this DRAM range */
1950 read_dram_base_limit_regs(pvt, range);
Borislav Petkove97f8bb2009-10-12 15:27:45 +02001951
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001952 rw = dram_rw(pvt, range);
1953 if (!rw)
1954 continue;
1955
1956 debugf1(" DRAM range[%d], base: 0x%016llx; limit: 0x%016llx\n",
1957 range,
1958 get_dram_base(pvt, range),
1959 get_dram_limit(pvt, range));
1960
1961 debugf1(" IntlvEn=%s; Range access: %s%s IntlvSel=%d DstNode=%d\n",
1962 dram_intlv_en(pvt, range) ? "Enabled" : "Disabled",
1963 (rw & 0x1) ? "R" : "-",
1964 (rw & 0x2) ? "W" : "-",
1965 dram_intlv_sel(pvt, range),
1966 dram_dst_node(pvt, range));
Doug Thompson0ec449e2009-04-27 19:41:25 +02001967 }
1968
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001969 read_dct_base_mask(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001970
Borislav Petkovbc21fa52010-11-11 17:29:13 +01001971 amd64_read_pci_cfg(pvt->F1, DHAR, &pvt->dhar);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001972 amd64_read_dbam_reg(pvt);
1973
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001974 amd64_read_pci_cfg(pvt->F3, F10_ONLINE_SPARE, &pvt->online_spare);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001975
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001976 amd64_read_dct_pci_cfg(pvt, F10_DCLR_0, &pvt->dclr0);
1977 amd64_read_dct_pci_cfg(pvt, F10_DCHR_0, &pvt->dchr0);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001978
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001979 if (!dct_ganging_enabled(pvt)) {
1980 amd64_read_dct_pci_cfg(pvt, F10_DCLR_1, &pvt->dclr1);
1981 amd64_read_dct_pci_cfg(pvt, F10_DCHR_1, &pvt->dchr1);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001982 }
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001983
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001984 if (boot_cpu_data.x86 >= 0x10)
1985 amd64_read_pci_cfg(pvt->F3, EXT_NB_MCA_CFG, &tmp);
1986
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001987 if (boot_cpu_data.x86 == 0x10 &&
1988 boot_cpu_data.x86_model > 7 &&
1989 /* F3x180[EccSymbolSize]=1 => x8 symbols */
1990 tmp & BIT(25))
1991 pvt->syn_type = 8;
1992 else
1993 pvt->syn_type = 4;
1994
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001995 dump_misc_regs(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001996}
1997
1998/*
1999 * NOTE: CPU Revision Dependent code
2000 *
2001 * Input:
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002002 * @csrow_nr ChipSelect Row Number (0..NUM_CHIPSELECTS-1)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002003 * k8 private pointer to -->
2004 * DRAM Bank Address mapping register
2005 * node_id
2006 * DCL register where dual_channel_active is
2007 *
2008 * The DBAM register consists of 4 sets of 4 bits each definitions:
2009 *
2010 * Bits: CSROWs
2011 * 0-3 CSROWs 0 and 1
2012 * 4-7 CSROWs 2 and 3
2013 * 8-11 CSROWs 4 and 5
2014 * 12-15 CSROWs 6 and 7
2015 *
2016 * Values range from: 0 to 15
2017 * The meaning of the values depends on CPU revision and dual-channel state,
2018 * see relevant BKDG more info.
2019 *
2020 * The memory controller provides for total of only 8 CSROWs in its current
2021 * architecture. Each "pair" of CSROWs normally represents just one DIMM in
2022 * single channel or two (2) DIMMs in dual channel mode.
2023 *
2024 * The following code logic collapses the various tables for CSROW based on CPU
2025 * revision.
2026 *
2027 * Returns:
2028 * The number of PAGE_SIZE pages on the specified CSROW number it
2029 * encompasses
2030 *
2031 */
2032static u32 amd64_csrow_nr_pages(int csrow_nr, struct amd64_pvt *pvt)
2033{
Borislav Petkov1433eb92009-10-21 13:44:36 +02002034 u32 cs_mode, nr_pages;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002035
2036 /*
2037 * The math on this doesn't look right on the surface because x/2*4 can
2038 * be simplified to x*2 but this expression makes use of the fact that
2039 * it is integral math where 1/2=0. This intermediate value becomes the
2040 * number of bits to shift the DBAM register to extract the proper CSROW
2041 * field.
2042 */
Borislav Petkov1433eb92009-10-21 13:44:36 +02002043 cs_mode = (pvt->dbam0 >> ((csrow_nr / 2) * 4)) & 0xF;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002044
Borislav Petkov1433eb92009-10-21 13:44:36 +02002045 nr_pages = pvt->ops->dbam_to_cs(pvt, cs_mode) << (20 - PAGE_SHIFT);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002046
2047 /*
2048 * If dual channel then double the memory size of single channel.
2049 * Channel count is 1 or 2
2050 */
2051 nr_pages <<= (pvt->channel_count - 1);
2052
Borislav Petkov1433eb92009-10-21 13:44:36 +02002053 debugf0(" (csrow=%d) DBAM map index= %d\n", csrow_nr, cs_mode);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002054 debugf0(" nr_pages= %u channel-count = %d\n",
2055 nr_pages, pvt->channel_count);
2056
2057 return nr_pages;
2058}
2059
2060/*
2061 * Initialize the array of csrow attribute instances, based on the values
2062 * from pci config hardware registers.
2063 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002064static int init_csrows(struct mem_ctl_info *mci)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002065{
2066 struct csrow_info *csrow;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002067 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002068 u64 input_addr_min, input_addr_max, sys_addr, base, mask;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002069 u32 val;
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002070 int i, empty = 1;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002071
Borislav Petkov2299ef72010-10-15 17:44:04 +02002072 amd64_read_pci_cfg(pvt->F3, K8_NBCFG, &val);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002073
Borislav Petkov2299ef72010-10-15 17:44:04 +02002074 pvt->nbcfg = val;
2075 pvt->ctl_error_info.nbcfg = val;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002076
Borislav Petkov2299ef72010-10-15 17:44:04 +02002077 debugf0("node %d, NBCFG=0x%08x[ChipKillEccCap: %d|DramEccEn: %d]\n",
2078 pvt->mc_node_id, val,
2079 !!(val & K8_NBCFG_CHIPKILL), !!(val & K8_NBCFG_ECC_ENABLE));
Doug Thompson0ec449e2009-04-27 19:41:25 +02002080
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002081 for_each_chip_select(i, 0, pvt) {
Doug Thompson0ec449e2009-04-27 19:41:25 +02002082 csrow = &mci->csrows[i];
2083
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002084 if (!csrow_enabled(i, 0, pvt)) {
Doug Thompson0ec449e2009-04-27 19:41:25 +02002085 debugf1("----CSROW %d EMPTY for node %d\n", i,
2086 pvt->mc_node_id);
2087 continue;
2088 }
2089
2090 debugf1("----CSROW %d VALID for MC node %d\n",
2091 i, pvt->mc_node_id);
2092
2093 empty = 0;
2094 csrow->nr_pages = amd64_csrow_nr_pages(i, pvt);
2095 find_csrow_limits(mci, i, &input_addr_min, &input_addr_max);
2096 sys_addr = input_addr_to_sys_addr(mci, input_addr_min);
2097 csrow->first_page = (u32) (sys_addr >> PAGE_SHIFT);
2098 sys_addr = input_addr_to_sys_addr(mci, input_addr_max);
2099 csrow->last_page = (u32) (sys_addr >> PAGE_SHIFT);
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002100
2101 get_cs_base_and_mask(pvt, i, 0, &base, &mask);
2102 csrow->page_mask = ~mask;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002103 /* 8 bytes of resolution */
2104
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002105 csrow->mtype = amd64_determine_memory_type(pvt, i);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002106
2107 debugf1(" for MC node %d csrow %d:\n", pvt->mc_node_id, i);
2108 debugf1(" input_addr_min: 0x%lx input_addr_max: 0x%lx\n",
2109 (unsigned long)input_addr_min,
2110 (unsigned long)input_addr_max);
2111 debugf1(" sys_addr: 0x%lx page_mask: 0x%lx\n",
2112 (unsigned long)sys_addr, csrow->page_mask);
2113 debugf1(" nr_pages: %u first_page: 0x%lx "
2114 "last_page: 0x%lx\n",
2115 (unsigned)csrow->nr_pages,
2116 csrow->first_page, csrow->last_page);
2117
2118 /*
2119 * determine whether CHIPKILL or JUST ECC or NO ECC is operating
2120 */
2121 if (pvt->nbcfg & K8_NBCFG_ECC_ENABLE)
2122 csrow->edac_mode =
2123 (pvt->nbcfg & K8_NBCFG_CHIPKILL) ?
2124 EDAC_S4ECD4ED : EDAC_SECDED;
2125 else
2126 csrow->edac_mode = EDAC_NONE;
2127 }
2128
2129 return empty;
2130}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002131
Borislav Petkov06724532009-09-16 13:05:46 +02002132/* get all cores on this DCT */
Rusty Russellba578cb2009-11-03 14:56:35 +10302133static void get_cpus_on_this_dct_cpumask(struct cpumask *mask, int nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002134{
Borislav Petkov06724532009-09-16 13:05:46 +02002135 int cpu;
Doug Thompsonf9431992009-04-27 19:46:08 +02002136
Borislav Petkov06724532009-09-16 13:05:46 +02002137 for_each_online_cpu(cpu)
2138 if (amd_get_nb_id(cpu) == nid)
2139 cpumask_set_cpu(cpu, mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002140}
2141
2142/* check MCG_CTL on all the cpus on this node */
Borislav Petkov06724532009-09-16 13:05:46 +02002143static bool amd64_nb_mce_bank_enabled_on_node(int nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002144{
Rusty Russellba578cb2009-11-03 14:56:35 +10302145 cpumask_var_t mask;
Borislav Petkov50542252009-12-11 18:14:40 +01002146 int cpu, nbe;
Borislav Petkov06724532009-09-16 13:05:46 +02002147 bool ret = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002148
Rusty Russellba578cb2009-11-03 14:56:35 +10302149 if (!zalloc_cpumask_var(&mask, GFP_KERNEL)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002150 amd64_warn("%s: Error allocating mask\n", __func__);
Rusty Russellba578cb2009-11-03 14:56:35 +10302151 return false;
2152 }
Borislav Petkov06724532009-09-16 13:05:46 +02002153
Rusty Russellba578cb2009-11-03 14:56:35 +10302154 get_cpus_on_this_dct_cpumask(mask, nid);
Borislav Petkov06724532009-09-16 13:05:46 +02002155
Rusty Russellba578cb2009-11-03 14:56:35 +10302156 rdmsr_on_cpus(mask, MSR_IA32_MCG_CTL, msrs);
Borislav Petkov06724532009-09-16 13:05:46 +02002157
Rusty Russellba578cb2009-11-03 14:56:35 +10302158 for_each_cpu(cpu, mask) {
Borislav Petkov50542252009-12-11 18:14:40 +01002159 struct msr *reg = per_cpu_ptr(msrs, cpu);
2160 nbe = reg->l & K8_MSR_MCGCTL_NBE;
Borislav Petkov06724532009-09-16 13:05:46 +02002161
2162 debugf0("core: %u, MCG_CTL: 0x%llx, NB MSR is %s\n",
Borislav Petkov50542252009-12-11 18:14:40 +01002163 cpu, reg->q,
Borislav Petkov06724532009-09-16 13:05:46 +02002164 (nbe ? "enabled" : "disabled"));
2165
2166 if (!nbe)
2167 goto out;
Borislav Petkov06724532009-09-16 13:05:46 +02002168 }
2169 ret = true;
2170
2171out:
Rusty Russellba578cb2009-11-03 14:56:35 +10302172 free_cpumask_var(mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002173 return ret;
2174}
2175
Borislav Petkov2299ef72010-10-15 17:44:04 +02002176static int toggle_ecc_err_reporting(struct ecc_settings *s, u8 nid, bool on)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002177{
2178 cpumask_var_t cmask;
Borislav Petkov50542252009-12-11 18:14:40 +01002179 int cpu;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002180
2181 if (!zalloc_cpumask_var(&cmask, GFP_KERNEL)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002182 amd64_warn("%s: error allocating mask\n", __func__);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002183 return false;
2184 }
2185
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002186 get_cpus_on_this_dct_cpumask(cmask, nid);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002187
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002188 rdmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2189
2190 for_each_cpu(cpu, cmask) {
2191
Borislav Petkov50542252009-12-11 18:14:40 +01002192 struct msr *reg = per_cpu_ptr(msrs, cpu);
2193
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002194 if (on) {
Borislav Petkov50542252009-12-11 18:14:40 +01002195 if (reg->l & K8_MSR_MCGCTL_NBE)
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002196 s->flags.nb_mce_enable = 1;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002197
Borislav Petkov50542252009-12-11 18:14:40 +01002198 reg->l |= K8_MSR_MCGCTL_NBE;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002199 } else {
2200 /*
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002201 * Turn off NB MCE reporting only when it was off before
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002202 */
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002203 if (!s->flags.nb_mce_enable)
Borislav Petkov50542252009-12-11 18:14:40 +01002204 reg->l &= ~K8_MSR_MCGCTL_NBE;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002205 }
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002206 }
2207 wrmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2208
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002209 free_cpumask_var(cmask);
2210
2211 return 0;
2212}
2213
Borislav Petkov2299ef72010-10-15 17:44:04 +02002214static bool enable_ecc_error_reporting(struct ecc_settings *s, u8 nid,
2215 struct pci_dev *F3)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002216{
Borislav Petkov2299ef72010-10-15 17:44:04 +02002217 bool ret = true;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002218 u32 value, mask = K8_NBCTL_CECCEn | K8_NBCTL_UECCEn;
2219
Borislav Petkov2299ef72010-10-15 17:44:04 +02002220 if (toggle_ecc_err_reporting(s, nid, ON)) {
2221 amd64_warn("Error enabling ECC reporting over MCGCTL!\n");
2222 return false;
2223 }
2224
2225 amd64_read_pci_cfg(F3, K8_NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002226
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002227 /* turn on UECCEn and CECCEn bits */
2228 s->old_nbctl = value & mask;
2229 s->nbctl_valid = true;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002230
2231 value |= mask;
Borislav Petkovb2b0c602010-10-08 18:32:29 +02002232 amd64_write_pci_cfg(F3, K8_NBCTL, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002233
Borislav Petkov2299ef72010-10-15 17:44:04 +02002234 amd64_read_pci_cfg(F3, K8_NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002235
Borislav Petkov2299ef72010-10-15 17:44:04 +02002236 debugf0("1: node %d, NBCFG=0x%08x[ChipKillEccCap: %d|DramEccEn: %d]\n",
2237 nid, value,
2238 !!(value & K8_NBCFG_CHIPKILL), !!(value & K8_NBCFG_ECC_ENABLE));
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002239
2240 if (!(value & K8_NBCFG_ECC_ENABLE)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002241 amd64_warn("DRAM ECC disabled on this node, enabling...\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002242
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002243 s->flags.nb_ecc_prev = 0;
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002244
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002245 /* Attempt to turn on DRAM ECC Enable */
2246 value |= K8_NBCFG_ECC_ENABLE;
Borislav Petkovb2b0c602010-10-08 18:32:29 +02002247 amd64_write_pci_cfg(F3, K8_NBCFG, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002248
Borislav Petkov2299ef72010-10-15 17:44:04 +02002249 amd64_read_pci_cfg(F3, K8_NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002250
2251 if (!(value & K8_NBCFG_ECC_ENABLE)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002252 amd64_warn("Hardware rejected DRAM ECC enable,"
2253 "check memory DIMM configuration.\n");
Borislav Petkov2299ef72010-10-15 17:44:04 +02002254 ret = false;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002255 } else {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002256 amd64_info("Hardware accepted DRAM ECC Enable\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002257 }
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002258 } else {
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002259 s->flags.nb_ecc_prev = 1;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002260 }
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002261
Borislav Petkov2299ef72010-10-15 17:44:04 +02002262 debugf0("2: node %d, NBCFG=0x%08x[ChipKillEccCap: %d|DramEccEn: %d]\n",
2263 nid, value,
2264 !!(value & K8_NBCFG_CHIPKILL), !!(value & K8_NBCFG_ECC_ENABLE));
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002265
Borislav Petkov2299ef72010-10-15 17:44:04 +02002266 return ret;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002267}
2268
Borislav Petkov360b7f32010-10-15 19:25:38 +02002269static void restore_ecc_error_reporting(struct ecc_settings *s, u8 nid,
2270 struct pci_dev *F3)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002271{
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002272 u32 value, mask = K8_NBCTL_CECCEn | K8_NBCTL_UECCEn;
2273
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002274 if (!s->nbctl_valid)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002275 return;
2276
Borislav Petkov360b7f32010-10-15 19:25:38 +02002277 amd64_read_pci_cfg(F3, K8_NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002278 value &= ~mask;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002279 value |= s->old_nbctl;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002280
Borislav Petkovb2b0c602010-10-08 18:32:29 +02002281 amd64_write_pci_cfg(F3, K8_NBCTL, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002282
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002283 /* restore previous BIOS DRAM ECC "off" setting we force-enabled */
2284 if (!s->flags.nb_ecc_prev) {
Borislav Petkov360b7f32010-10-15 19:25:38 +02002285 amd64_read_pci_cfg(F3, K8_NBCFG, &value);
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002286 value &= ~K8_NBCFG_ECC_ENABLE;
Borislav Petkovb2b0c602010-10-08 18:32:29 +02002287 amd64_write_pci_cfg(F3, K8_NBCFG, value);
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002288 }
2289
2290 /* restore the NB Enable MCGCTL bit */
Borislav Petkov2299ef72010-10-15 17:44:04 +02002291 if (toggle_ecc_err_reporting(s, nid, OFF))
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002292 amd64_warn("Error restoring NB MCGCTL settings!\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002293}
2294
Doug Thompsonf9431992009-04-27 19:46:08 +02002295/*
Borislav Petkov2299ef72010-10-15 17:44:04 +02002296 * EDAC requires that the BIOS have ECC enabled before
2297 * taking over the processing of ECC errors. A command line
2298 * option allows to force-enable hardware ECC later in
2299 * enable_ecc_error_reporting().
Doug Thompsonf9431992009-04-27 19:46:08 +02002300 */
Borislav Petkovcab4d272010-02-11 17:15:57 +01002301static const char *ecc_msg =
2302 "ECC disabled in the BIOS or no ECC capability, module will not load.\n"
2303 " Either enable ECC checking or force module loading by setting "
2304 "'ecc_enable_override'.\n"
2305 " (Note that use of the override may cause unknown side effects.)\n";
Borislav Petkovbe3468e2009-08-05 15:47:22 +02002306
Borislav Petkov2299ef72010-10-15 17:44:04 +02002307static bool ecc_enabled(struct pci_dev *F3, u8 nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002308{
2309 u32 value;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002310 u8 ecc_en = 0;
Borislav Petkov06724532009-09-16 13:05:46 +02002311 bool nb_mce_en = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002312
Borislav Petkov2299ef72010-10-15 17:44:04 +02002313 amd64_read_pci_cfg(F3, K8_NBCFG, &value);
Doug Thompsonf9431992009-04-27 19:46:08 +02002314
Borislav Petkov2299ef72010-10-15 17:44:04 +02002315 ecc_en = !!(value & K8_NBCFG_ECC_ENABLE);
2316 amd64_info("DRAM ECC %s.\n", (ecc_en ? "enabled" : "disabled"));
Doug Thompsonf9431992009-04-27 19:46:08 +02002317
Borislav Petkov2299ef72010-10-15 17:44:04 +02002318 nb_mce_en = amd64_nb_mce_bank_enabled_on_node(nid);
Borislav Petkov06724532009-09-16 13:05:46 +02002319 if (!nb_mce_en)
Borislav Petkov2299ef72010-10-15 17:44:04 +02002320 amd64_notice("NB MCE bank disabled, set MSR "
2321 "0x%08x[4] on node %d to enable.\n",
2322 MSR_IA32_MCG_CTL, nid);
Doug Thompsonf9431992009-04-27 19:46:08 +02002323
Borislav Petkov2299ef72010-10-15 17:44:04 +02002324 if (!ecc_en || !nb_mce_en) {
2325 amd64_notice("%s", ecc_msg);
2326 return false;
Borislav Petkov43f5e682009-12-21 18:55:18 +01002327 }
Borislav Petkov2299ef72010-10-15 17:44:04 +02002328 return true;
Doug Thompsonf9431992009-04-27 19:46:08 +02002329}
2330
Doug Thompson7d6034d2009-04-27 20:01:01 +02002331struct mcidev_sysfs_attribute sysfs_attrs[ARRAY_SIZE(amd64_dbg_attrs) +
2332 ARRAY_SIZE(amd64_inj_attrs) +
2333 1];
2334
2335struct mcidev_sysfs_attribute terminator = { .attr = { .name = NULL } };
2336
Borislav Petkov360b7f32010-10-15 19:25:38 +02002337static void set_mc_sysfs_attrs(struct mem_ctl_info *mci)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002338{
2339 unsigned int i = 0, j = 0;
2340
2341 for (; i < ARRAY_SIZE(amd64_dbg_attrs); i++)
2342 sysfs_attrs[i] = amd64_dbg_attrs[i];
2343
Borislav Petkova135cef2010-11-26 19:24:44 +01002344 if (boot_cpu_data.x86 >= 0x10)
2345 for (j = 0; j < ARRAY_SIZE(amd64_inj_attrs); j++, i++)
2346 sysfs_attrs[i] = amd64_inj_attrs[j];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002347
2348 sysfs_attrs[i] = terminator;
2349
2350 mci->mc_driver_sysfs_attributes = sysfs_attrs;
2351}
2352
Borislav Petkov360b7f32010-10-15 19:25:38 +02002353static void setup_mci_misc_attrs(struct mem_ctl_info *mci)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002354{
2355 struct amd64_pvt *pvt = mci->pvt_info;
2356
2357 mci->mtype_cap = MEM_FLAG_DDR2 | MEM_FLAG_RDDR2;
2358 mci->edac_ctl_cap = EDAC_FLAG_NONE;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002359
2360 if (pvt->nbcap & K8_NBCAP_SECDED)
2361 mci->edac_ctl_cap |= EDAC_FLAG_SECDED;
2362
2363 if (pvt->nbcap & K8_NBCAP_CHIPKILL)
2364 mci->edac_ctl_cap |= EDAC_FLAG_S4ECD4ED;
2365
2366 mci->edac_cap = amd64_determine_edac_cap(pvt);
2367 mci->mod_name = EDAC_MOD_STR;
2368 mci->mod_ver = EDAC_AMD64_VERSION;
Borislav Petkov0092b202010-10-01 19:20:05 +02002369 mci->ctl_name = pvt->ctl_name;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002370 mci->dev_name = pci_name(pvt->F2);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002371 mci->ctl_page_to_phys = NULL;
2372
Doug Thompson7d6034d2009-04-27 20:01:01 +02002373 /* memory scrubber interface */
2374 mci->set_sdram_scrub_rate = amd64_set_scrub_rate;
2375 mci->get_sdram_scrub_rate = amd64_get_scrub_rate;
2376}
2377
Borislav Petkov0092b202010-10-01 19:20:05 +02002378/*
2379 * returns a pointer to the family descriptor on success, NULL otherwise.
2380 */
2381static struct amd64_family_type *amd64_per_family_init(struct amd64_pvt *pvt)
Borislav Petkov395ae782010-10-01 18:38:19 +02002382{
Borislav Petkov0092b202010-10-01 19:20:05 +02002383 u8 fam = boot_cpu_data.x86;
2384 struct amd64_family_type *fam_type = NULL;
2385
2386 switch (fam) {
Borislav Petkov395ae782010-10-01 18:38:19 +02002387 case 0xf:
Borislav Petkov0092b202010-10-01 19:20:05 +02002388 fam_type = &amd64_family_types[K8_CPUS];
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002389 pvt->ops = &amd64_family_types[K8_CPUS].ops;
Borislav Petkov0092b202010-10-01 19:20:05 +02002390 pvt->ctl_name = fam_type->ctl_name;
2391 pvt->min_scrubrate = K8_MIN_SCRUB_RATE_BITS;
Borislav Petkov395ae782010-10-01 18:38:19 +02002392 break;
2393 case 0x10:
Borislav Petkov0092b202010-10-01 19:20:05 +02002394 fam_type = &amd64_family_types[F10_CPUS];
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002395 pvt->ops = &amd64_family_types[F10_CPUS].ops;
Borislav Petkov0092b202010-10-01 19:20:05 +02002396 pvt->ctl_name = fam_type->ctl_name;
2397 pvt->min_scrubrate = F10_MIN_SCRUB_RATE_BITS;
Borislav Petkov395ae782010-10-01 18:38:19 +02002398 break;
2399
2400 default:
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002401 amd64_err("Unsupported family!\n");
Borislav Petkov0092b202010-10-01 19:20:05 +02002402 return NULL;
Borislav Petkov395ae782010-10-01 18:38:19 +02002403 }
Borislav Petkov0092b202010-10-01 19:20:05 +02002404
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002405 pvt->ext_model = boot_cpu_data.x86_model >> 4;
2406
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002407 amd64_info("%s %sdetected (node %d).\n", pvt->ctl_name,
Borislav Petkov0092b202010-10-01 19:20:05 +02002408 (fam == 0xf ?
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002409 (pvt->ext_model >= K8_REV_F ? "revF or later "
2410 : "revE or earlier ")
2411 : ""), pvt->mc_node_id);
Borislav Petkov0092b202010-10-01 19:20:05 +02002412 return fam_type;
Borislav Petkov395ae782010-10-01 18:38:19 +02002413}
2414
Borislav Petkov2299ef72010-10-15 17:44:04 +02002415static int amd64_init_one_instance(struct pci_dev *F2)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002416{
2417 struct amd64_pvt *pvt = NULL;
Borislav Petkov0092b202010-10-01 19:20:05 +02002418 struct amd64_family_type *fam_type = NULL;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002419 struct mem_ctl_info *mci = NULL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002420 int err = 0, ret;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002421 u8 nid = get_node_id(F2);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002422
2423 ret = -ENOMEM;
2424 pvt = kzalloc(sizeof(struct amd64_pvt), GFP_KERNEL);
2425 if (!pvt)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002426 goto err_ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002427
Borislav Petkov360b7f32010-10-15 19:25:38 +02002428 pvt->mc_node_id = nid;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002429 pvt->F2 = F2;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002430
Borislav Petkov395ae782010-10-01 18:38:19 +02002431 ret = -EINVAL;
Borislav Petkov0092b202010-10-01 19:20:05 +02002432 fam_type = amd64_per_family_init(pvt);
2433 if (!fam_type)
Borislav Petkov395ae782010-10-01 18:38:19 +02002434 goto err_free;
2435
Doug Thompson7d6034d2009-04-27 20:01:01 +02002436 ret = -ENODEV;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002437 err = reserve_mc_sibling_devs(pvt, fam_type->f1_id, fam_type->f3_id);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002438 if (err)
2439 goto err_free;
2440
Borislav Petkov360b7f32010-10-15 19:25:38 +02002441 read_mc_regs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002442
Doug Thompson7d6034d2009-04-27 20:01:01 +02002443 /*
2444 * We need to determine how many memory channels there are. Then use
2445 * that information for calculating the size of the dynamic instance
Borislav Petkov360b7f32010-10-15 19:25:38 +02002446 * tables in the 'mci' structure.
Doug Thompson7d6034d2009-04-27 20:01:01 +02002447 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002448 ret = -EINVAL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002449 pvt->channel_count = pvt->ops->early_channel_count(pvt);
2450 if (pvt->channel_count < 0)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002451 goto err_siblings;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002452
2453 ret = -ENOMEM;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002454 mci = edac_mc_alloc(0, pvt->csels[0].b_cnt, pvt->channel_count, nid);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002455 if (!mci)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002456 goto err_siblings;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002457
2458 mci->pvt_info = pvt;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002459 mci->dev = &pvt->F2->dev;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002460
Borislav Petkov360b7f32010-10-15 19:25:38 +02002461 setup_mci_misc_attrs(mci);
2462
2463 if (init_csrows(mci))
Doug Thompson7d6034d2009-04-27 20:01:01 +02002464 mci->edac_cap = EDAC_FLAG_NONE;
2465
Borislav Petkov360b7f32010-10-15 19:25:38 +02002466 set_mc_sysfs_attrs(mci);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002467
2468 ret = -ENODEV;
2469 if (edac_mc_add_mc(mci)) {
2470 debugf1("failed edac_mc_add_mc()\n");
2471 goto err_add_mc;
2472 }
2473
Borislav Petkov549d0422009-07-24 13:51:42 +02002474 /* register stuff with EDAC MCE */
2475 if (report_gart_errors)
2476 amd_report_gart_errors(true);
2477
2478 amd_register_ecc_decoder(amd64_decode_bus_error);
2479
Borislav Petkov360b7f32010-10-15 19:25:38 +02002480 mcis[nid] = mci;
2481
2482 atomic_inc(&drv_instances);
2483
Doug Thompson7d6034d2009-04-27 20:01:01 +02002484 return 0;
2485
2486err_add_mc:
2487 edac_mc_free(mci);
2488
Borislav Petkov360b7f32010-10-15 19:25:38 +02002489err_siblings:
2490 free_mc_sibling_devs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002491
Borislav Petkov360b7f32010-10-15 19:25:38 +02002492err_free:
2493 kfree(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002494
Borislav Petkov360b7f32010-10-15 19:25:38 +02002495err_ret:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002496 return ret;
2497}
2498
Borislav Petkov2299ef72010-10-15 17:44:04 +02002499static int __devinit amd64_probe_one_instance(struct pci_dev *pdev,
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002500 const struct pci_device_id *mc_type)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002501{
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002502 u8 nid = get_node_id(pdev);
Borislav Petkov2299ef72010-10-15 17:44:04 +02002503 struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002504 struct ecc_settings *s;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002505 int ret = 0;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002506
Doug Thompson7d6034d2009-04-27 20:01:01 +02002507 ret = pci_enable_device(pdev);
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002508 if (ret < 0) {
Doug Thompson7d6034d2009-04-27 20:01:01 +02002509 debugf0("ret=%d\n", ret);
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002510 return -EIO;
2511 }
2512
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002513 ret = -ENOMEM;
2514 s = kzalloc(sizeof(struct ecc_settings), GFP_KERNEL);
2515 if (!s)
Borislav Petkov2299ef72010-10-15 17:44:04 +02002516 goto err_out;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002517
2518 ecc_stngs[nid] = s;
2519
Borislav Petkov2299ef72010-10-15 17:44:04 +02002520 if (!ecc_enabled(F3, nid)) {
2521 ret = -ENODEV;
2522
2523 if (!ecc_enable_override)
2524 goto err_enable;
2525
2526 amd64_warn("Forcing ECC on!\n");
2527
2528 if (!enable_ecc_error_reporting(s, nid, F3))
2529 goto err_enable;
2530 }
2531
2532 ret = amd64_init_one_instance(pdev);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002533 if (ret < 0) {
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002534 amd64_err("Error probing instance: %d\n", nid);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002535 restore_ecc_error_reporting(s, nid, F3);
2536 }
Doug Thompson7d6034d2009-04-27 20:01:01 +02002537
2538 return ret;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002539
2540err_enable:
2541 kfree(s);
2542 ecc_stngs[nid] = NULL;
2543
2544err_out:
2545 return ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002546}
2547
2548static void __devexit amd64_remove_one_instance(struct pci_dev *pdev)
2549{
2550 struct mem_ctl_info *mci;
2551 struct amd64_pvt *pvt;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002552 u8 nid = get_node_id(pdev);
2553 struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
2554 struct ecc_settings *s = ecc_stngs[nid];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002555
2556 /* Remove from EDAC CORE tracking list */
2557 mci = edac_mc_del_mc(&pdev->dev);
2558 if (!mci)
2559 return;
2560
2561 pvt = mci->pvt_info;
2562
Borislav Petkov360b7f32010-10-15 19:25:38 +02002563 restore_ecc_error_reporting(s, nid, F3);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002564
Borislav Petkov360b7f32010-10-15 19:25:38 +02002565 free_mc_sibling_devs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002566
Borislav Petkov549d0422009-07-24 13:51:42 +02002567 /* unregister from EDAC MCE */
2568 amd_report_gart_errors(false);
2569 amd_unregister_ecc_decoder(amd64_decode_bus_error);
2570
Borislav Petkov360b7f32010-10-15 19:25:38 +02002571 kfree(ecc_stngs[nid]);
2572 ecc_stngs[nid] = NULL;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002573
Doug Thompson7d6034d2009-04-27 20:01:01 +02002574 /* Free the EDAC CORE resources */
Borislav Petkov8f68ed92009-12-21 15:15:59 +01002575 mci->pvt_info = NULL;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002576 mcis[nid] = NULL;
Borislav Petkov8f68ed92009-12-21 15:15:59 +01002577
2578 kfree(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002579 edac_mc_free(mci);
2580}
2581
2582/*
2583 * This table is part of the interface for loading drivers for PCI devices. The
2584 * PCI core identifies what devices are on a system during boot, and then
2585 * inquiry this table to see if this driver is for a given device found.
2586 */
2587static const struct pci_device_id amd64_pci_table[] __devinitdata = {
2588 {
2589 .vendor = PCI_VENDOR_ID_AMD,
2590 .device = PCI_DEVICE_ID_AMD_K8_NB_MEMCTL,
2591 .subvendor = PCI_ANY_ID,
2592 .subdevice = PCI_ANY_ID,
2593 .class = 0,
2594 .class_mask = 0,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002595 },
2596 {
2597 .vendor = PCI_VENDOR_ID_AMD,
2598 .device = PCI_DEVICE_ID_AMD_10H_NB_DRAM,
2599 .subvendor = PCI_ANY_ID,
2600 .subdevice = PCI_ANY_ID,
2601 .class = 0,
2602 .class_mask = 0,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002603 },
Doug Thompson7d6034d2009-04-27 20:01:01 +02002604 {0, }
2605};
2606MODULE_DEVICE_TABLE(pci, amd64_pci_table);
2607
2608static struct pci_driver amd64_pci_driver = {
2609 .name = EDAC_MOD_STR,
Borislav Petkov2299ef72010-10-15 17:44:04 +02002610 .probe = amd64_probe_one_instance,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002611 .remove = __devexit_p(amd64_remove_one_instance),
2612 .id_table = amd64_pci_table,
2613};
2614
Borislav Petkov360b7f32010-10-15 19:25:38 +02002615static void setup_pci_device(void)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002616{
2617 struct mem_ctl_info *mci;
2618 struct amd64_pvt *pvt;
2619
2620 if (amd64_ctl_pci)
2621 return;
2622
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002623 mci = mcis[0];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002624 if (mci) {
2625
2626 pvt = mci->pvt_info;
2627 amd64_ctl_pci =
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002628 edac_pci_create_generic_ctl(&pvt->F2->dev, EDAC_MOD_STR);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002629
2630 if (!amd64_ctl_pci) {
2631 pr_warning("%s(): Unable to create PCI control\n",
2632 __func__);
2633
2634 pr_warning("%s(): PCI error report via EDAC not set\n",
2635 __func__);
2636 }
2637 }
2638}
2639
2640static int __init amd64_edac_init(void)
2641{
Borislav Petkov360b7f32010-10-15 19:25:38 +02002642 int err = -ENODEV;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002643
2644 edac_printk(KERN_INFO, EDAC_MOD_STR, EDAC_AMD64_VERSION "\n");
2645
2646 opstate_init();
2647
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +02002648 if (amd_cache_northbridges() < 0)
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002649 goto err_ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002650
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002651 err = -ENOMEM;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002652 mcis = kzalloc(amd_nb_num() * sizeof(mcis[0]), GFP_KERNEL);
2653 ecc_stngs = kzalloc(amd_nb_num() * sizeof(ecc_stngs[0]), GFP_KERNEL);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002654 if (!(mcis && ecc_stngs))
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002655 goto err_ret;
2656
Borislav Petkov50542252009-12-11 18:14:40 +01002657 msrs = msrs_alloc();
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002658 if (!msrs)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002659 goto err_free;
Borislav Petkov50542252009-12-11 18:14:40 +01002660
Doug Thompson7d6034d2009-04-27 20:01:01 +02002661 err = pci_register_driver(&amd64_pci_driver);
2662 if (err)
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002663 goto err_pci;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002664
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002665 err = -ENODEV;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002666 if (!atomic_read(&drv_instances))
2667 goto err_no_instances;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002668
Borislav Petkov360b7f32010-10-15 19:25:38 +02002669 setup_pci_device();
2670 return 0;
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002671
Borislav Petkov360b7f32010-10-15 19:25:38 +02002672err_no_instances:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002673 pci_unregister_driver(&amd64_pci_driver);
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002674
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002675err_pci:
2676 msrs_free(msrs);
2677 msrs = NULL;
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002678
Borislav Petkov360b7f32010-10-15 19:25:38 +02002679err_free:
2680 kfree(mcis);
2681 mcis = NULL;
2682
2683 kfree(ecc_stngs);
2684 ecc_stngs = NULL;
2685
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002686err_ret:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002687 return err;
2688}
2689
2690static void __exit amd64_edac_exit(void)
2691{
2692 if (amd64_ctl_pci)
2693 edac_pci_release_generic_ctl(amd64_ctl_pci);
2694
2695 pci_unregister_driver(&amd64_pci_driver);
Borislav Petkov50542252009-12-11 18:14:40 +01002696
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002697 kfree(ecc_stngs);
2698 ecc_stngs = NULL;
2699
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002700 kfree(mcis);
2701 mcis = NULL;
2702
Borislav Petkov50542252009-12-11 18:14:40 +01002703 msrs_free(msrs);
2704 msrs = NULL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002705}
2706
2707module_init(amd64_edac_init);
2708module_exit(amd64_edac_exit);
2709
2710MODULE_LICENSE("GPL");
2711MODULE_AUTHOR("SoftwareBitMaker: Doug Thompson, "
2712 "Dave Peterson, Thayne Harbaugh");
2713MODULE_DESCRIPTION("MC support for AMD64 memory controllers - "
2714 EDAC_AMD64_VERSION);
2715
2716module_param(edac_op_state, int, 0444);
2717MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");