blob: dfc51bb425da93b5dc6e2ac55af8ea3125b9e1b9 [file] [log] [blame]
Steve Sakomancc175572008-10-30 21:35:26 -07001/*
2 * ALSA SoC TWL4030 codec driver
3 *
4 * Author: Steve Sakoman, <steve@sakoman.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * version 2 as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
13 * General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
18 * 02110-1301 USA
19 *
20 */
21
22#include <linux/module.h>
23#include <linux/moduleparam.h>
24#include <linux/init.h>
25#include <linux/delay.h>
26#include <linux/pm.h>
27#include <linux/i2c.h>
28#include <linux/platform_device.h>
Peter Ujfalusi2d6d6492012-09-10 13:46:32 +030029#include <linux/of.h>
30#include <linux/of_gpio.h>
Santosh Shilimkarb07682b2009-12-13 20:05:51 +010031#include <linux/i2c/twl.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Peter Ujfalusi281ecd12012-09-10 13:46:27 +030033#include <linux/gpio.h>
Steve Sakomancc175572008-10-30 21:35:26 -070034#include <sound/core.h>
35#include <sound/pcm.h>
36#include <sound/pcm_params.h>
37#include <sound/soc.h>
Steve Sakomancc175572008-10-30 21:35:26 -070038#include <sound/initval.h>
Peter Ujfalusic10b82c2008-11-24 13:49:35 +020039#include <sound/tlv.h>
Steve Sakomancc175572008-10-30 21:35:26 -070040
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000041/* Register descriptions are here */
Peter Ujfalusi57fe7252011-05-31 12:02:49 +030042#include <linux/mfd/twl4030-audio.h>
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000043
Peter Ujfalusi5712ded2012-12-31 11:51:46 +010044/* TWL4030 PMBR1 Register */
45#define TWL4030_PMBR1_REG 0x0D
46/* TWL4030 PMBR1 Register GPIO6 mux bits */
47#define TWL4030_GPIO6_PWM0_MUTE(value) ((value & 0x03) << 2)
48
Lars-Peter Clausen052901f42013-10-06 13:43:50 +020049#define TWL4030_CACHEREGNUM (TWL4030_REG_MISC_SET_2 + 1)
Steve Sakomancc175572008-10-30 21:35:26 -070050
51/*
52 * twl4030 register cache & default register settings
53 */
54static const u8 twl4030_reg[TWL4030_CACHEREGNUM] = {
55 0x00, /* this register not used */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +030056 0x00, /* REG_CODEC_MODE (0x1) */
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +030057 0x00, /* REG_OPTION (0x2) */
Steve Sakomancc175572008-10-30 21:35:26 -070058 0x00, /* REG_UNKNOWN (0x3) */
59 0x00, /* REG_MICBIAS_CTL (0x4) */
Peter Ujfalusi979bb1f2010-05-26 11:38:16 +030060 0x00, /* REG_ANAMICL (0x5) */
Grazvydas Ignotas5920b452008-12-02 20:48:58 +020061 0x00, /* REG_ANAMICR (0x6) */
62 0x00, /* REG_AVADC_CTL (0x7) */
Steve Sakomancc175572008-10-30 21:35:26 -070063 0x00, /* REG_ADCMICSEL (0x8) */
64 0x00, /* REG_DIGMIXING (0x9) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +030065 0x0f, /* REG_ATXL1PGA (0xA) */
66 0x0f, /* REG_ATXR1PGA (0xB) */
67 0x0f, /* REG_AVTXL2PGA (0xC) */
68 0x0f, /* REG_AVTXR2PGA (0xD) */
Peter Ujfalusic42a59e2010-02-09 15:24:04 +020069 0x00, /* REG_AUDIO_IF (0xE) */
Steve Sakomancc175572008-10-30 21:35:26 -070070 0x00, /* REG_VOICE_IF (0xF) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +030071 0x3f, /* REG_ARXR1PGA (0x10) */
72 0x3f, /* REG_ARXL1PGA (0x11) */
73 0x3f, /* REG_ARXR2PGA (0x12) */
74 0x3f, /* REG_ARXL2PGA (0x13) */
75 0x25, /* REG_VRXPGA (0x14) */
Steve Sakomancc175572008-10-30 21:35:26 -070076 0x00, /* REG_VSTPGA (0x15) */
77 0x00, /* REG_VRX2ARXPGA (0x16) */
Peter Ujfalusic8124592010-01-28 15:57:04 +020078 0x00, /* REG_AVDAC_CTL (0x17) */
Steve Sakomancc175572008-10-30 21:35:26 -070079 0x00, /* REG_ARX2VTXPGA (0x18) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +030080 0x32, /* REG_ARXL1_APGA_CTL (0x19) */
81 0x32, /* REG_ARXR1_APGA_CTL (0x1A) */
82 0x32, /* REG_ARXL2_APGA_CTL (0x1B) */
83 0x32, /* REG_ARXR2_APGA_CTL (0x1C) */
Steve Sakomancc175572008-10-30 21:35:26 -070084 0x00, /* REG_ATX2ARXPGA (0x1D) */
85 0x00, /* REG_BT_IF (0x1E) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +030086 0x55, /* REG_BTPGA (0x1F) */
Steve Sakomancc175572008-10-30 21:35:26 -070087 0x00, /* REG_BTSTPGA (0x20) */
88 0x00, /* REG_EAR_CTL (0x21) */
Peter Ujfalusie47c7962010-02-17 09:49:54 +020089 0x00, /* REG_HS_SEL (0x22) */
90 0x00, /* REG_HS_GAIN_SET (0x23) */
Steve Sakomancc175572008-10-30 21:35:26 -070091 0x00, /* REG_HS_POPN_SET (0x24) */
92 0x00, /* REG_PREDL_CTL (0x25) */
93 0x00, /* REG_PREDR_CTL (0x26) */
94 0x00, /* REG_PRECKL_CTL (0x27) */
95 0x00, /* REG_PRECKR_CTL (0x28) */
96 0x00, /* REG_HFL_CTL (0x29) */
97 0x00, /* REG_HFR_CTL (0x2A) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +030098 0x05, /* REG_ALC_CTL (0x2B) */
Steve Sakomancc175572008-10-30 21:35:26 -070099 0x00, /* REG_ALC_SET1 (0x2C) */
100 0x00, /* REG_ALC_SET2 (0x2D) */
101 0x00, /* REG_BOOST_CTL (0x2E) */
Peter Ujfalusif8d05bd2008-11-24 08:25:45 +0200102 0x00, /* REG_SOFTVOL_CTL (0x2F) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +0300103 0x13, /* REG_DTMF_FREQSEL (0x30) */
Steve Sakomancc175572008-10-30 21:35:26 -0700104 0x00, /* REG_DTMF_TONEXT1H (0x31) */
105 0x00, /* REG_DTMF_TONEXT1L (0x32) */
106 0x00, /* REG_DTMF_TONEXT2H (0x33) */
107 0x00, /* REG_DTMF_TONEXT2L (0x34) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +0300108 0x79, /* REG_DTMF_TONOFF (0x35) */
109 0x11, /* REG_DTMF_WANONOFF (0x36) */
Steve Sakomancc175572008-10-30 21:35:26 -0700110 0x00, /* REG_I2S_RX_SCRAMBLE_H (0x37) */
111 0x00, /* REG_I2S_RX_SCRAMBLE_M (0x38) */
112 0x00, /* REG_I2S_RX_SCRAMBLE_L (0x39) */
Peter Ujfalusic8124592010-01-28 15:57:04 +0200113 0x06, /* REG_APLL_CTL (0x3A) */
Steve Sakomancc175572008-10-30 21:35:26 -0700114 0x00, /* REG_DTMF_CTL (0x3B) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +0300115 0x44, /* REG_DTMF_PGA_CTL2 (0x3C) */
116 0x69, /* REG_DTMF_PGA_CTL1 (0x3D) */
Steve Sakomancc175572008-10-30 21:35:26 -0700117 0x00, /* REG_MISC_SET_1 (0x3E) */
118 0x00, /* REG_PCMBTMUX (0x3F) */
119 0x00, /* not used (0x40) */
120 0x00, /* not used (0x41) */
121 0x00, /* not used (0x42) */
122 0x00, /* REG_RX_PATH_SEL (0x43) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +0300123 0x32, /* REG_VDL_APGA_CTL (0x44) */
Steve Sakomancc175572008-10-30 21:35:26 -0700124 0x00, /* REG_VIBRA_CTL (0x45) */
125 0x00, /* REG_VIBRA_SET (0x46) */
126 0x00, /* REG_VIBRA_PWM_SET (0x47) */
127 0x00, /* REG_ANAMIC_GAIN (0x48) */
128 0x00, /* REG_MISC_SET_2 (0x49) */
129};
130
Peter Ujfalusi73939582009-01-29 14:57:50 +0200131/* codec private data */
132struct twl4030_priv {
Peter Ujfalusi73939582009-01-29 14:57:50 +0200133 unsigned int codec_powered;
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +0300134
135 /* reference counts of AIF/APLL users */
Peter Ujfalusi2845fa12009-10-28 10:57:05 +0200136 unsigned int apll_enabled;
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +0200137
138 struct snd_pcm_substream *master_substream;
139 struct snd_pcm_substream *slave_substream;
Peter Ujfalusi6b87a912009-04-17 15:55:08 +0300140
141 unsigned int configured;
142 unsigned int rate;
143 unsigned int sample_bits;
144 unsigned int channels;
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300145
146 unsigned int sysclk;
147
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200148 /* Output (with associated amp) states */
149 u8 hsl_enabled, hsr_enabled;
150 u8 earpiece_enabled;
151 u8 predrivel_enabled, predriver_enabled;
152 u8 carkitl_enabled, carkitr_enabled;
Peter Ujfalusi01ea6ba2010-07-20 15:49:09 +0300153
Peter Ujfalusi182f73f2012-09-10 13:46:31 +0300154 struct twl4030_codec_data *pdata;
Peter Ujfalusi73939582009-01-29 14:57:50 +0200155};
156
Steve Sakomancc175572008-10-30 21:35:26 -0700157/*
158 * read twl4030 register cache
159 */
160static inline unsigned int twl4030_read_reg_cache(struct snd_soc_codec *codec,
161 unsigned int reg)
162{
Takashi Iwaid08664f2009-06-04 09:58:18 +0200163 u8 *cache = codec->reg_cache;
Steve Sakomancc175572008-10-30 21:35:26 -0700164
Ian Molton91432e92009-01-17 17:44:23 +0000165 if (reg >= TWL4030_CACHEREGNUM)
166 return -EIO;
167
Steve Sakomancc175572008-10-30 21:35:26 -0700168 return cache[reg];
169}
170
171/*
172 * write twl4030 register cache
173 */
174static inline void twl4030_write_reg_cache(struct snd_soc_codec *codec,
175 u8 reg, u8 value)
176{
177 u8 *cache = codec->reg_cache;
178
179 if (reg >= TWL4030_CACHEREGNUM)
180 return;
181 cache[reg] = value;
182}
183
184/*
185 * write to the twl4030 register space
186 */
187static int twl4030_write(struct snd_soc_codec *codec,
188 unsigned int reg, unsigned int value)
189{
Mark Brownb2c812e2010-04-14 15:35:19 +0900190 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200191 int write_to_reg = 0;
192
Steve Sakomancc175572008-10-30 21:35:26 -0700193 twl4030_write_reg_cache(codec, reg, value);
Lars-Peter Clausen052901f42013-10-06 13:43:50 +0200194 /* Decide if the given register can be written */
195 switch (reg) {
196 case TWL4030_REG_EAR_CTL:
197 if (twl4030->earpiece_enabled)
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200198 write_to_reg = 1;
Lars-Peter Clausen052901f42013-10-06 13:43:50 +0200199 break;
200 case TWL4030_REG_PREDL_CTL:
201 if (twl4030->predrivel_enabled)
202 write_to_reg = 1;
203 break;
204 case TWL4030_REG_PREDR_CTL:
205 if (twl4030->predriver_enabled)
206 write_to_reg = 1;
207 break;
208 case TWL4030_REG_PRECKL_CTL:
209 if (twl4030->carkitl_enabled)
210 write_to_reg = 1;
211 break;
212 case TWL4030_REG_PRECKR_CTL:
213 if (twl4030->carkitr_enabled)
214 write_to_reg = 1;
215 break;
216 case TWL4030_REG_HS_GAIN_SET:
217 if (twl4030->hsl_enabled || twl4030->hsr_enabled)
218 write_to_reg = 1;
219 break;
220 default:
221 /* All other register can be written */
222 write_to_reg = 1;
223 break;
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200224 }
Lars-Peter Clausen052901f42013-10-06 13:43:50 +0200225 if (write_to_reg)
226 return twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
227 value, reg);
228
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200229 return 0;
Steve Sakomancc175572008-10-30 21:35:26 -0700230}
231
Peter Ujfalusi7e6120c2010-10-25 11:34:23 +0300232static inline void twl4030_wait_ms(int time)
233{
234 if (time < 60) {
235 time *= 1000;
236 usleep_range(time, time + 500);
237 } else {
238 msleep(time);
239 }
240}
241
Peter Ujfalusidb04e2c2009-01-27 11:29:40 +0200242static void twl4030_codec_enable(struct snd_soc_codec *codec, int enable)
Steve Sakomancc175572008-10-30 21:35:26 -0700243{
Mark Brownb2c812e2010-04-14 15:35:19 +0900244 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +0300245 int mode;
Steve Sakomancc175572008-10-30 21:35:26 -0700246
Peter Ujfalusi73939582009-01-29 14:57:50 +0200247 if (enable == twl4030->codec_powered)
248 return;
249
Peter Ujfalusidb04e2c2009-01-27 11:29:40 +0200250 if (enable)
Peter Ujfalusi57fe7252011-05-31 12:02:49 +0300251 mode = twl4030_audio_enable_resource(TWL4030_AUDIO_RES_POWER);
Peter Ujfalusidb04e2c2009-01-27 11:29:40 +0200252 else
Peter Ujfalusi57fe7252011-05-31 12:02:49 +0300253 mode = twl4030_audio_disable_resource(TWL4030_AUDIO_RES_POWER);
Steve Sakomancc175572008-10-30 21:35:26 -0700254
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +0300255 if (mode >= 0) {
256 twl4030_write_reg_cache(codec, TWL4030_REG_CODEC_MODE, mode);
257 twl4030->codec_powered = enable;
258 }
Steve Sakomancc175572008-10-30 21:35:26 -0700259
260 /* REVISIT: this delay is present in TI sample drivers */
261 /* but there seems to be no TRM requirement for it */
262 udelay(10);
263}
264
Peter Ujfalusi9fdcc0f2010-05-26 11:38:18 +0300265static inline void twl4030_check_defaults(struct snd_soc_codec *codec)
Steve Sakomancc175572008-10-30 21:35:26 -0700266{
Peter Ujfalusi9fdcc0f2010-05-26 11:38:18 +0300267 int i, difference = 0;
268 u8 val;
Steve Sakomancc175572008-10-30 21:35:26 -0700269
Peter Ujfalusi9fdcc0f2010-05-26 11:38:18 +0300270 dev_dbg(codec->dev, "Checking TWL audio default configuration\n");
271 for (i = 1; i <= TWL4030_REG_MISC_SET_2; i++) {
272 twl_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &val, i);
273 if (val != twl4030_reg[i]) {
274 difference++;
275 dev_dbg(codec->dev,
276 "Reg 0x%02x: chip: 0x%02x driver: 0x%02x\n",
277 i, val, twl4030_reg[i]);
278 }
279 }
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300280 dev_dbg(codec->dev, "Found %d non-matching registers. %s\n",
Peter Ujfalusi9fdcc0f2010-05-26 11:38:18 +0300281 difference, difference ? "Not OK" : "OK");
282}
283
Peter Ujfalusia3a29b52010-05-26 11:38:21 +0300284static inline void twl4030_reset_registers(struct snd_soc_codec *codec)
285{
286 int i;
Steve Sakomancc175572008-10-30 21:35:26 -0700287
288 /* set all audio section registers to reasonable defaults */
289 for (i = TWL4030_REG_OPTION; i <= TWL4030_REG_MISC_SET_2; i++)
Peter Ujfalusi68d01952009-11-04 09:58:20 +0200290 if (i != TWL4030_REG_APLL_CTL)
Peter Ujfalusia3a29b52010-05-26 11:38:21 +0300291 twl4030_write(codec, i, twl4030_reg[i]);
Steve Sakomancc175572008-10-30 21:35:26 -0700292
293}
294
Peter Ujfalusi2d6d6492012-09-10 13:46:32 +0300295static void twl4030_setup_pdata_of(struct twl4030_codec_data *pdata,
296 struct device_node *node)
297{
298 int value;
299
300 of_property_read_u32(node, "ti,digimic_delay",
301 &pdata->digimic_delay);
302 of_property_read_u32(node, "ti,ramp_delay_value",
303 &pdata->ramp_delay_value);
304 of_property_read_u32(node, "ti,offset_cncl_path",
305 &pdata->offset_cncl_path);
306 if (!of_property_read_u32(node, "ti,hs_extmute", &value))
307 pdata->hs_extmute = value;
308
309 pdata->hs_extmute_gpio = of_get_named_gpio(node,
310 "ti,hs_extmute_gpio", 0);
311 if (gpio_is_valid(pdata->hs_extmute_gpio))
312 pdata->hs_extmute = 1;
313}
314
315static struct twl4030_codec_data *twl4030_get_pdata(struct snd_soc_codec *codec)
Steve Sakomancc175572008-10-30 21:35:26 -0700316{
Peter Ujfalusi4ae6df5e2011-05-31 15:21:13 +0300317 struct twl4030_codec_data *pdata = dev_get_platdata(codec->dev);
Peter Ujfalusi2d6d6492012-09-10 13:46:32 +0300318 struct device_node *twl4030_codec_node = NULL;
319
320 twl4030_codec_node = of_find_node_by_name(codec->dev->parent->of_node,
321 "codec");
322
323 if (!pdata && twl4030_codec_node) {
324 pdata = devm_kzalloc(codec->dev,
325 sizeof(struct twl4030_codec_data),
326 GFP_KERNEL);
327 if (!pdata) {
328 dev_err(codec->dev, "Can not allocate memory\n");
329 return NULL;
330 }
331 twl4030_setup_pdata_of(pdata, twl4030_codec_node);
332 }
333
334 return pdata;
335}
336
337static void twl4030_init_chip(struct snd_soc_codec *codec)
338{
339 struct twl4030_codec_data *pdata;
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300340 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
341 u8 reg, byte;
342 int i = 0;
Steve Sakomancc175572008-10-30 21:35:26 -0700343
Peter Ujfalusi2d6d6492012-09-10 13:46:32 +0300344 pdata = twl4030_get_pdata(codec);
345
Peter Ujfalusi5712ded2012-12-31 11:51:46 +0100346 if (pdata && pdata->hs_extmute) {
347 if (gpio_is_valid(pdata->hs_extmute_gpio)) {
348 int ret;
Peter Ujfalusi281ecd12012-09-10 13:46:27 +0300349
Peter Ujfalusi5712ded2012-12-31 11:51:46 +0100350 if (!pdata->hs_extmute_gpio)
351 dev_warn(codec->dev,
352 "Extmute GPIO is 0 is this correct?\n");
Peter Ujfalusi281ecd12012-09-10 13:46:27 +0300353
Peter Ujfalusi5712ded2012-12-31 11:51:46 +0100354 ret = gpio_request_one(pdata->hs_extmute_gpio,
355 GPIOF_OUT_INIT_LOW,
356 "hs_extmute");
357 if (ret) {
358 dev_err(codec->dev,
359 "Failed to get hs_extmute GPIO\n");
360 pdata->hs_extmute_gpio = -1;
361 }
362 } else {
363 u8 pin_mux;
364
365 /* Set TWL4030 GPIO6 as EXTMUTE signal */
366 twl_i2c_read_u8(TWL4030_MODULE_INTBR, &pin_mux,
367 TWL4030_PMBR1_REG);
368 pin_mux &= ~TWL4030_GPIO6_PWM0_MUTE(0x03);
369 pin_mux |= TWL4030_GPIO6_PWM0_MUTE(0x02);
370 twl_i2c_write_u8(TWL4030_MODULE_INTBR, pin_mux,
371 TWL4030_PMBR1_REG);
Peter Ujfalusi281ecd12012-09-10 13:46:27 +0300372 }
373 }
374
Peter Ujfalusi9fdcc0f2010-05-26 11:38:18 +0300375 /* Check defaults, if instructed before anything else */
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000376 if (pdata && pdata->check_defaults)
Peter Ujfalusi9fdcc0f2010-05-26 11:38:18 +0300377 twl4030_check_defaults(codec);
378
Peter Ujfalusia3a29b52010-05-26 11:38:21 +0300379 /* Reset registers, if no setup data or if instructed to do so */
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000380 if (!pdata || (pdata && pdata->reset_registers))
Peter Ujfalusia3a29b52010-05-26 11:38:21 +0300381 twl4030_reset_registers(codec);
382
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300383 /* Refresh APLL_CTL register from HW */
Peter Ujfalusi9fdcc0f2010-05-26 11:38:18 +0300384 twl_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &byte,
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300385 TWL4030_REG_APLL_CTL);
386 twl4030_write_reg_cache(codec, TWL4030_REG_APLL_CTL, byte);
387
388 /* anti-pop when changing analog gain */
389 reg = twl4030_read_reg_cache(codec, TWL4030_REG_MISC_SET_1);
390 twl4030_write(codec, TWL4030_REG_MISC_SET_1,
391 reg | TWL4030_SMOOTH_ANAVOL_EN);
392
393 twl4030_write(codec, TWL4030_REG_OPTION,
394 TWL4030_ATXL1_EN | TWL4030_ATXR1_EN |
395 TWL4030_ARXL2_EN | TWL4030_ARXR2_EN);
396
Peter Ujfalusi3c36cc62010-05-26 11:38:19 +0300397 /* REG_ARXR2_APGA_CTL reset according to the TRM: 0dB, DA_EN */
398 twl4030_write(codec, TWL4030_REG_ARXR2_APGA_CTL, 0x32);
399
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300400 /* Machine dependent setup */
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000401 if (!pdata)
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300402 return;
403
Peter Ujfalusi182f73f2012-09-10 13:46:31 +0300404 twl4030->pdata = pdata;
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300405
406 reg = twl4030_read_reg_cache(codec, TWL4030_REG_HS_POPN_SET);
407 reg &= ~TWL4030_RAMP_DELAY;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000408 reg |= (pdata->ramp_delay_value << 2);
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300409 twl4030_write_reg_cache(codec, TWL4030_REG_HS_POPN_SET, reg);
410
411 /* initiate offset cancellation */
412 twl4030_codec_enable(codec, 1);
413
414 reg = twl4030_read_reg_cache(codec, TWL4030_REG_ANAMICL);
415 reg &= ~TWL4030_OFFSET_CNCL_SEL;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000416 reg |= pdata->offset_cncl_path;
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300417 twl4030_write(codec, TWL4030_REG_ANAMICL,
418 reg | TWL4030_CNCL_OFFSET_START);
419
Peter Ujfalusi7e6120c2010-10-25 11:34:23 +0300420 /*
421 * Wait for offset cancellation to complete.
422 * Since this takes a while, do not slam the i2c.
423 * Start polling the status after ~20ms.
424 */
425 msleep(20);
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300426 do {
Peter Ujfalusi7e6120c2010-10-25 11:34:23 +0300427 usleep_range(1000, 2000);
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300428 twl_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &byte,
429 TWL4030_REG_ANAMICL);
430 } while ((i++ < 100) &&
431 ((byte & TWL4030_CNCL_OFFSET_START) ==
432 TWL4030_CNCL_OFFSET_START));
433
434 /* Make sure that the reg_cache has the same value as the HW */
435 twl4030_write_reg_cache(codec, TWL4030_REG_ANAMICL, byte);
436
Steve Sakomancc175572008-10-30 21:35:26 -0700437 twl4030_codec_enable(codec, 0);
Steve Sakomancc175572008-10-30 21:35:26 -0700438}
439
Peter Ujfalusi2845fa12009-10-28 10:57:05 +0200440static void twl4030_apll_enable(struct snd_soc_codec *codec, int enable)
Peter Ujfalusi73939582009-01-29 14:57:50 +0200441{
Mark Brownb2c812e2010-04-14 15:35:19 +0900442 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +0300443 int status = -1;
Peter Ujfalusi73939582009-01-29 14:57:50 +0200444
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +0300445 if (enable) {
446 twl4030->apll_enabled++;
447 if (twl4030->apll_enabled == 1)
Peter Ujfalusi57fe7252011-05-31 12:02:49 +0300448 status = twl4030_audio_enable_resource(
449 TWL4030_AUDIO_RES_APLL);
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +0300450 } else {
451 twl4030->apll_enabled--;
452 if (!twl4030->apll_enabled)
Peter Ujfalusi57fe7252011-05-31 12:02:49 +0300453 status = twl4030_audio_disable_resource(
454 TWL4030_AUDIO_RES_APLL);
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +0300455 }
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +0300456
457 if (status >= 0)
458 twl4030_write_reg_cache(codec, TWL4030_REG_APLL_CTL, status);
Peter Ujfalusi73939582009-01-29 14:57:50 +0200459}
460
Peter Ujfalusi5e98a462008-12-09 12:35:47 +0200461/* Earpiece */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900462static const struct snd_kcontrol_new twl4030_dapm_earpiece_controls[] = {
463 SOC_DAPM_SINGLE("Voice", TWL4030_REG_EAR_CTL, 0, 1, 0),
464 SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_EAR_CTL, 1, 1, 0),
465 SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_EAR_CTL, 2, 1, 0),
466 SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_EAR_CTL, 3, 1, 0),
467};
Peter Ujfalusi5e98a462008-12-09 12:35:47 +0200468
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +0200469/* PreDrive Left */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900470static const struct snd_kcontrol_new twl4030_dapm_predrivel_controls[] = {
471 SOC_DAPM_SINGLE("Voice", TWL4030_REG_PREDL_CTL, 0, 1, 0),
472 SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_PREDL_CTL, 1, 1, 0),
473 SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PREDL_CTL, 2, 1, 0),
474 SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PREDL_CTL, 3, 1, 0),
475};
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +0200476
477/* PreDrive Right */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900478static const struct snd_kcontrol_new twl4030_dapm_predriver_controls[] = {
479 SOC_DAPM_SINGLE("Voice", TWL4030_REG_PREDR_CTL, 0, 1, 0),
480 SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_PREDR_CTL, 1, 1, 0),
481 SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PREDR_CTL, 2, 1, 0),
482 SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PREDR_CTL, 3, 1, 0),
483};
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +0200484
Peter Ujfalusidfad21a2008-12-09 12:35:49 +0200485/* Headset Left */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900486static const struct snd_kcontrol_new twl4030_dapm_hsol_controls[] = {
487 SOC_DAPM_SINGLE("Voice", TWL4030_REG_HS_SEL, 0, 1, 0),
488 SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_HS_SEL, 1, 1, 0),
489 SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_HS_SEL, 2, 1, 0),
490};
Peter Ujfalusidfad21a2008-12-09 12:35:49 +0200491
492/* Headset Right */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900493static const struct snd_kcontrol_new twl4030_dapm_hsor_controls[] = {
494 SOC_DAPM_SINGLE("Voice", TWL4030_REG_HS_SEL, 3, 1, 0),
495 SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_HS_SEL, 4, 1, 0),
496 SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_HS_SEL, 5, 1, 0),
497};
Peter Ujfalusidfad21a2008-12-09 12:35:49 +0200498
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +0200499/* Carkit Left */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900500static const struct snd_kcontrol_new twl4030_dapm_carkitl_controls[] = {
501 SOC_DAPM_SINGLE("Voice", TWL4030_REG_PRECKL_CTL, 0, 1, 0),
502 SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_PRECKL_CTL, 1, 1, 0),
503 SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PRECKL_CTL, 2, 1, 0),
504};
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +0200505
506/* Carkit Right */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900507static const struct snd_kcontrol_new twl4030_dapm_carkitr_controls[] = {
508 SOC_DAPM_SINGLE("Voice", TWL4030_REG_PRECKR_CTL, 0, 1, 0),
509 SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_PRECKR_CTL, 1, 1, 0),
510 SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PRECKR_CTL, 2, 1, 0),
511};
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +0200512
Peter Ujfalusidf339802008-12-09 12:35:51 +0200513/* Handsfree Left */
514static const char *twl4030_handsfreel_texts[] =
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900515 {"Voice", "AudioL1", "AudioL2", "AudioR2"};
Peter Ujfalusidf339802008-12-09 12:35:51 +0200516
517static const struct soc_enum twl4030_handsfreel_enum =
518 SOC_ENUM_SINGLE(TWL4030_REG_HFL_CTL, 0,
519 ARRAY_SIZE(twl4030_handsfreel_texts),
520 twl4030_handsfreel_texts);
521
522static const struct snd_kcontrol_new twl4030_dapm_handsfreel_control =
523SOC_DAPM_ENUM("Route", twl4030_handsfreel_enum);
524
Peter Ujfalusi0f89bdc2009-05-25 11:12:13 +0300525/* Handsfree Left virtual mute */
526static const struct snd_kcontrol_new twl4030_dapm_handsfreelmute_control =
Lars-Peter Clausen052901f42013-10-06 13:43:50 +0200527 SOC_DAPM_SINGLE_VIRT("Switch", 1);
Peter Ujfalusi0f89bdc2009-05-25 11:12:13 +0300528
Peter Ujfalusidf339802008-12-09 12:35:51 +0200529/* Handsfree Right */
530static const char *twl4030_handsfreer_texts[] =
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900531 {"Voice", "AudioR1", "AudioR2", "AudioL2"};
Peter Ujfalusidf339802008-12-09 12:35:51 +0200532
533static const struct soc_enum twl4030_handsfreer_enum =
534 SOC_ENUM_SINGLE(TWL4030_REG_HFR_CTL, 0,
535 ARRAY_SIZE(twl4030_handsfreer_texts),
536 twl4030_handsfreer_texts);
537
538static const struct snd_kcontrol_new twl4030_dapm_handsfreer_control =
539SOC_DAPM_ENUM("Route", twl4030_handsfreer_enum);
540
Peter Ujfalusi0f89bdc2009-05-25 11:12:13 +0300541/* Handsfree Right virtual mute */
542static const struct snd_kcontrol_new twl4030_dapm_handsfreermute_control =
Lars-Peter Clausen052901f42013-10-06 13:43:50 +0200543 SOC_DAPM_SINGLE_VIRT("Switch", 1);
Peter Ujfalusi0f89bdc2009-05-25 11:12:13 +0300544
Peter Ujfalusi376f7832009-05-05 08:55:47 +0300545/* Vibra */
546/* Vibra audio path selection */
547static const char *twl4030_vibra_texts[] =
548 {"AudioL1", "AudioR1", "AudioL2", "AudioR2"};
549
550static const struct soc_enum twl4030_vibra_enum =
551 SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 2,
552 ARRAY_SIZE(twl4030_vibra_texts),
553 twl4030_vibra_texts);
554
555static const struct snd_kcontrol_new twl4030_dapm_vibra_control =
556SOC_DAPM_ENUM("Route", twl4030_vibra_enum);
557
558/* Vibra path selection: local vibrator (PWM) or audio driven */
559static const char *twl4030_vibrapath_texts[] =
560 {"Local vibrator", "Audio"};
561
562static const struct soc_enum twl4030_vibrapath_enum =
563 SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 4,
564 ARRAY_SIZE(twl4030_vibrapath_texts),
565 twl4030_vibrapath_texts);
566
567static const struct snd_kcontrol_new twl4030_dapm_vibrapath_control =
568SOC_DAPM_ENUM("Route", twl4030_vibrapath_enum);
569
Peter Ujfalusi276c6222008-12-31 10:08:38 +0200570/* Left analog microphone selection */
Joonyoung Shim97b80962009-05-11 20:36:08 +0900571static const struct snd_kcontrol_new twl4030_dapm_analoglmic_controls[] = {
Peter Ujfalusi90289352009-08-14 08:44:00 +0300572 SOC_DAPM_SINGLE("Main Mic Capture Switch",
573 TWL4030_REG_ANAMICL, 0, 1, 0),
574 SOC_DAPM_SINGLE("Headset Mic Capture Switch",
575 TWL4030_REG_ANAMICL, 1, 1, 0),
576 SOC_DAPM_SINGLE("AUXL Capture Switch",
577 TWL4030_REG_ANAMICL, 2, 1, 0),
578 SOC_DAPM_SINGLE("Carkit Mic Capture Switch",
579 TWL4030_REG_ANAMICL, 3, 1, 0),
Joonyoung Shim97b80962009-05-11 20:36:08 +0900580};
Peter Ujfalusi276c6222008-12-31 10:08:38 +0200581
582/* Right analog microphone selection */
Joonyoung Shim97b80962009-05-11 20:36:08 +0900583static const struct snd_kcontrol_new twl4030_dapm_analogrmic_controls[] = {
Peter Ujfalusi90289352009-08-14 08:44:00 +0300584 SOC_DAPM_SINGLE("Sub Mic Capture Switch", TWL4030_REG_ANAMICR, 0, 1, 0),
585 SOC_DAPM_SINGLE("AUXR Capture Switch", TWL4030_REG_ANAMICR, 2, 1, 0),
Joonyoung Shim97b80962009-05-11 20:36:08 +0900586};
Peter Ujfalusi276c6222008-12-31 10:08:38 +0200587
588/* TX1 L/R Analog/Digital microphone selection */
589static const char *twl4030_micpathtx1_texts[] =
590 {"Analog", "Digimic0"};
591
592static const struct soc_enum twl4030_micpathtx1_enum =
593 SOC_ENUM_SINGLE(TWL4030_REG_ADCMICSEL, 0,
594 ARRAY_SIZE(twl4030_micpathtx1_texts),
595 twl4030_micpathtx1_texts);
596
597static const struct snd_kcontrol_new twl4030_dapm_micpathtx1_control =
598SOC_DAPM_ENUM("Route", twl4030_micpathtx1_enum);
599
600/* TX2 L/R Analog/Digital microphone selection */
601static const char *twl4030_micpathtx2_texts[] =
602 {"Analog", "Digimic1"};
603
604static const struct soc_enum twl4030_micpathtx2_enum =
605 SOC_ENUM_SINGLE(TWL4030_REG_ADCMICSEL, 2,
606 ARRAY_SIZE(twl4030_micpathtx2_texts),
607 twl4030_micpathtx2_texts);
608
609static const struct snd_kcontrol_new twl4030_dapm_micpathtx2_control =
610SOC_DAPM_ENUM("Route", twl4030_micpathtx2_enum);
611
Peter Ujfalusi73939582009-01-29 14:57:50 +0200612/* Analog bypass for AudioR1 */
613static const struct snd_kcontrol_new twl4030_dapm_abypassr1_control =
614 SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXR1_APGA_CTL, 2, 1, 0);
615
616/* Analog bypass for AudioL1 */
617static const struct snd_kcontrol_new twl4030_dapm_abypassl1_control =
618 SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXL1_APGA_CTL, 2, 1, 0);
619
620/* Analog bypass for AudioR2 */
621static const struct snd_kcontrol_new twl4030_dapm_abypassr2_control =
622 SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXR2_APGA_CTL, 2, 1, 0);
623
624/* Analog bypass for AudioL2 */
625static const struct snd_kcontrol_new twl4030_dapm_abypassl2_control =
626 SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXL2_APGA_CTL, 2, 1, 0);
627
Lopez Cruz, Misaelfcd274a2009-04-30 21:47:22 -0500628/* Analog bypass for Voice */
629static const struct snd_kcontrol_new twl4030_dapm_abypassv_control =
630 SOC_DAPM_SINGLE("Switch", TWL4030_REG_VDL_APGA_CTL, 2, 1, 0);
631
Peter Ujfalusi8b0d3152010-07-12 11:50:06 +0300632/* Digital bypass gain, mute instead of -30dB */
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +0200633static const unsigned int twl4030_dapm_dbypass_tlv[] = {
Peter Ujfalusi8b0d3152010-07-12 11:50:06 +0300634 TLV_DB_RANGE_HEAD(3),
635 0, 1, TLV_DB_SCALE_ITEM(-3000, 600, 1),
636 2, 3, TLV_DB_SCALE_ITEM(-2400, 0, 0),
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +0200637 4, 7, TLV_DB_SCALE_ITEM(-1800, 600, 0),
638};
639
640/* Digital bypass left (TX1L -> RX2L) */
641static const struct snd_kcontrol_new twl4030_dapm_dbypassl_control =
642 SOC_DAPM_SINGLE_TLV("Volume",
643 TWL4030_REG_ATX2ARXPGA, 3, 7, 0,
644 twl4030_dapm_dbypass_tlv);
645
646/* Digital bypass right (TX1R -> RX2R) */
647static const struct snd_kcontrol_new twl4030_dapm_dbypassr_control =
648 SOC_DAPM_SINGLE_TLV("Volume",
649 TWL4030_REG_ATX2ARXPGA, 0, 7, 0,
650 twl4030_dapm_dbypass_tlv);
651
Lopez Cruz, Misaelee8f6892009-04-30 21:48:08 -0500652/*
653 * Voice Sidetone GAIN volume control:
654 * from -51 to -10 dB in 1 dB steps (mute instead of -51 dB)
655 */
656static DECLARE_TLV_DB_SCALE(twl4030_dapm_dbypassv_tlv, -5100, 100, 1);
657
658/* Digital bypass voice: sidetone (VUL -> VDL)*/
659static const struct snd_kcontrol_new twl4030_dapm_dbypassv_control =
660 SOC_DAPM_SINGLE_TLV("Volume",
661 TWL4030_REG_VSTPGA, 0, 0x29, 0,
662 twl4030_dapm_dbypassv_tlv);
663
Peter Ujfalusi9008adf2009-08-13 15:59:34 +0300664/*
665 * Output PGA builder:
666 * Handle the muting and unmuting of the given output (turning off the
667 * amplifier associated with the output pin)
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200668 * On mute bypass the reg_cache and write 0 to the register
669 * On unmute: restore the register content from the reg_cache
Peter Ujfalusi9008adf2009-08-13 15:59:34 +0300670 * Outputs handled in this way: Earpiece, PreDrivL/R, CarkitL/R
671 */
672#define TWL4030_OUTPUT_PGA(pin_name, reg, mask) \
673static int pin_name##pga_event(struct snd_soc_dapm_widget *w, \
674 struct snd_kcontrol *kcontrol, int event) \
675{ \
Mark Brownb2c812e2010-04-14 15:35:19 +0900676 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec); \
Peter Ujfalusi9008adf2009-08-13 15:59:34 +0300677 \
678 switch (event) { \
679 case SND_SOC_DAPM_POST_PMU: \
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200680 twl4030->pin_name##_enabled = 1; \
Peter Ujfalusi9008adf2009-08-13 15:59:34 +0300681 twl4030_write(w->codec, reg, \
682 twl4030_read_reg_cache(w->codec, reg)); \
683 break; \
684 case SND_SOC_DAPM_POST_PMD: \
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200685 twl4030->pin_name##_enabled = 0; \
686 twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE, \
687 0, reg); \
Peter Ujfalusi9008adf2009-08-13 15:59:34 +0300688 break; \
689 } \
690 return 0; \
691}
692
693TWL4030_OUTPUT_PGA(earpiece, TWL4030_REG_EAR_CTL, TWL4030_EAR_GAIN);
694TWL4030_OUTPUT_PGA(predrivel, TWL4030_REG_PREDL_CTL, TWL4030_PREDL_GAIN);
695TWL4030_OUTPUT_PGA(predriver, TWL4030_REG_PREDR_CTL, TWL4030_PREDR_GAIN);
696TWL4030_OUTPUT_PGA(carkitl, TWL4030_REG_PRECKL_CTL, TWL4030_PRECKL_GAIN);
697TWL4030_OUTPUT_PGA(carkitr, TWL4030_REG_PRECKR_CTL, TWL4030_PRECKR_GAIN);
698
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300699static void handsfree_ramp(struct snd_soc_codec *codec, int reg, int ramp)
Stanley.Miao49d92c72008-12-11 23:28:10 +0800700{
Stanley.Miao49d92c72008-12-11 23:28:10 +0800701 unsigned char hs_ctl;
702
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300703 hs_ctl = twl4030_read_reg_cache(codec, reg);
Stanley.Miao49d92c72008-12-11 23:28:10 +0800704
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300705 if (ramp) {
706 /* HF ramp-up */
707 hs_ctl |= TWL4030_HF_CTL_REF_EN;
708 twl4030_write(codec, reg, hs_ctl);
709 udelay(10);
Stanley.Miao49d92c72008-12-11 23:28:10 +0800710 hs_ctl |= TWL4030_HF_CTL_RAMP_EN;
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300711 twl4030_write(codec, reg, hs_ctl);
712 udelay(40);
Stanley.Miao49d92c72008-12-11 23:28:10 +0800713 hs_ctl |= TWL4030_HF_CTL_LOOP_EN;
Stanley.Miao49d92c72008-12-11 23:28:10 +0800714 hs_ctl |= TWL4030_HF_CTL_HB_EN;
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300715 twl4030_write(codec, reg, hs_ctl);
Stanley.Miao49d92c72008-12-11 23:28:10 +0800716 } else {
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300717 /* HF ramp-down */
718 hs_ctl &= ~TWL4030_HF_CTL_LOOP_EN;
719 hs_ctl &= ~TWL4030_HF_CTL_HB_EN;
720 twl4030_write(codec, reg, hs_ctl);
721 hs_ctl &= ~TWL4030_HF_CTL_RAMP_EN;
722 twl4030_write(codec, reg, hs_ctl);
723 udelay(40);
724 hs_ctl &= ~TWL4030_HF_CTL_REF_EN;
725 twl4030_write(codec, reg, hs_ctl);
Stanley.Miao49d92c72008-12-11 23:28:10 +0800726 }
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300727}
Stanley.Miao49d92c72008-12-11 23:28:10 +0800728
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300729static int handsfreelpga_event(struct snd_soc_dapm_widget *w,
730 struct snd_kcontrol *kcontrol, int event)
731{
732 switch (event) {
733 case SND_SOC_DAPM_POST_PMU:
734 handsfree_ramp(w->codec, TWL4030_REG_HFL_CTL, 1);
735 break;
736 case SND_SOC_DAPM_POST_PMD:
737 handsfree_ramp(w->codec, TWL4030_REG_HFL_CTL, 0);
738 break;
739 }
740 return 0;
741}
742
743static int handsfreerpga_event(struct snd_soc_dapm_widget *w,
744 struct snd_kcontrol *kcontrol, int event)
745{
746 switch (event) {
747 case SND_SOC_DAPM_POST_PMU:
748 handsfree_ramp(w->codec, TWL4030_REG_HFR_CTL, 1);
749 break;
750 case SND_SOC_DAPM_POST_PMD:
751 handsfree_ramp(w->codec, TWL4030_REG_HFR_CTL, 0);
752 break;
753 }
Stanley.Miao49d92c72008-12-11 23:28:10 +0800754 return 0;
755}
756
Jari Vanhala86139a12009-10-29 11:58:09 +0200757static int vibramux_event(struct snd_soc_dapm_widget *w,
758 struct snd_kcontrol *kcontrol, int event)
759{
760 twl4030_write(w->codec, TWL4030_REG_VIBRA_SET, 0xff);
761 return 0;
762}
763
Peter Ujfalusi7729cf72009-10-29 11:58:10 +0200764static int apll_event(struct snd_soc_dapm_widget *w,
765 struct snd_kcontrol *kcontrol, int event)
766{
767 switch (event) {
768 case SND_SOC_DAPM_PRE_PMU:
769 twl4030_apll_enable(w->codec, 1);
770 break;
771 case SND_SOC_DAPM_POST_PMD:
772 twl4030_apll_enable(w->codec, 0);
773 break;
774 }
775 return 0;
776}
777
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +0300778static int aif_event(struct snd_soc_dapm_widget *w,
779 struct snd_kcontrol *kcontrol, int event)
780{
781 u8 audio_if;
782
783 audio_if = twl4030_read_reg_cache(w->codec, TWL4030_REG_AUDIO_IF);
784 switch (event) {
785 case SND_SOC_DAPM_PRE_PMU:
786 /* Enable AIF */
787 /* enable the PLL before we use it to clock the DAI */
788 twl4030_apll_enable(w->codec, 1);
789
790 twl4030_write(w->codec, TWL4030_REG_AUDIO_IF,
791 audio_if | TWL4030_AIF_EN);
792 break;
793 case SND_SOC_DAPM_POST_PMD:
794 /* disable the DAI before we stop it's source PLL */
795 twl4030_write(w->codec, TWL4030_REG_AUDIO_IF,
796 audio_if & ~TWL4030_AIF_EN);
797 twl4030_apll_enable(w->codec, 0);
798 break;
799 }
800 return 0;
801}
802
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300803static void headset_ramp(struct snd_soc_codec *codec, int ramp)
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200804{
805 unsigned char hs_gain, hs_pop;
Mark Brownb2c812e2010-04-14 15:35:19 +0900806 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi182f73f2012-09-10 13:46:31 +0300807 struct twl4030_codec_data *pdata = twl4030->pdata;
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300808 /* Base values for ramp delay calculation: 2^19 - 2^26 */
809 unsigned int ramp_base[] = {524288, 1048576, 2097152, 4194304,
810 8388608, 16777216, 33554432, 67108864};
Peter Ujfalusi7e6120c2010-10-25 11:34:23 +0300811 unsigned int delay;
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200812
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300813 hs_gain = twl4030_read_reg_cache(codec, TWL4030_REG_HS_GAIN_SET);
814 hs_pop = twl4030_read_reg_cache(codec, TWL4030_REG_HS_POPN_SET);
Peter Ujfalusi7e6120c2010-10-25 11:34:23 +0300815 delay = (ramp_base[(hs_pop & TWL4030_RAMP_DELAY) >> 2] /
816 twl4030->sysclk) + 1;
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200817
Candelaria Villareal, Jorge4e49ffd2009-07-01 19:17:43 -0500818 /* Enable external mute control, this dramatically reduces
819 * the pop-noise */
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000820 if (pdata && pdata->hs_extmute) {
Peter Ujfalusi281ecd12012-09-10 13:46:27 +0300821 if (gpio_is_valid(pdata->hs_extmute_gpio)) {
822 gpio_set_value(pdata->hs_extmute_gpio, 1);
Candelaria Villareal, Jorge4e49ffd2009-07-01 19:17:43 -0500823 } else {
824 hs_pop |= TWL4030_EXTMUTE;
825 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
826 }
827 }
828
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300829 if (ramp) {
830 /* Headset ramp-up according to the TRM */
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200831 hs_pop |= TWL4030_VMID_EN;
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300832 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200833 /* Actually write to the register */
834 twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
835 hs_gain,
836 TWL4030_REG_HS_GAIN_SET);
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200837 hs_pop |= TWL4030_RAMP_EN;
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300838 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
Candelaria Villareal, Jorge4e49ffd2009-07-01 19:17:43 -0500839 /* Wait ramp delay time + 1, so the VMID can settle */
Peter Ujfalusi7e6120c2010-10-25 11:34:23 +0300840 twl4030_wait_ms(delay);
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300841 } else {
842 /* Headset ramp-down _not_ according to
843 * the TRM, but in a way that it is working */
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200844 hs_pop &= ~TWL4030_RAMP_EN;
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300845 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
846 /* Wait ramp delay time + 1, so the VMID can settle */
Peter Ujfalusi7e6120c2010-10-25 11:34:23 +0300847 twl4030_wait_ms(delay);
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200848 /* Bypass the reg_cache to mute the headset */
Balaji T Kfc7b92f2009-12-13 21:23:33 +0100849 twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200850 hs_gain & (~0x0f),
851 TWL4030_REG_HS_GAIN_SET);
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300852
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200853 hs_pop &= ~TWL4030_VMID_EN;
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300854 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
855 }
Candelaria Villareal, Jorge4e49ffd2009-07-01 19:17:43 -0500856
857 /* Disable external mute */
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000858 if (pdata && pdata->hs_extmute) {
Peter Ujfalusi281ecd12012-09-10 13:46:27 +0300859 if (gpio_is_valid(pdata->hs_extmute_gpio)) {
860 gpio_set_value(pdata->hs_extmute_gpio, 0);
Candelaria Villareal, Jorge4e49ffd2009-07-01 19:17:43 -0500861 } else {
862 hs_pop &= ~TWL4030_EXTMUTE;
863 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
864 }
865 }
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300866}
867
868static int headsetlpga_event(struct snd_soc_dapm_widget *w,
869 struct snd_kcontrol *kcontrol, int event)
870{
Mark Brownb2c812e2010-04-14 15:35:19 +0900871 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300872
873 switch (event) {
874 case SND_SOC_DAPM_POST_PMU:
875 /* Do the ramp-up only once */
876 if (!twl4030->hsr_enabled)
877 headset_ramp(w->codec, 1);
878
879 twl4030->hsl_enabled = 1;
880 break;
881 case SND_SOC_DAPM_POST_PMD:
882 /* Do the ramp-down only if both headsetL/R is disabled */
883 if (!twl4030->hsr_enabled)
884 headset_ramp(w->codec, 0);
885
886 twl4030->hsl_enabled = 0;
887 break;
888 }
889 return 0;
890}
891
892static int headsetrpga_event(struct snd_soc_dapm_widget *w,
893 struct snd_kcontrol *kcontrol, int event)
894{
Mark Brownb2c812e2010-04-14 15:35:19 +0900895 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300896
897 switch (event) {
898 case SND_SOC_DAPM_POST_PMU:
899 /* Do the ramp-up only once */
900 if (!twl4030->hsl_enabled)
901 headset_ramp(w->codec, 1);
902
903 twl4030->hsr_enabled = 1;
904 break;
905 case SND_SOC_DAPM_POST_PMD:
906 /* Do the ramp-down only if both headsetL/R is disabled */
907 if (!twl4030->hsl_enabled)
908 headset_ramp(w->codec, 0);
909
910 twl4030->hsr_enabled = 0;
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200911 break;
912 }
913 return 0;
914}
915
Peter Ujfalusi01ea6ba2010-07-20 15:49:09 +0300916static int digimic_event(struct snd_soc_dapm_widget *w,
917 struct snd_kcontrol *kcontrol, int event)
918{
919 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
Peter Ujfalusi182f73f2012-09-10 13:46:31 +0300920 struct twl4030_codec_data *pdata = twl4030->pdata;
Peter Ujfalusi01ea6ba2010-07-20 15:49:09 +0300921
Peter Ujfalusi182f73f2012-09-10 13:46:31 +0300922 if (pdata && pdata->digimic_delay)
923 twl4030_wait_ms(pdata->digimic_delay);
Peter Ujfalusi01ea6ba2010-07-20 15:49:09 +0300924 return 0;
925}
926
Peter Ujfalusic10b82c2008-11-24 13:49:35 +0200927/*
Peter Ujfalusib0bd53a2008-11-24 13:49:38 +0200928 * Some of the gain controls in TWL (mostly those which are associated with
929 * the outputs) are implemented in an interesting way:
930 * 0x0 : Power down (mute)
931 * 0x1 : 6dB
932 * 0x2 : 0 dB
933 * 0x3 : -6 dB
934 * Inverting not going to help with these.
935 * Custom volsw and volsw_2r get/put functions to handle these gain bits.
936 */
Peter Ujfalusib0bd53a2008-11-24 13:49:38 +0200937static int snd_soc_get_volsw_twl4030(struct snd_kcontrol *kcontrol,
938 struct snd_ctl_elem_value *ucontrol)
939{
940 struct soc_mixer_control *mc =
941 (struct soc_mixer_control *)kcontrol->private_value;
942 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
943 unsigned int reg = mc->reg;
944 unsigned int shift = mc->shift;
945 unsigned int rshift = mc->rshift;
946 int max = mc->max;
947 int mask = (1 << fls(max)) - 1;
948
949 ucontrol->value.integer.value[0] =
950 (snd_soc_read(codec, reg) >> shift) & mask;
951 if (ucontrol->value.integer.value[0])
952 ucontrol->value.integer.value[0] =
953 max + 1 - ucontrol->value.integer.value[0];
954
955 if (shift != rshift) {
956 ucontrol->value.integer.value[1] =
957 (snd_soc_read(codec, reg) >> rshift) & mask;
958 if (ucontrol->value.integer.value[1])
959 ucontrol->value.integer.value[1] =
960 max + 1 - ucontrol->value.integer.value[1];
961 }
962
963 return 0;
964}
965
966static int snd_soc_put_volsw_twl4030(struct snd_kcontrol *kcontrol,
967 struct snd_ctl_elem_value *ucontrol)
968{
969 struct soc_mixer_control *mc =
970 (struct soc_mixer_control *)kcontrol->private_value;
971 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
972 unsigned int reg = mc->reg;
973 unsigned int shift = mc->shift;
974 unsigned int rshift = mc->rshift;
975 int max = mc->max;
976 int mask = (1 << fls(max)) - 1;
977 unsigned short val, val2, val_mask;
978
979 val = (ucontrol->value.integer.value[0] & mask);
980
981 val_mask = mask << shift;
982 if (val)
983 val = max + 1 - val;
984 val = val << shift;
985 if (shift != rshift) {
986 val2 = (ucontrol->value.integer.value[1] & mask);
987 val_mask |= mask << rshift;
988 if (val2)
989 val2 = max + 1 - val2;
990 val |= val2 << rshift;
991 }
992 return snd_soc_update_bits(codec, reg, val_mask, val);
993}
994
995static int snd_soc_get_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
996 struct snd_ctl_elem_value *ucontrol)
997{
998 struct soc_mixer_control *mc =
999 (struct soc_mixer_control *)kcontrol->private_value;
1000 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
1001 unsigned int reg = mc->reg;
1002 unsigned int reg2 = mc->rreg;
1003 unsigned int shift = mc->shift;
1004 int max = mc->max;
1005 int mask = (1<<fls(max))-1;
1006
1007 ucontrol->value.integer.value[0] =
1008 (snd_soc_read(codec, reg) >> shift) & mask;
1009 ucontrol->value.integer.value[1] =
1010 (snd_soc_read(codec, reg2) >> shift) & mask;
1011
1012 if (ucontrol->value.integer.value[0])
1013 ucontrol->value.integer.value[0] =
1014 max + 1 - ucontrol->value.integer.value[0];
1015 if (ucontrol->value.integer.value[1])
1016 ucontrol->value.integer.value[1] =
1017 max + 1 - ucontrol->value.integer.value[1];
1018
1019 return 0;
1020}
1021
1022static int snd_soc_put_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
1023 struct snd_ctl_elem_value *ucontrol)
1024{
1025 struct soc_mixer_control *mc =
1026 (struct soc_mixer_control *)kcontrol->private_value;
1027 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
1028 unsigned int reg = mc->reg;
1029 unsigned int reg2 = mc->rreg;
1030 unsigned int shift = mc->shift;
1031 int max = mc->max;
1032 int mask = (1 << fls(max)) - 1;
1033 int err;
1034 unsigned short val, val2, val_mask;
1035
1036 val_mask = mask << shift;
1037 val = (ucontrol->value.integer.value[0] & mask);
1038 val2 = (ucontrol->value.integer.value[1] & mask);
1039
1040 if (val)
1041 val = max + 1 - val;
1042 if (val2)
1043 val2 = max + 1 - val2;
1044
1045 val = val << shift;
1046 val2 = val2 << shift;
1047
1048 err = snd_soc_update_bits(codec, reg, val_mask, val);
1049 if (err < 0)
1050 return err;
1051
1052 err = snd_soc_update_bits(codec, reg2, val_mask, val2);
1053 return err;
1054}
1055
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001056/* Codec operation modes */
1057static const char *twl4030_op_modes_texts[] = {
1058 "Option 2 (voice/audio)", "Option 1 (audio)"
1059};
1060
1061static const struct soc_enum twl4030_op_modes_enum =
1062 SOC_ENUM_SINGLE(TWL4030_REG_CODEC_MODE, 0,
1063 ARRAY_SIZE(twl4030_op_modes_texts),
1064 twl4030_op_modes_texts);
1065
Mark Brown423c2382009-06-20 13:54:02 +01001066static int snd_soc_put_twl4030_opmode_enum_double(struct snd_kcontrol *kcontrol,
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001067 struct snd_ctl_elem_value *ucontrol)
1068{
1069 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brownb2c812e2010-04-14 15:35:19 +09001070 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001071 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
1072 unsigned short val;
Lars-Peter Clausen86767b72012-09-14 13:57:27 +02001073 unsigned short mask;
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001074
1075 if (twl4030->configured) {
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02001076 dev_err(codec->dev,
1077 "operation mode cannot be changed on-the-fly\n");
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001078 return -EBUSY;
1079 }
1080
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001081 if (ucontrol->value.enumerated.item[0] > e->max - 1)
1082 return -EINVAL;
1083
1084 val = ucontrol->value.enumerated.item[0] << e->shift_l;
Lars-Peter Clausen86767b72012-09-14 13:57:27 +02001085 mask = e->mask << e->shift_l;
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001086 if (e->shift_l != e->shift_r) {
1087 if (ucontrol->value.enumerated.item[1] > e->max - 1)
1088 return -EINVAL;
1089 val |= ucontrol->value.enumerated.item[1] << e->shift_r;
Lars-Peter Clausen86767b72012-09-14 13:57:27 +02001090 mask |= e->mask << e->shift_r;
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001091 }
1092
1093 return snd_soc_update_bits(codec, e->reg, mask, val);
1094}
1095
Peter Ujfalusib0bd53a2008-11-24 13:49:38 +02001096/*
Peter Ujfalusic10b82c2008-11-24 13:49:35 +02001097 * FGAIN volume control:
1098 * from -62 to 0 dB in 1 dB steps (mute instead of -63 dB)
1099 */
Peter Ujfalusid889a722008-12-01 10:03:46 +02001100static DECLARE_TLV_DB_SCALE(digital_fine_tlv, -6300, 100, 1);
Peter Ujfalusic10b82c2008-11-24 13:49:35 +02001101
Peter Ujfalusi0d33ea02008-11-24 13:49:36 +02001102/*
1103 * CGAIN volume control:
1104 * 0 dB to 12 dB in 6 dB steps
1105 * value 2 and 3 means 12 dB
1106 */
Peter Ujfalusid889a722008-12-01 10:03:46 +02001107static DECLARE_TLV_DB_SCALE(digital_coarse_tlv, 0, 600, 0);
1108
1109/*
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001110 * Voice Downlink GAIN volume control:
1111 * from -37 to 12 dB in 1 dB steps (mute instead of -37 dB)
1112 */
1113static DECLARE_TLV_DB_SCALE(digital_voice_downlink_tlv, -3700, 100, 1);
1114
1115/*
Peter Ujfalusid889a722008-12-01 10:03:46 +02001116 * Analog playback gain
1117 * -24 dB to 12 dB in 2 dB steps
1118 */
1119static DECLARE_TLV_DB_SCALE(analog_tlv, -2400, 200, 0);
Peter Ujfalusi0d33ea02008-11-24 13:49:36 +02001120
Peter Ujfalusi381a22b2008-12-01 10:03:45 +02001121/*
Peter Ujfalusi42902392008-12-01 10:03:47 +02001122 * Gain controls tied to outputs
1123 * -6 dB to 6 dB in 6 dB steps (mute instead of -12)
1124 */
1125static DECLARE_TLV_DB_SCALE(output_tvl, -1200, 600, 1);
1126
1127/*
Joonyoung Shim18cc8d82009-04-28 18:18:05 +09001128 * Gain control for earpiece amplifier
1129 * 0 dB to 12 dB in 6 dB steps (mute instead of -6)
1130 */
1131static DECLARE_TLV_DB_SCALE(output_ear_tvl, -600, 600, 1);
1132
1133/*
Peter Ujfalusi381a22b2008-12-01 10:03:45 +02001134 * Capture gain after the ADCs
1135 * from 0 dB to 31 dB in 1 dB steps
1136 */
1137static DECLARE_TLV_DB_SCALE(digital_capture_tlv, 0, 100, 0);
1138
Grazvydas Ignotas5920b452008-12-02 20:48:58 +02001139/*
1140 * Gain control for input amplifiers
1141 * 0 dB to 30 dB in 6 dB steps
1142 */
1143static DECLARE_TLV_DB_SCALE(input_gain_tlv, 0, 600, 0);
1144
Lopez Cruz, Misael328d0a12009-06-22 10:51:52 -05001145/* AVADC clock priority */
1146static const char *twl4030_avadc_clk_priority_texts[] = {
1147 "Voice high priority", "HiFi high priority"
1148};
1149
1150static const struct soc_enum twl4030_avadc_clk_priority_enum =
1151 SOC_ENUM_SINGLE(TWL4030_REG_AVADC_CTL, 2,
1152 ARRAY_SIZE(twl4030_avadc_clk_priority_texts),
1153 twl4030_avadc_clk_priority_texts);
1154
Peter Ujfalusi89492be2009-03-05 12:48:49 +02001155static const char *twl4030_rampdelay_texts[] = {
1156 "27/20/14 ms", "55/40/27 ms", "109/81/55 ms", "218/161/109 ms",
1157 "437/323/218 ms", "874/645/437 ms", "1748/1291/874 ms",
1158 "3495/2581/1748 ms"
1159};
1160
1161static const struct soc_enum twl4030_rampdelay_enum =
1162 SOC_ENUM_SINGLE(TWL4030_REG_HS_POPN_SET, 2,
1163 ARRAY_SIZE(twl4030_rampdelay_texts),
1164 twl4030_rampdelay_texts);
1165
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001166/* Vibra H-bridge direction mode */
1167static const char *twl4030_vibradirmode_texts[] = {
1168 "Vibra H-bridge direction", "Audio data MSB",
1169};
1170
1171static const struct soc_enum twl4030_vibradirmode_enum =
1172 SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 5,
1173 ARRAY_SIZE(twl4030_vibradirmode_texts),
1174 twl4030_vibradirmode_texts);
1175
1176/* Vibra H-bridge direction */
1177static const char *twl4030_vibradir_texts[] = {
1178 "Positive polarity", "Negative polarity",
1179};
1180
1181static const struct soc_enum twl4030_vibradir_enum =
1182 SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 1,
1183 ARRAY_SIZE(twl4030_vibradir_texts),
1184 twl4030_vibradir_texts);
1185
Peter Ujfalusi36aeff62010-05-12 10:35:36 +03001186/* Digimic Left and right swapping */
1187static const char *twl4030_digimicswap_texts[] = {
1188 "Not swapped", "Swapped",
1189};
1190
1191static const struct soc_enum twl4030_digimicswap_enum =
1192 SOC_ENUM_SINGLE(TWL4030_REG_MISC_SET_1, 0,
1193 ARRAY_SIZE(twl4030_digimicswap_texts),
1194 twl4030_digimicswap_texts);
1195
Steve Sakomancc175572008-10-30 21:35:26 -07001196static const struct snd_kcontrol_new twl4030_snd_controls[] = {
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001197 /* Codec operation mode control */
1198 SOC_ENUM_EXT("Codec Operation Mode", twl4030_op_modes_enum,
1199 snd_soc_get_enum_double,
1200 snd_soc_put_twl4030_opmode_enum_double),
1201
Peter Ujfalusid889a722008-12-01 10:03:46 +02001202 /* Common playback gain controls */
1203 SOC_DOUBLE_R_TLV("DAC1 Digital Fine Playback Volume",
1204 TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
1205 0, 0x3f, 0, digital_fine_tlv),
1206 SOC_DOUBLE_R_TLV("DAC2 Digital Fine Playback Volume",
1207 TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
1208 0, 0x3f, 0, digital_fine_tlv),
1209
1210 SOC_DOUBLE_R_TLV("DAC1 Digital Coarse Playback Volume",
1211 TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
1212 6, 0x2, 0, digital_coarse_tlv),
1213 SOC_DOUBLE_R_TLV("DAC2 Digital Coarse Playback Volume",
1214 TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
1215 6, 0x2, 0, digital_coarse_tlv),
1216
1217 SOC_DOUBLE_R_TLV("DAC1 Analog Playback Volume",
1218 TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
1219 3, 0x12, 1, analog_tlv),
1220 SOC_DOUBLE_R_TLV("DAC2 Analog Playback Volume",
1221 TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
1222 3, 0x12, 1, analog_tlv),
Peter Ujfalusi44c55872008-12-09 08:45:44 +02001223 SOC_DOUBLE_R("DAC1 Analog Playback Switch",
1224 TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
1225 1, 1, 0),
1226 SOC_DOUBLE_R("DAC2 Analog Playback Switch",
1227 TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
1228 1, 1, 0),
Peter Ujfalusi381a22b2008-12-01 10:03:45 +02001229
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001230 /* Common voice downlink gain controls */
1231 SOC_SINGLE_TLV("DAC Voice Digital Downlink Volume",
1232 TWL4030_REG_VRXPGA, 0, 0x31, 0, digital_voice_downlink_tlv),
1233
1234 SOC_SINGLE_TLV("DAC Voice Analog Downlink Volume",
1235 TWL4030_REG_VDL_APGA_CTL, 3, 0x12, 1, analog_tlv),
1236
1237 SOC_SINGLE("DAC Voice Analog Downlink Switch",
1238 TWL4030_REG_VDL_APGA_CTL, 1, 1, 0),
1239
Peter Ujfalusi42902392008-12-01 10:03:47 +02001240 /* Separate output gain controls */
Peter Ujfalusi0f9887d2011-10-05 10:29:19 +03001241 SOC_DOUBLE_R_EXT_TLV("PreDriv Playback Volume",
Peter Ujfalusi42902392008-12-01 10:03:47 +02001242 TWL4030_REG_PREDL_CTL, TWL4030_REG_PREDR_CTL,
Peter Ujfalusi0f9887d2011-10-05 10:29:19 +03001243 4, 3, 0, snd_soc_get_volsw_r2_twl4030,
1244 snd_soc_put_volsw_r2_twl4030, output_tvl),
Peter Ujfalusi42902392008-12-01 10:03:47 +02001245
Peter Ujfalusi0f9887d2011-10-05 10:29:19 +03001246 SOC_DOUBLE_EXT_TLV("Headset Playback Volume",
1247 TWL4030_REG_HS_GAIN_SET, 0, 2, 3, 0, snd_soc_get_volsw_twl4030,
1248 snd_soc_put_volsw_twl4030, output_tvl),
Peter Ujfalusi42902392008-12-01 10:03:47 +02001249
Peter Ujfalusi0f9887d2011-10-05 10:29:19 +03001250 SOC_DOUBLE_R_EXT_TLV("Carkit Playback Volume",
Peter Ujfalusi42902392008-12-01 10:03:47 +02001251 TWL4030_REG_PRECKL_CTL, TWL4030_REG_PRECKR_CTL,
Peter Ujfalusi0f9887d2011-10-05 10:29:19 +03001252 4, 3, 0, snd_soc_get_volsw_r2_twl4030,
1253 snd_soc_put_volsw_r2_twl4030, output_tvl),
Peter Ujfalusi42902392008-12-01 10:03:47 +02001254
Peter Ujfalusi0f9887d2011-10-05 10:29:19 +03001255 SOC_SINGLE_EXT_TLV("Earpiece Playback Volume",
1256 TWL4030_REG_EAR_CTL, 4, 3, 0, snd_soc_get_volsw_twl4030,
1257 snd_soc_put_volsw_twl4030, output_ear_tvl),
Peter Ujfalusi42902392008-12-01 10:03:47 +02001258
Peter Ujfalusi381a22b2008-12-01 10:03:45 +02001259 /* Common capture gain controls */
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001260 SOC_DOUBLE_R_TLV("TX1 Digital Capture Volume",
Peter Ujfalusi381a22b2008-12-01 10:03:45 +02001261 TWL4030_REG_ATXL1PGA, TWL4030_REG_ATXR1PGA,
1262 0, 0x1f, 0, digital_capture_tlv),
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001263 SOC_DOUBLE_R_TLV("TX2 Digital Capture Volume",
1264 TWL4030_REG_AVTXL2PGA, TWL4030_REG_AVTXR2PGA,
1265 0, 0x1f, 0, digital_capture_tlv),
Grazvydas Ignotas5920b452008-12-02 20:48:58 +02001266
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001267 SOC_DOUBLE_TLV("Analog Capture Volume", TWL4030_REG_ANAMIC_GAIN,
Grazvydas Ignotas5920b452008-12-02 20:48:58 +02001268 0, 3, 5, 0, input_gain_tlv),
Peter Ujfalusi89492be2009-03-05 12:48:49 +02001269
Lopez Cruz, Misael328d0a12009-06-22 10:51:52 -05001270 SOC_ENUM("AVADC Clock Priority", twl4030_avadc_clk_priority_enum),
1271
Peter Ujfalusi89492be2009-03-05 12:48:49 +02001272 SOC_ENUM("HS ramp delay", twl4030_rampdelay_enum),
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001273
1274 SOC_ENUM("Vibra H-bridge mode", twl4030_vibradirmode_enum),
1275 SOC_ENUM("Vibra H-bridge direction", twl4030_vibradir_enum),
Peter Ujfalusi36aeff62010-05-12 10:35:36 +03001276
1277 SOC_ENUM("Digimic LR Swap", twl4030_digimicswap_enum),
Steve Sakomancc175572008-10-30 21:35:26 -07001278};
1279
Steve Sakomancc175572008-10-30 21:35:26 -07001280static const struct snd_soc_dapm_widget twl4030_dapm_widgets[] = {
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001281 /* Left channel inputs */
1282 SND_SOC_DAPM_INPUT("MAINMIC"),
1283 SND_SOC_DAPM_INPUT("HSMIC"),
1284 SND_SOC_DAPM_INPUT("AUXL"),
1285 SND_SOC_DAPM_INPUT("CARKITMIC"),
1286 /* Right channel inputs */
1287 SND_SOC_DAPM_INPUT("SUBMIC"),
1288 SND_SOC_DAPM_INPUT("AUXR"),
1289 /* Digital microphones (Stereo) */
1290 SND_SOC_DAPM_INPUT("DIGIMIC0"),
1291 SND_SOC_DAPM_INPUT("DIGIMIC1"),
Steve Sakomancc175572008-10-30 21:35:26 -07001292
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001293 /* Outputs */
Peter Ujfalusi5e98a462008-12-09 12:35:47 +02001294 SND_SOC_DAPM_OUTPUT("EARPIECE"),
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +02001295 SND_SOC_DAPM_OUTPUT("PREDRIVEL"),
1296 SND_SOC_DAPM_OUTPUT("PREDRIVER"),
Peter Ujfalusidfad21a2008-12-09 12:35:49 +02001297 SND_SOC_DAPM_OUTPUT("HSOL"),
1298 SND_SOC_DAPM_OUTPUT("HSOR"),
Peter Ujfalusi6a1bee42008-12-10 12:51:46 +02001299 SND_SOC_DAPM_OUTPUT("CARKITL"),
1300 SND_SOC_DAPM_OUTPUT("CARKITR"),
Peter Ujfalusidf339802008-12-09 12:35:51 +02001301 SND_SOC_DAPM_OUTPUT("HFL"),
1302 SND_SOC_DAPM_OUTPUT("HFR"),
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001303 SND_SOC_DAPM_OUTPUT("VIBRA"),
Steve Sakomancc175572008-10-30 21:35:26 -07001304
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +03001305 /* AIF and APLL clocks for running DAIs (including loopback) */
1306 SND_SOC_DAPM_OUTPUT("Virtual HiFi OUT"),
1307 SND_SOC_DAPM_INPUT("Virtual HiFi IN"),
1308 SND_SOC_DAPM_OUTPUT("Virtual Voice OUT"),
1309
Peter Ujfalusi53b50472008-12-09 08:45:43 +02001310 /* DACs */
Peter Ujfalusi7f51e7d2012-09-20 16:32:02 +03001311 SND_SOC_DAPM_DAC("DAC Right1", NULL, SND_SOC_NOPM, 0, 0),
1312 SND_SOC_DAPM_DAC("DAC Left1", NULL, SND_SOC_NOPM, 0, 0),
1313 SND_SOC_DAPM_DAC("DAC Right2", NULL, SND_SOC_NOPM, 0, 0),
1314 SND_SOC_DAPM_DAC("DAC Left2", NULL, SND_SOC_NOPM, 0, 0),
1315 SND_SOC_DAPM_DAC("DAC Voice", NULL, SND_SOC_NOPM, 0, 0),
Steve Sakomancc175572008-10-30 21:35:26 -07001316
Peter Ujfalusi927a7742012-12-31 11:51:42 +01001317 SND_SOC_DAPM_AIF_IN("VAIFIN", "Voice Playback", 0,
1318 TWL4030_REG_VOICE_IF, 6, 0),
1319
Peter Ujfalusi73939582009-01-29 14:57:50 +02001320 /* Analog bypasses */
Peter Ujfalusi78e08e22009-10-28 10:57:04 +02001321 SND_SOC_DAPM_SWITCH("Right1 Analog Loopback", SND_SOC_NOPM, 0, 0,
1322 &twl4030_dapm_abypassr1_control),
1323 SND_SOC_DAPM_SWITCH("Left1 Analog Loopback", SND_SOC_NOPM, 0, 0,
1324 &twl4030_dapm_abypassl1_control),
1325 SND_SOC_DAPM_SWITCH("Right2 Analog Loopback", SND_SOC_NOPM, 0, 0,
1326 &twl4030_dapm_abypassr2_control),
1327 SND_SOC_DAPM_SWITCH("Left2 Analog Loopback", SND_SOC_NOPM, 0, 0,
1328 &twl4030_dapm_abypassl2_control),
1329 SND_SOC_DAPM_SWITCH("Voice Analog Loopback", SND_SOC_NOPM, 0, 0,
1330 &twl4030_dapm_abypassv_control),
1331
1332 /* Master analog loopback switch */
1333 SND_SOC_DAPM_SUPPLY("FM Loop Enable", TWL4030_REG_MISC_SET_1, 5, 0,
1334 NULL, 0),
Peter Ujfalusi73939582009-01-29 14:57:50 +02001335
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +02001336 /* Digital bypasses */
Peter Ujfalusi78e08e22009-10-28 10:57:04 +02001337 SND_SOC_DAPM_SWITCH("Left Digital Loopback", SND_SOC_NOPM, 0, 0,
1338 &twl4030_dapm_dbypassl_control),
1339 SND_SOC_DAPM_SWITCH("Right Digital Loopback", SND_SOC_NOPM, 0, 0,
1340 &twl4030_dapm_dbypassr_control),
1341 SND_SOC_DAPM_SWITCH("Voice Digital Loopback", SND_SOC_NOPM, 0, 0,
1342 &twl4030_dapm_dbypassv_control),
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +02001343
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001344 /* Digital mixers, power control for the physical DACs */
1345 SND_SOC_DAPM_MIXER("Digital R1 Playback Mixer",
1346 TWL4030_REG_AVDAC_CTL, 0, 0, NULL, 0),
1347 SND_SOC_DAPM_MIXER("Digital L1 Playback Mixer",
1348 TWL4030_REG_AVDAC_CTL, 1, 0, NULL, 0),
1349 SND_SOC_DAPM_MIXER("Digital R2 Playback Mixer",
1350 TWL4030_REG_AVDAC_CTL, 2, 0, NULL, 0),
1351 SND_SOC_DAPM_MIXER("Digital L2 Playback Mixer",
1352 TWL4030_REG_AVDAC_CTL, 3, 0, NULL, 0),
1353 SND_SOC_DAPM_MIXER("Digital Voice Playback Mixer",
1354 TWL4030_REG_AVDAC_CTL, 4, 0, NULL, 0),
1355
1356 /* Analog mixers, power control for the physical PGAs */
1357 SND_SOC_DAPM_MIXER("Analog R1 Playback Mixer",
1358 TWL4030_REG_ARXR1_APGA_CTL, 0, 0, NULL, 0),
1359 SND_SOC_DAPM_MIXER("Analog L1 Playback Mixer",
1360 TWL4030_REG_ARXL1_APGA_CTL, 0, 0, NULL, 0),
1361 SND_SOC_DAPM_MIXER("Analog R2 Playback Mixer",
1362 TWL4030_REG_ARXR2_APGA_CTL, 0, 0, NULL, 0),
1363 SND_SOC_DAPM_MIXER("Analog L2 Playback Mixer",
1364 TWL4030_REG_ARXL2_APGA_CTL, 0, 0, NULL, 0),
1365 SND_SOC_DAPM_MIXER("Analog Voice Playback Mixer",
1366 TWL4030_REG_VDL_APGA_CTL, 0, 0, NULL, 0),
Peter Ujfalusi73939582009-01-29 14:57:50 +02001367
Peter Ujfalusi7729cf72009-10-29 11:58:10 +02001368 SND_SOC_DAPM_SUPPLY("APLL Enable", SND_SOC_NOPM, 0, 0, apll_event,
1369 SND_SOC_DAPM_PRE_PMU|SND_SOC_DAPM_POST_PMD),
1370
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +03001371 SND_SOC_DAPM_SUPPLY("AIF Enable", SND_SOC_NOPM, 0, 0, aif_event,
1372 SND_SOC_DAPM_PRE_PMU|SND_SOC_DAPM_POST_PMD),
Peter Ujfalusic42a59e2010-02-09 15:24:04 +02001373
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001374 /* Output MIXER controls */
Peter Ujfalusi5e98a462008-12-09 12:35:47 +02001375 /* Earpiece */
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001376 SND_SOC_DAPM_MIXER("Earpiece Mixer", SND_SOC_NOPM, 0, 0,
1377 &twl4030_dapm_earpiece_controls[0],
1378 ARRAY_SIZE(twl4030_dapm_earpiece_controls)),
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001379 SND_SOC_DAPM_PGA_E("Earpiece PGA", SND_SOC_NOPM,
1380 0, 0, NULL, 0, earpiecepga_event,
1381 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +02001382 /* PreDrivL/R */
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001383 SND_SOC_DAPM_MIXER("PredriveL Mixer", SND_SOC_NOPM, 0, 0,
1384 &twl4030_dapm_predrivel_controls[0],
1385 ARRAY_SIZE(twl4030_dapm_predrivel_controls)),
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001386 SND_SOC_DAPM_PGA_E("PredriveL PGA", SND_SOC_NOPM,
1387 0, 0, NULL, 0, predrivelpga_event,
1388 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001389 SND_SOC_DAPM_MIXER("PredriveR Mixer", SND_SOC_NOPM, 0, 0,
1390 &twl4030_dapm_predriver_controls[0],
1391 ARRAY_SIZE(twl4030_dapm_predriver_controls)),
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001392 SND_SOC_DAPM_PGA_E("PredriveR PGA", SND_SOC_NOPM,
1393 0, 0, NULL, 0, predriverpga_event,
1394 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Peter Ujfalusidfad21a2008-12-09 12:35:49 +02001395 /* HeadsetL/R */
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001396 SND_SOC_DAPM_MIXER("HeadsetL Mixer", SND_SOC_NOPM, 0, 0,
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001397 &twl4030_dapm_hsol_controls[0],
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001398 ARRAY_SIZE(twl4030_dapm_hsol_controls)),
1399 SND_SOC_DAPM_PGA_E("HeadsetL PGA", SND_SOC_NOPM,
1400 0, 0, NULL, 0, headsetlpga_event,
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001401 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
1402 SND_SOC_DAPM_MIXER("HeadsetR Mixer", SND_SOC_NOPM, 0, 0,
1403 &twl4030_dapm_hsor_controls[0],
1404 ARRAY_SIZE(twl4030_dapm_hsor_controls)),
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001405 SND_SOC_DAPM_PGA_E("HeadsetR PGA", SND_SOC_NOPM,
1406 0, 0, NULL, 0, headsetrpga_event,
1407 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +02001408 /* CarkitL/R */
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001409 SND_SOC_DAPM_MIXER("CarkitL Mixer", SND_SOC_NOPM, 0, 0,
1410 &twl4030_dapm_carkitl_controls[0],
1411 ARRAY_SIZE(twl4030_dapm_carkitl_controls)),
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001412 SND_SOC_DAPM_PGA_E("CarkitL PGA", SND_SOC_NOPM,
1413 0, 0, NULL, 0, carkitlpga_event,
1414 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001415 SND_SOC_DAPM_MIXER("CarkitR Mixer", SND_SOC_NOPM, 0, 0,
1416 &twl4030_dapm_carkitr_controls[0],
1417 ARRAY_SIZE(twl4030_dapm_carkitr_controls)),
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001418 SND_SOC_DAPM_PGA_E("CarkitR PGA", SND_SOC_NOPM,
1419 0, 0, NULL, 0, carkitrpga_event,
1420 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001421
1422 /* Output MUX controls */
Peter Ujfalusidf339802008-12-09 12:35:51 +02001423 /* HandsfreeL/R */
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +03001424 SND_SOC_DAPM_MUX("HandsfreeL Mux", SND_SOC_NOPM, 0, 0,
1425 &twl4030_dapm_handsfreel_control),
Lopez Cruz, Misaele3c7dbb2009-06-25 12:36:14 -05001426 SND_SOC_DAPM_SWITCH("HandsfreeL", SND_SOC_NOPM, 0, 0,
Peter Ujfalusi0f89bdc2009-05-25 11:12:13 +03001427 &twl4030_dapm_handsfreelmute_control),
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +03001428 SND_SOC_DAPM_PGA_E("HandsfreeL PGA", SND_SOC_NOPM,
1429 0, 0, NULL, 0, handsfreelpga_event,
1430 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
1431 SND_SOC_DAPM_MUX("HandsfreeR Mux", SND_SOC_NOPM, 5, 0,
1432 &twl4030_dapm_handsfreer_control),
Lopez Cruz, Misaele3c7dbb2009-06-25 12:36:14 -05001433 SND_SOC_DAPM_SWITCH("HandsfreeR", SND_SOC_NOPM, 0, 0,
Peter Ujfalusi0f89bdc2009-05-25 11:12:13 +03001434 &twl4030_dapm_handsfreermute_control),
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +03001435 SND_SOC_DAPM_PGA_E("HandsfreeR PGA", SND_SOC_NOPM,
1436 0, 0, NULL, 0, handsfreerpga_event,
1437 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001438 /* Vibra */
Jari Vanhala86139a12009-10-29 11:58:09 +02001439 SND_SOC_DAPM_MUX_E("Vibra Mux", TWL4030_REG_VIBRA_CTL, 0, 0,
1440 &twl4030_dapm_vibra_control, vibramux_event,
1441 SND_SOC_DAPM_PRE_PMU),
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001442 SND_SOC_DAPM_MUX("Vibra Route", SND_SOC_NOPM, 0, 0,
1443 &twl4030_dapm_vibrapath_control),
Peter Ujfalusi5e98a462008-12-09 12:35:47 +02001444
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001445 /* Introducing four virtual ADC, since TWL4030 have four channel for
1446 capture */
Peter Ujfalusi7f51e7d2012-09-20 16:32:02 +03001447 SND_SOC_DAPM_ADC("ADC Virtual Left1", NULL, SND_SOC_NOPM, 0, 0),
1448 SND_SOC_DAPM_ADC("ADC Virtual Right1", NULL, SND_SOC_NOPM, 0, 0),
1449 SND_SOC_DAPM_ADC("ADC Virtual Left2", NULL, SND_SOC_NOPM, 0, 0),
1450 SND_SOC_DAPM_ADC("ADC Virtual Right2", NULL, SND_SOC_NOPM, 0, 0),
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001451
Peter Ujfalusi927a7742012-12-31 11:51:42 +01001452 SND_SOC_DAPM_AIF_OUT("VAIFOUT", "Voice Capture", 0,
1453 TWL4030_REG_VOICE_IF, 5, 0),
1454
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001455 /* Analog/Digital mic path selection.
1456 TX1 Left/Right: either analog Left/Right or Digimic0
1457 TX2 Left/Right: either analog Left/Right or Digimic1 */
Peter Ujfalusibda7d2a2010-08-03 12:01:01 +03001458 SND_SOC_DAPM_MUX("TX1 Capture Route", SND_SOC_NOPM, 0, 0,
1459 &twl4030_dapm_micpathtx1_control),
1460 SND_SOC_DAPM_MUX("TX2 Capture Route", SND_SOC_NOPM, 0, 0,
1461 &twl4030_dapm_micpathtx2_control),
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001462
Joonyoung Shim97b80962009-05-11 20:36:08 +09001463 /* Analog input mixers for the capture amplifiers */
Peter Ujfalusi90289352009-08-14 08:44:00 +03001464 SND_SOC_DAPM_MIXER("Analog Left",
Joonyoung Shim97b80962009-05-11 20:36:08 +09001465 TWL4030_REG_ANAMICL, 4, 0,
1466 &twl4030_dapm_analoglmic_controls[0],
1467 ARRAY_SIZE(twl4030_dapm_analoglmic_controls)),
Peter Ujfalusi90289352009-08-14 08:44:00 +03001468 SND_SOC_DAPM_MIXER("Analog Right",
Joonyoung Shim97b80962009-05-11 20:36:08 +09001469 TWL4030_REG_ANAMICR, 4, 0,
1470 &twl4030_dapm_analogrmic_controls[0],
1471 ARRAY_SIZE(twl4030_dapm_analogrmic_controls)),
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001472
Peter Ujfalusifb2a2f82009-01-27 11:29:42 +02001473 SND_SOC_DAPM_PGA("ADC Physical Left",
1474 TWL4030_REG_AVADC_CTL, 3, 0, NULL, 0),
1475 SND_SOC_DAPM_PGA("ADC Physical Right",
1476 TWL4030_REG_AVADC_CTL, 1, 0, NULL, 0),
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001477
Peter Ujfalusi01ea6ba2010-07-20 15:49:09 +03001478 SND_SOC_DAPM_PGA_E("Digimic0 Enable",
1479 TWL4030_REG_ADCMICSEL, 1, 0, NULL, 0,
1480 digimic_event, SND_SOC_DAPM_POST_PMU),
1481 SND_SOC_DAPM_PGA_E("Digimic1 Enable",
1482 TWL4030_REG_ADCMICSEL, 3, 0, NULL, 0,
1483 digimic_event, SND_SOC_DAPM_POST_PMU),
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001484
Peter Ujfalusibda7d2a2010-08-03 12:01:01 +03001485 SND_SOC_DAPM_SUPPLY("micbias1 select", TWL4030_REG_MICBIAS_CTL, 5, 0,
1486 NULL, 0),
1487 SND_SOC_DAPM_SUPPLY("micbias2 select", TWL4030_REG_MICBIAS_CTL, 6, 0,
1488 NULL, 0),
1489
Peter Ujfalusie04d6e52012-12-31 11:51:45 +01001490 /* Microphone bias */
1491 SND_SOC_DAPM_SUPPLY("Mic Bias 1",
1492 TWL4030_REG_MICBIAS_CTL, 0, 0, NULL, 0),
1493 SND_SOC_DAPM_SUPPLY("Mic Bias 2",
1494 TWL4030_REG_MICBIAS_CTL, 1, 0, NULL, 0),
1495 SND_SOC_DAPM_SUPPLY("Headset Mic Bias",
1496 TWL4030_REG_MICBIAS_CTL, 2, 0, NULL, 0),
Peter Ujfalusi73939582009-01-29 14:57:50 +02001497
Peter Ujfalusi927a7742012-12-31 11:51:42 +01001498 SND_SOC_DAPM_SUPPLY("VIF Enable", TWL4030_REG_VOICE_IF, 0, 0, NULL, 0),
Steve Sakomancc175572008-10-30 21:35:26 -07001499};
1500
1501static const struct snd_soc_dapm_route intercon[] = {
Peter Ujfalusi7f51e7d2012-09-20 16:32:02 +03001502 /* Stream -> DAC mapping */
1503 {"DAC Right1", NULL, "HiFi Playback"},
1504 {"DAC Left1", NULL, "HiFi Playback"},
1505 {"DAC Right2", NULL, "HiFi Playback"},
1506 {"DAC Left2", NULL, "HiFi Playback"},
Peter Ujfalusi927a7742012-12-31 11:51:42 +01001507 {"DAC Voice", NULL, "VAIFIN"},
Peter Ujfalusi7f51e7d2012-09-20 16:32:02 +03001508
1509 /* ADC -> Stream mapping */
1510 {"HiFi Capture", NULL, "ADC Virtual Left1"},
1511 {"HiFi Capture", NULL, "ADC Virtual Right1"},
1512 {"HiFi Capture", NULL, "ADC Virtual Left2"},
1513 {"HiFi Capture", NULL, "ADC Virtual Right2"},
Peter Ujfalusi927a7742012-12-31 11:51:42 +01001514 {"VAIFOUT", NULL, "ADC Virtual Left2"},
1515 {"VAIFOUT", NULL, "ADC Virtual Right2"},
1516 {"VAIFOUT", NULL, "VIF Enable"},
Peter Ujfalusi7f51e7d2012-09-20 16:32:02 +03001517
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001518 {"Digital L1 Playback Mixer", NULL, "DAC Left1"},
1519 {"Digital R1 Playback Mixer", NULL, "DAC Right1"},
1520 {"Digital L2 Playback Mixer", NULL, "DAC Left2"},
1521 {"Digital R2 Playback Mixer", NULL, "DAC Right2"},
1522 {"Digital Voice Playback Mixer", NULL, "DAC Voice"},
Peter Ujfalusi73939582009-01-29 14:57:50 +02001523
Peter Ujfalusi7729cf72009-10-29 11:58:10 +02001524 /* Supply for the digital part (APLL) */
Peter Ujfalusi7729cf72009-10-29 11:58:10 +02001525 {"Digital Voice Playback Mixer", NULL, "APLL Enable"},
1526
Peter Ujfalusi27eeb1f2010-07-13 12:07:44 +03001527 {"DAC Left1", NULL, "AIF Enable"},
1528 {"DAC Right1", NULL, "AIF Enable"},
1529 {"DAC Left2", NULL, "AIF Enable"},
1530 {"DAC Right1", NULL, "AIF Enable"},
Peter Ujfalusi927a7742012-12-31 11:51:42 +01001531 {"DAC Voice", NULL, "VIF Enable"},
Peter Ujfalusi27eeb1f2010-07-13 12:07:44 +03001532
Peter Ujfalusic42a59e2010-02-09 15:24:04 +02001533 {"Digital R2 Playback Mixer", NULL, "AIF Enable"},
1534 {"Digital L2 Playback Mixer", NULL, "AIF Enable"},
1535
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001536 {"Analog L1 Playback Mixer", NULL, "Digital L1 Playback Mixer"},
1537 {"Analog R1 Playback Mixer", NULL, "Digital R1 Playback Mixer"},
1538 {"Analog L2 Playback Mixer", NULL, "Digital L2 Playback Mixer"},
1539 {"Analog R2 Playback Mixer", NULL, "Digital R2 Playback Mixer"},
1540 {"Analog Voice Playback Mixer", NULL, "Digital Voice Playback Mixer"},
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001541
Peter Ujfalusi5e98a462008-12-09 12:35:47 +02001542 /* Internal playback routings */
1543 /* Earpiece */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001544 {"Earpiece Mixer", "Voice", "Analog Voice Playback Mixer"},
1545 {"Earpiece Mixer", "AudioL1", "Analog L1 Playback Mixer"},
1546 {"Earpiece Mixer", "AudioL2", "Analog L2 Playback Mixer"},
1547 {"Earpiece Mixer", "AudioR1", "Analog R1 Playback Mixer"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001548 {"Earpiece PGA", NULL, "Earpiece Mixer"},
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +02001549 /* PreDrivL */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001550 {"PredriveL Mixer", "Voice", "Analog Voice Playback Mixer"},
1551 {"PredriveL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
1552 {"PredriveL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
1553 {"PredriveL Mixer", "AudioR2", "Analog R2 Playback Mixer"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001554 {"PredriveL PGA", NULL, "PredriveL Mixer"},
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +02001555 /* PreDrivR */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001556 {"PredriveR Mixer", "Voice", "Analog Voice Playback Mixer"},
1557 {"PredriveR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
1558 {"PredriveR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
1559 {"PredriveR Mixer", "AudioL2", "Analog L2 Playback Mixer"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001560 {"PredriveR PGA", NULL, "PredriveR Mixer"},
Peter Ujfalusidfad21a2008-12-09 12:35:49 +02001561 /* HeadsetL */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001562 {"HeadsetL Mixer", "Voice", "Analog Voice Playback Mixer"},
1563 {"HeadsetL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
1564 {"HeadsetL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001565 {"HeadsetL PGA", NULL, "HeadsetL Mixer"},
Peter Ujfalusidfad21a2008-12-09 12:35:49 +02001566 /* HeadsetR */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001567 {"HeadsetR Mixer", "Voice", "Analog Voice Playback Mixer"},
1568 {"HeadsetR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
1569 {"HeadsetR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001570 {"HeadsetR PGA", NULL, "HeadsetR Mixer"},
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +02001571 /* CarkitL */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001572 {"CarkitL Mixer", "Voice", "Analog Voice Playback Mixer"},
1573 {"CarkitL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
1574 {"CarkitL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001575 {"CarkitL PGA", NULL, "CarkitL Mixer"},
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +02001576 /* CarkitR */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001577 {"CarkitR Mixer", "Voice", "Analog Voice Playback Mixer"},
1578 {"CarkitR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
1579 {"CarkitR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001580 {"CarkitR PGA", NULL, "CarkitR Mixer"},
Peter Ujfalusidf339802008-12-09 12:35:51 +02001581 /* HandsfreeL */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001582 {"HandsfreeL Mux", "Voice", "Analog Voice Playback Mixer"},
1583 {"HandsfreeL Mux", "AudioL1", "Analog L1 Playback Mixer"},
1584 {"HandsfreeL Mux", "AudioL2", "Analog L2 Playback Mixer"},
1585 {"HandsfreeL Mux", "AudioR2", "Analog R2 Playback Mixer"},
Lopez Cruz, Misaele3c7dbb2009-06-25 12:36:14 -05001586 {"HandsfreeL", "Switch", "HandsfreeL Mux"},
1587 {"HandsfreeL PGA", NULL, "HandsfreeL"},
Peter Ujfalusidf339802008-12-09 12:35:51 +02001588 /* HandsfreeR */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001589 {"HandsfreeR Mux", "Voice", "Analog Voice Playback Mixer"},
1590 {"HandsfreeR Mux", "AudioR1", "Analog R1 Playback Mixer"},
1591 {"HandsfreeR Mux", "AudioR2", "Analog R2 Playback Mixer"},
1592 {"HandsfreeR Mux", "AudioL2", "Analog L2 Playback Mixer"},
Lopez Cruz, Misaele3c7dbb2009-06-25 12:36:14 -05001593 {"HandsfreeR", "Switch", "HandsfreeR Mux"},
1594 {"HandsfreeR PGA", NULL, "HandsfreeR"},
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001595 /* Vibra */
1596 {"Vibra Mux", "AudioL1", "DAC Left1"},
1597 {"Vibra Mux", "AudioR1", "DAC Right1"},
1598 {"Vibra Mux", "AudioL2", "DAC Left2"},
1599 {"Vibra Mux", "AudioR2", "DAC Right2"},
Peter Ujfalusi5e98a462008-12-09 12:35:47 +02001600
Steve Sakomancc175572008-10-30 21:35:26 -07001601 /* outputs */
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +03001602 /* Must be always connected (for AIF and APLL) */
Peter Ujfalusi27eeb1f2010-07-13 12:07:44 +03001603 {"Virtual HiFi OUT", NULL, "DAC Left1"},
1604 {"Virtual HiFi OUT", NULL, "DAC Right1"},
1605 {"Virtual HiFi OUT", NULL, "DAC Left2"},
1606 {"Virtual HiFi OUT", NULL, "DAC Right2"},
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +03001607 /* Must be always connected (for APLL) */
1608 {"Virtual Voice OUT", NULL, "Digital Voice Playback Mixer"},
1609 /* Physical outputs */
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001610 {"EARPIECE", NULL, "Earpiece PGA"},
1611 {"PREDRIVEL", NULL, "PredriveL PGA"},
1612 {"PREDRIVER", NULL, "PredriveR PGA"},
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001613 {"HSOL", NULL, "HeadsetL PGA"},
1614 {"HSOR", NULL, "HeadsetR PGA"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001615 {"CARKITL", NULL, "CarkitL PGA"},
1616 {"CARKITR", NULL, "CarkitR PGA"},
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +03001617 {"HFL", NULL, "HandsfreeL PGA"},
1618 {"HFR", NULL, "HandsfreeR PGA"},
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001619 {"Vibra Route", "Audio", "Vibra Mux"},
1620 {"VIBRA", NULL, "Vibra Route"},
Steve Sakomancc175572008-10-30 21:35:26 -07001621
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001622 /* Capture path */
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +03001623 /* Must be always connected (for AIF and APLL) */
1624 {"ADC Virtual Left1", NULL, "Virtual HiFi IN"},
1625 {"ADC Virtual Right1", NULL, "Virtual HiFi IN"},
1626 {"ADC Virtual Left2", NULL, "Virtual HiFi IN"},
1627 {"ADC Virtual Right2", NULL, "Virtual HiFi IN"},
1628 /* Physical inputs */
Peter Ujfalusi90289352009-08-14 08:44:00 +03001629 {"Analog Left", "Main Mic Capture Switch", "MAINMIC"},
1630 {"Analog Left", "Headset Mic Capture Switch", "HSMIC"},
1631 {"Analog Left", "AUXL Capture Switch", "AUXL"},
1632 {"Analog Left", "Carkit Mic Capture Switch", "CARKITMIC"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001633
Peter Ujfalusi90289352009-08-14 08:44:00 +03001634 {"Analog Right", "Sub Mic Capture Switch", "SUBMIC"},
1635 {"Analog Right", "AUXR Capture Switch", "AUXR"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001636
Peter Ujfalusi90289352009-08-14 08:44:00 +03001637 {"ADC Physical Left", NULL, "Analog Left"},
1638 {"ADC Physical Right", NULL, "Analog Right"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001639
1640 {"Digimic0 Enable", NULL, "DIGIMIC0"},
1641 {"Digimic1 Enable", NULL, "DIGIMIC1"},
1642
Peter Ujfalusibda7d2a2010-08-03 12:01:01 +03001643 {"DIGIMIC0", NULL, "micbias1 select"},
1644 {"DIGIMIC1", NULL, "micbias2 select"},
1645
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001646 /* TX1 Left capture path */
Peter Ujfalusifb2a2f82009-01-27 11:29:42 +02001647 {"TX1 Capture Route", "Analog", "ADC Physical Left"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001648 {"TX1 Capture Route", "Digimic0", "Digimic0 Enable"},
1649 /* TX1 Right capture path */
Peter Ujfalusifb2a2f82009-01-27 11:29:42 +02001650 {"TX1 Capture Route", "Analog", "ADC Physical Right"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001651 {"TX1 Capture Route", "Digimic0", "Digimic0 Enable"},
1652 /* TX2 Left capture path */
Peter Ujfalusifb2a2f82009-01-27 11:29:42 +02001653 {"TX2 Capture Route", "Analog", "ADC Physical Left"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001654 {"TX2 Capture Route", "Digimic1", "Digimic1 Enable"},
1655 /* TX2 Right capture path */
Peter Ujfalusifb2a2f82009-01-27 11:29:42 +02001656 {"TX2 Capture Route", "Analog", "ADC Physical Right"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001657 {"TX2 Capture Route", "Digimic1", "Digimic1 Enable"},
1658
1659 {"ADC Virtual Left1", NULL, "TX1 Capture Route"},
1660 {"ADC Virtual Right1", NULL, "TX1 Capture Route"},
1661 {"ADC Virtual Left2", NULL, "TX2 Capture Route"},
1662 {"ADC Virtual Right2", NULL, "TX2 Capture Route"},
1663
Peter Ujfalusic42a59e2010-02-09 15:24:04 +02001664 {"ADC Virtual Left1", NULL, "AIF Enable"},
1665 {"ADC Virtual Right1", NULL, "AIF Enable"},
1666 {"ADC Virtual Left2", NULL, "AIF Enable"},
1667 {"ADC Virtual Right2", NULL, "AIF Enable"},
1668
Peter Ujfalusi73939582009-01-29 14:57:50 +02001669 /* Analog bypass routes */
Peter Ujfalusi90289352009-08-14 08:44:00 +03001670 {"Right1 Analog Loopback", "Switch", "Analog Right"},
1671 {"Left1 Analog Loopback", "Switch", "Analog Left"},
1672 {"Right2 Analog Loopback", "Switch", "Analog Right"},
1673 {"Left2 Analog Loopback", "Switch", "Analog Left"},
1674 {"Voice Analog Loopback", "Switch", "Analog Left"},
Peter Ujfalusi73939582009-01-29 14:57:50 +02001675
Peter Ujfalusi78e08e22009-10-28 10:57:04 +02001676 /* Supply for the Analog loopbacks */
1677 {"Right1 Analog Loopback", NULL, "FM Loop Enable"},
1678 {"Left1 Analog Loopback", NULL, "FM Loop Enable"},
1679 {"Right2 Analog Loopback", NULL, "FM Loop Enable"},
1680 {"Left2 Analog Loopback", NULL, "FM Loop Enable"},
1681 {"Voice Analog Loopback", NULL, "FM Loop Enable"},
1682
Peter Ujfalusi73939582009-01-29 14:57:50 +02001683 {"Analog R1 Playback Mixer", NULL, "Right1 Analog Loopback"},
1684 {"Analog L1 Playback Mixer", NULL, "Left1 Analog Loopback"},
1685 {"Analog R2 Playback Mixer", NULL, "Right2 Analog Loopback"},
1686 {"Analog L2 Playback Mixer", NULL, "Left2 Analog Loopback"},
Lopez Cruz, Misaelfcd274a2009-04-30 21:47:22 -05001687 {"Analog Voice Playback Mixer", NULL, "Voice Analog Loopback"},
Peter Ujfalusi73939582009-01-29 14:57:50 +02001688
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +02001689 /* Digital bypass routes */
1690 {"Right Digital Loopback", "Volume", "TX1 Capture Route"},
1691 {"Left Digital Loopback", "Volume", "TX1 Capture Route"},
Lopez Cruz, Misaelee8f6892009-04-30 21:48:08 -05001692 {"Voice Digital Loopback", "Volume", "TX2 Capture Route"},
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +02001693
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001694 {"Digital R2 Playback Mixer", NULL, "Right Digital Loopback"},
1695 {"Digital L2 Playback Mixer", NULL, "Left Digital Loopback"},
1696 {"Digital Voice Playback Mixer", NULL, "Voice Digital Loopback"},
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +02001697
Steve Sakomancc175572008-10-30 21:35:26 -07001698};
1699
Steve Sakomancc175572008-10-30 21:35:26 -07001700static int twl4030_set_bias_level(struct snd_soc_codec *codec,
1701 enum snd_soc_bias_level level)
1702{
1703 switch (level) {
1704 case SND_SOC_BIAS_ON:
Steve Sakomancc175572008-10-30 21:35:26 -07001705 break;
1706 case SND_SOC_BIAS_PREPARE:
Steve Sakomancc175572008-10-30 21:35:26 -07001707 break;
1708 case SND_SOC_BIAS_STANDBY:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001709 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF)
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +03001710 twl4030_codec_enable(codec, 1);
Steve Sakomancc175572008-10-30 21:35:26 -07001711 break;
1712 case SND_SOC_BIAS_OFF:
Peter Ujfalusicbd2db12010-05-26 11:38:15 +03001713 twl4030_codec_enable(codec, 0);
Steve Sakomancc175572008-10-30 21:35:26 -07001714 break;
1715 }
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001716 codec->dapm.bias_level = level;
Steve Sakomancc175572008-10-30 21:35:26 -07001717
1718 return 0;
1719}
1720
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001721static void twl4030_constraints(struct twl4030_priv *twl4030,
1722 struct snd_pcm_substream *mst_substream)
1723{
1724 struct snd_pcm_substream *slv_substream;
1725
1726 /* Pick the stream, which need to be constrained */
1727 if (mst_substream == twl4030->master_substream)
1728 slv_substream = twl4030->slave_substream;
1729 else if (mst_substream == twl4030->slave_substream)
1730 slv_substream = twl4030->master_substream;
1731 else /* This should not happen.. */
1732 return;
1733
1734 /* Set the constraints according to the already configured stream */
1735 snd_pcm_hw_constraint_minmax(slv_substream->runtime,
1736 SNDRV_PCM_HW_PARAM_RATE,
1737 twl4030->rate,
1738 twl4030->rate);
1739
1740 snd_pcm_hw_constraint_minmax(slv_substream->runtime,
1741 SNDRV_PCM_HW_PARAM_SAMPLE_BITS,
1742 twl4030->sample_bits,
1743 twl4030->sample_bits);
1744
1745 snd_pcm_hw_constraint_minmax(slv_substream->runtime,
1746 SNDRV_PCM_HW_PARAM_CHANNELS,
1747 twl4030->channels,
1748 twl4030->channels);
1749}
1750
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03001751/* In case of 4 channel mode, the RX1 L/R for playback and the TX2 L/R for
1752 * capture has to be enabled/disabled. */
1753static void twl4030_tdm_enable(struct snd_soc_codec *codec, int direction,
1754 int enable)
1755{
1756 u8 reg, mask;
1757
1758 reg = twl4030_read_reg_cache(codec, TWL4030_REG_OPTION);
1759
1760 if (direction == SNDRV_PCM_STREAM_PLAYBACK)
1761 mask = TWL4030_ARXL1_VRX_EN | TWL4030_ARXR1_EN;
1762 else
1763 mask = TWL4030_ATXL2_VTXL_EN | TWL4030_ATXR2_VTXR_EN;
1764
1765 if (enable)
1766 reg |= mask;
1767 else
1768 reg &= ~mask;
1769
1770 twl4030_write(codec, TWL4030_REG_OPTION, reg);
1771}
1772
Peter Ujfalusid6648da2009-04-07 09:14:00 +03001773static int twl4030_startup(struct snd_pcm_substream *substream,
1774 struct snd_soc_dai *dai)
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001775{
Mark Browne6968a12012-04-04 15:58:16 +01001776 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001777 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001778
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001779 if (twl4030->master_substream) {
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001780 twl4030->slave_substream = substream;
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001781 /* The DAI has one configuration for playback and capture, so
1782 * if the DAI has been already configured then constrain this
1783 * substream to match it. */
1784 if (twl4030->configured)
1785 twl4030_constraints(twl4030, twl4030->master_substream);
1786 } else {
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03001787 if (!(twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE) &
1788 TWL4030_OPTION_1)) {
1789 /* In option2 4 channel is not supported, set the
1790 * constraint for the first stream for channels, the
1791 * second stream will 'inherit' this cosntraint */
1792 snd_pcm_hw_constraint_minmax(substream->runtime,
1793 SNDRV_PCM_HW_PARAM_CHANNELS,
1794 2, 2);
1795 }
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001796 twl4030->master_substream = substream;
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001797 }
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001798
1799 return 0;
1800}
1801
Peter Ujfalusid6648da2009-04-07 09:14:00 +03001802static void twl4030_shutdown(struct snd_pcm_substream *substream,
1803 struct snd_soc_dai *dai)
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001804{
Mark Browne6968a12012-04-04 15:58:16 +01001805 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001806 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001807
1808 if (twl4030->master_substream == substream)
1809 twl4030->master_substream = twl4030->slave_substream;
1810
1811 twl4030->slave_substream = NULL;
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001812
1813 /* If all streams are closed, or the remaining stream has not yet
1814 * been configured than set the DAI as not configured. */
1815 if (!twl4030->master_substream)
1816 twl4030->configured = 0;
1817 else if (!twl4030->master_substream->runtime->channels)
1818 twl4030->configured = 0;
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03001819
1820 /* If the closing substream had 4 channel, do the necessary cleanup */
1821 if (substream->runtime->channels == 4)
1822 twl4030_tdm_enable(codec, substream->stream, 0);
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001823}
1824
Steve Sakomancc175572008-10-30 21:35:26 -07001825static int twl4030_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +00001826 struct snd_pcm_hw_params *params,
1827 struct snd_soc_dai *dai)
Steve Sakomancc175572008-10-30 21:35:26 -07001828{
Mark Browne6968a12012-04-04 15:58:16 +01001829 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001830 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Steve Sakomancc175572008-10-30 21:35:26 -07001831 u8 mode, old_mode, format, old_format;
1832
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03001833 /* If the substream has 4 channel, do the necessary setup */
1834 if (params_channels(params) == 4) {
Peter Ujfalusieaf1ac82009-06-01 14:06:40 +03001835 format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
1836 mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE);
1837
1838 /* Safety check: are we in the correct operating mode and
1839 * the interface is in TDM mode? */
1840 if ((mode & TWL4030_OPTION_1) &&
1841 ((format & TWL4030_AIF_FORMAT) == TWL4030_AIF_FORMAT_TDM))
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03001842 twl4030_tdm_enable(codec, substream->stream, 1);
1843 else
1844 return -EINVAL;
1845 }
1846
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001847 if (twl4030->configured)
1848 /* Ignoring hw_params for already configured DAI */
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001849 return 0;
1850
Steve Sakomancc175572008-10-30 21:35:26 -07001851 /* bit rate */
1852 old_mode = twl4030_read_reg_cache(codec,
1853 TWL4030_REG_CODEC_MODE) & ~TWL4030_CODECPDZ;
1854 mode = old_mode & ~TWL4030_APLL_RATE;
1855
1856 switch (params_rate(params)) {
1857 case 8000:
1858 mode |= TWL4030_APLL_RATE_8000;
1859 break;
1860 case 11025:
1861 mode |= TWL4030_APLL_RATE_11025;
1862 break;
1863 case 12000:
1864 mode |= TWL4030_APLL_RATE_12000;
1865 break;
1866 case 16000:
1867 mode |= TWL4030_APLL_RATE_16000;
1868 break;
1869 case 22050:
1870 mode |= TWL4030_APLL_RATE_22050;
1871 break;
1872 case 24000:
1873 mode |= TWL4030_APLL_RATE_24000;
1874 break;
1875 case 32000:
1876 mode |= TWL4030_APLL_RATE_32000;
1877 break;
1878 case 44100:
1879 mode |= TWL4030_APLL_RATE_44100;
1880 break;
1881 case 48000:
1882 mode |= TWL4030_APLL_RATE_48000;
1883 break;
Peter Ujfalusi103f2112009-04-03 14:39:05 +03001884 case 96000:
1885 mode |= TWL4030_APLL_RATE_96000;
1886 break;
Steve Sakomancc175572008-10-30 21:35:26 -07001887 default:
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02001888 dev_err(codec->dev, "%s: unknown rate %d\n", __func__,
Steve Sakomancc175572008-10-30 21:35:26 -07001889 params_rate(params));
1890 return -EINVAL;
1891 }
1892
Steve Sakomancc175572008-10-30 21:35:26 -07001893 /* sample size */
1894 old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
1895 format = old_format;
1896 format &= ~TWL4030_DATA_WIDTH;
1897 switch (params_format(params)) {
1898 case SNDRV_PCM_FORMAT_S16_LE:
1899 format |= TWL4030_DATA_WIDTH_16S_16W;
1900 break;
Peter Ujfalusidcdeda42010-12-14 13:45:29 +02001901 case SNDRV_PCM_FORMAT_S32_LE:
Steve Sakomancc175572008-10-30 21:35:26 -07001902 format |= TWL4030_DATA_WIDTH_32S_24W;
1903 break;
1904 default:
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02001905 dev_err(codec->dev, "%s: unknown format %d\n", __func__,
Steve Sakomancc175572008-10-30 21:35:26 -07001906 params_format(params));
1907 return -EINVAL;
1908 }
1909
Peter Ujfalusi2046f172010-05-26 11:38:20 +03001910 if (format != old_format || mode != old_mode) {
1911 if (twl4030->codec_powered) {
1912 /*
1913 * If the codec is powered, than we need to toggle the
1914 * codec power.
1915 */
1916 twl4030_codec_enable(codec, 0);
1917 twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
1918 twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
1919 twl4030_codec_enable(codec, 1);
1920 } else {
1921 twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
1922 twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
1923 }
Steve Sakomancc175572008-10-30 21:35:26 -07001924 }
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001925
1926 /* Store the important parameters for the DAI configuration and set
1927 * the DAI as configured */
1928 twl4030->configured = 1;
1929 twl4030->rate = params_rate(params);
1930 twl4030->sample_bits = hw_param_interval(params,
1931 SNDRV_PCM_HW_PARAM_SAMPLE_BITS)->min;
1932 twl4030->channels = params_channels(params);
1933
1934 /* If both playback and capture streams are open, and one of them
1935 * is setting the hw parameters right now (since we are here), set
1936 * constraints to the other stream to match the current one. */
1937 if (twl4030->slave_substream)
1938 twl4030_constraints(twl4030, substream);
1939
Steve Sakomancc175572008-10-30 21:35:26 -07001940 return 0;
1941}
1942
1943static int twl4030_set_dai_sysclk(struct snd_soc_dai *codec_dai,
1944 int clk_id, unsigned int freq, int dir)
1945{
1946 struct snd_soc_codec *codec = codec_dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001947 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Steve Sakomancc175572008-10-30 21:35:26 -07001948
1949 switch (freq) {
1950 case 19200000:
Steve Sakomancc175572008-10-30 21:35:26 -07001951 case 26000000:
Steve Sakomancc175572008-10-30 21:35:26 -07001952 case 38400000:
Steve Sakomancc175572008-10-30 21:35:26 -07001953 break;
1954 default:
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02001955 dev_err(codec->dev, "Unsupported HFCLKIN: %u\n", freq);
Steve Sakomancc175572008-10-30 21:35:26 -07001956 return -EINVAL;
1957 }
1958
Peter Ujfalusi68d01952009-11-04 09:58:20 +02001959 if ((freq / 1000) != twl4030->sysclk) {
1960 dev_err(codec->dev,
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02001961 "Mismatch in HFCLKIN: %u (configured: %u)\n",
Peter Ujfalusi68d01952009-11-04 09:58:20 +02001962 freq, twl4030->sysclk * 1000);
1963 return -EINVAL;
1964 }
Steve Sakomancc175572008-10-30 21:35:26 -07001965
1966 return 0;
1967}
1968
1969static int twl4030_set_dai_fmt(struct snd_soc_dai *codec_dai,
1970 unsigned int fmt)
1971{
1972 struct snd_soc_codec *codec = codec_dai->codec;
Peter Ujfalusi2046f172010-05-26 11:38:20 +03001973 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Steve Sakomancc175572008-10-30 21:35:26 -07001974 u8 old_format, format;
1975
1976 /* get format */
1977 old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
1978 format = old_format;
1979
1980 /* set master/slave audio interface */
1981 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1982 case SND_SOC_DAIFMT_CBM_CFM:
1983 format &= ~(TWL4030_AIF_SLAVE_EN);
Grazvydas Ignotase18c94d2008-11-05 23:51:05 +02001984 format &= ~(TWL4030_CLK256FS_EN);
Steve Sakomancc175572008-10-30 21:35:26 -07001985 break;
1986 case SND_SOC_DAIFMT_CBS_CFS:
Steve Sakomancc175572008-10-30 21:35:26 -07001987 format |= TWL4030_AIF_SLAVE_EN;
Grazvydas Ignotase18c94d2008-11-05 23:51:05 +02001988 format |= TWL4030_CLK256FS_EN;
Steve Sakomancc175572008-10-30 21:35:26 -07001989 break;
1990 default:
1991 return -EINVAL;
1992 }
1993
1994 /* interface format */
1995 format &= ~TWL4030_AIF_FORMAT;
1996 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1997 case SND_SOC_DAIFMT_I2S:
1998 format |= TWL4030_AIF_FORMAT_CODEC;
1999 break;
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03002000 case SND_SOC_DAIFMT_DSP_A:
2001 format |= TWL4030_AIF_FORMAT_TDM;
2002 break;
Steve Sakomancc175572008-10-30 21:35:26 -07002003 default:
2004 return -EINVAL;
2005 }
2006
2007 if (format != old_format) {
Peter Ujfalusi2046f172010-05-26 11:38:20 +03002008 if (twl4030->codec_powered) {
2009 /*
2010 * If the codec is powered, than we need to toggle the
2011 * codec power.
2012 */
2013 twl4030_codec_enable(codec, 0);
2014 twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
2015 twl4030_codec_enable(codec, 1);
2016 } else {
2017 twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
2018 }
Steve Sakomancc175572008-10-30 21:35:26 -07002019 }
2020
2021 return 0;
2022}
2023
Lopez Cruz, Misael68140442009-07-03 02:21:39 -05002024static int twl4030_set_tristate(struct snd_soc_dai *dai, int tristate)
2025{
2026 struct snd_soc_codec *codec = dai->codec;
2027 u8 reg = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
2028
2029 if (tristate)
2030 reg |= TWL4030_AIF_TRI_EN;
2031 else
2032 reg &= ~TWL4030_AIF_TRI_EN;
2033
2034 return twl4030_write(codec, TWL4030_REG_AUDIO_IF, reg);
2035}
2036
Misael Lopez Cruzb7a755a2009-05-17 20:02:31 -05002037/* In case of voice mode, the RX1 L(VRX) for downlink and the TX2 L/R
2038 * (VTXL, VTXR) for uplink has to be enabled/disabled. */
2039static void twl4030_voice_enable(struct snd_soc_codec *codec, int direction,
2040 int enable)
2041{
2042 u8 reg, mask;
2043
2044 reg = twl4030_read_reg_cache(codec, TWL4030_REG_OPTION);
2045
2046 if (direction == SNDRV_PCM_STREAM_PLAYBACK)
2047 mask = TWL4030_ARXL1_VRX_EN;
2048 else
2049 mask = TWL4030_ATXL2_VTXL_EN | TWL4030_ATXR2_VTXR_EN;
2050
2051 if (enable)
2052 reg |= mask;
2053 else
2054 reg &= ~mask;
2055
2056 twl4030_write(codec, TWL4030_REG_OPTION, reg);
2057}
2058
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002059static int twl4030_voice_startup(struct snd_pcm_substream *substream,
2060 struct snd_soc_dai *dai)
2061{
Mark Browne6968a12012-04-04 15:58:16 +01002062 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002063 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002064 u8 mode;
2065
2066 /* If the system master clock is not 26MHz, the voice PCM interface is
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002067 * not available.
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002068 */
Peter Ujfalusi68d01952009-11-04 09:58:20 +02002069 if (twl4030->sysclk != 26000) {
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02002070 dev_err(codec->dev,
2071 "%s: HFCLKIN is %u KHz, voice interface needs 26MHz\n",
2072 __func__, twl4030->sysclk);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002073 return -EINVAL;
2074 }
2075
2076 /* If the codec mode is not option2, the voice PCM interface is not
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002077 * available.
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002078 */
2079 mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE)
2080 & TWL4030_OPT_MODE;
2081
2082 if (mode != TWL4030_OPTION_2) {
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02002083 dev_err(codec->dev, "%s: the codec mode is not option2\n",
2084 __func__);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002085 return -EINVAL;
2086 }
2087
2088 return 0;
2089}
2090
Misael Lopez Cruzb7a755a2009-05-17 20:02:31 -05002091static void twl4030_voice_shutdown(struct snd_pcm_substream *substream,
2092 struct snd_soc_dai *dai)
2093{
Mark Browne6968a12012-04-04 15:58:16 +01002094 struct snd_soc_codec *codec = dai->codec;
Misael Lopez Cruzb7a755a2009-05-17 20:02:31 -05002095
2096 /* Enable voice digital filters */
2097 twl4030_voice_enable(codec, substream->stream, 0);
2098}
2099
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002100static int twl4030_voice_hw_params(struct snd_pcm_substream *substream,
2101 struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
2102{
Mark Browne6968a12012-04-04 15:58:16 +01002103 struct snd_soc_codec *codec = dai->codec;
Peter Ujfalusi2046f172010-05-26 11:38:20 +03002104 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002105 u8 old_mode, mode;
2106
Misael Lopez Cruzb7a755a2009-05-17 20:02:31 -05002107 /* Enable voice digital filters */
2108 twl4030_voice_enable(codec, substream->stream, 1);
2109
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002110 /* bit rate */
2111 old_mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE)
2112 & ~(TWL4030_CODECPDZ);
2113 mode = old_mode;
2114
2115 switch (params_rate(params)) {
2116 case 8000:
2117 mode &= ~(TWL4030_SEL_16K);
2118 break;
2119 case 16000:
2120 mode |= TWL4030_SEL_16K;
2121 break;
2122 default:
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02002123 dev_err(codec->dev, "%s: unknown rate %d\n", __func__,
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002124 params_rate(params));
2125 return -EINVAL;
2126 }
2127
2128 if (mode != old_mode) {
Peter Ujfalusi2046f172010-05-26 11:38:20 +03002129 if (twl4030->codec_powered) {
2130 /*
2131 * If the codec is powered, than we need to toggle the
2132 * codec power.
2133 */
2134 twl4030_codec_enable(codec, 0);
2135 twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
2136 twl4030_codec_enable(codec, 1);
2137 } else {
2138 twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
2139 }
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002140 }
2141
2142 return 0;
2143}
2144
2145static int twl4030_voice_set_dai_sysclk(struct snd_soc_dai *codec_dai,
2146 int clk_id, unsigned int freq, int dir)
2147{
2148 struct snd_soc_codec *codec = codec_dai->codec;
Takashi Iwaid4a8ca22010-04-20 08:20:31 +02002149 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002150
Peter Ujfalusi68d01952009-11-04 09:58:20 +02002151 if (freq != 26000000) {
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02002152 dev_err(codec->dev,
2153 "%s: HFCLKIN is %u KHz, voice interface needs 26MHz\n",
2154 __func__, freq / 1000);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002155 return -EINVAL;
2156 }
Peter Ujfalusi68d01952009-11-04 09:58:20 +02002157 if ((freq / 1000) != twl4030->sysclk) {
2158 dev_err(codec->dev,
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02002159 "Mismatch in HFCLKIN: %u (configured: %u)\n",
Peter Ujfalusi68d01952009-11-04 09:58:20 +02002160 freq, twl4030->sysclk * 1000);
2161 return -EINVAL;
2162 }
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002163 return 0;
2164}
2165
2166static int twl4030_voice_set_dai_fmt(struct snd_soc_dai *codec_dai,
2167 unsigned int fmt)
2168{
2169 struct snd_soc_codec *codec = codec_dai->codec;
Peter Ujfalusi2046f172010-05-26 11:38:20 +03002170 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002171 u8 old_format, format;
2172
2173 /* get format */
2174 old_format = twl4030_read_reg_cache(codec, TWL4030_REG_VOICE_IF);
2175 format = old_format;
2176
2177 /* set master/slave audio interface */
2178 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
Lopez Cruz, Misaelc2643012009-06-19 03:23:42 -05002179 case SND_SOC_DAIFMT_CBM_CFM:
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002180 format &= ~(TWL4030_VIF_SLAVE_EN);
2181 break;
2182 case SND_SOC_DAIFMT_CBS_CFS:
2183 format |= TWL4030_VIF_SLAVE_EN;
2184 break;
2185 default:
2186 return -EINVAL;
2187 }
2188
2189 /* clock inversion */
2190 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2191 case SND_SOC_DAIFMT_IB_NF:
2192 format &= ~(TWL4030_VIF_FORMAT);
2193 break;
2194 case SND_SOC_DAIFMT_NB_IF:
2195 format |= TWL4030_VIF_FORMAT;
2196 break;
2197 default:
2198 return -EINVAL;
2199 }
2200
2201 if (format != old_format) {
Peter Ujfalusi2046f172010-05-26 11:38:20 +03002202 if (twl4030->codec_powered) {
2203 /*
2204 * If the codec is powered, than we need to toggle the
2205 * codec power.
2206 */
2207 twl4030_codec_enable(codec, 0);
2208 twl4030_write(codec, TWL4030_REG_VOICE_IF, format);
2209 twl4030_codec_enable(codec, 1);
2210 } else {
2211 twl4030_write(codec, TWL4030_REG_VOICE_IF, format);
2212 }
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002213 }
2214
2215 return 0;
2216}
2217
Lopez Cruz, Misael68140442009-07-03 02:21:39 -05002218static int twl4030_voice_set_tristate(struct snd_soc_dai *dai, int tristate)
2219{
2220 struct snd_soc_codec *codec = dai->codec;
2221 u8 reg = twl4030_read_reg_cache(codec, TWL4030_REG_VOICE_IF);
2222
2223 if (tristate)
2224 reg |= TWL4030_VIF_TRI_EN;
2225 else
2226 reg &= ~TWL4030_VIF_TRI_EN;
2227
2228 return twl4030_write(codec, TWL4030_REG_VOICE_IF, reg);
2229}
2230
Jarkko Nikulabbba9442008-11-12 17:05:41 +02002231#define TWL4030_RATES (SNDRV_PCM_RATE_8000_48000)
Peter Ujfalusidcdeda42010-12-14 13:45:29 +02002232#define TWL4030_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
Steve Sakomancc175572008-10-30 21:35:26 -07002233
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002234static const struct snd_soc_dai_ops twl4030_dai_hifi_ops = {
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02002235 .startup = twl4030_startup,
2236 .shutdown = twl4030_shutdown,
Joonyoung Shim10d9e3d2009-03-16 21:23:35 +09002237 .hw_params = twl4030_hw_params,
2238 .set_sysclk = twl4030_set_dai_sysclk,
2239 .set_fmt = twl4030_set_dai_fmt,
Lopez Cruz, Misael68140442009-07-03 02:21:39 -05002240 .set_tristate = twl4030_set_tristate,
Joonyoung Shim10d9e3d2009-03-16 21:23:35 +09002241};
2242
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002243static const struct snd_soc_dai_ops twl4030_dai_voice_ops = {
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002244 .startup = twl4030_voice_startup,
Misael Lopez Cruzb7a755a2009-05-17 20:02:31 -05002245 .shutdown = twl4030_voice_shutdown,
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002246 .hw_params = twl4030_voice_hw_params,
2247 .set_sysclk = twl4030_voice_set_dai_sysclk,
2248 .set_fmt = twl4030_voice_set_dai_fmt,
Lopez Cruz, Misael68140442009-07-03 02:21:39 -05002249 .set_tristate = twl4030_voice_set_tristate,
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002250};
2251
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002252static struct snd_soc_dai_driver twl4030_dai[] = {
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002253{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002254 .name = "twl4030-hifi",
Steve Sakomancc175572008-10-30 21:35:26 -07002255 .playback = {
Peter Ujfalusib4852b72009-05-22 15:12:15 +03002256 .stream_name = "HiFi Playback",
Steve Sakomancc175572008-10-30 21:35:26 -07002257 .channels_min = 2,
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03002258 .channels_max = 4,
Peter Ujfalusi31ad0f32009-03-27 10:39:07 +02002259 .rates = TWL4030_RATES | SNDRV_PCM_RATE_96000,
Peter Ujfalusi8819f652012-01-18 12:18:26 +01002260 .formats = TWL4030_FORMATS,
2261 .sig_bits = 24,},
Steve Sakomancc175572008-10-30 21:35:26 -07002262 .capture = {
Peter Ujfalusi7f51e7d2012-09-20 16:32:02 +03002263 .stream_name = "HiFi Capture",
Steve Sakomancc175572008-10-30 21:35:26 -07002264 .channels_min = 2,
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03002265 .channels_max = 4,
Steve Sakomancc175572008-10-30 21:35:26 -07002266 .rates = TWL4030_RATES,
Peter Ujfalusi8819f652012-01-18 12:18:26 +01002267 .formats = TWL4030_FORMATS,
2268 .sig_bits = 24,},
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002269 .ops = &twl4030_dai_hifi_ops,
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002270},
2271{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002272 .name = "twl4030-voice",
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002273 .playback = {
Peter Ujfalusib4852b72009-05-22 15:12:15 +03002274 .stream_name = "Voice Playback",
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002275 .channels_min = 1,
2276 .channels_max = 1,
2277 .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
2278 .formats = SNDRV_PCM_FMTBIT_S16_LE,},
2279 .capture = {
Peter Ujfalusi7f51e7d2012-09-20 16:32:02 +03002280 .stream_name = "Voice Capture",
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002281 .channels_min = 1,
2282 .channels_max = 2,
2283 .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
2284 .formats = SNDRV_PCM_FMTBIT_S16_LE,},
2285 .ops = &twl4030_dai_voice_ops,
2286},
Steve Sakomancc175572008-10-30 21:35:26 -07002287};
Steve Sakomancc175572008-10-30 21:35:26 -07002288
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002289static int twl4030_soc_probe(struct snd_soc_codec *codec)
Steve Sakomancc175572008-10-30 21:35:26 -07002290{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002291 struct twl4030_priv *twl4030;
Steve Sakomancc175572008-10-30 21:35:26 -07002292
Peter Ujfalusif2b1ce42012-09-10 13:46:30 +03002293 twl4030 = devm_kzalloc(codec->dev, sizeof(struct twl4030_priv),
2294 GFP_KERNEL);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002295 if (twl4030 == NULL) {
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02002296 dev_err(codec->dev, "Can not allocate memory\n");
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002297 return -ENOMEM;
Steve Sakomancc175572008-10-30 21:35:26 -07002298 }
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002299 snd_soc_codec_set_drvdata(codec, twl4030);
2300 /* Set the defaults, and power up the codec */
Peter Ujfalusi57fe7252011-05-31 12:02:49 +03002301 twl4030->sysclk = twl4030_audio_get_mclk() / 1000;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002302
2303 twl4030_init_chip(codec);
Steve Sakomancc175572008-10-30 21:35:26 -07002304
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002305 return 0;
Steve Sakomancc175572008-10-30 21:35:26 -07002306}
2307
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002308static int twl4030_soc_remove(struct snd_soc_codec *codec)
Steve Sakomancc175572008-10-30 21:35:26 -07002309{
Axel Lin5b3b0fa2010-11-19 17:31:08 +08002310 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi182f73f2012-09-10 13:46:31 +03002311 struct twl4030_codec_data *pdata = twl4030->pdata;
Axel Lin5b3b0fa2010-11-19 17:31:08 +08002312
Peter Ujfalusi5dcba5d2010-08-12 09:29:52 +03002313 /* Reset registers to their chip default before leaving */
2314 twl4030_reset_registers(codec);
Peter Ujfalusi73939582009-01-29 14:57:50 +02002315 twl4030_set_bias_level(codec, SND_SOC_BIAS_OFF);
Peter Ujfalusi281ecd12012-09-10 13:46:27 +03002316
2317 if (pdata && pdata->hs_extmute && gpio_is_valid(pdata->hs_extmute_gpio))
2318 gpio_free(pdata->hs_extmute_gpio);
2319
Steve Sakomancc175572008-10-30 21:35:26 -07002320 return 0;
2321}
2322
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002323static struct snd_soc_codec_driver soc_codec_dev_twl4030 = {
2324 .probe = twl4030_soc_probe,
2325 .remove = twl4030_soc_remove,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002326 .read = twl4030_read_reg_cache,
2327 .write = twl4030_write,
2328 .set_bias_level = twl4030_set_bias_level,
Axel Lineb3032f2012-01-27 18:02:09 +08002329 .idle_bias_off = true,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002330 .reg_cache_size = sizeof(twl4030_reg),
2331 .reg_word_size = sizeof(u8),
2332 .reg_cache_default = twl4030_reg,
Peter Ujfalusif7c93f02011-10-11 13:11:32 +03002333
2334 .controls = twl4030_snd_controls,
2335 .num_controls = ARRAY_SIZE(twl4030_snd_controls),
2336 .dapm_widgets = twl4030_dapm_widgets,
2337 .num_dapm_widgets = ARRAY_SIZE(twl4030_dapm_widgets),
2338 .dapm_routes = intercon,
2339 .num_dapm_routes = ARRAY_SIZE(intercon),
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002340};
2341
Bill Pemberton05c4c6f2012-12-07 09:26:20 -05002342static int twl4030_codec_probe(struct platform_device *pdev)
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002343{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002344 return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_twl4030,
2345 twl4030_dai, ARRAY_SIZE(twl4030_dai));
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002346}
2347
Bill Pemberton05c4c6f2012-12-07 09:26:20 -05002348static int twl4030_codec_remove(struct platform_device *pdev)
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002349{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002350 snd_soc_unregister_codec(&pdev->dev);
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002351 return 0;
2352}
2353
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002354MODULE_ALIAS("platform:twl4030-codec");
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002355
2356static struct platform_driver twl4030_codec_driver = {
2357 .probe = twl4030_codec_probe,
Bill Pemberton05c4c6f2012-12-07 09:26:20 -05002358 .remove = twl4030_codec_remove,
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002359 .driver = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002360 .name = "twl4030-codec",
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002361 .owner = THIS_MODULE,
2362 },
Steve Sakomancc175572008-10-30 21:35:26 -07002363};
Steve Sakomancc175572008-10-30 21:35:26 -07002364
Mark Brown5bbcc3c2011-11-23 22:52:08 +00002365module_platform_driver(twl4030_codec_driver);
Mark Brown64089b82008-12-08 19:17:58 +00002366
Steve Sakomancc175572008-10-30 21:35:26 -07002367MODULE_DESCRIPTION("ASoC TWL4030 codec driver");
2368MODULE_AUTHOR("Steve Sakoman");
2369MODULE_LICENSE("GPL");