blob: 3bcf58b27d8b07dece9330c304a1fb8c0d5fc662 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Mark Rustad49425df2016-04-01 12:18:09 -07004 Copyright(c) 1999 - 2016 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Jacob Kellerb89aae72014-02-22 01:23:50 +000023 Linux NICS <linux.nics@intel.com>
Auke Kok9a799d72007-09-15 14:07:45 -070024 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29/* ethtool support for ixgbe */
30
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000031#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070032#include <linux/types.h>
33#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070035#include <linux/pci.h>
36#include <linux/netdevice.h>
37#include <linux/ethtool.h>
38#include <linux/vmalloc.h>
Alexander Duyckf8003262012-03-03 02:35:52 +000039#include <linux/highmem.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <linux/uaccess.h>
41
42#include "ixgbe.h"
Aurélien Guillaume71858ac2013-01-17 06:55:24 +000043#include "ixgbe_phy.h"
Auke Kok9a799d72007-09-15 14:07:45 -070044
45
46#define IXGBE_ALL_RAR_ENTRIES 16
47
Ajit Khaparde29c3a052009-10-13 01:47:33 +000048enum {NETDEV_STATS, IXGBE_STATS};
49
Auke Kok9a799d72007-09-15 14:07:45 -070050struct ixgbe_stats {
51 char stat_string[ETH_GSTRING_LEN];
Ajit Khaparde29c3a052009-10-13 01:47:33 +000052 int type;
Auke Kok9a799d72007-09-15 14:07:45 -070053 int sizeof_stat;
54 int stat_offset;
55};
56
Ajit Khaparde29c3a052009-10-13 01:47:33 +000057#define IXGBE_STAT(m) IXGBE_STATS, \
58 sizeof(((struct ixgbe_adapter *)0)->m), \
59 offsetof(struct ixgbe_adapter, m)
60#define IXGBE_NETDEV_STAT(m) NETDEV_STATS, \
Eric Dumazet55bad822010-07-23 13:44:21 +000061 sizeof(((struct rtnl_link_stats64 *)0)->m), \
62 offsetof(struct rtnl_link_stats64, m)
Ajit Khaparde29c3a052009-10-13 01:47:33 +000063
Stephen Hemminger1bba2e82012-01-05 06:29:54 +000064static const struct ixgbe_stats ixgbe_gstrings_stats[] = {
Eric Dumazet55bad822010-07-23 13:44:21 +000065 {"rx_packets", IXGBE_NETDEV_STAT(rx_packets)},
66 {"tx_packets", IXGBE_NETDEV_STAT(tx_packets)},
67 {"rx_bytes", IXGBE_NETDEV_STAT(rx_bytes)},
68 {"tx_bytes", IXGBE_NETDEV_STAT(tx_bytes)},
Ben Greearaad71912009-09-30 12:08:16 +000069 {"rx_pkts_nic", IXGBE_STAT(stats.gprc)},
70 {"tx_pkts_nic", IXGBE_STAT(stats.gptc)},
71 {"rx_bytes_nic", IXGBE_STAT(stats.gorc)},
72 {"tx_bytes_nic", IXGBE_STAT(stats.gotc)},
Auke Kok9a799d72007-09-15 14:07:45 -070073 {"lsc_int", IXGBE_STAT(lsc_int)},
74 {"tx_busy", IXGBE_STAT(tx_busy)},
75 {"non_eop_descs", IXGBE_STAT(non_eop_descs)},
Eric Dumazet55bad822010-07-23 13:44:21 +000076 {"rx_errors", IXGBE_NETDEV_STAT(rx_errors)},
77 {"tx_errors", IXGBE_NETDEV_STAT(tx_errors)},
78 {"rx_dropped", IXGBE_NETDEV_STAT(rx_dropped)},
79 {"tx_dropped", IXGBE_NETDEV_STAT(tx_dropped)},
80 {"multicast", IXGBE_NETDEV_STAT(multicast)},
Auke Kok9a799d72007-09-15 14:07:45 -070081 {"broadcast", IXGBE_STAT(stats.bprc)},
82 {"rx_no_buffer_count", IXGBE_STAT(stats.rnbc[0]) },
Eric Dumazet55bad822010-07-23 13:44:21 +000083 {"collisions", IXGBE_NETDEV_STAT(collisions)},
84 {"rx_over_errors", IXGBE_NETDEV_STAT(rx_over_errors)},
85 {"rx_crc_errors", IXGBE_NETDEV_STAT(rx_crc_errors)},
86 {"rx_frame_errors", IXGBE_NETDEV_STAT(rx_frame_errors)},
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +000087 {"hw_rsc_aggregated", IXGBE_STAT(rsc_total_count)},
88 {"hw_rsc_flushed", IXGBE_STAT(rsc_total_flush)},
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +000089 {"fdir_match", IXGBE_STAT(stats.fdirmatch)},
90 {"fdir_miss", IXGBE_STAT(stats.fdirmiss)},
Alexander Duyckd034acf2011-04-27 09:25:34 +000091 {"fdir_overflow", IXGBE_STAT(fdir_overflow)},
Eric Dumazet55bad822010-07-23 13:44:21 +000092 {"rx_fifo_errors", IXGBE_NETDEV_STAT(rx_fifo_errors)},
93 {"rx_missed_errors", IXGBE_NETDEV_STAT(rx_missed_errors)},
94 {"tx_aborted_errors", IXGBE_NETDEV_STAT(tx_aborted_errors)},
95 {"tx_carrier_errors", IXGBE_NETDEV_STAT(tx_carrier_errors)},
96 {"tx_fifo_errors", IXGBE_NETDEV_STAT(tx_fifo_errors)},
97 {"tx_heartbeat_errors", IXGBE_NETDEV_STAT(tx_heartbeat_errors)},
Auke Kok9a799d72007-09-15 14:07:45 -070098 {"tx_timeout_count", IXGBE_STAT(tx_timeout_count)},
99 {"tx_restart_queue", IXGBE_STAT(restart_queue)},
100 {"rx_long_length_errors", IXGBE_STAT(stats.roc)},
101 {"rx_short_length_errors", IXGBE_STAT(stats.ruc)},
Auke Kok9a799d72007-09-15 14:07:45 -0700102 {"tx_flow_control_xon", IXGBE_STAT(stats.lxontxc)},
103 {"rx_flow_control_xon", IXGBE_STAT(stats.lxonrxc)},
104 {"tx_flow_control_xoff", IXGBE_STAT(stats.lxofftxc)},
105 {"rx_flow_control_xoff", IXGBE_STAT(stats.lxoffrxc)},
Auke Kok9a799d72007-09-15 14:07:45 -0700106 {"rx_csum_offload_errors", IXGBE_STAT(hw_csum_rx_error)},
Jesper Dangaard Brouer86e23492017-09-04 20:40:22 +0200107 {"alloc_rx_page", IXGBE_STAT(alloc_rx_page)},
Auke Kok9a799d72007-09-15 14:07:45 -0700108 {"alloc_rx_page_failed", IXGBE_STAT(alloc_rx_page_failed)},
109 {"alloc_rx_buff_failed", IXGBE_STAT(alloc_rx_buff_failed)},
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000110 {"rx_no_dma_resources", IXGBE_STAT(hw_rx_no_dma_resources)},
Emil Tantilov58f6bcf2011-04-21 08:43:43 +0000111 {"os2bmc_rx_by_bmc", IXGBE_STAT(stats.o2bgptc)},
112 {"os2bmc_tx_by_bmc", IXGBE_STAT(stats.b2ospc)},
113 {"os2bmc_tx_by_host", IXGBE_STAT(stats.o2bspc)},
114 {"os2bmc_rx_by_host", IXGBE_STAT(stats.b2ogprc)},
Jacob Keller4cc74c02017-05-03 10:29:00 -0700115 {"tx_hwtstamp_timeouts", IXGBE_STAT(tx_hwtstamp_timeouts)},
116 {"tx_hwtstamp_skipped", IXGBE_STAT(tx_hwtstamp_skipped)},
117 {"rx_hwtstamp_cleared", IXGBE_STAT(rx_hwtstamp_cleared)},
Yi Zou6d455222009-05-13 13:12:16 +0000118#ifdef IXGBE_FCOE
119 {"fcoe_bad_fccrc", IXGBE_STAT(stats.fccrc)},
120 {"rx_fcoe_dropped", IXGBE_STAT(stats.fcoerpdc)},
121 {"rx_fcoe_packets", IXGBE_STAT(stats.fcoeprc)},
122 {"rx_fcoe_dwords", IXGBE_STAT(stats.fcoedwrc)},
Amir Hanania7b859eb2011-08-31 02:07:55 +0000123 {"fcoe_noddp", IXGBE_STAT(stats.fcoe_noddp)},
124 {"fcoe_noddp_ext_buff", IXGBE_STAT(stats.fcoe_noddp_ext_buff)},
Yi Zou6d455222009-05-13 13:12:16 +0000125 {"tx_fcoe_packets", IXGBE_STAT(stats.fcoeptc)},
126 {"tx_fcoe_dwords", IXGBE_STAT(stats.fcoedwtc)},
127#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700128};
129
John Fastabend9cc00b52012-01-28 03:32:17 +0000130/* ixgbe allocates num_tx_queues and num_rx_queues symmetrically so
131 * we set the num_rx_queues to evaluate to num_tx_queues. This is
132 * used because we do not have a good way to get the max number of
133 * rx queues with CONFIG_RPS disabled.
134 */
135#define IXGBE_NUM_RX_QUEUES netdev->num_tx_queues
136
137#define IXGBE_QUEUE_STATS_LEN ( \
138 (netdev->num_tx_queues + IXGBE_NUM_RX_QUEUES) * \
Wang Chen454d7c92008-11-12 23:37:49 -0800139 (sizeof(struct ixgbe_queue_stats) / sizeof(u64)))
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700140#define IXGBE_GLOBAL_STATS_LEN ARRAY_SIZE(ixgbe_gstrings_stats)
Alexander Duyck2f90b862008-11-20 20:52:10 -0800141#define IXGBE_PB_STATS_LEN ( \
John Fastabend9cc00b52012-01-28 03:32:17 +0000142 (sizeof(((struct ixgbe_adapter *)0)->stats.pxonrxc) + \
143 sizeof(((struct ixgbe_adapter *)0)->stats.pxontxc) + \
144 sizeof(((struct ixgbe_adapter *)0)->stats.pxoffrxc) + \
145 sizeof(((struct ixgbe_adapter *)0)->stats.pxofftxc)) \
146 / sizeof(u64))
Alexander Duyck2f90b862008-11-20 20:52:10 -0800147#define IXGBE_STATS_LEN (IXGBE_GLOBAL_STATS_LEN + \
Jacob Kellere7cf7452014-04-09 06:03:10 +0000148 IXGBE_PB_STATS_LEN + \
149 IXGBE_QUEUE_STATS_LEN)
Auke Kok9a799d72007-09-15 14:07:45 -0700150
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000151static const char ixgbe_gstrings_test[][ETH_GSTRING_LEN] = {
152 "Register test (offline)", "Eeprom test (offline)",
153 "Interrupt test (offline)", "Loopback test (offline)",
154 "Link test (on/offline)"
155};
156#define IXGBE_TEST_LEN sizeof(ixgbe_gstrings_test) / ETH_GSTRING_LEN
157
Alexander Duyck2ccdf262017-01-17 08:37:03 -0800158static const char ixgbe_priv_flags_strings[][ETH_GSTRING_LEN] = {
159#define IXGBE_PRIV_FLAGS_LEGACY_RX BIT(0)
160 "legacy-rx",
161};
162
163#define IXGBE_PRIV_FLAGS_STR_LEN ARRAY_SIZE(ixgbe_priv_flags_strings)
164
Veola Nazareth695b8162015-11-11 16:22:59 -0700165/* currently supported speeds for 10G */
166#define ADVRTSD_MSK_10G (SUPPORTED_10000baseT_Full | \
167 SUPPORTED_10000baseKX4_Full | \
168 SUPPORTED_10000baseKR_Full)
169
170#define ixgbe_isbackplane(type) ((type) == ixgbe_media_type_backplane)
171
172static u32 ixgbe_get_supported_10gtypes(struct ixgbe_hw *hw)
173{
174 if (!ixgbe_isbackplane(hw->phy.media_type))
175 return SUPPORTED_10000baseT_Full;
176
177 switch (hw->device_id) {
178 case IXGBE_DEV_ID_82598:
179 case IXGBE_DEV_ID_82599_KX4:
180 case IXGBE_DEV_ID_82599_KX4_MEZZ:
181 case IXGBE_DEV_ID_X550EM_X_KX4:
182 return SUPPORTED_10000baseKX4_Full;
183 case IXGBE_DEV_ID_82598_BX:
184 case IXGBE_DEV_ID_82599_KR:
185 case IXGBE_DEV_ID_X550EM_X_KR:
Don Skidmore18e01ee2016-12-30 21:07:58 -0500186 case IXGBE_DEV_ID_X550EM_X_XFI:
Veola Nazareth695b8162015-11-11 16:22:59 -0700187 return SUPPORTED_10000baseKR_Full;
188 default:
189 return SUPPORTED_10000baseKX4_Full |
190 SUPPORTED_10000baseKR_Full;
191 }
192}
193
Philippe Reynes8704f212017-03-07 23:32:25 +0100194static int ixgbe_get_link_ksettings(struct net_device *netdev,
195 struct ethtool_link_ksettings *cmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700196{
197 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800198 struct ixgbe_hw *hw = &adapter->hw;
Jacob Kellerdb018962012-06-08 06:59:17 +0000199 ixgbe_link_speed supported_link;
Josh Hayfd0326f2012-12-15 03:28:30 +0000200 bool autoneg = false;
Philippe Reynes8704f212017-03-07 23:32:25 +0100201 u32 supported, advertising;
202
203 ethtool_convert_link_mode_to_legacy_u32(&supported,
204 cmd->link_modes.supported);
Auke Kok9a799d72007-09-15 14:07:45 -0700205
Jacob Kellerdb018962012-06-08 06:59:17 +0000206 hw->mac.ops.get_link_capabilities(hw, &supported_link, &autoneg);
Auke Kok9a799d72007-09-15 14:07:45 -0700207
Jacob Kellerdb018962012-06-08 06:59:17 +0000208 /* set the supported link speeds */
209 if (supported_link & IXGBE_LINK_SPEED_10GB_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100210 supported |= ixgbe_get_supported_10gtypes(hw);
Jacob Kellerdb018962012-06-08 06:59:17 +0000211 if (supported_link & IXGBE_LINK_SPEED_1GB_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100212 supported |= (ixgbe_isbackplane(hw->phy.media_type)) ?
Veola Nazareth27b23f92016-08-20 19:35:37 -0700213 SUPPORTED_1000baseKX_Full :
214 SUPPORTED_1000baseT_Full;
Jacob Kellerdb018962012-06-08 06:59:17 +0000215 if (supported_link & IXGBE_LINK_SPEED_100_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100216 supported |= SUPPORTED_100baseT_Full;
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800217 if (supported_link & IXGBE_LINK_SPEED_10_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100218 supported |= SUPPORTED_10baseT_Full;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000219
Veola Nazareth695b8162015-11-11 16:22:59 -0700220 /* default advertised speed if phy.autoneg_advertised isn't set */
Philippe Reynes8704f212017-03-07 23:32:25 +0100221 advertising = supported;
Jacob Kellerdb018962012-06-08 06:59:17 +0000222 /* set the advertised speeds */
223 if (hw->phy.autoneg_advertised) {
Philippe Reynes8704f212017-03-07 23:32:25 +0100224 advertising = 0;
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800225 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_10_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100226 advertising |= ADVERTISED_10baseT_Full;
Jacob Kellerdb018962012-06-08 06:59:17 +0000227 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_100_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100228 advertising |= ADVERTISED_100baseT_Full;
Jacob Kellerdb018962012-06-08 06:59:17 +0000229 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_10GB_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100230 advertising |= supported & ADVRTSD_MSK_10G;
Veola Nazareth695b8162015-11-11 16:22:59 -0700231 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_1GB_FULL) {
Philippe Reynes8704f212017-03-07 23:32:25 +0100232 if (supported & SUPPORTED_1000baseKX_Full)
233 advertising |= ADVERTISED_1000baseKX_Full;
Veola Nazareth695b8162015-11-11 16:22:59 -0700234 else
Philippe Reynes8704f212017-03-07 23:32:25 +0100235 advertising |= ADVERTISED_1000baseT_Full;
Veola Nazareth695b8162015-11-11 16:22:59 -0700236 }
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800237 } else {
Emil Tantiloved33ff62013-08-30 07:55:24 +0000238 if (hw->phy.multispeed_fiber && !autoneg) {
239 if (supported_link & IXGBE_LINK_SPEED_10GB_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100240 advertising = ADVERTISED_10000baseT_Full;
Emil Tantiloved33ff62013-08-30 07:55:24 +0000241 }
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800242 }
243
Jacob Kellerdb018962012-06-08 06:59:17 +0000244 if (autoneg) {
Philippe Reynes8704f212017-03-07 23:32:25 +0100245 supported |= SUPPORTED_Autoneg;
246 advertising |= ADVERTISED_Autoneg;
247 cmd->base.autoneg = AUTONEG_ENABLE;
Jacob Kellerdb018962012-06-08 06:59:17 +0000248 } else
Philippe Reynes8704f212017-03-07 23:32:25 +0100249 cmd->base.autoneg = AUTONEG_DISABLE;
Jacob Kellerdb018962012-06-08 06:59:17 +0000250
251 /* Determine the remaining settings based on the PHY type. */
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000252 switch (adapter->hw.phy.type) {
253 case ixgbe_phy_tn:
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800254 case ixgbe_phy_aq:
Don Skidmorec2c78d52015-06-09 16:04:59 -0700255 case ixgbe_phy_x550em_ext_t:
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800256 case ixgbe_phy_fw:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000257 case ixgbe_phy_cu_unknown:
Philippe Reynes8704f212017-03-07 23:32:25 +0100258 supported |= SUPPORTED_TP;
259 advertising |= ADVERTISED_TP;
260 cmd->base.port = PORT_TP;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000261 break;
262 case ixgbe_phy_qt:
Philippe Reynes8704f212017-03-07 23:32:25 +0100263 supported |= SUPPORTED_FIBRE;
264 advertising |= ADVERTISED_FIBRE;
265 cmd->base.port = PORT_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000266 break;
267 case ixgbe_phy_nl:
Don Skidmoreea0a04d2010-05-18 16:00:13 +0000268 case ixgbe_phy_sfp_passive_tyco:
269 case ixgbe_phy_sfp_passive_unknown:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000270 case ixgbe_phy_sfp_ftl:
271 case ixgbe_phy_sfp_avago:
272 case ixgbe_phy_sfp_intel:
273 case ixgbe_phy_sfp_unknown:
Emil Tantilovaf56b4d2015-11-09 15:07:12 -0800274 case ixgbe_phy_qsfp_passive_unknown:
275 case ixgbe_phy_qsfp_active_unknown:
276 case ixgbe_phy_qsfp_intel:
277 case ixgbe_phy_qsfp_unknown:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000278 /* SFP+ devices, further checking needed */
Jacob Kellerdb018962012-06-08 06:59:17 +0000279 switch (adapter->hw.phy.sfp_type) {
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000280 case ixgbe_sfp_type_da_cu:
281 case ixgbe_sfp_type_da_cu_core0:
282 case ixgbe_sfp_type_da_cu_core1:
Philippe Reynes8704f212017-03-07 23:32:25 +0100283 supported |= SUPPORTED_FIBRE;
284 advertising |= ADVERTISED_FIBRE;
285 cmd->base.port = PORT_DA;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000286 break;
287 case ixgbe_sfp_type_sr:
288 case ixgbe_sfp_type_lr:
289 case ixgbe_sfp_type_srlr_core0:
290 case ixgbe_sfp_type_srlr_core1:
Don Skidmore345be202013-04-11 06:23:34 +0000291 case ixgbe_sfp_type_1g_sx_core0:
292 case ixgbe_sfp_type_1g_sx_core1:
293 case ixgbe_sfp_type_1g_lx_core0:
294 case ixgbe_sfp_type_1g_lx_core1:
Philippe Reynes8704f212017-03-07 23:32:25 +0100295 supported |= SUPPORTED_FIBRE;
296 advertising |= ADVERTISED_FIBRE;
297 cmd->base.port = PORT_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000298 break;
299 case ixgbe_sfp_type_not_present:
Philippe Reynes8704f212017-03-07 23:32:25 +0100300 supported |= SUPPORTED_FIBRE;
301 advertising |= ADVERTISED_FIBRE;
302 cmd->base.port = PORT_NONE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000303 break;
Don Skidmorecb836a92010-06-29 18:30:59 +0000304 case ixgbe_sfp_type_1g_cu_core0:
305 case ixgbe_sfp_type_1g_cu_core1:
Philippe Reynes8704f212017-03-07 23:32:25 +0100306 supported |= SUPPORTED_TP;
307 advertising |= ADVERTISED_TP;
308 cmd->base.port = PORT_TP;
Jacob Kellerdb018962012-06-08 06:59:17 +0000309 break;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000310 case ixgbe_sfp_type_unknown:
311 default:
Philippe Reynes8704f212017-03-07 23:32:25 +0100312 supported |= SUPPORTED_FIBRE;
313 advertising |= ADVERTISED_FIBRE;
314 cmd->base.port = PORT_OTHER;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000315 break;
316 }
317 break;
318 case ixgbe_phy_xaui:
Philippe Reynes8704f212017-03-07 23:32:25 +0100319 supported |= SUPPORTED_FIBRE;
320 advertising |= ADVERTISED_FIBRE;
321 cmd->base.port = PORT_NONE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000322 break;
323 case ixgbe_phy_unknown:
324 case ixgbe_phy_generic:
325 case ixgbe_phy_sfp_unsupported:
326 default:
Philippe Reynes8704f212017-03-07 23:32:25 +0100327 supported |= SUPPORTED_FIBRE;
328 advertising |= ADVERTISED_FIBRE;
329 cmd->base.port = PORT_OTHER;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000330 break;
331 }
332
Mark Rustadade3ccf2016-08-26 14:48:33 -0700333 /* Indicate pause support */
Philippe Reynes8704f212017-03-07 23:32:25 +0100334 supported |= SUPPORTED_Pause;
Mark Rustadade3ccf2016-08-26 14:48:33 -0700335
336 switch (hw->fc.requested_mode) {
337 case ixgbe_fc_full:
Philippe Reynes8704f212017-03-07 23:32:25 +0100338 advertising |= ADVERTISED_Pause;
Mark Rustadade3ccf2016-08-26 14:48:33 -0700339 break;
340 case ixgbe_fc_rx_pause:
Philippe Reynes8704f212017-03-07 23:32:25 +0100341 advertising |= ADVERTISED_Pause |
Mark Rustadade3ccf2016-08-26 14:48:33 -0700342 ADVERTISED_Asym_Pause;
343 break;
344 case ixgbe_fc_tx_pause:
Philippe Reynes8704f212017-03-07 23:32:25 +0100345 advertising |= ADVERTISED_Asym_Pause;
Mark Rustadade3ccf2016-08-26 14:48:33 -0700346 break;
347 default:
Philippe Reynes8704f212017-03-07 23:32:25 +0100348 advertising &= ~(ADVERTISED_Pause |
Mark Rustadade3ccf2016-08-26 14:48:33 -0700349 ADVERTISED_Asym_Pause);
350 }
351
Emil Tantilov0e4d4222015-12-03 15:20:06 -0800352 if (netif_carrier_ok(netdev)) {
353 switch (adapter->link_speed) {
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000354 case IXGBE_LINK_SPEED_10GB_FULL:
Philippe Reynes8704f212017-03-07 23:32:25 +0100355 cmd->base.speed = SPEED_10000;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000356 break;
Tony Nguyen1dc0eb72016-11-10 16:01:33 -0800357 case IXGBE_LINK_SPEED_5GB_FULL:
Philippe Reynes8704f212017-03-07 23:32:25 +0100358 cmd->base.speed = SPEED_5000;
Tony Nguyen1dc0eb72016-11-10 16:01:33 -0800359 break;
Mark Rustad454adb02015-07-10 14:19:22 -0700360 case IXGBE_LINK_SPEED_2_5GB_FULL:
Philippe Reynes8704f212017-03-07 23:32:25 +0100361 cmd->base.speed = SPEED_2500;
Mark Rustad454adb02015-07-10 14:19:22 -0700362 break;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000363 case IXGBE_LINK_SPEED_1GB_FULL:
Philippe Reynes8704f212017-03-07 23:32:25 +0100364 cmd->base.speed = SPEED_1000;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000365 break;
366 case IXGBE_LINK_SPEED_100_FULL:
Philippe Reynes8704f212017-03-07 23:32:25 +0100367 cmd->base.speed = SPEED_100;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000368 break;
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800369 case IXGBE_LINK_SPEED_10_FULL:
Philippe Reynes8704f212017-03-07 23:32:25 +0100370 cmd->base.speed = SPEED_10;
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800371 break;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000372 default:
373 break;
374 }
Philippe Reynes8704f212017-03-07 23:32:25 +0100375 cmd->base.duplex = DUPLEX_FULL;
Auke Kok9a799d72007-09-15 14:07:45 -0700376 } else {
Philippe Reynes8704f212017-03-07 23:32:25 +0100377 cmd->base.speed = SPEED_UNKNOWN;
378 cmd->base.duplex = DUPLEX_UNKNOWN;
Auke Kok9a799d72007-09-15 14:07:45 -0700379 }
380
Philippe Reynes8704f212017-03-07 23:32:25 +0100381 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
382 supported);
383 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
384 advertising);
385
Auke Kok9a799d72007-09-15 14:07:45 -0700386 return 0;
387}
388
Philippe Reynes8704f212017-03-07 23:32:25 +0100389static int ixgbe_set_link_ksettings(struct net_device *netdev,
390 const struct ethtool_link_ksettings *cmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700391{
392 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800393 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700394 u32 advertised, old;
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000395 s32 err = 0;
Philippe Reynes8704f212017-03-07 23:32:25 +0100396 u32 supported, advertising;
397
398 ethtool_convert_link_mode_to_legacy_u32(&supported,
399 cmd->link_modes.supported);
400 ethtool_convert_link_mode_to_legacy_u32(&advertising,
401 cmd->link_modes.advertising);
Auke Kok9a799d72007-09-15 14:07:45 -0700402
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000403 if ((hw->phy.media_type == ixgbe_media_type_copper) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000404 (hw->phy.multispeed_fiber)) {
Emil Tantilovabcc80d2011-07-29 06:46:10 +0000405 /*
406 * this function does not support duplex forcing, but can
407 * limit the advertising of the adapter to the specified speed
408 */
Philippe Reynes8704f212017-03-07 23:32:25 +0100409 if (advertising & ~supported)
Emil Tantilovabcc80d2011-07-29 06:46:10 +0000410 return -EINVAL;
411
Emil Tantiloved33ff62013-08-30 07:55:24 +0000412 /* only allow one speed at a time if no autoneg */
Philippe Reynes8704f212017-03-07 23:32:25 +0100413 if (!cmd->base.autoneg && hw->phy.multispeed_fiber) {
414 if (advertising ==
Emil Tantiloved33ff62013-08-30 07:55:24 +0000415 (ADVERTISED_10000baseT_Full |
416 ADVERTISED_1000baseT_Full))
417 return -EINVAL;
418 }
419
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700420 old = hw->phy.autoneg_advertised;
421 advertised = 0;
Philippe Reynes8704f212017-03-07 23:32:25 +0100422 if (advertising & ADVERTISED_10000baseT_Full)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700423 advertised |= IXGBE_LINK_SPEED_10GB_FULL;
424
Philippe Reynes8704f212017-03-07 23:32:25 +0100425 if (advertising & ADVERTISED_1000baseT_Full)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700426 advertised |= IXGBE_LINK_SPEED_1GB_FULL;
427
Philippe Reynes8704f212017-03-07 23:32:25 +0100428 if (advertising & ADVERTISED_100baseT_Full)
Emil Tantilov2b642ca2011-03-04 09:06:10 +0000429 advertised |= IXGBE_LINK_SPEED_100_FULL;
430
Philippe Reynes8704f212017-03-07 23:32:25 +0100431 if (advertising & ADVERTISED_10baseT_Full)
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800432 advertised |= IXGBE_LINK_SPEED_10_FULL;
433
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700434 if (old == advertised)
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000435 return err;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700436 /* this sets the link speed and restarts auto-neg */
Emil Tantilove3215f02014-10-28 05:50:03 +0000437 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
438 usleep_range(1000, 2000);
439
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000440 hw->mac.autotry_restart = true;
Josh Hayfd0326f2012-12-15 03:28:30 +0000441 err = hw->mac.ops.setup_link(hw, advertised, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700442 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +0000443 e_info(probe, "setup link failed with code %d\n", err);
Josh Hayfd0326f2012-12-15 03:28:30 +0000444 hw->mac.ops.setup_link(hw, old, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700445 }
Emil Tantilove3215f02014-10-28 05:50:03 +0000446 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000447 } else {
448 /* in this case we currently only support 10Gb/FULL */
Philippe Reynes8704f212017-03-07 23:32:25 +0100449 u32 speed = cmd->base.speed;
450
451 if ((cmd->base.autoneg == AUTONEG_ENABLE) ||
452 (advertising != ADVERTISED_10000baseT_Full) ||
453 (speed + cmd->base.duplex != SPEED_10000 + DUPLEX_FULL))
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000454 return -EINVAL;
Auke Kok9a799d72007-09-15 14:07:45 -0700455 }
456
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000457 return err;
Auke Kok9a799d72007-09-15 14:07:45 -0700458}
459
460static void ixgbe_get_pauseparam(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000461 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700462{
463 struct ixgbe_adapter *adapter = netdev_priv(netdev);
464 struct ixgbe_hw *hw = &adapter->hw;
465
Don Skidmore73d80953d2013-07-31 02:19:24 +0000466 if (ixgbe_device_supports_autoneg_fc(hw) &&
467 !hw->fc.disable_fc_autoneg)
Don Skidmore71fd5702009-03-31 21:35:05 +0000468 pause->autoneg = 1;
Don Skidmore73d80953d2013-07-31 02:19:24 +0000469 else
470 pause->autoneg = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700471
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800472 if (hw->fc.current_mode == ixgbe_fc_rx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700473 pause->rx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800474 } else if (hw->fc.current_mode == ixgbe_fc_tx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700475 pause->tx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800476 } else if (hw->fc.current_mode == ixgbe_fc_full) {
Auke Kok9a799d72007-09-15 14:07:45 -0700477 pause->rx_pause = 1;
478 pause->tx_pause = 1;
479 }
480}
481
482static int ixgbe_set_pauseparam(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000483 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700484{
485 struct ixgbe_adapter *adapter = netdev_priv(netdev);
486 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck943561d2012-05-09 22:14:44 -0700487 struct ixgbe_fc_info fc = hw->fc;
Auke Kok9a799d72007-09-15 14:07:45 -0700488
Alexander Duyck943561d2012-05-09 22:14:44 -0700489 /* 82598 does no support link flow control with DCB enabled */
490 if ((hw->mac.type == ixgbe_mac_82598EB) &&
491 (adapter->flags & IXGBE_FLAG_DCB_ENABLED))
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000492 return -EINVAL;
493
Jacob Kellerdb2adc22012-10-24 07:26:02 +0000494 /* some devices do not support autoneg of link flow control */
495 if ((pause->autoneg == AUTONEG_ENABLE) &&
Don Skidmore73d80953d2013-07-31 02:19:24 +0000496 !ixgbe_device_supports_autoneg_fc(hw))
Jacob Kellerdb2adc22012-10-24 07:26:02 +0000497 return -EINVAL;
498
Alexander Duyck943561d2012-05-09 22:14:44 -0700499 fc.disable_fc_autoneg = (pause->autoneg != AUTONEG_ENABLE);
Don Skidmore71fd5702009-03-31 21:35:05 +0000500
Don Skidmore1c4f0ef2010-04-27 11:31:06 +0000501 if ((pause->rx_pause && pause->tx_pause) || pause->autoneg)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000502 fc.requested_mode = ixgbe_fc_full;
Auke Kok9a799d72007-09-15 14:07:45 -0700503 else if (pause->rx_pause && !pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000504 fc.requested_mode = ixgbe_fc_rx_pause;
Auke Kok9a799d72007-09-15 14:07:45 -0700505 else if (!pause->rx_pause && pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000506 fc.requested_mode = ixgbe_fc_tx_pause;
Ayyappan Veeraiyan9c83b0702008-02-01 15:58:59 -0800507 else
Alexander Duyck943561d2012-05-09 22:14:44 -0700508 fc.requested_mode = ixgbe_fc_none;
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000509
510 /* if the thing changed then we'll update and use new autoneg */
511 if (memcmp(&fc, &hw->fc, sizeof(struct ixgbe_fc_info))) {
512 hw->fc = fc;
513 if (netif_running(netdev))
514 ixgbe_reinit_locked(adapter);
515 else
516 ixgbe_reset(adapter);
517 }
Auke Kok9a799d72007-09-15 14:07:45 -0700518
519 return 0;
520}
521
Auke Kok9a799d72007-09-15 14:07:45 -0700522static u32 ixgbe_get_msglevel(struct net_device *netdev)
523{
524 struct ixgbe_adapter *adapter = netdev_priv(netdev);
525 return adapter->msg_enable;
526}
527
528static void ixgbe_set_msglevel(struct net_device *netdev, u32 data)
529{
530 struct ixgbe_adapter *adapter = netdev_priv(netdev);
531 adapter->msg_enable = data;
532}
533
534static int ixgbe_get_regs_len(struct net_device *netdev)
535{
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700536#define IXGBE_REGS_LEN 1139
Auke Kok9a799d72007-09-15 14:07:45 -0700537 return IXGBE_REGS_LEN * sizeof(u32);
538}
539
540#define IXGBE_GET_STAT(_A_, _R_) _A_->stats._R_
541
542static void ixgbe_get_regs(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000543 struct ethtool_regs *regs, void *p)
Auke Kok9a799d72007-09-15 14:07:45 -0700544{
545 struct ixgbe_adapter *adapter = netdev_priv(netdev);
546 struct ixgbe_hw *hw = &adapter->hw;
547 u32 *regs_buff = p;
548 u8 i;
549
550 memset(p, 0, IXGBE_REGS_LEN * sizeof(u32));
551
Emil Tantilovc4a56de2013-04-19 09:31:17 +0000552 regs->version = hw->mac.type << 24 | hw->revision_id << 16 |
553 hw->device_id;
Auke Kok9a799d72007-09-15 14:07:45 -0700554
555 /* General Registers */
556 regs_buff[0] = IXGBE_READ_REG(hw, IXGBE_CTRL);
557 regs_buff[1] = IXGBE_READ_REG(hw, IXGBE_STATUS);
558 regs_buff[2] = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
559 regs_buff[3] = IXGBE_READ_REG(hw, IXGBE_ESDP);
560 regs_buff[4] = IXGBE_READ_REG(hw, IXGBE_EODSDP);
561 regs_buff[5] = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
562 regs_buff[6] = IXGBE_READ_REG(hw, IXGBE_FRTIMER);
563 regs_buff[7] = IXGBE_READ_REG(hw, IXGBE_TCPTIMER);
564
565 /* NVM Register */
Don Skidmore9a900ec2015-06-09 17:15:01 -0700566 regs_buff[8] = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
Auke Kok9a799d72007-09-15 14:07:45 -0700567 regs_buff[9] = IXGBE_READ_REG(hw, IXGBE_EERD);
Don Skidmore9a900ec2015-06-09 17:15:01 -0700568 regs_buff[10] = IXGBE_READ_REG(hw, IXGBE_FLA(hw));
Auke Kok9a799d72007-09-15 14:07:45 -0700569 regs_buff[11] = IXGBE_READ_REG(hw, IXGBE_EEMNGCTL);
570 regs_buff[12] = IXGBE_READ_REG(hw, IXGBE_EEMNGDATA);
571 regs_buff[13] = IXGBE_READ_REG(hw, IXGBE_FLMNGCTL);
572 regs_buff[14] = IXGBE_READ_REG(hw, IXGBE_FLMNGDATA);
573 regs_buff[15] = IXGBE_READ_REG(hw, IXGBE_FLMNGCNT);
574 regs_buff[16] = IXGBE_READ_REG(hw, IXGBE_FLOP);
Don Skidmore9a900ec2015-06-09 17:15:01 -0700575 regs_buff[17] = IXGBE_READ_REG(hw, IXGBE_GRC(hw));
Auke Kok9a799d72007-09-15 14:07:45 -0700576
577 /* Interrupt */
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700578 /* don't read EICR because it can clear interrupt causes, instead
579 * read EICS which is a shadow but doesn't clear EICR */
580 regs_buff[18] = IXGBE_READ_REG(hw, IXGBE_EICS);
Auke Kok9a799d72007-09-15 14:07:45 -0700581 regs_buff[19] = IXGBE_READ_REG(hw, IXGBE_EICS);
582 regs_buff[20] = IXGBE_READ_REG(hw, IXGBE_EIMS);
583 regs_buff[21] = IXGBE_READ_REG(hw, IXGBE_EIMC);
584 regs_buff[22] = IXGBE_READ_REG(hw, IXGBE_EIAC);
585 regs_buff[23] = IXGBE_READ_REG(hw, IXGBE_EIAM);
586 regs_buff[24] = IXGBE_READ_REG(hw, IXGBE_EITR(0));
587 regs_buff[25] = IXGBE_READ_REG(hw, IXGBE_IVAR(0));
588 regs_buff[26] = IXGBE_READ_REG(hw, IXGBE_MSIXT);
589 regs_buff[27] = IXGBE_READ_REG(hw, IXGBE_MSIXPBA);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700590 regs_buff[28] = IXGBE_READ_REG(hw, IXGBE_PBACL(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700591 regs_buff[29] = IXGBE_READ_REG(hw, IXGBE_GPIE);
592
593 /* Flow Control */
594 regs_buff[30] = IXGBE_READ_REG(hw, IXGBE_PFCTOP);
Preethi Banala45a88df2016-04-21 11:40:35 -0700595 for (i = 0; i < 4; i++)
596 regs_buff[31 + i] = IXGBE_READ_REG(hw, IXGBE_FCTTV(i));
Alexander Duyckbd508172010-11-16 19:27:03 -0800597 for (i = 0; i < 8; i++) {
598 switch (hw->mac.type) {
599 case ixgbe_mac_82598EB:
600 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL(i));
601 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH(i));
602 break;
603 case ixgbe_mac_82599EB:
Emil Tantilov80bb25e2011-07-27 04:16:29 +0000604 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +0000605 case ixgbe_mac_X550:
606 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -0700607 case ixgbe_mac_x550em_a:
Alexander Duyckbd508172010-11-16 19:27:03 -0800608 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL_82599(i));
609 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH_82599(i));
610 break;
611 default:
612 break;
613 }
614 }
Auke Kok9a799d72007-09-15 14:07:45 -0700615 regs_buff[51] = IXGBE_READ_REG(hw, IXGBE_FCRTV);
616 regs_buff[52] = IXGBE_READ_REG(hw, IXGBE_TFCS);
617
618 /* Receive DMA */
619 for (i = 0; i < 64; i++)
620 regs_buff[53 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
621 for (i = 0; i < 64; i++)
622 regs_buff[117 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
623 for (i = 0; i < 64; i++)
624 regs_buff[181 + i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
625 for (i = 0; i < 64; i++)
626 regs_buff[245 + i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
627 for (i = 0; i < 64; i++)
628 regs_buff[309 + i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
629 for (i = 0; i < 64; i++)
630 regs_buff[373 + i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
631 for (i = 0; i < 16; i++)
632 regs_buff[437 + i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
633 for (i = 0; i < 16; i++)
634 regs_buff[453 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
635 regs_buff[469] = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
636 for (i = 0; i < 8; i++)
637 regs_buff[470 + i] = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(i));
638 regs_buff[478] = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
639 regs_buff[479] = IXGBE_READ_REG(hw, IXGBE_DROPEN);
640
641 /* Receive */
642 regs_buff[480] = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
643 regs_buff[481] = IXGBE_READ_REG(hw, IXGBE_RFCTL);
644 for (i = 0; i < 16; i++)
645 regs_buff[482 + i] = IXGBE_READ_REG(hw, IXGBE_RAL(i));
646 for (i = 0; i < 16; i++)
647 regs_buff[498 + i] = IXGBE_READ_REG(hw, IXGBE_RAH(i));
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700648 regs_buff[514] = IXGBE_READ_REG(hw, IXGBE_PSRTYPE(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700649 regs_buff[515] = IXGBE_READ_REG(hw, IXGBE_FCTRL);
650 regs_buff[516] = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
651 regs_buff[517] = IXGBE_READ_REG(hw, IXGBE_MCSTCTRL);
652 regs_buff[518] = IXGBE_READ_REG(hw, IXGBE_MRQC);
653 regs_buff[519] = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
654 for (i = 0; i < 8; i++)
655 regs_buff[520 + i] = IXGBE_READ_REG(hw, IXGBE_IMIR(i));
656 for (i = 0; i < 8; i++)
657 regs_buff[528 + i] = IXGBE_READ_REG(hw, IXGBE_IMIREXT(i));
658 regs_buff[536] = IXGBE_READ_REG(hw, IXGBE_IMIRVP);
659
660 /* Transmit */
661 for (i = 0; i < 32; i++)
662 regs_buff[537 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
663 for (i = 0; i < 32; i++)
664 regs_buff[569 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
665 for (i = 0; i < 32; i++)
666 regs_buff[601 + i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
667 for (i = 0; i < 32; i++)
668 regs_buff[633 + i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
669 for (i = 0; i < 32; i++)
670 regs_buff[665 + i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
671 for (i = 0; i < 32; i++)
672 regs_buff[697 + i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
673 for (i = 0; i < 32; i++)
674 regs_buff[729 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAL(i));
675 for (i = 0; i < 32; i++)
676 regs_buff[761 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAH(i));
677 regs_buff[793] = IXGBE_READ_REG(hw, IXGBE_DTXCTL);
678 for (i = 0; i < 16; i++)
679 regs_buff[794 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(i));
680 regs_buff[810] = IXGBE_READ_REG(hw, IXGBE_TIPG);
681 for (i = 0; i < 8; i++)
682 regs_buff[811 + i] = IXGBE_READ_REG(hw, IXGBE_TXPBSIZE(i));
683 regs_buff[819] = IXGBE_READ_REG(hw, IXGBE_MNGTXMAP);
684
685 /* Wake Up */
686 regs_buff[820] = IXGBE_READ_REG(hw, IXGBE_WUC);
687 regs_buff[821] = IXGBE_READ_REG(hw, IXGBE_WUFC);
688 regs_buff[822] = IXGBE_READ_REG(hw, IXGBE_WUS);
689 regs_buff[823] = IXGBE_READ_REG(hw, IXGBE_IPAV);
690 regs_buff[824] = IXGBE_READ_REG(hw, IXGBE_IP4AT);
691 regs_buff[825] = IXGBE_READ_REG(hw, IXGBE_IP6AT);
692 regs_buff[826] = IXGBE_READ_REG(hw, IXGBE_WUPL);
693 regs_buff[827] = IXGBE_READ_REG(hw, IXGBE_WUPM);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000694 regs_buff[828] = IXGBE_READ_REG(hw, IXGBE_FHFT(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700695
Alexander Duyck673ac602010-11-16 19:27:05 -0800696 /* DCB */
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700697 regs_buff[829] = IXGBE_READ_REG(hw, IXGBE_RMCS); /* same as FCCFG */
698 regs_buff[831] = IXGBE_READ_REG(hw, IXGBE_PDPMCS); /* same as RTTPCS */
699
700 switch (hw->mac.type) {
701 case ixgbe_mac_82598EB:
702 regs_buff[830] = IXGBE_READ_REG(hw, IXGBE_DPMCS);
703 regs_buff[832] = IXGBE_READ_REG(hw, IXGBE_RUPPBMR);
704 for (i = 0; i < 8; i++)
705 regs_buff[833 + i] =
706 IXGBE_READ_REG(hw, IXGBE_RT2CR(i));
707 for (i = 0; i < 8; i++)
708 regs_buff[841 + i] =
709 IXGBE_READ_REG(hw, IXGBE_RT2SR(i));
710 for (i = 0; i < 8; i++)
711 regs_buff[849 + i] =
712 IXGBE_READ_REG(hw, IXGBE_TDTQ2TCCR(i));
713 for (i = 0; i < 8; i++)
714 regs_buff[857 + i] =
715 IXGBE_READ_REG(hw, IXGBE_TDTQ2TCSR(i));
716 break;
717 case ixgbe_mac_82599EB:
718 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +0000719 case ixgbe_mac_X550:
720 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -0700721 case ixgbe_mac_x550em_a:
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700722 regs_buff[830] = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
723 regs_buff[832] = IXGBE_READ_REG(hw, IXGBE_RTRPCS);
724 for (i = 0; i < 8; i++)
725 regs_buff[833 + i] =
726 IXGBE_READ_REG(hw, IXGBE_RTRPT4C(i));
727 for (i = 0; i < 8; i++)
728 regs_buff[841 + i] =
729 IXGBE_READ_REG(hw, IXGBE_RTRPT4S(i));
730 for (i = 0; i < 8; i++)
731 regs_buff[849 + i] =
732 IXGBE_READ_REG(hw, IXGBE_RTTDT2C(i));
733 for (i = 0; i < 8; i++)
734 regs_buff[857 + i] =
735 IXGBE_READ_REG(hw, IXGBE_RTTDT2S(i));
736 break;
737 default:
738 break;
739 }
740
Auke Kok9a799d72007-09-15 14:07:45 -0700741 for (i = 0; i < 8; i++)
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700742 regs_buff[865 + i] =
743 IXGBE_READ_REG(hw, IXGBE_TDPT2TCCR(i)); /* same as RTTPT2C */
Auke Kok9a799d72007-09-15 14:07:45 -0700744 for (i = 0; i < 8; i++)
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700745 regs_buff[873 + i] =
746 IXGBE_READ_REG(hw, IXGBE_TDPT2TCSR(i)); /* same as RTTPT2S */
Auke Kok9a799d72007-09-15 14:07:45 -0700747
748 /* Statistics */
749 regs_buff[881] = IXGBE_GET_STAT(adapter, crcerrs);
750 regs_buff[882] = IXGBE_GET_STAT(adapter, illerrc);
751 regs_buff[883] = IXGBE_GET_STAT(adapter, errbc);
752 regs_buff[884] = IXGBE_GET_STAT(adapter, mspdc);
753 for (i = 0; i < 8; i++)
754 regs_buff[885 + i] = IXGBE_GET_STAT(adapter, mpc[i]);
755 regs_buff[893] = IXGBE_GET_STAT(adapter, mlfc);
756 regs_buff[894] = IXGBE_GET_STAT(adapter, mrfc);
757 regs_buff[895] = IXGBE_GET_STAT(adapter, rlec);
758 regs_buff[896] = IXGBE_GET_STAT(adapter, lxontxc);
759 regs_buff[897] = IXGBE_GET_STAT(adapter, lxonrxc);
760 regs_buff[898] = IXGBE_GET_STAT(adapter, lxofftxc);
761 regs_buff[899] = IXGBE_GET_STAT(adapter, lxoffrxc);
762 for (i = 0; i < 8; i++)
763 regs_buff[900 + i] = IXGBE_GET_STAT(adapter, pxontxc[i]);
764 for (i = 0; i < 8; i++)
765 regs_buff[908 + i] = IXGBE_GET_STAT(adapter, pxonrxc[i]);
766 for (i = 0; i < 8; i++)
767 regs_buff[916 + i] = IXGBE_GET_STAT(adapter, pxofftxc[i]);
768 for (i = 0; i < 8; i++)
769 regs_buff[924 + i] = IXGBE_GET_STAT(adapter, pxoffrxc[i]);
770 regs_buff[932] = IXGBE_GET_STAT(adapter, prc64);
771 regs_buff[933] = IXGBE_GET_STAT(adapter, prc127);
772 regs_buff[934] = IXGBE_GET_STAT(adapter, prc255);
773 regs_buff[935] = IXGBE_GET_STAT(adapter, prc511);
774 regs_buff[936] = IXGBE_GET_STAT(adapter, prc1023);
775 regs_buff[937] = IXGBE_GET_STAT(adapter, prc1522);
776 regs_buff[938] = IXGBE_GET_STAT(adapter, gprc);
777 regs_buff[939] = IXGBE_GET_STAT(adapter, bprc);
778 regs_buff[940] = IXGBE_GET_STAT(adapter, mprc);
779 regs_buff[941] = IXGBE_GET_STAT(adapter, gptc);
Preethi Banala4c4f8022016-04-21 11:40:24 -0700780 regs_buff[942] = (u32)IXGBE_GET_STAT(adapter, gorc);
781 regs_buff[943] = (u32)(IXGBE_GET_STAT(adapter, gorc) >> 32);
782 regs_buff[944] = (u32)IXGBE_GET_STAT(adapter, gotc);
783 regs_buff[945] = (u32)(IXGBE_GET_STAT(adapter, gotc) >> 32);
Auke Kok9a799d72007-09-15 14:07:45 -0700784 for (i = 0; i < 8; i++)
785 regs_buff[946 + i] = IXGBE_GET_STAT(adapter, rnbc[i]);
786 regs_buff[954] = IXGBE_GET_STAT(adapter, ruc);
787 regs_buff[955] = IXGBE_GET_STAT(adapter, rfc);
788 regs_buff[956] = IXGBE_GET_STAT(adapter, roc);
789 regs_buff[957] = IXGBE_GET_STAT(adapter, rjc);
790 regs_buff[958] = IXGBE_GET_STAT(adapter, mngprc);
791 regs_buff[959] = IXGBE_GET_STAT(adapter, mngpdc);
792 regs_buff[960] = IXGBE_GET_STAT(adapter, mngptc);
Preethi Banala4c4f8022016-04-21 11:40:24 -0700793 regs_buff[961] = (u32)IXGBE_GET_STAT(adapter, tor);
794 regs_buff[962] = (u32)(IXGBE_GET_STAT(adapter, tor) >> 32);
Auke Kok9a799d72007-09-15 14:07:45 -0700795 regs_buff[963] = IXGBE_GET_STAT(adapter, tpr);
796 regs_buff[964] = IXGBE_GET_STAT(adapter, tpt);
797 regs_buff[965] = IXGBE_GET_STAT(adapter, ptc64);
798 regs_buff[966] = IXGBE_GET_STAT(adapter, ptc127);
799 regs_buff[967] = IXGBE_GET_STAT(adapter, ptc255);
800 regs_buff[968] = IXGBE_GET_STAT(adapter, ptc511);
801 regs_buff[969] = IXGBE_GET_STAT(adapter, ptc1023);
802 regs_buff[970] = IXGBE_GET_STAT(adapter, ptc1522);
803 regs_buff[971] = IXGBE_GET_STAT(adapter, mptc);
804 regs_buff[972] = IXGBE_GET_STAT(adapter, bptc);
805 regs_buff[973] = IXGBE_GET_STAT(adapter, xec);
806 for (i = 0; i < 16; i++)
807 regs_buff[974 + i] = IXGBE_GET_STAT(adapter, qprc[i]);
808 for (i = 0; i < 16; i++)
809 regs_buff[990 + i] = IXGBE_GET_STAT(adapter, qptc[i]);
810 for (i = 0; i < 16; i++)
811 regs_buff[1006 + i] = IXGBE_GET_STAT(adapter, qbrc[i]);
812 for (i = 0; i < 16; i++)
813 regs_buff[1022 + i] = IXGBE_GET_STAT(adapter, qbtc[i]);
814
815 /* MAC */
816 regs_buff[1038] = IXGBE_READ_REG(hw, IXGBE_PCS1GCFIG);
817 regs_buff[1039] = IXGBE_READ_REG(hw, IXGBE_PCS1GLCTL);
818 regs_buff[1040] = IXGBE_READ_REG(hw, IXGBE_PCS1GLSTA);
819 regs_buff[1041] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG0);
820 regs_buff[1042] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG1);
821 regs_buff[1043] = IXGBE_READ_REG(hw, IXGBE_PCS1GANA);
822 regs_buff[1044] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLP);
823 regs_buff[1045] = IXGBE_READ_REG(hw, IXGBE_PCS1GANNP);
824 regs_buff[1046] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLPNP);
825 regs_buff[1047] = IXGBE_READ_REG(hw, IXGBE_HLREG0);
826 regs_buff[1048] = IXGBE_READ_REG(hw, IXGBE_HLREG1);
827 regs_buff[1049] = IXGBE_READ_REG(hw, IXGBE_PAP);
828 regs_buff[1050] = IXGBE_READ_REG(hw, IXGBE_MACA);
829 regs_buff[1051] = IXGBE_READ_REG(hw, IXGBE_APAE);
830 regs_buff[1052] = IXGBE_READ_REG(hw, IXGBE_ARD);
831 regs_buff[1053] = IXGBE_READ_REG(hw, IXGBE_AIS);
832 regs_buff[1054] = IXGBE_READ_REG(hw, IXGBE_MSCA);
833 regs_buff[1055] = IXGBE_READ_REG(hw, IXGBE_MSRWD);
834 regs_buff[1056] = IXGBE_READ_REG(hw, IXGBE_MLADD);
835 regs_buff[1057] = IXGBE_READ_REG(hw, IXGBE_MHADD);
836 regs_buff[1058] = IXGBE_READ_REG(hw, IXGBE_TREG);
837 regs_buff[1059] = IXGBE_READ_REG(hw, IXGBE_PCSS1);
838 regs_buff[1060] = IXGBE_READ_REG(hw, IXGBE_PCSS2);
839 regs_buff[1061] = IXGBE_READ_REG(hw, IXGBE_XPCSS);
840 regs_buff[1062] = IXGBE_READ_REG(hw, IXGBE_SERDESC);
841 regs_buff[1063] = IXGBE_READ_REG(hw, IXGBE_MACS);
842 regs_buff[1064] = IXGBE_READ_REG(hw, IXGBE_AUTOC);
843 regs_buff[1065] = IXGBE_READ_REG(hw, IXGBE_LINKS);
844 regs_buff[1066] = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
845 regs_buff[1067] = IXGBE_READ_REG(hw, IXGBE_AUTOC3);
846 regs_buff[1068] = IXGBE_READ_REG(hw, IXGBE_ANLP1);
847 regs_buff[1069] = IXGBE_READ_REG(hw, IXGBE_ANLP2);
848 regs_buff[1070] = IXGBE_READ_REG(hw, IXGBE_ATLASCTL);
849
850 /* Diagnostic */
851 regs_buff[1071] = IXGBE_READ_REG(hw, IXGBE_RDSTATCTL);
852 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700853 regs_buff[1072 + i] = IXGBE_READ_REG(hw, IXGBE_RDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700854 regs_buff[1080] = IXGBE_READ_REG(hw, IXGBE_RDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700855 for (i = 0; i < 4; i++)
856 regs_buff[1081 + i] = IXGBE_READ_REG(hw, IXGBE_RIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700857 regs_buff[1085] = IXGBE_READ_REG(hw, IXGBE_RDPROBE);
858 regs_buff[1086] = IXGBE_READ_REG(hw, IXGBE_TDSTATCTL);
859 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700860 regs_buff[1087 + i] = IXGBE_READ_REG(hw, IXGBE_TDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700861 regs_buff[1095] = IXGBE_READ_REG(hw, IXGBE_TDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700862 for (i = 0; i < 4; i++)
863 regs_buff[1096 + i] = IXGBE_READ_REG(hw, IXGBE_TIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700864 regs_buff[1100] = IXGBE_READ_REG(hw, IXGBE_TDPROBE);
865 regs_buff[1101] = IXGBE_READ_REG(hw, IXGBE_TXBUFCTRL);
Preethi Banala45a88df2016-04-21 11:40:35 -0700866 for (i = 0; i < 4; i++)
867 regs_buff[1102 + i] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700868 regs_buff[1106] = IXGBE_READ_REG(hw, IXGBE_RXBUFCTRL);
Preethi Banala45a88df2016-04-21 11:40:35 -0700869 for (i = 0; i < 4; i++)
870 regs_buff[1107 + i] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700871 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700872 regs_buff[1111 + i] = IXGBE_READ_REG(hw, IXGBE_PCIE_DIAG(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700873 regs_buff[1119] = IXGBE_READ_REG(hw, IXGBE_RFVAL);
874 regs_buff[1120] = IXGBE_READ_REG(hw, IXGBE_MDFTC1);
875 regs_buff[1121] = IXGBE_READ_REG(hw, IXGBE_MDFTC2);
876 regs_buff[1122] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO1);
877 regs_buff[1123] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO2);
878 regs_buff[1124] = IXGBE_READ_REG(hw, IXGBE_MDFTS);
879 regs_buff[1125] = IXGBE_READ_REG(hw, IXGBE_PCIEECCCTL);
880 regs_buff[1126] = IXGBE_READ_REG(hw, IXGBE_PBTXECC);
881 regs_buff[1127] = IXGBE_READ_REG(hw, IXGBE_PBRXECC);
Emil Tantilov217995e2011-09-15 06:23:10 +0000882
883 /* 82599 X540 specific registers */
884 regs_buff[1128] = IXGBE_READ_REG(hw, IXGBE_MFLCN);
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700885
886 /* 82599 X540 specific DCB registers */
887 regs_buff[1129] = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
888 regs_buff[1130] = IXGBE_READ_REG(hw, IXGBE_RTTUP2TC);
889 for (i = 0; i < 4; i++)
890 regs_buff[1131 + i] = IXGBE_READ_REG(hw, IXGBE_TXLLQ(i));
891 regs_buff[1135] = IXGBE_READ_REG(hw, IXGBE_RTTBCNRM);
892 /* same as RTTQCNRM */
893 regs_buff[1136] = IXGBE_READ_REG(hw, IXGBE_RTTBCNRD);
894 /* same as RTTQCNRR */
895
896 /* X540 specific DCB registers */
897 regs_buff[1137] = IXGBE_READ_REG(hw, IXGBE_RTTQCNCR);
898 regs_buff[1138] = IXGBE_READ_REG(hw, IXGBE_RTTQCNTG);
Auke Kok9a799d72007-09-15 14:07:45 -0700899}
900
901static int ixgbe_get_eeprom_len(struct net_device *netdev)
902{
903 struct ixgbe_adapter *adapter = netdev_priv(netdev);
904 return adapter->hw.eeprom.word_size * 2;
905}
906
907static int ixgbe_get_eeprom(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000908 struct ethtool_eeprom *eeprom, u8 *bytes)
Auke Kok9a799d72007-09-15 14:07:45 -0700909{
910 struct ixgbe_adapter *adapter = netdev_priv(netdev);
911 struct ixgbe_hw *hw = &adapter->hw;
912 u16 *eeprom_buff;
913 int first_word, last_word, eeprom_len;
914 int ret_val = 0;
915 u16 i;
916
917 if (eeprom->len == 0)
918 return -EINVAL;
919
920 eeprom->magic = hw->vendor_id | (hw->device_id << 16);
921
922 first_word = eeprom->offset >> 1;
923 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
924 eeprom_len = last_word - first_word + 1;
925
926 eeprom_buff = kmalloc(sizeof(u16) * eeprom_len, GFP_KERNEL);
927 if (!eeprom_buff)
928 return -ENOMEM;
929
Emil Tantilov68c70052011-04-20 08:49:06 +0000930 ret_val = hw->eeprom.ops.read_buffer(hw, first_word, eeprom_len,
931 eeprom_buff);
Auke Kok9a799d72007-09-15 14:07:45 -0700932
933 /* Device's eeprom is always little-endian, word addressable */
934 for (i = 0; i < eeprom_len; i++)
935 le16_to_cpus(&eeprom_buff[i]);
936
937 memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 1), eeprom->len);
938 kfree(eeprom_buff);
939
940 return ret_val;
941}
942
Emil Tantilov2fa5eef2011-10-06 08:57:04 +0000943static int ixgbe_set_eeprom(struct net_device *netdev,
944 struct ethtool_eeprom *eeprom, u8 *bytes)
945{
946 struct ixgbe_adapter *adapter = netdev_priv(netdev);
947 struct ixgbe_hw *hw = &adapter->hw;
948 u16 *eeprom_buff;
949 void *ptr;
950 int max_len, first_word, last_word, ret_val = 0;
951 u16 i;
952
953 if (eeprom->len == 0)
954 return -EINVAL;
955
956 if (eeprom->magic != (hw->vendor_id | (hw->device_id << 16)))
957 return -EINVAL;
958
959 max_len = hw->eeprom.word_size * 2;
960
961 first_word = eeprom->offset >> 1;
962 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
963 eeprom_buff = kmalloc(max_len, GFP_KERNEL);
964 if (!eeprom_buff)
965 return -ENOMEM;
966
967 ptr = eeprom_buff;
968
969 if (eeprom->offset & 1) {
970 /*
971 * need read/modify/write of first changed EEPROM word
972 * only the second byte of the word is being modified
973 */
974 ret_val = hw->eeprom.ops.read(hw, first_word, &eeprom_buff[0]);
975 if (ret_val)
976 goto err;
977
978 ptr++;
979 }
980 if ((eeprom->offset + eeprom->len) & 1) {
981 /*
982 * need read/modify/write of last changed EEPROM word
983 * only the first byte of the word is being modified
984 */
985 ret_val = hw->eeprom.ops.read(hw, last_word,
986 &eeprom_buff[last_word - first_word]);
987 if (ret_val)
988 goto err;
989 }
990
991 /* Device's eeprom is always little-endian, word addressable */
992 for (i = 0; i < last_word - first_word + 1; i++)
993 le16_to_cpus(&eeprom_buff[i]);
994
995 memcpy(ptr, bytes, eeprom->len);
996
997 for (i = 0; i < last_word - first_word + 1; i++)
998 cpu_to_le16s(&eeprom_buff[i]);
999
1000 ret_val = hw->eeprom.ops.write_buffer(hw, first_word,
1001 last_word - first_word + 1,
1002 eeprom_buff);
1003
1004 /* Update the checksum */
1005 if (ret_val == 0)
1006 hw->eeprom.ops.update_checksum(hw);
1007
1008err:
1009 kfree(eeprom_buff);
1010 return ret_val;
1011}
1012
Auke Kok9a799d72007-09-15 14:07:45 -07001013static void ixgbe_get_drvinfo(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001014 struct ethtool_drvinfo *drvinfo)
Auke Kok9a799d72007-09-15 14:07:45 -07001015{
1016 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1017
Rick Jones612a94d2011-11-14 08:13:25 +00001018 strlcpy(drvinfo->driver, ixgbe_driver_name, sizeof(drvinfo->driver));
1019 strlcpy(drvinfo->version, ixgbe_driver_version,
1020 sizeof(drvinfo->version));
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -08001021
Paul Greenwalt73834ae2017-10-27 10:32:40 -04001022 strlcpy(drvinfo->fw_version, adapter->eeprom_id,
1023 sizeof(drvinfo->fw_version));
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -08001024
Rick Jones612a94d2011-11-14 08:13:25 +00001025 strlcpy(drvinfo->bus_info, pci_name(adapter->pdev),
1026 sizeof(drvinfo->bus_info));
Alexander Duyck2ccdf262017-01-17 08:37:03 -08001027
1028 drvinfo->n_priv_flags = IXGBE_PRIV_FLAGS_STR_LEN;
Auke Kok9a799d72007-09-15 14:07:45 -07001029}
1030
1031static void ixgbe_get_ringparam(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001032 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -07001033{
1034 struct ixgbe_adapter *adapter = netdev_priv(netdev);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001035 struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
1036 struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
Auke Kok9a799d72007-09-15 14:07:45 -07001037
1038 ring->rx_max_pending = IXGBE_MAX_RXD;
1039 ring->tx_max_pending = IXGBE_MAX_TXD;
Auke Kok9a799d72007-09-15 14:07:45 -07001040 ring->rx_pending = rx_ring->count;
1041 ring->tx_pending = tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -07001042}
1043
1044static int ixgbe_set_ringparam(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001045 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -07001046{
1047 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001048 struct ixgbe_ring *temp_ring;
John Fastabend8e679022017-09-07 10:32:48 -07001049 int i, j, err = 0;
Jesse Brandeburgc431f972008-09-11 19:59:16 -07001050 u32 new_rx_count, new_tx_count;
Auke Kok9a799d72007-09-15 14:07:45 -07001051
1052 if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
1053 return -EINVAL;
1054
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001055 new_tx_count = clamp_t(u32, ring->tx_pending,
1056 IXGBE_MIN_TXD, IXGBE_MAX_TXD);
Auke Kok9a799d72007-09-15 14:07:45 -07001057 new_tx_count = ALIGN(new_tx_count, IXGBE_REQ_TX_DESCRIPTOR_MULTIPLE);
1058
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001059 new_rx_count = clamp_t(u32, ring->rx_pending,
1060 IXGBE_MIN_RXD, IXGBE_MAX_RXD);
1061 new_rx_count = ALIGN(new_rx_count, IXGBE_REQ_RX_DESCRIPTOR_MULTIPLE);
1062
1063 if ((new_tx_count == adapter->tx_ring_count) &&
1064 (new_rx_count == adapter->rx_ring_count)) {
Auke Kok9a799d72007-09-15 14:07:45 -07001065 /* nothing to do */
1066 return 0;
1067 }
1068
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001069 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00001070 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001071
Alexander Duyck759884b2009-10-26 11:32:05 +00001072 if (!netif_running(adapter->netdev)) {
1073 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001074 adapter->tx_ring[i]->count = new_tx_count;
John Fastabend33fdc822017-04-24 03:30:18 -07001075 for (i = 0; i < adapter->num_xdp_queues; i++)
1076 adapter->xdp_ring[i]->count = new_tx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +00001077 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001078 adapter->rx_ring[i]->count = new_rx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +00001079 adapter->tx_ring_count = new_tx_count;
John Fastabend33fdc822017-04-24 03:30:18 -07001080 adapter->xdp_ring_count = new_tx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +00001081 adapter->rx_ring_count = new_rx_count;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001082 goto clear_reset;
Alexander Duyck759884b2009-10-26 11:32:05 +00001083 }
1084
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001085 /* allocate temporary buffer to store rings in */
John Fastabend8e679022017-09-07 10:32:48 -07001086 i = max_t(int, adapter->num_tx_queues + adapter->num_xdp_queues,
1087 adapter->num_rx_queues);
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001088 temp_ring = vmalloc(i * sizeof(struct ixgbe_ring));
1089
1090 if (!temp_ring) {
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001091 err = -ENOMEM;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001092 goto clear_reset;
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001093 }
1094
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001095 ixgbe_down(adapter);
1096
1097 /*
1098 * Setup new Tx resources and free the old Tx resources in that order.
1099 * We can then assign the new resources to the rings via a memcpy.
1100 * The advantage to this approach is that we are guaranteed to still
1101 * have resources even in the case of an allocation failure.
1102 */
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001103 if (new_tx_count != adapter->tx_ring_count) {
Auke Kok9a799d72007-09-15 14:07:45 -07001104 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001105 memcpy(&temp_ring[i], adapter->tx_ring[i],
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001106 sizeof(struct ixgbe_ring));
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001107
1108 temp_ring[i].count = new_tx_count;
1109 err = ixgbe_setup_tx_resources(&temp_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07001110 if (err) {
Jesse Brandeburgc431f972008-09-11 19:59:16 -07001111 while (i) {
1112 i--;
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001113 ixgbe_free_tx_resources(&temp_ring[i]);
Jesse Brandeburgc431f972008-09-11 19:59:16 -07001114 }
Auke Kok9a799d72007-09-15 14:07:45 -07001115 goto err_setup;
1116 }
Auke Kok9a799d72007-09-15 14:07:45 -07001117 }
Jesse Brandeburgc431f972008-09-11 19:59:16 -07001118
John Fastabend8e679022017-09-07 10:32:48 -07001119 for (j = 0; j < adapter->num_xdp_queues; j++, i++) {
1120 memcpy(&temp_ring[i], adapter->xdp_ring[j],
John Fastabend33fdc822017-04-24 03:30:18 -07001121 sizeof(struct ixgbe_ring));
1122
1123 temp_ring[i].count = new_tx_count;
1124 err = ixgbe_setup_tx_resources(&temp_ring[i]);
1125 if (err) {
1126 while (i) {
1127 i--;
1128 ixgbe_free_tx_resources(&temp_ring[i]);
1129 }
1130 goto err_setup;
1131 }
1132 }
1133
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001134 for (i = 0; i < adapter->num_tx_queues; i++) {
1135 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001136
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001137 memcpy(adapter->tx_ring[i], &temp_ring[i],
1138 sizeof(struct ixgbe_ring));
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001139 }
John Fastabend8e679022017-09-07 10:32:48 -07001140 for (j = 0; j < adapter->num_xdp_queues; j++, i++) {
1141 ixgbe_free_tx_resources(adapter->xdp_ring[j]);
John Fastabend33fdc822017-04-24 03:30:18 -07001142
John Fastabend8e679022017-09-07 10:32:48 -07001143 memcpy(adapter->xdp_ring[j], &temp_ring[i],
John Fastabend33fdc822017-04-24 03:30:18 -07001144 sizeof(struct ixgbe_ring));
1145 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001146
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001147 adapter->tx_ring_count = new_tx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +00001148 }
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001149
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001150 /* Repeat the process for the Rx rings if needed */
1151 if (new_rx_count != adapter->rx_ring_count) {
1152 for (i = 0; i < adapter->num_rx_queues; i++) {
1153 memcpy(&temp_ring[i], adapter->rx_ring[i],
1154 sizeof(struct ixgbe_ring));
1155
Jesper Dangaard Brouer99ffc5a2018-01-03 11:25:29 +01001156 /* Clear copied XDP RX-queue info */
1157 memset(&temp_ring[i].xdp_rxq, 0,
1158 sizeof(temp_ring[i].xdp_rxq));
1159
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001160 temp_ring[i].count = new_rx_count;
John Fastabend92470802017-04-24 03:30:17 -07001161 err = ixgbe_setup_rx_resources(adapter, &temp_ring[i]);
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001162 if (err) {
1163 while (i) {
1164 i--;
1165 ixgbe_free_rx_resources(&temp_ring[i]);
1166 }
1167 goto err_setup;
1168 }
1169
1170 }
1171
1172 for (i = 0; i < adapter->num_rx_queues; i++) {
1173 ixgbe_free_rx_resources(adapter->rx_ring[i]);
1174
1175 memcpy(adapter->rx_ring[i], &temp_ring[i],
1176 sizeof(struct ixgbe_ring));
1177 }
1178
1179 adapter->rx_ring_count = new_rx_count;
1180 }
1181
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001182err_setup:
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001183 ixgbe_up(adapter);
1184 vfree(temp_ring);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001185clear_reset:
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001186 clear_bit(__IXGBE_RESETTING, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07001187 return err;
1188}
1189
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001190static int ixgbe_get_sset_count(struct net_device *netdev, int sset)
Auke Kok9a799d72007-09-15 14:07:45 -07001191{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001192 switch (sset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001193 case ETH_SS_TEST:
1194 return IXGBE_TEST_LEN;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001195 case ETH_SS_STATS:
1196 return IXGBE_STATS_LEN;
Alexander Duyck2ccdf262017-01-17 08:37:03 -08001197 case ETH_SS_PRIV_FLAGS:
1198 return IXGBE_PRIV_FLAGS_STR_LEN;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001199 default:
1200 return -EOPNOTSUPP;
1201 }
Auke Kok9a799d72007-09-15 14:07:45 -07001202}
1203
1204static void ixgbe_get_ethtool_stats(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001205 struct ethtool_stats *stats, u64 *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001206{
1207 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Eric Dumazet28172732010-07-07 14:58:56 -07001208 struct rtnl_link_stats64 temp;
1209 const struct rtnl_link_stats64 *net_stats;
Eric Dumazetde1036b2010-10-20 23:00:04 +00001210 unsigned int start;
1211 struct ixgbe_ring *ring;
1212 int i, j;
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001213 char *p = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001214
1215 ixgbe_update_stats(adapter);
Eric Dumazet28172732010-07-07 14:58:56 -07001216 net_stats = dev_get_stats(netdev, &temp);
Auke Kok9a799d72007-09-15 14:07:45 -07001217 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001218 switch (ixgbe_gstrings_stats[i].type) {
1219 case NETDEV_STATS:
Eric Dumazet28172732010-07-07 14:58:56 -07001220 p = (char *) net_stats +
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001221 ixgbe_gstrings_stats[i].stat_offset;
1222 break;
1223 case IXGBE_STATS:
1224 p = (char *) adapter +
1225 ixgbe_gstrings_stats[i].stat_offset;
1226 break;
Josh Hayf752be92013-01-04 03:34:36 +00001227 default:
1228 data[i] = 0;
1229 continue;
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001230 }
1231
Auke Kok9a799d72007-09-15 14:07:45 -07001232 data[i] = (ixgbe_gstrings_stats[i].sizeof_stat ==
Jacob Kellere7cf7452014-04-09 06:03:10 +00001233 sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
Auke Kok9a799d72007-09-15 14:07:45 -07001234 }
Don Skidmorebd8a1b12013-06-28 05:35:50 +00001235 for (j = 0; j < netdev->num_tx_queues; j++) {
Eric Dumazetde1036b2010-10-20 23:00:04 +00001236 ring = adapter->tx_ring[j];
John Fastabend9cc00b52012-01-28 03:32:17 +00001237 if (!ring) {
1238 data[i] = 0;
1239 data[i+1] = 0;
1240 i += 2;
1241 continue;
1242 }
1243
Eric Dumazetde1036b2010-10-20 23:00:04 +00001244 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07001245 start = u64_stats_fetch_begin_irq(&ring->syncp);
Eric Dumazetde1036b2010-10-20 23:00:04 +00001246 data[i] = ring->stats.packets;
1247 data[i+1] = ring->stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07001248 } while (u64_stats_fetch_retry_irq(&ring->syncp, start));
Eric Dumazetde1036b2010-10-20 23:00:04 +00001249 i += 2;
Auke Kok9a799d72007-09-15 14:07:45 -07001250 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001251 for (j = 0; j < IXGBE_NUM_RX_QUEUES; j++) {
Eric Dumazetde1036b2010-10-20 23:00:04 +00001252 ring = adapter->rx_ring[j];
John Fastabend9cc00b52012-01-28 03:32:17 +00001253 if (!ring) {
1254 data[i] = 0;
1255 data[i+1] = 0;
1256 i += 2;
1257 continue;
1258 }
1259
Eric Dumazetde1036b2010-10-20 23:00:04 +00001260 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07001261 start = u64_stats_fetch_begin_irq(&ring->syncp);
Eric Dumazetde1036b2010-10-20 23:00:04 +00001262 data[i] = ring->stats.packets;
1263 data[i+1] = ring->stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07001264 } while (u64_stats_fetch_retry_irq(&ring->syncp, start));
Eric Dumazetde1036b2010-10-20 23:00:04 +00001265 i += 2;
Auke Kok9a799d72007-09-15 14:07:45 -07001266 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001267
1268 for (j = 0; j < IXGBE_MAX_PACKET_BUFFERS; j++) {
1269 data[i++] = adapter->stats.pxontxc[j];
1270 data[i++] = adapter->stats.pxofftxc[j];
1271 }
1272 for (j = 0; j < IXGBE_MAX_PACKET_BUFFERS; j++) {
1273 data[i++] = adapter->stats.pxonrxc[j];
1274 data[i++] = adapter->stats.pxoffrxc[j];
Alexander Duyck2f90b862008-11-20 20:52:10 -08001275 }
Auke Kok9a799d72007-09-15 14:07:45 -07001276}
1277
1278static void ixgbe_get_strings(struct net_device *netdev, u32 stringset,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001279 u8 *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001280{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001281 char *p = (char *)data;
Tony Nguyen4ebdf8a2017-06-01 12:06:05 -07001282 unsigned int i;
Auke Kok9a799d72007-09-15 14:07:45 -07001283
1284 switch (stringset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001285 case ETH_SS_TEST:
Josh Hayd2c47b62013-01-04 03:34:42 +00001286 for (i = 0; i < IXGBE_TEST_LEN; i++) {
1287 memcpy(data, ixgbe_gstrings_test[i], ETH_GSTRING_LEN);
1288 data += ETH_GSTRING_LEN;
1289 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001290 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001291 case ETH_SS_STATS:
1292 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
1293 memcpy(p, ixgbe_gstrings_stats[i].stat_string,
1294 ETH_GSTRING_LEN);
1295 p += ETH_GSTRING_LEN;
1296 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001297 for (i = 0; i < netdev->num_tx_queues; i++) {
Auke Kok9a799d72007-09-15 14:07:45 -07001298 sprintf(p, "tx_queue_%u_packets", i);
1299 p += ETH_GSTRING_LEN;
1300 sprintf(p, "tx_queue_%u_bytes", i);
1301 p += ETH_GSTRING_LEN;
1302 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001303 for (i = 0; i < IXGBE_NUM_RX_QUEUES; i++) {
Auke Kok9a799d72007-09-15 14:07:45 -07001304 sprintf(p, "rx_queue_%u_packets", i);
1305 p += ETH_GSTRING_LEN;
1306 sprintf(p, "rx_queue_%u_bytes", i);
1307 p += ETH_GSTRING_LEN;
1308 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001309 for (i = 0; i < IXGBE_MAX_PACKET_BUFFERS; i++) {
1310 sprintf(p, "tx_pb_%u_pxon", i);
1311 p += ETH_GSTRING_LEN;
1312 sprintf(p, "tx_pb_%u_pxoff", i);
1313 p += ETH_GSTRING_LEN;
1314 }
1315 for (i = 0; i < IXGBE_MAX_PACKET_BUFFERS; i++) {
1316 sprintf(p, "rx_pb_%u_pxon", i);
1317 p += ETH_GSTRING_LEN;
1318 sprintf(p, "rx_pb_%u_pxoff", i);
1319 p += ETH_GSTRING_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08001320 }
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001321 /* BUG_ON(p - data != IXGBE_STATS_LEN * ETH_GSTRING_LEN); */
Auke Kok9a799d72007-09-15 14:07:45 -07001322 break;
Alexander Duyck2ccdf262017-01-17 08:37:03 -08001323 case ETH_SS_PRIV_FLAGS:
1324 memcpy(data, ixgbe_priv_flags_strings,
1325 IXGBE_PRIV_FLAGS_STR_LEN * ETH_GSTRING_LEN);
Auke Kok9a799d72007-09-15 14:07:45 -07001326 }
1327}
1328
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001329static int ixgbe_link_test(struct ixgbe_adapter *adapter, u64 *data)
1330{
1331 struct ixgbe_hw *hw = &adapter->hw;
1332 bool link_up;
1333 u32 link_speed = 0;
Mark Rustad0edd2bd2014-02-28 15:48:56 -08001334
1335 if (ixgbe_removed(hw->hw_addr)) {
1336 *data = 1;
1337 return 1;
1338 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001339 *data = 0;
1340
1341 hw->mac.ops.check_link(hw, &link_speed, &link_up, true);
1342 if (link_up)
1343 return *data;
1344 else
1345 *data = 1;
1346 return *data;
1347}
1348
1349/* ethtool register test data */
1350struct ixgbe_reg_test {
1351 u16 reg;
1352 u8 array_len;
1353 u8 test_type;
1354 u32 mask;
1355 u32 write;
1356};
1357
1358/* In the hardware, registers are laid out either singly, in arrays
1359 * spaced 0x40 bytes apart, or in contiguous tables. We assume
1360 * most tests take place on arrays or single registers (handled
1361 * as a single-element array) and special-case the tables.
1362 * Table tests are always pattern tests.
1363 *
1364 * We also make provision for some required setup steps by specifying
1365 * registers to be written without any read-back testing.
1366 */
1367
1368#define PATTERN_TEST 1
1369#define SET_READ_TEST 2
1370#define WRITE_NO_TEST 3
1371#define TABLE32_TEST 4
1372#define TABLE64_TEST_LO 5
1373#define TABLE64_TEST_HI 6
1374
1375/* default 82599 register test */
Jeff Kirsher66744502010-12-01 19:59:50 +00001376static const struct ixgbe_reg_test reg_test_82599[] = {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001377 { IXGBE_FCRTL_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1378 { IXGBE_FCRTH_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1379 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1380 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1381 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFF80 },
1382 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1383 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1384 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1385 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1386 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1387 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1388 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1389 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1390 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1391 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFF80 },
1392 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000001, 0x00000001 },
1393 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1394 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x8001FFFF, 0x800CFFFF },
1395 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Mark Rustadca8dfe22014-07-24 06:19:24 +00001396 { .reg = 0 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001397};
1398
1399/* default 82598 register test */
Jeff Kirsher66744502010-12-01 19:59:50 +00001400static const struct ixgbe_reg_test reg_test_82598[] = {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001401 { IXGBE_FCRTL(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1402 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1403 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1404 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1405 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1406 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1407 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1408 /* Enable all four RX queues before testing. */
1409 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1410 /* RDH is read-only for 82598, only test RDT. */
1411 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1412 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1413 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1414 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1415 { IXGBE_TIPG, 1, PATTERN_TEST, 0x000000FF, 0x000000FF },
1416 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1417 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1418 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1419 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000003, 0x00000003 },
1420 { IXGBE_DTXCTL, 1, SET_READ_TEST, 0x00000005, 0x00000005 },
1421 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1422 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x800CFFFF, 0x800CFFFF },
1423 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Mark Rustadca8dfe22014-07-24 06:19:24 +00001424 { .reg = 0 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001425};
1426
Emil Tantilov95a46012011-04-14 07:46:41 +00001427static bool reg_pattern_test(struct ixgbe_adapter *adapter, u64 *data, int reg,
1428 u32 mask, u32 write)
1429{
1430 u32 pat, val, before;
1431 static const u32 test_pattern[] = {
1432 0x5A5A5A5A, 0xA5A5A5A5, 0x00000000, 0xFFFFFFFF};
Jeff Kirsher66744502010-12-01 19:59:50 +00001433
Mark Rustadb0483c82014-01-14 18:53:17 -08001434 if (ixgbe_removed(adapter->hw.hw_addr)) {
1435 *data = 1;
Joe Perches4e833c52015-03-29 18:25:12 -07001436 return true;
Mark Rustadb0483c82014-01-14 18:53:17 -08001437 }
Emil Tantilov95a46012011-04-14 07:46:41 +00001438 for (pat = 0; pat < ARRAY_SIZE(test_pattern); pat++) {
Mark Rustad49bde312014-01-14 18:53:14 -08001439 before = ixgbe_read_reg(&adapter->hw, reg);
1440 ixgbe_write_reg(&adapter->hw, reg, test_pattern[pat] & write);
1441 val = ixgbe_read_reg(&adapter->hw, reg);
Emil Tantilov95a46012011-04-14 07:46:41 +00001442 if (val != (test_pattern[pat] & write & mask)) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00001443 e_err(drv, "pattern test reg %04X failed: got 0x%08X expected 0x%08X\n",
Emil Tantilov95a46012011-04-14 07:46:41 +00001444 reg, val, (test_pattern[pat] & write & mask));
1445 *data = reg;
Mark Rustad49bde312014-01-14 18:53:14 -08001446 ixgbe_write_reg(&adapter->hw, reg, before);
1447 return true;
Emil Tantilov95a46012011-04-14 07:46:41 +00001448 }
Mark Rustad49bde312014-01-14 18:53:14 -08001449 ixgbe_write_reg(&adapter->hw, reg, before);
Emil Tantilov95a46012011-04-14 07:46:41 +00001450 }
Mark Rustad49bde312014-01-14 18:53:14 -08001451 return false;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001452}
1453
Emil Tantilov95a46012011-04-14 07:46:41 +00001454static bool reg_set_and_check(struct ixgbe_adapter *adapter, u64 *data, int reg,
1455 u32 mask, u32 write)
1456{
1457 u32 val, before;
Mark Rustad49bde312014-01-14 18:53:14 -08001458
Mark Rustadb0483c82014-01-14 18:53:17 -08001459 if (ixgbe_removed(adapter->hw.hw_addr)) {
1460 *data = 1;
Joe Perches4e833c52015-03-29 18:25:12 -07001461 return true;
Mark Rustadb0483c82014-01-14 18:53:17 -08001462 }
Mark Rustad49bde312014-01-14 18:53:14 -08001463 before = ixgbe_read_reg(&adapter->hw, reg);
1464 ixgbe_write_reg(&adapter->hw, reg, write & mask);
1465 val = ixgbe_read_reg(&adapter->hw, reg);
Emil Tantilov95a46012011-04-14 07:46:41 +00001466 if ((write & mask) != (val & mask)) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00001467 e_err(drv, "set/check reg %04X test failed: got 0x%08X expected 0x%08X\n",
1468 reg, (val & mask), (write & mask));
Emil Tantilov95a46012011-04-14 07:46:41 +00001469 *data = reg;
Mark Rustad49bde312014-01-14 18:53:14 -08001470 ixgbe_write_reg(&adapter->hw, reg, before);
1471 return true;
Emil Tantilov95a46012011-04-14 07:46:41 +00001472 }
Mark Rustad49bde312014-01-14 18:53:14 -08001473 ixgbe_write_reg(&adapter->hw, reg, before);
1474 return false;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001475}
1476
1477static int ixgbe_reg_test(struct ixgbe_adapter *adapter, u64 *data)
1478{
Jeff Kirsher66744502010-12-01 19:59:50 +00001479 const struct ixgbe_reg_test *test;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001480 u32 value, before, after;
1481 u32 i, toggle;
1482
Mark Rustadb0483c82014-01-14 18:53:17 -08001483 if (ixgbe_removed(adapter->hw.hw_addr)) {
1484 e_err(drv, "Adapter removed - register test blocked\n");
1485 *data = 1;
1486 return 1;
1487 }
Alexander Duyckbd508172010-11-16 19:27:03 -08001488 switch (adapter->hw.mac.type) {
1489 case ixgbe_mac_82598EB:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001490 toggle = 0x7FFFF3FF;
1491 test = reg_test_82598;
Alexander Duyckbd508172010-11-16 19:27:03 -08001492 break;
1493 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001494 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001495 case ixgbe_mac_X550:
1496 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07001497 case ixgbe_mac_x550em_a:
Alexander Duyckbd508172010-11-16 19:27:03 -08001498 toggle = 0x7FFFF30F;
1499 test = reg_test_82599;
1500 break;
1501 default:
1502 *data = 1;
1503 return 1;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001504 }
1505
1506 /*
1507 * Because the status register is such a special case,
1508 * we handle it separately from the rest of the register
1509 * tests. Some bits are read-only, some toggle, and some
1510 * are writeable on newer MACs.
1511 */
Mark Rustad49bde312014-01-14 18:53:14 -08001512 before = ixgbe_read_reg(&adapter->hw, IXGBE_STATUS);
1513 value = (ixgbe_read_reg(&adapter->hw, IXGBE_STATUS) & toggle);
1514 ixgbe_write_reg(&adapter->hw, IXGBE_STATUS, toggle);
1515 after = ixgbe_read_reg(&adapter->hw, IXGBE_STATUS) & toggle;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001516 if (value != after) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00001517 e_err(drv, "failed STATUS register test got: 0x%08X expected: 0x%08X\n",
1518 after, value);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001519 *data = 1;
1520 return 1;
1521 }
1522 /* restore previous status */
Mark Rustad49bde312014-01-14 18:53:14 -08001523 ixgbe_write_reg(&adapter->hw, IXGBE_STATUS, before);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001524
1525 /*
1526 * Perform the remainder of the register test, looping through
1527 * the test table until we either fail or reach the null entry.
1528 */
1529 while (test->reg) {
1530 for (i = 0; i < test->array_len; i++) {
Mark Rustad49bde312014-01-14 18:53:14 -08001531 bool b = false;
1532
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001533 switch (test->test_type) {
1534 case PATTERN_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001535 b = reg_pattern_test(adapter, data,
1536 test->reg + (i * 0x40),
1537 test->mask,
1538 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001539 break;
1540 case SET_READ_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001541 b = reg_set_and_check(adapter, data,
1542 test->reg + (i * 0x40),
1543 test->mask,
1544 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001545 break;
1546 case WRITE_NO_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001547 ixgbe_write_reg(&adapter->hw,
1548 test->reg + (i * 0x40),
1549 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001550 break;
1551 case TABLE32_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001552 b = reg_pattern_test(adapter, data,
1553 test->reg + (i * 4),
1554 test->mask,
1555 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001556 break;
1557 case TABLE64_TEST_LO:
Mark Rustad49bde312014-01-14 18:53:14 -08001558 b = reg_pattern_test(adapter, data,
1559 test->reg + (i * 8),
1560 test->mask,
1561 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001562 break;
1563 case TABLE64_TEST_HI:
Mark Rustad49bde312014-01-14 18:53:14 -08001564 b = reg_pattern_test(adapter, data,
1565 (test->reg + 4) + (i * 8),
1566 test->mask,
1567 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001568 break;
1569 }
Mark Rustad49bde312014-01-14 18:53:14 -08001570 if (b)
1571 return 1;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001572 }
1573 test++;
1574 }
1575
1576 *data = 0;
1577 return 0;
1578}
1579
1580static int ixgbe_eeprom_test(struct ixgbe_adapter *adapter, u64 *data)
1581{
1582 struct ixgbe_hw *hw = &adapter->hw;
1583 if (hw->eeprom.ops.validate_checksum(hw, NULL))
1584 *data = 1;
1585 else
1586 *data = 0;
1587 return *data;
1588}
1589
1590static irqreturn_t ixgbe_test_intr(int irq, void *data)
1591{
1592 struct net_device *netdev = (struct net_device *) data;
1593 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1594
1595 adapter->test_icr |= IXGBE_READ_REG(&adapter->hw, IXGBE_EICR);
1596
1597 return IRQ_HANDLED;
1598}
1599
1600static int ixgbe_intr_test(struct ixgbe_adapter *adapter, u64 *data)
1601{
1602 struct net_device *netdev = adapter->netdev;
1603 u32 mask, i = 0, shared_int = true;
1604 u32 irq = adapter->pdev->irq;
1605
1606 *data = 0;
1607
1608 /* Hook up test interrupt handler just for this test */
1609 if (adapter->msix_entries) {
1610 /* NOTE: we don't test MSI-X interrupts here, yet */
1611 return 0;
1612 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
1613 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001614 if (request_irq(irq, ixgbe_test_intr, 0, netdev->name,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001615 netdev)) {
1616 *data = 1;
1617 return -1;
1618 }
Joe Perchesa0607fd2009-11-18 23:29:17 -08001619 } else if (!request_irq(irq, ixgbe_test_intr, IRQF_PROBE_SHARED,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001620 netdev->name, netdev)) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001621 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001622 } else if (request_irq(irq, ixgbe_test_intr, IRQF_SHARED,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001623 netdev->name, netdev)) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001624 *data = 1;
1625 return -1;
1626 }
Emil Tantilov396e7992010-07-01 20:05:12 +00001627 e_info(hw, "testing %s interrupt\n", shared_int ?
1628 "shared" : "unshared");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001629
1630 /* Disable all the interrupts */
1631 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001632 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001633 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001634
1635 /* Test each interrupt */
1636 for (; i < 10; i++) {
1637 /* Interrupt to test */
Jacob Kellerb4f47a42016-04-13 16:08:22 -07001638 mask = BIT(i);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001639
1640 if (!shared_int) {
1641 /*
1642 * Disable the interrupts to be reported in
1643 * the cause register and then force the same
1644 * interrupt and see if one gets posted. If
1645 * an interrupt was posted to the bus, the
1646 * test failed.
1647 */
1648 adapter->test_icr = 0;
1649 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001650 ~mask & 0x00007FFF);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001651 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001652 ~mask & 0x00007FFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001653 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001654 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001655
1656 if (adapter->test_icr & mask) {
1657 *data = 3;
1658 break;
1659 }
1660 }
1661
1662 /*
1663 * Enable the interrupt to be reported in the cause
1664 * register and then force the same interrupt and see
1665 * if one gets posted. If an interrupt was not posted
1666 * to the bus, the test failed.
1667 */
1668 adapter->test_icr = 0;
1669 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
1670 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001671 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001672 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001673
Jacob Keller8105ecd2014-04-09 06:03:16 +00001674 if (!(adapter->test_icr & mask)) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001675 *data = 4;
1676 break;
1677 }
1678
1679 if (!shared_int) {
1680 /*
1681 * Disable the other interrupts to be reported in
1682 * the cause register and then force the other
1683 * interrupts and see if any get posted. If
1684 * an interrupt was posted to the bus, the
1685 * test failed.
1686 */
1687 adapter->test_icr = 0;
1688 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001689 ~mask & 0x00007FFF);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001690 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001691 ~mask & 0x00007FFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001692 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001693 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001694
1695 if (adapter->test_icr) {
1696 *data = 5;
1697 break;
1698 }
1699 }
1700 }
1701
1702 /* Disable all the interrupts */
1703 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001704 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001705 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001706
1707 /* Unhook test interrupt handler */
1708 free_irq(irq, netdev);
1709
1710 return *data;
1711}
1712
1713static void ixgbe_free_desc_rings(struct ixgbe_adapter *adapter)
1714{
1715 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1716 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
1717 struct ixgbe_hw *hw = &adapter->hw;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001718 u32 reg_ctl;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001719
1720 /* shut down the DMA engines now so they can be reinitialized later */
1721
1722 /* first Rx */
Don Skidmore1f9ac572015-03-13 13:54:30 -07001723 hw->mac.ops.disable_rx(hw);
Yi Zou2d39d572011-01-06 14:29:56 +00001724 ixgbe_disable_rx_queue(adapter, rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001725
1726 /* now Tx */
Alexander Duyck84418e32010-08-19 13:40:54 +00001727 reg_ctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx));
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001728 reg_ctl &= ~IXGBE_TXDCTL_ENABLE;
Alexander Duyck84418e32010-08-19 13:40:54 +00001729 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx), reg_ctl);
1730
Alexander Duyckbd508172010-11-16 19:27:03 -08001731 switch (hw->mac.type) {
1732 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001733 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001734 case ixgbe_mac_X550:
1735 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07001736 case ixgbe_mac_x550em_a:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001737 reg_ctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1738 reg_ctl &= ~IXGBE_DMATXCTL_TE;
1739 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, reg_ctl);
Alexander Duyckbd508172010-11-16 19:27:03 -08001740 break;
1741 default:
1742 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001743 }
1744
1745 ixgbe_reset(adapter);
1746
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001747 ixgbe_free_tx_resources(&adapter->test_tx_ring);
1748 ixgbe_free_rx_resources(&adapter->test_rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001749}
1750
1751static int ixgbe_setup_desc_rings(struct ixgbe_adapter *adapter)
1752{
1753 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1754 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
Don Skidmore1f9ac572015-03-13 13:54:30 -07001755 struct ixgbe_hw *hw = &adapter->hw;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001756 u32 rctl, reg_data;
Alexander Duyck84418e32010-08-19 13:40:54 +00001757 int ret_val;
1758 int err;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001759
1760 /* Setup Tx descriptor ring and Tx buffers */
Alexander Duyck84418e32010-08-19 13:40:54 +00001761 tx_ring->count = IXGBE_DEFAULT_TXD;
1762 tx_ring->queue_index = 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001763 tx_ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001764 tx_ring->netdev = adapter->netdev;
Alexander Duyck84418e32010-08-19 13:40:54 +00001765 tx_ring->reg_idx = adapter->tx_ring[0]->reg_idx;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001766
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001767 err = ixgbe_setup_tx_resources(tx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00001768 if (err)
1769 return 1;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001770
Alexander Duyckbd508172010-11-16 19:27:03 -08001771 switch (adapter->hw.mac.type) {
1772 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001773 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001774 case ixgbe_mac_X550:
1775 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07001776 case ixgbe_mac_x550em_a:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001777 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_DMATXCTL);
1778 reg_data |= IXGBE_DMATXCTL_TE;
1779 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DMATXCTL, reg_data);
Alexander Duyckbd508172010-11-16 19:27:03 -08001780 break;
1781 default:
1782 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001783 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001784
Alexander Duyck84418e32010-08-19 13:40:54 +00001785 ixgbe_configure_tx_ring(adapter, tx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001786
1787 /* Setup Rx Descriptor ring and Rx buffers */
Alexander Duyck84418e32010-08-19 13:40:54 +00001788 rx_ring->count = IXGBE_DEFAULT_RXD;
1789 rx_ring->queue_index = 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001790 rx_ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001791 rx_ring->netdev = adapter->netdev;
Alexander Duyck84418e32010-08-19 13:40:54 +00001792 rx_ring->reg_idx = adapter->rx_ring[0]->reg_idx;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001793
John Fastabend92470802017-04-24 03:30:17 -07001794 err = ixgbe_setup_rx_resources(adapter, rx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00001795 if (err) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001796 ret_val = 4;
1797 goto err_nomem;
1798 }
1799
Don Skidmore1f9ac572015-03-13 13:54:30 -07001800 hw->mac.ops.disable_rx(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001801
Alexander Duyck84418e32010-08-19 13:40:54 +00001802 ixgbe_configure_rx_ring(adapter, rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001803
Don Skidmore1f9ac572015-03-13 13:54:30 -07001804 rctl = IXGBE_READ_REG(&adapter->hw, IXGBE_RXCTRL);
1805 rctl |= IXGBE_RXCTRL_DMBYPS;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001806 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXCTRL, rctl);
1807
Don Skidmore1f9ac572015-03-13 13:54:30 -07001808 hw->mac.ops.enable_rx(hw);
1809
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001810 return 0;
1811
1812err_nomem:
1813 ixgbe_free_desc_rings(adapter);
1814 return ret_val;
1815}
1816
1817static int ixgbe_setup_loopback_test(struct ixgbe_adapter *adapter)
1818{
1819 struct ixgbe_hw *hw = &adapter->hw;
1820 u32 reg_data;
1821
Don Skidmoree7fd9252011-04-16 05:29:14 +00001822
Alexander Duyck84418e32010-08-19 13:40:54 +00001823 /* Setup MAC loopback */
Emil Tantilov26b47422013-04-12 02:10:25 +00001824 reg_data = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001825 reg_data |= IXGBE_HLREG0_LPBK;
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001826 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, reg_data);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001827
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001828 reg_data = IXGBE_READ_REG(hw, IXGBE_FCTRL);
Alexander Duyck84418e32010-08-19 13:40:54 +00001829 reg_data |= IXGBE_FCTRL_BAM | IXGBE_FCTRL_SBP | IXGBE_FCTRL_MPE;
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001830 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, reg_data);
Alexander Duyck84418e32010-08-19 13:40:54 +00001831
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001832 /* X540 and X550 needs to set the MACC.FLU bit to force link up */
1833 switch (adapter->hw.mac.type) {
1834 case ixgbe_mac_X540:
1835 case ixgbe_mac_X550:
1836 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07001837 case ixgbe_mac_x550em_a:
Emil Tantilov26b47422013-04-12 02:10:25 +00001838 reg_data = IXGBE_READ_REG(hw, IXGBE_MACC);
1839 reg_data |= IXGBE_MACC_FLU;
1840 IXGBE_WRITE_REG(hw, IXGBE_MACC, reg_data);
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001841 break;
1842 default:
Emil Tantilov26b47422013-04-12 02:10:25 +00001843 if (hw->mac.orig_autoc) {
1844 reg_data = hw->mac.orig_autoc | IXGBE_AUTOC_FLU;
1845 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, reg_data);
1846 } else {
1847 return 10;
1848 }
1849 }
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001850 IXGBE_WRITE_FLUSH(hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001851 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001852
1853 /* Disable Atlas Tx lanes; re-enabled in reset path */
1854 if (hw->mac.type == ixgbe_mac_82598EB) {
1855 u8 atlas;
1856
1857 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, &atlas);
1858 atlas |= IXGBE_ATLAS_PDN_TX_REG_EN;
1859 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, atlas);
1860
1861 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, &atlas);
1862 atlas |= IXGBE_ATLAS_PDN_TX_10G_QL_ALL;
1863 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, atlas);
1864
1865 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, &atlas);
1866 atlas |= IXGBE_ATLAS_PDN_TX_1G_QL_ALL;
1867 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, atlas);
1868
1869 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, &atlas);
1870 atlas |= IXGBE_ATLAS_PDN_TX_AN_QL_ALL;
1871 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, atlas);
1872 }
1873
1874 return 0;
1875}
1876
1877static void ixgbe_loopback_cleanup(struct ixgbe_adapter *adapter)
1878{
1879 u32 reg_data;
1880
1881 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_HLREG0);
1882 reg_data &= ~IXGBE_HLREG0_LPBK;
1883 IXGBE_WRITE_REG(&adapter->hw, IXGBE_HLREG0, reg_data);
1884}
1885
1886static void ixgbe_create_lbtest_frame(struct sk_buff *skb,
Alexander Duyck3832b262012-02-08 07:50:09 +00001887 unsigned int frame_size)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001888{
1889 memset(skb->data, 0xFF, frame_size);
Alexander Duyck3832b262012-02-08 07:50:09 +00001890 frame_size >>= 1;
1891 memset(&skb->data[frame_size], 0xAA, frame_size / 2 - 1);
1892 memset(&skb->data[frame_size + 10], 0xBE, 1);
1893 memset(&skb->data[frame_size + 12], 0xAF, 1);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001894}
1895
Alexander Duyck3832b262012-02-08 07:50:09 +00001896static bool ixgbe_check_lbtest_frame(struct ixgbe_rx_buffer *rx_buffer,
1897 unsigned int frame_size)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001898{
Alexander Duyck3832b262012-02-08 07:50:09 +00001899 unsigned char *data;
1900 bool match = true;
1901
1902 frame_size >>= 1;
1903
Alexander Duyckf8003262012-03-03 02:35:52 +00001904 data = kmap(rx_buffer->page) + rx_buffer->page_offset;
Alexander Duyck3832b262012-02-08 07:50:09 +00001905
1906 if (data[3] != 0xFF ||
1907 data[frame_size + 10] != 0xBE ||
1908 data[frame_size + 12] != 0xAF)
1909 match = false;
1910
Alexander Duyckf8003262012-03-03 02:35:52 +00001911 kunmap(rx_buffer->page);
1912
Alexander Duyck3832b262012-02-08 07:50:09 +00001913 return match;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001914}
1915
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001916static u16 ixgbe_clean_test_rings(struct ixgbe_ring *rx_ring,
Alexander Duyck3832b262012-02-08 07:50:09 +00001917 struct ixgbe_ring *tx_ring,
1918 unsigned int size)
Alexander Duyck84418e32010-08-19 13:40:54 +00001919{
1920 union ixgbe_adv_rx_desc *rx_desc;
Alexander Duyck84418e32010-08-19 13:40:54 +00001921 u16 rx_ntc, tx_ntc, count = 0;
1922
1923 /* initialize next to clean and descriptor values */
1924 rx_ntc = rx_ring->next_to_clean;
1925 tx_ntc = tx_ring->next_to_clean;
Alexander Duycke4f74022012-01-31 02:59:44 +00001926 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ntc);
Alexander Duyck84418e32010-08-19 13:40:54 +00001927
Emil Tantilov761c2a42017-08-29 12:21:48 -07001928 while (tx_ntc != tx_ring->next_to_use) {
1929 union ixgbe_adv_tx_desc *tx_desc;
1930 struct ixgbe_tx_buffer *tx_buffer;
Alexander Duyck84418e32010-08-19 13:40:54 +00001931
Emil Tantilov761c2a42017-08-29 12:21:48 -07001932 tx_desc = IXGBE_TX_DESC(tx_ring, tx_ntc);
Alexander Duyck84418e32010-08-19 13:40:54 +00001933
Emil Tantilov761c2a42017-08-29 12:21:48 -07001934 /* if DD is not set transmit has not completed */
1935 if (!(tx_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
1936 return count;
Alexander Duyckf8003262012-03-03 02:35:52 +00001937
Alexander Duyck84418e32010-08-19 13:40:54 +00001938 /* unmap buffer on Tx side */
Alexander Duyck3832b262012-02-08 07:50:09 +00001939 tx_buffer = &tx_ring->tx_buffer_info[tx_ntc];
Alexander Duyckffed21b2017-01-17 08:37:29 -08001940
1941 /* Free all the Tx ring sk_buffs */
1942 dev_kfree_skb_any(tx_buffer->skb);
1943
1944 /* unmap skb header data */
1945 dma_unmap_single(tx_ring->dev,
1946 dma_unmap_addr(tx_buffer, dma),
1947 dma_unmap_len(tx_buffer, len),
1948 DMA_TO_DEVICE);
1949 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyck84418e32010-08-19 13:40:54 +00001950
Emil Tantilov761c2a42017-08-29 12:21:48 -07001951 /* increment Tx next to clean counter */
Alexander Duyck84418e32010-08-19 13:40:54 +00001952 tx_ntc++;
1953 if (tx_ntc == tx_ring->count)
1954 tx_ntc = 0;
Emil Tantilov761c2a42017-08-29 12:21:48 -07001955 }
1956
1957 while (rx_desc->wb.upper.length) {
1958 struct ixgbe_rx_buffer *rx_buffer;
1959
1960 /* check Rx buffer */
1961 rx_buffer = &rx_ring->rx_buffer_info[rx_ntc];
1962
1963 /* sync Rx buffer for CPU read */
1964 dma_sync_single_for_cpu(rx_ring->dev,
1965 rx_buffer->dma,
1966 ixgbe_rx_bufsz(rx_ring),
1967 DMA_FROM_DEVICE);
1968
1969 /* verify contents of skb */
1970 if (ixgbe_check_lbtest_frame(rx_buffer, size))
1971 count++;
1972 else
1973 break;
1974
1975 /* sync Rx buffer for device write */
1976 dma_sync_single_for_device(rx_ring->dev,
1977 rx_buffer->dma,
1978 ixgbe_rx_bufsz(rx_ring),
1979 DMA_FROM_DEVICE);
1980
1981 /* increment Rx next to clean counter */
1982 rx_ntc++;
1983 if (rx_ntc == rx_ring->count)
1984 rx_ntc = 0;
Alexander Duyck84418e32010-08-19 13:40:54 +00001985
1986 /* fetch next descriptor */
Alexander Duycke4f74022012-01-31 02:59:44 +00001987 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ntc);
Alexander Duyck84418e32010-08-19 13:40:54 +00001988 }
1989
John Fastabenddad8a3b2012-04-23 12:22:39 +00001990 netdev_tx_reset_queue(txring_txq(tx_ring));
1991
Alexander Duyck84418e32010-08-19 13:40:54 +00001992 /* re-map buffers to ring, store next to clean values */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001993 ixgbe_alloc_rx_buffers(rx_ring, count);
Alexander Duyck84418e32010-08-19 13:40:54 +00001994 rx_ring->next_to_clean = rx_ntc;
1995 tx_ring->next_to_clean = tx_ntc;
1996
1997 return count;
1998}
1999
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002000static int ixgbe_run_loopback_test(struct ixgbe_adapter *adapter)
2001{
2002 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
2003 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
Alexander Duyck84418e32010-08-19 13:40:54 +00002004 int i, j, lc, good_cnt, ret_val = 0;
2005 unsigned int size = 1024;
2006 netdev_tx_t tx_ret_val;
2007 struct sk_buff *skb;
Emil Tantilov91ffdc82013-07-23 01:56:58 +00002008 u32 flags_orig = adapter->flags;
2009
2010 /* DCB can modify the frames on Tx */
2011 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002012
Alexander Duyck84418e32010-08-19 13:40:54 +00002013 /* allocate test skb */
2014 skb = alloc_skb(size, GFP_KERNEL);
2015 if (!skb)
2016 return 11;
2017
2018 /* place data into test skb */
2019 ixgbe_create_lbtest_frame(skb, size);
2020 skb_put(skb, size);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002021
2022 /*
2023 * Calculate the loop count based on the largest descriptor ring
2024 * The idea is to wrap the largest ring a number of times using 64
2025 * send/receive pairs during each loop
2026 */
2027
2028 if (rx_ring->count <= tx_ring->count)
2029 lc = ((tx_ring->count / 64) * 2) + 1;
2030 else
2031 lc = ((rx_ring->count / 64) * 2) + 1;
2032
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002033 for (j = 0; j <= lc; j++) {
Alexander Duyck84418e32010-08-19 13:40:54 +00002034 /* reset count of good packets */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002035 good_cnt = 0;
Alexander Duyck84418e32010-08-19 13:40:54 +00002036
2037 /* place 64 packets on the transmit queue*/
2038 for (i = 0; i < 64; i++) {
2039 skb_get(skb);
2040 tx_ret_val = ixgbe_xmit_frame_ring(skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00002041 adapter,
2042 tx_ring);
2043 if (tx_ret_val == NETDEV_TX_OK)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002044 good_cnt++;
Alexander Duyck84418e32010-08-19 13:40:54 +00002045 }
2046
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002047 if (good_cnt != 64) {
Alexander Duyck84418e32010-08-19 13:40:54 +00002048 ret_val = 12;
2049 break;
2050 }
2051
2052 /* allow 200 milliseconds for packets to go from Tx to Rx */
2053 msleep(200);
2054
Alexander Duyckfc77dc32010-11-16 19:26:51 -08002055 good_cnt = ixgbe_clean_test_rings(rx_ring, tx_ring, size);
Alexander Duyck84418e32010-08-19 13:40:54 +00002056 if (good_cnt != 64) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002057 ret_val = 13;
2058 break;
2059 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002060 }
2061
Alexander Duyck84418e32010-08-19 13:40:54 +00002062 /* free the original skb */
2063 kfree_skb(skb);
Emil Tantilov91ffdc82013-07-23 01:56:58 +00002064 adapter->flags = flags_orig;
Alexander Duyck84418e32010-08-19 13:40:54 +00002065
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002066 return ret_val;
2067}
2068
2069static int ixgbe_loopback_test(struct ixgbe_adapter *adapter, u64 *data)
2070{
2071 *data = ixgbe_setup_desc_rings(adapter);
2072 if (*data)
2073 goto out;
2074 *data = ixgbe_setup_loopback_test(adapter);
2075 if (*data)
2076 goto err_loopback;
2077 *data = ixgbe_run_loopback_test(adapter);
2078 ixgbe_loopback_cleanup(adapter);
2079
2080err_loopback:
2081 ixgbe_free_desc_rings(adapter);
2082out:
2083 return *data;
2084}
2085
2086static void ixgbe_diag_test(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002087 struct ethtool_test *eth_test, u64 *data)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002088{
2089 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2090 bool if_running = netif_running(netdev);
2091
Mark Rustadb0483c82014-01-14 18:53:17 -08002092 if (ixgbe_removed(adapter->hw.hw_addr)) {
2093 e_err(hw, "Adapter removed - test blocked\n");
2094 data[0] = 1;
2095 data[1] = 1;
2096 data[2] = 1;
2097 data[3] = 1;
Mark Rustad0edd2bd2014-02-28 15:48:56 -08002098 data[4] = 1;
Mark Rustadb0483c82014-01-14 18:53:17 -08002099 eth_test->flags |= ETH_TEST_FL_FAILED;
2100 return;
2101 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002102 set_bit(__IXGBE_TESTING, &adapter->state);
2103 if (eth_test->flags == ETH_TEST_FL_OFFLINE) {
Emil Tantilov4ec375b2013-07-10 02:47:24 +00002104 struct ixgbe_hw *hw = &adapter->hw;
2105
Greg Rosee7d481a2010-03-25 17:06:48 +00002106 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
2107 int i;
2108 for (i = 0; i < adapter->num_vfs; i++) {
2109 if (adapter->vfinfo[i].clear_to_send) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00002110 netdev_warn(netdev, "offline diagnostic is not supported when VFs are present\n");
Greg Rosee7d481a2010-03-25 17:06:48 +00002111 data[0] = 1;
2112 data[1] = 1;
2113 data[2] = 1;
2114 data[3] = 1;
Mark Rustad0edd2bd2014-02-28 15:48:56 -08002115 data[4] = 1;
Greg Rosee7d481a2010-03-25 17:06:48 +00002116 eth_test->flags |= ETH_TEST_FL_FAILED;
2117 clear_bit(__IXGBE_TESTING,
2118 &adapter->state);
2119 goto skip_ol_tests;
2120 }
2121 }
2122 }
2123
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002124 /* Offline tests */
2125 e_info(hw, "offline testing starting\n");
2126
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002127 /* Link test performed before hardware reset so autoneg doesn't
2128 * interfere with test result
2129 */
2130 if (ixgbe_link_test(adapter, &data[4]))
2131 eth_test->flags |= ETH_TEST_FL_FAILED;
2132
Emil Tantilov4ec375b2013-07-10 02:47:24 +00002133 if (if_running)
2134 /* indicate we're in test mode */
Stefan Assmann6c211fe12016-02-03 09:20:48 +01002135 ixgbe_close(netdev);
Emil Tantilov4ec375b2013-07-10 02:47:24 +00002136 else
2137 ixgbe_reset(adapter);
2138
Emil Tantilov396e7992010-07-01 20:05:12 +00002139 e_info(hw, "register testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002140 if (ixgbe_reg_test(adapter, &data[0]))
2141 eth_test->flags |= ETH_TEST_FL_FAILED;
2142
2143 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00002144 e_info(hw, "eeprom testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002145 if (ixgbe_eeprom_test(adapter, &data[1]))
2146 eth_test->flags |= ETH_TEST_FL_FAILED;
2147
2148 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00002149 e_info(hw, "interrupt testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002150 if (ixgbe_intr_test(adapter, &data[2]))
2151 eth_test->flags |= ETH_TEST_FL_FAILED;
2152
Greg Rosebdbec4b2010-01-09 02:27:05 +00002153 /* If SRIOV or VMDq is enabled then skip MAC
2154 * loopback diagnostic. */
2155 if (adapter->flags & (IXGBE_FLAG_SRIOV_ENABLED |
2156 IXGBE_FLAG_VMDQ_ENABLED)) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00002157 e_info(hw, "Skip MAC loopback diagnostic in VT mode\n");
Greg Rosebdbec4b2010-01-09 02:27:05 +00002158 data[3] = 0;
2159 goto skip_loopback;
2160 }
2161
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002162 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00002163 e_info(hw, "loopback testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002164 if (ixgbe_loopback_test(adapter, &data[3]))
2165 eth_test->flags |= ETH_TEST_FL_FAILED;
2166
Greg Rosebdbec4b2010-01-09 02:27:05 +00002167skip_loopback:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002168 ixgbe_reset(adapter);
2169
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002170 /* clear testing bit and return adapter to previous state */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002171 clear_bit(__IXGBE_TESTING, &adapter->state);
2172 if (if_running)
Stefan Assmann6c211fe12016-02-03 09:20:48 +01002173 ixgbe_open(netdev);
Emil Tantilov4ec375b2013-07-10 02:47:24 +00002174 else if (hw->mac.ops.disable_tx_laser)
2175 hw->mac.ops.disable_tx_laser(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002176 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00002177 e_info(hw, "online testing starting\n");
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002178
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002179 /* Online tests */
2180 if (ixgbe_link_test(adapter, &data[4]))
2181 eth_test->flags |= ETH_TEST_FL_FAILED;
2182
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002183 /* Offline tests aren't run; pass by default */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002184 data[0] = 0;
2185 data[1] = 0;
2186 data[2] = 0;
2187 data[3] = 0;
2188
2189 clear_bit(__IXGBE_TESTING, &adapter->state);
2190 }
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002191
Greg Rosee7d481a2010-03-25 17:06:48 +00002192skip_ol_tests:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002193 msleep_interruptible(4 * 1000);
2194}
Auke Kok9a799d72007-09-15 14:07:45 -07002195
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002196static int ixgbe_wol_exclusion(struct ixgbe_adapter *adapter,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002197 struct ethtool_wolinfo *wol)
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002198{
2199 struct ixgbe_hw *hw = &adapter->hw;
Jacob Keller8e2813f2012-04-21 06:05:40 +00002200 int retval = 0;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002201
Jacob Keller8e2813f2012-04-21 06:05:40 +00002202 /* WOL not supported for all devices */
2203 if (!ixgbe_wol_supported(adapter, hw->device_id,
2204 hw->subsystem_device_id)) {
2205 retval = 1;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002206 wol->supported = 0;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002207 }
2208
2209 return retval;
2210}
2211
Auke Kok9a799d72007-09-15 14:07:45 -07002212static void ixgbe_get_wol(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002213 struct ethtool_wolinfo *wol)
Auke Kok9a799d72007-09-15 14:07:45 -07002214{
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002215 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2216
2217 wol->supported = WAKE_UCAST | WAKE_MCAST |
Jacob Kellere7cf7452014-04-09 06:03:10 +00002218 WAKE_BCAST | WAKE_MAGIC;
Auke Kok9a799d72007-09-15 14:07:45 -07002219 wol->wolopts = 0;
2220
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002221 if (ixgbe_wol_exclusion(adapter, wol) ||
2222 !device_can_wakeup(&adapter->pdev->dev))
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002223 return;
2224
2225 if (adapter->wol & IXGBE_WUFC_EX)
2226 wol->wolopts |= WAKE_UCAST;
2227 if (adapter->wol & IXGBE_WUFC_MC)
2228 wol->wolopts |= WAKE_MCAST;
2229 if (adapter->wol & IXGBE_WUFC_BC)
2230 wol->wolopts |= WAKE_BCAST;
2231 if (adapter->wol & IXGBE_WUFC_MAG)
2232 wol->wolopts |= WAKE_MAGIC;
Auke Kok9a799d72007-09-15 14:07:45 -07002233}
2234
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002235static int ixgbe_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2236{
2237 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2238
2239 if (wol->wolopts & (WAKE_PHY | WAKE_ARP | WAKE_MAGICSECURE))
2240 return -EOPNOTSUPP;
2241
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002242 if (ixgbe_wol_exclusion(adapter, wol))
2243 return wol->wolopts ? -EOPNOTSUPP : 0;
2244
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002245 adapter->wol = 0;
2246
2247 if (wol->wolopts & WAKE_UCAST)
2248 adapter->wol |= IXGBE_WUFC_EX;
2249 if (wol->wolopts & WAKE_MCAST)
2250 adapter->wol |= IXGBE_WUFC_MC;
2251 if (wol->wolopts & WAKE_BCAST)
2252 adapter->wol |= IXGBE_WUFC_BC;
2253 if (wol->wolopts & WAKE_MAGIC)
2254 adapter->wol |= IXGBE_WUFC_MAG;
2255
2256 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
2257
2258 return 0;
2259}
2260
Auke Kok9a799d72007-09-15 14:07:45 -07002261static int ixgbe_nway_reset(struct net_device *netdev)
2262{
2263 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2264
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08002265 if (netif_running(netdev))
2266 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002267
2268 return 0;
2269}
2270
Emil Tantilov66e69612011-04-16 06:12:51 +00002271static int ixgbe_set_phys_id(struct net_device *netdev,
2272 enum ethtool_phys_id_state state)
Auke Kok9a799d72007-09-15 14:07:45 -07002273{
2274 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002275 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07002276
Paul Greenwalt5e999fb42017-04-21 05:37:13 -04002277 if (!hw->mac.ops.led_on || !hw->mac.ops.led_off)
2278 return -EOPNOTSUPP;
2279
Emil Tantilov66e69612011-04-16 06:12:51 +00002280 switch (state) {
2281 case ETHTOOL_ID_ACTIVE:
2282 adapter->led_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
2283 return 2;
Auke Kok9a799d72007-09-15 14:07:45 -07002284
Emil Tantilov66e69612011-04-16 06:12:51 +00002285 case ETHTOOL_ID_ON:
Don Skidmore805cedd2016-10-20 21:42:00 -04002286 hw->mac.ops.led_on(hw, hw->mac.led_link_act);
Emil Tantilov66e69612011-04-16 06:12:51 +00002287 break;
Auke Kok9a799d72007-09-15 14:07:45 -07002288
Emil Tantilov66e69612011-04-16 06:12:51 +00002289 case ETHTOOL_ID_OFF:
Don Skidmore805cedd2016-10-20 21:42:00 -04002290 hw->mac.ops.led_off(hw, hw->mac.led_link_act);
Emil Tantilov66e69612011-04-16 06:12:51 +00002291 break;
2292
2293 case ETHTOOL_ID_INACTIVE:
2294 /* Restore LED settings */
2295 IXGBE_WRITE_REG(&adapter->hw, IXGBE_LEDCTL, adapter->led_reg);
2296 break;
2297 }
Auke Kok9a799d72007-09-15 14:07:45 -07002298
2299 return 0;
2300}
2301
2302static int ixgbe_get_coalesce(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002303 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002304{
2305 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2306
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002307 /* only valid if in constant ITR mode */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002308 if (adapter->rx_itr_setting <= 1)
2309 ec->rx_coalesce_usecs = adapter->rx_itr_setting;
2310 else
2311 ec->rx_coalesce_usecs = adapter->rx_itr_setting >> 2;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002312
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002313 /* if in mixed tx/rx queues per vector mode, report only rx settings */
Alexander Duyck08c88332011-06-11 01:45:03 +00002314 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count)
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002315 return 0;
2316
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002317 /* only valid if in constant ITR mode */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002318 if (adapter->tx_itr_setting <= 1)
2319 ec->tx_coalesce_usecs = adapter->tx_itr_setting;
2320 else
2321 ec->tx_coalesce_usecs = adapter->tx_itr_setting >> 2;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002322
Auke Kok9a799d72007-09-15 14:07:45 -07002323 return 0;
2324}
2325
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002326/*
2327 * this function must be called before setting the new value of
2328 * rx_itr_setting
2329 */
Alexander Duyck567d2de2012-02-11 07:18:57 +00002330static bool ixgbe_update_rsc(struct ixgbe_adapter *adapter)
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002331{
2332 struct net_device *netdev = adapter->netdev;
2333
Alexander Duyck567d2de2012-02-11 07:18:57 +00002334 /* nothing to do if LRO or RSC are not enabled */
2335 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) ||
2336 !(netdev->features & NETIF_F_LRO))
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002337 return false;
2338
Alexander Duyck567d2de2012-02-11 07:18:57 +00002339 /* check the feature flag value and enable RSC if necessary */
2340 if (adapter->rx_itr_setting == 1 ||
2341 adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
2342 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002343 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Jacob Keller6ec1b712014-04-09 06:03:13 +00002344 e_info(probe, "rx-usecs value high enough to re-enable RSC\n");
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002345 return true;
2346 }
Alexander Duyck567d2de2012-02-11 07:18:57 +00002347 /* if interrupt rate is too high then disable RSC */
2348 } else if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
2349 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
2350 e_info(probe, "rx-usecs set too low, disabling RSC\n");
2351 return true;
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002352 }
2353 return false;
2354}
2355
Auke Kok9a799d72007-09-15 14:07:45 -07002356static int ixgbe_set_coalesce(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002357 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002358{
2359 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Don Skidmore237057a2009-08-11 13:18:14 +00002360 struct ixgbe_q_vector *q_vector;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002361 int i;
Emil Tantilov67da0972013-01-25 06:19:20 +00002362 u16 tx_itr_param, rx_itr_param, tx_itr_prev;
Jesse Brandeburgef021192010-04-27 01:37:41 +00002363 bool need_reset = false;
Auke Kok9a799d72007-09-15 14:07:45 -07002364
Emil Tantilov67da0972013-01-25 06:19:20 +00002365 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count) {
2366 /* reject Tx specific changes in case of mixed RxTx vectors */
2367 if (ec->tx_coalesce_usecs)
2368 return -EINVAL;
2369 tx_itr_prev = adapter->rx_itr_setting;
2370 } else {
2371 tx_itr_prev = adapter->tx_itr_setting;
2372 }
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002373
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002374 if ((ec->rx_coalesce_usecs > (IXGBE_MAX_EITR >> 2)) ||
2375 (ec->tx_coalesce_usecs > (IXGBE_MAX_EITR >> 2)))
2376 return -EINVAL;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002377
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002378 if (ec->rx_coalesce_usecs > 1)
2379 adapter->rx_itr_setting = ec->rx_coalesce_usecs << 2;
2380 else
2381 adapter->rx_itr_setting = ec->rx_coalesce_usecs;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002382
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002383 if (adapter->rx_itr_setting == 1)
2384 rx_itr_param = IXGBE_20K_ITR;
2385 else
2386 rx_itr_param = adapter->rx_itr_setting;
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002387
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002388 if (ec->tx_coalesce_usecs > 1)
2389 adapter->tx_itr_setting = ec->tx_coalesce_usecs << 2;
2390 else
2391 adapter->tx_itr_setting = ec->tx_coalesce_usecs;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002392
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002393 if (adapter->tx_itr_setting == 1)
Alexander Duyck8ac34f12015-07-30 15:19:28 -07002394 tx_itr_param = IXGBE_12K_ITR;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002395 else
2396 tx_itr_param = adapter->tx_itr_setting;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002397
Emil Tantilov67da0972013-01-25 06:19:20 +00002398 /* mixed Rx/Tx */
2399 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count)
2400 adapter->tx_itr_setting = adapter->rx_itr_setting;
2401
Emil Tantilov67da0972013-01-25 06:19:20 +00002402 /* detect ITR changes that require update of TXDCTL.WTHRESH */
Emil Tantilov2e010382013-10-22 08:21:04 +00002403 if ((adapter->tx_itr_setting != 1) &&
Emil Tantilov67da0972013-01-25 06:19:20 +00002404 (adapter->tx_itr_setting < IXGBE_100K_ITR)) {
2405 if ((tx_itr_prev == 1) ||
Emil Tantilov2e010382013-10-22 08:21:04 +00002406 (tx_itr_prev >= IXGBE_100K_ITR))
Emil Tantilov67da0972013-01-25 06:19:20 +00002407 need_reset = true;
2408 } else {
Emil Tantilov2e010382013-10-22 08:21:04 +00002409 if ((tx_itr_prev != 1) &&
Emil Tantilov67da0972013-01-25 06:19:20 +00002410 (tx_itr_prev < IXGBE_100K_ITR))
2411 need_reset = true;
2412 }
Emil Tantilovffefa9f2014-09-18 08:05:02 +00002413
Alexander Duyck567d2de2012-02-11 07:18:57 +00002414 /* check the old value and enable RSC if necessary */
Emil Tantilov67da0972013-01-25 06:19:20 +00002415 need_reset |= ixgbe_update_rsc(adapter);
Alexander Duyck567d2de2012-02-11 07:18:57 +00002416
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002417 for (i = 0; i < adapter->num_q_vectors; i++) {
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002418 q_vector = adapter->q_vector[i];
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002419 if (q_vector->tx.count && !q_vector->rx.count)
2420 /* tx only */
2421 q_vector->itr = tx_itr_param;
2422 else
2423 /* rx only or mixed */
2424 q_vector->itr = rx_itr_param;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002425 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002426 }
2427
Jesse Brandeburgef021192010-04-27 01:37:41 +00002428 /*
2429 * do reset here at the end to make sure EITR==0 case is handled
2430 * correctly w.r.t stopping tx, and changing TXDCTL.WTHRESH settings
2431 * also locks in RSC enable/disable which requires reset
2432 */
Emil Tantilovc988ee82011-05-13 02:22:45 +00002433 if (need_reset)
2434 ixgbe_do_reset(netdev);
Jesse Brandeburgef021192010-04-27 01:37:41 +00002435
Auke Kok9a799d72007-09-15 14:07:45 -07002436 return 0;
2437}
2438
Alexander Duyck3e053342011-05-11 07:18:47 +00002439static int ixgbe_get_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2440 struct ethtool_rxnfc *cmd)
2441{
2442 union ixgbe_atr_input *mask = &adapter->fdir_mask;
2443 struct ethtool_rx_flow_spec *fsp =
2444 (struct ethtool_rx_flow_spec *)&cmd->fs;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002445 struct hlist_node *node2;
Alexander Duyck3e053342011-05-11 07:18:47 +00002446 struct ixgbe_fdir_filter *rule = NULL;
2447
2448 /* report total rule count */
2449 cmd->data = (1024 << adapter->fdir_pballoc) - 2;
2450
Sasha Levinb67bfe02013-02-27 17:06:00 -08002451 hlist_for_each_entry_safe(rule, node2,
Alexander Duyck3e053342011-05-11 07:18:47 +00002452 &adapter->fdir_filter_list, fdir_node) {
2453 if (fsp->location <= rule->sw_idx)
2454 break;
2455 }
2456
2457 if (!rule || fsp->location != rule->sw_idx)
2458 return -EINVAL;
2459
2460 /* fill out the flow spec entry */
2461
2462 /* set flow type field */
2463 switch (rule->filter.formatted.flow_type) {
2464 case IXGBE_ATR_FLOW_TYPE_TCPV4:
2465 fsp->flow_type = TCP_V4_FLOW;
2466 break;
2467 case IXGBE_ATR_FLOW_TYPE_UDPV4:
2468 fsp->flow_type = UDP_V4_FLOW;
2469 break;
2470 case IXGBE_ATR_FLOW_TYPE_SCTPV4:
2471 fsp->flow_type = SCTP_V4_FLOW;
2472 break;
2473 case IXGBE_ATR_FLOW_TYPE_IPV4:
2474 fsp->flow_type = IP_USER_FLOW;
2475 fsp->h_u.usr_ip4_spec.ip_ver = ETH_RX_NFC_IP4;
2476 fsp->h_u.usr_ip4_spec.proto = 0;
2477 fsp->m_u.usr_ip4_spec.proto = 0;
2478 break;
2479 default:
2480 return -EINVAL;
2481 }
2482
2483 fsp->h_u.tcp_ip4_spec.psrc = rule->filter.formatted.src_port;
2484 fsp->m_u.tcp_ip4_spec.psrc = mask->formatted.src_port;
2485 fsp->h_u.tcp_ip4_spec.pdst = rule->filter.formatted.dst_port;
2486 fsp->m_u.tcp_ip4_spec.pdst = mask->formatted.dst_port;
2487 fsp->h_u.tcp_ip4_spec.ip4src = rule->filter.formatted.src_ip[0];
2488 fsp->m_u.tcp_ip4_spec.ip4src = mask->formatted.src_ip[0];
2489 fsp->h_u.tcp_ip4_spec.ip4dst = rule->filter.formatted.dst_ip[0];
2490 fsp->m_u.tcp_ip4_spec.ip4dst = mask->formatted.dst_ip[0];
2491 fsp->h_ext.vlan_tci = rule->filter.formatted.vlan_id;
2492 fsp->m_ext.vlan_tci = mask->formatted.vlan_id;
2493 fsp->h_ext.vlan_etype = rule->filter.formatted.flex_bytes;
2494 fsp->m_ext.vlan_etype = mask->formatted.flex_bytes;
2495 fsp->h_ext.data[1] = htonl(rule->filter.formatted.vm_pool);
2496 fsp->m_ext.data[1] = htonl(mask->formatted.vm_pool);
2497 fsp->flow_type |= FLOW_EXT;
2498
2499 /* record action */
2500 if (rule->action == IXGBE_FDIR_DROP_QUEUE)
2501 fsp->ring_cookie = RX_CLS_FLOW_DISC;
2502 else
2503 fsp->ring_cookie = rule->action;
2504
2505 return 0;
2506}
2507
2508static int ixgbe_get_ethtool_fdir_all(struct ixgbe_adapter *adapter,
2509 struct ethtool_rxnfc *cmd,
2510 u32 *rule_locs)
2511{
Sasha Levinb67bfe02013-02-27 17:06:00 -08002512 struct hlist_node *node2;
Alexander Duyck3e053342011-05-11 07:18:47 +00002513 struct ixgbe_fdir_filter *rule;
2514 int cnt = 0;
2515
2516 /* report total rule count */
2517 cmd->data = (1024 << adapter->fdir_pballoc) - 2;
2518
Sasha Levinb67bfe02013-02-27 17:06:00 -08002519 hlist_for_each_entry_safe(rule, node2,
Alexander Duyck3e053342011-05-11 07:18:47 +00002520 &adapter->fdir_filter_list, fdir_node) {
2521 if (cnt == cmd->rule_cnt)
2522 return -EMSGSIZE;
2523 rule_locs[cnt] = rule->sw_idx;
2524 cnt++;
2525 }
2526
Ben Hutchings473e64e2011-09-06 13:52:47 +00002527 cmd->rule_cnt = cnt;
2528
Alexander Duyck3e053342011-05-11 07:18:47 +00002529 return 0;
2530}
2531
Alexander Duyckef6afc02012-02-08 07:51:53 +00002532static int ixgbe_get_rss_hash_opts(struct ixgbe_adapter *adapter,
2533 struct ethtool_rxnfc *cmd)
2534{
2535 cmd->data = 0;
2536
Alexander Duyckef6afc02012-02-08 07:51:53 +00002537 /* Report default options for RSS on ixgbe */
2538 switch (cmd->flow_type) {
2539 case TCP_V4_FLOW:
2540 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Jacob Keller3bf23792014-04-09 06:03:17 +00002541 /* fallthrough */
Alexander Duyckef6afc02012-02-08 07:51:53 +00002542 case UDP_V4_FLOW:
2543 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
2544 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Jacob Keller3bf23792014-04-09 06:03:17 +00002545 /* fallthrough */
Alexander Duyckef6afc02012-02-08 07:51:53 +00002546 case SCTP_V4_FLOW:
2547 case AH_ESP_V4_FLOW:
2548 case AH_V4_FLOW:
2549 case ESP_V4_FLOW:
2550 case IPV4_FLOW:
2551 cmd->data |= RXH_IP_SRC | RXH_IP_DST;
2552 break;
2553 case TCP_V6_FLOW:
2554 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Jacob Keller3bf23792014-04-09 06:03:17 +00002555 /* fallthrough */
Alexander Duyckef6afc02012-02-08 07:51:53 +00002556 case UDP_V6_FLOW:
2557 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
2558 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Jacob Keller3bf23792014-04-09 06:03:17 +00002559 /* fallthrough */
Alexander Duyckef6afc02012-02-08 07:51:53 +00002560 case SCTP_V6_FLOW:
2561 case AH_ESP_V6_FLOW:
2562 case AH_V6_FLOW:
2563 case ESP_V6_FLOW:
2564 case IPV6_FLOW:
2565 cmd->data |= RXH_IP_SRC | RXH_IP_DST;
2566 break;
2567 default:
2568 return -EINVAL;
2569 }
2570
2571 return 0;
2572}
2573
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002574static int ixgbe_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
Ben Hutchings815c7db2011-09-06 13:49:12 +00002575 u32 *rule_locs)
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002576{
2577 struct ixgbe_adapter *adapter = netdev_priv(dev);
2578 int ret = -EOPNOTSUPP;
2579
2580 switch (cmd->cmd) {
2581 case ETHTOOL_GRXRINGS:
2582 cmd->data = adapter->num_rx_queues;
2583 ret = 0;
2584 break;
Alexander Duyck3e053342011-05-11 07:18:47 +00002585 case ETHTOOL_GRXCLSRLCNT:
2586 cmd->rule_cnt = adapter->fdir_filter_count;
2587 ret = 0;
2588 break;
2589 case ETHTOOL_GRXCLSRULE:
2590 ret = ixgbe_get_ethtool_fdir_entry(adapter, cmd);
2591 break;
2592 case ETHTOOL_GRXCLSRLALL:
Ben Hutchings815c7db2011-09-06 13:49:12 +00002593 ret = ixgbe_get_ethtool_fdir_all(adapter, cmd, rule_locs);
Alexander Duyck3e053342011-05-11 07:18:47 +00002594 break;
Alexander Duyckef6afc02012-02-08 07:51:53 +00002595 case ETHTOOL_GRXFH:
2596 ret = ixgbe_get_rss_hash_opts(adapter, cmd);
2597 break;
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002598 default:
2599 break;
2600 }
2601
2602 return ret;
2603}
2604
John Fastabendb82b17d2016-02-16 21:18:53 -08002605int ixgbe_update_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2606 struct ixgbe_fdir_filter *input,
2607 u16 sw_idx)
Alexander Duycke4911d52011-05-11 07:18:52 +00002608{
2609 struct ixgbe_hw *hw = &adapter->hw;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002610 struct hlist_node *node2;
2611 struct ixgbe_fdir_filter *rule, *parent;
Alexander Duycke4911d52011-05-11 07:18:52 +00002612 int err = -EINVAL;
2613
2614 parent = NULL;
2615 rule = NULL;
2616
Sasha Levinb67bfe02013-02-27 17:06:00 -08002617 hlist_for_each_entry_safe(rule, node2,
Alexander Duycke4911d52011-05-11 07:18:52 +00002618 &adapter->fdir_filter_list, fdir_node) {
2619 /* hash found, or no matching entry */
2620 if (rule->sw_idx >= sw_idx)
2621 break;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002622 parent = rule;
Alexander Duycke4911d52011-05-11 07:18:52 +00002623 }
2624
2625 /* if there is an old rule occupying our place remove it */
2626 if (rule && (rule->sw_idx == sw_idx)) {
2627 if (!input || (rule->filter.formatted.bkt_hash !=
2628 input->filter.formatted.bkt_hash)) {
2629 err = ixgbe_fdir_erase_perfect_filter_82599(hw,
2630 &rule->filter,
2631 sw_idx);
2632 }
2633
2634 hlist_del(&rule->fdir_node);
2635 kfree(rule);
2636 adapter->fdir_filter_count--;
2637 }
2638
2639 /*
2640 * If no input this was a delete, err should be 0 if a rule was
2641 * successfully found and removed from the list else -EINVAL
2642 */
2643 if (!input)
2644 return err;
2645
2646 /* initialize node and set software index */
2647 INIT_HLIST_NODE(&input->fdir_node);
2648
2649 /* add filter to the list */
2650 if (parent)
Ken Helias1d023282014-08-06 16:09:16 -07002651 hlist_add_behind(&input->fdir_node, &parent->fdir_node);
Alexander Duycke4911d52011-05-11 07:18:52 +00002652 else
2653 hlist_add_head(&input->fdir_node,
2654 &adapter->fdir_filter_list);
2655
2656 /* update counts */
2657 adapter->fdir_filter_count++;
2658
2659 return 0;
2660}
2661
2662static int ixgbe_flowspec_to_flow_type(struct ethtool_rx_flow_spec *fsp,
2663 u8 *flow_type)
2664{
2665 switch (fsp->flow_type & ~FLOW_EXT) {
2666 case TCP_V4_FLOW:
2667 *flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
2668 break;
2669 case UDP_V4_FLOW:
2670 *flow_type = IXGBE_ATR_FLOW_TYPE_UDPV4;
2671 break;
2672 case SCTP_V4_FLOW:
2673 *flow_type = IXGBE_ATR_FLOW_TYPE_SCTPV4;
2674 break;
2675 case IP_USER_FLOW:
2676 switch (fsp->h_u.usr_ip4_spec.proto) {
2677 case IPPROTO_TCP:
2678 *flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
2679 break;
2680 case IPPROTO_UDP:
2681 *flow_type = IXGBE_ATR_FLOW_TYPE_UDPV4;
2682 break;
2683 case IPPROTO_SCTP:
2684 *flow_type = IXGBE_ATR_FLOW_TYPE_SCTPV4;
2685 break;
2686 case 0:
2687 if (!fsp->m_u.usr_ip4_spec.proto) {
2688 *flow_type = IXGBE_ATR_FLOW_TYPE_IPV4;
2689 break;
2690 }
Tony Nguyen93df9462017-05-31 04:43:47 -07002691 /* fall through */
Alexander Duycke4911d52011-05-11 07:18:52 +00002692 default:
2693 return 0;
2694 }
2695 break;
2696 default:
2697 return 0;
2698 }
2699
2700 return 1;
2701}
2702
2703static int ixgbe_add_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2704 struct ethtool_rxnfc *cmd)
2705{
2706 struct ethtool_rx_flow_spec *fsp =
2707 (struct ethtool_rx_flow_spec *)&cmd->fs;
2708 struct ixgbe_hw *hw = &adapter->hw;
2709 struct ixgbe_fdir_filter *input;
2710 union ixgbe_atr_input mask;
John Fastabend7aac8422015-05-26 08:23:33 -07002711 u8 queue;
Alexander Duycke4911d52011-05-11 07:18:52 +00002712 int err;
2713
2714 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
2715 return -EOPNOTSUPP;
2716
John Fastabend7aac8422015-05-26 08:23:33 -07002717 /* ring_cookie is a masked into a set of queues and ixgbe pools or
2718 * we use the drop index.
Alexander Duycke4911d52011-05-11 07:18:52 +00002719 */
John Fastabend7aac8422015-05-26 08:23:33 -07002720 if (fsp->ring_cookie == RX_CLS_FLOW_DISC) {
2721 queue = IXGBE_FDIR_DROP_QUEUE;
2722 } else {
2723 u32 ring = ethtool_get_flow_spec_ring(fsp->ring_cookie);
2724 u8 vf = ethtool_get_flow_spec_ring_vf(fsp->ring_cookie);
2725
2726 if (!vf && (ring >= adapter->num_rx_queues))
2727 return -EINVAL;
2728 else if (vf &&
2729 ((vf > adapter->num_vfs) ||
2730 ring >= adapter->num_rx_queues_per_pool))
2731 return -EINVAL;
2732
2733 /* Map the ring onto the absolute queue index */
2734 if (!vf)
2735 queue = adapter->rx_ring[ring]->reg_idx;
2736 else
2737 queue = ((vf - 1) *
2738 adapter->num_rx_queues_per_pool) + ring;
2739 }
Alexander Duycke4911d52011-05-11 07:18:52 +00002740
2741 /* Don't allow indexes to exist outside of available space */
2742 if (fsp->location >= ((1024 << adapter->fdir_pballoc) - 2)) {
2743 e_err(drv, "Location out of range\n");
2744 return -EINVAL;
2745 }
2746
2747 input = kzalloc(sizeof(*input), GFP_ATOMIC);
2748 if (!input)
2749 return -ENOMEM;
2750
2751 memset(&mask, 0, sizeof(union ixgbe_atr_input));
2752
2753 /* set SW index */
2754 input->sw_idx = fsp->location;
2755
2756 /* record flow type */
2757 if (!ixgbe_flowspec_to_flow_type(fsp,
2758 &input->filter.formatted.flow_type)) {
2759 e_err(drv, "Unrecognized flow type\n");
2760 goto err_out;
2761 }
2762
2763 mask.formatted.flow_type = IXGBE_ATR_L4TYPE_IPV6_MASK |
2764 IXGBE_ATR_L4TYPE_MASK;
2765
2766 if (input->filter.formatted.flow_type == IXGBE_ATR_FLOW_TYPE_IPV4)
2767 mask.formatted.flow_type &= IXGBE_ATR_L4TYPE_IPV6_MASK;
2768
2769 /* Copy input into formatted structures */
2770 input->filter.formatted.src_ip[0] = fsp->h_u.tcp_ip4_spec.ip4src;
2771 mask.formatted.src_ip[0] = fsp->m_u.tcp_ip4_spec.ip4src;
2772 input->filter.formatted.dst_ip[0] = fsp->h_u.tcp_ip4_spec.ip4dst;
2773 mask.formatted.dst_ip[0] = fsp->m_u.tcp_ip4_spec.ip4dst;
2774 input->filter.formatted.src_port = fsp->h_u.tcp_ip4_spec.psrc;
2775 mask.formatted.src_port = fsp->m_u.tcp_ip4_spec.psrc;
2776 input->filter.formatted.dst_port = fsp->h_u.tcp_ip4_spec.pdst;
2777 mask.formatted.dst_port = fsp->m_u.tcp_ip4_spec.pdst;
2778
2779 if (fsp->flow_type & FLOW_EXT) {
2780 input->filter.formatted.vm_pool =
2781 (unsigned char)ntohl(fsp->h_ext.data[1]);
2782 mask.formatted.vm_pool =
2783 (unsigned char)ntohl(fsp->m_ext.data[1]);
2784 input->filter.formatted.vlan_id = fsp->h_ext.vlan_tci;
2785 mask.formatted.vlan_id = fsp->m_ext.vlan_tci;
2786 input->filter.formatted.flex_bytes =
2787 fsp->h_ext.vlan_etype;
2788 mask.formatted.flex_bytes = fsp->m_ext.vlan_etype;
2789 }
2790
2791 /* determine if we need to drop or route the packet */
2792 if (fsp->ring_cookie == RX_CLS_FLOW_DISC)
2793 input->action = IXGBE_FDIR_DROP_QUEUE;
2794 else
2795 input->action = fsp->ring_cookie;
2796
2797 spin_lock(&adapter->fdir_perfect_lock);
2798
2799 if (hlist_empty(&adapter->fdir_filter_list)) {
2800 /* save mask and program input mask into HW */
2801 memcpy(&adapter->fdir_mask, &mask, sizeof(mask));
2802 err = ixgbe_fdir_set_input_mask_82599(hw, &mask);
2803 if (err) {
2804 e_err(drv, "Error writing mask\n");
2805 goto err_out_w_lock;
2806 }
2807 } else if (memcmp(&adapter->fdir_mask, &mask, sizeof(mask))) {
2808 e_err(drv, "Only one mask supported per port\n");
2809 goto err_out_w_lock;
2810 }
2811
2812 /* apply mask and compute/store hash */
2813 ixgbe_atr_compute_perfect_hash_82599(&input->filter, &mask);
2814
2815 /* program filters to filter memory */
2816 err = ixgbe_fdir_write_perfect_filter_82599(hw,
John Fastabend7aac8422015-05-26 08:23:33 -07002817 &input->filter, input->sw_idx, queue);
Alexander Duycke4911d52011-05-11 07:18:52 +00002818 if (err)
2819 goto err_out_w_lock;
2820
2821 ixgbe_update_ethtool_fdir_entry(adapter, input, input->sw_idx);
2822
2823 spin_unlock(&adapter->fdir_perfect_lock);
2824
2825 return err;
2826err_out_w_lock:
2827 spin_unlock(&adapter->fdir_perfect_lock);
2828err_out:
2829 kfree(input);
2830 return -EINVAL;
2831}
2832
2833static int ixgbe_del_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2834 struct ethtool_rxnfc *cmd)
2835{
2836 struct ethtool_rx_flow_spec *fsp =
2837 (struct ethtool_rx_flow_spec *)&cmd->fs;
2838 int err;
2839
2840 spin_lock(&adapter->fdir_perfect_lock);
2841 err = ixgbe_update_ethtool_fdir_entry(adapter, NULL, fsp->location);
2842 spin_unlock(&adapter->fdir_perfect_lock);
2843
2844 return err;
2845}
2846
Alexander Duyckef6afc02012-02-08 07:51:53 +00002847#define UDP_RSS_FLAGS (IXGBE_FLAG2_RSS_FIELD_IPV4_UDP | \
2848 IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
2849static int ixgbe_set_rss_hash_opt(struct ixgbe_adapter *adapter,
2850 struct ethtool_rxnfc *nfc)
2851{
2852 u32 flags2 = adapter->flags2;
2853
2854 /*
2855 * RSS does not support anything other than hashing
2856 * to queues on src and dst IPs and ports
2857 */
2858 if (nfc->data & ~(RXH_IP_SRC | RXH_IP_DST |
2859 RXH_L4_B_0_1 | RXH_L4_B_2_3))
2860 return -EINVAL;
2861
2862 switch (nfc->flow_type) {
2863 case TCP_V4_FLOW:
2864 case TCP_V6_FLOW:
2865 if (!(nfc->data & RXH_IP_SRC) ||
2866 !(nfc->data & RXH_IP_DST) ||
2867 !(nfc->data & RXH_L4_B_0_1) ||
2868 !(nfc->data & RXH_L4_B_2_3))
2869 return -EINVAL;
2870 break;
2871 case UDP_V4_FLOW:
2872 if (!(nfc->data & RXH_IP_SRC) ||
2873 !(nfc->data & RXH_IP_DST))
2874 return -EINVAL;
2875 switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
2876 case 0:
2877 flags2 &= ~IXGBE_FLAG2_RSS_FIELD_IPV4_UDP;
2878 break;
2879 case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
2880 flags2 |= IXGBE_FLAG2_RSS_FIELD_IPV4_UDP;
2881 break;
2882 default:
2883 return -EINVAL;
2884 }
2885 break;
2886 case UDP_V6_FLOW:
2887 if (!(nfc->data & RXH_IP_SRC) ||
2888 !(nfc->data & RXH_IP_DST))
2889 return -EINVAL;
2890 switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
2891 case 0:
2892 flags2 &= ~IXGBE_FLAG2_RSS_FIELD_IPV6_UDP;
2893 break;
2894 case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
2895 flags2 |= IXGBE_FLAG2_RSS_FIELD_IPV6_UDP;
2896 break;
2897 default:
2898 return -EINVAL;
2899 }
2900 break;
2901 case AH_ESP_V4_FLOW:
2902 case AH_V4_FLOW:
2903 case ESP_V4_FLOW:
2904 case SCTP_V4_FLOW:
2905 case AH_ESP_V6_FLOW:
2906 case AH_V6_FLOW:
2907 case ESP_V6_FLOW:
2908 case SCTP_V6_FLOW:
2909 if (!(nfc->data & RXH_IP_SRC) ||
2910 !(nfc->data & RXH_IP_DST) ||
2911 (nfc->data & RXH_L4_B_0_1) ||
2912 (nfc->data & RXH_L4_B_2_3))
2913 return -EINVAL;
2914 break;
2915 default:
2916 return -EINVAL;
2917 }
2918
2919 /* if we changed something we need to update flags */
2920 if (flags2 != adapter->flags2) {
2921 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore9a75a1a2014-11-07 03:53:35 +00002922 u32 mrqc;
2923 unsigned int pf_pool = adapter->num_vfs;
2924
2925 if ((hw->mac.type >= ixgbe_mac_X550) &&
2926 (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2927 mrqc = IXGBE_READ_REG(hw, IXGBE_PFVFMRQC(pf_pool));
2928 else
2929 mrqc = IXGBE_READ_REG(hw, IXGBE_MRQC);
Alexander Duyckef6afc02012-02-08 07:51:53 +00002930
2931 if ((flags2 & UDP_RSS_FLAGS) &&
2932 !(adapter->flags2 & UDP_RSS_FLAGS))
Jacob Keller6ec1b712014-04-09 06:03:13 +00002933 e_warn(drv, "enabling UDP RSS: fragmented packets may arrive out of order to the stack above\n");
Alexander Duyckef6afc02012-02-08 07:51:53 +00002934
2935 adapter->flags2 = flags2;
2936
2937 /* Perform hash on these packet types */
2938 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
2939 | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
2940 | IXGBE_MRQC_RSS_FIELD_IPV6
2941 | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
2942
2943 mrqc &= ~(IXGBE_MRQC_RSS_FIELD_IPV4_UDP |
2944 IXGBE_MRQC_RSS_FIELD_IPV6_UDP);
2945
2946 if (flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
2947 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
2948
2949 if (flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
2950 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
2951
Don Skidmore9a75a1a2014-11-07 03:53:35 +00002952 if ((hw->mac.type >= ixgbe_mac_X550) &&
2953 (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2954 IXGBE_WRITE_REG(hw, IXGBE_PFVFMRQC(pf_pool), mrqc);
2955 else
2956 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Alexander Duyckef6afc02012-02-08 07:51:53 +00002957 }
2958
2959 return 0;
2960}
2961
Alexander Duycke4911d52011-05-11 07:18:52 +00002962static int ixgbe_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
2963{
2964 struct ixgbe_adapter *adapter = netdev_priv(dev);
2965 int ret = -EOPNOTSUPP;
2966
2967 switch (cmd->cmd) {
2968 case ETHTOOL_SRXCLSRLINS:
2969 ret = ixgbe_add_ethtool_fdir_entry(adapter, cmd);
2970 break;
2971 case ETHTOOL_SRXCLSRLDEL:
2972 ret = ixgbe_del_ethtool_fdir_entry(adapter, cmd);
2973 break;
Alexander Duyckef6afc02012-02-08 07:51:53 +00002974 case ETHTOOL_SRXFH:
2975 ret = ixgbe_set_rss_hash_opt(adapter, cmd);
2976 break;
Alexander Duycke4911d52011-05-11 07:18:52 +00002977 default:
2978 break;
2979 }
2980
2981 return ret;
2982}
2983
Tom Barbette1c7cf072015-06-26 15:40:18 +02002984static int ixgbe_rss_indir_tbl_max(struct ixgbe_adapter *adapter)
2985{
2986 if (adapter->hw.mac.type < ixgbe_mac_X550)
2987 return 16;
2988 else
2989 return 64;
2990}
2991
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +03002992static u32 ixgbe_get_rxfh_key_size(struct net_device *netdev)
2993{
Tony Nguyen3dfbfc72017-04-13 07:26:05 -07002994 return IXGBE_RSS_KEY_SIZE;
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +03002995}
2996
2997static u32 ixgbe_rss_indir_size(struct net_device *netdev)
2998{
2999 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3000
3001 return ixgbe_rss_indir_tbl_entries(adapter);
3002}
3003
3004static void ixgbe_get_reta(struct ixgbe_adapter *adapter, u32 *indir)
3005{
3006 int i, reta_size = ixgbe_rss_indir_tbl_entries(adapter);
Alexander Duyckfa81da72016-09-07 20:28:17 -07003007 u16 rss_m = adapter->ring_feature[RING_F_RSS].mask;
3008
3009 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3010 rss_m = adapter->ring_feature[RING_F_RSS].indices - 1;
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +03003011
3012 for (i = 0; i < reta_size; i++)
Alexander Duyckfa81da72016-09-07 20:28:17 -07003013 indir[i] = adapter->rss_indir_tbl[i] & rss_m;
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +03003014}
3015
3016static int ixgbe_get_rxfh(struct net_device *netdev, u32 *indir, u8 *key,
3017 u8 *hfunc)
3018{
3019 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3020
3021 if (hfunc)
3022 *hfunc = ETH_RSS_HASH_TOP;
3023
3024 if (indir)
3025 ixgbe_get_reta(adapter, indir);
3026
3027 if (key)
3028 memcpy(key, adapter->rss_key, ixgbe_get_rxfh_key_size(netdev));
3029
3030 return 0;
3031}
3032
Tom Barbette1c7cf072015-06-26 15:40:18 +02003033static int ixgbe_set_rxfh(struct net_device *netdev, const u32 *indir,
3034 const u8 *key, const u8 hfunc)
3035{
3036 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3037 int i;
3038 u32 reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
3039
3040 if (hfunc)
3041 return -EINVAL;
3042
3043 /* Fill out the redirection table */
3044 if (indir) {
3045 int max_queues = min_t(int, adapter->num_rx_queues,
3046 ixgbe_rss_indir_tbl_max(adapter));
3047
3048 /*Allow at least 2 queues w/ SR-IOV.*/
3049 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
3050 (max_queues < 2))
3051 max_queues = 2;
3052
3053 /* Verify user input. */
3054 for (i = 0; i < reta_entries; i++)
3055 if (indir[i] >= max_queues)
3056 return -EINVAL;
3057
3058 for (i = 0; i < reta_entries; i++)
3059 adapter->rss_indir_tbl[i] = indir[i];
3060 }
3061
3062 /* Fill out the rss hash key */
Paolo Abenid3aa9c92016-12-15 15:20:34 +01003063 if (key) {
Tom Barbette1c7cf072015-06-26 15:40:18 +02003064 memcpy(adapter->rss_key, key, ixgbe_get_rxfh_key_size(netdev));
Paolo Abenid3aa9c92016-12-15 15:20:34 +01003065 ixgbe_store_key(adapter);
3066 }
Tom Barbette1c7cf072015-06-26 15:40:18 +02003067
3068 ixgbe_store_reta(adapter);
3069
3070 return 0;
3071}
3072
Jacob Kellere3aac882012-05-04 02:56:12 +00003073static int ixgbe_get_ts_info(struct net_device *dev,
3074 struct ethtool_ts_info *info)
3075{
3076 struct ixgbe_adapter *adapter = netdev_priv(dev);
3077
Tony Nguyen918b89e2016-06-01 09:50:43 -07003078 /* we always support timestamping disabled */
3079 info->rx_filters = BIT(HWTSTAMP_FILTER_NONE);
3080
Jacob Kellere3aac882012-05-04 02:56:12 +00003081 switch (adapter->hw.mac.type) {
Don Skidmore9a75a1a2014-11-07 03:53:35 +00003082 case ixgbe_mac_X550:
3083 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07003084 case ixgbe_mac_x550em_a:
Tony Nguyen918b89e2016-06-01 09:50:43 -07003085 info->rx_filters |= BIT(HWTSTAMP_FILTER_ALL);
3086 /* fallthrough */
Jacob Kellere3aac882012-05-04 02:56:12 +00003087 case ixgbe_mac_X540:
3088 case ixgbe_mac_82599EB:
3089 info->so_timestamping =
Jacob Keller50f8d352012-10-31 22:30:54 +00003090 SOF_TIMESTAMPING_TX_SOFTWARE |
3091 SOF_TIMESTAMPING_RX_SOFTWARE |
3092 SOF_TIMESTAMPING_SOFTWARE |
Jacob Kellere3aac882012-05-04 02:56:12 +00003093 SOF_TIMESTAMPING_TX_HARDWARE |
3094 SOF_TIMESTAMPING_RX_HARDWARE |
3095 SOF_TIMESTAMPING_RAW_HARDWARE;
3096
3097 if (adapter->ptp_clock)
3098 info->phc_index = ptp_clock_index(adapter->ptp_clock);
3099 else
3100 info->phc_index = -1;
3101
3102 info->tx_types =
Jacob Kellerb4f47a42016-04-13 16:08:22 -07003103 BIT(HWTSTAMP_TX_OFF) |
3104 BIT(HWTSTAMP_TX_ON);
Jacob Kellere3aac882012-05-04 02:56:12 +00003105
Tony Nguyen918b89e2016-06-01 09:50:43 -07003106 info->rx_filters |=
Jacob Kellerb4f47a42016-04-13 16:08:22 -07003107 BIT(HWTSTAMP_FILTER_PTP_V1_L4_SYNC) |
3108 BIT(HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ) |
3109 BIT(HWTSTAMP_FILTER_PTP_V2_EVENT);
Jacob Kellere3aac882012-05-04 02:56:12 +00003110 break;
Jacob Kellere3aac882012-05-04 02:56:12 +00003111 default:
3112 return ethtool_op_get_ts_info(dev, info);
Jacob Kellere3aac882012-05-04 02:56:12 +00003113 }
3114 return 0;
3115}
3116
Alexander Duyck5348c9d2013-01-12 06:33:52 +00003117static unsigned int ixgbe_max_channels(struct ixgbe_adapter *adapter)
3118{
3119 unsigned int max_combined;
3120 u8 tcs = netdev_get_num_tc(adapter->netdev);
3121
3122 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
3123 /* We only support one q_vector without MSI-X */
3124 max_combined = 1;
3125 } else if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Alexander Duyck3b00da02016-09-07 20:28:11 -07003126 /* Limit value based on the queue mask */
3127 max_combined = adapter->ring_feature[RING_F_RSS].mask + 1;
Alexander Duyck5348c9d2013-01-12 06:33:52 +00003128 } else if (tcs > 1) {
3129 /* For DCB report channels per traffic class */
3130 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
3131 /* 8 TC w/ 4 queues per TC */
3132 max_combined = 4;
3133 } else if (tcs > 4) {
3134 /* 8 TC w/ 8 queues per TC */
3135 max_combined = 8;
3136 } else {
3137 /* 4 TC w/ 16 queues per TC */
3138 max_combined = 16;
3139 }
3140 } else if (adapter->atr_sample_rate) {
3141 /* support up to 64 queues with ATR */
3142 max_combined = IXGBE_MAX_FDIR_INDICES;
3143 } else {
3144 /* support up to 16 queues with RSS */
Don Skidmore0f9b2322014-11-18 09:35:08 +00003145 max_combined = ixgbe_max_rss_indices(adapter);
Alexander Duyck5348c9d2013-01-12 06:33:52 +00003146 }
3147
3148 return max_combined;
3149}
3150
3151static void ixgbe_get_channels(struct net_device *dev,
3152 struct ethtool_channels *ch)
3153{
3154 struct ixgbe_adapter *adapter = netdev_priv(dev);
3155
3156 /* report maximum channels */
3157 ch->max_combined = ixgbe_max_channels(adapter);
3158
3159 /* report info for other vector */
3160 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3161 ch->max_other = NON_Q_VECTORS;
3162 ch->other_count = NON_Q_VECTORS;
3163 }
3164
3165 /* record RSS queues */
3166 ch->combined_count = adapter->ring_feature[RING_F_RSS].indices;
3167
3168 /* nothing else to report if RSS is disabled */
3169 if (ch->combined_count == 1)
3170 return;
3171
3172 /* we do not support ATR queueing if SR-IOV is enabled */
3173 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3174 return;
3175
3176 /* same thing goes for being DCB enabled */
3177 if (netdev_get_num_tc(dev) > 1)
3178 return;
3179
3180 /* if ATR is disabled we can exit */
3181 if (!adapter->atr_sample_rate)
3182 return;
3183
3184 /* report flow director queues as maximum channels */
3185 ch->combined_count = adapter->ring_feature[RING_F_FDIR].indices;
3186}
3187
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003188static int ixgbe_set_channels(struct net_device *dev,
3189 struct ethtool_channels *ch)
3190{
3191 struct ixgbe_adapter *adapter = netdev_priv(dev);
3192 unsigned int count = ch->combined_count;
Don Skidmore0f9b2322014-11-18 09:35:08 +00003193 u8 max_rss_indices = ixgbe_max_rss_indices(adapter);
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003194
3195 /* verify they are not requesting separate vectors */
3196 if (!count || ch->rx_count || ch->tx_count)
3197 return -EINVAL;
3198
3199 /* verify other_count has not changed */
3200 if (ch->other_count != NON_Q_VECTORS)
3201 return -EINVAL;
3202
3203 /* verify the number of channels does not exceed hardware limits */
3204 if (count > ixgbe_max_channels(adapter))
3205 return -EINVAL;
3206
3207 /* update feature limits from largest to smallest supported values */
3208 adapter->ring_feature[RING_F_FDIR].limit = count;
3209
Don Skidmore0f9b2322014-11-18 09:35:08 +00003210 /* cap RSS limit */
3211 if (count > max_rss_indices)
3212 count = max_rss_indices;
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003213 adapter->ring_feature[RING_F_RSS].limit = count;
3214
3215#ifdef IXGBE_FCOE
3216 /* cap FCoE limit at 8 */
3217 if (count > IXGBE_FCRETA_SIZE)
3218 count = IXGBE_FCRETA_SIZE;
3219 adapter->ring_feature[RING_F_FCOE].limit = count;
3220
3221#endif
3222 /* use setup TC to update any traffic class queue mapping */
3223 return ixgbe_setup_tc(dev, netdev_get_num_tc(dev));
3224}
3225
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003226static int ixgbe_get_module_info(struct net_device *dev,
3227 struct ethtool_modinfo *modinfo)
3228{
3229 struct ixgbe_adapter *adapter = netdev_priv(dev);
3230 struct ixgbe_hw *hw = &adapter->hw;
Mark Rustada1e869d2015-04-10 10:36:36 -07003231 s32 status;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003232 u8 sff8472_rev, addr_mode;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003233 bool page_swap = false;
3234
Mark Rustadb3eb4e12016-12-14 11:02:16 -08003235 if (hw->phy.type == ixgbe_phy_fw)
3236 return -ENXIO;
3237
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003238 /* Check whether we support SFF-8472 or not */
3239 status = hw->phy.ops.read_i2c_eeprom(hw,
3240 IXGBE_SFF_SFF_8472_COMP,
3241 &sff8472_rev);
Mark Rustada1e869d2015-04-10 10:36:36 -07003242 if (status)
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003243 return -EIO;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003244
3245 /* addressing mode is not supported */
3246 status = hw->phy.ops.read_i2c_eeprom(hw,
3247 IXGBE_SFF_SFF_8472_SWAP,
3248 &addr_mode);
Mark Rustada1e869d2015-04-10 10:36:36 -07003249 if (status)
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003250 return -EIO;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003251
3252 if (addr_mode & IXGBE_SFF_ADDRESSING_MODE) {
3253 e_err(drv, "Address change required to access page 0xA2, but not supported. Please report the module type to the driver maintainers.\n");
3254 page_swap = true;
3255 }
3256
3257 if (sff8472_rev == IXGBE_SFF_SFF_8472_UNSUP || page_swap) {
3258 /* We have a SFP, but it does not support SFF-8472 */
3259 modinfo->type = ETH_MODULE_SFF_8079;
3260 modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
3261 } else {
3262 /* We have a SFP which supports a revision of SFF-8472. */
3263 modinfo->type = ETH_MODULE_SFF_8472;
3264 modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
3265 }
3266
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003267 return 0;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003268}
3269
3270static int ixgbe_get_module_eeprom(struct net_device *dev,
3271 struct ethtool_eeprom *ee,
3272 u8 *data)
3273{
3274 struct ixgbe_adapter *adapter = netdev_priv(dev);
3275 struct ixgbe_hw *hw = &adapter->hw;
Mark Rustada1e869d2015-04-10 10:36:36 -07003276 s32 status = IXGBE_ERR_PHY_ADDR_INVALID;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003277 u8 databyte = 0xFF;
3278 int i = 0;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003279
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003280 if (ee->len == 0)
3281 return -EINVAL;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003282
Mark Rustadb3eb4e12016-12-14 11:02:16 -08003283 if (hw->phy.type == ixgbe_phy_fw)
3284 return -ENXIO;
3285
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003286 for (i = ee->offset; i < ee->offset + ee->len; i++) {
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003287 /* I2C reads can take long time */
3288 if (test_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
3289 return -EBUSY;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003290
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003291 if (i < ETH_MODULE_SFF_8079_LEN)
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003292 status = hw->phy.ops.read_i2c_eeprom(hw, i, &databyte);
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003293 else
3294 status = hw->phy.ops.read_i2c_sff8472(hw, i, &databyte);
3295
Mark Rustada1e869d2015-04-10 10:36:36 -07003296 if (status)
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003297 return -EIO;
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003298
3299 data[i - ee->offset] = databyte;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003300 }
3301
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003302 return 0;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003303}
3304
Mark Rustadb3eb4e12016-12-14 11:02:16 -08003305static const struct {
3306 ixgbe_link_speed mac_speed;
3307 u32 supported;
3308} ixgbe_ls_map[] = {
3309 { IXGBE_LINK_SPEED_10_FULL, SUPPORTED_10baseT_Full },
3310 { IXGBE_LINK_SPEED_100_FULL, SUPPORTED_100baseT_Full },
3311 { IXGBE_LINK_SPEED_1GB_FULL, SUPPORTED_1000baseT_Full },
3312 { IXGBE_LINK_SPEED_2_5GB_FULL, SUPPORTED_2500baseX_Full },
3313 { IXGBE_LINK_SPEED_10GB_FULL, SUPPORTED_10000baseT_Full },
3314};
3315
3316static const struct {
3317 u32 lp_advertised;
3318 u32 mac_speed;
3319} ixgbe_lp_map[] = {
3320 { FW_PHY_ACT_UD_2_100M_TX_EEE, SUPPORTED_100baseT_Full },
3321 { FW_PHY_ACT_UD_2_1G_T_EEE, SUPPORTED_1000baseT_Full },
3322 { FW_PHY_ACT_UD_2_10G_T_EEE, SUPPORTED_10000baseT_Full },
3323 { FW_PHY_ACT_UD_2_1G_KX_EEE, SUPPORTED_1000baseKX_Full },
3324 { FW_PHY_ACT_UD_2_10G_KX4_EEE, SUPPORTED_10000baseKX4_Full },
3325 { FW_PHY_ACT_UD_2_10G_KR_EEE, SUPPORTED_10000baseKR_Full},
3326};
3327
3328static int
3329ixgbe_get_eee_fw(struct ixgbe_adapter *adapter, struct ethtool_eee *edata)
3330{
3331 u32 info[FW_PHY_ACT_DATA_COUNT] = { 0 };
3332 struct ixgbe_hw *hw = &adapter->hw;
3333 s32 rc;
3334 u16 i;
3335
3336 rc = ixgbe_fw_phy_activity(hw, FW_PHY_ACT_UD_2, &info);
3337 if (rc)
3338 return rc;
3339
3340 edata->lp_advertised = 0;
3341 for (i = 0; i < ARRAY_SIZE(ixgbe_lp_map); ++i) {
3342 if (info[0] & ixgbe_lp_map[i].lp_advertised)
3343 edata->lp_advertised |= ixgbe_lp_map[i].mac_speed;
3344 }
3345
3346 edata->supported = 0;
3347 for (i = 0; i < ARRAY_SIZE(ixgbe_ls_map); ++i) {
3348 if (hw->phy.eee_speeds_supported & ixgbe_ls_map[i].mac_speed)
3349 edata->supported |= ixgbe_ls_map[i].supported;
3350 }
3351
3352 edata->advertised = 0;
3353 for (i = 0; i < ARRAY_SIZE(ixgbe_ls_map); ++i) {
3354 if (hw->phy.eee_speeds_advertised & ixgbe_ls_map[i].mac_speed)
3355 edata->advertised |= ixgbe_ls_map[i].supported;
3356 }
3357
3358 edata->eee_enabled = !!edata->advertised;
3359 edata->tx_lpi_enabled = edata->eee_enabled;
3360 if (edata->advertised & edata->lp_advertised)
3361 edata->eee_active = true;
3362
3363 return 0;
3364}
3365
3366static int ixgbe_get_eee(struct net_device *netdev, struct ethtool_eee *edata)
3367{
3368 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3369 struct ixgbe_hw *hw = &adapter->hw;
3370
3371 if (!(adapter->flags2 & IXGBE_FLAG2_EEE_CAPABLE))
3372 return -EOPNOTSUPP;
3373
3374 if (hw->phy.eee_speeds_supported && hw->phy.type == ixgbe_phy_fw)
3375 return ixgbe_get_eee_fw(adapter, edata);
3376
3377 return -EOPNOTSUPP;
3378}
3379
3380static int ixgbe_set_eee(struct net_device *netdev, struct ethtool_eee *edata)
3381{
3382 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3383 struct ixgbe_hw *hw = &adapter->hw;
3384 struct ethtool_eee eee_data;
3385 s32 ret_val;
3386
3387 if (!(adapter->flags2 & IXGBE_FLAG2_EEE_CAPABLE))
3388 return -EOPNOTSUPP;
3389
3390 memset(&eee_data, 0, sizeof(struct ethtool_eee));
3391
3392 ret_val = ixgbe_get_eee(netdev, &eee_data);
3393 if (ret_val)
3394 return ret_val;
3395
3396 if (eee_data.eee_enabled && !edata->eee_enabled) {
3397 if (eee_data.tx_lpi_enabled != edata->tx_lpi_enabled) {
3398 e_err(drv, "Setting EEE tx-lpi is not supported\n");
3399 return -EINVAL;
3400 }
3401
3402 if (eee_data.tx_lpi_timer != edata->tx_lpi_timer) {
3403 e_err(drv,
3404 "Setting EEE Tx LPI timer is not supported\n");
3405 return -EINVAL;
3406 }
3407
3408 if (eee_data.advertised != edata->advertised) {
3409 e_err(drv,
3410 "Setting EEE advertised speeds is not supported\n");
3411 return -EINVAL;
3412 }
3413 }
3414
3415 if (eee_data.eee_enabled != edata->eee_enabled) {
3416 if (edata->eee_enabled) {
3417 adapter->flags2 |= IXGBE_FLAG2_EEE_ENABLED;
3418 hw->phy.eee_speeds_advertised =
3419 hw->phy.eee_speeds_supported;
3420 } else {
3421 adapter->flags2 &= ~IXGBE_FLAG2_EEE_ENABLED;
3422 hw->phy.eee_speeds_advertised = 0;
3423 }
3424
3425 /* reset link */
3426 if (netif_running(netdev))
3427 ixgbe_reinit_locked(adapter);
3428 else
3429 ixgbe_reset(adapter);
3430 }
3431
3432 return 0;
3433}
3434
Alexander Duyck2ccdf262017-01-17 08:37:03 -08003435static u32 ixgbe_get_priv_flags(struct net_device *netdev)
3436{
3437 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3438 u32 priv_flags = 0;
3439
3440 if (adapter->flags2 & IXGBE_FLAG2_RX_LEGACY)
3441 priv_flags |= IXGBE_PRIV_FLAGS_LEGACY_RX;
3442
3443 return priv_flags;
3444}
3445
3446static int ixgbe_set_priv_flags(struct net_device *netdev, u32 priv_flags)
3447{
3448 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3449 unsigned int flags2 = adapter->flags2;
3450
3451 flags2 &= ~IXGBE_FLAG2_RX_LEGACY;
3452 if (priv_flags & IXGBE_PRIV_FLAGS_LEGACY_RX)
3453 flags2 |= IXGBE_FLAG2_RX_LEGACY;
3454
3455 if (flags2 != adapter->flags2) {
3456 adapter->flags2 = flags2;
3457
3458 /* reset interface to repopulate queues */
3459 if (netif_running(netdev))
3460 ixgbe_reinit_locked(adapter);
3461 }
3462
3463 return 0;
3464}
3465
Jesse Brandeburgb9804972008-09-11 20:00:29 -07003466static const struct ethtool_ops ixgbe_ethtool_ops = {
Auke Kok9a799d72007-09-15 14:07:45 -07003467 .get_drvinfo = ixgbe_get_drvinfo,
3468 .get_regs_len = ixgbe_get_regs_len,
3469 .get_regs = ixgbe_get_regs,
3470 .get_wol = ixgbe_get_wol,
PJ Waskiewicze63d9762009-03-19 01:23:46 +00003471 .set_wol = ixgbe_set_wol,
Auke Kok9a799d72007-09-15 14:07:45 -07003472 .nway_reset = ixgbe_nway_reset,
3473 .get_link = ethtool_op_get_link,
3474 .get_eeprom_len = ixgbe_get_eeprom_len,
3475 .get_eeprom = ixgbe_get_eeprom,
Emil Tantilov2fa5eef2011-10-06 08:57:04 +00003476 .set_eeprom = ixgbe_set_eeprom,
Auke Kok9a799d72007-09-15 14:07:45 -07003477 .get_ringparam = ixgbe_get_ringparam,
3478 .set_ringparam = ixgbe_set_ringparam,
3479 .get_pauseparam = ixgbe_get_pauseparam,
3480 .set_pauseparam = ixgbe_set_pauseparam,
Auke Kok9a799d72007-09-15 14:07:45 -07003481 .get_msglevel = ixgbe_get_msglevel,
3482 .set_msglevel = ixgbe_set_msglevel,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003483 .self_test = ixgbe_diag_test,
Auke Kok9a799d72007-09-15 14:07:45 -07003484 .get_strings = ixgbe_get_strings,
Emil Tantilov66e69612011-04-16 06:12:51 +00003485 .set_phys_id = ixgbe_set_phys_id,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07003486 .get_sset_count = ixgbe_get_sset_count,
Auke Kok9a799d72007-09-15 14:07:45 -07003487 .get_ethtool_stats = ixgbe_get_ethtool_stats,
3488 .get_coalesce = ixgbe_get_coalesce,
3489 .set_coalesce = ixgbe_set_coalesce,
Alexander Duyck91cd94b2011-05-11 07:18:41 +00003490 .get_rxnfc = ixgbe_get_rxnfc,
Alexander Duycke4911d52011-05-11 07:18:52 +00003491 .set_rxnfc = ixgbe_set_rxnfc,
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +03003492 .get_rxfh_indir_size = ixgbe_rss_indir_size,
3493 .get_rxfh_key_size = ixgbe_get_rxfh_key_size,
3494 .get_rxfh = ixgbe_get_rxfh,
Tom Barbette1c7cf072015-06-26 15:40:18 +02003495 .set_rxfh = ixgbe_set_rxfh,
Mark Rustadb3eb4e12016-12-14 11:02:16 -08003496 .get_eee = ixgbe_get_eee,
3497 .set_eee = ixgbe_set_eee,
Alexander Duyck5348c9d2013-01-12 06:33:52 +00003498 .get_channels = ixgbe_get_channels,
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003499 .set_channels = ixgbe_set_channels,
Alexander Duyck2ccdf262017-01-17 08:37:03 -08003500 .get_priv_flags = ixgbe_get_priv_flags,
3501 .set_priv_flags = ixgbe_set_priv_flags,
Jacob Kellere3aac882012-05-04 02:56:12 +00003502 .get_ts_info = ixgbe_get_ts_info,
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003503 .get_module_info = ixgbe_get_module_info,
3504 .get_module_eeprom = ixgbe_get_module_eeprom,
Philippe Reynes8704f212017-03-07 23:32:25 +01003505 .get_link_ksettings = ixgbe_get_link_ksettings,
3506 .set_link_ksettings = ixgbe_set_link_ksettings,
Auke Kok9a799d72007-09-15 14:07:45 -07003507};
3508
3509void ixgbe_set_ethtool_ops(struct net_device *netdev)
3510{
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003511 netdev->ethtool_ops = &ixgbe_ethtool_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07003512}