blob: 0aaf70b3cfcd5b0515cfe8c5354ef208b53cac28 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Mark Rustad49425df2016-04-01 12:18:09 -07004 Copyright(c) 1999 - 2016 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Jacob Kellerb89aae72014-02-22 01:23:50 +000023 Linux NICS <linux.nics@intel.com>
Auke Kok9a799d72007-09-15 14:07:45 -070024 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29/* ethtool support for ixgbe */
30
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000031#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070032#include <linux/types.h>
33#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070035#include <linux/pci.h>
36#include <linux/netdevice.h>
37#include <linux/ethtool.h>
38#include <linux/vmalloc.h>
Alexander Duyckf8003262012-03-03 02:35:52 +000039#include <linux/highmem.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <linux/uaccess.h>
41
42#include "ixgbe.h"
Aurélien Guillaume71858ac2013-01-17 06:55:24 +000043#include "ixgbe_phy.h"
Auke Kok9a799d72007-09-15 14:07:45 -070044
45
46#define IXGBE_ALL_RAR_ENTRIES 16
47
Ajit Khaparde29c3a052009-10-13 01:47:33 +000048enum {NETDEV_STATS, IXGBE_STATS};
49
Auke Kok9a799d72007-09-15 14:07:45 -070050struct ixgbe_stats {
51 char stat_string[ETH_GSTRING_LEN];
Ajit Khaparde29c3a052009-10-13 01:47:33 +000052 int type;
Auke Kok9a799d72007-09-15 14:07:45 -070053 int sizeof_stat;
54 int stat_offset;
55};
56
Ajit Khaparde29c3a052009-10-13 01:47:33 +000057#define IXGBE_STAT(m) IXGBE_STATS, \
58 sizeof(((struct ixgbe_adapter *)0)->m), \
59 offsetof(struct ixgbe_adapter, m)
60#define IXGBE_NETDEV_STAT(m) NETDEV_STATS, \
Eric Dumazet55bad822010-07-23 13:44:21 +000061 sizeof(((struct rtnl_link_stats64 *)0)->m), \
62 offsetof(struct rtnl_link_stats64, m)
Ajit Khaparde29c3a052009-10-13 01:47:33 +000063
Stephen Hemminger1bba2e82012-01-05 06:29:54 +000064static const struct ixgbe_stats ixgbe_gstrings_stats[] = {
Eric Dumazet55bad822010-07-23 13:44:21 +000065 {"rx_packets", IXGBE_NETDEV_STAT(rx_packets)},
66 {"tx_packets", IXGBE_NETDEV_STAT(tx_packets)},
67 {"rx_bytes", IXGBE_NETDEV_STAT(rx_bytes)},
68 {"tx_bytes", IXGBE_NETDEV_STAT(tx_bytes)},
Ben Greearaad71912009-09-30 12:08:16 +000069 {"rx_pkts_nic", IXGBE_STAT(stats.gprc)},
70 {"tx_pkts_nic", IXGBE_STAT(stats.gptc)},
71 {"rx_bytes_nic", IXGBE_STAT(stats.gorc)},
72 {"tx_bytes_nic", IXGBE_STAT(stats.gotc)},
Auke Kok9a799d72007-09-15 14:07:45 -070073 {"lsc_int", IXGBE_STAT(lsc_int)},
74 {"tx_busy", IXGBE_STAT(tx_busy)},
75 {"non_eop_descs", IXGBE_STAT(non_eop_descs)},
Eric Dumazet55bad822010-07-23 13:44:21 +000076 {"rx_errors", IXGBE_NETDEV_STAT(rx_errors)},
77 {"tx_errors", IXGBE_NETDEV_STAT(tx_errors)},
78 {"rx_dropped", IXGBE_NETDEV_STAT(rx_dropped)},
79 {"tx_dropped", IXGBE_NETDEV_STAT(tx_dropped)},
80 {"multicast", IXGBE_NETDEV_STAT(multicast)},
Auke Kok9a799d72007-09-15 14:07:45 -070081 {"broadcast", IXGBE_STAT(stats.bprc)},
82 {"rx_no_buffer_count", IXGBE_STAT(stats.rnbc[0]) },
Eric Dumazet55bad822010-07-23 13:44:21 +000083 {"collisions", IXGBE_NETDEV_STAT(collisions)},
84 {"rx_over_errors", IXGBE_NETDEV_STAT(rx_over_errors)},
85 {"rx_crc_errors", IXGBE_NETDEV_STAT(rx_crc_errors)},
86 {"rx_frame_errors", IXGBE_NETDEV_STAT(rx_frame_errors)},
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +000087 {"hw_rsc_aggregated", IXGBE_STAT(rsc_total_count)},
88 {"hw_rsc_flushed", IXGBE_STAT(rsc_total_flush)},
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +000089 {"fdir_match", IXGBE_STAT(stats.fdirmatch)},
90 {"fdir_miss", IXGBE_STAT(stats.fdirmiss)},
Alexander Duyckd034acf2011-04-27 09:25:34 +000091 {"fdir_overflow", IXGBE_STAT(fdir_overflow)},
Eric Dumazet55bad822010-07-23 13:44:21 +000092 {"rx_fifo_errors", IXGBE_NETDEV_STAT(rx_fifo_errors)},
93 {"rx_missed_errors", IXGBE_NETDEV_STAT(rx_missed_errors)},
94 {"tx_aborted_errors", IXGBE_NETDEV_STAT(tx_aborted_errors)},
95 {"tx_carrier_errors", IXGBE_NETDEV_STAT(tx_carrier_errors)},
96 {"tx_fifo_errors", IXGBE_NETDEV_STAT(tx_fifo_errors)},
97 {"tx_heartbeat_errors", IXGBE_NETDEV_STAT(tx_heartbeat_errors)},
Auke Kok9a799d72007-09-15 14:07:45 -070098 {"tx_timeout_count", IXGBE_STAT(tx_timeout_count)},
99 {"tx_restart_queue", IXGBE_STAT(restart_queue)},
100 {"rx_long_length_errors", IXGBE_STAT(stats.roc)},
101 {"rx_short_length_errors", IXGBE_STAT(stats.ruc)},
Auke Kok9a799d72007-09-15 14:07:45 -0700102 {"tx_flow_control_xon", IXGBE_STAT(stats.lxontxc)},
103 {"rx_flow_control_xon", IXGBE_STAT(stats.lxonrxc)},
104 {"tx_flow_control_xoff", IXGBE_STAT(stats.lxofftxc)},
105 {"rx_flow_control_xoff", IXGBE_STAT(stats.lxoffrxc)},
Auke Kok9a799d72007-09-15 14:07:45 -0700106 {"rx_csum_offload_errors", IXGBE_STAT(hw_csum_rx_error)},
Jesper Dangaard Brouer86e23492017-09-04 20:40:22 +0200107 {"alloc_rx_page", IXGBE_STAT(alloc_rx_page)},
Auke Kok9a799d72007-09-15 14:07:45 -0700108 {"alloc_rx_page_failed", IXGBE_STAT(alloc_rx_page_failed)},
109 {"alloc_rx_buff_failed", IXGBE_STAT(alloc_rx_buff_failed)},
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000110 {"rx_no_dma_resources", IXGBE_STAT(hw_rx_no_dma_resources)},
Emil Tantilov58f6bcf2011-04-21 08:43:43 +0000111 {"os2bmc_rx_by_bmc", IXGBE_STAT(stats.o2bgptc)},
112 {"os2bmc_tx_by_bmc", IXGBE_STAT(stats.b2ospc)},
113 {"os2bmc_tx_by_host", IXGBE_STAT(stats.o2bspc)},
114 {"os2bmc_rx_by_host", IXGBE_STAT(stats.b2ogprc)},
Jacob Keller4cc74c02017-05-03 10:29:00 -0700115 {"tx_hwtstamp_timeouts", IXGBE_STAT(tx_hwtstamp_timeouts)},
116 {"tx_hwtstamp_skipped", IXGBE_STAT(tx_hwtstamp_skipped)},
117 {"rx_hwtstamp_cleared", IXGBE_STAT(rx_hwtstamp_cleared)},
Yi Zou6d455222009-05-13 13:12:16 +0000118#ifdef IXGBE_FCOE
119 {"fcoe_bad_fccrc", IXGBE_STAT(stats.fccrc)},
120 {"rx_fcoe_dropped", IXGBE_STAT(stats.fcoerpdc)},
121 {"rx_fcoe_packets", IXGBE_STAT(stats.fcoeprc)},
122 {"rx_fcoe_dwords", IXGBE_STAT(stats.fcoedwrc)},
Amir Hanania7b859eb2011-08-31 02:07:55 +0000123 {"fcoe_noddp", IXGBE_STAT(stats.fcoe_noddp)},
124 {"fcoe_noddp_ext_buff", IXGBE_STAT(stats.fcoe_noddp_ext_buff)},
Yi Zou6d455222009-05-13 13:12:16 +0000125 {"tx_fcoe_packets", IXGBE_STAT(stats.fcoeptc)},
126 {"tx_fcoe_dwords", IXGBE_STAT(stats.fcoedwtc)},
127#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700128};
129
John Fastabend9cc00b52012-01-28 03:32:17 +0000130/* ixgbe allocates num_tx_queues and num_rx_queues symmetrically so
131 * we set the num_rx_queues to evaluate to num_tx_queues. This is
132 * used because we do not have a good way to get the max number of
133 * rx queues with CONFIG_RPS disabled.
134 */
135#define IXGBE_NUM_RX_QUEUES netdev->num_tx_queues
136
137#define IXGBE_QUEUE_STATS_LEN ( \
138 (netdev->num_tx_queues + IXGBE_NUM_RX_QUEUES) * \
Wang Chen454d7c92008-11-12 23:37:49 -0800139 (sizeof(struct ixgbe_queue_stats) / sizeof(u64)))
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700140#define IXGBE_GLOBAL_STATS_LEN ARRAY_SIZE(ixgbe_gstrings_stats)
Alexander Duyck2f90b862008-11-20 20:52:10 -0800141#define IXGBE_PB_STATS_LEN ( \
John Fastabend9cc00b52012-01-28 03:32:17 +0000142 (sizeof(((struct ixgbe_adapter *)0)->stats.pxonrxc) + \
143 sizeof(((struct ixgbe_adapter *)0)->stats.pxontxc) + \
144 sizeof(((struct ixgbe_adapter *)0)->stats.pxoffrxc) + \
145 sizeof(((struct ixgbe_adapter *)0)->stats.pxofftxc)) \
146 / sizeof(u64))
Alexander Duyck2f90b862008-11-20 20:52:10 -0800147#define IXGBE_STATS_LEN (IXGBE_GLOBAL_STATS_LEN + \
Jacob Kellere7cf7452014-04-09 06:03:10 +0000148 IXGBE_PB_STATS_LEN + \
149 IXGBE_QUEUE_STATS_LEN)
Auke Kok9a799d72007-09-15 14:07:45 -0700150
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000151static const char ixgbe_gstrings_test[][ETH_GSTRING_LEN] = {
152 "Register test (offline)", "Eeprom test (offline)",
153 "Interrupt test (offline)", "Loopback test (offline)",
154 "Link test (on/offline)"
155};
156#define IXGBE_TEST_LEN sizeof(ixgbe_gstrings_test) / ETH_GSTRING_LEN
157
Alexander Duyck2ccdf262017-01-17 08:37:03 -0800158static const char ixgbe_priv_flags_strings[][ETH_GSTRING_LEN] = {
159#define IXGBE_PRIV_FLAGS_LEGACY_RX BIT(0)
160 "legacy-rx",
161};
162
163#define IXGBE_PRIV_FLAGS_STR_LEN ARRAY_SIZE(ixgbe_priv_flags_strings)
164
Veola Nazareth695b8162015-11-11 16:22:59 -0700165/* currently supported speeds for 10G */
166#define ADVRTSD_MSK_10G (SUPPORTED_10000baseT_Full | \
167 SUPPORTED_10000baseKX4_Full | \
168 SUPPORTED_10000baseKR_Full)
169
170#define ixgbe_isbackplane(type) ((type) == ixgbe_media_type_backplane)
171
172static u32 ixgbe_get_supported_10gtypes(struct ixgbe_hw *hw)
173{
174 if (!ixgbe_isbackplane(hw->phy.media_type))
175 return SUPPORTED_10000baseT_Full;
176
177 switch (hw->device_id) {
178 case IXGBE_DEV_ID_82598:
179 case IXGBE_DEV_ID_82599_KX4:
180 case IXGBE_DEV_ID_82599_KX4_MEZZ:
181 case IXGBE_DEV_ID_X550EM_X_KX4:
182 return SUPPORTED_10000baseKX4_Full;
183 case IXGBE_DEV_ID_82598_BX:
184 case IXGBE_DEV_ID_82599_KR:
185 case IXGBE_DEV_ID_X550EM_X_KR:
Don Skidmore18e01ee2016-12-30 21:07:58 -0500186 case IXGBE_DEV_ID_X550EM_X_XFI:
Veola Nazareth695b8162015-11-11 16:22:59 -0700187 return SUPPORTED_10000baseKR_Full;
188 default:
189 return SUPPORTED_10000baseKX4_Full |
190 SUPPORTED_10000baseKR_Full;
191 }
192}
193
Philippe Reynes8704f212017-03-07 23:32:25 +0100194static int ixgbe_get_link_ksettings(struct net_device *netdev,
195 struct ethtool_link_ksettings *cmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700196{
197 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800198 struct ixgbe_hw *hw = &adapter->hw;
Jacob Kellerdb018962012-06-08 06:59:17 +0000199 ixgbe_link_speed supported_link;
Josh Hayfd0326f2012-12-15 03:28:30 +0000200 bool autoneg = false;
Philippe Reynes8704f212017-03-07 23:32:25 +0100201 u32 supported, advertising;
202
203 ethtool_convert_link_mode_to_legacy_u32(&supported,
204 cmd->link_modes.supported);
Auke Kok9a799d72007-09-15 14:07:45 -0700205
Jacob Kellerdb018962012-06-08 06:59:17 +0000206 hw->mac.ops.get_link_capabilities(hw, &supported_link, &autoneg);
Auke Kok9a799d72007-09-15 14:07:45 -0700207
Jacob Kellerdb018962012-06-08 06:59:17 +0000208 /* set the supported link speeds */
209 if (supported_link & IXGBE_LINK_SPEED_10GB_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100210 supported |= ixgbe_get_supported_10gtypes(hw);
Jacob Kellerdb018962012-06-08 06:59:17 +0000211 if (supported_link & IXGBE_LINK_SPEED_1GB_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100212 supported |= (ixgbe_isbackplane(hw->phy.media_type)) ?
Veola Nazareth27b23f92016-08-20 19:35:37 -0700213 SUPPORTED_1000baseKX_Full :
214 SUPPORTED_1000baseT_Full;
Jacob Kellerdb018962012-06-08 06:59:17 +0000215 if (supported_link & IXGBE_LINK_SPEED_100_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100216 supported |= SUPPORTED_100baseT_Full;
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800217 if (supported_link & IXGBE_LINK_SPEED_10_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100218 supported |= SUPPORTED_10baseT_Full;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000219
Veola Nazareth695b8162015-11-11 16:22:59 -0700220 /* default advertised speed if phy.autoneg_advertised isn't set */
Philippe Reynes8704f212017-03-07 23:32:25 +0100221 advertising = supported;
Jacob Kellerdb018962012-06-08 06:59:17 +0000222 /* set the advertised speeds */
223 if (hw->phy.autoneg_advertised) {
Philippe Reynes8704f212017-03-07 23:32:25 +0100224 advertising = 0;
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800225 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_10_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100226 advertising |= ADVERTISED_10baseT_Full;
Jacob Kellerdb018962012-06-08 06:59:17 +0000227 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_100_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100228 advertising |= ADVERTISED_100baseT_Full;
Jacob Kellerdb018962012-06-08 06:59:17 +0000229 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_10GB_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100230 advertising |= supported & ADVRTSD_MSK_10G;
Veola Nazareth695b8162015-11-11 16:22:59 -0700231 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_1GB_FULL) {
Philippe Reynes8704f212017-03-07 23:32:25 +0100232 if (supported & SUPPORTED_1000baseKX_Full)
233 advertising |= ADVERTISED_1000baseKX_Full;
Veola Nazareth695b8162015-11-11 16:22:59 -0700234 else
Philippe Reynes8704f212017-03-07 23:32:25 +0100235 advertising |= ADVERTISED_1000baseT_Full;
Veola Nazareth695b8162015-11-11 16:22:59 -0700236 }
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800237 } else {
Emil Tantiloved33ff62013-08-30 07:55:24 +0000238 if (hw->phy.multispeed_fiber && !autoneg) {
239 if (supported_link & IXGBE_LINK_SPEED_10GB_FULL)
Philippe Reynes8704f212017-03-07 23:32:25 +0100240 advertising = ADVERTISED_10000baseT_Full;
Emil Tantiloved33ff62013-08-30 07:55:24 +0000241 }
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800242 }
243
Jacob Kellerdb018962012-06-08 06:59:17 +0000244 if (autoneg) {
Philippe Reynes8704f212017-03-07 23:32:25 +0100245 supported |= SUPPORTED_Autoneg;
246 advertising |= ADVERTISED_Autoneg;
247 cmd->base.autoneg = AUTONEG_ENABLE;
Jacob Kellerdb018962012-06-08 06:59:17 +0000248 } else
Philippe Reynes8704f212017-03-07 23:32:25 +0100249 cmd->base.autoneg = AUTONEG_DISABLE;
Jacob Kellerdb018962012-06-08 06:59:17 +0000250
251 /* Determine the remaining settings based on the PHY type. */
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000252 switch (adapter->hw.phy.type) {
253 case ixgbe_phy_tn:
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800254 case ixgbe_phy_aq:
Don Skidmorec2c78d52015-06-09 16:04:59 -0700255 case ixgbe_phy_x550em_ext_t:
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800256 case ixgbe_phy_fw:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000257 case ixgbe_phy_cu_unknown:
Philippe Reynes8704f212017-03-07 23:32:25 +0100258 supported |= SUPPORTED_TP;
259 advertising |= ADVERTISED_TP;
260 cmd->base.port = PORT_TP;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000261 break;
262 case ixgbe_phy_qt:
Philippe Reynes8704f212017-03-07 23:32:25 +0100263 supported |= SUPPORTED_FIBRE;
264 advertising |= ADVERTISED_FIBRE;
265 cmd->base.port = PORT_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000266 break;
267 case ixgbe_phy_nl:
Don Skidmoreea0a04d2010-05-18 16:00:13 +0000268 case ixgbe_phy_sfp_passive_tyco:
269 case ixgbe_phy_sfp_passive_unknown:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000270 case ixgbe_phy_sfp_ftl:
271 case ixgbe_phy_sfp_avago:
272 case ixgbe_phy_sfp_intel:
273 case ixgbe_phy_sfp_unknown:
Emil Tantilovaf56b4d2015-11-09 15:07:12 -0800274 case ixgbe_phy_qsfp_passive_unknown:
275 case ixgbe_phy_qsfp_active_unknown:
276 case ixgbe_phy_qsfp_intel:
277 case ixgbe_phy_qsfp_unknown:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000278 /* SFP+ devices, further checking needed */
Jacob Kellerdb018962012-06-08 06:59:17 +0000279 switch (adapter->hw.phy.sfp_type) {
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000280 case ixgbe_sfp_type_da_cu:
281 case ixgbe_sfp_type_da_cu_core0:
282 case ixgbe_sfp_type_da_cu_core1:
Philippe Reynes8704f212017-03-07 23:32:25 +0100283 supported |= SUPPORTED_FIBRE;
284 advertising |= ADVERTISED_FIBRE;
285 cmd->base.port = PORT_DA;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000286 break;
287 case ixgbe_sfp_type_sr:
288 case ixgbe_sfp_type_lr:
289 case ixgbe_sfp_type_srlr_core0:
290 case ixgbe_sfp_type_srlr_core1:
Don Skidmore345be202013-04-11 06:23:34 +0000291 case ixgbe_sfp_type_1g_sx_core0:
292 case ixgbe_sfp_type_1g_sx_core1:
293 case ixgbe_sfp_type_1g_lx_core0:
294 case ixgbe_sfp_type_1g_lx_core1:
Philippe Reynes8704f212017-03-07 23:32:25 +0100295 supported |= SUPPORTED_FIBRE;
296 advertising |= ADVERTISED_FIBRE;
297 cmd->base.port = PORT_FIBRE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000298 break;
299 case ixgbe_sfp_type_not_present:
Philippe Reynes8704f212017-03-07 23:32:25 +0100300 supported |= SUPPORTED_FIBRE;
301 advertising |= ADVERTISED_FIBRE;
302 cmd->base.port = PORT_NONE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000303 break;
Don Skidmorecb836a92010-06-29 18:30:59 +0000304 case ixgbe_sfp_type_1g_cu_core0:
305 case ixgbe_sfp_type_1g_cu_core1:
Philippe Reynes8704f212017-03-07 23:32:25 +0100306 supported |= SUPPORTED_TP;
307 advertising |= ADVERTISED_TP;
308 cmd->base.port = PORT_TP;
Jacob Kellerdb018962012-06-08 06:59:17 +0000309 break;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000310 case ixgbe_sfp_type_unknown:
311 default:
Philippe Reynes8704f212017-03-07 23:32:25 +0100312 supported |= SUPPORTED_FIBRE;
313 advertising |= ADVERTISED_FIBRE;
314 cmd->base.port = PORT_OTHER;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000315 break;
316 }
317 break;
318 case ixgbe_phy_xaui:
Philippe Reynes8704f212017-03-07 23:32:25 +0100319 supported |= SUPPORTED_FIBRE;
320 advertising |= ADVERTISED_FIBRE;
321 cmd->base.port = PORT_NONE;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000322 break;
323 case ixgbe_phy_unknown:
324 case ixgbe_phy_generic:
325 case ixgbe_phy_sfp_unsupported:
326 default:
Philippe Reynes8704f212017-03-07 23:32:25 +0100327 supported |= SUPPORTED_FIBRE;
328 advertising |= ADVERTISED_FIBRE;
329 cmd->base.port = PORT_OTHER;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000330 break;
331 }
332
Mark Rustadade3ccf2016-08-26 14:48:33 -0700333 /* Indicate pause support */
Philippe Reynes8704f212017-03-07 23:32:25 +0100334 supported |= SUPPORTED_Pause;
Mark Rustadade3ccf2016-08-26 14:48:33 -0700335
336 switch (hw->fc.requested_mode) {
337 case ixgbe_fc_full:
Philippe Reynes8704f212017-03-07 23:32:25 +0100338 advertising |= ADVERTISED_Pause;
Mark Rustadade3ccf2016-08-26 14:48:33 -0700339 break;
340 case ixgbe_fc_rx_pause:
Philippe Reynes8704f212017-03-07 23:32:25 +0100341 advertising |= ADVERTISED_Pause |
Mark Rustadade3ccf2016-08-26 14:48:33 -0700342 ADVERTISED_Asym_Pause;
343 break;
344 case ixgbe_fc_tx_pause:
Philippe Reynes8704f212017-03-07 23:32:25 +0100345 advertising |= ADVERTISED_Asym_Pause;
Mark Rustadade3ccf2016-08-26 14:48:33 -0700346 break;
347 default:
Philippe Reynes8704f212017-03-07 23:32:25 +0100348 advertising &= ~(ADVERTISED_Pause |
Mark Rustadade3ccf2016-08-26 14:48:33 -0700349 ADVERTISED_Asym_Pause);
350 }
351
Emil Tantilov0e4d4222015-12-03 15:20:06 -0800352 if (netif_carrier_ok(netdev)) {
353 switch (adapter->link_speed) {
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000354 case IXGBE_LINK_SPEED_10GB_FULL:
Philippe Reynes8704f212017-03-07 23:32:25 +0100355 cmd->base.speed = SPEED_10000;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000356 break;
Tony Nguyen1dc0eb72016-11-10 16:01:33 -0800357 case IXGBE_LINK_SPEED_5GB_FULL:
Philippe Reynes8704f212017-03-07 23:32:25 +0100358 cmd->base.speed = SPEED_5000;
Tony Nguyen1dc0eb72016-11-10 16:01:33 -0800359 break;
Mark Rustad454adb02015-07-10 14:19:22 -0700360 case IXGBE_LINK_SPEED_2_5GB_FULL:
Philippe Reynes8704f212017-03-07 23:32:25 +0100361 cmd->base.speed = SPEED_2500;
Mark Rustad454adb02015-07-10 14:19:22 -0700362 break;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000363 case IXGBE_LINK_SPEED_1GB_FULL:
Philippe Reynes8704f212017-03-07 23:32:25 +0100364 cmd->base.speed = SPEED_1000;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000365 break;
366 case IXGBE_LINK_SPEED_100_FULL:
Philippe Reynes8704f212017-03-07 23:32:25 +0100367 cmd->base.speed = SPEED_100;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000368 break;
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800369 case IXGBE_LINK_SPEED_10_FULL:
Philippe Reynes8704f212017-03-07 23:32:25 +0100370 cmd->base.speed = SPEED_10;
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800371 break;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000372 default:
373 break;
374 }
Philippe Reynes8704f212017-03-07 23:32:25 +0100375 cmd->base.duplex = DUPLEX_FULL;
Auke Kok9a799d72007-09-15 14:07:45 -0700376 } else {
Philippe Reynes8704f212017-03-07 23:32:25 +0100377 cmd->base.speed = SPEED_UNKNOWN;
378 cmd->base.duplex = DUPLEX_UNKNOWN;
Auke Kok9a799d72007-09-15 14:07:45 -0700379 }
380
Philippe Reynes8704f212017-03-07 23:32:25 +0100381 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
382 supported);
383 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
384 advertising);
385
Auke Kok9a799d72007-09-15 14:07:45 -0700386 return 0;
387}
388
Philippe Reynes8704f212017-03-07 23:32:25 +0100389static int ixgbe_set_link_ksettings(struct net_device *netdev,
390 const struct ethtool_link_ksettings *cmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700391{
392 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800393 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700394 u32 advertised, old;
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000395 s32 err = 0;
Philippe Reynes8704f212017-03-07 23:32:25 +0100396 u32 supported, advertising;
397
398 ethtool_convert_link_mode_to_legacy_u32(&supported,
399 cmd->link_modes.supported);
400 ethtool_convert_link_mode_to_legacy_u32(&advertising,
401 cmd->link_modes.advertising);
Auke Kok9a799d72007-09-15 14:07:45 -0700402
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000403 if ((hw->phy.media_type == ixgbe_media_type_copper) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000404 (hw->phy.multispeed_fiber)) {
Emil Tantilovabcc80d2011-07-29 06:46:10 +0000405 /*
406 * this function does not support duplex forcing, but can
407 * limit the advertising of the adapter to the specified speed
408 */
Philippe Reynes8704f212017-03-07 23:32:25 +0100409 if (advertising & ~supported)
Emil Tantilovabcc80d2011-07-29 06:46:10 +0000410 return -EINVAL;
411
Emil Tantiloved33ff62013-08-30 07:55:24 +0000412 /* only allow one speed at a time if no autoneg */
Philippe Reynes8704f212017-03-07 23:32:25 +0100413 if (!cmd->base.autoneg && hw->phy.multispeed_fiber) {
414 if (advertising ==
Emil Tantiloved33ff62013-08-30 07:55:24 +0000415 (ADVERTISED_10000baseT_Full |
416 ADVERTISED_1000baseT_Full))
417 return -EINVAL;
418 }
419
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700420 old = hw->phy.autoneg_advertised;
421 advertised = 0;
Philippe Reynes8704f212017-03-07 23:32:25 +0100422 if (advertising & ADVERTISED_10000baseT_Full)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700423 advertised |= IXGBE_LINK_SPEED_10GB_FULL;
424
Philippe Reynes8704f212017-03-07 23:32:25 +0100425 if (advertising & ADVERTISED_1000baseT_Full)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700426 advertised |= IXGBE_LINK_SPEED_1GB_FULL;
427
Philippe Reynes8704f212017-03-07 23:32:25 +0100428 if (advertising & ADVERTISED_100baseT_Full)
Emil Tantilov2b642ca2011-03-04 09:06:10 +0000429 advertised |= IXGBE_LINK_SPEED_100_FULL;
430
Philippe Reynes8704f212017-03-07 23:32:25 +0100431 if (advertising & ADVERTISED_10baseT_Full)
Mark Rustadb3eb4e12016-12-14 11:02:16 -0800432 advertised |= IXGBE_LINK_SPEED_10_FULL;
433
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700434 if (old == advertised)
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000435 return err;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700436 /* this sets the link speed and restarts auto-neg */
Emil Tantilove3215f02014-10-28 05:50:03 +0000437 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
438 usleep_range(1000, 2000);
439
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000440 hw->mac.autotry_restart = true;
Josh Hayfd0326f2012-12-15 03:28:30 +0000441 err = hw->mac.ops.setup_link(hw, advertised, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700442 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +0000443 e_info(probe, "setup link failed with code %d\n", err);
Josh Hayfd0326f2012-12-15 03:28:30 +0000444 hw->mac.ops.setup_link(hw, old, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700445 }
Emil Tantilove3215f02014-10-28 05:50:03 +0000446 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000447 } else {
448 /* in this case we currently only support 10Gb/FULL */
Philippe Reynes8704f212017-03-07 23:32:25 +0100449 u32 speed = cmd->base.speed;
450
451 if ((cmd->base.autoneg == AUTONEG_ENABLE) ||
452 (advertising != ADVERTISED_10000baseT_Full) ||
453 (speed + cmd->base.duplex != SPEED_10000 + DUPLEX_FULL))
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000454 return -EINVAL;
Auke Kok9a799d72007-09-15 14:07:45 -0700455 }
456
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000457 return err;
Auke Kok9a799d72007-09-15 14:07:45 -0700458}
459
460static void ixgbe_get_pauseparam(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000461 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700462{
463 struct ixgbe_adapter *adapter = netdev_priv(netdev);
464 struct ixgbe_hw *hw = &adapter->hw;
465
Don Skidmore73d80953d2013-07-31 02:19:24 +0000466 if (ixgbe_device_supports_autoneg_fc(hw) &&
467 !hw->fc.disable_fc_autoneg)
Don Skidmore71fd5702009-03-31 21:35:05 +0000468 pause->autoneg = 1;
Don Skidmore73d80953d2013-07-31 02:19:24 +0000469 else
470 pause->autoneg = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700471
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800472 if (hw->fc.current_mode == ixgbe_fc_rx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700473 pause->rx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800474 } else if (hw->fc.current_mode == ixgbe_fc_tx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700475 pause->tx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800476 } else if (hw->fc.current_mode == ixgbe_fc_full) {
Auke Kok9a799d72007-09-15 14:07:45 -0700477 pause->rx_pause = 1;
478 pause->tx_pause = 1;
479 }
480}
481
482static int ixgbe_set_pauseparam(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000483 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700484{
485 struct ixgbe_adapter *adapter = netdev_priv(netdev);
486 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck943561d2012-05-09 22:14:44 -0700487 struct ixgbe_fc_info fc = hw->fc;
Auke Kok9a799d72007-09-15 14:07:45 -0700488
Alexander Duyck943561d2012-05-09 22:14:44 -0700489 /* 82598 does no support link flow control with DCB enabled */
490 if ((hw->mac.type == ixgbe_mac_82598EB) &&
491 (adapter->flags & IXGBE_FLAG_DCB_ENABLED))
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000492 return -EINVAL;
493
Jacob Kellerdb2adc22012-10-24 07:26:02 +0000494 /* some devices do not support autoneg of link flow control */
495 if ((pause->autoneg == AUTONEG_ENABLE) &&
Don Skidmore73d80953d2013-07-31 02:19:24 +0000496 !ixgbe_device_supports_autoneg_fc(hw))
Jacob Kellerdb2adc22012-10-24 07:26:02 +0000497 return -EINVAL;
498
Alexander Duyck943561d2012-05-09 22:14:44 -0700499 fc.disable_fc_autoneg = (pause->autoneg != AUTONEG_ENABLE);
Don Skidmore71fd5702009-03-31 21:35:05 +0000500
Don Skidmore1c4f0ef2010-04-27 11:31:06 +0000501 if ((pause->rx_pause && pause->tx_pause) || pause->autoneg)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000502 fc.requested_mode = ixgbe_fc_full;
Auke Kok9a799d72007-09-15 14:07:45 -0700503 else if (pause->rx_pause && !pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000504 fc.requested_mode = ixgbe_fc_rx_pause;
Auke Kok9a799d72007-09-15 14:07:45 -0700505 else if (!pause->rx_pause && pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000506 fc.requested_mode = ixgbe_fc_tx_pause;
Ayyappan Veeraiyan9c83b0702008-02-01 15:58:59 -0800507 else
Alexander Duyck943561d2012-05-09 22:14:44 -0700508 fc.requested_mode = ixgbe_fc_none;
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000509
510 /* if the thing changed then we'll update and use new autoneg */
511 if (memcmp(&fc, &hw->fc, sizeof(struct ixgbe_fc_info))) {
512 hw->fc = fc;
513 if (netif_running(netdev))
514 ixgbe_reinit_locked(adapter);
515 else
516 ixgbe_reset(adapter);
517 }
Auke Kok9a799d72007-09-15 14:07:45 -0700518
519 return 0;
520}
521
Auke Kok9a799d72007-09-15 14:07:45 -0700522static u32 ixgbe_get_msglevel(struct net_device *netdev)
523{
524 struct ixgbe_adapter *adapter = netdev_priv(netdev);
525 return adapter->msg_enable;
526}
527
528static void ixgbe_set_msglevel(struct net_device *netdev, u32 data)
529{
530 struct ixgbe_adapter *adapter = netdev_priv(netdev);
531 adapter->msg_enable = data;
532}
533
534static int ixgbe_get_regs_len(struct net_device *netdev)
535{
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700536#define IXGBE_REGS_LEN 1139
Auke Kok9a799d72007-09-15 14:07:45 -0700537 return IXGBE_REGS_LEN * sizeof(u32);
538}
539
540#define IXGBE_GET_STAT(_A_, _R_) _A_->stats._R_
541
542static void ixgbe_get_regs(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000543 struct ethtool_regs *regs, void *p)
Auke Kok9a799d72007-09-15 14:07:45 -0700544{
545 struct ixgbe_adapter *adapter = netdev_priv(netdev);
546 struct ixgbe_hw *hw = &adapter->hw;
547 u32 *regs_buff = p;
548 u8 i;
549
550 memset(p, 0, IXGBE_REGS_LEN * sizeof(u32));
551
Emil Tantilovc4a56de2013-04-19 09:31:17 +0000552 regs->version = hw->mac.type << 24 | hw->revision_id << 16 |
553 hw->device_id;
Auke Kok9a799d72007-09-15 14:07:45 -0700554
555 /* General Registers */
556 regs_buff[0] = IXGBE_READ_REG(hw, IXGBE_CTRL);
557 regs_buff[1] = IXGBE_READ_REG(hw, IXGBE_STATUS);
558 regs_buff[2] = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
559 regs_buff[3] = IXGBE_READ_REG(hw, IXGBE_ESDP);
560 regs_buff[4] = IXGBE_READ_REG(hw, IXGBE_EODSDP);
561 regs_buff[5] = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
562 regs_buff[6] = IXGBE_READ_REG(hw, IXGBE_FRTIMER);
563 regs_buff[7] = IXGBE_READ_REG(hw, IXGBE_TCPTIMER);
564
565 /* NVM Register */
Don Skidmore9a900ec2015-06-09 17:15:01 -0700566 regs_buff[8] = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
Auke Kok9a799d72007-09-15 14:07:45 -0700567 regs_buff[9] = IXGBE_READ_REG(hw, IXGBE_EERD);
Don Skidmore9a900ec2015-06-09 17:15:01 -0700568 regs_buff[10] = IXGBE_READ_REG(hw, IXGBE_FLA(hw));
Auke Kok9a799d72007-09-15 14:07:45 -0700569 regs_buff[11] = IXGBE_READ_REG(hw, IXGBE_EEMNGCTL);
570 regs_buff[12] = IXGBE_READ_REG(hw, IXGBE_EEMNGDATA);
571 regs_buff[13] = IXGBE_READ_REG(hw, IXGBE_FLMNGCTL);
572 regs_buff[14] = IXGBE_READ_REG(hw, IXGBE_FLMNGDATA);
573 regs_buff[15] = IXGBE_READ_REG(hw, IXGBE_FLMNGCNT);
574 regs_buff[16] = IXGBE_READ_REG(hw, IXGBE_FLOP);
Don Skidmore9a900ec2015-06-09 17:15:01 -0700575 regs_buff[17] = IXGBE_READ_REG(hw, IXGBE_GRC(hw));
Auke Kok9a799d72007-09-15 14:07:45 -0700576
577 /* Interrupt */
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700578 /* don't read EICR because it can clear interrupt causes, instead
579 * read EICS which is a shadow but doesn't clear EICR */
580 regs_buff[18] = IXGBE_READ_REG(hw, IXGBE_EICS);
Auke Kok9a799d72007-09-15 14:07:45 -0700581 regs_buff[19] = IXGBE_READ_REG(hw, IXGBE_EICS);
582 regs_buff[20] = IXGBE_READ_REG(hw, IXGBE_EIMS);
583 regs_buff[21] = IXGBE_READ_REG(hw, IXGBE_EIMC);
584 regs_buff[22] = IXGBE_READ_REG(hw, IXGBE_EIAC);
585 regs_buff[23] = IXGBE_READ_REG(hw, IXGBE_EIAM);
586 regs_buff[24] = IXGBE_READ_REG(hw, IXGBE_EITR(0));
587 regs_buff[25] = IXGBE_READ_REG(hw, IXGBE_IVAR(0));
588 regs_buff[26] = IXGBE_READ_REG(hw, IXGBE_MSIXT);
589 regs_buff[27] = IXGBE_READ_REG(hw, IXGBE_MSIXPBA);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700590 regs_buff[28] = IXGBE_READ_REG(hw, IXGBE_PBACL(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700591 regs_buff[29] = IXGBE_READ_REG(hw, IXGBE_GPIE);
592
593 /* Flow Control */
594 regs_buff[30] = IXGBE_READ_REG(hw, IXGBE_PFCTOP);
Preethi Banala45a88df2016-04-21 11:40:35 -0700595 for (i = 0; i < 4; i++)
596 regs_buff[31 + i] = IXGBE_READ_REG(hw, IXGBE_FCTTV(i));
Alexander Duyckbd508172010-11-16 19:27:03 -0800597 for (i = 0; i < 8; i++) {
598 switch (hw->mac.type) {
599 case ixgbe_mac_82598EB:
600 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL(i));
601 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH(i));
602 break;
603 case ixgbe_mac_82599EB:
Emil Tantilov80bb25e2011-07-27 04:16:29 +0000604 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +0000605 case ixgbe_mac_X550:
606 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -0700607 case ixgbe_mac_x550em_a:
Alexander Duyckbd508172010-11-16 19:27:03 -0800608 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL_82599(i));
609 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH_82599(i));
610 break;
611 default:
612 break;
613 }
614 }
Auke Kok9a799d72007-09-15 14:07:45 -0700615 regs_buff[51] = IXGBE_READ_REG(hw, IXGBE_FCRTV);
616 regs_buff[52] = IXGBE_READ_REG(hw, IXGBE_TFCS);
617
618 /* Receive DMA */
619 for (i = 0; i < 64; i++)
620 regs_buff[53 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
621 for (i = 0; i < 64; i++)
622 regs_buff[117 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
623 for (i = 0; i < 64; i++)
624 regs_buff[181 + i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
625 for (i = 0; i < 64; i++)
626 regs_buff[245 + i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
627 for (i = 0; i < 64; i++)
628 regs_buff[309 + i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
629 for (i = 0; i < 64; i++)
630 regs_buff[373 + i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
631 for (i = 0; i < 16; i++)
632 regs_buff[437 + i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
633 for (i = 0; i < 16; i++)
634 regs_buff[453 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
635 regs_buff[469] = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
636 for (i = 0; i < 8; i++)
637 regs_buff[470 + i] = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(i));
638 regs_buff[478] = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
639 regs_buff[479] = IXGBE_READ_REG(hw, IXGBE_DROPEN);
640
641 /* Receive */
642 regs_buff[480] = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
643 regs_buff[481] = IXGBE_READ_REG(hw, IXGBE_RFCTL);
644 for (i = 0; i < 16; i++)
645 regs_buff[482 + i] = IXGBE_READ_REG(hw, IXGBE_RAL(i));
646 for (i = 0; i < 16; i++)
647 regs_buff[498 + i] = IXGBE_READ_REG(hw, IXGBE_RAH(i));
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700648 regs_buff[514] = IXGBE_READ_REG(hw, IXGBE_PSRTYPE(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700649 regs_buff[515] = IXGBE_READ_REG(hw, IXGBE_FCTRL);
650 regs_buff[516] = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
651 regs_buff[517] = IXGBE_READ_REG(hw, IXGBE_MCSTCTRL);
652 regs_buff[518] = IXGBE_READ_REG(hw, IXGBE_MRQC);
653 regs_buff[519] = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
654 for (i = 0; i < 8; i++)
655 regs_buff[520 + i] = IXGBE_READ_REG(hw, IXGBE_IMIR(i));
656 for (i = 0; i < 8; i++)
657 regs_buff[528 + i] = IXGBE_READ_REG(hw, IXGBE_IMIREXT(i));
658 regs_buff[536] = IXGBE_READ_REG(hw, IXGBE_IMIRVP);
659
660 /* Transmit */
661 for (i = 0; i < 32; i++)
662 regs_buff[537 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
663 for (i = 0; i < 32; i++)
664 regs_buff[569 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
665 for (i = 0; i < 32; i++)
666 regs_buff[601 + i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
667 for (i = 0; i < 32; i++)
668 regs_buff[633 + i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
669 for (i = 0; i < 32; i++)
670 regs_buff[665 + i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
671 for (i = 0; i < 32; i++)
672 regs_buff[697 + i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
673 for (i = 0; i < 32; i++)
674 regs_buff[729 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAL(i));
675 for (i = 0; i < 32; i++)
676 regs_buff[761 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAH(i));
677 regs_buff[793] = IXGBE_READ_REG(hw, IXGBE_DTXCTL);
678 for (i = 0; i < 16; i++)
679 regs_buff[794 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(i));
680 regs_buff[810] = IXGBE_READ_REG(hw, IXGBE_TIPG);
681 for (i = 0; i < 8; i++)
682 regs_buff[811 + i] = IXGBE_READ_REG(hw, IXGBE_TXPBSIZE(i));
683 regs_buff[819] = IXGBE_READ_REG(hw, IXGBE_MNGTXMAP);
684
685 /* Wake Up */
686 regs_buff[820] = IXGBE_READ_REG(hw, IXGBE_WUC);
687 regs_buff[821] = IXGBE_READ_REG(hw, IXGBE_WUFC);
688 regs_buff[822] = IXGBE_READ_REG(hw, IXGBE_WUS);
689 regs_buff[823] = IXGBE_READ_REG(hw, IXGBE_IPAV);
690 regs_buff[824] = IXGBE_READ_REG(hw, IXGBE_IP4AT);
691 regs_buff[825] = IXGBE_READ_REG(hw, IXGBE_IP6AT);
692 regs_buff[826] = IXGBE_READ_REG(hw, IXGBE_WUPL);
693 regs_buff[827] = IXGBE_READ_REG(hw, IXGBE_WUPM);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000694 regs_buff[828] = IXGBE_READ_REG(hw, IXGBE_FHFT(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700695
Alexander Duyck673ac602010-11-16 19:27:05 -0800696 /* DCB */
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700697 regs_buff[829] = IXGBE_READ_REG(hw, IXGBE_RMCS); /* same as FCCFG */
698 regs_buff[831] = IXGBE_READ_REG(hw, IXGBE_PDPMCS); /* same as RTTPCS */
699
700 switch (hw->mac.type) {
701 case ixgbe_mac_82598EB:
702 regs_buff[830] = IXGBE_READ_REG(hw, IXGBE_DPMCS);
703 regs_buff[832] = IXGBE_READ_REG(hw, IXGBE_RUPPBMR);
704 for (i = 0; i < 8; i++)
705 regs_buff[833 + i] =
706 IXGBE_READ_REG(hw, IXGBE_RT2CR(i));
707 for (i = 0; i < 8; i++)
708 regs_buff[841 + i] =
709 IXGBE_READ_REG(hw, IXGBE_RT2SR(i));
710 for (i = 0; i < 8; i++)
711 regs_buff[849 + i] =
712 IXGBE_READ_REG(hw, IXGBE_TDTQ2TCCR(i));
713 for (i = 0; i < 8; i++)
714 regs_buff[857 + i] =
715 IXGBE_READ_REG(hw, IXGBE_TDTQ2TCSR(i));
716 break;
717 case ixgbe_mac_82599EB:
718 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +0000719 case ixgbe_mac_X550:
720 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -0700721 case ixgbe_mac_x550em_a:
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700722 regs_buff[830] = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
723 regs_buff[832] = IXGBE_READ_REG(hw, IXGBE_RTRPCS);
724 for (i = 0; i < 8; i++)
725 regs_buff[833 + i] =
726 IXGBE_READ_REG(hw, IXGBE_RTRPT4C(i));
727 for (i = 0; i < 8; i++)
728 regs_buff[841 + i] =
729 IXGBE_READ_REG(hw, IXGBE_RTRPT4S(i));
730 for (i = 0; i < 8; i++)
731 regs_buff[849 + i] =
732 IXGBE_READ_REG(hw, IXGBE_RTTDT2C(i));
733 for (i = 0; i < 8; i++)
734 regs_buff[857 + i] =
735 IXGBE_READ_REG(hw, IXGBE_RTTDT2S(i));
736 break;
737 default:
738 break;
739 }
740
Auke Kok9a799d72007-09-15 14:07:45 -0700741 for (i = 0; i < 8; i++)
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700742 regs_buff[865 + i] =
743 IXGBE_READ_REG(hw, IXGBE_TDPT2TCCR(i)); /* same as RTTPT2C */
Auke Kok9a799d72007-09-15 14:07:45 -0700744 for (i = 0; i < 8; i++)
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700745 regs_buff[873 + i] =
746 IXGBE_READ_REG(hw, IXGBE_TDPT2TCSR(i)); /* same as RTTPT2S */
Auke Kok9a799d72007-09-15 14:07:45 -0700747
748 /* Statistics */
749 regs_buff[881] = IXGBE_GET_STAT(adapter, crcerrs);
750 regs_buff[882] = IXGBE_GET_STAT(adapter, illerrc);
751 regs_buff[883] = IXGBE_GET_STAT(adapter, errbc);
752 regs_buff[884] = IXGBE_GET_STAT(adapter, mspdc);
753 for (i = 0; i < 8; i++)
754 regs_buff[885 + i] = IXGBE_GET_STAT(adapter, mpc[i]);
755 regs_buff[893] = IXGBE_GET_STAT(adapter, mlfc);
756 regs_buff[894] = IXGBE_GET_STAT(adapter, mrfc);
757 regs_buff[895] = IXGBE_GET_STAT(adapter, rlec);
758 regs_buff[896] = IXGBE_GET_STAT(adapter, lxontxc);
759 regs_buff[897] = IXGBE_GET_STAT(adapter, lxonrxc);
760 regs_buff[898] = IXGBE_GET_STAT(adapter, lxofftxc);
761 regs_buff[899] = IXGBE_GET_STAT(adapter, lxoffrxc);
762 for (i = 0; i < 8; i++)
763 regs_buff[900 + i] = IXGBE_GET_STAT(adapter, pxontxc[i]);
764 for (i = 0; i < 8; i++)
765 regs_buff[908 + i] = IXGBE_GET_STAT(adapter, pxonrxc[i]);
766 for (i = 0; i < 8; i++)
767 regs_buff[916 + i] = IXGBE_GET_STAT(adapter, pxofftxc[i]);
768 for (i = 0; i < 8; i++)
769 regs_buff[924 + i] = IXGBE_GET_STAT(adapter, pxoffrxc[i]);
770 regs_buff[932] = IXGBE_GET_STAT(adapter, prc64);
771 regs_buff[933] = IXGBE_GET_STAT(adapter, prc127);
772 regs_buff[934] = IXGBE_GET_STAT(adapter, prc255);
773 regs_buff[935] = IXGBE_GET_STAT(adapter, prc511);
774 regs_buff[936] = IXGBE_GET_STAT(adapter, prc1023);
775 regs_buff[937] = IXGBE_GET_STAT(adapter, prc1522);
776 regs_buff[938] = IXGBE_GET_STAT(adapter, gprc);
777 regs_buff[939] = IXGBE_GET_STAT(adapter, bprc);
778 regs_buff[940] = IXGBE_GET_STAT(adapter, mprc);
779 regs_buff[941] = IXGBE_GET_STAT(adapter, gptc);
Preethi Banala4c4f8022016-04-21 11:40:24 -0700780 regs_buff[942] = (u32)IXGBE_GET_STAT(adapter, gorc);
781 regs_buff[943] = (u32)(IXGBE_GET_STAT(adapter, gorc) >> 32);
782 regs_buff[944] = (u32)IXGBE_GET_STAT(adapter, gotc);
783 regs_buff[945] = (u32)(IXGBE_GET_STAT(adapter, gotc) >> 32);
Auke Kok9a799d72007-09-15 14:07:45 -0700784 for (i = 0; i < 8; i++)
785 regs_buff[946 + i] = IXGBE_GET_STAT(adapter, rnbc[i]);
786 regs_buff[954] = IXGBE_GET_STAT(adapter, ruc);
787 regs_buff[955] = IXGBE_GET_STAT(adapter, rfc);
788 regs_buff[956] = IXGBE_GET_STAT(adapter, roc);
789 regs_buff[957] = IXGBE_GET_STAT(adapter, rjc);
790 regs_buff[958] = IXGBE_GET_STAT(adapter, mngprc);
791 regs_buff[959] = IXGBE_GET_STAT(adapter, mngpdc);
792 regs_buff[960] = IXGBE_GET_STAT(adapter, mngptc);
Preethi Banala4c4f8022016-04-21 11:40:24 -0700793 regs_buff[961] = (u32)IXGBE_GET_STAT(adapter, tor);
794 regs_buff[962] = (u32)(IXGBE_GET_STAT(adapter, tor) >> 32);
Auke Kok9a799d72007-09-15 14:07:45 -0700795 regs_buff[963] = IXGBE_GET_STAT(adapter, tpr);
796 regs_buff[964] = IXGBE_GET_STAT(adapter, tpt);
797 regs_buff[965] = IXGBE_GET_STAT(adapter, ptc64);
798 regs_buff[966] = IXGBE_GET_STAT(adapter, ptc127);
799 regs_buff[967] = IXGBE_GET_STAT(adapter, ptc255);
800 regs_buff[968] = IXGBE_GET_STAT(adapter, ptc511);
801 regs_buff[969] = IXGBE_GET_STAT(adapter, ptc1023);
802 regs_buff[970] = IXGBE_GET_STAT(adapter, ptc1522);
803 regs_buff[971] = IXGBE_GET_STAT(adapter, mptc);
804 regs_buff[972] = IXGBE_GET_STAT(adapter, bptc);
805 regs_buff[973] = IXGBE_GET_STAT(adapter, xec);
806 for (i = 0; i < 16; i++)
807 regs_buff[974 + i] = IXGBE_GET_STAT(adapter, qprc[i]);
808 for (i = 0; i < 16; i++)
809 regs_buff[990 + i] = IXGBE_GET_STAT(adapter, qptc[i]);
810 for (i = 0; i < 16; i++)
811 regs_buff[1006 + i] = IXGBE_GET_STAT(adapter, qbrc[i]);
812 for (i = 0; i < 16; i++)
813 regs_buff[1022 + i] = IXGBE_GET_STAT(adapter, qbtc[i]);
814
815 /* MAC */
816 regs_buff[1038] = IXGBE_READ_REG(hw, IXGBE_PCS1GCFIG);
817 regs_buff[1039] = IXGBE_READ_REG(hw, IXGBE_PCS1GLCTL);
818 regs_buff[1040] = IXGBE_READ_REG(hw, IXGBE_PCS1GLSTA);
819 regs_buff[1041] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG0);
820 regs_buff[1042] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG1);
821 regs_buff[1043] = IXGBE_READ_REG(hw, IXGBE_PCS1GANA);
822 regs_buff[1044] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLP);
823 regs_buff[1045] = IXGBE_READ_REG(hw, IXGBE_PCS1GANNP);
824 regs_buff[1046] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLPNP);
825 regs_buff[1047] = IXGBE_READ_REG(hw, IXGBE_HLREG0);
826 regs_buff[1048] = IXGBE_READ_REG(hw, IXGBE_HLREG1);
827 regs_buff[1049] = IXGBE_READ_REG(hw, IXGBE_PAP);
828 regs_buff[1050] = IXGBE_READ_REG(hw, IXGBE_MACA);
829 regs_buff[1051] = IXGBE_READ_REG(hw, IXGBE_APAE);
830 regs_buff[1052] = IXGBE_READ_REG(hw, IXGBE_ARD);
831 regs_buff[1053] = IXGBE_READ_REG(hw, IXGBE_AIS);
832 regs_buff[1054] = IXGBE_READ_REG(hw, IXGBE_MSCA);
833 regs_buff[1055] = IXGBE_READ_REG(hw, IXGBE_MSRWD);
834 regs_buff[1056] = IXGBE_READ_REG(hw, IXGBE_MLADD);
835 regs_buff[1057] = IXGBE_READ_REG(hw, IXGBE_MHADD);
836 regs_buff[1058] = IXGBE_READ_REG(hw, IXGBE_TREG);
837 regs_buff[1059] = IXGBE_READ_REG(hw, IXGBE_PCSS1);
838 regs_buff[1060] = IXGBE_READ_REG(hw, IXGBE_PCSS2);
839 regs_buff[1061] = IXGBE_READ_REG(hw, IXGBE_XPCSS);
840 regs_buff[1062] = IXGBE_READ_REG(hw, IXGBE_SERDESC);
841 regs_buff[1063] = IXGBE_READ_REG(hw, IXGBE_MACS);
842 regs_buff[1064] = IXGBE_READ_REG(hw, IXGBE_AUTOC);
843 regs_buff[1065] = IXGBE_READ_REG(hw, IXGBE_LINKS);
844 regs_buff[1066] = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
845 regs_buff[1067] = IXGBE_READ_REG(hw, IXGBE_AUTOC3);
846 regs_buff[1068] = IXGBE_READ_REG(hw, IXGBE_ANLP1);
847 regs_buff[1069] = IXGBE_READ_REG(hw, IXGBE_ANLP2);
848 regs_buff[1070] = IXGBE_READ_REG(hw, IXGBE_ATLASCTL);
849
850 /* Diagnostic */
851 regs_buff[1071] = IXGBE_READ_REG(hw, IXGBE_RDSTATCTL);
852 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700853 regs_buff[1072 + i] = IXGBE_READ_REG(hw, IXGBE_RDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700854 regs_buff[1080] = IXGBE_READ_REG(hw, IXGBE_RDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700855 for (i = 0; i < 4; i++)
856 regs_buff[1081 + i] = IXGBE_READ_REG(hw, IXGBE_RIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700857 regs_buff[1085] = IXGBE_READ_REG(hw, IXGBE_RDPROBE);
858 regs_buff[1086] = IXGBE_READ_REG(hw, IXGBE_TDSTATCTL);
859 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700860 regs_buff[1087 + i] = IXGBE_READ_REG(hw, IXGBE_TDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700861 regs_buff[1095] = IXGBE_READ_REG(hw, IXGBE_TDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700862 for (i = 0; i < 4; i++)
863 regs_buff[1096 + i] = IXGBE_READ_REG(hw, IXGBE_TIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700864 regs_buff[1100] = IXGBE_READ_REG(hw, IXGBE_TDPROBE);
865 regs_buff[1101] = IXGBE_READ_REG(hw, IXGBE_TXBUFCTRL);
Preethi Banala45a88df2016-04-21 11:40:35 -0700866 for (i = 0; i < 4; i++)
867 regs_buff[1102 + i] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700868 regs_buff[1106] = IXGBE_READ_REG(hw, IXGBE_RXBUFCTRL);
Preethi Banala45a88df2016-04-21 11:40:35 -0700869 for (i = 0; i < 4; i++)
870 regs_buff[1107 + i] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700871 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700872 regs_buff[1111 + i] = IXGBE_READ_REG(hw, IXGBE_PCIE_DIAG(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700873 regs_buff[1119] = IXGBE_READ_REG(hw, IXGBE_RFVAL);
874 regs_buff[1120] = IXGBE_READ_REG(hw, IXGBE_MDFTC1);
875 regs_buff[1121] = IXGBE_READ_REG(hw, IXGBE_MDFTC2);
876 regs_buff[1122] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO1);
877 regs_buff[1123] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO2);
878 regs_buff[1124] = IXGBE_READ_REG(hw, IXGBE_MDFTS);
879 regs_buff[1125] = IXGBE_READ_REG(hw, IXGBE_PCIEECCCTL);
880 regs_buff[1126] = IXGBE_READ_REG(hw, IXGBE_PBTXECC);
881 regs_buff[1127] = IXGBE_READ_REG(hw, IXGBE_PBRXECC);
Emil Tantilov217995e2011-09-15 06:23:10 +0000882
883 /* 82599 X540 specific registers */
884 regs_buff[1128] = IXGBE_READ_REG(hw, IXGBE_MFLCN);
Leonardo Potenza51e409f2013-10-01 04:33:52 -0700885
886 /* 82599 X540 specific DCB registers */
887 regs_buff[1129] = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
888 regs_buff[1130] = IXGBE_READ_REG(hw, IXGBE_RTTUP2TC);
889 for (i = 0; i < 4; i++)
890 regs_buff[1131 + i] = IXGBE_READ_REG(hw, IXGBE_TXLLQ(i));
891 regs_buff[1135] = IXGBE_READ_REG(hw, IXGBE_RTTBCNRM);
892 /* same as RTTQCNRM */
893 regs_buff[1136] = IXGBE_READ_REG(hw, IXGBE_RTTBCNRD);
894 /* same as RTTQCNRR */
895
896 /* X540 specific DCB registers */
897 regs_buff[1137] = IXGBE_READ_REG(hw, IXGBE_RTTQCNCR);
898 regs_buff[1138] = IXGBE_READ_REG(hw, IXGBE_RTTQCNTG);
Auke Kok9a799d72007-09-15 14:07:45 -0700899}
900
901static int ixgbe_get_eeprom_len(struct net_device *netdev)
902{
903 struct ixgbe_adapter *adapter = netdev_priv(netdev);
904 return adapter->hw.eeprom.word_size * 2;
905}
906
907static int ixgbe_get_eeprom(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +0000908 struct ethtool_eeprom *eeprom, u8 *bytes)
Auke Kok9a799d72007-09-15 14:07:45 -0700909{
910 struct ixgbe_adapter *adapter = netdev_priv(netdev);
911 struct ixgbe_hw *hw = &adapter->hw;
912 u16 *eeprom_buff;
913 int first_word, last_word, eeprom_len;
914 int ret_val = 0;
915 u16 i;
916
917 if (eeprom->len == 0)
918 return -EINVAL;
919
920 eeprom->magic = hw->vendor_id | (hw->device_id << 16);
921
922 first_word = eeprom->offset >> 1;
923 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
924 eeprom_len = last_word - first_word + 1;
925
926 eeprom_buff = kmalloc(sizeof(u16) * eeprom_len, GFP_KERNEL);
927 if (!eeprom_buff)
928 return -ENOMEM;
929
Emil Tantilov68c70052011-04-20 08:49:06 +0000930 ret_val = hw->eeprom.ops.read_buffer(hw, first_word, eeprom_len,
931 eeprom_buff);
Auke Kok9a799d72007-09-15 14:07:45 -0700932
933 /* Device's eeprom is always little-endian, word addressable */
934 for (i = 0; i < eeprom_len; i++)
935 le16_to_cpus(&eeprom_buff[i]);
936
937 memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 1), eeprom->len);
938 kfree(eeprom_buff);
939
940 return ret_val;
941}
942
Emil Tantilov2fa5eef2011-10-06 08:57:04 +0000943static int ixgbe_set_eeprom(struct net_device *netdev,
944 struct ethtool_eeprom *eeprom, u8 *bytes)
945{
946 struct ixgbe_adapter *adapter = netdev_priv(netdev);
947 struct ixgbe_hw *hw = &adapter->hw;
948 u16 *eeprom_buff;
949 void *ptr;
950 int max_len, first_word, last_word, ret_val = 0;
951 u16 i;
952
953 if (eeprom->len == 0)
954 return -EINVAL;
955
956 if (eeprom->magic != (hw->vendor_id | (hw->device_id << 16)))
957 return -EINVAL;
958
959 max_len = hw->eeprom.word_size * 2;
960
961 first_word = eeprom->offset >> 1;
962 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
963 eeprom_buff = kmalloc(max_len, GFP_KERNEL);
964 if (!eeprom_buff)
965 return -ENOMEM;
966
967 ptr = eeprom_buff;
968
969 if (eeprom->offset & 1) {
970 /*
971 * need read/modify/write of first changed EEPROM word
972 * only the second byte of the word is being modified
973 */
974 ret_val = hw->eeprom.ops.read(hw, first_word, &eeprom_buff[0]);
975 if (ret_val)
976 goto err;
977
978 ptr++;
979 }
980 if ((eeprom->offset + eeprom->len) & 1) {
981 /*
982 * need read/modify/write of last changed EEPROM word
983 * only the first byte of the word is being modified
984 */
985 ret_val = hw->eeprom.ops.read(hw, last_word,
986 &eeprom_buff[last_word - first_word]);
987 if (ret_val)
988 goto err;
989 }
990
991 /* Device's eeprom is always little-endian, word addressable */
992 for (i = 0; i < last_word - first_word + 1; i++)
993 le16_to_cpus(&eeprom_buff[i]);
994
995 memcpy(ptr, bytes, eeprom->len);
996
997 for (i = 0; i < last_word - first_word + 1; i++)
998 cpu_to_le16s(&eeprom_buff[i]);
999
1000 ret_val = hw->eeprom.ops.write_buffer(hw, first_word,
1001 last_word - first_word + 1,
1002 eeprom_buff);
1003
1004 /* Update the checksum */
1005 if (ret_val == 0)
1006 hw->eeprom.ops.update_checksum(hw);
1007
1008err:
1009 kfree(eeprom_buff);
1010 return ret_val;
1011}
1012
Auke Kok9a799d72007-09-15 14:07:45 -07001013static void ixgbe_get_drvinfo(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001014 struct ethtool_drvinfo *drvinfo)
Auke Kok9a799d72007-09-15 14:07:45 -07001015{
1016 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Emil Tantilov15e52092011-09-29 05:01:29 +00001017 u32 nvm_track_id;
Auke Kok9a799d72007-09-15 14:07:45 -07001018
Rick Jones612a94d2011-11-14 08:13:25 +00001019 strlcpy(drvinfo->driver, ixgbe_driver_name, sizeof(drvinfo->driver));
1020 strlcpy(drvinfo->version, ixgbe_driver_version,
1021 sizeof(drvinfo->version));
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -08001022
Emil Tantilov15e52092011-09-29 05:01:29 +00001023 nvm_track_id = (adapter->eeprom_verh << 16) |
1024 adapter->eeprom_verl;
Rick Jones612a94d2011-11-14 08:13:25 +00001025 snprintf(drvinfo->fw_version, sizeof(drvinfo->fw_version), "0x%08x",
Emil Tantilov15e52092011-09-29 05:01:29 +00001026 nvm_track_id);
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -08001027
Rick Jones612a94d2011-11-14 08:13:25 +00001028 strlcpy(drvinfo->bus_info, pci_name(adapter->pdev),
1029 sizeof(drvinfo->bus_info));
Alexander Duyck2ccdf262017-01-17 08:37:03 -08001030
1031 drvinfo->n_priv_flags = IXGBE_PRIV_FLAGS_STR_LEN;
Auke Kok9a799d72007-09-15 14:07:45 -07001032}
1033
1034static void ixgbe_get_ringparam(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001035 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -07001036{
1037 struct ixgbe_adapter *adapter = netdev_priv(netdev);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001038 struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
1039 struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
Auke Kok9a799d72007-09-15 14:07:45 -07001040
1041 ring->rx_max_pending = IXGBE_MAX_RXD;
1042 ring->tx_max_pending = IXGBE_MAX_TXD;
Auke Kok9a799d72007-09-15 14:07:45 -07001043 ring->rx_pending = rx_ring->count;
1044 ring->tx_pending = tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -07001045}
1046
1047static int ixgbe_set_ringparam(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001048 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -07001049{
1050 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001051 struct ixgbe_ring *temp_ring;
John Fastabend8e679022017-09-07 10:32:48 -07001052 int i, j, err = 0;
Jesse Brandeburgc431f972008-09-11 19:59:16 -07001053 u32 new_rx_count, new_tx_count;
Auke Kok9a799d72007-09-15 14:07:45 -07001054
1055 if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
1056 return -EINVAL;
1057
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001058 new_tx_count = clamp_t(u32, ring->tx_pending,
1059 IXGBE_MIN_TXD, IXGBE_MAX_TXD);
Auke Kok9a799d72007-09-15 14:07:45 -07001060 new_tx_count = ALIGN(new_tx_count, IXGBE_REQ_TX_DESCRIPTOR_MULTIPLE);
1061
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001062 new_rx_count = clamp_t(u32, ring->rx_pending,
1063 IXGBE_MIN_RXD, IXGBE_MAX_RXD);
1064 new_rx_count = ALIGN(new_rx_count, IXGBE_REQ_RX_DESCRIPTOR_MULTIPLE);
1065
1066 if ((new_tx_count == adapter->tx_ring_count) &&
1067 (new_rx_count == adapter->rx_ring_count)) {
Auke Kok9a799d72007-09-15 14:07:45 -07001068 /* nothing to do */
1069 return 0;
1070 }
1071
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001072 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00001073 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001074
Alexander Duyck759884b2009-10-26 11:32:05 +00001075 if (!netif_running(adapter->netdev)) {
1076 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001077 adapter->tx_ring[i]->count = new_tx_count;
John Fastabend33fdc822017-04-24 03:30:18 -07001078 for (i = 0; i < adapter->num_xdp_queues; i++)
1079 adapter->xdp_ring[i]->count = new_tx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +00001080 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001081 adapter->rx_ring[i]->count = new_rx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +00001082 adapter->tx_ring_count = new_tx_count;
John Fastabend33fdc822017-04-24 03:30:18 -07001083 adapter->xdp_ring_count = new_tx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +00001084 adapter->rx_ring_count = new_rx_count;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001085 goto clear_reset;
Alexander Duyck759884b2009-10-26 11:32:05 +00001086 }
1087
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001088 /* allocate temporary buffer to store rings in */
John Fastabend8e679022017-09-07 10:32:48 -07001089 i = max_t(int, adapter->num_tx_queues + adapter->num_xdp_queues,
1090 adapter->num_rx_queues);
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001091 temp_ring = vmalloc(i * sizeof(struct ixgbe_ring));
1092
1093 if (!temp_ring) {
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001094 err = -ENOMEM;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001095 goto clear_reset;
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001096 }
1097
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001098 ixgbe_down(adapter);
1099
1100 /*
1101 * Setup new Tx resources and free the old Tx resources in that order.
1102 * We can then assign the new resources to the rings via a memcpy.
1103 * The advantage to this approach is that we are guaranteed to still
1104 * have resources even in the case of an allocation failure.
1105 */
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001106 if (new_tx_count != adapter->tx_ring_count) {
Auke Kok9a799d72007-09-15 14:07:45 -07001107 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001108 memcpy(&temp_ring[i], adapter->tx_ring[i],
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001109 sizeof(struct ixgbe_ring));
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001110
1111 temp_ring[i].count = new_tx_count;
1112 err = ixgbe_setup_tx_resources(&temp_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07001113 if (err) {
Jesse Brandeburgc431f972008-09-11 19:59:16 -07001114 while (i) {
1115 i--;
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001116 ixgbe_free_tx_resources(&temp_ring[i]);
Jesse Brandeburgc431f972008-09-11 19:59:16 -07001117 }
Auke Kok9a799d72007-09-15 14:07:45 -07001118 goto err_setup;
1119 }
Auke Kok9a799d72007-09-15 14:07:45 -07001120 }
Jesse Brandeburgc431f972008-09-11 19:59:16 -07001121
John Fastabend8e679022017-09-07 10:32:48 -07001122 for (j = 0; j < adapter->num_xdp_queues; j++, i++) {
1123 memcpy(&temp_ring[i], adapter->xdp_ring[j],
John Fastabend33fdc822017-04-24 03:30:18 -07001124 sizeof(struct ixgbe_ring));
1125
1126 temp_ring[i].count = new_tx_count;
1127 err = ixgbe_setup_tx_resources(&temp_ring[i]);
1128 if (err) {
1129 while (i) {
1130 i--;
1131 ixgbe_free_tx_resources(&temp_ring[i]);
1132 }
1133 goto err_setup;
1134 }
1135 }
1136
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001137 for (i = 0; i < adapter->num_tx_queues; i++) {
1138 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001139
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001140 memcpy(adapter->tx_ring[i], &temp_ring[i],
1141 sizeof(struct ixgbe_ring));
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001142 }
John Fastabend8e679022017-09-07 10:32:48 -07001143 for (j = 0; j < adapter->num_xdp_queues; j++, i++) {
1144 ixgbe_free_tx_resources(adapter->xdp_ring[j]);
John Fastabend33fdc822017-04-24 03:30:18 -07001145
John Fastabend8e679022017-09-07 10:32:48 -07001146 memcpy(adapter->xdp_ring[j], &temp_ring[i],
John Fastabend33fdc822017-04-24 03:30:18 -07001147 sizeof(struct ixgbe_ring));
1148 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001149
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001150 adapter->tx_ring_count = new_tx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +00001151 }
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001152
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001153 /* Repeat the process for the Rx rings if needed */
1154 if (new_rx_count != adapter->rx_ring_count) {
1155 for (i = 0; i < adapter->num_rx_queues; i++) {
1156 memcpy(&temp_ring[i], adapter->rx_ring[i],
1157 sizeof(struct ixgbe_ring));
1158
Jesper Dangaard Brouer99ffc5a2018-01-03 11:25:29 +01001159 /* Clear copied XDP RX-queue info */
1160 memset(&temp_ring[i].xdp_rxq, 0,
1161 sizeof(temp_ring[i].xdp_rxq));
1162
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001163 temp_ring[i].count = new_rx_count;
John Fastabend92470802017-04-24 03:30:17 -07001164 err = ixgbe_setup_rx_resources(adapter, &temp_ring[i]);
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001165 if (err) {
1166 while (i) {
1167 i--;
1168 ixgbe_free_rx_resources(&temp_ring[i]);
1169 }
1170 goto err_setup;
1171 }
1172
1173 }
1174
1175 for (i = 0; i < adapter->num_rx_queues; i++) {
1176 ixgbe_free_rx_resources(adapter->rx_ring[i]);
1177
1178 memcpy(adapter->rx_ring[i], &temp_ring[i],
1179 sizeof(struct ixgbe_ring));
1180 }
1181
1182 adapter->rx_ring_count = new_rx_count;
1183 }
1184
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +00001185err_setup:
Alexander Duyck1f4702a2012-09-12 07:09:51 +00001186 ixgbe_up(adapter);
1187 vfree(temp_ring);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00001188clear_reset:
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001189 clear_bit(__IXGBE_RESETTING, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07001190 return err;
1191}
1192
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001193static int ixgbe_get_sset_count(struct net_device *netdev, int sset)
Auke Kok9a799d72007-09-15 14:07:45 -07001194{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001195 switch (sset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001196 case ETH_SS_TEST:
1197 return IXGBE_TEST_LEN;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001198 case ETH_SS_STATS:
1199 return IXGBE_STATS_LEN;
Alexander Duyck2ccdf262017-01-17 08:37:03 -08001200 case ETH_SS_PRIV_FLAGS:
1201 return IXGBE_PRIV_FLAGS_STR_LEN;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001202 default:
1203 return -EOPNOTSUPP;
1204 }
Auke Kok9a799d72007-09-15 14:07:45 -07001205}
1206
1207static void ixgbe_get_ethtool_stats(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001208 struct ethtool_stats *stats, u64 *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001209{
1210 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Eric Dumazet28172732010-07-07 14:58:56 -07001211 struct rtnl_link_stats64 temp;
1212 const struct rtnl_link_stats64 *net_stats;
Eric Dumazetde1036b2010-10-20 23:00:04 +00001213 unsigned int start;
1214 struct ixgbe_ring *ring;
1215 int i, j;
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001216 char *p = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001217
1218 ixgbe_update_stats(adapter);
Eric Dumazet28172732010-07-07 14:58:56 -07001219 net_stats = dev_get_stats(netdev, &temp);
Auke Kok9a799d72007-09-15 14:07:45 -07001220 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001221 switch (ixgbe_gstrings_stats[i].type) {
1222 case NETDEV_STATS:
Eric Dumazet28172732010-07-07 14:58:56 -07001223 p = (char *) net_stats +
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001224 ixgbe_gstrings_stats[i].stat_offset;
1225 break;
1226 case IXGBE_STATS:
1227 p = (char *) adapter +
1228 ixgbe_gstrings_stats[i].stat_offset;
1229 break;
Josh Hayf752be92013-01-04 03:34:36 +00001230 default:
1231 data[i] = 0;
1232 continue;
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001233 }
1234
Auke Kok9a799d72007-09-15 14:07:45 -07001235 data[i] = (ixgbe_gstrings_stats[i].sizeof_stat ==
Jacob Kellere7cf7452014-04-09 06:03:10 +00001236 sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
Auke Kok9a799d72007-09-15 14:07:45 -07001237 }
Don Skidmorebd8a1b12013-06-28 05:35:50 +00001238 for (j = 0; j < netdev->num_tx_queues; j++) {
Eric Dumazetde1036b2010-10-20 23:00:04 +00001239 ring = adapter->tx_ring[j];
John Fastabend9cc00b52012-01-28 03:32:17 +00001240 if (!ring) {
1241 data[i] = 0;
1242 data[i+1] = 0;
1243 i += 2;
1244 continue;
1245 }
1246
Eric Dumazetde1036b2010-10-20 23:00:04 +00001247 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07001248 start = u64_stats_fetch_begin_irq(&ring->syncp);
Eric Dumazetde1036b2010-10-20 23:00:04 +00001249 data[i] = ring->stats.packets;
1250 data[i+1] = ring->stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07001251 } while (u64_stats_fetch_retry_irq(&ring->syncp, start));
Eric Dumazetde1036b2010-10-20 23:00:04 +00001252 i += 2;
Auke Kok9a799d72007-09-15 14:07:45 -07001253 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001254 for (j = 0; j < IXGBE_NUM_RX_QUEUES; j++) {
Eric Dumazetde1036b2010-10-20 23:00:04 +00001255 ring = adapter->rx_ring[j];
John Fastabend9cc00b52012-01-28 03:32:17 +00001256 if (!ring) {
1257 data[i] = 0;
1258 data[i+1] = 0;
1259 i += 2;
1260 continue;
1261 }
1262
Eric Dumazetde1036b2010-10-20 23:00:04 +00001263 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07001264 start = u64_stats_fetch_begin_irq(&ring->syncp);
Eric Dumazetde1036b2010-10-20 23:00:04 +00001265 data[i] = ring->stats.packets;
1266 data[i+1] = ring->stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07001267 } while (u64_stats_fetch_retry_irq(&ring->syncp, start));
Eric Dumazetde1036b2010-10-20 23:00:04 +00001268 i += 2;
Auke Kok9a799d72007-09-15 14:07:45 -07001269 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001270
1271 for (j = 0; j < IXGBE_MAX_PACKET_BUFFERS; j++) {
1272 data[i++] = adapter->stats.pxontxc[j];
1273 data[i++] = adapter->stats.pxofftxc[j];
1274 }
1275 for (j = 0; j < IXGBE_MAX_PACKET_BUFFERS; j++) {
1276 data[i++] = adapter->stats.pxonrxc[j];
1277 data[i++] = adapter->stats.pxoffrxc[j];
Alexander Duyck2f90b862008-11-20 20:52:10 -08001278 }
Auke Kok9a799d72007-09-15 14:07:45 -07001279}
1280
1281static void ixgbe_get_strings(struct net_device *netdev, u32 stringset,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001282 u8 *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001283{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001284 char *p = (char *)data;
Tony Nguyen4ebdf8a2017-06-01 12:06:05 -07001285 unsigned int i;
Auke Kok9a799d72007-09-15 14:07:45 -07001286
1287 switch (stringset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001288 case ETH_SS_TEST:
Josh Hayd2c47b62013-01-04 03:34:42 +00001289 for (i = 0; i < IXGBE_TEST_LEN; i++) {
1290 memcpy(data, ixgbe_gstrings_test[i], ETH_GSTRING_LEN);
1291 data += ETH_GSTRING_LEN;
1292 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001293 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001294 case ETH_SS_STATS:
1295 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
1296 memcpy(p, ixgbe_gstrings_stats[i].stat_string,
1297 ETH_GSTRING_LEN);
1298 p += ETH_GSTRING_LEN;
1299 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001300 for (i = 0; i < netdev->num_tx_queues; i++) {
Auke Kok9a799d72007-09-15 14:07:45 -07001301 sprintf(p, "tx_queue_%u_packets", i);
1302 p += ETH_GSTRING_LEN;
1303 sprintf(p, "tx_queue_%u_bytes", i);
1304 p += ETH_GSTRING_LEN;
1305 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001306 for (i = 0; i < IXGBE_NUM_RX_QUEUES; i++) {
Auke Kok9a799d72007-09-15 14:07:45 -07001307 sprintf(p, "rx_queue_%u_packets", i);
1308 p += ETH_GSTRING_LEN;
1309 sprintf(p, "rx_queue_%u_bytes", i);
1310 p += ETH_GSTRING_LEN;
1311 }
John Fastabend9cc00b52012-01-28 03:32:17 +00001312 for (i = 0; i < IXGBE_MAX_PACKET_BUFFERS; i++) {
1313 sprintf(p, "tx_pb_%u_pxon", i);
1314 p += ETH_GSTRING_LEN;
1315 sprintf(p, "tx_pb_%u_pxoff", i);
1316 p += ETH_GSTRING_LEN;
1317 }
1318 for (i = 0; i < IXGBE_MAX_PACKET_BUFFERS; i++) {
1319 sprintf(p, "rx_pb_%u_pxon", i);
1320 p += ETH_GSTRING_LEN;
1321 sprintf(p, "rx_pb_%u_pxoff", i);
1322 p += ETH_GSTRING_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08001323 }
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001324 /* BUG_ON(p - data != IXGBE_STATS_LEN * ETH_GSTRING_LEN); */
Auke Kok9a799d72007-09-15 14:07:45 -07001325 break;
Alexander Duyck2ccdf262017-01-17 08:37:03 -08001326 case ETH_SS_PRIV_FLAGS:
1327 memcpy(data, ixgbe_priv_flags_strings,
1328 IXGBE_PRIV_FLAGS_STR_LEN * ETH_GSTRING_LEN);
Auke Kok9a799d72007-09-15 14:07:45 -07001329 }
1330}
1331
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001332static int ixgbe_link_test(struct ixgbe_adapter *adapter, u64 *data)
1333{
1334 struct ixgbe_hw *hw = &adapter->hw;
1335 bool link_up;
1336 u32 link_speed = 0;
Mark Rustad0edd2bd2014-02-28 15:48:56 -08001337
1338 if (ixgbe_removed(hw->hw_addr)) {
1339 *data = 1;
1340 return 1;
1341 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001342 *data = 0;
1343
1344 hw->mac.ops.check_link(hw, &link_speed, &link_up, true);
1345 if (link_up)
1346 return *data;
1347 else
1348 *data = 1;
1349 return *data;
1350}
1351
1352/* ethtool register test data */
1353struct ixgbe_reg_test {
1354 u16 reg;
1355 u8 array_len;
1356 u8 test_type;
1357 u32 mask;
1358 u32 write;
1359};
1360
1361/* In the hardware, registers are laid out either singly, in arrays
1362 * spaced 0x40 bytes apart, or in contiguous tables. We assume
1363 * most tests take place on arrays or single registers (handled
1364 * as a single-element array) and special-case the tables.
1365 * Table tests are always pattern tests.
1366 *
1367 * We also make provision for some required setup steps by specifying
1368 * registers to be written without any read-back testing.
1369 */
1370
1371#define PATTERN_TEST 1
1372#define SET_READ_TEST 2
1373#define WRITE_NO_TEST 3
1374#define TABLE32_TEST 4
1375#define TABLE64_TEST_LO 5
1376#define TABLE64_TEST_HI 6
1377
1378/* default 82599 register test */
Jeff Kirsher66744502010-12-01 19:59:50 +00001379static const struct ixgbe_reg_test reg_test_82599[] = {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001380 { IXGBE_FCRTL_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1381 { IXGBE_FCRTH_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1382 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1383 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1384 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFF80 },
1385 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1386 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1387 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1388 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1389 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1390 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1391 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1392 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1393 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1394 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFF80 },
1395 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000001, 0x00000001 },
1396 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1397 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x8001FFFF, 0x800CFFFF },
1398 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Mark Rustadca8dfe22014-07-24 06:19:24 +00001399 { .reg = 0 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001400};
1401
1402/* default 82598 register test */
Jeff Kirsher66744502010-12-01 19:59:50 +00001403static const struct ixgbe_reg_test reg_test_82598[] = {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001404 { IXGBE_FCRTL(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1405 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1406 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1407 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1408 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1409 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1410 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1411 /* Enable all four RX queues before testing. */
1412 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1413 /* RDH is read-only for 82598, only test RDT. */
1414 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1415 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1416 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1417 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1418 { IXGBE_TIPG, 1, PATTERN_TEST, 0x000000FF, 0x000000FF },
1419 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1420 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1421 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1422 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000003, 0x00000003 },
1423 { IXGBE_DTXCTL, 1, SET_READ_TEST, 0x00000005, 0x00000005 },
1424 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1425 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x800CFFFF, 0x800CFFFF },
1426 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
Mark Rustadca8dfe22014-07-24 06:19:24 +00001427 { .reg = 0 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001428};
1429
Emil Tantilov95a46012011-04-14 07:46:41 +00001430static bool reg_pattern_test(struct ixgbe_adapter *adapter, u64 *data, int reg,
1431 u32 mask, u32 write)
1432{
1433 u32 pat, val, before;
1434 static const u32 test_pattern[] = {
1435 0x5A5A5A5A, 0xA5A5A5A5, 0x00000000, 0xFFFFFFFF};
Jeff Kirsher66744502010-12-01 19:59:50 +00001436
Mark Rustadb0483c82014-01-14 18:53:17 -08001437 if (ixgbe_removed(adapter->hw.hw_addr)) {
1438 *data = 1;
Joe Perches4e833c52015-03-29 18:25:12 -07001439 return true;
Mark Rustadb0483c82014-01-14 18:53:17 -08001440 }
Emil Tantilov95a46012011-04-14 07:46:41 +00001441 for (pat = 0; pat < ARRAY_SIZE(test_pattern); pat++) {
Mark Rustad49bde312014-01-14 18:53:14 -08001442 before = ixgbe_read_reg(&adapter->hw, reg);
1443 ixgbe_write_reg(&adapter->hw, reg, test_pattern[pat] & write);
1444 val = ixgbe_read_reg(&adapter->hw, reg);
Emil Tantilov95a46012011-04-14 07:46:41 +00001445 if (val != (test_pattern[pat] & write & mask)) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00001446 e_err(drv, "pattern test reg %04X failed: got 0x%08X expected 0x%08X\n",
Emil Tantilov95a46012011-04-14 07:46:41 +00001447 reg, val, (test_pattern[pat] & write & mask));
1448 *data = reg;
Mark Rustad49bde312014-01-14 18:53:14 -08001449 ixgbe_write_reg(&adapter->hw, reg, before);
1450 return true;
Emil Tantilov95a46012011-04-14 07:46:41 +00001451 }
Mark Rustad49bde312014-01-14 18:53:14 -08001452 ixgbe_write_reg(&adapter->hw, reg, before);
Emil Tantilov95a46012011-04-14 07:46:41 +00001453 }
Mark Rustad49bde312014-01-14 18:53:14 -08001454 return false;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001455}
1456
Emil Tantilov95a46012011-04-14 07:46:41 +00001457static bool reg_set_and_check(struct ixgbe_adapter *adapter, u64 *data, int reg,
1458 u32 mask, u32 write)
1459{
1460 u32 val, before;
Mark Rustad49bde312014-01-14 18:53:14 -08001461
Mark Rustadb0483c82014-01-14 18:53:17 -08001462 if (ixgbe_removed(adapter->hw.hw_addr)) {
1463 *data = 1;
Joe Perches4e833c52015-03-29 18:25:12 -07001464 return true;
Mark Rustadb0483c82014-01-14 18:53:17 -08001465 }
Mark Rustad49bde312014-01-14 18:53:14 -08001466 before = ixgbe_read_reg(&adapter->hw, reg);
1467 ixgbe_write_reg(&adapter->hw, reg, write & mask);
1468 val = ixgbe_read_reg(&adapter->hw, reg);
Emil Tantilov95a46012011-04-14 07:46:41 +00001469 if ((write & mask) != (val & mask)) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00001470 e_err(drv, "set/check reg %04X test failed: got 0x%08X expected 0x%08X\n",
1471 reg, (val & mask), (write & mask));
Emil Tantilov95a46012011-04-14 07:46:41 +00001472 *data = reg;
Mark Rustad49bde312014-01-14 18:53:14 -08001473 ixgbe_write_reg(&adapter->hw, reg, before);
1474 return true;
Emil Tantilov95a46012011-04-14 07:46:41 +00001475 }
Mark Rustad49bde312014-01-14 18:53:14 -08001476 ixgbe_write_reg(&adapter->hw, reg, before);
1477 return false;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001478}
1479
1480static int ixgbe_reg_test(struct ixgbe_adapter *adapter, u64 *data)
1481{
Jeff Kirsher66744502010-12-01 19:59:50 +00001482 const struct ixgbe_reg_test *test;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001483 u32 value, before, after;
1484 u32 i, toggle;
1485
Mark Rustadb0483c82014-01-14 18:53:17 -08001486 if (ixgbe_removed(adapter->hw.hw_addr)) {
1487 e_err(drv, "Adapter removed - register test blocked\n");
1488 *data = 1;
1489 return 1;
1490 }
Alexander Duyckbd508172010-11-16 19:27:03 -08001491 switch (adapter->hw.mac.type) {
1492 case ixgbe_mac_82598EB:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001493 toggle = 0x7FFFF3FF;
1494 test = reg_test_82598;
Alexander Duyckbd508172010-11-16 19:27:03 -08001495 break;
1496 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001497 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001498 case ixgbe_mac_X550:
1499 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07001500 case ixgbe_mac_x550em_a:
Alexander Duyckbd508172010-11-16 19:27:03 -08001501 toggle = 0x7FFFF30F;
1502 test = reg_test_82599;
1503 break;
1504 default:
1505 *data = 1;
1506 return 1;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001507 }
1508
1509 /*
1510 * Because the status register is such a special case,
1511 * we handle it separately from the rest of the register
1512 * tests. Some bits are read-only, some toggle, and some
1513 * are writeable on newer MACs.
1514 */
Mark Rustad49bde312014-01-14 18:53:14 -08001515 before = ixgbe_read_reg(&adapter->hw, IXGBE_STATUS);
1516 value = (ixgbe_read_reg(&adapter->hw, IXGBE_STATUS) & toggle);
1517 ixgbe_write_reg(&adapter->hw, IXGBE_STATUS, toggle);
1518 after = ixgbe_read_reg(&adapter->hw, IXGBE_STATUS) & toggle;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001519 if (value != after) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00001520 e_err(drv, "failed STATUS register test got: 0x%08X expected: 0x%08X\n",
1521 after, value);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001522 *data = 1;
1523 return 1;
1524 }
1525 /* restore previous status */
Mark Rustad49bde312014-01-14 18:53:14 -08001526 ixgbe_write_reg(&adapter->hw, IXGBE_STATUS, before);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001527
1528 /*
1529 * Perform the remainder of the register test, looping through
1530 * the test table until we either fail or reach the null entry.
1531 */
1532 while (test->reg) {
1533 for (i = 0; i < test->array_len; i++) {
Mark Rustad49bde312014-01-14 18:53:14 -08001534 bool b = false;
1535
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001536 switch (test->test_type) {
1537 case PATTERN_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001538 b = reg_pattern_test(adapter, data,
1539 test->reg + (i * 0x40),
1540 test->mask,
1541 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001542 break;
1543 case SET_READ_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001544 b = reg_set_and_check(adapter, data,
1545 test->reg + (i * 0x40),
1546 test->mask,
1547 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001548 break;
1549 case WRITE_NO_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001550 ixgbe_write_reg(&adapter->hw,
1551 test->reg + (i * 0x40),
1552 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001553 break;
1554 case TABLE32_TEST:
Mark Rustad49bde312014-01-14 18:53:14 -08001555 b = reg_pattern_test(adapter, data,
1556 test->reg + (i * 4),
1557 test->mask,
1558 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001559 break;
1560 case TABLE64_TEST_LO:
Mark Rustad49bde312014-01-14 18:53:14 -08001561 b = reg_pattern_test(adapter, data,
1562 test->reg + (i * 8),
1563 test->mask,
1564 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001565 break;
1566 case TABLE64_TEST_HI:
Mark Rustad49bde312014-01-14 18:53:14 -08001567 b = reg_pattern_test(adapter, data,
1568 (test->reg + 4) + (i * 8),
1569 test->mask,
1570 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001571 break;
1572 }
Mark Rustad49bde312014-01-14 18:53:14 -08001573 if (b)
1574 return 1;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001575 }
1576 test++;
1577 }
1578
1579 *data = 0;
1580 return 0;
1581}
1582
1583static int ixgbe_eeprom_test(struct ixgbe_adapter *adapter, u64 *data)
1584{
1585 struct ixgbe_hw *hw = &adapter->hw;
1586 if (hw->eeprom.ops.validate_checksum(hw, NULL))
1587 *data = 1;
1588 else
1589 *data = 0;
1590 return *data;
1591}
1592
1593static irqreturn_t ixgbe_test_intr(int irq, void *data)
1594{
1595 struct net_device *netdev = (struct net_device *) data;
1596 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1597
1598 adapter->test_icr |= IXGBE_READ_REG(&adapter->hw, IXGBE_EICR);
1599
1600 return IRQ_HANDLED;
1601}
1602
1603static int ixgbe_intr_test(struct ixgbe_adapter *adapter, u64 *data)
1604{
1605 struct net_device *netdev = adapter->netdev;
1606 u32 mask, i = 0, shared_int = true;
1607 u32 irq = adapter->pdev->irq;
1608
1609 *data = 0;
1610
1611 /* Hook up test interrupt handler just for this test */
1612 if (adapter->msix_entries) {
1613 /* NOTE: we don't test MSI-X interrupts here, yet */
1614 return 0;
1615 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
1616 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001617 if (request_irq(irq, ixgbe_test_intr, 0, netdev->name,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001618 netdev)) {
1619 *data = 1;
1620 return -1;
1621 }
Joe Perchesa0607fd2009-11-18 23:29:17 -08001622 } else if (!request_irq(irq, ixgbe_test_intr, IRQF_PROBE_SHARED,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001623 netdev->name, netdev)) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001624 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001625 } else if (request_irq(irq, ixgbe_test_intr, IRQF_SHARED,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001626 netdev->name, netdev)) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001627 *data = 1;
1628 return -1;
1629 }
Emil Tantilov396e7992010-07-01 20:05:12 +00001630 e_info(hw, "testing %s interrupt\n", shared_int ?
1631 "shared" : "unshared");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001632
1633 /* Disable all the interrupts */
1634 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001635 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001636 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001637
1638 /* Test each interrupt */
1639 for (; i < 10; i++) {
1640 /* Interrupt to test */
Jacob Kellerb4f47a42016-04-13 16:08:22 -07001641 mask = BIT(i);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001642
1643 if (!shared_int) {
1644 /*
1645 * Disable the interrupts to be reported in
1646 * the cause register and then force the same
1647 * interrupt and see if one gets posted. If
1648 * an interrupt was posted to the bus, the
1649 * test failed.
1650 */
1651 adapter->test_icr = 0;
1652 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001653 ~mask & 0x00007FFF);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001654 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001655 ~mask & 0x00007FFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001656 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001657 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001658
1659 if (adapter->test_icr & mask) {
1660 *data = 3;
1661 break;
1662 }
1663 }
1664
1665 /*
1666 * Enable the interrupt to be reported in the cause
1667 * register and then force the same interrupt and see
1668 * if one gets posted. If an interrupt was not posted
1669 * to the bus, the test failed.
1670 */
1671 adapter->test_icr = 0;
1672 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
1673 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001674 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001675 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001676
Jacob Keller8105ecd2014-04-09 06:03:16 +00001677 if (!(adapter->test_icr & mask)) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001678 *data = 4;
1679 break;
1680 }
1681
1682 if (!shared_int) {
1683 /*
1684 * Disable the other interrupts to be reported in
1685 * the cause register and then force the other
1686 * interrupts and see if any get posted. If
1687 * an interrupt was posted to the bus, the
1688 * test failed.
1689 */
1690 adapter->test_icr = 0;
1691 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001692 ~mask & 0x00007FFF);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001693 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
Jacob Kellere7cf7452014-04-09 06:03:10 +00001694 ~mask & 0x00007FFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001695 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001696 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001697
1698 if (adapter->test_icr) {
1699 *data = 5;
1700 break;
1701 }
1702 }
1703 }
1704
1705 /* Disable all the interrupts */
1706 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001707 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001708 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001709
1710 /* Unhook test interrupt handler */
1711 free_irq(irq, netdev);
1712
1713 return *data;
1714}
1715
1716static void ixgbe_free_desc_rings(struct ixgbe_adapter *adapter)
1717{
1718 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1719 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
1720 struct ixgbe_hw *hw = &adapter->hw;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001721 u32 reg_ctl;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001722
1723 /* shut down the DMA engines now so they can be reinitialized later */
1724
1725 /* first Rx */
Don Skidmore1f9ac572015-03-13 13:54:30 -07001726 hw->mac.ops.disable_rx(hw);
Yi Zou2d39d572011-01-06 14:29:56 +00001727 ixgbe_disable_rx_queue(adapter, rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001728
1729 /* now Tx */
Alexander Duyck84418e32010-08-19 13:40:54 +00001730 reg_ctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx));
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001731 reg_ctl &= ~IXGBE_TXDCTL_ENABLE;
Alexander Duyck84418e32010-08-19 13:40:54 +00001732 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx), reg_ctl);
1733
Alexander Duyckbd508172010-11-16 19:27:03 -08001734 switch (hw->mac.type) {
1735 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001736 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001737 case ixgbe_mac_X550:
1738 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07001739 case ixgbe_mac_x550em_a:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001740 reg_ctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1741 reg_ctl &= ~IXGBE_DMATXCTL_TE;
1742 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, reg_ctl);
Alexander Duyckbd508172010-11-16 19:27:03 -08001743 break;
1744 default:
1745 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001746 }
1747
1748 ixgbe_reset(adapter);
1749
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001750 ixgbe_free_tx_resources(&adapter->test_tx_ring);
1751 ixgbe_free_rx_resources(&adapter->test_rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001752}
1753
1754static int ixgbe_setup_desc_rings(struct ixgbe_adapter *adapter)
1755{
1756 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1757 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
Don Skidmore1f9ac572015-03-13 13:54:30 -07001758 struct ixgbe_hw *hw = &adapter->hw;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001759 u32 rctl, reg_data;
Alexander Duyck84418e32010-08-19 13:40:54 +00001760 int ret_val;
1761 int err;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001762
1763 /* Setup Tx descriptor ring and Tx buffers */
Alexander Duyck84418e32010-08-19 13:40:54 +00001764 tx_ring->count = IXGBE_DEFAULT_TXD;
1765 tx_ring->queue_index = 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001766 tx_ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001767 tx_ring->netdev = adapter->netdev;
Alexander Duyck84418e32010-08-19 13:40:54 +00001768 tx_ring->reg_idx = adapter->tx_ring[0]->reg_idx;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001769
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001770 err = ixgbe_setup_tx_resources(tx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00001771 if (err)
1772 return 1;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001773
Alexander Duyckbd508172010-11-16 19:27:03 -08001774 switch (adapter->hw.mac.type) {
1775 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001776 case ixgbe_mac_X540:
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001777 case ixgbe_mac_X550:
1778 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07001779 case ixgbe_mac_x550em_a:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001780 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_DMATXCTL);
1781 reg_data |= IXGBE_DMATXCTL_TE;
1782 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DMATXCTL, reg_data);
Alexander Duyckbd508172010-11-16 19:27:03 -08001783 break;
1784 default:
1785 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001786 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001787
Alexander Duyck84418e32010-08-19 13:40:54 +00001788 ixgbe_configure_tx_ring(adapter, tx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001789
1790 /* Setup Rx Descriptor ring and Rx buffers */
Alexander Duyck84418e32010-08-19 13:40:54 +00001791 rx_ring->count = IXGBE_DEFAULT_RXD;
1792 rx_ring->queue_index = 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001793 rx_ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001794 rx_ring->netdev = adapter->netdev;
Alexander Duyck84418e32010-08-19 13:40:54 +00001795 rx_ring->reg_idx = adapter->rx_ring[0]->reg_idx;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001796
John Fastabend92470802017-04-24 03:30:17 -07001797 err = ixgbe_setup_rx_resources(adapter, rx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00001798 if (err) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001799 ret_val = 4;
1800 goto err_nomem;
1801 }
1802
Don Skidmore1f9ac572015-03-13 13:54:30 -07001803 hw->mac.ops.disable_rx(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001804
Alexander Duyck84418e32010-08-19 13:40:54 +00001805 ixgbe_configure_rx_ring(adapter, rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001806
Don Skidmore1f9ac572015-03-13 13:54:30 -07001807 rctl = IXGBE_READ_REG(&adapter->hw, IXGBE_RXCTRL);
1808 rctl |= IXGBE_RXCTRL_DMBYPS;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001809 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXCTRL, rctl);
1810
Don Skidmore1f9ac572015-03-13 13:54:30 -07001811 hw->mac.ops.enable_rx(hw);
1812
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001813 return 0;
1814
1815err_nomem:
1816 ixgbe_free_desc_rings(adapter);
1817 return ret_val;
1818}
1819
1820static int ixgbe_setup_loopback_test(struct ixgbe_adapter *adapter)
1821{
1822 struct ixgbe_hw *hw = &adapter->hw;
1823 u32 reg_data;
1824
Don Skidmoree7fd9252011-04-16 05:29:14 +00001825
Alexander Duyck84418e32010-08-19 13:40:54 +00001826 /* Setup MAC loopback */
Emil Tantilov26b47422013-04-12 02:10:25 +00001827 reg_data = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001828 reg_data |= IXGBE_HLREG0_LPBK;
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001829 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, reg_data);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001830
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001831 reg_data = IXGBE_READ_REG(hw, IXGBE_FCTRL);
Alexander Duyck84418e32010-08-19 13:40:54 +00001832 reg_data |= IXGBE_FCTRL_BAM | IXGBE_FCTRL_SBP | IXGBE_FCTRL_MPE;
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001833 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, reg_data);
Alexander Duyck84418e32010-08-19 13:40:54 +00001834
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001835 /* X540 and X550 needs to set the MACC.FLU bit to force link up */
1836 switch (adapter->hw.mac.type) {
1837 case ixgbe_mac_X540:
1838 case ixgbe_mac_X550:
1839 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07001840 case ixgbe_mac_x550em_a:
Emil Tantilov26b47422013-04-12 02:10:25 +00001841 reg_data = IXGBE_READ_REG(hw, IXGBE_MACC);
1842 reg_data |= IXGBE_MACC_FLU;
1843 IXGBE_WRITE_REG(hw, IXGBE_MACC, reg_data);
Don Skidmore9a75a1a2014-11-07 03:53:35 +00001844 break;
1845 default:
Emil Tantilov26b47422013-04-12 02:10:25 +00001846 if (hw->mac.orig_autoc) {
1847 reg_data = hw->mac.orig_autoc | IXGBE_AUTOC_FLU;
1848 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, reg_data);
1849 } else {
1850 return 10;
1851 }
1852 }
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001853 IXGBE_WRITE_FLUSH(hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001854 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001855
1856 /* Disable Atlas Tx lanes; re-enabled in reset path */
1857 if (hw->mac.type == ixgbe_mac_82598EB) {
1858 u8 atlas;
1859
1860 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, &atlas);
1861 atlas |= IXGBE_ATLAS_PDN_TX_REG_EN;
1862 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, atlas);
1863
1864 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, &atlas);
1865 atlas |= IXGBE_ATLAS_PDN_TX_10G_QL_ALL;
1866 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, atlas);
1867
1868 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, &atlas);
1869 atlas |= IXGBE_ATLAS_PDN_TX_1G_QL_ALL;
1870 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, atlas);
1871
1872 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, &atlas);
1873 atlas |= IXGBE_ATLAS_PDN_TX_AN_QL_ALL;
1874 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, atlas);
1875 }
1876
1877 return 0;
1878}
1879
1880static void ixgbe_loopback_cleanup(struct ixgbe_adapter *adapter)
1881{
1882 u32 reg_data;
1883
1884 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_HLREG0);
1885 reg_data &= ~IXGBE_HLREG0_LPBK;
1886 IXGBE_WRITE_REG(&adapter->hw, IXGBE_HLREG0, reg_data);
1887}
1888
1889static void ixgbe_create_lbtest_frame(struct sk_buff *skb,
Alexander Duyck3832b262012-02-08 07:50:09 +00001890 unsigned int frame_size)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001891{
1892 memset(skb->data, 0xFF, frame_size);
Alexander Duyck3832b262012-02-08 07:50:09 +00001893 frame_size >>= 1;
1894 memset(&skb->data[frame_size], 0xAA, frame_size / 2 - 1);
1895 memset(&skb->data[frame_size + 10], 0xBE, 1);
1896 memset(&skb->data[frame_size + 12], 0xAF, 1);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001897}
1898
Alexander Duyck3832b262012-02-08 07:50:09 +00001899static bool ixgbe_check_lbtest_frame(struct ixgbe_rx_buffer *rx_buffer,
1900 unsigned int frame_size)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001901{
Alexander Duyck3832b262012-02-08 07:50:09 +00001902 unsigned char *data;
1903 bool match = true;
1904
1905 frame_size >>= 1;
1906
Alexander Duyckf8003262012-03-03 02:35:52 +00001907 data = kmap(rx_buffer->page) + rx_buffer->page_offset;
Alexander Duyck3832b262012-02-08 07:50:09 +00001908
1909 if (data[3] != 0xFF ||
1910 data[frame_size + 10] != 0xBE ||
1911 data[frame_size + 12] != 0xAF)
1912 match = false;
1913
Alexander Duyckf8003262012-03-03 02:35:52 +00001914 kunmap(rx_buffer->page);
1915
Alexander Duyck3832b262012-02-08 07:50:09 +00001916 return match;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001917}
1918
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001919static u16 ixgbe_clean_test_rings(struct ixgbe_ring *rx_ring,
Alexander Duyck3832b262012-02-08 07:50:09 +00001920 struct ixgbe_ring *tx_ring,
1921 unsigned int size)
Alexander Duyck84418e32010-08-19 13:40:54 +00001922{
1923 union ixgbe_adv_rx_desc *rx_desc;
Alexander Duyck84418e32010-08-19 13:40:54 +00001924 u16 rx_ntc, tx_ntc, count = 0;
1925
1926 /* initialize next to clean and descriptor values */
1927 rx_ntc = rx_ring->next_to_clean;
1928 tx_ntc = tx_ring->next_to_clean;
Alexander Duycke4f74022012-01-31 02:59:44 +00001929 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ntc);
Alexander Duyck84418e32010-08-19 13:40:54 +00001930
Emil Tantilov761c2a42017-08-29 12:21:48 -07001931 while (tx_ntc != tx_ring->next_to_use) {
1932 union ixgbe_adv_tx_desc *tx_desc;
1933 struct ixgbe_tx_buffer *tx_buffer;
Alexander Duyck84418e32010-08-19 13:40:54 +00001934
Emil Tantilov761c2a42017-08-29 12:21:48 -07001935 tx_desc = IXGBE_TX_DESC(tx_ring, tx_ntc);
Alexander Duyck84418e32010-08-19 13:40:54 +00001936
Emil Tantilov761c2a42017-08-29 12:21:48 -07001937 /* if DD is not set transmit has not completed */
1938 if (!(tx_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
1939 return count;
Alexander Duyckf8003262012-03-03 02:35:52 +00001940
Alexander Duyck84418e32010-08-19 13:40:54 +00001941 /* unmap buffer on Tx side */
Alexander Duyck3832b262012-02-08 07:50:09 +00001942 tx_buffer = &tx_ring->tx_buffer_info[tx_ntc];
Alexander Duyckffed21b2017-01-17 08:37:29 -08001943
1944 /* Free all the Tx ring sk_buffs */
1945 dev_kfree_skb_any(tx_buffer->skb);
1946
1947 /* unmap skb header data */
1948 dma_unmap_single(tx_ring->dev,
1949 dma_unmap_addr(tx_buffer, dma),
1950 dma_unmap_len(tx_buffer, len),
1951 DMA_TO_DEVICE);
1952 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyck84418e32010-08-19 13:40:54 +00001953
Emil Tantilov761c2a42017-08-29 12:21:48 -07001954 /* increment Tx next to clean counter */
Alexander Duyck84418e32010-08-19 13:40:54 +00001955 tx_ntc++;
1956 if (tx_ntc == tx_ring->count)
1957 tx_ntc = 0;
Emil Tantilov761c2a42017-08-29 12:21:48 -07001958 }
1959
1960 while (rx_desc->wb.upper.length) {
1961 struct ixgbe_rx_buffer *rx_buffer;
1962
1963 /* check Rx buffer */
1964 rx_buffer = &rx_ring->rx_buffer_info[rx_ntc];
1965
1966 /* sync Rx buffer for CPU read */
1967 dma_sync_single_for_cpu(rx_ring->dev,
1968 rx_buffer->dma,
1969 ixgbe_rx_bufsz(rx_ring),
1970 DMA_FROM_DEVICE);
1971
1972 /* verify contents of skb */
1973 if (ixgbe_check_lbtest_frame(rx_buffer, size))
1974 count++;
1975 else
1976 break;
1977
1978 /* sync Rx buffer for device write */
1979 dma_sync_single_for_device(rx_ring->dev,
1980 rx_buffer->dma,
1981 ixgbe_rx_bufsz(rx_ring),
1982 DMA_FROM_DEVICE);
1983
1984 /* increment Rx next to clean counter */
1985 rx_ntc++;
1986 if (rx_ntc == rx_ring->count)
1987 rx_ntc = 0;
Alexander Duyck84418e32010-08-19 13:40:54 +00001988
1989 /* fetch next descriptor */
Alexander Duycke4f74022012-01-31 02:59:44 +00001990 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ntc);
Alexander Duyck84418e32010-08-19 13:40:54 +00001991 }
1992
John Fastabenddad8a3b2012-04-23 12:22:39 +00001993 netdev_tx_reset_queue(txring_txq(tx_ring));
1994
Alexander Duyck84418e32010-08-19 13:40:54 +00001995 /* re-map buffers to ring, store next to clean values */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001996 ixgbe_alloc_rx_buffers(rx_ring, count);
Alexander Duyck84418e32010-08-19 13:40:54 +00001997 rx_ring->next_to_clean = rx_ntc;
1998 tx_ring->next_to_clean = tx_ntc;
1999
2000 return count;
2001}
2002
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002003static int ixgbe_run_loopback_test(struct ixgbe_adapter *adapter)
2004{
2005 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
2006 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
Alexander Duyck84418e32010-08-19 13:40:54 +00002007 int i, j, lc, good_cnt, ret_val = 0;
2008 unsigned int size = 1024;
2009 netdev_tx_t tx_ret_val;
2010 struct sk_buff *skb;
Emil Tantilov91ffdc82013-07-23 01:56:58 +00002011 u32 flags_orig = adapter->flags;
2012
2013 /* DCB can modify the frames on Tx */
2014 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002015
Alexander Duyck84418e32010-08-19 13:40:54 +00002016 /* allocate test skb */
2017 skb = alloc_skb(size, GFP_KERNEL);
2018 if (!skb)
2019 return 11;
2020
2021 /* place data into test skb */
2022 ixgbe_create_lbtest_frame(skb, size);
2023 skb_put(skb, size);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002024
2025 /*
2026 * Calculate the loop count based on the largest descriptor ring
2027 * The idea is to wrap the largest ring a number of times using 64
2028 * send/receive pairs during each loop
2029 */
2030
2031 if (rx_ring->count <= tx_ring->count)
2032 lc = ((tx_ring->count / 64) * 2) + 1;
2033 else
2034 lc = ((rx_ring->count / 64) * 2) + 1;
2035
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002036 for (j = 0; j <= lc; j++) {
Alexander Duyck84418e32010-08-19 13:40:54 +00002037 /* reset count of good packets */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002038 good_cnt = 0;
Alexander Duyck84418e32010-08-19 13:40:54 +00002039
2040 /* place 64 packets on the transmit queue*/
2041 for (i = 0; i < 64; i++) {
2042 skb_get(skb);
2043 tx_ret_val = ixgbe_xmit_frame_ring(skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00002044 adapter,
2045 tx_ring);
2046 if (tx_ret_val == NETDEV_TX_OK)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002047 good_cnt++;
Alexander Duyck84418e32010-08-19 13:40:54 +00002048 }
2049
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002050 if (good_cnt != 64) {
Alexander Duyck84418e32010-08-19 13:40:54 +00002051 ret_val = 12;
2052 break;
2053 }
2054
2055 /* allow 200 milliseconds for packets to go from Tx to Rx */
2056 msleep(200);
2057
Alexander Duyckfc77dc32010-11-16 19:26:51 -08002058 good_cnt = ixgbe_clean_test_rings(rx_ring, tx_ring, size);
Alexander Duyck84418e32010-08-19 13:40:54 +00002059 if (good_cnt != 64) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002060 ret_val = 13;
2061 break;
2062 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002063 }
2064
Alexander Duyck84418e32010-08-19 13:40:54 +00002065 /* free the original skb */
2066 kfree_skb(skb);
Emil Tantilov91ffdc82013-07-23 01:56:58 +00002067 adapter->flags = flags_orig;
Alexander Duyck84418e32010-08-19 13:40:54 +00002068
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002069 return ret_val;
2070}
2071
2072static int ixgbe_loopback_test(struct ixgbe_adapter *adapter, u64 *data)
2073{
2074 *data = ixgbe_setup_desc_rings(adapter);
2075 if (*data)
2076 goto out;
2077 *data = ixgbe_setup_loopback_test(adapter);
2078 if (*data)
2079 goto err_loopback;
2080 *data = ixgbe_run_loopback_test(adapter);
2081 ixgbe_loopback_cleanup(adapter);
2082
2083err_loopback:
2084 ixgbe_free_desc_rings(adapter);
2085out:
2086 return *data;
2087}
2088
2089static void ixgbe_diag_test(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002090 struct ethtool_test *eth_test, u64 *data)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002091{
2092 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2093 bool if_running = netif_running(netdev);
2094
Mark Rustadb0483c82014-01-14 18:53:17 -08002095 if (ixgbe_removed(adapter->hw.hw_addr)) {
2096 e_err(hw, "Adapter removed - test blocked\n");
2097 data[0] = 1;
2098 data[1] = 1;
2099 data[2] = 1;
2100 data[3] = 1;
Mark Rustad0edd2bd2014-02-28 15:48:56 -08002101 data[4] = 1;
Mark Rustadb0483c82014-01-14 18:53:17 -08002102 eth_test->flags |= ETH_TEST_FL_FAILED;
2103 return;
2104 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002105 set_bit(__IXGBE_TESTING, &adapter->state);
2106 if (eth_test->flags == ETH_TEST_FL_OFFLINE) {
Emil Tantilov4ec375b2013-07-10 02:47:24 +00002107 struct ixgbe_hw *hw = &adapter->hw;
2108
Greg Rosee7d481a2010-03-25 17:06:48 +00002109 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
2110 int i;
2111 for (i = 0; i < adapter->num_vfs; i++) {
2112 if (adapter->vfinfo[i].clear_to_send) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00002113 netdev_warn(netdev, "offline diagnostic is not supported when VFs are present\n");
Greg Rosee7d481a2010-03-25 17:06:48 +00002114 data[0] = 1;
2115 data[1] = 1;
2116 data[2] = 1;
2117 data[3] = 1;
Mark Rustad0edd2bd2014-02-28 15:48:56 -08002118 data[4] = 1;
Greg Rosee7d481a2010-03-25 17:06:48 +00002119 eth_test->flags |= ETH_TEST_FL_FAILED;
2120 clear_bit(__IXGBE_TESTING,
2121 &adapter->state);
2122 goto skip_ol_tests;
2123 }
2124 }
2125 }
2126
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002127 /* Offline tests */
2128 e_info(hw, "offline testing starting\n");
2129
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002130 /* Link test performed before hardware reset so autoneg doesn't
2131 * interfere with test result
2132 */
2133 if (ixgbe_link_test(adapter, &data[4]))
2134 eth_test->flags |= ETH_TEST_FL_FAILED;
2135
Emil Tantilov4ec375b2013-07-10 02:47:24 +00002136 if (if_running)
2137 /* indicate we're in test mode */
Stefan Assmann6c211fe12016-02-03 09:20:48 +01002138 ixgbe_close(netdev);
Emil Tantilov4ec375b2013-07-10 02:47:24 +00002139 else
2140 ixgbe_reset(adapter);
2141
Emil Tantilov396e7992010-07-01 20:05:12 +00002142 e_info(hw, "register testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002143 if (ixgbe_reg_test(adapter, &data[0]))
2144 eth_test->flags |= ETH_TEST_FL_FAILED;
2145
2146 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00002147 e_info(hw, "eeprom testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002148 if (ixgbe_eeprom_test(adapter, &data[1]))
2149 eth_test->flags |= ETH_TEST_FL_FAILED;
2150
2151 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00002152 e_info(hw, "interrupt testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002153 if (ixgbe_intr_test(adapter, &data[2]))
2154 eth_test->flags |= ETH_TEST_FL_FAILED;
2155
Greg Rosebdbec4b2010-01-09 02:27:05 +00002156 /* If SRIOV or VMDq is enabled then skip MAC
2157 * loopback diagnostic. */
2158 if (adapter->flags & (IXGBE_FLAG_SRIOV_ENABLED |
2159 IXGBE_FLAG_VMDQ_ENABLED)) {
Jacob Keller6ec1b712014-04-09 06:03:13 +00002160 e_info(hw, "Skip MAC loopback diagnostic in VT mode\n");
Greg Rosebdbec4b2010-01-09 02:27:05 +00002161 data[3] = 0;
2162 goto skip_loopback;
2163 }
2164
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002165 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00002166 e_info(hw, "loopback testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002167 if (ixgbe_loopback_test(adapter, &data[3]))
2168 eth_test->flags |= ETH_TEST_FL_FAILED;
2169
Greg Rosebdbec4b2010-01-09 02:27:05 +00002170skip_loopback:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002171 ixgbe_reset(adapter);
2172
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002173 /* clear testing bit and return adapter to previous state */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002174 clear_bit(__IXGBE_TESTING, &adapter->state);
2175 if (if_running)
Stefan Assmann6c211fe12016-02-03 09:20:48 +01002176 ixgbe_open(netdev);
Emil Tantilov4ec375b2013-07-10 02:47:24 +00002177 else if (hw->mac.ops.disable_tx_laser)
2178 hw->mac.ops.disable_tx_laser(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002179 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00002180 e_info(hw, "online testing starting\n");
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002181
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002182 /* Online tests */
2183 if (ixgbe_link_test(adapter, &data[4]))
2184 eth_test->flags |= ETH_TEST_FL_FAILED;
2185
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002186 /* Offline tests aren't run; pass by default */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002187 data[0] = 0;
2188 data[1] = 0;
2189 data[2] = 0;
2190 data[3] = 0;
2191
2192 clear_bit(__IXGBE_TESTING, &adapter->state);
2193 }
Jacob Kellerdfcc4612012-11-08 07:07:08 +00002194
Greg Rosee7d481a2010-03-25 17:06:48 +00002195skip_ol_tests:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002196 msleep_interruptible(4 * 1000);
2197}
Auke Kok9a799d72007-09-15 14:07:45 -07002198
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002199static int ixgbe_wol_exclusion(struct ixgbe_adapter *adapter,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002200 struct ethtool_wolinfo *wol)
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002201{
2202 struct ixgbe_hw *hw = &adapter->hw;
Jacob Keller8e2813f2012-04-21 06:05:40 +00002203 int retval = 0;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002204
Jacob Keller8e2813f2012-04-21 06:05:40 +00002205 /* WOL not supported for all devices */
2206 if (!ixgbe_wol_supported(adapter, hw->device_id,
2207 hw->subsystem_device_id)) {
2208 retval = 1;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002209 wol->supported = 0;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002210 }
2211
2212 return retval;
2213}
2214
Auke Kok9a799d72007-09-15 14:07:45 -07002215static void ixgbe_get_wol(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002216 struct ethtool_wolinfo *wol)
Auke Kok9a799d72007-09-15 14:07:45 -07002217{
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002218 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2219
2220 wol->supported = WAKE_UCAST | WAKE_MCAST |
Jacob Kellere7cf7452014-04-09 06:03:10 +00002221 WAKE_BCAST | WAKE_MAGIC;
Auke Kok9a799d72007-09-15 14:07:45 -07002222 wol->wolopts = 0;
2223
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002224 if (ixgbe_wol_exclusion(adapter, wol) ||
2225 !device_can_wakeup(&adapter->pdev->dev))
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002226 return;
2227
2228 if (adapter->wol & IXGBE_WUFC_EX)
2229 wol->wolopts |= WAKE_UCAST;
2230 if (adapter->wol & IXGBE_WUFC_MC)
2231 wol->wolopts |= WAKE_MCAST;
2232 if (adapter->wol & IXGBE_WUFC_BC)
2233 wol->wolopts |= WAKE_BCAST;
2234 if (adapter->wol & IXGBE_WUFC_MAG)
2235 wol->wolopts |= WAKE_MAGIC;
Auke Kok9a799d72007-09-15 14:07:45 -07002236}
2237
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002238static int ixgbe_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
2239{
2240 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2241
2242 if (wol->wolopts & (WAKE_PHY | WAKE_ARP | WAKE_MAGICSECURE))
2243 return -EOPNOTSUPP;
2244
Alexander Duyckd6c519e2009-04-08 13:20:50 +00002245 if (ixgbe_wol_exclusion(adapter, wol))
2246 return wol->wolopts ? -EOPNOTSUPP : 0;
2247
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002248 adapter->wol = 0;
2249
2250 if (wol->wolopts & WAKE_UCAST)
2251 adapter->wol |= IXGBE_WUFC_EX;
2252 if (wol->wolopts & WAKE_MCAST)
2253 adapter->wol |= IXGBE_WUFC_MC;
2254 if (wol->wolopts & WAKE_BCAST)
2255 adapter->wol |= IXGBE_WUFC_BC;
2256 if (wol->wolopts & WAKE_MAGIC)
2257 adapter->wol |= IXGBE_WUFC_MAG;
2258
2259 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
2260
2261 return 0;
2262}
2263
Auke Kok9a799d72007-09-15 14:07:45 -07002264static int ixgbe_nway_reset(struct net_device *netdev)
2265{
2266 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2267
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08002268 if (netif_running(netdev))
2269 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002270
2271 return 0;
2272}
2273
Emil Tantilov66e69612011-04-16 06:12:51 +00002274static int ixgbe_set_phys_id(struct net_device *netdev,
2275 enum ethtool_phys_id_state state)
Auke Kok9a799d72007-09-15 14:07:45 -07002276{
2277 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002278 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07002279
Paul Greenwalt5e999fb42017-04-21 05:37:13 -04002280 if (!hw->mac.ops.led_on || !hw->mac.ops.led_off)
2281 return -EOPNOTSUPP;
2282
Emil Tantilov66e69612011-04-16 06:12:51 +00002283 switch (state) {
2284 case ETHTOOL_ID_ACTIVE:
2285 adapter->led_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
2286 return 2;
Auke Kok9a799d72007-09-15 14:07:45 -07002287
Emil Tantilov66e69612011-04-16 06:12:51 +00002288 case ETHTOOL_ID_ON:
Don Skidmore805cedd2016-10-20 21:42:00 -04002289 hw->mac.ops.led_on(hw, hw->mac.led_link_act);
Emil Tantilov66e69612011-04-16 06:12:51 +00002290 break;
Auke Kok9a799d72007-09-15 14:07:45 -07002291
Emil Tantilov66e69612011-04-16 06:12:51 +00002292 case ETHTOOL_ID_OFF:
Don Skidmore805cedd2016-10-20 21:42:00 -04002293 hw->mac.ops.led_off(hw, hw->mac.led_link_act);
Emil Tantilov66e69612011-04-16 06:12:51 +00002294 break;
2295
2296 case ETHTOOL_ID_INACTIVE:
2297 /* Restore LED settings */
2298 IXGBE_WRITE_REG(&adapter->hw, IXGBE_LEDCTL, adapter->led_reg);
2299 break;
2300 }
Auke Kok9a799d72007-09-15 14:07:45 -07002301
2302 return 0;
2303}
2304
2305static int ixgbe_get_coalesce(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002306 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002307{
2308 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2309
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002310 /* only valid if in constant ITR mode */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002311 if (adapter->rx_itr_setting <= 1)
2312 ec->rx_coalesce_usecs = adapter->rx_itr_setting;
2313 else
2314 ec->rx_coalesce_usecs = adapter->rx_itr_setting >> 2;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002315
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002316 /* if in mixed tx/rx queues per vector mode, report only rx settings */
Alexander Duyck08c88332011-06-11 01:45:03 +00002317 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count)
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002318 return 0;
2319
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002320 /* only valid if in constant ITR mode */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002321 if (adapter->tx_itr_setting <= 1)
2322 ec->tx_coalesce_usecs = adapter->tx_itr_setting;
2323 else
2324 ec->tx_coalesce_usecs = adapter->tx_itr_setting >> 2;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002325
Auke Kok9a799d72007-09-15 14:07:45 -07002326 return 0;
2327}
2328
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002329/*
2330 * this function must be called before setting the new value of
2331 * rx_itr_setting
2332 */
Alexander Duyck567d2de2012-02-11 07:18:57 +00002333static bool ixgbe_update_rsc(struct ixgbe_adapter *adapter)
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002334{
2335 struct net_device *netdev = adapter->netdev;
2336
Alexander Duyck567d2de2012-02-11 07:18:57 +00002337 /* nothing to do if LRO or RSC are not enabled */
2338 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) ||
2339 !(netdev->features & NETIF_F_LRO))
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002340 return false;
2341
Alexander Duyck567d2de2012-02-11 07:18:57 +00002342 /* check the feature flag value and enable RSC if necessary */
2343 if (adapter->rx_itr_setting == 1 ||
2344 adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
2345 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002346 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Jacob Keller6ec1b712014-04-09 06:03:13 +00002347 e_info(probe, "rx-usecs value high enough to re-enable RSC\n");
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002348 return true;
2349 }
Alexander Duyck567d2de2012-02-11 07:18:57 +00002350 /* if interrupt rate is too high then disable RSC */
2351 } else if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
2352 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
2353 e_info(probe, "rx-usecs set too low, disabling RSC\n");
2354 return true;
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002355 }
2356 return false;
2357}
2358
Auke Kok9a799d72007-09-15 14:07:45 -07002359static int ixgbe_set_coalesce(struct net_device *netdev,
Jacob Kellere7cf7452014-04-09 06:03:10 +00002360 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002361{
2362 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Don Skidmore237057a2009-08-11 13:18:14 +00002363 struct ixgbe_q_vector *q_vector;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002364 int i;
Emil Tantilov67da0972013-01-25 06:19:20 +00002365 u16 tx_itr_param, rx_itr_param, tx_itr_prev;
Jesse Brandeburgef021192010-04-27 01:37:41 +00002366 bool need_reset = false;
Auke Kok9a799d72007-09-15 14:07:45 -07002367
Emil Tantilov67da0972013-01-25 06:19:20 +00002368 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count) {
2369 /* reject Tx specific changes in case of mixed RxTx vectors */
2370 if (ec->tx_coalesce_usecs)
2371 return -EINVAL;
2372 tx_itr_prev = adapter->rx_itr_setting;
2373 } else {
2374 tx_itr_prev = adapter->tx_itr_setting;
2375 }
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002376
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002377 if ((ec->rx_coalesce_usecs > (IXGBE_MAX_EITR >> 2)) ||
2378 (ec->tx_coalesce_usecs > (IXGBE_MAX_EITR >> 2)))
2379 return -EINVAL;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002380
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002381 if (ec->rx_coalesce_usecs > 1)
2382 adapter->rx_itr_setting = ec->rx_coalesce_usecs << 2;
2383 else
2384 adapter->rx_itr_setting = ec->rx_coalesce_usecs;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002385
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002386 if (adapter->rx_itr_setting == 1)
2387 rx_itr_param = IXGBE_20K_ITR;
2388 else
2389 rx_itr_param = adapter->rx_itr_setting;
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002390
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002391 if (ec->tx_coalesce_usecs > 1)
2392 adapter->tx_itr_setting = ec->tx_coalesce_usecs << 2;
2393 else
2394 adapter->tx_itr_setting = ec->tx_coalesce_usecs;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002395
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002396 if (adapter->tx_itr_setting == 1)
Alexander Duyck8ac34f12015-07-30 15:19:28 -07002397 tx_itr_param = IXGBE_12K_ITR;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002398 else
2399 tx_itr_param = adapter->tx_itr_setting;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002400
Emil Tantilov67da0972013-01-25 06:19:20 +00002401 /* mixed Rx/Tx */
2402 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count)
2403 adapter->tx_itr_setting = adapter->rx_itr_setting;
2404
Emil Tantilov67da0972013-01-25 06:19:20 +00002405 /* detect ITR changes that require update of TXDCTL.WTHRESH */
Emil Tantilov2e010382013-10-22 08:21:04 +00002406 if ((adapter->tx_itr_setting != 1) &&
Emil Tantilov67da0972013-01-25 06:19:20 +00002407 (adapter->tx_itr_setting < IXGBE_100K_ITR)) {
2408 if ((tx_itr_prev == 1) ||
Emil Tantilov2e010382013-10-22 08:21:04 +00002409 (tx_itr_prev >= IXGBE_100K_ITR))
Emil Tantilov67da0972013-01-25 06:19:20 +00002410 need_reset = true;
2411 } else {
Emil Tantilov2e010382013-10-22 08:21:04 +00002412 if ((tx_itr_prev != 1) &&
Emil Tantilov67da0972013-01-25 06:19:20 +00002413 (tx_itr_prev < IXGBE_100K_ITR))
2414 need_reset = true;
2415 }
Emil Tantilovffefa9f2014-09-18 08:05:02 +00002416
Alexander Duyck567d2de2012-02-11 07:18:57 +00002417 /* check the old value and enable RSC if necessary */
Emil Tantilov67da0972013-01-25 06:19:20 +00002418 need_reset |= ixgbe_update_rsc(adapter);
Alexander Duyck567d2de2012-02-11 07:18:57 +00002419
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002420 for (i = 0; i < adapter->num_q_vectors; i++) {
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002421 q_vector = adapter->q_vector[i];
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002422 if (q_vector->tx.count && !q_vector->rx.count)
2423 /* tx only */
2424 q_vector->itr = tx_itr_param;
2425 else
2426 /* rx only or mixed */
2427 q_vector->itr = rx_itr_param;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002428 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002429 }
2430
Jesse Brandeburgef021192010-04-27 01:37:41 +00002431 /*
2432 * do reset here at the end to make sure EITR==0 case is handled
2433 * correctly w.r.t stopping tx, and changing TXDCTL.WTHRESH settings
2434 * also locks in RSC enable/disable which requires reset
2435 */
Emil Tantilovc988ee82011-05-13 02:22:45 +00002436 if (need_reset)
2437 ixgbe_do_reset(netdev);
Jesse Brandeburgef021192010-04-27 01:37:41 +00002438
Auke Kok9a799d72007-09-15 14:07:45 -07002439 return 0;
2440}
2441
Alexander Duyck3e053342011-05-11 07:18:47 +00002442static int ixgbe_get_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2443 struct ethtool_rxnfc *cmd)
2444{
2445 union ixgbe_atr_input *mask = &adapter->fdir_mask;
2446 struct ethtool_rx_flow_spec *fsp =
2447 (struct ethtool_rx_flow_spec *)&cmd->fs;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002448 struct hlist_node *node2;
Alexander Duyck3e053342011-05-11 07:18:47 +00002449 struct ixgbe_fdir_filter *rule = NULL;
2450
2451 /* report total rule count */
2452 cmd->data = (1024 << adapter->fdir_pballoc) - 2;
2453
Sasha Levinb67bfe02013-02-27 17:06:00 -08002454 hlist_for_each_entry_safe(rule, node2,
Alexander Duyck3e053342011-05-11 07:18:47 +00002455 &adapter->fdir_filter_list, fdir_node) {
2456 if (fsp->location <= rule->sw_idx)
2457 break;
2458 }
2459
2460 if (!rule || fsp->location != rule->sw_idx)
2461 return -EINVAL;
2462
2463 /* fill out the flow spec entry */
2464
2465 /* set flow type field */
2466 switch (rule->filter.formatted.flow_type) {
2467 case IXGBE_ATR_FLOW_TYPE_TCPV4:
2468 fsp->flow_type = TCP_V4_FLOW;
2469 break;
2470 case IXGBE_ATR_FLOW_TYPE_UDPV4:
2471 fsp->flow_type = UDP_V4_FLOW;
2472 break;
2473 case IXGBE_ATR_FLOW_TYPE_SCTPV4:
2474 fsp->flow_type = SCTP_V4_FLOW;
2475 break;
2476 case IXGBE_ATR_FLOW_TYPE_IPV4:
2477 fsp->flow_type = IP_USER_FLOW;
2478 fsp->h_u.usr_ip4_spec.ip_ver = ETH_RX_NFC_IP4;
2479 fsp->h_u.usr_ip4_spec.proto = 0;
2480 fsp->m_u.usr_ip4_spec.proto = 0;
2481 break;
2482 default:
2483 return -EINVAL;
2484 }
2485
2486 fsp->h_u.tcp_ip4_spec.psrc = rule->filter.formatted.src_port;
2487 fsp->m_u.tcp_ip4_spec.psrc = mask->formatted.src_port;
2488 fsp->h_u.tcp_ip4_spec.pdst = rule->filter.formatted.dst_port;
2489 fsp->m_u.tcp_ip4_spec.pdst = mask->formatted.dst_port;
2490 fsp->h_u.tcp_ip4_spec.ip4src = rule->filter.formatted.src_ip[0];
2491 fsp->m_u.tcp_ip4_spec.ip4src = mask->formatted.src_ip[0];
2492 fsp->h_u.tcp_ip4_spec.ip4dst = rule->filter.formatted.dst_ip[0];
2493 fsp->m_u.tcp_ip4_spec.ip4dst = mask->formatted.dst_ip[0];
2494 fsp->h_ext.vlan_tci = rule->filter.formatted.vlan_id;
2495 fsp->m_ext.vlan_tci = mask->formatted.vlan_id;
2496 fsp->h_ext.vlan_etype = rule->filter.formatted.flex_bytes;
2497 fsp->m_ext.vlan_etype = mask->formatted.flex_bytes;
2498 fsp->h_ext.data[1] = htonl(rule->filter.formatted.vm_pool);
2499 fsp->m_ext.data[1] = htonl(mask->formatted.vm_pool);
2500 fsp->flow_type |= FLOW_EXT;
2501
2502 /* record action */
2503 if (rule->action == IXGBE_FDIR_DROP_QUEUE)
2504 fsp->ring_cookie = RX_CLS_FLOW_DISC;
2505 else
2506 fsp->ring_cookie = rule->action;
2507
2508 return 0;
2509}
2510
2511static int ixgbe_get_ethtool_fdir_all(struct ixgbe_adapter *adapter,
2512 struct ethtool_rxnfc *cmd,
2513 u32 *rule_locs)
2514{
Sasha Levinb67bfe02013-02-27 17:06:00 -08002515 struct hlist_node *node2;
Alexander Duyck3e053342011-05-11 07:18:47 +00002516 struct ixgbe_fdir_filter *rule;
2517 int cnt = 0;
2518
2519 /* report total rule count */
2520 cmd->data = (1024 << adapter->fdir_pballoc) - 2;
2521
Sasha Levinb67bfe02013-02-27 17:06:00 -08002522 hlist_for_each_entry_safe(rule, node2,
Alexander Duyck3e053342011-05-11 07:18:47 +00002523 &adapter->fdir_filter_list, fdir_node) {
2524 if (cnt == cmd->rule_cnt)
2525 return -EMSGSIZE;
2526 rule_locs[cnt] = rule->sw_idx;
2527 cnt++;
2528 }
2529
Ben Hutchings473e64e2011-09-06 13:52:47 +00002530 cmd->rule_cnt = cnt;
2531
Alexander Duyck3e053342011-05-11 07:18:47 +00002532 return 0;
2533}
2534
Alexander Duyckef6afc02012-02-08 07:51:53 +00002535static int ixgbe_get_rss_hash_opts(struct ixgbe_adapter *adapter,
2536 struct ethtool_rxnfc *cmd)
2537{
2538 cmd->data = 0;
2539
Alexander Duyckef6afc02012-02-08 07:51:53 +00002540 /* Report default options for RSS on ixgbe */
2541 switch (cmd->flow_type) {
2542 case TCP_V4_FLOW:
2543 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Jacob Keller3bf23792014-04-09 06:03:17 +00002544 /* fallthrough */
Alexander Duyckef6afc02012-02-08 07:51:53 +00002545 case UDP_V4_FLOW:
2546 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
2547 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Jacob Keller3bf23792014-04-09 06:03:17 +00002548 /* fallthrough */
Alexander Duyckef6afc02012-02-08 07:51:53 +00002549 case SCTP_V4_FLOW:
2550 case AH_ESP_V4_FLOW:
2551 case AH_V4_FLOW:
2552 case ESP_V4_FLOW:
2553 case IPV4_FLOW:
2554 cmd->data |= RXH_IP_SRC | RXH_IP_DST;
2555 break;
2556 case TCP_V6_FLOW:
2557 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Jacob Keller3bf23792014-04-09 06:03:17 +00002558 /* fallthrough */
Alexander Duyckef6afc02012-02-08 07:51:53 +00002559 case UDP_V6_FLOW:
2560 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
2561 cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
Jacob Keller3bf23792014-04-09 06:03:17 +00002562 /* fallthrough */
Alexander Duyckef6afc02012-02-08 07:51:53 +00002563 case SCTP_V6_FLOW:
2564 case AH_ESP_V6_FLOW:
2565 case AH_V6_FLOW:
2566 case ESP_V6_FLOW:
2567 case IPV6_FLOW:
2568 cmd->data |= RXH_IP_SRC | RXH_IP_DST;
2569 break;
2570 default:
2571 return -EINVAL;
2572 }
2573
2574 return 0;
2575}
2576
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002577static int ixgbe_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
Ben Hutchings815c7db2011-09-06 13:49:12 +00002578 u32 *rule_locs)
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002579{
2580 struct ixgbe_adapter *adapter = netdev_priv(dev);
2581 int ret = -EOPNOTSUPP;
2582
2583 switch (cmd->cmd) {
2584 case ETHTOOL_GRXRINGS:
2585 cmd->data = adapter->num_rx_queues;
2586 ret = 0;
2587 break;
Alexander Duyck3e053342011-05-11 07:18:47 +00002588 case ETHTOOL_GRXCLSRLCNT:
2589 cmd->rule_cnt = adapter->fdir_filter_count;
2590 ret = 0;
2591 break;
2592 case ETHTOOL_GRXCLSRULE:
2593 ret = ixgbe_get_ethtool_fdir_entry(adapter, cmd);
2594 break;
2595 case ETHTOOL_GRXCLSRLALL:
Ben Hutchings815c7db2011-09-06 13:49:12 +00002596 ret = ixgbe_get_ethtool_fdir_all(adapter, cmd, rule_locs);
Alexander Duyck3e053342011-05-11 07:18:47 +00002597 break;
Alexander Duyckef6afc02012-02-08 07:51:53 +00002598 case ETHTOOL_GRXFH:
2599 ret = ixgbe_get_rss_hash_opts(adapter, cmd);
2600 break;
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002601 default:
2602 break;
2603 }
2604
2605 return ret;
2606}
2607
John Fastabendb82b17d2016-02-16 21:18:53 -08002608int ixgbe_update_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2609 struct ixgbe_fdir_filter *input,
2610 u16 sw_idx)
Alexander Duycke4911d52011-05-11 07:18:52 +00002611{
2612 struct ixgbe_hw *hw = &adapter->hw;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002613 struct hlist_node *node2;
2614 struct ixgbe_fdir_filter *rule, *parent;
Alexander Duycke4911d52011-05-11 07:18:52 +00002615 int err = -EINVAL;
2616
2617 parent = NULL;
2618 rule = NULL;
2619
Sasha Levinb67bfe02013-02-27 17:06:00 -08002620 hlist_for_each_entry_safe(rule, node2,
Alexander Duycke4911d52011-05-11 07:18:52 +00002621 &adapter->fdir_filter_list, fdir_node) {
2622 /* hash found, or no matching entry */
2623 if (rule->sw_idx >= sw_idx)
2624 break;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002625 parent = rule;
Alexander Duycke4911d52011-05-11 07:18:52 +00002626 }
2627
2628 /* if there is an old rule occupying our place remove it */
2629 if (rule && (rule->sw_idx == sw_idx)) {
2630 if (!input || (rule->filter.formatted.bkt_hash !=
2631 input->filter.formatted.bkt_hash)) {
2632 err = ixgbe_fdir_erase_perfect_filter_82599(hw,
2633 &rule->filter,
2634 sw_idx);
2635 }
2636
2637 hlist_del(&rule->fdir_node);
2638 kfree(rule);
2639 adapter->fdir_filter_count--;
2640 }
2641
2642 /*
2643 * If no input this was a delete, err should be 0 if a rule was
2644 * successfully found and removed from the list else -EINVAL
2645 */
2646 if (!input)
2647 return err;
2648
2649 /* initialize node and set software index */
2650 INIT_HLIST_NODE(&input->fdir_node);
2651
2652 /* add filter to the list */
2653 if (parent)
Ken Helias1d023282014-08-06 16:09:16 -07002654 hlist_add_behind(&input->fdir_node, &parent->fdir_node);
Alexander Duycke4911d52011-05-11 07:18:52 +00002655 else
2656 hlist_add_head(&input->fdir_node,
2657 &adapter->fdir_filter_list);
2658
2659 /* update counts */
2660 adapter->fdir_filter_count++;
2661
2662 return 0;
2663}
2664
2665static int ixgbe_flowspec_to_flow_type(struct ethtool_rx_flow_spec *fsp,
2666 u8 *flow_type)
2667{
2668 switch (fsp->flow_type & ~FLOW_EXT) {
2669 case TCP_V4_FLOW:
2670 *flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
2671 break;
2672 case UDP_V4_FLOW:
2673 *flow_type = IXGBE_ATR_FLOW_TYPE_UDPV4;
2674 break;
2675 case SCTP_V4_FLOW:
2676 *flow_type = IXGBE_ATR_FLOW_TYPE_SCTPV4;
2677 break;
2678 case IP_USER_FLOW:
2679 switch (fsp->h_u.usr_ip4_spec.proto) {
2680 case IPPROTO_TCP:
2681 *flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
2682 break;
2683 case IPPROTO_UDP:
2684 *flow_type = IXGBE_ATR_FLOW_TYPE_UDPV4;
2685 break;
2686 case IPPROTO_SCTP:
2687 *flow_type = IXGBE_ATR_FLOW_TYPE_SCTPV4;
2688 break;
2689 case 0:
2690 if (!fsp->m_u.usr_ip4_spec.proto) {
2691 *flow_type = IXGBE_ATR_FLOW_TYPE_IPV4;
2692 break;
2693 }
Tony Nguyen93df9462017-05-31 04:43:47 -07002694 /* fall through */
Alexander Duycke4911d52011-05-11 07:18:52 +00002695 default:
2696 return 0;
2697 }
2698 break;
2699 default:
2700 return 0;
2701 }
2702
2703 return 1;
2704}
2705
2706static int ixgbe_add_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2707 struct ethtool_rxnfc *cmd)
2708{
2709 struct ethtool_rx_flow_spec *fsp =
2710 (struct ethtool_rx_flow_spec *)&cmd->fs;
2711 struct ixgbe_hw *hw = &adapter->hw;
2712 struct ixgbe_fdir_filter *input;
2713 union ixgbe_atr_input mask;
John Fastabend7aac8422015-05-26 08:23:33 -07002714 u8 queue;
Alexander Duycke4911d52011-05-11 07:18:52 +00002715 int err;
2716
2717 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
2718 return -EOPNOTSUPP;
2719
John Fastabend7aac8422015-05-26 08:23:33 -07002720 /* ring_cookie is a masked into a set of queues and ixgbe pools or
2721 * we use the drop index.
Alexander Duycke4911d52011-05-11 07:18:52 +00002722 */
John Fastabend7aac8422015-05-26 08:23:33 -07002723 if (fsp->ring_cookie == RX_CLS_FLOW_DISC) {
2724 queue = IXGBE_FDIR_DROP_QUEUE;
2725 } else {
2726 u32 ring = ethtool_get_flow_spec_ring(fsp->ring_cookie);
2727 u8 vf = ethtool_get_flow_spec_ring_vf(fsp->ring_cookie);
2728
2729 if (!vf && (ring >= adapter->num_rx_queues))
2730 return -EINVAL;
2731 else if (vf &&
2732 ((vf > adapter->num_vfs) ||
2733 ring >= adapter->num_rx_queues_per_pool))
2734 return -EINVAL;
2735
2736 /* Map the ring onto the absolute queue index */
2737 if (!vf)
2738 queue = adapter->rx_ring[ring]->reg_idx;
2739 else
2740 queue = ((vf - 1) *
2741 adapter->num_rx_queues_per_pool) + ring;
2742 }
Alexander Duycke4911d52011-05-11 07:18:52 +00002743
2744 /* Don't allow indexes to exist outside of available space */
2745 if (fsp->location >= ((1024 << adapter->fdir_pballoc) - 2)) {
2746 e_err(drv, "Location out of range\n");
2747 return -EINVAL;
2748 }
2749
2750 input = kzalloc(sizeof(*input), GFP_ATOMIC);
2751 if (!input)
2752 return -ENOMEM;
2753
2754 memset(&mask, 0, sizeof(union ixgbe_atr_input));
2755
2756 /* set SW index */
2757 input->sw_idx = fsp->location;
2758
2759 /* record flow type */
2760 if (!ixgbe_flowspec_to_flow_type(fsp,
2761 &input->filter.formatted.flow_type)) {
2762 e_err(drv, "Unrecognized flow type\n");
2763 goto err_out;
2764 }
2765
2766 mask.formatted.flow_type = IXGBE_ATR_L4TYPE_IPV6_MASK |
2767 IXGBE_ATR_L4TYPE_MASK;
2768
2769 if (input->filter.formatted.flow_type == IXGBE_ATR_FLOW_TYPE_IPV4)
2770 mask.formatted.flow_type &= IXGBE_ATR_L4TYPE_IPV6_MASK;
2771
2772 /* Copy input into formatted structures */
2773 input->filter.formatted.src_ip[0] = fsp->h_u.tcp_ip4_spec.ip4src;
2774 mask.formatted.src_ip[0] = fsp->m_u.tcp_ip4_spec.ip4src;
2775 input->filter.formatted.dst_ip[0] = fsp->h_u.tcp_ip4_spec.ip4dst;
2776 mask.formatted.dst_ip[0] = fsp->m_u.tcp_ip4_spec.ip4dst;
2777 input->filter.formatted.src_port = fsp->h_u.tcp_ip4_spec.psrc;
2778 mask.formatted.src_port = fsp->m_u.tcp_ip4_spec.psrc;
2779 input->filter.formatted.dst_port = fsp->h_u.tcp_ip4_spec.pdst;
2780 mask.formatted.dst_port = fsp->m_u.tcp_ip4_spec.pdst;
2781
2782 if (fsp->flow_type & FLOW_EXT) {
2783 input->filter.formatted.vm_pool =
2784 (unsigned char)ntohl(fsp->h_ext.data[1]);
2785 mask.formatted.vm_pool =
2786 (unsigned char)ntohl(fsp->m_ext.data[1]);
2787 input->filter.formatted.vlan_id = fsp->h_ext.vlan_tci;
2788 mask.formatted.vlan_id = fsp->m_ext.vlan_tci;
2789 input->filter.formatted.flex_bytes =
2790 fsp->h_ext.vlan_etype;
2791 mask.formatted.flex_bytes = fsp->m_ext.vlan_etype;
2792 }
2793
2794 /* determine if we need to drop or route the packet */
2795 if (fsp->ring_cookie == RX_CLS_FLOW_DISC)
2796 input->action = IXGBE_FDIR_DROP_QUEUE;
2797 else
2798 input->action = fsp->ring_cookie;
2799
2800 spin_lock(&adapter->fdir_perfect_lock);
2801
2802 if (hlist_empty(&adapter->fdir_filter_list)) {
2803 /* save mask and program input mask into HW */
2804 memcpy(&adapter->fdir_mask, &mask, sizeof(mask));
2805 err = ixgbe_fdir_set_input_mask_82599(hw, &mask);
2806 if (err) {
2807 e_err(drv, "Error writing mask\n");
2808 goto err_out_w_lock;
2809 }
2810 } else if (memcmp(&adapter->fdir_mask, &mask, sizeof(mask))) {
2811 e_err(drv, "Only one mask supported per port\n");
2812 goto err_out_w_lock;
2813 }
2814
2815 /* apply mask and compute/store hash */
2816 ixgbe_atr_compute_perfect_hash_82599(&input->filter, &mask);
2817
2818 /* program filters to filter memory */
2819 err = ixgbe_fdir_write_perfect_filter_82599(hw,
John Fastabend7aac8422015-05-26 08:23:33 -07002820 &input->filter, input->sw_idx, queue);
Alexander Duycke4911d52011-05-11 07:18:52 +00002821 if (err)
2822 goto err_out_w_lock;
2823
2824 ixgbe_update_ethtool_fdir_entry(adapter, input, input->sw_idx);
2825
2826 spin_unlock(&adapter->fdir_perfect_lock);
2827
2828 return err;
2829err_out_w_lock:
2830 spin_unlock(&adapter->fdir_perfect_lock);
2831err_out:
2832 kfree(input);
2833 return -EINVAL;
2834}
2835
2836static int ixgbe_del_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2837 struct ethtool_rxnfc *cmd)
2838{
2839 struct ethtool_rx_flow_spec *fsp =
2840 (struct ethtool_rx_flow_spec *)&cmd->fs;
2841 int err;
2842
2843 spin_lock(&adapter->fdir_perfect_lock);
2844 err = ixgbe_update_ethtool_fdir_entry(adapter, NULL, fsp->location);
2845 spin_unlock(&adapter->fdir_perfect_lock);
2846
2847 return err;
2848}
2849
Alexander Duyckef6afc02012-02-08 07:51:53 +00002850#define UDP_RSS_FLAGS (IXGBE_FLAG2_RSS_FIELD_IPV4_UDP | \
2851 IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
2852static int ixgbe_set_rss_hash_opt(struct ixgbe_adapter *adapter,
2853 struct ethtool_rxnfc *nfc)
2854{
2855 u32 flags2 = adapter->flags2;
2856
2857 /*
2858 * RSS does not support anything other than hashing
2859 * to queues on src and dst IPs and ports
2860 */
2861 if (nfc->data & ~(RXH_IP_SRC | RXH_IP_DST |
2862 RXH_L4_B_0_1 | RXH_L4_B_2_3))
2863 return -EINVAL;
2864
2865 switch (nfc->flow_type) {
2866 case TCP_V4_FLOW:
2867 case TCP_V6_FLOW:
2868 if (!(nfc->data & RXH_IP_SRC) ||
2869 !(nfc->data & RXH_IP_DST) ||
2870 !(nfc->data & RXH_L4_B_0_1) ||
2871 !(nfc->data & RXH_L4_B_2_3))
2872 return -EINVAL;
2873 break;
2874 case UDP_V4_FLOW:
2875 if (!(nfc->data & RXH_IP_SRC) ||
2876 !(nfc->data & RXH_IP_DST))
2877 return -EINVAL;
2878 switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
2879 case 0:
2880 flags2 &= ~IXGBE_FLAG2_RSS_FIELD_IPV4_UDP;
2881 break;
2882 case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
2883 flags2 |= IXGBE_FLAG2_RSS_FIELD_IPV4_UDP;
2884 break;
2885 default:
2886 return -EINVAL;
2887 }
2888 break;
2889 case UDP_V6_FLOW:
2890 if (!(nfc->data & RXH_IP_SRC) ||
2891 !(nfc->data & RXH_IP_DST))
2892 return -EINVAL;
2893 switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
2894 case 0:
2895 flags2 &= ~IXGBE_FLAG2_RSS_FIELD_IPV6_UDP;
2896 break;
2897 case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
2898 flags2 |= IXGBE_FLAG2_RSS_FIELD_IPV6_UDP;
2899 break;
2900 default:
2901 return -EINVAL;
2902 }
2903 break;
2904 case AH_ESP_V4_FLOW:
2905 case AH_V4_FLOW:
2906 case ESP_V4_FLOW:
2907 case SCTP_V4_FLOW:
2908 case AH_ESP_V6_FLOW:
2909 case AH_V6_FLOW:
2910 case ESP_V6_FLOW:
2911 case SCTP_V6_FLOW:
2912 if (!(nfc->data & RXH_IP_SRC) ||
2913 !(nfc->data & RXH_IP_DST) ||
2914 (nfc->data & RXH_L4_B_0_1) ||
2915 (nfc->data & RXH_L4_B_2_3))
2916 return -EINVAL;
2917 break;
2918 default:
2919 return -EINVAL;
2920 }
2921
2922 /* if we changed something we need to update flags */
2923 if (flags2 != adapter->flags2) {
2924 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore9a75a1a2014-11-07 03:53:35 +00002925 u32 mrqc;
2926 unsigned int pf_pool = adapter->num_vfs;
2927
2928 if ((hw->mac.type >= ixgbe_mac_X550) &&
2929 (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2930 mrqc = IXGBE_READ_REG(hw, IXGBE_PFVFMRQC(pf_pool));
2931 else
2932 mrqc = IXGBE_READ_REG(hw, IXGBE_MRQC);
Alexander Duyckef6afc02012-02-08 07:51:53 +00002933
2934 if ((flags2 & UDP_RSS_FLAGS) &&
2935 !(adapter->flags2 & UDP_RSS_FLAGS))
Jacob Keller6ec1b712014-04-09 06:03:13 +00002936 e_warn(drv, "enabling UDP RSS: fragmented packets may arrive out of order to the stack above\n");
Alexander Duyckef6afc02012-02-08 07:51:53 +00002937
2938 adapter->flags2 = flags2;
2939
2940 /* Perform hash on these packet types */
2941 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
2942 | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
2943 | IXGBE_MRQC_RSS_FIELD_IPV6
2944 | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
2945
2946 mrqc &= ~(IXGBE_MRQC_RSS_FIELD_IPV4_UDP |
2947 IXGBE_MRQC_RSS_FIELD_IPV6_UDP);
2948
2949 if (flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
2950 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
2951
2952 if (flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
2953 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
2954
Don Skidmore9a75a1a2014-11-07 03:53:35 +00002955 if ((hw->mac.type >= ixgbe_mac_X550) &&
2956 (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2957 IXGBE_WRITE_REG(hw, IXGBE_PFVFMRQC(pf_pool), mrqc);
2958 else
2959 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Alexander Duyckef6afc02012-02-08 07:51:53 +00002960 }
2961
2962 return 0;
2963}
2964
Alexander Duycke4911d52011-05-11 07:18:52 +00002965static int ixgbe_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
2966{
2967 struct ixgbe_adapter *adapter = netdev_priv(dev);
2968 int ret = -EOPNOTSUPP;
2969
2970 switch (cmd->cmd) {
2971 case ETHTOOL_SRXCLSRLINS:
2972 ret = ixgbe_add_ethtool_fdir_entry(adapter, cmd);
2973 break;
2974 case ETHTOOL_SRXCLSRLDEL:
2975 ret = ixgbe_del_ethtool_fdir_entry(adapter, cmd);
2976 break;
Alexander Duyckef6afc02012-02-08 07:51:53 +00002977 case ETHTOOL_SRXFH:
2978 ret = ixgbe_set_rss_hash_opt(adapter, cmd);
2979 break;
Alexander Duycke4911d52011-05-11 07:18:52 +00002980 default:
2981 break;
2982 }
2983
2984 return ret;
2985}
2986
Tom Barbette1c7cf072015-06-26 15:40:18 +02002987static int ixgbe_rss_indir_tbl_max(struct ixgbe_adapter *adapter)
2988{
2989 if (adapter->hw.mac.type < ixgbe_mac_X550)
2990 return 16;
2991 else
2992 return 64;
2993}
2994
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +03002995static u32 ixgbe_get_rxfh_key_size(struct net_device *netdev)
2996{
Tony Nguyen3dfbfc72017-04-13 07:26:05 -07002997 return IXGBE_RSS_KEY_SIZE;
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +03002998}
2999
3000static u32 ixgbe_rss_indir_size(struct net_device *netdev)
3001{
3002 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3003
3004 return ixgbe_rss_indir_tbl_entries(adapter);
3005}
3006
3007static void ixgbe_get_reta(struct ixgbe_adapter *adapter, u32 *indir)
3008{
3009 int i, reta_size = ixgbe_rss_indir_tbl_entries(adapter);
Alexander Duyckfa81da72016-09-07 20:28:17 -07003010 u16 rss_m = adapter->ring_feature[RING_F_RSS].mask;
3011
3012 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3013 rss_m = adapter->ring_feature[RING_F_RSS].indices - 1;
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +03003014
3015 for (i = 0; i < reta_size; i++)
Alexander Duyckfa81da72016-09-07 20:28:17 -07003016 indir[i] = adapter->rss_indir_tbl[i] & rss_m;
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +03003017}
3018
3019static int ixgbe_get_rxfh(struct net_device *netdev, u32 *indir, u8 *key,
3020 u8 *hfunc)
3021{
3022 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3023
3024 if (hfunc)
3025 *hfunc = ETH_RSS_HASH_TOP;
3026
3027 if (indir)
3028 ixgbe_get_reta(adapter, indir);
3029
3030 if (key)
3031 memcpy(key, adapter->rss_key, ixgbe_get_rxfh_key_size(netdev));
3032
3033 return 0;
3034}
3035
Tom Barbette1c7cf072015-06-26 15:40:18 +02003036static int ixgbe_set_rxfh(struct net_device *netdev, const u32 *indir,
3037 const u8 *key, const u8 hfunc)
3038{
3039 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3040 int i;
3041 u32 reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
3042
3043 if (hfunc)
3044 return -EINVAL;
3045
3046 /* Fill out the redirection table */
3047 if (indir) {
3048 int max_queues = min_t(int, adapter->num_rx_queues,
3049 ixgbe_rss_indir_tbl_max(adapter));
3050
3051 /*Allow at least 2 queues w/ SR-IOV.*/
3052 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
3053 (max_queues < 2))
3054 max_queues = 2;
3055
3056 /* Verify user input. */
3057 for (i = 0; i < reta_entries; i++)
3058 if (indir[i] >= max_queues)
3059 return -EINVAL;
3060
3061 for (i = 0; i < reta_entries; i++)
3062 adapter->rss_indir_tbl[i] = indir[i];
3063 }
3064
3065 /* Fill out the rss hash key */
Paolo Abenid3aa9c92016-12-15 15:20:34 +01003066 if (key) {
Tom Barbette1c7cf072015-06-26 15:40:18 +02003067 memcpy(adapter->rss_key, key, ixgbe_get_rxfh_key_size(netdev));
Paolo Abenid3aa9c92016-12-15 15:20:34 +01003068 ixgbe_store_key(adapter);
3069 }
Tom Barbette1c7cf072015-06-26 15:40:18 +02003070
3071 ixgbe_store_reta(adapter);
3072
3073 return 0;
3074}
3075
Jacob Kellere3aac882012-05-04 02:56:12 +00003076static int ixgbe_get_ts_info(struct net_device *dev,
3077 struct ethtool_ts_info *info)
3078{
3079 struct ixgbe_adapter *adapter = netdev_priv(dev);
3080
Tony Nguyen918b89e2016-06-01 09:50:43 -07003081 /* we always support timestamping disabled */
3082 info->rx_filters = BIT(HWTSTAMP_FILTER_NONE);
3083
Jacob Kellere3aac882012-05-04 02:56:12 +00003084 switch (adapter->hw.mac.type) {
Don Skidmore9a75a1a2014-11-07 03:53:35 +00003085 case ixgbe_mac_X550:
3086 case ixgbe_mac_X550EM_x:
Mark Rustad49425df2016-04-01 12:18:09 -07003087 case ixgbe_mac_x550em_a:
Tony Nguyen918b89e2016-06-01 09:50:43 -07003088 info->rx_filters |= BIT(HWTSTAMP_FILTER_ALL);
3089 /* fallthrough */
Jacob Kellere3aac882012-05-04 02:56:12 +00003090 case ixgbe_mac_X540:
3091 case ixgbe_mac_82599EB:
3092 info->so_timestamping =
Jacob Keller50f8d352012-10-31 22:30:54 +00003093 SOF_TIMESTAMPING_TX_SOFTWARE |
3094 SOF_TIMESTAMPING_RX_SOFTWARE |
3095 SOF_TIMESTAMPING_SOFTWARE |
Jacob Kellere3aac882012-05-04 02:56:12 +00003096 SOF_TIMESTAMPING_TX_HARDWARE |
3097 SOF_TIMESTAMPING_RX_HARDWARE |
3098 SOF_TIMESTAMPING_RAW_HARDWARE;
3099
3100 if (adapter->ptp_clock)
3101 info->phc_index = ptp_clock_index(adapter->ptp_clock);
3102 else
3103 info->phc_index = -1;
3104
3105 info->tx_types =
Jacob Kellerb4f47a42016-04-13 16:08:22 -07003106 BIT(HWTSTAMP_TX_OFF) |
3107 BIT(HWTSTAMP_TX_ON);
Jacob Kellere3aac882012-05-04 02:56:12 +00003108
Tony Nguyen918b89e2016-06-01 09:50:43 -07003109 info->rx_filters |=
Jacob Kellerb4f47a42016-04-13 16:08:22 -07003110 BIT(HWTSTAMP_FILTER_PTP_V1_L4_SYNC) |
3111 BIT(HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ) |
3112 BIT(HWTSTAMP_FILTER_PTP_V2_EVENT);
Jacob Kellere3aac882012-05-04 02:56:12 +00003113 break;
Jacob Kellere3aac882012-05-04 02:56:12 +00003114 default:
3115 return ethtool_op_get_ts_info(dev, info);
Jacob Kellere3aac882012-05-04 02:56:12 +00003116 }
3117 return 0;
3118}
3119
Alexander Duyck5348c9d2013-01-12 06:33:52 +00003120static unsigned int ixgbe_max_channels(struct ixgbe_adapter *adapter)
3121{
3122 unsigned int max_combined;
3123 u8 tcs = netdev_get_num_tc(adapter->netdev);
3124
3125 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
3126 /* We only support one q_vector without MSI-X */
3127 max_combined = 1;
3128 } else if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Alexander Duyck3b00da02016-09-07 20:28:11 -07003129 /* Limit value based on the queue mask */
3130 max_combined = adapter->ring_feature[RING_F_RSS].mask + 1;
Alexander Duyck5348c9d2013-01-12 06:33:52 +00003131 } else if (tcs > 1) {
3132 /* For DCB report channels per traffic class */
3133 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
3134 /* 8 TC w/ 4 queues per TC */
3135 max_combined = 4;
3136 } else if (tcs > 4) {
3137 /* 8 TC w/ 8 queues per TC */
3138 max_combined = 8;
3139 } else {
3140 /* 4 TC w/ 16 queues per TC */
3141 max_combined = 16;
3142 }
3143 } else if (adapter->atr_sample_rate) {
3144 /* support up to 64 queues with ATR */
3145 max_combined = IXGBE_MAX_FDIR_INDICES;
3146 } else {
3147 /* support up to 16 queues with RSS */
Don Skidmore0f9b2322014-11-18 09:35:08 +00003148 max_combined = ixgbe_max_rss_indices(adapter);
Alexander Duyck5348c9d2013-01-12 06:33:52 +00003149 }
3150
3151 return max_combined;
3152}
3153
3154static void ixgbe_get_channels(struct net_device *dev,
3155 struct ethtool_channels *ch)
3156{
3157 struct ixgbe_adapter *adapter = netdev_priv(dev);
3158
3159 /* report maximum channels */
3160 ch->max_combined = ixgbe_max_channels(adapter);
3161
3162 /* report info for other vector */
3163 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3164 ch->max_other = NON_Q_VECTORS;
3165 ch->other_count = NON_Q_VECTORS;
3166 }
3167
3168 /* record RSS queues */
3169 ch->combined_count = adapter->ring_feature[RING_F_RSS].indices;
3170
3171 /* nothing else to report if RSS is disabled */
3172 if (ch->combined_count == 1)
3173 return;
3174
3175 /* we do not support ATR queueing if SR-IOV is enabled */
3176 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3177 return;
3178
3179 /* same thing goes for being DCB enabled */
3180 if (netdev_get_num_tc(dev) > 1)
3181 return;
3182
3183 /* if ATR is disabled we can exit */
3184 if (!adapter->atr_sample_rate)
3185 return;
3186
3187 /* report flow director queues as maximum channels */
3188 ch->combined_count = adapter->ring_feature[RING_F_FDIR].indices;
3189}
3190
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003191static int ixgbe_set_channels(struct net_device *dev,
3192 struct ethtool_channels *ch)
3193{
3194 struct ixgbe_adapter *adapter = netdev_priv(dev);
3195 unsigned int count = ch->combined_count;
Don Skidmore0f9b2322014-11-18 09:35:08 +00003196 u8 max_rss_indices = ixgbe_max_rss_indices(adapter);
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003197
3198 /* verify they are not requesting separate vectors */
3199 if (!count || ch->rx_count || ch->tx_count)
3200 return -EINVAL;
3201
3202 /* verify other_count has not changed */
3203 if (ch->other_count != NON_Q_VECTORS)
3204 return -EINVAL;
3205
3206 /* verify the number of channels does not exceed hardware limits */
3207 if (count > ixgbe_max_channels(adapter))
3208 return -EINVAL;
3209
3210 /* update feature limits from largest to smallest supported values */
3211 adapter->ring_feature[RING_F_FDIR].limit = count;
3212
Don Skidmore0f9b2322014-11-18 09:35:08 +00003213 /* cap RSS limit */
3214 if (count > max_rss_indices)
3215 count = max_rss_indices;
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003216 adapter->ring_feature[RING_F_RSS].limit = count;
3217
3218#ifdef IXGBE_FCOE
3219 /* cap FCoE limit at 8 */
3220 if (count > IXGBE_FCRETA_SIZE)
3221 count = IXGBE_FCRETA_SIZE;
3222 adapter->ring_feature[RING_F_FCOE].limit = count;
3223
3224#endif
3225 /* use setup TC to update any traffic class queue mapping */
3226 return ixgbe_setup_tc(dev, netdev_get_num_tc(dev));
3227}
3228
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003229static int ixgbe_get_module_info(struct net_device *dev,
3230 struct ethtool_modinfo *modinfo)
3231{
3232 struct ixgbe_adapter *adapter = netdev_priv(dev);
3233 struct ixgbe_hw *hw = &adapter->hw;
Mark Rustada1e869d2015-04-10 10:36:36 -07003234 s32 status;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003235 u8 sff8472_rev, addr_mode;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003236 bool page_swap = false;
3237
Mark Rustadb3eb4e12016-12-14 11:02:16 -08003238 if (hw->phy.type == ixgbe_phy_fw)
3239 return -ENXIO;
3240
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003241 /* Check whether we support SFF-8472 or not */
3242 status = hw->phy.ops.read_i2c_eeprom(hw,
3243 IXGBE_SFF_SFF_8472_COMP,
3244 &sff8472_rev);
Mark Rustada1e869d2015-04-10 10:36:36 -07003245 if (status)
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003246 return -EIO;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003247
3248 /* addressing mode is not supported */
3249 status = hw->phy.ops.read_i2c_eeprom(hw,
3250 IXGBE_SFF_SFF_8472_SWAP,
3251 &addr_mode);
Mark Rustada1e869d2015-04-10 10:36:36 -07003252 if (status)
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003253 return -EIO;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003254
3255 if (addr_mode & IXGBE_SFF_ADDRESSING_MODE) {
3256 e_err(drv, "Address change required to access page 0xA2, but not supported. Please report the module type to the driver maintainers.\n");
3257 page_swap = true;
3258 }
3259
3260 if (sff8472_rev == IXGBE_SFF_SFF_8472_UNSUP || page_swap) {
3261 /* We have a SFP, but it does not support SFF-8472 */
3262 modinfo->type = ETH_MODULE_SFF_8079;
3263 modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
3264 } else {
3265 /* We have a SFP which supports a revision of SFF-8472. */
3266 modinfo->type = ETH_MODULE_SFF_8472;
3267 modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
3268 }
3269
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003270 return 0;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003271}
3272
3273static int ixgbe_get_module_eeprom(struct net_device *dev,
3274 struct ethtool_eeprom *ee,
3275 u8 *data)
3276{
3277 struct ixgbe_adapter *adapter = netdev_priv(dev);
3278 struct ixgbe_hw *hw = &adapter->hw;
Mark Rustada1e869d2015-04-10 10:36:36 -07003279 s32 status = IXGBE_ERR_PHY_ADDR_INVALID;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003280 u8 databyte = 0xFF;
3281 int i = 0;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003282
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003283 if (ee->len == 0)
3284 return -EINVAL;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003285
Mark Rustadb3eb4e12016-12-14 11:02:16 -08003286 if (hw->phy.type == ixgbe_phy_fw)
3287 return -ENXIO;
3288
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003289 for (i = ee->offset; i < ee->offset + ee->len; i++) {
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003290 /* I2C reads can take long time */
3291 if (test_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
3292 return -EBUSY;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003293
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003294 if (i < ETH_MODULE_SFF_8079_LEN)
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003295 status = hw->phy.ops.read_i2c_eeprom(hw, i, &databyte);
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003296 else
3297 status = hw->phy.ops.read_i2c_sff8472(hw, i, &databyte);
3298
Mark Rustada1e869d2015-04-10 10:36:36 -07003299 if (status)
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003300 return -EIO;
Emil Tantilova4b6fc62013-05-29 06:23:10 +00003301
3302 data[i - ee->offset] = databyte;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003303 }
3304
Emil Tantilov31c7d2b2013-08-13 04:59:29 +00003305 return 0;
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003306}
3307
Mark Rustadb3eb4e12016-12-14 11:02:16 -08003308static const struct {
3309 ixgbe_link_speed mac_speed;
3310 u32 supported;
3311} ixgbe_ls_map[] = {
3312 { IXGBE_LINK_SPEED_10_FULL, SUPPORTED_10baseT_Full },
3313 { IXGBE_LINK_SPEED_100_FULL, SUPPORTED_100baseT_Full },
3314 { IXGBE_LINK_SPEED_1GB_FULL, SUPPORTED_1000baseT_Full },
3315 { IXGBE_LINK_SPEED_2_5GB_FULL, SUPPORTED_2500baseX_Full },
3316 { IXGBE_LINK_SPEED_10GB_FULL, SUPPORTED_10000baseT_Full },
3317};
3318
3319static const struct {
3320 u32 lp_advertised;
3321 u32 mac_speed;
3322} ixgbe_lp_map[] = {
3323 { FW_PHY_ACT_UD_2_100M_TX_EEE, SUPPORTED_100baseT_Full },
3324 { FW_PHY_ACT_UD_2_1G_T_EEE, SUPPORTED_1000baseT_Full },
3325 { FW_PHY_ACT_UD_2_10G_T_EEE, SUPPORTED_10000baseT_Full },
3326 { FW_PHY_ACT_UD_2_1G_KX_EEE, SUPPORTED_1000baseKX_Full },
3327 { FW_PHY_ACT_UD_2_10G_KX4_EEE, SUPPORTED_10000baseKX4_Full },
3328 { FW_PHY_ACT_UD_2_10G_KR_EEE, SUPPORTED_10000baseKR_Full},
3329};
3330
3331static int
3332ixgbe_get_eee_fw(struct ixgbe_adapter *adapter, struct ethtool_eee *edata)
3333{
3334 u32 info[FW_PHY_ACT_DATA_COUNT] = { 0 };
3335 struct ixgbe_hw *hw = &adapter->hw;
3336 s32 rc;
3337 u16 i;
3338
3339 rc = ixgbe_fw_phy_activity(hw, FW_PHY_ACT_UD_2, &info);
3340 if (rc)
3341 return rc;
3342
3343 edata->lp_advertised = 0;
3344 for (i = 0; i < ARRAY_SIZE(ixgbe_lp_map); ++i) {
3345 if (info[0] & ixgbe_lp_map[i].lp_advertised)
3346 edata->lp_advertised |= ixgbe_lp_map[i].mac_speed;
3347 }
3348
3349 edata->supported = 0;
3350 for (i = 0; i < ARRAY_SIZE(ixgbe_ls_map); ++i) {
3351 if (hw->phy.eee_speeds_supported & ixgbe_ls_map[i].mac_speed)
3352 edata->supported |= ixgbe_ls_map[i].supported;
3353 }
3354
3355 edata->advertised = 0;
3356 for (i = 0; i < ARRAY_SIZE(ixgbe_ls_map); ++i) {
3357 if (hw->phy.eee_speeds_advertised & ixgbe_ls_map[i].mac_speed)
3358 edata->advertised |= ixgbe_ls_map[i].supported;
3359 }
3360
3361 edata->eee_enabled = !!edata->advertised;
3362 edata->tx_lpi_enabled = edata->eee_enabled;
3363 if (edata->advertised & edata->lp_advertised)
3364 edata->eee_active = true;
3365
3366 return 0;
3367}
3368
3369static int ixgbe_get_eee(struct net_device *netdev, struct ethtool_eee *edata)
3370{
3371 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3372 struct ixgbe_hw *hw = &adapter->hw;
3373
3374 if (!(adapter->flags2 & IXGBE_FLAG2_EEE_CAPABLE))
3375 return -EOPNOTSUPP;
3376
3377 if (hw->phy.eee_speeds_supported && hw->phy.type == ixgbe_phy_fw)
3378 return ixgbe_get_eee_fw(adapter, edata);
3379
3380 return -EOPNOTSUPP;
3381}
3382
3383static int ixgbe_set_eee(struct net_device *netdev, struct ethtool_eee *edata)
3384{
3385 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3386 struct ixgbe_hw *hw = &adapter->hw;
3387 struct ethtool_eee eee_data;
3388 s32 ret_val;
3389
3390 if (!(adapter->flags2 & IXGBE_FLAG2_EEE_CAPABLE))
3391 return -EOPNOTSUPP;
3392
3393 memset(&eee_data, 0, sizeof(struct ethtool_eee));
3394
3395 ret_val = ixgbe_get_eee(netdev, &eee_data);
3396 if (ret_val)
3397 return ret_val;
3398
3399 if (eee_data.eee_enabled && !edata->eee_enabled) {
3400 if (eee_data.tx_lpi_enabled != edata->tx_lpi_enabled) {
3401 e_err(drv, "Setting EEE tx-lpi is not supported\n");
3402 return -EINVAL;
3403 }
3404
3405 if (eee_data.tx_lpi_timer != edata->tx_lpi_timer) {
3406 e_err(drv,
3407 "Setting EEE Tx LPI timer is not supported\n");
3408 return -EINVAL;
3409 }
3410
3411 if (eee_data.advertised != edata->advertised) {
3412 e_err(drv,
3413 "Setting EEE advertised speeds is not supported\n");
3414 return -EINVAL;
3415 }
3416 }
3417
3418 if (eee_data.eee_enabled != edata->eee_enabled) {
3419 if (edata->eee_enabled) {
3420 adapter->flags2 |= IXGBE_FLAG2_EEE_ENABLED;
3421 hw->phy.eee_speeds_advertised =
3422 hw->phy.eee_speeds_supported;
3423 } else {
3424 adapter->flags2 &= ~IXGBE_FLAG2_EEE_ENABLED;
3425 hw->phy.eee_speeds_advertised = 0;
3426 }
3427
3428 /* reset link */
3429 if (netif_running(netdev))
3430 ixgbe_reinit_locked(adapter);
3431 else
3432 ixgbe_reset(adapter);
3433 }
3434
3435 return 0;
3436}
3437
Alexander Duyck2ccdf262017-01-17 08:37:03 -08003438static u32 ixgbe_get_priv_flags(struct net_device *netdev)
3439{
3440 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3441 u32 priv_flags = 0;
3442
3443 if (adapter->flags2 & IXGBE_FLAG2_RX_LEGACY)
3444 priv_flags |= IXGBE_PRIV_FLAGS_LEGACY_RX;
3445
3446 return priv_flags;
3447}
3448
3449static int ixgbe_set_priv_flags(struct net_device *netdev, u32 priv_flags)
3450{
3451 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3452 unsigned int flags2 = adapter->flags2;
3453
3454 flags2 &= ~IXGBE_FLAG2_RX_LEGACY;
3455 if (priv_flags & IXGBE_PRIV_FLAGS_LEGACY_RX)
3456 flags2 |= IXGBE_FLAG2_RX_LEGACY;
3457
3458 if (flags2 != adapter->flags2) {
3459 adapter->flags2 = flags2;
3460
3461 /* reset interface to repopulate queues */
3462 if (netif_running(netdev))
3463 ixgbe_reinit_locked(adapter);
3464 }
3465
3466 return 0;
3467}
3468
Jesse Brandeburgb9804972008-09-11 20:00:29 -07003469static const struct ethtool_ops ixgbe_ethtool_ops = {
Auke Kok9a799d72007-09-15 14:07:45 -07003470 .get_drvinfo = ixgbe_get_drvinfo,
3471 .get_regs_len = ixgbe_get_regs_len,
3472 .get_regs = ixgbe_get_regs,
3473 .get_wol = ixgbe_get_wol,
PJ Waskiewicze63d9762009-03-19 01:23:46 +00003474 .set_wol = ixgbe_set_wol,
Auke Kok9a799d72007-09-15 14:07:45 -07003475 .nway_reset = ixgbe_nway_reset,
3476 .get_link = ethtool_op_get_link,
3477 .get_eeprom_len = ixgbe_get_eeprom_len,
3478 .get_eeprom = ixgbe_get_eeprom,
Emil Tantilov2fa5eef2011-10-06 08:57:04 +00003479 .set_eeprom = ixgbe_set_eeprom,
Auke Kok9a799d72007-09-15 14:07:45 -07003480 .get_ringparam = ixgbe_get_ringparam,
3481 .set_ringparam = ixgbe_set_ringparam,
3482 .get_pauseparam = ixgbe_get_pauseparam,
3483 .set_pauseparam = ixgbe_set_pauseparam,
Auke Kok9a799d72007-09-15 14:07:45 -07003484 .get_msglevel = ixgbe_get_msglevel,
3485 .set_msglevel = ixgbe_set_msglevel,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003486 .self_test = ixgbe_diag_test,
Auke Kok9a799d72007-09-15 14:07:45 -07003487 .get_strings = ixgbe_get_strings,
Emil Tantilov66e69612011-04-16 06:12:51 +00003488 .set_phys_id = ixgbe_set_phys_id,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07003489 .get_sset_count = ixgbe_get_sset_count,
Auke Kok9a799d72007-09-15 14:07:45 -07003490 .get_ethtool_stats = ixgbe_get_ethtool_stats,
3491 .get_coalesce = ixgbe_get_coalesce,
3492 .set_coalesce = ixgbe_set_coalesce,
Alexander Duyck91cd94b2011-05-11 07:18:41 +00003493 .get_rxnfc = ixgbe_get_rxnfc,
Alexander Duycke4911d52011-05-11 07:18:52 +00003494 .set_rxnfc = ixgbe_set_rxnfc,
Vlad Zolotarov7f276ef2015-03-30 21:18:58 +03003495 .get_rxfh_indir_size = ixgbe_rss_indir_size,
3496 .get_rxfh_key_size = ixgbe_get_rxfh_key_size,
3497 .get_rxfh = ixgbe_get_rxfh,
Tom Barbette1c7cf072015-06-26 15:40:18 +02003498 .set_rxfh = ixgbe_set_rxfh,
Mark Rustadb3eb4e12016-12-14 11:02:16 -08003499 .get_eee = ixgbe_get_eee,
3500 .set_eee = ixgbe_set_eee,
Alexander Duyck5348c9d2013-01-12 06:33:52 +00003501 .get_channels = ixgbe_get_channels,
Alexander Duyck4c696ca2013-01-17 08:39:33 +00003502 .set_channels = ixgbe_set_channels,
Alexander Duyck2ccdf262017-01-17 08:37:03 -08003503 .get_priv_flags = ixgbe_get_priv_flags,
3504 .set_priv_flags = ixgbe_set_priv_flags,
Jacob Kellere3aac882012-05-04 02:56:12 +00003505 .get_ts_info = ixgbe_get_ts_info,
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00003506 .get_module_info = ixgbe_get_module_info,
3507 .get_module_eeprom = ixgbe_get_module_eeprom,
Philippe Reynes8704f212017-03-07 23:32:25 +01003508 .get_link_ksettings = ixgbe_get_link_ksettings,
3509 .set_link_ksettings = ixgbe_set_link_ksettings,
Auke Kok9a799d72007-09-15 14:07:45 -07003510};
3511
3512void ixgbe_set_ethtool_ops(struct net_device *netdev)
3513{
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003514 netdev->ethtool_ops = &ixgbe_ethtool_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07003515}