blob: 724f3b09e0773242345de4e0f1edf64bb28c9446 [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
7 *
Vivien Didelot4333d612017-03-28 15:10:36 -04008 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
9 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b392015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000034#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040035
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000036#include "mv88e6xxx.h"
Vivien Didelota935c052016-09-29 12:21:53 -040037#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040038#include "global2.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020039#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000041
Vivien Didelotfad09c72016-06-21 12:28:20 -040042static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040043{
Vivien Didelotfad09c72016-06-21 12:28:20 -040044 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
45 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040046 dump_stack();
47 }
48}
49
Vivien Didelot914b32f2016-06-20 13:14:11 -040050/* The switch ADDR[4:1] configuration pins define the chip SMI device address
51 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
52 *
53 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
54 * is the only device connected to the SMI master. In this mode it responds to
55 * all 32 possible SMI addresses, and thus maps directly the internal devices.
56 *
57 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
58 * multiple devices to share the SMI interface. In this mode it responds to only
59 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000060 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040061
Vivien Didelotfad09c72016-06-21 12:28:20 -040062static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040063 int addr, int reg, u16 *val)
64{
Vivien Didelotfad09c72016-06-21 12:28:20 -040065 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040066 return -EOPNOTSUPP;
67
Vivien Didelotfad09c72016-06-21 12:28:20 -040068 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040069}
70
Vivien Didelotfad09c72016-06-21 12:28:20 -040071static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040072 int addr, int reg, u16 val)
73{
Vivien Didelotfad09c72016-06-21 12:28:20 -040074 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040075 return -EOPNOTSUPP;
76
Vivien Didelotfad09c72016-06-21 12:28:20 -040077 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040078}
79
Vivien Didelotfad09c72016-06-21 12:28:20 -040080static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040081 int addr, int reg, u16 *val)
82{
83 int ret;
84
Vivien Didelotfad09c72016-06-21 12:28:20 -040085 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040086 if (ret < 0)
87 return ret;
88
89 *val = ret & 0xffff;
90
91 return 0;
92}
93
Vivien Didelotfad09c72016-06-21 12:28:20 -040094static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040095 int addr, int reg, u16 val)
96{
97 int ret;
98
Vivien Didelotfad09c72016-06-21 12:28:20 -040099 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400100 if (ret < 0)
101 return ret;
102
103 return 0;
104}
105
Vivien Didelotc08026a2016-09-29 12:21:59 -0400106static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400107 .read = mv88e6xxx_smi_single_chip_read,
108 .write = mv88e6xxx_smi_single_chip_write,
109};
110
Vivien Didelotfad09c72016-06-21 12:28:20 -0400111static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000112{
113 int ret;
114 int i;
115
116 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400117 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000118 if (ret < 0)
119 return ret;
120
Andrew Lunncca8b132015-04-02 04:06:39 +0200121 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000122 return 0;
123 }
124
125 return -ETIMEDOUT;
126}
127
Vivien Didelotfad09c72016-06-21 12:28:20 -0400128static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400129 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000130{
131 int ret;
132
Barry Grussling3675c8d2013-01-08 16:05:53 +0000133 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400134 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000135 if (ret < 0)
136 return ret;
137
Barry Grussling3675c8d2013-01-08 16:05:53 +0000138 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400139 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200140 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000141 if (ret < 0)
142 return ret;
143
Barry Grussling3675c8d2013-01-08 16:05:53 +0000144 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400145 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000146 if (ret < 0)
147 return ret;
148
Barry Grussling3675c8d2013-01-08 16:05:53 +0000149 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400150 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000151 if (ret < 0)
152 return ret;
153
Vivien Didelot914b32f2016-06-20 13:14:11 -0400154 *val = ret & 0xffff;
155
156 return 0;
157}
158
Vivien Didelotfad09c72016-06-21 12:28:20 -0400159static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400160 int addr, int reg, u16 val)
161{
162 int ret;
163
164 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400165 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400166 if (ret < 0)
167 return ret;
168
169 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400170 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400171 if (ret < 0)
172 return ret;
173
174 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400175 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400176 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
177 if (ret < 0)
178 return ret;
179
180 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400181 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400182 if (ret < 0)
183 return ret;
184
185 return 0;
186}
187
Vivien Didelotc08026a2016-09-29 12:21:59 -0400188static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400189 .read = mv88e6xxx_smi_multi_chip_read,
190 .write = mv88e6xxx_smi_multi_chip_write,
191};
192
Vivien Didelotec561272016-09-02 14:45:33 -0400193int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400194{
195 int err;
196
Vivien Didelotfad09c72016-06-21 12:28:20 -0400197 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400198
Vivien Didelotfad09c72016-06-21 12:28:20 -0400199 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400200 if (err)
201 return err;
202
Vivien Didelotfad09c72016-06-21 12:28:20 -0400203 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400204 addr, reg, *val);
205
206 return 0;
207}
208
Vivien Didelotec561272016-09-02 14:45:33 -0400209int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400210{
211 int err;
212
Vivien Didelotfad09c72016-06-21 12:28:20 -0400213 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400214
Vivien Didelotfad09c72016-06-21 12:28:20 -0400215 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400216 if (err)
217 return err;
218
Vivien Didelotfad09c72016-06-21 12:28:20 -0400219 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400220 addr, reg, val);
221
222 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000223}
224
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200225struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100226{
227 struct mv88e6xxx_mdio_bus *mdio_bus;
228
229 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
230 list);
231 if (!mdio_bus)
232 return NULL;
233
234 return mdio_bus->bus;
235}
236
Vivien Didelot09cb7df2016-08-15 17:19:01 -0400237static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
238{
239 return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
240 reg, val);
241}
242
243static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
244{
245 return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
246 reg, val);
247}
248
Andrew Lunndc30c352016-10-16 19:56:49 +0200249static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
250{
251 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
252 unsigned int n = d->hwirq;
253
254 chip->g1_irq.masked |= (1 << n);
255}
256
257static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
258{
259 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
260 unsigned int n = d->hwirq;
261
262 chip->g1_irq.masked &= ~(1 << n);
263}
264
265static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
266{
267 struct mv88e6xxx_chip *chip = dev_id;
268 unsigned int nhandled = 0;
269 unsigned int sub_irq;
270 unsigned int n;
271 u16 reg;
272 int err;
273
274 mutex_lock(&chip->reg_lock);
275 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
276 mutex_unlock(&chip->reg_lock);
277
278 if (err)
279 goto out;
280
281 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
282 if (reg & (1 << n)) {
283 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
284 handle_nested_irq(sub_irq);
285 ++nhandled;
286 }
287 }
288out:
289 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
290}
291
292static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
293{
294 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
295
296 mutex_lock(&chip->reg_lock);
297}
298
299static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
300{
301 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
302 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
303 u16 reg;
304 int err;
305
306 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
307 if (err)
308 goto out;
309
310 reg &= ~mask;
311 reg |= (~chip->g1_irq.masked & mask);
312
313 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
314 if (err)
315 goto out;
316
317out:
318 mutex_unlock(&chip->reg_lock);
319}
320
321static struct irq_chip mv88e6xxx_g1_irq_chip = {
322 .name = "mv88e6xxx-g1",
323 .irq_mask = mv88e6xxx_g1_irq_mask,
324 .irq_unmask = mv88e6xxx_g1_irq_unmask,
325 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
326 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
327};
328
329static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
330 unsigned int irq,
331 irq_hw_number_t hwirq)
332{
333 struct mv88e6xxx_chip *chip = d->host_data;
334
335 irq_set_chip_data(irq, d->host_data);
336 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
337 irq_set_noprobe(irq);
338
339 return 0;
340}
341
342static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
343 .map = mv88e6xxx_g1_irq_domain_map,
344 .xlate = irq_domain_xlate_twocell,
345};
346
347static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
348{
349 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100350 u16 mask;
351
352 mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
353 mask |= GENMASK(chip->g1_irq.nirqs, 0);
354 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
355
356 free_irq(chip->irq, chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200357
Andreas Färber5edef2f2016-11-27 23:26:28 +0100358 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100359 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200360 irq_dispose_mapping(virq);
361 }
362
Andrew Lunna3db3d32016-11-20 20:14:14 +0100363 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200364}
365
366static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
367{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100368 int err, irq, virq;
369 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200370
371 chip->g1_irq.nirqs = chip->info->g1_irqs;
372 chip->g1_irq.domain = irq_domain_add_simple(
373 NULL, chip->g1_irq.nirqs, 0,
374 &mv88e6xxx_g1_irq_domain_ops, chip);
375 if (!chip->g1_irq.domain)
376 return -ENOMEM;
377
378 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
379 irq_create_mapping(chip->g1_irq.domain, irq);
380
381 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
382 chip->g1_irq.masked = ~0;
383
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100384 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200385 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100386 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200387
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100388 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200389
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100390 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200391 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100392 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200393
394 /* Reading the interrupt status clears (most of) them */
395 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
396 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100397 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200398
399 err = request_threaded_irq(chip->irq, NULL,
400 mv88e6xxx_g1_irq_thread_fn,
401 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
402 dev_name(chip->dev), chip);
403 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100404 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200405
406 return 0;
407
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100408out_disable:
409 mask |= GENMASK(chip->g1_irq.nirqs, 0);
410 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
411
412out_mapping:
413 for (irq = 0; irq < 16; irq++) {
414 virq = irq_find_mapping(chip->g1_irq.domain, irq);
415 irq_dispose_mapping(virq);
416 }
417
418 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200419
420 return err;
421}
422
Vivien Didelotec561272016-09-02 14:45:33 -0400423int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400424{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200425 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400426
Andrew Lunn6441e6692016-08-19 00:01:55 +0200427 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400428 u16 val;
429 int err;
430
431 err = mv88e6xxx_read(chip, addr, reg, &val);
432 if (err)
433 return err;
434
435 if (!(val & mask))
436 return 0;
437
438 usleep_range(1000, 2000);
439 }
440
Andrew Lunn30853552016-08-19 00:01:57 +0200441 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400442 return -ETIMEDOUT;
443}
444
Vivien Didelotf22ab642016-07-18 20:45:31 -0400445/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400446int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400447{
448 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200449 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400450
451 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200452 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
453 if (err)
454 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400455
456 /* Set the Update bit to trigger a write operation */
457 val = BIT(15) | update;
458
459 return mv88e6xxx_write(chip, addr, reg, val);
460}
461
Vivien Didelotd78343d2016-11-04 03:23:36 +0100462static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
463 int link, int speed, int duplex,
464 phy_interface_t mode)
465{
466 int err;
467
468 if (!chip->info->ops->port_set_link)
469 return 0;
470
471 /* Port's MAC control must not be changed unless the link is down */
472 err = chip->info->ops->port_set_link(chip, port, 0);
473 if (err)
474 return err;
475
476 if (chip->info->ops->port_set_speed) {
477 err = chip->info->ops->port_set_speed(chip, port, speed);
478 if (err && err != -EOPNOTSUPP)
479 goto restore_link;
480 }
481
482 if (chip->info->ops->port_set_duplex) {
483 err = chip->info->ops->port_set_duplex(chip, port, duplex);
484 if (err && err != -EOPNOTSUPP)
485 goto restore_link;
486 }
487
488 if (chip->info->ops->port_set_rgmii_delay) {
489 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
490 if (err && err != -EOPNOTSUPP)
491 goto restore_link;
492 }
493
Andrew Lunnf39908d2017-02-04 20:02:50 +0100494 if (chip->info->ops->port_set_cmode) {
495 err = chip->info->ops->port_set_cmode(chip, port, mode);
496 if (err && err != -EOPNOTSUPP)
497 goto restore_link;
498 }
499
Vivien Didelotd78343d2016-11-04 03:23:36 +0100500 err = 0;
501restore_link:
502 if (chip->info->ops->port_set_link(chip, port, link))
503 netdev_err(chip->ds->ports[port].netdev,
504 "failed to restore MAC's link\n");
505
506 return err;
507}
508
Andrew Lunndea87022015-08-31 15:56:47 +0200509/* We expect the switch to perform auto negotiation if there is a real
510 * phy. However, in the case of a fixed link phy, we force the port
511 * settings from the fixed link settings.
512 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400513static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
514 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200515{
Vivien Didelot04bed142016-08-31 18:06:13 -0400516 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200517 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200518
519 if (!phy_is_pseudo_fixed_link(phydev))
520 return;
521
Vivien Didelotfad09c72016-06-21 12:28:20 -0400522 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100523 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
524 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400525 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100526
527 if (err && err != -EOPNOTSUPP)
528 netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
Andrew Lunndea87022015-08-31 15:56:47 +0200529}
530
Andrew Lunna605a0f2016-11-21 23:26:58 +0100531static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000532{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100533 if (!chip->info->ops->stats_snapshot)
534 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000535
Andrew Lunna605a0f2016-11-21 23:26:58 +0100536 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000537}
538
Andrew Lunne413e7e2015-04-02 04:06:38 +0200539static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100540 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
541 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
542 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
543 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
544 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
545 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
546 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
547 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
548 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
549 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
550 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
551 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
552 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
553 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
554 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
555 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
556 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
557 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
558 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
559 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
560 { "single", 4, 0x14, STATS_TYPE_BANK0, },
561 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
562 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
563 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
564 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
565 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
566 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
567 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
568 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
569 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
570 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
571 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
572 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
573 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
574 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
575 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
576 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
577 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
578 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
579 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
580 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
581 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
582 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
583 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
584 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
585 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
586 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
587 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
588 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
589 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
590 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
591 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
592 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
593 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
594 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
595 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
596 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
597 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
598 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200599};
600
Vivien Didelotfad09c72016-06-21 12:28:20 -0400601static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100602 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100603 int port, u16 bank1_select,
604 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200605{
Andrew Lunn80c46272015-06-20 18:42:30 +0200606 u32 low;
607 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100608 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200609 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200610 u64 value;
611
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100612 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100613 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200614 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
615 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200616 return UINT64_MAX;
617
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200618 low = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200619 if (s->sizeof_stat == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200620 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
621 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200622 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200623 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200624 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100625 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100626 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100627 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100628 /* fall through */
629 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100630 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100631 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200632 if (s->sizeof_stat == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100633 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500634 break;
635 default:
636 return UINT64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200637 }
638 value = (((u64)high) << 16) | low;
639 return value;
640}
641
Andrew Lunndfafe442016-11-21 23:27:02 +0100642static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
643 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100644{
645 struct mv88e6xxx_hw_stat *stat;
646 int i, j;
647
648 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
649 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100650 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100651 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
652 ETH_GSTRING_LEN);
653 j++;
654 }
655 }
656}
657
Andrew Lunndfafe442016-11-21 23:27:02 +0100658static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
659 uint8_t *data)
660{
661 mv88e6xxx_stats_get_strings(chip, data,
662 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
663}
664
665static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
666 uint8_t *data)
667{
668 mv88e6xxx_stats_get_strings(chip, data,
669 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
670}
671
672static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
673 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100674{
Vivien Didelot04bed142016-08-31 18:06:13 -0400675 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunndfafe442016-11-21 23:27:02 +0100676
677 if (chip->info->ops->stats_get_strings)
678 chip->info->ops->stats_get_strings(chip, data);
679}
680
681static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
682 int types)
683{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100684 struct mv88e6xxx_hw_stat *stat;
685 int i, j;
686
687 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
688 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100689 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100690 j++;
691 }
692 return j;
693}
694
Andrew Lunndfafe442016-11-21 23:27:02 +0100695static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
696{
697 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
698 STATS_TYPE_PORT);
699}
700
701static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
702{
703 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
704 STATS_TYPE_BANK1);
705}
706
707static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
708{
709 struct mv88e6xxx_chip *chip = ds->priv;
710
711 if (chip->info->ops->stats_get_sset_count)
712 return chip->info->ops->stats_get_sset_count(chip);
713
714 return 0;
715}
716
Andrew Lunn052f9472016-11-21 23:27:03 +0100717static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100718 uint64_t *data, int types,
719 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100720{
721 struct mv88e6xxx_hw_stat *stat;
722 int i, j;
723
724 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
725 stat = &mv88e6xxx_hw_stats[i];
726 if (stat->type & types) {
Andrew Lunne0d8b612016-11-21 23:27:04 +0100727 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
728 bank1_select,
729 histogram);
Andrew Lunn052f9472016-11-21 23:27:03 +0100730 j++;
731 }
732 }
733}
734
735static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
736 uint64_t *data)
737{
738 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100739 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
740 0, GLOBAL_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100741}
742
743static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
744 uint64_t *data)
745{
746 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100747 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
748 GLOBAL_STATS_OP_BANK_1_BIT_9,
749 GLOBAL_STATS_OP_HIST_RX_TX);
750}
751
752static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
753 uint64_t *data)
754{
755 return mv88e6xxx_stats_get_stats(chip, port, data,
756 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
757 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
Andrew Lunn052f9472016-11-21 23:27:03 +0100758}
759
760static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
761 uint64_t *data)
762{
763 if (chip->info->ops->stats_get_stats)
764 chip->info->ops->stats_get_stats(chip, port, data);
765}
766
Vivien Didelotf81ec902016-05-09 13:22:58 -0400767static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
768 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000769{
Vivien Didelot04bed142016-08-31 18:06:13 -0400770 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000771 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000772
Vivien Didelotfad09c72016-06-21 12:28:20 -0400773 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000774
Andrew Lunna605a0f2016-11-21 23:26:58 +0100775 ret = mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000776 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400777 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000778 return;
779 }
Andrew Lunn052f9472016-11-21 23:27:03 +0100780
781 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000782
Vivien Didelotfad09c72016-06-21 12:28:20 -0400783 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000784}
Ben Hutchings98e67302011-11-25 14:36:19 +0000785
Andrew Lunnde2273872016-11-21 23:27:01 +0100786static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
787{
788 if (chip->info->ops->stats_set_histogram)
789 return chip->info->ops->stats_set_histogram(chip);
790
791 return 0;
792}
793
Vivien Didelotf81ec902016-05-09 13:22:58 -0400794static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700795{
796 return 32 * sizeof(u16);
797}
798
Vivien Didelotf81ec902016-05-09 13:22:58 -0400799static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
800 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700801{
Vivien Didelot04bed142016-08-31 18:06:13 -0400802 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200803 int err;
804 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700805 u16 *p = _p;
806 int i;
807
808 regs->version = 0;
809
810 memset(p, 0xff, 32 * sizeof(u16));
811
Vivien Didelotfad09c72016-06-21 12:28:20 -0400812 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -0400813
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700814 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700815
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200816 err = mv88e6xxx_port_read(chip, port, i, &reg);
817 if (!err)
818 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700819 }
Vivien Didelot23062512016-05-09 13:22:45 -0400820
Vivien Didelotfad09c72016-06-21 12:28:20 -0400821 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700822}
823
Vivien Didelotf81ec902016-05-09 13:22:58 -0400824static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
825 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800826{
Vivien Didelot04bed142016-08-31 18:06:13 -0400827 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -0400828 u16 reg;
829 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800830
Vivien Didelotfad09c72016-06-21 12:28:20 -0400831 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -0400832 return -EOPNOTSUPP;
833
Vivien Didelotfad09c72016-06-21 12:28:20 -0400834 mutex_lock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200835
Vivien Didelot9c938292016-08-15 17:19:02 -0400836 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
837 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200838 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800839
840 e->eee_enabled = !!(reg & 0x0200);
841 e->tx_lpi_enabled = !!(reg & 0x0100);
842
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200843 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
Vivien Didelot9c938292016-08-15 17:19:02 -0400844 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200845 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800846
Andrew Lunncca8b132015-04-02 04:06:39 +0200847 e->eee_active = !!(reg & PORT_STATUS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200848out:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400849 mutex_unlock(&chip->reg_lock);
Vivien Didelot9c938292016-08-15 17:19:02 -0400850
851 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800852}
853
Vivien Didelotf81ec902016-05-09 13:22:58 -0400854static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
855 struct phy_device *phydev, struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800856{
Vivien Didelot04bed142016-08-31 18:06:13 -0400857 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -0400858 u16 reg;
859 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800860
Vivien Didelotfad09c72016-06-21 12:28:20 -0400861 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -0400862 return -EOPNOTSUPP;
863
Vivien Didelotfad09c72016-06-21 12:28:20 -0400864 mutex_lock(&chip->reg_lock);
Guenter Roeck11b3b452015-03-06 22:23:51 -0800865
Vivien Didelot9c938292016-08-15 17:19:02 -0400866 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
867 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200868 goto out;
869
Vivien Didelot9c938292016-08-15 17:19:02 -0400870 reg &= ~0x0300;
Andrew Lunn2f40c692015-04-02 04:06:37 +0200871 if (e->eee_enabled)
872 reg |= 0x0200;
873 if (e->tx_lpi_enabled)
874 reg |= 0x0100;
875
Vivien Didelot9c938292016-08-15 17:19:02 -0400876 err = mv88e6xxx_phy_write(chip, port, 16, reg);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200877out:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400878 mutex_unlock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200879
Vivien Didelot9c938292016-08-15 17:19:02 -0400880 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800881}
882
Vivien Didelote5887a22017-03-30 17:37:11 -0400883static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700884{
Vivien Didelote5887a22017-03-30 17:37:11 -0400885 struct dsa_switch *ds = NULL;
886 struct net_device *br;
887 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500888 int i;
889
Vivien Didelote5887a22017-03-30 17:37:11 -0400890 if (dev < DSA_MAX_SWITCHES)
891 ds = chip->ds->dst->ds[dev];
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500892
Vivien Didelote5887a22017-03-30 17:37:11 -0400893 /* Prevent frames from unknown switch or port */
894 if (!ds || port >= ds->num_ports)
895 return 0;
896
897 /* Frames from DSA links and CPU ports can egress any local port */
898 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
899 return mv88e6xxx_port_mask(chip);
900
901 br = ds->ports[port].bridge_dev;
902 pvlan = 0;
903
904 /* Frames from user ports can egress any local DSA links and CPU ports,
905 * as well as any local member of their bridge group.
906 */
907 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
908 if (dsa_is_cpu_port(chip->ds, i) ||
909 dsa_is_dsa_port(chip->ds, i) ||
910 (br && chip->ds->ports[i].bridge_dev == br))
911 pvlan |= BIT(i);
912
913 return pvlan;
914}
915
Vivien Didelot240ea3e2017-03-30 17:37:12 -0400916static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -0400917{
918 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500919
920 /* prevent frames from going back out of the port they came in on */
921 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700922
Vivien Didelot5a7921f2016-11-04 03:23:28 +0100923 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700924}
925
Vivien Didelotf81ec902016-05-09 13:22:58 -0400926static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
927 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700928{
Vivien Didelot04bed142016-08-31 18:06:13 -0400929 struct mv88e6xxx_chip *chip = ds->priv;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700930 int stp_state;
Vivien Didelot553eb542016-05-13 20:38:23 -0400931 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700932
933 switch (state) {
934 case BR_STATE_DISABLED:
Andrew Lunncca8b132015-04-02 04:06:39 +0200935 stp_state = PORT_CONTROL_STATE_DISABLED;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700936 break;
937 case BR_STATE_BLOCKING:
938 case BR_STATE_LISTENING:
Andrew Lunncca8b132015-04-02 04:06:39 +0200939 stp_state = PORT_CONTROL_STATE_BLOCKING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700940 break;
941 case BR_STATE_LEARNING:
Andrew Lunncca8b132015-04-02 04:06:39 +0200942 stp_state = PORT_CONTROL_STATE_LEARNING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700943 break;
944 case BR_STATE_FORWARDING:
945 default:
Andrew Lunncca8b132015-04-02 04:06:39 +0200946 stp_state = PORT_CONTROL_STATE_FORWARDING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700947 break;
948 }
949
Vivien Didelotfad09c72016-06-21 12:28:20 -0400950 mutex_lock(&chip->reg_lock);
Vivien Didelote28def332016-11-04 03:23:27 +0100951 err = mv88e6xxx_port_set_state(chip, port, stp_state);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400952 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -0400953
954 if (err)
Vivien Didelote28def332016-11-04 03:23:27 +0100955 netdev_err(ds->ports[port].netdev, "failed to update state\n");
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700956}
957
Vivien Didelota2ac29d2017-03-11 16:12:49 -0500958static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
959{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -0500960 int err;
961
Vivien Didelotdaefc942017-03-11 16:12:54 -0500962 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
963 if (err)
964 return err;
965
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -0500966 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
967 if (err)
968 return err;
969
Vivien Didelota2ac29d2017-03-11 16:12:49 -0500970 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
971}
972
Vivien Didelot17a15942017-03-30 17:37:09 -0400973static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
974{
975 u16 pvlan = 0;
976
977 if (!mv88e6xxx_has_pvt(chip))
978 return -EOPNOTSUPP;
979
980 /* Skip the local source device, which uses in-chip port VLAN */
981 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -0400982 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -0400983
984 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
985}
986
Vivien Didelot81228992017-03-30 17:37:08 -0400987static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
988{
Vivien Didelot17a15942017-03-30 17:37:09 -0400989 int dev, port;
990 int err;
991
Vivien Didelot81228992017-03-30 17:37:08 -0400992 if (!mv88e6xxx_has_pvt(chip))
993 return 0;
994
995 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
996 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
997 */
Vivien Didelot17a15942017-03-30 17:37:09 -0400998 err = mv88e6xxx_g2_misc_4_bit_port(chip);
999 if (err)
1000 return err;
1001
1002 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
1003 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
1004 err = mv88e6xxx_pvt_map(chip, dev, port);
1005 if (err)
1006 return err;
1007 }
1008 }
1009
1010 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001011}
1012
Vivien Didelot749efcb2016-09-22 16:49:24 -04001013static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1014{
1015 struct mv88e6xxx_chip *chip = ds->priv;
1016 int err;
1017
1018 mutex_lock(&chip->reg_lock);
Vivien Didelote606ca32017-03-11 16:12:55 -05001019 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001020 mutex_unlock(&chip->reg_lock);
1021
1022 if (err)
1023 netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
1024}
1025
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001026static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1027{
1028 if (!chip->info->max_vid)
1029 return 0;
1030
1031 return mv88e6xxx_g1_vtu_flush(chip);
1032}
1033
Vivien Didelotf1394b72017-05-01 14:05:22 -04001034static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1035 struct mv88e6xxx_vtu_entry *entry)
1036{
1037 if (!chip->info->ops->vtu_getnext)
1038 return -EOPNOTSUPP;
1039
1040 return chip->info->ops->vtu_getnext(chip, entry);
1041}
1042
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001043static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1044 struct mv88e6xxx_vtu_entry *entry)
1045{
1046 if (!chip->info->ops->vtu_loadpurge)
1047 return -EOPNOTSUPP;
1048
1049 return chip->info->ops->vtu_loadpurge(chip, entry);
1050}
1051
Vivien Didelotf81ec902016-05-09 13:22:58 -04001052static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1053 struct switchdev_obj_port_vlan *vlan,
Vivien Didelot438ff532017-05-17 15:46:05 -04001054 switchdev_obj_dump_cb_t *cb)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001055{
Vivien Didelot04bed142016-08-31 18:06:13 -04001056 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001057 struct mv88e6xxx_vtu_entry next = {
1058 .vid = chip->info->max_vid,
1059 };
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001060 u16 pvid;
1061 int err;
1062
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001063 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001064 return -EOPNOTSUPP;
1065
Vivien Didelotfad09c72016-06-21 12:28:20 -04001066 mutex_lock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001067
Vivien Didelot77064f32016-11-04 03:23:30 +01001068 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001069 if (err)
1070 goto unlock;
1071
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001072 do {
Vivien Didelotf1394b72017-05-01 14:05:22 -04001073 err = mv88e6xxx_vtu_getnext(chip, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001074 if (err)
1075 break;
1076
1077 if (!next.valid)
1078 break;
1079
Vivien Didelotbd00e052017-05-01 14:05:11 -04001080 if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001081 continue;
1082
1083 /* reinit and dump this VLAN obj */
Vivien Didelot57d32312016-06-20 13:13:58 -04001084 vlan->vid_begin = next.vid;
1085 vlan->vid_end = next.vid;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001086 vlan->flags = 0;
1087
Vivien Didelotbd00e052017-05-01 14:05:11 -04001088 if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001089 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1090
1091 if (next.vid == pvid)
1092 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1093
1094 err = cb(&vlan->obj);
1095 if (err)
1096 break;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001097 } while (next.vid < chip->info->max_vid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001098
1099unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001100 mutex_unlock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001101
1102 return err;
1103}
1104
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001105static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001106{
1107 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001108 struct mv88e6xxx_vtu_entry vlan = {
1109 .vid = chip->info->max_vid,
1110 };
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001111 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001112
1113 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1114
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001115 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001116 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001117 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001118 if (err)
1119 return err;
1120
1121 set_bit(*fid, fid_bitmap);
1122 }
1123
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001124 /* Set every FID bit used by the VLAN entries */
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001125 do {
Vivien Didelotf1394b72017-05-01 14:05:22 -04001126 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001127 if (err)
1128 return err;
1129
1130 if (!vlan.valid)
1131 break;
1132
1133 set_bit(vlan.fid, fid_bitmap);
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001134 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001135
1136 /* The reset value 0x000 is used to indicate that multiple address
1137 * databases are not needed. Return the next positive available.
1138 */
1139 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001140 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001141 return -ENOSPC;
1142
1143 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001144 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001145}
1146
Vivien Didelot567aa592017-05-01 14:05:25 -04001147static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1148 struct mv88e6xxx_vtu_entry *entry, bool new)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001149{
1150 int err;
1151
1152 if (!vid)
1153 return -EINVAL;
1154
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001155 entry->vid = vid - 1;
1156 entry->valid = false;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001157
Vivien Didelotf1394b72017-05-01 14:05:22 -04001158 err = mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001159 if (err)
1160 return err;
1161
Vivien Didelot567aa592017-05-01 14:05:25 -04001162 if (entry->vid == vid && entry->valid)
1163 return 0;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001164
Vivien Didelot567aa592017-05-01 14:05:25 -04001165 if (new) {
1166 int i;
1167
1168 /* Initialize a fresh VLAN entry */
1169 memset(entry, 0, sizeof(*entry));
1170 entry->valid = true;
1171 entry->vid = vid;
1172
1173 /* Include only CPU and DSA ports */
1174 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1175 entry->member[i] = dsa_is_normal_port(chip->ds, i) ?
1176 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER :
1177 GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED;
1178
1179 return mv88e6xxx_atu_new(chip, &entry->fid);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001180 }
1181
Vivien Didelot567aa592017-05-01 14:05:25 -04001182 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
1183 return -EOPNOTSUPP;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001184}
1185
Vivien Didelotda9c3592016-02-12 12:09:40 -05001186static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1187 u16 vid_begin, u16 vid_end)
1188{
Vivien Didelot04bed142016-08-31 18:06:13 -04001189 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001190 struct mv88e6xxx_vtu_entry vlan = {
1191 .vid = vid_begin - 1,
1192 };
Vivien Didelotda9c3592016-02-12 12:09:40 -05001193 int i, err;
1194
1195 if (!vid_begin)
1196 return -EOPNOTSUPP;
1197
Vivien Didelotfad09c72016-06-21 12:28:20 -04001198 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001199
Vivien Didelotda9c3592016-02-12 12:09:40 -05001200 do {
Vivien Didelotf1394b72017-05-01 14:05:22 -04001201 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001202 if (err)
1203 goto unlock;
1204
1205 if (!vlan.valid)
1206 break;
1207
1208 if (vlan.vid > vid_end)
1209 break;
1210
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001211 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001212 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1213 continue;
1214
Andrew Lunn66e28092016-12-11 21:07:19 +01001215 if (!ds->ports[port].netdev)
1216 continue;
1217
Vivien Didelotbd00e052017-05-01 14:05:11 -04001218 if (vlan.member[i] ==
Vivien Didelotda9c3592016-02-12 12:09:40 -05001219 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1220 continue;
1221
Vivien Didelotfae8a252017-01-27 15:29:42 -05001222 if (ds->ports[i].bridge_dev ==
1223 ds->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001224 break; /* same bridge, check next VLAN */
1225
Vivien Didelotfae8a252017-01-27 15:29:42 -05001226 if (!ds->ports[i].bridge_dev)
Andrew Lunn66e28092016-12-11 21:07:19 +01001227 continue;
1228
Andrew Lunnc8b09802016-06-04 21:16:57 +02001229 netdev_warn(ds->ports[port].netdev,
Vivien Didelotda9c3592016-02-12 12:09:40 -05001230 "hardware VLAN %d already used by %s\n",
1231 vlan.vid,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001232 netdev_name(ds->ports[i].bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001233 err = -EOPNOTSUPP;
1234 goto unlock;
1235 }
1236 } while (vlan.vid < vid_end);
1237
1238unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001239 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001240
1241 return err;
1242}
1243
Vivien Didelotf81ec902016-05-09 13:22:58 -04001244static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1245 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001246{
Vivien Didelot04bed142016-08-31 18:06:13 -04001247 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot385a0992016-11-04 03:23:31 +01001248 u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
Vivien Didelot214cdb92016-02-26 13:16:08 -05001249 PORT_CONTROL_2_8021Q_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001250 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001251
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001252 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001253 return -EOPNOTSUPP;
1254
Vivien Didelotfad09c72016-06-21 12:28:20 -04001255 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001256 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001257 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001258
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001259 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001260}
1261
Vivien Didelot57d32312016-06-20 13:13:58 -04001262static int
1263mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1264 const struct switchdev_obj_port_vlan *vlan,
1265 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001266{
Vivien Didelot04bed142016-08-31 18:06:13 -04001267 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001268 int err;
1269
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001270 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001271 return -EOPNOTSUPP;
1272
Vivien Didelotda9c3592016-02-12 12:09:40 -05001273 /* If the requested port doesn't belong to the same bridge as the VLAN
1274 * members, do not support it (yet) and fallback to software VLAN.
1275 */
1276 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1277 vlan->vid_end);
1278 if (err)
1279 return err;
1280
Vivien Didelot76e398a2015-11-01 12:33:55 -05001281 /* We don't need any dynamic resource from the kernel (yet),
1282 * so skip the prepare phase.
1283 */
1284 return 0;
1285}
1286
Vivien Didelotfad09c72016-06-21 12:28:20 -04001287static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001288 u16 vid, bool untagged)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001289{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001290 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001291 int err;
1292
Vivien Didelot567aa592017-05-01 14:05:25 -04001293 err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001294 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001295 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001296
Vivien Didelotbd00e052017-05-01 14:05:11 -04001297 vlan.member[port] = untagged ?
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001298 GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
1299 GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
1300
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001301 return mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001302}
1303
Vivien Didelotf81ec902016-05-09 13:22:58 -04001304static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1305 const struct switchdev_obj_port_vlan *vlan,
1306 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001307{
Vivien Didelot04bed142016-08-31 18:06:13 -04001308 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001309 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1310 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1311 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001312
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001313 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001314 return;
1315
Vivien Didelotfad09c72016-06-21 12:28:20 -04001316 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001317
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001318 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotfad09c72016-06-21 12:28:20 -04001319 if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001320 netdev_err(ds->ports[port].netdev,
1321 "failed to add VLAN %d%c\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001322 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001323
Vivien Didelot77064f32016-11-04 03:23:30 +01001324 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001325 netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001326 vlan->vid_end);
1327
Vivien Didelotfad09c72016-06-21 12:28:20 -04001328 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001329}
1330
Vivien Didelotfad09c72016-06-21 12:28:20 -04001331static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001332 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001333{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001334 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001335 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001336 int i, err;
1337
Vivien Didelot567aa592017-05-01 14:05:25 -04001338 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001339 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001340 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001341
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001342 /* Tell switchdev if this VLAN is handled in software */
Vivien Didelotbd00e052017-05-01 14:05:11 -04001343 if (vlan.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001344 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001345
Vivien Didelotbd00e052017-05-01 14:05:11 -04001346 vlan.member[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001347
1348 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001349 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001350 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot3d131f02015-11-03 10:52:52 -05001351 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001352 continue;
1353
Vivien Didelotbd00e052017-05-01 14:05:11 -04001354 if (vlan.member[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001355 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001356 break;
1357 }
1358 }
1359
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001360 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001361 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001362 return err;
1363
Vivien Didelote606ca32017-03-11 16:12:55 -05001364 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001365}
1366
Vivien Didelotf81ec902016-05-09 13:22:58 -04001367static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1368 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001369{
Vivien Didelot04bed142016-08-31 18:06:13 -04001370 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001371 u16 pvid, vid;
1372 int err = 0;
1373
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001374 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001375 return -EOPNOTSUPP;
1376
Vivien Didelotfad09c72016-06-21 12:28:20 -04001377 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001378
Vivien Didelot77064f32016-11-04 03:23:30 +01001379 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001380 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001381 goto unlock;
1382
Vivien Didelot76e398a2015-11-01 12:33:55 -05001383 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001384 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001385 if (err)
1386 goto unlock;
1387
1388 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001389 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001390 if (err)
1391 goto unlock;
1392 }
1393 }
1394
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001395unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001396 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001397
1398 return err;
1399}
1400
Vivien Didelot83dabd12016-08-31 11:50:04 -04001401static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1402 const unsigned char *addr, u16 vid,
1403 u8 state)
Vivien Didelotfd231c82015-08-10 09:09:50 -04001404{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001405 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot88472932016-09-19 19:56:11 -04001406 struct mv88e6xxx_atu_entry entry;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001407 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001408
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001409 /* Null VLAN ID corresponds to the port private database */
1410 if (vid == 0)
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001411 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001412 else
Vivien Didelot567aa592017-05-01 14:05:25 -04001413 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001414 if (err)
1415 return err;
1416
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001417 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1418 ether_addr_copy(entry.mac, addr);
1419 eth_addr_dec(entry.mac);
1420
1421 err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
Vivien Didelot88472932016-09-19 19:56:11 -04001422 if (err)
1423 return err;
1424
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001425 /* Initialize a fresh ATU entry if it isn't found */
1426 if (entry.state == GLOBAL_ATU_DATA_STATE_UNUSED ||
1427 !ether_addr_equal(entry.mac, addr)) {
1428 memset(&entry, 0, sizeof(entry));
1429 ether_addr_copy(entry.mac, addr);
1430 }
1431
Vivien Didelot88472932016-09-19 19:56:11 -04001432 /* Purge the ATU entry only if no port is using it anymore */
1433 if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001434 entry.portvec &= ~BIT(port);
1435 if (!entry.portvec)
Vivien Didelot88472932016-09-19 19:56:11 -04001436 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1437 } else {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001438 entry.portvec |= BIT(port);
Vivien Didelot88472932016-09-19 19:56:11 -04001439 entry.state = state;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001440 }
1441
Vivien Didelot9c13c022017-03-11 16:12:52 -05001442 return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001443}
1444
Vivien Didelotf81ec902016-05-09 13:22:58 -04001445static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
1446 const struct switchdev_obj_port_fdb *fdb,
1447 struct switchdev_trans *trans)
Vivien Didelot146a3202015-10-08 11:35:12 -04001448{
1449 /* We don't need any dynamic resource from the kernel (yet),
1450 * so skip the prepare phase.
1451 */
1452 return 0;
1453}
1454
Vivien Didelotf81ec902016-05-09 13:22:58 -04001455static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
1456 const struct switchdev_obj_port_fdb *fdb,
1457 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001458{
Vivien Didelot04bed142016-08-31 18:06:13 -04001459 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot6630e232015-08-06 01:44:07 -04001460
Vivien Didelotfad09c72016-06-21 12:28:20 -04001461 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001462 if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1463 GLOBAL_ATU_DATA_STATE_UC_STATIC))
1464 netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04001465 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001466}
1467
Vivien Didelotf81ec902016-05-09 13:22:58 -04001468static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
1469 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07001470{
Vivien Didelot04bed142016-08-31 18:06:13 -04001471 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001472 int err;
David S. Millercdf09692015-08-11 12:00:37 -07001473
Vivien Didelotfad09c72016-06-21 12:28:20 -04001474 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001475 err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1476 GLOBAL_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001477 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001478
Vivien Didelot83dabd12016-08-31 11:50:04 -04001479 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001480}
1481
Vivien Didelot83dabd12016-08-31 11:50:04 -04001482static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
1483 u16 fid, u16 vid, int port,
1484 struct switchdev_obj *obj,
Vivien Didelot438ff532017-05-17 15:46:05 -04001485 switchdev_obj_dump_cb_t *cb)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001486{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001487 struct mv88e6xxx_atu_entry addr;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001488 int err;
1489
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001490 addr.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1491 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001492
1493 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001494 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001495 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001496 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001497
1498 if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
1499 break;
1500
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001501 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001502 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001503
Vivien Didelot83dabd12016-08-31 11:50:04 -04001504 if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
1505 struct switchdev_obj_port_fdb *fdb;
1506
1507 if (!is_unicast_ether_addr(addr.mac))
1508 continue;
1509
1510 fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001511 fdb->vid = vid;
1512 ether_addr_copy(fdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001513 if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
1514 fdb->ndm_state = NUD_NOARP;
1515 else
1516 fdb->ndm_state = NUD_REACHABLE;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04001517 } else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
1518 struct switchdev_obj_port_mdb *mdb;
1519
1520 if (!is_multicast_ether_addr(addr.mac))
1521 continue;
1522
1523 mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
1524 mdb->vid = vid;
1525 ether_addr_copy(mdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001526 } else {
1527 return -EOPNOTSUPP;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001528 }
Vivien Didelot83dabd12016-08-31 11:50:04 -04001529
1530 err = cb(obj);
1531 if (err)
1532 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001533 } while (!is_broadcast_ether_addr(addr.mac));
1534
1535 return err;
1536}
1537
Vivien Didelot83dabd12016-08-31 11:50:04 -04001538static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
1539 struct switchdev_obj *obj,
Vivien Didelot438ff532017-05-17 15:46:05 -04001540 switchdev_obj_dump_cb_t *cb)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001541{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001542 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001543 .vid = chip->info->max_vid,
Vivien Didelot83dabd12016-08-31 11:50:04 -04001544 };
1545 u16 fid;
1546 int err;
1547
1548 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001549 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001550 if (err)
1551 return err;
1552
1553 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
1554 if (err)
1555 return err;
1556
1557 /* Dump VLANs' Filtering Information Databases */
Vivien Didelot83dabd12016-08-31 11:50:04 -04001558 do {
Vivien Didelotf1394b72017-05-01 14:05:22 -04001559 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001560 if (err)
1561 return err;
1562
1563 if (!vlan.valid)
1564 break;
1565
1566 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
1567 obj, cb);
1568 if (err)
1569 return err;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001570 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001571
1572 return err;
1573}
1574
Vivien Didelotf81ec902016-05-09 13:22:58 -04001575static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
1576 struct switchdev_obj_port_fdb *fdb,
Vivien Didelot438ff532017-05-17 15:46:05 -04001577 switchdev_obj_dump_cb_t *cb)
Vivien Didelotf33475b2015-10-22 09:34:41 -04001578{
Vivien Didelot04bed142016-08-31 18:06:13 -04001579 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04001580 int err;
1581
Vivien Didelotfad09c72016-06-21 12:28:20 -04001582 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001583 err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001584 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04001585
1586 return err;
1587}
1588
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001589static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
1590 struct net_device *br)
1591{
Vivien Didelote96a6e02017-03-30 17:37:13 -04001592 struct dsa_switch *ds;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001593 int port;
Vivien Didelote96a6e02017-03-30 17:37:13 -04001594 int dev;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001595 int err;
1596
1597 /* Remap the Port VLAN of each local bridge group member */
1598 for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
1599 if (chip->ds->ports[port].bridge_dev == br) {
1600 err = mv88e6xxx_port_vlan_map(chip, port);
1601 if (err)
1602 return err;
1603 }
1604 }
1605
Vivien Didelote96a6e02017-03-30 17:37:13 -04001606 if (!mv88e6xxx_has_pvt(chip))
1607 return 0;
1608
1609 /* Remap the Port VLAN of each cross-chip bridge group member */
1610 for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
1611 ds = chip->ds->dst->ds[dev];
1612 if (!ds)
1613 break;
1614
1615 for (port = 0; port < ds->num_ports; ++port) {
1616 if (ds->ports[port].bridge_dev == br) {
1617 err = mv88e6xxx_pvt_map(chip, dev, port);
1618 if (err)
1619 return err;
1620 }
1621 }
1622 }
1623
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001624 return 0;
1625}
1626
Vivien Didelotf81ec902016-05-09 13:22:58 -04001627static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001628 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001629{
Vivien Didelot04bed142016-08-31 18:06:13 -04001630 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001631 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001632
Vivien Didelotfad09c72016-06-21 12:28:20 -04001633 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001634 err = mv88e6xxx_bridge_map(chip, br);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001635 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05001636
Vivien Didelot466dfa02016-02-26 13:16:05 -05001637 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001638}
1639
Vivien Didelotf123f2f2017-01-27 15:29:41 -05001640static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
1641 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001642{
Vivien Didelot04bed142016-08-31 18:06:13 -04001643 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001644
Vivien Didelotfad09c72016-06-21 12:28:20 -04001645 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001646 if (mv88e6xxx_bridge_map(chip, br) ||
1647 mv88e6xxx_port_vlan_map(chip, port))
1648 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04001649 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05001650}
1651
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001652static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
1653 int port, struct net_device *br)
1654{
1655 struct mv88e6xxx_chip *chip = ds->priv;
1656 int err;
1657
1658 if (!mv88e6xxx_has_pvt(chip))
1659 return 0;
1660
1661 mutex_lock(&chip->reg_lock);
1662 err = mv88e6xxx_pvt_map(chip, dev, port);
1663 mutex_unlock(&chip->reg_lock);
1664
1665 return err;
1666}
1667
1668static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
1669 int port, struct net_device *br)
1670{
1671 struct mv88e6xxx_chip *chip = ds->priv;
1672
1673 if (!mv88e6xxx_has_pvt(chip))
1674 return;
1675
1676 mutex_lock(&chip->reg_lock);
1677 if (mv88e6xxx_pvt_map(chip, dev, port))
1678 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
1679 mutex_unlock(&chip->reg_lock);
1680}
1681
Vivien Didelot17e708b2016-12-05 17:30:27 -05001682static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
1683{
1684 if (chip->info->ops->reset)
1685 return chip->info->ops->reset(chip);
1686
1687 return 0;
1688}
1689
Vivien Didelot309eca62016-12-05 17:30:26 -05001690static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
1691{
1692 struct gpio_desc *gpiod = chip->reset;
1693
1694 /* If there is a GPIO connected to the reset pin, toggle it */
1695 if (gpiod) {
1696 gpiod_set_value_cansleep(gpiod, 1);
1697 usleep_range(10000, 20000);
1698 gpiod_set_value_cansleep(gpiod, 0);
1699 usleep_range(10000, 20000);
1700 }
1701}
1702
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001703static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1704{
1705 int i, err;
1706
1707 /* Set all ports to the Disabled state */
1708 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
1709 err = mv88e6xxx_port_set_state(chip, i,
1710 PORT_CONTROL_STATE_DISABLED);
1711 if (err)
1712 return err;
1713 }
1714
1715 /* Wait for transmit queues to drain,
1716 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
1717 */
1718 usleep_range(2000, 4000);
1719
1720 return 0;
1721}
1722
Vivien Didelotfad09c72016-06-21 12:28:20 -04001723static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04001724{
Vivien Didelota935c052016-09-29 12:21:53 -04001725 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001726
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001727 err = mv88e6xxx_disable_ports(chip);
1728 if (err)
1729 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001730
Vivien Didelot309eca62016-12-05 17:30:26 -05001731 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001732
Vivien Didelot17e708b2016-12-05 17:30:27 -05001733 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001734}
1735
Vivien Didelot09cb7df2016-08-15 17:19:01 -04001736static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001737{
Vivien Didelot09cb7df2016-08-15 17:19:01 -04001738 u16 val;
1739 int err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001740
Vivien Didelot09cb7df2016-08-15 17:19:01 -04001741 /* Clear Power Down bit */
1742 err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
1743 if (err)
1744 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001745
Vivien Didelot09cb7df2016-08-15 17:19:01 -04001746 if (val & BMCR_PDOWN) {
1747 val &= ~BMCR_PDOWN;
1748 err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001749 }
1750
Vivien Didelot09cb7df2016-08-15 17:19:01 -04001751 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001752}
1753
Vivien Didelot43145572017-03-11 16:12:59 -05001754static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
1755 enum mv88e6xxx_frame_mode frame, u16 egress,
1756 u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01001757{
1758 int err;
1759
Vivien Didelot43145572017-03-11 16:12:59 -05001760 if (!chip->info->ops->port_set_frame_mode)
1761 return -EOPNOTSUPP;
1762
1763 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001764 if (err)
1765 return err;
1766
Vivien Didelot43145572017-03-11 16:12:59 -05001767 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
1768 if (err)
1769 return err;
1770
1771 if (chip->info->ops->port_set_ether_type)
1772 return chip->info->ops->port_set_ether_type(chip, port, etype);
1773
1774 return 0;
1775}
1776
1777static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1778{
1779 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
1780 PORT_CONTROL_EGRESS_UNMODIFIED,
1781 PORT_ETH_TYPE_DEFAULT);
1782}
1783
1784static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
1785{
1786 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
1787 PORT_CONTROL_EGRESS_UNMODIFIED,
1788 PORT_ETH_TYPE_DEFAULT);
1789}
1790
1791static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
1792{
1793 return mv88e6xxx_set_port_mode(chip, port,
1794 MV88E6XXX_FRAME_MODE_ETHERTYPE,
1795 PORT_CONTROL_EGRESS_ADD_TAG, ETH_P_EDSA);
1796}
1797
1798static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
1799{
1800 if (dsa_is_dsa_port(chip->ds, port))
1801 return mv88e6xxx_set_port_mode_dsa(chip, port);
1802
1803 if (dsa_is_normal_port(chip->ds, port))
1804 return mv88e6xxx_set_port_mode_normal(chip, port);
1805
1806 /* Setup CPU port mode depending on its supported tag format */
1807 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
1808 return mv88e6xxx_set_port_mode_dsa(chip, port);
1809
1810 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
1811 return mv88e6xxx_set_port_mode_edsa(chip, port);
1812
1813 return -EINVAL;
1814}
1815
Vivien Didelotea698f42017-03-11 16:12:50 -05001816static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1817{
1818 bool message = dsa_is_dsa_port(chip->ds, port);
1819
1820 return mv88e6xxx_port_set_message_port(chip, port, message);
1821}
1822
Vivien Didelot601aeed2017-03-11 16:13:00 -05001823static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1824{
1825 bool flood = port == dsa_upstream_port(chip->ds);
1826
1827 /* Upstream ports flood frames with unknown unicast or multicast DA */
1828 if (chip->info->ops->port_set_egress_floods)
1829 return chip->info->ops->port_set_egress_floods(chip, port,
1830 flood, flood);
1831
1832 return 0;
1833}
1834
Vivien Didelotfad09c72016-06-21 12:28:20 -04001835static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07001836{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001837 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001838 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001839 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07001840
Vivien Didelotd78343d2016-11-04 03:23:36 +01001841 /* MAC Forcing register: don't force link, speed, duplex or flow control
1842 * state to any particular values on physical ports, but force the CPU
1843 * port and all DSA ports to their maximum bandwidth and full duplex.
1844 */
1845 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1846 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
1847 SPEED_MAX, DUPLEX_FULL,
1848 PHY_INTERFACE_MODE_NA);
1849 else
1850 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
1851 SPEED_UNFORCED, DUPLEX_UNFORCED,
1852 PHY_INTERFACE_MODE_NA);
1853 if (err)
1854 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001855
1856 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
1857 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
1858 * tunneling, determine priority by looking at 802.1p and IP
1859 * priority fields (IP prio has precedence), and set STP state
1860 * to Forwarding.
1861 *
1862 * If this is the CPU link, use DSA or EDSA tagging depending
1863 * on which tagging mode was configured.
1864 *
1865 * If this is a link to another switch, use DSA tagging mode.
1866 *
1867 * If this is the upstream port for this switch, enable
1868 * forwarding of unknown unicasts and multicasts.
1869 */
Andrew Lunn56995cb2016-12-03 04:35:19 +01001870 reg = PORT_CONTROL_IGMP_MLD_SNOOP |
Andrew Lunn54d792f2015-05-06 01:09:47 +02001871 PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
1872 PORT_CONTROL_STATE_FORWARDING;
Andrew Lunn56995cb2016-12-03 04:35:19 +01001873 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
1874 if (err)
1875 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02001876
Vivien Didelot601aeed2017-03-11 16:13:00 -05001877 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001878 if (err)
1879 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001880
Vivien Didelot601aeed2017-03-11 16:13:00 -05001881 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05001882 if (err)
1883 return err;
1884
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001885 /* If this port is connected to a SerDes, make sure the SerDes is not
1886 * powered down.
1887 */
Vivien Didelot09cb7df2016-08-15 17:19:01 -04001888 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001889 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
1890 if (err)
1891 return err;
1892 reg &= PORT_STATUS_CMODE_MASK;
1893 if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
1894 (reg == PORT_STATUS_CMODE_1000BASE_X) ||
1895 (reg == PORT_STATUS_CMODE_SGMII)) {
1896 err = mv88e6xxx_serdes_power_on(chip);
1897 if (err < 0)
1898 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001899 }
1900 }
1901
Vivien Didelot8efdda42015-08-13 12:52:23 -04001902 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05001903 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04001904 * untagged frames on this port, do a destination address lookup on all
1905 * received packets as usual, disable ARP mirroring and don't send a
1906 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02001907 */
Andrew Lunna23b2962017-02-04 20:15:28 +01001908 err = mv88e6xxx_port_set_map_da(chip, port);
1909 if (err)
1910 return err;
1911
Andrew Lunn54d792f2015-05-06 01:09:47 +02001912 reg = 0;
Andrew Lunna23b2962017-02-04 20:15:28 +01001913 if (chip->info->ops->port_set_upstream_port) {
1914 err = chip->info->ops->port_set_upstream_port(
1915 chip, port, dsa_upstream_port(ds));
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001916 if (err)
1917 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001918 }
1919
Andrew Lunna23b2962017-02-04 20:15:28 +01001920 err = mv88e6xxx_port_set_8021q_mode(chip, port,
1921 PORT_CONTROL_2_8021Q_DISABLED);
1922 if (err)
1923 return err;
1924
Andrew Lunn5f436662016-12-03 04:45:17 +01001925 if (chip->info->ops->port_jumbo_config) {
1926 err = chip->info->ops->port_jumbo_config(chip, port);
1927 if (err)
1928 return err;
1929 }
1930
Andrew Lunn54d792f2015-05-06 01:09:47 +02001931 /* Port Association Vector: when learning source addresses
1932 * of packets, add the address to the address database using
1933 * a port bitmap that has only the bit for this port set and
1934 * the other bits clear.
1935 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05001936 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04001937 /* Disable learning for CPU port */
1938 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04001939 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05001940
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001941 err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
1942 if (err)
1943 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001944
1945 /* Egress rate control 2: disable egress rate control. */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001946 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
1947 if (err)
1948 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001949
Andrew Lunnb35d322a2016-12-03 04:45:19 +01001950 if (chip->info->ops->port_pause_config) {
1951 err = chip->info->ops->port_pause_config(chip, port);
1952 if (err)
1953 return err;
1954 }
1955
Vivien Didelotc8c94892017-03-11 16:13:01 -05001956 if (chip->info->ops->port_disable_learn_limit) {
1957 err = chip->info->ops->port_disable_learn_limit(chip, port);
1958 if (err)
1959 return err;
1960 }
1961
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05001962 if (chip->info->ops->port_disable_pri_override) {
1963 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001964 if (err)
1965 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01001966 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02001967
Andrew Lunnef0a7312016-12-03 04:35:16 +01001968 if (chip->info->ops->port_tag_remap) {
1969 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001970 if (err)
1971 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001972 }
1973
Andrew Lunnef70b112016-12-03 04:45:18 +01001974 if (chip->info->ops->port_egress_rate_limiting) {
1975 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001976 if (err)
1977 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001978 }
1979
Vivien Didelotea698f42017-03-11 16:12:50 -05001980 err = mv88e6xxx_setup_message_port(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001981 if (err)
1982 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07001983
Vivien Didelot207afda2016-04-14 14:42:09 -04001984 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001985 * database, and allow bidirectional communication between the
1986 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07001987 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001988 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001989 if (err)
1990 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001991
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001992 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001993 if (err)
1994 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07001995
1996 /* Default VLAN ID and priority: don't set a default VLAN
1997 * ID, and set the default packet priority to zero.
1998 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001999 return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002000}
2001
Wei Yongjunaa0938c2016-10-18 15:53:37 +00002002static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002003{
2004 int err;
2005
Vivien Didelota935c052016-09-29 12:21:53 -04002006 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002007 if (err)
2008 return err;
2009
Vivien Didelota935c052016-09-29 12:21:53 -04002010 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002011 if (err)
2012 return err;
2013
Vivien Didelota935c052016-09-29 12:21:53 -04002014 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
2015 if (err)
2016 return err;
2017
2018 return 0;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002019}
2020
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002021static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2022 unsigned int ageing_time)
2023{
Vivien Didelot04bed142016-08-31 18:06:13 -04002024 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002025 int err;
2026
2027 mutex_lock(&chip->reg_lock);
Vivien Didelot720c6342017-03-11 16:12:48 -05002028 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002029 mutex_unlock(&chip->reg_lock);
2030
2031 return err;
2032}
2033
Vivien Didelot97299342016-07-18 20:45:30 -04002034static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002035{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002036 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04002037 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot08a01262016-05-09 13:22:50 -04002038 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002039
Vivien Didelot119477b2016-05-09 13:22:51 -04002040 /* Enable the PHY Polling Unit if present, don't discard any packets,
2041 * and mask all interrupt sources.
2042 */
Vivien Didelota199d8b2016-12-05 17:30:28 -05002043 err = mv88e6xxx_ppu_enable(chip);
Vivien Didelot119477b2016-05-09 13:22:51 -04002044 if (err)
2045 return err;
2046
Andrew Lunn33641992016-12-03 04:35:17 +01002047 if (chip->info->ops->g1_set_cpu_port) {
2048 err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
2049 if (err)
2050 return err;
2051 }
2052
2053 if (chip->info->ops->g1_set_egress_port) {
2054 err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
2055 if (err)
2056 return err;
2057 }
Vivien Didelotb0745e872016-05-09 13:22:53 -04002058
Vivien Didelot50484ff2016-05-09 13:22:54 -04002059 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelota935c052016-09-29 12:21:53 -04002060 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
2061 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
2062 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04002063 if (err)
2064 return err;
2065
Vivien Didelot08a01262016-05-09 13:22:50 -04002066 /* Configure the IP ToS mapping registers. */
Vivien Didelota935c052016-09-29 12:21:53 -04002067 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002068 if (err)
2069 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002070 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002071 if (err)
2072 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002073 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002074 if (err)
2075 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002076 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002077 if (err)
2078 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002079 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002080 if (err)
2081 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002082 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002083 if (err)
2084 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002085 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002086 if (err)
2087 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002088 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002089 if (err)
2090 return err;
2091
2092 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelota935c052016-09-29 12:21:53 -04002093 err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002094 if (err)
2095 return err;
2096
Andrew Lunnde2273872016-11-21 23:27:01 +01002097 /* Initialize the statistics unit */
2098 err = mv88e6xxx_stats_set_histogram(chip);
2099 if (err)
2100 return err;
2101
Vivien Didelot97299342016-07-18 20:45:30 -04002102 /* Clear the statistics counters for all ports */
Vivien Didelota935c052016-09-29 12:21:53 -04002103 err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
2104 GLOBAL_STATS_OP_FLUSH_ALL);
Vivien Didelot97299342016-07-18 20:45:30 -04002105 if (err)
2106 return err;
2107
2108 /* Wait for the flush to complete. */
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +01002109 err = mv88e6xxx_g1_stats_wait(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002110 if (err)
2111 return err;
2112
2113 return 0;
2114}
2115
Vivien Didelotf81ec902016-05-09 13:22:58 -04002116static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002117{
Vivien Didelot04bed142016-08-31 18:06:13 -04002118 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002119 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002120 int i;
2121
Vivien Didelotfad09c72016-06-21 12:28:20 -04002122 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002123 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002124
Vivien Didelotfad09c72016-06-21 12:28:20 -04002125 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002126
Vivien Didelot97299342016-07-18 20:45:30 -04002127 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002128 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot97299342016-07-18 20:45:30 -04002129 err = mv88e6xxx_setup_port(chip, i);
2130 if (err)
2131 goto unlock;
2132 }
2133
2134 /* Setup Switch Global 1 Registers */
2135 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002136 if (err)
2137 goto unlock;
2138
Vivien Didelot97299342016-07-18 20:45:30 -04002139 /* Setup Switch Global 2 Registers */
2140 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
2141 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002142 if (err)
2143 goto unlock;
2144 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002145
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002146 err = mv88e6xxx_vtu_setup(chip);
2147 if (err)
2148 goto unlock;
2149
Vivien Didelot81228992017-03-30 17:37:08 -04002150 err = mv88e6xxx_pvt_setup(chip);
2151 if (err)
2152 goto unlock;
2153
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002154 err = mv88e6xxx_atu_setup(chip);
2155 if (err)
2156 goto unlock;
2157
Andrew Lunn6e55f692016-12-03 04:45:16 +01002158 /* Some generations have the configuration of sending reserved
2159 * management frames to the CPU in global2, others in
2160 * global1. Hence it does not fit the two setup functions
2161 * above.
2162 */
2163 if (chip->info->ops->mgmt_rsvd2cpu) {
2164 err = chip->info->ops->mgmt_rsvd2cpu(chip);
2165 if (err)
2166 goto unlock;
2167 }
2168
Vivien Didelot6b17e862015-08-13 12:52:18 -04002169unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002170 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002171
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002172 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002173}
2174
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002175static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
2176{
Vivien Didelot04bed142016-08-31 18:06:13 -04002177 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002178 int err;
2179
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002180 if (!chip->info->ops->set_switch_mac)
2181 return -EOPNOTSUPP;
2182
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002183 mutex_lock(&chip->reg_lock);
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002184 err = chip->info->ops->set_switch_mac(chip, addr);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002185 mutex_unlock(&chip->reg_lock);
2186
2187 return err;
2188}
2189
Vivien Didelote57e5e72016-08-15 17:19:00 -04002190static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002191{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002192 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2193 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002194 u16 val;
2195 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002196
Andrew Lunnee26a222017-01-24 14:53:48 +01002197 if (!chip->info->ops->phy_read)
2198 return -EOPNOTSUPP;
2199
Vivien Didelotfad09c72016-06-21 12:28:20 -04002200 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002201 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002202 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002203
Andrew Lunnda9f3302017-02-01 03:40:05 +01002204 if (reg == MII_PHYSID2) {
2205 /* Some internal PHYS don't have a model number. Use
2206 * the mv88e6390 family model number instead.
2207 */
2208 if (!(val & 0x3f0))
2209 val |= PORT_SWITCH_ID_PROD_NUM_6390;
2210 }
2211
Vivien Didelote57e5e72016-08-15 17:19:00 -04002212 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002213}
2214
Vivien Didelote57e5e72016-08-15 17:19:00 -04002215static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002216{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002217 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2218 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002219 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002220
Andrew Lunnee26a222017-01-24 14:53:48 +01002221 if (!chip->info->ops->phy_write)
2222 return -EOPNOTSUPP;
2223
Vivien Didelotfad09c72016-06-21 12:28:20 -04002224 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002225 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002226 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002227
2228 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002229}
2230
Vivien Didelotfad09c72016-06-21 12:28:20 -04002231static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002232 struct device_node *np,
2233 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002234{
2235 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002236 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002237 struct mii_bus *bus;
2238 int err;
2239
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002240 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002241 if (!bus)
2242 return -ENOMEM;
2243
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002244 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002245 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002246 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002247 INIT_LIST_HEAD(&mdio_bus->list);
2248 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002249
Andrew Lunnb516d452016-06-04 21:17:06 +02002250 if (np) {
2251 bus->name = np->full_name;
2252 snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
2253 } else {
2254 bus->name = "mv88e6xxx SMI";
2255 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2256 }
2257
2258 bus->read = mv88e6xxx_mdio_read;
2259 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002260 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002261
Andrew Lunna3c53be52017-01-24 14:53:50 +01002262 if (np)
2263 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002264 else
2265 err = mdiobus_register(bus);
2266 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002267 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002268 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002269 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002270
2271 if (external)
2272 list_add_tail(&mdio_bus->list, &chip->mdios);
2273 else
2274 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02002275
2276 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02002277}
2278
Andrew Lunna3c53be52017-01-24 14:53:50 +01002279static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
2280 { .compatible = "marvell,mv88e6xxx-mdio-external",
2281 .data = (void *)true },
2282 { },
2283};
2284
2285static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
2286 struct device_node *np)
2287{
2288 const struct of_device_id *match;
2289 struct device_node *child;
2290 int err;
2291
2292 /* Always register one mdio bus for the internal/default mdio
2293 * bus. This maybe represented in the device tree, but is
2294 * optional.
2295 */
2296 child = of_get_child_by_name(np, "mdio");
2297 err = mv88e6xxx_mdio_register(chip, child, false);
2298 if (err)
2299 return err;
2300
2301 /* Walk the device tree, and see if there are any other nodes
2302 * which say they are compatible with the external mdio
2303 * bus.
2304 */
2305 for_each_available_child_of_node(np, child) {
2306 match = of_match_node(mv88e6xxx_mdio_external_match, child);
2307 if (match) {
2308 err = mv88e6xxx_mdio_register(chip, child, true);
2309 if (err)
2310 return err;
2311 }
2312 }
2313
2314 return 0;
2315}
2316
2317static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02002318
2319{
Andrew Lunna3c53be52017-01-24 14:53:50 +01002320 struct mv88e6xxx_mdio_bus *mdio_bus;
2321 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002322
Andrew Lunna3c53be52017-01-24 14:53:50 +01002323 list_for_each_entry(mdio_bus, &chip->mdios, list) {
2324 bus = mdio_bus->bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002325
Andrew Lunna3c53be52017-01-24 14:53:50 +01002326 mdiobus_unregister(bus);
2327 }
Andrew Lunnb516d452016-06-04 21:17:06 +02002328}
2329
Vivien Didelot855b1932016-07-20 18:18:35 -04002330static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
2331{
Vivien Didelot04bed142016-08-31 18:06:13 -04002332 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002333
2334 return chip->eeprom_len;
2335}
2336
Vivien Didelot855b1932016-07-20 18:18:35 -04002337static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
2338 struct ethtool_eeprom *eeprom, u8 *data)
2339{
Vivien Didelot04bed142016-08-31 18:06:13 -04002340 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002341 int err;
2342
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002343 if (!chip->info->ops->get_eeprom)
2344 return -EOPNOTSUPP;
2345
Vivien Didelot855b1932016-07-20 18:18:35 -04002346 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002347 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002348 mutex_unlock(&chip->reg_lock);
2349
2350 if (err)
2351 return err;
2352
2353 eeprom->magic = 0xc3ec4951;
2354
2355 return 0;
2356}
2357
Vivien Didelot855b1932016-07-20 18:18:35 -04002358static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
2359 struct ethtool_eeprom *eeprom, u8 *data)
2360{
Vivien Didelot04bed142016-08-31 18:06:13 -04002361 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002362 int err;
2363
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002364 if (!chip->info->ops->set_eeprom)
2365 return -EOPNOTSUPP;
2366
Vivien Didelot855b1932016-07-20 18:18:35 -04002367 if (eeprom->magic != 0xc3ec4951)
2368 return -EINVAL;
2369
2370 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002371 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002372 mutex_unlock(&chip->reg_lock);
2373
2374 return err;
2375}
2376
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002377static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002378 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002379 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002380 .phy_read = mv88e6xxx_phy_ppu_read,
2381 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002382 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002383 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002384 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002385 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002386 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002387 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002388 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01002389 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002390 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002391 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002392 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002393 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002394 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2395 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002396 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002397 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2398 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002399 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002400 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002401 .ppu_enable = mv88e6185_g1_ppu_enable,
2402 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002403 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002404 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002405 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002406};
2407
2408static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002409 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002410 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002411 .phy_read = mv88e6xxx_phy_ppu_read,
2412 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002413 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002414 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002415 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002416 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002417 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01002418 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002419 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002420 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2421 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002422 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002423 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002424 .ppu_enable = mv88e6185_g1_ppu_enable,
2425 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002426 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002427 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002428 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002429};
2430
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002431static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01002432 /* MV88E6XXX_FAMILY_6097 */
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002433 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2434 .phy_read = mv88e6xxx_g2_smi_phy_read,
2435 .phy_write = mv88e6xxx_g2_smi_phy_write,
2436 .port_set_link = mv88e6xxx_port_set_link,
2437 .port_set_duplex = mv88e6xxx_port_set_duplex,
2438 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002439 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002440 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002441 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002442 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002443 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002444 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002445 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002446 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002447 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002448 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2449 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2450 .stats_get_strings = mv88e6095_stats_get_strings,
2451 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002452 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2453 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01002454 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002455 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002456 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002457 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002458 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002459};
2460
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002461static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002462 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002463 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002464 .phy_read = mv88e6165_phy_read,
2465 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002466 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002467 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002468 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002469 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002470 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002471 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002472 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002473 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002474 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2475 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002476 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002477 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2478 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002479 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002480 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002481 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002482 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002483 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002484};
2485
2486static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002487 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002488 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002489 .phy_read = mv88e6xxx_phy_ppu_read,
2490 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002491 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002492 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002493 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002494 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002495 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002496 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002497 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01002498 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn5f436662016-12-03 04:45:17 +01002499 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002500 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002501 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002502 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002503 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2504 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002505 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002506 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2507 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002508 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002509 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002510 .ppu_enable = mv88e6185_g1_ppu_enable,
2511 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002512 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002513 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002514 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002515};
2516
Vivien Didelot990e27b2017-03-28 13:50:32 -04002517static const struct mv88e6xxx_ops mv88e6141_ops = {
2518 /* MV88E6XXX_FAMILY_6341 */
2519 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2520 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2521 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2522 .phy_read = mv88e6xxx_g2_smi_phy_read,
2523 .phy_write = mv88e6xxx_g2_smi_phy_write,
2524 .port_set_link = mv88e6xxx_port_set_link,
2525 .port_set_duplex = mv88e6xxx_port_set_duplex,
2526 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2527 .port_set_speed = mv88e6390_port_set_speed,
2528 .port_tag_remap = mv88e6095_port_tag_remap,
2529 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2530 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2531 .port_set_ether_type = mv88e6351_port_set_ether_type,
2532 .port_jumbo_config = mv88e6165_port_jumbo_config,
2533 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2534 .port_pause_config = mv88e6097_port_pause_config,
2535 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2536 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2537 .stats_snapshot = mv88e6390_g1_stats_snapshot,
2538 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2539 .stats_get_strings = mv88e6320_stats_get_strings,
2540 .stats_get_stats = mv88e6390_stats_get_stats,
2541 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
2542 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
2543 .watchdog_ops = &mv88e6390_watchdog_ops,
2544 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2545 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002546 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002547 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002548};
2549
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002550static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002551 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002552 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002553 .phy_read = mv88e6165_phy_read,
2554 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002555 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002556 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002557 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002558 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002559 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002560 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002561 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002562 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002563 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002564 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002565 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002566 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002567 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002568 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2569 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002570 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002571 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2572 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002573 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002574 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002575 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002576 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002577 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002578};
2579
2580static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002581 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002582 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002583 .phy_read = mv88e6165_phy_read,
2584 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002585 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002586 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002587 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002588 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002589 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002590 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002591 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2592 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002593 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002594 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2595 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002596 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002597 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002598 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002599 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002600 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002601};
2602
2603static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002604 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002605 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002606 .phy_read = mv88e6xxx_g2_smi_phy_read,
2607 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002608 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002609 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002610 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002611 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002612 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002613 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002614 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002615 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002616 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002617 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002618 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002619 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002620 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002621 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002622 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2623 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002624 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002625 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2626 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002627 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002628 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002629 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002630 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002631 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002632};
2633
2634static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002635 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002636 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2637 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002638 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002639 .phy_read = mv88e6xxx_g2_smi_phy_read,
2640 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002641 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002642 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002643 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002644 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002645 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002646 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002647 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002648 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002649 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002650 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002651 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002652 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002653 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002654 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002655 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2656 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002657 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002658 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2659 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002660 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002661 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002662 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002663 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002664 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002665};
2666
2667static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002668 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002669 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002670 .phy_read = mv88e6xxx_g2_smi_phy_read,
2671 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002672 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002673 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002674 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002675 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002676 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002677 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002678 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002679 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002680 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002681 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002682 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002683 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002684 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002685 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002686 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2687 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002688 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002689 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2690 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002691 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002692 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002693 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002694 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002695 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002696};
2697
2698static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002699 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002700 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2701 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002702 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002703 .phy_read = mv88e6xxx_g2_smi_phy_read,
2704 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002705 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002706 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002707 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002708 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002709 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002710 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002711 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002712 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002713 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002714 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002715 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002716 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002717 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002718 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002719 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2720 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002721 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002722 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2723 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002724 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002725 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002726 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002727 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002728 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002729};
2730
2731static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002732 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002733 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002734 .phy_read = mv88e6xxx_phy_ppu_read,
2735 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002736 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002737 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002738 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002739 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002740 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01002741 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01002742 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002743 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002744 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2745 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002746 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002747 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2748 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002749 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002750 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002751 .ppu_enable = mv88e6185_g1_ppu_enable,
2752 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002753 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002754 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002755 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002756};
2757
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002758static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002759 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002760 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2761 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002762 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2763 .phy_read = mv88e6xxx_g2_smi_phy_read,
2764 .phy_write = mv88e6xxx_g2_smi_phy_write,
2765 .port_set_link = mv88e6xxx_port_set_link,
2766 .port_set_duplex = mv88e6xxx_port_set_duplex,
2767 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2768 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002769 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002770 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002771 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002772 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01002773 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002774 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002775 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002776 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002777 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002778 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2779 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002780 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002781 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
2782 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002783 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002784 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002785 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002786 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2787 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002788};
2789
2790static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002791 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002792 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2793 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002794 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2795 .phy_read = mv88e6xxx_g2_smi_phy_read,
2796 .phy_write = mv88e6xxx_g2_smi_phy_write,
2797 .port_set_link = mv88e6xxx_port_set_link,
2798 .port_set_duplex = mv88e6xxx_port_set_duplex,
2799 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2800 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002801 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002802 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002803 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002804 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01002805 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002806 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002807 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002808 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002809 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002810 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2811 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002812 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002813 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
2814 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002815 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002816 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002817 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002818 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2819 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002820};
2821
2822static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002823 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002824 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2825 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002826 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2827 .phy_read = mv88e6xxx_g2_smi_phy_read,
2828 .phy_write = mv88e6xxx_g2_smi_phy_write,
2829 .port_set_link = mv88e6xxx_port_set_link,
2830 .port_set_duplex = mv88e6xxx_port_set_duplex,
2831 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2832 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002833 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002834 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002835 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002836 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01002837 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002838 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002839 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002840 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002841 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002842 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2843 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002844 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002845 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
2846 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002847 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002848 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002849 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002850 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2851 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002852};
2853
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002854static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002855 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002856 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2857 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002858 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002859 .phy_read = mv88e6xxx_g2_smi_phy_read,
2860 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002861 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002862 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002863 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002864 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002865 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002866 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002867 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002868 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002869 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002870 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002871 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002872 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002873 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002874 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002875 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2876 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002877 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002878 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2879 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002880 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002881 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002882 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002883 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002884 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002885};
2886
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002887static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002888 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002889 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2890 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002891 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2892 .phy_read = mv88e6xxx_g2_smi_phy_read,
2893 .phy_write = mv88e6xxx_g2_smi_phy_write,
2894 .port_set_link = mv88e6xxx_port_set_link,
2895 .port_set_duplex = mv88e6xxx_port_set_duplex,
2896 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2897 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002898 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002899 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002900 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002901 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01002902 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunnf39908d2017-02-04 20:02:50 +01002903 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002904 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002905 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002906 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002907 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002908 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2909 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002910 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002911 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
2912 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002913 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002914 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002915 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002916 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2917 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002918};
2919
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002920static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002921 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002922 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2923 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002924 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002925 .phy_read = mv88e6xxx_g2_smi_phy_read,
2926 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002927 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002928 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002929 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002930 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002931 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002932 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002933 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002934 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002935 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002936 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002937 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002938 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002939 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002940 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2941 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002942 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002943 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2944 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002945 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002946 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002947 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002948 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002949};
2950
2951static const struct mv88e6xxx_ops mv88e6321_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002952 /* MV88E6XXX_FAMILY_6321 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002953 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2954 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002955 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002956 .phy_read = mv88e6xxx_g2_smi_phy_read,
2957 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002958 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002959 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002960 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002961 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002962 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002963 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002964 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002965 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002966 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002967 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002968 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002969 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002970 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002971 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2972 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002973 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002974 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2975 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002976 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002977 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002978 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002979};
2980
Vivien Didelot16e329a2017-03-28 13:50:33 -04002981static const struct mv88e6xxx_ops mv88e6341_ops = {
2982 /* MV88E6XXX_FAMILY_6341 */
2983 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2984 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2985 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2986 .phy_read = mv88e6xxx_g2_smi_phy_read,
2987 .phy_write = mv88e6xxx_g2_smi_phy_write,
2988 .port_set_link = mv88e6xxx_port_set_link,
2989 .port_set_duplex = mv88e6xxx_port_set_duplex,
2990 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2991 .port_set_speed = mv88e6390_port_set_speed,
2992 .port_tag_remap = mv88e6095_port_tag_remap,
2993 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2994 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2995 .port_set_ether_type = mv88e6351_port_set_ether_type,
2996 .port_jumbo_config = mv88e6165_port_jumbo_config,
2997 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2998 .port_pause_config = mv88e6097_port_pause_config,
2999 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3000 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3001 .stats_snapshot = mv88e6390_g1_stats_snapshot,
3002 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3003 .stats_get_strings = mv88e6320_stats_get_strings,
3004 .stats_get_stats = mv88e6390_stats_get_stats,
3005 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3006 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
3007 .watchdog_ops = &mv88e6390_watchdog_ops,
3008 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3009 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003010 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003011 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003012};
3013
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003014static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003015 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003016 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003017 .phy_read = mv88e6xxx_g2_smi_phy_read,
3018 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003019 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003020 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003021 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003022 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003023 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003024 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003025 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003026 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003027 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003028 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003029 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003030 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003031 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003032 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003033 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3034 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003035 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003036 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3037 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003038 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003039 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003040 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003041 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003042 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003043};
3044
3045static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003046 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003047 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003048 .phy_read = mv88e6xxx_g2_smi_phy_read,
3049 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003050 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003051 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003052 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003053 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003054 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003055 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003056 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003057 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003058 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003059 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003060 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003061 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003062 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003063 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003064 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3065 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003066 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003067 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3068 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003069 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003070 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003071 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003072 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003073 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003074};
3075
3076static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003077 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003078 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3079 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003080 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003081 .phy_read = mv88e6xxx_g2_smi_phy_read,
3082 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003083 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003084 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003085 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003086 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003087 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003088 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003089 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003090 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003091 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003092 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003093 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003094 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003095 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003096 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003097 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3098 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003099 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003100 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3101 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003102 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003103 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003104 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003105 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003106 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003107};
3108
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003109static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003110 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003111 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3112 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003113 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3114 .phy_read = mv88e6xxx_g2_smi_phy_read,
3115 .phy_write = mv88e6xxx_g2_smi_phy_write,
3116 .port_set_link = mv88e6xxx_port_set_link,
3117 .port_set_duplex = mv88e6xxx_port_set_duplex,
3118 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3119 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003120 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003121 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003122 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003123 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003124 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003125 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003126 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003127 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003128 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003129 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003130 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003131 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003132 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3133 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003134 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003135 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3136 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003137 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003138 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003139 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003140 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3141 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003142};
3143
3144static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003145 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003146 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3147 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003148 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3149 .phy_read = mv88e6xxx_g2_smi_phy_read,
3150 .phy_write = mv88e6xxx_g2_smi_phy_write,
3151 .port_set_link = mv88e6xxx_port_set_link,
3152 .port_set_duplex = mv88e6xxx_port_set_duplex,
3153 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3154 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003155 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003156 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003157 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003158 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003159 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003160 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003161 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003162 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003163 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003164 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003165 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003166 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3167 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003168 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003169 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3170 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003171 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003172 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003173 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003174 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3175 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003176};
3177
Vivien Didelotf81ec902016-05-09 13:22:58 -04003178static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3179 [MV88E6085] = {
3180 .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
3181 .family = MV88E6XXX_FAMILY_6097,
3182 .name = "Marvell 88E6085",
3183 .num_databases = 4096,
3184 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003185 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003186 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003187 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003188 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003189 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003190 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003191 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003192 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003193 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003194 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003195 },
3196
3197 [MV88E6095] = {
3198 .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
3199 .family = MV88E6XXX_FAMILY_6095,
3200 .name = "Marvell 88E6095/88E6095F",
3201 .num_databases = 256,
3202 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003203 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003204 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003205 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003206 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003207 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003208 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003209 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003210 .flags = MV88E6XXX_FLAGS_FAMILY_6095,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003211 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003212 },
3213
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003214 [MV88E6097] = {
3215 .prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
3216 .family = MV88E6XXX_FAMILY_6097,
3217 .name = "Marvell 88E6097/88E6097F",
3218 .num_databases = 4096,
3219 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003220 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003221 .port_base_addr = 0x10,
3222 .global1_addr = 0x1b,
3223 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003224 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003225 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003226 .pvt = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01003227 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003228 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
3229 .ops = &mv88e6097_ops,
3230 },
3231
Vivien Didelotf81ec902016-05-09 13:22:58 -04003232 [MV88E6123] = {
3233 .prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
3234 .family = MV88E6XXX_FAMILY_6165,
3235 .name = "Marvell 88E6123",
3236 .num_databases = 4096,
3237 .num_ports = 3,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003238 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003239 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003240 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003241 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003242 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003243 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003244 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003245 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003246 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003247 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003248 },
3249
3250 [MV88E6131] = {
3251 .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
3252 .family = MV88E6XXX_FAMILY_6185,
3253 .name = "Marvell 88E6131",
3254 .num_databases = 256,
3255 .num_ports = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003256 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003257 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003258 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003259 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003260 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003261 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003262 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003263 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003264 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003265 },
3266
Vivien Didelot990e27b2017-03-28 13:50:32 -04003267 [MV88E6141] = {
3268 .prod_num = PORT_SWITCH_ID_PROD_NUM_6141,
3269 .family = MV88E6XXX_FAMILY_6341,
3270 .name = "Marvell 88E6341",
3271 .num_databases = 4096,
3272 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003273 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003274 .port_base_addr = 0x10,
3275 .global1_addr = 0x1b,
3276 .age_time_coeff = 3750,
3277 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003278 .pvt = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003279 .tag_protocol = DSA_TAG_PROTO_EDSA,
3280 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
3281 .ops = &mv88e6141_ops,
3282 },
3283
Vivien Didelotf81ec902016-05-09 13:22:58 -04003284 [MV88E6161] = {
3285 .prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
3286 .family = MV88E6XXX_FAMILY_6165,
3287 .name = "Marvell 88E6161",
3288 .num_databases = 4096,
3289 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003290 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003291 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003292 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003293 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003294 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003295 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003296 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003297 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003298 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003299 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003300 },
3301
3302 [MV88E6165] = {
3303 .prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
3304 .family = MV88E6XXX_FAMILY_6165,
3305 .name = "Marvell 88E6165",
3306 .num_databases = 4096,
3307 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003308 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003309 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003310 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003311 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003312 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003313 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003314 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003315 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003316 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003317 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003318 },
3319
3320 [MV88E6171] = {
3321 .prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
3322 .family = MV88E6XXX_FAMILY_6351,
3323 .name = "Marvell 88E6171",
3324 .num_databases = 4096,
3325 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003326 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003327 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003328 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003329 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003330 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003331 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003332 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003333 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003334 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003335 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003336 },
3337
3338 [MV88E6172] = {
3339 .prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
3340 .family = MV88E6XXX_FAMILY_6352,
3341 .name = "Marvell 88E6172",
3342 .num_databases = 4096,
3343 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003344 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003345 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003346 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003347 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003348 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003349 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003350 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003351 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003352 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003353 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003354 },
3355
3356 [MV88E6175] = {
3357 .prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
3358 .family = MV88E6XXX_FAMILY_6351,
3359 .name = "Marvell 88E6175",
3360 .num_databases = 4096,
3361 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003362 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003363 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003364 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003365 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003366 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003367 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003368 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003369 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003370 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003371 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003372 },
3373
3374 [MV88E6176] = {
3375 .prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
3376 .family = MV88E6XXX_FAMILY_6352,
3377 .name = "Marvell 88E6176",
3378 .num_databases = 4096,
3379 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003380 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003381 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003382 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003383 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003384 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003385 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003386 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003387 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003388 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003389 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003390 },
3391
3392 [MV88E6185] = {
3393 .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
3394 .family = MV88E6XXX_FAMILY_6185,
3395 .name = "Marvell 88E6185",
3396 .num_databases = 256,
3397 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003398 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003399 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003400 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003401 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003402 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003403 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003404 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003405 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003406 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003407 },
3408
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003409 [MV88E6190] = {
3410 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
3411 .family = MV88E6XXX_FAMILY_6390,
3412 .name = "Marvell 88E6190",
3413 .num_databases = 4096,
3414 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003415 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003416 .port_base_addr = 0x0,
3417 .global1_addr = 0x1b,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003418 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003419 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003420 .g1_irqs = 9,
Vivien Didelotf3645652017-03-30 17:37:07 -04003421 .pvt = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05003422 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003423 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3424 .ops = &mv88e6190_ops,
3425 },
3426
3427 [MV88E6190X] = {
3428 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
3429 .family = MV88E6XXX_FAMILY_6390,
3430 .name = "Marvell 88E6190X",
3431 .num_databases = 4096,
3432 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003433 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003434 .port_base_addr = 0x0,
3435 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003436 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003437 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003438 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003439 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003440 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003441 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3442 .ops = &mv88e6190x_ops,
3443 },
3444
3445 [MV88E6191] = {
3446 .prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
3447 .family = MV88E6XXX_FAMILY_6390,
3448 .name = "Marvell 88E6191",
3449 .num_databases = 4096,
3450 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003451 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003452 .port_base_addr = 0x0,
3453 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003454 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003455 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003456 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003457 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003458 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003459 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04003460 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003461 },
3462
Vivien Didelotf81ec902016-05-09 13:22:58 -04003463 [MV88E6240] = {
3464 .prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
3465 .family = MV88E6XXX_FAMILY_6352,
3466 .name = "Marvell 88E6240",
3467 .num_databases = 4096,
3468 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003469 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003470 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003471 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003472 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003473 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003474 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003475 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003476 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003477 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003478 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003479 },
3480
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003481 [MV88E6290] = {
3482 .prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
3483 .family = MV88E6XXX_FAMILY_6390,
3484 .name = "Marvell 88E6290",
3485 .num_databases = 4096,
3486 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003487 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003488 .port_base_addr = 0x0,
3489 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003490 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003491 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003492 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003493 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003494 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003495 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3496 .ops = &mv88e6290_ops,
3497 },
3498
Vivien Didelotf81ec902016-05-09 13:22:58 -04003499 [MV88E6320] = {
3500 .prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
3501 .family = MV88E6XXX_FAMILY_6320,
3502 .name = "Marvell 88E6320",
3503 .num_databases = 4096,
3504 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003505 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003506 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003507 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003508 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003509 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003510 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003511 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003512 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003513 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003514 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003515 },
3516
3517 [MV88E6321] = {
3518 .prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
3519 .family = MV88E6XXX_FAMILY_6320,
3520 .name = "Marvell 88E6321",
3521 .num_databases = 4096,
3522 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003523 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003524 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003525 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003526 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003527 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003528 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003529 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003530 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003531 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003532 },
3533
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003534 [MV88E6341] = {
3535 .prod_num = PORT_SWITCH_ID_PROD_NUM_6341,
3536 .family = MV88E6XXX_FAMILY_6341,
3537 .name = "Marvell 88E6341",
3538 .num_databases = 4096,
3539 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003540 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003541 .port_base_addr = 0x10,
3542 .global1_addr = 0x1b,
3543 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05003544 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003545 .pvt = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003546 .tag_protocol = DSA_TAG_PROTO_EDSA,
3547 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
3548 .ops = &mv88e6341_ops,
3549 },
3550
Vivien Didelotf81ec902016-05-09 13:22:58 -04003551 [MV88E6350] = {
3552 .prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
3553 .family = MV88E6XXX_FAMILY_6351,
3554 .name = "Marvell 88E6350",
3555 .num_databases = 4096,
3556 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003557 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003558 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003559 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003560 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003561 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003562 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003563 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003564 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003565 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003566 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003567 },
3568
3569 [MV88E6351] = {
3570 .prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
3571 .family = MV88E6XXX_FAMILY_6351,
3572 .name = "Marvell 88E6351",
3573 .num_databases = 4096,
3574 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003575 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003576 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003577 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003578 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003579 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003580 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003581 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003582 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003583 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003584 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003585 },
3586
3587 [MV88E6352] = {
3588 .prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
3589 .family = MV88E6XXX_FAMILY_6352,
3590 .name = "Marvell 88E6352",
3591 .num_databases = 4096,
3592 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003593 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003594 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003595 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003596 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003597 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003598 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003599 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003600 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003601 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003602 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003603 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003604 [MV88E6390] = {
3605 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
3606 .family = MV88E6XXX_FAMILY_6390,
3607 .name = "Marvell 88E6390",
3608 .num_databases = 4096,
3609 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003610 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003611 .port_base_addr = 0x0,
3612 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003613 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003614 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003615 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003616 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003617 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003618 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3619 .ops = &mv88e6390_ops,
3620 },
3621 [MV88E6390X] = {
3622 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
3623 .family = MV88E6XXX_FAMILY_6390,
3624 .name = "Marvell 88E6390X",
3625 .num_databases = 4096,
3626 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003627 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003628 .port_base_addr = 0x0,
3629 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003630 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003631 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003632 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003633 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003634 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003635 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3636 .ops = &mv88e6390x_ops,
3637 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04003638};
3639
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003640static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04003641{
Vivien Didelota439c062016-04-17 13:23:58 -04003642 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04003643
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003644 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
3645 if (mv88e6xxx_table[i].prod_num == prod_num)
3646 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04003647
Vivien Didelotb9b37712015-10-30 19:39:48 -04003648 return NULL;
3649}
3650
Vivien Didelotfad09c72016-06-21 12:28:20 -04003651static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003652{
3653 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003654 unsigned int prod_num, rev;
3655 u16 id;
3656 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003657
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003658 mutex_lock(&chip->reg_lock);
3659 err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
3660 mutex_unlock(&chip->reg_lock);
3661 if (err)
3662 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003663
3664 prod_num = (id & 0xfff0) >> 4;
3665 rev = id & 0x000f;
3666
3667 info = mv88e6xxx_lookup_info(prod_num);
3668 if (!info)
3669 return -ENODEV;
3670
Vivien Didelotcaac8542016-06-20 13:14:09 -04003671 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003672 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003673
Vivien Didelotca070c12016-09-02 14:45:34 -04003674 err = mv88e6xxx_g2_require(chip);
3675 if (err)
3676 return err;
3677
Vivien Didelotfad09c72016-06-21 12:28:20 -04003678 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
3679 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003680
3681 return 0;
3682}
3683
Vivien Didelotfad09c72016-06-21 12:28:20 -04003684static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04003685{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003686 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003687
Vivien Didelotfad09c72016-06-21 12:28:20 -04003688 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
3689 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003690 return NULL;
3691
Vivien Didelotfad09c72016-06-21 12:28:20 -04003692 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04003693
Vivien Didelotfad09c72016-06-21 12:28:20 -04003694 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003695 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelot469d7292016-06-20 13:14:06 -04003696
Vivien Didelotfad09c72016-06-21 12:28:20 -04003697 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003698}
3699
Vivien Didelotfad09c72016-06-21 12:28:20 -04003700static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003701 struct mii_bus *bus, int sw_addr)
3702{
Vivien Didelot914b32f2016-06-20 13:14:11 -04003703 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003704 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelota0ffff22016-08-15 17:18:58 -04003705 else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003706 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04003707 else
3708 return -EINVAL;
3709
Vivien Didelotfad09c72016-06-21 12:28:20 -04003710 chip->bus = bus;
3711 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003712
3713 return 0;
3714}
3715
Andrew Lunn7b314362016-08-22 16:01:01 +02003716static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
3717{
Vivien Didelot04bed142016-08-31 18:06:13 -04003718 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02003719
Andrew Lunn443d5a12016-12-03 04:35:18 +01003720 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02003721}
3722
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003723static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
3724 struct device *host_dev, int sw_addr,
3725 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02003726{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003727 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003728 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003729 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003730
Vivien Didelota439c062016-04-17 13:23:58 -04003731 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02003732 if (!bus)
3733 return NULL;
3734
Vivien Didelotfad09c72016-06-21 12:28:20 -04003735 chip = mv88e6xxx_alloc_chip(dsa_dev);
3736 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003737 return NULL;
3738
Vivien Didelotcaac8542016-06-20 13:14:09 -04003739 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003740 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04003741
Vivien Didelotfad09c72016-06-21 12:28:20 -04003742 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003743 if (err)
3744 goto free;
3745
Vivien Didelotfad09c72016-06-21 12:28:20 -04003746 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003747 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003748 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04003749
Andrew Lunndc30c352016-10-16 19:56:49 +02003750 mutex_lock(&chip->reg_lock);
3751 err = mv88e6xxx_switch_reset(chip);
3752 mutex_unlock(&chip->reg_lock);
3753 if (err)
3754 goto free;
3755
Vivien Didelote57e5e72016-08-15 17:19:00 -04003756 mv88e6xxx_phy_init(chip);
3757
Andrew Lunna3c53be52017-01-24 14:53:50 +01003758 err = mv88e6xxx_mdios_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02003759 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003760 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02003761
Vivien Didelotfad09c72016-06-21 12:28:20 -04003762 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003763
Vivien Didelotfad09c72016-06-21 12:28:20 -04003764 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04003765free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003766 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04003767
3768 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003769}
3770
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003771static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
3772 const struct switchdev_obj_port_mdb *mdb,
3773 struct switchdev_trans *trans)
3774{
3775 /* We don't need any dynamic resource from the kernel (yet),
3776 * so skip the prepare phase.
3777 */
3778
3779 return 0;
3780}
3781
3782static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
3783 const struct switchdev_obj_port_mdb *mdb,
3784 struct switchdev_trans *trans)
3785{
Vivien Didelot04bed142016-08-31 18:06:13 -04003786 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003787
3788 mutex_lock(&chip->reg_lock);
3789 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3790 GLOBAL_ATU_DATA_STATE_MC_STATIC))
3791 netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
3792 mutex_unlock(&chip->reg_lock);
3793}
3794
3795static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
3796 const struct switchdev_obj_port_mdb *mdb)
3797{
Vivien Didelot04bed142016-08-31 18:06:13 -04003798 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003799 int err;
3800
3801 mutex_lock(&chip->reg_lock);
3802 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3803 GLOBAL_ATU_DATA_STATE_UNUSED);
3804 mutex_unlock(&chip->reg_lock);
3805
3806 return err;
3807}
3808
3809static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
3810 struct switchdev_obj_port_mdb *mdb,
Vivien Didelot438ff532017-05-17 15:46:05 -04003811 switchdev_obj_dump_cb_t *cb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003812{
Vivien Didelot04bed142016-08-31 18:06:13 -04003813 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003814 int err;
3815
3816 mutex_lock(&chip->reg_lock);
3817 err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
3818 mutex_unlock(&chip->reg_lock);
3819
3820 return err;
3821}
3822
Florian Fainellia82f67a2017-01-08 14:52:08 -08003823static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003824 .probe = mv88e6xxx_drv_probe,
Andrew Lunn7b314362016-08-22 16:01:01 +02003825 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003826 .setup = mv88e6xxx_setup,
3827 .set_addr = mv88e6xxx_set_addr,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003828 .adjust_link = mv88e6xxx_adjust_link,
3829 .get_strings = mv88e6xxx_get_strings,
3830 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
3831 .get_sset_count = mv88e6xxx_get_sset_count,
3832 .set_eee = mv88e6xxx_set_eee,
3833 .get_eee = mv88e6xxx_get_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003834 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003835 .get_eeprom = mv88e6xxx_get_eeprom,
3836 .set_eeprom = mv88e6xxx_set_eeprom,
3837 .get_regs_len = mv88e6xxx_get_regs_len,
3838 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04003839 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003840 .port_bridge_join = mv88e6xxx_port_bridge_join,
3841 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
3842 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04003843 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003844 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
3845 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
3846 .port_vlan_add = mv88e6xxx_port_vlan_add,
3847 .port_vlan_del = mv88e6xxx_port_vlan_del,
3848 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
3849 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
3850 .port_fdb_add = mv88e6xxx_port_fdb_add,
3851 .port_fdb_del = mv88e6xxx_port_fdb_del,
3852 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003853 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
3854 .port_mdb_add = mv88e6xxx_port_mdb_add,
3855 .port_mdb_del = mv88e6xxx_port_mdb_del,
3856 .port_mdb_dump = mv88e6xxx_port_mdb_dump,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04003857 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
3858 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003859};
3860
Florian Fainelliab3d4082017-01-08 14:52:07 -08003861static struct dsa_switch_driver mv88e6xxx_switch_drv = {
3862 .ops = &mv88e6xxx_switch_ops,
3863};
3864
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08003865static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003866{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003867 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003868 struct dsa_switch *ds;
3869
Vivien Didelot73b12042017-03-30 17:37:10 -04003870 ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003871 if (!ds)
3872 return -ENOMEM;
3873
Vivien Didelotfad09c72016-06-21 12:28:20 -04003874 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04003875 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04003876 ds->ageing_time_min = chip->info->age_time_coeff;
3877 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003878
3879 dev_set_drvdata(dev, ds);
3880
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08003881 return dsa_register_switch(ds, dev);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003882}
3883
Vivien Didelotfad09c72016-06-21 12:28:20 -04003884static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003885{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003886 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003887}
3888
Vivien Didelot57d32312016-06-20 13:13:58 -04003889static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003890{
3891 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003892 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003893 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003894 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003895 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02003896 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003897
Vivien Didelotcaac8542016-06-20 13:14:09 -04003898 compat_info = of_device_get_match_data(dev);
3899 if (!compat_info)
3900 return -EINVAL;
3901
Vivien Didelotfad09c72016-06-21 12:28:20 -04003902 chip = mv88e6xxx_alloc_chip(dev);
3903 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003904 return -ENOMEM;
3905
Vivien Didelotfad09c72016-06-21 12:28:20 -04003906 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003907
Vivien Didelotfad09c72016-06-21 12:28:20 -04003908 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003909 if (err)
3910 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003911
Andrew Lunnb4308f02016-11-21 23:26:55 +01003912 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
3913 if (IS_ERR(chip->reset))
3914 return PTR_ERR(chip->reset);
3915
Vivien Didelotfad09c72016-06-21 12:28:20 -04003916 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003917 if (err)
3918 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003919
Vivien Didelote57e5e72016-08-15 17:19:00 -04003920 mv88e6xxx_phy_init(chip);
3921
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003922 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003923 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003924 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003925
Andrew Lunndc30c352016-10-16 19:56:49 +02003926 mutex_lock(&chip->reg_lock);
3927 err = mv88e6xxx_switch_reset(chip);
3928 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02003929 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02003930 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02003931
Andrew Lunndc30c352016-10-16 19:56:49 +02003932 chip->irq = of_irq_get(np, 0);
3933 if (chip->irq == -EPROBE_DEFER) {
3934 err = chip->irq;
3935 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02003936 }
3937
Andrew Lunndc30c352016-10-16 19:56:49 +02003938 if (chip->irq > 0) {
3939 /* Has to be performed before the MDIO bus is created,
3940 * because the PHYs will link there interrupts to these
3941 * interrupt controllers
3942 */
3943 mutex_lock(&chip->reg_lock);
3944 err = mv88e6xxx_g1_irq_setup(chip);
3945 mutex_unlock(&chip->reg_lock);
3946
3947 if (err)
3948 goto out;
3949
3950 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
3951 err = mv88e6xxx_g2_irq_setup(chip);
3952 if (err)
3953 goto out_g1_irq;
3954 }
3955 }
3956
Andrew Lunna3c53be52017-01-24 14:53:50 +01003957 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02003958 if (err)
3959 goto out_g2_irq;
3960
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08003961 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02003962 if (err)
3963 goto out_mdio;
3964
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003965 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02003966
3967out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01003968 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02003969out_g2_irq:
Andrew Lunn467126442016-11-20 20:14:15 +01003970 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02003971 mv88e6xxx_g2_irq_free(chip);
3972out_g1_irq:
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01003973 if (chip->irq > 0) {
3974 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01003975 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01003976 mutex_unlock(&chip->reg_lock);
3977 }
Andrew Lunndc30c352016-10-16 19:56:49 +02003978out:
3979 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003980}
3981
3982static void mv88e6xxx_remove(struct mdio_device *mdiodev)
3983{
3984 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04003985 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003986
Andrew Lunn930188c2016-08-22 16:01:03 +02003987 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003988 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003989 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02003990
Andrew Lunn467126442016-11-20 20:14:15 +01003991 if (chip->irq > 0) {
3992 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
3993 mv88e6xxx_g2_irq_free(chip);
3994 mv88e6xxx_g1_irq_free(chip);
3995 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003996}
3997
3998static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04003999 {
4000 .compatible = "marvell,mv88e6085",
4001 .data = &mv88e6xxx_table[MV88E6085],
4002 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004003 {
4004 .compatible = "marvell,mv88e6190",
4005 .data = &mv88e6xxx_table[MV88E6190],
4006 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004007 { /* sentinel */ },
4008};
4009
4010MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4011
4012static struct mdio_driver mv88e6xxx_driver = {
4013 .probe = mv88e6xxx_probe,
4014 .remove = mv88e6xxx_remove,
4015 .mdiodrv.driver = {
4016 .name = "mv88e6085",
4017 .of_match_table = mv88e6xxx_of_match,
4018 },
4019};
4020
Ben Hutchings98e67302011-11-25 14:36:19 +00004021static int __init mv88e6xxx_init(void)
4022{
Florian Fainelliab3d4082017-01-08 14:52:07 -08004023 register_switch_driver(&mv88e6xxx_switch_drv);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004024 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004025}
4026module_init(mv88e6xxx_init);
4027
4028static void __exit mv88e6xxx_cleanup(void)
4029{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004030 mdio_driver_unregister(&mv88e6xxx_driver);
Florian Fainelliab3d4082017-01-08 14:52:07 -08004031 unregister_switch_driver(&mv88e6xxx_switch_drv);
Ben Hutchings98e67302011-11-25 14:36:19 +00004032}
4033module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004034
4035MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4036MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4037MODULE_LICENSE("GPL");