blob: d244c22831380a88f7e70de49f3c9373faf01142 [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
7 *
Vivien Didelot4333d612017-03-28 15:10:36 -04008 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
9 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b392015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000034#include <net/dsa.h>
Vivien Didelot1f36faf2015-10-08 11:35:13 -040035#include <net/switchdev.h>
Vivien Didelotec561272016-09-02 14:45:33 -040036
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000037#include "mv88e6xxx.h"
Vivien Didelota935c052016-09-29 12:21:53 -040038#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040039#include "global2.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000041
Vivien Didelotfad09c72016-06-21 12:28:20 -040042static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040043{
Vivien Didelotfad09c72016-06-21 12:28:20 -040044 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
45 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040046 dump_stack();
47 }
48}
49
Vivien Didelot914b32f2016-06-20 13:14:11 -040050/* The switch ADDR[4:1] configuration pins define the chip SMI device address
51 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
52 *
53 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
54 * is the only device connected to the SMI master. In this mode it responds to
55 * all 32 possible SMI addresses, and thus maps directly the internal devices.
56 *
57 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
58 * multiple devices to share the SMI interface. In this mode it responds to only
59 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000060 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040061
Vivien Didelotfad09c72016-06-21 12:28:20 -040062static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040063 int addr, int reg, u16 *val)
64{
Vivien Didelotfad09c72016-06-21 12:28:20 -040065 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040066 return -EOPNOTSUPP;
67
Vivien Didelotfad09c72016-06-21 12:28:20 -040068 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040069}
70
Vivien Didelotfad09c72016-06-21 12:28:20 -040071static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040072 int addr, int reg, u16 val)
73{
Vivien Didelotfad09c72016-06-21 12:28:20 -040074 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040075 return -EOPNOTSUPP;
76
Vivien Didelotfad09c72016-06-21 12:28:20 -040077 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040078}
79
Vivien Didelotfad09c72016-06-21 12:28:20 -040080static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040081 int addr, int reg, u16 *val)
82{
83 int ret;
84
Vivien Didelotfad09c72016-06-21 12:28:20 -040085 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040086 if (ret < 0)
87 return ret;
88
89 *val = ret & 0xffff;
90
91 return 0;
92}
93
Vivien Didelotfad09c72016-06-21 12:28:20 -040094static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040095 int addr, int reg, u16 val)
96{
97 int ret;
98
Vivien Didelotfad09c72016-06-21 12:28:20 -040099 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400100 if (ret < 0)
101 return ret;
102
103 return 0;
104}
105
Vivien Didelotc08026a2016-09-29 12:21:59 -0400106static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400107 .read = mv88e6xxx_smi_single_chip_read,
108 .write = mv88e6xxx_smi_single_chip_write,
109};
110
Vivien Didelotfad09c72016-06-21 12:28:20 -0400111static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000112{
113 int ret;
114 int i;
115
116 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400117 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000118 if (ret < 0)
119 return ret;
120
Andrew Lunncca8b132015-04-02 04:06:39 +0200121 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000122 return 0;
123 }
124
125 return -ETIMEDOUT;
126}
127
Vivien Didelotfad09c72016-06-21 12:28:20 -0400128static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400129 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000130{
131 int ret;
132
Barry Grussling3675c8d2013-01-08 16:05:53 +0000133 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400134 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000135 if (ret < 0)
136 return ret;
137
Barry Grussling3675c8d2013-01-08 16:05:53 +0000138 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400139 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200140 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000141 if (ret < 0)
142 return ret;
143
Barry Grussling3675c8d2013-01-08 16:05:53 +0000144 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400145 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000146 if (ret < 0)
147 return ret;
148
Barry Grussling3675c8d2013-01-08 16:05:53 +0000149 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400150 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000151 if (ret < 0)
152 return ret;
153
Vivien Didelot914b32f2016-06-20 13:14:11 -0400154 *val = ret & 0xffff;
155
156 return 0;
157}
158
Vivien Didelotfad09c72016-06-21 12:28:20 -0400159static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400160 int addr, int reg, u16 val)
161{
162 int ret;
163
164 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400165 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400166 if (ret < 0)
167 return ret;
168
169 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400170 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400171 if (ret < 0)
172 return ret;
173
174 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400175 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400176 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
177 if (ret < 0)
178 return ret;
179
180 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400181 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400182 if (ret < 0)
183 return ret;
184
185 return 0;
186}
187
Vivien Didelotc08026a2016-09-29 12:21:59 -0400188static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400189 .read = mv88e6xxx_smi_multi_chip_read,
190 .write = mv88e6xxx_smi_multi_chip_write,
191};
192
Vivien Didelotec561272016-09-02 14:45:33 -0400193int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400194{
195 int err;
196
Vivien Didelotfad09c72016-06-21 12:28:20 -0400197 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400198
Vivien Didelotfad09c72016-06-21 12:28:20 -0400199 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400200 if (err)
201 return err;
202
Vivien Didelotfad09c72016-06-21 12:28:20 -0400203 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400204 addr, reg, *val);
205
206 return 0;
207}
208
Vivien Didelotec561272016-09-02 14:45:33 -0400209int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400210{
211 int err;
212
Vivien Didelotfad09c72016-06-21 12:28:20 -0400213 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400214
Vivien Didelotfad09c72016-06-21 12:28:20 -0400215 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400216 if (err)
217 return err;
218
Vivien Didelotfad09c72016-06-21 12:28:20 -0400219 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400220 addr, reg, val);
221
222 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000223}
224
Andrew Lunnee26a222017-01-24 14:53:48 +0100225static int mv88e6165_phy_read(struct mv88e6xxx_chip *chip,
226 struct mii_bus *bus,
227 int addr, int reg, u16 *val)
Andrew Lunnefb3e742017-01-24 14:53:47 +0100228{
229 return mv88e6xxx_read(chip, addr, reg, val);
230}
231
Andrew Lunnee26a222017-01-24 14:53:48 +0100232static int mv88e6165_phy_write(struct mv88e6xxx_chip *chip,
233 struct mii_bus *bus,
234 int addr, int reg, u16 val)
Andrew Lunnefb3e742017-01-24 14:53:47 +0100235{
236 return mv88e6xxx_write(chip, addr, reg, val);
237}
238
Andrew Lunna3c53be52017-01-24 14:53:50 +0100239static struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
240{
241 struct mv88e6xxx_mdio_bus *mdio_bus;
242
243 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
244 list);
245 if (!mdio_bus)
246 return NULL;
247
248 return mdio_bus->bus;
249}
250
Vivien Didelote57e5e72016-08-15 17:19:00 -0400251static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
252 int reg, u16 *val)
253{
254 int addr = phy; /* PHY devices addresses start at 0x0 */
Andrew Lunna3c53be52017-01-24 14:53:50 +0100255 struct mii_bus *bus;
Vivien Didelote57e5e72016-08-15 17:19:00 -0400256
Andrew Lunna3c53be52017-01-24 14:53:50 +0100257 bus = mv88e6xxx_default_mdio_bus(chip);
258 if (!bus)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400259 return -EOPNOTSUPP;
260
Andrew Lunna3c53be52017-01-24 14:53:50 +0100261 if (!chip->info->ops->phy_read)
Andrew Lunnee26a222017-01-24 14:53:48 +0100262 return -EOPNOTSUPP;
263
264 return chip->info->ops->phy_read(chip, bus, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400265}
266
267static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
268 int reg, u16 val)
269{
270 int addr = phy; /* PHY devices addresses start at 0x0 */
Andrew Lunna3c53be52017-01-24 14:53:50 +0100271 struct mii_bus *bus;
Vivien Didelote57e5e72016-08-15 17:19:00 -0400272
Andrew Lunna3c53be52017-01-24 14:53:50 +0100273 bus = mv88e6xxx_default_mdio_bus(chip);
274 if (!bus)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400275 return -EOPNOTSUPP;
276
Andrew Lunna3c53be52017-01-24 14:53:50 +0100277 if (!chip->info->ops->phy_write)
Andrew Lunnee26a222017-01-24 14:53:48 +0100278 return -EOPNOTSUPP;
279
280 return chip->info->ops->phy_write(chip, bus, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400281}
282
Vivien Didelot09cb7df2016-08-15 17:19:01 -0400283static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
284{
285 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
286 return -EOPNOTSUPP;
287
288 return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
289}
290
291static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
292{
293 int err;
294
295 /* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
296 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
297 if (unlikely(err)) {
298 dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
299 phy, err);
300 }
301}
302
303static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
304 u8 page, int reg, u16 *val)
305{
306 int err;
307
308 /* There is no paging for registers 22 */
309 if (reg == PHY_PAGE)
310 return -EINVAL;
311
312 err = mv88e6xxx_phy_page_get(chip, phy, page);
313 if (!err) {
314 err = mv88e6xxx_phy_read(chip, phy, reg, val);
315 mv88e6xxx_phy_page_put(chip, phy);
316 }
317
318 return err;
319}
320
321static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
322 u8 page, int reg, u16 val)
323{
324 int err;
325
326 /* There is no paging for registers 22 */
327 if (reg == PHY_PAGE)
328 return -EINVAL;
329
330 err = mv88e6xxx_phy_page_get(chip, phy, page);
331 if (!err) {
332 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
333 mv88e6xxx_phy_page_put(chip, phy);
334 }
335
336 return err;
337}
338
339static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
340{
341 return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
342 reg, val);
343}
344
345static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
346{
347 return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
348 reg, val);
349}
350
Andrew Lunndc30c352016-10-16 19:56:49 +0200351static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
352{
353 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
354 unsigned int n = d->hwirq;
355
356 chip->g1_irq.masked |= (1 << n);
357}
358
359static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
360{
361 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
362 unsigned int n = d->hwirq;
363
364 chip->g1_irq.masked &= ~(1 << n);
365}
366
367static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
368{
369 struct mv88e6xxx_chip *chip = dev_id;
370 unsigned int nhandled = 0;
371 unsigned int sub_irq;
372 unsigned int n;
373 u16 reg;
374 int err;
375
376 mutex_lock(&chip->reg_lock);
377 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
378 mutex_unlock(&chip->reg_lock);
379
380 if (err)
381 goto out;
382
383 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
384 if (reg & (1 << n)) {
385 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
386 handle_nested_irq(sub_irq);
387 ++nhandled;
388 }
389 }
390out:
391 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
392}
393
394static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
395{
396 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
397
398 mutex_lock(&chip->reg_lock);
399}
400
401static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
402{
403 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
404 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
405 u16 reg;
406 int err;
407
408 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
409 if (err)
410 goto out;
411
412 reg &= ~mask;
413 reg |= (~chip->g1_irq.masked & mask);
414
415 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
416 if (err)
417 goto out;
418
419out:
420 mutex_unlock(&chip->reg_lock);
421}
422
423static struct irq_chip mv88e6xxx_g1_irq_chip = {
424 .name = "mv88e6xxx-g1",
425 .irq_mask = mv88e6xxx_g1_irq_mask,
426 .irq_unmask = mv88e6xxx_g1_irq_unmask,
427 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
428 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
429};
430
431static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
432 unsigned int irq,
433 irq_hw_number_t hwirq)
434{
435 struct mv88e6xxx_chip *chip = d->host_data;
436
437 irq_set_chip_data(irq, d->host_data);
438 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
439 irq_set_noprobe(irq);
440
441 return 0;
442}
443
444static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
445 .map = mv88e6xxx_g1_irq_domain_map,
446 .xlate = irq_domain_xlate_twocell,
447};
448
449static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
450{
451 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100452 u16 mask;
453
454 mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
455 mask |= GENMASK(chip->g1_irq.nirqs, 0);
456 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
457
458 free_irq(chip->irq, chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200459
Andreas Färber5edef2f2016-11-27 23:26:28 +0100460 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100461 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200462 irq_dispose_mapping(virq);
463 }
464
Andrew Lunna3db3d32016-11-20 20:14:14 +0100465 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200466}
467
468static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
469{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100470 int err, irq, virq;
471 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200472
473 chip->g1_irq.nirqs = chip->info->g1_irqs;
474 chip->g1_irq.domain = irq_domain_add_simple(
475 NULL, chip->g1_irq.nirqs, 0,
476 &mv88e6xxx_g1_irq_domain_ops, chip);
477 if (!chip->g1_irq.domain)
478 return -ENOMEM;
479
480 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
481 irq_create_mapping(chip->g1_irq.domain, irq);
482
483 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
484 chip->g1_irq.masked = ~0;
485
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100486 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200487 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100488 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200489
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100490 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200491
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100492 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200493 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100494 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200495
496 /* Reading the interrupt status clears (most of) them */
497 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
498 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100499 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200500
501 err = request_threaded_irq(chip->irq, NULL,
502 mv88e6xxx_g1_irq_thread_fn,
503 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
504 dev_name(chip->dev), chip);
505 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100506 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200507
508 return 0;
509
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100510out_disable:
511 mask |= GENMASK(chip->g1_irq.nirqs, 0);
512 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
513
514out_mapping:
515 for (irq = 0; irq < 16; irq++) {
516 virq = irq_find_mapping(chip->g1_irq.domain, irq);
517 irq_dispose_mapping(virq);
518 }
519
520 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200521
522 return err;
523}
524
Vivien Didelotec561272016-09-02 14:45:33 -0400525int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400526{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200527 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400528
Andrew Lunn6441e6692016-08-19 00:01:55 +0200529 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400530 u16 val;
531 int err;
532
533 err = mv88e6xxx_read(chip, addr, reg, &val);
534 if (err)
535 return err;
536
537 if (!(val & mask))
538 return 0;
539
540 usleep_range(1000, 2000);
541 }
542
Andrew Lunn30853552016-08-19 00:01:57 +0200543 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400544 return -ETIMEDOUT;
545}
546
Vivien Didelotf22ab642016-07-18 20:45:31 -0400547/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400548int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400549{
550 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200551 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400552
553 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200554 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
555 if (err)
556 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400557
558 /* Set the Update bit to trigger a write operation */
559 val = BIT(15) | update;
560
561 return mv88e6xxx_write(chip, addr, reg, val);
562}
563
Vivien Didelota935c052016-09-29 12:21:53 -0400564static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000565{
Vivien Didelota199d8b2016-12-05 17:30:28 -0500566 if (!chip->info->ops->ppu_disable)
567 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000568
Vivien Didelota199d8b2016-12-05 17:30:28 -0500569 return chip->info->ops->ppu_disable(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000570}
571
Vivien Didelotfad09c72016-06-21 12:28:20 -0400572static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000573{
Vivien Didelota199d8b2016-12-05 17:30:28 -0500574 if (!chip->info->ops->ppu_enable)
575 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000576
Vivien Didelota199d8b2016-12-05 17:30:28 -0500577 return chip->info->ops->ppu_enable(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000578}
579
580static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
581{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400582 struct mv88e6xxx_chip *chip;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000583
Vivien Didelotfad09c72016-06-21 12:28:20 -0400584 chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
Vivien Didelot762eb672016-06-04 21:16:54 +0200585
Vivien Didelotfad09c72016-06-21 12:28:20 -0400586 mutex_lock(&chip->reg_lock);
Vivien Didelot762eb672016-06-04 21:16:54 +0200587
Vivien Didelotfad09c72016-06-21 12:28:20 -0400588 if (mutex_trylock(&chip->ppu_mutex)) {
589 if (mv88e6xxx_ppu_enable(chip) == 0)
590 chip->ppu_disabled = 0;
591 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000592 }
Vivien Didelot762eb672016-06-04 21:16:54 +0200593
Vivien Didelotfad09c72016-06-21 12:28:20 -0400594 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000595}
596
597static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
598{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400599 struct mv88e6xxx_chip *chip = (void *)_ps;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000600
Vivien Didelotfad09c72016-06-21 12:28:20 -0400601 schedule_work(&chip->ppu_work);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000602}
603
Vivien Didelotfad09c72016-06-21 12:28:20 -0400604static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000605{
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000606 int ret;
607
Vivien Didelotfad09c72016-06-21 12:28:20 -0400608 mutex_lock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000609
Barry Grussling3675c8d2013-01-08 16:05:53 +0000610 /* If the PHY polling unit is enabled, disable it so that
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000611 * we can access the PHY registers. If it was already
612 * disabled, cancel the timer that is going to re-enable
613 * it.
614 */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400615 if (!chip->ppu_disabled) {
616 ret = mv88e6xxx_ppu_disable(chip);
Barry Grussling85686582013-01-08 16:05:56 +0000617 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400618 mutex_unlock(&chip->ppu_mutex);
Barry Grussling85686582013-01-08 16:05:56 +0000619 return ret;
620 }
Vivien Didelotfad09c72016-06-21 12:28:20 -0400621 chip->ppu_disabled = 1;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000622 } else {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400623 del_timer(&chip->ppu_timer);
Barry Grussling85686582013-01-08 16:05:56 +0000624 ret = 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000625 }
626
627 return ret;
628}
629
Vivien Didelotfad09c72016-06-21 12:28:20 -0400630static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000631{
Barry Grussling3675c8d2013-01-08 16:05:53 +0000632 /* Schedule a timer to re-enable the PHY polling unit. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400633 mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
634 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000635}
636
Vivien Didelotfad09c72016-06-21 12:28:20 -0400637static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000638{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400639 mutex_init(&chip->ppu_mutex);
640 INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
Wei Yongjun68497a82016-10-22 14:28:00 +0000641 setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
642 (unsigned long)chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000643}
644
Andrew Lunn930188c2016-08-22 16:01:03 +0200645static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
646{
647 del_timer_sync(&chip->ppu_timer);
648}
649
Andrew Lunnee26a222017-01-24 14:53:48 +0100650static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip,
651 struct mii_bus *bus,
652 int addr, int reg, u16 *val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000653{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400654 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000655
Vivien Didelote57e5e72016-08-15 17:19:00 -0400656 err = mv88e6xxx_ppu_access_get(chip);
657 if (!err) {
658 err = mv88e6xxx_read(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400659 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000660 }
661
Vivien Didelote57e5e72016-08-15 17:19:00 -0400662 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000663}
664
Andrew Lunnee26a222017-01-24 14:53:48 +0100665static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip,
666 struct mii_bus *bus,
667 int addr, int reg, u16 val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000668{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400669 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000670
Vivien Didelote57e5e72016-08-15 17:19:00 -0400671 err = mv88e6xxx_ppu_access_get(chip);
672 if (!err) {
673 err = mv88e6xxx_write(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400674 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000675 }
676
Vivien Didelote57e5e72016-08-15 17:19:00 -0400677 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000678}
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000679
Vivien Didelotfad09c72016-06-21 12:28:20 -0400680static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200681{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400682 return chip->info->family == MV88E6XXX_FAMILY_6097;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200683}
684
Vivien Didelotfad09c72016-06-21 12:28:20 -0400685static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200686{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400687 return chip->info->family == MV88E6XXX_FAMILY_6165;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200688}
689
Gregory CLEMENTa75961d2017-01-30 20:29:34 +0100690static bool mv88e6xxx_6341_family(struct mv88e6xxx_chip *chip)
691{
692 return chip->info->family == MV88E6XXX_FAMILY_6341;
693}
694
Vivien Didelotfad09c72016-06-21 12:28:20 -0400695static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200696{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400697 return chip->info->family == MV88E6XXX_FAMILY_6351;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200698}
699
Vivien Didelotfad09c72016-06-21 12:28:20 -0400700static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200701{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400702 return chip->info->family == MV88E6XXX_FAMILY_6352;
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200703}
704
Vivien Didelotd78343d2016-11-04 03:23:36 +0100705static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
706 int link, int speed, int duplex,
707 phy_interface_t mode)
708{
709 int err;
710
711 if (!chip->info->ops->port_set_link)
712 return 0;
713
714 /* Port's MAC control must not be changed unless the link is down */
715 err = chip->info->ops->port_set_link(chip, port, 0);
716 if (err)
717 return err;
718
719 if (chip->info->ops->port_set_speed) {
720 err = chip->info->ops->port_set_speed(chip, port, speed);
721 if (err && err != -EOPNOTSUPP)
722 goto restore_link;
723 }
724
725 if (chip->info->ops->port_set_duplex) {
726 err = chip->info->ops->port_set_duplex(chip, port, duplex);
727 if (err && err != -EOPNOTSUPP)
728 goto restore_link;
729 }
730
731 if (chip->info->ops->port_set_rgmii_delay) {
732 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
733 if (err && err != -EOPNOTSUPP)
734 goto restore_link;
735 }
736
Andrew Lunnf39908d2017-02-04 20:02:50 +0100737 if (chip->info->ops->port_set_cmode) {
738 err = chip->info->ops->port_set_cmode(chip, port, mode);
739 if (err && err != -EOPNOTSUPP)
740 goto restore_link;
741 }
742
Vivien Didelotd78343d2016-11-04 03:23:36 +0100743 err = 0;
744restore_link:
745 if (chip->info->ops->port_set_link(chip, port, link))
746 netdev_err(chip->ds->ports[port].netdev,
747 "failed to restore MAC's link\n");
748
749 return err;
750}
751
Andrew Lunndea87022015-08-31 15:56:47 +0200752/* We expect the switch to perform auto negotiation if there is a real
753 * phy. However, in the case of a fixed link phy, we force the port
754 * settings from the fixed link settings.
755 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400756static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
757 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200758{
Vivien Didelot04bed142016-08-31 18:06:13 -0400759 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200760 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200761
762 if (!phy_is_pseudo_fixed_link(phydev))
763 return;
764
Vivien Didelotfad09c72016-06-21 12:28:20 -0400765 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100766 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
767 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400768 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100769
770 if (err && err != -EOPNOTSUPP)
771 netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
Andrew Lunndea87022015-08-31 15:56:47 +0200772}
773
Andrew Lunna605a0f2016-11-21 23:26:58 +0100774static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000775{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100776 if (!chip->info->ops->stats_snapshot)
777 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000778
Andrew Lunna605a0f2016-11-21 23:26:58 +0100779 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000780}
781
Andrew Lunne413e7e2015-04-02 04:06:38 +0200782static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100783 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
784 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
785 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
786 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
787 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
788 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
789 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
790 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
791 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
792 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
793 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
794 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
795 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
796 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
797 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
798 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
799 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
800 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
801 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
802 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
803 { "single", 4, 0x14, STATS_TYPE_BANK0, },
804 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
805 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
806 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
807 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
808 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
809 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
810 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
811 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
812 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
813 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
814 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
815 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
816 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
817 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
818 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
819 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
820 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
821 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
822 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
823 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
824 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
825 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
826 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
827 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
828 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
829 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
830 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
831 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
832 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
833 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
834 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
835 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
836 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
837 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
838 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
839 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
840 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
841 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200842};
843
Vivien Didelotfad09c72016-06-21 12:28:20 -0400844static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100845 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100846 int port, u16 bank1_select,
847 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200848{
Andrew Lunn80c46272015-06-20 18:42:30 +0200849 u32 low;
850 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100851 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200852 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200853 u64 value;
854
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100855 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100856 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200857 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
858 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200859 return UINT64_MAX;
860
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200861 low = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200862 if (s->sizeof_stat == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200863 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
864 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200865 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200866 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200867 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100868 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100869 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100870 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100871 /* fall through */
872 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100873 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100874 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200875 if (s->sizeof_stat == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100876 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Andrew Lunn80c46272015-06-20 18:42:30 +0200877 }
878 value = (((u64)high) << 16) | low;
879 return value;
880}
881
Andrew Lunndfafe442016-11-21 23:27:02 +0100882static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
883 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100884{
885 struct mv88e6xxx_hw_stat *stat;
886 int i, j;
887
888 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
889 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100890 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100891 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
892 ETH_GSTRING_LEN);
893 j++;
894 }
895 }
896}
897
Andrew Lunndfafe442016-11-21 23:27:02 +0100898static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
899 uint8_t *data)
900{
901 mv88e6xxx_stats_get_strings(chip, data,
902 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
903}
904
905static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
906 uint8_t *data)
907{
908 mv88e6xxx_stats_get_strings(chip, data,
909 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
910}
911
912static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
913 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100914{
Vivien Didelot04bed142016-08-31 18:06:13 -0400915 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunndfafe442016-11-21 23:27:02 +0100916
917 if (chip->info->ops->stats_get_strings)
918 chip->info->ops->stats_get_strings(chip, data);
919}
920
921static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
922 int types)
923{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100924 struct mv88e6xxx_hw_stat *stat;
925 int i, j;
926
927 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
928 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100929 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100930 j++;
931 }
932 return j;
933}
934
Andrew Lunndfafe442016-11-21 23:27:02 +0100935static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
936{
937 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
938 STATS_TYPE_PORT);
939}
940
941static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
942{
943 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
944 STATS_TYPE_BANK1);
945}
946
947static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
948{
949 struct mv88e6xxx_chip *chip = ds->priv;
950
951 if (chip->info->ops->stats_get_sset_count)
952 return chip->info->ops->stats_get_sset_count(chip);
953
954 return 0;
955}
956
Andrew Lunn052f9472016-11-21 23:27:03 +0100957static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100958 uint64_t *data, int types,
959 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100960{
961 struct mv88e6xxx_hw_stat *stat;
962 int i, j;
963
964 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
965 stat = &mv88e6xxx_hw_stats[i];
966 if (stat->type & types) {
Andrew Lunne0d8b612016-11-21 23:27:04 +0100967 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
968 bank1_select,
969 histogram);
Andrew Lunn052f9472016-11-21 23:27:03 +0100970 j++;
971 }
972 }
973}
974
975static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
976 uint64_t *data)
977{
978 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100979 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
980 0, GLOBAL_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100981}
982
983static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
984 uint64_t *data)
985{
986 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100987 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
988 GLOBAL_STATS_OP_BANK_1_BIT_9,
989 GLOBAL_STATS_OP_HIST_RX_TX);
990}
991
992static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
993 uint64_t *data)
994{
995 return mv88e6xxx_stats_get_stats(chip, port, data,
996 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
997 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
Andrew Lunn052f9472016-11-21 23:27:03 +0100998}
999
1000static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
1001 uint64_t *data)
1002{
1003 if (chip->info->ops->stats_get_stats)
1004 chip->info->ops->stats_get_stats(chip, port, data);
1005}
1006
Vivien Didelotf81ec902016-05-09 13:22:58 -04001007static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
1008 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001009{
Vivien Didelot04bed142016-08-31 18:06:13 -04001010 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001011 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001012
Vivien Didelotfad09c72016-06-21 12:28:20 -04001013 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001014
Andrew Lunna605a0f2016-11-21 23:26:58 +01001015 ret = mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001016 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001017 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001018 return;
1019 }
Andrew Lunn052f9472016-11-21 23:27:03 +01001020
1021 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001022
Vivien Didelotfad09c72016-06-21 12:28:20 -04001023 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001024}
Ben Hutchings98e67302011-11-25 14:36:19 +00001025
Andrew Lunnde2273872016-11-21 23:27:01 +01001026static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
1027{
1028 if (chip->info->ops->stats_set_histogram)
1029 return chip->info->ops->stats_set_histogram(chip);
1030
1031 return 0;
1032}
1033
Vivien Didelotf81ec902016-05-09 13:22:58 -04001034static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001035{
1036 return 32 * sizeof(u16);
1037}
1038
Vivien Didelotf81ec902016-05-09 13:22:58 -04001039static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1040 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001041{
Vivien Didelot04bed142016-08-31 18:06:13 -04001042 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001043 int err;
1044 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001045 u16 *p = _p;
1046 int i;
1047
1048 regs->version = 0;
1049
1050 memset(p, 0xff, 32 * sizeof(u16));
1051
Vivien Didelotfad09c72016-06-21 12:28:20 -04001052 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -04001053
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001054 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001055
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001056 err = mv88e6xxx_port_read(chip, port, i, &reg);
1057 if (!err)
1058 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001059 }
Vivien Didelot23062512016-05-09 13:22:45 -04001060
Vivien Didelotfad09c72016-06-21 12:28:20 -04001061 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001062}
1063
Vivien Didelotf81ec902016-05-09 13:22:58 -04001064static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
1065 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001066{
Vivien Didelot04bed142016-08-31 18:06:13 -04001067 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001068 u16 reg;
1069 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001070
Vivien Didelotfad09c72016-06-21 12:28:20 -04001071 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001072 return -EOPNOTSUPP;
1073
Vivien Didelotfad09c72016-06-21 12:28:20 -04001074 mutex_lock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001075
Vivien Didelot9c938292016-08-15 17:19:02 -04001076 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1077 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001078 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001079
1080 e->eee_enabled = !!(reg & 0x0200);
1081 e->tx_lpi_enabled = !!(reg & 0x0100);
1082
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001083 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
Vivien Didelot9c938292016-08-15 17:19:02 -04001084 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001085 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001086
Andrew Lunncca8b132015-04-02 04:06:39 +02001087 e->eee_active = !!(reg & PORT_STATUS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001088out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001089 mutex_unlock(&chip->reg_lock);
Vivien Didelot9c938292016-08-15 17:19:02 -04001090
1091 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001092}
1093
Vivien Didelotf81ec902016-05-09 13:22:58 -04001094static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
1095 struct phy_device *phydev, struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001096{
Vivien Didelot04bed142016-08-31 18:06:13 -04001097 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001098 u16 reg;
1099 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001100
Vivien Didelotfad09c72016-06-21 12:28:20 -04001101 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001102 return -EOPNOTSUPP;
1103
Vivien Didelotfad09c72016-06-21 12:28:20 -04001104 mutex_lock(&chip->reg_lock);
Guenter Roeck11b3b452015-03-06 22:23:51 -08001105
Vivien Didelot9c938292016-08-15 17:19:02 -04001106 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1107 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001108 goto out;
1109
Vivien Didelot9c938292016-08-15 17:19:02 -04001110 reg &= ~0x0300;
Andrew Lunn2f40c692015-04-02 04:06:37 +02001111 if (e->eee_enabled)
1112 reg |= 0x0200;
1113 if (e->tx_lpi_enabled)
1114 reg |= 0x0100;
1115
Vivien Didelot9c938292016-08-15 17:19:02 -04001116 err = mv88e6xxx_phy_write(chip, port, 16, reg);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001117out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001118 mutex_unlock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001119
Vivien Didelot9c938292016-08-15 17:19:02 -04001120 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001121}
1122
Vivien Didelote5887a22017-03-30 17:37:11 -04001123static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001124{
Vivien Didelote5887a22017-03-30 17:37:11 -04001125 struct dsa_switch *ds = NULL;
1126 struct net_device *br;
1127 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001128 int i;
1129
Vivien Didelote5887a22017-03-30 17:37:11 -04001130 if (dev < DSA_MAX_SWITCHES)
1131 ds = chip->ds->dst->ds[dev];
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001132
Vivien Didelote5887a22017-03-30 17:37:11 -04001133 /* Prevent frames from unknown switch or port */
1134 if (!ds || port >= ds->num_ports)
1135 return 0;
1136
1137 /* Frames from DSA links and CPU ports can egress any local port */
1138 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1139 return mv88e6xxx_port_mask(chip);
1140
1141 br = ds->ports[port].bridge_dev;
1142 pvlan = 0;
1143
1144 /* Frames from user ports can egress any local DSA links and CPU ports,
1145 * as well as any local member of their bridge group.
1146 */
1147 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1148 if (dsa_is_cpu_port(chip->ds, i) ||
1149 dsa_is_dsa_port(chip->ds, i) ||
1150 (br && chip->ds->ports[i].bridge_dev == br))
1151 pvlan |= BIT(i);
1152
1153 return pvlan;
1154}
1155
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001156static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -04001157{
1158 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001159
1160 /* prevent frames from going back out of the port they came in on */
1161 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001162
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001163 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001164}
1165
Vivien Didelotf81ec902016-05-09 13:22:58 -04001166static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1167 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001168{
Vivien Didelot04bed142016-08-31 18:06:13 -04001169 struct mv88e6xxx_chip *chip = ds->priv;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001170 int stp_state;
Vivien Didelot553eb542016-05-13 20:38:23 -04001171 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001172
1173 switch (state) {
1174 case BR_STATE_DISABLED:
Andrew Lunncca8b132015-04-02 04:06:39 +02001175 stp_state = PORT_CONTROL_STATE_DISABLED;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001176 break;
1177 case BR_STATE_BLOCKING:
1178 case BR_STATE_LISTENING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001179 stp_state = PORT_CONTROL_STATE_BLOCKING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001180 break;
1181 case BR_STATE_LEARNING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001182 stp_state = PORT_CONTROL_STATE_LEARNING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001183 break;
1184 case BR_STATE_FORWARDING:
1185 default:
Andrew Lunncca8b132015-04-02 04:06:39 +02001186 stp_state = PORT_CONTROL_STATE_FORWARDING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001187 break;
1188 }
1189
Vivien Didelotfad09c72016-06-21 12:28:20 -04001190 mutex_lock(&chip->reg_lock);
Vivien Didelote28def332016-11-04 03:23:27 +01001191 err = mv88e6xxx_port_set_state(chip, port, stp_state);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001192 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -04001193
1194 if (err)
Vivien Didelote28def332016-11-04 03:23:27 +01001195 netdev_err(ds->ports[port].netdev, "failed to update state\n");
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001196}
1197
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001198static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
1199{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001200 int err;
1201
Vivien Didelotdaefc942017-03-11 16:12:54 -05001202 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
1203 if (err)
1204 return err;
1205
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001206 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
1207 if (err)
1208 return err;
1209
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001210 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
1211}
1212
Vivien Didelot17a15942017-03-30 17:37:09 -04001213static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
1214{
1215 u16 pvlan = 0;
1216
1217 if (!mv88e6xxx_has_pvt(chip))
1218 return -EOPNOTSUPP;
1219
1220 /* Skip the local source device, which uses in-chip port VLAN */
1221 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001222 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -04001223
1224 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
1225}
1226
Vivien Didelot81228992017-03-30 17:37:08 -04001227static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
1228{
Vivien Didelot17a15942017-03-30 17:37:09 -04001229 int dev, port;
1230 int err;
1231
Vivien Didelot81228992017-03-30 17:37:08 -04001232 if (!mv88e6xxx_has_pvt(chip))
1233 return 0;
1234
1235 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
1236 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
1237 */
Vivien Didelot17a15942017-03-30 17:37:09 -04001238 err = mv88e6xxx_g2_misc_4_bit_port(chip);
1239 if (err)
1240 return err;
1241
1242 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
1243 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
1244 err = mv88e6xxx_pvt_map(chip, dev, port);
1245 if (err)
1246 return err;
1247 }
1248 }
1249
1250 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001251}
1252
Vivien Didelot749efcb2016-09-22 16:49:24 -04001253static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1254{
1255 struct mv88e6xxx_chip *chip = ds->priv;
1256 int err;
1257
1258 mutex_lock(&chip->reg_lock);
Vivien Didelote606ca32017-03-11 16:12:55 -05001259 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001260 mutex_unlock(&chip->reg_lock);
1261
1262 if (err)
1263 netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
1264}
1265
Vivien Didelotfad09c72016-06-21 12:28:20 -04001266static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001267 struct mv88e6xxx_vtu_entry *entry,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001268 unsigned int nibble_offset)
1269{
Vivien Didelotb8fee952015-08-13 12:52:19 -04001270 u16 regs[3];
Vivien Didelota935c052016-09-29 12:21:53 -04001271 int i, err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001272
1273 for (i = 0; i < 3; ++i) {
Vivien Didelota935c052016-09-29 12:21:53 -04001274 u16 *reg = &regs[i];
Vivien Didelotb8fee952015-08-13 12:52:19 -04001275
Vivien Didelota935c052016-09-29 12:21:53 -04001276 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
1277 if (err)
1278 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001279 }
1280
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001281 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb8fee952015-08-13 12:52:19 -04001282 unsigned int shift = (i % 4) * 4 + nibble_offset;
1283 u16 reg = regs[i / 4];
1284
Vivien Didelotbd00e052017-05-01 14:05:11 -04001285 entry->state[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001286 }
1287
1288 return 0;
1289}
1290
Vivien Didelotfad09c72016-06-21 12:28:20 -04001291static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001292 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001293{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001294 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001295}
1296
Vivien Didelotfad09c72016-06-21 12:28:20 -04001297static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001298 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001299{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001300 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001301}
1302
Vivien Didelotfad09c72016-06-21 12:28:20 -04001303static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001304 struct mv88e6xxx_vtu_entry *entry,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001305 unsigned int nibble_offset)
1306{
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001307 u16 regs[3] = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001308 int i, err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001309
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001310 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001311 unsigned int shift = (i % 4) * 4 + nibble_offset;
Vivien Didelotbd00e052017-05-01 14:05:11 -04001312 u8 data = entry->state[i];
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001313
1314 regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
1315 }
1316
1317 for (i = 0; i < 3; ++i) {
Vivien Didelota935c052016-09-29 12:21:53 -04001318 u16 reg = regs[i];
1319
1320 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
1321 if (err)
1322 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001323 }
1324
1325 return 0;
1326}
1327
Vivien Didelotfad09c72016-06-21 12:28:20 -04001328static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001329 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001330{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001331 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001332}
1333
Vivien Didelotfad09c72016-06-21 12:28:20 -04001334static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001335 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001336{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001337 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001338}
1339
Vivien Didelotfad09c72016-06-21 12:28:20 -04001340static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001341{
Vivien Didelota935c052016-09-29 12:21:53 -04001342 return mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID,
1343 vid & GLOBAL_VTU_VID_MASK);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001344}
1345
Vivien Didelotfad09c72016-06-21 12:28:20 -04001346static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001347 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelotb8fee952015-08-13 12:52:19 -04001348{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001349 struct mv88e6xxx_vtu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001350 u16 val;
1351 int err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001352
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001353 err = mv88e6xxx_g1_vtu_op_wait(chip);
Vivien Didelota935c052016-09-29 12:21:53 -04001354 if (err)
1355 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001356
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001357 err = mv88e6xxx_g1_vtu_op(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
Vivien Didelota935c052016-09-29 12:21:53 -04001358 if (err)
1359 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001360
Vivien Didelota935c052016-09-29 12:21:53 -04001361 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
1362 if (err)
1363 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001364
Vivien Didelota935c052016-09-29 12:21:53 -04001365 next.vid = val & GLOBAL_VTU_VID_MASK;
1366 next.valid = !!(val & GLOBAL_VTU_VID_VALID);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001367
1368 if (next.valid) {
Vivien Didelota935c052016-09-29 12:21:53 -04001369 err = mv88e6xxx_vtu_data_read(chip, &next);
1370 if (err)
1371 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001372
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001373 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001374 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_FID, &val);
1375 if (err)
1376 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001377
Vivien Didelota935c052016-09-29 12:21:53 -04001378 next.fid = val & GLOBAL_VTU_FID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001379 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001380 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1381 * VTU DBNum[3:0] are located in VTU Operation 3:0
1382 */
Vivien Didelota935c052016-09-29 12:21:53 -04001383 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
1384 if (err)
1385 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001386
Vivien Didelota935c052016-09-29 12:21:53 -04001387 next.fid = (val & 0xf00) >> 4;
1388 next.fid |= val & 0xf;
Vivien Didelot2e7bd5e2016-03-31 16:53:41 -04001389 }
Vivien Didelotb8fee952015-08-13 12:52:19 -04001390
Vivien Didelotfad09c72016-06-21 12:28:20 -04001391 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001392 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
1393 if (err)
1394 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001395
Vivien Didelota935c052016-09-29 12:21:53 -04001396 next.sid = val & GLOBAL_VTU_SID_MASK;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001397 }
1398 }
1399
1400 *entry = next;
1401 return 0;
1402}
1403
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001404static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1405{
1406 if (!chip->info->max_vid)
1407 return 0;
1408
1409 return mv88e6xxx_g1_vtu_flush(chip);
1410}
1411
Vivien Didelotf81ec902016-05-09 13:22:58 -04001412static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1413 struct switchdev_obj_port_vlan *vlan,
1414 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001415{
Vivien Didelot04bed142016-08-31 18:06:13 -04001416 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001417 struct mv88e6xxx_vtu_entry next;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001418 u16 pvid;
1419 int err;
1420
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001421 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001422 return -EOPNOTSUPP;
1423
Vivien Didelotfad09c72016-06-21 12:28:20 -04001424 mutex_lock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001425
Vivien Didelot77064f32016-11-04 03:23:30 +01001426 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001427 if (err)
1428 goto unlock;
1429
Vivien Didelotfad09c72016-06-21 12:28:20 -04001430 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001431 if (err)
1432 goto unlock;
1433
1434 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001435 err = _mv88e6xxx_vtu_getnext(chip, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001436 if (err)
1437 break;
1438
1439 if (!next.valid)
1440 break;
1441
Vivien Didelotbd00e052017-05-01 14:05:11 -04001442 if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001443 continue;
1444
1445 /* reinit and dump this VLAN obj */
Vivien Didelot57d32312016-06-20 13:13:58 -04001446 vlan->vid_begin = next.vid;
1447 vlan->vid_end = next.vid;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001448 vlan->flags = 0;
1449
Vivien Didelotbd00e052017-05-01 14:05:11 -04001450 if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001451 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1452
1453 if (next.vid == pvid)
1454 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1455
1456 err = cb(&vlan->obj);
1457 if (err)
1458 break;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001459 } while (next.vid < chip->info->max_vid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001460
1461unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001462 mutex_unlock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001463
1464 return err;
1465}
1466
Vivien Didelotfad09c72016-06-21 12:28:20 -04001467static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001468 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001469{
Vivien Didelot11ea8092016-03-31 16:53:44 -04001470 u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001471 u16 reg = 0;
Vivien Didelota935c052016-09-29 12:21:53 -04001472 int err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001473
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001474 err = mv88e6xxx_g1_vtu_op_wait(chip);
Vivien Didelota935c052016-09-29 12:21:53 -04001475 if (err)
1476 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001477
1478 if (!entry->valid)
1479 goto loadpurge;
1480
1481 /* Write port member tags */
Vivien Didelota935c052016-09-29 12:21:53 -04001482 err = mv88e6xxx_vtu_data_write(chip, entry);
1483 if (err)
1484 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001485
Vivien Didelotfad09c72016-06-21 12:28:20 -04001486 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001487 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001488 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
1489 if (err)
1490 return err;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001491 }
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001492
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001493 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001494 reg = entry->fid & GLOBAL_VTU_FID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001495 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_FID, reg);
1496 if (err)
1497 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001498 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001499 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1500 * VTU DBNum[3:0] are located in VTU Operation 3:0
1501 */
1502 op |= (entry->fid & 0xf0) << 8;
1503 op |= entry->fid & 0xf;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001504 }
1505
1506 reg = GLOBAL_VTU_VID_VALID;
1507loadpurge:
1508 reg |= entry->vid & GLOBAL_VTU_VID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001509 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
1510 if (err)
1511 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001512
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001513 return mv88e6xxx_g1_vtu_op(chip, op);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001514}
1515
Vivien Didelotfad09c72016-06-21 12:28:20 -04001516static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001517 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001518{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001519 struct mv88e6xxx_vtu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001520 u16 val;
1521 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001522
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001523 err = mv88e6xxx_g1_vtu_op_wait(chip);
Vivien Didelota935c052016-09-29 12:21:53 -04001524 if (err)
1525 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001526
Vivien Didelota935c052016-09-29 12:21:53 -04001527 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID,
1528 sid & GLOBAL_VTU_SID_MASK);
1529 if (err)
1530 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001531
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001532 err = mv88e6xxx_g1_vtu_op(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
Vivien Didelota935c052016-09-29 12:21:53 -04001533 if (err)
1534 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001535
Vivien Didelota935c052016-09-29 12:21:53 -04001536 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
1537 if (err)
1538 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001539
Vivien Didelota935c052016-09-29 12:21:53 -04001540 next.sid = val & GLOBAL_VTU_SID_MASK;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001541
Vivien Didelota935c052016-09-29 12:21:53 -04001542 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
1543 if (err)
1544 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001545
Vivien Didelota935c052016-09-29 12:21:53 -04001546 next.valid = !!(val & GLOBAL_VTU_VID_VALID);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001547
1548 if (next.valid) {
Vivien Didelota935c052016-09-29 12:21:53 -04001549 err = mv88e6xxx_stu_data_read(chip, &next);
1550 if (err)
1551 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001552 }
1553
1554 *entry = next;
1555 return 0;
1556}
1557
Vivien Didelotfad09c72016-06-21 12:28:20 -04001558static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001559 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001560{
1561 u16 reg = 0;
Vivien Didelota935c052016-09-29 12:21:53 -04001562 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001563
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001564 err = mv88e6xxx_g1_vtu_op_wait(chip);
Vivien Didelota935c052016-09-29 12:21:53 -04001565 if (err)
1566 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001567
1568 if (!entry->valid)
1569 goto loadpurge;
1570
1571 /* Write port states */
Vivien Didelota935c052016-09-29 12:21:53 -04001572 err = mv88e6xxx_stu_data_write(chip, entry);
1573 if (err)
1574 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001575
1576 reg = GLOBAL_VTU_VID_VALID;
1577loadpurge:
Vivien Didelota935c052016-09-29 12:21:53 -04001578 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
1579 if (err)
1580 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001581
1582 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001583 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
1584 if (err)
1585 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001586
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001587 return mv88e6xxx_g1_vtu_op(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001588}
1589
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001590static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001591{
1592 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001593 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001594 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001595
1596 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1597
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001598 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001599 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001600 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001601 if (err)
1602 return err;
1603
1604 set_bit(*fid, fid_bitmap);
1605 }
1606
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001607 /* Set every FID bit used by the VLAN entries */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001608 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001609 if (err)
1610 return err;
1611
1612 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001613 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001614 if (err)
1615 return err;
1616
1617 if (!vlan.valid)
1618 break;
1619
1620 set_bit(vlan.fid, fid_bitmap);
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001621 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001622
1623 /* The reset value 0x000 is used to indicate that multiple address
1624 * databases are not needed. Return the next positive available.
1625 */
1626 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001627 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001628 return -ENOSPC;
1629
1630 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001631 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001632}
1633
Vivien Didelotfad09c72016-06-21 12:28:20 -04001634static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001635 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001636{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001637 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001638 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001639 .valid = true,
1640 .vid = vid,
1641 };
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001642 int i, err;
1643
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001644 err = mv88e6xxx_atu_new(chip, &vlan.fid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001645 if (err)
1646 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001647
Vivien Didelot3d131f02015-11-03 10:52:52 -05001648 /* exclude all ports except the CPU and DSA ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001649 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelotbd00e052017-05-01 14:05:11 -04001650 vlan.member[i] = dsa_is_cpu_port(ds, i) ||
1651 dsa_is_dsa_port(ds, i)
Vivien Didelot3d131f02015-11-03 10:52:52 -05001652 ? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
1653 : GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001654
Vivien Didelotfad09c72016-06-21 12:28:20 -04001655 if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01001656 mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip) ||
1657 mv88e6xxx_6341_family(chip)) {
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001658 struct mv88e6xxx_vtu_entry vstp;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001659
1660 /* Adding a VTU entry requires a valid STU entry. As VSTP is not
1661 * implemented, only one STU entry is needed to cover all VTU
1662 * entries. Thus, validate the SID 0.
1663 */
1664 vlan.sid = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001665 err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001666 if (err)
1667 return err;
1668
1669 if (vstp.sid != vlan.sid || !vstp.valid) {
1670 memset(&vstp, 0, sizeof(vstp));
1671 vstp.valid = true;
1672 vstp.sid = vlan.sid;
1673
Vivien Didelotfad09c72016-06-21 12:28:20 -04001674 err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001675 if (err)
1676 return err;
1677 }
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001678 }
1679
1680 *entry = vlan;
1681 return 0;
1682}
1683
Vivien Didelotfad09c72016-06-21 12:28:20 -04001684static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001685 struct mv88e6xxx_vtu_entry *entry, bool creat)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001686{
1687 int err;
1688
1689 if (!vid)
1690 return -EINVAL;
1691
Vivien Didelotfad09c72016-06-21 12:28:20 -04001692 err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001693 if (err)
1694 return err;
1695
Vivien Didelotfad09c72016-06-21 12:28:20 -04001696 err = _mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001697 if (err)
1698 return err;
1699
1700 if (entry->vid != vid || !entry->valid) {
1701 if (!creat)
1702 return -EOPNOTSUPP;
1703 /* -ENOENT would've been more appropriate, but switchdev expects
1704 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
1705 */
1706
Vivien Didelotfad09c72016-06-21 12:28:20 -04001707 err = _mv88e6xxx_vtu_new(chip, vid, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001708 }
1709
1710 return err;
1711}
1712
Vivien Didelotda9c3592016-02-12 12:09:40 -05001713static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1714 u16 vid_begin, u16 vid_end)
1715{
Vivien Didelot04bed142016-08-31 18:06:13 -04001716 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001717 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001718 int i, err;
1719
1720 if (!vid_begin)
1721 return -EOPNOTSUPP;
1722
Vivien Didelotfad09c72016-06-21 12:28:20 -04001723 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001724
Vivien Didelotfad09c72016-06-21 12:28:20 -04001725 err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001726 if (err)
1727 goto unlock;
1728
1729 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001730 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001731 if (err)
1732 goto unlock;
1733
1734 if (!vlan.valid)
1735 break;
1736
1737 if (vlan.vid > vid_end)
1738 break;
1739
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001740 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001741 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1742 continue;
1743
Andrew Lunn66e28092016-12-11 21:07:19 +01001744 if (!ds->ports[port].netdev)
1745 continue;
1746
Vivien Didelotbd00e052017-05-01 14:05:11 -04001747 if (vlan.member[i] ==
Vivien Didelotda9c3592016-02-12 12:09:40 -05001748 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1749 continue;
1750
Vivien Didelotfae8a252017-01-27 15:29:42 -05001751 if (ds->ports[i].bridge_dev ==
1752 ds->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001753 break; /* same bridge, check next VLAN */
1754
Vivien Didelotfae8a252017-01-27 15:29:42 -05001755 if (!ds->ports[i].bridge_dev)
Andrew Lunn66e28092016-12-11 21:07:19 +01001756 continue;
1757
Andrew Lunnc8b09802016-06-04 21:16:57 +02001758 netdev_warn(ds->ports[port].netdev,
Vivien Didelotda9c3592016-02-12 12:09:40 -05001759 "hardware VLAN %d already used by %s\n",
1760 vlan.vid,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001761 netdev_name(ds->ports[i].bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001762 err = -EOPNOTSUPP;
1763 goto unlock;
1764 }
1765 } while (vlan.vid < vid_end);
1766
1767unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001768 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001769
1770 return err;
1771}
1772
Vivien Didelotf81ec902016-05-09 13:22:58 -04001773static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1774 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001775{
Vivien Didelot04bed142016-08-31 18:06:13 -04001776 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot385a0992016-11-04 03:23:31 +01001777 u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
Vivien Didelot214cdb92016-02-26 13:16:08 -05001778 PORT_CONTROL_2_8021Q_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001779 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001780
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001781 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001782 return -EOPNOTSUPP;
1783
Vivien Didelotfad09c72016-06-21 12:28:20 -04001784 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001785 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001786 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001787
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001788 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001789}
1790
Vivien Didelot57d32312016-06-20 13:13:58 -04001791static int
1792mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1793 const struct switchdev_obj_port_vlan *vlan,
1794 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001795{
Vivien Didelot04bed142016-08-31 18:06:13 -04001796 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001797 int err;
1798
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001799 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001800 return -EOPNOTSUPP;
1801
Vivien Didelotda9c3592016-02-12 12:09:40 -05001802 /* If the requested port doesn't belong to the same bridge as the VLAN
1803 * members, do not support it (yet) and fallback to software VLAN.
1804 */
1805 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1806 vlan->vid_end);
1807 if (err)
1808 return err;
1809
Vivien Didelot76e398a2015-11-01 12:33:55 -05001810 /* We don't need any dynamic resource from the kernel (yet),
1811 * so skip the prepare phase.
1812 */
1813 return 0;
1814}
1815
Vivien Didelotfad09c72016-06-21 12:28:20 -04001816static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001817 u16 vid, bool untagged)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001818{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001819 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001820 int err;
1821
Vivien Didelotfad09c72016-06-21 12:28:20 -04001822 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001823 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001824 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001825
Vivien Didelotbd00e052017-05-01 14:05:11 -04001826 vlan.member[port] = untagged ?
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001827 GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
1828 GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
1829
Vivien Didelotfad09c72016-06-21 12:28:20 -04001830 return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001831}
1832
Vivien Didelotf81ec902016-05-09 13:22:58 -04001833static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1834 const struct switchdev_obj_port_vlan *vlan,
1835 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001836{
Vivien Didelot04bed142016-08-31 18:06:13 -04001837 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001838 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1839 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1840 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001841
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001842 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001843 return;
1844
Vivien Didelotfad09c72016-06-21 12:28:20 -04001845 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001846
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001847 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotfad09c72016-06-21 12:28:20 -04001848 if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001849 netdev_err(ds->ports[port].netdev,
1850 "failed to add VLAN %d%c\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001851 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001852
Vivien Didelot77064f32016-11-04 03:23:30 +01001853 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001854 netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001855 vlan->vid_end);
1856
Vivien Didelotfad09c72016-06-21 12:28:20 -04001857 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001858}
1859
Vivien Didelotfad09c72016-06-21 12:28:20 -04001860static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001861 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001862{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001863 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001864 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001865 int i, err;
1866
Vivien Didelotfad09c72016-06-21 12:28:20 -04001867 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001868 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001869 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001870
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001871 /* Tell switchdev if this VLAN is handled in software */
Vivien Didelotbd00e052017-05-01 14:05:11 -04001872 if (vlan.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001873 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001874
Vivien Didelotbd00e052017-05-01 14:05:11 -04001875 vlan.member[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001876
1877 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001878 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001879 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot3d131f02015-11-03 10:52:52 -05001880 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001881 continue;
1882
Vivien Didelotbd00e052017-05-01 14:05:11 -04001883 if (vlan.member[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001884 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001885 break;
1886 }
1887 }
1888
Vivien Didelotfad09c72016-06-21 12:28:20 -04001889 err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001890 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001891 return err;
1892
Vivien Didelote606ca32017-03-11 16:12:55 -05001893 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001894}
1895
Vivien Didelotf81ec902016-05-09 13:22:58 -04001896static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1897 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001898{
Vivien Didelot04bed142016-08-31 18:06:13 -04001899 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001900 u16 pvid, vid;
1901 int err = 0;
1902
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001903 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001904 return -EOPNOTSUPP;
1905
Vivien Didelotfad09c72016-06-21 12:28:20 -04001906 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001907
Vivien Didelot77064f32016-11-04 03:23:30 +01001908 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001909 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001910 goto unlock;
1911
Vivien Didelot76e398a2015-11-01 12:33:55 -05001912 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001913 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001914 if (err)
1915 goto unlock;
1916
1917 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001918 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001919 if (err)
1920 goto unlock;
1921 }
1922 }
1923
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001924unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001925 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001926
1927 return err;
1928}
1929
Vivien Didelot83dabd12016-08-31 11:50:04 -04001930static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1931 const unsigned char *addr, u16 vid,
1932 u8 state)
Vivien Didelotfd231c82015-08-10 09:09:50 -04001933{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001934 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot88472932016-09-19 19:56:11 -04001935 struct mv88e6xxx_atu_entry entry;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001936 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001937
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001938 /* Null VLAN ID corresponds to the port private database */
1939 if (vid == 0)
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001940 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001941 else
Vivien Didelotfad09c72016-06-21 12:28:20 -04001942 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001943 if (err)
1944 return err;
1945
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001946 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1947 ether_addr_copy(entry.mac, addr);
1948 eth_addr_dec(entry.mac);
1949
1950 err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
Vivien Didelot88472932016-09-19 19:56:11 -04001951 if (err)
1952 return err;
1953
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001954 /* Initialize a fresh ATU entry if it isn't found */
1955 if (entry.state == GLOBAL_ATU_DATA_STATE_UNUSED ||
1956 !ether_addr_equal(entry.mac, addr)) {
1957 memset(&entry, 0, sizeof(entry));
1958 ether_addr_copy(entry.mac, addr);
1959 }
1960
Vivien Didelot88472932016-09-19 19:56:11 -04001961 /* Purge the ATU entry only if no port is using it anymore */
1962 if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001963 entry.portvec &= ~BIT(port);
1964 if (!entry.portvec)
Vivien Didelot88472932016-09-19 19:56:11 -04001965 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1966 } else {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001967 entry.portvec |= BIT(port);
Vivien Didelot88472932016-09-19 19:56:11 -04001968 entry.state = state;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001969 }
1970
Vivien Didelot9c13c022017-03-11 16:12:52 -05001971 return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001972}
1973
Vivien Didelotf81ec902016-05-09 13:22:58 -04001974static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
1975 const struct switchdev_obj_port_fdb *fdb,
1976 struct switchdev_trans *trans)
Vivien Didelot146a3202015-10-08 11:35:12 -04001977{
1978 /* We don't need any dynamic resource from the kernel (yet),
1979 * so skip the prepare phase.
1980 */
1981 return 0;
1982}
1983
Vivien Didelotf81ec902016-05-09 13:22:58 -04001984static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
1985 const struct switchdev_obj_port_fdb *fdb,
1986 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001987{
Vivien Didelot04bed142016-08-31 18:06:13 -04001988 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot6630e232015-08-06 01:44:07 -04001989
Vivien Didelotfad09c72016-06-21 12:28:20 -04001990 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001991 if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1992 GLOBAL_ATU_DATA_STATE_UC_STATIC))
1993 netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04001994 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001995}
1996
Vivien Didelotf81ec902016-05-09 13:22:58 -04001997static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
1998 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07001999{
Vivien Didelot04bed142016-08-31 18:06:13 -04002000 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002001 int err;
David S. Millercdf09692015-08-11 12:00:37 -07002002
Vivien Didelotfad09c72016-06-21 12:28:20 -04002003 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002004 err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
2005 GLOBAL_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002006 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07002007
Vivien Didelot83dabd12016-08-31 11:50:04 -04002008 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002009}
2010
Vivien Didelot83dabd12016-08-31 11:50:04 -04002011static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
2012 u16 fid, u16 vid, int port,
2013 struct switchdev_obj *obj,
2014 int (*cb)(struct switchdev_obj *obj))
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002015{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002016 struct mv88e6xxx_atu_entry addr;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002017 int err;
2018
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002019 addr.state = GLOBAL_ATU_DATA_STATE_UNUSED;
2020 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002021
2022 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002023 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002024 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002025 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002026
2027 if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
2028 break;
2029
Vivien Didelot01bd96c2017-03-11 16:12:57 -05002030 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002031 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002032
Vivien Didelot83dabd12016-08-31 11:50:04 -04002033 if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
2034 struct switchdev_obj_port_fdb *fdb;
2035
2036 if (!is_unicast_ether_addr(addr.mac))
2037 continue;
2038
2039 fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002040 fdb->vid = vid;
2041 ether_addr_copy(fdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002042 if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
2043 fdb->ndm_state = NUD_NOARP;
2044 else
2045 fdb->ndm_state = NUD_REACHABLE;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04002046 } else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
2047 struct switchdev_obj_port_mdb *mdb;
2048
2049 if (!is_multicast_ether_addr(addr.mac))
2050 continue;
2051
2052 mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
2053 mdb->vid = vid;
2054 ether_addr_copy(mdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002055 } else {
2056 return -EOPNOTSUPP;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002057 }
Vivien Didelot83dabd12016-08-31 11:50:04 -04002058
2059 err = cb(obj);
2060 if (err)
2061 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002062 } while (!is_broadcast_ether_addr(addr.mac));
2063
2064 return err;
2065}
2066
Vivien Didelot83dabd12016-08-31 11:50:04 -04002067static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
2068 struct switchdev_obj *obj,
2069 int (*cb)(struct switchdev_obj *obj))
2070{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002071 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot3cf3c842017-05-01 14:05:10 -04002072 .vid = chip->info->max_vid,
Vivien Didelot83dabd12016-08-31 11:50:04 -04002073 };
2074 u16 fid;
2075 int err;
2076
2077 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002078 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002079 if (err)
2080 return err;
2081
2082 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
2083 if (err)
2084 return err;
2085
2086 /* Dump VLANs' Filtering Information Databases */
2087 err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
2088 if (err)
2089 return err;
2090
2091 do {
2092 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
2093 if (err)
2094 return err;
2095
2096 if (!vlan.valid)
2097 break;
2098
2099 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
2100 obj, cb);
2101 if (err)
2102 return err;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04002103 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002104
2105 return err;
2106}
2107
Vivien Didelotf81ec902016-05-09 13:22:58 -04002108static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
2109 struct switchdev_obj_port_fdb *fdb,
2110 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotf33475b2015-10-22 09:34:41 -04002111{
Vivien Didelot04bed142016-08-31 18:06:13 -04002112 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002113 int err;
2114
Vivien Didelotfad09c72016-06-21 12:28:20 -04002115 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002116 err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002117 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002118
2119 return err;
2120}
2121
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002122static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
2123 struct net_device *br)
2124{
Vivien Didelote96a6e02017-03-30 17:37:13 -04002125 struct dsa_switch *ds;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002126 int port;
Vivien Didelote96a6e02017-03-30 17:37:13 -04002127 int dev;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002128 int err;
2129
2130 /* Remap the Port VLAN of each local bridge group member */
2131 for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
2132 if (chip->ds->ports[port].bridge_dev == br) {
2133 err = mv88e6xxx_port_vlan_map(chip, port);
2134 if (err)
2135 return err;
2136 }
2137 }
2138
Vivien Didelote96a6e02017-03-30 17:37:13 -04002139 if (!mv88e6xxx_has_pvt(chip))
2140 return 0;
2141
2142 /* Remap the Port VLAN of each cross-chip bridge group member */
2143 for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
2144 ds = chip->ds->dst->ds[dev];
2145 if (!ds)
2146 break;
2147
2148 for (port = 0; port < ds->num_ports; ++port) {
2149 if (ds->ports[port].bridge_dev == br) {
2150 err = mv88e6xxx_pvt_map(chip, dev, port);
2151 if (err)
2152 return err;
2153 }
2154 }
2155 }
2156
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002157 return 0;
2158}
2159
Vivien Didelotf81ec902016-05-09 13:22:58 -04002160static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05002161 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002162{
Vivien Didelot04bed142016-08-31 18:06:13 -04002163 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002164 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002165
Vivien Didelotfad09c72016-06-21 12:28:20 -04002166 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002167 err = mv88e6xxx_bridge_map(chip, br);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002168 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05002169
Vivien Didelot466dfa02016-02-26 13:16:05 -05002170 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002171}
2172
Vivien Didelotf123f2f2017-01-27 15:29:41 -05002173static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
2174 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002175{
Vivien Didelot04bed142016-08-31 18:06:13 -04002176 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002177
Vivien Didelotfad09c72016-06-21 12:28:20 -04002178 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002179 if (mv88e6xxx_bridge_map(chip, br) ||
2180 mv88e6xxx_port_vlan_map(chip, port))
2181 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04002182 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002183}
2184
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002185static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
2186 int port, struct net_device *br)
2187{
2188 struct mv88e6xxx_chip *chip = ds->priv;
2189 int err;
2190
2191 if (!mv88e6xxx_has_pvt(chip))
2192 return 0;
2193
2194 mutex_lock(&chip->reg_lock);
2195 err = mv88e6xxx_pvt_map(chip, dev, port);
2196 mutex_unlock(&chip->reg_lock);
2197
2198 return err;
2199}
2200
2201static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
2202 int port, struct net_device *br)
2203{
2204 struct mv88e6xxx_chip *chip = ds->priv;
2205
2206 if (!mv88e6xxx_has_pvt(chip))
2207 return;
2208
2209 mutex_lock(&chip->reg_lock);
2210 if (mv88e6xxx_pvt_map(chip, dev, port))
2211 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
2212 mutex_unlock(&chip->reg_lock);
2213}
2214
Vivien Didelot17e708b2016-12-05 17:30:27 -05002215static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
2216{
2217 if (chip->info->ops->reset)
2218 return chip->info->ops->reset(chip);
2219
2220 return 0;
2221}
2222
Vivien Didelot309eca62016-12-05 17:30:26 -05002223static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
2224{
2225 struct gpio_desc *gpiod = chip->reset;
2226
2227 /* If there is a GPIO connected to the reset pin, toggle it */
2228 if (gpiod) {
2229 gpiod_set_value_cansleep(gpiod, 1);
2230 usleep_range(10000, 20000);
2231 gpiod_set_value_cansleep(gpiod, 0);
2232 usleep_range(10000, 20000);
2233 }
2234}
2235
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002236static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2237{
2238 int i, err;
2239
2240 /* Set all ports to the Disabled state */
2241 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2242 err = mv88e6xxx_port_set_state(chip, i,
2243 PORT_CONTROL_STATE_DISABLED);
2244 if (err)
2245 return err;
2246 }
2247
2248 /* Wait for transmit queues to drain,
2249 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
2250 */
2251 usleep_range(2000, 4000);
2252
2253 return 0;
2254}
2255
Vivien Didelotfad09c72016-06-21 12:28:20 -04002256static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002257{
Vivien Didelota935c052016-09-29 12:21:53 -04002258 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002259
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002260 err = mv88e6xxx_disable_ports(chip);
2261 if (err)
2262 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002263
Vivien Didelot309eca62016-12-05 17:30:26 -05002264 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002265
Vivien Didelot17e708b2016-12-05 17:30:27 -05002266 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002267}
2268
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002269static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002270{
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002271 u16 val;
2272 int err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002273
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002274 /* Clear Power Down bit */
2275 err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
2276 if (err)
2277 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002278
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002279 if (val & BMCR_PDOWN) {
2280 val &= ~BMCR_PDOWN;
2281 err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002282 }
2283
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002284 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002285}
2286
Vivien Didelot43145572017-03-11 16:12:59 -05002287static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
2288 enum mv88e6xxx_frame_mode frame, u16 egress,
2289 u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01002290{
2291 int err;
2292
Vivien Didelot43145572017-03-11 16:12:59 -05002293 if (!chip->info->ops->port_set_frame_mode)
2294 return -EOPNOTSUPP;
2295
2296 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002297 if (err)
2298 return err;
2299
Vivien Didelot43145572017-03-11 16:12:59 -05002300 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
2301 if (err)
2302 return err;
2303
2304 if (chip->info->ops->port_set_ether_type)
2305 return chip->info->ops->port_set_ether_type(chip, port, etype);
2306
2307 return 0;
2308}
2309
2310static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2311{
2312 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
2313 PORT_CONTROL_EGRESS_UNMODIFIED,
2314 PORT_ETH_TYPE_DEFAULT);
2315}
2316
2317static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
2318{
2319 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
2320 PORT_CONTROL_EGRESS_UNMODIFIED,
2321 PORT_ETH_TYPE_DEFAULT);
2322}
2323
2324static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
2325{
2326 return mv88e6xxx_set_port_mode(chip, port,
2327 MV88E6XXX_FRAME_MODE_ETHERTYPE,
2328 PORT_CONTROL_EGRESS_ADD_TAG, ETH_P_EDSA);
2329}
2330
2331static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
2332{
2333 if (dsa_is_dsa_port(chip->ds, port))
2334 return mv88e6xxx_set_port_mode_dsa(chip, port);
2335
2336 if (dsa_is_normal_port(chip->ds, port))
2337 return mv88e6xxx_set_port_mode_normal(chip, port);
2338
2339 /* Setup CPU port mode depending on its supported tag format */
2340 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
2341 return mv88e6xxx_set_port_mode_dsa(chip, port);
2342
2343 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
2344 return mv88e6xxx_set_port_mode_edsa(chip, port);
2345
2346 return -EINVAL;
2347}
2348
Vivien Didelotea698f42017-03-11 16:12:50 -05002349static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2350{
2351 bool message = dsa_is_dsa_port(chip->ds, port);
2352
2353 return mv88e6xxx_port_set_message_port(chip, port, message);
2354}
2355
Vivien Didelot601aeed2017-03-11 16:13:00 -05002356static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2357{
2358 bool flood = port == dsa_upstream_port(chip->ds);
2359
2360 /* Upstream ports flood frames with unknown unicast or multicast DA */
2361 if (chip->info->ops->port_set_egress_floods)
2362 return chip->info->ops->port_set_egress_floods(chip, port,
2363 flood, flood);
2364
2365 return 0;
2366}
2367
Vivien Didelotfad09c72016-06-21 12:28:20 -04002368static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002369{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002370 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002371 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002372 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002373
Vivien Didelotd78343d2016-11-04 03:23:36 +01002374 /* MAC Forcing register: don't force link, speed, duplex or flow control
2375 * state to any particular values on physical ports, but force the CPU
2376 * port and all DSA ports to their maximum bandwidth and full duplex.
2377 */
2378 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2379 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2380 SPEED_MAX, DUPLEX_FULL,
2381 PHY_INTERFACE_MODE_NA);
2382 else
2383 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2384 SPEED_UNFORCED, DUPLEX_UNFORCED,
2385 PHY_INTERFACE_MODE_NA);
2386 if (err)
2387 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002388
2389 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2390 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2391 * tunneling, determine priority by looking at 802.1p and IP
2392 * priority fields (IP prio has precedence), and set STP state
2393 * to Forwarding.
2394 *
2395 * If this is the CPU link, use DSA or EDSA tagging depending
2396 * on which tagging mode was configured.
2397 *
2398 * If this is a link to another switch, use DSA tagging mode.
2399 *
2400 * If this is the upstream port for this switch, enable
2401 * forwarding of unknown unicasts and multicasts.
2402 */
Andrew Lunn56995cb2016-12-03 04:35:19 +01002403 reg = PORT_CONTROL_IGMP_MLD_SNOOP |
Andrew Lunn54d792f2015-05-06 01:09:47 +02002404 PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
2405 PORT_CONTROL_STATE_FORWARDING;
Andrew Lunn56995cb2016-12-03 04:35:19 +01002406 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
2407 if (err)
2408 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002409
Vivien Didelot601aeed2017-03-11 16:13:00 -05002410 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002411 if (err)
2412 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002413
Vivien Didelot601aeed2017-03-11 16:13:00 -05002414 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05002415 if (err)
2416 return err;
2417
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002418 /* If this port is connected to a SerDes, make sure the SerDes is not
2419 * powered down.
2420 */
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002421 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002422 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
2423 if (err)
2424 return err;
2425 reg &= PORT_STATUS_CMODE_MASK;
2426 if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
2427 (reg == PORT_STATUS_CMODE_1000BASE_X) ||
2428 (reg == PORT_STATUS_CMODE_SGMII)) {
2429 err = mv88e6xxx_serdes_power_on(chip);
2430 if (err < 0)
2431 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002432 }
2433 }
2434
Vivien Didelot8efdda42015-08-13 12:52:23 -04002435 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002436 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002437 * untagged frames on this port, do a destination address lookup on all
2438 * received packets as usual, disable ARP mirroring and don't send a
2439 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002440 */
Andrew Lunna23b2962017-02-04 20:15:28 +01002441 err = mv88e6xxx_port_set_map_da(chip, port);
2442 if (err)
2443 return err;
2444
Andrew Lunn54d792f2015-05-06 01:09:47 +02002445 reg = 0;
Andrew Lunna23b2962017-02-04 20:15:28 +01002446 if (chip->info->ops->port_set_upstream_port) {
2447 err = chip->info->ops->port_set_upstream_port(
2448 chip, port, dsa_upstream_port(ds));
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002449 if (err)
2450 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002451 }
2452
Andrew Lunna23b2962017-02-04 20:15:28 +01002453 err = mv88e6xxx_port_set_8021q_mode(chip, port,
2454 PORT_CONTROL_2_8021Q_DISABLED);
2455 if (err)
2456 return err;
2457
Andrew Lunn5f436662016-12-03 04:45:17 +01002458 if (chip->info->ops->port_jumbo_config) {
2459 err = chip->info->ops->port_jumbo_config(chip, port);
2460 if (err)
2461 return err;
2462 }
2463
Andrew Lunn54d792f2015-05-06 01:09:47 +02002464 /* Port Association Vector: when learning source addresses
2465 * of packets, add the address to the address database using
2466 * a port bitmap that has only the bit for this port set and
2467 * the other bits clear.
2468 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002469 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002470 /* Disable learning for CPU port */
2471 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002472 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002473
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002474 err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
2475 if (err)
2476 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002477
2478 /* Egress rate control 2: disable egress rate control. */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002479 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
2480 if (err)
2481 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002482
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002483 if (chip->info->ops->port_pause_config) {
2484 err = chip->info->ops->port_pause_config(chip, port);
2485 if (err)
2486 return err;
2487 }
2488
Vivien Didelotc8c94892017-03-11 16:13:01 -05002489 if (chip->info->ops->port_disable_learn_limit) {
2490 err = chip->info->ops->port_disable_learn_limit(chip, port);
2491 if (err)
2492 return err;
2493 }
2494
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002495 if (chip->info->ops->port_disable_pri_override) {
2496 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002497 if (err)
2498 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002499 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002500
Andrew Lunnef0a7312016-12-03 04:35:16 +01002501 if (chip->info->ops->port_tag_remap) {
2502 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002503 if (err)
2504 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002505 }
2506
Andrew Lunnef70b112016-12-03 04:45:18 +01002507 if (chip->info->ops->port_egress_rate_limiting) {
2508 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002509 if (err)
2510 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002511 }
2512
Vivien Didelotea698f42017-03-11 16:12:50 -05002513 err = mv88e6xxx_setup_message_port(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002514 if (err)
2515 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002516
Vivien Didelot207afda2016-04-14 14:42:09 -04002517 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002518 * database, and allow bidirectional communication between the
2519 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002520 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002521 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002522 if (err)
2523 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002524
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002525 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002526 if (err)
2527 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002528
2529 /* Default VLAN ID and priority: don't set a default VLAN
2530 * ID, and set the default packet priority to zero.
2531 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002532 return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002533}
2534
Wei Yongjunaa0938c2016-10-18 15:53:37 +00002535static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002536{
2537 int err;
2538
Vivien Didelota935c052016-09-29 12:21:53 -04002539 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002540 if (err)
2541 return err;
2542
Vivien Didelota935c052016-09-29 12:21:53 -04002543 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002544 if (err)
2545 return err;
2546
Vivien Didelota935c052016-09-29 12:21:53 -04002547 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
2548 if (err)
2549 return err;
2550
2551 return 0;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002552}
2553
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002554static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2555 unsigned int ageing_time)
2556{
Vivien Didelot04bed142016-08-31 18:06:13 -04002557 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002558 int err;
2559
2560 mutex_lock(&chip->reg_lock);
Vivien Didelot720c6342017-03-11 16:12:48 -05002561 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002562 mutex_unlock(&chip->reg_lock);
2563
2564 return err;
2565}
2566
Vivien Didelot97299342016-07-18 20:45:30 -04002567static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002568{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002569 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04002570 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot08a01262016-05-09 13:22:50 -04002571 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002572
Vivien Didelot119477b2016-05-09 13:22:51 -04002573 /* Enable the PHY Polling Unit if present, don't discard any packets,
2574 * and mask all interrupt sources.
2575 */
Vivien Didelota199d8b2016-12-05 17:30:28 -05002576 err = mv88e6xxx_ppu_enable(chip);
Vivien Didelot119477b2016-05-09 13:22:51 -04002577 if (err)
2578 return err;
2579
Andrew Lunn33641992016-12-03 04:35:17 +01002580 if (chip->info->ops->g1_set_cpu_port) {
2581 err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
2582 if (err)
2583 return err;
2584 }
2585
2586 if (chip->info->ops->g1_set_egress_port) {
2587 err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
2588 if (err)
2589 return err;
2590 }
Vivien Didelotb0745e872016-05-09 13:22:53 -04002591
Vivien Didelot50484ff2016-05-09 13:22:54 -04002592 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelota935c052016-09-29 12:21:53 -04002593 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
2594 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
2595 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04002596 if (err)
2597 return err;
2598
Vivien Didelot08a01262016-05-09 13:22:50 -04002599 /* Configure the IP ToS mapping registers. */
Vivien Didelota935c052016-09-29 12:21:53 -04002600 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002601 if (err)
2602 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002603 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002604 if (err)
2605 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002606 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002607 if (err)
2608 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002609 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002610 if (err)
2611 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002612 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002613 if (err)
2614 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002615 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002616 if (err)
2617 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002618 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002619 if (err)
2620 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002621 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002622 if (err)
2623 return err;
2624
2625 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelota935c052016-09-29 12:21:53 -04002626 err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002627 if (err)
2628 return err;
2629
Andrew Lunnde2273872016-11-21 23:27:01 +01002630 /* Initialize the statistics unit */
2631 err = mv88e6xxx_stats_set_histogram(chip);
2632 if (err)
2633 return err;
2634
Vivien Didelot97299342016-07-18 20:45:30 -04002635 /* Clear the statistics counters for all ports */
Vivien Didelota935c052016-09-29 12:21:53 -04002636 err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
2637 GLOBAL_STATS_OP_FLUSH_ALL);
Vivien Didelot97299342016-07-18 20:45:30 -04002638 if (err)
2639 return err;
2640
2641 /* Wait for the flush to complete. */
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +01002642 err = mv88e6xxx_g1_stats_wait(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002643 if (err)
2644 return err;
2645
2646 return 0;
2647}
2648
Vivien Didelotf81ec902016-05-09 13:22:58 -04002649static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002650{
Vivien Didelot04bed142016-08-31 18:06:13 -04002651 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002652 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002653 int i;
2654
Vivien Didelotfad09c72016-06-21 12:28:20 -04002655 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002656 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002657
Vivien Didelotfad09c72016-06-21 12:28:20 -04002658 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002659
Vivien Didelot97299342016-07-18 20:45:30 -04002660 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002661 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot97299342016-07-18 20:45:30 -04002662 err = mv88e6xxx_setup_port(chip, i);
2663 if (err)
2664 goto unlock;
2665 }
2666
2667 /* Setup Switch Global 1 Registers */
2668 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002669 if (err)
2670 goto unlock;
2671
Vivien Didelot97299342016-07-18 20:45:30 -04002672 /* Setup Switch Global 2 Registers */
2673 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
2674 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002675 if (err)
2676 goto unlock;
2677 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002678
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002679 err = mv88e6xxx_vtu_setup(chip);
2680 if (err)
2681 goto unlock;
2682
Vivien Didelot81228992017-03-30 17:37:08 -04002683 err = mv88e6xxx_pvt_setup(chip);
2684 if (err)
2685 goto unlock;
2686
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002687 err = mv88e6xxx_atu_setup(chip);
2688 if (err)
2689 goto unlock;
2690
Andrew Lunn6e55f692016-12-03 04:45:16 +01002691 /* Some generations have the configuration of sending reserved
2692 * management frames to the CPU in global2, others in
2693 * global1. Hence it does not fit the two setup functions
2694 * above.
2695 */
2696 if (chip->info->ops->mgmt_rsvd2cpu) {
2697 err = chip->info->ops->mgmt_rsvd2cpu(chip);
2698 if (err)
2699 goto unlock;
2700 }
2701
Vivien Didelot6b17e862015-08-13 12:52:18 -04002702unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002703 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002704
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002705 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002706}
2707
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002708static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
2709{
Vivien Didelot04bed142016-08-31 18:06:13 -04002710 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002711 int err;
2712
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002713 if (!chip->info->ops->set_switch_mac)
2714 return -EOPNOTSUPP;
2715
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002716 mutex_lock(&chip->reg_lock);
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002717 err = chip->info->ops->set_switch_mac(chip, addr);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002718 mutex_unlock(&chip->reg_lock);
2719
2720 return err;
2721}
2722
Vivien Didelote57e5e72016-08-15 17:19:00 -04002723static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002724{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002725 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2726 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002727 u16 val;
2728 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002729
Andrew Lunnee26a222017-01-24 14:53:48 +01002730 if (!chip->info->ops->phy_read)
2731 return -EOPNOTSUPP;
2732
Vivien Didelotfad09c72016-06-21 12:28:20 -04002733 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002734 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002735 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002736
Andrew Lunnda9f3302017-02-01 03:40:05 +01002737 if (reg == MII_PHYSID2) {
2738 /* Some internal PHYS don't have a model number. Use
2739 * the mv88e6390 family model number instead.
2740 */
2741 if (!(val & 0x3f0))
2742 val |= PORT_SWITCH_ID_PROD_NUM_6390;
2743 }
2744
Vivien Didelote57e5e72016-08-15 17:19:00 -04002745 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002746}
2747
Vivien Didelote57e5e72016-08-15 17:19:00 -04002748static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002749{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002750 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2751 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002752 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002753
Andrew Lunnee26a222017-01-24 14:53:48 +01002754 if (!chip->info->ops->phy_write)
2755 return -EOPNOTSUPP;
2756
Vivien Didelotfad09c72016-06-21 12:28:20 -04002757 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002758 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002759 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002760
2761 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002762}
2763
Vivien Didelotfad09c72016-06-21 12:28:20 -04002764static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002765 struct device_node *np,
2766 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002767{
2768 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002769 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002770 struct mii_bus *bus;
2771 int err;
2772
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002773 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002774 if (!bus)
2775 return -ENOMEM;
2776
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002777 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002778 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002779 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002780 INIT_LIST_HEAD(&mdio_bus->list);
2781 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002782
Andrew Lunnb516d452016-06-04 21:17:06 +02002783 if (np) {
2784 bus->name = np->full_name;
2785 snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
2786 } else {
2787 bus->name = "mv88e6xxx SMI";
2788 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2789 }
2790
2791 bus->read = mv88e6xxx_mdio_read;
2792 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002793 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002794
Andrew Lunna3c53be52017-01-24 14:53:50 +01002795 if (np)
2796 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002797 else
2798 err = mdiobus_register(bus);
2799 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002800 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002801 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002802 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002803
2804 if (external)
2805 list_add_tail(&mdio_bus->list, &chip->mdios);
2806 else
2807 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02002808
2809 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02002810}
2811
Andrew Lunna3c53be52017-01-24 14:53:50 +01002812static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
2813 { .compatible = "marvell,mv88e6xxx-mdio-external",
2814 .data = (void *)true },
2815 { },
2816};
2817
2818static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
2819 struct device_node *np)
2820{
2821 const struct of_device_id *match;
2822 struct device_node *child;
2823 int err;
2824
2825 /* Always register one mdio bus for the internal/default mdio
2826 * bus. This maybe represented in the device tree, but is
2827 * optional.
2828 */
2829 child = of_get_child_by_name(np, "mdio");
2830 err = mv88e6xxx_mdio_register(chip, child, false);
2831 if (err)
2832 return err;
2833
2834 /* Walk the device tree, and see if there are any other nodes
2835 * which say they are compatible with the external mdio
2836 * bus.
2837 */
2838 for_each_available_child_of_node(np, child) {
2839 match = of_match_node(mv88e6xxx_mdio_external_match, child);
2840 if (match) {
2841 err = mv88e6xxx_mdio_register(chip, child, true);
2842 if (err)
2843 return err;
2844 }
2845 }
2846
2847 return 0;
2848}
2849
2850static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02002851
2852{
Andrew Lunna3c53be52017-01-24 14:53:50 +01002853 struct mv88e6xxx_mdio_bus *mdio_bus;
2854 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002855
Andrew Lunna3c53be52017-01-24 14:53:50 +01002856 list_for_each_entry(mdio_bus, &chip->mdios, list) {
2857 bus = mdio_bus->bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002858
Andrew Lunna3c53be52017-01-24 14:53:50 +01002859 mdiobus_unregister(bus);
2860 }
Andrew Lunnb516d452016-06-04 21:17:06 +02002861}
2862
Vivien Didelot855b1932016-07-20 18:18:35 -04002863static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
2864{
Vivien Didelot04bed142016-08-31 18:06:13 -04002865 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002866
2867 return chip->eeprom_len;
2868}
2869
Vivien Didelot855b1932016-07-20 18:18:35 -04002870static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
2871 struct ethtool_eeprom *eeprom, u8 *data)
2872{
Vivien Didelot04bed142016-08-31 18:06:13 -04002873 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002874 int err;
2875
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002876 if (!chip->info->ops->get_eeprom)
2877 return -EOPNOTSUPP;
2878
Vivien Didelot855b1932016-07-20 18:18:35 -04002879 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002880 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002881 mutex_unlock(&chip->reg_lock);
2882
2883 if (err)
2884 return err;
2885
2886 eeprom->magic = 0xc3ec4951;
2887
2888 return 0;
2889}
2890
Vivien Didelot855b1932016-07-20 18:18:35 -04002891static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
2892 struct ethtool_eeprom *eeprom, u8 *data)
2893{
Vivien Didelot04bed142016-08-31 18:06:13 -04002894 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002895 int err;
2896
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002897 if (!chip->info->ops->set_eeprom)
2898 return -EOPNOTSUPP;
2899
Vivien Didelot855b1932016-07-20 18:18:35 -04002900 if (eeprom->magic != 0xc3ec4951)
2901 return -EINVAL;
2902
2903 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002904 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002905 mutex_unlock(&chip->reg_lock);
2906
2907 return err;
2908}
2909
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002910static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002911 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002912 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002913 .phy_read = mv88e6xxx_phy_ppu_read,
2914 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002915 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002916 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002917 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002918 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002919 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002920 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002921 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01002922 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002923 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002924 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002925 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002926 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002927 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2928 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002929 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002930 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2931 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002932 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002933 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002934 .ppu_enable = mv88e6185_g1_ppu_enable,
2935 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002936 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002937};
2938
2939static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002940 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002941 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002942 .phy_read = mv88e6xxx_phy_ppu_read,
2943 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002944 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002945 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002946 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002947 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002948 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01002949 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002950 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002951 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2952 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002953 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002954 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002955 .ppu_enable = mv88e6185_g1_ppu_enable,
2956 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002957 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002958};
2959
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002960static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01002961 /* MV88E6XXX_FAMILY_6097 */
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002962 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2963 .phy_read = mv88e6xxx_g2_smi_phy_read,
2964 .phy_write = mv88e6xxx_g2_smi_phy_write,
2965 .port_set_link = mv88e6xxx_port_set_link,
2966 .port_set_duplex = mv88e6xxx_port_set_duplex,
2967 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002968 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002969 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002970 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002971 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002972 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002973 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002974 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002975 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002976 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002977 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2978 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2979 .stats_get_strings = mv88e6095_stats_get_strings,
2980 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002981 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2982 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01002983 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002984 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002985 .reset = mv88e6352_g1_reset,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002986};
2987
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002988static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002989 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002990 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002991 .phy_read = mv88e6165_phy_read,
2992 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002993 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002994 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002995 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002996 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002997 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002998 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002999 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003000 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003001 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3002 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003003 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003004 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3005 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003006 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003007 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003008 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003009};
3010
3011static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003012 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003013 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003014 .phy_read = mv88e6xxx_phy_ppu_read,
3015 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003016 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003017 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003018 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003019 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003020 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003021 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003022 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01003023 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn5f436662016-12-03 04:45:17 +01003024 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003025 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003026 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003027 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003028 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3029 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003030 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003031 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3032 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003033 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003034 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003035 .ppu_enable = mv88e6185_g1_ppu_enable,
3036 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003037 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003038};
3039
Vivien Didelot990e27b2017-03-28 13:50:32 -04003040static const struct mv88e6xxx_ops mv88e6141_ops = {
3041 /* MV88E6XXX_FAMILY_6341 */
3042 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3043 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3044 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3045 .phy_read = mv88e6xxx_g2_smi_phy_read,
3046 .phy_write = mv88e6xxx_g2_smi_phy_write,
3047 .port_set_link = mv88e6xxx_port_set_link,
3048 .port_set_duplex = mv88e6xxx_port_set_duplex,
3049 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3050 .port_set_speed = mv88e6390_port_set_speed,
3051 .port_tag_remap = mv88e6095_port_tag_remap,
3052 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3053 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3054 .port_set_ether_type = mv88e6351_port_set_ether_type,
3055 .port_jumbo_config = mv88e6165_port_jumbo_config,
3056 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3057 .port_pause_config = mv88e6097_port_pause_config,
3058 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3059 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3060 .stats_snapshot = mv88e6390_g1_stats_snapshot,
3061 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3062 .stats_get_strings = mv88e6320_stats_get_strings,
3063 .stats_get_stats = mv88e6390_stats_get_stats,
3064 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3065 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
3066 .watchdog_ops = &mv88e6390_watchdog_ops,
3067 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3068 .reset = mv88e6352_g1_reset,
3069};
3070
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003071static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003072 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003073 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01003074 .phy_read = mv88e6165_phy_read,
3075 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003076 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003077 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003078 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003079 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003080 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003081 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003082 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003083 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003084 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003085 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003086 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003087 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003088 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003089 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3090 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003091 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003092 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3093 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003094 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003095 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003096 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003097};
3098
3099static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003100 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003101 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01003102 .phy_read = mv88e6165_phy_read,
3103 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003104 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003105 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003106 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003107 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003108 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003109 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003110 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3111 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003112 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003113 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3114 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003115 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003116 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003117 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003118};
3119
3120static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003121 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003122 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003123 .phy_read = mv88e6xxx_g2_smi_phy_read,
3124 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003125 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003126 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003127 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003128 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003129 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003130 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003131 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003132 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003133 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003134 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003135 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003136 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003137 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003138 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003139 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3140 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003141 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003142 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3143 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003144 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003145 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003146 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003147};
3148
3149static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003150 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003151 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3152 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003153 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003154 .phy_read = mv88e6xxx_g2_smi_phy_read,
3155 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003156 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003157 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003158 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003159 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003160 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003161 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003162 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003163 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003164 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003165 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003166 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003167 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003168 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003169 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003170 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3171 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003172 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003173 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3174 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003175 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003176 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003177 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003178};
3179
3180static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003181 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003182 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003183 .phy_read = mv88e6xxx_g2_smi_phy_read,
3184 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003185 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003186 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003187 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003188 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003189 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003190 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003191 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003192 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003193 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003194 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003195 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003196 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003197 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003198 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003199 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3200 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003201 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003202 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3203 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003204 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003205 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003206 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003207};
3208
3209static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003210 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003211 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3212 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003213 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003214 .phy_read = mv88e6xxx_g2_smi_phy_read,
3215 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003216 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003217 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003218 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003219 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003220 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003221 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003222 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003223 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003224 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003225 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003226 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003227 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003228 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003229 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003230 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3231 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003232 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003233 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3234 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003235 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003236 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003237 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003238};
3239
3240static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003241 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003242 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003243 .phy_read = mv88e6xxx_phy_ppu_read,
3244 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003245 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003246 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003247 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003248 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003249 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01003250 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01003251 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003252 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003253 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3254 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003255 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003256 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3257 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003258 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003259 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003260 .ppu_enable = mv88e6185_g1_ppu_enable,
3261 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003262 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003263};
3264
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003265static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003266 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003267 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3268 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003269 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3270 .phy_read = mv88e6xxx_g2_smi_phy_read,
3271 .phy_write = mv88e6xxx_g2_smi_phy_write,
3272 .port_set_link = mv88e6xxx_port_set_link,
3273 .port_set_duplex = mv88e6xxx_port_set_duplex,
3274 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3275 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003276 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003277 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003278 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003279 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003280 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003281 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003282 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003283 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003284 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003285 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3286 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003287 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003288 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3289 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003290 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003291 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003292 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003293};
3294
3295static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003296 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003297 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3298 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003299 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3300 .phy_read = mv88e6xxx_g2_smi_phy_read,
3301 .phy_write = mv88e6xxx_g2_smi_phy_write,
3302 .port_set_link = mv88e6xxx_port_set_link,
3303 .port_set_duplex = mv88e6xxx_port_set_duplex,
3304 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3305 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003306 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003307 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003308 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003309 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003310 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003311 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003312 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003313 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003314 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003315 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3316 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003317 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003318 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3319 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003320 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003321 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003322 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003323};
3324
3325static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003326 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003327 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3328 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003329 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3330 .phy_read = mv88e6xxx_g2_smi_phy_read,
3331 .phy_write = mv88e6xxx_g2_smi_phy_write,
3332 .port_set_link = mv88e6xxx_port_set_link,
3333 .port_set_duplex = mv88e6xxx_port_set_duplex,
3334 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3335 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003336 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003337 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003338 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003339 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003340 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003341 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003342 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003343 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003344 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003345 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3346 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003347 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003348 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3349 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003350 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003351 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003352 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003353};
3354
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003355static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003356 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003357 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3358 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003359 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003360 .phy_read = mv88e6xxx_g2_smi_phy_read,
3361 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003362 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003363 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003364 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003365 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003366 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003367 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003368 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003369 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003370 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003371 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003372 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003373 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003374 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003375 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003376 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3377 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003378 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003379 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3380 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003381 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003382 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003383 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003384};
3385
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003386static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003387 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003388 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3389 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003390 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3391 .phy_read = mv88e6xxx_g2_smi_phy_read,
3392 .phy_write = mv88e6xxx_g2_smi_phy_write,
3393 .port_set_link = mv88e6xxx_port_set_link,
3394 .port_set_duplex = mv88e6xxx_port_set_duplex,
3395 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3396 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003397 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003398 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003399 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003400 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003401 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003402 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003403 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003404 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003405 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003406 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003407 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3408 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003409 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003410 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3411 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003412 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003413 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003414 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003415};
3416
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003417static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003418 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003419 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3420 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003421 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003422 .phy_read = mv88e6xxx_g2_smi_phy_read,
3423 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003424 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003425 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003426 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003427 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003428 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003429 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003430 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003431 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003432 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003433 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003434 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003435 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003436 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003437 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3438 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003439 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003440 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3441 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003442 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003443 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003444};
3445
3446static const struct mv88e6xxx_ops mv88e6321_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003447 /* MV88E6XXX_FAMILY_6321 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003448 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3449 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003450 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003451 .phy_read = mv88e6xxx_g2_smi_phy_read,
3452 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003453 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003454 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003455 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003456 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003457 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003458 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003459 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003460 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003461 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003462 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003463 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003464 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003465 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003466 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3467 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003468 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003469 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3470 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003471 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003472};
3473
Vivien Didelot16e329a2017-03-28 13:50:33 -04003474static const struct mv88e6xxx_ops mv88e6341_ops = {
3475 /* MV88E6XXX_FAMILY_6341 */
3476 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3477 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3478 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3479 .phy_read = mv88e6xxx_g2_smi_phy_read,
3480 .phy_write = mv88e6xxx_g2_smi_phy_write,
3481 .port_set_link = mv88e6xxx_port_set_link,
3482 .port_set_duplex = mv88e6xxx_port_set_duplex,
3483 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3484 .port_set_speed = mv88e6390_port_set_speed,
3485 .port_tag_remap = mv88e6095_port_tag_remap,
3486 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3487 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3488 .port_set_ether_type = mv88e6351_port_set_ether_type,
3489 .port_jumbo_config = mv88e6165_port_jumbo_config,
3490 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3491 .port_pause_config = mv88e6097_port_pause_config,
3492 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3493 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3494 .stats_snapshot = mv88e6390_g1_stats_snapshot,
3495 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3496 .stats_get_strings = mv88e6320_stats_get_strings,
3497 .stats_get_stats = mv88e6390_stats_get_stats,
3498 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3499 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
3500 .watchdog_ops = &mv88e6390_watchdog_ops,
3501 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3502 .reset = mv88e6352_g1_reset,
3503};
3504
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003505static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003506 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003507 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003508 .phy_read = mv88e6xxx_g2_smi_phy_read,
3509 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003510 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003511 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003512 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003513 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003514 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003515 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003516 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003517 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003518 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003519 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003520 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003521 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003522 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003523 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003524 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3525 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003526 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003527 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3528 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003529 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003530 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003531 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003532};
3533
3534static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003535 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003536 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003537 .phy_read = mv88e6xxx_g2_smi_phy_read,
3538 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003539 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003540 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003541 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003542 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003543 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003544 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003545 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003546 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003547 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003548 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003549 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003550 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003551 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003552 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003553 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3554 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003555 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003556 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3557 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003558 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003559 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003560 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003561};
3562
3563static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003564 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003565 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3566 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003567 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003568 .phy_read = mv88e6xxx_g2_smi_phy_read,
3569 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003570 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003571 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003572 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003573 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003574 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003575 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003576 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003577 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003578 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003579 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003580 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003581 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003582 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003583 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003584 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3585 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003586 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003587 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3588 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003589 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003590 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003591 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003592};
3593
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003594static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003595 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003596 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3597 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003598 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3599 .phy_read = mv88e6xxx_g2_smi_phy_read,
3600 .phy_write = mv88e6xxx_g2_smi_phy_write,
3601 .port_set_link = mv88e6xxx_port_set_link,
3602 .port_set_duplex = mv88e6xxx_port_set_duplex,
3603 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3604 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003605 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003606 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003607 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003608 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003609 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003610 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003611 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003612 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003613 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003614 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003615 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003616 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003617 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3618 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003619 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003620 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3621 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003622 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003623 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003624 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003625};
3626
3627static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003628 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003629 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3630 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003631 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3632 .phy_read = mv88e6xxx_g2_smi_phy_read,
3633 .phy_write = mv88e6xxx_g2_smi_phy_write,
3634 .port_set_link = mv88e6xxx_port_set_link,
3635 .port_set_duplex = mv88e6xxx_port_set_duplex,
3636 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3637 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003638 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003639 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003640 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003641 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003642 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003643 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003644 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003645 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003646 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003647 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003648 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003649 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3650 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003651 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003652 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3653 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003654 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003655 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003656 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003657};
3658
Vivien Didelotf81ec902016-05-09 13:22:58 -04003659static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3660 [MV88E6085] = {
3661 .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
3662 .family = MV88E6XXX_FAMILY_6097,
3663 .name = "Marvell 88E6085",
3664 .num_databases = 4096,
3665 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003666 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003667 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003668 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003669 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003670 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003671 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003672 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003673 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003674 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003675 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003676 },
3677
3678 [MV88E6095] = {
3679 .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
3680 .family = MV88E6XXX_FAMILY_6095,
3681 .name = "Marvell 88E6095/88E6095F",
3682 .num_databases = 256,
3683 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003684 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003685 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003686 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003687 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003688 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003689 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003690 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003691 .flags = MV88E6XXX_FLAGS_FAMILY_6095,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003692 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003693 },
3694
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003695 [MV88E6097] = {
3696 .prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
3697 .family = MV88E6XXX_FAMILY_6097,
3698 .name = "Marvell 88E6097/88E6097F",
3699 .num_databases = 4096,
3700 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003701 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003702 .port_base_addr = 0x10,
3703 .global1_addr = 0x1b,
3704 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003705 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003706 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003707 .pvt = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01003708 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003709 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
3710 .ops = &mv88e6097_ops,
3711 },
3712
Vivien Didelotf81ec902016-05-09 13:22:58 -04003713 [MV88E6123] = {
3714 .prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
3715 .family = MV88E6XXX_FAMILY_6165,
3716 .name = "Marvell 88E6123",
3717 .num_databases = 4096,
3718 .num_ports = 3,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003719 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003720 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003721 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003722 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003723 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003724 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003725 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003726 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003727 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003728 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003729 },
3730
3731 [MV88E6131] = {
3732 .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
3733 .family = MV88E6XXX_FAMILY_6185,
3734 .name = "Marvell 88E6131",
3735 .num_databases = 256,
3736 .num_ports = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003737 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003738 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003739 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003740 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003741 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003742 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003743 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003744 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003745 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003746 },
3747
Vivien Didelot990e27b2017-03-28 13:50:32 -04003748 [MV88E6141] = {
3749 .prod_num = PORT_SWITCH_ID_PROD_NUM_6141,
3750 .family = MV88E6XXX_FAMILY_6341,
3751 .name = "Marvell 88E6341",
3752 .num_databases = 4096,
3753 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003754 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003755 .port_base_addr = 0x10,
3756 .global1_addr = 0x1b,
3757 .age_time_coeff = 3750,
3758 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003759 .pvt = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003760 .tag_protocol = DSA_TAG_PROTO_EDSA,
3761 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
3762 .ops = &mv88e6141_ops,
3763 },
3764
Vivien Didelotf81ec902016-05-09 13:22:58 -04003765 [MV88E6161] = {
3766 .prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
3767 .family = MV88E6XXX_FAMILY_6165,
3768 .name = "Marvell 88E6161",
3769 .num_databases = 4096,
3770 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003771 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003772 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003773 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003774 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003775 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003776 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003777 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003778 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003779 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003780 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003781 },
3782
3783 [MV88E6165] = {
3784 .prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
3785 .family = MV88E6XXX_FAMILY_6165,
3786 .name = "Marvell 88E6165",
3787 .num_databases = 4096,
3788 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003789 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003790 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003791 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003792 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003793 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003794 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003795 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003796 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003797 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003798 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003799 },
3800
3801 [MV88E6171] = {
3802 .prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
3803 .family = MV88E6XXX_FAMILY_6351,
3804 .name = "Marvell 88E6171",
3805 .num_databases = 4096,
3806 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003807 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003808 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003809 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003810 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003811 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003812 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003813 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003814 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003815 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003816 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003817 },
3818
3819 [MV88E6172] = {
3820 .prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
3821 .family = MV88E6XXX_FAMILY_6352,
3822 .name = "Marvell 88E6172",
3823 .num_databases = 4096,
3824 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003825 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003826 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003827 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003828 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003829 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003830 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003831 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003832 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003833 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003834 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003835 },
3836
3837 [MV88E6175] = {
3838 .prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
3839 .family = MV88E6XXX_FAMILY_6351,
3840 .name = "Marvell 88E6175",
3841 .num_databases = 4096,
3842 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003843 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003844 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003845 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003846 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003847 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003848 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003849 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003850 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003851 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003852 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003853 },
3854
3855 [MV88E6176] = {
3856 .prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
3857 .family = MV88E6XXX_FAMILY_6352,
3858 .name = "Marvell 88E6176",
3859 .num_databases = 4096,
3860 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003861 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003862 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003863 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003864 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003865 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003866 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003867 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003868 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003869 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003870 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003871 },
3872
3873 [MV88E6185] = {
3874 .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
3875 .family = MV88E6XXX_FAMILY_6185,
3876 .name = "Marvell 88E6185",
3877 .num_databases = 256,
3878 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003879 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003880 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003881 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003882 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003883 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003884 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003885 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003886 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003887 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003888 },
3889
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003890 [MV88E6190] = {
3891 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
3892 .family = MV88E6XXX_FAMILY_6390,
3893 .name = "Marvell 88E6190",
3894 .num_databases = 4096,
3895 .num_ports = 11, /* 10 + Z80 */
3896 .port_base_addr = 0x0,
3897 .global1_addr = 0x1b,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003898 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003899 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003900 .g1_irqs = 9,
Vivien Didelotf3645652017-03-30 17:37:07 -04003901 .pvt = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05003902 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003903 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3904 .ops = &mv88e6190_ops,
3905 },
3906
3907 [MV88E6190X] = {
3908 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
3909 .family = MV88E6XXX_FAMILY_6390,
3910 .name = "Marvell 88E6190X",
3911 .num_databases = 4096,
3912 .num_ports = 11, /* 10 + Z80 */
3913 .port_base_addr = 0x0,
3914 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003915 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003916 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003917 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003918 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003919 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003920 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3921 .ops = &mv88e6190x_ops,
3922 },
3923
3924 [MV88E6191] = {
3925 .prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
3926 .family = MV88E6XXX_FAMILY_6390,
3927 .name = "Marvell 88E6191",
3928 .num_databases = 4096,
3929 .num_ports = 11, /* 10 + Z80 */
3930 .port_base_addr = 0x0,
3931 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003932 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003933 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003934 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003935 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003936 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003937 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04003938 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003939 },
3940
Vivien Didelotf81ec902016-05-09 13:22:58 -04003941 [MV88E6240] = {
3942 .prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
3943 .family = MV88E6XXX_FAMILY_6352,
3944 .name = "Marvell 88E6240",
3945 .num_databases = 4096,
3946 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003947 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003948 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003949 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003950 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003951 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003952 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003953 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003954 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003955 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003956 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003957 },
3958
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003959 [MV88E6290] = {
3960 .prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
3961 .family = MV88E6XXX_FAMILY_6390,
3962 .name = "Marvell 88E6290",
3963 .num_databases = 4096,
3964 .num_ports = 11, /* 10 + Z80 */
3965 .port_base_addr = 0x0,
3966 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003967 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003968 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003969 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003970 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003971 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003972 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3973 .ops = &mv88e6290_ops,
3974 },
3975
Vivien Didelotf81ec902016-05-09 13:22:58 -04003976 [MV88E6320] = {
3977 .prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
3978 .family = MV88E6XXX_FAMILY_6320,
3979 .name = "Marvell 88E6320",
3980 .num_databases = 4096,
3981 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003982 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003983 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003984 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003985 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003986 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003987 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003988 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003989 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003990 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003991 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003992 },
3993
3994 [MV88E6321] = {
3995 .prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
3996 .family = MV88E6XXX_FAMILY_6320,
3997 .name = "Marvell 88E6321",
3998 .num_databases = 4096,
3999 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004000 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004001 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004002 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004003 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004004 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05004005 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004006 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004007 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004008 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004009 },
4010
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004011 [MV88E6341] = {
4012 .prod_num = PORT_SWITCH_ID_PROD_NUM_6341,
4013 .family = MV88E6XXX_FAMILY_6341,
4014 .name = "Marvell 88E6341",
4015 .num_databases = 4096,
4016 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004017 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004018 .port_base_addr = 0x10,
4019 .global1_addr = 0x1b,
4020 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05004021 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004022 .pvt = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004023 .tag_protocol = DSA_TAG_PROTO_EDSA,
4024 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
4025 .ops = &mv88e6341_ops,
4026 },
4027
Vivien Didelotf81ec902016-05-09 13:22:58 -04004028 [MV88E6350] = {
4029 .prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
4030 .family = MV88E6XXX_FAMILY_6351,
4031 .name = "Marvell 88E6350",
4032 .num_databases = 4096,
4033 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004034 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004035 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004036 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004037 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004038 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004039 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004040 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004041 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004042 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004043 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004044 },
4045
4046 [MV88E6351] = {
4047 .prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
4048 .family = MV88E6XXX_FAMILY_6351,
4049 .name = "Marvell 88E6351",
4050 .num_databases = 4096,
4051 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004052 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004053 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004054 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004055 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004056 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004057 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004058 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004059 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004060 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004061 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004062 },
4063
4064 [MV88E6352] = {
4065 .prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
4066 .family = MV88E6XXX_FAMILY_6352,
4067 .name = "Marvell 88E6352",
4068 .num_databases = 4096,
4069 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004070 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004071 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004072 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004073 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004074 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004075 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004076 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004077 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004078 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004079 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004080 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004081 [MV88E6390] = {
4082 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
4083 .family = MV88E6XXX_FAMILY_6390,
4084 .name = "Marvell 88E6390",
4085 .num_databases = 4096,
4086 .num_ports = 11, /* 10 + Z80 */
4087 .port_base_addr = 0x0,
4088 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004089 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004090 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004091 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004092 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004093 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004094 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4095 .ops = &mv88e6390_ops,
4096 },
4097 [MV88E6390X] = {
4098 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
4099 .family = MV88E6XXX_FAMILY_6390,
4100 .name = "Marvell 88E6390X",
4101 .num_databases = 4096,
4102 .num_ports = 11, /* 10 + Z80 */
4103 .port_base_addr = 0x0,
4104 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004105 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004106 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004107 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004108 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004109 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004110 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4111 .ops = &mv88e6390x_ops,
4112 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04004113};
4114
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004115static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04004116{
Vivien Didelota439c062016-04-17 13:23:58 -04004117 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04004118
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004119 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
4120 if (mv88e6xxx_table[i].prod_num == prod_num)
4121 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04004122
Vivien Didelotb9b37712015-10-30 19:39:48 -04004123 return NULL;
4124}
4125
Vivien Didelotfad09c72016-06-21 12:28:20 -04004126static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004127{
4128 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004129 unsigned int prod_num, rev;
4130 u16 id;
4131 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004132
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004133 mutex_lock(&chip->reg_lock);
4134 err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
4135 mutex_unlock(&chip->reg_lock);
4136 if (err)
4137 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004138
4139 prod_num = (id & 0xfff0) >> 4;
4140 rev = id & 0x000f;
4141
4142 info = mv88e6xxx_lookup_info(prod_num);
4143 if (!info)
4144 return -ENODEV;
4145
Vivien Didelotcaac8542016-06-20 13:14:09 -04004146 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004147 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004148
Vivien Didelotca070c12016-09-02 14:45:34 -04004149 err = mv88e6xxx_g2_require(chip);
4150 if (err)
4151 return err;
4152
Vivien Didelotfad09c72016-06-21 12:28:20 -04004153 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
4154 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004155
4156 return 0;
4157}
4158
Vivien Didelotfad09c72016-06-21 12:28:20 -04004159static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04004160{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004161 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004162
Vivien Didelotfad09c72016-06-21 12:28:20 -04004163 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
4164 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004165 return NULL;
4166
Vivien Didelotfad09c72016-06-21 12:28:20 -04004167 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04004168
Vivien Didelotfad09c72016-06-21 12:28:20 -04004169 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004170 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelot469d7292016-06-20 13:14:06 -04004171
Vivien Didelotfad09c72016-06-21 12:28:20 -04004172 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004173}
4174
Vivien Didelote57e5e72016-08-15 17:19:00 -04004175static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
4176{
Vivien Didelota199d8b2016-12-05 17:30:28 -05004177 if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
Vivien Didelote57e5e72016-08-15 17:19:00 -04004178 mv88e6xxx_ppu_state_init(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04004179}
4180
Andrew Lunn930188c2016-08-22 16:01:03 +02004181static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
4182{
Vivien Didelota199d8b2016-12-05 17:30:28 -05004183 if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
Andrew Lunn930188c2016-08-22 16:01:03 +02004184 mv88e6xxx_ppu_state_destroy(chip);
Andrew Lunn930188c2016-08-22 16:01:03 +02004185}
4186
Vivien Didelotfad09c72016-06-21 12:28:20 -04004187static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004188 struct mii_bus *bus, int sw_addr)
4189{
Vivien Didelot914b32f2016-06-20 13:14:11 -04004190 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04004191 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelota0ffff22016-08-15 17:18:58 -04004192 else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004193 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04004194 else
4195 return -EINVAL;
4196
Vivien Didelotfad09c72016-06-21 12:28:20 -04004197 chip->bus = bus;
4198 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004199
4200 return 0;
4201}
4202
Andrew Lunn7b314362016-08-22 16:01:01 +02004203static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
4204{
Vivien Didelot04bed142016-08-31 18:06:13 -04004205 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02004206
Andrew Lunn443d5a12016-12-03 04:35:18 +01004207 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02004208}
4209
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004210static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
4211 struct device *host_dev, int sw_addr,
4212 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02004213{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004214 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04004215 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02004216 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02004217
Vivien Didelota439c062016-04-17 13:23:58 -04004218 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02004219 if (!bus)
4220 return NULL;
4221
Vivien Didelotfad09c72016-06-21 12:28:20 -04004222 chip = mv88e6xxx_alloc_chip(dsa_dev);
4223 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004224 return NULL;
4225
Vivien Didelotcaac8542016-06-20 13:14:09 -04004226 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004227 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04004228
Vivien Didelotfad09c72016-06-21 12:28:20 -04004229 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004230 if (err)
4231 goto free;
4232
Vivien Didelotfad09c72016-06-21 12:28:20 -04004233 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004234 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04004235 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04004236
Andrew Lunndc30c352016-10-16 19:56:49 +02004237 mutex_lock(&chip->reg_lock);
4238 err = mv88e6xxx_switch_reset(chip);
4239 mutex_unlock(&chip->reg_lock);
4240 if (err)
4241 goto free;
4242
Vivien Didelote57e5e72016-08-15 17:19:00 -04004243 mv88e6xxx_phy_init(chip);
4244
Andrew Lunna3c53be52017-01-24 14:53:50 +01004245 err = mv88e6xxx_mdios_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02004246 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04004247 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02004248
Vivien Didelotfad09c72016-06-21 12:28:20 -04004249 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04004250
Vivien Didelotfad09c72016-06-21 12:28:20 -04004251 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04004252free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04004253 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04004254
4255 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02004256}
4257
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004258static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
4259 const struct switchdev_obj_port_mdb *mdb,
4260 struct switchdev_trans *trans)
4261{
4262 /* We don't need any dynamic resource from the kernel (yet),
4263 * so skip the prepare phase.
4264 */
4265
4266 return 0;
4267}
4268
4269static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
4270 const struct switchdev_obj_port_mdb *mdb,
4271 struct switchdev_trans *trans)
4272{
Vivien Didelot04bed142016-08-31 18:06:13 -04004273 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004274
4275 mutex_lock(&chip->reg_lock);
4276 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4277 GLOBAL_ATU_DATA_STATE_MC_STATIC))
4278 netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
4279 mutex_unlock(&chip->reg_lock);
4280}
4281
4282static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
4283 const struct switchdev_obj_port_mdb *mdb)
4284{
Vivien Didelot04bed142016-08-31 18:06:13 -04004285 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004286 int err;
4287
4288 mutex_lock(&chip->reg_lock);
4289 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4290 GLOBAL_ATU_DATA_STATE_UNUSED);
4291 mutex_unlock(&chip->reg_lock);
4292
4293 return err;
4294}
4295
4296static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
4297 struct switchdev_obj_port_mdb *mdb,
4298 int (*cb)(struct switchdev_obj *obj))
4299{
Vivien Didelot04bed142016-08-31 18:06:13 -04004300 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004301 int err;
4302
4303 mutex_lock(&chip->reg_lock);
4304 err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
4305 mutex_unlock(&chip->reg_lock);
4306
4307 return err;
4308}
4309
Florian Fainellia82f67a2017-01-08 14:52:08 -08004310static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004311 .probe = mv88e6xxx_drv_probe,
Andrew Lunn7b314362016-08-22 16:01:01 +02004312 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004313 .setup = mv88e6xxx_setup,
4314 .set_addr = mv88e6xxx_set_addr,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004315 .adjust_link = mv88e6xxx_adjust_link,
4316 .get_strings = mv88e6xxx_get_strings,
4317 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
4318 .get_sset_count = mv88e6xxx_get_sset_count,
4319 .set_eee = mv88e6xxx_set_eee,
4320 .get_eee = mv88e6xxx_get_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004321 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004322 .get_eeprom = mv88e6xxx_get_eeprom,
4323 .set_eeprom = mv88e6xxx_set_eeprom,
4324 .get_regs_len = mv88e6xxx_get_regs_len,
4325 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04004326 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004327 .port_bridge_join = mv88e6xxx_port_bridge_join,
4328 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
4329 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04004330 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004331 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
4332 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
4333 .port_vlan_add = mv88e6xxx_port_vlan_add,
4334 .port_vlan_del = mv88e6xxx_port_vlan_del,
4335 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
4336 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
4337 .port_fdb_add = mv88e6xxx_port_fdb_add,
4338 .port_fdb_del = mv88e6xxx_port_fdb_del,
4339 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004340 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
4341 .port_mdb_add = mv88e6xxx_port_mdb_add,
4342 .port_mdb_del = mv88e6xxx_port_mdb_del,
4343 .port_mdb_dump = mv88e6xxx_port_mdb_dump,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04004344 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
4345 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004346};
4347
Florian Fainelliab3d4082017-01-08 14:52:07 -08004348static struct dsa_switch_driver mv88e6xxx_switch_drv = {
4349 .ops = &mv88e6xxx_switch_ops,
4350};
4351
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004352static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004353{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004354 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004355 struct dsa_switch *ds;
4356
Vivien Didelot73b12042017-03-30 17:37:10 -04004357 ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004358 if (!ds)
4359 return -ENOMEM;
4360
Vivien Didelotfad09c72016-06-21 12:28:20 -04004361 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04004362 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04004363 ds->ageing_time_min = chip->info->age_time_coeff;
4364 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004365
4366 dev_set_drvdata(dev, ds);
4367
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004368 return dsa_register_switch(ds, dev);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004369}
4370
Vivien Didelotfad09c72016-06-21 12:28:20 -04004371static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004372{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004373 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004374}
4375
Vivien Didelot57d32312016-06-20 13:13:58 -04004376static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004377{
4378 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004379 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004380 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04004381 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004382 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02004383 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004384
Vivien Didelotcaac8542016-06-20 13:14:09 -04004385 compat_info = of_device_get_match_data(dev);
4386 if (!compat_info)
4387 return -EINVAL;
4388
Vivien Didelotfad09c72016-06-21 12:28:20 -04004389 chip = mv88e6xxx_alloc_chip(dev);
4390 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004391 return -ENOMEM;
4392
Vivien Didelotfad09c72016-06-21 12:28:20 -04004393 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004394
Vivien Didelotfad09c72016-06-21 12:28:20 -04004395 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004396 if (err)
4397 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004398
Andrew Lunnb4308f02016-11-21 23:26:55 +01004399 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
4400 if (IS_ERR(chip->reset))
4401 return PTR_ERR(chip->reset);
4402
Vivien Didelotfad09c72016-06-21 12:28:20 -04004403 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004404 if (err)
4405 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004406
Vivien Didelote57e5e72016-08-15 17:19:00 -04004407 mv88e6xxx_phy_init(chip);
4408
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004409 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004410 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004411 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004412
Andrew Lunndc30c352016-10-16 19:56:49 +02004413 mutex_lock(&chip->reg_lock);
4414 err = mv88e6xxx_switch_reset(chip);
4415 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02004416 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02004417 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02004418
Andrew Lunndc30c352016-10-16 19:56:49 +02004419 chip->irq = of_irq_get(np, 0);
4420 if (chip->irq == -EPROBE_DEFER) {
4421 err = chip->irq;
4422 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02004423 }
4424
Andrew Lunndc30c352016-10-16 19:56:49 +02004425 if (chip->irq > 0) {
4426 /* Has to be performed before the MDIO bus is created,
4427 * because the PHYs will link there interrupts to these
4428 * interrupt controllers
4429 */
4430 mutex_lock(&chip->reg_lock);
4431 err = mv88e6xxx_g1_irq_setup(chip);
4432 mutex_unlock(&chip->reg_lock);
4433
4434 if (err)
4435 goto out;
4436
4437 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
4438 err = mv88e6xxx_g2_irq_setup(chip);
4439 if (err)
4440 goto out_g1_irq;
4441 }
4442 }
4443
Andrew Lunna3c53be52017-01-24 14:53:50 +01004444 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02004445 if (err)
4446 goto out_g2_irq;
4447
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004448 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004449 if (err)
4450 goto out_mdio;
4451
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004452 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02004453
4454out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01004455 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004456out_g2_irq:
Andrew Lunn467126442016-11-20 20:14:15 +01004457 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02004458 mv88e6xxx_g2_irq_free(chip);
4459out_g1_irq:
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004460 if (chip->irq > 0) {
4461 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01004462 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004463 mutex_unlock(&chip->reg_lock);
4464 }
Andrew Lunndc30c352016-10-16 19:56:49 +02004465out:
4466 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004467}
4468
4469static void mv88e6xxx_remove(struct mdio_device *mdiodev)
4470{
4471 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04004472 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004473
Andrew Lunn930188c2016-08-22 16:01:03 +02004474 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04004475 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004476 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004477
Andrew Lunn467126442016-11-20 20:14:15 +01004478 if (chip->irq > 0) {
4479 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
4480 mv88e6xxx_g2_irq_free(chip);
4481 mv88e6xxx_g1_irq_free(chip);
4482 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004483}
4484
4485static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004486 {
4487 .compatible = "marvell,mv88e6085",
4488 .data = &mv88e6xxx_table[MV88E6085],
4489 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004490 {
4491 .compatible = "marvell,mv88e6190",
4492 .data = &mv88e6xxx_table[MV88E6190],
4493 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004494 { /* sentinel */ },
4495};
4496
4497MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4498
4499static struct mdio_driver mv88e6xxx_driver = {
4500 .probe = mv88e6xxx_probe,
4501 .remove = mv88e6xxx_remove,
4502 .mdiodrv.driver = {
4503 .name = "mv88e6085",
4504 .of_match_table = mv88e6xxx_of_match,
4505 },
4506};
4507
Ben Hutchings98e67302011-11-25 14:36:19 +00004508static int __init mv88e6xxx_init(void)
4509{
Florian Fainelliab3d4082017-01-08 14:52:07 -08004510 register_switch_driver(&mv88e6xxx_switch_drv);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004511 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004512}
4513module_init(mv88e6xxx_init);
4514
4515static void __exit mv88e6xxx_cleanup(void)
4516{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004517 mdio_driver_unregister(&mv88e6xxx_driver);
Florian Fainelliab3d4082017-01-08 14:52:07 -08004518 unregister_switch_driver(&mv88e6xxx_switch_drv);
Ben Hutchings98e67302011-11-25 14:36:19 +00004519}
4520module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004521
4522MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4523MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4524MODULE_LICENSE("GPL");