blob: dce490e78347475e577a1b2bf0883aa31fa9bdef [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
7 *
Vivien Didelot4333d612017-03-28 15:10:36 -04008 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
9 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b392015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000034#include <net/dsa.h>
Vivien Didelot1f36faf2015-10-08 11:35:13 -040035#include <net/switchdev.h>
Vivien Didelotec561272016-09-02 14:45:33 -040036
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000037#include "mv88e6xxx.h"
Vivien Didelota935c052016-09-29 12:21:53 -040038#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040039#include "global2.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000041
Vivien Didelotfad09c72016-06-21 12:28:20 -040042static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040043{
Vivien Didelotfad09c72016-06-21 12:28:20 -040044 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
45 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040046 dump_stack();
47 }
48}
49
Vivien Didelot914b32f2016-06-20 13:14:11 -040050/* The switch ADDR[4:1] configuration pins define the chip SMI device address
51 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
52 *
53 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
54 * is the only device connected to the SMI master. In this mode it responds to
55 * all 32 possible SMI addresses, and thus maps directly the internal devices.
56 *
57 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
58 * multiple devices to share the SMI interface. In this mode it responds to only
59 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000060 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040061
Vivien Didelotfad09c72016-06-21 12:28:20 -040062static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040063 int addr, int reg, u16 *val)
64{
Vivien Didelotfad09c72016-06-21 12:28:20 -040065 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040066 return -EOPNOTSUPP;
67
Vivien Didelotfad09c72016-06-21 12:28:20 -040068 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040069}
70
Vivien Didelotfad09c72016-06-21 12:28:20 -040071static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040072 int addr, int reg, u16 val)
73{
Vivien Didelotfad09c72016-06-21 12:28:20 -040074 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040075 return -EOPNOTSUPP;
76
Vivien Didelotfad09c72016-06-21 12:28:20 -040077 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040078}
79
Vivien Didelotfad09c72016-06-21 12:28:20 -040080static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040081 int addr, int reg, u16 *val)
82{
83 int ret;
84
Vivien Didelotfad09c72016-06-21 12:28:20 -040085 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040086 if (ret < 0)
87 return ret;
88
89 *val = ret & 0xffff;
90
91 return 0;
92}
93
Vivien Didelotfad09c72016-06-21 12:28:20 -040094static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040095 int addr, int reg, u16 val)
96{
97 int ret;
98
Vivien Didelotfad09c72016-06-21 12:28:20 -040099 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400100 if (ret < 0)
101 return ret;
102
103 return 0;
104}
105
Vivien Didelotc08026a2016-09-29 12:21:59 -0400106static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400107 .read = mv88e6xxx_smi_single_chip_read,
108 .write = mv88e6xxx_smi_single_chip_write,
109};
110
Vivien Didelotfad09c72016-06-21 12:28:20 -0400111static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000112{
113 int ret;
114 int i;
115
116 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400117 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000118 if (ret < 0)
119 return ret;
120
Andrew Lunncca8b132015-04-02 04:06:39 +0200121 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000122 return 0;
123 }
124
125 return -ETIMEDOUT;
126}
127
Vivien Didelotfad09c72016-06-21 12:28:20 -0400128static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400129 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000130{
131 int ret;
132
Barry Grussling3675c8d2013-01-08 16:05:53 +0000133 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400134 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000135 if (ret < 0)
136 return ret;
137
Barry Grussling3675c8d2013-01-08 16:05:53 +0000138 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400139 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200140 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000141 if (ret < 0)
142 return ret;
143
Barry Grussling3675c8d2013-01-08 16:05:53 +0000144 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400145 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000146 if (ret < 0)
147 return ret;
148
Barry Grussling3675c8d2013-01-08 16:05:53 +0000149 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400150 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000151 if (ret < 0)
152 return ret;
153
Vivien Didelot914b32f2016-06-20 13:14:11 -0400154 *val = ret & 0xffff;
155
156 return 0;
157}
158
Vivien Didelotfad09c72016-06-21 12:28:20 -0400159static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400160 int addr, int reg, u16 val)
161{
162 int ret;
163
164 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400165 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400166 if (ret < 0)
167 return ret;
168
169 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400170 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400171 if (ret < 0)
172 return ret;
173
174 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400175 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400176 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
177 if (ret < 0)
178 return ret;
179
180 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400181 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400182 if (ret < 0)
183 return ret;
184
185 return 0;
186}
187
Vivien Didelotc08026a2016-09-29 12:21:59 -0400188static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400189 .read = mv88e6xxx_smi_multi_chip_read,
190 .write = mv88e6xxx_smi_multi_chip_write,
191};
192
Vivien Didelotec561272016-09-02 14:45:33 -0400193int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400194{
195 int err;
196
Vivien Didelotfad09c72016-06-21 12:28:20 -0400197 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400198
Vivien Didelotfad09c72016-06-21 12:28:20 -0400199 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400200 if (err)
201 return err;
202
Vivien Didelotfad09c72016-06-21 12:28:20 -0400203 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400204 addr, reg, *val);
205
206 return 0;
207}
208
Vivien Didelotec561272016-09-02 14:45:33 -0400209int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400210{
211 int err;
212
Vivien Didelotfad09c72016-06-21 12:28:20 -0400213 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400214
Vivien Didelotfad09c72016-06-21 12:28:20 -0400215 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400216 if (err)
217 return err;
218
Vivien Didelotfad09c72016-06-21 12:28:20 -0400219 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400220 addr, reg, val);
221
222 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000223}
224
Andrew Lunnee26a222017-01-24 14:53:48 +0100225static int mv88e6165_phy_read(struct mv88e6xxx_chip *chip,
226 struct mii_bus *bus,
227 int addr, int reg, u16 *val)
Andrew Lunnefb3e742017-01-24 14:53:47 +0100228{
229 return mv88e6xxx_read(chip, addr, reg, val);
230}
231
Andrew Lunnee26a222017-01-24 14:53:48 +0100232static int mv88e6165_phy_write(struct mv88e6xxx_chip *chip,
233 struct mii_bus *bus,
234 int addr, int reg, u16 val)
Andrew Lunnefb3e742017-01-24 14:53:47 +0100235{
236 return mv88e6xxx_write(chip, addr, reg, val);
237}
238
Andrew Lunna3c53be52017-01-24 14:53:50 +0100239static struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
240{
241 struct mv88e6xxx_mdio_bus *mdio_bus;
242
243 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
244 list);
245 if (!mdio_bus)
246 return NULL;
247
248 return mdio_bus->bus;
249}
250
Vivien Didelote57e5e72016-08-15 17:19:00 -0400251static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
252 int reg, u16 *val)
253{
254 int addr = phy; /* PHY devices addresses start at 0x0 */
Andrew Lunna3c53be52017-01-24 14:53:50 +0100255 struct mii_bus *bus;
Vivien Didelote57e5e72016-08-15 17:19:00 -0400256
Andrew Lunna3c53be52017-01-24 14:53:50 +0100257 bus = mv88e6xxx_default_mdio_bus(chip);
258 if (!bus)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400259 return -EOPNOTSUPP;
260
Andrew Lunna3c53be52017-01-24 14:53:50 +0100261 if (!chip->info->ops->phy_read)
Andrew Lunnee26a222017-01-24 14:53:48 +0100262 return -EOPNOTSUPP;
263
264 return chip->info->ops->phy_read(chip, bus, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400265}
266
267static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
268 int reg, u16 val)
269{
270 int addr = phy; /* PHY devices addresses start at 0x0 */
Andrew Lunna3c53be52017-01-24 14:53:50 +0100271 struct mii_bus *bus;
Vivien Didelote57e5e72016-08-15 17:19:00 -0400272
Andrew Lunna3c53be52017-01-24 14:53:50 +0100273 bus = mv88e6xxx_default_mdio_bus(chip);
274 if (!bus)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400275 return -EOPNOTSUPP;
276
Andrew Lunna3c53be52017-01-24 14:53:50 +0100277 if (!chip->info->ops->phy_write)
Andrew Lunnee26a222017-01-24 14:53:48 +0100278 return -EOPNOTSUPP;
279
280 return chip->info->ops->phy_write(chip, bus, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400281}
282
Vivien Didelot09cb7df2016-08-15 17:19:01 -0400283static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
284{
285 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
286 return -EOPNOTSUPP;
287
288 return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
289}
290
291static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
292{
293 int err;
294
295 /* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
296 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
297 if (unlikely(err)) {
298 dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
299 phy, err);
300 }
301}
302
303static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
304 u8 page, int reg, u16 *val)
305{
306 int err;
307
308 /* There is no paging for registers 22 */
309 if (reg == PHY_PAGE)
310 return -EINVAL;
311
312 err = mv88e6xxx_phy_page_get(chip, phy, page);
313 if (!err) {
314 err = mv88e6xxx_phy_read(chip, phy, reg, val);
315 mv88e6xxx_phy_page_put(chip, phy);
316 }
317
318 return err;
319}
320
321static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
322 u8 page, int reg, u16 val)
323{
324 int err;
325
326 /* There is no paging for registers 22 */
327 if (reg == PHY_PAGE)
328 return -EINVAL;
329
330 err = mv88e6xxx_phy_page_get(chip, phy, page);
331 if (!err) {
332 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
333 mv88e6xxx_phy_page_put(chip, phy);
334 }
335
336 return err;
337}
338
339static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
340{
341 return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
342 reg, val);
343}
344
345static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
346{
347 return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
348 reg, val);
349}
350
Andrew Lunndc30c352016-10-16 19:56:49 +0200351static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
352{
353 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
354 unsigned int n = d->hwirq;
355
356 chip->g1_irq.masked |= (1 << n);
357}
358
359static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
360{
361 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
362 unsigned int n = d->hwirq;
363
364 chip->g1_irq.masked &= ~(1 << n);
365}
366
367static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
368{
369 struct mv88e6xxx_chip *chip = dev_id;
370 unsigned int nhandled = 0;
371 unsigned int sub_irq;
372 unsigned int n;
373 u16 reg;
374 int err;
375
376 mutex_lock(&chip->reg_lock);
377 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
378 mutex_unlock(&chip->reg_lock);
379
380 if (err)
381 goto out;
382
383 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
384 if (reg & (1 << n)) {
385 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
386 handle_nested_irq(sub_irq);
387 ++nhandled;
388 }
389 }
390out:
391 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
392}
393
394static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
395{
396 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
397
398 mutex_lock(&chip->reg_lock);
399}
400
401static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
402{
403 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
404 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
405 u16 reg;
406 int err;
407
408 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
409 if (err)
410 goto out;
411
412 reg &= ~mask;
413 reg |= (~chip->g1_irq.masked & mask);
414
415 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
416 if (err)
417 goto out;
418
419out:
420 mutex_unlock(&chip->reg_lock);
421}
422
423static struct irq_chip mv88e6xxx_g1_irq_chip = {
424 .name = "mv88e6xxx-g1",
425 .irq_mask = mv88e6xxx_g1_irq_mask,
426 .irq_unmask = mv88e6xxx_g1_irq_unmask,
427 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
428 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
429};
430
431static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
432 unsigned int irq,
433 irq_hw_number_t hwirq)
434{
435 struct mv88e6xxx_chip *chip = d->host_data;
436
437 irq_set_chip_data(irq, d->host_data);
438 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
439 irq_set_noprobe(irq);
440
441 return 0;
442}
443
444static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
445 .map = mv88e6xxx_g1_irq_domain_map,
446 .xlate = irq_domain_xlate_twocell,
447};
448
449static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
450{
451 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100452 u16 mask;
453
454 mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
455 mask |= GENMASK(chip->g1_irq.nirqs, 0);
456 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
457
458 free_irq(chip->irq, chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200459
Andreas Färber5edef2f2016-11-27 23:26:28 +0100460 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100461 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200462 irq_dispose_mapping(virq);
463 }
464
Andrew Lunna3db3d32016-11-20 20:14:14 +0100465 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200466}
467
468static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
469{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100470 int err, irq, virq;
471 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200472
473 chip->g1_irq.nirqs = chip->info->g1_irqs;
474 chip->g1_irq.domain = irq_domain_add_simple(
475 NULL, chip->g1_irq.nirqs, 0,
476 &mv88e6xxx_g1_irq_domain_ops, chip);
477 if (!chip->g1_irq.domain)
478 return -ENOMEM;
479
480 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
481 irq_create_mapping(chip->g1_irq.domain, irq);
482
483 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
484 chip->g1_irq.masked = ~0;
485
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100486 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200487 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100488 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200489
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100490 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200491
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100492 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200493 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100494 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200495
496 /* Reading the interrupt status clears (most of) them */
497 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
498 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100499 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200500
501 err = request_threaded_irq(chip->irq, NULL,
502 mv88e6xxx_g1_irq_thread_fn,
503 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
504 dev_name(chip->dev), chip);
505 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100506 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200507
508 return 0;
509
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100510out_disable:
511 mask |= GENMASK(chip->g1_irq.nirqs, 0);
512 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
513
514out_mapping:
515 for (irq = 0; irq < 16; irq++) {
516 virq = irq_find_mapping(chip->g1_irq.domain, irq);
517 irq_dispose_mapping(virq);
518 }
519
520 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200521
522 return err;
523}
524
Vivien Didelotec561272016-09-02 14:45:33 -0400525int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400526{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200527 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400528
Andrew Lunn6441e6692016-08-19 00:01:55 +0200529 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400530 u16 val;
531 int err;
532
533 err = mv88e6xxx_read(chip, addr, reg, &val);
534 if (err)
535 return err;
536
537 if (!(val & mask))
538 return 0;
539
540 usleep_range(1000, 2000);
541 }
542
Andrew Lunn30853552016-08-19 00:01:57 +0200543 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400544 return -ETIMEDOUT;
545}
546
Vivien Didelotf22ab642016-07-18 20:45:31 -0400547/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400548int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400549{
550 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200551 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400552
553 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200554 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
555 if (err)
556 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400557
558 /* Set the Update bit to trigger a write operation */
559 val = BIT(15) | update;
560
561 return mv88e6xxx_write(chip, addr, reg, val);
562}
563
Vivien Didelota935c052016-09-29 12:21:53 -0400564static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000565{
Vivien Didelota199d8b2016-12-05 17:30:28 -0500566 if (!chip->info->ops->ppu_disable)
567 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000568
Vivien Didelota199d8b2016-12-05 17:30:28 -0500569 return chip->info->ops->ppu_disable(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000570}
571
Vivien Didelotfad09c72016-06-21 12:28:20 -0400572static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000573{
Vivien Didelota199d8b2016-12-05 17:30:28 -0500574 if (!chip->info->ops->ppu_enable)
575 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000576
Vivien Didelota199d8b2016-12-05 17:30:28 -0500577 return chip->info->ops->ppu_enable(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000578}
579
580static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
581{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400582 struct mv88e6xxx_chip *chip;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000583
Vivien Didelotfad09c72016-06-21 12:28:20 -0400584 chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
Vivien Didelot762eb672016-06-04 21:16:54 +0200585
Vivien Didelotfad09c72016-06-21 12:28:20 -0400586 mutex_lock(&chip->reg_lock);
Vivien Didelot762eb672016-06-04 21:16:54 +0200587
Vivien Didelotfad09c72016-06-21 12:28:20 -0400588 if (mutex_trylock(&chip->ppu_mutex)) {
589 if (mv88e6xxx_ppu_enable(chip) == 0)
590 chip->ppu_disabled = 0;
591 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000592 }
Vivien Didelot762eb672016-06-04 21:16:54 +0200593
Vivien Didelotfad09c72016-06-21 12:28:20 -0400594 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000595}
596
597static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
598{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400599 struct mv88e6xxx_chip *chip = (void *)_ps;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000600
Vivien Didelotfad09c72016-06-21 12:28:20 -0400601 schedule_work(&chip->ppu_work);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000602}
603
Vivien Didelotfad09c72016-06-21 12:28:20 -0400604static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000605{
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000606 int ret;
607
Vivien Didelotfad09c72016-06-21 12:28:20 -0400608 mutex_lock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000609
Barry Grussling3675c8d2013-01-08 16:05:53 +0000610 /* If the PHY polling unit is enabled, disable it so that
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000611 * we can access the PHY registers. If it was already
612 * disabled, cancel the timer that is going to re-enable
613 * it.
614 */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400615 if (!chip->ppu_disabled) {
616 ret = mv88e6xxx_ppu_disable(chip);
Barry Grussling85686582013-01-08 16:05:56 +0000617 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400618 mutex_unlock(&chip->ppu_mutex);
Barry Grussling85686582013-01-08 16:05:56 +0000619 return ret;
620 }
Vivien Didelotfad09c72016-06-21 12:28:20 -0400621 chip->ppu_disabled = 1;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000622 } else {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400623 del_timer(&chip->ppu_timer);
Barry Grussling85686582013-01-08 16:05:56 +0000624 ret = 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000625 }
626
627 return ret;
628}
629
Vivien Didelotfad09c72016-06-21 12:28:20 -0400630static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000631{
Barry Grussling3675c8d2013-01-08 16:05:53 +0000632 /* Schedule a timer to re-enable the PHY polling unit. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400633 mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
634 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000635}
636
Vivien Didelotfad09c72016-06-21 12:28:20 -0400637static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000638{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400639 mutex_init(&chip->ppu_mutex);
640 INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
Wei Yongjun68497a82016-10-22 14:28:00 +0000641 setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
642 (unsigned long)chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000643}
644
Andrew Lunn930188c2016-08-22 16:01:03 +0200645static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
646{
647 del_timer_sync(&chip->ppu_timer);
648}
649
Andrew Lunnee26a222017-01-24 14:53:48 +0100650static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip,
651 struct mii_bus *bus,
652 int addr, int reg, u16 *val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000653{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400654 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000655
Vivien Didelote57e5e72016-08-15 17:19:00 -0400656 err = mv88e6xxx_ppu_access_get(chip);
657 if (!err) {
658 err = mv88e6xxx_read(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400659 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000660 }
661
Vivien Didelote57e5e72016-08-15 17:19:00 -0400662 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000663}
664
Andrew Lunnee26a222017-01-24 14:53:48 +0100665static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip,
666 struct mii_bus *bus,
667 int addr, int reg, u16 val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000668{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400669 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000670
Vivien Didelote57e5e72016-08-15 17:19:00 -0400671 err = mv88e6xxx_ppu_access_get(chip);
672 if (!err) {
673 err = mv88e6xxx_write(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400674 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000675 }
676
Vivien Didelote57e5e72016-08-15 17:19:00 -0400677 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000678}
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000679
Vivien Didelotfad09c72016-06-21 12:28:20 -0400680static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200681{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400682 return chip->info->family == MV88E6XXX_FAMILY_6097;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200683}
684
Vivien Didelotfad09c72016-06-21 12:28:20 -0400685static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200686{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400687 return chip->info->family == MV88E6XXX_FAMILY_6165;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200688}
689
Gregory CLEMENTa75961d2017-01-30 20:29:34 +0100690static bool mv88e6xxx_6341_family(struct mv88e6xxx_chip *chip)
691{
692 return chip->info->family == MV88E6XXX_FAMILY_6341;
693}
694
Vivien Didelotfad09c72016-06-21 12:28:20 -0400695static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200696{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400697 return chip->info->family == MV88E6XXX_FAMILY_6351;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200698}
699
Vivien Didelotfad09c72016-06-21 12:28:20 -0400700static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200701{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400702 return chip->info->family == MV88E6XXX_FAMILY_6352;
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200703}
704
Vivien Didelotd78343d2016-11-04 03:23:36 +0100705static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
706 int link, int speed, int duplex,
707 phy_interface_t mode)
708{
709 int err;
710
711 if (!chip->info->ops->port_set_link)
712 return 0;
713
714 /* Port's MAC control must not be changed unless the link is down */
715 err = chip->info->ops->port_set_link(chip, port, 0);
716 if (err)
717 return err;
718
719 if (chip->info->ops->port_set_speed) {
720 err = chip->info->ops->port_set_speed(chip, port, speed);
721 if (err && err != -EOPNOTSUPP)
722 goto restore_link;
723 }
724
725 if (chip->info->ops->port_set_duplex) {
726 err = chip->info->ops->port_set_duplex(chip, port, duplex);
727 if (err && err != -EOPNOTSUPP)
728 goto restore_link;
729 }
730
731 if (chip->info->ops->port_set_rgmii_delay) {
732 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
733 if (err && err != -EOPNOTSUPP)
734 goto restore_link;
735 }
736
Andrew Lunnf39908d2017-02-04 20:02:50 +0100737 if (chip->info->ops->port_set_cmode) {
738 err = chip->info->ops->port_set_cmode(chip, port, mode);
739 if (err && err != -EOPNOTSUPP)
740 goto restore_link;
741 }
742
Vivien Didelotd78343d2016-11-04 03:23:36 +0100743 err = 0;
744restore_link:
745 if (chip->info->ops->port_set_link(chip, port, link))
746 netdev_err(chip->ds->ports[port].netdev,
747 "failed to restore MAC's link\n");
748
749 return err;
750}
751
Andrew Lunndea87022015-08-31 15:56:47 +0200752/* We expect the switch to perform auto negotiation if there is a real
753 * phy. However, in the case of a fixed link phy, we force the port
754 * settings from the fixed link settings.
755 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400756static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
757 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200758{
Vivien Didelot04bed142016-08-31 18:06:13 -0400759 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200760 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200761
762 if (!phy_is_pseudo_fixed_link(phydev))
763 return;
764
Vivien Didelotfad09c72016-06-21 12:28:20 -0400765 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100766 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
767 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400768 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100769
770 if (err && err != -EOPNOTSUPP)
771 netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
Andrew Lunndea87022015-08-31 15:56:47 +0200772}
773
Andrew Lunna605a0f2016-11-21 23:26:58 +0100774static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000775{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100776 if (!chip->info->ops->stats_snapshot)
777 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000778
Andrew Lunna605a0f2016-11-21 23:26:58 +0100779 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000780}
781
Andrew Lunne413e7e2015-04-02 04:06:38 +0200782static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100783 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
784 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
785 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
786 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
787 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
788 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
789 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
790 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
791 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
792 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
793 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
794 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
795 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
796 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
797 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
798 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
799 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
800 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
801 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
802 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
803 { "single", 4, 0x14, STATS_TYPE_BANK0, },
804 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
805 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
806 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
807 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
808 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
809 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
810 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
811 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
812 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
813 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
814 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
815 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
816 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
817 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
818 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
819 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
820 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
821 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
822 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
823 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
824 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
825 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
826 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
827 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
828 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
829 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
830 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
831 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
832 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
833 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
834 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
835 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
836 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
837 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
838 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
839 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
840 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
841 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200842};
843
Vivien Didelotfad09c72016-06-21 12:28:20 -0400844static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100845 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100846 int port, u16 bank1_select,
847 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200848{
Andrew Lunn80c46272015-06-20 18:42:30 +0200849 u32 low;
850 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100851 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200852 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200853 u64 value;
854
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100855 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100856 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200857 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
858 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200859 return UINT64_MAX;
860
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200861 low = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200862 if (s->sizeof_stat == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200863 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
864 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200865 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200866 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200867 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100868 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100869 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100870 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100871 /* fall through */
872 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100873 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100874 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200875 if (s->sizeof_stat == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100876 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Andrew Lunn80c46272015-06-20 18:42:30 +0200877 }
878 value = (((u64)high) << 16) | low;
879 return value;
880}
881
Andrew Lunndfafe442016-11-21 23:27:02 +0100882static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
883 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100884{
885 struct mv88e6xxx_hw_stat *stat;
886 int i, j;
887
888 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
889 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100890 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100891 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
892 ETH_GSTRING_LEN);
893 j++;
894 }
895 }
896}
897
Andrew Lunndfafe442016-11-21 23:27:02 +0100898static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
899 uint8_t *data)
900{
901 mv88e6xxx_stats_get_strings(chip, data,
902 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
903}
904
905static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
906 uint8_t *data)
907{
908 mv88e6xxx_stats_get_strings(chip, data,
909 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
910}
911
912static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
913 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100914{
Vivien Didelot04bed142016-08-31 18:06:13 -0400915 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunndfafe442016-11-21 23:27:02 +0100916
917 if (chip->info->ops->stats_get_strings)
918 chip->info->ops->stats_get_strings(chip, data);
919}
920
921static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
922 int types)
923{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100924 struct mv88e6xxx_hw_stat *stat;
925 int i, j;
926
927 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
928 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100929 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100930 j++;
931 }
932 return j;
933}
934
Andrew Lunndfafe442016-11-21 23:27:02 +0100935static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
936{
937 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
938 STATS_TYPE_PORT);
939}
940
941static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
942{
943 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
944 STATS_TYPE_BANK1);
945}
946
947static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
948{
949 struct mv88e6xxx_chip *chip = ds->priv;
950
951 if (chip->info->ops->stats_get_sset_count)
952 return chip->info->ops->stats_get_sset_count(chip);
953
954 return 0;
955}
956
Andrew Lunn052f9472016-11-21 23:27:03 +0100957static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100958 uint64_t *data, int types,
959 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100960{
961 struct mv88e6xxx_hw_stat *stat;
962 int i, j;
963
964 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
965 stat = &mv88e6xxx_hw_stats[i];
966 if (stat->type & types) {
Andrew Lunne0d8b612016-11-21 23:27:04 +0100967 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
968 bank1_select,
969 histogram);
Andrew Lunn052f9472016-11-21 23:27:03 +0100970 j++;
971 }
972 }
973}
974
975static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
976 uint64_t *data)
977{
978 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100979 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
980 0, GLOBAL_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100981}
982
983static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
984 uint64_t *data)
985{
986 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100987 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
988 GLOBAL_STATS_OP_BANK_1_BIT_9,
989 GLOBAL_STATS_OP_HIST_RX_TX);
990}
991
992static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
993 uint64_t *data)
994{
995 return mv88e6xxx_stats_get_stats(chip, port, data,
996 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
997 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
Andrew Lunn052f9472016-11-21 23:27:03 +0100998}
999
1000static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
1001 uint64_t *data)
1002{
1003 if (chip->info->ops->stats_get_stats)
1004 chip->info->ops->stats_get_stats(chip, port, data);
1005}
1006
Vivien Didelotf81ec902016-05-09 13:22:58 -04001007static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
1008 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001009{
Vivien Didelot04bed142016-08-31 18:06:13 -04001010 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001011 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001012
Vivien Didelotfad09c72016-06-21 12:28:20 -04001013 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001014
Andrew Lunna605a0f2016-11-21 23:26:58 +01001015 ret = mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001016 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001017 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001018 return;
1019 }
Andrew Lunn052f9472016-11-21 23:27:03 +01001020
1021 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001022
Vivien Didelotfad09c72016-06-21 12:28:20 -04001023 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001024}
Ben Hutchings98e67302011-11-25 14:36:19 +00001025
Andrew Lunnde2273872016-11-21 23:27:01 +01001026static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
1027{
1028 if (chip->info->ops->stats_set_histogram)
1029 return chip->info->ops->stats_set_histogram(chip);
1030
1031 return 0;
1032}
1033
Vivien Didelotf81ec902016-05-09 13:22:58 -04001034static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001035{
1036 return 32 * sizeof(u16);
1037}
1038
Vivien Didelotf81ec902016-05-09 13:22:58 -04001039static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1040 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001041{
Vivien Didelot04bed142016-08-31 18:06:13 -04001042 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001043 int err;
1044 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001045 u16 *p = _p;
1046 int i;
1047
1048 regs->version = 0;
1049
1050 memset(p, 0xff, 32 * sizeof(u16));
1051
Vivien Didelotfad09c72016-06-21 12:28:20 -04001052 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -04001053
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001054 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001055
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001056 err = mv88e6xxx_port_read(chip, port, i, &reg);
1057 if (!err)
1058 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001059 }
Vivien Didelot23062512016-05-09 13:22:45 -04001060
Vivien Didelotfad09c72016-06-21 12:28:20 -04001061 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001062}
1063
Vivien Didelotf81ec902016-05-09 13:22:58 -04001064static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
1065 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001066{
Vivien Didelot04bed142016-08-31 18:06:13 -04001067 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001068 u16 reg;
1069 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001070
Vivien Didelotfad09c72016-06-21 12:28:20 -04001071 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001072 return -EOPNOTSUPP;
1073
Vivien Didelotfad09c72016-06-21 12:28:20 -04001074 mutex_lock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001075
Vivien Didelot9c938292016-08-15 17:19:02 -04001076 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1077 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001078 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001079
1080 e->eee_enabled = !!(reg & 0x0200);
1081 e->tx_lpi_enabled = !!(reg & 0x0100);
1082
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001083 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
Vivien Didelot9c938292016-08-15 17:19:02 -04001084 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001085 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001086
Andrew Lunncca8b132015-04-02 04:06:39 +02001087 e->eee_active = !!(reg & PORT_STATUS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001088out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001089 mutex_unlock(&chip->reg_lock);
Vivien Didelot9c938292016-08-15 17:19:02 -04001090
1091 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001092}
1093
Vivien Didelotf81ec902016-05-09 13:22:58 -04001094static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
1095 struct phy_device *phydev, struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001096{
Vivien Didelot04bed142016-08-31 18:06:13 -04001097 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001098 u16 reg;
1099 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001100
Vivien Didelotfad09c72016-06-21 12:28:20 -04001101 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001102 return -EOPNOTSUPP;
1103
Vivien Didelotfad09c72016-06-21 12:28:20 -04001104 mutex_lock(&chip->reg_lock);
Guenter Roeck11b3b452015-03-06 22:23:51 -08001105
Vivien Didelot9c938292016-08-15 17:19:02 -04001106 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1107 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001108 goto out;
1109
Vivien Didelot9c938292016-08-15 17:19:02 -04001110 reg &= ~0x0300;
Andrew Lunn2f40c692015-04-02 04:06:37 +02001111 if (e->eee_enabled)
1112 reg |= 0x0200;
1113 if (e->tx_lpi_enabled)
1114 reg |= 0x0100;
1115
Vivien Didelot9c938292016-08-15 17:19:02 -04001116 err = mv88e6xxx_phy_write(chip, port, 16, reg);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001117out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001118 mutex_unlock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001119
Vivien Didelot9c938292016-08-15 17:19:02 -04001120 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001121}
1122
Vivien Didelote5887a22017-03-30 17:37:11 -04001123static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001124{
Vivien Didelote5887a22017-03-30 17:37:11 -04001125 struct dsa_switch *ds = NULL;
1126 struct net_device *br;
1127 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001128 int i;
1129
Vivien Didelote5887a22017-03-30 17:37:11 -04001130 if (dev < DSA_MAX_SWITCHES)
1131 ds = chip->ds->dst->ds[dev];
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001132
Vivien Didelote5887a22017-03-30 17:37:11 -04001133 /* Prevent frames from unknown switch or port */
1134 if (!ds || port >= ds->num_ports)
1135 return 0;
1136
1137 /* Frames from DSA links and CPU ports can egress any local port */
1138 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1139 return mv88e6xxx_port_mask(chip);
1140
1141 br = ds->ports[port].bridge_dev;
1142 pvlan = 0;
1143
1144 /* Frames from user ports can egress any local DSA links and CPU ports,
1145 * as well as any local member of their bridge group.
1146 */
1147 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1148 if (dsa_is_cpu_port(chip->ds, i) ||
1149 dsa_is_dsa_port(chip->ds, i) ||
1150 (br && chip->ds->ports[i].bridge_dev == br))
1151 pvlan |= BIT(i);
1152
1153 return pvlan;
1154}
1155
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001156static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -04001157{
1158 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001159
1160 /* prevent frames from going back out of the port they came in on */
1161 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001162
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001163 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001164}
1165
Vivien Didelotf81ec902016-05-09 13:22:58 -04001166static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1167 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001168{
Vivien Didelot04bed142016-08-31 18:06:13 -04001169 struct mv88e6xxx_chip *chip = ds->priv;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001170 int stp_state;
Vivien Didelot553eb542016-05-13 20:38:23 -04001171 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001172
1173 switch (state) {
1174 case BR_STATE_DISABLED:
Andrew Lunncca8b132015-04-02 04:06:39 +02001175 stp_state = PORT_CONTROL_STATE_DISABLED;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001176 break;
1177 case BR_STATE_BLOCKING:
1178 case BR_STATE_LISTENING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001179 stp_state = PORT_CONTROL_STATE_BLOCKING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001180 break;
1181 case BR_STATE_LEARNING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001182 stp_state = PORT_CONTROL_STATE_LEARNING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001183 break;
1184 case BR_STATE_FORWARDING:
1185 default:
Andrew Lunncca8b132015-04-02 04:06:39 +02001186 stp_state = PORT_CONTROL_STATE_FORWARDING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001187 break;
1188 }
1189
Vivien Didelotfad09c72016-06-21 12:28:20 -04001190 mutex_lock(&chip->reg_lock);
Vivien Didelote28def332016-11-04 03:23:27 +01001191 err = mv88e6xxx_port_set_state(chip, port, stp_state);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001192 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -04001193
1194 if (err)
Vivien Didelote28def332016-11-04 03:23:27 +01001195 netdev_err(ds->ports[port].netdev, "failed to update state\n");
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001196}
1197
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001198static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
1199{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001200 int err;
1201
Vivien Didelotdaefc942017-03-11 16:12:54 -05001202 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
1203 if (err)
1204 return err;
1205
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001206 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
1207 if (err)
1208 return err;
1209
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001210 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
1211}
1212
Vivien Didelot17a15942017-03-30 17:37:09 -04001213static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
1214{
1215 u16 pvlan = 0;
1216
1217 if (!mv88e6xxx_has_pvt(chip))
1218 return -EOPNOTSUPP;
1219
1220 /* Skip the local source device, which uses in-chip port VLAN */
1221 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001222 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -04001223
1224 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
1225}
1226
Vivien Didelot81228992017-03-30 17:37:08 -04001227static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
1228{
Vivien Didelot17a15942017-03-30 17:37:09 -04001229 int dev, port;
1230 int err;
1231
Vivien Didelot81228992017-03-30 17:37:08 -04001232 if (!mv88e6xxx_has_pvt(chip))
1233 return 0;
1234
1235 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
1236 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
1237 */
Vivien Didelot17a15942017-03-30 17:37:09 -04001238 err = mv88e6xxx_g2_misc_4_bit_port(chip);
1239 if (err)
1240 return err;
1241
1242 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
1243 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
1244 err = mv88e6xxx_pvt_map(chip, dev, port);
1245 if (err)
1246 return err;
1247 }
1248 }
1249
1250 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001251}
1252
Vivien Didelot749efcb2016-09-22 16:49:24 -04001253static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1254{
1255 struct mv88e6xxx_chip *chip = ds->priv;
1256 int err;
1257
1258 mutex_lock(&chip->reg_lock);
Vivien Didelote606ca32017-03-11 16:12:55 -05001259 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001260 mutex_unlock(&chip->reg_lock);
1261
1262 if (err)
1263 netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
1264}
1265
Vivien Didelotfad09c72016-06-21 12:28:20 -04001266static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001267 struct mv88e6xxx_vtu_entry *entry,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001268 unsigned int nibble_offset)
1269{
Vivien Didelotb8fee952015-08-13 12:52:19 -04001270 u16 regs[3];
Vivien Didelota935c052016-09-29 12:21:53 -04001271 int i, err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001272
1273 for (i = 0; i < 3; ++i) {
Vivien Didelota935c052016-09-29 12:21:53 -04001274 u16 *reg = &regs[i];
Vivien Didelotb8fee952015-08-13 12:52:19 -04001275
Vivien Didelota935c052016-09-29 12:21:53 -04001276 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
1277 if (err)
1278 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001279 }
1280
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001281 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb8fee952015-08-13 12:52:19 -04001282 unsigned int shift = (i % 4) * 4 + nibble_offset;
1283 u16 reg = regs[i / 4];
1284
Vivien Didelotbd00e052017-05-01 14:05:11 -04001285 entry->state[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001286 }
1287
1288 return 0;
1289}
1290
Vivien Didelotfad09c72016-06-21 12:28:20 -04001291static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001292 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001293{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001294 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001295}
1296
Vivien Didelotfad09c72016-06-21 12:28:20 -04001297static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001298 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001299{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001300 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001301}
1302
Vivien Didelotfad09c72016-06-21 12:28:20 -04001303static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001304 struct mv88e6xxx_vtu_entry *entry,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001305 unsigned int nibble_offset)
1306{
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001307 u16 regs[3] = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001308 int i, err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001309
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001310 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001311 unsigned int shift = (i % 4) * 4 + nibble_offset;
Vivien Didelotbd00e052017-05-01 14:05:11 -04001312 u8 data = entry->state[i];
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001313
1314 regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
1315 }
1316
1317 for (i = 0; i < 3; ++i) {
Vivien Didelota935c052016-09-29 12:21:53 -04001318 u16 reg = regs[i];
1319
1320 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
1321 if (err)
1322 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001323 }
1324
1325 return 0;
1326}
1327
Vivien Didelotfad09c72016-06-21 12:28:20 -04001328static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001329 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001330{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001331 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001332}
1333
Vivien Didelotfad09c72016-06-21 12:28:20 -04001334static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001335 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001336{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001337 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001338}
1339
Vivien Didelotfad09c72016-06-21 12:28:20 -04001340static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001341 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelotb8fee952015-08-13 12:52:19 -04001342{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001343 struct mv88e6xxx_vtu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001344 u16 val;
1345 int err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001346
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001347 err = mv88e6xxx_g1_vtu_op_wait(chip);
Vivien Didelota935c052016-09-29 12:21:53 -04001348 if (err)
1349 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001350
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001351 err = mv88e6xxx_g1_vtu_op(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
Vivien Didelota935c052016-09-29 12:21:53 -04001352 if (err)
1353 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001354
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001355 err = mv88e6xxx_g1_vtu_vid_read(chip, &next);
Vivien Didelota935c052016-09-29 12:21:53 -04001356 if (err)
1357 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001358
Vivien Didelotb8fee952015-08-13 12:52:19 -04001359 if (next.valid) {
Vivien Didelota935c052016-09-29 12:21:53 -04001360 err = mv88e6xxx_vtu_data_read(chip, &next);
1361 if (err)
1362 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001363
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001364 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelot8ee51f62017-05-01 14:05:14 -04001365 err = mv88e6xxx_g1_vtu_fid_read(chip, &next);
Vivien Didelota935c052016-09-29 12:21:53 -04001366 if (err)
1367 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001368 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001369 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1370 * VTU DBNum[3:0] are located in VTU Operation 3:0
1371 */
Vivien Didelota935c052016-09-29 12:21:53 -04001372 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
1373 if (err)
1374 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001375
Vivien Didelota935c052016-09-29 12:21:53 -04001376 next.fid = (val & 0xf00) >> 4;
1377 next.fid |= val & 0xf;
Vivien Didelot2e7bd5e2016-03-31 16:53:41 -04001378 }
Vivien Didelotb8fee952015-08-13 12:52:19 -04001379
Vivien Didelotfad09c72016-06-21 12:28:20 -04001380 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelotd2ca1ea2017-05-01 14:05:15 -04001381 err = mv88e6xxx_g1_vtu_sid_read(chip, &next);
Vivien Didelota935c052016-09-29 12:21:53 -04001382 if (err)
1383 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001384 }
1385 }
1386
1387 *entry = next;
1388 return 0;
1389}
1390
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001391static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1392{
1393 if (!chip->info->max_vid)
1394 return 0;
1395
1396 return mv88e6xxx_g1_vtu_flush(chip);
1397}
1398
Vivien Didelotf81ec902016-05-09 13:22:58 -04001399static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1400 struct switchdev_obj_port_vlan *vlan,
1401 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001402{
Vivien Didelot04bed142016-08-31 18:06:13 -04001403 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001404 struct mv88e6xxx_vtu_entry next = {
1405 .vid = chip->info->max_vid,
1406 };
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001407 u16 pvid;
1408 int err;
1409
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001410 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001411 return -EOPNOTSUPP;
1412
Vivien Didelotfad09c72016-06-21 12:28:20 -04001413 mutex_lock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001414
Vivien Didelot77064f32016-11-04 03:23:30 +01001415 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001416 if (err)
1417 goto unlock;
1418
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001419 err = mv88e6xxx_g1_vtu_vid_write(chip, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001420 if (err)
1421 goto unlock;
1422
1423 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001424 err = _mv88e6xxx_vtu_getnext(chip, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001425 if (err)
1426 break;
1427
1428 if (!next.valid)
1429 break;
1430
Vivien Didelotbd00e052017-05-01 14:05:11 -04001431 if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001432 continue;
1433
1434 /* reinit and dump this VLAN obj */
Vivien Didelot57d32312016-06-20 13:13:58 -04001435 vlan->vid_begin = next.vid;
1436 vlan->vid_end = next.vid;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001437 vlan->flags = 0;
1438
Vivien Didelotbd00e052017-05-01 14:05:11 -04001439 if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001440 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1441
1442 if (next.vid == pvid)
1443 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1444
1445 err = cb(&vlan->obj);
1446 if (err)
1447 break;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001448 } while (next.vid < chip->info->max_vid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001449
1450unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001451 mutex_unlock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001452
1453 return err;
1454}
1455
Vivien Didelotfad09c72016-06-21 12:28:20 -04001456static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001457 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001458{
Vivien Didelot11ea8092016-03-31 16:53:44 -04001459 u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
Vivien Didelota935c052016-09-29 12:21:53 -04001460 int err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001461
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001462 err = mv88e6xxx_g1_vtu_op_wait(chip);
Vivien Didelota935c052016-09-29 12:21:53 -04001463 if (err)
1464 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001465
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001466 err = mv88e6xxx_g1_vtu_vid_write(chip, entry);
1467 if (err)
1468 return err;
1469
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001470 if (!entry->valid)
1471 goto loadpurge;
1472
1473 /* Write port member tags */
Vivien Didelota935c052016-09-29 12:21:53 -04001474 err = mv88e6xxx_vtu_data_write(chip, entry);
1475 if (err)
1476 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001477
Vivien Didelotfad09c72016-06-21 12:28:20 -04001478 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelotd2ca1ea2017-05-01 14:05:15 -04001479 err = mv88e6xxx_g1_vtu_sid_write(chip, entry);
Vivien Didelota935c052016-09-29 12:21:53 -04001480 if (err)
1481 return err;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001482 }
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001483
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001484 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelot8ee51f62017-05-01 14:05:14 -04001485 err = mv88e6xxx_g1_vtu_fid_write(chip, entry);
Vivien Didelota935c052016-09-29 12:21:53 -04001486 if (err)
1487 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001488 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001489 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1490 * VTU DBNum[3:0] are located in VTU Operation 3:0
1491 */
1492 op |= (entry->fid & 0xf0) << 8;
1493 op |= entry->fid & 0xf;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001494 }
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001495loadpurge:
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001496 return mv88e6xxx_g1_vtu_op(chip, op);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001497}
1498
Vivien Didelotfad09c72016-06-21 12:28:20 -04001499static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001500 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001501{
Vivien Didelotd2ca1ea2017-05-01 14:05:15 -04001502 struct mv88e6xxx_vtu_entry next = {
1503 .sid = sid,
1504 };
Vivien Didelota935c052016-09-29 12:21:53 -04001505 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001506
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001507 err = mv88e6xxx_g1_vtu_op_wait(chip);
Vivien Didelota935c052016-09-29 12:21:53 -04001508 if (err)
1509 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001510
Vivien Didelotd2ca1ea2017-05-01 14:05:15 -04001511 err = mv88e6xxx_g1_vtu_sid_write(chip, &next);
Vivien Didelota935c052016-09-29 12:21:53 -04001512 if (err)
1513 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001514
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001515 err = mv88e6xxx_g1_vtu_op(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
Vivien Didelota935c052016-09-29 12:21:53 -04001516 if (err)
1517 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001518
Vivien Didelotd2ca1ea2017-05-01 14:05:15 -04001519 err = mv88e6xxx_g1_vtu_sid_read(chip, &next);
Vivien Didelota935c052016-09-29 12:21:53 -04001520 if (err)
1521 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001522
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001523 err = mv88e6xxx_g1_vtu_vid_read(chip, &next);
Vivien Didelota935c052016-09-29 12:21:53 -04001524 if (err)
1525 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001526
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001527 if (next.valid) {
Vivien Didelota935c052016-09-29 12:21:53 -04001528 err = mv88e6xxx_stu_data_read(chip, &next);
1529 if (err)
1530 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001531 }
1532
1533 *entry = next;
1534 return 0;
1535}
1536
Vivien Didelotfad09c72016-06-21 12:28:20 -04001537static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001538 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001539{
Vivien Didelota935c052016-09-29 12:21:53 -04001540 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001541
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001542 err = mv88e6xxx_g1_vtu_op_wait(chip);
Vivien Didelota935c052016-09-29 12:21:53 -04001543 if (err)
1544 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001545
1546 if (!entry->valid)
1547 goto loadpurge;
1548
1549 /* Write port states */
Vivien Didelota935c052016-09-29 12:21:53 -04001550 err = mv88e6xxx_stu_data_write(chip, entry);
1551 if (err)
1552 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001553loadpurge:
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001554 err = mv88e6xxx_g1_vtu_vid_write(chip, entry);
Vivien Didelota935c052016-09-29 12:21:53 -04001555 if (err)
1556 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001557
Vivien Didelotd2ca1ea2017-05-01 14:05:15 -04001558 err = mv88e6xxx_g1_vtu_sid_write(chip, entry);
Vivien Didelota935c052016-09-29 12:21:53 -04001559 if (err)
1560 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001561
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001562 return mv88e6xxx_g1_vtu_op(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001563}
1564
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001565static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001566{
1567 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001568 struct mv88e6xxx_vtu_entry vlan = {
1569 .vid = chip->info->max_vid,
1570 };
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001571 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001572
1573 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1574
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001575 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001576 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001577 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001578 if (err)
1579 return err;
1580
1581 set_bit(*fid, fid_bitmap);
1582 }
1583
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001584 /* Set every FID bit used by the VLAN entries */
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001585 err = mv88e6xxx_g1_vtu_vid_write(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001586 if (err)
1587 return err;
1588
1589 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001590 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001591 if (err)
1592 return err;
1593
1594 if (!vlan.valid)
1595 break;
1596
1597 set_bit(vlan.fid, fid_bitmap);
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001598 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001599
1600 /* The reset value 0x000 is used to indicate that multiple address
1601 * databases are not needed. Return the next positive available.
1602 */
1603 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001604 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001605 return -ENOSPC;
1606
1607 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001608 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001609}
1610
Vivien Didelotfad09c72016-06-21 12:28:20 -04001611static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001612 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001613{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001614 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001615 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001616 .valid = true,
1617 .vid = vid,
1618 };
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001619 int i, err;
1620
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001621 err = mv88e6xxx_atu_new(chip, &vlan.fid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001622 if (err)
1623 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001624
Vivien Didelot3d131f02015-11-03 10:52:52 -05001625 /* exclude all ports except the CPU and DSA ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001626 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelotbd00e052017-05-01 14:05:11 -04001627 vlan.member[i] = dsa_is_cpu_port(ds, i) ||
1628 dsa_is_dsa_port(ds, i)
Vivien Didelot3d131f02015-11-03 10:52:52 -05001629 ? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
1630 : GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001631
Vivien Didelotfad09c72016-06-21 12:28:20 -04001632 if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01001633 mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip) ||
1634 mv88e6xxx_6341_family(chip)) {
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001635 struct mv88e6xxx_vtu_entry vstp;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001636
1637 /* Adding a VTU entry requires a valid STU entry. As VSTP is not
1638 * implemented, only one STU entry is needed to cover all VTU
1639 * entries. Thus, validate the SID 0.
1640 */
1641 vlan.sid = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001642 err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001643 if (err)
1644 return err;
1645
1646 if (vstp.sid != vlan.sid || !vstp.valid) {
1647 memset(&vstp, 0, sizeof(vstp));
1648 vstp.valid = true;
1649 vstp.sid = vlan.sid;
1650
Vivien Didelotfad09c72016-06-21 12:28:20 -04001651 err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001652 if (err)
1653 return err;
1654 }
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001655 }
1656
1657 *entry = vlan;
1658 return 0;
1659}
1660
Vivien Didelotfad09c72016-06-21 12:28:20 -04001661static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001662 struct mv88e6xxx_vtu_entry *entry, bool creat)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001663{
1664 int err;
1665
1666 if (!vid)
1667 return -EINVAL;
1668
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001669 entry->vid = vid - 1;
1670 entry->valid = false;
1671 err = mv88e6xxx_g1_vtu_vid_write(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001672 if (err)
1673 return err;
1674
Vivien Didelotfad09c72016-06-21 12:28:20 -04001675 err = _mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001676 if (err)
1677 return err;
1678
1679 if (entry->vid != vid || !entry->valid) {
1680 if (!creat)
1681 return -EOPNOTSUPP;
1682 /* -ENOENT would've been more appropriate, but switchdev expects
1683 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
1684 */
1685
Vivien Didelotfad09c72016-06-21 12:28:20 -04001686 err = _mv88e6xxx_vtu_new(chip, vid, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001687 }
1688
1689 return err;
1690}
1691
Vivien Didelotda9c3592016-02-12 12:09:40 -05001692static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1693 u16 vid_begin, u16 vid_end)
1694{
Vivien Didelot04bed142016-08-31 18:06:13 -04001695 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001696 struct mv88e6xxx_vtu_entry vlan = {
1697 .vid = vid_begin - 1,
1698 };
Vivien Didelotda9c3592016-02-12 12:09:40 -05001699 int i, err;
1700
1701 if (!vid_begin)
1702 return -EOPNOTSUPP;
1703
Vivien Didelotfad09c72016-06-21 12:28:20 -04001704 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001705
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001706 err = mv88e6xxx_g1_vtu_vid_write(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001707 if (err)
1708 goto unlock;
1709
1710 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001711 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001712 if (err)
1713 goto unlock;
1714
1715 if (!vlan.valid)
1716 break;
1717
1718 if (vlan.vid > vid_end)
1719 break;
1720
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001721 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001722 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1723 continue;
1724
Andrew Lunn66e28092016-12-11 21:07:19 +01001725 if (!ds->ports[port].netdev)
1726 continue;
1727
Vivien Didelotbd00e052017-05-01 14:05:11 -04001728 if (vlan.member[i] ==
Vivien Didelotda9c3592016-02-12 12:09:40 -05001729 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1730 continue;
1731
Vivien Didelotfae8a252017-01-27 15:29:42 -05001732 if (ds->ports[i].bridge_dev ==
1733 ds->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001734 break; /* same bridge, check next VLAN */
1735
Vivien Didelotfae8a252017-01-27 15:29:42 -05001736 if (!ds->ports[i].bridge_dev)
Andrew Lunn66e28092016-12-11 21:07:19 +01001737 continue;
1738
Andrew Lunnc8b09802016-06-04 21:16:57 +02001739 netdev_warn(ds->ports[port].netdev,
Vivien Didelotda9c3592016-02-12 12:09:40 -05001740 "hardware VLAN %d already used by %s\n",
1741 vlan.vid,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001742 netdev_name(ds->ports[i].bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001743 err = -EOPNOTSUPP;
1744 goto unlock;
1745 }
1746 } while (vlan.vid < vid_end);
1747
1748unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001749 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001750
1751 return err;
1752}
1753
Vivien Didelotf81ec902016-05-09 13:22:58 -04001754static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1755 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001756{
Vivien Didelot04bed142016-08-31 18:06:13 -04001757 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot385a0992016-11-04 03:23:31 +01001758 u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
Vivien Didelot214cdb92016-02-26 13:16:08 -05001759 PORT_CONTROL_2_8021Q_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001760 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001761
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001762 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001763 return -EOPNOTSUPP;
1764
Vivien Didelotfad09c72016-06-21 12:28:20 -04001765 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001766 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001767 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001768
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001769 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001770}
1771
Vivien Didelot57d32312016-06-20 13:13:58 -04001772static int
1773mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1774 const struct switchdev_obj_port_vlan *vlan,
1775 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001776{
Vivien Didelot04bed142016-08-31 18:06:13 -04001777 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001778 int err;
1779
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001780 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001781 return -EOPNOTSUPP;
1782
Vivien Didelotda9c3592016-02-12 12:09:40 -05001783 /* If the requested port doesn't belong to the same bridge as the VLAN
1784 * members, do not support it (yet) and fallback to software VLAN.
1785 */
1786 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1787 vlan->vid_end);
1788 if (err)
1789 return err;
1790
Vivien Didelot76e398a2015-11-01 12:33:55 -05001791 /* We don't need any dynamic resource from the kernel (yet),
1792 * so skip the prepare phase.
1793 */
1794 return 0;
1795}
1796
Vivien Didelotfad09c72016-06-21 12:28:20 -04001797static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001798 u16 vid, bool untagged)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001799{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001800 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001801 int err;
1802
Vivien Didelotfad09c72016-06-21 12:28:20 -04001803 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001804 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001805 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001806
Vivien Didelotbd00e052017-05-01 14:05:11 -04001807 vlan.member[port] = untagged ?
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001808 GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
1809 GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
1810
Vivien Didelotfad09c72016-06-21 12:28:20 -04001811 return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001812}
1813
Vivien Didelotf81ec902016-05-09 13:22:58 -04001814static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1815 const struct switchdev_obj_port_vlan *vlan,
1816 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001817{
Vivien Didelot04bed142016-08-31 18:06:13 -04001818 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001819 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1820 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1821 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001822
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001823 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001824 return;
1825
Vivien Didelotfad09c72016-06-21 12:28:20 -04001826 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001827
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001828 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotfad09c72016-06-21 12:28:20 -04001829 if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001830 netdev_err(ds->ports[port].netdev,
1831 "failed to add VLAN %d%c\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001832 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001833
Vivien Didelot77064f32016-11-04 03:23:30 +01001834 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001835 netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001836 vlan->vid_end);
1837
Vivien Didelotfad09c72016-06-21 12:28:20 -04001838 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001839}
1840
Vivien Didelotfad09c72016-06-21 12:28:20 -04001841static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001842 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001843{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001844 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001845 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001846 int i, err;
1847
Vivien Didelotfad09c72016-06-21 12:28:20 -04001848 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001849 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001850 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001851
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001852 /* Tell switchdev if this VLAN is handled in software */
Vivien Didelotbd00e052017-05-01 14:05:11 -04001853 if (vlan.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001854 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001855
Vivien Didelotbd00e052017-05-01 14:05:11 -04001856 vlan.member[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001857
1858 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001859 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001860 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot3d131f02015-11-03 10:52:52 -05001861 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001862 continue;
1863
Vivien Didelotbd00e052017-05-01 14:05:11 -04001864 if (vlan.member[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001865 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001866 break;
1867 }
1868 }
1869
Vivien Didelotfad09c72016-06-21 12:28:20 -04001870 err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001871 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001872 return err;
1873
Vivien Didelote606ca32017-03-11 16:12:55 -05001874 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001875}
1876
Vivien Didelotf81ec902016-05-09 13:22:58 -04001877static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1878 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001879{
Vivien Didelot04bed142016-08-31 18:06:13 -04001880 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001881 u16 pvid, vid;
1882 int err = 0;
1883
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001884 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001885 return -EOPNOTSUPP;
1886
Vivien Didelotfad09c72016-06-21 12:28:20 -04001887 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001888
Vivien Didelot77064f32016-11-04 03:23:30 +01001889 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001890 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001891 goto unlock;
1892
Vivien Didelot76e398a2015-11-01 12:33:55 -05001893 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001894 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001895 if (err)
1896 goto unlock;
1897
1898 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001899 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001900 if (err)
1901 goto unlock;
1902 }
1903 }
1904
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001905unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001906 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001907
1908 return err;
1909}
1910
Vivien Didelot83dabd12016-08-31 11:50:04 -04001911static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1912 const unsigned char *addr, u16 vid,
1913 u8 state)
Vivien Didelotfd231c82015-08-10 09:09:50 -04001914{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001915 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot88472932016-09-19 19:56:11 -04001916 struct mv88e6xxx_atu_entry entry;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001917 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001918
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001919 /* Null VLAN ID corresponds to the port private database */
1920 if (vid == 0)
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001921 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001922 else
Vivien Didelotfad09c72016-06-21 12:28:20 -04001923 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001924 if (err)
1925 return err;
1926
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001927 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1928 ether_addr_copy(entry.mac, addr);
1929 eth_addr_dec(entry.mac);
1930
1931 err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
Vivien Didelot88472932016-09-19 19:56:11 -04001932 if (err)
1933 return err;
1934
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001935 /* Initialize a fresh ATU entry if it isn't found */
1936 if (entry.state == GLOBAL_ATU_DATA_STATE_UNUSED ||
1937 !ether_addr_equal(entry.mac, addr)) {
1938 memset(&entry, 0, sizeof(entry));
1939 ether_addr_copy(entry.mac, addr);
1940 }
1941
Vivien Didelot88472932016-09-19 19:56:11 -04001942 /* Purge the ATU entry only if no port is using it anymore */
1943 if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001944 entry.portvec &= ~BIT(port);
1945 if (!entry.portvec)
Vivien Didelot88472932016-09-19 19:56:11 -04001946 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1947 } else {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001948 entry.portvec |= BIT(port);
Vivien Didelot88472932016-09-19 19:56:11 -04001949 entry.state = state;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001950 }
1951
Vivien Didelot9c13c022017-03-11 16:12:52 -05001952 return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001953}
1954
Vivien Didelotf81ec902016-05-09 13:22:58 -04001955static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
1956 const struct switchdev_obj_port_fdb *fdb,
1957 struct switchdev_trans *trans)
Vivien Didelot146a3202015-10-08 11:35:12 -04001958{
1959 /* We don't need any dynamic resource from the kernel (yet),
1960 * so skip the prepare phase.
1961 */
1962 return 0;
1963}
1964
Vivien Didelotf81ec902016-05-09 13:22:58 -04001965static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
1966 const struct switchdev_obj_port_fdb *fdb,
1967 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001968{
Vivien Didelot04bed142016-08-31 18:06:13 -04001969 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot6630e232015-08-06 01:44:07 -04001970
Vivien Didelotfad09c72016-06-21 12:28:20 -04001971 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001972 if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1973 GLOBAL_ATU_DATA_STATE_UC_STATIC))
1974 netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04001975 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001976}
1977
Vivien Didelotf81ec902016-05-09 13:22:58 -04001978static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
1979 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07001980{
Vivien Didelot04bed142016-08-31 18:06:13 -04001981 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001982 int err;
David S. Millercdf09692015-08-11 12:00:37 -07001983
Vivien Didelotfad09c72016-06-21 12:28:20 -04001984 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001985 err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1986 GLOBAL_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001987 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001988
Vivien Didelot83dabd12016-08-31 11:50:04 -04001989 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001990}
1991
Vivien Didelot83dabd12016-08-31 11:50:04 -04001992static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
1993 u16 fid, u16 vid, int port,
1994 struct switchdev_obj *obj,
1995 int (*cb)(struct switchdev_obj *obj))
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001996{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001997 struct mv88e6xxx_atu_entry addr;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001998 int err;
1999
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002000 addr.state = GLOBAL_ATU_DATA_STATE_UNUSED;
2001 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002002
2003 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002004 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002005 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002006 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002007
2008 if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
2009 break;
2010
Vivien Didelot01bd96c2017-03-11 16:12:57 -05002011 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002012 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002013
Vivien Didelot83dabd12016-08-31 11:50:04 -04002014 if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
2015 struct switchdev_obj_port_fdb *fdb;
2016
2017 if (!is_unicast_ether_addr(addr.mac))
2018 continue;
2019
2020 fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002021 fdb->vid = vid;
2022 ether_addr_copy(fdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002023 if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
2024 fdb->ndm_state = NUD_NOARP;
2025 else
2026 fdb->ndm_state = NUD_REACHABLE;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04002027 } else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
2028 struct switchdev_obj_port_mdb *mdb;
2029
2030 if (!is_multicast_ether_addr(addr.mac))
2031 continue;
2032
2033 mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
2034 mdb->vid = vid;
2035 ether_addr_copy(mdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002036 } else {
2037 return -EOPNOTSUPP;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002038 }
Vivien Didelot83dabd12016-08-31 11:50:04 -04002039
2040 err = cb(obj);
2041 if (err)
2042 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002043 } while (!is_broadcast_ether_addr(addr.mac));
2044
2045 return err;
2046}
2047
Vivien Didelot83dabd12016-08-31 11:50:04 -04002048static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
2049 struct switchdev_obj *obj,
2050 int (*cb)(struct switchdev_obj *obj))
2051{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002052 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot3cf3c842017-05-01 14:05:10 -04002053 .vid = chip->info->max_vid,
Vivien Didelot83dabd12016-08-31 11:50:04 -04002054 };
2055 u16 fid;
2056 int err;
2057
2058 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002059 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002060 if (err)
2061 return err;
2062
2063 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
2064 if (err)
2065 return err;
2066
2067 /* Dump VLANs' Filtering Information Databases */
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04002068 err = mv88e6xxx_g1_vtu_vid_write(chip, &vlan);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002069 if (err)
2070 return err;
2071
2072 do {
2073 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
2074 if (err)
2075 return err;
2076
2077 if (!vlan.valid)
2078 break;
2079
2080 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
2081 obj, cb);
2082 if (err)
2083 return err;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04002084 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002085
2086 return err;
2087}
2088
Vivien Didelotf81ec902016-05-09 13:22:58 -04002089static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
2090 struct switchdev_obj_port_fdb *fdb,
2091 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotf33475b2015-10-22 09:34:41 -04002092{
Vivien Didelot04bed142016-08-31 18:06:13 -04002093 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002094 int err;
2095
Vivien Didelotfad09c72016-06-21 12:28:20 -04002096 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002097 err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002098 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002099
2100 return err;
2101}
2102
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002103static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
2104 struct net_device *br)
2105{
Vivien Didelote96a6e02017-03-30 17:37:13 -04002106 struct dsa_switch *ds;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002107 int port;
Vivien Didelote96a6e02017-03-30 17:37:13 -04002108 int dev;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002109 int err;
2110
2111 /* Remap the Port VLAN of each local bridge group member */
2112 for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
2113 if (chip->ds->ports[port].bridge_dev == br) {
2114 err = mv88e6xxx_port_vlan_map(chip, port);
2115 if (err)
2116 return err;
2117 }
2118 }
2119
Vivien Didelote96a6e02017-03-30 17:37:13 -04002120 if (!mv88e6xxx_has_pvt(chip))
2121 return 0;
2122
2123 /* Remap the Port VLAN of each cross-chip bridge group member */
2124 for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
2125 ds = chip->ds->dst->ds[dev];
2126 if (!ds)
2127 break;
2128
2129 for (port = 0; port < ds->num_ports; ++port) {
2130 if (ds->ports[port].bridge_dev == br) {
2131 err = mv88e6xxx_pvt_map(chip, dev, port);
2132 if (err)
2133 return err;
2134 }
2135 }
2136 }
2137
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002138 return 0;
2139}
2140
Vivien Didelotf81ec902016-05-09 13:22:58 -04002141static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05002142 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002143{
Vivien Didelot04bed142016-08-31 18:06:13 -04002144 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002145 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002146
Vivien Didelotfad09c72016-06-21 12:28:20 -04002147 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002148 err = mv88e6xxx_bridge_map(chip, br);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002149 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05002150
Vivien Didelot466dfa02016-02-26 13:16:05 -05002151 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002152}
2153
Vivien Didelotf123f2f2017-01-27 15:29:41 -05002154static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
2155 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002156{
Vivien Didelot04bed142016-08-31 18:06:13 -04002157 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002158
Vivien Didelotfad09c72016-06-21 12:28:20 -04002159 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002160 if (mv88e6xxx_bridge_map(chip, br) ||
2161 mv88e6xxx_port_vlan_map(chip, port))
2162 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04002163 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002164}
2165
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002166static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
2167 int port, struct net_device *br)
2168{
2169 struct mv88e6xxx_chip *chip = ds->priv;
2170 int err;
2171
2172 if (!mv88e6xxx_has_pvt(chip))
2173 return 0;
2174
2175 mutex_lock(&chip->reg_lock);
2176 err = mv88e6xxx_pvt_map(chip, dev, port);
2177 mutex_unlock(&chip->reg_lock);
2178
2179 return err;
2180}
2181
2182static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
2183 int port, struct net_device *br)
2184{
2185 struct mv88e6xxx_chip *chip = ds->priv;
2186
2187 if (!mv88e6xxx_has_pvt(chip))
2188 return;
2189
2190 mutex_lock(&chip->reg_lock);
2191 if (mv88e6xxx_pvt_map(chip, dev, port))
2192 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
2193 mutex_unlock(&chip->reg_lock);
2194}
2195
Vivien Didelot17e708b2016-12-05 17:30:27 -05002196static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
2197{
2198 if (chip->info->ops->reset)
2199 return chip->info->ops->reset(chip);
2200
2201 return 0;
2202}
2203
Vivien Didelot309eca62016-12-05 17:30:26 -05002204static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
2205{
2206 struct gpio_desc *gpiod = chip->reset;
2207
2208 /* If there is a GPIO connected to the reset pin, toggle it */
2209 if (gpiod) {
2210 gpiod_set_value_cansleep(gpiod, 1);
2211 usleep_range(10000, 20000);
2212 gpiod_set_value_cansleep(gpiod, 0);
2213 usleep_range(10000, 20000);
2214 }
2215}
2216
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002217static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2218{
2219 int i, err;
2220
2221 /* Set all ports to the Disabled state */
2222 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2223 err = mv88e6xxx_port_set_state(chip, i,
2224 PORT_CONTROL_STATE_DISABLED);
2225 if (err)
2226 return err;
2227 }
2228
2229 /* Wait for transmit queues to drain,
2230 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
2231 */
2232 usleep_range(2000, 4000);
2233
2234 return 0;
2235}
2236
Vivien Didelotfad09c72016-06-21 12:28:20 -04002237static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002238{
Vivien Didelota935c052016-09-29 12:21:53 -04002239 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002240
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002241 err = mv88e6xxx_disable_ports(chip);
2242 if (err)
2243 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002244
Vivien Didelot309eca62016-12-05 17:30:26 -05002245 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002246
Vivien Didelot17e708b2016-12-05 17:30:27 -05002247 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002248}
2249
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002250static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002251{
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002252 u16 val;
2253 int err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002254
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002255 /* Clear Power Down bit */
2256 err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
2257 if (err)
2258 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002259
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002260 if (val & BMCR_PDOWN) {
2261 val &= ~BMCR_PDOWN;
2262 err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002263 }
2264
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002265 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002266}
2267
Vivien Didelot43145572017-03-11 16:12:59 -05002268static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
2269 enum mv88e6xxx_frame_mode frame, u16 egress,
2270 u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01002271{
2272 int err;
2273
Vivien Didelot43145572017-03-11 16:12:59 -05002274 if (!chip->info->ops->port_set_frame_mode)
2275 return -EOPNOTSUPP;
2276
2277 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002278 if (err)
2279 return err;
2280
Vivien Didelot43145572017-03-11 16:12:59 -05002281 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
2282 if (err)
2283 return err;
2284
2285 if (chip->info->ops->port_set_ether_type)
2286 return chip->info->ops->port_set_ether_type(chip, port, etype);
2287
2288 return 0;
2289}
2290
2291static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2292{
2293 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
2294 PORT_CONTROL_EGRESS_UNMODIFIED,
2295 PORT_ETH_TYPE_DEFAULT);
2296}
2297
2298static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
2299{
2300 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
2301 PORT_CONTROL_EGRESS_UNMODIFIED,
2302 PORT_ETH_TYPE_DEFAULT);
2303}
2304
2305static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
2306{
2307 return mv88e6xxx_set_port_mode(chip, port,
2308 MV88E6XXX_FRAME_MODE_ETHERTYPE,
2309 PORT_CONTROL_EGRESS_ADD_TAG, ETH_P_EDSA);
2310}
2311
2312static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
2313{
2314 if (dsa_is_dsa_port(chip->ds, port))
2315 return mv88e6xxx_set_port_mode_dsa(chip, port);
2316
2317 if (dsa_is_normal_port(chip->ds, port))
2318 return mv88e6xxx_set_port_mode_normal(chip, port);
2319
2320 /* Setup CPU port mode depending on its supported tag format */
2321 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
2322 return mv88e6xxx_set_port_mode_dsa(chip, port);
2323
2324 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
2325 return mv88e6xxx_set_port_mode_edsa(chip, port);
2326
2327 return -EINVAL;
2328}
2329
Vivien Didelotea698f42017-03-11 16:12:50 -05002330static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2331{
2332 bool message = dsa_is_dsa_port(chip->ds, port);
2333
2334 return mv88e6xxx_port_set_message_port(chip, port, message);
2335}
2336
Vivien Didelot601aeed2017-03-11 16:13:00 -05002337static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2338{
2339 bool flood = port == dsa_upstream_port(chip->ds);
2340
2341 /* Upstream ports flood frames with unknown unicast or multicast DA */
2342 if (chip->info->ops->port_set_egress_floods)
2343 return chip->info->ops->port_set_egress_floods(chip, port,
2344 flood, flood);
2345
2346 return 0;
2347}
2348
Vivien Didelotfad09c72016-06-21 12:28:20 -04002349static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002350{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002351 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002352 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002353 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002354
Vivien Didelotd78343d2016-11-04 03:23:36 +01002355 /* MAC Forcing register: don't force link, speed, duplex or flow control
2356 * state to any particular values on physical ports, but force the CPU
2357 * port and all DSA ports to their maximum bandwidth and full duplex.
2358 */
2359 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2360 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2361 SPEED_MAX, DUPLEX_FULL,
2362 PHY_INTERFACE_MODE_NA);
2363 else
2364 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2365 SPEED_UNFORCED, DUPLEX_UNFORCED,
2366 PHY_INTERFACE_MODE_NA);
2367 if (err)
2368 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002369
2370 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2371 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2372 * tunneling, determine priority by looking at 802.1p and IP
2373 * priority fields (IP prio has precedence), and set STP state
2374 * to Forwarding.
2375 *
2376 * If this is the CPU link, use DSA or EDSA tagging depending
2377 * on which tagging mode was configured.
2378 *
2379 * If this is a link to another switch, use DSA tagging mode.
2380 *
2381 * If this is the upstream port for this switch, enable
2382 * forwarding of unknown unicasts and multicasts.
2383 */
Andrew Lunn56995cb2016-12-03 04:35:19 +01002384 reg = PORT_CONTROL_IGMP_MLD_SNOOP |
Andrew Lunn54d792f2015-05-06 01:09:47 +02002385 PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
2386 PORT_CONTROL_STATE_FORWARDING;
Andrew Lunn56995cb2016-12-03 04:35:19 +01002387 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
2388 if (err)
2389 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002390
Vivien Didelot601aeed2017-03-11 16:13:00 -05002391 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002392 if (err)
2393 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002394
Vivien Didelot601aeed2017-03-11 16:13:00 -05002395 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05002396 if (err)
2397 return err;
2398
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002399 /* If this port is connected to a SerDes, make sure the SerDes is not
2400 * powered down.
2401 */
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002402 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002403 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
2404 if (err)
2405 return err;
2406 reg &= PORT_STATUS_CMODE_MASK;
2407 if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
2408 (reg == PORT_STATUS_CMODE_1000BASE_X) ||
2409 (reg == PORT_STATUS_CMODE_SGMII)) {
2410 err = mv88e6xxx_serdes_power_on(chip);
2411 if (err < 0)
2412 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002413 }
2414 }
2415
Vivien Didelot8efdda42015-08-13 12:52:23 -04002416 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002417 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002418 * untagged frames on this port, do a destination address lookup on all
2419 * received packets as usual, disable ARP mirroring and don't send a
2420 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002421 */
Andrew Lunna23b2962017-02-04 20:15:28 +01002422 err = mv88e6xxx_port_set_map_da(chip, port);
2423 if (err)
2424 return err;
2425
Andrew Lunn54d792f2015-05-06 01:09:47 +02002426 reg = 0;
Andrew Lunna23b2962017-02-04 20:15:28 +01002427 if (chip->info->ops->port_set_upstream_port) {
2428 err = chip->info->ops->port_set_upstream_port(
2429 chip, port, dsa_upstream_port(ds));
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002430 if (err)
2431 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002432 }
2433
Andrew Lunna23b2962017-02-04 20:15:28 +01002434 err = mv88e6xxx_port_set_8021q_mode(chip, port,
2435 PORT_CONTROL_2_8021Q_DISABLED);
2436 if (err)
2437 return err;
2438
Andrew Lunn5f436662016-12-03 04:45:17 +01002439 if (chip->info->ops->port_jumbo_config) {
2440 err = chip->info->ops->port_jumbo_config(chip, port);
2441 if (err)
2442 return err;
2443 }
2444
Andrew Lunn54d792f2015-05-06 01:09:47 +02002445 /* Port Association Vector: when learning source addresses
2446 * of packets, add the address to the address database using
2447 * a port bitmap that has only the bit for this port set and
2448 * the other bits clear.
2449 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002450 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002451 /* Disable learning for CPU port */
2452 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002453 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002454
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002455 err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
2456 if (err)
2457 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002458
2459 /* Egress rate control 2: disable egress rate control. */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002460 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
2461 if (err)
2462 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002463
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002464 if (chip->info->ops->port_pause_config) {
2465 err = chip->info->ops->port_pause_config(chip, port);
2466 if (err)
2467 return err;
2468 }
2469
Vivien Didelotc8c94892017-03-11 16:13:01 -05002470 if (chip->info->ops->port_disable_learn_limit) {
2471 err = chip->info->ops->port_disable_learn_limit(chip, port);
2472 if (err)
2473 return err;
2474 }
2475
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002476 if (chip->info->ops->port_disable_pri_override) {
2477 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002478 if (err)
2479 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002480 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002481
Andrew Lunnef0a7312016-12-03 04:35:16 +01002482 if (chip->info->ops->port_tag_remap) {
2483 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002484 if (err)
2485 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002486 }
2487
Andrew Lunnef70b112016-12-03 04:45:18 +01002488 if (chip->info->ops->port_egress_rate_limiting) {
2489 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002490 if (err)
2491 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002492 }
2493
Vivien Didelotea698f42017-03-11 16:12:50 -05002494 err = mv88e6xxx_setup_message_port(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002495 if (err)
2496 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002497
Vivien Didelot207afda2016-04-14 14:42:09 -04002498 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002499 * database, and allow bidirectional communication between the
2500 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002501 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002502 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002503 if (err)
2504 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002505
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002506 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002507 if (err)
2508 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002509
2510 /* Default VLAN ID and priority: don't set a default VLAN
2511 * ID, and set the default packet priority to zero.
2512 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002513 return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002514}
2515
Wei Yongjunaa0938c2016-10-18 15:53:37 +00002516static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002517{
2518 int err;
2519
Vivien Didelota935c052016-09-29 12:21:53 -04002520 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002521 if (err)
2522 return err;
2523
Vivien Didelota935c052016-09-29 12:21:53 -04002524 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002525 if (err)
2526 return err;
2527
Vivien Didelota935c052016-09-29 12:21:53 -04002528 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
2529 if (err)
2530 return err;
2531
2532 return 0;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002533}
2534
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002535static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2536 unsigned int ageing_time)
2537{
Vivien Didelot04bed142016-08-31 18:06:13 -04002538 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002539 int err;
2540
2541 mutex_lock(&chip->reg_lock);
Vivien Didelot720c6342017-03-11 16:12:48 -05002542 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002543 mutex_unlock(&chip->reg_lock);
2544
2545 return err;
2546}
2547
Vivien Didelot97299342016-07-18 20:45:30 -04002548static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002549{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002550 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04002551 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot08a01262016-05-09 13:22:50 -04002552 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002553
Vivien Didelot119477b2016-05-09 13:22:51 -04002554 /* Enable the PHY Polling Unit if present, don't discard any packets,
2555 * and mask all interrupt sources.
2556 */
Vivien Didelota199d8b2016-12-05 17:30:28 -05002557 err = mv88e6xxx_ppu_enable(chip);
Vivien Didelot119477b2016-05-09 13:22:51 -04002558 if (err)
2559 return err;
2560
Andrew Lunn33641992016-12-03 04:35:17 +01002561 if (chip->info->ops->g1_set_cpu_port) {
2562 err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
2563 if (err)
2564 return err;
2565 }
2566
2567 if (chip->info->ops->g1_set_egress_port) {
2568 err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
2569 if (err)
2570 return err;
2571 }
Vivien Didelotb0745e872016-05-09 13:22:53 -04002572
Vivien Didelot50484ff2016-05-09 13:22:54 -04002573 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelota935c052016-09-29 12:21:53 -04002574 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
2575 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
2576 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04002577 if (err)
2578 return err;
2579
Vivien Didelot08a01262016-05-09 13:22:50 -04002580 /* Configure the IP ToS mapping registers. */
Vivien Didelota935c052016-09-29 12:21:53 -04002581 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002582 if (err)
2583 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002584 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002585 if (err)
2586 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002587 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002588 if (err)
2589 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002590 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002591 if (err)
2592 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002593 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002594 if (err)
2595 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002596 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002597 if (err)
2598 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002599 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002600 if (err)
2601 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002602 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002603 if (err)
2604 return err;
2605
2606 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelota935c052016-09-29 12:21:53 -04002607 err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002608 if (err)
2609 return err;
2610
Andrew Lunnde2273872016-11-21 23:27:01 +01002611 /* Initialize the statistics unit */
2612 err = mv88e6xxx_stats_set_histogram(chip);
2613 if (err)
2614 return err;
2615
Vivien Didelot97299342016-07-18 20:45:30 -04002616 /* Clear the statistics counters for all ports */
Vivien Didelota935c052016-09-29 12:21:53 -04002617 err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
2618 GLOBAL_STATS_OP_FLUSH_ALL);
Vivien Didelot97299342016-07-18 20:45:30 -04002619 if (err)
2620 return err;
2621
2622 /* Wait for the flush to complete. */
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +01002623 err = mv88e6xxx_g1_stats_wait(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002624 if (err)
2625 return err;
2626
2627 return 0;
2628}
2629
Vivien Didelotf81ec902016-05-09 13:22:58 -04002630static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002631{
Vivien Didelot04bed142016-08-31 18:06:13 -04002632 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002633 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002634 int i;
2635
Vivien Didelotfad09c72016-06-21 12:28:20 -04002636 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002637 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002638
Vivien Didelotfad09c72016-06-21 12:28:20 -04002639 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002640
Vivien Didelot97299342016-07-18 20:45:30 -04002641 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002642 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot97299342016-07-18 20:45:30 -04002643 err = mv88e6xxx_setup_port(chip, i);
2644 if (err)
2645 goto unlock;
2646 }
2647
2648 /* Setup Switch Global 1 Registers */
2649 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002650 if (err)
2651 goto unlock;
2652
Vivien Didelot97299342016-07-18 20:45:30 -04002653 /* Setup Switch Global 2 Registers */
2654 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
2655 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002656 if (err)
2657 goto unlock;
2658 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002659
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002660 err = mv88e6xxx_vtu_setup(chip);
2661 if (err)
2662 goto unlock;
2663
Vivien Didelot81228992017-03-30 17:37:08 -04002664 err = mv88e6xxx_pvt_setup(chip);
2665 if (err)
2666 goto unlock;
2667
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002668 err = mv88e6xxx_atu_setup(chip);
2669 if (err)
2670 goto unlock;
2671
Andrew Lunn6e55f692016-12-03 04:45:16 +01002672 /* Some generations have the configuration of sending reserved
2673 * management frames to the CPU in global2, others in
2674 * global1. Hence it does not fit the two setup functions
2675 * above.
2676 */
2677 if (chip->info->ops->mgmt_rsvd2cpu) {
2678 err = chip->info->ops->mgmt_rsvd2cpu(chip);
2679 if (err)
2680 goto unlock;
2681 }
2682
Vivien Didelot6b17e862015-08-13 12:52:18 -04002683unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002684 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002685
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002686 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002687}
2688
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002689static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
2690{
Vivien Didelot04bed142016-08-31 18:06:13 -04002691 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002692 int err;
2693
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002694 if (!chip->info->ops->set_switch_mac)
2695 return -EOPNOTSUPP;
2696
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002697 mutex_lock(&chip->reg_lock);
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002698 err = chip->info->ops->set_switch_mac(chip, addr);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002699 mutex_unlock(&chip->reg_lock);
2700
2701 return err;
2702}
2703
Vivien Didelote57e5e72016-08-15 17:19:00 -04002704static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002705{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002706 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2707 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002708 u16 val;
2709 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002710
Andrew Lunnee26a222017-01-24 14:53:48 +01002711 if (!chip->info->ops->phy_read)
2712 return -EOPNOTSUPP;
2713
Vivien Didelotfad09c72016-06-21 12:28:20 -04002714 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002715 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002716 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002717
Andrew Lunnda9f3302017-02-01 03:40:05 +01002718 if (reg == MII_PHYSID2) {
2719 /* Some internal PHYS don't have a model number. Use
2720 * the mv88e6390 family model number instead.
2721 */
2722 if (!(val & 0x3f0))
2723 val |= PORT_SWITCH_ID_PROD_NUM_6390;
2724 }
2725
Vivien Didelote57e5e72016-08-15 17:19:00 -04002726 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002727}
2728
Vivien Didelote57e5e72016-08-15 17:19:00 -04002729static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002730{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002731 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2732 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002733 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002734
Andrew Lunnee26a222017-01-24 14:53:48 +01002735 if (!chip->info->ops->phy_write)
2736 return -EOPNOTSUPP;
2737
Vivien Didelotfad09c72016-06-21 12:28:20 -04002738 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002739 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002740 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002741
2742 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002743}
2744
Vivien Didelotfad09c72016-06-21 12:28:20 -04002745static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002746 struct device_node *np,
2747 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002748{
2749 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002750 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002751 struct mii_bus *bus;
2752 int err;
2753
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002754 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002755 if (!bus)
2756 return -ENOMEM;
2757
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002758 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002759 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002760 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002761 INIT_LIST_HEAD(&mdio_bus->list);
2762 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002763
Andrew Lunnb516d452016-06-04 21:17:06 +02002764 if (np) {
2765 bus->name = np->full_name;
2766 snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
2767 } else {
2768 bus->name = "mv88e6xxx SMI";
2769 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2770 }
2771
2772 bus->read = mv88e6xxx_mdio_read;
2773 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002774 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002775
Andrew Lunna3c53be52017-01-24 14:53:50 +01002776 if (np)
2777 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002778 else
2779 err = mdiobus_register(bus);
2780 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002781 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002782 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002783 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002784
2785 if (external)
2786 list_add_tail(&mdio_bus->list, &chip->mdios);
2787 else
2788 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02002789
2790 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02002791}
2792
Andrew Lunna3c53be52017-01-24 14:53:50 +01002793static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
2794 { .compatible = "marvell,mv88e6xxx-mdio-external",
2795 .data = (void *)true },
2796 { },
2797};
2798
2799static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
2800 struct device_node *np)
2801{
2802 const struct of_device_id *match;
2803 struct device_node *child;
2804 int err;
2805
2806 /* Always register one mdio bus for the internal/default mdio
2807 * bus. This maybe represented in the device tree, but is
2808 * optional.
2809 */
2810 child = of_get_child_by_name(np, "mdio");
2811 err = mv88e6xxx_mdio_register(chip, child, false);
2812 if (err)
2813 return err;
2814
2815 /* Walk the device tree, and see if there are any other nodes
2816 * which say they are compatible with the external mdio
2817 * bus.
2818 */
2819 for_each_available_child_of_node(np, child) {
2820 match = of_match_node(mv88e6xxx_mdio_external_match, child);
2821 if (match) {
2822 err = mv88e6xxx_mdio_register(chip, child, true);
2823 if (err)
2824 return err;
2825 }
2826 }
2827
2828 return 0;
2829}
2830
2831static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02002832
2833{
Andrew Lunna3c53be52017-01-24 14:53:50 +01002834 struct mv88e6xxx_mdio_bus *mdio_bus;
2835 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002836
Andrew Lunna3c53be52017-01-24 14:53:50 +01002837 list_for_each_entry(mdio_bus, &chip->mdios, list) {
2838 bus = mdio_bus->bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002839
Andrew Lunna3c53be52017-01-24 14:53:50 +01002840 mdiobus_unregister(bus);
2841 }
Andrew Lunnb516d452016-06-04 21:17:06 +02002842}
2843
Vivien Didelot855b1932016-07-20 18:18:35 -04002844static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
2845{
Vivien Didelot04bed142016-08-31 18:06:13 -04002846 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002847
2848 return chip->eeprom_len;
2849}
2850
Vivien Didelot855b1932016-07-20 18:18:35 -04002851static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
2852 struct ethtool_eeprom *eeprom, u8 *data)
2853{
Vivien Didelot04bed142016-08-31 18:06:13 -04002854 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002855 int err;
2856
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002857 if (!chip->info->ops->get_eeprom)
2858 return -EOPNOTSUPP;
2859
Vivien Didelot855b1932016-07-20 18:18:35 -04002860 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002861 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002862 mutex_unlock(&chip->reg_lock);
2863
2864 if (err)
2865 return err;
2866
2867 eeprom->magic = 0xc3ec4951;
2868
2869 return 0;
2870}
2871
Vivien Didelot855b1932016-07-20 18:18:35 -04002872static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
2873 struct ethtool_eeprom *eeprom, u8 *data)
2874{
Vivien Didelot04bed142016-08-31 18:06:13 -04002875 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002876 int err;
2877
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002878 if (!chip->info->ops->set_eeprom)
2879 return -EOPNOTSUPP;
2880
Vivien Didelot855b1932016-07-20 18:18:35 -04002881 if (eeprom->magic != 0xc3ec4951)
2882 return -EINVAL;
2883
2884 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002885 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002886 mutex_unlock(&chip->reg_lock);
2887
2888 return err;
2889}
2890
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002891static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002892 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002893 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002894 .phy_read = mv88e6xxx_phy_ppu_read,
2895 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002896 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002897 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002898 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002899 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002900 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002901 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002902 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01002903 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002904 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002905 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002906 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002907 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002908 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2909 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002910 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002911 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2912 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002913 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002914 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002915 .ppu_enable = mv88e6185_g1_ppu_enable,
2916 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002917 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002918};
2919
2920static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002921 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002922 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002923 .phy_read = mv88e6xxx_phy_ppu_read,
2924 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002925 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002926 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002927 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002928 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002929 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01002930 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002931 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002932 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2933 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002934 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002935 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002936 .ppu_enable = mv88e6185_g1_ppu_enable,
2937 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002938 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002939};
2940
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002941static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01002942 /* MV88E6XXX_FAMILY_6097 */
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002943 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2944 .phy_read = mv88e6xxx_g2_smi_phy_read,
2945 .phy_write = mv88e6xxx_g2_smi_phy_write,
2946 .port_set_link = mv88e6xxx_port_set_link,
2947 .port_set_duplex = mv88e6xxx_port_set_duplex,
2948 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002949 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002950 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002951 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002952 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002953 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002954 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002955 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002956 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002957 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002958 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2959 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2960 .stats_get_strings = mv88e6095_stats_get_strings,
2961 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002962 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2963 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01002964 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002965 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002966 .reset = mv88e6352_g1_reset,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002967};
2968
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002969static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002970 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002971 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002972 .phy_read = mv88e6165_phy_read,
2973 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002974 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002975 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002976 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002977 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002978 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002979 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002980 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002981 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002982 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2983 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002984 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002985 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2986 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002987 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002988 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002989 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002990};
2991
2992static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002993 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002994 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002995 .phy_read = mv88e6xxx_phy_ppu_read,
2996 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002997 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002998 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002999 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003000 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003001 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003002 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003003 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01003004 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn5f436662016-12-03 04:45:17 +01003005 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003006 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003007 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003008 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003009 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3010 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003011 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003012 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3013 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003014 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003015 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003016 .ppu_enable = mv88e6185_g1_ppu_enable,
3017 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003018 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003019};
3020
Vivien Didelot990e27b2017-03-28 13:50:32 -04003021static const struct mv88e6xxx_ops mv88e6141_ops = {
3022 /* MV88E6XXX_FAMILY_6341 */
3023 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3024 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3025 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3026 .phy_read = mv88e6xxx_g2_smi_phy_read,
3027 .phy_write = mv88e6xxx_g2_smi_phy_write,
3028 .port_set_link = mv88e6xxx_port_set_link,
3029 .port_set_duplex = mv88e6xxx_port_set_duplex,
3030 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3031 .port_set_speed = mv88e6390_port_set_speed,
3032 .port_tag_remap = mv88e6095_port_tag_remap,
3033 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3034 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3035 .port_set_ether_type = mv88e6351_port_set_ether_type,
3036 .port_jumbo_config = mv88e6165_port_jumbo_config,
3037 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3038 .port_pause_config = mv88e6097_port_pause_config,
3039 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3040 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3041 .stats_snapshot = mv88e6390_g1_stats_snapshot,
3042 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3043 .stats_get_strings = mv88e6320_stats_get_strings,
3044 .stats_get_stats = mv88e6390_stats_get_stats,
3045 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3046 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
3047 .watchdog_ops = &mv88e6390_watchdog_ops,
3048 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3049 .reset = mv88e6352_g1_reset,
3050};
3051
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003052static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003053 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003054 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01003055 .phy_read = mv88e6165_phy_read,
3056 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003057 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003058 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003059 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003060 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003061 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003062 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003063 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003064 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003065 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003066 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003067 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003068 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003069 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003070 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3071 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003072 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003073 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3074 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003075 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003076 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003077 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003078};
3079
3080static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003081 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003082 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01003083 .phy_read = mv88e6165_phy_read,
3084 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003085 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003086 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003087 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003088 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003089 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003090 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003091 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3092 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003093 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003094 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3095 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003096 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003097 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003098 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003099};
3100
3101static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003102 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003103 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003104 .phy_read = mv88e6xxx_g2_smi_phy_read,
3105 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003106 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003107 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003108 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003109 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003110 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003111 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003112 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003113 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003114 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003115 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003116 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003117 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003118 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003119 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003120 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3121 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003122 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003123 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3124 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003125 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003126 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003127 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003128};
3129
3130static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003131 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003132 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3133 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003134 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003135 .phy_read = mv88e6xxx_g2_smi_phy_read,
3136 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003137 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003138 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003139 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003140 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003141 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003142 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003143 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003144 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003145 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003146 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003147 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003148 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003149 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003150 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003151 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3152 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003153 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003154 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3155 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003156 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003157 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003158 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003159};
3160
3161static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003162 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003163 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003164 .phy_read = mv88e6xxx_g2_smi_phy_read,
3165 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003166 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003167 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003168 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003169 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003170 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003171 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003172 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003173 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003174 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003175 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003176 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003177 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003178 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003179 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003180 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3181 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003182 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003183 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3184 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003185 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003186 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003187 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003188};
3189
3190static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003191 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003192 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3193 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003194 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003195 .phy_read = mv88e6xxx_g2_smi_phy_read,
3196 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003197 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003198 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003199 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003200 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003201 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003202 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003203 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003204 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003205 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003206 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003207 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003208 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003209 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003210 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003211 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3212 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003213 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003214 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3215 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003216 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003217 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003218 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003219};
3220
3221static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003222 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003223 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003224 .phy_read = mv88e6xxx_phy_ppu_read,
3225 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003226 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003227 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003228 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003229 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003230 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01003231 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01003232 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003233 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003234 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3235 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003236 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003237 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3238 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003239 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003240 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003241 .ppu_enable = mv88e6185_g1_ppu_enable,
3242 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003243 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003244};
3245
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003246static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003247 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003248 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3249 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003250 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3251 .phy_read = mv88e6xxx_g2_smi_phy_read,
3252 .phy_write = mv88e6xxx_g2_smi_phy_write,
3253 .port_set_link = mv88e6xxx_port_set_link,
3254 .port_set_duplex = mv88e6xxx_port_set_duplex,
3255 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3256 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003257 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003258 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003259 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003260 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003261 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003262 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003263 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003264 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003265 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003266 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3267 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003268 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003269 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3270 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003271 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003272 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003273 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003274};
3275
3276static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003277 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003278 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3279 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003280 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3281 .phy_read = mv88e6xxx_g2_smi_phy_read,
3282 .phy_write = mv88e6xxx_g2_smi_phy_write,
3283 .port_set_link = mv88e6xxx_port_set_link,
3284 .port_set_duplex = mv88e6xxx_port_set_duplex,
3285 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3286 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003287 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003288 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003289 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003290 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003291 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003292 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003293 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003294 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003295 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003296 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3297 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003298 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003299 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3300 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003301 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003302 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003303 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003304};
3305
3306static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003307 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003308 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3309 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003310 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3311 .phy_read = mv88e6xxx_g2_smi_phy_read,
3312 .phy_write = mv88e6xxx_g2_smi_phy_write,
3313 .port_set_link = mv88e6xxx_port_set_link,
3314 .port_set_duplex = mv88e6xxx_port_set_duplex,
3315 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3316 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003317 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003318 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003319 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003320 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003321 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003322 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003323 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003324 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003325 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003326 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3327 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003328 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003329 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3330 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003331 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003332 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003333 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003334};
3335
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003336static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003337 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003338 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3339 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003340 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003341 .phy_read = mv88e6xxx_g2_smi_phy_read,
3342 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003343 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003344 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003345 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003346 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003347 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003348 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003349 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003350 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003351 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003352 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003353 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003354 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003355 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003356 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003357 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3358 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003359 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003360 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3361 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003362 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003363 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003364 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003365};
3366
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003367static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003368 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003369 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3370 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003371 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3372 .phy_read = mv88e6xxx_g2_smi_phy_read,
3373 .phy_write = mv88e6xxx_g2_smi_phy_write,
3374 .port_set_link = mv88e6xxx_port_set_link,
3375 .port_set_duplex = mv88e6xxx_port_set_duplex,
3376 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3377 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003378 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003379 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003380 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003381 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003382 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003383 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003384 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003385 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003386 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003387 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003388 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3389 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003390 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003391 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3392 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003393 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003394 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003395 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003396};
3397
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003398static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003399 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003400 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3401 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003402 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003403 .phy_read = mv88e6xxx_g2_smi_phy_read,
3404 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003405 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003406 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003407 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003408 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003409 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003410 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003411 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003412 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003413 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003414 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003415 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003416 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003417 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003418 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3419 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003420 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003421 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3422 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003423 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003424 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003425};
3426
3427static const struct mv88e6xxx_ops mv88e6321_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003428 /* MV88E6XXX_FAMILY_6321 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003429 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3430 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003431 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003432 .phy_read = mv88e6xxx_g2_smi_phy_read,
3433 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003434 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003435 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003436 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003437 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003438 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003439 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003440 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003441 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003442 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003443 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003444 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003445 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003446 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003447 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3448 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003449 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003450 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3451 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003452 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003453};
3454
Vivien Didelot16e329a2017-03-28 13:50:33 -04003455static const struct mv88e6xxx_ops mv88e6341_ops = {
3456 /* MV88E6XXX_FAMILY_6341 */
3457 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3458 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3459 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3460 .phy_read = mv88e6xxx_g2_smi_phy_read,
3461 .phy_write = mv88e6xxx_g2_smi_phy_write,
3462 .port_set_link = mv88e6xxx_port_set_link,
3463 .port_set_duplex = mv88e6xxx_port_set_duplex,
3464 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3465 .port_set_speed = mv88e6390_port_set_speed,
3466 .port_tag_remap = mv88e6095_port_tag_remap,
3467 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3468 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3469 .port_set_ether_type = mv88e6351_port_set_ether_type,
3470 .port_jumbo_config = mv88e6165_port_jumbo_config,
3471 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3472 .port_pause_config = mv88e6097_port_pause_config,
3473 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3474 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3475 .stats_snapshot = mv88e6390_g1_stats_snapshot,
3476 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3477 .stats_get_strings = mv88e6320_stats_get_strings,
3478 .stats_get_stats = mv88e6390_stats_get_stats,
3479 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3480 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
3481 .watchdog_ops = &mv88e6390_watchdog_ops,
3482 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3483 .reset = mv88e6352_g1_reset,
3484};
3485
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003486static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003487 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003488 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003489 .phy_read = mv88e6xxx_g2_smi_phy_read,
3490 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003491 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003492 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003493 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003494 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003495 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003496 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003497 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003498 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003499 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003500 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003501 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003502 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003503 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003504 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003505 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3506 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003507 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003508 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3509 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003510 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003511 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003512 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003513};
3514
3515static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003516 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003517 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003518 .phy_read = mv88e6xxx_g2_smi_phy_read,
3519 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003520 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003521 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003522 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003523 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003524 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003525 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003526 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003527 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003528 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003529 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003530 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003531 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003532 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003533 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003534 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3535 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003536 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003537 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3538 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003539 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003540 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003541 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003542};
3543
3544static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003545 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003546 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3547 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003548 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003549 .phy_read = mv88e6xxx_g2_smi_phy_read,
3550 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003551 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003552 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003553 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003554 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003555 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003556 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003557 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003558 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003559 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003560 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003561 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003562 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003563 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003564 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003565 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3566 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003567 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003568 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3569 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003570 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003571 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003572 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003573};
3574
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003575static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003576 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003577 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3578 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003579 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3580 .phy_read = mv88e6xxx_g2_smi_phy_read,
3581 .phy_write = mv88e6xxx_g2_smi_phy_write,
3582 .port_set_link = mv88e6xxx_port_set_link,
3583 .port_set_duplex = mv88e6xxx_port_set_duplex,
3584 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3585 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003586 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003587 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003588 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003589 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003590 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003591 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003592 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003593 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003594 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003595 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003596 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003597 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003598 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3599 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003600 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003601 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3602 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003603 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003604 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003605 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003606};
3607
3608static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003609 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003610 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3611 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003612 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3613 .phy_read = mv88e6xxx_g2_smi_phy_read,
3614 .phy_write = mv88e6xxx_g2_smi_phy_write,
3615 .port_set_link = mv88e6xxx_port_set_link,
3616 .port_set_duplex = mv88e6xxx_port_set_duplex,
3617 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3618 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003619 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003620 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003621 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003622 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003623 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003624 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003625 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003626 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003627 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003628 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003629 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003630 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3631 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003632 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003633 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3634 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003635 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003636 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003637 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003638};
3639
Vivien Didelotf81ec902016-05-09 13:22:58 -04003640static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3641 [MV88E6085] = {
3642 .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
3643 .family = MV88E6XXX_FAMILY_6097,
3644 .name = "Marvell 88E6085",
3645 .num_databases = 4096,
3646 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003647 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003648 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003649 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003650 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003651 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003652 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003653 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003654 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003655 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003656 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003657 },
3658
3659 [MV88E6095] = {
3660 .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
3661 .family = MV88E6XXX_FAMILY_6095,
3662 .name = "Marvell 88E6095/88E6095F",
3663 .num_databases = 256,
3664 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003665 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003666 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003667 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003668 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003669 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003670 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003671 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003672 .flags = MV88E6XXX_FLAGS_FAMILY_6095,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003673 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003674 },
3675
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003676 [MV88E6097] = {
3677 .prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
3678 .family = MV88E6XXX_FAMILY_6097,
3679 .name = "Marvell 88E6097/88E6097F",
3680 .num_databases = 4096,
3681 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003682 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003683 .port_base_addr = 0x10,
3684 .global1_addr = 0x1b,
3685 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003686 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003687 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003688 .pvt = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01003689 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003690 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
3691 .ops = &mv88e6097_ops,
3692 },
3693
Vivien Didelotf81ec902016-05-09 13:22:58 -04003694 [MV88E6123] = {
3695 .prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
3696 .family = MV88E6XXX_FAMILY_6165,
3697 .name = "Marvell 88E6123",
3698 .num_databases = 4096,
3699 .num_ports = 3,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003700 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003701 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003702 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003703 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003704 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003705 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003706 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003707 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003708 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003709 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003710 },
3711
3712 [MV88E6131] = {
3713 .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
3714 .family = MV88E6XXX_FAMILY_6185,
3715 .name = "Marvell 88E6131",
3716 .num_databases = 256,
3717 .num_ports = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003718 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003719 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003720 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003721 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003722 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003723 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003724 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003725 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003726 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003727 },
3728
Vivien Didelot990e27b2017-03-28 13:50:32 -04003729 [MV88E6141] = {
3730 .prod_num = PORT_SWITCH_ID_PROD_NUM_6141,
3731 .family = MV88E6XXX_FAMILY_6341,
3732 .name = "Marvell 88E6341",
3733 .num_databases = 4096,
3734 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003735 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003736 .port_base_addr = 0x10,
3737 .global1_addr = 0x1b,
3738 .age_time_coeff = 3750,
3739 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003740 .pvt = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003741 .tag_protocol = DSA_TAG_PROTO_EDSA,
3742 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
3743 .ops = &mv88e6141_ops,
3744 },
3745
Vivien Didelotf81ec902016-05-09 13:22:58 -04003746 [MV88E6161] = {
3747 .prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
3748 .family = MV88E6XXX_FAMILY_6165,
3749 .name = "Marvell 88E6161",
3750 .num_databases = 4096,
3751 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003752 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003753 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003754 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003755 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003756 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003757 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003758 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003759 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003760 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003761 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003762 },
3763
3764 [MV88E6165] = {
3765 .prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
3766 .family = MV88E6XXX_FAMILY_6165,
3767 .name = "Marvell 88E6165",
3768 .num_databases = 4096,
3769 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003770 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003771 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003772 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003773 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003774 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003775 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003776 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003777 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003778 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003779 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003780 },
3781
3782 [MV88E6171] = {
3783 .prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
3784 .family = MV88E6XXX_FAMILY_6351,
3785 .name = "Marvell 88E6171",
3786 .num_databases = 4096,
3787 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003788 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003789 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003790 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003791 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003792 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003793 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003794 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003795 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003796 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003797 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003798 },
3799
3800 [MV88E6172] = {
3801 .prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
3802 .family = MV88E6XXX_FAMILY_6352,
3803 .name = "Marvell 88E6172",
3804 .num_databases = 4096,
3805 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003806 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003807 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003808 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003809 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003810 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003811 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003812 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003813 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003814 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003815 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003816 },
3817
3818 [MV88E6175] = {
3819 .prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
3820 .family = MV88E6XXX_FAMILY_6351,
3821 .name = "Marvell 88E6175",
3822 .num_databases = 4096,
3823 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003824 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003825 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003826 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003827 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003828 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003829 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003830 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003831 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003832 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003833 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003834 },
3835
3836 [MV88E6176] = {
3837 .prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
3838 .family = MV88E6XXX_FAMILY_6352,
3839 .name = "Marvell 88E6176",
3840 .num_databases = 4096,
3841 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003842 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003843 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003844 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003845 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003846 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003847 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003848 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003849 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003850 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003851 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003852 },
3853
3854 [MV88E6185] = {
3855 .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
3856 .family = MV88E6XXX_FAMILY_6185,
3857 .name = "Marvell 88E6185",
3858 .num_databases = 256,
3859 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003860 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003861 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003862 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003863 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003864 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003865 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003866 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003867 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003868 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003869 },
3870
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003871 [MV88E6190] = {
3872 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
3873 .family = MV88E6XXX_FAMILY_6390,
3874 .name = "Marvell 88E6190",
3875 .num_databases = 4096,
3876 .num_ports = 11, /* 10 + Z80 */
3877 .port_base_addr = 0x0,
3878 .global1_addr = 0x1b,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003879 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003880 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003881 .g1_irqs = 9,
Vivien Didelotf3645652017-03-30 17:37:07 -04003882 .pvt = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05003883 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003884 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3885 .ops = &mv88e6190_ops,
3886 },
3887
3888 [MV88E6190X] = {
3889 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
3890 .family = MV88E6XXX_FAMILY_6390,
3891 .name = "Marvell 88E6190X",
3892 .num_databases = 4096,
3893 .num_ports = 11, /* 10 + Z80 */
3894 .port_base_addr = 0x0,
3895 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003896 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003897 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003898 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003899 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003900 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003901 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3902 .ops = &mv88e6190x_ops,
3903 },
3904
3905 [MV88E6191] = {
3906 .prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
3907 .family = MV88E6XXX_FAMILY_6390,
3908 .name = "Marvell 88E6191",
3909 .num_databases = 4096,
3910 .num_ports = 11, /* 10 + Z80 */
3911 .port_base_addr = 0x0,
3912 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003913 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003914 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003915 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003916 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003917 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003918 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04003919 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003920 },
3921
Vivien Didelotf81ec902016-05-09 13:22:58 -04003922 [MV88E6240] = {
3923 .prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
3924 .family = MV88E6XXX_FAMILY_6352,
3925 .name = "Marvell 88E6240",
3926 .num_databases = 4096,
3927 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003928 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003929 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003930 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003931 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003932 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003933 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003934 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003935 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003936 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003937 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003938 },
3939
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003940 [MV88E6290] = {
3941 .prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
3942 .family = MV88E6XXX_FAMILY_6390,
3943 .name = "Marvell 88E6290",
3944 .num_databases = 4096,
3945 .num_ports = 11, /* 10 + Z80 */
3946 .port_base_addr = 0x0,
3947 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003948 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003949 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003950 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003951 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003952 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003953 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3954 .ops = &mv88e6290_ops,
3955 },
3956
Vivien Didelotf81ec902016-05-09 13:22:58 -04003957 [MV88E6320] = {
3958 .prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
3959 .family = MV88E6XXX_FAMILY_6320,
3960 .name = "Marvell 88E6320",
3961 .num_databases = 4096,
3962 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003963 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003964 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003965 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003966 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003967 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003968 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003969 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003970 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003971 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003972 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003973 },
3974
3975 [MV88E6321] = {
3976 .prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
3977 .family = MV88E6XXX_FAMILY_6320,
3978 .name = "Marvell 88E6321",
3979 .num_databases = 4096,
3980 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003981 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003982 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003983 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003984 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003985 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003986 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003987 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003988 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003989 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003990 },
3991
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003992 [MV88E6341] = {
3993 .prod_num = PORT_SWITCH_ID_PROD_NUM_6341,
3994 .family = MV88E6XXX_FAMILY_6341,
3995 .name = "Marvell 88E6341",
3996 .num_databases = 4096,
3997 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003998 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003999 .port_base_addr = 0x10,
4000 .global1_addr = 0x1b,
4001 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05004002 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004003 .pvt = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004004 .tag_protocol = DSA_TAG_PROTO_EDSA,
4005 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
4006 .ops = &mv88e6341_ops,
4007 },
4008
Vivien Didelotf81ec902016-05-09 13:22:58 -04004009 [MV88E6350] = {
4010 .prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
4011 .family = MV88E6XXX_FAMILY_6351,
4012 .name = "Marvell 88E6350",
4013 .num_databases = 4096,
4014 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004015 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004016 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004017 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004018 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004019 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004020 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004021 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004022 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004023 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004024 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004025 },
4026
4027 [MV88E6351] = {
4028 .prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
4029 .family = MV88E6XXX_FAMILY_6351,
4030 .name = "Marvell 88E6351",
4031 .num_databases = 4096,
4032 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004033 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004034 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004035 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004036 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004037 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004038 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004039 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004040 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004041 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004042 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004043 },
4044
4045 [MV88E6352] = {
4046 .prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
4047 .family = MV88E6XXX_FAMILY_6352,
4048 .name = "Marvell 88E6352",
4049 .num_databases = 4096,
4050 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004051 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004052 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004053 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004054 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004055 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004056 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004057 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004058 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004059 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004060 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004061 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004062 [MV88E6390] = {
4063 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
4064 .family = MV88E6XXX_FAMILY_6390,
4065 .name = "Marvell 88E6390",
4066 .num_databases = 4096,
4067 .num_ports = 11, /* 10 + Z80 */
4068 .port_base_addr = 0x0,
4069 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004070 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004071 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004072 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004073 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004074 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004075 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4076 .ops = &mv88e6390_ops,
4077 },
4078 [MV88E6390X] = {
4079 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
4080 .family = MV88E6XXX_FAMILY_6390,
4081 .name = "Marvell 88E6390X",
4082 .num_databases = 4096,
4083 .num_ports = 11, /* 10 + Z80 */
4084 .port_base_addr = 0x0,
4085 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004086 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004087 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004088 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004089 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004090 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004091 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4092 .ops = &mv88e6390x_ops,
4093 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04004094};
4095
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004096static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04004097{
Vivien Didelota439c062016-04-17 13:23:58 -04004098 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04004099
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004100 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
4101 if (mv88e6xxx_table[i].prod_num == prod_num)
4102 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04004103
Vivien Didelotb9b37712015-10-30 19:39:48 -04004104 return NULL;
4105}
4106
Vivien Didelotfad09c72016-06-21 12:28:20 -04004107static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004108{
4109 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004110 unsigned int prod_num, rev;
4111 u16 id;
4112 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004113
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004114 mutex_lock(&chip->reg_lock);
4115 err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
4116 mutex_unlock(&chip->reg_lock);
4117 if (err)
4118 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004119
4120 prod_num = (id & 0xfff0) >> 4;
4121 rev = id & 0x000f;
4122
4123 info = mv88e6xxx_lookup_info(prod_num);
4124 if (!info)
4125 return -ENODEV;
4126
Vivien Didelotcaac8542016-06-20 13:14:09 -04004127 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004128 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004129
Vivien Didelotca070c12016-09-02 14:45:34 -04004130 err = mv88e6xxx_g2_require(chip);
4131 if (err)
4132 return err;
4133
Vivien Didelotfad09c72016-06-21 12:28:20 -04004134 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
4135 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004136
4137 return 0;
4138}
4139
Vivien Didelotfad09c72016-06-21 12:28:20 -04004140static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04004141{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004142 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004143
Vivien Didelotfad09c72016-06-21 12:28:20 -04004144 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
4145 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004146 return NULL;
4147
Vivien Didelotfad09c72016-06-21 12:28:20 -04004148 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04004149
Vivien Didelotfad09c72016-06-21 12:28:20 -04004150 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004151 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelot469d7292016-06-20 13:14:06 -04004152
Vivien Didelotfad09c72016-06-21 12:28:20 -04004153 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004154}
4155
Vivien Didelote57e5e72016-08-15 17:19:00 -04004156static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
4157{
Vivien Didelota199d8b2016-12-05 17:30:28 -05004158 if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
Vivien Didelote57e5e72016-08-15 17:19:00 -04004159 mv88e6xxx_ppu_state_init(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04004160}
4161
Andrew Lunn930188c2016-08-22 16:01:03 +02004162static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
4163{
Vivien Didelota199d8b2016-12-05 17:30:28 -05004164 if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
Andrew Lunn930188c2016-08-22 16:01:03 +02004165 mv88e6xxx_ppu_state_destroy(chip);
Andrew Lunn930188c2016-08-22 16:01:03 +02004166}
4167
Vivien Didelotfad09c72016-06-21 12:28:20 -04004168static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004169 struct mii_bus *bus, int sw_addr)
4170{
Vivien Didelot914b32f2016-06-20 13:14:11 -04004171 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04004172 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelota0ffff22016-08-15 17:18:58 -04004173 else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004174 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04004175 else
4176 return -EINVAL;
4177
Vivien Didelotfad09c72016-06-21 12:28:20 -04004178 chip->bus = bus;
4179 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004180
4181 return 0;
4182}
4183
Andrew Lunn7b314362016-08-22 16:01:01 +02004184static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
4185{
Vivien Didelot04bed142016-08-31 18:06:13 -04004186 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02004187
Andrew Lunn443d5a12016-12-03 04:35:18 +01004188 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02004189}
4190
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004191static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
4192 struct device *host_dev, int sw_addr,
4193 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02004194{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004195 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04004196 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02004197 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02004198
Vivien Didelota439c062016-04-17 13:23:58 -04004199 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02004200 if (!bus)
4201 return NULL;
4202
Vivien Didelotfad09c72016-06-21 12:28:20 -04004203 chip = mv88e6xxx_alloc_chip(dsa_dev);
4204 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004205 return NULL;
4206
Vivien Didelotcaac8542016-06-20 13:14:09 -04004207 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004208 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04004209
Vivien Didelotfad09c72016-06-21 12:28:20 -04004210 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004211 if (err)
4212 goto free;
4213
Vivien Didelotfad09c72016-06-21 12:28:20 -04004214 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004215 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04004216 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04004217
Andrew Lunndc30c352016-10-16 19:56:49 +02004218 mutex_lock(&chip->reg_lock);
4219 err = mv88e6xxx_switch_reset(chip);
4220 mutex_unlock(&chip->reg_lock);
4221 if (err)
4222 goto free;
4223
Vivien Didelote57e5e72016-08-15 17:19:00 -04004224 mv88e6xxx_phy_init(chip);
4225
Andrew Lunna3c53be52017-01-24 14:53:50 +01004226 err = mv88e6xxx_mdios_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02004227 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04004228 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02004229
Vivien Didelotfad09c72016-06-21 12:28:20 -04004230 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04004231
Vivien Didelotfad09c72016-06-21 12:28:20 -04004232 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04004233free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04004234 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04004235
4236 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02004237}
4238
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004239static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
4240 const struct switchdev_obj_port_mdb *mdb,
4241 struct switchdev_trans *trans)
4242{
4243 /* We don't need any dynamic resource from the kernel (yet),
4244 * so skip the prepare phase.
4245 */
4246
4247 return 0;
4248}
4249
4250static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
4251 const struct switchdev_obj_port_mdb *mdb,
4252 struct switchdev_trans *trans)
4253{
Vivien Didelot04bed142016-08-31 18:06:13 -04004254 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004255
4256 mutex_lock(&chip->reg_lock);
4257 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4258 GLOBAL_ATU_DATA_STATE_MC_STATIC))
4259 netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
4260 mutex_unlock(&chip->reg_lock);
4261}
4262
4263static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
4264 const struct switchdev_obj_port_mdb *mdb)
4265{
Vivien Didelot04bed142016-08-31 18:06:13 -04004266 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004267 int err;
4268
4269 mutex_lock(&chip->reg_lock);
4270 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4271 GLOBAL_ATU_DATA_STATE_UNUSED);
4272 mutex_unlock(&chip->reg_lock);
4273
4274 return err;
4275}
4276
4277static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
4278 struct switchdev_obj_port_mdb *mdb,
4279 int (*cb)(struct switchdev_obj *obj))
4280{
Vivien Didelot04bed142016-08-31 18:06:13 -04004281 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004282 int err;
4283
4284 mutex_lock(&chip->reg_lock);
4285 err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
4286 mutex_unlock(&chip->reg_lock);
4287
4288 return err;
4289}
4290
Florian Fainellia82f67a2017-01-08 14:52:08 -08004291static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004292 .probe = mv88e6xxx_drv_probe,
Andrew Lunn7b314362016-08-22 16:01:01 +02004293 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004294 .setup = mv88e6xxx_setup,
4295 .set_addr = mv88e6xxx_set_addr,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004296 .adjust_link = mv88e6xxx_adjust_link,
4297 .get_strings = mv88e6xxx_get_strings,
4298 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
4299 .get_sset_count = mv88e6xxx_get_sset_count,
4300 .set_eee = mv88e6xxx_set_eee,
4301 .get_eee = mv88e6xxx_get_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004302 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004303 .get_eeprom = mv88e6xxx_get_eeprom,
4304 .set_eeprom = mv88e6xxx_set_eeprom,
4305 .get_regs_len = mv88e6xxx_get_regs_len,
4306 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04004307 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004308 .port_bridge_join = mv88e6xxx_port_bridge_join,
4309 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
4310 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04004311 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004312 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
4313 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
4314 .port_vlan_add = mv88e6xxx_port_vlan_add,
4315 .port_vlan_del = mv88e6xxx_port_vlan_del,
4316 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
4317 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
4318 .port_fdb_add = mv88e6xxx_port_fdb_add,
4319 .port_fdb_del = mv88e6xxx_port_fdb_del,
4320 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004321 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
4322 .port_mdb_add = mv88e6xxx_port_mdb_add,
4323 .port_mdb_del = mv88e6xxx_port_mdb_del,
4324 .port_mdb_dump = mv88e6xxx_port_mdb_dump,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04004325 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
4326 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004327};
4328
Florian Fainelliab3d4082017-01-08 14:52:07 -08004329static struct dsa_switch_driver mv88e6xxx_switch_drv = {
4330 .ops = &mv88e6xxx_switch_ops,
4331};
4332
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004333static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004334{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004335 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004336 struct dsa_switch *ds;
4337
Vivien Didelot73b12042017-03-30 17:37:10 -04004338 ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004339 if (!ds)
4340 return -ENOMEM;
4341
Vivien Didelotfad09c72016-06-21 12:28:20 -04004342 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04004343 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04004344 ds->ageing_time_min = chip->info->age_time_coeff;
4345 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004346
4347 dev_set_drvdata(dev, ds);
4348
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004349 return dsa_register_switch(ds, dev);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004350}
4351
Vivien Didelotfad09c72016-06-21 12:28:20 -04004352static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004353{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004354 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004355}
4356
Vivien Didelot57d32312016-06-20 13:13:58 -04004357static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004358{
4359 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004360 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004361 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04004362 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004363 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02004364 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004365
Vivien Didelotcaac8542016-06-20 13:14:09 -04004366 compat_info = of_device_get_match_data(dev);
4367 if (!compat_info)
4368 return -EINVAL;
4369
Vivien Didelotfad09c72016-06-21 12:28:20 -04004370 chip = mv88e6xxx_alloc_chip(dev);
4371 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004372 return -ENOMEM;
4373
Vivien Didelotfad09c72016-06-21 12:28:20 -04004374 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004375
Vivien Didelotfad09c72016-06-21 12:28:20 -04004376 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004377 if (err)
4378 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004379
Andrew Lunnb4308f02016-11-21 23:26:55 +01004380 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
4381 if (IS_ERR(chip->reset))
4382 return PTR_ERR(chip->reset);
4383
Vivien Didelotfad09c72016-06-21 12:28:20 -04004384 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004385 if (err)
4386 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004387
Vivien Didelote57e5e72016-08-15 17:19:00 -04004388 mv88e6xxx_phy_init(chip);
4389
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004390 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004391 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004392 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004393
Andrew Lunndc30c352016-10-16 19:56:49 +02004394 mutex_lock(&chip->reg_lock);
4395 err = mv88e6xxx_switch_reset(chip);
4396 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02004397 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02004398 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02004399
Andrew Lunndc30c352016-10-16 19:56:49 +02004400 chip->irq = of_irq_get(np, 0);
4401 if (chip->irq == -EPROBE_DEFER) {
4402 err = chip->irq;
4403 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02004404 }
4405
Andrew Lunndc30c352016-10-16 19:56:49 +02004406 if (chip->irq > 0) {
4407 /* Has to be performed before the MDIO bus is created,
4408 * because the PHYs will link there interrupts to these
4409 * interrupt controllers
4410 */
4411 mutex_lock(&chip->reg_lock);
4412 err = mv88e6xxx_g1_irq_setup(chip);
4413 mutex_unlock(&chip->reg_lock);
4414
4415 if (err)
4416 goto out;
4417
4418 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
4419 err = mv88e6xxx_g2_irq_setup(chip);
4420 if (err)
4421 goto out_g1_irq;
4422 }
4423 }
4424
Andrew Lunna3c53be52017-01-24 14:53:50 +01004425 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02004426 if (err)
4427 goto out_g2_irq;
4428
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004429 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004430 if (err)
4431 goto out_mdio;
4432
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004433 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02004434
4435out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01004436 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004437out_g2_irq:
Andrew Lunn467126442016-11-20 20:14:15 +01004438 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02004439 mv88e6xxx_g2_irq_free(chip);
4440out_g1_irq:
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004441 if (chip->irq > 0) {
4442 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01004443 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004444 mutex_unlock(&chip->reg_lock);
4445 }
Andrew Lunndc30c352016-10-16 19:56:49 +02004446out:
4447 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004448}
4449
4450static void mv88e6xxx_remove(struct mdio_device *mdiodev)
4451{
4452 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04004453 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004454
Andrew Lunn930188c2016-08-22 16:01:03 +02004455 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04004456 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004457 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004458
Andrew Lunn467126442016-11-20 20:14:15 +01004459 if (chip->irq > 0) {
4460 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
4461 mv88e6xxx_g2_irq_free(chip);
4462 mv88e6xxx_g1_irq_free(chip);
4463 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004464}
4465
4466static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004467 {
4468 .compatible = "marvell,mv88e6085",
4469 .data = &mv88e6xxx_table[MV88E6085],
4470 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004471 {
4472 .compatible = "marvell,mv88e6190",
4473 .data = &mv88e6xxx_table[MV88E6190],
4474 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004475 { /* sentinel */ },
4476};
4477
4478MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4479
4480static struct mdio_driver mv88e6xxx_driver = {
4481 .probe = mv88e6xxx_probe,
4482 .remove = mv88e6xxx_remove,
4483 .mdiodrv.driver = {
4484 .name = "mv88e6085",
4485 .of_match_table = mv88e6xxx_of_match,
4486 },
4487};
4488
Ben Hutchings98e67302011-11-25 14:36:19 +00004489static int __init mv88e6xxx_init(void)
4490{
Florian Fainelliab3d4082017-01-08 14:52:07 -08004491 register_switch_driver(&mv88e6xxx_switch_drv);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004492 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004493}
4494module_init(mv88e6xxx_init);
4495
4496static void __exit mv88e6xxx_cleanup(void)
4497{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004498 mdio_driver_unregister(&mv88e6xxx_driver);
Florian Fainelliab3d4082017-01-08 14:52:07 -08004499 unregister_switch_driver(&mv88e6xxx_switch_drv);
Ben Hutchings98e67302011-11-25 14:36:19 +00004500}
4501module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004502
4503MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4504MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4505MODULE_LICENSE("GPL");