blob: 649880d2bb1b74d0b02ae33848c917e651c68cca [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Yuval Mintz247fa822013-01-14 05:11:50 +00003 * Copyright (c) 2007-2013 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Joe Perchesf1deab52011-08-14 12:16:21 +000018#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020020#include <linux/module.h>
21#include <linux/moduleparam.h>
22#include <linux/kernel.h>
23#include <linux/device.h> /* for dev_info() */
24#include <linux/timer.h>
25#include <linux/errno.h>
26#include <linux/ioport.h>
27#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020028#include <linux/interrupt.h>
29#include <linux/pci.h>
30#include <linux/init.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/dma-mapping.h>
35#include <linux/bitops.h>
36#include <linux/irq.h>
37#include <linux/delay.h>
38#include <asm/byteorder.h>
39#include <linux/time.h>
40#include <linux/ethtool.h>
41#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080042#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020043#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030044#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020045#include <net/tcp.h>
46#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070047#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020048#include <linux/workqueue.h>
49#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070050#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/prefetch.h>
52#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020053#include <linux/io.h>
Yuval Mintz452427b2012-03-26 20:47:07 +000054#include <linux/semaphore.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000055#include <linux/stringify.h>
David S. Miller7ab24bf2011-06-29 05:48:41 -070056#include <linux/vmalloc.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020057
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058#include "bnx2x.h"
59#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070060#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000061#include "bnx2x_cmn.h"
Ariel Elior1ab44342013-01-01 05:22:23 +000062#include "bnx2x_vfpf.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000063#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000064#include "bnx2x_sp.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020065
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070066#include <linux/firmware.h>
67#include "bnx2x_fw_file_hdr.h"
68/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000069#define FW_FILE_VERSION \
70 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
71 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
72 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
73 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000074#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
75#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000076#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070077
Eilon Greenstein34f80b02008-06-23 20:33:01 -070078/* Time in jiffies before concluding the transmitter is hung */
79#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020080
Bill Pemberton0329aba2012-12-03 09:24:24 -050081static char version[] =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030082 "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020083 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
84
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070085MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000086MODULE_DESCRIPTION("Broadcom NetXtreme II "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030087 "BCM57710/57711/57711E/"
88 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
89 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020090MODULE_LICENSE("GPL");
91MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000092MODULE_FIRMWARE(FW_FILE_NAME_E1);
93MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000094MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020095
Eilon Greensteinca003922009-08-12 22:53:28 -070096
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000097int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000098module_param(num_queues, int, 0);
Dmitry Kravkov96305232012-04-03 18:41:30 +000099MODULE_PARM_DESC(num_queues,
100 " Set number of queues (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000101
Eilon Greenstein19680c42008-08-13 15:47:33 -0700102static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -0700103module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000104MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000105
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +0000106#define INT_MODE_INTx 1
107#define INT_MODE_MSI 2
Merav Sicron0e8d2ec2012-06-19 07:48:30 +0000108int int_mode;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000109module_param(int_mode, int, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300110MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000111 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000112
Eilon Greensteina18f5122009-08-12 08:23:26 +0000113static int dropless_fc;
114module_param(dropless_fc, int, 0);
115MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
116
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000117static int mrrs = -1;
118module_param(mrrs, int, 0);
119MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
120
Eilon Greenstein9898f862009-02-12 08:38:27 +0000121static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200122module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000123MODULE_PARM_DESC(debug, " Default debug msglevel");
124
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200125
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300126
127struct workqueue_struct *bnx2x_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000128
Barak Witkowski1ef1d452013-01-10 04:53:40 +0000129struct bnx2x_mac_vals {
130 u32 xmac_addr;
131 u32 xmac_val;
132 u32 emac_addr;
133 u32 emac_val;
134 u32 umac_addr;
135 u32 umac_val;
136 u32 bmac_addr;
137 u32 bmac_val[2];
138};
139
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200140enum bnx2x_board_type {
141 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300142 BCM57711,
143 BCM57711E,
144 BCM57712,
145 BCM57712_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000146 BCM57712_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300147 BCM57800,
148 BCM57800_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000149 BCM57800_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300150 BCM57810,
151 BCM57810_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000152 BCM57810_VF,
Yuval Mintzc3def942012-07-23 10:25:43 +0300153 BCM57840_4_10,
154 BCM57840_2_20,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000155 BCM57840_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000156 BCM57840_VF,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000157 BCM57811,
Ariel Elior1ab44342013-01-01 05:22:23 +0000158 BCM57811_MF,
159 BCM57840_O,
160 BCM57840_MFO,
161 BCM57811_VF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200162};
163
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700164/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800165static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200166 char *name;
Bill Pemberton0329aba2012-12-03 09:24:24 -0500167} board_info[] = {
Ariel Elior1ab44342013-01-01 05:22:23 +0000168 [BCM57710] = { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
169 [BCM57711] = { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
170 [BCM57711E] = { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
171 [BCM57712] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
172 [BCM57712_MF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
173 [BCM57712_VF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Virtual Function" },
174 [BCM57800] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
175 [BCM57800_MF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
176 [BCM57800_VF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Virtual Function" },
177 [BCM57810] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
178 [BCM57810_MF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
179 [BCM57810_VF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Virtual Function" },
180 [BCM57840_4_10] = { "Broadcom NetXtreme II BCM57840 10 Gigabit Ethernet" },
181 [BCM57840_2_20] = { "Broadcom NetXtreme II BCM57840 20 Gigabit Ethernet" },
182 [BCM57840_MF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
183 [BCM57840_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" },
184 [BCM57811] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet" },
185 [BCM57811_MF] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet Multi Function" },
186 [BCM57840_O] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
187 [BCM57840_MFO] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
188 [BCM57811_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200189};
190
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300191#ifndef PCI_DEVICE_ID_NX2_57710
192#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
193#endif
194#ifndef PCI_DEVICE_ID_NX2_57711
195#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
196#endif
197#ifndef PCI_DEVICE_ID_NX2_57711E
198#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
199#endif
200#ifndef PCI_DEVICE_ID_NX2_57712
201#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
202#endif
203#ifndef PCI_DEVICE_ID_NX2_57712_MF
204#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
205#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000206#ifndef PCI_DEVICE_ID_NX2_57712_VF
207#define PCI_DEVICE_ID_NX2_57712_VF CHIP_NUM_57712_VF
208#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300209#ifndef PCI_DEVICE_ID_NX2_57800
210#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
211#endif
212#ifndef PCI_DEVICE_ID_NX2_57800_MF
213#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
214#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000215#ifndef PCI_DEVICE_ID_NX2_57800_VF
216#define PCI_DEVICE_ID_NX2_57800_VF CHIP_NUM_57800_VF
217#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300218#ifndef PCI_DEVICE_ID_NX2_57810
219#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
220#endif
221#ifndef PCI_DEVICE_ID_NX2_57810_MF
222#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
223#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300224#ifndef PCI_DEVICE_ID_NX2_57840_O
225#define PCI_DEVICE_ID_NX2_57840_O CHIP_NUM_57840_OBSOLETE
226#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000227#ifndef PCI_DEVICE_ID_NX2_57810_VF
228#define PCI_DEVICE_ID_NX2_57810_VF CHIP_NUM_57810_VF
229#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300230#ifndef PCI_DEVICE_ID_NX2_57840_4_10
231#define PCI_DEVICE_ID_NX2_57840_4_10 CHIP_NUM_57840_4_10
232#endif
233#ifndef PCI_DEVICE_ID_NX2_57840_2_20
234#define PCI_DEVICE_ID_NX2_57840_2_20 CHIP_NUM_57840_2_20
235#endif
236#ifndef PCI_DEVICE_ID_NX2_57840_MFO
237#define PCI_DEVICE_ID_NX2_57840_MFO CHIP_NUM_57840_MF_OBSOLETE
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300238#endif
239#ifndef PCI_DEVICE_ID_NX2_57840_MF
240#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
241#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000242#ifndef PCI_DEVICE_ID_NX2_57840_VF
243#define PCI_DEVICE_ID_NX2_57840_VF CHIP_NUM_57840_VF
244#endif
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000245#ifndef PCI_DEVICE_ID_NX2_57811
246#define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
247#endif
248#ifndef PCI_DEVICE_ID_NX2_57811_MF
249#define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
250#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000251#ifndef PCI_DEVICE_ID_NX2_57811_VF
252#define PCI_DEVICE_ID_NX2_57811_VF CHIP_NUM_57811_VF
253#endif
254
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000255static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000256 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
257 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
258 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000259 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300260 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000261 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_VF), BCM57712_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300262 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
263 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000264 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_VF), BCM57800_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300265 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
266 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300267 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_O), BCM57840_O },
268 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_4_10), BCM57840_4_10 },
269 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_2_20), BCM57840_2_20 },
Ariel Elior8395be52013-01-01 05:22:44 +0000270 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_VF), BCM57810_VF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300271 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MFO), BCM57840_MFO },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300272 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000273 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_VF), BCM57840_VF },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000274 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
275 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000276 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_VF), BCM57811_VF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200277 { 0 }
278};
279
280MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
281
Yuval Mintz452427b2012-03-26 20:47:07 +0000282/* Global resources for unloading a previously loaded device */
283#define BNX2X_PREV_WAIT_NEEDED 1
284static DEFINE_SEMAPHORE(bnx2x_prev_sem);
285static LIST_HEAD(bnx2x_prev_list);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200286/****************************************************************************
287* General service functions
288****************************************************************************/
289
Eric Dumazet1191cb82012-04-27 21:39:21 +0000290static void __storm_memset_dma_mapping(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300291 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000292{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300293 REG_WR(bp, addr, U64_LO(mapping));
294 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000295}
296
Eric Dumazet1191cb82012-04-27 21:39:21 +0000297static void storm_memset_spq_addr(struct bnx2x *bp,
298 dma_addr_t mapping, u16 abs_fid)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300299{
300 u32 addr = XSEM_REG_FAST_MEMORY +
301 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
302
303 __storm_memset_dma_mapping(bp, addr, mapping);
304}
305
Eric Dumazet1191cb82012-04-27 21:39:21 +0000306static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
307 u16 pf_id)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300308{
309 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
310 pf_id);
311 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
312 pf_id);
313 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
314 pf_id);
315 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
316 pf_id);
317}
318
Eric Dumazet1191cb82012-04-27 21:39:21 +0000319static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
320 u8 enable)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300321{
322 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
323 enable);
324 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
325 enable);
326 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
327 enable);
328 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
329 enable);
330}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000331
Eric Dumazet1191cb82012-04-27 21:39:21 +0000332static void storm_memset_eq_data(struct bnx2x *bp,
333 struct event_ring_data *eq_data,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000334 u16 pfid)
335{
336 size_t size = sizeof(struct event_ring_data);
337
338 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
339
340 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
341}
342
Eric Dumazet1191cb82012-04-27 21:39:21 +0000343static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
344 u16 pfid)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000345{
346 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
347 REG_WR16(bp, addr, eq_prod);
348}
349
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200350/* used only at init
351 * locking is done by mcp
352 */
stephen hemminger8d962862010-10-21 07:50:56 +0000353static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200354{
355 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
356 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
357 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
358 PCICFG_VENDOR_ID_OFFSET);
359}
360
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200361static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
362{
363 u32 val;
364
365 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
366 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
367 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
368 PCICFG_VENDOR_ID_OFFSET);
369
370 return val;
371}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200372
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000373#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
374#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
375#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
376#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
377#define DMAE_DP_DST_NONE "dst_addr [none]"
378
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000379void bnx2x_dp_dmae(struct bnx2x *bp, struct dmae_command *dmae, int msglvl)
380{
381 u32 src_type = dmae->opcode & DMAE_COMMAND_SRC;
382
383 switch (dmae->opcode & DMAE_COMMAND_DST) {
384 case DMAE_CMD_DST_PCI:
385 if (src_type == DMAE_CMD_SRC_PCI)
386 DP(msglvl, "DMAE: opcode 0x%08x\n"
387 "src [%x:%08x], len [%d*4], dst [%x:%08x]\n"
388 "comp_addr [%x:%08x], comp_val 0x%08x\n",
389 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
390 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
391 dmae->comp_addr_hi, dmae->comp_addr_lo,
392 dmae->comp_val);
393 else
394 DP(msglvl, "DMAE: opcode 0x%08x\n"
395 "src [%08x], len [%d*4], dst [%x:%08x]\n"
396 "comp_addr [%x:%08x], comp_val 0x%08x\n",
397 dmae->opcode, dmae->src_addr_lo >> 2,
398 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
399 dmae->comp_addr_hi, dmae->comp_addr_lo,
400 dmae->comp_val);
401 break;
402 case DMAE_CMD_DST_GRC:
403 if (src_type == DMAE_CMD_SRC_PCI)
404 DP(msglvl, "DMAE: opcode 0x%08x\n"
405 "src [%x:%08x], len [%d*4], dst_addr [%08x]\n"
406 "comp_addr [%x:%08x], comp_val 0x%08x\n",
407 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
408 dmae->len, dmae->dst_addr_lo >> 2,
409 dmae->comp_addr_hi, dmae->comp_addr_lo,
410 dmae->comp_val);
411 else
412 DP(msglvl, "DMAE: opcode 0x%08x\n"
413 "src [%08x], len [%d*4], dst [%08x]\n"
414 "comp_addr [%x:%08x], comp_val 0x%08x\n",
415 dmae->opcode, dmae->src_addr_lo >> 2,
416 dmae->len, dmae->dst_addr_lo >> 2,
417 dmae->comp_addr_hi, dmae->comp_addr_lo,
418 dmae->comp_val);
419 break;
420 default:
421 if (src_type == DMAE_CMD_SRC_PCI)
422 DP(msglvl, "DMAE: opcode 0x%08x\n"
423 "src_addr [%x:%08x] len [%d * 4] dst_addr [none]\n"
424 "comp_addr [%x:%08x] comp_val 0x%08x\n",
425 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
426 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
427 dmae->comp_val);
428 else
429 DP(msglvl, "DMAE: opcode 0x%08x\n"
430 "src_addr [%08x] len [%d * 4] dst_addr [none]\n"
431 "comp_addr [%x:%08x] comp_val 0x%08x\n",
432 dmae->opcode, dmae->src_addr_lo >> 2,
433 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
434 dmae->comp_val);
435 break;
436 }
437}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000438
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200439/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000440void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200441{
442 u32 cmd_offset;
443 int i;
444
445 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
446 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
447 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200448 }
449 REG_WR(bp, dmae_reg_go_c[idx], 1);
450}
451
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000452u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
453{
454 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
455 DMAE_CMD_C_ENABLE);
456}
457
458u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
459{
460 return opcode & ~DMAE_CMD_SRC_RESET;
461}
462
463u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
464 bool with_comp, u8 comp_type)
465{
466 u32 opcode = 0;
467
468 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
469 (dst_type << DMAE_COMMAND_DST_SHIFT));
470
471 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
472
473 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
David S. Miller8decf862011-09-22 03:23:13 -0400474 opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
475 (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000476 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
477
478#ifdef __BIG_ENDIAN
479 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
480#else
481 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
482#endif
483 if (with_comp)
484 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
485 return opcode;
486}
487
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000488void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
stephen hemminger8d962862010-10-21 07:50:56 +0000489 struct dmae_command *dmae,
490 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000491{
492 memset(dmae, 0, sizeof(struct dmae_command));
493
494 /* set the opcode */
495 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
496 true, DMAE_COMP_PCI);
497
498 /* fill in the completion parameters */
499 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
500 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
501 dmae->comp_val = DMAE_COMP_VAL;
502}
503
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000504/* issue a dmae command over the init-channel and wait for completion */
505int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000506{
507 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000508 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000509 int rc = 0;
510
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300511 /*
512 * Lock the dmae channel. Disable BHs to prevent a dead-lock
513 * as long as this code is called both from syscall context and
514 * from ndo_set_rx_mode() flow that may be called from BH.
515 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800516 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000517
518 /* reset completion */
519 *wb_comp = 0;
520
521 /* post the command on the channel used for initializations */
522 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
523
524 /* wait for completion */
525 udelay(5);
526 while ((*wb_comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000527
Ariel Elior95c6c6162012-01-26 06:01:52 +0000528 if (!cnt ||
529 (bp->recovery_state != BNX2X_RECOVERY_DONE &&
530 bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000531 BNX2X_ERR("DMAE timeout!\n");
532 rc = DMAE_TIMEOUT;
533 goto unlock;
534 }
535 cnt--;
536 udelay(50);
537 }
538 if (*wb_comp & DMAE_PCI_ERR_FLAG) {
539 BNX2X_ERR("DMAE PCI error!\n");
540 rc = DMAE_PCI_ERROR;
541 }
542
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000543unlock:
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800544 spin_unlock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000545 return rc;
546}
547
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700548void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
549 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200550{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000551 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700552
553 if (!bp->dmae_ready) {
554 u32 *data = bnx2x_sp(bp, wb_data[0]);
555
Ariel Elior127a4252012-01-26 06:01:46 +0000556 if (CHIP_IS_E1(bp))
557 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
558 else
559 bnx2x_init_str_wr(bp, dst_addr, data, len32);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700560 return;
561 }
562
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000563 /* set opcode and fixed command fields */
564 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200565
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000566 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000567 dmae.src_addr_lo = U64_LO(dma_addr);
568 dmae.src_addr_hi = U64_HI(dma_addr);
569 dmae.dst_addr_lo = dst_addr >> 2;
570 dmae.dst_addr_hi = 0;
571 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200572
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000573 /* issue the command and wait for completion */
574 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200575}
576
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700577void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200578{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000579 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700580
581 if (!bp->dmae_ready) {
582 u32 *data = bnx2x_sp(bp, wb_data[0]);
583 int i;
584
Merav Sicron51c1a582012-03-18 10:33:38 +0000585 if (CHIP_IS_E1(bp))
Ariel Elior127a4252012-01-26 06:01:46 +0000586 for (i = 0; i < len32; i++)
587 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
Merav Sicron51c1a582012-03-18 10:33:38 +0000588 else
Ariel Elior127a4252012-01-26 06:01:46 +0000589 for (i = 0; i < len32; i++)
590 data[i] = REG_RD(bp, src_addr + i*4);
591
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700592 return;
593 }
594
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000595 /* set opcode and fixed command fields */
596 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200597
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000598 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000599 dmae.src_addr_lo = src_addr >> 2;
600 dmae.src_addr_hi = 0;
601 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
602 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
603 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200604
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000605 /* issue the command and wait for completion */
606 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200607}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200608
stephen hemminger8d962862010-10-21 07:50:56 +0000609static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
610 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000611{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000612 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000613 int offset = 0;
614
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000615 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000616 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000617 addr + offset, dmae_wr_max);
618 offset += dmae_wr_max * 4;
619 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000620 }
621
622 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
623}
624
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200625static int bnx2x_mc_assert(struct bnx2x *bp)
626{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200627 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700628 int i, rc = 0;
629 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200630
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700631 /* XSTORM */
632 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
633 XSTORM_ASSERT_LIST_INDEX_OFFSET);
634 if (last_idx)
635 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200636
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700637 /* print the asserts */
638 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200639
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700640 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
641 XSTORM_ASSERT_LIST_OFFSET(i));
642 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
643 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
644 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
645 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
646 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
647 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200648
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700649 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000650 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700651 i, row3, row2, row1, row0);
652 rc++;
653 } else {
654 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200655 }
656 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700657
658 /* TSTORM */
659 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
660 TSTORM_ASSERT_LIST_INDEX_OFFSET);
661 if (last_idx)
662 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
663
664 /* print the asserts */
665 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
666
667 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
668 TSTORM_ASSERT_LIST_OFFSET(i));
669 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
670 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
671 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
672 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
673 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
674 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
675
676 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000677 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700678 i, row3, row2, row1, row0);
679 rc++;
680 } else {
681 break;
682 }
683 }
684
685 /* CSTORM */
686 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
687 CSTORM_ASSERT_LIST_INDEX_OFFSET);
688 if (last_idx)
689 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
690
691 /* print the asserts */
692 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
693
694 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
695 CSTORM_ASSERT_LIST_OFFSET(i));
696 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
697 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
698 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
699 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
700 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
701 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
702
703 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000704 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700705 i, row3, row2, row1, row0);
706 rc++;
707 } else {
708 break;
709 }
710 }
711
712 /* USTORM */
713 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
714 USTORM_ASSERT_LIST_INDEX_OFFSET);
715 if (last_idx)
716 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
717
718 /* print the asserts */
719 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
720
721 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
722 USTORM_ASSERT_LIST_OFFSET(i));
723 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
724 USTORM_ASSERT_LIST_OFFSET(i) + 4);
725 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
726 USTORM_ASSERT_LIST_OFFSET(i) + 8);
727 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
728 USTORM_ASSERT_LIST_OFFSET(i) + 12);
729
730 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000731 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700732 i, row3, row2, row1, row0);
733 rc++;
734 } else {
735 break;
736 }
737 }
738
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200739 return rc;
740}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800741
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000742void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200743{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000744 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200745 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000746 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200747 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000748 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000749 if (BP_NOMCP(bp)) {
750 BNX2X_ERR("NO MCP - can not dump\n");
751 return;
752 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000753 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
754 (bp->common.bc_ver & 0xff0000) >> 16,
755 (bp->common.bc_ver & 0xff00) >> 8,
756 (bp->common.bc_ver & 0xff));
757
758 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
759 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
Merav Sicron51c1a582012-03-18 10:33:38 +0000760 BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000761
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000762 if (BP_PATH(bp) == 0)
763 trace_shmem_base = bp->common.shmem_base;
764 else
765 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
Dmitry Kravkovde128802012-03-18 10:33:45 +0000766 addr = trace_shmem_base - 0x800;
767
768 /* validate TRCB signature */
769 mark = REG_RD(bp, addr);
770 if (mark != MFW_TRACE_SIGNATURE) {
771 BNX2X_ERR("Trace buffer signature is missing.");
772 return ;
773 }
774
775 /* read cyclic buffer pointer */
776 addr += 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000777 mark = REG_RD(bp, addr);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000778 mark = (CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
779 + ((mark + 0x3) & ~0x3) - 0x08000000;
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000780 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200781
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000782 printk("%s", lvl);
Yuval Mintz2de67432013-01-23 03:21:43 +0000783
784 /* dump buffer after the mark */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000785 for (offset = mark; offset <= trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200786 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000787 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200788 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000789 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200790 }
Yuval Mintz2de67432013-01-23 03:21:43 +0000791
792 /* dump buffer before the mark */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000793 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200794 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000795 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200796 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000797 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200798 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000799 printk("%s" "end of fw dump\n", lvl);
800}
801
Eric Dumazet1191cb82012-04-27 21:39:21 +0000802static void bnx2x_fw_dump(struct bnx2x *bp)
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000803{
804 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200805}
806
Yuval Mintz823e1d92013-01-14 05:11:47 +0000807static void bnx2x_hc_int_disable(struct bnx2x *bp)
808{
809 int port = BP_PORT(bp);
810 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
811 u32 val = REG_RD(bp, addr);
812
813 /* in E1 we must use only PCI configuration space to disable
814 * MSI/MSIX capablility
815 * It's forbitten to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
816 */
817 if (CHIP_IS_E1(bp)) {
818 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
819 * Use mask register to prevent from HC sending interrupts
820 * after we exit the function
821 */
822 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
823
824 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
825 HC_CONFIG_0_REG_INT_LINE_EN_0 |
826 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
827 } else
828 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
829 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
830 HC_CONFIG_0_REG_INT_LINE_EN_0 |
831 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
832
833 DP(NETIF_MSG_IFDOWN,
834 "write %x to HC %d (addr 0x%x)\n",
835 val, port, addr);
836
837 /* flush all outstanding writes */
838 mmiowb();
839
840 REG_WR(bp, addr, val);
841 if (REG_RD(bp, addr) != val)
842 BNX2X_ERR("BUG! proper val not read from IGU!\n");
843}
844
845static void bnx2x_igu_int_disable(struct bnx2x *bp)
846{
847 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
848
849 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
850 IGU_PF_CONF_INT_LINE_EN |
851 IGU_PF_CONF_ATTN_BIT_EN);
852
853 DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
854
855 /* flush all outstanding writes */
856 mmiowb();
857
858 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
859 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
860 BNX2X_ERR("BUG! proper val not read from IGU!\n");
861}
862
863static void bnx2x_int_disable(struct bnx2x *bp)
864{
865 if (bp->common.int_block == INT_BLOCK_HC)
866 bnx2x_hc_int_disable(bp);
867 else
868 bnx2x_igu_int_disable(bp);
869}
870
871void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200872{
873 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000874 u16 j;
875 struct hc_sp_status_block_data sp_sb_data;
876 int func = BP_FUNC(bp);
877#ifdef BNX2X_STOP_ON_ERROR
878 u16 start = 0, end = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000879 u8 cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000880#endif
Yuval Mintz823e1d92013-01-14 05:11:47 +0000881 if (disable_int)
882 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200883
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700884 bp->stats_state = STATS_STATE_DISABLED;
Ariel Elior7a752992012-01-26 06:01:53 +0000885 bp->eth_stats.unrecoverable_error++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700886 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
887
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200888 BNX2X_ERR("begin crash dump -----------------\n");
889
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000890 /* Indices */
891 /* Common */
Merav Sicron51c1a582012-03-18 10:33:38 +0000892 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300893 bp->def_idx, bp->def_att_idx, bp->attn_state,
894 bp->spq_prod_idx, bp->stats_counter);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000895 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
896 bp->def_status_blk->atten_status_block.attn_bits,
897 bp->def_status_blk->atten_status_block.attn_bits_ack,
898 bp->def_status_blk->atten_status_block.status_block_id,
899 bp->def_status_blk->atten_status_block.attn_bits_index);
900 BNX2X_ERR(" def (");
901 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
902 pr_cont("0x%x%s",
Joe Perchesf1deab52011-08-14 12:16:21 +0000903 bp->def_status_blk->sp_sb.index_values[i],
904 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000905
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000906 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
907 *((u32 *)&sp_sb_data + i) = REG_RD(bp, BAR_CSTRORM_INTMEM +
908 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
909 i*sizeof(u32));
910
Joe Perchesf1deab52011-08-14 12:16:21 +0000911 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000912 sp_sb_data.igu_sb_id,
913 sp_sb_data.igu_seg_id,
914 sp_sb_data.p_func.pf_id,
915 sp_sb_data.p_func.vnic_id,
916 sp_sb_data.p_func.vf_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300917 sp_sb_data.p_func.vf_valid,
918 sp_sb_data.state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000919
920
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000921 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000922 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000923 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000924 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000925 struct hc_status_block_data_e1x sb_data_e1x;
926 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300927 CHIP_IS_E1x(bp) ?
928 sb_data_e1x.common.state_machine :
929 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000930 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300931 CHIP_IS_E1x(bp) ?
932 sb_data_e1x.index_data :
933 sb_data_e2.index_data;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000934 u8 data_size, cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000935 u32 *sb_data_p;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000936 struct bnx2x_fp_txdata txdata;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000937
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000938 /* Rx */
Merav Sicron51c1a582012-03-18 10:33:38 +0000939 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000940 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000941 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000942 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Merav Sicron51c1a582012-03-18 10:33:38 +0000943 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000944 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000945 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000946
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000947 /* Tx */
Ariel Elior6383c0b2011-07-14 08:31:57 +0000948 for_each_cos_in_tx_queue(fp, cos)
949 {
Merav Sicron65565882012-06-19 07:48:26 +0000950 txdata = *fp->txdata_ptr[cos];
Merav Sicron51c1a582012-03-18 10:33:38 +0000951 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000952 i, txdata.tx_pkt_prod,
953 txdata.tx_pkt_cons, txdata.tx_bd_prod,
954 txdata.tx_bd_cons,
955 le16_to_cpu(*txdata.tx_cons_sb));
956 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000957
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300958 loop = CHIP_IS_E1x(bp) ?
959 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000960
961 /* host sb data */
962
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000963 if (IS_FCOE_FP(fp))
964 continue;
Merav Sicron55c11942012-11-07 00:45:48 +0000965
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000966 BNX2X_ERR(" run indexes (");
967 for (j = 0; j < HC_SB_MAX_SM; j++)
968 pr_cont("0x%x%s",
969 fp->sb_running_index[j],
970 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
971
972 BNX2X_ERR(" indexes (");
973 for (j = 0; j < loop; j++)
974 pr_cont("0x%x%s",
975 fp->sb_index_values[j],
976 (j == loop - 1) ? ")" : " ");
977 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300978 data_size = CHIP_IS_E1x(bp) ?
979 sizeof(struct hc_status_block_data_e1x) :
980 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000981 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300982 sb_data_p = CHIP_IS_E1x(bp) ?
983 (u32 *)&sb_data_e1x :
984 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000985 /* copy sb data in here */
986 for (j = 0; j < data_size; j++)
987 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
988 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
989 j * sizeof(u32));
990
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300991 if (!CHIP_IS_E1x(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000992 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000993 sb_data_e2.common.p_func.pf_id,
994 sb_data_e2.common.p_func.vf_id,
995 sb_data_e2.common.p_func.vf_valid,
996 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300997 sb_data_e2.common.same_igu_sb_1b,
998 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000999 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00001000 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001001 sb_data_e1x.common.p_func.pf_id,
1002 sb_data_e1x.common.p_func.vf_id,
1003 sb_data_e1x.common.p_func.vf_valid,
1004 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001005 sb_data_e1x.common.same_igu_sb_1b,
1006 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001007 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001008
1009 /* SB_SMs data */
1010 for (j = 0; j < HC_SB_MAX_SM; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001011 pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
1012 j, hc_sm_p[j].__flags,
1013 hc_sm_p[j].igu_sb_id,
1014 hc_sm_p[j].igu_seg_id,
1015 hc_sm_p[j].time_to_expire,
1016 hc_sm_p[j].timer_value);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001017 }
1018
1019 /* Indecies data */
1020 for (j = 0; j < loop; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001021 pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001022 hc_index_p[j].flags,
1023 hc_index_p[j].timeout);
1024 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001025 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001026
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001027#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz04c46732013-01-23 03:21:46 +00001028
1029 /* event queue */
1030 for (i = 0; i < NUM_EQ_DESC; i++) {
1031 u32 *data = (u32 *)&bp->eq_ring[i].message.data;
1032
1033 BNX2X_ERR("event queue [%d]: header: opcode %d, error %d\n",
1034 i, bp->eq_ring[i].message.opcode,
1035 bp->eq_ring[i].message.error);
1036 BNX2X_ERR("data: %x %x %x\n", data[0], data[1], data[2]);
1037 }
1038
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001039 /* Rings */
1040 /* Rx */
Merav Sicron55c11942012-11-07 00:45:48 +00001041 for_each_valid_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001042 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001043
1044 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
1045 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001046 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001047 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
1048 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
1049
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001050 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Yuval Mintz44151ac2012-01-23 07:31:56 +00001051 i, j, rx_bd[1], rx_bd[0], sw_bd->data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001052 }
1053
Eilon Greenstein3196a882008-08-13 15:58:49 -07001054 start = RX_SGE(fp->rx_sge_prod);
1055 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001056 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001057 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
1058 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
1059
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001060 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
1061 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001062 }
1063
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001064 start = RCQ_BD(fp->rx_comp_cons - 10);
1065 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001066 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001067 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
1068
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001069 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
1070 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001071 }
1072 }
1073
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001074 /* Tx */
Merav Sicron55c11942012-11-07 00:45:48 +00001075 for_each_valid_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001076 struct bnx2x_fastpath *fp = &bp->fp[i];
Ariel Elior6383c0b2011-07-14 08:31:57 +00001077 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00001078 struct bnx2x_fp_txdata *txdata = fp->txdata_ptr[cos];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001079
Ariel Elior6383c0b2011-07-14 08:31:57 +00001080 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
1081 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
1082 for (j = start; j != end; j = TX_BD(j + 1)) {
1083 struct sw_tx_bd *sw_bd =
1084 &txdata->tx_buf_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001085
Merav Sicron51c1a582012-03-18 10:33:38 +00001086 BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001087 i, cos, j, sw_bd->skb,
1088 sw_bd->first_bd);
1089 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001090
Ariel Elior6383c0b2011-07-14 08:31:57 +00001091 start = TX_BD(txdata->tx_bd_cons - 10);
1092 end = TX_BD(txdata->tx_bd_cons + 254);
1093 for (j = start; j != end; j = TX_BD(j + 1)) {
1094 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001095
Merav Sicron51c1a582012-03-18 10:33:38 +00001096 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001097 i, cos, j, tx_bd[0], tx_bd[1],
1098 tx_bd[2], tx_bd[3]);
1099 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001100 }
1101 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001102#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001103 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001104 bnx2x_mc_assert(bp);
1105 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001106}
1107
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001108/*
1109 * FLR Support for E2
1110 *
1111 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
1112 * initialization.
1113 */
1114#define FLR_WAIT_USEC 10000 /* 10 miliseconds */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001115#define FLR_WAIT_INTERVAL 50 /* usec */
1116#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001117
1118struct pbf_pN_buf_regs {
1119 int pN;
1120 u32 init_crd;
1121 u32 crd;
1122 u32 crd_freed;
1123};
1124
1125struct pbf_pN_cmd_regs {
1126 int pN;
1127 u32 lines_occup;
1128 u32 lines_freed;
1129};
1130
1131static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
1132 struct pbf_pN_buf_regs *regs,
1133 u32 poll_count)
1134{
1135 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
1136 u32 cur_cnt = poll_count;
1137
1138 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
1139 crd = crd_start = REG_RD(bp, regs->crd);
1140 init_crd = REG_RD(bp, regs->init_crd);
1141
1142 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
1143 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
1144 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
1145
1146 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
1147 (init_crd - crd_start))) {
1148 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001149 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001150 crd = REG_RD(bp, regs->crd);
1151 crd_freed = REG_RD(bp, regs->crd_freed);
1152 } else {
1153 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
1154 regs->pN);
1155 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
1156 regs->pN, crd);
1157 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
1158 regs->pN, crd_freed);
1159 break;
1160 }
1161 }
1162 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001163 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001164}
1165
1166static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
1167 struct pbf_pN_cmd_regs *regs,
1168 u32 poll_count)
1169{
1170 u32 occup, to_free, freed, freed_start;
1171 u32 cur_cnt = poll_count;
1172
1173 occup = to_free = REG_RD(bp, regs->lines_occup);
1174 freed = freed_start = REG_RD(bp, regs->lines_freed);
1175
1176 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
1177 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
1178
1179 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
1180 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001181 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001182 occup = REG_RD(bp, regs->lines_occup);
1183 freed = REG_RD(bp, regs->lines_freed);
1184 } else {
1185 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
1186 regs->pN);
1187 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
1188 regs->pN, occup);
1189 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
1190 regs->pN, freed);
1191 break;
1192 }
1193 }
1194 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001195 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001196}
1197
Eric Dumazet1191cb82012-04-27 21:39:21 +00001198static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1199 u32 expected, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001200{
1201 u32 cur_cnt = poll_count;
1202 u32 val;
1203
1204 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
Ariel Elior89db4ad2012-01-26 06:01:48 +00001205 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001206
1207 return val;
1208}
1209
Ariel Eliord16132c2013-01-01 05:22:42 +00001210int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1211 char *msg, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001212{
1213 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1214 if (val != 0) {
1215 BNX2X_ERR("%s usage count=%d\n", msg, val);
1216 return 1;
1217 }
1218 return 0;
1219}
1220
Ariel Eliord16132c2013-01-01 05:22:42 +00001221/* Common routines with VF FLR cleanup */
1222u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001223{
1224 /* adjust polling timeout */
1225 if (CHIP_REV_IS_EMUL(bp))
1226 return FLR_POLL_CNT * 2000;
1227
1228 if (CHIP_REV_IS_FPGA(bp))
1229 return FLR_POLL_CNT * 120;
1230
1231 return FLR_POLL_CNT;
1232}
1233
Ariel Eliord16132c2013-01-01 05:22:42 +00001234void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001235{
1236 struct pbf_pN_cmd_regs cmd_regs[] = {
1237 {0, (CHIP_IS_E3B0(bp)) ?
1238 PBF_REG_TQ_OCCUPANCY_Q0 :
1239 PBF_REG_P0_TQ_OCCUPANCY,
1240 (CHIP_IS_E3B0(bp)) ?
1241 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1242 PBF_REG_P0_TQ_LINES_FREED_CNT},
1243 {1, (CHIP_IS_E3B0(bp)) ?
1244 PBF_REG_TQ_OCCUPANCY_Q1 :
1245 PBF_REG_P1_TQ_OCCUPANCY,
1246 (CHIP_IS_E3B0(bp)) ?
1247 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1248 PBF_REG_P1_TQ_LINES_FREED_CNT},
1249 {4, (CHIP_IS_E3B0(bp)) ?
1250 PBF_REG_TQ_OCCUPANCY_LB_Q :
1251 PBF_REG_P4_TQ_OCCUPANCY,
1252 (CHIP_IS_E3B0(bp)) ?
1253 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1254 PBF_REG_P4_TQ_LINES_FREED_CNT}
1255 };
1256
1257 struct pbf_pN_buf_regs buf_regs[] = {
1258 {0, (CHIP_IS_E3B0(bp)) ?
1259 PBF_REG_INIT_CRD_Q0 :
1260 PBF_REG_P0_INIT_CRD ,
1261 (CHIP_IS_E3B0(bp)) ?
1262 PBF_REG_CREDIT_Q0 :
1263 PBF_REG_P0_CREDIT,
1264 (CHIP_IS_E3B0(bp)) ?
1265 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1266 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1267 {1, (CHIP_IS_E3B0(bp)) ?
1268 PBF_REG_INIT_CRD_Q1 :
1269 PBF_REG_P1_INIT_CRD,
1270 (CHIP_IS_E3B0(bp)) ?
1271 PBF_REG_CREDIT_Q1 :
1272 PBF_REG_P1_CREDIT,
1273 (CHIP_IS_E3B0(bp)) ?
1274 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1275 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1276 {4, (CHIP_IS_E3B0(bp)) ?
1277 PBF_REG_INIT_CRD_LB_Q :
1278 PBF_REG_P4_INIT_CRD,
1279 (CHIP_IS_E3B0(bp)) ?
1280 PBF_REG_CREDIT_LB_Q :
1281 PBF_REG_P4_CREDIT,
1282 (CHIP_IS_E3B0(bp)) ?
1283 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1284 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1285 };
1286
1287 int i;
1288
1289 /* Verify the command queues are flushed P0, P1, P4 */
1290 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1291 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1292
1293
1294 /* Verify the transmission buffers are flushed P0, P1, P4 */
1295 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1296 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1297}
1298
1299#define OP_GEN_PARAM(param) \
1300 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1301
1302#define OP_GEN_TYPE(type) \
1303 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1304
1305#define OP_GEN_AGG_VECT(index) \
1306 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1307
1308
Ariel Eliord16132c2013-01-01 05:22:42 +00001309int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001310{
Yuval Mintz86564c32013-01-23 03:21:50 +00001311 u32 op_gen_command = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001312
1313 u32 comp_addr = BAR_CSTRORM_INTMEM +
1314 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1315 int ret = 0;
1316
1317 if (REG_RD(bp, comp_addr)) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001318 BNX2X_ERR("Cleanup complete was not 0 before sending\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001319 return 1;
1320 }
1321
Yuval Mintz86564c32013-01-23 03:21:50 +00001322 op_gen_command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1323 op_gen_command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1324 op_gen_command |= OP_GEN_AGG_VECT(clnup_func);
1325 op_gen_command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001326
Ariel Elior89db4ad2012-01-26 06:01:48 +00001327 DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
Yuval Mintz86564c32013-01-23 03:21:50 +00001328 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen_command);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001329
1330 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1331 BNX2X_ERR("FW final cleanup did not succeed\n");
Merav Sicron51c1a582012-03-18 10:33:38 +00001332 DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
1333 (REG_RD(bp, comp_addr)));
Ariel Eliord16132c2013-01-01 05:22:42 +00001334 bnx2x_panic();
1335 return 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001336 }
1337 /* Zero completion for nxt FLR */
1338 REG_WR(bp, comp_addr, 0);
1339
1340 return ret;
1341}
1342
Ariel Eliorb56e9672013-01-01 05:22:32 +00001343u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001344{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001345 u16 status;
1346
Jiang Liu2a80eeb2012-08-20 13:26:51 -06001347 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001348 return status & PCI_EXP_DEVSTA_TRPND;
1349}
1350
1351/* PF FLR specific routines
1352*/
1353static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1354{
1355
1356 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1357 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1358 CFC_REG_NUM_LCIDS_INSIDE_PF,
1359 "CFC PF usage counter timed out",
1360 poll_cnt))
1361 return 1;
1362
1363
1364 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1365 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1366 DORQ_REG_PF_USAGE_CNT,
1367 "DQ PF usage counter timed out",
1368 poll_cnt))
1369 return 1;
1370
1371 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1372 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1373 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1374 "QM PF usage counter timed out",
1375 poll_cnt))
1376 return 1;
1377
1378 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1379 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1380 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1381 "Timers VNIC usage counter timed out",
1382 poll_cnt))
1383 return 1;
1384 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1385 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1386 "Timers NUM_SCANS usage counter timed out",
1387 poll_cnt))
1388 return 1;
1389
1390 /* Wait DMAE PF usage counter to zero */
1391 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1392 dmae_reg_go_c[INIT_DMAE_C(bp)],
1393 "DMAE dommand register timed out",
1394 poll_cnt))
1395 return 1;
1396
1397 return 0;
1398}
1399
1400static void bnx2x_hw_enable_status(struct bnx2x *bp)
1401{
1402 u32 val;
1403
1404 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1405 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1406
1407 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1408 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1409
1410 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1411 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1412
1413 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1414 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1415
1416 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1417 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1418
1419 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1420 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1421
1422 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1423 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1424
1425 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1426 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1427 val);
1428}
1429
1430static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1431{
1432 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1433
1434 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1435
1436 /* Re-enable PF target read access */
1437 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1438
1439 /* Poll HW usage counters */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001440 DP(BNX2X_MSG_SP, "Polling usage counters\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001441 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1442 return -EBUSY;
1443
1444 /* Zero the igu 'trailing edge' and 'leading edge' */
1445
1446 /* Send the FW cleanup command */
1447 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1448 return -EBUSY;
1449
1450 /* ATC cleanup */
1451
1452 /* Verify TX hw is flushed */
1453 bnx2x_tx_hw_flushed(bp, poll_cnt);
1454
1455 /* Wait 100ms (not adjusted according to platform) */
1456 msleep(100);
1457
1458 /* Verify no pending pci transactions */
1459 if (bnx2x_is_pcie_pending(bp->pdev))
1460 BNX2X_ERR("PCIE Transactions still pending\n");
1461
1462 /* Debug */
1463 bnx2x_hw_enable_status(bp);
1464
1465 /*
1466 * Master enable - Due to WB DMAE writes performed before this
1467 * register is re-initialized as part of the regular function init
1468 */
1469 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1470
1471 return 0;
1472}
1473
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001474static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001475{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001476 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001477 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1478 u32 val = REG_RD(bp, addr);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001479 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1480 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1481 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001482
1483 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001484 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1485 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001486 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1487 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001488 if (single_msix)
1489 val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001490 } else if (msi) {
1491 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1492 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1493 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1494 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001495 } else {
1496 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001497 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001498 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1499 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001500
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001501 if (!CHIP_IS_E1(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001502 DP(NETIF_MSG_IFUP,
1503 "write %x to HC %d (addr 0x%x)\n", val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001504
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001505 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001506
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001507 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1508 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001509 }
1510
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001511 if (CHIP_IS_E1(bp))
1512 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1513
Merav Sicron51c1a582012-03-18 10:33:38 +00001514 DP(NETIF_MSG_IFUP,
1515 "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
1516 (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001517
1518 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001519 /*
1520 * Ensure that HC_CONFIG is written before leading/trailing edge config
1521 */
1522 mmiowb();
1523 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001524
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001525 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001526 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001527 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001528 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001529 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001530 /* enable nig and gpio3 attention */
1531 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001532 } else
1533 val = 0xffff;
1534
1535 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1536 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1537 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001538
1539 /* Make sure that interrupts are indeed enabled from here on */
1540 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001541}
1542
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001543static void bnx2x_igu_int_enable(struct bnx2x *bp)
1544{
1545 u32 val;
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001546 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1547 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1548 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001549
1550 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1551
1552 if (msix) {
1553 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1554 IGU_PF_CONF_SINGLE_ISR_EN);
Yuval Mintzebe61d82013-01-14 05:11:48 +00001555 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001556 IGU_PF_CONF_ATTN_BIT_EN);
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001557
1558 if (single_msix)
1559 val |= IGU_PF_CONF_SINGLE_ISR_EN;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001560 } else if (msi) {
1561 val &= ~IGU_PF_CONF_INT_LINE_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001562 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001563 IGU_PF_CONF_ATTN_BIT_EN |
1564 IGU_PF_CONF_SINGLE_ISR_EN);
1565 } else {
1566 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001567 val |= (IGU_PF_CONF_INT_LINE_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001568 IGU_PF_CONF_ATTN_BIT_EN |
1569 IGU_PF_CONF_SINGLE_ISR_EN);
1570 }
1571
Yuval Mintzebe61d82013-01-14 05:11:48 +00001572 /* Clean previous status - need to configure igu prior to ack*/
1573 if ((!msix) || single_msix) {
1574 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1575 bnx2x_ack_int(bp);
1576 }
1577
1578 val |= IGU_PF_CONF_FUNC_EN;
1579
Merav Sicron51c1a582012-03-18 10:33:38 +00001580 DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001581 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1582
1583 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1584
Yuval Mintz79a85572012-04-03 18:41:25 +00001585 if (val & IGU_PF_CONF_INT_LINE_EN)
1586 pci_intx(bp->pdev, true);
1587
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001588 barrier();
1589
1590 /* init leading/trailing edge */
1591 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001592 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001593 if (bp->port.pmf)
1594 /* enable nig and gpio3 attention */
1595 val |= 0x1100;
1596 } else
1597 val = 0xffff;
1598
1599 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1600 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1601
1602 /* Make sure that interrupts are indeed enabled from here on */
1603 mmiowb();
1604}
1605
1606void bnx2x_int_enable(struct bnx2x *bp)
1607{
1608 if (bp->common.int_block == INT_BLOCK_HC)
1609 bnx2x_hc_int_enable(bp);
1610 else
1611 bnx2x_igu_int_enable(bp);
1612}
1613
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001614void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001615{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001616 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001617 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001618
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001619 if (disable_hw)
1620 /* prevent the HW from sending interrupts */
1621 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001622
1623 /* make sure all ISRs are done */
1624 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001625 synchronize_irq(bp->msix_table[0].vector);
1626 offset = 1;
Merav Sicron55c11942012-11-07 00:45:48 +00001627 if (CNIC_SUPPORT(bp))
1628 offset++;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001629 for_each_eth_queue(bp, i)
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001630 synchronize_irq(bp->msix_table[offset++].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001631 } else
1632 synchronize_irq(bp->pdev->irq);
1633
1634 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001635 cancel_delayed_work(&bp->sp_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001636 cancel_delayed_work(&bp->period_task);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001637 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001638}
1639
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001640/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001641
1642/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001643 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001644 */
1645
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001646/* Return true if succeeded to acquire the lock */
1647static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1648{
1649 u32 lock_status;
1650 u32 resource_bit = (1 << resource);
1651 int func = BP_FUNC(bp);
1652 u32 hw_lock_control_reg;
1653
Merav Sicron51c1a582012-03-18 10:33:38 +00001654 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1655 "Trying to take a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001656
1657 /* Validating that the resource is within range */
1658 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001659 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001660 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1661 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001662 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001663 }
1664
1665 if (func <= 5)
1666 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1667 else
1668 hw_lock_control_reg =
1669 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1670
1671 /* Try to acquire the lock */
1672 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1673 lock_status = REG_RD(bp, hw_lock_control_reg);
1674 if (lock_status & resource_bit)
1675 return true;
1676
Merav Sicron51c1a582012-03-18 10:33:38 +00001677 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1678 "Failed to get a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001679 return false;
1680}
1681
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001682/**
1683 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1684 *
1685 * @bp: driver handle
1686 *
1687 * Returns the recovery leader resource id according to the engine this function
1688 * belongs to. Currently only only 2 engines is supported.
1689 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001690static int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001691{
1692 if (BP_PATH(bp))
1693 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1694 else
1695 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1696}
1697
1698/**
Yuval Mintz2de67432013-01-23 03:21:43 +00001699 * bnx2x_trylock_leader_lock- try to acquire a leader lock.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001700 *
1701 * @bp: driver handle
1702 *
Yuval Mintz2de67432013-01-23 03:21:43 +00001703 * Tries to acquire a leader lock for current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001704 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001705static bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001706{
1707 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1708}
1709
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001710static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Merav Sicron55c11942012-11-07 00:45:48 +00001711
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001712/* schedule the sp task and mark that interrupt occurred (runs from ISR) */
1713static int bnx2x_schedule_sp_task(struct bnx2x *bp)
1714{
1715 /* Set the interrupt occurred bit for the sp-task to recognize it
1716 * must ack the interrupt and transition according to the IGU
1717 * state machine.
1718 */
1719 atomic_set(&bp->interrupt_occurred, 1);
1720
1721 /* The sp_task must execute only after this bit
1722 * is set, otherwise we will get out of sync and miss all
1723 * further interrupts. Hence, the barrier.
1724 */
1725 smp_wmb();
1726
1727 /* schedule sp_task to workqueue */
1728 return queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
1729}
Eilon Greenstein3196a882008-08-13 15:58:49 -07001730
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001731void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001732{
1733 struct bnx2x *bp = fp->bp;
1734 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1735 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001736 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
Barak Witkowski15192a82012-06-19 07:48:28 +00001737 struct bnx2x_queue_sp_obj *q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001738
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001739 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001740 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001741 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001742 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001743
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001744 /* If cid is within VF range, replace the slowpath object with the
1745 * one corresponding to this VF
1746 */
1747 if (cid >= BNX2X_FIRST_VF_CID &&
1748 cid < BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)
1749 bnx2x_iov_set_queue_sp_obj(bp, cid, &q_obj);
1750
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001751 switch (command) {
1752 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001753 DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001754 drv_cmd = BNX2X_Q_CMD_UPDATE;
1755 break;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001756
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001757 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001758 DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001759 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001760 break;
1761
Ariel Elior6383c0b2011-07-14 08:31:57 +00001762 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
Merav Sicron51c1a582012-03-18 10:33:38 +00001763 DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001764 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1765 break;
1766
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001767 case (RAMROD_CMD_ID_ETH_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001768 DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001769 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001770 break;
1771
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001772 case (RAMROD_CMD_ID_ETH_TERMINATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001773 DP(BNX2X_MSG_SP, "got MULTI[%d] teminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001774 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1775 break;
1776
1777 case (RAMROD_CMD_ID_ETH_EMPTY):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001778 DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001779 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001780 break;
1781
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001782 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001783 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1784 command, fp->index);
1785 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001786 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001787
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001788 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1789 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1790 /* q_obj->complete_cmd() failure means that this was
1791 * an unexpected completion.
1792 *
1793 * In this case we don't want to increase the bp->spq_left
1794 * because apparently we haven't sent this command the first
1795 * place.
1796 */
1797#ifdef BNX2X_STOP_ON_ERROR
1798 bnx2x_panic();
1799#else
1800 return;
1801#endif
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001802 /* SRIOV: reschedule any 'in_progress' operations */
1803 bnx2x_iov_sp_event(bp, cid, true);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001804
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00001805 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001806 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001807 /* push the change in bp->spq_left and towards the memory */
1808 smp_mb__after_atomic_inc();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001809
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001810 DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
1811
Barak Witkowskia3348722012-04-23 03:04:46 +00001812 if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
1813 (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
1814 /* if Q update ramrod is completed for last Q in AFEX vif set
1815 * flow, then ACK MCP at the end
1816 *
1817 * mark pending ACK to MCP bit.
1818 * prevent case that both bits are cleared.
1819 * At the end of load/unload driver checks that
Yuval Mintz2de67432013-01-23 03:21:43 +00001820 * sp_state is cleared, and this order prevents
Barak Witkowskia3348722012-04-23 03:04:46 +00001821 * races
1822 */
1823 smp_mb__before_clear_bit();
1824 set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
1825 wmb();
1826 clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
1827 smp_mb__after_clear_bit();
1828
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001829 /* schedule the sp task as mcp ack is required */
1830 bnx2x_schedule_sp_task(bp);
Barak Witkowskia3348722012-04-23 03:04:46 +00001831 }
1832
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001833 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001834}
1835
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001836irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001837{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001838 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001839 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001840 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001841 int i;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001842 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001843
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001844 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001845 if (unlikely(status == 0)) {
1846 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1847 return IRQ_NONE;
1848 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001849 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001850
Eilon Greenstein3196a882008-08-13 15:58:49 -07001851#ifdef BNX2X_STOP_ON_ERROR
1852 if (unlikely(bp->panic))
1853 return IRQ_HANDLED;
1854#endif
1855
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001856 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001857 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001858
Merav Sicron55c11942012-11-07 00:45:48 +00001859 mask = 0x2 << (fp->index + CNIC_SUPPORT(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07001860 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001861 /* Handle Rx or Tx according to SB id */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001862 prefetch(fp->rx_cons_sb);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001863 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00001864 prefetch(fp->txdata_ptr[cos]->tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001865 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001866 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001867 status &= ~mask;
1868 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001869 }
1870
Merav Sicron55c11942012-11-07 00:45:48 +00001871 if (CNIC_SUPPORT(bp)) {
1872 mask = 0x2;
1873 if (status & (mask | 0x1)) {
1874 struct cnic_ops *c_ops = NULL;
Michael Chan993ac7b2009-10-10 13:46:56 +00001875
Michael Chanad9b4352013-01-23 03:21:52 +00001876 rcu_read_lock();
1877 c_ops = rcu_dereference(bp->cnic_ops);
1878 if (c_ops && (bp->cnic_eth_dev.drv_state &
1879 CNIC_DRV_STATE_HANDLES_IRQ))
1880 c_ops->cnic_handler(bp->cnic_data, NULL);
1881 rcu_read_unlock();
Merav Sicron55c11942012-11-07 00:45:48 +00001882
1883 status &= ~mask;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001884 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001885 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001886
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001887 if (unlikely(status & 0x1)) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001888
1889 /* schedule sp task to perform default status block work, ack
1890 * attentions and enable interrupts.
1891 */
1892 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001893
1894 status &= ~0x1;
1895 if (!status)
1896 return IRQ_HANDLED;
1897 }
1898
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001899 if (unlikely(status))
1900 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001901 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001902
1903 return IRQ_HANDLED;
1904}
1905
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001906/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001907
1908/*
1909 * General service functions
1910 */
1911
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001912int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001913{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001914 u32 lock_status;
1915 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001916 int func = BP_FUNC(bp);
1917 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001918 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001919
1920 /* Validating that the resource is within range */
1921 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001922 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001923 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1924 return -EINVAL;
1925 }
1926
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001927 if (func <= 5) {
1928 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1929 } else {
1930 hw_lock_control_reg =
1931 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1932 }
1933
Eliezer Tamirf1410642008-02-28 11:51:50 -08001934 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001935 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001936 if (lock_status & resource_bit) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001937 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001938 lock_status, resource_bit);
1939 return -EEXIST;
1940 }
1941
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001942 /* Try for 5 second every 5ms */
1943 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001944 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001945 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1946 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001947 if (lock_status & resource_bit)
1948 return 0;
1949
1950 msleep(5);
1951 }
Merav Sicron51c1a582012-03-18 10:33:38 +00001952 BNX2X_ERR("Timeout\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08001953 return -EAGAIN;
1954}
1955
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001956int bnx2x_release_leader_lock(struct bnx2x *bp)
1957{
1958 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1959}
1960
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001961int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001962{
1963 u32 lock_status;
1964 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001965 int func = BP_FUNC(bp);
1966 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001967
1968 /* Validating that the resource is within range */
1969 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001970 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001971 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1972 return -EINVAL;
1973 }
1974
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001975 if (func <= 5) {
1976 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1977 } else {
1978 hw_lock_control_reg =
1979 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1980 }
1981
Eliezer Tamirf1410642008-02-28 11:51:50 -08001982 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001983 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001984 if (!(lock_status & resource_bit)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001985 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. unlock was called but lock wasn't taken!\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001986 lock_status, resource_bit);
1987 return -EFAULT;
1988 }
1989
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001990 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001991 return 0;
1992}
1993
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001994
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001995int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
1996{
1997 /* The GPIO should be swapped if swap register is set and active */
1998 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1999 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2000 int gpio_shift = gpio_num +
2001 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2002 u32 gpio_mask = (1 << gpio_shift);
2003 u32 gpio_reg;
2004 int value;
2005
2006 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2007 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2008 return -EINVAL;
2009 }
2010
2011 /* read GPIO value */
2012 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2013
2014 /* get the requested pin value */
2015 if ((gpio_reg & gpio_mask) == gpio_mask)
2016 value = 1;
2017 else
2018 value = 0;
2019
2020 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
2021
2022 return value;
2023}
2024
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002025int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002026{
2027 /* The GPIO should be swapped if swap register is set and active */
2028 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002029 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002030 int gpio_shift = gpio_num +
2031 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2032 u32 gpio_mask = (1 << gpio_shift);
2033 u32 gpio_reg;
2034
2035 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2036 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2037 return -EINVAL;
2038 }
2039
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002040 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002041 /* read GPIO and mask except the float bits */
2042 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
2043
2044 switch (mode) {
2045 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00002046 DP(NETIF_MSG_LINK,
2047 "Set GPIO %d (shift %d) -> output low\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002048 gpio_num, gpio_shift);
2049 /* clear FLOAT and set CLR */
2050 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2051 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
2052 break;
2053
2054 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00002055 DP(NETIF_MSG_LINK,
2056 "Set GPIO %d (shift %d) -> output high\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002057 gpio_num, gpio_shift);
2058 /* clear FLOAT and set SET */
2059 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2060 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
2061 break;
2062
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002063 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00002064 DP(NETIF_MSG_LINK,
2065 "Set GPIO %d (shift %d) -> input\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002066 gpio_num, gpio_shift);
2067 /* set FLOAT */
2068 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2069 break;
2070
2071 default:
2072 break;
2073 }
2074
2075 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002076 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002077
2078 return 0;
2079}
2080
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00002081int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
2082{
2083 u32 gpio_reg = 0;
2084 int rc = 0;
2085
2086 /* Any port swapping should be handled by caller. */
2087
2088 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2089 /* read GPIO and mask except the float bits */
2090 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2091 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2092 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
2093 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
2094
2095 switch (mode) {
2096 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
2097 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
2098 /* set CLR */
2099 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
2100 break;
2101
2102 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
2103 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
2104 /* set SET */
2105 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
2106 break;
2107
2108 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
2109 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
2110 /* set FLOAT */
2111 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2112 break;
2113
2114 default:
2115 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
2116 rc = -EINVAL;
2117 break;
2118 }
2119
2120 if (rc == 0)
2121 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
2122
2123 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2124
2125 return rc;
2126}
2127
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002128int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
2129{
2130 /* The GPIO should be swapped if swap register is set and active */
2131 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2132 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2133 int gpio_shift = gpio_num +
2134 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2135 u32 gpio_mask = (1 << gpio_shift);
2136 u32 gpio_reg;
2137
2138 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2139 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2140 return -EINVAL;
2141 }
2142
2143 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2144 /* read GPIO int */
2145 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2146
2147 switch (mode) {
2148 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
Merav Sicron51c1a582012-03-18 10:33:38 +00002149 DP(NETIF_MSG_LINK,
2150 "Clear GPIO INT %d (shift %d) -> output low\n",
2151 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002152 /* clear SET and set CLR */
2153 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2154 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2155 break;
2156
2157 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
Merav Sicron51c1a582012-03-18 10:33:38 +00002158 DP(NETIF_MSG_LINK,
2159 "Set GPIO INT %d (shift %d) -> output high\n",
2160 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002161 /* clear CLR and set SET */
2162 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2163 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2164 break;
2165
2166 default:
2167 break;
2168 }
2169
2170 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2171 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2172
2173 return 0;
2174}
2175
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002176static int bnx2x_set_spio(struct bnx2x *bp, int spio, u32 mode)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002177{
Eliezer Tamirf1410642008-02-28 11:51:50 -08002178 u32 spio_reg;
2179
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002180 /* Only 2 SPIOs are configurable */
2181 if ((spio != MISC_SPIO_SPIO4) && (spio != MISC_SPIO_SPIO5)) {
2182 BNX2X_ERR("Invalid SPIO 0x%x\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002183 return -EINVAL;
2184 }
2185
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002186 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002187 /* read SPIO and mask except the float bits */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002188 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_SPIO_FLOAT);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002189
2190 switch (mode) {
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002191 case MISC_SPIO_OUTPUT_LOW:
2192 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output low\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002193 /* clear FLOAT and set CLR */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002194 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2195 spio_reg |= (spio << MISC_SPIO_CLR_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002196 break;
2197
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002198 case MISC_SPIO_OUTPUT_HIGH:
2199 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output high\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002200 /* clear FLOAT and set SET */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002201 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2202 spio_reg |= (spio << MISC_SPIO_SET_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002203 break;
2204
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002205 case MISC_SPIO_INPUT_HI_Z:
2206 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> input\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002207 /* set FLOAT */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002208 spio_reg |= (spio << MISC_SPIO_FLOAT_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002209 break;
2210
2211 default:
2212 break;
2213 }
2214
2215 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002216 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002217
2218 return 0;
2219}
2220
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002221void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002222{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002223 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002224 switch (bp->link_vars.ieee_fc &
2225 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002226 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002227 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002228 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002229 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002230
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002231 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002232 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002233 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002234 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002235
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002236 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002237 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002238 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002239
Eliezer Tamirf1410642008-02-28 11:51:50 -08002240 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002241 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002242 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002243 break;
2244 }
2245}
2246
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002247static void bnx2x_set_requested_fc(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002248{
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002249 /* Initialize link parameters structure variables
2250 * It is recommended to turn off RX FC for jumbo frames
2251 * for better performance
2252 */
2253 if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
2254 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
2255 else
2256 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
2257}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002258
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002259int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
2260{
2261 int rc, cfx_idx = bnx2x_get_link_cfg_idx(bp);
2262 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
2263
2264 if (!BP_NOMCP(bp)) {
2265 bnx2x_set_requested_fc(bp);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002266 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002267
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002268 if (load_mode == LOAD_DIAG) {
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002269 struct link_params *lp = &bp->link_params;
2270 lp->loopback_mode = LOOPBACK_XGXS;
2271 /* do PHY loopback at 10G speed, if possible */
2272 if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
2273 if (lp->speed_cap_mask[cfx_idx] &
2274 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2275 lp->req_line_speed[cfx_idx] =
2276 SPEED_10000;
2277 else
2278 lp->req_line_speed[cfx_idx] =
2279 SPEED_1000;
2280 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002281 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002282
Merav Sicron8970b2e2012-06-19 07:48:22 +00002283 if (load_mode == LOAD_LOOPBACK_EXT) {
2284 struct link_params *lp = &bp->link_params;
2285 lp->loopback_mode = LOOPBACK_EXT;
2286 }
2287
Eilon Greenstein19680c42008-08-13 15:47:33 -07002288 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002289
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002290 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002291
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002292 bnx2x_calc_fc_adv(bp);
2293
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002294 if (bp->link_vars.link_up) {
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002295 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002296 bnx2x_link_report(bp);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002297 }
2298 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002299 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002300 return rc;
2301 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002302 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002303 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002304}
2305
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002306void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002307{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002308 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002309 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002310 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002311 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002312
Eilon Greenstein19680c42008-08-13 15:47:33 -07002313 bnx2x_calc_fc_adv(bp);
2314 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002315 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002316}
2317
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002318static void bnx2x__link_reset(struct bnx2x *bp)
2319{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002320 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002321 bnx2x_acquire_phy_lock(bp);
Yuval Mintz5d07d862012-09-13 02:56:21 +00002322 bnx2x_lfa_reset(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002323 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002324 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002325 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002326}
2327
Yuval Mintz5d07d862012-09-13 02:56:21 +00002328void bnx2x_force_link_reset(struct bnx2x *bp)
2329{
2330 bnx2x_acquire_phy_lock(bp);
2331 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
2332 bnx2x_release_phy_lock(bp);
2333}
2334
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002335u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002336{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002337 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002338
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002339 if (!BP_NOMCP(bp)) {
2340 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002341 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2342 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002343 bnx2x_release_phy_lock(bp);
2344 } else
2345 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002346
2347 return rc;
2348}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002349
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002350
Eilon Greenstein2691d512009-08-12 08:22:08 +00002351/* Calculates the sum of vn_min_rates.
2352 It's needed for further normalizing of the min_rates.
2353 Returns:
2354 sum of vn_min_rates.
2355 or
2356 0 - if all the min_rates are 0.
2357 In the later case fainess algorithm should be deactivated.
2358 If not all min_rates are zero then those that are zeroes will be set to 1.
2359 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002360static void bnx2x_calc_vn_min(struct bnx2x *bp,
2361 struct cmng_init_input *input)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002362{
2363 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002364 int vn;
2365
David S. Miller8decf862011-09-22 03:23:13 -04002366 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002367 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002368 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2369 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2370
2371 /* Skip hidden vns */
2372 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Yuval Mintzb475d782012-04-03 18:41:29 +00002373 vn_min_rate = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002374 /* If min rate is zero - set it to 1 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002375 else if (!vn_min_rate)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002376 vn_min_rate = DEF_MIN_RATE;
2377 else
2378 all_zero = 0;
2379
Yuval Mintzb475d782012-04-03 18:41:29 +00002380 input->vnic_min_rate[vn] = vn_min_rate;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002381 }
2382
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002383 /* if ETS or all min rates are zeros - disable fairness */
2384 if (BNX2X_IS_ETS_ENABLED(bp)) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002385 input->flags.cmng_enables &=
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002386 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2387 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2388 } else if (all_zero) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002389 input->flags.cmng_enables &=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002390 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002391 DP(NETIF_MSG_IFUP,
2392 "All MIN values are zeroes fairness will be disabled\n");
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002393 } else
Yuval Mintzb475d782012-04-03 18:41:29 +00002394 input->flags.cmng_enables |=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002395 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002396}
2397
Yuval Mintzb475d782012-04-03 18:41:29 +00002398static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
2399 struct cmng_init_input *input)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002400{
Yuval Mintzb475d782012-04-03 18:41:29 +00002401 u16 vn_max_rate;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002402 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002403
Yuval Mintzb475d782012-04-03 18:41:29 +00002404 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002405 vn_max_rate = 0;
Yuval Mintzb475d782012-04-03 18:41:29 +00002406 else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002407 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2408
Yuval Mintzb475d782012-04-03 18:41:29 +00002409 if (IS_MF_SI(bp)) {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002410 /* maxCfg in percents of linkspeed */
2411 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
Yuval Mintzb475d782012-04-03 18:41:29 +00002412 } else /* SD modes */
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002413 /* maxCfg is absolute in 100Mb units */
2414 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002415 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002416
Yuval Mintzb475d782012-04-03 18:41:29 +00002417 DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002418
Yuval Mintzb475d782012-04-03 18:41:29 +00002419 input->vnic_max_rate[vn] = vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002420}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002421
Yuval Mintzb475d782012-04-03 18:41:29 +00002422
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002423static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2424{
2425 if (CHIP_REV_IS_SLOW(bp))
2426 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002427 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002428 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002429
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002430 return CMNG_FNS_NONE;
2431}
2432
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002433void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002434{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002435 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002436
2437 if (BP_NOMCP(bp))
2438 return; /* what should be the default bvalue in this case */
2439
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002440 /* For 2 port configuration the absolute function number formula
2441 * is:
2442 * abs_func = 2 * vn + BP_PORT + BP_PATH
2443 *
2444 * and there are 4 functions per port
2445 *
2446 * For 4 port configuration it is
2447 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2448 *
2449 * and there are 2 functions per port
2450 */
David S. Miller8decf862011-09-22 03:23:13 -04002451 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002452 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2453
2454 if (func >= E1H_FUNC_MAX)
2455 break;
2456
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002457 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002458 MF_CFG_RD(bp, func_mf_config[func].config);
2459 }
Barak Witkowskia3348722012-04-23 03:04:46 +00002460 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
2461 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
2462 bp->flags |= MF_FUNC_DIS;
2463 } else {
2464 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
2465 bp->flags &= ~MF_FUNC_DIS;
2466 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002467}
2468
2469static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2470{
Yuval Mintzb475d782012-04-03 18:41:29 +00002471 struct cmng_init_input input;
2472 memset(&input, 0, sizeof(struct cmng_init_input));
2473
2474 input.port_rate = bp->link_vars.line_speed;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002475
2476 if (cmng_type == CMNG_FNS_MINMAX) {
2477 int vn;
2478
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002479 /* read mf conf from shmem */
2480 if (read_cfg)
2481 bnx2x_read_mf_cfg(bp);
2482
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002483 /* vn_weight_sum and enable fairness if not 0 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002484 bnx2x_calc_vn_min(bp, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002485
2486 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002487 if (bp->port.pmf)
David S. Miller8decf862011-09-22 03:23:13 -04002488 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
Yuval Mintzb475d782012-04-03 18:41:29 +00002489 bnx2x_calc_vn_max(bp, vn, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002490
2491 /* always enable rate shaping and fairness */
Yuval Mintzb475d782012-04-03 18:41:29 +00002492 input.flags.cmng_enables |=
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002493 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002494
2495 bnx2x_init_cmng(&input, &bp->cmng);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002496 return;
2497 }
2498
2499 /* rate shaping and fairness are disabled */
2500 DP(NETIF_MSG_IFUP,
2501 "rate shaping and fairness are disabled\n");
2502}
2503
Eric Dumazet1191cb82012-04-27 21:39:21 +00002504static void storm_memset_cmng(struct bnx2x *bp,
2505 struct cmng_init *cmng,
2506 u8 port)
2507{
2508 int vn;
2509 size_t size = sizeof(struct cmng_struct_per_port);
2510
2511 u32 addr = BAR_XSTRORM_INTMEM +
2512 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port);
2513
2514 __storm_memset_struct(bp, addr, size, (u32 *)&cmng->port);
2515
2516 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
2517 int func = func_by_vn(bp, vn);
2518
2519 addr = BAR_XSTRORM_INTMEM +
2520 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func);
2521 size = sizeof(struct rate_shaping_vars_per_vn);
2522 __storm_memset_struct(bp, addr, size,
2523 (u32 *)&cmng->vnic.vnic_max_rate[vn]);
2524
2525 addr = BAR_XSTRORM_INTMEM +
2526 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func);
2527 size = sizeof(struct fairness_vars_per_vn);
2528 __storm_memset_struct(bp, addr, size,
2529 (u32 *)&cmng->vnic.vnic_min_rate[vn]);
2530 }
2531}
2532
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002533/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002534static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002535{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002536 /* Make sure that we are synced with the current statistics */
2537 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2538
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002539 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002540
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002541 if (bp->link_vars.link_up) {
2542
Eilon Greenstein1c063282009-02-12 08:36:43 +00002543 /* dropless flow control */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002544 if (!CHIP_IS_E1(bp) && bp->dropless_fc) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00002545 int port = BP_PORT(bp);
2546 u32 pause_enabled = 0;
2547
2548 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2549 pause_enabled = 1;
2550
2551 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002552 USTORM_ETH_PAUSE_ENABLED_OFFSET(port),
Eilon Greenstein1c063282009-02-12 08:36:43 +00002553 pause_enabled);
2554 }
2555
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002556 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002557 struct host_port_stats *pstats;
2558
2559 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002560 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002561 memset(&(pstats->mac_stx[0]), 0,
2562 sizeof(struct mac_stx));
2563 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002564 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002565 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2566 }
2567
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002568 if (bp->link_vars.link_up && bp->link_vars.line_speed) {
2569 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002570
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002571 if (cmng_fns != CMNG_FNS_NONE) {
2572 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2573 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2574 } else
2575 /* rate shaping and fairness are disabled */
2576 DP(NETIF_MSG_IFUP,
2577 "single function mode without fairness\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002578 }
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002579
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002580 __bnx2x_link_report(bp);
2581
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002582 if (IS_MF(bp))
2583 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002584}
2585
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002586void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002587{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002588 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002589 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002590
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002591 /* read updated dcb configuration */
Ariel Eliorad5afc82013-01-01 05:22:26 +00002592 if (IS_PF(bp)) {
2593 bnx2x_dcbx_pmf_update(bp);
2594 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2595 if (bp->link_vars.link_up)
2596 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2597 else
2598 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2599 /* indicate link status */
2600 bnx2x_link_report(bp);
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002601
Ariel Eliorad5afc82013-01-01 05:22:26 +00002602 } else { /* VF */
2603 bp->port.supported[0] |= (SUPPORTED_10baseT_Half |
2604 SUPPORTED_10baseT_Full |
2605 SUPPORTED_100baseT_Half |
2606 SUPPORTED_100baseT_Full |
2607 SUPPORTED_1000baseT_Full |
2608 SUPPORTED_2500baseX_Full |
2609 SUPPORTED_10000baseT_Full |
2610 SUPPORTED_TP |
2611 SUPPORTED_FIBRE |
2612 SUPPORTED_Autoneg |
2613 SUPPORTED_Pause |
2614 SUPPORTED_Asym_Pause);
2615 bp->port.advertising[0] = bp->port.supported[0];
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002616
Ariel Eliorad5afc82013-01-01 05:22:26 +00002617 bp->link_params.bp = bp;
2618 bp->link_params.port = BP_PORT(bp);
2619 bp->link_params.req_duplex[0] = DUPLEX_FULL;
2620 bp->link_params.req_flow_ctrl[0] = BNX2X_FLOW_CTRL_NONE;
2621 bp->link_params.req_line_speed[0] = SPEED_10000;
2622 bp->link_params.speed_cap_mask[0] = 0x7f0000;
2623 bp->link_params.switch_cfg = SWITCH_CFG_10G;
2624 bp->link_vars.mac_type = MAC_TYPE_BMAC;
2625 bp->link_vars.line_speed = SPEED_10000;
2626 bp->link_vars.link_status =
2627 (LINK_STATUS_LINK_UP |
2628 LINK_STATUS_SPEED_AND_DUPLEX_10GTFD);
2629 bp->link_vars.link_up = 1;
2630 bp->link_vars.duplex = DUPLEX_FULL;
2631 bp->link_vars.flow_ctrl = BNX2X_FLOW_CTRL_NONE;
2632 __bnx2x_link_report(bp);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002633 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Ariel Eliorad5afc82013-01-01 05:22:26 +00002634 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002635}
2636
Barak Witkowskia3348722012-04-23 03:04:46 +00002637static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
2638 u16 vlan_val, u8 allowed_prio)
2639{
Yuval Mintz86564c32013-01-23 03:21:50 +00002640 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002641 struct bnx2x_func_afex_update_params *f_update_params =
2642 &func_params.params.afex_update;
2643
2644 func_params.f_obj = &bp->func_obj;
2645 func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;
2646
2647 /* no need to wait for RAMROD completion, so don't
2648 * set RAMROD_COMP_WAIT flag
2649 */
2650
2651 f_update_params->vif_id = vifid;
2652 f_update_params->afex_default_vlan = vlan_val;
2653 f_update_params->allowed_priorities = allowed_prio;
2654
2655 /* if ramrod can not be sent, response to MCP immediately */
2656 if (bnx2x_func_state_change(bp, &func_params) < 0)
2657 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
2658
2659 return 0;
2660}
2661
2662static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
2663 u16 vif_index, u8 func_bit_map)
2664{
Yuval Mintz86564c32013-01-23 03:21:50 +00002665 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002666 struct bnx2x_func_afex_viflists_params *update_params =
2667 &func_params.params.afex_viflists;
2668 int rc;
2669 u32 drv_msg_code;
2670
2671 /* validate only LIST_SET and LIST_GET are received from switch */
2672 if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
2673 BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
2674 cmd_type);
2675
2676 func_params.f_obj = &bp->func_obj;
2677 func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;
2678
2679 /* set parameters according to cmd_type */
2680 update_params->afex_vif_list_command = cmd_type;
Yuval Mintz86564c32013-01-23 03:21:50 +00002681 update_params->vif_list_index = vif_index;
Barak Witkowskia3348722012-04-23 03:04:46 +00002682 update_params->func_bit_map =
2683 (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
2684 update_params->func_to_clear = 0;
2685 drv_msg_code =
2686 (cmd_type == VIF_LIST_RULE_GET) ?
2687 DRV_MSG_CODE_AFEX_LISTGET_ACK :
2688 DRV_MSG_CODE_AFEX_LISTSET_ACK;
2689
2690 /* if ramrod can not be sent, respond to MCP immediately for
2691 * SET and GET requests (other are not triggered from MCP)
2692 */
2693 rc = bnx2x_func_state_change(bp, &func_params);
2694 if (rc < 0)
2695 bnx2x_fw_command(bp, drv_msg_code, 0);
2696
2697 return 0;
2698}
2699
2700static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
2701{
2702 struct afex_stats afex_stats;
2703 u32 func = BP_ABS_FUNC(bp);
2704 u32 mf_config;
2705 u16 vlan_val;
2706 u32 vlan_prio;
2707 u16 vif_id;
2708 u8 allowed_prio;
2709 u8 vlan_mode;
2710 u32 addr_to_write, vifid, addrs, stats_type, i;
2711
2712 if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
2713 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2714 DP(BNX2X_MSG_MCP,
2715 "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
2716 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
2717 }
2718
2719 if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
2720 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2721 addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
2722 DP(BNX2X_MSG_MCP,
2723 "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
2724 vifid, addrs);
2725 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
2726 addrs);
2727 }
2728
2729 if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
2730 addr_to_write = SHMEM2_RD(bp,
2731 afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
2732 stats_type = SHMEM2_RD(bp,
2733 afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2734
2735 DP(BNX2X_MSG_MCP,
2736 "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
2737 addr_to_write);
2738
2739 bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);
2740
2741 /* write response to scratchpad, for MCP */
2742 for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
2743 REG_WR(bp, addr_to_write + i*sizeof(u32),
2744 *(((u32 *)(&afex_stats))+i));
2745
2746 /* send ack message to MCP */
2747 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
2748 }
2749
2750 if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
2751 mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
2752 bp->mf_config[BP_VN(bp)] = mf_config;
2753 DP(BNX2X_MSG_MCP,
2754 "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
2755 mf_config);
2756
2757 /* if VIF_SET is "enabled" */
2758 if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
2759 /* set rate limit directly to internal RAM */
2760 struct cmng_init_input cmng_input;
2761 struct rate_shaping_vars_per_vn m_rs_vn;
2762 size_t size = sizeof(struct rate_shaping_vars_per_vn);
2763 u32 addr = BAR_XSTRORM_INTMEM +
2764 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));
2765
2766 bp->mf_config[BP_VN(bp)] = mf_config;
2767
2768 bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
2769 m_rs_vn.vn_counter.rate =
2770 cmng_input.vnic_max_rate[BP_VN(bp)];
2771 m_rs_vn.vn_counter.quota =
2772 (m_rs_vn.vn_counter.rate *
2773 RS_PERIODIC_TIMEOUT_USEC) / 8;
2774
2775 __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);
2776
2777 /* read relevant values from mf_cfg struct in shmem */
2778 vif_id =
2779 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2780 FUNC_MF_CFG_E1HOV_TAG_MASK) >>
2781 FUNC_MF_CFG_E1HOV_TAG_SHIFT;
2782 vlan_val =
2783 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2784 FUNC_MF_CFG_AFEX_VLAN_MASK) >>
2785 FUNC_MF_CFG_AFEX_VLAN_SHIFT;
2786 vlan_prio = (mf_config &
2787 FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
2788 FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
2789 vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
2790 vlan_mode =
2791 (MF_CFG_RD(bp,
2792 func_mf_config[func].afex_config) &
2793 FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
2794 FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
2795 allowed_prio =
2796 (MF_CFG_RD(bp,
2797 func_mf_config[func].afex_config) &
2798 FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
2799 FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;
2800
2801 /* send ramrod to FW, return in case of failure */
2802 if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
2803 allowed_prio))
2804 return;
2805
2806 bp->afex_def_vlan_tag = vlan_val;
2807 bp->afex_vlan_mode = vlan_mode;
2808 } else {
2809 /* notify link down because BP->flags is disabled */
2810 bnx2x_link_report(bp);
2811
2812 /* send INVALID VIF ramrod to FW */
2813 bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);
2814
2815 /* Reset the default afex VLAN */
2816 bp->afex_def_vlan_tag = -1;
2817 }
2818 }
2819}
2820
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002821static void bnx2x_pmf_update(struct bnx2x *bp)
2822{
2823 int port = BP_PORT(bp);
2824 u32 val;
2825
2826 bp->port.pmf = 1;
Merav Sicron51c1a582012-03-18 10:33:38 +00002827 DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002828
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002829 /*
2830 * We need the mb() to ensure the ordering between the writing to
2831 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2832 */
2833 smp_mb();
2834
2835 /* queue a periodic task */
2836 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2837
Dmitry Kravkovef018542011-06-14 01:33:57 +00002838 bnx2x_dcbx_pmf_update(bp);
2839
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002840 /* enable nig attention */
David S. Miller8decf862011-09-22 03:23:13 -04002841 val = (0xff0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002842 if (bp->common.int_block == INT_BLOCK_HC) {
2843 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2844 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002845 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002846 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2847 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2848 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002849
2850 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002851}
2852
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002853/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002854
2855/* slow path */
2856
2857/*
2858 * General service functions
2859 */
2860
Eilon Greenstein2691d512009-08-12 08:22:08 +00002861/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002862u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002863{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002864 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002865 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002866 u32 rc = 0;
2867 u32 cnt = 1;
2868 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2869
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002870 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002871 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002872 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2873 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2874
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00002875 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
2876 (command | seq), param);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002877
2878 do {
2879 /* let the FW do it's magic ... */
2880 msleep(delay);
2881
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002882 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002883
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002884 /* Give the FW up to 5 second (500*10ms) */
2885 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002886
2887 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2888 cnt*delay, rc, seq);
2889
2890 /* is this a reply to our command? */
2891 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2892 rc &= FW_MSG_CODE_MASK;
2893 else {
2894 /* FW BUG! */
2895 BNX2X_ERR("FW failed to respond!\n");
2896 bnx2x_fw_dump(bp);
2897 rc = 0;
2898 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002899 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002900
2901 return rc;
2902}
2903
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002904
Eric Dumazet1191cb82012-04-27 21:39:21 +00002905static void storm_memset_func_cfg(struct bnx2x *bp,
2906 struct tstorm_eth_function_common_config *tcfg,
2907 u16 abs_fid)
2908{
2909 size_t size = sizeof(struct tstorm_eth_function_common_config);
2910
2911 u32 addr = BAR_TSTRORM_INTMEM +
2912 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
2913
2914 __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
2915}
2916
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002917void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002918{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002919 if (CHIP_IS_E1x(bp)) {
2920 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002921
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002922 storm_memset_func_cfg(bp, &tcfg, p->func_id);
2923 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002924
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002925 /* Enable the function in the FW */
2926 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
2927 storm_memset_func_en(bp, p->func_id, 1);
2928
2929 /* spq */
2930 if (p->func_flgs & FUNC_FLG_SPQ) {
2931 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
2932 REG_WR(bp, XSEM_REG_FAST_MEMORY +
2933 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
2934 }
2935}
2936
Ariel Elior6383c0b2011-07-14 08:31:57 +00002937/**
2938 * bnx2x_get_tx_only_flags - Return common flags
2939 *
2940 * @bp device handle
2941 * @fp queue handle
2942 * @zero_stats TRUE if statistics zeroing is needed
2943 *
2944 * Return the flags that are common for the Tx-only and not normal connections.
2945 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00002946static unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
2947 struct bnx2x_fastpath *fp,
2948 bool zero_stats)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002949{
2950 unsigned long flags = 0;
2951
2952 /* PF driver will always initialize the Queue to an ACTIVE state */
2953 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
2954
Ariel Elior6383c0b2011-07-14 08:31:57 +00002955 /* tx only connections collect statistics (on the same index as the
Dmitry Kravkov91226792013-03-11 05:17:52 +00002956 * parent connection). The statistics are zeroed when the parent
2957 * connection is initialized.
Ariel Elior6383c0b2011-07-14 08:31:57 +00002958 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00002959
2960 __set_bit(BNX2X_Q_FLG_STATS, &flags);
2961 if (zero_stats)
2962 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
2963
Dmitry Kravkov91226792013-03-11 05:17:52 +00002964 __set_bit(BNX2X_Q_FLG_PCSUM_ON_PKT, &flags);
Dmitry Kravkove287a752013-03-21 15:38:24 +00002965 __set_bit(BNX2X_Q_FLG_TUN_INC_INNER_IP_ID, &flags);
Ariel Elior6383c0b2011-07-14 08:31:57 +00002966
Yuval Mintz823e1d92013-01-14 05:11:47 +00002967#ifdef BNX2X_STOP_ON_ERROR
2968 __set_bit(BNX2X_Q_FLG_TX_SEC, &flags);
2969#endif
2970
Ariel Elior6383c0b2011-07-14 08:31:57 +00002971 return flags;
2972}
2973
Eric Dumazet1191cb82012-04-27 21:39:21 +00002974static unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
2975 struct bnx2x_fastpath *fp,
2976 bool leading)
Ariel Elior6383c0b2011-07-14 08:31:57 +00002977{
2978 unsigned long flags = 0;
2979
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002980 /* calculate other queue flags */
2981 if (IS_MF_SD(bp))
2982 __set_bit(BNX2X_Q_FLG_OV, &flags);
2983
Barak Witkowskia3348722012-04-23 03:04:46 +00002984 if (IS_FCOE_FP(fp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002985 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Barak Witkowskia3348722012-04-23 03:04:46 +00002986 /* For FCoE - force usage of default priority (for afex) */
2987 __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
2988 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002989
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002990 if (!fp->disable_tpa) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002991 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002992 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00002993 if (fp->mode == TPA_MODE_GRO)
2994 __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002995 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002996
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002997 if (leading) {
2998 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
2999 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
3000 }
3001
3002 /* Always set HW VLAN stripping */
3003 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003004
Barak Witkowskia3348722012-04-23 03:04:46 +00003005 /* configure silent vlan removal */
3006 if (IS_MF_AFEX(bp))
3007 __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);
3008
Ariel Elior6383c0b2011-07-14 08:31:57 +00003009
3010 return flags | bnx2x_get_common_flags(bp, fp, true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003011}
3012
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003013static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003014 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
3015 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003016{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003017 gen_init->stat_id = bnx2x_stats_id(fp);
3018 gen_init->spcl_id = fp->cl_id;
3019
3020 /* Always use mini-jumbo MTU for FCoE L2 ring */
3021 if (IS_FCOE_FP(fp))
3022 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
3023 else
3024 gen_init->mtu = bp->dev->mtu;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003025
3026 gen_init->cos = cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003027}
3028
3029static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
3030 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
3031 struct bnx2x_rxq_setup_params *rxq_init)
3032{
3033 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003034 u16 sge_sz = 0;
3035 u16 tpa_agg_size = 0;
3036
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003037 if (!fp->disable_tpa) {
David S. Miller8decf862011-09-22 03:23:13 -04003038 pause->sge_th_lo = SGE_TH_LO(bp);
3039 pause->sge_th_hi = SGE_TH_HI(bp);
3040
3041 /* validate SGE ring has enough to cross high threshold */
3042 WARN_ON(bp->dropless_fc &&
3043 pause->sge_th_hi + FW_PREFETCH_CNT >
3044 MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
3045
Yuval Mintz924d75a2013-01-23 03:21:44 +00003046 tpa_agg_size = TPA_AGG_SIZE;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003047 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
3048 SGE_PAGE_SHIFT;
3049 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
3050 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
Yuval Mintz924d75a2013-01-23 03:21:44 +00003051 sge_sz = (u16)min_t(u32, SGE_PAGES, 0xffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003052 }
3053
3054 /* pause - not for e1 */
3055 if (!CHIP_IS_E1(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04003056 pause->bd_th_lo = BD_TH_LO(bp);
3057 pause->bd_th_hi = BD_TH_HI(bp);
3058
3059 pause->rcq_th_lo = RCQ_TH_LO(bp);
3060 pause->rcq_th_hi = RCQ_TH_HI(bp);
3061 /*
3062 * validate that rings have enough entries to cross
3063 * high thresholds
3064 */
3065 WARN_ON(bp->dropless_fc &&
3066 pause->bd_th_hi + FW_PREFETCH_CNT >
3067 bp->rx_ring_size);
3068 WARN_ON(bp->dropless_fc &&
3069 pause->rcq_th_hi + FW_PREFETCH_CNT >
3070 NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003071
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003072 pause->pri_map = 1;
3073 }
3074
3075 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003076 rxq_init->dscr_map = fp->rx_desc_mapping;
3077 rxq_init->sge_map = fp->rx_sge_mapping;
3078 rxq_init->rcq_map = fp->rx_comp_mapping;
3079 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003080
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003081 /* This should be a maximum number of data bytes that may be
3082 * placed on the BD (not including paddings).
3083 */
Eric Dumazete52fcb22011-11-14 06:05:34 +00003084 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
3085 BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003086
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003087 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003088 rxq_init->tpa_agg_sz = tpa_agg_size;
3089 rxq_init->sge_buf_sz = sge_sz;
3090 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003091 rxq_init->rss_engine_id = BP_FUNC(bp);
Yuval Mintz259afa12012-03-12 08:53:10 +00003092 rxq_init->mcast_engine_id = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003093
3094 /* Maximum number or simultaneous TPA aggregation for this Queue.
3095 *
Yuval Mintz2de67432013-01-23 03:21:43 +00003096 * For PF Clients it should be the maximum available number.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003097 * VF driver(s) may want to define it to a smaller value.
3098 */
David S. Miller8decf862011-09-22 03:23:13 -04003099 rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003100
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003101 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
3102 rxq_init->fw_sb_id = fp->fw_sb_id;
3103
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003104 if (IS_FCOE_FP(fp))
3105 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
3106 else
Ariel Elior6383c0b2011-07-14 08:31:57 +00003107 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
Barak Witkowskia3348722012-04-23 03:04:46 +00003108 /* configure silent vlan removal
3109 * if multi function mode is afex, then mask default vlan
3110 */
3111 if (IS_MF_AFEX(bp)) {
3112 rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
3113 rxq_init->silent_removal_mask = VLAN_VID_MASK;
3114 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003115}
3116
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003117static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003118 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
3119 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003120{
Merav Sicron65565882012-06-19 07:48:26 +00003121 txq_init->dscr_map = fp->txdata_ptr[cos]->tx_desc_mapping;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003122 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003123 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
3124 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003125
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003126 /*
3127 * set the tss leading client id for TX classfication ==
3128 * leading RSS client id
3129 */
3130 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
3131
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003132 if (IS_FCOE_FP(fp)) {
3133 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
3134 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
3135 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003136}
3137
stephen hemminger8d962862010-10-21 07:50:56 +00003138static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003139{
3140 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003141 struct event_ring_data eq_data = { {0} };
3142 u16 flags;
3143
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003144 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003145 /* reset IGU PF statistics: MSIX + ATTN */
3146 /* PF */
3147 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3148 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3149 (CHIP_MODE_IS_4_PORT(bp) ?
3150 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3151 /* ATTN */
3152 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3153 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3154 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
3155 (CHIP_MODE_IS_4_PORT(bp) ?
3156 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3157 }
3158
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003159 /* function setup flags */
3160 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
3161
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003162 /* This flag is relevant for E1x only.
3163 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003164 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003165 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003166
3167 func_init.func_flgs = flags;
3168 func_init.pf_id = BP_FUNC(bp);
3169 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003170 func_init.spq_map = bp->spq_mapping;
3171 func_init.spq_prod = bp->spq_prod_idx;
3172
3173 bnx2x_func_init(bp, &func_init);
3174
3175 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
3176
3177 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003178 * Congestion management values depend on the link rate
3179 * There is no active link so initial link rate is set to 10 Gbps.
3180 * When the link comes up The congestion management values are
3181 * re-calculated according to the actual link rate.
3182 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003183 bp->link_vars.line_speed = SPEED_10000;
3184 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
3185
3186 /* Only the PMF sets the HW */
3187 if (bp->port.pmf)
3188 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3189
Yuval Mintz86564c32013-01-23 03:21:50 +00003190 /* init Event Queue - PCI bus guarantees correct endianity*/
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003191 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
3192 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
3193 eq_data.producer = bp->eq_prod;
3194 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
3195 eq_data.sb_id = DEF_SB_ID;
3196 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
3197}
3198
3199
Eilon Greenstein2691d512009-08-12 08:22:08 +00003200static void bnx2x_e1h_disable(struct bnx2x *bp)
3201{
3202 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003203
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003204 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003205
3206 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003207}
3208
3209static void bnx2x_e1h_enable(struct bnx2x *bp)
3210{
3211 int port = BP_PORT(bp);
3212
3213 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
3214
Eilon Greenstein2691d512009-08-12 08:22:08 +00003215 /* Tx queue should be only reenabled */
3216 netif_tx_wake_all_queues(bp->dev);
3217
Eilon Greenstein061bc702009-10-15 00:18:47 -07003218 /*
3219 * Should not call netif_carrier_on since it will be called if the link
3220 * is up when checking for link state
3221 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003222}
3223
Barak Witkowski1d187b32011-12-05 22:41:50 +00003224#define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
3225
3226static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
3227{
3228 struct eth_stats_info *ether_stat =
3229 &bp->slowpath->drv_info_to_mcp.ether_stat;
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003230 struct bnx2x_vlan_mac_obj *mac_obj =
3231 &bp->sp_objs->mac_obj;
3232 int i;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003233
Dan Carpenter786fdf02012-10-02 01:47:46 +00003234 strlcpy(ether_stat->version, DRV_MODULE_VERSION,
3235 ETH_STAT_INFO_VERSION_LEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003236
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003237 /* get DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED macs, placing them in the
3238 * mac_local field in ether_stat struct. The base address is offset by 2
3239 * bytes to account for the field being 8 bytes but a mac address is
3240 * only 6 bytes. Likewise, the stride for the get_n_elements function is
3241 * 2 bytes to compensate from the 6 bytes of a mac to the 8 bytes
3242 * allocated by the ether_stat struct, so the macs will land in their
3243 * proper positions.
3244 */
3245 for (i = 0; i < DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED; i++)
3246 memset(ether_stat->mac_local + i, 0,
3247 sizeof(ether_stat->mac_local[0]));
3248 mac_obj->get_n_elements(bp, &bp->sp_objs[0].mac_obj,
3249 DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
3250 ether_stat->mac_local + MAC_PAD, MAC_PAD,
3251 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003252 ether_stat->mtu_size = bp->dev->mtu;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003253 if (bp->dev->features & NETIF_F_RXCSUM)
3254 ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
3255 if (bp->dev->features & NETIF_F_TSO)
3256 ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
3257 ether_stat->feature_flags |= bp->common.boot_mode;
3258
3259 ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
3260
3261 ether_stat->txq_size = bp->tx_ring_size;
3262 ether_stat->rxq_size = bp->rx_ring_size;
3263}
3264
3265static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
3266{
3267 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3268 struct fcoe_stats_info *fcoe_stat =
3269 &bp->slowpath->drv_info_to_mcp.fcoe_stat;
3270
Merav Sicron55c11942012-11-07 00:45:48 +00003271 if (!CNIC_LOADED(bp))
3272 return;
3273
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003274 memcpy(fcoe_stat->mac_local + MAC_PAD, bp->fip_mac, ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003275
3276 fcoe_stat->qos_priority =
3277 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
3278
3279 /* insert FCoE stats from ramrod response */
3280 if (!NO_FCOE(bp)) {
3281 struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003282 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003283 tstorm_queue_statistics;
3284
3285 struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003286 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003287 xstorm_queue_statistics;
3288
3289 struct fcoe_statistics_params *fw_fcoe_stat =
3290 &bp->fw_stats_data->fcoe;
3291
Yuval Mintz86564c32013-01-23 03:21:50 +00003292 ADD_64_LE(fcoe_stat->rx_bytes_hi, LE32_0,
3293 fcoe_stat->rx_bytes_lo,
3294 fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003295
Yuval Mintz86564c32013-01-23 03:21:50 +00003296 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3297 fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
3298 fcoe_stat->rx_bytes_lo,
3299 fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003300
Yuval Mintz86564c32013-01-23 03:21:50 +00003301 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3302 fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
3303 fcoe_stat->rx_bytes_lo,
3304 fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003305
Yuval Mintz86564c32013-01-23 03:21:50 +00003306 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3307 fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
3308 fcoe_stat->rx_bytes_lo,
3309 fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003310
Yuval Mintz86564c32013-01-23 03:21:50 +00003311 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3312 fcoe_stat->rx_frames_lo,
3313 fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003314
Yuval Mintz86564c32013-01-23 03:21:50 +00003315 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3316 fcoe_stat->rx_frames_lo,
3317 fcoe_q_tstorm_stats->rcv_ucast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003318
Yuval Mintz86564c32013-01-23 03:21:50 +00003319 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3320 fcoe_stat->rx_frames_lo,
3321 fcoe_q_tstorm_stats->rcv_bcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003322
Yuval Mintz86564c32013-01-23 03:21:50 +00003323 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3324 fcoe_stat->rx_frames_lo,
3325 fcoe_q_tstorm_stats->rcv_mcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003326
Yuval Mintz86564c32013-01-23 03:21:50 +00003327 ADD_64_LE(fcoe_stat->tx_bytes_hi, LE32_0,
3328 fcoe_stat->tx_bytes_lo,
3329 fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003330
Yuval Mintz86564c32013-01-23 03:21:50 +00003331 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3332 fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
3333 fcoe_stat->tx_bytes_lo,
3334 fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003335
Yuval Mintz86564c32013-01-23 03:21:50 +00003336 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3337 fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
3338 fcoe_stat->tx_bytes_lo,
3339 fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003340
Yuval Mintz86564c32013-01-23 03:21:50 +00003341 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3342 fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
3343 fcoe_stat->tx_bytes_lo,
3344 fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003345
Yuval Mintz86564c32013-01-23 03:21:50 +00003346 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3347 fcoe_stat->tx_frames_lo,
3348 fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003349
Yuval Mintz86564c32013-01-23 03:21:50 +00003350 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3351 fcoe_stat->tx_frames_lo,
3352 fcoe_q_xstorm_stats->ucast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003353
Yuval Mintz86564c32013-01-23 03:21:50 +00003354 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3355 fcoe_stat->tx_frames_lo,
3356 fcoe_q_xstorm_stats->bcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003357
Yuval Mintz86564c32013-01-23 03:21:50 +00003358 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3359 fcoe_stat->tx_frames_lo,
3360 fcoe_q_xstorm_stats->mcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003361 }
3362
Barak Witkowski1d187b32011-12-05 22:41:50 +00003363 /* ask L5 driver to add data to the struct */
3364 bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003365}
3366
3367static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
3368{
3369 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3370 struct iscsi_stats_info *iscsi_stat =
3371 &bp->slowpath->drv_info_to_mcp.iscsi_stat;
3372
Merav Sicron55c11942012-11-07 00:45:48 +00003373 if (!CNIC_LOADED(bp))
3374 return;
3375
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003376 memcpy(iscsi_stat->mac_local + MAC_PAD, bp->cnic_eth_dev.iscsi_mac,
3377 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003378
3379 iscsi_stat->qos_priority =
3380 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
3381
Barak Witkowski1d187b32011-12-05 22:41:50 +00003382 /* ask L5 driver to add data to the struct */
3383 bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003384}
3385
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003386/* called due to MCP event (on pmf):
3387 * reread new bandwidth configuration
3388 * configure FW
3389 * notify others function about the change
3390 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003391static void bnx2x_config_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003392{
3393 if (bp->link_vars.link_up) {
3394 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
3395 bnx2x_link_sync_notify(bp);
3396 }
3397 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3398}
3399
Eric Dumazet1191cb82012-04-27 21:39:21 +00003400static void bnx2x_set_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003401{
3402 bnx2x_config_mf_bw(bp);
3403 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
3404}
3405
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003406static void bnx2x_handle_eee_event(struct bnx2x *bp)
3407{
3408 DP(BNX2X_MSG_MCP, "EEE - LLDP event\n");
3409 bnx2x_fw_command(bp, DRV_MSG_CODE_EEE_RESULTS_ACK, 0);
3410}
3411
Barak Witkowski1d187b32011-12-05 22:41:50 +00003412static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
3413{
3414 enum drv_info_opcode op_code;
3415 u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
3416
3417 /* if drv_info version supported by MFW doesn't match - send NACK */
3418 if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
3419 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3420 return;
3421 }
3422
3423 op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
3424 DRV_INFO_CONTROL_OP_CODE_SHIFT;
3425
3426 memset(&bp->slowpath->drv_info_to_mcp, 0,
3427 sizeof(union drv_info_to_mcp));
3428
3429 switch (op_code) {
3430 case ETH_STATS_OPCODE:
3431 bnx2x_drv_info_ether_stat(bp);
3432 break;
3433 case FCOE_STATS_OPCODE:
3434 bnx2x_drv_info_fcoe_stat(bp);
3435 break;
3436 case ISCSI_STATS_OPCODE:
3437 bnx2x_drv_info_iscsi_stat(bp);
3438 break;
3439 default:
3440 /* if op code isn't supported - send NACK */
3441 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3442 return;
3443 }
3444
3445 /* if we got drv_info attn from MFW then these fields are defined in
3446 * shmem2 for sure
3447 */
3448 SHMEM2_WR(bp, drv_info_host_addr_lo,
3449 U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3450 SHMEM2_WR(bp, drv_info_host_addr_hi,
3451 U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3452
3453 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
3454}
3455
Eilon Greenstein2691d512009-08-12 08:22:08 +00003456static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
3457{
Eilon Greenstein2691d512009-08-12 08:22:08 +00003458 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003459
3460 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
3461
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003462 /*
3463 * This is the only place besides the function initialization
3464 * where the bp->flags can change so it is done without any
3465 * locks
3466 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003467 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Merav Sicron51c1a582012-03-18 10:33:38 +00003468 DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003469 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003470
3471 bnx2x_e1h_disable(bp);
3472 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00003473 DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003474 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003475
3476 bnx2x_e1h_enable(bp);
3477 }
3478 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
3479 }
3480 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003481 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003482 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
3483 }
3484
3485 /* Report results to MCP */
3486 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003487 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003488 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003489 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003490}
3491
Michael Chan289129022009-10-10 13:46:53 +00003492/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003493static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003494{
3495 struct eth_spe *next_spe = bp->spq_prod_bd;
3496
3497 if (bp->spq_prod_bd == bp->spq_last_bd) {
3498 bp->spq_prod_bd = bp->spq;
3499 bp->spq_prod_idx = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00003500 DP(BNX2X_MSG_SP, "end of spq\n");
Michael Chan289129022009-10-10 13:46:53 +00003501 } else {
3502 bp->spq_prod_bd++;
3503 bp->spq_prod_idx++;
3504 }
3505 return next_spe;
3506}
3507
3508/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003509static void bnx2x_sp_prod_update(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003510{
3511 int func = BP_FUNC(bp);
3512
Vladislav Zolotarov53e51e22011-07-19 01:45:02 +00003513 /*
3514 * Make sure that BD data is updated before writing the producer:
3515 * BD data is written to the memory, the producer is read from the
3516 * memory, thus we need a full memory barrier to ensure the ordering.
3517 */
3518 mb();
Michael Chan289129022009-10-10 13:46:53 +00003519
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003520 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003521 bp->spq_prod_idx);
Michael Chan289129022009-10-10 13:46:53 +00003522 mmiowb();
3523}
3524
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003525/**
3526 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3527 *
3528 * @cmd: command to check
3529 * @cmd_type: command type
3530 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003531static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003532{
3533 if ((cmd_type == NONE_CONNECTION_TYPE) ||
Ariel Elior6383c0b2011-07-14 08:31:57 +00003534 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003535 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3536 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3537 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3538 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3539 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3540 return true;
3541 else
3542 return false;
3543
3544}
3545
3546
3547/**
3548 * bnx2x_sp_post - place a single command on an SP ring
3549 *
3550 * @bp: driver handle
3551 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3552 * @cid: SW CID the command is related to
3553 * @data_hi: command private data address (high 32 bits)
3554 * @data_lo: command private data address (low 32 bits)
3555 * @cmd_type: command type (e.g. NONE, ETH)
3556 *
3557 * SP data is handled as if it's always an address pair, thus data fields are
3558 * not swapped to little endian in upper functions. Instead this function swaps
3559 * data as if it's two u32 fields.
3560 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003561int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003562 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003563{
Michael Chan289129022009-10-10 13:46:53 +00003564 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003565 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003566 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003567
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003568#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00003569 if (unlikely(bp->panic)) {
3570 BNX2X_ERR("Can't post SP when there is panic\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003571 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +00003572 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003573#endif
3574
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003575 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003576
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003577 if (common) {
3578 if (!atomic_read(&bp->eq_spq_left)) {
3579 BNX2X_ERR("BUG! EQ ring full!\n");
3580 spin_unlock_bh(&bp->spq_lock);
3581 bnx2x_panic();
3582 return -EBUSY;
3583 }
3584 } else if (!atomic_read(&bp->cq_spq_left)) {
3585 BNX2X_ERR("BUG! SPQ ring full!\n");
3586 spin_unlock_bh(&bp->spq_lock);
3587 bnx2x_panic();
3588 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003589 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08003590
Michael Chan289129022009-10-10 13:46:53 +00003591 spe = bnx2x_sp_get_next(bp);
3592
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003593 /* CID needs port number to be encoded int it */
Michael Chan289129022009-10-10 13:46:53 +00003594 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003595 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3596 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003597
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003598 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) & SPE_HDR_CONN_TYPE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003599
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003600 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3601 SPE_HDR_FUNCTION_ID);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003602
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003603 spe->hdr.type = cpu_to_le16(type);
3604
3605 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3606 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3607
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003608 /*
3609 * It's ok if the actual decrement is issued towards the memory
3610 * somewhere between the spin_lock and spin_unlock. Thus no
3611 * more explict memory barrier is needed.
3612 */
3613 if (common)
3614 atomic_dec(&bp->eq_spq_left);
3615 else
3616 atomic_dec(&bp->cq_spq_left);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003617
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003618
Merav Sicron51c1a582012-03-18 10:33:38 +00003619 DP(BNX2X_MSG_SP,
3620 "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003621 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3622 (u32)(U64_LO(bp->spq_mapping) +
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003623 (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003624 HW_CID(bp, cid), data_hi, data_lo, type,
3625 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003626
Michael Chan289129022009-10-10 13:46:53 +00003627 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003628 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003629 return 0;
3630}
3631
3632/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003633static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003634{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003635 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003636 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003637
3638 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003639 for (j = 0; j < 1000; j++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003640 val = (1UL << 31);
3641 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
3642 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
3643 if (val & (1L << 31))
3644 break;
3645
3646 msleep(5);
3647 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003648 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003649 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003650 rc = -EBUSY;
3651 }
3652
3653 return rc;
3654}
3655
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003656/* release split MCP access lock register */
3657static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003658{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003659 REG_WR(bp, GRCBASE_MCP + 0x9c, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003660}
3661
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003662#define BNX2X_DEF_SB_ATT_IDX 0x0001
3663#define BNX2X_DEF_SB_IDX 0x0002
3664
Eric Dumazet1191cb82012-04-27 21:39:21 +00003665static u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003666{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003667 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003668 u16 rc = 0;
3669
3670 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003671 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3672 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003673 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003674 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003675
3676 if (bp->def_idx != def_sb->sp_sb.running_index) {
3677 bp->def_idx = def_sb->sp_sb.running_index;
3678 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003679 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003680
3681 /* Do not reorder: indecies reading should complete before handling */
3682 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003683 return rc;
3684}
3685
3686/*
3687 * slow path service functions
3688 */
3689
3690static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3691{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003692 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003693 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3694 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003695 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3696 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003697 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00003698 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003699 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003700
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003701 if (bp->attn_state & asserted)
3702 BNX2X_ERR("IGU ERROR\n");
3703
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003704 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3705 aeu_mask = REG_RD(bp, aeu_addr);
3706
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003707 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003708 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003709 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003710 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003711
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003712 REG_WR(bp, aeu_addr, aeu_mask);
3713 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003714
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003715 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003716 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003717 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003718
3719 if (asserted & ATTN_HARD_WIRED_MASK) {
3720 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003721
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003722 bnx2x_acquire_phy_lock(bp);
3723
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003724 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00003725 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003726
Yaniv Rosner361c3912011-06-14 01:33:19 +00003727 /* If nig_mask is not set, no need to call the update
3728 * function.
3729 */
3730 if (nig_mask) {
3731 REG_WR(bp, nig_int_mask_addr, 0);
3732
3733 bnx2x_link_attn(bp);
3734 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003735
3736 /* handle unicore attn? */
3737 }
3738 if (asserted & ATTN_SW_TIMER_4_FUNC)
3739 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
3740
3741 if (asserted & GPIO_2_FUNC)
3742 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
3743
3744 if (asserted & GPIO_3_FUNC)
3745 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
3746
3747 if (asserted & GPIO_4_FUNC)
3748 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
3749
3750 if (port == 0) {
3751 if (asserted & ATTN_GENERAL_ATTN_1) {
3752 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
3753 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3754 }
3755 if (asserted & ATTN_GENERAL_ATTN_2) {
3756 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
3757 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3758 }
3759 if (asserted & ATTN_GENERAL_ATTN_3) {
3760 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
3761 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3762 }
3763 } else {
3764 if (asserted & ATTN_GENERAL_ATTN_4) {
3765 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
3766 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3767 }
3768 if (asserted & ATTN_GENERAL_ATTN_5) {
3769 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
3770 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3771 }
3772 if (asserted & ATTN_GENERAL_ATTN_6) {
3773 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
3774 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3775 }
3776 }
3777
3778 } /* if hardwired */
3779
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003780 if (bp->common.int_block == INT_BLOCK_HC)
3781 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3782 COMMAND_REG_ATTN_BITS_SET);
3783 else
3784 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
3785
3786 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
3787 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
3788 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003789
3790 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003791 if (asserted & ATTN_NIG_FOR_FUNC) {
Yaniv Rosner27c11512012-12-02 04:05:54 +00003792 /* Verify that IGU ack through BAR was written before restoring
3793 * NIG mask. This loop should exit after 2-3 iterations max.
3794 */
3795 if (bp->common.int_block != INT_BLOCK_HC) {
3796 u32 cnt = 0, igu_acked;
3797 do {
3798 igu_acked = REG_RD(bp,
3799 IGU_REG_ATTENTION_ACK_BITS);
3800 } while (((igu_acked & ATTN_NIG_FOR_FUNC) == 0) &&
3801 (++cnt < MAX_IGU_ATTN_ACK_TO));
3802 if (!igu_acked)
3803 DP(NETIF_MSG_HW,
3804 "Failed to verify IGU ack on time\n");
3805 barrier();
3806 }
Eilon Greenstein87942b42009-02-12 08:36:49 +00003807 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003808 bnx2x_release_phy_lock(bp);
3809 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003810}
3811
Eric Dumazet1191cb82012-04-27 21:39:21 +00003812static void bnx2x_fan_failure(struct bnx2x *bp)
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003813{
3814 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003815 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003816 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003817 ext_phy_config =
3818 SHMEM_RD(bp,
3819 dev_info.port_hw_config[port].external_phy_config);
3820
3821 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
3822 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003823 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003824 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003825
3826 /* log the failure */
Merav Sicron51c1a582012-03-18 10:33:38 +00003827 netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
3828 "Please contact OEM Support for assistance\n");
Ariel Elior83048592011-11-13 04:34:29 +00003829
3830 /*
Yuval Mintz2de67432013-01-23 03:21:43 +00003831 * Schedule device reset (unload)
Ariel Elior83048592011-11-13 04:34:29 +00003832 * This is due to some boards consuming sufficient power when driver is
3833 * up to overheat if fan fails.
3834 */
3835 smp_mb__before_clear_bit();
3836 set_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state);
3837 smp_mb__after_clear_bit();
3838 schedule_delayed_work(&bp->sp_rtnl_task, 0);
3839
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003840}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003841
Eric Dumazet1191cb82012-04-27 21:39:21 +00003842static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003843{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003844 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003845 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003846 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003847
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003848 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
3849 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003850
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003851 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003852
3853 val = REG_RD(bp, reg_offset);
3854 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
3855 REG_WR(bp, reg_offset, val);
3856
3857 BNX2X_ERR("SPIO5 hw attention\n");
3858
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003859 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003860 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003861 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003862 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003863
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003864 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00003865 bnx2x_acquire_phy_lock(bp);
3866 bnx2x_handle_module_detect_int(&bp->link_params);
3867 bnx2x_release_phy_lock(bp);
3868 }
3869
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003870 if (attn & HW_INTERRUT_ASSERT_SET_0) {
3871
3872 val = REG_RD(bp, reg_offset);
3873 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
3874 REG_WR(bp, reg_offset, val);
3875
3876 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003877 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003878 bnx2x_panic();
3879 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003880}
3881
Eric Dumazet1191cb82012-04-27 21:39:21 +00003882static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003883{
3884 u32 val;
3885
Eilon Greenstein0626b892009-02-12 08:38:14 +00003886 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003887
3888 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
3889 BNX2X_ERR("DB hw attention 0x%x\n", val);
3890 /* DORQ discard attention */
3891 if (val & 0x2)
3892 BNX2X_ERR("FATAL error from DORQ\n");
3893 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003894
3895 if (attn & HW_INTERRUT_ASSERT_SET_1) {
3896
3897 int port = BP_PORT(bp);
3898 int reg_offset;
3899
3900 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3901 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3902
3903 val = REG_RD(bp, reg_offset);
3904 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3905 REG_WR(bp, reg_offset, val);
3906
3907 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003908 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003909 bnx2x_panic();
3910 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003911}
3912
Eric Dumazet1191cb82012-04-27 21:39:21 +00003913static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003914{
3915 u32 val;
3916
3917 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3918
3919 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3920 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3921 /* CFC error attention */
3922 if (val & 0x2)
3923 BNX2X_ERR("FATAL error from CFC\n");
3924 }
3925
3926 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003927 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003928 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003929 /* RQ_USDMDP_FIFO_OVERFLOW */
3930 if (val & 0x18000)
3931 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003932
3933 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003934 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
3935 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
3936 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003937 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003938
3939 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3940
3941 int port = BP_PORT(bp);
3942 int reg_offset;
3943
3944 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3945 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3946
3947 val = REG_RD(bp, reg_offset);
3948 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3949 REG_WR(bp, reg_offset, val);
3950
3951 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003952 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003953 bnx2x_panic();
3954 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003955}
3956
Eric Dumazet1191cb82012-04-27 21:39:21 +00003957static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003958{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003959 u32 val;
3960
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003961 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3962
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003963 if (attn & BNX2X_PMF_LINK_ASSERT) {
3964 int func = BP_FUNC(bp);
3965
3966 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Barak Witkowskia3348722012-04-23 03:04:46 +00003967 bnx2x_read_mf_cfg(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003968 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
3969 func_mf_config[BP_ABS_FUNC(bp)].config);
3970 val = SHMEM_RD(bp,
3971 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003972 if (val & DRV_STATUS_DCC_EVENT_MASK)
3973 bnx2x_dcc_event(bp,
3974 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003975
3976 if (val & DRV_STATUS_SET_MF_BW)
3977 bnx2x_set_mf_bw(bp);
3978
Barak Witkowski1d187b32011-12-05 22:41:50 +00003979 if (val & DRV_STATUS_DRV_INFO_REQ)
3980 bnx2x_handle_drv_info_req(bp);
Ariel Eliord16132c2013-01-01 05:22:42 +00003981
3982 if (val & DRV_STATUS_VF_DISABLED)
3983 bnx2x_vf_handle_flr_event(bp);
3984
Eilon Greenstein2691d512009-08-12 08:22:08 +00003985 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003986 bnx2x_pmf_update(bp);
3987
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003988 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00003989 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
3990 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003991 /* start dcbx state machine */
3992 bnx2x_dcbx_set_params(bp,
3993 BNX2X_DCBX_STATE_NEG_RECEIVED);
Barak Witkowskia3348722012-04-23 03:04:46 +00003994 if (val & DRV_STATUS_AFEX_EVENT_MASK)
3995 bnx2x_handle_afex_cmd(bp,
3996 val & DRV_STATUS_AFEX_EVENT_MASK);
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003997 if (val & DRV_STATUS_EEE_NEGOTIATION_RESULTS)
3998 bnx2x_handle_eee_event(bp);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003999 if (bp->link_vars.periodic_flags &
4000 PERIODIC_FLAGS_LINK_EVENT) {
4001 /* sync with link */
4002 bnx2x_acquire_phy_lock(bp);
4003 bp->link_vars.periodic_flags &=
4004 ~PERIODIC_FLAGS_LINK_EVENT;
4005 bnx2x_release_phy_lock(bp);
4006 if (IS_MF(bp))
4007 bnx2x_link_sync_notify(bp);
4008 bnx2x_link_report(bp);
4009 }
4010 /* Always call it here: bnx2x_link_report() will
4011 * prevent the link indication duplication.
4012 */
4013 bnx2x__link_status_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004014 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004015
4016 BNX2X_ERR("MC assert!\n");
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004017 bnx2x_mc_assert(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004018 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
4019 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
4020 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
4021 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
4022 bnx2x_panic();
4023
4024 } else if (attn & BNX2X_MCP_ASSERT) {
4025
4026 BNX2X_ERR("MCP assert!\n");
4027 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004028 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004029
4030 } else
4031 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
4032 }
4033
4034 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004035 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
4036 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004037 val = CHIP_IS_E1(bp) ? 0 :
4038 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004039 BNX2X_ERR("GRC time-out 0x%08x\n", val);
4040 }
4041 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004042 val = CHIP_IS_E1(bp) ? 0 :
4043 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004044 BNX2X_ERR("GRC reserved 0x%08x\n", val);
4045 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004046 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004047 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004048}
4049
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004050/*
4051 * Bits map:
4052 * 0-7 - Engine0 load counter.
4053 * 8-15 - Engine1 load counter.
4054 * 16 - Engine0 RESET_IN_PROGRESS bit.
4055 * 17 - Engine1 RESET_IN_PROGRESS bit.
4056 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
4057 * on the engine
4058 * 19 - Engine1 ONE_IS_LOADED.
4059 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
4060 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
4061 * just the one belonging to its engine).
4062 *
4063 */
4064#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
4065
4066#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
4067#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
4068#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
4069#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
4070#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
4071#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
4072#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00004073
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004074/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004075 * Set the GLOBAL_RESET bit.
4076 *
4077 * Should be run under rtnl lock
4078 */
4079void bnx2x_set_reset_global(struct bnx2x *bp)
4080{
Ariel Eliorf16da432012-01-26 06:01:50 +00004081 u32 val;
4082 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4083 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004084 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
Ariel Eliorf16da432012-01-26 06:01:50 +00004085 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004086}
4087
4088/*
4089 * Clear the GLOBAL_RESET bit.
4090 *
4091 * Should be run under rtnl lock
4092 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004093static void bnx2x_clear_reset_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004094{
Ariel Eliorf16da432012-01-26 06:01:50 +00004095 u32 val;
4096 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4097 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004098 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
Ariel Eliorf16da432012-01-26 06:01:50 +00004099 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004100}
4101
4102/*
4103 * Checks the GLOBAL_RESET bit.
4104 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004105 * should be run under rtnl lock
4106 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004107static bool bnx2x_reset_is_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004108{
4109 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4110
4111 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
4112 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
4113}
4114
4115/*
4116 * Clear RESET_IN_PROGRESS bit for the current engine.
4117 *
4118 * Should be run under rtnl lock
4119 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004120static void bnx2x_set_reset_done(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004121{
Ariel Eliorf16da432012-01-26 06:01:50 +00004122 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004123 u32 bit = BP_PATH(bp) ?
4124 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004125 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4126 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004127
4128 /* Clear the bit */
4129 val &= ~bit;
4130 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004131
4132 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004133}
4134
4135/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004136 * Set RESET_IN_PROGRESS for the current engine.
4137 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004138 * should be run under rtnl lock
4139 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004140void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004141{
Ariel Eliorf16da432012-01-26 06:01:50 +00004142 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004143 u32 bit = BP_PATH(bp) ?
4144 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004145 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4146 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004147
4148 /* Set the bit */
4149 val |= bit;
4150 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004151 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004152}
4153
4154/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004155 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004156 * should be run under rtnl lock
4157 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004158bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004159{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004160 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4161 u32 bit = engine ?
4162 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
4163
4164 /* return false if bit is set */
4165 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004166}
4167
4168/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004169 * set pf load for the current pf.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004170 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004171 * should be run under rtnl lock
4172 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004173void bnx2x_set_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004174{
Ariel Eliorf16da432012-01-26 06:01:50 +00004175 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004176 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4177 BNX2X_PATH0_LOAD_CNT_MASK;
4178 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4179 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004180
Ariel Eliorf16da432012-01-26 06:01:50 +00004181 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4182 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4183
Merav Sicron51c1a582012-03-18 10:33:38 +00004184 DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004185
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004186 /* get the current counter value */
4187 val1 = (val & mask) >> shift;
4188
Ariel Elior889b9af2012-01-26 06:01:51 +00004189 /* set bit of that PF */
4190 val1 |= (1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004191
4192 /* clear the old value */
4193 val &= ~mask;
4194
4195 /* set the new one */
4196 val |= ((val1 << shift) & mask);
4197
4198 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004199 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004200}
4201
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004202/**
Ariel Elior889b9af2012-01-26 06:01:51 +00004203 * bnx2x_clear_pf_load - clear pf load mark
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004204 *
4205 * @bp: driver handle
4206 *
4207 * Should be run under rtnl lock.
4208 * Decrements the load counter for the current engine. Returns
Ariel Elior889b9af2012-01-26 06:01:51 +00004209 * whether other functions are still loaded
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004210 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004211bool bnx2x_clear_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004212{
Ariel Eliorf16da432012-01-26 06:01:50 +00004213 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004214 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4215 BNX2X_PATH0_LOAD_CNT_MASK;
4216 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4217 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004218
Ariel Eliorf16da432012-01-26 06:01:50 +00004219 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4220 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Merav Sicron51c1a582012-03-18 10:33:38 +00004221 DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004222
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004223 /* get the current counter value */
4224 val1 = (val & mask) >> shift;
4225
Ariel Elior889b9af2012-01-26 06:01:51 +00004226 /* clear bit of that PF */
4227 val1 &= ~(1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004228
4229 /* clear the old value */
4230 val &= ~mask;
4231
4232 /* set the new one */
4233 val |= ((val1 << shift) & mask);
4234
4235 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004236 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4237 return val1 != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004238}
4239
4240/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004241 * Read the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004242 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004243 * should be run under rtnl lock
4244 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004245static bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004246{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004247 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
4248 BNX2X_PATH0_LOAD_CNT_MASK);
4249 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4250 BNX2X_PATH0_LOAD_CNT_SHIFT);
4251 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4252
Merav Sicron51c1a582012-03-18 10:33:38 +00004253 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004254
4255 val = (val & mask) >> shift;
4256
Merav Sicron51c1a582012-03-18 10:33:38 +00004257 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
4258 engine, val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004259
Ariel Elior889b9af2012-01-26 06:01:51 +00004260 return val != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004261}
4262
Eric Dumazet1191cb82012-04-27 21:39:21 +00004263static void _print_next_block(int idx, const char *blk)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004264{
Joe Perchesf1deab52011-08-14 12:16:21 +00004265 pr_cont("%s%s", idx ? ", " : "", blk);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004266}
4267
Eric Dumazet1191cb82012-04-27 21:39:21 +00004268static int bnx2x_check_blocks_with_parity0(u32 sig, int par_num,
4269 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004270{
4271 int i = 0;
4272 u32 cur_bit = 0;
4273 for (i = 0; sig; i++) {
4274 cur_bit = ((u32)0x1 << i);
4275 if (sig & cur_bit) {
4276 switch (cur_bit) {
4277 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004278 if (print)
4279 _print_next_block(par_num++, "BRB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004280 break;
4281 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004282 if (print)
4283 _print_next_block(par_num++, "PARSER");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004284 break;
4285 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004286 if (print)
4287 _print_next_block(par_num++, "TSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004288 break;
4289 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004290 if (print)
4291 _print_next_block(par_num++,
4292 "SEARCHER");
4293 break;
4294 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
4295 if (print)
4296 _print_next_block(par_num++, "TCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004297 break;
4298 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004299 if (print)
4300 _print_next_block(par_num++, "TSEMI");
4301 break;
4302 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
4303 if (print)
4304 _print_next_block(par_num++, "XPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004305 break;
4306 }
4307
4308 /* Clear the bit */
4309 sig &= ~cur_bit;
4310 }
4311 }
4312
4313 return par_num;
4314}
4315
Eric Dumazet1191cb82012-04-27 21:39:21 +00004316static int bnx2x_check_blocks_with_parity1(u32 sig, int par_num,
4317 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004318{
4319 int i = 0;
4320 u32 cur_bit = 0;
4321 for (i = 0; sig; i++) {
4322 cur_bit = ((u32)0x1 << i);
4323 if (sig & cur_bit) {
4324 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004325 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
4326 if (print)
4327 _print_next_block(par_num++, "PBF");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004328 break;
4329 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004330 if (print)
4331 _print_next_block(par_num++, "QM");
4332 break;
4333 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
4334 if (print)
4335 _print_next_block(par_num++, "TM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004336 break;
4337 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004338 if (print)
4339 _print_next_block(par_num++, "XSDM");
4340 break;
4341 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
4342 if (print)
4343 _print_next_block(par_num++, "XCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004344 break;
4345 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004346 if (print)
4347 _print_next_block(par_num++, "XSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004348 break;
4349 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004350 if (print)
4351 _print_next_block(par_num++,
4352 "DOORBELLQ");
4353 break;
4354 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
4355 if (print)
4356 _print_next_block(par_num++, "NIG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004357 break;
4358 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004359 if (print)
4360 _print_next_block(par_num++,
4361 "VAUX PCI CORE");
4362 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004363 break;
4364 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004365 if (print)
4366 _print_next_block(par_num++, "DEBUG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004367 break;
4368 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004369 if (print)
4370 _print_next_block(par_num++, "USDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004371 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004372 case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
4373 if (print)
4374 _print_next_block(par_num++, "UCM");
4375 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004376 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004377 if (print)
4378 _print_next_block(par_num++, "USEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004379 break;
4380 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004381 if (print)
4382 _print_next_block(par_num++, "UPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004383 break;
4384 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004385 if (print)
4386 _print_next_block(par_num++, "CSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004387 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004388 case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
4389 if (print)
4390 _print_next_block(par_num++, "CCM");
4391 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004392 }
4393
4394 /* Clear the bit */
4395 sig &= ~cur_bit;
4396 }
4397 }
4398
4399 return par_num;
4400}
4401
Eric Dumazet1191cb82012-04-27 21:39:21 +00004402static int bnx2x_check_blocks_with_parity2(u32 sig, int par_num,
4403 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004404{
4405 int i = 0;
4406 u32 cur_bit = 0;
4407 for (i = 0; sig; i++) {
4408 cur_bit = ((u32)0x1 << i);
4409 if (sig & cur_bit) {
4410 switch (cur_bit) {
4411 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004412 if (print)
4413 _print_next_block(par_num++, "CSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004414 break;
4415 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004416 if (print)
4417 _print_next_block(par_num++, "PXP");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004418 break;
4419 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004420 if (print)
4421 _print_next_block(par_num++,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004422 "PXPPCICLOCKCLIENT");
4423 break;
4424 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004425 if (print)
4426 _print_next_block(par_num++, "CFC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004427 break;
4428 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004429 if (print)
4430 _print_next_block(par_num++, "CDU");
4431 break;
4432 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
4433 if (print)
4434 _print_next_block(par_num++, "DMAE");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004435 break;
4436 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004437 if (print)
4438 _print_next_block(par_num++, "IGU");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004439 break;
4440 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004441 if (print)
4442 _print_next_block(par_num++, "MISC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004443 break;
4444 }
4445
4446 /* Clear the bit */
4447 sig &= ~cur_bit;
4448 }
4449 }
4450
4451 return par_num;
4452}
4453
Eric Dumazet1191cb82012-04-27 21:39:21 +00004454static int bnx2x_check_blocks_with_parity3(u32 sig, int par_num,
4455 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004456{
4457 int i = 0;
4458 u32 cur_bit = 0;
4459 for (i = 0; sig; i++) {
4460 cur_bit = ((u32)0x1 << i);
4461 if (sig & cur_bit) {
4462 switch (cur_bit) {
4463 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004464 if (print)
4465 _print_next_block(par_num++, "MCP ROM");
4466 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004467 break;
4468 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004469 if (print)
4470 _print_next_block(par_num++,
4471 "MCP UMP RX");
4472 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004473 break;
4474 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004475 if (print)
4476 _print_next_block(par_num++,
4477 "MCP UMP TX");
4478 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004479 break;
4480 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004481 if (print)
4482 _print_next_block(par_num++,
4483 "MCP SCPAD");
4484 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004485 break;
4486 }
4487
4488 /* Clear the bit */
4489 sig &= ~cur_bit;
4490 }
4491 }
4492
4493 return par_num;
4494}
4495
Eric Dumazet1191cb82012-04-27 21:39:21 +00004496static int bnx2x_check_blocks_with_parity4(u32 sig, int par_num,
4497 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004498{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004499 int i = 0;
4500 u32 cur_bit = 0;
4501 for (i = 0; sig; i++) {
4502 cur_bit = ((u32)0x1 << i);
4503 if (sig & cur_bit) {
4504 switch (cur_bit) {
4505 case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
4506 if (print)
4507 _print_next_block(par_num++, "PGLUE_B");
4508 break;
4509 case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
4510 if (print)
4511 _print_next_block(par_num++, "ATC");
4512 break;
4513 }
4514
4515 /* Clear the bit */
4516 sig &= ~cur_bit;
4517 }
4518 }
4519
4520 return par_num;
4521}
4522
Eric Dumazet1191cb82012-04-27 21:39:21 +00004523static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
4524 u32 *sig)
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004525{
4526 if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4527 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4528 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4529 (sig[3] & HW_PRTY_ASSERT_SET_3) ||
4530 (sig[4] & HW_PRTY_ASSERT_SET_4)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004531 int par_num = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00004532 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
4533 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004534 sig[0] & HW_PRTY_ASSERT_SET_0,
4535 sig[1] & HW_PRTY_ASSERT_SET_1,
4536 sig[2] & HW_PRTY_ASSERT_SET_2,
4537 sig[3] & HW_PRTY_ASSERT_SET_3,
4538 sig[4] & HW_PRTY_ASSERT_SET_4);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004539 if (print)
4540 netdev_err(bp->dev,
4541 "Parity errors detected in blocks: ");
4542 par_num = bnx2x_check_blocks_with_parity0(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004543 sig[0] & HW_PRTY_ASSERT_SET_0, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004544 par_num = bnx2x_check_blocks_with_parity1(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004545 sig[1] & HW_PRTY_ASSERT_SET_1, par_num, global, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004546 par_num = bnx2x_check_blocks_with_parity2(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004547 sig[2] & HW_PRTY_ASSERT_SET_2, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004548 par_num = bnx2x_check_blocks_with_parity3(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004549 sig[3] & HW_PRTY_ASSERT_SET_3, par_num, global, print);
4550 par_num = bnx2x_check_blocks_with_parity4(
4551 sig[4] & HW_PRTY_ASSERT_SET_4, par_num, print);
4552
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004553 if (print)
4554 pr_cont("\n");
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004555
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004556 return true;
4557 } else
4558 return false;
4559}
4560
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004561/**
4562 * bnx2x_chk_parity_attn - checks for parity attentions.
4563 *
4564 * @bp: driver handle
4565 * @global: true if there was a global attention
4566 * @print: show parity attention in syslog
4567 */
4568bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004569{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004570 struct attn_route attn = { {0} };
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004571 int port = BP_PORT(bp);
4572
4573 attn.sig[0] = REG_RD(bp,
4574 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
4575 port*4);
4576 attn.sig[1] = REG_RD(bp,
4577 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
4578 port*4);
4579 attn.sig[2] = REG_RD(bp,
4580 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
4581 port*4);
4582 attn.sig[3] = REG_RD(bp,
4583 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
4584 port*4);
4585
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004586 if (!CHIP_IS_E1x(bp))
4587 attn.sig[4] = REG_RD(bp,
4588 MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
4589 port*4);
4590
4591 return bnx2x_parity_attn(bp, global, print, attn.sig);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004592}
4593
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004594
Eric Dumazet1191cb82012-04-27 21:39:21 +00004595static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004596{
4597 u32 val;
4598 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
4599
4600 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
4601 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
4602 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004603 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004604 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004605 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004606 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004607 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004608 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004609 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004610 if (val &
4611 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004612 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004613 if (val &
4614 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004615 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004616 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004617 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004618 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004619 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004620 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
Merav Sicron51c1a582012-03-18 10:33:38 +00004621 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004622 }
4623 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
4624 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
4625 BNX2X_ERR("ATC hw attention 0x%x\n", val);
4626 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
4627 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
4628 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
Merav Sicron51c1a582012-03-18 10:33:38 +00004629 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004630 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
Merav Sicron51c1a582012-03-18 10:33:38 +00004631 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004632 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
Merav Sicron51c1a582012-03-18 10:33:38 +00004633 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004634 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
4635 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
4636 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
Merav Sicron51c1a582012-03-18 10:33:38 +00004637 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004638 }
4639
4640 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4641 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
4642 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
4643 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4644 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
4645 }
4646
4647}
4648
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004649static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
4650{
4651 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004652 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004653 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004654 u32 reg_addr;
4655 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004656 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004657 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004658
4659 /* need to take HW lock because MCP or other port might also
4660 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004661 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004662
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004663 if (bnx2x_chk_parity_attn(bp, &global, true)) {
4664#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004665 bp->recovery_state = BNX2X_RECOVERY_INIT;
Ariel Elior7be08a72011-07-14 08:31:19 +00004666 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004667 /* Disable HW interrupts */
4668 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004669 /* In case of parity errors don't handle attentions so that
4670 * other function would "see" parity errors.
4671 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004672#else
4673 bnx2x_panic();
4674#endif
4675 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004676 return;
4677 }
4678
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004679 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
4680 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
4681 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
4682 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004683 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004684 attn.sig[4] =
4685 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
4686 else
4687 attn.sig[4] = 0;
4688
4689 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
4690 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004691
4692 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
4693 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004694 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004695
Merav Sicron51c1a582012-03-18 10:33:38 +00004696 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004697 index,
4698 group_mask->sig[0], group_mask->sig[1],
4699 group_mask->sig[2], group_mask->sig[3],
4700 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004701
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004702 bnx2x_attn_int_deasserted4(bp,
4703 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004704 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004705 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004706 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004707 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004708 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004709 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004710 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004711 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004712 }
4713 }
4714
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004715 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004716
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004717 if (bp->common.int_block == INT_BLOCK_HC)
4718 reg_addr = (HC_REG_COMMAND_REG + port*32 +
4719 COMMAND_REG_ATTN_BITS_CLR);
4720 else
4721 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004722
4723 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004724 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
4725 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07004726 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004727
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004728 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004729 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004730
4731 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
4732 MISC_REG_AEU_MASK_ATTN_FUNC_0;
4733
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004734 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
4735 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004736
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004737 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
4738 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004739 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004740 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
4741
4742 REG_WR(bp, reg_addr, aeu_mask);
4743 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004744
4745 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
4746 bp->attn_state &= ~deasserted;
4747 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
4748}
4749
4750static void bnx2x_attn_int(struct bnx2x *bp)
4751{
4752 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08004753 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
4754 attn_bits);
4755 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
4756 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004757 u32 attn_state = bp->attn_state;
4758
4759 /* look for changed bits */
4760 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
4761 u32 deasserted = ~attn_bits & attn_ack & attn_state;
4762
4763 DP(NETIF_MSG_HW,
4764 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
4765 attn_bits, attn_ack, asserted, deasserted);
4766
4767 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004768 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004769
4770 /* handle bits that were raised */
4771 if (asserted)
4772 bnx2x_attn_int_asserted(bp, asserted);
4773
4774 if (deasserted)
4775 bnx2x_attn_int_deasserted(bp, deasserted);
4776}
4777
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004778void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
4779 u16 index, u8 op, u8 update)
4780{
Ariel Eliordc1ba592013-01-01 05:22:30 +00004781 u32 igu_addr = bp->igu_base_addr;
4782 igu_addr += (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004783 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
4784 igu_addr);
4785}
4786
Eric Dumazet1191cb82012-04-27 21:39:21 +00004787static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004788{
4789 /* No memory barriers */
4790 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
4791 mmiowb(); /* keep prod updates ordered */
4792}
4793
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004794static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
4795 union event_ring_elem *elem)
4796{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004797 u8 err = elem->message.error;
4798
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004799 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00004800 (cid < bp->cnic_eth_dev.starting_cid &&
4801 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004802 return 1;
4803
4804 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
4805
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004806 if (unlikely(err)) {
4807
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004808 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
4809 cid);
Yuval Mintz823e1d92013-01-14 05:11:47 +00004810 bnx2x_panic_dump(bp, false);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004811 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004812 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004813 return 0;
4814}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004815
Eric Dumazet1191cb82012-04-27 21:39:21 +00004816static void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004817{
4818 struct bnx2x_mcast_ramrod_params rparam;
4819 int rc;
4820
4821 memset(&rparam, 0, sizeof(rparam));
4822
4823 rparam.mcast_obj = &bp->mcast_obj;
4824
4825 netif_addr_lock_bh(bp->dev);
4826
4827 /* Clear pending state for the last command */
4828 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
4829
4830 /* If there are pending mcast commands - send them */
4831 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
4832 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
4833 if (rc < 0)
4834 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
4835 rc);
4836 }
4837
4838 netif_addr_unlock_bh(bp->dev);
4839}
4840
Eric Dumazet1191cb82012-04-27 21:39:21 +00004841static void bnx2x_handle_classification_eqe(struct bnx2x *bp,
4842 union event_ring_elem *elem)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004843{
4844 unsigned long ramrod_flags = 0;
4845 int rc = 0;
4846 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
4847 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
4848
4849 /* Always push next commands out, don't wait here */
4850 __set_bit(RAMROD_CONT, &ramrod_flags);
4851
Yuval Mintz86564c32013-01-23 03:21:50 +00004852 switch (le32_to_cpu((__force __le32)elem->message.data.eth_event.echo)
4853 >> BNX2X_SWCID_SHIFT) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004854 case BNX2X_FILTER_MAC_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004855 DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
Merav Sicron55c11942012-11-07 00:45:48 +00004856 if (CNIC_LOADED(bp) && (cid == BNX2X_ISCSI_ETH_CID(bp)))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004857 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
4858 else
Barak Witkowski15192a82012-06-19 07:48:28 +00004859 vlan_mac_obj = &bp->sp_objs[cid].mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004860
4861 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004862 case BNX2X_FILTER_MCAST_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004863 DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004864 /* This is only relevant for 57710 where multicast MACs are
4865 * configured as unicast MACs using the same ramrod.
4866 */
4867 bnx2x_handle_mcast_eqe(bp);
4868 return;
4869 default:
4870 BNX2X_ERR("Unsupported classification command: %d\n",
4871 elem->message.data.eth_event.echo);
4872 return;
4873 }
4874
4875 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
4876
4877 if (rc < 0)
4878 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
4879 else if (rc > 0)
4880 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
4881
4882}
4883
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004884static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004885
Eric Dumazet1191cb82012-04-27 21:39:21 +00004886static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004887{
4888 netif_addr_lock_bh(bp->dev);
4889
4890 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
4891
4892 /* Send rx_mode command again if was requested */
4893 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
4894 bnx2x_set_storm_rx_mode(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004895 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
4896 &bp->sp_state))
4897 bnx2x_set_iscsi_eth_rx_mode(bp, true);
4898 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
4899 &bp->sp_state))
4900 bnx2x_set_iscsi_eth_rx_mode(bp, false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004901
4902 netif_addr_unlock_bh(bp->dev);
4903}
4904
Eric Dumazet1191cb82012-04-27 21:39:21 +00004905static void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
Barak Witkowskia3348722012-04-23 03:04:46 +00004906 union event_ring_elem *elem)
4907{
4908 if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
4909 DP(BNX2X_MSG_SP,
4910 "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
4911 elem->message.data.vif_list_event.func_bit_map);
4912 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
4913 elem->message.data.vif_list_event.func_bit_map);
4914 } else if (elem->message.data.vif_list_event.echo ==
4915 VIF_LIST_RULE_SET) {
4916 DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
4917 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
4918 }
4919}
4920
4921/* called with rtnl_lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004922static void bnx2x_after_function_update(struct bnx2x *bp)
Barak Witkowskia3348722012-04-23 03:04:46 +00004923{
4924 int q, rc;
4925 struct bnx2x_fastpath *fp;
4926 struct bnx2x_queue_state_params queue_params = {NULL};
4927 struct bnx2x_queue_update_params *q_update_params =
4928 &queue_params.params.update;
4929
Yuval Mintz2de67432013-01-23 03:21:43 +00004930 /* Send Q update command with afex vlan removal values for all Qs */
Barak Witkowskia3348722012-04-23 03:04:46 +00004931 queue_params.cmd = BNX2X_Q_CMD_UPDATE;
4932
4933 /* set silent vlan removal values according to vlan mode */
4934 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
4935 &q_update_params->update_flags);
4936 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
4937 &q_update_params->update_flags);
4938 __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
4939
4940 /* in access mode mark mask and value are 0 to strip all vlans */
4941 if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
4942 q_update_params->silent_removal_value = 0;
4943 q_update_params->silent_removal_mask = 0;
4944 } else {
4945 q_update_params->silent_removal_value =
4946 (bp->afex_def_vlan_tag & VLAN_VID_MASK);
4947 q_update_params->silent_removal_mask = VLAN_VID_MASK;
4948 }
4949
4950 for_each_eth_queue(bp, q) {
4951 /* Set the appropriate Queue object */
4952 fp = &bp->fp[q];
Barak Witkowski15192a82012-06-19 07:48:28 +00004953 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00004954
4955 /* send the ramrod */
4956 rc = bnx2x_queue_state_change(bp, &queue_params);
4957 if (rc < 0)
4958 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
4959 q);
4960 }
4961
Yuval Mintzfea75642013-04-10 13:34:39 +03004962 if (!NO_FCOE(bp) && CNIC_ENABLED(bp)) {
Merav Sicron65565882012-06-19 07:48:26 +00004963 fp = &bp->fp[FCOE_IDX(bp)];
Barak Witkowski15192a82012-06-19 07:48:28 +00004964 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00004965
4966 /* clear pending completion bit */
4967 __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
4968
4969 /* mark latest Q bit */
4970 smp_mb__before_clear_bit();
4971 set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
4972 smp_mb__after_clear_bit();
4973
4974 /* send Q update ramrod for FCoE Q */
4975 rc = bnx2x_queue_state_change(bp, &queue_params);
4976 if (rc < 0)
4977 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
4978 q);
4979 } else {
4980 /* If no FCoE ring - ACK MCP now */
4981 bnx2x_link_report(bp);
4982 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
4983 }
Barak Witkowskia3348722012-04-23 03:04:46 +00004984}
4985
Eric Dumazet1191cb82012-04-27 21:39:21 +00004986static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004987 struct bnx2x *bp, u32 cid)
4988{
Joe Perches94f05b02011-08-14 12:16:20 +00004989 DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00004990
4991 if (CNIC_LOADED(bp) && (cid == BNX2X_FCOE_ETH_CID(bp)))
Barak Witkowski15192a82012-06-19 07:48:28 +00004992 return &bnx2x_fcoe_sp_obj(bp, q_obj);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004993 else
Barak Witkowski15192a82012-06-19 07:48:28 +00004994 return &bp->sp_objs[CID_TO_FP(cid, bp)].q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004995}
4996
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004997static void bnx2x_eq_int(struct bnx2x *bp)
4998{
4999 u16 hw_cons, sw_cons, sw_prod;
5000 union event_ring_elem *elem;
Merav Sicron55c11942012-11-07 00:45:48 +00005001 u8 echo;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005002 u32 cid;
5003 u8 opcode;
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005004 int rc, spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005005 struct bnx2x_queue_sp_obj *q_obj;
5006 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
5007 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005008
5009 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
5010
5011 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
5012 * when we get the the next-page we nned to adjust so the loop
5013 * condition below will be met. The next element is the size of a
5014 * regular element and hence incrementing by 1
5015 */
5016 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
5017 hw_cons++;
5018
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005019 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005020 * specific bp, thus there is no need in "paired" read memory
5021 * barrier here.
5022 */
5023 sw_cons = bp->eq_cons;
5024 sw_prod = bp->eq_prod;
5025
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005026 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005027 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005028
5029 for (; sw_cons != hw_cons;
5030 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
5031
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005032 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
5033
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005034 rc = bnx2x_iov_eq_sp_event(bp, elem);
5035 if (!rc) {
5036 DP(BNX2X_MSG_IOV, "bnx2x_iov_eq_sp_event returned %d\n",
5037 rc);
5038 goto next_spqe;
5039 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005040
Yuval Mintz86564c32013-01-23 03:21:50 +00005041 /* elem CID originates from FW; actually LE */
5042 cid = SW_CID((__force __le32)
5043 elem->message.data.cfc_del_event.cid);
5044 opcode = elem->message.opcode;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005045
5046 /* handle eq element */
5047 switch (opcode) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005048 case EVENT_RING_OPCODE_VF_PF_CHANNEL:
5049 DP(BNX2X_MSG_IOV, "vf pf channel element on eq\n");
5050 bnx2x_vf_mbx(bp, &elem->message.data.vf_pf_event);
5051 continue;
5052
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005053 case EVENT_RING_OPCODE_STAT_QUERY:
Merav Sicron51c1a582012-03-18 10:33:38 +00005054 DP(BNX2X_MSG_SP | BNX2X_MSG_STATS,
5055 "got statistics comp event %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005056 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005057 /* nothing to do with stats comp */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005058 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005059
5060 case EVENT_RING_OPCODE_CFC_DEL:
5061 /* handle according to cid range */
5062 /*
5063 * we may want to verify here that the bp state is
5064 * HALTING
5065 */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005066 DP(BNX2X_MSG_SP,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005067 "got delete ramrod for MULTI[%d]\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005068
5069 if (CNIC_LOADED(bp) &&
5070 !bnx2x_cnic_handle_cfc_del(bp, cid, elem))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005071 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005072
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005073 q_obj = bnx2x_cid_to_q_obj(bp, cid);
5074
5075 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
5076 break;
5077
5078
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005079
5080 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005081
5082 case EVENT_RING_OPCODE_STOP_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005083 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005084 if (f_obj->complete_cmd(bp, f_obj,
5085 BNX2X_F_CMD_TX_STOP))
5086 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005087 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
5088 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005089
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005090 case EVENT_RING_OPCODE_START_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005091 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005092 if (f_obj->complete_cmd(bp, f_obj,
5093 BNX2X_F_CMD_TX_START))
5094 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005095 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
5096 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005097
Barak Witkowskia3348722012-04-23 03:04:46 +00005098 case EVENT_RING_OPCODE_FUNCTION_UPDATE:
Merav Sicron55c11942012-11-07 00:45:48 +00005099 echo = elem->message.data.function_update_event.echo;
5100 if (echo == SWITCH_UPDATE) {
5101 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5102 "got FUNC_SWITCH_UPDATE ramrod\n");
5103 if (f_obj->complete_cmd(
5104 bp, f_obj, BNX2X_F_CMD_SWITCH_UPDATE))
5105 break;
Barak Witkowskia3348722012-04-23 03:04:46 +00005106
Merav Sicron55c11942012-11-07 00:45:48 +00005107 } else {
5108 DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
5109 "AFEX: ramrod completed FUNCTION_UPDATE\n");
5110 f_obj->complete_cmd(bp, f_obj,
5111 BNX2X_F_CMD_AFEX_UPDATE);
Barak Witkowskia3348722012-04-23 03:04:46 +00005112
Merav Sicron55c11942012-11-07 00:45:48 +00005113 /* We will perform the Queues update from
5114 * sp_rtnl task as all Queue SP operations
5115 * should run under rtnl_lock.
5116 */
5117 smp_mb__before_clear_bit();
5118 set_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE,
5119 &bp->sp_rtnl_state);
5120 smp_mb__after_clear_bit();
5121
5122 schedule_delayed_work(&bp->sp_rtnl_task, 0);
5123 }
5124
Barak Witkowskia3348722012-04-23 03:04:46 +00005125 goto next_spqe;
5126
5127 case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
5128 f_obj->complete_cmd(bp, f_obj,
5129 BNX2X_F_CMD_AFEX_VIFLISTS);
5130 bnx2x_after_afex_vif_lists(bp, elem);
5131 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005132 case EVENT_RING_OPCODE_FUNCTION_START:
Merav Sicron51c1a582012-03-18 10:33:38 +00005133 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5134 "got FUNC_START ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005135 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
5136 break;
5137
5138 goto next_spqe;
5139
5140 case EVENT_RING_OPCODE_FUNCTION_STOP:
Merav Sicron51c1a582012-03-18 10:33:38 +00005141 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5142 "got FUNC_STOP ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005143 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
5144 break;
5145
5146 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005147 }
5148
5149 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005150 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
5151 BNX2X_STATE_OPEN):
5152 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005153 BNX2X_STATE_OPENING_WAIT4_PORT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005154 cid = elem->message.data.eth_event.echo &
5155 BNX2X_SWCID_MASK;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005156 DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005157 cid);
5158 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005159 break;
5160
5161 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
5162 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005163 case (EVENT_RING_OPCODE_SET_MAC |
5164 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005165 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5166 BNX2X_STATE_OPEN):
5167 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5168 BNX2X_STATE_DIAG):
5169 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5170 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005171 DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005172 bnx2x_handle_classification_eqe(bp, elem);
5173 break;
5174
5175 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5176 BNX2X_STATE_OPEN):
5177 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5178 BNX2X_STATE_DIAG):
5179 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5180 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005181 DP(BNX2X_MSG_SP, "got mcast ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005182 bnx2x_handle_mcast_eqe(bp);
5183 break;
5184
5185 case (EVENT_RING_OPCODE_FILTERS_RULES |
5186 BNX2X_STATE_OPEN):
5187 case (EVENT_RING_OPCODE_FILTERS_RULES |
5188 BNX2X_STATE_DIAG):
5189 case (EVENT_RING_OPCODE_FILTERS_RULES |
5190 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005191 DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005192 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005193 break;
5194 default:
5195 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005196 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
5197 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005198 }
5199next_spqe:
5200 spqe_cnt++;
5201 } /* for */
5202
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00005203 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005204 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005205
5206 bp->eq_cons = sw_cons;
5207 bp->eq_prod = sw_prod;
5208 /* Make sure that above mem writes were issued towards the memory */
5209 smp_wmb();
5210
5211 /* update producer */
5212 bnx2x_update_eq_prod(bp, bp->eq_prod);
5213}
5214
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005215static void bnx2x_sp_task(struct work_struct *work)
5216{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08005217 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005218
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005219 DP(BNX2X_MSG_SP, "sp task invoked\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005220
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005221 /* make sure the atomic interupt_occurred has been written */
5222 smp_rmb();
5223 if (atomic_read(&bp->interrupt_occurred)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005224
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005225 /* what work needs to be performed? */
5226 u16 status = bnx2x_update_dsb_idx(bp);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005227
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005228 DP(BNX2X_MSG_SP, "status %x\n", status);
5229 DP(BNX2X_MSG_SP, "setting interrupt_occurred to 0\n");
5230 atomic_set(&bp->interrupt_occurred, 0);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005231
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005232 /* HW attentions */
5233 if (status & BNX2X_DEF_SB_ATT_IDX) {
5234 bnx2x_attn_int(bp);
5235 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00005236 }
Merav Sicron55c11942012-11-07 00:45:48 +00005237
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005238 /* SP events: STAT_QUERY and others */
5239 if (status & BNX2X_DEF_SB_IDX) {
5240 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005241
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005242 if (FCOE_INIT(bp) &&
5243 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
5244 /* Prevent local bottom-halves from running as
5245 * we are going to change the local NAPI list.
5246 */
5247 local_bh_disable();
5248 napi_schedule(&bnx2x_fcoe(bp, napi));
5249 local_bh_enable();
5250 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005251
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005252 /* Handle EQ completions */
5253 bnx2x_eq_int(bp);
5254 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
5255 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
5256
5257 status &= ~BNX2X_DEF_SB_IDX;
5258 }
5259
5260 /* if status is non zero then perhaps something went wrong */
5261 if (unlikely(status))
5262 DP(BNX2X_MSG_SP,
5263 "got an unknown interrupt! (status 0x%x)\n", status);
5264
5265 /* ack status block only if something was actually handled */
5266 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
5267 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
5268
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005269 }
5270
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005271 /* must be called after the EQ processing (since eq leads to sriov
5272 * ramrod completion flows).
5273 * This flow may have been scheduled by the arrival of a ramrod
5274 * completion, or by the sriov code rescheduling itself.
5275 */
5276 bnx2x_iov_sp_task(bp);
Barak Witkowskia3348722012-04-23 03:04:46 +00005277
5278 /* afex - poll to check if VIFSET_ACK should be sent to MFW */
5279 if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
5280 &bp->sp_state)) {
5281 bnx2x_link_report(bp);
5282 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5283 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005284}
5285
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005286irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005287{
5288 struct net_device *dev = dev_instance;
5289 struct bnx2x *bp = netdev_priv(dev);
5290
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005291 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
5292 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005293
5294#ifdef BNX2X_STOP_ON_ERROR
5295 if (unlikely(bp->panic))
5296 return IRQ_HANDLED;
5297#endif
5298
Merav Sicron55c11942012-11-07 00:45:48 +00005299 if (CNIC_LOADED(bp)) {
Michael Chan993ac7b2009-10-10 13:46:56 +00005300 struct cnic_ops *c_ops;
5301
5302 rcu_read_lock();
5303 c_ops = rcu_dereference(bp->cnic_ops);
5304 if (c_ops)
5305 c_ops->cnic_handler(bp->cnic_data, NULL);
5306 rcu_read_unlock();
5307 }
Merav Sicron55c11942012-11-07 00:45:48 +00005308
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005309 /* schedule sp task to perform default status block work, ack
5310 * attentions and enable interrupts.
5311 */
5312 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005313
5314 return IRQ_HANDLED;
5315}
5316
5317/* end of slow path */
5318
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005319
5320void bnx2x_drv_pulse(struct bnx2x *bp)
5321{
5322 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
5323 bp->fw_drv_pulse_wr_seq);
5324}
5325
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005326static void bnx2x_timer(unsigned long data)
5327{
5328 struct bnx2x *bp = (struct bnx2x *) data;
5329
5330 if (!netif_running(bp->dev))
5331 return;
5332
Ariel Elior67c431a2013-01-01 05:22:36 +00005333 if (IS_PF(bp) &&
5334 !BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005335 int mb_idx = BP_FW_MB_IDX(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005336 u32 drv_pulse;
5337 u32 mcp_pulse;
5338
5339 ++bp->fw_drv_pulse_wr_seq;
5340 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
5341 /* TBD - add SYSTEM_TIME */
5342 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005343 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005344
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005345 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005346 MCP_PULSE_SEQ_MASK);
5347 /* The delta between driver pulse and mcp response
5348 * should be 1 (before mcp response) or 0 (after mcp response)
5349 */
5350 if ((drv_pulse != mcp_pulse) &&
5351 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
5352 /* someone lost a heartbeat... */
5353 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
5354 drv_pulse, mcp_pulse);
5355 }
5356 }
5357
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07005358 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005359 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005360
Ariel Eliorabc5a022013-01-01 05:22:43 +00005361 /* sample pf vf bulletin board for new posts from pf */
5362 if (IS_VF(bp))
5363 bnx2x_sample_bulletin(bp);
5364
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005365 mod_timer(&bp->timer, jiffies + bp->current_interval);
5366}
5367
5368/* end of Statistics */
5369
5370/* nic init */
5371
5372/*
5373 * nic init service functions
5374 */
5375
Eric Dumazet1191cb82012-04-27 21:39:21 +00005376static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005377{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005378 u32 i;
5379 if (!(len%4) && !(addr%4))
5380 for (i = 0; i < len; i += 4)
5381 REG_WR(bp, addr + i, fill);
5382 else
5383 for (i = 0; i < len; i++)
5384 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005385
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005386}
5387
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005388/* helper: writes FP SP data to FW - data_size in dwords */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005389static void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
5390 int fw_sb_id,
5391 u32 *sb_data_p,
5392 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005393{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005394 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005395 for (index = 0; index < data_size; index++)
5396 REG_WR(bp, BAR_CSTRORM_INTMEM +
5397 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
5398 sizeof(u32)*index,
5399 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005400}
5401
Eric Dumazet1191cb82012-04-27 21:39:21 +00005402static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005403{
5404 u32 *sb_data_p;
5405 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005406 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005407 struct hc_status_block_data_e1x sb_data_e1x;
5408
5409 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005410 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005411 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005412 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005413 sb_data_e2.common.p_func.vf_valid = false;
5414 sb_data_p = (u32 *)&sb_data_e2;
5415 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
5416 } else {
5417 memset(&sb_data_e1x, 0,
5418 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005419 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005420 sb_data_e1x.common.p_func.vf_valid = false;
5421 sb_data_p = (u32 *)&sb_data_e1x;
5422 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
5423 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005424 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5425
5426 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5427 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
5428 CSTORM_STATUS_BLOCK_SIZE);
5429 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5430 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
5431 CSTORM_SYNC_BLOCK_SIZE);
5432}
5433
5434/* helper: writes SP SB data to FW */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005435static void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005436 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005437{
5438 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005439 int i;
5440 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
5441 REG_WR(bp, BAR_CSTRORM_INTMEM +
5442 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
5443 i*sizeof(u32),
5444 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005445}
5446
Eric Dumazet1191cb82012-04-27 21:39:21 +00005447static void bnx2x_zero_sp_sb(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005448{
5449 int func = BP_FUNC(bp);
5450 struct hc_sp_status_block_data sp_sb_data;
5451 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5452
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005453 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005454 sp_sb_data.p_func.vf_valid = false;
5455
5456 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
5457
5458 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5459 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
5460 CSTORM_SP_STATUS_BLOCK_SIZE);
5461 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5462 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
5463 CSTORM_SP_SYNC_BLOCK_SIZE);
5464
5465}
5466
5467
Eric Dumazet1191cb82012-04-27 21:39:21 +00005468static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005469 int igu_sb_id, int igu_seg_id)
5470{
5471 hc_sm->igu_sb_id = igu_sb_id;
5472 hc_sm->igu_seg_id = igu_seg_id;
5473 hc_sm->timer_value = 0xFF;
5474 hc_sm->time_to_expire = 0xFFFFFFFF;
5475}
5476
David S. Miller8decf862011-09-22 03:23:13 -04005477
5478/* allocates state machine ids. */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005479static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
David S. Miller8decf862011-09-22 03:23:13 -04005480{
5481 /* zero out state machine indices */
5482 /* rx indices */
5483 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5484
5485 /* tx indices */
5486 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5487 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
5488 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
5489 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
5490
5491 /* map indices */
5492 /* rx indices */
5493 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
5494 SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5495
5496 /* tx indices */
5497 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
5498 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5499 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
5500 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5501 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
5502 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5503 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
5504 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5505}
5506
Ariel Eliorb93288d2013-01-01 05:22:35 +00005507void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005508 u8 vf_valid, int fw_sb_id, int igu_sb_id)
5509{
5510 int igu_seg_id;
5511
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005512 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005513 struct hc_status_block_data_e1x sb_data_e1x;
5514 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005515 int data_size;
5516 u32 *sb_data_p;
5517
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005518 if (CHIP_INT_MODE_IS_BC(bp))
5519 igu_seg_id = HC_SEG_ACCESS_NORM;
5520 else
5521 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005522
5523 bnx2x_zero_fp_sb(bp, fw_sb_id);
5524
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005525 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005526 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005527 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005528 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
5529 sb_data_e2.common.p_func.vf_id = vfid;
5530 sb_data_e2.common.p_func.vf_valid = vf_valid;
5531 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
5532 sb_data_e2.common.same_igu_sb_1b = true;
5533 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
5534 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
5535 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005536 sb_data_p = (u32 *)&sb_data_e2;
5537 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005538 bnx2x_map_sb_state_machines(sb_data_e2.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005539 } else {
5540 memset(&sb_data_e1x, 0,
5541 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005542 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005543 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
5544 sb_data_e1x.common.p_func.vf_id = 0xff;
5545 sb_data_e1x.common.p_func.vf_valid = false;
5546 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
5547 sb_data_e1x.common.same_igu_sb_1b = true;
5548 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
5549 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
5550 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005551 sb_data_p = (u32 *)&sb_data_e1x;
5552 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005553 bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005554 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005555
5556 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
5557 igu_sb_id, igu_seg_id);
5558 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
5559 igu_sb_id, igu_seg_id);
5560
Merav Sicron51c1a582012-03-18 10:33:38 +00005561 DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005562
Yuval Mintz86564c32013-01-23 03:21:50 +00005563 /* write indices to HW - PCI guarantees endianity of regpairs */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005564 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5565}
5566
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005567static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005568 u16 tx_usec, u16 rx_usec)
5569{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005570 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005571 false, rx_usec);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005572 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5573 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
5574 tx_usec);
5575 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5576 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
5577 tx_usec);
5578 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5579 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
5580 tx_usec);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005581}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005582
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005583static void bnx2x_init_def_sb(struct bnx2x *bp)
5584{
5585 struct host_sp_status_block *def_sb = bp->def_status_blk;
5586 dma_addr_t mapping = bp->def_status_blk_mapping;
5587 int igu_sp_sb_index;
5588 int igu_seg_id;
5589 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005590 int func = BP_FUNC(bp);
David S. Miller88c51002011-10-07 13:38:43 -04005591 int reg_offset, reg_offset_en5;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005592 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005593 int index;
5594 struct hc_sp_status_block_data sp_sb_data;
5595 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5596
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005597 if (CHIP_INT_MODE_IS_BC(bp)) {
5598 igu_sp_sb_index = DEF_SB_IGU_ID;
5599 igu_seg_id = HC_SEG_ACCESS_DEF;
5600 } else {
5601 igu_sp_sb_index = bp->igu_dsb_id;
5602 igu_seg_id = IGU_SEG_ACCESS_DEF;
5603 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005604
5605 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005606 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005607 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005608 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005609
Eliezer Tamir49d66772008-02-28 11:53:13 -08005610 bp->attn_state = 0;
5611
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005612 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5613 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
David S. Miller88c51002011-10-07 13:38:43 -04005614 reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
5615 MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005616 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005617 int sindex;
5618 /* take care of sig[0]..sig[4] */
5619 for (sindex = 0; sindex < 4; sindex++)
5620 bp->attn_group[index].sig[sindex] =
5621 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005622
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005623 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005624 /*
5625 * enable5 is separate from the rest of the registers,
5626 * and therefore the address skip is 4
5627 * and not 16 between the different groups
5628 */
5629 bp->attn_group[index].sig[4] = REG_RD(bp,
David S. Miller88c51002011-10-07 13:38:43 -04005630 reg_offset_en5 + 0x4*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005631 else
5632 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005633 }
5634
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005635 if (bp->common.int_block == INT_BLOCK_HC) {
5636 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
5637 HC_REG_ATTN_MSG0_ADDR_L);
5638
5639 REG_WR(bp, reg_offset, U64_LO(section));
5640 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005641 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005642 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
5643 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
5644 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005645
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005646 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
5647 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005648
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005649 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005650
Yuval Mintz86564c32013-01-23 03:21:50 +00005651 /* PCI guarantees endianity of regpairs */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005652 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005653 sp_sb_data.host_sb_addr.lo = U64_LO(section);
5654 sp_sb_data.host_sb_addr.hi = U64_HI(section);
5655 sp_sb_data.igu_sb_id = igu_sp_sb_index;
5656 sp_sb_data.igu_seg_id = igu_seg_id;
5657 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005658 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005659 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005660
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005661 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005662
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005663 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005664}
5665
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005666void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005667{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005668 int i;
5669
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005670 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005671 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07005672 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005673}
5674
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005675static void bnx2x_init_sp_ring(struct bnx2x *bp)
5676{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005677 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005678 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005679
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005680 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005681 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
5682 bp->spq_prod_bd = bp->spq;
5683 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005684}
5685
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005686static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005687{
5688 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005689 for (i = 1; i <= NUM_EQ_PAGES; i++) {
5690 union event_ring_elem *elem =
5691 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005692
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005693 elem->next_page.addr.hi =
5694 cpu_to_le32(U64_HI(bp->eq_mapping +
5695 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
5696 elem->next_page.addr.lo =
5697 cpu_to_le32(U64_LO(bp->eq_mapping +
5698 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005699 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005700 bp->eq_cons = 0;
5701 bp->eq_prod = NUM_EQ_DESC;
5702 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005703 /* we want a warning message before it gets rought... */
5704 atomic_set(&bp->eq_spq_left,
5705 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005706}
5707
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005708/* called with netif_addr_lock_bh() */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005709int bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
5710 unsigned long rx_mode_flags,
5711 unsigned long rx_accept_flags,
5712 unsigned long tx_accept_flags,
5713 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00005714{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005715 struct bnx2x_rx_mode_ramrod_params ramrod_param;
5716 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00005717
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005718 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00005719
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005720 /* Prepare ramrod parameters */
5721 ramrod_param.cid = 0;
5722 ramrod_param.cl_id = cl_id;
5723 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
5724 ramrod_param.func_id = BP_FUNC(bp);
5725
5726 ramrod_param.pstate = &bp->sp_state;
5727 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
5728
5729 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
5730 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
5731
5732 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5733
5734 ramrod_param.ramrod_flags = ramrod_flags;
5735 ramrod_param.rx_mode_flags = rx_mode_flags;
5736
5737 ramrod_param.rx_accept_flags = rx_accept_flags;
5738 ramrod_param.tx_accept_flags = tx_accept_flags;
5739
5740 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
5741 if (rc < 0) {
5742 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
Yuval Mintz924d75a2013-01-23 03:21:44 +00005743 return rc;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005744 }
Yuval Mintz924d75a2013-01-23 03:21:44 +00005745
5746 return 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005747}
5748
Yuval Mintz86564c32013-01-23 03:21:50 +00005749static int bnx2x_fill_accept_flags(struct bnx2x *bp, u32 rx_mode,
5750 unsigned long *rx_accept_flags,
5751 unsigned long *tx_accept_flags)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005752{
Yuval Mintz924d75a2013-01-23 03:21:44 +00005753 /* Clear the flags first */
5754 *rx_accept_flags = 0;
5755 *tx_accept_flags = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005756
Yuval Mintz924d75a2013-01-23 03:21:44 +00005757 switch (rx_mode) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005758 case BNX2X_RX_MODE_NONE:
5759 /*
5760 * 'drop all' supersedes any accept flags that may have been
5761 * passed to the function.
5762 */
5763 break;
5764 case BNX2X_RX_MODE_NORMAL:
Yuval Mintz924d75a2013-01-23 03:21:44 +00005765 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
5766 __set_bit(BNX2X_ACCEPT_MULTICAST, rx_accept_flags);
5767 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005768
5769 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005770 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
5771 __set_bit(BNX2X_ACCEPT_MULTICAST, tx_accept_flags);
5772 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005773
5774 break;
5775 case BNX2X_RX_MODE_ALLMULTI:
Yuval Mintz924d75a2013-01-23 03:21:44 +00005776 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
5777 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
5778 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005779
5780 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005781 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
5782 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
5783 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005784
5785 break;
5786 case BNX2X_RX_MODE_PROMISC:
5787 /* According to deffinition of SI mode, iface in promisc mode
5788 * should receive matched and unmatched (in resolution of port)
5789 * unicast packets.
5790 */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005791 __set_bit(BNX2X_ACCEPT_UNMATCHED, rx_accept_flags);
5792 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
5793 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
5794 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005795
5796 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005797 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
5798 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005799
5800 if (IS_MF_SI(bp))
Yuval Mintz924d75a2013-01-23 03:21:44 +00005801 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005802 else
Yuval Mintz924d75a2013-01-23 03:21:44 +00005803 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005804
5805 break;
5806 default:
Yuval Mintz924d75a2013-01-23 03:21:44 +00005807 BNX2X_ERR("Unknown rx_mode: %d\n", rx_mode);
5808 return -EINVAL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005809 }
5810
Yuval Mintz924d75a2013-01-23 03:21:44 +00005811 /* Set ACCEPT_ANY_VLAN as we do not enable filtering by VLAN */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005812 if (bp->rx_mode != BNX2X_RX_MODE_NONE) {
Yuval Mintz924d75a2013-01-23 03:21:44 +00005813 __set_bit(BNX2X_ACCEPT_ANY_VLAN, rx_accept_flags);
5814 __set_bit(BNX2X_ACCEPT_ANY_VLAN, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005815 }
5816
Yuval Mintz924d75a2013-01-23 03:21:44 +00005817 return 0;
5818}
5819
5820/* called with netif_addr_lock_bh() */
5821int bnx2x_set_storm_rx_mode(struct bnx2x *bp)
5822{
5823 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
5824 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
5825 int rc;
5826
5827 if (!NO_FCOE(bp))
5828 /* Configure rx_mode of FCoE Queue */
5829 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
5830
5831 rc = bnx2x_fill_accept_flags(bp, bp->rx_mode, &rx_accept_flags,
5832 &tx_accept_flags);
5833 if (rc)
5834 return rc;
5835
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005836 __set_bit(RAMROD_RX, &ramrod_flags);
5837 __set_bit(RAMROD_TX, &ramrod_flags);
5838
Yuval Mintz924d75a2013-01-23 03:21:44 +00005839 return bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags,
5840 rx_accept_flags, tx_accept_flags,
5841 ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005842}
5843
Eilon Greenstein471de712008-08-13 15:49:35 -07005844static void bnx2x_init_internal_common(struct bnx2x *bp)
5845{
5846 int i;
5847
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005848 if (IS_MF_SI(bp))
5849 /*
5850 * In switch independent mode, the TSTORM needs to accept
5851 * packets that failed classification, since approximate match
5852 * mac addresses aren't written to NIG LLH
5853 */
5854 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5855 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005856 else if (!CHIP_IS_E1(bp)) /* 57710 doesn't support MF */
5857 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5858 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 0);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005859
Eilon Greenstein471de712008-08-13 15:49:35 -07005860 /* Zero this manually as its initialization is
5861 currently missing in the initTool */
5862 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
5863 REG_WR(bp, BAR_USTRORM_INTMEM +
5864 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005865 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005866 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
5867 CHIP_INT_MODE_IS_BC(bp) ?
5868 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
5869 }
Eilon Greenstein471de712008-08-13 15:49:35 -07005870}
5871
Eilon Greenstein471de712008-08-13 15:49:35 -07005872static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
5873{
5874 switch (load_code) {
5875 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005876 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07005877 bnx2x_init_internal_common(bp);
5878 /* no break */
5879
5880 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005881 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07005882 /* no break */
5883
5884 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005885 /* internal memory per function is
5886 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07005887 break;
5888
5889 default:
5890 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5891 break;
5892 }
5893}
5894
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005895static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
5896{
Merav Sicron55c11942012-11-07 00:45:48 +00005897 return fp->bp->igu_base_sb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005898}
5899
5900static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
5901{
Merav Sicron55c11942012-11-07 00:45:48 +00005902 return fp->bp->base_fw_ndsb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005903}
5904
Eric Dumazet1191cb82012-04-27 21:39:21 +00005905static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005906{
5907 if (CHIP_IS_E1x(fp->bp))
5908 return BP_L_ID(fp->bp) + fp->index;
5909 else /* We want Client ID to be the same as IGU SB ID for 57712 */
5910 return bnx2x_fp_igu_sb_id(fp);
5911}
5912
Ariel Elior6383c0b2011-07-14 08:31:57 +00005913static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005914{
5915 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Ariel Elior6383c0b2011-07-14 08:31:57 +00005916 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005917 unsigned long q_type = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00005918 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
Dmitry Kravkovf233caf2011-11-13 04:34:22 +00005919 fp->rx_queue = fp_idx;
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005920 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005921 fp->cl_id = bnx2x_fp_cl_id(fp);
5922 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
5923 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005924 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005925 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
5926
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005927 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005928 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Ariel Elior7a752992012-01-26 06:01:53 +00005929
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005930 /* Setup SB indicies */
5931 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005932
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005933 /* Configure Queue State object */
5934 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
5935 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005936
5937 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
5938
5939 /* init tx data */
5940 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00005941 bnx2x_init_txdata(bp, fp->txdata_ptr[cos],
5942 CID_COS_TO_TX_ONLY_CID(fp->cid, cos, bp),
5943 FP_COS_TO_TXQ(fp, cos, bp),
5944 BNX2X_TX_SB_INDEX_BASE + cos, fp);
5945 cids[cos] = fp->txdata_ptr[cos]->cid;
Ariel Elior6383c0b2011-07-14 08:31:57 +00005946 }
5947
Ariel Eliorad5afc82013-01-01 05:22:26 +00005948 /* nothing more for vf to do here */
5949 if (IS_VF(bp))
5950 return;
5951
5952 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
5953 fp->fw_sb_id, fp->igu_sb_id);
5954 bnx2x_update_fpsb_idx(fp);
Barak Witkowski15192a82012-06-19 07:48:28 +00005955 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id, cids,
5956 fp->max_cos, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
Ariel Elior6383c0b2011-07-14 08:31:57 +00005957 bnx2x_sp_mapping(bp, q_rdata), q_type);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005958
5959 /**
5960 * Configure classification DBs: Always enable Tx switching
5961 */
5962 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
5963
Ariel Eliorad5afc82013-01-01 05:22:26 +00005964 DP(NETIF_MSG_IFUP,
5965 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
5966 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
5967 fp->igu_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005968}
5969
Eric Dumazet1191cb82012-04-27 21:39:21 +00005970static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata)
5971{
5972 int i;
5973
5974 for (i = 1; i <= NUM_TX_RINGS; i++) {
5975 struct eth_tx_next_bd *tx_next_bd =
5976 &txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
5977
5978 tx_next_bd->addr_hi =
5979 cpu_to_le32(U64_HI(txdata->tx_desc_mapping +
5980 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
5981 tx_next_bd->addr_lo =
5982 cpu_to_le32(U64_LO(txdata->tx_desc_mapping +
5983 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
5984 }
5985
5986 SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1);
5987 txdata->tx_db.data.zero_fill1 = 0;
5988 txdata->tx_db.data.prod = 0;
5989
5990 txdata->tx_pkt_prod = 0;
5991 txdata->tx_pkt_cons = 0;
5992 txdata->tx_bd_prod = 0;
5993 txdata->tx_bd_cons = 0;
5994 txdata->tx_pkt = 0;
5995}
5996
Merav Sicron55c11942012-11-07 00:45:48 +00005997static void bnx2x_init_tx_rings_cnic(struct bnx2x *bp)
5998{
5999 int i;
6000
6001 for_each_tx_queue_cnic(bp, i)
6002 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[0]);
6003}
Eric Dumazet1191cb82012-04-27 21:39:21 +00006004static void bnx2x_init_tx_rings(struct bnx2x *bp)
6005{
6006 int i;
6007 u8 cos;
6008
Merav Sicron55c11942012-11-07 00:45:48 +00006009 for_each_eth_queue(bp, i)
Eric Dumazet1191cb82012-04-27 21:39:21 +00006010 for_each_cos_in_tx_queue(&bp->fp[i], cos)
Merav Sicron65565882012-06-19 07:48:26 +00006011 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[cos]);
Eric Dumazet1191cb82012-04-27 21:39:21 +00006012}
6013
Merav Sicron55c11942012-11-07 00:45:48 +00006014void bnx2x_nic_init_cnic(struct bnx2x *bp)
6015{
6016 if (!NO_FCOE(bp))
6017 bnx2x_init_fcoe_fp(bp);
6018
6019 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
6020 BNX2X_VF_ID_INVALID, false,
6021 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
6022
6023 /* ensure status block indices were read */
6024 rmb();
6025 bnx2x_init_rx_rings_cnic(bp);
6026 bnx2x_init_tx_rings_cnic(bp);
6027
6028 /* flush all */
6029 mb();
6030 mmiowb();
6031}
6032
Yuval Mintzecf01c22013-04-22 02:53:03 +00006033void bnx2x_pre_irq_nic_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006034{
6035 int i;
6036
Yuval Mintzecf01c22013-04-22 02:53:03 +00006037 /* Setup NIC internals and enable interrupts */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006038 for_each_eth_queue(bp, i)
Ariel Elior6383c0b2011-07-14 08:31:57 +00006039 bnx2x_init_eth_fp(bp, i);
Ariel Eliorad5afc82013-01-01 05:22:26 +00006040
6041 /* ensure status block indices were read */
6042 rmb();
6043 bnx2x_init_rx_rings(bp);
6044 bnx2x_init_tx_rings(bp);
6045
Ariel Elior5b0752c2013-03-27 01:05:15 +00006046 if (IS_VF(bp)) {
6047 bnx2x_memset_stats(bp);
Ariel Eliorad5afc82013-01-01 05:22:26 +00006048 return;
Ariel Elior5b0752c2013-03-27 01:05:15 +00006049 }
Ariel Eliorad5afc82013-01-01 05:22:26 +00006050
Yuval Mintzecf01c22013-04-22 02:53:03 +00006051 if (IS_PF(bp)) {
6052 /* Initialize MOD_ABS interrupts */
6053 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
6054 bp->common.shmem_base,
6055 bp->common.shmem2_base, BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00006056
Yuval Mintzecf01c22013-04-22 02:53:03 +00006057 /* initialize the default status block and sp ring */
6058 bnx2x_init_def_sb(bp);
6059 bnx2x_update_dsb_idx(bp);
6060 bnx2x_init_sp_ring(bp);
6061 }
6062}
Eilon Greenstein16119782009-03-02 07:59:27 +00006063
Yuval Mintzecf01c22013-04-22 02:53:03 +00006064void bnx2x_post_irq_nic_init(struct bnx2x *bp, u32 load_code)
6065{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006066 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07006067 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006068 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006069 bnx2x_stats_init(bp);
6070
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006071 /* flush all before enabling interrupts */
6072 mb();
6073 mmiowb();
6074
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08006075 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00006076
6077 /* Check for SPIO5 */
6078 bnx2x_attn_int_deasserted0(bp,
6079 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
6080 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006081}
6082
Yuval Mintzecf01c22013-04-22 02:53:03 +00006083/* gzip service functions */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006084static int bnx2x_gunzip_init(struct bnx2x *bp)
6085{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006086 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
6087 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006088 if (bp->gunzip_buf == NULL)
6089 goto gunzip_nomem1;
6090
6091 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
6092 if (bp->strm == NULL)
6093 goto gunzip_nomem2;
6094
David S. Miller7ab24bf2011-06-29 05:48:41 -07006095 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006096 if (bp->strm->workspace == NULL)
6097 goto gunzip_nomem3;
6098
6099 return 0;
6100
6101gunzip_nomem3:
6102 kfree(bp->strm);
6103 bp->strm = NULL;
6104
6105gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006106 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6107 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006108 bp->gunzip_buf = NULL;
6109
6110gunzip_nomem1:
Merav Sicron51c1a582012-03-18 10:33:38 +00006111 BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006112 return -ENOMEM;
6113}
6114
6115static void bnx2x_gunzip_end(struct bnx2x *bp)
6116{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006117 if (bp->strm) {
David S. Miller7ab24bf2011-06-29 05:48:41 -07006118 vfree(bp->strm->workspace);
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006119 kfree(bp->strm);
6120 bp->strm = NULL;
6121 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006122
6123 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006124 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6125 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006126 bp->gunzip_buf = NULL;
6127 }
6128}
6129
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006130static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006131{
6132 int n, rc;
6133
6134 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006135 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
6136 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006137 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006138 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006139
6140 n = 10;
6141
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006142#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006143
6144 if (zbuf[3] & FNAME)
6145 while ((zbuf[n++] != 0) && (n < len));
6146
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006147 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006148 bp->strm->avail_in = len - n;
6149 bp->strm->next_out = bp->gunzip_buf;
6150 bp->strm->avail_out = FW_BUF_SIZE;
6151
6152 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
6153 if (rc != Z_OK)
6154 return rc;
6155
6156 rc = zlib_inflate(bp->strm, Z_FINISH);
6157 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00006158 netdev_err(bp->dev, "Firmware decompression error: %s\n",
6159 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006160
6161 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
6162 if (bp->gunzip_outlen & 0x3)
Merav Sicron51c1a582012-03-18 10:33:38 +00006163 netdev_err(bp->dev,
6164 "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006165 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006166 bp->gunzip_outlen >>= 2;
6167
6168 zlib_inflateEnd(bp->strm);
6169
6170 if (rc == Z_STREAM_END)
6171 return 0;
6172
6173 return rc;
6174}
6175
6176/* nic load/unload */
6177
6178/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006179 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006180 */
6181
6182/* send a NIG loopback debug packet */
6183static void bnx2x_lb_pckt(struct bnx2x *bp)
6184{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006185 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006186
6187 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006188 wb_write[0] = 0x55555555;
6189 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006190 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006191 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006192
6193 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006194 wb_write[0] = 0x09000000;
6195 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006196 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006197 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006198}
6199
6200/* some of the internal memories
6201 * are not directly readable from the driver
6202 * to test them we send debug packets
6203 */
6204static int bnx2x_int_mem_test(struct bnx2x *bp)
6205{
6206 int factor;
6207 int count, i;
6208 u32 val = 0;
6209
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006210 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006211 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006212 else if (CHIP_REV_IS_EMUL(bp))
6213 factor = 200;
6214 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006215 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006216
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006217 /* Disable inputs of parser neighbor blocks */
6218 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6219 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6220 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006221 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006222
6223 /* Write 0 to parser credits for CFC search request */
6224 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6225
6226 /* send Ethernet packet */
6227 bnx2x_lb_pckt(bp);
6228
6229 /* TODO do i reset NIG statistic? */
6230 /* Wait until NIG register shows 1 packet of size 0x10 */
6231 count = 1000 * factor;
6232 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006233
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006234 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6235 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006236 if (val == 0x10)
6237 break;
6238
6239 msleep(10);
6240 count--;
6241 }
6242 if (val != 0x10) {
6243 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6244 return -1;
6245 }
6246
6247 /* Wait until PRS register shows 1 packet */
6248 count = 1000 * factor;
6249 while (count) {
6250 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006251 if (val == 1)
6252 break;
6253
6254 msleep(10);
6255 count--;
6256 }
6257 if (val != 0x1) {
6258 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6259 return -2;
6260 }
6261
6262 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006263 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006264 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006265 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006266 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006267 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6268 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006269
6270 DP(NETIF_MSG_HW, "part2\n");
6271
6272 /* Disable inputs of parser neighbor blocks */
6273 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6274 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6275 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006276 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006277
6278 /* Write 0 to parser credits for CFC search request */
6279 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6280
6281 /* send 10 Ethernet packets */
6282 for (i = 0; i < 10; i++)
6283 bnx2x_lb_pckt(bp);
6284
6285 /* Wait until NIG register shows 10 + 1
6286 packets of size 11*0x10 = 0xb0 */
6287 count = 1000 * factor;
6288 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006289
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006290 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6291 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006292 if (val == 0xb0)
6293 break;
6294
6295 msleep(10);
6296 count--;
6297 }
6298 if (val != 0xb0) {
6299 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6300 return -3;
6301 }
6302
6303 /* Wait until PRS register shows 2 packets */
6304 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6305 if (val != 2)
6306 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6307
6308 /* Write 1 to parser credits for CFC search request */
6309 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
6310
6311 /* Wait until PRS register shows 3 packets */
6312 msleep(10 * factor);
6313 /* Wait until NIG register shows 1 packet of size 0x10 */
6314 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6315 if (val != 3)
6316 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6317
6318 /* clear NIG EOP FIFO */
6319 for (i = 0; i < 11; i++)
6320 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
6321 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
6322 if (val != 1) {
6323 BNX2X_ERR("clear of NIG failed\n");
6324 return -4;
6325 }
6326
6327 /* Reset and init BRB, PRS, NIG */
6328 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
6329 msleep(50);
6330 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
6331 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006332 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6333 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Merav Sicron55c11942012-11-07 00:45:48 +00006334 if (!CNIC_SUPPORT(bp))
6335 /* set NIC mode */
6336 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006337
6338 /* Enable inputs of parser neighbor blocks */
6339 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
6340 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
6341 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006342 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006343
6344 DP(NETIF_MSG_HW, "done\n");
6345
6346 return 0; /* OK */
6347}
6348
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006349static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006350{
Yuval Mintzb343d002012-12-02 04:05:53 +00006351 u32 val;
6352
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006353 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006354 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006355 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
6356 else
6357 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006358 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6359 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006360 /*
6361 * mask read length error interrupts in brb for parser
6362 * (parsing unit and 'checksum and crc' unit)
6363 * these errors are legal (PU reads fixed length and CAC can cause
6364 * read length error on truncated packets)
6365 */
6366 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006367 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
6368 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
6369 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
6370 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
6371 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006372/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
6373/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006374 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
6375 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
6376 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006377/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
6378/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006379 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
6380 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
6381 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
6382 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006383/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
6384/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006385
Yuval Mintzb343d002012-12-02 04:05:53 +00006386 val = PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT |
6387 PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF |
6388 PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN;
6389 if (!CHIP_IS_E1x(bp))
6390 val |= PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED |
6391 PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED;
6392 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, val);
6393
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006394 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
6395 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
6396 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006397/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006398
6399 if (!CHIP_IS_E1x(bp))
6400 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
6401 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
6402
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006403 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
6404 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006405/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006406 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006407}
6408
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006409static void bnx2x_reset_common(struct bnx2x *bp)
6410{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006411 u32 val = 0x1400;
6412
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006413 /* reset_common */
6414 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6415 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006416
6417 if (CHIP_IS_E3(bp)) {
6418 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6419 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6420 }
6421
6422 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
6423}
6424
6425static void bnx2x_setup_dmae(struct bnx2x *bp)
6426{
6427 bp->dmae_ready = 0;
6428 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006429}
6430
Eilon Greenstein573f2032009-08-12 08:24:14 +00006431static void bnx2x_init_pxp(struct bnx2x *bp)
6432{
6433 u16 devctl;
6434 int r_order, w_order;
6435
Jiang Liu2a80eeb2012-08-20 13:26:51 -06006436 pcie_capability_read_word(bp->pdev, PCI_EXP_DEVCTL, &devctl);
Eilon Greenstein573f2032009-08-12 08:24:14 +00006437 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6438 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6439 if (bp->mrrs == -1)
6440 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6441 else {
6442 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6443 r_order = bp->mrrs;
6444 }
6445
6446 bnx2x_init_pxp_arb(bp, r_order, w_order);
6447}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006448
6449static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6450{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006451 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006452 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006453 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006454
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006455 if (BP_NOMCP(bp))
6456 return;
6457
6458 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006459 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6460 SHARED_HW_CFG_FAN_FAILURE_MASK;
6461
6462 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6463 is_required = 1;
6464
6465 /*
6466 * The fan failure mechanism is usually related to the PHY type since
6467 * the power consumption of the board is affected by the PHY. Currently,
6468 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6469 */
6470 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6471 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006472 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006473 bnx2x_fan_failure_det_req(
6474 bp,
6475 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006476 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006477 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006478 }
6479
6480 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6481
6482 if (is_required == 0)
6483 return;
6484
6485 /* Fan failure is indicated by SPIO 5 */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006486 bnx2x_set_spio(bp, MISC_SPIO_SPIO5, MISC_SPIO_INPUT_HI_Z);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006487
6488 /* set to active low mode */
6489 val = REG_RD(bp, MISC_REG_SPIO_INT);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006490 val |= (MISC_SPIO_SPIO5 << MISC_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006491 REG_WR(bp, MISC_REG_SPIO_INT, val);
6492
6493 /* enable interrupt to signal the IGU */
6494 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006495 val |= MISC_SPIO_SPIO5;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006496 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6497}
6498
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006499void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006500{
6501 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
6502 val &= ~IGU_PF_CONF_FUNC_EN;
6503
6504 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
6505 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6506 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
6507}
6508
Eric Dumazet1191cb82012-04-27 21:39:21 +00006509static void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006510{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006511 u32 shmem_base[2], shmem2_base[2];
Yaniv Rosnerb884d952012-11-27 03:46:28 +00006512 /* Avoid common init in case MFW supports LFA */
6513 if (SHMEM2_RD(bp, size) >
6514 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
6515 return;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006516 shmem_base[0] = bp->common.shmem_base;
6517 shmem2_base[0] = bp->common.shmem2_base;
6518 if (!CHIP_IS_E1x(bp)) {
6519 shmem_base[1] =
6520 SHMEM2_RD(bp, other_shmem_base_addr);
6521 shmem2_base[1] =
6522 SHMEM2_RD(bp, other_shmem2_base_addr);
6523 }
6524 bnx2x_acquire_phy_lock(bp);
6525 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
6526 bp->common.chip_id);
6527 bnx2x_release_phy_lock(bp);
6528}
6529
6530/**
6531 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
6532 *
6533 * @bp: driver handle
6534 */
6535static int bnx2x_init_hw_common(struct bnx2x *bp)
6536{
6537 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006538
Merav Sicron51c1a582012-03-18 10:33:38 +00006539 DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006540
David S. Miller823dcd22011-08-20 10:39:12 -07006541 /*
Yuval Mintz2de67432013-01-23 03:21:43 +00006542 * take the RESET lock to protect undi_unload flow from accessing
David S. Miller823dcd22011-08-20 10:39:12 -07006543 * registers while we're resetting the chip
6544 */
David S. Miller8decf862011-09-22 03:23:13 -04006545 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006546
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006547 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006548 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006549
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006550 val = 0xfffc;
6551 if (CHIP_IS_E3(bp)) {
6552 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6553 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6554 }
6555 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006556
David S. Miller8decf862011-09-22 03:23:13 -04006557 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006558
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006559 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
6560
6561 if (!CHIP_IS_E1x(bp)) {
6562 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006563
6564 /**
6565 * 4-port mode or 2-port mode we need to turn of master-enable
6566 * for everyone, after that, turn it back on for self.
6567 * so, we disregard multi-function or not, and always disable
6568 * for all functions on the given path, this means 0,2,4,6 for
6569 * path 0 and 1,3,5,7 for path 1
6570 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006571 for (abs_func_id = BP_PATH(bp);
6572 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
6573 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006574 REG_WR(bp,
6575 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
6576 1);
6577 continue;
6578 }
6579
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006580 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006581 /* clear pf enable */
6582 bnx2x_pf_disable(bp);
6583 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6584 }
6585 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006586
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006587 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006588 if (CHIP_IS_E1(bp)) {
6589 /* enable HW interrupt from PXP on USDM overflow
6590 bit 16 on INT_MASK_0 */
6591 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006592 }
6593
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006594 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006595 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006596
6597#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006598 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
6599 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
6600 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
6601 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
6602 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006603 /* make sure this value is 0 */
6604 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006605
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006606/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
6607 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
6608 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
6609 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
6610 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006611#endif
6612
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006613 bnx2x_ilt_init_page_size(bp, INITOP_SET);
6614
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006615 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
6616 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006617
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006618 /* let the HW do it's magic ... */
6619 msleep(100);
6620 /* finish PXP init */
6621 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
6622 if (val != 1) {
6623 BNX2X_ERR("PXP2 CFG failed\n");
6624 return -EBUSY;
6625 }
6626 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
6627 if (val != 1) {
6628 BNX2X_ERR("PXP2 RD_INIT failed\n");
6629 return -EBUSY;
6630 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006631
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006632 /* Timers bug workaround E2 only. We need to set the entire ILT to
6633 * have entries with value "0" and valid bit on.
6634 * This needs to be done by the first PF that is loaded in a path
6635 * (i.e. common phase)
6636 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006637 if (!CHIP_IS_E1x(bp)) {
6638/* In E2 there is a bug in the timers block that can cause function 6 / 7
6639 * (i.e. vnic3) to start even if it is marked as "scan-off".
6640 * This occurs when a different function (func2,3) is being marked
6641 * as "scan-off". Real-life scenario for example: if a driver is being
6642 * load-unloaded while func6,7 are down. This will cause the timer to access
6643 * the ilt, translate to a logical address and send a request to read/write.
6644 * Since the ilt for the function that is down is not valid, this will cause
6645 * a translation error which is unrecoverable.
6646 * The Workaround is intended to make sure that when this happens nothing fatal
6647 * will occur. The workaround:
6648 * 1. First PF driver which loads on a path will:
6649 * a. After taking the chip out of reset, by using pretend,
6650 * it will write "0" to the following registers of
6651 * the other vnics.
6652 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6653 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
6654 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
6655 * And for itself it will write '1' to
6656 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
6657 * dmae-operations (writing to pram for example.)
6658 * note: can be done for only function 6,7 but cleaner this
6659 * way.
6660 * b. Write zero+valid to the entire ILT.
6661 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
6662 * VNIC3 (of that port). The range allocated will be the
6663 * entire ILT. This is needed to prevent ILT range error.
6664 * 2. Any PF driver load flow:
6665 * a. ILT update with the physical addresses of the allocated
6666 * logical pages.
6667 * b. Wait 20msec. - note that this timeout is needed to make
6668 * sure there are no requests in one of the PXP internal
6669 * queues with "old" ILT addresses.
6670 * c. PF enable in the PGLC.
6671 * d. Clear the was_error of the PF in the PGLC. (could have
Yuval Mintz2de67432013-01-23 03:21:43 +00006672 * occurred while driver was down)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006673 * e. PF enable in the CFC (WEAK + STRONG)
6674 * f. Timers scan enable
6675 * 3. PF driver unload flow:
6676 * a. Clear the Timers scan_en.
6677 * b. Polling for scan_on=0 for that PF.
6678 * c. Clear the PF enable bit in the PXP.
6679 * d. Clear the PF enable in the CFC (WEAK + STRONG)
6680 * e. Write zero+valid to all ILT entries (The valid bit must
6681 * stay set)
6682 * f. If this is VNIC 3 of a port then also init
6683 * first_timers_ilt_entry to zero and last_timers_ilt_entry
6684 * to the last enrty in the ILT.
6685 *
6686 * Notes:
6687 * Currently the PF error in the PGLC is non recoverable.
6688 * In the future the there will be a recovery routine for this error.
6689 * Currently attention is masked.
6690 * Having an MCP lock on the load/unload process does not guarantee that
6691 * there is no Timer disable during Func6/7 enable. This is because the
6692 * Timers scan is currently being cleared by the MCP on FLR.
6693 * Step 2.d can be done only for PF6/7 and the driver can also check if
6694 * there is error before clearing it. But the flow above is simpler and
6695 * more general.
6696 * All ILT entries are written by zero+valid and not just PF6/7
6697 * ILT entries since in the future the ILT entries allocation for
6698 * PF-s might be dynamic.
6699 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006700 struct ilt_client_info ilt_cli;
6701 struct bnx2x_ilt ilt;
6702 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
6703 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
6704
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04006705 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006706 ilt_cli.start = 0;
6707 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
6708 ilt_cli.client_num = ILT_CLIENT_TM;
6709
6710 /* Step 1: set zeroes to all ilt page entries with valid bit on
6711 * Step 2: set the timers first/last ilt entry to point
6712 * to the entire range to prevent ILT range error for 3rd/4th
Yuval Mintz2de67432013-01-23 03:21:43 +00006713 * vnic (this code assumes existence of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006714 *
6715 * both steps performed by call to bnx2x_ilt_client_init_op()
6716 * with dummy TM client
6717 *
6718 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
6719 * and his brother are split registers
6720 */
6721 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
6722 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
6723 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6724
6725 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
6726 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
6727 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
6728 }
6729
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006730 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
6731 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006732
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006733 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006734 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
6735 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006736 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006737
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006738 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006739
6740 /* let the HW do it's magic ... */
6741 do {
6742 msleep(200);
6743 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
6744 } while (factor-- && (val != 1));
6745
6746 if (val != 1) {
6747 BNX2X_ERR("ATC_INIT failed\n");
6748 return -EBUSY;
6749 }
6750 }
6751
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006752 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006753
Ariel Eliorb56e9672013-01-01 05:22:32 +00006754 bnx2x_iov_init_dmae(bp);
6755
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006756 /* clean the DMAE memory */
6757 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006758 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006759
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006760 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
6761
6762 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
6763
6764 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
6765
6766 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006767
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006768 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
6769 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
6770 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
6771 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
6772
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006773 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00006774
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006775
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006776 /* QM queues pointers table */
6777 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00006778
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006779 /* soft reset pulse */
6780 REG_WR(bp, QM_REG_SOFT_RESET, 1);
6781 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006782
Merav Sicron55c11942012-11-07 00:45:48 +00006783 if (CNIC_SUPPORT(bp))
6784 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006785
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006786 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006787 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BNX2X_DB_SHIFT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006788 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006789 /* enable hw interrupt from doorbell Q */
6790 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006791
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006792 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006793
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006794 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08006795 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006796
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006797 if (!CHIP_IS_E1(bp))
6798 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
6799
Barak Witkowskia3348722012-04-23 03:04:46 +00006800 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
6801 if (IS_MF_AFEX(bp)) {
6802 /* configure that VNTag and VLAN headers must be
6803 * received in afex mode
6804 */
6805 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
6806 REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
6807 REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
6808 REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
6809 REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
6810 } else {
6811 /* Bit-map indicating which L2 hdrs may appear
6812 * after the basic Ethernet header
6813 */
6814 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
6815 bp->path_has_ovlan ? 7 : 6);
6816 }
6817 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006818
6819 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
6820 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
6821 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
6822 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
6823
6824 if (!CHIP_IS_E1x(bp)) {
6825 /* reset VFC memories */
6826 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6827 VFC_MEMORIES_RST_REG_CAM_RST |
6828 VFC_MEMORIES_RST_REG_RAM_RST);
6829 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6830 VFC_MEMORIES_RST_REG_CAM_RST |
6831 VFC_MEMORIES_RST_REG_RAM_RST);
6832
6833 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006834 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006835
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006836 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
6837 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
6838 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
6839 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006840
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006841 /* sync semi rtc */
6842 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6843 0x80000000);
6844 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
6845 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006846
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006847 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
6848 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
6849 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006850
Barak Witkowskia3348722012-04-23 03:04:46 +00006851 if (!CHIP_IS_E1x(bp)) {
6852 if (IS_MF_AFEX(bp)) {
6853 /* configure that VNTag and VLAN headers must be
6854 * sent in afex mode
6855 */
6856 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
6857 REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
6858 REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
6859 REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
6860 REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
6861 } else {
6862 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
6863 bp->path_has_ovlan ? 7 : 6);
6864 }
6865 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006866
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006867 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006868
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006869 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
6870
Merav Sicron55c11942012-11-07 00:45:48 +00006871 if (CNIC_SUPPORT(bp)) {
6872 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
6873 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
6874 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
6875 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
6876 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
6877 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
6878 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
6879 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
6880 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
6881 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
6882 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006883 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006884
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006885 if (sizeof(union cdu_context) != 1024)
6886 /* we currently assume that a context is 1024 bytes */
Merav Sicron51c1a582012-03-18 10:33:38 +00006887 dev_alert(&bp->pdev->dev,
6888 "please adjust the size of cdu_context(%ld)\n",
6889 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006890
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006891 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006892 val = (4 << 24) + (0 << 12) + 1024;
6893 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006894
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006895 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006896 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006897 /* enable context validation interrupt from CFC */
6898 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
6899
6900 /* set the thresholds to prevent CFC/CDU race */
6901 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006902
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006903 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006904
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006905 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006906 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
6907
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006908 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
6909 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006910
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006911 /* Reset PCIE errors for debug */
6912 REG_WR(bp, 0x2814, 0xffffffff);
6913 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006914
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006915 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006916 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
6917 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
6918 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
6919 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
6920 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
6921 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
6922 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
6923 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
6924 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
6925 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
6926 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
6927 }
6928
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006929 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006930 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006931 /* in E3 this done in per-port section */
6932 if (!CHIP_IS_E3(bp))
6933 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
6934 }
6935 if (CHIP_IS_E1H(bp))
6936 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006937 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006938
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006939 if (CHIP_REV_IS_SLOW(bp))
6940 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006941
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006942 /* finish CFC init */
6943 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
6944 if (val != 1) {
6945 BNX2X_ERR("CFC LL_INIT failed\n");
6946 return -EBUSY;
6947 }
6948 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
6949 if (val != 1) {
6950 BNX2X_ERR("CFC AC_INIT failed\n");
6951 return -EBUSY;
6952 }
6953 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
6954 if (val != 1) {
6955 BNX2X_ERR("CFC CAM_INIT failed\n");
6956 return -EBUSY;
6957 }
6958 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006959
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006960 if (CHIP_IS_E1(bp)) {
6961 /* read NIG statistic
6962 to see if this is our first up since powerup */
6963 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6964 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006965
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006966 /* do internal memory self test */
6967 if ((val == 0) && bnx2x_int_mem_test(bp)) {
6968 BNX2X_ERR("internal mem self test failed\n");
6969 return -EBUSY;
6970 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006971 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006972
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006973 bnx2x_setup_fan_failure_detection(bp);
6974
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006975 /* clear PXP2 attentions */
6976 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006977
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006978 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006979 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006980
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006981 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006982 if (CHIP_IS_E1x(bp))
6983 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006984 } else
6985 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
6986
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006987 return 0;
6988}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006989
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006990/**
6991 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
6992 *
6993 * @bp: driver handle
6994 */
6995static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
6996{
6997 int rc = bnx2x_init_hw_common(bp);
6998
6999 if (rc)
7000 return rc;
7001
7002 /* In E2 2-PORT mode, same ext phy is used for the two paths */
7003 if (!BP_NOMCP(bp))
7004 bnx2x__common_init_phy(bp);
7005
7006 return 0;
7007}
7008
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007009static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007010{
7011 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007012 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00007013 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007014 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007015
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007016
Merav Sicron51c1a582012-03-18 10:33:38 +00007017 DP(NETIF_MSG_HW, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007018
7019 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007020
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007021 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7022 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7023 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07007024
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007025 /* Timers bug workaround: disables the pf_master bit in pglue at
7026 * common phase, we need to enable it here before any dmae access are
7027 * attempted. Therefore we manually added the enable-master to the
7028 * port phase (it also happens in the function phase)
7029 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007030 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007031 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7032
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007033 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7034 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7035 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
7036 bnx2x_init_block(bp, BLOCK_QM, init_phase);
7037
7038 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7039 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7040 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7041 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007042
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007043 /* QM cid (connection) count */
7044 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007045
Merav Sicron55c11942012-11-07 00:45:48 +00007046 if (CNIC_SUPPORT(bp)) {
7047 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7048 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
7049 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
7050 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007051
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007052 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00007053
Dmitry Kravkov2b674042012-10-28 21:59:04 +00007054 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7055
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007056 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007057
7058 if (IS_MF(bp))
7059 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
7060 else if (bp->dev->mtu > 4096) {
7061 if (bp->flags & ONE_PORT_FLAG)
7062 low = 160;
7063 else {
7064 val = bp->dev->mtu;
7065 /* (24*1024 + val*4)/256 */
7066 low = 96 + (val/64) +
7067 ((val % 64) ? 1 : 0);
7068 }
7069 } else
7070 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
7071 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007072 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
7073 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
7074 }
7075
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007076 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007077 REG_WR(bp, (BP_PORT(bp) ?
7078 BRB1_REG_MAC_GUARANTIED_1 :
7079 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007080
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007081
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007082 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
Barak Witkowskia3348722012-04-23 03:04:46 +00007083 if (CHIP_IS_E3B0(bp)) {
7084 if (IS_MF_AFEX(bp)) {
7085 /* configure headers for AFEX mode */
7086 REG_WR(bp, BP_PORT(bp) ?
7087 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7088 PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
7089 REG_WR(bp, BP_PORT(bp) ?
7090 PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
7091 PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
7092 REG_WR(bp, BP_PORT(bp) ?
7093 PRS_REG_MUST_HAVE_HDRS_PORT_1 :
7094 PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
7095 } else {
7096 /* Ovlan exists only if we are in multi-function +
7097 * switch-dependent mode, in switch-independent there
7098 * is no ovlan headers
7099 */
7100 REG_WR(bp, BP_PORT(bp) ?
7101 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7102 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
7103 (bp->path_has_ovlan ? 7 : 6));
7104 }
7105 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007106
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007107 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7108 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7109 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7110 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7111
7112 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7113 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7114 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7115 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
7116
7117 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7118 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7119
7120 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7121
7122 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007123 /* configure PBF to work without PAUSE mtu 9000 */
7124 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007125
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007126 /* update threshold */
7127 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
7128 /* update init credit */
7129 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007130
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007131 /* probe changes */
7132 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
7133 udelay(50);
7134 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
7135 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007136
Merav Sicron55c11942012-11-07 00:45:48 +00007137 if (CNIC_SUPPORT(bp))
7138 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7139
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007140 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
7141 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007142
7143 if (CHIP_IS_E1(bp)) {
7144 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7145 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7146 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007147 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007148
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007149 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007150
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007151 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007152 /* init aeu_mask_attn_func_0/1:
7153 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
7154 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
7155 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00007156 val = IS_MF(bp) ? 0xF7 : 0x7;
7157 /* Enable DCBX attention for all but E1 */
7158 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
7159 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007160
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007161 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007162
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007163 if (!CHIP_IS_E1x(bp)) {
7164 /* Bit-map indicating which L2 hdrs may appear after the
7165 * basic Ethernet header
7166 */
Barak Witkowskia3348722012-04-23 03:04:46 +00007167 if (IS_MF_AFEX(bp))
7168 REG_WR(bp, BP_PORT(bp) ?
7169 NIG_REG_P1_HDRS_AFTER_BASIC :
7170 NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
7171 else
7172 REG_WR(bp, BP_PORT(bp) ?
7173 NIG_REG_P1_HDRS_AFTER_BASIC :
7174 NIG_REG_P0_HDRS_AFTER_BASIC,
7175 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007176
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007177 if (CHIP_IS_E3(bp))
7178 REG_WR(bp, BP_PORT(bp) ?
7179 NIG_REG_LLH1_MF_MODE :
7180 NIG_REG_LLH_MF_MODE, IS_MF(bp));
7181 }
7182 if (!CHIP_IS_E3(bp))
7183 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007184
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007185 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007186 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007187 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007188 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007189
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007190 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007191 val = 0;
7192 switch (bp->mf_mode) {
7193 case MULTI_FUNCTION_SD:
7194 val = 1;
7195 break;
7196 case MULTI_FUNCTION_SI:
Barak Witkowskia3348722012-04-23 03:04:46 +00007197 case MULTI_FUNCTION_AFEX:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007198 val = 2;
7199 break;
7200 }
7201
7202 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
7203 NIG_REG_LLH0_CLS_TYPE), val);
7204 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00007205 {
7206 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
7207 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
7208 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
7209 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007210 }
7211
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007212 /* If SPIO5 is set to generate interrupts, enable it for this port */
7213 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00007214 if (val & MISC_SPIO_SPIO5) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007215 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
7216 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
7217 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007218 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007219 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007220 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007221
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007222 return 0;
7223}
7224
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007225static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
7226{
7227 int reg;
Yuval Mintz32d68de2012-04-03 18:41:24 +00007228 u32 wb_write[2];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007229
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007230 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007231 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007232 else
7233 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007234
Yuval Mintz32d68de2012-04-03 18:41:24 +00007235 wb_write[0] = ONCHIP_ADDR1(addr);
7236 wb_write[1] = ONCHIP_ADDR2(addr);
7237 REG_WR_DMAE(bp, reg, wb_write, 2);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007238}
7239
Ariel Eliorb56e9672013-01-01 05:22:32 +00007240void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id, bool is_pf)
Eric Dumazet1191cb82012-04-27 21:39:21 +00007241{
7242 u32 data, ctl, cnt = 100;
7243 u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
7244 u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
7245 u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4;
7246 u32 sb_bit = 1 << (idu_sb_id%32);
Ariel Eliorb56e9672013-01-01 05:22:32 +00007247 u32 func_encode = func | (is_pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
Eric Dumazet1191cb82012-04-27 21:39:21 +00007248 u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;
7249
7250 /* Not supported in BC mode */
7251 if (CHIP_INT_MODE_IS_BC(bp))
7252 return;
7253
7254 data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup
7255 << IGU_REGULAR_CLEANUP_TYPE_SHIFT) |
7256 IGU_REGULAR_CLEANUP_SET |
7257 IGU_REGULAR_BCLEANUP;
7258
7259 ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT |
7260 func_encode << IGU_CTRL_REG_FID_SHIFT |
7261 IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT;
7262
7263 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7264 data, igu_addr_data);
7265 REG_WR(bp, igu_addr_data, data);
7266 mmiowb();
7267 barrier();
7268 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7269 ctl, igu_addr_ctl);
7270 REG_WR(bp, igu_addr_ctl, ctl);
7271 mmiowb();
7272 barrier();
7273
7274 /* wait for clean up to finish */
7275 while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt)
7276 msleep(20);
7277
7278
7279 if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) {
7280 DP(NETIF_MSG_HW,
7281 "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n",
7282 idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt);
7283 }
7284}
7285
7286static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007287{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007288 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007289}
7290
Eric Dumazet1191cb82012-04-27 21:39:21 +00007291static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007292{
7293 u32 i, base = FUNC_ILT_BASE(func);
7294 for (i = base; i < base + ILT_PER_FUNC; i++)
7295 bnx2x_ilt_wr(bp, i, 0);
7296}
7297
Merav Sicron55c11942012-11-07 00:45:48 +00007298
Merav Sicron910cc722012-11-11 03:56:08 +00007299static void bnx2x_init_searcher(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007300{
7301 int port = BP_PORT(bp);
7302 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
7303 /* T1 hash bits value determines the T1 number of entries */
7304 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
7305}
7306
7307static inline int bnx2x_func_switch_update(struct bnx2x *bp, int suspend)
7308{
7309 int rc;
7310 struct bnx2x_func_state_params func_params = {NULL};
7311 struct bnx2x_func_switch_update_params *switch_update_params =
7312 &func_params.params.switch_update;
7313
7314 /* Prepare parameters for function state transitions */
7315 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
7316 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
7317
7318 func_params.f_obj = &bp->func_obj;
7319 func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;
7320
7321 /* Function parameters */
7322 switch_update_params->suspend = suspend;
7323
7324 rc = bnx2x_func_state_change(bp, &func_params);
7325
7326 return rc;
7327}
7328
Merav Sicron910cc722012-11-11 03:56:08 +00007329static int bnx2x_reset_nic_mode(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007330{
7331 int rc, i, port = BP_PORT(bp);
7332 int vlan_en = 0, mac_en[NUM_MACS];
7333
7334
7335 /* Close input from network */
7336 if (bp->mf_mode == SINGLE_FUNCTION) {
7337 bnx2x_set_rx_filter(&bp->link_params, 0);
7338 } else {
7339 vlan_en = REG_RD(bp, port ? NIG_REG_LLH1_FUNC_EN :
7340 NIG_REG_LLH0_FUNC_EN);
7341 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7342 NIG_REG_LLH0_FUNC_EN, 0);
7343 for (i = 0; i < NUM_MACS; i++) {
7344 mac_en[i] = REG_RD(bp, port ?
7345 (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7346 4 * i) :
7347 (NIG_REG_LLH0_FUNC_MEM_ENABLE +
7348 4 * i));
7349 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7350 4 * i) :
7351 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i), 0);
7352 }
7353 }
7354
7355 /* Close BMC to host */
7356 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7357 NIG_REG_P1_TX_MNG_HOST_ENABLE, 0);
7358
7359 /* Suspend Tx switching to the PF. Completion of this ramrod
7360 * further guarantees that all the packets of that PF / child
7361 * VFs in BRB were processed by the Parser, so it is safe to
7362 * change the NIC_MODE register.
7363 */
7364 rc = bnx2x_func_switch_update(bp, 1);
7365 if (rc) {
7366 BNX2X_ERR("Can't suspend tx-switching!\n");
7367 return rc;
7368 }
7369
7370 /* Change NIC_MODE register */
7371 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7372
7373 /* Open input from network */
7374 if (bp->mf_mode == SINGLE_FUNCTION) {
7375 bnx2x_set_rx_filter(&bp->link_params, 1);
7376 } else {
7377 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7378 NIG_REG_LLH0_FUNC_EN, vlan_en);
7379 for (i = 0; i < NUM_MACS; i++) {
7380 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7381 4 * i) :
7382 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i),
7383 mac_en[i]);
7384 }
7385 }
7386
7387 /* Enable BMC to host */
7388 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7389 NIG_REG_P1_TX_MNG_HOST_ENABLE, 1);
7390
7391 /* Resume Tx switching to the PF */
7392 rc = bnx2x_func_switch_update(bp, 0);
7393 if (rc) {
7394 BNX2X_ERR("Can't resume tx-switching!\n");
7395 return rc;
7396 }
7397
7398 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7399 return 0;
7400}
7401
7402int bnx2x_init_hw_func_cnic(struct bnx2x *bp)
7403{
7404 int rc;
7405
7406 bnx2x_ilt_init_op_cnic(bp, INITOP_SET);
7407
7408 if (CONFIGURE_NIC_MODE(bp)) {
7409 /* Configrue searcher as part of function hw init */
7410 bnx2x_init_searcher(bp);
7411
7412 /* Reset NIC mode */
7413 rc = bnx2x_reset_nic_mode(bp);
7414 if (rc)
7415 BNX2X_ERR("Can't change NIC mode!\n");
7416 return rc;
7417 }
7418
7419 return 0;
7420}
7421
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007422static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007423{
7424 int port = BP_PORT(bp);
7425 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007426 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007427 struct bnx2x_ilt *ilt = BP_ILT(bp);
7428 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007429 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007430 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
Ariel Elior89db4ad2012-01-26 06:01:48 +00007431 int i, main_mem_width, rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007432
Merav Sicron51c1a582012-03-18 10:33:38 +00007433 DP(NETIF_MSG_HW, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007434
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007435 /* FLR cleanup - hmmm */
Ariel Elior89db4ad2012-01-26 06:01:48 +00007436 if (!CHIP_IS_E1x(bp)) {
7437 rc = bnx2x_pf_flr_clnup(bp);
Yuval Mintz04c46732013-01-23 03:21:46 +00007438 if (rc) {
7439 bnx2x_fw_dump(bp);
Ariel Elior89db4ad2012-01-26 06:01:48 +00007440 return rc;
Yuval Mintz04c46732013-01-23 03:21:46 +00007441 }
Ariel Elior89db4ad2012-01-26 06:01:48 +00007442 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007443
Eilon Greenstein8badd272009-02-12 08:36:15 +00007444 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007445 if (bp->common.int_block == INT_BLOCK_HC) {
7446 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
7447 val = REG_RD(bp, addr);
7448 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
7449 REG_WR(bp, addr, val);
7450 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007451
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007452 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7453 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
7454
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007455 ilt = BP_ILT(bp);
7456 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007457
Ariel Elior290ca2b2013-01-01 05:22:31 +00007458 if (IS_SRIOV(bp))
7459 cdu_ilt_start += BNX2X_FIRST_VF_CID/ILT_PAGE_CIDS;
7460 cdu_ilt_start = bnx2x_iov_init_ilt(bp, cdu_ilt_start);
7461
7462 /* since BNX2X_FIRST_VF_CID > 0 the PF L2 cids precedes
7463 * those of the VFs, so start line should be reset
7464 */
7465 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007466 for (i = 0; i < L2_ILT_LINES(bp); i++) {
Merav Sicrona0529972012-06-19 07:48:25 +00007467 ilt->lines[cdu_ilt_start + i].page = bp->context[i].vcxt;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007468 ilt->lines[cdu_ilt_start + i].page_mapping =
Merav Sicrona0529972012-06-19 07:48:25 +00007469 bp->context[i].cxt_mapping;
7470 ilt->lines[cdu_ilt_start + i].size = bp->context[i].size;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007471 }
Ariel Elior290ca2b2013-01-01 05:22:31 +00007472
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007473 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007474
Merav Sicron55c11942012-11-07 00:45:48 +00007475 if (!CONFIGURE_NIC_MODE(bp)) {
7476 bnx2x_init_searcher(bp);
7477 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7478 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7479 } else {
7480 /* Set NIC mode */
7481 REG_WR(bp, PRS_REG_NIC_MODE, 1);
7482 DP(NETIF_MSG_IFUP, "NIC MODE configrued\n");
Michael Chan37b091b2009-10-10 13:46:55 +00007483
Merav Sicron55c11942012-11-07 00:45:48 +00007484 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007485
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007486 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007487 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
7488
7489 /* Turn on a single ISR mode in IGU if driver is going to use
7490 * INT#x or MSI
7491 */
7492 if (!(bp->flags & USING_MSIX_FLAG))
7493 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
7494 /*
7495 * Timers workaround bug: function init part.
7496 * Need to wait 20msec after initializing ILT,
7497 * needed to make sure there are no requests in
7498 * one of the PXP internal queues with "old" ILT addresses
7499 */
7500 msleep(20);
7501 /*
7502 * Master enable - Due to WB DMAE writes performed before this
7503 * register is re-initialized as part of the regular function
7504 * init
7505 */
7506 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7507 /* Enable the function in IGU */
7508 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
7509 }
7510
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007511 bp->dmae_ready = 1;
7512
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007513 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007514
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007515 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007516 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
7517
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007518 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7519 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7520 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
7521 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7522 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7523 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7524 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7525 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7526 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
7527 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7528 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7529 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7530 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007531
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007532 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007533 REG_WR(bp, QM_REG_PF_EN, 1);
7534
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007535 if (!CHIP_IS_E1x(bp)) {
7536 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7537 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7538 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7539 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7540 }
7541 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007542
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007543 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7544 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Ariel Eliorb56e9672013-01-01 05:22:32 +00007545
7546 bnx2x_iov_init_dq(bp);
7547
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007548 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7549 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
7550 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7551 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7552 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7553 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7554 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7555 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7556 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7557 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007558 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
7559
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007560 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007561
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007562 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007563
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007564 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007565 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
7566
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007567 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007568 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007569 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007570 }
7571
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007572 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007573
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007574 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007575 if (bp->common.int_block == INT_BLOCK_HC) {
7576 if (CHIP_IS_E1H(bp)) {
7577 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7578
7579 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7580 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7581 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007582 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007583
7584 } else {
7585 int num_segs, sb_idx, prod_offset;
7586
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007587 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7588
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007589 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007590 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7591 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7592 }
7593
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007594 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007595
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007596 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007597 int dsb_idx = 0;
7598 /**
7599 * Producer memory:
7600 * E2 mode: address 0-135 match to the mapping memory;
7601 * 136 - PF0 default prod; 137 - PF1 default prod;
7602 * 138 - PF2 default prod; 139 - PF3 default prod;
7603 * 140 - PF0 attn prod; 141 - PF1 attn prod;
7604 * 142 - PF2 attn prod; 143 - PF3 attn prod;
7605 * 144-147 reserved.
7606 *
7607 * E1.5 mode - In backward compatible mode;
7608 * for non default SB; each even line in the memory
7609 * holds the U producer and each odd line hold
7610 * the C producer. The first 128 producers are for
7611 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
7612 * producers are for the DSB for each PF.
7613 * Each PF has five segments: (the order inside each
7614 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
7615 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
7616 * 144-147 attn prods;
7617 */
7618 /* non-default-status-blocks */
7619 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7620 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
7621 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
7622 prod_offset = (bp->igu_base_sb + sb_idx) *
7623 num_segs;
7624
7625 for (i = 0; i < num_segs; i++) {
7626 addr = IGU_REG_PROD_CONS_MEMORY +
7627 (prod_offset + i) * 4;
7628 REG_WR(bp, addr, 0);
7629 }
7630 /* send consumer update with value 0 */
7631 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
7632 USTORM_ID, 0, IGU_INT_NOP, 1);
7633 bnx2x_igu_clear_sb(bp,
7634 bp->igu_base_sb + sb_idx);
7635 }
7636
7637 /* default-status-blocks */
7638 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7639 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
7640
7641 if (CHIP_MODE_IS_4_PORT(bp))
7642 dsb_idx = BP_FUNC(bp);
7643 else
David S. Miller8decf862011-09-22 03:23:13 -04007644 dsb_idx = BP_VN(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007645
7646 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
7647 IGU_BC_BASE_DSB_PROD + dsb_idx :
7648 IGU_NORM_BASE_DSB_PROD + dsb_idx);
7649
David S. Miller8decf862011-09-22 03:23:13 -04007650 /*
7651 * igu prods come in chunks of E1HVN_MAX (4) -
7652 * does not matters what is the current chip mode
7653 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007654 for (i = 0; i < (num_segs * E1HVN_MAX);
7655 i += E1HVN_MAX) {
7656 addr = IGU_REG_PROD_CONS_MEMORY +
7657 (prod_offset + i)*4;
7658 REG_WR(bp, addr, 0);
7659 }
7660 /* send consumer update with 0 */
7661 if (CHIP_INT_MODE_IS_BC(bp)) {
7662 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7663 USTORM_ID, 0, IGU_INT_NOP, 1);
7664 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7665 CSTORM_ID, 0, IGU_INT_NOP, 1);
7666 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7667 XSTORM_ID, 0, IGU_INT_NOP, 1);
7668 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7669 TSTORM_ID, 0, IGU_INT_NOP, 1);
7670 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7671 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7672 } else {
7673 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7674 USTORM_ID, 0, IGU_INT_NOP, 1);
7675 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7676 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7677 }
7678 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
7679
7680 /* !!! these should become driver const once
7681 rf-tool supports split-68 const */
7682 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
7683 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
7684 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
7685 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
7686 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
7687 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
7688 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007689 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007690
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007691 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007692 REG_WR(bp, 0x2114, 0xffffffff);
7693 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007694
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007695 if (CHIP_IS_E1x(bp)) {
7696 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
7697 main_mem_base = HC_REG_MAIN_MEMORY +
7698 BP_PORT(bp) * (main_mem_size * 4);
7699 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
7700 main_mem_width = 8;
7701
7702 val = REG_RD(bp, main_mem_prty_clr);
7703 if (val)
Merav Sicron51c1a582012-03-18 10:33:38 +00007704 DP(NETIF_MSG_HW,
7705 "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
7706 val);
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007707
7708 /* Clear "false" parity errors in MSI-X table */
7709 for (i = main_mem_base;
7710 i < main_mem_base + main_mem_size * 4;
7711 i += main_mem_width) {
7712 bnx2x_read_dmae(bp, i, main_mem_width / 4);
7713 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
7714 i, main_mem_width / 4);
7715 }
7716 /* Clear HC parity attention */
7717 REG_RD(bp, main_mem_prty_clr);
7718 }
7719
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007720#ifdef BNX2X_STOP_ON_ERROR
7721 /* Enable STORMs SP logging */
7722 REG_WR8(bp, BAR_USTRORM_INTMEM +
7723 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7724 REG_WR8(bp, BAR_TSTRORM_INTMEM +
7725 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7726 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7727 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7728 REG_WR8(bp, BAR_XSTRORM_INTMEM +
7729 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7730#endif
7731
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007732 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007733
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007734 return 0;
7735}
7736
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007737
Merav Sicron55c11942012-11-07 00:45:48 +00007738void bnx2x_free_mem_cnic(struct bnx2x *bp)
7739{
7740 bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_FREE);
7741
7742 if (!CHIP_IS_E1x(bp))
7743 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
7744 sizeof(struct host_hc_status_block_e2));
7745 else
7746 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
7747 sizeof(struct host_hc_status_block_e1x));
7748
7749 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
7750}
7751
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007752void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007753{
Merav Sicrona0529972012-06-19 07:48:25 +00007754 int i;
7755
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007756 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007757 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007758
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007759 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
7760 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
7761
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007762 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007763 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007764
Merav Sicrona0529972012-06-19 07:48:25 +00007765 for (i = 0; i < L2_ILT_LINES(bp); i++)
7766 BNX2X_PCI_FREE(bp->context[i].vcxt, bp->context[i].cxt_mapping,
7767 bp->context[i].size);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007768 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
7769
7770 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007771
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007772 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007773
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007774 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
7775 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Yuval Mintz580d9d02013-01-23 03:21:51 +00007776
Yuval Mintz05952242013-05-01 04:27:58 +00007777 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
7778
Yuval Mintz580d9d02013-01-23 03:21:51 +00007779 bnx2x_iov_free_mem(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007780}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007781
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007782
Merav Sicron55c11942012-11-07 00:45:48 +00007783int bnx2x_alloc_mem_cnic(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007784{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007785 if (!CHIP_IS_E1x(bp))
7786 /* size = the status block + ramrod buffers */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007787 BNX2X_PCI_ALLOC(bp->cnic_sb.e2_sb, &bp->cnic_sb_mapping,
7788 sizeof(struct host_hc_status_block_e2));
7789 else
Merav Sicron55c11942012-11-07 00:45:48 +00007790 BNX2X_PCI_ALLOC(bp->cnic_sb.e1x_sb,
7791 &bp->cnic_sb_mapping,
7792 sizeof(struct
7793 host_hc_status_block_e1x));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007794
Yuval Mintz2f7a3122013-04-24 01:45:01 +00007795 if (CONFIGURE_NIC_MODE(bp) && !bp->t2)
Merav Sicron55c11942012-11-07 00:45:48 +00007796 /* allocate searcher T2 table, as it wan't allocated before */
7797 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007798
Merav Sicron55c11942012-11-07 00:45:48 +00007799 /* write address to which L5 should insert its values */
7800 bp->cnic_eth_dev.addr_drv_info_to_mcp =
7801 &bp->slowpath->drv_info_to_mcp;
7802
7803 if (bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_ALLOC))
7804 goto alloc_mem_err;
7805
7806 return 0;
7807
7808alloc_mem_err:
7809 bnx2x_free_mem_cnic(bp);
7810 BNX2X_ERR("Can't allocate memory\n");
7811 return -ENOMEM;
7812}
7813
7814int bnx2x_alloc_mem(struct bnx2x *bp)
7815{
7816 int i, allocated, context_size;
7817
Yuval Mintz2f7a3122013-04-24 01:45:01 +00007818 if (!CONFIGURE_NIC_MODE(bp) && !bp->t2)
Merav Sicron55c11942012-11-07 00:45:48 +00007819 /* allocate searcher T2 table */
7820 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007821
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007822 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007823 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007824
7825 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
7826 sizeof(struct bnx2x_slowpath));
7827
Merav Sicrona0529972012-06-19 07:48:25 +00007828 /* Allocate memory for CDU context:
7829 * This memory is allocated separately and not in the generic ILT
7830 * functions because CDU differs in few aspects:
7831 * 1. There are multiple entities allocating memory for context -
7832 * 'regular' driver, CNIC and SRIOV driver. Each separately controls
7833 * its own ILT lines.
7834 * 2. Since CDU page-size is not a single 4KB page (which is the case
7835 * for the other ILT clients), to be efficient we want to support
7836 * allocation of sub-page-size in the last entry.
7837 * 3. Context pointers are used by the driver to pass to FW / update
7838 * the context (for the other ILT clients the pointers are used just to
7839 * free the memory during unload).
7840 */
7841 context_size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007842
Merav Sicrona0529972012-06-19 07:48:25 +00007843 for (i = 0, allocated = 0; allocated < context_size; i++) {
7844 bp->context[i].size = min(CDU_ILT_PAGE_SZ,
7845 (context_size - allocated));
7846 BNX2X_PCI_ALLOC(bp->context[i].vcxt,
7847 &bp->context[i].cxt_mapping,
7848 bp->context[i].size);
7849 allocated += bp->context[i].size;
7850 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007851 BNX2X_ALLOC(bp->ilt->lines, sizeof(struct ilt_line) * ILT_MAX_LINES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007852
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007853 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
7854 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007855
Ariel Elior67c431a2013-01-01 05:22:36 +00007856 if (bnx2x_iov_alloc_mem(bp))
7857 goto alloc_mem_err;
7858
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007859 /* Slow path ring */
7860 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
7861
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007862 /* EQ */
7863 BNX2X_PCI_ALLOC(bp->eq_ring, &bp->eq_mapping,
7864 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Tom Herbertab532cf2011-02-16 10:27:02 +00007865
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007866 return 0;
7867
7868alloc_mem_err:
7869 bnx2x_free_mem(bp);
Merav Sicron51c1a582012-03-18 10:33:38 +00007870 BNX2X_ERR("Can't allocate memory\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007871 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007872}
7873
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007874/*
7875 * Init service functions
7876 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007877
7878int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
7879 struct bnx2x_vlan_mac_obj *obj, bool set,
7880 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007881{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007882 int rc;
7883 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007884
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007885 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007886
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007887 /* Fill general parameters */
7888 ramrod_param.vlan_mac_obj = obj;
7889 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007890
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007891 /* Fill a user request section if needed */
7892 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
7893 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007894
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007895 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007896
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007897 /* Set the command: ADD or DEL */
7898 if (set)
7899 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
7900 else
7901 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007902 }
7903
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007904 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
Yuval Mintz7b5342d2012-09-11 04:34:14 +00007905
7906 if (rc == -EEXIST) {
7907 DP(BNX2X_MSG_SP, "Failed to schedule ADD operations: %d\n", rc);
7908 /* do not treat adding same MAC as error */
7909 rc = 0;
7910 } else if (rc < 0)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007911 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
Yuval Mintz7b5342d2012-09-11 04:34:14 +00007912
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007913 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007914}
7915
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007916int bnx2x_del_all_macs(struct bnx2x *bp,
7917 struct bnx2x_vlan_mac_obj *mac_obj,
7918 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00007919{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007920 int rc;
7921 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
7922
7923 /* Wait for completion of requested */
7924 if (wait_for_comp)
7925 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
7926
7927 /* Set the mac type of addresses we want to clear */
7928 __set_bit(mac_type, &vlan_mac_flags);
7929
7930 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
7931 if (rc < 0)
7932 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
7933
7934 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00007935}
7936
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007937int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007938{
Barak Witkowskia3348722012-04-23 03:04:46 +00007939 if (is_zero_ether_addr(bp->dev->dev_addr) &&
7940 (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))) {
Merav Sicron51c1a582012-03-18 10:33:38 +00007941 DP(NETIF_MSG_IFUP | NETIF_MSG_IFDOWN,
7942 "Ignoring Zero MAC for STORAGE SD mode\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00007943 return 0;
7944 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00007945
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00007946 if (IS_PF(bp)) {
7947 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007948
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00007949 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
7950 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
7951 return bnx2x_set_mac_one(bp, bp->dev->dev_addr,
7952 &bp->sp_objs->mac_obj, set,
7953 BNX2X_ETH_MAC, &ramrod_flags);
7954 } else { /* vf */
7955 return bnx2x_vfpf_config_mac(bp, bp->dev->dev_addr,
7956 bp->fp->index, true);
7957 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007958}
7959
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007960int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00007961{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007962 return bnx2x_setup_queue(bp, &bp->fp[0], 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007963}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08007964
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007965/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00007966 * bnx2x_set_int_mode - configure interrupt mode
7967 *
7968 * @bp: driver handle
7969 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007970 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007971 */
Ariel Elior1ab44342013-01-01 05:22:23 +00007972int bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007973{
Ariel Elior1ab44342013-01-01 05:22:23 +00007974 int rc = 0;
7975
7976 if (IS_VF(bp) && int_mode != BNX2X_INT_MODE_MSIX)
7977 return -EINVAL;
7978
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00007979 switch (int_mode) {
Ariel Elior1ab44342013-01-01 05:22:23 +00007980 case BNX2X_INT_MODE_MSIX:
7981 /* attempt to enable msix */
7982 rc = bnx2x_enable_msix(bp);
7983
7984 /* msix attained */
7985 if (!rc)
7986 return 0;
7987
7988 /* vfs use only msix */
7989 if (rc && IS_VF(bp))
7990 return rc;
7991
7992 /* failed to enable multiple MSI-X */
7993 BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
7994 bp->num_queues,
7995 1 + bp->num_cnic_queues);
7996
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007997 /* falling through... */
Ariel Elior1ab44342013-01-01 05:22:23 +00007998 case BNX2X_INT_MODE_MSI:
7999 bnx2x_enable_msi(bp);
8000
8001 /* falling through... */
8002 case BNX2X_INT_MODE_INTX:
Merav Sicron55c11942012-11-07 00:45:48 +00008003 bp->num_ethernet_queues = 1;
8004 bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
Merav Sicron51c1a582012-03-18 10:33:38 +00008005 BNX2X_DEV_INFO("set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07008006 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07008007 default:
Ariel Elior1ab44342013-01-01 05:22:23 +00008008 BNX2X_DEV_INFO("unknown value in int_mode module parameter\n");
8009 return -EINVAL;
Eilon Greensteinca003922009-08-12 22:53:28 -07008010 }
Ariel Elior1ab44342013-01-01 05:22:23 +00008011 return 0;
Eilon Greensteinca003922009-08-12 22:53:28 -07008012}
8013
Ariel Elior1ab44342013-01-01 05:22:23 +00008014/* must be called prior to any HW initializations */
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00008015static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
8016{
Ariel Elior290ca2b2013-01-01 05:22:31 +00008017 if (IS_SRIOV(bp))
8018 return (BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)/ILT_PAGE_CIDS;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00008019 return L2_ILT_LINES(bp);
8020}
8021
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008022void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008023{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008024 struct ilt_client_info *ilt_client;
8025 struct bnx2x_ilt *ilt = BP_ILT(bp);
8026 u16 line = 0;
8027
8028 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
8029 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
8030
8031 /* CDU */
8032 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
8033 ilt_client->client_num = ILT_CLIENT_CDU;
8034 ilt_client->page_size = CDU_ILT_PAGE_SZ;
8035 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
8036 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008037 line += bnx2x_cid_ilt_lines(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00008038
8039 if (CNIC_SUPPORT(bp))
8040 line += CNIC_ILT_LINES;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008041 ilt_client->end = line - 1;
8042
Merav Sicron51c1a582012-03-18 10:33:38 +00008043 DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008044 ilt_client->start,
8045 ilt_client->end,
8046 ilt_client->page_size,
8047 ilt_client->flags,
8048 ilog2(ilt_client->page_size >> 12));
8049
8050 /* QM */
8051 if (QM_INIT(bp->qm_cid_count)) {
8052 ilt_client = &ilt->clients[ILT_CLIENT_QM];
8053 ilt_client->client_num = ILT_CLIENT_QM;
8054 ilt_client->page_size = QM_ILT_PAGE_SZ;
8055 ilt_client->flags = 0;
8056 ilt_client->start = line;
8057
8058 /* 4 bytes for each cid */
8059 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
8060 QM_ILT_PAGE_SZ);
8061
8062 ilt_client->end = line - 1;
8063
Merav Sicron51c1a582012-03-18 10:33:38 +00008064 DP(NETIF_MSG_IFUP,
8065 "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008066 ilt_client->start,
8067 ilt_client->end,
8068 ilt_client->page_size,
8069 ilt_client->flags,
8070 ilog2(ilt_client->page_size >> 12));
8071
8072 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008073
Merav Sicron55c11942012-11-07 00:45:48 +00008074 if (CNIC_SUPPORT(bp)) {
8075 /* SRC */
8076 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
8077 ilt_client->client_num = ILT_CLIENT_SRC;
8078 ilt_client->page_size = SRC_ILT_PAGE_SZ;
8079 ilt_client->flags = 0;
8080 ilt_client->start = line;
8081 line += SRC_ILT_LINES;
8082 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008083
Merav Sicron55c11942012-11-07 00:45:48 +00008084 DP(NETIF_MSG_IFUP,
8085 "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8086 ilt_client->start,
8087 ilt_client->end,
8088 ilt_client->page_size,
8089 ilt_client->flags,
8090 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008091
Merav Sicron55c11942012-11-07 00:45:48 +00008092 /* TM */
8093 ilt_client = &ilt->clients[ILT_CLIENT_TM];
8094 ilt_client->client_num = ILT_CLIENT_TM;
8095 ilt_client->page_size = TM_ILT_PAGE_SZ;
8096 ilt_client->flags = 0;
8097 ilt_client->start = line;
8098 line += TM_ILT_LINES;
8099 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008100
Merav Sicron55c11942012-11-07 00:45:48 +00008101 DP(NETIF_MSG_IFUP,
8102 "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8103 ilt_client->start,
8104 ilt_client->end,
8105 ilt_client->page_size,
8106 ilt_client->flags,
8107 ilog2(ilt_client->page_size >> 12));
8108 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008109
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008110 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008111}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008112
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008113/**
8114 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
8115 *
8116 * @bp: driver handle
8117 * @fp: pointer to fastpath
8118 * @init_params: pointer to parameters structure
8119 *
8120 * parameters configured:
8121 * - HC configuration
8122 * - Queue's CDU context
8123 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00008124static void bnx2x_pf_q_prep_init(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008125 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008126{
Ariel Elior6383c0b2011-07-14 08:31:57 +00008127
8128 u8 cos;
Merav Sicrona0529972012-06-19 07:48:25 +00008129 int cxt_index, cxt_offset;
8130
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008131 /* FCoE Queue uses Default SB, thus has no HC capabilities */
8132 if (!IS_FCOE_FP(fp)) {
8133 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
8134 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
8135
8136 /* If HC is supporterd, enable host coalescing in the transition
8137 * to INIT state.
8138 */
8139 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
8140 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
8141
8142 /* HC rate */
8143 init_params->rx.hc_rate = bp->rx_ticks ?
8144 (1000000 / bp->rx_ticks) : 0;
8145 init_params->tx.hc_rate = bp->tx_ticks ?
8146 (1000000 / bp->tx_ticks) : 0;
8147
8148 /* FW SB ID */
8149 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
8150 fp->fw_sb_id;
8151
8152 /*
8153 * CQ index among the SB indices: FCoE clients uses the default
8154 * SB, therefore it's different.
8155 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008156 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
8157 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008158 }
8159
Ariel Elior6383c0b2011-07-14 08:31:57 +00008160 /* set maximum number of COSs supported by this queue */
8161 init_params->max_cos = fp->max_cos;
8162
Merav Sicron51c1a582012-03-18 10:33:38 +00008163 DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008164 fp->index, init_params->max_cos);
8165
8166 /* set the context pointers queue object */
Merav Sicrona0529972012-06-19 07:48:25 +00008167 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++) {
Merav Sicron65565882012-06-19 07:48:26 +00008168 cxt_index = fp->txdata_ptr[cos]->cid / ILT_PAGE_CIDS;
8169 cxt_offset = fp->txdata_ptr[cos]->cid - (cxt_index *
Merav Sicrona0529972012-06-19 07:48:25 +00008170 ILT_PAGE_CIDS);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008171 init_params->cxts[cos] =
Merav Sicrona0529972012-06-19 07:48:25 +00008172 &bp->context[cxt_index].vcxt[cxt_offset].eth;
8173 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008174}
8175
Merav Sicron910cc722012-11-11 03:56:08 +00008176static int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00008177 struct bnx2x_queue_state_params *q_params,
8178 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
8179 int tx_index, bool leading)
8180{
8181 memset(tx_only_params, 0, sizeof(*tx_only_params));
8182
8183 /* Set the command */
8184 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
8185
8186 /* Set tx-only QUEUE flags: don't zero statistics */
8187 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
8188
8189 /* choose the index of the cid to send the slow path on */
8190 tx_only_params->cid_index = tx_index;
8191
8192 /* Set general TX_ONLY_SETUP parameters */
8193 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
8194
8195 /* Set Tx TX_ONLY_SETUP parameters */
8196 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
8197
Merav Sicron51c1a582012-03-18 10:33:38 +00008198 DP(NETIF_MSG_IFUP,
8199 "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008200 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
8201 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
8202 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
8203
8204 /* send the ramrod */
8205 return bnx2x_queue_state_change(bp, q_params);
8206}
8207
8208
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008209/**
8210 * bnx2x_setup_queue - setup queue
8211 *
8212 * @bp: driver handle
8213 * @fp: pointer to fastpath
8214 * @leading: is leading
8215 *
8216 * This function performs 2 steps in a Queue state machine
8217 * actually: 1) RESET->INIT 2) INIT->SETUP
8218 */
8219
8220int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
8221 bool leading)
8222{
Yuval Mintz3b603062012-03-18 10:33:39 +00008223 struct bnx2x_queue_state_params q_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008224 struct bnx2x_queue_setup_params *setup_params =
8225 &q_params.params.setup;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008226 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
8227 &q_params.params.tx_only;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008228 int rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008229 u8 tx_index;
8230
Merav Sicron51c1a582012-03-18 10:33:38 +00008231 DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008232
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008233 /* reset IGU state skip FCoE L2 queue */
8234 if (!IS_FCOE_FP(fp))
8235 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008236 IGU_INT_ENABLE, 0);
8237
Barak Witkowski15192a82012-06-19 07:48:28 +00008238 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008239 /* We want to wait for completion in this context */
8240 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008241
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008242 /* Prepare the INIT parameters */
8243 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008244
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008245 /* Set the command */
8246 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008247
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008248 /* Change the state to INIT */
8249 rc = bnx2x_queue_state_change(bp, &q_params);
8250 if (rc) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00008251 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008252 return rc;
8253 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008254
Merav Sicron51c1a582012-03-18 10:33:38 +00008255 DP(NETIF_MSG_IFUP, "init complete\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +00008256
8257
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008258 /* Now move the Queue to the SETUP state... */
8259 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008260
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008261 /* Set QUEUE flags */
8262 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008263
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008264 /* Set general SETUP parameters */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008265 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
8266 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008267
Ariel Elior6383c0b2011-07-14 08:31:57 +00008268 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008269 &setup_params->rxq_params);
8270
Ariel Elior6383c0b2011-07-14 08:31:57 +00008271 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
8272 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008273
8274 /* Set the command */
8275 q_params.cmd = BNX2X_Q_CMD_SETUP;
8276
Merav Sicron55c11942012-11-07 00:45:48 +00008277 if (IS_FCOE_FP(fp))
8278 bp->fcoe_init = true;
8279
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008280 /* Change the state to SETUP */
8281 rc = bnx2x_queue_state_change(bp, &q_params);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008282 if (rc) {
8283 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
8284 return rc;
8285 }
8286
8287 /* loop through the relevant tx-only indices */
8288 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8289 tx_index < fp->max_cos;
8290 tx_index++) {
8291
8292 /* prepare and send tx-only ramrod*/
8293 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
8294 tx_only_params, tx_index, leading);
8295 if (rc) {
8296 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
8297 fp->index, tx_index);
8298 return rc;
8299 }
8300 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008301
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008302 return rc;
8303}
8304
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008305static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008306{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008307 struct bnx2x_fastpath *fp = &bp->fp[index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008308 struct bnx2x_fp_txdata *txdata;
Yuval Mintz3b603062012-03-18 10:33:39 +00008309 struct bnx2x_queue_state_params q_params = {NULL};
Ariel Elior6383c0b2011-07-14 08:31:57 +00008310 int rc, tx_index;
8311
Merav Sicron51c1a582012-03-18 10:33:38 +00008312 DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008313
Barak Witkowski15192a82012-06-19 07:48:28 +00008314 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008315 /* We want to wait for completion in this context */
8316 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008317
Ariel Elior6383c0b2011-07-14 08:31:57 +00008318
8319 /* close tx-only connections */
8320 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8321 tx_index < fp->max_cos;
8322 tx_index++){
8323
8324 /* ascertain this is a normal queue*/
Merav Sicron65565882012-06-19 07:48:26 +00008325 txdata = fp->txdata_ptr[tx_index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008326
Merav Sicron51c1a582012-03-18 10:33:38 +00008327 DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008328 txdata->txq_index);
8329
8330 /* send halt terminate on tx-only connection */
8331 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
8332 memset(&q_params.params.terminate, 0,
8333 sizeof(q_params.params.terminate));
8334 q_params.params.terminate.cid_index = tx_index;
8335
8336 rc = bnx2x_queue_state_change(bp, &q_params);
8337 if (rc)
8338 return rc;
8339
8340 /* send halt terminate on tx-only connection */
8341 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
8342 memset(&q_params.params.cfc_del, 0,
8343 sizeof(q_params.params.cfc_del));
8344 q_params.params.cfc_del.cid_index = tx_index;
8345 rc = bnx2x_queue_state_change(bp, &q_params);
8346 if (rc)
8347 return rc;
8348 }
8349 /* Stop the primary connection: */
8350 /* ...halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008351 q_params.cmd = BNX2X_Q_CMD_HALT;
8352 rc = bnx2x_queue_state_change(bp, &q_params);
8353 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008354 return rc;
8355
Ariel Elior6383c0b2011-07-14 08:31:57 +00008356 /* ...terminate the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008357 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008358 memset(&q_params.params.terminate, 0,
8359 sizeof(q_params.params.terminate));
8360 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008361 rc = bnx2x_queue_state_change(bp, &q_params);
8362 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008363 return rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008364 /* ...delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008365 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008366 memset(&q_params.params.cfc_del, 0,
8367 sizeof(q_params.params.cfc_del));
8368 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008369 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008370}
8371
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008372
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008373static void bnx2x_reset_func(struct bnx2x *bp)
8374{
8375 int port = BP_PORT(bp);
8376 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008377 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008378
8379 /* Disable the function in the FW */
8380 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
8381 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
8382 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
8383 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
8384
8385 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008386 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008387 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008388 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00008389 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
8390 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008391 }
8392
Merav Sicron55c11942012-11-07 00:45:48 +00008393 if (CNIC_LOADED(bp))
8394 /* CNIC SB */
8395 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8396 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET
8397 (bnx2x_cnic_fw_sb_id(bp)), SB_DISABLED);
8398
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008399 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008400 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Yuval Mintz2de67432013-01-23 03:21:43 +00008401 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
8402 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008403
8404 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
8405 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
8406 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08008407
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008408 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008409 if (bp->common.int_block == INT_BLOCK_HC) {
8410 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8411 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8412 } else {
8413 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
8414 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
8415 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008416
Merav Sicron55c11942012-11-07 00:45:48 +00008417 if (CNIC_LOADED(bp)) {
8418 /* Disable Timer scan */
8419 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
8420 /*
8421 * Wait for at least 10ms and up to 2 second for the timers
8422 * scan to complete
8423 */
8424 for (i = 0; i < 200; i++) {
8425 msleep(10);
8426 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
8427 break;
8428 }
Michael Chan37b091b2009-10-10 13:46:55 +00008429 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008430 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008431 bnx2x_clear_func_ilt(bp, func);
8432
8433 /* Timers workaround bug for E2: if this is vnic-3,
8434 * we need to set the entire ilt range for this timers.
8435 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008436 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008437 struct ilt_client_info ilt_cli;
8438 /* use dummy TM client */
8439 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
8440 ilt_cli.start = 0;
8441 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
8442 ilt_cli.client_num = ILT_CLIENT_TM;
8443
8444 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
8445 }
8446
8447 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008448 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008449 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008450
8451 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008452}
8453
8454static void bnx2x_reset_port(struct bnx2x *bp)
8455{
8456 int port = BP_PORT(bp);
8457 u32 val;
8458
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008459 /* Reset physical Link */
8460 bnx2x__link_reset(bp);
8461
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008462 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
8463
8464 /* Do not rcv packets to BRB */
8465 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
8466 /* Do not direct rcv packets that are not for MCP to the BRB */
8467 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8468 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
8469
8470 /* Configure AEU */
8471 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
8472
8473 msleep(100);
8474 /* Check for BRB port occupancy */
8475 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
8476 if (val)
8477 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07008478 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008479
8480 /* TODO: Close Doorbell port? */
8481}
8482
Eric Dumazet1191cb82012-04-27 21:39:21 +00008483static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008484{
Yuval Mintz3b603062012-03-18 10:33:39 +00008485 struct bnx2x_func_state_params func_params = {NULL};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008486
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008487 /* Prepare parameters for function state transitions */
8488 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008489
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008490 func_params.f_obj = &bp->func_obj;
8491 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008492
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008493 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008494
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008495 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008496}
8497
Eric Dumazet1191cb82012-04-27 21:39:21 +00008498static int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008499{
Yuval Mintz3b603062012-03-18 10:33:39 +00008500 struct bnx2x_func_state_params func_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008501 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008502
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008503 /* Prepare parameters for function state transitions */
8504 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
8505 func_params.f_obj = &bp->func_obj;
8506 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008507
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008508 /*
8509 * Try to stop the function the 'good way'. If fails (in case
8510 * of a parity error during bnx2x_chip_cleanup()) and we are
8511 * not in a debug mode, perform a state transaction in order to
8512 * enable further HW_RESET transaction.
8513 */
8514 rc = bnx2x_func_state_change(bp, &func_params);
8515 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008516#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008517 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008518#else
Merav Sicron51c1a582012-03-18 10:33:38 +00008519 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008520 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
8521 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008522#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07008523 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008524
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008525 return 0;
8526}
Yitchak Gertner65abd742008-08-25 15:26:24 -07008527
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008528/**
8529 * bnx2x_send_unload_req - request unload mode from the MCP.
8530 *
8531 * @bp: driver handle
8532 * @unload_mode: requested function's unload mode
8533 *
8534 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
8535 */
8536u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
8537{
8538 u32 reset_code = 0;
8539 int port = BP_PORT(bp);
8540
8541 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008542 if (unload_mode == UNLOAD_NORMAL)
8543 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008544
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008545 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008546 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008547
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008548 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008549 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008550 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008551 u32 val;
David S. Miller88c51002011-10-07 13:38:43 -04008552 u16 pmc;
8553
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008554 /* The mac address is written to entries 1-4 to
David S. Miller88c51002011-10-07 13:38:43 -04008555 * preserve entry 0 which is used by the PMF
8556 */
David S. Miller8decf862011-09-22 03:23:13 -04008557 u8 entry = (BP_VN(bp) + 1)*8;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008558
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008559 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008560 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008561
8562 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
8563 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008564 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008565
David S. Miller88c51002011-10-07 13:38:43 -04008566 /* Enable the PME and clear the status */
8567 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmc);
8568 pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
8569 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, pmc);
8570
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008571 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008572
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008573 } else
8574 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
8575
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008576 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008577 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008578 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008579 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008580 int path = BP_PATH(bp);
8581
Merav Sicron51c1a582012-03-18 10:33:38 +00008582 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008583 path, load_count[path][0], load_count[path][1],
8584 load_count[path][2]);
8585 load_count[path][0]--;
8586 load_count[path][1 + port]--;
Merav Sicron51c1a582012-03-18 10:33:38 +00008587 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008588 path, load_count[path][0], load_count[path][1],
8589 load_count[path][2]);
8590 if (load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008591 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008592 else if (load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008593 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
8594 else
8595 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
8596 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008597
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008598 return reset_code;
8599}
8600
8601/**
8602 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
8603 *
8604 * @bp: driver handle
Yuval Mintz5d07d862012-09-13 02:56:21 +00008605 * @keep_link: true iff link should be kept up
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008606 */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008607void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008608{
Yuval Mintz5d07d862012-09-13 02:56:21 +00008609 u32 reset_param = keep_link ? DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET : 0;
8610
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008611 /* Report UNLOAD_DONE to MCP */
8612 if (!BP_NOMCP(bp))
Yuval Mintz5d07d862012-09-13 02:56:21 +00008613 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, reset_param);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008614}
8615
Eric Dumazet1191cb82012-04-27 21:39:21 +00008616static int bnx2x_func_wait_started(struct bnx2x *bp)
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008617{
8618 int tout = 50;
8619 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
8620
8621 if (!bp->port.pmf)
8622 return 0;
8623
8624 /*
8625 * (assumption: No Attention from MCP at this stage)
8626 * PMF probably in the middle of TXdisable/enable transaction
8627 * 1. Sync IRS for default SB
8628 * 2. Sync SP queue - this guarantes us that attention handling started
8629 * 3. Wait, that TXdisable/enable transaction completes
8630 *
8631 * 1+2 guranty that if DCBx attention was scheduled it already changed
8632 * pending bit of transaction from STARTED-->TX_STOPPED, if we alredy
8633 * received complettion for the transaction the state is TX_STOPPED.
8634 * State will return to STARTED after completion of TX_STOPPED-->STARTED
8635 * transaction.
8636 */
8637
8638 /* make sure default SB ISR is done */
8639 if (msix)
8640 synchronize_irq(bp->msix_table[0].vector);
8641 else
8642 synchronize_irq(bp->pdev->irq);
8643
8644 flush_workqueue(bnx2x_wq);
8645
8646 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
8647 BNX2X_F_STATE_STARTED && tout--)
8648 msleep(20);
8649
8650 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
8651 BNX2X_F_STATE_STARTED) {
8652#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00008653 BNX2X_ERR("Wrong function state\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008654 return -EBUSY;
8655#else
8656 /*
8657 * Failed to complete the transaction in a "good way"
8658 * Force both transactions with CLR bit
8659 */
Yuval Mintz3b603062012-03-18 10:33:39 +00008660 struct bnx2x_func_state_params func_params = {NULL};
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008661
Merav Sicron51c1a582012-03-18 10:33:38 +00008662 DP(NETIF_MSG_IFDOWN,
8663 "Hmmm... unexpected function state! Forcing STARTED-->TX_ST0PPED-->STARTED\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008664
8665 func_params.f_obj = &bp->func_obj;
8666 __set_bit(RAMROD_DRV_CLR_ONLY,
8667 &func_params.ramrod_flags);
8668
8669 /* STARTED-->TX_ST0PPED */
8670 func_params.cmd = BNX2X_F_CMD_TX_STOP;
8671 bnx2x_func_state_change(bp, &func_params);
8672
8673 /* TX_ST0PPED-->STARTED */
8674 func_params.cmd = BNX2X_F_CMD_TX_START;
8675 return bnx2x_func_state_change(bp, &func_params);
8676#endif
8677 }
8678
8679 return 0;
8680}
8681
Yuval Mintz5d07d862012-09-13 02:56:21 +00008682void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008683{
8684 int port = BP_PORT(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008685 int i, rc = 0;
8686 u8 cos;
Yuval Mintz3b603062012-03-18 10:33:39 +00008687 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008688 u32 reset_code;
8689
8690 /* Wait until tx fastpath tasks complete */
8691 for_each_tx_queue(bp, i) {
8692 struct bnx2x_fastpath *fp = &bp->fp[i];
8693
Ariel Elior6383c0b2011-07-14 08:31:57 +00008694 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00008695 rc = bnx2x_clean_tx_queue(bp, fp->txdata_ptr[cos]);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008696#ifdef BNX2X_STOP_ON_ERROR
8697 if (rc)
8698 return;
8699#endif
8700 }
8701
8702 /* Give HW time to discard old tx messages */
Yuval Mintz0926d492013-01-23 03:21:45 +00008703 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008704
8705 /* Clean all ETH MACs */
Barak Witkowski15192a82012-06-19 07:48:28 +00008706 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_ETH_MAC,
8707 false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008708 if (rc < 0)
8709 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
8710
8711 /* Clean up UC list */
Barak Witkowski15192a82012-06-19 07:48:28 +00008712 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_UC_LIST_MAC,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008713 true);
8714 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +00008715 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
8716 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008717
8718 /* Disable LLH */
8719 if (!CHIP_IS_E1(bp))
8720 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
8721
8722 /* Set "drop all" (stop Rx).
8723 * We need to take a netif_addr_lock() here in order to prevent
8724 * a race between the completion code and this code.
8725 */
8726 netif_addr_lock_bh(bp->dev);
8727 /* Schedule the rx_mode command */
8728 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
8729 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
8730 else
8731 bnx2x_set_storm_rx_mode(bp);
8732
8733 /* Cleanup multicast configuration */
8734 rparam.mcast_obj = &bp->mcast_obj;
8735 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
8736 if (rc < 0)
8737 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
8738
8739 netif_addr_unlock_bh(bp->dev);
8740
Ariel Eliorf1929b02013-01-01 05:22:41 +00008741 bnx2x_iov_chip_cleanup(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008742
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008743
8744 /*
8745 * Send the UNLOAD_REQUEST to the MCP. This will return if
8746 * this function should perform FUNC, PORT or COMMON HW
8747 * reset.
8748 */
8749 reset_code = bnx2x_send_unload_req(bp, unload_mode);
8750
8751 /*
8752 * (assumption: No Attention from MCP at this stage)
8753 * PMF probably in the middle of TXdisable/enable transaction
8754 */
8755 rc = bnx2x_func_wait_started(bp);
8756 if (rc) {
8757 BNX2X_ERR("bnx2x_func_wait_started failed\n");
8758#ifdef BNX2X_STOP_ON_ERROR
8759 return;
8760#endif
8761 }
8762
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008763 /* Close multi and leading connections
8764 * Completions for ramrods are collected in a synchronous way
8765 */
Merav Sicron55c11942012-11-07 00:45:48 +00008766 for_each_eth_queue(bp, i)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008767 if (bnx2x_stop_queue(bp, i))
8768#ifdef BNX2X_STOP_ON_ERROR
8769 return;
8770#else
8771 goto unload_error;
8772#endif
Merav Sicron55c11942012-11-07 00:45:48 +00008773
8774 if (CNIC_LOADED(bp)) {
8775 for_each_cnic_queue(bp, i)
8776 if (bnx2x_stop_queue(bp, i))
8777#ifdef BNX2X_STOP_ON_ERROR
8778 return;
8779#else
8780 goto unload_error;
8781#endif
8782 }
8783
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008784 /* If SP settings didn't get completed so far - something
8785 * very wrong has happen.
8786 */
8787 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
8788 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
8789
8790#ifndef BNX2X_STOP_ON_ERROR
8791unload_error:
8792#endif
8793 rc = bnx2x_func_stop(bp);
8794 if (rc) {
8795 BNX2X_ERR("Function stop failed!\n");
8796#ifdef BNX2X_STOP_ON_ERROR
8797 return;
8798#endif
8799 }
8800
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008801 /* Disable HW interrupts, NAPI */
8802 bnx2x_netif_stop(bp, 1);
Merav Sicron26614ba2012-08-27 03:26:19 +00008803 /* Delete all NAPI objects */
8804 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00008805 if (CNIC_LOADED(bp))
8806 bnx2x_del_all_napi_cnic(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008807
8808 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008809 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008810
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008811 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008812 rc = bnx2x_reset_hw(bp, reset_code);
8813 if (rc)
8814 BNX2X_ERR("HW_RESET failed\n");
8815
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008816
8817 /* Report UNLOAD_DONE to MCP */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008818 bnx2x_send_unload_done(bp, keep_link);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008819}
8820
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00008821void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008822{
8823 u32 val;
8824
Merav Sicron51c1a582012-03-18 10:33:38 +00008825 DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008826
8827 if (CHIP_IS_E1(bp)) {
8828 int port = BP_PORT(bp);
8829 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
8830 MISC_REG_AEU_MASK_ATTN_FUNC_0;
8831
8832 val = REG_RD(bp, addr);
8833 val &= ~(0x300);
8834 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008835 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008836 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
8837 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
8838 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
8839 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
8840 }
8841}
8842
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008843/* Close gates #2, #3 and #4: */
8844static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
8845{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008846 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008847
8848 /* Gates #2 and #4a are closed/opened for "not E1" only */
8849 if (!CHIP_IS_E1(bp)) {
8850 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008851 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008852 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008853 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008854 }
8855
8856 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008857 if (CHIP_IS_E1x(bp)) {
8858 /* Prevent interrupts from HC on both ports */
8859 val = REG_RD(bp, HC_REG_CONFIG_1);
8860 REG_WR(bp, HC_REG_CONFIG_1,
8861 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
8862 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
8863
8864 val = REG_RD(bp, HC_REG_CONFIG_0);
8865 REG_WR(bp, HC_REG_CONFIG_0,
8866 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
8867 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
8868 } else {
Jorrit Schippersd82603c2012-12-27 17:33:02 +01008869 /* Prevent incoming interrupts in IGU */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008870 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
8871
8872 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
8873 (!close) ?
8874 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
8875 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
8876 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008877
Merav Sicron51c1a582012-03-18 10:33:38 +00008878 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008879 close ? "closing" : "opening");
8880 mmiowb();
8881}
8882
8883#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
8884
8885static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
8886{
8887 /* Do some magic... */
8888 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8889 *magic_val = val & SHARED_MF_CLP_MAGIC;
8890 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
8891}
8892
Dmitry Kravkove8920672011-05-04 23:52:40 +00008893/**
8894 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008895 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008896 * @bp: driver handle
8897 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008898 */
8899static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
8900{
8901 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008902 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8903 MF_CFG_WR(bp, shared_mf_config.clp_mb,
8904 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
8905}
8906
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008907/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00008908 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008909 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008910 * @bp: driver handle
8911 * @magic_val: old value of 'magic' bit.
8912 *
8913 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008914 */
8915static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
8916{
8917 u32 shmem;
8918 u32 validity_offset;
8919
Merav Sicron51c1a582012-03-18 10:33:38 +00008920 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008921
8922 /* Set `magic' bit in order to save MF config */
8923 if (!CHIP_IS_E1(bp))
8924 bnx2x_clp_reset_prep(bp, magic_val);
8925
8926 /* Get shmem offset */
8927 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
Barak Witkowskic55e7712012-12-02 04:05:46 +00008928 validity_offset =
8929 offsetof(struct shmem_region, validity_map[BP_PORT(bp)]);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008930
8931 /* Clear validity map flags */
8932 if (shmem > 0)
8933 REG_WR(bp, shmem + validity_offset, 0);
8934}
8935
8936#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
8937#define MCP_ONE_TIMEOUT 100 /* 100 ms */
8938
Dmitry Kravkove8920672011-05-04 23:52:40 +00008939/**
8940 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008941 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008942 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008943 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00008944static void bnx2x_mcp_wait_one(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008945{
8946 /* special handling for emulation and FPGA,
8947 wait 10 times longer */
8948 if (CHIP_REV_IS_SLOW(bp))
8949 msleep(MCP_ONE_TIMEOUT*10);
8950 else
8951 msleep(MCP_ONE_TIMEOUT);
8952}
8953
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008954/*
8955 * initializes bp->common.shmem_base and waits for validity signature to appear
8956 */
8957static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008958{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008959 int cnt = 0;
8960 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008961
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008962 do {
8963 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
8964 if (bp->common.shmem_base) {
8965 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
8966 if (val & SHR_MEM_VALIDITY_MB)
8967 return 0;
8968 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008969
8970 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008971
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008972 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008973
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008974 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008975
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008976 return -ENODEV;
8977}
8978
8979static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
8980{
8981 int rc = bnx2x_init_shmem(bp);
8982
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008983 /* Restore the `magic' bit value */
8984 if (!CHIP_IS_E1(bp))
8985 bnx2x_clp_reset_done(bp, magic_val);
8986
8987 return rc;
8988}
8989
8990static void bnx2x_pxp_prep(struct bnx2x *bp)
8991{
8992 if (!CHIP_IS_E1(bp)) {
8993 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
8994 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008995 mmiowb();
8996 }
8997}
8998
8999/*
9000 * Reset the whole chip except for:
9001 * - PCIE core
9002 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
9003 * one reset bit)
9004 * - IGU
9005 * - MISC (including AEU)
9006 * - GRC
9007 * - RBCN, RBCP
9008 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009009static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009010{
9011 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009012 u32 global_bits2, stay_reset2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009013
9014 /*
9015 * Bits that have to be set in reset_mask2 if we want to reset 'global'
9016 * (per chip) blocks.
9017 */
9018 global_bits2 =
9019 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
9020 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009021
Barak Witkowskic55e7712012-12-02 04:05:46 +00009022 /* Don't reset the following blocks.
9023 * Important: per port blocks (such as EMAC, BMAC, UMAC) can't be
9024 * reset, as in 4 port device they might still be owned
9025 * by the MCP (there is only one leader per path).
9026 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009027 not_reset_mask1 =
9028 MISC_REGISTERS_RESET_REG_1_RST_HC |
9029 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
9030 MISC_REGISTERS_RESET_REG_1_RST_PXP;
9031
9032 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009033 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009034 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
9035 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
9036 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
9037 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
9038 MISC_REGISTERS_RESET_REG_2_RST_GRC |
9039 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009040 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
9041 MISC_REGISTERS_RESET_REG_2_RST_ATC |
Barak Witkowskic55e7712012-12-02 04:05:46 +00009042 MISC_REGISTERS_RESET_REG_2_PGLC |
9043 MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
9044 MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
9045 MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
9046 MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
9047 MISC_REGISTERS_RESET_REG_2_UMAC0 |
9048 MISC_REGISTERS_RESET_REG_2_UMAC1;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009049
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009050 /*
9051 * Keep the following blocks in reset:
9052 * - all xxMACs are handled by the bnx2x_link code.
9053 */
9054 stay_reset2 =
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009055 MISC_REGISTERS_RESET_REG_2_XMAC |
9056 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
9057
9058 /* Full reset masks according to the chip */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009059 reset_mask1 = 0xffffffff;
9060
9061 if (CHIP_IS_E1(bp))
9062 reset_mask2 = 0xffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009063 else if (CHIP_IS_E1H(bp))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009064 reset_mask2 = 0x1ffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009065 else if (CHIP_IS_E2(bp))
9066 reset_mask2 = 0xfffff;
9067 else /* CHIP_IS_E3 */
9068 reset_mask2 = 0x3ffffff;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009069
9070 /* Don't reset global blocks unless we need to */
9071 if (!global)
9072 reset_mask2 &= ~global_bits2;
9073
9074 /*
9075 * In case of attention in the QM, we need to reset PXP
9076 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
9077 * because otherwise QM reset would release 'close the gates' shortly
9078 * before resetting the PXP, then the PSWRQ would send a write
9079 * request to PGLUE. Then when PXP is reset, PGLUE would try to
9080 * read the payload data from PSWWR, but PSWWR would not
9081 * respond. The write queue in PGLUE would stuck, dmae commands
9082 * would not return. Therefore it's important to reset the second
9083 * reset register (containing the
9084 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
9085 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
9086 * bit).
9087 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009088 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
9089 reset_mask2 & (~not_reset_mask2));
9090
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009091 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
9092 reset_mask1 & (~not_reset_mask1));
9093
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009094 barrier();
9095 mmiowb();
9096
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009097 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
9098 reset_mask2 & (~stay_reset2));
9099
9100 barrier();
9101 mmiowb();
9102
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009103 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009104 mmiowb();
9105}
9106
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009107/**
9108 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
9109 * It should get cleared in no more than 1s.
9110 *
9111 * @bp: driver handle
9112 *
9113 * It should get cleared in no more than 1s. Returns 0 if
9114 * pending writes bit gets cleared.
9115 */
9116static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
9117{
9118 u32 cnt = 1000;
9119 u32 pend_bits = 0;
9120
9121 do {
9122 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
9123
9124 if (pend_bits == 0)
9125 break;
9126
Yuval Mintz0926d492013-01-23 03:21:45 +00009127 usleep_range(1000, 2000);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009128 } while (cnt-- > 0);
9129
9130 if (cnt <= 0) {
9131 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
9132 pend_bits);
9133 return -EBUSY;
9134 }
9135
9136 return 0;
9137}
9138
9139static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009140{
9141 int cnt = 1000;
9142 u32 val = 0;
9143 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
Yuval Mintz2de67432013-01-23 03:21:43 +00009144 u32 tags_63_32 = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009145
9146 /* Empty the Tetris buffer, wait for 1s */
9147 do {
9148 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
9149 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
9150 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
9151 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
9152 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009153 if (CHIP_IS_E3(bp))
9154 tags_63_32 = REG_RD(bp, PGLUE_B_REG_TAGS_63_32);
9155
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009156 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
9157 ((port_is_idle_0 & 0x1) == 0x1) &&
9158 ((port_is_idle_1 & 0x1) == 0x1) &&
Barak Witkowskic55e7712012-12-02 04:05:46 +00009159 (pgl_exp_rom2 == 0xffffffff) &&
9160 (!CHIP_IS_E3(bp) || (tags_63_32 == 0xffffffff)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009161 break;
Yuval Mintz0926d492013-01-23 03:21:45 +00009162 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009163 } while (cnt-- > 0);
9164
9165 if (cnt <= 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009166 BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
9167 BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009168 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
9169 pgl_exp_rom2);
9170 return -EAGAIN;
9171 }
9172
9173 barrier();
9174
9175 /* Close gates #2, #3 and #4 */
9176 bnx2x_set_234_gates(bp, true);
9177
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009178 /* Poll for IGU VQs for 57712 and newer chips */
9179 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
9180 return -EAGAIN;
9181
9182
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009183 /* TBD: Indicate that "process kill" is in progress to MCP */
9184
9185 /* Clear "unprepared" bit */
9186 REG_WR(bp, MISC_REG_UNPREPARED, 0);
9187 barrier();
9188
9189 /* Make sure all is written to the chip before the reset */
9190 mmiowb();
9191
9192 /* Wait for 1ms to empty GLUE and PCI-E core queues,
9193 * PSWHST, GRC and PSWRD Tetris buffer.
9194 */
Yuval Mintz0926d492013-01-23 03:21:45 +00009195 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009196
9197 /* Prepare to chip reset: */
9198 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009199 if (global)
9200 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009201
9202 /* PXP */
9203 bnx2x_pxp_prep(bp);
9204 barrier();
9205
9206 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009207 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009208 barrier();
9209
9210 /* Recover after reset: */
9211 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009212 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009213 return -EAGAIN;
9214
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009215 /* TBD: Add resetting the NO_MCP mode DB here */
9216
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009217 /* Open the gates #2, #3 and #4 */
9218 bnx2x_set_234_gates(bp, false);
9219
9220 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
9221 * reset state, re-enable attentions. */
9222
9223 return 0;
9224}
9225
Merav Sicron910cc722012-11-11 03:56:08 +00009226static int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009227{
9228 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009229 bool global = bnx2x_reset_is_global(bp);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009230 u32 load_code;
9231
9232 /* if not going to reset MCP - load "fake" driver to reset HW while
9233 * driver is owner of the HW
9234 */
9235 if (!global && !BP_NOMCP(bp)) {
Yuval Mintz5d07d862012-09-13 02:56:21 +00009236 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ,
9237 DRV_MSG_CODE_LOAD_REQ_WITH_LFA);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009238 if (!load_code) {
9239 BNX2X_ERR("MCP response failure, aborting\n");
9240 rc = -EAGAIN;
9241 goto exit_leader_reset;
9242 }
9243 if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
9244 (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
9245 BNX2X_ERR("MCP unexpected resp, aborting\n");
9246 rc = -EAGAIN;
9247 goto exit_leader_reset2;
9248 }
9249 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
9250 if (!load_code) {
9251 BNX2X_ERR("MCP response failure, aborting\n");
9252 rc = -EAGAIN;
9253 goto exit_leader_reset2;
9254 }
9255 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009256
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009257 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009258 if (bnx2x_process_kill(bp, global)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009259 BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
9260 BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009261 rc = -EAGAIN;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009262 goto exit_leader_reset2;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009263 }
9264
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009265 /*
9266 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
9267 * state.
9268 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009269 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009270 if (global)
9271 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009272
Ariel Elior95c6c6162012-01-26 06:01:52 +00009273exit_leader_reset2:
9274 /* unload "fake driver" if it was loaded */
9275 if (!global && !BP_NOMCP(bp)) {
9276 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
9277 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
9278 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009279exit_leader_reset:
9280 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009281 bnx2x_release_leader_lock(bp);
9282 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009283 return rc;
9284}
9285
Eric Dumazet1191cb82012-04-27 21:39:21 +00009286static void bnx2x_recovery_failed(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009287{
9288 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
9289
9290 /* Disconnect this device */
9291 netif_device_detach(bp->dev);
9292
9293 /*
9294 * Block ifup for all function on this engine until "process kill"
9295 * or power cycle.
9296 */
9297 bnx2x_set_reset_in_progress(bp);
9298
9299 /* Shut down the power */
9300 bnx2x_set_power_state(bp, PCI_D3hot);
9301
9302 bp->recovery_state = BNX2X_RECOVERY_FAILED;
9303
9304 smp_mb();
9305}
9306
9307/*
9308 * Assumption: runs under rtnl lock. This together with the fact
Ariel Elior6383c0b2011-07-14 08:31:57 +00009309 * that it's called only from bnx2x_sp_rtnl() ensure that it
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009310 * will never be called when netif_running(bp->dev) is false.
9311 */
9312static void bnx2x_parity_recover(struct bnx2x *bp)
9313{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009314 bool global = false;
Ariel Elior7a752992012-01-26 06:01:53 +00009315 u32 error_recovered, error_unrecovered;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009316 bool is_parity;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009317
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009318 DP(NETIF_MSG_HW, "Handling parity\n");
9319 while (1) {
9320 switch (bp->recovery_state) {
9321 case BNX2X_RECOVERY_INIT:
9322 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009323 is_parity = bnx2x_chk_parity_attn(bp, &global, false);
9324 WARN_ON(!is_parity);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009325
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009326 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009327 if (bnx2x_trylock_leader_lock(bp)) {
9328 bnx2x_set_reset_in_progress(bp);
9329 /*
9330 * Check if there is a global attention and if
9331 * there was a global attention, set the global
9332 * reset bit.
9333 */
9334
9335 if (global)
9336 bnx2x_set_reset_global(bp);
9337
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009338 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009339 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009340
9341 /* Stop the driver */
9342 /* If interface has been removed - break */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009343 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY, false))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009344 return;
9345
9346 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009347
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009348 /* Ensure "is_leader", MCP command sequence and
9349 * "recovery_state" update values are seen on other
9350 * CPUs.
9351 */
9352 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009353 break;
9354
9355 case BNX2X_RECOVERY_WAIT:
9356 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
9357 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009358 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +00009359 bool other_load_status =
9360 bnx2x_get_load_status(bp, other_engine);
9361 bool load_status =
9362 bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009363 global = bnx2x_reset_is_global(bp);
9364
9365 /*
9366 * In case of a parity in a global block, let
9367 * the first leader that performs a
9368 * leader_reset() reset the global blocks in
9369 * order to clear global attentions. Otherwise
9370 * the the gates will remain closed for that
9371 * engine.
9372 */
Ariel Elior889b9af2012-01-26 06:01:51 +00009373 if (load_status ||
9374 (global && other_load_status)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009375 /* Wait until all other functions get
9376 * down.
9377 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009378 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009379 HZ/10);
9380 return;
9381 } else {
9382 /* If all other functions got down -
9383 * try to bring the chip back to
9384 * normal. In any case it's an exit
9385 * point for a leader.
9386 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009387 if (bnx2x_leader_reset(bp)) {
9388 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009389 return;
9390 }
9391
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009392 /* If we are here, means that the
9393 * leader has succeeded and doesn't
9394 * want to be a leader any more. Try
9395 * to continue as a none-leader.
9396 */
9397 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009398 }
9399 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009400 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009401 /* Try to get a LEADER_LOCK HW lock as
9402 * long as a former leader may have
9403 * been unloaded by the user or
9404 * released a leadership by another
9405 * reason.
9406 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009407 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009408 /* I'm a leader now! Restart a
9409 * switch case.
9410 */
9411 bp->is_leader = 1;
9412 break;
9413 }
9414
Ariel Elior7be08a72011-07-14 08:31:19 +00009415 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009416 HZ/10);
9417 return;
9418
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009419 } else {
9420 /*
9421 * If there was a global attention, wait
9422 * for it to be cleared.
9423 */
9424 if (bnx2x_reset_is_global(bp)) {
9425 schedule_delayed_work(
Ariel Elior7be08a72011-07-14 08:31:19 +00009426 &bp->sp_rtnl_task,
9427 HZ/10);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009428 return;
9429 }
9430
Ariel Elior7a752992012-01-26 06:01:53 +00009431 error_recovered =
9432 bp->eth_stats.recoverable_error;
9433 error_unrecovered =
9434 bp->eth_stats.unrecoverable_error;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009435 bp->recovery_state =
9436 BNX2X_RECOVERY_NIC_LOADING;
9437 if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
Ariel Elior7a752992012-01-26 06:01:53 +00009438 error_unrecovered++;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009439 netdev_err(bp->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +00009440 "Recovery failed. Power cycle needed\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009441 /* Disconnect this device */
9442 netif_device_detach(bp->dev);
9443 /* Shut down the power */
9444 bnx2x_set_power_state(
9445 bp, PCI_D3hot);
9446 smp_mb();
9447 } else {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009448 bp->recovery_state =
9449 BNX2X_RECOVERY_DONE;
Ariel Elior7a752992012-01-26 06:01:53 +00009450 error_recovered++;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009451 smp_mb();
9452 }
Ariel Elior7a752992012-01-26 06:01:53 +00009453 bp->eth_stats.recoverable_error =
9454 error_recovered;
9455 bp->eth_stats.unrecoverable_error =
9456 error_unrecovered;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009457
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009458 return;
9459 }
9460 }
9461 default:
9462 return;
9463 }
9464 }
9465}
9466
Michal Schmidt56ad3152012-02-16 02:38:48 +00009467static int bnx2x_close(struct net_device *dev);
9468
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009469/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
9470 * scheduled on a general queue in order to prevent a dead lock.
9471 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009472static void bnx2x_sp_rtnl_task(struct work_struct *work)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009473{
Ariel Elior7be08a72011-07-14 08:31:19 +00009474 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009475
9476 rtnl_lock();
9477
Ariel Elior8395be52013-01-01 05:22:44 +00009478 if (!netif_running(bp->dev)) {
9479 rtnl_unlock();
9480 return;
9481 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009482
Ariel Elior7be08a72011-07-14 08:31:19 +00009483 /* if stop on error is defined no recovery flows should be executed */
9484#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00009485 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
Ariel Elior7be08a72011-07-14 08:31:19 +00009486 "you will need to reboot when done\n");
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009487 goto sp_rtnl_not_reset;
Ariel Elior7be08a72011-07-14 08:31:19 +00009488#endif
9489
9490 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
9491 /*
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009492 * Clear all pending SP commands as we are going to reset the
9493 * function anyway.
Ariel Elior7be08a72011-07-14 08:31:19 +00009494 */
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009495 bp->sp_rtnl_state = 0;
9496 smp_mb();
9497
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009498 bnx2x_parity_recover(bp);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009499
Ariel Elior8395be52013-01-01 05:22:44 +00009500 rtnl_unlock();
9501 return;
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009502 }
9503
9504 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
9505 /*
9506 * Clear all pending SP commands as we are going to reset the
9507 * function anyway.
9508 */
9509 bp->sp_rtnl_state = 0;
9510 smp_mb();
9511
Yuval Mintz5d07d862012-09-13 02:56:21 +00009512 bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009513 bnx2x_nic_load(bp, LOAD_NORMAL);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009514
Ariel Elior8395be52013-01-01 05:22:44 +00009515 rtnl_unlock();
9516 return;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009517 }
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009518#ifdef BNX2X_STOP_ON_ERROR
9519sp_rtnl_not_reset:
9520#endif
9521 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
9522 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
Barak Witkowskia3348722012-04-23 03:04:46 +00009523 if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
9524 bnx2x_after_function_update(bp);
Ariel Elior83048592011-11-13 04:34:29 +00009525 /*
9526 * in case of fan failure we need to reset id if the "stop on error"
9527 * debug flag is set, since we trying to prevent permanent overheating
9528 * damage
9529 */
9530 if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009531 DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
Ariel Elior83048592011-11-13 04:34:29 +00009532 netif_device_detach(bp->dev);
9533 bnx2x_close(bp->dev);
Ariel Elior8395be52013-01-01 05:22:44 +00009534 rtnl_unlock();
9535 return;
Ariel Elior83048592011-11-13 04:34:29 +00009536 }
9537
Ariel Elior381ac162013-01-01 05:22:29 +00009538 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_MCAST, &bp->sp_rtnl_state)) {
9539 DP(BNX2X_MSG_SP,
9540 "sending set mcast vf pf channel message from rtnl sp-task\n");
9541 bnx2x_vfpf_set_mcast(bp->dev);
9542 }
9543
9544 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_STORM_RX_MODE,
9545 &bp->sp_rtnl_state)) {
9546 DP(BNX2X_MSG_SP,
9547 "sending set storm rx mode vf pf channel message from rtnl sp-task\n");
9548 bnx2x_vfpf_storm_rx_mode(bp);
9549 }
9550
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00009551 if (test_and_clear_bit(BNX2X_SP_RTNL_HYPERVISOR_VLAN,
9552 &bp->sp_rtnl_state))
9553 bnx2x_pf_set_vfs_vlan(bp);
9554
Ariel Elior8395be52013-01-01 05:22:44 +00009555 /* work which needs rtnl lock not-taken (as it takes the lock itself and
9556 * can be called from other contexts as well)
9557 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009558 rtnl_unlock();
Ariel Elior8395be52013-01-01 05:22:44 +00009559
Ariel Elior64112802013-01-07 00:50:23 +00009560 /* enable SR-IOV if applicable */
Ariel Elior8395be52013-01-01 05:22:44 +00009561 if (IS_SRIOV(bp) && test_and_clear_bit(BNX2X_SP_RTNL_ENABLE_SRIOV,
Ariel Elior3c76fef2013-03-11 05:17:46 +00009562 &bp->sp_rtnl_state)) {
9563 bnx2x_disable_sriov(bp);
Ariel Elior64112802013-01-07 00:50:23 +00009564 bnx2x_enable_sriov(bp);
Ariel Elior3c76fef2013-03-11 05:17:46 +00009565 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009566}
9567
Yaniv Rosner3deb8162011-06-14 01:34:33 +00009568static void bnx2x_period_task(struct work_struct *work)
9569{
9570 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
9571
9572 if (!netif_running(bp->dev))
9573 goto period_task_exit;
9574
9575 if (CHIP_REV_IS_SLOW(bp)) {
9576 BNX2X_ERR("period task called on emulation, ignoring\n");
9577 goto period_task_exit;
9578 }
9579
9580 bnx2x_acquire_phy_lock(bp);
9581 /*
9582 * The barrier is needed to ensure the ordering between the writing to
9583 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
9584 * the reading here.
9585 */
9586 smp_mb();
9587 if (bp->port.pmf) {
9588 bnx2x_period_func(&bp->link_params, &bp->link_vars);
9589
9590 /* Re-queue task in 1 sec */
9591 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
9592 }
9593
9594 bnx2x_release_phy_lock(bp);
9595period_task_exit:
9596 return;
9597}
9598
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009599/*
9600 * Init service functions
9601 */
9602
Ariel Eliorb56e9672013-01-01 05:22:32 +00009603u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009604{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009605 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
9606 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
9607 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009608}
9609
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009610static void bnx2x_prev_unload_close_mac(struct bnx2x *bp,
9611 struct bnx2x_mac_vals *vals)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009612{
Yuval Mintz452427b2012-03-26 20:47:07 +00009613 u32 val, base_addr, offset, mask, reset_reg;
9614 bool mac_stopped = false;
9615 u8 port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009616
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009617 /* reset addresses as they also mark which values were changed */
9618 vals->bmac_addr = 0;
9619 vals->umac_addr = 0;
9620 vals->xmac_addr = 0;
9621 vals->emac_addr = 0;
9622
Yuval Mintz452427b2012-03-26 20:47:07 +00009623 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
David S. Miller8decf862011-09-22 03:23:13 -04009624
Yuval Mintz452427b2012-03-26 20:47:07 +00009625 if (!CHIP_IS_E3(bp)) {
9626 val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
9627 mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
9628 if ((mask & reset_reg) && val) {
9629 u32 wb_data[2];
9630 BNX2X_DEV_INFO("Disable bmac Rx\n");
9631 base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
9632 : NIG_REG_INGRESS_BMAC0_MEM;
9633 offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
9634 : BIGMAC_REGISTER_BMAC_CONTROL;
Ariel Eliorf16da432012-01-26 06:01:50 +00009635
Yuval Mintz452427b2012-03-26 20:47:07 +00009636 /*
9637 * use rd/wr since we cannot use dmae. This is safe
9638 * since MCP won't access the bus due to the request
9639 * to unload, and no function on the path can be
9640 * loaded at this time.
9641 */
9642 wb_data[0] = REG_RD(bp, base_addr + offset);
9643 wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009644 vals->bmac_addr = base_addr + offset;
9645 vals->bmac_val[0] = wb_data[0];
9646 vals->bmac_val[1] = wb_data[1];
Yuval Mintz452427b2012-03-26 20:47:07 +00009647 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009648 REG_WR(bp, vals->bmac_addr, wb_data[0]);
9649 REG_WR(bp, vals->bmac_addr + 0x4, wb_data[1]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009650
Yuval Mintz452427b2012-03-26 20:47:07 +00009651 }
9652 BNX2X_DEV_INFO("Disable emac Rx\n");
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009653 vals->emac_addr = NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4;
9654 vals->emac_val = REG_RD(bp, vals->emac_addr);
9655 REG_WR(bp, vals->emac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009656 mac_stopped = true;
9657 } else {
9658 if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
9659 BNX2X_DEV_INFO("Disable xmac Rx\n");
9660 base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
9661 val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
9662 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9663 val & ~(1 << 1));
9664 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9665 val | (1 << 1));
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009666 vals->xmac_addr = base_addr + XMAC_REG_CTRL;
9667 vals->xmac_val = REG_RD(bp, vals->xmac_addr);
9668 REG_WR(bp, vals->xmac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009669 mac_stopped = true;
9670 }
9671 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
9672 if (mask & reset_reg) {
9673 BNX2X_DEV_INFO("Disable umac Rx\n");
9674 base_addr = BP_PORT(bp) ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009675 vals->umac_addr = base_addr + UMAC_REG_COMMAND_CONFIG;
9676 vals->umac_val = REG_RD(bp, vals->umac_addr);
9677 REG_WR(bp, vals->umac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009678 mac_stopped = true;
David S. Miller8decf862011-09-22 03:23:13 -04009679 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009680 }
Ariel Eliorf16da432012-01-26 06:01:50 +00009681
Yuval Mintz452427b2012-03-26 20:47:07 +00009682 if (mac_stopped)
9683 msleep(20);
9684
9685}
9686
9687#define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
9688#define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
9689#define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
9690#define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
9691
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00009692static void bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 port, u8 inc)
Yuval Mintz452427b2012-03-26 20:47:07 +00009693{
9694 u16 rcq, bd;
9695 u32 tmp_reg = REG_RD(bp, BNX2X_PREV_UNDI_PROD_ADDR(port));
9696
9697 rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
9698 bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
9699
9700 tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
9701 REG_WR(bp, BNX2X_PREV_UNDI_PROD_ADDR(port), tmp_reg);
9702
9703 BNX2X_DEV_INFO("UNDI producer [%d] rings bd -> 0x%04x, rcq -> 0x%04x\n",
9704 port, bd, rcq);
9705}
9706
Bill Pemberton0329aba2012-12-03 09:24:24 -05009707static int bnx2x_prev_mcp_done(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009708{
Yuval Mintz5d07d862012-09-13 02:56:21 +00009709 u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE,
9710 DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET);
Yuval Mintz452427b2012-03-26 20:47:07 +00009711 if (!rc) {
9712 BNX2X_ERR("MCP response failure, aborting\n");
9713 return -EBUSY;
9714 }
9715
9716 return 0;
9717}
9718
Barak Witkowskic63da992012-12-05 23:04:03 +00009719static struct bnx2x_prev_path_list *
9720 bnx2x_prev_path_get_entry(struct bnx2x *bp)
9721{
9722 struct bnx2x_prev_path_list *tmp_list;
9723
9724 list_for_each_entry(tmp_list, &bnx2x_prev_list, list)
9725 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
9726 bp->pdev->bus->number == tmp_list->bus &&
9727 BP_PATH(bp) == tmp_list->path)
9728 return tmp_list;
9729
9730 return NULL;
9731}
9732
Yuval Mintz7fa6f3402013-03-20 05:21:28 +00009733static int bnx2x_prev_path_mark_eeh(struct bnx2x *bp)
9734{
9735 struct bnx2x_prev_path_list *tmp_list;
9736 int rc;
9737
9738 rc = down_interruptible(&bnx2x_prev_sem);
9739 if (rc) {
9740 BNX2X_ERR("Received %d when tried to take lock\n", rc);
9741 return rc;
9742 }
9743
9744 tmp_list = bnx2x_prev_path_get_entry(bp);
9745 if (tmp_list) {
9746 tmp_list->aer = 1;
9747 rc = 0;
9748 } else {
9749 BNX2X_ERR("path %d: Entry does not exist for eeh; Flow occurs before initial insmod is over ?\n",
9750 BP_PATH(bp));
9751 }
9752
9753 up(&bnx2x_prev_sem);
9754
9755 return rc;
9756}
9757
Bill Pemberton0329aba2012-12-03 09:24:24 -05009758static bool bnx2x_prev_is_path_marked(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009759{
9760 struct bnx2x_prev_path_list *tmp_list;
9761 int rc = false;
9762
9763 if (down_trylock(&bnx2x_prev_sem))
9764 return false;
9765
Yuval Mintz7fa6f3402013-03-20 05:21:28 +00009766 tmp_list = bnx2x_prev_path_get_entry(bp);
9767 if (tmp_list) {
9768 if (tmp_list->aer) {
9769 DP(NETIF_MSG_HW, "Path %d was marked by AER\n",
9770 BP_PATH(bp));
9771 } else {
Yuval Mintz452427b2012-03-26 20:47:07 +00009772 rc = true;
9773 BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
9774 BP_PATH(bp));
Yuval Mintz452427b2012-03-26 20:47:07 +00009775 }
9776 }
9777
9778 up(&bnx2x_prev_sem);
9779
9780 return rc;
9781}
9782
Dmitry Kravkov178135c2013-05-22 21:21:50 +00009783bool bnx2x_port_after_undi(struct bnx2x *bp)
9784{
9785 struct bnx2x_prev_path_list *entry;
9786 bool val;
9787
9788 down(&bnx2x_prev_sem);
9789
9790 entry = bnx2x_prev_path_get_entry(bp);
9791 val = !!(entry && (entry->undi & (1 << BP_PORT(bp))));
9792
9793 up(&bnx2x_prev_sem);
9794
9795 return val;
9796}
9797
Barak Witkowskic63da992012-12-05 23:04:03 +00009798static int bnx2x_prev_mark_path(struct bnx2x *bp, bool after_undi)
Yuval Mintz452427b2012-03-26 20:47:07 +00009799{
9800 struct bnx2x_prev_path_list *tmp_list;
9801 int rc;
9802
Yuval Mintz7fa6f3402013-03-20 05:21:28 +00009803 rc = down_interruptible(&bnx2x_prev_sem);
9804 if (rc) {
9805 BNX2X_ERR("Received %d when tried to take lock\n", rc);
9806 return rc;
9807 }
9808
9809 /* Check whether the entry for this path already exists */
9810 tmp_list = bnx2x_prev_path_get_entry(bp);
9811 if (tmp_list) {
9812 if (!tmp_list->aer) {
9813 BNX2X_ERR("Re-Marking the path.\n");
9814 } else {
9815 DP(NETIF_MSG_HW, "Removing AER indication from path %d\n",
9816 BP_PATH(bp));
9817 tmp_list->aer = 0;
9818 }
9819 up(&bnx2x_prev_sem);
9820 return 0;
9821 }
9822 up(&bnx2x_prev_sem);
9823
9824 /* Create an entry for this path and add it */
Devendra Nagaea4b3852012-07-29 03:19:23 +00009825 tmp_list = kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
Yuval Mintz452427b2012-03-26 20:47:07 +00009826 if (!tmp_list) {
9827 BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
9828 return -ENOMEM;
9829 }
9830
9831 tmp_list->bus = bp->pdev->bus->number;
9832 tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
9833 tmp_list->path = BP_PATH(bp);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +00009834 tmp_list->aer = 0;
Barak Witkowskic63da992012-12-05 23:04:03 +00009835 tmp_list->undi = after_undi ? (1 << BP_PORT(bp)) : 0;
Yuval Mintz452427b2012-03-26 20:47:07 +00009836
9837 rc = down_interruptible(&bnx2x_prev_sem);
9838 if (rc) {
9839 BNX2X_ERR("Received %d when tried to take lock\n", rc);
9840 kfree(tmp_list);
9841 } else {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +00009842 DP(NETIF_MSG_HW, "Marked path [%d] - finished previous unload\n",
9843 BP_PATH(bp));
Yuval Mintz452427b2012-03-26 20:47:07 +00009844 list_add(&tmp_list->list, &bnx2x_prev_list);
9845 up(&bnx2x_prev_sem);
9846 }
9847
9848 return rc;
9849}
9850
Bill Pemberton0329aba2012-12-03 09:24:24 -05009851static int bnx2x_do_flr(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009852{
Jiang Liu2a80eeb2012-08-20 13:26:51 -06009853 int i;
Yuval Mintz452427b2012-03-26 20:47:07 +00009854 u16 status;
9855 struct pci_dev *dev = bp->pdev;
9856
Yuval Mintz8eee6942012-08-09 04:37:25 +00009857
9858 if (CHIP_IS_E1x(bp)) {
9859 BNX2X_DEV_INFO("FLR not supported in E1/E1H\n");
9860 return -EINVAL;
9861 }
9862
9863 /* only bootcode REQ_BC_VER_4_INITIATE_FLR and onwards support flr */
9864 if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
9865 BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
9866 bp->common.bc_ver);
9867 return -EINVAL;
9868 }
Yuval Mintz452427b2012-03-26 20:47:07 +00009869
Yuval Mintz452427b2012-03-26 20:47:07 +00009870 /* Wait for Transaction Pending bit clean */
9871 for (i = 0; i < 4; i++) {
9872 if (i)
9873 msleep((1 << (i - 1)) * 100);
9874
Jiang Liu2a80eeb2012-08-20 13:26:51 -06009875 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Yuval Mintz452427b2012-03-26 20:47:07 +00009876 if (!(status & PCI_EXP_DEVSTA_TRPND))
9877 goto clear;
9878 }
9879
9880 dev_err(&dev->dev,
9881 "transaction is not cleared; proceeding with reset anyway\n");
9882
9883clear:
Yuval Mintz452427b2012-03-26 20:47:07 +00009884
Yuval Mintz8eee6942012-08-09 04:37:25 +00009885 BNX2X_DEV_INFO("Initiating FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +00009886 bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
9887
9888 return 0;
9889}
9890
Bill Pemberton0329aba2012-12-03 09:24:24 -05009891static int bnx2x_prev_unload_uncommon(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009892{
9893 int rc;
9894
9895 BNX2X_DEV_INFO("Uncommon unload Flow\n");
9896
9897 /* Test if previous unload process was already finished for this path */
9898 if (bnx2x_prev_is_path_marked(bp))
9899 return bnx2x_prev_mcp_done(bp);
9900
Yuval Mintz04c46732013-01-23 03:21:46 +00009901 BNX2X_DEV_INFO("Path is unmarked\n");
9902
Yuval Mintz452427b2012-03-26 20:47:07 +00009903 /* If function has FLR capabilities, and existing FW version matches
9904 * the one required, then FLR will be sufficient to clean any residue
9905 * left by previous driver
9906 */
Ariel Eliorad5afc82013-01-01 05:22:26 +00009907 rc = bnx2x_nic_load_analyze_req(bp, FW_MSG_CODE_DRV_LOAD_FUNCTION);
Yuval Mintz8eee6942012-08-09 04:37:25 +00009908
9909 if (!rc) {
9910 /* fw version is good */
9911 BNX2X_DEV_INFO("FW version matches our own. Attempting FLR\n");
9912 rc = bnx2x_do_flr(bp);
9913 }
9914
9915 if (!rc) {
9916 /* FLR was performed */
9917 BNX2X_DEV_INFO("FLR successful\n");
9918 return 0;
9919 }
9920
9921 BNX2X_DEV_INFO("Could not FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +00009922
9923 /* Close the MCP request, return failure*/
9924 rc = bnx2x_prev_mcp_done(bp);
9925 if (!rc)
9926 rc = BNX2X_PREV_WAIT_NEEDED;
9927
9928 return rc;
9929}
9930
Bill Pemberton0329aba2012-12-03 09:24:24 -05009931static int bnx2x_prev_unload_common(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009932{
9933 u32 reset_reg, tmp_reg = 0, rc;
Barak Witkowskic63da992012-12-05 23:04:03 +00009934 bool prev_undi = false;
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009935 struct bnx2x_mac_vals mac_vals;
9936
Yuval Mintz452427b2012-03-26 20:47:07 +00009937 /* It is possible a previous function received 'common' answer,
9938 * but hasn't loaded yet, therefore creating a scenario of
9939 * multiple functions receiving 'common' on the same path.
9940 */
9941 BNX2X_DEV_INFO("Common unload Flow\n");
9942
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009943 memset(&mac_vals, 0, sizeof(mac_vals));
9944
Yuval Mintz452427b2012-03-26 20:47:07 +00009945 if (bnx2x_prev_is_path_marked(bp))
9946 return bnx2x_prev_mcp_done(bp);
9947
9948 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
9949
9950 /* Reset should be performed after BRB is emptied */
9951 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
9952 u32 timer_count = 1000;
Yuval Mintz452427b2012-03-26 20:47:07 +00009953
9954 /* Close the MAC Rx to prevent BRB from filling up */
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009955 bnx2x_prev_unload_close_mac(bp, &mac_vals);
9956
9957 /* close LLH filters towards the BRB */
9958 bnx2x_set_rx_filter(&bp->link_params, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009959
9960 /* Check if the UNDI driver was previously loaded
9961 * UNDI driver initializes CID offset for normal bell to 0x7
9962 */
Yuval Mintz452427b2012-03-26 20:47:07 +00009963 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_DORQ) {
9964 tmp_reg = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
9965 if (tmp_reg == 0x7) {
9966 BNX2X_DEV_INFO("UNDI previously loaded\n");
9967 prev_undi = true;
9968 /* clear the UNDI indication */
9969 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
Yuval Mintza74801c2013-01-14 05:11:41 +00009970 /* clear possible idle check errors */
9971 REG_RD(bp, NIG_REG_NIG_INT_STS_CLR_0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009972 }
9973 }
Dmitry Kravkovd46f7c42013-04-17 22:49:05 +00009974 if (!CHIP_IS_E1x(bp))
9975 /* block FW from writing to host */
9976 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
9977
Yuval Mintz452427b2012-03-26 20:47:07 +00009978 /* wait until BRB is empty */
9979 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
9980 while (timer_count) {
9981 u32 prev_brb = tmp_reg;
9982
9983 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
9984 if (!tmp_reg)
9985 break;
9986
9987 BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
9988
9989 /* reset timer as long as BRB actually gets emptied */
9990 if (prev_brb > tmp_reg)
9991 timer_count = 1000;
9992 else
9993 timer_count--;
9994
9995 /* If UNDI resides in memory, manually increment it */
9996 if (prev_undi)
9997 bnx2x_prev_unload_undi_inc(bp, BP_PORT(bp), 1);
9998
9999 udelay(10);
10000 }
10001
10002 if (!timer_count)
10003 BNX2X_ERR("Failed to empty BRB, hope for the best\n");
10004
10005 }
10006
10007 /* No packets are in the pipeline, path is ready for reset */
10008 bnx2x_reset_common(bp);
10009
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010010 if (mac_vals.xmac_addr)
10011 REG_WR(bp, mac_vals.xmac_addr, mac_vals.xmac_val);
10012 if (mac_vals.umac_addr)
10013 REG_WR(bp, mac_vals.umac_addr, mac_vals.umac_val);
10014 if (mac_vals.emac_addr)
10015 REG_WR(bp, mac_vals.emac_addr, mac_vals.emac_val);
10016 if (mac_vals.bmac_addr) {
10017 REG_WR(bp, mac_vals.bmac_addr, mac_vals.bmac_val[0]);
10018 REG_WR(bp, mac_vals.bmac_addr + 4, mac_vals.bmac_val[1]);
10019 }
10020
Barak Witkowskic63da992012-12-05 23:04:03 +000010021 rc = bnx2x_prev_mark_path(bp, prev_undi);
Yuval Mintz452427b2012-03-26 20:47:07 +000010022 if (rc) {
10023 bnx2x_prev_mcp_done(bp);
10024 return rc;
10025 }
10026
10027 return bnx2x_prev_mcp_done(bp);
10028}
10029
Ariel Elior24f06712012-05-06 07:05:57 +000010030/* previous driver DMAE transaction may have occurred when pre-boot stage ended
10031 * and boot began, or when kdump kernel was loaded. Either case would invalidate
10032 * the addresses of the transaction, resulting in was-error bit set in the pci
10033 * causing all hw-to-host pcie transactions to timeout. If this happened we want
10034 * to clear the interrupt which detected this from the pglueb and the was done
10035 * bit
10036 */
Bill Pemberton0329aba2012-12-03 09:24:24 -050010037static void bnx2x_prev_interrupted_dmae(struct bnx2x *bp)
Ariel Elior24f06712012-05-06 07:05:57 +000010038{
Ariel Elior4a254172012-11-22 07:16:17 +000010039 if (!CHIP_IS_E1x(bp)) {
10040 u32 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS);
10041 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN) {
Yuval Mintz04c46732013-01-23 03:21:46 +000010042 DP(BNX2X_MSG_SP,
10043 "'was error' bit was found to be set in pglueb upon startup. Clearing\n");
Ariel Elior4a254172012-11-22 07:16:17 +000010044 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR,
10045 1 << BP_FUNC(bp));
10046 }
Ariel Elior24f06712012-05-06 07:05:57 +000010047 }
10048}
10049
Bill Pemberton0329aba2012-12-03 09:24:24 -050010050static int bnx2x_prev_unload(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010051{
10052 int time_counter = 10;
10053 u32 rc, fw, hw_lock_reg, hw_lock_val;
10054 BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
10055
Ariel Elior24f06712012-05-06 07:05:57 +000010056 /* clear hw from errors which may have resulted from an interrupted
10057 * dmae transaction.
10058 */
10059 bnx2x_prev_interrupted_dmae(bp);
10060
10061 /* Release previously held locks */
Yuval Mintz452427b2012-03-26 20:47:07 +000010062 hw_lock_reg = (BP_FUNC(bp) <= 5) ?
10063 (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
10064 (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
10065
10066 hw_lock_val = (REG_RD(bp, hw_lock_reg));
10067 if (hw_lock_val) {
10068 if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
10069 BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
10070 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
10071 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
10072 }
10073
10074 BNX2X_DEV_INFO("Release Previously held hw lock\n");
10075 REG_WR(bp, hw_lock_reg, 0xffffffff);
10076 } else
10077 BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
10078
10079 if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
10080 BNX2X_DEV_INFO("Release previously held alr\n");
10081 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
10082 }
10083
Yuval Mintz452427b2012-03-26 20:47:07 +000010084 do {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010085 int aer = 0;
Yuval Mintz452427b2012-03-26 20:47:07 +000010086 /* Lock MCP using an unload request */
10087 fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
10088 if (!fw) {
10089 BNX2X_ERR("MCP response failure, aborting\n");
10090 rc = -EBUSY;
10091 break;
10092 }
10093
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010094 rc = down_interruptible(&bnx2x_prev_sem);
10095 if (rc) {
10096 BNX2X_ERR("Cannot check for AER; Received %d when tried to take lock\n",
10097 rc);
10098 } else {
10099 /* If Path is marked by EEH, ignore unload status */
10100 aer = !!(bnx2x_prev_path_get_entry(bp) &&
10101 bnx2x_prev_path_get_entry(bp)->aer);
Yuval Mintz60cde812013-03-26 23:28:03 +000010102 up(&bnx2x_prev_sem);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010103 }
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010104
10105 if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON || aer) {
Yuval Mintz452427b2012-03-26 20:47:07 +000010106 rc = bnx2x_prev_unload_common(bp);
10107 break;
10108 }
10109
10110 /* non-common reply from MCP night require looping */
10111 rc = bnx2x_prev_unload_uncommon(bp);
10112 if (rc != BNX2X_PREV_WAIT_NEEDED)
10113 break;
10114
10115 msleep(20);
10116 } while (--time_counter);
10117
10118 if (!time_counter || rc) {
10119 BNX2X_ERR("Failed unloading previous driver, aborting\n");
10120 rc = -EBUSY;
10121 }
10122
Barak Witkowskic63da992012-12-05 23:04:03 +000010123 /* Mark function if its port was used to boot from SAN */
Dmitry Kravkov178135c2013-05-22 21:21:50 +000010124 if (bnx2x_port_after_undi(bp))
Barak Witkowskic63da992012-12-05 23:04:03 +000010125 bp->link_params.feature_config_flags |=
10126 FEATURE_CONFIG_BOOT_FROM_SAN;
10127
Yuval Mintz452427b2012-03-26 20:47:07 +000010128 BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
10129
10130 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010131}
10132
Bill Pemberton0329aba2012-12-03 09:24:24 -050010133static void bnx2x_get_common_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010134{
Barak Witkowski1d187b32011-12-05 22:41:50 +000010135 u32 val, val2, val3, val4, id, boot_mode;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010136 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010137
10138 /* Get the chip revision id and number. */
10139 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
10140 val = REG_RD(bp, MISC_REG_CHIP_NUM);
10141 id = ((val & 0xffff) << 16);
10142 val = REG_RD(bp, MISC_REG_CHIP_REV);
10143 id |= ((val & 0xf) << 12);
Yuval Mintzf22fdf22013-03-11 05:17:43 +000010144
10145 /* Metal is read from PCI regs, but we can't access >=0x400 from
10146 * the configuration space (so we need to reg_rd)
10147 */
10148 val = REG_RD(bp, PCICFG_OFFSET + PCI_ID_VAL3);
10149 id |= (((val >> 24) & 0xf) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +000010150 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010151 id |= (val & 0xf);
10152 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010153
Barak Witkowski7e8e02d2012-04-03 18:41:28 +000010154 /* force 57811 according to MISC register */
10155 if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
10156 if (CHIP_IS_57810(bp))
10157 bp->common.chip_id = (CHIP_NUM_57811 << 16) |
10158 (bp->common.chip_id & 0x0000FFFF);
10159 else if (CHIP_IS_57810_MF(bp))
10160 bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
10161 (bp->common.chip_id & 0x0000FFFF);
10162 bp->common.chip_id |= 0x1;
10163 }
10164
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010165 /* Set doorbell size */
10166 bp->db_size = (1 << BNX2X_DB_SHIFT);
10167
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010168 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010169 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
10170 if ((val & 1) == 0)
10171 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
10172 else
10173 val = (val >> 1) & 1;
10174 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
10175 "2_PORT_MODE");
10176 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
10177 CHIP_2_PORT_MODE;
10178
10179 if (CHIP_MODE_IS_4_PORT(bp))
10180 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
10181 else
10182 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
10183 } else {
10184 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
10185 bp->pfid = bp->pf_num; /* 0..7 */
10186 }
10187
Merav Sicron51c1a582012-03-18 10:33:38 +000010188 BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
10189
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010190 bp->link_params.chip_id = bp->common.chip_id;
10191 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010192
Eilon Greenstein1c063282009-02-12 08:36:43 +000010193 val = (REG_RD(bp, 0x2874) & 0x55);
10194 if ((bp->common.chip_id & 0x1) ||
10195 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
10196 bp->flags |= ONE_PORT_FLAG;
10197 BNX2X_DEV_INFO("single port device\n");
10198 }
10199
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010200 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010201 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010202 (val & MCPR_NVM_CFG4_FLASH_SIZE));
10203 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
10204 bp->common.flash_size, bp->common.flash_size);
10205
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010206 bnx2x_init_shmem(bp);
10207
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010208
10209
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010210 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
10211 MISC_REG_GENERIC_CR_1 :
10212 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010213
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010214 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010215 bp->link_params.shmem2_base = bp->common.shmem2_base;
Yaniv Rosnerb884d952012-11-27 03:46:28 +000010216 if (SHMEM2_RD(bp, size) >
10217 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
10218 bp->link_params.lfa_base =
10219 REG_RD(bp, bp->common.shmem2_base +
10220 (u32)offsetof(struct shmem2_region,
10221 lfa_host_addr[BP_PORT(bp)]));
10222 else
10223 bp->link_params.lfa_base = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010224 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
10225 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010226
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010227 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010228 BNX2X_DEV_INFO("MCP not active\n");
10229 bp->flags |= NO_MCP_FLAG;
10230 return;
10231 }
10232
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010233 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +000010234 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010235
10236 bp->link_params.hw_led_mode = ((bp->common.hw_config &
10237 SHARED_HW_CFG_LED_MODE_MASK) >>
10238 SHARED_HW_CFG_LED_MODE_SHIFT);
10239
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010240 bp->link_params.feature_config_flags = 0;
10241 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
10242 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
10243 bp->link_params.feature_config_flags |=
10244 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10245 else
10246 bp->link_params.feature_config_flags &=
10247 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10248
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010249 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
10250 bp->common.bc_ver = val;
10251 BNX2X_DEV_INFO("bc_ver %X\n", val);
10252 if (val < BNX2X_BC_VER) {
10253 /* for now only warn
10254 * later we might need to enforce this */
Merav Sicron51c1a582012-03-18 10:33:38 +000010255 BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
10256 BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010257 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010258 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010259 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010260 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
10261
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010262 bp->link_params.feature_config_flags |=
10263 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
10264 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Barak Witkowskia3348722012-04-23 03:04:46 +000010265 bp->link_params.feature_config_flags |=
10266 (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
10267 FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010268 bp->link_params.feature_config_flags |=
10269 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
10270 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
Yaniv Rosner55386fe82012-11-27 03:46:30 +000010271
10272 bp->link_params.feature_config_flags |=
10273 (val >= REQ_BC_VER_4_MT_SUPPORTED) ?
10274 FEATURE_CONFIG_MT_SUPPORT : 0;
10275
Barak Witkowski0e898dd2011-12-05 21:52:22 +000010276 bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
10277 BC_SUPPORTS_PFC_STATS : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010278
Barak Witkowski2e499d32012-06-26 01:31:19 +000010279 bp->flags |= (val >= REQ_BC_VER_4_FCOE_FEATURES) ?
10280 BC_SUPPORTS_FCOE_FEATURES : 0;
10281
Barak Witkowski98768792012-06-19 07:48:31 +000010282 bp->flags |= (val >= REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF) ?
10283 BC_SUPPORTS_DCBX_MSG_NON_PMF : 0;
Barak Witkowski1d187b32011-12-05 22:41:50 +000010284 boot_mode = SHMEM_RD(bp,
10285 dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
10286 PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
10287 switch (boot_mode) {
10288 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
10289 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
10290 break;
10291 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
10292 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
10293 break;
10294 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
10295 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
10296 break;
10297 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
10298 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
10299 break;
10300 }
10301
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +000010302 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
10303 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
10304
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010305 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +000010306 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010307
10308 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
10309 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
10310 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
10311 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
10312
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010313 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
10314 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010315}
10316
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010317#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
10318#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
10319
Bill Pemberton0329aba2012-12-03 09:24:24 -050010320static int bnx2x_get_igu_cam_info(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010321{
10322 int pfid = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010323 int igu_sb_id;
10324 u32 val;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010325 u8 fid, igu_sb_cnt = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010326
10327 bp->igu_base_sb = 0xff;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010328 if (CHIP_INT_MODE_IS_BC(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -040010329 int vn = BP_VN(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010330 igu_sb_cnt = bp->igu_sb_cnt;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010331 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
10332 FP_SB_MAX_E1x;
10333
10334 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
10335 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
10336
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010337 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010338 }
10339
10340 /* IGU in normal mode - read CAM */
10341 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
10342 igu_sb_id++) {
10343 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
10344 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
10345 continue;
10346 fid = IGU_FID(val);
10347 if ((fid & IGU_FID_ENCODE_IS_PF)) {
10348 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
10349 continue;
10350 if (IGU_VEC(val) == 0)
10351 /* default status block */
10352 bp->igu_dsb_id = igu_sb_id;
10353 else {
10354 if (bp->igu_base_sb == 0xff)
10355 bp->igu_base_sb = igu_sb_id;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010356 igu_sb_cnt++;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010357 }
10358 }
10359 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010360
Ariel Elior6383c0b2011-07-14 08:31:57 +000010361#ifdef CONFIG_PCI_MSI
Ariel Elior185d4c82012-09-20 05:26:41 +000010362 /* Due to new PF resource allocation by MFW T7.4 and above, it's
10363 * optional that number of CAM entries will not be equal to the value
10364 * advertised in PCI.
10365 * Driver should use the minimal value of both as the actual status
10366 * block count
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010367 */
Ariel Elior185d4c82012-09-20 05:26:41 +000010368 bp->igu_sb_cnt = min_t(int, bp->igu_sb_cnt, igu_sb_cnt);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010369#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010370
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010371 if (igu_sb_cnt == 0) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010372 BNX2X_ERR("CAM configuration error\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010373 return -EINVAL;
10374 }
10375
10376 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010377}
10378
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000010379static void bnx2x_link_settings_supported(struct bnx2x *bp, u32 switch_cfg)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010380{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010381 int cfg_size = 0, idx, port = BP_PORT(bp);
10382
10383 /* Aggregation of supported attributes of all external phys */
10384 bp->port.supported[0] = 0;
10385 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010386 switch (bp->link_params.num_phys) {
10387 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010388 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
10389 cfg_size = 1;
10390 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010391 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010392 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
10393 cfg_size = 1;
10394 break;
10395 case 3:
10396 if (bp->link_params.multi_phy_config &
10397 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
10398 bp->port.supported[1] =
10399 bp->link_params.phy[EXT_PHY1].supported;
10400 bp->port.supported[0] =
10401 bp->link_params.phy[EXT_PHY2].supported;
10402 } else {
10403 bp->port.supported[0] =
10404 bp->link_params.phy[EXT_PHY1].supported;
10405 bp->port.supported[1] =
10406 bp->link_params.phy[EXT_PHY2].supported;
10407 }
10408 cfg_size = 2;
10409 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010410 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010411
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010412 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010413 BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010414 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010415 dev_info.port_hw_config[port].external_phy_config),
10416 SHMEM_RD(bp,
10417 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010418 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010419 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010420
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010421 if (CHIP_IS_E3(bp))
10422 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
10423 else {
10424 switch (switch_cfg) {
10425 case SWITCH_CFG_1G:
10426 bp->port.phy_addr = REG_RD(
10427 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
10428 break;
10429 case SWITCH_CFG_10G:
10430 bp->port.phy_addr = REG_RD(
10431 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
10432 break;
10433 default:
10434 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
10435 bp->port.link_config[0]);
10436 return;
10437 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010438 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010439 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010440 /* mask what we support according to speed_cap_mask per configuration */
10441 for (idx = 0; idx < cfg_size; idx++) {
10442 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010443 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010444 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010445
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010446 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010447 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010448 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010449
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010450 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010451 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010452 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010453
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010454 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010455 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010456 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010457
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010458 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010459 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010460 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010461 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010462
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010463 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010464 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010465 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010466
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010467 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010468 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010469 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010470
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010471 }
10472
10473 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
10474 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010475}
10476
Bill Pemberton0329aba2012-12-03 09:24:24 -050010477static void bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010478{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010479 u32 link_config, idx, cfg_size = 0;
10480 bp->port.advertising[0] = 0;
10481 bp->port.advertising[1] = 0;
10482 switch (bp->link_params.num_phys) {
10483 case 1:
10484 case 2:
10485 cfg_size = 1;
10486 break;
10487 case 3:
10488 cfg_size = 2;
10489 break;
10490 }
10491 for (idx = 0; idx < cfg_size; idx++) {
10492 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
10493 link_config = bp->port.link_config[idx];
10494 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010495 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010496 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
10497 bp->link_params.req_line_speed[idx] =
10498 SPEED_AUTO_NEG;
10499 bp->port.advertising[idx] |=
10500 bp->port.supported[idx];
Mintz Yuval10bd1f22012-02-15 02:10:30 +000010501 if (bp->link_params.phy[EXT_PHY1].type ==
10502 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
10503 bp->port.advertising[idx] |=
10504 (SUPPORTED_100baseT_Half |
10505 SUPPORTED_100baseT_Full);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010506 } else {
10507 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010508 bp->link_params.req_line_speed[idx] =
10509 SPEED_10000;
10510 bp->port.advertising[idx] |=
10511 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010512 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010513 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010514 }
10515 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010516
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010517 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010518 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
10519 bp->link_params.req_line_speed[idx] =
10520 SPEED_10;
10521 bp->port.advertising[idx] |=
10522 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010523 ADVERTISED_TP);
10524 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010525 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010526 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010527 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010528 return;
10529 }
10530 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010531
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010532 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010533 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
10534 bp->link_params.req_line_speed[idx] =
10535 SPEED_10;
10536 bp->link_params.req_duplex[idx] =
10537 DUPLEX_HALF;
10538 bp->port.advertising[idx] |=
10539 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010540 ADVERTISED_TP);
10541 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010542 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010543 link_config,
10544 bp->link_params.speed_cap_mask[idx]);
10545 return;
10546 }
10547 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010548
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010549 case PORT_FEATURE_LINK_SPEED_100M_FULL:
10550 if (bp->port.supported[idx] &
10551 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010552 bp->link_params.req_line_speed[idx] =
10553 SPEED_100;
10554 bp->port.advertising[idx] |=
10555 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010556 ADVERTISED_TP);
10557 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010558 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010559 link_config,
10560 bp->link_params.speed_cap_mask[idx]);
10561 return;
10562 }
10563 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010564
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010565 case PORT_FEATURE_LINK_SPEED_100M_HALF:
10566 if (bp->port.supported[idx] &
10567 SUPPORTED_100baseT_Half) {
10568 bp->link_params.req_line_speed[idx] =
10569 SPEED_100;
10570 bp->link_params.req_duplex[idx] =
10571 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010572 bp->port.advertising[idx] |=
10573 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010574 ADVERTISED_TP);
10575 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010576 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010577 link_config,
10578 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010579 return;
10580 }
10581 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010582
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010583 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010584 if (bp->port.supported[idx] &
10585 SUPPORTED_1000baseT_Full) {
10586 bp->link_params.req_line_speed[idx] =
10587 SPEED_1000;
10588 bp->port.advertising[idx] |=
10589 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010590 ADVERTISED_TP);
10591 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010592 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010593 link_config,
10594 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010595 return;
10596 }
10597 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010598
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010599 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010600 if (bp->port.supported[idx] &
10601 SUPPORTED_2500baseX_Full) {
10602 bp->link_params.req_line_speed[idx] =
10603 SPEED_2500;
10604 bp->port.advertising[idx] |=
10605 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010606 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010607 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010608 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010609 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010610 bp->link_params.speed_cap_mask[idx]);
10611 return;
10612 }
10613 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010614
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010615 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010616 if (bp->port.supported[idx] &
10617 SUPPORTED_10000baseT_Full) {
10618 bp->link_params.req_line_speed[idx] =
10619 SPEED_10000;
10620 bp->port.advertising[idx] |=
10621 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010622 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010623 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010624 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010625 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010626 bp->link_params.speed_cap_mask[idx]);
10627 return;
10628 }
10629 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010630 case PORT_FEATURE_LINK_SPEED_20G:
10631 bp->link_params.req_line_speed[idx] = SPEED_20000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010632
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010633 break;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010634 default:
Merav Sicron51c1a582012-03-18 10:33:38 +000010635 BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010636 link_config);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010637 bp->link_params.req_line_speed[idx] =
10638 SPEED_AUTO_NEG;
10639 bp->port.advertising[idx] =
10640 bp->port.supported[idx];
10641 break;
10642 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010643
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010644 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010645 PORT_FEATURE_FLOW_CONTROL_MASK);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +000010646 if (bp->link_params.req_flow_ctrl[idx] ==
10647 BNX2X_FLOW_CTRL_AUTO) {
10648 if (!(bp->port.supported[idx] & SUPPORTED_Autoneg))
10649 bp->link_params.req_flow_ctrl[idx] =
10650 BNX2X_FLOW_CTRL_NONE;
10651 else
10652 bnx2x_set_requested_fc(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010653 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010654
Merav Sicron51c1a582012-03-18 10:33:38 +000010655 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010656 bp->link_params.req_line_speed[idx],
10657 bp->link_params.req_duplex[idx],
10658 bp->link_params.req_flow_ctrl[idx],
10659 bp->port.advertising[idx]);
10660 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010661}
10662
Bill Pemberton0329aba2012-12-03 09:24:24 -050010663static void bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
Michael Chane665bfd2009-10-10 13:46:54 +000010664{
Yuval Mintz86564c32013-01-23 03:21:50 +000010665 __be16 mac_hi_be = cpu_to_be16(mac_hi);
10666 __be32 mac_lo_be = cpu_to_be32(mac_lo);
10667 memcpy(mac_buf, &mac_hi_be, sizeof(mac_hi_be));
10668 memcpy(mac_buf + sizeof(mac_hi_be), &mac_lo_be, sizeof(mac_lo_be));
Michael Chane665bfd2009-10-10 13:46:54 +000010669}
10670
Bill Pemberton0329aba2012-12-03 09:24:24 -050010671static void bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010672{
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010673 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +000010674 u32 config;
Yuval Mintzc8c60d82012-06-06 17:13:07 +000010675 u32 ext_phy_type, ext_phy_config, eee_mode;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010676
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010677 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010678 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010679
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010680 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010681 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010682
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010683 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010684 SHMEM_RD(bp,
Yaniv Rosnerb0261922013-05-01 04:27:57 +000010685 dev_info.port_hw_config[port].speed_capability_mask) &
10686 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010687 bp->link_params.speed_cap_mask[1] =
10688 SHMEM_RD(bp,
Yaniv Rosnerb0261922013-05-01 04:27:57 +000010689 dev_info.port_hw_config[port].speed_capability_mask2) &
10690 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010691 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010692 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
10693
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010694 bp->port.link_config[1] =
10695 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010696
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010697 bp->link_params.multi_phy_config =
10698 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010699 /* If the device is capable of WoL, set the default state according
10700 * to the HW
10701 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010702 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010703 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
10704 (config & PORT_FEATURE_WOL_ENABLED));
10705
Yuval Mintz4ba76992013-01-14 05:11:45 +000010706 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
10707 PORT_FEAT_CFG_STORAGE_PERSONALITY_FCOE && !IS_MF(bp))
10708 bp->flags |= NO_ISCSI_FLAG;
10709 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
10710 PORT_FEAT_CFG_STORAGE_PERSONALITY_ISCSI && !(IS_MF(bp)))
10711 bp->flags |= NO_FCOE_FLAG;
10712
Merav Sicron51c1a582012-03-18 10:33:38 +000010713 BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010714 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010715 bp->link_params.speed_cap_mask[0],
10716 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010717
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010718 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010719 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010720 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010721 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010722
10723 bnx2x_link_settings_requested(bp);
10724
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010725 /*
10726 * If connected directly, work with the internal PHY, otherwise, work
10727 * with the external PHY
10728 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010729 ext_phy_config =
10730 SHMEM_RD(bp,
10731 dev_info.port_hw_config[port].external_phy_config);
10732 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010733 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010734 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010735
10736 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
10737 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
10738 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010739 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +000010740
Yuval Mintzc8c60d82012-06-06 17:13:07 +000010741 /* Configure link feature according to nvram value */
10742 eee_mode = (((SHMEM_RD(bp, dev_info.
10743 port_feature_config[port].eee_power_mode)) &
10744 PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
10745 PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
10746 if (eee_mode != PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED) {
10747 bp->link_params.eee_mode = EEE_MODE_ADV_LPI |
10748 EEE_MODE_ENABLE_LPI |
10749 EEE_MODE_OUTPUT_TIME;
10750 } else {
10751 bp->link_params.eee_mode = 0;
10752 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010753}
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010754
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010755void bnx2x_get_iscsi_info(struct bnx2x *bp)
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010756{
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010757 u32 no_flags = NO_ISCSI_FLAG;
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010758 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010759 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010760 drv_lic_key[port].max_iscsi_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010761
Merav Sicron55c11942012-11-07 00:45:48 +000010762 if (!CNIC_SUPPORT(bp)) {
10763 bp->flags |= no_flags;
10764 return;
10765 }
10766
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010767 /* Get the number of maximum allowed iSCSI connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010768 bp->cnic_eth_dev.max_iscsi_conn =
10769 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
10770 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
10771
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010772 BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
10773 bp->cnic_eth_dev.max_iscsi_conn);
10774
10775 /*
10776 * If maximum allowed number of connections is zero -
10777 * disable the feature.
10778 */
10779 if (!bp->cnic_eth_dev.max_iscsi_conn)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010780 bp->flags |= no_flags;
Merav Sicron55c11942012-11-07 00:45:48 +000010781
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010782}
10783
Bill Pemberton0329aba2012-12-03 09:24:24 -050010784static void bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010785{
10786 /* Port info */
10787 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
10788 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
10789 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
10790 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
10791
10792 /* Node info */
10793 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
10794 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
10795 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
10796 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
10797}
Bill Pemberton0329aba2012-12-03 09:24:24 -050010798static void bnx2x_get_fcoe_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010799{
10800 int port = BP_PORT(bp);
10801 int func = BP_ABS_FUNC(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010802 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
10803 drv_lic_key[port].max_fcoe_conn);
10804
Merav Sicron55c11942012-11-07 00:45:48 +000010805 if (!CNIC_SUPPORT(bp)) {
10806 bp->flags |= NO_FCOE_FLAG;
10807 return;
10808 }
10809
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010810 /* Get the number of maximum allowed FCoE connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010811 bp->cnic_eth_dev.max_fcoe_conn =
10812 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
10813 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
10814
Bhanu Prakash Gollapudi0eb43b42013-04-22 19:22:30 +000010815 /* Calculate the number of maximum allowed FCoE tasks */
10816 bp->cnic_eth_dev.max_fcoe_exchanges = MAX_NUM_FCOE_TASKS_PER_ENGINE;
10817 if (IS_MF(bp) || CHIP_MODE_IS_4_PORT(bp))
10818 bp->cnic_eth_dev.max_fcoe_exchanges /=
10819 MAX_FCOE_FUNCS_PER_ENGINE;
10820
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010821 /* Read the WWN: */
10822 if (!IS_MF(bp)) {
10823 /* Port info */
10824 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
10825 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000010826 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010827 fcoe_wwn_port_name_upper);
10828 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
10829 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000010830 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010831 fcoe_wwn_port_name_lower);
10832
10833 /* Node info */
10834 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
10835 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000010836 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010837 fcoe_wwn_node_name_upper);
10838 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
10839 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000010840 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010841 fcoe_wwn_node_name_lower);
10842 } else if (!IS_MF_SD(bp)) {
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010843 /*
10844 * Read the WWN info only if the FCoE feature is enabled for
10845 * this function.
10846 */
Yuval Mintz7b5342d2012-09-11 04:34:14 +000010847 if (BNX2X_MF_EXT_PROTOCOL_FCOE(bp) && !CHIP_IS_E1x(bp))
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010848 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010849
Yuval Mintz382e5132012-12-02 04:05:51 +000010850 } else if (IS_MF_FCOE_SD(bp) && !CHIP_IS_E1x(bp)) {
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010851 bnx2x_get_ext_wwn_info(bp, func);
Yuval Mintz382e5132012-12-02 04:05:51 +000010852 }
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010853
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010854 BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010855
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010856 /*
10857 * If maximum allowed number of connections is zero -
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010858 * disable the feature.
10859 */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010860 if (!bp->cnic_eth_dev.max_fcoe_conn)
10861 bp->flags |= NO_FCOE_FLAG;
10862}
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010863
Bill Pemberton0329aba2012-12-03 09:24:24 -050010864static void bnx2x_get_cnic_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010865{
10866 /*
10867 * iSCSI may be dynamically disabled but reading
10868 * info here we will decrease memory usage by driver
10869 * if the feature is disabled for good
10870 */
10871 bnx2x_get_iscsi_info(bp);
10872 bnx2x_get_fcoe_info(bp);
10873}
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010874
Bill Pemberton0329aba2012-12-03 09:24:24 -050010875static void bnx2x_get_cnic_mac_hwinfo(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +000010876{
10877 u32 val, val2;
10878 int func = BP_ABS_FUNC(bp);
10879 int port = BP_PORT(bp);
10880 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
10881 u8 *fip_mac = bp->fip_mac;
10882
10883 if (IS_MF(bp)) {
10884 /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
10885 * FCoE MAC then the appropriate feature should be disabled.
10886 * In non SD mode features configuration comes from struct
10887 * func_ext_config.
10888 */
10889 if (!IS_MF_SD(bp) && !CHIP_IS_E1x(bp)) {
10890 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
10891 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
10892 val2 = MF_CFG_RD(bp, func_ext_config[func].
10893 iscsi_mac_addr_upper);
10894 val = MF_CFG_RD(bp, func_ext_config[func].
10895 iscsi_mac_addr_lower);
10896 bnx2x_set_mac_buf(iscsi_mac, val, val2);
10897 BNX2X_DEV_INFO
10898 ("Read iSCSI MAC: %pM\n", iscsi_mac);
10899 } else {
10900 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
10901 }
10902
10903 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
10904 val2 = MF_CFG_RD(bp, func_ext_config[func].
10905 fcoe_mac_addr_upper);
10906 val = MF_CFG_RD(bp, func_ext_config[func].
10907 fcoe_mac_addr_lower);
10908 bnx2x_set_mac_buf(fip_mac, val, val2);
10909 BNX2X_DEV_INFO
10910 ("Read FCoE L2 MAC: %pM\n", fip_mac);
10911 } else {
10912 bp->flags |= NO_FCOE_FLAG;
10913 }
10914
10915 bp->mf_ext_config = cfg;
10916
10917 } else { /* SD MODE */
10918 if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
10919 /* use primary mac as iscsi mac */
10920 memcpy(iscsi_mac, bp->dev->dev_addr, ETH_ALEN);
10921
10922 BNX2X_DEV_INFO("SD ISCSI MODE\n");
10923 BNX2X_DEV_INFO
10924 ("Read iSCSI MAC: %pM\n", iscsi_mac);
10925 } else if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) {
10926 /* use primary mac as fip mac */
10927 memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
10928 BNX2X_DEV_INFO("SD FCoE MODE\n");
10929 BNX2X_DEV_INFO
10930 ("Read FIP MAC: %pM\n", fip_mac);
10931 }
10932 }
10933
Yuval Mintz82594f82013-03-11 05:17:51 +000010934 /* If this is a storage-only interface, use SAN mac as
10935 * primary MAC. Notice that for SD this is already the case,
10936 * as the SAN mac was copied from the primary MAC.
10937 */
10938 if (IS_MF_FCOE_AFEX(bp))
Merav Sicron55c11942012-11-07 00:45:48 +000010939 memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
Merav Sicron55c11942012-11-07 00:45:48 +000010940 } else {
10941 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
10942 iscsi_mac_upper);
10943 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
10944 iscsi_mac_lower);
10945 bnx2x_set_mac_buf(iscsi_mac, val, val2);
10946
10947 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
10948 fcoe_fip_mac_upper);
10949 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
10950 fcoe_fip_mac_lower);
10951 bnx2x_set_mac_buf(fip_mac, val, val2);
10952 }
10953
10954 /* Disable iSCSI OOO if MAC configuration is invalid. */
10955 if (!is_valid_ether_addr(iscsi_mac)) {
10956 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
10957 memset(iscsi_mac, 0, ETH_ALEN);
10958 }
10959
10960 /* Disable FCoE if MAC configuration is invalid. */
10961 if (!is_valid_ether_addr(fip_mac)) {
10962 bp->flags |= NO_FCOE_FLAG;
10963 memset(bp->fip_mac, 0, ETH_ALEN);
10964 }
10965}
10966
Bill Pemberton0329aba2012-12-03 09:24:24 -050010967static void bnx2x_get_mac_hwinfo(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010968{
10969 u32 val, val2;
10970 int func = BP_ABS_FUNC(bp);
10971 int port = BP_PORT(bp);
10972
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010973 /* Zero primary MAC configuration */
10974 memset(bp->dev->dev_addr, 0, ETH_ALEN);
10975
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010976 if (BP_NOMCP(bp)) {
10977 BNX2X_ERROR("warning: random MAC workaround active\n");
Danny Kukawka7ce5d222012-02-15 06:45:40 +000010978 eth_hw_addr_random(bp->dev);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010979 } else if (IS_MF(bp)) {
10980 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
10981 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
10982 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
10983 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
10984 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
10985
Merav Sicron55c11942012-11-07 00:45:48 +000010986 if (CNIC_SUPPORT(bp))
10987 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010988 } else {
10989 /* in SF read MACs from port configuration */
10990 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
10991 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
10992 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
10993
Merav Sicron55c11942012-11-07 00:45:48 +000010994 if (CNIC_SUPPORT(bp))
10995 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010996 }
10997
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010998 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +000010999
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011000 if (!bnx2x_is_valid_ether_addr(bp, bp->dev->dev_addr))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011001 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011002 "bad Ethernet MAC address configuration: %pM\n"
11003 "change it manually before bringing up the appropriate network interface\n",
Joe Perches0f9dad12011-08-14 12:16:19 +000011004 bp->dev->dev_addr);
Yuval Mintz79642112012-12-02 04:05:50 +000011005}
Merav Sicron51c1a582012-03-18 10:33:38 +000011006
Bill Pemberton0329aba2012-12-03 09:24:24 -050011007static bool bnx2x_get_dropless_info(struct bnx2x *bp)
Yuval Mintz79642112012-12-02 04:05:50 +000011008{
11009 int tmp;
11010 u32 cfg;
Merav Sicron51c1a582012-03-18 10:33:38 +000011011
Yuval Mintz79642112012-12-02 04:05:50 +000011012 if (IS_MF(bp) && !CHIP_IS_E1x(bp)) {
11013 /* Take function: tmp = func */
11014 tmp = BP_ABS_FUNC(bp);
11015 cfg = MF_CFG_RD(bp, func_ext_config[tmp].func_cfg);
11016 cfg = !!(cfg & MACP_FUNC_CFG_PAUSE_ON_HOST_RING);
11017 } else {
11018 /* Take port: tmp = port */
11019 tmp = BP_PORT(bp);
11020 cfg = SHMEM_RD(bp,
11021 dev_info.port_hw_config[tmp].generic_features);
11022 cfg = !!(cfg & PORT_HW_CFG_PAUSE_ON_HOST_RING_ENABLED);
11023 }
11024 return cfg;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011025}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011026
Bill Pemberton0329aba2012-12-03 09:24:24 -050011027static int bnx2x_get_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011028{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011029 int /*abs*/func = BP_ABS_FUNC(bp);
David S. Millerb8ee8322011-04-17 16:56:12 -070011030 int vn;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011031 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011032 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011033
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011034 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011035
Ariel Elior6383c0b2011-07-14 08:31:57 +000011036 /*
11037 * initialize IGU parameters
11038 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011039 if (CHIP_IS_E1x(bp)) {
11040 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011041
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011042 bp->igu_dsb_id = DEF_SB_IGU_ID;
11043 bp->igu_base_sb = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011044 } else {
11045 bp->common.int_block = INT_BLOCK_IGU;
David S. Miller8decf862011-09-22 03:23:13 -040011046
11047 /* do not allow device reset during IGU info preocessing */
11048 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
11049
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011050 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011051
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011052 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011053 int tout = 5000;
11054
11055 BNX2X_DEV_INFO("FORCING Normal Mode\n");
11056
11057 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
11058 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
11059 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
11060
11061 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11062 tout--;
Yuval Mintz0926d492013-01-23 03:21:45 +000011063 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011064 }
11065
11066 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11067 dev_err(&bp->pdev->dev,
11068 "FORCING Normal Mode failed!!!\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011069 bnx2x_release_hw_lock(bp,
11070 HW_LOCK_RESOURCE_RESET);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011071 return -EPERM;
11072 }
11073 }
11074
11075 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
11076 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011077 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
11078 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011079 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011080
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011081 rc = bnx2x_get_igu_cam_info(bp);
David S. Miller8decf862011-09-22 03:23:13 -040011082 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011083 if (rc)
11084 return rc;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011085 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011086
11087 /*
11088 * set base FW non-default (fast path) status block id, this value is
11089 * used to initialize the fw_sb_id saved on the fp/queue structure to
11090 * determine the id used by the FW.
11091 */
11092 if (CHIP_IS_E1x(bp))
11093 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
11094 else /*
11095 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
11096 * the same queue are indicated on the same IGU SB). So we prefer
11097 * FW and IGU SBs to be the same value.
11098 */
11099 bp->base_fw_ndsb = bp->igu_base_sb;
11100
11101 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
11102 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
11103 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011104
11105 /*
11106 * Initialize MF configuration
11107 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011108
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011109 bp->mf_ov = 0;
11110 bp->mf_mode = 0;
David S. Miller8decf862011-09-22 03:23:13 -040011111 vn = BP_VN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011112
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011113 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011114 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
11115 bp->common.shmem2_base, SHMEM2_RD(bp, size),
11116 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
11117
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011118 if (SHMEM2_HAS(bp, mf_cfg_addr))
11119 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
11120 else
11121 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011122 offsetof(struct shmem_region, func_mb) +
11123 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011124 /*
11125 * get mf configuration:
Lucas De Marchi25985ed2011-03-30 22:57:33 -030011126 * 1. existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011127 * 2. MAC address must be legal (check only upper bytes)
11128 * for Switch-Independent mode;
11129 * OVLAN must be legal for Switch-Dependent mode
11130 * 3. SF_MODE configures specific MF mode
11131 */
11132 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11133 /* get mf configuration */
11134 val = SHMEM_RD(bp,
11135 dev_info.shared_feature_config.config);
11136 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011137
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011138 switch (val) {
11139 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
11140 val = MF_CFG_RD(bp, func_mf_config[func].
11141 mac_upper);
11142 /* check for legal mac (upper bytes)*/
11143 if (val != 0xffff) {
11144 bp->mf_mode = MULTI_FUNCTION_SI;
11145 bp->mf_config[vn] = MF_CFG_RD(bp,
11146 func_mf_config[func].config);
11147 } else
Merav Sicron51c1a582012-03-18 10:33:38 +000011148 BNX2X_DEV_INFO("illegal MAC address for SI\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011149 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011150 case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
11151 if ((!CHIP_IS_E1x(bp)) &&
11152 (MF_CFG_RD(bp, func_mf_config[func].
11153 mac_upper) != 0xffff) &&
11154 (SHMEM2_HAS(bp,
11155 afex_driver_support))) {
11156 bp->mf_mode = MULTI_FUNCTION_AFEX;
11157 bp->mf_config[vn] = MF_CFG_RD(bp,
11158 func_mf_config[func].config);
11159 } else {
11160 BNX2X_DEV_INFO("can not configure afex mode\n");
11161 }
11162 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011163 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
11164 /* get OV configuration */
11165 val = MF_CFG_RD(bp,
11166 func_mf_config[FUNC_0].e1hov_tag);
11167 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
11168
11169 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
11170 bp->mf_mode = MULTI_FUNCTION_SD;
11171 bp->mf_config[vn] = MF_CFG_RD(bp,
11172 func_mf_config[func].config);
11173 } else
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000011174 BNX2X_DEV_INFO("illegal OV for SD\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011175 break;
Ariel Elior3786b942013-03-11 05:17:44 +000011176 case SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF:
11177 bp->mf_config[vn] = 0;
11178 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011179 default:
11180 /* Unknown configuration: reset mf_config */
11181 bp->mf_config[vn] = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +000011182 BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011183 }
11184 }
11185
Eilon Greenstein2691d512009-08-12 08:22:08 +000011186 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011187 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +000011188
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011189 switch (bp->mf_mode) {
11190 case MULTI_FUNCTION_SD:
11191 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
11192 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011193 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011194 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011195 bp->path_has_ovlan = true;
11196
Merav Sicron51c1a582012-03-18 10:33:38 +000011197 BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
11198 func, bp->mf_ov, bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +000011199 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011200 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011201 "No valid MF OV for func %d, aborting\n",
11202 func);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011203 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011204 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011205 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011206 case MULTI_FUNCTION_AFEX:
11207 BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
11208 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011209 case MULTI_FUNCTION_SI:
Merav Sicron51c1a582012-03-18 10:33:38 +000011210 BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
11211 func);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011212 break;
11213 default:
11214 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011215 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011216 "VN %d is in a single function mode, aborting\n",
11217 vn);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011218 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011219 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011220 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011221 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011222
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011223 /* check if other port on the path needs ovlan:
11224 * Since MF configuration is shared between ports
11225 * Possible mixed modes are only
11226 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
11227 */
11228 if (CHIP_MODE_IS_4_PORT(bp) &&
11229 !bp->path_has_ovlan &&
11230 !IS_MF(bp) &&
11231 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11232 u8 other_port = !BP_PORT(bp);
11233 u8 other_func = BP_PATH(bp) + 2*other_port;
11234 val = MF_CFG_RD(bp,
11235 func_mf_config[other_func].e1hov_tag);
11236 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
11237 bp->path_has_ovlan = true;
11238 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011239 }
11240
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011241 /* adjust igu_sb_cnt to MF for E1x */
11242 if (CHIP_IS_E1x(bp) && IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011243 bp->igu_sb_cnt /= E1HVN_MAX;
11244
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011245 /* port info */
11246 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011247
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011248 /* Get MAC addresses */
11249 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011250
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011251 bnx2x_get_cnic_info(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011252
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011253 return rc;
11254}
11255
Bill Pemberton0329aba2012-12-03 09:24:24 -050011256static void bnx2x_read_fwinfo(struct bnx2x *bp)
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011257{
11258 int cnt, i, block_end, rodi;
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011259 char vpd_start[BNX2X_VPD_LEN+1];
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011260 char str_id_reg[VENDOR_ID_LEN+1];
11261 char str_id_cap[VENDOR_ID_LEN+1];
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011262 char *vpd_data;
11263 char *vpd_extended_data = NULL;
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011264 u8 len;
11265
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011266 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011267 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
11268
11269 if (cnt < BNX2X_VPD_LEN)
11270 goto out_not_found;
11271
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011272 /* VPD RO tag should be first tag after identifier string, hence
11273 * we should be able to find it in first BNX2X_VPD_LEN chars
11274 */
11275 i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011276 PCI_VPD_LRDT_RO_DATA);
11277 if (i < 0)
11278 goto out_not_found;
11279
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011280 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011281 pci_vpd_lrdt_size(&vpd_start[i]);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011282
11283 i += PCI_VPD_LRDT_TAG_SIZE;
11284
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011285 if (block_end > BNX2X_VPD_LEN) {
11286 vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
11287 if (vpd_extended_data == NULL)
11288 goto out_not_found;
11289
11290 /* read rest of vpd image into vpd_extended_data */
11291 memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
11292 cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
11293 block_end - BNX2X_VPD_LEN,
11294 vpd_extended_data + BNX2X_VPD_LEN);
11295 if (cnt < (block_end - BNX2X_VPD_LEN))
11296 goto out_not_found;
11297 vpd_data = vpd_extended_data;
11298 } else
11299 vpd_data = vpd_start;
11300
11301 /* now vpd_data holds full vpd content in both cases */
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011302
11303 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11304 PCI_VPD_RO_KEYWORD_MFR_ID);
11305 if (rodi < 0)
11306 goto out_not_found;
11307
11308 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11309
11310 if (len != VENDOR_ID_LEN)
11311 goto out_not_found;
11312
11313 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11314
11315 /* vendor specific info */
11316 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
11317 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
11318 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
11319 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
11320
11321 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11322 PCI_VPD_RO_KEYWORD_VENDOR0);
11323 if (rodi >= 0) {
11324 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11325
11326 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11327
11328 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
11329 memcpy(bp->fw_ver, &vpd_data[rodi], len);
11330 bp->fw_ver[len] = ' ';
11331 }
11332 }
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011333 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011334 return;
11335 }
11336out_not_found:
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011337 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011338 return;
11339}
11340
Bill Pemberton0329aba2012-12-03 09:24:24 -050011341static void bnx2x_set_modes_bitmap(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011342{
11343 u32 flags = 0;
11344
11345 if (CHIP_REV_IS_FPGA(bp))
11346 SET_FLAGS(flags, MODE_FPGA);
11347 else if (CHIP_REV_IS_EMUL(bp))
11348 SET_FLAGS(flags, MODE_EMUL);
11349 else
11350 SET_FLAGS(flags, MODE_ASIC);
11351
11352 if (CHIP_MODE_IS_4_PORT(bp))
11353 SET_FLAGS(flags, MODE_PORT4);
11354 else
11355 SET_FLAGS(flags, MODE_PORT2);
11356
11357 if (CHIP_IS_E2(bp))
11358 SET_FLAGS(flags, MODE_E2);
11359 else if (CHIP_IS_E3(bp)) {
11360 SET_FLAGS(flags, MODE_E3);
11361 if (CHIP_REV(bp) == CHIP_REV_Ax)
11362 SET_FLAGS(flags, MODE_E3_A0);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011363 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
11364 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011365 }
11366
11367 if (IS_MF(bp)) {
11368 SET_FLAGS(flags, MODE_MF);
11369 switch (bp->mf_mode) {
11370 case MULTI_FUNCTION_SD:
11371 SET_FLAGS(flags, MODE_MF_SD);
11372 break;
11373 case MULTI_FUNCTION_SI:
11374 SET_FLAGS(flags, MODE_MF_SI);
11375 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011376 case MULTI_FUNCTION_AFEX:
11377 SET_FLAGS(flags, MODE_MF_AFEX);
11378 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011379 }
11380 } else
11381 SET_FLAGS(flags, MODE_SF);
11382
11383#if defined(__LITTLE_ENDIAN)
11384 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
11385#else /*(__BIG_ENDIAN)*/
11386 SET_FLAGS(flags, MODE_BIG_ENDIAN);
11387#endif
11388 INIT_MODE_FLAGS(bp) = flags;
11389}
11390
Bill Pemberton0329aba2012-12-03 09:24:24 -050011391static int bnx2x_init_bp(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011392{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011393 int func;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011394 int rc;
11395
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011396 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -070011397 mutex_init(&bp->fw_mb_mutex);
David S. Millerbb7e95c2010-07-27 21:01:35 -070011398 spin_lock_init(&bp->stats_lock);
Merav Sicron55c11942012-11-07 00:45:48 +000011399
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011400
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011401 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Ariel Elior7be08a72011-07-14 08:31:19 +000011402 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +000011403 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
Ariel Elior1ab44342013-01-01 05:22:23 +000011404 if (IS_PF(bp)) {
11405 rc = bnx2x_get_hwinfo(bp);
11406 if (rc)
11407 return rc;
11408 } else {
11409 random_ether_addr(bp->dev->dev_addr);
11410 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011411
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011412 bnx2x_set_modes_bitmap(bp);
11413
11414 rc = bnx2x_alloc_mem_bp(bp);
11415 if (rc)
11416 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011417
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011418 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011419
11420 func = BP_FUNC(bp);
11421
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011422 /* need to reset chip if undi was active */
Ariel Elior1ab44342013-01-01 05:22:23 +000011423 if (IS_PF(bp) && !BP_NOMCP(bp)) {
Yuval Mintz452427b2012-03-26 20:47:07 +000011424 /* init fw_seq */
11425 bp->fw_seq =
11426 SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
11427 DRV_MSG_SEQ_NUMBER_MASK;
11428 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
11429
11430 bnx2x_prev_unload(bp);
11431 }
11432
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011433
11434 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011435 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011436
11437 if (BP_NOMCP(bp) && (func == 0))
Merav Sicron51c1a582012-03-18 10:33:38 +000011438 dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011439
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011440 bp->disable_tpa = disable_tpa;
Barak Witkowskia3348722012-04-23 03:04:46 +000011441 bp->disable_tpa |= IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011442
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011443 /* Set TPA flags */
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011444 if (bp->disable_tpa) {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011445 bp->flags &= ~(TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011446 bp->dev->features &= ~NETIF_F_LRO;
11447 } else {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011448 bp->flags |= (TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011449 bp->dev->features |= NETIF_F_LRO;
11450 }
11451
Eilon Greensteina18f5122009-08-12 08:23:26 +000011452 if (CHIP_IS_E1(bp))
11453 bp->dropless_fc = 0;
11454 else
Yuval Mintz79642112012-12-02 04:05:50 +000011455 bp->dropless_fc = dropless_fc | bnx2x_get_dropless_info(bp);
Eilon Greensteina18f5122009-08-12 08:23:26 +000011456
Eilon Greenstein8d5726c2009-02-12 08:37:19 +000011457 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011458
Barak Witkowskia3348722012-04-23 03:04:46 +000011459 bp->tx_ring_size = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
Ariel Elior1ab44342013-01-01 05:22:23 +000011460 if (IS_VF(bp))
11461 bp->rx_ring_size = MAX_RX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011462
Eilon Greenstein7d323bf2009-11-09 06:09:35 +000011463 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011464 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
11465 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011466
Michal Schmidtfc543632012-02-14 09:05:46 +000011467 bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011468
11469 init_timer(&bp->timer);
11470 bp->timer.expires = jiffies + bp->current_interval;
11471 bp->timer.data = (unsigned long) bp;
11472 bp->timer.function = bnx2x_timer;
11473
Barak Witkowski0370cf92012-12-02 04:05:55 +000011474 if (SHMEM2_HAS(bp, dcbx_lldp_params_offset) &&
11475 SHMEM2_HAS(bp, dcbx_lldp_dcbx_stat_offset) &&
11476 SHMEM2_RD(bp, dcbx_lldp_params_offset) &&
11477 SHMEM2_RD(bp, dcbx_lldp_dcbx_stat_offset)) {
11478 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
11479 bnx2x_dcbx_init_params(bp);
11480 } else {
11481 bnx2x_dcbx_set_state(bp, false, BNX2X_DCBX_ENABLED_OFF);
11482 }
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000011483
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011484 if (CHIP_IS_E1x(bp))
11485 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
11486 else
11487 bp->cnic_base_cl_id = FP_SB_MAX_E2;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011488
Ariel Elior6383c0b2011-07-14 08:31:57 +000011489 /* multiple tx priority */
Ariel Elior1ab44342013-01-01 05:22:23 +000011490 if (IS_VF(bp))
11491 bp->max_cos = 1;
11492 else if (CHIP_IS_E1x(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011493 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
Ariel Elior1ab44342013-01-01 05:22:23 +000011494 else if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011495 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
Ariel Elior1ab44342013-01-01 05:22:23 +000011496 else if (CHIP_IS_E3B0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011497 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
Ariel Elior1ab44342013-01-01 05:22:23 +000011498 else
11499 BNX2X_ERR("unknown chip %x revision %x\n",
11500 CHIP_NUM(bp), CHIP_REV(bp));
11501 BNX2X_DEV_INFO("set bp->max_cos to %d\n", bp->max_cos);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011502
Merav Sicron55c11942012-11-07 00:45:48 +000011503 /* We need at least one default status block for slow-path events,
11504 * second status block for the L2 queue, and a third status block for
11505 * CNIC if supproted.
11506 */
11507 if (CNIC_SUPPORT(bp))
11508 bp->min_msix_vec_cnt = 3;
11509 else
11510 bp->min_msix_vec_cnt = 2;
11511 BNX2X_DEV_INFO("bp->min_msix_vec_cnt %d", bp->min_msix_vec_cnt);
11512
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011513 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011514}
11515
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011516
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000011517/****************************************************************************
11518* General service functions
11519****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011520
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011521/*
11522 * net_device service functions
11523 */
11524
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011525/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011526static int bnx2x_open(struct net_device *dev)
11527{
11528 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011529 bool global = false;
11530 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +000011531 bool other_load_status, load_status;
Ariel Elior8395be52013-01-01 05:22:44 +000011532 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011533
Mintz Yuval1355b702012-02-15 02:10:22 +000011534 bp->stats_init = true;
11535
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000011536 netif_carrier_off(dev);
11537
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011538 bnx2x_set_power_state(bp, PCI_D0);
11539
Ariel Eliorad5afc82013-01-01 05:22:26 +000011540 /* If parity had happen during the unload, then attentions
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011541 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
11542 * want the first function loaded on the current engine to
11543 * complete the recovery.
Ariel Eliorad5afc82013-01-01 05:22:26 +000011544 * Parity recovery is only relevant for PF driver.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011545 */
Ariel Eliorad5afc82013-01-01 05:22:26 +000011546 if (IS_PF(bp)) {
11547 other_load_status = bnx2x_get_load_status(bp, other_engine);
11548 load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
11549 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
11550 bnx2x_chk_parity_attn(bp, &global, true)) {
11551 do {
11552 /* If there are attentions and they are in a
11553 * global blocks, set the GLOBAL_RESET bit
11554 * regardless whether it will be this function
11555 * that will complete the recovery or not.
11556 */
11557 if (global)
11558 bnx2x_set_reset_global(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011559
Ariel Eliorad5afc82013-01-01 05:22:26 +000011560 /* Only the first function on the current
11561 * engine should try to recover in open. In case
11562 * of attentions in global blocks only the first
11563 * in the chip should try to recover.
11564 */
11565 if ((!load_status &&
11566 (!global || !other_load_status)) &&
11567 bnx2x_trylock_leader_lock(bp) &&
11568 !bnx2x_leader_reset(bp)) {
11569 netdev_info(bp->dev,
11570 "Recovered in open\n");
11571 break;
11572 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011573
Ariel Eliorad5afc82013-01-01 05:22:26 +000011574 /* recovery has failed... */
11575 bnx2x_set_power_state(bp, PCI_D3hot);
11576 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011577
Ariel Eliorad5afc82013-01-01 05:22:26 +000011578 BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
11579 "If you still see this message after a few retries then power cycle is required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011580
Ariel Eliorad5afc82013-01-01 05:22:26 +000011581 return -EAGAIN;
11582 } while (0);
11583 }
11584 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011585
11586 bp->recovery_state = BNX2X_RECOVERY_DONE;
Ariel Elior8395be52013-01-01 05:22:44 +000011587 rc = bnx2x_nic_load(bp, LOAD_OPEN);
11588 if (rc)
11589 return rc;
11590 return bnx2x_open_epilog(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011591}
11592
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011593/* called with rtnl_lock */
Michal Schmidt56ad3152012-02-16 02:38:48 +000011594static int bnx2x_close(struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011595{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011596 struct bnx2x *bp = netdev_priv(dev);
11597
11598 /* Unload the driver, release IRQs */
Yuval Mintz5d07d862012-09-13 02:56:21 +000011599 bnx2x_nic_unload(bp, UNLOAD_CLOSE, false);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011600
11601 /* Power off */
Vladislav Zolotarovd3dbfee2010-04-19 01:14:49 +000011602 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011603
11604 return 0;
11605}
11606
Eric Dumazet1191cb82012-04-27 21:39:21 +000011607static int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
11608 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011609{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011610 int mc_count = netdev_mc_count(bp->dev);
11611 struct bnx2x_mcast_list_elem *mc_mac =
11612 kzalloc(sizeof(*mc_mac) * mc_count, GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011613 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011614
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011615 if (!mc_mac)
11616 return -ENOMEM;
11617
11618 INIT_LIST_HEAD(&p->mcast_list);
11619
11620 netdev_for_each_mc_addr(ha, bp->dev) {
11621 mc_mac->mac = bnx2x_mc_addr(ha);
11622 list_add_tail(&mc_mac->link, &p->mcast_list);
11623 mc_mac++;
11624 }
11625
11626 p->mcast_list_len = mc_count;
11627
11628 return 0;
11629}
11630
Eric Dumazet1191cb82012-04-27 21:39:21 +000011631static void bnx2x_free_mcast_macs_list(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011632 struct bnx2x_mcast_ramrod_params *p)
11633{
11634 struct bnx2x_mcast_list_elem *mc_mac =
11635 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
11636 link);
11637
11638 WARN_ON(!mc_mac);
11639 kfree(mc_mac);
11640}
11641
11642/**
11643 * bnx2x_set_uc_list - configure a new unicast MACs list.
11644 *
11645 * @bp: driver handle
11646 *
11647 * We will use zero (0) as a MAC type for these MACs.
11648 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011649static int bnx2x_set_uc_list(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011650{
11651 int rc;
11652 struct net_device *dev = bp->dev;
11653 struct netdev_hw_addr *ha;
Barak Witkowski15192a82012-06-19 07:48:28 +000011654 struct bnx2x_vlan_mac_obj *mac_obj = &bp->sp_objs->mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011655 unsigned long ramrod_flags = 0;
11656
11657 /* First schedule a cleanup up of old configuration */
11658 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
11659 if (rc < 0) {
11660 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
11661 return rc;
11662 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011663
11664 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011665 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
11666 BNX2X_UC_LIST_MAC, &ramrod_flags);
Yuval Mintz7b5342d2012-09-11 04:34:14 +000011667 if (rc == -EEXIST) {
11668 DP(BNX2X_MSG_SP,
11669 "Failed to schedule ADD operations: %d\n", rc);
11670 /* do not treat adding same MAC as error */
11671 rc = 0;
11672
11673 } else if (rc < 0) {
11674
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011675 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
11676 rc);
11677 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011678 }
11679 }
11680
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011681 /* Execute the pending commands */
11682 __set_bit(RAMROD_CONT, &ramrod_flags);
11683 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
11684 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011685}
11686
Eric Dumazet1191cb82012-04-27 21:39:21 +000011687static int bnx2x_set_mc_list(struct bnx2x *bp)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011688{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011689 struct net_device *dev = bp->dev;
Yuval Mintz3b603062012-03-18 10:33:39 +000011690 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011691 int rc = 0;
11692
11693 rparam.mcast_obj = &bp->mcast_obj;
11694
11695 /* first, clear all configured multicast MACs */
11696 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
11697 if (rc < 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011698 BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011699 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011700 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011701
11702 /* then, configure a new MACs list */
11703 if (netdev_mc_count(dev)) {
11704 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
11705 if (rc) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011706 BNX2X_ERR("Failed to create multicast MACs list: %d\n",
11707 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011708 return rc;
11709 }
11710
11711 /* Now add the new MACs */
11712 rc = bnx2x_config_mcast(bp, &rparam,
11713 BNX2X_MCAST_CMD_ADD);
11714 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +000011715 BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
11716 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011717
11718 bnx2x_free_mcast_macs_list(&rparam);
11719 }
11720
11721 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011722}
11723
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011724/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000011725void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011726{
11727 struct bnx2x *bp = netdev_priv(dev);
11728 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011729
11730 if (bp->state != BNX2X_STATE_OPEN) {
11731 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
11732 return;
11733 }
11734
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011735 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011736
11737 if (dev->flags & IFF_PROMISC)
11738 rx_mode = BNX2X_RX_MODE_PROMISC;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011739 else if ((dev->flags & IFF_ALLMULTI) ||
11740 ((netdev_mc_count(dev) > BNX2X_MAX_MULTICAST) &&
11741 CHIP_IS_E1(bp)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011742 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011743 else {
Ariel Elior381ac162013-01-01 05:22:29 +000011744 if (IS_PF(bp)) {
11745 /* some multicasts */
11746 if (bnx2x_set_mc_list(bp) < 0)
11747 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011748
Ariel Elior381ac162013-01-01 05:22:29 +000011749 if (bnx2x_set_uc_list(bp) < 0)
11750 rx_mode = BNX2X_RX_MODE_PROMISC;
11751 } else {
11752 /* configuring mcast to a vf involves sleeping (when we
11753 * wait for the pf's response). Since this function is
11754 * called from non sleepable context we must schedule
11755 * a work item for this purpose
11756 */
11757 smp_mb__before_clear_bit();
11758 set_bit(BNX2X_SP_RTNL_VFPF_MCAST,
11759 &bp->sp_rtnl_state);
11760 smp_mb__after_clear_bit();
11761 schedule_delayed_work(&bp->sp_rtnl_task, 0);
11762 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011763 }
11764
11765 bp->rx_mode = rx_mode;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011766 /* handle ISCSI SD mode */
11767 if (IS_MF_ISCSI_SD(bp))
11768 bp->rx_mode = BNX2X_RX_MODE_NONE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011769
11770 /* Schedule the rx_mode command */
11771 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
11772 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
11773 return;
11774 }
11775
Ariel Elior381ac162013-01-01 05:22:29 +000011776 if (IS_PF(bp)) {
11777 bnx2x_set_storm_rx_mode(bp);
11778 } else {
11779 /* configuring rx mode to storms in a vf involves sleeping (when
11780 * we wait for the pf's response). Since this function is
11781 * called from non sleepable context we must schedule
11782 * a work item for this purpose
11783 */
11784 smp_mb__before_clear_bit();
11785 set_bit(BNX2X_SP_RTNL_VFPF_STORM_RX_MODE,
11786 &bp->sp_rtnl_state);
11787 smp_mb__after_clear_bit();
11788 schedule_delayed_work(&bp->sp_rtnl_task, 0);
11789 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011790}
11791
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011792/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011793static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
11794 int devad, u16 addr)
11795{
11796 struct bnx2x *bp = netdev_priv(netdev);
11797 u16 value;
11798 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011799
11800 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
11801 prtad, devad, addr);
11802
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011803 /* The HW expects different devad if CL22 is used */
11804 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
11805
11806 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011807 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011808 bnx2x_release_phy_lock(bp);
11809 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
11810
11811 if (!rc)
11812 rc = value;
11813 return rc;
11814}
11815
11816/* called with rtnl_lock */
11817static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
11818 u16 addr, u16 value)
11819{
11820 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011821 int rc;
11822
Merav Sicron51c1a582012-03-18 10:33:38 +000011823 DP(NETIF_MSG_LINK,
11824 "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
11825 prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011826
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011827 /* The HW expects different devad if CL22 is used */
11828 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
11829
11830 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011831 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011832 bnx2x_release_phy_lock(bp);
11833 return rc;
11834}
11835
11836/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011837static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11838{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011839 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011840 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011841
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011842 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
11843 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011844
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011845 if (!netif_running(dev))
11846 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011847
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011848 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011849}
11850
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000011851#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011852static void poll_bnx2x(struct net_device *dev)
11853{
11854 struct bnx2x *bp = netdev_priv(dev);
Merav Sicron14a15d62012-08-27 03:26:20 +000011855 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011856
Merav Sicron14a15d62012-08-27 03:26:20 +000011857 for_each_eth_queue(bp, i) {
11858 struct bnx2x_fastpath *fp = &bp->fp[i];
11859 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
11860 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011861}
11862#endif
11863
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011864static int bnx2x_validate_addr(struct net_device *dev)
11865{
11866 struct bnx2x *bp = netdev_priv(dev);
11867
Merav Sicron51c1a582012-03-18 10:33:38 +000011868 if (!bnx2x_is_valid_ether_addr(bp, dev->dev_addr)) {
11869 BNX2X_ERR("Non-valid Ethernet address\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011870 return -EADDRNOTAVAIL;
Merav Sicron51c1a582012-03-18 10:33:38 +000011871 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011872 return 0;
11873}
11874
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011875static const struct net_device_ops bnx2x_netdev_ops = {
11876 .ndo_open = bnx2x_open,
11877 .ndo_stop = bnx2x_close,
11878 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +000011879 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011880 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011881 .ndo_set_mac_address = bnx2x_change_mac_addr,
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011882 .ndo_validate_addr = bnx2x_validate_addr,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011883 .ndo_do_ioctl = bnx2x_ioctl,
11884 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +000011885 .ndo_fix_features = bnx2x_fix_features,
11886 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011887 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000011888#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011889 .ndo_poll_controller = poll_bnx2x,
11890#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +000011891 .ndo_setup_tc = bnx2x_setup_tc,
Ariel Elior64112802013-01-07 00:50:23 +000011892#ifdef CONFIG_BNX2X_SRIOV
Ariel Eliorabc5a022013-01-01 05:22:43 +000011893 .ndo_set_vf_mac = bnx2x_set_vf_mac,
Ariel Elior3ec9f9c2013-03-11 05:17:45 +000011894 .ndo_set_vf_vlan = bnx2x_set_vf_vlan,
11895 .ndo_get_vf_config = bnx2x_get_vf_config,
Ariel Elior64112802013-01-07 00:50:23 +000011896#endif
Merav Sicron55c11942012-11-07 00:45:48 +000011897#ifdef NETDEV_FCOE_WWNN
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011898 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
11899#endif
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011900};
11901
Eric Dumazet1191cb82012-04-27 21:39:21 +000011902static int bnx2x_set_coherency_mask(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011903{
11904 struct device *dev = &bp->pdev->dev;
11905
11906 if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
11907 bp->flags |= USING_DAC_FLAG;
11908 if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011909 dev_err(dev, "dma_set_coherent_mask failed, aborting\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011910 return -EIO;
11911 }
11912 } else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
11913 dev_err(dev, "System does not support DMA, aborting\n");
11914 return -EIO;
11915 }
11916
11917 return 0;
11918}
11919
Ariel Elior1ab44342013-01-01 05:22:23 +000011920static int bnx2x_init_dev(struct bnx2x *bp, struct pci_dev *pdev,
11921 struct net_device *dev, unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011922{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011923 int rc;
Ariel Eliorc22610d02012-01-26 06:01:47 +000011924 u32 pci_cfg_dword;
Ariel Elior65087cf2012-01-23 07:31:55 +000011925 bool chip_is_e1x = (board_type == BCM57710 ||
11926 board_type == BCM57711 ||
11927 board_type == BCM57711E);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011928
11929 SET_NETDEV_DEV(dev, &pdev->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011930
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011931 bp->dev = dev;
11932 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011933
11934 rc = pci_enable_device(pdev);
11935 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011936 dev_err(&bp->pdev->dev,
11937 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011938 goto err_out;
11939 }
11940
11941 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011942 dev_err(&bp->pdev->dev,
11943 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011944 rc = -ENODEV;
11945 goto err_out_disable;
11946 }
11947
Ariel Elior1ab44342013-01-01 05:22:23 +000011948 if (IS_PF(bp) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
11949 dev_err(&bp->pdev->dev, "Cannot find second PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011950 rc = -ENODEV;
11951 goto err_out_disable;
11952 }
11953
Yaniv Rosner092a5fc2012-12-02 23:56:49 +000011954 pci_read_config_dword(pdev, PCICFG_REVISION_ID_OFFSET, &pci_cfg_dword);
11955 if ((pci_cfg_dword & PCICFG_REVESION_ID_MASK) ==
11956 PCICFG_REVESION_ID_ERROR_VAL) {
11957 pr_err("PCI device error, probably due to fan failure, aborting\n");
11958 rc = -ENODEV;
11959 goto err_out_disable;
11960 }
11961
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011962 if (atomic_read(&pdev->enable_cnt) == 1) {
11963 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
11964 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011965 dev_err(&bp->pdev->dev,
11966 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011967 goto err_out_disable;
11968 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011969
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011970 pci_set_master(pdev);
11971 pci_save_state(pdev);
11972 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011973
Ariel Elior1ab44342013-01-01 05:22:23 +000011974 if (IS_PF(bp)) {
11975 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
11976 if (bp->pm_cap == 0) {
11977 dev_err(&bp->pdev->dev,
11978 "Cannot find power management capability, aborting\n");
11979 rc = -EIO;
11980 goto err_out_release;
11981 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011982 }
11983
Jon Mason77c98e62011-06-27 07:45:12 +000011984 if (!pci_is_pcie(pdev)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011985 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011986 rc = -EIO;
11987 goto err_out_release;
11988 }
11989
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011990 rc = bnx2x_set_coherency_mask(bp);
11991 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011992 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011993
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011994 dev->mem_start = pci_resource_start(pdev, 0);
11995 dev->base_addr = dev->mem_start;
11996 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011997
11998 dev->irq = pdev->irq;
11999
Arjan van de Ven275f1652008-10-20 21:42:39 -070012000 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012001 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012002 dev_err(&bp->pdev->dev,
12003 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012004 rc = -ENOMEM;
12005 goto err_out_release;
12006 }
12007
Ariel Eliorc22610d02012-01-26 06:01:47 +000012008 /* In E1/E1H use pci device function given by kernel.
12009 * In E2/E3 read physical function from ME register since these chips
12010 * support Physical Device Assignment where kernel BDF maybe arbitrary
12011 * (depending on hypervisor).
12012 */
Yuval Mintz2de67432013-01-23 03:21:43 +000012013 if (chip_is_e1x) {
Ariel Eliorc22610d02012-01-26 06:01:47 +000012014 bp->pf_num = PCI_FUNC(pdev->devfn);
Yuval Mintz2de67432013-01-23 03:21:43 +000012015 } else {
12016 /* chip is E2/3*/
Ariel Eliorc22610d02012-01-26 06:01:47 +000012017 pci_read_config_dword(bp->pdev,
12018 PCICFG_ME_REGISTER, &pci_cfg_dword);
12019 bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
Yuval Mintz2de67432013-01-23 03:21:43 +000012020 ME_REG_ABS_PF_NUM_SHIFT);
Ariel Eliorc22610d02012-01-26 06:01:47 +000012021 }
Merav Sicron51c1a582012-03-18 10:33:38 +000012022 BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
Ariel Eliorc22610d02012-01-26 06:01:47 +000012023
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012024 bnx2x_set_power_state(bp, PCI_D0);
12025
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012026 /* clean indirect addresses */
12027 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
12028 PCICFG_VENDOR_ID_OFFSET);
David S. Miller8decf862011-09-22 03:23:13 -040012029 /*
12030 * Clean the following indirect addresses for all functions since it
David S. Miller823dcd22011-08-20 10:39:12 -070012031 * is not used by the driver.
12032 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012033 if (IS_PF(bp)) {
12034 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
12035 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
12036 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
12037 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
David S. Miller8decf862011-09-22 03:23:13 -040012038
Ariel Elior1ab44342013-01-01 05:22:23 +000012039 if (chip_is_e1x) {
12040 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
12041 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
12042 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
12043 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
12044 }
12045
12046 /* Enable internal target-read (in case we are probed after PF
12047 * FLR). Must be done prior to any BAR read access. Only for
12048 * 57712 and up
12049 */
12050 if (!chip_is_e1x)
12051 REG_WR(bp,
12052 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
David S. Miller8decf862011-09-22 03:23:13 -040012053 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012054
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012055 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012056
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012057 dev->netdev_ops = &bnx2x_netdev_ops;
Ariel Elior005a07ba2013-03-11 05:17:42 +000012058 bnx2x_set_ethtool_ops(bp, dev);
Michał Mirosław66371c42011-04-12 09:38:23 +000012059
Jiri Pirko01789342011-08-16 06:29:00 +000012060 dev->priv_flags |= IFF_UNICAST_FLT;
12061
Michał Mirosław66371c42011-04-12 09:38:23 +000012062 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000012063 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
12064 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
Patrick McHardyf6469682013-04-19 02:04:27 +000012065 NETIF_F_RXHASH | NETIF_F_HW_VLAN_CTAG_TX;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012066 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkov65bc0cf2013-04-28 08:16:02 +000012067 dev->hw_features |= NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012068 dev->hw_enc_features =
12069 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
12070 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
Dmitry Kravkov65bc0cf2013-04-28 08:16:02 +000012071 NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012072 }
Michał Mirosław66371c42011-04-12 09:38:23 +000012073
12074 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
12075 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
12076
Patrick McHardyf6469682013-04-19 02:04:27 +000012077 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_CTAG_RX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012078 if (bp->flags & USING_DAC_FLAG)
12079 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012080
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +000012081 /* Add Loopback capability to the device */
12082 dev->hw_features |= NETIF_F_LOOPBACK;
12083
Shmulik Ravid98507672011-02-28 12:19:55 -080012084#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000012085 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
12086#endif
12087
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012088 /* get_port_hwinfo() will set prtad and mmds properly */
12089 bp->mdio.prtad = MDIO_PRTAD_NONE;
12090 bp->mdio.mmds = 0;
12091 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
12092 bp->mdio.dev = dev;
12093 bp->mdio.mdio_read = bnx2x_mdio_read;
12094 bp->mdio.mdio_write = bnx2x_mdio_write;
12095
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012096 return 0;
12097
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012098err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012099 if (atomic_read(&pdev->enable_cnt) == 1)
12100 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012101
12102err_out_disable:
12103 pci_disable_device(pdev);
12104 pci_set_drvdata(pdev, NULL);
12105
12106err_out:
12107 return rc;
12108}
12109
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000012110static void bnx2x_get_pcie_width_speed(struct bnx2x *bp, int *width, int *speed)
Eliezer Tamir25047952008-02-28 11:50:16 -080012111{
Ariel Elior1ab44342013-01-01 05:22:23 +000012112 u32 val = 0;
Eliezer Tamir25047952008-02-28 11:50:16 -080012113
Ariel Elior1ab44342013-01-01 05:22:23 +000012114 pci_read_config_dword(bp->pdev, PCICFG_LINK_CONTROL, &val);
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012115 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
12116
12117 /* return value of 1=2.5GHz 2=5GHz */
12118 *speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
Eliezer Tamir25047952008-02-28 11:50:16 -080012119}
12120
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000012121static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012122{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012123 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012124 struct bnx2x_fw_file_hdr *fw_hdr;
12125 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012126 u32 offset, len, num_ops;
Yuval Mintz86564c32013-01-23 03:21:50 +000012127 __be16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012128 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012129 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012130
Merav Sicron51c1a582012-03-18 10:33:38 +000012131 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
12132 BNX2X_ERR("Wrong FW size\n");
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012133 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012134 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012135
12136 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
12137 sections = (struct bnx2x_fw_file_section *)fw_hdr;
12138
12139 /* Make sure none of the offsets and sizes make us read beyond
12140 * the end of the firmware data */
12141 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
12142 offset = be32_to_cpu(sections[i].offset);
12143 len = be32_to_cpu(sections[i].len);
12144 if (offset + len > firmware->size) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012145 BNX2X_ERR("Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012146 return -EINVAL;
12147 }
12148 }
12149
12150 /* Likewise for the init_ops offsets */
12151 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
Yuval Mintz86564c32013-01-23 03:21:50 +000012152 ops_offsets = (__force __be16 *)(firmware->data + offset);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012153 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
12154
12155 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
12156 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012157 BNX2X_ERR("Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012158 return -EINVAL;
12159 }
12160 }
12161
12162 /* Check FW version */
12163 offset = be32_to_cpu(fw_hdr->fw_version.offset);
12164 fw_ver = firmware->data + offset;
12165 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
12166 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
12167 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
12168 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012169 BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
12170 fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
12171 BCM_5710_FW_MAJOR_VERSION,
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012172 BCM_5710_FW_MINOR_VERSION,
12173 BCM_5710_FW_REVISION_VERSION,
12174 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012175 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012176 }
12177
12178 return 0;
12179}
12180
Eric Dumazet1191cb82012-04-27 21:39:21 +000012181static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012182{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012183 const __be32 *source = (const __be32 *)_source;
12184 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012185 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012186
12187 for (i = 0; i < n/4; i++)
12188 target[i] = be32_to_cpu(source[i]);
12189}
12190
12191/*
12192 Ops array is stored in the following format:
12193 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
12194 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012195static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012196{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012197 const __be32 *source = (const __be32 *)_source;
12198 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012199 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012200
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012201 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012202 tmp = be32_to_cpu(source[j]);
12203 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012204 target[i].offset = tmp & 0xffffff;
12205 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012206 }
12207}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012208
Ben Hutchings1aa8b472012-07-10 10:56:59 +000012209/* IRO array is stored in the following format:
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012210 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
12211 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012212static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012213{
12214 const __be32 *source = (const __be32 *)_source;
12215 struct iro *target = (struct iro *)_target;
12216 u32 i, j, tmp;
12217
12218 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
12219 target[i].base = be32_to_cpu(source[j]);
12220 j++;
12221 tmp = be32_to_cpu(source[j]);
12222 target[i].m1 = (tmp >> 16) & 0xffff;
12223 target[i].m2 = tmp & 0xffff;
12224 j++;
12225 tmp = be32_to_cpu(source[j]);
12226 target[i].m3 = (tmp >> 16) & 0xffff;
12227 target[i].size = tmp & 0xffff;
12228 j++;
12229 }
12230}
12231
Eric Dumazet1191cb82012-04-27 21:39:21 +000012232static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012233{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012234 const __be16 *source = (const __be16 *)_source;
12235 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012236 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012237
12238 for (i = 0; i < n/2; i++)
12239 target[i] = be16_to_cpu(source[i]);
12240}
12241
Joe Perches7995c642010-02-17 15:01:52 +000012242#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
12243do { \
12244 u32 len = be32_to_cpu(fw_hdr->arr.len); \
12245 bp->arr = kmalloc(len, GFP_KERNEL); \
Joe Perchese404dec2012-01-29 12:56:23 +000012246 if (!bp->arr) \
Joe Perches7995c642010-02-17 15:01:52 +000012247 goto lbl; \
Joe Perches7995c642010-02-17 15:01:52 +000012248 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
12249 (u8 *)bp->arr, len); \
12250} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012251
Yuval Mintz3b603062012-03-18 10:33:39 +000012252static int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012253{
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012254 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012255 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000012256 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012257
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012258 if (bp->firmware)
12259 return 0;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012260
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012261 if (CHIP_IS_E1(bp))
12262 fw_file_name = FW_FILE_NAME_E1;
12263 else if (CHIP_IS_E1H(bp))
12264 fw_file_name = FW_FILE_NAME_E1H;
12265 else if (!CHIP_IS_E1x(bp))
12266 fw_file_name = FW_FILE_NAME_E2;
12267 else {
12268 BNX2X_ERR("Unsupported chip revision\n");
12269 return -EINVAL;
12270 }
12271 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012272
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012273 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
12274 if (rc) {
12275 BNX2X_ERR("Can't load firmware file %s\n",
12276 fw_file_name);
12277 goto request_firmware_exit;
12278 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012279
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012280 rc = bnx2x_check_firmware(bp);
12281 if (rc) {
12282 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
12283 goto request_firmware_exit;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012284 }
12285
12286 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
12287
12288 /* Initialize the pointers to the init arrays */
12289 /* Blob */
12290 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
12291
12292 /* Opcodes */
12293 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
12294
12295 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012296 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
12297 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012298
12299 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000012300 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12301 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
12302 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
12303 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
12304 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12305 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
12306 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
12307 be32_to_cpu(fw_hdr->usem_pram_data.offset);
12308 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12309 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
12310 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
12311 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
12312 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12313 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
12314 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
12315 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012316 /* IRO */
12317 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012318
12319 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012320
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012321iro_alloc_err:
12322 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012323init_offsets_alloc_err:
12324 kfree(bp->init_ops);
12325init_ops_alloc_err:
12326 kfree(bp->init_data);
12327request_firmware_exit:
12328 release_firmware(bp->firmware);
Michal Schmidt127d0a12012-03-15 14:08:28 +000012329 bp->firmware = NULL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012330
12331 return rc;
12332}
12333
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012334static void bnx2x_release_firmware(struct bnx2x *bp)
12335{
12336 kfree(bp->init_ops_offsets);
12337 kfree(bp->init_ops);
12338 kfree(bp->init_data);
12339 release_firmware(bp->firmware);
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000012340 bp->firmware = NULL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012341}
12342
12343
12344static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
12345 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
12346 .init_hw_cmn = bnx2x_init_hw_common,
12347 .init_hw_port = bnx2x_init_hw_port,
12348 .init_hw_func = bnx2x_init_hw_func,
12349
12350 .reset_hw_cmn = bnx2x_reset_common,
12351 .reset_hw_port = bnx2x_reset_port,
12352 .reset_hw_func = bnx2x_reset_func,
12353
12354 .gunzip_init = bnx2x_gunzip_init,
12355 .gunzip_end = bnx2x_gunzip_end,
12356
12357 .init_fw = bnx2x_init_firmware,
12358 .release_fw = bnx2x_release_firmware,
12359};
12360
12361void bnx2x__init_func_obj(struct bnx2x *bp)
12362{
12363 /* Prepare DMAE related driver resources */
12364 bnx2x_setup_dmae(bp);
12365
12366 bnx2x_init_func_obj(bp, &bp->func_obj,
12367 bnx2x_sp(bp, func_rdata),
12368 bnx2x_sp_mapping(bp, func_rdata),
Barak Witkowskia3348722012-04-23 03:04:46 +000012369 bnx2x_sp(bp, func_afex_rdata),
12370 bnx2x_sp_mapping(bp, func_afex_rdata),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012371 &bnx2x_func_sp_drv);
12372}
12373
12374/* must be called after sriov-enable */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012375static int bnx2x_set_qm_cid_count(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012376{
Merav Sicron37ae41a2012-06-19 07:48:27 +000012377 int cid_count = BNX2X_L2_MAX_CID(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012378
Ariel Elior290ca2b2013-01-01 05:22:31 +000012379 if (IS_SRIOV(bp))
12380 cid_count += BNX2X_VF_CIDS;
12381
Merav Sicron55c11942012-11-07 00:45:48 +000012382 if (CNIC_SUPPORT(bp))
12383 cid_count += CNIC_CID_MAX;
Ariel Elior290ca2b2013-01-01 05:22:31 +000012384
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012385 return roundup(cid_count, QM_CID_ROUND);
12386}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012387
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012388/**
Ariel Elior6383c0b2011-07-14 08:31:57 +000012389 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012390 *
12391 * @dev: pci device
12392 *
12393 */
Merav Sicron55c11942012-11-07 00:45:48 +000012394static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev,
Ariel Elior1ab44342013-01-01 05:22:23 +000012395 int cnic_cnt, bool is_vf)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012396{
Ariel Elior1ab44342013-01-01 05:22:23 +000012397 int pos, index;
12398 u16 control = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012399
12400 pos = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012401
Ariel Elior6383c0b2011-07-14 08:31:57 +000012402 /*
12403 * If MSI-X is not supported - return number of SBs needed to support
12404 * one fast path queue: one FP queue + SB for CNIC
12405 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012406 if (!pos) {
12407 dev_info(&pdev->dev, "no msix capability found\n");
Merav Sicron55c11942012-11-07 00:45:48 +000012408 return 1 + cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012409 }
12410 dev_info(&pdev->dev, "msix capability found\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +000012411
12412 /*
12413 * The value in the PCI configuration space is the index of the last
12414 * entry, namely one less than the actual size of the table, which is
12415 * exactly what we want to return from this function: number of all SBs
12416 * without the default SB.
Ariel Elior1ab44342013-01-01 05:22:23 +000012417 * For VFs there is no default SB, then we return (index+1).
Ariel Elior6383c0b2011-07-14 08:31:57 +000012418 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012419 pci_read_config_word(pdev, pos + PCI_MSI_FLAGS, &control);
Ariel Elior1ab44342013-01-01 05:22:23 +000012420
12421 index = control & PCI_MSIX_FLAGS_QSIZE;
12422
12423 return is_vf ? index + 1 : index;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012424}
12425
Ariel Elior1ab44342013-01-01 05:22:23 +000012426static int set_max_cos_est(int chip_id)
12427{
12428 switch (chip_id) {
12429 case BCM57710:
12430 case BCM57711:
12431 case BCM57711E:
12432 return BNX2X_MULTI_TX_COS_E1X;
12433 case BCM57712:
12434 case BCM57712_MF:
12435 case BCM57712_VF:
12436 return BNX2X_MULTI_TX_COS_E2_E3A0;
12437 case BCM57800:
12438 case BCM57800_MF:
12439 case BCM57800_VF:
12440 case BCM57810:
12441 case BCM57810_MF:
12442 case BCM57840_4_10:
12443 case BCM57840_2_20:
12444 case BCM57840_O:
12445 case BCM57840_MFO:
12446 case BCM57810_VF:
12447 case BCM57840_MF:
12448 case BCM57840_VF:
12449 case BCM57811:
12450 case BCM57811_MF:
12451 case BCM57811_VF:
12452 return BNX2X_MULTI_TX_COS_E3B0;
12453 return 1;
12454 default:
12455 pr_err("Unknown board_type (%d), aborting\n", chip_id);
12456 return -ENODEV;
12457 }
12458}
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000012459
Ariel Elior1ab44342013-01-01 05:22:23 +000012460static int set_is_vf(int chip_id)
12461{
12462 switch (chip_id) {
12463 case BCM57712_VF:
12464 case BCM57800_VF:
12465 case BCM57810_VF:
12466 case BCM57840_VF:
12467 case BCM57811_VF:
12468 return true;
12469 default:
12470 return false;
12471 }
12472}
12473
12474struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev);
12475
12476static int bnx2x_init_one(struct pci_dev *pdev,
12477 const struct pci_device_id *ent)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012478{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012479 struct net_device *dev = NULL;
12480 struct bnx2x *bp;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012481 int pcie_width, pcie_speed;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012482 int rc, max_non_def_sbs;
Merav Sicron65565882012-06-19 07:48:26 +000012483 int rx_count, tx_count, rss_count, doorbell_size;
Ariel Elior1ab44342013-01-01 05:22:23 +000012484 int max_cos_est;
12485 bool is_vf;
Merav Sicron55c11942012-11-07 00:45:48 +000012486 int cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012487
12488 /* An estimated maximum supported CoS number according to the chip
Ariel Elior6383c0b2011-07-14 08:31:57 +000012489 * version.
12490 * We will try to roughly estimate the maximum number of CoSes this chip
12491 * may support in order to minimize the memory allocated for Tx
12492 * netdev_queue's. This number will be accurately calculated during the
12493 * initialization of bp->max_cos based on the chip versions AND chip
12494 * revision in the bnx2x_init_bp().
12495 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012496 max_cos_est = set_max_cos_est(ent->driver_data);
12497 if (max_cos_est < 0)
12498 return max_cos_est;
12499 is_vf = set_is_vf(ent->driver_data);
12500 cnic_cnt = is_vf ? 0 : 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012501
Ariel Elior1ab44342013-01-01 05:22:23 +000012502 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev, cnic_cnt, is_vf);
Ariel Elior6383c0b2011-07-14 08:31:57 +000012503
12504 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
Ariel Elior1ab44342013-01-01 05:22:23 +000012505 rss_count = is_vf ? 1 : max_non_def_sbs - cnic_cnt;
12506
12507 if (rss_count < 1)
12508 return -EINVAL;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012509
12510 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
Merav Sicron55c11942012-11-07 00:45:48 +000012511 rx_count = rss_count + cnic_cnt;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012512
Ariel Elior1ab44342013-01-01 05:22:23 +000012513 /* Maximum number of netdev Tx queues:
Merav Sicron37ae41a2012-06-19 07:48:27 +000012514 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
Ariel Elior6383c0b2011-07-14 08:31:57 +000012515 */
Merav Sicron55c11942012-11-07 00:45:48 +000012516 tx_count = rss_count * max_cos_est + cnic_cnt;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012517
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012518 /* dev zeroed in init_etherdev */
Ariel Elior6383c0b2011-07-14 08:31:57 +000012519 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
Joe Perches41de8d42012-01-29 13:47:52 +000012520 if (!dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012521 return -ENOMEM;
12522
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012523 bp = netdev_priv(dev);
Ariel Elior6383c0b2011-07-14 08:31:57 +000012524
Ariel Elior1ab44342013-01-01 05:22:23 +000012525 bp->flags = 0;
12526 if (is_vf)
12527 bp->flags |= IS_VF_FLAG;
12528
Ariel Elior6383c0b2011-07-14 08:31:57 +000012529 bp->igu_sb_cnt = max_non_def_sbs;
Ariel Elior1ab44342013-01-01 05:22:23 +000012530 bp->igu_base_addr = IS_VF(bp) ? PXP_VF_ADDR_IGU_START : BAR_IGU_INTMEM;
Joe Perches7995c642010-02-17 15:01:52 +000012531 bp->msg_enable = debug;
Merav Sicron55c11942012-11-07 00:45:48 +000012532 bp->cnic_support = cnic_cnt;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000012533 bp->cnic_probe = bnx2x_cnic_probe;
Merav Sicron55c11942012-11-07 00:45:48 +000012534
Eilon Greensteindf4770de2009-08-12 08:23:28 +000012535 pci_set_drvdata(pdev, dev);
12536
Ariel Elior1ab44342013-01-01 05:22:23 +000012537 rc = bnx2x_init_dev(bp, pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012538 if (rc < 0) {
12539 free_netdev(dev);
12540 return rc;
12541 }
12542
Ariel Elior1ab44342013-01-01 05:22:23 +000012543 BNX2X_DEV_INFO("This is a %s function\n",
12544 IS_PF(bp) ? "physical" : "virtual");
Merav Sicron55c11942012-11-07 00:45:48 +000012545 BNX2X_DEV_INFO("Cnic support is %s\n", CNIC_SUPPORT(bp) ? "on" : "off");
Ariel Elior1ab44342013-01-01 05:22:23 +000012546 BNX2X_DEV_INFO("Max num of status blocks %d\n", max_non_def_sbs);
Merav Sicron60aa0502012-06-19 07:48:29 +000012547 BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
Yuval Mintz2de67432013-01-23 03:21:43 +000012548 tx_count, rx_count);
Merav Sicron60aa0502012-06-19 07:48:29 +000012549
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012550 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000012551 if (rc)
12552 goto init_one_exit;
12553
Ariel Elior1ab44342013-01-01 05:22:23 +000012554 /* Map doorbells here as we need the real value of bp->max_cos which
12555 * is initialized in bnx2x_init_bp() to determine the number of
12556 * l2 connections.
Ariel Elior6383c0b2011-07-14 08:31:57 +000012557 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012558 if (IS_VF(bp)) {
Dmitry Kravkov1d6f3cd2013-03-27 01:05:17 +000012559 bp->doorbells = bnx2x_vf_doorbells(bp);
Ariel Elior64112802013-01-07 00:50:23 +000012560 rc = bnx2x_vf_pci_alloc(bp);
12561 if (rc)
12562 goto init_one_exit;
Ariel Elior1ab44342013-01-01 05:22:23 +000012563 } else {
12564 doorbell_size = BNX2X_L2_MAX_CID(bp) * (1 << BNX2X_DB_SHIFT);
12565 if (doorbell_size > pci_resource_len(pdev, 2)) {
12566 dev_err(&bp->pdev->dev,
12567 "Cannot map doorbells, bar size too small, aborting\n");
12568 rc = -ENOMEM;
12569 goto init_one_exit;
12570 }
12571 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
12572 doorbell_size);
Merav Sicron37ae41a2012-06-19 07:48:27 +000012573 }
Ariel Elior6383c0b2011-07-14 08:31:57 +000012574 if (!bp->doorbells) {
12575 dev_err(&bp->pdev->dev,
12576 "Cannot map doorbell space, aborting\n");
12577 rc = -ENOMEM;
12578 goto init_one_exit;
12579 }
12580
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000012581 if (IS_VF(bp)) {
12582 rc = bnx2x_vfpf_acquire(bp, tx_count, rx_count);
12583 if (rc)
12584 goto init_one_exit;
12585 }
12586
Ariel Elior3c76fef2013-03-11 05:17:46 +000012587 /* Enable SRIOV if capability found in configuration space */
12588 rc = bnx2x_iov_init_one(bp, int_mode, BNX2X_MAX_NUM_OF_VFS);
Ariel Elior290ca2b2013-01-01 05:22:31 +000012589 if (rc)
12590 goto init_one_exit;
12591
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012592 /* calc qm_cid_count */
Ariel Elior6383c0b2011-07-14 08:31:57 +000012593 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
Ariel Elior1ab44342013-01-01 05:22:23 +000012594 BNX2X_DEV_INFO("qm_cid_count %d\n", bp->qm_cid_count);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012595
Merav Sicron55c11942012-11-07 00:45:48 +000012596 /* disable FCOE L2 queue for E1x*/
Dmitry Kravkov62ac0dc2011-11-13 04:34:21 +000012597 if (CHIP_IS_E1x(bp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012598 bp->flags |= NO_FCOE_FLAG;
12599
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000012600 /* Set bp->num_queues for MSI-X mode*/
12601 bnx2x_set_num_queues(bp);
12602
Lucas De Marchi25985ed2011-03-30 22:57:33 -030012603 /* Configure interrupt mode: try to enable MSI-X/MSI if
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000012604 * needed.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012605 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012606 rc = bnx2x_set_int_mode(bp);
12607 if (rc) {
12608 dev_err(&pdev->dev, "Cannot set interrupts\n");
12609 goto init_one_exit;
12610 }
Yuval Mintz04c46732013-01-23 03:21:46 +000012611 BNX2X_DEV_INFO("set interrupts successfully\n");
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012612
Ariel Elior1ab44342013-01-01 05:22:23 +000012613 /* register the net device */
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080012614 rc = register_netdev(dev);
12615 if (rc) {
12616 dev_err(&pdev->dev, "Cannot register net device\n");
12617 goto init_one_exit;
12618 }
Ariel Elior1ab44342013-01-01 05:22:23 +000012619 BNX2X_DEV_INFO("device name after netdev register %s\n", dev->name);
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080012620
Merav Sicron55c11942012-11-07 00:45:48 +000012621
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012622 if (!NO_FCOE(bp)) {
12623 /* Add storage MAC address */
12624 rtnl_lock();
12625 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
12626 rtnl_unlock();
12627 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012628
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012629 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
Ariel Elior1ab44342013-01-01 05:22:23 +000012630 BNX2X_DEV_INFO("got pcie width %d and speed %d\n",
12631 pcie_width, pcie_speed);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012632
Merav Sicron51c1a582012-03-18 10:33:38 +000012633 BNX2X_DEV_INFO(
12634 "%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
Joe Perches94f05b02011-08-14 12:16:20 +000012635 board_info[ent->driver_data].name,
12636 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
12637 pcie_width,
12638 ((!CHIP_IS_E2(bp) && pcie_speed == 2) ||
12639 (CHIP_IS_E2(bp) && pcie_speed == 1)) ?
12640 "5GHz (Gen2)" : "2.5GHz",
12641 dev->base_addr, bp->pdev->irq, dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000012642
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012643 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012644
12645init_one_exit:
12646 if (bp->regview)
12647 iounmap(bp->regview);
12648
Ariel Elior1ab44342013-01-01 05:22:23 +000012649 if (IS_PF(bp) && bp->doorbells)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012650 iounmap(bp->doorbells);
12651
12652 free_netdev(dev);
12653
12654 if (atomic_read(&pdev->enable_cnt) == 1)
12655 pci_release_regions(pdev);
12656
12657 pci_disable_device(pdev);
12658 pci_set_drvdata(pdev, NULL);
12659
12660 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012661}
12662
Bill Pemberton0329aba2012-12-03 09:24:24 -050012663static void bnx2x_remove_one(struct pci_dev *pdev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012664{
12665 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080012666 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012667
Eliezer Tamir228241e2008-02-28 11:56:57 -080012668 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012669 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -080012670 return;
12671 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080012672 bp = netdev_priv(dev);
12673
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012674 /* Delete storage MAC address */
12675 if (!NO_FCOE(bp)) {
12676 rtnl_lock();
12677 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
12678 rtnl_unlock();
12679 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012680
Shmulik Ravid98507672011-02-28 12:19:55 -080012681#ifdef BCM_DCBNL
12682 /* Delete app tlvs from dcbnl */
12683 bnx2x_dcbnl_update_applist(bp, true);
12684#endif
12685
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012686 unregister_netdev(dev);
12687
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012688 /* Power on: we can't let PCI layer write to us while we are in D3 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012689 if (IS_PF(bp))
12690 bnx2x_set_power_state(bp, PCI_D0);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012691
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012692 /* Disable MSI/MSI-X */
12693 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012694
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012695 /* Power off */
Ariel Elior1ab44342013-01-01 05:22:23 +000012696 if (IS_PF(bp))
12697 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012698
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012699 /* Make sure RESET task is not scheduled before continuing */
Ariel Elior7be08a72011-07-14 08:31:19 +000012700 cancel_delayed_work_sync(&bp->sp_rtnl_task);
Ariel Elior290ca2b2013-01-01 05:22:31 +000012701
12702 bnx2x_iov_remove_one(bp);
12703
Ariel Elior4513f922013-01-01 05:22:25 +000012704 /* send message via vfpf channel to release the resources of this vf */
12705 if (IS_VF(bp))
12706 bnx2x_vfpf_release(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012707
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012708 if (bp->regview)
12709 iounmap(bp->regview);
12710
Ariel Elior1ab44342013-01-01 05:22:23 +000012711 /* for vf doorbells are part of the regview and were unmapped along with
12712 * it. FW is only loaded by PF.
12713 */
12714 if (IS_PF(bp)) {
12715 if (bp->doorbells)
12716 iounmap(bp->doorbells);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012717
Ariel Elior1ab44342013-01-01 05:22:23 +000012718 bnx2x_release_firmware(bp);
12719 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012720 bnx2x_free_mem_bp(bp);
12721
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012722 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012723
12724 if (atomic_read(&pdev->enable_cnt) == 1)
12725 pci_release_regions(pdev);
12726
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012727 pci_disable_device(pdev);
12728 pci_set_drvdata(pdev, NULL);
12729}
12730
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012731static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
12732{
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012733 bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012734
12735 bp->rx_mode = BNX2X_RX_MODE_NONE;
12736
Merav Sicron55c11942012-11-07 00:45:48 +000012737 if (CNIC_LOADED(bp))
12738 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
12739
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012740 /* Stop Tx */
12741 bnx2x_tx_disable(bp);
Merav Sicron26614ba2012-08-27 03:26:19 +000012742 /* Delete all NAPI objects */
12743 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +000012744 if (CNIC_LOADED(bp))
12745 bnx2x_del_all_napi_cnic(bp);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012746 netdev_reset_tc(bp->dev);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012747
12748 del_timer_sync(&bp->timer);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012749 cancel_delayed_work(&bp->sp_task);
12750 cancel_delayed_work(&bp->period_task);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012751
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012752 spin_lock_bh(&bp->stats_lock);
12753 bp->stats_state = STATS_STATE_DISABLED;
12754 spin_unlock_bh(&bp->stats_lock);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012755
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012756 bnx2x_save_statistics(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012757
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012758 netif_carrier_off(bp->dev);
12759
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012760 return 0;
12761}
12762
12763static void bnx2x_eeh_recover(struct bnx2x *bp)
12764{
12765 u32 val;
12766
12767 mutex_init(&bp->port.phy_mutex);
12768
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012769
12770 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
12771 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
12772 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
12773 BNX2X_ERR("BAD MCP validity signature\n");
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012774}
12775
Wendy Xiong493adb12008-06-23 20:36:22 -070012776/**
12777 * bnx2x_io_error_detected - called when PCI error is detected
12778 * @pdev: Pointer to PCI device
12779 * @state: The current pci connection state
12780 *
12781 * This function is called after a PCI bus error affecting
12782 * this device has been detected.
12783 */
12784static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
12785 pci_channel_state_t state)
12786{
12787 struct net_device *dev = pci_get_drvdata(pdev);
12788 struct bnx2x *bp = netdev_priv(dev);
12789
12790 rtnl_lock();
12791
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012792 BNX2X_ERR("IO error detected\n");
12793
Wendy Xiong493adb12008-06-23 20:36:22 -070012794 netif_device_detach(dev);
12795
Dean Nelson07ce50e42009-07-31 09:13:25 +000012796 if (state == pci_channel_io_perm_failure) {
12797 rtnl_unlock();
12798 return PCI_ERS_RESULT_DISCONNECT;
12799 }
12800
Wendy Xiong493adb12008-06-23 20:36:22 -070012801 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012802 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070012803
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012804 bnx2x_prev_path_mark_eeh(bp);
12805
Wendy Xiong493adb12008-06-23 20:36:22 -070012806 pci_disable_device(pdev);
12807
12808 rtnl_unlock();
12809
12810 /* Request a slot reset */
12811 return PCI_ERS_RESULT_NEED_RESET;
12812}
12813
12814/**
12815 * bnx2x_io_slot_reset - called after the PCI bus has been reset
12816 * @pdev: Pointer to PCI device
12817 *
12818 * Restart the card from scratch, as if from a cold-boot.
12819 */
12820static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
12821{
12822 struct net_device *dev = pci_get_drvdata(pdev);
12823 struct bnx2x *bp = netdev_priv(dev);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012824 int i;
Wendy Xiong493adb12008-06-23 20:36:22 -070012825
12826 rtnl_lock();
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012827 BNX2X_ERR("IO slot reset initializing...\n");
Wendy Xiong493adb12008-06-23 20:36:22 -070012828 if (pci_enable_device(pdev)) {
12829 dev_err(&pdev->dev,
12830 "Cannot re-enable PCI device after reset\n");
12831 rtnl_unlock();
12832 return PCI_ERS_RESULT_DISCONNECT;
12833 }
12834
12835 pci_set_master(pdev);
12836 pci_restore_state(pdev);
Yuval Mintz70632d02013-04-24 01:45:02 +000012837 pci_save_state(pdev);
Wendy Xiong493adb12008-06-23 20:36:22 -070012838
12839 if (netif_running(dev))
12840 bnx2x_set_power_state(bp, PCI_D0);
12841
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012842 if (netif_running(dev)) {
12843 BNX2X_ERR("IO slot reset --> driver unload\n");
12844 if (IS_PF(bp) && SHMEM2_HAS(bp, drv_capabilities_flag)) {
12845 u32 v;
12846
12847 v = SHMEM2_RD(bp,
12848 drv_capabilities_flag[BP_FW_MB_IDX(bp)]);
12849 SHMEM2_WR(bp, drv_capabilities_flag[BP_FW_MB_IDX(bp)],
12850 v & ~DRV_FLAGS_CAPABILITIES_LOADED_L2);
12851 }
12852 bnx2x_drain_tx_queues(bp);
12853 bnx2x_send_unload_req(bp, UNLOAD_RECOVERY);
12854 bnx2x_netif_stop(bp, 1);
12855 bnx2x_free_irq(bp);
12856
12857 /* Report UNLOAD_DONE to MCP */
12858 bnx2x_send_unload_done(bp, true);
12859
12860 bp->sp_state = 0;
12861 bp->port.pmf = 0;
12862
12863 bnx2x_prev_unload(bp);
12864
12865 /* We should have resetted the engine, so It's fair to
12866 * assume the FW will no longer write to the bnx2x driver.
12867 */
12868 bnx2x_squeeze_objects(bp);
12869 bnx2x_free_skbs(bp);
12870 for_each_rx_queue(bp, i)
12871 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
12872 bnx2x_free_fp_mem(bp);
12873 bnx2x_free_mem(bp);
12874
12875 bp->state = BNX2X_STATE_CLOSED;
12876 }
12877
Wendy Xiong493adb12008-06-23 20:36:22 -070012878 rtnl_unlock();
12879
12880 return PCI_ERS_RESULT_RECOVERED;
12881}
12882
12883/**
12884 * bnx2x_io_resume - called when traffic can start flowing again
12885 * @pdev: Pointer to PCI device
12886 *
12887 * This callback is called when the error recovery driver tells us that
12888 * its OK to resume normal operation.
12889 */
12890static void bnx2x_io_resume(struct pci_dev *pdev)
12891{
12892 struct net_device *dev = pci_get_drvdata(pdev);
12893 struct bnx2x *bp = netdev_priv(dev);
12894
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012895 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012896 netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012897 return;
12898 }
12899
Wendy Xiong493adb12008-06-23 20:36:22 -070012900 rtnl_lock();
12901
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012902 bnx2x_eeh_recover(bp);
12903
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012904 bp->fw_seq = SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
12905 DRV_MSG_SEQ_NUMBER_MASK;
12906
Wendy Xiong493adb12008-06-23 20:36:22 -070012907 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012908 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070012909
12910 netif_device_attach(dev);
12911
12912 rtnl_unlock();
12913}
12914
Stephen Hemminger3646f0e2012-09-07 09:33:15 -070012915static const struct pci_error_handlers bnx2x_err_handler = {
Wendy Xiong493adb12008-06-23 20:36:22 -070012916 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000012917 .slot_reset = bnx2x_io_slot_reset,
12918 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070012919};
12920
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012921static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070012922 .name = DRV_MODULE_NAME,
12923 .id_table = bnx2x_pci_tbl,
12924 .probe = bnx2x_init_one,
Bill Pemberton0329aba2012-12-03 09:24:24 -050012925 .remove = bnx2x_remove_one,
Wendy Xiong493adb12008-06-23 20:36:22 -070012926 .suspend = bnx2x_suspend,
12927 .resume = bnx2x_resume,
12928 .err_handler = &bnx2x_err_handler,
Ariel Elior3c76fef2013-03-11 05:17:46 +000012929#ifdef CONFIG_BNX2X_SRIOV
12930 .sriov_configure = bnx2x_sriov_configure,
12931#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012932};
12933
12934static int __init bnx2x_init(void)
12935{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012936 int ret;
12937
Joe Perches7995c642010-02-17 15:01:52 +000012938 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000012939
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012940 bnx2x_wq = create_singlethread_workqueue("bnx2x");
12941 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000012942 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012943 return -ENOMEM;
12944 }
12945
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012946 ret = pci_register_driver(&bnx2x_pci_driver);
12947 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000012948 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012949 destroy_workqueue(bnx2x_wq);
12950 }
12951 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012952}
12953
12954static void __exit bnx2x_cleanup(void)
12955{
Yuval Mintz452427b2012-03-26 20:47:07 +000012956 struct list_head *pos, *q;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012957 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012958
12959 destroy_workqueue(bnx2x_wq);
Yuval Mintz452427b2012-03-26 20:47:07 +000012960
12961 /* Free globablly allocated resources */
12962 list_for_each_safe(pos, q, &bnx2x_prev_list) {
12963 struct bnx2x_prev_path_list *tmp =
12964 list_entry(pos, struct bnx2x_prev_path_list, list);
12965 list_del(pos);
12966 kfree(tmp);
12967 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012968}
12969
Yaniv Rosner3deb8162011-06-14 01:34:33 +000012970void bnx2x_notify_link_changed(struct bnx2x *bp)
12971{
12972 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
12973}
12974
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012975module_init(bnx2x_init);
12976module_exit(bnx2x_cleanup);
12977
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012978/**
12979 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
12980 *
12981 * @bp: driver handle
12982 * @set: set or clear the CAM entry
12983 *
12984 * This function will wait until the ramdord completion returns.
12985 * Return 0 if success, -ENODEV if ramrod doesn't return.
12986 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012987static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012988{
12989 unsigned long ramrod_flags = 0;
12990
12991 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
12992 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
12993 &bp->iscsi_l2_mac_obj, true,
12994 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
12995}
Michael Chan993ac7b2009-10-10 13:46:56 +000012996
12997/* count denotes the number of new completions we have seen */
12998static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
12999{
13000 struct eth_spe *spe;
Merav Sicrona0529972012-06-19 07:48:25 +000013001 int cxt_index, cxt_offset;
Michael Chan993ac7b2009-10-10 13:46:56 +000013002
13003#ifdef BNX2X_STOP_ON_ERROR
13004 if (unlikely(bp->panic))
13005 return;
13006#endif
13007
13008 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013009 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000013010 bp->cnic_spq_pending -= count;
13011
Michael Chan993ac7b2009-10-10 13:46:56 +000013012
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013013 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
13014 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
13015 & SPE_HDR_CONN_TYPE) >>
13016 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013017 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
13018 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013019
13020 /* Set validation for iSCSI L2 client before sending SETUP
13021 * ramrod
13022 */
13023 if (type == ETH_CONNECTION_TYPE) {
Merav Sicrona0529972012-06-19 07:48:25 +000013024 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP) {
Merav Sicron37ae41a2012-06-19 07:48:27 +000013025 cxt_index = BNX2X_ISCSI_ETH_CID(bp) /
Merav Sicrona0529972012-06-19 07:48:25 +000013026 ILT_PAGE_CIDS;
Merav Sicron37ae41a2012-06-19 07:48:27 +000013027 cxt_offset = BNX2X_ISCSI_ETH_CID(bp) -
Merav Sicrona0529972012-06-19 07:48:25 +000013028 (cxt_index * ILT_PAGE_CIDS);
13029 bnx2x_set_ctx_validation(bp,
13030 &bp->context[cxt_index].
13031 vcxt[cxt_offset].eth,
Merav Sicron37ae41a2012-06-19 07:48:27 +000013032 BNX2X_ISCSI_ETH_CID(bp));
Merav Sicrona0529972012-06-19 07:48:25 +000013033 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013034 }
13035
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013036 /*
13037 * There may be not more than 8 L2, not more than 8 L5 SPEs
13038 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013039 * COMMON ramrods is not more than the EQ and SPQ can
13040 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013041 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013042 if (type == ETH_CONNECTION_TYPE) {
13043 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013044 break;
13045 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013046 atomic_dec(&bp->cq_spq_left);
13047 } else if (type == NONE_CONNECTION_TYPE) {
13048 if (!atomic_read(&bp->eq_spq_left))
13049 break;
13050 else
13051 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013052 } else if ((type == ISCSI_CONNECTION_TYPE) ||
13053 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013054 if (bp->cnic_spq_pending >=
13055 bp->cnic_eth_dev.max_kwqe_pending)
13056 break;
13057 else
13058 bp->cnic_spq_pending++;
13059 } else {
13060 BNX2X_ERR("Unknown SPE type: %d\n", type);
13061 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000013062 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013063 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013064
13065 spe = bnx2x_sp_get_next(bp);
13066 *spe = *bp->cnic_kwq_cons;
13067
Merav Sicron51c1a582012-03-18 10:33:38 +000013068 DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000013069 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
13070
13071 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
13072 bp->cnic_kwq_cons = bp->cnic_kwq;
13073 else
13074 bp->cnic_kwq_cons++;
13075 }
13076 bnx2x_sp_prod_update(bp);
13077 spin_unlock_bh(&bp->spq_lock);
13078}
13079
13080static int bnx2x_cnic_sp_queue(struct net_device *dev,
13081 struct kwqe_16 *kwqes[], u32 count)
13082{
13083 struct bnx2x *bp = netdev_priv(dev);
13084 int i;
13085
13086#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +000013087 if (unlikely(bp->panic)) {
13088 BNX2X_ERR("Can't post to SP queue while panic\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013089 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +000013090 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013091#endif
13092
Ariel Elior95c6c6162012-01-26 06:01:52 +000013093 if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
13094 (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000013095 BNX2X_ERR("Handling parity error recovery. Try again later\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +000013096 return -EAGAIN;
13097 }
13098
Michael Chan993ac7b2009-10-10 13:46:56 +000013099 spin_lock_bh(&bp->spq_lock);
13100
13101 for (i = 0; i < count; i++) {
13102 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
13103
13104 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
13105 break;
13106
13107 *bp->cnic_kwq_prod = *spe;
13108
13109 bp->cnic_kwq_pending++;
13110
Merav Sicron51c1a582012-03-18 10:33:38 +000013111 DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000013112 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013113 spe->data.update_data_addr.hi,
13114 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000013115 bp->cnic_kwq_pending);
13116
13117 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
13118 bp->cnic_kwq_prod = bp->cnic_kwq;
13119 else
13120 bp->cnic_kwq_prod++;
13121 }
13122
13123 spin_unlock_bh(&bp->spq_lock);
13124
13125 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
13126 bnx2x_cnic_sp_post(bp, 0);
13127
13128 return i;
13129}
13130
13131static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13132{
13133 struct cnic_ops *c_ops;
13134 int rc = 0;
13135
13136 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000013137 c_ops = rcu_dereference_protected(bp->cnic_ops,
13138 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000013139 if (c_ops)
13140 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13141 mutex_unlock(&bp->cnic_mutex);
13142
13143 return rc;
13144}
13145
13146static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13147{
13148 struct cnic_ops *c_ops;
13149 int rc = 0;
13150
13151 rcu_read_lock();
13152 c_ops = rcu_dereference(bp->cnic_ops);
13153 if (c_ops)
13154 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13155 rcu_read_unlock();
13156
13157 return rc;
13158}
13159
13160/*
13161 * for commands that have no data
13162 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000013163int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000013164{
13165 struct cnic_ctl_info ctl = {0};
13166
13167 ctl.cmd = cmd;
13168
13169 return bnx2x_cnic_ctl_send(bp, &ctl);
13170}
13171
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013172static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000013173{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013174 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000013175
13176 /* first we tell CNIC and only then we count this as a completion */
13177 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
13178 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013179 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000013180
13181 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013182 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000013183}
13184
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013185
13186/* Called with netif_addr_lock_bh() taken.
13187 * Sets an rx_mode config for an iSCSI ETH client.
13188 * Doesn't block.
13189 * Completion should be checked outside.
13190 */
13191static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
13192{
13193 unsigned long accept_flags = 0, ramrod_flags = 0;
13194 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
13195 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
13196
13197 if (start) {
13198 /* Start accepting on iSCSI L2 ring. Accept all multicasts
13199 * because it's the only way for UIO Queue to accept
13200 * multicasts (in non-promiscuous mode only one Queue per
13201 * function will receive multicast packets (leading in our
13202 * case).
13203 */
13204 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
13205 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
13206 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
13207 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
13208
13209 /* Clear STOP_PENDING bit if START is requested */
13210 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
13211
13212 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
13213 } else
13214 /* Clear START_PENDING bit if STOP is requested */
13215 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
13216
13217 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
13218 set_bit(sched_state, &bp->sp_state);
13219 else {
13220 __set_bit(RAMROD_RX, &ramrod_flags);
13221 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
13222 ramrod_flags);
13223 }
13224}
13225
13226
Michael Chan993ac7b2009-10-10 13:46:56 +000013227static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
13228{
13229 struct bnx2x *bp = netdev_priv(dev);
13230 int rc = 0;
13231
13232 switch (ctl->cmd) {
13233 case DRV_CTL_CTXTBL_WR_CMD: {
13234 u32 index = ctl->data.io.offset;
13235 dma_addr_t addr = ctl->data.io.dma_addr;
13236
13237 bnx2x_ilt_wr(bp, index, addr);
13238 break;
13239 }
13240
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013241 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
13242 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000013243
13244 bnx2x_cnic_sp_post(bp, count);
13245 break;
13246 }
13247
13248 /* rtnl_lock is held. */
13249 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013250 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13251 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000013252
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013253 /* Configure the iSCSI classification object */
13254 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
13255 cp->iscsi_l2_client_id,
13256 cp->iscsi_l2_cid, BP_FUNC(bp),
13257 bnx2x_sp(bp, mac_rdata),
13258 bnx2x_sp_mapping(bp, mac_rdata),
13259 BNX2X_FILTER_MAC_PENDING,
13260 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
13261 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013262
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013263 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013264 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
13265 if (rc)
13266 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013267
13268 mmiowb();
13269 barrier();
13270
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013271 /* Start accepting on iSCSI L2 ring */
13272
13273 netif_addr_lock_bh(dev);
13274 bnx2x_set_iscsi_eth_rx_mode(bp, true);
13275 netif_addr_unlock_bh(dev);
13276
13277 /* bits to wait on */
13278 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
13279 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
13280
13281 if (!bnx2x_wait_sp_comp(bp, sp_bits))
13282 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013283
Michael Chan993ac7b2009-10-10 13:46:56 +000013284 break;
13285 }
13286
13287 /* rtnl_lock is held. */
13288 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013289 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000013290
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013291 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013292 netif_addr_lock_bh(dev);
13293 bnx2x_set_iscsi_eth_rx_mode(bp, false);
13294 netif_addr_unlock_bh(dev);
13295
13296 /* bits to wait on */
13297 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
13298 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
13299
13300 if (!bnx2x_wait_sp_comp(bp, sp_bits))
13301 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013302
13303 mmiowb();
13304 barrier();
13305
13306 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013307 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
13308 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000013309 break;
13310 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013311 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
13312 int count = ctl->data.credit.credit_count;
13313
13314 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013315 atomic_add(count, &bp->cq_spq_left);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013316 smp_mb__after_atomic_inc();
13317 break;
13318 }
Barak Witkowski1d187b32011-12-05 22:41:50 +000013319 case DRV_CTL_ULP_REGISTER_CMD: {
Barak Witkowski2e499d32012-06-26 01:31:19 +000013320 int ulp_type = ctl->data.register_data.ulp_type;
Barak Witkowski1d187b32011-12-05 22:41:50 +000013321
13322 if (CHIP_IS_E3(bp)) {
13323 int idx = BP_FW_MB_IDX(bp);
Barak Witkowski2e499d32012-06-26 01:31:19 +000013324 u32 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
13325 int path = BP_PATH(bp);
13326 int port = BP_PORT(bp);
13327 int i;
13328 u32 scratch_offset;
13329 u32 *host_addr;
Barak Witkowski1d187b32011-12-05 22:41:50 +000013330
Barak Witkowski2e499d32012-06-26 01:31:19 +000013331 /* first write capability to shmem2 */
Barak Witkowski1d187b32011-12-05 22:41:50 +000013332 if (ulp_type == CNIC_ULP_ISCSI)
13333 cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
13334 else if (ulp_type == CNIC_ULP_FCOE)
13335 cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
13336 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
Barak Witkowski2e499d32012-06-26 01:31:19 +000013337
13338 if ((ulp_type != CNIC_ULP_FCOE) ||
13339 (!SHMEM2_HAS(bp, ncsi_oem_data_addr)) ||
13340 (!(bp->flags & BC_SUPPORTS_FCOE_FEATURES)))
13341 break;
13342
13343 /* if reached here - should write fcoe capabilities */
13344 scratch_offset = SHMEM2_RD(bp, ncsi_oem_data_addr);
13345 if (!scratch_offset)
13346 break;
13347 scratch_offset += offsetof(struct glob_ncsi_oem_data,
13348 fcoe_features[path][port]);
13349 host_addr = (u32 *) &(ctl->data.register_data.
13350 fcoe_features);
13351 for (i = 0; i < sizeof(struct fcoe_capabilities);
13352 i += 4)
13353 REG_WR(bp, scratch_offset + i,
13354 *(host_addr + i/4));
Barak Witkowski1d187b32011-12-05 22:41:50 +000013355 }
13356 break;
13357 }
Barak Witkowski2e499d32012-06-26 01:31:19 +000013358
Barak Witkowski1d187b32011-12-05 22:41:50 +000013359 case DRV_CTL_ULP_UNREGISTER_CMD: {
13360 int ulp_type = ctl->data.ulp_type;
13361
13362 if (CHIP_IS_E3(bp)) {
13363 int idx = BP_FW_MB_IDX(bp);
13364 u32 cap;
13365
13366 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
13367 if (ulp_type == CNIC_ULP_ISCSI)
13368 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
13369 else if (ulp_type == CNIC_ULP_FCOE)
13370 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
13371 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
13372 }
13373 break;
13374 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013375
13376 default:
13377 BNX2X_ERR("unknown command %x\n", ctl->cmd);
13378 rc = -EINVAL;
13379 }
13380
13381 return rc;
13382}
13383
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000013384void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000013385{
13386 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13387
13388 if (bp->flags & USING_MSIX_FLAG) {
13389 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
13390 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
13391 cp->irq_arr[0].vector = bp->msix_table[1].vector;
13392 } else {
13393 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
13394 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
13395 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013396 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000013397 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
13398 else
13399 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
13400
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013401 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
13402 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013403 cp->irq_arr[1].status_blk = bp->def_status_blk;
13404 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013405 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000013406
13407 cp->num_irq = 2;
13408}
13409
Merav Sicron37ae41a2012-06-19 07:48:27 +000013410void bnx2x_setup_cnic_info(struct bnx2x *bp)
13411{
13412 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13413
13414
13415 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
13416 bnx2x_cid_ilt_lines(bp);
13417 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
13418 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
13419 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
13420
13421 if (NO_ISCSI_OOO(bp))
13422 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
13423}
13424
Michael Chan993ac7b2009-10-10 13:46:56 +000013425static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
13426 void *data)
13427{
13428 struct bnx2x *bp = netdev_priv(dev);
13429 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
Merav Sicron55c11942012-11-07 00:45:48 +000013430 int rc;
13431
13432 DP(NETIF_MSG_IFUP, "Register_cnic called\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013433
Merav Sicron51c1a582012-03-18 10:33:38 +000013434 if (ops == NULL) {
13435 BNX2X_ERR("NULL ops received\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013436 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000013437 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013438
Merav Sicron55c11942012-11-07 00:45:48 +000013439 if (!CNIC_SUPPORT(bp)) {
13440 BNX2X_ERR("Can't register CNIC when not supported\n");
13441 return -EOPNOTSUPP;
13442 }
13443
13444 if (!CNIC_LOADED(bp)) {
13445 rc = bnx2x_load_cnic(bp);
13446 if (rc) {
13447 BNX2X_ERR("CNIC-related load failed\n");
13448 return rc;
13449 }
13450
13451 }
13452
13453 bp->cnic_enabled = true;
13454
Michael Chan993ac7b2009-10-10 13:46:56 +000013455 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
13456 if (!bp->cnic_kwq)
13457 return -ENOMEM;
13458
13459 bp->cnic_kwq_cons = bp->cnic_kwq;
13460 bp->cnic_kwq_prod = bp->cnic_kwq;
13461 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
13462
13463 bp->cnic_spq_pending = 0;
13464 bp->cnic_kwq_pending = 0;
13465
13466 bp->cnic_data = data;
13467
13468 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013469 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013470 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000013471
Michael Chan993ac7b2009-10-10 13:46:56 +000013472 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013473
Michael Chan993ac7b2009-10-10 13:46:56 +000013474 rcu_assign_pointer(bp->cnic_ops, ops);
13475
13476 return 0;
13477}
13478
13479static int bnx2x_unregister_cnic(struct net_device *dev)
13480{
13481 struct bnx2x *bp = netdev_priv(dev);
13482 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13483
13484 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000013485 cp->drv_state = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +000013486 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chan993ac7b2009-10-10 13:46:56 +000013487 mutex_unlock(&bp->cnic_mutex);
13488 synchronize_rcu();
Yuval Mintzfea75642013-04-10 13:34:39 +030013489 bp->cnic_enabled = false;
Michael Chan993ac7b2009-10-10 13:46:56 +000013490 kfree(bp->cnic_kwq);
13491 bp->cnic_kwq = NULL;
13492
13493 return 0;
13494}
13495
13496struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
13497{
13498 struct bnx2x *bp = netdev_priv(dev);
13499 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13500
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000013501 /* If both iSCSI and FCoE are disabled - return NULL in
13502 * order to indicate CNIC that it should not try to work
13503 * with this device.
13504 */
13505 if (NO_ISCSI(bp) && NO_FCOE(bp))
13506 return NULL;
13507
Michael Chan993ac7b2009-10-10 13:46:56 +000013508 cp->drv_owner = THIS_MODULE;
13509 cp->chip_id = CHIP_ID(bp);
13510 cp->pdev = bp->pdev;
13511 cp->io_base = bp->regview;
13512 cp->io_base2 = bp->doorbells;
13513 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013514 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013515 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
13516 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013517 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013518 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000013519 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
13520 cp->drv_ctl = bnx2x_drv_ctl;
13521 cp->drv_register_cnic = bnx2x_register_cnic;
13522 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Merav Sicron37ae41a2012-06-19 07:48:27 +000013523 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013524 cp->iscsi_l2_client_id =
13525 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Merav Sicron37ae41a2012-06-19 07:48:27 +000013526 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013527
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000013528 if (NO_ISCSI_OOO(bp))
13529 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
13530
13531 if (NO_ISCSI(bp))
13532 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
13533
13534 if (NO_FCOE(bp))
13535 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
13536
Merav Sicron51c1a582012-03-18 10:33:38 +000013537 BNX2X_DEV_INFO(
13538 "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013539 cp->ctx_blk_size,
13540 cp->ctx_tbl_offset,
13541 cp->ctx_tbl_len,
13542 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000013543 return cp;
13544}
Michael Chan993ac7b2009-10-10 13:46:56 +000013545
Ariel Elior64112802013-01-07 00:50:23 +000013546u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp)
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013547{
Ariel Elior64112802013-01-07 00:50:23 +000013548 struct bnx2x *bp = fp->bp;
13549 u32 offset = BAR_USTRORM_INTMEM;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013550
Ariel Elior64112802013-01-07 00:50:23 +000013551 if (IS_VF(bp))
13552 return bnx2x_vf_ustorm_prods_offset(bp, fp);
13553 else if (!CHIP_IS_E1x(bp))
13554 offset += USTORM_RX_PRODS_E2_OFFSET(fp->cl_qzone_id);
13555 else
13556 offset += USTORM_RX_PRODS_E1X_OFFSET(BP_PORT(bp), fp->cl_id);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013557
Ariel Elior64112802013-01-07 00:50:23 +000013558 return offset;
13559}
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013560
Ariel Elior64112802013-01-07 00:50:23 +000013561/* called only on E1H or E2.
13562 * When pretending to be PF, the pretend value is the function number 0...7
13563 * When pretending to be VF, the pretend val is the PF-num:VF-valid:ABS-VFID
13564 * combination
13565 */
13566int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val)
13567{
13568 u32 pretend_reg;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013569
Ariel Elior23826852013-01-09 07:04:35 +000013570 if (CHIP_IS_E1H(bp) && pretend_func_val >= E1H_FUNC_MAX)
Ariel Elior64112802013-01-07 00:50:23 +000013571 return -1;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013572
Ariel Elior64112802013-01-07 00:50:23 +000013573 /* get my own pretend register */
13574 pretend_reg = bnx2x_get_pretend_reg(bp);
13575 REG_WR(bp, pretend_reg, pretend_func_val);
13576 REG_RD(bp, pretend_reg);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013577 return 0;
13578}