blob: 7be69b1d535af8544da003a889fdaef5d5869161 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DSS"
24
25#include <linux/kernel.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020026#include <linux/module.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020027#include <linux/io.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020029#include <linux/err.h>
30#include <linux/delay.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020031#include <linux/seq_file.h>
32#include <linux/clk.h>
Arnd Bergmann2639d6b2016-05-09 23:51:27 +020033#include <linux/pinctrl/consumer.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030034#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030035#include <linux/pm_runtime.h>
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053036#include <linux/gfp.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030037#include <linux/sizes.h>
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +053038#include <linux/mfd/syscon.h>
39#include <linux/regmap.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020040#include <linux/of.h>
Rob Herring09bffa62017-03-22 08:26:08 -050041#include <linux/of_graph.h>
Tomi Valkeinen99767542014-07-04 13:38:27 +053042#include <linux/regulator/consumer.h>
Tomi Valkeinencb17a4a2015-02-25 12:08:14 +020043#include <linux/suspend.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030044#include <linux/component.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020045
Peter Ujfalusi32043da2016-05-27 14:40:49 +030046#include "omapdss.h"
Tomi Valkeinen559d6702009-11-03 11:23:50 +020047#include "dss.h"
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +020048#include "dss_features.h"
Tomi Valkeinen559d6702009-11-03 11:23:50 +020049
Tomi Valkeinen559d6702009-11-03 11:23:50 +020050#define DSS_SZ_REGS SZ_512
51
52struct dss_reg {
53 u16 idx;
54};
55
56#define DSS_REG(idx) ((const struct dss_reg) { idx })
57
58#define DSS_REVISION DSS_REG(0x0000)
59#define DSS_SYSCONFIG DSS_REG(0x0010)
60#define DSS_SYSSTATUS DSS_REG(0x0014)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020061#define DSS_CONTROL DSS_REG(0x0040)
62#define DSS_SDI_CONTROL DSS_REG(0x0044)
63#define DSS_PLL_CONTROL DSS_REG(0x0048)
64#define DSS_SDI_STATUS DSS_REG(0x005C)
65
66#define REG_GET(idx, start, end) \
67 FLD_GET(dss_read_reg(idx), start, end)
68
69#define REG_FLD_MOD(idx, val, start, end) \
70 dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
71
Laurent Pinchartfecea252017-08-05 01:43:52 +030072struct dss_ops {
73 int (*dpi_select_source)(int port, enum omap_channel channel);
74 int (*select_lcd_source)(enum omap_channel channel,
75 enum dss_clk_source clk_src);
76};
77
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053078struct dss_features {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +030079 enum dss_model model;
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053080 u8 fck_div_max;
81 u8 dss_fck_multiplier;
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020082 const char *parent_clk_name;
Tomi Valkeinen234f9a22014-12-11 15:59:31 +020083 const enum omap_display_type *ports;
Archit Taneja387ce9f2014-05-22 17:01:57 +053084 int num_ports;
Laurent Pinchartfecea252017-08-05 01:43:52 +030085 const struct dss_ops *ops;
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053086};
87
Tomi Valkeinen559d6702009-11-03 11:23:50 +020088static struct {
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +000089 struct platform_device *pdev;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020090 void __iomem *base;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +053091 struct regmap *syscon_pll_ctrl;
92 u32 syscon_pll_ctrl_offset;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030093
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020094 struct clk *parent_clk;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030095 struct clk *dss_clk;
Tomi Valkeinen5aaee692012-12-12 10:37:03 +020096 unsigned long dss_clk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020097
98 unsigned long cache_req_pck;
99 unsigned long cache_prate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200100 struct dispc_clock_info cache_dispc_cinfo;
101
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300102 enum dss_clk_source dsi_clk_source[MAX_NUM_DSI];
103 enum dss_clk_source dispc_clk_source;
104 enum dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200105
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300106 bool ctx_valid;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200107 u32 ctx[DSS_SZ_REGS / sizeof(u32)];
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530108
109 const struct dss_features *feat;
Tomi Valkeinen99767542014-07-04 13:38:27 +0530110
111 struct dss_pll *video1_pll;
112 struct dss_pll *video2_pll;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200113} dss;
114
Taneja, Archit235e7db2011-03-14 23:28:21 -0500115static const char * const dss_generic_clk_source_names[] = {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300116 [DSS_CLK_SRC_FCK] = "FCK",
117 [DSS_CLK_SRC_PLL1_1] = "PLL1:1",
118 [DSS_CLK_SRC_PLL1_2] = "PLL1:2",
Tomi Valkeinenb5d8c752016-05-17 14:12:35 +0300119 [DSS_CLK_SRC_PLL1_3] = "PLL1:3",
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300120 [DSS_CLK_SRC_PLL2_1] = "PLL2:1",
121 [DSS_CLK_SRC_PLL2_2] = "PLL2:2",
Tomi Valkeinenb5d8c752016-05-17 14:12:35 +0300122 [DSS_CLK_SRC_PLL2_3] = "PLL2:3",
123 [DSS_CLK_SRC_HDMI_PLL] = "HDMI PLL",
Archit Taneja067a57e2011-03-02 11:57:25 +0530124};
125
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200126static inline void dss_write_reg(const struct dss_reg idx, u32 val)
127{
128 __raw_writel(val, dss.base + idx.idx);
129}
130
131static inline u32 dss_read_reg(const struct dss_reg idx)
132{
133 return __raw_readl(dss.base + idx.idx);
134}
135
136#define SR(reg) \
137 dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
138#define RR(reg) \
139 dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
140
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300141static void dss_save_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200142{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300143 DSSDBG("dss_save_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200144
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200145 SR(CONTROL);
146
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200147 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
148 OMAP_DISPLAY_TYPE_SDI) {
149 SR(SDI_CONTROL);
150 SR(PLL_CONTROL);
151 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300152
153 dss.ctx_valid = true;
154
155 DSSDBG("context saved\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200156}
157
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300158static void dss_restore_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200159{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300160 DSSDBG("dss_restore_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200161
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300162 if (!dss.ctx_valid)
163 return;
164
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200165 RR(CONTROL);
166
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200167 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
168 OMAP_DISPLAY_TYPE_SDI) {
169 RR(SDI_CONTROL);
170 RR(PLL_CONTROL);
171 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300172
173 DSSDBG("context restored\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200174}
175
176#undef SR
177#undef RR
178
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530179void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable)
180{
181 unsigned shift;
182 unsigned val;
183
184 if (!dss.syscon_pll_ctrl)
185 return;
186
187 val = !enable;
188
189 switch (pll_id) {
190 case DSS_PLL_VIDEO1:
191 shift = 0;
192 break;
193 case DSS_PLL_VIDEO2:
194 shift = 1;
195 break;
196 case DSS_PLL_HDMI:
197 shift = 2;
198 break;
199 default:
200 DSSERR("illegal DSS PLL ID %d\n", pll_id);
201 return;
202 }
203
204 regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
205 1 << shift, val << shift);
206}
207
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300208static int dss_ctrl_pll_set_control_mux(enum dss_clk_source clk_src,
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530209 enum omap_channel channel)
210{
211 unsigned shift, val;
212
213 if (!dss.syscon_pll_ctrl)
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300214 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530215
216 switch (channel) {
217 case OMAP_DSS_CHANNEL_LCD:
218 shift = 3;
219
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300220 switch (clk_src) {
221 case DSS_CLK_SRC_PLL1_1:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530222 val = 0; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300223 case DSS_CLK_SRC_HDMI_PLL:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530224 val = 1; break;
225 default:
226 DSSERR("error in PLL mux config for LCD\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300227 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530228 }
229
230 break;
231 case OMAP_DSS_CHANNEL_LCD2:
232 shift = 5;
233
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300234 switch (clk_src) {
235 case DSS_CLK_SRC_PLL1_3:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530236 val = 0; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300237 case DSS_CLK_SRC_PLL2_3:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530238 val = 1; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300239 case DSS_CLK_SRC_HDMI_PLL:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530240 val = 2; break;
241 default:
242 DSSERR("error in PLL mux config for LCD2\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300243 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530244 }
245
246 break;
247 case OMAP_DSS_CHANNEL_LCD3:
248 shift = 7;
249
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300250 switch (clk_src) {
251 case DSS_CLK_SRC_PLL2_1:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530252 val = 0; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300253 case DSS_CLK_SRC_PLL1_3:
254 val = 1; break;
255 case DSS_CLK_SRC_HDMI_PLL:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530256 val = 2; break;
257 default:
258 DSSERR("error in PLL mux config for LCD3\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300259 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530260 }
261
262 break;
263 default:
264 DSSERR("error in PLL mux config\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300265 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530266 }
267
268 regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
269 0x3 << shift, val << shift);
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300270
271 return 0;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530272}
273
Archit Taneja889b4fd2012-07-20 17:18:49 +0530274void dss_sdi_init(int datapairs)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200275{
276 u32 l;
277
278 BUG_ON(datapairs > 3 || datapairs < 1);
279
280 l = dss_read_reg(DSS_SDI_CONTROL);
281 l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
282 l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
283 l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
284 dss_write_reg(DSS_SDI_CONTROL, l);
285
286 l = dss_read_reg(DSS_PLL_CONTROL);
287 l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
288 l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
289 l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
290 dss_write_reg(DSS_PLL_CONTROL, l);
291}
292
293int dss_sdi_enable(void)
294{
295 unsigned long timeout;
296
297 dispc_pck_free_enable(1);
298
299 /* Reset SDI PLL */
300 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
301 udelay(1); /* wait 2x PCLK */
302
303 /* Lock SDI PLL */
304 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
305
306 /* Waiting for PLL lock request to complete */
307 timeout = jiffies + msecs_to_jiffies(500);
308 while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
309 if (time_after_eq(jiffies, timeout)) {
310 DSSERR("PLL lock request timed out\n");
311 goto err1;
312 }
313 }
314
315 /* Clearing PLL_GO bit */
316 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
317
318 /* Waiting for PLL to lock */
319 timeout = jiffies + msecs_to_jiffies(500);
320 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
321 if (time_after_eq(jiffies, timeout)) {
322 DSSERR("PLL lock timed out\n");
323 goto err1;
324 }
325 }
326
327 dispc_lcd_enable_signal(1);
328
329 /* Waiting for SDI reset to complete */
330 timeout = jiffies + msecs_to_jiffies(500);
331 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
332 if (time_after_eq(jiffies, timeout)) {
333 DSSERR("SDI reset timed out\n");
334 goto err2;
335 }
336 }
337
338 return 0;
339
340 err2:
341 dispc_lcd_enable_signal(0);
342 err1:
343 /* Reset SDI PLL */
344 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
345
346 dispc_pck_free_enable(0);
347
348 return -ETIMEDOUT;
349}
350
351void dss_sdi_disable(void)
352{
353 dispc_lcd_enable_signal(0);
354
355 dispc_pck_free_enable(0);
356
357 /* Reset SDI PLL */
358 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
359}
360
Tomi Valkeinen407bd562016-05-17 13:50:55 +0300361const char *dss_get_clk_source_name(enum dss_clk_source clk_src)
Archit Taneja067a57e2011-03-02 11:57:25 +0530362{
Taneja, Archit235e7db2011-03-14 23:28:21 -0500363 return dss_generic_clk_source_names[clk_src];
Archit Taneja067a57e2011-03-02 11:57:25 +0530364}
365
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200366void dss_dump_clocks(struct seq_file *s)
367{
Tomi Valkeinen557a1542016-05-17 13:49:18 +0300368 const char *fclk_name;
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500369 unsigned long fclk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200370
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300371 if (dss_runtime_get())
372 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200373
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200374 seq_printf(s, "- DSS -\n");
375
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300376 fclk_name = dss_get_clk_source_name(DSS_CLK_SRC_FCK);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300377 fclk_rate = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200378
Tomi Valkeinen557a1542016-05-17 13:49:18 +0300379 seq_printf(s, "%s = %lu\n",
380 fclk_name,
Tomi Valkeinen9c15d762013-11-01 11:36:10 +0200381 fclk_rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200382
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300383 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200384}
385
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200386static void dss_dump_regs(struct seq_file *s)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200387{
388#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
389
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300390 if (dss_runtime_get())
391 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200392
393 DUMPREG(DSS_REVISION);
394 DUMPREG(DSS_SYSCONFIG);
395 DUMPREG(DSS_SYSSTATUS);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200396 DUMPREG(DSS_CONTROL);
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200397
398 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
399 OMAP_DISPLAY_TYPE_SDI) {
400 DUMPREG(DSS_SDI_CONTROL);
401 DUMPREG(DSS_PLL_CONTROL);
402 DUMPREG(DSS_SDI_STATUS);
403 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200404
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300405 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200406#undef DUMPREG
407}
408
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300409static int dss_get_channel_index(enum omap_channel channel)
410{
411 switch (channel) {
412 case OMAP_DSS_CHANNEL_LCD:
413 return 0;
414 case OMAP_DSS_CHANNEL_LCD2:
415 return 1;
416 case OMAP_DSS_CHANNEL_LCD3:
417 return 2;
418 default:
419 WARN_ON(1);
420 return 0;
421 }
422}
423
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300424static void dss_select_dispc_clk_source(enum dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200425{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200426 int b;
Taneja, Architea751592011-03-08 05:50:35 -0600427 u8 start, end;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200428
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300429 /*
430 * We always use PRCM clock as the DISPC func clock, except on DSS3,
431 * where we don't have separate DISPC and LCD clock sources.
432 */
433 if (WARN_ON(dss_has_feature(FEAT_LCD_CLK_SRC) &&
434 clk_src != DSS_CLK_SRC_FCK))
435 return;
436
Taneja, Archit66534e82011-03-08 05:50:34 -0600437 switch (clk_src) {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300438 case DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600439 b = 0;
440 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300441 case DSS_CLK_SRC_PLL1_1:
Taneja, Archit66534e82011-03-08 05:50:34 -0600442 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600443 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300444 case DSS_CLK_SRC_PLL2_1:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530445 b = 2;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530446 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600447 default:
448 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300449 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600450 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300451
Taneja, Architea751592011-03-08 05:50:35 -0600452 dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
453
454 REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200455
456 dss.dispc_clk_source = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200457}
458
Archit Taneja5a8b5722011-05-12 17:26:29 +0530459void dss_select_dsi_clk_source(int dsi_module,
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300460 enum dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200461{
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530462 int b, pos;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200463
Taneja, Archit66534e82011-03-08 05:50:34 -0600464 switch (clk_src) {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300465 case DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600466 b = 0;
467 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300468 case DSS_CLK_SRC_PLL1_2:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530469 BUG_ON(dsi_module != 0);
Taneja, Archit66534e82011-03-08 05:50:34 -0600470 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600471 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300472 case DSS_CLK_SRC_PLL2_2:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530473 BUG_ON(dsi_module != 1);
474 b = 1;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530475 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600476 default:
477 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300478 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600479 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300480
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530481 pos = dsi_module == 0 ? 1 : 10;
482 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200483
Archit Taneja5a8b5722011-05-12 17:26:29 +0530484 dss.dsi_clk_source[dsi_module] = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200485}
486
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300487static int dss_lcd_clk_mux_dra7(enum omap_channel channel,
488 enum dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600489{
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300490 const u8 ctrl_bits[] = {
491 [OMAP_DSS_CHANNEL_LCD] = 0,
492 [OMAP_DSS_CHANNEL_LCD2] = 12,
493 [OMAP_DSS_CHANNEL_LCD3] = 19,
494 };
495
496 u8 ctrl_bit = ctrl_bits[channel];
497 int r;
498
499 if (clk_src == DSS_CLK_SRC_FCK) {
500 /* LCDx_CLK_SWITCH */
501 REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
502 return -EINVAL;
503 }
504
505 r = dss_ctrl_pll_set_control_mux(clk_src, channel);
506 if (r)
507 return r;
508
509 REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
510
511 return 0;
512}
513
514static int dss_lcd_clk_mux_omap5(enum omap_channel channel,
515 enum dss_clk_source clk_src)
516{
517 const u8 ctrl_bits[] = {
518 [OMAP_DSS_CHANNEL_LCD] = 0,
519 [OMAP_DSS_CHANNEL_LCD2] = 12,
520 [OMAP_DSS_CHANNEL_LCD3] = 19,
521 };
522 const enum dss_clk_source allowed_plls[] = {
523 [OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
524 [OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_FCK,
525 [OMAP_DSS_CHANNEL_LCD3] = DSS_CLK_SRC_PLL2_1,
526 };
527
528 u8 ctrl_bit = ctrl_bits[channel];
529
530 if (clk_src == DSS_CLK_SRC_FCK) {
531 /* LCDx_CLK_SWITCH */
532 REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
533 return -EINVAL;
534 }
535
536 if (WARN_ON(allowed_plls[channel] != clk_src))
537 return -EINVAL;
538
539 REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
540
541 return 0;
542}
543
544static int dss_lcd_clk_mux_omap4(enum omap_channel channel,
545 enum dss_clk_source clk_src)
546{
547 const u8 ctrl_bits[] = {
548 [OMAP_DSS_CHANNEL_LCD] = 0,
549 [OMAP_DSS_CHANNEL_LCD2] = 12,
550 };
551 const enum dss_clk_source allowed_plls[] = {
552 [OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
553 [OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_PLL2_1,
554 };
555
556 u8 ctrl_bit = ctrl_bits[channel];
557
558 if (clk_src == DSS_CLK_SRC_FCK) {
559 /* LCDx_CLK_SWITCH */
560 REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
561 return 0;
562 }
563
564 if (WARN_ON(allowed_plls[channel] != clk_src))
565 return -EINVAL;
566
567 REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
568
569 return 0;
570}
571
Taneja, Architea751592011-03-08 05:50:35 -0600572void dss_select_lcd_clk_source(enum omap_channel channel,
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300573 enum dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600574{
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300575 int idx = dss_get_channel_index(channel);
576 int r;
Taneja, Architea751592011-03-08 05:50:35 -0600577
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300578 if (!dss_has_feature(FEAT_LCD_CLK_SRC)) {
579 dss_select_dispc_clk_source(clk_src);
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300580 dss.lcd_clk_source[idx] = clk_src;
Taneja, Architea751592011-03-08 05:50:35 -0600581 return;
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300582 }
Taneja, Architea751592011-03-08 05:50:35 -0600583
Laurent Pinchartfecea252017-08-05 01:43:52 +0300584 r = dss.feat->ops->select_lcd_source(channel, clk_src);
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300585 if (r)
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300586 return;
Taneja, Architea751592011-03-08 05:50:35 -0600587
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300588 dss.lcd_clk_source[idx] = clk_src;
Taneja, Architea751592011-03-08 05:50:35 -0600589}
590
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300591enum dss_clk_source dss_get_dispc_clk_source(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200592{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200593 return dss.dispc_clk_source;
594}
595
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300596enum dss_clk_source dss_get_dsi_clk_source(int dsi_module)
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200597{
Archit Taneja5a8b5722011-05-12 17:26:29 +0530598 return dss.dsi_clk_source[dsi_module];
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200599}
600
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300601enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
Taneja, Architea751592011-03-08 05:50:35 -0600602{
Archit Taneja89976f22011-03-31 13:23:35 +0530603 if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300604 int idx = dss_get_channel_index(channel);
605 return dss.lcd_clk_source[idx];
Archit Taneja89976f22011-03-31 13:23:35 +0530606 } else {
607 /* LCD_CLK source is the same as DISPC_FCLK source for
608 * OMAP2 and OMAP3 */
609 return dss.dispc_clk_source;
610 }
Taneja, Architea751592011-03-08 05:50:35 -0600611}
612
Tomi Valkeinen688af022013-10-31 16:41:57 +0200613bool dss_div_calc(unsigned long pck, unsigned long fck_min,
614 dss_div_calc_func func, void *data)
Tomi Valkeinen43417822013-03-05 16:34:05 +0200615{
616 int fckd, fckd_start, fckd_stop;
617 unsigned long fck;
618 unsigned long fck_hw_max;
619 unsigned long fckd_hw_max;
620 unsigned long prate;
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300621 unsigned m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200622
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200623 fck_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
624
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200625 if (dss.parent_clk == NULL) {
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200626 unsigned pckd;
627
628 pckd = fck_hw_max / pck;
629
630 fck = pck * pckd;
631
632 fck = clk_round_rate(dss.dss_clk, fck);
633
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200634 return func(fck, data);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200635 }
636
Tomi Valkeinen43417822013-03-05 16:34:05 +0200637 fckd_hw_max = dss.feat->fck_div_max;
638
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300639 m = dss.feat->dss_fck_multiplier;
Tomi Valkeinenada94432013-10-31 16:06:38 +0200640 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200641
642 fck_min = fck_min ? fck_min : 1;
643
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300644 fckd_start = min(prate * m / fck_min, fckd_hw_max);
645 fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200646
647 for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200648 fck = DIV_ROUND_UP(prate, fckd) * m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200649
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200650 if (func(fck, data))
Tomi Valkeinen43417822013-03-05 16:34:05 +0200651 return true;
652 }
653
654 return false;
655}
656
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200657int dss_set_fck_rate(unsigned long rate)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200658{
Tomi Valkeinenada94432013-10-31 16:06:38 +0200659 int r;
660
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200661 DSSDBG("set fck to %lu\n", rate);
662
Tomi Valkeinenada94432013-10-31 16:06:38 +0200663 r = clk_set_rate(dss.dss_clk, rate);
664 if (r)
665 return r;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200666
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200667 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
668
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200669 WARN_ONCE(dss.dss_clk_rate != rate,
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300670 "clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200671 rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200672
673 return 0;
674}
675
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200676unsigned long dss_get_dispc_clk_rate(void)
677{
678 return dss.dss_clk_rate;
679}
680
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300681static int dss_setup_default_clock(void)
682{
683 unsigned long max_dss_fck, prate;
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200684 unsigned long fck;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300685 unsigned fck_div;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300686 int r;
687
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300688 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
689
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200690 if (dss.parent_clk == NULL) {
691 fck = clk_round_rate(dss.dss_clk, max_dss_fck);
692 } else {
693 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300694
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200695 fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
696 max_dss_fck);
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200697 fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200698 }
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300699
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200700 r = dss_set_fck_rate(fck);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300701 if (r)
702 return r;
703
704 return 0;
705}
706
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200707void dss_set_venc_output(enum omap_dss_venc_type type)
708{
709 int l = 0;
710
711 if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
712 l = 0;
713 else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
714 l = 1;
715 else
716 BUG();
717
718 /* venc out selection. 0 = comp, 1 = svideo */
719 REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
720}
721
722void dss_set_dac_pwrdn_bgz(bool enable)
723{
724 REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
725}
726
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500727void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
Mythri P K7ed024a2011-03-09 16:31:38 +0530728{
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500729 enum omap_display_type dp;
730 dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
731
732 /* Complain about invalid selections */
733 WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
734 WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
735
736 /* Select only if we have options */
737 if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
738 REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
Mythri P K7ed024a2011-03-09 16:31:38 +0530739}
740
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300741enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
742{
743 enum omap_display_type displays;
744
745 displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
746 if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
747 return DSS_VENC_TV_CLK;
748
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500749 if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
750 return DSS_HDMI_M_PCLK;
751
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300752 return REG_GET(DSS_CONTROL, 15, 15);
753}
754
Archit Taneja064c2a42014-04-23 18:00:18 +0530755static int dss_dpi_select_source_omap2_omap3(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300756{
757 if (channel != OMAP_DSS_CHANNEL_LCD)
758 return -EINVAL;
759
760 return 0;
761}
762
Archit Taneja064c2a42014-04-23 18:00:18 +0530763static int dss_dpi_select_source_omap4(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300764{
765 int val;
766
767 switch (channel) {
768 case OMAP_DSS_CHANNEL_LCD2:
769 val = 0;
770 break;
771 case OMAP_DSS_CHANNEL_DIGIT:
772 val = 1;
773 break;
774 default:
775 return -EINVAL;
776 }
777
778 REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
779
780 return 0;
781}
782
Archit Taneja064c2a42014-04-23 18:00:18 +0530783static int dss_dpi_select_source_omap5(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300784{
785 int val;
786
787 switch (channel) {
788 case OMAP_DSS_CHANNEL_LCD:
789 val = 1;
790 break;
791 case OMAP_DSS_CHANNEL_LCD2:
792 val = 2;
793 break;
794 case OMAP_DSS_CHANNEL_LCD3:
795 val = 3;
796 break;
797 case OMAP_DSS_CHANNEL_DIGIT:
798 val = 0;
799 break;
800 default:
801 return -EINVAL;
802 }
803
804 REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
805
806 return 0;
807}
808
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200809static int dss_dpi_select_source_dra7xx(int port, enum omap_channel channel)
810{
811 switch (port) {
812 case 0:
813 return dss_dpi_select_source_omap5(port, channel);
814 case 1:
815 if (channel != OMAP_DSS_CHANNEL_LCD2)
816 return -EINVAL;
817 break;
818 case 2:
819 if (channel != OMAP_DSS_CHANNEL_LCD3)
820 return -EINVAL;
821 break;
822 default:
823 return -EINVAL;
824 }
825
826 return 0;
827}
828
Archit Taneja064c2a42014-04-23 18:00:18 +0530829int dss_dpi_select_source(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300830{
Laurent Pinchartfecea252017-08-05 01:43:52 +0300831 return dss.feat->ops->dpi_select_source(port, channel);
Tomi Valkeinende09e452012-09-21 12:09:54 +0300832}
833
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000834static int dss_get_clocks(void)
835{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300836 struct clk *clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000837
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300838 clk = devm_clk_get(&dss.pdev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300839 if (IS_ERR(clk)) {
840 DSSERR("can't get clock fck\n");
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300841 return PTR_ERR(clk);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600842 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000843
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300844 dss.dss_clk = clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000845
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200846 if (dss.feat->parent_clk_name) {
847 clk = clk_get(NULL, dss.feat->parent_clk_name);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200848 if (IS_ERR(clk)) {
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200849 DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300850 return PTR_ERR(clk);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200851 }
852 } else {
853 clk = NULL;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300854 }
855
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200856 dss.parent_clk = clk;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300857
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000858 return 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000859}
860
861static void dss_put_clocks(void)
862{
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200863 if (dss.parent_clk)
864 clk_put(dss.parent_clk);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000865}
866
Tomi Valkeinen99767542014-07-04 13:38:27 +0530867int dss_runtime_get(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000868{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300869 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000870
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300871 DSSDBG("dss_runtime_get\n");
872
873 r = pm_runtime_get_sync(&dss.pdev->dev);
874 WARN_ON(r < 0);
875 return r < 0 ? r : 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000876}
877
Tomi Valkeinen99767542014-07-04 13:38:27 +0530878void dss_runtime_put(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000879{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300880 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000881
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300882 DSSDBG("dss_runtime_put\n");
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000883
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200884 r = pm_runtime_put_sync(&dss.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300885 WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000886}
887
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000888/* DEBUGFS */
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530889#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000890void dss_debug_dump_clocks(struct seq_file *s)
891{
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000892 dss_dump_clocks(s);
893 dispc_dump_clocks(s);
894#ifdef CONFIG_OMAP2_DSS_DSI
895 dsi_dump_clocks(s);
896#endif
897}
898#endif
899
Archit Taneja387ce9f2014-05-22 17:01:57 +0530900
Laurent Pinchartfecea252017-08-05 01:43:52 +0300901static const struct dss_ops dss_ops_omap2_omap3 = {
902 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
903};
904
905static const struct dss_ops dss_ops_omap4 = {
906 .dpi_select_source = &dss_dpi_select_source_omap4,
907 .select_lcd_source = &dss_lcd_clk_mux_omap4,
908};
909
910static const struct dss_ops dss_ops_omap5 = {
911 .dpi_select_source = &dss_dpi_select_source_omap5,
912 .select_lcd_source = &dss_lcd_clk_mux_omap5,
913};
914
915static const struct dss_ops dss_ops_dra7 = {
916 .dpi_select_source = &dss_dpi_select_source_dra7xx,
917 .select_lcd_source = &dss_lcd_clk_mux_dra7,
918};
919
Tomi Valkeinen234f9a22014-12-11 15:59:31 +0200920static const enum omap_display_type omap2plus_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530921 OMAP_DISPLAY_TYPE_DPI,
922};
923
Tomi Valkeinen234f9a22014-12-11 15:59:31 +0200924static const enum omap_display_type omap34xx_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530925 OMAP_DISPLAY_TYPE_DPI,
926 OMAP_DISPLAY_TYPE_SDI,
927};
928
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200929static const enum omap_display_type dra7xx_ports[] = {
930 OMAP_DISPLAY_TYPE_DPI,
931 OMAP_DISPLAY_TYPE_DPI,
932 OMAP_DISPLAY_TYPE_DPI,
933};
934
Tomi Valkeinenede92692015-06-04 14:12:16 +0300935static const struct dss_features omap24xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +0300936 .model = DSS_MODEL_OMAP2,
Tomi Valkeinen6e555e22013-11-01 11:26:43 +0200937 /*
938 * fck div max is really 16, but the divider range has gaps. The range
939 * from 1 to 6 has no gaps, so let's use that as a max.
940 */
941 .fck_div_max = 6,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300942 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200943 .parent_clk_name = "core_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +0530944 .ports = omap2plus_ports,
945 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchartfecea252017-08-05 01:43:52 +0300946 .ops = &dss_ops_omap2_omap3,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300947};
948
Tomi Valkeinenede92692015-06-04 14:12:16 +0300949static const struct dss_features omap34xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +0300950 .model = DSS_MODEL_OMAP3,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300951 .fck_div_max = 16,
952 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200953 .parent_clk_name = "dpll4_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +0530954 .ports = omap34xx_ports,
955 .num_ports = ARRAY_SIZE(omap34xx_ports),
Laurent Pinchartfecea252017-08-05 01:43:52 +0300956 .ops = &dss_ops_omap2_omap3,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300957};
958
Tomi Valkeinenede92692015-06-04 14:12:16 +0300959static const struct dss_features omap3630_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +0300960 .model = DSS_MODEL_OMAP3,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300961 .fck_div_max = 32,
962 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200963 .parent_clk_name = "dpll4_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +0530964 .ports = omap2plus_ports,
965 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchartfecea252017-08-05 01:43:52 +0300966 .ops = &dss_ops_omap2_omap3,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300967};
968
Tomi Valkeinenede92692015-06-04 14:12:16 +0300969static const struct dss_features omap44xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +0300970 .model = DSS_MODEL_OMAP4,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300971 .fck_div_max = 32,
972 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200973 .parent_clk_name = "dpll_per_x2_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +0530974 .ports = omap2plus_ports,
975 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchartfecea252017-08-05 01:43:52 +0300976 .ops = &dss_ops_omap4,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300977};
978
Tomi Valkeinenede92692015-06-04 14:12:16 +0300979static const struct dss_features omap54xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +0300980 .model = DSS_MODEL_OMAP5,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300981 .fck_div_max = 64,
982 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200983 .parent_clk_name = "dpll_per_x2_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +0530984 .ports = omap2plus_ports,
985 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchartfecea252017-08-05 01:43:52 +0300986 .ops = &dss_ops_omap5,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300987};
988
Tomi Valkeinenede92692015-06-04 14:12:16 +0300989static const struct dss_features am43xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +0300990 .model = DSS_MODEL_OMAP3,
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530991 .fck_div_max = 0,
992 .dss_fck_multiplier = 0,
993 .parent_clk_name = NULL,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530994 .ports = omap2plus_ports,
995 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchartfecea252017-08-05 01:43:52 +0300996 .ops = &dss_ops_omap2_omap3,
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530997};
998
Tomi Valkeinenede92692015-06-04 14:12:16 +0300999static const struct dss_features dra7xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001000 .model = DSS_MODEL_DRA7,
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001001 .fck_div_max = 64,
1002 .dss_fck_multiplier = 1,
1003 .parent_clk_name = "dpll_per_x2_ck",
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001004 .ports = dra7xx_ports,
1005 .num_ports = ARRAY_SIZE(dra7xx_ports),
Laurent Pinchartfecea252017-08-05 01:43:52 +03001006 .ops = &dss_ops_dra7,
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001007};
1008
Tomi Valkeinenede92692015-06-04 14:12:16 +03001009static int dss_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301010{
1011 const struct dss_features *src;
1012 struct dss_features *dst;
1013
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001014 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301015 if (!dst) {
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001016 dev_err(&pdev->dev, "Failed to allocate local DSS Features\n");
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301017 return -ENOMEM;
1018 }
1019
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +03001020 switch (omapdss_get_version()) {
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001021 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301022 src = &omap24xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001023 break;
1024
1025 case OMAPDSS_VER_OMAP34xx_ES1:
1026 case OMAPDSS_VER_OMAP34xx_ES3:
1027 case OMAPDSS_VER_AM35xx:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301028 src = &omap34xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001029 break;
1030
1031 case OMAPDSS_VER_OMAP3630:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301032 src = &omap3630_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001033 break;
1034
1035 case OMAPDSS_VER_OMAP4430_ES1:
1036 case OMAPDSS_VER_OMAP4430_ES2:
1037 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301038 src = &omap44xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001039 break;
1040
1041 case OMAPDSS_VER_OMAP5:
Archit Taneja23362832012-04-08 16:47:01 +05301042 src = &omap54xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001043 break;
1044
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05301045 case OMAPDSS_VER_AM43xx:
1046 src = &am43xx_dss_feats;
1047 break;
1048
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001049 case OMAPDSS_VER_DRA7xx:
1050 src = &dra7xx_dss_feats;
1051 break;
1052
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001053 default:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301054 return -ENODEV;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001055 }
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301056
1057 memcpy(dst, src, sizeof(*dst));
1058 dss.feat = dst;
1059
1060 return 0;
1061}
1062
Tomi Valkeinenede92692015-06-04 14:12:16 +03001063static int dss_init_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001064{
1065 struct device_node *parent = pdev->dev.of_node;
1066 struct device_node *port;
Rob Herring09bffa62017-03-22 08:26:08 -05001067 int i;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001068
Rob Herring09bffa62017-03-22 08:26:08 -05001069 for (i = 0; i < dss.feat->num_ports; i++) {
1070 port = of_graph_get_port_by_id(parent, i);
1071 if (!port)
Archit Taneja387ce9f2014-05-22 17:01:57 +05301072 continue;
1073
Rob Herring09bffa62017-03-22 08:26:08 -05001074 switch (dss.feat->ports[i]) {
Archit Taneja387ce9f2014-05-22 17:01:57 +05301075 case OMAP_DISPLAY_TYPE_DPI:
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001076 dpi_init_port(pdev, port, dss.feat->model);
Archit Taneja387ce9f2014-05-22 17:01:57 +05301077 break;
1078 case OMAP_DISPLAY_TYPE_SDI:
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001079 sdi_init_port(pdev, port);
Archit Taneja387ce9f2014-05-22 17:01:57 +05301080 break;
1081 default:
1082 break;
1083 }
Rob Herring09bffa62017-03-22 08:26:08 -05001084 }
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001085
1086 return 0;
1087}
1088
Tomi Valkeinenede92692015-06-04 14:12:16 +03001089static void dss_uninit_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001090{
Archit Taneja80eb6752014-06-02 14:11:51 +05301091 struct device_node *parent = pdev->dev.of_node;
1092 struct device_node *port;
Rob Herring09bffa62017-03-22 08:26:08 -05001093 int i;
Archit Taneja80eb6752014-06-02 14:11:51 +05301094
Rob Herring09bffa62017-03-22 08:26:08 -05001095 for (i = 0; i < dss.feat->num_ports; i++) {
1096 port = of_graph_get_port_by_id(parent, i);
1097 if (!port)
Archit Taneja387ce9f2014-05-22 17:01:57 +05301098 continue;
1099
Rob Herring09bffa62017-03-22 08:26:08 -05001100 switch (dss.feat->ports[i]) {
Archit Taneja387ce9f2014-05-22 17:01:57 +05301101 case OMAP_DISPLAY_TYPE_DPI:
1102 dpi_uninit_port(port);
1103 break;
1104 case OMAP_DISPLAY_TYPE_SDI:
1105 sdi_uninit_port(port);
1106 break;
1107 default:
1108 break;
1109 }
Rob Herring09bffa62017-03-22 08:26:08 -05001110 }
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001111}
1112
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001113static int dss_video_pll_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001114{
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301115 struct device_node *np = pdev->dev.of_node;
Tomi Valkeinen99767542014-07-04 13:38:27 +05301116 struct regulator *pll_regulator;
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001117 int r;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001118
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001119 if (!np)
1120 return 0;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001121
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001122 if (of_property_read_bool(np, "syscon-pll-ctrl")) {
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301123 dss.syscon_pll_ctrl = syscon_regmap_lookup_by_phandle(np,
1124 "syscon-pll-ctrl");
1125 if (IS_ERR(dss.syscon_pll_ctrl)) {
1126 dev_err(&pdev->dev,
1127 "failed to get syscon-pll-ctrl regmap\n");
1128 return PTR_ERR(dss.syscon_pll_ctrl);
1129 }
1130
1131 if (of_property_read_u32_index(np, "syscon-pll-ctrl", 1,
1132 &dss.syscon_pll_ctrl_offset)) {
1133 dev_err(&pdev->dev,
1134 "failed to get syscon-pll-ctrl offset\n");
1135 return -EINVAL;
1136 }
1137 }
1138
Tomi Valkeinen99767542014-07-04 13:38:27 +05301139 pll_regulator = devm_regulator_get(&pdev->dev, "vdda_video");
1140 if (IS_ERR(pll_regulator)) {
1141 r = PTR_ERR(pll_regulator);
1142
1143 switch (r) {
1144 case -ENOENT:
1145 pll_regulator = NULL;
1146 break;
1147
1148 case -EPROBE_DEFER:
1149 return -EPROBE_DEFER;
1150
1151 default:
1152 DSSERR("can't get DPLL VDDA regulator\n");
1153 return r;
1154 }
1155 }
1156
1157 if (of_property_match_string(np, "reg-names", "pll1") >= 0) {
1158 dss.video1_pll = dss_video_pll_init(pdev, 0, pll_regulator);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001159 if (IS_ERR(dss.video1_pll))
1160 return PTR_ERR(dss.video1_pll);
Tomi Valkeinen99767542014-07-04 13:38:27 +05301161 }
1162
1163 if (of_property_match_string(np, "reg-names", "pll2") >= 0) {
1164 dss.video2_pll = dss_video_pll_init(pdev, 1, pll_regulator);
1165 if (IS_ERR(dss.video2_pll)) {
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001166 dss_video_pll_uninit(dss.video1_pll);
1167 return PTR_ERR(dss.video2_pll);
Tomi Valkeinen99767542014-07-04 13:38:27 +05301168 }
1169 }
1170
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001171 return 0;
1172}
1173
1174/* DSS HW IP initialisation */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001175static int dss_bind(struct device *dev)
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001176{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001177 struct platform_device *pdev = to_platform_device(dev);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001178 struct resource *dss_mem;
1179 u32 rev;
1180 int r;
1181
1182 dss.pdev = pdev;
1183
1184 r = dss_init_features(dss.pdev);
1185 if (r)
1186 return r;
1187
1188 dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
Laurent Pinchartb22622f2017-05-07 00:29:09 +03001189 dss.base = devm_ioremap_resource(&pdev->dev, dss_mem);
1190 if (IS_ERR(dss.base))
1191 return PTR_ERR(dss.base);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001192
1193 r = dss_get_clocks();
1194 if (r)
1195 return r;
1196
1197 r = dss_setup_default_clock();
1198 if (r)
1199 goto err_setup_clocks;
1200
1201 r = dss_video_pll_probe(pdev);
1202 if (r)
1203 goto err_pll_init;
1204
Tomi Valkeinenf5a1a1f82015-06-04 13:06:37 +03001205 r = dss_init_ports(pdev);
1206 if (r)
1207 goto err_init_ports;
1208
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001209 pm_runtime_enable(&pdev->dev);
1210
1211 r = dss_runtime_get();
1212 if (r)
1213 goto err_runtime_get;
1214
1215 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
1216
1217 /* Select DPLL */
1218 REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
1219
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001220 dss_select_dispc_clk_source(DSS_CLK_SRC_FCK);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001221
1222#ifdef CONFIG_OMAP2_DSS_VENC
1223 REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
1224 REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
1225 REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
1226#endif
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001227 dss.dsi_clk_source[0] = DSS_CLK_SRC_FCK;
1228 dss.dsi_clk_source[1] = DSS_CLK_SRC_FCK;
1229 dss.dispc_clk_source = DSS_CLK_SRC_FCK;
1230 dss.lcd_clk_source[0] = DSS_CLK_SRC_FCK;
1231 dss.lcd_clk_source[1] = DSS_CLK_SRC_FCK;
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001232
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001233 rev = dss_read_reg(DSS_REVISION);
Joe Perches8dfe1622017-02-28 04:55:54 -08001234 pr_info("OMAP DSS rev %d.%d\n", FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001235
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001236 dss_runtime_put();
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001237
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001238 r = component_bind_all(&pdev->dev, NULL);
1239 if (r)
1240 goto err_component;
1241
Tomi Valkeinene40402c2012-03-02 18:01:07 +02001242 dss_debugfs_create_file("dss", dss_dump_regs);
1243
Tomi Valkeinencb17a4a2015-02-25 12:08:14 +02001244 pm_set_vt_switch(0);
1245
Peter Ujfalusi1e08c822016-05-03 22:07:10 +03001246 omapdss_gather_components(dev);
Tomi Valkeinen7c299712015-11-05 17:23:14 +02001247 omapdss_set_is_initialized(true);
Tomi Valkeinenf99467b2015-06-04 12:35:42 +03001248
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001249 return 0;
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +02001250
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001251err_component:
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001252err_runtime_get:
1253 pm_runtime_disable(&pdev->dev);
Tomi Valkeinenf5a1a1f82015-06-04 13:06:37 +03001254 dss_uninit_ports(pdev);
1255err_init_ports:
Tomi Valkeinen99767542014-07-04 13:38:27 +05301256 if (dss.video1_pll)
1257 dss_video_pll_uninit(dss.video1_pll);
1258
1259 if (dss.video2_pll)
1260 dss_video_pll_uninit(dss.video2_pll);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001261err_pll_init:
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +03001262err_setup_clocks:
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001263 dss_put_clocks();
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001264 return r;
1265}
1266
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001267static void dss_unbind(struct device *dev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001268{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001269 struct platform_device *pdev = to_platform_device(dev);
1270
Tomi Valkeinen7c299712015-11-05 17:23:14 +02001271 omapdss_set_is_initialized(false);
Tomi Valkeinenf99467b2015-06-04 12:35:42 +03001272
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001273 component_unbind_all(&pdev->dev, NULL);
1274
Tomi Valkeinen99767542014-07-04 13:38:27 +05301275 if (dss.video1_pll)
1276 dss_video_pll_uninit(dss.video1_pll);
1277
1278 if (dss.video2_pll)
1279 dss_video_pll_uninit(dss.video2_pll);
1280
Archit Taneja2ac6a1a2014-06-01 12:47:44 +05301281 dss_uninit_ports(pdev);
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001282
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001283 pm_runtime_disable(&pdev->dev);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001284
1285 dss_put_clocks();
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001286}
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001287
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001288static const struct component_master_ops dss_component_ops = {
1289 .bind = dss_bind,
1290 .unbind = dss_unbind,
1291};
1292
1293static int dss_component_compare(struct device *dev, void *data)
1294{
1295 struct device *child = data;
1296 return dev == child;
1297}
1298
1299static int dss_add_child_component(struct device *dev, void *data)
1300{
1301 struct component_match **match = data;
1302
Tomi Valkeinen0438ec92015-06-30 12:23:45 +03001303 /*
1304 * HACK
1305 * We don't have a working driver for rfbi, so skip it here always.
1306 * Otherwise dss will never get probed successfully, as it will wait
1307 * for rfbi to get probed.
1308 */
1309 if (strstr(dev_name(dev), "rfbi"))
1310 return 0;
1311
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001312 component_match_add(dev->parent, match, dss_component_compare, dev);
1313
1314 return 0;
1315}
1316
1317static int dss_probe(struct platform_device *pdev)
1318{
1319 struct component_match *match = NULL;
1320 int r;
1321
1322 /* add all the child devices as components */
1323 device_for_each_child(&pdev->dev, &match, dss_add_child_component);
1324
1325 r = component_master_add_with_match(&pdev->dev, &dss_component_ops, match);
1326 if (r)
1327 return r;
1328
1329 return 0;
1330}
1331
1332static int dss_remove(struct platform_device *pdev)
1333{
1334 component_master_del(&pdev->dev, &dss_component_ops);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001335 return 0;
1336}
1337
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001338static int dss_runtime_suspend(struct device *dev)
1339{
1340 dss_save_context();
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001341 dss_set_min_bus_tput(dev, 0);
Dave Gerlach5038bb82014-10-31 16:28:57 -05001342
1343 pinctrl_pm_select_sleep_state(dev);
1344
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001345 return 0;
1346}
1347
1348static int dss_runtime_resume(struct device *dev)
1349{
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001350 int r;
Dave Gerlach5038bb82014-10-31 16:28:57 -05001351
1352 pinctrl_pm_select_default_state(dev);
1353
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001354 /*
1355 * Set an arbitrarily high tput request to ensure OPP100.
1356 * What we should really do is to make a request to stay in OPP100,
1357 * without any tput requirements, but that is not currently possible
1358 * via the PM layer.
1359 */
1360
1361 r = dss_set_min_bus_tput(dev, 1000000000);
1362 if (r)
1363 return r;
1364
Tomi Valkeinen39020712011-05-26 14:54:05 +03001365 dss_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001366 return 0;
1367}
1368
1369static const struct dev_pm_ops dss_pm_ops = {
1370 .runtime_suspend = dss_runtime_suspend,
1371 .runtime_resume = dss_runtime_resume,
1372};
1373
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001374static const struct of_device_id dss_of_match[] = {
1375 { .compatible = "ti,omap2-dss", },
1376 { .compatible = "ti,omap3-dss", },
1377 { .compatible = "ti,omap4-dss", },
Tomi Valkeinen2e7e6b62014-04-16 13:16:43 +03001378 { .compatible = "ti,omap5-dss", },
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001379 { .compatible = "ti,dra7-dss", },
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001380 {},
1381};
1382
1383MODULE_DEVICE_TABLE(of, dss_of_match);
1384
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001385static struct platform_driver omap_dsshw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001386 .probe = dss_probe,
1387 .remove = dss_remove,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001388 .driver = {
1389 .name = "omapdss_dss",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001390 .pm = &dss_pm_ops,
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001391 .of_match_table = dss_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03001392 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001393 },
1394};
1395
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001396int __init dss_init_platform_driver(void)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001397{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001398 return platform_driver_register(&omap_dsshw_driver);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001399}
1400
1401void dss_uninit_platform_driver(void)
1402{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02001403 platform_driver_unregister(&omap_dsshw_driver);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001404}