blob: ceb483650f8ca7753025e5f73d78407b692e4f6d [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DSS"
24
25#include <linux/kernel.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020026#include <linux/module.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020027#include <linux/io.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020029#include <linux/err.h>
30#include <linux/delay.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020031#include <linux/seq_file.h>
32#include <linux/clk.h>
Arnd Bergmann2639d6b2016-05-09 23:51:27 +020033#include <linux/pinctrl/consumer.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030034#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030035#include <linux/pm_runtime.h>
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053036#include <linux/gfp.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030037#include <linux/sizes.h>
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +053038#include <linux/mfd/syscon.h>
39#include <linux/regmap.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020040#include <linux/of.h>
Tomi Valkeinen99767542014-07-04 13:38:27 +053041#include <linux/regulator/consumer.h>
Tomi Valkeinencb17a4a2015-02-25 12:08:14 +020042#include <linux/suspend.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030043#include <linux/component.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020044
Peter Ujfalusi32043da2016-05-27 14:40:49 +030045#include "omapdss.h"
Tomi Valkeinen559d6702009-11-03 11:23:50 +020046#include "dss.h"
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +020047#include "dss_features.h"
Tomi Valkeinen559d6702009-11-03 11:23:50 +020048
Tomi Valkeinen559d6702009-11-03 11:23:50 +020049#define DSS_SZ_REGS SZ_512
50
51struct dss_reg {
52 u16 idx;
53};
54
55#define DSS_REG(idx) ((const struct dss_reg) { idx })
56
57#define DSS_REVISION DSS_REG(0x0000)
58#define DSS_SYSCONFIG DSS_REG(0x0010)
59#define DSS_SYSSTATUS DSS_REG(0x0014)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020060#define DSS_CONTROL DSS_REG(0x0040)
61#define DSS_SDI_CONTROL DSS_REG(0x0044)
62#define DSS_PLL_CONTROL DSS_REG(0x0048)
63#define DSS_SDI_STATUS DSS_REG(0x005C)
64
65#define REG_GET(idx, start, end) \
66 FLD_GET(dss_read_reg(idx), start, end)
67
68#define REG_FLD_MOD(idx, val, start, end) \
69 dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
70
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053071struct dss_features {
72 u8 fck_div_max;
73 u8 dss_fck_multiplier;
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020074 const char *parent_clk_name;
Tomi Valkeinen234f9a22014-12-11 15:59:31 +020075 const enum omap_display_type *ports;
Archit Taneja387ce9f2014-05-22 17:01:57 +053076 int num_ports;
Archit Taneja064c2a42014-04-23 18:00:18 +053077 int (*dpi_select_source)(int port, enum omap_channel channel);
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +030078 int (*select_lcd_source)(enum omap_channel channel,
79 enum dss_clk_source clk_src);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053080};
81
Tomi Valkeinen559d6702009-11-03 11:23:50 +020082static struct {
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +000083 struct platform_device *pdev;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020084 void __iomem *base;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +053085 struct regmap *syscon_pll_ctrl;
86 u32 syscon_pll_ctrl_offset;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030087
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020088 struct clk *parent_clk;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030089 struct clk *dss_clk;
Tomi Valkeinen5aaee692012-12-12 10:37:03 +020090 unsigned long dss_clk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020091
92 unsigned long cache_req_pck;
93 unsigned long cache_prate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020094 struct dispc_clock_info cache_dispc_cinfo;
95
Tomi Valkeinendc0352d2016-05-17 13:45:09 +030096 enum dss_clk_source dsi_clk_source[MAX_NUM_DSI];
97 enum dss_clk_source dispc_clk_source;
98 enum dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +020099
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300100 bool ctx_valid;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200101 u32 ctx[DSS_SZ_REGS / sizeof(u32)];
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530102
103 const struct dss_features *feat;
Tomi Valkeinen99767542014-07-04 13:38:27 +0530104
105 struct dss_pll *video1_pll;
106 struct dss_pll *video2_pll;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200107} dss;
108
Taneja, Archit235e7db2011-03-14 23:28:21 -0500109static const char * const dss_generic_clk_source_names[] = {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300110 [DSS_CLK_SRC_FCK] = "FCK",
111 [DSS_CLK_SRC_PLL1_1] = "PLL1:1",
112 [DSS_CLK_SRC_PLL1_2] = "PLL1:2",
Tomi Valkeinenb5d8c752016-05-17 14:12:35 +0300113 [DSS_CLK_SRC_PLL1_3] = "PLL1:3",
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300114 [DSS_CLK_SRC_PLL2_1] = "PLL2:1",
115 [DSS_CLK_SRC_PLL2_2] = "PLL2:2",
Tomi Valkeinenb5d8c752016-05-17 14:12:35 +0300116 [DSS_CLK_SRC_PLL2_3] = "PLL2:3",
117 [DSS_CLK_SRC_HDMI_PLL] = "HDMI PLL",
Archit Taneja067a57e2011-03-02 11:57:25 +0530118};
119
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200120static inline void dss_write_reg(const struct dss_reg idx, u32 val)
121{
122 __raw_writel(val, dss.base + idx.idx);
123}
124
125static inline u32 dss_read_reg(const struct dss_reg idx)
126{
127 return __raw_readl(dss.base + idx.idx);
128}
129
130#define SR(reg) \
131 dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
132#define RR(reg) \
133 dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
134
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300135static void dss_save_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200136{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300137 DSSDBG("dss_save_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200138
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200139 SR(CONTROL);
140
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200141 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
142 OMAP_DISPLAY_TYPE_SDI) {
143 SR(SDI_CONTROL);
144 SR(PLL_CONTROL);
145 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300146
147 dss.ctx_valid = true;
148
149 DSSDBG("context saved\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200150}
151
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300152static void dss_restore_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200153{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300154 DSSDBG("dss_restore_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200155
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300156 if (!dss.ctx_valid)
157 return;
158
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200159 RR(CONTROL);
160
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200161 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
162 OMAP_DISPLAY_TYPE_SDI) {
163 RR(SDI_CONTROL);
164 RR(PLL_CONTROL);
165 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300166
167 DSSDBG("context restored\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200168}
169
170#undef SR
171#undef RR
172
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530173void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable)
174{
175 unsigned shift;
176 unsigned val;
177
178 if (!dss.syscon_pll_ctrl)
179 return;
180
181 val = !enable;
182
183 switch (pll_id) {
184 case DSS_PLL_VIDEO1:
185 shift = 0;
186 break;
187 case DSS_PLL_VIDEO2:
188 shift = 1;
189 break;
190 case DSS_PLL_HDMI:
191 shift = 2;
192 break;
193 default:
194 DSSERR("illegal DSS PLL ID %d\n", pll_id);
195 return;
196 }
197
198 regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
199 1 << shift, val << shift);
200}
201
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300202static int dss_ctrl_pll_set_control_mux(enum dss_clk_source clk_src,
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530203 enum omap_channel channel)
204{
205 unsigned shift, val;
206
207 if (!dss.syscon_pll_ctrl)
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300208 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530209
210 switch (channel) {
211 case OMAP_DSS_CHANNEL_LCD:
212 shift = 3;
213
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300214 switch (clk_src) {
215 case DSS_CLK_SRC_PLL1_1:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530216 val = 0; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300217 case DSS_CLK_SRC_HDMI_PLL:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530218 val = 1; break;
219 default:
220 DSSERR("error in PLL mux config for LCD\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300221 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530222 }
223
224 break;
225 case OMAP_DSS_CHANNEL_LCD2:
226 shift = 5;
227
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300228 switch (clk_src) {
229 case DSS_CLK_SRC_PLL1_3:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530230 val = 0; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300231 case DSS_CLK_SRC_PLL2_3:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530232 val = 1; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300233 case DSS_CLK_SRC_HDMI_PLL:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530234 val = 2; break;
235 default:
236 DSSERR("error in PLL mux config for LCD2\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300237 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530238 }
239
240 break;
241 case OMAP_DSS_CHANNEL_LCD3:
242 shift = 7;
243
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300244 switch (clk_src) {
245 case DSS_CLK_SRC_PLL2_1:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530246 val = 0; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300247 case DSS_CLK_SRC_PLL1_3:
248 val = 1; break;
249 case DSS_CLK_SRC_HDMI_PLL:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530250 val = 2; break;
251 default:
252 DSSERR("error in PLL mux config for LCD3\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300253 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530254 }
255
256 break;
257 default:
258 DSSERR("error in PLL mux config\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300259 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530260 }
261
262 regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
263 0x3 << shift, val << shift);
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300264
265 return 0;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530266}
267
Archit Taneja889b4fd2012-07-20 17:18:49 +0530268void dss_sdi_init(int datapairs)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200269{
270 u32 l;
271
272 BUG_ON(datapairs > 3 || datapairs < 1);
273
274 l = dss_read_reg(DSS_SDI_CONTROL);
275 l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
276 l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
277 l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
278 dss_write_reg(DSS_SDI_CONTROL, l);
279
280 l = dss_read_reg(DSS_PLL_CONTROL);
281 l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
282 l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
283 l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
284 dss_write_reg(DSS_PLL_CONTROL, l);
285}
286
287int dss_sdi_enable(void)
288{
289 unsigned long timeout;
290
291 dispc_pck_free_enable(1);
292
293 /* Reset SDI PLL */
294 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
295 udelay(1); /* wait 2x PCLK */
296
297 /* Lock SDI PLL */
298 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
299
300 /* Waiting for PLL lock request to complete */
301 timeout = jiffies + msecs_to_jiffies(500);
302 while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
303 if (time_after_eq(jiffies, timeout)) {
304 DSSERR("PLL lock request timed out\n");
305 goto err1;
306 }
307 }
308
309 /* Clearing PLL_GO bit */
310 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
311
312 /* Waiting for PLL to lock */
313 timeout = jiffies + msecs_to_jiffies(500);
314 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
315 if (time_after_eq(jiffies, timeout)) {
316 DSSERR("PLL lock timed out\n");
317 goto err1;
318 }
319 }
320
321 dispc_lcd_enable_signal(1);
322
323 /* Waiting for SDI reset to complete */
324 timeout = jiffies + msecs_to_jiffies(500);
325 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
326 if (time_after_eq(jiffies, timeout)) {
327 DSSERR("SDI reset timed out\n");
328 goto err2;
329 }
330 }
331
332 return 0;
333
334 err2:
335 dispc_lcd_enable_signal(0);
336 err1:
337 /* Reset SDI PLL */
338 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
339
340 dispc_pck_free_enable(0);
341
342 return -ETIMEDOUT;
343}
344
345void dss_sdi_disable(void)
346{
347 dispc_lcd_enable_signal(0);
348
349 dispc_pck_free_enable(0);
350
351 /* Reset SDI PLL */
352 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
353}
354
Tomi Valkeinen407bd562016-05-17 13:50:55 +0300355const char *dss_get_clk_source_name(enum dss_clk_source clk_src)
Archit Taneja067a57e2011-03-02 11:57:25 +0530356{
Taneja, Archit235e7db2011-03-14 23:28:21 -0500357 return dss_generic_clk_source_names[clk_src];
Archit Taneja067a57e2011-03-02 11:57:25 +0530358}
359
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200360void dss_dump_clocks(struct seq_file *s)
361{
Tomi Valkeinen557a1542016-05-17 13:49:18 +0300362 const char *fclk_name;
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500363 unsigned long fclk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200364
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300365 if (dss_runtime_get())
366 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200367
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200368 seq_printf(s, "- DSS -\n");
369
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300370 fclk_name = dss_get_clk_source_name(DSS_CLK_SRC_FCK);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300371 fclk_rate = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200372
Tomi Valkeinen557a1542016-05-17 13:49:18 +0300373 seq_printf(s, "%s = %lu\n",
374 fclk_name,
Tomi Valkeinen9c15d762013-11-01 11:36:10 +0200375 fclk_rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200376
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300377 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200378}
379
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200380static void dss_dump_regs(struct seq_file *s)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200381{
382#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
383
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300384 if (dss_runtime_get())
385 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200386
387 DUMPREG(DSS_REVISION);
388 DUMPREG(DSS_SYSCONFIG);
389 DUMPREG(DSS_SYSSTATUS);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200390 DUMPREG(DSS_CONTROL);
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200391
392 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
393 OMAP_DISPLAY_TYPE_SDI) {
394 DUMPREG(DSS_SDI_CONTROL);
395 DUMPREG(DSS_PLL_CONTROL);
396 DUMPREG(DSS_SDI_STATUS);
397 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200398
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300399 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200400#undef DUMPREG
401}
402
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300403static int dss_get_channel_index(enum omap_channel channel)
404{
405 switch (channel) {
406 case OMAP_DSS_CHANNEL_LCD:
407 return 0;
408 case OMAP_DSS_CHANNEL_LCD2:
409 return 1;
410 case OMAP_DSS_CHANNEL_LCD3:
411 return 2;
412 default:
413 WARN_ON(1);
414 return 0;
415 }
416}
417
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300418static void dss_select_dispc_clk_source(enum dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200419{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200420 int b;
Taneja, Architea751592011-03-08 05:50:35 -0600421 u8 start, end;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200422
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300423 /*
424 * We always use PRCM clock as the DISPC func clock, except on DSS3,
425 * where we don't have separate DISPC and LCD clock sources.
426 */
427 if (WARN_ON(dss_has_feature(FEAT_LCD_CLK_SRC) &&
428 clk_src != DSS_CLK_SRC_FCK))
429 return;
430
Taneja, Archit66534e82011-03-08 05:50:34 -0600431 switch (clk_src) {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300432 case DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600433 b = 0;
434 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300435 case DSS_CLK_SRC_PLL1_1:
Taneja, Archit66534e82011-03-08 05:50:34 -0600436 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600437 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300438 case DSS_CLK_SRC_PLL2_1:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530439 b = 2;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530440 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600441 default:
442 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300443 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600444 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300445
Taneja, Architea751592011-03-08 05:50:35 -0600446 dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
447
448 REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200449
450 dss.dispc_clk_source = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200451}
452
Archit Taneja5a8b5722011-05-12 17:26:29 +0530453void dss_select_dsi_clk_source(int dsi_module,
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300454 enum dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200455{
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530456 int b, pos;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200457
Taneja, Archit66534e82011-03-08 05:50:34 -0600458 switch (clk_src) {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300459 case DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600460 b = 0;
461 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300462 case DSS_CLK_SRC_PLL1_2:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530463 BUG_ON(dsi_module != 0);
Taneja, Archit66534e82011-03-08 05:50:34 -0600464 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600465 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300466 case DSS_CLK_SRC_PLL2_2:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530467 BUG_ON(dsi_module != 1);
468 b = 1;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530469 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600470 default:
471 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300472 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600473 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300474
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530475 pos = dsi_module == 0 ? 1 : 10;
476 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200477
Archit Taneja5a8b5722011-05-12 17:26:29 +0530478 dss.dsi_clk_source[dsi_module] = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200479}
480
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300481static int dss_lcd_clk_mux_dra7(enum omap_channel channel,
482 enum dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600483{
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300484 const u8 ctrl_bits[] = {
485 [OMAP_DSS_CHANNEL_LCD] = 0,
486 [OMAP_DSS_CHANNEL_LCD2] = 12,
487 [OMAP_DSS_CHANNEL_LCD3] = 19,
488 };
489
490 u8 ctrl_bit = ctrl_bits[channel];
491 int r;
492
493 if (clk_src == DSS_CLK_SRC_FCK) {
494 /* LCDx_CLK_SWITCH */
495 REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
496 return -EINVAL;
497 }
498
499 r = dss_ctrl_pll_set_control_mux(clk_src, channel);
500 if (r)
501 return r;
502
503 REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
504
505 return 0;
506}
507
508static int dss_lcd_clk_mux_omap5(enum omap_channel channel,
509 enum dss_clk_source clk_src)
510{
511 const u8 ctrl_bits[] = {
512 [OMAP_DSS_CHANNEL_LCD] = 0,
513 [OMAP_DSS_CHANNEL_LCD2] = 12,
514 [OMAP_DSS_CHANNEL_LCD3] = 19,
515 };
516 const enum dss_clk_source allowed_plls[] = {
517 [OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
518 [OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_FCK,
519 [OMAP_DSS_CHANNEL_LCD3] = DSS_CLK_SRC_PLL2_1,
520 };
521
522 u8 ctrl_bit = ctrl_bits[channel];
523
524 if (clk_src == DSS_CLK_SRC_FCK) {
525 /* LCDx_CLK_SWITCH */
526 REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
527 return -EINVAL;
528 }
529
530 if (WARN_ON(allowed_plls[channel] != clk_src))
531 return -EINVAL;
532
533 REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
534
535 return 0;
536}
537
538static int dss_lcd_clk_mux_omap4(enum omap_channel channel,
539 enum dss_clk_source clk_src)
540{
541 const u8 ctrl_bits[] = {
542 [OMAP_DSS_CHANNEL_LCD] = 0,
543 [OMAP_DSS_CHANNEL_LCD2] = 12,
544 };
545 const enum dss_clk_source allowed_plls[] = {
546 [OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
547 [OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_PLL2_1,
548 };
549
550 u8 ctrl_bit = ctrl_bits[channel];
551
552 if (clk_src == DSS_CLK_SRC_FCK) {
553 /* LCDx_CLK_SWITCH */
554 REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
555 return 0;
556 }
557
558 if (WARN_ON(allowed_plls[channel] != clk_src))
559 return -EINVAL;
560
561 REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
562
563 return 0;
564}
565
Taneja, Architea751592011-03-08 05:50:35 -0600566void dss_select_lcd_clk_source(enum omap_channel channel,
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300567 enum dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600568{
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300569 int idx = dss_get_channel_index(channel);
570 int r;
Taneja, Architea751592011-03-08 05:50:35 -0600571
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300572 if (!dss_has_feature(FEAT_LCD_CLK_SRC)) {
573 dss_select_dispc_clk_source(clk_src);
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300574 dss.lcd_clk_source[idx] = clk_src;
Taneja, Architea751592011-03-08 05:50:35 -0600575 return;
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300576 }
Taneja, Architea751592011-03-08 05:50:35 -0600577
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300578 r = dss.feat->select_lcd_source(channel, clk_src);
579 if (r)
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300580 return;
Taneja, Architea751592011-03-08 05:50:35 -0600581
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300582 dss.lcd_clk_source[idx] = clk_src;
Taneja, Architea751592011-03-08 05:50:35 -0600583}
584
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300585enum dss_clk_source dss_get_dispc_clk_source(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200586{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200587 return dss.dispc_clk_source;
588}
589
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300590enum dss_clk_source dss_get_dsi_clk_source(int dsi_module)
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200591{
Archit Taneja5a8b5722011-05-12 17:26:29 +0530592 return dss.dsi_clk_source[dsi_module];
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200593}
594
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300595enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
Taneja, Architea751592011-03-08 05:50:35 -0600596{
Archit Taneja89976f22011-03-31 13:23:35 +0530597 if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300598 int idx = dss_get_channel_index(channel);
599 return dss.lcd_clk_source[idx];
Archit Taneja89976f22011-03-31 13:23:35 +0530600 } else {
601 /* LCD_CLK source is the same as DISPC_FCLK source for
602 * OMAP2 and OMAP3 */
603 return dss.dispc_clk_source;
604 }
Taneja, Architea751592011-03-08 05:50:35 -0600605}
606
Tomi Valkeinen688af022013-10-31 16:41:57 +0200607bool dss_div_calc(unsigned long pck, unsigned long fck_min,
608 dss_div_calc_func func, void *data)
Tomi Valkeinen43417822013-03-05 16:34:05 +0200609{
610 int fckd, fckd_start, fckd_stop;
611 unsigned long fck;
612 unsigned long fck_hw_max;
613 unsigned long fckd_hw_max;
614 unsigned long prate;
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300615 unsigned m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200616
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200617 fck_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
618
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200619 if (dss.parent_clk == NULL) {
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200620 unsigned pckd;
621
622 pckd = fck_hw_max / pck;
623
624 fck = pck * pckd;
625
626 fck = clk_round_rate(dss.dss_clk, fck);
627
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200628 return func(fck, data);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200629 }
630
Tomi Valkeinen43417822013-03-05 16:34:05 +0200631 fckd_hw_max = dss.feat->fck_div_max;
632
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300633 m = dss.feat->dss_fck_multiplier;
Tomi Valkeinenada94432013-10-31 16:06:38 +0200634 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200635
636 fck_min = fck_min ? fck_min : 1;
637
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300638 fckd_start = min(prate * m / fck_min, fckd_hw_max);
639 fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200640
641 for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200642 fck = DIV_ROUND_UP(prate, fckd) * m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200643
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200644 if (func(fck, data))
Tomi Valkeinen43417822013-03-05 16:34:05 +0200645 return true;
646 }
647
648 return false;
649}
650
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200651int dss_set_fck_rate(unsigned long rate)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200652{
Tomi Valkeinenada94432013-10-31 16:06:38 +0200653 int r;
654
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200655 DSSDBG("set fck to %lu\n", rate);
656
Tomi Valkeinenada94432013-10-31 16:06:38 +0200657 r = clk_set_rate(dss.dss_clk, rate);
658 if (r)
659 return r;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200660
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200661 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
662
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200663 WARN_ONCE(dss.dss_clk_rate != rate,
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300664 "clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200665 rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200666
667 return 0;
668}
669
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200670unsigned long dss_get_dispc_clk_rate(void)
671{
672 return dss.dss_clk_rate;
673}
674
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300675static int dss_setup_default_clock(void)
676{
677 unsigned long max_dss_fck, prate;
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200678 unsigned long fck;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300679 unsigned fck_div;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300680 int r;
681
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300682 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
683
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200684 if (dss.parent_clk == NULL) {
685 fck = clk_round_rate(dss.dss_clk, max_dss_fck);
686 } else {
687 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300688
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200689 fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
690 max_dss_fck);
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200691 fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200692 }
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300693
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200694 r = dss_set_fck_rate(fck);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300695 if (r)
696 return r;
697
698 return 0;
699}
700
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200701void dss_set_venc_output(enum omap_dss_venc_type type)
702{
703 int l = 0;
704
705 if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
706 l = 0;
707 else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
708 l = 1;
709 else
710 BUG();
711
712 /* venc out selection. 0 = comp, 1 = svideo */
713 REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
714}
715
716void dss_set_dac_pwrdn_bgz(bool enable)
717{
718 REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
719}
720
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500721void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
Mythri P K7ed024a2011-03-09 16:31:38 +0530722{
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500723 enum omap_display_type dp;
724 dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
725
726 /* Complain about invalid selections */
727 WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
728 WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
729
730 /* Select only if we have options */
731 if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
732 REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
Mythri P K7ed024a2011-03-09 16:31:38 +0530733}
734
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300735enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
736{
737 enum omap_display_type displays;
738
739 displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
740 if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
741 return DSS_VENC_TV_CLK;
742
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500743 if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
744 return DSS_HDMI_M_PCLK;
745
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300746 return REG_GET(DSS_CONTROL, 15, 15);
747}
748
Archit Taneja064c2a42014-04-23 18:00:18 +0530749static int dss_dpi_select_source_omap2_omap3(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300750{
751 if (channel != OMAP_DSS_CHANNEL_LCD)
752 return -EINVAL;
753
754 return 0;
755}
756
Archit Taneja064c2a42014-04-23 18:00:18 +0530757static int dss_dpi_select_source_omap4(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300758{
759 int val;
760
761 switch (channel) {
762 case OMAP_DSS_CHANNEL_LCD2:
763 val = 0;
764 break;
765 case OMAP_DSS_CHANNEL_DIGIT:
766 val = 1;
767 break;
768 default:
769 return -EINVAL;
770 }
771
772 REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
773
774 return 0;
775}
776
Archit Taneja064c2a42014-04-23 18:00:18 +0530777static int dss_dpi_select_source_omap5(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300778{
779 int val;
780
781 switch (channel) {
782 case OMAP_DSS_CHANNEL_LCD:
783 val = 1;
784 break;
785 case OMAP_DSS_CHANNEL_LCD2:
786 val = 2;
787 break;
788 case OMAP_DSS_CHANNEL_LCD3:
789 val = 3;
790 break;
791 case OMAP_DSS_CHANNEL_DIGIT:
792 val = 0;
793 break;
794 default:
795 return -EINVAL;
796 }
797
798 REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
799
800 return 0;
801}
802
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200803static int dss_dpi_select_source_dra7xx(int port, enum omap_channel channel)
804{
805 switch (port) {
806 case 0:
807 return dss_dpi_select_source_omap5(port, channel);
808 case 1:
809 if (channel != OMAP_DSS_CHANNEL_LCD2)
810 return -EINVAL;
811 break;
812 case 2:
813 if (channel != OMAP_DSS_CHANNEL_LCD3)
814 return -EINVAL;
815 break;
816 default:
817 return -EINVAL;
818 }
819
820 return 0;
821}
822
Archit Taneja064c2a42014-04-23 18:00:18 +0530823int dss_dpi_select_source(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300824{
Archit Taneja064c2a42014-04-23 18:00:18 +0530825 return dss.feat->dpi_select_source(port, channel);
Tomi Valkeinende09e452012-09-21 12:09:54 +0300826}
827
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000828static int dss_get_clocks(void)
829{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300830 struct clk *clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000831
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300832 clk = devm_clk_get(&dss.pdev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300833 if (IS_ERR(clk)) {
834 DSSERR("can't get clock fck\n");
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300835 return PTR_ERR(clk);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600836 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000837
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300838 dss.dss_clk = clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000839
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200840 if (dss.feat->parent_clk_name) {
841 clk = clk_get(NULL, dss.feat->parent_clk_name);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200842 if (IS_ERR(clk)) {
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200843 DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300844 return PTR_ERR(clk);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200845 }
846 } else {
847 clk = NULL;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300848 }
849
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200850 dss.parent_clk = clk;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300851
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000852 return 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000853}
854
855static void dss_put_clocks(void)
856{
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200857 if (dss.parent_clk)
858 clk_put(dss.parent_clk);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000859}
860
Tomi Valkeinen99767542014-07-04 13:38:27 +0530861int dss_runtime_get(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000862{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300863 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000864
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300865 DSSDBG("dss_runtime_get\n");
866
867 r = pm_runtime_get_sync(&dss.pdev->dev);
868 WARN_ON(r < 0);
869 return r < 0 ? r : 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000870}
871
Tomi Valkeinen99767542014-07-04 13:38:27 +0530872void dss_runtime_put(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000873{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300874 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000875
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300876 DSSDBG("dss_runtime_put\n");
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000877
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200878 r = pm_runtime_put_sync(&dss.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300879 WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000880}
881
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000882/* DEBUGFS */
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530883#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000884void dss_debug_dump_clocks(struct seq_file *s)
885{
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000886 dss_dump_clocks(s);
887 dispc_dump_clocks(s);
888#ifdef CONFIG_OMAP2_DSS_DSI
889 dsi_dump_clocks(s);
890#endif
891}
892#endif
893
Archit Taneja387ce9f2014-05-22 17:01:57 +0530894
Tomi Valkeinen234f9a22014-12-11 15:59:31 +0200895static const enum omap_display_type omap2plus_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530896 OMAP_DISPLAY_TYPE_DPI,
897};
898
Tomi Valkeinen234f9a22014-12-11 15:59:31 +0200899static const enum omap_display_type omap34xx_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530900 OMAP_DISPLAY_TYPE_DPI,
901 OMAP_DISPLAY_TYPE_SDI,
902};
903
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200904static const enum omap_display_type dra7xx_ports[] = {
905 OMAP_DISPLAY_TYPE_DPI,
906 OMAP_DISPLAY_TYPE_DPI,
907 OMAP_DISPLAY_TYPE_DPI,
908};
909
Tomi Valkeinenede92692015-06-04 14:12:16 +0300910static const struct dss_features omap24xx_dss_feats = {
Tomi Valkeinen6e555e22013-11-01 11:26:43 +0200911 /*
912 * fck div max is really 16, but the divider range has gaps. The range
913 * from 1 to 6 has no gaps, so let's use that as a max.
914 */
915 .fck_div_max = 6,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300916 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200917 .parent_clk_name = "core_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300918 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530919 .ports = omap2plus_ports,
920 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300921};
922
Tomi Valkeinenede92692015-06-04 14:12:16 +0300923static const struct dss_features omap34xx_dss_feats = {
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300924 .fck_div_max = 16,
925 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200926 .parent_clk_name = "dpll4_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300927 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530928 .ports = omap34xx_ports,
929 .num_ports = ARRAY_SIZE(omap34xx_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300930};
931
Tomi Valkeinenede92692015-06-04 14:12:16 +0300932static const struct dss_features omap3630_dss_feats = {
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300933 .fck_div_max = 32,
934 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200935 .parent_clk_name = "dpll4_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300936 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530937 .ports = omap2plus_ports,
938 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300939};
940
Tomi Valkeinenede92692015-06-04 14:12:16 +0300941static const struct dss_features omap44xx_dss_feats = {
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300942 .fck_div_max = 32,
943 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200944 .parent_clk_name = "dpll_per_x2_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300945 .dpi_select_source = &dss_dpi_select_source_omap4,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530946 .ports = omap2plus_ports,
947 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300948 .select_lcd_source = &dss_lcd_clk_mux_omap4,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300949};
950
Tomi Valkeinenede92692015-06-04 14:12:16 +0300951static const struct dss_features omap54xx_dss_feats = {
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300952 .fck_div_max = 64,
953 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200954 .parent_clk_name = "dpll_per_x2_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300955 .dpi_select_source = &dss_dpi_select_source_omap5,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530956 .ports = omap2plus_ports,
957 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300958 .select_lcd_source = &dss_lcd_clk_mux_omap5,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300959};
960
Tomi Valkeinenede92692015-06-04 14:12:16 +0300961static const struct dss_features am43xx_dss_feats = {
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530962 .fck_div_max = 0,
963 .dss_fck_multiplier = 0,
964 .parent_clk_name = NULL,
965 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530966 .ports = omap2plus_ports,
967 .num_ports = ARRAY_SIZE(omap2plus_ports),
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530968};
969
Tomi Valkeinenede92692015-06-04 14:12:16 +0300970static const struct dss_features dra7xx_dss_feats = {
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200971 .fck_div_max = 64,
972 .dss_fck_multiplier = 1,
973 .parent_clk_name = "dpll_per_x2_ck",
974 .dpi_select_source = &dss_dpi_select_source_dra7xx,
975 .ports = dra7xx_ports,
976 .num_ports = ARRAY_SIZE(dra7xx_ports),
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300977 .select_lcd_source = &dss_lcd_clk_mux_dra7,
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200978};
979
Tomi Valkeinenede92692015-06-04 14:12:16 +0300980static int dss_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530981{
982 const struct dss_features *src;
983 struct dss_features *dst;
984
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300985 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530986 if (!dst) {
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300987 dev_err(&pdev->dev, "Failed to allocate local DSS Features\n");
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530988 return -ENOMEM;
989 }
990
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +0300991 switch (omapdss_get_version()) {
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300992 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530993 src = &omap24xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300994 break;
995
996 case OMAPDSS_VER_OMAP34xx_ES1:
997 case OMAPDSS_VER_OMAP34xx_ES3:
998 case OMAPDSS_VER_AM35xx:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530999 src = &omap34xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001000 break;
1001
1002 case OMAPDSS_VER_OMAP3630:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301003 src = &omap3630_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001004 break;
1005
1006 case OMAPDSS_VER_OMAP4430_ES1:
1007 case OMAPDSS_VER_OMAP4430_ES2:
1008 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301009 src = &omap44xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001010 break;
1011
1012 case OMAPDSS_VER_OMAP5:
Archit Taneja23362832012-04-08 16:47:01 +05301013 src = &omap54xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001014 break;
1015
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05301016 case OMAPDSS_VER_AM43xx:
1017 src = &am43xx_dss_feats;
1018 break;
1019
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001020 case OMAPDSS_VER_DRA7xx:
1021 src = &dra7xx_dss_feats;
1022 break;
1023
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001024 default:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301025 return -ENODEV;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +03001026 }
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +05301027
1028 memcpy(dst, src, sizeof(*dst));
1029 dss.feat = dst;
1030
1031 return 0;
1032}
1033
Tomi Valkeinenede92692015-06-04 14:12:16 +03001034static int dss_init_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001035{
1036 struct device_node *parent = pdev->dev.of_node;
1037 struct device_node *port;
1038 int r;
1039
1040 if (parent == NULL)
1041 return 0;
1042
1043 port = omapdss_of_get_next_port(parent, NULL);
Archit Taneja00592772014-05-08 14:45:12 +05301044 if (!port)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001045 return 0;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001046
Archit Taneja387ce9f2014-05-22 17:01:57 +05301047 if (dss.feat->num_ports == 0)
1048 return 0;
1049
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001050 do {
Archit Taneja387ce9f2014-05-22 17:01:57 +05301051 enum omap_display_type port_type;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001052 u32 reg;
1053
1054 r = of_property_read_u32(port, "reg", &reg);
1055 if (r)
1056 reg = 0;
1057
Archit Taneja387ce9f2014-05-22 17:01:57 +05301058 if (reg >= dss.feat->num_ports)
1059 continue;
1060
1061 port_type = dss.feat->ports[reg];
1062
1063 switch (port_type) {
1064 case OMAP_DISPLAY_TYPE_DPI:
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001065 dpi_init_port(pdev, port);
Archit Taneja387ce9f2014-05-22 17:01:57 +05301066 break;
1067 case OMAP_DISPLAY_TYPE_SDI:
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001068 sdi_init_port(pdev, port);
Archit Taneja387ce9f2014-05-22 17:01:57 +05301069 break;
1070 default:
1071 break;
1072 }
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001073 } while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
1074
1075 return 0;
1076}
1077
Tomi Valkeinenede92692015-06-04 14:12:16 +03001078static void dss_uninit_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001079{
Archit Taneja80eb6752014-06-02 14:11:51 +05301080 struct device_node *parent = pdev->dev.of_node;
1081 struct device_node *port;
1082
1083 if (parent == NULL)
1084 return;
1085
1086 port = omapdss_of_get_next_port(parent, NULL);
1087 if (!port)
1088 return;
1089
Archit Taneja387ce9f2014-05-22 17:01:57 +05301090 if (dss.feat->num_ports == 0)
1091 return;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001092
Archit Taneja387ce9f2014-05-22 17:01:57 +05301093 do {
1094 enum omap_display_type port_type;
1095 u32 reg;
1096 int r;
1097
1098 r = of_property_read_u32(port, "reg", &reg);
1099 if (r)
1100 reg = 0;
1101
1102 if (reg >= dss.feat->num_ports)
1103 continue;
1104
1105 port_type = dss.feat->ports[reg];
1106
1107 switch (port_type) {
1108 case OMAP_DISPLAY_TYPE_DPI:
1109 dpi_uninit_port(port);
1110 break;
1111 case OMAP_DISPLAY_TYPE_SDI:
1112 sdi_uninit_port(port);
1113 break;
1114 default:
1115 break;
1116 }
1117 } while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001118}
1119
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001120static int dss_video_pll_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001121{
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301122 struct device_node *np = pdev->dev.of_node;
Tomi Valkeinen99767542014-07-04 13:38:27 +05301123 struct regulator *pll_regulator;
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001124 int r;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001125
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001126 if (!np)
1127 return 0;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001128
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001129 if (of_property_read_bool(np, "syscon-pll-ctrl")) {
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301130 dss.syscon_pll_ctrl = syscon_regmap_lookup_by_phandle(np,
1131 "syscon-pll-ctrl");
1132 if (IS_ERR(dss.syscon_pll_ctrl)) {
1133 dev_err(&pdev->dev,
1134 "failed to get syscon-pll-ctrl regmap\n");
1135 return PTR_ERR(dss.syscon_pll_ctrl);
1136 }
1137
1138 if (of_property_read_u32_index(np, "syscon-pll-ctrl", 1,
1139 &dss.syscon_pll_ctrl_offset)) {
1140 dev_err(&pdev->dev,
1141 "failed to get syscon-pll-ctrl offset\n");
1142 return -EINVAL;
1143 }
1144 }
1145
Tomi Valkeinen99767542014-07-04 13:38:27 +05301146 pll_regulator = devm_regulator_get(&pdev->dev, "vdda_video");
1147 if (IS_ERR(pll_regulator)) {
1148 r = PTR_ERR(pll_regulator);
1149
1150 switch (r) {
1151 case -ENOENT:
1152 pll_regulator = NULL;
1153 break;
1154
1155 case -EPROBE_DEFER:
1156 return -EPROBE_DEFER;
1157
1158 default:
1159 DSSERR("can't get DPLL VDDA regulator\n");
1160 return r;
1161 }
1162 }
1163
1164 if (of_property_match_string(np, "reg-names", "pll1") >= 0) {
1165 dss.video1_pll = dss_video_pll_init(pdev, 0, pll_regulator);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001166 if (IS_ERR(dss.video1_pll))
1167 return PTR_ERR(dss.video1_pll);
Tomi Valkeinen99767542014-07-04 13:38:27 +05301168 }
1169
1170 if (of_property_match_string(np, "reg-names", "pll2") >= 0) {
1171 dss.video2_pll = dss_video_pll_init(pdev, 1, pll_regulator);
1172 if (IS_ERR(dss.video2_pll)) {
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001173 dss_video_pll_uninit(dss.video1_pll);
1174 return PTR_ERR(dss.video2_pll);
Tomi Valkeinen99767542014-07-04 13:38:27 +05301175 }
1176 }
1177
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001178 return 0;
1179}
1180
1181/* DSS HW IP initialisation */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001182static int dss_bind(struct device *dev)
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001183{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001184 struct platform_device *pdev = to_platform_device(dev);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001185 struct resource *dss_mem;
1186 u32 rev;
1187 int r;
1188
1189 dss.pdev = pdev;
1190
1191 r = dss_init_features(dss.pdev);
1192 if (r)
1193 return r;
1194
1195 dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
1196 if (!dss_mem) {
1197 DSSERR("can't get IORESOURCE_MEM DSS\n");
1198 return -EINVAL;
1199 }
1200
1201 dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
1202 resource_size(dss_mem));
1203 if (!dss.base) {
1204 DSSERR("can't ioremap DSS\n");
1205 return -ENOMEM;
1206 }
1207
1208 r = dss_get_clocks();
1209 if (r)
1210 return r;
1211
1212 r = dss_setup_default_clock();
1213 if (r)
1214 goto err_setup_clocks;
1215
1216 r = dss_video_pll_probe(pdev);
1217 if (r)
1218 goto err_pll_init;
1219
Tomi Valkeinenf5a1a1f82015-06-04 13:06:37 +03001220 r = dss_init_ports(pdev);
1221 if (r)
1222 goto err_init_ports;
1223
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001224 pm_runtime_enable(&pdev->dev);
1225
1226 r = dss_runtime_get();
1227 if (r)
1228 goto err_runtime_get;
1229
1230 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
1231
1232 /* Select DPLL */
1233 REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
1234
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001235 dss_select_dispc_clk_source(DSS_CLK_SRC_FCK);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001236
1237#ifdef CONFIG_OMAP2_DSS_VENC
1238 REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
1239 REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
1240 REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
1241#endif
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001242 dss.dsi_clk_source[0] = DSS_CLK_SRC_FCK;
1243 dss.dsi_clk_source[1] = DSS_CLK_SRC_FCK;
1244 dss.dispc_clk_source = DSS_CLK_SRC_FCK;
1245 dss.lcd_clk_source[0] = DSS_CLK_SRC_FCK;
1246 dss.lcd_clk_source[1] = DSS_CLK_SRC_FCK;
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001247
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001248 rev = dss_read_reg(DSS_REVISION);
Joe Perches8dfe1622017-02-28 04:55:54 -08001249 pr_info("OMAP DSS rev %d.%d\n", FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001250
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001251 dss_runtime_put();
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001252
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001253 r = component_bind_all(&pdev->dev, NULL);
1254 if (r)
1255 goto err_component;
1256
Tomi Valkeinene40402c2012-03-02 18:01:07 +02001257 dss_debugfs_create_file("dss", dss_dump_regs);
1258
Tomi Valkeinencb17a4a2015-02-25 12:08:14 +02001259 pm_set_vt_switch(0);
1260
Peter Ujfalusi1e08c822016-05-03 22:07:10 +03001261 omapdss_gather_components(dev);
Tomi Valkeinen7c299712015-11-05 17:23:14 +02001262 omapdss_set_is_initialized(true);
Tomi Valkeinenf99467b2015-06-04 12:35:42 +03001263
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001264 return 0;
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +02001265
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001266err_component:
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001267err_runtime_get:
1268 pm_runtime_disable(&pdev->dev);
Tomi Valkeinenf5a1a1f82015-06-04 13:06:37 +03001269 dss_uninit_ports(pdev);
1270err_init_ports:
Tomi Valkeinen99767542014-07-04 13:38:27 +05301271 if (dss.video1_pll)
1272 dss_video_pll_uninit(dss.video1_pll);
1273
1274 if (dss.video2_pll)
1275 dss_video_pll_uninit(dss.video2_pll);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001276err_pll_init:
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +03001277err_setup_clocks:
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001278 dss_put_clocks();
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001279 return r;
1280}
1281
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001282static void dss_unbind(struct device *dev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001283{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001284 struct platform_device *pdev = to_platform_device(dev);
1285
Tomi Valkeinen7c299712015-11-05 17:23:14 +02001286 omapdss_set_is_initialized(false);
Tomi Valkeinenf99467b2015-06-04 12:35:42 +03001287
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001288 component_unbind_all(&pdev->dev, NULL);
1289
Tomi Valkeinen99767542014-07-04 13:38:27 +05301290 if (dss.video1_pll)
1291 dss_video_pll_uninit(dss.video1_pll);
1292
1293 if (dss.video2_pll)
1294 dss_video_pll_uninit(dss.video2_pll);
1295
Archit Taneja2ac6a1a2014-06-01 12:47:44 +05301296 dss_uninit_ports(pdev);
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001297
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001298 pm_runtime_disable(&pdev->dev);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001299
1300 dss_put_clocks();
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001301}
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001302
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001303static const struct component_master_ops dss_component_ops = {
1304 .bind = dss_bind,
1305 .unbind = dss_unbind,
1306};
1307
1308static int dss_component_compare(struct device *dev, void *data)
1309{
1310 struct device *child = data;
1311 return dev == child;
1312}
1313
1314static int dss_add_child_component(struct device *dev, void *data)
1315{
1316 struct component_match **match = data;
1317
Tomi Valkeinen0438ec92015-06-30 12:23:45 +03001318 /*
1319 * HACK
1320 * We don't have a working driver for rfbi, so skip it here always.
1321 * Otherwise dss will never get probed successfully, as it will wait
1322 * for rfbi to get probed.
1323 */
1324 if (strstr(dev_name(dev), "rfbi"))
1325 return 0;
1326
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001327 component_match_add(dev->parent, match, dss_component_compare, dev);
1328
1329 return 0;
1330}
1331
1332static int dss_probe(struct platform_device *pdev)
1333{
1334 struct component_match *match = NULL;
1335 int r;
1336
1337 /* add all the child devices as components */
1338 device_for_each_child(&pdev->dev, &match, dss_add_child_component);
1339
1340 r = component_master_add_with_match(&pdev->dev, &dss_component_ops, match);
1341 if (r)
1342 return r;
1343
1344 return 0;
1345}
1346
1347static int dss_remove(struct platform_device *pdev)
1348{
1349 component_master_del(&pdev->dev, &dss_component_ops);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001350 return 0;
1351}
1352
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001353static int dss_runtime_suspend(struct device *dev)
1354{
1355 dss_save_context();
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001356 dss_set_min_bus_tput(dev, 0);
Dave Gerlach5038bb82014-10-31 16:28:57 -05001357
1358 pinctrl_pm_select_sleep_state(dev);
1359
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001360 return 0;
1361}
1362
1363static int dss_runtime_resume(struct device *dev)
1364{
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001365 int r;
Dave Gerlach5038bb82014-10-31 16:28:57 -05001366
1367 pinctrl_pm_select_default_state(dev);
1368
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001369 /*
1370 * Set an arbitrarily high tput request to ensure OPP100.
1371 * What we should really do is to make a request to stay in OPP100,
1372 * without any tput requirements, but that is not currently possible
1373 * via the PM layer.
1374 */
1375
1376 r = dss_set_min_bus_tput(dev, 1000000000);
1377 if (r)
1378 return r;
1379
Tomi Valkeinen39020712011-05-26 14:54:05 +03001380 dss_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001381 return 0;
1382}
1383
1384static const struct dev_pm_ops dss_pm_ops = {
1385 .runtime_suspend = dss_runtime_suspend,
1386 .runtime_resume = dss_runtime_resume,
1387};
1388
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001389static const struct of_device_id dss_of_match[] = {
1390 { .compatible = "ti,omap2-dss", },
1391 { .compatible = "ti,omap3-dss", },
1392 { .compatible = "ti,omap4-dss", },
Tomi Valkeinen2e7e6b62014-04-16 13:16:43 +03001393 { .compatible = "ti,omap5-dss", },
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001394 { .compatible = "ti,dra7-dss", },
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001395 {},
1396};
1397
1398MODULE_DEVICE_TABLE(of, dss_of_match);
1399
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001400static struct platform_driver omap_dsshw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001401 .probe = dss_probe,
1402 .remove = dss_remove,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001403 .driver = {
1404 .name = "omapdss_dss",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001405 .pm = &dss_pm_ops,
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001406 .of_match_table = dss_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03001407 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001408 },
1409};
1410
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001411int __init dss_init_platform_driver(void)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001412{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001413 return platform_driver_register(&omap_dsshw_driver);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001414}
1415
1416void dss_uninit_platform_driver(void)
1417{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02001418 platform_driver_unregister(&omap_dsshw_driver);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001419}