blob: e8b4f7b3f03fcd59842a93a3294ed610f8d9cfa9 [file] [log] [blame]
Auke Kok9d5c8242008-01-24 02:22:38 -08001/*******************************************************************************
2
3 Intel(R) Gigabit Ethernet Linux driver
Carolyn Wyborny74cfb2e2014-02-25 17:58:57 -08004 Copyright(c) 2007-2014 Intel Corporation.
Auke Kok9d5c8242008-01-24 02:22:38 -08005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
Carolyn Wyborny74cfb2e2014-02-25 17:58:57 -080016 this program; if not, see <http://www.gnu.org/licenses/>.
Auke Kok9d5c8242008-01-24 02:22:38 -080017
18 The full GNU General Public License is included in this distribution in
19 the file called "COPYING".
20
21 Contact Information:
22 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24
25*******************************************************************************/
26
Jeff Kirsher876d2d62011-10-21 20:01:34 +000027#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
28
Auke Kok9d5c8242008-01-24 02:22:38 -080029#include <linux/module.h>
30#include <linux/types.h>
31#include <linux/init.h>
Jiri Pirkob2cb09b2011-07-21 03:27:27 +000032#include <linux/bitops.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080033#include <linux/vmalloc.h>
34#include <linux/pagemap.h>
35#include <linux/netdevice.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080036#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080038#include <net/checksum.h>
39#include <net/ip6_checksum.h>
Patrick Ohlyc6cb0902009-02-12 05:03:42 +000040#include <linux/net_tstamp.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080041#include <linux/mii.h>
42#include <linux/ethtool.h>
Jiri Pirko01789342011-08-16 06:29:00 +000043#include <linux/if.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080044#include <linux/if_vlan.h>
45#include <linux/pci.h>
Alexander Duyckc54106b2008-10-16 21:26:57 -070046#include <linux/pci-aspm.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080047#include <linux/delay.h>
48#include <linux/interrupt.h>
Alexander Duyck7d13a7d2011-08-26 07:44:32 +000049#include <linux/ip.h>
50#include <linux/tcp.h>
51#include <linux/sctp.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080052#include <linux/if_ether.h>
Alexander Duyck40a914f2008-11-27 00:24:37 -080053#include <linux/aer.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040054#include <linux/prefetch.h>
Yan, Zheng749ab2c2012-01-04 20:23:37 +000055#include <linux/pm_runtime.h>
Jeff Kirsher421e02f2008-10-17 11:08:31 -070056#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -070057#include <linux/dca.h>
58#endif
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +000059#include <linux/i2c.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080060#include "igb.h"
61
Carolyn Wyborny67b1b902013-04-17 16:44:53 +000062#define MAJ 5
63#define MIN 0
Akeem G Abodunrin66f40b82013-08-22 14:23:10 +000064#define BUILD 5
Carolyn Wyborny0d1fe822011-03-11 20:58:19 -080065#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
Carolyn Wyborny929dd042011-05-26 03:02:26 +000066__stringify(BUILD) "-k"
Auke Kok9d5c8242008-01-24 02:22:38 -080067char igb_driver_name[] = "igb";
68char igb_driver_version[] = DRV_VERSION;
69static const char igb_driver_string[] =
70 "Intel(R) Gigabit Ethernet Network Driver";
Akeem G. Abodunrin4b9ea462013-01-08 18:31:12 +000071static const char igb_copyright[] =
Carolyn Wyborny74cfb2e2014-02-25 17:58:57 -080072 "Copyright (c) 2007-2014 Intel Corporation.";
Auke Kok9d5c8242008-01-24 02:22:38 -080073
Auke Kok9d5c8242008-01-24 02:22:38 -080074static const struct e1000_info *igb_info_tbl[] = {
75 [board_82575] = &e1000_82575_info,
76};
77
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000078static DEFINE_PCI_DEVICE_TABLE(igb_pci_tbl) = {
Carolyn Wybornyceb5f132013-04-18 22:21:30 +000079 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_BACKPLANE_1GBPS) },
80 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_SGMII) },
81 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_BACKPLANE_2_5GBPS) },
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +000082 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I211_COPPER), board_82575 },
83 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_COPPER), board_82575 },
84 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_FIBER), board_82575 },
85 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SERDES), board_82575 },
86 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SGMII), board_82575 },
Carolyn Wyborny53b87ce2013-07-16 19:18:36 +000087 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_COPPER_FLASHLESS), board_82575 },
88 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SERDES_FLASHLESS), board_82575 },
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +000089 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_COPPER), board_82575 },
90 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_FIBER), board_82575 },
91 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SERDES), board_82575 },
92 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SGMII), board_82575 },
Alexander Duyck55cac242009-11-19 12:42:21 +000093 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER), board_82575 },
94 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_FIBER), board_82575 },
Carolyn Wyborny6493d242011-01-14 05:33:46 +000095 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_QUAD_FIBER), board_82575 },
Alexander Duyck55cac242009-11-19 12:42:21 +000096 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SERDES), board_82575 },
97 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SGMII), board_82575 },
98 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER_DUAL), board_82575 },
Joseph Gasparakis308fb392010-09-22 17:56:44 +000099 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SGMII), board_82575 },
100 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SERDES), board_82575 },
Gasparakis, Joseph1b5dda32010-12-09 01:41:01 +0000101 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_BACKPLANE), board_82575 },
102 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SFP), board_82575 },
Alexander Duyck2d064c02008-07-08 15:10:12 -0700103 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576), board_82575 },
Alexander Duyck9eb23412009-03-13 20:42:15 +0000104 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS), board_82575 },
Alexander Duyck747d49b2009-10-05 06:33:27 +0000105 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS_SERDES), board_82575 },
Alexander Duyck2d064c02008-07-08 15:10:12 -0700106 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_FIBER), board_82575 },
107 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES), board_82575 },
Alexander Duyck4703bf72009-07-23 18:09:48 +0000108 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES_QUAD), board_82575 },
Carolyn Wybornyb894fa22010-03-19 06:07:48 +0000109 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER_ET2), board_82575 },
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +0000110 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER), board_82575 },
Auke Kok9d5c8242008-01-24 02:22:38 -0800111 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_COPPER), board_82575 },
112 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_FIBER_SERDES), board_82575 },
113 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575GB_QUAD_COPPER), board_82575 },
114 /* required last entry */
115 {0, }
116};
117
118MODULE_DEVICE_TABLE(pci, igb_pci_tbl);
119
120void igb_reset(struct igb_adapter *);
121static int igb_setup_all_tx_resources(struct igb_adapter *);
122static int igb_setup_all_rx_resources(struct igb_adapter *);
123static void igb_free_all_tx_resources(struct igb_adapter *);
124static void igb_free_all_rx_resources(struct igb_adapter *);
Alexander Duyck06cf2662009-10-27 15:53:25 +0000125static void igb_setup_mrqc(struct igb_adapter *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800126static int igb_probe(struct pci_dev *, const struct pci_device_id *);
Bill Pemberton9f9a12f2012-12-03 09:24:25 -0500127static void igb_remove(struct pci_dev *pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -0800128static int igb_sw_init(struct igb_adapter *);
129static int igb_open(struct net_device *);
130static int igb_close(struct net_device *);
Stefan Assmann53c7d062012-12-04 06:00:12 +0000131static void igb_configure(struct igb_adapter *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800132static void igb_configure_tx(struct igb_adapter *);
133static void igb_configure_rx(struct igb_adapter *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800134static void igb_clean_all_tx_rings(struct igb_adapter *);
135static void igb_clean_all_rx_rings(struct igb_adapter *);
Mitch Williams3b644cf2008-06-27 10:59:48 -0700136static void igb_clean_tx_ring(struct igb_ring *);
137static void igb_clean_rx_ring(struct igb_ring *);
Alexander Duyckff41f8d2009-09-03 14:48:56 +0000138static void igb_set_rx_mode(struct net_device *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800139static void igb_update_phy_info(unsigned long);
140static void igb_watchdog(unsigned long);
141static void igb_watchdog_task(struct work_struct *);
Alexander Duyckcd392f52011-08-26 07:43:59 +0000142static netdev_tx_t igb_xmit_frame(struct sk_buff *skb, struct net_device *);
Eric Dumazet12dcd862010-10-15 17:27:10 +0000143static struct rtnl_link_stats64 *igb_get_stats64(struct net_device *dev,
144 struct rtnl_link_stats64 *stats);
Auke Kok9d5c8242008-01-24 02:22:38 -0800145static int igb_change_mtu(struct net_device *, int);
146static int igb_set_mac(struct net_device *, void *);
Alexander Duyck68d480c2009-10-05 06:33:08 +0000147static void igb_set_uta(struct igb_adapter *adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800148static irqreturn_t igb_intr(int irq, void *);
149static irqreturn_t igb_intr_msi(int irq, void *);
150static irqreturn_t igb_msix_other(int irq, void *);
Alexander Duyck047e0032009-10-27 15:49:27 +0000151static irqreturn_t igb_msix_ring(int irq, void *);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700152#ifdef CONFIG_IGB_DCA
Alexander Duyck047e0032009-10-27 15:49:27 +0000153static void igb_update_dca(struct igb_q_vector *);
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700154static void igb_setup_dca(struct igb_adapter *);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700155#endif /* CONFIG_IGB_DCA */
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -0700156static int igb_poll(struct napi_struct *, int);
Alexander Duyck13fde972011-10-05 13:35:24 +0000157static bool igb_clean_tx_irq(struct igb_q_vector *);
Alexander Duyckcd392f52011-08-26 07:43:59 +0000158static bool igb_clean_rx_irq(struct igb_q_vector *, int);
Auke Kok9d5c8242008-01-24 02:22:38 -0800159static int igb_ioctl(struct net_device *, struct ifreq *, int cmd);
160static void igb_tx_timeout(struct net_device *);
161static void igb_reset_task(struct work_struct *);
Michał Mirosławc8f44af2011-11-15 15:29:55 +0000162static void igb_vlan_mode(struct net_device *netdev, netdev_features_t features);
Patrick McHardy80d5c362013-04-19 02:04:28 +0000163static int igb_vlan_rx_add_vid(struct net_device *, __be16, u16);
164static int igb_vlan_rx_kill_vid(struct net_device *, __be16, u16);
Auke Kok9d5c8242008-01-24 02:22:38 -0800165static void igb_restore_vlan(struct igb_adapter *);
Alexander Duyck26ad9172009-10-05 06:32:49 +0000166static void igb_rar_set_qsel(struct igb_adapter *, u8 *, u32 , u8);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800167static void igb_ping_all_vfs(struct igb_adapter *);
168static void igb_msg_task(struct igb_adapter *);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800169static void igb_vmm_control(struct igb_adapter *);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +0000170static int igb_set_vf_mac(struct igb_adapter *, int, unsigned char *);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800171static void igb_restore_vf_multicasts(struct igb_adapter *adapter);
Williams, Mitch A8151d292010-02-10 01:44:24 +0000172static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac);
173static int igb_ndo_set_vf_vlan(struct net_device *netdev,
174 int vf, u16 vlan, u8 qos);
175static int igb_ndo_set_vf_bw(struct net_device *netdev, int vf, int tx_rate);
Lior Levy70ea4782013-03-03 20:27:48 +0000176static int igb_ndo_set_vf_spoofchk(struct net_device *netdev, int vf,
177 bool setting);
Williams, Mitch A8151d292010-02-10 01:44:24 +0000178static int igb_ndo_get_vf_config(struct net_device *netdev, int vf,
179 struct ifla_vf_info *ivi);
Lior Levy17dc5662011-02-08 02:28:46 +0000180static void igb_check_vf_rate_limit(struct igb_adapter *);
RongQing Li46a01692011-10-18 22:52:35 +0000181
182#ifdef CONFIG_PCI_IOV
Greg Rose0224d662011-10-14 02:57:14 +0000183static int igb_vf_configure(struct igb_adapter *adapter, int vf);
Stefan Assmann781798a2013-09-24 05:18:39 +0000184static int igb_pci_enable_sriov(struct pci_dev *dev, int num_vfs);
RongQing Li46a01692011-10-18 22:52:35 +0000185#endif
Auke Kok9d5c8242008-01-24 02:22:38 -0800186
Auke Kok9d5c8242008-01-24 02:22:38 -0800187#ifdef CONFIG_PM
Emil Tantilovd9dd9662012-01-28 08:10:35 +0000188#ifdef CONFIG_PM_SLEEP
Yan, Zheng749ab2c2012-01-04 20:23:37 +0000189static int igb_suspend(struct device *);
Emil Tantilovd9dd9662012-01-28 08:10:35 +0000190#endif
Yan, Zheng749ab2c2012-01-04 20:23:37 +0000191static int igb_resume(struct device *);
192#ifdef CONFIG_PM_RUNTIME
193static int igb_runtime_suspend(struct device *dev);
194static int igb_runtime_resume(struct device *dev);
195static int igb_runtime_idle(struct device *dev);
196#endif
197static const struct dev_pm_ops igb_pm_ops = {
198 SET_SYSTEM_SLEEP_PM_OPS(igb_suspend, igb_resume)
199 SET_RUNTIME_PM_OPS(igb_runtime_suspend, igb_runtime_resume,
200 igb_runtime_idle)
201};
Auke Kok9d5c8242008-01-24 02:22:38 -0800202#endif
203static void igb_shutdown(struct pci_dev *);
Greg Rosefa44f2f2013-01-17 01:03:06 -0800204static int igb_pci_sriov_configure(struct pci_dev *dev, int num_vfs);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700205#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700206static int igb_notify_dca(struct notifier_block *, unsigned long, void *);
207static struct notifier_block dca_notifier = {
208 .notifier_call = igb_notify_dca,
209 .next = NULL,
210 .priority = 0
211};
212#endif
Auke Kok9d5c8242008-01-24 02:22:38 -0800213#ifdef CONFIG_NET_POLL_CONTROLLER
214/* for netdump / net console */
215static void igb_netpoll(struct net_device *);
216#endif
Alexander Duyck37680112009-02-19 20:40:30 -0800217#ifdef CONFIG_PCI_IOV
Alexander Duyck2a3abf62009-04-07 14:37:52 +0000218static unsigned int max_vfs = 0;
219module_param(max_vfs, uint, 0);
220MODULE_PARM_DESC(max_vfs, "Maximum number of virtual functions to allocate "
221 "per physical function");
222#endif /* CONFIG_PCI_IOV */
223
Auke Kok9d5c8242008-01-24 02:22:38 -0800224static pci_ers_result_t igb_io_error_detected(struct pci_dev *,
225 pci_channel_state_t);
226static pci_ers_result_t igb_io_slot_reset(struct pci_dev *);
227static void igb_io_resume(struct pci_dev *);
228
Stephen Hemminger3646f0e2012-09-07 09:33:15 -0700229static const struct pci_error_handlers igb_err_handler = {
Auke Kok9d5c8242008-01-24 02:22:38 -0800230 .error_detected = igb_io_error_detected,
231 .slot_reset = igb_io_slot_reset,
232 .resume = igb_io_resume,
233};
234
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +0000235static void igb_init_dmac(struct igb_adapter *adapter, u32 pba);
Auke Kok9d5c8242008-01-24 02:22:38 -0800236
237static struct pci_driver igb_driver = {
238 .name = igb_driver_name,
239 .id_table = igb_pci_tbl,
240 .probe = igb_probe,
Bill Pemberton9f9a12f2012-12-03 09:24:25 -0500241 .remove = igb_remove,
Auke Kok9d5c8242008-01-24 02:22:38 -0800242#ifdef CONFIG_PM
Yan, Zheng749ab2c2012-01-04 20:23:37 +0000243 .driver.pm = &igb_pm_ops,
Auke Kok9d5c8242008-01-24 02:22:38 -0800244#endif
245 .shutdown = igb_shutdown,
Greg Rosefa44f2f2013-01-17 01:03:06 -0800246 .sriov_configure = igb_pci_sriov_configure,
Auke Kok9d5c8242008-01-24 02:22:38 -0800247 .err_handler = &igb_err_handler
248};
249
250MODULE_AUTHOR("Intel Corporation, <e1000-devel@lists.sourceforge.net>");
251MODULE_DESCRIPTION("Intel(R) Gigabit Ethernet Network Driver");
252MODULE_LICENSE("GPL");
253MODULE_VERSION(DRV_VERSION);
254
stephen hemmingerb3f4d592012-03-13 06:04:20 +0000255#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
256static int debug = -1;
257module_param(debug, int, 0);
258MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
259
Taku Izumic97ec422010-04-27 14:39:30 +0000260struct igb_reg_info {
261 u32 ofs;
262 char *name;
263};
264
265static const struct igb_reg_info igb_reg_info_tbl[] = {
266
267 /* General Registers */
268 {E1000_CTRL, "CTRL"},
269 {E1000_STATUS, "STATUS"},
270 {E1000_CTRL_EXT, "CTRL_EXT"},
271
272 /* Interrupt Registers */
273 {E1000_ICR, "ICR"},
274
275 /* RX Registers */
276 {E1000_RCTL, "RCTL"},
277 {E1000_RDLEN(0), "RDLEN"},
278 {E1000_RDH(0), "RDH"},
279 {E1000_RDT(0), "RDT"},
280 {E1000_RXDCTL(0), "RXDCTL"},
281 {E1000_RDBAL(0), "RDBAL"},
282 {E1000_RDBAH(0), "RDBAH"},
283
284 /* TX Registers */
285 {E1000_TCTL, "TCTL"},
286 {E1000_TDBAL(0), "TDBAL"},
287 {E1000_TDBAH(0), "TDBAH"},
288 {E1000_TDLEN(0), "TDLEN"},
289 {E1000_TDH(0), "TDH"},
290 {E1000_TDT(0), "TDT"},
291 {E1000_TXDCTL(0), "TXDCTL"},
292 {E1000_TDFH, "TDFH"},
293 {E1000_TDFT, "TDFT"},
294 {E1000_TDFHS, "TDFHS"},
295 {E1000_TDFPC, "TDFPC"},
296
297 /* List Terminator */
298 {}
299};
300
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000301/* igb_regdump - register printout routine */
Taku Izumic97ec422010-04-27 14:39:30 +0000302static void igb_regdump(struct e1000_hw *hw, struct igb_reg_info *reginfo)
303{
304 int n = 0;
305 char rname[16];
306 u32 regs[8];
307
308 switch (reginfo->ofs) {
309 case E1000_RDLEN(0):
310 for (n = 0; n < 4; n++)
311 regs[n] = rd32(E1000_RDLEN(n));
312 break;
313 case E1000_RDH(0):
314 for (n = 0; n < 4; n++)
315 regs[n] = rd32(E1000_RDH(n));
316 break;
317 case E1000_RDT(0):
318 for (n = 0; n < 4; n++)
319 regs[n] = rd32(E1000_RDT(n));
320 break;
321 case E1000_RXDCTL(0):
322 for (n = 0; n < 4; n++)
323 regs[n] = rd32(E1000_RXDCTL(n));
324 break;
325 case E1000_RDBAL(0):
326 for (n = 0; n < 4; n++)
327 regs[n] = rd32(E1000_RDBAL(n));
328 break;
329 case E1000_RDBAH(0):
330 for (n = 0; n < 4; n++)
331 regs[n] = rd32(E1000_RDBAH(n));
332 break;
333 case E1000_TDBAL(0):
334 for (n = 0; n < 4; n++)
335 regs[n] = rd32(E1000_RDBAL(n));
336 break;
337 case E1000_TDBAH(0):
338 for (n = 0; n < 4; n++)
339 regs[n] = rd32(E1000_TDBAH(n));
340 break;
341 case E1000_TDLEN(0):
342 for (n = 0; n < 4; n++)
343 regs[n] = rd32(E1000_TDLEN(n));
344 break;
345 case E1000_TDH(0):
346 for (n = 0; n < 4; n++)
347 regs[n] = rd32(E1000_TDH(n));
348 break;
349 case E1000_TDT(0):
350 for (n = 0; n < 4; n++)
351 regs[n] = rd32(E1000_TDT(n));
352 break;
353 case E1000_TXDCTL(0):
354 for (n = 0; n < 4; n++)
355 regs[n] = rd32(E1000_TXDCTL(n));
356 break;
357 default:
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000358 pr_info("%-15s %08x\n", reginfo->name, rd32(reginfo->ofs));
Taku Izumic97ec422010-04-27 14:39:30 +0000359 return;
360 }
361
362 snprintf(rname, 16, "%s%s", reginfo->name, "[0-3]");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000363 pr_info("%-15s %08x %08x %08x %08x\n", rname, regs[0], regs[1],
364 regs[2], regs[3]);
Taku Izumic97ec422010-04-27 14:39:30 +0000365}
366
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000367/* igb_dump - Print registers, Tx-rings and Rx-rings */
Taku Izumic97ec422010-04-27 14:39:30 +0000368static void igb_dump(struct igb_adapter *adapter)
369{
370 struct net_device *netdev = adapter->netdev;
371 struct e1000_hw *hw = &adapter->hw;
372 struct igb_reg_info *reginfo;
Taku Izumic97ec422010-04-27 14:39:30 +0000373 struct igb_ring *tx_ring;
374 union e1000_adv_tx_desc *tx_desc;
375 struct my_u0 { u64 a; u64 b; } *u0;
Taku Izumic97ec422010-04-27 14:39:30 +0000376 struct igb_ring *rx_ring;
377 union e1000_adv_rx_desc *rx_desc;
378 u32 staterr;
Alexander Duyck6ad4edf2011-08-26 07:45:26 +0000379 u16 i, n;
Taku Izumic97ec422010-04-27 14:39:30 +0000380
381 if (!netif_msg_hw(adapter))
382 return;
383
384 /* Print netdevice Info */
385 if (netdev) {
386 dev_info(&adapter->pdev->dev, "Net device Info\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000387 pr_info("Device Name state trans_start "
388 "last_rx\n");
389 pr_info("%-15s %016lX %016lX %016lX\n", netdev->name,
390 netdev->state, netdev->trans_start, netdev->last_rx);
Taku Izumic97ec422010-04-27 14:39:30 +0000391 }
392
393 /* Print Registers */
394 dev_info(&adapter->pdev->dev, "Register Dump\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000395 pr_info(" Register Name Value\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000396 for (reginfo = (struct igb_reg_info *)igb_reg_info_tbl;
397 reginfo->name; reginfo++) {
398 igb_regdump(hw, reginfo);
399 }
400
401 /* Print TX Ring Summary */
402 if (!netdev || !netif_running(netdev))
403 goto exit;
404
405 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000406 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000407 for (n = 0; n < adapter->num_tx_queues; n++) {
Alexander Duyck06034642011-08-26 07:44:22 +0000408 struct igb_tx_buffer *buffer_info;
Taku Izumic97ec422010-04-27 14:39:30 +0000409 tx_ring = adapter->tx_ring[n];
Alexander Duyck06034642011-08-26 07:44:22 +0000410 buffer_info = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000411 pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
412 n, tx_ring->next_to_use, tx_ring->next_to_clean,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +0000413 (u64)dma_unmap_addr(buffer_info, dma),
414 dma_unmap_len(buffer_info, len),
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000415 buffer_info->next_to_watch,
416 (u64)buffer_info->time_stamp);
Taku Izumic97ec422010-04-27 14:39:30 +0000417 }
418
419 /* Print TX Rings */
420 if (!netif_msg_tx_done(adapter))
421 goto rx_ring_summary;
422
423 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
424
425 /* Transmit Descriptor Formats
426 *
427 * Advanced Transmit Descriptor
428 * +--------------------------------------------------------------+
429 * 0 | Buffer Address [63:0] |
430 * +--------------------------------------------------------------+
431 * 8 | PAYLEN | PORTS |CC|IDX | STA | DCMD |DTYP|MAC|RSV| DTALEN |
432 * +--------------------------------------------------------------+
433 * 63 46 45 40 39 38 36 35 32 31 24 15 0
434 */
435
436 for (n = 0; n < adapter->num_tx_queues; n++) {
437 tx_ring = adapter->tx_ring[n];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000438 pr_info("------------------------------------\n");
439 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
440 pr_info("------------------------------------\n");
441 pr_info("T [desc] [address 63:0 ] [PlPOCIStDDM Ln] "
442 "[bi->dma ] leng ntw timestamp "
443 "bi->skb\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000444
445 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000446 const char *next_desc;
Alexander Duyck06034642011-08-26 07:44:22 +0000447 struct igb_tx_buffer *buffer_info;
Alexander Duyck601369062011-08-26 07:44:05 +0000448 tx_desc = IGB_TX_DESC(tx_ring, i);
Alexander Duyck06034642011-08-26 07:44:22 +0000449 buffer_info = &tx_ring->tx_buffer_info[i];
Taku Izumic97ec422010-04-27 14:39:30 +0000450 u0 = (struct my_u0 *)tx_desc;
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000451 if (i == tx_ring->next_to_use &&
452 i == tx_ring->next_to_clean)
453 next_desc = " NTC/U";
454 else if (i == tx_ring->next_to_use)
455 next_desc = " NTU";
456 else if (i == tx_ring->next_to_clean)
457 next_desc = " NTC";
458 else
459 next_desc = "";
460
461 pr_info("T [0x%03X] %016llX %016llX %016llX"
462 " %04X %p %016llX %p%s\n", i,
Taku Izumic97ec422010-04-27 14:39:30 +0000463 le64_to_cpu(u0->a),
464 le64_to_cpu(u0->b),
Alexander Duyckc9f14bf32012-09-18 01:56:27 +0000465 (u64)dma_unmap_addr(buffer_info, dma),
466 dma_unmap_len(buffer_info, len),
Taku Izumic97ec422010-04-27 14:39:30 +0000467 buffer_info->next_to_watch,
468 (u64)buffer_info->time_stamp,
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000469 buffer_info->skb, next_desc);
Taku Izumic97ec422010-04-27 14:39:30 +0000470
Emil Tantilovb6695882012-07-28 05:07:48 +0000471 if (netif_msg_pktdata(adapter) && buffer_info->skb)
Taku Izumic97ec422010-04-27 14:39:30 +0000472 print_hex_dump(KERN_INFO, "",
473 DUMP_PREFIX_ADDRESS,
Emil Tantilovb6695882012-07-28 05:07:48 +0000474 16, 1, buffer_info->skb->data,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +0000475 dma_unmap_len(buffer_info, len),
476 true);
Taku Izumic97ec422010-04-27 14:39:30 +0000477 }
478 }
479
480 /* Print RX Rings Summary */
481rx_ring_summary:
482 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000483 pr_info("Queue [NTU] [NTC]\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000484 for (n = 0; n < adapter->num_rx_queues; n++) {
485 rx_ring = adapter->rx_ring[n];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000486 pr_info(" %5d %5X %5X\n",
487 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumic97ec422010-04-27 14:39:30 +0000488 }
489
490 /* Print RX Rings */
491 if (!netif_msg_rx_status(adapter))
492 goto exit;
493
494 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
495
496 /* Advanced Receive Descriptor (Read) Format
497 * 63 1 0
498 * +-----------------------------------------------------+
499 * 0 | Packet Buffer Address [63:1] |A0/NSE|
500 * +----------------------------------------------+------+
501 * 8 | Header Buffer Address [63:1] | DD |
502 * +-----------------------------------------------------+
503 *
504 *
505 * Advanced Receive Descriptor (Write-Back) Format
506 *
507 * 63 48 47 32 31 30 21 20 17 16 4 3 0
508 * +------------------------------------------------------+
509 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
510 * | Checksum Ident | | | | Type | Type |
511 * +------------------------------------------------------+
512 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
513 * +------------------------------------------------------+
514 * 63 48 47 32 31 20 19 0
515 */
516
517 for (n = 0; n < adapter->num_rx_queues; n++) {
518 rx_ring = adapter->rx_ring[n];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000519 pr_info("------------------------------------\n");
520 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
521 pr_info("------------------------------------\n");
522 pr_info("R [desc] [ PktBuf A0] [ HeadBuf DD] "
523 "[bi->dma ] [bi->skb] <-- Adv Rx Read format\n");
524 pr_info("RWB[desc] [PcsmIpSHl PtRs] [vl er S cks ln] -----"
525 "----------- [bi->skb] <-- Adv Rx Write-Back format\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000526
527 for (i = 0; i < rx_ring->count; i++) {
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000528 const char *next_desc;
Alexander Duyck06034642011-08-26 07:44:22 +0000529 struct igb_rx_buffer *buffer_info;
530 buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duyck601369062011-08-26 07:44:05 +0000531 rx_desc = IGB_RX_DESC(rx_ring, i);
Taku Izumic97ec422010-04-27 14:39:30 +0000532 u0 = (struct my_u0 *)rx_desc;
533 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000534
535 if (i == rx_ring->next_to_use)
536 next_desc = " NTU";
537 else if (i == rx_ring->next_to_clean)
538 next_desc = " NTC";
539 else
540 next_desc = "";
541
Taku Izumic97ec422010-04-27 14:39:30 +0000542 if (staterr & E1000_RXD_STAT_DD) {
543 /* Descriptor Done */
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000544 pr_info("%s[0x%03X] %016llX %016llX ---------------- %s\n",
545 "RWB", i,
Taku Izumic97ec422010-04-27 14:39:30 +0000546 le64_to_cpu(u0->a),
547 le64_to_cpu(u0->b),
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000548 next_desc);
Taku Izumic97ec422010-04-27 14:39:30 +0000549 } else {
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000550 pr_info("%s[0x%03X] %016llX %016llX %016llX %s\n",
551 "R ", i,
Taku Izumic97ec422010-04-27 14:39:30 +0000552 le64_to_cpu(u0->a),
553 le64_to_cpu(u0->b),
554 (u64)buffer_info->dma,
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000555 next_desc);
Taku Izumic97ec422010-04-27 14:39:30 +0000556
Emil Tantilovb6695882012-07-28 05:07:48 +0000557 if (netif_msg_pktdata(adapter) &&
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000558 buffer_info->dma && buffer_info->page) {
Alexander Duyck44390ca2011-08-26 07:43:38 +0000559 print_hex_dump(KERN_INFO, "",
560 DUMP_PREFIX_ADDRESS,
561 16, 1,
Emil Tantilovb6695882012-07-28 05:07:48 +0000562 page_address(buffer_info->page) +
563 buffer_info->page_offset,
Alexander Duyckde78d1f2012-09-25 00:31:12 +0000564 IGB_RX_BUFSZ, true);
Taku Izumic97ec422010-04-27 14:39:30 +0000565 }
566 }
Taku Izumic97ec422010-04-27 14:39:30 +0000567 }
568 }
569
570exit:
571 return;
572}
573
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000574/**
575 * igb_get_i2c_data - Reads the I2C SDA data bit
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000576 * @hw: pointer to hardware structure
577 * @i2cctl: Current value of I2CCTL register
578 *
579 * Returns the I2C data bit value
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000580 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000581static int igb_get_i2c_data(void *data)
582{
583 struct igb_adapter *adapter = (struct igb_adapter *)data;
584 struct e1000_hw *hw = &adapter->hw;
585 s32 i2cctl = rd32(E1000_I2CPARAMS);
586
587 return ((i2cctl & E1000_I2C_DATA_IN) != 0);
588}
589
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000590/**
591 * igb_set_i2c_data - Sets the I2C data bit
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000592 * @data: pointer to hardware structure
593 * @state: I2C data value (0 or 1) to set
594 *
595 * Sets the I2C data bit
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000596 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000597static void igb_set_i2c_data(void *data, int state)
598{
599 struct igb_adapter *adapter = (struct igb_adapter *)data;
600 struct e1000_hw *hw = &adapter->hw;
601 s32 i2cctl = rd32(E1000_I2CPARAMS);
602
603 if (state)
604 i2cctl |= E1000_I2C_DATA_OUT;
605 else
606 i2cctl &= ~E1000_I2C_DATA_OUT;
607
608 i2cctl &= ~E1000_I2C_DATA_OE_N;
609 i2cctl |= E1000_I2C_CLK_OE_N;
610 wr32(E1000_I2CPARAMS, i2cctl);
611 wrfl();
612
613}
614
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000615/**
616 * igb_set_i2c_clk - Sets the I2C SCL clock
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000617 * @data: pointer to hardware structure
618 * @state: state to set clock
619 *
620 * Sets the I2C clock line to state
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000621 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000622static void igb_set_i2c_clk(void *data, int state)
623{
624 struct igb_adapter *adapter = (struct igb_adapter *)data;
625 struct e1000_hw *hw = &adapter->hw;
626 s32 i2cctl = rd32(E1000_I2CPARAMS);
627
628 if (state) {
629 i2cctl |= E1000_I2C_CLK_OUT;
630 i2cctl &= ~E1000_I2C_CLK_OE_N;
631 } else {
632 i2cctl &= ~E1000_I2C_CLK_OUT;
633 i2cctl &= ~E1000_I2C_CLK_OE_N;
634 }
635 wr32(E1000_I2CPARAMS, i2cctl);
636 wrfl();
637}
638
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000639/**
640 * igb_get_i2c_clk - Gets the I2C SCL clock state
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000641 * @data: pointer to hardware structure
642 *
643 * Gets the I2C clock state
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000644 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000645static int igb_get_i2c_clk(void *data)
646{
647 struct igb_adapter *adapter = (struct igb_adapter *)data;
648 struct e1000_hw *hw = &adapter->hw;
649 s32 i2cctl = rd32(E1000_I2CPARAMS);
650
651 return ((i2cctl & E1000_I2C_CLK_IN) != 0);
652}
653
654static const struct i2c_algo_bit_data igb_i2c_algo = {
655 .setsda = igb_set_i2c_data,
656 .setscl = igb_set_i2c_clk,
657 .getsda = igb_get_i2c_data,
658 .getscl = igb_get_i2c_clk,
659 .udelay = 5,
660 .timeout = 20,
661};
662
Auke Kok9d5c8242008-01-24 02:22:38 -0800663/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000664 * igb_get_hw_dev - return device
665 * @hw: pointer to hardware structure
666 *
667 * used by hardware layer to print debugging information
Auke Kok9d5c8242008-01-24 02:22:38 -0800668 **/
Alexander Duyckc0410762010-03-25 13:10:08 +0000669struct net_device *igb_get_hw_dev(struct e1000_hw *hw)
Auke Kok9d5c8242008-01-24 02:22:38 -0800670{
671 struct igb_adapter *adapter = hw->back;
Alexander Duyckc0410762010-03-25 13:10:08 +0000672 return adapter->netdev;
Auke Kok9d5c8242008-01-24 02:22:38 -0800673}
Patrick Ohly38c845c2009-02-12 05:03:41 +0000674
675/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000676 * igb_init_module - Driver Registration Routine
Auke Kok9d5c8242008-01-24 02:22:38 -0800677 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000678 * igb_init_module is the first routine called when the driver is
679 * loaded. All it does is register with the PCI subsystem.
Auke Kok9d5c8242008-01-24 02:22:38 -0800680 **/
681static int __init igb_init_module(void)
682{
683 int ret;
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000684 pr_info("%s - version %s\n",
Auke Kok9d5c8242008-01-24 02:22:38 -0800685 igb_driver_string, igb_driver_version);
686
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000687 pr_info("%s\n", igb_copyright);
Auke Kok9d5c8242008-01-24 02:22:38 -0800688
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700689#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700690 dca_register_notify(&dca_notifier);
691#endif
Alexander Duyckbbd98fe2009-01-31 00:52:30 -0800692 ret = pci_register_driver(&igb_driver);
Auke Kok9d5c8242008-01-24 02:22:38 -0800693 return ret;
694}
695
696module_init(igb_init_module);
697
698/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000699 * igb_exit_module - Driver Exit Cleanup Routine
Auke Kok9d5c8242008-01-24 02:22:38 -0800700 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000701 * igb_exit_module is called just before the driver is removed
702 * from memory.
Auke Kok9d5c8242008-01-24 02:22:38 -0800703 **/
704static void __exit igb_exit_module(void)
705{
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700706#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700707 dca_unregister_notify(&dca_notifier);
708#endif
Auke Kok9d5c8242008-01-24 02:22:38 -0800709 pci_unregister_driver(&igb_driver);
710}
711
712module_exit(igb_exit_module);
713
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800714#define Q_IDX_82576(i) (((i & 0x1) << 3) + (i >> 1))
715/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000716 * igb_cache_ring_register - Descriptor ring to register mapping
717 * @adapter: board private structure to initialize
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800718 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000719 * Once we know the feature-set enabled for the device, we'll cache
720 * the register offset the descriptor ring is assigned to.
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800721 **/
722static void igb_cache_ring_register(struct igb_adapter *adapter)
723{
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000724 int i = 0, j = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +0000725 u32 rbase_offset = adapter->vfs_allocated_count;
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800726
727 switch (adapter->hw.mac.type) {
728 case e1000_82576:
729 /* The queues are allocated for virtualization such that VF 0
730 * is allocated queues 0 and 8, VF 1 queues 1 and 9, etc.
731 * In order to avoid collision we start at the first free queue
732 * and continue consuming queues in the same sequence
733 */
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000734 if (adapter->vfs_allocated_count) {
Alexander Duycka99955f2009-11-12 18:37:19 +0000735 for (; i < adapter->rss_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000736 adapter->rx_ring[i]->reg_idx = rbase_offset +
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000737 Q_IDX_82576(i);
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000738 }
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800739 case e1000_82575:
Alexander Duyck55cac242009-11-19 12:42:21 +0000740 case e1000_82580:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000741 case e1000_i350:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000742 case e1000_i354:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000743 case e1000_i210:
744 case e1000_i211:
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800745 default:
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000746 for (; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000747 adapter->rx_ring[i]->reg_idx = rbase_offset + i;
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000748 for (; j < adapter->num_tx_queues; j++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000749 adapter->tx_ring[j]->reg_idx = rbase_offset + j;
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800750 break;
751 }
752}
753
Fujinaka, Todd22a8b292014-03-13 04:29:01 +0000754u32 igb_rd32(struct e1000_hw *hw, u32 reg)
755{
756 struct igb_adapter *igb = container_of(hw, struct igb_adapter, hw);
757 u8 __iomem *hw_addr = ACCESS_ONCE(hw->hw_addr);
758 u32 value = 0;
759
760 if (E1000_REMOVED(hw_addr))
761 return ~value;
762
763 value = readl(&hw_addr[reg]);
764
765 /* reads should not return all F's */
766 if (!(~value) && (!reg || !(~readl(hw_addr)))) {
767 struct net_device *netdev = igb->netdev;
768 hw->hw_addr = NULL;
769 netif_device_detach(netdev);
770 netdev_err(netdev, "PCIe link lost, device now detached\n");
771 }
772
773 return value;
774}
775
Alexander Duyck4be000c2011-08-26 07:45:52 +0000776/**
777 * igb_write_ivar - configure ivar for given MSI-X vector
778 * @hw: pointer to the HW structure
779 * @msix_vector: vector number we are allocating to a given ring
780 * @index: row index of IVAR register to write within IVAR table
781 * @offset: column offset of in IVAR, should be multiple of 8
782 *
783 * This function is intended to handle the writing of the IVAR register
784 * for adapters 82576 and newer. The IVAR table consists of 2 columns,
785 * each containing an cause allocation for an Rx and Tx ring, and a
786 * variable number of rows depending on the number of queues supported.
787 **/
788static void igb_write_ivar(struct e1000_hw *hw, int msix_vector,
789 int index, int offset)
790{
791 u32 ivar = array_rd32(E1000_IVAR0, index);
792
793 /* clear any bits that are currently set */
794 ivar &= ~((u32)0xFF << offset);
795
796 /* write vector and valid bit */
797 ivar |= (msix_vector | E1000_IVAR_VALID) << offset;
798
799 array_wr32(E1000_IVAR0, index, ivar);
800}
801
Auke Kok9d5c8242008-01-24 02:22:38 -0800802#define IGB_N0_QUEUE -1
Alexander Duyck047e0032009-10-27 15:49:27 +0000803static void igb_assign_vector(struct igb_q_vector *q_vector, int msix_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -0800804{
Alexander Duyck047e0032009-10-27 15:49:27 +0000805 struct igb_adapter *adapter = q_vector->adapter;
Auke Kok9d5c8242008-01-24 02:22:38 -0800806 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck047e0032009-10-27 15:49:27 +0000807 int rx_queue = IGB_N0_QUEUE;
808 int tx_queue = IGB_N0_QUEUE;
Alexander Duyck4be000c2011-08-26 07:45:52 +0000809 u32 msixbm = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +0000810
Alexander Duyck0ba82992011-08-26 07:45:47 +0000811 if (q_vector->rx.ring)
812 rx_queue = q_vector->rx.ring->reg_idx;
813 if (q_vector->tx.ring)
814 tx_queue = q_vector->tx.ring->reg_idx;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700815
816 switch (hw->mac.type) {
817 case e1000_82575:
Auke Kok9d5c8242008-01-24 02:22:38 -0800818 /* The 82575 assigns vectors using a bitmask, which matches the
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000819 * bitmask for the EICR/EIMS/EIMC registers. To assign one
820 * or more queues to a vector, we write the appropriate bits
821 * into the MSIXBM register for that vector.
822 */
Alexander Duyck047e0032009-10-27 15:49:27 +0000823 if (rx_queue > IGB_N0_QUEUE)
Auke Kok9d5c8242008-01-24 02:22:38 -0800824 msixbm = E1000_EICR_RX_QUEUE0 << rx_queue;
Alexander Duyck047e0032009-10-27 15:49:27 +0000825 if (tx_queue > IGB_N0_QUEUE)
Auke Kok9d5c8242008-01-24 02:22:38 -0800826 msixbm |= E1000_EICR_TX_QUEUE0 << tx_queue;
Carolyn Wybornycd14ef52013-12-10 07:58:34 +0000827 if (!(adapter->flags & IGB_FLAG_HAS_MSIX) && msix_vector == 0)
Alexander Duyckfeeb2722010-02-03 21:59:51 +0000828 msixbm |= E1000_EIMS_OTHER;
Auke Kok9d5c8242008-01-24 02:22:38 -0800829 array_wr32(E1000_MSIXBM(0), msix_vector, msixbm);
Alexander Duyck047e0032009-10-27 15:49:27 +0000830 q_vector->eims_value = msixbm;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700831 break;
832 case e1000_82576:
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000833 /* 82576 uses a table that essentially consists of 2 columns
Alexander Duyck4be000c2011-08-26 07:45:52 +0000834 * with 8 rows. The ordering is column-major so we use the
835 * lower 3 bits as the row index, and the 4th bit as the
836 * column offset.
837 */
838 if (rx_queue > IGB_N0_QUEUE)
839 igb_write_ivar(hw, msix_vector,
840 rx_queue & 0x7,
841 (rx_queue & 0x8) << 1);
842 if (tx_queue > IGB_N0_QUEUE)
843 igb_write_ivar(hw, msix_vector,
844 tx_queue & 0x7,
845 ((tx_queue & 0x8) << 1) + 8);
Alexander Duyck047e0032009-10-27 15:49:27 +0000846 q_vector->eims_value = 1 << msix_vector;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700847 break;
Alexander Duyck55cac242009-11-19 12:42:21 +0000848 case e1000_82580:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000849 case e1000_i350:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000850 case e1000_i354:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000851 case e1000_i210:
852 case e1000_i211:
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000853 /* On 82580 and newer adapters the scheme is similar to 82576
Alexander Duyck4be000c2011-08-26 07:45:52 +0000854 * however instead of ordering column-major we have things
855 * ordered row-major. So we traverse the table by using
856 * bit 0 as the column offset, and the remaining bits as the
857 * row index.
858 */
859 if (rx_queue > IGB_N0_QUEUE)
860 igb_write_ivar(hw, msix_vector,
861 rx_queue >> 1,
862 (rx_queue & 0x1) << 4);
863 if (tx_queue > IGB_N0_QUEUE)
864 igb_write_ivar(hw, msix_vector,
865 tx_queue >> 1,
866 ((tx_queue & 0x1) << 4) + 8);
Alexander Duyck55cac242009-11-19 12:42:21 +0000867 q_vector->eims_value = 1 << msix_vector;
868 break;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700869 default:
870 BUG();
871 break;
872 }
Alexander Duyck26b39272010-02-17 01:00:41 +0000873
874 /* add q_vector eims value to global eims_enable_mask */
875 adapter->eims_enable_mask |= q_vector->eims_value;
876
877 /* configure q_vector to set itr on first interrupt */
878 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -0800879}
880
881/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000882 * igb_configure_msix - Configure MSI-X hardware
883 * @adapter: board private structure to initialize
Auke Kok9d5c8242008-01-24 02:22:38 -0800884 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000885 * igb_configure_msix sets up the hardware to properly
886 * generate MSI-X interrupts.
Auke Kok9d5c8242008-01-24 02:22:38 -0800887 **/
888static void igb_configure_msix(struct igb_adapter *adapter)
889{
890 u32 tmp;
891 int i, vector = 0;
892 struct e1000_hw *hw = &adapter->hw;
893
894 adapter->eims_enable_mask = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -0800895
896 /* set vector for other causes, i.e. link changes */
Alexander Duyck2d064c02008-07-08 15:10:12 -0700897 switch (hw->mac.type) {
898 case e1000_82575:
Auke Kok9d5c8242008-01-24 02:22:38 -0800899 tmp = rd32(E1000_CTRL_EXT);
900 /* enable MSI-X PBA support*/
901 tmp |= E1000_CTRL_EXT_PBA_CLR;
902
903 /* Auto-Mask interrupts upon ICR read. */
904 tmp |= E1000_CTRL_EXT_EIAME;
905 tmp |= E1000_CTRL_EXT_IRCA;
906
907 wr32(E1000_CTRL_EXT, tmp);
Alexander Duyck047e0032009-10-27 15:49:27 +0000908
909 /* enable msix_other interrupt */
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000910 array_wr32(E1000_MSIXBM(0), vector++, E1000_EIMS_OTHER);
PJ Waskiewicz844290e2008-06-27 11:00:39 -0700911 adapter->eims_other = E1000_EIMS_OTHER;
Auke Kok9d5c8242008-01-24 02:22:38 -0800912
Alexander Duyck2d064c02008-07-08 15:10:12 -0700913 break;
914
915 case e1000_82576:
Alexander Duyck55cac242009-11-19 12:42:21 +0000916 case e1000_82580:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000917 case e1000_i350:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000918 case e1000_i354:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000919 case e1000_i210:
920 case e1000_i211:
Alexander Duyck047e0032009-10-27 15:49:27 +0000921 /* Turn on MSI-X capability first, or our settings
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000922 * won't stick. And it will take days to debug.
923 */
Alexander Duyck047e0032009-10-27 15:49:27 +0000924 wr32(E1000_GPIE, E1000_GPIE_MSIX_MODE |
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000925 E1000_GPIE_PBA | E1000_GPIE_EIAME |
926 E1000_GPIE_NSICR);
Alexander Duyck2d064c02008-07-08 15:10:12 -0700927
Alexander Duyck047e0032009-10-27 15:49:27 +0000928 /* enable msix_other interrupt */
929 adapter->eims_other = 1 << vector;
930 tmp = (vector++ | E1000_IVAR_VALID) << 8;
931
932 wr32(E1000_IVAR_MISC, tmp);
Alexander Duyck2d064c02008-07-08 15:10:12 -0700933 break;
934 default:
935 /* do nothing, since nothing else supports MSI-X */
936 break;
937 } /* switch (hw->mac.type) */
Alexander Duyck047e0032009-10-27 15:49:27 +0000938
939 adapter->eims_enable_mask |= adapter->eims_other;
940
Alexander Duyck26b39272010-02-17 01:00:41 +0000941 for (i = 0; i < adapter->num_q_vectors; i++)
942 igb_assign_vector(adapter->q_vector[i], vector++);
Alexander Duyck047e0032009-10-27 15:49:27 +0000943
Auke Kok9d5c8242008-01-24 02:22:38 -0800944 wrfl();
945}
946
947/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000948 * igb_request_msix - Initialize MSI-X interrupts
949 * @adapter: board private structure to initialize
Auke Kok9d5c8242008-01-24 02:22:38 -0800950 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000951 * igb_request_msix allocates MSI-X vectors and requests interrupts from the
952 * kernel.
Auke Kok9d5c8242008-01-24 02:22:38 -0800953 **/
954static int igb_request_msix(struct igb_adapter *adapter)
955{
956 struct net_device *netdev = adapter->netdev;
Alexander Duyck047e0032009-10-27 15:49:27 +0000957 struct e1000_hw *hw = &adapter->hw;
Stefan Assmann52285b72012-12-04 06:00:17 +0000958 int i, err = 0, vector = 0, free_vector = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -0800959
Auke Kok9d5c8242008-01-24 02:22:38 -0800960 err = request_irq(adapter->msix_entries[vector].vector,
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000961 igb_msix_other, 0, netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800962 if (err)
Stefan Assmann52285b72012-12-04 06:00:17 +0000963 goto err_out;
Alexander Duyck047e0032009-10-27 15:49:27 +0000964
965 for (i = 0; i < adapter->num_q_vectors; i++) {
966 struct igb_q_vector *q_vector = adapter->q_vector[i];
967
Stefan Assmann52285b72012-12-04 06:00:17 +0000968 vector++;
969
Alexander Duyck047e0032009-10-27 15:49:27 +0000970 q_vector->itr_register = hw->hw_addr + E1000_EITR(vector);
971
Alexander Duyck0ba82992011-08-26 07:45:47 +0000972 if (q_vector->rx.ring && q_vector->tx.ring)
Alexander Duyck047e0032009-10-27 15:49:27 +0000973 sprintf(q_vector->name, "%s-TxRx-%u", netdev->name,
Alexander Duyck0ba82992011-08-26 07:45:47 +0000974 q_vector->rx.ring->queue_index);
975 else if (q_vector->tx.ring)
Alexander Duyck047e0032009-10-27 15:49:27 +0000976 sprintf(q_vector->name, "%s-tx-%u", netdev->name,
Alexander Duyck0ba82992011-08-26 07:45:47 +0000977 q_vector->tx.ring->queue_index);
978 else if (q_vector->rx.ring)
Alexander Duyck047e0032009-10-27 15:49:27 +0000979 sprintf(q_vector->name, "%s-rx-%u", netdev->name,
Alexander Duyck0ba82992011-08-26 07:45:47 +0000980 q_vector->rx.ring->queue_index);
Alexander Duyck047e0032009-10-27 15:49:27 +0000981 else
982 sprintf(q_vector->name, "%s-unused", netdev->name);
983
984 err = request_irq(adapter->msix_entries[vector].vector,
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000985 igb_msix_ring, 0, q_vector->name,
986 q_vector);
Alexander Duyck047e0032009-10-27 15:49:27 +0000987 if (err)
Stefan Assmann52285b72012-12-04 06:00:17 +0000988 goto err_free;
Alexander Duyck047e0032009-10-27 15:49:27 +0000989 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800990
Auke Kok9d5c8242008-01-24 02:22:38 -0800991 igb_configure_msix(adapter);
992 return 0;
Stefan Assmann52285b72012-12-04 06:00:17 +0000993
994err_free:
995 /* free already assigned IRQs */
996 free_irq(adapter->msix_entries[free_vector++].vector, adapter);
997
998 vector--;
999 for (i = 0; i < vector; i++) {
1000 free_irq(adapter->msix_entries[free_vector++].vector,
1001 adapter->q_vector[i]);
1002 }
1003err_out:
Auke Kok9d5c8242008-01-24 02:22:38 -08001004 return err;
1005}
1006
Alexander Duyck047e0032009-10-27 15:49:27 +00001007/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001008 * igb_free_q_vector - Free memory allocated for specific interrupt vector
1009 * @adapter: board private structure to initialize
1010 * @v_idx: Index of vector to be freed
Alexander Duyck5536d212012-09-25 00:31:17 +00001011 *
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001012 * This function frees the memory allocated to the q_vector.
Alexander Duyck5536d212012-09-25 00:31:17 +00001013 **/
1014static void igb_free_q_vector(struct igb_adapter *adapter, int v_idx)
1015{
1016 struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
1017
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001018 adapter->q_vector[v_idx] = NULL;
1019
1020 /* igb_get_stats64() might access the rings on this vector,
1021 * we must wait a grace period before freeing it.
1022 */
1023 kfree_rcu(q_vector, rcu);
1024}
1025
1026/**
1027 * igb_reset_q_vector - Reset config for interrupt vector
1028 * @adapter: board private structure to initialize
1029 * @v_idx: Index of vector to be reset
1030 *
1031 * If NAPI is enabled it will delete any references to the
1032 * NAPI struct. This is preparation for igb_free_q_vector.
1033 **/
1034static void igb_reset_q_vector(struct igb_adapter *adapter, int v_idx)
1035{
1036 struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
1037
Alexander Duyck5536d212012-09-25 00:31:17 +00001038 if (q_vector->tx.ring)
1039 adapter->tx_ring[q_vector->tx.ring->queue_index] = NULL;
1040
1041 if (q_vector->rx.ring)
1042 adapter->tx_ring[q_vector->rx.ring->queue_index] = NULL;
1043
Alexander Duyck5536d212012-09-25 00:31:17 +00001044 netif_napi_del(&q_vector->napi);
1045
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001046}
1047
1048static void igb_reset_interrupt_capability(struct igb_adapter *adapter)
1049{
1050 int v_idx = adapter->num_q_vectors;
1051
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00001052 if (adapter->flags & IGB_FLAG_HAS_MSIX)
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001053 pci_disable_msix(adapter->pdev);
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00001054 else if (adapter->flags & IGB_FLAG_HAS_MSI)
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001055 pci_disable_msi(adapter->pdev);
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001056
1057 while (v_idx--)
1058 igb_reset_q_vector(adapter, v_idx);
Alexander Duyck5536d212012-09-25 00:31:17 +00001059}
1060
1061/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001062 * igb_free_q_vectors - Free memory allocated for interrupt vectors
1063 * @adapter: board private structure to initialize
Alexander Duyck047e0032009-10-27 15:49:27 +00001064 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001065 * This function frees the memory allocated to the q_vectors. In addition if
1066 * NAPI is enabled it will delete any references to the NAPI struct prior
1067 * to freeing the q_vector.
Alexander Duyck047e0032009-10-27 15:49:27 +00001068 **/
1069static void igb_free_q_vectors(struct igb_adapter *adapter)
1070{
Alexander Duyck5536d212012-09-25 00:31:17 +00001071 int v_idx = adapter->num_q_vectors;
Alexander Duyck047e0032009-10-27 15:49:27 +00001072
Alexander Duyck5536d212012-09-25 00:31:17 +00001073 adapter->num_tx_queues = 0;
1074 adapter->num_rx_queues = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +00001075 adapter->num_q_vectors = 0;
Alexander Duyck5536d212012-09-25 00:31:17 +00001076
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001077 while (v_idx--) {
1078 igb_reset_q_vector(adapter, v_idx);
Alexander Duyck5536d212012-09-25 00:31:17 +00001079 igb_free_q_vector(adapter, v_idx);
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001080 }
Alexander Duyck047e0032009-10-27 15:49:27 +00001081}
1082
1083/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001084 * igb_clear_interrupt_scheme - reset the device to a state of no interrupts
1085 * @adapter: board private structure to initialize
Alexander Duyck047e0032009-10-27 15:49:27 +00001086 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001087 * This function resets the device so that it has 0 Rx queues, Tx queues, and
1088 * MSI-X interrupts allocated.
Alexander Duyck047e0032009-10-27 15:49:27 +00001089 */
1090static void igb_clear_interrupt_scheme(struct igb_adapter *adapter)
1091{
Alexander Duyck047e0032009-10-27 15:49:27 +00001092 igb_free_q_vectors(adapter);
1093 igb_reset_interrupt_capability(adapter);
1094}
Auke Kok9d5c8242008-01-24 02:22:38 -08001095
1096/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001097 * igb_set_interrupt_capability - set MSI or MSI-X if supported
1098 * @adapter: board private structure to initialize
1099 * @msix: boolean value of MSIX capability
Auke Kok9d5c8242008-01-24 02:22:38 -08001100 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001101 * Attempt to configure interrupts using the best available
1102 * capabilities of the hardware and kernel.
Auke Kok9d5c8242008-01-24 02:22:38 -08001103 **/
Stefan Assmann53c7d062012-12-04 06:00:12 +00001104static void igb_set_interrupt_capability(struct igb_adapter *adapter, bool msix)
Auke Kok9d5c8242008-01-24 02:22:38 -08001105{
1106 int err;
1107 int numvecs, i;
1108
Stefan Assmann53c7d062012-12-04 06:00:12 +00001109 if (!msix)
1110 goto msi_only;
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00001111 adapter->flags |= IGB_FLAG_HAS_MSIX;
Stefan Assmann53c7d062012-12-04 06:00:12 +00001112
Alexander Duyck83b71802009-02-06 23:15:45 +00001113 /* Number of supported queues. */
Alexander Duycka99955f2009-11-12 18:37:19 +00001114 adapter->num_rx_queues = adapter->rss_queues;
Greg Rose5fa85172010-07-01 13:38:16 +00001115 if (adapter->vfs_allocated_count)
1116 adapter->num_tx_queues = 1;
1117 else
1118 adapter->num_tx_queues = adapter->rss_queues;
Alexander Duyck83b71802009-02-06 23:15:45 +00001119
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001120 /* start with one vector for every Rx queue */
Alexander Duyck047e0032009-10-27 15:49:27 +00001121 numvecs = adapter->num_rx_queues;
1122
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001123 /* if Tx handler is separate add 1 for every Tx queue */
Alexander Duycka99955f2009-11-12 18:37:19 +00001124 if (!(adapter->flags & IGB_FLAG_QUEUE_PAIRS))
1125 numvecs += adapter->num_tx_queues;
Alexander Duyck047e0032009-10-27 15:49:27 +00001126
1127 /* store the number of vectors reserved for queues */
1128 adapter->num_q_vectors = numvecs;
1129
1130 /* add 1 vector for link status interrupts */
1131 numvecs++;
Auke Kok9d5c8242008-01-24 02:22:38 -08001132 for (i = 0; i < numvecs; i++)
1133 adapter->msix_entries[i].entry = i;
1134
Alexander Gordeev479d02d2014-02-18 11:11:43 +01001135 err = pci_enable_msix_range(adapter->pdev,
1136 adapter->msix_entries,
1137 numvecs,
1138 numvecs);
1139 if (err > 0)
Alexander Duyck0c2cc022012-09-25 00:31:22 +00001140 return;
Auke Kok9d5c8242008-01-24 02:22:38 -08001141
1142 igb_reset_interrupt_capability(adapter);
1143
1144 /* If we can't do MSI-X, try MSI */
1145msi_only:
Alexander Duyck2a3abf62009-04-07 14:37:52 +00001146#ifdef CONFIG_PCI_IOV
1147 /* disable SR-IOV for non MSI-X configurations */
1148 if (adapter->vf_data) {
1149 struct e1000_hw *hw = &adapter->hw;
1150 /* disable iov and allow time for transactions to clear */
1151 pci_disable_sriov(adapter->pdev);
1152 msleep(500);
1153
1154 kfree(adapter->vf_data);
1155 adapter->vf_data = NULL;
1156 wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001157 wrfl();
Alexander Duyck2a3abf62009-04-07 14:37:52 +00001158 msleep(100);
1159 dev_info(&adapter->pdev->dev, "IOV Disabled\n");
1160 }
1161#endif
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001162 adapter->vfs_allocated_count = 0;
Alexander Duycka99955f2009-11-12 18:37:19 +00001163 adapter->rss_queues = 1;
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001164 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
Auke Kok9d5c8242008-01-24 02:22:38 -08001165 adapter->num_rx_queues = 1;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07001166 adapter->num_tx_queues = 1;
Alexander Duyck047e0032009-10-27 15:49:27 +00001167 adapter->num_q_vectors = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08001168 if (!pci_enable_msi(adapter->pdev))
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001169 adapter->flags |= IGB_FLAG_HAS_MSI;
Auke Kok9d5c8242008-01-24 02:22:38 -08001170}
1171
Alexander Duyck5536d212012-09-25 00:31:17 +00001172static void igb_add_ring(struct igb_ring *ring,
1173 struct igb_ring_container *head)
1174{
1175 head->ring = ring;
1176 head->count++;
1177}
1178
1179/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001180 * igb_alloc_q_vector - Allocate memory for a single interrupt vector
1181 * @adapter: board private structure to initialize
1182 * @v_count: q_vectors allocated on adapter, used for ring interleaving
1183 * @v_idx: index of vector in adapter struct
1184 * @txr_count: total number of Tx rings to allocate
1185 * @txr_idx: index of first Tx ring to allocate
1186 * @rxr_count: total number of Rx rings to allocate
1187 * @rxr_idx: index of first Rx ring to allocate
Alexander Duyck5536d212012-09-25 00:31:17 +00001188 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001189 * We allocate one q_vector. If allocation fails we return -ENOMEM.
Alexander Duyck5536d212012-09-25 00:31:17 +00001190 **/
1191static int igb_alloc_q_vector(struct igb_adapter *adapter,
1192 int v_count, int v_idx,
1193 int txr_count, int txr_idx,
1194 int rxr_count, int rxr_idx)
1195{
1196 struct igb_q_vector *q_vector;
1197 struct igb_ring *ring;
1198 int ring_count, size;
1199
1200 /* igb only supports 1 Tx and/or 1 Rx queue per vector */
1201 if (txr_count > 1 || rxr_count > 1)
1202 return -ENOMEM;
1203
1204 ring_count = txr_count + rxr_count;
1205 size = sizeof(struct igb_q_vector) +
1206 (sizeof(struct igb_ring) * ring_count);
1207
1208 /* allocate q_vector and rings */
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001209 q_vector = adapter->q_vector[v_idx];
1210 if (!q_vector)
1211 q_vector = kzalloc(size, GFP_KERNEL);
Alexander Duyck5536d212012-09-25 00:31:17 +00001212 if (!q_vector)
1213 return -ENOMEM;
1214
1215 /* initialize NAPI */
1216 netif_napi_add(adapter->netdev, &q_vector->napi,
1217 igb_poll, 64);
1218
1219 /* tie q_vector and adapter together */
1220 adapter->q_vector[v_idx] = q_vector;
1221 q_vector->adapter = adapter;
1222
1223 /* initialize work limits */
1224 q_vector->tx.work_limit = adapter->tx_work_limit;
1225
1226 /* initialize ITR configuration */
1227 q_vector->itr_register = adapter->hw.hw_addr + E1000_EITR(0);
1228 q_vector->itr_val = IGB_START_ITR;
1229
1230 /* initialize pointer to rings */
1231 ring = q_vector->ring;
1232
Alexander Duyck4e2276672013-02-12 02:31:01 +00001233 /* intialize ITR */
1234 if (rxr_count) {
1235 /* rx or rx/tx vector */
1236 if (!adapter->rx_itr_setting || adapter->rx_itr_setting > 3)
1237 q_vector->itr_val = adapter->rx_itr_setting;
1238 } else {
1239 /* tx only vector */
1240 if (!adapter->tx_itr_setting || adapter->tx_itr_setting > 3)
1241 q_vector->itr_val = adapter->tx_itr_setting;
1242 }
1243
Alexander Duyck5536d212012-09-25 00:31:17 +00001244 if (txr_count) {
1245 /* assign generic ring traits */
1246 ring->dev = &adapter->pdev->dev;
1247 ring->netdev = adapter->netdev;
1248
1249 /* configure backlink on ring */
1250 ring->q_vector = q_vector;
1251
1252 /* update q_vector Tx values */
1253 igb_add_ring(ring, &q_vector->tx);
1254
1255 /* For 82575, context index must be unique per ring. */
1256 if (adapter->hw.mac.type == e1000_82575)
1257 set_bit(IGB_RING_FLAG_TX_CTX_IDX, &ring->flags);
1258
1259 /* apply Tx specific ring traits */
1260 ring->count = adapter->tx_ring_count;
1261 ring->queue_index = txr_idx;
1262
John Stultz827da442013-10-07 15:51:58 -07001263 u64_stats_init(&ring->tx_syncp);
1264 u64_stats_init(&ring->tx_syncp2);
1265
Alexander Duyck5536d212012-09-25 00:31:17 +00001266 /* assign ring to adapter */
1267 adapter->tx_ring[txr_idx] = ring;
1268
1269 /* push pointer to next ring */
1270 ring++;
1271 }
1272
1273 if (rxr_count) {
1274 /* assign generic ring traits */
1275 ring->dev = &adapter->pdev->dev;
1276 ring->netdev = adapter->netdev;
1277
1278 /* configure backlink on ring */
1279 ring->q_vector = q_vector;
1280
1281 /* update q_vector Rx values */
1282 igb_add_ring(ring, &q_vector->rx);
1283
1284 /* set flag indicating ring supports SCTP checksum offload */
1285 if (adapter->hw.mac.type >= e1000_82576)
1286 set_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags);
1287
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00001288 /*
1289 * On i350, i354, i210, and i211, loopback VLAN packets
Alexander Duyck5536d212012-09-25 00:31:17 +00001290 * have the tag byte-swapped.
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001291 */
Alexander Duyck5536d212012-09-25 00:31:17 +00001292 if (adapter->hw.mac.type >= e1000_i350)
1293 set_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &ring->flags);
1294
1295 /* apply Rx specific ring traits */
1296 ring->count = adapter->rx_ring_count;
1297 ring->queue_index = rxr_idx;
1298
John Stultz827da442013-10-07 15:51:58 -07001299 u64_stats_init(&ring->rx_syncp);
1300
Alexander Duyck5536d212012-09-25 00:31:17 +00001301 /* assign ring to adapter */
1302 adapter->rx_ring[rxr_idx] = ring;
1303 }
1304
1305 return 0;
1306}
1307
1308
Auke Kok9d5c8242008-01-24 02:22:38 -08001309/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001310 * igb_alloc_q_vectors - Allocate memory for interrupt vectors
1311 * @adapter: board private structure to initialize
Alexander Duyck047e0032009-10-27 15:49:27 +00001312 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001313 * We allocate one q_vector per queue interrupt. If allocation fails we
1314 * return -ENOMEM.
Alexander Duyck047e0032009-10-27 15:49:27 +00001315 **/
1316static int igb_alloc_q_vectors(struct igb_adapter *adapter)
1317{
Alexander Duyck5536d212012-09-25 00:31:17 +00001318 int q_vectors = adapter->num_q_vectors;
1319 int rxr_remaining = adapter->num_rx_queues;
1320 int txr_remaining = adapter->num_tx_queues;
1321 int rxr_idx = 0, txr_idx = 0, v_idx = 0;
1322 int err;
Alexander Duyck047e0032009-10-27 15:49:27 +00001323
Alexander Duyck5536d212012-09-25 00:31:17 +00001324 if (q_vectors >= (rxr_remaining + txr_remaining)) {
1325 for (; rxr_remaining; v_idx++) {
1326 err = igb_alloc_q_vector(adapter, q_vectors, v_idx,
1327 0, 0, 1, rxr_idx);
1328
1329 if (err)
1330 goto err_out;
1331
1332 /* update counts and index */
1333 rxr_remaining--;
1334 rxr_idx++;
1335 }
1336 }
1337
1338 for (; v_idx < q_vectors; v_idx++) {
1339 int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - v_idx);
1340 int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - v_idx);
1341 err = igb_alloc_q_vector(adapter, q_vectors, v_idx,
1342 tqpv, txr_idx, rqpv, rxr_idx);
1343
1344 if (err)
Alexander Duyck047e0032009-10-27 15:49:27 +00001345 goto err_out;
Alexander Duyck5536d212012-09-25 00:31:17 +00001346
1347 /* update counts and index */
1348 rxr_remaining -= rqpv;
1349 txr_remaining -= tqpv;
1350 rxr_idx++;
1351 txr_idx++;
Alexander Duyck047e0032009-10-27 15:49:27 +00001352 }
Alexander Duyck81c2fc22011-08-26 07:45:20 +00001353
Alexander Duyck047e0032009-10-27 15:49:27 +00001354 return 0;
1355
1356err_out:
Alexander Duyck5536d212012-09-25 00:31:17 +00001357 adapter->num_tx_queues = 0;
1358 adapter->num_rx_queues = 0;
1359 adapter->num_q_vectors = 0;
1360
1361 while (v_idx--)
1362 igb_free_q_vector(adapter, v_idx);
1363
Alexander Duyck047e0032009-10-27 15:49:27 +00001364 return -ENOMEM;
1365}
1366
Alexander Duyck047e0032009-10-27 15:49:27 +00001367/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001368 * igb_init_interrupt_scheme - initialize interrupts, allocate queues/vectors
1369 * @adapter: board private structure to initialize
1370 * @msix: boolean value of MSIX capability
Alexander Duyck047e0032009-10-27 15:49:27 +00001371 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001372 * This function initializes the interrupts and allocates all of the queues.
Alexander Duyck047e0032009-10-27 15:49:27 +00001373 **/
Stefan Assmann53c7d062012-12-04 06:00:12 +00001374static int igb_init_interrupt_scheme(struct igb_adapter *adapter, bool msix)
Alexander Duyck047e0032009-10-27 15:49:27 +00001375{
1376 struct pci_dev *pdev = adapter->pdev;
1377 int err;
1378
Stefan Assmann53c7d062012-12-04 06:00:12 +00001379 igb_set_interrupt_capability(adapter, msix);
Alexander Duyck047e0032009-10-27 15:49:27 +00001380
1381 err = igb_alloc_q_vectors(adapter);
1382 if (err) {
1383 dev_err(&pdev->dev, "Unable to allocate memory for vectors\n");
1384 goto err_alloc_q_vectors;
1385 }
1386
Alexander Duyck5536d212012-09-25 00:31:17 +00001387 igb_cache_ring_register(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +00001388
1389 return 0;
Alexander Duyck5536d212012-09-25 00:31:17 +00001390
Alexander Duyck047e0032009-10-27 15:49:27 +00001391err_alloc_q_vectors:
1392 igb_reset_interrupt_capability(adapter);
1393 return err;
1394}
1395
1396/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001397 * igb_request_irq - initialize interrupts
1398 * @adapter: board private structure to initialize
Auke Kok9d5c8242008-01-24 02:22:38 -08001399 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001400 * Attempts to configure interrupts using the best available
1401 * capabilities of the hardware and kernel.
Auke Kok9d5c8242008-01-24 02:22:38 -08001402 **/
1403static int igb_request_irq(struct igb_adapter *adapter)
1404{
1405 struct net_device *netdev = adapter->netdev;
Alexander Duyck047e0032009-10-27 15:49:27 +00001406 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08001407 int err = 0;
1408
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00001409 if (adapter->flags & IGB_FLAG_HAS_MSIX) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001410 err = igb_request_msix(adapter);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001411 if (!err)
Auke Kok9d5c8242008-01-24 02:22:38 -08001412 goto request_done;
Auke Kok9d5c8242008-01-24 02:22:38 -08001413 /* fall back to MSI */
Alexander Duyck5536d212012-09-25 00:31:17 +00001414 igb_free_all_tx_resources(adapter);
1415 igb_free_all_rx_resources(adapter);
Stefan Assmann53c7d062012-12-04 06:00:12 +00001416
Alexander Duyck047e0032009-10-27 15:49:27 +00001417 igb_clear_interrupt_scheme(adapter);
Stefan Assmann53c7d062012-12-04 06:00:12 +00001418 err = igb_init_interrupt_scheme(adapter, false);
1419 if (err)
Alexander Duyck047e0032009-10-27 15:49:27 +00001420 goto request_done;
Stefan Assmann53c7d062012-12-04 06:00:12 +00001421
Alexander Duyck047e0032009-10-27 15:49:27 +00001422 igb_setup_all_tx_resources(adapter);
1423 igb_setup_all_rx_resources(adapter);
Stefan Assmann53c7d062012-12-04 06:00:12 +00001424 igb_configure(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001425 }
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001426
Alexander Duyckc74d5882011-08-26 07:46:45 +00001427 igb_assign_vector(adapter->q_vector[0], 0);
1428
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001429 if (adapter->flags & IGB_FLAG_HAS_MSI) {
Alexander Duyckc74d5882011-08-26 07:46:45 +00001430 err = request_irq(pdev->irq, igb_intr_msi, 0,
Alexander Duyck047e0032009-10-27 15:49:27 +00001431 netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001432 if (!err)
1433 goto request_done;
Alexander Duyck047e0032009-10-27 15:49:27 +00001434
Auke Kok9d5c8242008-01-24 02:22:38 -08001435 /* fall back to legacy interrupts */
1436 igb_reset_interrupt_capability(adapter);
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001437 adapter->flags &= ~IGB_FLAG_HAS_MSI;
Auke Kok9d5c8242008-01-24 02:22:38 -08001438 }
1439
Alexander Duyckc74d5882011-08-26 07:46:45 +00001440 err = request_irq(pdev->irq, igb_intr, IRQF_SHARED,
Alexander Duyck047e0032009-10-27 15:49:27 +00001441 netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001442
Andy Gospodarek6cb5e572008-02-15 14:05:25 -08001443 if (err)
Alexander Duyckc74d5882011-08-26 07:46:45 +00001444 dev_err(&pdev->dev, "Error %d getting interrupt\n",
Auke Kok9d5c8242008-01-24 02:22:38 -08001445 err);
Auke Kok9d5c8242008-01-24 02:22:38 -08001446
1447request_done:
1448 return err;
1449}
1450
1451static void igb_free_irq(struct igb_adapter *adapter)
1452{
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00001453 if (adapter->flags & IGB_FLAG_HAS_MSIX) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001454 int vector = 0, i;
1455
Alexander Duyck047e0032009-10-27 15:49:27 +00001456 free_irq(adapter->msix_entries[vector++].vector, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001457
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00001458 for (i = 0; i < adapter->num_q_vectors; i++)
Alexander Duyck047e0032009-10-27 15:49:27 +00001459 free_irq(adapter->msix_entries[vector++].vector,
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00001460 adapter->q_vector[i]);
Alexander Duyck047e0032009-10-27 15:49:27 +00001461 } else {
1462 free_irq(adapter->pdev->irq, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001463 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001464}
1465
1466/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001467 * igb_irq_disable - Mask off interrupt generation on the NIC
1468 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08001469 **/
1470static void igb_irq_disable(struct igb_adapter *adapter)
1471{
1472 struct e1000_hw *hw = &adapter->hw;
1473
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001474 /* we need to be careful when disabling interrupts. The VFs are also
Alexander Duyck25568a52009-10-27 23:49:59 +00001475 * mapped into these registers and so clearing the bits can cause
1476 * issues on the VF drivers so we only need to clear what we set
1477 */
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00001478 if (adapter->flags & IGB_FLAG_HAS_MSIX) {
Alexander Duyck2dfd1212009-09-03 14:49:15 +00001479 u32 regval = rd32(E1000_EIAM);
1480 wr32(E1000_EIAM, regval & ~adapter->eims_enable_mask);
1481 wr32(E1000_EIMC, adapter->eims_enable_mask);
1482 regval = rd32(E1000_EIAC);
1483 wr32(E1000_EIAC, regval & ~adapter->eims_enable_mask);
Auke Kok9d5c8242008-01-24 02:22:38 -08001484 }
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001485
1486 wr32(E1000_IAM, 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08001487 wr32(E1000_IMC, ~0);
1488 wrfl();
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00001489 if (adapter->flags & IGB_FLAG_HAS_MSIX) {
Emil Tantilov81a61852010-08-02 14:40:52 +00001490 int i;
1491 for (i = 0; i < adapter->num_q_vectors; i++)
1492 synchronize_irq(adapter->msix_entries[i].vector);
1493 } else {
1494 synchronize_irq(adapter->pdev->irq);
1495 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001496}
1497
1498/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001499 * igb_irq_enable - Enable default interrupt generation settings
1500 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08001501 **/
1502static void igb_irq_enable(struct igb_adapter *adapter)
1503{
1504 struct e1000_hw *hw = &adapter->hw;
1505
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00001506 if (adapter->flags & IGB_FLAG_HAS_MSIX) {
Alexander Duyck06218a82011-08-26 07:46:55 +00001507 u32 ims = E1000_IMS_LSC | E1000_IMS_DOUTSYNC | E1000_IMS_DRSTA;
Alexander Duyck2dfd1212009-09-03 14:49:15 +00001508 u32 regval = rd32(E1000_EIAC);
1509 wr32(E1000_EIAC, regval | adapter->eims_enable_mask);
1510 regval = rd32(E1000_EIAM);
1511 wr32(E1000_EIAM, regval | adapter->eims_enable_mask);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001512 wr32(E1000_EIMS, adapter->eims_enable_mask);
Alexander Duyck25568a52009-10-27 23:49:59 +00001513 if (adapter->vfs_allocated_count) {
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001514 wr32(E1000_MBVFIMR, 0xFF);
Alexander Duyck25568a52009-10-27 23:49:59 +00001515 ims |= E1000_IMS_VMMB;
1516 }
1517 wr32(E1000_IMS, ims);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001518 } else {
Alexander Duyck55cac242009-11-19 12:42:21 +00001519 wr32(E1000_IMS, IMS_ENABLE_MASK |
1520 E1000_IMS_DRSTA);
1521 wr32(E1000_IAM, IMS_ENABLE_MASK |
1522 E1000_IMS_DRSTA);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001523 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001524}
1525
1526static void igb_update_mng_vlan(struct igb_adapter *adapter)
1527{
Alexander Duyck51466232009-10-27 23:47:35 +00001528 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08001529 u16 vid = adapter->hw.mng_cookie.vlan_id;
1530 u16 old_vid = adapter->mng_vlan_id;
Auke Kok9d5c8242008-01-24 02:22:38 -08001531
Alexander Duyck51466232009-10-27 23:47:35 +00001532 if (hw->mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN) {
1533 /* add VID to filter table */
1534 igb_vfta_set(hw, vid, true);
1535 adapter->mng_vlan_id = vid;
1536 } else {
1537 adapter->mng_vlan_id = IGB_MNG_VLAN_NONE;
1538 }
1539
1540 if ((old_vid != (u16)IGB_MNG_VLAN_NONE) &&
1541 (vid != old_vid) &&
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00001542 !test_bit(old_vid, adapter->active_vlans)) {
Alexander Duyck51466232009-10-27 23:47:35 +00001543 /* remove VID from filter table */
1544 igb_vfta_set(hw, old_vid, false);
Auke Kok9d5c8242008-01-24 02:22:38 -08001545 }
1546}
1547
1548/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001549 * igb_release_hw_control - release control of the h/w to f/w
1550 * @adapter: address of board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08001551 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001552 * igb_release_hw_control resets CTRL_EXT:DRV_LOAD bit.
1553 * For ASF and Pass Through versions of f/w this means that the
1554 * driver is no longer loaded.
Auke Kok9d5c8242008-01-24 02:22:38 -08001555 **/
1556static void igb_release_hw_control(struct igb_adapter *adapter)
1557{
1558 struct e1000_hw *hw = &adapter->hw;
1559 u32 ctrl_ext;
1560
1561 /* Let firmware take over control of h/w */
1562 ctrl_ext = rd32(E1000_CTRL_EXT);
1563 wr32(E1000_CTRL_EXT,
1564 ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD);
1565}
1566
Auke Kok9d5c8242008-01-24 02:22:38 -08001567/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001568 * igb_get_hw_control - get control of the h/w from f/w
1569 * @adapter: address of board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08001570 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001571 * igb_get_hw_control sets CTRL_EXT:DRV_LOAD bit.
1572 * For ASF and Pass Through versions of f/w this means that
1573 * the driver is loaded.
Auke Kok9d5c8242008-01-24 02:22:38 -08001574 **/
1575static void igb_get_hw_control(struct igb_adapter *adapter)
1576{
1577 struct e1000_hw *hw = &adapter->hw;
1578 u32 ctrl_ext;
1579
1580 /* Let firmware know the driver has taken over */
1581 ctrl_ext = rd32(E1000_CTRL_EXT);
1582 wr32(E1000_CTRL_EXT,
1583 ctrl_ext | E1000_CTRL_EXT_DRV_LOAD);
1584}
1585
Auke Kok9d5c8242008-01-24 02:22:38 -08001586/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001587 * igb_configure - configure the hardware for RX and TX
1588 * @adapter: private board structure
Auke Kok9d5c8242008-01-24 02:22:38 -08001589 **/
1590static void igb_configure(struct igb_adapter *adapter)
1591{
1592 struct net_device *netdev = adapter->netdev;
1593 int i;
1594
1595 igb_get_hw_control(adapter);
Alexander Duyckff41f8d2009-09-03 14:48:56 +00001596 igb_set_rx_mode(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001597
1598 igb_restore_vlan(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001599
Alexander Duyck85b430b2009-10-27 15:50:29 +00001600 igb_setup_tctl(adapter);
Alexander Duyck06cf2662009-10-27 15:53:25 +00001601 igb_setup_mrqc(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001602 igb_setup_rctl(adapter);
Alexander Duyck85b430b2009-10-27 15:50:29 +00001603
1604 igb_configure_tx(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001605 igb_configure_rx(adapter);
Alexander Duyck662d7202008-06-27 11:00:29 -07001606
1607 igb_rx_fifo_flush_82575(&adapter->hw);
1608
Alexander Duyckc493ea42009-03-20 00:16:50 +00001609 /* call igb_desc_unused which always leaves
Auke Kok9d5c8242008-01-24 02:22:38 -08001610 * at least 1 descriptor unused to make sure
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001611 * next_to_use != next_to_clean
1612 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001613 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00001614 struct igb_ring *ring = adapter->rx_ring[i];
Alexander Duyckcd392f52011-08-26 07:43:59 +00001615 igb_alloc_rx_buffers(ring, igb_desc_unused(ring));
Auke Kok9d5c8242008-01-24 02:22:38 -08001616 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001617}
1618
Nick Nunley88a268c2010-02-17 01:01:59 +00001619/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001620 * igb_power_up_link - Power up the phy/serdes link
1621 * @adapter: address of board private structure
Nick Nunley88a268c2010-02-17 01:01:59 +00001622 **/
1623void igb_power_up_link(struct igb_adapter *adapter)
1624{
Akeem G. Abodunrin76886592012-07-17 04:51:18 +00001625 igb_reset_phy(&adapter->hw);
1626
Nick Nunley88a268c2010-02-17 01:01:59 +00001627 if (adapter->hw.phy.media_type == e1000_media_type_copper)
1628 igb_power_up_phy_copper(&adapter->hw);
1629 else
1630 igb_power_up_serdes_link_82575(&adapter->hw);
1631}
1632
1633/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001634 * igb_power_down_link - Power down the phy/serdes link
1635 * @adapter: address of board private structure
Nick Nunley88a268c2010-02-17 01:01:59 +00001636 */
1637static void igb_power_down_link(struct igb_adapter *adapter)
1638{
1639 if (adapter->hw.phy.media_type == e1000_media_type_copper)
1640 igb_power_down_phy_copper_82575(&adapter->hw);
1641 else
1642 igb_shutdown_serdes_link_82575(&adapter->hw);
1643}
Auke Kok9d5c8242008-01-24 02:22:38 -08001644
1645/**
Carolyn Wyborny56cec242013-10-17 05:36:26 +00001646 * Detect and switch function for Media Auto Sense
1647 * @adapter: address of the board private structure
1648 **/
1649static void igb_check_swap_media(struct igb_adapter *adapter)
1650{
1651 struct e1000_hw *hw = &adapter->hw;
1652 u32 ctrl_ext, connsw;
1653 bool swap_now = false;
1654
1655 ctrl_ext = rd32(E1000_CTRL_EXT);
1656 connsw = rd32(E1000_CONNSW);
1657
1658 /* need to live swap if current media is copper and we have fiber/serdes
1659 * to go to.
1660 */
1661
1662 if ((hw->phy.media_type == e1000_media_type_copper) &&
1663 (!(connsw & E1000_CONNSW_AUTOSENSE_EN))) {
1664 swap_now = true;
1665 } else if (!(connsw & E1000_CONNSW_SERDESD)) {
1666 /* copper signal takes time to appear */
1667 if (adapter->copper_tries < 4) {
1668 adapter->copper_tries++;
1669 connsw |= E1000_CONNSW_AUTOSENSE_CONF;
1670 wr32(E1000_CONNSW, connsw);
1671 return;
1672 } else {
1673 adapter->copper_tries = 0;
1674 if ((connsw & E1000_CONNSW_PHYSD) &&
1675 (!(connsw & E1000_CONNSW_PHY_PDN))) {
1676 swap_now = true;
1677 connsw &= ~E1000_CONNSW_AUTOSENSE_CONF;
1678 wr32(E1000_CONNSW, connsw);
1679 }
1680 }
1681 }
1682
1683 if (!swap_now)
1684 return;
1685
1686 switch (hw->phy.media_type) {
1687 case e1000_media_type_copper:
1688 netdev_info(adapter->netdev,
1689 "MAS: changing media to fiber/serdes\n");
1690 ctrl_ext |=
1691 E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES;
1692 adapter->flags |= IGB_FLAG_MEDIA_RESET;
1693 adapter->copper_tries = 0;
1694 break;
1695 case e1000_media_type_internal_serdes:
1696 case e1000_media_type_fiber:
1697 netdev_info(adapter->netdev,
1698 "MAS: changing media to copper\n");
1699 ctrl_ext &=
1700 ~E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES;
1701 adapter->flags |= IGB_FLAG_MEDIA_RESET;
1702 break;
1703 default:
1704 /* shouldn't get here during regular operation */
1705 netdev_err(adapter->netdev,
1706 "AMS: Invalid media type found, returning\n");
1707 break;
1708 }
1709 wr32(E1000_CTRL_EXT, ctrl_ext);
1710}
1711
1712/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001713 * igb_up - Open the interface and prepare it to handle traffic
1714 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08001715 **/
Auke Kok9d5c8242008-01-24 02:22:38 -08001716int igb_up(struct igb_adapter *adapter)
1717{
1718 struct e1000_hw *hw = &adapter->hw;
1719 int i;
1720
1721 /* hardware has been reset, we need to reload some things */
1722 igb_configure(adapter);
1723
1724 clear_bit(__IGB_DOWN, &adapter->state);
1725
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00001726 for (i = 0; i < adapter->num_q_vectors; i++)
1727 napi_enable(&(adapter->q_vector[i]->napi));
1728
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00001729 if (adapter->flags & IGB_FLAG_HAS_MSIX)
Auke Kok9d5c8242008-01-24 02:22:38 -08001730 igb_configure_msix(adapter);
Alexander Duyckfeeb2722010-02-03 21:59:51 +00001731 else
1732 igb_assign_vector(adapter->q_vector[0], 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08001733
1734 /* Clear any pending interrupts. */
1735 rd32(E1000_ICR);
1736 igb_irq_enable(adapter);
1737
Alexander Duyckd4960302009-10-27 15:53:45 +00001738 /* notify VFs that reset has been completed */
1739 if (adapter->vfs_allocated_count) {
1740 u32 reg_data = rd32(E1000_CTRL_EXT);
1741 reg_data |= E1000_CTRL_EXT_PFRSTD;
1742 wr32(E1000_CTRL_EXT, reg_data);
1743 }
1744
Jesse Brandeburg4cb9be72009-04-21 18:42:05 +00001745 netif_tx_start_all_queues(adapter->netdev);
1746
Alexander Duyck25568a52009-10-27 23:49:59 +00001747 /* start the watchdog. */
1748 hw->mac.get_link_status = 1;
1749 schedule_work(&adapter->watchdog_task);
1750
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00001751 if ((adapter->flags & IGB_FLAG_EEE) &&
1752 (!hw->dev_spec._82575.eee_disable))
1753 adapter->eee_advert = MDIO_EEE_100TX | MDIO_EEE_1000T;
1754
Auke Kok9d5c8242008-01-24 02:22:38 -08001755 return 0;
1756}
1757
1758void igb_down(struct igb_adapter *adapter)
1759{
Auke Kok9d5c8242008-01-24 02:22:38 -08001760 struct net_device *netdev = adapter->netdev;
Alexander Duyck330a6d62009-10-27 23:51:35 +00001761 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08001762 u32 tctl, rctl;
1763 int i;
1764
1765 /* signal that we're down so the interrupt handler does not
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001766 * reschedule our watchdog timer
1767 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001768 set_bit(__IGB_DOWN, &adapter->state);
1769
1770 /* disable receives in the hardware */
1771 rctl = rd32(E1000_RCTL);
1772 wr32(E1000_RCTL, rctl & ~E1000_RCTL_EN);
1773 /* flush and sleep below */
1774
David S. Millerfd2ea0a2008-07-17 01:56:23 -07001775 netif_tx_stop_all_queues(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001776
1777 /* disable transmits in the hardware */
1778 tctl = rd32(E1000_TCTL);
1779 tctl &= ~E1000_TCTL_EN;
1780 wr32(E1000_TCTL, tctl);
1781 /* flush both disables and wait for them to finish */
1782 wrfl();
1783 msleep(10);
1784
Auke Kok9d5c8242008-01-24 02:22:38 -08001785 igb_irq_disable(adapter);
1786
Akeem G Abodunrinaa9b8cc2013-08-28 02:22:43 +00001787 adapter->flags &= ~IGB_FLAG_NEED_LINK_UPDATE;
1788
Carolyn Wyborny41f149a2013-04-30 00:21:32 +00001789 for (i = 0; i < adapter->num_q_vectors; i++) {
1790 napi_synchronize(&(adapter->q_vector[i]->napi));
1791 napi_disable(&(adapter->q_vector[i]->napi));
1792 }
1793
1794
Auke Kok9d5c8242008-01-24 02:22:38 -08001795 del_timer_sync(&adapter->watchdog_timer);
1796 del_timer_sync(&adapter->phy_info_timer);
1797
Auke Kok9d5c8242008-01-24 02:22:38 -08001798 netif_carrier_off(netdev);
Alexander Duyck04fe6352009-02-06 23:22:32 +00001799
1800 /* record the stats before reset*/
Eric Dumazet12dcd862010-10-15 17:27:10 +00001801 spin_lock(&adapter->stats64_lock);
1802 igb_update_stats(adapter, &adapter->stats64);
1803 spin_unlock(&adapter->stats64_lock);
Alexander Duyck04fe6352009-02-06 23:22:32 +00001804
Auke Kok9d5c8242008-01-24 02:22:38 -08001805 adapter->link_speed = 0;
1806 adapter->link_duplex = 0;
1807
Jeff Kirsher30236822008-06-24 17:01:15 -07001808 if (!pci_channel_offline(adapter->pdev))
1809 igb_reset(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001810 igb_clean_all_tx_rings(adapter);
1811 igb_clean_all_rx_rings(adapter);
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00001812#ifdef CONFIG_IGB_DCA
1813
1814 /* since we reset the hardware DCA settings were cleared */
1815 igb_setup_dca(adapter);
1816#endif
Auke Kok9d5c8242008-01-24 02:22:38 -08001817}
1818
1819void igb_reinit_locked(struct igb_adapter *adapter)
1820{
1821 WARN_ON(in_interrupt());
1822 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
1823 msleep(1);
1824 igb_down(adapter);
1825 igb_up(adapter);
1826 clear_bit(__IGB_RESETTING, &adapter->state);
1827}
1828
Carolyn Wyborny56cec242013-10-17 05:36:26 +00001829/** igb_enable_mas - Media Autosense re-enable after swap
1830 *
1831 * @adapter: adapter struct
1832 **/
1833static s32 igb_enable_mas(struct igb_adapter *adapter)
1834{
1835 struct e1000_hw *hw = &adapter->hw;
1836 u32 connsw;
1837 s32 ret_val = 0;
1838
1839 connsw = rd32(E1000_CONNSW);
1840 if (!(hw->phy.media_type == e1000_media_type_copper))
1841 return ret_val;
1842
1843 /* configure for SerDes media detect */
1844 if (!(connsw & E1000_CONNSW_SERDESD)) {
1845 connsw |= E1000_CONNSW_ENRGSRC;
1846 connsw |= E1000_CONNSW_AUTOSENSE_EN;
1847 wr32(E1000_CONNSW, connsw);
1848 wrfl();
1849 } else if (connsw & E1000_CONNSW_SERDESD) {
1850 /* already SerDes, no need to enable anything */
1851 return ret_val;
1852 } else {
1853 netdev_info(adapter->netdev,
1854 "MAS: Unable to configure feature, disabling..\n");
1855 adapter->flags &= ~IGB_FLAG_MAS_ENABLE;
1856 }
1857 return ret_val;
1858}
1859
Auke Kok9d5c8242008-01-24 02:22:38 -08001860void igb_reset(struct igb_adapter *adapter)
1861{
Alexander Duyck090b1792009-10-27 23:51:55 +00001862 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08001863 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001864 struct e1000_mac_info *mac = &hw->mac;
1865 struct e1000_fc_info *fc = &hw->fc;
Matthew Vickd48507f2012-11-08 04:03:58 +00001866 u32 pba = 0, tx_space, min_tx_space, min_rx_space, hwm;
Auke Kok9d5c8242008-01-24 02:22:38 -08001867
1868 /* Repartition Pba for greater than 9k mtu
1869 * To take effect CTRL.RST is required.
1870 */
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001871 switch (mac->type) {
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001872 case e1000_i350:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00001873 case e1000_i354:
Alexander Duyck55cac242009-11-19 12:42:21 +00001874 case e1000_82580:
1875 pba = rd32(E1000_RXPBS);
1876 pba = igb_rxpbs_adjust_82580(pba);
1877 break;
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001878 case e1000_82576:
Alexander Duyckd249be52009-10-27 23:46:38 +00001879 pba = rd32(E1000_RXPBS);
1880 pba &= E1000_RXPBS_SIZE_MASK_82576;
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001881 break;
1882 case e1000_82575:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001883 case e1000_i210:
1884 case e1000_i211:
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001885 default:
1886 pba = E1000_PBA_34K;
1887 break;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001888 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001889
Alexander Duyck2d064c02008-07-08 15:10:12 -07001890 if ((adapter->max_frame_size > ETH_FRAME_LEN + ETH_FCS_LEN) &&
1891 (mac->type < e1000_82576)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001892 /* adjust PBA for jumbo frames */
1893 wr32(E1000_PBA, pba);
1894
1895 /* To maintain wire speed transmits, the Tx FIFO should be
1896 * large enough to accommodate two full transmit packets,
1897 * rounded up to the next 1KB and expressed in KB. Likewise,
1898 * the Rx FIFO should be large enough to accommodate at least
1899 * one full receive packet and is similarly rounded up and
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001900 * expressed in KB.
1901 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001902 pba = rd32(E1000_PBA);
1903 /* upper 16 bits has Tx packet buffer allocation size in KB */
1904 tx_space = pba >> 16;
1905 /* lower 16 bits has Rx packet buffer allocation size in KB */
1906 pba &= 0xffff;
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001907 /* the Tx fifo also stores 16 bytes of information about the Tx
1908 * but don't include ethernet FCS because hardware appends it
1909 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001910 min_tx_space = (adapter->max_frame_size +
Alexander Duyck85e8d002009-02-16 00:00:20 -08001911 sizeof(union e1000_adv_tx_desc) -
Auke Kok9d5c8242008-01-24 02:22:38 -08001912 ETH_FCS_LEN) * 2;
1913 min_tx_space = ALIGN(min_tx_space, 1024);
1914 min_tx_space >>= 10;
1915 /* software strips receive CRC, so leave room for it */
1916 min_rx_space = adapter->max_frame_size;
1917 min_rx_space = ALIGN(min_rx_space, 1024);
1918 min_rx_space >>= 10;
1919
1920 /* If current Tx allocation is less than the min Tx FIFO size,
1921 * and the min Tx FIFO size is less than the current Rx FIFO
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001922 * allocation, take space away from current Rx allocation
1923 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001924 if (tx_space < min_tx_space &&
1925 ((min_tx_space - tx_space) < pba)) {
1926 pba = pba - (min_tx_space - tx_space);
1927
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001928 /* if short on Rx space, Rx wins and must trump Tx
1929 * adjustment
1930 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001931 if (pba < min_rx_space)
1932 pba = min_rx_space;
1933 }
Alexander Duyck2d064c02008-07-08 15:10:12 -07001934 wr32(E1000_PBA, pba);
Auke Kok9d5c8242008-01-24 02:22:38 -08001935 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001936
1937 /* flow control settings */
1938 /* The high water mark must be low enough to fit one full frame
1939 * (or the size used for early receive) above it in the Rx FIFO.
1940 * Set it to the lower of:
1941 * - 90% of the Rx FIFO size, or
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001942 * - the full Rx FIFO size minus one full frame
1943 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001944 hwm = min(((pba << 10) * 9 / 10),
Alexander Duyck2d064c02008-07-08 15:10:12 -07001945 ((pba << 10) - 2 * adapter->max_frame_size));
Auke Kok9d5c8242008-01-24 02:22:38 -08001946
Matthew Vickd48507f2012-11-08 04:03:58 +00001947 fc->high_water = hwm & 0xFFFFFFF0; /* 16-byte granularity */
Alexander Duyckd405ea32009-12-23 13:21:27 +00001948 fc->low_water = fc->high_water - 16;
Auke Kok9d5c8242008-01-24 02:22:38 -08001949 fc->pause_time = 0xFFFF;
1950 fc->send_xon = 1;
Alexander Duyck0cce1192009-07-23 18:10:24 +00001951 fc->current_mode = fc->requested_mode;
Auke Kok9d5c8242008-01-24 02:22:38 -08001952
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001953 /* disable receive for all VFs and wait one second */
1954 if (adapter->vfs_allocated_count) {
1955 int i;
1956 for (i = 0 ; i < adapter->vfs_allocated_count; i++)
Greg Rose8fa7e0f2010-11-06 05:43:21 +00001957 adapter->vf_data[i].flags &= IGB_VF_FLAG_PF_SET_MAC;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001958
1959 /* ping all the active vfs to let them know we are going down */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00001960 igb_ping_all_vfs(adapter);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001961
1962 /* disable transmits and receives */
1963 wr32(E1000_VFRE, 0);
1964 wr32(E1000_VFTE, 0);
1965 }
1966
Auke Kok9d5c8242008-01-24 02:22:38 -08001967 /* Allow time for pending master requests to run */
Alexander Duyck330a6d62009-10-27 23:51:35 +00001968 hw->mac.ops.reset_hw(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08001969 wr32(E1000_WUC, 0);
1970
Carolyn Wyborny56cec242013-10-17 05:36:26 +00001971 if (adapter->flags & IGB_FLAG_MEDIA_RESET) {
1972 /* need to resetup here after media swap */
1973 adapter->ei.get_invariants(hw);
1974 adapter->flags &= ~IGB_FLAG_MEDIA_RESET;
1975 }
1976 if (adapter->flags & IGB_FLAG_MAS_ENABLE) {
1977 if (igb_enable_mas(adapter))
1978 dev_err(&pdev->dev,
1979 "Error enabling Media Auto Sense\n");
1980 }
Alexander Duyck330a6d62009-10-27 23:51:35 +00001981 if (hw->mac.ops.init_hw(hw))
Alexander Duyck090b1792009-10-27 23:51:55 +00001982 dev_err(&pdev->dev, "Hardware Error\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08001983
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001984 /* Flow control settings reset on hardware reset, so guarantee flow
Matthew Vicka27416b2012-04-18 02:57:44 +00001985 * control is off when forcing speed.
1986 */
1987 if (!hw->mac.autoneg)
1988 igb_force_mac_fc(hw);
1989
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00001990 igb_init_dmac(adapter, pba);
Carolyn Wybornye4288932012-12-07 03:01:42 +00001991#ifdef CONFIG_IGB_HWMON
1992 /* Re-initialize the thermal sensor on i350 devices. */
1993 if (!test_bit(__IGB_DOWN, &adapter->state)) {
1994 if (mac->type == e1000_i350 && hw->bus.func == 0) {
1995 /* If present, re-initialize the external thermal sensor
1996 * interface.
1997 */
1998 if (adapter->ets)
1999 mac->ops.init_thermal_sensor_thresh(hw);
2000 }
2001 }
2002#endif
Jeff Kirsherb9361362014-03-13 16:07:14 -07002003 /* Re-establish EEE setting */
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00002004 if (hw->phy.media_type == e1000_media_type_copper) {
2005 switch (mac->type) {
2006 case e1000_i350:
2007 case e1000_i210:
2008 case e1000_i211:
2009 igb_set_eee_i350(hw);
2010 break;
2011 case e1000_i354:
2012 igb_set_eee_i354(hw);
2013 break;
2014 default:
2015 break;
2016 }
2017 }
Nick Nunley88a268c2010-02-17 01:01:59 +00002018 if (!netif_running(adapter->netdev))
2019 igb_power_down_link(adapter);
2020
Auke Kok9d5c8242008-01-24 02:22:38 -08002021 igb_update_mng_vlan(adapter);
2022
2023 /* Enable h/w to recognize an 802.1Q VLAN Ethernet packet */
2024 wr32(E1000_VET, ETHERNET_IEEE_VLAN_TYPE);
2025
Matthew Vick1f6e8172012-08-18 07:26:33 +00002026 /* Re-enable PTP, where applicable. */
2027 igb_ptp_reset(adapter);
Matthew Vick1f6e8172012-08-18 07:26:33 +00002028
Alexander Duyck330a6d62009-10-27 23:51:35 +00002029 igb_get_phy_info(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08002030}
2031
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002032static netdev_features_t igb_fix_features(struct net_device *netdev,
2033 netdev_features_t features)
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00002034{
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002035 /* Since there is no support for separate Rx/Tx vlan accel
2036 * enable/disable make sure Tx flag is always in same state as Rx.
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00002037 */
Patrick McHardyf6469682013-04-19 02:04:27 +00002038 if (features & NETIF_F_HW_VLAN_CTAG_RX)
2039 features |= NETIF_F_HW_VLAN_CTAG_TX;
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00002040 else
Patrick McHardyf6469682013-04-19 02:04:27 +00002041 features &= ~NETIF_F_HW_VLAN_CTAG_TX;
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00002042
2043 return features;
2044}
2045
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002046static int igb_set_features(struct net_device *netdev,
2047 netdev_features_t features)
Michał Mirosławac52caa2011-06-08 08:38:01 +00002048{
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002049 netdev_features_t changed = netdev->features ^ features;
Ben Greear89eaefb2012-03-06 09:41:58 +00002050 struct igb_adapter *adapter = netdev_priv(netdev);
Michał Mirosławac52caa2011-06-08 08:38:01 +00002051
Patrick McHardyf6469682013-04-19 02:04:27 +00002052 if (changed & NETIF_F_HW_VLAN_CTAG_RX)
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00002053 igb_vlan_mode(netdev, features);
2054
Ben Greear89eaefb2012-03-06 09:41:58 +00002055 if (!(changed & NETIF_F_RXALL))
2056 return 0;
2057
2058 netdev->features = features;
2059
2060 if (netif_running(netdev))
2061 igb_reinit_locked(adapter);
2062 else
2063 igb_reset(adapter);
2064
Michał Mirosławac52caa2011-06-08 08:38:01 +00002065 return 0;
2066}
2067
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08002068static const struct net_device_ops igb_netdev_ops = {
Alexander Duyck559e9c42009-10-27 23:52:50 +00002069 .ndo_open = igb_open,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08002070 .ndo_stop = igb_close,
Alexander Duyckcd392f52011-08-26 07:43:59 +00002071 .ndo_start_xmit = igb_xmit_frame,
Eric Dumazet12dcd862010-10-15 17:27:10 +00002072 .ndo_get_stats64 = igb_get_stats64,
Alexander Duyckff41f8d2009-09-03 14:48:56 +00002073 .ndo_set_rx_mode = igb_set_rx_mode,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08002074 .ndo_set_mac_address = igb_set_mac,
2075 .ndo_change_mtu = igb_change_mtu,
2076 .ndo_do_ioctl = igb_ioctl,
2077 .ndo_tx_timeout = igb_tx_timeout,
2078 .ndo_validate_addr = eth_validate_addr,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08002079 .ndo_vlan_rx_add_vid = igb_vlan_rx_add_vid,
2080 .ndo_vlan_rx_kill_vid = igb_vlan_rx_kill_vid,
Williams, Mitch A8151d292010-02-10 01:44:24 +00002081 .ndo_set_vf_mac = igb_ndo_set_vf_mac,
2082 .ndo_set_vf_vlan = igb_ndo_set_vf_vlan,
2083 .ndo_set_vf_tx_rate = igb_ndo_set_vf_bw,
Lior Levy70ea4782013-03-03 20:27:48 +00002084 .ndo_set_vf_spoofchk = igb_ndo_set_vf_spoofchk,
Williams, Mitch A8151d292010-02-10 01:44:24 +00002085 .ndo_get_vf_config = igb_ndo_get_vf_config,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08002086#ifdef CONFIG_NET_POLL_CONTROLLER
2087 .ndo_poll_controller = igb_netpoll,
2088#endif
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00002089 .ndo_fix_features = igb_fix_features,
2090 .ndo_set_features = igb_set_features,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08002091};
2092
Taku Izumi42bfd33a2008-06-20 12:10:30 +09002093/**
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002094 * igb_set_fw_version - Configure version string for ethtool
2095 * @adapter: adapter struct
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002096 **/
2097void igb_set_fw_version(struct igb_adapter *adapter)
2098{
2099 struct e1000_hw *hw = &adapter->hw;
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00002100 struct e1000_fw_version fw;
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002101
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00002102 igb_get_fw_version(hw, &fw);
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002103
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00002104 switch (hw->mac.type) {
Carolyn Wyborny7dc98a62013-07-16 19:25:33 +00002105 case e1000_i210:
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00002106 case e1000_i211:
Carolyn Wyborny7dc98a62013-07-16 19:25:33 +00002107 if (!(igb_get_flash_presence_i210(hw))) {
2108 snprintf(adapter->fw_version,
2109 sizeof(adapter->fw_version),
2110 "%2d.%2d-%d",
2111 fw.invm_major, fw.invm_minor,
2112 fw.invm_img_type);
2113 break;
2114 }
2115 /* fall through */
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00002116 default:
2117 /* if option is rom valid, display its version too */
2118 if (fw.or_valid) {
2119 snprintf(adapter->fw_version,
2120 sizeof(adapter->fw_version),
2121 "%d.%d, 0x%08x, %d.%d.%d",
2122 fw.eep_major, fw.eep_minor, fw.etrack_id,
2123 fw.or_major, fw.or_build, fw.or_patch);
2124 /* no option rom */
Carolyn Wyborny7dc98a62013-07-16 19:25:33 +00002125 } else if (fw.etrack_id != 0X0000) {
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00002126 snprintf(adapter->fw_version,
Carolyn Wyborny7dc98a62013-07-16 19:25:33 +00002127 sizeof(adapter->fw_version),
2128 "%d.%d, 0x%08x",
2129 fw.eep_major, fw.eep_minor, fw.etrack_id);
2130 } else {
2131 snprintf(adapter->fw_version,
2132 sizeof(adapter->fw_version),
2133 "%d.%d.%d",
2134 fw.eep_major, fw.eep_minor, fw.eep_build);
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002135 }
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00002136 break;
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002137 }
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002138 return;
2139}
2140
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002141/**
Carolyn Wyborny56cec242013-10-17 05:36:26 +00002142 * igb_init_mas - init Media Autosense feature if enabled in the NVM
2143 *
2144 * @adapter: adapter struct
2145 **/
2146static void igb_init_mas(struct igb_adapter *adapter)
2147{
2148 struct e1000_hw *hw = &adapter->hw;
2149 u16 eeprom_data;
2150
2151 hw->nvm.ops.read(hw, NVM_COMPAT, 1, &eeprom_data);
2152 switch (hw->bus.func) {
2153 case E1000_FUNC_0:
2154 if (eeprom_data & IGB_MAS_ENABLE_0) {
2155 adapter->flags |= IGB_FLAG_MAS_ENABLE;
2156 netdev_info(adapter->netdev,
2157 "MAS: Enabling Media Autosense for port %d\n",
2158 hw->bus.func);
2159 }
2160 break;
2161 case E1000_FUNC_1:
2162 if (eeprom_data & IGB_MAS_ENABLE_1) {
2163 adapter->flags |= IGB_FLAG_MAS_ENABLE;
2164 netdev_info(adapter->netdev,
2165 "MAS: Enabling Media Autosense for port %d\n",
2166 hw->bus.func);
2167 }
2168 break;
2169 case E1000_FUNC_2:
2170 if (eeprom_data & IGB_MAS_ENABLE_2) {
2171 adapter->flags |= IGB_FLAG_MAS_ENABLE;
2172 netdev_info(adapter->netdev,
2173 "MAS: Enabling Media Autosense for port %d\n",
2174 hw->bus.func);
2175 }
2176 break;
2177 case E1000_FUNC_3:
2178 if (eeprom_data & IGB_MAS_ENABLE_3) {
2179 adapter->flags |= IGB_FLAG_MAS_ENABLE;
2180 netdev_info(adapter->netdev,
2181 "MAS: Enabling Media Autosense for port %d\n",
2182 hw->bus.func);
2183 }
2184 break;
2185 default:
2186 /* Shouldn't get here */
2187 netdev_err(adapter->netdev,
2188 "MAS: Invalid port configuration, returning\n");
2189 break;
2190 }
2191}
2192
2193/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002194 * igb_init_i2c - Init I2C interface
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002195 * @adapter: pointer to adapter structure
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002196 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002197static s32 igb_init_i2c(struct igb_adapter *adapter)
2198{
2199 s32 status = E1000_SUCCESS;
2200
2201 /* I2C interface supported on i350 devices */
2202 if (adapter->hw.mac.type != e1000_i350)
2203 return E1000_SUCCESS;
2204
2205 /* Initialize the i2c bus which is controlled by the registers.
2206 * This bus will use the i2c_algo_bit structue that implements
2207 * the protocol through toggling of the 4 bits in the register.
2208 */
2209 adapter->i2c_adap.owner = THIS_MODULE;
2210 adapter->i2c_algo = igb_i2c_algo;
2211 adapter->i2c_algo.data = adapter;
2212 adapter->i2c_adap.algo_data = &adapter->i2c_algo;
2213 adapter->i2c_adap.dev.parent = &adapter->pdev->dev;
2214 strlcpy(adapter->i2c_adap.name, "igb BB",
2215 sizeof(adapter->i2c_adap.name));
2216 status = i2c_bit_add_bus(&adapter->i2c_adap);
2217 return status;
2218}
2219
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002220/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002221 * igb_probe - Device Initialization Routine
2222 * @pdev: PCI device information struct
2223 * @ent: entry in igb_pci_tbl
Auke Kok9d5c8242008-01-24 02:22:38 -08002224 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002225 * Returns 0 on success, negative on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08002226 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002227 * igb_probe initializes an adapter identified by a pci_dev structure.
2228 * The OS initialization, configuring of the adapter private structure,
2229 * and a hardware reset occur.
Auke Kok9d5c8242008-01-24 02:22:38 -08002230 **/
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00002231static int igb_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Auke Kok9d5c8242008-01-24 02:22:38 -08002232{
2233 struct net_device *netdev;
2234 struct igb_adapter *adapter;
2235 struct e1000_hw *hw;
Alexander Duyck4337e992009-10-27 23:48:31 +00002236 u16 eeprom_data = 0;
Carolyn Wyborny9835fd72010-11-22 17:17:21 +00002237 s32 ret_val;
Alexander Duyck4337e992009-10-27 23:48:31 +00002238 static int global_quad_port_a; /* global quad port a indication */
Auke Kok9d5c8242008-01-24 02:22:38 -08002239 const struct e1000_info *ei = igb_info_tbl[ent->driver_data];
David S. Miller2d6a5e92009-03-17 15:01:30 -07002240 int err, pci_using_dac;
Carolyn Wyborny9835fd72010-11-22 17:17:21 +00002241 u8 part_str[E1000_PBANUM_LENGTH];
Auke Kok9d5c8242008-01-24 02:22:38 -08002242
Andy Gospodarekbded64a2010-07-21 06:40:31 +00002243 /* Catch broken hardware that put the wrong VF device ID in
2244 * the PCIe SR-IOV capability.
2245 */
2246 if (pdev->is_virtfn) {
2247 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002248 pci_name(pdev), pdev->vendor, pdev->device);
Andy Gospodarekbded64a2010-07-21 06:40:31 +00002249 return -EINVAL;
2250 }
2251
Alexander Duyckaed5dec2009-02-06 23:16:04 +00002252 err = pci_enable_device_mem(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002253 if (err)
2254 return err;
2255
2256 pci_using_dac = 0;
Russell Kingdc4ff9b2013-06-10 12:24:50 +01002257 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
Auke Kok9d5c8242008-01-24 02:22:38 -08002258 if (!err) {
Russell Kingdc4ff9b2013-06-10 12:24:50 +01002259 pci_using_dac = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08002260 } else {
Russell Kingdc4ff9b2013-06-10 12:24:50 +01002261 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9d5c8242008-01-24 02:22:38 -08002262 if (err) {
Russell Kingdc4ff9b2013-06-10 12:24:50 +01002263 dev_err(&pdev->dev,
2264 "No usable DMA configuration, aborting\n");
2265 goto err_dma;
Auke Kok9d5c8242008-01-24 02:22:38 -08002266 }
2267 }
2268
Alexander Duyckaed5dec2009-02-06 23:16:04 +00002269 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002270 IORESOURCE_MEM),
2271 igb_driver_name);
Auke Kok9d5c8242008-01-24 02:22:38 -08002272 if (err)
2273 goto err_pci_reg;
2274
Frans Pop19d5afd2009-10-02 10:04:12 -07002275 pci_enable_pcie_error_reporting(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08002276
Auke Kok9d5c8242008-01-24 02:22:38 -08002277 pci_set_master(pdev);
Auke Kokc682fc22008-04-23 11:09:34 -07002278 pci_save_state(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002279
2280 err = -ENOMEM;
Alexander Duyck1bfaf072009-02-19 20:39:23 -08002281 netdev = alloc_etherdev_mq(sizeof(struct igb_adapter),
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00002282 IGB_MAX_TX_QUEUES);
Auke Kok9d5c8242008-01-24 02:22:38 -08002283 if (!netdev)
2284 goto err_alloc_etherdev;
2285
2286 SET_NETDEV_DEV(netdev, &pdev->dev);
2287
2288 pci_set_drvdata(pdev, netdev);
2289 adapter = netdev_priv(netdev);
2290 adapter->netdev = netdev;
2291 adapter->pdev = pdev;
2292 hw = &adapter->hw;
2293 hw->back = adapter;
stephen hemmingerb3f4d592012-03-13 06:04:20 +00002294 adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
Auke Kok9d5c8242008-01-24 02:22:38 -08002295
Auke Kok9d5c8242008-01-24 02:22:38 -08002296 err = -EIO;
Aaron Sierra89dbefb2013-10-31 00:32:34 +00002297 hw->hw_addr = pci_iomap(pdev, 0, 0);
Alexander Duyck28b07592009-02-06 23:20:31 +00002298 if (!hw->hw_addr)
Auke Kok9d5c8242008-01-24 02:22:38 -08002299 goto err_ioremap;
2300
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08002301 netdev->netdev_ops = &igb_netdev_ops;
Auke Kok9d5c8242008-01-24 02:22:38 -08002302 igb_set_ethtool_ops(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002303 netdev->watchdog_timeo = 5 * HZ;
Auke Kok9d5c8242008-01-24 02:22:38 -08002304
2305 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
2306
Aaron Sierra89dbefb2013-10-31 00:32:34 +00002307 netdev->mem_start = pci_resource_start(pdev, 0);
2308 netdev->mem_end = pci_resource_end(pdev, 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08002309
Auke Kok9d5c8242008-01-24 02:22:38 -08002310 /* PCI config space info */
2311 hw->vendor_id = pdev->vendor;
2312 hw->device_id = pdev->device;
2313 hw->revision_id = pdev->revision;
2314 hw->subsystem_vendor_id = pdev->subsystem_vendor;
2315 hw->subsystem_device_id = pdev->subsystem_device;
2316
Auke Kok9d5c8242008-01-24 02:22:38 -08002317 /* Copy the default MAC, PHY and NVM function pointers */
2318 memcpy(&hw->mac.ops, ei->mac_ops, sizeof(hw->mac.ops));
2319 memcpy(&hw->phy.ops, ei->phy_ops, sizeof(hw->phy.ops));
2320 memcpy(&hw->nvm.ops, ei->nvm_ops, sizeof(hw->nvm.ops));
2321 /* Initialize skew-specific constants */
2322 err = ei->get_invariants(hw);
2323 if (err)
Alexander Duyck450c87c2009-02-06 23:22:11 +00002324 goto err_sw_init;
Auke Kok9d5c8242008-01-24 02:22:38 -08002325
Alexander Duyck450c87c2009-02-06 23:22:11 +00002326 /* setup the private structure */
Auke Kok9d5c8242008-01-24 02:22:38 -08002327 err = igb_sw_init(adapter);
2328 if (err)
2329 goto err_sw_init;
2330
2331 igb_get_bus_info_pcie(hw);
2332
2333 hw->phy.autoneg_wait_to_complete = false;
Auke Kok9d5c8242008-01-24 02:22:38 -08002334
2335 /* Copper options */
2336 if (hw->phy.media_type == e1000_media_type_copper) {
2337 hw->phy.mdix = AUTO_ALL_MODES;
2338 hw->phy.disable_polarity_correction = false;
2339 hw->phy.ms_type = e1000_ms_hw_default;
2340 }
2341
2342 if (igb_check_reset_block(hw))
2343 dev_info(&pdev->dev,
2344 "PHY reset is blocked due to SOL/IDER session.\n");
2345
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002346 /* features is initialized to 0 in allocation, it might have bits
Alexander Duyck077887c2011-08-26 07:46:29 +00002347 * set by igb_sw_init so we should use an or instead of an
2348 * assignment.
2349 */
2350 netdev->features |= NETIF_F_SG |
2351 NETIF_F_IP_CSUM |
2352 NETIF_F_IPV6_CSUM |
2353 NETIF_F_TSO |
2354 NETIF_F_TSO6 |
2355 NETIF_F_RXHASH |
2356 NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00002357 NETIF_F_HW_VLAN_CTAG_RX |
2358 NETIF_F_HW_VLAN_CTAG_TX;
Michał Mirosławac52caa2011-06-08 08:38:01 +00002359
Alexander Duyck077887c2011-08-26 07:46:29 +00002360 /* copy netdev features into list of user selectable features */
2361 netdev->hw_features |= netdev->features;
Ben Greear89eaefb2012-03-06 09:41:58 +00002362 netdev->hw_features |= NETIF_F_RXALL;
Auke Kok9d5c8242008-01-24 02:22:38 -08002363
Alexander Duyck077887c2011-08-26 07:46:29 +00002364 /* set this bit last since it cannot be part of hw_features */
Patrick McHardyf6469682013-04-19 02:04:27 +00002365 netdev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
Alexander Duyck077887c2011-08-26 07:46:29 +00002366
2367 netdev->vlan_features |= NETIF_F_TSO |
2368 NETIF_F_TSO6 |
2369 NETIF_F_IP_CSUM |
2370 NETIF_F_IPV6_CSUM |
2371 NETIF_F_SG;
Jeff Kirsher48f29ff2008-06-05 04:06:27 -07002372
Ben Greear6b8f0922012-03-06 09:41:53 +00002373 netdev->priv_flags |= IFF_SUPP_NOFCS;
2374
Yi Zou7b872a52010-09-22 17:57:58 +00002375 if (pci_using_dac) {
Auke Kok9d5c8242008-01-24 02:22:38 -08002376 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00002377 netdev->vlan_features |= NETIF_F_HIGHDMA;
2378 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002379
Michał Mirosławac52caa2011-06-08 08:38:01 +00002380 if (hw->mac.type >= e1000_82576) {
2381 netdev->hw_features |= NETIF_F_SCTP_CSUM;
Jesse Brandeburgb9473562009-04-27 22:36:13 +00002382 netdev->features |= NETIF_F_SCTP_CSUM;
Michał Mirosławac52caa2011-06-08 08:38:01 +00002383 }
Jesse Brandeburgb9473562009-04-27 22:36:13 +00002384
Jiri Pirko01789342011-08-16 06:29:00 +00002385 netdev->priv_flags |= IFF_UNICAST_FLT;
2386
Alexander Duyck330a6d62009-10-27 23:51:35 +00002387 adapter->en_mng_pt = igb_enable_mng_pass_thru(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08002388
2389 /* before reading the NVM, reset the controller to put the device in a
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002390 * known good starting state
2391 */
Auke Kok9d5c8242008-01-24 02:22:38 -08002392 hw->mac.ops.reset_hw(hw);
2393
Carolyn Wybornyef3a0092013-07-17 19:02:53 +00002394 /* make sure the NVM is good , i211/i210 parts can have special NVM
2395 * that doesn't contain a checksum
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002396 */
Carolyn Wybornyef3a0092013-07-17 19:02:53 +00002397 switch (hw->mac.type) {
2398 case e1000_i210:
2399 case e1000_i211:
2400 if (igb_get_flash_presence_i210(hw)) {
2401 if (hw->nvm.ops.validate(hw) < 0) {
2402 dev_err(&pdev->dev,
2403 "The NVM Checksum Is Not Valid\n");
2404 err = -EIO;
2405 goto err_eeprom;
2406 }
2407 }
2408 break;
2409 default:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002410 if (hw->nvm.ops.validate(hw) < 0) {
2411 dev_err(&pdev->dev, "The NVM Checksum Is Not Valid\n");
2412 err = -EIO;
2413 goto err_eeprom;
2414 }
Carolyn Wybornyef3a0092013-07-17 19:02:53 +00002415 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08002416 }
2417
2418 /* copy the MAC address out of the NVM */
2419 if (hw->mac.ops.read_mac_addr(hw))
2420 dev_err(&pdev->dev, "NVM Read Error\n");
2421
2422 memcpy(netdev->dev_addr, hw->mac.addr, netdev->addr_len);
Auke Kok9d5c8242008-01-24 02:22:38 -08002423
Jiri Pirkoaaeb6cd2013-01-08 01:38:26 +00002424 if (!is_valid_ether_addr(netdev->dev_addr)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08002425 dev_err(&pdev->dev, "Invalid MAC Address\n");
2426 err = -EIO;
2427 goto err_eeprom;
2428 }
2429
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002430 /* get firmware version for ethtool -i */
2431 igb_set_fw_version(adapter);
2432
Joe Perchesc061b182010-08-23 18:20:03 +00002433 setup_timer(&adapter->watchdog_timer, igb_watchdog,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002434 (unsigned long) adapter);
Joe Perchesc061b182010-08-23 18:20:03 +00002435 setup_timer(&adapter->phy_info_timer, igb_update_phy_info,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002436 (unsigned long) adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002437
2438 INIT_WORK(&adapter->reset_task, igb_reset_task);
2439 INIT_WORK(&adapter->watchdog_task, igb_watchdog_task);
2440
Alexander Duyck450c87c2009-02-06 23:22:11 +00002441 /* Initialize link properties that are user-changeable */
Auke Kok9d5c8242008-01-24 02:22:38 -08002442 adapter->fc_autoneg = true;
2443 hw->mac.autoneg = true;
2444 hw->phy.autoneg_advertised = 0x2f;
2445
Alexander Duyck0cce1192009-07-23 18:10:24 +00002446 hw->fc.requested_mode = e1000_fc_default;
2447 hw->fc.current_mode = e1000_fc_default;
Auke Kok9d5c8242008-01-24 02:22:38 -08002448
Auke Kok9d5c8242008-01-24 02:22:38 -08002449 igb_validate_mdi_setting(hw);
2450
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002451 /* By default, support wake on port A */
Alexander Duycka2cf8b62009-03-13 20:41:17 +00002452 if (hw->bus.func == 0)
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002453 adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
2454
2455 /* Check the NVM for wake support on non-port A ports */
2456 if (hw->mac.type >= e1000_82580)
Alexander Duyck55cac242009-11-19 12:42:21 +00002457 hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_A +
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002458 NVM_82580_LAN_FUNC_OFFSET(hw->bus.func), 1,
2459 &eeprom_data);
Alexander Duycka2cf8b62009-03-13 20:41:17 +00002460 else if (hw->bus.func == 1)
2461 hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_B, 1, &eeprom_data);
Auke Kok9d5c8242008-01-24 02:22:38 -08002462
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002463 if (eeprom_data & IGB_EEPROM_APME)
2464 adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
Auke Kok9d5c8242008-01-24 02:22:38 -08002465
2466 /* now that we have the eeprom settings, apply the special cases where
2467 * the eeprom may be wrong or the board simply won't support wake on
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002468 * lan on a particular port
2469 */
Auke Kok9d5c8242008-01-24 02:22:38 -08002470 switch (pdev->device) {
2471 case E1000_DEV_ID_82575GB_QUAD_COPPER:
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002472 adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
Auke Kok9d5c8242008-01-24 02:22:38 -08002473 break;
2474 case E1000_DEV_ID_82575EB_FIBER_SERDES:
Alexander Duyck2d064c02008-07-08 15:10:12 -07002475 case E1000_DEV_ID_82576_FIBER:
2476 case E1000_DEV_ID_82576_SERDES:
Auke Kok9d5c8242008-01-24 02:22:38 -08002477 /* Wake events only supported on port A for dual fiber
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002478 * regardless of eeprom setting
2479 */
Auke Kok9d5c8242008-01-24 02:22:38 -08002480 if (rd32(E1000_STATUS) & E1000_STATUS_FUNC_1)
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002481 adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
Auke Kok9d5c8242008-01-24 02:22:38 -08002482 break;
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +00002483 case E1000_DEV_ID_82576_QUAD_COPPER:
Stefan Assmannd5aa2252010-04-09 09:51:34 +00002484 case E1000_DEV_ID_82576_QUAD_COPPER_ET2:
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +00002485 /* if quad port adapter, disable WoL on all but port A */
2486 if (global_quad_port_a != 0)
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002487 adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +00002488 else
2489 adapter->flags |= IGB_FLAG_QUAD_PORT_A;
2490 /* Reset for multiple quad port adapters */
2491 if (++global_quad_port_a == 4)
2492 global_quad_port_a = 0;
2493 break;
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002494 default:
2495 /* If the device can't wake, don't set software support */
2496 if (!device_can_wakeup(&adapter->pdev->dev))
2497 adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
Auke Kok9d5c8242008-01-24 02:22:38 -08002498 }
2499
2500 /* initialize the wol settings based on the eeprom settings */
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002501 if (adapter->flags & IGB_FLAG_WOL_SUPPORTED)
2502 adapter->wol |= E1000_WUFC_MAG;
2503
2504 /* Some vendors want WoL disabled by default, but still supported */
2505 if ((hw->mac.type == e1000_i350) &&
2506 (pdev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
2507 adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
2508 adapter->wol = 0;
2509 }
2510
2511 device_set_wakeup_enable(&adapter->pdev->dev,
2512 adapter->flags & IGB_FLAG_WOL_SUPPORTED);
Auke Kok9d5c8242008-01-24 02:22:38 -08002513
2514 /* reset the hardware with the new settings */
2515 igb_reset(adapter);
2516
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002517 /* Init the I2C interface */
2518 err = igb_init_i2c(adapter);
2519 if (err) {
2520 dev_err(&pdev->dev, "failed to init i2c interface\n");
2521 goto err_eeprom;
2522 }
2523
Auke Kok9d5c8242008-01-24 02:22:38 -08002524 /* let the f/w know that the h/w is now under the control of the
2525 * driver. */
2526 igb_get_hw_control(adapter);
2527
Auke Kok9d5c8242008-01-24 02:22:38 -08002528 strcpy(netdev->name, "eth%d");
2529 err = register_netdev(netdev);
2530 if (err)
2531 goto err_register;
2532
Jesse Brandeburgb168dfc2009-04-17 20:44:32 +00002533 /* carrier off reporting is important to ethtool even BEFORE open */
2534 netif_carrier_off(netdev);
2535
Jeff Kirsher421e02f2008-10-17 11:08:31 -07002536#ifdef CONFIG_IGB_DCA
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08002537 if (dca_add_requester(&pdev->dev) == 0) {
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002538 adapter->flags |= IGB_FLAG_DCA_ENABLED;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002539 dev_info(&pdev->dev, "DCA enabled\n");
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002540 igb_setup_dca(adapter);
2541 }
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00002542
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002543#endif
Carolyn Wybornye4288932012-12-07 03:01:42 +00002544#ifdef CONFIG_IGB_HWMON
2545 /* Initialize the thermal sensor on i350 devices. */
2546 if (hw->mac.type == e1000_i350 && hw->bus.func == 0) {
2547 u16 ets_word;
Matthew Vick3c89f6d2012-08-10 05:40:43 +00002548
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002549 /* Read the NVM to determine if this i350 device supports an
Carolyn Wybornye4288932012-12-07 03:01:42 +00002550 * external thermal sensor.
2551 */
2552 hw->nvm.ops.read(hw, NVM_ETS_CFG, 1, &ets_word);
2553 if (ets_word != 0x0000 && ets_word != 0xFFFF)
2554 adapter->ets = true;
2555 else
2556 adapter->ets = false;
2557 if (igb_sysfs_init(adapter))
2558 dev_err(&pdev->dev,
2559 "failed to allocate sysfs resources\n");
2560 } else {
2561 adapter->ets = false;
2562 }
2563#endif
Carolyn Wyborny56cec242013-10-17 05:36:26 +00002564 /* Check if Media Autosense is enabled */
2565 adapter->ei = *ei;
2566 if (hw->dev_spec._82575.mas_capable)
2567 igb_init_mas(adapter);
2568
Anders Berggren673b8b72011-02-04 07:32:32 +00002569 /* do hw tstamp init after resetting */
Richard Cochran7ebae812012-03-16 10:55:37 +00002570 igb_ptp_init(adapter);
Anders Berggren673b8b72011-02-04 07:32:32 +00002571
Auke Kok9d5c8242008-01-24 02:22:38 -08002572 dev_info(&pdev->dev, "Intel(R) Gigabit Ethernet Network Connection\n");
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00002573 /* print bus type/speed/width info, not applicable to i354 */
2574 if (hw->mac.type != e1000_i354) {
2575 dev_info(&pdev->dev, "%s: (PCIe:%s:%s) %pM\n",
2576 netdev->name,
2577 ((hw->bus.speed == e1000_bus_speed_2500) ? "2.5Gb/s" :
2578 (hw->bus.speed == e1000_bus_speed_5000) ? "5.0Gb/s" :
2579 "unknown"),
2580 ((hw->bus.width == e1000_bus_width_pcie_x4) ?
2581 "Width x4" :
2582 (hw->bus.width == e1000_bus_width_pcie_x2) ?
2583 "Width x2" :
2584 (hw->bus.width == e1000_bus_width_pcie_x1) ?
2585 "Width x1" : "unknown"), netdev->dev_addr);
2586 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002587
Todd Fujinaka53ea6c72013-08-23 07:49:00 +00002588 if ((hw->mac.type >= e1000_i210 ||
2589 igb_get_flash_presence_i210(hw))) {
2590 ret_val = igb_read_part_string(hw, part_str,
2591 E1000_PBANUM_LENGTH);
2592 } else {
2593 ret_val = -E1000_ERR_INVM_VALUE_NOT_FOUND;
2594 }
2595
Carolyn Wyborny9835fd72010-11-22 17:17:21 +00002596 if (ret_val)
2597 strcpy(part_str, "Unknown");
2598 dev_info(&pdev->dev, "%s: PBA No: %s\n", netdev->name, part_str);
Auke Kok9d5c8242008-01-24 02:22:38 -08002599 dev_info(&pdev->dev,
2600 "Using %s interrupts. %d rx queue(s), %d tx queue(s)\n",
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00002601 (adapter->flags & IGB_FLAG_HAS_MSIX) ? "MSI-X" :
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002602 (adapter->flags & IGB_FLAG_HAS_MSI) ? "MSI" : "legacy",
Auke Kok9d5c8242008-01-24 02:22:38 -08002603 adapter->num_rx_queues, adapter->num_tx_queues);
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00002604 if (hw->phy.media_type == e1000_media_type_copper) {
2605 switch (hw->mac.type) {
2606 case e1000_i350:
2607 case e1000_i210:
2608 case e1000_i211:
2609 /* Enable EEE for internal copper PHY devices */
2610 err = igb_set_eee_i350(hw);
2611 if ((!err) &&
2612 (!hw->dev_spec._82575.eee_disable)) {
2613 adapter->eee_advert =
2614 MDIO_EEE_100TX | MDIO_EEE_1000T;
2615 adapter->flags |= IGB_FLAG_EEE;
2616 }
2617 break;
2618 case e1000_i354:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00002619 if ((rd32(E1000_CTRL_EXT) &
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00002620 E1000_CTRL_EXT_LINK_MODE_SGMII)) {
2621 err = igb_set_eee_i354(hw);
2622 if ((!err) &&
2623 (!hw->dev_spec._82575.eee_disable)) {
2624 adapter->eee_advert =
2625 MDIO_EEE_100TX | MDIO_EEE_1000T;
2626 adapter->flags |= IGB_FLAG_EEE;
2627 }
2628 }
2629 break;
2630 default:
2631 break;
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00002632 }
Carolyn Wyborny09b068d2011-03-11 20:42:13 -08002633 }
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002634 pm_runtime_put_noidle(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002635 return 0;
2636
2637err_register:
2638 igb_release_hw_control(adapter);
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002639 memset(&adapter->i2c_adap, 0, sizeof(adapter->i2c_adap));
Auke Kok9d5c8242008-01-24 02:22:38 -08002640err_eeprom:
2641 if (!igb_check_reset_block(hw))
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08002642 igb_reset_phy(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08002643
2644 if (hw->flash_address)
2645 iounmap(hw->flash_address);
Auke Kok9d5c8242008-01-24 02:22:38 -08002646err_sw_init:
Alexander Duyck047e0032009-10-27 15:49:27 +00002647 igb_clear_interrupt_scheme(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002648 iounmap(hw->hw_addr);
2649err_ioremap:
2650 free_netdev(netdev);
2651err_alloc_etherdev:
Alexander Duyck559e9c42009-10-27 23:52:50 +00002652 pci_release_selected_regions(pdev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002653 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9d5c8242008-01-24 02:22:38 -08002654err_pci_reg:
2655err_dma:
2656 pci_disable_device(pdev);
2657 return err;
2658}
2659
Greg Rosefa44f2f2013-01-17 01:03:06 -08002660#ifdef CONFIG_PCI_IOV
Stefan Assmann781798a2013-09-24 05:18:39 +00002661static int igb_disable_sriov(struct pci_dev *pdev)
Greg Rosefa44f2f2013-01-17 01:03:06 -08002662{
2663 struct net_device *netdev = pci_get_drvdata(pdev);
2664 struct igb_adapter *adapter = netdev_priv(netdev);
2665 struct e1000_hw *hw = &adapter->hw;
2666
2667 /* reclaim resources allocated to VFs */
2668 if (adapter->vf_data) {
2669 /* disable iov and allow time for transactions to clear */
Alexander Duyckb09186d2013-03-26 00:03:26 +00002670 if (pci_vfs_assigned(pdev)) {
Greg Rosefa44f2f2013-01-17 01:03:06 -08002671 dev_warn(&pdev->dev,
2672 "Cannot deallocate SR-IOV virtual functions while they are assigned - VFs will not be deallocated\n");
2673 return -EPERM;
2674 } else {
2675 pci_disable_sriov(pdev);
2676 msleep(500);
2677 }
2678
2679 kfree(adapter->vf_data);
2680 adapter->vf_data = NULL;
2681 adapter->vfs_allocated_count = 0;
2682 wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
2683 wrfl();
2684 msleep(100);
2685 dev_info(&pdev->dev, "IOV Disabled\n");
2686
2687 /* Re-enable DMA Coalescing flag since IOV is turned off */
2688 adapter->flags |= IGB_FLAG_DMAC;
2689 }
2690
2691 return 0;
2692}
2693
2694static int igb_enable_sriov(struct pci_dev *pdev, int num_vfs)
2695{
2696 struct net_device *netdev = pci_get_drvdata(pdev);
2697 struct igb_adapter *adapter = netdev_priv(netdev);
2698 int old_vfs = pci_num_vf(pdev);
2699 int err = 0;
2700 int i;
2701
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00002702 if (!(adapter->flags & IGB_FLAG_HAS_MSIX) || num_vfs > 7) {
Mitch A Williams50267192013-06-20 06:03:36 +00002703 err = -EPERM;
2704 goto out;
2705 }
Greg Rosefa44f2f2013-01-17 01:03:06 -08002706 if (!num_vfs)
2707 goto out;
Greg Rosefa44f2f2013-01-17 01:03:06 -08002708
Stefan Assmann781798a2013-09-24 05:18:39 +00002709 if (old_vfs) {
2710 dev_info(&pdev->dev, "%d pre-allocated VFs found - override max_vfs setting of %d\n",
2711 old_vfs, max_vfs);
2712 adapter->vfs_allocated_count = old_vfs;
2713 } else
2714 adapter->vfs_allocated_count = num_vfs;
Greg Rosefa44f2f2013-01-17 01:03:06 -08002715
2716 adapter->vf_data = kcalloc(adapter->vfs_allocated_count,
2717 sizeof(struct vf_data_storage), GFP_KERNEL);
2718
2719 /* if allocation failed then we do not support SR-IOV */
2720 if (!adapter->vf_data) {
2721 adapter->vfs_allocated_count = 0;
2722 dev_err(&pdev->dev,
2723 "Unable to allocate memory for VF Data Storage\n");
2724 err = -ENOMEM;
2725 goto out;
2726 }
2727
Stefan Assmann781798a2013-09-24 05:18:39 +00002728 /* only call pci_enable_sriov() if no VFs are allocated already */
2729 if (!old_vfs) {
2730 err = pci_enable_sriov(pdev, adapter->vfs_allocated_count);
2731 if (err)
2732 goto err_out;
2733 }
Greg Rosefa44f2f2013-01-17 01:03:06 -08002734 dev_info(&pdev->dev, "%d VFs allocated\n",
2735 adapter->vfs_allocated_count);
2736 for (i = 0; i < adapter->vfs_allocated_count; i++)
2737 igb_vf_configure(adapter, i);
2738
2739 /* DMA Coalescing is not supported in IOV mode. */
2740 adapter->flags &= ~IGB_FLAG_DMAC;
2741 goto out;
2742
2743err_out:
2744 kfree(adapter->vf_data);
2745 adapter->vf_data = NULL;
2746 adapter->vfs_allocated_count = 0;
2747out:
2748 return err;
2749}
2750
2751#endif
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002752/**
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002753 * igb_remove_i2c - Cleanup I2C interface
2754 * @adapter: pointer to adapter structure
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002755 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002756static void igb_remove_i2c(struct igb_adapter *adapter)
2757{
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002758 /* free the adapter bus structure */
2759 i2c_del_adapter(&adapter->i2c_adap);
2760}
2761
Auke Kok9d5c8242008-01-24 02:22:38 -08002762/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002763 * igb_remove - Device Removal Routine
2764 * @pdev: PCI device information struct
Auke Kok9d5c8242008-01-24 02:22:38 -08002765 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002766 * igb_remove is called by the PCI subsystem to alert the driver
2767 * that it should release a PCI device. The could be caused by a
2768 * Hot-Plug event, or because the driver is going to be removed from
2769 * memory.
Auke Kok9d5c8242008-01-24 02:22:38 -08002770 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05002771static void igb_remove(struct pci_dev *pdev)
Auke Kok9d5c8242008-01-24 02:22:38 -08002772{
2773 struct net_device *netdev = pci_get_drvdata(pdev);
2774 struct igb_adapter *adapter = netdev_priv(netdev);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002775 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08002776
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002777 pm_runtime_get_noresume(&pdev->dev);
Carolyn Wybornye4288932012-12-07 03:01:42 +00002778#ifdef CONFIG_IGB_HWMON
2779 igb_sysfs_exit(adapter);
2780#endif
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002781 igb_remove_i2c(adapter);
Matthew Vicka79f4f82012-08-10 05:40:44 +00002782 igb_ptp_stop(adapter);
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002783 /* The watchdog timer may be rescheduled, so explicitly
Tejun Heo760141a2010-12-12 16:45:14 +01002784 * disable watchdog from being rescheduled.
2785 */
Auke Kok9d5c8242008-01-24 02:22:38 -08002786 set_bit(__IGB_DOWN, &adapter->state);
2787 del_timer_sync(&adapter->watchdog_timer);
2788 del_timer_sync(&adapter->phy_info_timer);
2789
Tejun Heo760141a2010-12-12 16:45:14 +01002790 cancel_work_sync(&adapter->reset_task);
2791 cancel_work_sync(&adapter->watchdog_task);
Auke Kok9d5c8242008-01-24 02:22:38 -08002792
Jeff Kirsher421e02f2008-10-17 11:08:31 -07002793#ifdef CONFIG_IGB_DCA
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002794 if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002795 dev_info(&pdev->dev, "DCA disabled\n");
2796 dca_remove_requester(&pdev->dev);
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002797 adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
Alexander Duyckcbd347a2009-02-15 23:59:44 -08002798 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002799 }
2800#endif
2801
Auke Kok9d5c8242008-01-24 02:22:38 -08002802 /* Release control of h/w to f/w. If f/w is AMT enabled, this
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002803 * would have already happened in close and is redundant.
2804 */
Auke Kok9d5c8242008-01-24 02:22:38 -08002805 igb_release_hw_control(adapter);
2806
2807 unregister_netdev(netdev);
2808
Alexander Duyck047e0032009-10-27 15:49:27 +00002809 igb_clear_interrupt_scheme(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002810
Alexander Duyck37680112009-02-19 20:40:30 -08002811#ifdef CONFIG_PCI_IOV
Greg Rosefa44f2f2013-01-17 01:03:06 -08002812 igb_disable_sriov(pdev);
Alexander Duyck37680112009-02-19 20:40:30 -08002813#endif
Alexander Duyck559e9c42009-10-27 23:52:50 +00002814
Alexander Duyck28b07592009-02-06 23:20:31 +00002815 iounmap(hw->hw_addr);
2816 if (hw->flash_address)
2817 iounmap(hw->flash_address);
Alexander Duyck559e9c42009-10-27 23:52:50 +00002818 pci_release_selected_regions(pdev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002819 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9d5c8242008-01-24 02:22:38 -08002820
Carolyn Wyborny1128c752011-10-14 00:13:49 +00002821 kfree(adapter->shadow_vfta);
Auke Kok9d5c8242008-01-24 02:22:38 -08002822 free_netdev(netdev);
2823
Frans Pop19d5afd2009-10-02 10:04:12 -07002824 pci_disable_pcie_error_reporting(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08002825
Auke Kok9d5c8242008-01-24 02:22:38 -08002826 pci_disable_device(pdev);
2827}
2828
2829/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002830 * igb_probe_vfs - Initialize vf data storage and add VFs to pci config space
2831 * @adapter: board private structure to initialize
Alexander Duycka6b623e2009-10-27 23:47:53 +00002832 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002833 * This function initializes the vf specific data storage and then attempts to
2834 * allocate the VFs. The reason for ordering it this way is because it is much
2835 * mor expensive time wise to disable SR-IOV than it is to allocate and free
2836 * the memory for the VFs.
Alexander Duycka6b623e2009-10-27 23:47:53 +00002837 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05002838static void igb_probe_vfs(struct igb_adapter *adapter)
Alexander Duycka6b623e2009-10-27 23:47:53 +00002839{
2840#ifdef CONFIG_PCI_IOV
2841 struct pci_dev *pdev = adapter->pdev;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002842 struct e1000_hw *hw = &adapter->hw;
Alexander Duycka6b623e2009-10-27 23:47:53 +00002843
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002844 /* Virtualization features not supported on i210 family. */
2845 if ((hw->mac.type == e1000_i210) || (hw->mac.type == e1000_i211))
2846 return;
2847
Greg Rosefa44f2f2013-01-17 01:03:06 -08002848 pci_sriov_set_totalvfs(pdev, 7);
Stefan Assmann781798a2013-09-24 05:18:39 +00002849 igb_pci_enable_sriov(pdev, max_vfs);
Alexander Duycka6b623e2009-10-27 23:47:53 +00002850
Alexander Duycka6b623e2009-10-27 23:47:53 +00002851#endif /* CONFIG_PCI_IOV */
2852}
2853
Greg Rosefa44f2f2013-01-17 01:03:06 -08002854static void igb_init_queue_configuration(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -08002855{
2856 struct e1000_hw *hw = &adapter->hw;
Matthew Vick374a5422012-05-18 04:54:58 +00002857 u32 max_rss_queues;
Auke Kok9d5c8242008-01-24 02:22:38 -08002858
Matthew Vick374a5422012-05-18 04:54:58 +00002859 /* Determine the maximum number of RSS queues supported. */
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002860 switch (hw->mac.type) {
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002861 case e1000_i211:
Matthew Vick374a5422012-05-18 04:54:58 +00002862 max_rss_queues = IGB_MAX_RX_QUEUES_I211;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002863 break;
Matthew Vick374a5422012-05-18 04:54:58 +00002864 case e1000_82575:
2865 case e1000_i210:
2866 max_rss_queues = IGB_MAX_RX_QUEUES_82575;
2867 break;
2868 case e1000_i350:
2869 /* I350 cannot do RSS and SR-IOV at the same time */
2870 if (!!adapter->vfs_allocated_count) {
2871 max_rss_queues = 1;
2872 break;
2873 }
2874 /* fall through */
2875 case e1000_82576:
2876 if (!!adapter->vfs_allocated_count) {
2877 max_rss_queues = 2;
2878 break;
2879 }
2880 /* fall through */
2881 case e1000_82580:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00002882 case e1000_i354:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002883 default:
Matthew Vick374a5422012-05-18 04:54:58 +00002884 max_rss_queues = IGB_MAX_RX_QUEUES;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002885 break;
2886 }
Alexander Duycka99955f2009-11-12 18:37:19 +00002887
Matthew Vick374a5422012-05-18 04:54:58 +00002888 adapter->rss_queues = min_t(u32, max_rss_queues, num_online_cpus());
2889
2890 /* Determine if we need to pair queues. */
2891 switch (hw->mac.type) {
2892 case e1000_82575:
2893 case e1000_i211:
2894 /* Device supports enough interrupts without queue pairing. */
2895 break;
2896 case e1000_82576:
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002897 /* If VFs are going to be allocated with RSS queues then we
Matthew Vick374a5422012-05-18 04:54:58 +00002898 * should pair the queues in order to conserve interrupts due
2899 * to limited supply.
2900 */
2901 if ((adapter->rss_queues > 1) &&
2902 (adapter->vfs_allocated_count > 6))
2903 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
2904 /* fall through */
2905 case e1000_82580:
2906 case e1000_i350:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00002907 case e1000_i354:
Matthew Vick374a5422012-05-18 04:54:58 +00002908 case e1000_i210:
2909 default:
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002910 /* If rss_queues > half of max_rss_queues, pair the queues in
Matthew Vick374a5422012-05-18 04:54:58 +00002911 * order to conserve interrupts due to limited supply.
2912 */
2913 if (adapter->rss_queues > (max_rss_queues / 2))
2914 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
2915 break;
2916 }
Greg Rosefa44f2f2013-01-17 01:03:06 -08002917}
2918
2919/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002920 * igb_sw_init - Initialize general software structures (struct igb_adapter)
2921 * @adapter: board private structure to initialize
Greg Rosefa44f2f2013-01-17 01:03:06 -08002922 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002923 * igb_sw_init initializes the Adapter private data structure.
2924 * Fields are initialized based on PCI device information and
2925 * OS network device settings (MTU size).
Greg Rosefa44f2f2013-01-17 01:03:06 -08002926 **/
2927static int igb_sw_init(struct igb_adapter *adapter)
2928{
2929 struct e1000_hw *hw = &adapter->hw;
2930 struct net_device *netdev = adapter->netdev;
2931 struct pci_dev *pdev = adapter->pdev;
2932
2933 pci_read_config_word(pdev, PCI_COMMAND, &hw->bus.pci_cmd_word);
2934
2935 /* set default ring sizes */
2936 adapter->tx_ring_count = IGB_DEFAULT_TXD;
2937 adapter->rx_ring_count = IGB_DEFAULT_RXD;
2938
2939 /* set default ITR values */
2940 adapter->rx_itr_setting = IGB_DEFAULT_ITR;
2941 adapter->tx_itr_setting = IGB_DEFAULT_ITR;
2942
2943 /* set default work limits */
2944 adapter->tx_work_limit = IGB_DEFAULT_TX_WORK;
2945
2946 adapter->max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN +
2947 VLAN_HLEN;
2948 adapter->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
2949
2950 spin_lock_init(&adapter->stats64_lock);
2951#ifdef CONFIG_PCI_IOV
2952 switch (hw->mac.type) {
2953 case e1000_82576:
2954 case e1000_i350:
2955 if (max_vfs > 7) {
2956 dev_warn(&pdev->dev,
2957 "Maximum of 7 VFs per PF, using max\n");
Alex Williamsond0f63ac2013-03-13 15:50:24 +00002958 max_vfs = adapter->vfs_allocated_count = 7;
Greg Rosefa44f2f2013-01-17 01:03:06 -08002959 } else
2960 adapter->vfs_allocated_count = max_vfs;
2961 if (adapter->vfs_allocated_count)
2962 dev_warn(&pdev->dev,
2963 "Enabling SR-IOV VFs using the module parameter is deprecated - please use the pci sysfs interface.\n");
2964 break;
2965 default:
2966 break;
2967 }
2968#endif /* CONFIG_PCI_IOV */
2969
2970 igb_init_queue_configuration(adapter);
Alexander Duycka99955f2009-11-12 18:37:19 +00002971
Carolyn Wyborny1128c752011-10-14 00:13:49 +00002972 /* Setup and initialize a copy of the hw vlan table array */
Joe Perchesb2adaca2013-02-03 17:43:58 +00002973 adapter->shadow_vfta = kcalloc(E1000_VLAN_FILTER_TBL_SIZE, sizeof(u32),
2974 GFP_ATOMIC);
Carolyn Wyborny1128c752011-10-14 00:13:49 +00002975
Alexander Duycka6b623e2009-10-27 23:47:53 +00002976 /* This call may decrease the number of queues */
Stefan Assmann53c7d062012-12-04 06:00:12 +00002977 if (igb_init_interrupt_scheme(adapter, true)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08002978 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
2979 return -ENOMEM;
2980 }
2981
Alexander Duycka6b623e2009-10-27 23:47:53 +00002982 igb_probe_vfs(adapter);
2983
Auke Kok9d5c8242008-01-24 02:22:38 -08002984 /* Explicitly disable IRQ since the NIC can be in any state. */
2985 igb_irq_disable(adapter);
2986
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002987 if (hw->mac.type >= e1000_i350)
Carolyn Wyborny831ec0b2011-03-11 20:43:54 -08002988 adapter->flags &= ~IGB_FLAG_DMAC;
2989
Auke Kok9d5c8242008-01-24 02:22:38 -08002990 set_bit(__IGB_DOWN, &adapter->state);
2991 return 0;
2992}
2993
2994/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002995 * igb_open - Called when a network interface is made active
2996 * @netdev: network interface device structure
Auke Kok9d5c8242008-01-24 02:22:38 -08002997 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002998 * Returns 0 on success, negative value on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08002999 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003000 * The open entry point is called when a network interface is made
3001 * active by the system (IFF_UP). At this point all resources needed
3002 * for transmit and receive operations are allocated, the interrupt
3003 * handler is registered with the OS, the watchdog timer is started,
3004 * and the stack is notified that the interface is ready.
Auke Kok9d5c8242008-01-24 02:22:38 -08003005 **/
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003006static int __igb_open(struct net_device *netdev, bool resuming)
Auke Kok9d5c8242008-01-24 02:22:38 -08003007{
3008 struct igb_adapter *adapter = netdev_priv(netdev);
3009 struct e1000_hw *hw = &adapter->hw;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003010 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08003011 int err;
3012 int i;
3013
3014 /* disallow open during test */
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003015 if (test_bit(__IGB_TESTING, &adapter->state)) {
3016 WARN_ON(resuming);
Auke Kok9d5c8242008-01-24 02:22:38 -08003017 return -EBUSY;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003018 }
3019
3020 if (!resuming)
3021 pm_runtime_get_sync(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08003022
Jesse Brandeburgb168dfc2009-04-17 20:44:32 +00003023 netif_carrier_off(netdev);
3024
Auke Kok9d5c8242008-01-24 02:22:38 -08003025 /* allocate transmit descriptors */
3026 err = igb_setup_all_tx_resources(adapter);
3027 if (err)
3028 goto err_setup_tx;
3029
3030 /* allocate receive descriptors */
3031 err = igb_setup_all_rx_resources(adapter);
3032 if (err)
3033 goto err_setup_rx;
3034
Nick Nunley88a268c2010-02-17 01:01:59 +00003035 igb_power_up_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08003036
Auke Kok9d5c8242008-01-24 02:22:38 -08003037 /* before we allocate an interrupt, we must be ready to handle it.
3038 * Setting DEBUG_SHIRQ in the kernel makes it fire an interrupt
3039 * as soon as we call pci_request_irq, so we have to setup our
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003040 * clean_rx handler before we do so.
3041 */
Auke Kok9d5c8242008-01-24 02:22:38 -08003042 igb_configure(adapter);
3043
3044 err = igb_request_irq(adapter);
3045 if (err)
3046 goto err_req_irq;
3047
Alexander Duyck0c2cc022012-09-25 00:31:22 +00003048 /* Notify the stack of the actual queue counts. */
3049 err = netif_set_real_num_tx_queues(adapter->netdev,
3050 adapter->num_tx_queues);
3051 if (err)
3052 goto err_set_queues;
3053
3054 err = netif_set_real_num_rx_queues(adapter->netdev,
3055 adapter->num_rx_queues);
3056 if (err)
3057 goto err_set_queues;
3058
Auke Kok9d5c8242008-01-24 02:22:38 -08003059 /* From here on the code is the same as igb_up() */
3060 clear_bit(__IGB_DOWN, &adapter->state);
3061
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00003062 for (i = 0; i < adapter->num_q_vectors; i++)
3063 napi_enable(&(adapter->q_vector[i]->napi));
Auke Kok9d5c8242008-01-24 02:22:38 -08003064
3065 /* Clear any pending interrupts. */
3066 rd32(E1000_ICR);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07003067
3068 igb_irq_enable(adapter);
3069
Alexander Duyckd4960302009-10-27 15:53:45 +00003070 /* notify VFs that reset has been completed */
3071 if (adapter->vfs_allocated_count) {
3072 u32 reg_data = rd32(E1000_CTRL_EXT);
3073 reg_data |= E1000_CTRL_EXT_PFRSTD;
3074 wr32(E1000_CTRL_EXT, reg_data);
3075 }
3076
Jeff Kirsherd55b53f2008-07-18 04:33:03 -07003077 netif_tx_start_all_queues(netdev);
3078
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003079 if (!resuming)
3080 pm_runtime_put(&pdev->dev);
3081
Alexander Duyck25568a52009-10-27 23:49:59 +00003082 /* start the watchdog. */
3083 hw->mac.get_link_status = 1;
3084 schedule_work(&adapter->watchdog_task);
Auke Kok9d5c8242008-01-24 02:22:38 -08003085
3086 return 0;
3087
Alexander Duyck0c2cc022012-09-25 00:31:22 +00003088err_set_queues:
3089 igb_free_irq(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08003090err_req_irq:
3091 igb_release_hw_control(adapter);
Nick Nunley88a268c2010-02-17 01:01:59 +00003092 igb_power_down_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08003093 igb_free_all_rx_resources(adapter);
3094err_setup_rx:
3095 igb_free_all_tx_resources(adapter);
3096err_setup_tx:
3097 igb_reset(adapter);
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003098 if (!resuming)
3099 pm_runtime_put(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08003100
3101 return err;
3102}
3103
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003104static int igb_open(struct net_device *netdev)
3105{
3106 return __igb_open(netdev, false);
3107}
3108
Auke Kok9d5c8242008-01-24 02:22:38 -08003109/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003110 * igb_close - Disables a network interface
3111 * @netdev: network interface device structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003112 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003113 * Returns 0, this is not allowed to fail
Auke Kok9d5c8242008-01-24 02:22:38 -08003114 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003115 * The close entry point is called when an interface is de-activated
3116 * by the OS. The hardware is still under the driver's control, but
3117 * needs to be disabled. A global MAC reset is issued to stop the
3118 * hardware, and all transmit and receive resources are freed.
Auke Kok9d5c8242008-01-24 02:22:38 -08003119 **/
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003120static int __igb_close(struct net_device *netdev, bool suspending)
Auke Kok9d5c8242008-01-24 02:22:38 -08003121{
3122 struct igb_adapter *adapter = netdev_priv(netdev);
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003123 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08003124
3125 WARN_ON(test_bit(__IGB_RESETTING, &adapter->state));
Auke Kok9d5c8242008-01-24 02:22:38 -08003126
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003127 if (!suspending)
3128 pm_runtime_get_sync(&pdev->dev);
3129
3130 igb_down(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08003131 igb_free_irq(adapter);
3132
3133 igb_free_all_tx_resources(adapter);
3134 igb_free_all_rx_resources(adapter);
3135
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003136 if (!suspending)
3137 pm_runtime_put_sync(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08003138 return 0;
3139}
3140
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003141static int igb_close(struct net_device *netdev)
3142{
3143 return __igb_close(netdev, false);
3144}
3145
Auke Kok9d5c8242008-01-24 02:22:38 -08003146/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003147 * igb_setup_tx_resources - allocate Tx resources (Descriptors)
3148 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9d5c8242008-01-24 02:22:38 -08003149 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003150 * Return 0 on success, negative on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08003151 **/
Alexander Duyck80785292009-10-27 15:51:47 +00003152int igb_setup_tx_resources(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003153{
Alexander Duyck59d71982010-04-27 13:09:25 +00003154 struct device *dev = tx_ring->dev;
Auke Kok9d5c8242008-01-24 02:22:38 -08003155 int size;
3156
Alexander Duyck06034642011-08-26 07:44:22 +00003157 size = sizeof(struct igb_tx_buffer) * tx_ring->count;
Alexander Duyckf33005a2012-09-13 06:27:55 +00003158
3159 tx_ring->tx_buffer_info = vzalloc(size);
Alexander Duyck06034642011-08-26 07:44:22 +00003160 if (!tx_ring->tx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08003161 goto err;
Auke Kok9d5c8242008-01-24 02:22:38 -08003162
3163 /* round up to nearest 4K */
Alexander Duyck85e8d002009-02-16 00:00:20 -08003164 tx_ring->size = tx_ring->count * sizeof(union e1000_adv_tx_desc);
Auke Kok9d5c8242008-01-24 02:22:38 -08003165 tx_ring->size = ALIGN(tx_ring->size, 4096);
3166
Alexander Duyck5536d212012-09-25 00:31:17 +00003167 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
3168 &tx_ring->dma, GFP_KERNEL);
Auke Kok9d5c8242008-01-24 02:22:38 -08003169 if (!tx_ring->desc)
3170 goto err;
3171
Auke Kok9d5c8242008-01-24 02:22:38 -08003172 tx_ring->next_to_use = 0;
3173 tx_ring->next_to_clean = 0;
Alexander Duyck81c2fc22011-08-26 07:45:20 +00003174
Auke Kok9d5c8242008-01-24 02:22:38 -08003175 return 0;
3176
3177err:
Alexander Duyck06034642011-08-26 07:44:22 +00003178 vfree(tx_ring->tx_buffer_info);
Alexander Duyckf33005a2012-09-13 06:27:55 +00003179 tx_ring->tx_buffer_info = NULL;
3180 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08003181 return -ENOMEM;
3182}
3183
3184/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003185 * igb_setup_all_tx_resources - wrapper to allocate Tx resources
3186 * (Descriptors) for all queues
3187 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003188 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003189 * Return 0 on success, negative on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08003190 **/
3191static int igb_setup_all_tx_resources(struct igb_adapter *adapter)
3192{
Alexander Duyck439705e2009-10-27 23:49:20 +00003193 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08003194 int i, err = 0;
3195
3196 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00003197 err = igb_setup_tx_resources(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003198 if (err) {
Alexander Duyck439705e2009-10-27 23:49:20 +00003199 dev_err(&pdev->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08003200 "Allocation for Tx Queue %u failed\n", i);
3201 for (i--; i >= 0; i--)
Alexander Duyck3025a442010-02-17 01:02:39 +00003202 igb_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003203 break;
3204 }
3205 }
3206
3207 return err;
3208}
3209
3210/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003211 * igb_setup_tctl - configure the transmit control registers
3212 * @adapter: Board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003213 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00003214void igb_setup_tctl(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -08003215{
Auke Kok9d5c8242008-01-24 02:22:38 -08003216 struct e1000_hw *hw = &adapter->hw;
3217 u32 tctl;
Auke Kok9d5c8242008-01-24 02:22:38 -08003218
Alexander Duyck85b430b2009-10-27 15:50:29 +00003219 /* disable queue 0 which is enabled by default on 82575 and 82576 */
3220 wr32(E1000_TXDCTL(0), 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08003221
3222 /* Program the Transmit Control Register */
Auke Kok9d5c8242008-01-24 02:22:38 -08003223 tctl = rd32(E1000_TCTL);
3224 tctl &= ~E1000_TCTL_CT;
3225 tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC |
3226 (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT);
3227
3228 igb_config_collision_dist(hw);
3229
Auke Kok9d5c8242008-01-24 02:22:38 -08003230 /* Enable transmits */
3231 tctl |= E1000_TCTL_EN;
3232
3233 wr32(E1000_TCTL, tctl);
3234}
3235
3236/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003237 * igb_configure_tx_ring - Configure transmit ring after Reset
3238 * @adapter: board private structure
3239 * @ring: tx ring to configure
Alexander Duyck85b430b2009-10-27 15:50:29 +00003240 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003241 * Configure a transmit ring after a reset.
Alexander Duyck85b430b2009-10-27 15:50:29 +00003242 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00003243void igb_configure_tx_ring(struct igb_adapter *adapter,
3244 struct igb_ring *ring)
Alexander Duyck85b430b2009-10-27 15:50:29 +00003245{
3246 struct e1000_hw *hw = &adapter->hw;
Alexander Duycka74420e2011-08-26 07:43:27 +00003247 u32 txdctl = 0;
Alexander Duyck85b430b2009-10-27 15:50:29 +00003248 u64 tdba = ring->dma;
3249 int reg_idx = ring->reg_idx;
3250
3251 /* disable the queue */
Alexander Duycka74420e2011-08-26 07:43:27 +00003252 wr32(E1000_TXDCTL(reg_idx), 0);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003253 wrfl();
3254 mdelay(10);
3255
3256 wr32(E1000_TDLEN(reg_idx),
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003257 ring->count * sizeof(union e1000_adv_tx_desc));
Alexander Duyck85b430b2009-10-27 15:50:29 +00003258 wr32(E1000_TDBAL(reg_idx),
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003259 tdba & 0x00000000ffffffffULL);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003260 wr32(E1000_TDBAH(reg_idx), tdba >> 32);
3261
Alexander Duyckfce99e32009-10-27 15:51:27 +00003262 ring->tail = hw->hw_addr + E1000_TDT(reg_idx);
Alexander Duycka74420e2011-08-26 07:43:27 +00003263 wr32(E1000_TDH(reg_idx), 0);
Alexander Duyckfce99e32009-10-27 15:51:27 +00003264 writel(0, ring->tail);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003265
3266 txdctl |= IGB_TX_PTHRESH;
3267 txdctl |= IGB_TX_HTHRESH << 8;
3268 txdctl |= IGB_TX_WTHRESH << 16;
3269
3270 txdctl |= E1000_TXDCTL_QUEUE_ENABLE;
3271 wr32(E1000_TXDCTL(reg_idx), txdctl);
3272}
3273
3274/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003275 * igb_configure_tx - Configure transmit Unit after Reset
3276 * @adapter: board private structure
Alexander Duyck85b430b2009-10-27 15:50:29 +00003277 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003278 * Configure the Tx unit of the MAC after a reset.
Alexander Duyck85b430b2009-10-27 15:50:29 +00003279 **/
3280static void igb_configure_tx(struct igb_adapter *adapter)
3281{
3282 int i;
3283
3284 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003285 igb_configure_tx_ring(adapter, adapter->tx_ring[i]);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003286}
3287
3288/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003289 * igb_setup_rx_resources - allocate Rx resources (Descriptors)
3290 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
Auke Kok9d5c8242008-01-24 02:22:38 -08003291 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003292 * Returns 0 on success, negative on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08003293 **/
Alexander Duyck80785292009-10-27 15:51:47 +00003294int igb_setup_rx_resources(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003295{
Alexander Duyck59d71982010-04-27 13:09:25 +00003296 struct device *dev = rx_ring->dev;
Alexander Duyckf33005a2012-09-13 06:27:55 +00003297 int size;
Auke Kok9d5c8242008-01-24 02:22:38 -08003298
Alexander Duyck06034642011-08-26 07:44:22 +00003299 size = sizeof(struct igb_rx_buffer) * rx_ring->count;
Alexander Duyckf33005a2012-09-13 06:27:55 +00003300
3301 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyck06034642011-08-26 07:44:22 +00003302 if (!rx_ring->rx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08003303 goto err;
Auke Kok9d5c8242008-01-24 02:22:38 -08003304
Auke Kok9d5c8242008-01-24 02:22:38 -08003305 /* Round up to nearest 4K */
Alexander Duyckf33005a2012-09-13 06:27:55 +00003306 rx_ring->size = rx_ring->count * sizeof(union e1000_adv_rx_desc);
Auke Kok9d5c8242008-01-24 02:22:38 -08003307 rx_ring->size = ALIGN(rx_ring->size, 4096);
3308
Alexander Duyck5536d212012-09-25 00:31:17 +00003309 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
3310 &rx_ring->dma, GFP_KERNEL);
Auke Kok9d5c8242008-01-24 02:22:38 -08003311 if (!rx_ring->desc)
3312 goto err;
3313
Alexander Duyckcbc8e552012-09-25 00:31:02 +00003314 rx_ring->next_to_alloc = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003315 rx_ring->next_to_clean = 0;
3316 rx_ring->next_to_use = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003317
Auke Kok9d5c8242008-01-24 02:22:38 -08003318 return 0;
3319
3320err:
Alexander Duyck06034642011-08-26 07:44:22 +00003321 vfree(rx_ring->rx_buffer_info);
3322 rx_ring->rx_buffer_info = NULL;
Alexander Duyckf33005a2012-09-13 06:27:55 +00003323 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08003324 return -ENOMEM;
3325}
3326
3327/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003328 * igb_setup_all_rx_resources - wrapper to allocate Rx resources
3329 * (Descriptors) for all queues
3330 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003331 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003332 * Return 0 on success, negative on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08003333 **/
3334static int igb_setup_all_rx_resources(struct igb_adapter *adapter)
3335{
Alexander Duyck439705e2009-10-27 23:49:20 +00003336 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08003337 int i, err = 0;
3338
3339 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00003340 err = igb_setup_rx_resources(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003341 if (err) {
Alexander Duyck439705e2009-10-27 23:49:20 +00003342 dev_err(&pdev->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08003343 "Allocation for Rx Queue %u failed\n", i);
3344 for (i--; i >= 0; i--)
Alexander Duyck3025a442010-02-17 01:02:39 +00003345 igb_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003346 break;
3347 }
3348 }
3349
3350 return err;
3351}
3352
3353/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003354 * igb_setup_mrqc - configure the multiple receive queue control registers
3355 * @adapter: Board private structure
Alexander Duyck06cf2662009-10-27 15:53:25 +00003356 **/
3357static void igb_setup_mrqc(struct igb_adapter *adapter)
3358{
3359 struct e1000_hw *hw = &adapter->hw;
3360 u32 mrqc, rxcsum;
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +00003361 u32 j, num_rx_queues;
Alexander Duycka57fe232012-09-13 06:28:16 +00003362 static const u32 rsskey[10] = { 0xDA565A6D, 0xC20E5B25, 0x3D256741,
3363 0xB08FA343, 0xCB2BCAD0, 0xB4307BAE,
3364 0xA32DCB77, 0x0CF23080, 0x3BB7426A,
3365 0xFA01ACBE };
Alexander Duyck06cf2662009-10-27 15:53:25 +00003366
3367 /* Fill out hash function seeds */
Alexander Duycka57fe232012-09-13 06:28:16 +00003368 for (j = 0; j < 10; j++)
3369 wr32(E1000_RSSRK(j), rsskey[j]);
Alexander Duyck06cf2662009-10-27 15:53:25 +00003370
Alexander Duycka99955f2009-11-12 18:37:19 +00003371 num_rx_queues = adapter->rss_queues;
Alexander Duyck06cf2662009-10-27 15:53:25 +00003372
Alexander Duyck797fd4b2012-09-13 06:28:11 +00003373 switch (hw->mac.type) {
Alexander Duyck797fd4b2012-09-13 06:28:11 +00003374 case e1000_82576:
3375 /* 82576 supports 2 RSS queues for SR-IOV */
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +00003376 if (adapter->vfs_allocated_count)
Alexander Duyck06cf2662009-10-27 15:53:25 +00003377 num_rx_queues = 2;
Alexander Duyck797fd4b2012-09-13 06:28:11 +00003378 break;
3379 default:
3380 break;
Alexander Duyck06cf2662009-10-27 15:53:25 +00003381 }
3382
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +00003383 if (adapter->rss_indir_tbl_init != num_rx_queues) {
3384 for (j = 0; j < IGB_RETA_SIZE; j++)
3385 adapter->rss_indir_tbl[j] = (j * num_rx_queues) / IGB_RETA_SIZE;
3386 adapter->rss_indir_tbl_init = num_rx_queues;
Alexander Duyck06cf2662009-10-27 15:53:25 +00003387 }
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +00003388 igb_write_rss_indir_tbl(adapter);
Alexander Duyck06cf2662009-10-27 15:53:25 +00003389
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003390 /* Disable raw packet checksumming so that RSS hash is placed in
Alexander Duyck06cf2662009-10-27 15:53:25 +00003391 * descriptor on writeback. No need to enable TCP/UDP/IP checksum
3392 * offloads as they are enabled by default
3393 */
3394 rxcsum = rd32(E1000_RXCSUM);
3395 rxcsum |= E1000_RXCSUM_PCSD;
3396
3397 if (adapter->hw.mac.type >= e1000_82576)
3398 /* Enable Receive Checksum Offload for SCTP */
3399 rxcsum |= E1000_RXCSUM_CRCOFL;
3400
3401 /* Don't need to set TUOFL or IPOFL, they default to 1 */
3402 wr32(E1000_RXCSUM, rxcsum);
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003403
Akeem G. Abodunrin039454a2012-11-13 04:03:21 +00003404 /* Generate RSS hash based on packet types, TCP/UDP
3405 * port numbers and/or IPv4/v6 src and dst addresses
3406 */
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003407 mrqc = E1000_MRQC_RSS_FIELD_IPV4 |
3408 E1000_MRQC_RSS_FIELD_IPV4_TCP |
3409 E1000_MRQC_RSS_FIELD_IPV6 |
3410 E1000_MRQC_RSS_FIELD_IPV6_TCP |
3411 E1000_MRQC_RSS_FIELD_IPV6_TCP_EX;
Alexander Duyck06cf2662009-10-27 15:53:25 +00003412
Akeem G. Abodunrin039454a2012-11-13 04:03:21 +00003413 if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV4_UDP)
3414 mrqc |= E1000_MRQC_RSS_FIELD_IPV4_UDP;
3415 if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV6_UDP)
3416 mrqc |= E1000_MRQC_RSS_FIELD_IPV6_UDP;
3417
Alexander Duyck06cf2662009-10-27 15:53:25 +00003418 /* If VMDq is enabled then we set the appropriate mode for that, else
3419 * we default to RSS so that an RSS hash is calculated per packet even
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003420 * if we are only using one queue
3421 */
Alexander Duyck06cf2662009-10-27 15:53:25 +00003422 if (adapter->vfs_allocated_count) {
3423 if (hw->mac.type > e1000_82575) {
3424 /* Set the default pool for the PF's first queue */
3425 u32 vtctl = rd32(E1000_VT_CTL);
3426 vtctl &= ~(E1000_VT_CTL_DEFAULT_POOL_MASK |
3427 E1000_VT_CTL_DISABLE_DEF_POOL);
3428 vtctl |= adapter->vfs_allocated_count <<
3429 E1000_VT_CTL_DEFAULT_POOL_SHIFT;
3430 wr32(E1000_VT_CTL, vtctl);
3431 }
Alexander Duycka99955f2009-11-12 18:37:19 +00003432 if (adapter->rss_queues > 1)
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003433 mrqc |= E1000_MRQC_ENABLE_VMDQ_RSS_2Q;
Alexander Duyck06cf2662009-10-27 15:53:25 +00003434 else
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003435 mrqc |= E1000_MRQC_ENABLE_VMDQ;
Alexander Duyck06cf2662009-10-27 15:53:25 +00003436 } else {
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003437 if (hw->mac.type != e1000_i211)
3438 mrqc |= E1000_MRQC_ENABLE_RSS_4Q;
Alexander Duyck06cf2662009-10-27 15:53:25 +00003439 }
3440 igb_vmm_control(adapter);
3441
Alexander Duyck06cf2662009-10-27 15:53:25 +00003442 wr32(E1000_MRQC, mrqc);
3443}
3444
3445/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003446 * igb_setup_rctl - configure the receive control registers
3447 * @adapter: Board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003448 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00003449void igb_setup_rctl(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -08003450{
3451 struct e1000_hw *hw = &adapter->hw;
3452 u32 rctl;
Auke Kok9d5c8242008-01-24 02:22:38 -08003453
3454 rctl = rd32(E1000_RCTL);
3455
3456 rctl &= ~(3 << E1000_RCTL_MO_SHIFT);
Alexander Duyck69d728b2008-11-25 01:04:03 -08003457 rctl &= ~(E1000_RCTL_LBM_TCVR | E1000_RCTL_LBM_MAC);
Auke Kok9d5c8242008-01-24 02:22:38 -08003458
Alexander Duyck69d728b2008-11-25 01:04:03 -08003459 rctl |= E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_RDMTS_HALF |
Alexander Duyck28b07592009-02-06 23:20:31 +00003460 (hw->mac.mc_filter_type << E1000_RCTL_MO_SHIFT);
Auke Kok9d5c8242008-01-24 02:22:38 -08003461
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003462 /* enable stripping of CRC. It's unlikely this will break BMC
Auke Kok87cb7e82008-07-08 15:08:29 -07003463 * redirection as it did with e1000. Newer features require
3464 * that the HW strips the CRC.
Alexander Duyck73cd78f2009-02-12 18:16:59 +00003465 */
Auke Kok87cb7e82008-07-08 15:08:29 -07003466 rctl |= E1000_RCTL_SECRC;
Auke Kok9d5c8242008-01-24 02:22:38 -08003467
Alexander Duyck559e9c42009-10-27 23:52:50 +00003468 /* disable store bad packets and clear size bits. */
Alexander Duyckec54d7d2009-01-31 00:52:57 -08003469 rctl &= ~(E1000_RCTL_SBP | E1000_RCTL_SZ_256);
Auke Kok9d5c8242008-01-24 02:22:38 -08003470
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00003471 /* enable LPE to prevent packets larger than max_frame_size */
3472 rctl |= E1000_RCTL_LPE;
Auke Kok9d5c8242008-01-24 02:22:38 -08003473
Alexander Duyck952f72a2009-10-27 15:51:07 +00003474 /* disable queue 0 to prevent tail write w/o re-config */
3475 wr32(E1000_RXDCTL(0), 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08003476
Alexander Duycke1739522009-02-19 20:39:44 -08003477 /* Attention!!! For SR-IOV PF driver operations you must enable
3478 * queue drop for all VF and PF queues to prevent head of line blocking
3479 * if an un-trusted VF does not provide descriptors to hardware.
3480 */
3481 if (adapter->vfs_allocated_count) {
Alexander Duycke1739522009-02-19 20:39:44 -08003482 /* set all queue drop enable bits */
3483 wr32(E1000_QDE, ALL_QUEUES);
Alexander Duycke1739522009-02-19 20:39:44 -08003484 }
3485
Ben Greear89eaefb2012-03-06 09:41:58 +00003486 /* This is useful for sniffing bad packets. */
3487 if (adapter->netdev->features & NETIF_F_RXALL) {
3488 /* UPE and MPE will be handled by normal PROMISC logic
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003489 * in e1000e_set_rx_mode
3490 */
Ben Greear89eaefb2012-03-06 09:41:58 +00003491 rctl |= (E1000_RCTL_SBP | /* Receive bad packets */
3492 E1000_RCTL_BAM | /* RX All Bcast Pkts */
3493 E1000_RCTL_PMCF); /* RX All MAC Ctrl Pkts */
3494
3495 rctl &= ~(E1000_RCTL_VFE | /* Disable VLAN filter */
3496 E1000_RCTL_DPF | /* Allow filtered pause */
3497 E1000_RCTL_CFIEN); /* Dis VLAN CFIEN Filter */
3498 /* Do not mess with E1000_CTRL_VME, it affects transmit as well,
3499 * and that breaks VLANs.
3500 */
3501 }
3502
Auke Kok9d5c8242008-01-24 02:22:38 -08003503 wr32(E1000_RCTL, rctl);
3504}
3505
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003506static inline int igb_set_vf_rlpml(struct igb_adapter *adapter, int size,
3507 int vfn)
3508{
3509 struct e1000_hw *hw = &adapter->hw;
3510 u32 vmolr;
3511
3512 /* if it isn't the PF check to see if VFs are enabled and
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003513 * increase the size to support vlan tags
3514 */
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003515 if (vfn < adapter->vfs_allocated_count &&
3516 adapter->vf_data[vfn].vlans_enabled)
3517 size += VLAN_TAG_SIZE;
3518
3519 vmolr = rd32(E1000_VMOLR(vfn));
3520 vmolr &= ~E1000_VMOLR_RLPML_MASK;
3521 vmolr |= size | E1000_VMOLR_LPE;
3522 wr32(E1000_VMOLR(vfn), vmolr);
3523
3524 return 0;
3525}
3526
Auke Kok9d5c8242008-01-24 02:22:38 -08003527/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003528 * igb_rlpml_set - set maximum receive packet size
3529 * @adapter: board private structure
Alexander Duycke1739522009-02-19 20:39:44 -08003530 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003531 * Configure maximum receivable packet size.
Alexander Duycke1739522009-02-19 20:39:44 -08003532 **/
3533static void igb_rlpml_set(struct igb_adapter *adapter)
3534{
Alexander Duyck153285f2011-08-26 07:43:32 +00003535 u32 max_frame_size = adapter->max_frame_size;
Alexander Duycke1739522009-02-19 20:39:44 -08003536 struct e1000_hw *hw = &adapter->hw;
3537 u16 pf_id = adapter->vfs_allocated_count;
3538
Alexander Duycke1739522009-02-19 20:39:44 -08003539 if (pf_id) {
3540 igb_set_vf_rlpml(adapter, max_frame_size, pf_id);
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003541 /* If we're in VMDQ or SR-IOV mode, then set global RLPML
Alexander Duyck153285f2011-08-26 07:43:32 +00003542 * to our max jumbo frame size, in case we need to enable
3543 * jumbo frames on one of the rings later.
3544 * This will not pass over-length frames into the default
3545 * queue because it's gated by the VMOLR.RLPML.
3546 */
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003547 max_frame_size = MAX_JUMBO_FRAME_SIZE;
Alexander Duycke1739522009-02-19 20:39:44 -08003548 }
3549
3550 wr32(E1000_RLPML, max_frame_size);
3551}
3552
Williams, Mitch A8151d292010-02-10 01:44:24 +00003553static inline void igb_set_vmolr(struct igb_adapter *adapter,
3554 int vfn, bool aupe)
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003555{
3556 struct e1000_hw *hw = &adapter->hw;
3557 u32 vmolr;
3558
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003559 /* This register exists only on 82576 and newer so if we are older then
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003560 * we should exit and do nothing
3561 */
3562 if (hw->mac.type < e1000_82576)
3563 return;
3564
3565 vmolr = rd32(E1000_VMOLR(vfn));
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003566 vmolr |= E1000_VMOLR_STRVLAN; /* Strip vlan tags */
Stefan Assmanndc1edc62013-12-11 22:10:12 +00003567 if (hw->mac.type == e1000_i350) {
3568 u32 dvmolr;
3569
3570 dvmolr = rd32(E1000_DVMOLR(vfn));
3571 dvmolr |= E1000_DVMOLR_STRVLAN;
3572 wr32(E1000_DVMOLR(vfn), dvmolr);
3573 }
Williams, Mitch A8151d292010-02-10 01:44:24 +00003574 if (aupe)
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003575 vmolr |= E1000_VMOLR_AUPE; /* Accept untagged packets */
Williams, Mitch A8151d292010-02-10 01:44:24 +00003576 else
3577 vmolr &= ~(E1000_VMOLR_AUPE); /* Tagged packets ONLY */
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003578
3579 /* clear all bits that might not be set */
3580 vmolr &= ~(E1000_VMOLR_BAM | E1000_VMOLR_RSSE);
3581
Alexander Duycka99955f2009-11-12 18:37:19 +00003582 if (adapter->rss_queues > 1 && vfn == adapter->vfs_allocated_count)
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003583 vmolr |= E1000_VMOLR_RSSE; /* enable RSS */
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003584 /* for VMDq only allow the VFs and pool 0 to accept broadcast and
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003585 * multicast packets
3586 */
3587 if (vfn <= adapter->vfs_allocated_count)
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003588 vmolr |= E1000_VMOLR_BAM; /* Accept broadcast */
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003589
3590 wr32(E1000_VMOLR(vfn), vmolr);
3591}
3592
Alexander Duycke1739522009-02-19 20:39:44 -08003593/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003594 * igb_configure_rx_ring - Configure a receive ring after Reset
3595 * @adapter: board private structure
3596 * @ring: receive ring to be configured
Alexander Duyck85b430b2009-10-27 15:50:29 +00003597 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003598 * Configure the Rx unit of the MAC after a reset.
Alexander Duyck85b430b2009-10-27 15:50:29 +00003599 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00003600void igb_configure_rx_ring(struct igb_adapter *adapter,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003601 struct igb_ring *ring)
Alexander Duyck85b430b2009-10-27 15:50:29 +00003602{
3603 struct e1000_hw *hw = &adapter->hw;
3604 u64 rdba = ring->dma;
3605 int reg_idx = ring->reg_idx;
Alexander Duycka74420e2011-08-26 07:43:27 +00003606 u32 srrctl = 0, rxdctl = 0;
Alexander Duyck85b430b2009-10-27 15:50:29 +00003607
3608 /* disable the queue */
Alexander Duycka74420e2011-08-26 07:43:27 +00003609 wr32(E1000_RXDCTL(reg_idx), 0);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003610
3611 /* Set DMA base address registers */
3612 wr32(E1000_RDBAL(reg_idx),
3613 rdba & 0x00000000ffffffffULL);
3614 wr32(E1000_RDBAH(reg_idx), rdba >> 32);
3615 wr32(E1000_RDLEN(reg_idx),
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003616 ring->count * sizeof(union e1000_adv_rx_desc));
Alexander Duyck85b430b2009-10-27 15:50:29 +00003617
3618 /* initialize head and tail */
Alexander Duyckfce99e32009-10-27 15:51:27 +00003619 ring->tail = hw->hw_addr + E1000_RDT(reg_idx);
Alexander Duycka74420e2011-08-26 07:43:27 +00003620 wr32(E1000_RDH(reg_idx), 0);
Alexander Duyckfce99e32009-10-27 15:51:27 +00003621 writel(0, ring->tail);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003622
Alexander Duyck952f72a2009-10-27 15:51:07 +00003623 /* set descriptor configuration */
Alexander Duyck44390ca2011-08-26 07:43:38 +00003624 srrctl = IGB_RX_HDR_LEN << E1000_SRRCTL_BSIZEHDRSIZE_SHIFT;
Alexander Duyckde78d1f2012-09-25 00:31:12 +00003625 srrctl |= IGB_RX_BUFSZ >> E1000_SRRCTL_BSIZEPKT_SHIFT;
Alexander Duyck1a1c2252012-09-25 00:30:52 +00003626 srrctl |= E1000_SRRCTL_DESCTYPE_ADV_ONEBUF;
Alexander Duyck06218a82011-08-26 07:46:55 +00003627 if (hw->mac.type >= e1000_82580)
Nick Nunley757b77e2010-03-26 11:36:47 +00003628 srrctl |= E1000_SRRCTL_TIMESTAMP;
Nick Nunleye6bdb6f2010-02-17 01:03:38 +00003629 /* Only set Drop Enable if we are supporting multiple queues */
3630 if (adapter->vfs_allocated_count || adapter->num_rx_queues > 1)
3631 srrctl |= E1000_SRRCTL_DROP_EN;
Alexander Duyck952f72a2009-10-27 15:51:07 +00003632
3633 wr32(E1000_SRRCTL(reg_idx), srrctl);
3634
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003635 /* set filtering for VMDQ pools */
Williams, Mitch A8151d292010-02-10 01:44:24 +00003636 igb_set_vmolr(adapter, reg_idx & 0x7, true);
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003637
Alexander Duyck85b430b2009-10-27 15:50:29 +00003638 rxdctl |= IGB_RX_PTHRESH;
3639 rxdctl |= IGB_RX_HTHRESH << 8;
3640 rxdctl |= IGB_RX_WTHRESH << 16;
Alexander Duycka74420e2011-08-26 07:43:27 +00003641
3642 /* enable receive descriptor fetching */
3643 rxdctl |= E1000_RXDCTL_QUEUE_ENABLE;
Alexander Duyck85b430b2009-10-27 15:50:29 +00003644 wr32(E1000_RXDCTL(reg_idx), rxdctl);
3645}
3646
3647/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003648 * igb_configure_rx - Configure receive Unit after Reset
3649 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003650 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003651 * Configure the Rx unit of the MAC after a reset.
Auke Kok9d5c8242008-01-24 02:22:38 -08003652 **/
3653static void igb_configure_rx(struct igb_adapter *adapter)
3654{
Hannes Eder91075842009-02-18 19:36:04 -08003655 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003656
Alexander Duyck68d480c2009-10-05 06:33:08 +00003657 /* set UTA to appropriate mode */
3658 igb_set_uta(adapter);
3659
Alexander Duyck26ad9172009-10-05 06:32:49 +00003660 /* set the correct pool for the PF default MAC address in entry 0 */
3661 igb_rar_set_qsel(adapter, adapter->hw.mac.addr, 0,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003662 adapter->vfs_allocated_count);
Alexander Duyck26ad9172009-10-05 06:32:49 +00003663
Alexander Duyck06cf2662009-10-27 15:53:25 +00003664 /* Setup the HW Rx Head and Tail Descriptor Pointers and
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003665 * the Base and Length of the Rx Descriptor Ring
3666 */
Alexander Duyckf9d40f62013-04-17 20:41:04 +00003667 for (i = 0; i < adapter->num_rx_queues; i++)
3668 igb_configure_rx_ring(adapter, adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003669}
3670
3671/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003672 * igb_free_tx_resources - Free Tx Resources per Queue
3673 * @tx_ring: Tx descriptor ring for a specific queue
Auke Kok9d5c8242008-01-24 02:22:38 -08003674 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003675 * Free all transmit software resources
Auke Kok9d5c8242008-01-24 02:22:38 -08003676 **/
Alexander Duyck68fd9912008-11-20 00:48:10 -08003677void igb_free_tx_resources(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003678{
Mitch Williams3b644cf2008-06-27 10:59:48 -07003679 igb_clean_tx_ring(tx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08003680
Alexander Duyck06034642011-08-26 07:44:22 +00003681 vfree(tx_ring->tx_buffer_info);
3682 tx_ring->tx_buffer_info = NULL;
Auke Kok9d5c8242008-01-24 02:22:38 -08003683
Alexander Duyck439705e2009-10-27 23:49:20 +00003684 /* if not set, then don't free */
3685 if (!tx_ring->desc)
3686 return;
3687
Alexander Duyck59d71982010-04-27 13:09:25 +00003688 dma_free_coherent(tx_ring->dev, tx_ring->size,
3689 tx_ring->desc, tx_ring->dma);
Auke Kok9d5c8242008-01-24 02:22:38 -08003690
3691 tx_ring->desc = NULL;
3692}
3693
3694/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003695 * igb_free_all_tx_resources - Free Tx Resources for All Queues
3696 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003697 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003698 * Free all transmit software resources
Auke Kok9d5c8242008-01-24 02:22:38 -08003699 **/
3700static void igb_free_all_tx_resources(struct igb_adapter *adapter)
3701{
3702 int i;
3703
3704 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003705 igb_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003706}
3707
Alexander Duyckebe42d12011-08-26 07:45:09 +00003708void igb_unmap_and_free_tx_resource(struct igb_ring *ring,
3709 struct igb_tx_buffer *tx_buffer)
Auke Kok9d5c8242008-01-24 02:22:38 -08003710{
Alexander Duyckebe42d12011-08-26 07:45:09 +00003711 if (tx_buffer->skb) {
3712 dev_kfree_skb_any(tx_buffer->skb);
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003713 if (dma_unmap_len(tx_buffer, len))
Alexander Duyckebe42d12011-08-26 07:45:09 +00003714 dma_unmap_single(ring->dev,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003715 dma_unmap_addr(tx_buffer, dma),
3716 dma_unmap_len(tx_buffer, len),
Alexander Duyckebe42d12011-08-26 07:45:09 +00003717 DMA_TO_DEVICE);
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003718 } else if (dma_unmap_len(tx_buffer, len)) {
Alexander Duyckebe42d12011-08-26 07:45:09 +00003719 dma_unmap_page(ring->dev,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003720 dma_unmap_addr(tx_buffer, dma),
3721 dma_unmap_len(tx_buffer, len),
Alexander Duyckebe42d12011-08-26 07:45:09 +00003722 DMA_TO_DEVICE);
Alexander Duyck6366ad32009-12-02 16:47:18 +00003723 }
Alexander Duyckebe42d12011-08-26 07:45:09 +00003724 tx_buffer->next_to_watch = NULL;
3725 tx_buffer->skb = NULL;
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003726 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyckebe42d12011-08-26 07:45:09 +00003727 /* buffer_info must be completely set up in the transmit path */
Auke Kok9d5c8242008-01-24 02:22:38 -08003728}
3729
3730/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003731 * igb_clean_tx_ring - Free Tx Buffers
3732 * @tx_ring: ring to be cleaned
Auke Kok9d5c8242008-01-24 02:22:38 -08003733 **/
Mitch Williams3b644cf2008-06-27 10:59:48 -07003734static void igb_clean_tx_ring(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003735{
Alexander Duyck06034642011-08-26 07:44:22 +00003736 struct igb_tx_buffer *buffer_info;
Auke Kok9d5c8242008-01-24 02:22:38 -08003737 unsigned long size;
Alexander Duyck6ad4edf2011-08-26 07:45:26 +00003738 u16 i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003739
Alexander Duyck06034642011-08-26 07:44:22 +00003740 if (!tx_ring->tx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08003741 return;
3742 /* Free all the Tx ring sk_buffs */
3743
3744 for (i = 0; i < tx_ring->count; i++) {
Alexander Duyck06034642011-08-26 07:44:22 +00003745 buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck80785292009-10-27 15:51:47 +00003746 igb_unmap_and_free_tx_resource(tx_ring, buffer_info);
Auke Kok9d5c8242008-01-24 02:22:38 -08003747 }
3748
John Fastabenddad8a3b2012-04-23 12:22:39 +00003749 netdev_tx_reset_queue(txring_txq(tx_ring));
3750
Alexander Duyck06034642011-08-26 07:44:22 +00003751 size = sizeof(struct igb_tx_buffer) * tx_ring->count;
3752 memset(tx_ring->tx_buffer_info, 0, size);
Auke Kok9d5c8242008-01-24 02:22:38 -08003753
3754 /* Zero out the descriptor ring */
Auke Kok9d5c8242008-01-24 02:22:38 -08003755 memset(tx_ring->desc, 0, tx_ring->size);
3756
3757 tx_ring->next_to_use = 0;
3758 tx_ring->next_to_clean = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003759}
3760
3761/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003762 * igb_clean_all_tx_rings - Free Tx Buffers for all queues
3763 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003764 **/
3765static void igb_clean_all_tx_rings(struct igb_adapter *adapter)
3766{
3767 int i;
3768
3769 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003770 igb_clean_tx_ring(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003771}
3772
3773/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003774 * igb_free_rx_resources - Free Rx Resources
3775 * @rx_ring: ring to clean the resources from
Auke Kok9d5c8242008-01-24 02:22:38 -08003776 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003777 * Free all receive software resources
Auke Kok9d5c8242008-01-24 02:22:38 -08003778 **/
Alexander Duyck68fd9912008-11-20 00:48:10 -08003779void igb_free_rx_resources(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003780{
Mitch Williams3b644cf2008-06-27 10:59:48 -07003781 igb_clean_rx_ring(rx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08003782
Alexander Duyck06034642011-08-26 07:44:22 +00003783 vfree(rx_ring->rx_buffer_info);
3784 rx_ring->rx_buffer_info = NULL;
Auke Kok9d5c8242008-01-24 02:22:38 -08003785
Alexander Duyck439705e2009-10-27 23:49:20 +00003786 /* if not set, then don't free */
3787 if (!rx_ring->desc)
3788 return;
3789
Alexander Duyck59d71982010-04-27 13:09:25 +00003790 dma_free_coherent(rx_ring->dev, rx_ring->size,
3791 rx_ring->desc, rx_ring->dma);
Auke Kok9d5c8242008-01-24 02:22:38 -08003792
3793 rx_ring->desc = NULL;
3794}
3795
3796/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003797 * igb_free_all_rx_resources - Free Rx Resources for All Queues
3798 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003799 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003800 * Free all receive software resources
Auke Kok9d5c8242008-01-24 02:22:38 -08003801 **/
3802static void igb_free_all_rx_resources(struct igb_adapter *adapter)
3803{
3804 int i;
3805
3806 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003807 igb_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003808}
3809
3810/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003811 * igb_clean_rx_ring - Free Rx Buffers per Queue
3812 * @rx_ring: ring to free buffers from
Auke Kok9d5c8242008-01-24 02:22:38 -08003813 **/
Mitch Williams3b644cf2008-06-27 10:59:48 -07003814static void igb_clean_rx_ring(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003815{
Auke Kok9d5c8242008-01-24 02:22:38 -08003816 unsigned long size;
Alexander Duyckc023cd82011-08-26 07:43:43 +00003817 u16 i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003818
Alexander Duyck1a1c2252012-09-25 00:30:52 +00003819 if (rx_ring->skb)
3820 dev_kfree_skb(rx_ring->skb);
3821 rx_ring->skb = NULL;
3822
Alexander Duyck06034642011-08-26 07:44:22 +00003823 if (!rx_ring->rx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08003824 return;
Alexander Duyck439705e2009-10-27 23:49:20 +00003825
Auke Kok9d5c8242008-01-24 02:22:38 -08003826 /* Free all the Rx ring sk_buffs */
3827 for (i = 0; i < rx_ring->count; i++) {
Alexander Duyck06034642011-08-26 07:44:22 +00003828 struct igb_rx_buffer *buffer_info = &rx_ring->rx_buffer_info[i];
Auke Kok9d5c8242008-01-24 02:22:38 -08003829
Alexander Duyckcbc8e552012-09-25 00:31:02 +00003830 if (!buffer_info->page)
3831 continue;
3832
3833 dma_unmap_page(rx_ring->dev,
3834 buffer_info->dma,
3835 PAGE_SIZE,
3836 DMA_FROM_DEVICE);
3837 __free_page(buffer_info->page);
3838
Alexander Duyck1a1c2252012-09-25 00:30:52 +00003839 buffer_info->page = NULL;
Auke Kok9d5c8242008-01-24 02:22:38 -08003840 }
3841
Alexander Duyck06034642011-08-26 07:44:22 +00003842 size = sizeof(struct igb_rx_buffer) * rx_ring->count;
3843 memset(rx_ring->rx_buffer_info, 0, size);
Auke Kok9d5c8242008-01-24 02:22:38 -08003844
3845 /* Zero out the descriptor ring */
3846 memset(rx_ring->desc, 0, rx_ring->size);
3847
Alexander Duyckcbc8e552012-09-25 00:31:02 +00003848 rx_ring->next_to_alloc = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003849 rx_ring->next_to_clean = 0;
3850 rx_ring->next_to_use = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003851}
3852
3853/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003854 * igb_clean_all_rx_rings - Free Rx Buffers for all queues
3855 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003856 **/
3857static void igb_clean_all_rx_rings(struct igb_adapter *adapter)
3858{
3859 int i;
3860
3861 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003862 igb_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003863}
3864
3865/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003866 * igb_set_mac - Change the Ethernet Address of the NIC
3867 * @netdev: network interface device structure
3868 * @p: pointer to an address structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003869 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003870 * Returns 0 on success, negative on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08003871 **/
3872static int igb_set_mac(struct net_device *netdev, void *p)
3873{
3874 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck28b07592009-02-06 23:20:31 +00003875 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08003876 struct sockaddr *addr = p;
3877
3878 if (!is_valid_ether_addr(addr->sa_data))
3879 return -EADDRNOTAVAIL;
3880
3881 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
Alexander Duyck28b07592009-02-06 23:20:31 +00003882 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
Auke Kok9d5c8242008-01-24 02:22:38 -08003883
Alexander Duyck26ad9172009-10-05 06:32:49 +00003884 /* set the correct pool for the new PF MAC address in entry 0 */
3885 igb_rar_set_qsel(adapter, hw->mac.addr, 0,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003886 adapter->vfs_allocated_count);
Alexander Duycke1739522009-02-19 20:39:44 -08003887
Auke Kok9d5c8242008-01-24 02:22:38 -08003888 return 0;
3889}
3890
3891/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003892 * igb_write_mc_addr_list - write multicast addresses to MTA
3893 * @netdev: network interface device structure
Alexander Duyck68d480c2009-10-05 06:33:08 +00003894 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003895 * Writes multicast address list to the MTA hash table.
3896 * Returns: -ENOMEM on failure
3897 * 0 on no addresses written
3898 * X on writing X addresses to MTA
Alexander Duyck68d480c2009-10-05 06:33:08 +00003899 **/
3900static int igb_write_mc_addr_list(struct net_device *netdev)
3901{
3902 struct igb_adapter *adapter = netdev_priv(netdev);
3903 struct e1000_hw *hw = &adapter->hw;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003904 struct netdev_hw_addr *ha;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003905 u8 *mta_list;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003906 int i;
3907
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003908 if (netdev_mc_empty(netdev)) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003909 /* nothing to program, so clear mc list */
3910 igb_update_mc_addr_list(hw, NULL, 0);
3911 igb_restore_vf_multicasts(adapter);
3912 return 0;
3913 }
3914
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003915 mta_list = kzalloc(netdev_mc_count(netdev) * 6, GFP_ATOMIC);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003916 if (!mta_list)
3917 return -ENOMEM;
3918
Alexander Duyck68d480c2009-10-05 06:33:08 +00003919 /* The shared function expects a packed array of only addresses. */
Jiri Pirko48e2f182010-02-22 09:22:26 +00003920 i = 0;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003921 netdev_for_each_mc_addr(ha, netdev)
3922 memcpy(mta_list + (i++ * ETH_ALEN), ha->addr, ETH_ALEN);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003923
Alexander Duyck68d480c2009-10-05 06:33:08 +00003924 igb_update_mc_addr_list(hw, mta_list, i);
3925 kfree(mta_list);
3926
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003927 return netdev_mc_count(netdev);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003928}
3929
3930/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003931 * igb_write_uc_addr_list - write unicast addresses to RAR table
3932 * @netdev: network interface device structure
Alexander Duyck68d480c2009-10-05 06:33:08 +00003933 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003934 * Writes unicast address list to the RAR table.
3935 * Returns: -ENOMEM on failure/insufficient address space
3936 * 0 on no addresses written
3937 * X on writing X addresses to the RAR table
Alexander Duyck68d480c2009-10-05 06:33:08 +00003938 **/
3939static int igb_write_uc_addr_list(struct net_device *netdev)
3940{
3941 struct igb_adapter *adapter = netdev_priv(netdev);
3942 struct e1000_hw *hw = &adapter->hw;
3943 unsigned int vfn = adapter->vfs_allocated_count;
3944 unsigned int rar_entries = hw->mac.rar_entry_count - (vfn + 1);
3945 int count = 0;
3946
3947 /* return ENOMEM indicating insufficient memory for addresses */
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003948 if (netdev_uc_count(netdev) > rar_entries)
Alexander Duyck68d480c2009-10-05 06:33:08 +00003949 return -ENOMEM;
3950
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003951 if (!netdev_uc_empty(netdev) && rar_entries) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003952 struct netdev_hw_addr *ha;
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003953
3954 netdev_for_each_uc_addr(ha, netdev) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003955 if (!rar_entries)
3956 break;
3957 igb_rar_set_qsel(adapter, ha->addr,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003958 rar_entries--,
3959 vfn);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003960 count++;
3961 }
3962 }
3963 /* write the addresses in reverse order to avoid write combining */
3964 for (; rar_entries > 0 ; rar_entries--) {
3965 wr32(E1000_RAH(rar_entries), 0);
3966 wr32(E1000_RAL(rar_entries), 0);
3967 }
3968 wrfl();
3969
3970 return count;
3971}
3972
3973/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003974 * igb_set_rx_mode - Secondary Unicast, Multicast and Promiscuous mode set
3975 * @netdev: network interface device structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003976 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003977 * The set_rx_mode entry point is called whenever the unicast or multicast
3978 * address lists or the network interface flags are updated. This routine is
3979 * responsible for configuring the hardware for proper unicast, multicast,
3980 * promiscuous mode, and all-multi behavior.
Auke Kok9d5c8242008-01-24 02:22:38 -08003981 **/
Alexander Duyckff41f8d2009-09-03 14:48:56 +00003982static void igb_set_rx_mode(struct net_device *netdev)
Auke Kok9d5c8242008-01-24 02:22:38 -08003983{
3984 struct igb_adapter *adapter = netdev_priv(netdev);
3985 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003986 unsigned int vfn = adapter->vfs_allocated_count;
3987 u32 rctl, vmolr = 0;
3988 int count;
Auke Kok9d5c8242008-01-24 02:22:38 -08003989
3990 /* Check for Promiscuous and All Multicast modes */
Auke Kok9d5c8242008-01-24 02:22:38 -08003991 rctl = rd32(E1000_RCTL);
3992
Alexander Duyck68d480c2009-10-05 06:33:08 +00003993 /* clear the effected bits */
3994 rctl &= ~(E1000_RCTL_UPE | E1000_RCTL_MPE | E1000_RCTL_VFE);
3995
Patrick McHardy746b9f02008-07-16 20:15:45 -07003996 if (netdev->flags & IFF_PROMISC) {
Greg Rose6f3dc3192013-03-26 06:19:41 +00003997 /* retain VLAN HW filtering if in VT mode */
Emil Tantilov7e448922013-07-26 05:46:36 -07003998 if (adapter->vfs_allocated_count)
Greg Rose6f3dc3192013-03-26 06:19:41 +00003999 rctl |= E1000_RCTL_VFE;
Auke Kok9d5c8242008-01-24 02:22:38 -08004000 rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE);
Alexander Duyck68d480c2009-10-05 06:33:08 +00004001 vmolr |= (E1000_VMOLR_ROPE | E1000_VMOLR_MPME);
Patrick McHardy746b9f02008-07-16 20:15:45 -07004002 } else {
Alexander Duyck68d480c2009-10-05 06:33:08 +00004003 if (netdev->flags & IFF_ALLMULTI) {
Patrick McHardy746b9f02008-07-16 20:15:45 -07004004 rctl |= E1000_RCTL_MPE;
Alexander Duyck68d480c2009-10-05 06:33:08 +00004005 vmolr |= E1000_VMOLR_MPME;
4006 } else {
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004007 /* Write addresses to the MTA, if the attempt fails
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004008 * then we should just turn on promiscuous mode so
Alexander Duyck68d480c2009-10-05 06:33:08 +00004009 * that we can at least receive multicast traffic
4010 */
4011 count = igb_write_mc_addr_list(netdev);
4012 if (count < 0) {
4013 rctl |= E1000_RCTL_MPE;
4014 vmolr |= E1000_VMOLR_MPME;
4015 } else if (count) {
4016 vmolr |= E1000_VMOLR_ROMPE;
4017 }
4018 }
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004019 /* Write addresses to available RAR registers, if there is not
Alexander Duyck68d480c2009-10-05 06:33:08 +00004020 * sufficient space to store all the addresses then enable
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004021 * unicast promiscuous mode
Alexander Duyck68d480c2009-10-05 06:33:08 +00004022 */
4023 count = igb_write_uc_addr_list(netdev);
4024 if (count < 0) {
Alexander Duyckff41f8d2009-09-03 14:48:56 +00004025 rctl |= E1000_RCTL_UPE;
Alexander Duyck68d480c2009-10-05 06:33:08 +00004026 vmolr |= E1000_VMOLR_ROPE;
4027 }
Patrick McHardy78ed11a2008-07-16 20:16:14 -07004028 rctl |= E1000_RCTL_VFE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07004029 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004030 wr32(E1000_RCTL, rctl);
4031
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004032 /* In order to support SR-IOV and eventually VMDq it is necessary to set
Alexander Duyck68d480c2009-10-05 06:33:08 +00004033 * the VMOLR to enable the appropriate modes. Without this workaround
4034 * we will have issues with VLAN tag stripping not being done for frames
4035 * that are only arriving because we are the default pool
4036 */
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00004037 if ((hw->mac.type < e1000_82576) || (hw->mac.type > e1000_i350))
Alexander Duyck28fc06f2009-07-23 18:08:54 +00004038 return;
Alexander Duyck28fc06f2009-07-23 18:08:54 +00004039
Alexander Duyck68d480c2009-10-05 06:33:08 +00004040 vmolr |= rd32(E1000_VMOLR(vfn)) &
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004041 ~(E1000_VMOLR_ROPE | E1000_VMOLR_MPME | E1000_VMOLR_ROMPE);
Alexander Duyck68d480c2009-10-05 06:33:08 +00004042 wr32(E1000_VMOLR(vfn), vmolr);
Alexander Duyck28fc06f2009-07-23 18:08:54 +00004043 igb_restore_vf_multicasts(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08004044}
4045
Greg Rose13800462010-11-06 02:08:26 +00004046static void igb_check_wvbr(struct igb_adapter *adapter)
4047{
4048 struct e1000_hw *hw = &adapter->hw;
4049 u32 wvbr = 0;
4050
4051 switch (hw->mac.type) {
4052 case e1000_82576:
4053 case e1000_i350:
4054 if (!(wvbr = rd32(E1000_WVBR)))
4055 return;
4056 break;
4057 default:
4058 break;
4059 }
4060
4061 adapter->wvbr |= wvbr;
4062}
4063
4064#define IGB_STAGGERED_QUEUE_OFFSET 8
4065
4066static void igb_spoof_check(struct igb_adapter *adapter)
4067{
4068 int j;
4069
4070 if (!adapter->wvbr)
4071 return;
4072
4073 for(j = 0; j < adapter->vfs_allocated_count; j++) {
4074 if (adapter->wvbr & (1 << j) ||
4075 adapter->wvbr & (1 << (j + IGB_STAGGERED_QUEUE_OFFSET))) {
4076 dev_warn(&adapter->pdev->dev,
4077 "Spoof event(s) detected on VF %d\n", j);
4078 adapter->wvbr &=
4079 ~((1 << j) |
4080 (1 << (j + IGB_STAGGERED_QUEUE_OFFSET)));
4081 }
4082 }
4083}
4084
Auke Kok9d5c8242008-01-24 02:22:38 -08004085/* Need to wait a few seconds after link up to get diagnostic information from
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004086 * the phy
4087 */
Auke Kok9d5c8242008-01-24 02:22:38 -08004088static void igb_update_phy_info(unsigned long data)
4089{
4090 struct igb_adapter *adapter = (struct igb_adapter *) data;
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08004091 igb_get_phy_info(&adapter->hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08004092}
4093
4094/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004095 * igb_has_link - check shared code for link and determine up/down
4096 * @adapter: pointer to driver private info
Alexander Duyck4d6b7252009-02-06 23:16:24 +00004097 **/
Nick Nunley31455352010-02-17 01:01:21 +00004098bool igb_has_link(struct igb_adapter *adapter)
Alexander Duyck4d6b7252009-02-06 23:16:24 +00004099{
4100 struct e1000_hw *hw = &adapter->hw;
4101 bool link_active = false;
Alexander Duyck4d6b7252009-02-06 23:16:24 +00004102
4103 /* get_link_status is set on LSC (link status) interrupt or
4104 * rx sequence error interrupt. get_link_status will stay
4105 * false until the e1000_check_for_link establishes link
4106 * for copper adapters ONLY
4107 */
4108 switch (hw->phy.media_type) {
4109 case e1000_media_type_copper:
Akeem G Abodunrine5c33702013-06-06 01:31:09 +00004110 if (!hw->mac.get_link_status)
4111 return true;
Alexander Duyck4d6b7252009-02-06 23:16:24 +00004112 case e1000_media_type_internal_serdes:
Akeem G Abodunrine5c33702013-06-06 01:31:09 +00004113 hw->mac.ops.check_for_link(hw);
4114 link_active = !hw->mac.get_link_status;
Alexander Duyck4d6b7252009-02-06 23:16:24 +00004115 break;
4116 default:
4117 case e1000_media_type_unknown:
4118 break;
4119 }
4120
Akeem G Abodunrinaa9b8cc2013-08-28 02:22:43 +00004121 if (((hw->mac.type == e1000_i210) ||
4122 (hw->mac.type == e1000_i211)) &&
4123 (hw->phy.id == I210_I_PHY_ID)) {
4124 if (!netif_carrier_ok(adapter->netdev)) {
4125 adapter->flags &= ~IGB_FLAG_NEED_LINK_UPDATE;
4126 } else if (!(adapter->flags & IGB_FLAG_NEED_LINK_UPDATE)) {
4127 adapter->flags |= IGB_FLAG_NEED_LINK_UPDATE;
4128 adapter->link_check_timeout = jiffies;
4129 }
4130 }
4131
Alexander Duyck4d6b7252009-02-06 23:16:24 +00004132 return link_active;
4133}
4134
Stefan Assmann563988d2011-04-05 04:27:15 +00004135static bool igb_thermal_sensor_event(struct e1000_hw *hw, u32 event)
4136{
4137 bool ret = false;
4138 u32 ctrl_ext, thstat;
4139
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00004140 /* check for thermal sensor event on i350 copper only */
Stefan Assmann563988d2011-04-05 04:27:15 +00004141 if (hw->mac.type == e1000_i350) {
4142 thstat = rd32(E1000_THSTAT);
4143 ctrl_ext = rd32(E1000_CTRL_EXT);
4144
4145 if ((hw->phy.media_type == e1000_media_type_copper) &&
Akeem G. Abodunrin5c17a202013-01-29 10:15:31 +00004146 !(ctrl_ext & E1000_CTRL_EXT_LINK_MODE_SGMII))
Stefan Assmann563988d2011-04-05 04:27:15 +00004147 ret = !!(thstat & event);
Stefan Assmann563988d2011-04-05 04:27:15 +00004148 }
4149
4150 return ret;
4151}
4152
Alexander Duyck4d6b7252009-02-06 23:16:24 +00004153/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004154 * igb_watchdog - Timer Call-back
4155 * @data: pointer to adapter cast into an unsigned long
Auke Kok9d5c8242008-01-24 02:22:38 -08004156 **/
4157static void igb_watchdog(unsigned long data)
4158{
4159 struct igb_adapter *adapter = (struct igb_adapter *)data;
4160 /* Do the rest outside of interrupt context */
4161 schedule_work(&adapter->watchdog_task);
4162}
4163
4164static void igb_watchdog_task(struct work_struct *work)
4165{
4166 struct igb_adapter *adapter = container_of(work,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004167 struct igb_adapter,
4168 watchdog_task);
Auke Kok9d5c8242008-01-24 02:22:38 -08004169 struct e1000_hw *hw = &adapter->hw;
Koki Sanagic0ba4772013-01-16 11:05:53 +00004170 struct e1000_phy_info *phy = &hw->phy;
Auke Kok9d5c8242008-01-24 02:22:38 -08004171 struct net_device *netdev = adapter->netdev;
Stefan Assmann563988d2011-04-05 04:27:15 +00004172 u32 link;
Alexander Duyck7a6ea552008-08-26 04:25:03 -07004173 int i;
Carolyn Wyborny56cec242013-10-17 05:36:26 +00004174 u32 connsw;
Auke Kok9d5c8242008-01-24 02:22:38 -08004175
Alexander Duyck4d6b7252009-02-06 23:16:24 +00004176 link = igb_has_link(adapter);
Akeem G Abodunrinaa9b8cc2013-08-28 02:22:43 +00004177
4178 if (adapter->flags & IGB_FLAG_NEED_LINK_UPDATE) {
4179 if (time_after(jiffies, (adapter->link_check_timeout + HZ)))
4180 adapter->flags &= ~IGB_FLAG_NEED_LINK_UPDATE;
4181 else
4182 link = false;
4183 }
4184
Carolyn Wyborny56cec242013-10-17 05:36:26 +00004185 /* Force link down if we have fiber to swap to */
4186 if (adapter->flags & IGB_FLAG_MAS_ENABLE) {
4187 if (hw->phy.media_type == e1000_media_type_copper) {
4188 connsw = rd32(E1000_CONNSW);
4189 if (!(connsw & E1000_CONNSW_AUTOSENSE_EN))
4190 link = 0;
4191 }
4192 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004193 if (link) {
Carolyn Wyborny2bdfc4e2013-10-17 05:23:01 +00004194 /* Perform a reset if the media type changed. */
4195 if (hw->dev_spec._82575.media_changed) {
4196 hw->dev_spec._82575.media_changed = false;
4197 adapter->flags |= IGB_FLAG_MEDIA_RESET;
4198 igb_reset(adapter);
4199 }
Yan, Zheng749ab2c2012-01-04 20:23:37 +00004200 /* Cancel scheduled suspend requests. */
4201 pm_runtime_resume(netdev->dev.parent);
4202
Auke Kok9d5c8242008-01-24 02:22:38 -08004203 if (!netif_carrier_ok(netdev)) {
4204 u32 ctrl;
Alexander Duyck330a6d62009-10-27 23:51:35 +00004205 hw->mac.ops.get_speed_and_duplex(hw,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004206 &adapter->link_speed,
4207 &adapter->link_duplex);
Auke Kok9d5c8242008-01-24 02:22:38 -08004208
4209 ctrl = rd32(E1000_CTRL);
Alexander Duyck527d47c2008-11-27 00:21:39 -08004210 /* Links status message must follow this format */
Jeff Kirsher876d2d62011-10-21 20:01:34 +00004211 printk(KERN_INFO "igb: %s NIC Link is Up %d Mbps %s "
4212 "Duplex, Flow Control: %s\n",
Alexander Duyck559e9c42009-10-27 23:52:50 +00004213 netdev->name,
4214 adapter->link_speed,
4215 adapter->link_duplex == FULL_DUPLEX ?
Jeff Kirsher876d2d62011-10-21 20:01:34 +00004216 "Full" : "Half",
4217 (ctrl & E1000_CTRL_TFCE) &&
4218 (ctrl & E1000_CTRL_RFCE) ? "RX/TX" :
4219 (ctrl & E1000_CTRL_RFCE) ? "RX" :
4220 (ctrl & E1000_CTRL_TFCE) ? "TX" : "None");
Auke Kok9d5c8242008-01-24 02:22:38 -08004221
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00004222 /* disable EEE if enabled */
4223 if ((adapter->flags & IGB_FLAG_EEE) &&
4224 (adapter->link_duplex == HALF_DUPLEX)) {
4225 dev_info(&adapter->pdev->dev,
4226 "EEE Disabled: unsupported at half duplex. Re-enable using ethtool when at full duplex.\n");
4227 adapter->hw.dev_spec._82575.eee_disable = true;
4228 adapter->flags &= ~IGB_FLAG_EEE;
4229 }
4230
Koki Sanagic0ba4772013-01-16 11:05:53 +00004231 /* check if SmartSpeed worked */
4232 igb_check_downshift(hw);
4233 if (phy->speed_downgraded)
4234 netdev_warn(netdev, "Link Speed was downgraded by SmartSpeed\n");
4235
Stefan Assmann563988d2011-04-05 04:27:15 +00004236 /* check for thermal sensor event */
Jeff Kirsher876d2d62011-10-21 20:01:34 +00004237 if (igb_thermal_sensor_event(hw,
4238 E1000_THSTAT_LINK_THROTTLE)) {
4239 netdev_info(netdev, "The network adapter link "
4240 "speed was downshifted because it "
4241 "overheated\n");
Carolyn Wyborny7ef5ed12011-03-12 08:59:47 +00004242 }
Stefan Assmann563988d2011-04-05 04:27:15 +00004243
Emil Tantilovd07f3e32010-03-23 18:34:57 +00004244 /* adjust timeout factor according to speed/duplex */
Auke Kok9d5c8242008-01-24 02:22:38 -08004245 adapter->tx_timeout_factor = 1;
4246 switch (adapter->link_speed) {
4247 case SPEED_10:
Auke Kok9d5c8242008-01-24 02:22:38 -08004248 adapter->tx_timeout_factor = 14;
4249 break;
4250 case SPEED_100:
Auke Kok9d5c8242008-01-24 02:22:38 -08004251 /* maybe add some timeout factor ? */
4252 break;
4253 }
4254
4255 netif_carrier_on(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08004256
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004257 igb_ping_all_vfs(adapter);
Lior Levy17dc5662011-02-08 02:28:46 +00004258 igb_check_vf_rate_limit(adapter);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004259
Alexander Duyck4b1a9872009-02-06 23:19:50 +00004260 /* link state has changed, schedule phy info update */
Auke Kok9d5c8242008-01-24 02:22:38 -08004261 if (!test_bit(__IGB_DOWN, &adapter->state))
4262 mod_timer(&adapter->phy_info_timer,
4263 round_jiffies(jiffies + 2 * HZ));
4264 }
4265 } else {
4266 if (netif_carrier_ok(netdev)) {
4267 adapter->link_speed = 0;
4268 adapter->link_duplex = 0;
Stefan Assmann563988d2011-04-05 04:27:15 +00004269
4270 /* check for thermal sensor event */
Jeff Kirsher876d2d62011-10-21 20:01:34 +00004271 if (igb_thermal_sensor_event(hw,
4272 E1000_THSTAT_PWR_DOWN)) {
4273 netdev_err(netdev, "The network adapter was "
4274 "stopped because it overheated\n");
Carolyn Wyborny7ef5ed12011-03-12 08:59:47 +00004275 }
Stefan Assmann563988d2011-04-05 04:27:15 +00004276
Alexander Duyck527d47c2008-11-27 00:21:39 -08004277 /* Links status message must follow this format */
4278 printk(KERN_INFO "igb: %s NIC Link is Down\n",
4279 netdev->name);
Auke Kok9d5c8242008-01-24 02:22:38 -08004280 netif_carrier_off(netdev);
Alexander Duyck4b1a9872009-02-06 23:19:50 +00004281
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004282 igb_ping_all_vfs(adapter);
4283
Alexander Duyck4b1a9872009-02-06 23:19:50 +00004284 /* link state has changed, schedule phy info update */
Auke Kok9d5c8242008-01-24 02:22:38 -08004285 if (!test_bit(__IGB_DOWN, &adapter->state))
4286 mod_timer(&adapter->phy_info_timer,
4287 round_jiffies(jiffies + 2 * HZ));
Yan, Zheng749ab2c2012-01-04 20:23:37 +00004288
Carolyn Wyborny56cec242013-10-17 05:36:26 +00004289 /* link is down, time to check for alternate media */
4290 if (adapter->flags & IGB_FLAG_MAS_ENABLE) {
4291 igb_check_swap_media(adapter);
4292 if (adapter->flags & IGB_FLAG_MEDIA_RESET) {
4293 schedule_work(&adapter->reset_task);
4294 /* return immediately */
4295 return;
4296 }
4297 }
Yan, Zheng749ab2c2012-01-04 20:23:37 +00004298 pm_schedule_suspend(netdev->dev.parent,
4299 MSEC_PER_SEC * 5);
Carolyn Wyborny56cec242013-10-17 05:36:26 +00004300
4301 /* also check for alternate media here */
4302 } else if (!netif_carrier_ok(netdev) &&
4303 (adapter->flags & IGB_FLAG_MAS_ENABLE)) {
4304 igb_check_swap_media(adapter);
4305 if (adapter->flags & IGB_FLAG_MEDIA_RESET) {
4306 schedule_work(&adapter->reset_task);
4307 /* return immediately */
4308 return;
4309 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004310 }
4311 }
4312
Eric Dumazet12dcd862010-10-15 17:27:10 +00004313 spin_lock(&adapter->stats64_lock);
4314 igb_update_stats(adapter, &adapter->stats64);
4315 spin_unlock(&adapter->stats64_lock);
Auke Kok9d5c8242008-01-24 02:22:38 -08004316
Alexander Duyckdbabb062009-11-12 18:38:16 +00004317 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00004318 struct igb_ring *tx_ring = adapter->tx_ring[i];
Alexander Duyckdbabb062009-11-12 18:38:16 +00004319 if (!netif_carrier_ok(netdev)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004320 /* We've lost link, so the controller stops DMA,
4321 * but we've got queued Tx work that's never going
4322 * to get done, so reset controller to flush Tx.
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004323 * (Do the reset outside of interrupt context).
4324 */
Alexander Duyckdbabb062009-11-12 18:38:16 +00004325 if (igb_desc_unused(tx_ring) + 1 < tx_ring->count) {
4326 adapter->tx_timeout_count++;
4327 schedule_work(&adapter->reset_task);
4328 /* return immediately since reset is imminent */
4329 return;
4330 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004331 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004332
Alexander Duyckdbabb062009-11-12 18:38:16 +00004333 /* Force detection of hung controller every watchdog period */
Alexander Duyck6d095fa2011-08-26 07:46:19 +00004334 set_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
Alexander Duyckdbabb062009-11-12 18:38:16 +00004335 }
Alexander Duyckf7ba2052009-10-27 23:48:51 +00004336
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004337 /* Cause software interrupt to ensure Rx ring is cleaned */
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00004338 if (adapter->flags & IGB_FLAG_HAS_MSIX) {
Alexander Duyck047e0032009-10-27 15:49:27 +00004339 u32 eics = 0;
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00004340 for (i = 0; i < adapter->num_q_vectors; i++)
4341 eics |= adapter->q_vector[i]->eims_value;
Alexander Duyck7a6ea552008-08-26 04:25:03 -07004342 wr32(E1000_EICS, eics);
4343 } else {
4344 wr32(E1000_ICS, E1000_ICS_RXDMT0);
4345 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004346
Greg Rose13800462010-11-06 02:08:26 +00004347 igb_spoof_check(adapter);
Matthew Vickfc580752012-12-13 07:20:35 +00004348 igb_ptp_rx_hang(adapter);
Greg Rose13800462010-11-06 02:08:26 +00004349
Auke Kok9d5c8242008-01-24 02:22:38 -08004350 /* Reset the timer */
Akeem G Abodunrinaa9b8cc2013-08-28 02:22:43 +00004351 if (!test_bit(__IGB_DOWN, &adapter->state)) {
4352 if (adapter->flags & IGB_FLAG_NEED_LINK_UPDATE)
4353 mod_timer(&adapter->watchdog_timer,
4354 round_jiffies(jiffies + HZ));
4355 else
4356 mod_timer(&adapter->watchdog_timer,
4357 round_jiffies(jiffies + 2 * HZ));
4358 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004359}
4360
4361enum latency_range {
4362 lowest_latency = 0,
4363 low_latency = 1,
4364 bulk_latency = 2,
4365 latency_invalid = 255
4366};
4367
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004368/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004369 * igb_update_ring_itr - update the dynamic ITR value based on packet size
4370 * @q_vector: pointer to q_vector
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004371 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004372 * Stores a new ITR value based on strictly on packet size. This
4373 * algorithm is less sophisticated than that used in igb_update_itr,
4374 * due to the difficulty of synchronizing statistics across multiple
4375 * receive rings. The divisors and thresholds used by this function
4376 * were determined based on theoretical maximum wire speed and testing
4377 * data, in order to minimize response time while increasing bulk
4378 * throughput.
Fernando Luis Vazquez Cao406d4962014-03-18 00:26:48 -07004379 * This functionality is controlled by ethtool's coalescing settings.
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004380 * NOTE: This function is called only when operating in a multiqueue
4381 * receive environment.
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004382 **/
Alexander Duyck047e0032009-10-27 15:49:27 +00004383static void igb_update_ring_itr(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08004384{
Alexander Duyck047e0032009-10-27 15:49:27 +00004385 int new_val = q_vector->itr_val;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004386 int avg_wire_size = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +00004387 struct igb_adapter *adapter = q_vector->adapter;
Eric Dumazet12dcd862010-10-15 17:27:10 +00004388 unsigned int packets;
Auke Kok9d5c8242008-01-24 02:22:38 -08004389
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004390 /* For non-gigabit speeds, just fix the interrupt rate at 4000
4391 * ints/sec - ITR timer value of 120 ticks.
4392 */
4393 if (adapter->link_speed != SPEED_1000) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00004394 new_val = IGB_4K_ITR;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004395 goto set_itr_val;
4396 }
Alexander Duyck047e0032009-10-27 15:49:27 +00004397
Alexander Duyck0ba82992011-08-26 07:45:47 +00004398 packets = q_vector->rx.total_packets;
4399 if (packets)
4400 avg_wire_size = q_vector->rx.total_bytes / packets;
Eric Dumazet12dcd862010-10-15 17:27:10 +00004401
Alexander Duyck0ba82992011-08-26 07:45:47 +00004402 packets = q_vector->tx.total_packets;
4403 if (packets)
4404 avg_wire_size = max_t(u32, avg_wire_size,
4405 q_vector->tx.total_bytes / packets);
Alexander Duyck047e0032009-10-27 15:49:27 +00004406
4407 /* if avg_wire_size isn't set no work was done */
4408 if (!avg_wire_size)
4409 goto clear_counts;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004410
4411 /* Add 24 bytes to size to account for CRC, preamble, and gap */
4412 avg_wire_size += 24;
4413
4414 /* Don't starve jumbo frames */
4415 avg_wire_size = min(avg_wire_size, 3000);
4416
4417 /* Give a little boost to mid-size frames */
4418 if ((avg_wire_size > 300) && (avg_wire_size < 1200))
4419 new_val = avg_wire_size / 3;
4420 else
4421 new_val = avg_wire_size / 2;
4422
Alexander Duyck0ba82992011-08-26 07:45:47 +00004423 /* conservative mode (itr 3) eliminates the lowest_latency setting */
4424 if (new_val < IGB_20K_ITR &&
4425 ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
4426 (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
4427 new_val = IGB_20K_ITR;
Nick Nunleyabe1c362010-02-17 01:03:19 +00004428
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004429set_itr_val:
Alexander Duyck047e0032009-10-27 15:49:27 +00004430 if (new_val != q_vector->itr_val) {
4431 q_vector->itr_val = new_val;
4432 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08004433 }
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004434clear_counts:
Alexander Duyck0ba82992011-08-26 07:45:47 +00004435 q_vector->rx.total_bytes = 0;
4436 q_vector->rx.total_packets = 0;
4437 q_vector->tx.total_bytes = 0;
4438 q_vector->tx.total_packets = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004439}
4440
4441/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004442 * igb_update_itr - update the dynamic ITR value based on statistics
4443 * @q_vector: pointer to q_vector
4444 * @ring_container: ring info to update the itr for
4445 *
4446 * Stores a new ITR value based on packets and byte
4447 * counts during the last interrupt. The advantage of per interrupt
4448 * computation is faster updates and more accurate ITR for the current
4449 * traffic pattern. Constants in this function were computed
4450 * based on theoretical maximum wire speed and thresholds were set based
4451 * on testing data as well as attempting to minimize response time
4452 * while increasing bulk throughput.
Fernando Luis Vazquez Cao406d4962014-03-18 00:26:48 -07004453 * This functionality is controlled by ethtool's coalescing settings.
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004454 * NOTE: These calculations are only valid when operating in a single-
4455 * queue environment.
Auke Kok9d5c8242008-01-24 02:22:38 -08004456 **/
Alexander Duyck0ba82992011-08-26 07:45:47 +00004457static void igb_update_itr(struct igb_q_vector *q_vector,
4458 struct igb_ring_container *ring_container)
Auke Kok9d5c8242008-01-24 02:22:38 -08004459{
Alexander Duyck0ba82992011-08-26 07:45:47 +00004460 unsigned int packets = ring_container->total_packets;
4461 unsigned int bytes = ring_container->total_bytes;
4462 u8 itrval = ring_container->itr;
Auke Kok9d5c8242008-01-24 02:22:38 -08004463
Alexander Duyck0ba82992011-08-26 07:45:47 +00004464 /* no packets, exit with status unchanged */
Auke Kok9d5c8242008-01-24 02:22:38 -08004465 if (packets == 0)
Alexander Duyck0ba82992011-08-26 07:45:47 +00004466 return;
Auke Kok9d5c8242008-01-24 02:22:38 -08004467
Alexander Duyck0ba82992011-08-26 07:45:47 +00004468 switch (itrval) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004469 case lowest_latency:
4470 /* handle TSO and jumbo frames */
4471 if (bytes/packets > 8000)
Alexander Duyck0ba82992011-08-26 07:45:47 +00004472 itrval = bulk_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08004473 else if ((packets < 5) && (bytes > 512))
Alexander Duyck0ba82992011-08-26 07:45:47 +00004474 itrval = low_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08004475 break;
4476 case low_latency: /* 50 usec aka 20000 ints/s */
4477 if (bytes > 10000) {
4478 /* this if handles the TSO accounting */
4479 if (bytes/packets > 8000) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00004480 itrval = bulk_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08004481 } else if ((packets < 10) || ((bytes/packets) > 1200)) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00004482 itrval = bulk_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08004483 } else if ((packets > 35)) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00004484 itrval = lowest_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08004485 }
4486 } else if (bytes/packets > 2000) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00004487 itrval = bulk_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08004488 } else if (packets <= 2 && bytes < 512) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00004489 itrval = lowest_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08004490 }
4491 break;
4492 case bulk_latency: /* 250 usec aka 4000 ints/s */
4493 if (bytes > 25000) {
4494 if (packets > 35)
Alexander Duyck0ba82992011-08-26 07:45:47 +00004495 itrval = low_latency;
Alexander Duyck1e5c3d22009-02-12 18:17:21 +00004496 } else if (bytes < 1500) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00004497 itrval = low_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08004498 }
4499 break;
4500 }
4501
Alexander Duyck0ba82992011-08-26 07:45:47 +00004502 /* clear work counters since we have the values we need */
4503 ring_container->total_bytes = 0;
4504 ring_container->total_packets = 0;
4505
4506 /* write updated itr to ring container */
4507 ring_container->itr = itrval;
Auke Kok9d5c8242008-01-24 02:22:38 -08004508}
4509
Alexander Duyck0ba82992011-08-26 07:45:47 +00004510static void igb_set_itr(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08004511{
Alexander Duyck0ba82992011-08-26 07:45:47 +00004512 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck047e0032009-10-27 15:49:27 +00004513 u32 new_itr = q_vector->itr_val;
Alexander Duyck0ba82992011-08-26 07:45:47 +00004514 u8 current_itr = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004515
4516 /* for non-gigabit speeds, just fix the interrupt rate at 4000 */
4517 if (adapter->link_speed != SPEED_1000) {
4518 current_itr = 0;
Alexander Duyck0ba82992011-08-26 07:45:47 +00004519 new_itr = IGB_4K_ITR;
Auke Kok9d5c8242008-01-24 02:22:38 -08004520 goto set_itr_now;
4521 }
4522
Alexander Duyck0ba82992011-08-26 07:45:47 +00004523 igb_update_itr(q_vector, &q_vector->tx);
4524 igb_update_itr(q_vector, &q_vector->rx);
Auke Kok9d5c8242008-01-24 02:22:38 -08004525
Alexander Duyck0ba82992011-08-26 07:45:47 +00004526 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
Auke Kok9d5c8242008-01-24 02:22:38 -08004527
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004528 /* conservative mode (itr 3) eliminates the lowest_latency setting */
Alexander Duyck0ba82992011-08-26 07:45:47 +00004529 if (current_itr == lowest_latency &&
4530 ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
4531 (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004532 current_itr = low_latency;
4533
Auke Kok9d5c8242008-01-24 02:22:38 -08004534 switch (current_itr) {
4535 /* counts and packets in update_itr are dependent on these numbers */
4536 case lowest_latency:
Alexander Duyck0ba82992011-08-26 07:45:47 +00004537 new_itr = IGB_70K_ITR; /* 70,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08004538 break;
4539 case low_latency:
Alexander Duyck0ba82992011-08-26 07:45:47 +00004540 new_itr = IGB_20K_ITR; /* 20,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08004541 break;
4542 case bulk_latency:
Alexander Duyck0ba82992011-08-26 07:45:47 +00004543 new_itr = IGB_4K_ITR; /* 4,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08004544 break;
4545 default:
4546 break;
4547 }
4548
4549set_itr_now:
Alexander Duyck047e0032009-10-27 15:49:27 +00004550 if (new_itr != q_vector->itr_val) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004551 /* this attempts to bias the interrupt rate towards Bulk
4552 * by adding intermediate steps when interrupt rate is
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004553 * increasing
4554 */
Alexander Duyck047e0032009-10-27 15:49:27 +00004555 new_itr = new_itr > q_vector->itr_val ?
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004556 max((new_itr * q_vector->itr_val) /
4557 (new_itr + (q_vector->itr_val >> 2)),
4558 new_itr) : new_itr;
Auke Kok9d5c8242008-01-24 02:22:38 -08004559 /* Don't write the value here; it resets the adapter's
4560 * internal timer, and causes us to delay far longer than
4561 * we should between interrupts. Instead, we write the ITR
4562 * value at the beginning of the next interrupt so the timing
4563 * ends up being correct.
4564 */
Alexander Duyck047e0032009-10-27 15:49:27 +00004565 q_vector->itr_val = new_itr;
4566 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08004567 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004568}
4569
Stephen Hemmingerc50b52a2012-01-18 22:13:26 +00004570static void igb_tx_ctxtdesc(struct igb_ring *tx_ring, u32 vlan_macip_lens,
4571 u32 type_tucmd, u32 mss_l4len_idx)
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004572{
4573 struct e1000_adv_tx_context_desc *context_desc;
4574 u16 i = tx_ring->next_to_use;
4575
4576 context_desc = IGB_TX_CTXTDESC(tx_ring, i);
4577
4578 i++;
4579 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
4580
4581 /* set bits to identify this as an advanced context descriptor */
4582 type_tucmd |= E1000_TXD_CMD_DEXT | E1000_ADVTXD_DTYP_CTXT;
4583
4584 /* For 82575, context index must be unique per ring. */
Alexander Duyck866cff02011-08-26 07:45:36 +00004585 if (test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004586 mss_l4len_idx |= tx_ring->reg_idx << 4;
4587
4588 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
4589 context_desc->seqnum_seed = 0;
4590 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd);
4591 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
4592}
4593
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004594static int igb_tso(struct igb_ring *tx_ring,
4595 struct igb_tx_buffer *first,
4596 u8 *hdr_len)
Auke Kok9d5c8242008-01-24 02:22:38 -08004597{
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004598 struct sk_buff *skb = first->skb;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004599 u32 vlan_macip_lens, type_tucmd;
4600 u32 mss_l4len_idx, l4len;
4601
Alexander Duycked6aa102012-11-13 04:03:22 +00004602 if (skb->ip_summed != CHECKSUM_PARTIAL)
4603 return 0;
4604
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004605 if (!skb_is_gso(skb))
4606 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004607
4608 if (skb_header_cloned(skb)) {
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004609 int err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
Auke Kok9d5c8242008-01-24 02:22:38 -08004610 if (err)
4611 return err;
4612 }
4613
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004614 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
4615 type_tucmd = E1000_ADVTXD_TUCMD_L4T_TCP;
Auke Kok9d5c8242008-01-24 02:22:38 -08004616
Joe Perches7c4d16f2014-03-13 05:19:14 +00004617 if (first->protocol == htons(ETH_P_IP)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004618 struct iphdr *iph = ip_hdr(skb);
4619 iph->tot_len = 0;
4620 iph->check = 0;
4621 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
4622 iph->daddr, 0,
4623 IPPROTO_TCP,
4624 0);
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004625 type_tucmd |= E1000_ADVTXD_TUCMD_IPV4;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004626 first->tx_flags |= IGB_TX_FLAGS_TSO |
4627 IGB_TX_FLAGS_CSUM |
4628 IGB_TX_FLAGS_IPV4;
Sridhar Samudrala8e1e8a42010-01-23 02:02:21 -08004629 } else if (skb_is_gso_v6(skb)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004630 ipv6_hdr(skb)->payload_len = 0;
4631 tcp_hdr(skb)->check = ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
4632 &ipv6_hdr(skb)->daddr,
4633 0, IPPROTO_TCP, 0);
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004634 first->tx_flags |= IGB_TX_FLAGS_TSO |
4635 IGB_TX_FLAGS_CSUM;
Auke Kok9d5c8242008-01-24 02:22:38 -08004636 }
4637
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004638 /* compute header lengths */
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004639 l4len = tcp_hdrlen(skb);
4640 *hdr_len = skb_transport_offset(skb) + l4len;
Auke Kok9d5c8242008-01-24 02:22:38 -08004641
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004642 /* update gso size and bytecount with header size */
4643 first->gso_segs = skb_shinfo(skb)->gso_segs;
4644 first->bytecount += (first->gso_segs - 1) * *hdr_len;
4645
Auke Kok9d5c8242008-01-24 02:22:38 -08004646 /* MSS L4LEN IDX */
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004647 mss_l4len_idx = l4len << E1000_ADVTXD_L4LEN_SHIFT;
4648 mss_l4len_idx |= skb_shinfo(skb)->gso_size << E1000_ADVTXD_MSS_SHIFT;
Auke Kok9d5c8242008-01-24 02:22:38 -08004649
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004650 /* VLAN MACLEN IPLEN */
4651 vlan_macip_lens = skb_network_header_len(skb);
4652 vlan_macip_lens |= skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004653 vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
Auke Kok9d5c8242008-01-24 02:22:38 -08004654
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004655 igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, mss_l4len_idx);
Auke Kok9d5c8242008-01-24 02:22:38 -08004656
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004657 return 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08004658}
4659
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004660static void igb_tx_csum(struct igb_ring *tx_ring, struct igb_tx_buffer *first)
Auke Kok9d5c8242008-01-24 02:22:38 -08004661{
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004662 struct sk_buff *skb = first->skb;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004663 u32 vlan_macip_lens = 0;
4664 u32 mss_l4len_idx = 0;
4665 u32 type_tucmd = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004666
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004667 if (skb->ip_summed != CHECKSUM_PARTIAL) {
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004668 if (!(first->tx_flags & IGB_TX_FLAGS_VLAN))
4669 return;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004670 } else {
4671 u8 l4_hdr = 0;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004672 switch (first->protocol) {
Joe Perches7c4d16f2014-03-13 05:19:14 +00004673 case htons(ETH_P_IP):
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004674 vlan_macip_lens |= skb_network_header_len(skb);
4675 type_tucmd |= E1000_ADVTXD_TUCMD_IPV4;
4676 l4_hdr = ip_hdr(skb)->protocol;
4677 break;
Joe Perches7c4d16f2014-03-13 05:19:14 +00004678 case htons(ETH_P_IPV6):
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004679 vlan_macip_lens |= skb_network_header_len(skb);
4680 l4_hdr = ipv6_hdr(skb)->nexthdr;
4681 break;
4682 default:
4683 if (unlikely(net_ratelimit())) {
4684 dev_warn(tx_ring->dev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004685 "partial checksum but proto=%x!\n",
4686 first->protocol);
Arthur Jonesfa4a7ef2009-03-21 16:55:07 -07004687 }
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004688 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08004689 }
4690
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004691 switch (l4_hdr) {
4692 case IPPROTO_TCP:
4693 type_tucmd |= E1000_ADVTXD_TUCMD_L4T_TCP;
4694 mss_l4len_idx = tcp_hdrlen(skb) <<
4695 E1000_ADVTXD_L4LEN_SHIFT;
4696 break;
4697 case IPPROTO_SCTP:
4698 type_tucmd |= E1000_ADVTXD_TUCMD_L4T_SCTP;
4699 mss_l4len_idx = sizeof(struct sctphdr) <<
4700 E1000_ADVTXD_L4LEN_SHIFT;
4701 break;
4702 case IPPROTO_UDP:
4703 mss_l4len_idx = sizeof(struct udphdr) <<
4704 E1000_ADVTXD_L4LEN_SHIFT;
4705 break;
4706 default:
4707 if (unlikely(net_ratelimit())) {
4708 dev_warn(tx_ring->dev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004709 "partial checksum but l4 proto=%x!\n",
4710 l4_hdr);
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004711 }
4712 break;
4713 }
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004714
4715 /* update TX checksum flag */
4716 first->tx_flags |= IGB_TX_FLAGS_CSUM;
Auke Kok9d5c8242008-01-24 02:22:38 -08004717 }
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004718
4719 vlan_macip_lens |= skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004720 vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004721
4722 igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, mss_l4len_idx);
Auke Kok9d5c8242008-01-24 02:22:38 -08004723}
4724
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004725#define IGB_SET_FLAG(_input, _flag, _result) \
4726 ((_flag <= _result) ? \
4727 ((u32)(_input & _flag) * (_result / _flag)) : \
4728 ((u32)(_input & _flag) / (_flag / _result)))
4729
4730static u32 igb_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
Alexander Duycke032afc2011-08-26 07:44:48 +00004731{
4732 /* set type for advanced descriptor with frame checksum insertion */
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004733 u32 cmd_type = E1000_ADVTXD_DTYP_DATA |
4734 E1000_ADVTXD_DCMD_DEXT |
4735 E1000_ADVTXD_DCMD_IFCS;
Alexander Duycke032afc2011-08-26 07:44:48 +00004736
4737 /* set HW vlan bit if vlan is present */
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004738 cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_VLAN,
4739 (E1000_ADVTXD_DCMD_VLE));
Alexander Duycke032afc2011-08-26 07:44:48 +00004740
4741 /* set segmentation bits for TSO */
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004742 cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_TSO,
4743 (E1000_ADVTXD_DCMD_TSE));
4744
4745 /* set timestamp bit if present */
4746 cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_TSTAMP,
4747 (E1000_ADVTXD_MAC_TSTAMP));
4748
4749 /* insert frame checksum */
4750 cmd_type ^= IGB_SET_FLAG(skb->no_fcs, 1, E1000_ADVTXD_DCMD_IFCS);
Alexander Duycke032afc2011-08-26 07:44:48 +00004751
4752 return cmd_type;
4753}
4754
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004755static void igb_tx_olinfo_status(struct igb_ring *tx_ring,
4756 union e1000_adv_tx_desc *tx_desc,
4757 u32 tx_flags, unsigned int paylen)
Alexander Duycke032afc2011-08-26 07:44:48 +00004758{
4759 u32 olinfo_status = paylen << E1000_ADVTXD_PAYLEN_SHIFT;
4760
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004761 /* 82575 requires a unique index per ring */
4762 if (test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
Alexander Duycke032afc2011-08-26 07:44:48 +00004763 olinfo_status |= tx_ring->reg_idx << 4;
4764
4765 /* insert L4 checksum */
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004766 olinfo_status |= IGB_SET_FLAG(tx_flags,
4767 IGB_TX_FLAGS_CSUM,
4768 (E1000_TXD_POPTS_TXSM << 8));
Alexander Duycke032afc2011-08-26 07:44:48 +00004769
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004770 /* insert IPv4 checksum */
4771 olinfo_status |= IGB_SET_FLAG(tx_flags,
4772 IGB_TX_FLAGS_IPV4,
4773 (E1000_TXD_POPTS_IXSM << 8));
Alexander Duycke032afc2011-08-26 07:44:48 +00004774
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004775 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Alexander Duycke032afc2011-08-26 07:44:48 +00004776}
4777
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004778static void igb_tx_map(struct igb_ring *tx_ring,
4779 struct igb_tx_buffer *first,
Alexander Duyckebe42d12011-08-26 07:45:09 +00004780 const u8 hdr_len)
Auke Kok9d5c8242008-01-24 02:22:38 -08004781{
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004782 struct sk_buff *skb = first->skb;
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00004783 struct igb_tx_buffer *tx_buffer;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004784 union e1000_adv_tx_desc *tx_desc;
Alexander Duyck80d07592012-11-13 04:03:24 +00004785 struct skb_frag_struct *frag;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004786 dma_addr_t dma;
Alexander Duyck80d07592012-11-13 04:03:24 +00004787 unsigned int data_len, size;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004788 u32 tx_flags = first->tx_flags;
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004789 u32 cmd_type = igb_tx_cmd_type(skb, tx_flags);
Alexander Duyckebe42d12011-08-26 07:45:09 +00004790 u16 i = tx_ring->next_to_use;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004791
4792 tx_desc = IGB_TX_DESC(tx_ring, i);
4793
Alexander Duyck80d07592012-11-13 04:03:24 +00004794 igb_tx_olinfo_status(tx_ring, tx_desc, tx_flags, skb->len - hdr_len);
4795
4796 size = skb_headlen(skb);
4797 data_len = skb->data_len;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004798
4799 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
Auke Kok9d5c8242008-01-24 02:22:38 -08004800
Alexander Duyck80d07592012-11-13 04:03:24 +00004801 tx_buffer = first;
Alexander Duyck2bbfebe2011-08-26 07:44:59 +00004802
Alexander Duyck80d07592012-11-13 04:03:24 +00004803 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
4804 if (dma_mapping_error(tx_ring->dev, dma))
4805 goto dma_error;
4806
4807 /* record length, and DMA address */
4808 dma_unmap_len_set(tx_buffer, len, size);
4809 dma_unmap_addr_set(tx_buffer, dma, dma);
4810
4811 tx_desc->read.buffer_addr = cpu_to_le64(dma);
4812
Alexander Duyckebe42d12011-08-26 07:45:09 +00004813 while (unlikely(size > IGB_MAX_DATA_PER_TXD)) {
4814 tx_desc->read.cmd_type_len =
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004815 cpu_to_le32(cmd_type ^ IGB_MAX_DATA_PER_TXD);
Auke Kok9d5c8242008-01-24 02:22:38 -08004816
Alexander Duyckebe42d12011-08-26 07:45:09 +00004817 i++;
4818 tx_desc++;
4819 if (i == tx_ring->count) {
4820 tx_desc = IGB_TX_DESC(tx_ring, 0);
4821 i = 0;
4822 }
Alexander Duyck80d07592012-11-13 04:03:24 +00004823 tx_desc->read.olinfo_status = 0;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004824
4825 dma += IGB_MAX_DATA_PER_TXD;
4826 size -= IGB_MAX_DATA_PER_TXD;
4827
Alexander Duyckebe42d12011-08-26 07:45:09 +00004828 tx_desc->read.buffer_addr = cpu_to_le64(dma);
4829 }
4830
4831 if (likely(!data_len))
4832 break;
4833
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004834 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
Alexander Duyckebe42d12011-08-26 07:45:09 +00004835
Alexander Duyck65689fe2009-03-20 00:17:43 +00004836 i++;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004837 tx_desc++;
4838 if (i == tx_ring->count) {
4839 tx_desc = IGB_TX_DESC(tx_ring, 0);
Alexander Duyck65689fe2009-03-20 00:17:43 +00004840 i = 0;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004841 }
Alexander Duyck80d07592012-11-13 04:03:24 +00004842 tx_desc->read.olinfo_status = 0;
Alexander Duyck65689fe2009-03-20 00:17:43 +00004843
Eric Dumazet9e903e02011-10-18 21:00:24 +00004844 size = skb_frag_size(frag);
Alexander Duyckebe42d12011-08-26 07:45:09 +00004845 data_len -= size;
4846
4847 dma = skb_frag_dma_map(tx_ring->dev, frag, 0,
Alexander Duyck80d07592012-11-13 04:03:24 +00004848 size, DMA_TO_DEVICE);
Alexander Duyck6366ad32009-12-02 16:47:18 +00004849
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00004850 tx_buffer = &tx_ring->tx_buffer_info[i];
Auke Kok9d5c8242008-01-24 02:22:38 -08004851 }
4852
Alexander Duyckebe42d12011-08-26 07:45:09 +00004853 /* write last descriptor with RS and EOP bits */
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004854 cmd_type |= size | IGB_TXD_DCMD;
4855 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
Alexander Duyck8542db02011-08-26 07:44:43 +00004856
Alexander Duyck80d07592012-11-13 04:03:24 +00004857 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
4858
Alexander Duyck8542db02011-08-26 07:44:43 +00004859 /* set the timestamp */
4860 first->time_stamp = jiffies;
4861
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004862 /* Force memory writes to complete before letting h/w know there
Alexander Duyckebe42d12011-08-26 07:45:09 +00004863 * are new descriptors to fetch. (Only applicable for weak-ordered
4864 * memory model archs, such as IA-64).
4865 *
4866 * We also need this memory barrier to make certain all of the
4867 * status bits have been updated before next_to_watch is written.
4868 */
Auke Kok9d5c8242008-01-24 02:22:38 -08004869 wmb();
4870
Alexander Duyckebe42d12011-08-26 07:45:09 +00004871 /* set next_to_watch value indicating a packet is present */
4872 first->next_to_watch = tx_desc;
4873
4874 i++;
4875 if (i == tx_ring->count)
4876 i = 0;
4877
Auke Kok9d5c8242008-01-24 02:22:38 -08004878 tx_ring->next_to_use = i;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004879
Alexander Duyckfce99e32009-10-27 15:51:27 +00004880 writel(i, tx_ring->tail);
Alexander Duyckebe42d12011-08-26 07:45:09 +00004881
Auke Kok9d5c8242008-01-24 02:22:38 -08004882 /* we need this if more than one processor can write to our tail
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004883 * at a time, it synchronizes IO on IA64/Altix systems
4884 */
Auke Kok9d5c8242008-01-24 02:22:38 -08004885 mmiowb();
Alexander Duyckebe42d12011-08-26 07:45:09 +00004886
4887 return;
4888
4889dma_error:
4890 dev_err(tx_ring->dev, "TX DMA map failed\n");
4891
4892 /* clear dma mappings for failed tx_buffer_info map */
4893 for (;;) {
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00004894 tx_buffer = &tx_ring->tx_buffer_info[i];
4895 igb_unmap_and_free_tx_resource(tx_ring, tx_buffer);
4896 if (tx_buffer == first)
Alexander Duyckebe42d12011-08-26 07:45:09 +00004897 break;
4898 if (i == 0)
4899 i = tx_ring->count;
4900 i--;
4901 }
4902
4903 tx_ring->next_to_use = i;
Auke Kok9d5c8242008-01-24 02:22:38 -08004904}
4905
Alexander Duyck6ad4edf2011-08-26 07:45:26 +00004906static int __igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
Auke Kok9d5c8242008-01-24 02:22:38 -08004907{
Alexander Duycke694e962009-10-27 15:53:06 +00004908 struct net_device *netdev = tx_ring->netdev;
4909
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004910 netif_stop_subqueue(netdev, tx_ring->queue_index);
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004911
Auke Kok9d5c8242008-01-24 02:22:38 -08004912 /* Herbert's original patch had:
4913 * smp_mb__after_netif_stop_queue();
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004914 * but since that doesn't exist yet, just open code it.
4915 */
Auke Kok9d5c8242008-01-24 02:22:38 -08004916 smp_mb();
4917
4918 /* We need to check again in a case another CPU has just
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004919 * made room available.
4920 */
Alexander Duyckc493ea42009-03-20 00:16:50 +00004921 if (igb_desc_unused(tx_ring) < size)
Auke Kok9d5c8242008-01-24 02:22:38 -08004922 return -EBUSY;
4923
4924 /* A reprieve! */
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004925 netif_wake_subqueue(netdev, tx_ring->queue_index);
Eric Dumazet12dcd862010-10-15 17:27:10 +00004926
4927 u64_stats_update_begin(&tx_ring->tx_syncp2);
4928 tx_ring->tx_stats.restart_queue2++;
4929 u64_stats_update_end(&tx_ring->tx_syncp2);
4930
Auke Kok9d5c8242008-01-24 02:22:38 -08004931 return 0;
4932}
4933
Alexander Duyck6ad4edf2011-08-26 07:45:26 +00004934static inline int igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
Auke Kok9d5c8242008-01-24 02:22:38 -08004935{
Alexander Duyckc493ea42009-03-20 00:16:50 +00004936 if (igb_desc_unused(tx_ring) >= size)
Auke Kok9d5c8242008-01-24 02:22:38 -08004937 return 0;
Alexander Duycke694e962009-10-27 15:53:06 +00004938 return __igb_maybe_stop_tx(tx_ring, size);
Auke Kok9d5c8242008-01-24 02:22:38 -08004939}
4940
Alexander Duyckcd392f52011-08-26 07:43:59 +00004941netdev_tx_t igb_xmit_frame_ring(struct sk_buff *skb,
4942 struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08004943{
Alexander Duyck8542db02011-08-26 07:44:43 +00004944 struct igb_tx_buffer *first;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004945 int tso;
Nick Nunley91d4ee32010-02-17 01:04:56 +00004946 u32 tx_flags = 0;
Alexander Duyck21ba6fe2013-02-09 04:27:48 +00004947 u16 count = TXD_USE_COUNT(skb_headlen(skb));
Alexander Duyck31f6adb2011-08-26 07:44:53 +00004948 __be16 protocol = vlan_get_protocol(skb);
Nick Nunley91d4ee32010-02-17 01:04:56 +00004949 u8 hdr_len = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004950
Alexander Duyck21ba6fe2013-02-09 04:27:48 +00004951 /* need: 1 descriptor per page * PAGE_SIZE/IGB_MAX_DATA_PER_TXD,
4952 * + 1 desc for skb_headlen/IGB_MAX_DATA_PER_TXD,
Auke Kok9d5c8242008-01-24 02:22:38 -08004953 * + 2 desc gap to keep tail from touching head,
Auke Kok9d5c8242008-01-24 02:22:38 -08004954 * + 1 desc for context descriptor,
Alexander Duyck21ba6fe2013-02-09 04:27:48 +00004955 * otherwise try next time
4956 */
4957 if (NETDEV_FRAG_PAGE_MAX_SIZE > IGB_MAX_DATA_PER_TXD) {
4958 unsigned short f;
4959 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
4960 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
4961 } else {
4962 count += skb_shinfo(skb)->nr_frags;
4963 }
4964
4965 if (igb_maybe_stop_tx(tx_ring, count + 3)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004966 /* this is a hard error */
Auke Kok9d5c8242008-01-24 02:22:38 -08004967 return NETDEV_TX_BUSY;
4968 }
Patrick Ohly33af6bc2009-02-12 05:03:43 +00004969
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004970 /* record the location of the first descriptor for this packet */
4971 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
4972 first->skb = skb;
4973 first->bytecount = skb->len;
4974 first->gso_segs = 1;
4975
Matthew Vickb66e2392012-12-13 07:20:33 +00004976 skb_tx_timestamp(skb);
4977
Alexander Duyckb646c222013-02-07 08:55:46 +00004978 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
4979 struct igb_adapter *adapter = netdev_priv(tx_ring->netdev);
Matthew Vick1f6e8172012-08-18 07:26:33 +00004980
Alexander Duyckb646c222013-02-07 08:55:46 +00004981 if (!(adapter->ptp_tx_skb)) {
4982 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
4983 tx_flags |= IGB_TX_FLAGS_TSTAMP;
4984
4985 adapter->ptp_tx_skb = skb_get(skb);
4986 adapter->ptp_tx_start = jiffies;
4987 if (adapter->hw.mac.type == e1000_82576)
4988 schedule_work(&adapter->ptp_tx_work);
4989 }
Patrick Ohly33af6bc2009-02-12 05:03:43 +00004990 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004991
Jesse Grosseab6d182010-10-20 13:56:03 +00004992 if (vlan_tx_tag_present(skb)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004993 tx_flags |= IGB_TX_FLAGS_VLAN;
4994 tx_flags |= (vlan_tx_tag_get(skb) << IGB_TX_FLAGS_VLAN_SHIFT);
4995 }
4996
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004997 /* record initial flags and protocol */
4998 first->tx_flags = tx_flags;
4999 first->protocol = protocol;
Alexander Duyckcdfd01fc2009-10-27 23:50:57 +00005000
Alexander Duyck7af40ad92011-08-26 07:45:15 +00005001 tso = igb_tso(tx_ring, first, &hdr_len);
5002 if (tso < 0)
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00005003 goto out_drop;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00005004 else if (!tso)
5005 igb_tx_csum(tx_ring, first);
Auke Kok9d5c8242008-01-24 02:22:38 -08005006
Alexander Duyck7af40ad92011-08-26 07:45:15 +00005007 igb_tx_map(tx_ring, first, hdr_len);
Alexander Duyck85ad76b2009-10-27 15:52:46 +00005008
5009 /* Make sure there is space in the ring for the next send. */
Alexander Duyck21ba6fe2013-02-09 04:27:48 +00005010 igb_maybe_stop_tx(tx_ring, DESC_NEEDED);
Alexander Duyck85ad76b2009-10-27 15:52:46 +00005011
Auke Kok9d5c8242008-01-24 02:22:38 -08005012 return NETDEV_TX_OK;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00005013
5014out_drop:
Alexander Duyck7af40ad92011-08-26 07:45:15 +00005015 igb_unmap_and_free_tx_resource(tx_ring, first);
5016
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00005017 return NETDEV_TX_OK;
Auke Kok9d5c8242008-01-24 02:22:38 -08005018}
5019
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00005020static inline struct igb_ring *igb_tx_queue_mapping(struct igb_adapter *adapter,
5021 struct sk_buff *skb)
5022{
5023 unsigned int r_idx = skb->queue_mapping;
5024
5025 if (r_idx >= adapter->num_tx_queues)
5026 r_idx = r_idx % adapter->num_tx_queues;
5027
5028 return adapter->tx_ring[r_idx];
5029}
5030
Alexander Duyckcd392f52011-08-26 07:43:59 +00005031static netdev_tx_t igb_xmit_frame(struct sk_buff *skb,
5032 struct net_device *netdev)
Auke Kok9d5c8242008-01-24 02:22:38 -08005033{
5034 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyckb1a436c2009-10-27 15:54:43 +00005035
5036 if (test_bit(__IGB_DOWN, &adapter->state)) {
5037 dev_kfree_skb_any(skb);
5038 return NETDEV_TX_OK;
5039 }
5040
5041 if (skb->len <= 0) {
5042 dev_kfree_skb_any(skb);
5043 return NETDEV_TX_OK;
5044 }
5045
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005046 /* The minimum packet size with TCTL.PSP set is 17 so pad the skb
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00005047 * in order to meet this minimum size requirement.
5048 */
Tushar Daveea5ceea2012-09-14 03:43:43 +00005049 if (unlikely(skb->len < 17)) {
5050 if (skb_pad(skb, 17 - skb->len))
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00005051 return NETDEV_TX_OK;
5052 skb->len = 17;
Tushar Daveea5ceea2012-09-14 03:43:43 +00005053 skb_set_tail_pointer(skb, 17);
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00005054 }
Auke Kok9d5c8242008-01-24 02:22:38 -08005055
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00005056 return igb_xmit_frame_ring(skb, igb_tx_queue_mapping(adapter, skb));
Auke Kok9d5c8242008-01-24 02:22:38 -08005057}
5058
5059/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005060 * igb_tx_timeout - Respond to a Tx Hang
5061 * @netdev: network interface device structure
Auke Kok9d5c8242008-01-24 02:22:38 -08005062 **/
5063static void igb_tx_timeout(struct net_device *netdev)
5064{
5065 struct igb_adapter *adapter = netdev_priv(netdev);
5066 struct e1000_hw *hw = &adapter->hw;
5067
5068 /* Do the reset outside of interrupt context */
5069 adapter->tx_timeout_count++;
Alexander Duyckf7ba2052009-10-27 23:48:51 +00005070
Alexander Duyck06218a82011-08-26 07:46:55 +00005071 if (hw->mac.type >= e1000_82580)
Alexander Duyck55cac242009-11-19 12:42:21 +00005072 hw->dev_spec._82575.global_device_reset = true;
5073
Auke Kok9d5c8242008-01-24 02:22:38 -08005074 schedule_work(&adapter->reset_task);
Alexander Duyck265de402009-02-06 23:22:52 +00005075 wr32(E1000_EICS,
5076 (adapter->eims_enable_mask & ~adapter->eims_other));
Auke Kok9d5c8242008-01-24 02:22:38 -08005077}
5078
5079static void igb_reset_task(struct work_struct *work)
5080{
5081 struct igb_adapter *adapter;
5082 adapter = container_of(work, struct igb_adapter, reset_task);
5083
Taku Izumic97ec422010-04-27 14:39:30 +00005084 igb_dump(adapter);
5085 netdev_err(adapter->netdev, "Reset adapter\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08005086 igb_reinit_locked(adapter);
5087}
5088
5089/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005090 * igb_get_stats64 - Get System Network Statistics
5091 * @netdev: network interface device structure
5092 * @stats: rtnl_link_stats64 pointer
Auke Kok9d5c8242008-01-24 02:22:38 -08005093 **/
Eric Dumazet12dcd862010-10-15 17:27:10 +00005094static struct rtnl_link_stats64 *igb_get_stats64(struct net_device *netdev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005095 struct rtnl_link_stats64 *stats)
Auke Kok9d5c8242008-01-24 02:22:38 -08005096{
Eric Dumazet12dcd862010-10-15 17:27:10 +00005097 struct igb_adapter *adapter = netdev_priv(netdev);
5098
5099 spin_lock(&adapter->stats64_lock);
5100 igb_update_stats(adapter, &adapter->stats64);
5101 memcpy(stats, &adapter->stats64, sizeof(*stats));
5102 spin_unlock(&adapter->stats64_lock);
5103
5104 return stats;
Auke Kok9d5c8242008-01-24 02:22:38 -08005105}
5106
5107/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005108 * igb_change_mtu - Change the Maximum Transfer Unit
5109 * @netdev: network interface device structure
5110 * @new_mtu: new value for maximum frame size
Auke Kok9d5c8242008-01-24 02:22:38 -08005111 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005112 * Returns 0 on success, negative on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08005113 **/
5114static int igb_change_mtu(struct net_device *netdev, int new_mtu)
5115{
5116 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck090b1792009-10-27 23:51:55 +00005117 struct pci_dev *pdev = adapter->pdev;
Alexander Duyck153285f2011-08-26 07:43:32 +00005118 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
Auke Kok9d5c8242008-01-24 02:22:38 -08005119
Alexander Duyckc809d222009-10-27 23:52:13 +00005120 if ((new_mtu < 68) || (max_frame > MAX_JUMBO_FRAME_SIZE)) {
Alexander Duyck090b1792009-10-27 23:51:55 +00005121 dev_err(&pdev->dev, "Invalid MTU setting\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08005122 return -EINVAL;
5123 }
5124
Alexander Duyck153285f2011-08-26 07:43:32 +00005125#define MAX_STD_JUMBO_FRAME_SIZE 9238
Auke Kok9d5c8242008-01-24 02:22:38 -08005126 if (max_frame > MAX_STD_JUMBO_FRAME_SIZE) {
Alexander Duyck090b1792009-10-27 23:51:55 +00005127 dev_err(&pdev->dev, "MTU > 9216 not supported.\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08005128 return -EINVAL;
5129 }
5130
Alexander Duyck2ccd9942013-07-16 00:20:34 +00005131 /* adjust max frame to be at least the size of a standard frame */
5132 if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
5133 max_frame = ETH_FRAME_LEN + ETH_FCS_LEN;
5134
Auke Kok9d5c8242008-01-24 02:22:38 -08005135 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
5136 msleep(1);
Alexander Duyck73cd78f2009-02-12 18:16:59 +00005137
Auke Kok9d5c8242008-01-24 02:22:38 -08005138 /* igb_down has a dependency on max_frame_size */
5139 adapter->max_frame_size = max_frame;
Alexander Duyck559e9c42009-10-27 23:52:50 +00005140
Alexander Duyck4c844852009-10-27 15:52:07 +00005141 if (netif_running(netdev))
5142 igb_down(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08005143
Alexander Duyck090b1792009-10-27 23:51:55 +00005144 dev_info(&pdev->dev, "changing MTU from %d to %d\n",
Auke Kok9d5c8242008-01-24 02:22:38 -08005145 netdev->mtu, new_mtu);
5146 netdev->mtu = new_mtu;
5147
5148 if (netif_running(netdev))
5149 igb_up(adapter);
5150 else
5151 igb_reset(adapter);
5152
5153 clear_bit(__IGB_RESETTING, &adapter->state);
5154
5155 return 0;
5156}
5157
5158/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005159 * igb_update_stats - Update the board statistics counters
5160 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08005161 **/
Eric Dumazet12dcd862010-10-15 17:27:10 +00005162void igb_update_stats(struct igb_adapter *adapter,
5163 struct rtnl_link_stats64 *net_stats)
Auke Kok9d5c8242008-01-24 02:22:38 -08005164{
5165 struct e1000_hw *hw = &adapter->hw;
5166 struct pci_dev *pdev = adapter->pdev;
Mitch Williamsfa3d9a62010-03-23 18:34:38 +00005167 u32 reg, mpc;
Auke Kok9d5c8242008-01-24 02:22:38 -08005168 u16 phy_tmp;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00005169 int i;
5170 u64 bytes, packets;
Eric Dumazet12dcd862010-10-15 17:27:10 +00005171 unsigned int start;
5172 u64 _bytes, _packets;
Auke Kok9d5c8242008-01-24 02:22:38 -08005173
5174#define PHY_IDLE_ERROR_COUNT_MASK 0x00FF
5175
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005176 /* Prevent stats update while adapter is being reset, or if the pci
Auke Kok9d5c8242008-01-24 02:22:38 -08005177 * connection is down.
5178 */
5179 if (adapter->link_speed == 0)
5180 return;
5181 if (pci_channel_offline(pdev))
5182 return;
5183
Alexander Duyck3f9c0162009-10-27 23:48:12 +00005184 bytes = 0;
5185 packets = 0;
Akeem G Abodunrin7f901282013-06-27 09:10:23 +00005186
5187 rcu_read_lock();
Alexander Duyck3f9c0162009-10-27 23:48:12 +00005188 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckae1c07a2012-08-08 05:23:22 +00005189 u32 rqdpc = rd32(E1000_RQDPC(i));
Alexander Duyck3025a442010-02-17 01:02:39 +00005190 struct igb_ring *ring = adapter->rx_ring[i];
Eric Dumazet12dcd862010-10-15 17:27:10 +00005191
Alexander Duyckae1c07a2012-08-08 05:23:22 +00005192 if (rqdpc) {
5193 ring->rx_stats.drops += rqdpc;
5194 net_stats->rx_fifo_errors += rqdpc;
5195 }
Eric Dumazet12dcd862010-10-15 17:27:10 +00005196
5197 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07005198 start = u64_stats_fetch_begin_irq(&ring->rx_syncp);
Eric Dumazet12dcd862010-10-15 17:27:10 +00005199 _bytes = ring->rx_stats.bytes;
5200 _packets = ring->rx_stats.packets;
Eric W. Biederman57a77442014-03-13 21:26:42 -07005201 } while (u64_stats_fetch_retry_irq(&ring->rx_syncp, start));
Eric Dumazet12dcd862010-10-15 17:27:10 +00005202 bytes += _bytes;
5203 packets += _packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00005204 }
5205
Alexander Duyck128e45e2009-11-12 18:37:38 +00005206 net_stats->rx_bytes = bytes;
5207 net_stats->rx_packets = packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00005208
5209 bytes = 0;
5210 packets = 0;
5211 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00005212 struct igb_ring *ring = adapter->tx_ring[i];
Eric Dumazet12dcd862010-10-15 17:27:10 +00005213 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07005214 start = u64_stats_fetch_begin_irq(&ring->tx_syncp);
Eric Dumazet12dcd862010-10-15 17:27:10 +00005215 _bytes = ring->tx_stats.bytes;
5216 _packets = ring->tx_stats.packets;
Eric W. Biederman57a77442014-03-13 21:26:42 -07005217 } while (u64_stats_fetch_retry_irq(&ring->tx_syncp, start));
Eric Dumazet12dcd862010-10-15 17:27:10 +00005218 bytes += _bytes;
5219 packets += _packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00005220 }
Alexander Duyck128e45e2009-11-12 18:37:38 +00005221 net_stats->tx_bytes = bytes;
5222 net_stats->tx_packets = packets;
Akeem G Abodunrin7f901282013-06-27 09:10:23 +00005223 rcu_read_unlock();
Alexander Duyck3f9c0162009-10-27 23:48:12 +00005224
5225 /* read stats registers */
Auke Kok9d5c8242008-01-24 02:22:38 -08005226 adapter->stats.crcerrs += rd32(E1000_CRCERRS);
5227 adapter->stats.gprc += rd32(E1000_GPRC);
5228 adapter->stats.gorc += rd32(E1000_GORCL);
5229 rd32(E1000_GORCH); /* clear GORCL */
5230 adapter->stats.bprc += rd32(E1000_BPRC);
5231 adapter->stats.mprc += rd32(E1000_MPRC);
5232 adapter->stats.roc += rd32(E1000_ROC);
5233
5234 adapter->stats.prc64 += rd32(E1000_PRC64);
5235 adapter->stats.prc127 += rd32(E1000_PRC127);
5236 adapter->stats.prc255 += rd32(E1000_PRC255);
5237 adapter->stats.prc511 += rd32(E1000_PRC511);
5238 adapter->stats.prc1023 += rd32(E1000_PRC1023);
5239 adapter->stats.prc1522 += rd32(E1000_PRC1522);
5240 adapter->stats.symerrs += rd32(E1000_SYMERRS);
5241 adapter->stats.sec += rd32(E1000_SEC);
5242
Mitch Williamsfa3d9a62010-03-23 18:34:38 +00005243 mpc = rd32(E1000_MPC);
5244 adapter->stats.mpc += mpc;
5245 net_stats->rx_fifo_errors += mpc;
Auke Kok9d5c8242008-01-24 02:22:38 -08005246 adapter->stats.scc += rd32(E1000_SCC);
5247 adapter->stats.ecol += rd32(E1000_ECOL);
5248 adapter->stats.mcc += rd32(E1000_MCC);
5249 adapter->stats.latecol += rd32(E1000_LATECOL);
5250 adapter->stats.dc += rd32(E1000_DC);
5251 adapter->stats.rlec += rd32(E1000_RLEC);
5252 adapter->stats.xonrxc += rd32(E1000_XONRXC);
5253 adapter->stats.xontxc += rd32(E1000_XONTXC);
5254 adapter->stats.xoffrxc += rd32(E1000_XOFFRXC);
5255 adapter->stats.xofftxc += rd32(E1000_XOFFTXC);
5256 adapter->stats.fcruc += rd32(E1000_FCRUC);
5257 adapter->stats.gptc += rd32(E1000_GPTC);
5258 adapter->stats.gotc += rd32(E1000_GOTCL);
5259 rd32(E1000_GOTCH); /* clear GOTCL */
Mitch Williamsfa3d9a62010-03-23 18:34:38 +00005260 adapter->stats.rnbc += rd32(E1000_RNBC);
Auke Kok9d5c8242008-01-24 02:22:38 -08005261 adapter->stats.ruc += rd32(E1000_RUC);
5262 adapter->stats.rfc += rd32(E1000_RFC);
5263 adapter->stats.rjc += rd32(E1000_RJC);
5264 adapter->stats.tor += rd32(E1000_TORH);
5265 adapter->stats.tot += rd32(E1000_TOTH);
5266 adapter->stats.tpr += rd32(E1000_TPR);
5267
5268 adapter->stats.ptc64 += rd32(E1000_PTC64);
5269 adapter->stats.ptc127 += rd32(E1000_PTC127);
5270 adapter->stats.ptc255 += rd32(E1000_PTC255);
5271 adapter->stats.ptc511 += rd32(E1000_PTC511);
5272 adapter->stats.ptc1023 += rd32(E1000_PTC1023);
5273 adapter->stats.ptc1522 += rd32(E1000_PTC1522);
5274
5275 adapter->stats.mptc += rd32(E1000_MPTC);
5276 adapter->stats.bptc += rd32(E1000_BPTC);
5277
Nick Nunley2d0b0f62010-02-17 01:02:59 +00005278 adapter->stats.tpt += rd32(E1000_TPT);
5279 adapter->stats.colc += rd32(E1000_COLC);
Auke Kok9d5c8242008-01-24 02:22:38 -08005280
5281 adapter->stats.algnerrc += rd32(E1000_ALGNERRC);
Nick Nunley43915c7c2010-02-17 01:03:58 +00005282 /* read internal phy specific stats */
5283 reg = rd32(E1000_CTRL_EXT);
5284 if (!(reg & E1000_CTRL_EXT_LINK_MODE_MASK)) {
5285 adapter->stats.rxerrc += rd32(E1000_RXERRC);
Carolyn Wyborny3dbdf962012-09-12 04:36:24 +00005286
5287 /* this stat has invalid values on i210/i211 */
5288 if ((hw->mac.type != e1000_i210) &&
5289 (hw->mac.type != e1000_i211))
5290 adapter->stats.tncrs += rd32(E1000_TNCRS);
Nick Nunley43915c7c2010-02-17 01:03:58 +00005291 }
5292
Auke Kok9d5c8242008-01-24 02:22:38 -08005293 adapter->stats.tsctc += rd32(E1000_TSCTC);
5294 adapter->stats.tsctfc += rd32(E1000_TSCTFC);
5295
5296 adapter->stats.iac += rd32(E1000_IAC);
5297 adapter->stats.icrxoc += rd32(E1000_ICRXOC);
5298 adapter->stats.icrxptc += rd32(E1000_ICRXPTC);
5299 adapter->stats.icrxatc += rd32(E1000_ICRXATC);
5300 adapter->stats.ictxptc += rd32(E1000_ICTXPTC);
5301 adapter->stats.ictxatc += rd32(E1000_ICTXATC);
5302 adapter->stats.ictxqec += rd32(E1000_ICTXQEC);
5303 adapter->stats.ictxqmtc += rd32(E1000_ICTXQMTC);
5304 adapter->stats.icrxdmtc += rd32(E1000_ICRXDMTC);
5305
5306 /* Fill out the OS statistics structure */
Alexander Duyck128e45e2009-11-12 18:37:38 +00005307 net_stats->multicast = adapter->stats.mprc;
5308 net_stats->collisions = adapter->stats.colc;
Auke Kok9d5c8242008-01-24 02:22:38 -08005309
5310 /* Rx Errors */
5311
5312 /* RLEC on some newer hardware can be incorrect so build
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005313 * our own version based on RUC and ROC
5314 */
Alexander Duyck128e45e2009-11-12 18:37:38 +00005315 net_stats->rx_errors = adapter->stats.rxerrc +
Auke Kok9d5c8242008-01-24 02:22:38 -08005316 adapter->stats.crcerrs + adapter->stats.algnerrc +
5317 adapter->stats.ruc + adapter->stats.roc +
5318 adapter->stats.cexterr;
Alexander Duyck128e45e2009-11-12 18:37:38 +00005319 net_stats->rx_length_errors = adapter->stats.ruc +
5320 adapter->stats.roc;
5321 net_stats->rx_crc_errors = adapter->stats.crcerrs;
5322 net_stats->rx_frame_errors = adapter->stats.algnerrc;
5323 net_stats->rx_missed_errors = adapter->stats.mpc;
Auke Kok9d5c8242008-01-24 02:22:38 -08005324
5325 /* Tx Errors */
Alexander Duyck128e45e2009-11-12 18:37:38 +00005326 net_stats->tx_errors = adapter->stats.ecol +
5327 adapter->stats.latecol;
5328 net_stats->tx_aborted_errors = adapter->stats.ecol;
5329 net_stats->tx_window_errors = adapter->stats.latecol;
5330 net_stats->tx_carrier_errors = adapter->stats.tncrs;
Auke Kok9d5c8242008-01-24 02:22:38 -08005331
5332 /* Tx Dropped needs to be maintained elsewhere */
5333
5334 /* Phy Stats */
5335 if (hw->phy.media_type == e1000_media_type_copper) {
5336 if ((adapter->link_speed == SPEED_1000) &&
Alexander Duyck73cd78f2009-02-12 18:16:59 +00005337 (!igb_read_phy_reg(hw, PHY_1000T_STATUS, &phy_tmp))) {
Auke Kok9d5c8242008-01-24 02:22:38 -08005338 phy_tmp &= PHY_IDLE_ERROR_COUNT_MASK;
5339 adapter->phy_stats.idle_errors += phy_tmp;
5340 }
5341 }
5342
5343 /* Management Stats */
5344 adapter->stats.mgptc += rd32(E1000_MGTPTC);
5345 adapter->stats.mgprc += rd32(E1000_MGTPRC);
5346 adapter->stats.mgpdc += rd32(E1000_MGTPDC);
Carolyn Wyborny0a915b92011-02-26 07:42:37 +00005347
5348 /* OS2BMC Stats */
5349 reg = rd32(E1000_MANC);
5350 if (reg & E1000_MANC_EN_BMC2OS) {
5351 adapter->stats.o2bgptc += rd32(E1000_O2BGPTC);
5352 adapter->stats.o2bspc += rd32(E1000_O2BSPC);
5353 adapter->stats.b2ospc += rd32(E1000_B2OSPC);
5354 adapter->stats.b2ogprc += rd32(E1000_B2OGPRC);
5355 }
Auke Kok9d5c8242008-01-24 02:22:38 -08005356}
5357
Auke Kok9d5c8242008-01-24 02:22:38 -08005358static irqreturn_t igb_msix_other(int irq, void *data)
5359{
Alexander Duyck047e0032009-10-27 15:49:27 +00005360 struct igb_adapter *adapter = data;
Auke Kok9d5c8242008-01-24 02:22:38 -08005361 struct e1000_hw *hw = &adapter->hw;
PJ Waskiewicz844290e2008-06-27 11:00:39 -07005362 u32 icr = rd32(E1000_ICR);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07005363 /* reading ICR causes bit 31 of EICR to be cleared */
Alexander Duyckdda0e082009-02-06 23:19:08 +00005364
Alexander Duyck7f081d42010-01-07 17:41:00 +00005365 if (icr & E1000_ICR_DRSTA)
5366 schedule_work(&adapter->reset_task);
5367
Alexander Duyck047e0032009-10-27 15:49:27 +00005368 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00005369 /* HW is reporting DMA is out of sync */
5370 adapter->stats.doosync++;
Greg Rose13800462010-11-06 02:08:26 +00005371 /* The DMA Out of Sync is also indication of a spoof event
5372 * in IOV mode. Check the Wrong VM Behavior register to
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005373 * see if it is really a spoof event.
5374 */
Greg Rose13800462010-11-06 02:08:26 +00005375 igb_check_wvbr(adapter);
Alexander Duyckdda0e082009-02-06 23:19:08 +00005376 }
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00005377
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005378 /* Check for a mailbox event */
5379 if (icr & E1000_ICR_VMMB)
5380 igb_msg_task(adapter);
5381
5382 if (icr & E1000_ICR_LSC) {
5383 hw->mac.get_link_status = 1;
5384 /* guard against interrupt when we're going down */
5385 if (!test_bit(__IGB_DOWN, &adapter->state))
5386 mod_timer(&adapter->watchdog_timer, jiffies + 1);
5387 }
5388
Matthew Vick1f6e8172012-08-18 07:26:33 +00005389 if (icr & E1000_ICR_TS) {
5390 u32 tsicr = rd32(E1000_TSICR);
5391
5392 if (tsicr & E1000_TSICR_TXTS) {
5393 /* acknowledge the interrupt */
5394 wr32(E1000_TSICR, E1000_TSICR_TXTS);
5395 /* retrieve hardware timestamp */
5396 schedule_work(&adapter->ptp_tx_work);
5397 }
5398 }
Matthew Vick1f6e8172012-08-18 07:26:33 +00005399
PJ Waskiewicz844290e2008-06-27 11:00:39 -07005400 wr32(E1000_EIMS, adapter->eims_other);
Auke Kok9d5c8242008-01-24 02:22:38 -08005401
5402 return IRQ_HANDLED;
5403}
5404
Alexander Duyck047e0032009-10-27 15:49:27 +00005405static void igb_write_itr(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08005406{
Alexander Duyck26b39272010-02-17 01:00:41 +00005407 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck047e0032009-10-27 15:49:27 +00005408 u32 itr_val = q_vector->itr_val & 0x7FFC;
Auke Kok9d5c8242008-01-24 02:22:38 -08005409
Alexander Duyck047e0032009-10-27 15:49:27 +00005410 if (!q_vector->set_itr)
5411 return;
Alexander Duyck73cd78f2009-02-12 18:16:59 +00005412
Alexander Duyck047e0032009-10-27 15:49:27 +00005413 if (!itr_val)
5414 itr_val = 0x4;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07005415
Alexander Duyck26b39272010-02-17 01:00:41 +00005416 if (adapter->hw.mac.type == e1000_82575)
5417 itr_val |= itr_val << 16;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07005418 else
Alexander Duyck0ba82992011-08-26 07:45:47 +00005419 itr_val |= E1000_EITR_CNT_IGNR;
Alexander Duyck047e0032009-10-27 15:49:27 +00005420
5421 writel(itr_val, q_vector->itr_register);
5422 q_vector->set_itr = 0;
5423}
5424
5425static irqreturn_t igb_msix_ring(int irq, void *data)
5426{
5427 struct igb_q_vector *q_vector = data;
5428
5429 /* Write the ITR value calculated from the previous interrupt. */
5430 igb_write_itr(q_vector);
5431
5432 napi_schedule(&q_vector->napi);
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07005433
Auke Kok9d5c8242008-01-24 02:22:38 -08005434 return IRQ_HANDLED;
5435}
5436
Jeff Kirsher421e02f2008-10-17 11:08:31 -07005437#ifdef CONFIG_IGB_DCA
Alexander Duyck6a050042012-09-25 00:31:27 +00005438static void igb_update_tx_dca(struct igb_adapter *adapter,
5439 struct igb_ring *tx_ring,
5440 int cpu)
5441{
5442 struct e1000_hw *hw = &adapter->hw;
5443 u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
5444
5445 if (hw->mac.type != e1000_82575)
5446 txctrl <<= E1000_DCA_TXCTRL_CPUID_SHIFT;
5447
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005448 /* We can enable relaxed ordering for reads, but not writes when
Alexander Duyck6a050042012-09-25 00:31:27 +00005449 * DCA is enabled. This is due to a known issue in some chipsets
5450 * which will cause the DCA tag to be cleared.
5451 */
5452 txctrl |= E1000_DCA_TXCTRL_DESC_RRO_EN |
5453 E1000_DCA_TXCTRL_DATA_RRO_EN |
5454 E1000_DCA_TXCTRL_DESC_DCA_EN;
5455
5456 wr32(E1000_DCA_TXCTRL(tx_ring->reg_idx), txctrl);
5457}
5458
5459static void igb_update_rx_dca(struct igb_adapter *adapter,
5460 struct igb_ring *rx_ring,
5461 int cpu)
5462{
5463 struct e1000_hw *hw = &adapter->hw;
5464 u32 rxctrl = dca3_get_tag(&adapter->pdev->dev, cpu);
5465
5466 if (hw->mac.type != e1000_82575)
5467 rxctrl <<= E1000_DCA_RXCTRL_CPUID_SHIFT;
5468
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005469 /* We can enable relaxed ordering for reads, but not writes when
Alexander Duyck6a050042012-09-25 00:31:27 +00005470 * DCA is enabled. This is due to a known issue in some chipsets
5471 * which will cause the DCA tag to be cleared.
5472 */
5473 rxctrl |= E1000_DCA_RXCTRL_DESC_RRO_EN |
5474 E1000_DCA_RXCTRL_DESC_DCA_EN;
5475
5476 wr32(E1000_DCA_RXCTRL(rx_ring->reg_idx), rxctrl);
5477}
5478
Alexander Duyck047e0032009-10-27 15:49:27 +00005479static void igb_update_dca(struct igb_q_vector *q_vector)
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005480{
Alexander Duyck047e0032009-10-27 15:49:27 +00005481 struct igb_adapter *adapter = q_vector->adapter;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005482 int cpu = get_cpu();
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005483
Alexander Duyck047e0032009-10-27 15:49:27 +00005484 if (q_vector->cpu == cpu)
5485 goto out_no_update;
5486
Alexander Duyck6a050042012-09-25 00:31:27 +00005487 if (q_vector->tx.ring)
5488 igb_update_tx_dca(adapter, q_vector->tx.ring, cpu);
5489
5490 if (q_vector->rx.ring)
5491 igb_update_rx_dca(adapter, q_vector->rx.ring, cpu);
5492
Alexander Duyck047e0032009-10-27 15:49:27 +00005493 q_vector->cpu = cpu;
5494out_no_update:
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005495 put_cpu();
5496}
5497
5498static void igb_setup_dca(struct igb_adapter *adapter)
5499{
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00005500 struct e1000_hw *hw = &adapter->hw;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005501 int i;
5502
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07005503 if (!(adapter->flags & IGB_FLAG_DCA_ENABLED))
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005504 return;
5505
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00005506 /* Always use CB2 mode, difference is masked in the CB driver. */
5507 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_CB2);
5508
Alexander Duyck047e0032009-10-27 15:49:27 +00005509 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck26b39272010-02-17 01:00:41 +00005510 adapter->q_vector[i]->cpu = -1;
5511 igb_update_dca(adapter->q_vector[i]);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005512 }
5513}
5514
5515static int __igb_notify_dca(struct device *dev, void *data)
5516{
5517 struct net_device *netdev = dev_get_drvdata(dev);
5518 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck090b1792009-10-27 23:51:55 +00005519 struct pci_dev *pdev = adapter->pdev;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005520 struct e1000_hw *hw = &adapter->hw;
5521 unsigned long event = *(unsigned long *)data;
5522
5523 switch (event) {
5524 case DCA_PROVIDER_ADD:
5525 /* if already enabled, don't do it again */
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07005526 if (adapter->flags & IGB_FLAG_DCA_ENABLED)
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005527 break;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005528 if (dca_add_requester(dev) == 0) {
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08005529 adapter->flags |= IGB_FLAG_DCA_ENABLED;
Alexander Duyck090b1792009-10-27 23:51:55 +00005530 dev_info(&pdev->dev, "DCA enabled\n");
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005531 igb_setup_dca(adapter);
5532 break;
5533 }
5534 /* Fall Through since DCA is disabled. */
5535 case DCA_PROVIDER_REMOVE:
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07005536 if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005537 /* without this a class_device is left
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005538 * hanging around in the sysfs model
5539 */
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005540 dca_remove_requester(dev);
Alexander Duyck090b1792009-10-27 23:51:55 +00005541 dev_info(&pdev->dev, "DCA disabled\n");
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07005542 adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
Alexander Duyckcbd347a2009-02-15 23:59:44 -08005543 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005544 }
5545 break;
5546 }
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08005547
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005548 return 0;
5549}
5550
5551static int igb_notify_dca(struct notifier_block *nb, unsigned long event,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005552 void *p)
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005553{
5554 int ret_val;
5555
5556 ret_val = driver_for_each_device(&igb_driver.driver, NULL, &event,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005557 __igb_notify_dca);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005558
5559 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
5560}
Jeff Kirsher421e02f2008-10-17 11:08:31 -07005561#endif /* CONFIG_IGB_DCA */
Auke Kok9d5c8242008-01-24 02:22:38 -08005562
Greg Rose0224d662011-10-14 02:57:14 +00005563#ifdef CONFIG_PCI_IOV
5564static int igb_vf_configure(struct igb_adapter *adapter, int vf)
5565{
5566 unsigned char mac_addr[ETH_ALEN];
Greg Rose0224d662011-10-14 02:57:14 +00005567
Mitch A Williams5ac6f912013-01-18 08:57:20 +00005568 eth_zero_addr(mac_addr);
Greg Rose0224d662011-10-14 02:57:14 +00005569 igb_set_vf_mac(adapter, vf, mac_addr);
5570
Lior Levy70ea4782013-03-03 20:27:48 +00005571 /* By default spoof check is enabled for all VFs */
5572 adapter->vf_data[vf].spoofchk_enabled = true;
5573
Stefan Assmannf5571472012-08-18 04:06:11 +00005574 return 0;
Greg Rose0224d662011-10-14 02:57:14 +00005575}
5576
Greg Rose0224d662011-10-14 02:57:14 +00005577#endif
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005578static void igb_ping_all_vfs(struct igb_adapter *adapter)
5579{
5580 struct e1000_hw *hw = &adapter->hw;
5581 u32 ping;
5582 int i;
5583
5584 for (i = 0 ; i < adapter->vfs_allocated_count; i++) {
5585 ping = E1000_PF_CONTROL_MSG;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005586 if (adapter->vf_data[i].flags & IGB_VF_FLAG_CTS)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005587 ping |= E1000_VT_MSGTYPE_CTS;
5588 igb_write_mbx(hw, &ping, 1, i);
5589 }
5590}
5591
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005592static int igb_set_vf_promisc(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
5593{
5594 struct e1000_hw *hw = &adapter->hw;
5595 u32 vmolr = rd32(E1000_VMOLR(vf));
5596 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
5597
Alexander Duyckd85b90042010-09-22 17:56:20 +00005598 vf_data->flags &= ~(IGB_VF_FLAG_UNI_PROMISC |
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005599 IGB_VF_FLAG_MULTI_PROMISC);
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005600 vmolr &= ~(E1000_VMOLR_ROPE | E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
5601
5602 if (*msgbuf & E1000_VF_SET_PROMISC_MULTICAST) {
5603 vmolr |= E1000_VMOLR_MPME;
Alexander Duyckd85b90042010-09-22 17:56:20 +00005604 vf_data->flags |= IGB_VF_FLAG_MULTI_PROMISC;
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005605 *msgbuf &= ~E1000_VF_SET_PROMISC_MULTICAST;
5606 } else {
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005607 /* if we have hashes and we are clearing a multicast promisc
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005608 * flag we need to write the hashes to the MTA as this step
5609 * was previously skipped
5610 */
5611 if (vf_data->num_vf_mc_hashes > 30) {
5612 vmolr |= E1000_VMOLR_MPME;
5613 } else if (vf_data->num_vf_mc_hashes) {
5614 int j;
5615 vmolr |= E1000_VMOLR_ROMPE;
5616 for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
5617 igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
5618 }
5619 }
5620
5621 wr32(E1000_VMOLR(vf), vmolr);
5622
5623 /* there are flags left unprocessed, likely not supported */
5624 if (*msgbuf & E1000_VT_MSGINFO_MASK)
5625 return -EINVAL;
5626
5627 return 0;
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005628}
5629
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005630static int igb_set_vf_multicasts(struct igb_adapter *adapter,
5631 u32 *msgbuf, u32 vf)
5632{
5633 int n = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
5634 u16 *hash_list = (u16 *)&msgbuf[1];
5635 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
5636 int i;
5637
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005638 /* salt away the number of multicast addresses assigned
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005639 * to this VF for later use to restore when the PF multi cast
5640 * list changes
5641 */
5642 vf_data->num_vf_mc_hashes = n;
5643
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005644 /* only up to 30 hash values supported */
5645 if (n > 30)
5646 n = 30;
5647
5648 /* store the hashes for later use */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005649 for (i = 0; i < n; i++)
Joe Perchesa419aef2009-08-18 11:18:35 -07005650 vf_data->vf_mc_hashes[i] = hash_list[i];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005651
5652 /* Flush and reset the mta with the new values */
Alexander Duyckff41f8d2009-09-03 14:48:56 +00005653 igb_set_rx_mode(adapter->netdev);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005654
5655 return 0;
5656}
5657
5658static void igb_restore_vf_multicasts(struct igb_adapter *adapter)
5659{
5660 struct e1000_hw *hw = &adapter->hw;
5661 struct vf_data_storage *vf_data;
5662 int i, j;
5663
5664 for (i = 0; i < adapter->vfs_allocated_count; i++) {
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005665 u32 vmolr = rd32(E1000_VMOLR(i));
5666 vmolr &= ~(E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
5667
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005668 vf_data = &adapter->vf_data[i];
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005669
5670 if ((vf_data->num_vf_mc_hashes > 30) ||
5671 (vf_data->flags & IGB_VF_FLAG_MULTI_PROMISC)) {
5672 vmolr |= E1000_VMOLR_MPME;
5673 } else if (vf_data->num_vf_mc_hashes) {
5674 vmolr |= E1000_VMOLR_ROMPE;
5675 for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
5676 igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
5677 }
5678 wr32(E1000_VMOLR(i), vmolr);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005679 }
5680}
5681
5682static void igb_clear_vf_vfta(struct igb_adapter *adapter, u32 vf)
5683{
5684 struct e1000_hw *hw = &adapter->hw;
5685 u32 pool_mask, reg, vid;
5686 int i;
5687
5688 pool_mask = 1 << (E1000_VLVF_POOLSEL_SHIFT + vf);
5689
5690 /* Find the vlan filter for this id */
5691 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
5692 reg = rd32(E1000_VLVF(i));
5693
5694 /* remove the vf from the pool */
5695 reg &= ~pool_mask;
5696
5697 /* if pool is empty then remove entry from vfta */
5698 if (!(reg & E1000_VLVF_POOLSEL_MASK) &&
5699 (reg & E1000_VLVF_VLANID_ENABLE)) {
5700 reg = 0;
5701 vid = reg & E1000_VLVF_VLANID_MASK;
5702 igb_vfta_set(hw, vid, false);
5703 }
5704
5705 wr32(E1000_VLVF(i), reg);
5706 }
Alexander Duyckae641bd2009-09-03 14:49:33 +00005707
5708 adapter->vf_data[vf].vlans_enabled = 0;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005709}
5710
5711static s32 igb_vlvf_set(struct igb_adapter *adapter, u32 vid, bool add, u32 vf)
5712{
5713 struct e1000_hw *hw = &adapter->hw;
5714 u32 reg, i;
5715
Alexander Duyck51466232009-10-27 23:47:35 +00005716 /* The vlvf table only exists on 82576 hardware and newer */
5717 if (hw->mac.type < e1000_82576)
5718 return -1;
5719
5720 /* we only need to do this if VMDq is enabled */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005721 if (!adapter->vfs_allocated_count)
5722 return -1;
5723
5724 /* Find the vlan filter for this id */
5725 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
5726 reg = rd32(E1000_VLVF(i));
5727 if ((reg & E1000_VLVF_VLANID_ENABLE) &&
5728 vid == (reg & E1000_VLVF_VLANID_MASK))
5729 break;
5730 }
5731
5732 if (add) {
5733 if (i == E1000_VLVF_ARRAY_SIZE) {
5734 /* Did not find a matching VLAN ID entry that was
5735 * enabled. Search for a free filter entry, i.e.
5736 * one without the enable bit set
5737 */
5738 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
5739 reg = rd32(E1000_VLVF(i));
5740 if (!(reg & E1000_VLVF_VLANID_ENABLE))
5741 break;
5742 }
5743 }
5744 if (i < E1000_VLVF_ARRAY_SIZE) {
5745 /* Found an enabled/available entry */
5746 reg |= 1 << (E1000_VLVF_POOLSEL_SHIFT + vf);
5747
5748 /* if !enabled we need to set this up in vfta */
5749 if (!(reg & E1000_VLVF_VLANID_ENABLE)) {
Alexander Duyck51466232009-10-27 23:47:35 +00005750 /* add VID to filter table */
5751 igb_vfta_set(hw, vid, true);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005752 reg |= E1000_VLVF_VLANID_ENABLE;
5753 }
Alexander Duyckcad6d052009-03-13 20:41:37 +00005754 reg &= ~E1000_VLVF_VLANID_MASK;
5755 reg |= vid;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005756 wr32(E1000_VLVF(i), reg);
Alexander Duyckae641bd2009-09-03 14:49:33 +00005757
5758 /* do not modify RLPML for PF devices */
5759 if (vf >= adapter->vfs_allocated_count)
5760 return 0;
5761
5762 if (!adapter->vf_data[vf].vlans_enabled) {
5763 u32 size;
5764 reg = rd32(E1000_VMOLR(vf));
5765 size = reg & E1000_VMOLR_RLPML_MASK;
5766 size += 4;
5767 reg &= ~E1000_VMOLR_RLPML_MASK;
5768 reg |= size;
5769 wr32(E1000_VMOLR(vf), reg);
5770 }
Alexander Duyckae641bd2009-09-03 14:49:33 +00005771
Alexander Duyck51466232009-10-27 23:47:35 +00005772 adapter->vf_data[vf].vlans_enabled++;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005773 }
5774 } else {
5775 if (i < E1000_VLVF_ARRAY_SIZE) {
5776 /* remove vf from the pool */
5777 reg &= ~(1 << (E1000_VLVF_POOLSEL_SHIFT + vf));
5778 /* if pool is empty then remove entry from vfta */
5779 if (!(reg & E1000_VLVF_POOLSEL_MASK)) {
5780 reg = 0;
5781 igb_vfta_set(hw, vid, false);
5782 }
5783 wr32(E1000_VLVF(i), reg);
Alexander Duyckae641bd2009-09-03 14:49:33 +00005784
5785 /* do not modify RLPML for PF devices */
5786 if (vf >= adapter->vfs_allocated_count)
5787 return 0;
5788
5789 adapter->vf_data[vf].vlans_enabled--;
5790 if (!adapter->vf_data[vf].vlans_enabled) {
5791 u32 size;
5792 reg = rd32(E1000_VMOLR(vf));
5793 size = reg & E1000_VMOLR_RLPML_MASK;
5794 size -= 4;
5795 reg &= ~E1000_VMOLR_RLPML_MASK;
5796 reg |= size;
5797 wr32(E1000_VMOLR(vf), reg);
5798 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005799 }
5800 }
Williams, Mitch A8151d292010-02-10 01:44:24 +00005801 return 0;
5802}
5803
5804static void igb_set_vmvir(struct igb_adapter *adapter, u32 vid, u32 vf)
5805{
5806 struct e1000_hw *hw = &adapter->hw;
5807
5808 if (vid)
5809 wr32(E1000_VMVIR(vf), (vid | E1000_VMVIR_VLANA_DEFAULT));
5810 else
5811 wr32(E1000_VMVIR(vf), 0);
5812}
5813
5814static int igb_ndo_set_vf_vlan(struct net_device *netdev,
5815 int vf, u16 vlan, u8 qos)
5816{
5817 int err = 0;
5818 struct igb_adapter *adapter = netdev_priv(netdev);
5819
5820 if ((vf >= adapter->vfs_allocated_count) || (vlan > 4095) || (qos > 7))
5821 return -EINVAL;
5822 if (vlan || qos) {
5823 err = igb_vlvf_set(adapter, vlan, !!vlan, vf);
5824 if (err)
5825 goto out;
5826 igb_set_vmvir(adapter, vlan | (qos << VLAN_PRIO_SHIFT), vf);
5827 igb_set_vmolr(adapter, vf, !vlan);
5828 adapter->vf_data[vf].pf_vlan = vlan;
5829 adapter->vf_data[vf].pf_qos = qos;
5830 dev_info(&adapter->pdev->dev,
5831 "Setting VLAN %d, QOS 0x%x on VF %d\n", vlan, qos, vf);
5832 if (test_bit(__IGB_DOWN, &adapter->state)) {
5833 dev_warn(&adapter->pdev->dev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005834 "The VF VLAN has been set, but the PF device is not up.\n");
Williams, Mitch A8151d292010-02-10 01:44:24 +00005835 dev_warn(&adapter->pdev->dev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005836 "Bring the PF device up before attempting to use the VF device.\n");
Williams, Mitch A8151d292010-02-10 01:44:24 +00005837 }
5838 } else {
5839 igb_vlvf_set(adapter, adapter->vf_data[vf].pf_vlan,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005840 false, vf);
Williams, Mitch A8151d292010-02-10 01:44:24 +00005841 igb_set_vmvir(adapter, vlan, vf);
5842 igb_set_vmolr(adapter, vf, true);
5843 adapter->vf_data[vf].pf_vlan = 0;
5844 adapter->vf_data[vf].pf_qos = 0;
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005845 }
Williams, Mitch A8151d292010-02-10 01:44:24 +00005846out:
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005847 return err;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005848}
5849
Greg Rose6f3dc3192013-03-26 06:19:41 +00005850static int igb_find_vlvf_entry(struct igb_adapter *adapter, int vid)
5851{
5852 struct e1000_hw *hw = &adapter->hw;
5853 int i;
5854 u32 reg;
5855
5856 /* Find the vlan filter for this id */
5857 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
5858 reg = rd32(E1000_VLVF(i));
5859 if ((reg & E1000_VLVF_VLANID_ENABLE) &&
5860 vid == (reg & E1000_VLVF_VLANID_MASK))
5861 break;
5862 }
5863
5864 if (i >= E1000_VLVF_ARRAY_SIZE)
5865 i = -1;
5866
5867 return i;
5868}
5869
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005870static int igb_set_vf_vlan(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
5871{
Greg Rose6f3dc3192013-03-26 06:19:41 +00005872 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005873 int add = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
5874 int vid = (msgbuf[1] & E1000_VLVF_VLANID_MASK);
Greg Rose6f3dc3192013-03-26 06:19:41 +00005875 int err = 0;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005876
Greg Rose6f3dc3192013-03-26 06:19:41 +00005877 /* If in promiscuous mode we need to make sure the PF also has
5878 * the VLAN filter set.
5879 */
5880 if (add && (adapter->netdev->flags & IFF_PROMISC))
5881 err = igb_vlvf_set(adapter, vid, add,
5882 adapter->vfs_allocated_count);
5883 if (err)
5884 goto out;
5885
5886 err = igb_vlvf_set(adapter, vid, add, vf);
5887
5888 if (err)
5889 goto out;
5890
5891 /* Go through all the checks to see if the VLAN filter should
5892 * be wiped completely.
5893 */
5894 if (!add && (adapter->netdev->flags & IFF_PROMISC)) {
5895 u32 vlvf, bits;
5896
5897 int regndx = igb_find_vlvf_entry(adapter, vid);
5898 if (regndx < 0)
5899 goto out;
5900 /* See if any other pools are set for this VLAN filter
5901 * entry other than the PF.
5902 */
5903 vlvf = bits = rd32(E1000_VLVF(regndx));
5904 bits &= 1 << (E1000_VLVF_POOLSEL_SHIFT +
5905 adapter->vfs_allocated_count);
5906 /* If the filter was removed then ensure PF pool bit
5907 * is cleared if the PF only added itself to the pool
5908 * because the PF is in promiscuous mode.
5909 */
5910 if ((vlvf & VLAN_VID_MASK) == vid &&
5911 !test_bit(vid, adapter->active_vlans) &&
5912 !bits)
5913 igb_vlvf_set(adapter, vid, add,
5914 adapter->vfs_allocated_count);
5915 }
5916
5917out:
5918 return err;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005919}
5920
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005921static inline void igb_vf_reset(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005922{
Greg Rose8fa7e0f2010-11-06 05:43:21 +00005923 /* clear flags - except flag that indicates PF has set the MAC */
5924 adapter->vf_data[vf].flags &= IGB_VF_FLAG_PF_SET_MAC;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005925 adapter->vf_data[vf].last_nack = jiffies;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005926
5927 /* reset offloads to defaults */
Williams, Mitch A8151d292010-02-10 01:44:24 +00005928 igb_set_vmolr(adapter, vf, true);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005929
5930 /* reset vlans for device */
5931 igb_clear_vf_vfta(adapter, vf);
Williams, Mitch A8151d292010-02-10 01:44:24 +00005932 if (adapter->vf_data[vf].pf_vlan)
5933 igb_ndo_set_vf_vlan(adapter->netdev, vf,
5934 adapter->vf_data[vf].pf_vlan,
5935 adapter->vf_data[vf].pf_qos);
5936 else
5937 igb_clear_vf_vfta(adapter, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005938
5939 /* reset multicast table array for vf */
5940 adapter->vf_data[vf].num_vf_mc_hashes = 0;
5941
5942 /* Flush and reset the mta with the new values */
Alexander Duyckff41f8d2009-09-03 14:48:56 +00005943 igb_set_rx_mode(adapter->netdev);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005944}
5945
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005946static void igb_vf_reset_event(struct igb_adapter *adapter, u32 vf)
5947{
5948 unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
5949
Mitch A Williams5ac6f912013-01-18 08:57:20 +00005950 /* clear mac address as we were hotplug removed/added */
Williams, Mitch A8151d292010-02-10 01:44:24 +00005951 if (!(adapter->vf_data[vf].flags & IGB_VF_FLAG_PF_SET_MAC))
Mitch A Williams5ac6f912013-01-18 08:57:20 +00005952 eth_zero_addr(vf_mac);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005953
5954 /* process remaining reset events */
5955 igb_vf_reset(adapter, vf);
5956}
5957
5958static void igb_vf_reset_msg(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005959{
5960 struct e1000_hw *hw = &adapter->hw;
5961 unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
Alexander Duyckff41f8d2009-09-03 14:48:56 +00005962 int rar_entry = hw->mac.rar_entry_count - (vf + 1);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005963 u32 reg, msgbuf[3];
5964 u8 *addr = (u8 *)(&msgbuf[1]);
5965
5966 /* process all the same items cleared in a function level reset */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005967 igb_vf_reset(adapter, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005968
5969 /* set vf mac address */
Alexander Duyck26ad9172009-10-05 06:32:49 +00005970 igb_rar_set_qsel(adapter, vf_mac, rar_entry, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005971
5972 /* enable transmit and receive for vf */
5973 reg = rd32(E1000_VFTE);
5974 wr32(E1000_VFTE, reg | (1 << vf));
5975 reg = rd32(E1000_VFRE);
5976 wr32(E1000_VFRE, reg | (1 << vf));
5977
Greg Rose8fa7e0f2010-11-06 05:43:21 +00005978 adapter->vf_data[vf].flags |= IGB_VF_FLAG_CTS;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005979
5980 /* reply to reset with ack and vf mac address */
5981 msgbuf[0] = E1000_VF_RESET | E1000_VT_MSGTYPE_ACK;
Joe Perchesd458cdf2013-10-01 19:04:40 -07005982 memcpy(addr, vf_mac, ETH_ALEN);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005983 igb_write_mbx(hw, msgbuf, 3, vf);
5984}
5985
5986static int igb_set_vf_mac_addr(struct igb_adapter *adapter, u32 *msg, int vf)
5987{
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005988 /* The VF MAC Address is stored in a packed array of bytes
Greg Rosede42edd2010-07-01 13:39:23 +00005989 * starting at the second 32 bit word of the msg array
5990 */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005991 unsigned char *addr = (char *)&msg[1];
5992 int err = -1;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005993
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005994 if (is_valid_ether_addr(addr))
5995 err = igb_set_vf_mac(adapter, vf, addr);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005996
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005997 return err;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005998}
5999
6000static void igb_rcv_ack_from_vf(struct igb_adapter *adapter, u32 vf)
6001{
6002 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006003 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006004 u32 msg = E1000_VT_MSGTYPE_NACK;
6005
6006 /* if device isn't clear to send it shouldn't be reading either */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006007 if (!(vf_data->flags & IGB_VF_FLAG_CTS) &&
6008 time_after(jiffies, vf_data->last_nack + (2 * HZ))) {
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006009 igb_write_mbx(hw, &msg, 1, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006010 vf_data->last_nack = jiffies;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006011 }
6012}
6013
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006014static void igb_rcv_msg_from_vf(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006015{
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006016 struct pci_dev *pdev = adapter->pdev;
6017 u32 msgbuf[E1000_VFMAILBOX_SIZE];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006018 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006019 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006020 s32 retval;
6021
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006022 retval = igb_read_mbx(hw, msgbuf, E1000_VFMAILBOX_SIZE, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006023
Alexander Duyckfef45f42009-12-11 22:57:34 -08006024 if (retval) {
6025 /* if receive failed revoke VF CTS stats and restart init */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006026 dev_err(&pdev->dev, "Error receiving message from VF\n");
Alexander Duyckfef45f42009-12-11 22:57:34 -08006027 vf_data->flags &= ~IGB_VF_FLAG_CTS;
6028 if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
6029 return;
6030 goto out;
6031 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006032
6033 /* this is a message we already processed, do nothing */
6034 if (msgbuf[0] & (E1000_VT_MSGTYPE_ACK | E1000_VT_MSGTYPE_NACK))
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006035 return;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006036
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006037 /* until the vf completes a reset it should not be
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006038 * allowed to start any configuration.
6039 */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006040 if (msgbuf[0] == E1000_VF_RESET) {
6041 igb_vf_reset_msg(adapter, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006042 return;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006043 }
6044
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006045 if (!(vf_data->flags & IGB_VF_FLAG_CTS)) {
Alexander Duyckfef45f42009-12-11 22:57:34 -08006046 if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
6047 return;
6048 retval = -1;
6049 goto out;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006050 }
6051
6052 switch ((msgbuf[0] & 0xFFFF)) {
6053 case E1000_VF_SET_MAC_ADDR:
Greg Rosea6b5ea32010-11-06 05:42:59 +00006054 retval = -EINVAL;
6055 if (!(vf_data->flags & IGB_VF_FLAG_PF_SET_MAC))
6056 retval = igb_set_vf_mac_addr(adapter, msgbuf, vf);
6057 else
6058 dev_warn(&pdev->dev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006059 "VF %d attempted to override administratively set MAC address\nReload the VF driver to resume operations\n",
6060 vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006061 break;
Alexander Duyck7d5753f2009-10-27 23:47:16 +00006062 case E1000_VF_SET_PROMISC:
6063 retval = igb_set_vf_promisc(adapter, msgbuf, vf);
6064 break;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006065 case E1000_VF_SET_MULTICAST:
6066 retval = igb_set_vf_multicasts(adapter, msgbuf, vf);
6067 break;
6068 case E1000_VF_SET_LPE:
6069 retval = igb_set_vf_rlpml(adapter, msgbuf[1], vf);
6070 break;
6071 case E1000_VF_SET_VLAN:
Greg Rosea6b5ea32010-11-06 05:42:59 +00006072 retval = -1;
6073 if (vf_data->pf_vlan)
6074 dev_warn(&pdev->dev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006075 "VF %d attempted to override administratively set VLAN tag\nReload the VF driver to resume operations\n",
6076 vf);
Williams, Mitch A8151d292010-02-10 01:44:24 +00006077 else
6078 retval = igb_set_vf_vlan(adapter, msgbuf, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006079 break;
6080 default:
Alexander Duyck090b1792009-10-27 23:51:55 +00006081 dev_err(&pdev->dev, "Unhandled Msg %08x\n", msgbuf[0]);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006082 retval = -1;
6083 break;
6084 }
6085
Alexander Duyckfef45f42009-12-11 22:57:34 -08006086 msgbuf[0] |= E1000_VT_MSGTYPE_CTS;
6087out:
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006088 /* notify the VF of the results of what it sent us */
6089 if (retval)
6090 msgbuf[0] |= E1000_VT_MSGTYPE_NACK;
6091 else
6092 msgbuf[0] |= E1000_VT_MSGTYPE_ACK;
6093
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006094 igb_write_mbx(hw, msgbuf, 1, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006095}
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006096
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006097static void igb_msg_task(struct igb_adapter *adapter)
6098{
6099 struct e1000_hw *hw = &adapter->hw;
6100 u32 vf;
6101
6102 for (vf = 0; vf < adapter->vfs_allocated_count; vf++) {
6103 /* process any reset requests */
6104 if (!igb_check_for_rst(hw, vf))
6105 igb_vf_reset_event(adapter, vf);
6106
6107 /* process any messages pending */
6108 if (!igb_check_for_msg(hw, vf))
6109 igb_rcv_msg_from_vf(adapter, vf);
6110
6111 /* process any acks */
6112 if (!igb_check_for_ack(hw, vf))
6113 igb_rcv_ack_from_vf(adapter, vf);
6114 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006115}
6116
Auke Kok9d5c8242008-01-24 02:22:38 -08006117/**
Alexander Duyck68d480c2009-10-05 06:33:08 +00006118 * igb_set_uta - Set unicast filter table address
6119 * @adapter: board private structure
6120 *
6121 * The unicast table address is a register array of 32-bit registers.
6122 * The table is meant to be used in a way similar to how the MTA is used
6123 * however due to certain limitations in the hardware it is necessary to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03006124 * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
6125 * enable bit to allow vlan tag stripping when promiscuous mode is enabled
Alexander Duyck68d480c2009-10-05 06:33:08 +00006126 **/
6127static void igb_set_uta(struct igb_adapter *adapter)
6128{
6129 struct e1000_hw *hw = &adapter->hw;
6130 int i;
6131
6132 /* The UTA table only exists on 82576 hardware and newer */
6133 if (hw->mac.type < e1000_82576)
6134 return;
6135
6136 /* we only need to do this if VMDq is enabled */
6137 if (!adapter->vfs_allocated_count)
6138 return;
6139
6140 for (i = 0; i < hw->mac.uta_reg_count; i++)
6141 array_wr32(E1000_UTA, i, ~0);
6142}
6143
6144/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006145 * igb_intr_msi - Interrupt Handler
6146 * @irq: interrupt number
6147 * @data: pointer to a network interface device structure
Auke Kok9d5c8242008-01-24 02:22:38 -08006148 **/
6149static irqreturn_t igb_intr_msi(int irq, void *data)
6150{
Alexander Duyck047e0032009-10-27 15:49:27 +00006151 struct igb_adapter *adapter = data;
6152 struct igb_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9d5c8242008-01-24 02:22:38 -08006153 struct e1000_hw *hw = &adapter->hw;
6154 /* read ICR disables interrupts using IAM */
6155 u32 icr = rd32(E1000_ICR);
6156
Alexander Duyck047e0032009-10-27 15:49:27 +00006157 igb_write_itr(q_vector);
Auke Kok9d5c8242008-01-24 02:22:38 -08006158
Alexander Duyck7f081d42010-01-07 17:41:00 +00006159 if (icr & E1000_ICR_DRSTA)
6160 schedule_work(&adapter->reset_task);
6161
Alexander Duyck047e0032009-10-27 15:49:27 +00006162 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00006163 /* HW is reporting DMA is out of sync */
6164 adapter->stats.doosync++;
6165 }
6166
Auke Kok9d5c8242008-01-24 02:22:38 -08006167 if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
6168 hw->mac.get_link_status = 1;
6169 if (!test_bit(__IGB_DOWN, &adapter->state))
6170 mod_timer(&adapter->watchdog_timer, jiffies + 1);
6171 }
6172
Matthew Vick1f6e8172012-08-18 07:26:33 +00006173 if (icr & E1000_ICR_TS) {
6174 u32 tsicr = rd32(E1000_TSICR);
6175
6176 if (tsicr & E1000_TSICR_TXTS) {
6177 /* acknowledge the interrupt */
6178 wr32(E1000_TSICR, E1000_TSICR_TXTS);
6179 /* retrieve hardware timestamp */
6180 schedule_work(&adapter->ptp_tx_work);
6181 }
6182 }
Matthew Vick1f6e8172012-08-18 07:26:33 +00006183
Alexander Duyck047e0032009-10-27 15:49:27 +00006184 napi_schedule(&q_vector->napi);
Auke Kok9d5c8242008-01-24 02:22:38 -08006185
6186 return IRQ_HANDLED;
6187}
6188
6189/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006190 * igb_intr - Legacy Interrupt Handler
6191 * @irq: interrupt number
6192 * @data: pointer to a network interface device structure
Auke Kok9d5c8242008-01-24 02:22:38 -08006193 **/
6194static irqreturn_t igb_intr(int irq, void *data)
6195{
Alexander Duyck047e0032009-10-27 15:49:27 +00006196 struct igb_adapter *adapter = data;
6197 struct igb_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9d5c8242008-01-24 02:22:38 -08006198 struct e1000_hw *hw = &adapter->hw;
6199 /* Interrupt Auto-Mask...upon reading ICR, interrupts are masked. No
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006200 * need for the IMC write
6201 */
Auke Kok9d5c8242008-01-24 02:22:38 -08006202 u32 icr = rd32(E1000_ICR);
Auke Kok9d5c8242008-01-24 02:22:38 -08006203
6204 /* IMS will not auto-mask if INT_ASSERTED is not set, and if it is
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006205 * not set, then the adapter didn't send an interrupt
6206 */
Auke Kok9d5c8242008-01-24 02:22:38 -08006207 if (!(icr & E1000_ICR_INT_ASSERTED))
6208 return IRQ_NONE;
6209
Alexander Duyck0ba82992011-08-26 07:45:47 +00006210 igb_write_itr(q_vector);
6211
Alexander Duyck7f081d42010-01-07 17:41:00 +00006212 if (icr & E1000_ICR_DRSTA)
6213 schedule_work(&adapter->reset_task);
6214
Alexander Duyck047e0032009-10-27 15:49:27 +00006215 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00006216 /* HW is reporting DMA is out of sync */
6217 adapter->stats.doosync++;
6218 }
6219
Auke Kok9d5c8242008-01-24 02:22:38 -08006220 if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
6221 hw->mac.get_link_status = 1;
6222 /* guard against interrupt when we're going down */
6223 if (!test_bit(__IGB_DOWN, &adapter->state))
6224 mod_timer(&adapter->watchdog_timer, jiffies + 1);
6225 }
6226
Matthew Vick1f6e8172012-08-18 07:26:33 +00006227 if (icr & E1000_ICR_TS) {
6228 u32 tsicr = rd32(E1000_TSICR);
6229
6230 if (tsicr & E1000_TSICR_TXTS) {
6231 /* acknowledge the interrupt */
6232 wr32(E1000_TSICR, E1000_TSICR_TXTS);
6233 /* retrieve hardware timestamp */
6234 schedule_work(&adapter->ptp_tx_work);
6235 }
6236 }
Matthew Vick1f6e8172012-08-18 07:26:33 +00006237
Alexander Duyck047e0032009-10-27 15:49:27 +00006238 napi_schedule(&q_vector->napi);
Auke Kok9d5c8242008-01-24 02:22:38 -08006239
6240 return IRQ_HANDLED;
6241}
6242
Stephen Hemmingerc50b52a2012-01-18 22:13:26 +00006243static void igb_ring_irq_enable(struct igb_q_vector *q_vector)
Alexander Duyck46544252009-02-19 20:39:04 -08006244{
Alexander Duyck047e0032009-10-27 15:49:27 +00006245 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck46544252009-02-19 20:39:04 -08006246 struct e1000_hw *hw = &adapter->hw;
6247
Alexander Duyck0ba82992011-08-26 07:45:47 +00006248 if ((q_vector->rx.ring && (adapter->rx_itr_setting & 3)) ||
6249 (!q_vector->rx.ring && (adapter->tx_itr_setting & 3))) {
6250 if ((adapter->num_q_vectors == 1) && !adapter->vf_data)
6251 igb_set_itr(q_vector);
Alexander Duyck46544252009-02-19 20:39:04 -08006252 else
Alexander Duyck047e0032009-10-27 15:49:27 +00006253 igb_update_ring_itr(q_vector);
Alexander Duyck46544252009-02-19 20:39:04 -08006254 }
6255
6256 if (!test_bit(__IGB_DOWN, &adapter->state)) {
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00006257 if (adapter->flags & IGB_FLAG_HAS_MSIX)
Alexander Duyck047e0032009-10-27 15:49:27 +00006258 wr32(E1000_EIMS, q_vector->eims_value);
Alexander Duyck46544252009-02-19 20:39:04 -08006259 else
6260 igb_irq_enable(adapter);
6261 }
6262}
6263
Auke Kok9d5c8242008-01-24 02:22:38 -08006264/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006265 * igb_poll - NAPI Rx polling callback
6266 * @napi: napi polling structure
6267 * @budget: count of how many packets we should handle
Auke Kok9d5c8242008-01-24 02:22:38 -08006268 **/
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07006269static int igb_poll(struct napi_struct *napi, int budget)
Auke Kok9d5c8242008-01-24 02:22:38 -08006270{
Alexander Duyck047e0032009-10-27 15:49:27 +00006271 struct igb_q_vector *q_vector = container_of(napi,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006272 struct igb_q_vector,
6273 napi);
Alexander Duyck16eb8812011-08-26 07:43:54 +00006274 bool clean_complete = true;
Auke Kok9d5c8242008-01-24 02:22:38 -08006275
Jeff Kirsher421e02f2008-10-17 11:08:31 -07006276#ifdef CONFIG_IGB_DCA
Alexander Duyck047e0032009-10-27 15:49:27 +00006277 if (q_vector->adapter->flags & IGB_FLAG_DCA_ENABLED)
6278 igb_update_dca(q_vector);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07006279#endif
Alexander Duyck0ba82992011-08-26 07:45:47 +00006280 if (q_vector->tx.ring)
Alexander Duyck13fde972011-10-05 13:35:24 +00006281 clean_complete = igb_clean_tx_irq(q_vector);
Auke Kok9d5c8242008-01-24 02:22:38 -08006282
Alexander Duyck0ba82992011-08-26 07:45:47 +00006283 if (q_vector->rx.ring)
Alexander Duyckcd392f52011-08-26 07:43:59 +00006284 clean_complete &= igb_clean_rx_irq(q_vector, budget);
Alexander Duyck047e0032009-10-27 15:49:27 +00006285
Alexander Duyck16eb8812011-08-26 07:43:54 +00006286 /* If all work not completed, return budget and keep polling */
6287 if (!clean_complete)
6288 return budget;
Auke Kok9d5c8242008-01-24 02:22:38 -08006289
Alexander Duyck46544252009-02-19 20:39:04 -08006290 /* If not enough Rx work done, exit the polling mode */
Alexander Duyck16eb8812011-08-26 07:43:54 +00006291 napi_complete(napi);
6292 igb_ring_irq_enable(q_vector);
Alexander Duyck46544252009-02-19 20:39:04 -08006293
Alexander Duyck16eb8812011-08-26 07:43:54 +00006294 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08006295}
Al Viro6d8126f2008-03-16 22:23:24 +00006296
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006297/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006298 * igb_clean_tx_irq - Reclaim resources after transmit completes
6299 * @q_vector: pointer to q_vector containing needed info
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006300 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006301 * returns true if ring is completely cleaned
Auke Kok9d5c8242008-01-24 02:22:38 -08006302 **/
Alexander Duyck047e0032009-10-27 15:49:27 +00006303static bool igb_clean_tx_irq(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08006304{
Alexander Duyck047e0032009-10-27 15:49:27 +00006305 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck0ba82992011-08-26 07:45:47 +00006306 struct igb_ring *tx_ring = q_vector->tx.ring;
Alexander Duyck06034642011-08-26 07:44:22 +00006307 struct igb_tx_buffer *tx_buffer;
Alexander Duyckf4128782012-09-13 06:28:01 +00006308 union e1000_adv_tx_desc *tx_desc;
Auke Kok9d5c8242008-01-24 02:22:38 -08006309 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck0ba82992011-08-26 07:45:47 +00006310 unsigned int budget = q_vector->tx.work_limit;
Alexander Duyck8542db02011-08-26 07:44:43 +00006311 unsigned int i = tx_ring->next_to_clean;
Auke Kok9d5c8242008-01-24 02:22:38 -08006312
Alexander Duyck13fde972011-10-05 13:35:24 +00006313 if (test_bit(__IGB_DOWN, &adapter->state))
6314 return true;
Alexander Duyck0e014cb2008-12-26 01:33:18 -08006315
Alexander Duyck06034642011-08-26 07:44:22 +00006316 tx_buffer = &tx_ring->tx_buffer_info[i];
Alexander Duyck13fde972011-10-05 13:35:24 +00006317 tx_desc = IGB_TX_DESC(tx_ring, i);
Alexander Duyck8542db02011-08-26 07:44:43 +00006318 i -= tx_ring->count;
Auke Kok9d5c8242008-01-24 02:22:38 -08006319
Alexander Duyckf4128782012-09-13 06:28:01 +00006320 do {
6321 union e1000_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
Alexander Duyck8542db02011-08-26 07:44:43 +00006322
6323 /* if next_to_watch is not set then there is no work pending */
6324 if (!eop_desc)
6325 break;
Alexander Duyck13fde972011-10-05 13:35:24 +00006326
Alexander Duyckf4128782012-09-13 06:28:01 +00006327 /* prevent any other reads prior to eop_desc */
Alexander Duyck70d289b2013-01-08 07:01:03 +00006328 read_barrier_depends();
Alexander Duyckf4128782012-09-13 06:28:01 +00006329
Alexander Duyck13fde972011-10-05 13:35:24 +00006330 /* if DD is not set pending work has not been completed */
6331 if (!(eop_desc->wb.status & cpu_to_le32(E1000_TXD_STAT_DD)))
6332 break;
6333
Alexander Duyck8542db02011-08-26 07:44:43 +00006334 /* clear next_to_watch to prevent false hangs */
6335 tx_buffer->next_to_watch = NULL;
Alexander Duyck13fde972011-10-05 13:35:24 +00006336
Alexander Duyckebe42d12011-08-26 07:45:09 +00006337 /* update the statistics for this packet */
6338 total_bytes += tx_buffer->bytecount;
6339 total_packets += tx_buffer->gso_segs;
Alexander Duyck13fde972011-10-05 13:35:24 +00006340
Alexander Duyckebe42d12011-08-26 07:45:09 +00006341 /* free the skb */
6342 dev_kfree_skb_any(tx_buffer->skb);
Alexander Duyckebe42d12011-08-26 07:45:09 +00006343
6344 /* unmap skb header data */
6345 dma_unmap_single(tx_ring->dev,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00006346 dma_unmap_addr(tx_buffer, dma),
6347 dma_unmap_len(tx_buffer, len),
Alexander Duyckebe42d12011-08-26 07:45:09 +00006348 DMA_TO_DEVICE);
6349
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00006350 /* clear tx_buffer data */
6351 tx_buffer->skb = NULL;
6352 dma_unmap_len_set(tx_buffer, len, 0);
6353
Alexander Duyckebe42d12011-08-26 07:45:09 +00006354 /* clear last DMA location and unmap remaining buffers */
6355 while (tx_desc != eop_desc) {
Alexander Duyck13fde972011-10-05 13:35:24 +00006356 tx_buffer++;
6357 tx_desc++;
Auke Kok9d5c8242008-01-24 02:22:38 -08006358 i++;
Alexander Duyck8542db02011-08-26 07:44:43 +00006359 if (unlikely(!i)) {
6360 i -= tx_ring->count;
Alexander Duyck06034642011-08-26 07:44:22 +00006361 tx_buffer = tx_ring->tx_buffer_info;
Alexander Duyck13fde972011-10-05 13:35:24 +00006362 tx_desc = IGB_TX_DESC(tx_ring, 0);
6363 }
Alexander Duyckebe42d12011-08-26 07:45:09 +00006364
6365 /* unmap any remaining paged data */
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00006366 if (dma_unmap_len(tx_buffer, len)) {
Alexander Duyckebe42d12011-08-26 07:45:09 +00006367 dma_unmap_page(tx_ring->dev,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00006368 dma_unmap_addr(tx_buffer, dma),
6369 dma_unmap_len(tx_buffer, len),
Alexander Duyckebe42d12011-08-26 07:45:09 +00006370 DMA_TO_DEVICE);
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00006371 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyckebe42d12011-08-26 07:45:09 +00006372 }
6373 }
6374
Alexander Duyckebe42d12011-08-26 07:45:09 +00006375 /* move us one more past the eop_desc for start of next pkt */
6376 tx_buffer++;
6377 tx_desc++;
6378 i++;
6379 if (unlikely(!i)) {
6380 i -= tx_ring->count;
6381 tx_buffer = tx_ring->tx_buffer_info;
6382 tx_desc = IGB_TX_DESC(tx_ring, 0);
6383 }
Alexander Duyckf4128782012-09-13 06:28:01 +00006384
6385 /* issue prefetch for next Tx descriptor */
6386 prefetch(tx_desc);
6387
6388 /* update budget accounting */
6389 budget--;
6390 } while (likely(budget));
Alexander Duyck0e014cb2008-12-26 01:33:18 -08006391
Eric Dumazetbdbc0632012-01-04 20:23:36 +00006392 netdev_tx_completed_queue(txring_txq(tx_ring),
6393 total_packets, total_bytes);
Alexander Duyck8542db02011-08-26 07:44:43 +00006394 i += tx_ring->count;
Auke Kok9d5c8242008-01-24 02:22:38 -08006395 tx_ring->next_to_clean = i;
Alexander Duyck13fde972011-10-05 13:35:24 +00006396 u64_stats_update_begin(&tx_ring->tx_syncp);
6397 tx_ring->tx_stats.bytes += total_bytes;
6398 tx_ring->tx_stats.packets += total_packets;
6399 u64_stats_update_end(&tx_ring->tx_syncp);
Alexander Duyck0ba82992011-08-26 07:45:47 +00006400 q_vector->tx.total_bytes += total_bytes;
6401 q_vector->tx.total_packets += total_packets;
Auke Kok9d5c8242008-01-24 02:22:38 -08006402
Alexander Duyck6d095fa2011-08-26 07:46:19 +00006403 if (test_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags)) {
Alexander Duyck13fde972011-10-05 13:35:24 +00006404 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck13fde972011-10-05 13:35:24 +00006405
Auke Kok9d5c8242008-01-24 02:22:38 -08006406 /* Detect a transmit hang in hardware, this serializes the
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006407 * check with the clearing of time_stamp and movement of i
6408 */
Alexander Duyck6d095fa2011-08-26 07:46:19 +00006409 clear_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
Alexander Duyckf4128782012-09-13 06:28:01 +00006410 if (tx_buffer->next_to_watch &&
Alexander Duyck8542db02011-08-26 07:44:43 +00006411 time_after(jiffies, tx_buffer->time_stamp +
Joe Perches8e95a202009-12-03 07:58:21 +00006412 (adapter->tx_timeout_factor * HZ)) &&
6413 !(rd32(E1000_STATUS) & E1000_STATUS_TXOFF)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08006414
Auke Kok9d5c8242008-01-24 02:22:38 -08006415 /* detected Tx unit hang */
Alexander Duyck59d71982010-04-27 13:09:25 +00006416 dev_err(tx_ring->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08006417 "Detected Tx Unit Hang\n"
Alexander Duyck2d064c02008-07-08 15:10:12 -07006418 " Tx Queue <%d>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08006419 " TDH <%x>\n"
6420 " TDT <%x>\n"
6421 " next_to_use <%x>\n"
6422 " next_to_clean <%x>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08006423 "buffer_info[next_to_clean]\n"
6424 " time_stamp <%lx>\n"
Alexander Duyck8542db02011-08-26 07:44:43 +00006425 " next_to_watch <%p>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08006426 " jiffies <%lx>\n"
6427 " desc.status <%x>\n",
Alexander Duyck2d064c02008-07-08 15:10:12 -07006428 tx_ring->queue_index,
Alexander Duyck238ac812011-08-26 07:43:48 +00006429 rd32(E1000_TDH(tx_ring->reg_idx)),
Alexander Duyckfce99e32009-10-27 15:51:27 +00006430 readl(tx_ring->tail),
Auke Kok9d5c8242008-01-24 02:22:38 -08006431 tx_ring->next_to_use,
6432 tx_ring->next_to_clean,
Alexander Duyck8542db02011-08-26 07:44:43 +00006433 tx_buffer->time_stamp,
Alexander Duyckf4128782012-09-13 06:28:01 +00006434 tx_buffer->next_to_watch,
Auke Kok9d5c8242008-01-24 02:22:38 -08006435 jiffies,
Alexander Duyckf4128782012-09-13 06:28:01 +00006436 tx_buffer->next_to_watch->wb.status);
Alexander Duyck13fde972011-10-05 13:35:24 +00006437 netif_stop_subqueue(tx_ring->netdev,
6438 tx_ring->queue_index);
6439
6440 /* we are about to reset, no point in enabling stuff */
6441 return true;
Auke Kok9d5c8242008-01-24 02:22:38 -08006442 }
6443 }
Alexander Duyck13fde972011-10-05 13:35:24 +00006444
Alexander Duyck21ba6fe2013-02-09 04:27:48 +00006445#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyck13fde972011-10-05 13:35:24 +00006446 if (unlikely(total_packets &&
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006447 netif_carrier_ok(tx_ring->netdev) &&
6448 igb_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD)) {
Alexander Duyck13fde972011-10-05 13:35:24 +00006449 /* Make sure that anybody stopping the queue after this
6450 * sees the new next_to_clean.
6451 */
6452 smp_mb();
6453 if (__netif_subqueue_stopped(tx_ring->netdev,
6454 tx_ring->queue_index) &&
6455 !(test_bit(__IGB_DOWN, &adapter->state))) {
6456 netif_wake_subqueue(tx_ring->netdev,
6457 tx_ring->queue_index);
6458
6459 u64_stats_update_begin(&tx_ring->tx_syncp);
6460 tx_ring->tx_stats.restart_queue++;
6461 u64_stats_update_end(&tx_ring->tx_syncp);
6462 }
6463 }
6464
6465 return !!budget;
Auke Kok9d5c8242008-01-24 02:22:38 -08006466}
6467
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006468/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006469 * igb_reuse_rx_page - page flip buffer and store it back on the ring
6470 * @rx_ring: rx descriptor ring to store buffers on
6471 * @old_buff: donor buffer to have page reused
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006472 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006473 * Synchronizes page for reuse by the adapter
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006474 **/
6475static void igb_reuse_rx_page(struct igb_ring *rx_ring,
6476 struct igb_rx_buffer *old_buff)
6477{
6478 struct igb_rx_buffer *new_buff;
6479 u16 nta = rx_ring->next_to_alloc;
6480
6481 new_buff = &rx_ring->rx_buffer_info[nta];
6482
6483 /* update, and store next to alloc */
6484 nta++;
6485 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
6486
6487 /* transfer page from old buffer to new buffer */
6488 memcpy(new_buff, old_buff, sizeof(struct igb_rx_buffer));
6489
6490 /* sync the buffer for use by the device */
6491 dma_sync_single_range_for_device(rx_ring->dev, old_buff->dma,
6492 old_buff->page_offset,
Alexander Duyckde78d1f2012-09-25 00:31:12 +00006493 IGB_RX_BUFSZ,
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006494 DMA_FROM_DEVICE);
6495}
6496
Alexander Duyck74e238e2013-02-02 05:07:11 +00006497static bool igb_can_reuse_rx_page(struct igb_rx_buffer *rx_buffer,
6498 struct page *page,
6499 unsigned int truesize)
6500{
6501 /* avoid re-using remote pages */
6502 if (unlikely(page_to_nid(page) != numa_node_id()))
6503 return false;
6504
6505#if (PAGE_SIZE < 8192)
6506 /* if we are only owner of page we can reuse it */
6507 if (unlikely(page_count(page) != 1))
6508 return false;
6509
6510 /* flip page offset to other buffer */
6511 rx_buffer->page_offset ^= IGB_RX_BUFSZ;
6512
6513 /* since we are the only owner of the page and we need to
6514 * increment it, just set the value to 2 in order to avoid
6515 * an unnecessary locked operation
6516 */
6517 atomic_set(&page->_count, 2);
6518#else
6519 /* move offset up to the next cache line */
6520 rx_buffer->page_offset += truesize;
6521
6522 if (rx_buffer->page_offset > (PAGE_SIZE - IGB_RX_BUFSZ))
6523 return false;
6524
6525 /* bump ref count on page before it is given to the stack */
6526 get_page(page);
6527#endif
6528
6529 return true;
6530}
6531
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006532/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006533 * igb_add_rx_frag - Add contents of Rx buffer to sk_buff
6534 * @rx_ring: rx descriptor ring to transact packets on
6535 * @rx_buffer: buffer containing page to add
6536 * @rx_desc: descriptor containing length of buffer written by hardware
6537 * @skb: sk_buff to place the data into
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006538 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006539 * This function will add the data contained in rx_buffer->page to the skb.
6540 * This is done either through a direct copy if the data in the buffer is
6541 * less than the skb header size, otherwise it will just attach the page as
6542 * a frag to the skb.
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006543 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006544 * The function will then update the page offset if necessary and return
6545 * true if the buffer can be reused by the adapter.
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006546 **/
6547static bool igb_add_rx_frag(struct igb_ring *rx_ring,
6548 struct igb_rx_buffer *rx_buffer,
6549 union e1000_adv_rx_desc *rx_desc,
6550 struct sk_buff *skb)
6551{
6552 struct page *page = rx_buffer->page;
6553 unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
Alexander Duyck74e238e2013-02-02 05:07:11 +00006554#if (PAGE_SIZE < 8192)
6555 unsigned int truesize = IGB_RX_BUFSZ;
6556#else
6557 unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
6558#endif
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006559
6560 if ((size <= IGB_RX_HDR_LEN) && !skb_is_nonlinear(skb)) {
6561 unsigned char *va = page_address(page) + rx_buffer->page_offset;
6562
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006563 if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP)) {
6564 igb_ptp_rx_pktstamp(rx_ring->q_vector, va, skb);
6565 va += IGB_TS_HDR_LEN;
6566 size -= IGB_TS_HDR_LEN;
6567 }
6568
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006569 memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
6570
6571 /* we can reuse buffer as-is, just make sure it is local */
6572 if (likely(page_to_nid(page) == numa_node_id()))
6573 return true;
6574
6575 /* this page cannot be reused so discard it */
6576 put_page(page);
6577 return false;
6578 }
6579
6580 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
Alexander Duyck74e238e2013-02-02 05:07:11 +00006581 rx_buffer->page_offset, size, truesize);
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006582
Alexander Duyck74e238e2013-02-02 05:07:11 +00006583 return igb_can_reuse_rx_page(rx_buffer, page, truesize);
6584}
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006585
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006586static struct sk_buff *igb_fetch_rx_buffer(struct igb_ring *rx_ring,
6587 union e1000_adv_rx_desc *rx_desc,
6588 struct sk_buff *skb)
6589{
6590 struct igb_rx_buffer *rx_buffer;
6591 struct page *page;
6592
6593 rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
6594
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006595 page = rx_buffer->page;
6596 prefetchw(page);
6597
6598 if (likely(!skb)) {
6599 void *page_addr = page_address(page) +
6600 rx_buffer->page_offset;
6601
6602 /* prefetch first cache line of first page */
6603 prefetch(page_addr);
6604#if L1_CACHE_BYTES < 128
6605 prefetch(page_addr + L1_CACHE_BYTES);
6606#endif
6607
6608 /* allocate a skb to store the frags */
6609 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
6610 IGB_RX_HDR_LEN);
6611 if (unlikely(!skb)) {
6612 rx_ring->rx_stats.alloc_failed++;
6613 return NULL;
6614 }
6615
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006616 /* we will be copying header into skb->data in
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006617 * pskb_may_pull so it is in our interest to prefetch
6618 * it now to avoid a possible cache miss
6619 */
6620 prefetchw(skb->data);
6621 }
6622
6623 /* we are reusing so sync this buffer for CPU use */
6624 dma_sync_single_range_for_cpu(rx_ring->dev,
6625 rx_buffer->dma,
6626 rx_buffer->page_offset,
Alexander Duyckde78d1f2012-09-25 00:31:12 +00006627 IGB_RX_BUFSZ,
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006628 DMA_FROM_DEVICE);
6629
6630 /* pull page into skb */
6631 if (igb_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
6632 /* hand second half of page back to the ring */
6633 igb_reuse_rx_page(rx_ring, rx_buffer);
6634 } else {
6635 /* we are not reusing the buffer so unmap it */
6636 dma_unmap_page(rx_ring->dev, rx_buffer->dma,
6637 PAGE_SIZE, DMA_FROM_DEVICE);
6638 }
6639
6640 /* clear contents of rx_buffer */
6641 rx_buffer->page = NULL;
6642
6643 return skb;
6644}
6645
Alexander Duyckcd392f52011-08-26 07:43:59 +00006646static inline void igb_rx_checksum(struct igb_ring *ring,
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006647 union e1000_adv_rx_desc *rx_desc,
6648 struct sk_buff *skb)
Auke Kok9d5c8242008-01-24 02:22:38 -08006649{
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006650 skb_checksum_none_assert(skb);
Auke Kok9d5c8242008-01-24 02:22:38 -08006651
Alexander Duyck294e7d72011-08-26 07:45:57 +00006652 /* Ignore Checksum bit is set */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006653 if (igb_test_staterr(rx_desc, E1000_RXD_STAT_IXSM))
Alexander Duyck294e7d72011-08-26 07:45:57 +00006654 return;
6655
6656 /* Rx checksum disabled via ethtool */
6657 if (!(ring->netdev->features & NETIF_F_RXCSUM))
Auke Kok9d5c8242008-01-24 02:22:38 -08006658 return;
Alexander Duyck85ad76b2009-10-27 15:52:46 +00006659
Auke Kok9d5c8242008-01-24 02:22:38 -08006660 /* TCP/UDP checksum error bit is set */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006661 if (igb_test_staterr(rx_desc,
6662 E1000_RXDEXT_STATERR_TCPE |
6663 E1000_RXDEXT_STATERR_IPE)) {
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006664 /* work around errata with sctp packets where the TCPE aka
Jesse Brandeburgb9473562009-04-27 22:36:13 +00006665 * L4E bit is set incorrectly on 64 byte (60 byte w/o crc)
6666 * packets, (aka let the stack check the crc32c)
6667 */
Alexander Duyck866cff02011-08-26 07:45:36 +00006668 if (!((skb->len == 60) &&
6669 test_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags))) {
Eric Dumazet12dcd862010-10-15 17:27:10 +00006670 u64_stats_update_begin(&ring->rx_syncp);
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +00006671 ring->rx_stats.csum_err++;
Eric Dumazet12dcd862010-10-15 17:27:10 +00006672 u64_stats_update_end(&ring->rx_syncp);
6673 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006674 /* let the stack verify checksum errors */
Auke Kok9d5c8242008-01-24 02:22:38 -08006675 return;
6676 }
6677 /* It must be a TCP or UDP packet with a valid checksum */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006678 if (igb_test_staterr(rx_desc, E1000_RXD_STAT_TCPCS |
6679 E1000_RXD_STAT_UDPCS))
Auke Kok9d5c8242008-01-24 02:22:38 -08006680 skb->ip_summed = CHECKSUM_UNNECESSARY;
6681
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006682 dev_dbg(ring->dev, "cksum success: bits %08X\n",
6683 le32_to_cpu(rx_desc->wb.upper.status_error));
Auke Kok9d5c8242008-01-24 02:22:38 -08006684}
6685
Alexander Duyck077887c2011-08-26 07:46:29 +00006686static inline void igb_rx_hash(struct igb_ring *ring,
6687 union e1000_adv_rx_desc *rx_desc,
6688 struct sk_buff *skb)
6689{
6690 if (ring->netdev->features & NETIF_F_RXHASH)
Tom Herbert42bdf082013-12-18 16:46:58 +00006691 skb_set_hash(skb,
6692 le32_to_cpu(rx_desc->wb.lower.hi_dword.rss),
6693 PKT_HASH_TYPE_L3);
Alexander Duyck077887c2011-08-26 07:46:29 +00006694}
6695
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006696/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006697 * igb_is_non_eop - process handling of non-EOP buffers
6698 * @rx_ring: Rx ring being processed
6699 * @rx_desc: Rx descriptor for current buffer
6700 * @skb: current socket buffer containing buffer in progress
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006701 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006702 * This function updates next to clean. If the buffer is an EOP buffer
6703 * this function exits returning false, otherwise it will place the
6704 * sk_buff in the next buffer to be chained and return true indicating
6705 * that this is in fact a non-EOP buffer.
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006706 **/
6707static bool igb_is_non_eop(struct igb_ring *rx_ring,
6708 union e1000_adv_rx_desc *rx_desc)
6709{
6710 u32 ntc = rx_ring->next_to_clean + 1;
6711
6712 /* fetch, update, and store next to clean */
6713 ntc = (ntc < rx_ring->count) ? ntc : 0;
6714 rx_ring->next_to_clean = ntc;
6715
6716 prefetch(IGB_RX_DESC(rx_ring, ntc));
6717
6718 if (likely(igb_test_staterr(rx_desc, E1000_RXD_STAT_EOP)))
6719 return false;
6720
6721 return true;
6722}
6723
6724/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006725 * igb_get_headlen - determine size of header for LRO/GRO
6726 * @data: pointer to the start of the headers
6727 * @max_len: total length of section to find headers in
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006728 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006729 * This function is meant to determine the length of headers that will
6730 * be recognized by hardware for LRO, and GRO offloads. The main
6731 * motivation of doing this is to only perform one pull for IPv4 TCP
6732 * packets so that we can do basic things like calculating the gso_size
6733 * based on the average data per packet.
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006734 **/
6735static unsigned int igb_get_headlen(unsigned char *data,
6736 unsigned int max_len)
Alexander Duyck2d94d8a2009-07-23 18:10:06 +00006737{
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006738 union {
6739 unsigned char *network;
6740 /* l2 headers */
6741 struct ethhdr *eth;
6742 struct vlan_hdr *vlan;
6743 /* l3 headers */
6744 struct iphdr *ipv4;
6745 struct ipv6hdr *ipv6;
6746 } hdr;
6747 __be16 protocol;
6748 u8 nexthdr = 0; /* default to not TCP */
6749 u8 hlen;
6750
6751 /* this should never happen, but better safe than sorry */
6752 if (max_len < ETH_HLEN)
6753 return max_len;
6754
6755 /* initialize network frame pointer */
6756 hdr.network = data;
6757
6758 /* set first protocol and move network header forward */
6759 protocol = hdr.eth->h_proto;
6760 hdr.network += ETH_HLEN;
6761
6762 /* handle any vlan tag if present */
Joe Perches7c4d16f2014-03-13 05:19:14 +00006763 if (protocol == htons(ETH_P_8021Q)) {
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006764 if ((hdr.network - data) > (max_len - VLAN_HLEN))
6765 return max_len;
6766
6767 protocol = hdr.vlan->h_vlan_encapsulated_proto;
6768 hdr.network += VLAN_HLEN;
6769 }
6770
6771 /* handle L3 protocols */
Joe Perches7c4d16f2014-03-13 05:19:14 +00006772 if (protocol == htons(ETH_P_IP)) {
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006773 if ((hdr.network - data) > (max_len - sizeof(struct iphdr)))
6774 return max_len;
6775
6776 /* access ihl as a u8 to avoid unaligned access on ia64 */
6777 hlen = (hdr.network[0] & 0x0F) << 2;
6778
6779 /* verify hlen meets minimum size requirements */
6780 if (hlen < sizeof(struct iphdr))
6781 return hdr.network - data;
6782
Alexander Duyckf2fb4ab2012-11-13 01:13:38 +00006783 /* record next protocol if header is present */
Alexander Duyckb9555f62013-02-01 08:56:47 +00006784 if (!(hdr.ipv4->frag_off & htons(IP_OFFSET)))
Alexander Duyckf2fb4ab2012-11-13 01:13:38 +00006785 nexthdr = hdr.ipv4->protocol;
Joe Perches7c4d16f2014-03-13 05:19:14 +00006786 } else if (protocol == htons(ETH_P_IPV6)) {
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006787 if ((hdr.network - data) > (max_len - sizeof(struct ipv6hdr)))
6788 return max_len;
6789
6790 /* record next protocol */
6791 nexthdr = hdr.ipv6->nexthdr;
Alexander Duyckf2fb4ab2012-11-13 01:13:38 +00006792 hlen = sizeof(struct ipv6hdr);
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006793 } else {
6794 return hdr.network - data;
6795 }
6796
Alexander Duyckf2fb4ab2012-11-13 01:13:38 +00006797 /* relocate pointer to start of L4 header */
6798 hdr.network += hlen;
6799
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006800 /* finally sort out TCP */
6801 if (nexthdr == IPPROTO_TCP) {
6802 if ((hdr.network - data) > (max_len - sizeof(struct tcphdr)))
6803 return max_len;
6804
6805 /* access doff as a u8 to avoid unaligned access on ia64 */
6806 hlen = (hdr.network[12] & 0xF0) >> 2;
6807
6808 /* verify hlen meets minimum size requirements */
6809 if (hlen < sizeof(struct tcphdr))
6810 return hdr.network - data;
6811
6812 hdr.network += hlen;
6813 } else if (nexthdr == IPPROTO_UDP) {
6814 if ((hdr.network - data) > (max_len - sizeof(struct udphdr)))
6815 return max_len;
6816
6817 hdr.network += sizeof(struct udphdr);
6818 }
6819
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006820 /* If everything has gone correctly hdr.network should be the
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006821 * data section of the packet and will be the end of the header.
6822 * If not then it probably represents the end of the last recognized
6823 * header.
Alexander Duyck2d94d8a2009-07-23 18:10:06 +00006824 */
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006825 if ((hdr.network - data) < max_len)
6826 return hdr.network - data;
6827 else
6828 return max_len;
6829}
6830
6831/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006832 * igb_pull_tail - igb specific version of skb_pull_tail
6833 * @rx_ring: rx descriptor ring packet is being transacted on
6834 * @rx_desc: pointer to the EOP Rx descriptor
6835 * @skb: pointer to current skb being adjusted
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006836 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006837 * This function is an igb specific version of __pskb_pull_tail. The
6838 * main difference between this version and the original function is that
6839 * this function can make several assumptions about the state of things
6840 * that allow for significant optimizations versus the standard function.
6841 * As a result we can do things like drop a frag and maintain an accurate
6842 * truesize for the skb.
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006843 */
6844static void igb_pull_tail(struct igb_ring *rx_ring,
6845 union e1000_adv_rx_desc *rx_desc,
6846 struct sk_buff *skb)
6847{
6848 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
6849 unsigned char *va;
6850 unsigned int pull_len;
6851
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006852 /* it is valid to use page_address instead of kmap since we are
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006853 * working with pages allocated out of the lomem pool per
6854 * alloc_page(GFP_ATOMIC)
6855 */
6856 va = skb_frag_address(frag);
6857
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006858 if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP)) {
6859 /* retrieve timestamp from buffer */
6860 igb_ptp_rx_pktstamp(rx_ring->q_vector, va, skb);
6861
6862 /* update pointers to remove timestamp header */
6863 skb_frag_size_sub(frag, IGB_TS_HDR_LEN);
6864 frag->page_offset += IGB_TS_HDR_LEN;
6865 skb->data_len -= IGB_TS_HDR_LEN;
6866 skb->len -= IGB_TS_HDR_LEN;
6867
6868 /* move va to start of packet data */
6869 va += IGB_TS_HDR_LEN;
6870 }
6871
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006872 /* we need the header to contain the greater of either ETH_HLEN or
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006873 * 60 bytes if the skb->len is less than 60 for skb_pad.
6874 */
6875 pull_len = igb_get_headlen(va, IGB_RX_HDR_LEN);
6876
6877 /* align pull length to size of long to optimize memcpy performance */
6878 skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));
6879
6880 /* update all of the pointers */
6881 skb_frag_size_sub(frag, pull_len);
6882 frag->page_offset += pull_len;
6883 skb->data_len -= pull_len;
6884 skb->tail += pull_len;
6885}
6886
6887/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006888 * igb_cleanup_headers - Correct corrupted or empty headers
6889 * @rx_ring: rx descriptor ring packet is being transacted on
6890 * @rx_desc: pointer to the EOP Rx descriptor
6891 * @skb: pointer to current skb being fixed
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006892 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006893 * Address the case where we are pulling data in on pages only
6894 * and as such no data is present in the skb header.
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006895 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006896 * In addition if skb is not at least 60 bytes we need to pad it so that
6897 * it is large enough to qualify as a valid Ethernet frame.
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006898 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006899 * Returns true if an error was encountered and skb was freed.
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006900 **/
6901static bool igb_cleanup_headers(struct igb_ring *rx_ring,
6902 union e1000_adv_rx_desc *rx_desc,
6903 struct sk_buff *skb)
6904{
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006905 if (unlikely((igb_test_staterr(rx_desc,
6906 E1000_RXDEXT_ERR_FRAME_ERR_MASK)))) {
6907 struct net_device *netdev = rx_ring->netdev;
6908 if (!(netdev->features & NETIF_F_RXALL)) {
6909 dev_kfree_skb_any(skb);
6910 return true;
6911 }
6912 }
6913
6914 /* place header in linear portion of buffer */
6915 if (skb_is_nonlinear(skb))
6916 igb_pull_tail(rx_ring, rx_desc, skb);
6917
6918 /* if skb_pad returns an error the skb was freed */
6919 if (unlikely(skb->len < 60)) {
6920 int pad_len = 60 - skb->len;
6921
6922 if (skb_pad(skb, pad_len))
6923 return true;
6924 __skb_put(skb, pad_len);
6925 }
6926
6927 return false;
Alexander Duyck2d94d8a2009-07-23 18:10:06 +00006928}
6929
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00006930/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006931 * igb_process_skb_fields - Populate skb header fields from Rx descriptor
6932 * @rx_ring: rx descriptor ring packet is being transacted on
6933 * @rx_desc: pointer to the EOP Rx descriptor
6934 * @skb: pointer to current skb being populated
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00006935 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006936 * This function checks the ring, descriptor, and packet information in
6937 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
6938 * other fields within the skb.
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00006939 **/
6940static void igb_process_skb_fields(struct igb_ring *rx_ring,
6941 union e1000_adv_rx_desc *rx_desc,
6942 struct sk_buff *skb)
6943{
6944 struct net_device *dev = rx_ring->netdev;
6945
6946 igb_rx_hash(rx_ring, rx_desc, skb);
6947
6948 igb_rx_checksum(rx_ring, rx_desc, skb);
6949
Matthew Vick20a48412013-04-24 07:42:06 +00006950 igb_ptp_rx_hwtstamp(rx_ring, rx_desc, skb);
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00006951
Patrick McHardyf6469682013-04-19 02:04:27 +00006952 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00006953 igb_test_staterr(rx_desc, E1000_RXD_STAT_VP)) {
6954 u16 vid;
6955 if (igb_test_staterr(rx_desc, E1000_RXDEXT_STATERR_LB) &&
6956 test_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &rx_ring->flags))
6957 vid = be16_to_cpu(rx_desc->wb.upper.vlan);
6958 else
6959 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
6960
Patrick McHardy86a9bad2013-04-19 02:04:30 +00006961 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00006962 }
6963
6964 skb_record_rx_queue(skb, rx_ring->queue_index);
6965
6966 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
6967}
6968
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006969static bool igb_clean_rx_irq(struct igb_q_vector *q_vector, const int budget)
Auke Kok9d5c8242008-01-24 02:22:38 -08006970{
Alexander Duyck0ba82992011-08-26 07:45:47 +00006971 struct igb_ring *rx_ring = q_vector->rx.ring;
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006972 struct sk_buff *skb = rx_ring->skb;
Auke Kok9d5c8242008-01-24 02:22:38 -08006973 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck16eb8812011-08-26 07:43:54 +00006974 u16 cleaned_count = igb_desc_unused(rx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08006975
Eric W. Biederman57ba34c2014-03-14 18:00:06 -07006976 while (likely(total_packets < budget)) {
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006977 union e1000_adv_rx_desc *rx_desc;
Auke Kok9d5c8242008-01-24 02:22:38 -08006978
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006979 /* return some buffers to hardware, one at a time is too slow */
6980 if (cleaned_count >= IGB_RX_BUFFER_WRITE) {
6981 igb_alloc_rx_buffers(rx_ring, cleaned_count);
6982 cleaned_count = 0;
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07006983 }
6984
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006985 rx_desc = IGB_RX_DESC(rx_ring, rx_ring->next_to_clean);
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07006986
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006987 if (!igb_test_staterr(rx_desc, E1000_RXD_STAT_DD))
6988 break;
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07006989
Alexander Duyck74e238e2013-02-02 05:07:11 +00006990 /* This memory barrier is needed to keep us from reading
6991 * any other fields out of the rx_desc until we know the
6992 * RXD_STAT_DD bit is set
6993 */
6994 rmb();
6995
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006996 /* retrieve a buffer from the ring */
Alexander Duyckf9d40f62013-04-17 20:41:04 +00006997 skb = igb_fetch_rx_buffer(rx_ring, rx_desc, skb);
Alexander Duyck16eb8812011-08-26 07:43:54 +00006998
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006999 /* exit if we failed to retrieve a buffer */
7000 if (!skb)
7001 break;
7002
7003 cleaned_count++;
7004
7005 /* fetch next buffer in frame if non-eop */
7006 if (igb_is_non_eop(rx_ring, rx_desc))
7007 continue;
Alexander Duyck44390ca2011-08-26 07:43:38 +00007008
Alexander Duyck1a1c2252012-09-25 00:30:52 +00007009 /* verify the packet layout is correct */
7010 if (igb_cleanup_headers(rx_ring, rx_desc, skb)) {
7011 skb = NULL;
7012 continue;
Auke Kok9d5c8242008-01-24 02:22:38 -08007013 }
Auke Kok9d5c8242008-01-24 02:22:38 -08007014
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00007015 /* probably a little skewed due to removing CRC */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00007016 total_bytes += skb->len;
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00007017
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00007018 /* populate checksum, timestamp, VLAN, and protocol */
7019 igb_process_skb_fields(rx_ring, rx_desc, skb);
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00007020
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00007021 napi_gro_receive(&q_vector->napi, skb);
Auke Kok9d5c8242008-01-24 02:22:38 -08007022
Alexander Duyck1a1c2252012-09-25 00:30:52 +00007023 /* reset skb pointer */
7024 skb = NULL;
7025
Alexander Duyck2e334ee2012-09-25 00:31:07 +00007026 /* update budget accounting */
7027 total_packets++;
Eric W. Biederman57ba34c2014-03-14 18:00:06 -07007028 }
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07007029
Alexander Duyck1a1c2252012-09-25 00:30:52 +00007030 /* place incomplete frames back on ring for completion */
7031 rx_ring->skb = skb;
7032
Eric Dumazet12dcd862010-10-15 17:27:10 +00007033 u64_stats_update_begin(&rx_ring->rx_syncp);
Auke Kok9d5c8242008-01-24 02:22:38 -08007034 rx_ring->rx_stats.packets += total_packets;
7035 rx_ring->rx_stats.bytes += total_bytes;
Eric Dumazet12dcd862010-10-15 17:27:10 +00007036 u64_stats_update_end(&rx_ring->rx_syncp);
Alexander Duyck0ba82992011-08-26 07:45:47 +00007037 q_vector->rx.total_packets += total_packets;
7038 q_vector->rx.total_bytes += total_bytes;
Alexander Duyckc023cd82011-08-26 07:43:43 +00007039
7040 if (cleaned_count)
Alexander Duyckcd392f52011-08-26 07:43:59 +00007041 igb_alloc_rx_buffers(rx_ring, cleaned_count);
Alexander Duyckc023cd82011-08-26 07:43:43 +00007042
Alexander Duyck2e334ee2012-09-25 00:31:07 +00007043 return (total_packets < budget);
Auke Kok9d5c8242008-01-24 02:22:38 -08007044}
7045
Alexander Duyck1a1c2252012-09-25 00:30:52 +00007046static bool igb_alloc_mapped_page(struct igb_ring *rx_ring,
7047 struct igb_rx_buffer *bi)
Alexander Duyckc023cd82011-08-26 07:43:43 +00007048{
Alexander Duyck1a1c2252012-09-25 00:30:52 +00007049 struct page *page = bi->page;
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007050 dma_addr_t dma;
Alexander Duyckc023cd82011-08-26 07:43:43 +00007051
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007052 /* since we are recycling buffers we should seldom need to alloc */
7053 if (likely(page))
Alexander Duyckc023cd82011-08-26 07:43:43 +00007054 return true;
7055
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007056 /* alloc new page for storage */
7057 page = __skb_alloc_page(GFP_ATOMIC | __GFP_COLD, NULL);
7058 if (unlikely(!page)) {
7059 rx_ring->rx_stats.alloc_failed++;
7060 return false;
Alexander Duyckc023cd82011-08-26 07:43:43 +00007061 }
7062
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007063 /* map page for use */
7064 dma = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE);
Alexander Duyckc023cd82011-08-26 07:43:43 +00007065
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007066 /* if mapping failed free memory back to system since
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007067 * there isn't much point in holding memory we can't use
7068 */
Alexander Duyckc023cd82011-08-26 07:43:43 +00007069 if (dma_mapping_error(rx_ring->dev, dma)) {
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007070 __free_page(page);
7071
Alexander Duyckc023cd82011-08-26 07:43:43 +00007072 rx_ring->rx_stats.alloc_failed++;
7073 return false;
7074 }
7075
7076 bi->dma = dma;
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007077 bi->page = page;
7078 bi->page_offset = 0;
Alexander Duyck1a1c2252012-09-25 00:30:52 +00007079
Alexander Duyckc023cd82011-08-26 07:43:43 +00007080 return true;
7081}
7082
Auke Kok9d5c8242008-01-24 02:22:38 -08007083/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007084 * igb_alloc_rx_buffers - Replace used receive buffers; packet split
7085 * @adapter: address of board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08007086 **/
Alexander Duyckcd392f52011-08-26 07:43:59 +00007087void igb_alloc_rx_buffers(struct igb_ring *rx_ring, u16 cleaned_count)
Auke Kok9d5c8242008-01-24 02:22:38 -08007088{
Auke Kok9d5c8242008-01-24 02:22:38 -08007089 union e1000_adv_rx_desc *rx_desc;
Alexander Duyck06034642011-08-26 07:44:22 +00007090 struct igb_rx_buffer *bi;
Alexander Duyckc023cd82011-08-26 07:43:43 +00007091 u16 i = rx_ring->next_to_use;
Auke Kok9d5c8242008-01-24 02:22:38 -08007092
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007093 /* nothing to do */
7094 if (!cleaned_count)
7095 return;
7096
Alexander Duyck601369062011-08-26 07:44:05 +00007097 rx_desc = IGB_RX_DESC(rx_ring, i);
Alexander Duyck06034642011-08-26 07:44:22 +00007098 bi = &rx_ring->rx_buffer_info[i];
Alexander Duyckc023cd82011-08-26 07:43:43 +00007099 i -= rx_ring->count;
Auke Kok9d5c8242008-01-24 02:22:38 -08007100
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007101 do {
Alexander Duyck1a1c2252012-09-25 00:30:52 +00007102 if (!igb_alloc_mapped_page(rx_ring, bi))
Alexander Duyckc023cd82011-08-26 07:43:43 +00007103 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08007104
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007105 /* Refresh the desc even if buffer_addrs didn't change
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007106 * because each write-back erases this info.
7107 */
Alexander Duyckf9d40f62013-04-17 20:41:04 +00007108 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Auke Kok9d5c8242008-01-24 02:22:38 -08007109
Alexander Duyckc023cd82011-08-26 07:43:43 +00007110 rx_desc++;
7111 bi++;
Auke Kok9d5c8242008-01-24 02:22:38 -08007112 i++;
Alexander Duyckc023cd82011-08-26 07:43:43 +00007113 if (unlikely(!i)) {
Alexander Duyck601369062011-08-26 07:44:05 +00007114 rx_desc = IGB_RX_DESC(rx_ring, 0);
Alexander Duyck06034642011-08-26 07:44:22 +00007115 bi = rx_ring->rx_buffer_info;
Alexander Duyckc023cd82011-08-26 07:43:43 +00007116 i -= rx_ring->count;
7117 }
7118
7119 /* clear the hdr_addr for the next_to_use descriptor */
7120 rx_desc->read.hdr_addr = 0;
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007121
7122 cleaned_count--;
7123 } while (cleaned_count);
Auke Kok9d5c8242008-01-24 02:22:38 -08007124
Alexander Duyckc023cd82011-08-26 07:43:43 +00007125 i += rx_ring->count;
7126
Auke Kok9d5c8242008-01-24 02:22:38 -08007127 if (rx_ring->next_to_use != i) {
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007128 /* record the next descriptor to use */
Auke Kok9d5c8242008-01-24 02:22:38 -08007129 rx_ring->next_to_use = i;
Auke Kok9d5c8242008-01-24 02:22:38 -08007130
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007131 /* update next to alloc since we have filled the ring */
7132 rx_ring->next_to_alloc = i;
7133
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007134 /* Force memory writes to complete before letting h/w
Auke Kok9d5c8242008-01-24 02:22:38 -08007135 * know there are new descriptors to fetch. (Only
7136 * applicable for weak-ordered memory model archs,
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007137 * such as IA-64).
7138 */
Auke Kok9d5c8242008-01-24 02:22:38 -08007139 wmb();
Alexander Duyckfce99e32009-10-27 15:51:27 +00007140 writel(i, rx_ring->tail);
Auke Kok9d5c8242008-01-24 02:22:38 -08007141 }
7142}
7143
7144/**
7145 * igb_mii_ioctl -
7146 * @netdev:
7147 * @ifreq:
7148 * @cmd:
7149 **/
7150static int igb_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
7151{
7152 struct igb_adapter *adapter = netdev_priv(netdev);
7153 struct mii_ioctl_data *data = if_mii(ifr);
7154
7155 if (adapter->hw.phy.media_type != e1000_media_type_copper)
7156 return -EOPNOTSUPP;
7157
7158 switch (cmd) {
7159 case SIOCGMIIPHY:
7160 data->phy_id = adapter->hw.phy.addr;
7161 break;
7162 case SIOCGMIIREG:
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08007163 if (igb_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
7164 &data->val_out))
Auke Kok9d5c8242008-01-24 02:22:38 -08007165 return -EIO;
7166 break;
7167 case SIOCSMIIREG:
7168 default:
7169 return -EOPNOTSUPP;
7170 }
7171 return 0;
7172}
7173
7174/**
7175 * igb_ioctl -
7176 * @netdev:
7177 * @ifreq:
7178 * @cmd:
7179 **/
7180static int igb_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
7181{
7182 switch (cmd) {
7183 case SIOCGMIIPHY:
7184 case SIOCGMIIREG:
7185 case SIOCSMIIREG:
7186 return igb_mii_ioctl(netdev, ifr, cmd);
Jacob Keller6ab5f7b2014-01-11 07:20:06 +00007187 case SIOCGHWTSTAMP:
7188 return igb_ptp_get_ts_config(netdev, ifr);
Patrick Ohlyc6cb0902009-02-12 05:03:42 +00007189 case SIOCSHWTSTAMP:
Jacob Keller6ab5f7b2014-01-11 07:20:06 +00007190 return igb_ptp_set_ts_config(netdev, ifr);
Auke Kok9d5c8242008-01-24 02:22:38 -08007191 default:
7192 return -EOPNOTSUPP;
7193 }
7194}
7195
Alexander Duyck009bc062009-07-23 18:08:35 +00007196s32 igb_read_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
7197{
7198 struct igb_adapter *adapter = hw->back;
Alexander Duyck009bc062009-07-23 18:08:35 +00007199
Jiang Liu23d028c2012-08-20 13:32:20 -06007200 if (pcie_capability_read_word(adapter->pdev, reg, value))
Alexander Duyck009bc062009-07-23 18:08:35 +00007201 return -E1000_ERR_CONFIG;
7202
Alexander Duyck009bc062009-07-23 18:08:35 +00007203 return 0;
7204}
7205
7206s32 igb_write_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
7207{
7208 struct igb_adapter *adapter = hw->back;
Alexander Duyck009bc062009-07-23 18:08:35 +00007209
Jiang Liu23d028c2012-08-20 13:32:20 -06007210 if (pcie_capability_write_word(adapter->pdev, reg, *value))
Alexander Duyck009bc062009-07-23 18:08:35 +00007211 return -E1000_ERR_CONFIG;
7212
Alexander Duyck009bc062009-07-23 18:08:35 +00007213 return 0;
7214}
7215
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007216static void igb_vlan_mode(struct net_device *netdev, netdev_features_t features)
Auke Kok9d5c8242008-01-24 02:22:38 -08007217{
7218 struct igb_adapter *adapter = netdev_priv(netdev);
7219 struct e1000_hw *hw = &adapter->hw;
7220 u32 ctrl, rctl;
Patrick McHardyf6469682013-04-19 02:04:27 +00007221 bool enable = !!(features & NETIF_F_HW_VLAN_CTAG_RX);
Auke Kok9d5c8242008-01-24 02:22:38 -08007222
Alexander Duyck5faf0302011-08-26 07:46:08 +00007223 if (enable) {
Auke Kok9d5c8242008-01-24 02:22:38 -08007224 /* enable VLAN tag insert/strip */
7225 ctrl = rd32(E1000_CTRL);
7226 ctrl |= E1000_CTRL_VME;
7227 wr32(E1000_CTRL, ctrl);
7228
Alexander Duyck51466232009-10-27 23:47:35 +00007229 /* Disable CFI check */
Auke Kok9d5c8242008-01-24 02:22:38 -08007230 rctl = rd32(E1000_RCTL);
Auke Kok9d5c8242008-01-24 02:22:38 -08007231 rctl &= ~E1000_RCTL_CFIEN;
7232 wr32(E1000_RCTL, rctl);
Auke Kok9d5c8242008-01-24 02:22:38 -08007233 } else {
7234 /* disable VLAN tag insert/strip */
7235 ctrl = rd32(E1000_CTRL);
7236 ctrl &= ~E1000_CTRL_VME;
7237 wr32(E1000_CTRL, ctrl);
Auke Kok9d5c8242008-01-24 02:22:38 -08007238 }
7239
Alexander Duycke1739522009-02-19 20:39:44 -08007240 igb_rlpml_set(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08007241}
7242
Patrick McHardy80d5c362013-04-19 02:04:28 +00007243static int igb_vlan_rx_add_vid(struct net_device *netdev,
7244 __be16 proto, u16 vid)
Auke Kok9d5c8242008-01-24 02:22:38 -08007245{
7246 struct igb_adapter *adapter = netdev_priv(netdev);
7247 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007248 int pf_id = adapter->vfs_allocated_count;
Auke Kok9d5c8242008-01-24 02:22:38 -08007249
Alexander Duyck51466232009-10-27 23:47:35 +00007250 /* attempt to add filter to vlvf array */
7251 igb_vlvf_set(adapter, vid, true, pf_id);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007252
Alexander Duyck51466232009-10-27 23:47:35 +00007253 /* add the filter since PF can receive vlans w/o entry in vlvf */
7254 igb_vfta_set(hw, vid, true);
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00007255
7256 set_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05007257
7258 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08007259}
7260
Patrick McHardy80d5c362013-04-19 02:04:28 +00007261static int igb_vlan_rx_kill_vid(struct net_device *netdev,
7262 __be16 proto, u16 vid)
Auke Kok9d5c8242008-01-24 02:22:38 -08007263{
7264 struct igb_adapter *adapter = netdev_priv(netdev);
7265 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007266 int pf_id = adapter->vfs_allocated_count;
Alexander Duyck51466232009-10-27 23:47:35 +00007267 s32 err;
Auke Kok9d5c8242008-01-24 02:22:38 -08007268
Alexander Duyck51466232009-10-27 23:47:35 +00007269 /* remove vlan from VLVF table array */
7270 err = igb_vlvf_set(adapter, vid, false, pf_id);
Auke Kok9d5c8242008-01-24 02:22:38 -08007271
Alexander Duyck51466232009-10-27 23:47:35 +00007272 /* if vid was not present in VLVF just remove it from table */
7273 if (err)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007274 igb_vfta_set(hw, vid, false);
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00007275
7276 clear_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05007277
7278 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08007279}
7280
7281static void igb_restore_vlan(struct igb_adapter *adapter)
7282{
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00007283 u16 vid;
Auke Kok9d5c8242008-01-24 02:22:38 -08007284
Alexander Duyck5faf0302011-08-26 07:46:08 +00007285 igb_vlan_mode(adapter->netdev, adapter->netdev->features);
7286
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00007287 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
Patrick McHardy80d5c362013-04-19 02:04:28 +00007288 igb_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
Auke Kok9d5c8242008-01-24 02:22:38 -08007289}
7290
David Decotigny14ad2512011-04-27 18:32:43 +00007291int igb_set_spd_dplx(struct igb_adapter *adapter, u32 spd, u8 dplx)
Auke Kok9d5c8242008-01-24 02:22:38 -08007292{
Alexander Duyck090b1792009-10-27 23:51:55 +00007293 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08007294 struct e1000_mac_info *mac = &adapter->hw.mac;
7295
7296 mac->autoneg = 0;
7297
David Decotigny14ad2512011-04-27 18:32:43 +00007298 /* Make sure dplx is at most 1 bit and lsb of speed is not set
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007299 * for the switch() below to work
7300 */
David Decotigny14ad2512011-04-27 18:32:43 +00007301 if ((spd & 1) || (dplx & ~1))
7302 goto err_inval;
7303
Akeem G. Abodunrinf502ef72013-04-05 16:49:06 +00007304 /* Fiber NIC's only allow 1000 gbps Full duplex
7305 * and 100Mbps Full duplex for 100baseFx sfp
7306 */
7307 if (adapter->hw.phy.media_type == e1000_media_type_internal_serdes) {
7308 switch (spd + dplx) {
7309 case SPEED_10 + DUPLEX_HALF:
7310 case SPEED_10 + DUPLEX_FULL:
7311 case SPEED_100 + DUPLEX_HALF:
7312 goto err_inval;
7313 default:
7314 break;
7315 }
7316 }
Carolyn Wybornycd2638a2010-10-12 22:27:02 +00007317
David Decotigny14ad2512011-04-27 18:32:43 +00007318 switch (spd + dplx) {
Auke Kok9d5c8242008-01-24 02:22:38 -08007319 case SPEED_10 + DUPLEX_HALF:
7320 mac->forced_speed_duplex = ADVERTISE_10_HALF;
7321 break;
7322 case SPEED_10 + DUPLEX_FULL:
7323 mac->forced_speed_duplex = ADVERTISE_10_FULL;
7324 break;
7325 case SPEED_100 + DUPLEX_HALF:
7326 mac->forced_speed_duplex = ADVERTISE_100_HALF;
7327 break;
7328 case SPEED_100 + DUPLEX_FULL:
7329 mac->forced_speed_duplex = ADVERTISE_100_FULL;
7330 break;
7331 case SPEED_1000 + DUPLEX_FULL:
7332 mac->autoneg = 1;
7333 adapter->hw.phy.autoneg_advertised = ADVERTISE_1000_FULL;
7334 break;
7335 case SPEED_1000 + DUPLEX_HALF: /* not supported */
7336 default:
David Decotigny14ad2512011-04-27 18:32:43 +00007337 goto err_inval;
Auke Kok9d5c8242008-01-24 02:22:38 -08007338 }
Jesse Brandeburg8376dad2012-07-26 02:31:19 +00007339
7340 /* clear MDI, MDI(-X) override is only allowed when autoneg enabled */
7341 adapter->hw.phy.mdix = AUTO_ALL_MODES;
7342
Auke Kok9d5c8242008-01-24 02:22:38 -08007343 return 0;
David Decotigny14ad2512011-04-27 18:32:43 +00007344
7345err_inval:
7346 dev_err(&pdev->dev, "Unsupported Speed/Duplex configuration\n");
7347 return -EINVAL;
Auke Kok9d5c8242008-01-24 02:22:38 -08007348}
7349
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007350static int __igb_shutdown(struct pci_dev *pdev, bool *enable_wake,
7351 bool runtime)
Auke Kok9d5c8242008-01-24 02:22:38 -08007352{
7353 struct net_device *netdev = pci_get_drvdata(pdev);
7354 struct igb_adapter *adapter = netdev_priv(netdev);
7355 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck2d064c02008-07-08 15:10:12 -07007356 u32 ctrl, rctl, status;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007357 u32 wufc = runtime ? E1000_WUFC_LNKC : adapter->wol;
Auke Kok9d5c8242008-01-24 02:22:38 -08007358#ifdef CONFIG_PM
7359 int retval = 0;
7360#endif
7361
7362 netif_device_detach(netdev);
7363
Alexander Duycka88f10e2008-07-08 15:13:38 -07007364 if (netif_running(netdev))
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007365 __igb_close(netdev, true);
Alexander Duycka88f10e2008-07-08 15:13:38 -07007366
Alexander Duyck047e0032009-10-27 15:49:27 +00007367 igb_clear_interrupt_scheme(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08007368
7369#ifdef CONFIG_PM
7370 retval = pci_save_state(pdev);
7371 if (retval)
7372 return retval;
7373#endif
7374
7375 status = rd32(E1000_STATUS);
7376 if (status & E1000_STATUS_LU)
7377 wufc &= ~E1000_WUFC_LNKC;
7378
7379 if (wufc) {
7380 igb_setup_rctl(adapter);
Alexander Duyckff41f8d2009-09-03 14:48:56 +00007381 igb_set_rx_mode(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08007382
7383 /* turn on all-multi mode if wake on multicast is enabled */
7384 if (wufc & E1000_WUFC_MC) {
7385 rctl = rd32(E1000_RCTL);
7386 rctl |= E1000_RCTL_MPE;
7387 wr32(E1000_RCTL, rctl);
7388 }
7389
7390 ctrl = rd32(E1000_CTRL);
7391 /* advertise wake from D3Cold */
7392 #define E1000_CTRL_ADVD3WUC 0x00100000
7393 /* phy power management enable */
7394 #define E1000_CTRL_EN_PHY_PWR_MGMT 0x00200000
7395 ctrl |= E1000_CTRL_ADVD3WUC;
7396 wr32(E1000_CTRL, ctrl);
7397
Auke Kok9d5c8242008-01-24 02:22:38 -08007398 /* Allow time for pending master requests to run */
Alexander Duyck330a6d62009-10-27 23:51:35 +00007399 igb_disable_pcie_master(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08007400
7401 wr32(E1000_WUC, E1000_WUC_PME_EN);
7402 wr32(E1000_WUFC, wufc);
Auke Kok9d5c8242008-01-24 02:22:38 -08007403 } else {
7404 wr32(E1000_WUC, 0);
7405 wr32(E1000_WUFC, 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08007406 }
7407
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00007408 *enable_wake = wufc || adapter->en_mng_pt;
7409 if (!*enable_wake)
Nick Nunley88a268c2010-02-17 01:01:59 +00007410 igb_power_down_link(adapter);
7411 else
7412 igb_power_up_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08007413
7414 /* Release control of h/w to f/w. If f/w is AMT enabled, this
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007415 * would have already happened in close and is redundant.
7416 */
Auke Kok9d5c8242008-01-24 02:22:38 -08007417 igb_release_hw_control(adapter);
7418
7419 pci_disable_device(pdev);
7420
Auke Kok9d5c8242008-01-24 02:22:38 -08007421 return 0;
7422}
7423
7424#ifdef CONFIG_PM
Emil Tantilovd9dd9662012-01-28 08:10:35 +00007425#ifdef CONFIG_PM_SLEEP
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007426static int igb_suspend(struct device *dev)
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00007427{
7428 int retval;
7429 bool wake;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007430 struct pci_dev *pdev = to_pci_dev(dev);
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00007431
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007432 retval = __igb_shutdown(pdev, &wake, 0);
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00007433 if (retval)
7434 return retval;
7435
7436 if (wake) {
7437 pci_prepare_to_sleep(pdev);
7438 } else {
7439 pci_wake_from_d3(pdev, false);
7440 pci_set_power_state(pdev, PCI_D3hot);
7441 }
7442
7443 return 0;
7444}
Emil Tantilovd9dd9662012-01-28 08:10:35 +00007445#endif /* CONFIG_PM_SLEEP */
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00007446
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007447static int igb_resume(struct device *dev)
Auke Kok9d5c8242008-01-24 02:22:38 -08007448{
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007449 struct pci_dev *pdev = to_pci_dev(dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08007450 struct net_device *netdev = pci_get_drvdata(pdev);
7451 struct igb_adapter *adapter = netdev_priv(netdev);
7452 struct e1000_hw *hw = &adapter->hw;
7453 u32 err;
7454
7455 pci_set_power_state(pdev, PCI_D0);
7456 pci_restore_state(pdev);
Nick Nunleyb94f2d72010-02-17 01:02:19 +00007457 pci_save_state(pdev);
Taku Izumi42bfd33a2008-06-20 12:10:30 +09007458
Alexander Duyckaed5dec2009-02-06 23:16:04 +00007459 err = pci_enable_device_mem(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08007460 if (err) {
7461 dev_err(&pdev->dev,
7462 "igb: Cannot enable PCI device from suspend\n");
7463 return err;
7464 }
7465 pci_set_master(pdev);
7466
7467 pci_enable_wake(pdev, PCI_D3hot, 0);
7468 pci_enable_wake(pdev, PCI_D3cold, 0);
7469
Stefan Assmann53c7d062012-12-04 06:00:12 +00007470 if (igb_init_interrupt_scheme(adapter, true)) {
Alexander Duycka88f10e2008-07-08 15:13:38 -07007471 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
7472 return -ENOMEM;
Auke Kok9d5c8242008-01-24 02:22:38 -08007473 }
7474
Auke Kok9d5c8242008-01-24 02:22:38 -08007475 igb_reset(adapter);
Alexander Duycka8564f02009-02-06 23:21:10 +00007476
7477 /* let the f/w know that the h/w is now under the control of the
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007478 * driver.
7479 */
Alexander Duycka8564f02009-02-06 23:21:10 +00007480 igb_get_hw_control(adapter);
7481
Auke Kok9d5c8242008-01-24 02:22:38 -08007482 wr32(E1000_WUS, ~0);
7483
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007484 if (netdev->flags & IFF_UP) {
Alexander Duyck0c2cc022012-09-25 00:31:22 +00007485 rtnl_lock();
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007486 err = __igb_open(netdev, true);
Alexander Duyck0c2cc022012-09-25 00:31:22 +00007487 rtnl_unlock();
Alexander Duycka88f10e2008-07-08 15:13:38 -07007488 if (err)
7489 return err;
7490 }
Auke Kok9d5c8242008-01-24 02:22:38 -08007491
7492 netif_device_attach(netdev);
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007493 return 0;
7494}
7495
7496#ifdef CONFIG_PM_RUNTIME
7497static int igb_runtime_idle(struct device *dev)
7498{
7499 struct pci_dev *pdev = to_pci_dev(dev);
7500 struct net_device *netdev = pci_get_drvdata(pdev);
7501 struct igb_adapter *adapter = netdev_priv(netdev);
7502
7503 if (!igb_has_link(adapter))
7504 pm_schedule_suspend(dev, MSEC_PER_SEC * 5);
7505
7506 return -EBUSY;
7507}
7508
7509static int igb_runtime_suspend(struct device *dev)
7510{
7511 struct pci_dev *pdev = to_pci_dev(dev);
7512 int retval;
7513 bool wake;
7514
7515 retval = __igb_shutdown(pdev, &wake, 1);
7516 if (retval)
7517 return retval;
7518
7519 if (wake) {
7520 pci_prepare_to_sleep(pdev);
7521 } else {
7522 pci_wake_from_d3(pdev, false);
7523 pci_set_power_state(pdev, PCI_D3hot);
7524 }
Auke Kok9d5c8242008-01-24 02:22:38 -08007525
Auke Kok9d5c8242008-01-24 02:22:38 -08007526 return 0;
7527}
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007528
7529static int igb_runtime_resume(struct device *dev)
7530{
7531 return igb_resume(dev);
7532}
7533#endif /* CONFIG_PM_RUNTIME */
Auke Kok9d5c8242008-01-24 02:22:38 -08007534#endif
7535
7536static void igb_shutdown(struct pci_dev *pdev)
7537{
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00007538 bool wake;
7539
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007540 __igb_shutdown(pdev, &wake, 0);
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00007541
7542 if (system_state == SYSTEM_POWER_OFF) {
7543 pci_wake_from_d3(pdev, wake);
7544 pci_set_power_state(pdev, PCI_D3hot);
7545 }
Auke Kok9d5c8242008-01-24 02:22:38 -08007546}
7547
Greg Rosefa44f2f2013-01-17 01:03:06 -08007548#ifdef CONFIG_PCI_IOV
7549static int igb_sriov_reinit(struct pci_dev *dev)
7550{
7551 struct net_device *netdev = pci_get_drvdata(dev);
7552 struct igb_adapter *adapter = netdev_priv(netdev);
7553 struct pci_dev *pdev = adapter->pdev;
7554
7555 rtnl_lock();
7556
7557 if (netif_running(netdev))
7558 igb_close(netdev);
7559
7560 igb_clear_interrupt_scheme(adapter);
7561
7562 igb_init_queue_configuration(adapter);
7563
7564 if (igb_init_interrupt_scheme(adapter, true)) {
7565 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
7566 return -ENOMEM;
7567 }
7568
7569 if (netif_running(netdev))
7570 igb_open(netdev);
7571
7572 rtnl_unlock();
7573
7574 return 0;
7575}
7576
7577static int igb_pci_disable_sriov(struct pci_dev *dev)
7578{
7579 int err = igb_disable_sriov(dev);
7580
7581 if (!err)
7582 err = igb_sriov_reinit(dev);
7583
7584 return err;
7585}
7586
7587static int igb_pci_enable_sriov(struct pci_dev *dev, int num_vfs)
7588{
7589 int err = igb_enable_sriov(dev, num_vfs);
7590
7591 if (err)
7592 goto out;
7593
7594 err = igb_sriov_reinit(dev);
7595 if (!err)
7596 return num_vfs;
7597
7598out:
7599 return err;
7600}
7601
7602#endif
7603static int igb_pci_sriov_configure(struct pci_dev *dev, int num_vfs)
7604{
7605#ifdef CONFIG_PCI_IOV
7606 if (num_vfs == 0)
7607 return igb_pci_disable_sriov(dev);
7608 else
7609 return igb_pci_enable_sriov(dev, num_vfs);
7610#endif
7611 return 0;
7612}
7613
Auke Kok9d5c8242008-01-24 02:22:38 -08007614#ifdef CONFIG_NET_POLL_CONTROLLER
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007615/* Polling 'interrupt' - used by things like netconsole to send skbs
Auke Kok9d5c8242008-01-24 02:22:38 -08007616 * without having to re-enable interrupts. It's not called while
7617 * the interrupt routine is executing.
7618 */
7619static void igb_netpoll(struct net_device *netdev)
7620{
7621 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00007622 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00007623 struct igb_q_vector *q_vector;
Auke Kok9d5c8242008-01-24 02:22:38 -08007624 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08007625
Alexander Duyck047e0032009-10-27 15:49:27 +00007626 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00007627 q_vector = adapter->q_vector[i];
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00007628 if (adapter->flags & IGB_FLAG_HAS_MSIX)
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00007629 wr32(E1000_EIMC, q_vector->eims_value);
7630 else
7631 igb_irq_disable(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +00007632 napi_schedule(&q_vector->napi);
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00007633 }
Auke Kok9d5c8242008-01-24 02:22:38 -08007634}
7635#endif /* CONFIG_NET_POLL_CONTROLLER */
7636
7637/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007638 * igb_io_error_detected - called when PCI error is detected
7639 * @pdev: Pointer to PCI device
7640 * @state: The current pci connection state
Auke Kok9d5c8242008-01-24 02:22:38 -08007641 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007642 * This function is called after a PCI bus error affecting
7643 * this device has been detected.
7644 **/
Auke Kok9d5c8242008-01-24 02:22:38 -08007645static pci_ers_result_t igb_io_error_detected(struct pci_dev *pdev,
7646 pci_channel_state_t state)
7647{
7648 struct net_device *netdev = pci_get_drvdata(pdev);
7649 struct igb_adapter *adapter = netdev_priv(netdev);
7650
7651 netif_device_detach(netdev);
7652
Alexander Duyck59ed6ee2009-06-30 12:46:34 +00007653 if (state == pci_channel_io_perm_failure)
7654 return PCI_ERS_RESULT_DISCONNECT;
7655
Auke Kok9d5c8242008-01-24 02:22:38 -08007656 if (netif_running(netdev))
7657 igb_down(adapter);
7658 pci_disable_device(pdev);
7659
7660 /* Request a slot slot reset. */
7661 return PCI_ERS_RESULT_NEED_RESET;
7662}
7663
7664/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007665 * igb_io_slot_reset - called after the pci bus has been reset.
7666 * @pdev: Pointer to PCI device
Auke Kok9d5c8242008-01-24 02:22:38 -08007667 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007668 * Restart the card from scratch, as if from a cold-boot. Implementation
7669 * resembles the first-half of the igb_resume routine.
7670 **/
Auke Kok9d5c8242008-01-24 02:22:38 -08007671static pci_ers_result_t igb_io_slot_reset(struct pci_dev *pdev)
7672{
7673 struct net_device *netdev = pci_get_drvdata(pdev);
7674 struct igb_adapter *adapter = netdev_priv(netdev);
7675 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck40a914f2008-11-27 00:24:37 -08007676 pci_ers_result_t result;
Taku Izumi42bfd33a2008-06-20 12:10:30 +09007677 int err;
Auke Kok9d5c8242008-01-24 02:22:38 -08007678
Alexander Duyckaed5dec2009-02-06 23:16:04 +00007679 if (pci_enable_device_mem(pdev)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08007680 dev_err(&pdev->dev,
7681 "Cannot re-enable PCI device after reset.\n");
Alexander Duyck40a914f2008-11-27 00:24:37 -08007682 result = PCI_ERS_RESULT_DISCONNECT;
7683 } else {
7684 pci_set_master(pdev);
7685 pci_restore_state(pdev);
Nick Nunleyb94f2d72010-02-17 01:02:19 +00007686 pci_save_state(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08007687
7688 pci_enable_wake(pdev, PCI_D3hot, 0);
7689 pci_enable_wake(pdev, PCI_D3cold, 0);
7690
7691 igb_reset(adapter);
7692 wr32(E1000_WUS, ~0);
7693 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9d5c8242008-01-24 02:22:38 -08007694 }
Auke Kok9d5c8242008-01-24 02:22:38 -08007695
Jeff Kirsherea943d42008-12-11 20:34:19 -08007696 err = pci_cleanup_aer_uncorrect_error_status(pdev);
7697 if (err) {
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007698 dev_err(&pdev->dev,
7699 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
7700 err);
Jeff Kirsherea943d42008-12-11 20:34:19 -08007701 /* non-fatal, continue */
7702 }
Auke Kok9d5c8242008-01-24 02:22:38 -08007703
Alexander Duyck40a914f2008-11-27 00:24:37 -08007704 return result;
Auke Kok9d5c8242008-01-24 02:22:38 -08007705}
7706
7707/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007708 * igb_io_resume - called when traffic can start flowing again.
7709 * @pdev: Pointer to PCI device
Auke Kok9d5c8242008-01-24 02:22:38 -08007710 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007711 * This callback is called when the error recovery driver tells us that
7712 * its OK to resume normal operation. Implementation resembles the
7713 * second-half of the igb_resume routine.
Auke Kok9d5c8242008-01-24 02:22:38 -08007714 */
7715static void igb_io_resume(struct pci_dev *pdev)
7716{
7717 struct net_device *netdev = pci_get_drvdata(pdev);
7718 struct igb_adapter *adapter = netdev_priv(netdev);
7719
Auke Kok9d5c8242008-01-24 02:22:38 -08007720 if (netif_running(netdev)) {
7721 if (igb_up(adapter)) {
7722 dev_err(&pdev->dev, "igb_up failed after reset\n");
7723 return;
7724 }
7725 }
7726
7727 netif_device_attach(netdev);
7728
7729 /* let the f/w know that the h/w is now under the control of the
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007730 * driver.
7731 */
Auke Kok9d5c8242008-01-24 02:22:38 -08007732 igb_get_hw_control(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08007733}
7734
Alexander Duyck26ad9172009-10-05 06:32:49 +00007735static void igb_rar_set_qsel(struct igb_adapter *adapter, u8 *addr, u32 index,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007736 u8 qsel)
Alexander Duyck26ad9172009-10-05 06:32:49 +00007737{
7738 u32 rar_low, rar_high;
7739 struct e1000_hw *hw = &adapter->hw;
7740
7741 /* HW expects these in little endian so we reverse the byte order
7742 * from network order (big endian) to little endian
7743 */
7744 rar_low = ((u32) addr[0] | ((u32) addr[1] << 8) |
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007745 ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
Alexander Duyck26ad9172009-10-05 06:32:49 +00007746 rar_high = ((u32) addr[4] | ((u32) addr[5] << 8));
7747
7748 /* Indicate to hardware the Address is Valid. */
7749 rar_high |= E1000_RAH_AV;
7750
7751 if (hw->mac.type == e1000_82575)
7752 rar_high |= E1000_RAH_POOL_1 * qsel;
7753 else
7754 rar_high |= E1000_RAH_POOL_1 << qsel;
7755
7756 wr32(E1000_RAL(index), rar_low);
7757 wrfl();
7758 wr32(E1000_RAH(index), rar_high);
7759 wrfl();
7760}
7761
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007762static int igb_set_vf_mac(struct igb_adapter *adapter,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007763 int vf, unsigned char *mac_addr)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007764{
7765 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckff41f8d2009-09-03 14:48:56 +00007766 /* VF MAC addresses start at end of receive addresses and moves
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007767 * towards the first, as a result a collision should not be possible
7768 */
Alexander Duyckff41f8d2009-09-03 14:48:56 +00007769 int rar_entry = hw->mac.rar_entry_count - (vf + 1);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007770
Alexander Duyck37680112009-02-19 20:40:30 -08007771 memcpy(adapter->vf_data[vf].vf_mac_addresses, mac_addr, ETH_ALEN);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007772
Alexander Duyck26ad9172009-10-05 06:32:49 +00007773 igb_rar_set_qsel(adapter, mac_addr, rar_entry, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007774
7775 return 0;
7776}
7777
Williams, Mitch A8151d292010-02-10 01:44:24 +00007778static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac)
7779{
7780 struct igb_adapter *adapter = netdev_priv(netdev);
7781 if (!is_valid_ether_addr(mac) || (vf >= adapter->vfs_allocated_count))
7782 return -EINVAL;
7783 adapter->vf_data[vf].flags |= IGB_VF_FLAG_PF_SET_MAC;
7784 dev_info(&adapter->pdev->dev, "setting MAC %pM on VF %d\n", mac, vf);
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007785 dev_info(&adapter->pdev->dev,
7786 "Reload the VF driver to make this change effective.");
Williams, Mitch A8151d292010-02-10 01:44:24 +00007787 if (test_bit(__IGB_DOWN, &adapter->state)) {
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007788 dev_warn(&adapter->pdev->dev,
7789 "The VF MAC address has been set, but the PF device is not up.\n");
7790 dev_warn(&adapter->pdev->dev,
7791 "Bring the PF device up before attempting to use the VF device.\n");
Williams, Mitch A8151d292010-02-10 01:44:24 +00007792 }
7793 return igb_set_vf_mac(adapter, vf, mac);
7794}
7795
Lior Levy17dc5662011-02-08 02:28:46 +00007796static int igb_link_mbps(int internal_link_speed)
7797{
7798 switch (internal_link_speed) {
7799 case SPEED_100:
7800 return 100;
7801 case SPEED_1000:
7802 return 1000;
7803 default:
7804 return 0;
7805 }
7806}
7807
7808static void igb_set_vf_rate_limit(struct e1000_hw *hw, int vf, int tx_rate,
7809 int link_speed)
7810{
7811 int rf_dec, rf_int;
7812 u32 bcnrc_val;
7813
7814 if (tx_rate != 0) {
7815 /* Calculate the rate factor values to set */
7816 rf_int = link_speed / tx_rate;
7817 rf_dec = (link_speed - (rf_int * tx_rate));
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007818 rf_dec = (rf_dec * (1 << E1000_RTTBCNRC_RF_INT_SHIFT)) /
7819 tx_rate;
Lior Levy17dc5662011-02-08 02:28:46 +00007820
7821 bcnrc_val = E1000_RTTBCNRC_RS_ENA;
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007822 bcnrc_val |= ((rf_int << E1000_RTTBCNRC_RF_INT_SHIFT) &
7823 E1000_RTTBCNRC_RF_INT_MASK);
Lior Levy17dc5662011-02-08 02:28:46 +00007824 bcnrc_val |= (rf_dec & E1000_RTTBCNRC_RF_DEC_MASK);
7825 } else {
7826 bcnrc_val = 0;
7827 }
7828
7829 wr32(E1000_RTTDQSEL, vf); /* vf X uses queue X */
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007830 /* Set global transmit compensation time to the MMW_SIZE in RTTBCNRM
Lior Levyf00b0da2011-06-04 06:05:03 +00007831 * register. MMW_SIZE=0x014 if 9728-byte jumbo is supported.
7832 */
7833 wr32(E1000_RTTBCNRM, 0x14);
Lior Levy17dc5662011-02-08 02:28:46 +00007834 wr32(E1000_RTTBCNRC, bcnrc_val);
7835}
7836
7837static void igb_check_vf_rate_limit(struct igb_adapter *adapter)
7838{
7839 int actual_link_speed, i;
7840 bool reset_rate = false;
7841
7842 /* VF TX rate limit was not set or not supported */
7843 if ((adapter->vf_rate_link_speed == 0) ||
7844 (adapter->hw.mac.type != e1000_82576))
7845 return;
7846
7847 actual_link_speed = igb_link_mbps(adapter->link_speed);
7848 if (actual_link_speed != adapter->vf_rate_link_speed) {
7849 reset_rate = true;
7850 adapter->vf_rate_link_speed = 0;
7851 dev_info(&adapter->pdev->dev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007852 "Link speed has been changed. VF Transmit rate is disabled\n");
Lior Levy17dc5662011-02-08 02:28:46 +00007853 }
7854
7855 for (i = 0; i < adapter->vfs_allocated_count; i++) {
7856 if (reset_rate)
7857 adapter->vf_data[i].tx_rate = 0;
7858
7859 igb_set_vf_rate_limit(&adapter->hw, i,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007860 adapter->vf_data[i].tx_rate,
7861 actual_link_speed);
Lior Levy17dc5662011-02-08 02:28:46 +00007862 }
7863}
7864
Williams, Mitch A8151d292010-02-10 01:44:24 +00007865static int igb_ndo_set_vf_bw(struct net_device *netdev, int vf, int tx_rate)
7866{
Lior Levy17dc5662011-02-08 02:28:46 +00007867 struct igb_adapter *adapter = netdev_priv(netdev);
7868 struct e1000_hw *hw = &adapter->hw;
7869 int actual_link_speed;
7870
7871 if (hw->mac.type != e1000_82576)
7872 return -EOPNOTSUPP;
7873
7874 actual_link_speed = igb_link_mbps(adapter->link_speed);
7875 if ((vf >= adapter->vfs_allocated_count) ||
7876 (!(rd32(E1000_STATUS) & E1000_STATUS_LU)) ||
7877 (tx_rate < 0) || (tx_rate > actual_link_speed))
7878 return -EINVAL;
7879
7880 adapter->vf_rate_link_speed = actual_link_speed;
7881 adapter->vf_data[vf].tx_rate = (u16)tx_rate;
7882 igb_set_vf_rate_limit(hw, vf, tx_rate, actual_link_speed);
7883
7884 return 0;
Williams, Mitch A8151d292010-02-10 01:44:24 +00007885}
7886
Lior Levy70ea4782013-03-03 20:27:48 +00007887static int igb_ndo_set_vf_spoofchk(struct net_device *netdev, int vf,
7888 bool setting)
7889{
7890 struct igb_adapter *adapter = netdev_priv(netdev);
7891 struct e1000_hw *hw = &adapter->hw;
7892 u32 reg_val, reg_offset;
7893
7894 if (!adapter->vfs_allocated_count)
7895 return -EOPNOTSUPP;
7896
7897 if (vf >= adapter->vfs_allocated_count)
7898 return -EINVAL;
7899
7900 reg_offset = (hw->mac.type == e1000_82576) ? E1000_DTXSWC : E1000_TXSWC;
7901 reg_val = rd32(reg_offset);
7902 if (setting)
7903 reg_val |= ((1 << vf) |
7904 (1 << (vf + E1000_DTXSWC_VLAN_SPOOF_SHIFT)));
7905 else
7906 reg_val &= ~((1 << vf) |
7907 (1 << (vf + E1000_DTXSWC_VLAN_SPOOF_SHIFT)));
7908 wr32(reg_offset, reg_val);
7909
7910 adapter->vf_data[vf].spoofchk_enabled = setting;
7911 return E1000_SUCCESS;
7912}
7913
Williams, Mitch A8151d292010-02-10 01:44:24 +00007914static int igb_ndo_get_vf_config(struct net_device *netdev,
7915 int vf, struct ifla_vf_info *ivi)
7916{
7917 struct igb_adapter *adapter = netdev_priv(netdev);
7918 if (vf >= adapter->vfs_allocated_count)
7919 return -EINVAL;
7920 ivi->vf = vf;
7921 memcpy(&ivi->mac, adapter->vf_data[vf].vf_mac_addresses, ETH_ALEN);
Lior Levy17dc5662011-02-08 02:28:46 +00007922 ivi->tx_rate = adapter->vf_data[vf].tx_rate;
Williams, Mitch A8151d292010-02-10 01:44:24 +00007923 ivi->vlan = adapter->vf_data[vf].pf_vlan;
7924 ivi->qos = adapter->vf_data[vf].pf_qos;
Lior Levy70ea4782013-03-03 20:27:48 +00007925 ivi->spoofchk = adapter->vf_data[vf].spoofchk_enabled;
Williams, Mitch A8151d292010-02-10 01:44:24 +00007926 return 0;
7927}
7928
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007929static void igb_vmm_control(struct igb_adapter *adapter)
7930{
7931 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck10d8e902009-10-27 15:54:04 +00007932 u32 reg;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007933
Alexander Duyck52a1dd42010-03-22 14:07:46 +00007934 switch (hw->mac.type) {
7935 case e1000_82575:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00007936 case e1000_i210:
7937 case e1000_i211:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00007938 case e1000_i354:
Alexander Duyck52a1dd42010-03-22 14:07:46 +00007939 default:
7940 /* replication is not supported for 82575 */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007941 return;
Alexander Duyck52a1dd42010-03-22 14:07:46 +00007942 case e1000_82576:
7943 /* notify HW that the MAC is adding vlan tags */
7944 reg = rd32(E1000_DTXCTL);
7945 reg |= E1000_DTXCTL_VLAN_ADDED;
7946 wr32(E1000_DTXCTL, reg);
7947 case e1000_82580:
7948 /* enable replication vlan tag stripping */
7949 reg = rd32(E1000_RPLOLR);
7950 reg |= E1000_RPLOLR_STRVLAN;
7951 wr32(E1000_RPLOLR, reg);
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00007952 case e1000_i350:
7953 /* none of the above registers are supported by i350 */
Alexander Duyck52a1dd42010-03-22 14:07:46 +00007954 break;
7955 }
Alexander Duyck10d8e902009-10-27 15:54:04 +00007956
Alexander Duyckd4960302009-10-27 15:53:45 +00007957 if (adapter->vfs_allocated_count) {
7958 igb_vmdq_set_loopback_pf(hw, true);
7959 igb_vmdq_set_replication_pf(hw, true);
Greg Rose13800462010-11-06 02:08:26 +00007960 igb_vmdq_set_anti_spoofing_pf(hw, true,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007961 adapter->vfs_allocated_count);
Alexander Duyckd4960302009-10-27 15:53:45 +00007962 } else {
7963 igb_vmdq_set_loopback_pf(hw, false);
7964 igb_vmdq_set_replication_pf(hw, false);
7965 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007966}
7967
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007968static void igb_init_dmac(struct igb_adapter *adapter, u32 pba)
7969{
7970 struct e1000_hw *hw = &adapter->hw;
7971 u32 dmac_thr;
7972 u16 hwm;
7973
7974 if (hw->mac.type > e1000_82580) {
7975 if (adapter->flags & IGB_FLAG_DMAC) {
7976 u32 reg;
7977
7978 /* force threshold to 0. */
7979 wr32(E1000_DMCTXTH, 0);
7980
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007981 /* DMA Coalescing high water mark needs to be greater
Matthew Vicke8c626e2011-11-17 08:33:12 +00007982 * than the Rx threshold. Set hwm to PBA - max frame
7983 * size in 16B units, capping it at PBA - 6KB.
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007984 */
Matthew Vicke8c626e2011-11-17 08:33:12 +00007985 hwm = 64 * pba - adapter->max_frame_size / 16;
7986 if (hwm < 64 * (pba - 6))
7987 hwm = 64 * (pba - 6);
7988 reg = rd32(E1000_FCRTC);
7989 reg &= ~E1000_FCRTC_RTH_COAL_MASK;
7990 reg |= ((hwm << E1000_FCRTC_RTH_COAL_SHIFT)
7991 & E1000_FCRTC_RTH_COAL_MASK);
7992 wr32(E1000_FCRTC, reg);
7993
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007994 /* Set the DMA Coalescing Rx threshold to PBA - 2 * max
Matthew Vicke8c626e2011-11-17 08:33:12 +00007995 * frame size, capping it at PBA - 10KB.
7996 */
7997 dmac_thr = pba - adapter->max_frame_size / 512;
7998 if (dmac_thr < pba - 10)
7999 dmac_thr = pba - 10;
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00008000 reg = rd32(E1000_DMACR);
8001 reg &= ~E1000_DMACR_DMACTHR_MASK;
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00008002 reg |= ((dmac_thr << E1000_DMACR_DMACTHR_SHIFT)
8003 & E1000_DMACR_DMACTHR_MASK);
8004
8005 /* transition to L0x or L1 if available..*/
8006 reg |= (E1000_DMACR_DMAC_EN | E1000_DMACR_DMAC_LX_MASK);
8007
8008 /* watchdog timer= +-1000 usec in 32usec intervals */
8009 reg |= (1000 >> 5);
Matthew Vick0c02dd92012-04-14 05:20:32 +00008010
8011 /* Disable BMC-to-OS Watchdog Enable */
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00008012 if (hw->mac.type != e1000_i354)
8013 reg &= ~E1000_DMACR_DC_BMC2OSW_EN;
8014
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00008015 wr32(E1000_DMACR, reg);
8016
Jeff Kirsherb980ac12013-02-23 07:29:56 +00008017 /* no lower threshold to disable
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00008018 * coalescing(smart fifb)-UTRESH=0
8019 */
8020 wr32(E1000_DMCRTRH, 0);
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00008021
8022 reg = (IGB_DMCTLX_DCFLUSH_DIS | 0x4);
8023
8024 wr32(E1000_DMCTLX, reg);
8025
Jeff Kirsherb980ac12013-02-23 07:29:56 +00008026 /* free space in tx packet buffer to wake from
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00008027 * DMA coal
8028 */
8029 wr32(E1000_DMCTXTH, (IGB_MIN_TXPBSIZE -
8030 (IGB_TX_BUF_4096 + adapter->max_frame_size)) >> 6);
8031
Jeff Kirsherb980ac12013-02-23 07:29:56 +00008032 /* make low power state decision controlled
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00008033 * by DMA coal
8034 */
8035 reg = rd32(E1000_PCIEMISC);
8036 reg &= ~E1000_PCIEMISC_LX_DECISION;
8037 wr32(E1000_PCIEMISC, reg);
8038 } /* endif adapter->dmac is not disabled */
8039 } else if (hw->mac.type == e1000_82580) {
8040 u32 reg = rd32(E1000_PCIEMISC);
8041 wr32(E1000_PCIEMISC, reg & ~E1000_PCIEMISC_LX_DECISION);
8042 wr32(E1000_DMACR, 0);
8043 }
8044}
8045
Jeff Kirsherb980ac12013-02-23 07:29:56 +00008046/**
8047 * igb_read_i2c_byte - Reads 8 bit word over I2C
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008048 * @hw: pointer to hardware structure
8049 * @byte_offset: byte offset to read
8050 * @dev_addr: device address
8051 * @data: value read
8052 *
8053 * Performs byte read operation over I2C interface at
8054 * a specified device address.
Jeff Kirsherb980ac12013-02-23 07:29:56 +00008055 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008056s32 igb_read_i2c_byte(struct e1000_hw *hw, u8 byte_offset,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00008057 u8 dev_addr, u8 *data)
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008058{
8059 struct igb_adapter *adapter = container_of(hw, struct igb_adapter, hw);
Carolyn Wyborny603e86f2013-02-20 07:40:55 +00008060 struct i2c_client *this_client = adapter->i2c_client;
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008061 s32 status;
8062 u16 swfw_mask = 0;
8063
8064 if (!this_client)
8065 return E1000_ERR_I2C;
8066
8067 swfw_mask = E1000_SWFW_PHY0_SM;
8068
8069 if (hw->mac.ops.acquire_swfw_sync(hw, swfw_mask)
8070 != E1000_SUCCESS)
8071 return E1000_ERR_SWFW_SYNC;
8072
8073 status = i2c_smbus_read_byte_data(this_client, byte_offset);
8074 hw->mac.ops.release_swfw_sync(hw, swfw_mask);
8075
8076 if (status < 0)
8077 return E1000_ERR_I2C;
8078 else {
8079 *data = status;
8080 return E1000_SUCCESS;
8081 }
8082}
8083
Jeff Kirsherb980ac12013-02-23 07:29:56 +00008084/**
8085 * igb_write_i2c_byte - Writes 8 bit word over I2C
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008086 * @hw: pointer to hardware structure
8087 * @byte_offset: byte offset to write
8088 * @dev_addr: device address
8089 * @data: value to write
8090 *
8091 * Performs byte write operation over I2C interface at
8092 * a specified device address.
Jeff Kirsherb980ac12013-02-23 07:29:56 +00008093 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008094s32 igb_write_i2c_byte(struct e1000_hw *hw, u8 byte_offset,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00008095 u8 dev_addr, u8 data)
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008096{
8097 struct igb_adapter *adapter = container_of(hw, struct igb_adapter, hw);
Carolyn Wyborny603e86f2013-02-20 07:40:55 +00008098 struct i2c_client *this_client = adapter->i2c_client;
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008099 s32 status;
8100 u16 swfw_mask = E1000_SWFW_PHY0_SM;
8101
8102 if (!this_client)
8103 return E1000_ERR_I2C;
8104
8105 if (hw->mac.ops.acquire_swfw_sync(hw, swfw_mask) != E1000_SUCCESS)
8106 return E1000_ERR_SWFW_SYNC;
8107 status = i2c_smbus_write_byte_data(this_client, byte_offset, data);
8108 hw->mac.ops.release_swfw_sync(hw, swfw_mask);
8109
8110 if (status)
8111 return E1000_ERR_I2C;
8112 else
8113 return E1000_SUCCESS;
8114
8115}
Laura Mihaela Vasilescu907b7832013-10-01 04:33:56 -07008116
8117int igb_reinit_queues(struct igb_adapter *adapter)
8118{
8119 struct net_device *netdev = adapter->netdev;
8120 struct pci_dev *pdev = adapter->pdev;
8121 int err = 0;
8122
8123 if (netif_running(netdev))
8124 igb_close(netdev);
8125
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00008126 igb_reset_interrupt_capability(adapter);
Laura Mihaela Vasilescu907b7832013-10-01 04:33:56 -07008127
8128 if (igb_init_interrupt_scheme(adapter, true)) {
8129 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
8130 return -ENOMEM;
8131 }
8132
8133 if (netif_running(netdev))
8134 err = igb_open(netdev);
8135
8136 return err;
8137}
Auke Kok9d5c8242008-01-24 02:22:38 -08008138/* igb_main.c */