blob: 53e5104964b3ae98a66f6db5af47d1fd614c8504 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300129#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Paulo Zanoni337ba012014-04-01 15:37:16 -0300139/*
140 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200142static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143 i915_reg_t reg)
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300144{
145 u32 val = I915_READ(reg);
146
147 if (val == 0)
148 return;
149
150 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200151 i915_mmio_reg_offset(reg), val);
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300152 I915_WRITE(reg, 0xffffffff);
153 POSTING_READ(reg);
154 I915_WRITE(reg, 0xffffffff);
155 POSTING_READ(reg);
156}
Paulo Zanoni337ba012014-04-01 15:37:16 -0300157
Paulo Zanoni35079892014-04-01 15:37:15 -0300158#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300159 gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300160 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200161 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
162 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300163} while (0)
164
165#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300166 gen5_assert_iir_is_zero(dev_priv, type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300167 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200168 I915_WRITE(type##IMR, (imr_val)); \
169 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300170} while (0)
171
Imre Deakc9a9a262014-11-05 20:48:37 +0200172static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
173
Egbert Eich0706f172015-09-23 16:15:27 +0200174/* For display hotplug interrupt */
175static inline void
176i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
177 uint32_t mask,
178 uint32_t bits)
179{
180 uint32_t val;
181
182 assert_spin_locked(&dev_priv->irq_lock);
183 WARN_ON(bits & ~mask);
184
185 val = I915_READ(PORT_HOTPLUG_EN);
186 val &= ~mask;
187 val |= bits;
188 I915_WRITE(PORT_HOTPLUG_EN, val);
189}
190
191/**
192 * i915_hotplug_interrupt_update - update hotplug interrupt enable
193 * @dev_priv: driver private
194 * @mask: bits to update
195 * @bits: bits to enable
196 * NOTE: the HPD enable bits are modified both inside and outside
197 * of an interrupt context. To avoid that read-modify-write cycles
198 * interfer, these bits are protected by a spinlock. Since this
199 * function is usually not called from a context where the lock is
200 * held already, this function acquires the lock itself. A non-locking
201 * version is also available.
202 */
203void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
204 uint32_t mask,
205 uint32_t bits)
206{
207 spin_lock_irq(&dev_priv->irq_lock);
208 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
209 spin_unlock_irq(&dev_priv->irq_lock);
210}
211
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300212/**
213 * ilk_update_display_irq - update DEIMR
214 * @dev_priv: driver private
215 * @interrupt_mask: mask of interrupt bits to update
216 * @enabled_irq_mask: mask of interrupt bits to enable
217 */
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +0200218void ilk_update_display_irq(struct drm_i915_private *dev_priv,
219 uint32_t interrupt_mask,
220 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800221{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300222 uint32_t new_val;
223
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200224 assert_spin_locked(&dev_priv->irq_lock);
225
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300226 WARN_ON(enabled_irq_mask & ~interrupt_mask);
227
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700228 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300229 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300230
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300231 new_val = dev_priv->irq_mask;
232 new_val &= ~interrupt_mask;
233 new_val |= (~enabled_irq_mask & interrupt_mask);
234
235 if (new_val != dev_priv->irq_mask) {
236 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000237 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000238 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800239 }
240}
241
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300242/**
243 * ilk_update_gt_irq - update GTIMR
244 * @dev_priv: driver private
245 * @interrupt_mask: mask of interrupt bits to update
246 * @enabled_irq_mask: mask of interrupt bits to enable
247 */
248static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
249 uint32_t interrupt_mask,
250 uint32_t enabled_irq_mask)
251{
252 assert_spin_locked(&dev_priv->irq_lock);
253
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100254 WARN_ON(enabled_irq_mask & ~interrupt_mask);
255
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700256 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300257 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300258
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300259 dev_priv->gt_irq_mask &= ~interrupt_mask;
260 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
261 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
262 POSTING_READ(GTIMR);
263}
264
Daniel Vetter480c8032014-07-16 09:49:40 +0200265void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300266{
267 ilk_update_gt_irq(dev_priv, mask, mask);
268}
269
Daniel Vetter480c8032014-07-16 09:49:40 +0200270void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300271{
272 ilk_update_gt_irq(dev_priv, mask, 0);
273}
274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200275static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200276{
277 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
278}
279
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200280static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
Imre Deaka72fbc32014-11-05 20:48:31 +0200281{
282 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
283}
284
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200285static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200286{
287 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
288}
289
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300290/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200291 * snb_update_pm_irq - update GEN6_PMIMR
292 * @dev_priv: driver private
293 * @interrupt_mask: mask of interrupt bits to update
294 * @enabled_irq_mask: mask of interrupt bits to enable
295 */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300296static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
297 uint32_t interrupt_mask,
298 uint32_t enabled_irq_mask)
299{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300300 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300301
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100302 WARN_ON(enabled_irq_mask & ~interrupt_mask);
303
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300304 assert_spin_locked(&dev_priv->irq_lock);
305
Paulo Zanoni605cd252013-08-06 18:57:15 -0300306 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300307 new_val &= ~interrupt_mask;
308 new_val |= (~enabled_irq_mask & interrupt_mask);
309
Paulo Zanoni605cd252013-08-06 18:57:15 -0300310 if (new_val != dev_priv->pm_irq_mask) {
311 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200312 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
313 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300314 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300315}
316
Daniel Vetter480c8032014-07-16 09:49:40 +0200317void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300318{
Imre Deak9939fba2014-11-20 23:01:47 +0200319 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
320 return;
321
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300322 snb_update_pm_irq(dev_priv, mask, mask);
323}
324
Imre Deak9939fba2014-11-20 23:01:47 +0200325static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
326 uint32_t mask)
327{
328 snb_update_pm_irq(dev_priv, mask, 0);
329}
330
Daniel Vetter480c8032014-07-16 09:49:40 +0200331void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300332{
Imre Deak9939fba2014-11-20 23:01:47 +0200333 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
334 return;
335
336 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300337}
338
Imre Deak3cc134e2014-11-19 15:30:03 +0200339void gen6_reset_rps_interrupts(struct drm_device *dev)
340{
341 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200342 i915_reg_t reg = gen6_pm_iir(dev_priv);
Imre Deak3cc134e2014-11-19 15:30:03 +0200343
344 spin_lock_irq(&dev_priv->irq_lock);
345 I915_WRITE(reg, dev_priv->pm_rps_events);
346 I915_WRITE(reg, dev_priv->pm_rps_events);
347 POSTING_READ(reg);
Imre Deak096fad92015-03-23 19:11:35 +0200348 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200349 spin_unlock_irq(&dev_priv->irq_lock);
350}
351
Imre Deakb900b942014-11-05 20:48:48 +0200352void gen6_enable_rps_interrupts(struct drm_device *dev)
353{
354 struct drm_i915_private *dev_priv = dev->dev_private;
355
356 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200357
Imre Deakb900b942014-11-05 20:48:48 +0200358 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200359 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200360 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200361 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
362 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200363 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200364
Imre Deakb900b942014-11-05 20:48:48 +0200365 spin_unlock_irq(&dev_priv->irq_lock);
366}
367
Imre Deak59d02a12014-12-19 19:33:26 +0200368u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
369{
370 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200371 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200372 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200373 *
374 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200375 */
376 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
377 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
378
379 if (INTEL_INFO(dev_priv)->gen >= 8)
380 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
381
382 return mask;
383}
384
Imre Deakb900b942014-11-05 20:48:48 +0200385void gen6_disable_rps_interrupts(struct drm_device *dev)
386{
387 struct drm_i915_private *dev_priv = dev->dev_private;
388
Imre Deakd4d70aa2014-11-19 15:30:04 +0200389 spin_lock_irq(&dev_priv->irq_lock);
390 dev_priv->rps.interrupts_enabled = false;
391 spin_unlock_irq(&dev_priv->irq_lock);
392
393 cancel_work_sync(&dev_priv->rps.work);
394
Imre Deak9939fba2014-11-20 23:01:47 +0200395 spin_lock_irq(&dev_priv->irq_lock);
396
Imre Deak59d02a12014-12-19 19:33:26 +0200397 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200398
399 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200400 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
401 ~dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200402
403 spin_unlock_irq(&dev_priv->irq_lock);
404
405 synchronize_irq(dev->irq);
Imre Deakb900b942014-11-05 20:48:48 +0200406}
407
Ben Widawsky09610212014-05-15 20:58:08 +0300408/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200409 * bdw_update_port_irq - update DE port interrupt
410 * @dev_priv: driver private
411 * @interrupt_mask: mask of interrupt bits to update
412 * @enabled_irq_mask: mask of interrupt bits to enable
413 */
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300414static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
415 uint32_t interrupt_mask,
416 uint32_t enabled_irq_mask)
417{
418 uint32_t new_val;
419 uint32_t old_val;
420
421 assert_spin_locked(&dev_priv->irq_lock);
422
423 WARN_ON(enabled_irq_mask & ~interrupt_mask);
424
425 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
426 return;
427
428 old_val = I915_READ(GEN8_DE_PORT_IMR);
429
430 new_val = old_val;
431 new_val &= ~interrupt_mask;
432 new_val |= (~enabled_irq_mask & interrupt_mask);
433
434 if (new_val != old_val) {
435 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
436 POSTING_READ(GEN8_DE_PORT_IMR);
437 }
438}
439
440/**
Ville Syrjälä013d3752015-11-23 18:06:17 +0200441 * bdw_update_pipe_irq - update DE pipe interrupt
442 * @dev_priv: driver private
443 * @pipe: pipe whose interrupt to update
444 * @interrupt_mask: mask of interrupt bits to update
445 * @enabled_irq_mask: mask of interrupt bits to enable
446 */
447void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
448 enum pipe pipe,
449 uint32_t interrupt_mask,
450 uint32_t enabled_irq_mask)
451{
452 uint32_t new_val;
453
454 assert_spin_locked(&dev_priv->irq_lock);
455
456 WARN_ON(enabled_irq_mask & ~interrupt_mask);
457
458 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
459 return;
460
461 new_val = dev_priv->de_irq_mask[pipe];
462 new_val &= ~interrupt_mask;
463 new_val |= (~enabled_irq_mask & interrupt_mask);
464
465 if (new_val != dev_priv->de_irq_mask[pipe]) {
466 dev_priv->de_irq_mask[pipe] = new_val;
467 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
468 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
469 }
470}
471
472/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200473 * ibx_display_interrupt_update - update SDEIMR
474 * @dev_priv: driver private
475 * @interrupt_mask: mask of interrupt bits to update
476 * @enabled_irq_mask: mask of interrupt bits to enable
477 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200478void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
479 uint32_t interrupt_mask,
480 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200481{
482 uint32_t sdeimr = I915_READ(SDEIMR);
483 sdeimr &= ~interrupt_mask;
484 sdeimr |= (~enabled_irq_mask & interrupt_mask);
485
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100486 WARN_ON(enabled_irq_mask & ~interrupt_mask);
487
Daniel Vetterfee884e2013-07-04 23:35:21 +0200488 assert_spin_locked(&dev_priv->irq_lock);
489
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700490 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300491 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300492
Daniel Vetterfee884e2013-07-04 23:35:21 +0200493 I915_WRITE(SDEIMR, sdeimr);
494 POSTING_READ(SDEIMR);
495}
Paulo Zanoni86642812013-04-12 17:57:57 -0300496
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100497static void
Imre Deak755e9012014-02-10 18:42:47 +0200498__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
499 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800500{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200501 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200502 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800503
Daniel Vetterb79480b2013-06-27 17:52:10 +0200504 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200505 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200506
Ville Syrjälä04feced2014-04-03 13:28:33 +0300507 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
508 status_mask & ~PIPESTAT_INT_STATUS_MASK,
509 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
510 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200511 return;
512
513 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200514 return;
515
Imre Deak91d181d2014-02-10 18:42:49 +0200516 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
517
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200518 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200519 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200520 I915_WRITE(reg, pipestat);
521 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800522}
523
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100524static void
Imre Deak755e9012014-02-10 18:42:47 +0200525__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
526 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800527{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200528 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200529 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800530
Daniel Vetterb79480b2013-06-27 17:52:10 +0200531 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200532 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200533
Ville Syrjälä04feced2014-04-03 13:28:33 +0300534 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
535 status_mask & ~PIPESTAT_INT_STATUS_MASK,
536 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
537 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200538 return;
539
Imre Deak755e9012014-02-10 18:42:47 +0200540 if ((pipestat & enable_mask) == 0)
541 return;
542
Imre Deak91d181d2014-02-10 18:42:49 +0200543 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
544
Imre Deak755e9012014-02-10 18:42:47 +0200545 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200546 I915_WRITE(reg, pipestat);
547 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800548}
549
Imre Deak10c59c52014-02-10 18:42:48 +0200550static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
551{
552 u32 enable_mask = status_mask << 16;
553
554 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300555 * On pipe A we don't support the PSR interrupt yet,
556 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200557 */
558 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
559 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300560 /*
561 * On pipe B and C we don't support the PSR interrupt yet, on pipe
562 * A the same bit is for perf counters which we don't use either.
563 */
564 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
565 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200566
567 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
568 SPRITE0_FLIP_DONE_INT_EN_VLV |
569 SPRITE1_FLIP_DONE_INT_EN_VLV);
570 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
571 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
572 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
573 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
574
575 return enable_mask;
576}
577
Imre Deak755e9012014-02-10 18:42:47 +0200578void
579i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
580 u32 status_mask)
581{
582 u32 enable_mask;
583
Wayne Boyer666a4532015-12-09 12:29:35 -0800584 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Imre Deak10c59c52014-02-10 18:42:48 +0200585 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
586 status_mask);
587 else
588 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200589 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
590}
591
592void
593i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
594 u32 status_mask)
595{
596 u32 enable_mask;
597
Wayne Boyer666a4532015-12-09 12:29:35 -0800598 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Imre Deak10c59c52014-02-10 18:42:48 +0200599 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
600 status_mask);
601 else
602 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200603 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
604}
605
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000606/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300607 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Javier Martinez Canillas468f9d22015-10-08 09:54:44 +0200608 * @dev: drm device
Zhao Yakui01c66882009-10-28 05:10:00 +0000609 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300610static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000611{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300612 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000613
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300614 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
615 return;
616
Daniel Vetter13321782014-09-15 14:55:29 +0200617 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000618
Imre Deak755e9012014-02-10 18:42:47 +0200619 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300620 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200621 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200622 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000623
Daniel Vetter13321782014-09-15 14:55:29 +0200624 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000625}
626
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300627/*
628 * This timing diagram depicts the video signal in and
629 * around the vertical blanking period.
630 *
631 * Assumptions about the fictitious mode used in this example:
632 * vblank_start >= 3
633 * vsync_start = vblank_start + 1
634 * vsync_end = vblank_start + 2
635 * vtotal = vblank_start + 3
636 *
637 * start of vblank:
638 * latch double buffered registers
639 * increment frame counter (ctg+)
640 * generate start of vblank interrupt (gen4+)
641 * |
642 * | frame start:
643 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
644 * | may be shifted forward 1-3 extra lines via PIPECONF
645 * | |
646 * | | start of vsync:
647 * | | generate vsync interrupt
648 * | | |
649 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
650 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
651 * ----va---> <-----------------vb--------------------> <--------va-------------
652 * | | <----vs-----> |
653 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
654 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
655 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
656 * | | |
657 * last visible pixel first visible pixel
658 * | increment frame counter (gen3/4)
659 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
660 *
661 * x = horizontal active
662 * _ = horizontal blanking
663 * hs = horizontal sync
664 * va = vertical active
665 * vb = vertical blanking
666 * vs = vertical sync
667 * vbs = vblank_start (number)
668 *
669 * Summary:
670 * - most events happen at the start of horizontal sync
671 * - frame start happens at the start of horizontal blank, 1-4 lines
672 * (depending on PIPECONF settings) after the start of vblank
673 * - gen3/4 pixel and frame counter are synchronized with the start
674 * of horizontal active on the first line of vertical active
675 */
676
Thierry Reding88e72712015-09-24 18:35:31 +0200677static u32 i8xx_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300678{
679 /* Gen2 doesn't have a hardware frame counter */
680 return 0;
681}
682
Keith Packard42f52ef2008-10-18 19:39:29 -0700683/* Called from drm generic code, passed a 'crtc', which
684 * we use as a pipe index
685 */
Thierry Reding88e72712015-09-24 18:35:31 +0200686static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700687{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300688 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200689 i915_reg_t high_frame, low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300690 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100691 struct intel_crtc *intel_crtc =
692 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200693 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700694
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100695 htotal = mode->crtc_htotal;
696 hsync_start = mode->crtc_hsync_start;
697 vbl_start = mode->crtc_vblank_start;
698 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
699 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300700
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300701 /* Convert to pixel count */
702 vbl_start *= htotal;
703
704 /* Start of vblank event occurs at start of hsync */
705 vbl_start -= htotal - hsync_start;
706
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800707 high_frame = PIPEFRAME(pipe);
708 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100709
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700710 /*
711 * High & low register fields aren't synchronized, so make sure
712 * we get a low value that's stable across two reads of the high
713 * register.
714 */
715 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100716 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300717 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100718 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700719 } while (high1 != high2);
720
Chris Wilson5eddb702010-09-11 13:48:45 +0100721 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300722 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100723 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300724
725 /*
726 * The frame counter increments at beginning of active.
727 * Cook up a vblank counter by also checking the pixel
728 * counter against vblank start.
729 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200730 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700731}
732
Dave Airlie974e59b2015-10-30 09:45:33 +1000733static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800734{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300735 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800736
Ville Syrjälä649636e2015-09-22 19:50:01 +0300737 return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800738}
739
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300740/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300741static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
742{
743 struct drm_device *dev = crtc->base.dev;
744 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200745 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300746 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300747 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300748
Ville Syrjälä80715b22014-05-15 20:23:23 +0300749 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300750 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
751 vtotal /= 2;
752
753 if (IS_GEN2(dev))
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300754 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300755 else
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300756 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300757
758 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700759 * On HSW, the DSL reg (0x70000) appears to return 0 if we
760 * read it just before the start of vblank. So try it again
761 * so we don't accidentally end up spanning a vblank frame
762 * increment, causing the pipe_update_end() code to squak at us.
763 *
764 * The nature of this problem means we can't simply check the ISR
765 * bit and return the vblank start value; nor can we use the scanline
766 * debug register in the transcoder as it appears to have the same
767 * problem. We may need to extend this to include other platforms,
768 * but so far testing only shows the problem on HSW.
769 */
Maarten Lankhorstb2916812015-11-03 08:31:41 +0100770 if (HAS_DDI(dev) && !position) {
Jesse Barnes41b578f2015-09-22 12:15:54 -0700771 int i, temp;
772
773 for (i = 0; i < 100; i++) {
774 udelay(1);
775 temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
776 DSL_LINEMASK_GEN3;
777 if (temp != position) {
778 position = temp;
779 break;
780 }
781 }
782 }
783
784 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300785 * See update_scanline_offset() for the details on the
786 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300787 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300788 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300789}
790
Thierry Reding88e72712015-09-24 18:35:31 +0200791static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200792 unsigned int flags, int *vpos, int *hpos,
Ville Syrjälä3bb403b2015-09-14 22:43:44 +0300793 ktime_t *stime, ktime_t *etime,
794 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100795{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300796 struct drm_i915_private *dev_priv = dev->dev_private;
797 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300799 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300800 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100801 bool in_vbl = true;
802 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100803 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100804
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200805 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100806 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800807 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100808 return 0;
809 }
810
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300811 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300812 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300813 vtotal = mode->crtc_vtotal;
814 vbl_start = mode->crtc_vblank_start;
815 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100816
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200817 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
818 vbl_start = DIV_ROUND_UP(vbl_start, 2);
819 vbl_end /= 2;
820 vtotal /= 2;
821 }
822
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300823 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
824
Mario Kleinerad3543e2013-10-30 05:13:08 +0100825 /*
826 * Lock uncore.lock, as we will do multiple timing critical raw
827 * register reads, potentially with preemption disabled, so the
828 * following code must not block on uncore.lock.
829 */
830 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300831
Mario Kleinerad3543e2013-10-30 05:13:08 +0100832 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
833
834 /* Get optional system timestamp before query. */
835 if (stime)
836 *stime = ktime_get();
837
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300838 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100839 /* No obvious pixelcount register. Only query vertical
840 * scanout position from Display scan line register.
841 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300842 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100843 } else {
844 /* Have access to pixelcount since start of frame.
845 * We can split this into vertical and horizontal
846 * scanout position.
847 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300848 position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100849
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300850 /* convert to pixel counts */
851 vbl_start *= htotal;
852 vbl_end *= htotal;
853 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300854
855 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300856 * In interlaced modes, the pixel counter counts all pixels,
857 * so one field will have htotal more pixels. In order to avoid
858 * the reported position from jumping backwards when the pixel
859 * counter is beyond the length of the shorter field, just
860 * clamp the position the length of the shorter field. This
861 * matches how the scanline counter based position works since
862 * the scanline counter doesn't count the two half lines.
863 */
864 if (position >= vtotal)
865 position = vtotal - 1;
866
867 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300868 * Start of vblank interrupt is triggered at start of hsync,
869 * just prior to the first active line of vblank. However we
870 * consider lines to start at the leading edge of horizontal
871 * active. So, should we get here before we've crossed into
872 * the horizontal active of the first line in vblank, we would
873 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
874 * always add htotal-hsync_start to the current pixel position.
875 */
876 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300877 }
878
Mario Kleinerad3543e2013-10-30 05:13:08 +0100879 /* Get optional system timestamp after query. */
880 if (etime)
881 *etime = ktime_get();
882
883 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
884
885 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
886
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300887 in_vbl = position >= vbl_start && position < vbl_end;
888
889 /*
890 * While in vblank, position will be negative
891 * counting up towards 0 at vbl_end. And outside
892 * vblank, position will be positive counting
893 * up since vbl_end.
894 */
895 if (position >= vbl_start)
896 position -= vbl_end;
897 else
898 position += vtotal - vbl_end;
899
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300900 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300901 *vpos = position;
902 *hpos = 0;
903 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100904 *vpos = position / htotal;
905 *hpos = position - (*vpos * htotal);
906 }
907
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100908 /* In vblank? */
909 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200910 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100911
912 return ret;
913}
914
Ville Syrjäläa225f072014-04-29 13:35:45 +0300915int intel_get_crtc_scanline(struct intel_crtc *crtc)
916{
917 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
918 unsigned long irqflags;
919 int position;
920
921 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
922 position = __intel_get_crtc_scanline(crtc);
923 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
924
925 return position;
926}
927
Thierry Reding88e72712015-09-24 18:35:31 +0200928static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100929 int *max_error,
930 struct timeval *vblank_time,
931 unsigned flags)
932{
Chris Wilson4041b852011-01-22 10:07:56 +0000933 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100934
Thierry Reding88e72712015-09-24 18:35:31 +0200935 if (pipe >= INTEL_INFO(dev)->num_pipes) {
936 DRM_ERROR("Invalid crtc %u\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100937 return -EINVAL;
938 }
939
940 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000941 crtc = intel_get_crtc_for_pipe(dev, pipe);
942 if (crtc == NULL) {
Thierry Reding88e72712015-09-24 18:35:31 +0200943 DRM_ERROR("Invalid crtc %u\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000944 return -EINVAL;
945 }
946
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200947 if (!crtc->hwmode.crtc_clock) {
Thierry Reding88e72712015-09-24 18:35:31 +0200948 DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000949 return -EBUSY;
950 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100951
952 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000953 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
954 vblank_time, flags,
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200955 &crtc->hwmode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100956}
957
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200958static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800959{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300960 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000961 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200962 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200963
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200964 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800965
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200966 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
967
Daniel Vetter20e4d402012-08-08 23:35:39 +0200968 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200969
Jesse Barnes7648fa92010-05-20 14:28:11 -0700970 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000971 busy_up = I915_READ(RCPREVBSYTUPAVG);
972 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800973 max_avg = I915_READ(RCBMAXAVG);
974 min_avg = I915_READ(RCBMINAVG);
975
976 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000977 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200978 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
979 new_delay = dev_priv->ips.cur_delay - 1;
980 if (new_delay < dev_priv->ips.max_delay)
981 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000982 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200983 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
984 new_delay = dev_priv->ips.cur_delay + 1;
985 if (new_delay > dev_priv->ips.min_delay)
986 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800987 }
988
Jesse Barnes7648fa92010-05-20 14:28:11 -0700989 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200990 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800991
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200992 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200993
Jesse Barnesf97108d2010-01-29 11:27:07 -0800994 return;
995}
996
Chris Wilson74cdb332015-04-07 16:21:05 +0100997static void notify_ring(struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100998{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100999 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +00001000 return;
1001
John Harrisonbcfcc8b2014-12-05 13:49:36 +00001002 trace_i915_gem_request_notify(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001003
Chris Wilson549f7362010-10-19 11:19:32 +01001004 wake_up_all(&ring->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001005}
1006
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001007static void vlv_c0_read(struct drm_i915_private *dev_priv,
1008 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001009{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001010 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1011 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1012 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001013}
1014
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001015static bool vlv_c0_above(struct drm_i915_private *dev_priv,
1016 const struct intel_rps_ei *old,
1017 const struct intel_rps_ei *now,
1018 int threshold)
Deepak S31685c22014-07-03 17:33:01 -04001019{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001020 u64 time, c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001021 unsigned int mul = 100;
Deepak S31685c22014-07-03 17:33:01 -04001022
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001023 if (old->cz_clock == 0)
1024 return false;
Deepak S31685c22014-07-03 17:33:01 -04001025
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001026 if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
1027 mul <<= 8;
1028
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001029 time = now->cz_clock - old->cz_clock;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001030 time *= threshold * dev_priv->czclk_freq;
Deepak S31685c22014-07-03 17:33:01 -04001031
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001032 /* Workload can be split between render + media, e.g. SwapBuffers
1033 * being blitted in X after being rendered in mesa. To account for
1034 * this we need to combine both engines into our activity counter.
1035 */
1036 c0 = now->render_c0 - old->render_c0;
1037 c0 += now->media_c0 - old->media_c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001038 c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
Deepak S31685c22014-07-03 17:33:01 -04001039
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001040 return c0 >= time;
1041}
Deepak S31685c22014-07-03 17:33:01 -04001042
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001043void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1044{
1045 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
1046 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001047}
1048
1049static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1050{
1051 struct intel_rps_ei now;
1052 u32 events = 0;
1053
Chris Wilson6f4b12f82015-03-18 09:48:23 +00001054 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001055 return 0;
1056
1057 vlv_c0_read(dev_priv, &now);
1058 if (now.cz_clock == 0)
1059 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001060
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001061 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
1062 if (!vlv_c0_above(dev_priv,
1063 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001064 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001065 events |= GEN6_PM_RP_DOWN_THRESHOLD;
1066 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -04001067 }
1068
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001069 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1070 if (vlv_c0_above(dev_priv,
1071 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001072 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001073 events |= GEN6_PM_RP_UP_THRESHOLD;
1074 dev_priv->rps.up_ei = now;
1075 }
1076
1077 return events;
Deepak S31685c22014-07-03 17:33:01 -04001078}
1079
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001080static bool any_waiters(struct drm_i915_private *dev_priv)
1081{
1082 struct intel_engine_cs *ring;
1083 int i;
1084
1085 for_each_ring(ring, dev_priv, i)
1086 if (ring->irq_refcount)
1087 return true;
1088
1089 return false;
1090}
1091
Ben Widawsky4912d042011-04-25 11:25:20 -07001092static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001093{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001094 struct drm_i915_private *dev_priv =
1095 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001096 bool client_boost;
1097 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001098 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001099
Daniel Vetter59cdb632013-07-04 23:35:28 +02001100 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001101 /* Speed up work cancelation during disabling rps interrupts. */
1102 if (!dev_priv->rps.interrupts_enabled) {
1103 spin_unlock_irq(&dev_priv->irq_lock);
1104 return;
1105 }
Imre Deak1f814da2015-12-16 02:52:19 +02001106
1107 /*
1108 * The RPS work is synced during runtime suspend, we don't require a
1109 * wakeref. TODO: instead of disabling the asserts make sure that we
1110 * always hold an RPM reference while the work is running.
1111 */
1112 DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);
1113
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001114 pm_iir = dev_priv->rps.pm_iir;
1115 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001116 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1117 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001118 client_boost = dev_priv->rps.client_boost;
1119 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001120 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001121
Paulo Zanoni60611c12013-08-15 11:50:01 -03001122 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301123 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001124
Chris Wilson8d3afd72015-05-21 21:01:47 +01001125 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Imre Deak1f814da2015-12-16 02:52:19 +02001126 goto out;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001127
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001128 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001129
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001130 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1131
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001132 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001133 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001134 min = dev_priv->rps.min_freq_softlimit;
1135 max = dev_priv->rps.max_freq_softlimit;
1136
1137 if (client_boost) {
1138 new_delay = dev_priv->rps.max_freq_softlimit;
1139 adj = 0;
1140 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001141 if (adj > 0)
1142 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001143 else /* CHV needs even encode values */
1144 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Ville Syrjälä74250342013-06-25 21:38:11 +03001145 /*
1146 * For better performance, jump directly
1147 * to RPe if we're below it.
1148 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001149 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001150 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001151 adj = 0;
1152 }
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001153 } else if (any_waiters(dev_priv)) {
1154 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001155 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001156 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1157 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001158 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001159 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001160 adj = 0;
1161 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1162 if (adj < 0)
1163 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001164 else /* CHV needs even encode values */
1165 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001166 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001167 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001168 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001169
Chris Wilsonedcf2842015-04-07 16:20:29 +01001170 dev_priv->rps.last_adj = adj;
1171
Ben Widawsky79249632012-09-07 19:43:42 -07001172 /* sysfs frequency interfaces may have snuck in while servicing the
1173 * interrupt
1174 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001175 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001176 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301177
Ville Syrjäläffe02b42015-02-02 19:09:50 +02001178 intel_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001179
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001180 mutex_unlock(&dev_priv->rps.hw_lock);
Imre Deak1f814da2015-12-16 02:52:19 +02001181out:
1182 ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001183}
1184
Ben Widawskye3689192012-05-25 16:56:22 -07001185
1186/**
1187 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1188 * occurred.
1189 * @work: workqueue struct
1190 *
1191 * Doesn't actually do anything except notify userspace. As a consequence of
1192 * this event, userspace should try to remap the bad rows since statistically
1193 * it is likely the same row is more likely to go bad again.
1194 */
1195static void ivybridge_parity_work(struct work_struct *work)
1196{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001197 struct drm_i915_private *dev_priv =
1198 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001199 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001200 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001201 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001202 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001203
1204 /* We must turn off DOP level clock gating to access the L3 registers.
1205 * In order to prevent a get/put style interface, acquire struct mutex
1206 * any time we access those registers.
1207 */
1208 mutex_lock(&dev_priv->dev->struct_mutex);
1209
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001210 /* If we've screwed up tracking, just let the interrupt fire again */
1211 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1212 goto out;
1213
Ben Widawskye3689192012-05-25 16:56:22 -07001214 misccpctl = I915_READ(GEN7_MISCCPCTL);
1215 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1216 POSTING_READ(GEN7_MISCCPCTL);
1217
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001218 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001219 i915_reg_t reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001220
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001221 slice--;
1222 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1223 break;
1224
1225 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1226
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02001227 reg = GEN7_L3CDERRST1(slice);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001228
1229 error_status = I915_READ(reg);
1230 row = GEN7_PARITY_ERROR_ROW(error_status);
1231 bank = GEN7_PARITY_ERROR_BANK(error_status);
1232 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1233
1234 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1235 POSTING_READ(reg);
1236
1237 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1238 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1239 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1240 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1241 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1242 parity_event[5] = NULL;
1243
Dave Airlie5bdebb12013-10-11 14:07:25 +10001244 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001245 KOBJ_CHANGE, parity_event);
1246
1247 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1248 slice, row, bank, subbank);
1249
1250 kfree(parity_event[4]);
1251 kfree(parity_event[3]);
1252 kfree(parity_event[2]);
1253 kfree(parity_event[1]);
1254 }
Ben Widawskye3689192012-05-25 16:56:22 -07001255
1256 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1257
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001258out:
1259 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001260 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001261 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001262 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001263
1264 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001265}
1266
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001267static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001268{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001269 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001270
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001271 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001272 return;
1273
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001274 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001275 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001276 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001277
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001278 iir &= GT_PARITY_ERROR(dev);
1279 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1280 dev_priv->l3_parity.which_slice |= 1 << 1;
1281
1282 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1283 dev_priv->l3_parity.which_slice |= 1 << 0;
1284
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001285 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001286}
1287
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001288static void ilk_gt_irq_handler(struct drm_device *dev,
1289 struct drm_i915_private *dev_priv,
1290 u32 gt_iir)
1291{
1292 if (gt_iir &
1293 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001294 notify_ring(&dev_priv->ring[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001295 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001296 notify_ring(&dev_priv->ring[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001297}
1298
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001299static void snb_gt_irq_handler(struct drm_device *dev,
1300 struct drm_i915_private *dev_priv,
1301 u32 gt_iir)
1302{
1303
Ben Widawskycc609d52013-05-28 19:22:29 -07001304 if (gt_iir &
1305 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001306 notify_ring(&dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001307 if (gt_iir & GT_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001308 notify_ring(&dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001309 if (gt_iir & GT_BLT_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001310 notify_ring(&dev_priv->ring[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001311
Ben Widawskycc609d52013-05-28 19:22:29 -07001312 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1313 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001314 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1315 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001316
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001317 if (gt_iir & GT_PARITY_ERROR(dev))
1318 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001319}
1320
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001321static __always_inline void
Daniel Vettere4ba99b2015-10-21 10:20:33 +02001322gen8_cs_irq_handler(struct intel_engine_cs *ring, u32 iir, int test_shift)
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001323{
1324 if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
1325 notify_ring(ring);
1326 if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
1327 intel_lrc_irq_handler(ring);
1328}
1329
Chris Wilson74cdb332015-04-07 16:21:05 +01001330static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001331 u32 master_ctl)
1332{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001333 irqreturn_t ret = IRQ_NONE;
1334
1335 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Nick Hoath5dd280b2015-10-20 10:23:51 +01001336 u32 iir = I915_READ_FW(GEN8_GT_IIR(0));
1337 if (iir) {
1338 I915_WRITE_FW(GEN8_GT_IIR(0), iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001339 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001340
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001341 gen8_cs_irq_handler(&dev_priv->ring[RCS],
1342 iir, GEN8_RCS_IRQ_SHIFT);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001343
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001344 gen8_cs_irq_handler(&dev_priv->ring[BCS],
1345 iir, GEN8_BCS_IRQ_SHIFT);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001346 } else
1347 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1348 }
1349
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001350 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Nick Hoath5dd280b2015-10-20 10:23:51 +01001351 u32 iir = I915_READ_FW(GEN8_GT_IIR(1));
1352 if (iir) {
1353 I915_WRITE_FW(GEN8_GT_IIR(1), iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001354 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001355
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001356 gen8_cs_irq_handler(&dev_priv->ring[VCS],
1357 iir, GEN8_VCS1_IRQ_SHIFT);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001358
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001359 gen8_cs_irq_handler(&dev_priv->ring[VCS2],
1360 iir, GEN8_VCS2_IRQ_SHIFT);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001361 } else
1362 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1363 }
1364
Chris Wilson74cdb332015-04-07 16:21:05 +01001365 if (master_ctl & GEN8_GT_VECS_IRQ) {
Nick Hoath5dd280b2015-10-20 10:23:51 +01001366 u32 iir = I915_READ_FW(GEN8_GT_IIR(3));
1367 if (iir) {
1368 I915_WRITE_FW(GEN8_GT_IIR(3), iir);
Chris Wilson74cdb332015-04-07 16:21:05 +01001369 ret = IRQ_HANDLED;
1370
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001371 gen8_cs_irq_handler(&dev_priv->ring[VECS],
1372 iir, GEN8_VECS_IRQ_SHIFT);
Chris Wilson74cdb332015-04-07 16:21:05 +01001373 } else
1374 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1375 }
1376
Ben Widawsky09610212014-05-15 20:58:08 +03001377 if (master_ctl & GEN8_GT_PM_IRQ) {
Nick Hoath5dd280b2015-10-20 10:23:51 +01001378 u32 iir = I915_READ_FW(GEN8_GT_IIR(2));
1379 if (iir & dev_priv->pm_rps_events) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001380 I915_WRITE_FW(GEN8_GT_IIR(2),
Nick Hoath5dd280b2015-10-20 10:23:51 +01001381 iir & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001382 ret = IRQ_HANDLED;
Nick Hoath5dd280b2015-10-20 10:23:51 +01001383 gen6_rps_irq_handler(dev_priv, iir);
Ben Widawsky09610212014-05-15 20:58:08 +03001384 } else
1385 DRM_ERROR("The master control interrupt lied (PM)!\n");
1386 }
1387
Ben Widawskyabd58f02013-11-02 21:07:09 -07001388 return ret;
1389}
1390
Imre Deak63c88d22015-07-20 14:43:39 -07001391static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1392{
1393 switch (port) {
1394 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001395 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001396 case PORT_B:
1397 return val & PORTB_HOTPLUG_LONG_DETECT;
1398 case PORT_C:
1399 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001400 default:
1401 return false;
1402 }
1403}
1404
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001405static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1406{
1407 switch (port) {
1408 case PORT_E:
1409 return val & PORTE_HOTPLUG_LONG_DETECT;
1410 default:
1411 return false;
1412 }
1413}
1414
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001415static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1416{
1417 switch (port) {
1418 case PORT_A:
1419 return val & PORTA_HOTPLUG_LONG_DETECT;
1420 case PORT_B:
1421 return val & PORTB_HOTPLUG_LONG_DETECT;
1422 case PORT_C:
1423 return val & PORTC_HOTPLUG_LONG_DETECT;
1424 case PORT_D:
1425 return val & PORTD_HOTPLUG_LONG_DETECT;
1426 default:
1427 return false;
1428 }
1429}
1430
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001431static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1432{
1433 switch (port) {
1434 case PORT_A:
1435 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1436 default:
1437 return false;
1438 }
1439}
1440
Jani Nikula676574d2015-05-28 15:43:53 +03001441static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001442{
1443 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001444 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001445 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001446 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001447 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001448 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001449 return val & PORTD_HOTPLUG_LONG_DETECT;
1450 default:
1451 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001452 }
1453}
1454
Jani Nikula676574d2015-05-28 15:43:53 +03001455static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001456{
1457 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001458 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001459 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001460 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001461 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001462 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001463 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1464 default:
1465 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001466 }
1467}
1468
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001469/*
1470 * Get a bit mask of pins that have triggered, and which ones may be long.
1471 * This can be called multiple times with the same masks to accumulate
1472 * hotplug detection results from several registers.
1473 *
1474 * Note that the caller is expected to zero out the masks initially.
1475 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001476static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001477 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001478 const u32 hpd[HPD_NUM_PINS],
1479 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001480{
Jani Nikula8c841e52015-06-18 13:06:17 +03001481 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001482 int i;
1483
Jani Nikula676574d2015-05-28 15:43:53 +03001484 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001485 if ((hpd[i] & hotplug_trigger) == 0)
1486 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001487
Jani Nikula8c841e52015-06-18 13:06:17 +03001488 *pin_mask |= BIT(i);
1489
Imre Deakcc24fcd2015-07-21 15:32:45 -07001490 if (!intel_hpd_pin_to_port(i, &port))
1491 continue;
1492
Imre Deakfd63e2a2015-07-21 15:32:44 -07001493 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001494 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001495 }
1496
1497 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1498 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1499
1500}
1501
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001502static void gmbus_irq_handler(struct drm_device *dev)
1503{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001504 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001505
Daniel Vetter28c70f12012-12-01 13:53:45 +01001506 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001507}
1508
Daniel Vetterce99c252012-12-01 13:53:47 +01001509static void dp_aux_irq_handler(struct drm_device *dev)
1510{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001511 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001512
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001513 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001514}
1515
Shuang He8bf1e9f2013-10-15 18:55:27 +01001516#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001517static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1518 uint32_t crc0, uint32_t crc1,
1519 uint32_t crc2, uint32_t crc3,
1520 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001521{
1522 struct drm_i915_private *dev_priv = dev->dev_private;
1523 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1524 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001525 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001526
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001527 spin_lock(&pipe_crc->lock);
1528
Damien Lespiau0c912c72013-10-15 18:55:37 +01001529 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001530 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001531 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001532 return;
1533 }
1534
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001535 head = pipe_crc->head;
1536 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001537
1538 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001539 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001540 DRM_ERROR("CRC buffer overflowing\n");
1541 return;
1542 }
1543
1544 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001545
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001546 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001547 entry->crc[0] = crc0;
1548 entry->crc[1] = crc1;
1549 entry->crc[2] = crc2;
1550 entry->crc[3] = crc3;
1551 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001552
1553 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001554 pipe_crc->head = head;
1555
1556 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001557
1558 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001559}
Daniel Vetter277de952013-10-18 16:37:07 +02001560#else
1561static inline void
1562display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1563 uint32_t crc0, uint32_t crc1,
1564 uint32_t crc2, uint32_t crc3,
1565 uint32_t crc4) {}
1566#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001567
Daniel Vetter277de952013-10-18 16:37:07 +02001568
1569static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001570{
1571 struct drm_i915_private *dev_priv = dev->dev_private;
1572
Daniel Vetter277de952013-10-18 16:37:07 +02001573 display_pipe_crc_irq_handler(dev, pipe,
1574 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1575 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001576}
1577
Daniel Vetter277de952013-10-18 16:37:07 +02001578static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001579{
1580 struct drm_i915_private *dev_priv = dev->dev_private;
1581
Daniel Vetter277de952013-10-18 16:37:07 +02001582 display_pipe_crc_irq_handler(dev, pipe,
1583 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1584 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1585 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1586 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1587 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001588}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001589
Daniel Vetter277de952013-10-18 16:37:07 +02001590static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001591{
1592 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001593 uint32_t res1, res2;
1594
1595 if (INTEL_INFO(dev)->gen >= 3)
1596 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1597 else
1598 res1 = 0;
1599
1600 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1601 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1602 else
1603 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001604
Daniel Vetter277de952013-10-18 16:37:07 +02001605 display_pipe_crc_irq_handler(dev, pipe,
1606 I915_READ(PIPE_CRC_RES_RED(pipe)),
1607 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1608 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1609 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001610}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001611
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001612/* The RPS events need forcewake, so we add them to a work queue and mask their
1613 * IMR bits until the work is done. Other interrupts can be processed without
1614 * the work queue. */
1615static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001616{
Deepak Sa6706b42014-03-15 20:23:22 +05301617 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001618 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001619 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001620 if (dev_priv->rps.interrupts_enabled) {
1621 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1622 queue_work(dev_priv->wq, &dev_priv->rps.work);
1623 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001624 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001625 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001626
Imre Deakc9a9a262014-11-05 20:48:37 +02001627 if (INTEL_INFO(dev_priv)->gen >= 8)
1628 return;
1629
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001630 if (HAS_VEBOX(dev_priv->dev)) {
1631 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001632 notify_ring(&dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001633
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001634 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1635 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001636 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001637}
1638
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001639static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1640{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001641 if (!drm_handle_vblank(dev, pipe))
1642 return false;
1643
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001644 return true;
1645}
1646
Imre Deakc1874ed2014-02-04 21:35:46 +02001647static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1648{
1649 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001650 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001651 int pipe;
1652
Imre Deak58ead0d2014-02-04 21:35:47 +02001653 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä1ca993d2016-02-18 21:54:26 +02001654
1655 if (!dev_priv->display_irqs_enabled) {
1656 spin_unlock(&dev_priv->irq_lock);
1657 return;
1658 }
1659
Damien Lespiau055e3932014-08-18 13:49:10 +01001660 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001661 i915_reg_t reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001662 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001663
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001664 /*
1665 * PIPESTAT bits get signalled even when the interrupt is
1666 * disabled with the mask bits, and some of the status bits do
1667 * not generate interrupts at all (like the underrun bit). Hence
1668 * we need to be careful that we only handle what we want to
1669 * handle.
1670 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001671
1672 /* fifo underruns are filterered in the underrun handler. */
1673 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001674
1675 switch (pipe) {
1676 case PIPE_A:
1677 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1678 break;
1679 case PIPE_B:
1680 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1681 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001682 case PIPE_C:
1683 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1684 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001685 }
1686 if (iir & iir_bit)
1687 mask |= dev_priv->pipestat_irq_mask[pipe];
1688
1689 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001690 continue;
1691
1692 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001693 mask |= PIPESTAT_INT_ENABLE_MASK;
1694 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001695
1696 /*
1697 * Clear the PIPE*STAT regs before the IIR
1698 */
Imre Deak91d181d2014-02-10 18:42:49 +02001699 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1700 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001701 I915_WRITE(reg, pipe_stats[pipe]);
1702 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001703 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001704
Damien Lespiau055e3932014-08-18 13:49:10 +01001705 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001706 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1707 intel_pipe_handle_vblank(dev, pipe))
1708 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001709
Imre Deak579a9b02014-02-04 21:35:48 +02001710 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001711 intel_prepare_page_flip(dev, pipe);
1712 intel_finish_page_flip(dev, pipe);
1713 }
1714
1715 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1716 i9xx_pipe_crc_irq_handler(dev, pipe);
1717
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001718 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1719 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001720 }
1721
1722 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1723 gmbus_irq_handler(dev);
1724}
1725
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001726static void i9xx_hpd_irq_handler(struct drm_device *dev)
1727{
1728 struct drm_i915_private *dev_priv = dev->dev_private;
1729 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001730 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001731
Jani Nikula0d2e4292015-05-27 15:03:39 +03001732 if (!hotplug_status)
1733 return;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001734
Jani Nikula0d2e4292015-05-27 15:03:39 +03001735 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1736 /*
1737 * Make sure hotplug status is cleared before we clear IIR, or else we
1738 * may miss hotplug events.
1739 */
1740 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001741
Wayne Boyer666a4532015-12-09 12:29:35 -08001742 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikula0d2e4292015-05-27 15:03:39 +03001743 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001744
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001745 if (hotplug_trigger) {
1746 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1747 hotplug_trigger, hpd_status_g4x,
1748 i9xx_port_hotplug_long_detect);
1749
1750 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1751 }
Jani Nikula369712e2015-05-27 15:03:40 +03001752
1753 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1754 dp_aux_irq_handler(dev);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001755 } else {
1756 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001757
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001758 if (hotplug_trigger) {
1759 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Daniel Vetter44cc6c02015-09-30 08:47:41 +02001760 hotplug_trigger, hpd_status_i915,
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001761 i9xx_port_hotplug_long_detect);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001762 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1763 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001764 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001765}
1766
Daniel Vetterff1f5252012-10-02 15:10:55 +02001767static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001768{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001769 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001770 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001771 u32 iir, gt_iir, pm_iir;
1772 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001773
Imre Deak2dd2a882015-02-24 11:14:30 +02001774 if (!intel_irqs_enabled(dev_priv))
1775 return IRQ_NONE;
1776
Imre Deak1f814da2015-12-16 02:52:19 +02001777 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1778 disable_rpm_wakeref_asserts(dev_priv);
1779
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001780 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001781 /* Find, clear, then process each source of interrupt */
1782
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001783 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001784 if (gt_iir)
1785 I915_WRITE(GTIIR, gt_iir);
1786
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001787 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001788 if (pm_iir)
1789 I915_WRITE(GEN6_PMIIR, pm_iir);
1790
1791 iir = I915_READ(VLV_IIR);
1792 if (iir) {
1793 /* Consume port before clearing IIR or we'll miss events */
1794 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1795 i9xx_hpd_irq_handler(dev);
1796 I915_WRITE(VLV_IIR, iir);
1797 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001798
1799 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1800 goto out;
1801
1802 ret = IRQ_HANDLED;
1803
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001804 if (gt_iir)
1805 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001806 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001807 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001808 /* Call regardless, as some status bits might not be
1809 * signalled in iir */
1810 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001811 }
1812
1813out:
Imre Deak1f814da2015-12-16 02:52:19 +02001814 enable_rpm_wakeref_asserts(dev_priv);
1815
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001816 return ret;
1817}
1818
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001819static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1820{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001821 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001822 struct drm_i915_private *dev_priv = dev->dev_private;
1823 u32 master_ctl, iir;
1824 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001825
Imre Deak2dd2a882015-02-24 11:14:30 +02001826 if (!intel_irqs_enabled(dev_priv))
1827 return IRQ_NONE;
1828
Imre Deak1f814da2015-12-16 02:52:19 +02001829 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1830 disable_rpm_wakeref_asserts(dev_priv);
1831
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001832 for (;;) {
1833 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1834 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001835
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001836 if (master_ctl == 0 && iir == 0)
1837 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001838
Oscar Mateo27b6c122014-06-16 16:11:00 +01001839 ret = IRQ_HANDLED;
1840
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001841 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001842
Oscar Mateo27b6c122014-06-16 16:11:00 +01001843 /* Find, clear, then process each source of interrupt */
1844
1845 if (iir) {
1846 /* Consume port before clearing IIR or we'll miss events */
1847 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1848 i9xx_hpd_irq_handler(dev);
1849 I915_WRITE(VLV_IIR, iir);
1850 }
1851
Chris Wilson74cdb332015-04-07 16:21:05 +01001852 gen8_gt_irq_handler(dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001853
Oscar Mateo27b6c122014-06-16 16:11:00 +01001854 /* Call regardless, as some status bits might not be
1855 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001856 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001857
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001858 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1859 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001860 }
1861
Imre Deak1f814da2015-12-16 02:52:19 +02001862 enable_rpm_wakeref_asserts(dev_priv);
1863
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001864 return ret;
1865}
1866
Ville Syrjälä40e56412015-08-27 23:56:10 +03001867static void ibx_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
1868 const u32 hpd[HPD_NUM_PINS])
1869{
1870 struct drm_i915_private *dev_priv = to_i915(dev);
1871 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1872
Jani Nikula6a39d7c2015-11-25 16:47:22 +02001873 /*
1874 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
1875 * unless we touch the hotplug register, even if hotplug_trigger is
1876 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
1877 * errors.
1878 */
Ville Syrjälä40e56412015-08-27 23:56:10 +03001879 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02001880 if (!hotplug_trigger) {
1881 u32 mask = PORTA_HOTPLUG_STATUS_MASK |
1882 PORTD_HOTPLUG_STATUS_MASK |
1883 PORTC_HOTPLUG_STATUS_MASK |
1884 PORTB_HOTPLUG_STATUS_MASK;
1885 dig_hotplug_reg &= ~mask;
1886 }
1887
Ville Syrjälä40e56412015-08-27 23:56:10 +03001888 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02001889 if (!hotplug_trigger)
1890 return;
Ville Syrjälä40e56412015-08-27 23:56:10 +03001891
1892 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1893 dig_hotplug_reg, hpd,
1894 pch_port_hotplug_long_detect);
1895
1896 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1897}
1898
Adam Jackson23e81d62012-06-06 15:45:44 -04001899static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001900{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001901 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001902 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001903 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001904
Jani Nikula6a39d7c2015-11-25 16:47:22 +02001905 ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001906
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001907 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1908 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1909 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001910 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001911 port_name(port));
1912 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001913
Daniel Vetterce99c252012-12-01 13:53:47 +01001914 if (pch_iir & SDE_AUX_MASK)
1915 dp_aux_irq_handler(dev);
1916
Jesse Barnes776ad802011-01-04 15:09:39 -08001917 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001918 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001919
1920 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1921 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1922
1923 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1924 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1925
1926 if (pch_iir & SDE_POISON)
1927 DRM_ERROR("PCH poison interrupt\n");
1928
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001929 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001930 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001931 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1932 pipe_name(pipe),
1933 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001934
1935 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1936 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1937
1938 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1939 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1940
Jesse Barnes776ad802011-01-04 15:09:39 -08001941 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001942 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001943
1944 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001945 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001946}
1947
1948static void ivb_err_int_handler(struct drm_device *dev)
1949{
1950 struct drm_i915_private *dev_priv = dev->dev_private;
1951 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001952 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001953
Paulo Zanonide032bf2013-04-12 17:57:58 -03001954 if (err_int & ERR_INT_POISON)
1955 DRM_ERROR("Poison interrupt\n");
1956
Damien Lespiau055e3932014-08-18 13:49:10 +01001957 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001958 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
1959 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03001960
Daniel Vetter5a69b892013-10-16 22:55:52 +02001961 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1962 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001963 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001964 else
Daniel Vetter277de952013-10-18 16:37:07 +02001965 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001966 }
1967 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001968
Paulo Zanoni86642812013-04-12 17:57:57 -03001969 I915_WRITE(GEN7_ERR_INT, err_int);
1970}
1971
1972static void cpt_serr_int_handler(struct drm_device *dev)
1973{
1974 struct drm_i915_private *dev_priv = dev->dev_private;
1975 u32 serr_int = I915_READ(SERR_INT);
1976
Paulo Zanonide032bf2013-04-12 17:57:58 -03001977 if (serr_int & SERR_INT_POISON)
1978 DRM_ERROR("PCH poison interrupt\n");
1979
Paulo Zanoni86642812013-04-12 17:57:57 -03001980 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001981 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001982
1983 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001984 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001985
1986 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001987 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03001988
1989 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001990}
1991
Adam Jackson23e81d62012-06-06 15:45:44 -04001992static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1993{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001994 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001995 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001996 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001997
Jani Nikula6a39d7c2015-11-25 16:47:22 +02001998 ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001999
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002000 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2001 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2002 SDE_AUDIO_POWER_SHIFT_CPT);
2003 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2004 port_name(port));
2005 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002006
2007 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01002008 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002009
2010 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002011 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002012
2013 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2014 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2015
2016 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2017 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2018
2019 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002020 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002021 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2022 pipe_name(pipe),
2023 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002024
2025 if (pch_iir & SDE_ERROR_CPT)
2026 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002027}
2028
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002029static void spt_irq_handler(struct drm_device *dev, u32 pch_iir)
2030{
2031 struct drm_i915_private *dev_priv = dev->dev_private;
2032 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
2033 ~SDE_PORTE_HOTPLUG_SPT;
2034 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
2035 u32 pin_mask = 0, long_mask = 0;
2036
2037 if (hotplug_trigger) {
2038 u32 dig_hotplug_reg;
2039
2040 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2041 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2042
2043 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2044 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03002045 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002046 }
2047
2048 if (hotplug2_trigger) {
2049 u32 dig_hotplug_reg;
2050
2051 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
2052 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
2053
2054 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
2055 dig_hotplug_reg, hpd_spt,
2056 spt_port_hotplug2_long_detect);
2057 }
2058
2059 if (pin_mask)
2060 intel_hpd_irq_handler(dev, pin_mask, long_mask);
2061
2062 if (pch_iir & SDE_GMBUS_CPT)
2063 gmbus_irq_handler(dev);
2064}
2065
Ville Syrjälä40e56412015-08-27 23:56:10 +03002066static void ilk_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
2067 const u32 hpd[HPD_NUM_PINS])
2068{
2069 struct drm_i915_private *dev_priv = to_i915(dev);
2070 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2071
2072 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2073 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2074
2075 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2076 dig_hotplug_reg, hpd,
2077 ilk_port_hotplug_long_detect);
2078
2079 intel_hpd_irq_handler(dev, pin_mask, long_mask);
2080}
2081
Paulo Zanonic008bc62013-07-12 16:35:10 -03002082static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2083{
2084 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c22013-10-21 18:04:36 +02002085 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03002086 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2087
Ville Syrjälä40e56412015-08-27 23:56:10 +03002088 if (hotplug_trigger)
2089 ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002090
2091 if (de_iir & DE_AUX_CHANNEL_A)
2092 dp_aux_irq_handler(dev);
2093
2094 if (de_iir & DE_GSE)
2095 intel_opregion_asle_intr(dev);
2096
Paulo Zanonic008bc62013-07-12 16:35:10 -03002097 if (de_iir & DE_POISON)
2098 DRM_ERROR("Poison interrupt\n");
2099
Damien Lespiau055e3932014-08-18 13:49:10 +01002100 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002101 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2102 intel_pipe_handle_vblank(dev, pipe))
2103 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002104
Daniel Vetter40da17c22013-10-21 18:04:36 +02002105 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002106 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002107
Daniel Vetter40da17c22013-10-21 18:04:36 +02002108 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2109 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002110
Daniel Vetter40da17c22013-10-21 18:04:36 +02002111 /* plane/pipes map 1:1 on ilk+ */
2112 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2113 intel_prepare_page_flip(dev, pipe);
2114 intel_finish_page_flip_plane(dev, pipe);
2115 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002116 }
2117
2118 /* check event from PCH */
2119 if (de_iir & DE_PCH_EVENT) {
2120 u32 pch_iir = I915_READ(SDEIIR);
2121
2122 if (HAS_PCH_CPT(dev))
2123 cpt_irq_handler(dev, pch_iir);
2124 else
2125 ibx_irq_handler(dev, pch_iir);
2126
2127 /* should clear PCH hotplug event before clear CPU irq */
2128 I915_WRITE(SDEIIR, pch_iir);
2129 }
2130
2131 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2132 ironlake_rps_change_irq_handler(dev);
2133}
2134
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002135static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2136{
2137 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002138 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002139 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2140
Ville Syrjälä40e56412015-08-27 23:56:10 +03002141 if (hotplug_trigger)
2142 ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002143
2144 if (de_iir & DE_ERR_INT_IVB)
2145 ivb_err_int_handler(dev);
2146
2147 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2148 dp_aux_irq_handler(dev);
2149
2150 if (de_iir & DE_GSE_IVB)
2151 intel_opregion_asle_intr(dev);
2152
Damien Lespiau055e3932014-08-18 13:49:10 +01002153 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002154 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2155 intel_pipe_handle_vblank(dev, pipe))
2156 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002157
2158 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002159 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2160 intel_prepare_page_flip(dev, pipe);
2161 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002162 }
2163 }
2164
2165 /* check event from PCH */
2166 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2167 u32 pch_iir = I915_READ(SDEIIR);
2168
2169 cpt_irq_handler(dev, pch_iir);
2170
2171 /* clear PCH hotplug event before clear CPU irq */
2172 I915_WRITE(SDEIIR, pch_iir);
2173 }
2174}
2175
Oscar Mateo72c90f62014-06-16 16:10:57 +01002176/*
2177 * To handle irqs with the minimum potential races with fresh interrupts, we:
2178 * 1 - Disable Master Interrupt Control.
2179 * 2 - Find the source(s) of the interrupt.
2180 * 3 - Clear the Interrupt Identity bits (IIR).
2181 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2182 * 5 - Re-enable Master Interrupt Control.
2183 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002184static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002185{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002186 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002187 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002188 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002189 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002190
Imre Deak2dd2a882015-02-24 11:14:30 +02002191 if (!intel_irqs_enabled(dev_priv))
2192 return IRQ_NONE;
2193
Imre Deak1f814da2015-12-16 02:52:19 +02002194 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2195 disable_rpm_wakeref_asserts(dev_priv);
2196
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002197 /* disable master interrupt before clearing iir */
2198 de_ier = I915_READ(DEIER);
2199 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002200 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002201
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002202 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2203 * interrupts will will be stored on its back queue, and then we'll be
2204 * able to process them after we restore SDEIER (as soon as we restore
2205 * it, we'll get an interrupt if SDEIIR still has something to process
2206 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002207 if (!HAS_PCH_NOP(dev)) {
2208 sde_ier = I915_READ(SDEIER);
2209 I915_WRITE(SDEIER, 0);
2210 POSTING_READ(SDEIER);
2211 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002212
Oscar Mateo72c90f62014-06-16 16:10:57 +01002213 /* Find, clear, then process each source of interrupt */
2214
Chris Wilson0e434062012-05-09 21:45:44 +01002215 gt_iir = I915_READ(GTIIR);
2216 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002217 I915_WRITE(GTIIR, gt_iir);
2218 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002219 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002220 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002221 else
2222 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002223 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002224
2225 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002226 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002227 I915_WRITE(DEIIR, de_iir);
2228 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002229 if (INTEL_INFO(dev)->gen >= 7)
2230 ivb_display_irq_handler(dev, de_iir);
2231 else
2232 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002233 }
2234
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002235 if (INTEL_INFO(dev)->gen >= 6) {
2236 u32 pm_iir = I915_READ(GEN6_PMIIR);
2237 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002238 I915_WRITE(GEN6_PMIIR, pm_iir);
2239 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002240 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002241 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002242 }
2243
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002244 I915_WRITE(DEIER, de_ier);
2245 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002246 if (!HAS_PCH_NOP(dev)) {
2247 I915_WRITE(SDEIER, sde_ier);
2248 POSTING_READ(SDEIER);
2249 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002250
Imre Deak1f814da2015-12-16 02:52:19 +02002251 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2252 enable_rpm_wakeref_asserts(dev_priv);
2253
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002254 return ret;
2255}
2256
Ville Syrjälä40e56412015-08-27 23:56:10 +03002257static void bxt_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
2258 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302259{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002260 struct drm_i915_private *dev_priv = to_i915(dev);
2261 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302262
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002263 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2264 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302265
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002266 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002267 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002268 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002269
Jani Nikula475c2e32015-05-28 15:43:54 +03002270 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302271}
2272
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002273static irqreturn_t
2274gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002275{
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002276 struct drm_device *dev = dev_priv->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002277 irqreturn_t ret = IRQ_NONE;
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002278 u32 iir;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002279 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002280
Ben Widawskyabd58f02013-11-02 21:07:09 -07002281 if (master_ctl & GEN8_DE_MISC_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002282 iir = I915_READ(GEN8_DE_MISC_IIR);
2283 if (iir) {
2284 I915_WRITE(GEN8_DE_MISC_IIR, iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002285 ret = IRQ_HANDLED;
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002286 if (iir & GEN8_DE_MISC_GSE)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002287 intel_opregion_asle_intr(dev);
2288 else
2289 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002290 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002291 else
2292 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002293 }
2294
Daniel Vetter6d766f02013-11-07 14:49:55 +01002295 if (master_ctl & GEN8_DE_PORT_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002296 iir = I915_READ(GEN8_DE_PORT_IIR);
2297 if (iir) {
2298 u32 tmp_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302299 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002300
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002301 I915_WRITE(GEN8_DE_PORT_IIR, iir);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002302 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002303
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002304 tmp_mask = GEN8_AUX_CHANNEL_A;
2305 if (INTEL_INFO(dev_priv)->gen >= 9)
2306 tmp_mask |= GEN9_AUX_CHANNEL_B |
2307 GEN9_AUX_CHANNEL_C |
2308 GEN9_AUX_CHANNEL_D;
2309
2310 if (iir & tmp_mask) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002311 dp_aux_irq_handler(dev);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302312 found = true;
2313 }
2314
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002315 if (IS_BROXTON(dev_priv)) {
2316 tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2317 if (tmp_mask) {
2318 bxt_hpd_irq_handler(dev, tmp_mask, hpd_bxt);
2319 found = true;
2320 }
2321 } else if (IS_BROADWELL(dev_priv)) {
2322 tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2323 if (tmp_mask) {
2324 ilk_hpd_irq_handler(dev, tmp_mask, hpd_bdw);
2325 found = true;
2326 }
Shashank Sharmad04a4922014-08-22 17:40:41 +05302327 }
2328
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002329 if (IS_BROXTON(dev) && (iir & BXT_DE_PORT_GMBUS)) {
Shashank Sharma9e637432014-08-22 17:40:43 +05302330 gmbus_irq_handler(dev);
2331 found = true;
2332 }
2333
Shashank Sharmad04a4922014-08-22 17:40:41 +05302334 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002335 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002336 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002337 else
2338 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002339 }
2340
Damien Lespiau055e3932014-08-18 13:49:10 +01002341 for_each_pipe(dev_priv, pipe) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002342 u32 flip_done, fault_errors;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002343
Daniel Vetterc42664c2013-11-07 11:05:40 +01002344 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2345 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002346
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002347 iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2348 if (!iir) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07002349 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002350 continue;
2351 }
2352
2353 ret = IRQ_HANDLED;
2354 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2355
2356 if (iir & GEN8_PIPE_VBLANK &&
2357 intel_pipe_handle_vblank(dev, pipe))
2358 intel_check_page_flip(dev, pipe);
2359
2360 flip_done = iir;
2361 if (INTEL_INFO(dev_priv)->gen >= 9)
2362 flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2363 else
2364 flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2365
2366 if (flip_done) {
2367 intel_prepare_page_flip(dev, pipe);
2368 intel_finish_page_flip_plane(dev, pipe);
2369 }
2370
2371 if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
2372 hsw_pipe_crc_irq_handler(dev, pipe);
2373
2374 if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2375 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2376
2377 fault_errors = iir;
2378 if (INTEL_INFO(dev_priv)->gen >= 9)
2379 fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2380 else
2381 fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2382
2383 if (fault_errors)
2384 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2385 pipe_name(pipe),
2386 fault_errors);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002387 }
2388
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302389 if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2390 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002391 /*
2392 * FIXME(BDW): Assume for now that the new interrupt handling
2393 * scheme also closed the SDE interrupt handling race we've seen
2394 * on older pch-split platforms. But this needs testing.
2395 */
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002396 iir = I915_READ(SDEIIR);
2397 if (iir) {
2398 I915_WRITE(SDEIIR, iir);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002399 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002400
2401 if (HAS_PCH_SPT(dev_priv))
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002402 spt_irq_handler(dev, iir);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002403 else
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002404 cpt_irq_handler(dev, iir);
Jani Nikula2dfb0b82016-01-07 10:29:10 +02002405 } else {
2406 /*
2407 * Like on previous PCH there seems to be something
2408 * fishy going on with forwarding PCH interrupts.
2409 */
2410 DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
2411 }
Daniel Vetter92d03a82013-11-07 11:05:43 +01002412 }
2413
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002414 return ret;
2415}
2416
2417static irqreturn_t gen8_irq_handler(int irq, void *arg)
2418{
2419 struct drm_device *dev = arg;
2420 struct drm_i915_private *dev_priv = dev->dev_private;
2421 u32 master_ctl;
2422 irqreturn_t ret;
2423
2424 if (!intel_irqs_enabled(dev_priv))
2425 return IRQ_NONE;
2426
2427 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2428 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2429 if (!master_ctl)
2430 return IRQ_NONE;
2431
2432 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2433
2434 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2435 disable_rpm_wakeref_asserts(dev_priv);
2436
2437 /* Find, clear, then process each source of interrupt */
2438 ret = gen8_gt_irq_handler(dev_priv, master_ctl);
2439 ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2440
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002441 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2442 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002443
Imre Deak1f814da2015-12-16 02:52:19 +02002444 enable_rpm_wakeref_asserts(dev_priv);
2445
Ben Widawskyabd58f02013-11-02 21:07:09 -07002446 return ret;
2447}
2448
Daniel Vetter17e1df02013-09-08 21:57:13 +02002449static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2450 bool reset_completed)
2451{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002452 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002453 int i;
2454
2455 /*
2456 * Notify all waiters for GPU completion events that reset state has
2457 * been changed, and that they need to restart their wait after
2458 * checking for potential errors (and bail out to drop locks if there is
2459 * a gpu reset pending so that i915_error_work_func can acquire them).
2460 */
2461
2462 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2463 for_each_ring(ring, dev_priv, i)
2464 wake_up_all(&ring->irq_queue);
2465
2466 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2467 wake_up_all(&dev_priv->pending_flip_queue);
2468
2469 /*
2470 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2471 * reset state is cleared.
2472 */
2473 if (reset_completed)
2474 wake_up_all(&dev_priv->gpu_error.reset_queue);
2475}
2476
Jesse Barnes8a905232009-07-11 16:48:03 -04002477/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002478 * i915_reset_and_wakeup - do process context error handling work
Javier Martinez Canillas468f9d22015-10-08 09:54:44 +02002479 * @dev: drm device
Jesse Barnes8a905232009-07-11 16:48:03 -04002480 *
2481 * Fire an error uevent so userspace can see that a hang or error
2482 * was detected.
2483 */
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002484static void i915_reset_and_wakeup(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002485{
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002486 struct drm_i915_private *dev_priv = to_i915(dev);
2487 struct i915_gpu_error *error = &dev_priv->gpu_error;
Ben Widawskycce723e2013-07-19 09:16:42 -07002488 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2489 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2490 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002491 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002492
Dave Airlie5bdebb12013-10-11 14:07:25 +10002493 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002494
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002495 /*
2496 * Note that there's only one work item which does gpu resets, so we
2497 * need not worry about concurrent gpu resets potentially incrementing
2498 * error->reset_counter twice. We only need to take care of another
2499 * racing irq/hangcheck declaring the gpu dead for a second time. A
2500 * quick check for that is good enough: schedule_work ensures the
2501 * correct ordering between hang detection and this work item, and since
2502 * the reset in-progress bit is only ever set by code outside of this
2503 * work we don't need to worry about any other races.
2504 */
2505 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002506 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002507 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002508 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002509
Daniel Vetter17e1df02013-09-08 21:57:13 +02002510 /*
Imre Deakf454c692014-04-23 01:09:04 +03002511 * In most cases it's guaranteed that we get here with an RPM
2512 * reference held, for example because there is a pending GPU
2513 * request that won't finish until the reset is done. This
2514 * isn't the case at least when we get here by doing a
2515 * simulated reset via debugs, so get an RPM reference.
2516 */
2517 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002518
2519 intel_prepare_reset(dev);
2520
Imre Deakf454c692014-04-23 01:09:04 +03002521 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002522 * All state reset _must_ be completed before we update the
2523 * reset counter, for otherwise waiters might miss the reset
2524 * pending state and not properly drop locks, resulting in
2525 * deadlocks with the reset work.
2526 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002527 ret = i915_reset(dev);
2528
Ville Syrjälä75147472014-11-24 18:28:11 +02002529 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002530
Imre Deakf454c692014-04-23 01:09:04 +03002531 intel_runtime_pm_put(dev_priv);
2532
Daniel Vetterf69061b2012-12-06 09:01:42 +01002533 if (ret == 0) {
2534 /*
2535 * After all the gem state is reset, increment the reset
2536 * counter and wake up everyone waiting for the reset to
2537 * complete.
2538 *
2539 * Since unlock operations are a one-sided barrier only,
2540 * we need to insert a barrier here to order any seqno
2541 * updates before
2542 * the counter increment.
2543 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002544 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002545 atomic_inc(&dev_priv->gpu_error.reset_counter);
2546
Dave Airlie5bdebb12013-10-11 14:07:25 +10002547 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002548 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002549 } else {
Peter Zijlstra805de8f42015-04-24 01:12:32 +02002550 atomic_or(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002551 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002552
Daniel Vetter17e1df02013-09-08 21:57:13 +02002553 /*
2554 * Note: The wake_up also serves as a memory barrier so that
2555 * waiters see the update value of the reset counter atomic_t.
2556 */
2557 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002558 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002559}
2560
Chris Wilson35aed2e2010-05-27 13:18:12 +01002561static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002562{
2563 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002564 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002565 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002566 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002567
Chris Wilson35aed2e2010-05-27 13:18:12 +01002568 if (!eir)
2569 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002570
Joe Perchesa70491c2012-03-18 13:00:11 -07002571 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002572
Ben Widawskybd9854f2012-08-23 15:18:09 -07002573 i915_get_extra_instdone(dev, instdone);
2574
Jesse Barnes8a905232009-07-11 16:48:03 -04002575 if (IS_G4X(dev)) {
2576 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2577 u32 ipeir = I915_READ(IPEIR_I965);
2578
Joe Perchesa70491c2012-03-18 13:00:11 -07002579 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2580 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002581 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2582 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002583 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002584 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002585 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002586 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002587 }
2588 if (eir & GM45_ERROR_PAGE_TABLE) {
2589 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002590 pr_err("page table error\n");
2591 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002592 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002593 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002594 }
2595 }
2596
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002597 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002598 if (eir & I915_ERROR_PAGE_TABLE) {
2599 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002600 pr_err("page table error\n");
2601 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002602 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002603 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002604 }
2605 }
2606
2607 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002608 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002609 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002610 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002611 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002612 /* pipestat has already been acked */
2613 }
2614 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002615 pr_err("instruction error\n");
2616 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002617 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2618 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002619 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002620 u32 ipeir = I915_READ(IPEIR);
2621
Joe Perchesa70491c2012-03-18 13:00:11 -07002622 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2623 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002624 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002625 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002626 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002627 } else {
2628 u32 ipeir = I915_READ(IPEIR_I965);
2629
Joe Perchesa70491c2012-03-18 13:00:11 -07002630 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2631 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002632 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002633 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002634 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002635 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002636 }
2637 }
2638
2639 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002640 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002641 eir = I915_READ(EIR);
2642 if (eir) {
2643 /*
2644 * some errors might have become stuck,
2645 * mask them.
2646 */
2647 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2648 I915_WRITE(EMR, I915_READ(EMR) | eir);
2649 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2650 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002651}
2652
2653/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002654 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002655 * @dev: drm device
2656 *
Javier Martinez Canillasaafd8582015-10-08 09:57:49 +02002657 * Do some basic checking of register state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002658 * dump it to the syslog. Also call i915_capture_error_state() to make
2659 * sure we get a record and make it available in debugfs. Fire a uevent
2660 * so userspace knows something bad happened (should trigger collection
2661 * of a ring dump etc.).
2662 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002663void i915_handle_error(struct drm_device *dev, bool wedged,
2664 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002665{
2666 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002667 va_list args;
2668 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002669
Mika Kuoppala58174462014-02-25 17:11:26 +02002670 va_start(args, fmt);
2671 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2672 va_end(args);
2673
2674 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002675 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002676
Ben Gamariba1234d2009-09-14 17:48:47 -04002677 if (wedged) {
Peter Zijlstra805de8f42015-04-24 01:12:32 +02002678 atomic_or(I915_RESET_IN_PROGRESS_FLAG,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002679 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002680
Ben Gamari11ed50e2009-09-14 17:48:45 -04002681 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002682 * Wakeup waiting processes so that the reset function
2683 * i915_reset_and_wakeup doesn't deadlock trying to grab
2684 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002685 * processes will see a reset in progress and back off,
2686 * releasing their locks and then wait for the reset completion.
2687 * We must do this for _all_ gpu waiters that might hold locks
2688 * that the reset work needs to acquire.
2689 *
2690 * Note: The wake_up serves as the required memory barrier to
2691 * ensure that the waiters see the updated value of the reset
2692 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002693 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002694 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002695 }
2696
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002697 i915_reset_and_wakeup(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002698}
2699
Keith Packard42f52ef2008-10-18 19:39:29 -07002700/* Called from drm generic code, passed 'crtc' which
2701 * we use as a pipe index
2702 */
Thierry Reding88e72712015-09-24 18:35:31 +02002703static int i915_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002704{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002705 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002706 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002707
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002708 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002709 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002710 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002711 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002712 else
Keith Packard7c463582008-11-04 02:03:27 -08002713 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002714 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002715 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002716
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002717 return 0;
2718}
2719
Thierry Reding88e72712015-09-24 18:35:31 +02002720static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002721{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002722 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002723 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002724 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002725 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002726
Jesse Barnesf796cf82011-04-07 13:58:17 -07002727 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002728 ilk_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002729 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2730
2731 return 0;
2732}
2733
Thierry Reding88e72712015-09-24 18:35:31 +02002734static int valleyview_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002735{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002736 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002737 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002738
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002739 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002740 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002741 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002742 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2743
2744 return 0;
2745}
2746
Thierry Reding88e72712015-09-24 18:35:31 +02002747static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002748{
2749 struct drm_i915_private *dev_priv = dev->dev_private;
2750 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002751
Ben Widawskyabd58f02013-11-02 21:07:09 -07002752 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002753 bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002754 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002755
Ben Widawskyabd58f02013-11-02 21:07:09 -07002756 return 0;
2757}
2758
Keith Packard42f52ef2008-10-18 19:39:29 -07002759/* Called from drm generic code, passed 'crtc' which
2760 * we use as a pipe index
2761 */
Thierry Reding88e72712015-09-24 18:35:31 +02002762static void i915_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002763{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002764 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002765 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002766
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002767 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002768 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002769 PIPE_VBLANK_INTERRUPT_STATUS |
2770 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002771 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2772}
2773
Thierry Reding88e72712015-09-24 18:35:31 +02002774static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002775{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002776 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002777 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002778 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002779 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002780
2781 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002782 ilk_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002783 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2784}
2785
Thierry Reding88e72712015-09-24 18:35:31 +02002786static void valleyview_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002787{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002788 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002789 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002790
2791 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002792 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002793 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002794 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2795}
2796
Thierry Reding88e72712015-09-24 18:35:31 +02002797static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002798{
2799 struct drm_i915_private *dev_priv = dev->dev_private;
2800 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002801
Ben Widawskyabd58f02013-11-02 21:07:09 -07002802 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002803 bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002804 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2805}
2806
Chris Wilson9107e9d2013-06-10 11:20:20 +01002807static bool
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002808ring_idle(struct intel_engine_cs *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002809{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002810 return (list_empty(&ring->request_list) ||
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002811 i915_seqno_passed(seqno, ring->last_submitted_seqno));
Ben Gamarif65d9422009-09-14 17:48:44 -04002812}
2813
Daniel Vettera028c4b2014-03-15 00:08:56 +01002814static bool
2815ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2816{
2817 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002818 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002819 } else {
2820 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2821 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2822 MI_SEMAPHORE_REGISTER);
2823 }
2824}
2825
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002826static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002827semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002828{
2829 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002830 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002831 int i;
2832
2833 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002834 for_each_ring(signaller, dev_priv, i) {
2835 if (ring == signaller)
2836 continue;
2837
2838 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2839 return signaller;
2840 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002841 } else {
2842 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2843
2844 for_each_ring(signaller, dev_priv, i) {
2845 if(ring == signaller)
2846 continue;
2847
Ben Widawskyebc348b2014-04-29 14:52:28 -07002848 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002849 return signaller;
2850 }
2851 }
2852
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002853 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2854 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002855
2856 return NULL;
2857}
2858
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002859static struct intel_engine_cs *
2860semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002861{
2862 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002863 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002864 u64 offset = 0;
2865 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002866
Tomas Elf381e8ae2015-10-08 19:31:33 +01002867 /*
2868 * This function does not support execlist mode - any attempt to
2869 * proceed further into this function will result in a kernel panic
2870 * when dereferencing ring->buffer, which is not set up in execlist
2871 * mode.
2872 *
2873 * The correct way of doing it would be to derive the currently
2874 * executing ring buffer from the current context, which is derived
2875 * from the currently running request. Unfortunately, to get the
2876 * current request we would have to grab the struct_mutex before doing
2877 * anything else, which would be ill-advised since some other thread
2878 * might have grabbed it already and managed to hang itself, causing
2879 * the hang checker to deadlock.
2880 *
2881 * Therefore, this function does not support execlist mode in its
2882 * current form. Just return NULL and move on.
2883 */
2884 if (ring->buffer == NULL)
2885 return NULL;
2886
Chris Wilsona24a11e2013-03-14 17:52:05 +02002887 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002888 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002889 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002890
Daniel Vetter88fe4292014-03-15 00:08:55 +01002891 /*
2892 * HEAD is likely pointing to the dword after the actual command,
2893 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002894 * or 4 dwords depending on the semaphore wait command size.
2895 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002896 * point at at batch, and semaphores are always emitted into the
2897 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002898 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002899 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002900 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002901
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002902 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002903 /*
2904 * Be paranoid and presume the hw has gone off into the wild -
2905 * our ring is smaller than what the hardware (and hence
2906 * HEAD_ADDR) allows. Also handles wrap-around.
2907 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002908 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002909
2910 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002911 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002912 if (cmd == ipehr)
2913 break;
2914
Daniel Vetter88fe4292014-03-15 00:08:55 +01002915 head -= 4;
2916 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002917
Daniel Vetter88fe4292014-03-15 00:08:55 +01002918 if (!i)
2919 return NULL;
2920
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002921 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002922 if (INTEL_INFO(ring->dev)->gen >= 8) {
2923 offset = ioread32(ring->buffer->virtual_start + head + 12);
2924 offset <<= 32;
2925 offset = ioread32(ring->buffer->virtual_start + head + 8);
2926 }
2927 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002928}
2929
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002930static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002931{
2932 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002933 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002934 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002935
Chris Wilson4be17382014-06-06 10:22:29 +01002936 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002937
2938 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002939 if (signaller == NULL)
2940 return -1;
2941
2942 /* Prevent pathological recursion due to driver bugs */
2943 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01002944 return -1;
2945
Chris Wilson4be17382014-06-06 10:22:29 +01002946 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2947 return 1;
2948
Chris Wilsona0d036b2014-07-19 12:40:42 +01002949 /* cursory check for an unkickable deadlock */
2950 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2951 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002952 return -1;
2953
2954 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002955}
2956
2957static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2958{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002959 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002960 int i;
2961
2962 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01002963 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002964}
2965
Mika Kuoppala61642ff2015-12-01 17:56:12 +02002966static bool subunits_stuck(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002967{
Mika Kuoppala61642ff2015-12-01 17:56:12 +02002968 u32 instdone[I915_NUM_INSTDONE_REG];
2969 bool stuck;
2970 int i;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002971
Mika Kuoppala61642ff2015-12-01 17:56:12 +02002972 if (ring->id != RCS)
2973 return true;
2974
2975 i915_get_extra_instdone(ring->dev, instdone);
2976
2977 /* There might be unstable subunit states even when
2978 * actual head is not moving. Filter out the unstable ones by
2979 * accumulating the undone -> done transitions and only
2980 * consider those as progress.
2981 */
2982 stuck = true;
2983 for (i = 0; i < I915_NUM_INSTDONE_REG; i++) {
2984 const u32 tmp = instdone[i] | ring->hangcheck.instdone[i];
2985
2986 if (tmp != ring->hangcheck.instdone[i])
2987 stuck = false;
2988
2989 ring->hangcheck.instdone[i] |= tmp;
2990 }
2991
2992 return stuck;
2993}
2994
2995static enum intel_ring_hangcheck_action
2996head_stuck(struct intel_engine_cs *ring, u64 acthd)
2997{
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002998 if (acthd != ring->hangcheck.acthd) {
Mika Kuoppala61642ff2015-12-01 17:56:12 +02002999
3000 /* Clear subunit states on head movement */
3001 memset(ring->hangcheck.instdone, 0,
3002 sizeof(ring->hangcheck.instdone));
3003
Mika Kuoppala24a65e62016-03-02 16:48:29 +02003004 return HANGCHECK_ACTIVE;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003005 }
Chris Wilson6274f212013-06-10 11:20:21 +01003006
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003007 if (!subunits_stuck(ring))
3008 return HANGCHECK_ACTIVE;
3009
3010 return HANGCHECK_HUNG;
3011}
3012
3013static enum intel_ring_hangcheck_action
3014ring_stuck(struct intel_engine_cs *ring, u64 acthd)
3015{
3016 struct drm_device *dev = ring->dev;
3017 struct drm_i915_private *dev_priv = dev->dev_private;
3018 enum intel_ring_hangcheck_action ha;
3019 u32 tmp;
3020
3021 ha = head_stuck(ring, acthd);
3022 if (ha != HANGCHECK_HUNG)
3023 return ha;
3024
Chris Wilson9107e9d2013-06-10 11:20:20 +01003025 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003026 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003027
3028 /* Is the chip hanging on a WAIT_FOR_EVENT?
3029 * If so we can simply poke the RB_WAIT bit
3030 * and break the hang. This should work on
3031 * all but the second generation chipsets.
3032 */
3033 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003034 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02003035 i915_handle_error(dev, false,
3036 "Kicking stuck wait on %s",
3037 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003038 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003039 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003040 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02003041
Chris Wilson6274f212013-06-10 11:20:21 +01003042 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
3043 switch (semaphore_passed(ring)) {
3044 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003045 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003046 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02003047 i915_handle_error(dev, false,
3048 "Kicking stuck semaphore on %s",
3049 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01003050 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003051 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003052 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003053 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01003054 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003055 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03003056
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003057 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03003058}
3059
Chris Wilson737b1502015-01-26 18:03:03 +02003060/*
Ben Gamarif65d9422009-09-14 17:48:44 -04003061 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003062 * batchbuffers in a long time. We keep track per ring seqno progress and
3063 * if there are no progress, hangcheck score for that ring is increased.
3064 * Further, acthd is inspected to see if the ring is stuck. On stuck case
3065 * we kick the ring. If we see no progress on three subsequent calls
3066 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04003067 */
Chris Wilson737b1502015-01-26 18:03:03 +02003068static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04003069{
Chris Wilson737b1502015-01-26 18:03:03 +02003070 struct drm_i915_private *dev_priv =
3071 container_of(work, typeof(*dev_priv),
3072 gpu_error.hangcheck_work.work);
3073 struct drm_device *dev = dev_priv->dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003074 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01003075 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003076 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003077 bool stuck[I915_NUM_RINGS] = { 0 };
3078#define BUSY 1
3079#define KICK 5
3080#define HUNG 20
Mika Kuoppala24a65e62016-03-02 16:48:29 +02003081#define ACTIVE_DECAY 15
Chris Wilson893eead2010-10-27 14:44:35 +01003082
Jani Nikulad330a952014-01-21 11:24:25 +02003083 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07003084 return;
3085
Imre Deak1f814da2015-12-16 02:52:19 +02003086 /*
3087 * The hangcheck work is synced during runtime suspend, we don't
3088 * require a wakeref. TODO: instead of disabling the asserts make
3089 * sure that we hold a reference when this work is running.
3090 */
3091 DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);
3092
Mika Kuoppala75714942015-12-16 09:26:48 +02003093 /* As enabling the GPU requires fairly extensive mmio access,
3094 * periodically arm the mmio checker to see if we are triggering
3095 * any invalid access.
3096 */
3097 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
3098
Chris Wilsonb4519512012-05-11 14:29:30 +01003099 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00003100 u64 acthd;
3101 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003102 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01003103
Chris Wilson6274f212013-06-10 11:20:21 +01003104 semaphore_clear_deadlocks(dev_priv);
3105
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003106 seqno = ring->get_seqno(ring, false);
3107 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01003108
Chris Wilson9107e9d2013-06-10 11:20:20 +01003109 if (ring->hangcheck.seqno == seqno) {
Tomas Elf94f7bbe2015-07-09 15:30:57 +01003110 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003111 ring->hangcheck.action = HANGCHECK_IDLE;
3112
Chris Wilson9107e9d2013-06-10 11:20:20 +01003113 if (waitqueue_active(&ring->irq_queue)) {
3114 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01003115 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01003116 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
3117 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
3118 ring->name);
3119 else
3120 DRM_INFO("Fake missed irq on %s\n",
3121 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01003122 wake_up_all(&ring->irq_queue);
3123 }
3124 /* Safeguard against driver failure */
3125 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003126 } else
3127 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003128 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01003129 /* We always increment the hangcheck score
3130 * if the ring is busy and still processing
3131 * the same request, so that no single request
3132 * can run indefinitely (such as a chain of
3133 * batches). The only time we do not increment
3134 * the hangcheck score on this ring, if this
3135 * ring is in a legitimate wait for another
3136 * ring. In that case the waiting ring is a
3137 * victim and we want to be sure we catch the
3138 * right culprit. Then every time we do kick
3139 * the ring, add a small increment to the
3140 * score so that we can catch a batch that is
3141 * being repeatedly kicked and so responsible
3142 * for stalling the machine.
3143 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003144 ring->hangcheck.action = ring_stuck(ring,
3145 acthd);
3146
3147 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003148 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003149 case HANGCHECK_WAIT:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003150 break;
Mika Kuoppala24a65e62016-03-02 16:48:29 +02003151 case HANGCHECK_ACTIVE:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003152 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01003153 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003154 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003155 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003156 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003157 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003158 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003159 stuck[i] = true;
3160 break;
3161 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003162 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003163 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03003164 ring->hangcheck.action = HANGCHECK_ACTIVE;
3165
Chris Wilson9107e9d2013-06-10 11:20:20 +01003166 /* Gradually reduce the count so that we catch DoS
3167 * attempts across multiple batches.
3168 */
3169 if (ring->hangcheck.score > 0)
Mika Kuoppala24a65e62016-03-02 16:48:29 +02003170 ring->hangcheck.score -= ACTIVE_DECAY;
3171 if (ring->hangcheck.score < 0)
3172 ring->hangcheck.score = 0;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003173
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003174 /* Clear head and subunit states on seqno movement */
Mika Kuoppala24a65e62016-03-02 16:48:29 +02003175 ring->hangcheck.acthd = 0;
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003176
3177 memset(ring->hangcheck.instdone, 0,
3178 sizeof(ring->hangcheck.instdone));
Chris Wilsond1e61e72012-04-10 17:00:41 +01003179 }
3180
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003181 ring->hangcheck.seqno = seqno;
3182 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003183 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003184 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003185
Mika Kuoppala92cab732013-05-24 17:16:07 +03003186 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003187 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003188 DRM_INFO("%s on %s\n",
3189 stuck[i] ? "stuck" : "no progress",
3190 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01003191 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03003192 }
3193 }
3194
Imre Deak1f814da2015-12-16 02:52:19 +02003195 if (rings_hung) {
3196 i915_handle_error(dev, true, "Ring hung");
3197 goto out;
3198 }
Ben Gamarif65d9422009-09-14 17:48:44 -04003199
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003200 if (busy_count)
3201 /* Reset timer case chip hangs without another request
3202 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003203 i915_queue_hangcheck(dev);
Imre Deak1f814da2015-12-16 02:52:19 +02003204
3205out:
3206 ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003207}
3208
3209void i915_queue_hangcheck(struct drm_device *dev)
3210{
Chris Wilson737b1502015-01-26 18:03:03 +02003211 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00003212
Jani Nikulad330a952014-01-21 11:24:25 +02003213 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003214 return;
3215
Chris Wilson737b1502015-01-26 18:03:03 +02003216 /* Don't continually defer the hangcheck so that it is always run at
3217 * least once after work has been scheduled on any ring. Otherwise,
3218 * we will ignore a hung ring if a second ring is kept busy.
3219 */
3220
3221 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3222 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003223}
3224
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003225static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003226{
3227 struct drm_i915_private *dev_priv = dev->dev_private;
3228
3229 if (HAS_PCH_NOP(dev))
3230 return;
3231
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003232 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003233
3234 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3235 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003236}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003237
Paulo Zanoni622364b2014-04-01 15:37:22 -03003238/*
3239 * SDEIER is also touched by the interrupt handler to work around missed PCH
3240 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3241 * instead we unconditionally enable all PCH interrupt sources here, but then
3242 * only unmask them as needed with SDEIMR.
3243 *
3244 * This function needs to be called before interrupts are enabled.
3245 */
3246static void ibx_irq_pre_postinstall(struct drm_device *dev)
3247{
3248 struct drm_i915_private *dev_priv = dev->dev_private;
3249
3250 if (HAS_PCH_NOP(dev))
3251 return;
3252
3253 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003254 I915_WRITE(SDEIER, 0xffffffff);
3255 POSTING_READ(SDEIER);
3256}
3257
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003258static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003259{
3260 struct drm_i915_private *dev_priv = dev->dev_private;
3261
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003262 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003263 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003264 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003265}
3266
Linus Torvalds1da177e2005-04-16 15:20:36 -07003267/* drm_dma.h hooks
3268*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003269static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003270{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003271 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003272
Paulo Zanoni0c841212014-04-01 15:37:27 -03003273 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003274
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003275 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003276 if (IS_GEN7(dev))
3277 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003278
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003279 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003280
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003281 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003282}
3283
Ville Syrjälä70591a42014-10-30 19:42:58 +02003284static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3285{
3286 enum pipe pipe;
3287
Egbert Eich0706f172015-09-23 16:15:27 +02003288 i915_hotplug_interrupt_update(dev_priv, 0xFFFFFFFF, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02003289 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3290
3291 for_each_pipe(dev_priv, pipe)
3292 I915_WRITE(PIPESTAT(pipe), 0xffff);
3293
3294 GEN5_IRQ_RESET(VLV_);
3295}
3296
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003297static void valleyview_irq_preinstall(struct drm_device *dev)
3298{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003299 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003300
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003301 /* VLV magic */
3302 I915_WRITE(VLV_IMR, 0);
3303 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3304 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3305 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3306
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003307 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003308
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02003309 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003310
Ville Syrjälä70591a42014-10-30 19:42:58 +02003311 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003312}
3313
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003314static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3315{
3316 GEN8_IRQ_RESET_NDX(GT, 0);
3317 GEN8_IRQ_RESET_NDX(GT, 1);
3318 GEN8_IRQ_RESET_NDX(GT, 2);
3319 GEN8_IRQ_RESET_NDX(GT, 3);
3320}
3321
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003322static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003323{
3324 struct drm_i915_private *dev_priv = dev->dev_private;
3325 int pipe;
3326
Ben Widawskyabd58f02013-11-02 21:07:09 -07003327 I915_WRITE(GEN8_MASTER_IRQ, 0);
3328 POSTING_READ(GEN8_MASTER_IRQ);
3329
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003330 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003331
Damien Lespiau055e3932014-08-18 13:49:10 +01003332 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003333 if (intel_display_power_is_enabled(dev_priv,
3334 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003335 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003336
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003337 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3338 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3339 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003340
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303341 if (HAS_PCH_SPLIT(dev))
3342 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003343}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003344
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003345void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3346 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003347{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003348 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003349 enum pipe pipe;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003350
Daniel Vetter13321782014-09-15 14:55:29 +02003351 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003352 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3353 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3354 dev_priv->de_irq_mask[pipe],
3355 ~dev_priv->de_irq_mask[pipe] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003356 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003357}
3358
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003359void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3360 unsigned int pipe_mask)
3361{
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003362 enum pipe pipe;
3363
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003364 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003365 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3366 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003367 spin_unlock_irq(&dev_priv->irq_lock);
3368
3369 /* make sure we're done processing display irqs */
3370 synchronize_irq(dev_priv->dev->irq);
3371}
3372
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003373static void cherryview_irq_preinstall(struct drm_device *dev)
3374{
3375 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003376
3377 I915_WRITE(GEN8_MASTER_IRQ, 0);
3378 POSTING_READ(GEN8_MASTER_IRQ);
3379
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003380 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003381
3382 GEN5_IRQ_RESET(GEN8_PCU_);
3383
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003384 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3385
Ville Syrjälä70591a42014-10-30 19:42:58 +02003386 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003387}
3388
Ville Syrjälä87a02102015-08-27 23:55:57 +03003389static u32 intel_hpd_enabled_irqs(struct drm_device *dev,
3390 const u32 hpd[HPD_NUM_PINS])
3391{
3392 struct drm_i915_private *dev_priv = to_i915(dev);
3393 struct intel_encoder *encoder;
3394 u32 enabled_irqs = 0;
3395
3396 for_each_intel_encoder(dev, encoder)
3397 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3398 enabled_irqs |= hpd[encoder->hpd_pin];
3399
3400 return enabled_irqs;
3401}
3402
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003403static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003404{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003405 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003406 u32 hotplug_irqs, hotplug, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003407
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003408 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003409 hotplug_irqs = SDE_HOTPLUG_MASK;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003410 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003411 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003412 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003413 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003414 }
3415
Daniel Vetterfee884e2013-07-04 23:35:21 +02003416 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003417
3418 /*
3419 * Enable digital hotplug on the PCH, and configure the DP short pulse
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003420 * duration to 2ms (which is the minimum in the Display Port spec).
3421 * The pulse duration bits are reserved on LPT+.
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003422 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003423 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3424 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3425 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3426 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3427 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
Ville Syrjälä0b2eb332015-08-27 23:56:05 +03003428 /*
3429 * When CPU and PCH are on the same package, port A
3430 * HPD must be enabled in both north and south.
3431 */
3432 if (HAS_PCH_LPT_LP(dev))
3433 hotplug |= PORTA_HOTPLUG_ENABLE;
Keith Packard7fe0b972011-09-19 13:31:02 -07003434 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003435}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003436
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003437static void spt_hpd_irq_setup(struct drm_device *dev)
3438{
3439 struct drm_i915_private *dev_priv = dev->dev_private;
3440 u32 hotplug_irqs, hotplug, enabled_irqs;
3441
3442 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
3443 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_spt);
3444
3445 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3446
3447 /* Enable digital hotplug on the PCH */
3448 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3449 hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
Ville Syrjälä74c0b392015-08-27 23:56:07 +03003450 PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003451 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3452
3453 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3454 hotplug |= PORTE_HOTPLUG_ENABLE;
3455 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
Keith Packard7fe0b972011-09-19 13:31:02 -07003456}
3457
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003458static void ilk_hpd_irq_setup(struct drm_device *dev)
3459{
3460 struct drm_i915_private *dev_priv = dev->dev_private;
3461 u32 hotplug_irqs, hotplug, enabled_irqs;
3462
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003463 if (INTEL_INFO(dev)->gen >= 8) {
3464 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3465 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bdw);
3466
3467 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3468 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003469 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3470 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003471
3472 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003473 } else {
3474 hotplug_irqs = DE_DP_A_HOTPLUG;
3475 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003476
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003477 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3478 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003479
3480 /*
3481 * Enable digital hotplug on the CPU, and configure the DP short pulse
3482 * duration to 2ms (which is the minimum in the Display Port spec)
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003483 * The pulse duration bits are reserved on HSW+.
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003484 */
3485 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3486 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3487 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3488 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3489
3490 ibx_hpd_irq_setup(dev);
3491}
3492
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003493static void bxt_hpd_irq_setup(struct drm_device *dev)
3494{
3495 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003496 u32 hotplug_irqs, hotplug, enabled_irqs;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003497
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003498 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bxt);
3499 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003500
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003501 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003502
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003503 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3504 hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
3505 PORTA_HOTPLUG_ENABLE;
3506 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003507}
3508
Paulo Zanonid46da432013-02-08 17:35:15 -02003509static void ibx_irq_postinstall(struct drm_device *dev)
3510{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003511 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003512 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003513
Daniel Vetter692a04c2013-05-29 21:43:05 +02003514 if (HAS_PCH_NOP(dev))
3515 return;
3516
Paulo Zanoni105b1222014-04-01 15:37:17 -03003517 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003518 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003519 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003520 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003521
Ville Syrjäläb51a2842015-09-18 20:03:41 +03003522 gen5_assert_iir_is_zero(dev_priv, SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003523 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003524}
3525
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003526static void gen5_gt_irq_postinstall(struct drm_device *dev)
3527{
3528 struct drm_i915_private *dev_priv = dev->dev_private;
3529 u32 pm_irqs, gt_irqs;
3530
3531 pm_irqs = gt_irqs = 0;
3532
3533 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003534 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003535 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003536 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3537 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003538 }
3539
3540 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3541 if (IS_GEN5(dev)) {
3542 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3543 ILK_BSD_USER_INTERRUPT;
3544 } else {
3545 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3546 }
3547
Paulo Zanoni35079892014-04-01 15:37:15 -03003548 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003549
3550 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003551 /*
3552 * RPS interrupts will get enabled/disabled on demand when RPS
3553 * itself is enabled/disabled.
3554 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003555 if (HAS_VEBOX(dev))
3556 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3557
Paulo Zanoni605cd252013-08-06 18:57:15 -03003558 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003559 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003560 }
3561}
3562
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003563static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003564{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003565 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003566 u32 display_mask, extra_mask;
3567
3568 if (INTEL_INFO(dev)->gen >= 7) {
3569 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3570 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3571 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003572 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003573 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003574 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3575 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003576 } else {
3577 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3578 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003579 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003580 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3581 DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003582 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3583 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3584 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003585 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003586
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003587 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003588
Paulo Zanoni0c841212014-04-01 15:37:27 -03003589 I915_WRITE(HWSTAM, 0xeffe);
3590
Paulo Zanoni622364b2014-04-01 15:37:22 -03003591 ibx_irq_pre_postinstall(dev);
3592
Paulo Zanoni35079892014-04-01 15:37:15 -03003593 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003594
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003595 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003596
Paulo Zanonid46da432013-02-08 17:35:15 -02003597 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003598
Jesse Barnesf97108d2010-01-29 11:27:07 -08003599 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003600 /* Enable PCU event interrupts
3601 *
3602 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003603 * setup is guaranteed to run in single-threaded context. But we
3604 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003605 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003606 ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003607 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003608 }
3609
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003610 return 0;
3611}
3612
Imre Deakf8b79e52014-03-04 19:23:07 +02003613static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3614{
3615 u32 pipestat_mask;
3616 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003617 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003618
3619 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3620 PIPE_FIFO_UNDERRUN_STATUS;
3621
Ville Syrjälä120dda42014-10-30 19:42:57 +02003622 for_each_pipe(dev_priv, pipe)
3623 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003624 POSTING_READ(PIPESTAT(PIPE_A));
3625
3626 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3627 PIPE_CRC_DONE_INTERRUPT_STATUS;
3628
Ville Syrjälä120dda42014-10-30 19:42:57 +02003629 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3630 for_each_pipe(dev_priv, pipe)
3631 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003632
3633 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3634 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3635 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003636 if (IS_CHERRYVIEW(dev_priv))
3637 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003638 dev_priv->irq_mask &= ~iir_mask;
3639
3640 I915_WRITE(VLV_IIR, iir_mask);
3641 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003642 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003643 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3644 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003645}
3646
3647static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3648{
3649 u32 pipestat_mask;
3650 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003651 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003652
3653 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3654 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003655 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003656 if (IS_CHERRYVIEW(dev_priv))
3657 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003658
3659 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003660 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003661 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003662 I915_WRITE(VLV_IIR, iir_mask);
3663 I915_WRITE(VLV_IIR, iir_mask);
3664 POSTING_READ(VLV_IIR);
3665
3666 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3667 PIPE_CRC_DONE_INTERRUPT_STATUS;
3668
Ville Syrjälä120dda42014-10-30 19:42:57 +02003669 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3670 for_each_pipe(dev_priv, pipe)
3671 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003672
3673 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3674 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003675
3676 for_each_pipe(dev_priv, pipe)
3677 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003678 POSTING_READ(PIPESTAT(PIPE_A));
3679}
3680
3681void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3682{
3683 assert_spin_locked(&dev_priv->irq_lock);
3684
3685 if (dev_priv->display_irqs_enabled)
3686 return;
3687
3688 dev_priv->display_irqs_enabled = true;
3689
Imre Deak950eaba2014-09-08 15:21:09 +03003690 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003691 valleyview_display_irqs_install(dev_priv);
3692}
3693
3694void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3695{
3696 assert_spin_locked(&dev_priv->irq_lock);
3697
3698 if (!dev_priv->display_irqs_enabled)
3699 return;
3700
3701 dev_priv->display_irqs_enabled = false;
3702
Imre Deak950eaba2014-09-08 15:21:09 +03003703 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003704 valleyview_display_irqs_uninstall(dev_priv);
3705}
3706
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003707static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003708{
Imre Deakf8b79e52014-03-04 19:23:07 +02003709 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003710
Egbert Eich0706f172015-09-23 16:15:27 +02003711 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003712 POSTING_READ(PORT_HOTPLUG_EN);
3713
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003714 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003715 I915_WRITE(VLV_IIR, 0xffffffff);
3716 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3717 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3718 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003719
Daniel Vetterb79480b2013-06-27 17:52:10 +02003720 /* Interrupt setup is already guaranteed to be single-threaded, this is
3721 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003722 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003723 if (dev_priv->display_irqs_enabled)
3724 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003725 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003726}
3727
3728static int valleyview_irq_postinstall(struct drm_device *dev)
3729{
3730 struct drm_i915_private *dev_priv = dev->dev_private;
3731
3732 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003733
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003734 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003735
3736 /* ack & enable invalid PTE error interrupts */
3737#if 0 /* FIXME: add support to irq handler for checking these bits */
3738 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3739 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3740#endif
3741
3742 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003743
3744 return 0;
3745}
3746
Ben Widawskyabd58f02013-11-02 21:07:09 -07003747static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3748{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003749 /* These are interrupts we'll toggle with the ring mask register */
3750 uint32_t gt_interrupts[] = {
3751 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003752 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003753 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003754 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3755 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003756 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003757 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3758 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3759 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003760 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003761 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3762 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003763 };
3764
Ben Widawsky09610212014-05-15 20:58:08 +03003765 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303766 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3767 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003768 /*
3769 * RPS interrupts will get enabled/disabled on demand when RPS itself
3770 * is enabled/disabled.
3771 */
3772 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303773 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003774}
3775
3776static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3777{
Damien Lespiau770de832014-03-20 20:45:01 +00003778 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3779 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003780 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3781 u32 de_port_enables;
3782 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003783
Rodrigo Vivib4834a52015-09-02 15:19:24 -07003784 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiau770de832014-03-20 20:45:01 +00003785 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3786 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003787 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3788 GEN9_AUX_CHANNEL_D;
Shashank Sharma9e637432014-08-22 17:40:43 +05303789 if (IS_BROXTON(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003790 de_port_masked |= BXT_DE_PORT_GMBUS;
3791 } else {
Damien Lespiau770de832014-03-20 20:45:01 +00003792 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3793 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003794 }
Damien Lespiau770de832014-03-20 20:45:01 +00003795
3796 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3797 GEN8_PIPE_FIFO_UNDERRUN;
3798
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003799 de_port_enables = de_port_masked;
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003800 if (IS_BROXTON(dev_priv))
3801 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3802 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003803 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3804
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003805 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3806 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3807 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003808
Damien Lespiau055e3932014-08-18 13:49:10 +01003809 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003810 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003811 POWER_DOMAIN_PIPE(pipe)))
3812 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3813 dev_priv->de_irq_mask[pipe],
3814 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003815
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003816 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003817}
3818
3819static int gen8_irq_postinstall(struct drm_device *dev)
3820{
3821 struct drm_i915_private *dev_priv = dev->dev_private;
3822
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303823 if (HAS_PCH_SPLIT(dev))
3824 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003825
Ben Widawskyabd58f02013-11-02 21:07:09 -07003826 gen8_gt_irq_postinstall(dev_priv);
3827 gen8_de_irq_postinstall(dev_priv);
3828
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303829 if (HAS_PCH_SPLIT(dev))
3830 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003831
3832 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3833 POSTING_READ(GEN8_MASTER_IRQ);
3834
3835 return 0;
3836}
3837
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003838static int cherryview_irq_postinstall(struct drm_device *dev)
3839{
3840 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003841
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003842 vlv_display_irq_postinstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003843
3844 gen8_gt_irq_postinstall(dev_priv);
3845
3846 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3847 POSTING_READ(GEN8_MASTER_IRQ);
3848
3849 return 0;
3850}
3851
Ben Widawskyabd58f02013-11-02 21:07:09 -07003852static void gen8_irq_uninstall(struct drm_device *dev)
3853{
3854 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003855
3856 if (!dev_priv)
3857 return;
3858
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003859 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003860}
3861
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003862static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3863{
3864 /* Interrupt setup is already guaranteed to be single-threaded, this is
3865 * just to make the assert_spin_locked check happy. */
3866 spin_lock_irq(&dev_priv->irq_lock);
3867 if (dev_priv->display_irqs_enabled)
3868 valleyview_display_irqs_uninstall(dev_priv);
3869 spin_unlock_irq(&dev_priv->irq_lock);
3870
3871 vlv_display_irq_reset(dev_priv);
3872
Imre Deakc352d1b2014-11-20 16:05:55 +02003873 dev_priv->irq_mask = ~0;
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003874}
3875
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003876static void valleyview_irq_uninstall(struct drm_device *dev)
3877{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003878 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003879
3880 if (!dev_priv)
3881 return;
3882
Imre Deak843d0e72014-04-14 20:24:23 +03003883 I915_WRITE(VLV_MASTER_IER, 0);
3884
Ville Syrjälä893fce82014-10-30 19:42:56 +02003885 gen5_gt_irq_reset(dev);
3886
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003887 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003888
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003889 vlv_display_irq_uninstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003890}
3891
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003892static void cherryview_irq_uninstall(struct drm_device *dev)
3893{
3894 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003895
3896 if (!dev_priv)
3897 return;
3898
3899 I915_WRITE(GEN8_MASTER_IRQ, 0);
3900 POSTING_READ(GEN8_MASTER_IRQ);
3901
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003902 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003903
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003904 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003905
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003906 vlv_display_irq_uninstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003907}
3908
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003909static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003910{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003911 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003912
3913 if (!dev_priv)
3914 return;
3915
Paulo Zanonibe30b292014-04-01 15:37:25 -03003916 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003917}
3918
Chris Wilsonc2798b12012-04-22 21:13:57 +01003919static void i8xx_irq_preinstall(struct drm_device * dev)
3920{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003921 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003922 int pipe;
3923
Damien Lespiau055e3932014-08-18 13:49:10 +01003924 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003925 I915_WRITE(PIPESTAT(pipe), 0);
3926 I915_WRITE16(IMR, 0xffff);
3927 I915_WRITE16(IER, 0x0);
3928 POSTING_READ16(IER);
3929}
3930
3931static int i8xx_irq_postinstall(struct drm_device *dev)
3932{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003933 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003934
Chris Wilsonc2798b12012-04-22 21:13:57 +01003935 I915_WRITE16(EMR,
3936 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3937
3938 /* Unmask the interrupts that we always want on. */
3939 dev_priv->irq_mask =
3940 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3941 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3942 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003943 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003944 I915_WRITE16(IMR, dev_priv->irq_mask);
3945
3946 I915_WRITE16(IER,
3947 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3948 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003949 I915_USER_INTERRUPT);
3950 POSTING_READ16(IER);
3951
Daniel Vetter379ef822013-10-16 22:55:56 +02003952 /* Interrupt setup is already guaranteed to be single-threaded, this is
3953 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003954 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003955 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3956 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003957 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003958
Chris Wilsonc2798b12012-04-22 21:13:57 +01003959 return 0;
3960}
3961
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003962/*
3963 * Returns true when a page flip has completed.
3964 */
3965static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003966 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003967{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003968 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003969 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003970
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003971 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003972 return false;
3973
3974 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003975 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003976
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003977 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3978 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3979 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3980 * the flip is completed (no longer pending). Since this doesn't raise
3981 * an interrupt per se, we watch for the change at vblank.
3982 */
3983 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003984 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003985
Ville Syrjälä7d475592014-12-17 23:08:03 +02003986 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003987 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003988 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003989
3990check_page_flip:
3991 intel_check_page_flip(dev, pipe);
3992 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003993}
3994
Daniel Vetterff1f5252012-10-02 15:10:55 +02003995static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003996{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003997 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003998 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003999 u16 iir, new_iir;
4000 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01004001 int pipe;
4002 u16 flip_mask =
4003 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4004 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Imre Deak1f814da2015-12-16 02:52:19 +02004005 irqreturn_t ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004006
Imre Deak2dd2a882015-02-24 11:14:30 +02004007 if (!intel_irqs_enabled(dev_priv))
4008 return IRQ_NONE;
4009
Imre Deak1f814da2015-12-16 02:52:19 +02004010 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4011 disable_rpm_wakeref_asserts(dev_priv);
4012
4013 ret = IRQ_NONE;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004014 iir = I915_READ16(IIR);
4015 if (iir == 0)
Imre Deak1f814da2015-12-16 02:52:19 +02004016 goto out;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004017
4018 while (iir & ~flip_mask) {
4019 /* Can't rely on pipestat interrupt bit in iir as it might
4020 * have been cleared after the pipestat interrupt was received.
4021 * It doesn't set the bit in iir again, but it still produces
4022 * interrupts (for non-MSI).
4023 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004024 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004025 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004026 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004027
Damien Lespiau055e3932014-08-18 13:49:10 +01004028 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004029 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004030 pipe_stats[pipe] = I915_READ(reg);
4031
4032 /*
4033 * Clear the PIPE*STAT regs before the IIR
4034 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004035 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01004036 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004037 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004038 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004039
4040 I915_WRITE16(IIR, iir & ~flip_mask);
4041 new_iir = I915_READ16(IIR); /* Flush posted writes */
4042
Chris Wilsonc2798b12012-04-22 21:13:57 +01004043 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004044 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004045
Damien Lespiau055e3932014-08-18 13:49:10 +01004046 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004047 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004048 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004049 plane = !plane;
4050
Daniel Vetter4356d582013-10-16 22:55:55 +02004051 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004052 i8xx_handle_vblank(dev, plane, pipe, iir))
4053 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004054
Daniel Vetter4356d582013-10-16 22:55:55 +02004055 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004056 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004057
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004058 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4059 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4060 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02004061 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01004062
4063 iir = new_iir;
4064 }
Imre Deak1f814da2015-12-16 02:52:19 +02004065 ret = IRQ_HANDLED;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004066
Imre Deak1f814da2015-12-16 02:52:19 +02004067out:
4068 enable_rpm_wakeref_asserts(dev_priv);
4069
4070 return ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004071}
4072
4073static void i8xx_irq_uninstall(struct drm_device * dev)
4074{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004075 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004076 int pipe;
4077
Damien Lespiau055e3932014-08-18 13:49:10 +01004078 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004079 /* Clear enable bits; then clear status bits */
4080 I915_WRITE(PIPESTAT(pipe), 0);
4081 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4082 }
4083 I915_WRITE16(IMR, 0xffff);
4084 I915_WRITE16(IER, 0x0);
4085 I915_WRITE16(IIR, I915_READ16(IIR));
4086}
4087
Chris Wilsona266c7d2012-04-24 22:59:44 +01004088static void i915_irq_preinstall(struct drm_device * dev)
4089{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004090 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004091 int pipe;
4092
Chris Wilsona266c7d2012-04-24 22:59:44 +01004093 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02004094 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004095 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4096 }
4097
Chris Wilson00d98eb2012-04-24 22:59:48 +01004098 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004099 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004100 I915_WRITE(PIPESTAT(pipe), 0);
4101 I915_WRITE(IMR, 0xffffffff);
4102 I915_WRITE(IER, 0x0);
4103 POSTING_READ(IER);
4104}
4105
4106static int i915_irq_postinstall(struct drm_device *dev)
4107{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004108 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01004109 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004110
Chris Wilson38bde182012-04-24 22:59:50 +01004111 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
4112
4113 /* Unmask the interrupts that we always want on. */
4114 dev_priv->irq_mask =
4115 ~(I915_ASLE_INTERRUPT |
4116 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4117 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4118 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02004119 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01004120
4121 enable_mask =
4122 I915_ASLE_INTERRUPT |
4123 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4124 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01004125 I915_USER_INTERRUPT;
4126
Chris Wilsona266c7d2012-04-24 22:59:44 +01004127 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02004128 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004129 POSTING_READ(PORT_HOTPLUG_EN);
4130
Chris Wilsona266c7d2012-04-24 22:59:44 +01004131 /* Enable in IER... */
4132 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4133 /* and unmask in IMR */
4134 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4135 }
4136
Chris Wilsona266c7d2012-04-24 22:59:44 +01004137 I915_WRITE(IMR, dev_priv->irq_mask);
4138 I915_WRITE(IER, enable_mask);
4139 POSTING_READ(IER);
4140
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004141 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004142
Daniel Vetter379ef822013-10-16 22:55:56 +02004143 /* Interrupt setup is already guaranteed to be single-threaded, this is
4144 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004145 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004146 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4147 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004148 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02004149
Daniel Vetter20afbda2012-12-11 14:05:07 +01004150 return 0;
4151}
4152
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004153/*
4154 * Returns true when a page flip has completed.
4155 */
4156static bool i915_handle_vblank(struct drm_device *dev,
4157 int plane, int pipe, u32 iir)
4158{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004159 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004160 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
4161
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03004162 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004163 return false;
4164
4165 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004166 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004167
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004168 /* We detect FlipDone by looking for the change in PendingFlip from '1'
4169 * to '0' on the following vblank, i.e. IIR has the Pendingflip
4170 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
4171 * the flip is completed (no longer pending). Since this doesn't raise
4172 * an interrupt per se, we watch for the change at vblank.
4173 */
4174 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004175 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004176
Ville Syrjälä7d475592014-12-17 23:08:03 +02004177 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004178 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004179 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004180
4181check_page_flip:
4182 intel_check_page_flip(dev, pipe);
4183 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004184}
4185
Daniel Vetterff1f5252012-10-02 15:10:55 +02004186static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004187{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004188 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004189 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01004190 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01004191 u32 flip_mask =
4192 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4193 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01004194 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004195
Imre Deak2dd2a882015-02-24 11:14:30 +02004196 if (!intel_irqs_enabled(dev_priv))
4197 return IRQ_NONE;
4198
Imre Deak1f814da2015-12-16 02:52:19 +02004199 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4200 disable_rpm_wakeref_asserts(dev_priv);
4201
Chris Wilsona266c7d2012-04-24 22:59:44 +01004202 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01004203 do {
4204 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01004205 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004206
4207 /* Can't rely on pipestat interrupt bit in iir as it might
4208 * have been cleared after the pipestat interrupt was received.
4209 * It doesn't set the bit in iir again, but it still produces
4210 * interrupts (for non-MSI).
4211 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004212 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004213 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004214 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004215
Damien Lespiau055e3932014-08-18 13:49:10 +01004216 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004217 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004218 pipe_stats[pipe] = I915_READ(reg);
4219
Chris Wilson38bde182012-04-24 22:59:50 +01004220 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004221 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004222 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01004223 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004224 }
4225 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004226 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004227
4228 if (!irq_received)
4229 break;
4230
Chris Wilsona266c7d2012-04-24 22:59:44 +01004231 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004232 if (I915_HAS_HOTPLUG(dev) &&
4233 iir & I915_DISPLAY_PORT_INTERRUPT)
4234 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004235
Chris Wilson38bde182012-04-24 22:59:50 +01004236 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004237 new_iir = I915_READ(IIR); /* Flush posted writes */
4238
Chris Wilsona266c7d2012-04-24 22:59:44 +01004239 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004240 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004241
Damien Lespiau055e3932014-08-18 13:49:10 +01004242 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01004243 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004244 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01004245 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02004246
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004247 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4248 i915_handle_vblank(dev, plane, pipe, iir))
4249 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004250
4251 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4252 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004253
4254 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004255 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004256
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004257 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4258 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4259 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004260 }
4261
Chris Wilsona266c7d2012-04-24 22:59:44 +01004262 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4263 intel_opregion_asle_intr(dev);
4264
4265 /* With MSI, interrupts are only generated when iir
4266 * transitions from zero to nonzero. If another bit got
4267 * set while we were handling the existing iir bits, then
4268 * we would never get another interrupt.
4269 *
4270 * This is fine on non-MSI as well, as if we hit this path
4271 * we avoid exiting the interrupt handler only to generate
4272 * another one.
4273 *
4274 * Note that for MSI this could cause a stray interrupt report
4275 * if an interrupt landed in the time between writing IIR and
4276 * the posting read. This should be rare enough to never
4277 * trigger the 99% of 100,000 interrupts test for disabling
4278 * stray interrupts.
4279 */
Chris Wilson38bde182012-04-24 22:59:50 +01004280 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004281 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004282 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004283
Imre Deak1f814da2015-12-16 02:52:19 +02004284 enable_rpm_wakeref_asserts(dev_priv);
4285
Chris Wilsona266c7d2012-04-24 22:59:44 +01004286 return ret;
4287}
4288
4289static void i915_irq_uninstall(struct drm_device * dev)
4290{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004291 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004292 int pipe;
4293
Chris Wilsona266c7d2012-04-24 22:59:44 +01004294 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02004295 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004296 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4297 }
4298
Chris Wilson00d98eb2012-04-24 22:59:48 +01004299 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004300 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004301 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004302 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004303 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4304 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004305 I915_WRITE(IMR, 0xffffffff);
4306 I915_WRITE(IER, 0x0);
4307
Chris Wilsona266c7d2012-04-24 22:59:44 +01004308 I915_WRITE(IIR, I915_READ(IIR));
4309}
4310
4311static void i965_irq_preinstall(struct drm_device * dev)
4312{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004313 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004314 int pipe;
4315
Egbert Eich0706f172015-09-23 16:15:27 +02004316 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004317 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004318
4319 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004320 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004321 I915_WRITE(PIPESTAT(pipe), 0);
4322 I915_WRITE(IMR, 0xffffffff);
4323 I915_WRITE(IER, 0x0);
4324 POSTING_READ(IER);
4325}
4326
4327static int i965_irq_postinstall(struct drm_device *dev)
4328{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004329 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004330 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004331 u32 error_mask;
4332
Chris Wilsona266c7d2012-04-24 22:59:44 +01004333 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004334 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004335 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004336 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4337 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4338 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4339 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4340 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4341
4342 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004343 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4344 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004345 enable_mask |= I915_USER_INTERRUPT;
4346
4347 if (IS_G4X(dev))
4348 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004349
Daniel Vetterb79480b2013-06-27 17:52:10 +02004350 /* Interrupt setup is already guaranteed to be single-threaded, this is
4351 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004352 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004353 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4354 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4355 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004356 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004357
Chris Wilsona266c7d2012-04-24 22:59:44 +01004358 /*
4359 * Enable some error detection, note the instruction error mask
4360 * bit is reserved, so we leave it masked.
4361 */
4362 if (IS_G4X(dev)) {
4363 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4364 GM45_ERROR_MEM_PRIV |
4365 GM45_ERROR_CP_PRIV |
4366 I915_ERROR_MEMORY_REFRESH);
4367 } else {
4368 error_mask = ~(I915_ERROR_PAGE_TABLE |
4369 I915_ERROR_MEMORY_REFRESH);
4370 }
4371 I915_WRITE(EMR, error_mask);
4372
4373 I915_WRITE(IMR, dev_priv->irq_mask);
4374 I915_WRITE(IER, enable_mask);
4375 POSTING_READ(IER);
4376
Egbert Eich0706f172015-09-23 16:15:27 +02004377 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004378 POSTING_READ(PORT_HOTPLUG_EN);
4379
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004380 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004381
4382 return 0;
4383}
4384
Egbert Eichbac56d52013-02-25 12:06:51 -05004385static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004386{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004387 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004388 u32 hotplug_en;
4389
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004390 assert_spin_locked(&dev_priv->irq_lock);
4391
Ville Syrjälä778eb332015-01-09 14:21:13 +02004392 /* Note HDMI and DP share hotplug bits */
4393 /* enable bits are the same for all generations */
Egbert Eich0706f172015-09-23 16:15:27 +02004394 hotplug_en = intel_hpd_enabled_irqs(dev, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02004395 /* Programming the CRT detection parameters tends
4396 to generate a spurious hotplug event about three
4397 seconds later. So just do it once.
4398 */
4399 if (IS_G4X(dev))
4400 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02004401 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004402
Ville Syrjälä778eb332015-01-09 14:21:13 +02004403 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02004404 i915_hotplug_interrupt_update_locked(dev_priv,
Jani Nikulaf9e3dc72015-10-21 17:22:43 +03004405 HOTPLUG_INT_EN_MASK |
4406 CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4407 CRT_HOTPLUG_ACTIVATION_PERIOD_64,
4408 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004409}
4410
Daniel Vetterff1f5252012-10-02 15:10:55 +02004411static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004412{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004413 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004414 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004415 u32 iir, new_iir;
4416 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004417 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004418 u32 flip_mask =
4419 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4420 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004421
Imre Deak2dd2a882015-02-24 11:14:30 +02004422 if (!intel_irqs_enabled(dev_priv))
4423 return IRQ_NONE;
4424
Imre Deak1f814da2015-12-16 02:52:19 +02004425 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4426 disable_rpm_wakeref_asserts(dev_priv);
4427
Chris Wilsona266c7d2012-04-24 22:59:44 +01004428 iir = I915_READ(IIR);
4429
Chris Wilsona266c7d2012-04-24 22:59:44 +01004430 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004431 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004432 bool blc_event = false;
4433
Chris Wilsona266c7d2012-04-24 22:59:44 +01004434 /* Can't rely on pipestat interrupt bit in iir as it might
4435 * have been cleared after the pipestat interrupt was received.
4436 * It doesn't set the bit in iir again, but it still produces
4437 * interrupts (for non-MSI).
4438 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004439 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004440 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004441 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004442
Damien Lespiau055e3932014-08-18 13:49:10 +01004443 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004444 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004445 pipe_stats[pipe] = I915_READ(reg);
4446
4447 /*
4448 * Clear the PIPE*STAT regs before the IIR
4449 */
4450 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004451 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004452 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004453 }
4454 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004455 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004456
4457 if (!irq_received)
4458 break;
4459
4460 ret = IRQ_HANDLED;
4461
4462 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004463 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4464 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004465
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004466 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004467 new_iir = I915_READ(IIR); /* Flush posted writes */
4468
Chris Wilsona266c7d2012-04-24 22:59:44 +01004469 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004470 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004471 if (iir & I915_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004472 notify_ring(&dev_priv->ring[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004473
Damien Lespiau055e3932014-08-18 13:49:10 +01004474 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004475 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004476 i915_handle_vblank(dev, pipe, pipe, iir))
4477 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004478
4479 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4480 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004481
4482 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004483 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004484
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004485 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4486 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004487 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004488
4489 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4490 intel_opregion_asle_intr(dev);
4491
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004492 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4493 gmbus_irq_handler(dev);
4494
Chris Wilsona266c7d2012-04-24 22:59:44 +01004495 /* With MSI, interrupts are only generated when iir
4496 * transitions from zero to nonzero. If another bit got
4497 * set while we were handling the existing iir bits, then
4498 * we would never get another interrupt.
4499 *
4500 * This is fine on non-MSI as well, as if we hit this path
4501 * we avoid exiting the interrupt handler only to generate
4502 * another one.
4503 *
4504 * Note that for MSI this could cause a stray interrupt report
4505 * if an interrupt landed in the time between writing IIR and
4506 * the posting read. This should be rare enough to never
4507 * trigger the 99% of 100,000 interrupts test for disabling
4508 * stray interrupts.
4509 */
4510 iir = new_iir;
4511 }
4512
Imre Deak1f814da2015-12-16 02:52:19 +02004513 enable_rpm_wakeref_asserts(dev_priv);
4514
Chris Wilsona266c7d2012-04-24 22:59:44 +01004515 return ret;
4516}
4517
4518static void i965_irq_uninstall(struct drm_device * dev)
4519{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004520 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004521 int pipe;
4522
4523 if (!dev_priv)
4524 return;
4525
Egbert Eich0706f172015-09-23 16:15:27 +02004526 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004527 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004528
4529 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004530 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004531 I915_WRITE(PIPESTAT(pipe), 0);
4532 I915_WRITE(IMR, 0xffffffff);
4533 I915_WRITE(IER, 0x0);
4534
Damien Lespiau055e3932014-08-18 13:49:10 +01004535 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004536 I915_WRITE(PIPESTAT(pipe),
4537 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4538 I915_WRITE(IIR, I915_READ(IIR));
4539}
4540
Daniel Vetterfca52a52014-09-30 10:56:45 +02004541/**
4542 * intel_irq_init - initializes irq support
4543 * @dev_priv: i915 device instance
4544 *
4545 * This function initializes all the irq support including work items, timers
4546 * and all the vtables. It does not setup the interrupt itself though.
4547 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004548void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004549{
Daniel Vetterb9632912014-09-30 10:56:44 +02004550 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004551
Jani Nikula77913b32015-06-18 13:06:16 +03004552 intel_hpd_init_work(dev_priv);
4553
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004554 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004555 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004556
Deepak Sa6706b42014-03-15 20:23:22 +05304557 /* Let's track the enabled rps events */
Wayne Boyer666a4532015-12-09 12:29:35 -08004558 if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004559 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004560 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004561 else
4562 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304563
Chris Wilson737b1502015-01-26 18:03:03 +02004564 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4565 i915_hangcheck_elapsed);
Daniel Vetter61bac782012-12-01 21:03:21 +01004566
Tomas Janousek97a19a22012-12-08 13:48:13 +01004567 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004568
Daniel Vetterb9632912014-09-30 10:56:44 +02004569 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004570 dev->max_vblank_count = 0;
4571 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004572 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004573 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03004574 dev->driver->get_vblank_counter = g4x_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004575 } else {
4576 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4577 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004578 }
4579
Ville Syrjälä21da2702014-08-06 14:49:55 +03004580 /*
4581 * Opt out of the vblank disable timer on everything except gen2.
4582 * Gen2 doesn't have a hardware frame counter and so depends on
4583 * vblank interrupts to produce sane vblank seuquence numbers.
4584 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004585 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004586 dev->vblank_disable_immediate = true;
4587
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004588 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4589 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004590
Daniel Vetterb9632912014-09-30 10:56:44 +02004591 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004592 dev->driver->irq_handler = cherryview_irq_handler;
4593 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4594 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4595 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4596 dev->driver->enable_vblank = valleyview_enable_vblank;
4597 dev->driver->disable_vblank = valleyview_disable_vblank;
4598 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004599 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004600 dev->driver->irq_handler = valleyview_irq_handler;
4601 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4602 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4603 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4604 dev->driver->enable_vblank = valleyview_enable_vblank;
4605 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004606 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004607 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004608 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004609 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004610 dev->driver->irq_postinstall = gen8_irq_postinstall;
4611 dev->driver->irq_uninstall = gen8_irq_uninstall;
4612 dev->driver->enable_vblank = gen8_enable_vblank;
4613 dev->driver->disable_vblank = gen8_disable_vblank;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004614 if (IS_BROXTON(dev))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004615 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004616 else if (HAS_PCH_SPT(dev))
4617 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4618 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004619 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004620 } else if (HAS_PCH_SPLIT(dev)) {
4621 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004622 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004623 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4624 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4625 dev->driver->enable_vblank = ironlake_enable_vblank;
4626 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004627 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004628 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004629 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004630 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4631 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4632 dev->driver->irq_handler = i8xx_irq_handler;
4633 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004634 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004635 dev->driver->irq_preinstall = i915_irq_preinstall;
4636 dev->driver->irq_postinstall = i915_irq_postinstall;
4637 dev->driver->irq_uninstall = i915_irq_uninstall;
4638 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004639 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004640 dev->driver->irq_preinstall = i965_irq_preinstall;
4641 dev->driver->irq_postinstall = i965_irq_postinstall;
4642 dev->driver->irq_uninstall = i965_irq_uninstall;
4643 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004644 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004645 if (I915_HAS_HOTPLUG(dev_priv))
4646 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004647 dev->driver->enable_vblank = i915_enable_vblank;
4648 dev->driver->disable_vblank = i915_disable_vblank;
4649 }
4650}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004651
Daniel Vetterfca52a52014-09-30 10:56:45 +02004652/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004653 * intel_irq_install - enables the hardware interrupt
4654 * @dev_priv: i915 device instance
4655 *
4656 * This function enables the hardware interrupt handling, but leaves the hotplug
4657 * handling still disabled. It is called after intel_irq_init().
4658 *
4659 * In the driver load and resume code we need working interrupts in a few places
4660 * but don't want to deal with the hassle of concurrent probe and hotplug
4661 * workers. Hence the split into this two-stage approach.
4662 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004663int intel_irq_install(struct drm_i915_private *dev_priv)
4664{
4665 /*
4666 * We enable some interrupt sources in our postinstall hooks, so mark
4667 * interrupts as enabled _before_ actually enabling them to avoid
4668 * special cases in our ordering checks.
4669 */
4670 dev_priv->pm.irqs_enabled = true;
4671
4672 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4673}
4674
Daniel Vetterfca52a52014-09-30 10:56:45 +02004675/**
4676 * intel_irq_uninstall - finilizes all irq handling
4677 * @dev_priv: i915 device instance
4678 *
4679 * This stops interrupt and hotplug handling and unregisters and frees all
4680 * resources acquired in the init functions.
4681 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004682void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4683{
4684 drm_irq_uninstall(dev_priv->dev);
4685 intel_hpd_cancel_work(dev_priv);
4686 dev_priv->pm.irqs_enabled = false;
4687}
4688
Daniel Vetterfca52a52014-09-30 10:56:45 +02004689/**
4690 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4691 * @dev_priv: i915 device instance
4692 *
4693 * This function is used to disable interrupts at runtime, both in the runtime
4694 * pm and the system suspend/resume code.
4695 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004696void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004697{
Daniel Vetterb9632912014-09-30 10:56:44 +02004698 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004699 dev_priv->pm.irqs_enabled = false;
Imre Deak2dd2a882015-02-24 11:14:30 +02004700 synchronize_irq(dev_priv->dev->irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004701}
4702
Daniel Vetterfca52a52014-09-30 10:56:45 +02004703/**
4704 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4705 * @dev_priv: i915 device instance
4706 *
4707 * This function is used to enable interrupts at runtime, both in the runtime
4708 * pm and the system suspend/resume code.
4709 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004710void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004711{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004712 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004713 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4714 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004715}