Eugeni Dodonov | 45244b8 | 2012-05-09 15:37:20 -0300 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2012 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eugeni Dodonov <eugeni.dodonov@intel.com> |
| 25 | * |
| 26 | */ |
| 27 | |
| 28 | #include "i915_drv.h" |
| 29 | #include "intel_drv.h" |
| 30 | |
Jani Nikula | 1012205 | 2014-08-27 16:27:30 +0300 | [diff] [blame] | 31 | struct ddi_buf_trans { |
| 32 | u32 trans1; /* balance leg enable, de-emph level */ |
| 33 | u32 trans2; /* vref sel, vswing */ |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 34 | u8 i_boost; /* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */ |
Jani Nikula | 1012205 | 2014-08-27 16:27:30 +0300 | [diff] [blame] | 35 | }; |
| 36 | |
Ville Syrjälä | 97eeb87 | 2017-02-23 19:35:06 +0200 | [diff] [blame] | 37 | static const u8 index_to_dp_signal_levels[] = { |
| 38 | [0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0, |
| 39 | [1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1, |
| 40 | [2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2, |
| 41 | [3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3, |
| 42 | [4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0, |
| 43 | [5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1, |
| 44 | [6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2, |
| 45 | [7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0, |
| 46 | [8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1, |
| 47 | [9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0, |
| 48 | }; |
| 49 | |
Eugeni Dodonov | 45244b8 | 2012-05-09 15:37:20 -0300 | [diff] [blame] | 50 | /* HDMI/DVI modes ignore everything but the last 2 items. So we share |
| 51 | * them for both DP and FDI transports, allowing those ports to |
| 52 | * automatically adapt to HDMI connections as well |
| 53 | */ |
Jani Nikula | 1012205 | 2014-08-27 16:27:30 +0300 | [diff] [blame] | 54 | static const struct ddi_buf_trans hsw_ddi_translations_dp[] = { |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 55 | { 0x00FFFFFF, 0x0006000E, 0x0 }, |
| 56 | { 0x00D75FFF, 0x0005000A, 0x0 }, |
| 57 | { 0x00C30FFF, 0x00040006, 0x0 }, |
| 58 | { 0x80AAAFFF, 0x000B0000, 0x0 }, |
| 59 | { 0x00FFFFFF, 0x0005000A, 0x0 }, |
| 60 | { 0x00D75FFF, 0x000C0004, 0x0 }, |
| 61 | { 0x80C30FFF, 0x000B0000, 0x0 }, |
| 62 | { 0x00FFFFFF, 0x00040006, 0x0 }, |
| 63 | { 0x80D75FFF, 0x000B0000, 0x0 }, |
Eugeni Dodonov | 45244b8 | 2012-05-09 15:37:20 -0300 | [diff] [blame] | 64 | }; |
| 65 | |
Jani Nikula | 1012205 | 2014-08-27 16:27:30 +0300 | [diff] [blame] | 66 | static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = { |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 67 | { 0x00FFFFFF, 0x0007000E, 0x0 }, |
| 68 | { 0x00D75FFF, 0x000F000A, 0x0 }, |
| 69 | { 0x00C30FFF, 0x00060006, 0x0 }, |
| 70 | { 0x00AAAFFF, 0x001E0000, 0x0 }, |
| 71 | { 0x00FFFFFF, 0x000F000A, 0x0 }, |
| 72 | { 0x00D75FFF, 0x00160004, 0x0 }, |
| 73 | { 0x00C30FFF, 0x001E0000, 0x0 }, |
| 74 | { 0x00FFFFFF, 0x00060006, 0x0 }, |
| 75 | { 0x00D75FFF, 0x001E0000, 0x0 }, |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 76 | }; |
| 77 | |
Jani Nikula | 1012205 | 2014-08-27 16:27:30 +0300 | [diff] [blame] | 78 | static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = { |
| 79 | /* Idx NT mV d T mV d db */ |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 80 | { 0x00FFFFFF, 0x0006000E, 0x0 },/* 0: 400 400 0 */ |
| 81 | { 0x00E79FFF, 0x000E000C, 0x0 },/* 1: 400 500 2 */ |
| 82 | { 0x00D75FFF, 0x0005000A, 0x0 },/* 2: 400 600 3.5 */ |
| 83 | { 0x00FFFFFF, 0x0005000A, 0x0 },/* 3: 600 600 0 */ |
| 84 | { 0x00E79FFF, 0x001D0007, 0x0 },/* 4: 600 750 2 */ |
| 85 | { 0x00D75FFF, 0x000C0004, 0x0 },/* 5: 600 900 3.5 */ |
| 86 | { 0x00FFFFFF, 0x00040006, 0x0 },/* 6: 800 800 0 */ |
| 87 | { 0x80E79FFF, 0x00030002, 0x0 },/* 7: 800 1000 2 */ |
| 88 | { 0x00FFFFFF, 0x00140005, 0x0 },/* 8: 850 850 0 */ |
| 89 | { 0x00FFFFFF, 0x000C0004, 0x0 },/* 9: 900 900 0 */ |
| 90 | { 0x00FFFFFF, 0x001C0003, 0x0 },/* 10: 950 950 0 */ |
| 91 | { 0x80FFFFFF, 0x00030002, 0x0 },/* 11: 1000 1000 0 */ |
Eugeni Dodonov | 45244b8 | 2012-05-09 15:37:20 -0300 | [diff] [blame] | 92 | }; |
| 93 | |
Jani Nikula | 1012205 | 2014-08-27 16:27:30 +0300 | [diff] [blame] | 94 | static const struct ddi_buf_trans bdw_ddi_translations_edp[] = { |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 95 | { 0x00FFFFFF, 0x00000012, 0x0 }, |
| 96 | { 0x00EBAFFF, 0x00020011, 0x0 }, |
| 97 | { 0x00C71FFF, 0x0006000F, 0x0 }, |
| 98 | { 0x00AAAFFF, 0x000E000A, 0x0 }, |
| 99 | { 0x00FFFFFF, 0x00020011, 0x0 }, |
| 100 | { 0x00DB6FFF, 0x0005000F, 0x0 }, |
| 101 | { 0x00BEEFFF, 0x000A000C, 0x0 }, |
| 102 | { 0x00FFFFFF, 0x0005000F, 0x0 }, |
| 103 | { 0x00DB6FFF, 0x000A000C, 0x0 }, |
Paulo Zanoni | 300644c | 2013-11-02 21:07:42 -0700 | [diff] [blame] | 104 | }; |
| 105 | |
Jani Nikula | 1012205 | 2014-08-27 16:27:30 +0300 | [diff] [blame] | 106 | static const struct ddi_buf_trans bdw_ddi_translations_dp[] = { |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 107 | { 0x00FFFFFF, 0x0007000E, 0x0 }, |
| 108 | { 0x00D75FFF, 0x000E000A, 0x0 }, |
| 109 | { 0x00BEFFFF, 0x00140006, 0x0 }, |
| 110 | { 0x80B2CFFF, 0x001B0002, 0x0 }, |
| 111 | { 0x00FFFFFF, 0x000E000A, 0x0 }, |
| 112 | { 0x00DB6FFF, 0x00160005, 0x0 }, |
| 113 | { 0x80C71FFF, 0x001A0002, 0x0 }, |
| 114 | { 0x00F7DFFF, 0x00180004, 0x0 }, |
| 115 | { 0x80D75FFF, 0x001B0002, 0x0 }, |
Art Runyan | e58623c | 2013-11-02 21:07:41 -0700 | [diff] [blame] | 116 | }; |
| 117 | |
Jani Nikula | 1012205 | 2014-08-27 16:27:30 +0300 | [diff] [blame] | 118 | static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = { |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 119 | { 0x00FFFFFF, 0x0001000E, 0x0 }, |
| 120 | { 0x00D75FFF, 0x0004000A, 0x0 }, |
| 121 | { 0x00C30FFF, 0x00070006, 0x0 }, |
| 122 | { 0x00AAAFFF, 0x000C0000, 0x0 }, |
| 123 | { 0x00FFFFFF, 0x0004000A, 0x0 }, |
| 124 | { 0x00D75FFF, 0x00090004, 0x0 }, |
| 125 | { 0x00C30FFF, 0x000C0000, 0x0 }, |
| 126 | { 0x00FFFFFF, 0x00070006, 0x0 }, |
| 127 | { 0x00D75FFF, 0x000C0000, 0x0 }, |
Art Runyan | e58623c | 2013-11-02 21:07:41 -0700 | [diff] [blame] | 128 | }; |
| 129 | |
Jani Nikula | 1012205 | 2014-08-27 16:27:30 +0300 | [diff] [blame] | 130 | static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = { |
| 131 | /* Idx NT mV d T mV df db */ |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 132 | { 0x00FFFFFF, 0x0007000E, 0x0 },/* 0: 400 400 0 */ |
| 133 | { 0x00D75FFF, 0x000E000A, 0x0 },/* 1: 400 600 3.5 */ |
| 134 | { 0x00BEFFFF, 0x00140006, 0x0 },/* 2: 400 800 6 */ |
| 135 | { 0x00FFFFFF, 0x0009000D, 0x0 },/* 3: 450 450 0 */ |
| 136 | { 0x00FFFFFF, 0x000E000A, 0x0 },/* 4: 600 600 0 */ |
| 137 | { 0x00D7FFFF, 0x00140006, 0x0 },/* 5: 600 800 2.5 */ |
| 138 | { 0x80CB2FFF, 0x001B0002, 0x0 },/* 6: 600 1000 4.5 */ |
| 139 | { 0x00FFFFFF, 0x00140006, 0x0 },/* 7: 800 800 0 */ |
| 140 | { 0x80E79FFF, 0x001B0002, 0x0 },/* 8: 800 1000 2 */ |
| 141 | { 0x80FFFFFF, 0x001B0002, 0x0 },/* 9: 1000 1000 0 */ |
Damien Lespiau | a26aa8b | 2014-08-01 11:07:55 +0100 | [diff] [blame] | 142 | }; |
| 143 | |
Rodrigo Vivi | 5f8b253 | 2015-08-24 16:48:44 -0700 | [diff] [blame] | 144 | /* Skylake H and S */ |
Damien Lespiau | 7f88e3a | 2013-12-03 13:56:25 +0000 | [diff] [blame] | 145 | static const struct ddi_buf_trans skl_ddi_translations_dp[] = { |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 146 | { 0x00002016, 0x000000A0, 0x0 }, |
| 147 | { 0x00005012, 0x0000009B, 0x0 }, |
| 148 | { 0x00007011, 0x00000088, 0x0 }, |
Rodrigo Vivi | d7097cf | 2016-01-05 11:18:55 -0800 | [diff] [blame] | 149 | { 0x80009010, 0x000000C0, 0x1 }, |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 150 | { 0x00002016, 0x0000009B, 0x0 }, |
| 151 | { 0x00005012, 0x00000088, 0x0 }, |
Rodrigo Vivi | d7097cf | 2016-01-05 11:18:55 -0800 | [diff] [blame] | 152 | { 0x80007011, 0x000000C0, 0x1 }, |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 153 | { 0x00002016, 0x000000DF, 0x0 }, |
Rodrigo Vivi | d7097cf | 2016-01-05 11:18:55 -0800 | [diff] [blame] | 154 | { 0x80005012, 0x000000C0, 0x1 }, |
Damien Lespiau | 7f88e3a | 2013-12-03 13:56:25 +0000 | [diff] [blame] | 155 | }; |
| 156 | |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 157 | /* Skylake U */ |
| 158 | static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = { |
Rodrigo Vivi | 5f8b253 | 2015-08-24 16:48:44 -0700 | [diff] [blame] | 159 | { 0x0000201B, 0x000000A2, 0x0 }, |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 160 | { 0x00005012, 0x00000088, 0x0 }, |
Ville Syrjälä | 5ac9056 | 2016-08-02 15:21:57 +0300 | [diff] [blame] | 161 | { 0x80007011, 0x000000CD, 0x1 }, |
Rodrigo Vivi | d7097cf | 2016-01-05 11:18:55 -0800 | [diff] [blame] | 162 | { 0x80009010, 0x000000C0, 0x1 }, |
Rodrigo Vivi | 5f8b253 | 2015-08-24 16:48:44 -0700 | [diff] [blame] | 163 | { 0x0000201B, 0x0000009D, 0x0 }, |
Rodrigo Vivi | d7097cf | 2016-01-05 11:18:55 -0800 | [diff] [blame] | 164 | { 0x80005012, 0x000000C0, 0x1 }, |
| 165 | { 0x80007011, 0x000000C0, 0x1 }, |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 166 | { 0x00002016, 0x00000088, 0x0 }, |
Rodrigo Vivi | d7097cf | 2016-01-05 11:18:55 -0800 | [diff] [blame] | 167 | { 0x80005012, 0x000000C0, 0x1 }, |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 168 | }; |
| 169 | |
Rodrigo Vivi | 5f8b253 | 2015-08-24 16:48:44 -0700 | [diff] [blame] | 170 | /* Skylake Y */ |
| 171 | static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = { |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 172 | { 0x00000018, 0x000000A2, 0x0 }, |
| 173 | { 0x00005012, 0x00000088, 0x0 }, |
Ville Syrjälä | 5ac9056 | 2016-08-02 15:21:57 +0300 | [diff] [blame] | 174 | { 0x80007011, 0x000000CD, 0x3 }, |
Rodrigo Vivi | d7097cf | 2016-01-05 11:18:55 -0800 | [diff] [blame] | 175 | { 0x80009010, 0x000000C0, 0x3 }, |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 176 | { 0x00000018, 0x0000009D, 0x0 }, |
Rodrigo Vivi | d7097cf | 2016-01-05 11:18:55 -0800 | [diff] [blame] | 177 | { 0x80005012, 0x000000C0, 0x3 }, |
| 178 | { 0x80007011, 0x000000C0, 0x3 }, |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 179 | { 0x00000018, 0x00000088, 0x0 }, |
Rodrigo Vivi | d7097cf | 2016-01-05 11:18:55 -0800 | [diff] [blame] | 180 | { 0x80005012, 0x000000C0, 0x3 }, |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 181 | }; |
| 182 | |
Rodrigo Vivi | 0fdd491 | 2016-10-18 08:57:36 -0700 | [diff] [blame] | 183 | /* Kabylake H and S */ |
| 184 | static const struct ddi_buf_trans kbl_ddi_translations_dp[] = { |
| 185 | { 0x00002016, 0x000000A0, 0x0 }, |
| 186 | { 0x00005012, 0x0000009B, 0x0 }, |
| 187 | { 0x00007011, 0x00000088, 0x0 }, |
| 188 | { 0x80009010, 0x000000C0, 0x1 }, |
| 189 | { 0x00002016, 0x0000009B, 0x0 }, |
| 190 | { 0x00005012, 0x00000088, 0x0 }, |
| 191 | { 0x80007011, 0x000000C0, 0x1 }, |
| 192 | { 0x00002016, 0x00000097, 0x0 }, |
| 193 | { 0x80005012, 0x000000C0, 0x1 }, |
| 194 | }; |
| 195 | |
| 196 | /* Kabylake U */ |
| 197 | static const struct ddi_buf_trans kbl_u_ddi_translations_dp[] = { |
| 198 | { 0x0000201B, 0x000000A1, 0x0 }, |
| 199 | { 0x00005012, 0x00000088, 0x0 }, |
| 200 | { 0x80007011, 0x000000CD, 0x3 }, |
| 201 | { 0x80009010, 0x000000C0, 0x3 }, |
| 202 | { 0x0000201B, 0x0000009D, 0x0 }, |
| 203 | { 0x80005012, 0x000000C0, 0x3 }, |
| 204 | { 0x80007011, 0x000000C0, 0x3 }, |
| 205 | { 0x00002016, 0x0000004F, 0x0 }, |
| 206 | { 0x80005012, 0x000000C0, 0x3 }, |
| 207 | }; |
| 208 | |
| 209 | /* Kabylake Y */ |
| 210 | static const struct ddi_buf_trans kbl_y_ddi_translations_dp[] = { |
| 211 | { 0x00001017, 0x000000A1, 0x0 }, |
| 212 | { 0x00005012, 0x00000088, 0x0 }, |
| 213 | { 0x80007011, 0x000000CD, 0x3 }, |
| 214 | { 0x8000800F, 0x000000C0, 0x3 }, |
| 215 | { 0x00001017, 0x0000009D, 0x0 }, |
| 216 | { 0x80005012, 0x000000C0, 0x3 }, |
| 217 | { 0x80007011, 0x000000C0, 0x3 }, |
| 218 | { 0x00001017, 0x0000004C, 0x0 }, |
| 219 | { 0x80005012, 0x000000C0, 0x3 }, |
| 220 | }; |
| 221 | |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 222 | /* |
Rodrigo Vivi | 0fdd491 | 2016-10-18 08:57:36 -0700 | [diff] [blame] | 223 | * Skylake/Kabylake H and S |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 224 | * eDP 1.4 low vswing translation parameters |
| 225 | */ |
Sonika Jindal | 7ad14a2 | 2015-02-25 10:29:12 +0530 | [diff] [blame] | 226 | static const struct ddi_buf_trans skl_ddi_translations_edp[] = { |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 227 | { 0x00000018, 0x000000A8, 0x0 }, |
| 228 | { 0x00004013, 0x000000A9, 0x0 }, |
| 229 | { 0x00007011, 0x000000A2, 0x0 }, |
| 230 | { 0x00009010, 0x0000009C, 0x0 }, |
| 231 | { 0x00000018, 0x000000A9, 0x0 }, |
| 232 | { 0x00006013, 0x000000A2, 0x0 }, |
| 233 | { 0x00007011, 0x000000A6, 0x0 }, |
| 234 | { 0x00000018, 0x000000AB, 0x0 }, |
| 235 | { 0x00007013, 0x0000009F, 0x0 }, |
| 236 | { 0x00000018, 0x000000DF, 0x0 }, |
Sonika Jindal | 7ad14a2 | 2015-02-25 10:29:12 +0530 | [diff] [blame] | 237 | }; |
| 238 | |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 239 | /* |
Rodrigo Vivi | 0fdd491 | 2016-10-18 08:57:36 -0700 | [diff] [blame] | 240 | * Skylake/Kabylake U |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 241 | * eDP 1.4 low vswing translation parameters |
| 242 | */ |
| 243 | static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = { |
| 244 | { 0x00000018, 0x000000A8, 0x0 }, |
| 245 | { 0x00004013, 0x000000A9, 0x0 }, |
| 246 | { 0x00007011, 0x000000A2, 0x0 }, |
| 247 | { 0x00009010, 0x0000009C, 0x0 }, |
| 248 | { 0x00000018, 0x000000A9, 0x0 }, |
| 249 | { 0x00006013, 0x000000A2, 0x0 }, |
| 250 | { 0x00007011, 0x000000A6, 0x0 }, |
| 251 | { 0x00002016, 0x000000AB, 0x0 }, |
| 252 | { 0x00005013, 0x0000009F, 0x0 }, |
| 253 | { 0x00000018, 0x000000DF, 0x0 }, |
| 254 | }; |
Sonika Jindal | 7ad14a2 | 2015-02-25 10:29:12 +0530 | [diff] [blame] | 255 | |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 256 | /* |
Rodrigo Vivi | 0fdd491 | 2016-10-18 08:57:36 -0700 | [diff] [blame] | 257 | * Skylake/Kabylake Y |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 258 | * eDP 1.4 low vswing translation parameters |
| 259 | */ |
Rodrigo Vivi | 5f8b253 | 2015-08-24 16:48:44 -0700 | [diff] [blame] | 260 | static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = { |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 261 | { 0x00000018, 0x000000A8, 0x0 }, |
| 262 | { 0x00004013, 0x000000AB, 0x0 }, |
| 263 | { 0x00007011, 0x000000A4, 0x0 }, |
| 264 | { 0x00009010, 0x000000DF, 0x0 }, |
| 265 | { 0x00000018, 0x000000AA, 0x0 }, |
| 266 | { 0x00006013, 0x000000A4, 0x0 }, |
| 267 | { 0x00007011, 0x0000009D, 0x0 }, |
| 268 | { 0x00000018, 0x000000A0, 0x0 }, |
| 269 | { 0x00006012, 0x000000DF, 0x0 }, |
| 270 | { 0x00000018, 0x0000008A, 0x0 }, |
| 271 | }; |
| 272 | |
Rodrigo Vivi | 0fdd491 | 2016-10-18 08:57:36 -0700 | [diff] [blame] | 273 | /* Skylake/Kabylake U, H and S */ |
Damien Lespiau | 7f88e3a | 2013-12-03 13:56:25 +0000 | [diff] [blame] | 274 | static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = { |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 275 | { 0x00000018, 0x000000AC, 0x0 }, |
| 276 | { 0x00005012, 0x0000009D, 0x0 }, |
| 277 | { 0x00007011, 0x00000088, 0x0 }, |
| 278 | { 0x00000018, 0x000000A1, 0x0 }, |
| 279 | { 0x00000018, 0x00000098, 0x0 }, |
| 280 | { 0x00004013, 0x00000088, 0x0 }, |
Rodrigo Vivi | 2e78416 | 2016-01-05 11:11:27 -0800 | [diff] [blame] | 281 | { 0x80006012, 0x000000CD, 0x1 }, |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 282 | { 0x00000018, 0x000000DF, 0x0 }, |
Rodrigo Vivi | 2e78416 | 2016-01-05 11:11:27 -0800 | [diff] [blame] | 283 | { 0x80003015, 0x000000CD, 0x1 }, /* Default */ |
| 284 | { 0x80003015, 0x000000C0, 0x1 }, |
| 285 | { 0x80000018, 0x000000C0, 0x1 }, |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 286 | }; |
| 287 | |
Rodrigo Vivi | 0fdd491 | 2016-10-18 08:57:36 -0700 | [diff] [blame] | 288 | /* Skylake/Kabylake Y */ |
Rodrigo Vivi | 5f8b253 | 2015-08-24 16:48:44 -0700 | [diff] [blame] | 289 | static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = { |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 290 | { 0x00000018, 0x000000A1, 0x0 }, |
| 291 | { 0x00005012, 0x000000DF, 0x0 }, |
Rodrigo Vivi | 2e78416 | 2016-01-05 11:11:27 -0800 | [diff] [blame] | 292 | { 0x80007011, 0x000000CB, 0x3 }, |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 293 | { 0x00000018, 0x000000A4, 0x0 }, |
| 294 | { 0x00000018, 0x0000009D, 0x0 }, |
| 295 | { 0x00004013, 0x00000080, 0x0 }, |
Rodrigo Vivi | 2e78416 | 2016-01-05 11:11:27 -0800 | [diff] [blame] | 296 | { 0x80006013, 0x000000C0, 0x3 }, |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 297 | { 0x00000018, 0x0000008A, 0x0 }, |
Rodrigo Vivi | 2e78416 | 2016-01-05 11:11:27 -0800 | [diff] [blame] | 298 | { 0x80003015, 0x000000C0, 0x3 }, /* Default */ |
| 299 | { 0x80003015, 0x000000C0, 0x3 }, |
| 300 | { 0x80000018, 0x000000C0, 0x3 }, |
Damien Lespiau | 7f88e3a | 2013-12-03 13:56:25 +0000 | [diff] [blame] | 301 | }; |
| 302 | |
Vandana Kannan | 96fb9f9 | 2014-11-18 15:45:27 +0530 | [diff] [blame] | 303 | struct bxt_ddi_buf_trans { |
Ville Syrjälä | ac3ad6c | 2017-09-18 21:25:37 +0300 | [diff] [blame] | 304 | u8 margin; /* swing value */ |
| 305 | u8 scale; /* scale value */ |
| 306 | u8 enable; /* scale enable */ |
| 307 | u8 deemphasis; |
Vandana Kannan | 96fb9f9 | 2014-11-18 15:45:27 +0530 | [diff] [blame] | 308 | }; |
| 309 | |
Vandana Kannan | 96fb9f9 | 2014-11-18 15:45:27 +0530 | [diff] [blame] | 310 | static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = { |
| 311 | /* Idx NT mV diff db */ |
Ville Syrjälä | 043eaf3 | 2017-10-16 17:57:02 +0300 | [diff] [blame] | 312 | { 52, 0x9A, 0, 128, }, /* 0: 400 0 */ |
| 313 | { 78, 0x9A, 0, 85, }, /* 1: 400 3.5 */ |
| 314 | { 104, 0x9A, 0, 64, }, /* 2: 400 6 */ |
| 315 | { 154, 0x9A, 0, 43, }, /* 3: 400 9.5 */ |
| 316 | { 77, 0x9A, 0, 128, }, /* 4: 600 0 */ |
| 317 | { 116, 0x9A, 0, 85, }, /* 5: 600 3.5 */ |
| 318 | { 154, 0x9A, 0, 64, }, /* 6: 600 6 */ |
| 319 | { 102, 0x9A, 0, 128, }, /* 7: 800 0 */ |
| 320 | { 154, 0x9A, 0, 85, }, /* 8: 800 3.5 */ |
| 321 | { 154, 0x9A, 1, 128, }, /* 9: 1200 0 */ |
Vandana Kannan | 96fb9f9 | 2014-11-18 15:45:27 +0530 | [diff] [blame] | 322 | }; |
| 323 | |
Sonika Jindal | d9d7000 | 2015-09-24 10:24:56 +0530 | [diff] [blame] | 324 | static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = { |
| 325 | /* Idx NT mV diff db */ |
Ville Syrjälä | 043eaf3 | 2017-10-16 17:57:02 +0300 | [diff] [blame] | 326 | { 26, 0, 0, 128, }, /* 0: 200 0 */ |
| 327 | { 38, 0, 0, 112, }, /* 1: 200 1.5 */ |
| 328 | { 48, 0, 0, 96, }, /* 2: 200 4 */ |
| 329 | { 54, 0, 0, 69, }, /* 3: 200 6 */ |
| 330 | { 32, 0, 0, 128, }, /* 4: 250 0 */ |
| 331 | { 48, 0, 0, 104, }, /* 5: 250 1.5 */ |
| 332 | { 54, 0, 0, 85, }, /* 6: 250 4 */ |
| 333 | { 43, 0, 0, 128, }, /* 7: 300 0 */ |
| 334 | { 54, 0, 0, 101, }, /* 8: 300 1.5 */ |
| 335 | { 48, 0, 0, 128, }, /* 9: 300 0 */ |
Sonika Jindal | d9d7000 | 2015-09-24 10:24:56 +0530 | [diff] [blame] | 336 | }; |
| 337 | |
Vandana Kannan | 96fb9f9 | 2014-11-18 15:45:27 +0530 | [diff] [blame] | 338 | /* BSpec has 2 recommended values - entries 0 and 8. |
| 339 | * Using the entry with higher vswing. |
| 340 | */ |
| 341 | static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = { |
| 342 | /* Idx NT mV diff db */ |
Ville Syrjälä | 043eaf3 | 2017-10-16 17:57:02 +0300 | [diff] [blame] | 343 | { 52, 0x9A, 0, 128, }, /* 0: 400 0 */ |
| 344 | { 52, 0x9A, 0, 85, }, /* 1: 400 3.5 */ |
| 345 | { 52, 0x9A, 0, 64, }, /* 2: 400 6 */ |
| 346 | { 42, 0x9A, 0, 43, }, /* 3: 400 9.5 */ |
| 347 | { 77, 0x9A, 0, 128, }, /* 4: 600 0 */ |
| 348 | { 77, 0x9A, 0, 85, }, /* 5: 600 3.5 */ |
| 349 | { 77, 0x9A, 0, 64, }, /* 6: 600 6 */ |
| 350 | { 102, 0x9A, 0, 128, }, /* 7: 800 0 */ |
| 351 | { 102, 0x9A, 0, 85, }, /* 8: 800 3.5 */ |
| 352 | { 154, 0x9A, 1, 128, }, /* 9: 1200 0 */ |
Vandana Kannan | 96fb9f9 | 2014-11-18 15:45:27 +0530 | [diff] [blame] | 353 | }; |
| 354 | |
Rodrigo Vivi | 83fb7ab | 2017-06-09 15:26:07 -0700 | [diff] [blame] | 355 | struct cnl_ddi_buf_trans { |
Ville Syrjälä | fb5f4e9 | 2017-09-18 21:25:38 +0300 | [diff] [blame] | 356 | u8 dw2_swing_sel; |
| 357 | u8 dw7_n_scalar; |
| 358 | u8 dw4_cursor_coeff; |
| 359 | u8 dw4_post_cursor_2; |
| 360 | u8 dw4_post_cursor_1; |
Rodrigo Vivi | 83fb7ab | 2017-06-09 15:26:07 -0700 | [diff] [blame] | 361 | }; |
| 362 | |
| 363 | /* Voltage Swing Programming for VccIO 0.85V for DP */ |
| 364 | static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_85V[] = { |
| 365 | /* NT mV Trans mV db */ |
| 366 | { 0xA, 0x5D, 0x3F, 0x00, 0x00 }, /* 350 350 0.0 */ |
| 367 | { 0xA, 0x6A, 0x38, 0x00, 0x07 }, /* 350 500 3.1 */ |
| 368 | { 0xB, 0x7A, 0x32, 0x00, 0x0D }, /* 350 700 6.0 */ |
| 369 | { 0x6, 0x7C, 0x2D, 0x00, 0x12 }, /* 350 900 8.2 */ |
| 370 | { 0xA, 0x69, 0x3F, 0x00, 0x00 }, /* 500 500 0.0 */ |
| 371 | { 0xB, 0x7A, 0x36, 0x00, 0x09 }, /* 500 700 2.9 */ |
| 372 | { 0x6, 0x7C, 0x30, 0x00, 0x0F }, /* 500 900 5.1 */ |
| 373 | { 0xB, 0x7D, 0x3C, 0x00, 0x03 }, /* 650 725 0.9 */ |
| 374 | { 0x6, 0x7C, 0x34, 0x00, 0x0B }, /* 600 900 3.5 */ |
| 375 | { 0x6, 0x7B, 0x3F, 0x00, 0x00 }, /* 900 900 0.0 */ |
| 376 | }; |
| 377 | |
| 378 | /* Voltage Swing Programming for VccIO 0.85V for HDMI */ |
| 379 | static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_85V[] = { |
| 380 | /* NT mV Trans mV db */ |
| 381 | { 0xA, 0x60, 0x3F, 0x00, 0x00 }, /* 450 450 0.0 */ |
| 382 | { 0xB, 0x73, 0x36, 0x00, 0x09 }, /* 450 650 3.2 */ |
| 383 | { 0x6, 0x7F, 0x31, 0x00, 0x0E }, /* 450 850 5.5 */ |
| 384 | { 0xB, 0x73, 0x3F, 0x00, 0x00 }, /* 650 650 0.0 */ |
| 385 | { 0x6, 0x7F, 0x37, 0x00, 0x08 }, /* 650 850 2.3 */ |
| 386 | { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 850 850 0.0 */ |
| 387 | { 0x6, 0x7F, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */ |
| 388 | }; |
| 389 | |
| 390 | /* Voltage Swing Programming for VccIO 0.85V for eDP */ |
| 391 | static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_85V[] = { |
| 392 | /* NT mV Trans mV db */ |
| 393 | { 0xA, 0x66, 0x3A, 0x00, 0x05 }, /* 384 500 2.3 */ |
| 394 | { 0x0, 0x7F, 0x38, 0x00, 0x07 }, /* 153 200 2.3 */ |
| 395 | { 0x8, 0x7F, 0x38, 0x00, 0x07 }, /* 192 250 2.3 */ |
| 396 | { 0x1, 0x7F, 0x38, 0x00, 0x07 }, /* 230 300 2.3 */ |
| 397 | { 0x9, 0x7F, 0x38, 0x00, 0x07 }, /* 269 350 2.3 */ |
| 398 | { 0xA, 0x66, 0x3C, 0x00, 0x03 }, /* 446 500 1.0 */ |
| 399 | { 0xB, 0x70, 0x3C, 0x00, 0x03 }, /* 460 600 2.3 */ |
| 400 | { 0xC, 0x75, 0x3C, 0x00, 0x03 }, /* 537 700 2.3 */ |
| 401 | { 0x2, 0x7F, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */ |
| 402 | }; |
| 403 | |
| 404 | /* Voltage Swing Programming for VccIO 0.95V for DP */ |
| 405 | static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_95V[] = { |
| 406 | /* NT mV Trans mV db */ |
| 407 | { 0xA, 0x5D, 0x3F, 0x00, 0x00 }, /* 350 350 0.0 */ |
| 408 | { 0xA, 0x6A, 0x38, 0x00, 0x07 }, /* 350 500 3.1 */ |
| 409 | { 0xB, 0x7A, 0x32, 0x00, 0x0D }, /* 350 700 6.0 */ |
| 410 | { 0x6, 0x7C, 0x2D, 0x00, 0x12 }, /* 350 900 8.2 */ |
| 411 | { 0xA, 0x69, 0x3F, 0x00, 0x00 }, /* 500 500 0.0 */ |
| 412 | { 0xB, 0x7A, 0x36, 0x00, 0x09 }, /* 500 700 2.9 */ |
| 413 | { 0x6, 0x7C, 0x30, 0x00, 0x0F }, /* 500 900 5.1 */ |
| 414 | { 0xB, 0x7D, 0x3C, 0x00, 0x03 }, /* 650 725 0.9 */ |
| 415 | { 0x6, 0x7C, 0x34, 0x00, 0x0B }, /* 600 900 3.5 */ |
| 416 | { 0x6, 0x7B, 0x3F, 0x00, 0x00 }, /* 900 900 0.0 */ |
| 417 | }; |
| 418 | |
| 419 | /* Voltage Swing Programming for VccIO 0.95V for HDMI */ |
| 420 | static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_95V[] = { |
| 421 | /* NT mV Trans mV db */ |
| 422 | { 0xA, 0x5C, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */ |
| 423 | { 0xB, 0x69, 0x37, 0x00, 0x08 }, /* 400 600 3.5 */ |
| 424 | { 0x5, 0x76, 0x31, 0x00, 0x0E }, /* 400 800 6.0 */ |
| 425 | { 0xA, 0x5E, 0x3F, 0x00, 0x00 }, /* 450 450 0.0 */ |
| 426 | { 0xB, 0x69, 0x3F, 0x00, 0x00 }, /* 600 600 0.0 */ |
| 427 | { 0xB, 0x79, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */ |
| 428 | { 0x6, 0x7D, 0x32, 0x00, 0x0D }, /* 600 1000 4.4 */ |
| 429 | { 0x5, 0x76, 0x3F, 0x00, 0x00 }, /* 800 800 0.0 */ |
| 430 | { 0x6, 0x7D, 0x39, 0x00, 0x06 }, /* 800 1000 1.9 */ |
| 431 | { 0x6, 0x7F, 0x39, 0x00, 0x06 }, /* 850 1050 1.8 */ |
| 432 | { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 1050 1050 0.0 */ |
| 433 | }; |
| 434 | |
| 435 | /* Voltage Swing Programming for VccIO 0.95V for eDP */ |
| 436 | static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_95V[] = { |
| 437 | /* NT mV Trans mV db */ |
| 438 | { 0xA, 0x61, 0x3A, 0x00, 0x05 }, /* 384 500 2.3 */ |
| 439 | { 0x0, 0x7F, 0x38, 0x00, 0x07 }, /* 153 200 2.3 */ |
| 440 | { 0x8, 0x7F, 0x38, 0x00, 0x07 }, /* 192 250 2.3 */ |
| 441 | { 0x1, 0x7F, 0x38, 0x00, 0x07 }, /* 230 300 2.3 */ |
| 442 | { 0x9, 0x7F, 0x38, 0x00, 0x07 }, /* 269 350 2.3 */ |
| 443 | { 0xA, 0x61, 0x3C, 0x00, 0x03 }, /* 446 500 1.0 */ |
| 444 | { 0xB, 0x68, 0x39, 0x00, 0x06 }, /* 460 600 2.3 */ |
| 445 | { 0xC, 0x6E, 0x39, 0x00, 0x06 }, /* 537 700 2.3 */ |
| 446 | { 0x4, 0x7F, 0x3A, 0x00, 0x05 }, /* 460 600 2.3 */ |
| 447 | { 0x2, 0x7F, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */ |
| 448 | }; |
| 449 | |
| 450 | /* Voltage Swing Programming for VccIO 1.05V for DP */ |
| 451 | static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_1_05V[] = { |
| 452 | /* NT mV Trans mV db */ |
| 453 | { 0xA, 0x58, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */ |
| 454 | { 0xB, 0x64, 0x37, 0x00, 0x08 }, /* 400 600 3.5 */ |
| 455 | { 0x5, 0x70, 0x31, 0x00, 0x0E }, /* 400 800 6.0 */ |
| 456 | { 0x6, 0x7F, 0x2C, 0x00, 0x13 }, /* 400 1050 8.4 */ |
| 457 | { 0xB, 0x64, 0x3F, 0x00, 0x00 }, /* 600 600 0.0 */ |
| 458 | { 0x5, 0x73, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */ |
| 459 | { 0x6, 0x7F, 0x30, 0x00, 0x0F }, /* 550 1050 5.6 */ |
| 460 | { 0x5, 0x76, 0x3E, 0x00, 0x01 }, /* 850 900 0.5 */ |
| 461 | { 0x6, 0x7F, 0x36, 0x00, 0x09 }, /* 750 1050 2.9 */ |
| 462 | { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 1050 1050 0.0 */ |
| 463 | }; |
| 464 | |
| 465 | /* Voltage Swing Programming for VccIO 1.05V for HDMI */ |
| 466 | static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_1_05V[] = { |
| 467 | /* NT mV Trans mV db */ |
| 468 | { 0xA, 0x58, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */ |
| 469 | { 0xB, 0x64, 0x37, 0x00, 0x08 }, /* 400 600 3.5 */ |
| 470 | { 0x5, 0x70, 0x31, 0x00, 0x0E }, /* 400 800 6.0 */ |
| 471 | { 0xA, 0x5B, 0x3F, 0x00, 0x00 }, /* 450 450 0.0 */ |
| 472 | { 0xB, 0x64, 0x3F, 0x00, 0x00 }, /* 600 600 0.0 */ |
| 473 | { 0x5, 0x73, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */ |
| 474 | { 0x6, 0x7C, 0x32, 0x00, 0x0D }, /* 600 1000 4.4 */ |
| 475 | { 0x5, 0x70, 0x3F, 0x00, 0x00 }, /* 800 800 0.0 */ |
| 476 | { 0x6, 0x7C, 0x39, 0x00, 0x06 }, /* 800 1000 1.9 */ |
| 477 | { 0x6, 0x7F, 0x39, 0x00, 0x06 }, /* 850 1050 1.8 */ |
| 478 | { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 1050 1050 0.0 */ |
| 479 | }; |
| 480 | |
| 481 | /* Voltage Swing Programming for VccIO 1.05V for eDP */ |
| 482 | static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_1_05V[] = { |
| 483 | /* NT mV Trans mV db */ |
| 484 | { 0xA, 0x5E, 0x3A, 0x00, 0x05 }, /* 384 500 2.3 */ |
| 485 | { 0x0, 0x7F, 0x38, 0x00, 0x07 }, /* 153 200 2.3 */ |
| 486 | { 0x8, 0x7F, 0x38, 0x00, 0x07 }, /* 192 250 2.3 */ |
| 487 | { 0x1, 0x7F, 0x38, 0x00, 0x07 }, /* 230 300 2.3 */ |
| 488 | { 0x9, 0x7F, 0x38, 0x00, 0x07 }, /* 269 350 2.3 */ |
| 489 | { 0xA, 0x5E, 0x3C, 0x00, 0x03 }, /* 446 500 1.0 */ |
| 490 | { 0xB, 0x64, 0x39, 0x00, 0x06 }, /* 460 600 2.3 */ |
| 491 | { 0xE, 0x6A, 0x39, 0x00, 0x06 }, /* 537 700 2.3 */ |
| 492 | { 0x2, 0x7F, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */ |
| 493 | }; |
| 494 | |
Ville Syrjälä | 5a5d24d | 2016-07-12 15:59:35 +0300 | [diff] [blame] | 495 | enum port intel_ddi_get_encoder_port(struct intel_encoder *encoder) |
Paulo Zanoni | fc91463 | 2012-10-05 12:05:54 -0300 | [diff] [blame] | 496 | { |
Ville Syrjälä | 5a5d24d | 2016-07-12 15:59:35 +0300 | [diff] [blame] | 497 | switch (encoder->type) { |
Jani Nikula | 8cd21b7 | 2015-09-29 10:24:26 +0300 | [diff] [blame] | 498 | case INTEL_OUTPUT_DP_MST: |
Ville Syrjälä | 5a5d24d | 2016-07-12 15:59:35 +0300 | [diff] [blame] | 499 | return enc_to_mst(&encoder->base)->primary->port; |
Ville Syrjälä | cca0502 | 2016-06-22 21:57:06 +0300 | [diff] [blame] | 500 | case INTEL_OUTPUT_DP: |
Jani Nikula | 8cd21b7 | 2015-09-29 10:24:26 +0300 | [diff] [blame] | 501 | case INTEL_OUTPUT_EDP: |
| 502 | case INTEL_OUTPUT_HDMI: |
| 503 | case INTEL_OUTPUT_UNKNOWN: |
Ville Syrjälä | 5a5d24d | 2016-07-12 15:59:35 +0300 | [diff] [blame] | 504 | return enc_to_dig_port(&encoder->base)->port; |
Jani Nikula | 8cd21b7 | 2015-09-29 10:24:26 +0300 | [diff] [blame] | 505 | case INTEL_OUTPUT_ANALOG: |
Ville Syrjälä | 5a5d24d | 2016-07-12 15:59:35 +0300 | [diff] [blame] | 506 | return PORT_E; |
| 507 | default: |
| 508 | MISSING_CASE(encoder->type); |
| 509 | return PORT_A; |
Paulo Zanoni | fc91463 | 2012-10-05 12:05:54 -0300 | [diff] [blame] | 510 | } |
| 511 | } |
| 512 | |
Ville Syrjälä | acee299 | 2015-12-08 19:59:39 +0200 | [diff] [blame] | 513 | static const struct ddi_buf_trans * |
Ville Syrjälä | a930acd | 2016-07-12 15:59:36 +0300 | [diff] [blame] | 514 | bdw_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries) |
| 515 | { |
| 516 | if (dev_priv->vbt.edp.low_vswing) { |
| 517 | *n_entries = ARRAY_SIZE(bdw_ddi_translations_edp); |
| 518 | return bdw_ddi_translations_edp; |
| 519 | } else { |
| 520 | *n_entries = ARRAY_SIZE(bdw_ddi_translations_dp); |
| 521 | return bdw_ddi_translations_dp; |
| 522 | } |
| 523 | } |
| 524 | |
| 525 | static const struct ddi_buf_trans * |
Ville Syrjälä | 78ab0ba | 2015-12-08 19:59:41 +0200 | [diff] [blame] | 526 | skl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries) |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 527 | { |
Rodrigo Vivi | 0fdd491 | 2016-10-18 08:57:36 -0700 | [diff] [blame] | 528 | if (IS_SKL_ULX(dev_priv)) { |
Rodrigo Vivi | 5f8b253 | 2015-08-24 16:48:44 -0700 | [diff] [blame] | 529 | *n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp); |
Ville Syrjälä | acee299 | 2015-12-08 19:59:39 +0200 | [diff] [blame] | 530 | return skl_y_ddi_translations_dp; |
Rodrigo Vivi | 0fdd491 | 2016-10-18 08:57:36 -0700 | [diff] [blame] | 531 | } else if (IS_SKL_ULT(dev_priv)) { |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 532 | *n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp); |
Ville Syrjälä | acee299 | 2015-12-08 19:59:39 +0200 | [diff] [blame] | 533 | return skl_u_ddi_translations_dp; |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 534 | } else { |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 535 | *n_entries = ARRAY_SIZE(skl_ddi_translations_dp); |
Ville Syrjälä | acee299 | 2015-12-08 19:59:39 +0200 | [diff] [blame] | 536 | return skl_ddi_translations_dp; |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 537 | } |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 538 | } |
| 539 | |
| 540 | static const struct ddi_buf_trans * |
Rodrigo Vivi | 0fdd491 | 2016-10-18 08:57:36 -0700 | [diff] [blame] | 541 | kbl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries) |
| 542 | { |
| 543 | if (IS_KBL_ULX(dev_priv)) { |
| 544 | *n_entries = ARRAY_SIZE(kbl_y_ddi_translations_dp); |
| 545 | return kbl_y_ddi_translations_dp; |
Rodrigo Vivi | da411a4 | 2017-06-09 15:02:50 -0700 | [diff] [blame] | 546 | } else if (IS_KBL_ULT(dev_priv) || IS_CFL_ULT(dev_priv)) { |
Rodrigo Vivi | 0fdd491 | 2016-10-18 08:57:36 -0700 | [diff] [blame] | 547 | *n_entries = ARRAY_SIZE(kbl_u_ddi_translations_dp); |
| 548 | return kbl_u_ddi_translations_dp; |
| 549 | } else { |
| 550 | *n_entries = ARRAY_SIZE(kbl_ddi_translations_dp); |
| 551 | return kbl_ddi_translations_dp; |
| 552 | } |
| 553 | } |
| 554 | |
| 555 | static const struct ddi_buf_trans * |
Ville Syrjälä | 78ab0ba | 2015-12-08 19:59:41 +0200 | [diff] [blame] | 556 | skl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries) |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 557 | { |
Jani Nikula | 06411f0 | 2016-03-24 17:50:21 +0200 | [diff] [blame] | 558 | if (dev_priv->vbt.edp.low_vswing) { |
Ville Syrjälä | 78ab0ba | 2015-12-08 19:59:41 +0200 | [diff] [blame] | 559 | if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) { |
Ville Syrjälä | acee299 | 2015-12-08 19:59:39 +0200 | [diff] [blame] | 560 | *n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp); |
| 561 | return skl_y_ddi_translations_edp; |
Rodrigo Vivi | da411a4 | 2017-06-09 15:02:50 -0700 | [diff] [blame] | 562 | } else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv) || |
| 563 | IS_CFL_ULT(dev_priv)) { |
Ville Syrjälä | acee299 | 2015-12-08 19:59:39 +0200 | [diff] [blame] | 564 | *n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp); |
| 565 | return skl_u_ddi_translations_edp; |
| 566 | } else { |
Ville Syrjälä | acee299 | 2015-12-08 19:59:39 +0200 | [diff] [blame] | 567 | *n_entries = ARRAY_SIZE(skl_ddi_translations_edp); |
| 568 | return skl_ddi_translations_edp; |
Ville Syrjälä | acee299 | 2015-12-08 19:59:39 +0200 | [diff] [blame] | 569 | } |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 570 | } |
Ville Syrjälä | cd1101c | 2015-12-08 19:59:40 +0200 | [diff] [blame] | 571 | |
Rodrigo Vivi | da411a4 | 2017-06-09 15:02:50 -0700 | [diff] [blame] | 572 | if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv)) |
Rodrigo Vivi | 0fdd491 | 2016-10-18 08:57:36 -0700 | [diff] [blame] | 573 | return kbl_get_buf_trans_dp(dev_priv, n_entries); |
| 574 | else |
| 575 | return skl_get_buf_trans_dp(dev_priv, n_entries); |
Ville Syrjälä | acee299 | 2015-12-08 19:59:39 +0200 | [diff] [blame] | 576 | } |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 577 | |
Ville Syrjälä | acee299 | 2015-12-08 19:59:39 +0200 | [diff] [blame] | 578 | static const struct ddi_buf_trans * |
Ville Syrjälä | 78ab0ba | 2015-12-08 19:59:41 +0200 | [diff] [blame] | 579 | skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries) |
Ville Syrjälä | acee299 | 2015-12-08 19:59:39 +0200 | [diff] [blame] | 580 | { |
Ville Syrjälä | 78ab0ba | 2015-12-08 19:59:41 +0200 | [diff] [blame] | 581 | if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) { |
Ville Syrjälä | acee299 | 2015-12-08 19:59:39 +0200 | [diff] [blame] | 582 | *n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi); |
| 583 | return skl_y_ddi_translations_hdmi; |
| 584 | } else { |
| 585 | *n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi); |
| 586 | return skl_ddi_translations_hdmi; |
| 587 | } |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 588 | } |
| 589 | |
Ville Syrjälä | edba48f | 2017-10-16 17:57:03 +0300 | [diff] [blame] | 590 | static int skl_buf_trans_num_entries(enum port port, int n_entries) |
| 591 | { |
| 592 | /* Only DDIA and DDIE can select the 10th register with DP */ |
| 593 | if (port == PORT_A || port == PORT_E) |
| 594 | return min(n_entries, 10); |
| 595 | else |
| 596 | return min(n_entries, 9); |
| 597 | } |
| 598 | |
Ville Syrjälä | d8fe2c7 | 2017-10-16 17:56:56 +0300 | [diff] [blame] | 599 | static const struct ddi_buf_trans * |
| 600 | intel_ddi_get_buf_trans_dp(struct drm_i915_private *dev_priv, |
Ville Syrjälä | edba48f | 2017-10-16 17:57:03 +0300 | [diff] [blame] | 601 | enum port port, int *n_entries) |
Ville Syrjälä | d8fe2c7 | 2017-10-16 17:56:56 +0300 | [diff] [blame] | 602 | { |
| 603 | if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv)) { |
Ville Syrjälä | edba48f | 2017-10-16 17:57:03 +0300 | [diff] [blame] | 604 | const struct ddi_buf_trans *ddi_translations = |
| 605 | kbl_get_buf_trans_dp(dev_priv, n_entries); |
| 606 | *n_entries = skl_buf_trans_num_entries(port, *n_entries); |
| 607 | return ddi_translations; |
Ville Syrjälä | d8fe2c7 | 2017-10-16 17:56:56 +0300 | [diff] [blame] | 608 | } else if (IS_SKYLAKE(dev_priv)) { |
Ville Syrjälä | edba48f | 2017-10-16 17:57:03 +0300 | [diff] [blame] | 609 | const struct ddi_buf_trans *ddi_translations = |
| 610 | skl_get_buf_trans_dp(dev_priv, n_entries); |
| 611 | *n_entries = skl_buf_trans_num_entries(port, *n_entries); |
| 612 | return ddi_translations; |
Ville Syrjälä | d8fe2c7 | 2017-10-16 17:56:56 +0300 | [diff] [blame] | 613 | } else if (IS_BROADWELL(dev_priv)) { |
| 614 | *n_entries = ARRAY_SIZE(bdw_ddi_translations_dp); |
| 615 | return bdw_ddi_translations_dp; |
| 616 | } else if (IS_HASWELL(dev_priv)) { |
| 617 | *n_entries = ARRAY_SIZE(hsw_ddi_translations_dp); |
| 618 | return hsw_ddi_translations_dp; |
| 619 | } |
| 620 | |
| 621 | *n_entries = 0; |
| 622 | return NULL; |
| 623 | } |
| 624 | |
| 625 | static const struct ddi_buf_trans * |
| 626 | intel_ddi_get_buf_trans_edp(struct drm_i915_private *dev_priv, |
Ville Syrjälä | edba48f | 2017-10-16 17:57:03 +0300 | [diff] [blame] | 627 | enum port port, int *n_entries) |
Ville Syrjälä | d8fe2c7 | 2017-10-16 17:56:56 +0300 | [diff] [blame] | 628 | { |
| 629 | if (IS_GEN9_BC(dev_priv)) { |
Ville Syrjälä | edba48f | 2017-10-16 17:57:03 +0300 | [diff] [blame] | 630 | const struct ddi_buf_trans *ddi_translations = |
| 631 | skl_get_buf_trans_edp(dev_priv, n_entries); |
| 632 | *n_entries = skl_buf_trans_num_entries(port, *n_entries); |
| 633 | return ddi_translations; |
Ville Syrjälä | d8fe2c7 | 2017-10-16 17:56:56 +0300 | [diff] [blame] | 634 | } else if (IS_BROADWELL(dev_priv)) { |
| 635 | return bdw_get_buf_trans_edp(dev_priv, n_entries); |
| 636 | } else if (IS_HASWELL(dev_priv)) { |
| 637 | *n_entries = ARRAY_SIZE(hsw_ddi_translations_dp); |
| 638 | return hsw_ddi_translations_dp; |
| 639 | } |
| 640 | |
| 641 | *n_entries = 0; |
| 642 | return NULL; |
| 643 | } |
| 644 | |
| 645 | static const struct ddi_buf_trans * |
| 646 | intel_ddi_get_buf_trans_fdi(struct drm_i915_private *dev_priv, |
| 647 | int *n_entries) |
| 648 | { |
| 649 | if (IS_BROADWELL(dev_priv)) { |
| 650 | *n_entries = ARRAY_SIZE(bdw_ddi_translations_fdi); |
| 651 | return bdw_ddi_translations_fdi; |
| 652 | } else if (IS_HASWELL(dev_priv)) { |
| 653 | *n_entries = ARRAY_SIZE(hsw_ddi_translations_fdi); |
| 654 | return hsw_ddi_translations_fdi; |
| 655 | } |
| 656 | |
| 657 | *n_entries = 0; |
| 658 | return NULL; |
| 659 | } |
| 660 | |
Ville Syrjälä | 975786e | 2017-10-16 17:56:57 +0300 | [diff] [blame] | 661 | static const struct ddi_buf_trans * |
| 662 | intel_ddi_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, |
| 663 | int *n_entries) |
| 664 | { |
| 665 | if (IS_GEN9_BC(dev_priv)) { |
| 666 | return skl_get_buf_trans_hdmi(dev_priv, n_entries); |
| 667 | } else if (IS_BROADWELL(dev_priv)) { |
| 668 | *n_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi); |
| 669 | return bdw_ddi_translations_hdmi; |
| 670 | } else if (IS_HASWELL(dev_priv)) { |
| 671 | *n_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi); |
| 672 | return hsw_ddi_translations_hdmi; |
| 673 | } |
| 674 | |
| 675 | *n_entries = 0; |
| 676 | return NULL; |
| 677 | } |
| 678 | |
Ville Syrjälä | 7d4f37b | 2017-10-16 17:57:00 +0300 | [diff] [blame] | 679 | static const struct bxt_ddi_buf_trans * |
| 680 | bxt_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries) |
| 681 | { |
| 682 | *n_entries = ARRAY_SIZE(bxt_ddi_translations_dp); |
| 683 | return bxt_ddi_translations_dp; |
| 684 | } |
| 685 | |
| 686 | static const struct bxt_ddi_buf_trans * |
| 687 | bxt_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries) |
| 688 | { |
| 689 | if (dev_priv->vbt.edp.low_vswing) { |
| 690 | *n_entries = ARRAY_SIZE(bxt_ddi_translations_edp); |
| 691 | return bxt_ddi_translations_edp; |
| 692 | } |
| 693 | |
| 694 | return bxt_get_buf_trans_dp(dev_priv, n_entries); |
| 695 | } |
| 696 | |
| 697 | static const struct bxt_ddi_buf_trans * |
| 698 | bxt_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries) |
| 699 | { |
| 700 | *n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi); |
| 701 | return bxt_ddi_translations_hdmi; |
| 702 | } |
| 703 | |
Rodrigo Vivi | cf3e0fb | 2017-08-29 16:22:28 -0700 | [diff] [blame] | 704 | static const struct cnl_ddi_buf_trans * |
| 705 | cnl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries) |
| 706 | { |
| 707 | u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK; |
| 708 | |
| 709 | if (voltage == VOLTAGE_INFO_0_85V) { |
| 710 | *n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_85V); |
| 711 | return cnl_ddi_translations_hdmi_0_85V; |
| 712 | } else if (voltage == VOLTAGE_INFO_0_95V) { |
| 713 | *n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_95V); |
| 714 | return cnl_ddi_translations_hdmi_0_95V; |
| 715 | } else if (voltage == VOLTAGE_INFO_1_05V) { |
| 716 | *n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_1_05V); |
| 717 | return cnl_ddi_translations_hdmi_1_05V; |
Arnd Bergmann | 83482ca | 2017-10-05 14:08:26 +0200 | [diff] [blame] | 718 | } else { |
| 719 | *n_entries = 1; /* shut up gcc */ |
Rodrigo Vivi | cf3e0fb | 2017-08-29 16:22:28 -0700 | [diff] [blame] | 720 | MISSING_CASE(voltage); |
Arnd Bergmann | 83482ca | 2017-10-05 14:08:26 +0200 | [diff] [blame] | 721 | } |
Rodrigo Vivi | cf3e0fb | 2017-08-29 16:22:28 -0700 | [diff] [blame] | 722 | return NULL; |
| 723 | } |
| 724 | |
| 725 | static const struct cnl_ddi_buf_trans * |
| 726 | cnl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries) |
| 727 | { |
| 728 | u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK; |
| 729 | |
| 730 | if (voltage == VOLTAGE_INFO_0_85V) { |
| 731 | *n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_85V); |
| 732 | return cnl_ddi_translations_dp_0_85V; |
| 733 | } else if (voltage == VOLTAGE_INFO_0_95V) { |
| 734 | *n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_95V); |
| 735 | return cnl_ddi_translations_dp_0_95V; |
| 736 | } else if (voltage == VOLTAGE_INFO_1_05V) { |
| 737 | *n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_1_05V); |
| 738 | return cnl_ddi_translations_dp_1_05V; |
Arnd Bergmann | 83482ca | 2017-10-05 14:08:26 +0200 | [diff] [blame] | 739 | } else { |
| 740 | *n_entries = 1; /* shut up gcc */ |
Rodrigo Vivi | cf3e0fb | 2017-08-29 16:22:28 -0700 | [diff] [blame] | 741 | MISSING_CASE(voltage); |
Arnd Bergmann | 83482ca | 2017-10-05 14:08:26 +0200 | [diff] [blame] | 742 | } |
Rodrigo Vivi | cf3e0fb | 2017-08-29 16:22:28 -0700 | [diff] [blame] | 743 | return NULL; |
| 744 | } |
| 745 | |
| 746 | static const struct cnl_ddi_buf_trans * |
| 747 | cnl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries) |
| 748 | { |
| 749 | u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK; |
| 750 | |
| 751 | if (dev_priv->vbt.edp.low_vswing) { |
| 752 | if (voltage == VOLTAGE_INFO_0_85V) { |
| 753 | *n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_85V); |
| 754 | return cnl_ddi_translations_edp_0_85V; |
| 755 | } else if (voltage == VOLTAGE_INFO_0_95V) { |
| 756 | *n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_95V); |
| 757 | return cnl_ddi_translations_edp_0_95V; |
| 758 | } else if (voltage == VOLTAGE_INFO_1_05V) { |
| 759 | *n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_1_05V); |
| 760 | return cnl_ddi_translations_edp_1_05V; |
Arnd Bergmann | 83482ca | 2017-10-05 14:08:26 +0200 | [diff] [blame] | 761 | } else { |
| 762 | *n_entries = 1; /* shut up gcc */ |
Rodrigo Vivi | cf3e0fb | 2017-08-29 16:22:28 -0700 | [diff] [blame] | 763 | MISSING_CASE(voltage); |
Arnd Bergmann | 83482ca | 2017-10-05 14:08:26 +0200 | [diff] [blame] | 764 | } |
Rodrigo Vivi | cf3e0fb | 2017-08-29 16:22:28 -0700 | [diff] [blame] | 765 | return NULL; |
| 766 | } else { |
| 767 | return cnl_get_buf_trans_dp(dev_priv, n_entries); |
| 768 | } |
| 769 | } |
| 770 | |
Ville Syrjälä | 8d8bb85 | 2016-07-12 15:59:30 +0300 | [diff] [blame] | 771 | static int intel_ddi_hdmi_level(struct drm_i915_private *dev_priv, enum port port) |
| 772 | { |
Ville Syrjälä | d02ace8 | 2017-10-18 21:19:58 +0300 | [diff] [blame] | 773 | int n_entries, level, default_entry; |
Ville Syrjälä | 8d8bb85 | 2016-07-12 15:59:30 +0300 | [diff] [blame] | 774 | |
Ville Syrjälä | d02ace8 | 2017-10-18 21:19:58 +0300 | [diff] [blame] | 775 | level = dev_priv->vbt.ddi_port_info[port].hdmi_level_shift; |
Ville Syrjälä | 8d8bb85 | 2016-07-12 15:59:30 +0300 | [diff] [blame] | 776 | |
Rodrigo Vivi | bf50355 | 2017-08-29 16:22:29 -0700 | [diff] [blame] | 777 | if (IS_CANNONLAKE(dev_priv)) { |
Ville Syrjälä | d02ace8 | 2017-10-18 21:19:58 +0300 | [diff] [blame] | 778 | cnl_get_buf_trans_hdmi(dev_priv, &n_entries); |
| 779 | default_entry = n_entries - 1; |
Ville Syrjälä | 043eaf3 | 2017-10-16 17:57:02 +0300 | [diff] [blame] | 780 | } else if (IS_GEN9_LP(dev_priv)) { |
Ville Syrjälä | d02ace8 | 2017-10-18 21:19:58 +0300 | [diff] [blame] | 781 | bxt_get_buf_trans_hdmi(dev_priv, &n_entries); |
| 782 | default_entry = n_entries - 1; |
Rodrigo Vivi | bf50355 | 2017-08-29 16:22:29 -0700 | [diff] [blame] | 783 | } else if (IS_GEN9_BC(dev_priv)) { |
Ville Syrjälä | d02ace8 | 2017-10-18 21:19:58 +0300 | [diff] [blame] | 784 | intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries); |
| 785 | default_entry = 8; |
Ville Syrjälä | 8d8bb85 | 2016-07-12 15:59:30 +0300 | [diff] [blame] | 786 | } else if (IS_BROADWELL(dev_priv)) { |
Ville Syrjälä | d02ace8 | 2017-10-18 21:19:58 +0300 | [diff] [blame] | 787 | intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries); |
| 788 | default_entry = 7; |
Ville Syrjälä | 8d8bb85 | 2016-07-12 15:59:30 +0300 | [diff] [blame] | 789 | } else if (IS_HASWELL(dev_priv)) { |
Ville Syrjälä | d02ace8 | 2017-10-18 21:19:58 +0300 | [diff] [blame] | 790 | intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries); |
| 791 | default_entry = 6; |
Ville Syrjälä | 8d8bb85 | 2016-07-12 15:59:30 +0300 | [diff] [blame] | 792 | } else { |
| 793 | WARN(1, "ddi translation table missing\n"); |
Ville Syrjälä | 975786e | 2017-10-16 17:56:57 +0300 | [diff] [blame] | 794 | return 0; |
Ville Syrjälä | 8d8bb85 | 2016-07-12 15:59:30 +0300 | [diff] [blame] | 795 | } |
| 796 | |
| 797 | /* Choose a good default if VBT is badly populated */ |
Ville Syrjälä | d02ace8 | 2017-10-18 21:19:58 +0300 | [diff] [blame] | 798 | if (level == HDMI_LEVEL_SHIFT_UNKNOWN || level >= n_entries) |
| 799 | level = default_entry; |
Ville Syrjälä | 8d8bb85 | 2016-07-12 15:59:30 +0300 | [diff] [blame] | 800 | |
Ville Syrjälä | d02ace8 | 2017-10-18 21:19:58 +0300 | [diff] [blame] | 801 | if (WARN_ON_ONCE(n_entries == 0)) |
Ville Syrjälä | 21b39d2 | 2017-10-18 21:19:34 +0300 | [diff] [blame] | 802 | return 0; |
Ville Syrjälä | d02ace8 | 2017-10-18 21:19:58 +0300 | [diff] [blame] | 803 | if (WARN_ON_ONCE(level >= n_entries)) |
| 804 | level = n_entries - 1; |
Ville Syrjälä | 21b39d2 | 2017-10-18 21:19:34 +0300 | [diff] [blame] | 805 | |
Ville Syrjälä | d02ace8 | 2017-10-18 21:19:58 +0300 | [diff] [blame] | 806 | return level; |
Ville Syrjälä | 8d8bb85 | 2016-07-12 15:59:30 +0300 | [diff] [blame] | 807 | } |
| 808 | |
Art Runyan | e58623c | 2013-11-02 21:07:41 -0700 | [diff] [blame] | 809 | /* |
| 810 | * Starting with Haswell, DDI port buffers must be programmed with correct |
Ville Syrjälä | 32bdc40 | 2016-07-12 15:59:33 +0300 | [diff] [blame] | 811 | * values in advance. This function programs the correct values for |
| 812 | * DP/eDP/FDI use cases. |
Eugeni Dodonov | 45244b8 | 2012-05-09 15:37:20 -0300 | [diff] [blame] | 813 | */ |
Paulo Zanoni | d7c530b | 2017-03-30 17:57:52 -0300 | [diff] [blame] | 814 | static void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder) |
Eugeni Dodonov | 45244b8 | 2012-05-09 15:37:20 -0300 | [diff] [blame] | 815 | { |
Ville Syrjälä | 6a7e4f9 | 2015-12-08 19:59:44 +0200 | [diff] [blame] | 816 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Antti Koskipaa | 75067dd | 2015-07-10 14:10:55 +0300 | [diff] [blame] | 817 | u32 iboost_bit = 0; |
Ville Syrjälä | 7d1c42e | 2017-02-23 19:35:05 +0200 | [diff] [blame] | 818 | int i, n_entries; |
Ville Syrjälä | 32bdc40 | 2016-07-12 15:59:33 +0300 | [diff] [blame] | 819 | enum port port = intel_ddi_get_encoder_port(encoder); |
Jani Nikula | 1012205 | 2014-08-27 16:27:30 +0300 | [diff] [blame] | 820 | const struct ddi_buf_trans *ddi_translations; |
Art Runyan | e58623c | 2013-11-02 21:07:41 -0700 | [diff] [blame] | 821 | |
Ville Syrjälä | 7d1c42e | 2017-02-23 19:35:05 +0200 | [diff] [blame] | 822 | switch (encoder->type) { |
| 823 | case INTEL_OUTPUT_EDP: |
Ville Syrjälä | edba48f | 2017-10-16 17:57:03 +0300 | [diff] [blame] | 824 | ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv, port, |
Ville Syrjälä | 7d1c42e | 2017-02-23 19:35:05 +0200 | [diff] [blame] | 825 | &n_entries); |
| 826 | break; |
| 827 | case INTEL_OUTPUT_DP: |
Ville Syrjälä | edba48f | 2017-10-16 17:57:03 +0300 | [diff] [blame] | 828 | ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv, port, |
Ville Syrjälä | 7d1c42e | 2017-02-23 19:35:05 +0200 | [diff] [blame] | 829 | &n_entries); |
| 830 | break; |
| 831 | case INTEL_OUTPUT_ANALOG: |
| 832 | ddi_translations = intel_ddi_get_buf_trans_fdi(dev_priv, |
| 833 | &n_entries); |
| 834 | break; |
| 835 | default: |
| 836 | MISSING_CASE(encoder->type); |
| 837 | return; |
Art Runyan | e58623c | 2013-11-02 21:07:41 -0700 | [diff] [blame] | 838 | } |
| 839 | |
Ville Syrjälä | edba48f | 2017-10-16 17:57:03 +0300 | [diff] [blame] | 840 | /* If we're boosting the current, set bit 31 of trans1 */ |
| 841 | if (IS_GEN9_BC(dev_priv) && |
| 842 | dev_priv->vbt.ddi_port_info[port].dp_boost_level) |
| 843 | iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE; |
Rodrigo Vivi | 0a91877 | 2016-09-30 11:05:56 -0700 | [diff] [blame] | 844 | |
Ville Syrjälä | 7d1c42e | 2017-02-23 19:35:05 +0200 | [diff] [blame] | 845 | for (i = 0; i < n_entries; i++) { |
Ville Syrjälä | 9712e68 | 2015-09-18 20:03:22 +0300 | [diff] [blame] | 846 | I915_WRITE(DDI_BUF_TRANS_LO(port, i), |
| 847 | ddi_translations[i].trans1 | iboost_bit); |
| 848 | I915_WRITE(DDI_BUF_TRANS_HI(port, i), |
| 849 | ddi_translations[i].trans2); |
Eugeni Dodonov | 45244b8 | 2012-05-09 15:37:20 -0300 | [diff] [blame] | 850 | } |
Ville Syrjälä | 32bdc40 | 2016-07-12 15:59:33 +0300 | [diff] [blame] | 851 | } |
Damien Lespiau | ce4dd49 | 2014-08-01 11:07:54 +0100 | [diff] [blame] | 852 | |
Ville Syrjälä | 32bdc40 | 2016-07-12 15:59:33 +0300 | [diff] [blame] | 853 | /* |
| 854 | * Starting with Haswell, DDI port buffers must be programmed with correct |
| 855 | * values in advance. This function programs the correct values for |
| 856 | * HDMI/DVI use cases. |
| 857 | */ |
Ville Syrjälä | 7ea7933 | 2017-10-16 17:56:59 +0300 | [diff] [blame] | 858 | static void intel_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder, |
Ville Syrjälä | d02ace8 | 2017-10-18 21:19:58 +0300 | [diff] [blame] | 859 | int level) |
Ville Syrjälä | 32bdc40 | 2016-07-12 15:59:33 +0300 | [diff] [blame] | 860 | { |
| 861 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
| 862 | u32 iboost_bit = 0; |
Ville Syrjälä | d02ace8 | 2017-10-18 21:19:58 +0300 | [diff] [blame] | 863 | int n_entries; |
Ville Syrjälä | 32bdc40 | 2016-07-12 15:59:33 +0300 | [diff] [blame] | 864 | enum port port = intel_ddi_get_encoder_port(encoder); |
Ville Syrjälä | d02ace8 | 2017-10-18 21:19:58 +0300 | [diff] [blame] | 865 | const struct ddi_buf_trans *ddi_translations; |
Ville Syrjälä | 32bdc40 | 2016-07-12 15:59:33 +0300 | [diff] [blame] | 866 | |
Ville Syrjälä | d02ace8 | 2017-10-18 21:19:58 +0300 | [diff] [blame] | 867 | ddi_translations = intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries); |
Ville Syrjälä | 1edaaa2 | 2016-07-12 15:59:34 +0300 | [diff] [blame] | 868 | |
Ville Syrjälä | d02ace8 | 2017-10-18 21:19:58 +0300 | [diff] [blame] | 869 | if (WARN_ON_ONCE(!ddi_translations)) |
Ville Syrjälä | 21b39d2 | 2017-10-18 21:19:34 +0300 | [diff] [blame] | 870 | return; |
Ville Syrjälä | d02ace8 | 2017-10-18 21:19:58 +0300 | [diff] [blame] | 871 | if (WARN_ON_ONCE(level >= n_entries)) |
| 872 | level = n_entries - 1; |
Ville Syrjälä | 21b39d2 | 2017-10-18 21:19:34 +0300 | [diff] [blame] | 873 | |
Ville Syrjälä | 975786e | 2017-10-16 17:56:57 +0300 | [diff] [blame] | 874 | /* If we're boosting the current, set bit 31 of trans1 */ |
| 875 | if (IS_GEN9_BC(dev_priv) && |
| 876 | dev_priv->vbt.ddi_port_info[port].hdmi_boost_level) |
| 877 | iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE; |
Ville Syrjälä | 32bdc40 | 2016-07-12 15:59:33 +0300 | [diff] [blame] | 878 | |
Paulo Zanoni | 6acab15 | 2013-09-12 17:06:24 -0300 | [diff] [blame] | 879 | /* Entry 9 is for HDMI: */ |
Ville Syrjälä | ed9c77d | 2016-07-12 15:59:32 +0300 | [diff] [blame] | 880 | I915_WRITE(DDI_BUF_TRANS_LO(port, 9), |
Ville Syrjälä | d02ace8 | 2017-10-18 21:19:58 +0300 | [diff] [blame] | 881 | ddi_translations[level].trans1 | iboost_bit); |
Ville Syrjälä | ed9c77d | 2016-07-12 15:59:32 +0300 | [diff] [blame] | 882 | I915_WRITE(DDI_BUF_TRANS_HI(port, 9), |
Ville Syrjälä | d02ace8 | 2017-10-18 21:19:58 +0300 | [diff] [blame] | 883 | ddi_translations[level].trans2); |
Eugeni Dodonov | 45244b8 | 2012-05-09 15:37:20 -0300 | [diff] [blame] | 884 | } |
| 885 | |
Paulo Zanoni | 248138b | 2012-11-29 11:29:31 -0200 | [diff] [blame] | 886 | static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv, |
| 887 | enum port port) |
| 888 | { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 889 | i915_reg_t reg = DDI_BUF_CTL(port); |
Paulo Zanoni | 248138b | 2012-11-29 11:29:31 -0200 | [diff] [blame] | 890 | int i; |
| 891 | |
Vandana Kannan | 3449ca8 | 2015-03-27 14:19:09 +0200 | [diff] [blame] | 892 | for (i = 0; i < 16; i++) { |
Paulo Zanoni | 248138b | 2012-11-29 11:29:31 -0200 | [diff] [blame] | 893 | udelay(1); |
| 894 | if (I915_READ(reg) & DDI_BUF_IS_IDLE) |
| 895 | return; |
| 896 | } |
| 897 | DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port)); |
| 898 | } |
Eugeni Dodonov | c82e4d2 | 2012-05-09 15:37:21 -0300 | [diff] [blame] | 899 | |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 900 | static uint32_t hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll) |
Ander Conselvan de Oliveira | c856052 | 2016-09-01 15:08:07 -0700 | [diff] [blame] | 901 | { |
| 902 | switch (pll->id) { |
| 903 | case DPLL_ID_WRPLL1: |
| 904 | return PORT_CLK_SEL_WRPLL1; |
| 905 | case DPLL_ID_WRPLL2: |
| 906 | return PORT_CLK_SEL_WRPLL2; |
| 907 | case DPLL_ID_SPLL: |
| 908 | return PORT_CLK_SEL_SPLL; |
| 909 | case DPLL_ID_LCPLL_810: |
| 910 | return PORT_CLK_SEL_LCPLL_810; |
| 911 | case DPLL_ID_LCPLL_1350: |
| 912 | return PORT_CLK_SEL_LCPLL_1350; |
| 913 | case DPLL_ID_LCPLL_2700: |
| 914 | return PORT_CLK_SEL_LCPLL_2700; |
| 915 | default: |
| 916 | MISSING_CASE(pll->id); |
| 917 | return PORT_CLK_SEL_NONE; |
| 918 | } |
| 919 | } |
| 920 | |
Eugeni Dodonov | c82e4d2 | 2012-05-09 15:37:21 -0300 | [diff] [blame] | 921 | /* Starting with Haswell, different DDI ports can work in FDI mode for |
| 922 | * connection to the PCH-located connectors. For this, it is necessary to train |
| 923 | * both the DDI port and PCH receiver for the desired DDI buffer settings. |
| 924 | * |
| 925 | * The recommended port to work in FDI mode is DDI E, which we use here. Also, |
| 926 | * please note that when FDI mode is active on DDI E, it shares 2 lines with |
| 927 | * DDI A (which is used for eDP) |
| 928 | */ |
| 929 | |
Ander Conselvan de Oliveira | dc4a109 | 2017-03-02 14:58:54 +0200 | [diff] [blame] | 930 | void hsw_fdi_link_train(struct intel_crtc *crtc, |
| 931 | const struct intel_crtc_state *crtc_state) |
Eugeni Dodonov | c82e4d2 | 2012-05-09 15:37:21 -0300 | [diff] [blame] | 932 | { |
Ander Conselvan de Oliveira | 4cbe4b2 | 2017-03-02 14:58:51 +0200 | [diff] [blame] | 933 | struct drm_device *dev = crtc->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 934 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 6a7e4f9 | 2015-12-08 19:59:44 +0200 | [diff] [blame] | 935 | struct intel_encoder *encoder; |
Ander Conselvan de Oliveira | c856052 | 2016-09-01 15:08:07 -0700 | [diff] [blame] | 936 | u32 temp, i, rx_ctl_val, ddi_pll_sel; |
Eugeni Dodonov | c82e4d2 | 2012-05-09 15:37:21 -0300 | [diff] [blame] | 937 | |
Ander Conselvan de Oliveira | 4cbe4b2 | 2017-03-02 14:58:51 +0200 | [diff] [blame] | 938 | for_each_encoder_on_crtc(dev, &crtc->base, encoder) { |
Ville Syrjälä | 6a7e4f9 | 2015-12-08 19:59:44 +0200 | [diff] [blame] | 939 | WARN_ON(encoder->type != INTEL_OUTPUT_ANALOG); |
Ville Syrjälä | 32bdc40 | 2016-07-12 15:59:33 +0300 | [diff] [blame] | 940 | intel_prepare_dp_ddi_buffers(encoder); |
Ville Syrjälä | 6a7e4f9 | 2015-12-08 19:59:44 +0200 | [diff] [blame] | 941 | } |
| 942 | |
Paulo Zanoni | 0494564 | 2012-11-01 21:00:59 -0200 | [diff] [blame] | 943 | /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the |
| 944 | * mode set "sequence for CRT port" document: |
| 945 | * - TP1 to TP2 time with the default value |
| 946 | * - FDI delay to 90h |
Damien Lespiau | 8693a82 | 2013-05-03 18:48:11 +0100 | [diff] [blame] | 947 | * |
| 948 | * WaFDIAutoLinkSetTimingOverrride:hsw |
Paulo Zanoni | 0494564 | 2012-11-01 21:00:59 -0200 | [diff] [blame] | 949 | */ |
Ville Syrjälä | eede3b5 | 2015-09-18 20:03:30 +0300 | [diff] [blame] | 950 | I915_WRITE(FDI_RX_MISC(PIPE_A), FDI_RX_PWRDN_LANE1_VAL(2) | |
Paulo Zanoni | 0494564 | 2012-11-01 21:00:59 -0200 | [diff] [blame] | 951 | FDI_RX_PWRDN_LANE0_VAL(2) | |
| 952 | FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90); |
| 953 | |
| 954 | /* Enable the PCH Receiver FDI PLL */ |
Damien Lespiau | 3e68320 | 2012-12-11 18:48:29 +0000 | [diff] [blame] | 955 | rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE | |
Daniel Vetter | 33d29b1 | 2013-02-13 18:04:45 +0100 | [diff] [blame] | 956 | FDI_RX_PLL_ENABLE | |
Ander Conselvan de Oliveira | dc4a109 | 2017-03-02 14:58:54 +0200 | [diff] [blame] | 957 | FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes); |
Ville Syrjälä | eede3b5 | 2015-09-18 20:03:30 +0300 | [diff] [blame] | 958 | I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val); |
| 959 | POSTING_READ(FDI_RX_CTL(PIPE_A)); |
Paulo Zanoni | 0494564 | 2012-11-01 21:00:59 -0200 | [diff] [blame] | 960 | udelay(220); |
| 961 | |
| 962 | /* Switch from Rawclk to PCDclk */ |
| 963 | rx_ctl_val |= FDI_PCDCLK; |
Ville Syrjälä | eede3b5 | 2015-09-18 20:03:30 +0300 | [diff] [blame] | 964 | I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val); |
Paulo Zanoni | 0494564 | 2012-11-01 21:00:59 -0200 | [diff] [blame] | 965 | |
| 966 | /* Configure Port Clock Select */ |
Ander Conselvan de Oliveira | dc4a109 | 2017-03-02 14:58:54 +0200 | [diff] [blame] | 967 | ddi_pll_sel = hsw_pll_to_ddi_pll_sel(crtc_state->shared_dpll); |
Ander Conselvan de Oliveira | c856052 | 2016-09-01 15:08:07 -0700 | [diff] [blame] | 968 | I915_WRITE(PORT_CLK_SEL(PORT_E), ddi_pll_sel); |
| 969 | WARN_ON(ddi_pll_sel != PORT_CLK_SEL_SPLL); |
Paulo Zanoni | 0494564 | 2012-11-01 21:00:59 -0200 | [diff] [blame] | 970 | |
| 971 | /* Start the training iterating through available voltages and emphasis, |
| 972 | * testing each value twice. */ |
Jani Nikula | 1012205 | 2014-08-27 16:27:30 +0300 | [diff] [blame] | 973 | for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) { |
Eugeni Dodonov | c82e4d2 | 2012-05-09 15:37:21 -0300 | [diff] [blame] | 974 | /* Configure DP_TP_CTL with auto-training */ |
| 975 | I915_WRITE(DP_TP_CTL(PORT_E), |
| 976 | DP_TP_CTL_FDI_AUTOTRAIN | |
| 977 | DP_TP_CTL_ENHANCED_FRAME_ENABLE | |
| 978 | DP_TP_CTL_LINK_TRAIN_PAT1 | |
| 979 | DP_TP_CTL_ENABLE); |
| 980 | |
Damien Lespiau | 876a8cd | 2012-12-11 18:48:30 +0000 | [diff] [blame] | 981 | /* Configure and enable DDI_BUF_CTL for DDI E with next voltage. |
| 982 | * DDI E does not support port reversal, the functionality is |
| 983 | * achieved on the PCH side in FDI_RX_CTL, so no need to set the |
| 984 | * port reversal bit */ |
Eugeni Dodonov | c82e4d2 | 2012-05-09 15:37:21 -0300 | [diff] [blame] | 985 | I915_WRITE(DDI_BUF_CTL(PORT_E), |
Paulo Zanoni | 0494564 | 2012-11-01 21:00:59 -0200 | [diff] [blame] | 986 | DDI_BUF_CTL_ENABLE | |
Ander Conselvan de Oliveira | dc4a109 | 2017-03-02 14:58:54 +0200 | [diff] [blame] | 987 | ((crtc_state->fdi_lanes - 1) << 1) | |
Sonika Jindal | c5fe6a0 | 2014-08-11 08:57:36 +0530 | [diff] [blame] | 988 | DDI_BUF_TRANS_SELECT(i / 2)); |
Paulo Zanoni | 0494564 | 2012-11-01 21:00:59 -0200 | [diff] [blame] | 989 | POSTING_READ(DDI_BUF_CTL(PORT_E)); |
Eugeni Dodonov | c82e4d2 | 2012-05-09 15:37:21 -0300 | [diff] [blame] | 990 | |
| 991 | udelay(600); |
| 992 | |
Paulo Zanoni | 0494564 | 2012-11-01 21:00:59 -0200 | [diff] [blame] | 993 | /* Program PCH FDI Receiver TU */ |
Ville Syrjälä | eede3b5 | 2015-09-18 20:03:30 +0300 | [diff] [blame] | 994 | I915_WRITE(FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64)); |
Eugeni Dodonov | 4acf518 | 2012-07-04 20:15:16 -0300 | [diff] [blame] | 995 | |
Paulo Zanoni | 0494564 | 2012-11-01 21:00:59 -0200 | [diff] [blame] | 996 | /* Enable PCH FDI Receiver with auto-training */ |
| 997 | rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO; |
Ville Syrjälä | eede3b5 | 2015-09-18 20:03:30 +0300 | [diff] [blame] | 998 | I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val); |
| 999 | POSTING_READ(FDI_RX_CTL(PIPE_A)); |
Paulo Zanoni | 0494564 | 2012-11-01 21:00:59 -0200 | [diff] [blame] | 1000 | |
| 1001 | /* Wait for FDI receiver lane calibration */ |
| 1002 | udelay(30); |
| 1003 | |
| 1004 | /* Unset FDI_RX_MISC pwrdn lanes */ |
Ville Syrjälä | eede3b5 | 2015-09-18 20:03:30 +0300 | [diff] [blame] | 1005 | temp = I915_READ(FDI_RX_MISC(PIPE_A)); |
Paulo Zanoni | 0494564 | 2012-11-01 21:00:59 -0200 | [diff] [blame] | 1006 | temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK); |
Ville Syrjälä | eede3b5 | 2015-09-18 20:03:30 +0300 | [diff] [blame] | 1007 | I915_WRITE(FDI_RX_MISC(PIPE_A), temp); |
| 1008 | POSTING_READ(FDI_RX_MISC(PIPE_A)); |
Paulo Zanoni | 0494564 | 2012-11-01 21:00:59 -0200 | [diff] [blame] | 1009 | |
| 1010 | /* Wait for FDI auto training time */ |
| 1011 | udelay(5); |
Eugeni Dodonov | c82e4d2 | 2012-05-09 15:37:21 -0300 | [diff] [blame] | 1012 | |
| 1013 | temp = I915_READ(DP_TP_STATUS(PORT_E)); |
| 1014 | if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) { |
Paulo Zanoni | 0494564 | 2012-11-01 21:00:59 -0200 | [diff] [blame] | 1015 | DRM_DEBUG_KMS("FDI link training done on step %d\n", i); |
Ville Syrjälä | a308ccb | 2015-12-04 22:22:50 +0200 | [diff] [blame] | 1016 | break; |
| 1017 | } |
Eugeni Dodonov | c82e4d2 | 2012-05-09 15:37:21 -0300 | [diff] [blame] | 1018 | |
Ville Syrjälä | a308ccb | 2015-12-04 22:22:50 +0200 | [diff] [blame] | 1019 | /* |
| 1020 | * Leave things enabled even if we failed to train FDI. |
| 1021 | * Results in less fireworks from the state checker. |
| 1022 | */ |
| 1023 | if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) { |
| 1024 | DRM_ERROR("FDI link training failed!\n"); |
| 1025 | break; |
Eugeni Dodonov | c82e4d2 | 2012-05-09 15:37:21 -0300 | [diff] [blame] | 1026 | } |
Paulo Zanoni | 0494564 | 2012-11-01 21:00:59 -0200 | [diff] [blame] | 1027 | |
Ville Syrjälä | 5b421c5 | 2016-03-01 16:16:23 +0200 | [diff] [blame] | 1028 | rx_ctl_val &= ~FDI_RX_ENABLE; |
| 1029 | I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val); |
| 1030 | POSTING_READ(FDI_RX_CTL(PIPE_A)); |
| 1031 | |
Paulo Zanoni | 248138b | 2012-11-29 11:29:31 -0200 | [diff] [blame] | 1032 | temp = I915_READ(DDI_BUF_CTL(PORT_E)); |
| 1033 | temp &= ~DDI_BUF_CTL_ENABLE; |
| 1034 | I915_WRITE(DDI_BUF_CTL(PORT_E), temp); |
| 1035 | POSTING_READ(DDI_BUF_CTL(PORT_E)); |
| 1036 | |
Paulo Zanoni | 0494564 | 2012-11-01 21:00:59 -0200 | [diff] [blame] | 1037 | /* Disable DP_TP_CTL and FDI_RX_CTL and retry */ |
Paulo Zanoni | 248138b | 2012-11-29 11:29:31 -0200 | [diff] [blame] | 1038 | temp = I915_READ(DP_TP_CTL(PORT_E)); |
| 1039 | temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK); |
| 1040 | temp |= DP_TP_CTL_LINK_TRAIN_PAT1; |
| 1041 | I915_WRITE(DP_TP_CTL(PORT_E), temp); |
| 1042 | POSTING_READ(DP_TP_CTL(PORT_E)); |
| 1043 | |
| 1044 | intel_wait_ddi_buf_idle(dev_priv, PORT_E); |
Paulo Zanoni | 0494564 | 2012-11-01 21:00:59 -0200 | [diff] [blame] | 1045 | |
Paulo Zanoni | 0494564 | 2012-11-01 21:00:59 -0200 | [diff] [blame] | 1046 | /* Reset FDI_RX_MISC pwrdn lanes */ |
Ville Syrjälä | eede3b5 | 2015-09-18 20:03:30 +0300 | [diff] [blame] | 1047 | temp = I915_READ(FDI_RX_MISC(PIPE_A)); |
Paulo Zanoni | 0494564 | 2012-11-01 21:00:59 -0200 | [diff] [blame] | 1048 | temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK); |
| 1049 | temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2); |
Ville Syrjälä | eede3b5 | 2015-09-18 20:03:30 +0300 | [diff] [blame] | 1050 | I915_WRITE(FDI_RX_MISC(PIPE_A), temp); |
| 1051 | POSTING_READ(FDI_RX_MISC(PIPE_A)); |
Eugeni Dodonov | c82e4d2 | 2012-05-09 15:37:21 -0300 | [diff] [blame] | 1052 | } |
| 1053 | |
Ville Syrjälä | a308ccb | 2015-12-04 22:22:50 +0200 | [diff] [blame] | 1054 | /* Enable normal pixel sending for FDI */ |
| 1055 | I915_WRITE(DP_TP_CTL(PORT_E), |
| 1056 | DP_TP_CTL_FDI_AUTOTRAIN | |
| 1057 | DP_TP_CTL_LINK_TRAIN_NORMAL | |
| 1058 | DP_TP_CTL_ENHANCED_FRAME_ENABLE | |
| 1059 | DP_TP_CTL_ENABLE); |
Eugeni Dodonov | c82e4d2 | 2012-05-09 15:37:21 -0300 | [diff] [blame] | 1060 | } |
Eugeni Dodonov | 0e72a5b | 2012-05-09 15:37:27 -0300 | [diff] [blame] | 1061 | |
Paulo Zanoni | d7c530b | 2017-03-30 17:57:52 -0300 | [diff] [blame] | 1062 | static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder) |
Dave Airlie | 44905a27 | 2014-05-02 13:36:43 +1000 | [diff] [blame] | 1063 | { |
| 1064 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
| 1065 | struct intel_digital_port *intel_dig_port = |
| 1066 | enc_to_dig_port(&encoder->base); |
| 1067 | |
| 1068 | intel_dp->DP = intel_dig_port->saved_port_bits | |
Sonika Jindal | c5fe6a0 | 2014-08-11 08:57:36 +0530 | [diff] [blame] | 1069 | DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0); |
Ville Syrjälä | 901c2da | 2015-08-17 18:05:12 +0300 | [diff] [blame] | 1070 | intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count); |
Dave Airlie | 44905a27 | 2014-05-02 13:36:43 +1000 | [diff] [blame] | 1071 | } |
| 1072 | |
Paulo Zanoni | 8d9ddbc | 2012-10-05 12:05:53 -0300 | [diff] [blame] | 1073 | static struct intel_encoder * |
Ander Conselvan de Oliveira | e9ce1a6 | 2017-03-02 14:58:55 +0200 | [diff] [blame] | 1074 | intel_ddi_get_crtc_encoder(struct intel_crtc *crtc) |
Paulo Zanoni | 8d9ddbc | 2012-10-05 12:05:53 -0300 | [diff] [blame] | 1075 | { |
Ander Conselvan de Oliveira | e9ce1a6 | 2017-03-02 14:58:55 +0200 | [diff] [blame] | 1076 | struct drm_device *dev = crtc->base.dev; |
Shashank Sharma | 1524e93 | 2017-03-09 19:13:41 +0530 | [diff] [blame] | 1077 | struct intel_encoder *encoder, *ret = NULL; |
Paulo Zanoni | 8d9ddbc | 2012-10-05 12:05:53 -0300 | [diff] [blame] | 1078 | int num_encoders = 0; |
| 1079 | |
Shashank Sharma | 1524e93 | 2017-03-09 19:13:41 +0530 | [diff] [blame] | 1080 | for_each_encoder_on_crtc(dev, &crtc->base, encoder) { |
| 1081 | ret = encoder; |
Paulo Zanoni | 8d9ddbc | 2012-10-05 12:05:53 -0300 | [diff] [blame] | 1082 | num_encoders++; |
| 1083 | } |
| 1084 | |
| 1085 | if (num_encoders != 1) |
Ville Syrjälä | 84f44ce | 2013-04-17 17:48:49 +0300 | [diff] [blame] | 1086 | WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders, |
Ander Conselvan de Oliveira | e9ce1a6 | 2017-03-02 14:58:55 +0200 | [diff] [blame] | 1087 | pipe_name(crtc->pipe)); |
Paulo Zanoni | 8d9ddbc | 2012-10-05 12:05:53 -0300 | [diff] [blame] | 1088 | |
| 1089 | BUG_ON(ret == NULL); |
| 1090 | return ret; |
| 1091 | } |
| 1092 | |
Paulo Zanoni | 44a126b | 2017-03-22 15:58:45 -0300 | [diff] [blame] | 1093 | /* Finds the only possible encoder associated with the given CRTC. */ |
| 1094 | struct intel_encoder * |
Ander Conselvan de Oliveira | 3165c07 | 2015-03-20 16:18:12 +0200 | [diff] [blame] | 1095 | intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state) |
Ander Conselvan de Oliveira | d0737e1 | 2014-10-29 11:32:30 +0200 | [diff] [blame] | 1096 | { |
Ander Conselvan de Oliveira | 3165c07 | 2015-03-20 16:18:12 +0200 | [diff] [blame] | 1097 | struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc); |
| 1098 | struct intel_encoder *ret = NULL; |
| 1099 | struct drm_atomic_state *state; |
Ander Conselvan de Oliveira | da3ced298 | 2015-04-21 17:12:59 +0300 | [diff] [blame] | 1100 | struct drm_connector *connector; |
| 1101 | struct drm_connector_state *connector_state; |
Ander Conselvan de Oliveira | d0737e1 | 2014-10-29 11:32:30 +0200 | [diff] [blame] | 1102 | int num_encoders = 0; |
Ander Conselvan de Oliveira | 3165c07 | 2015-03-20 16:18:12 +0200 | [diff] [blame] | 1103 | int i; |
Ander Conselvan de Oliveira | d0737e1 | 2014-10-29 11:32:30 +0200 | [diff] [blame] | 1104 | |
Ander Conselvan de Oliveira | 3165c07 | 2015-03-20 16:18:12 +0200 | [diff] [blame] | 1105 | state = crtc_state->base.state; |
| 1106 | |
Maarten Lankhorst | b77c7a9 | 2017-03-09 15:52:01 +0100 | [diff] [blame] | 1107 | for_each_new_connector_in_state(state, connector, connector_state, i) { |
Ander Conselvan de Oliveira | da3ced298 | 2015-04-21 17:12:59 +0300 | [diff] [blame] | 1108 | if (connector_state->crtc != crtc_state->base.crtc) |
Ander Conselvan de Oliveira | 3165c07 | 2015-03-20 16:18:12 +0200 | [diff] [blame] | 1109 | continue; |
| 1110 | |
Ander Conselvan de Oliveira | da3ced298 | 2015-04-21 17:12:59 +0300 | [diff] [blame] | 1111 | ret = to_intel_encoder(connector_state->best_encoder); |
Ander Conselvan de Oliveira | 3165c07 | 2015-03-20 16:18:12 +0200 | [diff] [blame] | 1112 | num_encoders++; |
Ander Conselvan de Oliveira | d0737e1 | 2014-10-29 11:32:30 +0200 | [diff] [blame] | 1113 | } |
| 1114 | |
| 1115 | WARN(num_encoders != 1, "%d encoders on crtc for pipe %c\n", num_encoders, |
| 1116 | pipe_name(crtc->pipe)); |
| 1117 | |
| 1118 | BUG_ON(ret == NULL); |
| 1119 | return ret; |
| 1120 | } |
| 1121 | |
Damien Lespiau | 1c0b85c | 2013-05-10 14:01:51 +0100 | [diff] [blame] | 1122 | #define LC_FREQ 2700 |
Damien Lespiau | 1c0b85c | 2013-05-10 14:01:51 +0100 | [diff] [blame] | 1123 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1124 | static int hsw_ddi_calc_wrpll_link(struct drm_i915_private *dev_priv, |
| 1125 | i915_reg_t reg) |
Jesse Barnes | 1157855 | 2014-01-21 12:42:10 -0800 | [diff] [blame] | 1126 | { |
| 1127 | int refclk = LC_FREQ; |
| 1128 | int n, p, r; |
| 1129 | u32 wrpll; |
| 1130 | |
| 1131 | wrpll = I915_READ(reg); |
Daniel Vetter | 114fe48 | 2014-06-25 22:01:48 +0300 | [diff] [blame] | 1132 | switch (wrpll & WRPLL_PLL_REF_MASK) { |
| 1133 | case WRPLL_PLL_SSC: |
| 1134 | case WRPLL_PLL_NON_SSC: |
Jesse Barnes | 1157855 | 2014-01-21 12:42:10 -0800 | [diff] [blame] | 1135 | /* |
| 1136 | * We could calculate spread here, but our checking |
| 1137 | * code only cares about 5% accuracy, and spread is a max of |
| 1138 | * 0.5% downspread. |
| 1139 | */ |
| 1140 | refclk = 135; |
| 1141 | break; |
Daniel Vetter | 114fe48 | 2014-06-25 22:01:48 +0300 | [diff] [blame] | 1142 | case WRPLL_PLL_LCPLL: |
Jesse Barnes | 1157855 | 2014-01-21 12:42:10 -0800 | [diff] [blame] | 1143 | refclk = LC_FREQ; |
| 1144 | break; |
| 1145 | default: |
| 1146 | WARN(1, "bad wrpll refclk\n"); |
| 1147 | return 0; |
| 1148 | } |
| 1149 | |
| 1150 | r = wrpll & WRPLL_DIVIDER_REF_MASK; |
| 1151 | p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT; |
| 1152 | n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT; |
| 1153 | |
Jesse Barnes | 20f0ec1 | 2014-01-22 12:58:04 -0800 | [diff] [blame] | 1154 | /* Convert to KHz, p & r have a fixed point portion */ |
| 1155 | return (refclk * n * 100) / (p * r); |
Jesse Barnes | 1157855 | 2014-01-21 12:42:10 -0800 | [diff] [blame] | 1156 | } |
| 1157 | |
Satheeshakrishna M | 540e732 | 2014-11-13 14:55:16 +0000 | [diff] [blame] | 1158 | static int skl_calc_wrpll_link(struct drm_i915_private *dev_priv, |
Rodrigo Vivi | 2952cd6 | 2017-10-18 12:54:06 -0700 | [diff] [blame^] | 1159 | enum intel_dpll_id pll_id) |
Satheeshakrishna M | 540e732 | 2014-11-13 14:55:16 +0000 | [diff] [blame] | 1160 | { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1161 | i915_reg_t cfgcr1_reg, cfgcr2_reg; |
Satheeshakrishna M | 540e732 | 2014-11-13 14:55:16 +0000 | [diff] [blame] | 1162 | uint32_t cfgcr1_val, cfgcr2_val; |
| 1163 | uint32_t p0, p1, p2, dco_freq; |
| 1164 | |
Rodrigo Vivi | 2952cd6 | 2017-10-18 12:54:06 -0700 | [diff] [blame^] | 1165 | cfgcr1_reg = DPLL_CFGCR1(pll_id); |
| 1166 | cfgcr2_reg = DPLL_CFGCR2(pll_id); |
Satheeshakrishna M | 540e732 | 2014-11-13 14:55:16 +0000 | [diff] [blame] | 1167 | |
| 1168 | cfgcr1_val = I915_READ(cfgcr1_reg); |
| 1169 | cfgcr2_val = I915_READ(cfgcr2_reg); |
| 1170 | |
| 1171 | p0 = cfgcr2_val & DPLL_CFGCR2_PDIV_MASK; |
| 1172 | p2 = cfgcr2_val & DPLL_CFGCR2_KDIV_MASK; |
| 1173 | |
| 1174 | if (cfgcr2_val & DPLL_CFGCR2_QDIV_MODE(1)) |
| 1175 | p1 = (cfgcr2_val & DPLL_CFGCR2_QDIV_RATIO_MASK) >> 8; |
| 1176 | else |
| 1177 | p1 = 1; |
| 1178 | |
| 1179 | |
| 1180 | switch (p0) { |
| 1181 | case DPLL_CFGCR2_PDIV_1: |
| 1182 | p0 = 1; |
| 1183 | break; |
| 1184 | case DPLL_CFGCR2_PDIV_2: |
| 1185 | p0 = 2; |
| 1186 | break; |
| 1187 | case DPLL_CFGCR2_PDIV_3: |
| 1188 | p0 = 3; |
| 1189 | break; |
| 1190 | case DPLL_CFGCR2_PDIV_7: |
| 1191 | p0 = 7; |
| 1192 | break; |
| 1193 | } |
| 1194 | |
| 1195 | switch (p2) { |
| 1196 | case DPLL_CFGCR2_KDIV_5: |
| 1197 | p2 = 5; |
| 1198 | break; |
| 1199 | case DPLL_CFGCR2_KDIV_2: |
| 1200 | p2 = 2; |
| 1201 | break; |
| 1202 | case DPLL_CFGCR2_KDIV_3: |
| 1203 | p2 = 3; |
| 1204 | break; |
| 1205 | case DPLL_CFGCR2_KDIV_1: |
| 1206 | p2 = 1; |
| 1207 | break; |
| 1208 | } |
| 1209 | |
| 1210 | dco_freq = (cfgcr1_val & DPLL_CFGCR1_DCO_INTEGER_MASK) * 24 * 1000; |
| 1211 | |
| 1212 | dco_freq += (((cfgcr1_val & DPLL_CFGCR1_DCO_FRACTION_MASK) >> 9) * 24 * |
| 1213 | 1000) / 0x8000; |
| 1214 | |
| 1215 | return dco_freq / (p0 * p1 * p2 * 5); |
| 1216 | } |
| 1217 | |
Rodrigo Vivi | a9701a8 | 2017-07-06 13:52:01 -0700 | [diff] [blame] | 1218 | static int cnl_calc_wrpll_link(struct drm_i915_private *dev_priv, |
Rodrigo Vivi | 2952cd6 | 2017-10-18 12:54:06 -0700 | [diff] [blame^] | 1219 | enum intel_dpll_id pll_id) |
Rodrigo Vivi | a9701a8 | 2017-07-06 13:52:01 -0700 | [diff] [blame] | 1220 | { |
| 1221 | uint32_t cfgcr0, cfgcr1; |
| 1222 | uint32_t p0, p1, p2, dco_freq, ref_clock; |
| 1223 | |
| 1224 | cfgcr0 = I915_READ(CNL_DPLL_CFGCR0(pll_id)); |
| 1225 | cfgcr1 = I915_READ(CNL_DPLL_CFGCR1(pll_id)); |
| 1226 | |
| 1227 | p0 = cfgcr1 & DPLL_CFGCR1_PDIV_MASK; |
| 1228 | p2 = cfgcr1 & DPLL_CFGCR1_KDIV_MASK; |
| 1229 | |
| 1230 | if (cfgcr1 & DPLL_CFGCR1_QDIV_MODE(1)) |
| 1231 | p1 = (cfgcr1 & DPLL_CFGCR1_QDIV_RATIO_MASK) >> |
| 1232 | DPLL_CFGCR1_QDIV_RATIO_SHIFT; |
| 1233 | else |
| 1234 | p1 = 1; |
| 1235 | |
| 1236 | |
| 1237 | switch (p0) { |
| 1238 | case DPLL_CFGCR1_PDIV_2: |
| 1239 | p0 = 2; |
| 1240 | break; |
| 1241 | case DPLL_CFGCR1_PDIV_3: |
| 1242 | p0 = 3; |
| 1243 | break; |
| 1244 | case DPLL_CFGCR1_PDIV_5: |
| 1245 | p0 = 5; |
| 1246 | break; |
| 1247 | case DPLL_CFGCR1_PDIV_7: |
| 1248 | p0 = 7; |
| 1249 | break; |
| 1250 | } |
| 1251 | |
| 1252 | switch (p2) { |
| 1253 | case DPLL_CFGCR1_KDIV_1: |
| 1254 | p2 = 1; |
| 1255 | break; |
| 1256 | case DPLL_CFGCR1_KDIV_2: |
| 1257 | p2 = 2; |
| 1258 | break; |
| 1259 | case DPLL_CFGCR1_KDIV_4: |
| 1260 | p2 = 4; |
| 1261 | break; |
| 1262 | } |
| 1263 | |
| 1264 | ref_clock = dev_priv->cdclk.hw.ref; |
| 1265 | |
| 1266 | dco_freq = (cfgcr0 & DPLL_CFGCR0_DCO_INTEGER_MASK) * ref_clock; |
| 1267 | |
| 1268 | dco_freq += (((cfgcr0 & DPLL_CFGCR0_DCO_FRACTION_MASK) >> |
Manasi Navare | 442aa27 | 2017-09-14 11:31:39 -0700 | [diff] [blame] | 1269 | DPLL_CFGCR0_DCO_FRACTION_SHIFT) * ref_clock) / 0x8000; |
Rodrigo Vivi | a9701a8 | 2017-07-06 13:52:01 -0700 | [diff] [blame] | 1270 | |
Paulo Zanoni | 0e00588 | 2017-10-05 18:38:42 -0300 | [diff] [blame] | 1271 | if (WARN_ON(p0 == 0 || p1 == 0 || p2 == 0)) |
| 1272 | return 0; |
| 1273 | |
Rodrigo Vivi | a9701a8 | 2017-07-06 13:52:01 -0700 | [diff] [blame] | 1274 | return dco_freq / (p0 * p1 * p2 * 5); |
| 1275 | } |
| 1276 | |
Ville Syrjälä | 398a017 | 2015-06-30 15:33:51 +0300 | [diff] [blame] | 1277 | static void ddi_dotclock_get(struct intel_crtc_state *pipe_config) |
| 1278 | { |
| 1279 | int dotclock; |
| 1280 | |
| 1281 | if (pipe_config->has_pch_encoder) |
| 1282 | dotclock = intel_dotclock_calculate(pipe_config->port_clock, |
| 1283 | &pipe_config->fdi_m_n); |
Ville Syrjälä | 37a5650 | 2016-06-22 21:57:04 +0300 | [diff] [blame] | 1284 | else if (intel_crtc_has_dp_encoder(pipe_config)) |
Ville Syrjälä | 398a017 | 2015-06-30 15:33:51 +0300 | [diff] [blame] | 1285 | dotclock = intel_dotclock_calculate(pipe_config->port_clock, |
| 1286 | &pipe_config->dp_m_n); |
| 1287 | else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp == 36) |
| 1288 | dotclock = pipe_config->port_clock * 2 / 3; |
| 1289 | else |
| 1290 | dotclock = pipe_config->port_clock; |
| 1291 | |
Shashank Sharma | b22ca99 | 2017-07-24 19:19:32 +0530 | [diff] [blame] | 1292 | if (pipe_config->ycbcr420) |
| 1293 | dotclock *= 2; |
| 1294 | |
Ville Syrjälä | 398a017 | 2015-06-30 15:33:51 +0300 | [diff] [blame] | 1295 | if (pipe_config->pixel_multiplier) |
| 1296 | dotclock /= pipe_config->pixel_multiplier; |
| 1297 | |
| 1298 | pipe_config->base.adjusted_mode.crtc_clock = dotclock; |
| 1299 | } |
Satheeshakrishna M | 540e732 | 2014-11-13 14:55:16 +0000 | [diff] [blame] | 1300 | |
Rodrigo Vivi | a9701a8 | 2017-07-06 13:52:01 -0700 | [diff] [blame] | 1301 | static void cnl_ddi_clock_get(struct intel_encoder *encoder, |
| 1302 | struct intel_crtc_state *pipe_config) |
| 1303 | { |
| 1304 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
| 1305 | int link_clock = 0; |
Rodrigo Vivi | 2952cd6 | 2017-10-18 12:54:06 -0700 | [diff] [blame^] | 1306 | uint32_t cfgcr0; |
| 1307 | enum intel_dpll_id pll_id; |
Rodrigo Vivi | a9701a8 | 2017-07-06 13:52:01 -0700 | [diff] [blame] | 1308 | |
| 1309 | pll_id = intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll); |
| 1310 | |
| 1311 | cfgcr0 = I915_READ(CNL_DPLL_CFGCR0(pll_id)); |
| 1312 | |
| 1313 | if (cfgcr0 & DPLL_CFGCR0_HDMI_MODE) { |
| 1314 | link_clock = cnl_calc_wrpll_link(dev_priv, pll_id); |
| 1315 | } else { |
| 1316 | link_clock = cfgcr0 & DPLL_CFGCR0_LINK_RATE_MASK; |
| 1317 | |
| 1318 | switch (link_clock) { |
| 1319 | case DPLL_CFGCR0_LINK_RATE_810: |
| 1320 | link_clock = 81000; |
| 1321 | break; |
| 1322 | case DPLL_CFGCR0_LINK_RATE_1080: |
| 1323 | link_clock = 108000; |
| 1324 | break; |
| 1325 | case DPLL_CFGCR0_LINK_RATE_1350: |
| 1326 | link_clock = 135000; |
| 1327 | break; |
| 1328 | case DPLL_CFGCR0_LINK_RATE_1620: |
| 1329 | link_clock = 162000; |
| 1330 | break; |
| 1331 | case DPLL_CFGCR0_LINK_RATE_2160: |
| 1332 | link_clock = 216000; |
| 1333 | break; |
| 1334 | case DPLL_CFGCR0_LINK_RATE_2700: |
| 1335 | link_clock = 270000; |
| 1336 | break; |
| 1337 | case DPLL_CFGCR0_LINK_RATE_3240: |
| 1338 | link_clock = 324000; |
| 1339 | break; |
| 1340 | case DPLL_CFGCR0_LINK_RATE_4050: |
| 1341 | link_clock = 405000; |
| 1342 | break; |
| 1343 | default: |
| 1344 | WARN(1, "Unsupported link rate\n"); |
| 1345 | break; |
| 1346 | } |
| 1347 | link_clock *= 2; |
| 1348 | } |
| 1349 | |
| 1350 | pipe_config->port_clock = link_clock; |
| 1351 | |
| 1352 | ddi_dotclock_get(pipe_config); |
| 1353 | } |
| 1354 | |
Satheeshakrishna M | 540e732 | 2014-11-13 14:55:16 +0000 | [diff] [blame] | 1355 | static void skl_ddi_clock_get(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1356 | struct intel_crtc_state *pipe_config) |
Satheeshakrishna M | 540e732 | 2014-11-13 14:55:16 +0000 | [diff] [blame] | 1357 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1358 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Satheeshakrishna M | 540e732 | 2014-11-13 14:55:16 +0000 | [diff] [blame] | 1359 | int link_clock = 0; |
Rodrigo Vivi | 2952cd6 | 2017-10-18 12:54:06 -0700 | [diff] [blame^] | 1360 | uint32_t dpll_ctl1; |
| 1361 | enum intel_dpll_id pll_id; |
Satheeshakrishna M | 540e732 | 2014-11-13 14:55:16 +0000 | [diff] [blame] | 1362 | |
Rodrigo Vivi | 2952cd6 | 2017-10-18 12:54:06 -0700 | [diff] [blame^] | 1363 | pll_id = intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll); |
Satheeshakrishna M | 540e732 | 2014-11-13 14:55:16 +0000 | [diff] [blame] | 1364 | |
| 1365 | dpll_ctl1 = I915_READ(DPLL_CTRL1); |
| 1366 | |
Rodrigo Vivi | 2952cd6 | 2017-10-18 12:54:06 -0700 | [diff] [blame^] | 1367 | if (dpll_ctl1 & DPLL_CTRL1_HDMI_MODE(pll_id)) { |
| 1368 | link_clock = skl_calc_wrpll_link(dev_priv, pll_id); |
Satheeshakrishna M | 540e732 | 2014-11-13 14:55:16 +0000 | [diff] [blame] | 1369 | } else { |
Rodrigo Vivi | 2952cd6 | 2017-10-18 12:54:06 -0700 | [diff] [blame^] | 1370 | link_clock = dpll_ctl1 & DPLL_CTRL1_LINK_RATE_MASK(pll_id); |
| 1371 | link_clock >>= DPLL_CTRL1_LINK_RATE_SHIFT(pll_id); |
Satheeshakrishna M | 540e732 | 2014-11-13 14:55:16 +0000 | [diff] [blame] | 1372 | |
| 1373 | switch (link_clock) { |
Damien Lespiau | 71cd842 | 2015-04-30 16:39:17 +0100 | [diff] [blame] | 1374 | case DPLL_CTRL1_LINK_RATE_810: |
Satheeshakrishna M | 540e732 | 2014-11-13 14:55:16 +0000 | [diff] [blame] | 1375 | link_clock = 81000; |
| 1376 | break; |
Damien Lespiau | 71cd842 | 2015-04-30 16:39:17 +0100 | [diff] [blame] | 1377 | case DPLL_CTRL1_LINK_RATE_1080: |
Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1378 | link_clock = 108000; |
| 1379 | break; |
Damien Lespiau | 71cd842 | 2015-04-30 16:39:17 +0100 | [diff] [blame] | 1380 | case DPLL_CTRL1_LINK_RATE_1350: |
Satheeshakrishna M | 540e732 | 2014-11-13 14:55:16 +0000 | [diff] [blame] | 1381 | link_clock = 135000; |
| 1382 | break; |
Damien Lespiau | 71cd842 | 2015-04-30 16:39:17 +0100 | [diff] [blame] | 1383 | case DPLL_CTRL1_LINK_RATE_1620: |
Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1384 | link_clock = 162000; |
| 1385 | break; |
Damien Lespiau | 71cd842 | 2015-04-30 16:39:17 +0100 | [diff] [blame] | 1386 | case DPLL_CTRL1_LINK_RATE_2160: |
Sonika Jindal | a8f3ef6 | 2015-03-05 10:02:30 +0530 | [diff] [blame] | 1387 | link_clock = 216000; |
| 1388 | break; |
Damien Lespiau | 71cd842 | 2015-04-30 16:39:17 +0100 | [diff] [blame] | 1389 | case DPLL_CTRL1_LINK_RATE_2700: |
Satheeshakrishna M | 540e732 | 2014-11-13 14:55:16 +0000 | [diff] [blame] | 1390 | link_clock = 270000; |
| 1391 | break; |
| 1392 | default: |
| 1393 | WARN(1, "Unsupported link rate\n"); |
| 1394 | break; |
| 1395 | } |
| 1396 | link_clock *= 2; |
| 1397 | } |
| 1398 | |
| 1399 | pipe_config->port_clock = link_clock; |
| 1400 | |
Ville Syrjälä | 398a017 | 2015-06-30 15:33:51 +0300 | [diff] [blame] | 1401 | ddi_dotclock_get(pipe_config); |
Satheeshakrishna M | 540e732 | 2014-11-13 14:55:16 +0000 | [diff] [blame] | 1402 | } |
| 1403 | |
Daniel Vetter | 3d51278a | 2014-07-29 20:57:08 +0200 | [diff] [blame] | 1404 | static void hsw_ddi_clock_get(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1405 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | 1157855 | 2014-01-21 12:42:10 -0800 | [diff] [blame] | 1406 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1407 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Jesse Barnes | 1157855 | 2014-01-21 12:42:10 -0800 | [diff] [blame] | 1408 | int link_clock = 0; |
| 1409 | u32 val, pll; |
| 1410 | |
Ander Conselvan de Oliveira | c856052 | 2016-09-01 15:08:07 -0700 | [diff] [blame] | 1411 | val = hsw_pll_to_ddi_pll_sel(pipe_config->shared_dpll); |
Jesse Barnes | 1157855 | 2014-01-21 12:42:10 -0800 | [diff] [blame] | 1412 | switch (val & PORT_CLK_SEL_MASK) { |
| 1413 | case PORT_CLK_SEL_LCPLL_810: |
| 1414 | link_clock = 81000; |
| 1415 | break; |
| 1416 | case PORT_CLK_SEL_LCPLL_1350: |
| 1417 | link_clock = 135000; |
| 1418 | break; |
| 1419 | case PORT_CLK_SEL_LCPLL_2700: |
| 1420 | link_clock = 270000; |
| 1421 | break; |
| 1422 | case PORT_CLK_SEL_WRPLL1: |
Ville Syrjälä | 01403de | 2015-09-18 20:03:33 +0300 | [diff] [blame] | 1423 | link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(0)); |
Jesse Barnes | 1157855 | 2014-01-21 12:42:10 -0800 | [diff] [blame] | 1424 | break; |
| 1425 | case PORT_CLK_SEL_WRPLL2: |
Ville Syrjälä | 01403de | 2015-09-18 20:03:33 +0300 | [diff] [blame] | 1426 | link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(1)); |
Jesse Barnes | 1157855 | 2014-01-21 12:42:10 -0800 | [diff] [blame] | 1427 | break; |
| 1428 | case PORT_CLK_SEL_SPLL: |
| 1429 | pll = I915_READ(SPLL_CTL) & SPLL_PLL_FREQ_MASK; |
| 1430 | if (pll == SPLL_PLL_FREQ_810MHz) |
| 1431 | link_clock = 81000; |
| 1432 | else if (pll == SPLL_PLL_FREQ_1350MHz) |
| 1433 | link_clock = 135000; |
| 1434 | else if (pll == SPLL_PLL_FREQ_2700MHz) |
| 1435 | link_clock = 270000; |
| 1436 | else { |
| 1437 | WARN(1, "bad spll freq\n"); |
| 1438 | return; |
| 1439 | } |
| 1440 | break; |
| 1441 | default: |
| 1442 | WARN(1, "bad port clock sel\n"); |
| 1443 | return; |
| 1444 | } |
| 1445 | |
| 1446 | pipe_config->port_clock = link_clock * 2; |
| 1447 | |
Ville Syrjälä | 398a017 | 2015-06-30 15:33:51 +0300 | [diff] [blame] | 1448 | ddi_dotclock_get(pipe_config); |
Jesse Barnes | 1157855 | 2014-01-21 12:42:10 -0800 | [diff] [blame] | 1449 | } |
| 1450 | |
Satheeshakrishna M | 977bb38 | 2014-08-22 09:49:12 +0530 | [diff] [blame] | 1451 | static int bxt_calc_pll_link(struct drm_i915_private *dev_priv, |
Rodrigo Vivi | 2952cd6 | 2017-10-18 12:54:06 -0700 | [diff] [blame^] | 1452 | enum intel_dpll_id pll_id) |
Satheeshakrishna M | 977bb38 | 2014-08-22 09:49:12 +0530 | [diff] [blame] | 1453 | { |
Imre Deak | aa610dc | 2015-06-22 23:35:52 +0300 | [diff] [blame] | 1454 | struct intel_shared_dpll *pll; |
| 1455 | struct intel_dpll_hw_state *state; |
Ander Conselvan de Oliveira | 9e2c847 | 2016-05-04 12:11:57 +0300 | [diff] [blame] | 1456 | struct dpll clock; |
Imre Deak | aa610dc | 2015-06-22 23:35:52 +0300 | [diff] [blame] | 1457 | |
| 1458 | /* For DDI ports we always use a shared PLL. */ |
Rodrigo Vivi | 2952cd6 | 2017-10-18 12:54:06 -0700 | [diff] [blame^] | 1459 | if (WARN_ON(pll_id == DPLL_ID_PRIVATE)) |
Imre Deak | aa610dc | 2015-06-22 23:35:52 +0300 | [diff] [blame] | 1460 | return 0; |
| 1461 | |
Rodrigo Vivi | 2952cd6 | 2017-10-18 12:54:06 -0700 | [diff] [blame^] | 1462 | pll = &dev_priv->shared_dplls[pll_id]; |
Ander Conselvan de Oliveira | 2c42e53 | 2016-12-29 17:22:09 +0200 | [diff] [blame] | 1463 | state = &pll->state.hw_state; |
Imre Deak | aa610dc | 2015-06-22 23:35:52 +0300 | [diff] [blame] | 1464 | |
| 1465 | clock.m1 = 2; |
| 1466 | clock.m2 = (state->pll0 & PORT_PLL_M2_MASK) << 22; |
| 1467 | if (state->pll3 & PORT_PLL_M2_FRAC_ENABLE) |
| 1468 | clock.m2 |= state->pll2 & PORT_PLL_M2_FRAC_MASK; |
| 1469 | clock.n = (state->pll1 & PORT_PLL_N_MASK) >> PORT_PLL_N_SHIFT; |
| 1470 | clock.p1 = (state->ebb0 & PORT_PLL_P1_MASK) >> PORT_PLL_P1_SHIFT; |
| 1471 | clock.p2 = (state->ebb0 & PORT_PLL_P2_MASK) >> PORT_PLL_P2_SHIFT; |
| 1472 | |
| 1473 | return chv_calc_dpll_params(100000, &clock); |
Satheeshakrishna M | 977bb38 | 2014-08-22 09:49:12 +0530 | [diff] [blame] | 1474 | } |
| 1475 | |
| 1476 | static void bxt_ddi_clock_get(struct intel_encoder *encoder, |
| 1477 | struct intel_crtc_state *pipe_config) |
| 1478 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1479 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Satheeshakrishna M | 977bb38 | 2014-08-22 09:49:12 +0530 | [diff] [blame] | 1480 | enum port port = intel_ddi_get_encoder_port(encoder); |
Rodrigo Vivi | 2952cd6 | 2017-10-18 12:54:06 -0700 | [diff] [blame^] | 1481 | enum intel_dpll_id pll_id = port; |
Satheeshakrishna M | 977bb38 | 2014-08-22 09:49:12 +0530 | [diff] [blame] | 1482 | |
Rodrigo Vivi | 2952cd6 | 2017-10-18 12:54:06 -0700 | [diff] [blame^] | 1483 | pipe_config->port_clock = bxt_calc_pll_link(dev_priv, pll_id); |
Satheeshakrishna M | 977bb38 | 2014-08-22 09:49:12 +0530 | [diff] [blame] | 1484 | |
Ville Syrjälä | 398a017 | 2015-06-30 15:33:51 +0300 | [diff] [blame] | 1485 | ddi_dotclock_get(pipe_config); |
Satheeshakrishna M | 977bb38 | 2014-08-22 09:49:12 +0530 | [diff] [blame] | 1486 | } |
| 1487 | |
Daniel Vetter | 3d51278a | 2014-07-29 20:57:08 +0200 | [diff] [blame] | 1488 | void intel_ddi_clock_get(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 1489 | struct intel_crtc_state *pipe_config) |
Daniel Vetter | 3d51278a | 2014-07-29 20:57:08 +0200 | [diff] [blame] | 1490 | { |
Tvrtko Ursulin | 0853723 | 2016-10-13 11:03:02 +0100 | [diff] [blame] | 1491 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Damien Lespiau | 22606a1 | 2014-12-12 14:26:57 +0000 | [diff] [blame] | 1492 | |
Tvrtko Ursulin | 0853723 | 2016-10-13 11:03:02 +0100 | [diff] [blame] | 1493 | if (INTEL_GEN(dev_priv) <= 8) |
Damien Lespiau | 22606a1 | 2014-12-12 14:26:57 +0000 | [diff] [blame] | 1494 | hsw_ddi_clock_get(encoder, pipe_config); |
Rodrigo Vivi | b976dc5 | 2017-01-23 10:32:37 -0800 | [diff] [blame] | 1495 | else if (IS_GEN9_BC(dev_priv)) |
Damien Lespiau | 22606a1 | 2014-12-12 14:26:57 +0000 | [diff] [blame] | 1496 | skl_ddi_clock_get(encoder, pipe_config); |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 1497 | else if (IS_GEN9_LP(dev_priv)) |
Satheeshakrishna M | 977bb38 | 2014-08-22 09:49:12 +0530 | [diff] [blame] | 1498 | bxt_ddi_clock_get(encoder, pipe_config); |
Rodrigo Vivi | a9701a8 | 2017-07-06 13:52:01 -0700 | [diff] [blame] | 1499 | else if (IS_CANNONLAKE(dev_priv)) |
| 1500 | cnl_ddi_clock_get(encoder, pipe_config); |
Daniel Vetter | 3d51278a | 2014-07-29 20:57:08 +0200 | [diff] [blame] | 1501 | } |
| 1502 | |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1503 | void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state) |
Paulo Zanoni | dae8479 | 2012-10-15 15:51:30 -0300 | [diff] [blame] | 1504 | { |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1505 | struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc); |
Ander Conselvan de Oliveira | e9ce1a6 | 2017-03-02 14:58:55 +0200 | [diff] [blame] | 1506 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Shashank Sharma | 1524e93 | 2017-03-09 19:13:41 +0530 | [diff] [blame] | 1507 | struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc); |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1508 | enum transcoder cpu_transcoder = crtc_state->cpu_transcoder; |
Shashank Sharma | 1524e93 | 2017-03-09 19:13:41 +0530 | [diff] [blame] | 1509 | int type = encoder->type; |
Paulo Zanoni | dae8479 | 2012-10-15 15:51:30 -0300 | [diff] [blame] | 1510 | uint32_t temp; |
| 1511 | |
Ville Syrjälä | cca0502 | 2016-06-22 21:57:06 +0300 | [diff] [blame] | 1512 | if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP || type == INTEL_OUTPUT_DP_MST) { |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 1513 | WARN_ON(transcoder_is_dsi(cpu_transcoder)); |
| 1514 | |
Paulo Zanoni | c980979 | 2012-10-23 18:30:00 -0200 | [diff] [blame] | 1515 | temp = TRANS_MSA_SYNC_CLK; |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1516 | switch (crtc_state->pipe_bpp) { |
Paulo Zanoni | dae8479 | 2012-10-15 15:51:30 -0300 | [diff] [blame] | 1517 | case 18: |
Paulo Zanoni | c980979 | 2012-10-23 18:30:00 -0200 | [diff] [blame] | 1518 | temp |= TRANS_MSA_6_BPC; |
Paulo Zanoni | dae8479 | 2012-10-15 15:51:30 -0300 | [diff] [blame] | 1519 | break; |
| 1520 | case 24: |
Paulo Zanoni | c980979 | 2012-10-23 18:30:00 -0200 | [diff] [blame] | 1521 | temp |= TRANS_MSA_8_BPC; |
Paulo Zanoni | dae8479 | 2012-10-15 15:51:30 -0300 | [diff] [blame] | 1522 | break; |
| 1523 | case 30: |
Paulo Zanoni | c980979 | 2012-10-23 18:30:00 -0200 | [diff] [blame] | 1524 | temp |= TRANS_MSA_10_BPC; |
Paulo Zanoni | dae8479 | 2012-10-15 15:51:30 -0300 | [diff] [blame] | 1525 | break; |
| 1526 | case 36: |
Paulo Zanoni | c980979 | 2012-10-23 18:30:00 -0200 | [diff] [blame] | 1527 | temp |= TRANS_MSA_12_BPC; |
Paulo Zanoni | dae8479 | 2012-10-15 15:51:30 -0300 | [diff] [blame] | 1528 | break; |
| 1529 | default: |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 1530 | BUG(); |
Paulo Zanoni | dae8479 | 2012-10-15 15:51:30 -0300 | [diff] [blame] | 1531 | } |
Paulo Zanoni | c980979 | 2012-10-23 18:30:00 -0200 | [diff] [blame] | 1532 | I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp); |
Paulo Zanoni | dae8479 | 2012-10-15 15:51:30 -0300 | [diff] [blame] | 1533 | } |
| 1534 | } |
| 1535 | |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1536 | void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state, |
| 1537 | bool state) |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1538 | { |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1539 | struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc); |
Ander Conselvan de Oliveira | e9ce1a6 | 2017-03-02 14:58:55 +0200 | [diff] [blame] | 1540 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1541 | enum transcoder cpu_transcoder = crtc_state->cpu_transcoder; |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1542 | uint32_t temp; |
| 1543 | temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder)); |
| 1544 | if (state == true) |
| 1545 | temp |= TRANS_DDI_DP_VC_PAYLOAD_ALLOC; |
| 1546 | else |
| 1547 | temp &= ~TRANS_DDI_DP_VC_PAYLOAD_ALLOC; |
| 1548 | I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp); |
| 1549 | } |
| 1550 | |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1551 | void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state) |
Paulo Zanoni | 8d9ddbc | 2012-10-05 12:05:53 -0300 | [diff] [blame] | 1552 | { |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1553 | struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc); |
Shashank Sharma | 1524e93 | 2017-03-09 19:13:41 +0530 | [diff] [blame] | 1554 | struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc); |
Ander Conselvan de Oliveira | e9ce1a6 | 2017-03-02 14:58:55 +0200 | [diff] [blame] | 1555 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
| 1556 | enum pipe pipe = crtc->pipe; |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1557 | enum transcoder cpu_transcoder = crtc_state->cpu_transcoder; |
Shashank Sharma | 1524e93 | 2017-03-09 19:13:41 +0530 | [diff] [blame] | 1558 | enum port port = intel_ddi_get_encoder_port(encoder); |
| 1559 | int type = encoder->type; |
Paulo Zanoni | 8d9ddbc | 2012-10-05 12:05:53 -0300 | [diff] [blame] | 1560 | uint32_t temp; |
| 1561 | |
Paulo Zanoni | ad80a81 | 2012-10-24 16:06:19 -0200 | [diff] [blame] | 1562 | /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */ |
| 1563 | temp = TRANS_DDI_FUNC_ENABLE; |
Paulo Zanoni | 174edf1 | 2012-10-26 19:05:50 -0200 | [diff] [blame] | 1564 | temp |= TRANS_DDI_SELECT_PORT(port); |
Paulo Zanoni | dfcef25 | 2012-08-08 14:15:29 -0300 | [diff] [blame] | 1565 | |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1566 | switch (crtc_state->pipe_bpp) { |
Paulo Zanoni | dfcef25 | 2012-08-08 14:15:29 -0300 | [diff] [blame] | 1567 | case 18: |
Paulo Zanoni | ad80a81 | 2012-10-24 16:06:19 -0200 | [diff] [blame] | 1568 | temp |= TRANS_DDI_BPC_6; |
Paulo Zanoni | dfcef25 | 2012-08-08 14:15:29 -0300 | [diff] [blame] | 1569 | break; |
| 1570 | case 24: |
Paulo Zanoni | ad80a81 | 2012-10-24 16:06:19 -0200 | [diff] [blame] | 1571 | temp |= TRANS_DDI_BPC_8; |
Paulo Zanoni | dfcef25 | 2012-08-08 14:15:29 -0300 | [diff] [blame] | 1572 | break; |
| 1573 | case 30: |
Paulo Zanoni | ad80a81 | 2012-10-24 16:06:19 -0200 | [diff] [blame] | 1574 | temp |= TRANS_DDI_BPC_10; |
Paulo Zanoni | dfcef25 | 2012-08-08 14:15:29 -0300 | [diff] [blame] | 1575 | break; |
| 1576 | case 36: |
Paulo Zanoni | ad80a81 | 2012-10-24 16:06:19 -0200 | [diff] [blame] | 1577 | temp |= TRANS_DDI_BPC_12; |
Paulo Zanoni | dfcef25 | 2012-08-08 14:15:29 -0300 | [diff] [blame] | 1578 | break; |
| 1579 | default: |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 1580 | BUG(); |
Paulo Zanoni | dfcef25 | 2012-08-08 14:15:29 -0300 | [diff] [blame] | 1581 | } |
Eugeni Dodonov | 72662e1 | 2012-05-09 15:37:31 -0300 | [diff] [blame] | 1582 | |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1583 | if (crtc_state->base.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC) |
Paulo Zanoni | ad80a81 | 2012-10-24 16:06:19 -0200 | [diff] [blame] | 1584 | temp |= TRANS_DDI_PVSYNC; |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1585 | if (crtc_state->base.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC) |
Paulo Zanoni | ad80a81 | 2012-10-24 16:06:19 -0200 | [diff] [blame] | 1586 | temp |= TRANS_DDI_PHSYNC; |
Paulo Zanoni | f63eb7c4 | 2012-08-08 14:15:28 -0300 | [diff] [blame] | 1587 | |
Paulo Zanoni | e6f0bfc | 2012-10-23 18:30:04 -0200 | [diff] [blame] | 1588 | if (cpu_transcoder == TRANSCODER_EDP) { |
| 1589 | switch (pipe) { |
| 1590 | case PIPE_A: |
Paulo Zanoni | c7670b1 | 2013-11-02 21:07:37 -0700 | [diff] [blame] | 1591 | /* On Haswell, can only use the always-on power well for |
| 1592 | * eDP when not using the panel fitter, and when not |
| 1593 | * using motion blur mitigation (which we don't |
| 1594 | * support). */ |
Tvrtko Ursulin | 772c2a5 | 2016-10-13 11:03:01 +0100 | [diff] [blame] | 1595 | if (IS_HASWELL(dev_priv) && |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1596 | (crtc_state->pch_pfit.enabled || |
| 1597 | crtc_state->pch_pfit.force_thru)) |
Daniel Vetter | d6dd9eb | 2013-01-29 16:35:20 -0200 | [diff] [blame] | 1598 | temp |= TRANS_DDI_EDP_INPUT_A_ONOFF; |
| 1599 | else |
| 1600 | temp |= TRANS_DDI_EDP_INPUT_A_ON; |
Paulo Zanoni | e6f0bfc | 2012-10-23 18:30:04 -0200 | [diff] [blame] | 1601 | break; |
| 1602 | case PIPE_B: |
| 1603 | temp |= TRANS_DDI_EDP_INPUT_B_ONOFF; |
| 1604 | break; |
| 1605 | case PIPE_C: |
| 1606 | temp |= TRANS_DDI_EDP_INPUT_C_ONOFF; |
| 1607 | break; |
| 1608 | default: |
| 1609 | BUG(); |
| 1610 | break; |
| 1611 | } |
| 1612 | } |
| 1613 | |
Paulo Zanoni | 7739c33 | 2012-10-15 15:51:29 -0300 | [diff] [blame] | 1614 | if (type == INTEL_OUTPUT_HDMI) { |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1615 | if (crtc_state->has_hdmi_sink) |
Paulo Zanoni | ad80a81 | 2012-10-24 16:06:19 -0200 | [diff] [blame] | 1616 | temp |= TRANS_DDI_MODE_SELECT_HDMI; |
Paulo Zanoni | 8d9ddbc | 2012-10-05 12:05:53 -0300 | [diff] [blame] | 1617 | else |
Paulo Zanoni | ad80a81 | 2012-10-24 16:06:19 -0200 | [diff] [blame] | 1618 | temp |= TRANS_DDI_MODE_SELECT_DVI; |
Shashank Sharma | 1595363 | 2017-03-13 16:54:03 +0530 | [diff] [blame] | 1619 | |
| 1620 | if (crtc_state->hdmi_scrambling) |
| 1621 | temp |= TRANS_DDI_HDMI_SCRAMBLING_MASK; |
| 1622 | if (crtc_state->hdmi_high_tmds_clock_ratio) |
| 1623 | temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE; |
Paulo Zanoni | 7739c33 | 2012-10-15 15:51:29 -0300 | [diff] [blame] | 1624 | } else if (type == INTEL_OUTPUT_ANALOG) { |
Paulo Zanoni | ad80a81 | 2012-10-24 16:06:19 -0200 | [diff] [blame] | 1625 | temp |= TRANS_DDI_MODE_SELECT_FDI; |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1626 | temp |= (crtc_state->fdi_lanes - 1) << 1; |
Ville Syrjälä | cca0502 | 2016-06-22 21:57:06 +0300 | [diff] [blame] | 1627 | } else if (type == INTEL_OUTPUT_DP || |
Paulo Zanoni | 7739c33 | 2012-10-15 15:51:29 -0300 | [diff] [blame] | 1628 | type == INTEL_OUTPUT_EDP) { |
Ville Syrjälä | 64ee2fd | 2016-07-28 17:50:39 +0300 | [diff] [blame] | 1629 | temp |= TRANS_DDI_MODE_SELECT_DP_SST; |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1630 | temp |= DDI_PORT_WIDTH(crtc_state->lane_count); |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1631 | } else if (type == INTEL_OUTPUT_DP_MST) { |
Ville Syrjälä | 64ee2fd | 2016-07-28 17:50:39 +0300 | [diff] [blame] | 1632 | temp |= TRANS_DDI_MODE_SELECT_DP_MST; |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1633 | temp |= DDI_PORT_WIDTH(crtc_state->lane_count); |
Paulo Zanoni | 8d9ddbc | 2012-10-05 12:05:53 -0300 | [diff] [blame] | 1634 | } else { |
Ville Syrjälä | 84f44ce | 2013-04-17 17:48:49 +0300 | [diff] [blame] | 1635 | WARN(1, "Invalid encoder type %d for pipe %c\n", |
Shashank Sharma | 1524e93 | 2017-03-09 19:13:41 +0530 | [diff] [blame] | 1636 | encoder->type, pipe_name(pipe)); |
Paulo Zanoni | 8d9ddbc | 2012-10-05 12:05:53 -0300 | [diff] [blame] | 1637 | } |
| 1638 | |
Paulo Zanoni | ad80a81 | 2012-10-24 16:06:19 -0200 | [diff] [blame] | 1639 | I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp); |
Paulo Zanoni | 8d9ddbc | 2012-10-05 12:05:53 -0300 | [diff] [blame] | 1640 | } |
| 1641 | |
Paulo Zanoni | ad80a81 | 2012-10-24 16:06:19 -0200 | [diff] [blame] | 1642 | void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv, |
| 1643 | enum transcoder cpu_transcoder) |
Paulo Zanoni | 8d9ddbc | 2012-10-05 12:05:53 -0300 | [diff] [blame] | 1644 | { |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1645 | i915_reg_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder); |
Paulo Zanoni | 8d9ddbc | 2012-10-05 12:05:53 -0300 | [diff] [blame] | 1646 | uint32_t val = I915_READ(reg); |
| 1647 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1648 | val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK | TRANS_DDI_DP_VC_PAYLOAD_ALLOC); |
Paulo Zanoni | ad80a81 | 2012-10-24 16:06:19 -0200 | [diff] [blame] | 1649 | val |= TRANS_DDI_PORT_NONE; |
Paulo Zanoni | 8d9ddbc | 2012-10-05 12:05:53 -0300 | [diff] [blame] | 1650 | I915_WRITE(reg, val); |
Eugeni Dodonov | 72662e1 | 2012-05-09 15:37:31 -0300 | [diff] [blame] | 1651 | } |
| 1652 | |
Paulo Zanoni | bcbc889 | 2012-10-26 19:05:51 -0200 | [diff] [blame] | 1653 | bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector) |
| 1654 | { |
| 1655 | struct drm_device *dev = intel_connector->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1656 | struct drm_i915_private *dev_priv = to_i915(dev); |
Shashank Sharma | 1524e93 | 2017-03-09 19:13:41 +0530 | [diff] [blame] | 1657 | struct intel_encoder *encoder = intel_connector->encoder; |
Paulo Zanoni | bcbc889 | 2012-10-26 19:05:51 -0200 | [diff] [blame] | 1658 | int type = intel_connector->base.connector_type; |
Shashank Sharma | 1524e93 | 2017-03-09 19:13:41 +0530 | [diff] [blame] | 1659 | enum port port = intel_ddi_get_encoder_port(encoder); |
Paulo Zanoni | bcbc889 | 2012-10-26 19:05:51 -0200 | [diff] [blame] | 1660 | enum pipe pipe = 0; |
| 1661 | enum transcoder cpu_transcoder; |
| 1662 | uint32_t tmp; |
Imre Deak | e27daab | 2016-02-12 18:55:16 +0200 | [diff] [blame] | 1663 | bool ret; |
Paulo Zanoni | bcbc889 | 2012-10-26 19:05:51 -0200 | [diff] [blame] | 1664 | |
Ander Conselvan de Oliveira | 79f255a | 2017-02-22 08:34:27 +0200 | [diff] [blame] | 1665 | if (!intel_display_power_get_if_enabled(dev_priv, |
Shashank Sharma | 1524e93 | 2017-03-09 19:13:41 +0530 | [diff] [blame] | 1666 | encoder->power_domain)) |
Paulo Zanoni | 882244a | 2014-04-01 14:55:12 -0300 | [diff] [blame] | 1667 | return false; |
| 1668 | |
Shashank Sharma | 1524e93 | 2017-03-09 19:13:41 +0530 | [diff] [blame] | 1669 | if (!encoder->get_hw_state(encoder, &pipe)) { |
Imre Deak | e27daab | 2016-02-12 18:55:16 +0200 | [diff] [blame] | 1670 | ret = false; |
| 1671 | goto out; |
| 1672 | } |
Paulo Zanoni | bcbc889 | 2012-10-26 19:05:51 -0200 | [diff] [blame] | 1673 | |
| 1674 | if (port == PORT_A) |
| 1675 | cpu_transcoder = TRANSCODER_EDP; |
| 1676 | else |
Daniel Vetter | 1a240d4 | 2012-11-29 22:18:51 +0100 | [diff] [blame] | 1677 | cpu_transcoder = (enum transcoder) pipe; |
Paulo Zanoni | bcbc889 | 2012-10-26 19:05:51 -0200 | [diff] [blame] | 1678 | |
| 1679 | tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder)); |
| 1680 | |
| 1681 | switch (tmp & TRANS_DDI_MODE_SELECT_MASK) { |
| 1682 | case TRANS_DDI_MODE_SELECT_HDMI: |
| 1683 | case TRANS_DDI_MODE_SELECT_DVI: |
Imre Deak | e27daab | 2016-02-12 18:55:16 +0200 | [diff] [blame] | 1684 | ret = type == DRM_MODE_CONNECTOR_HDMIA; |
| 1685 | break; |
Paulo Zanoni | bcbc889 | 2012-10-26 19:05:51 -0200 | [diff] [blame] | 1686 | |
| 1687 | case TRANS_DDI_MODE_SELECT_DP_SST: |
Imre Deak | e27daab | 2016-02-12 18:55:16 +0200 | [diff] [blame] | 1688 | ret = type == DRM_MODE_CONNECTOR_eDP || |
| 1689 | type == DRM_MODE_CONNECTOR_DisplayPort; |
| 1690 | break; |
| 1691 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1692 | case TRANS_DDI_MODE_SELECT_DP_MST: |
| 1693 | /* if the transcoder is in MST state then |
| 1694 | * connector isn't connected */ |
Imre Deak | e27daab | 2016-02-12 18:55:16 +0200 | [diff] [blame] | 1695 | ret = false; |
| 1696 | break; |
Paulo Zanoni | bcbc889 | 2012-10-26 19:05:51 -0200 | [diff] [blame] | 1697 | |
| 1698 | case TRANS_DDI_MODE_SELECT_FDI: |
Imre Deak | e27daab | 2016-02-12 18:55:16 +0200 | [diff] [blame] | 1699 | ret = type == DRM_MODE_CONNECTOR_VGA; |
| 1700 | break; |
Paulo Zanoni | bcbc889 | 2012-10-26 19:05:51 -0200 | [diff] [blame] | 1701 | |
| 1702 | default: |
Imre Deak | e27daab | 2016-02-12 18:55:16 +0200 | [diff] [blame] | 1703 | ret = false; |
| 1704 | break; |
Paulo Zanoni | bcbc889 | 2012-10-26 19:05:51 -0200 | [diff] [blame] | 1705 | } |
Imre Deak | e27daab | 2016-02-12 18:55:16 +0200 | [diff] [blame] | 1706 | |
| 1707 | out: |
Shashank Sharma | 1524e93 | 2017-03-09 19:13:41 +0530 | [diff] [blame] | 1708 | intel_display_power_put(dev_priv, encoder->power_domain); |
Imre Deak | e27daab | 2016-02-12 18:55:16 +0200 | [diff] [blame] | 1709 | |
| 1710 | return ret; |
Paulo Zanoni | bcbc889 | 2012-10-26 19:05:51 -0200 | [diff] [blame] | 1711 | } |
| 1712 | |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 1713 | bool intel_ddi_get_hw_state(struct intel_encoder *encoder, |
| 1714 | enum pipe *pipe) |
| 1715 | { |
| 1716 | struct drm_device *dev = encoder->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1717 | struct drm_i915_private *dev_priv = to_i915(dev); |
Paulo Zanoni | fe43d3f | 2012-10-15 15:51:39 -0300 | [diff] [blame] | 1718 | enum port port = intel_ddi_get_encoder_port(encoder); |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 1719 | u32 tmp; |
| 1720 | int i; |
Imre Deak | e27daab | 2016-02-12 18:55:16 +0200 | [diff] [blame] | 1721 | bool ret; |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 1722 | |
Ander Conselvan de Oliveira | 79f255a | 2017-02-22 08:34:27 +0200 | [diff] [blame] | 1723 | if (!intel_display_power_get_if_enabled(dev_priv, |
| 1724 | encoder->power_domain)) |
Imre Deak | 6d129be | 2014-03-05 16:20:54 +0200 | [diff] [blame] | 1725 | return false; |
| 1726 | |
Imre Deak | e27daab | 2016-02-12 18:55:16 +0200 | [diff] [blame] | 1727 | ret = false; |
| 1728 | |
Paulo Zanoni | fe43d3f | 2012-10-15 15:51:39 -0300 | [diff] [blame] | 1729 | tmp = I915_READ(DDI_BUF_CTL(port)); |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 1730 | |
| 1731 | if (!(tmp & DDI_BUF_CTL_ENABLE)) |
Imre Deak | e27daab | 2016-02-12 18:55:16 +0200 | [diff] [blame] | 1732 | goto out; |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 1733 | |
Paulo Zanoni | ad80a81 | 2012-10-24 16:06:19 -0200 | [diff] [blame] | 1734 | if (port == PORT_A) { |
| 1735 | tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP)); |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 1736 | |
Paulo Zanoni | ad80a81 | 2012-10-24 16:06:19 -0200 | [diff] [blame] | 1737 | switch (tmp & TRANS_DDI_EDP_INPUT_MASK) { |
| 1738 | case TRANS_DDI_EDP_INPUT_A_ON: |
| 1739 | case TRANS_DDI_EDP_INPUT_A_ONOFF: |
| 1740 | *pipe = PIPE_A; |
| 1741 | break; |
| 1742 | case TRANS_DDI_EDP_INPUT_B_ONOFF: |
| 1743 | *pipe = PIPE_B; |
| 1744 | break; |
| 1745 | case TRANS_DDI_EDP_INPUT_C_ONOFF: |
| 1746 | *pipe = PIPE_C; |
| 1747 | break; |
| 1748 | } |
| 1749 | |
Imre Deak | e27daab | 2016-02-12 18:55:16 +0200 | [diff] [blame] | 1750 | ret = true; |
Paulo Zanoni | ad80a81 | 2012-10-24 16:06:19 -0200 | [diff] [blame] | 1751 | |
Imre Deak | e27daab | 2016-02-12 18:55:16 +0200 | [diff] [blame] | 1752 | goto out; |
| 1753 | } |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 1754 | |
Imre Deak | e27daab | 2016-02-12 18:55:16 +0200 | [diff] [blame] | 1755 | for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) { |
| 1756 | tmp = I915_READ(TRANS_DDI_FUNC_CTL(i)); |
| 1757 | |
| 1758 | if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(port)) { |
| 1759 | if ((tmp & TRANS_DDI_MODE_SELECT_MASK) == |
| 1760 | TRANS_DDI_MODE_SELECT_DP_MST) |
| 1761 | goto out; |
| 1762 | |
| 1763 | *pipe = i; |
| 1764 | ret = true; |
| 1765 | |
| 1766 | goto out; |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 1767 | } |
| 1768 | } |
| 1769 | |
Ville Syrjälä | 84f44ce | 2013-04-17 17:48:49 +0300 | [diff] [blame] | 1770 | DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port)); |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 1771 | |
Imre Deak | e27daab | 2016-02-12 18:55:16 +0200 | [diff] [blame] | 1772 | out: |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 1773 | if (ret && IS_GEN9_LP(dev_priv)) { |
Imre Deak | e93da0a | 2016-06-13 16:44:37 +0300 | [diff] [blame] | 1774 | tmp = I915_READ(BXT_PHY_CTL(port)); |
Imre Deak | e19c1eb | 2017-10-02 16:53:07 +0300 | [diff] [blame] | 1775 | if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK | |
| 1776 | BXT_PHY_LANE_POWERDOWN_ACK | |
Imre Deak | e93da0a | 2016-06-13 16:44:37 +0300 | [diff] [blame] | 1777 | BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED) |
| 1778 | DRM_ERROR("Port %c enabled but PHY powered down? " |
| 1779 | "(PHY_CTL %08x)\n", port_name(port), tmp); |
| 1780 | } |
| 1781 | |
Ander Conselvan de Oliveira | 79f255a | 2017-02-22 08:34:27 +0200 | [diff] [blame] | 1782 | intel_display_power_put(dev_priv, encoder->power_domain); |
Imre Deak | e27daab | 2016-02-12 18:55:16 +0200 | [diff] [blame] | 1783 | |
| 1784 | return ret; |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 1785 | } |
| 1786 | |
Ander Conselvan de Oliveira | 62b6956 | 2017-02-24 16:19:59 +0200 | [diff] [blame] | 1787 | static u64 intel_ddi_get_power_domains(struct intel_encoder *encoder) |
| 1788 | { |
| 1789 | struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base); |
| 1790 | enum pipe pipe; |
| 1791 | |
| 1792 | if (intel_ddi_get_hw_state(encoder, &pipe)) |
| 1793 | return BIT_ULL(dig_port->ddi_io_power_domain); |
| 1794 | |
| 1795 | return 0; |
| 1796 | } |
| 1797 | |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1798 | void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state) |
Paulo Zanoni | fc91463 | 2012-10-05 12:05:54 -0300 | [diff] [blame] | 1799 | { |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1800 | struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc); |
Ander Conselvan de Oliveira | e9ce1a6 | 2017-03-02 14:58:55 +0200 | [diff] [blame] | 1801 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
Shashank Sharma | 1524e93 | 2017-03-09 19:13:41 +0530 | [diff] [blame] | 1802 | struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc); |
| 1803 | enum port port = intel_ddi_get_encoder_port(encoder); |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1804 | enum transcoder cpu_transcoder = crtc_state->cpu_transcoder; |
Paulo Zanoni | fc91463 | 2012-10-05 12:05:54 -0300 | [diff] [blame] | 1805 | |
Paulo Zanoni | bb523fc | 2012-10-23 18:29:56 -0200 | [diff] [blame] | 1806 | if (cpu_transcoder != TRANSCODER_EDP) |
| 1807 | I915_WRITE(TRANS_CLK_SEL(cpu_transcoder), |
| 1808 | TRANS_CLK_SEL_PORT(port)); |
Paulo Zanoni | fc91463 | 2012-10-05 12:05:54 -0300 | [diff] [blame] | 1809 | } |
| 1810 | |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1811 | void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state) |
Paulo Zanoni | fc91463 | 2012-10-05 12:05:54 -0300 | [diff] [blame] | 1812 | { |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 1813 | struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev); |
| 1814 | enum transcoder cpu_transcoder = crtc_state->cpu_transcoder; |
Paulo Zanoni | fc91463 | 2012-10-05 12:05:54 -0300 | [diff] [blame] | 1815 | |
Paulo Zanoni | bb523fc | 2012-10-23 18:29:56 -0200 | [diff] [blame] | 1816 | if (cpu_transcoder != TRANSCODER_EDP) |
| 1817 | I915_WRITE(TRANS_CLK_SEL(cpu_transcoder), |
| 1818 | TRANS_CLK_SEL_DISABLED); |
Paulo Zanoni | fc91463 | 2012-10-05 12:05:54 -0300 | [diff] [blame] | 1819 | } |
| 1820 | |
Ville Syrjälä | a7d8dbc | 2016-07-12 15:59:28 +0300 | [diff] [blame] | 1821 | static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv, |
| 1822 | enum port port, uint8_t iboost) |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 1823 | { |
Ville Syrjälä | a7d8dbc | 2016-07-12 15:59:28 +0300 | [diff] [blame] | 1824 | u32 tmp; |
| 1825 | |
| 1826 | tmp = I915_READ(DISPIO_CR_TX_BMU_CR0); |
| 1827 | tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port)); |
| 1828 | if (iboost) |
| 1829 | tmp |= iboost << BALANCE_LEG_SHIFT(port); |
| 1830 | else |
| 1831 | tmp |= BALANCE_LEG_DISABLE(port); |
| 1832 | I915_WRITE(DISPIO_CR_TX_BMU_CR0, tmp); |
| 1833 | } |
| 1834 | |
Ville Syrjälä | 081dfcf | 2017-10-16 17:56:58 +0300 | [diff] [blame] | 1835 | static void skl_ddi_set_iboost(struct intel_encoder *encoder, |
| 1836 | int level, enum intel_output_type type) |
Ville Syrjälä | a7d8dbc | 2016-07-12 15:59:28 +0300 | [diff] [blame] | 1837 | { |
| 1838 | struct intel_digital_port *intel_dig_port = enc_to_dig_port(&encoder->base); |
| 1839 | struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev); |
| 1840 | enum port port = intel_dig_port->port; |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 1841 | uint8_t iboost; |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 1842 | |
Ville Syrjälä | 081dfcf | 2017-10-16 17:56:58 +0300 | [diff] [blame] | 1843 | if (type == INTEL_OUTPUT_HDMI) |
| 1844 | iboost = dev_priv->vbt.ddi_port_info[port].hdmi_boost_level; |
| 1845 | else |
| 1846 | iboost = dev_priv->vbt.ddi_port_info[port].dp_boost_level; |
Antti Koskipaa | 75067dd | 2015-07-10 14:10:55 +0300 | [diff] [blame] | 1847 | |
Ville Syrjälä | 081dfcf | 2017-10-16 17:56:58 +0300 | [diff] [blame] | 1848 | if (iboost == 0) { |
| 1849 | const struct ddi_buf_trans *ddi_translations; |
| 1850 | int n_entries; |
Ville Syrjälä | 10afa0b | 2015-12-08 19:59:43 +0200 | [diff] [blame] | 1851 | |
Ville Syrjälä | 081dfcf | 2017-10-16 17:56:58 +0300 | [diff] [blame] | 1852 | if (type == INTEL_OUTPUT_HDMI) |
Ville Syrjälä | 975786e | 2017-10-16 17:56:57 +0300 | [diff] [blame] | 1853 | ddi_translations = intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries); |
Ville Syrjälä | 081dfcf | 2017-10-16 17:56:58 +0300 | [diff] [blame] | 1854 | else if (type == INTEL_OUTPUT_EDP) |
Ville Syrjälä | edba48f | 2017-10-16 17:57:03 +0300 | [diff] [blame] | 1855 | ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv, port, &n_entries); |
Ville Syrjälä | 081dfcf | 2017-10-16 17:56:58 +0300 | [diff] [blame] | 1856 | else |
Ville Syrjälä | edba48f | 2017-10-16 17:57:03 +0300 | [diff] [blame] | 1857 | ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv, port, &n_entries); |
Ville Syrjälä | 081dfcf | 2017-10-16 17:56:58 +0300 | [diff] [blame] | 1858 | |
Ville Syrjälä | 21b39d2 | 2017-10-18 21:19:34 +0300 | [diff] [blame] | 1859 | if (WARN_ON_ONCE(!ddi_translations)) |
| 1860 | return; |
| 1861 | if (WARN_ON_ONCE(level >= n_entries)) |
| 1862 | level = n_entries - 1; |
| 1863 | |
Ville Syrjälä | 081dfcf | 2017-10-16 17:56:58 +0300 | [diff] [blame] | 1864 | iboost = ddi_translations[level].i_boost; |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 1865 | } |
| 1866 | |
| 1867 | /* Make sure that the requested I_boost is valid */ |
| 1868 | if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) { |
| 1869 | DRM_ERROR("Invalid I_boost value %u\n", iboost); |
| 1870 | return; |
| 1871 | } |
| 1872 | |
Ville Syrjälä | a7d8dbc | 2016-07-12 15:59:28 +0300 | [diff] [blame] | 1873 | _skl_ddi_set_iboost(dev_priv, port, iboost); |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 1874 | |
Ville Syrjälä | a7d8dbc | 2016-07-12 15:59:28 +0300 | [diff] [blame] | 1875 | if (port == PORT_A && intel_dig_port->max_lanes == 4) |
| 1876 | _skl_ddi_set_iboost(dev_priv, PORT_E, iboost); |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 1877 | } |
| 1878 | |
Ville Syrjälä | 7d4f37b | 2017-10-16 17:57:00 +0300 | [diff] [blame] | 1879 | static void bxt_ddi_vswing_sequence(struct intel_encoder *encoder, |
| 1880 | int level, enum intel_output_type type) |
Vandana Kannan | 96fb9f9 | 2014-11-18 15:45:27 +0530 | [diff] [blame] | 1881 | { |
Ville Syrjälä | 7d4f37b | 2017-10-16 17:57:00 +0300 | [diff] [blame] | 1882 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Vandana Kannan | 96fb9f9 | 2014-11-18 15:45:27 +0530 | [diff] [blame] | 1883 | const struct bxt_ddi_buf_trans *ddi_translations; |
Ville Syrjälä | 7d4f37b | 2017-10-16 17:57:00 +0300 | [diff] [blame] | 1884 | enum port port = encoder->port; |
Ville Syrjälä | 043eaf3 | 2017-10-16 17:57:02 +0300 | [diff] [blame] | 1885 | int n_entries; |
Vandana Kannan | 96fb9f9 | 2014-11-18 15:45:27 +0530 | [diff] [blame] | 1886 | |
Ville Syrjälä | 7d4f37b | 2017-10-16 17:57:00 +0300 | [diff] [blame] | 1887 | if (type == INTEL_OUTPUT_HDMI) |
| 1888 | ddi_translations = bxt_get_buf_trans_hdmi(dev_priv, &n_entries); |
| 1889 | else if (type == INTEL_OUTPUT_EDP) |
| 1890 | ddi_translations = bxt_get_buf_trans_edp(dev_priv, &n_entries); |
| 1891 | else |
| 1892 | ddi_translations = bxt_get_buf_trans_dp(dev_priv, &n_entries); |
Vandana Kannan | 96fb9f9 | 2014-11-18 15:45:27 +0530 | [diff] [blame] | 1893 | |
Ville Syrjälä | 21b39d2 | 2017-10-18 21:19:34 +0300 | [diff] [blame] | 1894 | if (WARN_ON_ONCE(!ddi_translations)) |
| 1895 | return; |
| 1896 | if (WARN_ON_ONCE(level >= n_entries)) |
| 1897 | level = n_entries - 1; |
| 1898 | |
Ander Conselvan de Oliveira | b6e0820 | 2016-10-06 19:22:19 +0300 | [diff] [blame] | 1899 | bxt_ddi_phy_set_signal_level(dev_priv, port, |
| 1900 | ddi_translations[level].margin, |
| 1901 | ddi_translations[level].scale, |
| 1902 | ddi_translations[level].enable, |
| 1903 | ddi_translations[level].deemphasis); |
Vandana Kannan | 96fb9f9 | 2014-11-18 15:45:27 +0530 | [diff] [blame] | 1904 | } |
| 1905 | |
Ville Syrjälä | ffe5111 | 2017-02-23 19:49:01 +0200 | [diff] [blame] | 1906 | u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder) |
| 1907 | { |
| 1908 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Ville Syrjälä | edba48f | 2017-10-16 17:57:03 +0300 | [diff] [blame] | 1909 | enum port port = encoder->port; |
Ville Syrjälä | ffe5111 | 2017-02-23 19:49:01 +0200 | [diff] [blame] | 1910 | int n_entries; |
| 1911 | |
Rodrigo Vivi | 5fcf34b | 2017-08-31 07:53:56 -0700 | [diff] [blame] | 1912 | if (IS_CANNONLAKE(dev_priv)) { |
| 1913 | if (encoder->type == INTEL_OUTPUT_EDP) |
| 1914 | cnl_get_buf_trans_edp(dev_priv, &n_entries); |
| 1915 | else |
| 1916 | cnl_get_buf_trans_dp(dev_priv, &n_entries); |
Ville Syrjälä | 7d4f37b | 2017-10-16 17:57:00 +0300 | [diff] [blame] | 1917 | } else if (IS_GEN9_LP(dev_priv)) { |
| 1918 | if (encoder->type == INTEL_OUTPUT_EDP) |
| 1919 | bxt_get_buf_trans_edp(dev_priv, &n_entries); |
| 1920 | else |
| 1921 | bxt_get_buf_trans_dp(dev_priv, &n_entries); |
Rodrigo Vivi | 5fcf34b | 2017-08-31 07:53:56 -0700 | [diff] [blame] | 1922 | } else { |
| 1923 | if (encoder->type == INTEL_OUTPUT_EDP) |
Ville Syrjälä | edba48f | 2017-10-16 17:57:03 +0300 | [diff] [blame] | 1924 | intel_ddi_get_buf_trans_edp(dev_priv, port, &n_entries); |
Rodrigo Vivi | 5fcf34b | 2017-08-31 07:53:56 -0700 | [diff] [blame] | 1925 | else |
Ville Syrjälä | edba48f | 2017-10-16 17:57:03 +0300 | [diff] [blame] | 1926 | intel_ddi_get_buf_trans_dp(dev_priv, port, &n_entries); |
Rodrigo Vivi | 5fcf34b | 2017-08-31 07:53:56 -0700 | [diff] [blame] | 1927 | } |
Ville Syrjälä | ffe5111 | 2017-02-23 19:49:01 +0200 | [diff] [blame] | 1928 | |
| 1929 | if (WARN_ON(n_entries < 1)) |
| 1930 | n_entries = 1; |
| 1931 | if (WARN_ON(n_entries > ARRAY_SIZE(index_to_dp_signal_levels))) |
| 1932 | n_entries = ARRAY_SIZE(index_to_dp_signal_levels); |
| 1933 | |
| 1934 | return index_to_dp_signal_levels[n_entries - 1] & |
| 1935 | DP_TRAIN_VOLTAGE_SWING_MASK; |
| 1936 | } |
| 1937 | |
Ville Syrjälä | f3cf4ba | 2017-10-16 17:57:01 +0300 | [diff] [blame] | 1938 | static void cnl_ddi_vswing_program(struct intel_encoder *encoder, |
| 1939 | int level, enum intel_output_type type) |
Rodrigo Vivi | cf54ca8 | 2017-06-09 15:26:08 -0700 | [diff] [blame] | 1940 | { |
Ville Syrjälä | f3cf4ba | 2017-10-16 17:57:01 +0300 | [diff] [blame] | 1941 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
| 1942 | enum port port = intel_ddi_get_encoder_port(encoder); |
| 1943 | const struct cnl_ddi_buf_trans *ddi_translations; |
| 1944 | int n_entries, ln; |
| 1945 | u32 val; |
Rodrigo Vivi | cf54ca8 | 2017-06-09 15:26:08 -0700 | [diff] [blame] | 1946 | |
Ville Syrjälä | f3cf4ba | 2017-10-16 17:57:01 +0300 | [diff] [blame] | 1947 | if (type == INTEL_OUTPUT_HDMI) |
Rodrigo Vivi | cc9cabf | 2017-08-29 16:22:27 -0700 | [diff] [blame] | 1948 | ddi_translations = cnl_get_buf_trans_hdmi(dev_priv, &n_entries); |
Ville Syrjälä | f3cf4ba | 2017-10-16 17:57:01 +0300 | [diff] [blame] | 1949 | else if (type == INTEL_OUTPUT_EDP) |
Rodrigo Vivi | cc9cabf | 2017-08-29 16:22:27 -0700 | [diff] [blame] | 1950 | ddi_translations = cnl_get_buf_trans_edp(dev_priv, &n_entries); |
Ville Syrjälä | f3cf4ba | 2017-10-16 17:57:01 +0300 | [diff] [blame] | 1951 | else |
| 1952 | ddi_translations = cnl_get_buf_trans_dp(dev_priv, &n_entries); |
Rodrigo Vivi | cf54ca8 | 2017-06-09 15:26:08 -0700 | [diff] [blame] | 1953 | |
Ville Syrjälä | 21b39d2 | 2017-10-18 21:19:34 +0300 | [diff] [blame] | 1954 | if (WARN_ON_ONCE(!ddi_translations)) |
Rodrigo Vivi | cf54ca8 | 2017-06-09 15:26:08 -0700 | [diff] [blame] | 1955 | return; |
Ville Syrjälä | 21b39d2 | 2017-10-18 21:19:34 +0300 | [diff] [blame] | 1956 | if (WARN_ON_ONCE(level >= n_entries)) |
Rodrigo Vivi | cf54ca8 | 2017-06-09 15:26:08 -0700 | [diff] [blame] | 1957 | level = n_entries - 1; |
Rodrigo Vivi | cf54ca8 | 2017-06-09 15:26:08 -0700 | [diff] [blame] | 1958 | |
| 1959 | /* Set PORT_TX_DW5 Scaling Mode Sel to 010b. */ |
| 1960 | val = I915_READ(CNL_PORT_TX_DW5_LN0(port)); |
Rodrigo Vivi | 1f588ae | 2017-06-19 11:39:32 -0700 | [diff] [blame] | 1961 | val &= ~SCALING_MODE_SEL_MASK; |
Rodrigo Vivi | cf54ca8 | 2017-06-09 15:26:08 -0700 | [diff] [blame] | 1962 | val |= SCALING_MODE_SEL(2); |
| 1963 | I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val); |
| 1964 | |
| 1965 | /* Program PORT_TX_DW2 */ |
| 1966 | val = I915_READ(CNL_PORT_TX_DW2_LN0(port)); |
Rodrigo Vivi | 1f588ae | 2017-06-19 11:39:32 -0700 | [diff] [blame] | 1967 | val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK | |
| 1968 | RCOMP_SCALAR_MASK); |
Rodrigo Vivi | cf54ca8 | 2017-06-09 15:26:08 -0700 | [diff] [blame] | 1969 | val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel); |
| 1970 | val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel); |
| 1971 | /* Rcomp scalar is fixed as 0x98 for every table entry */ |
| 1972 | val |= RCOMP_SCALAR(0x98); |
| 1973 | I915_WRITE(CNL_PORT_TX_DW2_GRP(port), val); |
| 1974 | |
Ville Syrjälä | 20303eb | 2017-09-18 21:25:36 +0300 | [diff] [blame] | 1975 | /* Program PORT_TX_DW4 */ |
Rodrigo Vivi | cf54ca8 | 2017-06-09 15:26:08 -0700 | [diff] [blame] | 1976 | /* We cannot write to GRP. It would overrite individual loadgen */ |
| 1977 | for (ln = 0; ln < 4; ln++) { |
| 1978 | val = I915_READ(CNL_PORT_TX_DW4_LN(port, ln)); |
Rodrigo Vivi | 1f588ae | 2017-06-19 11:39:32 -0700 | [diff] [blame] | 1979 | val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK | |
| 1980 | CURSOR_COEFF_MASK); |
Rodrigo Vivi | cf54ca8 | 2017-06-09 15:26:08 -0700 | [diff] [blame] | 1981 | val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1); |
| 1982 | val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2); |
| 1983 | val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff); |
| 1984 | I915_WRITE(CNL_PORT_TX_DW4_LN(port, ln), val); |
| 1985 | } |
| 1986 | |
Ville Syrjälä | 20303eb | 2017-09-18 21:25:36 +0300 | [diff] [blame] | 1987 | /* Program PORT_TX_DW5 */ |
Rodrigo Vivi | cf54ca8 | 2017-06-09 15:26:08 -0700 | [diff] [blame] | 1988 | /* All DW5 values are fixed for every table entry */ |
| 1989 | val = I915_READ(CNL_PORT_TX_DW5_LN0(port)); |
Rodrigo Vivi | 1f588ae | 2017-06-19 11:39:32 -0700 | [diff] [blame] | 1990 | val &= ~RTERM_SELECT_MASK; |
Rodrigo Vivi | cf54ca8 | 2017-06-09 15:26:08 -0700 | [diff] [blame] | 1991 | val |= RTERM_SELECT(6); |
| 1992 | val |= TAP3_DISABLE; |
| 1993 | I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val); |
| 1994 | |
Ville Syrjälä | 20303eb | 2017-09-18 21:25:36 +0300 | [diff] [blame] | 1995 | /* Program PORT_TX_DW7 */ |
Rodrigo Vivi | cf54ca8 | 2017-06-09 15:26:08 -0700 | [diff] [blame] | 1996 | val = I915_READ(CNL_PORT_TX_DW7_LN0(port)); |
Rodrigo Vivi | 1f588ae | 2017-06-19 11:39:32 -0700 | [diff] [blame] | 1997 | val &= ~N_SCALAR_MASK; |
Rodrigo Vivi | cf54ca8 | 2017-06-09 15:26:08 -0700 | [diff] [blame] | 1998 | val |= N_SCALAR(ddi_translations[level].dw7_n_scalar); |
| 1999 | I915_WRITE(CNL_PORT_TX_DW7_GRP(port), val); |
| 2000 | } |
| 2001 | |
Ville Syrjälä | f3cf4ba | 2017-10-16 17:57:01 +0300 | [diff] [blame] | 2002 | static void cnl_ddi_vswing_sequence(struct intel_encoder *encoder, |
| 2003 | int level, enum intel_output_type type) |
Rodrigo Vivi | cf54ca8 | 2017-06-09 15:26:08 -0700 | [diff] [blame] | 2004 | { |
Clint Taylor | 0091abc | 2017-06-09 15:26:09 -0700 | [diff] [blame] | 2005 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Clint Taylor | 0091abc | 2017-06-09 15:26:09 -0700 | [diff] [blame] | 2006 | enum port port = intel_ddi_get_encoder_port(encoder); |
Ville Syrjälä | f3cf4ba | 2017-10-16 17:57:01 +0300 | [diff] [blame] | 2007 | int width, rate, ln; |
Rodrigo Vivi | cf54ca8 | 2017-06-09 15:26:08 -0700 | [diff] [blame] | 2008 | u32 val; |
Clint Taylor | 0091abc | 2017-06-09 15:26:09 -0700 | [diff] [blame] | 2009 | |
Ville Syrjälä | f3cf4ba | 2017-10-16 17:57:01 +0300 | [diff] [blame] | 2010 | if (type == INTEL_OUTPUT_HDMI) { |
| 2011 | width = 4; |
| 2012 | rate = 0; /* Rate is always < than 6GHz for HDMI */ |
| 2013 | } else { |
| 2014 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
| 2015 | |
Clint Taylor | 0091abc | 2017-06-09 15:26:09 -0700 | [diff] [blame] | 2016 | width = intel_dp->lane_count; |
| 2017 | rate = intel_dp->link_rate; |
Clint Taylor | 0091abc | 2017-06-09 15:26:09 -0700 | [diff] [blame] | 2018 | } |
Rodrigo Vivi | cf54ca8 | 2017-06-09 15:26:08 -0700 | [diff] [blame] | 2019 | |
| 2020 | /* |
| 2021 | * 1. If port type is eDP or DP, |
| 2022 | * set PORT_PCS_DW1 cmnkeeper_enable to 1b, |
| 2023 | * else clear to 0b. |
| 2024 | */ |
| 2025 | val = I915_READ(CNL_PORT_PCS_DW1_LN0(port)); |
Ville Syrjälä | f3cf4ba | 2017-10-16 17:57:01 +0300 | [diff] [blame] | 2026 | if (type != INTEL_OUTPUT_HDMI) |
Rodrigo Vivi | cf54ca8 | 2017-06-09 15:26:08 -0700 | [diff] [blame] | 2027 | val |= COMMON_KEEPER_EN; |
| 2028 | else |
| 2029 | val &= ~COMMON_KEEPER_EN; |
| 2030 | I915_WRITE(CNL_PORT_PCS_DW1_GRP(port), val); |
| 2031 | |
| 2032 | /* 2. Program loadgen select */ |
| 2033 | /* |
Clint Taylor | 0091abc | 2017-06-09 15:26:09 -0700 | [diff] [blame] | 2034 | * Program PORT_TX_DW4_LN depending on Bit rate and used lanes |
| 2035 | * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1) |
| 2036 | * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0) |
| 2037 | * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0) |
Rodrigo Vivi | cf54ca8 | 2017-06-09 15:26:08 -0700 | [diff] [blame] | 2038 | */ |
Clint Taylor | 0091abc | 2017-06-09 15:26:09 -0700 | [diff] [blame] | 2039 | for (ln = 0; ln <= 3; ln++) { |
| 2040 | val = I915_READ(CNL_PORT_TX_DW4_LN(port, ln)); |
| 2041 | val &= ~LOADGEN_SELECT; |
| 2042 | |
Navare, Manasi D | a8e45a1 | 2017-07-17 15:05:22 -0700 | [diff] [blame] | 2043 | if ((rate <= 600000 && width == 4 && ln >= 1) || |
| 2044 | (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) { |
Clint Taylor | 0091abc | 2017-06-09 15:26:09 -0700 | [diff] [blame] | 2045 | val |= LOADGEN_SELECT; |
| 2046 | } |
| 2047 | I915_WRITE(CNL_PORT_TX_DW4_LN(port, ln), val); |
| 2048 | } |
Rodrigo Vivi | cf54ca8 | 2017-06-09 15:26:08 -0700 | [diff] [blame] | 2049 | |
| 2050 | /* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */ |
| 2051 | val = I915_READ(CNL_PORT_CL1CM_DW5); |
| 2052 | val |= SUS_CLOCK_CONFIG; |
| 2053 | I915_WRITE(CNL_PORT_CL1CM_DW5, val); |
| 2054 | |
| 2055 | /* 4. Clear training enable to change swing values */ |
| 2056 | val = I915_READ(CNL_PORT_TX_DW5_LN0(port)); |
| 2057 | val &= ~TX_TRAINING_EN; |
| 2058 | I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val); |
| 2059 | |
| 2060 | /* 5. Program swing and de-emphasis */ |
Ville Syrjälä | f3cf4ba | 2017-10-16 17:57:01 +0300 | [diff] [blame] | 2061 | cnl_ddi_vswing_program(encoder, level, type); |
Rodrigo Vivi | cf54ca8 | 2017-06-09 15:26:08 -0700 | [diff] [blame] | 2062 | |
| 2063 | /* 6. Set training enable to trigger update */ |
| 2064 | val = I915_READ(CNL_PORT_TX_DW5_LN0(port)); |
| 2065 | val |= TX_TRAINING_EN; |
| 2066 | I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val); |
| 2067 | } |
| 2068 | |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 2069 | static uint32_t translate_signal_level(int signal_levels) |
| 2070 | { |
Ville Syrjälä | 97eeb87 | 2017-02-23 19:35:06 +0200 | [diff] [blame] | 2071 | int i; |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 2072 | |
Ville Syrjälä | 97eeb87 | 2017-02-23 19:35:06 +0200 | [diff] [blame] | 2073 | for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) { |
| 2074 | if (index_to_dp_signal_levels[i] == signal_levels) |
| 2075 | return i; |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 2076 | } |
| 2077 | |
Ville Syrjälä | 97eeb87 | 2017-02-23 19:35:06 +0200 | [diff] [blame] | 2078 | WARN(1, "Unsupported voltage swing/pre-emphasis level: 0x%x\n", |
| 2079 | signal_levels); |
| 2080 | |
| 2081 | return 0; |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 2082 | } |
| 2083 | |
Rodrigo Vivi | 1b6e2fd | 2017-08-29 16:22:23 -0700 | [diff] [blame] | 2084 | static uint32_t intel_ddi_dp_level(struct intel_dp *intel_dp) |
| 2085 | { |
| 2086 | uint8_t train_set = intel_dp->train_set[0]; |
| 2087 | int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK | |
| 2088 | DP_TRAIN_PRE_EMPHASIS_MASK); |
| 2089 | |
| 2090 | return translate_signal_level(signal_levels); |
| 2091 | } |
| 2092 | |
Rodrigo Vivi | d509af6 | 2017-08-29 16:22:24 -0700 | [diff] [blame] | 2093 | u32 bxt_signal_levels(struct intel_dp *intel_dp) |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 2094 | { |
| 2095 | struct intel_digital_port *dport = dp_to_dig_port(intel_dp); |
Ville Syrjälä | 78ab0ba | 2015-12-08 19:59:41 +0200 | [diff] [blame] | 2096 | struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev); |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 2097 | struct intel_encoder *encoder = &dport->base; |
Ville Syrjälä | d02ace8 | 2017-10-18 21:19:58 +0300 | [diff] [blame] | 2098 | int level = intel_ddi_dp_level(intel_dp); |
Rodrigo Vivi | d509af6 | 2017-08-29 16:22:24 -0700 | [diff] [blame] | 2099 | |
| 2100 | if (IS_CANNONLAKE(dev_priv)) |
Ville Syrjälä | f3cf4ba | 2017-10-16 17:57:01 +0300 | [diff] [blame] | 2101 | cnl_ddi_vswing_sequence(encoder, level, encoder->type); |
Rodrigo Vivi | d509af6 | 2017-08-29 16:22:24 -0700 | [diff] [blame] | 2102 | else |
Ville Syrjälä | 7d4f37b | 2017-10-16 17:57:00 +0300 | [diff] [blame] | 2103 | bxt_ddi_vswing_sequence(encoder, level, encoder->type); |
Rodrigo Vivi | d509af6 | 2017-08-29 16:22:24 -0700 | [diff] [blame] | 2104 | |
| 2105 | return 0; |
| 2106 | } |
| 2107 | |
| 2108 | uint32_t ddi_signal_levels(struct intel_dp *intel_dp) |
| 2109 | { |
| 2110 | struct intel_digital_port *dport = dp_to_dig_port(intel_dp); |
| 2111 | struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev); |
| 2112 | struct intel_encoder *encoder = &dport->base; |
Ville Syrjälä | d02ace8 | 2017-10-18 21:19:58 +0300 | [diff] [blame] | 2113 | int level = intel_ddi_dp_level(intel_dp); |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 2114 | |
Rodrigo Vivi | b976dc5 | 2017-01-23 10:32:37 -0800 | [diff] [blame] | 2115 | if (IS_GEN9_BC(dev_priv)) |
Ville Syrjälä | 081dfcf | 2017-10-16 17:56:58 +0300 | [diff] [blame] | 2116 | skl_ddi_set_iboost(encoder, level, encoder->type); |
Rodrigo Vivi | d509af6 | 2017-08-29 16:22:24 -0700 | [diff] [blame] | 2117 | |
David Weinehall | f8896f5 | 2015-06-25 11:11:03 +0300 | [diff] [blame] | 2118 | return DDI_BUF_TRANS_SELECT(level); |
| 2119 | } |
| 2120 | |
Paulo Zanoni | d7c530b | 2017-03-30 17:57:52 -0300 | [diff] [blame] | 2121 | static void intel_ddi_clk_select(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 2122 | const struct intel_shared_dpll *pll) |
Paulo Zanoni | 6441ab5 | 2012-10-05 12:05:58 -0300 | [diff] [blame] | 2123 | { |
Ville Syrjälä | e404ba8d | 2015-08-17 18:46:20 +0300 | [diff] [blame] | 2124 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
| 2125 | enum port port = intel_ddi_get_encoder_port(encoder); |
Rodrigo Vivi | 555e38d | 2017-06-09 15:26:02 -0700 | [diff] [blame] | 2126 | uint32_t val; |
Paulo Zanoni | 82a4d9c | 2012-10-23 18:30:07 -0200 | [diff] [blame] | 2127 | |
Ander Conselvan de Oliveira | c856052 | 2016-09-01 15:08:07 -0700 | [diff] [blame] | 2128 | if (WARN_ON(!pll)) |
| 2129 | return; |
| 2130 | |
Rodrigo Vivi | 555e38d | 2017-06-09 15:26:02 -0700 | [diff] [blame] | 2131 | if (IS_CANNONLAKE(dev_priv)) { |
| 2132 | /* Configure DPCLKA_CFGCR0 to map the DPLL to the DDI. */ |
| 2133 | val = I915_READ(DPCLKA_CFGCR0); |
| 2134 | val |= DPCLKA_CFGCR0_DDI_CLK_SEL(pll->id, port); |
| 2135 | I915_WRITE(DPCLKA_CFGCR0, val); |
Satheeshakrishna M | efa80ad | 2014-11-13 14:55:19 +0000 | [diff] [blame] | 2136 | |
Rodrigo Vivi | 555e38d | 2017-06-09 15:26:02 -0700 | [diff] [blame] | 2137 | /* |
| 2138 | * Configure DPCLKA_CFGCR0 to turn on the clock for the DDI. |
| 2139 | * This step and the step before must be done with separate |
| 2140 | * register writes. |
| 2141 | */ |
| 2142 | val = I915_READ(DPCLKA_CFGCR0); |
Rodrigo Vivi | 87145d9 | 2017-10-03 15:08:58 -0700 | [diff] [blame] | 2143 | val &= ~DPCLKA_CFGCR0_DDI_CLK_OFF(port); |
Rodrigo Vivi | 555e38d | 2017-06-09 15:26:02 -0700 | [diff] [blame] | 2144 | I915_WRITE(DPCLKA_CFGCR0, val); |
| 2145 | } else if (IS_GEN9_BC(dev_priv)) { |
Damien Lespiau | 5416d87 | 2014-11-14 17:24:33 +0000 | [diff] [blame] | 2146 | /* DDI -> PLL mapping */ |
Satheeshakrishna M | efa80ad | 2014-11-13 14:55:19 +0000 | [diff] [blame] | 2147 | val = I915_READ(DPLL_CTRL2); |
| 2148 | |
| 2149 | val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) | |
| 2150 | DPLL_CTRL2_DDI_CLK_SEL_MASK(port)); |
Ander Conselvan de Oliveira | c856052 | 2016-09-01 15:08:07 -0700 | [diff] [blame] | 2151 | val |= (DPLL_CTRL2_DDI_CLK_SEL(pll->id, port) | |
Satheeshakrishna M | efa80ad | 2014-11-13 14:55:19 +0000 | [diff] [blame] | 2152 | DPLL_CTRL2_DDI_SEL_OVERRIDE(port)); |
| 2153 | |
| 2154 | I915_WRITE(DPLL_CTRL2, val); |
Damien Lespiau | 5416d87 | 2014-11-14 17:24:33 +0000 | [diff] [blame] | 2155 | |
Ville Syrjälä | e404ba8d | 2015-08-17 18:46:20 +0300 | [diff] [blame] | 2156 | } else if (INTEL_INFO(dev_priv)->gen < 9) { |
Ander Conselvan de Oliveira | c856052 | 2016-09-01 15:08:07 -0700 | [diff] [blame] | 2157 | I915_WRITE(PORT_CLK_SEL(port), hsw_pll_to_ddi_pll_sel(pll)); |
Satheeshakrishna M | efa80ad | 2014-11-13 14:55:19 +0000 | [diff] [blame] | 2158 | } |
Ville Syrjälä | e404ba8d | 2015-08-17 18:46:20 +0300 | [diff] [blame] | 2159 | } |
| 2160 | |
Ville Syrjälä | 6b8506d | 2017-10-10 15:12:00 +0300 | [diff] [blame] | 2161 | static void intel_ddi_clk_disable(struct intel_encoder *encoder) |
| 2162 | { |
| 2163 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
| 2164 | enum port port = intel_ddi_get_encoder_port(encoder); |
| 2165 | |
| 2166 | if (IS_CANNONLAKE(dev_priv)) |
| 2167 | I915_WRITE(DPCLKA_CFGCR0, I915_READ(DPCLKA_CFGCR0) | |
| 2168 | DPCLKA_CFGCR0_DDI_CLK_OFF(port)); |
| 2169 | else if (IS_GEN9_BC(dev_priv)) |
| 2170 | I915_WRITE(DPLL_CTRL2, I915_READ(DPLL_CTRL2) | |
| 2171 | DPLL_CTRL2_DDI_CLK_OFF(port)); |
| 2172 | else if (INTEL_GEN(dev_priv) < 9) |
| 2173 | I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE); |
| 2174 | } |
| 2175 | |
Manasi Navare | ba88d15 | 2016-09-01 15:08:08 -0700 | [diff] [blame] | 2176 | static void intel_ddi_pre_enable_dp(struct intel_encoder *encoder, |
Ville Syrjälä | 45e0327 | 2017-10-10 15:12:06 +0300 | [diff] [blame] | 2177 | const struct intel_crtc_state *crtc_state, |
| 2178 | const struct drm_connector_state *conn_state) |
Manasi Navare | ba88d15 | 2016-09-01 15:08:08 -0700 | [diff] [blame] | 2179 | { |
| 2180 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
| 2181 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
| 2182 | enum port port = intel_ddi_get_encoder_port(encoder); |
Ander Conselvan de Oliveira | 62b6956 | 2017-02-24 16:19:59 +0200 | [diff] [blame] | 2183 | struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base); |
Ville Syrjälä | 45e0327 | 2017-10-10 15:12:06 +0300 | [diff] [blame] | 2184 | bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST); |
Ville Syrjälä | d02ace8 | 2017-10-18 21:19:58 +0300 | [diff] [blame] | 2185 | int level = intel_ddi_dp_level(intel_dp); |
Manasi Navare | ba88d15 | 2016-09-01 15:08:08 -0700 | [diff] [blame] | 2186 | |
Ville Syrjälä | 45e0327 | 2017-10-10 15:12:06 +0300 | [diff] [blame] | 2187 | WARN_ON(is_mst && (port == PORT_A || port == PORT_E)); |
Ander Conselvan de Oliveira | e081c84 | 2017-03-02 14:58:57 +0200 | [diff] [blame] | 2188 | |
Ville Syrjälä | 45e0327 | 2017-10-10 15:12:06 +0300 | [diff] [blame] | 2189 | intel_dp_set_link_params(intel_dp, crtc_state->port_clock, |
| 2190 | crtc_state->lane_count, is_mst); |
Ville Syrjälä | 680b71c | 2017-10-10 15:12:04 +0300 | [diff] [blame] | 2191 | |
| 2192 | intel_edp_panel_on(intel_dp); |
Manasi Navare | ba88d15 | 2016-09-01 15:08:08 -0700 | [diff] [blame] | 2193 | |
Ville Syrjälä | 45e0327 | 2017-10-10 15:12:06 +0300 | [diff] [blame] | 2194 | intel_ddi_clk_select(encoder, crtc_state->shared_dpll); |
Ander Conselvan de Oliveira | 62b6956 | 2017-02-24 16:19:59 +0200 | [diff] [blame] | 2195 | |
| 2196 | intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain); |
| 2197 | |
Rodrigo Vivi | 381f957 | 2017-08-29 16:22:26 -0700 | [diff] [blame] | 2198 | if (IS_CANNONLAKE(dev_priv)) |
Ville Syrjälä | f3cf4ba | 2017-10-16 17:57:01 +0300 | [diff] [blame] | 2199 | cnl_ddi_vswing_sequence(encoder, level, encoder->type); |
Rodrigo Vivi | 381f957 | 2017-08-29 16:22:26 -0700 | [diff] [blame] | 2200 | else if (IS_GEN9_LP(dev_priv)) |
Ville Syrjälä | 7d4f37b | 2017-10-16 17:57:00 +0300 | [diff] [blame] | 2201 | bxt_ddi_vswing_sequence(encoder, level, encoder->type); |
Rodrigo Vivi | 381f957 | 2017-08-29 16:22:26 -0700 | [diff] [blame] | 2202 | else |
Rodrigo Vivi | 2f7460a | 2017-08-29 16:22:25 -0700 | [diff] [blame] | 2203 | intel_prepare_dp_ddi_buffers(encoder); |
| 2204 | |
Manasi Navare | ba88d15 | 2016-09-01 15:08:08 -0700 | [diff] [blame] | 2205 | intel_ddi_init_dp_buf_reg(encoder); |
Ville Syrjälä | 45e0327 | 2017-10-10 15:12:06 +0300 | [diff] [blame] | 2206 | if (!is_mst) |
Dhinakaran Pandiyan | 5ea2355 | 2017-10-03 17:22:11 +0300 | [diff] [blame] | 2207 | intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON); |
Manasi Navare | ba88d15 | 2016-09-01 15:08:08 -0700 | [diff] [blame] | 2208 | intel_dp_start_link_train(intel_dp); |
| 2209 | if (port != PORT_A || INTEL_GEN(dev_priv) >= 9) |
| 2210 | intel_dp_stop_link_train(intel_dp); |
| 2211 | } |
| 2212 | |
| 2213 | static void intel_ddi_pre_enable_hdmi(struct intel_encoder *encoder, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 2214 | const struct intel_crtc_state *crtc_state, |
Ville Syrjälä | 45e0327 | 2017-10-10 15:12:06 +0300 | [diff] [blame] | 2215 | const struct drm_connector_state *conn_state) |
Manasi Navare | ba88d15 | 2016-09-01 15:08:08 -0700 | [diff] [blame] | 2216 | { |
Ville Syrjälä | f99be1b | 2017-08-18 16:49:54 +0300 | [diff] [blame] | 2217 | struct intel_digital_port *intel_dig_port = enc_to_dig_port(&encoder->base); |
| 2218 | struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi; |
Manasi Navare | ba88d15 | 2016-09-01 15:08:08 -0700 | [diff] [blame] | 2219 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Manasi Navare | ba88d15 | 2016-09-01 15:08:08 -0700 | [diff] [blame] | 2220 | enum port port = intel_ddi_get_encoder_port(encoder); |
| 2221 | int level = intel_ddi_hdmi_level(dev_priv, port); |
Ander Conselvan de Oliveira | 62b6956 | 2017-02-24 16:19:59 +0200 | [diff] [blame] | 2222 | struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base); |
Manasi Navare | ba88d15 | 2016-09-01 15:08:08 -0700 | [diff] [blame] | 2223 | |
| 2224 | intel_dp_dual_mode_set_tmds_output(intel_hdmi, true); |
Ville Syrjälä | 45e0327 | 2017-10-10 15:12:06 +0300 | [diff] [blame] | 2225 | intel_ddi_clk_select(encoder, crtc_state->shared_dpll); |
Ander Conselvan de Oliveira | 62b6956 | 2017-02-24 16:19:59 +0200 | [diff] [blame] | 2226 | |
| 2227 | intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain); |
| 2228 | |
Rodrigo Vivi | 2f7460a | 2017-08-29 16:22:25 -0700 | [diff] [blame] | 2229 | if (IS_CANNONLAKE(dev_priv)) |
Ville Syrjälä | f3cf4ba | 2017-10-16 17:57:01 +0300 | [diff] [blame] | 2230 | cnl_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI); |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 2231 | else if (IS_GEN9_LP(dev_priv)) |
Ville Syrjälä | 7d4f37b | 2017-10-16 17:57:00 +0300 | [diff] [blame] | 2232 | bxt_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI); |
Rodrigo Vivi | 2f7460a | 2017-08-29 16:22:25 -0700 | [diff] [blame] | 2233 | else |
Ville Syrjälä | 7ea7933 | 2017-10-16 17:56:59 +0300 | [diff] [blame] | 2234 | intel_prepare_hdmi_ddi_buffers(encoder, level); |
Rodrigo Vivi | 2f7460a | 2017-08-29 16:22:25 -0700 | [diff] [blame] | 2235 | |
| 2236 | if (IS_GEN9_BC(dev_priv)) |
Ville Syrjälä | 081dfcf | 2017-10-16 17:56:58 +0300 | [diff] [blame] | 2237 | skl_ddi_set_iboost(encoder, level, INTEL_OUTPUT_HDMI); |
Manasi Navare | ba88d15 | 2016-09-01 15:08:08 -0700 | [diff] [blame] | 2238 | |
Ville Syrjälä | f99be1b | 2017-08-18 16:49:54 +0300 | [diff] [blame] | 2239 | intel_dig_port->set_infoframes(&encoder->base, |
Ville Syrjälä | 45e0327 | 2017-10-10 15:12:06 +0300 | [diff] [blame] | 2240 | crtc_state->has_infoframe, |
Ville Syrjälä | f99be1b | 2017-08-18 16:49:54 +0300 | [diff] [blame] | 2241 | crtc_state, conn_state); |
Manasi Navare | ba88d15 | 2016-09-01 15:08:08 -0700 | [diff] [blame] | 2242 | } |
| 2243 | |
Shashank Sharma | 1524e93 | 2017-03-09 19:13:41 +0530 | [diff] [blame] | 2244 | static void intel_ddi_pre_enable(struct intel_encoder *encoder, |
Ville Syrjälä | 45e0327 | 2017-10-10 15:12:06 +0300 | [diff] [blame] | 2245 | const struct intel_crtc_state *crtc_state, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 2246 | const struct drm_connector_state *conn_state) |
Ville Syrjälä | e404ba8d | 2015-08-17 18:46:20 +0300 | [diff] [blame] | 2247 | { |
Ville Syrjälä | 45e0327 | 2017-10-10 15:12:06 +0300 | [diff] [blame] | 2248 | struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc); |
| 2249 | struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); |
| 2250 | enum pipe pipe = crtc->pipe; |
Ville Syrjälä | 6a7e4f9 | 2015-12-08 19:59:44 +0200 | [diff] [blame] | 2251 | |
Ville Syrjälä | 45e0327 | 2017-10-10 15:12:06 +0300 | [diff] [blame] | 2252 | WARN_ON(crtc_state->has_pch_encoder); |
Jani Nikula | 364a3fe | 2017-10-05 13:52:12 +0300 | [diff] [blame] | 2253 | |
| 2254 | intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true); |
| 2255 | |
Ville Syrjälä | 45e0327 | 2017-10-10 15:12:06 +0300 | [diff] [blame] | 2256 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) |
| 2257 | intel_ddi_pre_enable_hdmi(encoder, crtc_state, conn_state); |
| 2258 | else |
| 2259 | intel_ddi_pre_enable_dp(encoder, crtc_state, conn_state); |
Paulo Zanoni | 6441ab5 | 2012-10-05 12:05:58 -0300 | [diff] [blame] | 2260 | } |
| 2261 | |
Ville Syrjälä | e725f64 | 2017-10-10 15:12:01 +0300 | [diff] [blame] | 2262 | static void intel_disable_ddi_buf(struct intel_encoder *encoder) |
| 2263 | { |
| 2264 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
| 2265 | enum port port = intel_ddi_get_encoder_port(encoder); |
| 2266 | bool wait = false; |
| 2267 | u32 val; |
| 2268 | |
| 2269 | val = I915_READ(DDI_BUF_CTL(port)); |
| 2270 | if (val & DDI_BUF_CTL_ENABLE) { |
| 2271 | val &= ~DDI_BUF_CTL_ENABLE; |
| 2272 | I915_WRITE(DDI_BUF_CTL(port), val); |
| 2273 | wait = true; |
| 2274 | } |
| 2275 | |
| 2276 | val = I915_READ(DP_TP_CTL(port)); |
| 2277 | val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK); |
| 2278 | val |= DP_TP_CTL_LINK_TRAIN_PAT1; |
| 2279 | I915_WRITE(DP_TP_CTL(port), val); |
| 2280 | |
| 2281 | if (wait) |
| 2282 | intel_wait_ddi_buf_idle(dev_priv, port); |
| 2283 | } |
| 2284 | |
Ville Syrjälä | f45f3da | 2017-10-10 15:12:03 +0300 | [diff] [blame] | 2285 | static void intel_ddi_post_disable_dp(struct intel_encoder *encoder, |
| 2286 | const struct intel_crtc_state *old_crtc_state, |
| 2287 | const struct drm_connector_state *old_conn_state) |
| 2288 | { |
| 2289 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
| 2290 | struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base); |
| 2291 | struct intel_dp *intel_dp = &dig_port->dp; |
| 2292 | /* |
| 2293 | * old_crtc_state and old_conn_state are NULL when called from |
| 2294 | * DP_MST. The main connector associated with this port is never |
| 2295 | * bound to a crtc for MST. |
| 2296 | */ |
| 2297 | bool is_mst = !old_crtc_state; |
| 2298 | |
| 2299 | /* |
| 2300 | * Power down sink before disabling the port, otherwise we end |
| 2301 | * up getting interrupts from the sink on detecting link loss. |
| 2302 | */ |
| 2303 | if (!is_mst) |
| 2304 | intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF); |
| 2305 | |
| 2306 | intel_disable_ddi_buf(encoder); |
| 2307 | |
| 2308 | intel_edp_panel_vdd_on(intel_dp); |
| 2309 | intel_edp_panel_off(intel_dp); |
| 2310 | |
| 2311 | intel_display_power_put(dev_priv, dig_port->ddi_io_power_domain); |
| 2312 | |
| 2313 | intel_ddi_clk_disable(encoder); |
| 2314 | } |
| 2315 | |
| 2316 | static void intel_ddi_post_disable_hdmi(struct intel_encoder *encoder, |
| 2317 | const struct intel_crtc_state *old_crtc_state, |
| 2318 | const struct drm_connector_state *old_conn_state) |
| 2319 | { |
| 2320 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
| 2321 | struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base); |
| 2322 | struct intel_hdmi *intel_hdmi = &dig_port->hdmi; |
| 2323 | |
| 2324 | intel_disable_ddi_buf(encoder); |
| 2325 | |
| 2326 | dig_port->set_infoframes(&encoder->base, false, |
| 2327 | old_crtc_state, old_conn_state); |
| 2328 | |
| 2329 | intel_display_power_put(dev_priv, dig_port->ddi_io_power_domain); |
| 2330 | |
| 2331 | intel_ddi_clk_disable(encoder); |
| 2332 | |
| 2333 | intel_dp_dual_mode_set_tmds_output(intel_hdmi, false); |
| 2334 | } |
| 2335 | |
| 2336 | static void intel_ddi_post_disable(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 2337 | const struct intel_crtc_state *old_crtc_state, |
| 2338 | const struct drm_connector_state *old_conn_state) |
Paulo Zanoni | 6441ab5 | 2012-10-05 12:05:58 -0300 | [diff] [blame] | 2339 | { |
Ville Syrjälä | f45f3da | 2017-10-10 15:12:03 +0300 | [diff] [blame] | 2340 | /* |
| 2341 | * old_crtc_state and old_conn_state are NULL when called from |
| 2342 | * DP_MST. The main connector associated with this port is never |
| 2343 | * bound to a crtc for MST. |
| 2344 | */ |
| 2345 | if (old_crtc_state && |
| 2346 | intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI)) |
| 2347 | intel_ddi_post_disable_hdmi(encoder, |
| 2348 | old_crtc_state, old_conn_state); |
| 2349 | else |
| 2350 | intel_ddi_post_disable_dp(encoder, |
| 2351 | old_crtc_state, old_conn_state); |
Paulo Zanoni | 6441ab5 | 2012-10-05 12:05:58 -0300 | [diff] [blame] | 2352 | } |
| 2353 | |
Shashank Sharma | 1524e93 | 2017-03-09 19:13:41 +0530 | [diff] [blame] | 2354 | void intel_ddi_fdi_post_disable(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 2355 | const struct intel_crtc_state *old_crtc_state, |
| 2356 | const struct drm_connector_state *old_conn_state) |
Maarten Lankhorst | b707654 | 2016-08-23 16:18:08 +0200 | [diff] [blame] | 2357 | { |
Shashank Sharma | 1524e93 | 2017-03-09 19:13:41 +0530 | [diff] [blame] | 2358 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Maarten Lankhorst | b707654 | 2016-08-23 16:18:08 +0200 | [diff] [blame] | 2359 | uint32_t val; |
| 2360 | |
| 2361 | /* |
| 2362 | * Bspec lists this as both step 13 (before DDI_BUF_CTL disable) |
| 2363 | * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN, |
| 2364 | * step 13 is the correct place for it. Step 18 is where it was |
| 2365 | * originally before the BUN. |
| 2366 | */ |
| 2367 | val = I915_READ(FDI_RX_CTL(PIPE_A)); |
| 2368 | val &= ~FDI_RX_ENABLE; |
| 2369 | I915_WRITE(FDI_RX_CTL(PIPE_A), val); |
| 2370 | |
Ville Syrjälä | fb0bd3b | 2017-10-10 15:12:02 +0300 | [diff] [blame] | 2371 | intel_disable_ddi_buf(encoder); |
| 2372 | intel_ddi_clk_disable(encoder); |
Maarten Lankhorst | b707654 | 2016-08-23 16:18:08 +0200 | [diff] [blame] | 2373 | |
| 2374 | val = I915_READ(FDI_RX_MISC(PIPE_A)); |
| 2375 | val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK); |
| 2376 | val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2); |
| 2377 | I915_WRITE(FDI_RX_MISC(PIPE_A), val); |
| 2378 | |
| 2379 | val = I915_READ(FDI_RX_CTL(PIPE_A)); |
| 2380 | val &= ~FDI_PCDCLK; |
| 2381 | I915_WRITE(FDI_RX_CTL(PIPE_A), val); |
| 2382 | |
| 2383 | val = I915_READ(FDI_RX_CTL(PIPE_A)); |
| 2384 | val &= ~FDI_RX_PLL_ENABLE; |
| 2385 | I915_WRITE(FDI_RX_CTL(PIPE_A), val); |
| 2386 | } |
| 2387 | |
Ville Syrjälä | 15d05f0 | 2017-10-10 15:12:07 +0300 | [diff] [blame] | 2388 | static void intel_enable_ddi_dp(struct intel_encoder *encoder, |
| 2389 | const struct intel_crtc_state *crtc_state, |
| 2390 | const struct drm_connector_state *conn_state) |
| 2391 | { |
| 2392 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
| 2393 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
| 2394 | enum port port = intel_ddi_get_encoder_port(encoder); |
| 2395 | |
| 2396 | if (port == PORT_A && INTEL_GEN(dev_priv) < 9) |
| 2397 | intel_dp_stop_link_train(intel_dp); |
| 2398 | |
| 2399 | intel_edp_backlight_on(crtc_state, conn_state); |
| 2400 | intel_psr_enable(intel_dp, crtc_state); |
| 2401 | intel_edp_drrs_enable(intel_dp, crtc_state); |
| 2402 | |
| 2403 | if (crtc_state->has_audio) |
| 2404 | intel_audio_codec_enable(encoder, crtc_state, conn_state); |
| 2405 | } |
| 2406 | |
| 2407 | static void intel_enable_ddi_hdmi(struct intel_encoder *encoder, |
| 2408 | const struct intel_crtc_state *crtc_state, |
| 2409 | const struct drm_connector_state *conn_state) |
| 2410 | { |
| 2411 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
| 2412 | struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base); |
| 2413 | enum port port = intel_ddi_get_encoder_port(encoder); |
| 2414 | |
| 2415 | intel_hdmi_handle_sink_scrambling(encoder, |
| 2416 | conn_state->connector, |
| 2417 | crtc_state->hdmi_high_tmds_clock_ratio, |
| 2418 | crtc_state->hdmi_scrambling); |
| 2419 | |
| 2420 | /* In HDMI/DVI mode, the port width, and swing/emphasis values |
| 2421 | * are ignored so nothing special needs to be done besides |
| 2422 | * enabling the port. |
| 2423 | */ |
| 2424 | I915_WRITE(DDI_BUF_CTL(port), |
| 2425 | dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE); |
| 2426 | |
| 2427 | if (crtc_state->has_audio) |
| 2428 | intel_audio_codec_enable(encoder, crtc_state, conn_state); |
| 2429 | } |
| 2430 | |
| 2431 | static void intel_enable_ddi(struct intel_encoder *encoder, |
| 2432 | const struct intel_crtc_state *crtc_state, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 2433 | const struct drm_connector_state *conn_state) |
Eugeni Dodonov | 72662e1 | 2012-05-09 15:37:31 -0300 | [diff] [blame] | 2434 | { |
Ville Syrjälä | 15d05f0 | 2017-10-10 15:12:07 +0300 | [diff] [blame] | 2435 | if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) |
| 2436 | intel_enable_ddi_hdmi(encoder, crtc_state, conn_state); |
| 2437 | else |
| 2438 | intel_enable_ddi_dp(encoder, crtc_state, conn_state); |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 2439 | } |
| 2440 | |
Ville Syrjälä | 33f083f | 2017-10-10 15:12:05 +0300 | [diff] [blame] | 2441 | static void intel_disable_ddi_dp(struct intel_encoder *encoder, |
| 2442 | const struct intel_crtc_state *old_crtc_state, |
| 2443 | const struct drm_connector_state *old_conn_state) |
| 2444 | { |
| 2445 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
| 2446 | |
| 2447 | if (old_crtc_state->has_audio) |
| 2448 | intel_audio_codec_disable(encoder); |
| 2449 | |
| 2450 | intel_edp_drrs_disable(intel_dp, old_crtc_state); |
| 2451 | intel_psr_disable(intel_dp, old_crtc_state); |
| 2452 | intel_edp_backlight_off(old_conn_state); |
| 2453 | } |
| 2454 | |
| 2455 | static void intel_disable_ddi_hdmi(struct intel_encoder *encoder, |
| 2456 | const struct intel_crtc_state *old_crtc_state, |
| 2457 | const struct drm_connector_state *old_conn_state) |
| 2458 | { |
| 2459 | if (old_crtc_state->has_audio) |
| 2460 | intel_audio_codec_disable(encoder); |
| 2461 | |
| 2462 | intel_hdmi_handle_sink_scrambling(encoder, |
| 2463 | old_conn_state->connector, |
| 2464 | false, false); |
| 2465 | } |
| 2466 | |
| 2467 | static void intel_disable_ddi(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 2468 | const struct intel_crtc_state *old_crtc_state, |
| 2469 | const struct drm_connector_state *old_conn_state) |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 2470 | { |
Ville Syrjälä | 33f083f | 2017-10-10 15:12:05 +0300 | [diff] [blame] | 2471 | if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI)) |
| 2472 | intel_disable_ddi_hdmi(encoder, old_crtc_state, old_conn_state); |
| 2473 | else |
| 2474 | intel_disable_ddi_dp(encoder, old_crtc_state, old_conn_state); |
Eugeni Dodonov | 72662e1 | 2012-05-09 15:37:31 -0300 | [diff] [blame] | 2475 | } |
Paulo Zanoni | 79f689a | 2012-10-05 12:05:52 -0300 | [diff] [blame] | 2476 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 2477 | static void bxt_ddi_pre_pll_enable(struct intel_encoder *encoder, |
Ville Syrjälä | 5f88a9c | 2017-08-18 16:49:58 +0300 | [diff] [blame] | 2478 | const struct intel_crtc_state *pipe_config, |
| 2479 | const struct drm_connector_state *conn_state) |
Imre Deak | 95a7a2a | 2016-06-13 16:44:35 +0300 | [diff] [blame] | 2480 | { |
Ander Conselvan de Oliveira | 3dc38ee | 2017-03-02 14:58:56 +0200 | [diff] [blame] | 2481 | uint8_t mask = pipe_config->lane_lat_optim_mask; |
Imre Deak | 95a7a2a | 2016-06-13 16:44:35 +0300 | [diff] [blame] | 2482 | |
Ander Conselvan de Oliveira | 47a6bc6 | 2016-10-06 19:22:17 +0300 | [diff] [blame] | 2483 | bxt_ddi_phy_set_lane_optim_mask(encoder, mask); |
Imre Deak | 95a7a2a | 2016-06-13 16:44:35 +0300 | [diff] [blame] | 2484 | } |
| 2485 | |
Ander Conselvan de Oliveira | ad64217 | 2015-10-23 13:01:49 +0300 | [diff] [blame] | 2486 | void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp) |
Paulo Zanoni | c19b066 | 2012-10-15 15:51:41 -0300 | [diff] [blame] | 2487 | { |
Ander Conselvan de Oliveira | ad64217 | 2015-10-23 13:01:49 +0300 | [diff] [blame] | 2488 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 2489 | struct drm_i915_private *dev_priv = |
| 2490 | to_i915(intel_dig_port->base.base.dev); |
Paulo Zanoni | 174edf1 | 2012-10-26 19:05:50 -0200 | [diff] [blame] | 2491 | enum port port = intel_dig_port->port; |
Paulo Zanoni | c19b066 | 2012-10-15 15:51:41 -0300 | [diff] [blame] | 2492 | uint32_t val; |
Syam Sidhardhan | f3e227d | 2013-02-25 04:05:38 +0530 | [diff] [blame] | 2493 | bool wait = false; |
Paulo Zanoni | c19b066 | 2012-10-15 15:51:41 -0300 | [diff] [blame] | 2494 | |
| 2495 | if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) { |
| 2496 | val = I915_READ(DDI_BUF_CTL(port)); |
| 2497 | if (val & DDI_BUF_CTL_ENABLE) { |
| 2498 | val &= ~DDI_BUF_CTL_ENABLE; |
| 2499 | I915_WRITE(DDI_BUF_CTL(port), val); |
| 2500 | wait = true; |
| 2501 | } |
| 2502 | |
| 2503 | val = I915_READ(DP_TP_CTL(port)); |
| 2504 | val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK); |
| 2505 | val |= DP_TP_CTL_LINK_TRAIN_PAT1; |
| 2506 | I915_WRITE(DP_TP_CTL(port), val); |
| 2507 | POSTING_READ(DP_TP_CTL(port)); |
| 2508 | |
| 2509 | if (wait) |
| 2510 | intel_wait_ddi_buf_idle(dev_priv, port); |
| 2511 | } |
| 2512 | |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 2513 | val = DP_TP_CTL_ENABLE | |
Paulo Zanoni | c19b066 | 2012-10-15 15:51:41 -0300 | [diff] [blame] | 2514 | DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE; |
Ville Syrjälä | 64ee2fd | 2016-07-28 17:50:39 +0300 | [diff] [blame] | 2515 | if (intel_dp->link_mst) |
Dave Airlie | 0e32b39 | 2014-05-02 14:02:48 +1000 | [diff] [blame] | 2516 | val |= DP_TP_CTL_MODE_MST; |
| 2517 | else { |
| 2518 | val |= DP_TP_CTL_MODE_SST; |
| 2519 | if (drm_dp_enhanced_frame_cap(intel_dp->dpcd)) |
| 2520 | val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE; |
| 2521 | } |
Paulo Zanoni | c19b066 | 2012-10-15 15:51:41 -0300 | [diff] [blame] | 2522 | I915_WRITE(DP_TP_CTL(port), val); |
| 2523 | POSTING_READ(DP_TP_CTL(port)); |
| 2524 | |
| 2525 | intel_dp->DP |= DDI_BUF_CTL_ENABLE; |
| 2526 | I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP); |
| 2527 | POSTING_READ(DDI_BUF_CTL(port)); |
| 2528 | |
| 2529 | udelay(600); |
| 2530 | } |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 2531 | |
Libin Yang | 9935f7f | 2016-11-28 20:07:06 +0800 | [diff] [blame] | 2532 | bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv, |
| 2533 | struct intel_crtc *intel_crtc) |
| 2534 | { |
| 2535 | u32 temp; |
| 2536 | |
| 2537 | if (intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO)) { |
| 2538 | temp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD); |
| 2539 | if (temp & AUDIO_OUTPUT_ENABLE(intel_crtc->pipe)) |
| 2540 | return true; |
| 2541 | } |
| 2542 | return false; |
| 2543 | } |
| 2544 | |
Ville Syrjälä | 6801c18 | 2013-09-24 14:24:05 +0300 | [diff] [blame] | 2545 | void intel_ddi_get_config(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 2546 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2547 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2548 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2549 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc); |
Ander Conselvan de Oliveira | 0cb09a9 | 2015-01-30 12:17:23 +0200 | [diff] [blame] | 2550 | enum transcoder cpu_transcoder = pipe_config->cpu_transcoder; |
Ville Syrjälä | f99be1b | 2017-08-18 16:49:54 +0300 | [diff] [blame] | 2551 | struct intel_digital_port *intel_dig_port; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2552 | u32 temp, flags = 0; |
| 2553 | |
Jani Nikula | 4d1de97 | 2016-03-18 17:05:42 +0200 | [diff] [blame] | 2554 | /* XXX: DSI transcoder paranoia */ |
| 2555 | if (WARN_ON(transcoder_is_dsi(cpu_transcoder))) |
| 2556 | return; |
| 2557 | |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2558 | temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder)); |
| 2559 | if (temp & TRANS_DDI_PHSYNC) |
| 2560 | flags |= DRM_MODE_FLAG_PHSYNC; |
| 2561 | else |
| 2562 | flags |= DRM_MODE_FLAG_NHSYNC; |
| 2563 | if (temp & TRANS_DDI_PVSYNC) |
| 2564 | flags |= DRM_MODE_FLAG_PVSYNC; |
| 2565 | else |
| 2566 | flags |= DRM_MODE_FLAG_NVSYNC; |
| 2567 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 2568 | pipe_config->base.adjusted_mode.flags |= flags; |
Ville Syrjälä | 42571ae | 2013-09-06 23:29:00 +0300 | [diff] [blame] | 2569 | |
| 2570 | switch (temp & TRANS_DDI_BPC_MASK) { |
| 2571 | case TRANS_DDI_BPC_6: |
| 2572 | pipe_config->pipe_bpp = 18; |
| 2573 | break; |
| 2574 | case TRANS_DDI_BPC_8: |
| 2575 | pipe_config->pipe_bpp = 24; |
| 2576 | break; |
| 2577 | case TRANS_DDI_BPC_10: |
| 2578 | pipe_config->pipe_bpp = 30; |
| 2579 | break; |
| 2580 | case TRANS_DDI_BPC_12: |
| 2581 | pipe_config->pipe_bpp = 36; |
| 2582 | break; |
| 2583 | default: |
| 2584 | break; |
| 2585 | } |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 2586 | |
| 2587 | switch (temp & TRANS_DDI_MODE_SELECT_MASK) { |
| 2588 | case TRANS_DDI_MODE_SELECT_HDMI: |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 2589 | pipe_config->has_hdmi_sink = true; |
Ville Syrjälä | f99be1b | 2017-08-18 16:49:54 +0300 | [diff] [blame] | 2590 | intel_dig_port = enc_to_dig_port(&encoder->base); |
Daniel Vetter | bbd440f | 2014-11-20 22:33:59 +0100 | [diff] [blame] | 2591 | |
Ville Syrjälä | f99be1b | 2017-08-18 16:49:54 +0300 | [diff] [blame] | 2592 | if (intel_dig_port->infoframe_enabled(&encoder->base, pipe_config)) |
Daniel Vetter | bbd440f | 2014-11-20 22:33:59 +0100 | [diff] [blame] | 2593 | pipe_config->has_infoframe = true; |
Shashank Sharma | 1595363 | 2017-03-13 16:54:03 +0530 | [diff] [blame] | 2594 | |
| 2595 | if ((temp & TRANS_DDI_HDMI_SCRAMBLING_MASK) == |
| 2596 | TRANS_DDI_HDMI_SCRAMBLING_MASK) |
| 2597 | pipe_config->hdmi_scrambling = true; |
| 2598 | if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE) |
| 2599 | pipe_config->hdmi_high_tmds_clock_ratio = true; |
Ander Conselvan de Oliveira | d4d6279 | 2016-04-27 15:44:16 +0300 | [diff] [blame] | 2600 | /* fall through */ |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 2601 | case TRANS_DDI_MODE_SELECT_DVI: |
Ander Conselvan de Oliveira | d4d6279 | 2016-04-27 15:44:16 +0300 | [diff] [blame] | 2602 | pipe_config->lane_count = 4; |
| 2603 | break; |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 2604 | case TRANS_DDI_MODE_SELECT_FDI: |
| 2605 | break; |
| 2606 | case TRANS_DDI_MODE_SELECT_DP_SST: |
| 2607 | case TRANS_DDI_MODE_SELECT_DP_MST: |
Ville Syrjälä | 90a6b7b | 2015-07-06 16:39:15 +0300 | [diff] [blame] | 2608 | pipe_config->lane_count = |
| 2609 | ((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1; |
Ville Syrjälä | eb14cb7 | 2013-09-10 17:02:54 +0300 | [diff] [blame] | 2610 | intel_dp_get_m_n(intel_crtc, pipe_config); |
| 2611 | break; |
| 2612 | default: |
| 2613 | break; |
| 2614 | } |
Daniel Vetter | 1021442 | 2013-11-18 07:38:16 +0100 | [diff] [blame] | 2615 | |
Libin Yang | 9935f7f | 2016-11-28 20:07:06 +0800 | [diff] [blame] | 2616 | pipe_config->has_audio = |
| 2617 | intel_ddi_is_audio_enabled(dev_priv, intel_crtc); |
Daniel Vetter | 9ed109a | 2014-04-24 23:54:52 +0200 | [diff] [blame] | 2618 | |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 2619 | if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp && |
| 2620 | pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) { |
Daniel Vetter | 1021442 | 2013-11-18 07:38:16 +0100 | [diff] [blame] | 2621 | /* |
| 2622 | * This is a big fat ugly hack. |
| 2623 | * |
| 2624 | * Some machines in UEFI boot mode provide us a VBT that has 18 |
| 2625 | * bpp and 1.62 GHz link bandwidth for eDP, which for reasons |
| 2626 | * unknown we fail to light up. Yet the same BIOS boots up with |
| 2627 | * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as |
| 2628 | * max, not what it tells us to use. |
| 2629 | * |
| 2630 | * Note: This will still be broken if the eDP panel is not lit |
| 2631 | * up by the BIOS, and thus we can't get the mode at module |
| 2632 | * load. |
| 2633 | */ |
| 2634 | DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n", |
Jani Nikula | 6aa23e6 | 2016-03-24 17:50:20 +0200 | [diff] [blame] | 2635 | pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp); |
| 2636 | dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp; |
Daniel Vetter | 1021442 | 2013-11-18 07:38:16 +0100 | [diff] [blame] | 2637 | } |
Jesse Barnes | 1157855 | 2014-01-21 12:42:10 -0800 | [diff] [blame] | 2638 | |
Damien Lespiau | 22606a1 | 2014-12-12 14:26:57 +0000 | [diff] [blame] | 2639 | intel_ddi_clock_get(encoder, pipe_config); |
Imre Deak | 95a7a2a | 2016-06-13 16:44:35 +0300 | [diff] [blame] | 2640 | |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 2641 | if (IS_GEN9_LP(dev_priv)) |
Imre Deak | 95a7a2a | 2016-06-13 16:44:35 +0300 | [diff] [blame] | 2642 | pipe_config->lane_lat_optim_mask = |
| 2643 | bxt_ddi_phy_get_lane_lat_optim_mask(encoder); |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2644 | } |
| 2645 | |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 2646 | static bool intel_ddi_compute_config(struct intel_encoder *encoder, |
Maarten Lankhorst | 0a478c2 | 2016-08-09 17:04:05 +0200 | [diff] [blame] | 2647 | struct intel_crtc_state *pipe_config, |
| 2648 | struct drm_connector_state *conn_state) |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 2649 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2650 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 2651 | int type = encoder->type; |
Daniel Vetter | eccb140 | 2013-05-22 00:50:22 +0200 | [diff] [blame] | 2652 | int port = intel_ddi_get_encoder_port(encoder); |
Imre Deak | 95a7a2a | 2016-06-13 16:44:35 +0300 | [diff] [blame] | 2653 | int ret; |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 2654 | |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 2655 | WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n"); |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 2656 | |
Daniel Vetter | eccb140 | 2013-05-22 00:50:22 +0200 | [diff] [blame] | 2657 | if (port == PORT_A) |
| 2658 | pipe_config->cpu_transcoder = TRANSCODER_EDP; |
| 2659 | |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 2660 | if (type == INTEL_OUTPUT_HDMI) |
Maarten Lankhorst | 0a478c2 | 2016-08-09 17:04:05 +0200 | [diff] [blame] | 2661 | ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state); |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 2662 | else |
Maarten Lankhorst | 0a478c2 | 2016-08-09 17:04:05 +0200 | [diff] [blame] | 2663 | ret = intel_dp_compute_config(encoder, pipe_config, conn_state); |
Imre Deak | 95a7a2a | 2016-06-13 16:44:35 +0300 | [diff] [blame] | 2664 | |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 2665 | if (IS_GEN9_LP(dev_priv) && ret) |
Imre Deak | 95a7a2a | 2016-06-13 16:44:35 +0300 | [diff] [blame] | 2666 | pipe_config->lane_lat_optim_mask = |
| 2667 | bxt_ddi_phy_calc_lane_lat_optim_mask(encoder, |
Ander Conselvan de Oliveira | b284eed | 2016-10-06 19:22:16 +0300 | [diff] [blame] | 2668 | pipe_config->lane_count); |
Imre Deak | 95a7a2a | 2016-06-13 16:44:35 +0300 | [diff] [blame] | 2669 | |
| 2670 | return ret; |
| 2671 | |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 2672 | } |
| 2673 | |
| 2674 | static const struct drm_encoder_funcs intel_ddi_funcs = { |
Imre Deak | bf93ba6 | 2016-04-18 10:04:21 +0300 | [diff] [blame] | 2675 | .reset = intel_dp_encoder_reset, |
| 2676 | .destroy = intel_dp_encoder_destroy, |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 2677 | }; |
| 2678 | |
Paulo Zanoni | 4a28ae5 | 2013-10-09 13:52:36 -0300 | [diff] [blame] | 2679 | static struct intel_connector * |
| 2680 | intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port) |
| 2681 | { |
| 2682 | struct intel_connector *connector; |
| 2683 | enum port port = intel_dig_port->port; |
| 2684 | |
Ander Conselvan de Oliveira | 9bdbd0b | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 2685 | connector = intel_connector_alloc(); |
Paulo Zanoni | 4a28ae5 | 2013-10-09 13:52:36 -0300 | [diff] [blame] | 2686 | if (!connector) |
| 2687 | return NULL; |
| 2688 | |
| 2689 | intel_dig_port->dp.output_reg = DDI_BUF_CTL(port); |
| 2690 | if (!intel_dp_init_connector(intel_dig_port, connector)) { |
| 2691 | kfree(connector); |
| 2692 | return NULL; |
| 2693 | } |
| 2694 | |
| 2695 | return connector; |
| 2696 | } |
| 2697 | |
| 2698 | static struct intel_connector * |
| 2699 | intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port) |
| 2700 | { |
| 2701 | struct intel_connector *connector; |
| 2702 | enum port port = intel_dig_port->port; |
| 2703 | |
Ander Conselvan de Oliveira | 9bdbd0b | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 2704 | connector = intel_connector_alloc(); |
Paulo Zanoni | 4a28ae5 | 2013-10-09 13:52:36 -0300 | [diff] [blame] | 2705 | if (!connector) |
| 2706 | return NULL; |
| 2707 | |
| 2708 | intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port); |
| 2709 | intel_hdmi_init_connector(intel_dig_port, connector); |
| 2710 | |
| 2711 | return connector; |
| 2712 | } |
| 2713 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 2714 | void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port) |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 2715 | { |
| 2716 | struct intel_digital_port *intel_dig_port; |
| 2717 | struct intel_encoder *intel_encoder; |
| 2718 | struct drm_encoder *encoder; |
Shashank Sharma | ff66212 | 2016-10-14 19:56:51 +0530 | [diff] [blame] | 2719 | bool init_hdmi, init_dp, init_lspcon = false; |
Ville Syrjälä | 10e7bec | 2015-12-08 19:59:37 +0200 | [diff] [blame] | 2720 | int max_lanes; |
| 2721 | |
| 2722 | if (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES) { |
| 2723 | switch (port) { |
| 2724 | case PORT_A: |
| 2725 | max_lanes = 4; |
| 2726 | break; |
| 2727 | case PORT_E: |
| 2728 | max_lanes = 0; |
| 2729 | break; |
| 2730 | default: |
| 2731 | max_lanes = 4; |
| 2732 | break; |
| 2733 | } |
| 2734 | } else { |
| 2735 | switch (port) { |
| 2736 | case PORT_A: |
| 2737 | max_lanes = 2; |
| 2738 | break; |
| 2739 | case PORT_E: |
| 2740 | max_lanes = 2; |
| 2741 | break; |
| 2742 | default: |
| 2743 | max_lanes = 4; |
| 2744 | break; |
| 2745 | } |
| 2746 | } |
Paulo Zanoni | 311a209 | 2013-09-12 17:12:18 -0300 | [diff] [blame] | 2747 | |
| 2748 | init_hdmi = (dev_priv->vbt.ddi_port_info[port].supports_dvi || |
| 2749 | dev_priv->vbt.ddi_port_info[port].supports_hdmi); |
| 2750 | init_dp = dev_priv->vbt.ddi_port_info[port].supports_dp; |
Shashank Sharma | ff66212 | 2016-10-14 19:56:51 +0530 | [diff] [blame] | 2751 | |
| 2752 | if (intel_bios_is_lspcon_present(dev_priv, port)) { |
| 2753 | /* |
| 2754 | * Lspcon device needs to be driven with DP connector |
| 2755 | * with special detection sequence. So make sure DP |
| 2756 | * is initialized before lspcon. |
| 2757 | */ |
| 2758 | init_dp = true; |
| 2759 | init_lspcon = true; |
| 2760 | init_hdmi = false; |
| 2761 | DRM_DEBUG_KMS("VBT says port %c has lspcon\n", port_name(port)); |
| 2762 | } |
| 2763 | |
Paulo Zanoni | 311a209 | 2013-09-12 17:12:18 -0300 | [diff] [blame] | 2764 | if (!init_dp && !init_hdmi) { |
Rodrigo Vivi | 500ea70 | 2015-08-07 17:01:16 -0700 | [diff] [blame] | 2765 | DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible, respect it\n", |
Paulo Zanoni | 311a209 | 2013-09-12 17:12:18 -0300 | [diff] [blame] | 2766 | port_name(port)); |
Rodrigo Vivi | 500ea70 | 2015-08-07 17:01:16 -0700 | [diff] [blame] | 2767 | return; |
Paulo Zanoni | 311a209 | 2013-09-12 17:12:18 -0300 | [diff] [blame] | 2768 | } |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 2769 | |
Daniel Vetter | b14c567 | 2013-09-19 12:18:32 +0200 | [diff] [blame] | 2770 | intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL); |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 2771 | if (!intel_dig_port) |
| 2772 | return; |
| 2773 | |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 2774 | intel_encoder = &intel_dig_port->base; |
| 2775 | encoder = &intel_encoder->base; |
| 2776 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 2777 | drm_encoder_init(&dev_priv->drm, encoder, &intel_ddi_funcs, |
Ville Syrjälä | 580d8ed | 2016-05-27 20:59:24 +0300 | [diff] [blame] | 2778 | DRM_MODE_ENCODER_TMDS, "DDI %c", port_name(port)); |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 2779 | |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 2780 | intel_encoder->compute_config = intel_ddi_compute_config; |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 2781 | intel_encoder->enable = intel_enable_ddi; |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 2782 | if (IS_GEN9_LP(dev_priv)) |
Imre Deak | 95a7a2a | 2016-06-13 16:44:35 +0300 | [diff] [blame] | 2783 | intel_encoder->pre_pll_enable = bxt_ddi_pre_pll_enable; |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 2784 | intel_encoder->pre_enable = intel_ddi_pre_enable; |
| 2785 | intel_encoder->disable = intel_disable_ddi; |
| 2786 | intel_encoder->post_disable = intel_ddi_post_disable; |
| 2787 | intel_encoder->get_hw_state = intel_ddi_get_hw_state; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 2788 | intel_encoder->get_config = intel_ddi_get_config; |
Imre Deak | bf93ba6 | 2016-04-18 10:04:21 +0300 | [diff] [blame] | 2789 | intel_encoder->suspend = intel_dp_encoder_suspend; |
Ander Conselvan de Oliveira | 62b6956 | 2017-02-24 16:19:59 +0200 | [diff] [blame] | 2790 | intel_encoder->get_power_domains = intel_ddi_get_power_domains; |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 2791 | |
| 2792 | intel_dig_port->port = port; |
Stéphane Marchesin | bcf53de4 | 2013-07-12 13:54:41 -0700 | [diff] [blame] | 2793 | intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) & |
| 2794 | (DDI_BUF_PORT_REVERSAL | |
| 2795 | DDI_A_4_LANES); |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 2796 | |
Ander Conselvan de Oliveira | 62b6956 | 2017-02-24 16:19:59 +0200 | [diff] [blame] | 2797 | switch (port) { |
| 2798 | case PORT_A: |
| 2799 | intel_dig_port->ddi_io_power_domain = |
| 2800 | POWER_DOMAIN_PORT_DDI_A_IO; |
| 2801 | break; |
| 2802 | case PORT_B: |
| 2803 | intel_dig_port->ddi_io_power_domain = |
| 2804 | POWER_DOMAIN_PORT_DDI_B_IO; |
| 2805 | break; |
| 2806 | case PORT_C: |
| 2807 | intel_dig_port->ddi_io_power_domain = |
| 2808 | POWER_DOMAIN_PORT_DDI_C_IO; |
| 2809 | break; |
| 2810 | case PORT_D: |
| 2811 | intel_dig_port->ddi_io_power_domain = |
| 2812 | POWER_DOMAIN_PORT_DDI_D_IO; |
| 2813 | break; |
| 2814 | case PORT_E: |
| 2815 | intel_dig_port->ddi_io_power_domain = |
| 2816 | POWER_DOMAIN_PORT_DDI_E_IO; |
| 2817 | break; |
| 2818 | default: |
| 2819 | MISSING_CASE(port); |
| 2820 | } |
| 2821 | |
Matt Roper | 6c566dc | 2015-11-05 14:53:32 -0800 | [diff] [blame] | 2822 | /* |
| 2823 | * Bspec says that DDI_A_4_LANES is the only supported configuration |
| 2824 | * for Broxton. Yet some BIOS fail to set this bit on port A if eDP |
| 2825 | * wasn't lit up at boot. Force this bit on in our internal |
| 2826 | * configuration so that we use the proper lane count for our |
| 2827 | * calculations. |
| 2828 | */ |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 2829 | if (IS_GEN9_LP(dev_priv) && port == PORT_A) { |
Matt Roper | 6c566dc | 2015-11-05 14:53:32 -0800 | [diff] [blame] | 2830 | if (!(intel_dig_port->saved_port_bits & DDI_A_4_LANES)) { |
| 2831 | DRM_DEBUG_KMS("BXT BIOS forgot to set DDI_A_4_LANES for port A; fixing\n"); |
| 2832 | intel_dig_port->saved_port_bits |= DDI_A_4_LANES; |
Matt Roper | ed8d60f | 2016-01-28 15:09:37 -0800 | [diff] [blame] | 2833 | max_lanes = 4; |
Matt Roper | 6c566dc | 2015-11-05 14:53:32 -0800 | [diff] [blame] | 2834 | } |
| 2835 | } |
| 2836 | |
Matt Roper | ed8d60f | 2016-01-28 15:09:37 -0800 | [diff] [blame] | 2837 | intel_dig_port->max_lanes = max_lanes; |
| 2838 | |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 2839 | intel_encoder->type = INTEL_OUTPUT_UNKNOWN; |
Ander Conselvan de Oliveira | 79f255a | 2017-02-22 08:34:27 +0200 | [diff] [blame] | 2840 | intel_encoder->power_domain = intel_port_to_power_domain(port); |
Pandiyan, Dhinakaran | 03cdc1d | 2016-09-19 18:24:38 -0700 | [diff] [blame] | 2841 | intel_encoder->port = port; |
Chris Wilson | f68d697 | 2014-08-04 07:15:09 +0100 | [diff] [blame] | 2842 | intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2); |
Ville Syrjälä | bc079e8 | 2014-03-03 16:15:28 +0200 | [diff] [blame] | 2843 | intel_encoder->cloneable = 0; |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 2844 | |
Ville Syrjälä | 385e4de | 2017-08-18 16:49:55 +0300 | [diff] [blame] | 2845 | intel_infoframe_init(intel_dig_port); |
| 2846 | |
Chris Wilson | f68d697 | 2014-08-04 07:15:09 +0100 | [diff] [blame] | 2847 | if (init_dp) { |
| 2848 | if (!intel_ddi_init_dp_connector(intel_dig_port)) |
| 2849 | goto err; |
Dave Airlie | 13cf550 | 2014-06-18 11:29:35 +1000 | [diff] [blame] | 2850 | |
Chris Wilson | f68d697 | 2014-08-04 07:15:09 +0100 | [diff] [blame] | 2851 | intel_dig_port->hpd_pulse = intel_dp_hpd_pulse; |
Ander Conselvan de Oliveira | ca4c389 | 2017-02-03 16:03:13 +0200 | [diff] [blame] | 2852 | dev_priv->hotplug.irq_port[port] = intel_dig_port; |
Chris Wilson | f68d697 | 2014-08-04 07:15:09 +0100 | [diff] [blame] | 2853 | } |
Daniel Vetter | 21a8e6a | 2013-04-10 23:28:35 +0200 | [diff] [blame] | 2854 | |
Paulo Zanoni | 311a209 | 2013-09-12 17:12:18 -0300 | [diff] [blame] | 2855 | /* In theory we don't need the encoder->type check, but leave it just in |
| 2856 | * case we have some really bad VBTs... */ |
Chris Wilson | f68d697 | 2014-08-04 07:15:09 +0100 | [diff] [blame] | 2857 | if (intel_encoder->type != INTEL_OUTPUT_EDP && init_hdmi) { |
| 2858 | if (!intel_ddi_init_hdmi_connector(intel_dig_port)) |
| 2859 | goto err; |
Daniel Vetter | 21a8e6a | 2013-04-10 23:28:35 +0200 | [diff] [blame] | 2860 | } |
Chris Wilson | f68d697 | 2014-08-04 07:15:09 +0100 | [diff] [blame] | 2861 | |
Shashank Sharma | ff66212 | 2016-10-14 19:56:51 +0530 | [diff] [blame] | 2862 | if (init_lspcon) { |
| 2863 | if (lspcon_init(intel_dig_port)) |
| 2864 | /* TODO: handle hdmi info frame part */ |
| 2865 | DRM_DEBUG_KMS("LSPCON init success on port %c\n", |
| 2866 | port_name(port)); |
| 2867 | else |
| 2868 | /* |
| 2869 | * LSPCON init faied, but DP init was success, so |
| 2870 | * lets try to drive as DP++ port. |
| 2871 | */ |
| 2872 | DRM_ERROR("LSPCON init failed on port %c\n", |
| 2873 | port_name(port)); |
| 2874 | } |
| 2875 | |
Chris Wilson | f68d697 | 2014-08-04 07:15:09 +0100 | [diff] [blame] | 2876 | return; |
| 2877 | |
| 2878 | err: |
| 2879 | drm_encoder_cleanup(encoder); |
| 2880 | kfree(intel_dig_port); |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 2881 | } |