blob: 66067c439935baf31742ecdb6463f08d13a6960c [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b88852013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
David Weinehall36cdd012016-08-22 13:59:31 +030043static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
44{
45 return to_i915(node->minor->dev);
46}
47
Damien Lespiau497666d2013-10-15 18:55:39 +010048/* As the drm_debugfs_init() routines are called before dev->dev_private is
49 * allocated we need to hook into the minor for release. */
50static int
51drm_add_fake_info_node(struct drm_minor *minor,
52 struct dentry *ent,
53 const void *key)
54{
55 struct drm_info_node *node;
56
57 node = kmalloc(sizeof(*node), GFP_KERNEL);
58 if (node == NULL) {
59 debugfs_remove(ent);
60 return -ENOMEM;
61 }
62
63 node->minor = minor;
64 node->dent = ent;
David Weinehall36cdd012016-08-22 13:59:31 +030065 node->info_ent = (void *)key;
Damien Lespiau497666d2013-10-15 18:55:39 +010066
67 mutex_lock(&minor->debugfs_lock);
68 list_add(&node->list, &minor->debugfs_list);
69 mutex_unlock(&minor->debugfs_lock);
70
71 return 0;
72}
73
Chris Wilson70d39fe2010-08-25 16:03:34 +010074static int i915_capabilities(struct seq_file *m, void *data)
75{
David Weinehall36cdd012016-08-22 13:59:31 +030076 struct drm_i915_private *dev_priv = node_to_i915(m->private);
77 const struct intel_device_info *info = INTEL_INFO(dev_priv);
Chris Wilson70d39fe2010-08-25 16:03:34 +010078
David Weinehall36cdd012016-08-22 13:59:31 +030079 seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
80 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010081#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
Joonas Lahtinen604db652016-10-05 13:50:16 +030082 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
Damien Lespiau79fc46d2013-04-23 16:37:17 +010083#undef PRINT_FLAG
Chris Wilson70d39fe2010-08-25 16:03:34 +010084
85 return 0;
86}
Ben Gamari433e12f2009-02-17 20:08:51 -050087
Imre Deaka7363de2016-05-12 16:18:52 +030088static char get_active_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000089{
Chris Wilson573adb32016-08-04 16:32:39 +010090 return i915_gem_object_is_active(obj) ? '*' : ' ';
Chris Wilsona6172a82009-02-11 14:26:38 +000091}
92
Imre Deaka7363de2016-05-12 16:18:52 +030093static char get_pin_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010094{
95 return obj->pin_display ? 'p' : ' ';
96}
97
Imre Deaka7363de2016-05-12 16:18:52 +030098static char get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000099{
Chris Wilson3e510a82016-08-05 10:14:23 +0100100 switch (i915_gem_object_get_tiling(obj)) {
Akshay Joshi0206e352011-08-16 15:34:10 -0400101 default:
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100102 case I915_TILING_NONE: return ' ';
103 case I915_TILING_X: return 'X';
104 case I915_TILING_Y: return 'Y';
Akshay Joshi0206e352011-08-16 15:34:10 -0400105 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000106}
107
Imre Deaka7363de2016-05-12 16:18:52 +0300108static char get_global_flag(struct drm_i915_gem_object *obj)
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700109{
Chris Wilson275f0392016-10-24 13:42:14 +0100110 return !list_empty(&obj->userfault_link) ? 'g' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100111}
112
Imre Deaka7363de2016-05-12 16:18:52 +0300113static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100114{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100115 return obj->mm.mapping ? 'M' : ' ';
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700116}
117
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100118static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
119{
120 u64 size = 0;
121 struct i915_vma *vma;
122
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000123 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +0100124 if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100125 size += vma->node.size;
126 }
127
128 return size;
129}
130
Chris Wilson37811fc2010-08-25 22:45:57 +0100131static void
132describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
133{
Chris Wilsonb4716182015-04-27 13:41:17 +0100134 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000135 struct intel_engine_cs *engine;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700136 struct i915_vma *vma;
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100137 unsigned int frontbuffer_bits;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800138 int pin_count = 0;
139
Chris Wilson188c1ab2016-04-03 14:14:20 +0100140 lockdep_assert_held(&obj->base.dev->struct_mutex);
141
Chris Wilsond07f0e52016-10-28 13:58:44 +0100142 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100143 &obj->base,
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100144 get_active_flag(obj),
Chris Wilson37811fc2010-08-25 22:45:57 +0100145 get_pin_flag(obj),
146 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700147 get_global_flag(obj),
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100148 get_pin_mapped_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800149 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100150 obj->base.read_domains,
Chris Wilsond07f0e52016-10-28 13:58:44 +0100151 obj->base.write_domain,
David Weinehall36cdd012016-08-22 13:59:31 +0300152 i915_cache_level_str(dev_priv, obj->cache_level),
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100153 obj->mm.dirty ? " dirty" : "",
154 obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
Chris Wilson37811fc2010-08-25 22:45:57 +0100155 if (obj->base.name)
156 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000157 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson20dfbde2016-08-04 16:32:30 +0100158 if (i915_vma_is_pinned(vma))
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800159 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300160 }
161 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100162 if (obj->pin_display)
163 seq_printf(m, " (display)");
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000164 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson15717de2016-08-04 07:52:26 +0100165 if (!drm_mm_node_allocated(&vma->node))
166 continue;
167
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100168 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
Chris Wilson3272db52016-08-04 16:32:32 +0100169 i915_vma_is_ggtt(vma) ? "g" : "pp",
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100170 vma->node.start, vma->node.size);
Chris Wilson3272db52016-08-04 16:32:32 +0100171 if (i915_vma_is_ggtt(vma))
Chris Wilson596c5922016-02-26 11:03:20 +0000172 seq_printf(m, ", type: %u", vma->ggtt_view.type);
Chris Wilson49ef5292016-08-18 17:17:00 +0100173 if (vma->fence)
174 seq_printf(m, " , fence: %d%s",
175 vma->fence->id,
176 i915_gem_active_isset(&vma->last_fence) ? "*" : "");
Chris Wilson596c5922016-02-26 11:03:20 +0000177 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700178 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000179 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100180 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100181
Chris Wilsond07f0e52016-10-28 13:58:44 +0100182 engine = i915_gem_object_last_write_engine(obj);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100183 if (engine)
184 seq_printf(m, " (%s)", engine->name);
185
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100186 frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
187 if (frontbuffer_bits)
188 seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100189}
190
Chris Wilson6d2b88852013-08-07 18:30:54 +0100191static int obj_rank_by_stolen(void *priv,
192 struct list_head *A, struct list_head *B)
193{
194 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200195 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100196 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200197 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100198
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200199 if (a->stolen->start < b->stolen->start)
200 return -1;
201 if (a->stolen->start > b->stolen->start)
202 return 1;
203 return 0;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100204}
205
206static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
207{
David Weinehall36cdd012016-08-22 13:59:31 +0300208 struct drm_i915_private *dev_priv = node_to_i915(m->private);
209 struct drm_device *dev = &dev_priv->drm;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100210 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300211 u64 total_obj_size, total_gtt_size;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100212 LIST_HEAD(stolen);
213 int count, ret;
214
215 ret = mutex_lock_interruptible(&dev->struct_mutex);
216 if (ret)
217 return ret;
218
219 total_obj_size = total_gtt_size = count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200220 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson6d2b88852013-08-07 18:30:54 +0100221 if (obj->stolen == NULL)
222 continue;
223
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200224 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100225
226 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100227 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100228 count++;
229 }
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200230 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
Chris Wilson6d2b88852013-08-07 18:30:54 +0100231 if (obj->stolen == NULL)
232 continue;
233
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200234 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100235
236 total_obj_size += obj->base.size;
237 count++;
238 }
239 list_sort(NULL, &stolen, obj_rank_by_stolen);
240 seq_puts(m, "Stolen:\n");
241 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200242 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100243 seq_puts(m, " ");
244 describe_obj(m, obj);
245 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200246 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100247 }
248 mutex_unlock(&dev->struct_mutex);
249
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300250 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b88852013-08-07 18:30:54 +0100251 count, total_obj_size, total_gtt_size);
252 return 0;
253}
254
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100255struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000256 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300257 unsigned long count;
258 u64 total, unbound;
259 u64 global, shared;
260 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100261};
262
263static int per_file_stats(int id, void *ptr, void *data)
264{
265 struct drm_i915_gem_object *obj = ptr;
266 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000267 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100268
269 stats->count++;
270 stats->total += obj->base.size;
Chris Wilson15717de2016-08-04 07:52:26 +0100271 if (!obj->bind_count)
272 stats->unbound += obj->base.size;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000273 if (obj->base.name || obj->base.dma_buf)
274 stats->shared += obj->base.size;
275
Chris Wilson894eeec2016-08-04 07:52:20 +0100276 list_for_each_entry(vma, &obj->vma_list, obj_link) {
277 if (!drm_mm_node_allocated(&vma->node))
278 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000279
Chris Wilson3272db52016-08-04 16:32:32 +0100280 if (i915_vma_is_ggtt(vma)) {
Chris Wilson894eeec2016-08-04 07:52:20 +0100281 stats->global += vma->node.size;
282 } else {
283 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
Chris Wilson6313c202014-03-19 13:45:45 +0000284
Chris Wilson2bfa9962016-08-04 07:52:25 +0100285 if (ppgtt->base.file != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000286 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000287 }
Chris Wilson894eeec2016-08-04 07:52:20 +0100288
Chris Wilsonb0decaf2016-08-04 07:52:44 +0100289 if (i915_vma_is_active(vma))
Chris Wilson894eeec2016-08-04 07:52:20 +0100290 stats->active += vma->node.size;
291 else
292 stats->inactive += vma->node.size;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100293 }
294
295 return 0;
296}
297
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100298#define print_file_stats(m, name, stats) do { \
299 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300300 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100301 name, \
302 stats.count, \
303 stats.total, \
304 stats.active, \
305 stats.inactive, \
306 stats.global, \
307 stats.shared, \
308 stats.unbound); \
309} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800310
311static void print_batch_pool_stats(struct seq_file *m,
312 struct drm_i915_private *dev_priv)
313{
314 struct drm_i915_gem_object *obj;
315 struct file_stats stats;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000316 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530317 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000318 int j;
Brad Volkin493018d2014-12-11 12:13:08 -0800319
320 memset(&stats, 0, sizeof(stats));
321
Akash Goel3b3f1652016-10-13 22:44:48 +0530322 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000323 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100324 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000325 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100326 batch_pool_link)
327 per_file_stats(0, obj, &stats);
328 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100329 }
Brad Volkin493018d2014-12-11 12:13:08 -0800330
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100331 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800332}
333
Chris Wilson15da9562016-05-24 14:53:43 +0100334static int per_file_ctx_stats(int id, void *ptr, void *data)
335{
336 struct i915_gem_context *ctx = ptr;
337 int n;
338
339 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
340 if (ctx->engine[n].state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100341 per_file_stats(0, ctx->engine[n].state->obj, data);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100342 if (ctx->engine[n].ring)
Chris Wilson57e88532016-08-15 10:48:57 +0100343 per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
Chris Wilson15da9562016-05-24 14:53:43 +0100344 }
345
346 return 0;
347}
348
349static void print_context_stats(struct seq_file *m,
350 struct drm_i915_private *dev_priv)
351{
David Weinehall36cdd012016-08-22 13:59:31 +0300352 struct drm_device *dev = &dev_priv->drm;
Chris Wilson15da9562016-05-24 14:53:43 +0100353 struct file_stats stats;
354 struct drm_file *file;
355
356 memset(&stats, 0, sizeof(stats));
357
David Weinehall36cdd012016-08-22 13:59:31 +0300358 mutex_lock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100359 if (dev_priv->kernel_context)
360 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
361
David Weinehall36cdd012016-08-22 13:59:31 +0300362 list_for_each_entry(file, &dev->filelist, lhead) {
Chris Wilson15da9562016-05-24 14:53:43 +0100363 struct drm_i915_file_private *fpriv = file->driver_priv;
364 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
365 }
David Weinehall36cdd012016-08-22 13:59:31 +0300366 mutex_unlock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100367
368 print_file_stats(m, "[k]contexts", stats);
369}
370
David Weinehall36cdd012016-08-22 13:59:31 +0300371static int i915_gem_object_info(struct seq_file *m, void *data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100372{
David Weinehall36cdd012016-08-22 13:59:31 +0300373 struct drm_i915_private *dev_priv = node_to_i915(m->private);
374 struct drm_device *dev = &dev_priv->drm;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300375 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100376 u32 count, mapped_count, purgeable_count, dpy_count;
377 u64 size, mapped_size, purgeable_size, dpy_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000378 struct drm_i915_gem_object *obj;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100379 struct drm_file *file;
Chris Wilson73aa8082010-09-30 11:46:12 +0100380 int ret;
381
382 ret = mutex_lock_interruptible(&dev->struct_mutex);
383 if (ret)
384 return ret;
385
Chris Wilson3ef7f222016-10-18 13:02:48 +0100386 seq_printf(m, "%u objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000387 dev_priv->mm.object_count,
388 dev_priv->mm.object_memory);
389
Chris Wilson1544c422016-08-15 13:18:16 +0100390 size = count = 0;
391 mapped_size = mapped_count = 0;
392 purgeable_size = purgeable_count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200393 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100394 size += obj->base.size;
395 ++count;
Chris Wilson6c085a72012-08-20 11:40:46 +0200396
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100397 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilsonb7abb712012-08-20 11:33:30 +0200398 purgeable_size += obj->base.size;
399 ++purgeable_count;
400 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100401
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100402 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100403 mapped_count++;
404 mapped_size += obj->base.size;
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100405 }
Chris Wilson6299f992010-11-24 12:23:44 +0000406 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100407 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
408
409 size = count = dpy_size = dpy_count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200410 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100411 size += obj->base.size;
412 ++count;
413
414 if (obj->pin_display) {
415 dpy_size += obj->base.size;
416 ++dpy_count;
417 }
418
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100419 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100420 purgeable_size += obj->base.size;
421 ++purgeable_count;
422 }
423
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100424 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100425 mapped_count++;
426 mapped_size += obj->base.size;
427 }
428 }
429 seq_printf(m, "%u bound objects, %llu bytes\n",
430 count, size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300431 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200432 purgeable_count, purgeable_size);
Chris Wilson2bd160a2016-08-15 10:48:45 +0100433 seq_printf(m, "%u mapped objects, %llu bytes\n",
434 mapped_count, mapped_size);
435 seq_printf(m, "%u display objects (pinned), %llu bytes\n",
436 dpy_count, dpy_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000437
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300438 seq_printf(m, "%llu [%llu] gtt total\n",
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300439 ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100440
Damien Lespiau267f0c92013-06-24 22:59:48 +0100441 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800442 print_batch_pool_stats(m, dev_priv);
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200443 mutex_unlock(&dev->struct_mutex);
444
445 mutex_lock(&dev->filelist_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100446 print_context_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100447 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
448 struct file_stats stats;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100449 struct drm_i915_file_private *file_priv = file->driver_priv;
450 struct drm_i915_gem_request *request;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900451 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100452
453 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000454 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100455 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100456 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100457 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900458 /*
459 * Although we have a valid reference on file->pid, that does
460 * not guarantee that the task_struct who called get_pid() is
461 * still alive (e.g. get_pid(current) => fork() => exit()).
462 * Therefore, we need to protect this ->comm access using RCU.
463 */
Chris Wilsonc84455b2016-08-15 10:49:08 +0100464 mutex_lock(&dev->struct_mutex);
465 request = list_first_entry_or_null(&file_priv->mm.request_list,
466 struct drm_i915_gem_request,
467 client_list);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900468 rcu_read_lock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100469 task = pid_task(request && request->ctx->pid ?
470 request->ctx->pid : file->pid,
471 PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800472 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900473 rcu_read_unlock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100474 mutex_unlock(&dev->struct_mutex);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100475 }
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200476 mutex_unlock(&dev->filelist_mutex);
Chris Wilson73aa8082010-09-30 11:46:12 +0100477
478 return 0;
479}
480
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100481static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000482{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100483 struct drm_info_node *node = m->private;
David Weinehall36cdd012016-08-22 13:59:31 +0300484 struct drm_i915_private *dev_priv = node_to_i915(node);
485 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5f4b0912016-08-19 12:56:25 +0100486 bool show_pin_display_only = !!node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000487 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300488 u64 total_obj_size, total_gtt_size;
Chris Wilson08c18322011-01-10 00:00:24 +0000489 int count, ret;
490
491 ret = mutex_lock_interruptible(&dev->struct_mutex);
492 if (ret)
493 return ret;
494
495 total_obj_size = total_gtt_size = count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200496 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson6da84822016-08-15 10:48:44 +0100497 if (show_pin_display_only && !obj->pin_display)
Chris Wilson1b502472012-04-24 15:47:30 +0100498 continue;
499
Damien Lespiau267f0c92013-06-24 22:59:48 +0100500 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000501 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100502 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000503 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100504 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000505 count++;
506 }
507
508 mutex_unlock(&dev->struct_mutex);
509
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300510 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000511 count, total_obj_size, total_gtt_size);
512
513 return 0;
514}
515
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100516static int i915_gem_pageflip_info(struct seq_file *m, void *data)
517{
David Weinehall36cdd012016-08-22 13:59:31 +0300518 struct drm_i915_private *dev_priv = node_to_i915(m->private);
519 struct drm_device *dev = &dev_priv->drm;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100520 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200521 int ret;
522
523 ret = mutex_lock_interruptible(&dev->struct_mutex);
524 if (ret)
525 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100526
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100527 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800528 const char pipe = pipe_name(crtc->pipe);
529 const char plane = plane_name(crtc->plane);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200530 struct intel_flip_work *work;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100531
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200532 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200533 work = crtc->flip_work;
534 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800535 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100536 pipe, plane);
537 } else {
Daniel Vetter5a21b662016-05-24 17:13:53 +0200538 u32 pending;
539 u32 addr;
540
541 pending = atomic_read(&work->pending);
542 if (pending) {
543 seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
544 pipe, plane);
545 } else {
546 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
547 pipe, plane);
548 }
549 if (work->flip_queued_req) {
Joonas Lahtinen24327f82016-11-08 09:11:48 +0200550 struct intel_engine_cs *engine = work->flip_queued_req->engine;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200551
552 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
553 engine->name,
Joonas Lahtinen24327f82016-11-08 09:11:48 +0200554 work->flip_queued_req->global_seqno,
Joonas Lahtinen4c266ed2016-11-24 14:47:49 +0000555 atomic_read(&dev_priv->gt.global_timeline.seqno),
Chris Wilson1b7744e2016-07-01 17:23:17 +0100556 intel_engine_get_seqno(engine),
Chris Wilsonf69a02c2016-07-01 17:23:16 +0100557 i915_gem_request_completed(work->flip_queued_req));
Daniel Vetter5a21b662016-05-24 17:13:53 +0200558 } else
559 seq_printf(m, "Flip not associated with any ring\n");
560 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
561 work->flip_queued_vblank,
562 work->flip_ready_vblank,
563 intel_crtc_get_vblank_counter(crtc));
564 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
565
David Weinehall36cdd012016-08-22 13:59:31 +0300566 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter5a21b662016-05-24 17:13:53 +0200567 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
568 else
569 addr = I915_READ(DSPADDR(crtc->plane));
570 seq_printf(m, "Current scanout address 0x%08x\n", addr);
571
572 if (work->pending_flip_obj) {
573 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
574 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100575 }
576 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200577 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100578 }
579
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200580 mutex_unlock(&dev->struct_mutex);
581
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100582 return 0;
583}
584
Brad Volkin493018d2014-12-11 12:13:08 -0800585static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
586{
David Weinehall36cdd012016-08-22 13:59:31 +0300587 struct drm_i915_private *dev_priv = node_to_i915(m->private);
588 struct drm_device *dev = &dev_priv->drm;
Brad Volkin493018d2014-12-11 12:13:08 -0800589 struct drm_i915_gem_object *obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000590 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530591 enum intel_engine_id id;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100592 int total = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000593 int ret, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800594
595 ret = mutex_lock_interruptible(&dev->struct_mutex);
596 if (ret)
597 return ret;
598
Akash Goel3b3f1652016-10-13 22:44:48 +0530599 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000600 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100601 int count;
602
603 count = 0;
604 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000605 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100606 batch_pool_link)
607 count++;
608 seq_printf(m, "%s cache[%d]: %d objects\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000609 engine->name, j, count);
Chris Wilson8d9d5742015-04-07 16:20:38 +0100610
611 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000612 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100613 batch_pool_link) {
614 seq_puts(m, " ");
615 describe_obj(m, obj);
616 seq_putc(m, '\n');
617 }
618
619 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100620 }
Brad Volkin493018d2014-12-11 12:13:08 -0800621 }
622
Chris Wilson8d9d5742015-04-07 16:20:38 +0100623 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800624
625 mutex_unlock(&dev->struct_mutex);
626
627 return 0;
628}
629
Chris Wilson1b365952016-10-04 21:11:31 +0100630static void print_request(struct seq_file *m,
631 struct drm_i915_gem_request *rq,
632 const char *prefix)
633{
Chris Wilson20311bd2016-11-14 20:41:03 +0000634 seq_printf(m, "%s%x [%x:%x] prio=%d @ %dms: %s\n", prefix,
Chris Wilson65e47602016-10-28 13:58:49 +0100635 rq->global_seqno, rq->ctx->hw_id, rq->fence.seqno,
Chris Wilson20311bd2016-11-14 20:41:03 +0000636 rq->priotree.priority,
Chris Wilson1b365952016-10-04 21:11:31 +0100637 jiffies_to_msecs(jiffies - rq->emitted_jiffies),
Chris Wilson562f5d42016-10-28 13:58:54 +0100638 rq->timeline->common->name);
Chris Wilson1b365952016-10-04 21:11:31 +0100639}
640
Ben Gamari20172632009-02-17 20:08:50 -0500641static int i915_gem_request_info(struct seq_file *m, void *data)
642{
David Weinehall36cdd012016-08-22 13:59:31 +0300643 struct drm_i915_private *dev_priv = node_to_i915(m->private);
644 struct drm_device *dev = &dev_priv->drm;
Daniel Vettereed29a52015-05-21 14:21:25 +0200645 struct drm_i915_gem_request *req;
Akash Goel3b3f1652016-10-13 22:44:48 +0530646 struct intel_engine_cs *engine;
647 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000648 int ret, any;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100649
650 ret = mutex_lock_interruptible(&dev->struct_mutex);
651 if (ret)
652 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500653
Chris Wilson2d1070b2015-04-01 10:36:56 +0100654 any = 0;
Akash Goel3b3f1652016-10-13 22:44:48 +0530655 for_each_engine(engine, dev_priv, id) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100656 int count;
657
658 count = 0;
Chris Wilson73cb9702016-10-28 13:58:46 +0100659 list_for_each_entry(req, &engine->timeline->requests, link)
Chris Wilson2d1070b2015-04-01 10:36:56 +0100660 count++;
661 if (count == 0)
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100662 continue;
663
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000664 seq_printf(m, "%s requests: %d\n", engine->name, count);
Chris Wilson73cb9702016-10-28 13:58:46 +0100665 list_for_each_entry(req, &engine->timeline->requests, link)
Chris Wilson1b365952016-10-04 21:11:31 +0100666 print_request(m, req, " ");
Chris Wilson2d1070b2015-04-01 10:36:56 +0100667
668 any++;
Ben Gamari20172632009-02-17 20:08:50 -0500669 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100670 mutex_unlock(&dev->struct_mutex);
671
Chris Wilson2d1070b2015-04-01 10:36:56 +0100672 if (any == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100673 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100674
Ben Gamari20172632009-02-17 20:08:50 -0500675 return 0;
676}
677
Chris Wilsonb2223492010-10-27 15:27:33 +0100678static void i915_ring_seqno_info(struct seq_file *m,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000679 struct intel_engine_cs *engine)
Chris Wilsonb2223492010-10-27 15:27:33 +0100680{
Chris Wilson688e6c72016-07-01 17:23:15 +0100681 struct intel_breadcrumbs *b = &engine->breadcrumbs;
682 struct rb_node *rb;
683
Chris Wilson12471ba2016-04-09 10:57:55 +0100684 seq_printf(m, "Current sequence (%s): %x\n",
Chris Wilson1b7744e2016-07-01 17:23:17 +0100685 engine->name, intel_engine_get_seqno(engine));
Chris Wilson688e6c72016-07-01 17:23:15 +0100686
Chris Wilsonf6168e32016-10-28 13:58:55 +0100687 spin_lock_irq(&b->lock);
Chris Wilson688e6c72016-07-01 17:23:15 +0100688 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
689 struct intel_wait *w = container_of(rb, typeof(*w), node);
690
691 seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
692 engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
693 }
Chris Wilsonf6168e32016-10-28 13:58:55 +0100694 spin_unlock_irq(&b->lock);
Chris Wilsonb2223492010-10-27 15:27:33 +0100695}
696
Ben Gamari20172632009-02-17 20:08:50 -0500697static int i915_gem_seqno_info(struct seq_file *m, void *data)
698{
David Weinehall36cdd012016-08-22 13:59:31 +0300699 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000700 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530701 enum intel_engine_id id;
Ben Gamari20172632009-02-17 20:08:50 -0500702
Akash Goel3b3f1652016-10-13 22:44:48 +0530703 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000704 i915_ring_seqno_info(m, engine);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100705
Ben Gamari20172632009-02-17 20:08:50 -0500706 return 0;
707}
708
709
710static int i915_interrupt_info(struct seq_file *m, void *data)
711{
David Weinehall36cdd012016-08-22 13:59:31 +0300712 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000713 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530714 enum intel_engine_id id;
Chris Wilson4bb05042016-09-03 07:53:43 +0100715 int i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100716
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200717 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500718
David Weinehall36cdd012016-08-22 13:59:31 +0300719 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300720 seq_printf(m, "Master Interrupt Control:\t%08x\n",
721 I915_READ(GEN8_MASTER_IRQ));
722
723 seq_printf(m, "Display IER:\t%08x\n",
724 I915_READ(VLV_IER));
725 seq_printf(m, "Display IIR:\t%08x\n",
726 I915_READ(VLV_IIR));
727 seq_printf(m, "Display IIR_RW:\t%08x\n",
728 I915_READ(VLV_IIR_RW));
729 seq_printf(m, "Display IMR:\t%08x\n",
730 I915_READ(VLV_IMR));
Chris Wilson9c870d02016-10-24 13:42:15 +0100731 for_each_pipe(dev_priv, pipe) {
732 enum intel_display_power_domain power_domain;
733
734 power_domain = POWER_DOMAIN_PIPE(pipe);
735 if (!intel_display_power_get_if_enabled(dev_priv,
736 power_domain)) {
737 seq_printf(m, "Pipe %c power disabled\n",
738 pipe_name(pipe));
739 continue;
740 }
741
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300742 seq_printf(m, "Pipe %c stat:\t%08x\n",
743 pipe_name(pipe),
744 I915_READ(PIPESTAT(pipe)));
745
Chris Wilson9c870d02016-10-24 13:42:15 +0100746 intel_display_power_put(dev_priv, power_domain);
747 }
748
749 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300750 seq_printf(m, "Port hotplug:\t%08x\n",
751 I915_READ(PORT_HOTPLUG_EN));
752 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
753 I915_READ(VLV_DPFLIPSTAT));
754 seq_printf(m, "DPINVGTT:\t%08x\n",
755 I915_READ(DPINVGTT));
Chris Wilson9c870d02016-10-24 13:42:15 +0100756 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300757
758 for (i = 0; i < 4; i++) {
759 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
760 i, I915_READ(GEN8_GT_IMR(i)));
761 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
762 i, I915_READ(GEN8_GT_IIR(i)));
763 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
764 i, I915_READ(GEN8_GT_IER(i)));
765 }
766
767 seq_printf(m, "PCU interrupt mask:\t%08x\n",
768 I915_READ(GEN8_PCU_IMR));
769 seq_printf(m, "PCU interrupt identity:\t%08x\n",
770 I915_READ(GEN8_PCU_IIR));
771 seq_printf(m, "PCU interrupt enable:\t%08x\n",
772 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300773 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700774 seq_printf(m, "Master Interrupt Control:\t%08x\n",
775 I915_READ(GEN8_MASTER_IRQ));
776
777 for (i = 0; i < 4; i++) {
778 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
779 i, I915_READ(GEN8_GT_IMR(i)));
780 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
781 i, I915_READ(GEN8_GT_IIR(i)));
782 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
783 i, I915_READ(GEN8_GT_IER(i)));
784 }
785
Damien Lespiau055e3932014-08-18 13:49:10 +0100786 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200787 enum intel_display_power_domain power_domain;
788
789 power_domain = POWER_DOMAIN_PIPE(pipe);
790 if (!intel_display_power_get_if_enabled(dev_priv,
791 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300792 seq_printf(m, "Pipe %c power disabled\n",
793 pipe_name(pipe));
794 continue;
795 }
Ben Widawskya123f152013-11-02 21:07:10 -0700796 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000797 pipe_name(pipe),
798 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700799 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000800 pipe_name(pipe),
801 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700802 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000803 pipe_name(pipe),
804 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200805
806 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700807 }
808
809 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
810 I915_READ(GEN8_DE_PORT_IMR));
811 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
812 I915_READ(GEN8_DE_PORT_IIR));
813 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
814 I915_READ(GEN8_DE_PORT_IER));
815
816 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
817 I915_READ(GEN8_DE_MISC_IMR));
818 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
819 I915_READ(GEN8_DE_MISC_IIR));
820 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
821 I915_READ(GEN8_DE_MISC_IER));
822
823 seq_printf(m, "PCU interrupt mask:\t%08x\n",
824 I915_READ(GEN8_PCU_IMR));
825 seq_printf(m, "PCU interrupt identity:\t%08x\n",
826 I915_READ(GEN8_PCU_IIR));
827 seq_printf(m, "PCU interrupt enable:\t%08x\n",
828 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300829 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700830 seq_printf(m, "Display IER:\t%08x\n",
831 I915_READ(VLV_IER));
832 seq_printf(m, "Display IIR:\t%08x\n",
833 I915_READ(VLV_IIR));
834 seq_printf(m, "Display IIR_RW:\t%08x\n",
835 I915_READ(VLV_IIR_RW));
836 seq_printf(m, "Display IMR:\t%08x\n",
837 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100838 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700839 seq_printf(m, "Pipe %c stat:\t%08x\n",
840 pipe_name(pipe),
841 I915_READ(PIPESTAT(pipe)));
842
843 seq_printf(m, "Master IER:\t%08x\n",
844 I915_READ(VLV_MASTER_IER));
845
846 seq_printf(m, "Render IER:\t%08x\n",
847 I915_READ(GTIER));
848 seq_printf(m, "Render IIR:\t%08x\n",
849 I915_READ(GTIIR));
850 seq_printf(m, "Render IMR:\t%08x\n",
851 I915_READ(GTIMR));
852
853 seq_printf(m, "PM IER:\t\t%08x\n",
854 I915_READ(GEN6_PMIER));
855 seq_printf(m, "PM IIR:\t\t%08x\n",
856 I915_READ(GEN6_PMIIR));
857 seq_printf(m, "PM IMR:\t\t%08x\n",
858 I915_READ(GEN6_PMIMR));
859
860 seq_printf(m, "Port hotplug:\t%08x\n",
861 I915_READ(PORT_HOTPLUG_EN));
862 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
863 I915_READ(VLV_DPFLIPSTAT));
864 seq_printf(m, "DPINVGTT:\t%08x\n",
865 I915_READ(DPINVGTT));
866
David Weinehall36cdd012016-08-22 13:59:31 +0300867 } else if (!HAS_PCH_SPLIT(dev_priv)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800868 seq_printf(m, "Interrupt enable: %08x\n",
869 I915_READ(IER));
870 seq_printf(m, "Interrupt identity: %08x\n",
871 I915_READ(IIR));
872 seq_printf(m, "Interrupt mask: %08x\n",
873 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100874 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800875 seq_printf(m, "Pipe %c stat: %08x\n",
876 pipe_name(pipe),
877 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800878 } else {
879 seq_printf(m, "North Display Interrupt enable: %08x\n",
880 I915_READ(DEIER));
881 seq_printf(m, "North Display Interrupt identity: %08x\n",
882 I915_READ(DEIIR));
883 seq_printf(m, "North Display Interrupt mask: %08x\n",
884 I915_READ(DEIMR));
885 seq_printf(m, "South Display Interrupt enable: %08x\n",
886 I915_READ(SDEIER));
887 seq_printf(m, "South Display Interrupt identity: %08x\n",
888 I915_READ(SDEIIR));
889 seq_printf(m, "South Display Interrupt mask: %08x\n",
890 I915_READ(SDEIMR));
891 seq_printf(m, "Graphics Interrupt enable: %08x\n",
892 I915_READ(GTIER));
893 seq_printf(m, "Graphics Interrupt identity: %08x\n",
894 I915_READ(GTIIR));
895 seq_printf(m, "Graphics Interrupt mask: %08x\n",
896 I915_READ(GTIMR));
897 }
Akash Goel3b3f1652016-10-13 22:44:48 +0530898 for_each_engine(engine, dev_priv, id) {
David Weinehall36cdd012016-08-22 13:59:31 +0300899 if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100900 seq_printf(m,
901 "Graphics Interrupt mask (%s): %08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000902 engine->name, I915_READ_IMR(engine));
Chris Wilson9862e602011-01-04 22:22:17 +0000903 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000904 i915_ring_seqno_info(m, engine);
Chris Wilson9862e602011-01-04 22:22:17 +0000905 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200906 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100907
Ben Gamari20172632009-02-17 20:08:50 -0500908 return 0;
909}
910
Chris Wilsona6172a82009-02-11 14:26:38 +0000911static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
912{
David Weinehall36cdd012016-08-22 13:59:31 +0300913 struct drm_i915_private *dev_priv = node_to_i915(m->private);
914 struct drm_device *dev = &dev_priv->drm;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100915 int i, ret;
916
917 ret = mutex_lock_interruptible(&dev->struct_mutex);
918 if (ret)
919 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000920
Chris Wilsona6172a82009-02-11 14:26:38 +0000921 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
922 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson49ef5292016-08-18 17:17:00 +0100923 struct i915_vma *vma = dev_priv->fence_regs[i].vma;
Chris Wilsona6172a82009-02-11 14:26:38 +0000924
Chris Wilson6c085a72012-08-20 11:40:46 +0200925 seq_printf(m, "Fence %d, pin count = %d, object = ",
926 i, dev_priv->fence_regs[i].pin_count);
Chris Wilson49ef5292016-08-18 17:17:00 +0100927 if (!vma)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100928 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100929 else
Chris Wilson49ef5292016-08-18 17:17:00 +0100930 describe_obj(m, vma->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100931 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000932 }
933
Chris Wilson05394f32010-11-08 19:18:58 +0000934 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000935 return 0;
936}
937
Chris Wilson98a2f412016-10-12 10:05:18 +0100938#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
939
Daniel Vetterd5442302012-04-27 15:17:40 +0200940static ssize_t
941i915_error_state_write(struct file *filp,
942 const char __user *ubuf,
943 size_t cnt,
944 loff_t *ppos)
945{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300946 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200947
948 DRM_DEBUG_DRIVER("Resetting error state\n");
Chris Wilson662d19e2016-09-01 21:55:10 +0100949 i915_destroy_error_state(error_priv->dev);
Daniel Vetterd5442302012-04-27 15:17:40 +0200950
951 return cnt;
952}
953
954static int i915_error_state_open(struct inode *inode, struct file *file)
955{
David Weinehall36cdd012016-08-22 13:59:31 +0300956 struct drm_i915_private *dev_priv = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200957 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +0200958
959 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
960 if (!error_priv)
961 return -ENOMEM;
962
David Weinehall36cdd012016-08-22 13:59:31 +0300963 error_priv->dev = &dev_priv->drm;
Daniel Vetterd5442302012-04-27 15:17:40 +0200964
David Weinehall36cdd012016-08-22 13:59:31 +0300965 i915_error_state_get(&dev_priv->drm, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200966
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300967 file->private_data = error_priv;
968
969 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200970}
971
972static int i915_error_state_release(struct inode *inode, struct file *file)
973{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300974 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200975
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300976 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200977 kfree(error_priv);
978
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300979 return 0;
980}
981
982static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
983 size_t count, loff_t *pos)
984{
985 struct i915_error_state_file_priv *error_priv = file->private_data;
986 struct drm_i915_error_state_buf error_str;
987 loff_t tmp_pos = 0;
988 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300989 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300990
David Weinehall36cdd012016-08-22 13:59:31 +0300991 ret = i915_error_state_buf_init(&error_str,
992 to_i915(error_priv->dev), count, *pos);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300993 if (ret)
994 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300995
Mika Kuoppalafc16b482013-06-06 15:18:39 +0300996 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300997 if (ret)
998 goto out;
999
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001000 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1001 error_str.buf,
1002 error_str.bytes);
1003
1004 if (ret_count < 0)
1005 ret = ret_count;
1006 else
1007 *pos = error_str.start + ret_count;
1008out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001009 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001010 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +02001011}
1012
1013static const struct file_operations i915_error_state_fops = {
1014 .owner = THIS_MODULE,
1015 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001016 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001017 .write = i915_error_state_write,
1018 .llseek = default_llseek,
1019 .release = i915_error_state_release,
1020};
1021
Chris Wilson98a2f412016-10-12 10:05:18 +01001022#endif
1023
Kees Cook647416f2013-03-10 14:10:06 -07001024static int
1025i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001026{
David Weinehall36cdd012016-08-22 13:59:31 +03001027 struct drm_i915_private *dev_priv = data;
Mika Kuoppala40633212012-12-04 15:12:00 +02001028
Joonas Lahtinen4c266ed2016-11-24 14:47:49 +00001029 *val = 1 + atomic_read(&dev_priv->gt.global_timeline.seqno);
Kees Cook647416f2013-03-10 14:10:06 -07001030 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +02001031}
1032
Kees Cook647416f2013-03-10 14:10:06 -07001033static int
1034i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001035{
David Weinehall36cdd012016-08-22 13:59:31 +03001036 struct drm_i915_private *dev_priv = data;
1037 struct drm_device *dev = &dev_priv->drm;
Mika Kuoppala40633212012-12-04 15:12:00 +02001038 int ret;
1039
Mika Kuoppala40633212012-12-04 15:12:00 +02001040 ret = mutex_lock_interruptible(&dev->struct_mutex);
1041 if (ret)
1042 return ret;
1043
Chris Wilson73cb9702016-10-28 13:58:46 +01001044 ret = i915_gem_set_global_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001045 mutex_unlock(&dev->struct_mutex);
1046
Kees Cook647416f2013-03-10 14:10:06 -07001047 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001048}
1049
Kees Cook647416f2013-03-10 14:10:06 -07001050DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1051 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001052 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001053
Deepak Sadb4bd12014-03-31 11:30:02 +05301054static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001055{
David Weinehall36cdd012016-08-22 13:59:31 +03001056 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1057 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001058 int ret = 0;
1059
1060 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001061
David Weinehall36cdd012016-08-22 13:59:31 +03001062 if (IS_GEN5(dev_priv)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001063 u16 rgvswctl = I915_READ16(MEMSWCTL);
1064 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1065
1066 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1067 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1068 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1069 MEMSTAT_VID_SHIFT);
1070 seq_printf(m, "Current P-state: %d\n",
1071 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
David Weinehall36cdd012016-08-22 13:59:31 +03001072 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Wayne Boyer666a4532015-12-09 12:29:35 -08001073 u32 freq_sts;
1074
1075 mutex_lock(&dev_priv->rps.hw_lock);
1076 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1077 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1078 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1079
1080 seq_printf(m, "actual GPU freq: %d MHz\n",
1081 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1082
1083 seq_printf(m, "current GPU freq: %d MHz\n",
1084 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1085
1086 seq_printf(m, "max GPU freq: %d MHz\n",
1087 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1088
1089 seq_printf(m, "min GPU freq: %d MHz\n",
1090 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1091
1092 seq_printf(m, "idle GPU freq: %d MHz\n",
1093 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1094
1095 seq_printf(m,
1096 "efficient (RPe) frequency: %d MHz\n",
1097 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1098 mutex_unlock(&dev_priv->rps.hw_lock);
David Weinehall36cdd012016-08-22 13:59:31 +03001099 } else if (INTEL_GEN(dev_priv) >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001100 u32 rp_state_limits;
1101 u32 gt_perf_status;
1102 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001103 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001104 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001105 u32 rpupei, rpcurup, rpprevup;
1106 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001107 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001108 int max_freq;
1109
Bob Paauwe35040562015-06-25 14:54:07 -07001110 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
David Weinehall36cdd012016-08-22 13:59:31 +03001111 if (IS_BROXTON(dev_priv)) {
Bob Paauwe35040562015-06-25 14:54:07 -07001112 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1113 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1114 } else {
1115 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1116 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1117 }
1118
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001119 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001120 ret = mutex_lock_interruptible(&dev->struct_mutex);
1121 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001122 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001123
Mika Kuoppala59bad942015-01-16 11:34:40 +02001124 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001125
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001126 reqf = I915_READ(GEN6_RPNSWREQ);
David Weinehall36cdd012016-08-22 13:59:31 +03001127 if (IS_GEN9(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301128 reqf >>= 23;
1129 else {
1130 reqf &= ~GEN6_TURBO_DISABLE;
David Weinehall36cdd012016-08-22 13:59:31 +03001131 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301132 reqf >>= 24;
1133 else
1134 reqf >>= 25;
1135 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001136 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001137
Chris Wilson0d8f9492014-03-27 09:06:14 +00001138 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1139 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1140 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1141
Jesse Barnesccab5c82011-01-18 15:49:25 -08001142 rpstat = I915_READ(GEN6_RPSTAT1);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301143 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1144 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1145 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1146 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1147 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1148 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
David Weinehall36cdd012016-08-22 13:59:31 +03001149 if (IS_GEN9(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301150 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
David Weinehall36cdd012016-08-22 13:59:31 +03001151 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001152 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1153 else
1154 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001155 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001156
Mika Kuoppala59bad942015-01-16 11:34:40 +02001157 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001158 mutex_unlock(&dev->struct_mutex);
1159
David Weinehall36cdd012016-08-22 13:59:31 +03001160 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001161 pm_ier = I915_READ(GEN6_PMIER);
1162 pm_imr = I915_READ(GEN6_PMIMR);
1163 pm_isr = I915_READ(GEN6_PMISR);
1164 pm_iir = I915_READ(GEN6_PMIIR);
1165 pm_mask = I915_READ(GEN6_PMINTRMSK);
1166 } else {
1167 pm_ier = I915_READ(GEN8_GT_IER(2));
1168 pm_imr = I915_READ(GEN8_GT_IMR(2));
1169 pm_isr = I915_READ(GEN8_GT_ISR(2));
1170 pm_iir = I915_READ(GEN8_GT_IIR(2));
1171 pm_mask = I915_READ(GEN6_PMINTRMSK);
1172 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001173 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001174 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301175 seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001176 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001177 seq_printf(m, "Render p-state ratio: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03001178 (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001179 seq_printf(m, "Render p-state VID: %d\n",
1180 gt_perf_status & 0xff);
1181 seq_printf(m, "Render p-state limit: %d\n",
1182 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001183 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1184 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1185 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1186 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001187 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001188 seq_printf(m, "CAGF: %dMHz\n", cagf);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301189 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1190 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1191 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1192 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1193 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1194 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
Chris Wilsond86ed342015-04-27 13:41:19 +01001195 seq_printf(m, "Up threshold: %d%%\n",
1196 dev_priv->rps.up_threshold);
1197
Akash Goeld6cda9c2016-04-23 00:05:46 +05301198 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1199 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1200 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1201 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1202 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1203 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
Chris Wilsond86ed342015-04-27 13:41:19 +01001204 seq_printf(m, "Down threshold: %d%%\n",
1205 dev_priv->rps.down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001206
David Weinehall36cdd012016-08-22 13:59:31 +03001207 max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 0 :
Bob Paauwe35040562015-06-25 14:54:07 -07001208 rp_state_cap >> 16) & 0xff;
David Weinehall36cdd012016-08-22 13:59:31 +03001209 max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001210 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001211 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001212 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001213
1214 max_freq = (rp_state_cap & 0xff00) >> 8;
David Weinehall36cdd012016-08-22 13:59:31 +03001215 max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001216 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001217 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001218 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001219
David Weinehall36cdd012016-08-22 13:59:31 +03001220 max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 16 :
Bob Paauwe35040562015-06-25 14:54:07 -07001221 rp_state_cap >> 0) & 0xff;
David Weinehall36cdd012016-08-22 13:59:31 +03001222 max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001223 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001224 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001225 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001226 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001227 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001228
Chris Wilsond86ed342015-04-27 13:41:19 +01001229 seq_printf(m, "Current freq: %d MHz\n",
1230 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1231 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001232 seq_printf(m, "Idle freq: %d MHz\n",
1233 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001234 seq_printf(m, "Min freq: %d MHz\n",
1235 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001236 seq_printf(m, "Boost freq: %d MHz\n",
1237 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001238 seq_printf(m, "Max freq: %d MHz\n",
1239 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1240 seq_printf(m,
1241 "efficient (RPe) frequency: %d MHz\n",
1242 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001243 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001244 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001245 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001246
Mika Kahola1170f282015-09-25 14:00:32 +03001247 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1248 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1249 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1250
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001251out:
1252 intel_runtime_pm_put(dev_priv);
1253 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001254}
1255
Ben Widawskyd6369512016-09-20 16:54:32 +03001256static void i915_instdone_info(struct drm_i915_private *dev_priv,
1257 struct seq_file *m,
1258 struct intel_instdone *instdone)
1259{
Ben Widawskyf9e61372016-09-20 16:54:33 +03001260 int slice;
1261 int subslice;
1262
Ben Widawskyd6369512016-09-20 16:54:32 +03001263 seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
1264 instdone->instdone);
1265
1266 if (INTEL_GEN(dev_priv) <= 3)
1267 return;
1268
1269 seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
1270 instdone->slice_common);
1271
1272 if (INTEL_GEN(dev_priv) <= 6)
1273 return;
1274
Ben Widawskyf9e61372016-09-20 16:54:33 +03001275 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1276 seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
1277 slice, subslice, instdone->sampler[slice][subslice]);
1278
1279 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1280 seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
1281 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03001282}
1283
Chris Wilsonf6544492015-01-26 18:03:04 +02001284static int i915_hangcheck_info(struct seq_file *m, void *unused)
1285{
David Weinehall36cdd012016-08-22 13:59:31 +03001286 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001287 struct intel_engine_cs *engine;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001288 u64 acthd[I915_NUM_ENGINES];
1289 u32 seqno[I915_NUM_ENGINES];
Ben Widawskyd6369512016-09-20 16:54:32 +03001290 struct intel_instdone instdone;
Dave Gordonc3232b12016-03-23 18:19:53 +00001291 enum intel_engine_id id;
Chris Wilsonf6544492015-01-26 18:03:04 +02001292
Chris Wilson8af29b02016-09-09 14:11:47 +01001293 if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1294 seq_printf(m, "Wedged\n");
1295 if (test_bit(I915_RESET_IN_PROGRESS, &dev_priv->gpu_error.flags))
1296 seq_printf(m, "Reset in progress\n");
1297 if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1298 seq_printf(m, "Waiter holding struct mutex\n");
1299 if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1300 seq_printf(m, "struct_mutex blocked for reset\n");
1301
Chris Wilsonf6544492015-01-26 18:03:04 +02001302 if (!i915.enable_hangcheck) {
1303 seq_printf(m, "Hangcheck disabled\n");
1304 return 0;
1305 }
1306
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001307 intel_runtime_pm_get(dev_priv);
1308
Akash Goel3b3f1652016-10-13 22:44:48 +05301309 for_each_engine(engine, dev_priv, id) {
Chris Wilson7e37f882016-08-02 22:50:21 +01001310 acthd[id] = intel_engine_get_active_head(engine);
Chris Wilson1b7744e2016-07-01 17:23:17 +01001311 seqno[id] = intel_engine_get_seqno(engine);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001312 }
1313
Akash Goel3b3f1652016-10-13 22:44:48 +05301314 intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001315
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001316 intel_runtime_pm_put(dev_priv);
1317
Chris Wilsonf6544492015-01-26 18:03:04 +02001318 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1319 seq_printf(m, "Hangcheck active, fires in %dms\n",
1320 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1321 jiffies));
1322 } else
1323 seq_printf(m, "Hangcheck inactive\n");
1324
Akash Goel3b3f1652016-10-13 22:44:48 +05301325 for_each_engine(engine, dev_priv, id) {
Chris Wilson33f53712016-10-04 21:11:32 +01001326 struct intel_breadcrumbs *b = &engine->breadcrumbs;
1327 struct rb_node *rb;
1328
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001329 seq_printf(m, "%s:\n", engine->name);
Chris Wilson14fd0d62016-04-07 07:29:10 +01001330 seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
Chris Wilsoncb399ea2016-11-01 10:03:16 +00001331 engine->hangcheck.seqno, seqno[id],
1332 intel_engine_last_submit(engine));
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001333 seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
Chris Wilson83348ba2016-08-09 17:47:51 +01001334 yesno(intel_engine_has_waiter(engine)),
1335 yesno(test_bit(engine->id,
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001336 &dev_priv->gpu_error.missed_irq_rings)),
1337 yesno(engine->hangcheck.stalled));
1338
Chris Wilsonf6168e32016-10-28 13:58:55 +01001339 spin_lock_irq(&b->lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001340 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
1341 struct intel_wait *w = container_of(rb, typeof(*w), node);
1342
1343 seq_printf(m, "\t%s [%d] waiting for %x\n",
1344 w->tsk->comm, w->tsk->pid, w->seqno);
1345 }
Chris Wilsonf6168e32016-10-28 13:58:55 +01001346 spin_unlock_irq(&b->lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001347
Chris Wilsonf6544492015-01-26 18:03:04 +02001348 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001349 (long long)engine->hangcheck.acthd,
Dave Gordonc3232b12016-03-23 18:19:53 +00001350 (long long)acthd[id]);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001351 seq_printf(m, "\taction = %s(%d) %d ms ago\n",
1352 hangcheck_action_to_str(engine->hangcheck.action),
1353 engine->hangcheck.action,
1354 jiffies_to_msecs(jiffies -
1355 engine->hangcheck.action_timestamp));
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001356
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001357 if (engine->id == RCS) {
Ben Widawskyd6369512016-09-20 16:54:32 +03001358 seq_puts(m, "\tinstdone read =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001359
Ben Widawskyd6369512016-09-20 16:54:32 +03001360 i915_instdone_info(dev_priv, m, &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001361
Ben Widawskyd6369512016-09-20 16:54:32 +03001362 seq_puts(m, "\tinstdone accu =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001363
Ben Widawskyd6369512016-09-20 16:54:32 +03001364 i915_instdone_info(dev_priv, m,
1365 &engine->hangcheck.instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001366 }
Chris Wilsonf6544492015-01-26 18:03:04 +02001367 }
1368
1369 return 0;
1370}
1371
Ben Widawsky4d855292011-12-12 19:34:16 -08001372static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001373{
David Weinehall36cdd012016-08-22 13:59:31 +03001374 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001375 u32 rgvmodectl, rstdbyctl;
1376 u16 crstandvid;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001377
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001378 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001379
1380 rgvmodectl = I915_READ(MEMMODECTL);
1381 rstdbyctl = I915_READ(RSTDBYCTL);
1382 crstandvid = I915_READ16(CRSTANDVID);
1383
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001384 intel_runtime_pm_put(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001385
Jani Nikula742f4912015-09-03 11:16:09 +03001386 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001387 seq_printf(m, "Boost freq: %d\n",
1388 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1389 MEMMODE_BOOST_FREQ_SHIFT);
1390 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001391 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001392 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001393 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001394 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001395 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001396 seq_printf(m, "Starting frequency: P%d\n",
1397 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001398 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001399 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001400 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1401 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1402 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1403 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001404 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001405 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001406 switch (rstdbyctl & RSX_STATUS_MASK) {
1407 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001408 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001409 break;
1410 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001411 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001412 break;
1413 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001414 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001415 break;
1416 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001417 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001418 break;
1419 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001420 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001421 break;
1422 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001423 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001424 break;
1425 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001426 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001427 break;
1428 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001429
1430 return 0;
1431}
1432
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001433static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001434{
David Weinehall36cdd012016-08-22 13:59:31 +03001435 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001436 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001437
1438 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001439 for_each_fw_domain(fw_domain, dev_priv) {
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001440 seq_printf(m, "%s.wake_count = %u\n",
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001441 intel_uncore_forcewake_domain_to_str(fw_domain->id),
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001442 fw_domain->wake_count);
1443 }
1444 spin_unlock_irq(&dev_priv->uncore.lock);
1445
1446 return 0;
1447}
1448
Deepak S669ab5a2014-01-10 15:18:26 +05301449static int vlv_drpc_info(struct seq_file *m)
1450{
David Weinehall36cdd012016-08-22 13:59:31 +03001451 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001452 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301453
Imre Deakd46c0512014-04-14 20:24:27 +03001454 intel_runtime_pm_get(dev_priv);
1455
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001456 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301457 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1458 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1459
Imre Deakd46c0512014-04-14 20:24:27 +03001460 intel_runtime_pm_put(dev_priv);
1461
Deepak S669ab5a2014-01-10 15:18:26 +05301462 seq_printf(m, "Video Turbo Mode: %s\n",
1463 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1464 seq_printf(m, "Turbo enabled: %s\n",
1465 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1466 seq_printf(m, "HW control enabled: %s\n",
1467 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1468 seq_printf(m, "SW control enabled: %s\n",
1469 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1470 GEN6_RP_MEDIA_SW_MODE));
1471 seq_printf(m, "RC6 Enabled: %s\n",
1472 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1473 GEN6_RC_CTL_EI_MODE(1))));
1474 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001475 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301476 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001477 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301478
Imre Deak9cc19be2014-04-14 20:24:24 +03001479 seq_printf(m, "Render RC6 residency since boot: %u\n",
1480 I915_READ(VLV_GT_RENDER_RC6));
1481 seq_printf(m, "Media RC6 residency since boot: %u\n",
1482 I915_READ(VLV_GT_MEDIA_RC6));
1483
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001484 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301485}
1486
Ben Widawsky4d855292011-12-12 19:34:16 -08001487static int gen6_drpc_info(struct seq_file *m)
1488{
David Weinehall36cdd012016-08-22 13:59:31 +03001489 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1490 struct drm_device *dev = &dev_priv->drm;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001491 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Akash Goelf2dd7572016-06-27 20:10:01 +05301492 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001493 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001494 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001495
1496 ret = mutex_lock_interruptible(&dev->struct_mutex);
1497 if (ret)
1498 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001499 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001500
Chris Wilson907b28c2013-07-19 20:36:52 +01001501 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001502 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001503 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001504
1505 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001506 seq_puts(m, "RC information inaccurate because somebody "
1507 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001508 } else {
1509 /* NB: we cannot use forcewake, else we read the wrong values */
1510 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1511 udelay(10);
1512 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1513 }
1514
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001515 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001516 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001517
1518 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1519 rcctl1 = I915_READ(GEN6_RC_CONTROL);
David Weinehall36cdd012016-08-22 13:59:31 +03001520 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301521 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1522 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1523 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001524 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001525 mutex_lock(&dev_priv->rps.hw_lock);
1526 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1527 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001528
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001529 intel_runtime_pm_put(dev_priv);
1530
Ben Widawsky4d855292011-12-12 19:34:16 -08001531 seq_printf(m, "Video Turbo Mode: %s\n",
1532 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1533 seq_printf(m, "HW control enabled: %s\n",
1534 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1535 seq_printf(m, "SW control enabled: %s\n",
1536 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1537 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001538 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001539 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1540 seq_printf(m, "RC6 Enabled: %s\n",
1541 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
David Weinehall36cdd012016-08-22 13:59:31 +03001542 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301543 seq_printf(m, "Render Well Gating Enabled: %s\n",
1544 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1545 seq_printf(m, "Media Well Gating Enabled: %s\n",
1546 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1547 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001548 seq_printf(m, "Deep RC6 Enabled: %s\n",
1549 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1550 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1551 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001552 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001553 switch (gt_core_status & GEN6_RCn_MASK) {
1554 case GEN6_RC0:
1555 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001556 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001557 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001558 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001559 break;
1560 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001561 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001562 break;
1563 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001564 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001565 break;
1566 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001567 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001568 break;
1569 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001570 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001571 break;
1572 }
1573
1574 seq_printf(m, "Core Power Down: %s\n",
1575 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
David Weinehall36cdd012016-08-22 13:59:31 +03001576 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301577 seq_printf(m, "Render Power Well: %s\n",
1578 (gen9_powergate_status &
1579 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1580 seq_printf(m, "Media Power Well: %s\n",
1581 (gen9_powergate_status &
1582 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1583 }
Ben Widawskycce66a22012-03-27 18:59:38 -07001584
1585 /* Not exactly sure what this is */
1586 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1587 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1588 seq_printf(m, "RC6 residency since boot: %u\n",
1589 I915_READ(GEN6_GT_GFX_RC6));
1590 seq_printf(m, "RC6+ residency since boot: %u\n",
1591 I915_READ(GEN6_GT_GFX_RC6p));
1592 seq_printf(m, "RC6++ residency since boot: %u\n",
1593 I915_READ(GEN6_GT_GFX_RC6pp));
1594
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001595 seq_printf(m, "RC6 voltage: %dmV\n",
1596 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1597 seq_printf(m, "RC6+ voltage: %dmV\n",
1598 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1599 seq_printf(m, "RC6++ voltage: %dmV\n",
1600 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Akash Goelf2dd7572016-06-27 20:10:01 +05301601 return i915_forcewake_domains(m, NULL);
Ben Widawsky4d855292011-12-12 19:34:16 -08001602}
1603
1604static int i915_drpc_info(struct seq_file *m, void *unused)
1605{
David Weinehall36cdd012016-08-22 13:59:31 +03001606 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky4d855292011-12-12 19:34:16 -08001607
David Weinehall36cdd012016-08-22 13:59:31 +03001608 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S669ab5a2014-01-10 15:18:26 +05301609 return vlv_drpc_info(m);
David Weinehall36cdd012016-08-22 13:59:31 +03001610 else if (INTEL_GEN(dev_priv) >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001611 return gen6_drpc_info(m);
1612 else
1613 return ironlake_drpc_info(m);
1614}
1615
Daniel Vetter9a851782015-06-18 10:30:22 +02001616static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1617{
David Weinehall36cdd012016-08-22 13:59:31 +03001618 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetter9a851782015-06-18 10:30:22 +02001619
1620 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1621 dev_priv->fb_tracking.busy_bits);
1622
1623 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1624 dev_priv->fb_tracking.flip_bits);
1625
1626 return 0;
1627}
1628
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001629static int i915_fbc_status(struct seq_file *m, void *unused)
1630{
David Weinehall36cdd012016-08-22 13:59:31 +03001631 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001632
David Weinehall36cdd012016-08-22 13:59:31 +03001633 if (!HAS_FBC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001634 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001635 return 0;
1636 }
1637
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001638 intel_runtime_pm_get(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001639 mutex_lock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001640
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001641 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001642 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001643 else
1644 seq_printf(m, "FBC disabled: %s\n",
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001645 dev_priv->fbc.no_fbc_reason);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001646
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02001647 if (intel_fbc_is_active(dev_priv) && INTEL_GEN(dev_priv) >= 7) {
1648 uint32_t mask = INTEL_GEN(dev_priv) >= 8 ?
1649 BDW_FBC_COMPRESSION_MASK :
1650 IVB_FBC_COMPRESSION_MASK;
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001651 seq_printf(m, "Compressing: %s\n",
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02001652 yesno(I915_READ(FBC_STATUS2) & mask));
1653 }
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001654
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001655 mutex_unlock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001656 intel_runtime_pm_put(dev_priv);
1657
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001658 return 0;
1659}
1660
Rodrigo Vivida46f932014-08-01 02:04:45 -07001661static int i915_fbc_fc_get(void *data, u64 *val)
1662{
David Weinehall36cdd012016-08-22 13:59:31 +03001663 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001664
David Weinehall36cdd012016-08-22 13:59:31 +03001665 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001666 return -ENODEV;
1667
Rodrigo Vivida46f932014-08-01 02:04:45 -07001668 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001669
1670 return 0;
1671}
1672
1673static int i915_fbc_fc_set(void *data, u64 val)
1674{
David Weinehall36cdd012016-08-22 13:59:31 +03001675 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001676 u32 reg;
1677
David Weinehall36cdd012016-08-22 13:59:31 +03001678 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001679 return -ENODEV;
1680
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001681 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001682
1683 reg = I915_READ(ILK_DPFC_CONTROL);
1684 dev_priv->fbc.false_color = val;
1685
1686 I915_WRITE(ILK_DPFC_CONTROL, val ?
1687 (reg | FBC_CTL_FALSE_COLOR) :
1688 (reg & ~FBC_CTL_FALSE_COLOR));
1689
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001690 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001691 return 0;
1692}
1693
1694DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1695 i915_fbc_fc_get, i915_fbc_fc_set,
1696 "%llu\n");
1697
Paulo Zanoni92d44622013-05-31 16:33:24 -03001698static int i915_ips_status(struct seq_file *m, void *unused)
1699{
David Weinehall36cdd012016-08-22 13:59:31 +03001700 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni92d44622013-05-31 16:33:24 -03001701
David Weinehall36cdd012016-08-22 13:59:31 +03001702 if (!HAS_IPS(dev_priv)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001703 seq_puts(m, "not supported\n");
1704 return 0;
1705 }
1706
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001707 intel_runtime_pm_get(dev_priv);
1708
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001709 seq_printf(m, "Enabled by kernel parameter: %s\n",
1710 yesno(i915.enable_ips));
1711
David Weinehall36cdd012016-08-22 13:59:31 +03001712 if (INTEL_GEN(dev_priv) >= 8) {
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001713 seq_puts(m, "Currently: unknown\n");
1714 } else {
1715 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1716 seq_puts(m, "Currently: enabled\n");
1717 else
1718 seq_puts(m, "Currently: disabled\n");
1719 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001720
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001721 intel_runtime_pm_put(dev_priv);
1722
Paulo Zanoni92d44622013-05-31 16:33:24 -03001723 return 0;
1724}
1725
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001726static int i915_sr_status(struct seq_file *m, void *unused)
1727{
David Weinehall36cdd012016-08-22 13:59:31 +03001728 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001729 bool sr_enabled = false;
1730
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001731 intel_runtime_pm_get(dev_priv);
Chris Wilson9c870d02016-10-24 13:42:15 +01001732 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001733
David Weinehall36cdd012016-08-22 13:59:31 +03001734 if (HAS_PCH_SPLIT(dev_priv))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001735 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001736 else if (IS_CRESTLINE(dev_priv) || IS_G4X(dev_priv) ||
1737 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001738 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001739 else if (IS_I915GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001740 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001741 else if (IS_PINEVIEW(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001742 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001743 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001744 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001745
Chris Wilson9c870d02016-10-24 13:42:15 +01001746 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001747 intel_runtime_pm_put(dev_priv);
1748
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +00001749 seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001750
1751 return 0;
1752}
1753
Jesse Barnes7648fa92010-05-20 14:28:11 -07001754static int i915_emon_status(struct seq_file *m, void *unused)
1755{
David Weinehall36cdd012016-08-22 13:59:31 +03001756 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1757 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001758 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001759 int ret;
1760
David Weinehall36cdd012016-08-22 13:59:31 +03001761 if (!IS_GEN5(dev_priv))
Chris Wilson582be6b2012-04-30 19:35:02 +01001762 return -ENODEV;
1763
Chris Wilsonde227ef2010-07-03 07:58:38 +01001764 ret = mutex_lock_interruptible(&dev->struct_mutex);
1765 if (ret)
1766 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001767
1768 temp = i915_mch_val(dev_priv);
1769 chipset = i915_chipset_val(dev_priv);
1770 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001771 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001772
1773 seq_printf(m, "GMCH temp: %ld\n", temp);
1774 seq_printf(m, "Chipset power: %ld\n", chipset);
1775 seq_printf(m, "GFX power: %ld\n", gfx);
1776 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1777
1778 return 0;
1779}
1780
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001781static int i915_ring_freq_table(struct seq_file *m, void *unused)
1782{
David Weinehall36cdd012016-08-22 13:59:31 +03001783 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001784 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001785 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301786 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001787
Carlos Santa26310342016-08-17 12:30:41 -07001788 if (!HAS_LLC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001789 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001790 return 0;
1791 }
1792
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001793 intel_runtime_pm_get(dev_priv);
1794
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001795 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001796 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001797 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001798
David Weinehall36cdd012016-08-22 13:59:31 +03001799 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301800 /* Convert GT frequency to 50 HZ units */
1801 min_gpu_freq =
1802 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1803 max_gpu_freq =
1804 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1805 } else {
1806 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1807 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1808 }
1809
Damien Lespiau267f0c92013-06-24 22:59:48 +01001810 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001811
Akash Goelf936ec32015-06-29 14:50:22 +05301812 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001813 ia_freq = gpu_freq;
1814 sandybridge_pcode_read(dev_priv,
1815 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1816 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001817 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301818 intel_gpu_freq(dev_priv, (gpu_freq *
David Weinehall36cdd012016-08-22 13:59:31 +03001819 (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001820 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001821 ((ia_freq >> 0) & 0xff) * 100,
1822 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001823 }
1824
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001825 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001826
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001827out:
1828 intel_runtime_pm_put(dev_priv);
1829 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001830}
1831
Chris Wilson44834a62010-08-19 16:09:23 +01001832static int i915_opregion(struct seq_file *m, void *unused)
1833{
David Weinehall36cdd012016-08-22 13:59:31 +03001834 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1835 struct drm_device *dev = &dev_priv->drm;
Chris Wilson44834a62010-08-19 16:09:23 +01001836 struct intel_opregion *opregion = &dev_priv->opregion;
1837 int ret;
1838
1839 ret = mutex_lock_interruptible(&dev->struct_mutex);
1840 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001841 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001842
Jani Nikula2455a8e2015-12-14 12:50:53 +02001843 if (opregion->header)
1844 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001845
1846 mutex_unlock(&dev->struct_mutex);
1847
Daniel Vetter0d38f002012-04-21 22:49:10 +02001848out:
Chris Wilson44834a62010-08-19 16:09:23 +01001849 return 0;
1850}
1851
Jani Nikulaada8f952015-12-15 13:17:12 +02001852static int i915_vbt(struct seq_file *m, void *unused)
1853{
David Weinehall36cdd012016-08-22 13:59:31 +03001854 struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
Jani Nikulaada8f952015-12-15 13:17:12 +02001855
1856 if (opregion->vbt)
1857 seq_write(m, opregion->vbt, opregion->vbt_size);
1858
1859 return 0;
1860}
1861
Chris Wilson37811fc2010-08-25 22:45:57 +01001862static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1863{
David Weinehall36cdd012016-08-22 13:59:31 +03001864 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1865 struct drm_device *dev = &dev_priv->drm;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301866 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001867 struct drm_framebuffer *drm_fb;
Chris Wilson188c1ab2016-04-03 14:14:20 +01001868 int ret;
1869
1870 ret = mutex_lock_interruptible(&dev->struct_mutex);
1871 if (ret)
1872 return ret;
Chris Wilson37811fc2010-08-25 22:45:57 +01001873
Daniel Vetter06957262015-08-10 13:34:08 +02001874#ifdef CONFIG_DRM_FBDEV_EMULATION
David Weinehall36cdd012016-08-22 13:59:31 +03001875 if (dev_priv->fbdev) {
1876 fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001877
Chris Wilson25bcce92016-07-02 15:36:00 +01001878 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1879 fbdev_fb->base.width,
1880 fbdev_fb->base.height,
1881 fbdev_fb->base.depth,
1882 fbdev_fb->base.bits_per_pixel,
1883 fbdev_fb->base.modifier[0],
1884 drm_framebuffer_read_refcount(&fbdev_fb->base));
1885 describe_obj(m, fbdev_fb->obj);
1886 seq_putc(m, '\n');
1887 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001888#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001889
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001890 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001891 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05301892 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1893 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001894 continue;
1895
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001896 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001897 fb->base.width,
1898 fb->base.height,
1899 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001900 fb->base.bits_per_pixel,
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001901 fb->base.modifier[0],
Dave Airlie747a5982016-04-15 15:10:35 +10001902 drm_framebuffer_read_refcount(&fb->base));
Chris Wilson05394f32010-11-08 19:18:58 +00001903 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001904 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001905 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001906 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson188c1ab2016-04-03 14:14:20 +01001907 mutex_unlock(&dev->struct_mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001908
1909 return 0;
1910}
1911
Chris Wilson7e37f882016-08-02 22:50:21 +01001912static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001913{
1914 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
Chris Wilson7e37f882016-08-02 22:50:21 +01001915 ring->space, ring->head, ring->tail,
1916 ring->last_retired_head);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001917}
1918
Ben Widawskye76d3632011-03-19 18:14:29 -07001919static int i915_context_status(struct seq_file *m, void *unused)
1920{
David Weinehall36cdd012016-08-22 13:59:31 +03001921 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1922 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001923 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01001924 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05301925 enum intel_engine_id id;
Dave Gordonc3232b12016-03-23 18:19:53 +00001926 int ret;
Ben Widawskye76d3632011-03-19 18:14:29 -07001927
Daniel Vetterf3d28872014-05-29 23:23:08 +02001928 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001929 if (ret)
1930 return ret;
1931
Ben Widawskya33afea2013-09-17 21:12:45 -07001932 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Chris Wilson5d1808e2016-04-28 09:56:51 +01001933 seq_printf(m, "HW context %u ", ctx->hw_id);
Chris Wilsonc84455b2016-08-15 10:49:08 +01001934 if (ctx->pid) {
Chris Wilsond28b99a2016-05-24 14:53:39 +01001935 struct task_struct *task;
1936
Chris Wilsonc84455b2016-08-15 10:49:08 +01001937 task = get_pid_task(ctx->pid, PIDTYPE_PID);
Chris Wilsond28b99a2016-05-24 14:53:39 +01001938 if (task) {
1939 seq_printf(m, "(%s [%d]) ",
1940 task->comm, task->pid);
1941 put_task_struct(task);
1942 }
Chris Wilsonc84455b2016-08-15 10:49:08 +01001943 } else if (IS_ERR(ctx->file_priv)) {
1944 seq_puts(m, "(deleted) ");
Chris Wilsond28b99a2016-05-24 14:53:39 +01001945 } else {
1946 seq_puts(m, "(kernel) ");
1947 }
1948
Chris Wilsonbca44d82016-05-24 14:53:41 +01001949 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
1950 seq_putc(m, '\n');
Ben Widawskya33afea2013-09-17 21:12:45 -07001951
Akash Goel3b3f1652016-10-13 22:44:48 +05301952 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbca44d82016-05-24 14:53:41 +01001953 struct intel_context *ce = &ctx->engine[engine->id];
1954
1955 seq_printf(m, "%s: ", engine->name);
1956 seq_putc(m, ce->initialised ? 'I' : 'i');
1957 if (ce->state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001958 describe_obj(m, ce->state->obj);
Chris Wilsondca33ec2016-08-02 22:50:20 +01001959 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +01001960 describe_ctx_ring(m, ce->ring);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001961 seq_putc(m, '\n');
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001962 }
1963
Ben Widawskya33afea2013-09-17 21:12:45 -07001964 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001965 }
1966
Daniel Vetterf3d28872014-05-29 23:23:08 +02001967 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001968
1969 return 0;
1970}
1971
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001972static void i915_dump_lrc_obj(struct seq_file *m,
Chris Wilsone2efd132016-05-24 14:53:34 +01001973 struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001974 struct intel_engine_cs *engine)
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001975{
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001976 struct i915_vma *vma = ctx->engine[engine->id].state;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001977 struct page *page;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001978 int j;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001979
Chris Wilson7069b142016-04-28 09:56:52 +01001980 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
1981
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001982 if (!vma) {
1983 seq_puts(m, "\tFake context\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001984 return;
1985 }
1986
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001987 if (vma->flags & I915_VMA_GLOBAL_BIND)
1988 seq_printf(m, "\tBound in GGTT at 0x%08x\n",
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001989 i915_ggtt_offset(vma));
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001990
Chris Wilsona4f5ea62016-10-28 13:58:35 +01001991 if (i915_gem_object_pin_pages(vma->obj)) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001992 seq_puts(m, "\tFailed to get pages for context object\n\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001993 return;
1994 }
1995
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001996 page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
1997 if (page) {
1998 u32 *reg_state = kmap_atomic(page);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001999
2000 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002001 seq_printf(m,
2002 "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2003 j * 4,
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002004 reg_state[j], reg_state[j + 1],
2005 reg_state[j + 2], reg_state[j + 3]);
2006 }
2007 kunmap_atomic(reg_state);
2008 }
2009
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002010 i915_gem_object_unpin_pages(vma->obj);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002011 seq_putc(m, '\n');
2012}
2013
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002014static int i915_dump_lrc(struct seq_file *m, void *unused)
2015{
David Weinehall36cdd012016-08-22 13:59:31 +03002016 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2017 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002018 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01002019 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302020 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002021 int ret;
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002022
2023 if (!i915.enable_execlists) {
2024 seq_printf(m, "Logical Ring Contexts are disabled\n");
2025 return 0;
2026 }
2027
2028 ret = mutex_lock_interruptible(&dev->struct_mutex);
2029 if (ret)
2030 return ret;
2031
Dave Gordone28e4042016-01-19 19:02:55 +00002032 list_for_each_entry(ctx, &dev_priv->context_list, link)
Akash Goel3b3f1652016-10-13 22:44:48 +05302033 for_each_engine(engine, dev_priv, id)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01002034 i915_dump_lrc_obj(m, ctx, engine);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002035
2036 mutex_unlock(&dev->struct_mutex);
2037
2038 return 0;
2039}
2040
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002041static const char *swizzle_string(unsigned swizzle)
2042{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002043 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002044 case I915_BIT_6_SWIZZLE_NONE:
2045 return "none";
2046 case I915_BIT_6_SWIZZLE_9:
2047 return "bit9";
2048 case I915_BIT_6_SWIZZLE_9_10:
2049 return "bit9/bit10";
2050 case I915_BIT_6_SWIZZLE_9_11:
2051 return "bit9/bit11";
2052 case I915_BIT_6_SWIZZLE_9_10_11:
2053 return "bit9/bit10/bit11";
2054 case I915_BIT_6_SWIZZLE_9_17:
2055 return "bit9/bit17";
2056 case I915_BIT_6_SWIZZLE_9_10_17:
2057 return "bit9/bit10/bit17";
2058 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002059 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002060 }
2061
2062 return "bug";
2063}
2064
2065static int i915_swizzle_info(struct seq_file *m, void *data)
2066{
David Weinehall36cdd012016-08-22 13:59:31 +03002067 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002068
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002069 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002070
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002071 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2072 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2073 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2074 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2075
David Weinehall36cdd012016-08-22 13:59:31 +03002076 if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002077 seq_printf(m, "DDC = 0x%08x\n",
2078 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002079 seq_printf(m, "DDC2 = 0x%08x\n",
2080 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002081 seq_printf(m, "C0DRB3 = 0x%04x\n",
2082 I915_READ16(C0DRB3));
2083 seq_printf(m, "C1DRB3 = 0x%04x\n",
2084 I915_READ16(C1DRB3));
David Weinehall36cdd012016-08-22 13:59:31 +03002085 } else if (INTEL_GEN(dev_priv) >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002086 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2087 I915_READ(MAD_DIMM_C0));
2088 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2089 I915_READ(MAD_DIMM_C1));
2090 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2091 I915_READ(MAD_DIMM_C2));
2092 seq_printf(m, "TILECTL = 0x%08x\n",
2093 I915_READ(TILECTL));
David Weinehall36cdd012016-08-22 13:59:31 +03002094 if (INTEL_GEN(dev_priv) >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002095 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2096 I915_READ(GAMTARBMODE));
2097 else
2098 seq_printf(m, "ARB_MODE = 0x%08x\n",
2099 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002100 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2101 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002102 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002103
2104 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2105 seq_puts(m, "L-shaped memory detected\n");
2106
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002107 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002108
2109 return 0;
2110}
2111
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002112static int per_file_ctx(int id, void *ptr, void *data)
2113{
Chris Wilsone2efd132016-05-24 14:53:34 +01002114 struct i915_gem_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002115 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002116 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2117
2118 if (!ppgtt) {
2119 seq_printf(m, " no ppgtt for context %d\n",
2120 ctx->user_handle);
2121 return 0;
2122 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002123
Oscar Mateof83d6512014-05-22 14:13:38 +01002124 if (i915_gem_context_is_default(ctx))
2125 seq_puts(m, " default context:\n");
2126 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002127 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002128 ppgtt->debug_dump(ppgtt, m);
2129
2130 return 0;
2131}
2132
David Weinehall36cdd012016-08-22 13:59:31 +03002133static void gen8_ppgtt_info(struct seq_file *m,
2134 struct drm_i915_private *dev_priv)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002135{
Ben Widawsky77df6772013-11-02 21:07:30 -07002136 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Akash Goel3b3f1652016-10-13 22:44:48 +05302137 struct intel_engine_cs *engine;
2138 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002139 int i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002140
Ben Widawsky77df6772013-11-02 21:07:30 -07002141 if (!ppgtt)
2142 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002143
Akash Goel3b3f1652016-10-13 22:44:48 +05302144 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002145 seq_printf(m, "%s\n", engine->name);
Ben Widawsky77df6772013-11-02 21:07:30 -07002146 for (i = 0; i < 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002147 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002148 pdp <<= 32;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002149 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002150 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002151 }
2152 }
2153}
2154
David Weinehall36cdd012016-08-22 13:59:31 +03002155static void gen6_ppgtt_info(struct seq_file *m,
2156 struct drm_i915_private *dev_priv)
Ben Widawsky77df6772013-11-02 21:07:30 -07002157{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002158 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302159 enum intel_engine_id id;
Ben Widawsky77df6772013-11-02 21:07:30 -07002160
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002161 if (IS_GEN6(dev_priv))
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002162 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2163
Akash Goel3b3f1652016-10-13 22:44:48 +05302164 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002165 seq_printf(m, "%s\n", engine->name);
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002166 if (IS_GEN7(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002167 seq_printf(m, "GFX_MODE: 0x%08x\n",
2168 I915_READ(RING_MODE_GEN7(engine)));
2169 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2170 I915_READ(RING_PP_DIR_BASE(engine)));
2171 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2172 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2173 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2174 I915_READ(RING_PP_DIR_DCLV(engine)));
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002175 }
2176 if (dev_priv->mm.aliasing_ppgtt) {
2177 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2178
Damien Lespiau267f0c92013-06-24 22:59:48 +01002179 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002180 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002181
Ben Widawsky87d60b62013-12-06 14:11:29 -08002182 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002183 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002184
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002185 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002186}
2187
2188static int i915_ppgtt_info(struct seq_file *m, void *data)
2189{
David Weinehall36cdd012016-08-22 13:59:31 +03002190 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2191 struct drm_device *dev = &dev_priv->drm;
Michel Thierryea91e402015-07-29 17:23:57 +01002192 struct drm_file *file;
Chris Wilson637ee292016-08-22 14:28:20 +01002193 int ret;
Ben Widawsky77df6772013-11-02 21:07:30 -07002194
Chris Wilson637ee292016-08-22 14:28:20 +01002195 mutex_lock(&dev->filelist_mutex);
2196 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawsky77df6772013-11-02 21:07:30 -07002197 if (ret)
Chris Wilson637ee292016-08-22 14:28:20 +01002198 goto out_unlock;
2199
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002200 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002201
David Weinehall36cdd012016-08-22 13:59:31 +03002202 if (INTEL_GEN(dev_priv) >= 8)
2203 gen8_ppgtt_info(m, dev_priv);
2204 else if (INTEL_GEN(dev_priv) >= 6)
2205 gen6_ppgtt_info(m, dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002206
Michel Thierryea91e402015-07-29 17:23:57 +01002207 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2208 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002209 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002210
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002211 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002212 if (!task) {
2213 ret = -ESRCH;
Chris Wilson637ee292016-08-22 14:28:20 +01002214 goto out_rpm;
Dan Carpenter06812762015-10-02 18:14:22 +03002215 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002216 seq_printf(m, "\nproc: %s\n", task->comm);
2217 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002218 idr_for_each(&file_priv->context_idr, per_file_ctx,
2219 (void *)(unsigned long)m);
2220 }
2221
Chris Wilson637ee292016-08-22 14:28:20 +01002222out_rpm:
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002223 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002224 mutex_unlock(&dev->struct_mutex);
Chris Wilson637ee292016-08-22 14:28:20 +01002225out_unlock:
2226 mutex_unlock(&dev->filelist_mutex);
Dan Carpenter06812762015-10-02 18:14:22 +03002227 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002228}
2229
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002230static int count_irq_waiters(struct drm_i915_private *i915)
2231{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002232 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302233 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002234 int count = 0;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002235
Akash Goel3b3f1652016-10-13 22:44:48 +05302236 for_each_engine(engine, i915, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01002237 count += intel_engine_has_waiter(engine);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002238
2239 return count;
2240}
2241
Chris Wilson7466c292016-08-15 09:49:33 +01002242static const char *rps_power_to_str(unsigned int power)
2243{
2244 static const char * const strings[] = {
2245 [LOW_POWER] = "low power",
2246 [BETWEEN] = "mixed",
2247 [HIGH_POWER] = "high power",
2248 };
2249
2250 if (power >= ARRAY_SIZE(strings) || !strings[power])
2251 return "unknown";
2252
2253 return strings[power];
2254}
2255
Chris Wilson1854d5c2015-04-07 16:20:32 +01002256static int i915_rps_boost_info(struct seq_file *m, void *data)
2257{
David Weinehall36cdd012016-08-22 13:59:31 +03002258 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2259 struct drm_device *dev = &dev_priv->drm;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002260 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002261
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002262 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
Chris Wilson28176ef2016-10-28 13:58:56 +01002263 seq_printf(m, "GPU busy? %s [%d requests]\n",
2264 yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002265 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
Chris Wilson7466c292016-08-15 09:49:33 +01002266 seq_printf(m, "Frequency requested %d\n",
2267 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
2268 seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002269 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2270 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2271 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2272 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002273 seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
2274 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
2275 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
2276 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002277
2278 mutex_lock(&dev->filelist_mutex);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002279 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002280 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2281 struct drm_i915_file_private *file_priv = file->driver_priv;
2282 struct task_struct *task;
2283
2284 rcu_read_lock();
2285 task = pid_task(file->pid, PIDTYPE_PID);
2286 seq_printf(m, "%s [%d]: %d boosts%s\n",
2287 task ? task->comm : "<unknown>",
2288 task ? task->pid : -1,
Chris Wilson2e1b8732015-04-27 13:41:22 +01002289 file_priv->rps.boosts,
2290 list_empty(&file_priv->rps.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002291 rcu_read_unlock();
2292 }
Chris Wilson197be2a2016-07-20 09:21:13 +01002293 seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002294 spin_unlock(&dev_priv->rps.client_lock);
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002295 mutex_unlock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002296
Chris Wilson7466c292016-08-15 09:49:33 +01002297 if (INTEL_GEN(dev_priv) >= 6 &&
2298 dev_priv->rps.enabled &&
Chris Wilson28176ef2016-10-28 13:58:56 +01002299 dev_priv->gt.active_requests) {
Chris Wilson7466c292016-08-15 09:49:33 +01002300 u32 rpup, rpupei;
2301 u32 rpdown, rpdownei;
2302
2303 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2304 rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
2305 rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
2306 rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
2307 rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
2308 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2309
2310 seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
2311 rps_power_to_str(dev_priv->rps.power));
2312 seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
2313 100 * rpup / rpupei,
2314 dev_priv->rps.up_threshold);
2315 seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
2316 100 * rpdown / rpdownei,
2317 dev_priv->rps.down_threshold);
2318 } else {
2319 seq_puts(m, "\nRPS Autotuning inactive\n");
2320 }
2321
Chris Wilson8d3afd72015-05-21 21:01:47 +01002322 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002323}
2324
Ben Widawsky63573eb2013-07-04 11:02:07 -07002325static int i915_llc(struct seq_file *m, void *data)
2326{
David Weinehall36cdd012016-08-22 13:59:31 +03002327 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002328 const bool edram = INTEL_GEN(dev_priv) > 8;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002329
David Weinehall36cdd012016-08-22 13:59:31 +03002330 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002331 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2332 intel_uncore_edram_size(dev_priv)/1024/1024);
Ben Widawsky63573eb2013-07-04 11:02:07 -07002333
2334 return 0;
2335}
2336
Alex Daifdf5d352015-08-12 15:43:37 +01002337static int i915_guc_load_status_info(struct seq_file *m, void *data)
2338{
David Weinehall36cdd012016-08-22 13:59:31 +03002339 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Alex Daifdf5d352015-08-12 15:43:37 +01002340 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2341 u32 tmp, i;
2342
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002343 if (!HAS_GUC_UCODE(dev_priv))
Alex Daifdf5d352015-08-12 15:43:37 +01002344 return 0;
2345
2346 seq_printf(m, "GuC firmware status:\n");
2347 seq_printf(m, "\tpath: %s\n",
2348 guc_fw->guc_fw_path);
2349 seq_printf(m, "\tfetch: %s\n",
2350 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2351 seq_printf(m, "\tload: %s\n",
2352 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2353 seq_printf(m, "\tversion wanted: %d.%d\n",
2354 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2355 seq_printf(m, "\tversion found: %d.%d\n",
2356 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
Alex Daifeda33e2015-10-19 16:10:54 -07002357 seq_printf(m, "\theader: offset is %d; size = %d\n",
2358 guc_fw->header_offset, guc_fw->header_size);
2359 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2360 guc_fw->ucode_offset, guc_fw->ucode_size);
2361 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2362 guc_fw->rsa_offset, guc_fw->rsa_size);
Alex Daifdf5d352015-08-12 15:43:37 +01002363
2364 tmp = I915_READ(GUC_STATUS);
2365
2366 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2367 seq_printf(m, "\tBootrom status = 0x%x\n",
2368 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2369 seq_printf(m, "\tuKernel status = 0x%x\n",
2370 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2371 seq_printf(m, "\tMIA Core status = 0x%x\n",
2372 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2373 seq_puts(m, "\nScratch registers:\n");
2374 for (i = 0; i < 16; i++)
2375 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2376
2377 return 0;
2378}
2379
Akash Goel5aa1ee42016-10-12 21:54:36 +05302380static void i915_guc_log_info(struct seq_file *m,
2381 struct drm_i915_private *dev_priv)
2382{
2383 struct intel_guc *guc = &dev_priv->guc;
2384
2385 seq_puts(m, "\nGuC logging stats:\n");
2386
2387 seq_printf(m, "\tISR: flush count %10u, overflow count %10u\n",
2388 guc->log.flush_count[GUC_ISR_LOG_BUFFER],
2389 guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);
2390
2391 seq_printf(m, "\tDPC: flush count %10u, overflow count %10u\n",
2392 guc->log.flush_count[GUC_DPC_LOG_BUFFER],
2393 guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);
2394
2395 seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
2396 guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
2397 guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);
2398
2399 seq_printf(m, "\tTotal flush interrupt count: %u\n",
2400 guc->log.flush_interrupt_count);
2401
2402 seq_printf(m, "\tCapture miss count: %u\n",
2403 guc->log.capture_miss_count);
2404}
2405
Dave Gordon8b417c22015-08-12 15:43:44 +01002406static void i915_guc_client_info(struct seq_file *m,
2407 struct drm_i915_private *dev_priv,
2408 struct i915_guc_client *client)
2409{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002410 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002411 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002412 uint64_t tot = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002413
2414 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2415 client->priority, client->ctx_index, client->proc_desc_offset);
2416 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2417 client->doorbell_id, client->doorbell_offset, client->cookie);
2418 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2419 client->wq_size, client->wq_offset, client->wq_tail);
2420
Dave Gordon551aaec2016-05-13 15:36:33 +01002421 seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
Dave Gordon8b417c22015-08-12 15:43:44 +01002422 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2423 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2424
Akash Goel3b3f1652016-10-13 22:44:48 +05302425 for_each_engine(engine, dev_priv, id) {
Dave Gordonc18468c2016-08-09 15:19:22 +01002426 u64 submissions = client->submissions[id];
2427 tot += submissions;
Dave Gordon8b417c22015-08-12 15:43:44 +01002428 seq_printf(m, "\tSubmissions: %llu %s\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002429 submissions, engine->name);
Dave Gordon8b417c22015-08-12 15:43:44 +01002430 }
2431 seq_printf(m, "\tTotal: %llu\n", tot);
2432}
2433
2434static int i915_guc_info(struct seq_file *m, void *data)
2435{
David Weinehall36cdd012016-08-22 13:59:31 +03002436 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2437 struct drm_device *dev = &dev_priv->drm;
Dave Gordon8b417c22015-08-12 15:43:44 +01002438 struct intel_guc guc;
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03002439 struct i915_guc_client client = {};
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002440 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002441 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002442 u64 total = 0;
2443
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002444 if (!HAS_GUC_SCHED(dev_priv))
Dave Gordon8b417c22015-08-12 15:43:44 +01002445 return 0;
2446
Alex Dai5a843302015-12-02 16:56:29 -08002447 if (mutex_lock_interruptible(&dev->struct_mutex))
2448 return 0;
2449
Dave Gordon8b417c22015-08-12 15:43:44 +01002450 /* Take a local copy of the GuC data, so we can dump it at leisure */
Dave Gordon8b417c22015-08-12 15:43:44 +01002451 guc = dev_priv->guc;
Alex Dai5a843302015-12-02 16:56:29 -08002452 if (guc.execbuf_client)
Dave Gordon8b417c22015-08-12 15:43:44 +01002453 client = *guc.execbuf_client;
Alex Dai5a843302015-12-02 16:56:29 -08002454
2455 mutex_unlock(&dev->struct_mutex);
Dave Gordon8b417c22015-08-12 15:43:44 +01002456
Dave Gordon9636f6d2016-06-13 17:57:28 +01002457 seq_printf(m, "Doorbell map:\n");
2458 seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc.doorbell_bitmap);
2459 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc.db_cacheline);
2460
Dave Gordon8b417c22015-08-12 15:43:44 +01002461 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2462 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2463 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2464 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2465 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2466
2467 seq_printf(m, "\nGuC submissions:\n");
Akash Goel3b3f1652016-10-13 22:44:48 +05302468 for_each_engine(engine, dev_priv, id) {
Dave Gordonc18468c2016-08-09 15:19:22 +01002469 u64 submissions = guc.submissions[id];
2470 total += submissions;
Alex Dai397097b2016-01-23 11:58:14 -08002471 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002472 engine->name, submissions, guc.last_seqno[id]);
Dave Gordon8b417c22015-08-12 15:43:44 +01002473 }
2474 seq_printf(m, "\t%s: %llu\n", "Total", total);
2475
2476 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2477 i915_guc_client_info(m, dev_priv, &client);
2478
Akash Goel5aa1ee42016-10-12 21:54:36 +05302479 i915_guc_log_info(m, dev_priv);
2480
Dave Gordon8b417c22015-08-12 15:43:44 +01002481 /* Add more as required ... */
2482
2483 return 0;
2484}
2485
Alex Dai4c7e77f2015-08-12 15:43:40 +01002486static int i915_guc_log_dump(struct seq_file *m, void *data)
2487{
David Weinehall36cdd012016-08-22 13:59:31 +03002488 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson8b797af2016-08-15 10:48:51 +01002489 struct drm_i915_gem_object *obj;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002490 int i = 0, pg;
2491
Akash Goeld6b40b42016-10-12 21:54:29 +05302492 if (!dev_priv->guc.log.vma)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002493 return 0;
2494
Akash Goeld6b40b42016-10-12 21:54:29 +05302495 obj = dev_priv->guc.log.vma->obj;
Chris Wilson8b797af2016-08-15 10:48:51 +01002496 for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
2497 u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
Alex Dai4c7e77f2015-08-12 15:43:40 +01002498
2499 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2500 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2501 *(log + i), *(log + i + 1),
2502 *(log + i + 2), *(log + i + 3));
2503
2504 kunmap_atomic(log);
2505 }
2506
2507 seq_putc(m, '\n');
2508
2509 return 0;
2510}
2511
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302512static int i915_guc_log_control_get(void *data, u64 *val)
2513{
2514 struct drm_device *dev = data;
2515 struct drm_i915_private *dev_priv = to_i915(dev);
2516
2517 if (!dev_priv->guc.log.vma)
2518 return -EINVAL;
2519
2520 *val = i915.guc_log_level;
2521
2522 return 0;
2523}
2524
2525static int i915_guc_log_control_set(void *data, u64 val)
2526{
2527 struct drm_device *dev = data;
2528 struct drm_i915_private *dev_priv = to_i915(dev);
2529 int ret;
2530
2531 if (!dev_priv->guc.log.vma)
2532 return -EINVAL;
2533
2534 ret = mutex_lock_interruptible(&dev->struct_mutex);
2535 if (ret)
2536 return ret;
2537
2538 intel_runtime_pm_get(dev_priv);
2539 ret = i915_guc_log_control(dev_priv, val);
2540 intel_runtime_pm_put(dev_priv);
2541
2542 mutex_unlock(&dev->struct_mutex);
2543 return ret;
2544}
2545
2546DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
2547 i915_guc_log_control_get, i915_guc_log_control_set,
2548 "%lld\n");
2549
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002550static int i915_edp_psr_status(struct seq_file *m, void *data)
2551{
David Weinehall36cdd012016-08-22 13:59:31 +03002552 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002553 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002554 u32 stat[3];
2555 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002556 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002557
David Weinehall36cdd012016-08-22 13:59:31 +03002558 if (!HAS_PSR(dev_priv)) {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002559 seq_puts(m, "PSR not supported\n");
2560 return 0;
2561 }
2562
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002563 intel_runtime_pm_get(dev_priv);
2564
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002565 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002566 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2567 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002568 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002569 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002570 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2571 dev_priv->psr.busy_frontbuffer_bits);
2572 seq_printf(m, "Re-enable work scheduled: %s\n",
2573 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002574
David Weinehall36cdd012016-08-22 13:59:31 +03002575 if (HAS_DDI(dev_priv))
Ville Syrjälä443a3892015-11-11 20:34:15 +02002576 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002577 else {
2578 for_each_pipe(dev_priv, pipe) {
Chris Wilson9c870d02016-10-24 13:42:15 +01002579 enum transcoder cpu_transcoder =
2580 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
2581 enum intel_display_power_domain power_domain;
2582
2583 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
2584 if (!intel_display_power_get_if_enabled(dev_priv,
2585 power_domain))
2586 continue;
2587
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002588 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2589 VLV_EDP_PSR_CURR_STATE_MASK;
2590 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2591 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2592 enabled = true;
Chris Wilson9c870d02016-10-24 13:42:15 +01002593
2594 intel_display_power_put(dev_priv, power_domain);
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002595 }
2596 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002597
2598 seq_printf(m, "Main link in standby mode: %s\n",
2599 yesno(dev_priv->psr.link_standby));
2600
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002601 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002602
David Weinehall36cdd012016-08-22 13:59:31 +03002603 if (!HAS_DDI(dev_priv))
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002604 for_each_pipe(dev_priv, pipe) {
2605 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2606 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2607 seq_printf(m, " pipe %c", pipe_name(pipe));
2608 }
2609 seq_puts(m, "\n");
2610
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002611 /*
2612 * VLV/CHV PSR has no kind of performance counter
2613 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2614 */
David Weinehall36cdd012016-08-22 13:59:31 +03002615 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002616 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002617 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002618
2619 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2620 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002621 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002622
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002623 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002624 return 0;
2625}
2626
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002627static int i915_sink_crc(struct seq_file *m, void *data)
2628{
David Weinehall36cdd012016-08-22 13:59:31 +03002629 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2630 struct drm_device *dev = &dev_priv->drm;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002631 struct intel_connector *connector;
2632 struct intel_dp *intel_dp = NULL;
2633 int ret;
2634 u8 crc[6];
2635
2636 drm_modeset_lock_all(dev);
Rodrigo Viviaca5e362015-03-13 16:13:59 -07002637 for_each_intel_connector(dev, connector) {
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002638 struct drm_crtc *crtc;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002639
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002640 if (!connector->base.state->best_encoder)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002641 continue;
2642
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002643 crtc = connector->base.state->crtc;
2644 if (!crtc->state->active)
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002645 continue;
2646
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002647 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002648 continue;
2649
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002650 intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002651
2652 ret = intel_dp_sink_crc(intel_dp, crc);
2653 if (ret)
2654 goto out;
2655
2656 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2657 crc[0], crc[1], crc[2],
2658 crc[3], crc[4], crc[5]);
2659 goto out;
2660 }
2661 ret = -ENODEV;
2662out:
2663 drm_modeset_unlock_all(dev);
2664 return ret;
2665}
2666
Jesse Barnesec013e72013-08-20 10:29:23 +01002667static int i915_energy_uJ(struct seq_file *m, void *data)
2668{
David Weinehall36cdd012016-08-22 13:59:31 +03002669 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesec013e72013-08-20 10:29:23 +01002670 u64 power;
2671 u32 units;
2672
David Weinehall36cdd012016-08-22 13:59:31 +03002673 if (INTEL_GEN(dev_priv) < 6)
Jesse Barnesec013e72013-08-20 10:29:23 +01002674 return -ENODEV;
2675
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002676 intel_runtime_pm_get(dev_priv);
2677
Jesse Barnesec013e72013-08-20 10:29:23 +01002678 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2679 power = (power & 0x1f00) >> 8;
2680 units = 1000000 / (1 << power); /* convert to uJ */
2681 power = I915_READ(MCH_SECP_NRG_STTS);
2682 power *= units;
2683
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002684 intel_runtime_pm_put(dev_priv);
2685
Jesse Barnesec013e72013-08-20 10:29:23 +01002686 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002687
2688 return 0;
2689}
2690
Damien Lespiau6455c872015-06-04 18:23:57 +01002691static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002692{
David Weinehall36cdd012016-08-22 13:59:31 +03002693 struct drm_i915_private *dev_priv = node_to_i915(m->private);
David Weinehall52a05c32016-08-22 13:32:44 +03002694 struct pci_dev *pdev = dev_priv->drm.pdev;
Paulo Zanoni371db662013-08-19 13:18:10 -03002695
Chris Wilsona156e642016-04-03 14:14:21 +01002696 if (!HAS_RUNTIME_PM(dev_priv))
2697 seq_puts(m, "Runtime power management not supported\n");
Paulo Zanoni371db662013-08-19 13:18:10 -03002698
Chris Wilson67d97da2016-07-04 08:08:31 +01002699 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
Paulo Zanoni371db662013-08-19 13:18:10 -03002700 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002701 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002702#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002703 seq_printf(m, "Usage count: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03002704 atomic_read(&dev_priv->drm.dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002705#else
2706 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2707#endif
Chris Wilsona156e642016-04-03 14:14:21 +01002708 seq_printf(m, "PCI device power state: %s [%d]\n",
David Weinehall52a05c32016-08-22 13:32:44 +03002709 pci_power_name(pdev->current_state),
2710 pdev->current_state);
Paulo Zanoni371db662013-08-19 13:18:10 -03002711
Jesse Barnesec013e72013-08-20 10:29:23 +01002712 return 0;
2713}
2714
Imre Deak1da51582013-11-25 17:15:35 +02002715static int i915_power_domain_info(struct seq_file *m, void *unused)
2716{
David Weinehall36cdd012016-08-22 13:59:31 +03002717 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak1da51582013-11-25 17:15:35 +02002718 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2719 int i;
2720
2721 mutex_lock(&power_domains->lock);
2722
2723 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2724 for (i = 0; i < power_domains->power_well_count; i++) {
2725 struct i915_power_well *power_well;
2726 enum intel_display_power_domain power_domain;
2727
2728 power_well = &power_domains->power_wells[i];
2729 seq_printf(m, "%-25s %d\n", power_well->name,
2730 power_well->count);
2731
2732 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2733 power_domain++) {
2734 if (!(BIT(power_domain) & power_well->domains))
2735 continue;
2736
2737 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002738 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002739 power_domains->domain_use_count[power_domain]);
2740 }
2741 }
2742
2743 mutex_unlock(&power_domains->lock);
2744
2745 return 0;
2746}
2747
Damien Lespiaub7cec662015-10-27 14:47:01 +02002748static int i915_dmc_info(struct seq_file *m, void *unused)
2749{
David Weinehall36cdd012016-08-22 13:59:31 +03002750 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Damien Lespiaub7cec662015-10-27 14:47:01 +02002751 struct intel_csr *csr;
2752
David Weinehall36cdd012016-08-22 13:59:31 +03002753 if (!HAS_CSR(dev_priv)) {
Damien Lespiaub7cec662015-10-27 14:47:01 +02002754 seq_puts(m, "not supported\n");
2755 return 0;
2756 }
2757
2758 csr = &dev_priv->csr;
2759
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002760 intel_runtime_pm_get(dev_priv);
2761
Damien Lespiaub7cec662015-10-27 14:47:01 +02002762 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2763 seq_printf(m, "path: %s\n", csr->fw_path);
2764
2765 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002766 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002767
2768 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2769 CSR_VERSION_MINOR(csr->version));
2770
David Weinehall36cdd012016-08-22 13:59:31 +03002771 if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
Damien Lespiau83372062015-10-30 17:53:32 +02002772 seq_printf(m, "DC3 -> DC5 count: %d\n",
2773 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2774 seq_printf(m, "DC5 -> DC6 count: %d\n",
2775 I915_READ(SKL_CSR_DC5_DC6_COUNT));
David Weinehall36cdd012016-08-22 13:59:31 +03002776 } else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002777 seq_printf(m, "DC3 -> DC5 count: %d\n",
2778 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002779 }
2780
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002781out:
2782 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2783 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2784 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2785
Damien Lespiau83372062015-10-30 17:53:32 +02002786 intel_runtime_pm_put(dev_priv);
2787
Damien Lespiaub7cec662015-10-27 14:47:01 +02002788 return 0;
2789}
2790
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002791static void intel_seq_print_mode(struct seq_file *m, int tabs,
2792 struct drm_display_mode *mode)
2793{
2794 int i;
2795
2796 for (i = 0; i < tabs; i++)
2797 seq_putc(m, '\t');
2798
2799 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2800 mode->base.id, mode->name,
2801 mode->vrefresh, mode->clock,
2802 mode->hdisplay, mode->hsync_start,
2803 mode->hsync_end, mode->htotal,
2804 mode->vdisplay, mode->vsync_start,
2805 mode->vsync_end, mode->vtotal,
2806 mode->type, mode->flags);
2807}
2808
2809static void intel_encoder_info(struct seq_file *m,
2810 struct intel_crtc *intel_crtc,
2811 struct intel_encoder *intel_encoder)
2812{
David Weinehall36cdd012016-08-22 13:59:31 +03002813 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2814 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002815 struct drm_crtc *crtc = &intel_crtc->base;
2816 struct intel_connector *intel_connector;
2817 struct drm_encoder *encoder;
2818
2819 encoder = &intel_encoder->base;
2820 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002821 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002822 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2823 struct drm_connector *connector = &intel_connector->base;
2824 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2825 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002826 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002827 drm_get_connector_status_name(connector->status));
2828 if (connector->status == connector_status_connected) {
2829 struct drm_display_mode *mode = &crtc->mode;
2830 seq_printf(m, ", mode:\n");
2831 intel_seq_print_mode(m, 2, mode);
2832 } else {
2833 seq_putc(m, '\n');
2834 }
2835 }
2836}
2837
2838static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2839{
David Weinehall36cdd012016-08-22 13:59:31 +03002840 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2841 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002842 struct drm_crtc *crtc = &intel_crtc->base;
2843 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002844 struct drm_plane_state *plane_state = crtc->primary->state;
2845 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002846
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002847 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07002848 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002849 fb->base.id, plane_state->src_x >> 16,
2850 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07002851 else
2852 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002853 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2854 intel_encoder_info(m, intel_crtc, intel_encoder);
2855}
2856
2857static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2858{
2859 struct drm_display_mode *mode = panel->fixed_mode;
2860
2861 seq_printf(m, "\tfixed mode:\n");
2862 intel_seq_print_mode(m, 2, mode);
2863}
2864
2865static void intel_dp_info(struct seq_file *m,
2866 struct intel_connector *intel_connector)
2867{
2868 struct intel_encoder *intel_encoder = intel_connector->encoder;
2869 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2870
2871 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03002872 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02002873 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002874 intel_panel_info(m, &intel_connector->panel);
Mika Kahola80209e52016-09-09 14:10:57 +03002875
2876 drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
2877 &intel_dp->aux);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002878}
2879
2880static void intel_hdmi_info(struct seq_file *m,
2881 struct intel_connector *intel_connector)
2882{
2883 struct intel_encoder *intel_encoder = intel_connector->encoder;
2884 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2885
Jani Nikula742f4912015-09-03 11:16:09 +03002886 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002887}
2888
2889static void intel_lvds_info(struct seq_file *m,
2890 struct intel_connector *intel_connector)
2891{
2892 intel_panel_info(m, &intel_connector->panel);
2893}
2894
2895static void intel_connector_info(struct seq_file *m,
2896 struct drm_connector *connector)
2897{
2898 struct intel_connector *intel_connector = to_intel_connector(connector);
2899 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002900 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002901
2902 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002903 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002904 drm_get_connector_status_name(connector->status));
2905 if (connector->status == connector_status_connected) {
2906 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2907 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2908 connector->display_info.width_mm,
2909 connector->display_info.height_mm);
2910 seq_printf(m, "\tsubpixel order: %s\n",
2911 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2912 seq_printf(m, "\tCEA rev: %d\n",
2913 connector->display_info.cea_rev);
2914 }
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002915
2916 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
2917 return;
2918
2919 switch (connector->connector_type) {
2920 case DRM_MODE_CONNECTOR_DisplayPort:
2921 case DRM_MODE_CONNECTOR_eDP:
Dhinakaran Pandiyanbe754b12016-09-28 23:55:04 -07002922 intel_dp_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002923 break;
2924 case DRM_MODE_CONNECTOR_LVDS:
2925 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
Dave Airlie36cd7442014-05-02 13:44:18 +10002926 intel_lvds_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002927 break;
2928 case DRM_MODE_CONNECTOR_HDMIA:
2929 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
2930 intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
2931 intel_hdmi_info(m, intel_connector);
2932 break;
2933 default:
2934 break;
Dave Airlie36cd7442014-05-02 13:44:18 +10002935 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002936
Jesse Barnesf103fc72014-02-20 12:39:57 -08002937 seq_printf(m, "\tmodes:\n");
2938 list_for_each_entry(mode, &connector->modes, head)
2939 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002940}
2941
David Weinehall36cdd012016-08-22 13:59:31 +03002942static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
Chris Wilson065f2ec2014-03-12 09:13:13 +00002943{
Chris Wilson065f2ec2014-03-12 09:13:13 +00002944 u32 state;
2945
David Weinehall36cdd012016-08-22 13:59:31 +03002946 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03002947 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002948 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002949 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002950
2951 return state;
2952}
2953
David Weinehall36cdd012016-08-22 13:59:31 +03002954static bool cursor_position(struct drm_i915_private *dev_priv,
2955 int pipe, int *x, int *y)
Chris Wilson065f2ec2014-03-12 09:13:13 +00002956{
Chris Wilson065f2ec2014-03-12 09:13:13 +00002957 u32 pos;
2958
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002959 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00002960
2961 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2962 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2963 *x = -*x;
2964
2965 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2966 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2967 *y = -*y;
2968
David Weinehall36cdd012016-08-22 13:59:31 +03002969 return cursor_active(dev_priv, pipe);
Chris Wilson065f2ec2014-03-12 09:13:13 +00002970}
2971
Robert Fekete3abc4e02015-10-27 16:58:32 +01002972static const char *plane_type(enum drm_plane_type type)
2973{
2974 switch (type) {
2975 case DRM_PLANE_TYPE_OVERLAY:
2976 return "OVL";
2977 case DRM_PLANE_TYPE_PRIMARY:
2978 return "PRI";
2979 case DRM_PLANE_TYPE_CURSOR:
2980 return "CUR";
2981 /*
2982 * Deliberately omitting default: to generate compiler warnings
2983 * when a new drm_plane_type gets added.
2984 */
2985 }
2986
2987 return "unknown";
2988}
2989
2990static const char *plane_rotation(unsigned int rotation)
2991{
2992 static char buf[48];
2993 /*
2994 * According to doc only one DRM_ROTATE_ is allowed but this
2995 * will print them all to visualize if the values are misused
2996 */
2997 snprintf(buf, sizeof(buf),
2998 "%s%s%s%s%s%s(0x%08x)",
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03002999 (rotation & DRM_ROTATE_0) ? "0 " : "",
3000 (rotation & DRM_ROTATE_90) ? "90 " : "",
3001 (rotation & DRM_ROTATE_180) ? "180 " : "",
3002 (rotation & DRM_ROTATE_270) ? "270 " : "",
3003 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
3004 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
Robert Fekete3abc4e02015-10-27 16:58:32 +01003005 rotation);
3006
3007 return buf;
3008}
3009
3010static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3011{
David Weinehall36cdd012016-08-22 13:59:31 +03003012 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3013 struct drm_device *dev = &dev_priv->drm;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003014 struct intel_plane *intel_plane;
3015
3016 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3017 struct drm_plane_state *state;
3018 struct drm_plane *plane = &intel_plane->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003019 struct drm_format_name_buf format_name;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003020
3021 if (!plane->state) {
3022 seq_puts(m, "plane->state is NULL!\n");
3023 continue;
3024 }
3025
3026 state = plane->state;
3027
Eric Engestrom90844f02016-08-15 01:02:38 +01003028 if (state->fb) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003029 drm_get_format_name(state->fb->pixel_format, &format_name);
Eric Engestrom90844f02016-08-15 01:02:38 +01003030 } else {
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003031 sprintf(format_name.str, "N/A");
Eric Engestrom90844f02016-08-15 01:02:38 +01003032 }
3033
Robert Fekete3abc4e02015-10-27 16:58:32 +01003034 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3035 plane->base.id,
3036 plane_type(intel_plane->base.type),
3037 state->crtc_x, state->crtc_y,
3038 state->crtc_w, state->crtc_h,
3039 (state->src_x >> 16),
3040 ((state->src_x & 0xffff) * 15625) >> 10,
3041 (state->src_y >> 16),
3042 ((state->src_y & 0xffff) * 15625) >> 10,
3043 (state->src_w >> 16),
3044 ((state->src_w & 0xffff) * 15625) >> 10,
3045 (state->src_h >> 16),
3046 ((state->src_h & 0xffff) * 15625) >> 10,
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003047 format_name.str,
Robert Fekete3abc4e02015-10-27 16:58:32 +01003048 plane_rotation(state->rotation));
3049 }
3050}
3051
3052static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3053{
3054 struct intel_crtc_state *pipe_config;
3055 int num_scalers = intel_crtc->num_scalers;
3056 int i;
3057
3058 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3059
3060 /* Not all platformas have a scaler */
3061 if (num_scalers) {
3062 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3063 num_scalers,
3064 pipe_config->scaler_state.scaler_users,
3065 pipe_config->scaler_state.scaler_id);
3066
A.Sunil Kamath58415912016-11-20 23:20:26 +05303067 for (i = 0; i < num_scalers; i++) {
Robert Fekete3abc4e02015-10-27 16:58:32 +01003068 struct intel_scaler *sc =
3069 &pipe_config->scaler_state.scalers[i];
3070
3071 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3072 i, yesno(sc->in_use), sc->mode);
3073 }
3074 seq_puts(m, "\n");
3075 } else {
3076 seq_puts(m, "\tNo scalers available on this platform\n");
3077 }
3078}
3079
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003080static int i915_display_info(struct seq_file *m, void *unused)
3081{
David Weinehall36cdd012016-08-22 13:59:31 +03003082 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3083 struct drm_device *dev = &dev_priv->drm;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003084 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003085 struct drm_connector *connector;
3086
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003087 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003088 drm_modeset_lock_all(dev);
3089 seq_printf(m, "CRTC info\n");
3090 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003091 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003092 bool active;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003093 struct intel_crtc_state *pipe_config;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003094 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003095
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003096 pipe_config = to_intel_crtc_state(crtc->base.state);
3097
Robert Fekete3abc4e02015-10-27 16:58:32 +01003098 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003099 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003100 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003101 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3102 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3103
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003104 if (pipe_config->base.active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003105 intel_crtc_info(m, crtc);
3106
David Weinehall36cdd012016-08-22 13:59:31 +03003107 active = cursor_position(dev_priv, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01003108 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03003109 yesno(crtc->cursor_base),
Matt Roper3dd512f2015-02-27 10:12:00 -08003110 x, y, crtc->base.cursor->state->crtc_w,
3111 crtc->base.cursor->state->crtc_h,
Chris Wilson57127ef2014-07-04 08:20:11 +01003112 crtc->cursor_addr, yesno(active));
Robert Fekete3abc4e02015-10-27 16:58:32 +01003113 intel_scaler_info(m, crtc);
3114 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003115 }
Daniel Vettercace8412014-05-22 17:56:31 +02003116
3117 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3118 yesno(!crtc->cpu_fifo_underrun_disabled),
3119 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003120 }
3121
3122 seq_printf(m, "\n");
3123 seq_printf(m, "Connector info\n");
3124 seq_printf(m, "--------------\n");
3125 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3126 intel_connector_info(m, connector);
3127 }
3128 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003129 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003130
3131 return 0;
3132}
3133
Chris Wilson1b365952016-10-04 21:11:31 +01003134static int i915_engine_info(struct seq_file *m, void *unused)
3135{
3136 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3137 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303138 enum intel_engine_id id;
Chris Wilson1b365952016-10-04 21:11:31 +01003139
Chris Wilson9c870d02016-10-24 13:42:15 +01003140 intel_runtime_pm_get(dev_priv);
3141
Akash Goel3b3f1652016-10-13 22:44:48 +05303142 for_each_engine(engine, dev_priv, id) {
Chris Wilson1b365952016-10-04 21:11:31 +01003143 struct intel_breadcrumbs *b = &engine->breadcrumbs;
3144 struct drm_i915_gem_request *rq;
3145 struct rb_node *rb;
3146 u64 addr;
3147
3148 seq_printf(m, "%s\n", engine->name);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02003149 seq_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [%d ms]\n",
Chris Wilson1b365952016-10-04 21:11:31 +01003150 intel_engine_get_seqno(engine),
Chris Wilsoncb399ea2016-11-01 10:03:16 +00003151 intel_engine_last_submit(engine),
Chris Wilson1b365952016-10-04 21:11:31 +01003152 engine->hangcheck.seqno,
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02003153 jiffies_to_msecs(jiffies - engine->hangcheck.action_timestamp));
Chris Wilson1b365952016-10-04 21:11:31 +01003154
3155 rcu_read_lock();
3156
3157 seq_printf(m, "\tRequests:\n");
3158
Chris Wilson73cb9702016-10-28 13:58:46 +01003159 rq = list_first_entry(&engine->timeline->requests,
3160 struct drm_i915_gem_request, link);
3161 if (&rq->link != &engine->timeline->requests)
Chris Wilson1b365952016-10-04 21:11:31 +01003162 print_request(m, rq, "\t\tfirst ");
3163
Chris Wilson73cb9702016-10-28 13:58:46 +01003164 rq = list_last_entry(&engine->timeline->requests,
3165 struct drm_i915_gem_request, link);
3166 if (&rq->link != &engine->timeline->requests)
Chris Wilson1b365952016-10-04 21:11:31 +01003167 print_request(m, rq, "\t\tlast ");
3168
3169 rq = i915_gem_find_active_request(engine);
3170 if (rq) {
3171 print_request(m, rq, "\t\tactive ");
3172 seq_printf(m,
3173 "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
3174 rq->head, rq->postfix, rq->tail,
3175 rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
3176 rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
3177 }
3178
3179 seq_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
3180 I915_READ(RING_START(engine->mmio_base)),
3181 rq ? i915_ggtt_offset(rq->ring->vma) : 0);
3182 seq_printf(m, "\tRING_HEAD: 0x%08x [0x%08x]\n",
3183 I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
3184 rq ? rq->ring->head : 0);
3185 seq_printf(m, "\tRING_TAIL: 0x%08x [0x%08x]\n",
3186 I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
3187 rq ? rq->ring->tail : 0);
3188 seq_printf(m, "\tRING_CTL: 0x%08x [%s]\n",
3189 I915_READ(RING_CTL(engine->mmio_base)),
3190 I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? "waiting" : "");
3191
3192 rcu_read_unlock();
3193
3194 addr = intel_engine_get_active_head(engine);
3195 seq_printf(m, "\tACTHD: 0x%08x_%08x\n",
3196 upper_32_bits(addr), lower_32_bits(addr));
3197 addr = intel_engine_get_last_batch_head(engine);
3198 seq_printf(m, "\tBBADDR: 0x%08x_%08x\n",
3199 upper_32_bits(addr), lower_32_bits(addr));
3200
3201 if (i915.enable_execlists) {
3202 u32 ptr, read, write;
Chris Wilson20311bd2016-11-14 20:41:03 +00003203 struct rb_node *rb;
Chris Wilson1b365952016-10-04 21:11:31 +01003204
3205 seq_printf(m, "\tExeclist status: 0x%08x %08x\n",
3206 I915_READ(RING_EXECLIST_STATUS_LO(engine)),
3207 I915_READ(RING_EXECLIST_STATUS_HI(engine)));
3208
3209 ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
3210 read = GEN8_CSB_READ_PTR(ptr);
3211 write = GEN8_CSB_WRITE_PTR(ptr);
3212 seq_printf(m, "\tExeclist CSB read %d, write %d\n",
3213 read, write);
3214 if (read >= GEN8_CSB_ENTRIES)
3215 read = 0;
3216 if (write >= GEN8_CSB_ENTRIES)
3217 write = 0;
3218 if (read > write)
3219 write += GEN8_CSB_ENTRIES;
3220 while (read < write) {
3221 unsigned int idx = ++read % GEN8_CSB_ENTRIES;
3222
3223 seq_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n",
3224 idx,
3225 I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
3226 I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)));
3227 }
3228
3229 rcu_read_lock();
3230 rq = READ_ONCE(engine->execlist_port[0].request);
3231 if (rq)
3232 print_request(m, rq, "\t\tELSP[0] ");
3233 else
3234 seq_printf(m, "\t\tELSP[0] idle\n");
3235 rq = READ_ONCE(engine->execlist_port[1].request);
3236 if (rq)
3237 print_request(m, rq, "\t\tELSP[1] ");
3238 else
3239 seq_printf(m, "\t\tELSP[1] idle\n");
3240 rcu_read_unlock();
Chris Wilsonc8247c02016-10-27 01:03:43 +01003241
Chris Wilson663f71e2016-11-14 20:41:00 +00003242 spin_lock_irq(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +00003243 for (rb = engine->execlist_first; rb; rb = rb_next(rb)) {
3244 rq = rb_entry(rb, typeof(*rq), priotree.node);
Chris Wilsonc8247c02016-10-27 01:03:43 +01003245 print_request(m, rq, "\t\tQ ");
3246 }
Chris Wilson663f71e2016-11-14 20:41:00 +00003247 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003248 } else if (INTEL_GEN(dev_priv) > 6) {
3249 seq_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
3250 I915_READ(RING_PP_DIR_BASE(engine)));
3251 seq_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
3252 I915_READ(RING_PP_DIR_BASE_READ(engine)));
3253 seq_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
3254 I915_READ(RING_PP_DIR_DCLV(engine)));
3255 }
3256
Chris Wilsonf6168e32016-10-28 13:58:55 +01003257 spin_lock_irq(&b->lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003258 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
3259 struct intel_wait *w = container_of(rb, typeof(*w), node);
3260
3261 seq_printf(m, "\t%s [%d] waiting for %x\n",
3262 w->tsk->comm, w->tsk->pid, w->seqno);
3263 }
Chris Wilsonf6168e32016-10-28 13:58:55 +01003264 spin_unlock_irq(&b->lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003265
3266 seq_puts(m, "\n");
3267 }
3268
Chris Wilson9c870d02016-10-24 13:42:15 +01003269 intel_runtime_pm_put(dev_priv);
3270
Chris Wilson1b365952016-10-04 21:11:31 +01003271 return 0;
3272}
3273
Ben Widawskye04934c2014-06-30 09:53:42 -07003274static int i915_semaphore_status(struct seq_file *m, void *unused)
3275{
David Weinehall36cdd012016-08-22 13:59:31 +03003276 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3277 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003278 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003279 int num_rings = INTEL_INFO(dev_priv)->num_rings;
Dave Gordonc3232b12016-03-23 18:19:53 +00003280 enum intel_engine_id id;
3281 int j, ret;
Ben Widawskye04934c2014-06-30 09:53:42 -07003282
Chris Wilson39df9192016-07-20 13:31:57 +01003283 if (!i915.semaphores) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003284 seq_puts(m, "Semaphores are disabled\n");
3285 return 0;
3286 }
3287
3288 ret = mutex_lock_interruptible(&dev->struct_mutex);
3289 if (ret)
3290 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03003291 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003292
David Weinehall36cdd012016-08-22 13:59:31 +03003293 if (IS_BROADWELL(dev_priv)) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003294 struct page *page;
3295 uint64_t *seqno;
3296
Chris Wilson51d545d2016-08-15 10:49:02 +01003297 page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
Ben Widawskye04934c2014-06-30 09:53:42 -07003298
3299 seqno = (uint64_t *)kmap_atomic(page);
Akash Goel3b3f1652016-10-13 22:44:48 +05303300 for_each_engine(engine, dev_priv, id) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003301 uint64_t offset;
3302
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003303 seq_printf(m, "%s\n", engine->name);
Ben Widawskye04934c2014-06-30 09:53:42 -07003304
3305 seq_puts(m, " Last signal:");
3306 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003307 offset = id * I915_NUM_ENGINES + j;
Ben Widawskye04934c2014-06-30 09:53:42 -07003308 seq_printf(m, "0x%08llx (0x%02llx) ",
3309 seqno[offset], offset * 8);
3310 }
3311 seq_putc(m, '\n');
3312
3313 seq_puts(m, " Last wait: ");
3314 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003315 offset = id + (j * I915_NUM_ENGINES);
Ben Widawskye04934c2014-06-30 09:53:42 -07003316 seq_printf(m, "0x%08llx (0x%02llx) ",
3317 seqno[offset], offset * 8);
3318 }
3319 seq_putc(m, '\n');
3320
3321 }
3322 kunmap_atomic(seqno);
3323 } else {
3324 seq_puts(m, " Last signal:");
Akash Goel3b3f1652016-10-13 22:44:48 +05303325 for_each_engine(engine, dev_priv, id)
Ben Widawskye04934c2014-06-30 09:53:42 -07003326 for (j = 0; j < num_rings; j++)
3327 seq_printf(m, "0x%08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003328 I915_READ(engine->semaphore.mbox.signal[j]));
Ben Widawskye04934c2014-06-30 09:53:42 -07003329 seq_putc(m, '\n');
3330 }
3331
Paulo Zanoni03872062014-07-09 14:31:57 -03003332 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003333 mutex_unlock(&dev->struct_mutex);
3334 return 0;
3335}
3336
Daniel Vetter728e29d2014-06-25 22:01:53 +03003337static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3338{
David Weinehall36cdd012016-08-22 13:59:31 +03003339 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3340 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter728e29d2014-06-25 22:01:53 +03003341 int i;
3342
3343 drm_modeset_lock_all(dev);
3344 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3345 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3346
3347 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +01003348 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3349 pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003350 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003351 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3352 seq_printf(m, " dpll_md: 0x%08x\n",
3353 pll->config.hw_state.dpll_md);
3354 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3355 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3356 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003357 }
3358 drm_modeset_unlock_all(dev);
3359
3360 return 0;
3361}
3362
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003363static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003364{
3365 int i;
3366 int ret;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003367 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003368 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3369 struct drm_device *dev = &dev_priv->drm;
Arun Siluvery33136b02016-01-21 21:43:47 +00003370 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Dave Gordonc3232b12016-03-23 18:19:53 +00003371 enum intel_engine_id id;
Arun Siluvery888b5992014-08-26 14:44:51 +01003372
Arun Siluvery888b5992014-08-26 14:44:51 +01003373 ret = mutex_lock_interruptible(&dev->struct_mutex);
3374 if (ret)
3375 return ret;
3376
3377 intel_runtime_pm_get(dev_priv);
3378
Arun Siluvery33136b02016-01-21 21:43:47 +00003379 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
Akash Goel3b3f1652016-10-13 22:44:48 +05303380 for_each_engine(engine, dev_priv, id)
Arun Siluvery33136b02016-01-21 21:43:47 +00003381 seq_printf(m, "HW whitelist count for %s: %d\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003382 engine->name, workarounds->hw_whitelist_count[id]);
Arun Siluvery33136b02016-01-21 21:43:47 +00003383 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003384 i915_reg_t addr;
3385 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003386 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003387
Arun Siluvery33136b02016-01-21 21:43:47 +00003388 addr = workarounds->reg[i].addr;
3389 mask = workarounds->reg[i].mask;
3390 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003391 read = I915_READ(addr);
3392 ok = (value & mask) == (read & mask);
3393 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003394 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003395 }
3396
3397 intel_runtime_pm_put(dev_priv);
3398 mutex_unlock(&dev->struct_mutex);
3399
3400 return 0;
3401}
3402
Damien Lespiauc5511e42014-11-04 17:06:51 +00003403static int i915_ddb_info(struct seq_file *m, void *unused)
3404{
David Weinehall36cdd012016-08-22 13:59:31 +03003405 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3406 struct drm_device *dev = &dev_priv->drm;
Damien Lespiauc5511e42014-11-04 17:06:51 +00003407 struct skl_ddb_allocation *ddb;
3408 struct skl_ddb_entry *entry;
3409 enum pipe pipe;
3410 int plane;
3411
David Weinehall36cdd012016-08-22 13:59:31 +03003412 if (INTEL_GEN(dev_priv) < 9)
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003413 return 0;
3414
Damien Lespiauc5511e42014-11-04 17:06:51 +00003415 drm_modeset_lock_all(dev);
3416
3417 ddb = &dev_priv->wm.skl_hw.ddb;
3418
3419 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3420
3421 for_each_pipe(dev_priv, pipe) {
3422 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3423
Matt Roper8b364b42016-10-26 15:51:28 -07003424 for_each_universal_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003425 entry = &ddb->plane[pipe][plane];
3426 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3427 entry->start, entry->end,
3428 skl_ddb_entry_size(entry));
3429 }
3430
Matt Roper4969d332015-09-24 15:53:10 -07003431 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003432 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3433 entry->end, skl_ddb_entry_size(entry));
3434 }
3435
3436 drm_modeset_unlock_all(dev);
3437
3438 return 0;
3439}
3440
Vandana Kannana54746e2015-03-03 20:53:10 +05303441static void drrs_status_per_crtc(struct seq_file *m,
David Weinehall36cdd012016-08-22 13:59:31 +03003442 struct drm_device *dev,
3443 struct intel_crtc *intel_crtc)
Vandana Kannana54746e2015-03-03 20:53:10 +05303444{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003445 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303446 struct i915_drrs *drrs = &dev_priv->drrs;
3447 int vrefresh = 0;
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003448 struct drm_connector *connector;
Vandana Kannana54746e2015-03-03 20:53:10 +05303449
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003450 drm_for_each_connector(connector, dev) {
3451 if (connector->state->crtc != &intel_crtc->base)
3452 continue;
3453
3454 seq_printf(m, "%s:\n", connector->name);
Vandana Kannana54746e2015-03-03 20:53:10 +05303455 }
3456
3457 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3458 seq_puts(m, "\tVBT: DRRS_type: Static");
3459 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3460 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3461 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3462 seq_puts(m, "\tVBT: DRRS_type: None");
3463 else
3464 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3465
3466 seq_puts(m, "\n\n");
3467
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003468 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303469 struct intel_panel *panel;
3470
3471 mutex_lock(&drrs->mutex);
3472 /* DRRS Supported */
3473 seq_puts(m, "\tDRRS Supported: Yes\n");
3474
3475 /* disable_drrs() will make drrs->dp NULL */
3476 if (!drrs->dp) {
3477 seq_puts(m, "Idleness DRRS: Disabled");
3478 mutex_unlock(&drrs->mutex);
3479 return;
3480 }
3481
3482 panel = &drrs->dp->attached_connector->panel;
3483 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3484 drrs->busy_frontbuffer_bits);
3485
3486 seq_puts(m, "\n\t\t");
3487 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3488 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3489 vrefresh = panel->fixed_mode->vrefresh;
3490 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3491 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3492 vrefresh = panel->downclock_mode->vrefresh;
3493 } else {
3494 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3495 drrs->refresh_rate_type);
3496 mutex_unlock(&drrs->mutex);
3497 return;
3498 }
3499 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3500
3501 seq_puts(m, "\n\t\t");
3502 mutex_unlock(&drrs->mutex);
3503 } else {
3504 /* DRRS not supported. Print the VBT parameter*/
3505 seq_puts(m, "\tDRRS Supported : No");
3506 }
3507 seq_puts(m, "\n");
3508}
3509
3510static int i915_drrs_status(struct seq_file *m, void *unused)
3511{
David Weinehall36cdd012016-08-22 13:59:31 +03003512 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3513 struct drm_device *dev = &dev_priv->drm;
Vandana Kannana54746e2015-03-03 20:53:10 +05303514 struct intel_crtc *intel_crtc;
3515 int active_crtc_cnt = 0;
3516
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003517 drm_modeset_lock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303518 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003519 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303520 active_crtc_cnt++;
3521 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3522
3523 drrs_status_per_crtc(m, dev, intel_crtc);
3524 }
Vandana Kannana54746e2015-03-03 20:53:10 +05303525 }
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003526 drm_modeset_unlock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303527
3528 if (!active_crtc_cnt)
3529 seq_puts(m, "No active crtc found\n");
3530
3531 return 0;
3532}
3533
Damien Lespiau07144422013-10-15 18:55:40 +01003534struct pipe_crc_info {
3535 const char *name;
David Weinehall36cdd012016-08-22 13:59:31 +03003536 struct drm_i915_private *dev_priv;
Damien Lespiau07144422013-10-15 18:55:40 +01003537 enum pipe pipe;
3538};
3539
Dave Airlie11bed952014-05-12 15:22:27 +10003540static int i915_dp_mst_info(struct seq_file *m, void *unused)
3541{
David Weinehall36cdd012016-08-22 13:59:31 +03003542 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3543 struct drm_device *dev = &dev_priv->drm;
Dave Airlie11bed952014-05-12 15:22:27 +10003544 struct intel_encoder *intel_encoder;
3545 struct intel_digital_port *intel_dig_port;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003546 struct drm_connector *connector;
3547
Dave Airlie11bed952014-05-12 15:22:27 +10003548 drm_modeset_lock_all(dev);
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003549 drm_for_each_connector(connector, dev) {
3550 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
Dave Airlie11bed952014-05-12 15:22:27 +10003551 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003552
3553 intel_encoder = intel_attached_encoder(connector);
3554 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3555 continue;
3556
3557 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlie11bed952014-05-12 15:22:27 +10003558 if (!intel_dig_port->dp.can_mst)
3559 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003560
Jim Bride40ae80c2016-04-14 10:18:37 -07003561 seq_printf(m, "MST Source Port %c\n",
3562 port_name(intel_dig_port->port));
Dave Airlie11bed952014-05-12 15:22:27 +10003563 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3564 }
3565 drm_modeset_unlock_all(dev);
3566 return 0;
3567}
3568
Damien Lespiau07144422013-10-15 18:55:40 +01003569static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003570{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003571 struct pipe_crc_info *info = inode->i_private;
David Weinehall36cdd012016-08-22 13:59:31 +03003572 struct drm_i915_private *dev_priv = info->dev_priv;
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003573 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3574
David Weinehall36cdd012016-08-22 13:59:31 +03003575 if (info->pipe >= INTEL_INFO(dev_priv)->num_pipes)
Daniel Vetter7eb1c492013-11-14 11:30:43 +01003576 return -ENODEV;
3577
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003578 spin_lock_irq(&pipe_crc->lock);
3579
3580 if (pipe_crc->opened) {
3581 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003582 return -EBUSY; /* already open */
3583 }
3584
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003585 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01003586 filep->private_data = inode->i_private;
3587
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003588 spin_unlock_irq(&pipe_crc->lock);
3589
Damien Lespiau07144422013-10-15 18:55:40 +01003590 return 0;
3591}
3592
3593static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3594{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003595 struct pipe_crc_info *info = inode->i_private;
David Weinehall36cdd012016-08-22 13:59:31 +03003596 struct drm_i915_private *dev_priv = info->dev_priv;
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003597 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3598
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003599 spin_lock_irq(&pipe_crc->lock);
3600 pipe_crc->opened = false;
3601 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003602
Damien Lespiau07144422013-10-15 18:55:40 +01003603 return 0;
3604}
3605
3606/* (6 fields, 8 chars each, space separated (5) + '\n') */
3607#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3608/* account for \'0' */
3609#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3610
3611static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3612{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003613 assert_spin_locked(&pipe_crc->lock);
3614 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3615 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01003616}
Shuang He8bf1e9f2013-10-15 18:55:27 +01003617
Damien Lespiau07144422013-10-15 18:55:40 +01003618static ssize_t
3619i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3620 loff_t *pos)
3621{
3622 struct pipe_crc_info *info = filep->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003623 struct drm_i915_private *dev_priv = info->dev_priv;
Damien Lespiau07144422013-10-15 18:55:40 +01003624 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3625 char buf[PIPE_CRC_BUFFER_LEN];
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003626 int n_entries;
Damien Lespiau07144422013-10-15 18:55:40 +01003627 ssize_t bytes_read;
3628
3629 /*
3630 * Don't allow user space to provide buffers not big enough to hold
3631 * a line of data.
3632 */
3633 if (count < PIPE_CRC_LINE_LEN)
3634 return -EINVAL;
3635
3636 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3637 return 0;
3638
3639 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003640 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003641 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003642 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01003643
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003644 if (filep->f_flags & O_NONBLOCK) {
3645 spin_unlock_irq(&pipe_crc->lock);
3646 return -EAGAIN;
3647 }
3648
3649 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3650 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3651 if (ret) {
3652 spin_unlock_irq(&pipe_crc->lock);
3653 return ret;
3654 }
Damien Lespiau07144422013-10-15 18:55:40 +01003655 }
3656
3657 /* We now have one or more entries to read */
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003658 n_entries = count / PIPE_CRC_LINE_LEN;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003659
Damien Lespiau07144422013-10-15 18:55:40 +01003660 bytes_read = 0;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003661 while (n_entries > 0) {
3662 struct intel_pipe_crc_entry *entry =
3663 &pipe_crc->entries[pipe_crc->tail];
Damien Lespiau07144422013-10-15 18:55:40 +01003664
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003665 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3666 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3667 break;
3668
3669 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3670 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3671
Damien Lespiau07144422013-10-15 18:55:40 +01003672 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3673 "%8u %8x %8x %8x %8x %8x\n",
3674 entry->frame, entry->crc[0],
3675 entry->crc[1], entry->crc[2],
3676 entry->crc[3], entry->crc[4]);
3677
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003678 spin_unlock_irq(&pipe_crc->lock);
3679
Rodrigo Vivi4e9121e2016-08-03 08:22:57 -07003680 if (copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN))
Damien Lespiau07144422013-10-15 18:55:40 +01003681 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01003682
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003683 user_buf += PIPE_CRC_LINE_LEN;
3684 n_entries--;
Shuang He8bf1e9f2013-10-15 18:55:27 +01003685
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003686 spin_lock_irq(&pipe_crc->lock);
3687 }
3688
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003689 spin_unlock_irq(&pipe_crc->lock);
3690
Damien Lespiau07144422013-10-15 18:55:40 +01003691 return bytes_read;
3692}
3693
3694static const struct file_operations i915_pipe_crc_fops = {
3695 .owner = THIS_MODULE,
3696 .open = i915_pipe_crc_open,
3697 .read = i915_pipe_crc_read,
3698 .release = i915_pipe_crc_release,
3699};
3700
3701static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3702 {
3703 .name = "i915_pipe_A_crc",
3704 .pipe = PIPE_A,
3705 },
3706 {
3707 .name = "i915_pipe_B_crc",
3708 .pipe = PIPE_B,
3709 },
3710 {
3711 .name = "i915_pipe_C_crc",
3712 .pipe = PIPE_C,
3713 },
3714};
3715
3716static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3717 enum pipe pipe)
3718{
David Weinehall36cdd012016-08-22 13:59:31 +03003719 struct drm_i915_private *dev_priv = to_i915(minor->dev);
Damien Lespiau07144422013-10-15 18:55:40 +01003720 struct dentry *ent;
3721 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3722
David Weinehall36cdd012016-08-22 13:59:31 +03003723 info->dev_priv = dev_priv;
Damien Lespiau07144422013-10-15 18:55:40 +01003724 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3725 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003726 if (!ent)
3727 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01003728
3729 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01003730}
3731
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003732static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003733 "none",
3734 "plane1",
3735 "plane2",
3736 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003737 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02003738 "TV",
3739 "DP-B",
3740 "DP-C",
3741 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01003742 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02003743};
3744
3745static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3746{
3747 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3748 return pipe_crc_sources[source];
3749}
3750
Damien Lespiaubd9db022013-10-15 18:55:36 +01003751static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02003752{
David Weinehall36cdd012016-08-22 13:59:31 +03003753 struct drm_i915_private *dev_priv = m->private;
Daniel Vetter926321d2013-10-16 13:30:34 +02003754 int i;
3755
3756 for (i = 0; i < I915_MAX_PIPES; i++)
3757 seq_printf(m, "%c %s\n", pipe_name(i),
3758 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3759
3760 return 0;
3761}
3762
Damien Lespiaubd9db022013-10-15 18:55:36 +01003763static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02003764{
David Weinehall36cdd012016-08-22 13:59:31 +03003765 return single_open(file, display_crc_ctl_show, inode->i_private);
Daniel Vetter926321d2013-10-16 13:30:34 +02003766}
3767
Daniel Vetter46a19182013-11-01 10:50:20 +01003768static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02003769 uint32_t *val)
3770{
Daniel Vetter46a19182013-11-01 10:50:20 +01003771 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3772 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3773
3774 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02003775 case INTEL_PIPE_CRC_SOURCE_PIPE:
3776 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3777 break;
3778 case INTEL_PIPE_CRC_SOURCE_NONE:
3779 *val = 0;
3780 break;
3781 default:
3782 return -EINVAL;
3783 }
3784
3785 return 0;
3786}
3787
David Weinehall36cdd012016-08-22 13:59:31 +03003788static int i9xx_pipe_crc_auto_source(struct drm_i915_private *dev_priv,
3789 enum pipe pipe,
Daniel Vetter46a19182013-11-01 10:50:20 +01003790 enum intel_pipe_crc_source *source)
3791{
David Weinehall36cdd012016-08-22 13:59:31 +03003792 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter46a19182013-11-01 10:50:20 +01003793 struct intel_encoder *encoder;
3794 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01003795 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01003796 int ret = 0;
3797
3798 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3799
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003800 drm_modeset_lock_all(dev);
Damien Lespiaub2784e12014-08-05 11:29:37 +01003801 for_each_intel_encoder(dev, encoder) {
Daniel Vetter46a19182013-11-01 10:50:20 +01003802 if (!encoder->base.crtc)
3803 continue;
3804
3805 crtc = to_intel_crtc(encoder->base.crtc);
3806
3807 if (crtc->pipe != pipe)
3808 continue;
3809
3810 switch (encoder->type) {
3811 case INTEL_OUTPUT_TVOUT:
3812 *source = INTEL_PIPE_CRC_SOURCE_TV;
3813 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +03003814 case INTEL_OUTPUT_DP:
Daniel Vetter46a19182013-11-01 10:50:20 +01003815 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01003816 dig_port = enc_to_dig_port(&encoder->base);
3817 switch (dig_port->port) {
3818 case PORT_B:
3819 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3820 break;
3821 case PORT_C:
3822 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3823 break;
3824 case PORT_D:
3825 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3826 break;
3827 default:
3828 WARN(1, "nonexisting DP port %c\n",
3829 port_name(dig_port->port));
3830 break;
3831 }
Daniel Vetter46a19182013-11-01 10:50:20 +01003832 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02003833 default:
3834 break;
Daniel Vetter46a19182013-11-01 10:50:20 +01003835 }
3836 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003837 drm_modeset_unlock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01003838
3839 return ret;
3840}
3841
David Weinehall36cdd012016-08-22 13:59:31 +03003842static int vlv_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
Daniel Vetter46a19182013-11-01 10:50:20 +01003843 enum pipe pipe,
3844 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02003845 uint32_t *val)
3846{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003847 bool need_stable_symbols = false;
3848
Daniel Vetter46a19182013-11-01 10:50:20 +01003849 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
David Weinehall36cdd012016-08-22 13:59:31 +03003850 int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
Daniel Vetter46a19182013-11-01 10:50:20 +01003851 if (ret)
3852 return ret;
3853 }
3854
3855 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02003856 case INTEL_PIPE_CRC_SOURCE_PIPE:
3857 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3858 break;
3859 case INTEL_PIPE_CRC_SOURCE_DP_B:
3860 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003861 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003862 break;
3863 case INTEL_PIPE_CRC_SOURCE_DP_C:
3864 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003865 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003866 break;
Ville Syrjälä2be57922014-12-09 21:28:29 +02003867 case INTEL_PIPE_CRC_SOURCE_DP_D:
David Weinehall36cdd012016-08-22 13:59:31 +03003868 if (!IS_CHERRYVIEW(dev_priv))
Ville Syrjälä2be57922014-12-09 21:28:29 +02003869 return -EINVAL;
3870 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3871 need_stable_symbols = true;
3872 break;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003873 case INTEL_PIPE_CRC_SOURCE_NONE:
3874 *val = 0;
3875 break;
3876 default:
3877 return -EINVAL;
3878 }
3879
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003880 /*
3881 * When the pipe CRC tap point is after the transcoders we need
3882 * to tweak symbol-level features to produce a deterministic series of
3883 * symbols for a given frame. We need to reset those features only once
3884 * a frame (instead of every nth symbol):
3885 * - DC-balance: used to ensure a better clock recovery from the data
3886 * link (SDVO)
3887 * - DisplayPort scrambling: used for EMI reduction
3888 */
3889 if (need_stable_symbols) {
3890 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3891
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003892 tmp |= DC_BALANCE_RESET_VLV;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003893 switch (pipe) {
3894 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003895 tmp |= PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003896 break;
3897 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003898 tmp |= PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003899 break;
3900 case PIPE_C:
3901 tmp |= PIPE_C_SCRAMBLE_RESET;
3902 break;
3903 default:
3904 return -EINVAL;
3905 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003906 I915_WRITE(PORT_DFT2_G4X, tmp);
3907 }
3908
Daniel Vetter7ac01292013-10-18 16:37:06 +02003909 return 0;
3910}
3911
David Weinehall36cdd012016-08-22 13:59:31 +03003912static int i9xx_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
Daniel Vetter46a19182013-11-01 10:50:20 +01003913 enum pipe pipe,
3914 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003915 uint32_t *val)
3916{
Daniel Vetter84093602013-11-01 10:50:21 +01003917 bool need_stable_symbols = false;
3918
Daniel Vetter46a19182013-11-01 10:50:20 +01003919 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
David Weinehall36cdd012016-08-22 13:59:31 +03003920 int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
Daniel Vetter46a19182013-11-01 10:50:20 +01003921 if (ret)
3922 return ret;
3923 }
3924
3925 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003926 case INTEL_PIPE_CRC_SOURCE_PIPE:
3927 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3928 break;
3929 case INTEL_PIPE_CRC_SOURCE_TV:
David Weinehall36cdd012016-08-22 13:59:31 +03003930 if (!SUPPORTS_TV(dev_priv))
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003931 return -EINVAL;
3932 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3933 break;
3934 case INTEL_PIPE_CRC_SOURCE_DP_B:
David Weinehall36cdd012016-08-22 13:59:31 +03003935 if (!IS_G4X(dev_priv))
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003936 return -EINVAL;
3937 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003938 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003939 break;
3940 case INTEL_PIPE_CRC_SOURCE_DP_C:
David Weinehall36cdd012016-08-22 13:59:31 +03003941 if (!IS_G4X(dev_priv))
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003942 return -EINVAL;
3943 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003944 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003945 break;
3946 case INTEL_PIPE_CRC_SOURCE_DP_D:
David Weinehall36cdd012016-08-22 13:59:31 +03003947 if (!IS_G4X(dev_priv))
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003948 return -EINVAL;
3949 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003950 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003951 break;
3952 case INTEL_PIPE_CRC_SOURCE_NONE:
3953 *val = 0;
3954 break;
3955 default:
3956 return -EINVAL;
3957 }
3958
Daniel Vetter84093602013-11-01 10:50:21 +01003959 /*
3960 * When the pipe CRC tap point is after the transcoders we need
3961 * to tweak symbol-level features to produce a deterministic series of
3962 * symbols for a given frame. We need to reset those features only once
3963 * a frame (instead of every nth symbol):
3964 * - DC-balance: used to ensure a better clock recovery from the data
3965 * link (SDVO)
3966 * - DisplayPort scrambling: used for EMI reduction
3967 */
3968 if (need_stable_symbols) {
3969 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3970
David Weinehall36cdd012016-08-22 13:59:31 +03003971 WARN_ON(!IS_G4X(dev_priv));
Daniel Vetter84093602013-11-01 10:50:21 +01003972
3973 I915_WRITE(PORT_DFT_I9XX,
3974 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3975
3976 if (pipe == PIPE_A)
3977 tmp |= PIPE_A_SCRAMBLE_RESET;
3978 else
3979 tmp |= PIPE_B_SCRAMBLE_RESET;
3980
3981 I915_WRITE(PORT_DFT2_G4X, tmp);
3982 }
3983
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003984 return 0;
3985}
3986
David Weinehall36cdd012016-08-22 13:59:31 +03003987static void vlv_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003988 enum pipe pipe)
3989{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003990 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3991
Ville Syrjäläeb736672014-12-09 21:28:28 +02003992 switch (pipe) {
3993 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003994 tmp &= ~PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003995 break;
3996 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003997 tmp &= ~PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003998 break;
3999 case PIPE_C:
4000 tmp &= ~PIPE_C_SCRAMBLE_RESET;
4001 break;
4002 default:
4003 return;
4004 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01004005 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
4006 tmp &= ~DC_BALANCE_RESET_VLV;
4007 I915_WRITE(PORT_DFT2_G4X, tmp);
4008
4009}
4010
David Weinehall36cdd012016-08-22 13:59:31 +03004011static void g4x_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
Daniel Vetter84093602013-11-01 10:50:21 +01004012 enum pipe pipe)
4013{
Daniel Vetter84093602013-11-01 10:50:21 +01004014 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
4015
4016 if (pipe == PIPE_A)
4017 tmp &= ~PIPE_A_SCRAMBLE_RESET;
4018 else
4019 tmp &= ~PIPE_B_SCRAMBLE_RESET;
4020 I915_WRITE(PORT_DFT2_G4X, tmp);
4021
4022 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
4023 I915_WRITE(PORT_DFT_I9XX,
4024 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
4025 }
4026}
4027
Daniel Vetter46a19182013-11-01 10:50:20 +01004028static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004029 uint32_t *val)
4030{
Daniel Vetter46a19182013-11-01 10:50:20 +01004031 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
4032 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
4033
4034 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004035 case INTEL_PIPE_CRC_SOURCE_PLANE1:
4036 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
4037 break;
4038 case INTEL_PIPE_CRC_SOURCE_PLANE2:
4039 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
4040 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004041 case INTEL_PIPE_CRC_SOURCE_PIPE:
4042 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
4043 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02004044 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004045 *val = 0;
4046 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02004047 default:
4048 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004049 }
4050
4051 return 0;
4052}
4053
David Weinehall36cdd012016-08-22 13:59:31 +03004054static void hsw_trans_edp_pipe_A_crc_wa(struct drm_i915_private *dev_priv,
4055 bool enable)
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004056{
David Weinehall36cdd012016-08-22 13:59:31 +03004057 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +02004058 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_A);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004059 struct intel_crtc_state *pipe_config;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004060 struct drm_atomic_state *state;
4061 int ret = 0;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004062
4063 drm_modeset_lock_all(dev);
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004064 state = drm_atomic_state_alloc(dev);
4065 if (!state) {
4066 ret = -ENOMEM;
4067 goto out;
4068 }
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004069
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004070 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
4071 pipe_config = intel_atomic_get_crtc_state(state, crtc);
4072 if (IS_ERR(pipe_config)) {
4073 ret = PTR_ERR(pipe_config);
4074 goto out;
4075 }
4076
4077 pipe_config->pch_pfit.force_thru = enable;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004078 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004079 pipe_config->pch_pfit.enabled != enable)
4080 pipe_config->base.connectors_changed = true;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02004081
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004082 ret = drm_atomic_commit(state);
4083out:
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004084 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
Chris Wilson08536952016-10-14 13:18:18 +01004085 drm_modeset_unlock_all(dev);
4086 drm_atomic_state_put(state);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004087}
4088
David Weinehall36cdd012016-08-22 13:59:31 +03004089static int ivb_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004090 enum pipe pipe,
4091 enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004092 uint32_t *val)
4093{
Daniel Vetter46a19182013-11-01 10:50:20 +01004094 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
4095 *source = INTEL_PIPE_CRC_SOURCE_PF;
4096
4097 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004098 case INTEL_PIPE_CRC_SOURCE_PLANE1:
4099 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
4100 break;
4101 case INTEL_PIPE_CRC_SOURCE_PLANE2:
4102 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
4103 break;
4104 case INTEL_PIPE_CRC_SOURCE_PF:
David Weinehall36cdd012016-08-22 13:59:31 +03004105 if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
4106 hsw_trans_edp_pipe_A_crc_wa(dev_priv, true);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004107
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004108 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
4109 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02004110 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004111 *val = 0;
4112 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02004113 default:
4114 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004115 }
4116
4117 return 0;
4118}
4119
David Weinehall36cdd012016-08-22 13:59:31 +03004120static int pipe_crc_set_source(struct drm_i915_private *dev_priv,
4121 enum pipe pipe,
Daniel Vetter926321d2013-10-16 13:30:34 +02004122 enum intel_pipe_crc_source source)
4123{
Damien Lespiaucc3da172013-10-15 18:55:31 +01004124 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02004125 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Imre Deake1296492016-02-12 18:55:17 +02004126 enum intel_display_power_domain power_domain;
Borislav Petkov432f3342013-11-21 16:49:46 +01004127 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004128 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02004129
Damien Lespiaucc3da172013-10-15 18:55:31 +01004130 if (pipe_crc->source == source)
4131 return 0;
4132
Damien Lespiauae676fc2013-10-15 18:55:32 +01004133 /* forbid changing the source without going back to 'none' */
4134 if (pipe_crc->source && source)
4135 return -EINVAL;
4136
Imre Deake1296492016-02-12 18:55:17 +02004137 power_domain = POWER_DOMAIN_PIPE(pipe);
4138 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Daniel Vetter9d8b0582014-11-25 14:00:40 +01004139 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4140 return -EIO;
4141 }
4142
David Weinehall36cdd012016-08-22 13:59:31 +03004143 if (IS_GEN2(dev_priv))
Daniel Vetter46a19182013-11-01 10:50:20 +01004144 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
David Weinehall36cdd012016-08-22 13:59:31 +03004145 else if (INTEL_GEN(dev_priv) < 5)
4146 ret = i9xx_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
4147 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4148 ret = vlv_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
4149 else if (IS_GEN5(dev_priv) || IS_GEN6(dev_priv))
Daniel Vetter46a19182013-11-01 10:50:20 +01004150 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004151 else
David Weinehall36cdd012016-08-22 13:59:31 +03004152 ret = ivb_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004153
4154 if (ret != 0)
Imre Deake1296492016-02-12 18:55:17 +02004155 goto out;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004156
Damien Lespiau4b584362013-10-15 18:55:33 +01004157 /* none -> real source transition */
4158 if (source) {
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004159 struct intel_pipe_crc_entry *entries;
4160
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004161 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4162 pipe_name(pipe), pipe_crc_source_name(source));
4163
Ville Syrjälä3cf54b32014-12-09 21:28:31 +02004164 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4165 sizeof(pipe_crc->entries[0]),
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004166 GFP_KERNEL);
Imre Deake1296492016-02-12 18:55:17 +02004167 if (!entries) {
4168 ret = -ENOMEM;
4169 goto out;
4170 }
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004171
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004172 /*
4173 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4174 * enabled and disabled dynamically based on package C states,
4175 * user space can't make reliable use of the CRCs, so let's just
4176 * completely disable it.
4177 */
4178 hsw_disable_ips(crtc);
4179
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004180 spin_lock_irq(&pipe_crc->lock);
Daniel Vetter64387b62014-12-10 11:00:29 +01004181 kfree(pipe_crc->entries);
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004182 pipe_crc->entries = entries;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004183 pipe_crc->head = 0;
4184 pipe_crc->tail = 0;
4185 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01004186 }
4187
Damien Lespiaucc3da172013-10-15 18:55:31 +01004188 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02004189
Daniel Vetter926321d2013-10-16 13:30:34 +02004190 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4191 POSTING_READ(PIPE_CRC_CTL(pipe));
4192
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004193 /* real source -> none transition */
4194 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004195 struct intel_pipe_crc_entry *entries;
Ville Syrjälä98187832016-10-31 22:37:10 +02004196 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
4197 pipe);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004198
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004199 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4200 pipe_name(pipe));
4201
Daniel Vettera33d7102014-06-06 08:22:08 +02004202 drm_modeset_lock(&crtc->base.mutex, NULL);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004203 if (crtc->base.state->active)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004204 intel_wait_for_vblank(dev_priv, pipe);
Daniel Vettera33d7102014-06-06 08:22:08 +02004205 drm_modeset_unlock(&crtc->base.mutex);
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02004206
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004207 spin_lock_irq(&pipe_crc->lock);
4208 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004209 pipe_crc->entries = NULL;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02004210 pipe_crc->head = 0;
4211 pipe_crc->tail = 0;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004212 spin_unlock_irq(&pipe_crc->lock);
4213
4214 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01004215
David Weinehall36cdd012016-08-22 13:59:31 +03004216 if (IS_G4X(dev_priv))
4217 g4x_undo_pipe_scramble_reset(dev_priv, pipe);
4218 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4219 vlv_undo_pipe_scramble_reset(dev_priv, pipe);
4220 else if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
4221 hsw_trans_edp_pipe_A_crc_wa(dev_priv, false);
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004222
4223 hsw_enable_ips(crtc);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004224 }
4225
Imre Deake1296492016-02-12 18:55:17 +02004226 ret = 0;
4227
4228out:
4229 intel_display_power_put(dev_priv, power_domain);
4230
4231 return ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02004232}
4233
4234/*
4235 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004236 * command: wsp* object wsp+ name wsp+ source wsp*
4237 * object: 'pipe'
4238 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02004239 * source: (none | plane1 | plane2 | pf)
4240 * wsp: (#0x20 | #0x9 | #0xA)+
4241 *
4242 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004243 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4244 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02004245 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01004246static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02004247{
4248 int n_words = 0;
4249
4250 while (*buf) {
4251 char *end;
4252
4253 /* skip leading white space */
4254 buf = skip_spaces(buf);
4255 if (!*buf)
4256 break; /* end of buffer */
4257
4258 /* find end of word */
4259 for (end = buf; *end && !isspace(*end); end++)
4260 ;
4261
4262 if (n_words == max_words) {
4263 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4264 max_words);
4265 return -EINVAL; /* ran out of words[] before bytes */
4266 }
4267
4268 if (*end)
4269 *end++ = '\0';
4270 words[n_words++] = buf;
4271 buf = end;
4272 }
4273
4274 return n_words;
4275}
4276
Damien Lespiaub94dec82013-10-15 18:55:35 +01004277enum intel_pipe_crc_object {
4278 PIPE_CRC_OBJECT_PIPE,
4279};
4280
Daniel Vettere8dfcf72013-10-16 11:51:54 +02004281static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004282 "pipe",
4283};
4284
4285static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004286display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01004287{
4288 int i;
4289
4290 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4291 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004292 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004293 return 0;
4294 }
4295
4296 return -EINVAL;
4297}
4298
Damien Lespiaubd9db022013-10-15 18:55:36 +01004299static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02004300{
4301 const char name = buf[0];
4302
4303 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4304 return -EINVAL;
4305
4306 *pipe = name - 'A';
4307
4308 return 0;
4309}
4310
4311static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004312display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02004313{
4314 int i;
4315
4316 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4317 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004318 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02004319 return 0;
4320 }
4321
4322 return -EINVAL;
4323}
4324
David Weinehall36cdd012016-08-22 13:59:31 +03004325static int display_crc_ctl_parse(struct drm_i915_private *dev_priv,
4326 char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02004327{
Damien Lespiaub94dec82013-10-15 18:55:35 +01004328#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02004329 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004330 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02004331 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004332 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02004333 enum intel_pipe_crc_source source;
4334
Damien Lespiaubd9db022013-10-15 18:55:36 +01004335 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01004336 if (n_words != N_WORDS) {
4337 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4338 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02004339 return -EINVAL;
4340 }
4341
Damien Lespiaubd9db022013-10-15 18:55:36 +01004342 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004343 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004344 return -EINVAL;
4345 }
4346
Damien Lespiaubd9db022013-10-15 18:55:36 +01004347 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004348 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
4349 return -EINVAL;
4350 }
4351
Damien Lespiaubd9db022013-10-15 18:55:36 +01004352 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004353 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004354 return -EINVAL;
4355 }
4356
David Weinehall36cdd012016-08-22 13:59:31 +03004357 return pipe_crc_set_source(dev_priv, pipe, source);
Daniel Vetter926321d2013-10-16 13:30:34 +02004358}
4359
Damien Lespiaubd9db022013-10-15 18:55:36 +01004360static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4361 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02004362{
4363 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004364 struct drm_i915_private *dev_priv = m->private;
Daniel Vetter926321d2013-10-16 13:30:34 +02004365 char *tmpbuf;
4366 int ret;
4367
4368 if (len == 0)
4369 return 0;
4370
4371 if (len > PAGE_SIZE - 1) {
4372 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4373 PAGE_SIZE);
4374 return -E2BIG;
4375 }
4376
4377 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4378 if (!tmpbuf)
4379 return -ENOMEM;
4380
4381 if (copy_from_user(tmpbuf, ubuf, len)) {
4382 ret = -EFAULT;
4383 goto out;
4384 }
4385 tmpbuf[len] = '\0';
4386
David Weinehall36cdd012016-08-22 13:59:31 +03004387 ret = display_crc_ctl_parse(dev_priv, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02004388
4389out:
4390 kfree(tmpbuf);
4391 if (ret < 0)
4392 return ret;
4393
4394 *offp += len;
4395 return len;
4396}
4397
Damien Lespiaubd9db022013-10-15 18:55:36 +01004398static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02004399 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004400 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02004401 .read = seq_read,
4402 .llseek = seq_lseek,
4403 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004404 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02004405};
4406
Todd Previteeb3394fa2015-04-18 00:04:19 -07004407static ssize_t i915_displayport_test_active_write(struct file *file,
David Weinehall36cdd012016-08-22 13:59:31 +03004408 const char __user *ubuf,
4409 size_t len, loff_t *offp)
Todd Previteeb3394fa2015-04-18 00:04:19 -07004410{
4411 char *input_buffer;
4412 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004413 struct drm_device *dev;
4414 struct drm_connector *connector;
4415 struct list_head *connector_list;
4416 struct intel_dp *intel_dp;
4417 int val = 0;
4418
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05304419 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004420
Todd Previteeb3394fa2015-04-18 00:04:19 -07004421 connector_list = &dev->mode_config.connector_list;
4422
4423 if (len == 0)
4424 return 0;
4425
4426 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4427 if (!input_buffer)
4428 return -ENOMEM;
4429
4430 if (copy_from_user(input_buffer, ubuf, len)) {
4431 status = -EFAULT;
4432 goto out;
4433 }
4434
4435 input_buffer[len] = '\0';
4436 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4437
4438 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07004439 if (connector->connector_type !=
4440 DRM_MODE_CONNECTOR_DisplayPort)
4441 continue;
4442
Sudip Mukherjeeb8bb08e2015-07-21 17:36:46 +05304443 if (connector->status == connector_status_connected &&
Todd Previteeb3394fa2015-04-18 00:04:19 -07004444 connector->encoder != NULL) {
4445 intel_dp = enc_to_intel_dp(connector->encoder);
4446 status = kstrtoint(input_buffer, 10, &val);
4447 if (status < 0)
4448 goto out;
4449 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4450 /* To prevent erroneous activation of the compliance
4451 * testing code, only accept an actual value of 1 here
4452 */
4453 if (val == 1)
4454 intel_dp->compliance_test_active = 1;
4455 else
4456 intel_dp->compliance_test_active = 0;
4457 }
4458 }
4459out:
4460 kfree(input_buffer);
4461 if (status < 0)
4462 return status;
4463
4464 *offp += len;
4465 return len;
4466}
4467
4468static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4469{
4470 struct drm_device *dev = m->private;
4471 struct drm_connector *connector;
4472 struct list_head *connector_list = &dev->mode_config.connector_list;
4473 struct intel_dp *intel_dp;
4474
Todd Previteeb3394fa2015-04-18 00:04:19 -07004475 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07004476 if (connector->connector_type !=
4477 DRM_MODE_CONNECTOR_DisplayPort)
4478 continue;
4479
4480 if (connector->status == connector_status_connected &&
4481 connector->encoder != NULL) {
4482 intel_dp = enc_to_intel_dp(connector->encoder);
4483 if (intel_dp->compliance_test_active)
4484 seq_puts(m, "1");
4485 else
4486 seq_puts(m, "0");
4487 } else
4488 seq_puts(m, "0");
4489 }
4490
4491 return 0;
4492}
4493
4494static int i915_displayport_test_active_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03004495 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07004496{
David Weinehall36cdd012016-08-22 13:59:31 +03004497 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004498
David Weinehall36cdd012016-08-22 13:59:31 +03004499 return single_open(file, i915_displayport_test_active_show,
4500 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07004501}
4502
4503static const struct file_operations i915_displayport_test_active_fops = {
4504 .owner = THIS_MODULE,
4505 .open = i915_displayport_test_active_open,
4506 .read = seq_read,
4507 .llseek = seq_lseek,
4508 .release = single_release,
4509 .write = i915_displayport_test_active_write
4510};
4511
4512static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4513{
4514 struct drm_device *dev = m->private;
4515 struct drm_connector *connector;
4516 struct list_head *connector_list = &dev->mode_config.connector_list;
4517 struct intel_dp *intel_dp;
4518
Todd Previteeb3394fa2015-04-18 00:04:19 -07004519 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07004520 if (connector->connector_type !=
4521 DRM_MODE_CONNECTOR_DisplayPort)
4522 continue;
4523
4524 if (connector->status == connector_status_connected &&
4525 connector->encoder != NULL) {
4526 intel_dp = enc_to_intel_dp(connector->encoder);
4527 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4528 } else
4529 seq_puts(m, "0");
4530 }
4531
4532 return 0;
4533}
4534static int i915_displayport_test_data_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03004535 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07004536{
David Weinehall36cdd012016-08-22 13:59:31 +03004537 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004538
David Weinehall36cdd012016-08-22 13:59:31 +03004539 return single_open(file, i915_displayport_test_data_show,
4540 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07004541}
4542
4543static const struct file_operations i915_displayport_test_data_fops = {
4544 .owner = THIS_MODULE,
4545 .open = i915_displayport_test_data_open,
4546 .read = seq_read,
4547 .llseek = seq_lseek,
4548 .release = single_release
4549};
4550
4551static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4552{
4553 struct drm_device *dev = m->private;
4554 struct drm_connector *connector;
4555 struct list_head *connector_list = &dev->mode_config.connector_list;
4556 struct intel_dp *intel_dp;
4557
Todd Previteeb3394fa2015-04-18 00:04:19 -07004558 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07004559 if (connector->connector_type !=
4560 DRM_MODE_CONNECTOR_DisplayPort)
4561 continue;
4562
4563 if (connector->status == connector_status_connected &&
4564 connector->encoder != NULL) {
4565 intel_dp = enc_to_intel_dp(connector->encoder);
4566 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4567 } else
4568 seq_puts(m, "0");
4569 }
4570
4571 return 0;
4572}
4573
4574static int i915_displayport_test_type_open(struct inode *inode,
4575 struct file *file)
4576{
David Weinehall36cdd012016-08-22 13:59:31 +03004577 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004578
David Weinehall36cdd012016-08-22 13:59:31 +03004579 return single_open(file, i915_displayport_test_type_show,
4580 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07004581}
4582
4583static const struct file_operations i915_displayport_test_type_fops = {
4584 .owner = THIS_MODULE,
4585 .open = i915_displayport_test_type_open,
4586 .read = seq_read,
4587 .llseek = seq_lseek,
4588 .release = single_release
4589};
4590
Damien Lespiau97e94b22014-11-04 17:06:50 +00004591static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004592{
David Weinehall36cdd012016-08-22 13:59:31 +03004593 struct drm_i915_private *dev_priv = m->private;
4594 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004595 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004596 int num_levels;
4597
David Weinehall36cdd012016-08-22 13:59:31 +03004598 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004599 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03004600 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004601 num_levels = 1;
4602 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004603 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004604
4605 drm_modeset_lock_all(dev);
4606
4607 for (level = 0; level < num_levels; level++) {
4608 unsigned int latency = wm[level];
4609
Damien Lespiau97e94b22014-11-04 17:06:50 +00004610 /*
4611 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03004612 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00004613 */
David Weinehall36cdd012016-08-22 13:59:31 +03004614 if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
4615 IS_CHERRYVIEW(dev_priv))
Damien Lespiau97e94b22014-11-04 17:06:50 +00004616 latency *= 10;
4617 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004618 latency *= 5;
4619
4620 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00004621 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004622 }
4623
4624 drm_modeset_unlock_all(dev);
4625}
4626
4627static int pri_wm_latency_show(struct seq_file *m, void *data)
4628{
David Weinehall36cdd012016-08-22 13:59:31 +03004629 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004630 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004631
David Weinehall36cdd012016-08-22 13:59:31 +03004632 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004633 latencies = dev_priv->wm.skl_latency;
4634 else
David Weinehall36cdd012016-08-22 13:59:31 +03004635 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004636
4637 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004638
4639 return 0;
4640}
4641
4642static int spr_wm_latency_show(struct seq_file *m, void *data)
4643{
David Weinehall36cdd012016-08-22 13:59:31 +03004644 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004645 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004646
David Weinehall36cdd012016-08-22 13:59:31 +03004647 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004648 latencies = dev_priv->wm.skl_latency;
4649 else
David Weinehall36cdd012016-08-22 13:59:31 +03004650 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004651
4652 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004653
4654 return 0;
4655}
4656
4657static int cur_wm_latency_show(struct seq_file *m, void *data)
4658{
David Weinehall36cdd012016-08-22 13:59:31 +03004659 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004660 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004661
David Weinehall36cdd012016-08-22 13:59:31 +03004662 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004663 latencies = dev_priv->wm.skl_latency;
4664 else
David Weinehall36cdd012016-08-22 13:59:31 +03004665 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004666
4667 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004668
4669 return 0;
4670}
4671
4672static int pri_wm_latency_open(struct inode *inode, struct file *file)
4673{
David Weinehall36cdd012016-08-22 13:59:31 +03004674 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004675
David Weinehall36cdd012016-08-22 13:59:31 +03004676 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004677 return -ENODEV;
4678
David Weinehall36cdd012016-08-22 13:59:31 +03004679 return single_open(file, pri_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004680}
4681
4682static int spr_wm_latency_open(struct inode *inode, struct file *file)
4683{
David Weinehall36cdd012016-08-22 13:59:31 +03004684 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004685
David Weinehall36cdd012016-08-22 13:59:31 +03004686 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004687 return -ENODEV;
4688
David Weinehall36cdd012016-08-22 13:59:31 +03004689 return single_open(file, spr_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004690}
4691
4692static int cur_wm_latency_open(struct inode *inode, struct file *file)
4693{
David Weinehall36cdd012016-08-22 13:59:31 +03004694 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004695
David Weinehall36cdd012016-08-22 13:59:31 +03004696 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004697 return -ENODEV;
4698
David Weinehall36cdd012016-08-22 13:59:31 +03004699 return single_open(file, cur_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004700}
4701
4702static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00004703 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004704{
4705 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004706 struct drm_i915_private *dev_priv = m->private;
4707 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004708 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03004709 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004710 int level;
4711 int ret;
4712 char tmp[32];
4713
David Weinehall36cdd012016-08-22 13:59:31 +03004714 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004715 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03004716 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004717 num_levels = 1;
4718 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004719 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004720
Ville Syrjälä369a1342014-01-22 14:36:08 +02004721 if (len >= sizeof(tmp))
4722 return -EINVAL;
4723
4724 if (copy_from_user(tmp, ubuf, len))
4725 return -EFAULT;
4726
4727 tmp[len] = '\0';
4728
Damien Lespiau97e94b22014-11-04 17:06:50 +00004729 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4730 &new[0], &new[1], &new[2], &new[3],
4731 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004732 if (ret != num_levels)
4733 return -EINVAL;
4734
4735 drm_modeset_lock_all(dev);
4736
4737 for (level = 0; level < num_levels; level++)
4738 wm[level] = new[level];
4739
4740 drm_modeset_unlock_all(dev);
4741
4742 return len;
4743}
4744
4745
4746static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4747 size_t len, loff_t *offp)
4748{
4749 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004750 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004751 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004752
David Weinehall36cdd012016-08-22 13:59:31 +03004753 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004754 latencies = dev_priv->wm.skl_latency;
4755 else
David Weinehall36cdd012016-08-22 13:59:31 +03004756 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004757
4758 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004759}
4760
4761static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4762 size_t len, loff_t *offp)
4763{
4764 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004765 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004766 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004767
David Weinehall36cdd012016-08-22 13:59:31 +03004768 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004769 latencies = dev_priv->wm.skl_latency;
4770 else
David Weinehall36cdd012016-08-22 13:59:31 +03004771 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004772
4773 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004774}
4775
4776static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4777 size_t len, loff_t *offp)
4778{
4779 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004780 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004781 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004782
David Weinehall36cdd012016-08-22 13:59:31 +03004783 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004784 latencies = dev_priv->wm.skl_latency;
4785 else
David Weinehall36cdd012016-08-22 13:59:31 +03004786 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004787
4788 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004789}
4790
4791static const struct file_operations i915_pri_wm_latency_fops = {
4792 .owner = THIS_MODULE,
4793 .open = pri_wm_latency_open,
4794 .read = seq_read,
4795 .llseek = seq_lseek,
4796 .release = single_release,
4797 .write = pri_wm_latency_write
4798};
4799
4800static const struct file_operations i915_spr_wm_latency_fops = {
4801 .owner = THIS_MODULE,
4802 .open = spr_wm_latency_open,
4803 .read = seq_read,
4804 .llseek = seq_lseek,
4805 .release = single_release,
4806 .write = spr_wm_latency_write
4807};
4808
4809static const struct file_operations i915_cur_wm_latency_fops = {
4810 .owner = THIS_MODULE,
4811 .open = cur_wm_latency_open,
4812 .read = seq_read,
4813 .llseek = seq_lseek,
4814 .release = single_release,
4815 .write = cur_wm_latency_write
4816};
4817
Kees Cook647416f2013-03-10 14:10:06 -07004818static int
4819i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004820{
David Weinehall36cdd012016-08-22 13:59:31 +03004821 struct drm_i915_private *dev_priv = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004822
Chris Wilsond98c52c2016-04-13 17:35:05 +01004823 *val = i915_terminally_wedged(&dev_priv->gpu_error);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004824
Kees Cook647416f2013-03-10 14:10:06 -07004825 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004826}
4827
Kees Cook647416f2013-03-10 14:10:06 -07004828static int
4829i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004830{
David Weinehall36cdd012016-08-22 13:59:31 +03004831 struct drm_i915_private *dev_priv = data;
Imre Deakd46c0512014-04-14 20:24:27 +03004832
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004833 /*
4834 * There is no safeguard against this debugfs entry colliding
4835 * with the hangcheck calling same i915_handle_error() in
4836 * parallel, causing an explosion. For now we assume that the
4837 * test harness is responsible enough not to inject gpu hangs
4838 * while it is writing to 'i915_wedged'
4839 */
4840
Chris Wilsond98c52c2016-04-13 17:35:05 +01004841 if (i915_reset_in_progress(&dev_priv->gpu_error))
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004842 return -EAGAIN;
4843
Chris Wilsonc0336662016-05-06 15:40:21 +01004844 i915_handle_error(dev_priv, val,
Mika Kuoppala58174462014-02-25 17:11:26 +02004845 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03004846
Kees Cook647416f2013-03-10 14:10:06 -07004847 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004848}
4849
Kees Cook647416f2013-03-10 14:10:06 -07004850DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4851 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004852 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004853
Kees Cook647416f2013-03-10 14:10:06 -07004854static int
Chris Wilson094f9a52013-09-25 17:34:55 +01004855i915_ring_missed_irq_get(void *data, u64 *val)
4856{
David Weinehall36cdd012016-08-22 13:59:31 +03004857 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004858
4859 *val = dev_priv->gpu_error.missed_irq_rings;
4860 return 0;
4861}
4862
4863static int
4864i915_ring_missed_irq_set(void *data, u64 val)
4865{
David Weinehall36cdd012016-08-22 13:59:31 +03004866 struct drm_i915_private *dev_priv = data;
4867 struct drm_device *dev = &dev_priv->drm;
Chris Wilson094f9a52013-09-25 17:34:55 +01004868 int ret;
4869
4870 /* Lock against concurrent debugfs callers */
4871 ret = mutex_lock_interruptible(&dev->struct_mutex);
4872 if (ret)
4873 return ret;
4874 dev_priv->gpu_error.missed_irq_rings = val;
4875 mutex_unlock(&dev->struct_mutex);
4876
4877 return 0;
4878}
4879
4880DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4881 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4882 "0x%08llx\n");
4883
4884static int
4885i915_ring_test_irq_get(void *data, u64 *val)
4886{
David Weinehall36cdd012016-08-22 13:59:31 +03004887 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004888
4889 *val = dev_priv->gpu_error.test_irq_rings;
4890
4891 return 0;
4892}
4893
4894static int
4895i915_ring_test_irq_set(void *data, u64 val)
4896{
David Weinehall36cdd012016-08-22 13:59:31 +03004897 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004898
Chris Wilson3a122c22016-06-17 14:35:05 +01004899 val &= INTEL_INFO(dev_priv)->ring_mask;
Chris Wilson094f9a52013-09-25 17:34:55 +01004900 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004901 dev_priv->gpu_error.test_irq_rings = val;
Chris Wilson094f9a52013-09-25 17:34:55 +01004902
4903 return 0;
4904}
4905
4906DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4907 i915_ring_test_irq_get, i915_ring_test_irq_set,
4908 "0x%08llx\n");
4909
Chris Wilsondd624af2013-01-15 12:39:35 +00004910#define DROP_UNBOUND 0x1
4911#define DROP_BOUND 0x2
4912#define DROP_RETIRE 0x4
4913#define DROP_ACTIVE 0x8
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004914#define DROP_FREED 0x10
4915#define DROP_ALL (DROP_UNBOUND | \
4916 DROP_BOUND | \
4917 DROP_RETIRE | \
4918 DROP_ACTIVE | \
4919 DROP_FREED)
Kees Cook647416f2013-03-10 14:10:06 -07004920static int
4921i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004922{
Kees Cook647416f2013-03-10 14:10:06 -07004923 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004924
Kees Cook647416f2013-03-10 14:10:06 -07004925 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004926}
4927
Kees Cook647416f2013-03-10 14:10:06 -07004928static int
4929i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004930{
David Weinehall36cdd012016-08-22 13:59:31 +03004931 struct drm_i915_private *dev_priv = data;
4932 struct drm_device *dev = &dev_priv->drm;
Kees Cook647416f2013-03-10 14:10:06 -07004933 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004934
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004935 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004936
4937 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4938 * on ioctls on -EAGAIN. */
4939 ret = mutex_lock_interruptible(&dev->struct_mutex);
4940 if (ret)
4941 return ret;
4942
4943 if (val & DROP_ACTIVE) {
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004944 ret = i915_gem_wait_for_idle(dev_priv,
4945 I915_WAIT_INTERRUPTIBLE |
4946 I915_WAIT_LOCKED);
Chris Wilsondd624af2013-01-15 12:39:35 +00004947 if (ret)
4948 goto unlock;
4949 }
4950
4951 if (val & (DROP_RETIRE | DROP_ACTIVE))
Chris Wilsonc0336662016-05-06 15:40:21 +01004952 i915_gem_retire_requests(dev_priv);
Chris Wilsondd624af2013-01-15 12:39:35 +00004953
Chris Wilson21ab4e72014-09-09 11:16:08 +01004954 if (val & DROP_BOUND)
4955 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004956
Chris Wilson21ab4e72014-09-09 11:16:08 +01004957 if (val & DROP_UNBOUND)
4958 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004959
4960unlock:
4961 mutex_unlock(&dev->struct_mutex);
4962
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004963 if (val & DROP_FREED) {
4964 synchronize_rcu();
4965 flush_work(&dev_priv->mm.free_work);
4966 }
4967
Kees Cook647416f2013-03-10 14:10:06 -07004968 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004969}
4970
Kees Cook647416f2013-03-10 14:10:06 -07004971DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4972 i915_drop_caches_get, i915_drop_caches_set,
4973 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004974
Kees Cook647416f2013-03-10 14:10:06 -07004975static int
4976i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004977{
David Weinehall36cdd012016-08-22 13:59:31 +03004978 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004979
David Weinehall36cdd012016-08-22 13:59:31 +03004980 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004981 return -ENODEV;
4982
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004983 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004984 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004985}
4986
Kees Cook647416f2013-03-10 14:10:06 -07004987static int
4988i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004989{
David Weinehall36cdd012016-08-22 13:59:31 +03004990 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304991 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004992 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004993
David Weinehall36cdd012016-08-22 13:59:31 +03004994 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004995 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004996
Kees Cook647416f2013-03-10 14:10:06 -07004997 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004998
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004999 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02005000 if (ret)
5001 return ret;
5002
Jesse Barnes358733e2011-07-27 11:53:01 -07005003 /*
5004 * Turbo will still be enabled, but won't go above the set value.
5005 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05305006 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005007
Akash Goelbc4d91f2015-02-26 16:09:47 +05305008 hw_max = dev_priv->rps.max_freq;
5009 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07005010
Ben Widawskyb39fb292014-03-19 18:31:11 -07005011 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005012 mutex_unlock(&dev_priv->rps.hw_lock);
5013 return -EINVAL;
5014 }
5015
Ben Widawskyb39fb292014-03-19 18:31:11 -07005016 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005017
Chris Wilsondc979972016-05-10 14:10:04 +01005018 intel_set_rps(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005019
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005020 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07005021
Kees Cook647416f2013-03-10 14:10:06 -07005022 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07005023}
5024
Kees Cook647416f2013-03-10 14:10:06 -07005025DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
5026 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03005027 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07005028
Kees Cook647416f2013-03-10 14:10:06 -07005029static int
5030i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07005031{
David Weinehall36cdd012016-08-22 13:59:31 +03005032 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02005033
Chris Wilson62e1baa2016-07-13 09:10:36 +01005034 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02005035 return -ENODEV;
5036
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005037 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07005038 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07005039}
5040
Kees Cook647416f2013-03-10 14:10:06 -07005041static int
5042i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07005043{
David Weinehall36cdd012016-08-22 13:59:31 +03005044 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05305045 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07005046 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02005047
Chris Wilson62e1baa2016-07-13 09:10:36 +01005048 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02005049 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07005050
Kees Cook647416f2013-03-10 14:10:06 -07005051 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07005052
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005053 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02005054 if (ret)
5055 return ret;
5056
Jesse Barnes1523c312012-05-25 12:34:54 -07005057 /*
5058 * Turbo will still be enabled, but won't go below the set value.
5059 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05305060 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005061
Akash Goelbc4d91f2015-02-26 16:09:47 +05305062 hw_max = dev_priv->rps.max_freq;
5063 hw_min = dev_priv->rps.min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005064
David Weinehall36cdd012016-08-22 13:59:31 +03005065 if (val < hw_min ||
5066 val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005067 mutex_unlock(&dev_priv->rps.hw_lock);
5068 return -EINVAL;
5069 }
5070
Ben Widawskyb39fb292014-03-19 18:31:11 -07005071 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005072
Chris Wilsondc979972016-05-10 14:10:04 +01005073 intel_set_rps(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005074
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005075 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07005076
Kees Cook647416f2013-03-10 14:10:06 -07005077 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07005078}
5079
Kees Cook647416f2013-03-10 14:10:06 -07005080DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
5081 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03005082 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07005083
Kees Cook647416f2013-03-10 14:10:06 -07005084static int
5085i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005086{
David Weinehall36cdd012016-08-22 13:59:31 +03005087 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005088 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005089
David Weinehall36cdd012016-08-22 13:59:31 +03005090 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02005091 return -ENODEV;
5092
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005093 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02005094
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005095 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005096
5097 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005098
Kees Cook647416f2013-03-10 14:10:06 -07005099 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005100
Kees Cook647416f2013-03-10 14:10:06 -07005101 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005102}
5103
Kees Cook647416f2013-03-10 14:10:06 -07005104static int
5105i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005106{
David Weinehall36cdd012016-08-22 13:59:31 +03005107 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005108 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005109
David Weinehall36cdd012016-08-22 13:59:31 +03005110 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02005111 return -ENODEV;
5112
Kees Cook647416f2013-03-10 14:10:06 -07005113 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005114 return -EINVAL;
5115
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005116 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07005117 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005118
5119 /* Update the cache sharing policy here as well */
5120 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5121 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5122 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
5123 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
5124
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005125 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07005126 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005127}
5128
Kees Cook647416f2013-03-10 14:10:06 -07005129DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5130 i915_cache_sharing_get, i915_cache_sharing_set,
5131 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005132
David Weinehall36cdd012016-08-22 13:59:31 +03005133static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03005134 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07005135{
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03005136 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07005137 int ss;
5138 u32 sig1[ss_max], sig2[ss_max];
5139
5140 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5141 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5142 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5143 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5144
5145 for (ss = 0; ss < ss_max; ss++) {
5146 unsigned int eu_cnt;
5147
5148 if (sig1[ss] & CHV_SS_PG_ENABLE)
5149 /* skip disabled subslice */
5150 continue;
5151
Imre Deakf08a0c92016-08-31 19:13:04 +03005152 sseu->slice_mask = BIT(0);
Imre Deak57ec1712016-08-31 19:13:05 +03005153 sseu->subslice_mask |= BIT(ss);
Jeff McGee5d395252015-04-03 18:13:17 -07005154 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5155 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5156 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5157 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
Imre Deak915490d2016-08-31 19:13:01 +03005158 sseu->eu_total += eu_cnt;
5159 sseu->eu_per_subslice = max_t(unsigned int,
5160 sseu->eu_per_subslice, eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07005161 }
Jeff McGee5d395252015-04-03 18:13:17 -07005162}
5163
David Weinehall36cdd012016-08-22 13:59:31 +03005164static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03005165 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07005166{
Jeff McGee1c046bc2015-04-03 18:13:18 -07005167 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07005168 int s, ss;
5169 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5170
Jeff McGee1c046bc2015-04-03 18:13:18 -07005171 /* BXT has a single slice and at most 3 subslices. */
David Weinehall36cdd012016-08-22 13:59:31 +03005172 if (IS_BROXTON(dev_priv)) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07005173 s_max = 1;
5174 ss_max = 3;
5175 }
5176
5177 for (s = 0; s < s_max; s++) {
5178 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5179 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5180 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5181 }
5182
Jeff McGee5d395252015-04-03 18:13:17 -07005183 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5184 GEN9_PGCTL_SSA_EU19_ACK |
5185 GEN9_PGCTL_SSA_EU210_ACK |
5186 GEN9_PGCTL_SSA_EU311_ACK;
5187 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5188 GEN9_PGCTL_SSB_EU19_ACK |
5189 GEN9_PGCTL_SSB_EU210_ACK |
5190 GEN9_PGCTL_SSB_EU311_ACK;
5191
5192 for (s = 0; s < s_max; s++) {
5193 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5194 /* skip disabled slice */
5195 continue;
5196
Imre Deakf08a0c92016-08-31 19:13:04 +03005197 sseu->slice_mask |= BIT(s);
Jeff McGee1c046bc2015-04-03 18:13:18 -07005198
David Weinehall36cdd012016-08-22 13:59:31 +03005199 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Imre Deak57ec1712016-08-31 19:13:05 +03005200 sseu->subslice_mask =
5201 INTEL_INFO(dev_priv)->sseu.subslice_mask;
Jeff McGee1c046bc2015-04-03 18:13:18 -07005202
Jeff McGee5d395252015-04-03 18:13:17 -07005203 for (ss = 0; ss < ss_max; ss++) {
5204 unsigned int eu_cnt;
5205
Imre Deak57ec1712016-08-31 19:13:05 +03005206 if (IS_BROXTON(dev_priv)) {
5207 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5208 /* skip disabled subslice */
5209 continue;
Jeff McGee1c046bc2015-04-03 18:13:18 -07005210
Imre Deak57ec1712016-08-31 19:13:05 +03005211 sseu->subslice_mask |= BIT(ss);
5212 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07005213
Jeff McGee5d395252015-04-03 18:13:17 -07005214 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5215 eu_mask[ss%2]);
Imre Deak915490d2016-08-31 19:13:01 +03005216 sseu->eu_total += eu_cnt;
5217 sseu->eu_per_subslice = max_t(unsigned int,
5218 sseu->eu_per_subslice,
5219 eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07005220 }
5221 }
5222}
5223
David Weinehall36cdd012016-08-22 13:59:31 +03005224static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03005225 struct sseu_dev_info *sseu)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005226{
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005227 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
David Weinehall36cdd012016-08-22 13:59:31 +03005228 int s;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005229
Imre Deakf08a0c92016-08-31 19:13:04 +03005230 sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005231
Imre Deakf08a0c92016-08-31 19:13:04 +03005232 if (sseu->slice_mask) {
Imre Deak57ec1712016-08-31 19:13:05 +03005233 sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
Imre Deak43b67992016-08-31 19:13:02 +03005234 sseu->eu_per_subslice =
5235 INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
Imre Deak57ec1712016-08-31 19:13:05 +03005236 sseu->eu_total = sseu->eu_per_subslice *
5237 sseu_subslice_total(sseu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005238
5239 /* subtract fused off EU(s) from enabled slice(s) */
Imre Deak795b38b2016-08-31 19:13:07 +03005240 for (s = 0; s < fls(sseu->slice_mask); s++) {
Imre Deak43b67992016-08-31 19:13:02 +03005241 u8 subslice_7eu =
5242 INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005243
Imre Deak915490d2016-08-31 19:13:01 +03005244 sseu->eu_total -= hweight8(subslice_7eu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005245 }
5246 }
5247}
5248
Imre Deak615d8902016-08-31 19:13:03 +03005249static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
5250 const struct sseu_dev_info *sseu)
5251{
5252 struct drm_i915_private *dev_priv = node_to_i915(m->private);
5253 const char *type = is_available_info ? "Available" : "Enabled";
5254
Imre Deakc67ba532016-08-31 19:13:06 +03005255 seq_printf(m, " %s Slice Mask: %04x\n", type,
5256 sseu->slice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03005257 seq_printf(m, " %s Slice Total: %u\n", type,
Imre Deakf08a0c92016-08-31 19:13:04 +03005258 hweight8(sseu->slice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03005259 seq_printf(m, " %s Subslice Total: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03005260 sseu_subslice_total(sseu));
Imre Deakc67ba532016-08-31 19:13:06 +03005261 seq_printf(m, " %s Subslice Mask: %04x\n", type,
5262 sseu->subslice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03005263 seq_printf(m, " %s Subslice Per Slice: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03005264 hweight8(sseu->subslice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03005265 seq_printf(m, " %s EU Total: %u\n", type,
5266 sseu->eu_total);
5267 seq_printf(m, " %s EU Per Subslice: %u\n", type,
5268 sseu->eu_per_subslice);
5269
5270 if (!is_available_info)
5271 return;
5272
5273 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
5274 if (HAS_POOLED_EU(dev_priv))
5275 seq_printf(m, " Min EU in pool: %u\n", sseu->min_eu_in_pool);
5276
5277 seq_printf(m, " Has Slice Power Gating: %s\n",
5278 yesno(sseu->has_slice_pg));
5279 seq_printf(m, " Has Subslice Power Gating: %s\n",
5280 yesno(sseu->has_subslice_pg));
5281 seq_printf(m, " Has EU Power Gating: %s\n",
5282 yesno(sseu->has_eu_pg));
5283}
5284
Jeff McGee38732182015-02-13 10:27:54 -06005285static int i915_sseu_status(struct seq_file *m, void *unused)
5286{
David Weinehall36cdd012016-08-22 13:59:31 +03005287 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak915490d2016-08-31 19:13:01 +03005288 struct sseu_dev_info sseu;
Jeff McGee38732182015-02-13 10:27:54 -06005289
David Weinehall36cdd012016-08-22 13:59:31 +03005290 if (INTEL_GEN(dev_priv) < 8)
Jeff McGee38732182015-02-13 10:27:54 -06005291 return -ENODEV;
5292
5293 seq_puts(m, "SSEU Device Info\n");
Imre Deak615d8902016-08-31 19:13:03 +03005294 i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
Jeff McGee38732182015-02-13 10:27:54 -06005295
Jeff McGee7f992ab2015-02-13 10:27:55 -06005296 seq_puts(m, "SSEU Device Status\n");
Imre Deak915490d2016-08-31 19:13:01 +03005297 memset(&sseu, 0, sizeof(sseu));
David Weinehall238010e2016-08-01 17:33:27 +03005298
5299 intel_runtime_pm_get(dev_priv);
5300
David Weinehall36cdd012016-08-22 13:59:31 +03005301 if (IS_CHERRYVIEW(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03005302 cherryview_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03005303 } else if (IS_BROADWELL(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03005304 broadwell_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03005305 } else if (INTEL_GEN(dev_priv) >= 9) {
Imre Deak915490d2016-08-31 19:13:01 +03005306 gen9_sseu_device_status(dev_priv, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005307 }
David Weinehall238010e2016-08-01 17:33:27 +03005308
5309 intel_runtime_pm_put(dev_priv);
5310
Imre Deak615d8902016-08-31 19:13:03 +03005311 i915_print_sseu_info(m, false, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005312
Jeff McGee38732182015-02-13 10:27:54 -06005313 return 0;
5314}
5315
Ben Widawsky6d794d42011-04-25 11:25:56 -07005316static int i915_forcewake_open(struct inode *inode, struct file *file)
5317{
David Weinehall36cdd012016-08-22 13:59:31 +03005318 struct drm_i915_private *dev_priv = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005319
David Weinehall36cdd012016-08-22 13:59:31 +03005320 if (INTEL_GEN(dev_priv) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005321 return 0;
5322
Chris Wilson6daccb02015-01-16 11:34:35 +02005323 intel_runtime_pm_get(dev_priv);
Mika Kuoppala59bad942015-01-16 11:34:40 +02005324 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005325
5326 return 0;
5327}
5328
Ben Widawskyc43b5632012-04-16 14:07:40 -07005329static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005330{
David Weinehall36cdd012016-08-22 13:59:31 +03005331 struct drm_i915_private *dev_priv = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005332
David Weinehall36cdd012016-08-22 13:59:31 +03005333 if (INTEL_GEN(dev_priv) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005334 return 0;
5335
Mika Kuoppala59bad942015-01-16 11:34:40 +02005336 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson6daccb02015-01-16 11:34:35 +02005337 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005338
5339 return 0;
5340}
5341
5342static const struct file_operations i915_forcewake_fops = {
5343 .owner = THIS_MODULE,
5344 .open = i915_forcewake_open,
5345 .release = i915_forcewake_release,
5346};
5347
5348static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5349{
Ben Widawsky6d794d42011-04-25 11:25:56 -07005350 struct dentry *ent;
5351
5352 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07005353 S_IRUSR,
David Weinehall36cdd012016-08-22 13:59:31 +03005354 root, to_i915(minor->dev),
Ben Widawsky6d794d42011-04-25 11:25:56 -07005355 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005356 if (!ent)
5357 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005358
Ben Widawsky8eb57292011-05-11 15:10:58 -07005359 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005360}
5361
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005362static int i915_debugfs_create(struct dentry *root,
5363 struct drm_minor *minor,
5364 const char *name,
5365 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07005366{
Jesse Barnes358733e2011-07-27 11:53:01 -07005367 struct dentry *ent;
5368
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005369 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07005370 S_IRUGO | S_IWUSR,
David Weinehall36cdd012016-08-22 13:59:31 +03005371 root, to_i915(minor->dev),
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005372 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005373 if (!ent)
5374 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07005375
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005376 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005377}
5378
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005379static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00005380 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01005381 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00005382 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson6da84822016-08-15 10:48:44 +01005383 {"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
Chris Wilson6d2b88852013-08-07 18:30:54 +01005384 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005385 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005386 {"i915_gem_request", i915_gem_request_info, 0},
5387 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00005388 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005389 {"i915_gem_interrupt", i915_interrupt_info, 0},
Brad Volkin493018d2014-12-11 12:13:08 -08005390 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01005391 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01005392 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01005393 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05305394 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02005395 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08005396 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07005397 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005398 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02005399 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08005400 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03005401 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08005402 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01005403 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02005404 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01005405 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07005406 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01005407 {"i915_dump_lrc", i915_dump_lrc, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02005408 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01005409 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01005410 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07005411 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03005412 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02005413 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01005414 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01005415 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02005416 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02005417 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08005418 {"i915_display_info", i915_display_info, 0},
Chris Wilson1b365952016-10-04 21:11:31 +01005419 {"i915_engine_info", i915_engine_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07005420 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03005421 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10005422 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01005423 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00005424 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06005425 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05305426 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01005427 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005428};
Ben Gamari27c202a2009-07-01 22:26:52 -04005429#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05005430
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005431static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02005432 const char *name;
5433 const struct file_operations *fops;
5434} i915_debugfs_files[] = {
5435 {"i915_wedged", &i915_wedged_fops},
5436 {"i915_max_freq", &i915_max_freq_fops},
5437 {"i915_min_freq", &i915_min_freq_fops},
5438 {"i915_cache_sharing", &i915_cache_sharing_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01005439 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5440 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02005441 {"i915_gem_drop_caches", &i915_drop_caches_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01005442#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Daniel Vetter34b96742013-07-04 20:49:44 +02005443 {"i915_error_state", &i915_error_state_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01005444#endif
Daniel Vetter34b96742013-07-04 20:49:44 +02005445 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01005446 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02005447 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5448 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5449 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07005450 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07005451 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5452 {"i915_dp_test_type", &i915_displayport_test_type_fops},
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05305453 {"i915_dp_test_active", &i915_displayport_test_active_fops},
5454 {"i915_guc_log_control", &i915_guc_log_control_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02005455};
5456
David Weinehall36cdd012016-08-22 13:59:31 +03005457void intel_display_crc_init(struct drm_i915_private *dev_priv)
Damien Lespiau07144422013-10-15 18:55:40 +01005458{
Daniel Vetterb3783602013-11-14 11:30:42 +01005459 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01005460
Damien Lespiau055e3932014-08-18 13:49:10 +01005461 for_each_pipe(dev_priv, pipe) {
Daniel Vetterb3783602013-11-14 11:30:42 +01005462 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01005463
Damien Lespiaud538bbd2013-10-21 14:29:30 +01005464 pipe_crc->opened = false;
5465 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01005466 init_waitqueue_head(&pipe_crc->wq);
5467 }
5468}
5469
Chris Wilson1dac8912016-06-24 14:00:17 +01005470int i915_debugfs_register(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05005471{
Chris Wilson91c8a322016-07-05 10:40:23 +01005472 struct drm_minor *minor = dev_priv->drm.primary;
Daniel Vetter34b96742013-07-04 20:49:44 +02005473 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01005474
Ben Widawsky6d794d42011-04-25 11:25:56 -07005475 ret = i915_forcewake_create(minor->debugfs_root, minor);
5476 if (ret)
5477 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005478
Damien Lespiau07144422013-10-15 18:55:40 +01005479 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5480 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5481 if (ret)
5482 return ret;
5483 }
5484
Daniel Vetter34b96742013-07-04 20:49:44 +02005485 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5486 ret = i915_debugfs_create(minor->debugfs_root, minor,
5487 i915_debugfs_files[i].name,
5488 i915_debugfs_files[i].fops);
5489 if (ret)
5490 return ret;
5491 }
Mika Kuoppala40633212012-12-04 15:12:00 +02005492
Ben Gamari27c202a2009-07-01 22:26:52 -04005493 return drm_debugfs_create_files(i915_debugfs_list,
5494 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05005495 minor->debugfs_root, minor);
5496}
5497
Chris Wilson1dac8912016-06-24 14:00:17 +01005498void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05005499{
Chris Wilson91c8a322016-07-05 10:40:23 +01005500 struct drm_minor *minor = dev_priv->drm.primary;
Daniel Vetter34b96742013-07-04 20:49:44 +02005501 int i;
5502
Ben Gamari27c202a2009-07-01 22:26:52 -04005503 drm_debugfs_remove_files(i915_debugfs_list,
5504 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005505
David Weinehall36cdd012016-08-22 13:59:31 +03005506 drm_debugfs_remove_files((struct drm_info_list *)&i915_forcewake_fops,
Ben Widawsky6d794d42011-04-25 11:25:56 -07005507 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005508
Daniel Vettere309a992013-10-16 22:55:51 +02005509 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01005510 struct drm_info_list *info_list =
5511 (struct drm_info_list *)&i915_pipe_crc_data[i];
5512
5513 drm_debugfs_remove_files(info_list, 1, minor);
5514 }
5515
Daniel Vetter34b96742013-07-04 20:49:44 +02005516 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5517 struct drm_info_list *info_list =
David Weinehall36cdd012016-08-22 13:59:31 +03005518 (struct drm_info_list *)i915_debugfs_files[i].fops;
Daniel Vetter34b96742013-07-04 20:49:44 +02005519
5520 drm_debugfs_remove_files(info_list, 1, minor);
5521 }
Ben Gamari20172632009-02-17 20:08:50 -05005522}
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005523
5524struct dpcd_block {
5525 /* DPCD dump start address. */
5526 unsigned int offset;
5527 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5528 unsigned int end;
5529 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5530 size_t size;
5531 /* Only valid for eDP. */
5532 bool edp;
5533};
5534
5535static const struct dpcd_block i915_dpcd_debug[] = {
5536 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5537 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5538 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5539 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5540 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5541 { .offset = DP_SET_POWER },
5542 { .offset = DP_EDP_DPCD_REV },
5543 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5544 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5545 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5546};
5547
5548static int i915_dpcd_show(struct seq_file *m, void *data)
5549{
5550 struct drm_connector *connector = m->private;
5551 struct intel_dp *intel_dp =
5552 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5553 uint8_t buf[16];
5554 ssize_t err;
5555 int i;
5556
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03005557 if (connector->status != connector_status_connected)
5558 return -ENODEV;
5559
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005560 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5561 const struct dpcd_block *b = &i915_dpcd_debug[i];
5562 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5563
5564 if (b->edp &&
5565 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5566 continue;
5567
5568 /* low tech for now */
5569 if (WARN_ON(size > sizeof(buf)))
5570 continue;
5571
5572 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5573 if (err <= 0) {
5574 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5575 size, b->offset, err);
5576 continue;
5577 }
5578
5579 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08005580 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005581
5582 return 0;
5583}
5584
5585static int i915_dpcd_open(struct inode *inode, struct file *file)
5586{
5587 return single_open(file, i915_dpcd_show, inode->i_private);
5588}
5589
5590static const struct file_operations i915_dpcd_fops = {
5591 .owner = THIS_MODULE,
5592 .open = i915_dpcd_open,
5593 .read = seq_read,
5594 .llseek = seq_lseek,
5595 .release = single_release,
5596};
5597
David Weinehallecbd6782016-08-23 12:23:56 +03005598static int i915_panel_show(struct seq_file *m, void *data)
5599{
5600 struct drm_connector *connector = m->private;
5601 struct intel_dp *intel_dp =
5602 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5603
5604 if (connector->status != connector_status_connected)
5605 return -ENODEV;
5606
5607 seq_printf(m, "Panel power up delay: %d\n",
5608 intel_dp->panel_power_up_delay);
5609 seq_printf(m, "Panel power down delay: %d\n",
5610 intel_dp->panel_power_down_delay);
5611 seq_printf(m, "Backlight on delay: %d\n",
5612 intel_dp->backlight_on_delay);
5613 seq_printf(m, "Backlight off delay: %d\n",
5614 intel_dp->backlight_off_delay);
5615
5616 return 0;
5617}
5618
5619static int i915_panel_open(struct inode *inode, struct file *file)
5620{
5621 return single_open(file, i915_panel_show, inode->i_private);
5622}
5623
5624static const struct file_operations i915_panel_fops = {
5625 .owner = THIS_MODULE,
5626 .open = i915_panel_open,
5627 .read = seq_read,
5628 .llseek = seq_lseek,
5629 .release = single_release,
5630};
5631
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005632/**
5633 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5634 * @connector: pointer to a registered drm_connector
5635 *
5636 * Cleanup will be done by drm_connector_unregister() through a call to
5637 * drm_debugfs_connector_remove().
5638 *
5639 * Returns 0 on success, negative error codes on error.
5640 */
5641int i915_debugfs_connector_add(struct drm_connector *connector)
5642{
5643 struct dentry *root = connector->debugfs_entry;
5644
5645 /* The connector must have been registered beforehands. */
5646 if (!root)
5647 return -ENODEV;
5648
5649 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5650 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
David Weinehallecbd6782016-08-23 12:23:56 +03005651 debugfs_create_file("i915_dpcd", S_IRUGO, root,
5652 connector, &i915_dpcd_fops);
5653
5654 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5655 debugfs_create_file("i915_panel_timings", S_IRUGO, root,
5656 connector, &i915_panel_fops);
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005657
5658 return 0;
5659}