blob: ba155c038d0ef8fe5e8a84f0e8b53783da6b8535 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b88852013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
David Weinehall36cdd012016-08-22 13:59:31 +030043static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
44{
45 return to_i915(node->minor->dev);
46}
47
Damien Lespiau497666d2013-10-15 18:55:39 +010048/* As the drm_debugfs_init() routines are called before dev->dev_private is
49 * allocated we need to hook into the minor for release. */
50static int
51drm_add_fake_info_node(struct drm_minor *minor,
52 struct dentry *ent,
53 const void *key)
54{
55 struct drm_info_node *node;
56
57 node = kmalloc(sizeof(*node), GFP_KERNEL);
58 if (node == NULL) {
59 debugfs_remove(ent);
60 return -ENOMEM;
61 }
62
63 node->minor = minor;
64 node->dent = ent;
David Weinehall36cdd012016-08-22 13:59:31 +030065 node->info_ent = (void *)key;
Damien Lespiau497666d2013-10-15 18:55:39 +010066
67 mutex_lock(&minor->debugfs_lock);
68 list_add(&node->list, &minor->debugfs_list);
69 mutex_unlock(&minor->debugfs_lock);
70
71 return 0;
72}
73
Chris Wilson70d39fe2010-08-25 16:03:34 +010074static int i915_capabilities(struct seq_file *m, void *data)
75{
David Weinehall36cdd012016-08-22 13:59:31 +030076 struct drm_i915_private *dev_priv = node_to_i915(m->private);
77 const struct intel_device_info *info = INTEL_INFO(dev_priv);
Chris Wilson70d39fe2010-08-25 16:03:34 +010078
David Weinehall36cdd012016-08-22 13:59:31 +030079 seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
80 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010081#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
82#define SEP_SEMICOLON ;
83 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
84#undef PRINT_FLAG
85#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010086
87 return 0;
88}
Ben Gamari433e12f2009-02-17 20:08:51 -050089
Imre Deaka7363de2016-05-12 16:18:52 +030090static char get_active_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000091{
Chris Wilson573adb32016-08-04 16:32:39 +010092 return i915_gem_object_is_active(obj) ? '*' : ' ';
Chris Wilsona6172a82009-02-11 14:26:38 +000093}
94
Imre Deaka7363de2016-05-12 16:18:52 +030095static char get_pin_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010096{
97 return obj->pin_display ? 'p' : ' ';
98}
99
Imre Deaka7363de2016-05-12 16:18:52 +0300100static char get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000101{
Chris Wilson3e510a82016-08-05 10:14:23 +0100102 switch (i915_gem_object_get_tiling(obj)) {
Akshay Joshi0206e352011-08-16 15:34:10 -0400103 default:
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100104 case I915_TILING_NONE: return ' ';
105 case I915_TILING_X: return 'X';
106 case I915_TILING_Y: return 'Y';
Akshay Joshi0206e352011-08-16 15:34:10 -0400107 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000108}
109
Imre Deaka7363de2016-05-12 16:18:52 +0300110static char get_global_flag(struct drm_i915_gem_object *obj)
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700111{
Chris Wilson058d88c2016-08-15 10:49:06 +0100112 return i915_gem_object_to_ggtt(obj, NULL) ? 'g' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100113}
114
Imre Deaka7363de2016-05-12 16:18:52 +0300115static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100116{
117 return obj->mapping ? 'M' : ' ';
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700118}
119
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100120static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
121{
122 u64 size = 0;
123 struct i915_vma *vma;
124
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000125 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +0100126 if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100127 size += vma->node.size;
128 }
129
130 return size;
131}
132
Chris Wilson37811fc2010-08-25 22:45:57 +0100133static void
134describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
135{
Chris Wilsonb4716182015-04-27 13:41:17 +0100136 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000137 struct intel_engine_cs *engine;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700138 struct i915_vma *vma;
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100139 unsigned int frontbuffer_bits;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800140 int pin_count = 0;
Dave Gordonc3232b12016-03-23 18:19:53 +0000141 enum intel_engine_id id;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800142
Chris Wilson188c1ab2016-04-03 14:14:20 +0100143 lockdep_assert_held(&obj->base.dev->struct_mutex);
144
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100145 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x [ ",
Chris Wilson37811fc2010-08-25 22:45:57 +0100146 &obj->base,
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100147 get_active_flag(obj),
Chris Wilson37811fc2010-08-25 22:45:57 +0100148 get_pin_flag(obj),
149 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700150 get_global_flag(obj),
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100151 get_pin_mapped_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800152 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100153 obj->base.read_domains,
Chris Wilsonb4716182015-04-27 13:41:17 +0100154 obj->base.write_domain);
Dave Gordonc3232b12016-03-23 18:19:53 +0000155 for_each_engine_id(engine, dev_priv, id)
Chris Wilsonb4716182015-04-27 13:41:17 +0100156 seq_printf(m, "%x ",
Chris Wilsond72d9082016-08-04 07:52:31 +0100157 i915_gem_active_get_seqno(&obj->last_read[id],
158 &obj->base.dev->struct_mutex));
Chris Wilson49ef5292016-08-18 17:17:00 +0100159 seq_printf(m, "] %x %s%s%s",
Chris Wilsond72d9082016-08-04 07:52:31 +0100160 i915_gem_active_get_seqno(&obj->last_write,
161 &obj->base.dev->struct_mutex),
David Weinehall36cdd012016-08-22 13:59:31 +0300162 i915_cache_level_str(dev_priv, obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100163 obj->dirty ? " dirty" : "",
164 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
165 if (obj->base.name)
166 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000167 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson20dfbde2016-08-04 16:32:30 +0100168 if (i915_vma_is_pinned(vma))
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800169 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300170 }
171 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100172 if (obj->pin_display)
173 seq_printf(m, " (display)");
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000174 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson15717de2016-08-04 07:52:26 +0100175 if (!drm_mm_node_allocated(&vma->node))
176 continue;
177
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100178 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
Chris Wilson3272db52016-08-04 16:32:32 +0100179 i915_vma_is_ggtt(vma) ? "g" : "pp",
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100180 vma->node.start, vma->node.size);
Chris Wilson3272db52016-08-04 16:32:32 +0100181 if (i915_vma_is_ggtt(vma))
Chris Wilson596c5922016-02-26 11:03:20 +0000182 seq_printf(m, ", type: %u", vma->ggtt_view.type);
Chris Wilson49ef5292016-08-18 17:17:00 +0100183 if (vma->fence)
184 seq_printf(m, " , fence: %d%s",
185 vma->fence->id,
186 i915_gem_active_isset(&vma->last_fence) ? "*" : "");
Chris Wilson596c5922016-02-26 11:03:20 +0000187 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700188 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000189 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100190 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson30154652015-04-07 17:28:24 +0100191 if (obj->pin_display || obj->fault_mappable) {
Chris Wilson6299f992010-11-24 12:23:44 +0000192 char s[3], *t = s;
Chris Wilson30154652015-04-07 17:28:24 +0100193 if (obj->pin_display)
Chris Wilson6299f992010-11-24 12:23:44 +0000194 *t++ = 'p';
195 if (obj->fault_mappable)
196 *t++ = 'f';
197 *t = '\0';
198 seq_printf(m, " (%s mappable)", s);
199 }
Chris Wilson27c01aa2016-08-04 07:52:30 +0100200
Chris Wilsond72d9082016-08-04 07:52:31 +0100201 engine = i915_gem_active_get_engine(&obj->last_write,
David Weinehall36cdd012016-08-22 13:59:31 +0300202 &dev_priv->drm.struct_mutex);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100203 if (engine)
204 seq_printf(m, " (%s)", engine->name);
205
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100206 frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
207 if (frontbuffer_bits)
208 seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100209}
210
Chris Wilson6d2b88852013-08-07 18:30:54 +0100211static int obj_rank_by_stolen(void *priv,
212 struct list_head *A, struct list_head *B)
213{
214 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200215 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100216 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200217 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100218
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200219 if (a->stolen->start < b->stolen->start)
220 return -1;
221 if (a->stolen->start > b->stolen->start)
222 return 1;
223 return 0;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100224}
225
226static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
227{
David Weinehall36cdd012016-08-22 13:59:31 +0300228 struct drm_i915_private *dev_priv = node_to_i915(m->private);
229 struct drm_device *dev = &dev_priv->drm;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100230 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300231 u64 total_obj_size, total_gtt_size;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100232 LIST_HEAD(stolen);
233 int count, ret;
234
235 ret = mutex_lock_interruptible(&dev->struct_mutex);
236 if (ret)
237 return ret;
238
239 total_obj_size = total_gtt_size = count = 0;
240 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
241 if (obj->stolen == NULL)
242 continue;
243
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200244 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100245
246 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100247 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100248 count++;
249 }
250 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
251 if (obj->stolen == NULL)
252 continue;
253
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200254 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100255
256 total_obj_size += obj->base.size;
257 count++;
258 }
259 list_sort(NULL, &stolen, obj_rank_by_stolen);
260 seq_puts(m, "Stolen:\n");
261 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200262 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100263 seq_puts(m, " ");
264 describe_obj(m, obj);
265 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200266 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100267 }
268 mutex_unlock(&dev->struct_mutex);
269
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300270 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b88852013-08-07 18:30:54 +0100271 count, total_obj_size, total_gtt_size);
272 return 0;
273}
274
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100275struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000276 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300277 unsigned long count;
278 u64 total, unbound;
279 u64 global, shared;
280 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100281};
282
283static int per_file_stats(int id, void *ptr, void *data)
284{
285 struct drm_i915_gem_object *obj = ptr;
286 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000287 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100288
289 stats->count++;
290 stats->total += obj->base.size;
Chris Wilson15717de2016-08-04 07:52:26 +0100291 if (!obj->bind_count)
292 stats->unbound += obj->base.size;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000293 if (obj->base.name || obj->base.dma_buf)
294 stats->shared += obj->base.size;
295
Chris Wilson894eeec2016-08-04 07:52:20 +0100296 list_for_each_entry(vma, &obj->vma_list, obj_link) {
297 if (!drm_mm_node_allocated(&vma->node))
298 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000299
Chris Wilson3272db52016-08-04 16:32:32 +0100300 if (i915_vma_is_ggtt(vma)) {
Chris Wilson894eeec2016-08-04 07:52:20 +0100301 stats->global += vma->node.size;
302 } else {
303 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
Chris Wilson6313c202014-03-19 13:45:45 +0000304
Chris Wilson2bfa9962016-08-04 07:52:25 +0100305 if (ppgtt->base.file != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000306 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000307 }
Chris Wilson894eeec2016-08-04 07:52:20 +0100308
Chris Wilsonb0decaf2016-08-04 07:52:44 +0100309 if (i915_vma_is_active(vma))
Chris Wilson894eeec2016-08-04 07:52:20 +0100310 stats->active += vma->node.size;
311 else
312 stats->inactive += vma->node.size;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100313 }
314
315 return 0;
316}
317
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100318#define print_file_stats(m, name, stats) do { \
319 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300320 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100321 name, \
322 stats.count, \
323 stats.total, \
324 stats.active, \
325 stats.inactive, \
326 stats.global, \
327 stats.shared, \
328 stats.unbound); \
329} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800330
331static void print_batch_pool_stats(struct seq_file *m,
332 struct drm_i915_private *dev_priv)
333{
334 struct drm_i915_gem_object *obj;
335 struct file_stats stats;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000336 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000337 int j;
Brad Volkin493018d2014-12-11 12:13:08 -0800338
339 memset(&stats, 0, sizeof(stats));
340
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000341 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000342 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100343 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000344 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100345 batch_pool_link)
346 per_file_stats(0, obj, &stats);
347 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100348 }
Brad Volkin493018d2014-12-11 12:13:08 -0800349
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100350 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800351}
352
Chris Wilson15da9562016-05-24 14:53:43 +0100353static int per_file_ctx_stats(int id, void *ptr, void *data)
354{
355 struct i915_gem_context *ctx = ptr;
356 int n;
357
358 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
359 if (ctx->engine[n].state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100360 per_file_stats(0, ctx->engine[n].state->obj, data);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100361 if (ctx->engine[n].ring)
Chris Wilson57e88532016-08-15 10:48:57 +0100362 per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
Chris Wilson15da9562016-05-24 14:53:43 +0100363 }
364
365 return 0;
366}
367
368static void print_context_stats(struct seq_file *m,
369 struct drm_i915_private *dev_priv)
370{
David Weinehall36cdd012016-08-22 13:59:31 +0300371 struct drm_device *dev = &dev_priv->drm;
Chris Wilson15da9562016-05-24 14:53:43 +0100372 struct file_stats stats;
373 struct drm_file *file;
374
375 memset(&stats, 0, sizeof(stats));
376
David Weinehall36cdd012016-08-22 13:59:31 +0300377 mutex_lock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100378 if (dev_priv->kernel_context)
379 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
380
David Weinehall36cdd012016-08-22 13:59:31 +0300381 list_for_each_entry(file, &dev->filelist, lhead) {
Chris Wilson15da9562016-05-24 14:53:43 +0100382 struct drm_i915_file_private *fpriv = file->driver_priv;
383 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
384 }
David Weinehall36cdd012016-08-22 13:59:31 +0300385 mutex_unlock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100386
387 print_file_stats(m, "[k]contexts", stats);
388}
389
David Weinehall36cdd012016-08-22 13:59:31 +0300390static int i915_gem_object_info(struct seq_file *m, void *data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100391{
David Weinehall36cdd012016-08-22 13:59:31 +0300392 struct drm_i915_private *dev_priv = node_to_i915(m->private);
393 struct drm_device *dev = &dev_priv->drm;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300394 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100395 u32 count, mapped_count, purgeable_count, dpy_count;
396 u64 size, mapped_size, purgeable_size, dpy_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000397 struct drm_i915_gem_object *obj;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100398 struct drm_file *file;
Chris Wilson73aa8082010-09-30 11:46:12 +0100399 int ret;
400
401 ret = mutex_lock_interruptible(&dev->struct_mutex);
402 if (ret)
403 return ret;
404
Chris Wilson6299f992010-11-24 12:23:44 +0000405 seq_printf(m, "%u objects, %zu bytes\n",
406 dev_priv->mm.object_count,
407 dev_priv->mm.object_memory);
408
Chris Wilson1544c422016-08-15 13:18:16 +0100409 size = count = 0;
410 mapped_size = mapped_count = 0;
411 purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700412 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100413 size += obj->base.size;
414 ++count;
Chris Wilson6c085a72012-08-20 11:40:46 +0200415
Chris Wilsonb7abb712012-08-20 11:33:30 +0200416 if (obj->madv == I915_MADV_DONTNEED) {
417 purgeable_size += obj->base.size;
418 ++purgeable_count;
419 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100420
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100421 if (obj->mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100422 mapped_count++;
423 mapped_size += obj->base.size;
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100424 }
Chris Wilson6299f992010-11-24 12:23:44 +0000425 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100426 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
427
428 size = count = dpy_size = dpy_count = 0;
429 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
430 size += obj->base.size;
431 ++count;
432
433 if (obj->pin_display) {
434 dpy_size += obj->base.size;
435 ++dpy_count;
436 }
437
438 if (obj->madv == I915_MADV_DONTNEED) {
439 purgeable_size += obj->base.size;
440 ++purgeable_count;
441 }
442
443 if (obj->mapping) {
444 mapped_count++;
445 mapped_size += obj->base.size;
446 }
447 }
448 seq_printf(m, "%u bound objects, %llu bytes\n",
449 count, size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300450 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200451 purgeable_count, purgeable_size);
Chris Wilson2bd160a2016-08-15 10:48:45 +0100452 seq_printf(m, "%u mapped objects, %llu bytes\n",
453 mapped_count, mapped_size);
454 seq_printf(m, "%u display objects (pinned), %llu bytes\n",
455 dpy_count, dpy_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000456
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300457 seq_printf(m, "%llu [%llu] gtt total\n",
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300458 ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100459
Damien Lespiau267f0c92013-06-24 22:59:48 +0100460 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800461 print_batch_pool_stats(m, dev_priv);
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200462 mutex_unlock(&dev->struct_mutex);
463
464 mutex_lock(&dev->filelist_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100465 print_context_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100466 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
467 struct file_stats stats;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100468 struct drm_i915_file_private *file_priv = file->driver_priv;
469 struct drm_i915_gem_request *request;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900470 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100471
472 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000473 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100474 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100475 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100476 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900477 /*
478 * Although we have a valid reference on file->pid, that does
479 * not guarantee that the task_struct who called get_pid() is
480 * still alive (e.g. get_pid(current) => fork() => exit()).
481 * Therefore, we need to protect this ->comm access using RCU.
482 */
Chris Wilsonc84455b2016-08-15 10:49:08 +0100483 mutex_lock(&dev->struct_mutex);
484 request = list_first_entry_or_null(&file_priv->mm.request_list,
485 struct drm_i915_gem_request,
486 client_list);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900487 rcu_read_lock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100488 task = pid_task(request && request->ctx->pid ?
489 request->ctx->pid : file->pid,
490 PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800491 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900492 rcu_read_unlock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100493 mutex_unlock(&dev->struct_mutex);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100494 }
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200495 mutex_unlock(&dev->filelist_mutex);
Chris Wilson73aa8082010-09-30 11:46:12 +0100496
497 return 0;
498}
499
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100500static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000501{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100502 struct drm_info_node *node = m->private;
David Weinehall36cdd012016-08-22 13:59:31 +0300503 struct drm_i915_private *dev_priv = node_to_i915(node);
504 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5f4b0912016-08-19 12:56:25 +0100505 bool show_pin_display_only = !!node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000506 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300507 u64 total_obj_size, total_gtt_size;
Chris Wilson08c18322011-01-10 00:00:24 +0000508 int count, ret;
509
510 ret = mutex_lock_interruptible(&dev->struct_mutex);
511 if (ret)
512 return ret;
513
514 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700515 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6da84822016-08-15 10:48:44 +0100516 if (show_pin_display_only && !obj->pin_display)
Chris Wilson1b502472012-04-24 15:47:30 +0100517 continue;
518
Damien Lespiau267f0c92013-06-24 22:59:48 +0100519 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000520 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100521 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000522 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100523 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000524 count++;
525 }
526
527 mutex_unlock(&dev->struct_mutex);
528
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300529 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000530 count, total_obj_size, total_gtt_size);
531
532 return 0;
533}
534
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100535static int i915_gem_pageflip_info(struct seq_file *m, void *data)
536{
David Weinehall36cdd012016-08-22 13:59:31 +0300537 struct drm_i915_private *dev_priv = node_to_i915(m->private);
538 struct drm_device *dev = &dev_priv->drm;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100539 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200540 int ret;
541
542 ret = mutex_lock_interruptible(&dev->struct_mutex);
543 if (ret)
544 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100545
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100546 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800547 const char pipe = pipe_name(crtc->pipe);
548 const char plane = plane_name(crtc->plane);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200549 struct intel_flip_work *work;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100550
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200551 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200552 work = crtc->flip_work;
553 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800554 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100555 pipe, plane);
556 } else {
Daniel Vetter5a21b662016-05-24 17:13:53 +0200557 u32 pending;
558 u32 addr;
559
560 pending = atomic_read(&work->pending);
561 if (pending) {
562 seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
563 pipe, plane);
564 } else {
565 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
566 pipe, plane);
567 }
568 if (work->flip_queued_req) {
569 struct intel_engine_cs *engine = i915_gem_request_get_engine(work->flip_queued_req);
570
571 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
572 engine->name,
573 i915_gem_request_get_seqno(work->flip_queued_req),
574 dev_priv->next_seqno,
Chris Wilson1b7744e2016-07-01 17:23:17 +0100575 intel_engine_get_seqno(engine),
Chris Wilsonf69a02c2016-07-01 17:23:16 +0100576 i915_gem_request_completed(work->flip_queued_req));
Daniel Vetter5a21b662016-05-24 17:13:53 +0200577 } else
578 seq_printf(m, "Flip not associated with any ring\n");
579 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
580 work->flip_queued_vblank,
581 work->flip_ready_vblank,
582 intel_crtc_get_vblank_counter(crtc));
583 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
584
David Weinehall36cdd012016-08-22 13:59:31 +0300585 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter5a21b662016-05-24 17:13:53 +0200586 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
587 else
588 addr = I915_READ(DSPADDR(crtc->plane));
589 seq_printf(m, "Current scanout address 0x%08x\n", addr);
590
591 if (work->pending_flip_obj) {
592 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
593 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100594 }
595 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200596 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100597 }
598
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200599 mutex_unlock(&dev->struct_mutex);
600
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100601 return 0;
602}
603
Brad Volkin493018d2014-12-11 12:13:08 -0800604static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
605{
David Weinehall36cdd012016-08-22 13:59:31 +0300606 struct drm_i915_private *dev_priv = node_to_i915(m->private);
607 struct drm_device *dev = &dev_priv->drm;
Brad Volkin493018d2014-12-11 12:13:08 -0800608 struct drm_i915_gem_object *obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000609 struct intel_engine_cs *engine;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100610 int total = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000611 int ret, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800612
613 ret = mutex_lock_interruptible(&dev->struct_mutex);
614 if (ret)
615 return ret;
616
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000617 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000618 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100619 int count;
620
621 count = 0;
622 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000623 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100624 batch_pool_link)
625 count++;
626 seq_printf(m, "%s cache[%d]: %d objects\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000627 engine->name, j, count);
Chris Wilson8d9d5742015-04-07 16:20:38 +0100628
629 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000630 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100631 batch_pool_link) {
632 seq_puts(m, " ");
633 describe_obj(m, obj);
634 seq_putc(m, '\n');
635 }
636
637 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100638 }
Brad Volkin493018d2014-12-11 12:13:08 -0800639 }
640
Chris Wilson8d9d5742015-04-07 16:20:38 +0100641 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800642
643 mutex_unlock(&dev->struct_mutex);
644
645 return 0;
646}
647
Ben Gamari20172632009-02-17 20:08:50 -0500648static int i915_gem_request_info(struct seq_file *m, void *data)
649{
David Weinehall36cdd012016-08-22 13:59:31 +0300650 struct drm_i915_private *dev_priv = node_to_i915(m->private);
651 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000652 struct intel_engine_cs *engine;
Daniel Vettereed29a52015-05-21 14:21:25 +0200653 struct drm_i915_gem_request *req;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000654 int ret, any;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100655
656 ret = mutex_lock_interruptible(&dev->struct_mutex);
657 if (ret)
658 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500659
Chris Wilson2d1070b2015-04-01 10:36:56 +0100660 any = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000661 for_each_engine(engine, dev_priv) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100662 int count;
663
664 count = 0;
Chris Wilsonefdf7c02016-08-04 07:52:33 +0100665 list_for_each_entry(req, &engine->request_list, link)
Chris Wilson2d1070b2015-04-01 10:36:56 +0100666 count++;
667 if (count == 0)
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100668 continue;
669
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000670 seq_printf(m, "%s requests: %d\n", engine->name, count);
Chris Wilsonefdf7c02016-08-04 07:52:33 +0100671 list_for_each_entry(req, &engine->request_list, link) {
Chris Wilsonc84455b2016-08-15 10:49:08 +0100672 struct pid *pid = req->ctx->pid;
Chris Wilson2d1070b2015-04-01 10:36:56 +0100673 struct task_struct *task;
674
675 rcu_read_lock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100676 task = pid ? pid_task(pid, PIDTYPE_PID) : NULL;
Chris Wilson2d1070b2015-04-01 10:36:56 +0100677 seq_printf(m, " %x @ %d: %s [%d]\n",
Chris Wilson04769652016-07-20 09:21:11 +0100678 req->fence.seqno,
Daniel Vettereed29a52015-05-21 14:21:25 +0200679 (int) (jiffies - req->emitted_jiffies),
Chris Wilson2d1070b2015-04-01 10:36:56 +0100680 task ? task->comm : "<unknown>",
681 task ? task->pid : -1);
682 rcu_read_unlock();
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100683 }
Chris Wilson2d1070b2015-04-01 10:36:56 +0100684
685 any++;
Ben Gamari20172632009-02-17 20:08:50 -0500686 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100687 mutex_unlock(&dev->struct_mutex);
688
Chris Wilson2d1070b2015-04-01 10:36:56 +0100689 if (any == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100690 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100691
Ben Gamari20172632009-02-17 20:08:50 -0500692 return 0;
693}
694
Chris Wilsonb2223492010-10-27 15:27:33 +0100695static void i915_ring_seqno_info(struct seq_file *m,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000696 struct intel_engine_cs *engine)
Chris Wilsonb2223492010-10-27 15:27:33 +0100697{
Chris Wilson688e6c72016-07-01 17:23:15 +0100698 struct intel_breadcrumbs *b = &engine->breadcrumbs;
699 struct rb_node *rb;
700
Chris Wilson12471ba2016-04-09 10:57:55 +0100701 seq_printf(m, "Current sequence (%s): %x\n",
Chris Wilson1b7744e2016-07-01 17:23:17 +0100702 engine->name, intel_engine_get_seqno(engine));
Chris Wilson688e6c72016-07-01 17:23:15 +0100703
704 spin_lock(&b->lock);
705 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
706 struct intel_wait *w = container_of(rb, typeof(*w), node);
707
708 seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
709 engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
710 }
711 spin_unlock(&b->lock);
Chris Wilsonb2223492010-10-27 15:27:33 +0100712}
713
Ben Gamari20172632009-02-17 20:08:50 -0500714static int i915_gem_seqno_info(struct seq_file *m, void *data)
715{
David Weinehall36cdd012016-08-22 13:59:31 +0300716 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000717 struct intel_engine_cs *engine;
Ben Gamari20172632009-02-17 20:08:50 -0500718
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000719 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000720 i915_ring_seqno_info(m, engine);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100721
Ben Gamari20172632009-02-17 20:08:50 -0500722 return 0;
723}
724
725
726static int i915_interrupt_info(struct seq_file *m, void *data)
727{
David Weinehall36cdd012016-08-22 13:59:31 +0300728 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000729 struct intel_engine_cs *engine;
Chris Wilson4bb05042016-09-03 07:53:43 +0100730 int i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100731
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200732 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500733
David Weinehall36cdd012016-08-22 13:59:31 +0300734 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300735 seq_printf(m, "Master Interrupt Control:\t%08x\n",
736 I915_READ(GEN8_MASTER_IRQ));
737
738 seq_printf(m, "Display IER:\t%08x\n",
739 I915_READ(VLV_IER));
740 seq_printf(m, "Display IIR:\t%08x\n",
741 I915_READ(VLV_IIR));
742 seq_printf(m, "Display IIR_RW:\t%08x\n",
743 I915_READ(VLV_IIR_RW));
744 seq_printf(m, "Display IMR:\t%08x\n",
745 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100746 for_each_pipe(dev_priv, pipe)
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300747 seq_printf(m, "Pipe %c stat:\t%08x\n",
748 pipe_name(pipe),
749 I915_READ(PIPESTAT(pipe)));
750
751 seq_printf(m, "Port hotplug:\t%08x\n",
752 I915_READ(PORT_HOTPLUG_EN));
753 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
754 I915_READ(VLV_DPFLIPSTAT));
755 seq_printf(m, "DPINVGTT:\t%08x\n",
756 I915_READ(DPINVGTT));
757
758 for (i = 0; i < 4; i++) {
759 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
760 i, I915_READ(GEN8_GT_IMR(i)));
761 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
762 i, I915_READ(GEN8_GT_IIR(i)));
763 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
764 i, I915_READ(GEN8_GT_IER(i)));
765 }
766
767 seq_printf(m, "PCU interrupt mask:\t%08x\n",
768 I915_READ(GEN8_PCU_IMR));
769 seq_printf(m, "PCU interrupt identity:\t%08x\n",
770 I915_READ(GEN8_PCU_IIR));
771 seq_printf(m, "PCU interrupt enable:\t%08x\n",
772 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300773 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700774 seq_printf(m, "Master Interrupt Control:\t%08x\n",
775 I915_READ(GEN8_MASTER_IRQ));
776
777 for (i = 0; i < 4; i++) {
778 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
779 i, I915_READ(GEN8_GT_IMR(i)));
780 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
781 i, I915_READ(GEN8_GT_IIR(i)));
782 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
783 i, I915_READ(GEN8_GT_IER(i)));
784 }
785
Damien Lespiau055e3932014-08-18 13:49:10 +0100786 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200787 enum intel_display_power_domain power_domain;
788
789 power_domain = POWER_DOMAIN_PIPE(pipe);
790 if (!intel_display_power_get_if_enabled(dev_priv,
791 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300792 seq_printf(m, "Pipe %c power disabled\n",
793 pipe_name(pipe));
794 continue;
795 }
Ben Widawskya123f152013-11-02 21:07:10 -0700796 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000797 pipe_name(pipe),
798 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700799 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000800 pipe_name(pipe),
801 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700802 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000803 pipe_name(pipe),
804 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200805
806 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700807 }
808
809 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
810 I915_READ(GEN8_DE_PORT_IMR));
811 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
812 I915_READ(GEN8_DE_PORT_IIR));
813 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
814 I915_READ(GEN8_DE_PORT_IER));
815
816 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
817 I915_READ(GEN8_DE_MISC_IMR));
818 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
819 I915_READ(GEN8_DE_MISC_IIR));
820 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
821 I915_READ(GEN8_DE_MISC_IER));
822
823 seq_printf(m, "PCU interrupt mask:\t%08x\n",
824 I915_READ(GEN8_PCU_IMR));
825 seq_printf(m, "PCU interrupt identity:\t%08x\n",
826 I915_READ(GEN8_PCU_IIR));
827 seq_printf(m, "PCU interrupt enable:\t%08x\n",
828 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300829 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700830 seq_printf(m, "Display IER:\t%08x\n",
831 I915_READ(VLV_IER));
832 seq_printf(m, "Display IIR:\t%08x\n",
833 I915_READ(VLV_IIR));
834 seq_printf(m, "Display IIR_RW:\t%08x\n",
835 I915_READ(VLV_IIR_RW));
836 seq_printf(m, "Display IMR:\t%08x\n",
837 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100838 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700839 seq_printf(m, "Pipe %c stat:\t%08x\n",
840 pipe_name(pipe),
841 I915_READ(PIPESTAT(pipe)));
842
843 seq_printf(m, "Master IER:\t%08x\n",
844 I915_READ(VLV_MASTER_IER));
845
846 seq_printf(m, "Render IER:\t%08x\n",
847 I915_READ(GTIER));
848 seq_printf(m, "Render IIR:\t%08x\n",
849 I915_READ(GTIIR));
850 seq_printf(m, "Render IMR:\t%08x\n",
851 I915_READ(GTIMR));
852
853 seq_printf(m, "PM IER:\t\t%08x\n",
854 I915_READ(GEN6_PMIER));
855 seq_printf(m, "PM IIR:\t\t%08x\n",
856 I915_READ(GEN6_PMIIR));
857 seq_printf(m, "PM IMR:\t\t%08x\n",
858 I915_READ(GEN6_PMIMR));
859
860 seq_printf(m, "Port hotplug:\t%08x\n",
861 I915_READ(PORT_HOTPLUG_EN));
862 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
863 I915_READ(VLV_DPFLIPSTAT));
864 seq_printf(m, "DPINVGTT:\t%08x\n",
865 I915_READ(DPINVGTT));
866
David Weinehall36cdd012016-08-22 13:59:31 +0300867 } else if (!HAS_PCH_SPLIT(dev_priv)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800868 seq_printf(m, "Interrupt enable: %08x\n",
869 I915_READ(IER));
870 seq_printf(m, "Interrupt identity: %08x\n",
871 I915_READ(IIR));
872 seq_printf(m, "Interrupt mask: %08x\n",
873 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100874 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800875 seq_printf(m, "Pipe %c stat: %08x\n",
876 pipe_name(pipe),
877 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800878 } else {
879 seq_printf(m, "North Display Interrupt enable: %08x\n",
880 I915_READ(DEIER));
881 seq_printf(m, "North Display Interrupt identity: %08x\n",
882 I915_READ(DEIIR));
883 seq_printf(m, "North Display Interrupt mask: %08x\n",
884 I915_READ(DEIMR));
885 seq_printf(m, "South Display Interrupt enable: %08x\n",
886 I915_READ(SDEIER));
887 seq_printf(m, "South Display Interrupt identity: %08x\n",
888 I915_READ(SDEIIR));
889 seq_printf(m, "South Display Interrupt mask: %08x\n",
890 I915_READ(SDEIMR));
891 seq_printf(m, "Graphics Interrupt enable: %08x\n",
892 I915_READ(GTIER));
893 seq_printf(m, "Graphics Interrupt identity: %08x\n",
894 I915_READ(GTIIR));
895 seq_printf(m, "Graphics Interrupt mask: %08x\n",
896 I915_READ(GTIMR));
897 }
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000898 for_each_engine(engine, dev_priv) {
David Weinehall36cdd012016-08-22 13:59:31 +0300899 if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100900 seq_printf(m,
901 "Graphics Interrupt mask (%s): %08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000902 engine->name, I915_READ_IMR(engine));
Chris Wilson9862e602011-01-04 22:22:17 +0000903 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000904 i915_ring_seqno_info(m, engine);
Chris Wilson9862e602011-01-04 22:22:17 +0000905 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200906 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100907
Ben Gamari20172632009-02-17 20:08:50 -0500908 return 0;
909}
910
Chris Wilsona6172a82009-02-11 14:26:38 +0000911static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
912{
David Weinehall36cdd012016-08-22 13:59:31 +0300913 struct drm_i915_private *dev_priv = node_to_i915(m->private);
914 struct drm_device *dev = &dev_priv->drm;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100915 int i, ret;
916
917 ret = mutex_lock_interruptible(&dev->struct_mutex);
918 if (ret)
919 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000920
Chris Wilsona6172a82009-02-11 14:26:38 +0000921 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
922 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson49ef5292016-08-18 17:17:00 +0100923 struct i915_vma *vma = dev_priv->fence_regs[i].vma;
Chris Wilsona6172a82009-02-11 14:26:38 +0000924
Chris Wilson6c085a72012-08-20 11:40:46 +0200925 seq_printf(m, "Fence %d, pin count = %d, object = ",
926 i, dev_priv->fence_regs[i].pin_count);
Chris Wilson49ef5292016-08-18 17:17:00 +0100927 if (!vma)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100928 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100929 else
Chris Wilson49ef5292016-08-18 17:17:00 +0100930 describe_obj(m, vma->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100931 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000932 }
933
Chris Wilson05394f32010-11-08 19:18:58 +0000934 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000935 return 0;
936}
937
Ben Gamari20172632009-02-17 20:08:50 -0500938static int i915_hws_info(struct seq_file *m, void *data)
939{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100940 struct drm_info_node *node = m->private;
David Weinehall36cdd012016-08-22 13:59:31 +0300941 struct drm_i915_private *dev_priv = node_to_i915(node);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000942 struct intel_engine_cs *engine;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100943 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100944 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500945
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000946 engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000947 hws = engine->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500948 if (hws == NULL)
949 return 0;
950
951 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
952 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
953 i * 4,
954 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
955 }
956 return 0;
957}
958
Daniel Vetterd5442302012-04-27 15:17:40 +0200959static ssize_t
960i915_error_state_write(struct file *filp,
961 const char __user *ubuf,
962 size_t cnt,
963 loff_t *ppos)
964{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300965 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200966
967 DRM_DEBUG_DRIVER("Resetting error state\n");
Chris Wilson662d19e2016-09-01 21:55:10 +0100968 i915_destroy_error_state(error_priv->dev);
Daniel Vetterd5442302012-04-27 15:17:40 +0200969
970 return cnt;
971}
972
973static int i915_error_state_open(struct inode *inode, struct file *file)
974{
David Weinehall36cdd012016-08-22 13:59:31 +0300975 struct drm_i915_private *dev_priv = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200976 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +0200977
978 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
979 if (!error_priv)
980 return -ENOMEM;
981
David Weinehall36cdd012016-08-22 13:59:31 +0300982 error_priv->dev = &dev_priv->drm;
Daniel Vetterd5442302012-04-27 15:17:40 +0200983
David Weinehall36cdd012016-08-22 13:59:31 +0300984 i915_error_state_get(&dev_priv->drm, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200985
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300986 file->private_data = error_priv;
987
988 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200989}
990
991static int i915_error_state_release(struct inode *inode, struct file *file)
992{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300993 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200994
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300995 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200996 kfree(error_priv);
997
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300998 return 0;
999}
1000
1001static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1002 size_t count, loff_t *pos)
1003{
1004 struct i915_error_state_file_priv *error_priv = file->private_data;
1005 struct drm_i915_error_state_buf error_str;
1006 loff_t tmp_pos = 0;
1007 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001008 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001009
David Weinehall36cdd012016-08-22 13:59:31 +03001010 ret = i915_error_state_buf_init(&error_str,
1011 to_i915(error_priv->dev), count, *pos);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001012 if (ret)
1013 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001014
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001015 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001016 if (ret)
1017 goto out;
1018
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001019 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1020 error_str.buf,
1021 error_str.bytes);
1022
1023 if (ret_count < 0)
1024 ret = ret_count;
1025 else
1026 *pos = error_str.start + ret_count;
1027out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001028 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001029 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +02001030}
1031
1032static const struct file_operations i915_error_state_fops = {
1033 .owner = THIS_MODULE,
1034 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001035 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001036 .write = i915_error_state_write,
1037 .llseek = default_llseek,
1038 .release = i915_error_state_release,
1039};
1040
Kees Cook647416f2013-03-10 14:10:06 -07001041static int
1042i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001043{
David Weinehall36cdd012016-08-22 13:59:31 +03001044 struct drm_i915_private *dev_priv = data;
Mika Kuoppala40633212012-12-04 15:12:00 +02001045 int ret;
1046
David Weinehall36cdd012016-08-22 13:59:31 +03001047 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
Mika Kuoppala40633212012-12-04 15:12:00 +02001048 if (ret)
1049 return ret;
1050
Kees Cook647416f2013-03-10 14:10:06 -07001051 *val = dev_priv->next_seqno;
David Weinehall36cdd012016-08-22 13:59:31 +03001052 mutex_unlock(&dev_priv->drm.struct_mutex);
Mika Kuoppala40633212012-12-04 15:12:00 +02001053
Kees Cook647416f2013-03-10 14:10:06 -07001054 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +02001055}
1056
Kees Cook647416f2013-03-10 14:10:06 -07001057static int
1058i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001059{
David Weinehall36cdd012016-08-22 13:59:31 +03001060 struct drm_i915_private *dev_priv = data;
1061 struct drm_device *dev = &dev_priv->drm;
Mika Kuoppala40633212012-12-04 15:12:00 +02001062 int ret;
1063
Mika Kuoppala40633212012-12-04 15:12:00 +02001064 ret = mutex_lock_interruptible(&dev->struct_mutex);
1065 if (ret)
1066 return ret;
1067
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +02001068 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001069 mutex_unlock(&dev->struct_mutex);
1070
Kees Cook647416f2013-03-10 14:10:06 -07001071 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001072}
1073
Kees Cook647416f2013-03-10 14:10:06 -07001074DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1075 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001076 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001077
Deepak Sadb4bd12014-03-31 11:30:02 +05301078static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001079{
David Weinehall36cdd012016-08-22 13:59:31 +03001080 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1081 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001082 int ret = 0;
1083
1084 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001085
David Weinehall36cdd012016-08-22 13:59:31 +03001086 if (IS_GEN5(dev_priv)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001087 u16 rgvswctl = I915_READ16(MEMSWCTL);
1088 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1089
1090 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1091 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1092 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1093 MEMSTAT_VID_SHIFT);
1094 seq_printf(m, "Current P-state: %d\n",
1095 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
David Weinehall36cdd012016-08-22 13:59:31 +03001096 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Wayne Boyer666a4532015-12-09 12:29:35 -08001097 u32 freq_sts;
1098
1099 mutex_lock(&dev_priv->rps.hw_lock);
1100 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1101 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1102 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1103
1104 seq_printf(m, "actual GPU freq: %d MHz\n",
1105 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1106
1107 seq_printf(m, "current GPU freq: %d MHz\n",
1108 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1109
1110 seq_printf(m, "max GPU freq: %d MHz\n",
1111 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1112
1113 seq_printf(m, "min GPU freq: %d MHz\n",
1114 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1115
1116 seq_printf(m, "idle GPU freq: %d MHz\n",
1117 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1118
1119 seq_printf(m,
1120 "efficient (RPe) frequency: %d MHz\n",
1121 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1122 mutex_unlock(&dev_priv->rps.hw_lock);
David Weinehall36cdd012016-08-22 13:59:31 +03001123 } else if (INTEL_GEN(dev_priv) >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001124 u32 rp_state_limits;
1125 u32 gt_perf_status;
1126 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001127 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001128 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001129 u32 rpupei, rpcurup, rpprevup;
1130 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001131 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001132 int max_freq;
1133
Bob Paauwe35040562015-06-25 14:54:07 -07001134 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
David Weinehall36cdd012016-08-22 13:59:31 +03001135 if (IS_BROXTON(dev_priv)) {
Bob Paauwe35040562015-06-25 14:54:07 -07001136 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1137 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1138 } else {
1139 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1140 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1141 }
1142
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001143 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001144 ret = mutex_lock_interruptible(&dev->struct_mutex);
1145 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001146 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001147
Mika Kuoppala59bad942015-01-16 11:34:40 +02001148 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001149
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001150 reqf = I915_READ(GEN6_RPNSWREQ);
David Weinehall36cdd012016-08-22 13:59:31 +03001151 if (IS_GEN9(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301152 reqf >>= 23;
1153 else {
1154 reqf &= ~GEN6_TURBO_DISABLE;
David Weinehall36cdd012016-08-22 13:59:31 +03001155 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301156 reqf >>= 24;
1157 else
1158 reqf >>= 25;
1159 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001160 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001161
Chris Wilson0d8f9492014-03-27 09:06:14 +00001162 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1163 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1164 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1165
Jesse Barnesccab5c82011-01-18 15:49:25 -08001166 rpstat = I915_READ(GEN6_RPSTAT1);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301167 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1168 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1169 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1170 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1171 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1172 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
David Weinehall36cdd012016-08-22 13:59:31 +03001173 if (IS_GEN9(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301174 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
David Weinehall36cdd012016-08-22 13:59:31 +03001175 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001176 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1177 else
1178 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001179 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001180
Mika Kuoppala59bad942015-01-16 11:34:40 +02001181 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001182 mutex_unlock(&dev->struct_mutex);
1183
David Weinehall36cdd012016-08-22 13:59:31 +03001184 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001185 pm_ier = I915_READ(GEN6_PMIER);
1186 pm_imr = I915_READ(GEN6_PMIMR);
1187 pm_isr = I915_READ(GEN6_PMISR);
1188 pm_iir = I915_READ(GEN6_PMIIR);
1189 pm_mask = I915_READ(GEN6_PMINTRMSK);
1190 } else {
1191 pm_ier = I915_READ(GEN8_GT_IER(2));
1192 pm_imr = I915_READ(GEN8_GT_IMR(2));
1193 pm_isr = I915_READ(GEN8_GT_ISR(2));
1194 pm_iir = I915_READ(GEN8_GT_IIR(2));
1195 pm_mask = I915_READ(GEN6_PMINTRMSK);
1196 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001197 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001198 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301199 seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001200 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001201 seq_printf(m, "Render p-state ratio: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03001202 (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001203 seq_printf(m, "Render p-state VID: %d\n",
1204 gt_perf_status & 0xff);
1205 seq_printf(m, "Render p-state limit: %d\n",
1206 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001207 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1208 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1209 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1210 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001211 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001212 seq_printf(m, "CAGF: %dMHz\n", cagf);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301213 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1214 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1215 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1216 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1217 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1218 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
Chris Wilsond86ed342015-04-27 13:41:19 +01001219 seq_printf(m, "Up threshold: %d%%\n",
1220 dev_priv->rps.up_threshold);
1221
Akash Goeld6cda9c2016-04-23 00:05:46 +05301222 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1223 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1224 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1225 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1226 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1227 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
Chris Wilsond86ed342015-04-27 13:41:19 +01001228 seq_printf(m, "Down threshold: %d%%\n",
1229 dev_priv->rps.down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001230
David Weinehall36cdd012016-08-22 13:59:31 +03001231 max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 0 :
Bob Paauwe35040562015-06-25 14:54:07 -07001232 rp_state_cap >> 16) & 0xff;
David Weinehall36cdd012016-08-22 13:59:31 +03001233 max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001234 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001235 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001236 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001237
1238 max_freq = (rp_state_cap & 0xff00) >> 8;
David Weinehall36cdd012016-08-22 13:59:31 +03001239 max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001240 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001241 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001242 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001243
David Weinehall36cdd012016-08-22 13:59:31 +03001244 max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 16 :
Bob Paauwe35040562015-06-25 14:54:07 -07001245 rp_state_cap >> 0) & 0xff;
David Weinehall36cdd012016-08-22 13:59:31 +03001246 max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001247 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001248 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001249 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001250 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001251 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001252
Chris Wilsond86ed342015-04-27 13:41:19 +01001253 seq_printf(m, "Current freq: %d MHz\n",
1254 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1255 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001256 seq_printf(m, "Idle freq: %d MHz\n",
1257 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001258 seq_printf(m, "Min freq: %d MHz\n",
1259 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001260 seq_printf(m, "Boost freq: %d MHz\n",
1261 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001262 seq_printf(m, "Max freq: %d MHz\n",
1263 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1264 seq_printf(m,
1265 "efficient (RPe) frequency: %d MHz\n",
1266 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001267 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001268 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001269 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001270
Mika Kahola1170f282015-09-25 14:00:32 +03001271 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1272 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1273 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1274
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001275out:
1276 intel_runtime_pm_put(dev_priv);
1277 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001278}
1279
Ben Widawskyd6369512016-09-20 16:54:32 +03001280static void i915_instdone_info(struct drm_i915_private *dev_priv,
1281 struct seq_file *m,
1282 struct intel_instdone *instdone)
1283{
1284 seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
1285 instdone->instdone);
1286
1287 if (INTEL_GEN(dev_priv) <= 3)
1288 return;
1289
1290 seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
1291 instdone->slice_common);
1292
1293 if (INTEL_GEN(dev_priv) <= 6)
1294 return;
1295
1296 seq_printf(m, "\t\tSAMPLER_INSTDONE: 0x%08x\n",
1297 instdone->sampler);
1298 seq_printf(m, "\t\tROW_INSTDONE: 0x%08x\n",
1299 instdone->row);
1300}
1301
Chris Wilsonf6544492015-01-26 18:03:04 +02001302static int i915_hangcheck_info(struct seq_file *m, void *unused)
1303{
David Weinehall36cdd012016-08-22 13:59:31 +03001304 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001305 struct intel_engine_cs *engine;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001306 u64 acthd[I915_NUM_ENGINES];
1307 u32 seqno[I915_NUM_ENGINES];
Ben Widawskyd6369512016-09-20 16:54:32 +03001308 struct intel_instdone instdone;
Dave Gordonc3232b12016-03-23 18:19:53 +00001309 enum intel_engine_id id;
Chris Wilsonf6544492015-01-26 18:03:04 +02001310
Chris Wilson8af29b02016-09-09 14:11:47 +01001311 if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1312 seq_printf(m, "Wedged\n");
1313 if (test_bit(I915_RESET_IN_PROGRESS, &dev_priv->gpu_error.flags))
1314 seq_printf(m, "Reset in progress\n");
1315 if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1316 seq_printf(m, "Waiter holding struct mutex\n");
1317 if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1318 seq_printf(m, "struct_mutex blocked for reset\n");
1319
Chris Wilsonf6544492015-01-26 18:03:04 +02001320 if (!i915.enable_hangcheck) {
1321 seq_printf(m, "Hangcheck disabled\n");
1322 return 0;
1323 }
1324
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001325 intel_runtime_pm_get(dev_priv);
1326
Dave Gordonc3232b12016-03-23 18:19:53 +00001327 for_each_engine_id(engine, dev_priv, id) {
Chris Wilson7e37f882016-08-02 22:50:21 +01001328 acthd[id] = intel_engine_get_active_head(engine);
Chris Wilson1b7744e2016-07-01 17:23:17 +01001329 seqno[id] = intel_engine_get_seqno(engine);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001330 }
1331
Ben Widawskyd6369512016-09-20 16:54:32 +03001332 i915_get_engine_instdone(dev_priv, RCS, &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001333
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001334 intel_runtime_pm_put(dev_priv);
1335
Chris Wilsonf6544492015-01-26 18:03:04 +02001336 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1337 seq_printf(m, "Hangcheck active, fires in %dms\n",
1338 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1339 jiffies));
1340 } else
1341 seq_printf(m, "Hangcheck inactive\n");
1342
Dave Gordonc3232b12016-03-23 18:19:53 +00001343 for_each_engine_id(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001344 seq_printf(m, "%s:\n", engine->name);
Chris Wilson14fd0d62016-04-07 07:29:10 +01001345 seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1346 engine->hangcheck.seqno,
1347 seqno[id],
1348 engine->last_submitted_seqno);
Chris Wilson83348ba2016-08-09 17:47:51 +01001349 seq_printf(m, "\twaiters? %s, fake irq active? %s\n",
1350 yesno(intel_engine_has_waiter(engine)),
1351 yesno(test_bit(engine->id,
1352 &dev_priv->gpu_error.missed_irq_rings)));
Chris Wilsonf6544492015-01-26 18:03:04 +02001353 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001354 (long long)engine->hangcheck.acthd,
Dave Gordonc3232b12016-03-23 18:19:53 +00001355 (long long)acthd[id]);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001356 seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
1357 seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001358
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001359 if (engine->id == RCS) {
Ben Widawskyd6369512016-09-20 16:54:32 +03001360 seq_puts(m, "\tinstdone read =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001361
Ben Widawskyd6369512016-09-20 16:54:32 +03001362 i915_instdone_info(dev_priv, m, &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001363
Ben Widawskyd6369512016-09-20 16:54:32 +03001364 seq_puts(m, "\tinstdone accu =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001365
Ben Widawskyd6369512016-09-20 16:54:32 +03001366 i915_instdone_info(dev_priv, m,
1367 &engine->hangcheck.instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001368 }
Chris Wilsonf6544492015-01-26 18:03:04 +02001369 }
1370
1371 return 0;
1372}
1373
Ben Widawsky4d855292011-12-12 19:34:16 -08001374static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001375{
David Weinehall36cdd012016-08-22 13:59:31 +03001376 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1377 struct drm_device *dev = &dev_priv->drm;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001378 u32 rgvmodectl, rstdbyctl;
1379 u16 crstandvid;
1380 int ret;
1381
1382 ret = mutex_lock_interruptible(&dev->struct_mutex);
1383 if (ret)
1384 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001385 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001386
1387 rgvmodectl = I915_READ(MEMMODECTL);
1388 rstdbyctl = I915_READ(RSTDBYCTL);
1389 crstandvid = I915_READ16(CRSTANDVID);
1390
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001391 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001392 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001393
Jani Nikula742f4912015-09-03 11:16:09 +03001394 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001395 seq_printf(m, "Boost freq: %d\n",
1396 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1397 MEMMODE_BOOST_FREQ_SHIFT);
1398 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001399 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001400 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001401 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001402 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001403 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001404 seq_printf(m, "Starting frequency: P%d\n",
1405 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001406 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001407 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001408 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1409 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1410 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1411 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001412 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001413 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001414 switch (rstdbyctl & RSX_STATUS_MASK) {
1415 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001416 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001417 break;
1418 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001419 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001420 break;
1421 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001422 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001423 break;
1424 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001425 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001426 break;
1427 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001428 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001429 break;
1430 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001431 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001432 break;
1433 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001434 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001435 break;
1436 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001437
1438 return 0;
1439}
1440
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001441static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001442{
David Weinehall36cdd012016-08-22 13:59:31 +03001443 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001444 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001445
1446 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001447 for_each_fw_domain(fw_domain, dev_priv) {
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001448 seq_printf(m, "%s.wake_count = %u\n",
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001449 intel_uncore_forcewake_domain_to_str(fw_domain->id),
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001450 fw_domain->wake_count);
1451 }
1452 spin_unlock_irq(&dev_priv->uncore.lock);
1453
1454 return 0;
1455}
1456
Deepak S669ab5a2014-01-10 15:18:26 +05301457static int vlv_drpc_info(struct seq_file *m)
1458{
David Weinehall36cdd012016-08-22 13:59:31 +03001459 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001460 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301461
Imre Deakd46c0512014-04-14 20:24:27 +03001462 intel_runtime_pm_get(dev_priv);
1463
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001464 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301465 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1466 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1467
Imre Deakd46c0512014-04-14 20:24:27 +03001468 intel_runtime_pm_put(dev_priv);
1469
Deepak S669ab5a2014-01-10 15:18:26 +05301470 seq_printf(m, "Video Turbo Mode: %s\n",
1471 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1472 seq_printf(m, "Turbo enabled: %s\n",
1473 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1474 seq_printf(m, "HW control enabled: %s\n",
1475 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1476 seq_printf(m, "SW control enabled: %s\n",
1477 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1478 GEN6_RP_MEDIA_SW_MODE));
1479 seq_printf(m, "RC6 Enabled: %s\n",
1480 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1481 GEN6_RC_CTL_EI_MODE(1))));
1482 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001483 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301484 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001485 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301486
Imre Deak9cc19be2014-04-14 20:24:24 +03001487 seq_printf(m, "Render RC6 residency since boot: %u\n",
1488 I915_READ(VLV_GT_RENDER_RC6));
1489 seq_printf(m, "Media RC6 residency since boot: %u\n",
1490 I915_READ(VLV_GT_MEDIA_RC6));
1491
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001492 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301493}
1494
Ben Widawsky4d855292011-12-12 19:34:16 -08001495static int gen6_drpc_info(struct seq_file *m)
1496{
David Weinehall36cdd012016-08-22 13:59:31 +03001497 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1498 struct drm_device *dev = &dev_priv->drm;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001499 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Akash Goelf2dd7572016-06-27 20:10:01 +05301500 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001501 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001502 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001503
1504 ret = mutex_lock_interruptible(&dev->struct_mutex);
1505 if (ret)
1506 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001507 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001508
Chris Wilson907b28c2013-07-19 20:36:52 +01001509 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001510 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001511 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001512
1513 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001514 seq_puts(m, "RC information inaccurate because somebody "
1515 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001516 } else {
1517 /* NB: we cannot use forcewake, else we read the wrong values */
1518 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1519 udelay(10);
1520 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1521 }
1522
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001523 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001524 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001525
1526 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1527 rcctl1 = I915_READ(GEN6_RC_CONTROL);
David Weinehall36cdd012016-08-22 13:59:31 +03001528 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301529 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1530 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1531 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001532 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001533 mutex_lock(&dev_priv->rps.hw_lock);
1534 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1535 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001536
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001537 intel_runtime_pm_put(dev_priv);
1538
Ben Widawsky4d855292011-12-12 19:34:16 -08001539 seq_printf(m, "Video Turbo Mode: %s\n",
1540 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1541 seq_printf(m, "HW control enabled: %s\n",
1542 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1543 seq_printf(m, "SW control enabled: %s\n",
1544 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1545 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001546 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001547 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1548 seq_printf(m, "RC6 Enabled: %s\n",
1549 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
David Weinehall36cdd012016-08-22 13:59:31 +03001550 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301551 seq_printf(m, "Render Well Gating Enabled: %s\n",
1552 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1553 seq_printf(m, "Media Well Gating Enabled: %s\n",
1554 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1555 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001556 seq_printf(m, "Deep RC6 Enabled: %s\n",
1557 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1558 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1559 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001560 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001561 switch (gt_core_status & GEN6_RCn_MASK) {
1562 case GEN6_RC0:
1563 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001564 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001565 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001566 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001567 break;
1568 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001569 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001570 break;
1571 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001572 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001573 break;
1574 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001575 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001576 break;
1577 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001578 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001579 break;
1580 }
1581
1582 seq_printf(m, "Core Power Down: %s\n",
1583 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
David Weinehall36cdd012016-08-22 13:59:31 +03001584 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301585 seq_printf(m, "Render Power Well: %s\n",
1586 (gen9_powergate_status &
1587 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1588 seq_printf(m, "Media Power Well: %s\n",
1589 (gen9_powergate_status &
1590 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1591 }
Ben Widawskycce66a22012-03-27 18:59:38 -07001592
1593 /* Not exactly sure what this is */
1594 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1595 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1596 seq_printf(m, "RC6 residency since boot: %u\n",
1597 I915_READ(GEN6_GT_GFX_RC6));
1598 seq_printf(m, "RC6+ residency since boot: %u\n",
1599 I915_READ(GEN6_GT_GFX_RC6p));
1600 seq_printf(m, "RC6++ residency since boot: %u\n",
1601 I915_READ(GEN6_GT_GFX_RC6pp));
1602
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001603 seq_printf(m, "RC6 voltage: %dmV\n",
1604 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1605 seq_printf(m, "RC6+ voltage: %dmV\n",
1606 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1607 seq_printf(m, "RC6++ voltage: %dmV\n",
1608 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Akash Goelf2dd7572016-06-27 20:10:01 +05301609 return i915_forcewake_domains(m, NULL);
Ben Widawsky4d855292011-12-12 19:34:16 -08001610}
1611
1612static int i915_drpc_info(struct seq_file *m, void *unused)
1613{
David Weinehall36cdd012016-08-22 13:59:31 +03001614 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky4d855292011-12-12 19:34:16 -08001615
David Weinehall36cdd012016-08-22 13:59:31 +03001616 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S669ab5a2014-01-10 15:18:26 +05301617 return vlv_drpc_info(m);
David Weinehall36cdd012016-08-22 13:59:31 +03001618 else if (INTEL_GEN(dev_priv) >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001619 return gen6_drpc_info(m);
1620 else
1621 return ironlake_drpc_info(m);
1622}
1623
Daniel Vetter9a851782015-06-18 10:30:22 +02001624static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1625{
David Weinehall36cdd012016-08-22 13:59:31 +03001626 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetter9a851782015-06-18 10:30:22 +02001627
1628 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1629 dev_priv->fb_tracking.busy_bits);
1630
1631 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1632 dev_priv->fb_tracking.flip_bits);
1633
1634 return 0;
1635}
1636
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001637static int i915_fbc_status(struct seq_file *m, void *unused)
1638{
David Weinehall36cdd012016-08-22 13:59:31 +03001639 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001640
David Weinehall36cdd012016-08-22 13:59:31 +03001641 if (!HAS_FBC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001642 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001643 return 0;
1644 }
1645
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001646 intel_runtime_pm_get(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001647 mutex_lock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001648
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001649 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001650 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001651 else
1652 seq_printf(m, "FBC disabled: %s\n",
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001653 dev_priv->fbc.no_fbc_reason);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001654
David Weinehall36cdd012016-08-22 13:59:31 +03001655 if (INTEL_GEN(dev_priv) >= 7)
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001656 seq_printf(m, "Compressing: %s\n",
1657 yesno(I915_READ(FBC_STATUS2) &
1658 FBC_COMPRESSION_MASK));
1659
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001660 mutex_unlock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001661 intel_runtime_pm_put(dev_priv);
1662
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001663 return 0;
1664}
1665
Rodrigo Vivida46f932014-08-01 02:04:45 -07001666static int i915_fbc_fc_get(void *data, u64 *val)
1667{
David Weinehall36cdd012016-08-22 13:59:31 +03001668 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001669
David Weinehall36cdd012016-08-22 13:59:31 +03001670 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001671 return -ENODEV;
1672
Rodrigo Vivida46f932014-08-01 02:04:45 -07001673 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001674
1675 return 0;
1676}
1677
1678static int i915_fbc_fc_set(void *data, u64 val)
1679{
David Weinehall36cdd012016-08-22 13:59:31 +03001680 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001681 u32 reg;
1682
David Weinehall36cdd012016-08-22 13:59:31 +03001683 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001684 return -ENODEV;
1685
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001686 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001687
1688 reg = I915_READ(ILK_DPFC_CONTROL);
1689 dev_priv->fbc.false_color = val;
1690
1691 I915_WRITE(ILK_DPFC_CONTROL, val ?
1692 (reg | FBC_CTL_FALSE_COLOR) :
1693 (reg & ~FBC_CTL_FALSE_COLOR));
1694
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001695 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001696 return 0;
1697}
1698
1699DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1700 i915_fbc_fc_get, i915_fbc_fc_set,
1701 "%llu\n");
1702
Paulo Zanoni92d44622013-05-31 16:33:24 -03001703static int i915_ips_status(struct seq_file *m, void *unused)
1704{
David Weinehall36cdd012016-08-22 13:59:31 +03001705 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni92d44622013-05-31 16:33:24 -03001706
David Weinehall36cdd012016-08-22 13:59:31 +03001707 if (!HAS_IPS(dev_priv)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001708 seq_puts(m, "not supported\n");
1709 return 0;
1710 }
1711
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001712 intel_runtime_pm_get(dev_priv);
1713
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001714 seq_printf(m, "Enabled by kernel parameter: %s\n",
1715 yesno(i915.enable_ips));
1716
David Weinehall36cdd012016-08-22 13:59:31 +03001717 if (INTEL_GEN(dev_priv) >= 8) {
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001718 seq_puts(m, "Currently: unknown\n");
1719 } else {
1720 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1721 seq_puts(m, "Currently: enabled\n");
1722 else
1723 seq_puts(m, "Currently: disabled\n");
1724 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001725
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001726 intel_runtime_pm_put(dev_priv);
1727
Paulo Zanoni92d44622013-05-31 16:33:24 -03001728 return 0;
1729}
1730
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001731static int i915_sr_status(struct seq_file *m, void *unused)
1732{
David Weinehall36cdd012016-08-22 13:59:31 +03001733 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001734 bool sr_enabled = false;
1735
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001736 intel_runtime_pm_get(dev_priv);
1737
David Weinehall36cdd012016-08-22 13:59:31 +03001738 if (HAS_PCH_SPLIT(dev_priv))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001739 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001740 else if (IS_CRESTLINE(dev_priv) || IS_G4X(dev_priv) ||
1741 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001742 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001743 else if (IS_I915GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001744 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001745 else if (IS_PINEVIEW(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001746 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001747 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001748 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001749
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001750 intel_runtime_pm_put(dev_priv);
1751
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001752 seq_printf(m, "self-refresh: %s\n",
1753 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001754
1755 return 0;
1756}
1757
Jesse Barnes7648fa92010-05-20 14:28:11 -07001758static int i915_emon_status(struct seq_file *m, void *unused)
1759{
David Weinehall36cdd012016-08-22 13:59:31 +03001760 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1761 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001762 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001763 int ret;
1764
David Weinehall36cdd012016-08-22 13:59:31 +03001765 if (!IS_GEN5(dev_priv))
Chris Wilson582be6b2012-04-30 19:35:02 +01001766 return -ENODEV;
1767
Chris Wilsonde227ef2010-07-03 07:58:38 +01001768 ret = mutex_lock_interruptible(&dev->struct_mutex);
1769 if (ret)
1770 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001771
1772 temp = i915_mch_val(dev_priv);
1773 chipset = i915_chipset_val(dev_priv);
1774 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001775 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001776
1777 seq_printf(m, "GMCH temp: %ld\n", temp);
1778 seq_printf(m, "Chipset power: %ld\n", chipset);
1779 seq_printf(m, "GFX power: %ld\n", gfx);
1780 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1781
1782 return 0;
1783}
1784
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001785static int i915_ring_freq_table(struct seq_file *m, void *unused)
1786{
David Weinehall36cdd012016-08-22 13:59:31 +03001787 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001788 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001789 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301790 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001791
Carlos Santa26310342016-08-17 12:30:41 -07001792 if (!HAS_LLC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001793 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001794 return 0;
1795 }
1796
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001797 intel_runtime_pm_get(dev_priv);
1798
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001799 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001800 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001801 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001802
David Weinehall36cdd012016-08-22 13:59:31 +03001803 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301804 /* Convert GT frequency to 50 HZ units */
1805 min_gpu_freq =
1806 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1807 max_gpu_freq =
1808 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1809 } else {
1810 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1811 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1812 }
1813
Damien Lespiau267f0c92013-06-24 22:59:48 +01001814 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001815
Akash Goelf936ec32015-06-29 14:50:22 +05301816 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001817 ia_freq = gpu_freq;
1818 sandybridge_pcode_read(dev_priv,
1819 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1820 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001821 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301822 intel_gpu_freq(dev_priv, (gpu_freq *
David Weinehall36cdd012016-08-22 13:59:31 +03001823 (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001824 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001825 ((ia_freq >> 0) & 0xff) * 100,
1826 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001827 }
1828
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001829 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001830
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001831out:
1832 intel_runtime_pm_put(dev_priv);
1833 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001834}
1835
Chris Wilson44834a62010-08-19 16:09:23 +01001836static int i915_opregion(struct seq_file *m, void *unused)
1837{
David Weinehall36cdd012016-08-22 13:59:31 +03001838 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1839 struct drm_device *dev = &dev_priv->drm;
Chris Wilson44834a62010-08-19 16:09:23 +01001840 struct intel_opregion *opregion = &dev_priv->opregion;
1841 int ret;
1842
1843 ret = mutex_lock_interruptible(&dev->struct_mutex);
1844 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001845 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001846
Jani Nikula2455a8e2015-12-14 12:50:53 +02001847 if (opregion->header)
1848 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001849
1850 mutex_unlock(&dev->struct_mutex);
1851
Daniel Vetter0d38f002012-04-21 22:49:10 +02001852out:
Chris Wilson44834a62010-08-19 16:09:23 +01001853 return 0;
1854}
1855
Jani Nikulaada8f952015-12-15 13:17:12 +02001856static int i915_vbt(struct seq_file *m, void *unused)
1857{
David Weinehall36cdd012016-08-22 13:59:31 +03001858 struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
Jani Nikulaada8f952015-12-15 13:17:12 +02001859
1860 if (opregion->vbt)
1861 seq_write(m, opregion->vbt, opregion->vbt_size);
1862
1863 return 0;
1864}
1865
Chris Wilson37811fc2010-08-25 22:45:57 +01001866static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1867{
David Weinehall36cdd012016-08-22 13:59:31 +03001868 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1869 struct drm_device *dev = &dev_priv->drm;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301870 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001871 struct drm_framebuffer *drm_fb;
Chris Wilson188c1ab2016-04-03 14:14:20 +01001872 int ret;
1873
1874 ret = mutex_lock_interruptible(&dev->struct_mutex);
1875 if (ret)
1876 return ret;
Chris Wilson37811fc2010-08-25 22:45:57 +01001877
Daniel Vetter06957262015-08-10 13:34:08 +02001878#ifdef CONFIG_DRM_FBDEV_EMULATION
David Weinehall36cdd012016-08-22 13:59:31 +03001879 if (dev_priv->fbdev) {
1880 fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001881
Chris Wilson25bcce92016-07-02 15:36:00 +01001882 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1883 fbdev_fb->base.width,
1884 fbdev_fb->base.height,
1885 fbdev_fb->base.depth,
1886 fbdev_fb->base.bits_per_pixel,
1887 fbdev_fb->base.modifier[0],
1888 drm_framebuffer_read_refcount(&fbdev_fb->base));
1889 describe_obj(m, fbdev_fb->obj);
1890 seq_putc(m, '\n');
1891 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001892#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001893
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001894 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001895 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05301896 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1897 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001898 continue;
1899
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001900 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001901 fb->base.width,
1902 fb->base.height,
1903 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001904 fb->base.bits_per_pixel,
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001905 fb->base.modifier[0],
Dave Airlie747a5982016-04-15 15:10:35 +10001906 drm_framebuffer_read_refcount(&fb->base));
Chris Wilson05394f32010-11-08 19:18:58 +00001907 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001908 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001909 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001910 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson188c1ab2016-04-03 14:14:20 +01001911 mutex_unlock(&dev->struct_mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001912
1913 return 0;
1914}
1915
Chris Wilson7e37f882016-08-02 22:50:21 +01001916static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001917{
1918 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
Chris Wilson7e37f882016-08-02 22:50:21 +01001919 ring->space, ring->head, ring->tail,
1920 ring->last_retired_head);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001921}
1922
Ben Widawskye76d3632011-03-19 18:14:29 -07001923static int i915_context_status(struct seq_file *m, void *unused)
1924{
David Weinehall36cdd012016-08-22 13:59:31 +03001925 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1926 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001927 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01001928 struct i915_gem_context *ctx;
Dave Gordonc3232b12016-03-23 18:19:53 +00001929 int ret;
Ben Widawskye76d3632011-03-19 18:14:29 -07001930
Daniel Vetterf3d28872014-05-29 23:23:08 +02001931 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001932 if (ret)
1933 return ret;
1934
Ben Widawskya33afea2013-09-17 21:12:45 -07001935 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Chris Wilson5d1808e2016-04-28 09:56:51 +01001936 seq_printf(m, "HW context %u ", ctx->hw_id);
Chris Wilsonc84455b2016-08-15 10:49:08 +01001937 if (ctx->pid) {
Chris Wilsond28b99a2016-05-24 14:53:39 +01001938 struct task_struct *task;
1939
Chris Wilsonc84455b2016-08-15 10:49:08 +01001940 task = get_pid_task(ctx->pid, PIDTYPE_PID);
Chris Wilsond28b99a2016-05-24 14:53:39 +01001941 if (task) {
1942 seq_printf(m, "(%s [%d]) ",
1943 task->comm, task->pid);
1944 put_task_struct(task);
1945 }
Chris Wilsonc84455b2016-08-15 10:49:08 +01001946 } else if (IS_ERR(ctx->file_priv)) {
1947 seq_puts(m, "(deleted) ");
Chris Wilsond28b99a2016-05-24 14:53:39 +01001948 } else {
1949 seq_puts(m, "(kernel) ");
1950 }
1951
Chris Wilsonbca44d82016-05-24 14:53:41 +01001952 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
1953 seq_putc(m, '\n');
Ben Widawskya33afea2013-09-17 21:12:45 -07001954
Chris Wilsonbca44d82016-05-24 14:53:41 +01001955 for_each_engine(engine, dev_priv) {
1956 struct intel_context *ce = &ctx->engine[engine->id];
1957
1958 seq_printf(m, "%s: ", engine->name);
1959 seq_putc(m, ce->initialised ? 'I' : 'i');
1960 if (ce->state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001961 describe_obj(m, ce->state->obj);
Chris Wilsondca33ec2016-08-02 22:50:20 +01001962 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +01001963 describe_ctx_ring(m, ce->ring);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001964 seq_putc(m, '\n');
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001965 }
1966
Ben Widawskya33afea2013-09-17 21:12:45 -07001967 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001968 }
1969
Daniel Vetterf3d28872014-05-29 23:23:08 +02001970 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001971
1972 return 0;
1973}
1974
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001975static void i915_dump_lrc_obj(struct seq_file *m,
Chris Wilsone2efd132016-05-24 14:53:34 +01001976 struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001977 struct intel_engine_cs *engine)
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001978{
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001979 struct i915_vma *vma = ctx->engine[engine->id].state;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001980 struct page *page;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001981 int j;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001982
Chris Wilson7069b142016-04-28 09:56:52 +01001983 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
1984
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001985 if (!vma) {
1986 seq_puts(m, "\tFake context\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001987 return;
1988 }
1989
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001990 if (vma->flags & I915_VMA_GLOBAL_BIND)
1991 seq_printf(m, "\tBound in GGTT at 0x%08x\n",
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001992 i915_ggtt_offset(vma));
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001993
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001994 if (i915_gem_object_get_pages(vma->obj)) {
1995 seq_puts(m, "\tFailed to get pages for context object\n\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001996 return;
1997 }
1998
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001999 page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
2000 if (page) {
2001 u32 *reg_state = kmap_atomic(page);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002002
2003 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002004 seq_printf(m,
2005 "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2006 j * 4,
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002007 reg_state[j], reg_state[j + 1],
2008 reg_state[j + 2], reg_state[j + 3]);
2009 }
2010 kunmap_atomic(reg_state);
2011 }
2012
2013 seq_putc(m, '\n');
2014}
2015
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002016static int i915_dump_lrc(struct seq_file *m, void *unused)
2017{
David Weinehall36cdd012016-08-22 13:59:31 +03002018 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2019 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002020 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01002021 struct i915_gem_context *ctx;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002022 int ret;
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002023
2024 if (!i915.enable_execlists) {
2025 seq_printf(m, "Logical Ring Contexts are disabled\n");
2026 return 0;
2027 }
2028
2029 ret = mutex_lock_interruptible(&dev->struct_mutex);
2030 if (ret)
2031 return ret;
2032
Dave Gordone28e4042016-01-19 19:02:55 +00002033 list_for_each_entry(ctx, &dev_priv->context_list, link)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01002034 for_each_engine(engine, dev_priv)
2035 i915_dump_lrc_obj(m, ctx, engine);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002036
2037 mutex_unlock(&dev->struct_mutex);
2038
2039 return 0;
2040}
2041
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002042static int i915_execlists(struct seq_file *m, void *data)
2043{
David Weinehall36cdd012016-08-22 13:59:31 +03002044 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2045 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002046 struct intel_engine_cs *engine;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002047 u32 status_pointer;
2048 u8 read_pointer;
2049 u8 write_pointer;
2050 u32 status;
2051 u32 ctx_id;
2052 struct list_head *cursor;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002053 int i, ret;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002054
2055 if (!i915.enable_execlists) {
2056 seq_puts(m, "Logical Ring Contexts are disabled\n");
2057 return 0;
2058 }
2059
2060 ret = mutex_lock_interruptible(&dev->struct_mutex);
2061 if (ret)
2062 return ret;
2063
Michel Thierryfc0412e2014-10-16 16:13:38 +01002064 intel_runtime_pm_get(dev_priv);
2065
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002066 for_each_engine(engine, dev_priv) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002067 struct drm_i915_gem_request *head_req = NULL;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002068 int count = 0;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002069
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002070 seq_printf(m, "%s\n", engine->name);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002071
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002072 status = I915_READ(RING_EXECLIST_STATUS_LO(engine));
2073 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(engine));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002074 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2075 status, ctx_id);
2076
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002077 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002078 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2079
Chris Wilson70c2a242016-09-09 14:11:46 +01002080 read_pointer = GEN8_CSB_READ_PTR(status_pointer);
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002081 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002082 if (read_pointer > write_pointer)
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002083 write_pointer += GEN8_CSB_ENTRIES;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002084 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2085 read_pointer, write_pointer);
2086
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002087 for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002088 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, i));
2089 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, i));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002090
2091 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2092 i, status, ctx_id);
2093 }
2094
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002095 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002096 list_for_each(cursor, &engine->execlist_queue)
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002097 count++;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002098 head_req = list_first_entry_or_null(&engine->execlist_queue,
2099 struct drm_i915_gem_request,
2100 execlist_link);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002101 spin_unlock_bh(&engine->execlist_lock);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002102
2103 seq_printf(m, "\t%d requests in queue\n", count);
2104 if (head_req) {
Chris Wilson7069b142016-04-28 09:56:52 +01002105 seq_printf(m, "\tHead request context: %u\n",
2106 head_req->ctx->hw_id);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002107 seq_printf(m, "\tHead request tail: %u\n",
Nick Hoath6d3d8272015-01-15 13:10:39 +00002108 head_req->tail);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002109 }
2110
2111 seq_putc(m, '\n');
2112 }
2113
Michel Thierryfc0412e2014-10-16 16:13:38 +01002114 intel_runtime_pm_put(dev_priv);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002115 mutex_unlock(&dev->struct_mutex);
2116
2117 return 0;
2118}
2119
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002120static const char *swizzle_string(unsigned swizzle)
2121{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002122 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002123 case I915_BIT_6_SWIZZLE_NONE:
2124 return "none";
2125 case I915_BIT_6_SWIZZLE_9:
2126 return "bit9";
2127 case I915_BIT_6_SWIZZLE_9_10:
2128 return "bit9/bit10";
2129 case I915_BIT_6_SWIZZLE_9_11:
2130 return "bit9/bit11";
2131 case I915_BIT_6_SWIZZLE_9_10_11:
2132 return "bit9/bit10/bit11";
2133 case I915_BIT_6_SWIZZLE_9_17:
2134 return "bit9/bit17";
2135 case I915_BIT_6_SWIZZLE_9_10_17:
2136 return "bit9/bit10/bit17";
2137 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002138 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002139 }
2140
2141 return "bug";
2142}
2143
2144static int i915_swizzle_info(struct seq_file *m, void *data)
2145{
David Weinehall36cdd012016-08-22 13:59:31 +03002146 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2147 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002148 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002149
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002150 ret = mutex_lock_interruptible(&dev->struct_mutex);
2151 if (ret)
2152 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002153 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002154
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002155 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2156 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2157 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2158 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2159
David Weinehall36cdd012016-08-22 13:59:31 +03002160 if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002161 seq_printf(m, "DDC = 0x%08x\n",
2162 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002163 seq_printf(m, "DDC2 = 0x%08x\n",
2164 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002165 seq_printf(m, "C0DRB3 = 0x%04x\n",
2166 I915_READ16(C0DRB3));
2167 seq_printf(m, "C1DRB3 = 0x%04x\n",
2168 I915_READ16(C1DRB3));
David Weinehall36cdd012016-08-22 13:59:31 +03002169 } else if (INTEL_GEN(dev_priv) >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002170 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2171 I915_READ(MAD_DIMM_C0));
2172 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2173 I915_READ(MAD_DIMM_C1));
2174 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2175 I915_READ(MAD_DIMM_C2));
2176 seq_printf(m, "TILECTL = 0x%08x\n",
2177 I915_READ(TILECTL));
David Weinehall36cdd012016-08-22 13:59:31 +03002178 if (INTEL_GEN(dev_priv) >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002179 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2180 I915_READ(GAMTARBMODE));
2181 else
2182 seq_printf(m, "ARB_MODE = 0x%08x\n",
2183 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002184 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2185 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002186 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002187
2188 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2189 seq_puts(m, "L-shaped memory detected\n");
2190
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002191 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002192 mutex_unlock(&dev->struct_mutex);
2193
2194 return 0;
2195}
2196
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002197static int per_file_ctx(int id, void *ptr, void *data)
2198{
Chris Wilsone2efd132016-05-24 14:53:34 +01002199 struct i915_gem_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002200 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002201 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2202
2203 if (!ppgtt) {
2204 seq_printf(m, " no ppgtt for context %d\n",
2205 ctx->user_handle);
2206 return 0;
2207 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002208
Oscar Mateof83d6512014-05-22 14:13:38 +01002209 if (i915_gem_context_is_default(ctx))
2210 seq_puts(m, " default context:\n");
2211 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002212 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002213 ppgtt->debug_dump(ppgtt, m);
2214
2215 return 0;
2216}
2217
David Weinehall36cdd012016-08-22 13:59:31 +03002218static void gen8_ppgtt_info(struct seq_file *m,
2219 struct drm_i915_private *dev_priv)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002220{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002221 struct intel_engine_cs *engine;
Ben Widawsky77df6772013-11-02 21:07:30 -07002222 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002223 int i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002224
Ben Widawsky77df6772013-11-02 21:07:30 -07002225 if (!ppgtt)
2226 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002227
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002228 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002229 seq_printf(m, "%s\n", engine->name);
Ben Widawsky77df6772013-11-02 21:07:30 -07002230 for (i = 0; i < 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002231 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002232 pdp <<= 32;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002233 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002234 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002235 }
2236 }
2237}
2238
David Weinehall36cdd012016-08-22 13:59:31 +03002239static void gen6_ppgtt_info(struct seq_file *m,
2240 struct drm_i915_private *dev_priv)
Ben Widawsky77df6772013-11-02 21:07:30 -07002241{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002242 struct intel_engine_cs *engine;
Ben Widawsky77df6772013-11-02 21:07:30 -07002243
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002244 if (IS_GEN6(dev_priv))
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002245 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2246
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002247 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002248 seq_printf(m, "%s\n", engine->name);
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002249 if (IS_GEN7(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002250 seq_printf(m, "GFX_MODE: 0x%08x\n",
2251 I915_READ(RING_MODE_GEN7(engine)));
2252 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2253 I915_READ(RING_PP_DIR_BASE(engine)));
2254 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2255 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2256 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2257 I915_READ(RING_PP_DIR_DCLV(engine)));
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002258 }
2259 if (dev_priv->mm.aliasing_ppgtt) {
2260 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2261
Damien Lespiau267f0c92013-06-24 22:59:48 +01002262 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002263 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002264
Ben Widawsky87d60b62013-12-06 14:11:29 -08002265 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002266 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002267
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002268 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002269}
2270
2271static int i915_ppgtt_info(struct seq_file *m, void *data)
2272{
David Weinehall36cdd012016-08-22 13:59:31 +03002273 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2274 struct drm_device *dev = &dev_priv->drm;
Michel Thierryea91e402015-07-29 17:23:57 +01002275 struct drm_file *file;
Chris Wilson637ee292016-08-22 14:28:20 +01002276 int ret;
Ben Widawsky77df6772013-11-02 21:07:30 -07002277
Chris Wilson637ee292016-08-22 14:28:20 +01002278 mutex_lock(&dev->filelist_mutex);
2279 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawsky77df6772013-11-02 21:07:30 -07002280 if (ret)
Chris Wilson637ee292016-08-22 14:28:20 +01002281 goto out_unlock;
2282
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002283 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002284
David Weinehall36cdd012016-08-22 13:59:31 +03002285 if (INTEL_GEN(dev_priv) >= 8)
2286 gen8_ppgtt_info(m, dev_priv);
2287 else if (INTEL_GEN(dev_priv) >= 6)
2288 gen6_ppgtt_info(m, dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002289
Michel Thierryea91e402015-07-29 17:23:57 +01002290 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2291 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002292 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002293
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002294 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002295 if (!task) {
2296 ret = -ESRCH;
Chris Wilson637ee292016-08-22 14:28:20 +01002297 goto out_rpm;
Dan Carpenter06812762015-10-02 18:14:22 +03002298 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002299 seq_printf(m, "\nproc: %s\n", task->comm);
2300 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002301 idr_for_each(&file_priv->context_idr, per_file_ctx,
2302 (void *)(unsigned long)m);
2303 }
2304
Chris Wilson637ee292016-08-22 14:28:20 +01002305out_rpm:
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002306 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002307 mutex_unlock(&dev->struct_mutex);
Chris Wilson637ee292016-08-22 14:28:20 +01002308out_unlock:
2309 mutex_unlock(&dev->filelist_mutex);
Dan Carpenter06812762015-10-02 18:14:22 +03002310 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002311}
2312
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002313static int count_irq_waiters(struct drm_i915_private *i915)
2314{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002315 struct intel_engine_cs *engine;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002316 int count = 0;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002317
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002318 for_each_engine(engine, i915)
Chris Wilson688e6c72016-07-01 17:23:15 +01002319 count += intel_engine_has_waiter(engine);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002320
2321 return count;
2322}
2323
Chris Wilson7466c292016-08-15 09:49:33 +01002324static const char *rps_power_to_str(unsigned int power)
2325{
2326 static const char * const strings[] = {
2327 [LOW_POWER] = "low power",
2328 [BETWEEN] = "mixed",
2329 [HIGH_POWER] = "high power",
2330 };
2331
2332 if (power >= ARRAY_SIZE(strings) || !strings[power])
2333 return "unknown";
2334
2335 return strings[power];
2336}
2337
Chris Wilson1854d5c2015-04-07 16:20:32 +01002338static int i915_rps_boost_info(struct seq_file *m, void *data)
2339{
David Weinehall36cdd012016-08-22 13:59:31 +03002340 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2341 struct drm_device *dev = &dev_priv->drm;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002342 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002343
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002344 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
Chris Wilson67d97da2016-07-04 08:08:31 +01002345 seq_printf(m, "GPU busy? %s [%x]\n",
2346 yesno(dev_priv->gt.awake), dev_priv->gt.active_engines);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002347 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
Chris Wilson7466c292016-08-15 09:49:33 +01002348 seq_printf(m, "Frequency requested %d\n",
2349 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
2350 seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002351 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2352 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2353 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2354 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002355 seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
2356 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
2357 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
2358 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002359
2360 mutex_lock(&dev->filelist_mutex);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002361 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002362 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2363 struct drm_i915_file_private *file_priv = file->driver_priv;
2364 struct task_struct *task;
2365
2366 rcu_read_lock();
2367 task = pid_task(file->pid, PIDTYPE_PID);
2368 seq_printf(m, "%s [%d]: %d boosts%s\n",
2369 task ? task->comm : "<unknown>",
2370 task ? task->pid : -1,
Chris Wilson2e1b8732015-04-27 13:41:22 +01002371 file_priv->rps.boosts,
2372 list_empty(&file_priv->rps.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002373 rcu_read_unlock();
2374 }
Chris Wilson197be2a2016-07-20 09:21:13 +01002375 seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002376 spin_unlock(&dev_priv->rps.client_lock);
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002377 mutex_unlock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002378
Chris Wilson7466c292016-08-15 09:49:33 +01002379 if (INTEL_GEN(dev_priv) >= 6 &&
2380 dev_priv->rps.enabled &&
2381 dev_priv->gt.active_engines) {
2382 u32 rpup, rpupei;
2383 u32 rpdown, rpdownei;
2384
2385 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2386 rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
2387 rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
2388 rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
2389 rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
2390 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2391
2392 seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
2393 rps_power_to_str(dev_priv->rps.power));
2394 seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
2395 100 * rpup / rpupei,
2396 dev_priv->rps.up_threshold);
2397 seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
2398 100 * rpdown / rpdownei,
2399 dev_priv->rps.down_threshold);
2400 } else {
2401 seq_puts(m, "\nRPS Autotuning inactive\n");
2402 }
2403
Chris Wilson8d3afd72015-05-21 21:01:47 +01002404 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002405}
2406
Ben Widawsky63573eb2013-07-04 11:02:07 -07002407static int i915_llc(struct seq_file *m, void *data)
2408{
David Weinehall36cdd012016-08-22 13:59:31 +03002409 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002410 const bool edram = INTEL_GEN(dev_priv) > 8;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002411
David Weinehall36cdd012016-08-22 13:59:31 +03002412 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002413 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2414 intel_uncore_edram_size(dev_priv)/1024/1024);
Ben Widawsky63573eb2013-07-04 11:02:07 -07002415
2416 return 0;
2417}
2418
Alex Daifdf5d352015-08-12 15:43:37 +01002419static int i915_guc_load_status_info(struct seq_file *m, void *data)
2420{
David Weinehall36cdd012016-08-22 13:59:31 +03002421 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Alex Daifdf5d352015-08-12 15:43:37 +01002422 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2423 u32 tmp, i;
2424
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002425 if (!HAS_GUC_UCODE(dev_priv))
Alex Daifdf5d352015-08-12 15:43:37 +01002426 return 0;
2427
2428 seq_printf(m, "GuC firmware status:\n");
2429 seq_printf(m, "\tpath: %s\n",
2430 guc_fw->guc_fw_path);
2431 seq_printf(m, "\tfetch: %s\n",
2432 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2433 seq_printf(m, "\tload: %s\n",
2434 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2435 seq_printf(m, "\tversion wanted: %d.%d\n",
2436 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2437 seq_printf(m, "\tversion found: %d.%d\n",
2438 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
Alex Daifeda33e2015-10-19 16:10:54 -07002439 seq_printf(m, "\theader: offset is %d; size = %d\n",
2440 guc_fw->header_offset, guc_fw->header_size);
2441 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2442 guc_fw->ucode_offset, guc_fw->ucode_size);
2443 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2444 guc_fw->rsa_offset, guc_fw->rsa_size);
Alex Daifdf5d352015-08-12 15:43:37 +01002445
2446 tmp = I915_READ(GUC_STATUS);
2447
2448 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2449 seq_printf(m, "\tBootrom status = 0x%x\n",
2450 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2451 seq_printf(m, "\tuKernel status = 0x%x\n",
2452 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2453 seq_printf(m, "\tMIA Core status = 0x%x\n",
2454 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2455 seq_puts(m, "\nScratch registers:\n");
2456 for (i = 0; i < 16; i++)
2457 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2458
2459 return 0;
2460}
2461
Dave Gordon8b417c22015-08-12 15:43:44 +01002462static void i915_guc_client_info(struct seq_file *m,
2463 struct drm_i915_private *dev_priv,
2464 struct i915_guc_client *client)
2465{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002466 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002467 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002468 uint64_t tot = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002469
2470 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2471 client->priority, client->ctx_index, client->proc_desc_offset);
2472 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2473 client->doorbell_id, client->doorbell_offset, client->cookie);
2474 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2475 client->wq_size, client->wq_offset, client->wq_tail);
2476
Dave Gordon551aaec2016-05-13 15:36:33 +01002477 seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
Dave Gordon8b417c22015-08-12 15:43:44 +01002478 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2479 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2480
Dave Gordonc18468c2016-08-09 15:19:22 +01002481 for_each_engine_id(engine, dev_priv, id) {
2482 u64 submissions = client->submissions[id];
2483 tot += submissions;
Dave Gordon8b417c22015-08-12 15:43:44 +01002484 seq_printf(m, "\tSubmissions: %llu %s\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002485 submissions, engine->name);
Dave Gordon8b417c22015-08-12 15:43:44 +01002486 }
2487 seq_printf(m, "\tTotal: %llu\n", tot);
2488}
2489
2490static int i915_guc_info(struct seq_file *m, void *data)
2491{
David Weinehall36cdd012016-08-22 13:59:31 +03002492 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2493 struct drm_device *dev = &dev_priv->drm;
Dave Gordon8b417c22015-08-12 15:43:44 +01002494 struct intel_guc guc;
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03002495 struct i915_guc_client client = {};
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002496 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002497 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002498 u64 total = 0;
2499
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002500 if (!HAS_GUC_SCHED(dev_priv))
Dave Gordon8b417c22015-08-12 15:43:44 +01002501 return 0;
2502
Alex Dai5a843302015-12-02 16:56:29 -08002503 if (mutex_lock_interruptible(&dev->struct_mutex))
2504 return 0;
2505
Dave Gordon8b417c22015-08-12 15:43:44 +01002506 /* Take a local copy of the GuC data, so we can dump it at leisure */
Dave Gordon8b417c22015-08-12 15:43:44 +01002507 guc = dev_priv->guc;
Alex Dai5a843302015-12-02 16:56:29 -08002508 if (guc.execbuf_client)
Dave Gordon8b417c22015-08-12 15:43:44 +01002509 client = *guc.execbuf_client;
Alex Dai5a843302015-12-02 16:56:29 -08002510
2511 mutex_unlock(&dev->struct_mutex);
Dave Gordon8b417c22015-08-12 15:43:44 +01002512
Dave Gordon9636f6d2016-06-13 17:57:28 +01002513 seq_printf(m, "Doorbell map:\n");
2514 seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc.doorbell_bitmap);
2515 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc.db_cacheline);
2516
Dave Gordon8b417c22015-08-12 15:43:44 +01002517 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2518 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2519 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2520 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2521 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2522
2523 seq_printf(m, "\nGuC submissions:\n");
Dave Gordonc18468c2016-08-09 15:19:22 +01002524 for_each_engine_id(engine, dev_priv, id) {
2525 u64 submissions = guc.submissions[id];
2526 total += submissions;
Alex Dai397097b2016-01-23 11:58:14 -08002527 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002528 engine->name, submissions, guc.last_seqno[id]);
Dave Gordon8b417c22015-08-12 15:43:44 +01002529 }
2530 seq_printf(m, "\t%s: %llu\n", "Total", total);
2531
2532 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2533 i915_guc_client_info(m, dev_priv, &client);
2534
2535 /* Add more as required ... */
2536
2537 return 0;
2538}
2539
Alex Dai4c7e77f2015-08-12 15:43:40 +01002540static int i915_guc_log_dump(struct seq_file *m, void *data)
2541{
David Weinehall36cdd012016-08-22 13:59:31 +03002542 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson8b797af2016-08-15 10:48:51 +01002543 struct drm_i915_gem_object *obj;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002544 int i = 0, pg;
2545
Chris Wilson8b797af2016-08-15 10:48:51 +01002546 if (!dev_priv->guc.log_vma)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002547 return 0;
2548
Chris Wilson8b797af2016-08-15 10:48:51 +01002549 obj = dev_priv->guc.log_vma->obj;
2550 for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
2551 u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
Alex Dai4c7e77f2015-08-12 15:43:40 +01002552
2553 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2554 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2555 *(log + i), *(log + i + 1),
2556 *(log + i + 2), *(log + i + 3));
2557
2558 kunmap_atomic(log);
2559 }
2560
2561 seq_putc(m, '\n');
2562
2563 return 0;
2564}
2565
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002566static int i915_edp_psr_status(struct seq_file *m, void *data)
2567{
David Weinehall36cdd012016-08-22 13:59:31 +03002568 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002569 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002570 u32 stat[3];
2571 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002572 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002573
David Weinehall36cdd012016-08-22 13:59:31 +03002574 if (!HAS_PSR(dev_priv)) {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002575 seq_puts(m, "PSR not supported\n");
2576 return 0;
2577 }
2578
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002579 intel_runtime_pm_get(dev_priv);
2580
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002581 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002582 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2583 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002584 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002585 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002586 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2587 dev_priv->psr.busy_frontbuffer_bits);
2588 seq_printf(m, "Re-enable work scheduled: %s\n",
2589 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002590
David Weinehall36cdd012016-08-22 13:59:31 +03002591 if (HAS_DDI(dev_priv))
Ville Syrjälä443a3892015-11-11 20:34:15 +02002592 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002593 else {
2594 for_each_pipe(dev_priv, pipe) {
2595 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2596 VLV_EDP_PSR_CURR_STATE_MASK;
2597 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2598 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2599 enabled = true;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002600 }
2601 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002602
2603 seq_printf(m, "Main link in standby mode: %s\n",
2604 yesno(dev_priv->psr.link_standby));
2605
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002606 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002607
David Weinehall36cdd012016-08-22 13:59:31 +03002608 if (!HAS_DDI(dev_priv))
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002609 for_each_pipe(dev_priv, pipe) {
2610 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2611 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2612 seq_printf(m, " pipe %c", pipe_name(pipe));
2613 }
2614 seq_puts(m, "\n");
2615
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002616 /*
2617 * VLV/CHV PSR has no kind of performance counter
2618 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2619 */
David Weinehall36cdd012016-08-22 13:59:31 +03002620 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002621 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002622 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002623
2624 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2625 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002626 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002627
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002628 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002629 return 0;
2630}
2631
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002632static int i915_sink_crc(struct seq_file *m, void *data)
2633{
David Weinehall36cdd012016-08-22 13:59:31 +03002634 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2635 struct drm_device *dev = &dev_priv->drm;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002636 struct intel_connector *connector;
2637 struct intel_dp *intel_dp = NULL;
2638 int ret;
2639 u8 crc[6];
2640
2641 drm_modeset_lock_all(dev);
Rodrigo Viviaca5e362015-03-13 16:13:59 -07002642 for_each_intel_connector(dev, connector) {
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002643 struct drm_crtc *crtc;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002644
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002645 if (!connector->base.state->best_encoder)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002646 continue;
2647
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002648 crtc = connector->base.state->crtc;
2649 if (!crtc->state->active)
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002650 continue;
2651
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002652 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002653 continue;
2654
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002655 intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002656
2657 ret = intel_dp_sink_crc(intel_dp, crc);
2658 if (ret)
2659 goto out;
2660
2661 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2662 crc[0], crc[1], crc[2],
2663 crc[3], crc[4], crc[5]);
2664 goto out;
2665 }
2666 ret = -ENODEV;
2667out:
2668 drm_modeset_unlock_all(dev);
2669 return ret;
2670}
2671
Jesse Barnesec013e72013-08-20 10:29:23 +01002672static int i915_energy_uJ(struct seq_file *m, void *data)
2673{
David Weinehall36cdd012016-08-22 13:59:31 +03002674 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesec013e72013-08-20 10:29:23 +01002675 u64 power;
2676 u32 units;
2677
David Weinehall36cdd012016-08-22 13:59:31 +03002678 if (INTEL_GEN(dev_priv) < 6)
Jesse Barnesec013e72013-08-20 10:29:23 +01002679 return -ENODEV;
2680
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002681 intel_runtime_pm_get(dev_priv);
2682
Jesse Barnesec013e72013-08-20 10:29:23 +01002683 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2684 power = (power & 0x1f00) >> 8;
2685 units = 1000000 / (1 << power); /* convert to uJ */
2686 power = I915_READ(MCH_SECP_NRG_STTS);
2687 power *= units;
2688
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002689 intel_runtime_pm_put(dev_priv);
2690
Jesse Barnesec013e72013-08-20 10:29:23 +01002691 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002692
2693 return 0;
2694}
2695
Damien Lespiau6455c872015-06-04 18:23:57 +01002696static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002697{
David Weinehall36cdd012016-08-22 13:59:31 +03002698 struct drm_i915_private *dev_priv = node_to_i915(m->private);
David Weinehall52a05c32016-08-22 13:32:44 +03002699 struct pci_dev *pdev = dev_priv->drm.pdev;
Paulo Zanoni371db662013-08-19 13:18:10 -03002700
Chris Wilsona156e642016-04-03 14:14:21 +01002701 if (!HAS_RUNTIME_PM(dev_priv))
2702 seq_puts(m, "Runtime power management not supported\n");
Paulo Zanoni371db662013-08-19 13:18:10 -03002703
Chris Wilson67d97da2016-07-04 08:08:31 +01002704 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
Paulo Zanoni371db662013-08-19 13:18:10 -03002705 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002706 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002707#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002708 seq_printf(m, "Usage count: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03002709 atomic_read(&dev_priv->drm.dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002710#else
2711 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2712#endif
Chris Wilsona156e642016-04-03 14:14:21 +01002713 seq_printf(m, "PCI device power state: %s [%d]\n",
David Weinehall52a05c32016-08-22 13:32:44 +03002714 pci_power_name(pdev->current_state),
2715 pdev->current_state);
Paulo Zanoni371db662013-08-19 13:18:10 -03002716
Jesse Barnesec013e72013-08-20 10:29:23 +01002717 return 0;
2718}
2719
Imre Deak1da51582013-11-25 17:15:35 +02002720static int i915_power_domain_info(struct seq_file *m, void *unused)
2721{
David Weinehall36cdd012016-08-22 13:59:31 +03002722 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak1da51582013-11-25 17:15:35 +02002723 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2724 int i;
2725
2726 mutex_lock(&power_domains->lock);
2727
2728 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2729 for (i = 0; i < power_domains->power_well_count; i++) {
2730 struct i915_power_well *power_well;
2731 enum intel_display_power_domain power_domain;
2732
2733 power_well = &power_domains->power_wells[i];
2734 seq_printf(m, "%-25s %d\n", power_well->name,
2735 power_well->count);
2736
2737 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2738 power_domain++) {
2739 if (!(BIT(power_domain) & power_well->domains))
2740 continue;
2741
2742 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002743 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002744 power_domains->domain_use_count[power_domain]);
2745 }
2746 }
2747
2748 mutex_unlock(&power_domains->lock);
2749
2750 return 0;
2751}
2752
Damien Lespiaub7cec662015-10-27 14:47:01 +02002753static int i915_dmc_info(struct seq_file *m, void *unused)
2754{
David Weinehall36cdd012016-08-22 13:59:31 +03002755 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Damien Lespiaub7cec662015-10-27 14:47:01 +02002756 struct intel_csr *csr;
2757
David Weinehall36cdd012016-08-22 13:59:31 +03002758 if (!HAS_CSR(dev_priv)) {
Damien Lespiaub7cec662015-10-27 14:47:01 +02002759 seq_puts(m, "not supported\n");
2760 return 0;
2761 }
2762
2763 csr = &dev_priv->csr;
2764
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002765 intel_runtime_pm_get(dev_priv);
2766
Damien Lespiaub7cec662015-10-27 14:47:01 +02002767 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2768 seq_printf(m, "path: %s\n", csr->fw_path);
2769
2770 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002771 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002772
2773 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2774 CSR_VERSION_MINOR(csr->version));
2775
David Weinehall36cdd012016-08-22 13:59:31 +03002776 if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
Damien Lespiau83372062015-10-30 17:53:32 +02002777 seq_printf(m, "DC3 -> DC5 count: %d\n",
2778 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2779 seq_printf(m, "DC5 -> DC6 count: %d\n",
2780 I915_READ(SKL_CSR_DC5_DC6_COUNT));
David Weinehall36cdd012016-08-22 13:59:31 +03002781 } else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002782 seq_printf(m, "DC3 -> DC5 count: %d\n",
2783 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002784 }
2785
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002786out:
2787 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2788 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2789 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2790
Damien Lespiau83372062015-10-30 17:53:32 +02002791 intel_runtime_pm_put(dev_priv);
2792
Damien Lespiaub7cec662015-10-27 14:47:01 +02002793 return 0;
2794}
2795
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002796static void intel_seq_print_mode(struct seq_file *m, int tabs,
2797 struct drm_display_mode *mode)
2798{
2799 int i;
2800
2801 for (i = 0; i < tabs; i++)
2802 seq_putc(m, '\t');
2803
2804 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2805 mode->base.id, mode->name,
2806 mode->vrefresh, mode->clock,
2807 mode->hdisplay, mode->hsync_start,
2808 mode->hsync_end, mode->htotal,
2809 mode->vdisplay, mode->vsync_start,
2810 mode->vsync_end, mode->vtotal,
2811 mode->type, mode->flags);
2812}
2813
2814static void intel_encoder_info(struct seq_file *m,
2815 struct intel_crtc *intel_crtc,
2816 struct intel_encoder *intel_encoder)
2817{
David Weinehall36cdd012016-08-22 13:59:31 +03002818 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2819 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002820 struct drm_crtc *crtc = &intel_crtc->base;
2821 struct intel_connector *intel_connector;
2822 struct drm_encoder *encoder;
2823
2824 encoder = &intel_encoder->base;
2825 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002826 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002827 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2828 struct drm_connector *connector = &intel_connector->base;
2829 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2830 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002831 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002832 drm_get_connector_status_name(connector->status));
2833 if (connector->status == connector_status_connected) {
2834 struct drm_display_mode *mode = &crtc->mode;
2835 seq_printf(m, ", mode:\n");
2836 intel_seq_print_mode(m, 2, mode);
2837 } else {
2838 seq_putc(m, '\n');
2839 }
2840 }
2841}
2842
2843static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2844{
David Weinehall36cdd012016-08-22 13:59:31 +03002845 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2846 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002847 struct drm_crtc *crtc = &intel_crtc->base;
2848 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002849 struct drm_plane_state *plane_state = crtc->primary->state;
2850 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002851
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002852 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07002853 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002854 fb->base.id, plane_state->src_x >> 16,
2855 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07002856 else
2857 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002858 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2859 intel_encoder_info(m, intel_crtc, intel_encoder);
2860}
2861
2862static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2863{
2864 struct drm_display_mode *mode = panel->fixed_mode;
2865
2866 seq_printf(m, "\tfixed mode:\n");
2867 intel_seq_print_mode(m, 2, mode);
2868}
2869
2870static void intel_dp_info(struct seq_file *m,
2871 struct intel_connector *intel_connector)
2872{
2873 struct intel_encoder *intel_encoder = intel_connector->encoder;
2874 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2875
2876 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03002877 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02002878 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002879 intel_panel_info(m, &intel_connector->panel);
Mika Kahola80209e52016-09-09 14:10:57 +03002880
2881 drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
2882 &intel_dp->aux);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002883}
2884
2885static void intel_hdmi_info(struct seq_file *m,
2886 struct intel_connector *intel_connector)
2887{
2888 struct intel_encoder *intel_encoder = intel_connector->encoder;
2889 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2890
Jani Nikula742f4912015-09-03 11:16:09 +03002891 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002892}
2893
2894static void intel_lvds_info(struct seq_file *m,
2895 struct intel_connector *intel_connector)
2896{
2897 intel_panel_info(m, &intel_connector->panel);
2898}
2899
2900static void intel_connector_info(struct seq_file *m,
2901 struct drm_connector *connector)
2902{
2903 struct intel_connector *intel_connector = to_intel_connector(connector);
2904 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002905 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002906
2907 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002908 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002909 drm_get_connector_status_name(connector->status));
2910 if (connector->status == connector_status_connected) {
2911 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2912 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2913 connector->display_info.width_mm,
2914 connector->display_info.height_mm);
2915 seq_printf(m, "\tsubpixel order: %s\n",
2916 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2917 seq_printf(m, "\tCEA rev: %d\n",
2918 connector->display_info.cea_rev);
2919 }
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002920
2921 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
2922 return;
2923
2924 switch (connector->connector_type) {
2925 case DRM_MODE_CONNECTOR_DisplayPort:
2926 case DRM_MODE_CONNECTOR_eDP:
2927 intel_dp_info(m, intel_connector);
2928 break;
2929 case DRM_MODE_CONNECTOR_LVDS:
2930 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
Dave Airlie36cd7442014-05-02 13:44:18 +10002931 intel_lvds_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002932 break;
2933 case DRM_MODE_CONNECTOR_HDMIA:
2934 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
2935 intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
2936 intel_hdmi_info(m, intel_connector);
2937 break;
2938 default:
2939 break;
Dave Airlie36cd7442014-05-02 13:44:18 +10002940 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002941
Jesse Barnesf103fc72014-02-20 12:39:57 -08002942 seq_printf(m, "\tmodes:\n");
2943 list_for_each_entry(mode, &connector->modes, head)
2944 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002945}
2946
David Weinehall36cdd012016-08-22 13:59:31 +03002947static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
Chris Wilson065f2ec2014-03-12 09:13:13 +00002948{
Chris Wilson065f2ec2014-03-12 09:13:13 +00002949 u32 state;
2950
David Weinehall36cdd012016-08-22 13:59:31 +03002951 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03002952 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002953 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002954 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002955
2956 return state;
2957}
2958
David Weinehall36cdd012016-08-22 13:59:31 +03002959static bool cursor_position(struct drm_i915_private *dev_priv,
2960 int pipe, int *x, int *y)
Chris Wilson065f2ec2014-03-12 09:13:13 +00002961{
Chris Wilson065f2ec2014-03-12 09:13:13 +00002962 u32 pos;
2963
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002964 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00002965
2966 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2967 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2968 *x = -*x;
2969
2970 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2971 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2972 *y = -*y;
2973
David Weinehall36cdd012016-08-22 13:59:31 +03002974 return cursor_active(dev_priv, pipe);
Chris Wilson065f2ec2014-03-12 09:13:13 +00002975}
2976
Robert Fekete3abc4e02015-10-27 16:58:32 +01002977static const char *plane_type(enum drm_plane_type type)
2978{
2979 switch (type) {
2980 case DRM_PLANE_TYPE_OVERLAY:
2981 return "OVL";
2982 case DRM_PLANE_TYPE_PRIMARY:
2983 return "PRI";
2984 case DRM_PLANE_TYPE_CURSOR:
2985 return "CUR";
2986 /*
2987 * Deliberately omitting default: to generate compiler warnings
2988 * when a new drm_plane_type gets added.
2989 */
2990 }
2991
2992 return "unknown";
2993}
2994
2995static const char *plane_rotation(unsigned int rotation)
2996{
2997 static char buf[48];
2998 /*
2999 * According to doc only one DRM_ROTATE_ is allowed but this
3000 * will print them all to visualize if the values are misused
3001 */
3002 snprintf(buf, sizeof(buf),
3003 "%s%s%s%s%s%s(0x%08x)",
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003004 (rotation & DRM_ROTATE_0) ? "0 " : "",
3005 (rotation & DRM_ROTATE_90) ? "90 " : "",
3006 (rotation & DRM_ROTATE_180) ? "180 " : "",
3007 (rotation & DRM_ROTATE_270) ? "270 " : "",
3008 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
3009 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
Robert Fekete3abc4e02015-10-27 16:58:32 +01003010 rotation);
3011
3012 return buf;
3013}
3014
3015static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3016{
David Weinehall36cdd012016-08-22 13:59:31 +03003017 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3018 struct drm_device *dev = &dev_priv->drm;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003019 struct intel_plane *intel_plane;
3020
3021 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3022 struct drm_plane_state *state;
3023 struct drm_plane *plane = &intel_plane->base;
3024
3025 if (!plane->state) {
3026 seq_puts(m, "plane->state is NULL!\n");
3027 continue;
3028 }
3029
3030 state = plane->state;
3031
3032 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3033 plane->base.id,
3034 plane_type(intel_plane->base.type),
3035 state->crtc_x, state->crtc_y,
3036 state->crtc_w, state->crtc_h,
3037 (state->src_x >> 16),
3038 ((state->src_x & 0xffff) * 15625) >> 10,
3039 (state->src_y >> 16),
3040 ((state->src_y & 0xffff) * 15625) >> 10,
3041 (state->src_w >> 16),
3042 ((state->src_w & 0xffff) * 15625) >> 10,
3043 (state->src_h >> 16),
3044 ((state->src_h & 0xffff) * 15625) >> 10,
3045 state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
3046 plane_rotation(state->rotation));
3047 }
3048}
3049
3050static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3051{
3052 struct intel_crtc_state *pipe_config;
3053 int num_scalers = intel_crtc->num_scalers;
3054 int i;
3055
3056 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3057
3058 /* Not all platformas have a scaler */
3059 if (num_scalers) {
3060 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3061 num_scalers,
3062 pipe_config->scaler_state.scaler_users,
3063 pipe_config->scaler_state.scaler_id);
3064
3065 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3066 struct intel_scaler *sc =
3067 &pipe_config->scaler_state.scalers[i];
3068
3069 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3070 i, yesno(sc->in_use), sc->mode);
3071 }
3072 seq_puts(m, "\n");
3073 } else {
3074 seq_puts(m, "\tNo scalers available on this platform\n");
3075 }
3076}
3077
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003078static int i915_display_info(struct seq_file *m, void *unused)
3079{
David Weinehall36cdd012016-08-22 13:59:31 +03003080 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3081 struct drm_device *dev = &dev_priv->drm;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003082 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003083 struct drm_connector *connector;
3084
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003085 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003086 drm_modeset_lock_all(dev);
3087 seq_printf(m, "CRTC info\n");
3088 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003089 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003090 bool active;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003091 struct intel_crtc_state *pipe_config;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003092 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003093
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003094 pipe_config = to_intel_crtc_state(crtc->base.state);
3095
Robert Fekete3abc4e02015-10-27 16:58:32 +01003096 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003097 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003098 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003099 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3100 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3101
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003102 if (pipe_config->base.active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003103 intel_crtc_info(m, crtc);
3104
David Weinehall36cdd012016-08-22 13:59:31 +03003105 active = cursor_position(dev_priv, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01003106 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03003107 yesno(crtc->cursor_base),
Matt Roper3dd512f2015-02-27 10:12:00 -08003108 x, y, crtc->base.cursor->state->crtc_w,
3109 crtc->base.cursor->state->crtc_h,
Chris Wilson57127ef2014-07-04 08:20:11 +01003110 crtc->cursor_addr, yesno(active));
Robert Fekete3abc4e02015-10-27 16:58:32 +01003111 intel_scaler_info(m, crtc);
3112 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003113 }
Daniel Vettercace8412014-05-22 17:56:31 +02003114
3115 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3116 yesno(!crtc->cpu_fifo_underrun_disabled),
3117 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003118 }
3119
3120 seq_printf(m, "\n");
3121 seq_printf(m, "Connector info\n");
3122 seq_printf(m, "--------------\n");
3123 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3124 intel_connector_info(m, connector);
3125 }
3126 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003127 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003128
3129 return 0;
3130}
3131
Ben Widawskye04934c2014-06-30 09:53:42 -07003132static int i915_semaphore_status(struct seq_file *m, void *unused)
3133{
David Weinehall36cdd012016-08-22 13:59:31 +03003134 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3135 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003136 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003137 int num_rings = INTEL_INFO(dev_priv)->num_rings;
Dave Gordonc3232b12016-03-23 18:19:53 +00003138 enum intel_engine_id id;
3139 int j, ret;
Ben Widawskye04934c2014-06-30 09:53:42 -07003140
Chris Wilson39df9192016-07-20 13:31:57 +01003141 if (!i915.semaphores) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003142 seq_puts(m, "Semaphores are disabled\n");
3143 return 0;
3144 }
3145
3146 ret = mutex_lock_interruptible(&dev->struct_mutex);
3147 if (ret)
3148 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03003149 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003150
David Weinehall36cdd012016-08-22 13:59:31 +03003151 if (IS_BROADWELL(dev_priv)) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003152 struct page *page;
3153 uint64_t *seqno;
3154
Chris Wilson51d545d2016-08-15 10:49:02 +01003155 page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
Ben Widawskye04934c2014-06-30 09:53:42 -07003156
3157 seqno = (uint64_t *)kmap_atomic(page);
Dave Gordonc3232b12016-03-23 18:19:53 +00003158 for_each_engine_id(engine, dev_priv, id) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003159 uint64_t offset;
3160
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003161 seq_printf(m, "%s\n", engine->name);
Ben Widawskye04934c2014-06-30 09:53:42 -07003162
3163 seq_puts(m, " Last signal:");
3164 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003165 offset = id * I915_NUM_ENGINES + j;
Ben Widawskye04934c2014-06-30 09:53:42 -07003166 seq_printf(m, "0x%08llx (0x%02llx) ",
3167 seqno[offset], offset * 8);
3168 }
3169 seq_putc(m, '\n');
3170
3171 seq_puts(m, " Last wait: ");
3172 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003173 offset = id + (j * I915_NUM_ENGINES);
Ben Widawskye04934c2014-06-30 09:53:42 -07003174 seq_printf(m, "0x%08llx (0x%02llx) ",
3175 seqno[offset], offset * 8);
3176 }
3177 seq_putc(m, '\n');
3178
3179 }
3180 kunmap_atomic(seqno);
3181 } else {
3182 seq_puts(m, " Last signal:");
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003183 for_each_engine(engine, dev_priv)
Ben Widawskye04934c2014-06-30 09:53:42 -07003184 for (j = 0; j < num_rings; j++)
3185 seq_printf(m, "0x%08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003186 I915_READ(engine->semaphore.mbox.signal[j]));
Ben Widawskye04934c2014-06-30 09:53:42 -07003187 seq_putc(m, '\n');
3188 }
3189
3190 seq_puts(m, "\nSync seqno:\n");
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003191 for_each_engine(engine, dev_priv) {
3192 for (j = 0; j < num_rings; j++)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003193 seq_printf(m, " 0x%08x ",
3194 engine->semaphore.sync_seqno[j]);
Ben Widawskye04934c2014-06-30 09:53:42 -07003195 seq_putc(m, '\n');
3196 }
3197 seq_putc(m, '\n');
3198
Paulo Zanoni03872062014-07-09 14:31:57 -03003199 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003200 mutex_unlock(&dev->struct_mutex);
3201 return 0;
3202}
3203
Daniel Vetter728e29d2014-06-25 22:01:53 +03003204static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3205{
David Weinehall36cdd012016-08-22 13:59:31 +03003206 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3207 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter728e29d2014-06-25 22:01:53 +03003208 int i;
3209
3210 drm_modeset_lock_all(dev);
3211 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3212 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3213
3214 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +01003215 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3216 pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003217 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003218 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3219 seq_printf(m, " dpll_md: 0x%08x\n",
3220 pll->config.hw_state.dpll_md);
3221 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3222 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3223 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003224 }
3225 drm_modeset_unlock_all(dev);
3226
3227 return 0;
3228}
3229
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003230static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003231{
3232 int i;
3233 int ret;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003234 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003235 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3236 struct drm_device *dev = &dev_priv->drm;
Arun Siluvery33136b02016-01-21 21:43:47 +00003237 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Dave Gordonc3232b12016-03-23 18:19:53 +00003238 enum intel_engine_id id;
Arun Siluvery888b5992014-08-26 14:44:51 +01003239
Arun Siluvery888b5992014-08-26 14:44:51 +01003240 ret = mutex_lock_interruptible(&dev->struct_mutex);
3241 if (ret)
3242 return ret;
3243
3244 intel_runtime_pm_get(dev_priv);
3245
Arun Siluvery33136b02016-01-21 21:43:47 +00003246 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
Dave Gordonc3232b12016-03-23 18:19:53 +00003247 for_each_engine_id(engine, dev_priv, id)
Arun Siluvery33136b02016-01-21 21:43:47 +00003248 seq_printf(m, "HW whitelist count for %s: %d\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003249 engine->name, workarounds->hw_whitelist_count[id]);
Arun Siluvery33136b02016-01-21 21:43:47 +00003250 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003251 i915_reg_t addr;
3252 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003253 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003254
Arun Siluvery33136b02016-01-21 21:43:47 +00003255 addr = workarounds->reg[i].addr;
3256 mask = workarounds->reg[i].mask;
3257 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003258 read = I915_READ(addr);
3259 ok = (value & mask) == (read & mask);
3260 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003261 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003262 }
3263
3264 intel_runtime_pm_put(dev_priv);
3265 mutex_unlock(&dev->struct_mutex);
3266
3267 return 0;
3268}
3269
Damien Lespiauc5511e42014-11-04 17:06:51 +00003270static int i915_ddb_info(struct seq_file *m, void *unused)
3271{
David Weinehall36cdd012016-08-22 13:59:31 +03003272 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3273 struct drm_device *dev = &dev_priv->drm;
Damien Lespiauc5511e42014-11-04 17:06:51 +00003274 struct skl_ddb_allocation *ddb;
3275 struct skl_ddb_entry *entry;
3276 enum pipe pipe;
3277 int plane;
3278
David Weinehall36cdd012016-08-22 13:59:31 +03003279 if (INTEL_GEN(dev_priv) < 9)
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003280 return 0;
3281
Damien Lespiauc5511e42014-11-04 17:06:51 +00003282 drm_modeset_lock_all(dev);
3283
3284 ddb = &dev_priv->wm.skl_hw.ddb;
3285
3286 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3287
3288 for_each_pipe(dev_priv, pipe) {
3289 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3290
Damien Lespiaudd740782015-02-28 14:54:08 +00003291 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003292 entry = &ddb->plane[pipe][plane];
3293 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3294 entry->start, entry->end,
3295 skl_ddb_entry_size(entry));
3296 }
3297
Matt Roper4969d332015-09-24 15:53:10 -07003298 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003299 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3300 entry->end, skl_ddb_entry_size(entry));
3301 }
3302
3303 drm_modeset_unlock_all(dev);
3304
3305 return 0;
3306}
3307
Vandana Kannana54746e2015-03-03 20:53:10 +05303308static void drrs_status_per_crtc(struct seq_file *m,
David Weinehall36cdd012016-08-22 13:59:31 +03003309 struct drm_device *dev,
3310 struct intel_crtc *intel_crtc)
Vandana Kannana54746e2015-03-03 20:53:10 +05303311{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003312 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303313 struct i915_drrs *drrs = &dev_priv->drrs;
3314 int vrefresh = 0;
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003315 struct drm_connector *connector;
Vandana Kannana54746e2015-03-03 20:53:10 +05303316
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003317 drm_for_each_connector(connector, dev) {
3318 if (connector->state->crtc != &intel_crtc->base)
3319 continue;
3320
3321 seq_printf(m, "%s:\n", connector->name);
Vandana Kannana54746e2015-03-03 20:53:10 +05303322 }
3323
3324 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3325 seq_puts(m, "\tVBT: DRRS_type: Static");
3326 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3327 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3328 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3329 seq_puts(m, "\tVBT: DRRS_type: None");
3330 else
3331 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3332
3333 seq_puts(m, "\n\n");
3334
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003335 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303336 struct intel_panel *panel;
3337
3338 mutex_lock(&drrs->mutex);
3339 /* DRRS Supported */
3340 seq_puts(m, "\tDRRS Supported: Yes\n");
3341
3342 /* disable_drrs() will make drrs->dp NULL */
3343 if (!drrs->dp) {
3344 seq_puts(m, "Idleness DRRS: Disabled");
3345 mutex_unlock(&drrs->mutex);
3346 return;
3347 }
3348
3349 panel = &drrs->dp->attached_connector->panel;
3350 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3351 drrs->busy_frontbuffer_bits);
3352
3353 seq_puts(m, "\n\t\t");
3354 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3355 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3356 vrefresh = panel->fixed_mode->vrefresh;
3357 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3358 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3359 vrefresh = panel->downclock_mode->vrefresh;
3360 } else {
3361 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3362 drrs->refresh_rate_type);
3363 mutex_unlock(&drrs->mutex);
3364 return;
3365 }
3366 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3367
3368 seq_puts(m, "\n\t\t");
3369 mutex_unlock(&drrs->mutex);
3370 } else {
3371 /* DRRS not supported. Print the VBT parameter*/
3372 seq_puts(m, "\tDRRS Supported : No");
3373 }
3374 seq_puts(m, "\n");
3375}
3376
3377static int i915_drrs_status(struct seq_file *m, void *unused)
3378{
David Weinehall36cdd012016-08-22 13:59:31 +03003379 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3380 struct drm_device *dev = &dev_priv->drm;
Vandana Kannana54746e2015-03-03 20:53:10 +05303381 struct intel_crtc *intel_crtc;
3382 int active_crtc_cnt = 0;
3383
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003384 drm_modeset_lock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303385 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003386 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303387 active_crtc_cnt++;
3388 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3389
3390 drrs_status_per_crtc(m, dev, intel_crtc);
3391 }
Vandana Kannana54746e2015-03-03 20:53:10 +05303392 }
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003393 drm_modeset_unlock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303394
3395 if (!active_crtc_cnt)
3396 seq_puts(m, "No active crtc found\n");
3397
3398 return 0;
3399}
3400
Damien Lespiau07144422013-10-15 18:55:40 +01003401struct pipe_crc_info {
3402 const char *name;
David Weinehall36cdd012016-08-22 13:59:31 +03003403 struct drm_i915_private *dev_priv;
Damien Lespiau07144422013-10-15 18:55:40 +01003404 enum pipe pipe;
3405};
3406
Dave Airlie11bed952014-05-12 15:22:27 +10003407static int i915_dp_mst_info(struct seq_file *m, void *unused)
3408{
David Weinehall36cdd012016-08-22 13:59:31 +03003409 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3410 struct drm_device *dev = &dev_priv->drm;
Dave Airlie11bed952014-05-12 15:22:27 +10003411 struct intel_encoder *intel_encoder;
3412 struct intel_digital_port *intel_dig_port;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003413 struct drm_connector *connector;
3414
Dave Airlie11bed952014-05-12 15:22:27 +10003415 drm_modeset_lock_all(dev);
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003416 drm_for_each_connector(connector, dev) {
3417 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
Dave Airlie11bed952014-05-12 15:22:27 +10003418 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003419
3420 intel_encoder = intel_attached_encoder(connector);
3421 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3422 continue;
3423
3424 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlie11bed952014-05-12 15:22:27 +10003425 if (!intel_dig_port->dp.can_mst)
3426 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003427
Jim Bride40ae80c2016-04-14 10:18:37 -07003428 seq_printf(m, "MST Source Port %c\n",
3429 port_name(intel_dig_port->port));
Dave Airlie11bed952014-05-12 15:22:27 +10003430 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3431 }
3432 drm_modeset_unlock_all(dev);
3433 return 0;
3434}
3435
Damien Lespiau07144422013-10-15 18:55:40 +01003436static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003437{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003438 struct pipe_crc_info *info = inode->i_private;
David Weinehall36cdd012016-08-22 13:59:31 +03003439 struct drm_i915_private *dev_priv = info->dev_priv;
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003440 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3441
David Weinehall36cdd012016-08-22 13:59:31 +03003442 if (info->pipe >= INTEL_INFO(dev_priv)->num_pipes)
Daniel Vetter7eb1c492013-11-14 11:30:43 +01003443 return -ENODEV;
3444
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003445 spin_lock_irq(&pipe_crc->lock);
3446
3447 if (pipe_crc->opened) {
3448 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003449 return -EBUSY; /* already open */
3450 }
3451
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003452 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01003453 filep->private_data = inode->i_private;
3454
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003455 spin_unlock_irq(&pipe_crc->lock);
3456
Damien Lespiau07144422013-10-15 18:55:40 +01003457 return 0;
3458}
3459
3460static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3461{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003462 struct pipe_crc_info *info = inode->i_private;
David Weinehall36cdd012016-08-22 13:59:31 +03003463 struct drm_i915_private *dev_priv = info->dev_priv;
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003464 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3465
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003466 spin_lock_irq(&pipe_crc->lock);
3467 pipe_crc->opened = false;
3468 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003469
Damien Lespiau07144422013-10-15 18:55:40 +01003470 return 0;
3471}
3472
3473/* (6 fields, 8 chars each, space separated (5) + '\n') */
3474#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3475/* account for \'0' */
3476#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3477
3478static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3479{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003480 assert_spin_locked(&pipe_crc->lock);
3481 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3482 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01003483}
Shuang He8bf1e9f2013-10-15 18:55:27 +01003484
Damien Lespiau07144422013-10-15 18:55:40 +01003485static ssize_t
3486i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3487 loff_t *pos)
3488{
3489 struct pipe_crc_info *info = filep->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003490 struct drm_i915_private *dev_priv = info->dev_priv;
Damien Lespiau07144422013-10-15 18:55:40 +01003491 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3492 char buf[PIPE_CRC_BUFFER_LEN];
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003493 int n_entries;
Damien Lespiau07144422013-10-15 18:55:40 +01003494 ssize_t bytes_read;
3495
3496 /*
3497 * Don't allow user space to provide buffers not big enough to hold
3498 * a line of data.
3499 */
3500 if (count < PIPE_CRC_LINE_LEN)
3501 return -EINVAL;
3502
3503 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3504 return 0;
3505
3506 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003507 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003508 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003509 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01003510
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003511 if (filep->f_flags & O_NONBLOCK) {
3512 spin_unlock_irq(&pipe_crc->lock);
3513 return -EAGAIN;
3514 }
3515
3516 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3517 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3518 if (ret) {
3519 spin_unlock_irq(&pipe_crc->lock);
3520 return ret;
3521 }
Damien Lespiau07144422013-10-15 18:55:40 +01003522 }
3523
3524 /* We now have one or more entries to read */
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003525 n_entries = count / PIPE_CRC_LINE_LEN;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003526
Damien Lespiau07144422013-10-15 18:55:40 +01003527 bytes_read = 0;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003528 while (n_entries > 0) {
3529 struct intel_pipe_crc_entry *entry =
3530 &pipe_crc->entries[pipe_crc->tail];
Damien Lespiau07144422013-10-15 18:55:40 +01003531
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003532 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3533 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3534 break;
3535
3536 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3537 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3538
Damien Lespiau07144422013-10-15 18:55:40 +01003539 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3540 "%8u %8x %8x %8x %8x %8x\n",
3541 entry->frame, entry->crc[0],
3542 entry->crc[1], entry->crc[2],
3543 entry->crc[3], entry->crc[4]);
3544
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003545 spin_unlock_irq(&pipe_crc->lock);
3546
Rodrigo Vivi4e9121e2016-08-03 08:22:57 -07003547 if (copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN))
Damien Lespiau07144422013-10-15 18:55:40 +01003548 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01003549
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003550 user_buf += PIPE_CRC_LINE_LEN;
3551 n_entries--;
Shuang He8bf1e9f2013-10-15 18:55:27 +01003552
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003553 spin_lock_irq(&pipe_crc->lock);
3554 }
3555
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003556 spin_unlock_irq(&pipe_crc->lock);
3557
Damien Lespiau07144422013-10-15 18:55:40 +01003558 return bytes_read;
3559}
3560
3561static const struct file_operations i915_pipe_crc_fops = {
3562 .owner = THIS_MODULE,
3563 .open = i915_pipe_crc_open,
3564 .read = i915_pipe_crc_read,
3565 .release = i915_pipe_crc_release,
3566};
3567
3568static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3569 {
3570 .name = "i915_pipe_A_crc",
3571 .pipe = PIPE_A,
3572 },
3573 {
3574 .name = "i915_pipe_B_crc",
3575 .pipe = PIPE_B,
3576 },
3577 {
3578 .name = "i915_pipe_C_crc",
3579 .pipe = PIPE_C,
3580 },
3581};
3582
3583static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3584 enum pipe pipe)
3585{
David Weinehall36cdd012016-08-22 13:59:31 +03003586 struct drm_i915_private *dev_priv = to_i915(minor->dev);
Damien Lespiau07144422013-10-15 18:55:40 +01003587 struct dentry *ent;
3588 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3589
David Weinehall36cdd012016-08-22 13:59:31 +03003590 info->dev_priv = dev_priv;
Damien Lespiau07144422013-10-15 18:55:40 +01003591 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3592 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003593 if (!ent)
3594 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01003595
3596 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01003597}
3598
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003599static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003600 "none",
3601 "plane1",
3602 "plane2",
3603 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003604 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02003605 "TV",
3606 "DP-B",
3607 "DP-C",
3608 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01003609 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02003610};
3611
3612static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3613{
3614 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3615 return pipe_crc_sources[source];
3616}
3617
Damien Lespiaubd9db022013-10-15 18:55:36 +01003618static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02003619{
David Weinehall36cdd012016-08-22 13:59:31 +03003620 struct drm_i915_private *dev_priv = m->private;
Daniel Vetter926321d2013-10-16 13:30:34 +02003621 int i;
3622
3623 for (i = 0; i < I915_MAX_PIPES; i++)
3624 seq_printf(m, "%c %s\n", pipe_name(i),
3625 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3626
3627 return 0;
3628}
3629
Damien Lespiaubd9db022013-10-15 18:55:36 +01003630static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02003631{
David Weinehall36cdd012016-08-22 13:59:31 +03003632 return single_open(file, display_crc_ctl_show, inode->i_private);
Daniel Vetter926321d2013-10-16 13:30:34 +02003633}
3634
Daniel Vetter46a19182013-11-01 10:50:20 +01003635static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02003636 uint32_t *val)
3637{
Daniel Vetter46a19182013-11-01 10:50:20 +01003638 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3639 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3640
3641 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02003642 case INTEL_PIPE_CRC_SOURCE_PIPE:
3643 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3644 break;
3645 case INTEL_PIPE_CRC_SOURCE_NONE:
3646 *val = 0;
3647 break;
3648 default:
3649 return -EINVAL;
3650 }
3651
3652 return 0;
3653}
3654
David Weinehall36cdd012016-08-22 13:59:31 +03003655static int i9xx_pipe_crc_auto_source(struct drm_i915_private *dev_priv,
3656 enum pipe pipe,
Daniel Vetter46a19182013-11-01 10:50:20 +01003657 enum intel_pipe_crc_source *source)
3658{
David Weinehall36cdd012016-08-22 13:59:31 +03003659 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter46a19182013-11-01 10:50:20 +01003660 struct intel_encoder *encoder;
3661 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01003662 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01003663 int ret = 0;
3664
3665 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3666
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003667 drm_modeset_lock_all(dev);
Damien Lespiaub2784e12014-08-05 11:29:37 +01003668 for_each_intel_encoder(dev, encoder) {
Daniel Vetter46a19182013-11-01 10:50:20 +01003669 if (!encoder->base.crtc)
3670 continue;
3671
3672 crtc = to_intel_crtc(encoder->base.crtc);
3673
3674 if (crtc->pipe != pipe)
3675 continue;
3676
3677 switch (encoder->type) {
3678 case INTEL_OUTPUT_TVOUT:
3679 *source = INTEL_PIPE_CRC_SOURCE_TV;
3680 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +03003681 case INTEL_OUTPUT_DP:
Daniel Vetter46a19182013-11-01 10:50:20 +01003682 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01003683 dig_port = enc_to_dig_port(&encoder->base);
3684 switch (dig_port->port) {
3685 case PORT_B:
3686 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3687 break;
3688 case PORT_C:
3689 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3690 break;
3691 case PORT_D:
3692 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3693 break;
3694 default:
3695 WARN(1, "nonexisting DP port %c\n",
3696 port_name(dig_port->port));
3697 break;
3698 }
Daniel Vetter46a19182013-11-01 10:50:20 +01003699 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02003700 default:
3701 break;
Daniel Vetter46a19182013-11-01 10:50:20 +01003702 }
3703 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003704 drm_modeset_unlock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01003705
3706 return ret;
3707}
3708
David Weinehall36cdd012016-08-22 13:59:31 +03003709static int vlv_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
Daniel Vetter46a19182013-11-01 10:50:20 +01003710 enum pipe pipe,
3711 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02003712 uint32_t *val)
3713{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003714 bool need_stable_symbols = false;
3715
Daniel Vetter46a19182013-11-01 10:50:20 +01003716 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
David Weinehall36cdd012016-08-22 13:59:31 +03003717 int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
Daniel Vetter46a19182013-11-01 10:50:20 +01003718 if (ret)
3719 return ret;
3720 }
3721
3722 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02003723 case INTEL_PIPE_CRC_SOURCE_PIPE:
3724 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3725 break;
3726 case INTEL_PIPE_CRC_SOURCE_DP_B:
3727 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003728 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003729 break;
3730 case INTEL_PIPE_CRC_SOURCE_DP_C:
3731 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003732 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003733 break;
Ville Syrjälä2be57922014-12-09 21:28:29 +02003734 case INTEL_PIPE_CRC_SOURCE_DP_D:
David Weinehall36cdd012016-08-22 13:59:31 +03003735 if (!IS_CHERRYVIEW(dev_priv))
Ville Syrjälä2be57922014-12-09 21:28:29 +02003736 return -EINVAL;
3737 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3738 need_stable_symbols = true;
3739 break;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003740 case INTEL_PIPE_CRC_SOURCE_NONE:
3741 *val = 0;
3742 break;
3743 default:
3744 return -EINVAL;
3745 }
3746
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003747 /*
3748 * When the pipe CRC tap point is after the transcoders we need
3749 * to tweak symbol-level features to produce a deterministic series of
3750 * symbols for a given frame. We need to reset those features only once
3751 * a frame (instead of every nth symbol):
3752 * - DC-balance: used to ensure a better clock recovery from the data
3753 * link (SDVO)
3754 * - DisplayPort scrambling: used for EMI reduction
3755 */
3756 if (need_stable_symbols) {
3757 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3758
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003759 tmp |= DC_BALANCE_RESET_VLV;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003760 switch (pipe) {
3761 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003762 tmp |= PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003763 break;
3764 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003765 tmp |= PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003766 break;
3767 case PIPE_C:
3768 tmp |= PIPE_C_SCRAMBLE_RESET;
3769 break;
3770 default:
3771 return -EINVAL;
3772 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003773 I915_WRITE(PORT_DFT2_G4X, tmp);
3774 }
3775
Daniel Vetter7ac01292013-10-18 16:37:06 +02003776 return 0;
3777}
3778
David Weinehall36cdd012016-08-22 13:59:31 +03003779static int i9xx_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
Daniel Vetter46a19182013-11-01 10:50:20 +01003780 enum pipe pipe,
3781 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003782 uint32_t *val)
3783{
Daniel Vetter84093602013-11-01 10:50:21 +01003784 bool need_stable_symbols = false;
3785
Daniel Vetter46a19182013-11-01 10:50:20 +01003786 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
David Weinehall36cdd012016-08-22 13:59:31 +03003787 int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
Daniel Vetter46a19182013-11-01 10:50:20 +01003788 if (ret)
3789 return ret;
3790 }
3791
3792 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003793 case INTEL_PIPE_CRC_SOURCE_PIPE:
3794 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3795 break;
3796 case INTEL_PIPE_CRC_SOURCE_TV:
David Weinehall36cdd012016-08-22 13:59:31 +03003797 if (!SUPPORTS_TV(dev_priv))
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003798 return -EINVAL;
3799 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3800 break;
3801 case INTEL_PIPE_CRC_SOURCE_DP_B:
David Weinehall36cdd012016-08-22 13:59:31 +03003802 if (!IS_G4X(dev_priv))
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003803 return -EINVAL;
3804 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003805 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003806 break;
3807 case INTEL_PIPE_CRC_SOURCE_DP_C:
David Weinehall36cdd012016-08-22 13:59:31 +03003808 if (!IS_G4X(dev_priv))
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003809 return -EINVAL;
3810 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003811 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003812 break;
3813 case INTEL_PIPE_CRC_SOURCE_DP_D:
David Weinehall36cdd012016-08-22 13:59:31 +03003814 if (!IS_G4X(dev_priv))
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003815 return -EINVAL;
3816 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003817 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003818 break;
3819 case INTEL_PIPE_CRC_SOURCE_NONE:
3820 *val = 0;
3821 break;
3822 default:
3823 return -EINVAL;
3824 }
3825
Daniel Vetter84093602013-11-01 10:50:21 +01003826 /*
3827 * When the pipe CRC tap point is after the transcoders we need
3828 * to tweak symbol-level features to produce a deterministic series of
3829 * symbols for a given frame. We need to reset those features only once
3830 * a frame (instead of every nth symbol):
3831 * - DC-balance: used to ensure a better clock recovery from the data
3832 * link (SDVO)
3833 * - DisplayPort scrambling: used for EMI reduction
3834 */
3835 if (need_stable_symbols) {
3836 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3837
David Weinehall36cdd012016-08-22 13:59:31 +03003838 WARN_ON(!IS_G4X(dev_priv));
Daniel Vetter84093602013-11-01 10:50:21 +01003839
3840 I915_WRITE(PORT_DFT_I9XX,
3841 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3842
3843 if (pipe == PIPE_A)
3844 tmp |= PIPE_A_SCRAMBLE_RESET;
3845 else
3846 tmp |= PIPE_B_SCRAMBLE_RESET;
3847
3848 I915_WRITE(PORT_DFT2_G4X, tmp);
3849 }
3850
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003851 return 0;
3852}
3853
David Weinehall36cdd012016-08-22 13:59:31 +03003854static void vlv_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003855 enum pipe pipe)
3856{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003857 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3858
Ville Syrjäläeb736672014-12-09 21:28:28 +02003859 switch (pipe) {
3860 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003861 tmp &= ~PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003862 break;
3863 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003864 tmp &= ~PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003865 break;
3866 case PIPE_C:
3867 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3868 break;
3869 default:
3870 return;
3871 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003872 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3873 tmp &= ~DC_BALANCE_RESET_VLV;
3874 I915_WRITE(PORT_DFT2_G4X, tmp);
3875
3876}
3877
David Weinehall36cdd012016-08-22 13:59:31 +03003878static void g4x_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
Daniel Vetter84093602013-11-01 10:50:21 +01003879 enum pipe pipe)
3880{
Daniel Vetter84093602013-11-01 10:50:21 +01003881 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3882
3883 if (pipe == PIPE_A)
3884 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3885 else
3886 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3887 I915_WRITE(PORT_DFT2_G4X, tmp);
3888
3889 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3890 I915_WRITE(PORT_DFT_I9XX,
3891 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3892 }
3893}
3894
Daniel Vetter46a19182013-11-01 10:50:20 +01003895static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003896 uint32_t *val)
3897{
Daniel Vetter46a19182013-11-01 10:50:20 +01003898 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3899 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3900
3901 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003902 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3903 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3904 break;
3905 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3906 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3907 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003908 case INTEL_PIPE_CRC_SOURCE_PIPE:
3909 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3910 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003911 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003912 *val = 0;
3913 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003914 default:
3915 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003916 }
3917
3918 return 0;
3919}
3920
David Weinehall36cdd012016-08-22 13:59:31 +03003921static void hsw_trans_edp_pipe_A_crc_wa(struct drm_i915_private *dev_priv,
3922 bool enable)
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003923{
David Weinehall36cdd012016-08-22 13:59:31 +03003924 struct drm_device *dev = &dev_priv->drm;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003925 struct intel_crtc *crtc =
3926 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003927 struct intel_crtc_state *pipe_config;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003928 struct drm_atomic_state *state;
3929 int ret = 0;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003930
3931 drm_modeset_lock_all(dev);
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003932 state = drm_atomic_state_alloc(dev);
3933 if (!state) {
3934 ret = -ENOMEM;
3935 goto out;
3936 }
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003937
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003938 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
3939 pipe_config = intel_atomic_get_crtc_state(state, crtc);
3940 if (IS_ERR(pipe_config)) {
3941 ret = PTR_ERR(pipe_config);
3942 goto out;
3943 }
3944
3945 pipe_config->pch_pfit.force_thru = enable;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003946 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003947 pipe_config->pch_pfit.enabled != enable)
3948 pipe_config->base.connectors_changed = true;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02003949
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003950 ret = drm_atomic_commit(state);
3951out:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003952 drm_modeset_unlock_all(dev);
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003953 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
3954 if (ret)
3955 drm_atomic_state_free(state);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003956}
3957
David Weinehall36cdd012016-08-22 13:59:31 +03003958static int ivb_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003959 enum pipe pipe,
3960 enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003961 uint32_t *val)
3962{
Daniel Vetter46a19182013-11-01 10:50:20 +01003963 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3964 *source = INTEL_PIPE_CRC_SOURCE_PF;
3965
3966 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003967 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3968 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3969 break;
3970 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3971 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3972 break;
3973 case INTEL_PIPE_CRC_SOURCE_PF:
David Weinehall36cdd012016-08-22 13:59:31 +03003974 if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
3975 hsw_trans_edp_pipe_A_crc_wa(dev_priv, true);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003976
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003977 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3978 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003979 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003980 *val = 0;
3981 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003982 default:
3983 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003984 }
3985
3986 return 0;
3987}
3988
David Weinehall36cdd012016-08-22 13:59:31 +03003989static int pipe_crc_set_source(struct drm_i915_private *dev_priv,
3990 enum pipe pipe,
Daniel Vetter926321d2013-10-16 13:30:34 +02003991 enum intel_pipe_crc_source source)
3992{
David Weinehall36cdd012016-08-22 13:59:31 +03003993 struct drm_device *dev = &dev_priv->drm;
Damien Lespiaucc3da172013-10-15 18:55:31 +01003994 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
David Weinehall36cdd012016-08-22 13:59:31 +03003995 struct intel_crtc *crtc =
3996 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Imre Deake1296492016-02-12 18:55:17 +02003997 enum intel_display_power_domain power_domain;
Borislav Petkov432f3342013-11-21 16:49:46 +01003998 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003999 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02004000
Damien Lespiaucc3da172013-10-15 18:55:31 +01004001 if (pipe_crc->source == source)
4002 return 0;
4003
Damien Lespiauae676fc2013-10-15 18:55:32 +01004004 /* forbid changing the source without going back to 'none' */
4005 if (pipe_crc->source && source)
4006 return -EINVAL;
4007
Imre Deake1296492016-02-12 18:55:17 +02004008 power_domain = POWER_DOMAIN_PIPE(pipe);
4009 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Daniel Vetter9d8b0582014-11-25 14:00:40 +01004010 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4011 return -EIO;
4012 }
4013
David Weinehall36cdd012016-08-22 13:59:31 +03004014 if (IS_GEN2(dev_priv))
Daniel Vetter46a19182013-11-01 10:50:20 +01004015 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
David Weinehall36cdd012016-08-22 13:59:31 +03004016 else if (INTEL_GEN(dev_priv) < 5)
4017 ret = i9xx_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
4018 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4019 ret = vlv_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
4020 else if (IS_GEN5(dev_priv) || IS_GEN6(dev_priv))
Daniel Vetter46a19182013-11-01 10:50:20 +01004021 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004022 else
David Weinehall36cdd012016-08-22 13:59:31 +03004023 ret = ivb_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004024
4025 if (ret != 0)
Imre Deake1296492016-02-12 18:55:17 +02004026 goto out;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004027
Damien Lespiau4b584362013-10-15 18:55:33 +01004028 /* none -> real source transition */
4029 if (source) {
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004030 struct intel_pipe_crc_entry *entries;
4031
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004032 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4033 pipe_name(pipe), pipe_crc_source_name(source));
4034
Ville Syrjälä3cf54b32014-12-09 21:28:31 +02004035 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4036 sizeof(pipe_crc->entries[0]),
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004037 GFP_KERNEL);
Imre Deake1296492016-02-12 18:55:17 +02004038 if (!entries) {
4039 ret = -ENOMEM;
4040 goto out;
4041 }
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004042
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004043 /*
4044 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4045 * enabled and disabled dynamically based on package C states,
4046 * user space can't make reliable use of the CRCs, so let's just
4047 * completely disable it.
4048 */
4049 hsw_disable_ips(crtc);
4050
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004051 spin_lock_irq(&pipe_crc->lock);
Daniel Vetter64387b62014-12-10 11:00:29 +01004052 kfree(pipe_crc->entries);
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004053 pipe_crc->entries = entries;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004054 pipe_crc->head = 0;
4055 pipe_crc->tail = 0;
4056 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01004057 }
4058
Damien Lespiaucc3da172013-10-15 18:55:31 +01004059 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02004060
Daniel Vetter926321d2013-10-16 13:30:34 +02004061 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4062 POSTING_READ(PIPE_CRC_CTL(pipe));
4063
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004064 /* real source -> none transition */
4065 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004066 struct intel_pipe_crc_entry *entries;
Daniel Vettera33d7102014-06-06 08:22:08 +02004067 struct intel_crtc *crtc =
4068 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004069
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004070 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4071 pipe_name(pipe));
4072
Daniel Vettera33d7102014-06-06 08:22:08 +02004073 drm_modeset_lock(&crtc->base.mutex, NULL);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004074 if (crtc->base.state->active)
Daniel Vettera33d7102014-06-06 08:22:08 +02004075 intel_wait_for_vblank(dev, pipe);
4076 drm_modeset_unlock(&crtc->base.mutex);
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02004077
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004078 spin_lock_irq(&pipe_crc->lock);
4079 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004080 pipe_crc->entries = NULL;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02004081 pipe_crc->head = 0;
4082 pipe_crc->tail = 0;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004083 spin_unlock_irq(&pipe_crc->lock);
4084
4085 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01004086
David Weinehall36cdd012016-08-22 13:59:31 +03004087 if (IS_G4X(dev_priv))
4088 g4x_undo_pipe_scramble_reset(dev_priv, pipe);
4089 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4090 vlv_undo_pipe_scramble_reset(dev_priv, pipe);
4091 else if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
4092 hsw_trans_edp_pipe_A_crc_wa(dev_priv, false);
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004093
4094 hsw_enable_ips(crtc);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004095 }
4096
Imre Deake1296492016-02-12 18:55:17 +02004097 ret = 0;
4098
4099out:
4100 intel_display_power_put(dev_priv, power_domain);
4101
4102 return ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02004103}
4104
4105/*
4106 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004107 * command: wsp* object wsp+ name wsp+ source wsp*
4108 * object: 'pipe'
4109 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02004110 * source: (none | plane1 | plane2 | pf)
4111 * wsp: (#0x20 | #0x9 | #0xA)+
4112 *
4113 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004114 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4115 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02004116 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01004117static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02004118{
4119 int n_words = 0;
4120
4121 while (*buf) {
4122 char *end;
4123
4124 /* skip leading white space */
4125 buf = skip_spaces(buf);
4126 if (!*buf)
4127 break; /* end of buffer */
4128
4129 /* find end of word */
4130 for (end = buf; *end && !isspace(*end); end++)
4131 ;
4132
4133 if (n_words == max_words) {
4134 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4135 max_words);
4136 return -EINVAL; /* ran out of words[] before bytes */
4137 }
4138
4139 if (*end)
4140 *end++ = '\0';
4141 words[n_words++] = buf;
4142 buf = end;
4143 }
4144
4145 return n_words;
4146}
4147
Damien Lespiaub94dec82013-10-15 18:55:35 +01004148enum intel_pipe_crc_object {
4149 PIPE_CRC_OBJECT_PIPE,
4150};
4151
Daniel Vettere8dfcf72013-10-16 11:51:54 +02004152static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004153 "pipe",
4154};
4155
4156static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004157display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01004158{
4159 int i;
4160
4161 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4162 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004163 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004164 return 0;
4165 }
4166
4167 return -EINVAL;
4168}
4169
Damien Lespiaubd9db022013-10-15 18:55:36 +01004170static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02004171{
4172 const char name = buf[0];
4173
4174 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4175 return -EINVAL;
4176
4177 *pipe = name - 'A';
4178
4179 return 0;
4180}
4181
4182static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004183display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02004184{
4185 int i;
4186
4187 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4188 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004189 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02004190 return 0;
4191 }
4192
4193 return -EINVAL;
4194}
4195
David Weinehall36cdd012016-08-22 13:59:31 +03004196static int display_crc_ctl_parse(struct drm_i915_private *dev_priv,
4197 char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02004198{
Damien Lespiaub94dec82013-10-15 18:55:35 +01004199#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02004200 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004201 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02004202 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004203 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02004204 enum intel_pipe_crc_source source;
4205
Damien Lespiaubd9db022013-10-15 18:55:36 +01004206 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01004207 if (n_words != N_WORDS) {
4208 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4209 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02004210 return -EINVAL;
4211 }
4212
Damien Lespiaubd9db022013-10-15 18:55:36 +01004213 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004214 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004215 return -EINVAL;
4216 }
4217
Damien Lespiaubd9db022013-10-15 18:55:36 +01004218 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004219 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
4220 return -EINVAL;
4221 }
4222
Damien Lespiaubd9db022013-10-15 18:55:36 +01004223 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004224 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004225 return -EINVAL;
4226 }
4227
David Weinehall36cdd012016-08-22 13:59:31 +03004228 return pipe_crc_set_source(dev_priv, pipe, source);
Daniel Vetter926321d2013-10-16 13:30:34 +02004229}
4230
Damien Lespiaubd9db022013-10-15 18:55:36 +01004231static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4232 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02004233{
4234 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004235 struct drm_i915_private *dev_priv = m->private;
Daniel Vetter926321d2013-10-16 13:30:34 +02004236 char *tmpbuf;
4237 int ret;
4238
4239 if (len == 0)
4240 return 0;
4241
4242 if (len > PAGE_SIZE - 1) {
4243 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4244 PAGE_SIZE);
4245 return -E2BIG;
4246 }
4247
4248 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4249 if (!tmpbuf)
4250 return -ENOMEM;
4251
4252 if (copy_from_user(tmpbuf, ubuf, len)) {
4253 ret = -EFAULT;
4254 goto out;
4255 }
4256 tmpbuf[len] = '\0';
4257
David Weinehall36cdd012016-08-22 13:59:31 +03004258 ret = display_crc_ctl_parse(dev_priv, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02004259
4260out:
4261 kfree(tmpbuf);
4262 if (ret < 0)
4263 return ret;
4264
4265 *offp += len;
4266 return len;
4267}
4268
Damien Lespiaubd9db022013-10-15 18:55:36 +01004269static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02004270 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004271 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02004272 .read = seq_read,
4273 .llseek = seq_lseek,
4274 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004275 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02004276};
4277
Todd Previteeb3394fa2015-04-18 00:04:19 -07004278static ssize_t i915_displayport_test_active_write(struct file *file,
David Weinehall36cdd012016-08-22 13:59:31 +03004279 const char __user *ubuf,
4280 size_t len, loff_t *offp)
Todd Previteeb3394fa2015-04-18 00:04:19 -07004281{
4282 char *input_buffer;
4283 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004284 struct drm_device *dev;
4285 struct drm_connector *connector;
4286 struct list_head *connector_list;
4287 struct intel_dp *intel_dp;
4288 int val = 0;
4289
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05304290 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004291
Todd Previteeb3394fa2015-04-18 00:04:19 -07004292 connector_list = &dev->mode_config.connector_list;
4293
4294 if (len == 0)
4295 return 0;
4296
4297 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4298 if (!input_buffer)
4299 return -ENOMEM;
4300
4301 if (copy_from_user(input_buffer, ubuf, len)) {
4302 status = -EFAULT;
4303 goto out;
4304 }
4305
4306 input_buffer[len] = '\0';
4307 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4308
4309 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07004310 if (connector->connector_type !=
4311 DRM_MODE_CONNECTOR_DisplayPort)
4312 continue;
4313
Sudip Mukherjeeb8bb08e2015-07-21 17:36:46 +05304314 if (connector->status == connector_status_connected &&
Todd Previteeb3394fa2015-04-18 00:04:19 -07004315 connector->encoder != NULL) {
4316 intel_dp = enc_to_intel_dp(connector->encoder);
4317 status = kstrtoint(input_buffer, 10, &val);
4318 if (status < 0)
4319 goto out;
4320 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4321 /* To prevent erroneous activation of the compliance
4322 * testing code, only accept an actual value of 1 here
4323 */
4324 if (val == 1)
4325 intel_dp->compliance_test_active = 1;
4326 else
4327 intel_dp->compliance_test_active = 0;
4328 }
4329 }
4330out:
4331 kfree(input_buffer);
4332 if (status < 0)
4333 return status;
4334
4335 *offp += len;
4336 return len;
4337}
4338
4339static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4340{
4341 struct drm_device *dev = m->private;
4342 struct drm_connector *connector;
4343 struct list_head *connector_list = &dev->mode_config.connector_list;
4344 struct intel_dp *intel_dp;
4345
Todd Previteeb3394fa2015-04-18 00:04:19 -07004346 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07004347 if (connector->connector_type !=
4348 DRM_MODE_CONNECTOR_DisplayPort)
4349 continue;
4350
4351 if (connector->status == connector_status_connected &&
4352 connector->encoder != NULL) {
4353 intel_dp = enc_to_intel_dp(connector->encoder);
4354 if (intel_dp->compliance_test_active)
4355 seq_puts(m, "1");
4356 else
4357 seq_puts(m, "0");
4358 } else
4359 seq_puts(m, "0");
4360 }
4361
4362 return 0;
4363}
4364
4365static int i915_displayport_test_active_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03004366 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07004367{
David Weinehall36cdd012016-08-22 13:59:31 +03004368 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004369
David Weinehall36cdd012016-08-22 13:59:31 +03004370 return single_open(file, i915_displayport_test_active_show,
4371 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07004372}
4373
4374static const struct file_operations i915_displayport_test_active_fops = {
4375 .owner = THIS_MODULE,
4376 .open = i915_displayport_test_active_open,
4377 .read = seq_read,
4378 .llseek = seq_lseek,
4379 .release = single_release,
4380 .write = i915_displayport_test_active_write
4381};
4382
4383static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4384{
4385 struct drm_device *dev = m->private;
4386 struct drm_connector *connector;
4387 struct list_head *connector_list = &dev->mode_config.connector_list;
4388 struct intel_dp *intel_dp;
4389
Todd Previteeb3394fa2015-04-18 00:04:19 -07004390 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07004391 if (connector->connector_type !=
4392 DRM_MODE_CONNECTOR_DisplayPort)
4393 continue;
4394
4395 if (connector->status == connector_status_connected &&
4396 connector->encoder != NULL) {
4397 intel_dp = enc_to_intel_dp(connector->encoder);
4398 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4399 } else
4400 seq_puts(m, "0");
4401 }
4402
4403 return 0;
4404}
4405static int i915_displayport_test_data_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03004406 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07004407{
David Weinehall36cdd012016-08-22 13:59:31 +03004408 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004409
David Weinehall36cdd012016-08-22 13:59:31 +03004410 return single_open(file, i915_displayport_test_data_show,
4411 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07004412}
4413
4414static const struct file_operations i915_displayport_test_data_fops = {
4415 .owner = THIS_MODULE,
4416 .open = i915_displayport_test_data_open,
4417 .read = seq_read,
4418 .llseek = seq_lseek,
4419 .release = single_release
4420};
4421
4422static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4423{
4424 struct drm_device *dev = m->private;
4425 struct drm_connector *connector;
4426 struct list_head *connector_list = &dev->mode_config.connector_list;
4427 struct intel_dp *intel_dp;
4428
Todd Previteeb3394fa2015-04-18 00:04:19 -07004429 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07004430 if (connector->connector_type !=
4431 DRM_MODE_CONNECTOR_DisplayPort)
4432 continue;
4433
4434 if (connector->status == connector_status_connected &&
4435 connector->encoder != NULL) {
4436 intel_dp = enc_to_intel_dp(connector->encoder);
4437 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4438 } else
4439 seq_puts(m, "0");
4440 }
4441
4442 return 0;
4443}
4444
4445static int i915_displayport_test_type_open(struct inode *inode,
4446 struct file *file)
4447{
David Weinehall36cdd012016-08-22 13:59:31 +03004448 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004449
David Weinehall36cdd012016-08-22 13:59:31 +03004450 return single_open(file, i915_displayport_test_type_show,
4451 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07004452}
4453
4454static const struct file_operations i915_displayport_test_type_fops = {
4455 .owner = THIS_MODULE,
4456 .open = i915_displayport_test_type_open,
4457 .read = seq_read,
4458 .llseek = seq_lseek,
4459 .release = single_release
4460};
4461
Damien Lespiau97e94b22014-11-04 17:06:50 +00004462static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004463{
David Weinehall36cdd012016-08-22 13:59:31 +03004464 struct drm_i915_private *dev_priv = m->private;
4465 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004466 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004467 int num_levels;
4468
David Weinehall36cdd012016-08-22 13:59:31 +03004469 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004470 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03004471 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004472 num_levels = 1;
4473 else
4474 num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004475
4476 drm_modeset_lock_all(dev);
4477
4478 for (level = 0; level < num_levels; level++) {
4479 unsigned int latency = wm[level];
4480
Damien Lespiau97e94b22014-11-04 17:06:50 +00004481 /*
4482 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03004483 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00004484 */
David Weinehall36cdd012016-08-22 13:59:31 +03004485 if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
4486 IS_CHERRYVIEW(dev_priv))
Damien Lespiau97e94b22014-11-04 17:06:50 +00004487 latency *= 10;
4488 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004489 latency *= 5;
4490
4491 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00004492 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004493 }
4494
4495 drm_modeset_unlock_all(dev);
4496}
4497
4498static int pri_wm_latency_show(struct seq_file *m, void *data)
4499{
David Weinehall36cdd012016-08-22 13:59:31 +03004500 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004501 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004502
David Weinehall36cdd012016-08-22 13:59:31 +03004503 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004504 latencies = dev_priv->wm.skl_latency;
4505 else
David Weinehall36cdd012016-08-22 13:59:31 +03004506 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004507
4508 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004509
4510 return 0;
4511}
4512
4513static int spr_wm_latency_show(struct seq_file *m, void *data)
4514{
David Weinehall36cdd012016-08-22 13:59:31 +03004515 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004516 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004517
David Weinehall36cdd012016-08-22 13:59:31 +03004518 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004519 latencies = dev_priv->wm.skl_latency;
4520 else
David Weinehall36cdd012016-08-22 13:59:31 +03004521 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004522
4523 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004524
4525 return 0;
4526}
4527
4528static int cur_wm_latency_show(struct seq_file *m, void *data)
4529{
David Weinehall36cdd012016-08-22 13:59:31 +03004530 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004531 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004532
David Weinehall36cdd012016-08-22 13:59:31 +03004533 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004534 latencies = dev_priv->wm.skl_latency;
4535 else
David Weinehall36cdd012016-08-22 13:59:31 +03004536 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004537
4538 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004539
4540 return 0;
4541}
4542
4543static int pri_wm_latency_open(struct inode *inode, struct file *file)
4544{
David Weinehall36cdd012016-08-22 13:59:31 +03004545 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004546
David Weinehall36cdd012016-08-22 13:59:31 +03004547 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004548 return -ENODEV;
4549
David Weinehall36cdd012016-08-22 13:59:31 +03004550 return single_open(file, pri_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004551}
4552
4553static int spr_wm_latency_open(struct inode *inode, struct file *file)
4554{
David Weinehall36cdd012016-08-22 13:59:31 +03004555 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004556
David Weinehall36cdd012016-08-22 13:59:31 +03004557 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004558 return -ENODEV;
4559
David Weinehall36cdd012016-08-22 13:59:31 +03004560 return single_open(file, spr_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004561}
4562
4563static int cur_wm_latency_open(struct inode *inode, struct file *file)
4564{
David Weinehall36cdd012016-08-22 13:59:31 +03004565 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004566
David Weinehall36cdd012016-08-22 13:59:31 +03004567 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004568 return -ENODEV;
4569
David Weinehall36cdd012016-08-22 13:59:31 +03004570 return single_open(file, cur_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004571}
4572
4573static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00004574 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004575{
4576 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004577 struct drm_i915_private *dev_priv = m->private;
4578 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004579 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03004580 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004581 int level;
4582 int ret;
4583 char tmp[32];
4584
David Weinehall36cdd012016-08-22 13:59:31 +03004585 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004586 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03004587 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004588 num_levels = 1;
4589 else
4590 num_levels = ilk_wm_max_level(dev) + 1;
4591
Ville Syrjälä369a1342014-01-22 14:36:08 +02004592 if (len >= sizeof(tmp))
4593 return -EINVAL;
4594
4595 if (copy_from_user(tmp, ubuf, len))
4596 return -EFAULT;
4597
4598 tmp[len] = '\0';
4599
Damien Lespiau97e94b22014-11-04 17:06:50 +00004600 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4601 &new[0], &new[1], &new[2], &new[3],
4602 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004603 if (ret != num_levels)
4604 return -EINVAL;
4605
4606 drm_modeset_lock_all(dev);
4607
4608 for (level = 0; level < num_levels; level++)
4609 wm[level] = new[level];
4610
4611 drm_modeset_unlock_all(dev);
4612
4613 return len;
4614}
4615
4616
4617static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4618 size_t len, loff_t *offp)
4619{
4620 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004621 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004622 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004623
David Weinehall36cdd012016-08-22 13:59:31 +03004624 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004625 latencies = dev_priv->wm.skl_latency;
4626 else
David Weinehall36cdd012016-08-22 13:59:31 +03004627 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004628
4629 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004630}
4631
4632static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4633 size_t len, loff_t *offp)
4634{
4635 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004636 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004637 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004638
David Weinehall36cdd012016-08-22 13:59:31 +03004639 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004640 latencies = dev_priv->wm.skl_latency;
4641 else
David Weinehall36cdd012016-08-22 13:59:31 +03004642 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004643
4644 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004645}
4646
4647static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4648 size_t len, loff_t *offp)
4649{
4650 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004651 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004652 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004653
David Weinehall36cdd012016-08-22 13:59:31 +03004654 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004655 latencies = dev_priv->wm.skl_latency;
4656 else
David Weinehall36cdd012016-08-22 13:59:31 +03004657 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004658
4659 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004660}
4661
4662static const struct file_operations i915_pri_wm_latency_fops = {
4663 .owner = THIS_MODULE,
4664 .open = pri_wm_latency_open,
4665 .read = seq_read,
4666 .llseek = seq_lseek,
4667 .release = single_release,
4668 .write = pri_wm_latency_write
4669};
4670
4671static const struct file_operations i915_spr_wm_latency_fops = {
4672 .owner = THIS_MODULE,
4673 .open = spr_wm_latency_open,
4674 .read = seq_read,
4675 .llseek = seq_lseek,
4676 .release = single_release,
4677 .write = spr_wm_latency_write
4678};
4679
4680static const struct file_operations i915_cur_wm_latency_fops = {
4681 .owner = THIS_MODULE,
4682 .open = cur_wm_latency_open,
4683 .read = seq_read,
4684 .llseek = seq_lseek,
4685 .release = single_release,
4686 .write = cur_wm_latency_write
4687};
4688
Kees Cook647416f2013-03-10 14:10:06 -07004689static int
4690i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004691{
David Weinehall36cdd012016-08-22 13:59:31 +03004692 struct drm_i915_private *dev_priv = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004693
Chris Wilsond98c52c2016-04-13 17:35:05 +01004694 *val = i915_terminally_wedged(&dev_priv->gpu_error);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004695
Kees Cook647416f2013-03-10 14:10:06 -07004696 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004697}
4698
Kees Cook647416f2013-03-10 14:10:06 -07004699static int
4700i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004701{
David Weinehall36cdd012016-08-22 13:59:31 +03004702 struct drm_i915_private *dev_priv = data;
Imre Deakd46c0512014-04-14 20:24:27 +03004703
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004704 /*
4705 * There is no safeguard against this debugfs entry colliding
4706 * with the hangcheck calling same i915_handle_error() in
4707 * parallel, causing an explosion. For now we assume that the
4708 * test harness is responsible enough not to inject gpu hangs
4709 * while it is writing to 'i915_wedged'
4710 */
4711
Chris Wilsond98c52c2016-04-13 17:35:05 +01004712 if (i915_reset_in_progress(&dev_priv->gpu_error))
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004713 return -EAGAIN;
4714
Imre Deakd46c0512014-04-14 20:24:27 +03004715 intel_runtime_pm_get(dev_priv);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004716
Chris Wilsonc0336662016-05-06 15:40:21 +01004717 i915_handle_error(dev_priv, val,
Mika Kuoppala58174462014-02-25 17:11:26 +02004718 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03004719
4720 intel_runtime_pm_put(dev_priv);
4721
Kees Cook647416f2013-03-10 14:10:06 -07004722 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004723}
4724
Kees Cook647416f2013-03-10 14:10:06 -07004725DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4726 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004727 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004728
Kees Cook647416f2013-03-10 14:10:06 -07004729static int
Chris Wilson094f9a52013-09-25 17:34:55 +01004730i915_ring_missed_irq_get(void *data, u64 *val)
4731{
David Weinehall36cdd012016-08-22 13:59:31 +03004732 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004733
4734 *val = dev_priv->gpu_error.missed_irq_rings;
4735 return 0;
4736}
4737
4738static int
4739i915_ring_missed_irq_set(void *data, u64 val)
4740{
David Weinehall36cdd012016-08-22 13:59:31 +03004741 struct drm_i915_private *dev_priv = data;
4742 struct drm_device *dev = &dev_priv->drm;
Chris Wilson094f9a52013-09-25 17:34:55 +01004743 int ret;
4744
4745 /* Lock against concurrent debugfs callers */
4746 ret = mutex_lock_interruptible(&dev->struct_mutex);
4747 if (ret)
4748 return ret;
4749 dev_priv->gpu_error.missed_irq_rings = val;
4750 mutex_unlock(&dev->struct_mutex);
4751
4752 return 0;
4753}
4754
4755DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4756 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4757 "0x%08llx\n");
4758
4759static int
4760i915_ring_test_irq_get(void *data, u64 *val)
4761{
David Weinehall36cdd012016-08-22 13:59:31 +03004762 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004763
4764 *val = dev_priv->gpu_error.test_irq_rings;
4765
4766 return 0;
4767}
4768
4769static int
4770i915_ring_test_irq_set(void *data, u64 val)
4771{
David Weinehall36cdd012016-08-22 13:59:31 +03004772 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004773
Chris Wilson3a122c22016-06-17 14:35:05 +01004774 val &= INTEL_INFO(dev_priv)->ring_mask;
Chris Wilson094f9a52013-09-25 17:34:55 +01004775 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004776 dev_priv->gpu_error.test_irq_rings = val;
Chris Wilson094f9a52013-09-25 17:34:55 +01004777
4778 return 0;
4779}
4780
4781DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4782 i915_ring_test_irq_get, i915_ring_test_irq_set,
4783 "0x%08llx\n");
4784
Chris Wilsondd624af2013-01-15 12:39:35 +00004785#define DROP_UNBOUND 0x1
4786#define DROP_BOUND 0x2
4787#define DROP_RETIRE 0x4
4788#define DROP_ACTIVE 0x8
4789#define DROP_ALL (DROP_UNBOUND | \
4790 DROP_BOUND | \
4791 DROP_RETIRE | \
4792 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07004793static int
4794i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004795{
Kees Cook647416f2013-03-10 14:10:06 -07004796 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004797
Kees Cook647416f2013-03-10 14:10:06 -07004798 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004799}
4800
Kees Cook647416f2013-03-10 14:10:06 -07004801static int
4802i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004803{
David Weinehall36cdd012016-08-22 13:59:31 +03004804 struct drm_i915_private *dev_priv = data;
4805 struct drm_device *dev = &dev_priv->drm;
Kees Cook647416f2013-03-10 14:10:06 -07004806 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004807
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004808 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004809
4810 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4811 * on ioctls on -EAGAIN. */
4812 ret = mutex_lock_interruptible(&dev->struct_mutex);
4813 if (ret)
4814 return ret;
4815
4816 if (val & DROP_ACTIVE) {
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004817 ret = i915_gem_wait_for_idle(dev_priv,
4818 I915_WAIT_INTERRUPTIBLE |
4819 I915_WAIT_LOCKED);
Chris Wilsondd624af2013-01-15 12:39:35 +00004820 if (ret)
4821 goto unlock;
4822 }
4823
4824 if (val & (DROP_RETIRE | DROP_ACTIVE))
Chris Wilsonc0336662016-05-06 15:40:21 +01004825 i915_gem_retire_requests(dev_priv);
Chris Wilsondd624af2013-01-15 12:39:35 +00004826
Chris Wilson21ab4e72014-09-09 11:16:08 +01004827 if (val & DROP_BOUND)
4828 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004829
Chris Wilson21ab4e72014-09-09 11:16:08 +01004830 if (val & DROP_UNBOUND)
4831 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004832
4833unlock:
4834 mutex_unlock(&dev->struct_mutex);
4835
Kees Cook647416f2013-03-10 14:10:06 -07004836 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004837}
4838
Kees Cook647416f2013-03-10 14:10:06 -07004839DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4840 i915_drop_caches_get, i915_drop_caches_set,
4841 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004842
Kees Cook647416f2013-03-10 14:10:06 -07004843static int
4844i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004845{
David Weinehall36cdd012016-08-22 13:59:31 +03004846 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004847
David Weinehall36cdd012016-08-22 13:59:31 +03004848 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004849 return -ENODEV;
4850
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004851 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004852 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004853}
4854
Kees Cook647416f2013-03-10 14:10:06 -07004855static int
4856i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004857{
David Weinehall36cdd012016-08-22 13:59:31 +03004858 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304859 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004860 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004861
David Weinehall36cdd012016-08-22 13:59:31 +03004862 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004863 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004864
Kees Cook647416f2013-03-10 14:10:06 -07004865 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004866
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004867 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004868 if (ret)
4869 return ret;
4870
Jesse Barnes358733e2011-07-27 11:53:01 -07004871 /*
4872 * Turbo will still be enabled, but won't go above the set value.
4873 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304874 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004875
Akash Goelbc4d91f2015-02-26 16:09:47 +05304876 hw_max = dev_priv->rps.max_freq;
4877 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004878
Ben Widawskyb39fb292014-03-19 18:31:11 -07004879 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004880 mutex_unlock(&dev_priv->rps.hw_lock);
4881 return -EINVAL;
4882 }
4883
Ben Widawskyb39fb292014-03-19 18:31:11 -07004884 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004885
Chris Wilsondc979972016-05-10 14:10:04 +01004886 intel_set_rps(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004887
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004888 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004889
Kees Cook647416f2013-03-10 14:10:06 -07004890 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004891}
4892
Kees Cook647416f2013-03-10 14:10:06 -07004893DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4894 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004895 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004896
Kees Cook647416f2013-03-10 14:10:06 -07004897static int
4898i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004899{
David Weinehall36cdd012016-08-22 13:59:31 +03004900 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004901
Chris Wilson62e1baa2016-07-13 09:10:36 +01004902 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004903 return -ENODEV;
4904
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004905 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004906 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004907}
4908
Kees Cook647416f2013-03-10 14:10:06 -07004909static int
4910i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004911{
David Weinehall36cdd012016-08-22 13:59:31 +03004912 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304913 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004914 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004915
Chris Wilson62e1baa2016-07-13 09:10:36 +01004916 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004917 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07004918
Kees Cook647416f2013-03-10 14:10:06 -07004919 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07004920
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004921 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004922 if (ret)
4923 return ret;
4924
Jesse Barnes1523c312012-05-25 12:34:54 -07004925 /*
4926 * Turbo will still be enabled, but won't go below the set value.
4927 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304928 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004929
Akash Goelbc4d91f2015-02-26 16:09:47 +05304930 hw_max = dev_priv->rps.max_freq;
4931 hw_min = dev_priv->rps.min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004932
David Weinehall36cdd012016-08-22 13:59:31 +03004933 if (val < hw_min ||
4934 val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004935 mutex_unlock(&dev_priv->rps.hw_lock);
4936 return -EINVAL;
4937 }
4938
Ben Widawskyb39fb292014-03-19 18:31:11 -07004939 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004940
Chris Wilsondc979972016-05-10 14:10:04 +01004941 intel_set_rps(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004942
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004943 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004944
Kees Cook647416f2013-03-10 14:10:06 -07004945 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004946}
4947
Kees Cook647416f2013-03-10 14:10:06 -07004948DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4949 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004950 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07004951
Kees Cook647416f2013-03-10 14:10:06 -07004952static int
4953i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004954{
David Weinehall36cdd012016-08-22 13:59:31 +03004955 struct drm_i915_private *dev_priv = data;
4956 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004957 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07004958 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004959
David Weinehall36cdd012016-08-22 13:59:31 +03004960 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004961 return -ENODEV;
4962
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004963 ret = mutex_lock_interruptible(&dev->struct_mutex);
4964 if (ret)
4965 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004966 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004967
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004968 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004969
4970 intel_runtime_pm_put(dev_priv);
David Weinehall36cdd012016-08-22 13:59:31 +03004971 mutex_unlock(&dev->struct_mutex);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004972
Kees Cook647416f2013-03-10 14:10:06 -07004973 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004974
Kees Cook647416f2013-03-10 14:10:06 -07004975 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004976}
4977
Kees Cook647416f2013-03-10 14:10:06 -07004978static int
4979i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004980{
David Weinehall36cdd012016-08-22 13:59:31 +03004981 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004982 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004983
David Weinehall36cdd012016-08-22 13:59:31 +03004984 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004985 return -ENODEV;
4986
Kees Cook647416f2013-03-10 14:10:06 -07004987 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004988 return -EINVAL;
4989
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004990 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004991 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004992
4993 /* Update the cache sharing policy here as well */
4994 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4995 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4996 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4997 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4998
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004999 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07005000 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005001}
5002
Kees Cook647416f2013-03-10 14:10:06 -07005003DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5004 i915_cache_sharing_get, i915_cache_sharing_set,
5005 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005006
David Weinehall36cdd012016-08-22 13:59:31 +03005007static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03005008 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07005009{
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03005010 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07005011 int ss;
5012 u32 sig1[ss_max], sig2[ss_max];
5013
5014 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5015 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5016 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5017 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5018
5019 for (ss = 0; ss < ss_max; ss++) {
5020 unsigned int eu_cnt;
5021
5022 if (sig1[ss] & CHV_SS_PG_ENABLE)
5023 /* skip disabled subslice */
5024 continue;
5025
Imre Deakf08a0c92016-08-31 19:13:04 +03005026 sseu->slice_mask = BIT(0);
Imre Deak57ec1712016-08-31 19:13:05 +03005027 sseu->subslice_mask |= BIT(ss);
Jeff McGee5d395252015-04-03 18:13:17 -07005028 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5029 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5030 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5031 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
Imre Deak915490d2016-08-31 19:13:01 +03005032 sseu->eu_total += eu_cnt;
5033 sseu->eu_per_subslice = max_t(unsigned int,
5034 sseu->eu_per_subslice, eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07005035 }
Jeff McGee5d395252015-04-03 18:13:17 -07005036}
5037
David Weinehall36cdd012016-08-22 13:59:31 +03005038static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03005039 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07005040{
Jeff McGee1c046bc2015-04-03 18:13:18 -07005041 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07005042 int s, ss;
5043 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5044
Jeff McGee1c046bc2015-04-03 18:13:18 -07005045 /* BXT has a single slice and at most 3 subslices. */
David Weinehall36cdd012016-08-22 13:59:31 +03005046 if (IS_BROXTON(dev_priv)) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07005047 s_max = 1;
5048 ss_max = 3;
5049 }
5050
5051 for (s = 0; s < s_max; s++) {
5052 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5053 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5054 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5055 }
5056
Jeff McGee5d395252015-04-03 18:13:17 -07005057 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5058 GEN9_PGCTL_SSA_EU19_ACK |
5059 GEN9_PGCTL_SSA_EU210_ACK |
5060 GEN9_PGCTL_SSA_EU311_ACK;
5061 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5062 GEN9_PGCTL_SSB_EU19_ACK |
5063 GEN9_PGCTL_SSB_EU210_ACK |
5064 GEN9_PGCTL_SSB_EU311_ACK;
5065
5066 for (s = 0; s < s_max; s++) {
5067 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5068 /* skip disabled slice */
5069 continue;
5070
Imre Deakf08a0c92016-08-31 19:13:04 +03005071 sseu->slice_mask |= BIT(s);
Jeff McGee1c046bc2015-04-03 18:13:18 -07005072
David Weinehall36cdd012016-08-22 13:59:31 +03005073 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Imre Deak57ec1712016-08-31 19:13:05 +03005074 sseu->subslice_mask =
5075 INTEL_INFO(dev_priv)->sseu.subslice_mask;
Jeff McGee1c046bc2015-04-03 18:13:18 -07005076
Jeff McGee5d395252015-04-03 18:13:17 -07005077 for (ss = 0; ss < ss_max; ss++) {
5078 unsigned int eu_cnt;
5079
Imre Deak57ec1712016-08-31 19:13:05 +03005080 if (IS_BROXTON(dev_priv)) {
5081 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5082 /* skip disabled subslice */
5083 continue;
Jeff McGee1c046bc2015-04-03 18:13:18 -07005084
Imre Deak57ec1712016-08-31 19:13:05 +03005085 sseu->subslice_mask |= BIT(ss);
5086 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07005087
Jeff McGee5d395252015-04-03 18:13:17 -07005088 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5089 eu_mask[ss%2]);
Imre Deak915490d2016-08-31 19:13:01 +03005090 sseu->eu_total += eu_cnt;
5091 sseu->eu_per_subslice = max_t(unsigned int,
5092 sseu->eu_per_subslice,
5093 eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07005094 }
5095 }
5096}
5097
David Weinehall36cdd012016-08-22 13:59:31 +03005098static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03005099 struct sseu_dev_info *sseu)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005100{
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005101 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
David Weinehall36cdd012016-08-22 13:59:31 +03005102 int s;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005103
Imre Deakf08a0c92016-08-31 19:13:04 +03005104 sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005105
Imre Deakf08a0c92016-08-31 19:13:04 +03005106 if (sseu->slice_mask) {
Imre Deak57ec1712016-08-31 19:13:05 +03005107 sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
Imre Deak43b67992016-08-31 19:13:02 +03005108 sseu->eu_per_subslice =
5109 INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
Imre Deak57ec1712016-08-31 19:13:05 +03005110 sseu->eu_total = sseu->eu_per_subslice *
5111 sseu_subslice_total(sseu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005112
5113 /* subtract fused off EU(s) from enabled slice(s) */
Imre Deak795b38b2016-08-31 19:13:07 +03005114 for (s = 0; s < fls(sseu->slice_mask); s++) {
Imre Deak43b67992016-08-31 19:13:02 +03005115 u8 subslice_7eu =
5116 INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005117
Imre Deak915490d2016-08-31 19:13:01 +03005118 sseu->eu_total -= hweight8(subslice_7eu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005119 }
5120 }
5121}
5122
Imre Deak615d8902016-08-31 19:13:03 +03005123static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
5124 const struct sseu_dev_info *sseu)
5125{
5126 struct drm_i915_private *dev_priv = node_to_i915(m->private);
5127 const char *type = is_available_info ? "Available" : "Enabled";
5128
Imre Deakc67ba532016-08-31 19:13:06 +03005129 seq_printf(m, " %s Slice Mask: %04x\n", type,
5130 sseu->slice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03005131 seq_printf(m, " %s Slice Total: %u\n", type,
Imre Deakf08a0c92016-08-31 19:13:04 +03005132 hweight8(sseu->slice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03005133 seq_printf(m, " %s Subslice Total: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03005134 sseu_subslice_total(sseu));
Imre Deakc67ba532016-08-31 19:13:06 +03005135 seq_printf(m, " %s Subslice Mask: %04x\n", type,
5136 sseu->subslice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03005137 seq_printf(m, " %s Subslice Per Slice: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03005138 hweight8(sseu->subslice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03005139 seq_printf(m, " %s EU Total: %u\n", type,
5140 sseu->eu_total);
5141 seq_printf(m, " %s EU Per Subslice: %u\n", type,
5142 sseu->eu_per_subslice);
5143
5144 if (!is_available_info)
5145 return;
5146
5147 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
5148 if (HAS_POOLED_EU(dev_priv))
5149 seq_printf(m, " Min EU in pool: %u\n", sseu->min_eu_in_pool);
5150
5151 seq_printf(m, " Has Slice Power Gating: %s\n",
5152 yesno(sseu->has_slice_pg));
5153 seq_printf(m, " Has Subslice Power Gating: %s\n",
5154 yesno(sseu->has_subslice_pg));
5155 seq_printf(m, " Has EU Power Gating: %s\n",
5156 yesno(sseu->has_eu_pg));
5157}
5158
Jeff McGee38732182015-02-13 10:27:54 -06005159static int i915_sseu_status(struct seq_file *m, void *unused)
5160{
David Weinehall36cdd012016-08-22 13:59:31 +03005161 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak915490d2016-08-31 19:13:01 +03005162 struct sseu_dev_info sseu;
Jeff McGee38732182015-02-13 10:27:54 -06005163
David Weinehall36cdd012016-08-22 13:59:31 +03005164 if (INTEL_GEN(dev_priv) < 8)
Jeff McGee38732182015-02-13 10:27:54 -06005165 return -ENODEV;
5166
5167 seq_puts(m, "SSEU Device Info\n");
Imre Deak615d8902016-08-31 19:13:03 +03005168 i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
Jeff McGee38732182015-02-13 10:27:54 -06005169
Jeff McGee7f992ab2015-02-13 10:27:55 -06005170 seq_puts(m, "SSEU Device Status\n");
Imre Deak915490d2016-08-31 19:13:01 +03005171 memset(&sseu, 0, sizeof(sseu));
David Weinehall238010e2016-08-01 17:33:27 +03005172
5173 intel_runtime_pm_get(dev_priv);
5174
David Weinehall36cdd012016-08-22 13:59:31 +03005175 if (IS_CHERRYVIEW(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03005176 cherryview_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03005177 } else if (IS_BROADWELL(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03005178 broadwell_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03005179 } else if (INTEL_GEN(dev_priv) >= 9) {
Imre Deak915490d2016-08-31 19:13:01 +03005180 gen9_sseu_device_status(dev_priv, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005181 }
David Weinehall238010e2016-08-01 17:33:27 +03005182
5183 intel_runtime_pm_put(dev_priv);
5184
Imre Deak615d8902016-08-31 19:13:03 +03005185 i915_print_sseu_info(m, false, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005186
Jeff McGee38732182015-02-13 10:27:54 -06005187 return 0;
5188}
5189
Ben Widawsky6d794d42011-04-25 11:25:56 -07005190static int i915_forcewake_open(struct inode *inode, struct file *file)
5191{
David Weinehall36cdd012016-08-22 13:59:31 +03005192 struct drm_i915_private *dev_priv = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005193
David Weinehall36cdd012016-08-22 13:59:31 +03005194 if (INTEL_GEN(dev_priv) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005195 return 0;
5196
Chris Wilson6daccb02015-01-16 11:34:35 +02005197 intel_runtime_pm_get(dev_priv);
Mika Kuoppala59bad942015-01-16 11:34:40 +02005198 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005199
5200 return 0;
5201}
5202
Ben Widawskyc43b5632012-04-16 14:07:40 -07005203static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005204{
David Weinehall36cdd012016-08-22 13:59:31 +03005205 struct drm_i915_private *dev_priv = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005206
David Weinehall36cdd012016-08-22 13:59:31 +03005207 if (INTEL_GEN(dev_priv) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005208 return 0;
5209
Mika Kuoppala59bad942015-01-16 11:34:40 +02005210 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson6daccb02015-01-16 11:34:35 +02005211 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005212
5213 return 0;
5214}
5215
5216static const struct file_operations i915_forcewake_fops = {
5217 .owner = THIS_MODULE,
5218 .open = i915_forcewake_open,
5219 .release = i915_forcewake_release,
5220};
5221
5222static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5223{
Ben Widawsky6d794d42011-04-25 11:25:56 -07005224 struct dentry *ent;
5225
5226 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07005227 S_IRUSR,
David Weinehall36cdd012016-08-22 13:59:31 +03005228 root, to_i915(minor->dev),
Ben Widawsky6d794d42011-04-25 11:25:56 -07005229 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005230 if (!ent)
5231 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005232
Ben Widawsky8eb57292011-05-11 15:10:58 -07005233 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005234}
5235
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005236static int i915_debugfs_create(struct dentry *root,
5237 struct drm_minor *minor,
5238 const char *name,
5239 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07005240{
Jesse Barnes358733e2011-07-27 11:53:01 -07005241 struct dentry *ent;
5242
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005243 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07005244 S_IRUGO | S_IWUSR,
David Weinehall36cdd012016-08-22 13:59:31 +03005245 root, to_i915(minor->dev),
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005246 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005247 if (!ent)
5248 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07005249
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005250 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005251}
5252
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005253static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00005254 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01005255 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00005256 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson6da84822016-08-15 10:48:44 +01005257 {"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
Chris Wilson6d2b88852013-08-07 18:30:54 +01005258 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005259 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005260 {"i915_gem_request", i915_gem_request_info, 0},
5261 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00005262 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005263 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005264 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5265 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5266 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07005267 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Brad Volkin493018d2014-12-11 12:13:08 -08005268 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01005269 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01005270 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01005271 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05305272 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02005273 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08005274 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07005275 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005276 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02005277 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08005278 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03005279 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08005280 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01005281 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02005282 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01005283 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07005284 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01005285 {"i915_dump_lrc", i915_dump_lrc, 0},
Oscar Mateo4ba70e42014-08-07 13:23:20 +01005286 {"i915_execlists", i915_execlists, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02005287 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01005288 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01005289 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07005290 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03005291 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02005292 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01005293 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01005294 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02005295 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02005296 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08005297 {"i915_display_info", i915_display_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07005298 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03005299 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10005300 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01005301 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00005302 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06005303 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05305304 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01005305 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005306};
Ben Gamari27c202a2009-07-01 22:26:52 -04005307#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05005308
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005309static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02005310 const char *name;
5311 const struct file_operations *fops;
5312} i915_debugfs_files[] = {
5313 {"i915_wedged", &i915_wedged_fops},
5314 {"i915_max_freq", &i915_max_freq_fops},
5315 {"i915_min_freq", &i915_min_freq_fops},
5316 {"i915_cache_sharing", &i915_cache_sharing_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01005317 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5318 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02005319 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5320 {"i915_error_state", &i915_error_state_fops},
5321 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01005322 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02005323 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5324 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5325 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07005326 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07005327 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5328 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5329 {"i915_dp_test_active", &i915_displayport_test_active_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02005330};
5331
David Weinehall36cdd012016-08-22 13:59:31 +03005332void intel_display_crc_init(struct drm_i915_private *dev_priv)
Damien Lespiau07144422013-10-15 18:55:40 +01005333{
Daniel Vetterb3783602013-11-14 11:30:42 +01005334 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01005335
Damien Lespiau055e3932014-08-18 13:49:10 +01005336 for_each_pipe(dev_priv, pipe) {
Daniel Vetterb3783602013-11-14 11:30:42 +01005337 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01005338
Damien Lespiaud538bbd2013-10-21 14:29:30 +01005339 pipe_crc->opened = false;
5340 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01005341 init_waitqueue_head(&pipe_crc->wq);
5342 }
5343}
5344
Chris Wilson1dac8912016-06-24 14:00:17 +01005345int i915_debugfs_register(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05005346{
Chris Wilson91c8a322016-07-05 10:40:23 +01005347 struct drm_minor *minor = dev_priv->drm.primary;
Daniel Vetter34b96742013-07-04 20:49:44 +02005348 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01005349
Ben Widawsky6d794d42011-04-25 11:25:56 -07005350 ret = i915_forcewake_create(minor->debugfs_root, minor);
5351 if (ret)
5352 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005353
Damien Lespiau07144422013-10-15 18:55:40 +01005354 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5355 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5356 if (ret)
5357 return ret;
5358 }
5359
Daniel Vetter34b96742013-07-04 20:49:44 +02005360 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5361 ret = i915_debugfs_create(minor->debugfs_root, minor,
5362 i915_debugfs_files[i].name,
5363 i915_debugfs_files[i].fops);
5364 if (ret)
5365 return ret;
5366 }
Mika Kuoppala40633212012-12-04 15:12:00 +02005367
Ben Gamari27c202a2009-07-01 22:26:52 -04005368 return drm_debugfs_create_files(i915_debugfs_list,
5369 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05005370 minor->debugfs_root, minor);
5371}
5372
Chris Wilson1dac8912016-06-24 14:00:17 +01005373void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05005374{
Chris Wilson91c8a322016-07-05 10:40:23 +01005375 struct drm_minor *minor = dev_priv->drm.primary;
Daniel Vetter34b96742013-07-04 20:49:44 +02005376 int i;
5377
Ben Gamari27c202a2009-07-01 22:26:52 -04005378 drm_debugfs_remove_files(i915_debugfs_list,
5379 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005380
David Weinehall36cdd012016-08-22 13:59:31 +03005381 drm_debugfs_remove_files((struct drm_info_list *)&i915_forcewake_fops,
Ben Widawsky6d794d42011-04-25 11:25:56 -07005382 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005383
Daniel Vettere309a992013-10-16 22:55:51 +02005384 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01005385 struct drm_info_list *info_list =
5386 (struct drm_info_list *)&i915_pipe_crc_data[i];
5387
5388 drm_debugfs_remove_files(info_list, 1, minor);
5389 }
5390
Daniel Vetter34b96742013-07-04 20:49:44 +02005391 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5392 struct drm_info_list *info_list =
David Weinehall36cdd012016-08-22 13:59:31 +03005393 (struct drm_info_list *)i915_debugfs_files[i].fops;
Daniel Vetter34b96742013-07-04 20:49:44 +02005394
5395 drm_debugfs_remove_files(info_list, 1, minor);
5396 }
Ben Gamari20172632009-02-17 20:08:50 -05005397}
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005398
5399struct dpcd_block {
5400 /* DPCD dump start address. */
5401 unsigned int offset;
5402 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5403 unsigned int end;
5404 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5405 size_t size;
5406 /* Only valid for eDP. */
5407 bool edp;
5408};
5409
5410static const struct dpcd_block i915_dpcd_debug[] = {
5411 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5412 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5413 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5414 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5415 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5416 { .offset = DP_SET_POWER },
5417 { .offset = DP_EDP_DPCD_REV },
5418 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5419 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5420 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5421};
5422
5423static int i915_dpcd_show(struct seq_file *m, void *data)
5424{
5425 struct drm_connector *connector = m->private;
5426 struct intel_dp *intel_dp =
5427 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5428 uint8_t buf[16];
5429 ssize_t err;
5430 int i;
5431
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03005432 if (connector->status != connector_status_connected)
5433 return -ENODEV;
5434
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005435 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5436 const struct dpcd_block *b = &i915_dpcd_debug[i];
5437 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5438
5439 if (b->edp &&
5440 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5441 continue;
5442
5443 /* low tech for now */
5444 if (WARN_ON(size > sizeof(buf)))
5445 continue;
5446
5447 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5448 if (err <= 0) {
5449 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5450 size, b->offset, err);
5451 continue;
5452 }
5453
5454 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08005455 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005456
5457 return 0;
5458}
5459
5460static int i915_dpcd_open(struct inode *inode, struct file *file)
5461{
5462 return single_open(file, i915_dpcd_show, inode->i_private);
5463}
5464
5465static const struct file_operations i915_dpcd_fops = {
5466 .owner = THIS_MODULE,
5467 .open = i915_dpcd_open,
5468 .read = seq_read,
5469 .llseek = seq_lseek,
5470 .release = single_release,
5471};
5472
David Weinehallecbd6782016-08-23 12:23:56 +03005473static int i915_panel_show(struct seq_file *m, void *data)
5474{
5475 struct drm_connector *connector = m->private;
5476 struct intel_dp *intel_dp =
5477 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5478
5479 if (connector->status != connector_status_connected)
5480 return -ENODEV;
5481
5482 seq_printf(m, "Panel power up delay: %d\n",
5483 intel_dp->panel_power_up_delay);
5484 seq_printf(m, "Panel power down delay: %d\n",
5485 intel_dp->panel_power_down_delay);
5486 seq_printf(m, "Backlight on delay: %d\n",
5487 intel_dp->backlight_on_delay);
5488 seq_printf(m, "Backlight off delay: %d\n",
5489 intel_dp->backlight_off_delay);
5490
5491 return 0;
5492}
5493
5494static int i915_panel_open(struct inode *inode, struct file *file)
5495{
5496 return single_open(file, i915_panel_show, inode->i_private);
5497}
5498
5499static const struct file_operations i915_panel_fops = {
5500 .owner = THIS_MODULE,
5501 .open = i915_panel_open,
5502 .read = seq_read,
5503 .llseek = seq_lseek,
5504 .release = single_release,
5505};
5506
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005507/**
5508 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5509 * @connector: pointer to a registered drm_connector
5510 *
5511 * Cleanup will be done by drm_connector_unregister() through a call to
5512 * drm_debugfs_connector_remove().
5513 *
5514 * Returns 0 on success, negative error codes on error.
5515 */
5516int i915_debugfs_connector_add(struct drm_connector *connector)
5517{
5518 struct dentry *root = connector->debugfs_entry;
5519
5520 /* The connector must have been registered beforehands. */
5521 if (!root)
5522 return -ENODEV;
5523
5524 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5525 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
David Weinehallecbd6782016-08-23 12:23:56 +03005526 debugfs_create_file("i915_dpcd", S_IRUGO, root,
5527 connector, &i915_dpcd_fops);
5528
5529 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5530 debugfs_create_file("i915_panel_timings", S_IRUGO, root,
5531 connector, &i915_panel_fops);
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005532
5533 return 0;
5534}