blob: bf03504323374640a6057cabb05e83e60cefecac [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
7 *
Vivien Didelot4333d612017-03-28 15:10:36 -04008 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
9 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b392015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000034#include <net/dsa.h>
Vivien Didelot1f36faf2015-10-08 11:35:13 -040035#include <net/switchdev.h>
Vivien Didelotec561272016-09-02 14:45:33 -040036
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000037#include "mv88e6xxx.h"
Vivien Didelota935c052016-09-29 12:21:53 -040038#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040039#include "global2.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000041
Vivien Didelotfad09c72016-06-21 12:28:20 -040042static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040043{
Vivien Didelotfad09c72016-06-21 12:28:20 -040044 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
45 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040046 dump_stack();
47 }
48}
49
Vivien Didelot914b32f2016-06-20 13:14:11 -040050/* The switch ADDR[4:1] configuration pins define the chip SMI device address
51 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
52 *
53 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
54 * is the only device connected to the SMI master. In this mode it responds to
55 * all 32 possible SMI addresses, and thus maps directly the internal devices.
56 *
57 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
58 * multiple devices to share the SMI interface. In this mode it responds to only
59 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000060 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040061
Vivien Didelotfad09c72016-06-21 12:28:20 -040062static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040063 int addr, int reg, u16 *val)
64{
Vivien Didelotfad09c72016-06-21 12:28:20 -040065 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040066 return -EOPNOTSUPP;
67
Vivien Didelotfad09c72016-06-21 12:28:20 -040068 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040069}
70
Vivien Didelotfad09c72016-06-21 12:28:20 -040071static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040072 int addr, int reg, u16 val)
73{
Vivien Didelotfad09c72016-06-21 12:28:20 -040074 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040075 return -EOPNOTSUPP;
76
Vivien Didelotfad09c72016-06-21 12:28:20 -040077 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040078}
79
Vivien Didelotfad09c72016-06-21 12:28:20 -040080static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040081 int addr, int reg, u16 *val)
82{
83 int ret;
84
Vivien Didelotfad09c72016-06-21 12:28:20 -040085 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040086 if (ret < 0)
87 return ret;
88
89 *val = ret & 0xffff;
90
91 return 0;
92}
93
Vivien Didelotfad09c72016-06-21 12:28:20 -040094static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040095 int addr, int reg, u16 val)
96{
97 int ret;
98
Vivien Didelotfad09c72016-06-21 12:28:20 -040099 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400100 if (ret < 0)
101 return ret;
102
103 return 0;
104}
105
Vivien Didelotc08026a2016-09-29 12:21:59 -0400106static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400107 .read = mv88e6xxx_smi_single_chip_read,
108 .write = mv88e6xxx_smi_single_chip_write,
109};
110
Vivien Didelotfad09c72016-06-21 12:28:20 -0400111static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000112{
113 int ret;
114 int i;
115
116 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400117 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000118 if (ret < 0)
119 return ret;
120
Andrew Lunncca8b132015-04-02 04:06:39 +0200121 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000122 return 0;
123 }
124
125 return -ETIMEDOUT;
126}
127
Vivien Didelotfad09c72016-06-21 12:28:20 -0400128static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400129 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000130{
131 int ret;
132
Barry Grussling3675c8d2013-01-08 16:05:53 +0000133 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400134 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000135 if (ret < 0)
136 return ret;
137
Barry Grussling3675c8d2013-01-08 16:05:53 +0000138 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400139 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200140 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000141 if (ret < 0)
142 return ret;
143
Barry Grussling3675c8d2013-01-08 16:05:53 +0000144 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400145 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000146 if (ret < 0)
147 return ret;
148
Barry Grussling3675c8d2013-01-08 16:05:53 +0000149 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400150 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000151 if (ret < 0)
152 return ret;
153
Vivien Didelot914b32f2016-06-20 13:14:11 -0400154 *val = ret & 0xffff;
155
156 return 0;
157}
158
Vivien Didelotfad09c72016-06-21 12:28:20 -0400159static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400160 int addr, int reg, u16 val)
161{
162 int ret;
163
164 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400165 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400166 if (ret < 0)
167 return ret;
168
169 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400170 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400171 if (ret < 0)
172 return ret;
173
174 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400175 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400176 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
177 if (ret < 0)
178 return ret;
179
180 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400181 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400182 if (ret < 0)
183 return ret;
184
185 return 0;
186}
187
Vivien Didelotc08026a2016-09-29 12:21:59 -0400188static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400189 .read = mv88e6xxx_smi_multi_chip_read,
190 .write = mv88e6xxx_smi_multi_chip_write,
191};
192
Vivien Didelotec561272016-09-02 14:45:33 -0400193int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400194{
195 int err;
196
Vivien Didelotfad09c72016-06-21 12:28:20 -0400197 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400198
Vivien Didelotfad09c72016-06-21 12:28:20 -0400199 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400200 if (err)
201 return err;
202
Vivien Didelotfad09c72016-06-21 12:28:20 -0400203 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400204 addr, reg, *val);
205
206 return 0;
207}
208
Vivien Didelotec561272016-09-02 14:45:33 -0400209int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400210{
211 int err;
212
Vivien Didelotfad09c72016-06-21 12:28:20 -0400213 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400214
Vivien Didelotfad09c72016-06-21 12:28:20 -0400215 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400216 if (err)
217 return err;
218
Vivien Didelotfad09c72016-06-21 12:28:20 -0400219 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400220 addr, reg, val);
221
222 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000223}
224
Andrew Lunnee26a222017-01-24 14:53:48 +0100225static int mv88e6165_phy_read(struct mv88e6xxx_chip *chip,
226 struct mii_bus *bus,
227 int addr, int reg, u16 *val)
Andrew Lunnefb3e742017-01-24 14:53:47 +0100228{
229 return mv88e6xxx_read(chip, addr, reg, val);
230}
231
Andrew Lunnee26a222017-01-24 14:53:48 +0100232static int mv88e6165_phy_write(struct mv88e6xxx_chip *chip,
233 struct mii_bus *bus,
234 int addr, int reg, u16 val)
Andrew Lunnefb3e742017-01-24 14:53:47 +0100235{
236 return mv88e6xxx_write(chip, addr, reg, val);
237}
238
Andrew Lunna3c53be52017-01-24 14:53:50 +0100239static struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
240{
241 struct mv88e6xxx_mdio_bus *mdio_bus;
242
243 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
244 list);
245 if (!mdio_bus)
246 return NULL;
247
248 return mdio_bus->bus;
249}
250
Vivien Didelote57e5e72016-08-15 17:19:00 -0400251static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
252 int reg, u16 *val)
253{
254 int addr = phy; /* PHY devices addresses start at 0x0 */
Andrew Lunna3c53be52017-01-24 14:53:50 +0100255 struct mii_bus *bus;
Vivien Didelote57e5e72016-08-15 17:19:00 -0400256
Andrew Lunna3c53be52017-01-24 14:53:50 +0100257 bus = mv88e6xxx_default_mdio_bus(chip);
258 if (!bus)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400259 return -EOPNOTSUPP;
260
Andrew Lunna3c53be52017-01-24 14:53:50 +0100261 if (!chip->info->ops->phy_read)
Andrew Lunnee26a222017-01-24 14:53:48 +0100262 return -EOPNOTSUPP;
263
264 return chip->info->ops->phy_read(chip, bus, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400265}
266
267static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
268 int reg, u16 val)
269{
270 int addr = phy; /* PHY devices addresses start at 0x0 */
Andrew Lunna3c53be52017-01-24 14:53:50 +0100271 struct mii_bus *bus;
Vivien Didelote57e5e72016-08-15 17:19:00 -0400272
Andrew Lunna3c53be52017-01-24 14:53:50 +0100273 bus = mv88e6xxx_default_mdio_bus(chip);
274 if (!bus)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400275 return -EOPNOTSUPP;
276
Andrew Lunna3c53be52017-01-24 14:53:50 +0100277 if (!chip->info->ops->phy_write)
Andrew Lunnee26a222017-01-24 14:53:48 +0100278 return -EOPNOTSUPP;
279
280 return chip->info->ops->phy_write(chip, bus, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400281}
282
Vivien Didelot09cb7df2016-08-15 17:19:01 -0400283static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
284{
285 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
286 return -EOPNOTSUPP;
287
288 return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
289}
290
291static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
292{
293 int err;
294
295 /* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
296 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
297 if (unlikely(err)) {
298 dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
299 phy, err);
300 }
301}
302
303static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
304 u8 page, int reg, u16 *val)
305{
306 int err;
307
308 /* There is no paging for registers 22 */
309 if (reg == PHY_PAGE)
310 return -EINVAL;
311
312 err = mv88e6xxx_phy_page_get(chip, phy, page);
313 if (!err) {
314 err = mv88e6xxx_phy_read(chip, phy, reg, val);
315 mv88e6xxx_phy_page_put(chip, phy);
316 }
317
318 return err;
319}
320
321static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
322 u8 page, int reg, u16 val)
323{
324 int err;
325
326 /* There is no paging for registers 22 */
327 if (reg == PHY_PAGE)
328 return -EINVAL;
329
330 err = mv88e6xxx_phy_page_get(chip, phy, page);
331 if (!err) {
332 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
333 mv88e6xxx_phy_page_put(chip, phy);
334 }
335
336 return err;
337}
338
339static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
340{
341 return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
342 reg, val);
343}
344
345static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
346{
347 return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
348 reg, val);
349}
350
Andrew Lunndc30c352016-10-16 19:56:49 +0200351static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
352{
353 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
354 unsigned int n = d->hwirq;
355
356 chip->g1_irq.masked |= (1 << n);
357}
358
359static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
360{
361 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
362 unsigned int n = d->hwirq;
363
364 chip->g1_irq.masked &= ~(1 << n);
365}
366
367static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
368{
369 struct mv88e6xxx_chip *chip = dev_id;
370 unsigned int nhandled = 0;
371 unsigned int sub_irq;
372 unsigned int n;
373 u16 reg;
374 int err;
375
376 mutex_lock(&chip->reg_lock);
377 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
378 mutex_unlock(&chip->reg_lock);
379
380 if (err)
381 goto out;
382
383 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
384 if (reg & (1 << n)) {
385 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
386 handle_nested_irq(sub_irq);
387 ++nhandled;
388 }
389 }
390out:
391 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
392}
393
394static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
395{
396 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
397
398 mutex_lock(&chip->reg_lock);
399}
400
401static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
402{
403 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
404 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
405 u16 reg;
406 int err;
407
408 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
409 if (err)
410 goto out;
411
412 reg &= ~mask;
413 reg |= (~chip->g1_irq.masked & mask);
414
415 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
416 if (err)
417 goto out;
418
419out:
420 mutex_unlock(&chip->reg_lock);
421}
422
423static struct irq_chip mv88e6xxx_g1_irq_chip = {
424 .name = "mv88e6xxx-g1",
425 .irq_mask = mv88e6xxx_g1_irq_mask,
426 .irq_unmask = mv88e6xxx_g1_irq_unmask,
427 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
428 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
429};
430
431static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
432 unsigned int irq,
433 irq_hw_number_t hwirq)
434{
435 struct mv88e6xxx_chip *chip = d->host_data;
436
437 irq_set_chip_data(irq, d->host_data);
438 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
439 irq_set_noprobe(irq);
440
441 return 0;
442}
443
444static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
445 .map = mv88e6xxx_g1_irq_domain_map,
446 .xlate = irq_domain_xlate_twocell,
447};
448
449static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
450{
451 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100452 u16 mask;
453
454 mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
455 mask |= GENMASK(chip->g1_irq.nirqs, 0);
456 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
457
458 free_irq(chip->irq, chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200459
Andreas Färber5edef2f2016-11-27 23:26:28 +0100460 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100461 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200462 irq_dispose_mapping(virq);
463 }
464
Andrew Lunna3db3d32016-11-20 20:14:14 +0100465 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200466}
467
468static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
469{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100470 int err, irq, virq;
471 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200472
473 chip->g1_irq.nirqs = chip->info->g1_irqs;
474 chip->g1_irq.domain = irq_domain_add_simple(
475 NULL, chip->g1_irq.nirqs, 0,
476 &mv88e6xxx_g1_irq_domain_ops, chip);
477 if (!chip->g1_irq.domain)
478 return -ENOMEM;
479
480 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
481 irq_create_mapping(chip->g1_irq.domain, irq);
482
483 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
484 chip->g1_irq.masked = ~0;
485
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100486 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200487 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100488 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200489
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100490 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200491
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100492 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200493 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100494 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200495
496 /* Reading the interrupt status clears (most of) them */
497 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
498 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100499 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200500
501 err = request_threaded_irq(chip->irq, NULL,
502 mv88e6xxx_g1_irq_thread_fn,
503 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
504 dev_name(chip->dev), chip);
505 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100506 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200507
508 return 0;
509
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100510out_disable:
511 mask |= GENMASK(chip->g1_irq.nirqs, 0);
512 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
513
514out_mapping:
515 for (irq = 0; irq < 16; irq++) {
516 virq = irq_find_mapping(chip->g1_irq.domain, irq);
517 irq_dispose_mapping(virq);
518 }
519
520 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200521
522 return err;
523}
524
Vivien Didelotec561272016-09-02 14:45:33 -0400525int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400526{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200527 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400528
Andrew Lunn6441e6692016-08-19 00:01:55 +0200529 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400530 u16 val;
531 int err;
532
533 err = mv88e6xxx_read(chip, addr, reg, &val);
534 if (err)
535 return err;
536
537 if (!(val & mask))
538 return 0;
539
540 usleep_range(1000, 2000);
541 }
542
Andrew Lunn30853552016-08-19 00:01:57 +0200543 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400544 return -ETIMEDOUT;
545}
546
Vivien Didelotf22ab642016-07-18 20:45:31 -0400547/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400548int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400549{
550 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200551 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400552
553 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200554 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
555 if (err)
556 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400557
558 /* Set the Update bit to trigger a write operation */
559 val = BIT(15) | update;
560
561 return mv88e6xxx_write(chip, addr, reg, val);
562}
563
Vivien Didelota935c052016-09-29 12:21:53 -0400564static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000565{
Vivien Didelota199d8b2016-12-05 17:30:28 -0500566 if (!chip->info->ops->ppu_disable)
567 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000568
Vivien Didelota199d8b2016-12-05 17:30:28 -0500569 return chip->info->ops->ppu_disable(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000570}
571
Vivien Didelotfad09c72016-06-21 12:28:20 -0400572static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000573{
Vivien Didelota199d8b2016-12-05 17:30:28 -0500574 if (!chip->info->ops->ppu_enable)
575 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000576
Vivien Didelota199d8b2016-12-05 17:30:28 -0500577 return chip->info->ops->ppu_enable(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000578}
579
580static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
581{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400582 struct mv88e6xxx_chip *chip;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000583
Vivien Didelotfad09c72016-06-21 12:28:20 -0400584 chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
Vivien Didelot762eb672016-06-04 21:16:54 +0200585
Vivien Didelotfad09c72016-06-21 12:28:20 -0400586 mutex_lock(&chip->reg_lock);
Vivien Didelot762eb672016-06-04 21:16:54 +0200587
Vivien Didelotfad09c72016-06-21 12:28:20 -0400588 if (mutex_trylock(&chip->ppu_mutex)) {
589 if (mv88e6xxx_ppu_enable(chip) == 0)
590 chip->ppu_disabled = 0;
591 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000592 }
Vivien Didelot762eb672016-06-04 21:16:54 +0200593
Vivien Didelotfad09c72016-06-21 12:28:20 -0400594 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000595}
596
597static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
598{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400599 struct mv88e6xxx_chip *chip = (void *)_ps;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000600
Vivien Didelotfad09c72016-06-21 12:28:20 -0400601 schedule_work(&chip->ppu_work);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000602}
603
Vivien Didelotfad09c72016-06-21 12:28:20 -0400604static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000605{
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000606 int ret;
607
Vivien Didelotfad09c72016-06-21 12:28:20 -0400608 mutex_lock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000609
Barry Grussling3675c8d2013-01-08 16:05:53 +0000610 /* If the PHY polling unit is enabled, disable it so that
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000611 * we can access the PHY registers. If it was already
612 * disabled, cancel the timer that is going to re-enable
613 * it.
614 */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400615 if (!chip->ppu_disabled) {
616 ret = mv88e6xxx_ppu_disable(chip);
Barry Grussling85686582013-01-08 16:05:56 +0000617 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400618 mutex_unlock(&chip->ppu_mutex);
Barry Grussling85686582013-01-08 16:05:56 +0000619 return ret;
620 }
Vivien Didelotfad09c72016-06-21 12:28:20 -0400621 chip->ppu_disabled = 1;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000622 } else {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400623 del_timer(&chip->ppu_timer);
Barry Grussling85686582013-01-08 16:05:56 +0000624 ret = 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000625 }
626
627 return ret;
628}
629
Vivien Didelotfad09c72016-06-21 12:28:20 -0400630static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000631{
Barry Grussling3675c8d2013-01-08 16:05:53 +0000632 /* Schedule a timer to re-enable the PHY polling unit. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400633 mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
634 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000635}
636
Vivien Didelotfad09c72016-06-21 12:28:20 -0400637static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000638{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400639 mutex_init(&chip->ppu_mutex);
640 INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
Wei Yongjun68497a82016-10-22 14:28:00 +0000641 setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
642 (unsigned long)chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000643}
644
Andrew Lunn930188c2016-08-22 16:01:03 +0200645static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
646{
647 del_timer_sync(&chip->ppu_timer);
648}
649
Andrew Lunnee26a222017-01-24 14:53:48 +0100650static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip,
651 struct mii_bus *bus,
652 int addr, int reg, u16 *val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000653{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400654 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000655
Vivien Didelote57e5e72016-08-15 17:19:00 -0400656 err = mv88e6xxx_ppu_access_get(chip);
657 if (!err) {
658 err = mv88e6xxx_read(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400659 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000660 }
661
Vivien Didelote57e5e72016-08-15 17:19:00 -0400662 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000663}
664
Andrew Lunnee26a222017-01-24 14:53:48 +0100665static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip,
666 struct mii_bus *bus,
667 int addr, int reg, u16 val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000668{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400669 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000670
Vivien Didelote57e5e72016-08-15 17:19:00 -0400671 err = mv88e6xxx_ppu_access_get(chip);
672 if (!err) {
673 err = mv88e6xxx_write(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400674 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000675 }
676
Vivien Didelote57e5e72016-08-15 17:19:00 -0400677 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000678}
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000679
Vivien Didelotfad09c72016-06-21 12:28:20 -0400680static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200681{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400682 return chip->info->family == MV88E6XXX_FAMILY_6097;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200683}
684
Vivien Didelotfad09c72016-06-21 12:28:20 -0400685static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200686{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400687 return chip->info->family == MV88E6XXX_FAMILY_6165;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200688}
689
Gregory CLEMENTa75961d2017-01-30 20:29:34 +0100690static bool mv88e6xxx_6341_family(struct mv88e6xxx_chip *chip)
691{
692 return chip->info->family == MV88E6XXX_FAMILY_6341;
693}
694
Vivien Didelotfad09c72016-06-21 12:28:20 -0400695static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200696{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400697 return chip->info->family == MV88E6XXX_FAMILY_6351;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200698}
699
Vivien Didelotfad09c72016-06-21 12:28:20 -0400700static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200701{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400702 return chip->info->family == MV88E6XXX_FAMILY_6352;
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200703}
704
Vivien Didelotd78343d2016-11-04 03:23:36 +0100705static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
706 int link, int speed, int duplex,
707 phy_interface_t mode)
708{
709 int err;
710
711 if (!chip->info->ops->port_set_link)
712 return 0;
713
714 /* Port's MAC control must not be changed unless the link is down */
715 err = chip->info->ops->port_set_link(chip, port, 0);
716 if (err)
717 return err;
718
719 if (chip->info->ops->port_set_speed) {
720 err = chip->info->ops->port_set_speed(chip, port, speed);
721 if (err && err != -EOPNOTSUPP)
722 goto restore_link;
723 }
724
725 if (chip->info->ops->port_set_duplex) {
726 err = chip->info->ops->port_set_duplex(chip, port, duplex);
727 if (err && err != -EOPNOTSUPP)
728 goto restore_link;
729 }
730
731 if (chip->info->ops->port_set_rgmii_delay) {
732 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
733 if (err && err != -EOPNOTSUPP)
734 goto restore_link;
735 }
736
Andrew Lunnf39908d2017-02-04 20:02:50 +0100737 if (chip->info->ops->port_set_cmode) {
738 err = chip->info->ops->port_set_cmode(chip, port, mode);
739 if (err && err != -EOPNOTSUPP)
740 goto restore_link;
741 }
742
Vivien Didelotd78343d2016-11-04 03:23:36 +0100743 err = 0;
744restore_link:
745 if (chip->info->ops->port_set_link(chip, port, link))
746 netdev_err(chip->ds->ports[port].netdev,
747 "failed to restore MAC's link\n");
748
749 return err;
750}
751
Andrew Lunndea87022015-08-31 15:56:47 +0200752/* We expect the switch to perform auto negotiation if there is a real
753 * phy. However, in the case of a fixed link phy, we force the port
754 * settings from the fixed link settings.
755 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400756static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
757 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200758{
Vivien Didelot04bed142016-08-31 18:06:13 -0400759 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200760 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200761
762 if (!phy_is_pseudo_fixed_link(phydev))
763 return;
764
Vivien Didelotfad09c72016-06-21 12:28:20 -0400765 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100766 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
767 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400768 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100769
770 if (err && err != -EOPNOTSUPP)
771 netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
Andrew Lunndea87022015-08-31 15:56:47 +0200772}
773
Andrew Lunna605a0f2016-11-21 23:26:58 +0100774static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000775{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100776 if (!chip->info->ops->stats_snapshot)
777 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000778
Andrew Lunna605a0f2016-11-21 23:26:58 +0100779 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000780}
781
Andrew Lunne413e7e2015-04-02 04:06:38 +0200782static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100783 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
784 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
785 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
786 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
787 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
788 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
789 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
790 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
791 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
792 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
793 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
794 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
795 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
796 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
797 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
798 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
799 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
800 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
801 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
802 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
803 { "single", 4, 0x14, STATS_TYPE_BANK0, },
804 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
805 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
806 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
807 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
808 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
809 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
810 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
811 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
812 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
813 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
814 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
815 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
816 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
817 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
818 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
819 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
820 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
821 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
822 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
823 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
824 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
825 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
826 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
827 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
828 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
829 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
830 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
831 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
832 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
833 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
834 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
835 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
836 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
837 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
838 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
839 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
840 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
841 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200842};
843
Vivien Didelotfad09c72016-06-21 12:28:20 -0400844static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100845 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100846 int port, u16 bank1_select,
847 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200848{
Andrew Lunn80c46272015-06-20 18:42:30 +0200849 u32 low;
850 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100851 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200852 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200853 u64 value;
854
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100855 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100856 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200857 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
858 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200859 return UINT64_MAX;
860
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200861 low = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200862 if (s->sizeof_stat == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200863 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
864 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200865 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200866 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200867 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100868 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100869 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100870 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100871 /* fall through */
872 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100873 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100874 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200875 if (s->sizeof_stat == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100876 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Andrew Lunn80c46272015-06-20 18:42:30 +0200877 }
878 value = (((u64)high) << 16) | low;
879 return value;
880}
881
Andrew Lunndfafe442016-11-21 23:27:02 +0100882static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
883 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100884{
885 struct mv88e6xxx_hw_stat *stat;
886 int i, j;
887
888 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
889 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100890 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100891 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
892 ETH_GSTRING_LEN);
893 j++;
894 }
895 }
896}
897
Andrew Lunndfafe442016-11-21 23:27:02 +0100898static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
899 uint8_t *data)
900{
901 mv88e6xxx_stats_get_strings(chip, data,
902 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
903}
904
905static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
906 uint8_t *data)
907{
908 mv88e6xxx_stats_get_strings(chip, data,
909 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
910}
911
912static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
913 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100914{
Vivien Didelot04bed142016-08-31 18:06:13 -0400915 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunndfafe442016-11-21 23:27:02 +0100916
917 if (chip->info->ops->stats_get_strings)
918 chip->info->ops->stats_get_strings(chip, data);
919}
920
921static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
922 int types)
923{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100924 struct mv88e6xxx_hw_stat *stat;
925 int i, j;
926
927 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
928 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100929 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100930 j++;
931 }
932 return j;
933}
934
Andrew Lunndfafe442016-11-21 23:27:02 +0100935static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
936{
937 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
938 STATS_TYPE_PORT);
939}
940
941static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
942{
943 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
944 STATS_TYPE_BANK1);
945}
946
947static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
948{
949 struct mv88e6xxx_chip *chip = ds->priv;
950
951 if (chip->info->ops->stats_get_sset_count)
952 return chip->info->ops->stats_get_sset_count(chip);
953
954 return 0;
955}
956
Andrew Lunn052f9472016-11-21 23:27:03 +0100957static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100958 uint64_t *data, int types,
959 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100960{
961 struct mv88e6xxx_hw_stat *stat;
962 int i, j;
963
964 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
965 stat = &mv88e6xxx_hw_stats[i];
966 if (stat->type & types) {
Andrew Lunne0d8b612016-11-21 23:27:04 +0100967 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
968 bank1_select,
969 histogram);
Andrew Lunn052f9472016-11-21 23:27:03 +0100970 j++;
971 }
972 }
973}
974
975static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
976 uint64_t *data)
977{
978 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100979 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
980 0, GLOBAL_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100981}
982
983static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
984 uint64_t *data)
985{
986 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100987 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
988 GLOBAL_STATS_OP_BANK_1_BIT_9,
989 GLOBAL_STATS_OP_HIST_RX_TX);
990}
991
992static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
993 uint64_t *data)
994{
995 return mv88e6xxx_stats_get_stats(chip, port, data,
996 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
997 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
Andrew Lunn052f9472016-11-21 23:27:03 +0100998}
999
1000static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
1001 uint64_t *data)
1002{
1003 if (chip->info->ops->stats_get_stats)
1004 chip->info->ops->stats_get_stats(chip, port, data);
1005}
1006
Vivien Didelotf81ec902016-05-09 13:22:58 -04001007static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
1008 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001009{
Vivien Didelot04bed142016-08-31 18:06:13 -04001010 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001011 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001012
Vivien Didelotfad09c72016-06-21 12:28:20 -04001013 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001014
Andrew Lunna605a0f2016-11-21 23:26:58 +01001015 ret = mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001016 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001017 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001018 return;
1019 }
Andrew Lunn052f9472016-11-21 23:27:03 +01001020
1021 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001022
Vivien Didelotfad09c72016-06-21 12:28:20 -04001023 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001024}
Ben Hutchings98e67302011-11-25 14:36:19 +00001025
Andrew Lunnde2273872016-11-21 23:27:01 +01001026static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
1027{
1028 if (chip->info->ops->stats_set_histogram)
1029 return chip->info->ops->stats_set_histogram(chip);
1030
1031 return 0;
1032}
1033
Vivien Didelotf81ec902016-05-09 13:22:58 -04001034static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001035{
1036 return 32 * sizeof(u16);
1037}
1038
Vivien Didelotf81ec902016-05-09 13:22:58 -04001039static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1040 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001041{
Vivien Didelot04bed142016-08-31 18:06:13 -04001042 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001043 int err;
1044 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001045 u16 *p = _p;
1046 int i;
1047
1048 regs->version = 0;
1049
1050 memset(p, 0xff, 32 * sizeof(u16));
1051
Vivien Didelotfad09c72016-06-21 12:28:20 -04001052 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -04001053
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001054 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001055
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001056 err = mv88e6xxx_port_read(chip, port, i, &reg);
1057 if (!err)
1058 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001059 }
Vivien Didelot23062512016-05-09 13:22:45 -04001060
Vivien Didelotfad09c72016-06-21 12:28:20 -04001061 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001062}
1063
Vivien Didelotf81ec902016-05-09 13:22:58 -04001064static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
1065 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001066{
Vivien Didelot04bed142016-08-31 18:06:13 -04001067 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001068 u16 reg;
1069 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001070
Vivien Didelotfad09c72016-06-21 12:28:20 -04001071 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001072 return -EOPNOTSUPP;
1073
Vivien Didelotfad09c72016-06-21 12:28:20 -04001074 mutex_lock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001075
Vivien Didelot9c938292016-08-15 17:19:02 -04001076 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1077 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001078 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001079
1080 e->eee_enabled = !!(reg & 0x0200);
1081 e->tx_lpi_enabled = !!(reg & 0x0100);
1082
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001083 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
Vivien Didelot9c938292016-08-15 17:19:02 -04001084 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001085 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001086
Andrew Lunncca8b132015-04-02 04:06:39 +02001087 e->eee_active = !!(reg & PORT_STATUS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001088out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001089 mutex_unlock(&chip->reg_lock);
Vivien Didelot9c938292016-08-15 17:19:02 -04001090
1091 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001092}
1093
Vivien Didelotf81ec902016-05-09 13:22:58 -04001094static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
1095 struct phy_device *phydev, struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001096{
Vivien Didelot04bed142016-08-31 18:06:13 -04001097 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001098 u16 reg;
1099 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001100
Vivien Didelotfad09c72016-06-21 12:28:20 -04001101 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001102 return -EOPNOTSUPP;
1103
Vivien Didelotfad09c72016-06-21 12:28:20 -04001104 mutex_lock(&chip->reg_lock);
Guenter Roeck11b3b452015-03-06 22:23:51 -08001105
Vivien Didelot9c938292016-08-15 17:19:02 -04001106 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1107 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001108 goto out;
1109
Vivien Didelot9c938292016-08-15 17:19:02 -04001110 reg &= ~0x0300;
Andrew Lunn2f40c692015-04-02 04:06:37 +02001111 if (e->eee_enabled)
1112 reg |= 0x0200;
1113 if (e->tx_lpi_enabled)
1114 reg |= 0x0100;
1115
Vivien Didelot9c938292016-08-15 17:19:02 -04001116 err = mv88e6xxx_phy_write(chip, port, 16, reg);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001117out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001118 mutex_unlock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001119
Vivien Didelot9c938292016-08-15 17:19:02 -04001120 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001121}
1122
Vivien Didelote5887a22017-03-30 17:37:11 -04001123static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001124{
Vivien Didelote5887a22017-03-30 17:37:11 -04001125 struct dsa_switch *ds = NULL;
1126 struct net_device *br;
1127 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001128 int i;
1129
Vivien Didelote5887a22017-03-30 17:37:11 -04001130 if (dev < DSA_MAX_SWITCHES)
1131 ds = chip->ds->dst->ds[dev];
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001132
Vivien Didelote5887a22017-03-30 17:37:11 -04001133 /* Prevent frames from unknown switch or port */
1134 if (!ds || port >= ds->num_ports)
1135 return 0;
1136
1137 /* Frames from DSA links and CPU ports can egress any local port */
1138 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1139 return mv88e6xxx_port_mask(chip);
1140
1141 br = ds->ports[port].bridge_dev;
1142 pvlan = 0;
1143
1144 /* Frames from user ports can egress any local DSA links and CPU ports,
1145 * as well as any local member of their bridge group.
1146 */
1147 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1148 if (dsa_is_cpu_port(chip->ds, i) ||
1149 dsa_is_dsa_port(chip->ds, i) ||
1150 (br && chip->ds->ports[i].bridge_dev == br))
1151 pvlan |= BIT(i);
1152
1153 return pvlan;
1154}
1155
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001156static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -04001157{
1158 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001159
1160 /* prevent frames from going back out of the port they came in on */
1161 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001162
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001163 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001164}
1165
Vivien Didelotf81ec902016-05-09 13:22:58 -04001166static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1167 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001168{
Vivien Didelot04bed142016-08-31 18:06:13 -04001169 struct mv88e6xxx_chip *chip = ds->priv;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001170 int stp_state;
Vivien Didelot553eb542016-05-13 20:38:23 -04001171 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001172
1173 switch (state) {
1174 case BR_STATE_DISABLED:
Andrew Lunncca8b132015-04-02 04:06:39 +02001175 stp_state = PORT_CONTROL_STATE_DISABLED;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001176 break;
1177 case BR_STATE_BLOCKING:
1178 case BR_STATE_LISTENING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001179 stp_state = PORT_CONTROL_STATE_BLOCKING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001180 break;
1181 case BR_STATE_LEARNING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001182 stp_state = PORT_CONTROL_STATE_LEARNING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001183 break;
1184 case BR_STATE_FORWARDING:
1185 default:
Andrew Lunncca8b132015-04-02 04:06:39 +02001186 stp_state = PORT_CONTROL_STATE_FORWARDING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001187 break;
1188 }
1189
Vivien Didelotfad09c72016-06-21 12:28:20 -04001190 mutex_lock(&chip->reg_lock);
Vivien Didelote28def332016-11-04 03:23:27 +01001191 err = mv88e6xxx_port_set_state(chip, port, stp_state);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001192 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -04001193
1194 if (err)
Vivien Didelote28def332016-11-04 03:23:27 +01001195 netdev_err(ds->ports[port].netdev, "failed to update state\n");
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001196}
1197
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001198static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
1199{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001200 int err;
1201
Vivien Didelotdaefc942017-03-11 16:12:54 -05001202 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
1203 if (err)
1204 return err;
1205
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001206 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
1207 if (err)
1208 return err;
1209
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001210 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
1211}
1212
Vivien Didelot17a15942017-03-30 17:37:09 -04001213static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
1214{
1215 u16 pvlan = 0;
1216
1217 if (!mv88e6xxx_has_pvt(chip))
1218 return -EOPNOTSUPP;
1219
1220 /* Skip the local source device, which uses in-chip port VLAN */
1221 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001222 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -04001223
1224 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
1225}
1226
Vivien Didelot81228992017-03-30 17:37:08 -04001227static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
1228{
Vivien Didelot17a15942017-03-30 17:37:09 -04001229 int dev, port;
1230 int err;
1231
Vivien Didelot81228992017-03-30 17:37:08 -04001232 if (!mv88e6xxx_has_pvt(chip))
1233 return 0;
1234
1235 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
1236 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
1237 */
Vivien Didelot17a15942017-03-30 17:37:09 -04001238 err = mv88e6xxx_g2_misc_4_bit_port(chip);
1239 if (err)
1240 return err;
1241
1242 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
1243 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
1244 err = mv88e6xxx_pvt_map(chip, dev, port);
1245 if (err)
1246 return err;
1247 }
1248 }
1249
1250 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001251}
1252
Vivien Didelot749efcb2016-09-22 16:49:24 -04001253static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1254{
1255 struct mv88e6xxx_chip *chip = ds->priv;
1256 int err;
1257
1258 mutex_lock(&chip->reg_lock);
Vivien Didelote606ca32017-03-11 16:12:55 -05001259 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001260 mutex_unlock(&chip->reg_lock);
1261
1262 if (err)
1263 netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
1264}
1265
Vivien Didelotfad09c72016-06-21 12:28:20 -04001266static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001267{
1268 int ret;
1269
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001270 ret = mv88e6xxx_g1_vtu_op_wait(chip);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001271 if (ret < 0)
1272 return ret;
1273
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001274 return mv88e6xxx_g1_vtu_op(chip, GLOBAL_VTU_OP_FLUSH_ALL);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001275}
1276
Vivien Didelotfad09c72016-06-21 12:28:20 -04001277static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001278 struct mv88e6xxx_vtu_entry *entry,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001279 unsigned int nibble_offset)
1280{
Vivien Didelotb8fee952015-08-13 12:52:19 -04001281 u16 regs[3];
Vivien Didelota935c052016-09-29 12:21:53 -04001282 int i, err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001283
1284 for (i = 0; i < 3; ++i) {
Vivien Didelota935c052016-09-29 12:21:53 -04001285 u16 *reg = &regs[i];
Vivien Didelotb8fee952015-08-13 12:52:19 -04001286
Vivien Didelota935c052016-09-29 12:21:53 -04001287 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
1288 if (err)
1289 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001290 }
1291
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001292 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb8fee952015-08-13 12:52:19 -04001293 unsigned int shift = (i % 4) * 4 + nibble_offset;
1294 u16 reg = regs[i / 4];
1295
Vivien Didelotbd00e052017-05-01 14:05:11 -04001296 entry->state[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001297 }
1298
1299 return 0;
1300}
1301
Vivien Didelotfad09c72016-06-21 12:28:20 -04001302static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001303 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001304{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001305 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001306}
1307
Vivien Didelotfad09c72016-06-21 12:28:20 -04001308static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001309 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001310{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001311 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001312}
1313
Vivien Didelotfad09c72016-06-21 12:28:20 -04001314static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001315 struct mv88e6xxx_vtu_entry *entry,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001316 unsigned int nibble_offset)
1317{
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001318 u16 regs[3] = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001319 int i, err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001320
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001321 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001322 unsigned int shift = (i % 4) * 4 + nibble_offset;
Vivien Didelotbd00e052017-05-01 14:05:11 -04001323 u8 data = entry->state[i];
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001324
1325 regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
1326 }
1327
1328 for (i = 0; i < 3; ++i) {
Vivien Didelota935c052016-09-29 12:21:53 -04001329 u16 reg = regs[i];
1330
1331 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
1332 if (err)
1333 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001334 }
1335
1336 return 0;
1337}
1338
Vivien Didelotfad09c72016-06-21 12:28:20 -04001339static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001340 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001341{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001342 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001343}
1344
Vivien Didelotfad09c72016-06-21 12:28:20 -04001345static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001346 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001347{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001348 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001349}
1350
Vivien Didelotfad09c72016-06-21 12:28:20 -04001351static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001352{
Vivien Didelota935c052016-09-29 12:21:53 -04001353 return mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID,
1354 vid & GLOBAL_VTU_VID_MASK);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001355}
1356
Vivien Didelotfad09c72016-06-21 12:28:20 -04001357static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001358 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelotb8fee952015-08-13 12:52:19 -04001359{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001360 struct mv88e6xxx_vtu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001361 u16 val;
1362 int err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001363
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001364 err = mv88e6xxx_g1_vtu_op_wait(chip);
Vivien Didelota935c052016-09-29 12:21:53 -04001365 if (err)
1366 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001367
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001368 err = mv88e6xxx_g1_vtu_op(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
Vivien Didelota935c052016-09-29 12:21:53 -04001369 if (err)
1370 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001371
Vivien Didelota935c052016-09-29 12:21:53 -04001372 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
1373 if (err)
1374 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001375
Vivien Didelota935c052016-09-29 12:21:53 -04001376 next.vid = val & GLOBAL_VTU_VID_MASK;
1377 next.valid = !!(val & GLOBAL_VTU_VID_VALID);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001378
1379 if (next.valid) {
Vivien Didelota935c052016-09-29 12:21:53 -04001380 err = mv88e6xxx_vtu_data_read(chip, &next);
1381 if (err)
1382 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001383
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001384 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001385 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_FID, &val);
1386 if (err)
1387 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001388
Vivien Didelota935c052016-09-29 12:21:53 -04001389 next.fid = val & GLOBAL_VTU_FID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001390 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001391 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1392 * VTU DBNum[3:0] are located in VTU Operation 3:0
1393 */
Vivien Didelota935c052016-09-29 12:21:53 -04001394 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
1395 if (err)
1396 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001397
Vivien Didelota935c052016-09-29 12:21:53 -04001398 next.fid = (val & 0xf00) >> 4;
1399 next.fid |= val & 0xf;
Vivien Didelot2e7bd5e2016-03-31 16:53:41 -04001400 }
Vivien Didelotb8fee952015-08-13 12:52:19 -04001401
Vivien Didelotfad09c72016-06-21 12:28:20 -04001402 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001403 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
1404 if (err)
1405 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001406
Vivien Didelota935c052016-09-29 12:21:53 -04001407 next.sid = val & GLOBAL_VTU_SID_MASK;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001408 }
1409 }
1410
1411 *entry = next;
1412 return 0;
1413}
1414
Vivien Didelotf81ec902016-05-09 13:22:58 -04001415static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1416 struct switchdev_obj_port_vlan *vlan,
1417 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001418{
Vivien Didelot04bed142016-08-31 18:06:13 -04001419 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001420 struct mv88e6xxx_vtu_entry next;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001421 u16 pvid;
1422 int err;
1423
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001424 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001425 return -EOPNOTSUPP;
1426
Vivien Didelotfad09c72016-06-21 12:28:20 -04001427 mutex_lock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001428
Vivien Didelot77064f32016-11-04 03:23:30 +01001429 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001430 if (err)
1431 goto unlock;
1432
Vivien Didelotfad09c72016-06-21 12:28:20 -04001433 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001434 if (err)
1435 goto unlock;
1436
1437 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001438 err = _mv88e6xxx_vtu_getnext(chip, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001439 if (err)
1440 break;
1441
1442 if (!next.valid)
1443 break;
1444
Vivien Didelotbd00e052017-05-01 14:05:11 -04001445 if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001446 continue;
1447
1448 /* reinit and dump this VLAN obj */
Vivien Didelot57d32312016-06-20 13:13:58 -04001449 vlan->vid_begin = next.vid;
1450 vlan->vid_end = next.vid;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001451 vlan->flags = 0;
1452
Vivien Didelotbd00e052017-05-01 14:05:11 -04001453 if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001454 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1455
1456 if (next.vid == pvid)
1457 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1458
1459 err = cb(&vlan->obj);
1460 if (err)
1461 break;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001462 } while (next.vid < chip->info->max_vid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001463
1464unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001465 mutex_unlock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001466
1467 return err;
1468}
1469
Vivien Didelotfad09c72016-06-21 12:28:20 -04001470static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001471 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001472{
Vivien Didelot11ea8092016-03-31 16:53:44 -04001473 u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001474 u16 reg = 0;
Vivien Didelota935c052016-09-29 12:21:53 -04001475 int err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001476
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001477 err = mv88e6xxx_g1_vtu_op_wait(chip);
Vivien Didelota935c052016-09-29 12:21:53 -04001478 if (err)
1479 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001480
1481 if (!entry->valid)
1482 goto loadpurge;
1483
1484 /* Write port member tags */
Vivien Didelota935c052016-09-29 12:21:53 -04001485 err = mv88e6xxx_vtu_data_write(chip, entry);
1486 if (err)
1487 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001488
Vivien Didelotfad09c72016-06-21 12:28:20 -04001489 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001490 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001491 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
1492 if (err)
1493 return err;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001494 }
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001495
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001496 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001497 reg = entry->fid & GLOBAL_VTU_FID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001498 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_FID, reg);
1499 if (err)
1500 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001501 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001502 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1503 * VTU DBNum[3:0] are located in VTU Operation 3:0
1504 */
1505 op |= (entry->fid & 0xf0) << 8;
1506 op |= entry->fid & 0xf;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001507 }
1508
1509 reg = GLOBAL_VTU_VID_VALID;
1510loadpurge:
1511 reg |= entry->vid & GLOBAL_VTU_VID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001512 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
1513 if (err)
1514 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001515
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001516 return mv88e6xxx_g1_vtu_op(chip, op);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001517}
1518
Vivien Didelotfad09c72016-06-21 12:28:20 -04001519static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001520 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001521{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001522 struct mv88e6xxx_vtu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001523 u16 val;
1524 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001525
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001526 err = mv88e6xxx_g1_vtu_op_wait(chip);
Vivien Didelota935c052016-09-29 12:21:53 -04001527 if (err)
1528 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001529
Vivien Didelota935c052016-09-29 12:21:53 -04001530 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID,
1531 sid & GLOBAL_VTU_SID_MASK);
1532 if (err)
1533 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001534
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001535 err = mv88e6xxx_g1_vtu_op(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
Vivien Didelota935c052016-09-29 12:21:53 -04001536 if (err)
1537 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001538
Vivien Didelota935c052016-09-29 12:21:53 -04001539 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
1540 if (err)
1541 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001542
Vivien Didelota935c052016-09-29 12:21:53 -04001543 next.sid = val & GLOBAL_VTU_SID_MASK;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001544
Vivien Didelota935c052016-09-29 12:21:53 -04001545 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
1546 if (err)
1547 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001548
Vivien Didelota935c052016-09-29 12:21:53 -04001549 next.valid = !!(val & GLOBAL_VTU_VID_VALID);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001550
1551 if (next.valid) {
Vivien Didelota935c052016-09-29 12:21:53 -04001552 err = mv88e6xxx_stu_data_read(chip, &next);
1553 if (err)
1554 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001555 }
1556
1557 *entry = next;
1558 return 0;
1559}
1560
Vivien Didelotfad09c72016-06-21 12:28:20 -04001561static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001562 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001563{
1564 u16 reg = 0;
Vivien Didelota935c052016-09-29 12:21:53 -04001565 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001566
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001567 err = mv88e6xxx_g1_vtu_op_wait(chip);
Vivien Didelota935c052016-09-29 12:21:53 -04001568 if (err)
1569 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001570
1571 if (!entry->valid)
1572 goto loadpurge;
1573
1574 /* Write port states */
Vivien Didelota935c052016-09-29 12:21:53 -04001575 err = mv88e6xxx_stu_data_write(chip, entry);
1576 if (err)
1577 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001578
1579 reg = GLOBAL_VTU_VID_VALID;
1580loadpurge:
Vivien Didelota935c052016-09-29 12:21:53 -04001581 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
1582 if (err)
1583 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001584
1585 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001586 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
1587 if (err)
1588 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001589
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001590 return mv88e6xxx_g1_vtu_op(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001591}
1592
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001593static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001594{
1595 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001596 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001597 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001598
1599 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1600
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001601 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001602 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001603 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001604 if (err)
1605 return err;
1606
1607 set_bit(*fid, fid_bitmap);
1608 }
1609
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001610 /* Set every FID bit used by the VLAN entries */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001611 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001612 if (err)
1613 return err;
1614
1615 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001616 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001617 if (err)
1618 return err;
1619
1620 if (!vlan.valid)
1621 break;
1622
1623 set_bit(vlan.fid, fid_bitmap);
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001624 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001625
1626 /* The reset value 0x000 is used to indicate that multiple address
1627 * databases are not needed. Return the next positive available.
1628 */
1629 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001630 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001631 return -ENOSPC;
1632
1633 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001634 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001635}
1636
Vivien Didelotfad09c72016-06-21 12:28:20 -04001637static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001638 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001639{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001640 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001641 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001642 .valid = true,
1643 .vid = vid,
1644 };
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001645 int i, err;
1646
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001647 err = mv88e6xxx_atu_new(chip, &vlan.fid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001648 if (err)
1649 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001650
Vivien Didelot3d131f02015-11-03 10:52:52 -05001651 /* exclude all ports except the CPU and DSA ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001652 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelotbd00e052017-05-01 14:05:11 -04001653 vlan.member[i] = dsa_is_cpu_port(ds, i) ||
1654 dsa_is_dsa_port(ds, i)
Vivien Didelot3d131f02015-11-03 10:52:52 -05001655 ? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
1656 : GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001657
Vivien Didelotfad09c72016-06-21 12:28:20 -04001658 if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01001659 mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip) ||
1660 mv88e6xxx_6341_family(chip)) {
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001661 struct mv88e6xxx_vtu_entry vstp;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001662
1663 /* Adding a VTU entry requires a valid STU entry. As VSTP is not
1664 * implemented, only one STU entry is needed to cover all VTU
1665 * entries. Thus, validate the SID 0.
1666 */
1667 vlan.sid = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001668 err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001669 if (err)
1670 return err;
1671
1672 if (vstp.sid != vlan.sid || !vstp.valid) {
1673 memset(&vstp, 0, sizeof(vstp));
1674 vstp.valid = true;
1675 vstp.sid = vlan.sid;
1676
Vivien Didelotfad09c72016-06-21 12:28:20 -04001677 err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001678 if (err)
1679 return err;
1680 }
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001681 }
1682
1683 *entry = vlan;
1684 return 0;
1685}
1686
Vivien Didelotfad09c72016-06-21 12:28:20 -04001687static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001688 struct mv88e6xxx_vtu_entry *entry, bool creat)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001689{
1690 int err;
1691
1692 if (!vid)
1693 return -EINVAL;
1694
Vivien Didelotfad09c72016-06-21 12:28:20 -04001695 err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001696 if (err)
1697 return err;
1698
Vivien Didelotfad09c72016-06-21 12:28:20 -04001699 err = _mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001700 if (err)
1701 return err;
1702
1703 if (entry->vid != vid || !entry->valid) {
1704 if (!creat)
1705 return -EOPNOTSUPP;
1706 /* -ENOENT would've been more appropriate, but switchdev expects
1707 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
1708 */
1709
Vivien Didelotfad09c72016-06-21 12:28:20 -04001710 err = _mv88e6xxx_vtu_new(chip, vid, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001711 }
1712
1713 return err;
1714}
1715
Vivien Didelotda9c3592016-02-12 12:09:40 -05001716static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1717 u16 vid_begin, u16 vid_end)
1718{
Vivien Didelot04bed142016-08-31 18:06:13 -04001719 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001720 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001721 int i, err;
1722
1723 if (!vid_begin)
1724 return -EOPNOTSUPP;
1725
Vivien Didelotfad09c72016-06-21 12:28:20 -04001726 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001727
Vivien Didelotfad09c72016-06-21 12:28:20 -04001728 err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001729 if (err)
1730 goto unlock;
1731
1732 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001733 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001734 if (err)
1735 goto unlock;
1736
1737 if (!vlan.valid)
1738 break;
1739
1740 if (vlan.vid > vid_end)
1741 break;
1742
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001743 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001744 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1745 continue;
1746
Andrew Lunn66e28092016-12-11 21:07:19 +01001747 if (!ds->ports[port].netdev)
1748 continue;
1749
Vivien Didelotbd00e052017-05-01 14:05:11 -04001750 if (vlan.member[i] ==
Vivien Didelotda9c3592016-02-12 12:09:40 -05001751 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1752 continue;
1753
Vivien Didelotfae8a252017-01-27 15:29:42 -05001754 if (ds->ports[i].bridge_dev ==
1755 ds->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001756 break; /* same bridge, check next VLAN */
1757
Vivien Didelotfae8a252017-01-27 15:29:42 -05001758 if (!ds->ports[i].bridge_dev)
Andrew Lunn66e28092016-12-11 21:07:19 +01001759 continue;
1760
Andrew Lunnc8b09802016-06-04 21:16:57 +02001761 netdev_warn(ds->ports[port].netdev,
Vivien Didelotda9c3592016-02-12 12:09:40 -05001762 "hardware VLAN %d already used by %s\n",
1763 vlan.vid,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001764 netdev_name(ds->ports[i].bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001765 err = -EOPNOTSUPP;
1766 goto unlock;
1767 }
1768 } while (vlan.vid < vid_end);
1769
1770unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001771 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001772
1773 return err;
1774}
1775
Vivien Didelotf81ec902016-05-09 13:22:58 -04001776static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1777 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001778{
Vivien Didelot04bed142016-08-31 18:06:13 -04001779 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot385a0992016-11-04 03:23:31 +01001780 u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
Vivien Didelot214cdb92016-02-26 13:16:08 -05001781 PORT_CONTROL_2_8021Q_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001782 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001783
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001784 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001785 return -EOPNOTSUPP;
1786
Vivien Didelotfad09c72016-06-21 12:28:20 -04001787 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001788 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001789 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001790
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001791 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001792}
1793
Vivien Didelot57d32312016-06-20 13:13:58 -04001794static int
1795mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1796 const struct switchdev_obj_port_vlan *vlan,
1797 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001798{
Vivien Didelot04bed142016-08-31 18:06:13 -04001799 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001800 int err;
1801
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001802 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001803 return -EOPNOTSUPP;
1804
Vivien Didelotda9c3592016-02-12 12:09:40 -05001805 /* If the requested port doesn't belong to the same bridge as the VLAN
1806 * members, do not support it (yet) and fallback to software VLAN.
1807 */
1808 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1809 vlan->vid_end);
1810 if (err)
1811 return err;
1812
Vivien Didelot76e398a2015-11-01 12:33:55 -05001813 /* We don't need any dynamic resource from the kernel (yet),
1814 * so skip the prepare phase.
1815 */
1816 return 0;
1817}
1818
Vivien Didelotfad09c72016-06-21 12:28:20 -04001819static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001820 u16 vid, bool untagged)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001821{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001822 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001823 int err;
1824
Vivien Didelotfad09c72016-06-21 12:28:20 -04001825 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001826 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001827 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001828
Vivien Didelotbd00e052017-05-01 14:05:11 -04001829 vlan.member[port] = untagged ?
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001830 GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
1831 GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
1832
Vivien Didelotfad09c72016-06-21 12:28:20 -04001833 return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001834}
1835
Vivien Didelotf81ec902016-05-09 13:22:58 -04001836static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1837 const struct switchdev_obj_port_vlan *vlan,
1838 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001839{
Vivien Didelot04bed142016-08-31 18:06:13 -04001840 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001841 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1842 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1843 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001844
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001845 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001846 return;
1847
Vivien Didelotfad09c72016-06-21 12:28:20 -04001848 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001849
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001850 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotfad09c72016-06-21 12:28:20 -04001851 if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001852 netdev_err(ds->ports[port].netdev,
1853 "failed to add VLAN %d%c\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001854 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001855
Vivien Didelot77064f32016-11-04 03:23:30 +01001856 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001857 netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001858 vlan->vid_end);
1859
Vivien Didelotfad09c72016-06-21 12:28:20 -04001860 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001861}
1862
Vivien Didelotfad09c72016-06-21 12:28:20 -04001863static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001864 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001865{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001866 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001867 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001868 int i, err;
1869
Vivien Didelotfad09c72016-06-21 12:28:20 -04001870 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001871 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001872 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001873
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001874 /* Tell switchdev if this VLAN is handled in software */
Vivien Didelotbd00e052017-05-01 14:05:11 -04001875 if (vlan.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001876 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001877
Vivien Didelotbd00e052017-05-01 14:05:11 -04001878 vlan.member[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001879
1880 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001881 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001882 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot3d131f02015-11-03 10:52:52 -05001883 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001884 continue;
1885
Vivien Didelotbd00e052017-05-01 14:05:11 -04001886 if (vlan.member[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001887 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001888 break;
1889 }
1890 }
1891
Vivien Didelotfad09c72016-06-21 12:28:20 -04001892 err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001893 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001894 return err;
1895
Vivien Didelote606ca32017-03-11 16:12:55 -05001896 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001897}
1898
Vivien Didelotf81ec902016-05-09 13:22:58 -04001899static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1900 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001901{
Vivien Didelot04bed142016-08-31 18:06:13 -04001902 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001903 u16 pvid, vid;
1904 int err = 0;
1905
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001906 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001907 return -EOPNOTSUPP;
1908
Vivien Didelotfad09c72016-06-21 12:28:20 -04001909 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001910
Vivien Didelot77064f32016-11-04 03:23:30 +01001911 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001912 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001913 goto unlock;
1914
Vivien Didelot76e398a2015-11-01 12:33:55 -05001915 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001916 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001917 if (err)
1918 goto unlock;
1919
1920 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001921 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001922 if (err)
1923 goto unlock;
1924 }
1925 }
1926
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001927unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001928 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001929
1930 return err;
1931}
1932
Vivien Didelot83dabd12016-08-31 11:50:04 -04001933static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1934 const unsigned char *addr, u16 vid,
1935 u8 state)
Vivien Didelotfd231c82015-08-10 09:09:50 -04001936{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001937 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot88472932016-09-19 19:56:11 -04001938 struct mv88e6xxx_atu_entry entry;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001939 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001940
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001941 /* Null VLAN ID corresponds to the port private database */
1942 if (vid == 0)
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001943 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001944 else
Vivien Didelotfad09c72016-06-21 12:28:20 -04001945 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001946 if (err)
1947 return err;
1948
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001949 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1950 ether_addr_copy(entry.mac, addr);
1951 eth_addr_dec(entry.mac);
1952
1953 err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
Vivien Didelot88472932016-09-19 19:56:11 -04001954 if (err)
1955 return err;
1956
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001957 /* Initialize a fresh ATU entry if it isn't found */
1958 if (entry.state == GLOBAL_ATU_DATA_STATE_UNUSED ||
1959 !ether_addr_equal(entry.mac, addr)) {
1960 memset(&entry, 0, sizeof(entry));
1961 ether_addr_copy(entry.mac, addr);
1962 }
1963
Vivien Didelot88472932016-09-19 19:56:11 -04001964 /* Purge the ATU entry only if no port is using it anymore */
1965 if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001966 entry.portvec &= ~BIT(port);
1967 if (!entry.portvec)
Vivien Didelot88472932016-09-19 19:56:11 -04001968 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1969 } else {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001970 entry.portvec |= BIT(port);
Vivien Didelot88472932016-09-19 19:56:11 -04001971 entry.state = state;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001972 }
1973
Vivien Didelot9c13c022017-03-11 16:12:52 -05001974 return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001975}
1976
Vivien Didelotf81ec902016-05-09 13:22:58 -04001977static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
1978 const struct switchdev_obj_port_fdb *fdb,
1979 struct switchdev_trans *trans)
Vivien Didelot146a3202015-10-08 11:35:12 -04001980{
1981 /* We don't need any dynamic resource from the kernel (yet),
1982 * so skip the prepare phase.
1983 */
1984 return 0;
1985}
1986
Vivien Didelotf81ec902016-05-09 13:22:58 -04001987static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
1988 const struct switchdev_obj_port_fdb *fdb,
1989 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001990{
Vivien Didelot04bed142016-08-31 18:06:13 -04001991 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot6630e232015-08-06 01:44:07 -04001992
Vivien Didelotfad09c72016-06-21 12:28:20 -04001993 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001994 if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1995 GLOBAL_ATU_DATA_STATE_UC_STATIC))
1996 netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04001997 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001998}
1999
Vivien Didelotf81ec902016-05-09 13:22:58 -04002000static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
2001 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07002002{
Vivien Didelot04bed142016-08-31 18:06:13 -04002003 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002004 int err;
David S. Millercdf09692015-08-11 12:00:37 -07002005
Vivien Didelotfad09c72016-06-21 12:28:20 -04002006 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002007 err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
2008 GLOBAL_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002009 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07002010
Vivien Didelot83dabd12016-08-31 11:50:04 -04002011 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002012}
2013
Vivien Didelot83dabd12016-08-31 11:50:04 -04002014static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
2015 u16 fid, u16 vid, int port,
2016 struct switchdev_obj *obj,
2017 int (*cb)(struct switchdev_obj *obj))
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002018{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002019 struct mv88e6xxx_atu_entry addr;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002020 int err;
2021
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002022 addr.state = GLOBAL_ATU_DATA_STATE_UNUSED;
2023 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002024
2025 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05002026 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002027 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002028 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002029
2030 if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
2031 break;
2032
Vivien Didelot01bd96c2017-03-11 16:12:57 -05002033 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002034 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002035
Vivien Didelot83dabd12016-08-31 11:50:04 -04002036 if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
2037 struct switchdev_obj_port_fdb *fdb;
2038
2039 if (!is_unicast_ether_addr(addr.mac))
2040 continue;
2041
2042 fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002043 fdb->vid = vid;
2044 ether_addr_copy(fdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002045 if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
2046 fdb->ndm_state = NUD_NOARP;
2047 else
2048 fdb->ndm_state = NUD_REACHABLE;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04002049 } else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
2050 struct switchdev_obj_port_mdb *mdb;
2051
2052 if (!is_multicast_ether_addr(addr.mac))
2053 continue;
2054
2055 mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
2056 mdb->vid = vid;
2057 ether_addr_copy(mdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002058 } else {
2059 return -EOPNOTSUPP;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002060 }
Vivien Didelot83dabd12016-08-31 11:50:04 -04002061
2062 err = cb(obj);
2063 if (err)
2064 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002065 } while (!is_broadcast_ether_addr(addr.mac));
2066
2067 return err;
2068}
2069
Vivien Didelot83dabd12016-08-31 11:50:04 -04002070static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
2071 struct switchdev_obj *obj,
2072 int (*cb)(struct switchdev_obj *obj))
2073{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002074 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot3cf3c842017-05-01 14:05:10 -04002075 .vid = chip->info->max_vid,
Vivien Didelot83dabd12016-08-31 11:50:04 -04002076 };
2077 u16 fid;
2078 int err;
2079
2080 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002081 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002082 if (err)
2083 return err;
2084
2085 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
2086 if (err)
2087 return err;
2088
2089 /* Dump VLANs' Filtering Information Databases */
2090 err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
2091 if (err)
2092 return err;
2093
2094 do {
2095 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
2096 if (err)
2097 return err;
2098
2099 if (!vlan.valid)
2100 break;
2101
2102 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
2103 obj, cb);
2104 if (err)
2105 return err;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04002106 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002107
2108 return err;
2109}
2110
Vivien Didelotf81ec902016-05-09 13:22:58 -04002111static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
2112 struct switchdev_obj_port_fdb *fdb,
2113 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotf33475b2015-10-22 09:34:41 -04002114{
Vivien Didelot04bed142016-08-31 18:06:13 -04002115 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002116 int err;
2117
Vivien Didelotfad09c72016-06-21 12:28:20 -04002118 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002119 err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002120 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002121
2122 return err;
2123}
2124
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002125static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
2126 struct net_device *br)
2127{
Vivien Didelote96a6e02017-03-30 17:37:13 -04002128 struct dsa_switch *ds;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002129 int port;
Vivien Didelote96a6e02017-03-30 17:37:13 -04002130 int dev;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002131 int err;
2132
2133 /* Remap the Port VLAN of each local bridge group member */
2134 for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
2135 if (chip->ds->ports[port].bridge_dev == br) {
2136 err = mv88e6xxx_port_vlan_map(chip, port);
2137 if (err)
2138 return err;
2139 }
2140 }
2141
Vivien Didelote96a6e02017-03-30 17:37:13 -04002142 if (!mv88e6xxx_has_pvt(chip))
2143 return 0;
2144
2145 /* Remap the Port VLAN of each cross-chip bridge group member */
2146 for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
2147 ds = chip->ds->dst->ds[dev];
2148 if (!ds)
2149 break;
2150
2151 for (port = 0; port < ds->num_ports; ++port) {
2152 if (ds->ports[port].bridge_dev == br) {
2153 err = mv88e6xxx_pvt_map(chip, dev, port);
2154 if (err)
2155 return err;
2156 }
2157 }
2158 }
2159
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002160 return 0;
2161}
2162
Vivien Didelotf81ec902016-05-09 13:22:58 -04002163static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05002164 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002165{
Vivien Didelot04bed142016-08-31 18:06:13 -04002166 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002167 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002168
Vivien Didelotfad09c72016-06-21 12:28:20 -04002169 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002170 err = mv88e6xxx_bridge_map(chip, br);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002171 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05002172
Vivien Didelot466dfa02016-02-26 13:16:05 -05002173 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002174}
2175
Vivien Didelotf123f2f2017-01-27 15:29:41 -05002176static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
2177 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002178{
Vivien Didelot04bed142016-08-31 18:06:13 -04002179 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002180
Vivien Didelotfad09c72016-06-21 12:28:20 -04002181 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002182 if (mv88e6xxx_bridge_map(chip, br) ||
2183 mv88e6xxx_port_vlan_map(chip, port))
2184 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04002185 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002186}
2187
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002188static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
2189 int port, struct net_device *br)
2190{
2191 struct mv88e6xxx_chip *chip = ds->priv;
2192 int err;
2193
2194 if (!mv88e6xxx_has_pvt(chip))
2195 return 0;
2196
2197 mutex_lock(&chip->reg_lock);
2198 err = mv88e6xxx_pvt_map(chip, dev, port);
2199 mutex_unlock(&chip->reg_lock);
2200
2201 return err;
2202}
2203
2204static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
2205 int port, struct net_device *br)
2206{
2207 struct mv88e6xxx_chip *chip = ds->priv;
2208
2209 if (!mv88e6xxx_has_pvt(chip))
2210 return;
2211
2212 mutex_lock(&chip->reg_lock);
2213 if (mv88e6xxx_pvt_map(chip, dev, port))
2214 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
2215 mutex_unlock(&chip->reg_lock);
2216}
2217
Vivien Didelot17e708b2016-12-05 17:30:27 -05002218static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
2219{
2220 if (chip->info->ops->reset)
2221 return chip->info->ops->reset(chip);
2222
2223 return 0;
2224}
2225
Vivien Didelot309eca62016-12-05 17:30:26 -05002226static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
2227{
2228 struct gpio_desc *gpiod = chip->reset;
2229
2230 /* If there is a GPIO connected to the reset pin, toggle it */
2231 if (gpiod) {
2232 gpiod_set_value_cansleep(gpiod, 1);
2233 usleep_range(10000, 20000);
2234 gpiod_set_value_cansleep(gpiod, 0);
2235 usleep_range(10000, 20000);
2236 }
2237}
2238
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002239static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2240{
2241 int i, err;
2242
2243 /* Set all ports to the Disabled state */
2244 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2245 err = mv88e6xxx_port_set_state(chip, i,
2246 PORT_CONTROL_STATE_DISABLED);
2247 if (err)
2248 return err;
2249 }
2250
2251 /* Wait for transmit queues to drain,
2252 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
2253 */
2254 usleep_range(2000, 4000);
2255
2256 return 0;
2257}
2258
Vivien Didelotfad09c72016-06-21 12:28:20 -04002259static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002260{
Vivien Didelota935c052016-09-29 12:21:53 -04002261 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002262
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002263 err = mv88e6xxx_disable_ports(chip);
2264 if (err)
2265 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002266
Vivien Didelot309eca62016-12-05 17:30:26 -05002267 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002268
Vivien Didelot17e708b2016-12-05 17:30:27 -05002269 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002270}
2271
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002272static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002273{
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002274 u16 val;
2275 int err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002276
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002277 /* Clear Power Down bit */
2278 err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
2279 if (err)
2280 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002281
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002282 if (val & BMCR_PDOWN) {
2283 val &= ~BMCR_PDOWN;
2284 err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002285 }
2286
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002287 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002288}
2289
Vivien Didelot43145572017-03-11 16:12:59 -05002290static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
2291 enum mv88e6xxx_frame_mode frame, u16 egress,
2292 u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01002293{
2294 int err;
2295
Vivien Didelot43145572017-03-11 16:12:59 -05002296 if (!chip->info->ops->port_set_frame_mode)
2297 return -EOPNOTSUPP;
2298
2299 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002300 if (err)
2301 return err;
2302
Vivien Didelot43145572017-03-11 16:12:59 -05002303 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
2304 if (err)
2305 return err;
2306
2307 if (chip->info->ops->port_set_ether_type)
2308 return chip->info->ops->port_set_ether_type(chip, port, etype);
2309
2310 return 0;
2311}
2312
2313static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2314{
2315 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
2316 PORT_CONTROL_EGRESS_UNMODIFIED,
2317 PORT_ETH_TYPE_DEFAULT);
2318}
2319
2320static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
2321{
2322 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
2323 PORT_CONTROL_EGRESS_UNMODIFIED,
2324 PORT_ETH_TYPE_DEFAULT);
2325}
2326
2327static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
2328{
2329 return mv88e6xxx_set_port_mode(chip, port,
2330 MV88E6XXX_FRAME_MODE_ETHERTYPE,
2331 PORT_CONTROL_EGRESS_ADD_TAG, ETH_P_EDSA);
2332}
2333
2334static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
2335{
2336 if (dsa_is_dsa_port(chip->ds, port))
2337 return mv88e6xxx_set_port_mode_dsa(chip, port);
2338
2339 if (dsa_is_normal_port(chip->ds, port))
2340 return mv88e6xxx_set_port_mode_normal(chip, port);
2341
2342 /* Setup CPU port mode depending on its supported tag format */
2343 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
2344 return mv88e6xxx_set_port_mode_dsa(chip, port);
2345
2346 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
2347 return mv88e6xxx_set_port_mode_edsa(chip, port);
2348
2349 return -EINVAL;
2350}
2351
Vivien Didelotea698f42017-03-11 16:12:50 -05002352static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2353{
2354 bool message = dsa_is_dsa_port(chip->ds, port);
2355
2356 return mv88e6xxx_port_set_message_port(chip, port, message);
2357}
2358
Vivien Didelot601aeed2017-03-11 16:13:00 -05002359static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2360{
2361 bool flood = port == dsa_upstream_port(chip->ds);
2362
2363 /* Upstream ports flood frames with unknown unicast or multicast DA */
2364 if (chip->info->ops->port_set_egress_floods)
2365 return chip->info->ops->port_set_egress_floods(chip, port,
2366 flood, flood);
2367
2368 return 0;
2369}
2370
Vivien Didelotfad09c72016-06-21 12:28:20 -04002371static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002372{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002373 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002374 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002375 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002376
Vivien Didelotd78343d2016-11-04 03:23:36 +01002377 /* MAC Forcing register: don't force link, speed, duplex or flow control
2378 * state to any particular values on physical ports, but force the CPU
2379 * port and all DSA ports to their maximum bandwidth and full duplex.
2380 */
2381 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2382 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2383 SPEED_MAX, DUPLEX_FULL,
2384 PHY_INTERFACE_MODE_NA);
2385 else
2386 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2387 SPEED_UNFORCED, DUPLEX_UNFORCED,
2388 PHY_INTERFACE_MODE_NA);
2389 if (err)
2390 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002391
2392 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2393 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2394 * tunneling, determine priority by looking at 802.1p and IP
2395 * priority fields (IP prio has precedence), and set STP state
2396 * to Forwarding.
2397 *
2398 * If this is the CPU link, use DSA or EDSA tagging depending
2399 * on which tagging mode was configured.
2400 *
2401 * If this is a link to another switch, use DSA tagging mode.
2402 *
2403 * If this is the upstream port for this switch, enable
2404 * forwarding of unknown unicasts and multicasts.
2405 */
Andrew Lunn56995cb2016-12-03 04:35:19 +01002406 reg = PORT_CONTROL_IGMP_MLD_SNOOP |
Andrew Lunn54d792f2015-05-06 01:09:47 +02002407 PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
2408 PORT_CONTROL_STATE_FORWARDING;
Andrew Lunn56995cb2016-12-03 04:35:19 +01002409 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
2410 if (err)
2411 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002412
Vivien Didelot601aeed2017-03-11 16:13:00 -05002413 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002414 if (err)
2415 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002416
Vivien Didelot601aeed2017-03-11 16:13:00 -05002417 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05002418 if (err)
2419 return err;
2420
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002421 /* If this port is connected to a SerDes, make sure the SerDes is not
2422 * powered down.
2423 */
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002424 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002425 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
2426 if (err)
2427 return err;
2428 reg &= PORT_STATUS_CMODE_MASK;
2429 if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
2430 (reg == PORT_STATUS_CMODE_1000BASE_X) ||
2431 (reg == PORT_STATUS_CMODE_SGMII)) {
2432 err = mv88e6xxx_serdes_power_on(chip);
2433 if (err < 0)
2434 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002435 }
2436 }
2437
Vivien Didelot8efdda42015-08-13 12:52:23 -04002438 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002439 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002440 * untagged frames on this port, do a destination address lookup on all
2441 * received packets as usual, disable ARP mirroring and don't send a
2442 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002443 */
Andrew Lunna23b2962017-02-04 20:15:28 +01002444 err = mv88e6xxx_port_set_map_da(chip, port);
2445 if (err)
2446 return err;
2447
Andrew Lunn54d792f2015-05-06 01:09:47 +02002448 reg = 0;
Andrew Lunna23b2962017-02-04 20:15:28 +01002449 if (chip->info->ops->port_set_upstream_port) {
2450 err = chip->info->ops->port_set_upstream_port(
2451 chip, port, dsa_upstream_port(ds));
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002452 if (err)
2453 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002454 }
2455
Andrew Lunna23b2962017-02-04 20:15:28 +01002456 err = mv88e6xxx_port_set_8021q_mode(chip, port,
2457 PORT_CONTROL_2_8021Q_DISABLED);
2458 if (err)
2459 return err;
2460
Andrew Lunn5f436662016-12-03 04:45:17 +01002461 if (chip->info->ops->port_jumbo_config) {
2462 err = chip->info->ops->port_jumbo_config(chip, port);
2463 if (err)
2464 return err;
2465 }
2466
Andrew Lunn54d792f2015-05-06 01:09:47 +02002467 /* Port Association Vector: when learning source addresses
2468 * of packets, add the address to the address database using
2469 * a port bitmap that has only the bit for this port set and
2470 * the other bits clear.
2471 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002472 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002473 /* Disable learning for CPU port */
2474 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002475 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002476
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002477 err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
2478 if (err)
2479 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002480
2481 /* Egress rate control 2: disable egress rate control. */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002482 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
2483 if (err)
2484 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002485
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002486 if (chip->info->ops->port_pause_config) {
2487 err = chip->info->ops->port_pause_config(chip, port);
2488 if (err)
2489 return err;
2490 }
2491
Vivien Didelotc8c94892017-03-11 16:13:01 -05002492 if (chip->info->ops->port_disable_learn_limit) {
2493 err = chip->info->ops->port_disable_learn_limit(chip, port);
2494 if (err)
2495 return err;
2496 }
2497
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002498 if (chip->info->ops->port_disable_pri_override) {
2499 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002500 if (err)
2501 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002502 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002503
Andrew Lunnef0a7312016-12-03 04:35:16 +01002504 if (chip->info->ops->port_tag_remap) {
2505 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002506 if (err)
2507 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002508 }
2509
Andrew Lunnef70b112016-12-03 04:45:18 +01002510 if (chip->info->ops->port_egress_rate_limiting) {
2511 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002512 if (err)
2513 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002514 }
2515
Vivien Didelotea698f42017-03-11 16:12:50 -05002516 err = mv88e6xxx_setup_message_port(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002517 if (err)
2518 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002519
Vivien Didelot207afda2016-04-14 14:42:09 -04002520 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002521 * database, and allow bidirectional communication between the
2522 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002523 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002524 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002525 if (err)
2526 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002527
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002528 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002529 if (err)
2530 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002531
2532 /* Default VLAN ID and priority: don't set a default VLAN
2533 * ID, and set the default packet priority to zero.
2534 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002535 return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002536}
2537
Wei Yongjunaa0938c2016-10-18 15:53:37 +00002538static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002539{
2540 int err;
2541
Vivien Didelota935c052016-09-29 12:21:53 -04002542 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002543 if (err)
2544 return err;
2545
Vivien Didelota935c052016-09-29 12:21:53 -04002546 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002547 if (err)
2548 return err;
2549
Vivien Didelota935c052016-09-29 12:21:53 -04002550 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
2551 if (err)
2552 return err;
2553
2554 return 0;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002555}
2556
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002557static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2558 unsigned int ageing_time)
2559{
Vivien Didelot04bed142016-08-31 18:06:13 -04002560 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002561 int err;
2562
2563 mutex_lock(&chip->reg_lock);
Vivien Didelot720c6342017-03-11 16:12:48 -05002564 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002565 mutex_unlock(&chip->reg_lock);
2566
2567 return err;
2568}
2569
Vivien Didelot97299342016-07-18 20:45:30 -04002570static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002571{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002572 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04002573 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot08a01262016-05-09 13:22:50 -04002574 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002575
Vivien Didelot119477b2016-05-09 13:22:51 -04002576 /* Enable the PHY Polling Unit if present, don't discard any packets,
2577 * and mask all interrupt sources.
2578 */
Vivien Didelota199d8b2016-12-05 17:30:28 -05002579 err = mv88e6xxx_ppu_enable(chip);
Vivien Didelot119477b2016-05-09 13:22:51 -04002580 if (err)
2581 return err;
2582
Andrew Lunn33641992016-12-03 04:35:17 +01002583 if (chip->info->ops->g1_set_cpu_port) {
2584 err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
2585 if (err)
2586 return err;
2587 }
2588
2589 if (chip->info->ops->g1_set_egress_port) {
2590 err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
2591 if (err)
2592 return err;
2593 }
Vivien Didelotb0745e872016-05-09 13:22:53 -04002594
Vivien Didelot50484ff2016-05-09 13:22:54 -04002595 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelota935c052016-09-29 12:21:53 -04002596 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
2597 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
2598 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04002599 if (err)
2600 return err;
2601
Vivien Didelotacddbd22016-07-18 20:45:39 -04002602 /* Clear all the VTU and STU entries */
2603 err = _mv88e6xxx_vtu_stu_flush(chip);
2604 if (err < 0)
2605 return err;
2606
Vivien Didelot08a01262016-05-09 13:22:50 -04002607 /* Configure the IP ToS mapping registers. */
Vivien Didelota935c052016-09-29 12:21:53 -04002608 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002609 if (err)
2610 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002611 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002612 if (err)
2613 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002614 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002615 if (err)
2616 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002617 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002618 if (err)
2619 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002620 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002621 if (err)
2622 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002623 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002624 if (err)
2625 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002626 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002627 if (err)
2628 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002629 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002630 if (err)
2631 return err;
2632
2633 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelota935c052016-09-29 12:21:53 -04002634 err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002635 if (err)
2636 return err;
2637
Andrew Lunnde2273872016-11-21 23:27:01 +01002638 /* Initialize the statistics unit */
2639 err = mv88e6xxx_stats_set_histogram(chip);
2640 if (err)
2641 return err;
2642
Vivien Didelot97299342016-07-18 20:45:30 -04002643 /* Clear the statistics counters for all ports */
Vivien Didelota935c052016-09-29 12:21:53 -04002644 err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
2645 GLOBAL_STATS_OP_FLUSH_ALL);
Vivien Didelot97299342016-07-18 20:45:30 -04002646 if (err)
2647 return err;
2648
2649 /* Wait for the flush to complete. */
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +01002650 err = mv88e6xxx_g1_stats_wait(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002651 if (err)
2652 return err;
2653
2654 return 0;
2655}
2656
Vivien Didelotf81ec902016-05-09 13:22:58 -04002657static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002658{
Vivien Didelot04bed142016-08-31 18:06:13 -04002659 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002660 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002661 int i;
2662
Vivien Didelotfad09c72016-06-21 12:28:20 -04002663 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002664 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002665
Vivien Didelotfad09c72016-06-21 12:28:20 -04002666 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002667
Vivien Didelot97299342016-07-18 20:45:30 -04002668 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002669 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot97299342016-07-18 20:45:30 -04002670 err = mv88e6xxx_setup_port(chip, i);
2671 if (err)
2672 goto unlock;
2673 }
2674
2675 /* Setup Switch Global 1 Registers */
2676 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002677 if (err)
2678 goto unlock;
2679
Vivien Didelot97299342016-07-18 20:45:30 -04002680 /* Setup Switch Global 2 Registers */
2681 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
2682 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002683 if (err)
2684 goto unlock;
2685 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002686
Vivien Didelot81228992017-03-30 17:37:08 -04002687 err = mv88e6xxx_pvt_setup(chip);
2688 if (err)
2689 goto unlock;
2690
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002691 err = mv88e6xxx_atu_setup(chip);
2692 if (err)
2693 goto unlock;
2694
Andrew Lunn6e55f692016-12-03 04:45:16 +01002695 /* Some generations have the configuration of sending reserved
2696 * management frames to the CPU in global2, others in
2697 * global1. Hence it does not fit the two setup functions
2698 * above.
2699 */
2700 if (chip->info->ops->mgmt_rsvd2cpu) {
2701 err = chip->info->ops->mgmt_rsvd2cpu(chip);
2702 if (err)
2703 goto unlock;
2704 }
2705
Vivien Didelot6b17e862015-08-13 12:52:18 -04002706unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002707 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002708
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002709 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002710}
2711
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002712static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
2713{
Vivien Didelot04bed142016-08-31 18:06:13 -04002714 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002715 int err;
2716
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002717 if (!chip->info->ops->set_switch_mac)
2718 return -EOPNOTSUPP;
2719
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002720 mutex_lock(&chip->reg_lock);
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002721 err = chip->info->ops->set_switch_mac(chip, addr);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002722 mutex_unlock(&chip->reg_lock);
2723
2724 return err;
2725}
2726
Vivien Didelote57e5e72016-08-15 17:19:00 -04002727static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002728{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002729 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2730 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002731 u16 val;
2732 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002733
Andrew Lunnee26a222017-01-24 14:53:48 +01002734 if (!chip->info->ops->phy_read)
2735 return -EOPNOTSUPP;
2736
Vivien Didelotfad09c72016-06-21 12:28:20 -04002737 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002738 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002739 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002740
Andrew Lunnda9f3302017-02-01 03:40:05 +01002741 if (reg == MII_PHYSID2) {
2742 /* Some internal PHYS don't have a model number. Use
2743 * the mv88e6390 family model number instead.
2744 */
2745 if (!(val & 0x3f0))
2746 val |= PORT_SWITCH_ID_PROD_NUM_6390;
2747 }
2748
Vivien Didelote57e5e72016-08-15 17:19:00 -04002749 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002750}
2751
Vivien Didelote57e5e72016-08-15 17:19:00 -04002752static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002753{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002754 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2755 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002756 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002757
Andrew Lunnee26a222017-01-24 14:53:48 +01002758 if (!chip->info->ops->phy_write)
2759 return -EOPNOTSUPP;
2760
Vivien Didelotfad09c72016-06-21 12:28:20 -04002761 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002762 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002763 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002764
2765 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002766}
2767
Vivien Didelotfad09c72016-06-21 12:28:20 -04002768static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002769 struct device_node *np,
2770 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002771{
2772 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002773 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002774 struct mii_bus *bus;
2775 int err;
2776
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002777 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002778 if (!bus)
2779 return -ENOMEM;
2780
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002781 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002782 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002783 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002784 INIT_LIST_HEAD(&mdio_bus->list);
2785 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002786
Andrew Lunnb516d452016-06-04 21:17:06 +02002787 if (np) {
2788 bus->name = np->full_name;
2789 snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
2790 } else {
2791 bus->name = "mv88e6xxx SMI";
2792 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2793 }
2794
2795 bus->read = mv88e6xxx_mdio_read;
2796 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002797 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002798
Andrew Lunna3c53be52017-01-24 14:53:50 +01002799 if (np)
2800 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002801 else
2802 err = mdiobus_register(bus);
2803 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002804 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002805 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002806 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002807
2808 if (external)
2809 list_add_tail(&mdio_bus->list, &chip->mdios);
2810 else
2811 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02002812
2813 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02002814}
2815
Andrew Lunna3c53be52017-01-24 14:53:50 +01002816static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
2817 { .compatible = "marvell,mv88e6xxx-mdio-external",
2818 .data = (void *)true },
2819 { },
2820};
2821
2822static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
2823 struct device_node *np)
2824{
2825 const struct of_device_id *match;
2826 struct device_node *child;
2827 int err;
2828
2829 /* Always register one mdio bus for the internal/default mdio
2830 * bus. This maybe represented in the device tree, but is
2831 * optional.
2832 */
2833 child = of_get_child_by_name(np, "mdio");
2834 err = mv88e6xxx_mdio_register(chip, child, false);
2835 if (err)
2836 return err;
2837
2838 /* Walk the device tree, and see if there are any other nodes
2839 * which say they are compatible with the external mdio
2840 * bus.
2841 */
2842 for_each_available_child_of_node(np, child) {
2843 match = of_match_node(mv88e6xxx_mdio_external_match, child);
2844 if (match) {
2845 err = mv88e6xxx_mdio_register(chip, child, true);
2846 if (err)
2847 return err;
2848 }
2849 }
2850
2851 return 0;
2852}
2853
2854static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02002855
2856{
Andrew Lunna3c53be52017-01-24 14:53:50 +01002857 struct mv88e6xxx_mdio_bus *mdio_bus;
2858 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002859
Andrew Lunna3c53be52017-01-24 14:53:50 +01002860 list_for_each_entry(mdio_bus, &chip->mdios, list) {
2861 bus = mdio_bus->bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002862
Andrew Lunna3c53be52017-01-24 14:53:50 +01002863 mdiobus_unregister(bus);
2864 }
Andrew Lunnb516d452016-06-04 21:17:06 +02002865}
2866
Vivien Didelot855b1932016-07-20 18:18:35 -04002867static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
2868{
Vivien Didelot04bed142016-08-31 18:06:13 -04002869 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002870
2871 return chip->eeprom_len;
2872}
2873
Vivien Didelot855b1932016-07-20 18:18:35 -04002874static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
2875 struct ethtool_eeprom *eeprom, u8 *data)
2876{
Vivien Didelot04bed142016-08-31 18:06:13 -04002877 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002878 int err;
2879
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002880 if (!chip->info->ops->get_eeprom)
2881 return -EOPNOTSUPP;
2882
Vivien Didelot855b1932016-07-20 18:18:35 -04002883 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002884 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002885 mutex_unlock(&chip->reg_lock);
2886
2887 if (err)
2888 return err;
2889
2890 eeprom->magic = 0xc3ec4951;
2891
2892 return 0;
2893}
2894
Vivien Didelot855b1932016-07-20 18:18:35 -04002895static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
2896 struct ethtool_eeprom *eeprom, u8 *data)
2897{
Vivien Didelot04bed142016-08-31 18:06:13 -04002898 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002899 int err;
2900
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002901 if (!chip->info->ops->set_eeprom)
2902 return -EOPNOTSUPP;
2903
Vivien Didelot855b1932016-07-20 18:18:35 -04002904 if (eeprom->magic != 0xc3ec4951)
2905 return -EINVAL;
2906
2907 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002908 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002909 mutex_unlock(&chip->reg_lock);
2910
2911 return err;
2912}
2913
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002914static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002915 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002916 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002917 .phy_read = mv88e6xxx_phy_ppu_read,
2918 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002919 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002920 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002921 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002922 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002923 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002924 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002925 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01002926 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002927 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002928 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002929 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002930 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002931 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2932 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002933 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002934 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2935 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002936 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002937 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002938 .ppu_enable = mv88e6185_g1_ppu_enable,
2939 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002940 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002941};
2942
2943static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002944 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002945 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002946 .phy_read = mv88e6xxx_phy_ppu_read,
2947 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002948 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002949 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002950 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002951 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002952 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01002953 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002954 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002955 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2956 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002957 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002958 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002959 .ppu_enable = mv88e6185_g1_ppu_enable,
2960 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002961 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002962};
2963
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002964static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01002965 /* MV88E6XXX_FAMILY_6097 */
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002966 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2967 .phy_read = mv88e6xxx_g2_smi_phy_read,
2968 .phy_write = mv88e6xxx_g2_smi_phy_write,
2969 .port_set_link = mv88e6xxx_port_set_link,
2970 .port_set_duplex = mv88e6xxx_port_set_duplex,
2971 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002972 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002973 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002974 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002975 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002976 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002977 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002978 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002979 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002980 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002981 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2982 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2983 .stats_get_strings = mv88e6095_stats_get_strings,
2984 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002985 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2986 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01002987 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002988 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002989 .reset = mv88e6352_g1_reset,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002990};
2991
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002992static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002993 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002994 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002995 .phy_read = mv88e6165_phy_read,
2996 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002997 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002998 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002999 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003000 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003001 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003002 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003003 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003004 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003005 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3006 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003007 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003008 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3009 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003010 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003011 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003012 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003013};
3014
3015static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003016 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003017 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003018 .phy_read = mv88e6xxx_phy_ppu_read,
3019 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003020 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003021 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003022 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003023 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003024 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003025 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003026 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01003027 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn5f436662016-12-03 04:45:17 +01003028 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003029 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003030 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003031 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003032 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3033 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003034 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003035 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3036 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003037 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003038 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003039 .ppu_enable = mv88e6185_g1_ppu_enable,
3040 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003041 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003042};
3043
Vivien Didelot990e27b2017-03-28 13:50:32 -04003044static const struct mv88e6xxx_ops mv88e6141_ops = {
3045 /* MV88E6XXX_FAMILY_6341 */
3046 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3047 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3048 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3049 .phy_read = mv88e6xxx_g2_smi_phy_read,
3050 .phy_write = mv88e6xxx_g2_smi_phy_write,
3051 .port_set_link = mv88e6xxx_port_set_link,
3052 .port_set_duplex = mv88e6xxx_port_set_duplex,
3053 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3054 .port_set_speed = mv88e6390_port_set_speed,
3055 .port_tag_remap = mv88e6095_port_tag_remap,
3056 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3057 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3058 .port_set_ether_type = mv88e6351_port_set_ether_type,
3059 .port_jumbo_config = mv88e6165_port_jumbo_config,
3060 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3061 .port_pause_config = mv88e6097_port_pause_config,
3062 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3063 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3064 .stats_snapshot = mv88e6390_g1_stats_snapshot,
3065 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3066 .stats_get_strings = mv88e6320_stats_get_strings,
3067 .stats_get_stats = mv88e6390_stats_get_stats,
3068 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3069 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
3070 .watchdog_ops = &mv88e6390_watchdog_ops,
3071 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3072 .reset = mv88e6352_g1_reset,
3073};
3074
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003075static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003076 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003077 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01003078 .phy_read = mv88e6165_phy_read,
3079 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003080 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003081 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003082 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003083 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003084 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003085 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003086 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003087 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003088 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003089 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003090 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003091 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003092 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003093 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3094 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003095 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003096 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3097 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003098 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003099 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003100 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003101};
3102
3103static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003104 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003105 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01003106 .phy_read = mv88e6165_phy_read,
3107 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003108 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003109 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003110 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003111 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003112 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003113 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003114 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3115 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003116 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003117 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3118 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003119 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003120 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003121 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003122};
3123
3124static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003125 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003126 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003127 .phy_read = mv88e6xxx_g2_smi_phy_read,
3128 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003129 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003130 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003131 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003132 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003133 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003134 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003135 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003136 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003137 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003138 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003139 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003140 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003141 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003142 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003143 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3144 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003145 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003146 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3147 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003148 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003149 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003150 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003151};
3152
3153static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003154 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003155 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3156 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003157 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003158 .phy_read = mv88e6xxx_g2_smi_phy_read,
3159 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003160 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003161 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003162 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003163 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003164 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003165 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003166 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003167 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003168 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003169 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003170 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003171 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003172 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003173 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003174 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3175 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003176 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003177 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3178 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003179 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003180 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003181 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003182};
3183
3184static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003185 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003186 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003187 .phy_read = mv88e6xxx_g2_smi_phy_read,
3188 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003189 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003190 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003191 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003192 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003193 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003194 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003195 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003196 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003197 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003198 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003199 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003200 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003201 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003202 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003203 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3204 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003205 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003206 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3207 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003208 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003209 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003210 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003211};
3212
3213static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003214 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003215 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3216 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003217 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003218 .phy_read = mv88e6xxx_g2_smi_phy_read,
3219 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003220 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003221 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003222 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003223 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003224 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003225 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003226 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003227 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003228 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003229 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003230 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003231 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003232 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003233 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003234 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3235 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003236 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003237 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3238 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003239 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003240 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003241 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003242};
3243
3244static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003245 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003246 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003247 .phy_read = mv88e6xxx_phy_ppu_read,
3248 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003249 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003250 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003251 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003252 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003253 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01003254 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01003255 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003256 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003257 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3258 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003259 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003260 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3261 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003262 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003263 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003264 .ppu_enable = mv88e6185_g1_ppu_enable,
3265 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003266 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003267};
3268
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003269static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003270 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003271 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3272 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003273 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3274 .phy_read = mv88e6xxx_g2_smi_phy_read,
3275 .phy_write = mv88e6xxx_g2_smi_phy_write,
3276 .port_set_link = mv88e6xxx_port_set_link,
3277 .port_set_duplex = mv88e6xxx_port_set_duplex,
3278 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3279 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003280 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003281 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003282 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003283 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003284 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003285 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003286 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003287 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003288 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003289 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3290 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003291 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003292 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3293 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003294 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003295 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003296 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003297};
3298
3299static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003300 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003301 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3302 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003303 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3304 .phy_read = mv88e6xxx_g2_smi_phy_read,
3305 .phy_write = mv88e6xxx_g2_smi_phy_write,
3306 .port_set_link = mv88e6xxx_port_set_link,
3307 .port_set_duplex = mv88e6xxx_port_set_duplex,
3308 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3309 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003310 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003311 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003312 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003313 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003314 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003315 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003316 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003317 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003318 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003319 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3320 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003321 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003322 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3323 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003324 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003325 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003326 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003327};
3328
3329static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003330 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003331 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3332 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003333 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3334 .phy_read = mv88e6xxx_g2_smi_phy_read,
3335 .phy_write = mv88e6xxx_g2_smi_phy_write,
3336 .port_set_link = mv88e6xxx_port_set_link,
3337 .port_set_duplex = mv88e6xxx_port_set_duplex,
3338 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3339 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003340 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003341 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003342 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003343 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003344 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003345 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003346 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003347 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003348 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003349 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3350 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003351 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003352 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3353 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003354 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003355 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003356 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003357};
3358
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003359static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003360 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003361 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3362 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003363 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003364 .phy_read = mv88e6xxx_g2_smi_phy_read,
3365 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003366 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003367 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003368 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003369 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003370 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003371 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003372 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003373 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003374 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003375 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003376 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003377 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003378 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003379 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003380 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3381 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003382 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003383 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3384 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003385 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003386 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003387 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003388};
3389
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003390static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003391 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003392 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3393 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003394 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3395 .phy_read = mv88e6xxx_g2_smi_phy_read,
3396 .phy_write = mv88e6xxx_g2_smi_phy_write,
3397 .port_set_link = mv88e6xxx_port_set_link,
3398 .port_set_duplex = mv88e6xxx_port_set_duplex,
3399 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3400 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003401 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003402 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003403 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003404 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003405 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003406 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003407 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003408 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003409 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003410 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003411 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3412 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003413 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003414 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3415 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003416 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003417 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003418 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003419};
3420
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003421static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003422 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003423 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3424 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003425 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003426 .phy_read = mv88e6xxx_g2_smi_phy_read,
3427 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003428 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003429 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003430 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003431 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003432 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003433 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003434 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003435 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003436 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003437 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003438 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003439 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003440 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003441 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3442 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003443 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003444 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3445 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003446 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003447 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003448};
3449
3450static const struct mv88e6xxx_ops mv88e6321_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003451 /* MV88E6XXX_FAMILY_6321 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003452 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3453 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003454 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003455 .phy_read = mv88e6xxx_g2_smi_phy_read,
3456 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003457 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003458 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003459 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003460 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003461 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003462 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003463 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003464 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003465 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003466 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003467 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003468 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003469 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003470 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3471 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003472 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003473 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3474 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003475 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003476};
3477
Vivien Didelot16e329a2017-03-28 13:50:33 -04003478static const struct mv88e6xxx_ops mv88e6341_ops = {
3479 /* MV88E6XXX_FAMILY_6341 */
3480 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3481 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3482 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3483 .phy_read = mv88e6xxx_g2_smi_phy_read,
3484 .phy_write = mv88e6xxx_g2_smi_phy_write,
3485 .port_set_link = mv88e6xxx_port_set_link,
3486 .port_set_duplex = mv88e6xxx_port_set_duplex,
3487 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3488 .port_set_speed = mv88e6390_port_set_speed,
3489 .port_tag_remap = mv88e6095_port_tag_remap,
3490 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3491 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3492 .port_set_ether_type = mv88e6351_port_set_ether_type,
3493 .port_jumbo_config = mv88e6165_port_jumbo_config,
3494 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3495 .port_pause_config = mv88e6097_port_pause_config,
3496 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3497 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3498 .stats_snapshot = mv88e6390_g1_stats_snapshot,
3499 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3500 .stats_get_strings = mv88e6320_stats_get_strings,
3501 .stats_get_stats = mv88e6390_stats_get_stats,
3502 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3503 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
3504 .watchdog_ops = &mv88e6390_watchdog_ops,
3505 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3506 .reset = mv88e6352_g1_reset,
3507};
3508
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003509static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003510 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003511 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003512 .phy_read = mv88e6xxx_g2_smi_phy_read,
3513 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003514 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003515 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003516 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003517 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003518 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003519 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003520 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003521 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003522 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003523 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003524 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003525 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003526 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003527 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003528 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3529 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003530 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003531 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3532 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003533 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003534 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003535 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003536};
3537
3538static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003539 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003540 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003541 .phy_read = mv88e6xxx_g2_smi_phy_read,
3542 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003543 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003544 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003545 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003546 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003547 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003548 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003549 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003550 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003551 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003552 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003553 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003554 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003555 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003556 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003557 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3558 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003559 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003560 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3561 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003562 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003563 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003564 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003565};
3566
3567static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003568 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003569 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3570 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003571 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003572 .phy_read = mv88e6xxx_g2_smi_phy_read,
3573 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003574 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003575 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003576 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003577 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003578 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003579 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003580 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003581 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003582 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003583 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003584 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003585 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003586 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003587 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003588 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3589 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003590 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003591 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3592 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003593 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003594 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003595 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003596};
3597
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003598static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003599 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003600 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3601 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003602 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3603 .phy_read = mv88e6xxx_g2_smi_phy_read,
3604 .phy_write = mv88e6xxx_g2_smi_phy_write,
3605 .port_set_link = mv88e6xxx_port_set_link,
3606 .port_set_duplex = mv88e6xxx_port_set_duplex,
3607 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3608 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003609 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003610 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003611 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003612 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003613 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003614 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003615 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003616 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003617 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003618 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003619 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003620 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003621 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3622 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003623 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003624 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3625 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003626 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003627 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003628 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003629};
3630
3631static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003632 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003633 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3634 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003635 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3636 .phy_read = mv88e6xxx_g2_smi_phy_read,
3637 .phy_write = mv88e6xxx_g2_smi_phy_write,
3638 .port_set_link = mv88e6xxx_port_set_link,
3639 .port_set_duplex = mv88e6xxx_port_set_duplex,
3640 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3641 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003642 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003643 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003644 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003645 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003646 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003647 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003648 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003649 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003650 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003651 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003652 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003653 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3654 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003655 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003656 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3657 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003658 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003659 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003660 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003661};
3662
Vivien Didelotf81ec902016-05-09 13:22:58 -04003663static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3664 [MV88E6085] = {
3665 .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
3666 .family = MV88E6XXX_FAMILY_6097,
3667 .name = "Marvell 88E6085",
3668 .num_databases = 4096,
3669 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003670 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003671 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003672 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003673 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003674 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003675 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003676 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003677 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003678 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003679 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003680 },
3681
3682 [MV88E6095] = {
3683 .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
3684 .family = MV88E6XXX_FAMILY_6095,
3685 .name = "Marvell 88E6095/88E6095F",
3686 .num_databases = 256,
3687 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003688 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003689 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003690 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003691 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003692 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003693 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003694 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003695 .flags = MV88E6XXX_FLAGS_FAMILY_6095,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003696 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003697 },
3698
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003699 [MV88E6097] = {
3700 .prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
3701 .family = MV88E6XXX_FAMILY_6097,
3702 .name = "Marvell 88E6097/88E6097F",
3703 .num_databases = 4096,
3704 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003705 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003706 .port_base_addr = 0x10,
3707 .global1_addr = 0x1b,
3708 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003709 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003710 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003711 .pvt = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01003712 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003713 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
3714 .ops = &mv88e6097_ops,
3715 },
3716
Vivien Didelotf81ec902016-05-09 13:22:58 -04003717 [MV88E6123] = {
3718 .prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
3719 .family = MV88E6XXX_FAMILY_6165,
3720 .name = "Marvell 88E6123",
3721 .num_databases = 4096,
3722 .num_ports = 3,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003723 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003724 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003725 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003726 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003727 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003728 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003729 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003730 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003731 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003732 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003733 },
3734
3735 [MV88E6131] = {
3736 .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
3737 .family = MV88E6XXX_FAMILY_6185,
3738 .name = "Marvell 88E6131",
3739 .num_databases = 256,
3740 .num_ports = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003741 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003742 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003743 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003744 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003745 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003746 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003747 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003748 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003749 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003750 },
3751
Vivien Didelot990e27b2017-03-28 13:50:32 -04003752 [MV88E6141] = {
3753 .prod_num = PORT_SWITCH_ID_PROD_NUM_6141,
3754 .family = MV88E6XXX_FAMILY_6341,
3755 .name = "Marvell 88E6341",
3756 .num_databases = 4096,
3757 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003758 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003759 .port_base_addr = 0x10,
3760 .global1_addr = 0x1b,
3761 .age_time_coeff = 3750,
3762 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003763 .pvt = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003764 .tag_protocol = DSA_TAG_PROTO_EDSA,
3765 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
3766 .ops = &mv88e6141_ops,
3767 },
3768
Vivien Didelotf81ec902016-05-09 13:22:58 -04003769 [MV88E6161] = {
3770 .prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
3771 .family = MV88E6XXX_FAMILY_6165,
3772 .name = "Marvell 88E6161",
3773 .num_databases = 4096,
3774 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003775 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003776 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003777 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003778 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003779 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003780 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003781 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003782 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003783 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003784 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003785 },
3786
3787 [MV88E6165] = {
3788 .prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
3789 .family = MV88E6XXX_FAMILY_6165,
3790 .name = "Marvell 88E6165",
3791 .num_databases = 4096,
3792 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003793 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003794 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003795 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003796 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003797 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003798 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003799 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003800 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003801 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003802 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003803 },
3804
3805 [MV88E6171] = {
3806 .prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
3807 .family = MV88E6XXX_FAMILY_6351,
3808 .name = "Marvell 88E6171",
3809 .num_databases = 4096,
3810 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003811 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003812 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003813 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003814 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003815 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003816 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003817 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003818 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003819 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003820 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003821 },
3822
3823 [MV88E6172] = {
3824 .prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
3825 .family = MV88E6XXX_FAMILY_6352,
3826 .name = "Marvell 88E6172",
3827 .num_databases = 4096,
3828 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003829 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003830 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003831 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003832 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003833 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003834 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003835 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003836 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003837 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003838 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003839 },
3840
3841 [MV88E6175] = {
3842 .prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
3843 .family = MV88E6XXX_FAMILY_6351,
3844 .name = "Marvell 88E6175",
3845 .num_databases = 4096,
3846 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003847 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003848 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003849 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003850 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003851 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003852 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003853 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003854 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003855 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003856 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003857 },
3858
3859 [MV88E6176] = {
3860 .prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
3861 .family = MV88E6XXX_FAMILY_6352,
3862 .name = "Marvell 88E6176",
3863 .num_databases = 4096,
3864 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003865 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003866 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003867 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003868 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003869 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003870 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003871 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003872 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003873 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003874 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003875 },
3876
3877 [MV88E6185] = {
3878 .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
3879 .family = MV88E6XXX_FAMILY_6185,
3880 .name = "Marvell 88E6185",
3881 .num_databases = 256,
3882 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003883 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003884 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003885 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003886 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003887 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003888 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003889 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003890 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003891 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003892 },
3893
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003894 [MV88E6190] = {
3895 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
3896 .family = MV88E6XXX_FAMILY_6390,
3897 .name = "Marvell 88E6190",
3898 .num_databases = 4096,
3899 .num_ports = 11, /* 10 + Z80 */
3900 .port_base_addr = 0x0,
3901 .global1_addr = 0x1b,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003902 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003903 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003904 .g1_irqs = 9,
Vivien Didelotf3645652017-03-30 17:37:07 -04003905 .pvt = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05003906 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003907 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3908 .ops = &mv88e6190_ops,
3909 },
3910
3911 [MV88E6190X] = {
3912 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
3913 .family = MV88E6XXX_FAMILY_6390,
3914 .name = "Marvell 88E6190X",
3915 .num_databases = 4096,
3916 .num_ports = 11, /* 10 + Z80 */
3917 .port_base_addr = 0x0,
3918 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003919 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003920 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003921 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003922 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003923 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003924 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3925 .ops = &mv88e6190x_ops,
3926 },
3927
3928 [MV88E6191] = {
3929 .prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
3930 .family = MV88E6XXX_FAMILY_6390,
3931 .name = "Marvell 88E6191",
3932 .num_databases = 4096,
3933 .num_ports = 11, /* 10 + Z80 */
3934 .port_base_addr = 0x0,
3935 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003936 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003937 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003938 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003939 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003940 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003941 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04003942 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003943 },
3944
Vivien Didelotf81ec902016-05-09 13:22:58 -04003945 [MV88E6240] = {
3946 .prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
3947 .family = MV88E6XXX_FAMILY_6352,
3948 .name = "Marvell 88E6240",
3949 .num_databases = 4096,
3950 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003951 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003952 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003953 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003954 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003955 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003956 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003957 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003958 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003959 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003960 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003961 },
3962
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003963 [MV88E6290] = {
3964 .prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
3965 .family = MV88E6XXX_FAMILY_6390,
3966 .name = "Marvell 88E6290",
3967 .num_databases = 4096,
3968 .num_ports = 11, /* 10 + Z80 */
3969 .port_base_addr = 0x0,
3970 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003971 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003972 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003973 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003974 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003975 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003976 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3977 .ops = &mv88e6290_ops,
3978 },
3979
Vivien Didelotf81ec902016-05-09 13:22:58 -04003980 [MV88E6320] = {
3981 .prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
3982 .family = MV88E6XXX_FAMILY_6320,
3983 .name = "Marvell 88E6320",
3984 .num_databases = 4096,
3985 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003986 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003987 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003988 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003989 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003990 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003991 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003992 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003993 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003994 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003995 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003996 },
3997
3998 [MV88E6321] = {
3999 .prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
4000 .family = MV88E6XXX_FAMILY_6320,
4001 .name = "Marvell 88E6321",
4002 .num_databases = 4096,
4003 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004004 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004005 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004006 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004007 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004008 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05004009 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004010 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004011 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004012 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004013 },
4014
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004015 [MV88E6341] = {
4016 .prod_num = PORT_SWITCH_ID_PROD_NUM_6341,
4017 .family = MV88E6XXX_FAMILY_6341,
4018 .name = "Marvell 88E6341",
4019 .num_databases = 4096,
4020 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004021 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004022 .port_base_addr = 0x10,
4023 .global1_addr = 0x1b,
4024 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05004025 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004026 .pvt = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01004027 .tag_protocol = DSA_TAG_PROTO_EDSA,
4028 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
4029 .ops = &mv88e6341_ops,
4030 },
4031
Vivien Didelotf81ec902016-05-09 13:22:58 -04004032 [MV88E6350] = {
4033 .prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
4034 .family = MV88E6XXX_FAMILY_6351,
4035 .name = "Marvell 88E6350",
4036 .num_databases = 4096,
4037 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004038 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004039 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004040 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004041 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004042 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004043 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004044 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004045 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004046 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004047 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004048 },
4049
4050 [MV88E6351] = {
4051 .prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
4052 .family = MV88E6XXX_FAMILY_6351,
4053 .name = "Marvell 88E6351",
4054 .num_databases = 4096,
4055 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004056 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004057 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004058 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004059 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004060 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004061 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004062 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004063 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004064 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004065 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004066 },
4067
4068 [MV88E6352] = {
4069 .prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
4070 .family = MV88E6XXX_FAMILY_6352,
4071 .name = "Marvell 88E6352",
4072 .num_databases = 4096,
4073 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004074 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004075 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004076 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004077 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004078 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004079 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004080 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004081 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004082 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004083 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004084 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004085 [MV88E6390] = {
4086 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
4087 .family = MV88E6XXX_FAMILY_6390,
4088 .name = "Marvell 88E6390",
4089 .num_databases = 4096,
4090 .num_ports = 11, /* 10 + Z80 */
4091 .port_base_addr = 0x0,
4092 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004093 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004094 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004095 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004096 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004097 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004098 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4099 .ops = &mv88e6390_ops,
4100 },
4101 [MV88E6390X] = {
4102 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
4103 .family = MV88E6XXX_FAMILY_6390,
4104 .name = "Marvell 88E6390X",
4105 .num_databases = 4096,
4106 .num_ports = 11, /* 10 + Z80 */
4107 .port_base_addr = 0x0,
4108 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004109 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004110 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004111 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004112 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004113 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004114 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4115 .ops = &mv88e6390x_ops,
4116 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04004117};
4118
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004119static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04004120{
Vivien Didelota439c062016-04-17 13:23:58 -04004121 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04004122
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004123 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
4124 if (mv88e6xxx_table[i].prod_num == prod_num)
4125 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04004126
Vivien Didelotb9b37712015-10-30 19:39:48 -04004127 return NULL;
4128}
4129
Vivien Didelotfad09c72016-06-21 12:28:20 -04004130static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004131{
4132 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004133 unsigned int prod_num, rev;
4134 u16 id;
4135 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004136
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004137 mutex_lock(&chip->reg_lock);
4138 err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
4139 mutex_unlock(&chip->reg_lock);
4140 if (err)
4141 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004142
4143 prod_num = (id & 0xfff0) >> 4;
4144 rev = id & 0x000f;
4145
4146 info = mv88e6xxx_lookup_info(prod_num);
4147 if (!info)
4148 return -ENODEV;
4149
Vivien Didelotcaac8542016-06-20 13:14:09 -04004150 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004151 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004152
Vivien Didelotca070c12016-09-02 14:45:34 -04004153 err = mv88e6xxx_g2_require(chip);
4154 if (err)
4155 return err;
4156
Vivien Didelotfad09c72016-06-21 12:28:20 -04004157 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
4158 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004159
4160 return 0;
4161}
4162
Vivien Didelotfad09c72016-06-21 12:28:20 -04004163static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04004164{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004165 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004166
Vivien Didelotfad09c72016-06-21 12:28:20 -04004167 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
4168 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004169 return NULL;
4170
Vivien Didelotfad09c72016-06-21 12:28:20 -04004171 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04004172
Vivien Didelotfad09c72016-06-21 12:28:20 -04004173 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004174 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelot469d7292016-06-20 13:14:06 -04004175
Vivien Didelotfad09c72016-06-21 12:28:20 -04004176 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004177}
4178
Vivien Didelote57e5e72016-08-15 17:19:00 -04004179static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
4180{
Vivien Didelota199d8b2016-12-05 17:30:28 -05004181 if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
Vivien Didelote57e5e72016-08-15 17:19:00 -04004182 mv88e6xxx_ppu_state_init(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04004183}
4184
Andrew Lunn930188c2016-08-22 16:01:03 +02004185static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
4186{
Vivien Didelota199d8b2016-12-05 17:30:28 -05004187 if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
Andrew Lunn930188c2016-08-22 16:01:03 +02004188 mv88e6xxx_ppu_state_destroy(chip);
Andrew Lunn930188c2016-08-22 16:01:03 +02004189}
4190
Vivien Didelotfad09c72016-06-21 12:28:20 -04004191static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004192 struct mii_bus *bus, int sw_addr)
4193{
Vivien Didelot914b32f2016-06-20 13:14:11 -04004194 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04004195 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelota0ffff22016-08-15 17:18:58 -04004196 else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004197 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04004198 else
4199 return -EINVAL;
4200
Vivien Didelotfad09c72016-06-21 12:28:20 -04004201 chip->bus = bus;
4202 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004203
4204 return 0;
4205}
4206
Andrew Lunn7b314362016-08-22 16:01:01 +02004207static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
4208{
Vivien Didelot04bed142016-08-31 18:06:13 -04004209 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02004210
Andrew Lunn443d5a12016-12-03 04:35:18 +01004211 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02004212}
4213
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004214static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
4215 struct device *host_dev, int sw_addr,
4216 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02004217{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004218 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04004219 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02004220 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02004221
Vivien Didelota439c062016-04-17 13:23:58 -04004222 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02004223 if (!bus)
4224 return NULL;
4225
Vivien Didelotfad09c72016-06-21 12:28:20 -04004226 chip = mv88e6xxx_alloc_chip(dsa_dev);
4227 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004228 return NULL;
4229
Vivien Didelotcaac8542016-06-20 13:14:09 -04004230 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004231 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04004232
Vivien Didelotfad09c72016-06-21 12:28:20 -04004233 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004234 if (err)
4235 goto free;
4236
Vivien Didelotfad09c72016-06-21 12:28:20 -04004237 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004238 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04004239 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04004240
Andrew Lunndc30c352016-10-16 19:56:49 +02004241 mutex_lock(&chip->reg_lock);
4242 err = mv88e6xxx_switch_reset(chip);
4243 mutex_unlock(&chip->reg_lock);
4244 if (err)
4245 goto free;
4246
Vivien Didelote57e5e72016-08-15 17:19:00 -04004247 mv88e6xxx_phy_init(chip);
4248
Andrew Lunna3c53be52017-01-24 14:53:50 +01004249 err = mv88e6xxx_mdios_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02004250 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04004251 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02004252
Vivien Didelotfad09c72016-06-21 12:28:20 -04004253 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04004254
Vivien Didelotfad09c72016-06-21 12:28:20 -04004255 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04004256free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04004257 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04004258
4259 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02004260}
4261
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004262static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
4263 const struct switchdev_obj_port_mdb *mdb,
4264 struct switchdev_trans *trans)
4265{
4266 /* We don't need any dynamic resource from the kernel (yet),
4267 * so skip the prepare phase.
4268 */
4269
4270 return 0;
4271}
4272
4273static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
4274 const struct switchdev_obj_port_mdb *mdb,
4275 struct switchdev_trans *trans)
4276{
Vivien Didelot04bed142016-08-31 18:06:13 -04004277 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004278
4279 mutex_lock(&chip->reg_lock);
4280 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4281 GLOBAL_ATU_DATA_STATE_MC_STATIC))
4282 netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
4283 mutex_unlock(&chip->reg_lock);
4284}
4285
4286static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
4287 const struct switchdev_obj_port_mdb *mdb)
4288{
Vivien Didelot04bed142016-08-31 18:06:13 -04004289 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004290 int err;
4291
4292 mutex_lock(&chip->reg_lock);
4293 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4294 GLOBAL_ATU_DATA_STATE_UNUSED);
4295 mutex_unlock(&chip->reg_lock);
4296
4297 return err;
4298}
4299
4300static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
4301 struct switchdev_obj_port_mdb *mdb,
4302 int (*cb)(struct switchdev_obj *obj))
4303{
Vivien Didelot04bed142016-08-31 18:06:13 -04004304 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004305 int err;
4306
4307 mutex_lock(&chip->reg_lock);
4308 err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
4309 mutex_unlock(&chip->reg_lock);
4310
4311 return err;
4312}
4313
Florian Fainellia82f67a2017-01-08 14:52:08 -08004314static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004315 .probe = mv88e6xxx_drv_probe,
Andrew Lunn7b314362016-08-22 16:01:01 +02004316 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004317 .setup = mv88e6xxx_setup,
4318 .set_addr = mv88e6xxx_set_addr,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004319 .adjust_link = mv88e6xxx_adjust_link,
4320 .get_strings = mv88e6xxx_get_strings,
4321 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
4322 .get_sset_count = mv88e6xxx_get_sset_count,
4323 .set_eee = mv88e6xxx_set_eee,
4324 .get_eee = mv88e6xxx_get_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004325 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004326 .get_eeprom = mv88e6xxx_get_eeprom,
4327 .set_eeprom = mv88e6xxx_set_eeprom,
4328 .get_regs_len = mv88e6xxx_get_regs_len,
4329 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04004330 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004331 .port_bridge_join = mv88e6xxx_port_bridge_join,
4332 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
4333 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04004334 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004335 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
4336 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
4337 .port_vlan_add = mv88e6xxx_port_vlan_add,
4338 .port_vlan_del = mv88e6xxx_port_vlan_del,
4339 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
4340 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
4341 .port_fdb_add = mv88e6xxx_port_fdb_add,
4342 .port_fdb_del = mv88e6xxx_port_fdb_del,
4343 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004344 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
4345 .port_mdb_add = mv88e6xxx_port_mdb_add,
4346 .port_mdb_del = mv88e6xxx_port_mdb_del,
4347 .port_mdb_dump = mv88e6xxx_port_mdb_dump,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04004348 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
4349 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004350};
4351
Florian Fainelliab3d4082017-01-08 14:52:07 -08004352static struct dsa_switch_driver mv88e6xxx_switch_drv = {
4353 .ops = &mv88e6xxx_switch_ops,
4354};
4355
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004356static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004357{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004358 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004359 struct dsa_switch *ds;
4360
Vivien Didelot73b12042017-03-30 17:37:10 -04004361 ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004362 if (!ds)
4363 return -ENOMEM;
4364
Vivien Didelotfad09c72016-06-21 12:28:20 -04004365 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04004366 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04004367 ds->ageing_time_min = chip->info->age_time_coeff;
4368 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004369
4370 dev_set_drvdata(dev, ds);
4371
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004372 return dsa_register_switch(ds, dev);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004373}
4374
Vivien Didelotfad09c72016-06-21 12:28:20 -04004375static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004376{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004377 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004378}
4379
Vivien Didelot57d32312016-06-20 13:13:58 -04004380static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004381{
4382 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004383 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004384 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04004385 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004386 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02004387 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004388
Vivien Didelotcaac8542016-06-20 13:14:09 -04004389 compat_info = of_device_get_match_data(dev);
4390 if (!compat_info)
4391 return -EINVAL;
4392
Vivien Didelotfad09c72016-06-21 12:28:20 -04004393 chip = mv88e6xxx_alloc_chip(dev);
4394 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004395 return -ENOMEM;
4396
Vivien Didelotfad09c72016-06-21 12:28:20 -04004397 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004398
Vivien Didelotfad09c72016-06-21 12:28:20 -04004399 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004400 if (err)
4401 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004402
Andrew Lunnb4308f02016-11-21 23:26:55 +01004403 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
4404 if (IS_ERR(chip->reset))
4405 return PTR_ERR(chip->reset);
4406
Vivien Didelotfad09c72016-06-21 12:28:20 -04004407 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004408 if (err)
4409 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004410
Vivien Didelote57e5e72016-08-15 17:19:00 -04004411 mv88e6xxx_phy_init(chip);
4412
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004413 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004414 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004415 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004416
Andrew Lunndc30c352016-10-16 19:56:49 +02004417 mutex_lock(&chip->reg_lock);
4418 err = mv88e6xxx_switch_reset(chip);
4419 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02004420 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02004421 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02004422
Andrew Lunndc30c352016-10-16 19:56:49 +02004423 chip->irq = of_irq_get(np, 0);
4424 if (chip->irq == -EPROBE_DEFER) {
4425 err = chip->irq;
4426 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02004427 }
4428
Andrew Lunndc30c352016-10-16 19:56:49 +02004429 if (chip->irq > 0) {
4430 /* Has to be performed before the MDIO bus is created,
4431 * because the PHYs will link there interrupts to these
4432 * interrupt controllers
4433 */
4434 mutex_lock(&chip->reg_lock);
4435 err = mv88e6xxx_g1_irq_setup(chip);
4436 mutex_unlock(&chip->reg_lock);
4437
4438 if (err)
4439 goto out;
4440
4441 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
4442 err = mv88e6xxx_g2_irq_setup(chip);
4443 if (err)
4444 goto out_g1_irq;
4445 }
4446 }
4447
Andrew Lunna3c53be52017-01-24 14:53:50 +01004448 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02004449 if (err)
4450 goto out_g2_irq;
4451
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004452 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004453 if (err)
4454 goto out_mdio;
4455
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004456 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02004457
4458out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01004459 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004460out_g2_irq:
Andrew Lunn467126442016-11-20 20:14:15 +01004461 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02004462 mv88e6xxx_g2_irq_free(chip);
4463out_g1_irq:
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004464 if (chip->irq > 0) {
4465 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01004466 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004467 mutex_unlock(&chip->reg_lock);
4468 }
Andrew Lunndc30c352016-10-16 19:56:49 +02004469out:
4470 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004471}
4472
4473static void mv88e6xxx_remove(struct mdio_device *mdiodev)
4474{
4475 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04004476 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004477
Andrew Lunn930188c2016-08-22 16:01:03 +02004478 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04004479 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004480 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004481
Andrew Lunn467126442016-11-20 20:14:15 +01004482 if (chip->irq > 0) {
4483 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
4484 mv88e6xxx_g2_irq_free(chip);
4485 mv88e6xxx_g1_irq_free(chip);
4486 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004487}
4488
4489static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004490 {
4491 .compatible = "marvell,mv88e6085",
4492 .data = &mv88e6xxx_table[MV88E6085],
4493 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004494 {
4495 .compatible = "marvell,mv88e6190",
4496 .data = &mv88e6xxx_table[MV88E6190],
4497 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004498 { /* sentinel */ },
4499};
4500
4501MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4502
4503static struct mdio_driver mv88e6xxx_driver = {
4504 .probe = mv88e6xxx_probe,
4505 .remove = mv88e6xxx_remove,
4506 .mdiodrv.driver = {
4507 .name = "mv88e6085",
4508 .of_match_table = mv88e6xxx_of_match,
4509 },
4510};
4511
Ben Hutchings98e67302011-11-25 14:36:19 +00004512static int __init mv88e6xxx_init(void)
4513{
Florian Fainelliab3d4082017-01-08 14:52:07 -08004514 register_switch_driver(&mv88e6xxx_switch_drv);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004515 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004516}
4517module_init(mv88e6xxx_init);
4518
4519static void __exit mv88e6xxx_cleanup(void)
4520{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004521 mdio_driver_unregister(&mv88e6xxx_driver);
Florian Fainelliab3d4082017-01-08 14:52:07 -08004522 unregister_switch_driver(&mv88e6xxx_switch_drv);
Ben Hutchings98e67302011-11-25 14:36:19 +00004523}
4524module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004525
4526MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4527MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4528MODULE_LICENSE("GPL");