blob: fedbd2c8e97a45fb2ea7f0b169ebbe04f720b090 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030036#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030037#include <linux/pm_runtime.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030038#include <linux/sizes.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020039
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030040#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020041
42#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053043#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053044#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045
46/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000047#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020048
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030049enum omap_burst_size {
50 BURST_SIZE_X2 = 0,
51 BURST_SIZE_X4 = 1,
52 BURST_SIZE_X8 = 2,
53};
54
Tomi Valkeinen80c39712009-11-12 11:41:42 +020055#define REG_GET(idx, start, end) \
56 FLD_GET(dispc_read_reg(idx), start, end)
57
58#define REG_FLD_MOD(idx, val, start, end) \
59 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
60
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053061struct dispc_features {
62 u8 sw_start;
63 u8 fp_start;
64 u8 bp_start;
65 u16 sw_max;
66 u16 vp_max;
67 u16 hp_max;
Archit Taneja33b89922012-11-14 13:50:15 +053068 u8 mgr_width_start;
69 u8 mgr_height_start;
70 u16 mgr_width_max;
71 u16 mgr_height_max;
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +030072 int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053073 const struct omap_video_timings *mgr_timings,
74 u16 width, u16 height, u16 out_width, u16 out_height,
75 enum omap_color_mode color_mode, bool *five_taps,
76 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053077 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +030078 unsigned long (*calc_core_clk) (unsigned long pclk,
Archit Taneja8ba85302012-09-26 17:00:37 +053079 u16 width, u16 height, u16 out_width, u16 out_height,
80 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030081 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030082
83 /* swap GFX & WB fifos */
84 bool gfx_fifo_workaround:1;
Tomi Valkeinencffa9472012-11-08 10:01:33 +020085
86 /* no DISPC_IRQ_FRAMEDONETV on this SoC */
87 bool no_framedone_tv:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053088};
89
Tomi Valkeinen42a69612012-08-22 16:56:57 +030090#define DISPC_MAX_NR_FIFOS 5
91
Tomi Valkeinen80c39712009-11-12 11:41:42 +020092static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +000093 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +020094 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030095
96 int ctx_loss_cnt;
97
archit tanejaaffe3602011-02-23 08:41:03 +000098 int irq;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030099 struct clk *dss_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200100
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300101 u32 fifo_size[DISPC_MAX_NR_FIFOS];
102 /* maps which plane is using a fifo. fifo-id -> plane-id */
103 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200104
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300105 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200106 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200107
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530108 const struct dispc_features *feat;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200109} dispc;
110
Amber Jain0d66cbb2011-05-19 19:47:54 +0530111enum omap_color_component {
112 /* used for all color formats for OMAP3 and earlier
113 * and for RGB and Y color component on OMAP4
114 */
115 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
116 /* used for UV component for
117 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
118 * color formats on OMAP4
119 */
120 DISPC_COLOR_COMPONENT_UV = 1 << 1,
121};
122
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530123enum mgr_reg_fields {
124 DISPC_MGR_FLD_ENABLE,
125 DISPC_MGR_FLD_STNTFT,
126 DISPC_MGR_FLD_GO,
127 DISPC_MGR_FLD_TFTDATALINES,
128 DISPC_MGR_FLD_STALLMODE,
129 DISPC_MGR_FLD_TCKENABLE,
130 DISPC_MGR_FLD_TCKSELECTION,
131 DISPC_MGR_FLD_CPR,
132 DISPC_MGR_FLD_FIFOHANDCHECK,
133 /* used to maintain a count of the above fields */
134 DISPC_MGR_FLD_NUM,
135};
136
137static const struct {
138 const char *name;
139 u32 vsync_irq;
140 u32 framedone_irq;
141 u32 sync_lost_irq;
142 struct reg_field reg_desc[DISPC_MGR_FLD_NUM];
143} mgr_desc[] = {
144 [OMAP_DSS_CHANNEL_LCD] = {
145 .name = "LCD",
146 .vsync_irq = DISPC_IRQ_VSYNC,
147 .framedone_irq = DISPC_IRQ_FRAMEDONE,
148 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
149 .reg_desc = {
150 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
151 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
152 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
153 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
154 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
155 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
156 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
157 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
158 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
159 },
160 },
161 [OMAP_DSS_CHANNEL_DIGIT] = {
162 .name = "DIGIT",
163 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200164 .framedone_irq = DISPC_IRQ_FRAMEDONETV,
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530165 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
166 .reg_desc = {
167 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
168 [DISPC_MGR_FLD_STNTFT] = { },
169 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
170 [DISPC_MGR_FLD_TFTDATALINES] = { },
171 [DISPC_MGR_FLD_STALLMODE] = { },
172 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
173 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
174 [DISPC_MGR_FLD_CPR] = { },
175 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
176 },
177 },
178 [OMAP_DSS_CHANNEL_LCD2] = {
179 .name = "LCD2",
180 .vsync_irq = DISPC_IRQ_VSYNC2,
181 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
182 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
183 .reg_desc = {
184 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
185 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
186 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
187 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
188 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
189 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
190 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
191 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
192 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
193 },
194 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530195 [OMAP_DSS_CHANNEL_LCD3] = {
196 .name = "LCD3",
197 .vsync_irq = DISPC_IRQ_VSYNC3,
198 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
199 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
200 .reg_desc = {
201 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
202 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
203 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
204 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
205 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
206 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
207 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
208 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
209 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
210 },
211 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530212};
213
Archit Taneja6e5264b2012-09-11 12:04:47 +0530214struct color_conv_coef {
215 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
216 int full_range;
217};
218
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530219static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
220static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200221
Archit Taneja55978cc2011-05-06 11:45:51 +0530222static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200223{
Archit Taneja55978cc2011-05-06 11:45:51 +0530224 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200225}
226
Archit Taneja55978cc2011-05-06 11:45:51 +0530227static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200228{
Archit Taneja55978cc2011-05-06 11:45:51 +0530229 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200230}
231
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530232static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
233{
234 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
235 return REG_GET(rfld.reg, rfld.high, rfld.low);
236}
237
238static void mgr_fld_write(enum omap_channel channel,
239 enum mgr_reg_fields regfld, int val) {
240 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
241 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
242}
243
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200244#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530245 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200246#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530247 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200248
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300249static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200250{
Archit Tanejac6104b82011-08-05 19:06:02 +0530251 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200252
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300253 DSSDBG("dispc_save_context\n");
254
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200255 SR(IRQENABLE);
256 SR(CONTROL);
257 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200258 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530259 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
260 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300261 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000262 if (dss_has_feature(FEAT_MGR_LCD2)) {
263 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000264 SR(CONFIG2);
265 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530266 if (dss_has_feature(FEAT_MGR_LCD3)) {
267 SR(CONTROL3);
268 SR(CONFIG3);
269 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200270
Archit Tanejac6104b82011-08-05 19:06:02 +0530271 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
272 SR(DEFAULT_COLOR(i));
273 SR(TRANS_COLOR(i));
274 SR(SIZE_MGR(i));
275 if (i == OMAP_DSS_CHANNEL_DIGIT)
276 continue;
277 SR(TIMING_H(i));
278 SR(TIMING_V(i));
279 SR(POL_FREQ(i));
280 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200281
Archit Tanejac6104b82011-08-05 19:06:02 +0530282 SR(DATA_CYCLE1(i));
283 SR(DATA_CYCLE2(i));
284 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200285
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300286 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530287 SR(CPR_COEF_R(i));
288 SR(CPR_COEF_G(i));
289 SR(CPR_COEF_B(i));
290 }
291 }
292
293 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
294 SR(OVL_BA0(i));
295 SR(OVL_BA1(i));
296 SR(OVL_POSITION(i));
297 SR(OVL_SIZE(i));
298 SR(OVL_ATTRIBUTES(i));
299 SR(OVL_FIFO_THRESHOLD(i));
300 SR(OVL_ROW_INC(i));
301 SR(OVL_PIXEL_INC(i));
302 if (dss_has_feature(FEAT_PRELOAD))
303 SR(OVL_PRELOAD(i));
304 if (i == OMAP_DSS_GFX) {
305 SR(OVL_WINDOW_SKIP(i));
306 SR(OVL_TABLE_BA(i));
307 continue;
308 }
309 SR(OVL_FIR(i));
310 SR(OVL_PICTURE_SIZE(i));
311 SR(OVL_ACCU0(i));
312 SR(OVL_ACCU1(i));
313
314 for (j = 0; j < 8; j++)
315 SR(OVL_FIR_COEF_H(i, j));
316
317 for (j = 0; j < 8; j++)
318 SR(OVL_FIR_COEF_HV(i, j));
319
320 for (j = 0; j < 5; j++)
321 SR(OVL_CONV_COEF(i, j));
322
323 if (dss_has_feature(FEAT_FIR_COEF_V)) {
324 for (j = 0; j < 8; j++)
325 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300326 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000327
Archit Tanejac6104b82011-08-05 19:06:02 +0530328 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
329 SR(OVL_BA0_UV(i));
330 SR(OVL_BA1_UV(i));
331 SR(OVL_FIR2(i));
332 SR(OVL_ACCU2_0(i));
333 SR(OVL_ACCU2_1(i));
334
335 for (j = 0; j < 8; j++)
336 SR(OVL_FIR_COEF_H2(i, j));
337
338 for (j = 0; j < 8; j++)
339 SR(OVL_FIR_COEF_HV2(i, j));
340
341 for (j = 0; j < 8; j++)
342 SR(OVL_FIR_COEF_V2(i, j));
343 }
344 if (dss_has_feature(FEAT_ATTR2))
345 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000346 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200347
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600348 if (dss_has_feature(FEAT_CORE_CLK_DIV))
349 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300350
Archit Tanejabdb736a2012-11-28 17:01:39 +0530351 dispc.ctx_loss_cnt = dss_get_ctx_loss_count();
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300352 dispc.ctx_valid = true;
353
354 DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200355}
356
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300357static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200358{
Archit Tanejac6104b82011-08-05 19:06:02 +0530359 int i, j, ctx;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300360
361 DSSDBG("dispc_restore_context\n");
362
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300363 if (!dispc.ctx_valid)
364 return;
365
Archit Tanejabdb736a2012-11-28 17:01:39 +0530366 ctx = dss_get_ctx_loss_count();
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300367
368 if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
369 return;
370
371 DSSDBG("ctx_loss_count: saved %d, current %d\n",
372 dispc.ctx_loss_cnt, ctx);
373
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200374 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200375 /*RR(CONTROL);*/
376 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200377 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530378 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
379 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300380 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530381 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000382 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530383 if (dss_has_feature(FEAT_MGR_LCD3))
384 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200385
Archit Tanejac6104b82011-08-05 19:06:02 +0530386 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
387 RR(DEFAULT_COLOR(i));
388 RR(TRANS_COLOR(i));
389 RR(SIZE_MGR(i));
390 if (i == OMAP_DSS_CHANNEL_DIGIT)
391 continue;
392 RR(TIMING_H(i));
393 RR(TIMING_V(i));
394 RR(POL_FREQ(i));
395 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530396
Archit Tanejac6104b82011-08-05 19:06:02 +0530397 RR(DATA_CYCLE1(i));
398 RR(DATA_CYCLE2(i));
399 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000400
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300401 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530402 RR(CPR_COEF_R(i));
403 RR(CPR_COEF_G(i));
404 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300405 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000406 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200407
Archit Tanejac6104b82011-08-05 19:06:02 +0530408 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
409 RR(OVL_BA0(i));
410 RR(OVL_BA1(i));
411 RR(OVL_POSITION(i));
412 RR(OVL_SIZE(i));
413 RR(OVL_ATTRIBUTES(i));
414 RR(OVL_FIFO_THRESHOLD(i));
415 RR(OVL_ROW_INC(i));
416 RR(OVL_PIXEL_INC(i));
417 if (dss_has_feature(FEAT_PRELOAD))
418 RR(OVL_PRELOAD(i));
419 if (i == OMAP_DSS_GFX) {
420 RR(OVL_WINDOW_SKIP(i));
421 RR(OVL_TABLE_BA(i));
422 continue;
423 }
424 RR(OVL_FIR(i));
425 RR(OVL_PICTURE_SIZE(i));
426 RR(OVL_ACCU0(i));
427 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200428
Archit Tanejac6104b82011-08-05 19:06:02 +0530429 for (j = 0; j < 8; j++)
430 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200431
Archit Tanejac6104b82011-08-05 19:06:02 +0530432 for (j = 0; j < 8; j++)
433 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200434
Archit Tanejac6104b82011-08-05 19:06:02 +0530435 for (j = 0; j < 5; j++)
436 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200437
Archit Tanejac6104b82011-08-05 19:06:02 +0530438 if (dss_has_feature(FEAT_FIR_COEF_V)) {
439 for (j = 0; j < 8; j++)
440 RR(OVL_FIR_COEF_V(i, j));
441 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200442
Archit Tanejac6104b82011-08-05 19:06:02 +0530443 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
444 RR(OVL_BA0_UV(i));
445 RR(OVL_BA1_UV(i));
446 RR(OVL_FIR2(i));
447 RR(OVL_ACCU2_0(i));
448 RR(OVL_ACCU2_1(i));
449
450 for (j = 0; j < 8; j++)
451 RR(OVL_FIR_COEF_H2(i, j));
452
453 for (j = 0; j < 8; j++)
454 RR(OVL_FIR_COEF_HV2(i, j));
455
456 for (j = 0; j < 8; j++)
457 RR(OVL_FIR_COEF_V2(i, j));
458 }
459 if (dss_has_feature(FEAT_ATTR2))
460 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300461 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200462
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600463 if (dss_has_feature(FEAT_CORE_CLK_DIV))
464 RR(DIVISOR);
465
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200466 /* enable last, because LCD & DIGIT enable are here */
467 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000468 if (dss_has_feature(FEAT_MGR_LCD2))
469 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530470 if (dss_has_feature(FEAT_MGR_LCD3))
471 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200472 /* clear spurious SYNC_LOST_DIGIT interrupts */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300473 dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200474
475 /*
476 * enable last so IRQs won't trigger before
477 * the context is fully restored
478 */
479 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300480
481 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200482}
483
484#undef SR
485#undef RR
486
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300487int dispc_runtime_get(void)
488{
489 int r;
490
491 DSSDBG("dispc_runtime_get\n");
492
493 r = pm_runtime_get_sync(&dispc.pdev->dev);
494 WARN_ON(r < 0);
495 return r < 0 ? r : 0;
496}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200497EXPORT_SYMBOL(dispc_runtime_get);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300498
499void dispc_runtime_put(void)
500{
501 int r;
502
503 DSSDBG("dispc_runtime_put\n");
504
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200505 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300506 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300507}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200508EXPORT_SYMBOL(dispc_runtime_put);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300509
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200510u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
511{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530512 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200513}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200514EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200515
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200516u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
517{
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200518 if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
519 return 0;
520
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530521 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200522}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200523EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200524
Tomi Valkeinencb699202012-10-17 10:38:52 +0300525u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
526{
527 return mgr_desc[channel].sync_lost_irq;
528}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200529EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
Tomi Valkeinencb699202012-10-17 10:38:52 +0300530
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530531u32 dispc_wb_get_framedone_irq(void)
532{
533 return DISPC_IRQ_FRAMEDONEWB;
534}
535
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300536bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200537{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530538 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200539}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200540EXPORT_SYMBOL(dispc_mgr_go_busy);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200541
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300542void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200543{
Tomi Valkeinen3c91ee82012-10-19 15:06:07 +0300544 WARN_ON(dispc_mgr_is_enabled(channel) == false);
545 WARN_ON(dispc_mgr_go_busy(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200546
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530547 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200548
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530549 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200550}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200551EXPORT_SYMBOL(dispc_mgr_go);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200552
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530553bool dispc_wb_go_busy(void)
554{
555 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
556}
557
558void dispc_wb_go(void)
559{
560 enum omap_plane plane = OMAP_DSS_WB;
561 bool enable, go;
562
563 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
564
565 if (!enable)
566 return;
567
568 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
569 if (go) {
570 DSSERR("GO bit not down for WB\n");
571 return;
572 }
573
574 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
575}
576
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300577static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200578{
Archit Taneja9b372c22011-05-06 11:45:49 +0530579 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200580}
581
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300582static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200583{
Archit Taneja9b372c22011-05-06 11:45:49 +0530584 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200585}
586
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300587static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200588{
Archit Taneja9b372c22011-05-06 11:45:49 +0530589 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200590}
591
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300592static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530593{
594 BUG_ON(plane == OMAP_DSS_GFX);
595
596 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
597}
598
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300599static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
600 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530601{
602 BUG_ON(plane == OMAP_DSS_GFX);
603
604 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
605}
606
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300607static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530608{
609 BUG_ON(plane == OMAP_DSS_GFX);
610
611 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
612}
613
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530614static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
615 int fir_vinc, int five_taps,
616 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200617{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530618 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200619 int i;
620
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530621 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
622 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200623
624 for (i = 0; i < 8; i++) {
625 u32 h, hv;
626
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530627 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
628 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
629 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
630 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
631 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
632 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
633 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
634 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200635
Amber Jain0d66cbb2011-05-19 19:47:54 +0530636 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300637 dispc_ovl_write_firh_reg(plane, i, h);
638 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530639 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300640 dispc_ovl_write_firh2_reg(plane, i, h);
641 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530642 }
643
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200644 }
645
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200646 if (five_taps) {
647 for (i = 0; i < 8; i++) {
648 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530649 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
650 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530651 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300652 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530653 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300654 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200655 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200656 }
657}
658
Archit Taneja6e5264b2012-09-11 12:04:47 +0530659
660static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
661 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200662{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200663#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
664
Archit Taneja6e5264b2012-09-11 12:04:47 +0530665 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
666 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
667 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
668 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
669 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200670
Archit Taneja6e5264b2012-09-11 12:04:47 +0530671 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200672
673#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200674}
675
Archit Taneja6e5264b2012-09-11 12:04:47 +0530676static void dispc_setup_color_conv_coef(void)
677{
678 int i;
679 int num_ovl = dss_feat_get_num_ovls();
680 int num_wb = dss_feat_get_num_wbs();
681 const struct color_conv_coef ctbl_bt601_5_ovl = {
682 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
683 };
684 const struct color_conv_coef ctbl_bt601_5_wb = {
685 66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
686 };
687
688 for (i = 1; i < num_ovl; i++)
689 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
690
691 for (; i < num_wb; i++)
692 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_wb);
693}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200694
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300695static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200696{
Archit Taneja9b372c22011-05-06 11:45:49 +0530697 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200698}
699
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300700static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200701{
Archit Taneja9b372c22011-05-06 11:45:49 +0530702 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200703}
704
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300705static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530706{
707 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
708}
709
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300710static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530711{
712 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
713}
714
Archit Tanejad79db852012-09-22 12:30:17 +0530715static void dispc_ovl_set_pos(enum omap_plane plane,
716 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200717{
Archit Tanejad79db852012-09-22 12:30:17 +0530718 u32 val;
719
720 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
721 return;
722
723 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530724
725 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200726}
727
Archit Taneja78b687f2012-09-21 14:51:49 +0530728static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
729 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200730{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200731 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530732
Archit Taneja36d87d92012-07-28 22:59:03 +0530733 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530734 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
735 else
736 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200737}
738
Archit Taneja78b687f2012-09-21 14:51:49 +0530739static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
740 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200741{
742 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200743
744 BUG_ON(plane == OMAP_DSS_GFX);
745
746 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530747
Archit Taneja36d87d92012-07-28 22:59:03 +0530748 if (plane == OMAP_DSS_WB)
749 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
750 else
751 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200752}
753
Archit Taneja5b54ed32012-09-26 16:55:27 +0530754static void dispc_ovl_set_zorder(enum omap_plane plane,
755 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530756{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530757 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530758 return;
759
760 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
761}
762
763static void dispc_ovl_enable_zorder_planes(void)
764{
765 int i;
766
767 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
768 return;
769
770 for (i = 0; i < dss_feat_get_num_ovls(); i++)
771 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
772}
773
Archit Taneja5b54ed32012-09-26 16:55:27 +0530774static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
775 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100776{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530777 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100778 return;
779
Archit Taneja9b372c22011-05-06 11:45:49 +0530780 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100781}
782
Archit Taneja5b54ed32012-09-26 16:55:27 +0530783static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
784 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200785{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530786 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300787 int shift;
788
Archit Taneja5b54ed32012-09-26 16:55:27 +0530789 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100790 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530791
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300792 shift = shifts[plane];
793 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200794}
795
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300796static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200797{
Archit Taneja9b372c22011-05-06 11:45:49 +0530798 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200799}
800
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300801static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200802{
Archit Taneja9b372c22011-05-06 11:45:49 +0530803 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200804}
805
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300806static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200807 enum omap_color_mode color_mode)
808{
809 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530810 if (plane != OMAP_DSS_GFX) {
811 switch (color_mode) {
812 case OMAP_DSS_COLOR_NV12:
813 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530814 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530815 m = 0x1; break;
816 case OMAP_DSS_COLOR_RGBA16:
817 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530818 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530819 m = 0x4; break;
820 case OMAP_DSS_COLOR_ARGB16:
821 m = 0x5; break;
822 case OMAP_DSS_COLOR_RGB16:
823 m = 0x6; break;
824 case OMAP_DSS_COLOR_ARGB16_1555:
825 m = 0x7; break;
826 case OMAP_DSS_COLOR_RGB24U:
827 m = 0x8; break;
828 case OMAP_DSS_COLOR_RGB24P:
829 m = 0x9; break;
830 case OMAP_DSS_COLOR_YUV2:
831 m = 0xa; break;
832 case OMAP_DSS_COLOR_UYVY:
833 m = 0xb; break;
834 case OMAP_DSS_COLOR_ARGB32:
835 m = 0xc; break;
836 case OMAP_DSS_COLOR_RGBA32:
837 m = 0xd; break;
838 case OMAP_DSS_COLOR_RGBX32:
839 m = 0xe; break;
840 case OMAP_DSS_COLOR_XRGB16_1555:
841 m = 0xf; break;
842 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300843 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530844 }
845 } else {
846 switch (color_mode) {
847 case OMAP_DSS_COLOR_CLUT1:
848 m = 0x0; break;
849 case OMAP_DSS_COLOR_CLUT2:
850 m = 0x1; break;
851 case OMAP_DSS_COLOR_CLUT4:
852 m = 0x2; break;
853 case OMAP_DSS_COLOR_CLUT8:
854 m = 0x3; break;
855 case OMAP_DSS_COLOR_RGB12U:
856 m = 0x4; break;
857 case OMAP_DSS_COLOR_ARGB16:
858 m = 0x5; break;
859 case OMAP_DSS_COLOR_RGB16:
860 m = 0x6; break;
861 case OMAP_DSS_COLOR_ARGB16_1555:
862 m = 0x7; break;
863 case OMAP_DSS_COLOR_RGB24U:
864 m = 0x8; break;
865 case OMAP_DSS_COLOR_RGB24P:
866 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530867 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530868 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530869 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530870 m = 0xb; break;
871 case OMAP_DSS_COLOR_ARGB32:
872 m = 0xc; break;
873 case OMAP_DSS_COLOR_RGBA32:
874 m = 0xd; break;
875 case OMAP_DSS_COLOR_RGBX32:
876 m = 0xe; break;
877 case OMAP_DSS_COLOR_XRGB16_1555:
878 m = 0xf; break;
879 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300880 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530881 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200882 }
883
Archit Taneja9b372c22011-05-06 11:45:49 +0530884 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200885}
886
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530887static void dispc_ovl_configure_burst_type(enum omap_plane plane,
888 enum omap_dss_rotation_type rotation_type)
889{
890 if (dss_has_feature(FEAT_BURST_2D) == 0)
891 return;
892
893 if (rotation_type == OMAP_DSS_ROT_TILER)
894 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
895 else
896 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
897}
898
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300899void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200900{
901 int shift;
902 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000903 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200904
905 switch (plane) {
906 case OMAP_DSS_GFX:
907 shift = 8;
908 break;
909 case OMAP_DSS_VIDEO1:
910 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530911 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200912 shift = 16;
913 break;
914 default:
915 BUG();
916 return;
917 }
918
Archit Taneja9b372c22011-05-06 11:45:49 +0530919 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000920 if (dss_has_feature(FEAT_MGR_LCD2)) {
921 switch (channel) {
922 case OMAP_DSS_CHANNEL_LCD:
923 chan = 0;
924 chan2 = 0;
925 break;
926 case OMAP_DSS_CHANNEL_DIGIT:
927 chan = 1;
928 chan2 = 0;
929 break;
930 case OMAP_DSS_CHANNEL_LCD2:
931 chan = 0;
932 chan2 = 1;
933 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530934 case OMAP_DSS_CHANNEL_LCD3:
935 if (dss_has_feature(FEAT_MGR_LCD3)) {
936 chan = 0;
937 chan2 = 2;
938 } else {
939 BUG();
940 return;
941 }
942 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000943 default:
944 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300945 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000946 }
947
948 val = FLD_MOD(val, chan, shift, shift);
949 val = FLD_MOD(val, chan2, 31, 30);
950 } else {
951 val = FLD_MOD(val, channel, shift, shift);
952 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530953 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200954}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200955EXPORT_SYMBOL(dispc_ovl_set_channel_out);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200956
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200957static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
958{
959 int shift;
960 u32 val;
961 enum omap_channel channel;
962
963 switch (plane) {
964 case OMAP_DSS_GFX:
965 shift = 8;
966 break;
967 case OMAP_DSS_VIDEO1:
968 case OMAP_DSS_VIDEO2:
969 case OMAP_DSS_VIDEO3:
970 shift = 16;
971 break;
972 default:
973 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300974 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200975 }
976
977 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
978
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530979 if (dss_has_feature(FEAT_MGR_LCD3)) {
980 if (FLD_GET(val, 31, 30) == 0)
981 channel = FLD_GET(val, shift, shift);
982 else if (FLD_GET(val, 31, 30) == 1)
983 channel = OMAP_DSS_CHANNEL_LCD2;
984 else
985 channel = OMAP_DSS_CHANNEL_LCD3;
986 } else if (dss_has_feature(FEAT_MGR_LCD2)) {
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200987 if (FLD_GET(val, 31, 30) == 0)
988 channel = FLD_GET(val, shift, shift);
989 else
990 channel = OMAP_DSS_CHANNEL_LCD2;
991 } else {
992 channel = FLD_GET(val, shift, shift);
993 }
994
995 return channel;
996}
997
Archit Tanejad9ac7732012-09-22 12:38:19 +0530998void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
999{
1000 enum omap_plane plane = OMAP_DSS_WB;
1001
1002 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1003}
1004
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001005static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001006 enum omap_burst_size burst_size)
1007{
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301008 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001009 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001010
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001011 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001012 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001013}
1014
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001015static void dispc_configure_burst_sizes(void)
1016{
1017 int i;
1018 const int burst_size = BURST_SIZE_X8;
1019
1020 /* Configure burst size always to maximum size */
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001021 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001022 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001023}
1024
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001025static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001026{
1027 unsigned unit = dss_feat_get_burst_size_unit();
1028 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1029 return unit * 8;
1030}
1031
Mythri P Kd3862612011-03-11 18:02:49 +05301032void dispc_enable_gamma_table(bool enable)
1033{
1034 /*
1035 * This is partially implemented to support only disabling of
1036 * the gamma table.
1037 */
1038 if (enable) {
1039 DSSWARN("Gamma table enabling for TV not yet supported");
1040 return;
1041 }
1042
1043 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1044}
1045
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001046static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001047{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301048 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001049 return;
1050
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301051 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001052}
1053
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001054static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02001055 const struct omap_dss_cpr_coefs *coefs)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001056{
1057 u32 coef_r, coef_g, coef_b;
1058
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301059 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001060 return;
1061
1062 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1063 FLD_VAL(coefs->rb, 9, 0);
1064 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1065 FLD_VAL(coefs->gb, 9, 0);
1066 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1067 FLD_VAL(coefs->bb, 9, 0);
1068
1069 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1070 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1071 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1072}
1073
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001074static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001075{
1076 u32 val;
1077
1078 BUG_ON(plane == OMAP_DSS_GFX);
1079
Archit Taneja9b372c22011-05-06 11:45:49 +05301080 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001081 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301082 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001083}
1084
Archit Tanejad79db852012-09-22 12:30:17 +05301085static void dispc_ovl_enable_replication(enum omap_plane plane,
1086 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001087{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301088 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001089 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001090
Archit Tanejad79db852012-09-22 12:30:17 +05301091 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1092 return;
1093
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001094 shift = shifts[plane];
1095 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001096}
1097
Archit Taneja8f366162012-04-16 12:53:44 +05301098static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301099 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001100{
1101 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301102
Archit Taneja33b89922012-11-14 13:50:15 +05301103 val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
1104 FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
1105
Archit Taneja702d1442011-05-06 11:45:50 +05301106 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001107}
1108
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001109static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001110{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001111 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001112 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301113 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001114 u32 unit;
1115
1116 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001117
Archit Tanejaa0acb552010-09-15 19:20:00 +05301118 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001119
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001120 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1121 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001122 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001123 dispc.fifo_size[fifo] = size;
1124
1125 /*
1126 * By default fifos are mapped directly to overlays, fifo 0 to
1127 * ovl 0, fifo 1 to ovl 1, etc.
1128 */
1129 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001130 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001131
1132 /*
1133 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1134 * causes problems with certain use cases, like using the tiler in 2D
1135 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1136 * giving GFX plane a larger fifo. WB but should work fine with a
1137 * smaller fifo.
1138 */
1139 if (dispc.feat->gfx_fifo_workaround) {
1140 u32 v;
1141
1142 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1143
1144 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1145 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1146 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1147 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1148
1149 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1150
1151 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1152 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1153 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001154}
1155
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001156static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001157{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001158 int fifo;
1159 u32 size = 0;
1160
1161 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1162 if (dispc.fifo_assignment[fifo] == plane)
1163 size += dispc.fifo_size[fifo];
1164 }
1165
1166 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001167}
1168
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001169void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001170{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301171 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001172 u32 unit;
1173
1174 unit = dss_feat_get_buffer_size_unit();
1175
1176 WARN_ON(low % unit != 0);
1177 WARN_ON(high % unit != 0);
1178
1179 low /= unit;
1180 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301181
Archit Taneja9b372c22011-05-06 11:45:49 +05301182 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1183 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1184
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001185 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001186 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301187 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001188 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301189 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001190 hi_start, hi_end) * unit,
1191 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001192
Archit Taneja9b372c22011-05-06 11:45:49 +05301193 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301194 FLD_VAL(high, hi_start, hi_end) |
1195 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001196}
1197
1198void dispc_enable_fifomerge(bool enable)
1199{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001200 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1201 WARN_ON(enable);
1202 return;
1203 }
1204
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001205 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1206 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001207}
1208
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001209void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001210 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1211 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001212{
1213 /*
1214 * All sizes are in bytes. Both the buffer and burst are made of
1215 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1216 */
1217
1218 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001219 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1220 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001221
1222 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001223 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001224
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001225 if (use_fifomerge) {
1226 total_fifo_size = 0;
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001227 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001228 total_fifo_size += dispc_ovl_get_fifo_size(i);
1229 } else {
1230 total_fifo_size = ovl_fifo_size;
1231 }
1232
1233 /*
1234 * We use the same low threshold for both fifomerge and non-fifomerge
1235 * cases, but for fifomerge we calculate the high threshold using the
1236 * combined fifo size
1237 */
1238
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001239 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001240 *fifo_low = ovl_fifo_size - burst_size * 2;
1241 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301242 } else if (plane == OMAP_DSS_WB) {
1243 /*
1244 * Most optimal configuration for writeback is to push out data
1245 * to the interconnect the moment writeback pushes enough pixels
1246 * in the FIFO to form a burst
1247 */
1248 *fifo_low = 0;
1249 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001250 } else {
1251 *fifo_low = ovl_fifo_size - burst_size;
1252 *fifo_high = total_fifo_size - buf_unit;
1253 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001254}
1255
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001256static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301257 int hinc, int vinc,
1258 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001259{
1260 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001261
Amber Jain0d66cbb2011-05-19 19:47:54 +05301262 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1263 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301264
Amber Jain0d66cbb2011-05-19 19:47:54 +05301265 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1266 &hinc_start, &hinc_end);
1267 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1268 &vinc_start, &vinc_end);
1269 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1270 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301271
Amber Jain0d66cbb2011-05-19 19:47:54 +05301272 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1273 } else {
1274 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1275 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1276 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001277}
1278
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001279static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001280{
1281 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301282 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001283
Archit Taneja87a74842011-03-02 11:19:50 +05301284 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1285 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1286
1287 val = FLD_VAL(vaccu, vert_start, vert_end) |
1288 FLD_VAL(haccu, hor_start, hor_end);
1289
Archit Taneja9b372c22011-05-06 11:45:49 +05301290 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001291}
1292
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001293static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001294{
1295 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301296 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001297
Archit Taneja87a74842011-03-02 11:19:50 +05301298 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1299 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1300
1301 val = FLD_VAL(vaccu, vert_start, vert_end) |
1302 FLD_VAL(haccu, hor_start, hor_end);
1303
Archit Taneja9b372c22011-05-06 11:45:49 +05301304 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001305}
1306
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001307static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1308 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301309{
1310 u32 val;
1311
1312 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1313 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1314}
1315
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001316static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1317 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301318{
1319 u32 val;
1320
1321 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1322 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1323}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001324
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001325static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001326 u16 orig_width, u16 orig_height,
1327 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301328 bool five_taps, u8 rotation,
1329 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001330{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301331 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001332
Amber Jained14a3c2011-05-19 19:47:51 +05301333 fir_hinc = 1024 * orig_width / out_width;
1334 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001335
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301336 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1337 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001338 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301339}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001340
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301341static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1342 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1343 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1344{
1345 int h_accu2_0, h_accu2_1;
1346 int v_accu2_0, v_accu2_1;
1347 int chroma_hinc, chroma_vinc;
1348 int idx;
1349
1350 struct accu {
1351 s8 h0_m, h0_n;
1352 s8 h1_m, h1_n;
1353 s8 v0_m, v0_n;
1354 s8 v1_m, v1_n;
1355 };
1356
1357 const struct accu *accu_table;
1358 const struct accu *accu_val;
1359
1360 static const struct accu accu_nv12[4] = {
1361 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1362 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1363 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1364 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1365 };
1366
1367 static const struct accu accu_nv12_ilace[4] = {
1368 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1369 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1370 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1371 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1372 };
1373
1374 static const struct accu accu_yuv[4] = {
1375 { 0, 1, 0, 1, 0, 1, 0, 1 },
1376 { 0, 1, 0, 1, 0, 1, 0, 1 },
1377 { -1, 1, 0, 1, 0, 1, 0, 1 },
1378 { 0, 1, 0, 1, -1, 1, 0, 1 },
1379 };
1380
1381 switch (rotation) {
1382 case OMAP_DSS_ROT_0:
1383 idx = 0;
1384 break;
1385 case OMAP_DSS_ROT_90:
1386 idx = 1;
1387 break;
1388 case OMAP_DSS_ROT_180:
1389 idx = 2;
1390 break;
1391 case OMAP_DSS_ROT_270:
1392 idx = 3;
1393 break;
1394 default:
1395 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001396 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301397 }
1398
1399 switch (color_mode) {
1400 case OMAP_DSS_COLOR_NV12:
1401 if (ilace)
1402 accu_table = accu_nv12_ilace;
1403 else
1404 accu_table = accu_nv12;
1405 break;
1406 case OMAP_DSS_COLOR_YUV2:
1407 case OMAP_DSS_COLOR_UYVY:
1408 accu_table = accu_yuv;
1409 break;
1410 default:
1411 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001412 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301413 }
1414
1415 accu_val = &accu_table[idx];
1416
1417 chroma_hinc = 1024 * orig_width / out_width;
1418 chroma_vinc = 1024 * orig_height / out_height;
1419
1420 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1421 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1422 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1423 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1424
1425 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1426 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1427}
1428
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001429static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301430 u16 orig_width, u16 orig_height,
1431 u16 out_width, u16 out_height,
1432 bool ilace, bool five_taps,
1433 bool fieldmode, enum omap_color_mode color_mode,
1434 u8 rotation)
1435{
1436 int accu0 = 0;
1437 int accu1 = 0;
1438 u32 l;
1439
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001440 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301441 out_width, out_height, five_taps,
1442 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301443 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001444
Archit Taneja87a74842011-03-02 11:19:50 +05301445 /* RESIZEENABLE and VERTICALTAPS */
1446 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301447 l |= (orig_width != out_width) ? (1 << 5) : 0;
1448 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001449 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301450
1451 /* VRESIZECONF and HRESIZECONF */
1452 if (dss_has_feature(FEAT_RESIZECONF)) {
1453 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301454 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1455 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301456 }
1457
1458 /* LINEBUFFERSPLIT */
1459 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1460 l &= ~(0x1 << 22);
1461 l |= five_taps ? (1 << 22) : 0;
1462 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001463
Archit Taneja9b372c22011-05-06 11:45:49 +05301464 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001465
1466 /*
1467 * field 0 = even field = bottom field
1468 * field 1 = odd field = top field
1469 */
1470 if (ilace && !fieldmode) {
1471 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301472 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001473 if (accu0 >= 1024/2) {
1474 accu1 = 1024/2;
1475 accu0 -= accu1;
1476 }
1477 }
1478
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001479 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1480 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001481}
1482
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001483static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301484 u16 orig_width, u16 orig_height,
1485 u16 out_width, u16 out_height,
1486 bool ilace, bool five_taps,
1487 bool fieldmode, enum omap_color_mode color_mode,
1488 u8 rotation)
1489{
1490 int scale_x = out_width != orig_width;
1491 int scale_y = out_height != orig_height;
Archit Tanejaf92afae2012-08-24 11:11:14 +05301492 bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301493
1494 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1495 return;
1496 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1497 color_mode != OMAP_DSS_COLOR_UYVY &&
1498 color_mode != OMAP_DSS_COLOR_NV12)) {
1499 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301500 if (plane != OMAP_DSS_WB)
1501 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301502 return;
1503 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001504
1505 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1506 out_height, ilace, color_mode, rotation);
1507
Amber Jain0d66cbb2011-05-19 19:47:54 +05301508 switch (color_mode) {
1509 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301510 if (chroma_upscale) {
1511 /* UV is subsampled by 2 horizontally and vertically */
1512 orig_height >>= 1;
1513 orig_width >>= 1;
1514 } else {
1515 /* UV is downsampled by 2 horizontally and vertically */
1516 orig_height <<= 1;
1517 orig_width <<= 1;
1518 }
1519
Amber Jain0d66cbb2011-05-19 19:47:54 +05301520 break;
1521 case OMAP_DSS_COLOR_YUV2:
1522 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301523 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301524 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301525 rotation == OMAP_DSS_ROT_180) {
1526 if (chroma_upscale)
1527 /* UV is subsampled by 2 horizontally */
1528 orig_width >>= 1;
1529 else
1530 /* UV is downsampled by 2 horizontally */
1531 orig_width <<= 1;
1532 }
1533
Amber Jain0d66cbb2011-05-19 19:47:54 +05301534 /* must use FIR for YUV422 if rotated */
1535 if (rotation != OMAP_DSS_ROT_0)
1536 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301537
Amber Jain0d66cbb2011-05-19 19:47:54 +05301538 break;
1539 default:
1540 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001541 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301542 }
1543
1544 if (out_width != orig_width)
1545 scale_x = true;
1546 if (out_height != orig_height)
1547 scale_y = true;
1548
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001549 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301550 out_width, out_height, five_taps,
1551 rotation, DISPC_COLOR_COMPONENT_UV);
1552
Archit Taneja2a5561b2012-07-16 16:37:45 +05301553 if (plane != OMAP_DSS_WB)
1554 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1555 (scale_x || scale_y) ? 1 : 0, 8, 8);
1556
Amber Jain0d66cbb2011-05-19 19:47:54 +05301557 /* set H scaling */
1558 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1559 /* set V scaling */
1560 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301561}
1562
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001563static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301564 u16 orig_width, u16 orig_height,
1565 u16 out_width, u16 out_height,
1566 bool ilace, bool five_taps,
1567 bool fieldmode, enum omap_color_mode color_mode,
1568 u8 rotation)
1569{
1570 BUG_ON(plane == OMAP_DSS_GFX);
1571
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001572 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301573 orig_width, orig_height,
1574 out_width, out_height,
1575 ilace, five_taps,
1576 fieldmode, color_mode,
1577 rotation);
1578
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001579 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301580 orig_width, orig_height,
1581 out_width, out_height,
1582 ilace, five_taps,
1583 fieldmode, color_mode,
1584 rotation);
1585}
1586
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001587static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001588 bool mirroring, enum omap_color_mode color_mode)
1589{
Archit Taneja87a74842011-03-02 11:19:50 +05301590 bool row_repeat = false;
1591 int vidrot = 0;
1592
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001593 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1594 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001595
1596 if (mirroring) {
1597 switch (rotation) {
1598 case OMAP_DSS_ROT_0:
1599 vidrot = 2;
1600 break;
1601 case OMAP_DSS_ROT_90:
1602 vidrot = 1;
1603 break;
1604 case OMAP_DSS_ROT_180:
1605 vidrot = 0;
1606 break;
1607 case OMAP_DSS_ROT_270:
1608 vidrot = 3;
1609 break;
1610 }
1611 } else {
1612 switch (rotation) {
1613 case OMAP_DSS_ROT_0:
1614 vidrot = 0;
1615 break;
1616 case OMAP_DSS_ROT_90:
1617 vidrot = 1;
1618 break;
1619 case OMAP_DSS_ROT_180:
1620 vidrot = 2;
1621 break;
1622 case OMAP_DSS_ROT_270:
1623 vidrot = 3;
1624 break;
1625 }
1626 }
1627
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001628 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301629 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001630 else
Archit Taneja87a74842011-03-02 11:19:50 +05301631 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001632 }
Archit Taneja87a74842011-03-02 11:19:50 +05301633
Archit Taneja9b372c22011-05-06 11:45:49 +05301634 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301635 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301636 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1637 row_repeat ? 1 : 0, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001638}
1639
1640static int color_mode_to_bpp(enum omap_color_mode color_mode)
1641{
1642 switch (color_mode) {
1643 case OMAP_DSS_COLOR_CLUT1:
1644 return 1;
1645 case OMAP_DSS_COLOR_CLUT2:
1646 return 2;
1647 case OMAP_DSS_COLOR_CLUT4:
1648 return 4;
1649 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301650 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001651 return 8;
1652 case OMAP_DSS_COLOR_RGB12U:
1653 case OMAP_DSS_COLOR_RGB16:
1654 case OMAP_DSS_COLOR_ARGB16:
1655 case OMAP_DSS_COLOR_YUV2:
1656 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301657 case OMAP_DSS_COLOR_RGBA16:
1658 case OMAP_DSS_COLOR_RGBX16:
1659 case OMAP_DSS_COLOR_ARGB16_1555:
1660 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001661 return 16;
1662 case OMAP_DSS_COLOR_RGB24P:
1663 return 24;
1664 case OMAP_DSS_COLOR_RGB24U:
1665 case OMAP_DSS_COLOR_ARGB32:
1666 case OMAP_DSS_COLOR_RGBA32:
1667 case OMAP_DSS_COLOR_RGBX32:
1668 return 32;
1669 default:
1670 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001671 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001672 }
1673}
1674
1675static s32 pixinc(int pixels, u8 ps)
1676{
1677 if (pixels == 1)
1678 return 1;
1679 else if (pixels > 1)
1680 return 1 + (pixels - 1) * ps;
1681 else if (pixels < 0)
1682 return 1 - (-pixels + 1) * ps;
1683 else
1684 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001685 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001686}
1687
1688static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1689 u16 screen_width,
1690 u16 width, u16 height,
1691 enum omap_color_mode color_mode, bool fieldmode,
1692 unsigned int field_offset,
1693 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301694 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001695{
1696 u8 ps;
1697
1698 /* FIXME CLUT formats */
1699 switch (color_mode) {
1700 case OMAP_DSS_COLOR_CLUT1:
1701 case OMAP_DSS_COLOR_CLUT2:
1702 case OMAP_DSS_COLOR_CLUT4:
1703 case OMAP_DSS_COLOR_CLUT8:
1704 BUG();
1705 return;
1706 case OMAP_DSS_COLOR_YUV2:
1707 case OMAP_DSS_COLOR_UYVY:
1708 ps = 4;
1709 break;
1710 default:
1711 ps = color_mode_to_bpp(color_mode) / 8;
1712 break;
1713 }
1714
1715 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1716 width, height);
1717
1718 /*
1719 * field 0 = even field = bottom field
1720 * field 1 = odd field = top field
1721 */
1722 switch (rotation + mirror * 4) {
1723 case OMAP_DSS_ROT_0:
1724 case OMAP_DSS_ROT_180:
1725 /*
1726 * If the pixel format is YUV or UYVY divide the width
1727 * of the image by 2 for 0 and 180 degree rotation.
1728 */
1729 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1730 color_mode == OMAP_DSS_COLOR_UYVY)
1731 width = width >> 1;
1732 case OMAP_DSS_ROT_90:
1733 case OMAP_DSS_ROT_270:
1734 *offset1 = 0;
1735 if (field_offset)
1736 *offset0 = field_offset * screen_width * ps;
1737 else
1738 *offset0 = 0;
1739
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301740 *row_inc = pixinc(1 +
1741 (y_predecim * screen_width - x_predecim * width) +
1742 (fieldmode ? screen_width : 0), ps);
1743 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001744 break;
1745
1746 case OMAP_DSS_ROT_0 + 4:
1747 case OMAP_DSS_ROT_180 + 4:
1748 /* If the pixel format is YUV or UYVY divide the width
1749 * of the image by 2 for 0 degree and 180 degree
1750 */
1751 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1752 color_mode == OMAP_DSS_COLOR_UYVY)
1753 width = width >> 1;
1754 case OMAP_DSS_ROT_90 + 4:
1755 case OMAP_DSS_ROT_270 + 4:
1756 *offset1 = 0;
1757 if (field_offset)
1758 *offset0 = field_offset * screen_width * ps;
1759 else
1760 *offset0 = 0;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301761 *row_inc = pixinc(1 -
1762 (y_predecim * screen_width + x_predecim * width) -
1763 (fieldmode ? screen_width : 0), ps);
1764 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001765 break;
1766
1767 default:
1768 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001769 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001770 }
1771}
1772
1773static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1774 u16 screen_width,
1775 u16 width, u16 height,
1776 enum omap_color_mode color_mode, bool fieldmode,
1777 unsigned int field_offset,
1778 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301779 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001780{
1781 u8 ps;
1782 u16 fbw, fbh;
1783
1784 /* FIXME CLUT formats */
1785 switch (color_mode) {
1786 case OMAP_DSS_COLOR_CLUT1:
1787 case OMAP_DSS_COLOR_CLUT2:
1788 case OMAP_DSS_COLOR_CLUT4:
1789 case OMAP_DSS_COLOR_CLUT8:
1790 BUG();
1791 return;
1792 default:
1793 ps = color_mode_to_bpp(color_mode) / 8;
1794 break;
1795 }
1796
1797 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1798 width, height);
1799
1800 /* width & height are overlay sizes, convert to fb sizes */
1801
1802 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1803 fbw = width;
1804 fbh = height;
1805 } else {
1806 fbw = height;
1807 fbh = width;
1808 }
1809
1810 /*
1811 * field 0 = even field = bottom field
1812 * field 1 = odd field = top field
1813 */
1814 switch (rotation + mirror * 4) {
1815 case OMAP_DSS_ROT_0:
1816 *offset1 = 0;
1817 if (field_offset)
1818 *offset0 = *offset1 + field_offset * screen_width * ps;
1819 else
1820 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301821 *row_inc = pixinc(1 +
1822 (y_predecim * screen_width - fbw * x_predecim) +
1823 (fieldmode ? screen_width : 0), ps);
1824 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1825 color_mode == OMAP_DSS_COLOR_UYVY)
1826 *pix_inc = pixinc(x_predecim, 2 * ps);
1827 else
1828 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001829 break;
1830 case OMAP_DSS_ROT_90:
1831 *offset1 = screen_width * (fbh - 1) * ps;
1832 if (field_offset)
1833 *offset0 = *offset1 + field_offset * ps;
1834 else
1835 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301836 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1837 y_predecim + (fieldmode ? 1 : 0), ps);
1838 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001839 break;
1840 case OMAP_DSS_ROT_180:
1841 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1842 if (field_offset)
1843 *offset0 = *offset1 - field_offset * screen_width * ps;
1844 else
1845 *offset0 = *offset1;
1846 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301847 (y_predecim * screen_width - fbw * x_predecim) -
1848 (fieldmode ? screen_width : 0), ps);
1849 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1850 color_mode == OMAP_DSS_COLOR_UYVY)
1851 *pix_inc = pixinc(-x_predecim, 2 * ps);
1852 else
1853 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001854 break;
1855 case OMAP_DSS_ROT_270:
1856 *offset1 = (fbw - 1) * ps;
1857 if (field_offset)
1858 *offset0 = *offset1 - field_offset * ps;
1859 else
1860 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301861 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
1862 y_predecim - (fieldmode ? 1 : 0), ps);
1863 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001864 break;
1865
1866 /* mirroring */
1867 case OMAP_DSS_ROT_0 + 4:
1868 *offset1 = (fbw - 1) * ps;
1869 if (field_offset)
1870 *offset0 = *offset1 + field_offset * screen_width * ps;
1871 else
1872 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301873 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001874 (fieldmode ? screen_width : 0),
1875 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301876 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1877 color_mode == OMAP_DSS_COLOR_UYVY)
1878 *pix_inc = pixinc(-x_predecim, 2 * ps);
1879 else
1880 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001881 break;
1882
1883 case OMAP_DSS_ROT_90 + 4:
1884 *offset1 = 0;
1885 if (field_offset)
1886 *offset0 = *offset1 + field_offset * ps;
1887 else
1888 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301889 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
1890 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001891 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301892 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001893 break;
1894
1895 case OMAP_DSS_ROT_180 + 4:
1896 *offset1 = screen_width * (fbh - 1) * ps;
1897 if (field_offset)
1898 *offset0 = *offset1 - field_offset * screen_width * ps;
1899 else
1900 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301901 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001902 (fieldmode ? screen_width : 0),
1903 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301904 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1905 color_mode == OMAP_DSS_COLOR_UYVY)
1906 *pix_inc = pixinc(x_predecim, 2 * ps);
1907 else
1908 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001909 break;
1910
1911 case OMAP_DSS_ROT_270 + 4:
1912 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1913 if (field_offset)
1914 *offset0 = *offset1 - field_offset * ps;
1915 else
1916 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301917 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
1918 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001919 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301920 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001921 break;
1922
1923 default:
1924 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001925 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001926 }
1927}
1928
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301929static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
1930 enum omap_color_mode color_mode, bool fieldmode,
1931 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
1932 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
1933{
1934 u8 ps;
1935
1936 switch (color_mode) {
1937 case OMAP_DSS_COLOR_CLUT1:
1938 case OMAP_DSS_COLOR_CLUT2:
1939 case OMAP_DSS_COLOR_CLUT4:
1940 case OMAP_DSS_COLOR_CLUT8:
1941 BUG();
1942 return;
1943 default:
1944 ps = color_mode_to_bpp(color_mode) / 8;
1945 break;
1946 }
1947
1948 DSSDBG("scrw %d, width %d\n", screen_width, width);
1949
1950 /*
1951 * field 0 = even field = bottom field
1952 * field 1 = odd field = top field
1953 */
1954 *offset1 = 0;
1955 if (field_offset)
1956 *offset0 = *offset1 + field_offset * screen_width * ps;
1957 else
1958 *offset0 = *offset1;
1959 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
1960 (fieldmode ? screen_width : 0), ps);
1961 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1962 color_mode == OMAP_DSS_COLOR_UYVY)
1963 *pix_inc = pixinc(x_predecim, 2 * ps);
1964 else
1965 *pix_inc = pixinc(x_predecim, ps);
1966}
1967
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301968/*
1969 * This function is used to avoid synclosts in OMAP3, because of some
1970 * undocumented horizontal position and timing related limitations.
1971 */
Tomi Valkeinen465ec132012-10-19 15:40:24 +03001972static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05301973 const struct omap_video_timings *t, u16 pos_x,
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301974 u16 width, u16 height, u16 out_width, u16 out_height)
1975{
Tomi Valkeinen230edc02012-11-05 14:40:19 +02001976 const int ds = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05301977 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301978 static const u8 limits[3] = { 8, 10, 20 };
1979 u64 val, blank;
1980 int i;
1981
Archit Taneja81ab95b2012-05-08 15:53:20 +05301982 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301983
1984 i = 0;
1985 if (out_height < height)
1986 i++;
1987 if (out_width < width)
1988 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05301989 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301990 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
1991 if (blank <= limits[i])
1992 return -EINVAL;
1993
1994 /*
1995 * Pixel data should be prepared before visible display point starts.
1996 * So, atleast DS-2 lines must have already been fetched by DISPC
1997 * during nonactive - pos_x period.
1998 */
1999 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2000 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002001 val, max(0, ds - 2) * width);
2002 if (val < max(0, ds - 2) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302003 return -EINVAL;
2004
2005 /*
2006 * All lines need to be refilled during the nonactive period of which
2007 * only one line can be loaded during the active period. So, atleast
2008 * DS - 1 lines should be loaded during nonactive period.
2009 */
2010 val = div_u64((u64)nonactive * lclk, pclk);
2011 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002012 val, max(0, ds - 1) * width);
2013 if (val < max(0, ds - 1) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302014 return -EINVAL;
2015
2016 return 0;
2017}
2018
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002019static unsigned long calc_core_clk_five_taps(unsigned long pclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302020 const struct omap_video_timings *mgr_timings, u16 width,
2021 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002022 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002023{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302024 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302025 u64 tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002026
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302027 if (height <= out_height && width <= out_width)
2028 return (unsigned long) pclk;
2029
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002030 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05302031 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002032
2033 tmp = pclk * height * out_width;
2034 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302035 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002036
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002037 if (height > 2 * out_height) {
2038 if (ppl == out_width)
2039 return 0;
2040
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002041 tmp = pclk * (height - 2 * out_height) * out_width;
2042 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302043 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002044 }
2045 }
2046
2047 if (width > out_width) {
2048 tmp = pclk * width;
2049 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302050 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002051
2052 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302053 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002054 }
2055
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302056 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002057}
2058
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002059static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302060 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302061{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302062 if (height > out_height && width > out_width)
2063 return pclk * 4;
2064 else
2065 return pclk * 2;
2066}
2067
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002068static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302069 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002070{
2071 unsigned int hf, vf;
2072
2073 /*
2074 * FIXME how to determine the 'A' factor
2075 * for the no downscaling case ?
2076 */
2077
2078 if (width > 3 * out_width)
2079 hf = 4;
2080 else if (width > 2 * out_width)
2081 hf = 3;
2082 else if (width > out_width)
2083 hf = 2;
2084 else
2085 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002086 if (height > out_height)
2087 vf = 2;
2088 else
2089 vf = 1;
2090
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302091 return pclk * vf * hf;
2092}
2093
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002094static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302095 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302096{
Archit Taneja8ba85302012-09-26 17:00:37 +05302097 /*
2098 * If the overlay/writeback is in mem to mem mode, there are no
2099 * downscaling limitations with respect to pixel clock, return 1 as
2100 * required core clock to represent that we have sufficient enough
2101 * core clock to do maximum downscaling
2102 */
2103 if (mem_to_mem)
2104 return 1;
2105
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302106 if (width > out_width)
2107 return DIV_ROUND_UP(pclk, out_width) * width;
2108 else
2109 return pclk;
2110}
2111
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002112static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302113 const struct omap_video_timings *mgr_timings,
2114 u16 width, u16 height, u16 out_width, u16 out_height,
2115 enum omap_color_mode color_mode, bool *five_taps,
2116 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302117 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302118{
2119 int error;
2120 u16 in_width, in_height;
2121 int min_factor = min(*decim_x, *decim_y);
2122 const int maxsinglelinewidth =
2123 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302124
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302125 *five_taps = false;
2126
2127 do {
2128 in_height = DIV_ROUND_UP(height, *decim_y);
2129 in_width = DIV_ROUND_UP(width, *decim_x);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002130 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302131 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302132 error = (in_width > maxsinglelinewidth || !*core_clk ||
2133 *core_clk > dispc_core_clk_rate());
2134 if (error) {
2135 if (*decim_x == *decim_y) {
2136 *decim_x = min_factor;
2137 ++*decim_y;
2138 } else {
2139 swap(*decim_x, *decim_y);
2140 if (*decim_x < *decim_y)
2141 ++*decim_x;
2142 }
2143 }
2144 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2145
2146 if (in_width > maxsinglelinewidth) {
2147 DSSERR("Cannot scale max input width exceeded");
2148 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302149 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302150 return 0;
2151}
2152
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002153static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302154 const struct omap_video_timings *mgr_timings,
2155 u16 width, u16 height, u16 out_width, u16 out_height,
2156 enum omap_color_mode color_mode, bool *five_taps,
2157 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302158 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302159{
2160 int error;
2161 u16 in_width, in_height;
2162 int min_factor = min(*decim_x, *decim_y);
2163 const int maxsinglelinewidth =
2164 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2165
2166 do {
2167 in_height = DIV_ROUND_UP(height, *decim_y);
2168 in_width = DIV_ROUND_UP(width, *decim_x);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002169 *core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302170 in_width, in_height, out_width, out_height, color_mode);
2171
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002172 error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302173 pos_x, in_width, in_height, out_width,
2174 out_height);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302175
2176 if (in_width > maxsinglelinewidth)
2177 if (in_height > out_height &&
2178 in_height < out_height * 2)
2179 *five_taps = false;
2180 if (!*five_taps)
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002181 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302182 in_height, out_width, out_height,
2183 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302184
2185 error = (error || in_width > maxsinglelinewidth * 2 ||
2186 (in_width > maxsinglelinewidth && *five_taps) ||
2187 !*core_clk || *core_clk > dispc_core_clk_rate());
2188 if (error) {
2189 if (*decim_x == *decim_y) {
2190 *decim_x = min_factor;
2191 ++*decim_y;
2192 } else {
2193 swap(*decim_x, *decim_y);
2194 if (*decim_x < *decim_y)
2195 ++*decim_x;
2196 }
2197 }
2198 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2199
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002200 if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, width,
2201 height, out_width, out_height)){
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302202 DSSERR("horizontal timing too tight\n");
2203 return -EINVAL;
2204 }
2205
2206 if (in_width > (maxsinglelinewidth * 2)) {
2207 DSSERR("Cannot setup scaling");
2208 DSSERR("width exceeds maximum width possible");
2209 return -EINVAL;
2210 }
2211
2212 if (in_width > maxsinglelinewidth && *five_taps) {
2213 DSSERR("cannot setup scaling with five taps");
2214 return -EINVAL;
2215 }
2216 return 0;
2217}
2218
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002219static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302220 const struct omap_video_timings *mgr_timings,
2221 u16 width, u16 height, u16 out_width, u16 out_height,
2222 enum omap_color_mode color_mode, bool *five_taps,
2223 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302224 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302225{
2226 u16 in_width, in_width_max;
2227 int decim_x_min = *decim_x;
2228 u16 in_height = DIV_ROUND_UP(height, *decim_y);
2229 const int maxsinglelinewidth =
2230 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja8ba85302012-09-26 17:00:37 +05302231 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302232
Archit Taneja5d501082012-11-07 11:45:02 +05302233 if (mem_to_mem) {
2234 in_width_max = out_width * maxdownscale;
2235 } else {
Archit Taneja8ba85302012-09-26 17:00:37 +05302236 in_width_max = dispc_core_clk_rate() /
2237 DIV_ROUND_UP(pclk, out_width);
Archit Taneja5d501082012-11-07 11:45:02 +05302238 }
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302239
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302240 *decim_x = DIV_ROUND_UP(width, in_width_max);
2241
2242 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2243 if (*decim_x > *x_predecim)
2244 return -EINVAL;
2245
2246 do {
2247 in_width = DIV_ROUND_UP(width, *decim_x);
2248 } while (*decim_x <= *x_predecim &&
2249 in_width > maxsinglelinewidth && ++*decim_x);
2250
2251 if (in_width > maxsinglelinewidth) {
2252 DSSERR("Cannot scale width exceeds max line width");
2253 return -EINVAL;
2254 }
2255
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002256 *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302257 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302258 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002259}
2260
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002261static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302262 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302263 const struct omap_video_timings *mgr_timings,
2264 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302265 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302266 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302267 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302268{
Archit Taneja0373cac2011-09-08 13:25:17 +05302269 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302270 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302271 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302272 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302273
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002274 if (width == out_width && height == out_height)
2275 return 0;
2276
Archit Taneja5b54ed32012-09-26 16:55:27 +05302277 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002278 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302279
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002280 if (mem_to_mem) {
Archit Taneja1c031442012-11-07 11:45:03 +05302281 *x_predecim = *y_predecim = 1;
2282 } else {
2283 *x_predecim = max_decim_limit;
2284 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2285 dss_has_feature(FEAT_BURST_2D)) ?
2286 2 : max_decim_limit;
2287 }
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302288
2289 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2290 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2291 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2292 color_mode == OMAP_DSS_COLOR_CLUT8) {
2293 *x_predecim = 1;
2294 *y_predecim = 1;
2295 *five_taps = false;
2296 return 0;
2297 }
2298
2299 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2300 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2301
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302302 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302303 return -EINVAL;
2304
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302305 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302306 return -EINVAL;
2307
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002308 ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302309 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302310 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2311 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302312 if (ret)
2313 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302314
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302315 DSSDBG("required core clk rate = %lu Hz\n", core_clk);
2316 DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302317
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302318 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302319 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302320 "required core clk rate = %lu Hz, "
2321 "current core clk rate = %lu Hz\n",
2322 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302323 return -EINVAL;
2324 }
2325
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302326 *x_predecim = decim_x;
2327 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302328 return 0;
2329}
2330
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002331int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
2332 const struct omap_overlay_info *oi,
2333 const struct omap_video_timings *timings,
2334 int *x_predecim, int *y_predecim)
2335{
2336 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
2337 bool five_taps = true;
2338 bool fieldmode = 0;
2339 u16 in_height = oi->height;
2340 u16 in_width = oi->width;
2341 bool ilace = timings->interlace;
2342 u16 out_width, out_height;
2343 int pos_x = oi->pos_x;
2344 unsigned long pclk = dispc_mgr_pclk_rate(channel);
2345 unsigned long lclk = dispc_mgr_lclk_rate(channel);
2346
2347 out_width = oi->out_width == 0 ? oi->width : oi->out_width;
2348 out_height = oi->out_height == 0 ? oi->height : oi->out_height;
2349
2350 if (ilace && oi->height == out_height)
2351 fieldmode = 1;
2352
2353 if (ilace) {
2354 if (fieldmode)
2355 in_height /= 2;
2356 out_height /= 2;
2357
2358 DSSDBG("adjusting for ilace: height %d, out_height %d\n",
2359 in_height, out_height);
2360 }
2361
2362 if (!dss_feat_color_mode_supported(plane, oi->color_mode))
2363 return -EINVAL;
2364
2365 return dispc_ovl_calc_scaling(pclk, lclk, caps, timings, in_width,
2366 in_height, out_width, out_height, oi->color_mode,
2367 &five_taps, x_predecim, y_predecim, pos_x,
2368 oi->rotation_type, false);
2369}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002370EXPORT_SYMBOL(dispc_ovl_check);
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002371
Archit Taneja84a880f2012-09-26 16:57:37 +05302372static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302373 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2374 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2375 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2376 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2377 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8ba85302012-09-26 17:00:37 +05302378 bool replication, const struct omap_video_timings *mgr_timings,
2379 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002380{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302381 bool five_taps = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002382 bool fieldmode = 0;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302383 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002384 unsigned offset0, offset1;
2385 s32 row_inc;
2386 s32 pix_inc;
Archit Taneja6be0d732012-11-07 11:45:04 +05302387 u16 frame_width, frame_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002388 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302389 u16 in_height = height;
2390 u16 in_width = width;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302391 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302392 bool ilace = mgr_timings->interlace;
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002393 unsigned long pclk = dispc_plane_pclk_rate(plane);
2394 unsigned long lclk = dispc_plane_lclk_rate(plane);
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002395
Archit Taneja84a880f2012-09-26 16:57:37 +05302396 if (paddr == 0)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002397 return -EINVAL;
2398
Archit Taneja84a880f2012-09-26 16:57:37 +05302399 out_width = out_width == 0 ? width : out_width;
2400 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002401
Archit Taneja84a880f2012-09-26 16:57:37 +05302402 if (ilace && height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002403 fieldmode = 1;
2404
2405 if (ilace) {
2406 if (fieldmode)
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302407 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302408 pos_y /= 2;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302409 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002410
2411 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302412 "out_height %d\n", in_height, pos_y,
2413 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002414 }
2415
Archit Taneja84a880f2012-09-26 16:57:37 +05302416 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302417 return -EINVAL;
2418
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002419 r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302420 in_height, out_width, out_height, color_mode,
2421 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302422 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302423 if (r)
2424 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002425
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302426 in_width = DIV_ROUND_UP(in_width, x_predecim);
2427 in_height = DIV_ROUND_UP(in_height, y_predecim);
2428
Archit Taneja84a880f2012-09-26 16:57:37 +05302429 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2430 color_mode == OMAP_DSS_COLOR_UYVY ||
2431 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302432 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002433
2434 if (ilace && !fieldmode) {
2435 /*
2436 * when downscaling the bottom field may have to start several
2437 * source lines below the top field. Unfortunately ACCUI
2438 * registers will only hold the fractional part of the offset
2439 * so the integer part must be added to the base address of the
2440 * bottom field.
2441 */
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302442 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002443 field_offset = 0;
2444 else
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302445 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002446 }
2447
2448 /* Fields are independent but interleaved in memory. */
2449 if (fieldmode)
2450 field_offset = 1;
2451
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002452 offset0 = 0;
2453 offset1 = 0;
2454 row_inc = 0;
2455 pix_inc = 0;
2456
Archit Taneja6be0d732012-11-07 11:45:04 +05302457 if (plane == OMAP_DSS_WB) {
2458 frame_width = out_width;
2459 frame_height = out_height;
2460 } else {
2461 frame_width = in_width;
2462 frame_height = height;
2463 }
2464
Archit Taneja84a880f2012-09-26 16:57:37 +05302465 if (rotation_type == OMAP_DSS_ROT_TILER)
Archit Taneja6be0d732012-11-07 11:45:04 +05302466 calc_tiler_rotation_offset(screen_width, frame_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302467 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302468 &offset0, &offset1, &row_inc, &pix_inc,
2469 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302470 else if (rotation_type == OMAP_DSS_ROT_DMA)
Archit Taneja6be0d732012-11-07 11:45:04 +05302471 calc_dma_rotation_offset(rotation, mirror, screen_width,
2472 frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302473 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302474 &offset0, &offset1, &row_inc, &pix_inc,
2475 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002476 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302477 calc_vrfb_rotation_offset(rotation, mirror,
Archit Taneja6be0d732012-11-07 11:45:04 +05302478 screen_width, frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302479 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302480 &offset0, &offset1, &row_inc, &pix_inc,
2481 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002482
2483 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2484 offset0, offset1, row_inc, pix_inc);
2485
Archit Taneja84a880f2012-09-26 16:57:37 +05302486 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002487
Archit Taneja84a880f2012-09-26 16:57:37 +05302488 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302489
Archit Taneja84a880f2012-09-26 16:57:37 +05302490 dispc_ovl_set_ba0(plane, paddr + offset0);
2491 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002492
Archit Taneja84a880f2012-09-26 16:57:37 +05302493 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2494 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2495 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302496 }
2497
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002498 dispc_ovl_set_row_inc(plane, row_inc);
2499 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002500
Archit Taneja84a880f2012-09-26 16:57:37 +05302501 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302502 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002503
Archit Taneja84a880f2012-09-26 16:57:37 +05302504 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002505
Archit Taneja78b687f2012-09-21 14:51:49 +05302506 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002507
Archit Taneja5b54ed32012-09-26 16:55:27 +05302508 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302509 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2510 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302511 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302512 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002513 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002514 }
2515
Archit Taneja84a880f2012-09-26 16:57:37 +05302516 dispc_ovl_set_rotation_attrs(plane, rotation, mirror, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002517
Archit Taneja84a880f2012-09-26 16:57:37 +05302518 dispc_ovl_set_zorder(plane, caps, zorder);
2519 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2520 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002521
Archit Tanejad79db852012-09-22 12:30:17 +05302522 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302523
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002524 return 0;
2525}
2526
Archit Taneja84a880f2012-09-26 16:57:37 +05302527int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +05302528 bool replication, const struct omap_video_timings *mgr_timings,
2529 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302530{
2531 int r;
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002532 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
Archit Taneja84a880f2012-09-26 16:57:37 +05302533 enum omap_channel channel;
2534
2535 channel = dispc_ovl_get_channel_out(plane);
2536
2537 DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
2538 "%dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2539 plane, oi->paddr, oi->p_uv_addr, oi->screen_width, oi->pos_x,
2540 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2541 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2542
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002543 r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302544 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2545 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2546 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Archit Taneja8ba85302012-09-26 17:00:37 +05302547 oi->rotation_type, replication, mgr_timings, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302548
2549 return r;
2550}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002551EXPORT_SYMBOL(dispc_ovl_setup);
Archit Taneja84a880f2012-09-26 16:57:37 +05302552
Archit Taneja749feff2012-08-31 12:32:52 +05302553int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302554 bool mem_to_mem, const struct omap_video_timings *mgr_timings)
Archit Taneja749feff2012-08-31 12:32:52 +05302555{
2556 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302557 u32 l;
Archit Taneja749feff2012-08-31 12:32:52 +05302558 enum omap_plane plane = OMAP_DSS_WB;
2559 const int pos_x = 0, pos_y = 0;
2560 const u8 zorder = 0, global_alpha = 0;
2561 const bool replication = false;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302562 bool truncation;
Archit Taneja749feff2012-08-31 12:32:52 +05302563 int in_width = mgr_timings->x_res;
2564 int in_height = mgr_timings->y_res;
2565 enum omap_overlay_caps caps =
2566 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2567
2568 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2569 "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
2570 in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
2571 wi->mirror);
2572
2573 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2574 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2575 wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
2576 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302577 replication, mgr_timings, mem_to_mem);
2578
2579 switch (wi->color_mode) {
2580 case OMAP_DSS_COLOR_RGB16:
2581 case OMAP_DSS_COLOR_RGB24P:
2582 case OMAP_DSS_COLOR_ARGB16:
2583 case OMAP_DSS_COLOR_RGBA16:
2584 case OMAP_DSS_COLOR_RGB12U:
2585 case OMAP_DSS_COLOR_ARGB16_1555:
2586 case OMAP_DSS_COLOR_XRGB16_1555:
2587 case OMAP_DSS_COLOR_RGBX16:
2588 truncation = true;
2589 break;
2590 default:
2591 truncation = false;
2592 break;
2593 }
2594
2595 /* setup extra DISPC_WB_ATTRIBUTES */
2596 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2597 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2598 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
2599 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302600
2601 return r;
2602}
2603
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002604int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002605{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002606 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2607
Archit Taneja9b372c22011-05-06 11:45:49 +05302608 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002609
2610 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002611}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002612EXPORT_SYMBOL(dispc_ovl_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002613
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002614bool dispc_ovl_enabled(enum omap_plane plane)
2615{
2616 return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2617}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002618EXPORT_SYMBOL(dispc_ovl_enabled);
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002619
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002620void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002621{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302622 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2623 /* flush posted write */
2624 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002625}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002626EXPORT_SYMBOL(dispc_mgr_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002627
Tomi Valkeinen65398512012-10-10 11:44:17 +03002628bool dispc_mgr_is_enabled(enum omap_channel channel)
2629{
2630 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
2631}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002632EXPORT_SYMBOL(dispc_mgr_is_enabled);
Tomi Valkeinen65398512012-10-10 11:44:17 +03002633
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302634void dispc_wb_enable(bool enable)
2635{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002636 dispc_ovl_enable(OMAP_DSS_WB, enable);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302637}
2638
2639bool dispc_wb_is_enabled(void)
2640{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002641 return dispc_ovl_enabled(OMAP_DSS_WB);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302642}
2643
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002644static void dispc_lcd_enable_signal_polarity(bool act_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002645{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002646 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2647 return;
2648
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002649 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002650}
2651
2652void dispc_lcd_enable_signal(bool enable)
2653{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002654 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2655 return;
2656
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002657 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002658}
2659
2660void dispc_pck_free_enable(bool enable)
2661{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002662 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2663 return;
2664
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002665 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002666}
2667
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002668static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002669{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302670 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002671}
2672
2673
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002674static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002675{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302676 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002677}
2678
2679void dispc_set_loadmode(enum omap_dss_load_mode mode)
2680{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002681 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002682}
2683
2684
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002685static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002686{
Sumit Semwal8613b002010-12-02 11:27:09 +00002687 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002688}
2689
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002690static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002691 enum omap_dss_trans_key_type type,
2692 u32 trans_key)
2693{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302694 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002695
Sumit Semwal8613b002010-12-02 11:27:09 +00002696 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002697}
2698
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002699static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002700{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302701 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002702}
Archit Taneja11354dd2011-09-26 11:47:29 +05302703
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002704static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2705 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002706{
Archit Taneja11354dd2011-09-26 11:47:29 +05302707 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002708 return;
2709
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002710 if (ch == OMAP_DSS_CHANNEL_LCD)
2711 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002712 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002713 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002714}
Archit Taneja11354dd2011-09-26 11:47:29 +05302715
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002716void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002717 const struct omap_overlay_manager_info *info)
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002718{
2719 dispc_mgr_set_default_color(channel, info->default_color);
2720 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2721 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2722 dispc_mgr_enable_alpha_fixed_zorder(channel,
2723 info->partial_alpha_enabled);
2724 if (dss_has_feature(FEAT_CPR)) {
2725 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2726 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2727 }
2728}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002729EXPORT_SYMBOL(dispc_mgr_setup);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002730
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002731static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002732{
2733 int code;
2734
2735 switch (data_lines) {
2736 case 12:
2737 code = 0;
2738 break;
2739 case 16:
2740 code = 1;
2741 break;
2742 case 18:
2743 code = 2;
2744 break;
2745 case 24:
2746 code = 3;
2747 break;
2748 default:
2749 BUG();
2750 return;
2751 }
2752
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302753 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002754}
2755
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002756static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002757{
2758 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302759 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002760
2761 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302762 case DSS_IO_PAD_MODE_RESET:
2763 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002764 gpout1 = 0;
2765 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302766 case DSS_IO_PAD_MODE_RFBI:
2767 gpout0 = 1;
2768 gpout1 = 0;
2769 break;
2770 case DSS_IO_PAD_MODE_BYPASS:
2771 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002772 gpout1 = 1;
2773 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002774 default:
2775 BUG();
2776 return;
2777 }
2778
Archit Taneja569969d2011-08-22 17:41:57 +05302779 l = dispc_read_reg(DISPC_CONTROL);
2780 l = FLD_MOD(l, gpout0, 15, 15);
2781 l = FLD_MOD(l, gpout1, 16, 16);
2782 dispc_write_reg(DISPC_CONTROL, l);
2783}
2784
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002785static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
Archit Taneja569969d2011-08-22 17:41:57 +05302786{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302787 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002788}
2789
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002790void dispc_mgr_set_lcd_config(enum omap_channel channel,
2791 const struct dss_lcd_mgr_config *config)
2792{
2793 dispc_mgr_set_io_pad_mode(config->io_pad_mode);
2794
2795 dispc_mgr_enable_stallmode(channel, config->stallmode);
2796 dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
2797
2798 dispc_mgr_set_clock_div(channel, &config->clock_info);
2799
2800 dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
2801
2802 dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
2803
2804 dispc_mgr_set_lcd_type_tft(channel);
2805}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002806EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002807
Archit Taneja8f366162012-04-16 12:53:44 +05302808static bool _dispc_mgr_size_ok(u16 width, u16 height)
2809{
Archit Taneja33b89922012-11-14 13:50:15 +05302810 return width <= dispc.feat->mgr_width_max &&
2811 height <= dispc.feat->mgr_height_max;
Archit Taneja8f366162012-04-16 12:53:44 +05302812}
2813
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002814static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2815 int vsw, int vfp, int vbp)
2816{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302817 if (hsw < 1 || hsw > dispc.feat->sw_max ||
2818 hfp < 1 || hfp > dispc.feat->hp_max ||
2819 hbp < 1 || hbp > dispc.feat->hp_max ||
2820 vsw < 1 || vsw > dispc.feat->sw_max ||
2821 vfp < 0 || vfp > dispc.feat->vp_max ||
2822 vbp < 0 || vbp > dispc.feat->vp_max)
2823 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002824 return true;
2825}
2826
Archit Taneja8f366162012-04-16 12:53:44 +05302827bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05302828 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002829{
Archit Taneja8f366162012-04-16 12:53:44 +05302830 bool timings_ok;
2831
2832 timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);
2833
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302834 if (dss_mgr_is_lcd(channel))
Archit Taneja8f366162012-04-16 12:53:44 +05302835 timings_ok = timings_ok && _dispc_lcd_timings_ok(timings->hsw,
2836 timings->hfp, timings->hbp,
2837 timings->vsw, timings->vfp,
2838 timings->vbp);
2839
2840 return timings_ok;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002841}
2842
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002843static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302844 int hfp, int hbp, int vsw, int vfp, int vbp,
2845 enum omap_dss_signal_level vsync_level,
2846 enum omap_dss_signal_level hsync_level,
2847 enum omap_dss_signal_edge data_pclk_edge,
2848 enum omap_dss_signal_level de_level,
2849 enum omap_dss_signal_edge sync_pclk_edge)
2850
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002851{
Archit Taneja655e2942012-06-21 10:37:43 +05302852 u32 timing_h, timing_v, l;
2853 bool onoff, rf, ipc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002854
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302855 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
2856 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
2857 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
2858 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
2859 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
2860 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002861
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002862 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2863 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05302864
2865 switch (data_pclk_edge) {
2866 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2867 ipc = false;
2868 break;
2869 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2870 ipc = true;
2871 break;
2872 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2873 default:
2874 BUG();
2875 }
2876
2877 switch (sync_pclk_edge) {
2878 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
2879 onoff = false;
2880 rf = false;
2881 break;
2882 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
2883 onoff = true;
2884 rf = false;
2885 break;
2886 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
2887 onoff = true;
2888 rf = true;
2889 break;
2890 default:
2891 BUG();
2892 };
2893
2894 l = dispc_read_reg(DISPC_POL_FREQ(channel));
2895 l |= FLD_VAL(onoff, 17, 17);
2896 l |= FLD_VAL(rf, 16, 16);
2897 l |= FLD_VAL(de_level, 15, 15);
2898 l |= FLD_VAL(ipc, 14, 14);
2899 l |= FLD_VAL(hsync_level, 13, 13);
2900 l |= FLD_VAL(vsync_level, 12, 12);
2901 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002902}
2903
2904/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05302905void dispc_mgr_set_timings(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002906 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002907{
2908 unsigned xtot, ytot;
2909 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05302910 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002911
Archit Taneja2aefad42012-05-18 14:36:54 +05302912 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05302913
Archit Taneja2aefad42012-05-18 14:36:54 +05302914 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05302915 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002916 return;
2917 }
Archit Tanejac51d9212012-04-16 12:53:43 +05302918
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302919 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05302920 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05302921 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
2922 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05302923
Archit Taneja2aefad42012-05-18 14:36:54 +05302924 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
2925 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05302926
2927 ht = (timings->pixel_clock * 1000) / xtot;
2928 vt = (timings->pixel_clock * 1000) / xtot / ytot;
2929
2930 DSSDBG("pck %u\n", timings->pixel_clock);
2931 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05302932 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05302933 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
2934 t.vsync_level, t.hsync_level, t.data_pclk_edge,
2935 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002936
Archit Tanejac51d9212012-04-16 12:53:43 +05302937 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05302938 } else {
Archit Taneja23c8f882012-06-28 11:15:51 +05302939 if (t.interlace == true)
Archit Taneja2aefad42012-05-18 14:36:54 +05302940 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05302941 }
Archit Taneja8f366162012-04-16 12:53:44 +05302942
Archit Taneja2aefad42012-05-18 14:36:54 +05302943 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002944}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002945EXPORT_SYMBOL(dispc_mgr_set_timings);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002946
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002947static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002948 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002949{
2950 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002951 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002952
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002953 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002954 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002955}
2956
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002957static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002958 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002959{
2960 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002961 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002962 *lck_div = FLD_GET(l, 23, 16);
2963 *pck_div = FLD_GET(l, 7, 0);
2964}
2965
2966unsigned long dispc_fclk_rate(void)
2967{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302968 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002969 unsigned long r = 0;
2970
Taneja, Archit66534e82011-03-08 05:50:34 -06002971 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302972 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002973 r = clk_get_rate(dispc.dss_clk);
Taneja, Archit66534e82011-03-08 05:50:34 -06002974 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302975 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302976 dsidev = dsi_get_dsidev_from_id(0);
2977 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06002978 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302979 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2980 dsidev = dsi_get_dsidev_from_id(1);
2981 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2982 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06002983 default:
2984 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002985 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06002986 }
2987
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002988 return r;
2989}
2990
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002991unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002992{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302993 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002994 int lcd;
2995 unsigned long r;
2996 u32 l;
2997
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03002998 if (dss_mgr_is_lcd(channel)) {
2999 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003000
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003001 lcd = FLD_GET(l, 23, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003002
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003003 switch (dss_get_lcd_clk_source(channel)) {
3004 case OMAP_DSS_CLK_SRC_FCK:
3005 r = clk_get_rate(dispc.dss_clk);
3006 break;
3007 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
3008 dsidev = dsi_get_dsidev_from_id(0);
3009 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3010 break;
3011 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3012 dsidev = dsi_get_dsidev_from_id(1);
3013 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3014 break;
3015 default:
3016 BUG();
3017 return 0;
3018 }
3019
3020 return r / lcd;
3021 } else {
3022 return dispc_fclk_rate();
Taneja, Architea751592011-03-08 05:50:35 -06003023 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003024}
3025
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003026unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003027{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003028 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003029
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303030 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303031 int pcd;
3032 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003033
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303034 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003035
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303036 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003037
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303038 r = dispc_mgr_lclk_rate(channel);
3039
3040 return r / pcd;
3041 } else {
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303042 enum dss_hdmi_venc_clk_source_select source;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303043
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303044 source = dss_get_hdmi_venc_clk_source();
3045
3046 switch (source) {
3047 case DSS_VENC_TV_CLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303048 return venc_get_pixel_clock();
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303049 case DSS_HDMI_M_PCLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303050 return hdmi_get_pixel_clock();
3051 default:
3052 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003053 return 0;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303054 }
3055 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003056}
3057
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303058unsigned long dispc_core_clk_rate(void)
3059{
3060 int lcd;
3061 unsigned long fclk = dispc_fclk_rate();
3062
3063 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3064 lcd = REG_GET(DISPC_DIVISOR, 23, 16);
3065 else
3066 lcd = REG_GET(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD), 23, 16);
3067
3068 return fclk / lcd;
3069}
3070
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303071static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3072{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003073 enum omap_channel channel;
3074
3075 if (plane == OMAP_DSS_WB)
3076 return 0;
3077
3078 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303079
3080 return dispc_mgr_pclk_rate(channel);
3081}
3082
3083static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3084{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003085 enum omap_channel channel;
3086
3087 if (plane == OMAP_DSS_WB)
3088 return 0;
3089
3090 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303091
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003092 return dispc_mgr_lclk_rate(channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303093}
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003094
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303095static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003096{
3097 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303098 enum omap_dss_clk_source lcd_clk_src;
3099
3100 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3101
3102 lcd_clk_src = dss_get_lcd_clk_source(channel);
3103
3104 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3105 dss_get_generic_clk_source_name(lcd_clk_src),
3106 dss_feat_get_clk_source_name(lcd_clk_src));
3107
3108 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3109
3110 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3111 dispc_mgr_lclk_rate(channel), lcd);
3112 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3113 dispc_mgr_pclk_rate(channel), pcd);
3114}
3115
3116void dispc_dump_clocks(struct seq_file *s)
3117{
3118 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003119 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303120 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003121
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003122 if (dispc_runtime_get())
3123 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003124
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003125 seq_printf(s, "- DISPC -\n");
3126
Archit Taneja067a57e2011-03-02 11:57:25 +05303127 seq_printf(s, "dispc fclk source = %s (%s)\n",
3128 dss_get_generic_clk_source_name(dispc_clk_src),
3129 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003130
3131 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003132
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003133 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3134 seq_printf(s, "- DISPC-CORE-CLK -\n");
3135 l = dispc_read_reg(DISPC_DIVISOR);
3136 lcd = FLD_GET(l, 23, 16);
3137
3138 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3139 (dispc_fclk_rate()/lcd), lcd);
3140 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003141
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303142 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003143
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303144 if (dss_has_feature(FEAT_MGR_LCD2))
3145 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3146 if (dss_has_feature(FEAT_MGR_LCD3))
3147 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003148
3149 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003150}
3151
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003152static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003153{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303154 int i, j;
3155 const char *mgr_names[] = {
3156 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3157 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3158 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303159 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303160 };
3161 const char *ovl_names[] = {
3162 [OMAP_DSS_GFX] = "GFX",
3163 [OMAP_DSS_VIDEO1] = "VID1",
3164 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303165 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303166 };
3167 const char **p_names;
3168
Archit Taneja9b372c22011-05-06 11:45:49 +05303169#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003170
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003171 if (dispc_runtime_get())
3172 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003173
Archit Taneja5010be82011-08-05 19:06:00 +05303174 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003175 DUMPREG(DISPC_REVISION);
3176 DUMPREG(DISPC_SYSCONFIG);
3177 DUMPREG(DISPC_SYSSTATUS);
3178 DUMPREG(DISPC_IRQSTATUS);
3179 DUMPREG(DISPC_IRQENABLE);
3180 DUMPREG(DISPC_CONTROL);
3181 DUMPREG(DISPC_CONFIG);
3182 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003183 DUMPREG(DISPC_LINE_STATUS);
3184 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303185 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3186 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003187 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003188 if (dss_has_feature(FEAT_MGR_LCD2)) {
3189 DUMPREG(DISPC_CONTROL2);
3190 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003191 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303192 if (dss_has_feature(FEAT_MGR_LCD3)) {
3193 DUMPREG(DISPC_CONTROL3);
3194 DUMPREG(DISPC_CONFIG3);
3195 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003196
Archit Taneja5010be82011-08-05 19:06:00 +05303197#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003198
Archit Taneja5010be82011-08-05 19:06:00 +05303199#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303200#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003201 (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303202 dispc_read_reg(DISPC_REG(i, r)))
3203
Archit Taneja4dd2da12011-08-05 19:06:01 +05303204 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303205
Archit Taneja4dd2da12011-08-05 19:06:01 +05303206 /* DISPC channel specific registers */
3207 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3208 DUMPREG(i, DISPC_DEFAULT_COLOR);
3209 DUMPREG(i, DISPC_TRANS_COLOR);
3210 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003211
Archit Taneja4dd2da12011-08-05 19:06:01 +05303212 if (i == OMAP_DSS_CHANNEL_DIGIT)
3213 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303214
Archit Taneja4dd2da12011-08-05 19:06:01 +05303215 DUMPREG(i, DISPC_DEFAULT_COLOR);
3216 DUMPREG(i, DISPC_TRANS_COLOR);
3217 DUMPREG(i, DISPC_TIMING_H);
3218 DUMPREG(i, DISPC_TIMING_V);
3219 DUMPREG(i, DISPC_POL_FREQ);
3220 DUMPREG(i, DISPC_DIVISORo);
3221 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05303222
Archit Taneja4dd2da12011-08-05 19:06:01 +05303223 DUMPREG(i, DISPC_DATA_CYCLE1);
3224 DUMPREG(i, DISPC_DATA_CYCLE2);
3225 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003226
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003227 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303228 DUMPREG(i, DISPC_CPR_COEF_R);
3229 DUMPREG(i, DISPC_CPR_COEF_G);
3230 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003231 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003232 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003233
Archit Taneja4dd2da12011-08-05 19:06:01 +05303234 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003235
Archit Taneja4dd2da12011-08-05 19:06:01 +05303236 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3237 DUMPREG(i, DISPC_OVL_BA0);
3238 DUMPREG(i, DISPC_OVL_BA1);
3239 DUMPREG(i, DISPC_OVL_POSITION);
3240 DUMPREG(i, DISPC_OVL_SIZE);
3241 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3242 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3243 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3244 DUMPREG(i, DISPC_OVL_ROW_INC);
3245 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3246 if (dss_has_feature(FEAT_PRELOAD))
3247 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003248
Archit Taneja4dd2da12011-08-05 19:06:01 +05303249 if (i == OMAP_DSS_GFX) {
3250 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3251 DUMPREG(i, DISPC_OVL_TABLE_BA);
3252 continue;
3253 }
3254
3255 DUMPREG(i, DISPC_OVL_FIR);
3256 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3257 DUMPREG(i, DISPC_OVL_ACCU0);
3258 DUMPREG(i, DISPC_OVL_ACCU1);
3259 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3260 DUMPREG(i, DISPC_OVL_BA0_UV);
3261 DUMPREG(i, DISPC_OVL_BA1_UV);
3262 DUMPREG(i, DISPC_OVL_FIR2);
3263 DUMPREG(i, DISPC_OVL_ACCU2_0);
3264 DUMPREG(i, DISPC_OVL_ACCU2_1);
3265 }
3266 if (dss_has_feature(FEAT_ATTR2))
3267 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3268 if (dss_has_feature(FEAT_PRELOAD))
3269 DUMPREG(i, DISPC_OVL_PRELOAD);
Archit Taneja5010be82011-08-05 19:06:00 +05303270 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003271
Archit Taneja5010be82011-08-05 19:06:00 +05303272#undef DISPC_REG
3273#undef DUMPREG
3274
3275#define DISPC_REG(plane, name, i) name(plane, i)
3276#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303277 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003278 (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303279 dispc_read_reg(DISPC_REG(plane, name, i)))
3280
Archit Taneja4dd2da12011-08-05 19:06:01 +05303281 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303282
Archit Taneja4dd2da12011-08-05 19:06:01 +05303283 /* start from OMAP_DSS_VIDEO1 */
3284 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3285 for (j = 0; j < 8; j++)
3286 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303287
Archit Taneja4dd2da12011-08-05 19:06:01 +05303288 for (j = 0; j < 8; j++)
3289 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303290
Archit Taneja4dd2da12011-08-05 19:06:01 +05303291 for (j = 0; j < 5; j++)
3292 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003293
Archit Taneja4dd2da12011-08-05 19:06:01 +05303294 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3295 for (j = 0; j < 8; j++)
3296 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3297 }
Amber Jainab5ca072011-05-19 19:47:53 +05303298
Archit Taneja4dd2da12011-08-05 19:06:01 +05303299 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3300 for (j = 0; j < 8; j++)
3301 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303302
Archit Taneja4dd2da12011-08-05 19:06:01 +05303303 for (j = 0; j < 8; j++)
3304 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303305
Archit Taneja4dd2da12011-08-05 19:06:01 +05303306 for (j = 0; j < 8; j++)
3307 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3308 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003309 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003310
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003311 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303312
3313#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003314#undef DUMPREG
3315}
3316
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003317/* with fck as input clock rate, find dispc dividers that produce req_pck */
Archit Taneja6d523e72012-06-21 09:33:55 +05303318void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003319 struct dispc_clock_info *cinfo)
3320{
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003321 u16 pcd_min, pcd_max;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003322 unsigned long best_pck;
3323 u16 best_ld, cur_ld;
3324 u16 best_pd, cur_pd;
3325
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003326 pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3327 pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3328
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003329 best_pck = 0;
3330 best_ld = 0;
3331 best_pd = 0;
3332
3333 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
3334 unsigned long lck = fck / cur_ld;
3335
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003336 for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003337 unsigned long pck = lck / cur_pd;
3338 long old_delta = abs(best_pck - req_pck);
3339 long new_delta = abs(pck - req_pck);
3340
3341 if (best_pck == 0 || new_delta < old_delta) {
3342 best_pck = pck;
3343 best_ld = cur_ld;
3344 best_pd = cur_pd;
3345
3346 if (pck == req_pck)
3347 goto found;
3348 }
3349
3350 if (pck < req_pck)
3351 break;
3352 }
3353
3354 if (lck / pcd_min < req_pck)
3355 break;
3356 }
3357
3358found:
3359 cinfo->lck_div = best_ld;
3360 cinfo->pck_div = best_pd;
3361 cinfo->lck = fck / cinfo->lck_div;
3362 cinfo->pck = cinfo->lck / cinfo->pck_div;
3363}
3364
3365/* calculate clock rates using dividers in cinfo */
3366int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3367 struct dispc_clock_info *cinfo)
3368{
3369 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3370 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003371 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003372 return -EINVAL;
3373
3374 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3375 cinfo->pck = cinfo->lck / cinfo->pck_div;
3376
3377 return 0;
3378}
3379
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303380void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003381 const struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003382{
3383 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3384 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3385
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003386 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003387}
3388
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003389int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003390 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003391{
3392 unsigned long fck;
3393
3394 fck = dispc_fclk_rate();
3395
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003396 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3397 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003398
3399 cinfo->lck = fck / cinfo->lck_div;
3400 cinfo->pck = cinfo->lck / cinfo->pck_div;
3401
3402 return 0;
3403}
3404
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003405u32 dispc_read_irqstatus(void)
3406{
3407 return dispc_read_reg(DISPC_IRQSTATUS);
3408}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003409EXPORT_SYMBOL(dispc_read_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003410
3411void dispc_clear_irqstatus(u32 mask)
3412{
3413 dispc_write_reg(DISPC_IRQSTATUS, mask);
3414}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003415EXPORT_SYMBOL(dispc_clear_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003416
3417u32 dispc_read_irqenable(void)
3418{
3419 return dispc_read_reg(DISPC_IRQENABLE);
3420}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003421EXPORT_SYMBOL(dispc_read_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003422
3423void dispc_write_irqenable(u32 mask)
3424{
3425 u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3426
3427 /* clear the irqstatus for newly enabled irqs */
3428 dispc_clear_irqstatus((mask ^ old_mask) & mask);
3429
3430 dispc_write_reg(DISPC_IRQENABLE, mask);
3431}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003432EXPORT_SYMBOL(dispc_write_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003433
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003434void dispc_enable_sidle(void)
3435{
3436 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3437}
3438
3439void dispc_disable_sidle(void)
3440{
3441 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3442}
3443
3444static void _omap_dispc_initial_config(void)
3445{
3446 u32 l;
3447
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003448 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3449 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3450 l = dispc_read_reg(DISPC_DIVISOR);
3451 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3452 l = FLD_MOD(l, 1, 0, 0);
3453 l = FLD_MOD(l, 1, 23, 16);
3454 dispc_write_reg(DISPC_DIVISOR, l);
3455 }
3456
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003457 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003458 if (dss_has_feature(FEAT_FUNCGATED))
3459 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003460
Archit Taneja6e5264b2012-09-11 12:04:47 +05303461 dispc_setup_color_conv_coef();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003462
3463 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3464
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003465 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003466
3467 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303468
3469 dispc_ovl_enable_zorder_planes();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003470}
3471
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303472static const struct dispc_features omap24xx_dispc_feats __initconst = {
3473 .sw_start = 5,
3474 .fp_start = 15,
3475 .bp_start = 27,
3476 .sw_max = 64,
3477 .vp_max = 255,
3478 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303479 .mgr_width_start = 10,
3480 .mgr_height_start = 26,
3481 .mgr_width_max = 2048,
3482 .mgr_height_max = 2048,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303483 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3484 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003485 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003486 .no_framedone_tv = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303487};
3488
3489static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
3490 .sw_start = 5,
3491 .fp_start = 15,
3492 .bp_start = 27,
3493 .sw_max = 64,
3494 .vp_max = 255,
3495 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303496 .mgr_width_start = 10,
3497 .mgr_height_start = 26,
3498 .mgr_width_max = 2048,
3499 .mgr_height_max = 2048,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303500 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3501 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003502 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003503 .no_framedone_tv = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303504};
3505
3506static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
3507 .sw_start = 7,
3508 .fp_start = 19,
3509 .bp_start = 31,
3510 .sw_max = 256,
3511 .vp_max = 4095,
3512 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303513 .mgr_width_start = 10,
3514 .mgr_height_start = 26,
3515 .mgr_width_max = 2048,
3516 .mgr_height_max = 2048,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303517 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3518 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003519 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003520 .no_framedone_tv = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303521};
3522
3523static const struct dispc_features omap44xx_dispc_feats __initconst = {
3524 .sw_start = 7,
3525 .fp_start = 19,
3526 .bp_start = 31,
3527 .sw_max = 256,
3528 .vp_max = 4095,
3529 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303530 .mgr_width_start = 10,
3531 .mgr_height_start = 26,
3532 .mgr_width_max = 2048,
3533 .mgr_height_max = 2048,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303534 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3535 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003536 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03003537 .gfx_fifo_workaround = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303538};
3539
Archit Taneja264236f2012-11-14 13:50:16 +05303540static const struct dispc_features omap54xx_dispc_feats __initconst = {
3541 .sw_start = 7,
3542 .fp_start = 19,
3543 .bp_start = 31,
3544 .sw_max = 256,
3545 .vp_max = 4095,
3546 .hp_max = 4096,
3547 .mgr_width_start = 11,
3548 .mgr_height_start = 27,
3549 .mgr_width_max = 4096,
3550 .mgr_height_max = 4096,
3551 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3552 .calc_core_clk = calc_core_clk_44xx,
3553 .num_fifos = 5,
3554 .gfx_fifo_workaround = true,
3555};
3556
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003557static int __init dispc_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303558{
3559 const struct dispc_features *src;
3560 struct dispc_features *dst;
3561
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003562 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303563 if (!dst) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003564 dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303565 return -ENOMEM;
3566 }
3567
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +03003568 switch (omapdss_get_version()) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003569 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303570 src = &omap24xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003571 break;
3572
3573 case OMAPDSS_VER_OMAP34xx_ES1:
3574 src = &omap34xx_rev1_0_dispc_feats;
3575 break;
3576
3577 case OMAPDSS_VER_OMAP34xx_ES3:
3578 case OMAPDSS_VER_OMAP3630:
3579 case OMAPDSS_VER_AM35xx:
3580 src = &omap34xx_rev3_0_dispc_feats;
3581 break;
3582
3583 case OMAPDSS_VER_OMAP4430_ES1:
3584 case OMAPDSS_VER_OMAP4430_ES2:
3585 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303586 src = &omap44xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003587 break;
3588
3589 case OMAPDSS_VER_OMAP5:
Archit Taneja264236f2012-11-14 13:50:16 +05303590 src = &omap54xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003591 break;
3592
3593 default:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303594 return -ENODEV;
3595 }
3596
3597 memcpy(dst, src, sizeof(*dst));
3598 dispc.feat = dst;
3599
3600 return 0;
3601}
3602
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003603int dispc_request_irq(irq_handler_t handler, void *dev_id)
3604{
3605 return devm_request_irq(&dispc.pdev->dev, dispc.irq, handler,
3606 IRQF_SHARED, "OMAP DISPC", dev_id);
3607}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003608EXPORT_SYMBOL(dispc_request_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003609
3610void dispc_free_irq(void *dev_id)
3611{
3612 devm_free_irq(&dispc.pdev->dev, dispc.irq, dev_id);
3613}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003614EXPORT_SYMBOL(dispc_free_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003615
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003616/* DISPC HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003617static int __init omap_dispchw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003618{
3619 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003620 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003621 struct resource *dispc_mem;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003622 struct clk *clk;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003623
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003624 dispc.pdev = pdev;
3625
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003626 r = dispc_init_features(dispc.pdev);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303627 if (r)
3628 return r;
3629
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003630 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3631 if (!dispc_mem) {
3632 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003633 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003634 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003635
Julia Lawall6e2a14d2012-01-24 14:00:45 +01003636 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
3637 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003638 if (!dispc.base) {
3639 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003640 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00003641 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003642
archit tanejaaffe3602011-02-23 08:41:03 +00003643 dispc.irq = platform_get_irq(dispc.pdev, 0);
3644 if (dispc.irq < 0) {
3645 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003646 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00003647 }
3648
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003649 clk = clk_get(&pdev->dev, "fck");
3650 if (IS_ERR(clk)) {
3651 DSSERR("can't get fck\n");
3652 r = PTR_ERR(clk);
3653 return r;
3654 }
3655
3656 dispc.dss_clk = clk;
3657
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003658 pm_runtime_enable(&pdev->dev);
3659
3660 r = dispc_runtime_get();
3661 if (r)
3662 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003663
3664 _omap_dispc_initial_config();
3665
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003666 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003667 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003668 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3669
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003670 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003671
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003672 dss_debugfs_create_file("dispc", dispc_dump_regs);
3673
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003674 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003675
3676err_runtime_get:
3677 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003678 clk_put(dispc.dss_clk);
archit tanejaaffe3602011-02-23 08:41:03 +00003679 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003680}
3681
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003682static int __exit omap_dispchw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003683{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003684 pm_runtime_disable(&pdev->dev);
3685
3686 clk_put(dispc.dss_clk);
3687
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003688 return 0;
3689}
3690
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003691static int dispc_runtime_suspend(struct device *dev)
3692{
3693 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003694
3695 return 0;
3696}
3697
3698static int dispc_runtime_resume(struct device *dev)
3699{
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +03003700 dispc_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003701
3702 return 0;
3703}
3704
3705static const struct dev_pm_ops dispc_pm_ops = {
3706 .runtime_suspend = dispc_runtime_suspend,
3707 .runtime_resume = dispc_runtime_resume,
3708};
3709
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003710static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003711 .remove = __exit_p(omap_dispchw_remove),
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003712 .driver = {
3713 .name = "omapdss_dispc",
3714 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003715 .pm = &dispc_pm_ops,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003716 },
3717};
3718
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003719int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003720{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02003721 return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003722}
3723
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003724void __exit dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003725{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02003726 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003727}