blob: 21fa587b121c61d5707ba4ee43ce4b777d5d13a7 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
archit tanejaaffe3602011-02-23 08:41:03 +000036#include <linux/interrupt.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030037#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030038#include <linux/pm_runtime.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030039#include <linux/sizes.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020040
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030041#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020042
43#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053044#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053045#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020046
47/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000048#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020049
Tomi Valkeinen80c39712009-11-12 11:41:42 +020050#define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
51 DISPC_IRQ_OCP_ERR | \
52 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
53 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
54 DISPC_IRQ_SYNC_LOST | \
55 DISPC_IRQ_SYNC_LOST_DIGIT)
56
57#define DISPC_MAX_NR_ISRS 8
58
59struct omap_dispc_isr_data {
60 omap_dispc_isr_t isr;
61 void *arg;
62 u32 mask;
63};
64
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030065enum omap_burst_size {
66 BURST_SIZE_X2 = 0,
67 BURST_SIZE_X4 = 1,
68 BURST_SIZE_X8 = 2,
69};
70
Tomi Valkeinen80c39712009-11-12 11:41:42 +020071#define REG_GET(idx, start, end) \
72 FLD_GET(dispc_read_reg(idx), start, end)
73
74#define REG_FLD_MOD(idx, val, start, end) \
75 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
76
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +020077struct dispc_irq_stats {
78 unsigned long last_reset;
79 unsigned irq_count;
80 unsigned irqs[32];
81};
82
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053083struct dispc_features {
84 u8 sw_start;
85 u8 fp_start;
86 u8 bp_start;
87 u16 sw_max;
88 u16 vp_max;
89 u16 hp_max;
Archit Taneja33b89922012-11-14 13:50:15 +053090 u8 mgr_width_start;
91 u8 mgr_height_start;
92 u16 mgr_width_max;
93 u16 mgr_height_max;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +053094 int (*calc_scaling) (enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053095 const struct omap_video_timings *mgr_timings,
96 u16 width, u16 height, u16 out_width, u16 out_height,
97 enum omap_color_mode color_mode, bool *five_taps,
98 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053099 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530100 unsigned long (*calc_core_clk) (enum omap_plane plane,
Archit Taneja8ba85302012-09-26 17:00:37 +0530101 u16 width, u16 height, u16 out_width, u16 out_height,
102 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300103 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +0300104
105 /* swap GFX & WB fifos */
106 bool gfx_fifo_workaround:1;
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200107
108 /* no DISPC_IRQ_FRAMEDONETV on this SoC */
109 bool no_framedone_tv:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530110};
111
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300112#define DISPC_MAX_NR_FIFOS 5
113
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200114static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000115 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200116 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300117
118 int ctx_loss_cnt;
119
archit tanejaaffe3602011-02-23 08:41:03 +0000120 int irq;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300121 struct clk *dss_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200122
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300123 u32 fifo_size[DISPC_MAX_NR_FIFOS];
124 /* maps which plane is using a fifo. fifo-id -> plane-id */
125 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200126
127 spinlock_t irq_lock;
128 u32 irq_error_mask;
129 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
130 u32 error_irqs;
131 struct work_struct error_work;
132
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300133 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200134 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200135
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530136 const struct dispc_features *feat;
137
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200138#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
139 spinlock_t irq_stats_lock;
140 struct dispc_irq_stats irq_stats;
141#endif
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200142} dispc;
143
Amber Jain0d66cbb2011-05-19 19:47:54 +0530144enum omap_color_component {
145 /* used for all color formats for OMAP3 and earlier
146 * and for RGB and Y color component on OMAP4
147 */
148 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
149 /* used for UV component for
150 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
151 * color formats on OMAP4
152 */
153 DISPC_COLOR_COMPONENT_UV = 1 << 1,
154};
155
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530156enum mgr_reg_fields {
157 DISPC_MGR_FLD_ENABLE,
158 DISPC_MGR_FLD_STNTFT,
159 DISPC_MGR_FLD_GO,
160 DISPC_MGR_FLD_TFTDATALINES,
161 DISPC_MGR_FLD_STALLMODE,
162 DISPC_MGR_FLD_TCKENABLE,
163 DISPC_MGR_FLD_TCKSELECTION,
164 DISPC_MGR_FLD_CPR,
165 DISPC_MGR_FLD_FIFOHANDCHECK,
166 /* used to maintain a count of the above fields */
167 DISPC_MGR_FLD_NUM,
168};
169
170static const struct {
171 const char *name;
172 u32 vsync_irq;
173 u32 framedone_irq;
174 u32 sync_lost_irq;
175 struct reg_field reg_desc[DISPC_MGR_FLD_NUM];
176} mgr_desc[] = {
177 [OMAP_DSS_CHANNEL_LCD] = {
178 .name = "LCD",
179 .vsync_irq = DISPC_IRQ_VSYNC,
180 .framedone_irq = DISPC_IRQ_FRAMEDONE,
181 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
182 .reg_desc = {
183 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
184 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
185 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
186 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
187 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
188 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
189 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
190 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
191 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
192 },
193 },
194 [OMAP_DSS_CHANNEL_DIGIT] = {
195 .name = "DIGIT",
196 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200197 .framedone_irq = DISPC_IRQ_FRAMEDONETV,
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530198 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
199 .reg_desc = {
200 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
201 [DISPC_MGR_FLD_STNTFT] = { },
202 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
203 [DISPC_MGR_FLD_TFTDATALINES] = { },
204 [DISPC_MGR_FLD_STALLMODE] = { },
205 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
206 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
207 [DISPC_MGR_FLD_CPR] = { },
208 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
209 },
210 },
211 [OMAP_DSS_CHANNEL_LCD2] = {
212 .name = "LCD2",
213 .vsync_irq = DISPC_IRQ_VSYNC2,
214 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
215 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
216 .reg_desc = {
217 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
218 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
219 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
220 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
221 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
222 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
223 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
224 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
225 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
226 },
227 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530228 [OMAP_DSS_CHANNEL_LCD3] = {
229 .name = "LCD3",
230 .vsync_irq = DISPC_IRQ_VSYNC3,
231 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
232 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
233 .reg_desc = {
234 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
235 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
236 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
237 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
238 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
239 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
240 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
241 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
242 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
243 },
244 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530245};
246
Archit Taneja6e5264b2012-09-11 12:04:47 +0530247struct color_conv_coef {
248 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
249 int full_range;
250};
251
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200252static void _omap_dispc_set_irqs(void);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530253static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
254static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200255
Archit Taneja55978cc2011-05-06 11:45:51 +0530256static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200257{
Archit Taneja55978cc2011-05-06 11:45:51 +0530258 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200259}
260
Archit Taneja55978cc2011-05-06 11:45:51 +0530261static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200262{
Archit Taneja55978cc2011-05-06 11:45:51 +0530263 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200264}
265
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530266static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
267{
268 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
269 return REG_GET(rfld.reg, rfld.high, rfld.low);
270}
271
272static void mgr_fld_write(enum omap_channel channel,
273 enum mgr_reg_fields regfld, int val) {
274 const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
275 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
276}
277
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200278#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530279 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200280#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530281 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200282
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300283static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200284{
Archit Tanejac6104b82011-08-05 19:06:02 +0530285 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200286
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300287 DSSDBG("dispc_save_context\n");
288
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200289 SR(IRQENABLE);
290 SR(CONTROL);
291 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200292 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530293 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
294 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300295 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000296 if (dss_has_feature(FEAT_MGR_LCD2)) {
297 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000298 SR(CONFIG2);
299 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530300 if (dss_has_feature(FEAT_MGR_LCD3)) {
301 SR(CONTROL3);
302 SR(CONFIG3);
303 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200304
Archit Tanejac6104b82011-08-05 19:06:02 +0530305 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
306 SR(DEFAULT_COLOR(i));
307 SR(TRANS_COLOR(i));
308 SR(SIZE_MGR(i));
309 if (i == OMAP_DSS_CHANNEL_DIGIT)
310 continue;
311 SR(TIMING_H(i));
312 SR(TIMING_V(i));
313 SR(POL_FREQ(i));
314 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200315
Archit Tanejac6104b82011-08-05 19:06:02 +0530316 SR(DATA_CYCLE1(i));
317 SR(DATA_CYCLE2(i));
318 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200319
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300320 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530321 SR(CPR_COEF_R(i));
322 SR(CPR_COEF_G(i));
323 SR(CPR_COEF_B(i));
324 }
325 }
326
327 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
328 SR(OVL_BA0(i));
329 SR(OVL_BA1(i));
330 SR(OVL_POSITION(i));
331 SR(OVL_SIZE(i));
332 SR(OVL_ATTRIBUTES(i));
333 SR(OVL_FIFO_THRESHOLD(i));
334 SR(OVL_ROW_INC(i));
335 SR(OVL_PIXEL_INC(i));
336 if (dss_has_feature(FEAT_PRELOAD))
337 SR(OVL_PRELOAD(i));
338 if (i == OMAP_DSS_GFX) {
339 SR(OVL_WINDOW_SKIP(i));
340 SR(OVL_TABLE_BA(i));
341 continue;
342 }
343 SR(OVL_FIR(i));
344 SR(OVL_PICTURE_SIZE(i));
345 SR(OVL_ACCU0(i));
346 SR(OVL_ACCU1(i));
347
348 for (j = 0; j < 8; j++)
349 SR(OVL_FIR_COEF_H(i, j));
350
351 for (j = 0; j < 8; j++)
352 SR(OVL_FIR_COEF_HV(i, j));
353
354 for (j = 0; j < 5; j++)
355 SR(OVL_CONV_COEF(i, j));
356
357 if (dss_has_feature(FEAT_FIR_COEF_V)) {
358 for (j = 0; j < 8; j++)
359 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300360 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000361
Archit Tanejac6104b82011-08-05 19:06:02 +0530362 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
363 SR(OVL_BA0_UV(i));
364 SR(OVL_BA1_UV(i));
365 SR(OVL_FIR2(i));
366 SR(OVL_ACCU2_0(i));
367 SR(OVL_ACCU2_1(i));
368
369 for (j = 0; j < 8; j++)
370 SR(OVL_FIR_COEF_H2(i, j));
371
372 for (j = 0; j < 8; j++)
373 SR(OVL_FIR_COEF_HV2(i, j));
374
375 for (j = 0; j < 8; j++)
376 SR(OVL_FIR_COEF_V2(i, j));
377 }
378 if (dss_has_feature(FEAT_ATTR2))
379 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000380 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200381
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600382 if (dss_has_feature(FEAT_CORE_CLK_DIV))
383 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300384
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200385 dispc.ctx_loss_cnt = dss_get_ctx_loss_count(&dispc.pdev->dev);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300386 dispc.ctx_valid = true;
387
388 DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200389}
390
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300391static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200392{
Archit Tanejac6104b82011-08-05 19:06:02 +0530393 int i, j, ctx;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300394
395 DSSDBG("dispc_restore_context\n");
396
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300397 if (!dispc.ctx_valid)
398 return;
399
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200400 ctx = dss_get_ctx_loss_count(&dispc.pdev->dev);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300401
402 if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
403 return;
404
405 DSSDBG("ctx_loss_count: saved %d, current %d\n",
406 dispc.ctx_loss_cnt, ctx);
407
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200408 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200409 /*RR(CONTROL);*/
410 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200411 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530412 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
413 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300414 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530415 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000416 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530417 if (dss_has_feature(FEAT_MGR_LCD3))
418 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200419
Archit Tanejac6104b82011-08-05 19:06:02 +0530420 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
421 RR(DEFAULT_COLOR(i));
422 RR(TRANS_COLOR(i));
423 RR(SIZE_MGR(i));
424 if (i == OMAP_DSS_CHANNEL_DIGIT)
425 continue;
426 RR(TIMING_H(i));
427 RR(TIMING_V(i));
428 RR(POL_FREQ(i));
429 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530430
Archit Tanejac6104b82011-08-05 19:06:02 +0530431 RR(DATA_CYCLE1(i));
432 RR(DATA_CYCLE2(i));
433 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000434
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300435 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530436 RR(CPR_COEF_R(i));
437 RR(CPR_COEF_G(i));
438 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300439 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000440 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200441
Archit Tanejac6104b82011-08-05 19:06:02 +0530442 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
443 RR(OVL_BA0(i));
444 RR(OVL_BA1(i));
445 RR(OVL_POSITION(i));
446 RR(OVL_SIZE(i));
447 RR(OVL_ATTRIBUTES(i));
448 RR(OVL_FIFO_THRESHOLD(i));
449 RR(OVL_ROW_INC(i));
450 RR(OVL_PIXEL_INC(i));
451 if (dss_has_feature(FEAT_PRELOAD))
452 RR(OVL_PRELOAD(i));
453 if (i == OMAP_DSS_GFX) {
454 RR(OVL_WINDOW_SKIP(i));
455 RR(OVL_TABLE_BA(i));
456 continue;
457 }
458 RR(OVL_FIR(i));
459 RR(OVL_PICTURE_SIZE(i));
460 RR(OVL_ACCU0(i));
461 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200462
Archit Tanejac6104b82011-08-05 19:06:02 +0530463 for (j = 0; j < 8; j++)
464 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200465
Archit Tanejac6104b82011-08-05 19:06:02 +0530466 for (j = 0; j < 8; j++)
467 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200468
Archit Tanejac6104b82011-08-05 19:06:02 +0530469 for (j = 0; j < 5; j++)
470 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200471
Archit Tanejac6104b82011-08-05 19:06:02 +0530472 if (dss_has_feature(FEAT_FIR_COEF_V)) {
473 for (j = 0; j < 8; j++)
474 RR(OVL_FIR_COEF_V(i, j));
475 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200476
Archit Tanejac6104b82011-08-05 19:06:02 +0530477 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
478 RR(OVL_BA0_UV(i));
479 RR(OVL_BA1_UV(i));
480 RR(OVL_FIR2(i));
481 RR(OVL_ACCU2_0(i));
482 RR(OVL_ACCU2_1(i));
483
484 for (j = 0; j < 8; j++)
485 RR(OVL_FIR_COEF_H2(i, j));
486
487 for (j = 0; j < 8; j++)
488 RR(OVL_FIR_COEF_HV2(i, j));
489
490 for (j = 0; j < 8; j++)
491 RR(OVL_FIR_COEF_V2(i, j));
492 }
493 if (dss_has_feature(FEAT_ATTR2))
494 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300495 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200496
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600497 if (dss_has_feature(FEAT_CORE_CLK_DIV))
498 RR(DIVISOR);
499
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200500 /* enable last, because LCD & DIGIT enable are here */
501 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000502 if (dss_has_feature(FEAT_MGR_LCD2))
503 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530504 if (dss_has_feature(FEAT_MGR_LCD3))
505 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200506 /* clear spurious SYNC_LOST_DIGIT interrupts */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300507 dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200508
509 /*
510 * enable last so IRQs won't trigger before
511 * the context is fully restored
512 */
513 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300514
515 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200516}
517
518#undef SR
519#undef RR
520
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300521int dispc_runtime_get(void)
522{
523 int r;
524
525 DSSDBG("dispc_runtime_get\n");
526
527 r = pm_runtime_get_sync(&dispc.pdev->dev);
528 WARN_ON(r < 0);
529 return r < 0 ? r : 0;
530}
531
532void dispc_runtime_put(void)
533{
534 int r;
535
536 DSSDBG("dispc_runtime_put\n");
537
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200538 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300539 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300540}
541
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200542u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
543{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530544 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200545}
546
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200547u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
548{
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200549 if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
550 return 0;
551
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530552 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200553}
554
Tomi Valkeinencb699202012-10-17 10:38:52 +0300555u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
556{
557 return mgr_desc[channel].sync_lost_irq;
558}
559
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530560u32 dispc_wb_get_framedone_irq(void)
561{
562 return DISPC_IRQ_FRAMEDONEWB;
563}
564
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300565bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200566{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530567 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200568}
569
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300570void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200571{
Sumit Semwal2a205f32010-12-02 11:27:12 +0000572 bool enable_bit, go_bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200573
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200574 /* if the channel is not enabled, we don't need GO */
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530575 enable_bit = mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE) == 1;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000576
577 if (!enable_bit)
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300578 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200579
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530580 go_bit = mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000581
582 if (go_bit) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200583 DSSERR("GO bit not down for channel %d\n", channel);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300584 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200585 }
586
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530587 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200588
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530589 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200590}
591
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530592bool dispc_wb_go_busy(void)
593{
594 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
595}
596
597void dispc_wb_go(void)
598{
599 enum omap_plane plane = OMAP_DSS_WB;
600 bool enable, go;
601
602 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
603
604 if (!enable)
605 return;
606
607 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
608 if (go) {
609 DSSERR("GO bit not down for WB\n");
610 return;
611 }
612
613 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
614}
615
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300616static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200617{
Archit Taneja9b372c22011-05-06 11:45:49 +0530618 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200619}
620
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300621static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200622{
Archit Taneja9b372c22011-05-06 11:45:49 +0530623 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200624}
625
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300626static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200627{
Archit Taneja9b372c22011-05-06 11:45:49 +0530628 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200629}
630
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300631static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530632{
633 BUG_ON(plane == OMAP_DSS_GFX);
634
635 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
636}
637
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300638static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
639 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530640{
641 BUG_ON(plane == OMAP_DSS_GFX);
642
643 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
644}
645
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300646static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530647{
648 BUG_ON(plane == OMAP_DSS_GFX);
649
650 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
651}
652
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530653static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
654 int fir_vinc, int five_taps,
655 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200656{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530657 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200658 int i;
659
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530660 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
661 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200662
663 for (i = 0; i < 8; i++) {
664 u32 h, hv;
665
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530666 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
667 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
668 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
669 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
670 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
671 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
672 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
673 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200674
Amber Jain0d66cbb2011-05-19 19:47:54 +0530675 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300676 dispc_ovl_write_firh_reg(plane, i, h);
677 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530678 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300679 dispc_ovl_write_firh2_reg(plane, i, h);
680 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530681 }
682
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200683 }
684
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200685 if (five_taps) {
686 for (i = 0; i < 8; i++) {
687 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530688 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
689 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530690 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300691 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530692 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300693 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200694 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200695 }
696}
697
Archit Taneja6e5264b2012-09-11 12:04:47 +0530698
699static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
700 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200701{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200702#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
703
Archit Taneja6e5264b2012-09-11 12:04:47 +0530704 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
705 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
706 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
707 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
708 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200709
Archit Taneja6e5264b2012-09-11 12:04:47 +0530710 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200711
712#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200713}
714
Archit Taneja6e5264b2012-09-11 12:04:47 +0530715static void dispc_setup_color_conv_coef(void)
716{
717 int i;
718 int num_ovl = dss_feat_get_num_ovls();
719 int num_wb = dss_feat_get_num_wbs();
720 const struct color_conv_coef ctbl_bt601_5_ovl = {
721 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
722 };
723 const struct color_conv_coef ctbl_bt601_5_wb = {
724 66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
725 };
726
727 for (i = 1; i < num_ovl; i++)
728 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
729
730 for (; i < num_wb; i++)
731 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_wb);
732}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200733
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300734static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200735{
Archit Taneja9b372c22011-05-06 11:45:49 +0530736 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200737}
738
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300739static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200740{
Archit Taneja9b372c22011-05-06 11:45:49 +0530741 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200742}
743
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300744static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530745{
746 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
747}
748
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300749static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530750{
751 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
752}
753
Archit Tanejad79db852012-09-22 12:30:17 +0530754static void dispc_ovl_set_pos(enum omap_plane plane,
755 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200756{
Archit Tanejad79db852012-09-22 12:30:17 +0530757 u32 val;
758
759 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
760 return;
761
762 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530763
764 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200765}
766
Archit Taneja78b687f2012-09-21 14:51:49 +0530767static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
768 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200769{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200770 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530771
Archit Taneja36d87d92012-07-28 22:59:03 +0530772 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530773 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
774 else
775 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200776}
777
Archit Taneja78b687f2012-09-21 14:51:49 +0530778static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
779 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200780{
781 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200782
783 BUG_ON(plane == OMAP_DSS_GFX);
784
785 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530786
Archit Taneja36d87d92012-07-28 22:59:03 +0530787 if (plane == OMAP_DSS_WB)
788 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
789 else
790 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200791}
792
Archit Taneja5b54ed32012-09-26 16:55:27 +0530793static void dispc_ovl_set_zorder(enum omap_plane plane,
794 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530795{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530796 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530797 return;
798
799 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
800}
801
802static void dispc_ovl_enable_zorder_planes(void)
803{
804 int i;
805
806 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
807 return;
808
809 for (i = 0; i < dss_feat_get_num_ovls(); i++)
810 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
811}
812
Archit Taneja5b54ed32012-09-26 16:55:27 +0530813static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
814 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100815{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530816 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100817 return;
818
Archit Taneja9b372c22011-05-06 11:45:49 +0530819 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100820}
821
Archit Taneja5b54ed32012-09-26 16:55:27 +0530822static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
823 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200824{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530825 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300826 int shift;
827
Archit Taneja5b54ed32012-09-26 16:55:27 +0530828 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100829 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530830
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300831 shift = shifts[plane];
832 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200833}
834
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300835static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200836{
Archit Taneja9b372c22011-05-06 11:45:49 +0530837 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200838}
839
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300840static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200841{
Archit Taneja9b372c22011-05-06 11:45:49 +0530842 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200843}
844
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300845static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200846 enum omap_color_mode color_mode)
847{
848 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530849 if (plane != OMAP_DSS_GFX) {
850 switch (color_mode) {
851 case OMAP_DSS_COLOR_NV12:
852 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530853 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530854 m = 0x1; break;
855 case OMAP_DSS_COLOR_RGBA16:
856 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530857 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530858 m = 0x4; break;
859 case OMAP_DSS_COLOR_ARGB16:
860 m = 0x5; break;
861 case OMAP_DSS_COLOR_RGB16:
862 m = 0x6; break;
863 case OMAP_DSS_COLOR_ARGB16_1555:
864 m = 0x7; break;
865 case OMAP_DSS_COLOR_RGB24U:
866 m = 0x8; break;
867 case OMAP_DSS_COLOR_RGB24P:
868 m = 0x9; break;
869 case OMAP_DSS_COLOR_YUV2:
870 m = 0xa; break;
871 case OMAP_DSS_COLOR_UYVY:
872 m = 0xb; break;
873 case OMAP_DSS_COLOR_ARGB32:
874 m = 0xc; break;
875 case OMAP_DSS_COLOR_RGBA32:
876 m = 0xd; break;
877 case OMAP_DSS_COLOR_RGBX32:
878 m = 0xe; break;
879 case OMAP_DSS_COLOR_XRGB16_1555:
880 m = 0xf; break;
881 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300882 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530883 }
884 } else {
885 switch (color_mode) {
886 case OMAP_DSS_COLOR_CLUT1:
887 m = 0x0; break;
888 case OMAP_DSS_COLOR_CLUT2:
889 m = 0x1; break;
890 case OMAP_DSS_COLOR_CLUT4:
891 m = 0x2; break;
892 case OMAP_DSS_COLOR_CLUT8:
893 m = 0x3; break;
894 case OMAP_DSS_COLOR_RGB12U:
895 m = 0x4; break;
896 case OMAP_DSS_COLOR_ARGB16:
897 m = 0x5; break;
898 case OMAP_DSS_COLOR_RGB16:
899 m = 0x6; break;
900 case OMAP_DSS_COLOR_ARGB16_1555:
901 m = 0x7; break;
902 case OMAP_DSS_COLOR_RGB24U:
903 m = 0x8; break;
904 case OMAP_DSS_COLOR_RGB24P:
905 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530906 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530907 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530908 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530909 m = 0xb; break;
910 case OMAP_DSS_COLOR_ARGB32:
911 m = 0xc; break;
912 case OMAP_DSS_COLOR_RGBA32:
913 m = 0xd; break;
914 case OMAP_DSS_COLOR_RGBX32:
915 m = 0xe; break;
916 case OMAP_DSS_COLOR_XRGB16_1555:
917 m = 0xf; break;
918 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300919 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530920 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200921 }
922
Archit Taneja9b372c22011-05-06 11:45:49 +0530923 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200924}
925
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530926static void dispc_ovl_configure_burst_type(enum omap_plane plane,
927 enum omap_dss_rotation_type rotation_type)
928{
929 if (dss_has_feature(FEAT_BURST_2D) == 0)
930 return;
931
932 if (rotation_type == OMAP_DSS_ROT_TILER)
933 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
934 else
935 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
936}
937
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300938void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200939{
940 int shift;
941 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000942 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200943
944 switch (plane) {
945 case OMAP_DSS_GFX:
946 shift = 8;
947 break;
948 case OMAP_DSS_VIDEO1:
949 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530950 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200951 shift = 16;
952 break;
953 default:
954 BUG();
955 return;
956 }
957
Archit Taneja9b372c22011-05-06 11:45:49 +0530958 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000959 if (dss_has_feature(FEAT_MGR_LCD2)) {
960 switch (channel) {
961 case OMAP_DSS_CHANNEL_LCD:
962 chan = 0;
963 chan2 = 0;
964 break;
965 case OMAP_DSS_CHANNEL_DIGIT:
966 chan = 1;
967 chan2 = 0;
968 break;
969 case OMAP_DSS_CHANNEL_LCD2:
970 chan = 0;
971 chan2 = 1;
972 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530973 case OMAP_DSS_CHANNEL_LCD3:
974 if (dss_has_feature(FEAT_MGR_LCD3)) {
975 chan = 0;
976 chan2 = 2;
977 } else {
978 BUG();
979 return;
980 }
981 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000982 default:
983 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300984 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000985 }
986
987 val = FLD_MOD(val, chan, shift, shift);
988 val = FLD_MOD(val, chan2, 31, 30);
989 } else {
990 val = FLD_MOD(val, channel, shift, shift);
991 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530992 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200993}
994
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200995static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
996{
997 int shift;
998 u32 val;
999 enum omap_channel channel;
1000
1001 switch (plane) {
1002 case OMAP_DSS_GFX:
1003 shift = 8;
1004 break;
1005 case OMAP_DSS_VIDEO1:
1006 case OMAP_DSS_VIDEO2:
1007 case OMAP_DSS_VIDEO3:
1008 shift = 16;
1009 break;
1010 default:
1011 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001012 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001013 }
1014
1015 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1016
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +05301017 if (dss_has_feature(FEAT_MGR_LCD3)) {
1018 if (FLD_GET(val, 31, 30) == 0)
1019 channel = FLD_GET(val, shift, shift);
1020 else if (FLD_GET(val, 31, 30) == 1)
1021 channel = OMAP_DSS_CHANNEL_LCD2;
1022 else
1023 channel = OMAP_DSS_CHANNEL_LCD3;
1024 } else if (dss_has_feature(FEAT_MGR_LCD2)) {
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001025 if (FLD_GET(val, 31, 30) == 0)
1026 channel = FLD_GET(val, shift, shift);
1027 else
1028 channel = OMAP_DSS_CHANNEL_LCD2;
1029 } else {
1030 channel = FLD_GET(val, shift, shift);
1031 }
1032
1033 return channel;
1034}
1035
Archit Tanejad9ac7732012-09-22 12:38:19 +05301036void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
1037{
1038 enum omap_plane plane = OMAP_DSS_WB;
1039
1040 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1041}
1042
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001043static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001044 enum omap_burst_size burst_size)
1045{
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301046 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001047 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001048
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001049 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001050 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001051}
1052
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001053static void dispc_configure_burst_sizes(void)
1054{
1055 int i;
1056 const int burst_size = BURST_SIZE_X8;
1057
1058 /* Configure burst size always to maximum size */
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001059 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001060 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001061}
1062
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001063static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001064{
1065 unsigned unit = dss_feat_get_burst_size_unit();
1066 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1067 return unit * 8;
1068}
1069
Mythri P Kd3862612011-03-11 18:02:49 +05301070void dispc_enable_gamma_table(bool enable)
1071{
1072 /*
1073 * This is partially implemented to support only disabling of
1074 * the gamma table.
1075 */
1076 if (enable) {
1077 DSSWARN("Gamma table enabling for TV not yet supported");
1078 return;
1079 }
1080
1081 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1082}
1083
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001084static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001085{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301086 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001087 return;
1088
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301089 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001090}
1091
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001092static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02001093 const struct omap_dss_cpr_coefs *coefs)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001094{
1095 u32 coef_r, coef_g, coef_b;
1096
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301097 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001098 return;
1099
1100 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1101 FLD_VAL(coefs->rb, 9, 0);
1102 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1103 FLD_VAL(coefs->gb, 9, 0);
1104 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1105 FLD_VAL(coefs->bb, 9, 0);
1106
1107 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1108 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1109 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1110}
1111
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001112static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001113{
1114 u32 val;
1115
1116 BUG_ON(plane == OMAP_DSS_GFX);
1117
Archit Taneja9b372c22011-05-06 11:45:49 +05301118 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001119 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301120 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001121}
1122
Archit Tanejad79db852012-09-22 12:30:17 +05301123static void dispc_ovl_enable_replication(enum omap_plane plane,
1124 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001125{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301126 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001127 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001128
Archit Tanejad79db852012-09-22 12:30:17 +05301129 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1130 return;
1131
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001132 shift = shifts[plane];
1133 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001134}
1135
Archit Taneja8f366162012-04-16 12:53:44 +05301136static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301137 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001138{
1139 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301140
Archit Taneja33b89922012-11-14 13:50:15 +05301141 val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
1142 FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
1143
Archit Taneja702d1442011-05-06 11:45:50 +05301144 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001145}
1146
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001147static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001148{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001149 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001150 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301151 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001152 u32 unit;
1153
1154 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001155
Archit Tanejaa0acb552010-09-15 19:20:00 +05301156 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001157
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001158 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1159 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001160 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001161 dispc.fifo_size[fifo] = size;
1162
1163 /*
1164 * By default fifos are mapped directly to overlays, fifo 0 to
1165 * ovl 0, fifo 1 to ovl 1, etc.
1166 */
1167 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001168 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001169
1170 /*
1171 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1172 * causes problems with certain use cases, like using the tiler in 2D
1173 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1174 * giving GFX plane a larger fifo. WB but should work fine with a
1175 * smaller fifo.
1176 */
1177 if (dispc.feat->gfx_fifo_workaround) {
1178 u32 v;
1179
1180 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1181
1182 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1183 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1184 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1185 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1186
1187 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1188
1189 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1190 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1191 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001192}
1193
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001194static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001195{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001196 int fifo;
1197 u32 size = 0;
1198
1199 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1200 if (dispc.fifo_assignment[fifo] == plane)
1201 size += dispc.fifo_size[fifo];
1202 }
1203
1204 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001205}
1206
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001207void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001208{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301209 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001210 u32 unit;
1211
1212 unit = dss_feat_get_buffer_size_unit();
1213
1214 WARN_ON(low % unit != 0);
1215 WARN_ON(high % unit != 0);
1216
1217 low /= unit;
1218 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301219
Archit Taneja9b372c22011-05-06 11:45:49 +05301220 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1221 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1222
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001223 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001224 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301225 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001226 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301227 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001228 hi_start, hi_end) * unit,
1229 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001230
Archit Taneja9b372c22011-05-06 11:45:49 +05301231 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301232 FLD_VAL(high, hi_start, hi_end) |
1233 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001234}
1235
1236void dispc_enable_fifomerge(bool enable)
1237{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001238 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1239 WARN_ON(enable);
1240 return;
1241 }
1242
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001243 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1244 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001245}
1246
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001247void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001248 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1249 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001250{
1251 /*
1252 * All sizes are in bytes. Both the buffer and burst are made of
1253 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1254 */
1255
1256 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001257 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1258 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001259
1260 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001261 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001262
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001263 if (use_fifomerge) {
1264 total_fifo_size = 0;
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001265 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001266 total_fifo_size += dispc_ovl_get_fifo_size(i);
1267 } else {
1268 total_fifo_size = ovl_fifo_size;
1269 }
1270
1271 /*
1272 * We use the same low threshold for both fifomerge and non-fifomerge
1273 * cases, but for fifomerge we calculate the high threshold using the
1274 * combined fifo size
1275 */
1276
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001277 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001278 *fifo_low = ovl_fifo_size - burst_size * 2;
1279 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301280 } else if (plane == OMAP_DSS_WB) {
1281 /*
1282 * Most optimal configuration for writeback is to push out data
1283 * to the interconnect the moment writeback pushes enough pixels
1284 * in the FIFO to form a burst
1285 */
1286 *fifo_low = 0;
1287 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001288 } else {
1289 *fifo_low = ovl_fifo_size - burst_size;
1290 *fifo_high = total_fifo_size - buf_unit;
1291 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001292}
1293
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001294static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301295 int hinc, int vinc,
1296 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001297{
1298 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001299
Amber Jain0d66cbb2011-05-19 19:47:54 +05301300 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1301 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301302
Amber Jain0d66cbb2011-05-19 19:47:54 +05301303 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1304 &hinc_start, &hinc_end);
1305 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1306 &vinc_start, &vinc_end);
1307 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1308 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301309
Amber Jain0d66cbb2011-05-19 19:47:54 +05301310 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1311 } else {
1312 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1313 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1314 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001315}
1316
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001317static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001318{
1319 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301320 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001321
Archit Taneja87a74842011-03-02 11:19:50 +05301322 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1323 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1324
1325 val = FLD_VAL(vaccu, vert_start, vert_end) |
1326 FLD_VAL(haccu, hor_start, hor_end);
1327
Archit Taneja9b372c22011-05-06 11:45:49 +05301328 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001329}
1330
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001331static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001332{
1333 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301334 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001335
Archit Taneja87a74842011-03-02 11:19:50 +05301336 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1337 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1338
1339 val = FLD_VAL(vaccu, vert_start, vert_end) |
1340 FLD_VAL(haccu, hor_start, hor_end);
1341
Archit Taneja9b372c22011-05-06 11:45:49 +05301342 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001343}
1344
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001345static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1346 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301347{
1348 u32 val;
1349
1350 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1351 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1352}
1353
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001354static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1355 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301356{
1357 u32 val;
1358
1359 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1360 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1361}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001362
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001363static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001364 u16 orig_width, u16 orig_height,
1365 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301366 bool five_taps, u8 rotation,
1367 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001368{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301369 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001370
Amber Jained14a3c2011-05-19 19:47:51 +05301371 fir_hinc = 1024 * orig_width / out_width;
1372 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001373
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301374 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1375 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001376 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301377}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001378
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301379static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1380 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1381 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1382{
1383 int h_accu2_0, h_accu2_1;
1384 int v_accu2_0, v_accu2_1;
1385 int chroma_hinc, chroma_vinc;
1386 int idx;
1387
1388 struct accu {
1389 s8 h0_m, h0_n;
1390 s8 h1_m, h1_n;
1391 s8 v0_m, v0_n;
1392 s8 v1_m, v1_n;
1393 };
1394
1395 const struct accu *accu_table;
1396 const struct accu *accu_val;
1397
1398 static const struct accu accu_nv12[4] = {
1399 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1400 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1401 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1402 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1403 };
1404
1405 static const struct accu accu_nv12_ilace[4] = {
1406 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1407 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1408 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1409 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1410 };
1411
1412 static const struct accu accu_yuv[4] = {
1413 { 0, 1, 0, 1, 0, 1, 0, 1 },
1414 { 0, 1, 0, 1, 0, 1, 0, 1 },
1415 { -1, 1, 0, 1, 0, 1, 0, 1 },
1416 { 0, 1, 0, 1, -1, 1, 0, 1 },
1417 };
1418
1419 switch (rotation) {
1420 case OMAP_DSS_ROT_0:
1421 idx = 0;
1422 break;
1423 case OMAP_DSS_ROT_90:
1424 idx = 1;
1425 break;
1426 case OMAP_DSS_ROT_180:
1427 idx = 2;
1428 break;
1429 case OMAP_DSS_ROT_270:
1430 idx = 3;
1431 break;
1432 default:
1433 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001434 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301435 }
1436
1437 switch (color_mode) {
1438 case OMAP_DSS_COLOR_NV12:
1439 if (ilace)
1440 accu_table = accu_nv12_ilace;
1441 else
1442 accu_table = accu_nv12;
1443 break;
1444 case OMAP_DSS_COLOR_YUV2:
1445 case OMAP_DSS_COLOR_UYVY:
1446 accu_table = accu_yuv;
1447 break;
1448 default:
1449 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001450 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301451 }
1452
1453 accu_val = &accu_table[idx];
1454
1455 chroma_hinc = 1024 * orig_width / out_width;
1456 chroma_vinc = 1024 * orig_height / out_height;
1457
1458 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1459 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1460 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1461 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1462
1463 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1464 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1465}
1466
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001467static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301468 u16 orig_width, u16 orig_height,
1469 u16 out_width, u16 out_height,
1470 bool ilace, bool five_taps,
1471 bool fieldmode, enum omap_color_mode color_mode,
1472 u8 rotation)
1473{
1474 int accu0 = 0;
1475 int accu1 = 0;
1476 u32 l;
1477
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001478 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301479 out_width, out_height, five_taps,
1480 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301481 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001482
Archit Taneja87a74842011-03-02 11:19:50 +05301483 /* RESIZEENABLE and VERTICALTAPS */
1484 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301485 l |= (orig_width != out_width) ? (1 << 5) : 0;
1486 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001487 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301488
1489 /* VRESIZECONF and HRESIZECONF */
1490 if (dss_has_feature(FEAT_RESIZECONF)) {
1491 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301492 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1493 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301494 }
1495
1496 /* LINEBUFFERSPLIT */
1497 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1498 l &= ~(0x1 << 22);
1499 l |= five_taps ? (1 << 22) : 0;
1500 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001501
Archit Taneja9b372c22011-05-06 11:45:49 +05301502 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001503
1504 /*
1505 * field 0 = even field = bottom field
1506 * field 1 = odd field = top field
1507 */
1508 if (ilace && !fieldmode) {
1509 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301510 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001511 if (accu0 >= 1024/2) {
1512 accu1 = 1024/2;
1513 accu0 -= accu1;
1514 }
1515 }
1516
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001517 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1518 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001519}
1520
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001521static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301522 u16 orig_width, u16 orig_height,
1523 u16 out_width, u16 out_height,
1524 bool ilace, bool five_taps,
1525 bool fieldmode, enum omap_color_mode color_mode,
1526 u8 rotation)
1527{
1528 int scale_x = out_width != orig_width;
1529 int scale_y = out_height != orig_height;
Archit Tanejaf92afae2012-08-24 11:11:14 +05301530 bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301531
1532 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1533 return;
1534 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1535 color_mode != OMAP_DSS_COLOR_UYVY &&
1536 color_mode != OMAP_DSS_COLOR_NV12)) {
1537 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301538 if (plane != OMAP_DSS_WB)
1539 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301540 return;
1541 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001542
1543 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1544 out_height, ilace, color_mode, rotation);
1545
Amber Jain0d66cbb2011-05-19 19:47:54 +05301546 switch (color_mode) {
1547 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301548 if (chroma_upscale) {
1549 /* UV is subsampled by 2 horizontally and vertically */
1550 orig_height >>= 1;
1551 orig_width >>= 1;
1552 } else {
1553 /* UV is downsampled by 2 horizontally and vertically */
1554 orig_height <<= 1;
1555 orig_width <<= 1;
1556 }
1557
Amber Jain0d66cbb2011-05-19 19:47:54 +05301558 break;
1559 case OMAP_DSS_COLOR_YUV2:
1560 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301561 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301562 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301563 rotation == OMAP_DSS_ROT_180) {
1564 if (chroma_upscale)
1565 /* UV is subsampled by 2 horizontally */
1566 orig_width >>= 1;
1567 else
1568 /* UV is downsampled by 2 horizontally */
1569 orig_width <<= 1;
1570 }
1571
Amber Jain0d66cbb2011-05-19 19:47:54 +05301572 /* must use FIR for YUV422 if rotated */
1573 if (rotation != OMAP_DSS_ROT_0)
1574 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301575
Amber Jain0d66cbb2011-05-19 19:47:54 +05301576 break;
1577 default:
1578 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001579 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301580 }
1581
1582 if (out_width != orig_width)
1583 scale_x = true;
1584 if (out_height != orig_height)
1585 scale_y = true;
1586
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001587 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301588 out_width, out_height, five_taps,
1589 rotation, DISPC_COLOR_COMPONENT_UV);
1590
Archit Taneja2a5561b2012-07-16 16:37:45 +05301591 if (plane != OMAP_DSS_WB)
1592 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1593 (scale_x || scale_y) ? 1 : 0, 8, 8);
1594
Amber Jain0d66cbb2011-05-19 19:47:54 +05301595 /* set H scaling */
1596 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1597 /* set V scaling */
1598 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301599}
1600
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001601static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301602 u16 orig_width, u16 orig_height,
1603 u16 out_width, u16 out_height,
1604 bool ilace, bool five_taps,
1605 bool fieldmode, enum omap_color_mode color_mode,
1606 u8 rotation)
1607{
1608 BUG_ON(plane == OMAP_DSS_GFX);
1609
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001610 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301611 orig_width, orig_height,
1612 out_width, out_height,
1613 ilace, five_taps,
1614 fieldmode, color_mode,
1615 rotation);
1616
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001617 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301618 orig_width, orig_height,
1619 out_width, out_height,
1620 ilace, five_taps,
1621 fieldmode, color_mode,
1622 rotation);
1623}
1624
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001625static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001626 bool mirroring, enum omap_color_mode color_mode)
1627{
Archit Taneja87a74842011-03-02 11:19:50 +05301628 bool row_repeat = false;
1629 int vidrot = 0;
1630
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001631 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1632 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001633
1634 if (mirroring) {
1635 switch (rotation) {
1636 case OMAP_DSS_ROT_0:
1637 vidrot = 2;
1638 break;
1639 case OMAP_DSS_ROT_90:
1640 vidrot = 1;
1641 break;
1642 case OMAP_DSS_ROT_180:
1643 vidrot = 0;
1644 break;
1645 case OMAP_DSS_ROT_270:
1646 vidrot = 3;
1647 break;
1648 }
1649 } else {
1650 switch (rotation) {
1651 case OMAP_DSS_ROT_0:
1652 vidrot = 0;
1653 break;
1654 case OMAP_DSS_ROT_90:
1655 vidrot = 1;
1656 break;
1657 case OMAP_DSS_ROT_180:
1658 vidrot = 2;
1659 break;
1660 case OMAP_DSS_ROT_270:
1661 vidrot = 3;
1662 break;
1663 }
1664 }
1665
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001666 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301667 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001668 else
Archit Taneja87a74842011-03-02 11:19:50 +05301669 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001670 }
Archit Taneja87a74842011-03-02 11:19:50 +05301671
Archit Taneja9b372c22011-05-06 11:45:49 +05301672 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301673 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301674 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1675 row_repeat ? 1 : 0, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001676}
1677
1678static int color_mode_to_bpp(enum omap_color_mode color_mode)
1679{
1680 switch (color_mode) {
1681 case OMAP_DSS_COLOR_CLUT1:
1682 return 1;
1683 case OMAP_DSS_COLOR_CLUT2:
1684 return 2;
1685 case OMAP_DSS_COLOR_CLUT4:
1686 return 4;
1687 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301688 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001689 return 8;
1690 case OMAP_DSS_COLOR_RGB12U:
1691 case OMAP_DSS_COLOR_RGB16:
1692 case OMAP_DSS_COLOR_ARGB16:
1693 case OMAP_DSS_COLOR_YUV2:
1694 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301695 case OMAP_DSS_COLOR_RGBA16:
1696 case OMAP_DSS_COLOR_RGBX16:
1697 case OMAP_DSS_COLOR_ARGB16_1555:
1698 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001699 return 16;
1700 case OMAP_DSS_COLOR_RGB24P:
1701 return 24;
1702 case OMAP_DSS_COLOR_RGB24U:
1703 case OMAP_DSS_COLOR_ARGB32:
1704 case OMAP_DSS_COLOR_RGBA32:
1705 case OMAP_DSS_COLOR_RGBX32:
1706 return 32;
1707 default:
1708 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001709 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001710 }
1711}
1712
1713static s32 pixinc(int pixels, u8 ps)
1714{
1715 if (pixels == 1)
1716 return 1;
1717 else if (pixels > 1)
1718 return 1 + (pixels - 1) * ps;
1719 else if (pixels < 0)
1720 return 1 - (-pixels + 1) * ps;
1721 else
1722 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001723 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001724}
1725
1726static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1727 u16 screen_width,
1728 u16 width, u16 height,
1729 enum omap_color_mode color_mode, bool fieldmode,
1730 unsigned int field_offset,
1731 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301732 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001733{
1734 u8 ps;
1735
1736 /* FIXME CLUT formats */
1737 switch (color_mode) {
1738 case OMAP_DSS_COLOR_CLUT1:
1739 case OMAP_DSS_COLOR_CLUT2:
1740 case OMAP_DSS_COLOR_CLUT4:
1741 case OMAP_DSS_COLOR_CLUT8:
1742 BUG();
1743 return;
1744 case OMAP_DSS_COLOR_YUV2:
1745 case OMAP_DSS_COLOR_UYVY:
1746 ps = 4;
1747 break;
1748 default:
1749 ps = color_mode_to_bpp(color_mode) / 8;
1750 break;
1751 }
1752
1753 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1754 width, height);
1755
1756 /*
1757 * field 0 = even field = bottom field
1758 * field 1 = odd field = top field
1759 */
1760 switch (rotation + mirror * 4) {
1761 case OMAP_DSS_ROT_0:
1762 case OMAP_DSS_ROT_180:
1763 /*
1764 * If the pixel format is YUV or UYVY divide the width
1765 * of the image by 2 for 0 and 180 degree rotation.
1766 */
1767 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1768 color_mode == OMAP_DSS_COLOR_UYVY)
1769 width = width >> 1;
1770 case OMAP_DSS_ROT_90:
1771 case OMAP_DSS_ROT_270:
1772 *offset1 = 0;
1773 if (field_offset)
1774 *offset0 = field_offset * screen_width * ps;
1775 else
1776 *offset0 = 0;
1777
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301778 *row_inc = pixinc(1 +
1779 (y_predecim * screen_width - x_predecim * width) +
1780 (fieldmode ? screen_width : 0), ps);
1781 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001782 break;
1783
1784 case OMAP_DSS_ROT_0 + 4:
1785 case OMAP_DSS_ROT_180 + 4:
1786 /* If the pixel format is YUV or UYVY divide the width
1787 * of the image by 2 for 0 degree and 180 degree
1788 */
1789 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1790 color_mode == OMAP_DSS_COLOR_UYVY)
1791 width = width >> 1;
1792 case OMAP_DSS_ROT_90 + 4:
1793 case OMAP_DSS_ROT_270 + 4:
1794 *offset1 = 0;
1795 if (field_offset)
1796 *offset0 = field_offset * screen_width * ps;
1797 else
1798 *offset0 = 0;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301799 *row_inc = pixinc(1 -
1800 (y_predecim * screen_width + x_predecim * width) -
1801 (fieldmode ? screen_width : 0), ps);
1802 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001803 break;
1804
1805 default:
1806 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001807 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001808 }
1809}
1810
1811static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1812 u16 screen_width,
1813 u16 width, u16 height,
1814 enum omap_color_mode color_mode, bool fieldmode,
1815 unsigned int field_offset,
1816 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301817 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001818{
1819 u8 ps;
1820 u16 fbw, fbh;
1821
1822 /* FIXME CLUT formats */
1823 switch (color_mode) {
1824 case OMAP_DSS_COLOR_CLUT1:
1825 case OMAP_DSS_COLOR_CLUT2:
1826 case OMAP_DSS_COLOR_CLUT4:
1827 case OMAP_DSS_COLOR_CLUT8:
1828 BUG();
1829 return;
1830 default:
1831 ps = color_mode_to_bpp(color_mode) / 8;
1832 break;
1833 }
1834
1835 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1836 width, height);
1837
1838 /* width & height are overlay sizes, convert to fb sizes */
1839
1840 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1841 fbw = width;
1842 fbh = height;
1843 } else {
1844 fbw = height;
1845 fbh = width;
1846 }
1847
1848 /*
1849 * field 0 = even field = bottom field
1850 * field 1 = odd field = top field
1851 */
1852 switch (rotation + mirror * 4) {
1853 case OMAP_DSS_ROT_0:
1854 *offset1 = 0;
1855 if (field_offset)
1856 *offset0 = *offset1 + field_offset * screen_width * ps;
1857 else
1858 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301859 *row_inc = pixinc(1 +
1860 (y_predecim * screen_width - fbw * x_predecim) +
1861 (fieldmode ? screen_width : 0), ps);
1862 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1863 color_mode == OMAP_DSS_COLOR_UYVY)
1864 *pix_inc = pixinc(x_predecim, 2 * ps);
1865 else
1866 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001867 break;
1868 case OMAP_DSS_ROT_90:
1869 *offset1 = screen_width * (fbh - 1) * ps;
1870 if (field_offset)
1871 *offset0 = *offset1 + field_offset * ps;
1872 else
1873 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301874 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1875 y_predecim + (fieldmode ? 1 : 0), ps);
1876 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001877 break;
1878 case OMAP_DSS_ROT_180:
1879 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1880 if (field_offset)
1881 *offset0 = *offset1 - field_offset * screen_width * ps;
1882 else
1883 *offset0 = *offset1;
1884 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301885 (y_predecim * screen_width - fbw * x_predecim) -
1886 (fieldmode ? screen_width : 0), ps);
1887 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1888 color_mode == OMAP_DSS_COLOR_UYVY)
1889 *pix_inc = pixinc(-x_predecim, 2 * ps);
1890 else
1891 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001892 break;
1893 case OMAP_DSS_ROT_270:
1894 *offset1 = (fbw - 1) * ps;
1895 if (field_offset)
1896 *offset0 = *offset1 - field_offset * ps;
1897 else
1898 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301899 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
1900 y_predecim - (fieldmode ? 1 : 0), ps);
1901 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001902 break;
1903
1904 /* mirroring */
1905 case OMAP_DSS_ROT_0 + 4:
1906 *offset1 = (fbw - 1) * ps;
1907 if (field_offset)
1908 *offset0 = *offset1 + field_offset * screen_width * ps;
1909 else
1910 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301911 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001912 (fieldmode ? screen_width : 0),
1913 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301914 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1915 color_mode == OMAP_DSS_COLOR_UYVY)
1916 *pix_inc = pixinc(-x_predecim, 2 * ps);
1917 else
1918 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001919 break;
1920
1921 case OMAP_DSS_ROT_90 + 4:
1922 *offset1 = 0;
1923 if (field_offset)
1924 *offset0 = *offset1 + field_offset * ps;
1925 else
1926 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301927 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
1928 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001929 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301930 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001931 break;
1932
1933 case OMAP_DSS_ROT_180 + 4:
1934 *offset1 = screen_width * (fbh - 1) * ps;
1935 if (field_offset)
1936 *offset0 = *offset1 - field_offset * screen_width * ps;
1937 else
1938 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301939 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001940 (fieldmode ? screen_width : 0),
1941 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301942 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1943 color_mode == OMAP_DSS_COLOR_UYVY)
1944 *pix_inc = pixinc(x_predecim, 2 * ps);
1945 else
1946 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001947 break;
1948
1949 case OMAP_DSS_ROT_270 + 4:
1950 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1951 if (field_offset)
1952 *offset0 = *offset1 - field_offset * ps;
1953 else
1954 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301955 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
1956 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001957 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301958 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001959 break;
1960
1961 default:
1962 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001963 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001964 }
1965}
1966
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05301967static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
1968 enum omap_color_mode color_mode, bool fieldmode,
1969 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
1970 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
1971{
1972 u8 ps;
1973
1974 switch (color_mode) {
1975 case OMAP_DSS_COLOR_CLUT1:
1976 case OMAP_DSS_COLOR_CLUT2:
1977 case OMAP_DSS_COLOR_CLUT4:
1978 case OMAP_DSS_COLOR_CLUT8:
1979 BUG();
1980 return;
1981 default:
1982 ps = color_mode_to_bpp(color_mode) / 8;
1983 break;
1984 }
1985
1986 DSSDBG("scrw %d, width %d\n", screen_width, width);
1987
1988 /*
1989 * field 0 = even field = bottom field
1990 * field 1 = odd field = top field
1991 */
1992 *offset1 = 0;
1993 if (field_offset)
1994 *offset0 = *offset1 + field_offset * screen_width * ps;
1995 else
1996 *offset0 = *offset1;
1997 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
1998 (fieldmode ? screen_width : 0), ps);
1999 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2000 color_mode == OMAP_DSS_COLOR_UYVY)
2001 *pix_inc = pixinc(x_predecim, 2 * ps);
2002 else
2003 *pix_inc = pixinc(x_predecim, ps);
2004}
2005
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302006/*
2007 * This function is used to avoid synclosts in OMAP3, because of some
2008 * undocumented horizontal position and timing related limitations.
2009 */
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302010static int check_horiz_timing_omap3(enum omap_plane plane,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302011 const struct omap_video_timings *t, u16 pos_x,
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302012 u16 width, u16 height, u16 out_width, u16 out_height)
2013{
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002014 const int ds = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302015 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302016 static const u8 limits[3] = { 8, 10, 20 };
2017 u64 val, blank;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302018 unsigned long pclk = dispc_plane_pclk_rate(plane);
2019 unsigned long lclk = dispc_plane_lclk_rate(plane);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302020 int i;
2021
Archit Taneja81ab95b2012-05-08 15:53:20 +05302022 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302023
2024 i = 0;
2025 if (out_height < height)
2026 i++;
2027 if (out_width < width)
2028 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05302029 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302030 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
2031 if (blank <= limits[i])
2032 return -EINVAL;
2033
2034 /*
2035 * Pixel data should be prepared before visible display point starts.
2036 * So, atleast DS-2 lines must have already been fetched by DISPC
2037 * during nonactive - pos_x period.
2038 */
2039 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2040 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002041 val, max(0, ds - 2) * width);
2042 if (val < max(0, ds - 2) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302043 return -EINVAL;
2044
2045 /*
2046 * All lines need to be refilled during the nonactive period of which
2047 * only one line can be loaded during the active period. So, atleast
2048 * DS - 1 lines should be loaded during nonactive period.
2049 */
2050 val = div_u64((u64)nonactive * lclk, pclk);
2051 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002052 val, max(0, ds - 1) * width);
2053 if (val < max(0, ds - 1) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302054 return -EINVAL;
2055
2056 return 0;
2057}
2058
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302059static unsigned long calc_core_clk_five_taps(enum omap_plane plane,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302060 const struct omap_video_timings *mgr_timings, u16 width,
2061 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002062 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002063{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302064 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302065 u64 tmp;
2066 unsigned long pclk = dispc_plane_pclk_rate(plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002067
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302068 if (height <= out_height && width <= out_width)
2069 return (unsigned long) pclk;
2070
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002071 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05302072 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002073
2074 tmp = pclk * height * out_width;
2075 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302076 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002077
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002078 if (height > 2 * out_height) {
2079 if (ppl == out_width)
2080 return 0;
2081
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002082 tmp = pclk * (height - 2 * out_height) * out_width;
2083 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302084 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002085 }
2086 }
2087
2088 if (width > out_width) {
2089 tmp = pclk * width;
2090 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302091 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002092
2093 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302094 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002095 }
2096
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302097 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002098}
2099
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302100static unsigned long calc_core_clk_24xx(enum omap_plane plane, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302101 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302102{
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302103 unsigned long pclk = dispc_plane_pclk_rate(plane);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302104
2105 if (height > out_height && width > out_width)
2106 return pclk * 4;
2107 else
2108 return pclk * 2;
2109}
2110
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302111static unsigned long calc_core_clk_34xx(enum omap_plane plane, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302112 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002113{
2114 unsigned int hf, vf;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302115 unsigned long pclk = dispc_plane_pclk_rate(plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002116
2117 /*
2118 * FIXME how to determine the 'A' factor
2119 * for the no downscaling case ?
2120 */
2121
2122 if (width > 3 * out_width)
2123 hf = 4;
2124 else if (width > 2 * out_width)
2125 hf = 3;
2126 else if (width > out_width)
2127 hf = 2;
2128 else
2129 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002130 if (height > out_height)
2131 vf = 2;
2132 else
2133 vf = 1;
2134
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302135 return pclk * vf * hf;
2136}
2137
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302138static unsigned long calc_core_clk_44xx(enum omap_plane plane, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302139 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302140{
Archit Taneja8ba85302012-09-26 17:00:37 +05302141 unsigned long pclk;
2142
2143 /*
2144 * If the overlay/writeback is in mem to mem mode, there are no
2145 * downscaling limitations with respect to pixel clock, return 1 as
2146 * required core clock to represent that we have sufficient enough
2147 * core clock to do maximum downscaling
2148 */
2149 if (mem_to_mem)
2150 return 1;
2151
2152 pclk = dispc_plane_pclk_rate(plane);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302153
2154 if (width > out_width)
2155 return DIV_ROUND_UP(pclk, out_width) * width;
2156 else
2157 return pclk;
2158}
2159
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302160static int dispc_ovl_calc_scaling_24xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302161 const struct omap_video_timings *mgr_timings,
2162 u16 width, u16 height, u16 out_width, u16 out_height,
2163 enum omap_color_mode color_mode, bool *five_taps,
2164 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302165 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302166{
2167 int error;
2168 u16 in_width, in_height;
2169 int min_factor = min(*decim_x, *decim_y);
2170 const int maxsinglelinewidth =
2171 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302172
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302173 *five_taps = false;
2174
2175 do {
2176 in_height = DIV_ROUND_UP(height, *decim_y);
2177 in_width = DIV_ROUND_UP(width, *decim_x);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302178 *core_clk = dispc.feat->calc_core_clk(plane, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302179 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302180 error = (in_width > maxsinglelinewidth || !*core_clk ||
2181 *core_clk > dispc_core_clk_rate());
2182 if (error) {
2183 if (*decim_x == *decim_y) {
2184 *decim_x = min_factor;
2185 ++*decim_y;
2186 } else {
2187 swap(*decim_x, *decim_y);
2188 if (*decim_x < *decim_y)
2189 ++*decim_x;
2190 }
2191 }
2192 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2193
2194 if (in_width > maxsinglelinewidth) {
2195 DSSERR("Cannot scale max input width exceeded");
2196 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302197 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302198 return 0;
2199}
2200
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302201static int dispc_ovl_calc_scaling_34xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302202 const struct omap_video_timings *mgr_timings,
2203 u16 width, u16 height, u16 out_width, u16 out_height,
2204 enum omap_color_mode color_mode, bool *five_taps,
2205 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302206 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302207{
2208 int error;
2209 u16 in_width, in_height;
2210 int min_factor = min(*decim_x, *decim_y);
2211 const int maxsinglelinewidth =
2212 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2213
2214 do {
2215 in_height = DIV_ROUND_UP(height, *decim_y);
2216 in_width = DIV_ROUND_UP(width, *decim_x);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302217 *core_clk = calc_core_clk_five_taps(plane, mgr_timings,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302218 in_width, in_height, out_width, out_height, color_mode);
2219
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302220 error = check_horiz_timing_omap3(plane, mgr_timings,
2221 pos_x, in_width, in_height, out_width,
2222 out_height);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302223
2224 if (in_width > maxsinglelinewidth)
2225 if (in_height > out_height &&
2226 in_height < out_height * 2)
2227 *five_taps = false;
2228 if (!*five_taps)
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302229 *core_clk = dispc.feat->calc_core_clk(plane, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302230 in_height, out_width, out_height,
2231 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302232
2233 error = (error || in_width > maxsinglelinewidth * 2 ||
2234 (in_width > maxsinglelinewidth && *five_taps) ||
2235 !*core_clk || *core_clk > dispc_core_clk_rate());
2236 if (error) {
2237 if (*decim_x == *decim_y) {
2238 *decim_x = min_factor;
2239 ++*decim_y;
2240 } else {
2241 swap(*decim_x, *decim_y);
2242 if (*decim_x < *decim_y)
2243 ++*decim_x;
2244 }
2245 }
2246 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2247
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302248 if (check_horiz_timing_omap3(plane, mgr_timings, pos_x, width, height,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302249 out_width, out_height)){
2250 DSSERR("horizontal timing too tight\n");
2251 return -EINVAL;
2252 }
2253
2254 if (in_width > (maxsinglelinewidth * 2)) {
2255 DSSERR("Cannot setup scaling");
2256 DSSERR("width exceeds maximum width possible");
2257 return -EINVAL;
2258 }
2259
2260 if (in_width > maxsinglelinewidth && *five_taps) {
2261 DSSERR("cannot setup scaling with five taps");
2262 return -EINVAL;
2263 }
2264 return 0;
2265}
2266
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302267static int dispc_ovl_calc_scaling_44xx(enum omap_plane plane,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302268 const struct omap_video_timings *mgr_timings,
2269 u16 width, u16 height, u16 out_width, u16 out_height,
2270 enum omap_color_mode color_mode, bool *five_taps,
2271 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302272 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302273{
2274 u16 in_width, in_width_max;
2275 int decim_x_min = *decim_x;
2276 u16 in_height = DIV_ROUND_UP(height, *decim_y);
2277 const int maxsinglelinewidth =
2278 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja8ba85302012-09-26 17:00:37 +05302279 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302280
Archit Taneja5d501082012-11-07 11:45:02 +05302281 if (mem_to_mem) {
2282 in_width_max = out_width * maxdownscale;
2283 } else {
2284 unsigned long pclk = dispc_plane_pclk_rate(plane);
2285
Archit Taneja8ba85302012-09-26 17:00:37 +05302286 in_width_max = dispc_core_clk_rate() /
2287 DIV_ROUND_UP(pclk, out_width);
Archit Taneja5d501082012-11-07 11:45:02 +05302288 }
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302289
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302290 *decim_x = DIV_ROUND_UP(width, in_width_max);
2291
2292 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2293 if (*decim_x > *x_predecim)
2294 return -EINVAL;
2295
2296 do {
2297 in_width = DIV_ROUND_UP(width, *decim_x);
2298 } while (*decim_x <= *x_predecim &&
2299 in_width > maxsinglelinewidth && ++*decim_x);
2300
2301 if (in_width > maxsinglelinewidth) {
2302 DSSERR("Cannot scale width exceeds max line width");
2303 return -EINVAL;
2304 }
2305
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302306 *core_clk = dispc.feat->calc_core_clk(plane, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302307 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302308 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002309}
2310
Archit Taneja79ad75f2011-09-08 13:15:11 +05302311static int dispc_ovl_calc_scaling(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302312 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302313 const struct omap_video_timings *mgr_timings,
2314 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302315 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302316 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302317 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302318{
Archit Taneja0373cac2011-09-08 13:25:17 +05302319 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302320 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302321 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302322 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302323
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002324 if (width == out_width && height == out_height)
2325 return 0;
2326
Archit Taneja5b54ed32012-09-26 16:55:27 +05302327 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002328 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302329
Archit Taneja1c031442012-11-07 11:45:03 +05302330 if (plane == OMAP_DSS_WB) {
2331 *x_predecim = *y_predecim = 1;
2332 } else {
2333 *x_predecim = max_decim_limit;
2334 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2335 dss_has_feature(FEAT_BURST_2D)) ?
2336 2 : max_decim_limit;
2337 }
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302338
2339 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2340 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2341 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2342 color_mode == OMAP_DSS_COLOR_CLUT8) {
2343 *x_predecim = 1;
2344 *y_predecim = 1;
2345 *five_taps = false;
2346 return 0;
2347 }
2348
2349 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2350 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2351
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302352 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302353 return -EINVAL;
2354
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302355 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302356 return -EINVAL;
2357
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302358 ret = dispc.feat->calc_scaling(plane, mgr_timings, width, height,
2359 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302360 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2361 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302362 if (ret)
2363 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302364
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302365 DSSDBG("required core clk rate = %lu Hz\n", core_clk);
2366 DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302367
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302368 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302369 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302370 "required core clk rate = %lu Hz, "
2371 "current core clk rate = %lu Hz\n",
2372 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302373 return -EINVAL;
2374 }
2375
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302376 *x_predecim = decim_x;
2377 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302378 return 0;
2379}
2380
Archit Taneja84a880f2012-09-26 16:57:37 +05302381static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302382 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2383 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2384 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2385 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2386 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8ba85302012-09-26 17:00:37 +05302387 bool replication, const struct omap_video_timings *mgr_timings,
2388 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002389{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302390 bool five_taps = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002391 bool fieldmode = 0;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302392 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002393 unsigned offset0, offset1;
2394 s32 row_inc;
2395 s32 pix_inc;
Archit Taneja6be0d732012-11-07 11:45:04 +05302396 u16 frame_width, frame_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002397 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302398 u16 in_height = height;
2399 u16 in_width = width;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302400 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302401 bool ilace = mgr_timings->interlace;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002402
Archit Taneja84a880f2012-09-26 16:57:37 +05302403 if (paddr == 0)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002404 return -EINVAL;
2405
Archit Taneja84a880f2012-09-26 16:57:37 +05302406 out_width = out_width == 0 ? width : out_width;
2407 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002408
Archit Taneja84a880f2012-09-26 16:57:37 +05302409 if (ilace && height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002410 fieldmode = 1;
2411
2412 if (ilace) {
2413 if (fieldmode)
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302414 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302415 pos_y /= 2;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302416 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002417
2418 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302419 "out_height %d\n", in_height, pos_y,
2420 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002421 }
2422
Archit Taneja84a880f2012-09-26 16:57:37 +05302423 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302424 return -EINVAL;
2425
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302426 r = dispc_ovl_calc_scaling(plane, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302427 in_height, out_width, out_height, color_mode,
2428 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302429 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302430 if (r)
2431 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002432
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302433 in_width = DIV_ROUND_UP(in_width, x_predecim);
2434 in_height = DIV_ROUND_UP(in_height, y_predecim);
2435
Archit Taneja84a880f2012-09-26 16:57:37 +05302436 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2437 color_mode == OMAP_DSS_COLOR_UYVY ||
2438 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302439 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002440
2441 if (ilace && !fieldmode) {
2442 /*
2443 * when downscaling the bottom field may have to start several
2444 * source lines below the top field. Unfortunately ACCUI
2445 * registers will only hold the fractional part of the offset
2446 * so the integer part must be added to the base address of the
2447 * bottom field.
2448 */
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302449 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002450 field_offset = 0;
2451 else
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302452 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002453 }
2454
2455 /* Fields are independent but interleaved in memory. */
2456 if (fieldmode)
2457 field_offset = 1;
2458
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002459 offset0 = 0;
2460 offset1 = 0;
2461 row_inc = 0;
2462 pix_inc = 0;
2463
Archit Taneja6be0d732012-11-07 11:45:04 +05302464 if (plane == OMAP_DSS_WB) {
2465 frame_width = out_width;
2466 frame_height = out_height;
2467 } else {
2468 frame_width = in_width;
2469 frame_height = height;
2470 }
2471
Archit Taneja84a880f2012-09-26 16:57:37 +05302472 if (rotation_type == OMAP_DSS_ROT_TILER)
Archit Taneja6be0d732012-11-07 11:45:04 +05302473 calc_tiler_rotation_offset(screen_width, frame_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302474 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302475 &offset0, &offset1, &row_inc, &pix_inc,
2476 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302477 else if (rotation_type == OMAP_DSS_ROT_DMA)
Archit Taneja6be0d732012-11-07 11:45:04 +05302478 calc_dma_rotation_offset(rotation, mirror, screen_width,
2479 frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302480 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302481 &offset0, &offset1, &row_inc, &pix_inc,
2482 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002483 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302484 calc_vrfb_rotation_offset(rotation, mirror,
Archit Taneja6be0d732012-11-07 11:45:04 +05302485 screen_width, frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302486 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302487 &offset0, &offset1, &row_inc, &pix_inc,
2488 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002489
2490 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2491 offset0, offset1, row_inc, pix_inc);
2492
Archit Taneja84a880f2012-09-26 16:57:37 +05302493 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002494
Archit Taneja84a880f2012-09-26 16:57:37 +05302495 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302496
Archit Taneja84a880f2012-09-26 16:57:37 +05302497 dispc_ovl_set_ba0(plane, paddr + offset0);
2498 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002499
Archit Taneja84a880f2012-09-26 16:57:37 +05302500 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2501 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2502 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302503 }
2504
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002505 dispc_ovl_set_row_inc(plane, row_inc);
2506 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002507
Archit Taneja84a880f2012-09-26 16:57:37 +05302508 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302509 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002510
Archit Taneja84a880f2012-09-26 16:57:37 +05302511 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002512
Archit Taneja78b687f2012-09-21 14:51:49 +05302513 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002514
Archit Taneja5b54ed32012-09-26 16:55:27 +05302515 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302516 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2517 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302518 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302519 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002520 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002521 }
2522
Archit Taneja84a880f2012-09-26 16:57:37 +05302523 dispc_ovl_set_rotation_attrs(plane, rotation, mirror, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002524
Archit Taneja84a880f2012-09-26 16:57:37 +05302525 dispc_ovl_set_zorder(plane, caps, zorder);
2526 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2527 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002528
Archit Tanejad79db852012-09-22 12:30:17 +05302529 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302530
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002531 return 0;
2532}
2533
Archit Taneja84a880f2012-09-26 16:57:37 +05302534int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +05302535 bool replication, const struct omap_video_timings *mgr_timings,
2536 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302537{
2538 int r;
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002539 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
Archit Taneja84a880f2012-09-26 16:57:37 +05302540 enum omap_channel channel;
2541
2542 channel = dispc_ovl_get_channel_out(plane);
2543
2544 DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
2545 "%dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2546 plane, oi->paddr, oi->p_uv_addr, oi->screen_width, oi->pos_x,
2547 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2548 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2549
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002550 r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302551 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2552 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2553 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Archit Taneja8ba85302012-09-26 17:00:37 +05302554 oi->rotation_type, replication, mgr_timings, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302555
2556 return r;
2557}
2558
Archit Taneja749feff2012-08-31 12:32:52 +05302559int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302560 bool mem_to_mem, const struct omap_video_timings *mgr_timings)
Archit Taneja749feff2012-08-31 12:32:52 +05302561{
2562 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302563 u32 l;
Archit Taneja749feff2012-08-31 12:32:52 +05302564 enum omap_plane plane = OMAP_DSS_WB;
2565 const int pos_x = 0, pos_y = 0;
2566 const u8 zorder = 0, global_alpha = 0;
2567 const bool replication = false;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302568 bool truncation;
Archit Taneja749feff2012-08-31 12:32:52 +05302569 int in_width = mgr_timings->x_res;
2570 int in_height = mgr_timings->y_res;
2571 enum omap_overlay_caps caps =
2572 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2573
2574 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2575 "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
2576 in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
2577 wi->mirror);
2578
2579 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2580 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2581 wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
2582 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302583 replication, mgr_timings, mem_to_mem);
2584
2585 switch (wi->color_mode) {
2586 case OMAP_DSS_COLOR_RGB16:
2587 case OMAP_DSS_COLOR_RGB24P:
2588 case OMAP_DSS_COLOR_ARGB16:
2589 case OMAP_DSS_COLOR_RGBA16:
2590 case OMAP_DSS_COLOR_RGB12U:
2591 case OMAP_DSS_COLOR_ARGB16_1555:
2592 case OMAP_DSS_COLOR_XRGB16_1555:
2593 case OMAP_DSS_COLOR_RGBX16:
2594 truncation = true;
2595 break;
2596 default:
2597 truncation = false;
2598 break;
2599 }
2600
2601 /* setup extra DISPC_WB_ATTRIBUTES */
2602 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2603 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2604 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
2605 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302606
2607 return r;
2608}
2609
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002610int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002611{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002612 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2613
Archit Taneja9b372c22011-05-06 11:45:49 +05302614 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002615
2616 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002617}
2618
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002619bool dispc_ovl_enabled(enum omap_plane plane)
2620{
2621 return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2622}
2623
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002624static void dispc_mgr_disable_isr(void *data, u32 mask)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002625{
2626 struct completion *compl = data;
2627 complete(compl);
2628}
2629
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002630void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002631{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302632 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2633 /* flush posted write */
2634 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002635}
2636
Tomi Valkeinen65398512012-10-10 11:44:17 +03002637bool dispc_mgr_is_enabled(enum omap_channel channel)
2638{
2639 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
2640}
2641
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002642static void dispc_mgr_enable_lcd_out(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002643{
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002644 dispc_mgr_enable(channel, true);
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002645}
2646
2647static void dispc_mgr_disable_lcd_out(enum omap_channel channel)
2648{
2649 DECLARE_COMPLETION_ONSTACK(framedone_compl);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002650 int r;
Sumit Semwal2a205f32010-12-02 11:27:12 +00002651 u32 irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002652
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002653 if (dispc_mgr_is_enabled(channel) == false)
2654 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +00002655
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002656 /*
2657 * When we disable LCD output, we need to wait for FRAMEDONE to know
2658 * that DISPC has finished with the LCD output.
2659 */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002660
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002661 irq = dispc_mgr_get_framedone_irq(channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002662
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002663 r = omap_dispc_register_isr(dispc_mgr_disable_isr, &framedone_compl,
2664 irq);
2665 if (r)
2666 DSSERR("failed to register FRAMEDONE isr\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002667
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002668 dispc_mgr_enable(channel, false);
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002669
2670 /* if we couldn't register for framedone, just sleep and exit */
2671 if (r) {
2672 msleep(100);
2673 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002674 }
2675
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002676 if (!wait_for_completion_timeout(&framedone_compl,
2677 msecs_to_jiffies(100)))
2678 DSSERR("timeout waiting for FRAME DONE\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002679
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002680 r = omap_dispc_unregister_isr(dispc_mgr_disable_isr, &framedone_compl,
2681 irq);
2682 if (r)
2683 DSSERR("failed to unregister FRAMEDONE isr\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002684}
2685
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002686static void dispc_digit_out_enable_isr(void *data, u32 mask)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002687{
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002688 struct completion *compl = data;
2689
2690 /* ignore any sync lost interrupts */
2691 if (mask & (DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD))
2692 complete(compl);
2693}
2694
2695static void dispc_mgr_enable_digit_out(void)
2696{
2697 DECLARE_COMPLETION_ONSTACK(vsync_compl);
2698 int r;
2699 u32 irq_mask;
2700
2701 if (dispc_mgr_is_enabled(OMAP_DSS_CHANNEL_DIGIT) == true)
2702 return;
2703
2704 /*
2705 * Digit output produces some sync lost interrupts during the first
2706 * frame when enabling. Those need to be ignored, so we register for the
2707 * sync lost irq to prevent the error handler from triggering.
2708 */
2709
2710 irq_mask = dispc_mgr_get_vsync_irq(OMAP_DSS_CHANNEL_DIGIT) |
2711 dispc_mgr_get_sync_lost_irq(OMAP_DSS_CHANNEL_DIGIT);
2712
2713 r = omap_dispc_register_isr(dispc_digit_out_enable_isr, &vsync_compl,
2714 irq_mask);
2715 if (r) {
2716 DSSERR("failed to register %x isr\n", irq_mask);
2717 return;
2718 }
2719
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002720 dispc_mgr_enable(OMAP_DSS_CHANNEL_DIGIT, true);
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002721
2722 /* wait for the first evsync */
2723 if (!wait_for_completion_timeout(&vsync_compl, msecs_to_jiffies(100)))
2724 DSSERR("timeout waiting for digit out to start\n");
2725
2726 r = omap_dispc_unregister_isr(dispc_digit_out_enable_isr, &vsync_compl,
2727 irq_mask);
2728 if (r)
2729 DSSERR("failed to unregister %x isr\n", irq_mask);
2730}
2731
2732static void dispc_mgr_disable_digit_out(void)
2733{
2734 DECLARE_COMPLETION_ONSTACK(framedone_compl);
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002735 enum dss_hdmi_venc_clk_source_select src;
2736 int r, i;
2737 u32 irq_mask;
2738 int num_irqs;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002739
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002740 if (dispc_mgr_is_enabled(OMAP_DSS_CHANNEL_DIGIT) == false)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002741 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002742
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002743 src = dss_get_hdmi_venc_clk_source();
2744
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002745 /*
2746 * When we disable the digit output, we need to wait for FRAMEDONE to
2747 * know that DISPC has finished with the output. For analog tv out we'll
2748 * use vsync, as omap2/3 don't have framedone for TV.
2749 */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002750
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002751 if (src == DSS_HDMI_M_PCLK) {
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002752 irq_mask = DISPC_IRQ_FRAMEDONETV;
2753 num_irqs = 1;
2754 } else {
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002755 irq_mask = dispc_mgr_get_vsync_irq(OMAP_DSS_CHANNEL_DIGIT);
2756 /*
2757 * We need to wait for both even and odd vsyncs. Note that this
2758 * is not totally reliable, as we could get a vsync interrupt
2759 * before we disable the output, which leads to timeout in the
2760 * wait_for_completion.
2761 */
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002762 num_irqs = 2;
2763 }
2764
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002765 r = omap_dispc_register_isr(dispc_mgr_disable_isr, &framedone_compl,
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002766 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002767 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002768 DSSERR("failed to register %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002769
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002770 dispc_mgr_enable(OMAP_DSS_CHANNEL_DIGIT, false);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002771
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002772 /* if we couldn't register the irq, just sleep and exit */
2773 if (r) {
2774 msleep(100);
2775 return;
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002776 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002777
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002778 for (i = 0; i < num_irqs; ++i) {
2779 if (!wait_for_completion_timeout(&framedone_compl,
2780 msecs_to_jiffies(100)))
2781 DSSERR("timeout waiting for digit out to stop\n");
2782 }
2783
2784 r = omap_dispc_unregister_isr(dispc_mgr_disable_isr, &framedone_compl,
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002785 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002786 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002787 DSSERR("failed to unregister %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002788}
2789
Tomi Valkeinen3a979f8a2012-10-19 14:14:38 +03002790void dispc_mgr_enable_sync(enum omap_channel channel)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002791{
Archit Tanejadd88b7a2012-06-29 14:41:30 +05302792 if (dss_mgr_is_lcd(channel))
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002793 dispc_mgr_enable_lcd_out(channel);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002794 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002795 dispc_mgr_enable_digit_out();
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002796 else
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002797 WARN_ON(1);
2798}
2799
Tomi Valkeinen3a979f8a2012-10-19 14:14:38 +03002800void dispc_mgr_disable_sync(enum omap_channel channel)
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002801{
2802 if (dss_mgr_is_lcd(channel))
2803 dispc_mgr_disable_lcd_out(channel);
2804 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
2805 dispc_mgr_disable_digit_out();
2806 else
2807 WARN_ON(1);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002808}
2809
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302810void dispc_wb_enable(bool enable)
2811{
2812 enum omap_plane plane = OMAP_DSS_WB;
2813 struct completion frame_done_completion;
2814 bool is_on;
2815 int r;
2816 u32 irq;
2817
2818 is_on = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2819 irq = DISPC_IRQ_FRAMEDONEWB;
2820
2821 if (!enable && is_on) {
2822 init_completion(&frame_done_completion);
2823
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002824 r = omap_dispc_register_isr(dispc_mgr_disable_isr,
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302825 &frame_done_completion, irq);
2826 if (r)
2827 DSSERR("failed to register FRAMEDONEWB isr\n");
2828 }
2829
2830 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
2831
2832 if (!enable && is_on) {
2833 if (!wait_for_completion_timeout(&frame_done_completion,
2834 msecs_to_jiffies(100)))
2835 DSSERR("timeout waiting for FRAMEDONEWB\n");
2836
Tomi Valkeinenb1112242012-10-10 12:48:31 +03002837 r = omap_dispc_unregister_isr(dispc_mgr_disable_isr,
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302838 &frame_done_completion, irq);
2839 if (r)
2840 DSSERR("failed to unregister FRAMEDONEWB isr\n");
2841 }
2842}
2843
2844bool dispc_wb_is_enabled(void)
2845{
2846 enum omap_plane plane = OMAP_DSS_WB;
2847
2848 return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2849}
2850
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002851static void dispc_lcd_enable_signal_polarity(bool act_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002852{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002853 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2854 return;
2855
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002856 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002857}
2858
2859void dispc_lcd_enable_signal(bool enable)
2860{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002861 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2862 return;
2863
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002864 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002865}
2866
2867void dispc_pck_free_enable(bool enable)
2868{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002869 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2870 return;
2871
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002872 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002873}
2874
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002875static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002876{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302877 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002878}
2879
2880
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002881static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002882{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302883 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002884}
2885
2886void dispc_set_loadmode(enum omap_dss_load_mode mode)
2887{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002888 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002889}
2890
2891
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002892static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002893{
Sumit Semwal8613b002010-12-02 11:27:09 +00002894 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002895}
2896
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002897static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002898 enum omap_dss_trans_key_type type,
2899 u32 trans_key)
2900{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302901 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002902
Sumit Semwal8613b002010-12-02 11:27:09 +00002903 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002904}
2905
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002906static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002907{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302908 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002909}
Archit Taneja11354dd2011-09-26 11:47:29 +05302910
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002911static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2912 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002913{
Archit Taneja11354dd2011-09-26 11:47:29 +05302914 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002915 return;
2916
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002917 if (ch == OMAP_DSS_CHANNEL_LCD)
2918 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002919 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002920 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002921}
Archit Taneja11354dd2011-09-26 11:47:29 +05302922
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002923void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002924 const struct omap_overlay_manager_info *info)
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002925{
2926 dispc_mgr_set_default_color(channel, info->default_color);
2927 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2928 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2929 dispc_mgr_enable_alpha_fixed_zorder(channel,
2930 info->partial_alpha_enabled);
2931 if (dss_has_feature(FEAT_CPR)) {
2932 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2933 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2934 }
2935}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002936
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002937static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002938{
2939 int code;
2940
2941 switch (data_lines) {
2942 case 12:
2943 code = 0;
2944 break;
2945 case 16:
2946 code = 1;
2947 break;
2948 case 18:
2949 code = 2;
2950 break;
2951 case 24:
2952 code = 3;
2953 break;
2954 default:
2955 BUG();
2956 return;
2957 }
2958
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302959 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002960}
2961
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002962static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002963{
2964 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302965 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002966
2967 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302968 case DSS_IO_PAD_MODE_RESET:
2969 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002970 gpout1 = 0;
2971 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302972 case DSS_IO_PAD_MODE_RFBI:
2973 gpout0 = 1;
2974 gpout1 = 0;
2975 break;
2976 case DSS_IO_PAD_MODE_BYPASS:
2977 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002978 gpout1 = 1;
2979 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002980 default:
2981 BUG();
2982 return;
2983 }
2984
Archit Taneja569969d2011-08-22 17:41:57 +05302985 l = dispc_read_reg(DISPC_CONTROL);
2986 l = FLD_MOD(l, gpout0, 15, 15);
2987 l = FLD_MOD(l, gpout1, 16, 16);
2988 dispc_write_reg(DISPC_CONTROL, l);
2989}
2990
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002991static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
Archit Taneja569969d2011-08-22 17:41:57 +05302992{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302993 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002994}
2995
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002996void dispc_mgr_set_lcd_config(enum omap_channel channel,
2997 const struct dss_lcd_mgr_config *config)
2998{
2999 dispc_mgr_set_io_pad_mode(config->io_pad_mode);
3000
3001 dispc_mgr_enable_stallmode(channel, config->stallmode);
3002 dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
3003
3004 dispc_mgr_set_clock_div(channel, &config->clock_info);
3005
3006 dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
3007
3008 dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
3009
3010 dispc_mgr_set_lcd_type_tft(channel);
3011}
3012
Archit Taneja8f366162012-04-16 12:53:44 +05303013static bool _dispc_mgr_size_ok(u16 width, u16 height)
3014{
Archit Taneja33b89922012-11-14 13:50:15 +05303015 return width <= dispc.feat->mgr_width_max &&
3016 height <= dispc.feat->mgr_height_max;
Archit Taneja8f366162012-04-16 12:53:44 +05303017}
3018
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003019static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
3020 int vsw, int vfp, int vbp)
3021{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303022 if (hsw < 1 || hsw > dispc.feat->sw_max ||
3023 hfp < 1 || hfp > dispc.feat->hp_max ||
3024 hbp < 1 || hbp > dispc.feat->hp_max ||
3025 vsw < 1 || vsw > dispc.feat->sw_max ||
3026 vfp < 0 || vfp > dispc.feat->vp_max ||
3027 vbp < 0 || vbp > dispc.feat->vp_max)
3028 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003029 return true;
3030}
3031
Archit Taneja8f366162012-04-16 12:53:44 +05303032bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05303033 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003034{
Archit Taneja8f366162012-04-16 12:53:44 +05303035 bool timings_ok;
3036
3037 timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);
3038
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303039 if (dss_mgr_is_lcd(channel))
Archit Taneja8f366162012-04-16 12:53:44 +05303040 timings_ok = timings_ok && _dispc_lcd_timings_ok(timings->hsw,
3041 timings->hfp, timings->hbp,
3042 timings->vsw, timings->vfp,
3043 timings->vbp);
3044
3045 return timings_ok;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003046}
3047
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003048static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303049 int hfp, int hbp, int vsw, int vfp, int vbp,
3050 enum omap_dss_signal_level vsync_level,
3051 enum omap_dss_signal_level hsync_level,
3052 enum omap_dss_signal_edge data_pclk_edge,
3053 enum omap_dss_signal_level de_level,
3054 enum omap_dss_signal_edge sync_pclk_edge)
3055
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003056{
Archit Taneja655e2942012-06-21 10:37:43 +05303057 u32 timing_h, timing_v, l;
3058 bool onoff, rf, ipc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003059
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303060 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
3061 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
3062 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
3063 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
3064 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
3065 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003066
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003067 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
3068 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05303069
3070 switch (data_pclk_edge) {
3071 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
3072 ipc = false;
3073 break;
3074 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
3075 ipc = true;
3076 break;
3077 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
3078 default:
3079 BUG();
3080 }
3081
3082 switch (sync_pclk_edge) {
3083 case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
3084 onoff = false;
3085 rf = false;
3086 break;
3087 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
3088 onoff = true;
3089 rf = false;
3090 break;
3091 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
3092 onoff = true;
3093 rf = true;
3094 break;
3095 default:
3096 BUG();
3097 };
3098
3099 l = dispc_read_reg(DISPC_POL_FREQ(channel));
3100 l |= FLD_VAL(onoff, 17, 17);
3101 l |= FLD_VAL(rf, 16, 16);
3102 l |= FLD_VAL(de_level, 15, 15);
3103 l |= FLD_VAL(ipc, 14, 14);
3104 l |= FLD_VAL(hsync_level, 13, 13);
3105 l |= FLD_VAL(vsync_level, 12, 12);
3106 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003107}
3108
3109/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05303110void dispc_mgr_set_timings(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003111 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003112{
3113 unsigned xtot, ytot;
3114 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05303115 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003116
Archit Taneja2aefad42012-05-18 14:36:54 +05303117 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05303118
Archit Taneja2aefad42012-05-18 14:36:54 +05303119 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05303120 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003121 return;
3122 }
Archit Tanejac51d9212012-04-16 12:53:43 +05303123
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303124 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05303125 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303126 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
3127 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05303128
Archit Taneja2aefad42012-05-18 14:36:54 +05303129 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
3130 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05303131
3132 ht = (timings->pixel_clock * 1000) / xtot;
3133 vt = (timings->pixel_clock * 1000) / xtot / ytot;
3134
3135 DSSDBG("pck %u\n", timings->pixel_clock);
3136 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05303137 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05303138 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
3139 t.vsync_level, t.hsync_level, t.data_pclk_edge,
3140 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003141
Archit Tanejac51d9212012-04-16 12:53:43 +05303142 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05303143 } else {
Archit Taneja23c8f882012-06-28 11:15:51 +05303144 if (t.interlace == true)
Archit Taneja2aefad42012-05-18 14:36:54 +05303145 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05303146 }
Archit Taneja8f366162012-04-16 12:53:44 +05303147
Archit Taneja2aefad42012-05-18 14:36:54 +05303148 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003149}
3150
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003151static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003152 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003153{
3154 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003155 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003156
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003157 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003158 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003159}
3160
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003161static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00003162 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003163{
3164 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003165 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003166 *lck_div = FLD_GET(l, 23, 16);
3167 *pck_div = FLD_GET(l, 7, 0);
3168}
3169
3170unsigned long dispc_fclk_rate(void)
3171{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303172 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003173 unsigned long r = 0;
3174
Taneja, Archit66534e82011-03-08 05:50:34 -06003175 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05303176 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003177 r = clk_get_rate(dispc.dss_clk);
Taneja, Archit66534e82011-03-08 05:50:34 -06003178 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05303179 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303180 dsidev = dsi_get_dsidev_from_id(0);
3181 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06003182 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05303183 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3184 dsidev = dsi_get_dsidev_from_id(1);
3185 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3186 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06003187 default:
3188 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003189 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06003190 }
3191
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003192 return r;
3193}
3194
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003195unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003196{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303197 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003198 int lcd;
3199 unsigned long r;
3200 u32 l;
3201
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003202 if (dss_mgr_is_lcd(channel)) {
3203 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003204
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003205 lcd = FLD_GET(l, 23, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003206
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003207 switch (dss_get_lcd_clk_source(channel)) {
3208 case OMAP_DSS_CLK_SRC_FCK:
3209 r = clk_get_rate(dispc.dss_clk);
3210 break;
3211 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
3212 dsidev = dsi_get_dsidev_from_id(0);
3213 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3214 break;
3215 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3216 dsidev = dsi_get_dsidev_from_id(1);
3217 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
3218 break;
3219 default:
3220 BUG();
3221 return 0;
3222 }
3223
3224 return r / lcd;
3225 } else {
3226 return dispc_fclk_rate();
Taneja, Architea751592011-03-08 05:50:35 -06003227 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003228}
3229
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003230unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003231{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003232 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003233
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303234 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303235 int pcd;
3236 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003237
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303238 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003239
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303240 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003241
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303242 r = dispc_mgr_lclk_rate(channel);
3243
3244 return r / pcd;
3245 } else {
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303246 enum dss_hdmi_venc_clk_source_select source;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303247
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303248 source = dss_get_hdmi_venc_clk_source();
3249
3250 switch (source) {
3251 case DSS_VENC_TV_CLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303252 return venc_get_pixel_clock();
Archit Taneja3fa03ba2012-04-09 15:06:41 +05303253 case DSS_HDMI_M_PCLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303254 return hdmi_get_pixel_clock();
3255 default:
3256 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003257 return 0;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303258 }
3259 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003260}
3261
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303262unsigned long dispc_core_clk_rate(void)
3263{
3264 int lcd;
3265 unsigned long fclk = dispc_fclk_rate();
3266
3267 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3268 lcd = REG_GET(DISPC_DIVISOR, 23, 16);
3269 else
3270 lcd = REG_GET(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD), 23, 16);
3271
3272 return fclk / lcd;
3273}
3274
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303275static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3276{
3277 enum omap_channel channel = dispc_ovl_get_channel_out(plane);
3278
3279 return dispc_mgr_pclk_rate(channel);
3280}
3281
3282static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3283{
3284 enum omap_channel channel = dispc_ovl_get_channel_out(plane);
3285
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003286 return dispc_mgr_lclk_rate(channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303287}
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003288
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303289static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003290{
3291 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303292 enum omap_dss_clk_source lcd_clk_src;
3293
3294 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3295
3296 lcd_clk_src = dss_get_lcd_clk_source(channel);
3297
3298 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3299 dss_get_generic_clk_source_name(lcd_clk_src),
3300 dss_feat_get_clk_source_name(lcd_clk_src));
3301
3302 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3303
3304 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3305 dispc_mgr_lclk_rate(channel), lcd);
3306 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3307 dispc_mgr_pclk_rate(channel), pcd);
3308}
3309
3310void dispc_dump_clocks(struct seq_file *s)
3311{
3312 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003313 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303314 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003315
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003316 if (dispc_runtime_get())
3317 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003318
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003319 seq_printf(s, "- DISPC -\n");
3320
Archit Taneja067a57e2011-03-02 11:57:25 +05303321 seq_printf(s, "dispc fclk source = %s (%s)\n",
3322 dss_get_generic_clk_source_name(dispc_clk_src),
3323 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003324
3325 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003326
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003327 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3328 seq_printf(s, "- DISPC-CORE-CLK -\n");
3329 l = dispc_read_reg(DISPC_DIVISOR);
3330 lcd = FLD_GET(l, 23, 16);
3331
3332 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3333 (dispc_fclk_rate()/lcd), lcd);
3334 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003335
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303336 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003337
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303338 if (dss_has_feature(FEAT_MGR_LCD2))
3339 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3340 if (dss_has_feature(FEAT_MGR_LCD3))
3341 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003342
3343 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003344}
3345
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003346#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen5b30b7f2012-11-07 08:52:44 +02003347static void dispc_dump_irqs(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003348{
3349 unsigned long flags;
3350 struct dispc_irq_stats stats;
3351
3352 spin_lock_irqsave(&dispc.irq_stats_lock, flags);
3353
3354 stats = dispc.irq_stats;
3355 memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
3356 dispc.irq_stats.last_reset = jiffies;
3357
3358 spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
3359
3360 seq_printf(s, "period %u ms\n",
3361 jiffies_to_msecs(jiffies - stats.last_reset));
3362
3363 seq_printf(s, "irqs %d\n", stats.irq_count);
3364#define PIS(x) \
3365 seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
3366
3367 PIS(FRAMEDONE);
3368 PIS(VSYNC);
3369 PIS(EVSYNC_EVEN);
3370 PIS(EVSYNC_ODD);
3371 PIS(ACBIAS_COUNT_STAT);
3372 PIS(PROG_LINE_NUM);
3373 PIS(GFX_FIFO_UNDERFLOW);
3374 PIS(GFX_END_WIN);
3375 PIS(PAL_GAMMA_MASK);
3376 PIS(OCP_ERR);
3377 PIS(VID1_FIFO_UNDERFLOW);
3378 PIS(VID1_END_WIN);
3379 PIS(VID2_FIFO_UNDERFLOW);
3380 PIS(VID2_END_WIN);
Archit Tanejab8c095b2011-09-13 18:20:33 +05303381 if (dss_feat_get_num_ovls() > 3) {
3382 PIS(VID3_FIFO_UNDERFLOW);
3383 PIS(VID3_END_WIN);
3384 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003385 PIS(SYNC_LOST);
3386 PIS(SYNC_LOST_DIGIT);
3387 PIS(WAKEUP);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003388 if (dss_has_feature(FEAT_MGR_LCD2)) {
3389 PIS(FRAMEDONE2);
3390 PIS(VSYNC2);
3391 PIS(ACBIAS_COUNT_STAT2);
3392 PIS(SYNC_LOST2);
3393 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303394 if (dss_has_feature(FEAT_MGR_LCD3)) {
3395 PIS(FRAMEDONE3);
3396 PIS(VSYNC3);
3397 PIS(ACBIAS_COUNT_STAT3);
3398 PIS(SYNC_LOST3);
3399 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003400#undef PIS
3401}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003402#endif
3403
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003404static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003405{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303406 int i, j;
3407 const char *mgr_names[] = {
3408 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3409 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3410 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303411 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303412 };
3413 const char *ovl_names[] = {
3414 [OMAP_DSS_GFX] = "GFX",
3415 [OMAP_DSS_VIDEO1] = "VID1",
3416 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303417 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303418 };
3419 const char **p_names;
3420
Archit Taneja9b372c22011-05-06 11:45:49 +05303421#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003422
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003423 if (dispc_runtime_get())
3424 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003425
Archit Taneja5010be82011-08-05 19:06:00 +05303426 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003427 DUMPREG(DISPC_REVISION);
3428 DUMPREG(DISPC_SYSCONFIG);
3429 DUMPREG(DISPC_SYSSTATUS);
3430 DUMPREG(DISPC_IRQSTATUS);
3431 DUMPREG(DISPC_IRQENABLE);
3432 DUMPREG(DISPC_CONTROL);
3433 DUMPREG(DISPC_CONFIG);
3434 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003435 DUMPREG(DISPC_LINE_STATUS);
3436 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303437 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3438 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003439 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003440 if (dss_has_feature(FEAT_MGR_LCD2)) {
3441 DUMPREG(DISPC_CONTROL2);
3442 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003443 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303444 if (dss_has_feature(FEAT_MGR_LCD3)) {
3445 DUMPREG(DISPC_CONTROL3);
3446 DUMPREG(DISPC_CONFIG3);
3447 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003448
Archit Taneja5010be82011-08-05 19:06:00 +05303449#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003450
Archit Taneja5010be82011-08-05 19:06:00 +05303451#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303452#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003453 (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303454 dispc_read_reg(DISPC_REG(i, r)))
3455
Archit Taneja4dd2da12011-08-05 19:06:01 +05303456 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303457
Archit Taneja4dd2da12011-08-05 19:06:01 +05303458 /* DISPC channel specific registers */
3459 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3460 DUMPREG(i, DISPC_DEFAULT_COLOR);
3461 DUMPREG(i, DISPC_TRANS_COLOR);
3462 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003463
Archit Taneja4dd2da12011-08-05 19:06:01 +05303464 if (i == OMAP_DSS_CHANNEL_DIGIT)
3465 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303466
Archit Taneja4dd2da12011-08-05 19:06:01 +05303467 DUMPREG(i, DISPC_DEFAULT_COLOR);
3468 DUMPREG(i, DISPC_TRANS_COLOR);
3469 DUMPREG(i, DISPC_TIMING_H);
3470 DUMPREG(i, DISPC_TIMING_V);
3471 DUMPREG(i, DISPC_POL_FREQ);
3472 DUMPREG(i, DISPC_DIVISORo);
3473 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05303474
Archit Taneja4dd2da12011-08-05 19:06:01 +05303475 DUMPREG(i, DISPC_DATA_CYCLE1);
3476 DUMPREG(i, DISPC_DATA_CYCLE2);
3477 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003478
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003479 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303480 DUMPREG(i, DISPC_CPR_COEF_R);
3481 DUMPREG(i, DISPC_CPR_COEF_G);
3482 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003483 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003484 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003485
Archit Taneja4dd2da12011-08-05 19:06:01 +05303486 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003487
Archit Taneja4dd2da12011-08-05 19:06:01 +05303488 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3489 DUMPREG(i, DISPC_OVL_BA0);
3490 DUMPREG(i, DISPC_OVL_BA1);
3491 DUMPREG(i, DISPC_OVL_POSITION);
3492 DUMPREG(i, DISPC_OVL_SIZE);
3493 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3494 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3495 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3496 DUMPREG(i, DISPC_OVL_ROW_INC);
3497 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3498 if (dss_has_feature(FEAT_PRELOAD))
3499 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003500
Archit Taneja4dd2da12011-08-05 19:06:01 +05303501 if (i == OMAP_DSS_GFX) {
3502 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3503 DUMPREG(i, DISPC_OVL_TABLE_BA);
3504 continue;
3505 }
3506
3507 DUMPREG(i, DISPC_OVL_FIR);
3508 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3509 DUMPREG(i, DISPC_OVL_ACCU0);
3510 DUMPREG(i, DISPC_OVL_ACCU1);
3511 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3512 DUMPREG(i, DISPC_OVL_BA0_UV);
3513 DUMPREG(i, DISPC_OVL_BA1_UV);
3514 DUMPREG(i, DISPC_OVL_FIR2);
3515 DUMPREG(i, DISPC_OVL_ACCU2_0);
3516 DUMPREG(i, DISPC_OVL_ACCU2_1);
3517 }
3518 if (dss_has_feature(FEAT_ATTR2))
3519 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3520 if (dss_has_feature(FEAT_PRELOAD))
3521 DUMPREG(i, DISPC_OVL_PRELOAD);
Archit Taneja5010be82011-08-05 19:06:00 +05303522 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003523
Archit Taneja5010be82011-08-05 19:06:00 +05303524#undef DISPC_REG
3525#undef DUMPREG
3526
3527#define DISPC_REG(plane, name, i) name(plane, i)
3528#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303529 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003530 (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303531 dispc_read_reg(DISPC_REG(plane, name, i)))
3532
Archit Taneja4dd2da12011-08-05 19:06:01 +05303533 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303534
Archit Taneja4dd2da12011-08-05 19:06:01 +05303535 /* start from OMAP_DSS_VIDEO1 */
3536 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3537 for (j = 0; j < 8; j++)
3538 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303539
Archit Taneja4dd2da12011-08-05 19:06:01 +05303540 for (j = 0; j < 8; j++)
3541 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303542
Archit Taneja4dd2da12011-08-05 19:06:01 +05303543 for (j = 0; j < 5; j++)
3544 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003545
Archit Taneja4dd2da12011-08-05 19:06:01 +05303546 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3547 for (j = 0; j < 8; j++)
3548 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3549 }
Amber Jainab5ca072011-05-19 19:47:53 +05303550
Archit Taneja4dd2da12011-08-05 19:06:01 +05303551 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3552 for (j = 0; j < 8; j++)
3553 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303554
Archit Taneja4dd2da12011-08-05 19:06:01 +05303555 for (j = 0; j < 8; j++)
3556 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303557
Archit Taneja4dd2da12011-08-05 19:06:01 +05303558 for (j = 0; j < 8; j++)
3559 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3560 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003561 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003562
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003563 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303564
3565#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003566#undef DUMPREG
3567}
3568
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003569/* with fck as input clock rate, find dispc dividers that produce req_pck */
Archit Taneja6d523e72012-06-21 09:33:55 +05303570void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003571 struct dispc_clock_info *cinfo)
3572{
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003573 u16 pcd_min, pcd_max;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003574 unsigned long best_pck;
3575 u16 best_ld, cur_ld;
3576 u16 best_pd, cur_pd;
3577
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003578 pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3579 pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3580
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003581 best_pck = 0;
3582 best_ld = 0;
3583 best_pd = 0;
3584
3585 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
3586 unsigned long lck = fck / cur_ld;
3587
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003588 for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003589 unsigned long pck = lck / cur_pd;
3590 long old_delta = abs(best_pck - req_pck);
3591 long new_delta = abs(pck - req_pck);
3592
3593 if (best_pck == 0 || new_delta < old_delta) {
3594 best_pck = pck;
3595 best_ld = cur_ld;
3596 best_pd = cur_pd;
3597
3598 if (pck == req_pck)
3599 goto found;
3600 }
3601
3602 if (pck < req_pck)
3603 break;
3604 }
3605
3606 if (lck / pcd_min < req_pck)
3607 break;
3608 }
3609
3610found:
3611 cinfo->lck_div = best_ld;
3612 cinfo->pck_div = best_pd;
3613 cinfo->lck = fck / cinfo->lck_div;
3614 cinfo->pck = cinfo->lck / cinfo->pck_div;
3615}
3616
3617/* calculate clock rates using dividers in cinfo */
3618int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3619 struct dispc_clock_info *cinfo)
3620{
3621 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3622 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003623 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003624 return -EINVAL;
3625
3626 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3627 cinfo->pck = cinfo->lck / cinfo->pck_div;
3628
3629 return 0;
3630}
3631
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303632void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003633 const struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003634{
3635 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3636 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3637
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003638 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003639}
3640
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003641int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003642 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003643{
3644 unsigned long fck;
3645
3646 fck = dispc_fclk_rate();
3647
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003648 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3649 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003650
3651 cinfo->lck = fck / cinfo->lck_div;
3652 cinfo->pck = cinfo->lck / cinfo->pck_div;
3653
3654 return 0;
3655}
3656
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003657u32 dispc_read_irqstatus(void)
3658{
3659 return dispc_read_reg(DISPC_IRQSTATUS);
3660}
3661
3662void dispc_clear_irqstatus(u32 mask)
3663{
3664 dispc_write_reg(DISPC_IRQSTATUS, mask);
3665}
3666
3667u32 dispc_read_irqenable(void)
3668{
3669 return dispc_read_reg(DISPC_IRQENABLE);
3670}
3671
3672void dispc_write_irqenable(u32 mask)
3673{
3674 u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3675
3676 /* clear the irqstatus for newly enabled irqs */
3677 dispc_clear_irqstatus((mask ^ old_mask) & mask);
3678
3679 dispc_write_reg(DISPC_IRQENABLE, mask);
3680}
3681
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003682/* dispc.irq_lock has to be locked by the caller */
3683static void _omap_dispc_set_irqs(void)
3684{
3685 u32 mask;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003686 int i;
3687 struct omap_dispc_isr_data *isr_data;
3688
3689 mask = dispc.irq_error_mask;
3690
3691 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3692 isr_data = &dispc.registered_isr[i];
3693
3694 if (isr_data->isr == NULL)
3695 continue;
3696
3697 mask |= isr_data->mask;
3698 }
3699
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003700 dispc_write_irqenable(mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003701}
3702
3703int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3704{
3705 int i;
3706 int ret;
3707 unsigned long flags;
3708 struct omap_dispc_isr_data *isr_data;
3709
3710 if (isr == NULL)
3711 return -EINVAL;
3712
3713 spin_lock_irqsave(&dispc.irq_lock, flags);
3714
3715 /* check for duplicate entry */
3716 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3717 isr_data = &dispc.registered_isr[i];
3718 if (isr_data->isr == isr && isr_data->arg == arg &&
3719 isr_data->mask == mask) {
3720 ret = -EINVAL;
3721 goto err;
3722 }
3723 }
3724
3725 isr_data = NULL;
3726 ret = -EBUSY;
3727
3728 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3729 isr_data = &dispc.registered_isr[i];
3730
3731 if (isr_data->isr != NULL)
3732 continue;
3733
3734 isr_data->isr = isr;
3735 isr_data->arg = arg;
3736 isr_data->mask = mask;
3737 ret = 0;
3738
3739 break;
3740 }
3741
Tomi Valkeinenb9cb0982011-03-04 18:19:54 +02003742 if (ret)
3743 goto err;
3744
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003745 _omap_dispc_set_irqs();
3746
3747 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3748
3749 return 0;
3750err:
3751 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3752
3753 return ret;
3754}
3755EXPORT_SYMBOL(omap_dispc_register_isr);
3756
3757int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3758{
3759 int i;
3760 unsigned long flags;
3761 int ret = -EINVAL;
3762 struct omap_dispc_isr_data *isr_data;
3763
3764 spin_lock_irqsave(&dispc.irq_lock, flags);
3765
3766 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3767 isr_data = &dispc.registered_isr[i];
3768 if (isr_data->isr != isr || isr_data->arg != arg ||
3769 isr_data->mask != mask)
3770 continue;
3771
3772 /* found the correct isr */
3773
3774 isr_data->isr = NULL;
3775 isr_data->arg = NULL;
3776 isr_data->mask = 0;
3777
3778 ret = 0;
3779 break;
3780 }
3781
3782 if (ret == 0)
3783 _omap_dispc_set_irqs();
3784
3785 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3786
3787 return ret;
3788}
3789EXPORT_SYMBOL(omap_dispc_unregister_isr);
3790
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003791static void print_irq_status(u32 status)
3792{
3793 if ((status & dispc.irq_error_mask) == 0)
3794 return;
3795
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05303796#define PIS(x) (status & DISPC_IRQ_##x) ? (#x " ") : ""
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003797
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05303798 pr_debug("DISPC IRQ: 0x%x: %s%s%s%s%s%s%s%s%s\n",
3799 status,
3800 PIS(OCP_ERR),
3801 PIS(GFX_FIFO_UNDERFLOW),
3802 PIS(VID1_FIFO_UNDERFLOW),
3803 PIS(VID2_FIFO_UNDERFLOW),
3804 dss_feat_get_num_ovls() > 3 ? PIS(VID3_FIFO_UNDERFLOW) : "",
3805 PIS(SYNC_LOST),
3806 PIS(SYNC_LOST_DIGIT),
3807 dss_has_feature(FEAT_MGR_LCD2) ? PIS(SYNC_LOST2) : "",
3808 dss_has_feature(FEAT_MGR_LCD3) ? PIS(SYNC_LOST3) : "");
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003809#undef PIS
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003810}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003811
3812/* Called from dss.c. Note that we don't touch clocks here,
3813 * but we presume they are on because we got an IRQ. However,
3814 * an irq handler may turn the clocks off, so we may not have
3815 * clock later in the function. */
archit tanejaaffe3602011-02-23 08:41:03 +00003816static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003817{
3818 int i;
archit tanejaaffe3602011-02-23 08:41:03 +00003819 u32 irqstatus, irqenable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003820 u32 handledirqs = 0;
3821 u32 unhandled_errors;
3822 struct omap_dispc_isr_data *isr_data;
3823 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
3824
3825 spin_lock(&dispc.irq_lock);
3826
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003827 irqstatus = dispc_read_irqstatus();
3828 irqenable = dispc_read_irqenable();
archit tanejaaffe3602011-02-23 08:41:03 +00003829
3830 /* IRQ is not for us */
3831 if (!(irqstatus & irqenable)) {
3832 spin_unlock(&dispc.irq_lock);
3833 return IRQ_NONE;
3834 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003835
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003836#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3837 spin_lock(&dispc.irq_stats_lock);
3838 dispc.irq_stats.irq_count++;
3839 dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
3840 spin_unlock(&dispc.irq_stats_lock);
3841#endif
3842
Chandrabhanu Mahapatra28bcd192012-09-29 13:57:31 +05303843 print_irq_status(irqstatus);
3844
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003845 /* Ack the interrupt. Do it here before clocks are possibly turned
3846 * off */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003847 dispc_clear_irqstatus(irqstatus);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003848 /* flush posted write */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003849 dispc_read_irqstatus();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003850
3851 /* make a copy and unlock, so that isrs can unregister
3852 * themselves */
3853 memcpy(registered_isr, dispc.registered_isr,
3854 sizeof(registered_isr));
3855
3856 spin_unlock(&dispc.irq_lock);
3857
3858 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3859 isr_data = &registered_isr[i];
3860
3861 if (!isr_data->isr)
3862 continue;
3863
3864 if (isr_data->mask & irqstatus) {
3865 isr_data->isr(isr_data->arg, irqstatus);
3866 handledirqs |= isr_data->mask;
3867 }
3868 }
3869
3870 spin_lock(&dispc.irq_lock);
3871
3872 unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
3873
3874 if (unhandled_errors) {
3875 dispc.error_irqs |= unhandled_errors;
3876
3877 dispc.irq_error_mask &= ~unhandled_errors;
3878 _omap_dispc_set_irqs();
3879
3880 schedule_work(&dispc.error_work);
3881 }
3882
3883 spin_unlock(&dispc.irq_lock);
archit tanejaaffe3602011-02-23 08:41:03 +00003884
3885 return IRQ_HANDLED;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003886}
3887
3888static void dispc_error_worker(struct work_struct *work)
3889{
3890 int i;
3891 u32 errors;
3892 unsigned long flags;
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003893 static const unsigned fifo_underflow_bits[] = {
3894 DISPC_IRQ_GFX_FIFO_UNDERFLOW,
3895 DISPC_IRQ_VID1_FIFO_UNDERFLOW,
3896 DISPC_IRQ_VID2_FIFO_UNDERFLOW,
Archit Tanejab8c095b2011-09-13 18:20:33 +05303897 DISPC_IRQ_VID3_FIFO_UNDERFLOW,
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003898 };
3899
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003900 spin_lock_irqsave(&dispc.irq_lock, flags);
3901 errors = dispc.error_irqs;
3902 dispc.error_irqs = 0;
3903 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3904
Dima Zavin13eae1f2011-06-27 10:31:05 -07003905 dispc_runtime_get();
3906
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003907 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3908 struct omap_overlay *ovl;
3909 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003910
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003911 ovl = omap_dss_get_overlay(i);
3912 bit = fifo_underflow_bits[i];
3913
3914 if (bit & errors) {
3915 DSSERR("FIFO UNDERFLOW on %s, disabling the overlay\n",
3916 ovl->name);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003917 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003918 dispc_mgr_go(ovl->manager->id);
Jassi Brard7ad7182012-07-24 19:33:55 +05303919 msleep(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003920 }
3921 }
3922
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003923 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3924 struct omap_overlay_manager *mgr;
3925 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003926
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003927 mgr = omap_dss_get_overlay_manager(i);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303928 bit = mgr_desc[i].sync_lost_irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003929
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003930 if (bit & errors) {
Tomi Valkeinen4c6c65b2012-10-24 09:20:40 +03003931 int j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003932
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003933 DSSERR("SYNC_LOST on channel %s, restarting the output "
3934 "with video overlays disabled\n",
3935 mgr->name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003936
Tomi Valkeinenb276dd02012-06-15 15:34:24 +03003937 dss_mgr_disable(mgr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003938
Tomi Valkeinen4c6c65b2012-10-24 09:20:40 +03003939 for (j = 0; j < omap_dss_get_num_overlays(); ++j) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003940 struct omap_overlay *ovl;
Tomi Valkeinen4c6c65b2012-10-24 09:20:40 +03003941 ovl = omap_dss_get_overlay(j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003942
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003943 if (ovl->id != OMAP_DSS_GFX &&
3944 ovl->manager == mgr)
Tomi Valkeinenb276dd02012-06-15 15:34:24 +03003945 ovl->disable(ovl);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003946 }
3947
Tomi Valkeinenb276dd02012-06-15 15:34:24 +03003948 dss_mgr_enable(mgr);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003949 }
3950 }
3951
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003952 if (errors & DISPC_IRQ_OCP_ERR) {
3953 DSSERR("OCP_ERR\n");
3954 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3955 struct omap_overlay_manager *mgr;
Archit Taneja794bc4e2012-09-07 17:44:51 +05303956
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003957 mgr = omap_dss_get_overlay_manager(i);
Tomi Valkeinenb276dd02012-06-15 15:34:24 +03003958 dss_mgr_disable(mgr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003959 }
3960 }
3961
3962 spin_lock_irqsave(&dispc.irq_lock, flags);
3963 dispc.irq_error_mask |= errors;
3964 _omap_dispc_set_irqs();
3965 spin_unlock_irqrestore(&dispc.irq_lock, flags);
Dima Zavin13eae1f2011-06-27 10:31:05 -07003966
3967 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003968}
3969
3970int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
3971{
3972 void dispc_irq_wait_handler(void *data, u32 mask)
3973 {
3974 complete((struct completion *)data);
3975 }
3976
3977 int r;
3978 DECLARE_COMPLETION_ONSTACK(completion);
3979
3980 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3981 irqmask);
3982
3983 if (r)
3984 return r;
3985
3986 timeout = wait_for_completion_timeout(&completion, timeout);
3987
3988 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3989
3990 if (timeout == 0)
3991 return -ETIMEDOUT;
3992
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003993 return 0;
3994}
3995
3996int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
3997 unsigned long timeout)
3998{
3999 void dispc_irq_wait_handler(void *data, u32 mask)
4000 {
4001 complete((struct completion *)data);
4002 }
4003
4004 int r;
4005 DECLARE_COMPLETION_ONSTACK(completion);
4006
4007 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
4008 irqmask);
4009
4010 if (r)
4011 return r;
4012
4013 timeout = wait_for_completion_interruptible_timeout(&completion,
4014 timeout);
4015
4016 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
4017
4018 if (timeout == 0)
4019 return -ETIMEDOUT;
4020
4021 if (timeout == -ERESTARTSYS)
4022 return -ERESTARTSYS;
4023
4024 return 0;
4025}
4026
Tomi Valkeinen80c39712009-11-12 11:41:42 +02004027static void _omap_dispc_initialize_irq(void)
4028{
4029 unsigned long flags;
4030
4031 spin_lock_irqsave(&dispc.irq_lock, flags);
4032
4033 memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
4034
4035 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
Sumit Semwal2a205f32010-12-02 11:27:12 +00004036 if (dss_has_feature(FEAT_MGR_LCD2))
4037 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +05304038 if (dss_has_feature(FEAT_MGR_LCD3))
4039 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST3;
Archit Tanejab8c095b2011-09-13 18:20:33 +05304040 if (dss_feat_get_num_ovls() > 3)
4041 dispc.irq_error_mask |= DISPC_IRQ_VID3_FIFO_UNDERFLOW;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02004042
4043 /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
4044 * so clear it */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03004045 dispc_clear_irqstatus(dispc_read_irqstatus());
Tomi Valkeinen80c39712009-11-12 11:41:42 +02004046
4047 _omap_dispc_set_irqs();
4048
4049 spin_unlock_irqrestore(&dispc.irq_lock, flags);
4050}
4051
4052void dispc_enable_sidle(void)
4053{
4054 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
4055}
4056
4057void dispc_disable_sidle(void)
4058{
4059 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
4060}
4061
4062static void _omap_dispc_initial_config(void)
4063{
4064 u32 l;
4065
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06004066 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
4067 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
4068 l = dispc_read_reg(DISPC_DIVISOR);
4069 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
4070 l = FLD_MOD(l, 1, 0, 0);
4071 l = FLD_MOD(l, 1, 23, 16);
4072 dispc_write_reg(DISPC_DIVISOR, l);
4073 }
4074
Tomi Valkeinen80c39712009-11-12 11:41:42 +02004075 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00004076 if (dss_has_feature(FEAT_FUNCGATED))
4077 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02004078
Archit Taneja6e5264b2012-09-11 12:04:47 +05304079 dispc_setup_color_conv_coef();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02004080
4081 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
4082
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004083 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03004084
4085 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05304086
4087 dispc_ovl_enable_zorder_planes();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02004088}
4089
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304090static const struct dispc_features omap24xx_dispc_feats __initconst = {
4091 .sw_start = 5,
4092 .fp_start = 15,
4093 .bp_start = 27,
4094 .sw_max = 64,
4095 .vp_max = 255,
4096 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05304097 .mgr_width_start = 10,
4098 .mgr_height_start = 26,
4099 .mgr_width_max = 2048,
4100 .mgr_height_max = 2048,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304101 .calc_scaling = dispc_ovl_calc_scaling_24xx,
4102 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004103 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02004104 .no_framedone_tv = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304105};
4106
4107static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
4108 .sw_start = 5,
4109 .fp_start = 15,
4110 .bp_start = 27,
4111 .sw_max = 64,
4112 .vp_max = 255,
4113 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05304114 .mgr_width_start = 10,
4115 .mgr_height_start = 26,
4116 .mgr_width_max = 2048,
4117 .mgr_height_max = 2048,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304118 .calc_scaling = dispc_ovl_calc_scaling_34xx,
4119 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004120 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02004121 .no_framedone_tv = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304122};
4123
4124static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
4125 .sw_start = 7,
4126 .fp_start = 19,
4127 .bp_start = 31,
4128 .sw_max = 256,
4129 .vp_max = 4095,
4130 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05304131 .mgr_width_start = 10,
4132 .mgr_height_start = 26,
4133 .mgr_width_max = 2048,
4134 .mgr_height_max = 2048,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304135 .calc_scaling = dispc_ovl_calc_scaling_34xx,
4136 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004137 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02004138 .no_framedone_tv = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304139};
4140
4141static const struct dispc_features omap44xx_dispc_feats __initconst = {
4142 .sw_start = 7,
4143 .fp_start = 19,
4144 .bp_start = 31,
4145 .sw_max = 256,
4146 .vp_max = 4095,
4147 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05304148 .mgr_width_start = 10,
4149 .mgr_height_start = 26,
4150 .mgr_width_max = 2048,
4151 .mgr_height_max = 2048,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304152 .calc_scaling = dispc_ovl_calc_scaling_44xx,
4153 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03004154 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03004155 .gfx_fifo_workaround = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304156};
4157
Archit Taneja264236f2012-11-14 13:50:16 +05304158static const struct dispc_features omap54xx_dispc_feats __initconst = {
4159 .sw_start = 7,
4160 .fp_start = 19,
4161 .bp_start = 31,
4162 .sw_max = 256,
4163 .vp_max = 4095,
4164 .hp_max = 4096,
4165 .mgr_width_start = 11,
4166 .mgr_height_start = 27,
4167 .mgr_width_max = 4096,
4168 .mgr_height_max = 4096,
4169 .calc_scaling = dispc_ovl_calc_scaling_44xx,
4170 .calc_core_clk = calc_core_clk_44xx,
4171 .num_fifos = 5,
4172 .gfx_fifo_workaround = true,
4173};
4174
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004175static int __init dispc_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304176{
4177 const struct dispc_features *src;
4178 struct dispc_features *dst;
4179
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004180 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304181 if (!dst) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004182 dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304183 return -ENOMEM;
4184 }
4185
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +03004186 switch (omapdss_get_version()) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004187 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304188 src = &omap24xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004189 break;
4190
4191 case OMAPDSS_VER_OMAP34xx_ES1:
4192 src = &omap34xx_rev1_0_dispc_feats;
4193 break;
4194
4195 case OMAPDSS_VER_OMAP34xx_ES3:
4196 case OMAPDSS_VER_OMAP3630:
4197 case OMAPDSS_VER_AM35xx:
4198 src = &omap34xx_rev3_0_dispc_feats;
4199 break;
4200
4201 case OMAPDSS_VER_OMAP4430_ES1:
4202 case OMAPDSS_VER_OMAP4430_ES2:
4203 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304204 src = &omap44xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004205 break;
4206
4207 case OMAPDSS_VER_OMAP5:
Archit Taneja264236f2012-11-14 13:50:16 +05304208 src = &omap54xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004209 break;
4210
4211 default:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304212 return -ENODEV;
4213 }
4214
4215 memcpy(dst, src, sizeof(*dst));
4216 dispc.feat = dst;
4217
4218 return 0;
4219}
4220
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004221/* DISPC HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004222static int __init omap_dispchw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004223{
4224 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00004225 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004226 struct resource *dispc_mem;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004227 struct clk *clk;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004228
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004229 dispc.pdev = pdev;
4230
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004231 r = dispc_init_features(dispc.pdev);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304232 if (r)
4233 return r;
4234
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004235 spin_lock_init(&dispc.irq_lock);
4236
4237#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
4238 spin_lock_init(&dispc.irq_stats_lock);
4239 dispc.irq_stats.last_reset = jiffies;
4240#endif
4241
4242 INIT_WORK(&dispc.error_work, dispc_error_worker);
4243
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004244 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
4245 if (!dispc_mem) {
4246 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004247 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004248 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004249
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004250 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
4251 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004252 if (!dispc.base) {
4253 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004254 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00004255 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004256
archit tanejaaffe3602011-02-23 08:41:03 +00004257 dispc.irq = platform_get_irq(dispc.pdev, 0);
4258 if (dispc.irq < 0) {
4259 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004260 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00004261 }
4262
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004263 r = devm_request_irq(&pdev->dev, dispc.irq, omap_dispc_irq_handler,
4264 IRQF_SHARED, "OMAP DISPC", dispc.pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00004265 if (r < 0) {
4266 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004267 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004268 }
4269
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004270 clk = clk_get(&pdev->dev, "fck");
4271 if (IS_ERR(clk)) {
4272 DSSERR("can't get fck\n");
4273 r = PTR_ERR(clk);
4274 return r;
4275 }
4276
4277 dispc.dss_clk = clk;
4278
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004279 pm_runtime_enable(&pdev->dev);
4280
4281 r = dispc_runtime_get();
4282 if (r)
4283 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004284
4285 _omap_dispc_initial_config();
4286
4287 _omap_dispc_initialize_irq();
4288
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004289 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00004290 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004291 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4292
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004293 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004294
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004295 dss_debugfs_create_file("dispc", dispc_dump_regs);
4296
4297#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
4298 dss_debugfs_create_file("dispc_irq", dispc_dump_irqs);
4299#endif
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004300 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004301
4302err_runtime_get:
4303 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004304 clk_put(dispc.dss_clk);
archit tanejaaffe3602011-02-23 08:41:03 +00004305 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004306}
4307
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004308static int __exit omap_dispchw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004309{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004310 pm_runtime_disable(&pdev->dev);
4311
4312 clk_put(dispc.dss_clk);
4313
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004314 return 0;
4315}
4316
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004317static int dispc_runtime_suspend(struct device *dev)
4318{
4319 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004320
4321 return 0;
4322}
4323
4324static int dispc_runtime_resume(struct device *dev)
4325{
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +03004326 dispc_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004327
4328 return 0;
4329}
4330
4331static const struct dev_pm_ops dispc_pm_ops = {
4332 .runtime_suspend = dispc_runtime_suspend,
4333 .runtime_resume = dispc_runtime_resume,
4334};
4335
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004336static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004337 .remove = __exit_p(omap_dispchw_remove),
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004338 .driver = {
4339 .name = "omapdss_dispc",
4340 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004341 .pm = &dispc_pm_ops,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004342 },
4343};
4344
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004345int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004346{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02004347 return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004348}
4349
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004350void __exit dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004351{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02004352 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004353}