blob: 8eb12353896b1aa501ad61c41626d2ec038756d7 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
16 You should have received a copy of the GNU General Public License along with
17 this program; if not, write to the Free Software Foundation, Inc.,
18 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19
20 The full GNU General Public License is included in this distribution in
21 the file called "COPYING".
22
23 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
24
25 Documentation available at:
26 http://www.stlinux.com
27 Support available at:
28 https://bugzilla.stlinux.com/
29*******************************************************************************/
30
Viresh Kumar6a81c262012-07-30 14:39:41 -070031#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070032#include <linux/kernel.h>
33#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070034#include <linux/ip.h>
35#include <linux/tcp.h>
36#include <linux/skbuff.h>
37#include <linux/ethtool.h>
38#include <linux/if_ether.h>
39#include <linux/crc32.h>
40#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000041#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070042#include <linux/if_vlan.h>
43#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040045#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000046#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010047#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000048#include <linux/debugfs.h>
49#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010050#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000051#include <linux/net_tstamp.h>
52#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000053#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080054#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070055#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080056#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070057
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070058#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020059#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070060
61/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000062#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070063static int watchdog = TX_TIMEO;
64module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000067static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000069MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070070
stephen hemminger47d1f712013-12-30 10:38:57 -080071static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070072module_param(phyaddr, int, S_IRUGO);
73MODULE_PARM_DESC(phyaddr, "Physical device address");
74
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010075#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010076#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070077
78static int flow_ctrl = FLOW_OFF;
79module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
81
82static int pause = PAUSE_TIME;
83module_param(pause, int, S_IRUGO | S_IWUSR);
84MODULE_PARM_DESC(pause, "Flow Control Pause Time");
85
86#define TC_DEFAULT 64
87static int tc = TC_DEFAULT;
88module_param(tc, int, S_IRUGO | S_IWUSR);
89MODULE_PARM_DESC(tc, "DMA threshold control value");
90
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010091#define DEFAULT_BUFSIZE 1536
92static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070093module_param(buf_sz, int, S_IRUGO | S_IWUSR);
94MODULE_PARM_DESC(buf_sz, "DMA buffer size");
95
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010096#define STMMAC_RX_COPYBREAK 256
97
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070098static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
99 NETIF_MSG_LINK | NETIF_MSG_IFUP |
100 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
101
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000102#define STMMAC_DEFAULT_LPI_TIMER 1000
103static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
104module_param(eee_timer, int, S_IRUGO | S_IWUSR);
105MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200106#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000107
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000108/* By default the driver will use the ring mode to manage tx and rx descriptors
109 * but passing this value so user can force to use the chain instead of the ring
110 */
111static unsigned int chain_mode;
112module_param(chain_mode, int, S_IRUGO);
113MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
114
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700115static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700116
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100117#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000118static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700119static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000120#endif
121
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000122#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
123
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700124/**
125 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100126 * Description: it checks the driver parameters and set a default in case of
127 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700128 */
129static void stmmac_verify_args(void)
130{
131 if (unlikely(watchdog < 0))
132 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100133 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
134 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700135 if (unlikely(flow_ctrl > 1))
136 flow_ctrl = FLOW_AUTO;
137 else if (likely(flow_ctrl < 0))
138 flow_ctrl = FLOW_OFF;
139 if (unlikely((pause < 0) || (pause > 0xffff)))
140 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000141 if (eee_timer < 0)
142 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700143}
144
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000145/**
146 * stmmac_clk_csr_set - dynamically set the MDC clock
147 * @priv: driver private structure
148 * Description: this is to dynamically set the MDC clock according to the csr
149 * clock input.
150 * Note:
151 * If a specific clk_csr value is passed from the platform
152 * this means that the CSR Clock Range selection cannot be
153 * changed at run-time and it is fixed (as reported in the driver
154 * documentation). Viceversa the driver will try to set the MDC
155 * clock dynamically according to the actual clock input.
156 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000157static void stmmac_clk_csr_set(struct stmmac_priv *priv)
158{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000159 u32 clk_rate;
160
161 clk_rate = clk_get_rate(priv->stmmac_clk);
162
163 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000164 * for all other cases except for the below mentioned ones.
165 * For values higher than the IEEE 802.3 specified frequency
166 * we can not estimate the proper divider as it is not known
167 * the frequency of clk_csr_i. So we do not change the default
168 * divider.
169 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000170 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
171 if (clk_rate < CSR_F_35M)
172 priv->clk_csr = STMMAC_CSR_20_35M;
173 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
174 priv->clk_csr = STMMAC_CSR_35_60M;
175 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
176 priv->clk_csr = STMMAC_CSR_60_100M;
177 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
178 priv->clk_csr = STMMAC_CSR_100_150M;
179 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
180 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800181 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000182 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000183 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000184}
185
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700186static void print_pkt(unsigned char *buf, int len)
187{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200188 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
189 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700190}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700191
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700192static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
193{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100194 unsigned avail;
195
196 if (priv->dirty_tx > priv->cur_tx)
197 avail = priv->dirty_tx - priv->cur_tx - 1;
198 else
199 avail = DMA_TX_SIZE - priv->cur_tx + priv->dirty_tx - 1;
200
201 return avail;
202}
203
204static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv)
205{
206 unsigned dirty;
207
208 if (priv->dirty_rx <= priv->cur_rx)
209 dirty = priv->cur_rx - priv->dirty_rx;
210 else
211 dirty = DMA_RX_SIZE - priv->dirty_rx + priv->cur_rx;
212
213 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700214}
215
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000216/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100217 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000218 * @priv: driver private structure
219 * Description: on some platforms (e.g. ST), some HW system configuraton
220 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000221 */
222static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
223{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200224 struct net_device *ndev = priv->dev;
225 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000226
227 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000228 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000229}
230
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000231/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100232 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000233 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100234 * Description: this function is to verify and enter in LPI mode in case of
235 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000236 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000237static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
238{
239 /* Check and enter in LPI mode */
240 if ((priv->dirty_tx == priv->cur_tx) &&
241 (priv->tx_path_in_lpi_mode == false))
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500242 priv->hw->mac->set_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000243}
244
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000245/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100246 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000247 * @priv: driver private structure
248 * Description: this function is to exit and disable EEE in case of
249 * LPI state is true. This is called by the xmit.
250 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000251void stmmac_disable_eee_mode(struct stmmac_priv *priv)
252{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500253 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000254 del_timer_sync(&priv->eee_ctrl_timer);
255 priv->tx_path_in_lpi_mode = false;
256}
257
258/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100259 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000260 * @arg : data hook
261 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000262 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000263 * then MAC Transmitter can be moved to LPI state.
264 */
265static void stmmac_eee_ctrl_timer(unsigned long arg)
266{
267 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
268
269 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200270 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000271}
272
273/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100274 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000275 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000276 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100277 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
278 * can also manage EEE, this function enable the LPI state and start related
279 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000280 */
281bool stmmac_eee_init(struct stmmac_priv *priv)
282{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200283 struct net_device *ndev = priv->dev;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100284 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000285 bool ret = false;
286
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200287 /* Using PCS we cannot dial with the phy registers at this stage
288 * so we do not support extra feature like EEE.
289 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200290 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
291 (priv->hw->pcs == STMMAC_PCS_TBI) ||
292 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200293 goto out;
294
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000295 /* MAC core supports the EEE feature. */
296 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100297 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000298
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100299 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200300 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100301 /* To manage at run-time if the EEE cannot be supported
302 * anymore (for example because the lp caps have been
303 * changed).
304 * In that case the driver disable own timers.
305 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100306 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100307 if (priv->eee_active) {
308 pr_debug("stmmac: disable EEE\n");
309 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500310 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100311 tx_lpi_timer);
312 }
313 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100314 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100315 goto out;
316 }
317 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100318 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200319 if (!priv->eee_active) {
320 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530321 setup_timer(&priv->eee_ctrl_timer,
322 stmmac_eee_ctrl_timer,
323 (unsigned long)priv);
324 mod_timer(&priv->eee_ctrl_timer,
325 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000326
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500327 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200328 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100329 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200330 }
331 /* Set HW EEE according to the speed */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200332 priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000333
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000334 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100335 spin_unlock_irqrestore(&priv->lock, flags);
336
337 pr_debug("stmmac: Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000338 }
339out:
340 return ret;
341}
342
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100343/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000344 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000345 * @entry : descriptor index to be used.
346 * @skb : the socket buffer
347 * Description :
348 * This function will read timestamp from the descriptor & pass it to stack.
349 * and also perform some sanity checks.
350 */
351static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000352 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000353{
354 struct skb_shared_hwtstamps shhwtstamp;
355 u64 ns;
356 void *desc = NULL;
357
358 if (!priv->hwts_tx_en)
359 return;
360
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000361 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800362 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000363 return;
364
365 if (priv->adv_ts)
366 desc = (priv->dma_etx + entry);
367 else
368 desc = (priv->dma_tx + entry);
369
370 /* check tx tstamp status */
371 if (!priv->hw->desc->get_tx_timestamp_status((struct dma_desc *)desc))
372 return;
373
374 /* get the valid tstamp */
375 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
376
377 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
378 shhwtstamp.hwtstamp = ns_to_ktime(ns);
379 /* pass tstamp to stack */
380 skb_tstamp_tx(skb, &shhwtstamp);
381
382 return;
383}
384
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100385/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000386 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000387 * @entry : descriptor index to be used.
388 * @skb : the socket buffer
389 * Description :
390 * This function will read received packet's timestamp from the descriptor
391 * and pass it to stack. It also perform some sanity checks.
392 */
393static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000394 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000395{
396 struct skb_shared_hwtstamps *shhwtstamp = NULL;
397 u64 ns;
398 void *desc = NULL;
399
400 if (!priv->hwts_rx_en)
401 return;
402
403 if (priv->adv_ts)
404 desc = (priv->dma_erx + entry);
405 else
406 desc = (priv->dma_rx + entry);
407
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000408 /* exit if rx tstamp is not valid */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000409 if (!priv->hw->desc->get_rx_timestamp_status(desc, priv->adv_ts))
410 return;
411
412 /* get valid tstamp */
413 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
414 shhwtstamp = skb_hwtstamps(skb);
415 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
416 shhwtstamp->hwtstamp = ns_to_ktime(ns);
417}
418
419/**
420 * stmmac_hwtstamp_ioctl - control hardware timestamping.
421 * @dev: device pointer.
422 * @ifr: An IOCTL specefic structure, that can contain a pointer to
423 * a proprietary structure used to pass information to the driver.
424 * Description:
425 * This function configures the MAC to enable/disable both outgoing(TX)
426 * and incoming(RX) packets time stamping based on user input.
427 * Return Value:
428 * 0 on success and an appropriate -ve integer on failure.
429 */
430static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
431{
432 struct stmmac_priv *priv = netdev_priv(dev);
433 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200434 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000435 u64 temp = 0;
436 u32 ptp_v2 = 0;
437 u32 tstamp_all = 0;
438 u32 ptp_over_ipv4_udp = 0;
439 u32 ptp_over_ipv6_udp = 0;
440 u32 ptp_over_ethernet = 0;
441 u32 snap_type_sel = 0;
442 u32 ts_master_en = 0;
443 u32 ts_event_en = 0;
444 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800445 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000446
447 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
448 netdev_alert(priv->dev, "No support for HW time stamping\n");
449 priv->hwts_tx_en = 0;
450 priv->hwts_rx_en = 0;
451
452 return -EOPNOTSUPP;
453 }
454
455 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000456 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000457 return -EFAULT;
458
459 pr_debug("%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
460 __func__, config.flags, config.tx_type, config.rx_filter);
461
462 /* reserved for future extensions */
463 if (config.flags)
464 return -EINVAL;
465
Ben Hutchings5f3da322013-11-14 00:43:41 +0000466 if (config.tx_type != HWTSTAMP_TX_OFF &&
467 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000468 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000469
470 if (priv->adv_ts) {
471 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000472 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000473 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000474 config.rx_filter = HWTSTAMP_FILTER_NONE;
475 break;
476
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000477 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000478 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000479 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
480 /* take time stamp for all event messages */
481 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
482
483 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
484 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
485 break;
486
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000487 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000488 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000489 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
490 /* take time stamp for SYNC messages only */
491 ts_event_en = PTP_TCR_TSEVNTENA;
492
493 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
494 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
495 break;
496
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000497 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000498 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000499 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
500 /* take time stamp for Delay_Req messages only */
501 ts_master_en = PTP_TCR_TSMSTRENA;
502 ts_event_en = PTP_TCR_TSEVNTENA;
503
504 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
505 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
506 break;
507
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000508 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000509 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000510 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
511 ptp_v2 = PTP_TCR_TSVER2ENA;
512 /* take time stamp for all event messages */
513 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
514
515 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
516 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
517 break;
518
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000519 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000520 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000521 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
522 ptp_v2 = PTP_TCR_TSVER2ENA;
523 /* take time stamp for SYNC messages only */
524 ts_event_en = PTP_TCR_TSEVNTENA;
525
526 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
527 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
528 break;
529
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000530 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000531 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000532 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
533 ptp_v2 = PTP_TCR_TSVER2ENA;
534 /* take time stamp for Delay_Req messages only */
535 ts_master_en = PTP_TCR_TSMSTRENA;
536 ts_event_en = PTP_TCR_TSEVNTENA;
537
538 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
539 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
540 break;
541
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000542 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000543 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000544 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
545 ptp_v2 = PTP_TCR_TSVER2ENA;
546 /* take time stamp for all event messages */
547 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
548
549 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
550 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
551 ptp_over_ethernet = PTP_TCR_TSIPENA;
552 break;
553
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000554 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000555 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000556 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
557 ptp_v2 = PTP_TCR_TSVER2ENA;
558 /* take time stamp for SYNC messages only */
559 ts_event_en = PTP_TCR_TSEVNTENA;
560
561 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
562 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
563 ptp_over_ethernet = PTP_TCR_TSIPENA;
564 break;
565
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000566 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000567 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000568 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
569 ptp_v2 = PTP_TCR_TSVER2ENA;
570 /* take time stamp for Delay_Req messages only */
571 ts_master_en = PTP_TCR_TSMSTRENA;
572 ts_event_en = PTP_TCR_TSEVNTENA;
573
574 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
575 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
576 ptp_over_ethernet = PTP_TCR_TSIPENA;
577 break;
578
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000579 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000580 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000581 config.rx_filter = HWTSTAMP_FILTER_ALL;
582 tstamp_all = PTP_TCR_TSENALL;
583 break;
584
585 default:
586 return -ERANGE;
587 }
588 } else {
589 switch (config.rx_filter) {
590 case HWTSTAMP_FILTER_NONE:
591 config.rx_filter = HWTSTAMP_FILTER_NONE;
592 break;
593 default:
594 /* PTP v1, UDP, any kind of event packet */
595 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
596 break;
597 }
598 }
599 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000600 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000601
602 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
603 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, 0);
604 else {
605 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000606 tstamp_all | ptp_v2 | ptp_over_ethernet |
607 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
608 ts_master_en | snap_type_sel);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000609 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, value);
610
611 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800612 sec_inc = priv->hw->ptp->config_sub_second_increment(
613 priv->ioaddr, priv->clk_ptp_rate);
614 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000615
616 /* calculate default added value:
617 * formula is :
618 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800619 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000620 */
Phil Reid19d857c2015-12-14 11:32:01 +0800621 temp = (u64)(temp << 32);
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200622 priv->default_addend = div_u64(temp, priv->clk_ptp_rate);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000623 priv->hw->ptp->config_addend(priv->ioaddr,
624 priv->default_addend);
625
626 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200627 ktime_get_real_ts64(&now);
628
629 /* lower 32 bits of tv_sec are safe until y2106 */
630 priv->hw->ptp->init_systime(priv->ioaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000631 now.tv_nsec);
632 }
633
634 return copy_to_user(ifr->ifr_data, &config,
635 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
636}
637
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000638/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100639 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000640 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100641 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000642 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100643 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000644 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000645static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000646{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000647 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
648 return -EOPNOTSUPP;
649
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200650 /* Fall-back to main clock in case of no PTP ref is passed */
651 priv->clk_ptp_ref = devm_clk_get(priv->device, "clk_ptp_ref");
652 if (IS_ERR(priv->clk_ptp_ref)) {
653 priv->clk_ptp_rate = clk_get_rate(priv->stmmac_clk);
654 priv->clk_ptp_ref = NULL;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200655 netdev_dbg(priv->dev, "PTP uses main clock\n");
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200656 } else {
657 clk_prepare_enable(priv->clk_ptp_ref);
658 priv->clk_ptp_rate = clk_get_rate(priv->clk_ptp_ref);
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200659 netdev_dbg(priv->dev, "PTP rate %d\n", priv->clk_ptp_rate);
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200660 }
661
Vince Bridgers7cd01392013-12-20 11:19:34 -0600662 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200663 /* Check if adv_ts can be enabled for dwmac 4.x core */
664 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
665 priv->adv_ts = 1;
666 /* Dwmac 3.x core with extend_desc can support adv_ts */
667 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600668 priv->adv_ts = 1;
669
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200670 if (priv->dma_cap.time_stamp)
671 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600672
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200673 if (priv->adv_ts)
674 netdev_info(priv->dev,
675 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000676
677 priv->hw->ptp = &stmmac_ptp;
678 priv->hwts_tx_en = 0;
679 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000680
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200681 stmmac_ptp_register(priv);
682
683 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000684}
685
686static void stmmac_release_ptp(struct stmmac_priv *priv)
687{
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200688 if (priv->clk_ptp_ref)
689 clk_disable_unprepare(priv->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000690 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000691}
692
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700693/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100694 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700695 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100696 * Description: this is the helper called by the physical abstraction layer
697 * drivers to communicate the phy link status. According the speed and duplex
698 * this driver can invoke registered glue-logic as well.
699 * It also invoke the eee initialization because it could happen when switch
700 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700701 */
702static void stmmac_adjust_link(struct net_device *dev)
703{
704 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200705 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700706 unsigned long flags;
707 int new_state = 0;
708 unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;
709
710 if (phydev == NULL)
711 return;
712
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700713 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000714
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700715 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000716 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700717
718 /* Now we make sure that we can be in full duplex mode.
719 * If not, we operate in half-duplex mode. */
720 if (phydev->duplex != priv->oldduplex) {
721 new_state = 1;
722 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000723 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700724 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000725 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700726 priv->oldduplex = phydev->duplex;
727 }
728 /* Flow Control operation */
729 if (phydev->pause)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500730 priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000731 fc, pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700732
733 if (phydev->speed != priv->speed) {
734 new_state = 1;
735 switch (phydev->speed) {
736 case 1000:
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200737 if (likely((priv->plat->has_gmac) ||
738 (priv->plat->has_gmac4)))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000739 ctrl &= ~priv->hw->link.port;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000740 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700741 break;
742 case 100:
743 case 10:
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200744 if (likely((priv->plat->has_gmac) ||
745 (priv->plat->has_gmac4))) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000746 ctrl |= priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700747 if (phydev->speed == SPEED_100) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000748 ctrl |= priv->hw->link.speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700749 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000750 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700751 }
752 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000753 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700754 }
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000755 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700756 break;
757 default:
758 if (netif_msg_link(priv))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000759 pr_warn("%s: Speed (%d) not 10/100\n",
760 dev->name, phydev->speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700761 break;
762 }
763
764 priv->speed = phydev->speed;
765 }
766
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000767 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700768
769 if (!priv->oldlink) {
770 new_state = 1;
771 priv->oldlink = 1;
772 }
773 } else if (priv->oldlink) {
774 new_state = 1;
775 priv->oldlink = 0;
776 priv->speed = 0;
777 priv->oldduplex = -1;
778 }
779
780 if (new_state && netif_msg_link(priv))
781 phy_print_status(phydev);
782
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100783 spin_unlock_irqrestore(&priv->lock, flags);
784
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200785 if (phydev->is_pseudo_fixed_link)
786 /* Stop PHY layer to call the hook to adjust the link in case
787 * of a switch is attached to the stmmac driver.
788 */
789 phydev->irq = PHY_IGNORE_INTERRUPT;
790 else
791 /* At this stage, init the EEE if supported.
792 * Never called in case of fixed_link.
793 */
794 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700795}
796
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000797/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100798 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000799 * @priv: driver private structure
800 * Description: this is to verify if the HW supports the PCS.
801 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
802 * configured for the TBI, RTBI, or SGMII PHY interface.
803 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000804static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
805{
806 int interface = priv->plat->interface;
807
808 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900809 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
810 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
811 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
812 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000813 pr_debug("STMMAC: PCS RGMII support enable\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200814 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900815 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000816 pr_debug("STMMAC: PCS SGMII support enable\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200817 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000818 }
819 }
820}
821
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700822/**
823 * stmmac_init_phy - PHY initialization
824 * @dev: net device structure
825 * Description: it initializes the driver's PHY state, and attaches the PHY
826 * to the mac driver.
827 * Return value:
828 * 0 on success
829 */
830static int stmmac_init_phy(struct net_device *dev)
831{
832 struct stmmac_priv *priv = netdev_priv(dev);
833 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000834 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000835 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000836 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000837 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700838 priv->oldlink = 0;
839 priv->speed = 0;
840 priv->oldduplex = -1;
841
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700842 if (priv->plat->phy_node) {
843 phydev = of_phy_connect(dev, priv->plat->phy_node,
844 &stmmac_adjust_link, 0, interface);
845 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200846 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
847 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000848
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700849 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
850 priv->plat->phy_addr);
851 pr_debug("stmmac_init_phy: trying to attach to %s\n",
852 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700853
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700854 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
855 interface);
856 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700857
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300858 if (IS_ERR_OR_NULL(phydev)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700859 pr_err("%s: Could not attach to PHY\n", dev->name);
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300860 if (!phydev)
861 return -ENODEV;
862
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700863 return PTR_ERR(phydev);
864 }
865
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000866 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000867 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000868 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200869 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000870 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
871 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000872
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700873 /*
874 * Broken HW is sometimes missing the pull-up resistor on the
875 * MDIO line, which results in reads to non-existent devices returning
876 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
877 * device as well.
878 * Note: phydev->phy_id is the result of reading the UID PHY registers.
879 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700880 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700881 phy_disconnect(phydev);
882 return -ENODEV;
883 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100884
Florian Fainellic51e4242016-11-13 17:50:35 -0800885 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
886 * subsequent PHY polling, make sure we force a link transition if
887 * we have a UP/DOWN/UP transition
888 */
889 if (phydev->is_pseudo_fixed_link)
890 phydev->irq = PHY_POLL;
891
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700892 pr_debug("stmmac_init_phy: %s: attached to PHY (UID 0x%x)"
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000893 " Link = %d\n", dev->name, phydev->phy_id, phydev->link);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700894
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700895 return 0;
896}
897
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000898static void stmmac_display_rings(struct stmmac_priv *priv)
899{
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200900 void *head_rx, *head_tx;
901
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000902 if (priv->extend_desc) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200903 head_rx = (void *)priv->dma_erx;
904 head_tx = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000905 } else {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200906 head_rx = (void *)priv->dma_rx;
907 head_tx = (void *)priv->dma_tx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000908 }
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200909
910 /* Display Rx ring */
911 priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
912 /* Display Tx ring */
913 priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000914}
915
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000916static int stmmac_set_bfsize(int mtu, int bufsize)
917{
918 int ret = bufsize;
919
920 if (mtu >= BUF_SIZE_4KiB)
921 ret = BUF_SIZE_8KiB;
922 else if (mtu >= BUF_SIZE_2KiB)
923 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100924 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000925 ret = BUF_SIZE_2KiB;
926 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100927 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000928
929 return ret;
930}
931
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000932/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100933 * stmmac_clear_descriptors - clear descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000934 * @priv: driver private structure
935 * Description: this function is called to clear the tx and rx descriptors
936 * in case of both basic and extended descriptors are used.
937 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000938static void stmmac_clear_descriptors(struct stmmac_priv *priv)
939{
940 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000941
942 /* Clear the Rx/Tx descriptors */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100943 for (i = 0; i < DMA_RX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000944 if (priv->extend_desc)
945 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
946 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100947 (i == DMA_RX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000948 else
949 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
950 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100951 (i == DMA_RX_SIZE - 1));
952 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000953 if (priv->extend_desc)
954 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
955 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100956 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000957 else
958 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
959 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100960 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000961}
962
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100963/**
964 * stmmac_init_rx_buffers - init the RX descriptor buffer.
965 * @priv: driver private structure
966 * @p: descriptor pointer
967 * @i: descriptor index
968 * @flags: gfp flag.
969 * Description: this function is called to allocate a receive buffer, perform
970 * the DMA mapping and init the descriptor.
971 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000972static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +0100973 int i, gfp_t flags)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000974{
975 struct sk_buff *skb;
976
Vineet Gupta4ec49a32015-05-20 12:04:40 +0530977 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200978 if (!skb) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000979 pr_err("%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200980 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000981 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000982 priv->rx_skbuff[i] = skb;
983 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
984 priv->dma_buf_sz,
985 DMA_FROM_DEVICE);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200986 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
987 pr_err("%s: DMA mapping error\n", __func__);
988 dev_kfree_skb_any(skb);
989 return -EINVAL;
990 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000991
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200992 if (priv->synopsys_id >= DWMAC_CORE_4_00)
Michael Weiserf8be0d72016-11-14 18:58:05 +0100993 p->des0 = cpu_to_le32(priv->rx_skbuff_dma[i]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200994 else
Michael Weiserf8be0d72016-11-14 18:58:05 +0100995 p->des2 = cpu_to_le32(priv->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000996
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100997 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000998 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100999 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001000
1001 return 0;
1002}
1003
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001004static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
1005{
1006 if (priv->rx_skbuff[i]) {
1007 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
1008 priv->dma_buf_sz, DMA_FROM_DEVICE);
1009 dev_kfree_skb_any(priv->rx_skbuff[i]);
1010 }
1011 priv->rx_skbuff[i] = NULL;
1012}
1013
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001014/**
1015 * init_dma_desc_rings - init the RX/TX descriptor rings
1016 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001017 * @flags: gfp flag.
1018 * Description: this function initializes the DMA RX/TX descriptors
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001019 * and allocates the socket buffers. It suppors the chained and ring
1020 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001021 */
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001022static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001023{
1024 int i;
1025 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001026 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001027 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001028
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001029 if (priv->hw->mode->set_16kib_bfsize)
1030 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001031
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001032 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001033 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001034
Vince Bridgers2618abb2014-01-20 05:39:01 -06001035 priv->dma_buf_sz = bfsize;
1036
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001037 if (netif_msg_probe(priv)) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001038 pr_debug("(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n", __func__,
1039 (u32) priv->dma_rx_phy, (u32) priv->dma_tx_phy);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001040
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001041 /* RX INITIALIZATION */
1042 pr_debug("\tSKB addresses:\nskb\t\tskb data\tdma data\n");
1043 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001044 for (i = 0; i < DMA_RX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001045 struct dma_desc *p;
1046 if (priv->extend_desc)
1047 p = &((priv->dma_erx + i)->basic);
1048 else
1049 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001050
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001051 ret = stmmac_init_rx_buffers(priv, p, i, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001052 if (ret)
1053 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001054
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001055 if (netif_msg_probe(priv))
1056 pr_debug("[%p]\t[%p]\t[%x]\n", priv->rx_skbuff[i],
1057 priv->rx_skbuff[i]->data,
1058 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001059 }
1060 priv->cur_rx = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001061 priv->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001062 buf_sz = bfsize;
1063
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001064 /* Setup the chained descriptor addresses */
1065 if (priv->mode == STMMAC_CHAIN_MODE) {
1066 if (priv->extend_desc) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001067 priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001068 DMA_RX_SIZE, 1);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001069 priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001070 DMA_TX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001071 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001072 priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001073 DMA_RX_SIZE, 0);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001074 priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001075 DMA_TX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001076 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001077 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001078
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001079 /* TX INITIALIZATION */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001080 for (i = 0; i < DMA_TX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001081 struct dma_desc *p;
1082 if (priv->extend_desc)
1083 p = &((priv->dma_etx + i)->basic);
1084 else
1085 p = priv->dma_tx + i;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001086
1087 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1088 p->des0 = 0;
1089 p->des1 = 0;
1090 p->des2 = 0;
1091 p->des3 = 0;
1092 } else {
1093 p->des2 = 0;
1094 }
1095
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001096 priv->tx_skbuff_dma[i].buf = 0;
1097 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001098 priv->tx_skbuff_dma[i].len = 0;
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001099 priv->tx_skbuff_dma[i].last_segment = false;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001100 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001101 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001102
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001103 priv->dirty_tx = 0;
1104 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001105 netdev_reset_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001106
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001107 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001108
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001109 if (netif_msg_hw(priv))
1110 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001111
1112 return 0;
1113err_init_rx_buffers:
1114 while (--i >= 0)
1115 stmmac_free_rx_buffers(priv, i);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001116 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001117}
1118
1119static void dma_free_rx_skbufs(struct stmmac_priv *priv)
1120{
1121 int i;
1122
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001123 for (i = 0; i < DMA_RX_SIZE; i++)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001124 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001125}
1126
1127static void dma_free_tx_skbufs(struct stmmac_priv *priv)
1128{
1129 int i;
1130
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001131 for (i = 0; i < DMA_TX_SIZE; i++) {
damuzi00075e43642014-01-17 23:47:59 +08001132 struct dma_desc *p;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001133
damuzi00075e43642014-01-17 23:47:59 +08001134 if (priv->extend_desc)
1135 p = &((priv->dma_etx + i)->basic);
1136 else
1137 p = priv->dma_tx + i;
1138
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001139 if (priv->tx_skbuff_dma[i].buf) {
1140 if (priv->tx_skbuff_dma[i].map_as_page)
1141 dma_unmap_page(priv->device,
1142 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001143 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001144 DMA_TO_DEVICE);
1145 else
1146 dma_unmap_single(priv->device,
1147 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001148 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001149 DMA_TO_DEVICE);
damuzi00075e43642014-01-17 23:47:59 +08001150 }
1151
1152 if (priv->tx_skbuff[i] != NULL) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001153 dev_kfree_skb_any(priv->tx_skbuff[i]);
1154 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001155 priv->tx_skbuff_dma[i].buf = 0;
1156 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001157 }
1158 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001159}
1160
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001161/**
1162 * alloc_dma_desc_resources - alloc TX/RX resources.
1163 * @priv: private structure
1164 * Description: according to which descriptor can be used (extend or basic)
1165 * this function allocates the resources for TX and RX paths. In case of
1166 * reception, for example, it pre-allocated the RX socket buffer in order to
1167 * allow zero-copy mechanism.
1168 */
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001169static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1170{
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001171 int ret = -ENOMEM;
1172
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001173 priv->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, sizeof(dma_addr_t),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001174 GFP_KERNEL);
1175 if (!priv->rx_skbuff_dma)
1176 return -ENOMEM;
1177
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001178 priv->rx_skbuff = kmalloc_array(DMA_RX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001179 GFP_KERNEL);
1180 if (!priv->rx_skbuff)
1181 goto err_rx_skbuff;
1182
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001183 priv->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001184 sizeof(*priv->tx_skbuff_dma),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001185 GFP_KERNEL);
1186 if (!priv->tx_skbuff_dma)
1187 goto err_tx_skbuff_dma;
1188
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001189 priv->tx_skbuff = kmalloc_array(DMA_TX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001190 GFP_KERNEL);
1191 if (!priv->tx_skbuff)
1192 goto err_tx_skbuff;
1193
1194 if (priv->extend_desc) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001195 priv->dma_erx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001196 sizeof(struct
1197 dma_extended_desc),
1198 &priv->dma_rx_phy,
1199 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001200 if (!priv->dma_erx)
1201 goto err_dma;
1202
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001203 priv->dma_etx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001204 sizeof(struct
1205 dma_extended_desc),
1206 &priv->dma_tx_phy,
1207 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001208 if (!priv->dma_etx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001209 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001210 sizeof(struct dma_extended_desc),
1211 priv->dma_erx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001212 goto err_dma;
1213 }
1214 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001215 priv->dma_rx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001216 sizeof(struct dma_desc),
1217 &priv->dma_rx_phy,
1218 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001219 if (!priv->dma_rx)
1220 goto err_dma;
1221
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001222 priv->dma_tx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001223 sizeof(struct dma_desc),
1224 &priv->dma_tx_phy,
1225 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001226 if (!priv->dma_tx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001227 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001228 sizeof(struct dma_desc),
1229 priv->dma_rx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001230 goto err_dma;
1231 }
1232 }
1233
1234 return 0;
1235
1236err_dma:
1237 kfree(priv->tx_skbuff);
1238err_tx_skbuff:
1239 kfree(priv->tx_skbuff_dma);
1240err_tx_skbuff_dma:
1241 kfree(priv->rx_skbuff);
1242err_rx_skbuff:
1243 kfree(priv->rx_skbuff_dma);
1244 return ret;
1245}
1246
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001247static void free_dma_desc_resources(struct stmmac_priv *priv)
1248{
1249 /* Release the DMA TX/RX socket buffers */
1250 dma_free_rx_skbufs(priv);
1251 dma_free_tx_skbufs(priv);
1252
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001253 /* Free DMA regions of consistent memory previously allocated */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001254 if (!priv->extend_desc) {
1255 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001256 DMA_TX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001257 priv->dma_tx, priv->dma_tx_phy);
1258 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001259 DMA_RX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001260 priv->dma_rx, priv->dma_rx_phy);
1261 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001262 dma_free_coherent(priv->device, DMA_TX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001263 sizeof(struct dma_extended_desc),
1264 priv->dma_etx, priv->dma_tx_phy);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001265 dma_free_coherent(priv->device, DMA_RX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001266 sizeof(struct dma_extended_desc),
1267 priv->dma_erx, priv->dma_rx_phy);
1268 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001269 kfree(priv->rx_skbuff_dma);
1270 kfree(priv->rx_skbuff);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001271 kfree(priv->tx_skbuff_dma);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001272 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001273}
1274
1275/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001276 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001277 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001278 * Description: it is used for configuring the DMA operation mode register in
1279 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001280 */
1281static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1282{
Vince Bridgersf88203a2015-04-15 11:17:42 -05001283 int rxfifosz = priv->plat->rx_fifo_size;
1284
Sonic Zhange2a240c2013-08-28 18:55:39 +08001285 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001286 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc, rxfifosz);
Sonic Zhange2a240c2013-08-28 18:55:39 +08001287 else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001288 /*
1289 * In case of GMAC, SF mode can be enabled
1290 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001291 * 1) TX COE if actually supported
1292 * 2) There is no bugged Jumbo frame support
1293 * that needs to not insert csum in the TDES.
1294 */
Vince Bridgersf88203a2015-04-15 11:17:42 -05001295 priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE,
1296 rxfifosz);
Sonic Zhangb2dec112015-01-30 13:49:32 +08001297 priv->xstats.threshold = SF_DMA_MODE;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001298 } else
Vince Bridgersf88203a2015-04-15 11:17:42 -05001299 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE,
1300 rxfifosz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001301}
1302
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001303/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001304 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001305 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001306 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001307 */
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001308static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001309{
Beniamino Galvani38979572015-01-21 19:07:27 +01001310 unsigned int bytes_compl = 0, pkts_compl = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001311 unsigned int entry = priv->dirty_tx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001312
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001313 spin_lock(&priv->tx_lock);
1314
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001315 priv->xstats.tx_clean++;
1316
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001317 while (entry != priv->cur_tx) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001318 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001319 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001320 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001321
1322 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001323 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001324 else
1325 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001326
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001327 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001328 &priv->xstats, p,
1329 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001330 /* Check if the descriptor is owned by the DMA */
1331 if (unlikely(status & tx_dma_own))
1332 break;
1333
1334 /* Just consider the last segment and ...*/
1335 if (likely(!(status & tx_not_ls))) {
1336 /* ... verify the status error condition */
1337 if (unlikely(status & tx_err)) {
1338 priv->dev->stats.tx_errors++;
1339 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001340 priv->dev->stats.tx_packets++;
1341 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001342 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00001343 stmmac_get_tx_hwtstamp(priv, entry, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001344 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001345
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001346 if (likely(priv->tx_skbuff_dma[entry].buf)) {
1347 if (priv->tx_skbuff_dma[entry].map_as_page)
1348 dma_unmap_page(priv->device,
1349 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001350 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001351 DMA_TO_DEVICE);
1352 else
1353 dma_unmap_single(priv->device,
1354 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001355 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001356 DMA_TO_DEVICE);
1357 priv->tx_skbuff_dma[entry].buf = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001358 priv->tx_skbuff_dma[entry].len = 0;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001359 priv->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001360 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001361
1362 if (priv->hw->mode->clean_desc3)
1363 priv->hw->mode->clean_desc3(priv, p);
1364
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001365 priv->tx_skbuff_dma[entry].last_segment = false;
Giuseppe Cavallaro96951362016-02-29 14:27:33 +01001366 priv->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001367
1368 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001369 pkts_compl++;
1370 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001371 dev_consume_skb_any(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001372 priv->tx_skbuff[entry] = NULL;
1373 }
1374
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001375 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001376
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001377 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001378 }
Giuseppe Cavallarofbc80822016-02-29 14:27:37 +01001379 priv->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001380
1381 netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);
1382
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001383 if (unlikely(netif_queue_stopped(priv->dev) &&
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001384 stmmac_tx_avail(priv) > STMMAC_TX_THRESH)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001385 netif_tx_lock(priv->dev);
1386 if (netif_queue_stopped(priv->dev) &&
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001387 stmmac_tx_avail(priv) > STMMAC_TX_THRESH) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001388 if (netif_msg_tx_done(priv))
1389 pr_debug("%s: restart transmit\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001390 netif_wake_queue(priv->dev);
1391 }
1392 netif_tx_unlock(priv->dev);
1393 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001394
1395 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1396 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001397 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001398 }
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001399 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001400}
1401
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001402static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001403{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001404 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001405}
1406
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001407static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001408{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001409 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001410}
1411
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001412/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001413 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001414 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001415 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001416 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001417 */
1418static void stmmac_tx_err(struct stmmac_priv *priv)
1419{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001420 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001421 netif_stop_queue(priv->dev);
1422
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001423 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001424 dma_free_tx_skbufs(priv);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001425 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001426 if (priv->extend_desc)
1427 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
1428 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001429 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001430 else
1431 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
1432 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001433 (i == DMA_TX_SIZE - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001434 priv->dirty_tx = 0;
1435 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001436 netdev_reset_queue(priv->dev);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001437 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001438
1439 priv->dev->stats.tx_errors++;
1440 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001441}
1442
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001443/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001444 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001445 * @priv: driver private structure
1446 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001447 * It calls the dwmac dma routine and schedule poll method in case of some
1448 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001449 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001450static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001451{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001452 int status;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001453 int rxfifosz = priv->plat->rx_fifo_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001454
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001455 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001456 if (likely((status & handle_rx)) || (status & handle_tx)) {
1457 if (likely(napi_schedule_prep(&priv->napi))) {
1458 stmmac_disable_dma_irq(priv);
1459 __napi_schedule(&priv->napi);
1460 }
1461 }
1462 if (unlikely(status & tx_hard_error_bump_tc)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001463 /* Try to bump up the dma threshold on this failure */
Sonic Zhangb2dec112015-01-30 13:49:32 +08001464 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1465 (tc <= 256)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001466 tc += 64;
Sonic Zhangc405abe2015-01-22 14:55:56 +08001467 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001468 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc,
1469 rxfifosz);
Sonic Zhangc405abe2015-01-22 14:55:56 +08001470 else
1471 priv->hw->dma->dma_mode(priv->ioaddr, tc,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001472 SF_DMA_MODE, rxfifosz);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001473 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001474 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001475 } else if (unlikely(status == tx_hard_error))
1476 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001477}
1478
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001479/**
1480 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1481 * @priv: driver private structure
1482 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1483 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001484static void stmmac_mmc_setup(struct stmmac_priv *priv)
1485{
1486 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001487 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001488
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001489 if (priv->synopsys_id >= DWMAC_CORE_4_00)
1490 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
1491 else
1492 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001493
1494 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001495
1496 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001497 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001498 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1499 } else
Stefan Roeseaae54cf2012-01-10 01:47:51 +00001500 pr_info(" No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001501}
1502
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001503/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001504 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001505 * @priv: driver private structure
1506 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001507 * In case of Enhanced/Alternate, it checks if the extended descriptors are
1508 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001509 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001510static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1511{
1512 if (priv->plat->enh_desc) {
1513 pr_info(" Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001514
1515 /* GMAC older than 3.50 has no extended descriptors */
1516 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
1517 pr_info("\tEnabled extended descriptors\n");
1518 priv->extend_desc = 1;
1519 } else
1520 pr_warn("Extended descriptors not supported\n");
1521
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001522 priv->hw->desc = &enh_desc_ops;
1523 } else {
1524 pr_info(" Normal descriptors\n");
1525 priv->hw->desc = &ndesc_ops;
1526 }
1527}
1528
1529/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001530 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001531 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001532 * Description:
1533 * new GMAC chip generations have a new register to indicate the
1534 * presence of the optional feature/functions.
1535 * This can be also used to override the value passed through the
1536 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001537 */
1538static int stmmac_get_hw_features(struct stmmac_priv *priv)
1539{
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001540 u32 ret = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001541
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001542 if (priv->hw->dma->get_hw_feature) {
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001543 priv->hw->dma->get_hw_feature(priv->ioaddr,
1544 &priv->dma_cap);
1545 ret = 1;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001546 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001547
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001548 return ret;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001549}
1550
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001551/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001552 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001553 * @priv: driver private structure
1554 * Description:
1555 * it is to verify if the MAC address is valid, in case of failures it
1556 * generates a random MAC address
1557 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001558static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1559{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001560 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001561 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001562 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001563 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001564 eth_hw_addr_random(priv->dev);
Hans de Goedec88460b2014-01-26 15:50:44 +01001565 pr_info("%s: device MAC address %pM\n", priv->dev->name,
1566 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001567 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001568}
1569
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001570/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001571 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001572 * @priv: driver private structure
1573 * Description:
1574 * It inits the DMA invoking the specific MAC/GMAC callback.
1575 * Some DMA parameters can be passed from the platform;
1576 * in case of these are not passed a default is kept for the MAC or GMAC.
1577 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001578static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1579{
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001580 int pbl = DEFAULT_DMA_PBL, fixed_burst = 0, aal = 0;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001581 int mixed_burst = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001582 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001583 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001584
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001585 if (priv->plat->dma_cfg) {
1586 pbl = priv->plat->dma_cfg->pbl;
1587 fixed_burst = priv->plat->dma_cfg->fixed_burst;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001588 mixed_burst = priv->plat->dma_cfg->mixed_burst;
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001589 aal = priv->plat->dma_cfg->aal;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001590 }
1591
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001592 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1593 atds = 1;
1594
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001595 ret = priv->hw->dma->reset(priv->ioaddr);
1596 if (ret) {
1597 dev_err(priv->device, "Failed to reset the dma\n");
1598 return ret;
1599 }
1600
1601 priv->hw->dma->init(priv->ioaddr, pbl, fixed_burst, mixed_burst,
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001602 aal, priv->dma_tx_phy, priv->dma_rx_phy, atds);
1603
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001604 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1605 priv->rx_tail_addr = priv->dma_rx_phy +
1606 (DMA_RX_SIZE * sizeof(struct dma_desc));
1607 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr, priv->rx_tail_addr,
1608 STMMAC_CHAN0);
1609
1610 priv->tx_tail_addr = priv->dma_tx_phy +
1611 (DMA_TX_SIZE * sizeof(struct dma_desc));
1612 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
1613 STMMAC_CHAN0);
1614 }
1615
1616 if (priv->plat->axi && priv->hw->dma->axi)
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001617 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
1618
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001619 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001620}
1621
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001622/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001623 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001624 * @data: data pointer
1625 * Description:
1626 * This is the timer handler to directly invoke the stmmac_tx_clean.
1627 */
1628static void stmmac_tx_timer(unsigned long data)
1629{
1630 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1631
1632 stmmac_tx_clean(priv);
1633}
1634
1635/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001636 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001637 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001638 * Description:
1639 * This inits the transmit coalesce parameters: i.e. timer rate,
1640 * timer handler and default threshold used for enabling the
1641 * interrupt on completion bit.
1642 */
1643static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1644{
1645 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1646 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1647 init_timer(&priv->txtimer);
1648 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1649 priv->txtimer.data = (unsigned long)priv;
1650 priv->txtimer.function = stmmac_tx_timer;
1651 add_timer(&priv->txtimer);
1652}
1653
1654/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001655 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001656 * @dev : pointer to the device structure.
1657 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001658 * this is the main function to setup the HW in a usable state because the
1659 * dma engine is reset, the core registers are configured (e.g. AXI,
1660 * Checksum features, timers). The DMA is ready to start receiving and
1661 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001662 * Return value:
1663 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1664 * file on failure.
1665 */
Huacai Chenfe1319292014-12-19 22:38:18 +08001666static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001667{
1668 struct stmmac_priv *priv = netdev_priv(dev);
1669 int ret;
1670
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001671 /* DMA initialization and SW reset */
1672 ret = stmmac_init_dma_engine(priv);
1673 if (ret < 0) {
1674 pr_err("%s: DMA engine initialization failed\n", __func__);
1675 return ret;
1676 }
1677
1678 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001679 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001680
1681 /* If required, perform hw setup of the bus. */
1682 if (priv->plat->bus_setup)
1683 priv->plat->bus_setup(priv->ioaddr);
1684
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02001685 /* PS and related bits will be programmed according to the speed */
1686 if (priv->hw->pcs) {
1687 int speed = priv->plat->mac_port_sel_speed;
1688
1689 if ((speed == SPEED_10) || (speed == SPEED_100) ||
1690 (speed == SPEED_1000)) {
1691 priv->hw->ps = speed;
1692 } else {
1693 dev_warn(priv->device, "invalid port speed\n");
1694 priv->hw->ps = 0;
1695 }
1696 }
1697
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001698 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001699 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001700
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001701 ret = priv->hw->mac->rx_ipc(priv->hw);
1702 if (!ret) {
1703 pr_warn(" RX IPC Checksum Offload disabled\n");
1704 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02001705 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001706 }
1707
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001708 /* Enable the MAC Rx/Tx */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001709 if (priv->synopsys_id >= DWMAC_CORE_4_00)
1710 stmmac_dwmac4_set_mac(priv->ioaddr, true);
1711 else
1712 stmmac_set_mac(priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001713
1714 /* Set the HW DMA mode and the COE */
1715 stmmac_dma_operation_mode(priv);
1716
1717 stmmac_mmc_setup(priv);
1718
Huacai Chenfe1319292014-12-19 22:38:18 +08001719 if (init_ptp) {
1720 ret = stmmac_init_ptp(priv);
Giuseppe CAVALLARO70866052016-10-12 15:42:04 +02001721 if (ret)
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +02001722 netdev_warn(priv->dev, "fail to init PTP.\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08001723 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001724
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001725#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001726 ret = stmmac_init_fs(dev);
1727 if (ret < 0)
1728 pr_warn("%s: failed debugFS registration\n", __func__);
1729#endif
1730 /* Start the ball rolling... */
1731 pr_debug("%s: DMA RX/TX processes started...\n", dev->name);
1732 priv->hw->dma->start_tx(priv->ioaddr);
1733 priv->hw->dma->start_rx(priv->ioaddr);
1734
1735 /* Dump DMA/MAC registers */
1736 if (netif_msg_hw(priv)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001737 priv->hw->mac->dump_regs(priv->hw);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001738 priv->hw->dma->dump_regs(priv->ioaddr);
1739 }
1740 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
1741
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001742 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
1743 priv->rx_riwt = MAX_DMA_RIWT;
1744 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
1745 }
1746
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02001747 if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02001748 priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001749
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001750 /* set TX ring length */
1751 if (priv->hw->dma->set_tx_ring_len)
1752 priv->hw->dma->set_tx_ring_len(priv->ioaddr,
1753 (DMA_TX_SIZE - 1));
1754 /* set RX ring length */
1755 if (priv->hw->dma->set_rx_ring_len)
1756 priv->hw->dma->set_rx_ring_len(priv->ioaddr,
1757 (DMA_RX_SIZE - 1));
1758 /* Enable TSO */
1759 if (priv->tso)
1760 priv->hw->dma->enable_tso(priv->ioaddr, 1, STMMAC_CHAN0);
1761
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001762 return 0;
1763}
1764
1765/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001766 * stmmac_open - open entry point of the driver
1767 * @dev : pointer to the device structure.
1768 * Description:
1769 * This function is the open entry point of the driver.
1770 * Return value:
1771 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1772 * file on failure.
1773 */
1774static int stmmac_open(struct net_device *dev)
1775{
1776 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001777 int ret;
1778
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001779 stmmac_check_ether_addr(priv);
1780
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02001781 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
1782 priv->hw->pcs != STMMAC_PCS_TBI &&
1783 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001784 ret = stmmac_init_phy(dev);
1785 if (ret) {
1786 pr_err("%s: Cannot attach to PHY (error: %d)\n",
1787 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02001788 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001789 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001790 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001791
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001792 /* Extra statistics */
1793 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
1794 priv->xstats.threshold = tc;
1795
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001796 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01001797 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001798
Tobias Klauser7262b7b2014-02-22 13:09:03 +01001799 ret = alloc_dma_desc_resources(priv);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001800 if (ret < 0) {
1801 pr_err("%s: DMA descriptors allocation failed\n", __func__);
1802 goto dma_desc_error;
1803 }
1804
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001805 ret = init_dma_desc_rings(dev, GFP_KERNEL);
1806 if (ret < 0) {
1807 pr_err("%s: DMA descriptors initialization failed\n", __func__);
1808 goto init_error;
1809 }
1810
Huacai Chenfe1319292014-12-19 22:38:18 +08001811 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001812 if (ret < 0) {
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001813 pr_err("%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001814 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001815 }
1816
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001817 stmmac_init_tx_coalesce(priv);
1818
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001819 if (dev->phydev)
1820 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001821
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001822 /* Request the IRQ lines */
1823 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001824 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001825 if (unlikely(ret < 0)) {
1826 pr_err("%s: ERROR: allocating the IRQ %d (error: %d)\n",
1827 __func__, dev->irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001828 goto init_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001829 }
1830
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001831 /* Request the Wake IRQ in case of another line is used for WoL */
1832 if (priv->wol_irq != dev->irq) {
1833 ret = request_irq(priv->wol_irq, stmmac_interrupt,
1834 IRQF_SHARED, dev->name, dev);
1835 if (unlikely(ret < 0)) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001836 pr_err("%s: ERROR: allocating the WoL IRQ %d (%d)\n",
1837 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001838 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001839 }
1840 }
1841
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001842 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001843 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001844 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
1845 dev->name, dev);
1846 if (unlikely(ret < 0)) {
1847 pr_err("%s: ERROR: allocating the LPI IRQ %d (%d)\n",
1848 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001849 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001850 }
1851 }
1852
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001853 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001854 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001855
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001856 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001857
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001858lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001859 if (priv->wol_irq != dev->irq)
1860 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001861wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001862 free_irq(dev->irq, dev);
1863
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001864init_error:
1865 free_dma_desc_resources(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001866dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001867 if (dev->phydev)
1868 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001869
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001870 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001871}
1872
1873/**
1874 * stmmac_release - close entry point of the driver
1875 * @dev : device pointer.
1876 * Description:
1877 * This is the stop entry point of the driver.
1878 */
1879static int stmmac_release(struct net_device *dev)
1880{
1881 struct stmmac_priv *priv = netdev_priv(dev);
1882
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001883 if (priv->eee_enabled)
1884 del_timer_sync(&priv->eee_ctrl_timer);
1885
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001886 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001887 if (dev->phydev) {
1888 phy_stop(dev->phydev);
1889 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001890 }
1891
1892 netif_stop_queue(dev);
1893
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001894 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001895
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001896 del_timer_sync(&priv->txtimer);
1897
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001898 /* Free the IRQ lines */
1899 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001900 if (priv->wol_irq != dev->irq)
1901 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001902 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001903 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001904
1905 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001906 priv->hw->dma->stop_tx(priv->ioaddr);
1907 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001908
1909 /* Release and free the Rx/Tx resources */
1910 free_dma_desc_resources(priv);
1911
avisconti19449bf2010-10-25 18:58:14 +00001912 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001913 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001914
1915 netif_carrier_off(dev);
1916
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001917#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07001918 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001919#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001920
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00001921 stmmac_release_ptp(priv);
1922
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001923 return 0;
1924}
1925
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001926/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001927 * stmmac_tso_allocator - close entry point of the driver
1928 * @priv: driver private structure
1929 * @des: buffer start address
1930 * @total_len: total length to fill in descriptors
1931 * @last_segmant: condition for the last descriptor
1932 * Description:
1933 * This function fills descriptor and request new descriptors according to
1934 * buffer length to fill
1935 */
1936static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
1937 int total_len, bool last_segment)
1938{
1939 struct dma_desc *desc;
1940 int tmp_len;
1941 u32 buff_size;
1942
1943 tmp_len = total_len;
1944
1945 while (tmp_len > 0) {
1946 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
1947 desc = priv->dma_tx + priv->cur_tx;
1948
Michael Weiserf8be0d72016-11-14 18:58:05 +01001949 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001950 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
1951 TSO_MAX_BUFF_SIZE : tmp_len;
1952
1953 priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
1954 0, 1,
1955 (last_segment) && (buff_size < TSO_MAX_BUFF_SIZE),
1956 0, 0);
1957
1958 tmp_len -= TSO_MAX_BUFF_SIZE;
1959 }
1960}
1961
1962/**
1963 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
1964 * @skb : the socket buffer
1965 * @dev : device pointer
1966 * Description: this is the transmit function that is called on TSO frames
1967 * (support available on GMAC4 and newer chips).
1968 * Diagram below show the ring programming in case of TSO frames:
1969 *
1970 * First Descriptor
1971 * --------
1972 * | DES0 |---> buffer1 = L2/L3/L4 header
1973 * | DES1 |---> TCP Payload (can continue on next descr...)
1974 * | DES2 |---> buffer 1 and 2 len
1975 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
1976 * --------
1977 * |
1978 * ...
1979 * |
1980 * --------
1981 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
1982 * | DES1 | --|
1983 * | DES2 | --> buffer 1 and 2 len
1984 * | DES3 |
1985 * --------
1986 *
1987 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
1988 */
1989static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
1990{
1991 u32 pay_len, mss;
1992 int tmp_pay_len = 0;
1993 struct stmmac_priv *priv = netdev_priv(dev);
1994 int nfrags = skb_shinfo(skb)->nr_frags;
1995 unsigned int first_entry, des;
1996 struct dma_desc *desc, *first, *mss_desc = NULL;
1997 u8 proto_hdr_len;
1998 int i;
1999
2000 spin_lock(&priv->tx_lock);
2001
2002 /* Compute header lengths */
2003 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2004
2005 /* Desc availability based on threshold should be enough safe */
2006 if (unlikely(stmmac_tx_avail(priv) <
2007 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
2008 if (!netif_queue_stopped(dev)) {
2009 netif_stop_queue(dev);
2010 /* This is a hard error, log it. */
2011 pr_err("%s: Tx Ring full when queue awake\n", __func__);
2012 }
2013 spin_unlock(&priv->tx_lock);
2014 return NETDEV_TX_BUSY;
2015 }
2016
2017 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2018
2019 mss = skb_shinfo(skb)->gso_size;
2020
2021 /* set new MSS value if needed */
2022 if (mss != priv->mss) {
2023 mss_desc = priv->dma_tx + priv->cur_tx;
2024 priv->hw->desc->set_mss(mss_desc, mss);
2025 priv->mss = mss;
2026 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2027 }
2028
2029 if (netif_msg_tx_queued(priv)) {
2030 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2031 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2032 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2033 skb->data_len);
2034 }
2035
2036 first_entry = priv->cur_tx;
2037
2038 desc = priv->dma_tx + first_entry;
2039 first = desc;
2040
2041 /* first descriptor: fill Headers on Buf1 */
2042 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2043 DMA_TO_DEVICE);
2044 if (dma_mapping_error(priv->device, des))
2045 goto dma_map_err;
2046
2047 priv->tx_skbuff_dma[first_entry].buf = des;
2048 priv->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
2049 priv->tx_skbuff[first_entry] = skb;
2050
Michael Weiserf8be0d72016-11-14 18:58:05 +01002051 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002052
2053 /* Fill start of payload in buff2 of first descriptor */
2054 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002055 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002056
2057 /* If needed take extra descriptors to fill the remaining payload */
2058 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2059
2060 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0));
2061
2062 /* Prepare fragments */
2063 for (i = 0; i < nfrags; i++) {
2064 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2065
2066 des = skb_frag_dma_map(priv->device, frag, 0,
2067 skb_frag_size(frag),
2068 DMA_TO_DEVICE);
2069
2070 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
2071 (i == nfrags - 1));
2072
2073 priv->tx_skbuff_dma[priv->cur_tx].buf = des;
2074 priv->tx_skbuff_dma[priv->cur_tx].len = skb_frag_size(frag);
2075 priv->tx_skbuff[priv->cur_tx] = NULL;
2076 priv->tx_skbuff_dma[priv->cur_tx].map_as_page = true;
2077 }
2078
2079 priv->tx_skbuff_dma[priv->cur_tx].last_segment = true;
2080
2081 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2082
2083 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
2084 if (netif_msg_hw(priv))
2085 pr_debug("%s: stop transmitted packets\n", __func__);
2086 netif_stop_queue(dev);
2087 }
2088
2089 dev->stats.tx_bytes += skb->len;
2090 priv->xstats.tx_tso_frames++;
2091 priv->xstats.tx_tso_nfrags += nfrags;
2092
2093 /* Manage tx mitigation */
2094 priv->tx_count_frames += nfrags + 1;
2095 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2096 mod_timer(&priv->txtimer,
2097 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2098 } else {
2099 priv->tx_count_frames = 0;
2100 priv->hw->desc->set_tx_ic(desc);
2101 priv->xstats.tx_set_ic_bit++;
2102 }
2103
2104 if (!priv->hwts_tx_en)
2105 skb_tx_timestamp(skb);
2106
2107 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2108 priv->hwts_tx_en)) {
2109 /* declare that device is doing timestamping */
2110 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2111 priv->hw->desc->enable_tx_timestamp(first);
2112 }
2113
2114 /* Complete the first descriptor before granting the DMA */
2115 priv->hw->desc->prepare_tso_tx_desc(first, 1,
2116 proto_hdr_len,
2117 pay_len,
2118 1, priv->tx_skbuff_dma[first_entry].last_segment,
2119 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2120
2121 /* If context desc is used to change MSS */
2122 if (mss_desc)
2123 priv->hw->desc->set_tx_owner(mss_desc);
2124
2125 /* The own bit must be the latest setting done when prepare the
2126 * descriptor and then barrier is needed to make sure that
2127 * all is coherent before granting the DMA engine.
2128 */
2129 smp_wmb();
2130
2131 if (netif_msg_pktdata(priv)) {
2132 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
2133 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2134 priv->cur_tx, first, nfrags);
2135
2136 priv->hw->desc->display_ring((void *)priv->dma_tx, DMA_TX_SIZE,
2137 0);
2138
2139 pr_info(">>> frame to be transmitted: ");
2140 print_pkt(skb->data, skb_headlen(skb));
2141 }
2142
2143 netdev_sent_queue(dev, skb->len);
2144
2145 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2146 STMMAC_CHAN0);
2147
2148 spin_unlock(&priv->tx_lock);
2149 return NETDEV_TX_OK;
2150
2151dma_map_err:
2152 spin_unlock(&priv->tx_lock);
2153 dev_err(priv->device, "Tx dma map failed\n");
2154 dev_kfree_skb(skb);
2155 priv->dev->stats.tx_dropped++;
2156 return NETDEV_TX_OK;
2157}
2158
2159/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002160 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002161 * @skb : the socket buffer
2162 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002163 * Description : this is the tx entry point of the driver.
2164 * It programs the chain or the ring and supports oversized frames
2165 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002166 */
2167static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
2168{
2169 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002170 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002171 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002172 int nfrags = skb_shinfo(skb)->nr_frags;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002173 unsigned int entry, first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002174 struct dma_desc *desc, *first;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002175 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002176 unsigned int des;
2177
2178 /* Manage oversized TCP frames for GMAC4 device */
2179 if (skb_is_gso(skb) && priv->tso) {
2180 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
2181 return stmmac_tso_xmit(skb, dev);
2182 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002183
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01002184 spin_lock(&priv->tx_lock);
2185
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002186 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01002187 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002188 if (!netif_queue_stopped(dev)) {
2189 netif_stop_queue(dev);
2190 /* This is a hard error, log it. */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002191 pr_err("%s: Tx Ring full when queue awake\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002192 }
2193 return NETDEV_TX_BUSY;
2194 }
2195
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002196 if (priv->tx_path_in_lpi_mode)
2197 stmmac_disable_eee_mode(priv);
2198
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002199 entry = priv->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002200 first_entry = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002201
Michał Mirosław5e982f32011-04-09 02:46:55 +00002202 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002203
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002204 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002205 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002206 else
2207 desc = priv->dma_tx + entry;
2208
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002209 first = desc;
2210
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002211 priv->tx_skbuff[first_entry] = skb;
2212
2213 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002214 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002215 if (enh_desc)
2216 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
2217
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002218 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
2219 DWMAC_CORE_4_00)) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002220 entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002221 if (unlikely(entry < 0))
2222 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002223 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002224
2225 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002226 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2227 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002228 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002229
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002230 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2231
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002232 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002233 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002234 else
2235 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002236
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002237 des = skb_frag_dma_map(priv->device, frag, 0, len,
2238 DMA_TO_DEVICE);
2239 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002240 goto dma_map_err; /* should reuse desc w/o issues */
2241
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002242 priv->tx_skbuff[entry] = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002243
Michael Weiserf8be0d72016-11-14 18:58:05 +01002244 priv->tx_skbuff_dma[entry].buf = des;
2245 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2246 desc->des0 = cpu_to_le32(des);
2247 else
2248 desc->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002249
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002250 priv->tx_skbuff_dma[entry].map_as_page = true;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01002251 priv->tx_skbuff_dma[entry].len = len;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002252 priv->tx_skbuff_dma[entry].last_segment = last_segment;
2253
2254 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002255 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002256 priv->mode, 1, last_segment);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002257 }
2258
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002259 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2260
2261 priv->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002262
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002263 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002264 void *tx_head;
2265
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002266 pr_debug("%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
2267 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2268 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002269
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002270 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002271 tx_head = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002272 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002273 tx_head = (void *)priv->dma_tx;
2274
2275 priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002276
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002277 pr_debug(">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002278 print_pkt(skb->data, skb->len);
2279 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002280
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002281 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002282 if (netif_msg_hw(priv))
2283 pr_debug("%s: stop transmitted packets\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002284 netif_stop_queue(dev);
2285 }
2286
2287 dev->stats.tx_bytes += skb->len;
2288
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002289 /* According to the coalesce parameter the IC bit for the latest
2290 * segment is reset and the timer re-started to clean the tx status.
2291 * This approach takes care about the fragments: desc is the first
2292 * element in case of no SG.
2293 */
2294 priv->tx_count_frames += nfrags + 1;
2295 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2296 mod_timer(&priv->txtimer,
2297 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2298 } else {
2299 priv->tx_count_frames = 0;
2300 priv->hw->desc->set_tx_ic(desc);
2301 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002302 }
2303
2304 if (!priv->hwts_tx_en)
2305 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00002306
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002307 /* Ready to fill the first descriptor and set the OWN bit w/o any
2308 * problems because all the descriptors are actually ready to be
2309 * passed to the DMA engine.
2310 */
2311 if (likely(!is_jumbo)) {
2312 bool last_segment = (nfrags == 0);
2313
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002314 des = dma_map_single(priv->device, skb->data,
2315 nopaged_len, DMA_TO_DEVICE);
2316 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002317 goto dma_map_err;
2318
Michael Weiserf8be0d72016-11-14 18:58:05 +01002319 priv->tx_skbuff_dma[first_entry].buf = des;
2320 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2321 first->des0 = cpu_to_le32(des);
2322 else
2323 first->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002324
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002325 priv->tx_skbuff_dma[first_entry].len = nopaged_len;
2326 priv->tx_skbuff_dma[first_entry].last_segment = last_segment;
2327
2328 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2329 priv->hwts_tx_en)) {
2330 /* declare that device is doing timestamping */
2331 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2332 priv->hw->desc->enable_tx_timestamp(first);
2333 }
2334
2335 /* Prepare the first descriptor setting the OWN bit too */
2336 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
2337 csum_insertion, priv->mode, 1,
2338 last_segment);
2339
2340 /* The own bit must be the latest setting done when prepare the
2341 * descriptor and then barrier is needed to make sure that
2342 * all is coherent before granting the DMA engine.
2343 */
2344 smp_wmb();
2345 }
2346
Beniamino Galvani38979572015-01-21 19:07:27 +01002347 netdev_sent_queue(dev, skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002348
2349 if (priv->synopsys_id < DWMAC_CORE_4_00)
2350 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
2351 else
2352 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2353 STMMAC_CHAN0);
Richard Cochran52f64fa2011-06-19 03:31:43 +00002354
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002355 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002356 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002357
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002358dma_map_err:
Fabrice Gasnier758a0ab2014-11-04 17:08:06 +01002359 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002360 dev_err(priv->device, "Tx dma map failed\n");
2361 dev_kfree_skb(skb);
2362 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002363 return NETDEV_TX_OK;
2364}
2365
Vince Bridgersb9381982014-01-14 13:42:05 -06002366static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
2367{
2368 struct ethhdr *ehdr;
2369 u16 vlanid;
2370
2371 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
2372 NETIF_F_HW_VLAN_CTAG_RX &&
2373 !__vlan_get_tag(skb, &vlanid)) {
2374 /* pop the vlan tag */
2375 ehdr = (struct ethhdr *)skb->data;
2376 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
2377 skb_pull(skb, VLAN_HLEN);
2378 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
2379 }
2380}
2381
2382
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002383static inline int stmmac_rx_threshold_count(struct stmmac_priv *priv)
2384{
2385 if (priv->rx_zeroc_thresh < STMMAC_RX_THRESH)
2386 return 0;
2387
2388 return 1;
2389}
2390
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002391/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002392 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002393 * @priv: driver private structure
2394 * Description : this is to reallocate the skb for the reception process
2395 * that is based on zero-copy.
2396 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002397static inline void stmmac_rx_refill(struct stmmac_priv *priv)
2398{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002399 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002400 unsigned int entry = priv->dirty_rx;
2401 int dirty = stmmac_rx_dirty(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002402
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002403 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002404 struct dma_desc *p;
2405
2406 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002407 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002408 else
2409 p = priv->dma_rx + entry;
2410
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002411 if (likely(priv->rx_skbuff[entry] == NULL)) {
2412 struct sk_buff *skb;
2413
Eric Dumazetacb600d2012-10-05 06:23:55 +00002414 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002415 if (unlikely(!skb)) {
2416 /* so for a while no zero-copy! */
2417 priv->rx_zeroc_thresh = STMMAC_RX_THRESH;
2418 if (unlikely(net_ratelimit()))
2419 dev_err(priv->device,
2420 "fail to alloc skb entry %d\n",
2421 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002422 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002423 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002424
2425 priv->rx_skbuff[entry] = skb;
2426 priv->rx_skbuff_dma[entry] =
2427 dma_map_single(priv->device, skb->data, bfsize,
2428 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002429 if (dma_mapping_error(priv->device,
2430 priv->rx_skbuff_dma[entry])) {
2431 dev_err(priv->device, "Rx dma map failed\n");
2432 dev_kfree_skb(skb);
2433 break;
2434 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002435
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002436 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
Michael Weiserf8be0d72016-11-14 18:58:05 +01002437 p->des0 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002438 p->des1 = 0;
2439 } else {
Michael Weiserf8be0d72016-11-14 18:58:05 +01002440 p->des2 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002441 }
2442 if (priv->hw->mode->refill_desc3)
2443 priv->hw->mode->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002444
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002445 if (priv->rx_zeroc_thresh > 0)
2446 priv->rx_zeroc_thresh--;
2447
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002448 if (netif_msg_rx_status(priv))
2449 pr_debug("\trefill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002450 }
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002451 wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002452
2453 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2454 priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
2455 else
2456 priv->hw->desc->set_rx_owner(p);
2457
Deepak Sikri8e839892012-07-08 21:14:45 +00002458 wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002459
2460 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002461 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002462 priv->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002463}
2464
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002465/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002466 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002467 * @priv: driver private structure
2468 * @limit: napi bugget.
2469 * Description : this the function called by the napi poll method.
2470 * It gets all the frames inside the ring.
2471 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002472static int stmmac_rx(struct stmmac_priv *priv, int limit)
2473{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002474 unsigned int entry = priv->cur_rx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002475 unsigned int next_entry;
2476 unsigned int count = 0;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002477 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002478
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002479 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002480 void *rx_head;
2481
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002482 pr_debug("%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002483 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002484 rx_head = (void *)priv->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002485 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002486 rx_head = (void *)priv->dma_rx;
2487
2488 priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002489 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002490 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002491 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002492 struct dma_desc *p;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002493
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002494 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002495 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002496 else
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002497 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002498
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01002499 /* read the status of the incoming frame */
2500 status = priv->hw->desc->rx_status(&priv->dev->stats,
2501 &priv->xstats, p);
2502 /* check if managed by the DMA otherwise go ahead */
2503 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002504 break;
2505
2506 count++;
2507
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002508 priv->cur_rx = STMMAC_GET_ENTRY(priv->cur_rx, DMA_RX_SIZE);
2509 next_entry = priv->cur_rx;
2510
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002511 if (priv->extend_desc)
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002512 prefetch(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002513 else
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002514 prefetch(priv->dma_rx + next_entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002515
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002516 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2517 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2518 &priv->xstats,
2519 priv->dma_erx +
2520 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002521 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002522 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002523 if (priv->hwts_rx_en && !priv->extend_desc) {
2524 /* DESC2 & DESC3 will be overwitten by device
2525 * with timestamp value, hence reinitialize
2526 * them in stmmac_rx_refill() function so that
2527 * device can reuse it.
2528 */
2529 priv->rx_skbuff[entry] = NULL;
2530 dma_unmap_single(priv->device,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002531 priv->rx_skbuff_dma[entry],
2532 priv->dma_buf_sz,
2533 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002534 }
2535 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002536 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002537 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002538 unsigned int des;
2539
2540 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Michael Weiserf8be0d72016-11-14 18:58:05 +01002541 des = le32_to_cpu(p->des0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002542 else
Michael Weiserf8be0d72016-11-14 18:58:05 +01002543 des = le32_to_cpu(p->des2);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002544
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002545 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2546
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002547 /* If frame length is greather than skb buffer size
2548 * (preallocated during init) then the packet is
2549 * ignored
2550 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002551 if (frame_len > priv->dma_buf_sz) {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002552 pr_err("%s: len %d larger than size (%d)\n",
2553 priv->dev->name, frame_len,
2554 priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002555 priv->dev->stats.rx_length_errors++;
2556 break;
2557 }
2558
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002559 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002560 * Type frames (LLC/LLC-SNAP)
2561 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002562 if (unlikely(status != llc_snap))
2563 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002564
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002565 if (netif_msg_rx_status(priv)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002566 pr_debug("\tdesc: %p [entry %d] buff=0x%x\n",
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002567 p, entry, des);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002568 if (frame_len > ETH_FRAME_LEN)
2569 pr_debug("\tframe size %d, COE: %d\n",
2570 frame_len, status);
2571 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002572
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002573 /* The zero-copy is always used for all the sizes
2574 * in case of GMAC4 because it needs
2575 * to refill the used descriptors, always.
2576 */
2577 if (unlikely(!priv->plat->has_gmac4 &&
2578 ((frame_len < priv->rx_copybreak) ||
2579 stmmac_rx_threshold_count(priv)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002580 skb = netdev_alloc_skb_ip_align(priv->dev,
2581 frame_len);
2582 if (unlikely(!skb)) {
2583 if (net_ratelimit())
2584 dev_warn(priv->device,
2585 "packet dropped\n");
2586 priv->dev->stats.rx_dropped++;
2587 break;
2588 }
2589
2590 dma_sync_single_for_cpu(priv->device,
2591 priv->rx_skbuff_dma
2592 [entry], frame_len,
2593 DMA_FROM_DEVICE);
2594 skb_copy_to_linear_data(skb,
2595 priv->
2596 rx_skbuff[entry]->data,
2597 frame_len);
2598
2599 skb_put(skb, frame_len);
2600 dma_sync_single_for_device(priv->device,
2601 priv->rx_skbuff_dma
2602 [entry], frame_len,
2603 DMA_FROM_DEVICE);
2604 } else {
2605 skb = priv->rx_skbuff[entry];
2606 if (unlikely(!skb)) {
2607 pr_err("%s: Inconsistent Rx chain\n",
2608 priv->dev->name);
2609 priv->dev->stats.rx_dropped++;
2610 break;
2611 }
2612 prefetch(skb->data - NET_IP_ALIGN);
2613 priv->rx_skbuff[entry] = NULL;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002614 priv->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002615
2616 skb_put(skb, frame_len);
2617 dma_unmap_single(priv->device,
2618 priv->rx_skbuff_dma[entry],
2619 priv->dma_buf_sz,
2620 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002621 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002622
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002623 stmmac_get_rx_hwtstamp(priv, entry, skb);
2624
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002625 if (netif_msg_pktdata(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002626 pr_debug("frame received (%dbytes)", frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002627 print_pkt(skb->data, frame_len);
2628 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002629
Vince Bridgersb9381982014-01-14 13:42:05 -06002630 stmmac_rx_vlan(priv->dev, skb);
2631
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002632 skb->protocol = eth_type_trans(skb, priv->dev);
2633
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002634 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002635 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002636 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002637 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002638
2639 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002640
2641 priv->dev->stats.rx_packets++;
2642 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002643 }
2644 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002645 }
2646
2647 stmmac_rx_refill(priv);
2648
2649 priv->xstats.rx_pkt_n += count;
2650
2651 return count;
2652}
2653
2654/**
2655 * stmmac_poll - stmmac poll method (NAPI)
2656 * @napi : pointer to the napi structure.
2657 * @budget : maximum number of packets that the current CPU can receive from
2658 * all interfaces.
2659 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002660 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002661 */
2662static int stmmac_poll(struct napi_struct *napi, int budget)
2663{
2664 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
2665 int work_done = 0;
2666
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002667 priv->xstats.napi_poll++;
2668 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002669
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002670 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002671 if (work_done < budget) {
2672 napi_complete(napi);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002673 stmmac_enable_dma_irq(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002674 }
2675 return work_done;
2676}
2677
2678/**
2679 * stmmac_tx_timeout
2680 * @dev : Pointer to net device structure
2681 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00002682 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002683 * netdev structure and arrange for the device to be reset to a sane state
2684 * in order to transmit a new packet.
2685 */
2686static void stmmac_tx_timeout(struct net_device *dev)
2687{
2688 struct stmmac_priv *priv = netdev_priv(dev);
2689
2690 /* Clear Tx resources and restart transmitting again */
2691 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002692}
2693
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002694/**
Jiri Pirko01789342011-08-16 06:29:00 +00002695 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002696 * @dev : pointer to the device structure
2697 * Description:
2698 * This function is a driver entry point which gets called by the kernel
2699 * whenever multicast addresses must be enabled/disabled.
2700 * Return value:
2701 * void.
2702 */
Jiri Pirko01789342011-08-16 06:29:00 +00002703static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002704{
2705 struct stmmac_priv *priv = netdev_priv(dev);
2706
Vince Bridgers3b57de92014-07-31 15:49:17 -05002707 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002708}
2709
2710/**
2711 * stmmac_change_mtu - entry point to change MTU size for the device.
2712 * @dev : device pointer.
2713 * @new_mtu : the new MTU size for the device.
2714 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
2715 * to drive packet transmission. Ethernet has an MTU of 1500 octets
2716 * (ETH_DATA_LEN). This value can be changed with ifconfig.
2717 * Return value:
2718 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2719 * file on failure.
2720 */
2721static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
2722{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002723 if (netif_running(dev)) {
2724 pr_err("%s: must be stopped to change its MTU\n", dev->name);
2725 return -EBUSY;
2726 }
2727
Michał Mirosław5e982f32011-04-09 02:46:55 +00002728 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002729
Michał Mirosław5e982f32011-04-09 02:46:55 +00002730 netdev_update_features(dev);
2731
2732 return 0;
2733}
2734
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002735static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002736 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002737{
2738 struct stmmac_priv *priv = netdev_priv(dev);
2739
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002740 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002741 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002742
Michał Mirosław5e982f32011-04-09 02:46:55 +00002743 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08002744 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00002745
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002746 /* Some GMAC devices have a bugged Jumbo frame support that
2747 * needs to have the Tx COE disabled for oversized frames
2748 * (due to limited buffer sizes). In this case we disable
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002749 * the TX csum insertionin the TDES and not use SF.
2750 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00002751 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08002752 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002753
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002754 /* Disable tso if asked by ethtool */
2755 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
2756 if (features & NETIF_F_TSO)
2757 priv->tso = true;
2758 else
2759 priv->tso = false;
2760 }
2761
Michał Mirosław5e982f32011-04-09 02:46:55 +00002762 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002763}
2764
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002765static int stmmac_set_features(struct net_device *netdev,
2766 netdev_features_t features)
2767{
2768 struct stmmac_priv *priv = netdev_priv(netdev);
2769
2770 /* Keep the COE Type in case of csum is supporting */
2771 if (features & NETIF_F_RXCSUM)
2772 priv->hw->rx_csum = priv->plat->rx_coe;
2773 else
2774 priv->hw->rx_csum = 0;
2775 /* No check needed because rx_coe has been set before and it will be
2776 * fixed in case of issue.
2777 */
2778 priv->hw->mac->rx_ipc(priv->hw);
2779
2780 return 0;
2781}
2782
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002783/**
2784 * stmmac_interrupt - main ISR
2785 * @irq: interrupt number.
2786 * @dev_id: to pass the net device pointer.
2787 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002788 * It can call:
2789 * o DMA service routine (to manage incoming frame reception and transmission
2790 * status)
2791 * o Core interrupts to manage: remote wake-up, management counter, LPI
2792 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002793 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002794static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
2795{
2796 struct net_device *dev = (struct net_device *)dev_id;
2797 struct stmmac_priv *priv = netdev_priv(dev);
2798
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002799 if (priv->irq_wake)
2800 pm_wakeup_event(priv->device, 0);
2801
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002802 if (unlikely(!dev)) {
2803 pr_err("%s: invalid dev pointer\n", __func__);
2804 return IRQ_NONE;
2805 }
2806
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002807 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002808 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002809 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002810 &priv->xstats);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002811 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002812 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002813 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002814 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002815 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002816 priv->tx_path_in_lpi_mode = false;
Matt Coralloa8b7d772016-06-30 19:46:16 +00002817 if (status & CORE_IRQ_MTL_RX_OVERFLOW && priv->hw->dma->set_rx_tail_ptr)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002818 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
2819 priv->rx_tail_addr,
2820 STMMAC_CHAN0);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002821 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02002822
2823 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002824 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02002825 if (priv->xstats.pcs_link)
2826 netif_carrier_on(dev);
2827 else
2828 netif_carrier_off(dev);
2829 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002830 }
2831
2832 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002833 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002834
2835 return IRQ_HANDLED;
2836}
2837
2838#ifdef CONFIG_NET_POLL_CONTROLLER
2839/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002840 * to allow network I/O with interrupts disabled.
2841 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002842static void stmmac_poll_controller(struct net_device *dev)
2843{
2844 disable_irq(dev->irq);
2845 stmmac_interrupt(dev->irq, dev);
2846 enable_irq(dev->irq);
2847}
2848#endif
2849
2850/**
2851 * stmmac_ioctl - Entry point for the Ioctl
2852 * @dev: Device pointer.
2853 * @rq: An IOCTL specefic structure, that can contain a pointer to
2854 * a proprietary structure used to pass information to the driver.
2855 * @cmd: IOCTL command
2856 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002857 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002858 */
2859static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2860{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002861 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002862
2863 if (!netif_running(dev))
2864 return -EINVAL;
2865
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002866 switch (cmd) {
2867 case SIOCGMIIPHY:
2868 case SIOCGMIIREG:
2869 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002870 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002871 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002872 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002873 break;
2874 case SIOCSHWTSTAMP:
2875 ret = stmmac_hwtstamp_ioctl(dev, rq);
2876 break;
2877 default:
2878 break;
2879 }
Richard Cochran28b04112010-07-17 08:48:55 +00002880
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002881 return ret;
2882}
2883
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002884#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002885static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002886
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002887static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002888 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002889{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002890 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002891 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
2892 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002893
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002894 for (i = 0; i < size; i++) {
2895 u64 x;
2896 if (extend_desc) {
2897 x = *(u64 *) ep;
2898 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002899 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01002900 le32_to_cpu(ep->basic.des0),
2901 le32_to_cpu(ep->basic.des1),
2902 le32_to_cpu(ep->basic.des2),
2903 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002904 ep++;
2905 } else {
2906 x = *(u64 *) p;
2907 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002908 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01002909 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
2910 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002911 p++;
2912 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002913 seq_printf(seq, "\n");
2914 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002915}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002916
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002917static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
2918{
2919 struct net_device *dev = seq->private;
2920 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002921
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002922 if (priv->extend_desc) {
2923 seq_printf(seq, "Extended RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002924 sysfs_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002925 seq_printf(seq, "Extended TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002926 sysfs_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002927 } else {
2928 seq_printf(seq, "RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002929 sysfs_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002930 seq_printf(seq, "TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002931 sysfs_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002932 }
2933
2934 return 0;
2935}
2936
2937static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
2938{
2939 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
2940}
2941
2942static const struct file_operations stmmac_rings_status_fops = {
2943 .owner = THIS_MODULE,
2944 .open = stmmac_sysfs_ring_open,
2945 .read = seq_read,
2946 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002947 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002948};
2949
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002950static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
2951{
2952 struct net_device *dev = seq->private;
2953 struct stmmac_priv *priv = netdev_priv(dev);
2954
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002955 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002956 seq_printf(seq, "DMA HW features not supported\n");
2957 return 0;
2958 }
2959
2960 seq_printf(seq, "==============================\n");
2961 seq_printf(seq, "\tDMA HW features\n");
2962 seq_printf(seq, "==============================\n");
2963
2964 seq_printf(seq, "\t10/100 Mbps %s\n",
2965 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
2966 seq_printf(seq, "\t1000 Mbps %s\n",
2967 (priv->dma_cap.mbps_1000) ? "Y" : "N");
2968 seq_printf(seq, "\tHalf duple %s\n",
2969 (priv->dma_cap.half_duplex) ? "Y" : "N");
2970 seq_printf(seq, "\tHash Filter: %s\n",
2971 (priv->dma_cap.hash_filter) ? "Y" : "N");
2972 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
2973 (priv->dma_cap.multi_addr) ? "Y" : "N");
2974 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
2975 (priv->dma_cap.pcs) ? "Y" : "N");
2976 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
2977 (priv->dma_cap.sma_mdio) ? "Y" : "N");
2978 seq_printf(seq, "\tPMT Remote wake up: %s\n",
2979 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
2980 seq_printf(seq, "\tPMT Magic Frame: %s\n",
2981 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
2982 seq_printf(seq, "\tRMON module: %s\n",
2983 (priv->dma_cap.rmon) ? "Y" : "N");
2984 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
2985 (priv->dma_cap.time_stamp) ? "Y" : "N");
2986 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp:%s\n",
2987 (priv->dma_cap.atime_stamp) ? "Y" : "N");
2988 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE) %s\n",
2989 (priv->dma_cap.eee) ? "Y" : "N");
2990 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
2991 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
2992 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002993 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
2994 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
2995 (priv->dma_cap.rx_coe) ? "Y" : "N");
2996 } else {
2997 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
2998 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
2999 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3000 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3001 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003002 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3003 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3004 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3005 priv->dma_cap.number_rx_channel);
3006 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3007 priv->dma_cap.number_tx_channel);
3008 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3009 (priv->dma_cap.enh_desc) ? "Y" : "N");
3010
3011 return 0;
3012}
3013
3014static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3015{
3016 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3017}
3018
3019static const struct file_operations stmmac_dma_cap_fops = {
3020 .owner = THIS_MODULE,
3021 .open = stmmac_sysfs_dma_cap_open,
3022 .read = seq_read,
3023 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003024 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003025};
3026
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003027static int stmmac_init_fs(struct net_device *dev)
3028{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003029 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003030
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003031 /* Create per netdev entries */
3032 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3033
3034 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
3035 pr_err("ERROR %s/%s, debugfs create directory failed\n",
3036 STMMAC_RESOURCE_NAME, dev->name);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003037
3038 return -ENOMEM;
3039 }
3040
3041 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003042 priv->dbgfs_rings_status =
3043 debugfs_create_file("descriptors_status", S_IRUGO,
3044 priv->dbgfs_dir, dev,
3045 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003046
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003047 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003048 pr_info("ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003049 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003050
3051 return -ENOMEM;
3052 }
3053
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003054 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003055 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
3056 priv->dbgfs_dir,
3057 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003058
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003059 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003060 pr_info("ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003061 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003062
3063 return -ENOMEM;
3064 }
3065
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003066 return 0;
3067}
3068
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003069static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003070{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003071 struct stmmac_priv *priv = netdev_priv(dev);
3072
3073 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003074}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003075#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003076
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003077static const struct net_device_ops stmmac_netdev_ops = {
3078 .ndo_open = stmmac_open,
3079 .ndo_start_xmit = stmmac_xmit,
3080 .ndo_stop = stmmac_release,
3081 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00003082 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003083 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00003084 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003085 .ndo_tx_timeout = stmmac_tx_timeout,
3086 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003087#ifdef CONFIG_NET_POLL_CONTROLLER
3088 .ndo_poll_controller = stmmac_poll_controller,
3089#endif
3090 .ndo_set_mac_address = eth_mac_addr,
3091};
3092
3093/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003094 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003095 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003096 * Description: this function is to configure the MAC device according to
3097 * some platform parameters or the HW capability register. It prepares the
3098 * driver to use either ring or chain modes and to setup either enhanced or
3099 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003100 */
3101static int stmmac_hw_init(struct stmmac_priv *priv)
3102{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003103 struct mac_device_info *mac;
3104
3105 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003106 if (priv->plat->has_gmac) {
3107 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05003108 mac = dwmac1000_setup(priv->ioaddr,
3109 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003110 priv->plat->unicast_filter_entries,
3111 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003112 } else if (priv->plat->has_gmac4) {
3113 priv->dev->priv_flags |= IFF_UNICAST_FLT;
3114 mac = dwmac4_setup(priv->ioaddr,
3115 priv->plat->multicast_filter_bins,
3116 priv->plat->unicast_filter_entries,
3117 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003118 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003119 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003120 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003121 if (!mac)
3122 return -ENOMEM;
3123
3124 priv->hw = mac;
3125
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003126 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003127 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3128 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003129 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003130 if (chain_mode) {
3131 priv->hw->mode = &chain_mode_ops;
3132 pr_info(" Chain mode enabled\n");
3133 priv->mode = STMMAC_CHAIN_MODE;
3134 } else {
3135 priv->hw->mode = &ring_mode_ops;
3136 pr_info(" Ring mode enabled\n");
3137 priv->mode = STMMAC_RING_MODE;
3138 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003139 }
3140
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003141 /* Get the HW capability (new GMAC newer than 3.50a) */
3142 priv->hw_cap_support = stmmac_get_hw_features(priv);
3143 if (priv->hw_cap_support) {
3144 pr_info(" DMA HW capability register supported");
3145
3146 /* We can override some gmac/dma configuration fields: e.g.
3147 * enh_desc, tx_coe (e.g. that are passed through the
3148 * platform) with the values from the HW capability
3149 * register (if supported).
3150 */
3151 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003152 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003153 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003154
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03003155 /* TXCOE doesn't work in thresh DMA mode */
3156 if (priv->plat->force_thresh_dma_mode)
3157 priv->plat->tx_coe = 0;
3158 else
3159 priv->plat->tx_coe = priv->dma_cap.tx_coe;
3160
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003161 /* In case of GMAC4 rx_coe is from HW cap register. */
3162 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003163
3164 if (priv->dma_cap.rx_coe_type2)
3165 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
3166 else if (priv->dma_cap.rx_coe_type1)
3167 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
3168
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003169 } else
3170 pr_info(" No HW DMA feature register supported");
3171
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003172 /* To use alternate (extended), normal or GMAC4 descriptor structures */
3173 if (priv->synopsys_id >= DWMAC_CORE_4_00)
3174 priv->hw->desc = &dwmac4_desc_ops;
3175 else
3176 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09003177
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003178 if (priv->plat->rx_coe) {
3179 priv->hw->rx_csum = priv->plat->rx_coe;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003180 pr_info(" RX Checksum Offload Engine supported\n");
3181 if (priv->synopsys_id < DWMAC_CORE_4_00)
3182 pr_info("\tCOE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003183 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003184 if (priv->plat->tx_coe)
3185 pr_info(" TX Checksum insertion supported\n");
3186
3187 if (priv->plat->pmt) {
3188 pr_info(" Wake-Up On Lan supported\n");
3189 device_set_wakeup_capable(priv->device, 1);
3190 }
3191
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003192 if (priv->dma_cap.tsoen)
3193 pr_info(" TSO supported\n");
3194
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003195 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003196}
3197
3198/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003199 * stmmac_dvr_probe
3200 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00003201 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003202 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003203 * Description: this is the main probe function used to
3204 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02003205 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003206 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003207 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003208int stmmac_dvr_probe(struct device *device,
3209 struct plat_stmmacenet_data *plat_dat,
3210 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003211{
3212 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003213 struct net_device *ndev = NULL;
3214 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003215
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003216 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00003217 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003218 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003219
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003220 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003221
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003222 priv = netdev_priv(ndev);
3223 priv->device = device;
3224 priv->dev = ndev;
3225
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003226 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003227 priv->pause = pause;
3228 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003229 priv->ioaddr = res->addr;
3230 priv->dev->base_addr = (unsigned long)res->addr;
3231
3232 priv->dev->irq = res->irq;
3233 priv->wol_irq = res->wol_irq;
3234 priv->lpi_irq = res->lpi_irq;
3235
3236 if (res->mac)
3237 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003238
Joachim Eastwooda7a62682015-07-17 23:48:17 +02003239 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02003240
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003241 /* Verify driver arguments */
3242 stmmac_verify_args();
3243
3244 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003245 * this needs to have multiple instances
3246 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003247 if ((phyaddr >= 0) && (phyaddr <= 31))
3248 priv->plat->phy_addr = phyaddr;
3249
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003250 priv->stmmac_clk = devm_clk_get(priv->device, STMMAC_RESOURCE_NAME);
3251 if (IS_ERR(priv->stmmac_clk)) {
3252 dev_warn(priv->device, "%s: warning: cannot get CSR clock\n",
3253 __func__);
Kweh, Hock Leongc5bb86c2014-09-26 21:42:55 +08003254 /* If failed to obtain stmmac_clk and specific clk_csr value
3255 * is NOT passed from the platform, probe fail.
3256 */
3257 if (!priv->plat->clk_csr) {
3258 ret = PTR_ERR(priv->stmmac_clk);
3259 goto error_clk_get;
3260 } else {
3261 priv->stmmac_clk = NULL;
3262 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003263 }
3264 clk_prepare_enable(priv->stmmac_clk);
3265
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003266 priv->pclk = devm_clk_get(priv->device, "pclk");
3267 if (IS_ERR(priv->pclk)) {
3268 if (PTR_ERR(priv->pclk) == -EPROBE_DEFER) {
3269 ret = -EPROBE_DEFER;
3270 goto error_pclk_get;
3271 }
3272 priv->pclk = NULL;
3273 }
3274 clk_prepare_enable(priv->pclk);
3275
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003276 priv->stmmac_rst = devm_reset_control_get(priv->device,
3277 STMMAC_RESOURCE_NAME);
3278 if (IS_ERR(priv->stmmac_rst)) {
3279 if (PTR_ERR(priv->stmmac_rst) == -EPROBE_DEFER) {
3280 ret = -EPROBE_DEFER;
3281 goto error_hw_init;
3282 }
3283 dev_info(priv->device, "no reset control found\n");
3284 priv->stmmac_rst = NULL;
3285 }
3286 if (priv->stmmac_rst)
3287 reset_control_deassert(priv->stmmac_rst);
3288
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003289 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003290 ret = stmmac_hw_init(priv);
3291 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003292 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003293
3294 ndev->netdev_ops = &stmmac_netdev_ops;
3295
3296 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
3297 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003298
3299 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3300 ndev->hw_features |= NETIF_F_TSO;
3301 priv->tso = true;
3302 pr_info(" TSO feature enabled\n");
3303 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003304 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
3305 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003306#ifdef STMMAC_VLAN_TAG_USED
3307 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00003308 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003309#endif
3310 priv->msg_enable = netif_msg_init(debug, default_msg_level);
3311
Jarod Wilson44770e12016-10-17 15:54:17 -04003312 /* MTU range: 46 - hw-specific max */
3313 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
3314 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
3315 ndev->max_mtu = JUMBO_LEN;
3316 else
3317 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
3318 if (priv->plat->maxmtu < ndev->max_mtu)
3319 ndev->max_mtu = priv->plat->maxmtu;
3320
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003321 if (flow_ctrl)
3322 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
3323
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003324 /* Rx Watchdog is available in the COREs newer than the 3.40.
3325 * In some case, for example on bugged HW this feature
3326 * has to be disable and this can be done by passing the
3327 * riwt_off field from the platform.
3328 */
3329 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
3330 priv->use_riwt = 1;
3331 pr_info(" Enable RX Mitigation via HW Watchdog Timer\n");
3332 }
3333
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003334 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003335
Vlad Lunguf8e96162010-11-29 22:52:52 +00003336 spin_lock_init(&priv->lock);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00003337 spin_lock_init(&priv->tx_lock);
Vlad Lunguf8e96162010-11-29 22:52:52 +00003338
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003339 ret = register_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003340 if (ret) {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003341 pr_err("%s: ERROR %i registering the device\n", __func__, ret);
Viresh Kumar6a81c262012-07-30 14:39:41 -07003342 goto error_netdev_register;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003343 }
3344
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00003345 /* If a specific clk_csr value is passed from the platform
3346 * this means that the CSR Clock Range selection cannot be
3347 * changed at run-time and it is fixed. Viceversa the driver'll try to
3348 * set the MDC clock dynamically according to the csr actual
3349 * clock input.
3350 */
3351 if (!priv->plat->clk_csr)
3352 stmmac_clk_csr_set(priv);
3353 else
3354 priv->clk_csr = priv->plat->clk_csr;
3355
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003356 stmmac_check_pcs_mode(priv);
3357
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003358 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3359 priv->hw->pcs != STMMAC_PCS_TBI &&
3360 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003361 /* MDIO bus Registration */
3362 ret = stmmac_mdio_register(ndev);
3363 if (ret < 0) {
3364 pr_debug("%s: MDIO bus (id: %d) registration failed",
3365 __func__, priv->plat->bus_id);
3366 goto error_mdio_register;
3367 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00003368 }
3369
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003370 return 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003371
Viresh Kumar6a81c262012-07-30 14:39:41 -07003372error_mdio_register:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003373 unregister_netdev(ndev);
Viresh Kumar6a81c262012-07-30 14:39:41 -07003374error_netdev_register:
3375 netif_napi_del(&priv->napi);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003376error_hw_init:
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003377 clk_disable_unprepare(priv->pclk);
3378error_pclk_get:
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003379 clk_disable_unprepare(priv->stmmac_clk);
3380error_clk_get:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003381 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003382
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003383 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003384}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003385EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003386
3387/**
3388 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003389 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003390 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003391 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003392 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003393int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003394{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003395 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003396 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003397
3398 pr_info("%s:\n\tremoving driver", __func__);
3399
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00003400 priv->hw->dma->stop_rx(priv->ioaddr);
3401 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003402
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003403 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003404 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003405 unregister_netdev(ndev);
Peter Chen4613b272016-08-01 15:02:42 +08003406 of_node_put(priv->plat->phy_node);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003407 if (priv->stmmac_rst)
3408 reset_control_assert(priv->stmmac_rst);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003409 clk_disable_unprepare(priv->pclk);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003410 clk_disable_unprepare(priv->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003411 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3412 priv->hw->pcs != STMMAC_PCS_TBI &&
3413 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01003414 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003415 free_netdev(ndev);
3416
3417 return 0;
3418}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003419EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003420
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003421/**
3422 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003423 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003424 * Description: this is the function to suspend the device and it is called
3425 * by the platform driver to stop the network queue, release the resources,
3426 * program the PMT register (for WoL), clean and release driver resources.
3427 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003428int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003429{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003430 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003431 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003432 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003433
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003434 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003435 return 0;
3436
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003437 if (ndev->phydev)
3438 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003439
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003440 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003441
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003442 netif_device_detach(ndev);
3443 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003444
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003445 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003446
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003447 /* Stop TX/RX DMA */
3448 priv->hw->dma->stop_tx(priv->ioaddr);
3449 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003450
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003451 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003452 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003453 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003454 priv->irq_wake = 1;
3455 } else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003456 stmmac_set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003457 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003458 /* Disable clock in case of PWM is off */
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003459 clk_disable(priv->pclk);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003460 clk_disable(priv->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003461 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003462 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05003463
3464 priv->oldlink = 0;
3465 priv->speed = 0;
3466 priv->oldduplex = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003467 return 0;
3468}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003469EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003470
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003471/**
3472 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003473 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003474 * Description: when resume this function is invoked to setup the DMA and CORE
3475 * in a usable state.
3476 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003477int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003478{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003479 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003480 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003481 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003482
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003483 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003484 return 0;
3485
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003486 /* Power Down bit, into the PM register, is cleared
3487 * automatically as soon as a magic packet or a Wake-up frame
3488 * is received. Anyway, it's better to manually clear
3489 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003490 * from another devices (e.g. serial console).
3491 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003492 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003493 spin_lock_irqsave(&priv->lock, flags);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003494 priv->hw->mac->pmt(priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003495 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003496 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003497 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003498 pinctrl_pm_select_default_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003499 /* enable the clk prevously disabled */
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003500 clk_enable(priv->stmmac_clk);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003501 clk_enable(priv->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003502 /* reset the phy so that it's ready */
3503 if (priv->mii)
3504 stmmac_mdio_reset(priv->mii);
3505 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003506
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003507 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003508
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003509 spin_lock_irqsave(&priv->lock, flags);
3510
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003511 priv->cur_rx = 0;
3512 priv->dirty_rx = 0;
3513 priv->dirty_tx = 0;
3514 priv->cur_tx = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003515 /* reset private mss value to force mss context settings at
3516 * next tso xmit (only used for gmac4).
3517 */
3518 priv->mss = 0;
3519
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003520 stmmac_clear_descriptors(priv);
3521
Huacai Chenfe1319292014-12-19 22:38:18 +08003522 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003523 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01003524 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003525
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003526 napi_enable(&priv->napi);
3527
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003528 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003529
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003530 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003531
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003532 if (ndev->phydev)
3533 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003534
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003535 return 0;
3536}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003537EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003538
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003539#ifndef MODULE
3540static int __init stmmac_cmdline_opt(char *str)
3541{
3542 char *opt;
3543
3544 if (!str || !*str)
3545 return -EINVAL;
3546 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003547 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003548 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003549 goto err;
3550 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003551 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003552 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003553 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003554 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003555 goto err;
3556 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003557 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003558 goto err;
3559 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003560 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003561 goto err;
3562 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003563 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003564 goto err;
3565 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003566 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003567 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00003568 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003569 if (kstrtoint(opt + 10, 0, &eee_timer))
3570 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003571 } else if (!strncmp(opt, "chain_mode:", 11)) {
3572 if (kstrtoint(opt + 11, 0, &chain_mode))
3573 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003574 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003575 }
3576 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003577
3578err:
3579 pr_err("%s: ERROR broken module parameter conversion", __func__);
3580 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003581}
3582
3583__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003584#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003585
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003586static int __init stmmac_init(void)
3587{
3588#ifdef CONFIG_DEBUG_FS
3589 /* Create debugfs main directory if it doesn't exist yet */
3590 if (!stmmac_fs_dir) {
3591 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
3592
3593 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
3594 pr_err("ERROR %s, debugfs create directory failed\n",
3595 STMMAC_RESOURCE_NAME);
3596
3597 return -ENOMEM;
3598 }
3599 }
3600#endif
3601
3602 return 0;
3603}
3604
3605static void __exit stmmac_exit(void)
3606{
3607#ifdef CONFIG_DEBUG_FS
3608 debugfs_remove_recursive(stmmac_fs_dir);
3609#endif
3610}
3611
3612module_init(stmmac_init)
3613module_exit(stmmac_exit)
3614
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003615MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
3616MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
3617MODULE_LICENSE("GPL");