blob: fa4a82f4656fb2eccec71e0245dfa490b3389012 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
16 You should have received a copy of the GNU General Public License along with
17 this program; if not, write to the Free Software Foundation, Inc.,
18 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19
20 The full GNU General Public License is included in this distribution in
21 the file called "COPYING".
22
23 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
24
25 Documentation available at:
26 http://www.stlinux.com
27 Support available at:
28 https://bugzilla.stlinux.com/
29*******************************************************************************/
30
Viresh Kumar6a81c262012-07-30 14:39:41 -070031#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070032#include <linux/kernel.h>
33#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070034#include <linux/ip.h>
35#include <linux/tcp.h>
36#include <linux/skbuff.h>
37#include <linux/ethtool.h>
38#include <linux/if_ether.h>
39#include <linux/crc32.h>
40#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000041#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070042#include <linux/if_vlan.h>
43#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040045#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000046#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010047#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000048#include <linux/debugfs.h>
49#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010050#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000051#include <linux/net_tstamp.h>
52#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000053#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080054#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070055#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080056#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070057
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070058#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020059#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070060
61/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000062#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070063static int watchdog = TX_TIMEO;
64module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000067static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000069MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070070
stephen hemminger47d1f712013-12-30 10:38:57 -080071static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070072module_param(phyaddr, int, S_IRUGO);
73MODULE_PARM_DESC(phyaddr, "Physical device address");
74
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010075#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010076#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070077
78static int flow_ctrl = FLOW_OFF;
79module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
81
82static int pause = PAUSE_TIME;
83module_param(pause, int, S_IRUGO | S_IWUSR);
84MODULE_PARM_DESC(pause, "Flow Control Pause Time");
85
86#define TC_DEFAULT 64
87static int tc = TC_DEFAULT;
88module_param(tc, int, S_IRUGO | S_IWUSR);
89MODULE_PARM_DESC(tc, "DMA threshold control value");
90
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010091#define DEFAULT_BUFSIZE 1536
92static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070093module_param(buf_sz, int, S_IRUGO | S_IWUSR);
94MODULE_PARM_DESC(buf_sz, "DMA buffer size");
95
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010096#define STMMAC_RX_COPYBREAK 256
97
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070098static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
99 NETIF_MSG_LINK | NETIF_MSG_IFUP |
100 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
101
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000102#define STMMAC_DEFAULT_LPI_TIMER 1000
103static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
104module_param(eee_timer, int, S_IRUGO | S_IWUSR);
105MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200106#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000107
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000108/* By default the driver will use the ring mode to manage tx and rx descriptors
109 * but passing this value so user can force to use the chain instead of the ring
110 */
111static unsigned int chain_mode;
112module_param(chain_mode, int, S_IRUGO);
113MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
114
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700115static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700116
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100117#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000118static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700119static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000120#endif
121
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000122#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
123
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700124/**
125 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100126 * Description: it checks the driver parameters and set a default in case of
127 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700128 */
129static void stmmac_verify_args(void)
130{
131 if (unlikely(watchdog < 0))
132 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100133 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
134 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700135 if (unlikely(flow_ctrl > 1))
136 flow_ctrl = FLOW_AUTO;
137 else if (likely(flow_ctrl < 0))
138 flow_ctrl = FLOW_OFF;
139 if (unlikely((pause < 0) || (pause > 0xffff)))
140 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000141 if (eee_timer < 0)
142 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700143}
144
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000145/**
146 * stmmac_clk_csr_set - dynamically set the MDC clock
147 * @priv: driver private structure
148 * Description: this is to dynamically set the MDC clock according to the csr
149 * clock input.
150 * Note:
151 * If a specific clk_csr value is passed from the platform
152 * this means that the CSR Clock Range selection cannot be
153 * changed at run-time and it is fixed (as reported in the driver
154 * documentation). Viceversa the driver will try to set the MDC
155 * clock dynamically according to the actual clock input.
156 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000157static void stmmac_clk_csr_set(struct stmmac_priv *priv)
158{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000159 u32 clk_rate;
160
161 clk_rate = clk_get_rate(priv->stmmac_clk);
162
163 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000164 * for all other cases except for the below mentioned ones.
165 * For values higher than the IEEE 802.3 specified frequency
166 * we can not estimate the proper divider as it is not known
167 * the frequency of clk_csr_i. So we do not change the default
168 * divider.
169 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000170 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
171 if (clk_rate < CSR_F_35M)
172 priv->clk_csr = STMMAC_CSR_20_35M;
173 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
174 priv->clk_csr = STMMAC_CSR_35_60M;
175 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
176 priv->clk_csr = STMMAC_CSR_60_100M;
177 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
178 priv->clk_csr = STMMAC_CSR_100_150M;
179 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
180 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800181 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000182 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000183 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000184}
185
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700186static void print_pkt(unsigned char *buf, int len)
187{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200188 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
189 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700190}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700191
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700192static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
193{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100194 unsigned avail;
195
196 if (priv->dirty_tx > priv->cur_tx)
197 avail = priv->dirty_tx - priv->cur_tx - 1;
198 else
199 avail = DMA_TX_SIZE - priv->cur_tx + priv->dirty_tx - 1;
200
201 return avail;
202}
203
204static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv)
205{
206 unsigned dirty;
207
208 if (priv->dirty_rx <= priv->cur_rx)
209 dirty = priv->cur_rx - priv->dirty_rx;
210 else
211 dirty = DMA_RX_SIZE - priv->dirty_rx + priv->cur_rx;
212
213 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700214}
215
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000216/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100217 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000218 * @priv: driver private structure
219 * Description: on some platforms (e.g. ST), some HW system configuraton
220 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000221 */
222static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
223{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200224 struct net_device *ndev = priv->dev;
225 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000226
227 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000228 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000229}
230
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000231/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100232 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000233 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100234 * Description: this function is to verify and enter in LPI mode in case of
235 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000236 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000237static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
238{
239 /* Check and enter in LPI mode */
240 if ((priv->dirty_tx == priv->cur_tx) &&
241 (priv->tx_path_in_lpi_mode == false))
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500242 priv->hw->mac->set_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000243}
244
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000245/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100246 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000247 * @priv: driver private structure
248 * Description: this function is to exit and disable EEE in case of
249 * LPI state is true. This is called by the xmit.
250 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000251void stmmac_disable_eee_mode(struct stmmac_priv *priv)
252{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500253 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000254 del_timer_sync(&priv->eee_ctrl_timer);
255 priv->tx_path_in_lpi_mode = false;
256}
257
258/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100259 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000260 * @arg : data hook
261 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000262 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000263 * then MAC Transmitter can be moved to LPI state.
264 */
265static void stmmac_eee_ctrl_timer(unsigned long arg)
266{
267 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
268
269 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200270 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000271}
272
273/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100274 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000275 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000276 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100277 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
278 * can also manage EEE, this function enable the LPI state and start related
279 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000280 */
281bool stmmac_eee_init(struct stmmac_priv *priv)
282{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200283 struct net_device *ndev = priv->dev;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100284 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000285 bool ret = false;
286
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200287 /* Using PCS we cannot dial with the phy registers at this stage
288 * so we do not support extra feature like EEE.
289 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200290 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
291 (priv->hw->pcs == STMMAC_PCS_TBI) ||
292 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200293 goto out;
294
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000295 /* MAC core supports the EEE feature. */
296 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100297 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000298
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100299 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200300 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100301 /* To manage at run-time if the EEE cannot be supported
302 * anymore (for example because the lp caps have been
303 * changed).
304 * In that case the driver disable own timers.
305 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100306 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100307 if (priv->eee_active) {
308 pr_debug("stmmac: disable EEE\n");
309 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500310 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100311 tx_lpi_timer);
312 }
313 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100314 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100315 goto out;
316 }
317 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100318 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200319 if (!priv->eee_active) {
320 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530321 setup_timer(&priv->eee_ctrl_timer,
322 stmmac_eee_ctrl_timer,
323 (unsigned long)priv);
324 mod_timer(&priv->eee_ctrl_timer,
325 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000326
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500327 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200328 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100329 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200330 }
331 /* Set HW EEE according to the speed */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200332 priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000333
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000334 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100335 spin_unlock_irqrestore(&priv->lock, flags);
336
337 pr_debug("stmmac: Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000338 }
339out:
340 return ret;
341}
342
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100343/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000344 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000345 * @entry : descriptor index to be used.
346 * @skb : the socket buffer
347 * Description :
348 * This function will read timestamp from the descriptor & pass it to stack.
349 * and also perform some sanity checks.
350 */
351static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000352 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000353{
354 struct skb_shared_hwtstamps shhwtstamp;
355 u64 ns;
356 void *desc = NULL;
357
358 if (!priv->hwts_tx_en)
359 return;
360
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000361 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800362 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000363 return;
364
365 if (priv->adv_ts)
366 desc = (priv->dma_etx + entry);
367 else
368 desc = (priv->dma_tx + entry);
369
370 /* check tx tstamp status */
371 if (!priv->hw->desc->get_tx_timestamp_status((struct dma_desc *)desc))
372 return;
373
374 /* get the valid tstamp */
375 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
376
377 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
378 shhwtstamp.hwtstamp = ns_to_ktime(ns);
379 /* pass tstamp to stack */
380 skb_tstamp_tx(skb, &shhwtstamp);
381
382 return;
383}
384
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100385/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000386 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000387 * @entry : descriptor index to be used.
388 * @skb : the socket buffer
389 * Description :
390 * This function will read received packet's timestamp from the descriptor
391 * and pass it to stack. It also perform some sanity checks.
392 */
393static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000394 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000395{
396 struct skb_shared_hwtstamps *shhwtstamp = NULL;
397 u64 ns;
398 void *desc = NULL;
399
400 if (!priv->hwts_rx_en)
401 return;
402
403 if (priv->adv_ts)
404 desc = (priv->dma_erx + entry);
405 else
406 desc = (priv->dma_rx + entry);
407
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000408 /* exit if rx tstamp is not valid */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000409 if (!priv->hw->desc->get_rx_timestamp_status(desc, priv->adv_ts))
410 return;
411
412 /* get valid tstamp */
413 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
414 shhwtstamp = skb_hwtstamps(skb);
415 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
416 shhwtstamp->hwtstamp = ns_to_ktime(ns);
417}
418
419/**
420 * stmmac_hwtstamp_ioctl - control hardware timestamping.
421 * @dev: device pointer.
422 * @ifr: An IOCTL specefic structure, that can contain a pointer to
423 * a proprietary structure used to pass information to the driver.
424 * Description:
425 * This function configures the MAC to enable/disable both outgoing(TX)
426 * and incoming(RX) packets time stamping based on user input.
427 * Return Value:
428 * 0 on success and an appropriate -ve integer on failure.
429 */
430static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
431{
432 struct stmmac_priv *priv = netdev_priv(dev);
433 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200434 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000435 u64 temp = 0;
436 u32 ptp_v2 = 0;
437 u32 tstamp_all = 0;
438 u32 ptp_over_ipv4_udp = 0;
439 u32 ptp_over_ipv6_udp = 0;
440 u32 ptp_over_ethernet = 0;
441 u32 snap_type_sel = 0;
442 u32 ts_master_en = 0;
443 u32 ts_event_en = 0;
444 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800445 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000446
447 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
448 netdev_alert(priv->dev, "No support for HW time stamping\n");
449 priv->hwts_tx_en = 0;
450 priv->hwts_rx_en = 0;
451
452 return -EOPNOTSUPP;
453 }
454
455 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000456 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000457 return -EFAULT;
458
459 pr_debug("%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
460 __func__, config.flags, config.tx_type, config.rx_filter);
461
462 /* reserved for future extensions */
463 if (config.flags)
464 return -EINVAL;
465
Ben Hutchings5f3da322013-11-14 00:43:41 +0000466 if (config.tx_type != HWTSTAMP_TX_OFF &&
467 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000468 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000469
470 if (priv->adv_ts) {
471 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000472 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000473 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000474 config.rx_filter = HWTSTAMP_FILTER_NONE;
475 break;
476
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000477 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000478 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000479 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
480 /* take time stamp for all event messages */
481 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
482
483 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
484 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
485 break;
486
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000487 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000488 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000489 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
490 /* take time stamp for SYNC messages only */
491 ts_event_en = PTP_TCR_TSEVNTENA;
492
493 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
494 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
495 break;
496
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000497 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000498 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000499 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
500 /* take time stamp for Delay_Req messages only */
501 ts_master_en = PTP_TCR_TSMSTRENA;
502 ts_event_en = PTP_TCR_TSEVNTENA;
503
504 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
505 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
506 break;
507
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000508 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000509 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000510 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
511 ptp_v2 = PTP_TCR_TSVER2ENA;
512 /* take time stamp for all event messages */
513 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
514
515 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
516 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
517 break;
518
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000519 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000520 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000521 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
522 ptp_v2 = PTP_TCR_TSVER2ENA;
523 /* take time stamp for SYNC messages only */
524 ts_event_en = PTP_TCR_TSEVNTENA;
525
526 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
527 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
528 break;
529
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000530 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000531 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000532 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
533 ptp_v2 = PTP_TCR_TSVER2ENA;
534 /* take time stamp for Delay_Req messages only */
535 ts_master_en = PTP_TCR_TSMSTRENA;
536 ts_event_en = PTP_TCR_TSEVNTENA;
537
538 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
539 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
540 break;
541
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000542 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000543 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000544 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
545 ptp_v2 = PTP_TCR_TSVER2ENA;
546 /* take time stamp for all event messages */
547 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
548
549 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
550 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
551 ptp_over_ethernet = PTP_TCR_TSIPENA;
552 break;
553
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000554 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000555 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000556 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
557 ptp_v2 = PTP_TCR_TSVER2ENA;
558 /* take time stamp for SYNC messages only */
559 ts_event_en = PTP_TCR_TSEVNTENA;
560
561 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
562 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
563 ptp_over_ethernet = PTP_TCR_TSIPENA;
564 break;
565
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000566 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000567 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000568 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
569 ptp_v2 = PTP_TCR_TSVER2ENA;
570 /* take time stamp for Delay_Req messages only */
571 ts_master_en = PTP_TCR_TSMSTRENA;
572 ts_event_en = PTP_TCR_TSEVNTENA;
573
574 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
575 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
576 ptp_over_ethernet = PTP_TCR_TSIPENA;
577 break;
578
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000579 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000580 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000581 config.rx_filter = HWTSTAMP_FILTER_ALL;
582 tstamp_all = PTP_TCR_TSENALL;
583 break;
584
585 default:
586 return -ERANGE;
587 }
588 } else {
589 switch (config.rx_filter) {
590 case HWTSTAMP_FILTER_NONE:
591 config.rx_filter = HWTSTAMP_FILTER_NONE;
592 break;
593 default:
594 /* PTP v1, UDP, any kind of event packet */
595 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
596 break;
597 }
598 }
599 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000600 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000601
602 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
603 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, 0);
604 else {
605 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000606 tstamp_all | ptp_v2 | ptp_over_ethernet |
607 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
608 ts_master_en | snap_type_sel);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000609 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, value);
610
611 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800612 sec_inc = priv->hw->ptp->config_sub_second_increment(
613 priv->ioaddr, priv->clk_ptp_rate);
614 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000615
616 /* calculate default added value:
617 * formula is :
618 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800619 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000620 */
Phil Reid19d857c2015-12-14 11:32:01 +0800621 temp = (u64)(temp << 32);
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200622 priv->default_addend = div_u64(temp, priv->clk_ptp_rate);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000623 priv->hw->ptp->config_addend(priv->ioaddr,
624 priv->default_addend);
625
626 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200627 ktime_get_real_ts64(&now);
628
629 /* lower 32 bits of tv_sec are safe until y2106 */
630 priv->hw->ptp->init_systime(priv->ioaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000631 now.tv_nsec);
632 }
633
634 return copy_to_user(ifr->ifr_data, &config,
635 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
636}
637
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000638/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100639 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000640 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100641 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000642 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100643 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000644 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000645static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000646{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000647 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
648 return -EOPNOTSUPP;
649
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200650 /* Fall-back to main clock in case of no PTP ref is passed */
651 priv->clk_ptp_ref = devm_clk_get(priv->device, "clk_ptp_ref");
652 if (IS_ERR(priv->clk_ptp_ref)) {
653 priv->clk_ptp_rate = clk_get_rate(priv->stmmac_clk);
654 priv->clk_ptp_ref = NULL;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200655 netdev_dbg(priv->dev, "PTP uses main clock\n");
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200656 } else {
657 clk_prepare_enable(priv->clk_ptp_ref);
658 priv->clk_ptp_rate = clk_get_rate(priv->clk_ptp_ref);
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200659 netdev_dbg(priv->dev, "PTP rate %d\n", priv->clk_ptp_rate);
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200660 }
661
Vince Bridgers7cd01392013-12-20 11:19:34 -0600662 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200663 /* Check if adv_ts can be enabled for dwmac 4.x core */
664 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
665 priv->adv_ts = 1;
666 /* Dwmac 3.x core with extend_desc can support adv_ts */
667 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600668 priv->adv_ts = 1;
669
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200670 if (priv->dma_cap.time_stamp)
671 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600672
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200673 if (priv->adv_ts)
674 netdev_info(priv->dev,
675 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000676
677 priv->hw->ptp = &stmmac_ptp;
678 priv->hwts_tx_en = 0;
679 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000680
681 return stmmac_ptp_register(priv);
682}
683
684static void stmmac_release_ptp(struct stmmac_priv *priv)
685{
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200686 if (priv->clk_ptp_ref)
687 clk_disable_unprepare(priv->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000688 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000689}
690
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700691/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100692 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700693 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100694 * Description: this is the helper called by the physical abstraction layer
695 * drivers to communicate the phy link status. According the speed and duplex
696 * this driver can invoke registered glue-logic as well.
697 * It also invoke the eee initialization because it could happen when switch
698 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700699 */
700static void stmmac_adjust_link(struct net_device *dev)
701{
702 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200703 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700704 unsigned long flags;
705 int new_state = 0;
706 unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;
707
708 if (phydev == NULL)
709 return;
710
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700711 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000712
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700713 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000714 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700715
716 /* Now we make sure that we can be in full duplex mode.
717 * If not, we operate in half-duplex mode. */
718 if (phydev->duplex != priv->oldduplex) {
719 new_state = 1;
720 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000721 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700722 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000723 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700724 priv->oldduplex = phydev->duplex;
725 }
726 /* Flow Control operation */
727 if (phydev->pause)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500728 priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000729 fc, pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700730
731 if (phydev->speed != priv->speed) {
732 new_state = 1;
733 switch (phydev->speed) {
734 case 1000:
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200735 if (likely((priv->plat->has_gmac) ||
736 (priv->plat->has_gmac4)))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000737 ctrl &= ~priv->hw->link.port;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000738 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700739 break;
740 case 100:
741 case 10:
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200742 if (likely((priv->plat->has_gmac) ||
743 (priv->plat->has_gmac4))) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000744 ctrl |= priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700745 if (phydev->speed == SPEED_100) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000746 ctrl |= priv->hw->link.speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700747 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000748 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700749 }
750 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000751 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700752 }
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000753 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700754 break;
755 default:
756 if (netif_msg_link(priv))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000757 pr_warn("%s: Speed (%d) not 10/100\n",
758 dev->name, phydev->speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700759 break;
760 }
761
762 priv->speed = phydev->speed;
763 }
764
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000765 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700766
767 if (!priv->oldlink) {
768 new_state = 1;
769 priv->oldlink = 1;
770 }
771 } else if (priv->oldlink) {
772 new_state = 1;
773 priv->oldlink = 0;
774 priv->speed = 0;
775 priv->oldduplex = -1;
776 }
777
778 if (new_state && netif_msg_link(priv))
779 phy_print_status(phydev);
780
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100781 spin_unlock_irqrestore(&priv->lock, flags);
782
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200783 if (phydev->is_pseudo_fixed_link)
784 /* Stop PHY layer to call the hook to adjust the link in case
785 * of a switch is attached to the stmmac driver.
786 */
787 phydev->irq = PHY_IGNORE_INTERRUPT;
788 else
789 /* At this stage, init the EEE if supported.
790 * Never called in case of fixed_link.
791 */
792 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700793}
794
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000795/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100796 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000797 * @priv: driver private structure
798 * Description: this is to verify if the HW supports the PCS.
799 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
800 * configured for the TBI, RTBI, or SGMII PHY interface.
801 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000802static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
803{
804 int interface = priv->plat->interface;
805
806 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900807 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
808 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
809 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
810 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000811 pr_debug("STMMAC: PCS RGMII support enable\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200812 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900813 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000814 pr_debug("STMMAC: PCS SGMII support enable\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200815 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000816 }
817 }
818}
819
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700820/**
821 * stmmac_init_phy - PHY initialization
822 * @dev: net device structure
823 * Description: it initializes the driver's PHY state, and attaches the PHY
824 * to the mac driver.
825 * Return value:
826 * 0 on success
827 */
828static int stmmac_init_phy(struct net_device *dev)
829{
830 struct stmmac_priv *priv = netdev_priv(dev);
831 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000832 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000833 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000834 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000835 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700836 priv->oldlink = 0;
837 priv->speed = 0;
838 priv->oldduplex = -1;
839
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700840 if (priv->plat->phy_node) {
841 phydev = of_phy_connect(dev, priv->plat->phy_node,
842 &stmmac_adjust_link, 0, interface);
843 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200844 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
845 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000846
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700847 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
848 priv->plat->phy_addr);
849 pr_debug("stmmac_init_phy: trying to attach to %s\n",
850 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700851
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700852 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
853 interface);
854 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700855
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300856 if (IS_ERR_OR_NULL(phydev)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700857 pr_err("%s: Could not attach to PHY\n", dev->name);
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300858 if (!phydev)
859 return -ENODEV;
860
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700861 return PTR_ERR(phydev);
862 }
863
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000864 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000865 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000866 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200867 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000868 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
869 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000870
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700871 /*
872 * Broken HW is sometimes missing the pull-up resistor on the
873 * MDIO line, which results in reads to non-existent devices returning
874 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
875 * device as well.
876 * Note: phydev->phy_id is the result of reading the UID PHY registers.
877 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700878 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700879 phy_disconnect(phydev);
880 return -ENODEV;
881 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100882
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700883 pr_debug("stmmac_init_phy: %s: attached to PHY (UID 0x%x)"
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000884 " Link = %d\n", dev->name, phydev->phy_id, phydev->link);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700885
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700886 return 0;
887}
888
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000889static void stmmac_display_rings(struct stmmac_priv *priv)
890{
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200891 void *head_rx, *head_tx;
892
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000893 if (priv->extend_desc) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200894 head_rx = (void *)priv->dma_erx;
895 head_tx = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000896 } else {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200897 head_rx = (void *)priv->dma_rx;
898 head_tx = (void *)priv->dma_tx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000899 }
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200900
901 /* Display Rx ring */
902 priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
903 /* Display Tx ring */
904 priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000905}
906
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000907static int stmmac_set_bfsize(int mtu, int bufsize)
908{
909 int ret = bufsize;
910
911 if (mtu >= BUF_SIZE_4KiB)
912 ret = BUF_SIZE_8KiB;
913 else if (mtu >= BUF_SIZE_2KiB)
914 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100915 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000916 ret = BUF_SIZE_2KiB;
917 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100918 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000919
920 return ret;
921}
922
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000923/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100924 * stmmac_clear_descriptors - clear descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000925 * @priv: driver private structure
926 * Description: this function is called to clear the tx and rx descriptors
927 * in case of both basic and extended descriptors are used.
928 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000929static void stmmac_clear_descriptors(struct stmmac_priv *priv)
930{
931 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000932
933 /* Clear the Rx/Tx descriptors */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100934 for (i = 0; i < DMA_RX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000935 if (priv->extend_desc)
936 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
937 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100938 (i == DMA_RX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000939 else
940 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
941 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100942 (i == DMA_RX_SIZE - 1));
943 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000944 if (priv->extend_desc)
945 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
946 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100947 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000948 else
949 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
950 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100951 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000952}
953
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100954/**
955 * stmmac_init_rx_buffers - init the RX descriptor buffer.
956 * @priv: driver private structure
957 * @p: descriptor pointer
958 * @i: descriptor index
959 * @flags: gfp flag.
960 * Description: this function is called to allocate a receive buffer, perform
961 * the DMA mapping and init the descriptor.
962 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000963static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +0100964 int i, gfp_t flags)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000965{
966 struct sk_buff *skb;
967
Vineet Gupta4ec49a32015-05-20 12:04:40 +0530968 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200969 if (!skb) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000970 pr_err("%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200971 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000972 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000973 priv->rx_skbuff[i] = skb;
974 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
975 priv->dma_buf_sz,
976 DMA_FROM_DEVICE);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200977 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
978 pr_err("%s: DMA mapping error\n", __func__);
979 dev_kfree_skb_any(skb);
980 return -EINVAL;
981 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000982
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200983 if (priv->synopsys_id >= DWMAC_CORE_4_00)
984 p->des0 = priv->rx_skbuff_dma[i];
985 else
986 p->des2 = priv->rx_skbuff_dma[i];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000987
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100988 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000989 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100990 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000991
992 return 0;
993}
994
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200995static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
996{
997 if (priv->rx_skbuff[i]) {
998 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
999 priv->dma_buf_sz, DMA_FROM_DEVICE);
1000 dev_kfree_skb_any(priv->rx_skbuff[i]);
1001 }
1002 priv->rx_skbuff[i] = NULL;
1003}
1004
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001005/**
1006 * init_dma_desc_rings - init the RX/TX descriptor rings
1007 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001008 * @flags: gfp flag.
1009 * Description: this function initializes the DMA RX/TX descriptors
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001010 * and allocates the socket buffers. It suppors the chained and ring
1011 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001012 */
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001013static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001014{
1015 int i;
1016 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001017 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001018 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001019
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001020 if (priv->hw->mode->set_16kib_bfsize)
1021 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001022
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001023 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001024 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001025
Vince Bridgers2618abb2014-01-20 05:39:01 -06001026 priv->dma_buf_sz = bfsize;
1027
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001028 if (netif_msg_probe(priv)) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001029 pr_debug("(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n", __func__,
1030 (u32) priv->dma_rx_phy, (u32) priv->dma_tx_phy);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001031
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001032 /* RX INITIALIZATION */
1033 pr_debug("\tSKB addresses:\nskb\t\tskb data\tdma data\n");
1034 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001035 for (i = 0; i < DMA_RX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001036 struct dma_desc *p;
1037 if (priv->extend_desc)
1038 p = &((priv->dma_erx + i)->basic);
1039 else
1040 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001041
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001042 ret = stmmac_init_rx_buffers(priv, p, i, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001043 if (ret)
1044 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001045
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001046 if (netif_msg_probe(priv))
1047 pr_debug("[%p]\t[%p]\t[%x]\n", priv->rx_skbuff[i],
1048 priv->rx_skbuff[i]->data,
1049 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001050 }
1051 priv->cur_rx = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001052 priv->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001053 buf_sz = bfsize;
1054
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001055 /* Setup the chained descriptor addresses */
1056 if (priv->mode == STMMAC_CHAIN_MODE) {
1057 if (priv->extend_desc) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001058 priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001059 DMA_RX_SIZE, 1);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001060 priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001061 DMA_TX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001062 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001063 priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001064 DMA_RX_SIZE, 0);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001065 priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001066 DMA_TX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001067 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001068 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001069
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001070 /* TX INITIALIZATION */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001071 for (i = 0; i < DMA_TX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001072 struct dma_desc *p;
1073 if (priv->extend_desc)
1074 p = &((priv->dma_etx + i)->basic);
1075 else
1076 p = priv->dma_tx + i;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001077
1078 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1079 p->des0 = 0;
1080 p->des1 = 0;
1081 p->des2 = 0;
1082 p->des3 = 0;
1083 } else {
1084 p->des2 = 0;
1085 }
1086
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001087 priv->tx_skbuff_dma[i].buf = 0;
1088 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001089 priv->tx_skbuff_dma[i].len = 0;
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001090 priv->tx_skbuff_dma[i].last_segment = false;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001091 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001092 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001093
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001094 priv->dirty_tx = 0;
1095 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001096 netdev_reset_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001097
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001098 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001099
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001100 if (netif_msg_hw(priv))
1101 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001102
1103 return 0;
1104err_init_rx_buffers:
1105 while (--i >= 0)
1106 stmmac_free_rx_buffers(priv, i);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001107 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001108}
1109
1110static void dma_free_rx_skbufs(struct stmmac_priv *priv)
1111{
1112 int i;
1113
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001114 for (i = 0; i < DMA_RX_SIZE; i++)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001115 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001116}
1117
1118static void dma_free_tx_skbufs(struct stmmac_priv *priv)
1119{
1120 int i;
1121
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001122 for (i = 0; i < DMA_TX_SIZE; i++) {
damuzi00075e43642014-01-17 23:47:59 +08001123 struct dma_desc *p;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001124
damuzi00075e43642014-01-17 23:47:59 +08001125 if (priv->extend_desc)
1126 p = &((priv->dma_etx + i)->basic);
1127 else
1128 p = priv->dma_tx + i;
1129
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001130 if (priv->tx_skbuff_dma[i].buf) {
1131 if (priv->tx_skbuff_dma[i].map_as_page)
1132 dma_unmap_page(priv->device,
1133 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001134 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001135 DMA_TO_DEVICE);
1136 else
1137 dma_unmap_single(priv->device,
1138 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001139 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001140 DMA_TO_DEVICE);
damuzi00075e43642014-01-17 23:47:59 +08001141 }
1142
1143 if (priv->tx_skbuff[i] != NULL) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001144 dev_kfree_skb_any(priv->tx_skbuff[i]);
1145 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001146 priv->tx_skbuff_dma[i].buf = 0;
1147 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001148 }
1149 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001150}
1151
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001152/**
1153 * alloc_dma_desc_resources - alloc TX/RX resources.
1154 * @priv: private structure
1155 * Description: according to which descriptor can be used (extend or basic)
1156 * this function allocates the resources for TX and RX paths. In case of
1157 * reception, for example, it pre-allocated the RX socket buffer in order to
1158 * allow zero-copy mechanism.
1159 */
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001160static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1161{
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001162 int ret = -ENOMEM;
1163
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001164 priv->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, sizeof(dma_addr_t),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001165 GFP_KERNEL);
1166 if (!priv->rx_skbuff_dma)
1167 return -ENOMEM;
1168
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001169 priv->rx_skbuff = kmalloc_array(DMA_RX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001170 GFP_KERNEL);
1171 if (!priv->rx_skbuff)
1172 goto err_rx_skbuff;
1173
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001174 priv->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001175 sizeof(*priv->tx_skbuff_dma),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001176 GFP_KERNEL);
1177 if (!priv->tx_skbuff_dma)
1178 goto err_tx_skbuff_dma;
1179
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001180 priv->tx_skbuff = kmalloc_array(DMA_TX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001181 GFP_KERNEL);
1182 if (!priv->tx_skbuff)
1183 goto err_tx_skbuff;
1184
1185 if (priv->extend_desc) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001186 priv->dma_erx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001187 sizeof(struct
1188 dma_extended_desc),
1189 &priv->dma_rx_phy,
1190 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001191 if (!priv->dma_erx)
1192 goto err_dma;
1193
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001194 priv->dma_etx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001195 sizeof(struct
1196 dma_extended_desc),
1197 &priv->dma_tx_phy,
1198 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001199 if (!priv->dma_etx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001200 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001201 sizeof(struct dma_extended_desc),
1202 priv->dma_erx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001203 goto err_dma;
1204 }
1205 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001206 priv->dma_rx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001207 sizeof(struct dma_desc),
1208 &priv->dma_rx_phy,
1209 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001210 if (!priv->dma_rx)
1211 goto err_dma;
1212
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001213 priv->dma_tx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001214 sizeof(struct dma_desc),
1215 &priv->dma_tx_phy,
1216 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001217 if (!priv->dma_tx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001218 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001219 sizeof(struct dma_desc),
1220 priv->dma_rx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001221 goto err_dma;
1222 }
1223 }
1224
1225 return 0;
1226
1227err_dma:
1228 kfree(priv->tx_skbuff);
1229err_tx_skbuff:
1230 kfree(priv->tx_skbuff_dma);
1231err_tx_skbuff_dma:
1232 kfree(priv->rx_skbuff);
1233err_rx_skbuff:
1234 kfree(priv->rx_skbuff_dma);
1235 return ret;
1236}
1237
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001238static void free_dma_desc_resources(struct stmmac_priv *priv)
1239{
1240 /* Release the DMA TX/RX socket buffers */
1241 dma_free_rx_skbufs(priv);
1242 dma_free_tx_skbufs(priv);
1243
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001244 /* Free DMA regions of consistent memory previously allocated */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001245 if (!priv->extend_desc) {
1246 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001247 DMA_TX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001248 priv->dma_tx, priv->dma_tx_phy);
1249 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001250 DMA_RX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001251 priv->dma_rx, priv->dma_rx_phy);
1252 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001253 dma_free_coherent(priv->device, DMA_TX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001254 sizeof(struct dma_extended_desc),
1255 priv->dma_etx, priv->dma_tx_phy);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001256 dma_free_coherent(priv->device, DMA_RX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001257 sizeof(struct dma_extended_desc),
1258 priv->dma_erx, priv->dma_rx_phy);
1259 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001260 kfree(priv->rx_skbuff_dma);
1261 kfree(priv->rx_skbuff);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001262 kfree(priv->tx_skbuff_dma);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001263 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001264}
1265
1266/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001267 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001268 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001269 * Description: it is used for configuring the DMA operation mode register in
1270 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001271 */
1272static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1273{
Vince Bridgersf88203a2015-04-15 11:17:42 -05001274 int rxfifosz = priv->plat->rx_fifo_size;
1275
Sonic Zhange2a240c2013-08-28 18:55:39 +08001276 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001277 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc, rxfifosz);
Sonic Zhange2a240c2013-08-28 18:55:39 +08001278 else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001279 /*
1280 * In case of GMAC, SF mode can be enabled
1281 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001282 * 1) TX COE if actually supported
1283 * 2) There is no bugged Jumbo frame support
1284 * that needs to not insert csum in the TDES.
1285 */
Vince Bridgersf88203a2015-04-15 11:17:42 -05001286 priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE,
1287 rxfifosz);
Sonic Zhangb2dec112015-01-30 13:49:32 +08001288 priv->xstats.threshold = SF_DMA_MODE;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001289 } else
Vince Bridgersf88203a2015-04-15 11:17:42 -05001290 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE,
1291 rxfifosz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001292}
1293
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001294/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001295 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001296 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001297 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001298 */
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001299static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001300{
Beniamino Galvani38979572015-01-21 19:07:27 +01001301 unsigned int bytes_compl = 0, pkts_compl = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001302 unsigned int entry = priv->dirty_tx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001303
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001304 spin_lock(&priv->tx_lock);
1305
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001306 priv->xstats.tx_clean++;
1307
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001308 while (entry != priv->cur_tx) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001309 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001310 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001311 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001312
1313 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001314 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001315 else
1316 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001317
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001318 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001319 &priv->xstats, p,
1320 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001321 /* Check if the descriptor is owned by the DMA */
1322 if (unlikely(status & tx_dma_own))
1323 break;
1324
1325 /* Just consider the last segment and ...*/
1326 if (likely(!(status & tx_not_ls))) {
1327 /* ... verify the status error condition */
1328 if (unlikely(status & tx_err)) {
1329 priv->dev->stats.tx_errors++;
1330 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001331 priv->dev->stats.tx_packets++;
1332 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001333 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00001334 stmmac_get_tx_hwtstamp(priv, entry, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001335 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001336
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001337 if (likely(priv->tx_skbuff_dma[entry].buf)) {
1338 if (priv->tx_skbuff_dma[entry].map_as_page)
1339 dma_unmap_page(priv->device,
1340 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001341 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001342 DMA_TO_DEVICE);
1343 else
1344 dma_unmap_single(priv->device,
1345 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001346 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001347 DMA_TO_DEVICE);
1348 priv->tx_skbuff_dma[entry].buf = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001349 priv->tx_skbuff_dma[entry].len = 0;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001350 priv->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001351 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001352
1353 if (priv->hw->mode->clean_desc3)
1354 priv->hw->mode->clean_desc3(priv, p);
1355
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001356 priv->tx_skbuff_dma[entry].last_segment = false;
Giuseppe Cavallaro96951362016-02-29 14:27:33 +01001357 priv->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001358
1359 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001360 pkts_compl++;
1361 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001362 dev_consume_skb_any(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001363 priv->tx_skbuff[entry] = NULL;
1364 }
1365
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001366 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001367
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001368 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001369 }
Giuseppe Cavallarofbc80822016-02-29 14:27:37 +01001370 priv->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001371
1372 netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);
1373
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001374 if (unlikely(netif_queue_stopped(priv->dev) &&
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001375 stmmac_tx_avail(priv) > STMMAC_TX_THRESH)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001376 netif_tx_lock(priv->dev);
1377 if (netif_queue_stopped(priv->dev) &&
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001378 stmmac_tx_avail(priv) > STMMAC_TX_THRESH) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001379 if (netif_msg_tx_done(priv))
1380 pr_debug("%s: restart transmit\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001381 netif_wake_queue(priv->dev);
1382 }
1383 netif_tx_unlock(priv->dev);
1384 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001385
1386 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1387 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001388 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001389 }
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001390 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001391}
1392
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001393static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001394{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001395 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001396}
1397
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001398static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001399{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001400 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001401}
1402
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001403/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001404 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001405 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001406 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001407 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001408 */
1409static void stmmac_tx_err(struct stmmac_priv *priv)
1410{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001411 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001412 netif_stop_queue(priv->dev);
1413
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001414 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001415 dma_free_tx_skbufs(priv);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001416 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001417 if (priv->extend_desc)
1418 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
1419 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001420 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001421 else
1422 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
1423 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001424 (i == DMA_TX_SIZE - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001425 priv->dirty_tx = 0;
1426 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001427 netdev_reset_queue(priv->dev);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001428 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001429
1430 priv->dev->stats.tx_errors++;
1431 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001432}
1433
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001434/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001435 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001436 * @priv: driver private structure
1437 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001438 * It calls the dwmac dma routine and schedule poll method in case of some
1439 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001440 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001441static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001442{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001443 int status;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001444 int rxfifosz = priv->plat->rx_fifo_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001445
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001446 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001447 if (likely((status & handle_rx)) || (status & handle_tx)) {
1448 if (likely(napi_schedule_prep(&priv->napi))) {
1449 stmmac_disable_dma_irq(priv);
1450 __napi_schedule(&priv->napi);
1451 }
1452 }
1453 if (unlikely(status & tx_hard_error_bump_tc)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001454 /* Try to bump up the dma threshold on this failure */
Sonic Zhangb2dec112015-01-30 13:49:32 +08001455 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1456 (tc <= 256)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001457 tc += 64;
Sonic Zhangc405abe2015-01-22 14:55:56 +08001458 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001459 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc,
1460 rxfifosz);
Sonic Zhangc405abe2015-01-22 14:55:56 +08001461 else
1462 priv->hw->dma->dma_mode(priv->ioaddr, tc,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001463 SF_DMA_MODE, rxfifosz);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001464 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001465 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001466 } else if (unlikely(status == tx_hard_error))
1467 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001468}
1469
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001470/**
1471 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1472 * @priv: driver private structure
1473 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1474 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001475static void stmmac_mmc_setup(struct stmmac_priv *priv)
1476{
1477 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001478 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001479
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001480 if (priv->synopsys_id >= DWMAC_CORE_4_00)
1481 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
1482 else
1483 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001484
1485 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001486
1487 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001488 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001489 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1490 } else
Stefan Roeseaae54cf2012-01-10 01:47:51 +00001491 pr_info(" No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001492}
1493
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001494/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001495 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001496 * @priv: driver private structure
1497 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001498 * In case of Enhanced/Alternate, it checks if the extended descriptors are
1499 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001500 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001501static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1502{
1503 if (priv->plat->enh_desc) {
1504 pr_info(" Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001505
1506 /* GMAC older than 3.50 has no extended descriptors */
1507 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
1508 pr_info("\tEnabled extended descriptors\n");
1509 priv->extend_desc = 1;
1510 } else
1511 pr_warn("Extended descriptors not supported\n");
1512
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001513 priv->hw->desc = &enh_desc_ops;
1514 } else {
1515 pr_info(" Normal descriptors\n");
1516 priv->hw->desc = &ndesc_ops;
1517 }
1518}
1519
1520/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001521 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001522 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001523 * Description:
1524 * new GMAC chip generations have a new register to indicate the
1525 * presence of the optional feature/functions.
1526 * This can be also used to override the value passed through the
1527 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001528 */
1529static int stmmac_get_hw_features(struct stmmac_priv *priv)
1530{
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001531 u32 ret = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001532
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001533 if (priv->hw->dma->get_hw_feature) {
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001534 priv->hw->dma->get_hw_feature(priv->ioaddr,
1535 &priv->dma_cap);
1536 ret = 1;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001537 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001538
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001539 return ret;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001540}
1541
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001542/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001543 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001544 * @priv: driver private structure
1545 * Description:
1546 * it is to verify if the MAC address is valid, in case of failures it
1547 * generates a random MAC address
1548 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001549static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1550{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001551 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001552 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001553 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001554 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001555 eth_hw_addr_random(priv->dev);
Hans de Goedec88460b2014-01-26 15:50:44 +01001556 pr_info("%s: device MAC address %pM\n", priv->dev->name,
1557 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001558 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001559}
1560
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001561/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001562 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001563 * @priv: driver private structure
1564 * Description:
1565 * It inits the DMA invoking the specific MAC/GMAC callback.
1566 * Some DMA parameters can be passed from the platform;
1567 * in case of these are not passed a default is kept for the MAC or GMAC.
1568 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001569static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1570{
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001571 int pbl = DEFAULT_DMA_PBL, fixed_burst = 0, aal = 0;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001572 int mixed_burst = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001573 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001574 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001575
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001576 if (priv->plat->dma_cfg) {
1577 pbl = priv->plat->dma_cfg->pbl;
1578 fixed_burst = priv->plat->dma_cfg->fixed_burst;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001579 mixed_burst = priv->plat->dma_cfg->mixed_burst;
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001580 aal = priv->plat->dma_cfg->aal;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001581 }
1582
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001583 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1584 atds = 1;
1585
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001586 ret = priv->hw->dma->reset(priv->ioaddr);
1587 if (ret) {
1588 dev_err(priv->device, "Failed to reset the dma\n");
1589 return ret;
1590 }
1591
1592 priv->hw->dma->init(priv->ioaddr, pbl, fixed_burst, mixed_burst,
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001593 aal, priv->dma_tx_phy, priv->dma_rx_phy, atds);
1594
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001595 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1596 priv->rx_tail_addr = priv->dma_rx_phy +
1597 (DMA_RX_SIZE * sizeof(struct dma_desc));
1598 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr, priv->rx_tail_addr,
1599 STMMAC_CHAN0);
1600
1601 priv->tx_tail_addr = priv->dma_tx_phy +
1602 (DMA_TX_SIZE * sizeof(struct dma_desc));
1603 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
1604 STMMAC_CHAN0);
1605 }
1606
1607 if (priv->plat->axi && priv->hw->dma->axi)
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001608 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
1609
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001610 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001611}
1612
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001613/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001614 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001615 * @data: data pointer
1616 * Description:
1617 * This is the timer handler to directly invoke the stmmac_tx_clean.
1618 */
1619static void stmmac_tx_timer(unsigned long data)
1620{
1621 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1622
1623 stmmac_tx_clean(priv);
1624}
1625
1626/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001627 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001628 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001629 * Description:
1630 * This inits the transmit coalesce parameters: i.e. timer rate,
1631 * timer handler and default threshold used for enabling the
1632 * interrupt on completion bit.
1633 */
1634static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1635{
1636 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1637 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1638 init_timer(&priv->txtimer);
1639 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1640 priv->txtimer.data = (unsigned long)priv;
1641 priv->txtimer.function = stmmac_tx_timer;
1642 add_timer(&priv->txtimer);
1643}
1644
1645/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001646 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001647 * @dev : pointer to the device structure.
1648 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001649 * this is the main function to setup the HW in a usable state because the
1650 * dma engine is reset, the core registers are configured (e.g. AXI,
1651 * Checksum features, timers). The DMA is ready to start receiving and
1652 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001653 * Return value:
1654 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1655 * file on failure.
1656 */
Huacai Chenfe1319292014-12-19 22:38:18 +08001657static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001658{
1659 struct stmmac_priv *priv = netdev_priv(dev);
1660 int ret;
1661
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001662 /* DMA initialization and SW reset */
1663 ret = stmmac_init_dma_engine(priv);
1664 if (ret < 0) {
1665 pr_err("%s: DMA engine initialization failed\n", __func__);
1666 return ret;
1667 }
1668
1669 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001670 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001671
1672 /* If required, perform hw setup of the bus. */
1673 if (priv->plat->bus_setup)
1674 priv->plat->bus_setup(priv->ioaddr);
1675
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02001676 /* PS and related bits will be programmed according to the speed */
1677 if (priv->hw->pcs) {
1678 int speed = priv->plat->mac_port_sel_speed;
1679
1680 if ((speed == SPEED_10) || (speed == SPEED_100) ||
1681 (speed == SPEED_1000)) {
1682 priv->hw->ps = speed;
1683 } else {
1684 dev_warn(priv->device, "invalid port speed\n");
1685 priv->hw->ps = 0;
1686 }
1687 }
1688
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001689 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001690 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001691
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001692 ret = priv->hw->mac->rx_ipc(priv->hw);
1693 if (!ret) {
1694 pr_warn(" RX IPC Checksum Offload disabled\n");
1695 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02001696 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001697 }
1698
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001699 /* Enable the MAC Rx/Tx */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001700 if (priv->synopsys_id >= DWMAC_CORE_4_00)
1701 stmmac_dwmac4_set_mac(priv->ioaddr, true);
1702 else
1703 stmmac_set_mac(priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001704
1705 /* Set the HW DMA mode and the COE */
1706 stmmac_dma_operation_mode(priv);
1707
1708 stmmac_mmc_setup(priv);
1709
Huacai Chenfe1319292014-12-19 22:38:18 +08001710 if (init_ptp) {
1711 ret = stmmac_init_ptp(priv);
Giuseppe CAVALLARO70866052016-10-12 15:42:04 +02001712 if (ret)
1713 netdev_warn(priv->dev, "PTP support cannot init.\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08001714 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001715
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001716#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001717 ret = stmmac_init_fs(dev);
1718 if (ret < 0)
1719 pr_warn("%s: failed debugFS registration\n", __func__);
1720#endif
1721 /* Start the ball rolling... */
1722 pr_debug("%s: DMA RX/TX processes started...\n", dev->name);
1723 priv->hw->dma->start_tx(priv->ioaddr);
1724 priv->hw->dma->start_rx(priv->ioaddr);
1725
1726 /* Dump DMA/MAC registers */
1727 if (netif_msg_hw(priv)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001728 priv->hw->mac->dump_regs(priv->hw);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001729 priv->hw->dma->dump_regs(priv->ioaddr);
1730 }
1731 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
1732
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001733 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
1734 priv->rx_riwt = MAX_DMA_RIWT;
1735 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
1736 }
1737
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02001738 if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02001739 priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001740
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001741 /* set TX ring length */
1742 if (priv->hw->dma->set_tx_ring_len)
1743 priv->hw->dma->set_tx_ring_len(priv->ioaddr,
1744 (DMA_TX_SIZE - 1));
1745 /* set RX ring length */
1746 if (priv->hw->dma->set_rx_ring_len)
1747 priv->hw->dma->set_rx_ring_len(priv->ioaddr,
1748 (DMA_RX_SIZE - 1));
1749 /* Enable TSO */
1750 if (priv->tso)
1751 priv->hw->dma->enable_tso(priv->ioaddr, 1, STMMAC_CHAN0);
1752
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001753 return 0;
1754}
1755
1756/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001757 * stmmac_open - open entry point of the driver
1758 * @dev : pointer to the device structure.
1759 * Description:
1760 * This function is the open entry point of the driver.
1761 * Return value:
1762 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1763 * file on failure.
1764 */
1765static int stmmac_open(struct net_device *dev)
1766{
1767 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001768 int ret;
1769
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001770 stmmac_check_ether_addr(priv);
1771
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02001772 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
1773 priv->hw->pcs != STMMAC_PCS_TBI &&
1774 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001775 ret = stmmac_init_phy(dev);
1776 if (ret) {
1777 pr_err("%s: Cannot attach to PHY (error: %d)\n",
1778 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02001779 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001780 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001781 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001782
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001783 /* Extra statistics */
1784 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
1785 priv->xstats.threshold = tc;
1786
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001787 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01001788 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001789
Tobias Klauser7262b7b2014-02-22 13:09:03 +01001790 ret = alloc_dma_desc_resources(priv);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001791 if (ret < 0) {
1792 pr_err("%s: DMA descriptors allocation failed\n", __func__);
1793 goto dma_desc_error;
1794 }
1795
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001796 ret = init_dma_desc_rings(dev, GFP_KERNEL);
1797 if (ret < 0) {
1798 pr_err("%s: DMA descriptors initialization failed\n", __func__);
1799 goto init_error;
1800 }
1801
Huacai Chenfe1319292014-12-19 22:38:18 +08001802 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001803 if (ret < 0) {
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001804 pr_err("%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001805 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001806 }
1807
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001808 stmmac_init_tx_coalesce(priv);
1809
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001810 if (dev->phydev)
1811 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001812
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001813 /* Request the IRQ lines */
1814 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001815 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001816 if (unlikely(ret < 0)) {
1817 pr_err("%s: ERROR: allocating the IRQ %d (error: %d)\n",
1818 __func__, dev->irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001819 goto init_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001820 }
1821
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001822 /* Request the Wake IRQ in case of another line is used for WoL */
1823 if (priv->wol_irq != dev->irq) {
1824 ret = request_irq(priv->wol_irq, stmmac_interrupt,
1825 IRQF_SHARED, dev->name, dev);
1826 if (unlikely(ret < 0)) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001827 pr_err("%s: ERROR: allocating the WoL IRQ %d (%d)\n",
1828 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001829 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001830 }
1831 }
1832
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001833 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001834 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001835 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
1836 dev->name, dev);
1837 if (unlikely(ret < 0)) {
1838 pr_err("%s: ERROR: allocating the LPI IRQ %d (%d)\n",
1839 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001840 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001841 }
1842 }
1843
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001844 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001845 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001846
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001847 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001848
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001849lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001850 if (priv->wol_irq != dev->irq)
1851 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001852wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001853 free_irq(dev->irq, dev);
1854
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001855init_error:
1856 free_dma_desc_resources(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001857dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001858 if (dev->phydev)
1859 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001860
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001861 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001862}
1863
1864/**
1865 * stmmac_release - close entry point of the driver
1866 * @dev : device pointer.
1867 * Description:
1868 * This is the stop entry point of the driver.
1869 */
1870static int stmmac_release(struct net_device *dev)
1871{
1872 struct stmmac_priv *priv = netdev_priv(dev);
1873
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001874 if (priv->eee_enabled)
1875 del_timer_sync(&priv->eee_ctrl_timer);
1876
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001877 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001878 if (dev->phydev) {
1879 phy_stop(dev->phydev);
1880 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001881 }
1882
1883 netif_stop_queue(dev);
1884
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001885 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001886
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001887 del_timer_sync(&priv->txtimer);
1888
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001889 /* Free the IRQ lines */
1890 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001891 if (priv->wol_irq != dev->irq)
1892 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001893 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001894 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001895
1896 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001897 priv->hw->dma->stop_tx(priv->ioaddr);
1898 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001899
1900 /* Release and free the Rx/Tx resources */
1901 free_dma_desc_resources(priv);
1902
avisconti19449bf2010-10-25 18:58:14 +00001903 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001904 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001905
1906 netif_carrier_off(dev);
1907
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001908#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07001909 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001910#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001911
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00001912 stmmac_release_ptp(priv);
1913
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001914 return 0;
1915}
1916
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001917/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001918 * stmmac_tso_allocator - close entry point of the driver
1919 * @priv: driver private structure
1920 * @des: buffer start address
1921 * @total_len: total length to fill in descriptors
1922 * @last_segmant: condition for the last descriptor
1923 * Description:
1924 * This function fills descriptor and request new descriptors according to
1925 * buffer length to fill
1926 */
1927static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
1928 int total_len, bool last_segment)
1929{
1930 struct dma_desc *desc;
1931 int tmp_len;
1932 u32 buff_size;
1933
1934 tmp_len = total_len;
1935
1936 while (tmp_len > 0) {
1937 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
1938 desc = priv->dma_tx + priv->cur_tx;
1939
1940 desc->des0 = des + (total_len - tmp_len);
1941 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
1942 TSO_MAX_BUFF_SIZE : tmp_len;
1943
1944 priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
1945 0, 1,
1946 (last_segment) && (buff_size < TSO_MAX_BUFF_SIZE),
1947 0, 0);
1948
1949 tmp_len -= TSO_MAX_BUFF_SIZE;
1950 }
1951}
1952
1953/**
1954 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
1955 * @skb : the socket buffer
1956 * @dev : device pointer
1957 * Description: this is the transmit function that is called on TSO frames
1958 * (support available on GMAC4 and newer chips).
1959 * Diagram below show the ring programming in case of TSO frames:
1960 *
1961 * First Descriptor
1962 * --------
1963 * | DES0 |---> buffer1 = L2/L3/L4 header
1964 * | DES1 |---> TCP Payload (can continue on next descr...)
1965 * | DES2 |---> buffer 1 and 2 len
1966 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
1967 * --------
1968 * |
1969 * ...
1970 * |
1971 * --------
1972 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
1973 * | DES1 | --|
1974 * | DES2 | --> buffer 1 and 2 len
1975 * | DES3 |
1976 * --------
1977 *
1978 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
1979 */
1980static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
1981{
1982 u32 pay_len, mss;
1983 int tmp_pay_len = 0;
1984 struct stmmac_priv *priv = netdev_priv(dev);
1985 int nfrags = skb_shinfo(skb)->nr_frags;
1986 unsigned int first_entry, des;
1987 struct dma_desc *desc, *first, *mss_desc = NULL;
1988 u8 proto_hdr_len;
1989 int i;
1990
1991 spin_lock(&priv->tx_lock);
1992
1993 /* Compute header lengths */
1994 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
1995
1996 /* Desc availability based on threshold should be enough safe */
1997 if (unlikely(stmmac_tx_avail(priv) <
1998 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
1999 if (!netif_queue_stopped(dev)) {
2000 netif_stop_queue(dev);
2001 /* This is a hard error, log it. */
2002 pr_err("%s: Tx Ring full when queue awake\n", __func__);
2003 }
2004 spin_unlock(&priv->tx_lock);
2005 return NETDEV_TX_BUSY;
2006 }
2007
2008 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2009
2010 mss = skb_shinfo(skb)->gso_size;
2011
2012 /* set new MSS value if needed */
2013 if (mss != priv->mss) {
2014 mss_desc = priv->dma_tx + priv->cur_tx;
2015 priv->hw->desc->set_mss(mss_desc, mss);
2016 priv->mss = mss;
2017 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2018 }
2019
2020 if (netif_msg_tx_queued(priv)) {
2021 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2022 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2023 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2024 skb->data_len);
2025 }
2026
2027 first_entry = priv->cur_tx;
2028
2029 desc = priv->dma_tx + first_entry;
2030 first = desc;
2031
2032 /* first descriptor: fill Headers on Buf1 */
2033 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2034 DMA_TO_DEVICE);
2035 if (dma_mapping_error(priv->device, des))
2036 goto dma_map_err;
2037
2038 priv->tx_skbuff_dma[first_entry].buf = des;
2039 priv->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
2040 priv->tx_skbuff[first_entry] = skb;
2041
2042 first->des0 = des;
2043
2044 /* Fill start of payload in buff2 of first descriptor */
2045 if (pay_len)
2046 first->des1 = des + proto_hdr_len;
2047
2048 /* If needed take extra descriptors to fill the remaining payload */
2049 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2050
2051 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0));
2052
2053 /* Prepare fragments */
2054 for (i = 0; i < nfrags; i++) {
2055 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2056
2057 des = skb_frag_dma_map(priv->device, frag, 0,
2058 skb_frag_size(frag),
2059 DMA_TO_DEVICE);
2060
2061 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
2062 (i == nfrags - 1));
2063
2064 priv->tx_skbuff_dma[priv->cur_tx].buf = des;
2065 priv->tx_skbuff_dma[priv->cur_tx].len = skb_frag_size(frag);
2066 priv->tx_skbuff[priv->cur_tx] = NULL;
2067 priv->tx_skbuff_dma[priv->cur_tx].map_as_page = true;
2068 }
2069
2070 priv->tx_skbuff_dma[priv->cur_tx].last_segment = true;
2071
2072 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2073
2074 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
2075 if (netif_msg_hw(priv))
2076 pr_debug("%s: stop transmitted packets\n", __func__);
2077 netif_stop_queue(dev);
2078 }
2079
2080 dev->stats.tx_bytes += skb->len;
2081 priv->xstats.tx_tso_frames++;
2082 priv->xstats.tx_tso_nfrags += nfrags;
2083
2084 /* Manage tx mitigation */
2085 priv->tx_count_frames += nfrags + 1;
2086 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2087 mod_timer(&priv->txtimer,
2088 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2089 } else {
2090 priv->tx_count_frames = 0;
2091 priv->hw->desc->set_tx_ic(desc);
2092 priv->xstats.tx_set_ic_bit++;
2093 }
2094
2095 if (!priv->hwts_tx_en)
2096 skb_tx_timestamp(skb);
2097
2098 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2099 priv->hwts_tx_en)) {
2100 /* declare that device is doing timestamping */
2101 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2102 priv->hw->desc->enable_tx_timestamp(first);
2103 }
2104
2105 /* Complete the first descriptor before granting the DMA */
2106 priv->hw->desc->prepare_tso_tx_desc(first, 1,
2107 proto_hdr_len,
2108 pay_len,
2109 1, priv->tx_skbuff_dma[first_entry].last_segment,
2110 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2111
2112 /* If context desc is used to change MSS */
2113 if (mss_desc)
2114 priv->hw->desc->set_tx_owner(mss_desc);
2115
2116 /* The own bit must be the latest setting done when prepare the
2117 * descriptor and then barrier is needed to make sure that
2118 * all is coherent before granting the DMA engine.
2119 */
2120 smp_wmb();
2121
2122 if (netif_msg_pktdata(priv)) {
2123 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
2124 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2125 priv->cur_tx, first, nfrags);
2126
2127 priv->hw->desc->display_ring((void *)priv->dma_tx, DMA_TX_SIZE,
2128 0);
2129
2130 pr_info(">>> frame to be transmitted: ");
2131 print_pkt(skb->data, skb_headlen(skb));
2132 }
2133
2134 netdev_sent_queue(dev, skb->len);
2135
2136 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2137 STMMAC_CHAN0);
2138
2139 spin_unlock(&priv->tx_lock);
2140 return NETDEV_TX_OK;
2141
2142dma_map_err:
2143 spin_unlock(&priv->tx_lock);
2144 dev_err(priv->device, "Tx dma map failed\n");
2145 dev_kfree_skb(skb);
2146 priv->dev->stats.tx_dropped++;
2147 return NETDEV_TX_OK;
2148}
2149
2150/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002151 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002152 * @skb : the socket buffer
2153 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002154 * Description : this is the tx entry point of the driver.
2155 * It programs the chain or the ring and supports oversized frames
2156 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002157 */
2158static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
2159{
2160 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002161 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002162 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002163 int nfrags = skb_shinfo(skb)->nr_frags;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002164 unsigned int entry, first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002165 struct dma_desc *desc, *first;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002166 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002167 unsigned int des;
2168
2169 /* Manage oversized TCP frames for GMAC4 device */
2170 if (skb_is_gso(skb) && priv->tso) {
2171 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
2172 return stmmac_tso_xmit(skb, dev);
2173 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002174
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01002175 spin_lock(&priv->tx_lock);
2176
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002177 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01002178 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002179 if (!netif_queue_stopped(dev)) {
2180 netif_stop_queue(dev);
2181 /* This is a hard error, log it. */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002182 pr_err("%s: Tx Ring full when queue awake\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002183 }
2184 return NETDEV_TX_BUSY;
2185 }
2186
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002187 if (priv->tx_path_in_lpi_mode)
2188 stmmac_disable_eee_mode(priv);
2189
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002190 entry = priv->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002191 first_entry = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002192
Michał Mirosław5e982f32011-04-09 02:46:55 +00002193 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002194
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002195 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002196 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002197 else
2198 desc = priv->dma_tx + entry;
2199
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002200 first = desc;
2201
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002202 priv->tx_skbuff[first_entry] = skb;
2203
2204 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002205 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002206 if (enh_desc)
2207 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
2208
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002209 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
2210 DWMAC_CORE_4_00)) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002211 entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002212 if (unlikely(entry < 0))
2213 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002214 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002215
2216 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002217 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2218 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002219 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002220
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002221 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2222
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002223 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002224 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002225 else
2226 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002227
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002228 des = skb_frag_dma_map(priv->device, frag, 0, len,
2229 DMA_TO_DEVICE);
2230 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002231 goto dma_map_err; /* should reuse desc w/o issues */
2232
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002233 priv->tx_skbuff[entry] = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002234
2235 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
2236 desc->des0 = des;
2237 priv->tx_skbuff_dma[entry].buf = desc->des0;
2238 } else {
2239 desc->des2 = des;
2240 priv->tx_skbuff_dma[entry].buf = desc->des2;
2241 }
2242
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002243 priv->tx_skbuff_dma[entry].map_as_page = true;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01002244 priv->tx_skbuff_dma[entry].len = len;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002245 priv->tx_skbuff_dma[entry].last_segment = last_segment;
2246
2247 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002248 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002249 priv->mode, 1, last_segment);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002250 }
2251
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002252 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2253
2254 priv->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002255
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002256 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002257 void *tx_head;
2258
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002259 pr_debug("%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
2260 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2261 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002262
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002263 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002264 tx_head = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002265 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002266 tx_head = (void *)priv->dma_tx;
2267
2268 priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002269
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002270 pr_debug(">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002271 print_pkt(skb->data, skb->len);
2272 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002273
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002274 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002275 if (netif_msg_hw(priv))
2276 pr_debug("%s: stop transmitted packets\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002277 netif_stop_queue(dev);
2278 }
2279
2280 dev->stats.tx_bytes += skb->len;
2281
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002282 /* According to the coalesce parameter the IC bit for the latest
2283 * segment is reset and the timer re-started to clean the tx status.
2284 * This approach takes care about the fragments: desc is the first
2285 * element in case of no SG.
2286 */
2287 priv->tx_count_frames += nfrags + 1;
2288 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2289 mod_timer(&priv->txtimer,
2290 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2291 } else {
2292 priv->tx_count_frames = 0;
2293 priv->hw->desc->set_tx_ic(desc);
2294 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002295 }
2296
2297 if (!priv->hwts_tx_en)
2298 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00002299
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002300 /* Ready to fill the first descriptor and set the OWN bit w/o any
2301 * problems because all the descriptors are actually ready to be
2302 * passed to the DMA engine.
2303 */
2304 if (likely(!is_jumbo)) {
2305 bool last_segment = (nfrags == 0);
2306
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002307 des = dma_map_single(priv->device, skb->data,
2308 nopaged_len, DMA_TO_DEVICE);
2309 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002310 goto dma_map_err;
2311
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002312 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
2313 first->des0 = des;
2314 priv->tx_skbuff_dma[first_entry].buf = first->des0;
2315 } else {
2316 first->des2 = des;
2317 priv->tx_skbuff_dma[first_entry].buf = first->des2;
2318 }
2319
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002320 priv->tx_skbuff_dma[first_entry].len = nopaged_len;
2321 priv->tx_skbuff_dma[first_entry].last_segment = last_segment;
2322
2323 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2324 priv->hwts_tx_en)) {
2325 /* declare that device is doing timestamping */
2326 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2327 priv->hw->desc->enable_tx_timestamp(first);
2328 }
2329
2330 /* Prepare the first descriptor setting the OWN bit too */
2331 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
2332 csum_insertion, priv->mode, 1,
2333 last_segment);
2334
2335 /* The own bit must be the latest setting done when prepare the
2336 * descriptor and then barrier is needed to make sure that
2337 * all is coherent before granting the DMA engine.
2338 */
2339 smp_wmb();
2340 }
2341
Beniamino Galvani38979572015-01-21 19:07:27 +01002342 netdev_sent_queue(dev, skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002343
2344 if (priv->synopsys_id < DWMAC_CORE_4_00)
2345 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
2346 else
2347 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2348 STMMAC_CHAN0);
Richard Cochran52f64fa2011-06-19 03:31:43 +00002349
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002350 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002351 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002352
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002353dma_map_err:
Fabrice Gasnier758a0ab2014-11-04 17:08:06 +01002354 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002355 dev_err(priv->device, "Tx dma map failed\n");
2356 dev_kfree_skb(skb);
2357 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002358 return NETDEV_TX_OK;
2359}
2360
Vince Bridgersb9381982014-01-14 13:42:05 -06002361static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
2362{
2363 struct ethhdr *ehdr;
2364 u16 vlanid;
2365
2366 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
2367 NETIF_F_HW_VLAN_CTAG_RX &&
2368 !__vlan_get_tag(skb, &vlanid)) {
2369 /* pop the vlan tag */
2370 ehdr = (struct ethhdr *)skb->data;
2371 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
2372 skb_pull(skb, VLAN_HLEN);
2373 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
2374 }
2375}
2376
2377
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002378static inline int stmmac_rx_threshold_count(struct stmmac_priv *priv)
2379{
2380 if (priv->rx_zeroc_thresh < STMMAC_RX_THRESH)
2381 return 0;
2382
2383 return 1;
2384}
2385
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002386/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002387 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002388 * @priv: driver private structure
2389 * Description : this is to reallocate the skb for the reception process
2390 * that is based on zero-copy.
2391 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002392static inline void stmmac_rx_refill(struct stmmac_priv *priv)
2393{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002394 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002395 unsigned int entry = priv->dirty_rx;
2396 int dirty = stmmac_rx_dirty(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002397
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002398 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002399 struct dma_desc *p;
2400
2401 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002402 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002403 else
2404 p = priv->dma_rx + entry;
2405
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002406 if (likely(priv->rx_skbuff[entry] == NULL)) {
2407 struct sk_buff *skb;
2408
Eric Dumazetacb600d2012-10-05 06:23:55 +00002409 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002410 if (unlikely(!skb)) {
2411 /* so for a while no zero-copy! */
2412 priv->rx_zeroc_thresh = STMMAC_RX_THRESH;
2413 if (unlikely(net_ratelimit()))
2414 dev_err(priv->device,
2415 "fail to alloc skb entry %d\n",
2416 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002417 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002418 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002419
2420 priv->rx_skbuff[entry] = skb;
2421 priv->rx_skbuff_dma[entry] =
2422 dma_map_single(priv->device, skb->data, bfsize,
2423 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002424 if (dma_mapping_error(priv->device,
2425 priv->rx_skbuff_dma[entry])) {
2426 dev_err(priv->device, "Rx dma map failed\n");
2427 dev_kfree_skb(skb);
2428 break;
2429 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002430
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002431 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
2432 p->des0 = priv->rx_skbuff_dma[entry];
2433 p->des1 = 0;
2434 } else {
2435 p->des2 = priv->rx_skbuff_dma[entry];
2436 }
2437 if (priv->hw->mode->refill_desc3)
2438 priv->hw->mode->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002439
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002440 if (priv->rx_zeroc_thresh > 0)
2441 priv->rx_zeroc_thresh--;
2442
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002443 if (netif_msg_rx_status(priv))
2444 pr_debug("\trefill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002445 }
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002446 wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002447
2448 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2449 priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
2450 else
2451 priv->hw->desc->set_rx_owner(p);
2452
Deepak Sikri8e839892012-07-08 21:14:45 +00002453 wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002454
2455 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002456 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002457 priv->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002458}
2459
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002460/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002461 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002462 * @priv: driver private structure
2463 * @limit: napi bugget.
2464 * Description : this the function called by the napi poll method.
2465 * It gets all the frames inside the ring.
2466 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002467static int stmmac_rx(struct stmmac_priv *priv, int limit)
2468{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002469 unsigned int entry = priv->cur_rx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002470 unsigned int next_entry;
2471 unsigned int count = 0;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002472 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002473
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002474 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002475 void *rx_head;
2476
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002477 pr_debug("%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002478 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002479 rx_head = (void *)priv->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002480 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002481 rx_head = (void *)priv->dma_rx;
2482
2483 priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002484 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002485 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002486 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002487 struct dma_desc *p;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002488
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002489 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002490 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002491 else
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002492 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002493
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01002494 /* read the status of the incoming frame */
2495 status = priv->hw->desc->rx_status(&priv->dev->stats,
2496 &priv->xstats, p);
2497 /* check if managed by the DMA otherwise go ahead */
2498 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002499 break;
2500
2501 count++;
2502
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002503 priv->cur_rx = STMMAC_GET_ENTRY(priv->cur_rx, DMA_RX_SIZE);
2504 next_entry = priv->cur_rx;
2505
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002506 if (priv->extend_desc)
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002507 prefetch(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002508 else
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002509 prefetch(priv->dma_rx + next_entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002510
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002511 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2512 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2513 &priv->xstats,
2514 priv->dma_erx +
2515 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002516 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002517 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002518 if (priv->hwts_rx_en && !priv->extend_desc) {
2519 /* DESC2 & DESC3 will be overwitten by device
2520 * with timestamp value, hence reinitialize
2521 * them in stmmac_rx_refill() function so that
2522 * device can reuse it.
2523 */
2524 priv->rx_skbuff[entry] = NULL;
2525 dma_unmap_single(priv->device,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002526 priv->rx_skbuff_dma[entry],
2527 priv->dma_buf_sz,
2528 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002529 }
2530 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002531 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002532 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002533 unsigned int des;
2534
2535 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2536 des = p->des0;
2537 else
2538 des = p->des2;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002539
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002540 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2541
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002542 /* If frame length is greather than skb buffer size
2543 * (preallocated during init) then the packet is
2544 * ignored
2545 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002546 if (frame_len > priv->dma_buf_sz) {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002547 pr_err("%s: len %d larger than size (%d)\n",
2548 priv->dev->name, frame_len,
2549 priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002550 priv->dev->stats.rx_length_errors++;
2551 break;
2552 }
2553
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002554 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002555 * Type frames (LLC/LLC-SNAP)
2556 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002557 if (unlikely(status != llc_snap))
2558 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002559
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002560 if (netif_msg_rx_status(priv)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002561 pr_debug("\tdesc: %p [entry %d] buff=0x%x\n",
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002562 p, entry, des);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002563 if (frame_len > ETH_FRAME_LEN)
2564 pr_debug("\tframe size %d, COE: %d\n",
2565 frame_len, status);
2566 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002567
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002568 /* The zero-copy is always used for all the sizes
2569 * in case of GMAC4 because it needs
2570 * to refill the used descriptors, always.
2571 */
2572 if (unlikely(!priv->plat->has_gmac4 &&
2573 ((frame_len < priv->rx_copybreak) ||
2574 stmmac_rx_threshold_count(priv)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002575 skb = netdev_alloc_skb_ip_align(priv->dev,
2576 frame_len);
2577 if (unlikely(!skb)) {
2578 if (net_ratelimit())
2579 dev_warn(priv->device,
2580 "packet dropped\n");
2581 priv->dev->stats.rx_dropped++;
2582 break;
2583 }
2584
2585 dma_sync_single_for_cpu(priv->device,
2586 priv->rx_skbuff_dma
2587 [entry], frame_len,
2588 DMA_FROM_DEVICE);
2589 skb_copy_to_linear_data(skb,
2590 priv->
2591 rx_skbuff[entry]->data,
2592 frame_len);
2593
2594 skb_put(skb, frame_len);
2595 dma_sync_single_for_device(priv->device,
2596 priv->rx_skbuff_dma
2597 [entry], frame_len,
2598 DMA_FROM_DEVICE);
2599 } else {
2600 skb = priv->rx_skbuff[entry];
2601 if (unlikely(!skb)) {
2602 pr_err("%s: Inconsistent Rx chain\n",
2603 priv->dev->name);
2604 priv->dev->stats.rx_dropped++;
2605 break;
2606 }
2607 prefetch(skb->data - NET_IP_ALIGN);
2608 priv->rx_skbuff[entry] = NULL;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002609 priv->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002610
2611 skb_put(skb, frame_len);
2612 dma_unmap_single(priv->device,
2613 priv->rx_skbuff_dma[entry],
2614 priv->dma_buf_sz,
2615 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002616 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002617
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002618 stmmac_get_rx_hwtstamp(priv, entry, skb);
2619
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002620 if (netif_msg_pktdata(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002621 pr_debug("frame received (%dbytes)", frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002622 print_pkt(skb->data, frame_len);
2623 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002624
Vince Bridgersb9381982014-01-14 13:42:05 -06002625 stmmac_rx_vlan(priv->dev, skb);
2626
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002627 skb->protocol = eth_type_trans(skb, priv->dev);
2628
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002629 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002630 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002631 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002632 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002633
2634 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002635
2636 priv->dev->stats.rx_packets++;
2637 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002638 }
2639 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002640 }
2641
2642 stmmac_rx_refill(priv);
2643
2644 priv->xstats.rx_pkt_n += count;
2645
2646 return count;
2647}
2648
2649/**
2650 * stmmac_poll - stmmac poll method (NAPI)
2651 * @napi : pointer to the napi structure.
2652 * @budget : maximum number of packets that the current CPU can receive from
2653 * all interfaces.
2654 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002655 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002656 */
2657static int stmmac_poll(struct napi_struct *napi, int budget)
2658{
2659 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
2660 int work_done = 0;
2661
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002662 priv->xstats.napi_poll++;
2663 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002664
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002665 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002666 if (work_done < budget) {
2667 napi_complete(napi);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002668 stmmac_enable_dma_irq(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002669 }
2670 return work_done;
2671}
2672
2673/**
2674 * stmmac_tx_timeout
2675 * @dev : Pointer to net device structure
2676 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00002677 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002678 * netdev structure and arrange for the device to be reset to a sane state
2679 * in order to transmit a new packet.
2680 */
2681static void stmmac_tx_timeout(struct net_device *dev)
2682{
2683 struct stmmac_priv *priv = netdev_priv(dev);
2684
2685 /* Clear Tx resources and restart transmitting again */
2686 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002687}
2688
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002689/**
Jiri Pirko01789342011-08-16 06:29:00 +00002690 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002691 * @dev : pointer to the device structure
2692 * Description:
2693 * This function is a driver entry point which gets called by the kernel
2694 * whenever multicast addresses must be enabled/disabled.
2695 * Return value:
2696 * void.
2697 */
Jiri Pirko01789342011-08-16 06:29:00 +00002698static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002699{
2700 struct stmmac_priv *priv = netdev_priv(dev);
2701
Vince Bridgers3b57de92014-07-31 15:49:17 -05002702 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002703}
2704
2705/**
2706 * stmmac_change_mtu - entry point to change MTU size for the device.
2707 * @dev : device pointer.
2708 * @new_mtu : the new MTU size for the device.
2709 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
2710 * to drive packet transmission. Ethernet has an MTU of 1500 octets
2711 * (ETH_DATA_LEN). This value can be changed with ifconfig.
2712 * Return value:
2713 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2714 * file on failure.
2715 */
2716static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
2717{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002718 if (netif_running(dev)) {
2719 pr_err("%s: must be stopped to change its MTU\n", dev->name);
2720 return -EBUSY;
2721 }
2722
Michał Mirosław5e982f32011-04-09 02:46:55 +00002723 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002724
Michał Mirosław5e982f32011-04-09 02:46:55 +00002725 netdev_update_features(dev);
2726
2727 return 0;
2728}
2729
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002730static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002731 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002732{
2733 struct stmmac_priv *priv = netdev_priv(dev);
2734
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002735 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002736 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002737
Michał Mirosław5e982f32011-04-09 02:46:55 +00002738 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08002739 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00002740
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002741 /* Some GMAC devices have a bugged Jumbo frame support that
2742 * needs to have the Tx COE disabled for oversized frames
2743 * (due to limited buffer sizes). In this case we disable
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002744 * the TX csum insertionin the TDES and not use SF.
2745 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00002746 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08002747 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002748
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002749 /* Disable tso if asked by ethtool */
2750 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
2751 if (features & NETIF_F_TSO)
2752 priv->tso = true;
2753 else
2754 priv->tso = false;
2755 }
2756
Michał Mirosław5e982f32011-04-09 02:46:55 +00002757 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002758}
2759
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002760static int stmmac_set_features(struct net_device *netdev,
2761 netdev_features_t features)
2762{
2763 struct stmmac_priv *priv = netdev_priv(netdev);
2764
2765 /* Keep the COE Type in case of csum is supporting */
2766 if (features & NETIF_F_RXCSUM)
2767 priv->hw->rx_csum = priv->plat->rx_coe;
2768 else
2769 priv->hw->rx_csum = 0;
2770 /* No check needed because rx_coe has been set before and it will be
2771 * fixed in case of issue.
2772 */
2773 priv->hw->mac->rx_ipc(priv->hw);
2774
2775 return 0;
2776}
2777
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002778/**
2779 * stmmac_interrupt - main ISR
2780 * @irq: interrupt number.
2781 * @dev_id: to pass the net device pointer.
2782 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002783 * It can call:
2784 * o DMA service routine (to manage incoming frame reception and transmission
2785 * status)
2786 * o Core interrupts to manage: remote wake-up, management counter, LPI
2787 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002788 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002789static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
2790{
2791 struct net_device *dev = (struct net_device *)dev_id;
2792 struct stmmac_priv *priv = netdev_priv(dev);
2793
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002794 if (priv->irq_wake)
2795 pm_wakeup_event(priv->device, 0);
2796
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002797 if (unlikely(!dev)) {
2798 pr_err("%s: invalid dev pointer\n", __func__);
2799 return IRQ_NONE;
2800 }
2801
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002802 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002803 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002804 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002805 &priv->xstats);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002806 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002807 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002808 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002809 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002810 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002811 priv->tx_path_in_lpi_mode = false;
Matt Coralloa8b7d772016-06-30 19:46:16 +00002812 if (status & CORE_IRQ_MTL_RX_OVERFLOW && priv->hw->dma->set_rx_tail_ptr)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002813 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
2814 priv->rx_tail_addr,
2815 STMMAC_CHAN0);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002816 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02002817
2818 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002819 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02002820 if (priv->xstats.pcs_link)
2821 netif_carrier_on(dev);
2822 else
2823 netif_carrier_off(dev);
2824 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002825 }
2826
2827 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002828 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002829
2830 return IRQ_HANDLED;
2831}
2832
2833#ifdef CONFIG_NET_POLL_CONTROLLER
2834/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002835 * to allow network I/O with interrupts disabled.
2836 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002837static void stmmac_poll_controller(struct net_device *dev)
2838{
2839 disable_irq(dev->irq);
2840 stmmac_interrupt(dev->irq, dev);
2841 enable_irq(dev->irq);
2842}
2843#endif
2844
2845/**
2846 * stmmac_ioctl - Entry point for the Ioctl
2847 * @dev: Device pointer.
2848 * @rq: An IOCTL specefic structure, that can contain a pointer to
2849 * a proprietary structure used to pass information to the driver.
2850 * @cmd: IOCTL command
2851 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002852 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002853 */
2854static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2855{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002856 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002857
2858 if (!netif_running(dev))
2859 return -EINVAL;
2860
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002861 switch (cmd) {
2862 case SIOCGMIIPHY:
2863 case SIOCGMIIREG:
2864 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002865 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002866 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002867 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002868 break;
2869 case SIOCSHWTSTAMP:
2870 ret = stmmac_hwtstamp_ioctl(dev, rq);
2871 break;
2872 default:
2873 break;
2874 }
Richard Cochran28b04112010-07-17 08:48:55 +00002875
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002876 return ret;
2877}
2878
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002879#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002880static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002881
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002882static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002883 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002884{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002885 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002886 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
2887 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002888
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002889 for (i = 0; i < size; i++) {
2890 u64 x;
2891 if (extend_desc) {
2892 x = *(u64 *) ep;
2893 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002894 i, (unsigned int)virt_to_phys(ep),
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002895 ep->basic.des0, ep->basic.des1,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002896 ep->basic.des2, ep->basic.des3);
2897 ep++;
2898 } else {
2899 x = *(u64 *) p;
2900 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002901 i, (unsigned int)virt_to_phys(ep),
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002902 p->des0, p->des1, p->des2, p->des3);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002903 p++;
2904 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002905 seq_printf(seq, "\n");
2906 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002907}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002908
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002909static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
2910{
2911 struct net_device *dev = seq->private;
2912 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002913
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002914 if (priv->extend_desc) {
2915 seq_printf(seq, "Extended RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002916 sysfs_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002917 seq_printf(seq, "Extended TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002918 sysfs_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002919 } else {
2920 seq_printf(seq, "RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002921 sysfs_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002922 seq_printf(seq, "TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002923 sysfs_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002924 }
2925
2926 return 0;
2927}
2928
2929static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
2930{
2931 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
2932}
2933
2934static const struct file_operations stmmac_rings_status_fops = {
2935 .owner = THIS_MODULE,
2936 .open = stmmac_sysfs_ring_open,
2937 .read = seq_read,
2938 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002939 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002940};
2941
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002942static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
2943{
2944 struct net_device *dev = seq->private;
2945 struct stmmac_priv *priv = netdev_priv(dev);
2946
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002947 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002948 seq_printf(seq, "DMA HW features not supported\n");
2949 return 0;
2950 }
2951
2952 seq_printf(seq, "==============================\n");
2953 seq_printf(seq, "\tDMA HW features\n");
2954 seq_printf(seq, "==============================\n");
2955
2956 seq_printf(seq, "\t10/100 Mbps %s\n",
2957 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
2958 seq_printf(seq, "\t1000 Mbps %s\n",
2959 (priv->dma_cap.mbps_1000) ? "Y" : "N");
2960 seq_printf(seq, "\tHalf duple %s\n",
2961 (priv->dma_cap.half_duplex) ? "Y" : "N");
2962 seq_printf(seq, "\tHash Filter: %s\n",
2963 (priv->dma_cap.hash_filter) ? "Y" : "N");
2964 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
2965 (priv->dma_cap.multi_addr) ? "Y" : "N");
2966 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
2967 (priv->dma_cap.pcs) ? "Y" : "N");
2968 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
2969 (priv->dma_cap.sma_mdio) ? "Y" : "N");
2970 seq_printf(seq, "\tPMT Remote wake up: %s\n",
2971 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
2972 seq_printf(seq, "\tPMT Magic Frame: %s\n",
2973 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
2974 seq_printf(seq, "\tRMON module: %s\n",
2975 (priv->dma_cap.rmon) ? "Y" : "N");
2976 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
2977 (priv->dma_cap.time_stamp) ? "Y" : "N");
2978 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp:%s\n",
2979 (priv->dma_cap.atime_stamp) ? "Y" : "N");
2980 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE) %s\n",
2981 (priv->dma_cap.eee) ? "Y" : "N");
2982 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
2983 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
2984 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002985 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
2986 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
2987 (priv->dma_cap.rx_coe) ? "Y" : "N");
2988 } else {
2989 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
2990 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
2991 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
2992 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
2993 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002994 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
2995 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
2996 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
2997 priv->dma_cap.number_rx_channel);
2998 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
2999 priv->dma_cap.number_tx_channel);
3000 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3001 (priv->dma_cap.enh_desc) ? "Y" : "N");
3002
3003 return 0;
3004}
3005
3006static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3007{
3008 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3009}
3010
3011static const struct file_operations stmmac_dma_cap_fops = {
3012 .owner = THIS_MODULE,
3013 .open = stmmac_sysfs_dma_cap_open,
3014 .read = seq_read,
3015 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003016 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003017};
3018
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003019static int stmmac_init_fs(struct net_device *dev)
3020{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003021 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003022
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003023 /* Create per netdev entries */
3024 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3025
3026 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
3027 pr_err("ERROR %s/%s, debugfs create directory failed\n",
3028 STMMAC_RESOURCE_NAME, dev->name);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003029
3030 return -ENOMEM;
3031 }
3032
3033 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003034 priv->dbgfs_rings_status =
3035 debugfs_create_file("descriptors_status", S_IRUGO,
3036 priv->dbgfs_dir, dev,
3037 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003038
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003039 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003040 pr_info("ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003041 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003042
3043 return -ENOMEM;
3044 }
3045
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003046 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003047 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
3048 priv->dbgfs_dir,
3049 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003050
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003051 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003052 pr_info("ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003053 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003054
3055 return -ENOMEM;
3056 }
3057
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003058 return 0;
3059}
3060
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003061static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003062{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003063 struct stmmac_priv *priv = netdev_priv(dev);
3064
3065 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003066}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003067#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003068
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003069static const struct net_device_ops stmmac_netdev_ops = {
3070 .ndo_open = stmmac_open,
3071 .ndo_start_xmit = stmmac_xmit,
3072 .ndo_stop = stmmac_release,
3073 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00003074 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003075 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00003076 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003077 .ndo_tx_timeout = stmmac_tx_timeout,
3078 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003079#ifdef CONFIG_NET_POLL_CONTROLLER
3080 .ndo_poll_controller = stmmac_poll_controller,
3081#endif
3082 .ndo_set_mac_address = eth_mac_addr,
3083};
3084
3085/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003086 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003087 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003088 * Description: this function is to configure the MAC device according to
3089 * some platform parameters or the HW capability register. It prepares the
3090 * driver to use either ring or chain modes and to setup either enhanced or
3091 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003092 */
3093static int stmmac_hw_init(struct stmmac_priv *priv)
3094{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003095 struct mac_device_info *mac;
3096
3097 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003098 if (priv->plat->has_gmac) {
3099 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05003100 mac = dwmac1000_setup(priv->ioaddr,
3101 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003102 priv->plat->unicast_filter_entries,
3103 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003104 } else if (priv->plat->has_gmac4) {
3105 priv->dev->priv_flags |= IFF_UNICAST_FLT;
3106 mac = dwmac4_setup(priv->ioaddr,
3107 priv->plat->multicast_filter_bins,
3108 priv->plat->unicast_filter_entries,
3109 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003110 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003111 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003112 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003113 if (!mac)
3114 return -ENOMEM;
3115
3116 priv->hw = mac;
3117
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003118 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003119 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3120 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003121 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003122 if (chain_mode) {
3123 priv->hw->mode = &chain_mode_ops;
3124 pr_info(" Chain mode enabled\n");
3125 priv->mode = STMMAC_CHAIN_MODE;
3126 } else {
3127 priv->hw->mode = &ring_mode_ops;
3128 pr_info(" Ring mode enabled\n");
3129 priv->mode = STMMAC_RING_MODE;
3130 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003131 }
3132
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003133 /* Get the HW capability (new GMAC newer than 3.50a) */
3134 priv->hw_cap_support = stmmac_get_hw_features(priv);
3135 if (priv->hw_cap_support) {
3136 pr_info(" DMA HW capability register supported");
3137
3138 /* We can override some gmac/dma configuration fields: e.g.
3139 * enh_desc, tx_coe (e.g. that are passed through the
3140 * platform) with the values from the HW capability
3141 * register (if supported).
3142 */
3143 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003144 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003145 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003146
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03003147 /* TXCOE doesn't work in thresh DMA mode */
3148 if (priv->plat->force_thresh_dma_mode)
3149 priv->plat->tx_coe = 0;
3150 else
3151 priv->plat->tx_coe = priv->dma_cap.tx_coe;
3152
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003153 /* In case of GMAC4 rx_coe is from HW cap register. */
3154 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003155
3156 if (priv->dma_cap.rx_coe_type2)
3157 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
3158 else if (priv->dma_cap.rx_coe_type1)
3159 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
3160
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003161 } else
3162 pr_info(" No HW DMA feature register supported");
3163
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003164 /* To use alternate (extended), normal or GMAC4 descriptor structures */
3165 if (priv->synopsys_id >= DWMAC_CORE_4_00)
3166 priv->hw->desc = &dwmac4_desc_ops;
3167 else
3168 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09003169
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003170 if (priv->plat->rx_coe) {
3171 priv->hw->rx_csum = priv->plat->rx_coe;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003172 pr_info(" RX Checksum Offload Engine supported\n");
3173 if (priv->synopsys_id < DWMAC_CORE_4_00)
3174 pr_info("\tCOE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003175 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003176 if (priv->plat->tx_coe)
3177 pr_info(" TX Checksum insertion supported\n");
3178
3179 if (priv->plat->pmt) {
3180 pr_info(" Wake-Up On Lan supported\n");
3181 device_set_wakeup_capable(priv->device, 1);
3182 }
3183
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003184 if (priv->dma_cap.tsoen)
3185 pr_info(" TSO supported\n");
3186
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003187 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003188}
3189
3190/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003191 * stmmac_dvr_probe
3192 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00003193 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003194 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003195 * Description: this is the main probe function used to
3196 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02003197 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003198 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003199 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003200int stmmac_dvr_probe(struct device *device,
3201 struct plat_stmmacenet_data *plat_dat,
3202 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003203{
3204 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003205 struct net_device *ndev = NULL;
3206 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003207
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003208 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00003209 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003210 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003211
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003212 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003213
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003214 priv = netdev_priv(ndev);
3215 priv->device = device;
3216 priv->dev = ndev;
3217
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003218 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003219 priv->pause = pause;
3220 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003221 priv->ioaddr = res->addr;
3222 priv->dev->base_addr = (unsigned long)res->addr;
3223
3224 priv->dev->irq = res->irq;
3225 priv->wol_irq = res->wol_irq;
3226 priv->lpi_irq = res->lpi_irq;
3227
3228 if (res->mac)
3229 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003230
Joachim Eastwooda7a62682015-07-17 23:48:17 +02003231 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02003232
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003233 /* Verify driver arguments */
3234 stmmac_verify_args();
3235
3236 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003237 * this needs to have multiple instances
3238 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003239 if ((phyaddr >= 0) && (phyaddr <= 31))
3240 priv->plat->phy_addr = phyaddr;
3241
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003242 priv->stmmac_clk = devm_clk_get(priv->device, STMMAC_RESOURCE_NAME);
3243 if (IS_ERR(priv->stmmac_clk)) {
3244 dev_warn(priv->device, "%s: warning: cannot get CSR clock\n",
3245 __func__);
Kweh, Hock Leongc5bb86c2014-09-26 21:42:55 +08003246 /* If failed to obtain stmmac_clk and specific clk_csr value
3247 * is NOT passed from the platform, probe fail.
3248 */
3249 if (!priv->plat->clk_csr) {
3250 ret = PTR_ERR(priv->stmmac_clk);
3251 goto error_clk_get;
3252 } else {
3253 priv->stmmac_clk = NULL;
3254 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003255 }
3256 clk_prepare_enable(priv->stmmac_clk);
3257
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003258 priv->pclk = devm_clk_get(priv->device, "pclk");
3259 if (IS_ERR(priv->pclk)) {
3260 if (PTR_ERR(priv->pclk) == -EPROBE_DEFER) {
3261 ret = -EPROBE_DEFER;
3262 goto error_pclk_get;
3263 }
3264 priv->pclk = NULL;
3265 }
3266 clk_prepare_enable(priv->pclk);
3267
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003268 priv->stmmac_rst = devm_reset_control_get(priv->device,
3269 STMMAC_RESOURCE_NAME);
3270 if (IS_ERR(priv->stmmac_rst)) {
3271 if (PTR_ERR(priv->stmmac_rst) == -EPROBE_DEFER) {
3272 ret = -EPROBE_DEFER;
3273 goto error_hw_init;
3274 }
3275 dev_info(priv->device, "no reset control found\n");
3276 priv->stmmac_rst = NULL;
3277 }
3278 if (priv->stmmac_rst)
3279 reset_control_deassert(priv->stmmac_rst);
3280
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003281 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003282 ret = stmmac_hw_init(priv);
3283 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003284 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003285
3286 ndev->netdev_ops = &stmmac_netdev_ops;
3287
3288 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
3289 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003290
3291 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3292 ndev->hw_features |= NETIF_F_TSO;
3293 priv->tso = true;
3294 pr_info(" TSO feature enabled\n");
3295 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003296 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
3297 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003298#ifdef STMMAC_VLAN_TAG_USED
3299 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00003300 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003301#endif
3302 priv->msg_enable = netif_msg_init(debug, default_msg_level);
3303
Jarod Wilson44770e12016-10-17 15:54:17 -04003304 /* MTU range: 46 - hw-specific max */
3305 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
3306 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
3307 ndev->max_mtu = JUMBO_LEN;
3308 else
3309 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
3310 if (priv->plat->maxmtu < ndev->max_mtu)
3311 ndev->max_mtu = priv->plat->maxmtu;
3312
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003313 if (flow_ctrl)
3314 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
3315
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003316 /* Rx Watchdog is available in the COREs newer than the 3.40.
3317 * In some case, for example on bugged HW this feature
3318 * has to be disable and this can be done by passing the
3319 * riwt_off field from the platform.
3320 */
3321 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
3322 priv->use_riwt = 1;
3323 pr_info(" Enable RX Mitigation via HW Watchdog Timer\n");
3324 }
3325
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003326 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003327
Vlad Lunguf8e96162010-11-29 22:52:52 +00003328 spin_lock_init(&priv->lock);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00003329 spin_lock_init(&priv->tx_lock);
Vlad Lunguf8e96162010-11-29 22:52:52 +00003330
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003331 ret = register_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003332 if (ret) {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003333 pr_err("%s: ERROR %i registering the device\n", __func__, ret);
Viresh Kumar6a81c262012-07-30 14:39:41 -07003334 goto error_netdev_register;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003335 }
3336
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00003337 /* If a specific clk_csr value is passed from the platform
3338 * this means that the CSR Clock Range selection cannot be
3339 * changed at run-time and it is fixed. Viceversa the driver'll try to
3340 * set the MDC clock dynamically according to the csr actual
3341 * clock input.
3342 */
3343 if (!priv->plat->clk_csr)
3344 stmmac_clk_csr_set(priv);
3345 else
3346 priv->clk_csr = priv->plat->clk_csr;
3347
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003348 stmmac_check_pcs_mode(priv);
3349
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003350 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3351 priv->hw->pcs != STMMAC_PCS_TBI &&
3352 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003353 /* MDIO bus Registration */
3354 ret = stmmac_mdio_register(ndev);
3355 if (ret < 0) {
3356 pr_debug("%s: MDIO bus (id: %d) registration failed",
3357 __func__, priv->plat->bus_id);
3358 goto error_mdio_register;
3359 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00003360 }
3361
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003362 return 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003363
Viresh Kumar6a81c262012-07-30 14:39:41 -07003364error_mdio_register:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003365 unregister_netdev(ndev);
Viresh Kumar6a81c262012-07-30 14:39:41 -07003366error_netdev_register:
3367 netif_napi_del(&priv->napi);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003368error_hw_init:
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003369 clk_disable_unprepare(priv->pclk);
3370error_pclk_get:
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003371 clk_disable_unprepare(priv->stmmac_clk);
3372error_clk_get:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003373 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003374
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003375 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003376}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003377EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003378
3379/**
3380 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003381 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003382 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003383 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003384 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003385int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003386{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003387 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003388 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003389
3390 pr_info("%s:\n\tremoving driver", __func__);
3391
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00003392 priv->hw->dma->stop_rx(priv->ioaddr);
3393 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003394
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003395 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003396 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003397 unregister_netdev(ndev);
Peter Chen4613b272016-08-01 15:02:42 +08003398 of_node_put(priv->plat->phy_node);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003399 if (priv->stmmac_rst)
3400 reset_control_assert(priv->stmmac_rst);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003401 clk_disable_unprepare(priv->pclk);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003402 clk_disable_unprepare(priv->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003403 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3404 priv->hw->pcs != STMMAC_PCS_TBI &&
3405 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01003406 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003407 free_netdev(ndev);
3408
3409 return 0;
3410}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003411EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003412
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003413/**
3414 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003415 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003416 * Description: this is the function to suspend the device and it is called
3417 * by the platform driver to stop the network queue, release the resources,
3418 * program the PMT register (for WoL), clean and release driver resources.
3419 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003420int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003421{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003422 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003423 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003424 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003425
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003426 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003427 return 0;
3428
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003429 if (ndev->phydev)
3430 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003431
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003432 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003433
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003434 netif_device_detach(ndev);
3435 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003436
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003437 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003438
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003439 /* Stop TX/RX DMA */
3440 priv->hw->dma->stop_tx(priv->ioaddr);
3441 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003442
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003443 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003444 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003445 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003446 priv->irq_wake = 1;
3447 } else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003448 stmmac_set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003449 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003450 /* Disable clock in case of PWM is off */
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003451 clk_disable(priv->pclk);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003452 clk_disable(priv->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003453 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003454 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05003455
3456 priv->oldlink = 0;
3457 priv->speed = 0;
3458 priv->oldduplex = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003459 return 0;
3460}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003461EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003462
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003463/**
3464 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003465 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003466 * Description: when resume this function is invoked to setup the DMA and CORE
3467 * in a usable state.
3468 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003469int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003470{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003471 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003472 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003473 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003474
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003475 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003476 return 0;
3477
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003478 /* Power Down bit, into the PM register, is cleared
3479 * automatically as soon as a magic packet or a Wake-up frame
3480 * is received. Anyway, it's better to manually clear
3481 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003482 * from another devices (e.g. serial console).
3483 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003484 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003485 spin_lock_irqsave(&priv->lock, flags);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003486 priv->hw->mac->pmt(priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003487 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003488 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003489 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003490 pinctrl_pm_select_default_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003491 /* enable the clk prevously disabled */
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003492 clk_enable(priv->stmmac_clk);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003493 clk_enable(priv->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003494 /* reset the phy so that it's ready */
3495 if (priv->mii)
3496 stmmac_mdio_reset(priv->mii);
3497 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003498
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003499 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003500
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003501 spin_lock_irqsave(&priv->lock, flags);
3502
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003503 priv->cur_rx = 0;
3504 priv->dirty_rx = 0;
3505 priv->dirty_tx = 0;
3506 priv->cur_tx = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003507 /* reset private mss value to force mss context settings at
3508 * next tso xmit (only used for gmac4).
3509 */
3510 priv->mss = 0;
3511
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003512 stmmac_clear_descriptors(priv);
3513
Huacai Chenfe1319292014-12-19 22:38:18 +08003514 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003515 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01003516 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003517
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003518 napi_enable(&priv->napi);
3519
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003520 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003521
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003522 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003523
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003524 if (ndev->phydev)
3525 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003526
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003527 return 0;
3528}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003529EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003530
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003531#ifndef MODULE
3532static int __init stmmac_cmdline_opt(char *str)
3533{
3534 char *opt;
3535
3536 if (!str || !*str)
3537 return -EINVAL;
3538 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003539 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003540 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003541 goto err;
3542 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003543 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003544 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003545 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003546 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003547 goto err;
3548 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003549 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003550 goto err;
3551 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003552 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003553 goto err;
3554 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003555 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003556 goto err;
3557 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003558 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003559 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00003560 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003561 if (kstrtoint(opt + 10, 0, &eee_timer))
3562 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003563 } else if (!strncmp(opt, "chain_mode:", 11)) {
3564 if (kstrtoint(opt + 11, 0, &chain_mode))
3565 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003566 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003567 }
3568 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003569
3570err:
3571 pr_err("%s: ERROR broken module parameter conversion", __func__);
3572 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003573}
3574
3575__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003576#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003577
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003578static int __init stmmac_init(void)
3579{
3580#ifdef CONFIG_DEBUG_FS
3581 /* Create debugfs main directory if it doesn't exist yet */
3582 if (!stmmac_fs_dir) {
3583 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
3584
3585 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
3586 pr_err("ERROR %s, debugfs create directory failed\n",
3587 STMMAC_RESOURCE_NAME);
3588
3589 return -ENOMEM;
3590 }
3591 }
3592#endif
3593
3594 return 0;
3595}
3596
3597static void __exit stmmac_exit(void)
3598{
3599#ifdef CONFIG_DEBUG_FS
3600 debugfs_remove_recursive(stmmac_fs_dir);
3601#endif
3602}
3603
3604module_init(stmmac_init)
3605module_exit(stmmac_exit)
3606
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003607MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
3608MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
3609MODULE_LICENSE("GPL");