blob: b5e0987c88f01430f2a8fd2336d156d2d7496d89 [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
7 *
Vivien Didelot4333d612017-03-28 15:10:36 -04008 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
9 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b392015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000034#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040035
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040036#include "chip.h"
Vivien Didelota935c052016-09-29 12:21:53 -040037#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040038#include "global2.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020039#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020041#include "serdes.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000042
Vivien Didelotfad09c72016-06-21 12:28:20 -040043static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040044{
Vivien Didelotfad09c72016-06-21 12:28:20 -040045 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
46 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040047 dump_stack();
48 }
49}
50
Vivien Didelot914b32f2016-06-20 13:14:11 -040051/* The switch ADDR[4:1] configuration pins define the chip SMI device address
52 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
53 *
54 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
55 * is the only device connected to the SMI master. In this mode it responds to
56 * all 32 possible SMI addresses, and thus maps directly the internal devices.
57 *
58 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
59 * multiple devices to share the SMI interface. In this mode it responds to only
60 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000061 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040062
Vivien Didelotfad09c72016-06-21 12:28:20 -040063static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040064 int addr, int reg, u16 *val)
65{
Vivien Didelotfad09c72016-06-21 12:28:20 -040066 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040067 return -EOPNOTSUPP;
68
Vivien Didelotfad09c72016-06-21 12:28:20 -040069 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040070}
71
Vivien Didelotfad09c72016-06-21 12:28:20 -040072static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040073 int addr, int reg, u16 val)
74{
Vivien Didelotfad09c72016-06-21 12:28:20 -040075 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040076 return -EOPNOTSUPP;
77
Vivien Didelotfad09c72016-06-21 12:28:20 -040078 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040079}
80
Vivien Didelotfad09c72016-06-21 12:28:20 -040081static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040082 int addr, int reg, u16 *val)
83{
84 int ret;
85
Vivien Didelotfad09c72016-06-21 12:28:20 -040086 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040087 if (ret < 0)
88 return ret;
89
90 *val = ret & 0xffff;
91
92 return 0;
93}
94
Vivien Didelotfad09c72016-06-21 12:28:20 -040095static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040096 int addr, int reg, u16 val)
97{
98 int ret;
99
Vivien Didelotfad09c72016-06-21 12:28:20 -0400100 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400101 if (ret < 0)
102 return ret;
103
104 return 0;
105}
106
Vivien Didelotc08026a2016-09-29 12:21:59 -0400107static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400108 .read = mv88e6xxx_smi_single_chip_read,
109 .write = mv88e6xxx_smi_single_chip_write,
110};
111
Vivien Didelotfad09c72016-06-21 12:28:20 -0400112static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000113{
114 int ret;
115 int i;
116
117 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400118 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000119 if (ret < 0)
120 return ret;
121
Andrew Lunncca8b132015-04-02 04:06:39 +0200122 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000123 return 0;
124 }
125
126 return -ETIMEDOUT;
127}
128
Vivien Didelotfad09c72016-06-21 12:28:20 -0400129static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400130 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000131{
132 int ret;
133
Barry Grussling3675c8d2013-01-08 16:05:53 +0000134 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400135 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000136 if (ret < 0)
137 return ret;
138
Barry Grussling3675c8d2013-01-08 16:05:53 +0000139 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400140 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200141 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000142 if (ret < 0)
143 return ret;
144
Barry Grussling3675c8d2013-01-08 16:05:53 +0000145 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400146 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000147 if (ret < 0)
148 return ret;
149
Barry Grussling3675c8d2013-01-08 16:05:53 +0000150 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400151 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000152 if (ret < 0)
153 return ret;
154
Vivien Didelot914b32f2016-06-20 13:14:11 -0400155 *val = ret & 0xffff;
156
157 return 0;
158}
159
Vivien Didelotfad09c72016-06-21 12:28:20 -0400160static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400161 int addr, int reg, u16 val)
162{
163 int ret;
164
165 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400166 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400167 if (ret < 0)
168 return ret;
169
170 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400171 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400172 if (ret < 0)
173 return ret;
174
175 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400176 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400177 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
178 if (ret < 0)
179 return ret;
180
181 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400182 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400183 if (ret < 0)
184 return ret;
185
186 return 0;
187}
188
Vivien Didelotc08026a2016-09-29 12:21:59 -0400189static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400190 .read = mv88e6xxx_smi_multi_chip_read,
191 .write = mv88e6xxx_smi_multi_chip_write,
192};
193
Vivien Didelotec561272016-09-02 14:45:33 -0400194int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400195{
196 int err;
197
Vivien Didelotfad09c72016-06-21 12:28:20 -0400198 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400199
Vivien Didelotfad09c72016-06-21 12:28:20 -0400200 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400201 if (err)
202 return err;
203
Vivien Didelotfad09c72016-06-21 12:28:20 -0400204 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400205 addr, reg, *val);
206
207 return 0;
208}
209
Vivien Didelotec561272016-09-02 14:45:33 -0400210int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400211{
212 int err;
213
Vivien Didelotfad09c72016-06-21 12:28:20 -0400214 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400215
Vivien Didelotfad09c72016-06-21 12:28:20 -0400216 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400217 if (err)
218 return err;
219
Vivien Didelotfad09c72016-06-21 12:28:20 -0400220 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400221 addr, reg, val);
222
223 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000224}
225
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200226struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100227{
228 struct mv88e6xxx_mdio_bus *mdio_bus;
229
230 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
231 list);
232 if (!mdio_bus)
233 return NULL;
234
235 return mdio_bus->bus;
236}
237
Andrew Lunndc30c352016-10-16 19:56:49 +0200238static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
239{
240 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
241 unsigned int n = d->hwirq;
242
243 chip->g1_irq.masked |= (1 << n);
244}
245
246static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
247{
248 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
249 unsigned int n = d->hwirq;
250
251 chip->g1_irq.masked &= ~(1 << n);
252}
253
254static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
255{
256 struct mv88e6xxx_chip *chip = dev_id;
257 unsigned int nhandled = 0;
258 unsigned int sub_irq;
259 unsigned int n;
260 u16 reg;
261 int err;
262
263 mutex_lock(&chip->reg_lock);
Vivien Didelot82466922017-06-15 12:13:59 -0400264 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200265 mutex_unlock(&chip->reg_lock);
266
267 if (err)
268 goto out;
269
270 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
271 if (reg & (1 << n)) {
272 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
273 handle_nested_irq(sub_irq);
274 ++nhandled;
275 }
276 }
277out:
278 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
279}
280
281static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
282{
283 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
284
285 mutex_lock(&chip->reg_lock);
286}
287
288static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
289{
290 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
291 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
292 u16 reg;
293 int err;
294
Vivien Didelotd77f4322017-06-15 12:14:03 -0400295 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200296 if (err)
297 goto out;
298
299 reg &= ~mask;
300 reg |= (~chip->g1_irq.masked & mask);
301
Vivien Didelotd77f4322017-06-15 12:14:03 -0400302 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200303 if (err)
304 goto out;
305
306out:
307 mutex_unlock(&chip->reg_lock);
308}
309
Bhumika Goyal6eb15e22017-08-19 16:25:52 +0530310static const struct irq_chip mv88e6xxx_g1_irq_chip = {
Andrew Lunndc30c352016-10-16 19:56:49 +0200311 .name = "mv88e6xxx-g1",
312 .irq_mask = mv88e6xxx_g1_irq_mask,
313 .irq_unmask = mv88e6xxx_g1_irq_unmask,
314 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
315 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
316};
317
318static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
319 unsigned int irq,
320 irq_hw_number_t hwirq)
321{
322 struct mv88e6xxx_chip *chip = d->host_data;
323
324 irq_set_chip_data(irq, d->host_data);
325 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
326 irq_set_noprobe(irq);
327
328 return 0;
329}
330
331static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
332 .map = mv88e6xxx_g1_irq_domain_map,
333 .xlate = irq_domain_xlate_twocell,
334};
335
336static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
337{
338 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100339 u16 mask;
340
Vivien Didelotd77f4322017-06-15 12:14:03 -0400341 mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100342 mask |= GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400343 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100344
345 free_irq(chip->irq, chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200346
Andreas Färber5edef2f2016-11-27 23:26:28 +0100347 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100348 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200349 irq_dispose_mapping(virq);
350 }
351
Andrew Lunna3db3d32016-11-20 20:14:14 +0100352 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200353}
354
355static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
356{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100357 int err, irq, virq;
358 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200359
360 chip->g1_irq.nirqs = chip->info->g1_irqs;
361 chip->g1_irq.domain = irq_domain_add_simple(
362 NULL, chip->g1_irq.nirqs, 0,
363 &mv88e6xxx_g1_irq_domain_ops, chip);
364 if (!chip->g1_irq.domain)
365 return -ENOMEM;
366
367 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
368 irq_create_mapping(chip->g1_irq.domain, irq);
369
370 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
371 chip->g1_irq.masked = ~0;
372
Vivien Didelotd77f4322017-06-15 12:14:03 -0400373 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200374 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100375 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200376
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100377 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200378
Vivien Didelotd77f4322017-06-15 12:14:03 -0400379 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200380 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100381 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200382
383 /* Reading the interrupt status clears (most of) them */
Vivien Didelot82466922017-06-15 12:13:59 -0400384 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200385 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100386 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200387
388 err = request_threaded_irq(chip->irq, NULL,
389 mv88e6xxx_g1_irq_thread_fn,
390 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
391 dev_name(chip->dev), chip);
392 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100393 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200394
395 return 0;
396
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100397out_disable:
398 mask |= GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400399 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100400
401out_mapping:
402 for (irq = 0; irq < 16; irq++) {
403 virq = irq_find_mapping(chip->g1_irq.domain, irq);
404 irq_dispose_mapping(virq);
405 }
406
407 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200408
409 return err;
410}
411
Vivien Didelotec561272016-09-02 14:45:33 -0400412int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400413{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200414 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400415
Andrew Lunn6441e6692016-08-19 00:01:55 +0200416 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400417 u16 val;
418 int err;
419
420 err = mv88e6xxx_read(chip, addr, reg, &val);
421 if (err)
422 return err;
423
424 if (!(val & mask))
425 return 0;
426
427 usleep_range(1000, 2000);
428 }
429
Andrew Lunn30853552016-08-19 00:01:57 +0200430 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400431 return -ETIMEDOUT;
432}
433
Vivien Didelotf22ab642016-07-18 20:45:31 -0400434/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400435int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400436{
437 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200438 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400439
440 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200441 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
442 if (err)
443 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400444
445 /* Set the Update bit to trigger a write operation */
446 val = BIT(15) | update;
447
448 return mv88e6xxx_write(chip, addr, reg, val);
449}
450
Vivien Didelotd78343d2016-11-04 03:23:36 +0100451static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
452 int link, int speed, int duplex,
453 phy_interface_t mode)
454{
455 int err;
456
457 if (!chip->info->ops->port_set_link)
458 return 0;
459
460 /* Port's MAC control must not be changed unless the link is down */
461 err = chip->info->ops->port_set_link(chip, port, 0);
462 if (err)
463 return err;
464
465 if (chip->info->ops->port_set_speed) {
466 err = chip->info->ops->port_set_speed(chip, port, speed);
467 if (err && err != -EOPNOTSUPP)
468 goto restore_link;
469 }
470
471 if (chip->info->ops->port_set_duplex) {
472 err = chip->info->ops->port_set_duplex(chip, port, duplex);
473 if (err && err != -EOPNOTSUPP)
474 goto restore_link;
475 }
476
477 if (chip->info->ops->port_set_rgmii_delay) {
478 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
479 if (err && err != -EOPNOTSUPP)
480 goto restore_link;
481 }
482
Andrew Lunnf39908d2017-02-04 20:02:50 +0100483 if (chip->info->ops->port_set_cmode) {
484 err = chip->info->ops->port_set_cmode(chip, port, mode);
485 if (err && err != -EOPNOTSUPP)
486 goto restore_link;
487 }
488
Vivien Didelotd78343d2016-11-04 03:23:36 +0100489 err = 0;
490restore_link:
491 if (chip->info->ops->port_set_link(chip, port, link))
Vivien Didelot774439e52017-06-08 18:34:08 -0400492 dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100493
494 return err;
495}
496
Andrew Lunndea87022015-08-31 15:56:47 +0200497/* We expect the switch to perform auto negotiation if there is a real
498 * phy. However, in the case of a fixed link phy, we force the port
499 * settings from the fixed link settings.
500 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400501static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
502 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200503{
Vivien Didelot04bed142016-08-31 18:06:13 -0400504 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200505 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200506
507 if (!phy_is_pseudo_fixed_link(phydev))
508 return;
509
Vivien Didelotfad09c72016-06-21 12:28:20 -0400510 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100511 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
512 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400513 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100514
515 if (err && err != -EOPNOTSUPP)
Vivien Didelot774439e52017-06-08 18:34:08 -0400516 dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
Andrew Lunndea87022015-08-31 15:56:47 +0200517}
518
Andrew Lunna605a0f2016-11-21 23:26:58 +0100519static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000520{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100521 if (!chip->info->ops->stats_snapshot)
522 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000523
Andrew Lunna605a0f2016-11-21 23:26:58 +0100524 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000525}
526
Andrew Lunne413e7e2015-04-02 04:06:38 +0200527static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100528 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
529 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
530 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
531 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
532 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
533 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
534 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
535 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
536 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
537 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
538 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
539 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
540 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
541 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
542 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
543 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
544 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
545 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
546 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
547 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
548 { "single", 4, 0x14, STATS_TYPE_BANK0, },
549 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
550 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
551 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
552 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
553 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
554 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
555 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
556 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
557 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
558 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
559 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
560 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
561 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
562 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
563 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
564 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
565 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
566 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
567 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
568 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
569 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
570 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
571 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
572 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
573 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
574 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
575 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
576 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
577 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
578 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
579 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
580 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
581 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
582 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
583 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
584 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
585 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
586 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200587};
588
Vivien Didelotfad09c72016-06-21 12:28:20 -0400589static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100590 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100591 int port, u16 bank1_select,
592 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200593{
Andrew Lunn80c46272015-06-20 18:42:30 +0200594 u32 low;
595 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100596 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200597 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200598 u64 value;
599
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100600 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100601 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200602 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
603 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200604 return UINT64_MAX;
605
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200606 low = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200607 if (s->sizeof_stat == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200608 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
609 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200610 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200611 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200612 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100613 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100614 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100615 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100616 /* fall through */
617 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100618 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100619 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200620 if (s->sizeof_stat == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100621 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500622 break;
623 default:
624 return UINT64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200625 }
626 value = (((u64)high) << 16) | low;
627 return value;
628}
629
Andrew Lunndfafe442016-11-21 23:27:02 +0100630static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
631 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100632{
633 struct mv88e6xxx_hw_stat *stat;
634 int i, j;
635
636 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
637 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100638 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100639 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
640 ETH_GSTRING_LEN);
641 j++;
642 }
643 }
644}
645
Andrew Lunndfafe442016-11-21 23:27:02 +0100646static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
647 uint8_t *data)
648{
649 mv88e6xxx_stats_get_strings(chip, data,
650 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
651}
652
653static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
654 uint8_t *data)
655{
656 mv88e6xxx_stats_get_strings(chip, data,
657 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
658}
659
660static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
661 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100662{
Vivien Didelot04bed142016-08-31 18:06:13 -0400663 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunndfafe442016-11-21 23:27:02 +0100664
665 if (chip->info->ops->stats_get_strings)
666 chip->info->ops->stats_get_strings(chip, data);
667}
668
669static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
670 int types)
671{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100672 struct mv88e6xxx_hw_stat *stat;
673 int i, j;
674
675 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
676 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100677 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100678 j++;
679 }
680 return j;
681}
682
Andrew Lunndfafe442016-11-21 23:27:02 +0100683static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
684{
685 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
686 STATS_TYPE_PORT);
687}
688
689static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
690{
691 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
692 STATS_TYPE_BANK1);
693}
694
695static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
696{
697 struct mv88e6xxx_chip *chip = ds->priv;
698
699 if (chip->info->ops->stats_get_sset_count)
700 return chip->info->ops->stats_get_sset_count(chip);
701
702 return 0;
703}
704
Andrew Lunn052f9472016-11-21 23:27:03 +0100705static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100706 uint64_t *data, int types,
707 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100708{
709 struct mv88e6xxx_hw_stat *stat;
710 int i, j;
711
712 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
713 stat = &mv88e6xxx_hw_stats[i];
714 if (stat->type & types) {
Andrew Lunne0d8b612016-11-21 23:27:04 +0100715 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
716 bank1_select,
717 histogram);
Andrew Lunn052f9472016-11-21 23:27:03 +0100718 j++;
719 }
720 }
721}
722
723static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
724 uint64_t *data)
725{
726 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100727 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400728 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100729}
730
731static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
732 uint64_t *data)
733{
734 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100735 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400736 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
737 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunne0d8b612016-11-21 23:27:04 +0100738}
739
740static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
741 uint64_t *data)
742{
743 return mv88e6xxx_stats_get_stats(chip, port, data,
744 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400745 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
746 0);
Andrew Lunn052f9472016-11-21 23:27:03 +0100747}
748
749static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
750 uint64_t *data)
751{
752 if (chip->info->ops->stats_get_stats)
753 chip->info->ops->stats_get_stats(chip, port, data);
754}
755
Vivien Didelotf81ec902016-05-09 13:22:58 -0400756static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
757 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000758{
Vivien Didelot04bed142016-08-31 18:06:13 -0400759 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000760 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000761
Vivien Didelotfad09c72016-06-21 12:28:20 -0400762 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000763
Andrew Lunna605a0f2016-11-21 23:26:58 +0100764 ret = mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000765 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400766 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000767 return;
768 }
Andrew Lunn052f9472016-11-21 23:27:03 +0100769
770 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000771
Vivien Didelotfad09c72016-06-21 12:28:20 -0400772 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000773}
Ben Hutchings98e67302011-11-25 14:36:19 +0000774
Andrew Lunnde2273872016-11-21 23:27:01 +0100775static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
776{
777 if (chip->info->ops->stats_set_histogram)
778 return chip->info->ops->stats_set_histogram(chip);
779
780 return 0;
781}
782
Vivien Didelotf81ec902016-05-09 13:22:58 -0400783static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700784{
785 return 32 * sizeof(u16);
786}
787
Vivien Didelotf81ec902016-05-09 13:22:58 -0400788static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
789 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700790{
Vivien Didelot04bed142016-08-31 18:06:13 -0400791 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200792 int err;
793 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700794 u16 *p = _p;
795 int i;
796
797 regs->version = 0;
798
799 memset(p, 0xff, 32 * sizeof(u16));
800
Vivien Didelotfad09c72016-06-21 12:28:20 -0400801 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -0400802
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700803 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700804
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200805 err = mv88e6xxx_port_read(chip, port, i, &reg);
806 if (!err)
807 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700808 }
Vivien Didelot23062512016-05-09 13:22:45 -0400809
Vivien Didelotfad09c72016-06-21 12:28:20 -0400810 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700811}
812
Vivien Didelot08f50062017-08-01 16:32:41 -0400813static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
814 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800815{
Vivien Didelot5480db62017-08-01 16:32:40 -0400816 /* Nothing to do on the port's MAC */
817 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800818}
819
Vivien Didelot08f50062017-08-01 16:32:41 -0400820static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
821 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800822{
Vivien Didelot5480db62017-08-01 16:32:40 -0400823 /* Nothing to do on the port's MAC */
824 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800825}
826
Vivien Didelote5887a22017-03-30 17:37:11 -0400827static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700828{
Vivien Didelote5887a22017-03-30 17:37:11 -0400829 struct dsa_switch *ds = NULL;
830 struct net_device *br;
831 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500832 int i;
833
Vivien Didelote5887a22017-03-30 17:37:11 -0400834 if (dev < DSA_MAX_SWITCHES)
835 ds = chip->ds->dst->ds[dev];
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500836
Vivien Didelote5887a22017-03-30 17:37:11 -0400837 /* Prevent frames from unknown switch or port */
838 if (!ds || port >= ds->num_ports)
839 return 0;
840
841 /* Frames from DSA links and CPU ports can egress any local port */
842 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
843 return mv88e6xxx_port_mask(chip);
844
845 br = ds->ports[port].bridge_dev;
846 pvlan = 0;
847
848 /* Frames from user ports can egress any local DSA links and CPU ports,
849 * as well as any local member of their bridge group.
850 */
851 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
852 if (dsa_is_cpu_port(chip->ds, i) ||
853 dsa_is_dsa_port(chip->ds, i) ||
Vivien Didelotc8652c82017-10-16 11:12:19 -0400854 (br && dsa_to_port(chip->ds, i)->bridge_dev == br))
Vivien Didelote5887a22017-03-30 17:37:11 -0400855 pvlan |= BIT(i);
856
857 return pvlan;
858}
859
Vivien Didelot240ea3e2017-03-30 17:37:12 -0400860static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -0400861{
862 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500863
864 /* prevent frames from going back out of the port they came in on */
865 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700866
Vivien Didelot5a7921f2016-11-04 03:23:28 +0100867 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700868}
869
Vivien Didelotf81ec902016-05-09 13:22:58 -0400870static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
871 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700872{
Vivien Didelot04bed142016-08-31 18:06:13 -0400873 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot553eb542016-05-13 20:38:23 -0400874 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700875
Vivien Didelotfad09c72016-06-21 12:28:20 -0400876 mutex_lock(&chip->reg_lock);
Vivien Didelotf894c292017-06-08 18:34:10 -0400877 err = mv88e6xxx_port_set_state(chip, port, state);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400878 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -0400879
880 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -0400881 dev_err(ds->dev, "p%d: failed to update state\n", port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700882}
883
Vivien Didelot9e907d72017-07-17 13:03:43 -0400884static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
885{
886 if (chip->info->ops->pot_clear)
887 return chip->info->ops->pot_clear(chip);
888
889 return 0;
890}
891
Vivien Didelot51c901a2017-07-17 13:03:41 -0400892static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
893{
894 if (chip->info->ops->mgmt_rsvd2cpu)
895 return chip->info->ops->mgmt_rsvd2cpu(chip);
896
897 return 0;
898}
899
Vivien Didelota2ac29d2017-03-11 16:12:49 -0500900static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
901{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -0500902 int err;
903
Vivien Didelotdaefc942017-03-11 16:12:54 -0500904 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
905 if (err)
906 return err;
907
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -0500908 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
909 if (err)
910 return err;
911
Vivien Didelota2ac29d2017-03-11 16:12:49 -0500912 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
913}
914
Vivien Didelotcd8da8b2017-06-19 10:55:36 -0400915static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
916{
917 int port;
918 int err;
919
920 if (!chip->info->ops->irl_init_all)
921 return 0;
922
923 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
924 /* Disable ingress rate limiting by resetting all per port
925 * ingress rate limit resources to their initial state.
926 */
927 err = chip->info->ops->irl_init_all(chip, port);
928 if (err)
929 return err;
930 }
931
932 return 0;
933}
934
Vivien Didelot04a69a12017-10-13 14:18:05 -0400935static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
936{
937 if (chip->info->ops->set_switch_mac) {
938 u8 addr[ETH_ALEN];
939
940 eth_random_addr(addr);
941
942 return chip->info->ops->set_switch_mac(chip, addr);
943 }
944
945 return 0;
946}
947
Vivien Didelot17a15942017-03-30 17:37:09 -0400948static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
949{
950 u16 pvlan = 0;
951
952 if (!mv88e6xxx_has_pvt(chip))
953 return -EOPNOTSUPP;
954
955 /* Skip the local source device, which uses in-chip port VLAN */
956 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -0400957 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -0400958
959 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
960}
961
Vivien Didelot81228992017-03-30 17:37:08 -0400962static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
963{
Vivien Didelot17a15942017-03-30 17:37:09 -0400964 int dev, port;
965 int err;
966
Vivien Didelot81228992017-03-30 17:37:08 -0400967 if (!mv88e6xxx_has_pvt(chip))
968 return 0;
969
970 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
971 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
972 */
Vivien Didelot17a15942017-03-30 17:37:09 -0400973 err = mv88e6xxx_g2_misc_4_bit_port(chip);
974 if (err)
975 return err;
976
977 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
978 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
979 err = mv88e6xxx_pvt_map(chip, dev, port);
980 if (err)
981 return err;
982 }
983 }
984
985 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -0400986}
987
Vivien Didelot749efcb2016-09-22 16:49:24 -0400988static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
989{
990 struct mv88e6xxx_chip *chip = ds->priv;
991 int err;
992
993 mutex_lock(&chip->reg_lock);
Vivien Didelote606ca32017-03-11 16:12:55 -0500994 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Vivien Didelot749efcb2016-09-22 16:49:24 -0400995 mutex_unlock(&chip->reg_lock);
996
997 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -0400998 dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
Vivien Didelot749efcb2016-09-22 16:49:24 -0400999}
1000
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001001static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1002{
1003 if (!chip->info->max_vid)
1004 return 0;
1005
1006 return mv88e6xxx_g1_vtu_flush(chip);
1007}
1008
Vivien Didelotf1394b72017-05-01 14:05:22 -04001009static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1010 struct mv88e6xxx_vtu_entry *entry)
1011{
1012 if (!chip->info->ops->vtu_getnext)
1013 return -EOPNOTSUPP;
1014
1015 return chip->info->ops->vtu_getnext(chip, entry);
1016}
1017
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001018static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1019 struct mv88e6xxx_vtu_entry *entry)
1020{
1021 if (!chip->info->ops->vtu_loadpurge)
1022 return -EOPNOTSUPP;
1023
1024 return chip->info->ops->vtu_loadpurge(chip, entry);
1025}
1026
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001027static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001028{
1029 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001030 struct mv88e6xxx_vtu_entry vlan = {
1031 .vid = chip->info->max_vid,
1032 };
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001033 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001034
1035 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1036
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001037 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001038 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001039 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001040 if (err)
1041 return err;
1042
1043 set_bit(*fid, fid_bitmap);
1044 }
1045
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001046 /* Set every FID bit used by the VLAN entries */
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001047 do {
Vivien Didelotf1394b72017-05-01 14:05:22 -04001048 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001049 if (err)
1050 return err;
1051
1052 if (!vlan.valid)
1053 break;
1054
1055 set_bit(vlan.fid, fid_bitmap);
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001056 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001057
1058 /* The reset value 0x000 is used to indicate that multiple address
1059 * databases are not needed. Return the next positive available.
1060 */
1061 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001062 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001063 return -ENOSPC;
1064
1065 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001066 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001067}
1068
Vivien Didelot567aa592017-05-01 14:05:25 -04001069static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1070 struct mv88e6xxx_vtu_entry *entry, bool new)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001071{
1072 int err;
1073
1074 if (!vid)
1075 return -EINVAL;
1076
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001077 entry->vid = vid - 1;
1078 entry->valid = false;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001079
Vivien Didelotf1394b72017-05-01 14:05:22 -04001080 err = mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001081 if (err)
1082 return err;
1083
Vivien Didelot567aa592017-05-01 14:05:25 -04001084 if (entry->vid == vid && entry->valid)
1085 return 0;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001086
Vivien Didelot567aa592017-05-01 14:05:25 -04001087 if (new) {
1088 int i;
1089
1090 /* Initialize a fresh VLAN entry */
1091 memset(entry, 0, sizeof(*entry));
1092 entry->valid = true;
1093 entry->vid = vid;
1094
Vivien Didelot553a7682017-06-07 18:12:16 -04001095 /* Exclude all ports */
Vivien Didelot567aa592017-05-01 14:05:25 -04001096 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelot553a7682017-06-07 18:12:16 -04001097 entry->member[i] =
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001098 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot567aa592017-05-01 14:05:25 -04001099
1100 return mv88e6xxx_atu_new(chip, &entry->fid);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001101 }
1102
Vivien Didelot567aa592017-05-01 14:05:25 -04001103 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
1104 return -EOPNOTSUPP;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001105}
1106
Vivien Didelotda9c3592016-02-12 12:09:40 -05001107static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1108 u16 vid_begin, u16 vid_end)
1109{
Vivien Didelot04bed142016-08-31 18:06:13 -04001110 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001111 struct mv88e6xxx_vtu_entry vlan = {
1112 .vid = vid_begin - 1,
1113 };
Vivien Didelotda9c3592016-02-12 12:09:40 -05001114 int i, err;
1115
Andrew Lunndb06ae412017-09-25 23:32:20 +02001116 /* DSA and CPU ports have to be members of multiple vlans */
1117 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1118 return 0;
1119
Vivien Didelotda9c3592016-02-12 12:09:40 -05001120 if (!vid_begin)
1121 return -EOPNOTSUPP;
1122
Vivien Didelotfad09c72016-06-21 12:28:20 -04001123 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001124
Vivien Didelotda9c3592016-02-12 12:09:40 -05001125 do {
Vivien Didelotf1394b72017-05-01 14:05:22 -04001126 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001127 if (err)
1128 goto unlock;
1129
1130 if (!vlan.valid)
1131 break;
1132
1133 if (vlan.vid > vid_end)
1134 break;
1135
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001136 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001137 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1138 continue;
1139
Andrew Lunncd886462017-11-09 22:29:53 +01001140 if (!ds->ports[i].slave)
Andrew Lunn66e28092016-12-11 21:07:19 +01001141 continue;
1142
Vivien Didelotbd00e052017-05-01 14:05:11 -04001143 if (vlan.member[i] ==
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001144 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001145 continue;
1146
Vivien Didelotc8652c82017-10-16 11:12:19 -04001147 if (dsa_to_port(ds, i)->bridge_dev ==
Vivien Didelotfae8a252017-01-27 15:29:42 -05001148 ds->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001149 break; /* same bridge, check next VLAN */
1150
Vivien Didelotc8652c82017-10-16 11:12:19 -04001151 if (!dsa_to_port(ds, i)->bridge_dev)
Andrew Lunn66e28092016-12-11 21:07:19 +01001152 continue;
1153
Andrew Lunn743fcc22017-11-09 22:29:54 +01001154 dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
1155 port, vlan.vid, i,
Vivien Didelotc8652c82017-10-16 11:12:19 -04001156 netdev_name(dsa_to_port(ds, i)->bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001157 err = -EOPNOTSUPP;
1158 goto unlock;
1159 }
1160 } while (vlan.vid < vid_end);
1161
1162unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001163 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001164
1165 return err;
1166}
1167
Vivien Didelotf81ec902016-05-09 13:22:58 -04001168static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1169 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001170{
Vivien Didelot04bed142016-08-31 18:06:13 -04001171 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001172 u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
1173 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001174 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001175
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001176 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001177 return -EOPNOTSUPP;
1178
Vivien Didelotfad09c72016-06-21 12:28:20 -04001179 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001180 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001181 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001182
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001183 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001184}
1185
Vivien Didelot57d32312016-06-20 13:13:58 -04001186static int
1187mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001188 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001189{
Vivien Didelot04bed142016-08-31 18:06:13 -04001190 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001191 int err;
1192
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001193 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001194 return -EOPNOTSUPP;
1195
Vivien Didelotda9c3592016-02-12 12:09:40 -05001196 /* If the requested port doesn't belong to the same bridge as the VLAN
1197 * members, do not support it (yet) and fallback to software VLAN.
1198 */
1199 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1200 vlan->vid_end);
1201 if (err)
1202 return err;
1203
Vivien Didelot76e398a2015-11-01 12:33:55 -05001204 /* We don't need any dynamic resource from the kernel (yet),
1205 * so skip the prepare phase.
1206 */
1207 return 0;
1208}
1209
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001210static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1211 const unsigned char *addr, u16 vid,
1212 u8 state)
1213{
1214 struct mv88e6xxx_vtu_entry vlan;
1215 struct mv88e6xxx_atu_entry entry;
1216 int err;
1217
1218 /* Null VLAN ID corresponds to the port private database */
1219 if (vid == 0)
1220 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
1221 else
1222 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1223 if (err)
1224 return err;
1225
1226 entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1227 ether_addr_copy(entry.mac, addr);
1228 eth_addr_dec(entry.mac);
1229
1230 err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
1231 if (err)
1232 return err;
1233
1234 /* Initialize a fresh ATU entry if it isn't found */
1235 if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
1236 !ether_addr_equal(entry.mac, addr)) {
1237 memset(&entry, 0, sizeof(entry));
1238 ether_addr_copy(entry.mac, addr);
1239 }
1240
1241 /* Purge the ATU entry only if no port is using it anymore */
1242 if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
1243 entry.portvec &= ~BIT(port);
1244 if (!entry.portvec)
1245 entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1246 } else {
1247 entry.portvec |= BIT(port);
1248 entry.state = state;
1249 }
1250
1251 return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
1252}
1253
Andrew Lunn87fa8862017-11-09 22:29:56 +01001254static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
1255 u16 vid)
1256{
1257 const char broadcast[6] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
1258 u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
1259
1260 return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
1261}
1262
1263static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
1264{
1265 int port;
1266 int err;
1267
1268 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1269 err = mv88e6xxx_port_add_broadcast(chip, port, vid);
1270 if (err)
1271 return err;
1272 }
1273
1274 return 0;
1275}
1276
Vivien Didelotfad09c72016-06-21 12:28:20 -04001277static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Vivien Didelotc91498e2017-06-07 18:12:13 -04001278 u16 vid, u8 member)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001279{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001280 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001281 int err;
1282
Vivien Didelot567aa592017-05-01 14:05:25 -04001283 err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001284 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001285 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001286
Vivien Didelotc91498e2017-06-07 18:12:13 -04001287 vlan.member[port] = member;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001288
Andrew Lunn87fa8862017-11-09 22:29:56 +01001289 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1290 if (err)
1291 return err;
1292
1293 return mv88e6xxx_broadcast_setup(chip, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001294}
1295
Vivien Didelotf81ec902016-05-09 13:22:58 -04001296static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001297 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001298{
Vivien Didelot04bed142016-08-31 18:06:13 -04001299 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001300 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1301 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001302 u8 member;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001303 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001304
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001305 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001306 return;
1307
Vivien Didelotc91498e2017-06-07 18:12:13 -04001308 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001309 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001310 else if (untagged)
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001311 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001312 else
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001313 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001314
Vivien Didelotfad09c72016-06-21 12:28:20 -04001315 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001316
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001317 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotc91498e2017-06-07 18:12:13 -04001318 if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
Vivien Didelot774439e52017-06-08 18:34:08 -04001319 dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
1320 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001321
Vivien Didelot77064f32016-11-04 03:23:30 +01001322 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Vivien Didelot774439e52017-06-08 18:34:08 -04001323 dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
1324 vlan->vid_end);
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001325
Vivien Didelotfad09c72016-06-21 12:28:20 -04001326 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001327}
1328
Vivien Didelotfad09c72016-06-21 12:28:20 -04001329static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001330 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001331{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001332 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001333 int i, err;
1334
Vivien Didelot567aa592017-05-01 14:05:25 -04001335 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001336 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001337 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001338
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001339 /* Tell switchdev if this VLAN is handled in software */
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001340 if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001341 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001342
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001343 vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001344
1345 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001346 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001347 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001348 if (vlan.member[i] !=
1349 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001350 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001351 break;
1352 }
1353 }
1354
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001355 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001356 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001357 return err;
1358
Vivien Didelote606ca32017-03-11 16:12:55 -05001359 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001360}
1361
Vivien Didelotf81ec902016-05-09 13:22:58 -04001362static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1363 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001364{
Vivien Didelot04bed142016-08-31 18:06:13 -04001365 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001366 u16 pvid, vid;
1367 int err = 0;
1368
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001369 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001370 return -EOPNOTSUPP;
1371
Vivien Didelotfad09c72016-06-21 12:28:20 -04001372 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001373
Vivien Didelot77064f32016-11-04 03:23:30 +01001374 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001375 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001376 goto unlock;
1377
Vivien Didelot76e398a2015-11-01 12:33:55 -05001378 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001379 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001380 if (err)
1381 goto unlock;
1382
1383 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001384 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001385 if (err)
1386 goto unlock;
1387 }
1388 }
1389
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001390unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001391 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001392
1393 return err;
1394}
1395
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001396static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
1397 const unsigned char *addr, u16 vid)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001398{
Vivien Didelot04bed142016-08-31 18:06:13 -04001399 struct mv88e6xxx_chip *chip = ds->priv;
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001400 int err;
Vivien Didelot6630e232015-08-06 01:44:07 -04001401
Vivien Didelotfad09c72016-06-21 12:28:20 -04001402 mutex_lock(&chip->reg_lock);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001403 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1404 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001405 mutex_unlock(&chip->reg_lock);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001406
1407 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001408}
1409
Vivien Didelotf81ec902016-05-09 13:22:58 -04001410static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001411 const unsigned char *addr, u16 vid)
David S. Millercdf09692015-08-11 12:00:37 -07001412{
Vivien Didelot04bed142016-08-31 18:06:13 -04001413 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001414 int err;
David S. Millercdf09692015-08-11 12:00:37 -07001415
Vivien Didelotfad09c72016-06-21 12:28:20 -04001416 mutex_lock(&chip->reg_lock);
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001417 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04001418 MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001419 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001420
Vivien Didelot83dabd12016-08-31 11:50:04 -04001421 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001422}
1423
Vivien Didelot83dabd12016-08-31 11:50:04 -04001424static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
1425 u16 fid, u16 vid, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001426 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001427{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001428 struct mv88e6xxx_atu_entry addr;
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001429 bool is_static;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001430 int err;
1431
Vivien Didelot27c0e602017-06-15 12:14:01 -04001432 addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001433 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001434
1435 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001436 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001437 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001438 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001439
Vivien Didelot27c0e602017-06-15 12:14:01 -04001440 if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001441 break;
1442
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001443 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001444 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001445
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001446 if (!is_unicast_ether_addr(addr.mac))
1447 continue;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001448
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001449 is_static = (addr.state ==
1450 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
1451 err = cb(addr.mac, vid, is_static, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001452 if (err)
1453 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001454 } while (!is_broadcast_ether_addr(addr.mac));
1455
1456 return err;
1457}
1458
Vivien Didelot83dabd12016-08-31 11:50:04 -04001459static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001460 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001461{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001462 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001463 .vid = chip->info->max_vid,
Vivien Didelot83dabd12016-08-31 11:50:04 -04001464 };
1465 u16 fid;
1466 int err;
1467
1468 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001469 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001470 if (err)
1471 return err;
1472
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001473 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001474 if (err)
1475 return err;
1476
1477 /* Dump VLANs' Filtering Information Databases */
Vivien Didelot83dabd12016-08-31 11:50:04 -04001478 do {
Vivien Didelotf1394b72017-05-01 14:05:22 -04001479 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001480 if (err)
1481 return err;
1482
1483 if (!vlan.valid)
1484 break;
1485
1486 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001487 cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001488 if (err)
1489 return err;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001490 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001491
1492 return err;
1493}
1494
Vivien Didelotf81ec902016-05-09 13:22:58 -04001495static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001496 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelotf33475b2015-10-22 09:34:41 -04001497{
Vivien Didelot04bed142016-08-31 18:06:13 -04001498 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04001499 int err;
1500
Vivien Didelotfad09c72016-06-21 12:28:20 -04001501 mutex_lock(&chip->reg_lock);
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001502 err = mv88e6xxx_port_db_dump(chip, port, cb, data);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001503 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04001504
1505 return err;
1506}
1507
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001508static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
1509 struct net_device *br)
1510{
Vivien Didelote96a6e02017-03-30 17:37:13 -04001511 struct dsa_switch *ds;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001512 int port;
Vivien Didelote96a6e02017-03-30 17:37:13 -04001513 int dev;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001514 int err;
1515
1516 /* Remap the Port VLAN of each local bridge group member */
1517 for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
1518 if (chip->ds->ports[port].bridge_dev == br) {
1519 err = mv88e6xxx_port_vlan_map(chip, port);
1520 if (err)
1521 return err;
1522 }
1523 }
1524
Vivien Didelote96a6e02017-03-30 17:37:13 -04001525 if (!mv88e6xxx_has_pvt(chip))
1526 return 0;
1527
1528 /* Remap the Port VLAN of each cross-chip bridge group member */
1529 for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
1530 ds = chip->ds->dst->ds[dev];
1531 if (!ds)
1532 break;
1533
1534 for (port = 0; port < ds->num_ports; ++port) {
1535 if (ds->ports[port].bridge_dev == br) {
1536 err = mv88e6xxx_pvt_map(chip, dev, port);
1537 if (err)
1538 return err;
1539 }
1540 }
1541 }
1542
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001543 return 0;
1544}
1545
Vivien Didelotf81ec902016-05-09 13:22:58 -04001546static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001547 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001548{
Vivien Didelot04bed142016-08-31 18:06:13 -04001549 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001550 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001551
Vivien Didelotfad09c72016-06-21 12:28:20 -04001552 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001553 err = mv88e6xxx_bridge_map(chip, br);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001554 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05001555
Vivien Didelot466dfa02016-02-26 13:16:05 -05001556 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001557}
1558
Vivien Didelotf123f2f2017-01-27 15:29:41 -05001559static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
1560 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001561{
Vivien Didelot04bed142016-08-31 18:06:13 -04001562 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001563
Vivien Didelotfad09c72016-06-21 12:28:20 -04001564 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001565 if (mv88e6xxx_bridge_map(chip, br) ||
1566 mv88e6xxx_port_vlan_map(chip, port))
1567 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04001568 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05001569}
1570
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001571static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
1572 int port, struct net_device *br)
1573{
1574 struct mv88e6xxx_chip *chip = ds->priv;
1575 int err;
1576
1577 if (!mv88e6xxx_has_pvt(chip))
1578 return 0;
1579
1580 mutex_lock(&chip->reg_lock);
1581 err = mv88e6xxx_pvt_map(chip, dev, port);
1582 mutex_unlock(&chip->reg_lock);
1583
1584 return err;
1585}
1586
1587static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
1588 int port, struct net_device *br)
1589{
1590 struct mv88e6xxx_chip *chip = ds->priv;
1591
1592 if (!mv88e6xxx_has_pvt(chip))
1593 return;
1594
1595 mutex_lock(&chip->reg_lock);
1596 if (mv88e6xxx_pvt_map(chip, dev, port))
1597 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
1598 mutex_unlock(&chip->reg_lock);
1599}
1600
Vivien Didelot17e708b2016-12-05 17:30:27 -05001601static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
1602{
1603 if (chip->info->ops->reset)
1604 return chip->info->ops->reset(chip);
1605
1606 return 0;
1607}
1608
Vivien Didelot309eca62016-12-05 17:30:26 -05001609static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
1610{
1611 struct gpio_desc *gpiod = chip->reset;
1612
1613 /* If there is a GPIO connected to the reset pin, toggle it */
1614 if (gpiod) {
1615 gpiod_set_value_cansleep(gpiod, 1);
1616 usleep_range(10000, 20000);
1617 gpiod_set_value_cansleep(gpiod, 0);
1618 usleep_range(10000, 20000);
1619 }
1620}
1621
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001622static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1623{
1624 int i, err;
1625
1626 /* Set all ports to the Disabled state */
1627 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotf894c292017-06-08 18:34:10 -04001628 err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001629 if (err)
1630 return err;
1631 }
1632
1633 /* Wait for transmit queues to drain,
1634 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
1635 */
1636 usleep_range(2000, 4000);
1637
1638 return 0;
1639}
1640
Vivien Didelotfad09c72016-06-21 12:28:20 -04001641static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04001642{
Vivien Didelota935c052016-09-29 12:21:53 -04001643 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001644
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001645 err = mv88e6xxx_disable_ports(chip);
1646 if (err)
1647 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001648
Vivien Didelot309eca62016-12-05 17:30:26 -05001649 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001650
Vivien Didelot17e708b2016-12-05 17:30:27 -05001651 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001652}
1653
Vivien Didelot43145572017-03-11 16:12:59 -05001654static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001655 enum mv88e6xxx_frame_mode frame,
1656 enum mv88e6xxx_egress_mode egress, u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01001657{
1658 int err;
1659
Vivien Didelot43145572017-03-11 16:12:59 -05001660 if (!chip->info->ops->port_set_frame_mode)
1661 return -EOPNOTSUPP;
1662
1663 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001664 if (err)
1665 return err;
1666
Vivien Didelot43145572017-03-11 16:12:59 -05001667 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
1668 if (err)
1669 return err;
1670
1671 if (chip->info->ops->port_set_ether_type)
1672 return chip->info->ops->port_set_ether_type(chip, port, etype);
1673
1674 return 0;
1675}
1676
1677static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1678{
1679 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001680 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04001681 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05001682}
1683
1684static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
1685{
1686 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001687 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04001688 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05001689}
1690
1691static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
1692{
1693 return mv88e6xxx_set_port_mode(chip, port,
1694 MV88E6XXX_FRAME_MODE_ETHERTYPE,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001695 MV88E6XXX_EGRESS_MODE_ETHERTYPE,
1696 ETH_P_EDSA);
Vivien Didelot43145572017-03-11 16:12:59 -05001697}
1698
1699static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
1700{
1701 if (dsa_is_dsa_port(chip->ds, port))
1702 return mv88e6xxx_set_port_mode_dsa(chip, port);
1703
Vivien Didelot2b3e9892017-10-26 11:22:54 -04001704 if (dsa_is_user_port(chip->ds, port))
Vivien Didelot43145572017-03-11 16:12:59 -05001705 return mv88e6xxx_set_port_mode_normal(chip, port);
1706
1707 /* Setup CPU port mode depending on its supported tag format */
1708 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
1709 return mv88e6xxx_set_port_mode_dsa(chip, port);
1710
1711 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
1712 return mv88e6xxx_set_port_mode_edsa(chip, port);
1713
1714 return -EINVAL;
1715}
1716
Vivien Didelotea698f42017-03-11 16:12:50 -05001717static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1718{
1719 bool message = dsa_is_dsa_port(chip->ds, port);
1720
1721 return mv88e6xxx_port_set_message_port(chip, port, message);
1722}
1723
Vivien Didelot601aeed2017-03-11 16:13:00 -05001724static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1725{
1726 bool flood = port == dsa_upstream_port(chip->ds);
1727
1728 /* Upstream ports flood frames with unknown unicast or multicast DA */
1729 if (chip->info->ops->port_set_egress_floods)
1730 return chip->info->ops->port_set_egress_floods(chip, port,
1731 flood, flood);
1732
1733 return 0;
1734}
1735
Andrew Lunn6d917822017-05-26 01:03:21 +02001736static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
1737 bool on)
1738{
Vivien Didelot523a8902017-05-26 18:02:42 -04001739 if (chip->info->ops->serdes_power)
1740 return chip->info->ops->serdes_power(chip, port, on);
Andrew Lunn6d917822017-05-26 01:03:21 +02001741
Vivien Didelot523a8902017-05-26 18:02:42 -04001742 return 0;
Andrew Lunn6d917822017-05-26 01:03:21 +02001743}
1744
Vivien Didelotfad09c72016-06-21 12:28:20 -04001745static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07001746{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001747 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001748 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001749 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07001750
Vivien Didelotd78343d2016-11-04 03:23:36 +01001751 /* MAC Forcing register: don't force link, speed, duplex or flow control
1752 * state to any particular values on physical ports, but force the CPU
1753 * port and all DSA ports to their maximum bandwidth and full duplex.
1754 */
1755 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1756 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
1757 SPEED_MAX, DUPLEX_FULL,
1758 PHY_INTERFACE_MODE_NA);
1759 else
1760 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
1761 SPEED_UNFORCED, DUPLEX_UNFORCED,
1762 PHY_INTERFACE_MODE_NA);
1763 if (err)
1764 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001765
1766 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
1767 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
1768 * tunneling, determine priority by looking at 802.1p and IP
1769 * priority fields (IP prio has precedence), and set STP state
1770 * to Forwarding.
1771 *
1772 * If this is the CPU link, use DSA or EDSA tagging depending
1773 * on which tagging mode was configured.
1774 *
1775 * If this is a link to another switch, use DSA tagging mode.
1776 *
1777 * If this is the upstream port for this switch, enable
1778 * forwarding of unknown unicasts and multicasts.
1779 */
Vivien Didelota89b433be2017-06-12 12:37:37 -04001780 reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
1781 MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
1782 MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
1783 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001784 if (err)
1785 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02001786
Vivien Didelot601aeed2017-03-11 16:13:00 -05001787 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001788 if (err)
1789 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001790
Vivien Didelot601aeed2017-03-11 16:13:00 -05001791 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05001792 if (err)
1793 return err;
1794
Andrew Lunn04aca992017-05-26 01:03:24 +02001795 /* Enable the SERDES interface for DSA and CPU ports. Normal
1796 * ports SERDES are enabled when the port is enabled, thus
1797 * saving a bit of power.
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001798 */
Andrew Lunn04aca992017-05-26 01:03:24 +02001799 if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
1800 err = mv88e6xxx_serdes_power(chip, port, true);
1801 if (err)
1802 return err;
1803 }
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001804
Vivien Didelot8efdda42015-08-13 12:52:23 -04001805 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05001806 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04001807 * untagged frames on this port, do a destination address lookup on all
1808 * received packets as usual, disable ARP mirroring and don't send a
1809 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02001810 */
Andrew Lunna23b2962017-02-04 20:15:28 +01001811 err = mv88e6xxx_port_set_map_da(chip, port);
1812 if (err)
1813 return err;
1814
Andrew Lunn54d792f2015-05-06 01:09:47 +02001815 reg = 0;
Andrew Lunna23b2962017-02-04 20:15:28 +01001816 if (chip->info->ops->port_set_upstream_port) {
1817 err = chip->info->ops->port_set_upstream_port(
1818 chip, port, dsa_upstream_port(ds));
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001819 if (err)
1820 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001821 }
1822
Andrew Lunna23b2962017-02-04 20:15:28 +01001823 err = mv88e6xxx_port_set_8021q_mode(chip, port,
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001824 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
Andrew Lunna23b2962017-02-04 20:15:28 +01001825 if (err)
1826 return err;
1827
Vivien Didelotcd782652017-06-08 18:34:13 -04001828 if (chip->info->ops->port_set_jumbo_size) {
1829 err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
Andrew Lunn5f436662016-12-03 04:45:17 +01001830 if (err)
1831 return err;
1832 }
1833
Andrew Lunn54d792f2015-05-06 01:09:47 +02001834 /* Port Association Vector: when learning source addresses
1835 * of packets, add the address to the address database using
1836 * a port bitmap that has only the bit for this port set and
1837 * the other bits clear.
1838 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05001839 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04001840 /* Disable learning for CPU port */
1841 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04001842 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05001843
Vivien Didelot2a4614e2017-06-12 12:37:43 -04001844 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
1845 reg);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001846 if (err)
1847 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001848
1849 /* Egress rate control 2: disable egress rate control. */
Vivien Didelot2cb8cb12017-06-12 12:37:42 -04001850 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
1851 0x0000);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001852 if (err)
1853 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001854
Vivien Didelot08984322017-06-08 18:34:12 -04001855 if (chip->info->ops->port_pause_limit) {
1856 err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
Andrew Lunnb35d322a2016-12-03 04:45:19 +01001857 if (err)
1858 return err;
1859 }
1860
Vivien Didelotc8c94892017-03-11 16:13:01 -05001861 if (chip->info->ops->port_disable_learn_limit) {
1862 err = chip->info->ops->port_disable_learn_limit(chip, port);
1863 if (err)
1864 return err;
1865 }
1866
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05001867 if (chip->info->ops->port_disable_pri_override) {
1868 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001869 if (err)
1870 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01001871 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02001872
Andrew Lunnef0a7312016-12-03 04:35:16 +01001873 if (chip->info->ops->port_tag_remap) {
1874 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001875 if (err)
1876 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001877 }
1878
Andrew Lunnef70b112016-12-03 04:45:18 +01001879 if (chip->info->ops->port_egress_rate_limiting) {
1880 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001881 if (err)
1882 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001883 }
1884
Vivien Didelotea698f42017-03-11 16:12:50 -05001885 err = mv88e6xxx_setup_message_port(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001886 if (err)
1887 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07001888
Vivien Didelot207afda2016-04-14 14:42:09 -04001889 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001890 * database, and allow bidirectional communication between the
1891 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07001892 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001893 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001894 if (err)
1895 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001896
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001897 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001898 if (err)
1899 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07001900
1901 /* Default VLAN ID and priority: don't set a default VLAN
1902 * ID, and set the default packet priority to zero.
1903 */
Vivien Didelotb7929fb2017-06-12 12:37:40 -04001904 return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
Andrew Lunndbde9e62015-05-06 01:09:48 +02001905}
1906
Andrew Lunn04aca992017-05-26 01:03:24 +02001907static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
1908 struct phy_device *phydev)
1909{
1910 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot523a8902017-05-26 18:02:42 -04001911 int err;
Andrew Lunn04aca992017-05-26 01:03:24 +02001912
1913 mutex_lock(&chip->reg_lock);
Vivien Didelot523a8902017-05-26 18:02:42 -04001914 err = mv88e6xxx_serdes_power(chip, port, true);
Andrew Lunn04aca992017-05-26 01:03:24 +02001915 mutex_unlock(&chip->reg_lock);
1916
1917 return err;
1918}
1919
1920static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
1921 struct phy_device *phydev)
1922{
1923 struct mv88e6xxx_chip *chip = ds->priv;
1924
1925 mutex_lock(&chip->reg_lock);
Vivien Didelot523a8902017-05-26 18:02:42 -04001926 if (mv88e6xxx_serdes_power(chip, port, false))
1927 dev_err(chip->dev, "failed to power off SERDES\n");
Andrew Lunn04aca992017-05-26 01:03:24 +02001928 mutex_unlock(&chip->reg_lock);
1929}
1930
Vivien Didelot2cfcd962016-07-18 20:45:40 -04001931static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
1932 unsigned int ageing_time)
1933{
Vivien Didelot04bed142016-08-31 18:06:13 -04001934 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04001935 int err;
1936
1937 mutex_lock(&chip->reg_lock);
Vivien Didelot720c6342017-03-11 16:12:48 -05001938 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04001939 mutex_unlock(&chip->reg_lock);
1940
1941 return err;
1942}
1943
Vivien Didelot97299342016-07-18 20:45:30 -04001944static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04001945{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001946 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04001947 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot08a01262016-05-09 13:22:50 -04001948 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04001949
Vivien Didelotfa8d1172017-06-08 18:34:11 -04001950 if (chip->info->ops->set_cpu_port) {
1951 err = chip->info->ops->set_cpu_port(chip, upstream_port);
Andrew Lunn33641992016-12-03 04:35:17 +01001952 if (err)
1953 return err;
1954 }
1955
Vivien Didelotfa8d1172017-06-08 18:34:11 -04001956 if (chip->info->ops->set_egress_port) {
1957 err = chip->info->ops->set_egress_port(chip, upstream_port);
Andrew Lunn33641992016-12-03 04:35:17 +01001958 if (err)
1959 return err;
1960 }
Vivien Didelotb0745e872016-05-09 13:22:53 -04001961
Vivien Didelot50484ff2016-05-09 13:22:54 -04001962 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelotd77f4322017-06-15 12:14:03 -04001963 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL2,
1964 MV88E6XXX_G1_CTL2_MULTIPLE_CASCADE |
Vivien Didelota935c052016-09-29 12:21:53 -04001965 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04001966 if (err)
1967 return err;
1968
Vivien Didelot08a01262016-05-09 13:22:50 -04001969 /* Configure the IP ToS mapping registers. */
Vivien Didelotccba8f32017-06-15 12:14:06 -04001970 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04001971 if (err)
1972 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04001973 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04001974 if (err)
1975 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04001976 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04001977 if (err)
1978 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04001979 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04001980 if (err)
1981 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04001982 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04001983 if (err)
1984 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04001985 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04001986 if (err)
1987 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04001988 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04001989 if (err)
1990 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04001991 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04001992 if (err)
1993 return err;
1994
1995 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelotccba8f32017-06-15 12:14:06 -04001996 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04001997 if (err)
1998 return err;
1999
Andrew Lunnde2273872016-11-21 23:27:01 +01002000 /* Initialize the statistics unit */
2001 err = mv88e6xxx_stats_set_histogram(chip);
2002 if (err)
2003 return err;
2004
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002005 return mv88e6xxx_g1_stats_clear(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002006}
2007
Vivien Didelotf81ec902016-05-09 13:22:58 -04002008static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002009{
Vivien Didelot04bed142016-08-31 18:06:13 -04002010 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002011 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002012 int i;
2013
Vivien Didelotfad09c72016-06-21 12:28:20 -04002014 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002015 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002016
Vivien Didelotfad09c72016-06-21 12:28:20 -04002017 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002018
Vivien Didelot97299342016-07-18 20:45:30 -04002019 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002020 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot91dee142017-10-26 11:22:52 -04002021 if (dsa_is_unused_port(ds, i))
2022 continue;
2023
Vivien Didelot97299342016-07-18 20:45:30 -04002024 err = mv88e6xxx_setup_port(chip, i);
2025 if (err)
2026 goto unlock;
2027 }
2028
2029 /* Setup Switch Global 1 Registers */
2030 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002031 if (err)
2032 goto unlock;
2033
Vivien Didelot97299342016-07-18 20:45:30 -04002034 /* Setup Switch Global 2 Registers */
Vivien Didelot9069c132017-07-17 13:03:44 -04002035 if (chip->info->global2_addr) {
Vivien Didelot97299342016-07-18 20:45:30 -04002036 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002037 if (err)
2038 goto unlock;
2039 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002040
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002041 err = mv88e6xxx_irl_setup(chip);
2042 if (err)
2043 goto unlock;
2044
Vivien Didelot04a69a12017-10-13 14:18:05 -04002045 err = mv88e6xxx_mac_setup(chip);
2046 if (err)
2047 goto unlock;
2048
Vivien Didelot1b17aed2017-05-26 18:03:05 -04002049 err = mv88e6xxx_phy_setup(chip);
2050 if (err)
2051 goto unlock;
2052
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002053 err = mv88e6xxx_vtu_setup(chip);
2054 if (err)
2055 goto unlock;
2056
Vivien Didelot81228992017-03-30 17:37:08 -04002057 err = mv88e6xxx_pvt_setup(chip);
2058 if (err)
2059 goto unlock;
2060
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002061 err = mv88e6xxx_atu_setup(chip);
2062 if (err)
2063 goto unlock;
2064
Andrew Lunn87fa8862017-11-09 22:29:56 +01002065 err = mv88e6xxx_broadcast_setup(chip, 0);
2066 if (err)
2067 goto unlock;
2068
Vivien Didelot9e907d72017-07-17 13:03:43 -04002069 err = mv88e6xxx_pot_setup(chip);
2070 if (err)
2071 goto unlock;
2072
Vivien Didelot51c901a2017-07-17 13:03:41 -04002073 err = mv88e6xxx_rsvd2cpu_setup(chip);
2074 if (err)
2075 goto unlock;
Andrew Lunn6e55f692016-12-03 04:45:16 +01002076
Vivien Didelot6b17e862015-08-13 12:52:18 -04002077unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002078 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002079
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002080 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002081}
2082
Vivien Didelote57e5e72016-08-15 17:19:00 -04002083static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002084{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002085 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2086 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002087 u16 val;
2088 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002089
Andrew Lunnee26a222017-01-24 14:53:48 +01002090 if (!chip->info->ops->phy_read)
2091 return -EOPNOTSUPP;
2092
Vivien Didelotfad09c72016-06-21 12:28:20 -04002093 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002094 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002095 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002096
Andrew Lunnda9f3302017-02-01 03:40:05 +01002097 if (reg == MII_PHYSID2) {
2098 /* Some internal PHYS don't have a model number. Use
2099 * the mv88e6390 family model number instead.
2100 */
2101 if (!(val & 0x3f0))
Vivien Didelot107fcc12017-06-12 12:37:36 -04002102 val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
Andrew Lunnda9f3302017-02-01 03:40:05 +01002103 }
2104
Vivien Didelote57e5e72016-08-15 17:19:00 -04002105 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002106}
2107
Vivien Didelote57e5e72016-08-15 17:19:00 -04002108static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002109{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002110 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2111 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002112 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002113
Andrew Lunnee26a222017-01-24 14:53:48 +01002114 if (!chip->info->ops->phy_write)
2115 return -EOPNOTSUPP;
2116
Vivien Didelotfad09c72016-06-21 12:28:20 -04002117 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002118 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002119 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002120
2121 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002122}
2123
Vivien Didelotfad09c72016-06-21 12:28:20 -04002124static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002125 struct device_node *np,
2126 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002127{
2128 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002129 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002130 struct mii_bus *bus;
2131 int err;
2132
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002133 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002134 if (!bus)
2135 return -ENOMEM;
2136
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002137 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002138 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002139 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002140 INIT_LIST_HEAD(&mdio_bus->list);
2141 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002142
Andrew Lunnb516d452016-06-04 21:17:06 +02002143 if (np) {
2144 bus->name = np->full_name;
Rob Herringf7ce9102017-07-18 16:43:19 -05002145 snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002146 } else {
2147 bus->name = "mv88e6xxx SMI";
2148 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2149 }
2150
2151 bus->read = mv88e6xxx_mdio_read;
2152 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002153 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002154
Andrew Lunna3c53be52017-01-24 14:53:50 +01002155 if (np)
2156 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002157 else
2158 err = mdiobus_register(bus);
2159 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002160 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002161 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002162 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002163
2164 if (external)
2165 list_add_tail(&mdio_bus->list, &chip->mdios);
2166 else
2167 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02002168
2169 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02002170}
2171
Andrew Lunna3c53be52017-01-24 14:53:50 +01002172static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
2173 { .compatible = "marvell,mv88e6xxx-mdio-external",
2174 .data = (void *)true },
2175 { },
2176};
2177
2178static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
2179 struct device_node *np)
2180{
2181 const struct of_device_id *match;
2182 struct device_node *child;
2183 int err;
2184
2185 /* Always register one mdio bus for the internal/default mdio
2186 * bus. This maybe represented in the device tree, but is
2187 * optional.
2188 */
2189 child = of_get_child_by_name(np, "mdio");
2190 err = mv88e6xxx_mdio_register(chip, child, false);
2191 if (err)
2192 return err;
2193
2194 /* Walk the device tree, and see if there are any other nodes
2195 * which say they are compatible with the external mdio
2196 * bus.
2197 */
2198 for_each_available_child_of_node(np, child) {
2199 match = of_match_node(mv88e6xxx_mdio_external_match, child);
2200 if (match) {
2201 err = mv88e6xxx_mdio_register(chip, child, true);
2202 if (err)
2203 return err;
2204 }
2205 }
2206
2207 return 0;
2208}
2209
2210static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02002211
2212{
Andrew Lunna3c53be52017-01-24 14:53:50 +01002213 struct mv88e6xxx_mdio_bus *mdio_bus;
2214 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002215
Andrew Lunna3c53be52017-01-24 14:53:50 +01002216 list_for_each_entry(mdio_bus, &chip->mdios, list) {
2217 bus = mdio_bus->bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002218
Andrew Lunna3c53be52017-01-24 14:53:50 +01002219 mdiobus_unregister(bus);
2220 }
Andrew Lunnb516d452016-06-04 21:17:06 +02002221}
2222
Vivien Didelot855b1932016-07-20 18:18:35 -04002223static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
2224{
Vivien Didelot04bed142016-08-31 18:06:13 -04002225 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002226
2227 return chip->eeprom_len;
2228}
2229
Vivien Didelot855b1932016-07-20 18:18:35 -04002230static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
2231 struct ethtool_eeprom *eeprom, u8 *data)
2232{
Vivien Didelot04bed142016-08-31 18:06:13 -04002233 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002234 int err;
2235
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002236 if (!chip->info->ops->get_eeprom)
2237 return -EOPNOTSUPP;
2238
Vivien Didelot855b1932016-07-20 18:18:35 -04002239 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002240 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002241 mutex_unlock(&chip->reg_lock);
2242
2243 if (err)
2244 return err;
2245
2246 eeprom->magic = 0xc3ec4951;
2247
2248 return 0;
2249}
2250
Vivien Didelot855b1932016-07-20 18:18:35 -04002251static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
2252 struct ethtool_eeprom *eeprom, u8 *data)
2253{
Vivien Didelot04bed142016-08-31 18:06:13 -04002254 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002255 int err;
2256
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002257 if (!chip->info->ops->set_eeprom)
2258 return -EOPNOTSUPP;
2259
Vivien Didelot855b1932016-07-20 18:18:35 -04002260 if (eeprom->magic != 0xc3ec4951)
2261 return -EINVAL;
2262
2263 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002264 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002265 mutex_unlock(&chip->reg_lock);
2266
2267 return err;
2268}
2269
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002270static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002271 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002272 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002273 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002274 .phy_read = mv88e6185_phy_ppu_read,
2275 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002276 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002277 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002278 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002279 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002280 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002281 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002282 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01002283 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002284 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002285 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002286 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002287 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002288 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002289 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2290 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002291 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002292 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2293 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002294 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002295 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002296 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002297 .ppu_enable = mv88e6185_g1_ppu_enable,
2298 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002299 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002300 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002301 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002302};
2303
2304static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002305 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002306 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002307 .phy_read = mv88e6185_phy_ppu_read,
2308 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002309 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002310 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002311 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002312 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002313 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01002314 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002315 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002316 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002317 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2318 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002319 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002320 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002321 .ppu_enable = mv88e6185_g1_ppu_enable,
2322 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002323 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002324 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002325 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002326};
2327
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002328static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01002329 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002330 .irl_init_all = mv88e6352_g2_irl_init_all,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002331 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2332 .phy_read = mv88e6xxx_g2_smi_phy_read,
2333 .phy_write = mv88e6xxx_g2_smi_phy_write,
2334 .port_set_link = mv88e6xxx_port_set_link,
2335 .port_set_duplex = mv88e6xxx_port_set_duplex,
2336 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002337 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002338 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002339 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002340 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002341 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002342 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002343 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002344 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002345 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002346 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002347 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002348 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2349 .stats_get_strings = mv88e6095_stats_get_strings,
2350 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002351 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2352 .set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01002353 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002354 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002355 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002356 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002357 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002358 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002359};
2360
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002361static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002362 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002363 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002364 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002365 .phy_read = mv88e6xxx_g2_smi_phy_read,
2366 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002367 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002368 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002369 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002370 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002371 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002372 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002373 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02002374 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002375 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002376 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2377 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002378 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002379 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2380 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002381 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002382 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002383 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002384 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002385 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002386 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002387};
2388
2389static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002390 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002391 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002392 .phy_read = mv88e6185_phy_ppu_read,
2393 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002394 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002395 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002396 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002397 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002398 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002399 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002400 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01002401 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Vivien Didelotcd782652017-06-08 18:34:13 -04002402 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002403 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002404 .port_pause_limit = mv88e6097_port_pause_limit,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002405 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002406 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002407 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2408 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002409 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002410 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2411 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002412 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002413 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002414 .ppu_enable = mv88e6185_g1_ppu_enable,
2415 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002416 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002417 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002418 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002419};
2420
Vivien Didelot990e27b2017-03-28 13:50:32 -04002421static const struct mv88e6xxx_ops mv88e6141_ops = {
2422 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002423 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002424 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2425 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2426 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2427 .phy_read = mv88e6xxx_g2_smi_phy_read,
2428 .phy_write = mv88e6xxx_g2_smi_phy_write,
2429 .port_set_link = mv88e6xxx_port_set_link,
2430 .port_set_duplex = mv88e6xxx_port_set_duplex,
2431 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2432 .port_set_speed = mv88e6390_port_set_speed,
2433 .port_tag_remap = mv88e6095_port_tag_remap,
2434 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2435 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2436 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002437 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002438 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002439 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002440 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2441 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2442 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002443 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002444 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2445 .stats_get_strings = mv88e6320_stats_get_strings,
2446 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002447 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2448 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002449 .watchdog_ops = &mv88e6390_watchdog_ops,
2450 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002451 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002452 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002453 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002454 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002455};
2456
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002457static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002458 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002459 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002460 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002461 .phy_read = mv88e6xxx_g2_smi_phy_read,
2462 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002463 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002464 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002465 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002466 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002467 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002468 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002469 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002470 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002471 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002472 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002473 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002474 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02002475 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002476 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002477 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2478 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002479 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002480 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2481 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002482 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002483 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002484 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002485 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002486 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002487 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002488};
2489
2490static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002491 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002492 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002493 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002494 .phy_read = mv88e6165_phy_read,
2495 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002496 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002497 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002498 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002499 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002500 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002501 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002502 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002503 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2504 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002505 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002506 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2507 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002508 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002509 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002510 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002511 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002512 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002513 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002514};
2515
2516static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002517 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002518 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002519 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002520 .phy_read = mv88e6xxx_g2_smi_phy_read,
2521 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002522 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002523 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002524 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002525 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002526 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002527 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002528 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002529 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002530 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002531 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002532 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002533 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002534 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002535 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002536 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002537 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2538 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002539 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002540 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2541 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002542 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002543 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002544 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002545 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002546 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002547 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002548};
2549
2550static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002551 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002552 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002553 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2554 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002555 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002556 .phy_read = mv88e6xxx_g2_smi_phy_read,
2557 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002558 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002559 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002560 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002561 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002562 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002563 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002564 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002565 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002566 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002567 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002568 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002569 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002570 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002571 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002572 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002573 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2574 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002575 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002576 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2577 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002578 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002579 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002580 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002581 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002582 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002583 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002584 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002585};
2586
2587static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002588 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002589 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002590 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002591 .phy_read = mv88e6xxx_g2_smi_phy_read,
2592 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002593 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002594 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002595 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002596 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002597 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002598 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002599 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002600 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002601 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002602 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002603 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002604 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002605 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002606 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002607 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002608 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2609 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002610 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002611 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2612 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002613 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002614 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002615 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002616 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002617 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002618 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002619};
2620
2621static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002622 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002623 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002624 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2625 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002626 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002627 .phy_read = mv88e6xxx_g2_smi_phy_read,
2628 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002629 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002630 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002631 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002632 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002633 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002634 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002635 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002636 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002637 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002638 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002639 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002640 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002641 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002642 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002643 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002644 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2645 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002646 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002647 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2648 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002649 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002650 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002651 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002652 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002653 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002654 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002655 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002656};
2657
2658static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002659 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002660 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002661 .phy_read = mv88e6185_phy_ppu_read,
2662 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002663 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002664 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002665 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002666 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002667 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01002668 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01002669 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002670 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002671 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002672 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2673 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002674 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002675 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2676 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002677 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002678 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002679 .ppu_enable = mv88e6185_g1_ppu_enable,
2680 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002681 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002682 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002683 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002684};
2685
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002686static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002687 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002688 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002689 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2690 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002691 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2692 .phy_read = mv88e6xxx_g2_smi_phy_read,
2693 .phy_write = mv88e6xxx_g2_smi_phy_write,
2694 .port_set_link = mv88e6xxx_port_set_link,
2695 .port_set_duplex = mv88e6xxx_port_set_duplex,
2696 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2697 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002698 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002699 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002700 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002701 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002702 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002703 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002704 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002705 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002706 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002707 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2708 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002709 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002710 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2711 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002712 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002713 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002714 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002715 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002716 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2717 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002718 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002719};
2720
2721static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002722 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002723 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002724 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2725 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002726 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2727 .phy_read = mv88e6xxx_g2_smi_phy_read,
2728 .phy_write = mv88e6xxx_g2_smi_phy_write,
2729 .port_set_link = mv88e6xxx_port_set_link,
2730 .port_set_duplex = mv88e6xxx_port_set_duplex,
2731 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2732 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002733 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002734 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002735 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002736 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002737 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002738 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002739 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002740 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002741 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002742 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2743 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002744 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002745 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2746 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002747 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002748 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002749 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002750 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002751 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2752 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002753 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002754};
2755
2756static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002757 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002758 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002759 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2760 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002761 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2762 .phy_read = mv88e6xxx_g2_smi_phy_read,
2763 .phy_write = mv88e6xxx_g2_smi_phy_write,
2764 .port_set_link = mv88e6xxx_port_set_link,
2765 .port_set_duplex = mv88e6xxx_port_set_duplex,
2766 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2767 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002768 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002769 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002770 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002771 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002772 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002773 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002774 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002775 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002776 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002777 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2778 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002779 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002780 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2781 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002782 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002783 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002784 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002785 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002786 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2787 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002788 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002789};
2790
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002791static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002792 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002793 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002794 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2795 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002796 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002797 .phy_read = mv88e6xxx_g2_smi_phy_read,
2798 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002799 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002800 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002801 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002802 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002803 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002804 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002805 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002806 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002807 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002808 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002809 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002810 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002811 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002812 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002813 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002814 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2815 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002816 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002817 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2818 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002819 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002820 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002821 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002822 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002823 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002824 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002825 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002826};
2827
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002828static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002829 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002830 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002831 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2832 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002833 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2834 .phy_read = mv88e6xxx_g2_smi_phy_read,
2835 .phy_write = mv88e6xxx_g2_smi_phy_write,
2836 .port_set_link = mv88e6xxx_port_set_link,
2837 .port_set_duplex = mv88e6xxx_port_set_duplex,
2838 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2839 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002840 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002841 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002842 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002843 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002844 .port_pause_limit = mv88e6390_port_pause_limit,
Andrew Lunnf39908d2017-02-04 20:02:50 +01002845 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002846 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002847 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002848 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002849 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002850 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2851 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002852 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002853 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2854 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002855 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002856 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002857 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002858 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002859 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2860 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002861 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002862};
2863
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002864static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002865 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002866 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002867 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2868 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002869 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002870 .phy_read = mv88e6xxx_g2_smi_phy_read,
2871 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002872 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002873 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002874 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002875 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002876 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002877 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002878 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002879 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002880 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002881 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002882 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002883 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002884 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002885 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002886 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2887 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002888 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002889 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2890 .set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002891 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002892 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002893 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002894 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002895 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002896};
2897
2898static const struct mv88e6xxx_ops mv88e6321_ops = {
Vivien Didelotbd807202017-07-17 13:03:37 -04002899 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002900 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002901 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2902 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002903 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002904 .phy_read = mv88e6xxx_g2_smi_phy_read,
2905 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002906 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002907 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002908 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002909 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002910 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002911 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002912 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002913 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002914 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002915 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002916 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002917 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002918 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002919 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002920 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2921 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002922 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002923 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2924 .set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002925 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002926 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002927 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002928};
2929
Vivien Didelot16e329a2017-03-28 13:50:33 -04002930static const struct mv88e6xxx_ops mv88e6341_ops = {
2931 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002932 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002933 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2934 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2935 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2936 .phy_read = mv88e6xxx_g2_smi_phy_read,
2937 .phy_write = mv88e6xxx_g2_smi_phy_write,
2938 .port_set_link = mv88e6xxx_port_set_link,
2939 .port_set_duplex = mv88e6xxx_port_set_duplex,
2940 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2941 .port_set_speed = mv88e6390_port_set_speed,
2942 .port_tag_remap = mv88e6095_port_tag_remap,
2943 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2944 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2945 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002946 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002947 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002948 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002949 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2950 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2951 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002952 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002953 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2954 .stats_get_strings = mv88e6320_stats_get_strings,
2955 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002956 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2957 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002958 .watchdog_ops = &mv88e6390_watchdog_ops,
2959 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002960 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002961 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002962 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002963 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002964};
2965
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002966static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002967 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002968 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002969 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002970 .phy_read = mv88e6xxx_g2_smi_phy_read,
2971 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002972 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002973 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002974 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002975 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002976 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002977 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002978 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002979 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002980 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002981 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002982 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002983 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002984 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002985 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002986 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002987 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2988 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002989 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002990 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2991 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002992 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002993 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002994 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002995 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002996 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002997 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002998};
2999
3000static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003001 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003002 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003003 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003004 .phy_read = mv88e6xxx_g2_smi_phy_read,
3005 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003006 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003007 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003008 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003009 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003010 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003011 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003012 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003013 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003014 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003015 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003016 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003017 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003018 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003019 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003020 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003021 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3022 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003023 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003024 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3025 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003026 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003027 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003028 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003029 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003030 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003031 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003032};
3033
3034static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003035 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003036 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003037 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3038 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003039 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003040 .phy_read = mv88e6xxx_g2_smi_phy_read,
3041 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003042 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003043 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003044 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003045 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003046 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003047 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003048 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003049 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003050 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003051 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003052 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003053 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003054 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003055 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003056 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003057 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3058 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003059 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003060 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3061 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003062 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003063 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003064 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003065 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003066 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003067 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02003068 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003069};
3070
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003071static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003072 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003073 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003074 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3075 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003076 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3077 .phy_read = mv88e6xxx_g2_smi_phy_read,
3078 .phy_write = mv88e6xxx_g2_smi_phy_write,
3079 .port_set_link = mv88e6xxx_port_set_link,
3080 .port_set_duplex = mv88e6xxx_port_set_duplex,
3081 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3082 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003083 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003084 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003085 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003086 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003087 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003088 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003089 .port_pause_limit = mv88e6390_port_pause_limit,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003090 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003091 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003092 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003093 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003094 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003095 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3096 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003097 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003098 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3099 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003100 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003101 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003102 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003103 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003104 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3105 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003106 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003107};
3108
3109static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003110 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003111 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003112 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3113 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003114 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3115 .phy_read = mv88e6xxx_g2_smi_phy_read,
3116 .phy_write = mv88e6xxx_g2_smi_phy_write,
3117 .port_set_link = mv88e6xxx_port_set_link,
3118 .port_set_duplex = mv88e6xxx_port_set_duplex,
3119 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3120 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003121 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003122 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003123 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003124 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003125 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003126 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003127 .port_pause_limit = mv88e6390_port_pause_limit,
Martin Hundebøllbb0a2672017-07-19 08:17:02 +02003128 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003129 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003130 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003131 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003132 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003133 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3134 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003135 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003136 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3137 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003138 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003139 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003140 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003141 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003142 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3143 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003144 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003145};
3146
Vivien Didelotf81ec902016-05-09 13:22:58 -04003147static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3148 [MV88E6085] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003149 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003150 .family = MV88E6XXX_FAMILY_6097,
3151 .name = "Marvell 88E6085",
3152 .num_databases = 4096,
3153 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003154 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003155 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003156 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003157 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003158 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003159 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003160 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003161 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003162 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003163 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003164 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003165 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003166 },
3167
3168 [MV88E6095] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003169 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003170 .family = MV88E6XXX_FAMILY_6095,
3171 .name = "Marvell 88E6095/88E6095F",
3172 .num_databases = 256,
3173 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003174 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003175 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003176 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003177 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003178 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003179 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003180 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003181 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003182 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003183 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003184 },
3185
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003186 [MV88E6097] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003187 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003188 .family = MV88E6XXX_FAMILY_6097,
3189 .name = "Marvell 88E6097/88E6097F",
3190 .num_databases = 4096,
3191 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003192 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003193 .port_base_addr = 0x10,
3194 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003195 .global2_addr = 0x1c,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003196 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003197 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003198 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003199 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003200 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003201 .multi_chip = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01003202 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003203 .ops = &mv88e6097_ops,
3204 },
3205
Vivien Didelotf81ec902016-05-09 13:22:58 -04003206 [MV88E6123] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003207 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003208 .family = MV88E6XXX_FAMILY_6165,
3209 .name = "Marvell 88E6123",
3210 .num_databases = 4096,
3211 .num_ports = 3,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003212 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003213 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003214 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003215 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003216 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003217 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003218 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003219 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003220 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003221 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02003222 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003223 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003224 },
3225
3226 [MV88E6131] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003227 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003228 .family = MV88E6XXX_FAMILY_6185,
3229 .name = "Marvell 88E6131",
3230 .num_databases = 256,
3231 .num_ports = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003232 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003233 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003234 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003235 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003236 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003237 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003238 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003239 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003240 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003241 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003242 },
3243
Vivien Didelot990e27b2017-03-28 13:50:32 -04003244 [MV88E6141] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003245 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003246 .family = MV88E6XXX_FAMILY_6341,
3247 .name = "Marvell 88E6341",
3248 .num_databases = 4096,
3249 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003250 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003251 .port_base_addr = 0x10,
3252 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003253 .global2_addr = 0x1c,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003254 .age_time_coeff = 3750,
3255 .atu_move_port_mask = 0x1f,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003256 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04003257 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003258 .multi_chip = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003259 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003260 .ops = &mv88e6141_ops,
3261 },
3262
Vivien Didelotf81ec902016-05-09 13:22:58 -04003263 [MV88E6161] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003264 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003265 .family = MV88E6XXX_FAMILY_6165,
3266 .name = "Marvell 88E6161",
3267 .num_databases = 4096,
3268 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003269 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003270 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003271 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003272 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003273 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003274 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003275 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003276 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003277 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003278 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02003279 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003280 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003281 },
3282
3283 [MV88E6165] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003284 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003285 .family = MV88E6XXX_FAMILY_6165,
3286 .name = "Marvell 88E6165",
3287 .num_databases = 4096,
3288 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003289 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003290 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003291 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003292 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003293 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003294 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003295 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003296 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003297 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003298 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003299 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003300 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003301 },
3302
3303 [MV88E6171] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003304 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003305 .family = MV88E6XXX_FAMILY_6351,
3306 .name = "Marvell 88E6171",
3307 .num_databases = 4096,
3308 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003309 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003310 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003311 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003312 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003313 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003314 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003315 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003316 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003317 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003318 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003319 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003320 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003321 },
3322
3323 [MV88E6172] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003324 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003325 .family = MV88E6XXX_FAMILY_6352,
3326 .name = "Marvell 88E6172",
3327 .num_databases = 4096,
3328 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003329 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003330 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003331 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003332 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003333 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003334 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003335 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003336 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003337 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003338 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003339 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003340 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003341 },
3342
3343 [MV88E6175] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003344 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003345 .family = MV88E6XXX_FAMILY_6351,
3346 .name = "Marvell 88E6175",
3347 .num_databases = 4096,
3348 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003349 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003350 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003351 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003352 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003353 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003354 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003355 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003356 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003357 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003358 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003359 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003360 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003361 },
3362
3363 [MV88E6176] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003364 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003365 .family = MV88E6XXX_FAMILY_6352,
3366 .name = "Marvell 88E6176",
3367 .num_databases = 4096,
3368 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003369 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003370 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003371 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003372 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003373 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003374 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003375 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003376 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003377 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003378 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003379 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003380 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003381 },
3382
3383 [MV88E6185] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003384 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003385 .family = MV88E6XXX_FAMILY_6185,
3386 .name = "Marvell 88E6185",
3387 .num_databases = 256,
3388 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003389 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003390 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003391 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003392 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003393 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003394 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003395 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003396 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003397 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003398 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003399 },
3400
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003401 [MV88E6190] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003402 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003403 .family = MV88E6XXX_FAMILY_6390,
3404 .name = "Marvell 88E6190",
3405 .num_databases = 4096,
3406 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003407 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003408 .port_base_addr = 0x0,
3409 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003410 .global2_addr = 0x1c,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003411 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003412 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003413 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003414 .g2_irqs = 14,
Vivien Didelotf3645652017-03-30 17:37:07 -04003415 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003416 .multi_chip = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05003417 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003418 .ops = &mv88e6190_ops,
3419 },
3420
3421 [MV88E6190X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003422 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003423 .family = MV88E6XXX_FAMILY_6390,
3424 .name = "Marvell 88E6190X",
3425 .num_databases = 4096,
3426 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003427 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003428 .port_base_addr = 0x0,
3429 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003430 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003431 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003432 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003433 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003434 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003435 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003436 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003437 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003438 .ops = &mv88e6190x_ops,
3439 },
3440
3441 [MV88E6191] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003442 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003443 .family = MV88E6XXX_FAMILY_6390,
3444 .name = "Marvell 88E6191",
3445 .num_databases = 4096,
3446 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003447 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003448 .port_base_addr = 0x0,
3449 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003450 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003451 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003452 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003453 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003454 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003455 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003456 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003457 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04003458 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003459 },
3460
Vivien Didelotf81ec902016-05-09 13:22:58 -04003461 [MV88E6240] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003462 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003463 .family = MV88E6XXX_FAMILY_6352,
3464 .name = "Marvell 88E6240",
3465 .num_databases = 4096,
3466 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003467 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003468 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003469 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003470 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003471 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003472 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003473 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003474 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003475 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003476 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003477 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003478 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003479 },
3480
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003481 [MV88E6290] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003482 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003483 .family = MV88E6XXX_FAMILY_6390,
3484 .name = "Marvell 88E6290",
3485 .num_databases = 4096,
3486 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003487 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003488 .port_base_addr = 0x0,
3489 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003490 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003491 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003492 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003493 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003494 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003495 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003496 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003497 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003498 .ops = &mv88e6290_ops,
3499 },
3500
Vivien Didelotf81ec902016-05-09 13:22:58 -04003501 [MV88E6320] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003502 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003503 .family = MV88E6XXX_FAMILY_6320,
3504 .name = "Marvell 88E6320",
3505 .num_databases = 4096,
3506 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003507 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003508 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003509 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003510 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003511 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003512 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003513 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003514 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003515 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003516 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003517 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003518 },
3519
3520 [MV88E6321] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003521 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003522 .family = MV88E6XXX_FAMILY_6320,
3523 .name = "Marvell 88E6321",
3524 .num_databases = 4096,
3525 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003526 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003527 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003528 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003529 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003530 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003531 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003532 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003533 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003534 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003535 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003536 },
3537
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003538 [MV88E6341] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003539 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003540 .family = MV88E6XXX_FAMILY_6341,
3541 .name = "Marvell 88E6341",
3542 .num_databases = 4096,
3543 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003544 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003545 .port_base_addr = 0x10,
3546 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003547 .global2_addr = 0x1c,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003548 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05003549 .atu_move_port_mask = 0x1f,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003550 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04003551 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003552 .multi_chip = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003553 .tag_protocol = DSA_TAG_PROTO_EDSA,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003554 .ops = &mv88e6341_ops,
3555 },
3556
Vivien Didelotf81ec902016-05-09 13:22:58 -04003557 [MV88E6350] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003558 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003559 .family = MV88E6XXX_FAMILY_6351,
3560 .name = "Marvell 88E6350",
3561 .num_databases = 4096,
3562 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003563 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003564 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003565 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003566 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003567 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003568 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003569 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003570 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003571 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003572 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003573 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003574 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003575 },
3576
3577 [MV88E6351] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003578 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003579 .family = MV88E6XXX_FAMILY_6351,
3580 .name = "Marvell 88E6351",
3581 .num_databases = 4096,
3582 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003583 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003584 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003585 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003586 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003587 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003588 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003589 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003590 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003591 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003592 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003593 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003594 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003595 },
3596
3597 [MV88E6352] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003598 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003599 .family = MV88E6XXX_FAMILY_6352,
3600 .name = "Marvell 88E6352",
3601 .num_databases = 4096,
3602 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003603 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003604 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003605 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003606 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003607 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003608 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003609 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003610 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003611 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003612 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003613 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003614 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003615 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003616 [MV88E6390] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003617 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003618 .family = MV88E6XXX_FAMILY_6390,
3619 .name = "Marvell 88E6390",
3620 .num_databases = 4096,
3621 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003622 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003623 .port_base_addr = 0x0,
3624 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003625 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003626 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003627 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003628 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003629 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003630 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003631 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003632 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003633 .ops = &mv88e6390_ops,
3634 },
3635 [MV88E6390X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003636 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003637 .family = MV88E6XXX_FAMILY_6390,
3638 .name = "Marvell 88E6390X",
3639 .num_databases = 4096,
3640 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003641 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003642 .port_base_addr = 0x0,
3643 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003644 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003645 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003646 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003647 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003648 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003649 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003650 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003651 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003652 .ops = &mv88e6390x_ops,
3653 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04003654};
3655
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003656static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04003657{
Vivien Didelota439c062016-04-17 13:23:58 -04003658 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04003659
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003660 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
3661 if (mv88e6xxx_table[i].prod_num == prod_num)
3662 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04003663
Vivien Didelotb9b37712015-10-30 19:39:48 -04003664 return NULL;
3665}
3666
Vivien Didelotfad09c72016-06-21 12:28:20 -04003667static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003668{
3669 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003670 unsigned int prod_num, rev;
3671 u16 id;
3672 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003673
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003674 mutex_lock(&chip->reg_lock);
Vivien Didelot107fcc12017-06-12 12:37:36 -04003675 err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003676 mutex_unlock(&chip->reg_lock);
3677 if (err)
3678 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003679
Vivien Didelot107fcc12017-06-12 12:37:36 -04003680 prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
3681 rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003682
3683 info = mv88e6xxx_lookup_info(prod_num);
3684 if (!info)
3685 return -ENODEV;
3686
Vivien Didelotcaac8542016-06-20 13:14:09 -04003687 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003688 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003689
Vivien Didelotca070c12016-09-02 14:45:34 -04003690 err = mv88e6xxx_g2_require(chip);
3691 if (err)
3692 return err;
3693
Vivien Didelotfad09c72016-06-21 12:28:20 -04003694 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
3695 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003696
3697 return 0;
3698}
3699
Vivien Didelotfad09c72016-06-21 12:28:20 -04003700static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04003701{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003702 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003703
Vivien Didelotfad09c72016-06-21 12:28:20 -04003704 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
3705 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003706 return NULL;
3707
Vivien Didelotfad09c72016-06-21 12:28:20 -04003708 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04003709
Vivien Didelotfad09c72016-06-21 12:28:20 -04003710 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003711 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelot469d7292016-06-20 13:14:06 -04003712
Vivien Didelotfad09c72016-06-21 12:28:20 -04003713 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003714}
3715
Vivien Didelotfad09c72016-06-21 12:28:20 -04003716static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003717 struct mii_bus *bus, int sw_addr)
3718{
Vivien Didelot914b32f2016-06-20 13:14:11 -04003719 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003720 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003721 else if (chip->info->multi_chip)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003722 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04003723 else
3724 return -EINVAL;
3725
Vivien Didelotfad09c72016-06-21 12:28:20 -04003726 chip->bus = bus;
3727 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003728
3729 return 0;
3730}
3731
Florian Fainelli5ed4e3e2017-11-10 15:22:52 -08003732static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
3733 int port)
Andrew Lunn7b314362016-08-22 16:01:01 +02003734{
Vivien Didelot04bed142016-08-31 18:06:13 -04003735 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02003736
Andrew Lunn443d5a12016-12-03 04:35:18 +01003737 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02003738}
3739
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003740static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
3741 struct device *host_dev, int sw_addr,
3742 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02003743{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003744 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003745 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003746 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003747
Vivien Didelota439c062016-04-17 13:23:58 -04003748 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02003749 if (!bus)
3750 return NULL;
3751
Vivien Didelotfad09c72016-06-21 12:28:20 -04003752 chip = mv88e6xxx_alloc_chip(dsa_dev);
3753 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003754 return NULL;
3755
Vivien Didelotcaac8542016-06-20 13:14:09 -04003756 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003757 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04003758
Vivien Didelotfad09c72016-06-21 12:28:20 -04003759 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003760 if (err)
3761 goto free;
3762
Vivien Didelotfad09c72016-06-21 12:28:20 -04003763 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003764 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003765 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04003766
Andrew Lunndc30c352016-10-16 19:56:49 +02003767 mutex_lock(&chip->reg_lock);
3768 err = mv88e6xxx_switch_reset(chip);
3769 mutex_unlock(&chip->reg_lock);
3770 if (err)
3771 goto free;
3772
Vivien Didelote57e5e72016-08-15 17:19:00 -04003773 mv88e6xxx_phy_init(chip);
3774
Andrew Lunna3c53be52017-01-24 14:53:50 +01003775 err = mv88e6xxx_mdios_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02003776 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003777 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02003778
Vivien Didelotfad09c72016-06-21 12:28:20 -04003779 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003780
Vivien Didelotfad09c72016-06-21 12:28:20 -04003781 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04003782free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003783 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04003784
3785 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003786}
3787
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003788static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
Vivien Didelot3709aad2017-11-30 11:23:58 -05003789 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003790{
3791 /* We don't need any dynamic resource from the kernel (yet),
3792 * so skip the prepare phase.
3793 */
3794
3795 return 0;
3796}
3797
3798static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
Vivien Didelot3709aad2017-11-30 11:23:58 -05003799 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003800{
Vivien Didelot04bed142016-08-31 18:06:13 -04003801 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003802
3803 mutex_lock(&chip->reg_lock);
3804 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04003805 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
Vivien Didelot774439e52017-06-08 18:34:08 -04003806 dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
3807 port);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003808 mutex_unlock(&chip->reg_lock);
3809}
3810
3811static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
3812 const struct switchdev_obj_port_mdb *mdb)
3813{
Vivien Didelot04bed142016-08-31 18:06:13 -04003814 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003815 int err;
3816
3817 mutex_lock(&chip->reg_lock);
3818 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04003819 MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003820 mutex_unlock(&chip->reg_lock);
3821
3822 return err;
3823}
3824
Florian Fainellia82f67a2017-01-08 14:52:08 -08003825static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003826 .probe = mv88e6xxx_drv_probe,
Andrew Lunn7b314362016-08-22 16:01:01 +02003827 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003828 .setup = mv88e6xxx_setup,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003829 .adjust_link = mv88e6xxx_adjust_link,
3830 .get_strings = mv88e6xxx_get_strings,
3831 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
3832 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunn04aca992017-05-26 01:03:24 +02003833 .port_enable = mv88e6xxx_port_enable,
3834 .port_disable = mv88e6xxx_port_disable,
Vivien Didelot08f50062017-08-01 16:32:41 -04003835 .get_mac_eee = mv88e6xxx_get_mac_eee,
3836 .set_mac_eee = mv88e6xxx_set_mac_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003837 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003838 .get_eeprom = mv88e6xxx_get_eeprom,
3839 .set_eeprom = mv88e6xxx_set_eeprom,
3840 .get_regs_len = mv88e6xxx_get_regs_len,
3841 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04003842 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003843 .port_bridge_join = mv88e6xxx_port_bridge_join,
3844 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
3845 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04003846 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003847 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
3848 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
3849 .port_vlan_add = mv88e6xxx_port_vlan_add,
3850 .port_vlan_del = mv88e6xxx_port_vlan_del,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003851 .port_fdb_add = mv88e6xxx_port_fdb_add,
3852 .port_fdb_del = mv88e6xxx_port_fdb_del,
3853 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003854 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
3855 .port_mdb_add = mv88e6xxx_port_mdb_add,
3856 .port_mdb_del = mv88e6xxx_port_mdb_del,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04003857 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
3858 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003859};
3860
Florian Fainelliab3d4082017-01-08 14:52:07 -08003861static struct dsa_switch_driver mv88e6xxx_switch_drv = {
3862 .ops = &mv88e6xxx_switch_ops,
3863};
3864
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08003865static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003866{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003867 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003868 struct dsa_switch *ds;
3869
Vivien Didelot73b12042017-03-30 17:37:10 -04003870 ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003871 if (!ds)
3872 return -ENOMEM;
3873
Vivien Didelotfad09c72016-06-21 12:28:20 -04003874 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04003875 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04003876 ds->ageing_time_min = chip->info->age_time_coeff;
3877 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003878
3879 dev_set_drvdata(dev, ds);
3880
Vivien Didelot23c9ee42017-05-26 18:12:51 -04003881 return dsa_register_switch(ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003882}
3883
Vivien Didelotfad09c72016-06-21 12:28:20 -04003884static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003885{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003886 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003887}
3888
Vivien Didelot57d32312016-06-20 13:13:58 -04003889static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003890{
3891 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003892 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003893 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003894 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003895 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02003896 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003897
Vivien Didelotcaac8542016-06-20 13:14:09 -04003898 compat_info = of_device_get_match_data(dev);
3899 if (!compat_info)
3900 return -EINVAL;
3901
Vivien Didelotfad09c72016-06-21 12:28:20 -04003902 chip = mv88e6xxx_alloc_chip(dev);
3903 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003904 return -ENOMEM;
3905
Vivien Didelotfad09c72016-06-21 12:28:20 -04003906 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003907
Vivien Didelotfad09c72016-06-21 12:28:20 -04003908 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003909 if (err)
3910 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003911
Andrew Lunnb4308f02016-11-21 23:26:55 +01003912 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
3913 if (IS_ERR(chip->reset))
3914 return PTR_ERR(chip->reset);
3915
Vivien Didelotfad09c72016-06-21 12:28:20 -04003916 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003917 if (err)
3918 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003919
Vivien Didelote57e5e72016-08-15 17:19:00 -04003920 mv88e6xxx_phy_init(chip);
3921
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003922 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003923 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003924 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003925
Andrew Lunndc30c352016-10-16 19:56:49 +02003926 mutex_lock(&chip->reg_lock);
3927 err = mv88e6xxx_switch_reset(chip);
3928 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02003929 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02003930 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02003931
Andrew Lunndc30c352016-10-16 19:56:49 +02003932 chip->irq = of_irq_get(np, 0);
3933 if (chip->irq == -EPROBE_DEFER) {
3934 err = chip->irq;
3935 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02003936 }
3937
Andrew Lunndc30c352016-10-16 19:56:49 +02003938 if (chip->irq > 0) {
3939 /* Has to be performed before the MDIO bus is created,
3940 * because the PHYs will link there interrupts to these
3941 * interrupt controllers
3942 */
3943 mutex_lock(&chip->reg_lock);
3944 err = mv88e6xxx_g1_irq_setup(chip);
3945 mutex_unlock(&chip->reg_lock);
3946
3947 if (err)
3948 goto out;
3949
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003950 if (chip->info->g2_irqs > 0) {
Andrew Lunndc30c352016-10-16 19:56:49 +02003951 err = mv88e6xxx_g2_irq_setup(chip);
3952 if (err)
3953 goto out_g1_irq;
3954 }
3955 }
3956
Andrew Lunna3c53be52017-01-24 14:53:50 +01003957 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02003958 if (err)
3959 goto out_g2_irq;
3960
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08003961 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02003962 if (err)
3963 goto out_mdio;
3964
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003965 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02003966
3967out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01003968 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02003969out_g2_irq:
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003970 if (chip->info->g2_irqs > 0 && chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02003971 mv88e6xxx_g2_irq_free(chip);
3972out_g1_irq:
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01003973 if (chip->irq > 0) {
3974 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01003975 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01003976 mutex_unlock(&chip->reg_lock);
3977 }
Andrew Lunndc30c352016-10-16 19:56:49 +02003978out:
3979 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003980}
3981
3982static void mv88e6xxx_remove(struct mdio_device *mdiodev)
3983{
3984 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04003985 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003986
Andrew Lunn930188c2016-08-22 16:01:03 +02003987 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003988 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003989 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02003990
Andrew Lunn467126442016-11-20 20:14:15 +01003991 if (chip->irq > 0) {
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003992 if (chip->info->g2_irqs > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01003993 mv88e6xxx_g2_irq_free(chip);
Vivien Didelotb32ca442017-09-26 14:57:21 -04003994 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01003995 mv88e6xxx_g1_irq_free(chip);
Vivien Didelotb32ca442017-09-26 14:57:21 -04003996 mutex_unlock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01003997 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003998}
3999
4000static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004001 {
4002 .compatible = "marvell,mv88e6085",
4003 .data = &mv88e6xxx_table[MV88E6085],
4004 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004005 {
4006 .compatible = "marvell,mv88e6190",
4007 .data = &mv88e6xxx_table[MV88E6190],
4008 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004009 { /* sentinel */ },
4010};
4011
4012MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4013
4014static struct mdio_driver mv88e6xxx_driver = {
4015 .probe = mv88e6xxx_probe,
4016 .remove = mv88e6xxx_remove,
4017 .mdiodrv.driver = {
4018 .name = "mv88e6085",
4019 .of_match_table = mv88e6xxx_of_match,
4020 },
4021};
4022
Ben Hutchings98e67302011-11-25 14:36:19 +00004023static int __init mv88e6xxx_init(void)
4024{
Florian Fainelliab3d4082017-01-08 14:52:07 -08004025 register_switch_driver(&mv88e6xxx_switch_drv);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004026 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004027}
4028module_init(mv88e6xxx_init);
4029
4030static void __exit mv88e6xxx_cleanup(void)
4031{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004032 mdio_driver_unregister(&mv88e6xxx_driver);
Florian Fainelliab3d4082017-01-08 14:52:07 -08004033 unregister_switch_driver(&mv88e6xxx_switch_drv);
Ben Hutchings98e67302011-11-25 14:36:19 +00004034}
4035module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004036
4037MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4038MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4039MODULE_LICENSE("GPL");