blob: 41202b1d6d7f83ed71deead9057c4dd9d2681e57 [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
7 *
Vivien Didelot4333d612017-03-28 15:10:36 -04008 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
9 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b392015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000034#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040035
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040036#include "chip.h"
Vivien Didelota935c052016-09-29 12:21:53 -040037#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040038#include "global2.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020039#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020041#include "serdes.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000042
Vivien Didelotfad09c72016-06-21 12:28:20 -040043static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040044{
Vivien Didelotfad09c72016-06-21 12:28:20 -040045 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
46 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040047 dump_stack();
48 }
49}
50
Vivien Didelot914b32f2016-06-20 13:14:11 -040051/* The switch ADDR[4:1] configuration pins define the chip SMI device address
52 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
53 *
54 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
55 * is the only device connected to the SMI master. In this mode it responds to
56 * all 32 possible SMI addresses, and thus maps directly the internal devices.
57 *
58 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
59 * multiple devices to share the SMI interface. In this mode it responds to only
60 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000061 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040062
Vivien Didelotfad09c72016-06-21 12:28:20 -040063static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040064 int addr, int reg, u16 *val)
65{
Vivien Didelotfad09c72016-06-21 12:28:20 -040066 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040067 return -EOPNOTSUPP;
68
Vivien Didelotfad09c72016-06-21 12:28:20 -040069 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040070}
71
Vivien Didelotfad09c72016-06-21 12:28:20 -040072static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040073 int addr, int reg, u16 val)
74{
Vivien Didelotfad09c72016-06-21 12:28:20 -040075 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040076 return -EOPNOTSUPP;
77
Vivien Didelotfad09c72016-06-21 12:28:20 -040078 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040079}
80
Vivien Didelotfad09c72016-06-21 12:28:20 -040081static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040082 int addr, int reg, u16 *val)
83{
84 int ret;
85
Vivien Didelotfad09c72016-06-21 12:28:20 -040086 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040087 if (ret < 0)
88 return ret;
89
90 *val = ret & 0xffff;
91
92 return 0;
93}
94
Vivien Didelotfad09c72016-06-21 12:28:20 -040095static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040096 int addr, int reg, u16 val)
97{
98 int ret;
99
Vivien Didelotfad09c72016-06-21 12:28:20 -0400100 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400101 if (ret < 0)
102 return ret;
103
104 return 0;
105}
106
Vivien Didelotc08026a2016-09-29 12:21:59 -0400107static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400108 .read = mv88e6xxx_smi_single_chip_read,
109 .write = mv88e6xxx_smi_single_chip_write,
110};
111
Vivien Didelotfad09c72016-06-21 12:28:20 -0400112static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000113{
114 int ret;
115 int i;
116
117 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400118 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000119 if (ret < 0)
120 return ret;
121
Andrew Lunncca8b132015-04-02 04:06:39 +0200122 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000123 return 0;
124 }
125
126 return -ETIMEDOUT;
127}
128
Vivien Didelotfad09c72016-06-21 12:28:20 -0400129static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400130 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000131{
132 int ret;
133
Barry Grussling3675c8d2013-01-08 16:05:53 +0000134 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400135 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000136 if (ret < 0)
137 return ret;
138
Barry Grussling3675c8d2013-01-08 16:05:53 +0000139 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400140 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200141 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000142 if (ret < 0)
143 return ret;
144
Barry Grussling3675c8d2013-01-08 16:05:53 +0000145 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400146 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000147 if (ret < 0)
148 return ret;
149
Barry Grussling3675c8d2013-01-08 16:05:53 +0000150 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400151 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000152 if (ret < 0)
153 return ret;
154
Vivien Didelot914b32f2016-06-20 13:14:11 -0400155 *val = ret & 0xffff;
156
157 return 0;
158}
159
Vivien Didelotfad09c72016-06-21 12:28:20 -0400160static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400161 int addr, int reg, u16 val)
162{
163 int ret;
164
165 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400166 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400167 if (ret < 0)
168 return ret;
169
170 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400171 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400172 if (ret < 0)
173 return ret;
174
175 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400176 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400177 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
178 if (ret < 0)
179 return ret;
180
181 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400182 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400183 if (ret < 0)
184 return ret;
185
186 return 0;
187}
188
Vivien Didelotc08026a2016-09-29 12:21:59 -0400189static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400190 .read = mv88e6xxx_smi_multi_chip_read,
191 .write = mv88e6xxx_smi_multi_chip_write,
192};
193
Vivien Didelotec561272016-09-02 14:45:33 -0400194int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400195{
196 int err;
197
Vivien Didelotfad09c72016-06-21 12:28:20 -0400198 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400199
Vivien Didelotfad09c72016-06-21 12:28:20 -0400200 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400201 if (err)
202 return err;
203
Vivien Didelotfad09c72016-06-21 12:28:20 -0400204 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400205 addr, reg, *val);
206
207 return 0;
208}
209
Vivien Didelotec561272016-09-02 14:45:33 -0400210int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400211{
212 int err;
213
Vivien Didelotfad09c72016-06-21 12:28:20 -0400214 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400215
Vivien Didelotfad09c72016-06-21 12:28:20 -0400216 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400217 if (err)
218 return err;
219
Vivien Didelotfad09c72016-06-21 12:28:20 -0400220 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400221 addr, reg, val);
222
223 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000224}
225
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200226struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100227{
228 struct mv88e6xxx_mdio_bus *mdio_bus;
229
230 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
231 list);
232 if (!mdio_bus)
233 return NULL;
234
235 return mdio_bus->bus;
236}
237
Andrew Lunndc30c352016-10-16 19:56:49 +0200238static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
239{
240 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
241 unsigned int n = d->hwirq;
242
243 chip->g1_irq.masked |= (1 << n);
244}
245
246static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
247{
248 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
249 unsigned int n = d->hwirq;
250
251 chip->g1_irq.masked &= ~(1 << n);
252}
253
254static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
255{
256 struct mv88e6xxx_chip *chip = dev_id;
257 unsigned int nhandled = 0;
258 unsigned int sub_irq;
259 unsigned int n;
260 u16 reg;
261 int err;
262
263 mutex_lock(&chip->reg_lock);
264 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
265 mutex_unlock(&chip->reg_lock);
266
267 if (err)
268 goto out;
269
270 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
271 if (reg & (1 << n)) {
272 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
273 handle_nested_irq(sub_irq);
274 ++nhandled;
275 }
276 }
277out:
278 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
279}
280
281static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
282{
283 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
284
285 mutex_lock(&chip->reg_lock);
286}
287
288static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
289{
290 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
291 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
292 u16 reg;
293 int err;
294
295 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
296 if (err)
297 goto out;
298
299 reg &= ~mask;
300 reg |= (~chip->g1_irq.masked & mask);
301
302 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
303 if (err)
304 goto out;
305
306out:
307 mutex_unlock(&chip->reg_lock);
308}
309
310static struct irq_chip mv88e6xxx_g1_irq_chip = {
311 .name = "mv88e6xxx-g1",
312 .irq_mask = mv88e6xxx_g1_irq_mask,
313 .irq_unmask = mv88e6xxx_g1_irq_unmask,
314 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
315 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
316};
317
318static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
319 unsigned int irq,
320 irq_hw_number_t hwirq)
321{
322 struct mv88e6xxx_chip *chip = d->host_data;
323
324 irq_set_chip_data(irq, d->host_data);
325 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
326 irq_set_noprobe(irq);
327
328 return 0;
329}
330
331static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
332 .map = mv88e6xxx_g1_irq_domain_map,
333 .xlate = irq_domain_xlate_twocell,
334};
335
336static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
337{
338 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100339 u16 mask;
340
341 mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
342 mask |= GENMASK(chip->g1_irq.nirqs, 0);
343 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
344
345 free_irq(chip->irq, chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200346
Andreas Färber5edef2f2016-11-27 23:26:28 +0100347 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100348 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200349 irq_dispose_mapping(virq);
350 }
351
Andrew Lunna3db3d32016-11-20 20:14:14 +0100352 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200353}
354
355static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
356{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100357 int err, irq, virq;
358 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200359
360 chip->g1_irq.nirqs = chip->info->g1_irqs;
361 chip->g1_irq.domain = irq_domain_add_simple(
362 NULL, chip->g1_irq.nirqs, 0,
363 &mv88e6xxx_g1_irq_domain_ops, chip);
364 if (!chip->g1_irq.domain)
365 return -ENOMEM;
366
367 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
368 irq_create_mapping(chip->g1_irq.domain, irq);
369
370 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
371 chip->g1_irq.masked = ~0;
372
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100373 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200374 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100375 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200376
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100377 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200378
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100379 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200380 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100381 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200382
383 /* Reading the interrupt status clears (most of) them */
384 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
385 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100386 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200387
388 err = request_threaded_irq(chip->irq, NULL,
389 mv88e6xxx_g1_irq_thread_fn,
390 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
391 dev_name(chip->dev), chip);
392 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100393 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200394
395 return 0;
396
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100397out_disable:
398 mask |= GENMASK(chip->g1_irq.nirqs, 0);
399 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
400
401out_mapping:
402 for (irq = 0; irq < 16; irq++) {
403 virq = irq_find_mapping(chip->g1_irq.domain, irq);
404 irq_dispose_mapping(virq);
405 }
406
407 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200408
409 return err;
410}
411
Vivien Didelotec561272016-09-02 14:45:33 -0400412int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400413{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200414 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400415
Andrew Lunn6441e6692016-08-19 00:01:55 +0200416 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400417 u16 val;
418 int err;
419
420 err = mv88e6xxx_read(chip, addr, reg, &val);
421 if (err)
422 return err;
423
424 if (!(val & mask))
425 return 0;
426
427 usleep_range(1000, 2000);
428 }
429
Andrew Lunn30853552016-08-19 00:01:57 +0200430 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400431 return -ETIMEDOUT;
432}
433
Vivien Didelotf22ab642016-07-18 20:45:31 -0400434/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400435int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400436{
437 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200438 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400439
440 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200441 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
442 if (err)
443 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400444
445 /* Set the Update bit to trigger a write operation */
446 val = BIT(15) | update;
447
448 return mv88e6xxx_write(chip, addr, reg, val);
449}
450
Vivien Didelotd78343d2016-11-04 03:23:36 +0100451static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
452 int link, int speed, int duplex,
453 phy_interface_t mode)
454{
455 int err;
456
457 if (!chip->info->ops->port_set_link)
458 return 0;
459
460 /* Port's MAC control must not be changed unless the link is down */
461 err = chip->info->ops->port_set_link(chip, port, 0);
462 if (err)
463 return err;
464
465 if (chip->info->ops->port_set_speed) {
466 err = chip->info->ops->port_set_speed(chip, port, speed);
467 if (err && err != -EOPNOTSUPP)
468 goto restore_link;
469 }
470
471 if (chip->info->ops->port_set_duplex) {
472 err = chip->info->ops->port_set_duplex(chip, port, duplex);
473 if (err && err != -EOPNOTSUPP)
474 goto restore_link;
475 }
476
477 if (chip->info->ops->port_set_rgmii_delay) {
478 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
479 if (err && err != -EOPNOTSUPP)
480 goto restore_link;
481 }
482
Andrew Lunnf39908d2017-02-04 20:02:50 +0100483 if (chip->info->ops->port_set_cmode) {
484 err = chip->info->ops->port_set_cmode(chip, port, mode);
485 if (err && err != -EOPNOTSUPP)
486 goto restore_link;
487 }
488
Vivien Didelotd78343d2016-11-04 03:23:36 +0100489 err = 0;
490restore_link:
491 if (chip->info->ops->port_set_link(chip, port, link))
492 netdev_err(chip->ds->ports[port].netdev,
493 "failed to restore MAC's link\n");
494
495 return err;
496}
497
Andrew Lunndea87022015-08-31 15:56:47 +0200498/* We expect the switch to perform auto negotiation if there is a real
499 * phy. However, in the case of a fixed link phy, we force the port
500 * settings from the fixed link settings.
501 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400502static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
503 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200504{
Vivien Didelot04bed142016-08-31 18:06:13 -0400505 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200506 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200507
508 if (!phy_is_pseudo_fixed_link(phydev))
509 return;
510
Vivien Didelotfad09c72016-06-21 12:28:20 -0400511 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100512 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
513 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400514 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100515
516 if (err && err != -EOPNOTSUPP)
517 netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
Andrew Lunndea87022015-08-31 15:56:47 +0200518}
519
Andrew Lunna605a0f2016-11-21 23:26:58 +0100520static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000521{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100522 if (!chip->info->ops->stats_snapshot)
523 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000524
Andrew Lunna605a0f2016-11-21 23:26:58 +0100525 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000526}
527
Andrew Lunne413e7e2015-04-02 04:06:38 +0200528static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100529 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
530 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
531 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
532 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
533 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
534 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
535 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
536 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
537 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
538 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
539 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
540 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
541 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
542 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
543 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
544 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
545 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
546 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
547 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
548 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
549 { "single", 4, 0x14, STATS_TYPE_BANK0, },
550 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
551 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
552 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
553 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
554 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
555 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
556 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
557 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
558 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
559 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
560 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
561 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
562 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
563 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
564 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
565 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
566 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
567 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
568 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
569 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
570 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
571 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
572 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
573 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
574 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
575 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
576 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
577 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
578 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
579 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
580 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
581 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
582 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
583 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
584 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
585 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
586 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
587 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200588};
589
Vivien Didelotfad09c72016-06-21 12:28:20 -0400590static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100591 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100592 int port, u16 bank1_select,
593 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200594{
Andrew Lunn80c46272015-06-20 18:42:30 +0200595 u32 low;
596 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100597 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200598 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200599 u64 value;
600
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100601 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100602 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200603 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
604 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200605 return UINT64_MAX;
606
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200607 low = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200608 if (s->sizeof_stat == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200609 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
610 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200611 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200612 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200613 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100614 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100615 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100616 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100617 /* fall through */
618 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100619 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100620 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200621 if (s->sizeof_stat == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100622 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500623 break;
624 default:
625 return UINT64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200626 }
627 value = (((u64)high) << 16) | low;
628 return value;
629}
630
Andrew Lunndfafe442016-11-21 23:27:02 +0100631static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
632 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100633{
634 struct mv88e6xxx_hw_stat *stat;
635 int i, j;
636
637 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
638 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100639 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100640 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
641 ETH_GSTRING_LEN);
642 j++;
643 }
644 }
645}
646
Andrew Lunndfafe442016-11-21 23:27:02 +0100647static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
648 uint8_t *data)
649{
650 mv88e6xxx_stats_get_strings(chip, data,
651 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
652}
653
654static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
655 uint8_t *data)
656{
657 mv88e6xxx_stats_get_strings(chip, data,
658 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
659}
660
661static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
662 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100663{
Vivien Didelot04bed142016-08-31 18:06:13 -0400664 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunndfafe442016-11-21 23:27:02 +0100665
666 if (chip->info->ops->stats_get_strings)
667 chip->info->ops->stats_get_strings(chip, data);
668}
669
670static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
671 int types)
672{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100673 struct mv88e6xxx_hw_stat *stat;
674 int i, j;
675
676 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
677 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100678 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100679 j++;
680 }
681 return j;
682}
683
Andrew Lunndfafe442016-11-21 23:27:02 +0100684static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
685{
686 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
687 STATS_TYPE_PORT);
688}
689
690static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
691{
692 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
693 STATS_TYPE_BANK1);
694}
695
696static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
697{
698 struct mv88e6xxx_chip *chip = ds->priv;
699
700 if (chip->info->ops->stats_get_sset_count)
701 return chip->info->ops->stats_get_sset_count(chip);
702
703 return 0;
704}
705
Andrew Lunn052f9472016-11-21 23:27:03 +0100706static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100707 uint64_t *data, int types,
708 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100709{
710 struct mv88e6xxx_hw_stat *stat;
711 int i, j;
712
713 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
714 stat = &mv88e6xxx_hw_stats[i];
715 if (stat->type & types) {
Andrew Lunne0d8b612016-11-21 23:27:04 +0100716 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
717 bank1_select,
718 histogram);
Andrew Lunn052f9472016-11-21 23:27:03 +0100719 j++;
720 }
721 }
722}
723
724static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
725 uint64_t *data)
726{
727 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100728 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
729 0, GLOBAL_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100730}
731
732static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
733 uint64_t *data)
734{
735 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100736 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
737 GLOBAL_STATS_OP_BANK_1_BIT_9,
738 GLOBAL_STATS_OP_HIST_RX_TX);
739}
740
741static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
742 uint64_t *data)
743{
744 return mv88e6xxx_stats_get_stats(chip, port, data,
745 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
746 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
Andrew Lunn052f9472016-11-21 23:27:03 +0100747}
748
749static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
750 uint64_t *data)
751{
752 if (chip->info->ops->stats_get_stats)
753 chip->info->ops->stats_get_stats(chip, port, data);
754}
755
Vivien Didelotf81ec902016-05-09 13:22:58 -0400756static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
757 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000758{
Vivien Didelot04bed142016-08-31 18:06:13 -0400759 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000760 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000761
Vivien Didelotfad09c72016-06-21 12:28:20 -0400762 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000763
Andrew Lunna605a0f2016-11-21 23:26:58 +0100764 ret = mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000765 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400766 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000767 return;
768 }
Andrew Lunn052f9472016-11-21 23:27:03 +0100769
770 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000771
Vivien Didelotfad09c72016-06-21 12:28:20 -0400772 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000773}
Ben Hutchings98e67302011-11-25 14:36:19 +0000774
Andrew Lunnde2273872016-11-21 23:27:01 +0100775static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
776{
777 if (chip->info->ops->stats_set_histogram)
778 return chip->info->ops->stats_set_histogram(chip);
779
780 return 0;
781}
782
Vivien Didelotf81ec902016-05-09 13:22:58 -0400783static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700784{
785 return 32 * sizeof(u16);
786}
787
Vivien Didelotf81ec902016-05-09 13:22:58 -0400788static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
789 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700790{
Vivien Didelot04bed142016-08-31 18:06:13 -0400791 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200792 int err;
793 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700794 u16 *p = _p;
795 int i;
796
797 regs->version = 0;
798
799 memset(p, 0xff, 32 * sizeof(u16));
800
Vivien Didelotfad09c72016-06-21 12:28:20 -0400801 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -0400802
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700803 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700804
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200805 err = mv88e6xxx_port_read(chip, port, i, &reg);
806 if (!err)
807 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700808 }
Vivien Didelot23062512016-05-09 13:22:45 -0400809
Vivien Didelotfad09c72016-06-21 12:28:20 -0400810 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700811}
812
Vivien Didelotf81ec902016-05-09 13:22:58 -0400813static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
814 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800815{
Vivien Didelot04bed142016-08-31 18:06:13 -0400816 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -0400817 u16 reg;
818 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800819
Vivien Didelotfad09c72016-06-21 12:28:20 -0400820 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -0400821 return -EOPNOTSUPP;
822
Vivien Didelotfad09c72016-06-21 12:28:20 -0400823 mutex_lock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200824
Vivien Didelot9c938292016-08-15 17:19:02 -0400825 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
826 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200827 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800828
829 e->eee_enabled = !!(reg & 0x0200);
830 e->tx_lpi_enabled = !!(reg & 0x0100);
831
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200832 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
Vivien Didelot9c938292016-08-15 17:19:02 -0400833 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200834 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800835
Andrew Lunncca8b132015-04-02 04:06:39 +0200836 e->eee_active = !!(reg & PORT_STATUS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200837out:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400838 mutex_unlock(&chip->reg_lock);
Vivien Didelot9c938292016-08-15 17:19:02 -0400839
840 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800841}
842
Vivien Didelotf81ec902016-05-09 13:22:58 -0400843static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
844 struct phy_device *phydev, struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800845{
Vivien Didelot04bed142016-08-31 18:06:13 -0400846 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -0400847 u16 reg;
848 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800849
Vivien Didelotfad09c72016-06-21 12:28:20 -0400850 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -0400851 return -EOPNOTSUPP;
852
Vivien Didelotfad09c72016-06-21 12:28:20 -0400853 mutex_lock(&chip->reg_lock);
Guenter Roeck11b3b452015-03-06 22:23:51 -0800854
Vivien Didelot9c938292016-08-15 17:19:02 -0400855 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
856 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200857 goto out;
858
Vivien Didelot9c938292016-08-15 17:19:02 -0400859 reg &= ~0x0300;
Andrew Lunn2f40c692015-04-02 04:06:37 +0200860 if (e->eee_enabled)
861 reg |= 0x0200;
862 if (e->tx_lpi_enabled)
863 reg |= 0x0100;
864
Vivien Didelot9c938292016-08-15 17:19:02 -0400865 err = mv88e6xxx_phy_write(chip, port, 16, reg);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200866out:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400867 mutex_unlock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200868
Vivien Didelot9c938292016-08-15 17:19:02 -0400869 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800870}
871
Vivien Didelote5887a22017-03-30 17:37:11 -0400872static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700873{
Vivien Didelote5887a22017-03-30 17:37:11 -0400874 struct dsa_switch *ds = NULL;
875 struct net_device *br;
876 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500877 int i;
878
Vivien Didelote5887a22017-03-30 17:37:11 -0400879 if (dev < DSA_MAX_SWITCHES)
880 ds = chip->ds->dst->ds[dev];
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500881
Vivien Didelote5887a22017-03-30 17:37:11 -0400882 /* Prevent frames from unknown switch or port */
883 if (!ds || port >= ds->num_ports)
884 return 0;
885
886 /* Frames from DSA links and CPU ports can egress any local port */
887 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
888 return mv88e6xxx_port_mask(chip);
889
890 br = ds->ports[port].bridge_dev;
891 pvlan = 0;
892
893 /* Frames from user ports can egress any local DSA links and CPU ports,
894 * as well as any local member of their bridge group.
895 */
896 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
897 if (dsa_is_cpu_port(chip->ds, i) ||
898 dsa_is_dsa_port(chip->ds, i) ||
899 (br && chip->ds->ports[i].bridge_dev == br))
900 pvlan |= BIT(i);
901
902 return pvlan;
903}
904
Vivien Didelot240ea3e2017-03-30 17:37:12 -0400905static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -0400906{
907 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500908
909 /* prevent frames from going back out of the port they came in on */
910 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700911
Vivien Didelot5a7921f2016-11-04 03:23:28 +0100912 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700913}
914
Vivien Didelotf81ec902016-05-09 13:22:58 -0400915static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
916 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700917{
Vivien Didelot04bed142016-08-31 18:06:13 -0400918 struct mv88e6xxx_chip *chip = ds->priv;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700919 int stp_state;
Vivien Didelot553eb542016-05-13 20:38:23 -0400920 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700921
922 switch (state) {
923 case BR_STATE_DISABLED:
Andrew Lunncca8b132015-04-02 04:06:39 +0200924 stp_state = PORT_CONTROL_STATE_DISABLED;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700925 break;
926 case BR_STATE_BLOCKING:
927 case BR_STATE_LISTENING:
Andrew Lunncca8b132015-04-02 04:06:39 +0200928 stp_state = PORT_CONTROL_STATE_BLOCKING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700929 break;
930 case BR_STATE_LEARNING:
Andrew Lunncca8b132015-04-02 04:06:39 +0200931 stp_state = PORT_CONTROL_STATE_LEARNING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700932 break;
933 case BR_STATE_FORWARDING:
934 default:
Andrew Lunncca8b132015-04-02 04:06:39 +0200935 stp_state = PORT_CONTROL_STATE_FORWARDING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700936 break;
937 }
938
Vivien Didelotfad09c72016-06-21 12:28:20 -0400939 mutex_lock(&chip->reg_lock);
Vivien Didelote28def332016-11-04 03:23:27 +0100940 err = mv88e6xxx_port_set_state(chip, port, stp_state);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400941 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -0400942
943 if (err)
Vivien Didelote28def332016-11-04 03:23:27 +0100944 netdev_err(ds->ports[port].netdev, "failed to update state\n");
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700945}
946
Vivien Didelota2ac29d2017-03-11 16:12:49 -0500947static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
948{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -0500949 int err;
950
Vivien Didelotdaefc942017-03-11 16:12:54 -0500951 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
952 if (err)
953 return err;
954
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -0500955 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
956 if (err)
957 return err;
958
Vivien Didelota2ac29d2017-03-11 16:12:49 -0500959 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
960}
961
Vivien Didelot17a15942017-03-30 17:37:09 -0400962static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
963{
964 u16 pvlan = 0;
965
966 if (!mv88e6xxx_has_pvt(chip))
967 return -EOPNOTSUPP;
968
969 /* Skip the local source device, which uses in-chip port VLAN */
970 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -0400971 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -0400972
973 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
974}
975
Vivien Didelot81228992017-03-30 17:37:08 -0400976static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
977{
Vivien Didelot17a15942017-03-30 17:37:09 -0400978 int dev, port;
979 int err;
980
Vivien Didelot81228992017-03-30 17:37:08 -0400981 if (!mv88e6xxx_has_pvt(chip))
982 return 0;
983
984 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
985 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
986 */
Vivien Didelot17a15942017-03-30 17:37:09 -0400987 err = mv88e6xxx_g2_misc_4_bit_port(chip);
988 if (err)
989 return err;
990
991 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
992 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
993 err = mv88e6xxx_pvt_map(chip, dev, port);
994 if (err)
995 return err;
996 }
997 }
998
999 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001000}
1001
Vivien Didelot749efcb2016-09-22 16:49:24 -04001002static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1003{
1004 struct mv88e6xxx_chip *chip = ds->priv;
1005 int err;
1006
1007 mutex_lock(&chip->reg_lock);
Vivien Didelote606ca32017-03-11 16:12:55 -05001008 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001009 mutex_unlock(&chip->reg_lock);
1010
1011 if (err)
1012 netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
1013}
1014
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001015static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1016{
1017 if (!chip->info->max_vid)
1018 return 0;
1019
1020 return mv88e6xxx_g1_vtu_flush(chip);
1021}
1022
Vivien Didelotf1394b72017-05-01 14:05:22 -04001023static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1024 struct mv88e6xxx_vtu_entry *entry)
1025{
1026 if (!chip->info->ops->vtu_getnext)
1027 return -EOPNOTSUPP;
1028
1029 return chip->info->ops->vtu_getnext(chip, entry);
1030}
1031
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001032static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1033 struct mv88e6xxx_vtu_entry *entry)
1034{
1035 if (!chip->info->ops->vtu_loadpurge)
1036 return -EOPNOTSUPP;
1037
1038 return chip->info->ops->vtu_loadpurge(chip, entry);
1039}
1040
Vivien Didelotf81ec902016-05-09 13:22:58 -04001041static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1042 struct switchdev_obj_port_vlan *vlan,
Vivien Didelot438ff532017-05-17 15:46:05 -04001043 switchdev_obj_dump_cb_t *cb)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001044{
Vivien Didelot04bed142016-08-31 18:06:13 -04001045 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001046 struct mv88e6xxx_vtu_entry next = {
1047 .vid = chip->info->max_vid,
1048 };
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001049 u16 pvid;
1050 int err;
1051
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001052 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001053 return -EOPNOTSUPP;
1054
Vivien Didelotfad09c72016-06-21 12:28:20 -04001055 mutex_lock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001056
Vivien Didelot77064f32016-11-04 03:23:30 +01001057 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001058 if (err)
1059 goto unlock;
1060
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001061 do {
Vivien Didelotf1394b72017-05-01 14:05:22 -04001062 err = mv88e6xxx_vtu_getnext(chip, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001063 if (err)
1064 break;
1065
1066 if (!next.valid)
1067 break;
1068
Vivien Didelotbd00e052017-05-01 14:05:11 -04001069 if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001070 continue;
1071
1072 /* reinit and dump this VLAN obj */
Vivien Didelot57d32312016-06-20 13:13:58 -04001073 vlan->vid_begin = next.vid;
1074 vlan->vid_end = next.vid;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001075 vlan->flags = 0;
1076
Vivien Didelotbd00e052017-05-01 14:05:11 -04001077 if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001078 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1079
1080 if (next.vid == pvid)
1081 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1082
1083 err = cb(&vlan->obj);
1084 if (err)
1085 break;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001086 } while (next.vid < chip->info->max_vid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001087
1088unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001089 mutex_unlock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001090
1091 return err;
1092}
1093
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001094static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001095{
1096 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001097 struct mv88e6xxx_vtu_entry vlan = {
1098 .vid = chip->info->max_vid,
1099 };
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001100 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001101
1102 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1103
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001104 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001105 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001106 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001107 if (err)
1108 return err;
1109
1110 set_bit(*fid, fid_bitmap);
1111 }
1112
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001113 /* Set every FID bit used by the VLAN entries */
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001114 do {
Vivien Didelotf1394b72017-05-01 14:05:22 -04001115 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001116 if (err)
1117 return err;
1118
1119 if (!vlan.valid)
1120 break;
1121
1122 set_bit(vlan.fid, fid_bitmap);
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001123 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001124
1125 /* The reset value 0x000 is used to indicate that multiple address
1126 * databases are not needed. Return the next positive available.
1127 */
1128 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001129 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001130 return -ENOSPC;
1131
1132 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001133 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001134}
1135
Vivien Didelot567aa592017-05-01 14:05:25 -04001136static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1137 struct mv88e6xxx_vtu_entry *entry, bool new)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001138{
1139 int err;
1140
1141 if (!vid)
1142 return -EINVAL;
1143
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001144 entry->vid = vid - 1;
1145 entry->valid = false;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001146
Vivien Didelotf1394b72017-05-01 14:05:22 -04001147 err = mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001148 if (err)
1149 return err;
1150
Vivien Didelot567aa592017-05-01 14:05:25 -04001151 if (entry->vid == vid && entry->valid)
1152 return 0;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001153
Vivien Didelot567aa592017-05-01 14:05:25 -04001154 if (new) {
1155 int i;
1156
1157 /* Initialize a fresh VLAN entry */
1158 memset(entry, 0, sizeof(*entry));
1159 entry->valid = true;
1160 entry->vid = vid;
1161
Vivien Didelot553a7682017-06-07 18:12:16 -04001162 /* Exclude all ports */
Vivien Didelot567aa592017-05-01 14:05:25 -04001163 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelot553a7682017-06-07 18:12:16 -04001164 entry->member[i] =
1165 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot567aa592017-05-01 14:05:25 -04001166
1167 return mv88e6xxx_atu_new(chip, &entry->fid);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001168 }
1169
Vivien Didelot567aa592017-05-01 14:05:25 -04001170 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
1171 return -EOPNOTSUPP;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001172}
1173
Vivien Didelotda9c3592016-02-12 12:09:40 -05001174static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1175 u16 vid_begin, u16 vid_end)
1176{
Vivien Didelot04bed142016-08-31 18:06:13 -04001177 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001178 struct mv88e6xxx_vtu_entry vlan = {
1179 .vid = vid_begin - 1,
1180 };
Vivien Didelotda9c3592016-02-12 12:09:40 -05001181 int i, err;
1182
1183 if (!vid_begin)
1184 return -EOPNOTSUPP;
1185
Vivien Didelotfad09c72016-06-21 12:28:20 -04001186 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001187
Vivien Didelotda9c3592016-02-12 12:09:40 -05001188 do {
Vivien Didelotf1394b72017-05-01 14:05:22 -04001189 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001190 if (err)
1191 goto unlock;
1192
1193 if (!vlan.valid)
1194 break;
1195
1196 if (vlan.vid > vid_end)
1197 break;
1198
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001199 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001200 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1201 continue;
1202
Andrew Lunn66e28092016-12-11 21:07:19 +01001203 if (!ds->ports[port].netdev)
1204 continue;
1205
Vivien Didelotbd00e052017-05-01 14:05:11 -04001206 if (vlan.member[i] ==
Vivien Didelotda9c3592016-02-12 12:09:40 -05001207 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1208 continue;
1209
Vivien Didelotfae8a252017-01-27 15:29:42 -05001210 if (ds->ports[i].bridge_dev ==
1211 ds->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001212 break; /* same bridge, check next VLAN */
1213
Vivien Didelotfae8a252017-01-27 15:29:42 -05001214 if (!ds->ports[i].bridge_dev)
Andrew Lunn66e28092016-12-11 21:07:19 +01001215 continue;
1216
Andrew Lunnc8b09802016-06-04 21:16:57 +02001217 netdev_warn(ds->ports[port].netdev,
Vivien Didelotda9c3592016-02-12 12:09:40 -05001218 "hardware VLAN %d already used by %s\n",
1219 vlan.vid,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001220 netdev_name(ds->ports[i].bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001221 err = -EOPNOTSUPP;
1222 goto unlock;
1223 }
1224 } while (vlan.vid < vid_end);
1225
1226unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001227 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001228
1229 return err;
1230}
1231
Vivien Didelotf81ec902016-05-09 13:22:58 -04001232static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1233 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001234{
Vivien Didelot04bed142016-08-31 18:06:13 -04001235 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot385a0992016-11-04 03:23:31 +01001236 u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
Vivien Didelot214cdb92016-02-26 13:16:08 -05001237 PORT_CONTROL_2_8021Q_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001238 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001239
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001240 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001241 return -EOPNOTSUPP;
1242
Vivien Didelotfad09c72016-06-21 12:28:20 -04001243 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001244 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001245 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001246
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001247 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001248}
1249
Vivien Didelot57d32312016-06-20 13:13:58 -04001250static int
1251mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1252 const struct switchdev_obj_port_vlan *vlan,
1253 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001254{
Vivien Didelot04bed142016-08-31 18:06:13 -04001255 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001256 int err;
1257
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001258 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001259 return -EOPNOTSUPP;
1260
Vivien Didelotda9c3592016-02-12 12:09:40 -05001261 /* If the requested port doesn't belong to the same bridge as the VLAN
1262 * members, do not support it (yet) and fallback to software VLAN.
1263 */
1264 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1265 vlan->vid_end);
1266 if (err)
1267 return err;
1268
Vivien Didelot76e398a2015-11-01 12:33:55 -05001269 /* We don't need any dynamic resource from the kernel (yet),
1270 * so skip the prepare phase.
1271 */
1272 return 0;
1273}
1274
Vivien Didelotfad09c72016-06-21 12:28:20 -04001275static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Vivien Didelotc91498e2017-06-07 18:12:13 -04001276 u16 vid, u8 member)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001277{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001278 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001279 int err;
1280
Vivien Didelot567aa592017-05-01 14:05:25 -04001281 err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001282 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001283 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001284
Vivien Didelotc91498e2017-06-07 18:12:13 -04001285 vlan.member[port] = member;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001286
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001287 return mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001288}
1289
Vivien Didelotf81ec902016-05-09 13:22:58 -04001290static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1291 const struct switchdev_obj_port_vlan *vlan,
1292 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001293{
Vivien Didelot04bed142016-08-31 18:06:13 -04001294 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001295 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1296 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001297 u8 member;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001298 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001299
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001300 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001301 return;
1302
Vivien Didelotc91498e2017-06-07 18:12:13 -04001303 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1304 member = GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED;
1305 else if (untagged)
1306 member = GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED;
1307 else
1308 member = GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
1309
Vivien Didelotfad09c72016-06-21 12:28:20 -04001310 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001311
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001312 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotc91498e2017-06-07 18:12:13 -04001313 if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001314 netdev_err(ds->ports[port].netdev,
1315 "failed to add VLAN %d%c\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001316 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001317
Vivien Didelot77064f32016-11-04 03:23:30 +01001318 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001319 netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001320 vlan->vid_end);
1321
Vivien Didelotfad09c72016-06-21 12:28:20 -04001322 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001323}
1324
Vivien Didelotfad09c72016-06-21 12:28:20 -04001325static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001326 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001327{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001328 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001329 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001330 int i, err;
1331
Vivien Didelot567aa592017-05-01 14:05:25 -04001332 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001333 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001334 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001335
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001336 /* Tell switchdev if this VLAN is handled in software */
Vivien Didelotbd00e052017-05-01 14:05:11 -04001337 if (vlan.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001338 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001339
Vivien Didelotbd00e052017-05-01 14:05:11 -04001340 vlan.member[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001341
1342 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001343 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001344 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot3d131f02015-11-03 10:52:52 -05001345 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001346 continue;
1347
Vivien Didelotbd00e052017-05-01 14:05:11 -04001348 if (vlan.member[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001349 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001350 break;
1351 }
1352 }
1353
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001354 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001355 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001356 return err;
1357
Vivien Didelote606ca32017-03-11 16:12:55 -05001358 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001359}
1360
Vivien Didelotf81ec902016-05-09 13:22:58 -04001361static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1362 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001363{
Vivien Didelot04bed142016-08-31 18:06:13 -04001364 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001365 u16 pvid, vid;
1366 int err = 0;
1367
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001368 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001369 return -EOPNOTSUPP;
1370
Vivien Didelotfad09c72016-06-21 12:28:20 -04001371 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001372
Vivien Didelot77064f32016-11-04 03:23:30 +01001373 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001374 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001375 goto unlock;
1376
Vivien Didelot76e398a2015-11-01 12:33:55 -05001377 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001378 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001379 if (err)
1380 goto unlock;
1381
1382 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001383 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001384 if (err)
1385 goto unlock;
1386 }
1387 }
1388
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001389unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001390 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001391
1392 return err;
1393}
1394
Vivien Didelot83dabd12016-08-31 11:50:04 -04001395static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1396 const unsigned char *addr, u16 vid,
1397 u8 state)
Vivien Didelotfd231c82015-08-10 09:09:50 -04001398{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001399 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot88472932016-09-19 19:56:11 -04001400 struct mv88e6xxx_atu_entry entry;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001401 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001402
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001403 /* Null VLAN ID corresponds to the port private database */
1404 if (vid == 0)
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001405 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001406 else
Vivien Didelot567aa592017-05-01 14:05:25 -04001407 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001408 if (err)
1409 return err;
1410
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001411 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1412 ether_addr_copy(entry.mac, addr);
1413 eth_addr_dec(entry.mac);
1414
1415 err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
Vivien Didelot88472932016-09-19 19:56:11 -04001416 if (err)
1417 return err;
1418
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001419 /* Initialize a fresh ATU entry if it isn't found */
1420 if (entry.state == GLOBAL_ATU_DATA_STATE_UNUSED ||
1421 !ether_addr_equal(entry.mac, addr)) {
1422 memset(&entry, 0, sizeof(entry));
1423 ether_addr_copy(entry.mac, addr);
1424 }
1425
Vivien Didelot88472932016-09-19 19:56:11 -04001426 /* Purge the ATU entry only if no port is using it anymore */
1427 if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001428 entry.portvec &= ~BIT(port);
1429 if (!entry.portvec)
Vivien Didelot88472932016-09-19 19:56:11 -04001430 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1431 } else {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001432 entry.portvec |= BIT(port);
Vivien Didelot88472932016-09-19 19:56:11 -04001433 entry.state = state;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001434 }
1435
Vivien Didelot9c13c022017-03-11 16:12:52 -05001436 return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001437}
1438
Vivien Didelotf81ec902016-05-09 13:22:58 -04001439static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
1440 const struct switchdev_obj_port_fdb *fdb,
1441 struct switchdev_trans *trans)
Vivien Didelot146a3202015-10-08 11:35:12 -04001442{
1443 /* We don't need any dynamic resource from the kernel (yet),
1444 * so skip the prepare phase.
1445 */
1446 return 0;
1447}
1448
Vivien Didelotf81ec902016-05-09 13:22:58 -04001449static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
1450 const struct switchdev_obj_port_fdb *fdb,
1451 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001452{
Vivien Didelot04bed142016-08-31 18:06:13 -04001453 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot6630e232015-08-06 01:44:07 -04001454
Vivien Didelotfad09c72016-06-21 12:28:20 -04001455 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001456 if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1457 GLOBAL_ATU_DATA_STATE_UC_STATIC))
1458 netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04001459 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001460}
1461
Vivien Didelotf81ec902016-05-09 13:22:58 -04001462static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
1463 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07001464{
Vivien Didelot04bed142016-08-31 18:06:13 -04001465 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001466 int err;
David S. Millercdf09692015-08-11 12:00:37 -07001467
Vivien Didelotfad09c72016-06-21 12:28:20 -04001468 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001469 err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1470 GLOBAL_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001471 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001472
Vivien Didelot83dabd12016-08-31 11:50:04 -04001473 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001474}
1475
Vivien Didelot83dabd12016-08-31 11:50:04 -04001476static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
1477 u16 fid, u16 vid, int port,
1478 struct switchdev_obj *obj,
Vivien Didelot438ff532017-05-17 15:46:05 -04001479 switchdev_obj_dump_cb_t *cb)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001480{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001481 struct mv88e6xxx_atu_entry addr;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001482 int err;
1483
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001484 addr.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1485 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001486
1487 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001488 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001489 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001490 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001491
1492 if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
1493 break;
1494
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001495 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001496 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001497
Vivien Didelot83dabd12016-08-31 11:50:04 -04001498 if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
1499 struct switchdev_obj_port_fdb *fdb;
1500
1501 if (!is_unicast_ether_addr(addr.mac))
1502 continue;
1503
1504 fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001505 fdb->vid = vid;
1506 ether_addr_copy(fdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001507 if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
1508 fdb->ndm_state = NUD_NOARP;
1509 else
1510 fdb->ndm_state = NUD_REACHABLE;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04001511 } else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
1512 struct switchdev_obj_port_mdb *mdb;
1513
1514 if (!is_multicast_ether_addr(addr.mac))
1515 continue;
1516
1517 mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
1518 mdb->vid = vid;
1519 ether_addr_copy(mdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001520 } else {
1521 return -EOPNOTSUPP;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001522 }
Vivien Didelot83dabd12016-08-31 11:50:04 -04001523
1524 err = cb(obj);
1525 if (err)
1526 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001527 } while (!is_broadcast_ether_addr(addr.mac));
1528
1529 return err;
1530}
1531
Vivien Didelot83dabd12016-08-31 11:50:04 -04001532static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
1533 struct switchdev_obj *obj,
Vivien Didelot438ff532017-05-17 15:46:05 -04001534 switchdev_obj_dump_cb_t *cb)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001535{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001536 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001537 .vid = chip->info->max_vid,
Vivien Didelot83dabd12016-08-31 11:50:04 -04001538 };
1539 u16 fid;
1540 int err;
1541
1542 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001543 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001544 if (err)
1545 return err;
1546
1547 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
1548 if (err)
1549 return err;
1550
1551 /* Dump VLANs' Filtering Information Databases */
Vivien Didelot83dabd12016-08-31 11:50:04 -04001552 do {
Vivien Didelotf1394b72017-05-01 14:05:22 -04001553 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001554 if (err)
1555 return err;
1556
1557 if (!vlan.valid)
1558 break;
1559
1560 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
1561 obj, cb);
1562 if (err)
1563 return err;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001564 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001565
1566 return err;
1567}
1568
Vivien Didelotf81ec902016-05-09 13:22:58 -04001569static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
1570 struct switchdev_obj_port_fdb *fdb,
Vivien Didelot438ff532017-05-17 15:46:05 -04001571 switchdev_obj_dump_cb_t *cb)
Vivien Didelotf33475b2015-10-22 09:34:41 -04001572{
Vivien Didelot04bed142016-08-31 18:06:13 -04001573 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04001574 int err;
1575
Vivien Didelotfad09c72016-06-21 12:28:20 -04001576 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001577 err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001578 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04001579
1580 return err;
1581}
1582
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001583static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
1584 struct net_device *br)
1585{
Vivien Didelote96a6e02017-03-30 17:37:13 -04001586 struct dsa_switch *ds;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001587 int port;
Vivien Didelote96a6e02017-03-30 17:37:13 -04001588 int dev;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001589 int err;
1590
1591 /* Remap the Port VLAN of each local bridge group member */
1592 for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
1593 if (chip->ds->ports[port].bridge_dev == br) {
1594 err = mv88e6xxx_port_vlan_map(chip, port);
1595 if (err)
1596 return err;
1597 }
1598 }
1599
Vivien Didelote96a6e02017-03-30 17:37:13 -04001600 if (!mv88e6xxx_has_pvt(chip))
1601 return 0;
1602
1603 /* Remap the Port VLAN of each cross-chip bridge group member */
1604 for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
1605 ds = chip->ds->dst->ds[dev];
1606 if (!ds)
1607 break;
1608
1609 for (port = 0; port < ds->num_ports; ++port) {
1610 if (ds->ports[port].bridge_dev == br) {
1611 err = mv88e6xxx_pvt_map(chip, dev, port);
1612 if (err)
1613 return err;
1614 }
1615 }
1616 }
1617
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001618 return 0;
1619}
1620
Vivien Didelotf81ec902016-05-09 13:22:58 -04001621static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001622 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001623{
Vivien Didelot04bed142016-08-31 18:06:13 -04001624 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001625 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001626
Vivien Didelotfad09c72016-06-21 12:28:20 -04001627 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001628 err = mv88e6xxx_bridge_map(chip, br);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001629 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05001630
Vivien Didelot466dfa02016-02-26 13:16:05 -05001631 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001632}
1633
Vivien Didelotf123f2f2017-01-27 15:29:41 -05001634static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
1635 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001636{
Vivien Didelot04bed142016-08-31 18:06:13 -04001637 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001638
Vivien Didelotfad09c72016-06-21 12:28:20 -04001639 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001640 if (mv88e6xxx_bridge_map(chip, br) ||
1641 mv88e6xxx_port_vlan_map(chip, port))
1642 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04001643 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05001644}
1645
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001646static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
1647 int port, struct net_device *br)
1648{
1649 struct mv88e6xxx_chip *chip = ds->priv;
1650 int err;
1651
1652 if (!mv88e6xxx_has_pvt(chip))
1653 return 0;
1654
1655 mutex_lock(&chip->reg_lock);
1656 err = mv88e6xxx_pvt_map(chip, dev, port);
1657 mutex_unlock(&chip->reg_lock);
1658
1659 return err;
1660}
1661
1662static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
1663 int port, struct net_device *br)
1664{
1665 struct mv88e6xxx_chip *chip = ds->priv;
1666
1667 if (!mv88e6xxx_has_pvt(chip))
1668 return;
1669
1670 mutex_lock(&chip->reg_lock);
1671 if (mv88e6xxx_pvt_map(chip, dev, port))
1672 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
1673 mutex_unlock(&chip->reg_lock);
1674}
1675
Vivien Didelot17e708b2016-12-05 17:30:27 -05001676static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
1677{
1678 if (chip->info->ops->reset)
1679 return chip->info->ops->reset(chip);
1680
1681 return 0;
1682}
1683
Vivien Didelot309eca62016-12-05 17:30:26 -05001684static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
1685{
1686 struct gpio_desc *gpiod = chip->reset;
1687
1688 /* If there is a GPIO connected to the reset pin, toggle it */
1689 if (gpiod) {
1690 gpiod_set_value_cansleep(gpiod, 1);
1691 usleep_range(10000, 20000);
1692 gpiod_set_value_cansleep(gpiod, 0);
1693 usleep_range(10000, 20000);
1694 }
1695}
1696
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001697static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1698{
1699 int i, err;
1700
1701 /* Set all ports to the Disabled state */
1702 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
1703 err = mv88e6xxx_port_set_state(chip, i,
1704 PORT_CONTROL_STATE_DISABLED);
1705 if (err)
1706 return err;
1707 }
1708
1709 /* Wait for transmit queues to drain,
1710 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
1711 */
1712 usleep_range(2000, 4000);
1713
1714 return 0;
1715}
1716
Vivien Didelotfad09c72016-06-21 12:28:20 -04001717static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04001718{
Vivien Didelota935c052016-09-29 12:21:53 -04001719 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001720
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001721 err = mv88e6xxx_disable_ports(chip);
1722 if (err)
1723 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001724
Vivien Didelot309eca62016-12-05 17:30:26 -05001725 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001726
Vivien Didelot17e708b2016-12-05 17:30:27 -05001727 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001728}
1729
Vivien Didelot43145572017-03-11 16:12:59 -05001730static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
1731 enum mv88e6xxx_frame_mode frame, u16 egress,
1732 u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01001733{
1734 int err;
1735
Vivien Didelot43145572017-03-11 16:12:59 -05001736 if (!chip->info->ops->port_set_frame_mode)
1737 return -EOPNOTSUPP;
1738
1739 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001740 if (err)
1741 return err;
1742
Vivien Didelot43145572017-03-11 16:12:59 -05001743 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
1744 if (err)
1745 return err;
1746
1747 if (chip->info->ops->port_set_ether_type)
1748 return chip->info->ops->port_set_ether_type(chip, port, etype);
1749
1750 return 0;
1751}
1752
1753static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1754{
1755 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
1756 PORT_CONTROL_EGRESS_UNMODIFIED,
1757 PORT_ETH_TYPE_DEFAULT);
1758}
1759
1760static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
1761{
1762 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
1763 PORT_CONTROL_EGRESS_UNMODIFIED,
1764 PORT_ETH_TYPE_DEFAULT);
1765}
1766
1767static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
1768{
1769 return mv88e6xxx_set_port_mode(chip, port,
1770 MV88E6XXX_FRAME_MODE_ETHERTYPE,
1771 PORT_CONTROL_EGRESS_ADD_TAG, ETH_P_EDSA);
1772}
1773
1774static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
1775{
1776 if (dsa_is_dsa_port(chip->ds, port))
1777 return mv88e6xxx_set_port_mode_dsa(chip, port);
1778
1779 if (dsa_is_normal_port(chip->ds, port))
1780 return mv88e6xxx_set_port_mode_normal(chip, port);
1781
1782 /* Setup CPU port mode depending on its supported tag format */
1783 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
1784 return mv88e6xxx_set_port_mode_dsa(chip, port);
1785
1786 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
1787 return mv88e6xxx_set_port_mode_edsa(chip, port);
1788
1789 return -EINVAL;
1790}
1791
Vivien Didelotea698f42017-03-11 16:12:50 -05001792static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1793{
1794 bool message = dsa_is_dsa_port(chip->ds, port);
1795
1796 return mv88e6xxx_port_set_message_port(chip, port, message);
1797}
1798
Vivien Didelot601aeed2017-03-11 16:13:00 -05001799static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1800{
1801 bool flood = port == dsa_upstream_port(chip->ds);
1802
1803 /* Upstream ports flood frames with unknown unicast or multicast DA */
1804 if (chip->info->ops->port_set_egress_floods)
1805 return chip->info->ops->port_set_egress_floods(chip, port,
1806 flood, flood);
1807
1808 return 0;
1809}
1810
Andrew Lunn6d917822017-05-26 01:03:21 +02001811static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
1812 bool on)
1813{
Vivien Didelot523a8902017-05-26 18:02:42 -04001814 if (chip->info->ops->serdes_power)
1815 return chip->info->ops->serdes_power(chip, port, on);
Andrew Lunn6d917822017-05-26 01:03:21 +02001816
Vivien Didelot523a8902017-05-26 18:02:42 -04001817 return 0;
Andrew Lunn6d917822017-05-26 01:03:21 +02001818}
1819
Vivien Didelotfad09c72016-06-21 12:28:20 -04001820static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07001821{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001822 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001823 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001824 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07001825
Vivien Didelotd78343d2016-11-04 03:23:36 +01001826 /* MAC Forcing register: don't force link, speed, duplex or flow control
1827 * state to any particular values on physical ports, but force the CPU
1828 * port and all DSA ports to their maximum bandwidth and full duplex.
1829 */
1830 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1831 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
1832 SPEED_MAX, DUPLEX_FULL,
1833 PHY_INTERFACE_MODE_NA);
1834 else
1835 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
1836 SPEED_UNFORCED, DUPLEX_UNFORCED,
1837 PHY_INTERFACE_MODE_NA);
1838 if (err)
1839 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001840
1841 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
1842 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
1843 * tunneling, determine priority by looking at 802.1p and IP
1844 * priority fields (IP prio has precedence), and set STP state
1845 * to Forwarding.
1846 *
1847 * If this is the CPU link, use DSA or EDSA tagging depending
1848 * on which tagging mode was configured.
1849 *
1850 * If this is a link to another switch, use DSA tagging mode.
1851 *
1852 * If this is the upstream port for this switch, enable
1853 * forwarding of unknown unicasts and multicasts.
1854 */
Andrew Lunn56995cb2016-12-03 04:35:19 +01001855 reg = PORT_CONTROL_IGMP_MLD_SNOOP |
Andrew Lunn54d792f2015-05-06 01:09:47 +02001856 PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
1857 PORT_CONTROL_STATE_FORWARDING;
Andrew Lunn56995cb2016-12-03 04:35:19 +01001858 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
1859 if (err)
1860 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02001861
Vivien Didelot601aeed2017-03-11 16:13:00 -05001862 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001863 if (err)
1864 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001865
Vivien Didelot601aeed2017-03-11 16:13:00 -05001866 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05001867 if (err)
1868 return err;
1869
Andrew Lunn04aca992017-05-26 01:03:24 +02001870 /* Enable the SERDES interface for DSA and CPU ports. Normal
1871 * ports SERDES are enabled when the port is enabled, thus
1872 * saving a bit of power.
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001873 */
Andrew Lunn04aca992017-05-26 01:03:24 +02001874 if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
1875 err = mv88e6xxx_serdes_power(chip, port, true);
1876 if (err)
1877 return err;
1878 }
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001879
Vivien Didelot8efdda42015-08-13 12:52:23 -04001880 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05001881 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04001882 * untagged frames on this port, do a destination address lookup on all
1883 * received packets as usual, disable ARP mirroring and don't send a
1884 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02001885 */
Andrew Lunna23b2962017-02-04 20:15:28 +01001886 err = mv88e6xxx_port_set_map_da(chip, port);
1887 if (err)
1888 return err;
1889
Andrew Lunn54d792f2015-05-06 01:09:47 +02001890 reg = 0;
Andrew Lunna23b2962017-02-04 20:15:28 +01001891 if (chip->info->ops->port_set_upstream_port) {
1892 err = chip->info->ops->port_set_upstream_port(
1893 chip, port, dsa_upstream_port(ds));
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001894 if (err)
1895 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001896 }
1897
Andrew Lunna23b2962017-02-04 20:15:28 +01001898 err = mv88e6xxx_port_set_8021q_mode(chip, port,
1899 PORT_CONTROL_2_8021Q_DISABLED);
1900 if (err)
1901 return err;
1902
Andrew Lunn5f436662016-12-03 04:45:17 +01001903 if (chip->info->ops->port_jumbo_config) {
1904 err = chip->info->ops->port_jumbo_config(chip, port);
1905 if (err)
1906 return err;
1907 }
1908
Andrew Lunn54d792f2015-05-06 01:09:47 +02001909 /* Port Association Vector: when learning source addresses
1910 * of packets, add the address to the address database using
1911 * a port bitmap that has only the bit for this port set and
1912 * the other bits clear.
1913 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05001914 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04001915 /* Disable learning for CPU port */
1916 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04001917 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05001918
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001919 err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
1920 if (err)
1921 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001922
1923 /* Egress rate control 2: disable egress rate control. */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001924 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
1925 if (err)
1926 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001927
Andrew Lunnb35d322a2016-12-03 04:45:19 +01001928 if (chip->info->ops->port_pause_config) {
1929 err = chip->info->ops->port_pause_config(chip, port);
1930 if (err)
1931 return err;
1932 }
1933
Vivien Didelotc8c94892017-03-11 16:13:01 -05001934 if (chip->info->ops->port_disable_learn_limit) {
1935 err = chip->info->ops->port_disable_learn_limit(chip, port);
1936 if (err)
1937 return err;
1938 }
1939
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05001940 if (chip->info->ops->port_disable_pri_override) {
1941 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001942 if (err)
1943 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01001944 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02001945
Andrew Lunnef0a7312016-12-03 04:35:16 +01001946 if (chip->info->ops->port_tag_remap) {
1947 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001948 if (err)
1949 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001950 }
1951
Andrew Lunnef70b112016-12-03 04:45:18 +01001952 if (chip->info->ops->port_egress_rate_limiting) {
1953 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001954 if (err)
1955 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001956 }
1957
Vivien Didelotea698f42017-03-11 16:12:50 -05001958 err = mv88e6xxx_setup_message_port(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001959 if (err)
1960 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07001961
Vivien Didelot207afda2016-04-14 14:42:09 -04001962 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001963 * database, and allow bidirectional communication between the
1964 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07001965 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001966 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001967 if (err)
1968 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001969
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001970 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001971 if (err)
1972 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07001973
1974 /* Default VLAN ID and priority: don't set a default VLAN
1975 * ID, and set the default packet priority to zero.
1976 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001977 return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
Andrew Lunndbde9e62015-05-06 01:09:48 +02001978}
1979
Andrew Lunn04aca992017-05-26 01:03:24 +02001980static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
1981 struct phy_device *phydev)
1982{
1983 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot523a8902017-05-26 18:02:42 -04001984 int err;
Andrew Lunn04aca992017-05-26 01:03:24 +02001985
1986 mutex_lock(&chip->reg_lock);
Vivien Didelot523a8902017-05-26 18:02:42 -04001987 err = mv88e6xxx_serdes_power(chip, port, true);
Andrew Lunn04aca992017-05-26 01:03:24 +02001988 mutex_unlock(&chip->reg_lock);
1989
1990 return err;
1991}
1992
1993static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
1994 struct phy_device *phydev)
1995{
1996 struct mv88e6xxx_chip *chip = ds->priv;
1997
1998 mutex_lock(&chip->reg_lock);
Vivien Didelot523a8902017-05-26 18:02:42 -04001999 if (mv88e6xxx_serdes_power(chip, port, false))
2000 dev_err(chip->dev, "failed to power off SERDES\n");
Andrew Lunn04aca992017-05-26 01:03:24 +02002001 mutex_unlock(&chip->reg_lock);
2002}
2003
Wei Yongjunaa0938c2016-10-18 15:53:37 +00002004static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002005{
2006 int err;
2007
Vivien Didelota935c052016-09-29 12:21:53 -04002008 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002009 if (err)
2010 return err;
2011
Vivien Didelota935c052016-09-29 12:21:53 -04002012 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002013 if (err)
2014 return err;
2015
Vivien Didelota935c052016-09-29 12:21:53 -04002016 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
2017 if (err)
2018 return err;
2019
2020 return 0;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002021}
2022
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002023static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2024 unsigned int ageing_time)
2025{
Vivien Didelot04bed142016-08-31 18:06:13 -04002026 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002027 int err;
2028
2029 mutex_lock(&chip->reg_lock);
Vivien Didelot720c6342017-03-11 16:12:48 -05002030 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002031 mutex_unlock(&chip->reg_lock);
2032
2033 return err;
2034}
2035
Vivien Didelot97299342016-07-18 20:45:30 -04002036static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002037{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002038 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04002039 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot08a01262016-05-09 13:22:50 -04002040 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002041
Andrew Lunn33641992016-12-03 04:35:17 +01002042 if (chip->info->ops->g1_set_cpu_port) {
2043 err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
2044 if (err)
2045 return err;
2046 }
2047
2048 if (chip->info->ops->g1_set_egress_port) {
2049 err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
2050 if (err)
2051 return err;
2052 }
Vivien Didelotb0745e872016-05-09 13:22:53 -04002053
Vivien Didelot50484ff2016-05-09 13:22:54 -04002054 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelota935c052016-09-29 12:21:53 -04002055 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
2056 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
2057 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04002058 if (err)
2059 return err;
2060
Vivien Didelot08a01262016-05-09 13:22:50 -04002061 /* Configure the IP ToS mapping registers. */
Vivien Didelota935c052016-09-29 12:21:53 -04002062 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002063 if (err)
2064 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002065 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002066 if (err)
2067 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002068 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002069 if (err)
2070 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002071 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002072 if (err)
2073 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002074 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002075 if (err)
2076 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002077 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002078 if (err)
2079 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002080 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002081 if (err)
2082 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002083 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002084 if (err)
2085 return err;
2086
2087 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelota935c052016-09-29 12:21:53 -04002088 err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002089 if (err)
2090 return err;
2091
Andrew Lunnde2273872016-11-21 23:27:01 +01002092 /* Initialize the statistics unit */
2093 err = mv88e6xxx_stats_set_histogram(chip);
2094 if (err)
2095 return err;
2096
Vivien Didelot97299342016-07-18 20:45:30 -04002097 /* Clear the statistics counters for all ports */
Vivien Didelota935c052016-09-29 12:21:53 -04002098 err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
2099 GLOBAL_STATS_OP_FLUSH_ALL);
Vivien Didelot97299342016-07-18 20:45:30 -04002100 if (err)
2101 return err;
2102
2103 /* Wait for the flush to complete. */
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +01002104 err = mv88e6xxx_g1_stats_wait(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002105 if (err)
2106 return err;
2107
2108 return 0;
2109}
2110
Vivien Didelotf81ec902016-05-09 13:22:58 -04002111static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002112{
Vivien Didelot04bed142016-08-31 18:06:13 -04002113 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002114 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002115 int i;
2116
Vivien Didelotfad09c72016-06-21 12:28:20 -04002117 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002118 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002119
Vivien Didelotfad09c72016-06-21 12:28:20 -04002120 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002121
Vivien Didelot97299342016-07-18 20:45:30 -04002122 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002123 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot97299342016-07-18 20:45:30 -04002124 err = mv88e6xxx_setup_port(chip, i);
2125 if (err)
2126 goto unlock;
2127 }
2128
2129 /* Setup Switch Global 1 Registers */
2130 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002131 if (err)
2132 goto unlock;
2133
Vivien Didelot97299342016-07-18 20:45:30 -04002134 /* Setup Switch Global 2 Registers */
2135 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
2136 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002137 if (err)
2138 goto unlock;
2139 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002140
Vivien Didelot1b17aed2017-05-26 18:03:05 -04002141 err = mv88e6xxx_phy_setup(chip);
2142 if (err)
2143 goto unlock;
2144
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002145 err = mv88e6xxx_vtu_setup(chip);
2146 if (err)
2147 goto unlock;
2148
Vivien Didelot81228992017-03-30 17:37:08 -04002149 err = mv88e6xxx_pvt_setup(chip);
2150 if (err)
2151 goto unlock;
2152
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002153 err = mv88e6xxx_atu_setup(chip);
2154 if (err)
2155 goto unlock;
2156
Andrew Lunn6e55f692016-12-03 04:45:16 +01002157 /* Some generations have the configuration of sending reserved
2158 * management frames to the CPU in global2, others in
2159 * global1. Hence it does not fit the two setup functions
2160 * above.
2161 */
2162 if (chip->info->ops->mgmt_rsvd2cpu) {
2163 err = chip->info->ops->mgmt_rsvd2cpu(chip);
2164 if (err)
2165 goto unlock;
2166 }
2167
Vivien Didelot6b17e862015-08-13 12:52:18 -04002168unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002169 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002170
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002171 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002172}
2173
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002174static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
2175{
Vivien Didelot04bed142016-08-31 18:06:13 -04002176 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002177 int err;
2178
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002179 if (!chip->info->ops->set_switch_mac)
2180 return -EOPNOTSUPP;
2181
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002182 mutex_lock(&chip->reg_lock);
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002183 err = chip->info->ops->set_switch_mac(chip, addr);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002184 mutex_unlock(&chip->reg_lock);
2185
2186 return err;
2187}
2188
Vivien Didelote57e5e72016-08-15 17:19:00 -04002189static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002190{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002191 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2192 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002193 u16 val;
2194 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002195
Andrew Lunnee26a222017-01-24 14:53:48 +01002196 if (!chip->info->ops->phy_read)
2197 return -EOPNOTSUPP;
2198
Vivien Didelotfad09c72016-06-21 12:28:20 -04002199 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002200 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002201 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002202
Andrew Lunnda9f3302017-02-01 03:40:05 +01002203 if (reg == MII_PHYSID2) {
2204 /* Some internal PHYS don't have a model number. Use
2205 * the mv88e6390 family model number instead.
2206 */
2207 if (!(val & 0x3f0))
2208 val |= PORT_SWITCH_ID_PROD_NUM_6390;
2209 }
2210
Vivien Didelote57e5e72016-08-15 17:19:00 -04002211 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002212}
2213
Vivien Didelote57e5e72016-08-15 17:19:00 -04002214static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002215{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002216 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2217 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002218 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002219
Andrew Lunnee26a222017-01-24 14:53:48 +01002220 if (!chip->info->ops->phy_write)
2221 return -EOPNOTSUPP;
2222
Vivien Didelotfad09c72016-06-21 12:28:20 -04002223 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002224 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002225 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002226
2227 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002228}
2229
Vivien Didelotfad09c72016-06-21 12:28:20 -04002230static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002231 struct device_node *np,
2232 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002233{
2234 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002235 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002236 struct mii_bus *bus;
2237 int err;
2238
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002239 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002240 if (!bus)
2241 return -ENOMEM;
2242
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002243 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002244 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002245 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002246 INIT_LIST_HEAD(&mdio_bus->list);
2247 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002248
Andrew Lunnb516d452016-06-04 21:17:06 +02002249 if (np) {
2250 bus->name = np->full_name;
2251 snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
2252 } else {
2253 bus->name = "mv88e6xxx SMI";
2254 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2255 }
2256
2257 bus->read = mv88e6xxx_mdio_read;
2258 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002259 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002260
Andrew Lunna3c53be52017-01-24 14:53:50 +01002261 if (np)
2262 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002263 else
2264 err = mdiobus_register(bus);
2265 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002266 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002267 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002268 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002269
2270 if (external)
2271 list_add_tail(&mdio_bus->list, &chip->mdios);
2272 else
2273 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02002274
2275 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02002276}
2277
Andrew Lunna3c53be52017-01-24 14:53:50 +01002278static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
2279 { .compatible = "marvell,mv88e6xxx-mdio-external",
2280 .data = (void *)true },
2281 { },
2282};
2283
2284static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
2285 struct device_node *np)
2286{
2287 const struct of_device_id *match;
2288 struct device_node *child;
2289 int err;
2290
2291 /* Always register one mdio bus for the internal/default mdio
2292 * bus. This maybe represented in the device tree, but is
2293 * optional.
2294 */
2295 child = of_get_child_by_name(np, "mdio");
2296 err = mv88e6xxx_mdio_register(chip, child, false);
2297 if (err)
2298 return err;
2299
2300 /* Walk the device tree, and see if there are any other nodes
2301 * which say they are compatible with the external mdio
2302 * bus.
2303 */
2304 for_each_available_child_of_node(np, child) {
2305 match = of_match_node(mv88e6xxx_mdio_external_match, child);
2306 if (match) {
2307 err = mv88e6xxx_mdio_register(chip, child, true);
2308 if (err)
2309 return err;
2310 }
2311 }
2312
2313 return 0;
2314}
2315
2316static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02002317
2318{
Andrew Lunna3c53be52017-01-24 14:53:50 +01002319 struct mv88e6xxx_mdio_bus *mdio_bus;
2320 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002321
Andrew Lunna3c53be52017-01-24 14:53:50 +01002322 list_for_each_entry(mdio_bus, &chip->mdios, list) {
2323 bus = mdio_bus->bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002324
Andrew Lunna3c53be52017-01-24 14:53:50 +01002325 mdiobus_unregister(bus);
2326 }
Andrew Lunnb516d452016-06-04 21:17:06 +02002327}
2328
Vivien Didelot855b1932016-07-20 18:18:35 -04002329static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
2330{
Vivien Didelot04bed142016-08-31 18:06:13 -04002331 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002332
2333 return chip->eeprom_len;
2334}
2335
Vivien Didelot855b1932016-07-20 18:18:35 -04002336static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
2337 struct ethtool_eeprom *eeprom, u8 *data)
2338{
Vivien Didelot04bed142016-08-31 18:06:13 -04002339 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002340 int err;
2341
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002342 if (!chip->info->ops->get_eeprom)
2343 return -EOPNOTSUPP;
2344
Vivien Didelot855b1932016-07-20 18:18:35 -04002345 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002346 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002347 mutex_unlock(&chip->reg_lock);
2348
2349 if (err)
2350 return err;
2351
2352 eeprom->magic = 0xc3ec4951;
2353
2354 return 0;
2355}
2356
Vivien Didelot855b1932016-07-20 18:18:35 -04002357static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
2358 struct ethtool_eeprom *eeprom, u8 *data)
2359{
Vivien Didelot04bed142016-08-31 18:06:13 -04002360 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002361 int err;
2362
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002363 if (!chip->info->ops->set_eeprom)
2364 return -EOPNOTSUPP;
2365
Vivien Didelot855b1932016-07-20 18:18:35 -04002366 if (eeprom->magic != 0xc3ec4951)
2367 return -EINVAL;
2368
2369 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002370 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002371 mutex_unlock(&chip->reg_lock);
2372
2373 return err;
2374}
2375
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002376static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002377 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002378 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002379 .phy_read = mv88e6185_phy_ppu_read,
2380 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002381 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002382 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002383 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002384 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002385 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002386 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002387 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01002388 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002389 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002390 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002391 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002392 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002393 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2394 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002395 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002396 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2397 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002398 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002399 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002400 .ppu_enable = mv88e6185_g1_ppu_enable,
2401 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002402 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002403 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002404 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002405};
2406
2407static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002408 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002409 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002410 .phy_read = mv88e6185_phy_ppu_read,
2411 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002412 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002413 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002414 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002415 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002416 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01002417 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002418 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002419 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2420 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002421 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002422 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002423 .ppu_enable = mv88e6185_g1_ppu_enable,
2424 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002425 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002426 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002427 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002428};
2429
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002430static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01002431 /* MV88E6XXX_FAMILY_6097 */
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002432 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2433 .phy_read = mv88e6xxx_g2_smi_phy_read,
2434 .phy_write = mv88e6xxx_g2_smi_phy_write,
2435 .port_set_link = mv88e6xxx_port_set_link,
2436 .port_set_duplex = mv88e6xxx_port_set_duplex,
2437 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002438 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002439 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002440 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002441 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002442 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002443 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002444 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002445 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002446 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002447 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2448 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2449 .stats_get_strings = mv88e6095_stats_get_strings,
2450 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002451 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2452 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01002453 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002454 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002455 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002456 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002457 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002458};
2459
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002460static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002461 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002462 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002463 .phy_read = mv88e6xxx_g2_smi_phy_read,
2464 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002465 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002466 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002467 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002468 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002469 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002470 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002471 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02002472 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002473 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2474 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002475 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002476 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2477 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002478 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002479 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002480 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002481 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002482 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002483};
2484
2485static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002486 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002487 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002488 .phy_read = mv88e6185_phy_ppu_read,
2489 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002490 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002491 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002492 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002493 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002494 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002495 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002496 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01002497 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn5f436662016-12-03 04:45:17 +01002498 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002499 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002500 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002501 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002502 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2503 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002504 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002505 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2506 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002507 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002508 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002509 .ppu_enable = mv88e6185_g1_ppu_enable,
2510 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002511 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002512 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002513 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002514};
2515
Vivien Didelot990e27b2017-03-28 13:50:32 -04002516static const struct mv88e6xxx_ops mv88e6141_ops = {
2517 /* MV88E6XXX_FAMILY_6341 */
2518 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2519 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2520 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2521 .phy_read = mv88e6xxx_g2_smi_phy_read,
2522 .phy_write = mv88e6xxx_g2_smi_phy_write,
2523 .port_set_link = mv88e6xxx_port_set_link,
2524 .port_set_duplex = mv88e6xxx_port_set_duplex,
2525 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2526 .port_set_speed = mv88e6390_port_set_speed,
2527 .port_tag_remap = mv88e6095_port_tag_remap,
2528 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2529 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2530 .port_set_ether_type = mv88e6351_port_set_ether_type,
2531 .port_jumbo_config = mv88e6165_port_jumbo_config,
2532 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2533 .port_pause_config = mv88e6097_port_pause_config,
2534 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2535 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2536 .stats_snapshot = mv88e6390_g1_stats_snapshot,
2537 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2538 .stats_get_strings = mv88e6320_stats_get_strings,
2539 .stats_get_stats = mv88e6390_stats_get_stats,
2540 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
2541 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
2542 .watchdog_ops = &mv88e6390_watchdog_ops,
2543 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2544 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002545 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002546 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002547};
2548
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002549static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002550 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002551 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002552 .phy_read = mv88e6xxx_g2_smi_phy_read,
2553 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002554 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002555 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002556 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002557 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002558 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002559 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002560 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002561 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002562 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002563 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002564 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002565 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02002566 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002567 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2568 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002569 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002570 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2571 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002572 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002573 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002574 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002575 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002576 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002577};
2578
2579static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002580 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002581 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002582 .phy_read = mv88e6165_phy_read,
2583 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002584 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002585 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002586 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002587 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002588 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002589 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002590 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2591 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002592 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002593 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2594 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002595 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002596 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002597 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002598 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002599 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002600};
2601
2602static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002603 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002604 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002605 .phy_read = mv88e6xxx_g2_smi_phy_read,
2606 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002607 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002608 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002609 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002610 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002611 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002612 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002613 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002614 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002615 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002616 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002617 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002618 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002619 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002620 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002621 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2622 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002623 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002624 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2625 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002626 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002627 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002628 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002629 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002630 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002631};
2632
2633static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002634 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002635 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2636 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002637 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002638 .phy_read = mv88e6xxx_g2_smi_phy_read,
2639 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002640 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002641 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002642 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002643 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002644 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002645 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002646 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002647 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002648 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002649 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002650 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002651 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002652 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002653 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002654 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2655 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002656 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002657 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2658 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002659 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002660 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002661 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002662 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002663 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002664 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002665};
2666
2667static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002668 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002669 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002670 .phy_read = mv88e6xxx_g2_smi_phy_read,
2671 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002672 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002673 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002674 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002675 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002676 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002677 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002678 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002679 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002680 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002681 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002682 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002683 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002684 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002685 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002686 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2687 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002688 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002689 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2690 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002691 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002692 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002693 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002694 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002695 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002696};
2697
2698static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002699 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002700 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2701 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002702 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002703 .phy_read = mv88e6xxx_g2_smi_phy_read,
2704 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002705 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002706 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002707 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002708 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002709 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002710 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002711 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002712 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002713 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002714 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002715 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002716 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002717 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002718 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002719 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2720 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002721 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002722 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2723 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002724 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002725 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002726 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002727 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002728 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002729 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002730};
2731
2732static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002733 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002734 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002735 .phy_read = mv88e6185_phy_ppu_read,
2736 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002737 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002738 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002739 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002740 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002741 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01002742 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01002743 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002744 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002745 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2746 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002747 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002748 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2749 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002750 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002751 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002752 .ppu_enable = mv88e6185_g1_ppu_enable,
2753 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002754 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002755 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002756 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002757};
2758
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002759static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002760 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002761 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2762 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002763 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2764 .phy_read = mv88e6xxx_g2_smi_phy_read,
2765 .phy_write = mv88e6xxx_g2_smi_phy_write,
2766 .port_set_link = mv88e6xxx_port_set_link,
2767 .port_set_duplex = mv88e6xxx_port_set_duplex,
2768 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2769 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002770 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002771 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002772 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002773 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01002774 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002775 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002776 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002777 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002778 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002779 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2780 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002781 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002782 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
2783 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002784 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002785 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002786 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002787 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2788 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002789 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002790};
2791
2792static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002793 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002794 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2795 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002796 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2797 .phy_read = mv88e6xxx_g2_smi_phy_read,
2798 .phy_write = mv88e6xxx_g2_smi_phy_write,
2799 .port_set_link = mv88e6xxx_port_set_link,
2800 .port_set_duplex = mv88e6xxx_port_set_duplex,
2801 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2802 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002803 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002804 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002805 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002806 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01002807 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002808 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002809 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002810 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002811 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002812 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2813 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002814 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002815 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
2816 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002817 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002818 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002819 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002820 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2821 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002822 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002823};
2824
2825static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002826 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002827 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2828 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002829 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2830 .phy_read = mv88e6xxx_g2_smi_phy_read,
2831 .phy_write = mv88e6xxx_g2_smi_phy_write,
2832 .port_set_link = mv88e6xxx_port_set_link,
2833 .port_set_duplex = mv88e6xxx_port_set_duplex,
2834 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2835 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002836 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002837 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002838 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002839 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01002840 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002841 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002842 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002843 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002844 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002845 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2846 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002847 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002848 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
2849 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002850 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002851 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002852 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002853 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2854 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002855 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002856};
2857
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002858static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002859 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002860 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2861 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002862 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002863 .phy_read = mv88e6xxx_g2_smi_phy_read,
2864 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002865 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002866 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002867 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002868 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002869 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002870 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002871 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002872 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002873 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002874 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002875 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002876 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002877 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002878 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002879 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2880 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002881 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002882 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2883 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002884 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002885 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002886 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002887 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002888 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002889 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002890};
2891
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002892static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002893 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002894 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2895 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002896 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2897 .phy_read = mv88e6xxx_g2_smi_phy_read,
2898 .phy_write = mv88e6xxx_g2_smi_phy_write,
2899 .port_set_link = mv88e6xxx_port_set_link,
2900 .port_set_duplex = mv88e6xxx_port_set_duplex,
2901 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2902 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002903 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002904 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002905 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002906 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01002907 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunnf39908d2017-02-04 20:02:50 +01002908 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002909 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002910 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002911 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002912 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002913 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2914 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002915 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002916 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
2917 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002918 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002919 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002920 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002921 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2922 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002923 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002924};
2925
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002926static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002927 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002928 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2929 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002930 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002931 .phy_read = mv88e6xxx_g2_smi_phy_read,
2932 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002933 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002934 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002935 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002936 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002937 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002938 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002939 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002940 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002941 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002942 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002943 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002944 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002945 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002946 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2947 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002948 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002949 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2950 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002951 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002952 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002953 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002954 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002955};
2956
2957static const struct mv88e6xxx_ops mv88e6321_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002958 /* MV88E6XXX_FAMILY_6321 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002959 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2960 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002961 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002962 .phy_read = mv88e6xxx_g2_smi_phy_read,
2963 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002964 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002965 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002966 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002967 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002968 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002969 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002970 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002971 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002972 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002973 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002974 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002975 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002976 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002977 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2978 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002979 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002980 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2981 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002982 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002983 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002984 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002985};
2986
Vivien Didelot16e329a2017-03-28 13:50:33 -04002987static const struct mv88e6xxx_ops mv88e6341_ops = {
2988 /* MV88E6XXX_FAMILY_6341 */
2989 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2990 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2991 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2992 .phy_read = mv88e6xxx_g2_smi_phy_read,
2993 .phy_write = mv88e6xxx_g2_smi_phy_write,
2994 .port_set_link = mv88e6xxx_port_set_link,
2995 .port_set_duplex = mv88e6xxx_port_set_duplex,
2996 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2997 .port_set_speed = mv88e6390_port_set_speed,
2998 .port_tag_remap = mv88e6095_port_tag_remap,
2999 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3000 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3001 .port_set_ether_type = mv88e6351_port_set_ether_type,
3002 .port_jumbo_config = mv88e6165_port_jumbo_config,
3003 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3004 .port_pause_config = mv88e6097_port_pause_config,
3005 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3006 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3007 .stats_snapshot = mv88e6390_g1_stats_snapshot,
3008 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3009 .stats_get_strings = mv88e6320_stats_get_strings,
3010 .stats_get_stats = mv88e6390_stats_get_stats,
3011 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3012 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
3013 .watchdog_ops = &mv88e6390_watchdog_ops,
3014 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3015 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003016 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003017 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003018};
3019
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003020static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003021 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003022 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003023 .phy_read = mv88e6xxx_g2_smi_phy_read,
3024 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003025 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003026 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003027 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003028 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003029 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003030 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003031 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003032 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003033 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003034 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003035 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003036 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003037 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003038 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003039 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3040 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003041 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003042 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3043 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003044 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003045 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003046 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003047 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003048 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003049};
3050
3051static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003052 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003053 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003054 .phy_read = mv88e6xxx_g2_smi_phy_read,
3055 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003056 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003057 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003058 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003059 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003060 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003061 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003062 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003063 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003064 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003065 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003066 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003067 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003068 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003069 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003070 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3071 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003072 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003073 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3074 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003075 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003076 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003077 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003078 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003079 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003080};
3081
3082static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003083 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003084 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3085 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003086 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003087 .phy_read = mv88e6xxx_g2_smi_phy_read,
3088 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003089 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003090 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003091 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003092 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003093 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003094 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003095 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003096 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003097 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003098 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003099 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003100 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003101 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003102 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003103 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3104 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003105 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003106 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3107 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003108 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003109 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003110 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003111 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003112 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02003113 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003114};
3115
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003116static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003117 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003118 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3119 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003120 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3121 .phy_read = mv88e6xxx_g2_smi_phy_read,
3122 .phy_write = mv88e6xxx_g2_smi_phy_write,
3123 .port_set_link = mv88e6xxx_port_set_link,
3124 .port_set_duplex = mv88e6xxx_port_set_duplex,
3125 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3126 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003127 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003128 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003129 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003130 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003131 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003132 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003133 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003134 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003135 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003136 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003137 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003138 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003139 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3140 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003141 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003142 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3143 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003144 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003145 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003146 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003147 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3148 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003149 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003150};
3151
3152static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003153 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003154 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3155 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003156 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3157 .phy_read = mv88e6xxx_g2_smi_phy_read,
3158 .phy_write = mv88e6xxx_g2_smi_phy_write,
3159 .port_set_link = mv88e6xxx_port_set_link,
3160 .port_set_duplex = mv88e6xxx_port_set_duplex,
3161 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3162 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003163 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003164 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003165 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003166 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003167 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003168 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003169 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003170 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003171 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003172 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003173 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003174 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3175 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003176 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003177 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3178 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003179 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003180 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003181 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003182 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3183 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003184 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003185};
3186
Vivien Didelotf81ec902016-05-09 13:22:58 -04003187static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3188 [MV88E6085] = {
3189 .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
3190 .family = MV88E6XXX_FAMILY_6097,
3191 .name = "Marvell 88E6085",
3192 .num_databases = 4096,
3193 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003194 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003195 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003196 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003197 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003198 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003199 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003200 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003201 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003202 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003203 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003204 },
3205
3206 [MV88E6095] = {
3207 .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
3208 .family = MV88E6XXX_FAMILY_6095,
3209 .name = "Marvell 88E6095/88E6095F",
3210 .num_databases = 256,
3211 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003212 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003213 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003214 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003215 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003216 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003217 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003218 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003219 .flags = MV88E6XXX_FLAGS_FAMILY_6095,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003220 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003221 },
3222
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003223 [MV88E6097] = {
3224 .prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
3225 .family = MV88E6XXX_FAMILY_6097,
3226 .name = "Marvell 88E6097/88E6097F",
3227 .num_databases = 4096,
3228 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003229 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003230 .port_base_addr = 0x10,
3231 .global1_addr = 0x1b,
3232 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003233 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003234 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003235 .pvt = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01003236 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003237 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
3238 .ops = &mv88e6097_ops,
3239 },
3240
Vivien Didelotf81ec902016-05-09 13:22:58 -04003241 [MV88E6123] = {
3242 .prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
3243 .family = MV88E6XXX_FAMILY_6165,
3244 .name = "Marvell 88E6123",
3245 .num_databases = 4096,
3246 .num_ports = 3,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003247 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003248 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003249 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003250 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003251 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003252 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003253 .pvt = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02003254 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003255 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003256 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003257 },
3258
3259 [MV88E6131] = {
3260 .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
3261 .family = MV88E6XXX_FAMILY_6185,
3262 .name = "Marvell 88E6131",
3263 .num_databases = 256,
3264 .num_ports = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003265 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003266 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003267 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003268 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003269 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003270 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003271 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003272 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003273 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003274 },
3275
Vivien Didelot990e27b2017-03-28 13:50:32 -04003276 [MV88E6141] = {
3277 .prod_num = PORT_SWITCH_ID_PROD_NUM_6141,
3278 .family = MV88E6XXX_FAMILY_6341,
3279 .name = "Marvell 88E6341",
3280 .num_databases = 4096,
3281 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003282 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003283 .port_base_addr = 0x10,
3284 .global1_addr = 0x1b,
3285 .age_time_coeff = 3750,
3286 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003287 .pvt = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003288 .tag_protocol = DSA_TAG_PROTO_EDSA,
3289 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
3290 .ops = &mv88e6141_ops,
3291 },
3292
Vivien Didelotf81ec902016-05-09 13:22:58 -04003293 [MV88E6161] = {
3294 .prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
3295 .family = MV88E6XXX_FAMILY_6165,
3296 .name = "Marvell 88E6161",
3297 .num_databases = 4096,
3298 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003299 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003300 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003301 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003302 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003303 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003304 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003305 .pvt = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02003306 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003307 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003308 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003309 },
3310
3311 [MV88E6165] = {
3312 .prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
3313 .family = MV88E6XXX_FAMILY_6165,
3314 .name = "Marvell 88E6165",
3315 .num_databases = 4096,
3316 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003317 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003318 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003319 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003320 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003321 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003322 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003323 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003324 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003325 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003326 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003327 },
3328
3329 [MV88E6171] = {
3330 .prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
3331 .family = MV88E6XXX_FAMILY_6351,
3332 .name = "Marvell 88E6171",
3333 .num_databases = 4096,
3334 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003335 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003336 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003337 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003338 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003339 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003340 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003341 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003342 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003343 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003344 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003345 },
3346
3347 [MV88E6172] = {
3348 .prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
3349 .family = MV88E6XXX_FAMILY_6352,
3350 .name = "Marvell 88E6172",
3351 .num_databases = 4096,
3352 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003353 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003354 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003355 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003356 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003357 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003358 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003359 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003360 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003361 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003362 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003363 },
3364
3365 [MV88E6175] = {
3366 .prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
3367 .family = MV88E6XXX_FAMILY_6351,
3368 .name = "Marvell 88E6175",
3369 .num_databases = 4096,
3370 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003371 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003372 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003373 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003374 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003375 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003376 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003377 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003378 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003379 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003380 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003381 },
3382
3383 [MV88E6176] = {
3384 .prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
3385 .family = MV88E6XXX_FAMILY_6352,
3386 .name = "Marvell 88E6176",
3387 .num_databases = 4096,
3388 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003389 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003390 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003391 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003392 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003393 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003394 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003395 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003396 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003397 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003398 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003399 },
3400
3401 [MV88E6185] = {
3402 .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
3403 .family = MV88E6XXX_FAMILY_6185,
3404 .name = "Marvell 88E6185",
3405 .num_databases = 256,
3406 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003407 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003408 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003409 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003410 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003411 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003412 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003413 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003414 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003415 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003416 },
3417
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003418 [MV88E6190] = {
3419 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
3420 .family = MV88E6XXX_FAMILY_6390,
3421 .name = "Marvell 88E6190",
3422 .num_databases = 4096,
3423 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003424 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003425 .port_base_addr = 0x0,
3426 .global1_addr = 0x1b,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003427 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003428 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003429 .g1_irqs = 9,
Vivien Didelotf3645652017-03-30 17:37:07 -04003430 .pvt = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05003431 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003432 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3433 .ops = &mv88e6190_ops,
3434 },
3435
3436 [MV88E6190X] = {
3437 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
3438 .family = MV88E6XXX_FAMILY_6390,
3439 .name = "Marvell 88E6190X",
3440 .num_databases = 4096,
3441 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003442 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003443 .port_base_addr = 0x0,
3444 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003445 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003446 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003447 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003448 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003449 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003450 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3451 .ops = &mv88e6190x_ops,
3452 },
3453
3454 [MV88E6191] = {
3455 .prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
3456 .family = MV88E6XXX_FAMILY_6390,
3457 .name = "Marvell 88E6191",
3458 .num_databases = 4096,
3459 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003460 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003461 .port_base_addr = 0x0,
3462 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003463 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003464 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003465 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003466 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003467 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003468 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04003469 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003470 },
3471
Vivien Didelotf81ec902016-05-09 13:22:58 -04003472 [MV88E6240] = {
3473 .prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
3474 .family = MV88E6XXX_FAMILY_6352,
3475 .name = "Marvell 88E6240",
3476 .num_databases = 4096,
3477 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003478 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003479 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003480 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003481 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003482 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003483 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003484 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003485 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003486 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003487 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003488 },
3489
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003490 [MV88E6290] = {
3491 .prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
3492 .family = MV88E6XXX_FAMILY_6390,
3493 .name = "Marvell 88E6290",
3494 .num_databases = 4096,
3495 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003496 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003497 .port_base_addr = 0x0,
3498 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003499 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003500 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003501 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003502 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003503 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003504 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3505 .ops = &mv88e6290_ops,
3506 },
3507
Vivien Didelotf81ec902016-05-09 13:22:58 -04003508 [MV88E6320] = {
3509 .prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
3510 .family = MV88E6XXX_FAMILY_6320,
3511 .name = "Marvell 88E6320",
3512 .num_databases = 4096,
3513 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003514 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003515 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003516 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003517 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003518 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003519 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003520 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003521 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003522 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003523 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003524 },
3525
3526 [MV88E6321] = {
3527 .prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
3528 .family = MV88E6XXX_FAMILY_6320,
3529 .name = "Marvell 88E6321",
3530 .num_databases = 4096,
3531 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003532 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003533 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003534 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003535 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003536 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003537 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003538 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003539 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003540 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003541 },
3542
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003543 [MV88E6341] = {
3544 .prod_num = PORT_SWITCH_ID_PROD_NUM_6341,
3545 .family = MV88E6XXX_FAMILY_6341,
3546 .name = "Marvell 88E6341",
3547 .num_databases = 4096,
3548 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003549 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003550 .port_base_addr = 0x10,
3551 .global1_addr = 0x1b,
3552 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05003553 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003554 .pvt = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003555 .tag_protocol = DSA_TAG_PROTO_EDSA,
3556 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
3557 .ops = &mv88e6341_ops,
3558 },
3559
Vivien Didelotf81ec902016-05-09 13:22:58 -04003560 [MV88E6350] = {
3561 .prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
3562 .family = MV88E6XXX_FAMILY_6351,
3563 .name = "Marvell 88E6350",
3564 .num_databases = 4096,
3565 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003566 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003567 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003568 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003569 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003570 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003571 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003572 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003573 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003574 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003575 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003576 },
3577
3578 [MV88E6351] = {
3579 .prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
3580 .family = MV88E6XXX_FAMILY_6351,
3581 .name = "Marvell 88E6351",
3582 .num_databases = 4096,
3583 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003584 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003585 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003586 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003587 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003588 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003589 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003590 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003591 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003592 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003593 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003594 },
3595
3596 [MV88E6352] = {
3597 .prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
3598 .family = MV88E6XXX_FAMILY_6352,
3599 .name = "Marvell 88E6352",
3600 .num_databases = 4096,
3601 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003602 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003603 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003604 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003605 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003606 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003607 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003608 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003609 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003610 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003611 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003612 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003613 [MV88E6390] = {
3614 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
3615 .family = MV88E6XXX_FAMILY_6390,
3616 .name = "Marvell 88E6390",
3617 .num_databases = 4096,
3618 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003619 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003620 .port_base_addr = 0x0,
3621 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003622 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003623 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003624 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003625 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003626 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003627 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3628 .ops = &mv88e6390_ops,
3629 },
3630 [MV88E6390X] = {
3631 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
3632 .family = MV88E6XXX_FAMILY_6390,
3633 .name = "Marvell 88E6390X",
3634 .num_databases = 4096,
3635 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003636 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003637 .port_base_addr = 0x0,
3638 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003639 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003640 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003641 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003642 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003643 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003644 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3645 .ops = &mv88e6390x_ops,
3646 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04003647};
3648
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003649static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04003650{
Vivien Didelota439c062016-04-17 13:23:58 -04003651 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04003652
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003653 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
3654 if (mv88e6xxx_table[i].prod_num == prod_num)
3655 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04003656
Vivien Didelotb9b37712015-10-30 19:39:48 -04003657 return NULL;
3658}
3659
Vivien Didelotfad09c72016-06-21 12:28:20 -04003660static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003661{
3662 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003663 unsigned int prod_num, rev;
3664 u16 id;
3665 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003666
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003667 mutex_lock(&chip->reg_lock);
3668 err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
3669 mutex_unlock(&chip->reg_lock);
3670 if (err)
3671 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003672
3673 prod_num = (id & 0xfff0) >> 4;
3674 rev = id & 0x000f;
3675
3676 info = mv88e6xxx_lookup_info(prod_num);
3677 if (!info)
3678 return -ENODEV;
3679
Vivien Didelotcaac8542016-06-20 13:14:09 -04003680 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003681 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003682
Vivien Didelotca070c12016-09-02 14:45:34 -04003683 err = mv88e6xxx_g2_require(chip);
3684 if (err)
3685 return err;
3686
Vivien Didelotfad09c72016-06-21 12:28:20 -04003687 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
3688 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003689
3690 return 0;
3691}
3692
Vivien Didelotfad09c72016-06-21 12:28:20 -04003693static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04003694{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003695 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003696
Vivien Didelotfad09c72016-06-21 12:28:20 -04003697 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
3698 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003699 return NULL;
3700
Vivien Didelotfad09c72016-06-21 12:28:20 -04003701 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04003702
Vivien Didelotfad09c72016-06-21 12:28:20 -04003703 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003704 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelot469d7292016-06-20 13:14:06 -04003705
Vivien Didelotfad09c72016-06-21 12:28:20 -04003706 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003707}
3708
Vivien Didelotfad09c72016-06-21 12:28:20 -04003709static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003710 struct mii_bus *bus, int sw_addr)
3711{
Vivien Didelot914b32f2016-06-20 13:14:11 -04003712 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003713 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelota0ffff22016-08-15 17:18:58 -04003714 else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003715 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04003716 else
3717 return -EINVAL;
3718
Vivien Didelotfad09c72016-06-21 12:28:20 -04003719 chip->bus = bus;
3720 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003721
3722 return 0;
3723}
3724
Andrew Lunn7b314362016-08-22 16:01:01 +02003725static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
3726{
Vivien Didelot04bed142016-08-31 18:06:13 -04003727 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02003728
Andrew Lunn443d5a12016-12-03 04:35:18 +01003729 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02003730}
3731
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003732static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
3733 struct device *host_dev, int sw_addr,
3734 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02003735{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003736 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003737 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003738 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003739
Vivien Didelota439c062016-04-17 13:23:58 -04003740 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02003741 if (!bus)
3742 return NULL;
3743
Vivien Didelotfad09c72016-06-21 12:28:20 -04003744 chip = mv88e6xxx_alloc_chip(dsa_dev);
3745 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003746 return NULL;
3747
Vivien Didelotcaac8542016-06-20 13:14:09 -04003748 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003749 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04003750
Vivien Didelotfad09c72016-06-21 12:28:20 -04003751 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003752 if (err)
3753 goto free;
3754
Vivien Didelotfad09c72016-06-21 12:28:20 -04003755 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003756 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003757 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04003758
Andrew Lunndc30c352016-10-16 19:56:49 +02003759 mutex_lock(&chip->reg_lock);
3760 err = mv88e6xxx_switch_reset(chip);
3761 mutex_unlock(&chip->reg_lock);
3762 if (err)
3763 goto free;
3764
Vivien Didelote57e5e72016-08-15 17:19:00 -04003765 mv88e6xxx_phy_init(chip);
3766
Andrew Lunna3c53be52017-01-24 14:53:50 +01003767 err = mv88e6xxx_mdios_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02003768 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003769 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02003770
Vivien Didelotfad09c72016-06-21 12:28:20 -04003771 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003772
Vivien Didelotfad09c72016-06-21 12:28:20 -04003773 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04003774free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003775 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04003776
3777 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003778}
3779
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003780static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
3781 const struct switchdev_obj_port_mdb *mdb,
3782 struct switchdev_trans *trans)
3783{
3784 /* We don't need any dynamic resource from the kernel (yet),
3785 * so skip the prepare phase.
3786 */
3787
3788 return 0;
3789}
3790
3791static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
3792 const struct switchdev_obj_port_mdb *mdb,
3793 struct switchdev_trans *trans)
3794{
Vivien Didelot04bed142016-08-31 18:06:13 -04003795 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003796
3797 mutex_lock(&chip->reg_lock);
3798 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3799 GLOBAL_ATU_DATA_STATE_MC_STATIC))
3800 netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
3801 mutex_unlock(&chip->reg_lock);
3802}
3803
3804static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
3805 const struct switchdev_obj_port_mdb *mdb)
3806{
Vivien Didelot04bed142016-08-31 18:06:13 -04003807 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003808 int err;
3809
3810 mutex_lock(&chip->reg_lock);
3811 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3812 GLOBAL_ATU_DATA_STATE_UNUSED);
3813 mutex_unlock(&chip->reg_lock);
3814
3815 return err;
3816}
3817
3818static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
3819 struct switchdev_obj_port_mdb *mdb,
Vivien Didelot438ff532017-05-17 15:46:05 -04003820 switchdev_obj_dump_cb_t *cb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003821{
Vivien Didelot04bed142016-08-31 18:06:13 -04003822 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003823 int err;
3824
3825 mutex_lock(&chip->reg_lock);
3826 err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
3827 mutex_unlock(&chip->reg_lock);
3828
3829 return err;
3830}
3831
Florian Fainellia82f67a2017-01-08 14:52:08 -08003832static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003833 .probe = mv88e6xxx_drv_probe,
Andrew Lunn7b314362016-08-22 16:01:01 +02003834 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003835 .setup = mv88e6xxx_setup,
3836 .set_addr = mv88e6xxx_set_addr,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003837 .adjust_link = mv88e6xxx_adjust_link,
3838 .get_strings = mv88e6xxx_get_strings,
3839 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
3840 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunn04aca992017-05-26 01:03:24 +02003841 .port_enable = mv88e6xxx_port_enable,
3842 .port_disable = mv88e6xxx_port_disable,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003843 .set_eee = mv88e6xxx_set_eee,
3844 .get_eee = mv88e6xxx_get_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003845 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003846 .get_eeprom = mv88e6xxx_get_eeprom,
3847 .set_eeprom = mv88e6xxx_set_eeprom,
3848 .get_regs_len = mv88e6xxx_get_regs_len,
3849 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04003850 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003851 .port_bridge_join = mv88e6xxx_port_bridge_join,
3852 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
3853 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04003854 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003855 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
3856 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
3857 .port_vlan_add = mv88e6xxx_port_vlan_add,
3858 .port_vlan_del = mv88e6xxx_port_vlan_del,
3859 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
3860 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
3861 .port_fdb_add = mv88e6xxx_port_fdb_add,
3862 .port_fdb_del = mv88e6xxx_port_fdb_del,
3863 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003864 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
3865 .port_mdb_add = mv88e6xxx_port_mdb_add,
3866 .port_mdb_del = mv88e6xxx_port_mdb_del,
3867 .port_mdb_dump = mv88e6xxx_port_mdb_dump,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04003868 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
3869 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003870};
3871
Florian Fainelliab3d4082017-01-08 14:52:07 -08003872static struct dsa_switch_driver mv88e6xxx_switch_drv = {
3873 .ops = &mv88e6xxx_switch_ops,
3874};
3875
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08003876static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003877{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003878 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003879 struct dsa_switch *ds;
3880
Vivien Didelot73b12042017-03-30 17:37:10 -04003881 ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003882 if (!ds)
3883 return -ENOMEM;
3884
Vivien Didelotfad09c72016-06-21 12:28:20 -04003885 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04003886 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04003887 ds->ageing_time_min = chip->info->age_time_coeff;
3888 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003889
3890 dev_set_drvdata(dev, ds);
3891
Vivien Didelot23c9ee42017-05-26 18:12:51 -04003892 return dsa_register_switch(ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003893}
3894
Vivien Didelotfad09c72016-06-21 12:28:20 -04003895static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003896{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003897 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003898}
3899
Vivien Didelot57d32312016-06-20 13:13:58 -04003900static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003901{
3902 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003903 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003904 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003905 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003906 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02003907 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003908
Vivien Didelotcaac8542016-06-20 13:14:09 -04003909 compat_info = of_device_get_match_data(dev);
3910 if (!compat_info)
3911 return -EINVAL;
3912
Vivien Didelotfad09c72016-06-21 12:28:20 -04003913 chip = mv88e6xxx_alloc_chip(dev);
3914 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003915 return -ENOMEM;
3916
Vivien Didelotfad09c72016-06-21 12:28:20 -04003917 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003918
Vivien Didelotfad09c72016-06-21 12:28:20 -04003919 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003920 if (err)
3921 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003922
Andrew Lunnb4308f02016-11-21 23:26:55 +01003923 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
3924 if (IS_ERR(chip->reset))
3925 return PTR_ERR(chip->reset);
3926
Vivien Didelotfad09c72016-06-21 12:28:20 -04003927 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003928 if (err)
3929 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003930
Vivien Didelote57e5e72016-08-15 17:19:00 -04003931 mv88e6xxx_phy_init(chip);
3932
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003933 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003934 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003935 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003936
Andrew Lunndc30c352016-10-16 19:56:49 +02003937 mutex_lock(&chip->reg_lock);
3938 err = mv88e6xxx_switch_reset(chip);
3939 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02003940 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02003941 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02003942
Andrew Lunndc30c352016-10-16 19:56:49 +02003943 chip->irq = of_irq_get(np, 0);
3944 if (chip->irq == -EPROBE_DEFER) {
3945 err = chip->irq;
3946 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02003947 }
3948
Andrew Lunndc30c352016-10-16 19:56:49 +02003949 if (chip->irq > 0) {
3950 /* Has to be performed before the MDIO bus is created,
3951 * because the PHYs will link there interrupts to these
3952 * interrupt controllers
3953 */
3954 mutex_lock(&chip->reg_lock);
3955 err = mv88e6xxx_g1_irq_setup(chip);
3956 mutex_unlock(&chip->reg_lock);
3957
3958 if (err)
3959 goto out;
3960
3961 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
3962 err = mv88e6xxx_g2_irq_setup(chip);
3963 if (err)
3964 goto out_g1_irq;
3965 }
3966 }
3967
Andrew Lunna3c53be52017-01-24 14:53:50 +01003968 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02003969 if (err)
3970 goto out_g2_irq;
3971
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08003972 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02003973 if (err)
3974 goto out_mdio;
3975
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003976 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02003977
3978out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01003979 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02003980out_g2_irq:
Andrew Lunn467126442016-11-20 20:14:15 +01003981 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02003982 mv88e6xxx_g2_irq_free(chip);
3983out_g1_irq:
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01003984 if (chip->irq > 0) {
3985 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01003986 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01003987 mutex_unlock(&chip->reg_lock);
3988 }
Andrew Lunndc30c352016-10-16 19:56:49 +02003989out:
3990 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003991}
3992
3993static void mv88e6xxx_remove(struct mdio_device *mdiodev)
3994{
3995 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04003996 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003997
Andrew Lunn930188c2016-08-22 16:01:03 +02003998 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003999 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004000 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004001
Andrew Lunn467126442016-11-20 20:14:15 +01004002 if (chip->irq > 0) {
4003 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
4004 mv88e6xxx_g2_irq_free(chip);
4005 mv88e6xxx_g1_irq_free(chip);
4006 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004007}
4008
4009static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004010 {
4011 .compatible = "marvell,mv88e6085",
4012 .data = &mv88e6xxx_table[MV88E6085],
4013 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004014 {
4015 .compatible = "marvell,mv88e6190",
4016 .data = &mv88e6xxx_table[MV88E6190],
4017 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004018 { /* sentinel */ },
4019};
4020
4021MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4022
4023static struct mdio_driver mv88e6xxx_driver = {
4024 .probe = mv88e6xxx_probe,
4025 .remove = mv88e6xxx_remove,
4026 .mdiodrv.driver = {
4027 .name = "mv88e6085",
4028 .of_match_table = mv88e6xxx_of_match,
4029 },
4030};
4031
Ben Hutchings98e67302011-11-25 14:36:19 +00004032static int __init mv88e6xxx_init(void)
4033{
Florian Fainelliab3d4082017-01-08 14:52:07 -08004034 register_switch_driver(&mv88e6xxx_switch_drv);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004035 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004036}
4037module_init(mv88e6xxx_init);
4038
4039static void __exit mv88e6xxx_cleanup(void)
4040{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004041 mdio_driver_unregister(&mv88e6xxx_driver);
Florian Fainelliab3d4082017-01-08 14:52:07 -08004042 unregister_switch_driver(&mv88e6xxx_switch_drv);
Ben Hutchings98e67302011-11-25 14:36:19 +00004043}
4044module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004045
4046MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4047MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4048MODULE_LICENSE("GPL");