blob: 674dab71d71c19b5e56234855544050c8c16a35a [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
7 *
Vivien Didelot4333d612017-03-28 15:10:36 -04008 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
9 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b392015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000034#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040035
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040036#include "chip.h"
Vivien Didelota935c052016-09-29 12:21:53 -040037#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040038#include "global2.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020039#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020041#include "serdes.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000042
Vivien Didelotfad09c72016-06-21 12:28:20 -040043static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040044{
Vivien Didelotfad09c72016-06-21 12:28:20 -040045 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
46 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040047 dump_stack();
48 }
49}
50
Vivien Didelot914b32f2016-06-20 13:14:11 -040051/* The switch ADDR[4:1] configuration pins define the chip SMI device address
52 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
53 *
54 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
55 * is the only device connected to the SMI master. In this mode it responds to
56 * all 32 possible SMI addresses, and thus maps directly the internal devices.
57 *
58 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
59 * multiple devices to share the SMI interface. In this mode it responds to only
60 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000061 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040062
Vivien Didelotfad09c72016-06-21 12:28:20 -040063static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040064 int addr, int reg, u16 *val)
65{
Vivien Didelotfad09c72016-06-21 12:28:20 -040066 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040067 return -EOPNOTSUPP;
68
Vivien Didelotfad09c72016-06-21 12:28:20 -040069 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040070}
71
Vivien Didelotfad09c72016-06-21 12:28:20 -040072static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040073 int addr, int reg, u16 val)
74{
Vivien Didelotfad09c72016-06-21 12:28:20 -040075 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040076 return -EOPNOTSUPP;
77
Vivien Didelotfad09c72016-06-21 12:28:20 -040078 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040079}
80
Vivien Didelotfad09c72016-06-21 12:28:20 -040081static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040082 int addr, int reg, u16 *val)
83{
84 int ret;
85
Vivien Didelotfad09c72016-06-21 12:28:20 -040086 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040087 if (ret < 0)
88 return ret;
89
90 *val = ret & 0xffff;
91
92 return 0;
93}
94
Vivien Didelotfad09c72016-06-21 12:28:20 -040095static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040096 int addr, int reg, u16 val)
97{
98 int ret;
99
Vivien Didelotfad09c72016-06-21 12:28:20 -0400100 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400101 if (ret < 0)
102 return ret;
103
104 return 0;
105}
106
Vivien Didelotc08026a2016-09-29 12:21:59 -0400107static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400108 .read = mv88e6xxx_smi_single_chip_read,
109 .write = mv88e6xxx_smi_single_chip_write,
110};
111
Vivien Didelotfad09c72016-06-21 12:28:20 -0400112static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000113{
114 int ret;
115 int i;
116
117 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400118 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000119 if (ret < 0)
120 return ret;
121
Andrew Lunncca8b132015-04-02 04:06:39 +0200122 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000123 return 0;
124 }
125
126 return -ETIMEDOUT;
127}
128
Vivien Didelotfad09c72016-06-21 12:28:20 -0400129static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400130 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000131{
132 int ret;
133
Barry Grussling3675c8d2013-01-08 16:05:53 +0000134 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400135 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000136 if (ret < 0)
137 return ret;
138
Barry Grussling3675c8d2013-01-08 16:05:53 +0000139 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400140 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200141 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000142 if (ret < 0)
143 return ret;
144
Barry Grussling3675c8d2013-01-08 16:05:53 +0000145 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400146 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000147 if (ret < 0)
148 return ret;
149
Barry Grussling3675c8d2013-01-08 16:05:53 +0000150 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400151 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000152 if (ret < 0)
153 return ret;
154
Vivien Didelot914b32f2016-06-20 13:14:11 -0400155 *val = ret & 0xffff;
156
157 return 0;
158}
159
Vivien Didelotfad09c72016-06-21 12:28:20 -0400160static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400161 int addr, int reg, u16 val)
162{
163 int ret;
164
165 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400166 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400167 if (ret < 0)
168 return ret;
169
170 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400171 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400172 if (ret < 0)
173 return ret;
174
175 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400176 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400177 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
178 if (ret < 0)
179 return ret;
180
181 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400182 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400183 if (ret < 0)
184 return ret;
185
186 return 0;
187}
188
Vivien Didelotc08026a2016-09-29 12:21:59 -0400189static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400190 .read = mv88e6xxx_smi_multi_chip_read,
191 .write = mv88e6xxx_smi_multi_chip_write,
192};
193
Vivien Didelotec561272016-09-02 14:45:33 -0400194int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400195{
196 int err;
197
Vivien Didelotfad09c72016-06-21 12:28:20 -0400198 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400199
Vivien Didelotfad09c72016-06-21 12:28:20 -0400200 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400201 if (err)
202 return err;
203
Vivien Didelotfad09c72016-06-21 12:28:20 -0400204 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400205 addr, reg, *val);
206
207 return 0;
208}
209
Vivien Didelotec561272016-09-02 14:45:33 -0400210int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400211{
212 int err;
213
Vivien Didelotfad09c72016-06-21 12:28:20 -0400214 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400215
Vivien Didelotfad09c72016-06-21 12:28:20 -0400216 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400217 if (err)
218 return err;
219
Vivien Didelotfad09c72016-06-21 12:28:20 -0400220 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400221 addr, reg, val);
222
223 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000224}
225
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200226struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100227{
228 struct mv88e6xxx_mdio_bus *mdio_bus;
229
230 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
231 list);
232 if (!mdio_bus)
233 return NULL;
234
235 return mdio_bus->bus;
236}
237
Andrew Lunndc30c352016-10-16 19:56:49 +0200238static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
239{
240 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
241 unsigned int n = d->hwirq;
242
243 chip->g1_irq.masked |= (1 << n);
244}
245
246static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
247{
248 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
249 unsigned int n = d->hwirq;
250
251 chip->g1_irq.masked &= ~(1 << n);
252}
253
254static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
255{
256 struct mv88e6xxx_chip *chip = dev_id;
257 unsigned int nhandled = 0;
258 unsigned int sub_irq;
259 unsigned int n;
260 u16 reg;
261 int err;
262
263 mutex_lock(&chip->reg_lock);
Vivien Didelot82466922017-06-15 12:13:59 -0400264 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200265 mutex_unlock(&chip->reg_lock);
266
267 if (err)
268 goto out;
269
270 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
271 if (reg & (1 << n)) {
272 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
273 handle_nested_irq(sub_irq);
274 ++nhandled;
275 }
276 }
277out:
278 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
279}
280
281static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
282{
283 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
284
285 mutex_lock(&chip->reg_lock);
286}
287
288static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
289{
290 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
291 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
292 u16 reg;
293 int err;
294
Vivien Didelotd77f4322017-06-15 12:14:03 -0400295 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200296 if (err)
297 goto out;
298
299 reg &= ~mask;
300 reg |= (~chip->g1_irq.masked & mask);
301
Vivien Didelotd77f4322017-06-15 12:14:03 -0400302 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200303 if (err)
304 goto out;
305
306out:
307 mutex_unlock(&chip->reg_lock);
308}
309
Bhumika Goyal6eb15e22017-08-19 16:25:52 +0530310static const struct irq_chip mv88e6xxx_g1_irq_chip = {
Andrew Lunndc30c352016-10-16 19:56:49 +0200311 .name = "mv88e6xxx-g1",
312 .irq_mask = mv88e6xxx_g1_irq_mask,
313 .irq_unmask = mv88e6xxx_g1_irq_unmask,
314 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
315 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
316};
317
318static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
319 unsigned int irq,
320 irq_hw_number_t hwirq)
321{
322 struct mv88e6xxx_chip *chip = d->host_data;
323
324 irq_set_chip_data(irq, d->host_data);
325 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
326 irq_set_noprobe(irq);
327
328 return 0;
329}
330
331static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
332 .map = mv88e6xxx_g1_irq_domain_map,
333 .xlate = irq_domain_xlate_twocell,
334};
335
336static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
337{
338 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100339 u16 mask;
340
Vivien Didelotd77f4322017-06-15 12:14:03 -0400341 mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100342 mask |= GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400343 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100344
345 free_irq(chip->irq, chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200346
Andreas Färber5edef2f2016-11-27 23:26:28 +0100347 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100348 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200349 irq_dispose_mapping(virq);
350 }
351
Andrew Lunna3db3d32016-11-20 20:14:14 +0100352 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200353}
354
355static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
356{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100357 int err, irq, virq;
358 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200359
360 chip->g1_irq.nirqs = chip->info->g1_irqs;
361 chip->g1_irq.domain = irq_domain_add_simple(
362 NULL, chip->g1_irq.nirqs, 0,
363 &mv88e6xxx_g1_irq_domain_ops, chip);
364 if (!chip->g1_irq.domain)
365 return -ENOMEM;
366
367 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
368 irq_create_mapping(chip->g1_irq.domain, irq);
369
370 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
371 chip->g1_irq.masked = ~0;
372
Vivien Didelotd77f4322017-06-15 12:14:03 -0400373 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200374 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100375 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200376
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100377 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200378
Vivien Didelotd77f4322017-06-15 12:14:03 -0400379 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200380 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100381 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200382
383 /* Reading the interrupt status clears (most of) them */
Vivien Didelot82466922017-06-15 12:13:59 -0400384 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200385 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100386 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200387
388 err = request_threaded_irq(chip->irq, NULL,
389 mv88e6xxx_g1_irq_thread_fn,
390 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
391 dev_name(chip->dev), chip);
392 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100393 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200394
395 return 0;
396
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100397out_disable:
398 mask |= GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400399 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100400
401out_mapping:
402 for (irq = 0; irq < 16; irq++) {
403 virq = irq_find_mapping(chip->g1_irq.domain, irq);
404 irq_dispose_mapping(virq);
405 }
406
407 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200408
409 return err;
410}
411
Vivien Didelotec561272016-09-02 14:45:33 -0400412int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400413{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200414 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400415
Andrew Lunn6441e6692016-08-19 00:01:55 +0200416 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400417 u16 val;
418 int err;
419
420 err = mv88e6xxx_read(chip, addr, reg, &val);
421 if (err)
422 return err;
423
424 if (!(val & mask))
425 return 0;
426
427 usleep_range(1000, 2000);
428 }
429
Andrew Lunn30853552016-08-19 00:01:57 +0200430 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400431 return -ETIMEDOUT;
432}
433
Vivien Didelotf22ab642016-07-18 20:45:31 -0400434/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400435int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400436{
437 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200438 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400439
440 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200441 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
442 if (err)
443 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400444
445 /* Set the Update bit to trigger a write operation */
446 val = BIT(15) | update;
447
448 return mv88e6xxx_write(chip, addr, reg, val);
449}
450
Vivien Didelotd78343d2016-11-04 03:23:36 +0100451static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
452 int link, int speed, int duplex,
453 phy_interface_t mode)
454{
455 int err;
456
457 if (!chip->info->ops->port_set_link)
458 return 0;
459
460 /* Port's MAC control must not be changed unless the link is down */
461 err = chip->info->ops->port_set_link(chip, port, 0);
462 if (err)
463 return err;
464
465 if (chip->info->ops->port_set_speed) {
466 err = chip->info->ops->port_set_speed(chip, port, speed);
467 if (err && err != -EOPNOTSUPP)
468 goto restore_link;
469 }
470
471 if (chip->info->ops->port_set_duplex) {
472 err = chip->info->ops->port_set_duplex(chip, port, duplex);
473 if (err && err != -EOPNOTSUPP)
474 goto restore_link;
475 }
476
477 if (chip->info->ops->port_set_rgmii_delay) {
478 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
479 if (err && err != -EOPNOTSUPP)
480 goto restore_link;
481 }
482
Andrew Lunnf39908d2017-02-04 20:02:50 +0100483 if (chip->info->ops->port_set_cmode) {
484 err = chip->info->ops->port_set_cmode(chip, port, mode);
485 if (err && err != -EOPNOTSUPP)
486 goto restore_link;
487 }
488
Vivien Didelotd78343d2016-11-04 03:23:36 +0100489 err = 0;
490restore_link:
491 if (chip->info->ops->port_set_link(chip, port, link))
Vivien Didelot774439e52017-06-08 18:34:08 -0400492 dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100493
494 return err;
495}
496
Andrew Lunndea87022015-08-31 15:56:47 +0200497/* We expect the switch to perform auto negotiation if there is a real
498 * phy. However, in the case of a fixed link phy, we force the port
499 * settings from the fixed link settings.
500 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400501static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
502 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200503{
Vivien Didelot04bed142016-08-31 18:06:13 -0400504 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200505 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200506
507 if (!phy_is_pseudo_fixed_link(phydev))
508 return;
509
Vivien Didelotfad09c72016-06-21 12:28:20 -0400510 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100511 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
512 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400513 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100514
515 if (err && err != -EOPNOTSUPP)
Vivien Didelot774439e52017-06-08 18:34:08 -0400516 dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
Andrew Lunndea87022015-08-31 15:56:47 +0200517}
518
Andrew Lunna605a0f2016-11-21 23:26:58 +0100519static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000520{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100521 if (!chip->info->ops->stats_snapshot)
522 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000523
Andrew Lunna605a0f2016-11-21 23:26:58 +0100524 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000525}
526
Andrew Lunne413e7e2015-04-02 04:06:38 +0200527static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100528 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
529 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
530 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
531 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
532 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
533 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
534 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
535 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
536 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
537 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
538 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
539 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
540 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
541 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
542 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
543 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
544 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
545 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
546 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
547 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
548 { "single", 4, 0x14, STATS_TYPE_BANK0, },
549 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
550 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
551 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
552 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
553 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
554 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
555 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
556 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
557 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
558 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
559 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
560 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
561 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
562 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
563 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
564 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
565 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
566 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
567 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
568 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
569 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
570 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
571 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
572 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
573 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
574 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
575 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
576 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
577 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
578 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
579 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
580 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
581 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
582 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
583 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
584 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
585 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
586 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200587};
588
Vivien Didelotfad09c72016-06-21 12:28:20 -0400589static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100590 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100591 int port, u16 bank1_select,
592 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200593{
Andrew Lunn80c46272015-06-20 18:42:30 +0200594 u32 low;
595 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100596 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200597 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200598 u64 value;
599
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100600 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100601 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200602 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
603 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200604 return UINT64_MAX;
605
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200606 low = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200607 if (s->sizeof_stat == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200608 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
609 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200610 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200611 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200612 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100613 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100614 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100615 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100616 /* fall through */
617 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100618 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100619 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200620 if (s->sizeof_stat == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100621 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500622 break;
623 default:
624 return UINT64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200625 }
626 value = (((u64)high) << 16) | low;
627 return value;
628}
629
Andrew Lunndfafe442016-11-21 23:27:02 +0100630static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
631 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100632{
633 struct mv88e6xxx_hw_stat *stat;
634 int i, j;
635
636 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
637 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100638 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100639 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
640 ETH_GSTRING_LEN);
641 j++;
642 }
643 }
644}
645
Andrew Lunndfafe442016-11-21 23:27:02 +0100646static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
647 uint8_t *data)
648{
649 mv88e6xxx_stats_get_strings(chip, data,
650 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
651}
652
653static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
654 uint8_t *data)
655{
656 mv88e6xxx_stats_get_strings(chip, data,
657 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
658}
659
660static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
661 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100662{
Vivien Didelot04bed142016-08-31 18:06:13 -0400663 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunndfafe442016-11-21 23:27:02 +0100664
665 if (chip->info->ops->stats_get_strings)
666 chip->info->ops->stats_get_strings(chip, data);
667}
668
669static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
670 int types)
671{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100672 struct mv88e6xxx_hw_stat *stat;
673 int i, j;
674
675 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
676 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100677 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100678 j++;
679 }
680 return j;
681}
682
Andrew Lunndfafe442016-11-21 23:27:02 +0100683static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
684{
685 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
686 STATS_TYPE_PORT);
687}
688
689static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
690{
691 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
692 STATS_TYPE_BANK1);
693}
694
695static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
696{
697 struct mv88e6xxx_chip *chip = ds->priv;
698
699 if (chip->info->ops->stats_get_sset_count)
700 return chip->info->ops->stats_get_sset_count(chip);
701
702 return 0;
703}
704
Andrew Lunn052f9472016-11-21 23:27:03 +0100705static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100706 uint64_t *data, int types,
707 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100708{
709 struct mv88e6xxx_hw_stat *stat;
710 int i, j;
711
712 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
713 stat = &mv88e6xxx_hw_stats[i];
714 if (stat->type & types) {
Andrew Lunne0d8b612016-11-21 23:27:04 +0100715 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
716 bank1_select,
717 histogram);
Andrew Lunn052f9472016-11-21 23:27:03 +0100718 j++;
719 }
720 }
721}
722
723static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
724 uint64_t *data)
725{
726 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100727 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400728 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100729}
730
731static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
732 uint64_t *data)
733{
734 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100735 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400736 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
737 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunne0d8b612016-11-21 23:27:04 +0100738}
739
740static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
741 uint64_t *data)
742{
743 return mv88e6xxx_stats_get_stats(chip, port, data,
744 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400745 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
746 0);
Andrew Lunn052f9472016-11-21 23:27:03 +0100747}
748
749static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
750 uint64_t *data)
751{
752 if (chip->info->ops->stats_get_stats)
753 chip->info->ops->stats_get_stats(chip, port, data);
754}
755
Vivien Didelotf81ec902016-05-09 13:22:58 -0400756static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
757 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000758{
Vivien Didelot04bed142016-08-31 18:06:13 -0400759 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000760 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000761
Vivien Didelotfad09c72016-06-21 12:28:20 -0400762 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000763
Andrew Lunna605a0f2016-11-21 23:26:58 +0100764 ret = mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000765 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400766 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000767 return;
768 }
Andrew Lunn052f9472016-11-21 23:27:03 +0100769
770 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000771
Vivien Didelotfad09c72016-06-21 12:28:20 -0400772 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000773}
Ben Hutchings98e67302011-11-25 14:36:19 +0000774
Andrew Lunnde2273872016-11-21 23:27:01 +0100775static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
776{
777 if (chip->info->ops->stats_set_histogram)
778 return chip->info->ops->stats_set_histogram(chip);
779
780 return 0;
781}
782
Vivien Didelotf81ec902016-05-09 13:22:58 -0400783static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700784{
785 return 32 * sizeof(u16);
786}
787
Vivien Didelotf81ec902016-05-09 13:22:58 -0400788static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
789 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700790{
Vivien Didelot04bed142016-08-31 18:06:13 -0400791 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200792 int err;
793 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700794 u16 *p = _p;
795 int i;
796
797 regs->version = 0;
798
799 memset(p, 0xff, 32 * sizeof(u16));
800
Vivien Didelotfad09c72016-06-21 12:28:20 -0400801 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -0400802
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700803 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700804
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200805 err = mv88e6xxx_port_read(chip, port, i, &reg);
806 if (!err)
807 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700808 }
Vivien Didelot23062512016-05-09 13:22:45 -0400809
Vivien Didelotfad09c72016-06-21 12:28:20 -0400810 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700811}
812
Vivien Didelot08f50062017-08-01 16:32:41 -0400813static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
814 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800815{
Vivien Didelot5480db62017-08-01 16:32:40 -0400816 /* Nothing to do on the port's MAC */
817 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800818}
819
Vivien Didelot08f50062017-08-01 16:32:41 -0400820static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
821 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800822{
Vivien Didelot5480db62017-08-01 16:32:40 -0400823 /* Nothing to do on the port's MAC */
824 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800825}
826
Vivien Didelote5887a22017-03-30 17:37:11 -0400827static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700828{
Vivien Didelote5887a22017-03-30 17:37:11 -0400829 struct dsa_switch *ds = NULL;
830 struct net_device *br;
831 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500832 int i;
833
Vivien Didelote5887a22017-03-30 17:37:11 -0400834 if (dev < DSA_MAX_SWITCHES)
835 ds = chip->ds->dst->ds[dev];
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500836
Vivien Didelote5887a22017-03-30 17:37:11 -0400837 /* Prevent frames from unknown switch or port */
838 if (!ds || port >= ds->num_ports)
839 return 0;
840
841 /* Frames from DSA links and CPU ports can egress any local port */
842 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
843 return mv88e6xxx_port_mask(chip);
844
845 br = ds->ports[port].bridge_dev;
846 pvlan = 0;
847
848 /* Frames from user ports can egress any local DSA links and CPU ports,
849 * as well as any local member of their bridge group.
850 */
851 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
852 if (dsa_is_cpu_port(chip->ds, i) ||
853 dsa_is_dsa_port(chip->ds, i) ||
854 (br && chip->ds->ports[i].bridge_dev == br))
855 pvlan |= BIT(i);
856
857 return pvlan;
858}
859
Vivien Didelot240ea3e2017-03-30 17:37:12 -0400860static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -0400861{
862 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500863
864 /* prevent frames from going back out of the port they came in on */
865 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700866
Vivien Didelot5a7921f2016-11-04 03:23:28 +0100867 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700868}
869
Vivien Didelotf81ec902016-05-09 13:22:58 -0400870static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
871 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700872{
Vivien Didelot04bed142016-08-31 18:06:13 -0400873 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot553eb542016-05-13 20:38:23 -0400874 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700875
Vivien Didelotfad09c72016-06-21 12:28:20 -0400876 mutex_lock(&chip->reg_lock);
Vivien Didelotf894c292017-06-08 18:34:10 -0400877 err = mv88e6xxx_port_set_state(chip, port, state);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400878 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -0400879
880 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -0400881 dev_err(ds->dev, "p%d: failed to update state\n", port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700882}
883
Vivien Didelot9e907d72017-07-17 13:03:43 -0400884static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
885{
886 if (chip->info->ops->pot_clear)
887 return chip->info->ops->pot_clear(chip);
888
889 return 0;
890}
891
Vivien Didelot51c901a2017-07-17 13:03:41 -0400892static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
893{
894 if (chip->info->ops->mgmt_rsvd2cpu)
895 return chip->info->ops->mgmt_rsvd2cpu(chip);
896
897 return 0;
898}
899
Vivien Didelota2ac29d2017-03-11 16:12:49 -0500900static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
901{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -0500902 int err;
903
Vivien Didelotdaefc942017-03-11 16:12:54 -0500904 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
905 if (err)
906 return err;
907
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -0500908 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
909 if (err)
910 return err;
911
Vivien Didelota2ac29d2017-03-11 16:12:49 -0500912 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
913}
914
Vivien Didelotcd8da8b2017-06-19 10:55:36 -0400915static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
916{
917 int port;
918 int err;
919
920 if (!chip->info->ops->irl_init_all)
921 return 0;
922
923 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
924 /* Disable ingress rate limiting by resetting all per port
925 * ingress rate limit resources to their initial state.
926 */
927 err = chip->info->ops->irl_init_all(chip, port);
928 if (err)
929 return err;
930 }
931
932 return 0;
933}
934
Vivien Didelot17a15942017-03-30 17:37:09 -0400935static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
936{
937 u16 pvlan = 0;
938
939 if (!mv88e6xxx_has_pvt(chip))
940 return -EOPNOTSUPP;
941
942 /* Skip the local source device, which uses in-chip port VLAN */
943 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -0400944 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -0400945
946 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
947}
948
Vivien Didelot81228992017-03-30 17:37:08 -0400949static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
950{
Vivien Didelot17a15942017-03-30 17:37:09 -0400951 int dev, port;
952 int err;
953
Vivien Didelot81228992017-03-30 17:37:08 -0400954 if (!mv88e6xxx_has_pvt(chip))
955 return 0;
956
957 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
958 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
959 */
Vivien Didelot17a15942017-03-30 17:37:09 -0400960 err = mv88e6xxx_g2_misc_4_bit_port(chip);
961 if (err)
962 return err;
963
964 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
965 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
966 err = mv88e6xxx_pvt_map(chip, dev, port);
967 if (err)
968 return err;
969 }
970 }
971
972 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -0400973}
974
Vivien Didelot749efcb2016-09-22 16:49:24 -0400975static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
976{
977 struct mv88e6xxx_chip *chip = ds->priv;
978 int err;
979
980 mutex_lock(&chip->reg_lock);
Vivien Didelote606ca32017-03-11 16:12:55 -0500981 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Vivien Didelot749efcb2016-09-22 16:49:24 -0400982 mutex_unlock(&chip->reg_lock);
983
984 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -0400985 dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
Vivien Didelot749efcb2016-09-22 16:49:24 -0400986}
987
Vivien Didelotb486d7c2017-05-01 14:05:13 -0400988static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
989{
990 if (!chip->info->max_vid)
991 return 0;
992
993 return mv88e6xxx_g1_vtu_flush(chip);
994}
995
Vivien Didelotf1394b72017-05-01 14:05:22 -0400996static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
997 struct mv88e6xxx_vtu_entry *entry)
998{
999 if (!chip->info->ops->vtu_getnext)
1000 return -EOPNOTSUPP;
1001
1002 return chip->info->ops->vtu_getnext(chip, entry);
1003}
1004
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001005static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1006 struct mv88e6xxx_vtu_entry *entry)
1007{
1008 if (!chip->info->ops->vtu_loadpurge)
1009 return -EOPNOTSUPP;
1010
1011 return chip->info->ops->vtu_loadpurge(chip, entry);
1012}
1013
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001014static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001015{
1016 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001017 struct mv88e6xxx_vtu_entry vlan = {
1018 .vid = chip->info->max_vid,
1019 };
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001020 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001021
1022 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1023
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001024 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001025 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001026 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001027 if (err)
1028 return err;
1029
1030 set_bit(*fid, fid_bitmap);
1031 }
1032
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001033 /* Set every FID bit used by the VLAN entries */
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001034 do {
Vivien Didelotf1394b72017-05-01 14:05:22 -04001035 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001036 if (err)
1037 return err;
1038
1039 if (!vlan.valid)
1040 break;
1041
1042 set_bit(vlan.fid, fid_bitmap);
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001043 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001044
1045 /* The reset value 0x000 is used to indicate that multiple address
1046 * databases are not needed. Return the next positive available.
1047 */
1048 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001049 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001050 return -ENOSPC;
1051
1052 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001053 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001054}
1055
Vivien Didelot567aa592017-05-01 14:05:25 -04001056static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1057 struct mv88e6xxx_vtu_entry *entry, bool new)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001058{
1059 int err;
1060
1061 if (!vid)
1062 return -EINVAL;
1063
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001064 entry->vid = vid - 1;
1065 entry->valid = false;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001066
Vivien Didelotf1394b72017-05-01 14:05:22 -04001067 err = mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001068 if (err)
1069 return err;
1070
Vivien Didelot567aa592017-05-01 14:05:25 -04001071 if (entry->vid == vid && entry->valid)
1072 return 0;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001073
Vivien Didelot567aa592017-05-01 14:05:25 -04001074 if (new) {
1075 int i;
1076
1077 /* Initialize a fresh VLAN entry */
1078 memset(entry, 0, sizeof(*entry));
1079 entry->valid = true;
1080 entry->vid = vid;
1081
Vivien Didelot553a7682017-06-07 18:12:16 -04001082 /* Exclude all ports */
Vivien Didelot567aa592017-05-01 14:05:25 -04001083 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelot553a7682017-06-07 18:12:16 -04001084 entry->member[i] =
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001085 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot567aa592017-05-01 14:05:25 -04001086
1087 return mv88e6xxx_atu_new(chip, &entry->fid);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001088 }
1089
Vivien Didelot567aa592017-05-01 14:05:25 -04001090 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
1091 return -EOPNOTSUPP;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001092}
1093
Vivien Didelotda9c3592016-02-12 12:09:40 -05001094static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1095 u16 vid_begin, u16 vid_end)
1096{
Vivien Didelot04bed142016-08-31 18:06:13 -04001097 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001098 struct mv88e6xxx_vtu_entry vlan = {
1099 .vid = vid_begin - 1,
1100 };
Vivien Didelotda9c3592016-02-12 12:09:40 -05001101 int i, err;
1102
Andrew Lunndb06ae412017-09-25 23:32:20 +02001103 /* DSA and CPU ports have to be members of multiple vlans */
1104 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1105 return 0;
1106
Vivien Didelotda9c3592016-02-12 12:09:40 -05001107 if (!vid_begin)
1108 return -EOPNOTSUPP;
1109
Vivien Didelotfad09c72016-06-21 12:28:20 -04001110 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001111
Vivien Didelotda9c3592016-02-12 12:09:40 -05001112 do {
Vivien Didelotf1394b72017-05-01 14:05:22 -04001113 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001114 if (err)
1115 goto unlock;
1116
1117 if (!vlan.valid)
1118 break;
1119
1120 if (vlan.vid > vid_end)
1121 break;
1122
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001123 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001124 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1125 continue;
1126
Andrew Lunn66e28092016-12-11 21:07:19 +01001127 if (!ds->ports[port].netdev)
1128 continue;
1129
Vivien Didelotbd00e052017-05-01 14:05:11 -04001130 if (vlan.member[i] ==
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001131 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001132 continue;
1133
Vivien Didelotfae8a252017-01-27 15:29:42 -05001134 if (ds->ports[i].bridge_dev ==
1135 ds->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001136 break; /* same bridge, check next VLAN */
1137
Vivien Didelotfae8a252017-01-27 15:29:42 -05001138 if (!ds->ports[i].bridge_dev)
Andrew Lunn66e28092016-12-11 21:07:19 +01001139 continue;
1140
Vivien Didelot774439e52017-06-08 18:34:08 -04001141 dev_err(ds->dev, "p%d: hw VLAN %d already used by %s\n",
1142 port, vlan.vid,
1143 netdev_name(ds->ports[i].bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001144 err = -EOPNOTSUPP;
1145 goto unlock;
1146 }
1147 } while (vlan.vid < vid_end);
1148
1149unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001150 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001151
1152 return err;
1153}
1154
Vivien Didelotf81ec902016-05-09 13:22:58 -04001155static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1156 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001157{
Vivien Didelot04bed142016-08-31 18:06:13 -04001158 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001159 u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
1160 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001161 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001162
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001163 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001164 return -EOPNOTSUPP;
1165
Vivien Didelotfad09c72016-06-21 12:28:20 -04001166 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001167 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001168 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001169
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001170 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001171}
1172
Vivien Didelot57d32312016-06-20 13:13:58 -04001173static int
1174mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1175 const struct switchdev_obj_port_vlan *vlan,
1176 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001177{
Vivien Didelot04bed142016-08-31 18:06:13 -04001178 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001179 int err;
1180
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001181 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001182 return -EOPNOTSUPP;
1183
Vivien Didelotda9c3592016-02-12 12:09:40 -05001184 /* If the requested port doesn't belong to the same bridge as the VLAN
1185 * members, do not support it (yet) and fallback to software VLAN.
1186 */
1187 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1188 vlan->vid_end);
1189 if (err)
1190 return err;
1191
Vivien Didelot76e398a2015-11-01 12:33:55 -05001192 /* We don't need any dynamic resource from the kernel (yet),
1193 * so skip the prepare phase.
1194 */
1195 return 0;
1196}
1197
Vivien Didelotfad09c72016-06-21 12:28:20 -04001198static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Vivien Didelotc91498e2017-06-07 18:12:13 -04001199 u16 vid, u8 member)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001200{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001201 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001202 int err;
1203
Vivien Didelot567aa592017-05-01 14:05:25 -04001204 err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001205 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001206 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001207
Vivien Didelotc91498e2017-06-07 18:12:13 -04001208 vlan.member[port] = member;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001209
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001210 return mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001211}
1212
Vivien Didelotf81ec902016-05-09 13:22:58 -04001213static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1214 const struct switchdev_obj_port_vlan *vlan,
1215 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001216{
Vivien Didelot04bed142016-08-31 18:06:13 -04001217 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001218 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1219 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001220 u8 member;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001221 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001222
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001223 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001224 return;
1225
Vivien Didelotc91498e2017-06-07 18:12:13 -04001226 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001227 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001228 else if (untagged)
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001229 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001230 else
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001231 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001232
Vivien Didelotfad09c72016-06-21 12:28:20 -04001233 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001234
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001235 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotc91498e2017-06-07 18:12:13 -04001236 if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
Vivien Didelot774439e52017-06-08 18:34:08 -04001237 dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
1238 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001239
Vivien Didelot77064f32016-11-04 03:23:30 +01001240 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Vivien Didelot774439e52017-06-08 18:34:08 -04001241 dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
1242 vlan->vid_end);
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001243
Vivien Didelotfad09c72016-06-21 12:28:20 -04001244 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001245}
1246
Vivien Didelotfad09c72016-06-21 12:28:20 -04001247static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001248 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001249{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001250 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001251 int i, err;
1252
Vivien Didelot567aa592017-05-01 14:05:25 -04001253 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001254 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001255 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001256
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001257 /* Tell switchdev if this VLAN is handled in software */
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001258 if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001259 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001260
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001261 vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001262
1263 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001264 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001265 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001266 if (vlan.member[i] !=
1267 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001268 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001269 break;
1270 }
1271 }
1272
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001273 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001274 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001275 return err;
1276
Vivien Didelote606ca32017-03-11 16:12:55 -05001277 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001278}
1279
Vivien Didelotf81ec902016-05-09 13:22:58 -04001280static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1281 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001282{
Vivien Didelot04bed142016-08-31 18:06:13 -04001283 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001284 u16 pvid, vid;
1285 int err = 0;
1286
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001287 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001288 return -EOPNOTSUPP;
1289
Vivien Didelotfad09c72016-06-21 12:28:20 -04001290 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001291
Vivien Didelot77064f32016-11-04 03:23:30 +01001292 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001293 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001294 goto unlock;
1295
Vivien Didelot76e398a2015-11-01 12:33:55 -05001296 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001297 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001298 if (err)
1299 goto unlock;
1300
1301 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001302 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001303 if (err)
1304 goto unlock;
1305 }
1306 }
1307
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001308unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001309 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001310
1311 return err;
1312}
1313
Vivien Didelot83dabd12016-08-31 11:50:04 -04001314static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1315 const unsigned char *addr, u16 vid,
1316 u8 state)
Vivien Didelotfd231c82015-08-10 09:09:50 -04001317{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001318 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot88472932016-09-19 19:56:11 -04001319 struct mv88e6xxx_atu_entry entry;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001320 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001321
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001322 /* Null VLAN ID corresponds to the port private database */
1323 if (vid == 0)
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001324 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001325 else
Vivien Didelot567aa592017-05-01 14:05:25 -04001326 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001327 if (err)
1328 return err;
1329
Vivien Didelot27c0e602017-06-15 12:14:01 -04001330 entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001331 ether_addr_copy(entry.mac, addr);
1332 eth_addr_dec(entry.mac);
1333
1334 err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
Vivien Didelot88472932016-09-19 19:56:11 -04001335 if (err)
1336 return err;
1337
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001338 /* Initialize a fresh ATU entry if it isn't found */
Vivien Didelot27c0e602017-06-15 12:14:01 -04001339 if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001340 !ether_addr_equal(entry.mac, addr)) {
1341 memset(&entry, 0, sizeof(entry));
1342 ether_addr_copy(entry.mac, addr);
1343 }
1344
Vivien Didelot88472932016-09-19 19:56:11 -04001345 /* Purge the ATU entry only if no port is using it anymore */
Vivien Didelot27c0e602017-06-15 12:14:01 -04001346 if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001347 entry.portvec &= ~BIT(port);
1348 if (!entry.portvec)
Vivien Didelot27c0e602017-06-15 12:14:01 -04001349 entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
Vivien Didelot88472932016-09-19 19:56:11 -04001350 } else {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001351 entry.portvec |= BIT(port);
Vivien Didelot88472932016-09-19 19:56:11 -04001352 entry.state = state;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001353 }
1354
Vivien Didelot9c13c022017-03-11 16:12:52 -05001355 return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001356}
1357
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001358static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
1359 const unsigned char *addr, u16 vid)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001360{
Vivien Didelot04bed142016-08-31 18:06:13 -04001361 struct mv88e6xxx_chip *chip = ds->priv;
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001362 int err;
Vivien Didelot6630e232015-08-06 01:44:07 -04001363
Vivien Didelotfad09c72016-06-21 12:28:20 -04001364 mutex_lock(&chip->reg_lock);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001365 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1366 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001367 mutex_unlock(&chip->reg_lock);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001368
1369 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001370}
1371
Vivien Didelotf81ec902016-05-09 13:22:58 -04001372static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001373 const unsigned char *addr, u16 vid)
David S. Millercdf09692015-08-11 12:00:37 -07001374{
Vivien Didelot04bed142016-08-31 18:06:13 -04001375 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001376 int err;
David S. Millercdf09692015-08-11 12:00:37 -07001377
Vivien Didelotfad09c72016-06-21 12:28:20 -04001378 mutex_lock(&chip->reg_lock);
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001379 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04001380 MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001381 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001382
Vivien Didelot83dabd12016-08-31 11:50:04 -04001383 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001384}
1385
Vivien Didelot83dabd12016-08-31 11:50:04 -04001386static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
1387 u16 fid, u16 vid, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001388 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001389{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001390 struct mv88e6xxx_atu_entry addr;
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001391 bool is_static;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001392 int err;
1393
Vivien Didelot27c0e602017-06-15 12:14:01 -04001394 addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001395 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001396
1397 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001398 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001399 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001400 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001401
Vivien Didelot27c0e602017-06-15 12:14:01 -04001402 if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001403 break;
1404
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001405 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001406 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001407
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001408 if (!is_unicast_ether_addr(addr.mac))
1409 continue;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001410
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001411 is_static = (addr.state ==
1412 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
1413 err = cb(addr.mac, vid, is_static, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001414 if (err)
1415 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001416 } while (!is_broadcast_ether_addr(addr.mac));
1417
1418 return err;
1419}
1420
Vivien Didelot83dabd12016-08-31 11:50:04 -04001421static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001422 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001423{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001424 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001425 .vid = chip->info->max_vid,
Vivien Didelot83dabd12016-08-31 11:50:04 -04001426 };
1427 u16 fid;
1428 int err;
1429
1430 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001431 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001432 if (err)
1433 return err;
1434
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001435 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001436 if (err)
1437 return err;
1438
1439 /* Dump VLANs' Filtering Information Databases */
Vivien Didelot83dabd12016-08-31 11:50:04 -04001440 do {
Vivien Didelotf1394b72017-05-01 14:05:22 -04001441 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001442 if (err)
1443 return err;
1444
1445 if (!vlan.valid)
1446 break;
1447
1448 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001449 cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001450 if (err)
1451 return err;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001452 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001453
1454 return err;
1455}
1456
Vivien Didelotf81ec902016-05-09 13:22:58 -04001457static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001458 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelotf33475b2015-10-22 09:34:41 -04001459{
Vivien Didelot04bed142016-08-31 18:06:13 -04001460 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04001461 int err;
1462
Vivien Didelotfad09c72016-06-21 12:28:20 -04001463 mutex_lock(&chip->reg_lock);
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001464 err = mv88e6xxx_port_db_dump(chip, port, cb, data);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001465 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04001466
1467 return err;
1468}
1469
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001470static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
1471 struct net_device *br)
1472{
Vivien Didelote96a6e02017-03-30 17:37:13 -04001473 struct dsa_switch *ds;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001474 int port;
Vivien Didelote96a6e02017-03-30 17:37:13 -04001475 int dev;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001476 int err;
1477
1478 /* Remap the Port VLAN of each local bridge group member */
1479 for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
1480 if (chip->ds->ports[port].bridge_dev == br) {
1481 err = mv88e6xxx_port_vlan_map(chip, port);
1482 if (err)
1483 return err;
1484 }
1485 }
1486
Vivien Didelote96a6e02017-03-30 17:37:13 -04001487 if (!mv88e6xxx_has_pvt(chip))
1488 return 0;
1489
1490 /* Remap the Port VLAN of each cross-chip bridge group member */
1491 for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
1492 ds = chip->ds->dst->ds[dev];
1493 if (!ds)
1494 break;
1495
1496 for (port = 0; port < ds->num_ports; ++port) {
1497 if (ds->ports[port].bridge_dev == br) {
1498 err = mv88e6xxx_pvt_map(chip, dev, port);
1499 if (err)
1500 return err;
1501 }
1502 }
1503 }
1504
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001505 return 0;
1506}
1507
Vivien Didelotf81ec902016-05-09 13:22:58 -04001508static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001509 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001510{
Vivien Didelot04bed142016-08-31 18:06:13 -04001511 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001512 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001513
Vivien Didelotfad09c72016-06-21 12:28:20 -04001514 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001515 err = mv88e6xxx_bridge_map(chip, br);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001516 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05001517
Vivien Didelot466dfa02016-02-26 13:16:05 -05001518 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001519}
1520
Vivien Didelotf123f2f2017-01-27 15:29:41 -05001521static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
1522 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001523{
Vivien Didelot04bed142016-08-31 18:06:13 -04001524 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001525
Vivien Didelotfad09c72016-06-21 12:28:20 -04001526 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001527 if (mv88e6xxx_bridge_map(chip, br) ||
1528 mv88e6xxx_port_vlan_map(chip, port))
1529 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04001530 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05001531}
1532
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001533static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
1534 int port, struct net_device *br)
1535{
1536 struct mv88e6xxx_chip *chip = ds->priv;
1537 int err;
1538
1539 if (!mv88e6xxx_has_pvt(chip))
1540 return 0;
1541
1542 mutex_lock(&chip->reg_lock);
1543 err = mv88e6xxx_pvt_map(chip, dev, port);
1544 mutex_unlock(&chip->reg_lock);
1545
1546 return err;
1547}
1548
1549static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
1550 int port, struct net_device *br)
1551{
1552 struct mv88e6xxx_chip *chip = ds->priv;
1553
1554 if (!mv88e6xxx_has_pvt(chip))
1555 return;
1556
1557 mutex_lock(&chip->reg_lock);
1558 if (mv88e6xxx_pvt_map(chip, dev, port))
1559 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
1560 mutex_unlock(&chip->reg_lock);
1561}
1562
Vivien Didelot17e708b2016-12-05 17:30:27 -05001563static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
1564{
1565 if (chip->info->ops->reset)
1566 return chip->info->ops->reset(chip);
1567
1568 return 0;
1569}
1570
Vivien Didelot309eca62016-12-05 17:30:26 -05001571static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
1572{
1573 struct gpio_desc *gpiod = chip->reset;
1574
1575 /* If there is a GPIO connected to the reset pin, toggle it */
1576 if (gpiod) {
1577 gpiod_set_value_cansleep(gpiod, 1);
1578 usleep_range(10000, 20000);
1579 gpiod_set_value_cansleep(gpiod, 0);
1580 usleep_range(10000, 20000);
1581 }
1582}
1583
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001584static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1585{
1586 int i, err;
1587
1588 /* Set all ports to the Disabled state */
1589 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotf894c292017-06-08 18:34:10 -04001590 err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001591 if (err)
1592 return err;
1593 }
1594
1595 /* Wait for transmit queues to drain,
1596 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
1597 */
1598 usleep_range(2000, 4000);
1599
1600 return 0;
1601}
1602
Vivien Didelotfad09c72016-06-21 12:28:20 -04001603static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04001604{
Vivien Didelota935c052016-09-29 12:21:53 -04001605 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001606
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001607 err = mv88e6xxx_disable_ports(chip);
1608 if (err)
1609 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001610
Vivien Didelot309eca62016-12-05 17:30:26 -05001611 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001612
Vivien Didelot17e708b2016-12-05 17:30:27 -05001613 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001614}
1615
Vivien Didelot43145572017-03-11 16:12:59 -05001616static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001617 enum mv88e6xxx_frame_mode frame,
1618 enum mv88e6xxx_egress_mode egress, u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01001619{
1620 int err;
1621
Vivien Didelot43145572017-03-11 16:12:59 -05001622 if (!chip->info->ops->port_set_frame_mode)
1623 return -EOPNOTSUPP;
1624
1625 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001626 if (err)
1627 return err;
1628
Vivien Didelot43145572017-03-11 16:12:59 -05001629 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
1630 if (err)
1631 return err;
1632
1633 if (chip->info->ops->port_set_ether_type)
1634 return chip->info->ops->port_set_ether_type(chip, port, etype);
1635
1636 return 0;
1637}
1638
1639static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1640{
1641 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001642 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04001643 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05001644}
1645
1646static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
1647{
1648 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001649 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04001650 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05001651}
1652
1653static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
1654{
1655 return mv88e6xxx_set_port_mode(chip, port,
1656 MV88E6XXX_FRAME_MODE_ETHERTYPE,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001657 MV88E6XXX_EGRESS_MODE_ETHERTYPE,
1658 ETH_P_EDSA);
Vivien Didelot43145572017-03-11 16:12:59 -05001659}
1660
1661static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
1662{
1663 if (dsa_is_dsa_port(chip->ds, port))
1664 return mv88e6xxx_set_port_mode_dsa(chip, port);
1665
1666 if (dsa_is_normal_port(chip->ds, port))
1667 return mv88e6xxx_set_port_mode_normal(chip, port);
1668
1669 /* Setup CPU port mode depending on its supported tag format */
1670 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
1671 return mv88e6xxx_set_port_mode_dsa(chip, port);
1672
1673 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
1674 return mv88e6xxx_set_port_mode_edsa(chip, port);
1675
1676 return -EINVAL;
1677}
1678
Vivien Didelotea698f42017-03-11 16:12:50 -05001679static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1680{
1681 bool message = dsa_is_dsa_port(chip->ds, port);
1682
1683 return mv88e6xxx_port_set_message_port(chip, port, message);
1684}
1685
Vivien Didelot601aeed2017-03-11 16:13:00 -05001686static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1687{
1688 bool flood = port == dsa_upstream_port(chip->ds);
1689
1690 /* Upstream ports flood frames with unknown unicast or multicast DA */
1691 if (chip->info->ops->port_set_egress_floods)
1692 return chip->info->ops->port_set_egress_floods(chip, port,
1693 flood, flood);
1694
1695 return 0;
1696}
1697
Andrew Lunn6d917822017-05-26 01:03:21 +02001698static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
1699 bool on)
1700{
Vivien Didelot523a8902017-05-26 18:02:42 -04001701 if (chip->info->ops->serdes_power)
1702 return chip->info->ops->serdes_power(chip, port, on);
Andrew Lunn6d917822017-05-26 01:03:21 +02001703
Vivien Didelot523a8902017-05-26 18:02:42 -04001704 return 0;
Andrew Lunn6d917822017-05-26 01:03:21 +02001705}
1706
Vivien Didelotfad09c72016-06-21 12:28:20 -04001707static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07001708{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001709 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001710 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001711 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07001712
Vivien Didelotd78343d2016-11-04 03:23:36 +01001713 /* MAC Forcing register: don't force link, speed, duplex or flow control
1714 * state to any particular values on physical ports, but force the CPU
1715 * port and all DSA ports to their maximum bandwidth and full duplex.
1716 */
1717 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1718 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
1719 SPEED_MAX, DUPLEX_FULL,
1720 PHY_INTERFACE_MODE_NA);
1721 else
1722 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
1723 SPEED_UNFORCED, DUPLEX_UNFORCED,
1724 PHY_INTERFACE_MODE_NA);
1725 if (err)
1726 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001727
1728 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
1729 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
1730 * tunneling, determine priority by looking at 802.1p and IP
1731 * priority fields (IP prio has precedence), and set STP state
1732 * to Forwarding.
1733 *
1734 * If this is the CPU link, use DSA or EDSA tagging depending
1735 * on which tagging mode was configured.
1736 *
1737 * If this is a link to another switch, use DSA tagging mode.
1738 *
1739 * If this is the upstream port for this switch, enable
1740 * forwarding of unknown unicasts and multicasts.
1741 */
Vivien Didelota89b433be2017-06-12 12:37:37 -04001742 reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
1743 MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
1744 MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
1745 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001746 if (err)
1747 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02001748
Vivien Didelot601aeed2017-03-11 16:13:00 -05001749 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001750 if (err)
1751 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001752
Vivien Didelot601aeed2017-03-11 16:13:00 -05001753 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05001754 if (err)
1755 return err;
1756
Andrew Lunn04aca992017-05-26 01:03:24 +02001757 /* Enable the SERDES interface for DSA and CPU ports. Normal
1758 * ports SERDES are enabled when the port is enabled, thus
1759 * saving a bit of power.
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001760 */
Andrew Lunn04aca992017-05-26 01:03:24 +02001761 if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
1762 err = mv88e6xxx_serdes_power(chip, port, true);
1763 if (err)
1764 return err;
1765 }
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001766
Vivien Didelot8efdda42015-08-13 12:52:23 -04001767 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05001768 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04001769 * untagged frames on this port, do a destination address lookup on all
1770 * received packets as usual, disable ARP mirroring and don't send a
1771 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02001772 */
Andrew Lunna23b2962017-02-04 20:15:28 +01001773 err = mv88e6xxx_port_set_map_da(chip, port);
1774 if (err)
1775 return err;
1776
Andrew Lunn54d792f2015-05-06 01:09:47 +02001777 reg = 0;
Andrew Lunna23b2962017-02-04 20:15:28 +01001778 if (chip->info->ops->port_set_upstream_port) {
1779 err = chip->info->ops->port_set_upstream_port(
1780 chip, port, dsa_upstream_port(ds));
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001781 if (err)
1782 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001783 }
1784
Andrew Lunna23b2962017-02-04 20:15:28 +01001785 err = mv88e6xxx_port_set_8021q_mode(chip, port,
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001786 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
Andrew Lunna23b2962017-02-04 20:15:28 +01001787 if (err)
1788 return err;
1789
Vivien Didelotcd782652017-06-08 18:34:13 -04001790 if (chip->info->ops->port_set_jumbo_size) {
1791 err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
Andrew Lunn5f436662016-12-03 04:45:17 +01001792 if (err)
1793 return err;
1794 }
1795
Andrew Lunn54d792f2015-05-06 01:09:47 +02001796 /* Port Association Vector: when learning source addresses
1797 * of packets, add the address to the address database using
1798 * a port bitmap that has only the bit for this port set and
1799 * the other bits clear.
1800 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05001801 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04001802 /* Disable learning for CPU port */
1803 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04001804 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05001805
Vivien Didelot2a4614e2017-06-12 12:37:43 -04001806 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
1807 reg);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001808 if (err)
1809 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001810
1811 /* Egress rate control 2: disable egress rate control. */
Vivien Didelot2cb8cb12017-06-12 12:37:42 -04001812 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
1813 0x0000);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001814 if (err)
1815 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001816
Vivien Didelot08984322017-06-08 18:34:12 -04001817 if (chip->info->ops->port_pause_limit) {
1818 err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
Andrew Lunnb35d322a2016-12-03 04:45:19 +01001819 if (err)
1820 return err;
1821 }
1822
Vivien Didelotc8c94892017-03-11 16:13:01 -05001823 if (chip->info->ops->port_disable_learn_limit) {
1824 err = chip->info->ops->port_disable_learn_limit(chip, port);
1825 if (err)
1826 return err;
1827 }
1828
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05001829 if (chip->info->ops->port_disable_pri_override) {
1830 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001831 if (err)
1832 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01001833 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02001834
Andrew Lunnef0a7312016-12-03 04:35:16 +01001835 if (chip->info->ops->port_tag_remap) {
1836 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001837 if (err)
1838 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001839 }
1840
Andrew Lunnef70b112016-12-03 04:45:18 +01001841 if (chip->info->ops->port_egress_rate_limiting) {
1842 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001843 if (err)
1844 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001845 }
1846
Vivien Didelotea698f42017-03-11 16:12:50 -05001847 err = mv88e6xxx_setup_message_port(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001848 if (err)
1849 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07001850
Vivien Didelot207afda2016-04-14 14:42:09 -04001851 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001852 * database, and allow bidirectional communication between the
1853 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07001854 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001855 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001856 if (err)
1857 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001858
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001859 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001860 if (err)
1861 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07001862
1863 /* Default VLAN ID and priority: don't set a default VLAN
1864 * ID, and set the default packet priority to zero.
1865 */
Vivien Didelotb7929fb2017-06-12 12:37:40 -04001866 return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
Andrew Lunndbde9e62015-05-06 01:09:48 +02001867}
1868
Andrew Lunn04aca992017-05-26 01:03:24 +02001869static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
1870 struct phy_device *phydev)
1871{
1872 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot523a8902017-05-26 18:02:42 -04001873 int err;
Andrew Lunn04aca992017-05-26 01:03:24 +02001874
1875 mutex_lock(&chip->reg_lock);
Vivien Didelot523a8902017-05-26 18:02:42 -04001876 err = mv88e6xxx_serdes_power(chip, port, true);
Andrew Lunn04aca992017-05-26 01:03:24 +02001877 mutex_unlock(&chip->reg_lock);
1878
1879 return err;
1880}
1881
1882static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
1883 struct phy_device *phydev)
1884{
1885 struct mv88e6xxx_chip *chip = ds->priv;
1886
1887 mutex_lock(&chip->reg_lock);
Vivien Didelot523a8902017-05-26 18:02:42 -04001888 if (mv88e6xxx_serdes_power(chip, port, false))
1889 dev_err(chip->dev, "failed to power off SERDES\n");
Andrew Lunn04aca992017-05-26 01:03:24 +02001890 mutex_unlock(&chip->reg_lock);
1891}
1892
Vivien Didelot2cfcd962016-07-18 20:45:40 -04001893static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
1894 unsigned int ageing_time)
1895{
Vivien Didelot04bed142016-08-31 18:06:13 -04001896 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04001897 int err;
1898
1899 mutex_lock(&chip->reg_lock);
Vivien Didelot720c6342017-03-11 16:12:48 -05001900 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04001901 mutex_unlock(&chip->reg_lock);
1902
1903 return err;
1904}
1905
Vivien Didelot97299342016-07-18 20:45:30 -04001906static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04001907{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001908 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04001909 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot08a01262016-05-09 13:22:50 -04001910 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04001911
Vivien Didelotfa8d1172017-06-08 18:34:11 -04001912 if (chip->info->ops->set_cpu_port) {
1913 err = chip->info->ops->set_cpu_port(chip, upstream_port);
Andrew Lunn33641992016-12-03 04:35:17 +01001914 if (err)
1915 return err;
1916 }
1917
Vivien Didelotfa8d1172017-06-08 18:34:11 -04001918 if (chip->info->ops->set_egress_port) {
1919 err = chip->info->ops->set_egress_port(chip, upstream_port);
Andrew Lunn33641992016-12-03 04:35:17 +01001920 if (err)
1921 return err;
1922 }
Vivien Didelotb0745e872016-05-09 13:22:53 -04001923
Vivien Didelot50484ff2016-05-09 13:22:54 -04001924 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelotd77f4322017-06-15 12:14:03 -04001925 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL2,
1926 MV88E6XXX_G1_CTL2_MULTIPLE_CASCADE |
Vivien Didelota935c052016-09-29 12:21:53 -04001927 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04001928 if (err)
1929 return err;
1930
Vivien Didelot08a01262016-05-09 13:22:50 -04001931 /* Configure the IP ToS mapping registers. */
Vivien Didelotccba8f32017-06-15 12:14:06 -04001932 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04001933 if (err)
1934 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04001935 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04001936 if (err)
1937 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04001938 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04001939 if (err)
1940 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04001941 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04001942 if (err)
1943 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04001944 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04001945 if (err)
1946 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04001947 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04001948 if (err)
1949 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04001950 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04001951 if (err)
1952 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04001953 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04001954 if (err)
1955 return err;
1956
1957 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelotccba8f32017-06-15 12:14:06 -04001958 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04001959 if (err)
1960 return err;
1961
Andrew Lunnde2273872016-11-21 23:27:01 +01001962 /* Initialize the statistics unit */
1963 err = mv88e6xxx_stats_set_histogram(chip);
1964 if (err)
1965 return err;
1966
Vivien Didelot97299342016-07-18 20:45:30 -04001967 /* Clear the statistics counters for all ports */
Vivien Didelot57d1ef32017-06-15 12:14:05 -04001968 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_STATS_OP,
1969 MV88E6XXX_G1_STATS_OP_BUSY |
1970 MV88E6XXX_G1_STATS_OP_FLUSH_ALL);
Vivien Didelot97299342016-07-18 20:45:30 -04001971 if (err)
1972 return err;
1973
1974 /* Wait for the flush to complete. */
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +01001975 err = mv88e6xxx_g1_stats_wait(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04001976 if (err)
1977 return err;
1978
1979 return 0;
1980}
1981
Vivien Didelotf81ec902016-05-09 13:22:58 -04001982static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07001983{
Vivien Didelot04bed142016-08-31 18:06:13 -04001984 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04001985 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04001986 int i;
1987
Vivien Didelotfad09c72016-06-21 12:28:20 -04001988 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01001989 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001990
Vivien Didelotfad09c72016-06-21 12:28:20 -04001991 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04001992
Vivien Didelot97299342016-07-18 20:45:30 -04001993 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001994 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot97299342016-07-18 20:45:30 -04001995 err = mv88e6xxx_setup_port(chip, i);
1996 if (err)
1997 goto unlock;
1998 }
1999
2000 /* Setup Switch Global 1 Registers */
2001 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002002 if (err)
2003 goto unlock;
2004
Vivien Didelot97299342016-07-18 20:45:30 -04002005 /* Setup Switch Global 2 Registers */
Vivien Didelot9069c132017-07-17 13:03:44 -04002006 if (chip->info->global2_addr) {
Vivien Didelot97299342016-07-18 20:45:30 -04002007 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002008 if (err)
2009 goto unlock;
2010 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002011
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002012 err = mv88e6xxx_irl_setup(chip);
2013 if (err)
2014 goto unlock;
2015
Vivien Didelot1b17aed2017-05-26 18:03:05 -04002016 err = mv88e6xxx_phy_setup(chip);
2017 if (err)
2018 goto unlock;
2019
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002020 err = mv88e6xxx_vtu_setup(chip);
2021 if (err)
2022 goto unlock;
2023
Vivien Didelot81228992017-03-30 17:37:08 -04002024 err = mv88e6xxx_pvt_setup(chip);
2025 if (err)
2026 goto unlock;
2027
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002028 err = mv88e6xxx_atu_setup(chip);
2029 if (err)
2030 goto unlock;
2031
Vivien Didelot9e907d72017-07-17 13:03:43 -04002032 err = mv88e6xxx_pot_setup(chip);
2033 if (err)
2034 goto unlock;
2035
Vivien Didelot51c901a2017-07-17 13:03:41 -04002036 err = mv88e6xxx_rsvd2cpu_setup(chip);
2037 if (err)
2038 goto unlock;
Andrew Lunn6e55f692016-12-03 04:45:16 +01002039
Vivien Didelot6b17e862015-08-13 12:52:18 -04002040unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002041 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002042
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002043 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002044}
2045
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002046static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
2047{
Vivien Didelot04bed142016-08-31 18:06:13 -04002048 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002049 int err;
2050
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002051 if (!chip->info->ops->set_switch_mac)
2052 return -EOPNOTSUPP;
2053
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002054 mutex_lock(&chip->reg_lock);
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002055 err = chip->info->ops->set_switch_mac(chip, addr);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002056 mutex_unlock(&chip->reg_lock);
2057
2058 return err;
2059}
2060
Vivien Didelote57e5e72016-08-15 17:19:00 -04002061static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002062{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002063 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2064 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002065 u16 val;
2066 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002067
Andrew Lunnee26a222017-01-24 14:53:48 +01002068 if (!chip->info->ops->phy_read)
2069 return -EOPNOTSUPP;
2070
Vivien Didelotfad09c72016-06-21 12:28:20 -04002071 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002072 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002073 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002074
Andrew Lunnda9f3302017-02-01 03:40:05 +01002075 if (reg == MII_PHYSID2) {
2076 /* Some internal PHYS don't have a model number. Use
2077 * the mv88e6390 family model number instead.
2078 */
2079 if (!(val & 0x3f0))
Vivien Didelot107fcc12017-06-12 12:37:36 -04002080 val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
Andrew Lunnda9f3302017-02-01 03:40:05 +01002081 }
2082
Vivien Didelote57e5e72016-08-15 17:19:00 -04002083 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002084}
2085
Vivien Didelote57e5e72016-08-15 17:19:00 -04002086static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002087{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002088 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2089 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002090 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002091
Andrew Lunnee26a222017-01-24 14:53:48 +01002092 if (!chip->info->ops->phy_write)
2093 return -EOPNOTSUPP;
2094
Vivien Didelotfad09c72016-06-21 12:28:20 -04002095 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002096 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002097 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002098
2099 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002100}
2101
Vivien Didelotfad09c72016-06-21 12:28:20 -04002102static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002103 struct device_node *np,
2104 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002105{
2106 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002107 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002108 struct mii_bus *bus;
2109 int err;
2110
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002111 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002112 if (!bus)
2113 return -ENOMEM;
2114
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002115 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002116 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002117 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002118 INIT_LIST_HEAD(&mdio_bus->list);
2119 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002120
Andrew Lunnb516d452016-06-04 21:17:06 +02002121 if (np) {
2122 bus->name = np->full_name;
Rob Herringf7ce9102017-07-18 16:43:19 -05002123 snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002124 } else {
2125 bus->name = "mv88e6xxx SMI";
2126 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2127 }
2128
2129 bus->read = mv88e6xxx_mdio_read;
2130 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002131 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002132
Andrew Lunna3c53be52017-01-24 14:53:50 +01002133 if (np)
2134 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002135 else
2136 err = mdiobus_register(bus);
2137 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002138 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002139 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002140 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002141
2142 if (external)
2143 list_add_tail(&mdio_bus->list, &chip->mdios);
2144 else
2145 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02002146
2147 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02002148}
2149
Andrew Lunna3c53be52017-01-24 14:53:50 +01002150static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
2151 { .compatible = "marvell,mv88e6xxx-mdio-external",
2152 .data = (void *)true },
2153 { },
2154};
2155
2156static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
2157 struct device_node *np)
2158{
2159 const struct of_device_id *match;
2160 struct device_node *child;
2161 int err;
2162
2163 /* Always register one mdio bus for the internal/default mdio
2164 * bus. This maybe represented in the device tree, but is
2165 * optional.
2166 */
2167 child = of_get_child_by_name(np, "mdio");
2168 err = mv88e6xxx_mdio_register(chip, child, false);
2169 if (err)
2170 return err;
2171
2172 /* Walk the device tree, and see if there are any other nodes
2173 * which say they are compatible with the external mdio
2174 * bus.
2175 */
2176 for_each_available_child_of_node(np, child) {
2177 match = of_match_node(mv88e6xxx_mdio_external_match, child);
2178 if (match) {
2179 err = mv88e6xxx_mdio_register(chip, child, true);
2180 if (err)
2181 return err;
2182 }
2183 }
2184
2185 return 0;
2186}
2187
2188static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02002189
2190{
Andrew Lunna3c53be52017-01-24 14:53:50 +01002191 struct mv88e6xxx_mdio_bus *mdio_bus;
2192 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002193
Andrew Lunna3c53be52017-01-24 14:53:50 +01002194 list_for_each_entry(mdio_bus, &chip->mdios, list) {
2195 bus = mdio_bus->bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002196
Andrew Lunna3c53be52017-01-24 14:53:50 +01002197 mdiobus_unregister(bus);
2198 }
Andrew Lunnb516d452016-06-04 21:17:06 +02002199}
2200
Vivien Didelot855b1932016-07-20 18:18:35 -04002201static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
2202{
Vivien Didelot04bed142016-08-31 18:06:13 -04002203 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002204
2205 return chip->eeprom_len;
2206}
2207
Vivien Didelot855b1932016-07-20 18:18:35 -04002208static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
2209 struct ethtool_eeprom *eeprom, u8 *data)
2210{
Vivien Didelot04bed142016-08-31 18:06:13 -04002211 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002212 int err;
2213
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002214 if (!chip->info->ops->get_eeprom)
2215 return -EOPNOTSUPP;
2216
Vivien Didelot855b1932016-07-20 18:18:35 -04002217 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002218 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002219 mutex_unlock(&chip->reg_lock);
2220
2221 if (err)
2222 return err;
2223
2224 eeprom->magic = 0xc3ec4951;
2225
2226 return 0;
2227}
2228
Vivien Didelot855b1932016-07-20 18:18:35 -04002229static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
2230 struct ethtool_eeprom *eeprom, u8 *data)
2231{
Vivien Didelot04bed142016-08-31 18:06:13 -04002232 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002233 int err;
2234
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002235 if (!chip->info->ops->set_eeprom)
2236 return -EOPNOTSUPP;
2237
Vivien Didelot855b1932016-07-20 18:18:35 -04002238 if (eeprom->magic != 0xc3ec4951)
2239 return -EINVAL;
2240
2241 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002242 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002243 mutex_unlock(&chip->reg_lock);
2244
2245 return err;
2246}
2247
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002248static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002249 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002250 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002251 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002252 .phy_read = mv88e6185_phy_ppu_read,
2253 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002254 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002255 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002256 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002257 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002258 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002259 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002260 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01002261 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002262 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002263 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002264 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002265 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002266 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2267 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002268 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002269 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2270 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002271 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002272 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002273 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002274 .ppu_enable = mv88e6185_g1_ppu_enable,
2275 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002276 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002277 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002278 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002279};
2280
2281static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002282 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002283 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002284 .phy_read = mv88e6185_phy_ppu_read,
2285 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002286 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002287 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002288 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002289 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002290 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01002291 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002292 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002293 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2294 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002295 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002296 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002297 .ppu_enable = mv88e6185_g1_ppu_enable,
2298 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002299 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002300 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002301 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002302};
2303
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002304static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01002305 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002306 .irl_init_all = mv88e6352_g2_irl_init_all,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002307 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2308 .phy_read = mv88e6xxx_g2_smi_phy_read,
2309 .phy_write = mv88e6xxx_g2_smi_phy_write,
2310 .port_set_link = mv88e6xxx_port_set_link,
2311 .port_set_duplex = mv88e6xxx_port_set_duplex,
2312 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002313 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002314 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002315 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002316 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002317 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002318 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002319 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002320 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002321 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002322 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2323 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2324 .stats_get_strings = mv88e6095_stats_get_strings,
2325 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002326 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2327 .set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01002328 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002329 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002330 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002331 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002332 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002333 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002334};
2335
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002336static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002337 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002338 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002339 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002340 .phy_read = mv88e6xxx_g2_smi_phy_read,
2341 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002342 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002343 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002344 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002345 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002346 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002347 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002348 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02002349 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002350 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2351 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002352 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002353 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2354 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002355 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002356 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002357 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002358 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002359 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002360 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002361};
2362
2363static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002364 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002365 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002366 .phy_read = mv88e6185_phy_ppu_read,
2367 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002368 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002369 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002370 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002371 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002372 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002373 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002374 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01002375 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Vivien Didelotcd782652017-06-08 18:34:13 -04002376 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002377 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002378 .port_pause_limit = mv88e6097_port_pause_limit,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002379 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002380 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2381 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002382 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002383 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2384 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002385 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002386 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002387 .ppu_enable = mv88e6185_g1_ppu_enable,
2388 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002389 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002390 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002391 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002392};
2393
Vivien Didelot990e27b2017-03-28 13:50:32 -04002394static const struct mv88e6xxx_ops mv88e6141_ops = {
2395 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002396 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002397 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2398 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2399 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2400 .phy_read = mv88e6xxx_g2_smi_phy_read,
2401 .phy_write = mv88e6xxx_g2_smi_phy_write,
2402 .port_set_link = mv88e6xxx_port_set_link,
2403 .port_set_duplex = mv88e6xxx_port_set_duplex,
2404 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2405 .port_set_speed = mv88e6390_port_set_speed,
2406 .port_tag_remap = mv88e6095_port_tag_remap,
2407 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2408 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2409 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002410 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002411 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002412 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002413 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2414 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2415 .stats_snapshot = mv88e6390_g1_stats_snapshot,
2416 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2417 .stats_get_strings = mv88e6320_stats_get_strings,
2418 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002419 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2420 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002421 .watchdog_ops = &mv88e6390_watchdog_ops,
2422 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002423 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002424 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002425 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002426 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002427};
2428
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002429static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002430 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002431 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002432 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002433 .phy_read = mv88e6xxx_g2_smi_phy_read,
2434 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002435 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002436 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002437 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002438 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002439 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002440 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002441 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002442 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002443 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002444 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002445 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002446 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02002447 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002448 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2449 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002450 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002451 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2452 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002453 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002454 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002455 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002456 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002457 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002458 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002459};
2460
2461static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002462 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002463 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002464 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002465 .phy_read = mv88e6165_phy_read,
2466 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002467 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002468 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002469 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002470 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002471 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002472 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002473 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2474 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002475 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002476 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2477 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002478 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002479 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002480 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002481 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002482 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002483 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002484};
2485
2486static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002487 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002488 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002489 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002490 .phy_read = mv88e6xxx_g2_smi_phy_read,
2491 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002492 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002493 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002494 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002495 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002496 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002497 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002498 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002499 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002500 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002501 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002502 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002503 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002504 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002505 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002506 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2507 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002508 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002509 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2510 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002511 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002512 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002513 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002514 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002515 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002516 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002517};
2518
2519static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002520 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002521 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002522 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2523 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002524 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002525 .phy_read = mv88e6xxx_g2_smi_phy_read,
2526 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002527 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002528 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002529 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002530 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002531 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002532 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002533 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002534 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002535 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002536 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002537 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002538 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002539 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002540 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002541 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2542 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002543 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002544 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2545 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002546 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002547 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002548 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002549 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002550 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002551 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002552 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002553};
2554
2555static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002556 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002557 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002558 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002559 .phy_read = mv88e6xxx_g2_smi_phy_read,
2560 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002561 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002562 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002563 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002564 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002565 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002566 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002567 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002568 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002569 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002570 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002571 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002572 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002573 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002574 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002575 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2576 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002577 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002578 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2579 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002580 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002581 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002582 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002583 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002584 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002585 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002586};
2587
2588static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002589 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002590 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002591 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2592 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002593 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002594 .phy_read = mv88e6xxx_g2_smi_phy_read,
2595 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002596 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002597 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002598 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002599 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002600 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002601 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002602 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002603 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002604 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002605 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002606 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002607 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002608 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002609 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002610 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2611 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002612 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002613 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2614 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002615 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002616 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002617 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002618 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002619 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002620 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002621 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002622};
2623
2624static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002625 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002626 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002627 .phy_read = mv88e6185_phy_ppu_read,
2628 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002629 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002630 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002631 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002632 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002633 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01002634 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01002635 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002636 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002637 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2638 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002639 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002640 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2641 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002642 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002643 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002644 .ppu_enable = mv88e6185_g1_ppu_enable,
2645 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002646 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002647 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002648 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002649};
2650
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002651static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002652 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002653 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002654 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2655 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002656 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2657 .phy_read = mv88e6xxx_g2_smi_phy_read,
2658 .phy_write = mv88e6xxx_g2_smi_phy_write,
2659 .port_set_link = mv88e6xxx_port_set_link,
2660 .port_set_duplex = mv88e6xxx_port_set_duplex,
2661 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2662 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002663 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002664 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002665 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002666 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002667 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002668 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002669 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002670 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002671 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002672 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2673 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002674 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002675 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2676 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002677 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002678 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002679 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002680 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002681 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2682 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002683 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002684};
2685
2686static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002687 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002688 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002689 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2690 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002691 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2692 .phy_read = mv88e6xxx_g2_smi_phy_read,
2693 .phy_write = mv88e6xxx_g2_smi_phy_write,
2694 .port_set_link = mv88e6xxx_port_set_link,
2695 .port_set_duplex = mv88e6xxx_port_set_duplex,
2696 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2697 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002698 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002699 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002700 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002701 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002702 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002703 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002704 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002705 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002706 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002707 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2708 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002709 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002710 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2711 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002712 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002713 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002714 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002715 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002716 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2717 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002718 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002719};
2720
2721static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002722 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002723 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002724 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2725 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002726 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2727 .phy_read = mv88e6xxx_g2_smi_phy_read,
2728 .phy_write = mv88e6xxx_g2_smi_phy_write,
2729 .port_set_link = mv88e6xxx_port_set_link,
2730 .port_set_duplex = mv88e6xxx_port_set_duplex,
2731 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2732 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002733 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002734 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002735 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002736 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002737 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002738 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002739 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002740 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002741 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002742 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2743 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002744 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002745 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2746 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002747 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002748 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002749 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002750 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002751 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2752 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002753 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002754};
2755
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002756static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002757 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002758 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002759 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2760 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002761 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002762 .phy_read = mv88e6xxx_g2_smi_phy_read,
2763 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002764 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002765 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002766 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002767 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002768 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002769 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002770 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002771 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002772 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002773 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002774 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002775 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002776 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002777 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002778 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2779 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002780 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002781 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2782 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002783 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002784 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002785 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002786 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002787 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002788 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002789 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002790};
2791
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002792static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002793 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002794 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002795 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2796 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002797 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2798 .phy_read = mv88e6xxx_g2_smi_phy_read,
2799 .phy_write = mv88e6xxx_g2_smi_phy_write,
2800 .port_set_link = mv88e6xxx_port_set_link,
2801 .port_set_duplex = mv88e6xxx_port_set_duplex,
2802 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2803 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002804 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002805 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002806 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002807 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002808 .port_pause_limit = mv88e6390_port_pause_limit,
Andrew Lunnf39908d2017-02-04 20:02:50 +01002809 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002810 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002811 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002812 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002813 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002814 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2815 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002816 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002817 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2818 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002819 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002820 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002821 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002822 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002823 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2824 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002825 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002826};
2827
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002828static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002829 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002830 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002831 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2832 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002833 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002834 .phy_read = mv88e6xxx_g2_smi_phy_read,
2835 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002836 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002837 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002838 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002839 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002840 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002841 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002842 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002843 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002844 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002845 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002846 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002847 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002848 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002849 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2850 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002851 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002852 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2853 .set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002854 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002855 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002856 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002857 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002858 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002859};
2860
2861static const struct mv88e6xxx_ops mv88e6321_ops = {
Vivien Didelotbd807202017-07-17 13:03:37 -04002862 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002863 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002864 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2865 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002866 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002867 .phy_read = mv88e6xxx_g2_smi_phy_read,
2868 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002869 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002870 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002871 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002872 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002873 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002874 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002875 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002876 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002877 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002878 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002879 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002880 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002881 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002882 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2883 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002884 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002885 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2886 .set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002887 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002888 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002889 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002890};
2891
Vivien Didelot16e329a2017-03-28 13:50:33 -04002892static const struct mv88e6xxx_ops mv88e6341_ops = {
2893 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002894 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002895 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2896 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2897 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2898 .phy_read = mv88e6xxx_g2_smi_phy_read,
2899 .phy_write = mv88e6xxx_g2_smi_phy_write,
2900 .port_set_link = mv88e6xxx_port_set_link,
2901 .port_set_duplex = mv88e6xxx_port_set_duplex,
2902 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2903 .port_set_speed = mv88e6390_port_set_speed,
2904 .port_tag_remap = mv88e6095_port_tag_remap,
2905 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2906 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2907 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002908 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002909 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002910 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002911 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2912 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2913 .stats_snapshot = mv88e6390_g1_stats_snapshot,
2914 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2915 .stats_get_strings = mv88e6320_stats_get_strings,
2916 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002917 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2918 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002919 .watchdog_ops = &mv88e6390_watchdog_ops,
2920 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002921 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002922 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002923 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002924 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002925};
2926
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002927static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002928 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002929 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002930 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002931 .phy_read = mv88e6xxx_g2_smi_phy_read,
2932 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002933 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002934 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002935 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002936 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002937 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002938 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002939 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002940 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002941 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002942 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002943 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002944 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002945 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002946 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002947 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2948 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002949 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002950 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2951 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002952 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002953 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002954 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002955 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002956 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002957 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002958};
2959
2960static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002961 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002962 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002963 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002964 .phy_read = mv88e6xxx_g2_smi_phy_read,
2965 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002966 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002967 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002968 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002969 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002970 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002971 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002972 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002973 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002974 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002975 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002976 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002977 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002978 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002979 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002980 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2981 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002982 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002983 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2984 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002985 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002986 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002987 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002988 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002989 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002990 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002991};
2992
2993static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002994 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002995 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002996 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2997 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002998 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002999 .phy_read = mv88e6xxx_g2_smi_phy_read,
3000 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003001 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003002 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003003 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003004 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003005 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003006 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003007 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003008 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003009 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003010 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003011 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003012 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003013 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003014 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003015 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3016 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003017 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003018 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3019 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003020 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003021 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003022 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003023 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003024 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003025 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02003026 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003027};
3028
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003029static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003030 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003031 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003032 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3033 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003034 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3035 .phy_read = mv88e6xxx_g2_smi_phy_read,
3036 .phy_write = mv88e6xxx_g2_smi_phy_write,
3037 .port_set_link = mv88e6xxx_port_set_link,
3038 .port_set_duplex = mv88e6xxx_port_set_duplex,
3039 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3040 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003041 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003042 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003043 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003044 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003045 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003046 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003047 .port_pause_limit = mv88e6390_port_pause_limit,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003048 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003049 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003050 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003051 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003052 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003053 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3054 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003055 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003056 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3057 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003058 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003059 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003060 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003061 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003062 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3063 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003064 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003065};
3066
3067static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003068 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003069 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003070 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3071 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003072 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3073 .phy_read = mv88e6xxx_g2_smi_phy_read,
3074 .phy_write = mv88e6xxx_g2_smi_phy_write,
3075 .port_set_link = mv88e6xxx_port_set_link,
3076 .port_set_duplex = mv88e6xxx_port_set_duplex,
3077 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3078 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003079 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003080 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003081 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003082 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003083 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003084 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003085 .port_pause_limit = mv88e6390_port_pause_limit,
Martin Hundebøllbb0a2672017-07-19 08:17:02 +02003086 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003087 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003088 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003089 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003090 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003091 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3092 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003093 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003094 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3095 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003096 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003097 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003098 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003099 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003100 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3101 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003102 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003103};
3104
Vivien Didelotf81ec902016-05-09 13:22:58 -04003105static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3106 [MV88E6085] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003107 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003108 .family = MV88E6XXX_FAMILY_6097,
3109 .name = "Marvell 88E6085",
3110 .num_databases = 4096,
3111 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003112 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003113 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003114 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003115 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003116 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003117 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003118 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003119 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003120 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003121 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003122 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003123 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003124 },
3125
3126 [MV88E6095] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003127 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003128 .family = MV88E6XXX_FAMILY_6095,
3129 .name = "Marvell 88E6095/88E6095F",
3130 .num_databases = 256,
3131 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003132 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003133 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003134 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003135 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003136 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003137 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003138 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003139 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003140 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003141 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003142 },
3143
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003144 [MV88E6097] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003145 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003146 .family = MV88E6XXX_FAMILY_6097,
3147 .name = "Marvell 88E6097/88E6097F",
3148 .num_databases = 4096,
3149 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003150 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003151 .port_base_addr = 0x10,
3152 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003153 .global2_addr = 0x1c,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003154 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003155 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003156 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003157 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003158 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003159 .multi_chip = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01003160 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003161 .ops = &mv88e6097_ops,
3162 },
3163
Vivien Didelotf81ec902016-05-09 13:22:58 -04003164 [MV88E6123] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003165 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003166 .family = MV88E6XXX_FAMILY_6165,
3167 .name = "Marvell 88E6123",
3168 .num_databases = 4096,
3169 .num_ports = 3,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003170 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003171 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003172 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003173 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003174 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003175 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003176 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003177 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003178 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003179 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02003180 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003181 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003182 },
3183
3184 [MV88E6131] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003185 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003186 .family = MV88E6XXX_FAMILY_6185,
3187 .name = "Marvell 88E6131",
3188 .num_databases = 256,
3189 .num_ports = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003190 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003191 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003192 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003193 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003194 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003195 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003196 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003197 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003198 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003199 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003200 },
3201
Vivien Didelot990e27b2017-03-28 13:50:32 -04003202 [MV88E6141] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003203 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003204 .family = MV88E6XXX_FAMILY_6341,
3205 .name = "Marvell 88E6341",
3206 .num_databases = 4096,
3207 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003208 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003209 .port_base_addr = 0x10,
3210 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003211 .global2_addr = 0x1c,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003212 .age_time_coeff = 3750,
3213 .atu_move_port_mask = 0x1f,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003214 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04003215 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003216 .multi_chip = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003217 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003218 .ops = &mv88e6141_ops,
3219 },
3220
Vivien Didelotf81ec902016-05-09 13:22:58 -04003221 [MV88E6161] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003222 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003223 .family = MV88E6XXX_FAMILY_6165,
3224 .name = "Marvell 88E6161",
3225 .num_databases = 4096,
3226 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003227 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003228 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003229 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003230 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003231 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003232 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003233 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003234 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003235 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003236 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02003237 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003238 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003239 },
3240
3241 [MV88E6165] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003242 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003243 .family = MV88E6XXX_FAMILY_6165,
3244 .name = "Marvell 88E6165",
3245 .num_databases = 4096,
3246 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003247 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003248 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003249 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003250 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003251 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003252 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003253 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003254 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003255 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003256 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003257 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003258 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003259 },
3260
3261 [MV88E6171] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003262 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003263 .family = MV88E6XXX_FAMILY_6351,
3264 .name = "Marvell 88E6171",
3265 .num_databases = 4096,
3266 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003267 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003268 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003269 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003270 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003271 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003272 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003273 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003274 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003275 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003276 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003277 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003278 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003279 },
3280
3281 [MV88E6172] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003282 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003283 .family = MV88E6XXX_FAMILY_6352,
3284 .name = "Marvell 88E6172",
3285 .num_databases = 4096,
3286 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003287 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003288 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003289 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003290 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003291 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003292 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003293 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003294 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003295 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003296 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003297 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003298 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003299 },
3300
3301 [MV88E6175] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003302 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003303 .family = MV88E6XXX_FAMILY_6351,
3304 .name = "Marvell 88E6175",
3305 .num_databases = 4096,
3306 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003307 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003308 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003309 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003310 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003311 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003312 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003313 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003314 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003315 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003316 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003317 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003318 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003319 },
3320
3321 [MV88E6176] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003322 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003323 .family = MV88E6XXX_FAMILY_6352,
3324 .name = "Marvell 88E6176",
3325 .num_databases = 4096,
3326 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003327 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003328 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003329 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003330 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003331 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003332 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003333 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003334 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003335 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003336 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003337 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003338 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003339 },
3340
3341 [MV88E6185] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003342 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003343 .family = MV88E6XXX_FAMILY_6185,
3344 .name = "Marvell 88E6185",
3345 .num_databases = 256,
3346 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003347 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003348 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003349 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003350 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003351 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003352 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003353 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003354 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003355 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003356 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003357 },
3358
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003359 [MV88E6190] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003360 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003361 .family = MV88E6XXX_FAMILY_6390,
3362 .name = "Marvell 88E6190",
3363 .num_databases = 4096,
3364 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003365 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003366 .port_base_addr = 0x0,
3367 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003368 .global2_addr = 0x1c,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003369 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003370 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003371 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003372 .g2_irqs = 14,
Vivien Didelotf3645652017-03-30 17:37:07 -04003373 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003374 .multi_chip = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05003375 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003376 .ops = &mv88e6190_ops,
3377 },
3378
3379 [MV88E6190X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003380 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003381 .family = MV88E6XXX_FAMILY_6390,
3382 .name = "Marvell 88E6190X",
3383 .num_databases = 4096,
3384 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003385 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003386 .port_base_addr = 0x0,
3387 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003388 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003389 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003390 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003391 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003392 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003393 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003394 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003395 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003396 .ops = &mv88e6190x_ops,
3397 },
3398
3399 [MV88E6191] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003400 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003401 .family = MV88E6XXX_FAMILY_6390,
3402 .name = "Marvell 88E6191",
3403 .num_databases = 4096,
3404 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003405 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003406 .port_base_addr = 0x0,
3407 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003408 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003409 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003410 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003411 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003412 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003413 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003414 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003415 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04003416 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003417 },
3418
Vivien Didelotf81ec902016-05-09 13:22:58 -04003419 [MV88E6240] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003420 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003421 .family = MV88E6XXX_FAMILY_6352,
3422 .name = "Marvell 88E6240",
3423 .num_databases = 4096,
3424 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003425 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003426 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003427 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003428 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003429 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003430 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003431 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003432 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003433 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003434 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003435 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003436 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003437 },
3438
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003439 [MV88E6290] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003440 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003441 .family = MV88E6XXX_FAMILY_6390,
3442 .name = "Marvell 88E6290",
3443 .num_databases = 4096,
3444 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003445 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003446 .port_base_addr = 0x0,
3447 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003448 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003449 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003450 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003451 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003452 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003453 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003454 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003455 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003456 .ops = &mv88e6290_ops,
3457 },
3458
Vivien Didelotf81ec902016-05-09 13:22:58 -04003459 [MV88E6320] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003460 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003461 .family = MV88E6XXX_FAMILY_6320,
3462 .name = "Marvell 88E6320",
3463 .num_databases = 4096,
3464 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003465 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003466 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003467 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003468 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003469 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003470 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003471 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003472 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003473 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003474 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003475 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003476 },
3477
3478 [MV88E6321] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003479 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003480 .family = MV88E6XXX_FAMILY_6320,
3481 .name = "Marvell 88E6321",
3482 .num_databases = 4096,
3483 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003484 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003485 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003486 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003487 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003488 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003489 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003490 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003491 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003492 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003493 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003494 },
3495
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003496 [MV88E6341] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003497 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003498 .family = MV88E6XXX_FAMILY_6341,
3499 .name = "Marvell 88E6341",
3500 .num_databases = 4096,
3501 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003502 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003503 .port_base_addr = 0x10,
3504 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003505 .global2_addr = 0x1c,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003506 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05003507 .atu_move_port_mask = 0x1f,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003508 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04003509 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003510 .multi_chip = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003511 .tag_protocol = DSA_TAG_PROTO_EDSA,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003512 .ops = &mv88e6341_ops,
3513 },
3514
Vivien Didelotf81ec902016-05-09 13:22:58 -04003515 [MV88E6350] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003516 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003517 .family = MV88E6XXX_FAMILY_6351,
3518 .name = "Marvell 88E6350",
3519 .num_databases = 4096,
3520 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003521 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003522 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003523 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003524 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003525 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003526 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003527 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003528 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003529 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003530 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003531 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003532 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003533 },
3534
3535 [MV88E6351] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003536 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003537 .family = MV88E6XXX_FAMILY_6351,
3538 .name = "Marvell 88E6351",
3539 .num_databases = 4096,
3540 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003541 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003542 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003543 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003544 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003545 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003546 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003547 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003548 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003549 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003550 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003551 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003552 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003553 },
3554
3555 [MV88E6352] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003556 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003557 .family = MV88E6XXX_FAMILY_6352,
3558 .name = "Marvell 88E6352",
3559 .num_databases = 4096,
3560 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003561 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003562 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003563 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003564 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003565 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003566 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003567 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003568 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003569 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003570 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003571 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003572 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003573 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003574 [MV88E6390] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003575 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003576 .family = MV88E6XXX_FAMILY_6390,
3577 .name = "Marvell 88E6390",
3578 .num_databases = 4096,
3579 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003580 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003581 .port_base_addr = 0x0,
3582 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003583 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003584 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003585 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003586 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003587 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003588 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003589 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003590 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003591 .ops = &mv88e6390_ops,
3592 },
3593 [MV88E6390X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003594 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003595 .family = MV88E6XXX_FAMILY_6390,
3596 .name = "Marvell 88E6390X",
3597 .num_databases = 4096,
3598 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003599 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003600 .port_base_addr = 0x0,
3601 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003602 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003603 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003604 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003605 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003606 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003607 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003608 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003609 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003610 .ops = &mv88e6390x_ops,
3611 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04003612};
3613
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003614static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04003615{
Vivien Didelota439c062016-04-17 13:23:58 -04003616 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04003617
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003618 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
3619 if (mv88e6xxx_table[i].prod_num == prod_num)
3620 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04003621
Vivien Didelotb9b37712015-10-30 19:39:48 -04003622 return NULL;
3623}
3624
Vivien Didelotfad09c72016-06-21 12:28:20 -04003625static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003626{
3627 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003628 unsigned int prod_num, rev;
3629 u16 id;
3630 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003631
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003632 mutex_lock(&chip->reg_lock);
Vivien Didelot107fcc12017-06-12 12:37:36 -04003633 err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003634 mutex_unlock(&chip->reg_lock);
3635 if (err)
3636 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003637
Vivien Didelot107fcc12017-06-12 12:37:36 -04003638 prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
3639 rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003640
3641 info = mv88e6xxx_lookup_info(prod_num);
3642 if (!info)
3643 return -ENODEV;
3644
Vivien Didelotcaac8542016-06-20 13:14:09 -04003645 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003646 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003647
Vivien Didelotca070c12016-09-02 14:45:34 -04003648 err = mv88e6xxx_g2_require(chip);
3649 if (err)
3650 return err;
3651
Vivien Didelotfad09c72016-06-21 12:28:20 -04003652 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
3653 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003654
3655 return 0;
3656}
3657
Vivien Didelotfad09c72016-06-21 12:28:20 -04003658static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04003659{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003660 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003661
Vivien Didelotfad09c72016-06-21 12:28:20 -04003662 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
3663 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003664 return NULL;
3665
Vivien Didelotfad09c72016-06-21 12:28:20 -04003666 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04003667
Vivien Didelotfad09c72016-06-21 12:28:20 -04003668 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003669 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelot469d7292016-06-20 13:14:06 -04003670
Vivien Didelotfad09c72016-06-21 12:28:20 -04003671 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003672}
3673
Vivien Didelotfad09c72016-06-21 12:28:20 -04003674static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003675 struct mii_bus *bus, int sw_addr)
3676{
Vivien Didelot914b32f2016-06-20 13:14:11 -04003677 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003678 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003679 else if (chip->info->multi_chip)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003680 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04003681 else
3682 return -EINVAL;
3683
Vivien Didelotfad09c72016-06-21 12:28:20 -04003684 chip->bus = bus;
3685 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003686
3687 return 0;
3688}
3689
Andrew Lunn7b314362016-08-22 16:01:01 +02003690static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
3691{
Vivien Didelot04bed142016-08-31 18:06:13 -04003692 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02003693
Andrew Lunn443d5a12016-12-03 04:35:18 +01003694 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02003695}
3696
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003697static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
3698 struct device *host_dev, int sw_addr,
3699 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02003700{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003701 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003702 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003703 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003704
Vivien Didelota439c062016-04-17 13:23:58 -04003705 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02003706 if (!bus)
3707 return NULL;
3708
Vivien Didelotfad09c72016-06-21 12:28:20 -04003709 chip = mv88e6xxx_alloc_chip(dsa_dev);
3710 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003711 return NULL;
3712
Vivien Didelotcaac8542016-06-20 13:14:09 -04003713 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003714 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04003715
Vivien Didelotfad09c72016-06-21 12:28:20 -04003716 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003717 if (err)
3718 goto free;
3719
Vivien Didelotfad09c72016-06-21 12:28:20 -04003720 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003721 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003722 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04003723
Andrew Lunndc30c352016-10-16 19:56:49 +02003724 mutex_lock(&chip->reg_lock);
3725 err = mv88e6xxx_switch_reset(chip);
3726 mutex_unlock(&chip->reg_lock);
3727 if (err)
3728 goto free;
3729
Vivien Didelote57e5e72016-08-15 17:19:00 -04003730 mv88e6xxx_phy_init(chip);
3731
Andrew Lunna3c53be52017-01-24 14:53:50 +01003732 err = mv88e6xxx_mdios_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02003733 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003734 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02003735
Vivien Didelotfad09c72016-06-21 12:28:20 -04003736 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003737
Vivien Didelotfad09c72016-06-21 12:28:20 -04003738 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04003739free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003740 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04003741
3742 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003743}
3744
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003745static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
3746 const struct switchdev_obj_port_mdb *mdb,
3747 struct switchdev_trans *trans)
3748{
3749 /* We don't need any dynamic resource from the kernel (yet),
3750 * so skip the prepare phase.
3751 */
3752
3753 return 0;
3754}
3755
3756static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
3757 const struct switchdev_obj_port_mdb *mdb,
3758 struct switchdev_trans *trans)
3759{
Vivien Didelot04bed142016-08-31 18:06:13 -04003760 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003761
3762 mutex_lock(&chip->reg_lock);
3763 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04003764 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
Vivien Didelot774439e52017-06-08 18:34:08 -04003765 dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
3766 port);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003767 mutex_unlock(&chip->reg_lock);
3768}
3769
3770static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
3771 const struct switchdev_obj_port_mdb *mdb)
3772{
Vivien Didelot04bed142016-08-31 18:06:13 -04003773 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003774 int err;
3775
3776 mutex_lock(&chip->reg_lock);
3777 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04003778 MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003779 mutex_unlock(&chip->reg_lock);
3780
3781 return err;
3782}
3783
Florian Fainellia82f67a2017-01-08 14:52:08 -08003784static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003785 .probe = mv88e6xxx_drv_probe,
Andrew Lunn7b314362016-08-22 16:01:01 +02003786 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003787 .setup = mv88e6xxx_setup,
3788 .set_addr = mv88e6xxx_set_addr,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003789 .adjust_link = mv88e6xxx_adjust_link,
3790 .get_strings = mv88e6xxx_get_strings,
3791 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
3792 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunn04aca992017-05-26 01:03:24 +02003793 .port_enable = mv88e6xxx_port_enable,
3794 .port_disable = mv88e6xxx_port_disable,
Vivien Didelot08f50062017-08-01 16:32:41 -04003795 .get_mac_eee = mv88e6xxx_get_mac_eee,
3796 .set_mac_eee = mv88e6xxx_set_mac_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003797 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003798 .get_eeprom = mv88e6xxx_get_eeprom,
3799 .set_eeprom = mv88e6xxx_set_eeprom,
3800 .get_regs_len = mv88e6xxx_get_regs_len,
3801 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04003802 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003803 .port_bridge_join = mv88e6xxx_port_bridge_join,
3804 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
3805 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04003806 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003807 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
3808 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
3809 .port_vlan_add = mv88e6xxx_port_vlan_add,
3810 .port_vlan_del = mv88e6xxx_port_vlan_del,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003811 .port_fdb_add = mv88e6xxx_port_fdb_add,
3812 .port_fdb_del = mv88e6xxx_port_fdb_del,
3813 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003814 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
3815 .port_mdb_add = mv88e6xxx_port_mdb_add,
3816 .port_mdb_del = mv88e6xxx_port_mdb_del,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04003817 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
3818 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003819};
3820
Florian Fainelliab3d4082017-01-08 14:52:07 -08003821static struct dsa_switch_driver mv88e6xxx_switch_drv = {
3822 .ops = &mv88e6xxx_switch_ops,
3823};
3824
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08003825static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003826{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003827 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003828 struct dsa_switch *ds;
3829
Vivien Didelot73b12042017-03-30 17:37:10 -04003830 ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003831 if (!ds)
3832 return -ENOMEM;
3833
Vivien Didelotfad09c72016-06-21 12:28:20 -04003834 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04003835 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04003836 ds->ageing_time_min = chip->info->age_time_coeff;
3837 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003838
3839 dev_set_drvdata(dev, ds);
3840
Vivien Didelot23c9ee42017-05-26 18:12:51 -04003841 return dsa_register_switch(ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003842}
3843
Vivien Didelotfad09c72016-06-21 12:28:20 -04003844static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003845{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003846 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003847}
3848
Vivien Didelot57d32312016-06-20 13:13:58 -04003849static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003850{
3851 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003852 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003853 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003854 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003855 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02003856 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003857
Vivien Didelotcaac8542016-06-20 13:14:09 -04003858 compat_info = of_device_get_match_data(dev);
3859 if (!compat_info)
3860 return -EINVAL;
3861
Vivien Didelotfad09c72016-06-21 12:28:20 -04003862 chip = mv88e6xxx_alloc_chip(dev);
3863 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003864 return -ENOMEM;
3865
Vivien Didelotfad09c72016-06-21 12:28:20 -04003866 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003867
Vivien Didelotfad09c72016-06-21 12:28:20 -04003868 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003869 if (err)
3870 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003871
Andrew Lunnb4308f02016-11-21 23:26:55 +01003872 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
3873 if (IS_ERR(chip->reset))
3874 return PTR_ERR(chip->reset);
3875
Vivien Didelotfad09c72016-06-21 12:28:20 -04003876 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003877 if (err)
3878 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003879
Vivien Didelote57e5e72016-08-15 17:19:00 -04003880 mv88e6xxx_phy_init(chip);
3881
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003882 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003883 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003884 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003885
Andrew Lunndc30c352016-10-16 19:56:49 +02003886 mutex_lock(&chip->reg_lock);
3887 err = mv88e6xxx_switch_reset(chip);
3888 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02003889 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02003890 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02003891
Andrew Lunndc30c352016-10-16 19:56:49 +02003892 chip->irq = of_irq_get(np, 0);
3893 if (chip->irq == -EPROBE_DEFER) {
3894 err = chip->irq;
3895 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02003896 }
3897
Andrew Lunndc30c352016-10-16 19:56:49 +02003898 if (chip->irq > 0) {
3899 /* Has to be performed before the MDIO bus is created,
3900 * because the PHYs will link there interrupts to these
3901 * interrupt controllers
3902 */
3903 mutex_lock(&chip->reg_lock);
3904 err = mv88e6xxx_g1_irq_setup(chip);
3905 mutex_unlock(&chip->reg_lock);
3906
3907 if (err)
3908 goto out;
3909
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003910 if (chip->info->g2_irqs > 0) {
Andrew Lunndc30c352016-10-16 19:56:49 +02003911 err = mv88e6xxx_g2_irq_setup(chip);
3912 if (err)
3913 goto out_g1_irq;
3914 }
3915 }
3916
Andrew Lunna3c53be52017-01-24 14:53:50 +01003917 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02003918 if (err)
3919 goto out_g2_irq;
3920
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08003921 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02003922 if (err)
3923 goto out_mdio;
3924
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003925 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02003926
3927out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01003928 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02003929out_g2_irq:
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003930 if (chip->info->g2_irqs > 0 && chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02003931 mv88e6xxx_g2_irq_free(chip);
3932out_g1_irq:
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01003933 if (chip->irq > 0) {
3934 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01003935 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01003936 mutex_unlock(&chip->reg_lock);
3937 }
Andrew Lunndc30c352016-10-16 19:56:49 +02003938out:
3939 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003940}
3941
3942static void mv88e6xxx_remove(struct mdio_device *mdiodev)
3943{
3944 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04003945 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003946
Andrew Lunn930188c2016-08-22 16:01:03 +02003947 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003948 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003949 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02003950
Andrew Lunn467126442016-11-20 20:14:15 +01003951 if (chip->irq > 0) {
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003952 if (chip->info->g2_irqs > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01003953 mv88e6xxx_g2_irq_free(chip);
3954 mv88e6xxx_g1_irq_free(chip);
3955 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003956}
3957
3958static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04003959 {
3960 .compatible = "marvell,mv88e6085",
3961 .data = &mv88e6xxx_table[MV88E6085],
3962 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003963 {
3964 .compatible = "marvell,mv88e6190",
3965 .data = &mv88e6xxx_table[MV88E6190],
3966 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003967 { /* sentinel */ },
3968};
3969
3970MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
3971
3972static struct mdio_driver mv88e6xxx_driver = {
3973 .probe = mv88e6xxx_probe,
3974 .remove = mv88e6xxx_remove,
3975 .mdiodrv.driver = {
3976 .name = "mv88e6085",
3977 .of_match_table = mv88e6xxx_of_match,
3978 },
3979};
3980
Ben Hutchings98e67302011-11-25 14:36:19 +00003981static int __init mv88e6xxx_init(void)
3982{
Florian Fainelliab3d4082017-01-08 14:52:07 -08003983 register_switch_driver(&mv88e6xxx_switch_drv);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003984 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00003985}
3986module_init(mv88e6xxx_init);
3987
3988static void __exit mv88e6xxx_cleanup(void)
3989{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003990 mdio_driver_unregister(&mv88e6xxx_driver);
Florian Fainelliab3d4082017-01-08 14:52:07 -08003991 unregister_switch_driver(&mv88e6xxx_switch_drv);
Ben Hutchings98e67302011-11-25 14:36:19 +00003992}
3993module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00003994
3995MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
3996MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
3997MODULE_LICENSE("GPL");