blob: 9fbcfd7b5f8d3c88a17fe67fc87f0b9858ee49ad [file] [log] [blame]
Harry Wentland45622362017-09-12 15:58:20 -04001/*
2 * Copyright 2012-14 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: AMD
23 *
24 */
25
26#ifndef DC_INTERFACE_H_
27#define DC_INTERFACE_H_
28
29#include "dc_types.h"
Harry Wentland45622362017-09-12 15:58:20 -040030#include "grph_object_defs.h"
31#include "logger_types.h"
32#include "gpio_types.h"
33#include "link_service_types.h"
Harry Wentlandd0778eb2017-07-22 20:05:20 -040034#include "grph_object_ctrl_defs.h"
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -040035#include <inc/hw/opp.h>
Harry Wentland45622362017-09-12 15:58:20 -040036
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040037#include "inc/hw_sequencer.h"
Roman Libe7c97f2017-08-14 17:35:08 -040038#include "inc/compressor.h"
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040039#include "dml/display_mode_lib.h"
40
Tony Cheng4b87d3a2017-11-15 23:58:20 -050041#define DC_VER "3.1.21"
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040042
Harry Wentland091a97e2016-12-06 12:25:52 -050043#define MAX_SURFACES 3
Aric Cyrab2541b2016-12-29 15:27:12 -050044#define MAX_STREAMS 6
Harry Wentland45622362017-09-12 15:58:20 -040045#define MAX_SINKS_PER_LINK 4
46
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040047
Harry Wentland45622362017-09-12 15:58:20 -040048/*******************************************************************************
49 * Display Core Interfaces
50 ******************************************************************************/
Harry Wentland45622362017-09-12 15:58:20 -040051struct dc_caps {
Aric Cyrab2541b2016-12-29 15:27:12 -050052 uint32_t max_streams;
Harry Wentland45622362017-09-12 15:58:20 -040053 uint32_t max_links;
54 uint32_t max_audios;
55 uint32_t max_slave_planes;
Harry Wentland3be5262e2017-07-27 09:55:38 -040056 uint32_t max_planes;
Harry Wentland45622362017-09-12 15:58:20 -040057 uint32_t max_downscale_ratio;
58 uint32_t i2c_speed_in_khz;
Tony Chenga37656b2017-02-08 22:13:52 -050059 unsigned int max_cursor_size;
Dmytro Laktyushkin8e7095b2017-10-03 12:54:18 -040060 unsigned int max_video_width;
Andrew Jiang746673c2017-11-08 09:21:28 -050061 int linear_pitch_alignment;
Tony Chenga32a7702017-09-25 18:06:11 -040062 bool dcc_const_color;
Charlene Liu41766642017-09-27 23:23:16 -040063 bool dynamic_audio;
Anthony Koo553aae12017-10-16 10:43:59 -040064 bool is_apu;
Harry Wentland45622362017-09-12 15:58:20 -040065};
66
Harry Wentland45622362017-09-12 15:58:20 -040067struct dc_dcc_surface_param {
Harry Wentland45622362017-09-12 15:58:20 -040068 struct dc_size surface_size;
Anthony Kooebf055f2017-06-14 10:19:57 -040069 enum surface_pixel_format format;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -040070 enum swizzle_mode_values swizzle_mode;
Harry Wentland45622362017-09-12 15:58:20 -040071 enum dc_scan_direction scan;
72};
73
74struct dc_dcc_setting {
75 unsigned int max_compressed_blk_size;
76 unsigned int max_uncompressed_blk_size;
77 bool independent_64b_blks;
78};
79
80struct dc_surface_dcc_cap {
Harry Wentland45622362017-09-12 15:58:20 -040081 union {
82 struct {
83 struct dc_dcc_setting rgb;
84 } grph;
85
86 struct {
87 struct dc_dcc_setting luma;
88 struct dc_dcc_setting chroma;
89 } video;
90 };
Anthony Kooebf055f2017-06-14 10:19:57 -040091
92 bool capable;
93 bool const_color_support;
Harry Wentland45622362017-09-12 15:58:20 -040094};
95
Sylvia Tsai94267b32017-04-21 15:29:55 -040096struct dc_static_screen_events {
97 bool cursor_update;
98 bool surface_update;
99 bool overlay_update;
100};
101
Andrew Jiang19ec3202017-11-06 17:00:07 -0500102
103/* Surface update type is used by dc_update_surfaces_and_stream
104 * The update type is determined at the very beginning of the function based
105 * on parameters passed in and decides how much programming (or updating) is
106 * going to be done during the call.
107 *
108 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
109 * logical calculations or hardware register programming. This update MUST be
110 * ISR safe on windows. Currently fast update will only be used to flip surface
111 * address.
112 *
113 * UPDATE_TYPE_MED is used for slower updates which require significant hw
114 * re-programming however do not affect bandwidth consumption or clock
115 * requirements. At present, this is the level at which front end updates
116 * that do not require us to run bw_calcs happen. These are in/out transfer func
117 * updates, viewport offset changes, recout size changes and pixel depth changes.
118 * This update can be done at ISR, but we want to minimize how often this happens.
119 *
120 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
121 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
122 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
123 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
124 * a full update. This cannot be done at ISR level and should be a rare event.
125 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
126 * underscan we don't expect to see this call at all.
127 */
128
129enum surface_update_type {
130 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
131 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/
132 UPDATE_TYPE_FULL, /* may need to shuffle resources */
133};
134
Harry Wentland45622362017-09-12 15:58:20 -0400135/* Forward declaration*/
136struct dc;
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400137struct dc_plane_state;
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400138struct dc_state;
Harry Wentland45622362017-09-12 15:58:20 -0400139
Harry Wentland7c0c9672017-11-08 14:34:14 -0500140
Harry Wentland45622362017-09-12 15:58:20 -0400141struct dc_cap_funcs {
Alex Deucherff5ef992017-06-15 16:27:42 -0400142 bool (*get_dcc_compression_cap)(const struct dc *dc,
143 const struct dc_dcc_surface_param *input,
144 struct dc_surface_dcc_cap *output);
Harry Wentland45622362017-09-12 15:58:20 -0400145};
146
Harry Wentland45622362017-09-12 15:58:20 -0400147struct link_training_settings;
148
Harry Wentland45622362017-09-12 15:58:20 -0400149
150/* Structure to hold configuration flags set by dm at dc creation. */
151struct dc_config {
152 bool gpu_vm_support;
153 bool disable_disp_pll_sharing;
154};
155
Tony Chenga32a7702017-09-25 18:06:11 -0400156enum dcc_option {
157 DCC_ENABLE = 0,
158 DCC_DISABLE = 1,
159 DCC_HALF_REQ_DISALBE = 2,
160};
161
Tony Chengdb64fbe2017-09-25 10:52:07 -0400162enum pipe_split_policy {
163 MPC_SPLIT_DYNAMIC = 0,
164 MPC_SPLIT_AVOID = 1,
165 MPC_SPLIT_AVOID_MULT_DISP = 2,
166};
167
Eric Yang441ad742017-09-27 11:44:43 -0400168enum wm_report_mode {
169 WM_REPORT_DEFAULT = 0,
170 WM_REPORT_OVERRIDE = 1,
171};
172
Harry Wentland45622362017-09-12 15:58:20 -0400173struct dc_debug {
174 bool surface_visual_confirm;
Tony Cheng2b13d7d2017-07-14 14:07:16 -0400175 bool sanity_checks;
Harry Wentland45622362017-09-12 15:58:20 -0400176 bool max_disp_clk;
Harry Wentland45622362017-09-12 15:58:20 -0400177 bool surface_trace;
Yongqiang Sun94749802016-12-08 09:47:11 -0500178 bool timing_trace;
Dmytro Laktyushkinc9742682017-06-07 13:53:30 -0400179 bool clock_trace;
Harry Wentland45622362017-09-12 15:58:20 -0400180 bool validation_trace;
Tony Cheng966869d2017-09-26 01:56:00 -0400181
182 /* stutter efficiency related */
Harry Wentland45622362017-09-12 15:58:20 -0400183 bool disable_stutter;
Tony Cheng966869d2017-09-26 01:56:00 -0400184 bool use_max_lb;
Tony Chenga32a7702017-09-25 18:06:11 -0400185 enum dcc_option disable_dcc;
Tony Cheng966869d2017-09-26 01:56:00 -0400186 enum pipe_split_policy pipe_split_policy;
187 bool force_single_disp_pipe_split;
Tony Cheng65123872017-09-27 09:20:51 -0400188 bool voltage_align_fclk;
Tony Cheng966869d2017-09-26 01:56:00 -0400189
Harry Wentland45622362017-09-12 15:58:20 -0400190 bool disable_dfs_bypass;
Alex Deucherff5ef992017-06-15 16:27:42 -0400191 bool disable_dpp_power_gate;
192 bool disable_hubp_power_gate;
193 bool disable_pplib_wm_range;
Eric Yang441ad742017-09-27 11:44:43 -0400194 enum wm_report_mode pplib_wm_report_mode;
Hersen Wu4f4ee682017-09-20 16:30:44 -0400195 unsigned int min_disp_clk_khz;
Dmytro Laktyushkin139cb652017-06-21 09:35:35 -0400196 int sr_exit_time_dpm0_ns;
197 int sr_enter_plus_exit_time_dpm0_ns;
Alex Deucherff5ef992017-06-15 16:27:42 -0400198 int sr_exit_time_ns;
199 int sr_enter_plus_exit_time_ns;
200 int urgent_latency_ns;
201 int percent_of_ideal_drambw;
202 int dram_clock_change_latency_ns;
Dmytro Laktyushkine73b59b2017-05-19 13:01:35 -0400203 int always_scale;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400204 bool disable_pplib_clock_request;
Harry Wentland45622362017-09-12 15:58:20 -0400205 bool disable_clock_gate;
Yongqiang Sunaa66df52016-12-15 10:50:48 -0500206 bool disable_dmcu;
Charlene Liu29eba8e2017-05-23 17:15:54 -0400207 bool disable_psr;
Anthony Koo70814f62017-01-27 17:50:03 -0500208 bool force_abm_enable;
Charlene Liu6d732e72017-09-20 16:15:18 -0400209 bool disable_hbup_pg;
210 bool disable_dpp_pg;
Charlene Liu73fb63e2017-10-02 18:01:36 -0400211 bool disable_stereo_support;
Charlene Liuf6cb5882017-10-02 16:25:58 -0400212 bool vsr_support;
Dmytro Laktyushkin215a6f02017-10-06 15:40:07 -0400213 bool performance_trace;
Harry Wentland45622362017-09-12 15:58:20 -0400214};
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400215struct dc_state;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400216struct resource_pool;
217struct dce_hwseq;
Harry Wentland45622362017-09-12 15:58:20 -0400218struct dc {
219 struct dc_caps caps;
220 struct dc_cap_funcs cap_funcs;
Harry Wentland45622362017-09-12 15:58:20 -0400221 struct dc_config config;
222 struct dc_debug debug;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400223
224 struct dc_context *ctx;
225
226 uint8_t link_count;
227 struct dc_link *links[MAX_PIPES * 2];
228
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400229 struct dc_state *current_state;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400230 struct resource_pool *res_pool;
231
232 /* Display Engine Clock levels */
233 struct dm_pp_clock_levels sclk_lvls;
234
235 /* Inputs into BW and WM calculations. */
236 struct bw_calcs_dceip *bw_dceip;
237 struct bw_calcs_vbios *bw_vbios;
238#ifdef CONFIG_DRM_AMD_DC_DCN1_0
239 struct dcn_soc_bounding_box *dcn_soc;
240 struct dcn_ip_params *dcn_ip;
241 struct display_mode_lib dml;
242#endif
243
244 /* HW functions */
245 struct hw_sequencer_funcs hwss;
246 struct dce_hwseq *hwseq;
247
248 /* temp store of dm_pp_display_configuration
249 * to compare to see if display config changed
250 */
251 struct dm_pp_display_configuration prev_display_config;
252
Harry Wentland40104722017-11-22 15:59:39 -0500253 bool optimized_required;
254
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400255 /* FBC compressor */
Shirish S3eab7912017-09-26 15:35:42 +0530256#if defined(CONFIG_DRM_AMD_DC_FBC)
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400257 struct compressor *fbc_compressor;
258#endif
Harry Wentland45622362017-09-12 15:58:20 -0400259};
260
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400261enum frame_buffer_mode {
262 FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
263 FRAME_BUFFER_MODE_ZFB_ONLY,
264 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
265} ;
266
267struct dchub_init_data {
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400268 int64_t zfb_phys_addr_base;
269 int64_t zfb_mc_base_addr;
270 uint64_t zfb_size_in_byte;
271 enum frame_buffer_mode fb_mode;
Anthony Kooebf055f2017-06-14 10:19:57 -0400272 bool dchub_initialzied;
273 bool dchub_info_valid;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400274};
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400275
Harry Wentland45622362017-09-12 15:58:20 -0400276struct dc_init_data {
277 struct hw_asic_id asic_id;
278 void *driver; /* ctx */
279 struct cgs_device *cgs_device;
280
281 int num_virtual_links;
282 /*
283 * If 'vbios_override' not NULL, it will be called instead
284 * of the real VBIOS. Intended use is Diagnostics on FPGA.
285 */
286 struct dc_bios *vbios_override;
287 enum dce_environment dce_environment;
288
289 struct dc_config flags;
Harry Wentland01a526f2017-09-12 19:33:40 -0400290 uint32_t log_mask;
Shirish S3eab7912017-09-26 15:35:42 +0530291#if defined(CONFIG_DRM_AMD_DC_FBC)
Roman Li690b5e32017-07-27 20:00:06 -0400292 uint64_t fbc_gpu_addr;
293#endif
Harry Wentland45622362017-09-12 15:58:20 -0400294};
295
296struct dc *dc_create(const struct dc_init_data *init_params);
297
298void dc_destroy(struct dc **dc);
299
Harry Wentland45622362017-09-12 15:58:20 -0400300/*******************************************************************************
301 * Surface Interfaces
302 ******************************************************************************/
303
304enum {
Anthony Koofb735a92016-12-13 13:59:41 -0500305 TRANSFER_FUNC_POINTS = 1025
Harry Wentland45622362017-09-12 15:58:20 -0400306};
307
SivapiriyanKumarasamy2938bbb2017-10-04 14:24:53 -0400308// Moved here from color module for linux
309enum color_transfer_func {
310 transfer_func_unknown,
311 transfer_func_srgb,
312 transfer_func_bt709,
313 transfer_func_pq2084,
314 transfer_func_pq2084_interim,
315 transfer_func_linear_0_1,
316 transfer_func_linear_0_125,
317 transfer_func_dolbyvision,
318 transfer_func_gamma_22,
319 transfer_func_gamma_26
320};
321
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500322struct dc_hdr_static_metadata {
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500323 /* display chromaticities and white point in units of 0.00001 */
324 unsigned int chromaticity_green_x;
325 unsigned int chromaticity_green_y;
326 unsigned int chromaticity_blue_x;
327 unsigned int chromaticity_blue_y;
328 unsigned int chromaticity_red_x;
329 unsigned int chromaticity_red_y;
330 unsigned int chromaticity_white_point_x;
331 unsigned int chromaticity_white_point_y;
332
333 uint32_t min_luminance;
334 uint32_t max_luminance;
335 uint32_t maximum_content_light_level;
336 uint32_t maximum_frame_average_light_level;
Anthony Kooebf055f2017-06-14 10:19:57 -0400337
338 bool hdr_supported;
339 bool is_hdr;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500340};
341
Anthony Koofb735a92016-12-13 13:59:41 -0500342enum dc_transfer_func_type {
343 TF_TYPE_PREDEFINED,
344 TF_TYPE_DISTRIBUTED_POINTS,
Dmytro Laktyushkin7950f0f2017-06-13 17:08:22 -0400345 TF_TYPE_BYPASS
Anthony Koofb735a92016-12-13 13:59:41 -0500346};
347
348struct dc_transfer_func_distributed_points {
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500349 struct fixed31_32 red[TRANSFER_FUNC_POINTS];
350 struct fixed31_32 green[TRANSFER_FUNC_POINTS];
351 struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
352
Anthony Koofb735a92016-12-13 13:59:41 -0500353 uint16_t end_exponent;
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500354 uint16_t x_point_at_y1_red;
355 uint16_t x_point_at_y1_green;
356 uint16_t x_point_at_y1_blue;
Anthony Koofb735a92016-12-13 13:59:41 -0500357};
358
359enum dc_transfer_func_predefined {
360 TRANSFER_FUNCTION_SRGB,
361 TRANSFER_FUNCTION_BT709,
Anthony Koo90e508b2016-12-15 12:09:46 -0500362 TRANSFER_FUNCTION_PQ,
Anthony Koofb735a92016-12-13 13:59:41 -0500363 TRANSFER_FUNCTION_LINEAR,
364};
365
366struct dc_transfer_func {
Dave Airlie93052132017-10-03 12:38:57 +1000367 struct kref refcount;
Anthony Kooebf055f2017-06-14 10:19:57 -0400368 struct dc_transfer_func_distributed_points tf_pts;
Anthony Koofb735a92016-12-13 13:59:41 -0500369 enum dc_transfer_func_type type;
370 enum dc_transfer_func_predefined tf;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400371 struct dc_context *ctx;
Anthony Koofb735a92016-12-13 13:59:41 -0500372};
373
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400374/*
375 * This structure is filled in by dc_surface_get_status and contains
376 * the last requested address and the currently active address so the called
377 * can determine if there are any outstanding flips
378 */
Harry Wentland3be5262e2017-07-27 09:55:38 -0400379struct dc_plane_status {
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400380 struct dc_plane_address requested_address;
381 struct dc_plane_address current_address;
382 bool is_flip_pending;
383 bool is_right_eye;
384};
385
Andrew Jiang19ec3202017-11-06 17:00:07 -0500386union surface_update_flags {
387
388 struct {
389 /* Medium updates */
390 uint32_t color_space_change:1;
391 uint32_t input_tf_change:1;
392 uint32_t horizontal_mirror_change:1;
393 uint32_t per_pixel_alpha_change:1;
394 uint32_t rotation_change:1;
395 uint32_t swizzle_change:1;
396 uint32_t scaling_change:1;
397 uint32_t position_change:1;
398 uint32_t in_transfer_func:1;
399 uint32_t input_csc_change:1;
400
401 /* Full updates */
402 uint32_t new_plane:1;
403 uint32_t bpp_change:1;
404 uint32_t bandwidth_change:1;
405 uint32_t clock_change:1;
406 uint32_t stereo_format_change:1;
Andrew Jiang27b89312017-11-08 12:15:17 -0500407 uint32_t full_update:1;
Andrew Jiang19ec3202017-11-06 17:00:07 -0500408 } bits;
409
410 uint32_t raw;
411};
412
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400413struct dc_plane_state {
Harry Wentland45622362017-09-12 15:58:20 -0400414 struct dc_plane_address address;
Harry Wentland45622362017-09-12 15:58:20 -0400415 struct scaling_taps scaling_quality;
416 struct rect src_rect;
417 struct rect dst_rect;
418 struct rect clip_rect;
419
420 union plane_size plane_size;
421 union dc_tiling_info tiling_info;
Anthony Kooebf055f2017-06-14 10:19:57 -0400422
Harry Wentland45622362017-09-12 15:58:20 -0400423 struct dc_plane_dcc_param dcc;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500424
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400425 struct dc_gamma *gamma_correction;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400426 struct dc_transfer_func *in_transfer_func;
SivapiriyanKumarasamyde4a2962017-10-19 13:41:30 -0400427 struct dc_bias_and_scale *bias_and_scale;
428 struct csc_transform input_csc_color_matrix;
429 struct fixed31_32 coeff_reduction_factor;
Anthony Kooebf055f2017-06-14 10:19:57 -0400430
Anthony Koo56ef6ed2017-10-23 17:02:02 -0400431 // TODO: No longer used, remove
432 struct dc_hdr_static_metadata hdr_static_ctx;
SivapiriyanKumarasamy2938bbb2017-10-04 14:24:53 -0400433
Anthony Kooebf055f2017-06-14 10:19:57 -0400434 enum dc_color_space color_space;
Anthony Koo56ef6ed2017-10-23 17:02:02 -0400435 enum color_transfer_func input_tf;
436
Anthony Kooebf055f2017-06-14 10:19:57 -0400437 enum surface_pixel_format format;
438 enum dc_rotation_angle rotation;
439 enum plane_stereo_format stereo_format;
440
441 bool per_pixel_alpha;
442 bool visible;
443 bool flip_immediate;
444 bool horizontal_mirror;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400445
Andrew Jiang19ec3202017-11-06 17:00:07 -0500446 union surface_update_flags update_flags;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400447 /* private to DC core */
Harry Wentland3be5262e2017-07-27 09:55:38 -0400448 struct dc_plane_status status;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400449 struct dc_context *ctx;
450
451 /* private to dc_surface.c */
452 enum dc_irq_source irq_source;
Dave Airlie4d090f02017-10-03 12:38:59 +1000453 struct kref refcount;
Harry Wentland45622362017-09-12 15:58:20 -0400454};
455
456struct dc_plane_info {
457 union plane_size plane_size;
458 union dc_tiling_info tiling_info;
Leon Elazar9cd09bf2016-12-19 12:00:05 -0500459 struct dc_plane_dcc_param dcc;
Harry Wentland45622362017-09-12 15:58:20 -0400460 enum surface_pixel_format format;
461 enum dc_rotation_angle rotation;
Harry Wentland45622362017-09-12 15:58:20 -0400462 enum plane_stereo_format stereo_format;
Anthony Koo56ef6ed2017-10-23 17:02:02 -0400463 enum dc_color_space color_space;
464 enum color_transfer_func input_tf;
Anthony Kooebf055f2017-06-14 10:19:57 -0400465 bool horizontal_mirror;
Harry Wentland45622362017-09-12 15:58:20 -0400466 bool visible;
Anthony Kooebf055f2017-06-14 10:19:57 -0400467 bool per_pixel_alpha;
SivapiriyanKumarasamyde4a2962017-10-19 13:41:30 -0400468 bool input_csc_enabled;
Harry Wentland45622362017-09-12 15:58:20 -0400469};
470
471struct dc_scaling_info {
Anthony Kooebf055f2017-06-14 10:19:57 -0400472 struct rect src_rect;
473 struct rect dst_rect;
474 struct rect clip_rect;
475 struct scaling_taps scaling_quality;
Harry Wentland45622362017-09-12 15:58:20 -0400476};
477
478struct dc_surface_update {
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400479 struct dc_plane_state *surface;
Harry Wentland45622362017-09-12 15:58:20 -0400480
481 /* isr safe update parameters. null means no updates */
482 struct dc_flip_addrs *flip_addr;
483 struct dc_plane_info *plane_info;
484 struct dc_scaling_info *scaling_info;
Anthony Koo56ef6ed2017-10-23 17:02:02 -0400485
Harry Wentland45622362017-09-12 15:58:20 -0400486 /* following updates require alloc/sleep/spin that is not isr safe,
487 * null means no updates
488 */
Anthony Koofb735a92016-12-13 13:59:41 -0500489 /* gamma TO BE REMOVED */
Harry Wentland45622362017-09-12 15:58:20 -0400490 struct dc_gamma *gamma;
SivapiriyanKumarasamya03f39a2017-11-02 15:28:32 -0400491 enum color_transfer_func color_input_tf;
492 enum color_transfer_func color_output_tf;
Anthony Koofb735a92016-12-13 13:59:41 -0500493 struct dc_transfer_func *in_transfer_func;
SivapiriyanKumarasamyde4a2962017-10-19 13:41:30 -0400494
495 struct csc_transform *input_csc_color_matrix;
496 struct fixed31_32 *coeff_reduction_factor;
Harry Wentland45622362017-09-12 15:58:20 -0400497};
Harry Wentland45622362017-09-12 15:58:20 -0400498
499/*
500 * Create a new surface with default parameters;
501 */
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400502struct dc_plane_state *dc_create_plane_state(struct dc *dc);
Harry Wentland3be5262e2017-07-27 09:55:38 -0400503const struct dc_plane_status *dc_plane_get_status(
504 const struct dc_plane_state *plane_state);
Harry Wentland45622362017-09-12 15:58:20 -0400505
Harry Wentland3be5262e2017-07-27 09:55:38 -0400506void dc_plane_state_retain(struct dc_plane_state *plane_state);
507void dc_plane_state_release(struct dc_plane_state *plane_state);
Harry Wentland45622362017-09-12 15:58:20 -0400508
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400509void dc_gamma_retain(struct dc_gamma *dc_gamma);
510void dc_gamma_release(struct dc_gamma **dc_gamma);
Harry Wentland45622362017-09-12 15:58:20 -0400511struct dc_gamma *dc_create_gamma(void);
512
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400513void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
514void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
Anthony Koo90e508b2016-12-15 12:09:46 -0500515struct dc_transfer_func *dc_create_transfer_func(void);
Anthony Koofb735a92016-12-13 13:59:41 -0500516
Harry Wentland45622362017-09-12 15:58:20 -0400517/*
518 * This structure holds a surface address. There could be multiple addresses
519 * in cases such as Stereo 3D, Planar YUV, etc. Other per-flip attributes such
520 * as frame durations and DCC format can also be set.
521 */
522struct dc_flip_addrs {
523 struct dc_plane_address address;
524 bool flip_immediate;
Harry Wentland45622362017-09-12 15:58:20 -0400525 /* TODO: add flip duration for FreeSync */
526};
527
Aric Cyrab2541b2016-12-29 15:27:12 -0500528bool dc_post_update_surfaces_to_stream(
Harry Wentland45622362017-09-12 15:58:20 -0400529 struct dc *dc);
530
Harry Wentland7c0c9672017-11-08 14:34:14 -0500531#include "dc_stream.h"
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400532
Aric Cyrab2541b2016-12-29 15:27:12 -0500533/*
534 * Structure to store surface/stream associations for validation
535 */
536struct dc_validation_set {
Harry Wentland0971c402017-07-27 09:33:33 -0400537 struct dc_stream_state *stream;
Harry Wentland3be5262e2017-07-27 09:55:38 -0400538 struct dc_plane_state *plane_states[MAX_SURFACES];
539 uint8_t plane_count;
Aric Cyrab2541b2016-12-29 15:27:12 -0500540};
541
Yongqiang Sun62c933f2017-10-10 14:01:33 -0400542enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400543
Yongqiang Sune750d562017-09-20 17:06:18 -0400544enum dc_status dc_validate_global_state(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400545 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400546 struct dc_state *new_ctx);
Harry Wentland07d72b32017-03-29 11:22:05 -0400547
Andrey Grodzovskyab8db3e2017-08-28 14:25:01 -0400548
549void dc_resource_state_construct(
550 const struct dc *dc,
551 struct dc_state *dst_ctx);
552
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400553void dc_resource_state_copy_construct(
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400554 const struct dc_state *src_ctx,
555 struct dc_state *dst_ctx);
Harry Wentland8122a252017-03-29 11:15:14 -0400556
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400557void dc_resource_state_copy_construct_current(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400558 const struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400559 struct dc_state *dst_ctx);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400560
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400561void dc_resource_state_destruct(struct dc_state *context);
Harry Wentland8122a252017-03-29 11:15:14 -0400562
Aric Cyrab2541b2016-12-29 15:27:12 -0500563/*
Harry Wentland7cf2c842017-03-06 09:43:30 -0500564 * TODO update to make it about validation sets
565 * Set up streams and links associated to drive sinks
566 * The streams parameter is an absolute set of all active streams.
567 *
568 * After this call:
569 * Phy, Encoder, Timing Generator are programmed and enabled.
570 * New streams are enabled with blank stream; no memory read.
571 */
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400572bool dc_commit_state(struct dc *dc, struct dc_state *context);
Harry Wentland7cf2c842017-03-06 09:43:30 -0500573
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400574
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400575struct dc_state *dc_create_state(void);
576void dc_retain_state(struct dc_state *context);
577void dc_release_state(struct dc_state *context);
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400578
Harry Wentland45622362017-09-12 15:58:20 -0400579/*******************************************************************************
580 * Link Interfaces
581 ******************************************************************************/
582
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400583struct dpcd_caps {
584 union dpcd_rev dpcd_rev;
585 union max_lane_count max_ln_count;
586 union max_down_spread max_down_spread;
587
588 /* dongle type (DP converter, CV smart dongle) */
589 enum display_dongle_type dongle_type;
590 /* Dongle's downstream count. */
591 union sink_count sink_count;
592 /* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
593 indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
594 struct dc_dongle_caps dongle_caps;
595
596 uint32_t sink_dev_id;
597 uint32_t branch_dev_id;
598 int8_t branch_dev_name[6];
599 int8_t branch_hw_revision;
600
601 bool allow_invalid_MSA_timing_param;
602 bool panel_mode_edp;
Wenjing Liu9799624a2017-08-15 19:10:14 -0400603 bool dpcd_display_control_capable;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400604};
605
Harry Wentland2e5fa5b2017-11-08 14:59:48 -0500606#include "dc_link.h"
Harry Wentland45622362017-09-12 15:58:20 -0400607
608/*******************************************************************************
609 * Sink Interfaces - A sink corresponds to a display output device
610 ******************************************************************************/
611
xhdu8c895312017-03-21 11:05:32 -0400612struct dc_container_id {
613 // 128bit GUID in binary form
614 unsigned char guid[16];
615 // 8 byte port ID -> ELD.PortID
616 unsigned int portId[2];
617 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
618 unsigned short manufacturerName;
619 // 2 byte product code -> ELD.ProductCode
620 unsigned short productCode;
621};
622
Vitaly Prosyakb6d61032017-06-12 11:03:26 -0500623
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500624
Harry Wentland45622362017-09-12 15:58:20 -0400625/*
626 * The sink structure contains EDID and other display device properties
627 */
628struct dc_sink {
629 enum signal_type sink_signal;
630 struct dc_edid dc_edid; /* raw edid */
631 struct dc_edid_caps edid_caps; /* parse display caps */
xhdu8c895312017-03-21 11:05:32 -0400632 struct dc_container_id *dc_container_id;
Zeyu Fan4a9a5d62017-03-07 11:48:50 -0500633 uint32_t dongle_max_pix_clk;
Andrey Grodzovsky5c4e980642017-02-14 15:47:24 -0500634 void *priv;
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500635 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
Anthony Kooebf055f2017-06-14 10:19:57 -0400636 bool converter_disable_audio;
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400637
638 /* private to DC core */
639 struct dc_link *link;
640 struct dc_context *ctx;
641
642 /* private to dc_sink.c */
Dave Airliecb56ace2017-10-03 12:39:01 +1000643 struct kref refcount;
Eric Yang7d8d90d2017-10-23 12:06:54 -0400644
Harry Wentland45622362017-09-12 15:58:20 -0400645};
646
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400647void dc_sink_retain(struct dc_sink *sink);
648void dc_sink_release(struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -0400649
Harry Wentland45622362017-09-12 15:58:20 -0400650struct dc_sink_init_data {
651 enum signal_type sink_signal;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400652 struct dc_link *link;
Harry Wentland45622362017-09-12 15:58:20 -0400653 uint32_t dongle_max_pix_clk;
654 bool converter_disable_audio;
655};
656
657struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
658
Harry Wentland45622362017-09-12 15:58:20 -0400659/* Newer interfaces */
660struct dc_cursor {
661 struct dc_plane_address address;
662 struct dc_cursor_attributes attributes;
663};
664
Harry Wentland45622362017-09-12 15:58:20 -0400665/*******************************************************************************
666 * Interrupt interfaces
667 ******************************************************************************/
668enum dc_irq_source dc_interrupt_to_irq_source(
669 struct dc *dc,
670 uint32_t src_id,
671 uint32_t ext_id);
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400672void dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
Harry Wentland45622362017-09-12 15:58:20 -0400673void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
674enum dc_irq_source dc_get_hpd_irq_source_at_index(
675 struct dc *dc, uint32_t link_index);
676
677/*******************************************************************************
678 * Power Interfaces
679 ******************************************************************************/
680
681void dc_set_power_state(
682 struct dc *dc,
Andrey Grodzovskya3621482017-04-20 15:59:25 -0400683 enum dc_acpi_cm_power_state power_state);
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400684void dc_resume(struct dc *dc);
Harry Wentland45622362017-09-12 15:58:20 -0400685
Harry Wentland45622362017-09-12 15:58:20 -0400686#endif /* DC_INTERFACE_H_ */