blob: 170cdcb5a0279a037f7914115cf388de2cf6498e [file] [log] [blame]
Harry Wentland45622362017-09-12 15:58:20 -04001/*
2 * Copyright 2012-14 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: AMD
23 *
24 */
25
26#ifndef DC_INTERFACE_H_
27#define DC_INTERFACE_H_
28
29#include "dc_types.h"
Harry Wentland45622362017-09-12 15:58:20 -040030#include "grph_object_defs.h"
31#include "logger_types.h"
32#include "gpio_types.h"
33#include "link_service_types.h"
Harry Wentlandd0778eb2017-07-22 20:05:20 -040034#include "grph_object_ctrl_defs.h"
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -040035#include <inc/hw/opp.h>
Harry Wentland45622362017-09-12 15:58:20 -040036
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040037#include "inc/hw_sequencer.h"
Roman Libe7c97f2017-08-14 17:35:08 -040038#include "inc/compressor.h"
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040039#include "dml/display_mode_lib.h"
40
Tony Cheng733a3d22017-11-03 16:33:14 -040041#define DC_VER "3.1.16"
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040042
Harry Wentland091a97e2016-12-06 12:25:52 -050043#define MAX_SURFACES 3
Aric Cyrab2541b2016-12-29 15:27:12 -050044#define MAX_STREAMS 6
Harry Wentland45622362017-09-12 15:58:20 -040045#define MAX_SINKS_PER_LINK 4
46
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040047
Harry Wentland45622362017-09-12 15:58:20 -040048/*******************************************************************************
49 * Display Core Interfaces
50 ******************************************************************************/
Harry Wentland45622362017-09-12 15:58:20 -040051struct dc_caps {
Aric Cyrab2541b2016-12-29 15:27:12 -050052 uint32_t max_streams;
Harry Wentland45622362017-09-12 15:58:20 -040053 uint32_t max_links;
54 uint32_t max_audios;
55 uint32_t max_slave_planes;
Harry Wentland3be5262e2017-07-27 09:55:38 -040056 uint32_t max_planes;
Harry Wentland45622362017-09-12 15:58:20 -040057 uint32_t max_downscale_ratio;
58 uint32_t i2c_speed_in_khz;
Tony Chenga37656b2017-02-08 22:13:52 -050059 unsigned int max_cursor_size;
Dmytro Laktyushkin8e7095b2017-10-03 12:54:18 -040060 unsigned int max_video_width;
Andrew Jiang746673c2017-11-08 09:21:28 -050061 int linear_pitch_alignment;
Tony Chenga32a7702017-09-25 18:06:11 -040062 bool dcc_const_color;
Charlene Liu41766642017-09-27 23:23:16 -040063 bool dynamic_audio;
Anthony Koo553aae12017-10-16 10:43:59 -040064 bool is_apu;
Harry Wentland45622362017-09-12 15:58:20 -040065};
66
Harry Wentland45622362017-09-12 15:58:20 -040067struct dc_dcc_surface_param {
Harry Wentland45622362017-09-12 15:58:20 -040068 struct dc_size surface_size;
Anthony Kooebf055f2017-06-14 10:19:57 -040069 enum surface_pixel_format format;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -040070 enum swizzle_mode_values swizzle_mode;
Harry Wentland45622362017-09-12 15:58:20 -040071 enum dc_scan_direction scan;
72};
73
74struct dc_dcc_setting {
75 unsigned int max_compressed_blk_size;
76 unsigned int max_uncompressed_blk_size;
77 bool independent_64b_blks;
78};
79
80struct dc_surface_dcc_cap {
Harry Wentland45622362017-09-12 15:58:20 -040081 union {
82 struct {
83 struct dc_dcc_setting rgb;
84 } grph;
85
86 struct {
87 struct dc_dcc_setting luma;
88 struct dc_dcc_setting chroma;
89 } video;
90 };
Anthony Kooebf055f2017-06-14 10:19:57 -040091
92 bool capable;
93 bool const_color_support;
Harry Wentland45622362017-09-12 15:58:20 -040094};
95
Sylvia Tsai94267b32017-04-21 15:29:55 -040096struct dc_static_screen_events {
97 bool cursor_update;
98 bool surface_update;
99 bool overlay_update;
100};
101
Andrew Jiang19ec3202017-11-06 17:00:07 -0500102
103/* Surface update type is used by dc_update_surfaces_and_stream
104 * The update type is determined at the very beginning of the function based
105 * on parameters passed in and decides how much programming (or updating) is
106 * going to be done during the call.
107 *
108 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
109 * logical calculations or hardware register programming. This update MUST be
110 * ISR safe on windows. Currently fast update will only be used to flip surface
111 * address.
112 *
113 * UPDATE_TYPE_MED is used for slower updates which require significant hw
114 * re-programming however do not affect bandwidth consumption or clock
115 * requirements. At present, this is the level at which front end updates
116 * that do not require us to run bw_calcs happen. These are in/out transfer func
117 * updates, viewport offset changes, recout size changes and pixel depth changes.
118 * This update can be done at ISR, but we want to minimize how often this happens.
119 *
120 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
121 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
122 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
123 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
124 * a full update. This cannot be done at ISR level and should be a rare event.
125 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
126 * underscan we don't expect to see this call at all.
127 */
128
129enum surface_update_type {
130 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
131 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/
132 UPDATE_TYPE_FULL, /* may need to shuffle resources */
133};
134
Harry Wentland45622362017-09-12 15:58:20 -0400135/* Forward declaration*/
136struct dc;
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400137struct dc_plane_state;
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400138struct dc_state;
Harry Wentland45622362017-09-12 15:58:20 -0400139
Harry Wentland7c0c9672017-11-08 14:34:14 -0500140
Harry Wentland45622362017-09-12 15:58:20 -0400141struct dc_cap_funcs {
Alex Deucherff5ef992017-06-15 16:27:42 -0400142 bool (*get_dcc_compression_cap)(const struct dc *dc,
143 const struct dc_dcc_surface_param *input,
144 struct dc_surface_dcc_cap *output);
Harry Wentland45622362017-09-12 15:58:20 -0400145};
146
Harry Wentland0971c402017-07-27 09:33:33 -0400147struct dc_stream_state_funcs {
Harry Wentland45622362017-09-12 15:58:20 -0400148 bool (*adjust_vmin_vmax)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400149 struct dc_stream_state **stream,
Harry Wentland45622362017-09-12 15:58:20 -0400150 int num_streams,
151 int vmin,
152 int vmax);
Eric Cook72ada5f2017-04-18 15:24:50 -0400153 bool (*get_crtc_position)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400154 struct dc_stream_state **stream,
Eric Cook72ada5f2017-04-18 15:24:50 -0400155 int num_streams,
156 unsigned int *v_pos,
157 unsigned int *nom_v_pos);
158
Harry Wentland45622362017-09-12 15:58:20 -0400159 bool (*set_gamut_remap)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400160 const struct dc_stream_state *stream);
Sylvia Tsai94267b32017-04-21 15:29:55 -0400161
Yue Hin Lauabe07e82017-06-28 17:21:42 -0400162 bool (*program_csc_matrix)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400163 struct dc_stream_state *stream);
Yue Hin Lauabe07e82017-06-28 17:21:42 -0400164
Sylvia Tsai94267b32017-04-21 15:29:55 -0400165 void (*set_static_screen_events)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400166 struct dc_stream_state **stream,
Sylvia Tsai94267b32017-04-21 15:29:55 -0400167 int num_streams,
168 const struct dc_static_screen_events *events);
Ding Wang529cad02017-04-25 10:03:27 -0400169
Harry Wentland0971c402017-07-27 09:33:33 -0400170 void (*set_dither_option)(struct dc_stream_state *stream,
Ding Wang529cad02017-04-25 10:03:27 -0400171 enum dc_dither_option option);
Hersen Wud050f8e2017-09-29 16:36:34 -0400172
173 void (*set_dpms)(struct dc *dc,
174 struct dc_stream_state *stream,
175 bool dpms_off);
Harry Wentland45622362017-09-12 15:58:20 -0400176};
177
178struct link_training_settings;
179
180struct dc_link_funcs {
181 void (*set_drive_settings)(struct dc *dc,
Hersen Wubf5cda32017-01-04 10:22:35 -0500182 struct link_training_settings *lt_settings,
183 const struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400184 void (*perform_link_training)(struct dc *dc,
185 struct dc_link_settings *link_setting,
186 bool skip_video_pattern);
187 void (*set_preferred_link_settings)(struct dc *dc,
Zeyu Fan88639162016-12-23 16:53:12 -0500188 struct dc_link_settings *link_setting,
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400189 struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400190 void (*enable_hpd)(const struct dc_link *link);
191 void (*disable_hpd)(const struct dc_link *link);
192 void (*set_test_pattern)(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400193 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400194 enum dp_test_pattern test_pattern,
195 const struct link_training_settings *p_link_settings,
196 const unsigned char *p_custom_pattern,
197 unsigned int cust_pattern_size);
198};
199
200/* Structure to hold configuration flags set by dm at dc creation. */
201struct dc_config {
202 bool gpu_vm_support;
203 bool disable_disp_pll_sharing;
204};
205
Tony Chenga32a7702017-09-25 18:06:11 -0400206enum dcc_option {
207 DCC_ENABLE = 0,
208 DCC_DISABLE = 1,
209 DCC_HALF_REQ_DISALBE = 2,
210};
211
Tony Chengdb64fbe2017-09-25 10:52:07 -0400212enum pipe_split_policy {
213 MPC_SPLIT_DYNAMIC = 0,
214 MPC_SPLIT_AVOID = 1,
215 MPC_SPLIT_AVOID_MULT_DISP = 2,
216};
217
Eric Yang441ad742017-09-27 11:44:43 -0400218enum wm_report_mode {
219 WM_REPORT_DEFAULT = 0,
220 WM_REPORT_OVERRIDE = 1,
221};
222
Harry Wentland45622362017-09-12 15:58:20 -0400223struct dc_debug {
224 bool surface_visual_confirm;
Tony Cheng2b13d7d2017-07-14 14:07:16 -0400225 bool sanity_checks;
Harry Wentland45622362017-09-12 15:58:20 -0400226 bool max_disp_clk;
Harry Wentland45622362017-09-12 15:58:20 -0400227 bool surface_trace;
Yongqiang Sun94749802016-12-08 09:47:11 -0500228 bool timing_trace;
Dmytro Laktyushkinc9742682017-06-07 13:53:30 -0400229 bool clock_trace;
Harry Wentland45622362017-09-12 15:58:20 -0400230 bool validation_trace;
Tony Cheng966869d2017-09-26 01:56:00 -0400231
232 /* stutter efficiency related */
Harry Wentland45622362017-09-12 15:58:20 -0400233 bool disable_stutter;
Tony Cheng966869d2017-09-26 01:56:00 -0400234 bool use_max_lb;
Tony Chenga32a7702017-09-25 18:06:11 -0400235 enum dcc_option disable_dcc;
Tony Cheng966869d2017-09-26 01:56:00 -0400236 enum pipe_split_policy pipe_split_policy;
237 bool force_single_disp_pipe_split;
Tony Cheng65123872017-09-27 09:20:51 -0400238 bool voltage_align_fclk;
Tony Cheng966869d2017-09-26 01:56:00 -0400239
Harry Wentland45622362017-09-12 15:58:20 -0400240 bool disable_dfs_bypass;
Alex Deucherff5ef992017-06-15 16:27:42 -0400241 bool disable_dpp_power_gate;
242 bool disable_hubp_power_gate;
243 bool disable_pplib_wm_range;
Eric Yang441ad742017-09-27 11:44:43 -0400244 enum wm_report_mode pplib_wm_report_mode;
Hersen Wu4f4ee682017-09-20 16:30:44 -0400245 unsigned int min_disp_clk_khz;
Dmytro Laktyushkin139cb652017-06-21 09:35:35 -0400246 int sr_exit_time_dpm0_ns;
247 int sr_enter_plus_exit_time_dpm0_ns;
Alex Deucherff5ef992017-06-15 16:27:42 -0400248 int sr_exit_time_ns;
249 int sr_enter_plus_exit_time_ns;
250 int urgent_latency_ns;
251 int percent_of_ideal_drambw;
252 int dram_clock_change_latency_ns;
Dmytro Laktyushkine73b59b2017-05-19 13:01:35 -0400253 int always_scale;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400254 bool disable_pplib_clock_request;
Harry Wentland45622362017-09-12 15:58:20 -0400255 bool disable_clock_gate;
Yongqiang Sunaa66df52016-12-15 10:50:48 -0500256 bool disable_dmcu;
Charlene Liu29eba8e2017-05-23 17:15:54 -0400257 bool disable_psr;
Anthony Koo70814f62017-01-27 17:50:03 -0500258 bool force_abm_enable;
Charlene Liu6d732e72017-09-20 16:15:18 -0400259 bool disable_hbup_pg;
260 bool disable_dpp_pg;
Charlene Liu73fb63e2017-10-02 18:01:36 -0400261 bool disable_stereo_support;
Charlene Liuf6cb5882017-10-02 16:25:58 -0400262 bool vsr_support;
Dmytro Laktyushkin215a6f02017-10-06 15:40:07 -0400263 bool performance_trace;
Harry Wentland45622362017-09-12 15:58:20 -0400264};
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400265struct dc_state;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400266struct resource_pool;
267struct dce_hwseq;
Harry Wentland45622362017-09-12 15:58:20 -0400268struct dc {
269 struct dc_caps caps;
270 struct dc_cap_funcs cap_funcs;
Harry Wentland0971c402017-07-27 09:33:33 -0400271 struct dc_stream_state_funcs stream_funcs;
Harry Wentland45622362017-09-12 15:58:20 -0400272 struct dc_link_funcs link_funcs;
273 struct dc_config config;
274 struct dc_debug debug;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400275
276 struct dc_context *ctx;
277
278 uint8_t link_count;
279 struct dc_link *links[MAX_PIPES * 2];
280
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400281 struct dc_state *current_state;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400282 struct resource_pool *res_pool;
283
284 /* Display Engine Clock levels */
285 struct dm_pp_clock_levels sclk_lvls;
286
287 /* Inputs into BW and WM calculations. */
288 struct bw_calcs_dceip *bw_dceip;
289 struct bw_calcs_vbios *bw_vbios;
290#ifdef CONFIG_DRM_AMD_DC_DCN1_0
291 struct dcn_soc_bounding_box *dcn_soc;
292 struct dcn_ip_params *dcn_ip;
293 struct display_mode_lib dml;
294#endif
295
296 /* HW functions */
297 struct hw_sequencer_funcs hwss;
298 struct dce_hwseq *hwseq;
299
300 /* temp store of dm_pp_display_configuration
301 * to compare to see if display config changed
302 */
303 struct dm_pp_display_configuration prev_display_config;
304
305 /* FBC compressor */
Shirish S3eab7912017-09-26 15:35:42 +0530306#if defined(CONFIG_DRM_AMD_DC_FBC)
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400307 struct compressor *fbc_compressor;
308#endif
Harry Wentland45622362017-09-12 15:58:20 -0400309};
310
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400311enum frame_buffer_mode {
312 FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
313 FRAME_BUFFER_MODE_ZFB_ONLY,
314 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
315} ;
316
317struct dchub_init_data {
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400318 int64_t zfb_phys_addr_base;
319 int64_t zfb_mc_base_addr;
320 uint64_t zfb_size_in_byte;
321 enum frame_buffer_mode fb_mode;
Anthony Kooebf055f2017-06-14 10:19:57 -0400322 bool dchub_initialzied;
323 bool dchub_info_valid;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400324};
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400325
Harry Wentland45622362017-09-12 15:58:20 -0400326struct dc_init_data {
327 struct hw_asic_id asic_id;
328 void *driver; /* ctx */
329 struct cgs_device *cgs_device;
330
331 int num_virtual_links;
332 /*
333 * If 'vbios_override' not NULL, it will be called instead
334 * of the real VBIOS. Intended use is Diagnostics on FPGA.
335 */
336 struct dc_bios *vbios_override;
337 enum dce_environment dce_environment;
338
339 struct dc_config flags;
Harry Wentland01a526f2017-09-12 19:33:40 -0400340 uint32_t log_mask;
Shirish S3eab7912017-09-26 15:35:42 +0530341#if defined(CONFIG_DRM_AMD_DC_FBC)
Roman Li690b5e32017-07-27 20:00:06 -0400342 uint64_t fbc_gpu_addr;
343#endif
Harry Wentland45622362017-09-12 15:58:20 -0400344};
345
346struct dc *dc_create(const struct dc_init_data *init_params);
347
348void dc_destroy(struct dc **dc);
349
Harry Wentland45622362017-09-12 15:58:20 -0400350/*******************************************************************************
351 * Surface Interfaces
352 ******************************************************************************/
353
354enum {
Anthony Koofb735a92016-12-13 13:59:41 -0500355 TRANSFER_FUNC_POINTS = 1025
Harry Wentland45622362017-09-12 15:58:20 -0400356};
357
SivapiriyanKumarasamy2938bbb2017-10-04 14:24:53 -0400358// Moved here from color module for linux
359enum color_transfer_func {
360 transfer_func_unknown,
361 transfer_func_srgb,
362 transfer_func_bt709,
363 transfer_func_pq2084,
364 transfer_func_pq2084_interim,
365 transfer_func_linear_0_1,
366 transfer_func_linear_0_125,
367 transfer_func_dolbyvision,
368 transfer_func_gamma_22,
369 transfer_func_gamma_26
370};
371
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500372struct dc_hdr_static_metadata {
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500373 /* display chromaticities and white point in units of 0.00001 */
374 unsigned int chromaticity_green_x;
375 unsigned int chromaticity_green_y;
376 unsigned int chromaticity_blue_x;
377 unsigned int chromaticity_blue_y;
378 unsigned int chromaticity_red_x;
379 unsigned int chromaticity_red_y;
380 unsigned int chromaticity_white_point_x;
381 unsigned int chromaticity_white_point_y;
382
383 uint32_t min_luminance;
384 uint32_t max_luminance;
385 uint32_t maximum_content_light_level;
386 uint32_t maximum_frame_average_light_level;
Anthony Kooebf055f2017-06-14 10:19:57 -0400387
388 bool hdr_supported;
389 bool is_hdr;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500390};
391
Anthony Koofb735a92016-12-13 13:59:41 -0500392enum dc_transfer_func_type {
393 TF_TYPE_PREDEFINED,
394 TF_TYPE_DISTRIBUTED_POINTS,
Dmytro Laktyushkin7950f0f2017-06-13 17:08:22 -0400395 TF_TYPE_BYPASS
Anthony Koofb735a92016-12-13 13:59:41 -0500396};
397
398struct dc_transfer_func_distributed_points {
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500399 struct fixed31_32 red[TRANSFER_FUNC_POINTS];
400 struct fixed31_32 green[TRANSFER_FUNC_POINTS];
401 struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
402
Anthony Koofb735a92016-12-13 13:59:41 -0500403 uint16_t end_exponent;
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500404 uint16_t x_point_at_y1_red;
405 uint16_t x_point_at_y1_green;
406 uint16_t x_point_at_y1_blue;
Anthony Koofb735a92016-12-13 13:59:41 -0500407};
408
409enum dc_transfer_func_predefined {
410 TRANSFER_FUNCTION_SRGB,
411 TRANSFER_FUNCTION_BT709,
Anthony Koo90e508b2016-12-15 12:09:46 -0500412 TRANSFER_FUNCTION_PQ,
Anthony Koofb735a92016-12-13 13:59:41 -0500413 TRANSFER_FUNCTION_LINEAR,
414};
415
416struct dc_transfer_func {
Dave Airlie93052132017-10-03 12:38:57 +1000417 struct kref refcount;
Anthony Kooebf055f2017-06-14 10:19:57 -0400418 struct dc_transfer_func_distributed_points tf_pts;
Anthony Koofb735a92016-12-13 13:59:41 -0500419 enum dc_transfer_func_type type;
420 enum dc_transfer_func_predefined tf;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400421 struct dc_context *ctx;
Anthony Koofb735a92016-12-13 13:59:41 -0500422};
423
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400424/*
425 * This structure is filled in by dc_surface_get_status and contains
426 * the last requested address and the currently active address so the called
427 * can determine if there are any outstanding flips
428 */
Harry Wentland3be5262e2017-07-27 09:55:38 -0400429struct dc_plane_status {
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400430 struct dc_plane_address requested_address;
431 struct dc_plane_address current_address;
432 bool is_flip_pending;
433 bool is_right_eye;
434};
435
Andrew Jiang19ec3202017-11-06 17:00:07 -0500436union surface_update_flags {
437
438 struct {
439 /* Medium updates */
440 uint32_t color_space_change:1;
441 uint32_t input_tf_change:1;
442 uint32_t horizontal_mirror_change:1;
443 uint32_t per_pixel_alpha_change:1;
444 uint32_t rotation_change:1;
445 uint32_t swizzle_change:1;
446 uint32_t scaling_change:1;
447 uint32_t position_change:1;
448 uint32_t in_transfer_func:1;
449 uint32_t input_csc_change:1;
450
451 /* Full updates */
452 uint32_t new_plane:1;
453 uint32_t bpp_change:1;
454 uint32_t bandwidth_change:1;
455 uint32_t clock_change:1;
456 uint32_t stereo_format_change:1;
Andrew Jiang27b89312017-11-08 12:15:17 -0500457 uint32_t full_update:1;
Andrew Jiang19ec3202017-11-06 17:00:07 -0500458 } bits;
459
460 uint32_t raw;
461};
462
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400463struct dc_plane_state {
Harry Wentland45622362017-09-12 15:58:20 -0400464 struct dc_plane_address address;
Harry Wentland45622362017-09-12 15:58:20 -0400465 struct scaling_taps scaling_quality;
466 struct rect src_rect;
467 struct rect dst_rect;
468 struct rect clip_rect;
469
470 union plane_size plane_size;
471 union dc_tiling_info tiling_info;
Anthony Kooebf055f2017-06-14 10:19:57 -0400472
Harry Wentland45622362017-09-12 15:58:20 -0400473 struct dc_plane_dcc_param dcc;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500474
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400475 struct dc_gamma *gamma_correction;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400476 struct dc_transfer_func *in_transfer_func;
SivapiriyanKumarasamyde4a2962017-10-19 13:41:30 -0400477 struct dc_bias_and_scale *bias_and_scale;
478 struct csc_transform input_csc_color_matrix;
479 struct fixed31_32 coeff_reduction_factor;
Anthony Kooebf055f2017-06-14 10:19:57 -0400480
Anthony Koo56ef6ed2017-10-23 17:02:02 -0400481 // TODO: No longer used, remove
482 struct dc_hdr_static_metadata hdr_static_ctx;
SivapiriyanKumarasamy2938bbb2017-10-04 14:24:53 -0400483
Anthony Kooebf055f2017-06-14 10:19:57 -0400484 enum dc_color_space color_space;
Anthony Koo56ef6ed2017-10-23 17:02:02 -0400485 enum color_transfer_func input_tf;
486
Anthony Kooebf055f2017-06-14 10:19:57 -0400487 enum surface_pixel_format format;
488 enum dc_rotation_angle rotation;
489 enum plane_stereo_format stereo_format;
490
491 bool per_pixel_alpha;
492 bool visible;
493 bool flip_immediate;
494 bool horizontal_mirror;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400495
Andrew Jiang19ec3202017-11-06 17:00:07 -0500496 union surface_update_flags update_flags;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400497 /* private to DC core */
Harry Wentland3be5262e2017-07-27 09:55:38 -0400498 struct dc_plane_status status;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400499 struct dc_context *ctx;
500
501 /* private to dc_surface.c */
502 enum dc_irq_source irq_source;
Dave Airlie4d090f02017-10-03 12:38:59 +1000503 struct kref refcount;
Harry Wentland45622362017-09-12 15:58:20 -0400504};
505
506struct dc_plane_info {
507 union plane_size plane_size;
508 union dc_tiling_info tiling_info;
Leon Elazar9cd09bf2016-12-19 12:00:05 -0500509 struct dc_plane_dcc_param dcc;
Harry Wentland45622362017-09-12 15:58:20 -0400510 enum surface_pixel_format format;
511 enum dc_rotation_angle rotation;
Harry Wentland45622362017-09-12 15:58:20 -0400512 enum plane_stereo_format stereo_format;
Anthony Koo56ef6ed2017-10-23 17:02:02 -0400513 enum dc_color_space color_space;
514 enum color_transfer_func input_tf;
Anthony Kooebf055f2017-06-14 10:19:57 -0400515 bool horizontal_mirror;
Harry Wentland45622362017-09-12 15:58:20 -0400516 bool visible;
Anthony Kooebf055f2017-06-14 10:19:57 -0400517 bool per_pixel_alpha;
SivapiriyanKumarasamyde4a2962017-10-19 13:41:30 -0400518 bool input_csc_enabled;
Harry Wentland45622362017-09-12 15:58:20 -0400519};
520
521struct dc_scaling_info {
Anthony Kooebf055f2017-06-14 10:19:57 -0400522 struct rect src_rect;
523 struct rect dst_rect;
524 struct rect clip_rect;
525 struct scaling_taps scaling_quality;
Harry Wentland45622362017-09-12 15:58:20 -0400526};
527
528struct dc_surface_update {
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400529 struct dc_plane_state *surface;
Harry Wentland45622362017-09-12 15:58:20 -0400530
531 /* isr safe update parameters. null means no updates */
532 struct dc_flip_addrs *flip_addr;
533 struct dc_plane_info *plane_info;
534 struct dc_scaling_info *scaling_info;
Anthony Koo56ef6ed2017-10-23 17:02:02 -0400535
Harry Wentland45622362017-09-12 15:58:20 -0400536 /* following updates require alloc/sleep/spin that is not isr safe,
537 * null means no updates
538 */
Anthony Koofb735a92016-12-13 13:59:41 -0500539 /* gamma TO BE REMOVED */
Harry Wentland45622362017-09-12 15:58:20 -0400540 struct dc_gamma *gamma;
SivapiriyanKumarasamya03f39a2017-11-02 15:28:32 -0400541 enum color_transfer_func color_input_tf;
542 enum color_transfer_func color_output_tf;
Anthony Koofb735a92016-12-13 13:59:41 -0500543 struct dc_transfer_func *in_transfer_func;
SivapiriyanKumarasamyde4a2962017-10-19 13:41:30 -0400544
545 struct csc_transform *input_csc_color_matrix;
546 struct fixed31_32 *coeff_reduction_factor;
Harry Wentland45622362017-09-12 15:58:20 -0400547};
Harry Wentland45622362017-09-12 15:58:20 -0400548
549/*
550 * Create a new surface with default parameters;
551 */
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400552struct dc_plane_state *dc_create_plane_state(struct dc *dc);
Harry Wentland3be5262e2017-07-27 09:55:38 -0400553const struct dc_plane_status *dc_plane_get_status(
554 const struct dc_plane_state *plane_state);
Harry Wentland45622362017-09-12 15:58:20 -0400555
Harry Wentland3be5262e2017-07-27 09:55:38 -0400556void dc_plane_state_retain(struct dc_plane_state *plane_state);
557void dc_plane_state_release(struct dc_plane_state *plane_state);
Harry Wentland45622362017-09-12 15:58:20 -0400558
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400559void dc_gamma_retain(struct dc_gamma *dc_gamma);
560void dc_gamma_release(struct dc_gamma **dc_gamma);
Harry Wentland45622362017-09-12 15:58:20 -0400561struct dc_gamma *dc_create_gamma(void);
562
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400563void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
564void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
Anthony Koo90e508b2016-12-15 12:09:46 -0500565struct dc_transfer_func *dc_create_transfer_func(void);
Anthony Koofb735a92016-12-13 13:59:41 -0500566
Harry Wentland45622362017-09-12 15:58:20 -0400567/*
568 * This structure holds a surface address. There could be multiple addresses
569 * in cases such as Stereo 3D, Planar YUV, etc. Other per-flip attributes such
570 * as frame durations and DCC format can also be set.
571 */
572struct dc_flip_addrs {
573 struct dc_plane_address address;
574 bool flip_immediate;
Harry Wentland45622362017-09-12 15:58:20 -0400575 /* TODO: add flip duration for FreeSync */
576};
577
Aric Cyrab2541b2016-12-29 15:27:12 -0500578bool dc_post_update_surfaces_to_stream(
Harry Wentland45622362017-09-12 15:58:20 -0400579 struct dc *dc);
580
Harry Wentland7c0c9672017-11-08 14:34:14 -0500581#include "dc_stream.h"
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400582
Aric Cyrab2541b2016-12-29 15:27:12 -0500583/*
584 * Structure to store surface/stream associations for validation
585 */
586struct dc_validation_set {
Harry Wentland0971c402017-07-27 09:33:33 -0400587 struct dc_stream_state *stream;
Harry Wentland3be5262e2017-07-27 09:55:38 -0400588 struct dc_plane_state *plane_states[MAX_SURFACES];
589 uint8_t plane_count;
Aric Cyrab2541b2016-12-29 15:27:12 -0500590};
591
Yongqiang Sun62c933f2017-10-10 14:01:33 -0400592enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400593
Yongqiang Sune750d562017-09-20 17:06:18 -0400594enum dc_status dc_validate_global_state(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400595 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400596 struct dc_state *new_ctx);
Harry Wentland07d72b32017-03-29 11:22:05 -0400597
Andrey Grodzovskyab8db3e2017-08-28 14:25:01 -0400598
599void dc_resource_state_construct(
600 const struct dc *dc,
601 struct dc_state *dst_ctx);
602
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400603void dc_resource_state_copy_construct(
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400604 const struct dc_state *src_ctx,
605 struct dc_state *dst_ctx);
Harry Wentland8122a252017-03-29 11:15:14 -0400606
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400607void dc_resource_state_copy_construct_current(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400608 const struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400609 struct dc_state *dst_ctx);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400610
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400611void dc_resource_state_destruct(struct dc_state *context);
Harry Wentland8122a252017-03-29 11:15:14 -0400612
Aric Cyrab2541b2016-12-29 15:27:12 -0500613/*
Harry Wentland7cf2c842017-03-06 09:43:30 -0500614 * TODO update to make it about validation sets
615 * Set up streams and links associated to drive sinks
616 * The streams parameter is an absolute set of all active streams.
617 *
618 * After this call:
619 * Phy, Encoder, Timing Generator are programmed and enabled.
620 * New streams are enabled with blank stream; no memory read.
621 */
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400622bool dc_commit_state(struct dc *dc, struct dc_state *context);
Harry Wentland7cf2c842017-03-06 09:43:30 -0500623
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400624
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400625struct dc_state *dc_create_state(void);
626void dc_retain_state(struct dc_state *context);
627void dc_release_state(struct dc_state *context);
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400628
Harry Wentland45622362017-09-12 15:58:20 -0400629/*******************************************************************************
630 * Link Interfaces
631 ******************************************************************************/
632
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400633struct dpcd_caps {
634 union dpcd_rev dpcd_rev;
635 union max_lane_count max_ln_count;
636 union max_down_spread max_down_spread;
637
638 /* dongle type (DP converter, CV smart dongle) */
639 enum display_dongle_type dongle_type;
640 /* Dongle's downstream count. */
641 union sink_count sink_count;
642 /* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
643 indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
644 struct dc_dongle_caps dongle_caps;
645
646 uint32_t sink_dev_id;
647 uint32_t branch_dev_id;
648 int8_t branch_dev_name[6];
649 int8_t branch_hw_revision;
650
651 bool allow_invalid_MSA_timing_param;
652 bool panel_mode_edp;
Wenjing Liu9799624a2017-08-15 19:10:14 -0400653 bool dpcd_display_control_capable;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400654};
655
656struct dc_link_status {
657 struct dpcd_caps *dpcd_caps;
658};
659
660/* DP MST stream allocation (payload bandwidth number) */
661struct link_mst_stream_allocation {
662 /* DIG front */
663 const struct stream_encoder *stream_enc;
664 /* associate DRM payload table with DC stream encoder */
665 uint8_t vcp_id;
666 /* number of slots required for the DP stream in transport packet */
667 uint8_t slot_count;
668};
669
670/* DP MST stream allocation table */
671struct link_mst_stream_allocation_table {
672 /* number of DP video streams */
673 int stream_count;
674 /* array of stream allocations */
675 struct link_mst_stream_allocation stream_allocations[MAX_CONTROLLER_NUM];
676};
677
Harry Wentland45622362017-09-12 15:58:20 -0400678/*
679 * A link contains one or more sinks and their connected status.
680 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
681 */
682struct dc_link {
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400683 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
Harry Wentland45622362017-09-12 15:58:20 -0400684 unsigned int sink_count;
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400685 struct dc_sink *local_sink;
Harry Wentland45622362017-09-12 15:58:20 -0400686 unsigned int link_index;
687 enum dc_connection_type type;
688 enum signal_type connector_signal;
689 enum dc_irq_source irq_source_hpd;
690 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */
691 /* caps is the same as reported_link_cap. link_traing use
692 * reported_link_cap. Will clean up. TODO
693 */
694 struct dc_link_settings reported_link_cap;
695 struct dc_link_settings verified_link_cap;
Harry Wentland45622362017-09-12 15:58:20 -0400696 struct dc_link_settings cur_link_settings;
697 struct dc_lane_settings cur_lane_setting;
Ding Wang8c4abe02017-07-18 17:18:11 -0400698 struct dc_link_settings preferred_link_setting;
Harry Wentland45622362017-09-12 15:58:20 -0400699
700 uint8_t ddc_hw_inst;
Zeyu Fan7a096332017-06-13 11:54:10 -0400701
702 uint8_t hpd_src;
703
Harry Wentland45622362017-09-12 15:58:20 -0400704 uint8_t link_enc_hw_inst;
705
Harry Wentland45622362017-09-12 15:58:20 -0400706 bool test_pattern_enabled;
707 union compliance_test_state compliance_test_state;
Andrey Grodzovsky9fb8de72017-02-14 13:50:17 -0500708
709 void *priv;
Andrey Grodzovsky46df7902017-04-30 09:20:55 -0400710
711 struct ddc_service *ddc;
Anthony Kooebf055f2017-06-14 10:19:57 -0400712
713 bool aux_mode;
Harry Wentland45622362017-09-12 15:58:20 -0400714
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400715 /* Private to DC core */
Harry Wentland45622362017-09-12 15:58:20 -0400716
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400717 const struct dc *dc;
Harry Wentland45622362017-09-12 15:58:20 -0400718
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400719 struct dc_context *ctx;
Anthony Kooebf055f2017-06-14 10:19:57 -0400720
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400721 struct link_encoder *link_enc;
722 struct graphics_object_id link_id;
723 union ddi_channel_mapping ddi_channel_mapping;
724 struct connector_device_tag_info device_tag;
725 struct dpcd_caps dpcd_caps;
Zeyu Fan1e8635e2017-08-14 18:43:11 -0400726 unsigned short chip_caps;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400727 unsigned int dpcd_sink_count;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400728 enum edp_revision edp_revision;
729 bool psr_enabled;
730
731 /* MST record stream using this link */
732 struct link_flags {
733 bool dp_keep_receiver_powered;
734 } wa_flags;
735 struct link_mst_stream_allocation_table mst_stream_alloc_table;
736
737 struct dc_link_status link_status;
738
Harry Wentland45622362017-09-12 15:58:20 -0400739};
740
741const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link);
742
743/*
744 * Return an enumerated dc_link. dc_link order is constant and determined at
745 * boot time. They cannot be created or destroyed.
746 * Use dc_get_caps() to get number of links.
747 */
Dave Airliec6fa5312017-10-03 15:11:00 +1000748static inline struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index)
749{
750 return dc->links[link_index];
751}
Harry Wentland45622362017-09-12 15:58:20 -0400752
Harry Wentland45622362017-09-12 15:58:20 -0400753/* Set backlight level of an embedded panel (eDP, LVDS). */
754bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level,
Harry Wentland0971c402017-07-27 09:33:33 -0400755 uint32_t frame_ramp, const struct dc_stream_state *stream);
Harry Wentland45622362017-09-12 15:58:20 -0400756
Charlene Liuc7299702017-08-28 16:28:34 -0400757bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable, bool wait);
Harry Wentland45622362017-09-12 15:58:20 -0400758
Amy Zhang7db4ded2017-05-30 16:16:57 -0400759bool dc_link_get_psr_state(const struct dc_link *dc_link, uint32_t *psr_state);
760
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400761bool dc_link_setup_psr(struct dc_link *dc_link,
Harry Wentland0971c402017-07-27 09:33:33 -0400762 const struct dc_stream_state *stream, struct psr_config *psr_config,
Amy Zhang9f72f512017-05-31 16:53:01 -0400763 struct psr_context *psr_context);
Harry Wentland45622362017-09-12 15:58:20 -0400764
765/* Request DC to detect if there is a Panel connected.
766 * boot - If this call is during initial boot.
767 * Return false for any type of detection failure or MST detection
768 * true otherwise. True meaning further action is required (status update
769 * and OS notification).
770 */
Hersen Wu8f38b66c2017-09-11 16:42:14 -0400771enum dc_detect_reason {
772 DETECT_REASON_BOOT,
773 DETECT_REASON_HPD,
774 DETECT_REASON_HPDRX,
775};
776
777bool dc_link_detect(struct dc_link *dc_link, enum dc_detect_reason reason);
Harry Wentland45622362017-09-12 15:58:20 -0400778
779/* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt).
780 * Return:
781 * true - Downstream port status changed. DM should call DC to do the
782 * detection.
783 * false - no change in Downstream port status. No further action required
784 * from DM. */
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400785bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
Wenjing Liu8ee65d72017-07-19 13:18:26 -0400786 union hpd_irq_data *hpd_irq_dpcd_data);
Harry Wentland45622362017-09-12 15:58:20 -0400787
788struct dc_sink_init_data;
789
790struct dc_sink *dc_link_add_remote_sink(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400791 struct dc_link *dc_link,
Harry Wentland45622362017-09-12 15:58:20 -0400792 const uint8_t *edid,
793 int len,
794 struct dc_sink_init_data *init_data);
795
796void dc_link_remove_remote_sink(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400797 struct dc_link *link,
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400798 struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -0400799
800/* Used by diagnostics for virtual link at the moment */
Harry Wentland45622362017-09-12 15:58:20 -0400801
802void dc_link_dp_set_drive_settings(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400803 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400804 struct link_training_settings *lt_settings);
805
Ding Wang820e3932017-07-13 12:09:57 -0400806enum link_training_result dc_link_dp_perform_link_training(
Harry Wentland45622362017-09-12 15:58:20 -0400807 struct dc_link *link,
808 const struct dc_link_settings *link_setting,
809 bool skip_video_pattern);
810
811void dc_link_dp_enable_hpd(const struct dc_link *link);
812
813void dc_link_dp_disable_hpd(const struct dc_link *link);
814
815bool dc_link_dp_set_test_pattern(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400816 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400817 enum dp_test_pattern test_pattern,
818 const struct link_training_settings *p_link_settings,
819 const unsigned char *p_custom_pattern,
820 unsigned int cust_pattern_size);
821
822/*******************************************************************************
823 * Sink Interfaces - A sink corresponds to a display output device
824 ******************************************************************************/
825
xhdu8c895312017-03-21 11:05:32 -0400826struct dc_container_id {
827 // 128bit GUID in binary form
828 unsigned char guid[16];
829 // 8 byte port ID -> ELD.PortID
830 unsigned int portId[2];
831 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
832 unsigned short manufacturerName;
833 // 2 byte product code -> ELD.ProductCode
834 unsigned short productCode;
835};
836
Vitaly Prosyakb6d61032017-06-12 11:03:26 -0500837
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500838
Harry Wentland45622362017-09-12 15:58:20 -0400839/*
840 * The sink structure contains EDID and other display device properties
841 */
842struct dc_sink {
843 enum signal_type sink_signal;
844 struct dc_edid dc_edid; /* raw edid */
845 struct dc_edid_caps edid_caps; /* parse display caps */
xhdu8c895312017-03-21 11:05:32 -0400846 struct dc_container_id *dc_container_id;
Zeyu Fan4a9a5d62017-03-07 11:48:50 -0500847 uint32_t dongle_max_pix_clk;
Andrey Grodzovsky5c4e980642017-02-14 15:47:24 -0500848 void *priv;
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500849 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
Anthony Kooebf055f2017-06-14 10:19:57 -0400850 bool converter_disable_audio;
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400851
852 /* private to DC core */
853 struct dc_link *link;
854 struct dc_context *ctx;
855
856 /* private to dc_sink.c */
Dave Airliecb56ace2017-10-03 12:39:01 +1000857 struct kref refcount;
Eric Yang7d8d90d2017-10-23 12:06:54 -0400858
Harry Wentland45622362017-09-12 15:58:20 -0400859};
860
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400861void dc_sink_retain(struct dc_sink *sink);
862void dc_sink_release(struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -0400863
Harry Wentland45622362017-09-12 15:58:20 -0400864struct dc_sink_init_data {
865 enum signal_type sink_signal;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400866 struct dc_link *link;
Harry Wentland45622362017-09-12 15:58:20 -0400867 uint32_t dongle_max_pix_clk;
868 bool converter_disable_audio;
869};
870
871struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
872
Harry Wentland45622362017-09-12 15:58:20 -0400873/* Newer interfaces */
874struct dc_cursor {
875 struct dc_plane_address address;
876 struct dc_cursor_attributes attributes;
877};
878
Harry Wentland45622362017-09-12 15:58:20 -0400879/*******************************************************************************
880 * Interrupt interfaces
881 ******************************************************************************/
882enum dc_irq_source dc_interrupt_to_irq_source(
883 struct dc *dc,
884 uint32_t src_id,
885 uint32_t ext_id);
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400886void dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
Harry Wentland45622362017-09-12 15:58:20 -0400887void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
888enum dc_irq_source dc_get_hpd_irq_source_at_index(
889 struct dc *dc, uint32_t link_index);
890
891/*******************************************************************************
892 * Power Interfaces
893 ******************************************************************************/
894
895void dc_set_power_state(
896 struct dc *dc,
Andrey Grodzovskya3621482017-04-20 15:59:25 -0400897 enum dc_acpi_cm_power_state power_state);
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400898void dc_resume(struct dc *dc);
Harry Wentland45622362017-09-12 15:58:20 -0400899
Harry Wentland45622362017-09-12 15:58:20 -0400900/*
901 * DPCD access interfaces
902 */
903
Harry Wentland45622362017-09-12 15:58:20 -0400904bool dc_submit_i2c(
905 struct dc *dc,
906 uint32_t link_index,
907 struct i2c_command *cmd);
908
Harry Wentland45622362017-09-12 15:58:20 -0400909#endif /* DC_INTERFACE_H_ */