Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2012-14 Advanced Micro Devices, Inc. |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice shall be included in |
| 12 | * all copies or substantial portions of the Software. |
| 13 | * |
| 14 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 15 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 16 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 17 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 18 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 19 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 20 | * OTHER DEALINGS IN THE SOFTWARE. |
| 21 | * |
| 22 | * Authors: AMD |
| 23 | * |
| 24 | */ |
| 25 | |
| 26 | #ifndef DC_INTERFACE_H_ |
| 27 | #define DC_INTERFACE_H_ |
| 28 | |
| 29 | #include "dc_types.h" |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 30 | #include "grph_object_defs.h" |
| 31 | #include "logger_types.h" |
| 32 | #include "gpio_types.h" |
| 33 | #include "link_service_types.h" |
Harry Wentland | d0778eb | 2017-07-22 20:05:20 -0400 | [diff] [blame] | 34 | #include "grph_object_ctrl_defs.h" |
Leo (Sunpeng) Li | 4fa086b9 | 2017-07-25 20:51:26 -0400 | [diff] [blame] | 35 | #include <inc/hw/opp.h> |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 36 | |
Bhawanpreet Lakha | fb3466a | 2017-08-01 15:00:25 -0400 | [diff] [blame] | 37 | #include "inc/hw_sequencer.h" |
Roman Li | be7c97f | 2017-08-14 17:35:08 -0400 | [diff] [blame] | 38 | #include "inc/compressor.h" |
Bhawanpreet Lakha | fb3466a | 2017-08-01 15:00:25 -0400 | [diff] [blame] | 39 | #include "dml/display_mode_lib.h" |
| 40 | |
Tony Cheng | 733a3d2 | 2017-11-03 16:33:14 -0400 | [diff] [blame] | 41 | #define DC_VER "3.1.16" |
Bhawanpreet Lakha | fb3466a | 2017-08-01 15:00:25 -0400 | [diff] [blame] | 42 | |
Harry Wentland | 091a97e | 2016-12-06 12:25:52 -0500 | [diff] [blame] | 43 | #define MAX_SURFACES 3 |
Aric Cyr | ab2541b | 2016-12-29 15:27:12 -0500 | [diff] [blame] | 44 | #define MAX_STREAMS 6 |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 45 | #define MAX_SINKS_PER_LINK 4 |
| 46 | |
Bhawanpreet Lakha | fb3466a | 2017-08-01 15:00:25 -0400 | [diff] [blame] | 47 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 48 | /******************************************************************************* |
| 49 | * Display Core Interfaces |
| 50 | ******************************************************************************/ |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 51 | struct dc_caps { |
Aric Cyr | ab2541b | 2016-12-29 15:27:12 -0500 | [diff] [blame] | 52 | uint32_t max_streams; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 53 | uint32_t max_links; |
| 54 | uint32_t max_audios; |
| 55 | uint32_t max_slave_planes; |
Harry Wentland | 3be5262e | 2017-07-27 09:55:38 -0400 | [diff] [blame] | 56 | uint32_t max_planes; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 57 | uint32_t max_downscale_ratio; |
| 58 | uint32_t i2c_speed_in_khz; |
Tony Cheng | a37656b | 2017-02-08 22:13:52 -0500 | [diff] [blame] | 59 | unsigned int max_cursor_size; |
Dmytro Laktyushkin | 8e7095b | 2017-10-03 12:54:18 -0400 | [diff] [blame] | 60 | unsigned int max_video_width; |
Andrew Jiang | 746673c | 2017-11-08 09:21:28 -0500 | [diff] [blame] | 61 | int linear_pitch_alignment; |
Tony Cheng | a32a770 | 2017-09-25 18:06:11 -0400 | [diff] [blame] | 62 | bool dcc_const_color; |
Charlene Liu | 4176664 | 2017-09-27 23:23:16 -0400 | [diff] [blame] | 63 | bool dynamic_audio; |
Anthony Koo | 553aae1 | 2017-10-16 10:43:59 -0400 | [diff] [blame] | 64 | bool is_apu; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 65 | }; |
| 66 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 67 | struct dc_dcc_surface_param { |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 68 | struct dc_size surface_size; |
Anthony Koo | ebf055f | 2017-06-14 10:19:57 -0400 | [diff] [blame] | 69 | enum surface_pixel_format format; |
Alex Deucher | 2c8ad2d | 2017-06-15 16:20:24 -0400 | [diff] [blame] | 70 | enum swizzle_mode_values swizzle_mode; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 71 | enum dc_scan_direction scan; |
| 72 | }; |
| 73 | |
| 74 | struct dc_dcc_setting { |
| 75 | unsigned int max_compressed_blk_size; |
| 76 | unsigned int max_uncompressed_blk_size; |
| 77 | bool independent_64b_blks; |
| 78 | }; |
| 79 | |
| 80 | struct dc_surface_dcc_cap { |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 81 | union { |
| 82 | struct { |
| 83 | struct dc_dcc_setting rgb; |
| 84 | } grph; |
| 85 | |
| 86 | struct { |
| 87 | struct dc_dcc_setting luma; |
| 88 | struct dc_dcc_setting chroma; |
| 89 | } video; |
| 90 | }; |
Anthony Koo | ebf055f | 2017-06-14 10:19:57 -0400 | [diff] [blame] | 91 | |
| 92 | bool capable; |
| 93 | bool const_color_support; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 94 | }; |
| 95 | |
Sylvia Tsai | 94267b3 | 2017-04-21 15:29:55 -0400 | [diff] [blame] | 96 | struct dc_static_screen_events { |
| 97 | bool cursor_update; |
| 98 | bool surface_update; |
| 99 | bool overlay_update; |
| 100 | }; |
| 101 | |
Andrew Jiang | 19ec320 | 2017-11-06 17:00:07 -0500 | [diff] [blame] | 102 | |
| 103 | /* Surface update type is used by dc_update_surfaces_and_stream |
| 104 | * The update type is determined at the very beginning of the function based |
| 105 | * on parameters passed in and decides how much programming (or updating) is |
| 106 | * going to be done during the call. |
| 107 | * |
| 108 | * UPDATE_TYPE_FAST is used for really fast updates that do not require much |
| 109 | * logical calculations or hardware register programming. This update MUST be |
| 110 | * ISR safe on windows. Currently fast update will only be used to flip surface |
| 111 | * address. |
| 112 | * |
| 113 | * UPDATE_TYPE_MED is used for slower updates which require significant hw |
| 114 | * re-programming however do not affect bandwidth consumption or clock |
| 115 | * requirements. At present, this is the level at which front end updates |
| 116 | * that do not require us to run bw_calcs happen. These are in/out transfer func |
| 117 | * updates, viewport offset changes, recout size changes and pixel depth changes. |
| 118 | * This update can be done at ISR, but we want to minimize how often this happens. |
| 119 | * |
| 120 | * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our |
| 121 | * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front |
| 122 | * end related. Any time viewport dimensions, recout dimensions, scaling ratios or |
| 123 | * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do |
| 124 | * a full update. This cannot be done at ISR level and should be a rare event. |
| 125 | * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting |
| 126 | * underscan we don't expect to see this call at all. |
| 127 | */ |
| 128 | |
| 129 | enum surface_update_type { |
| 130 | UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */ |
| 131 | UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/ |
| 132 | UPDATE_TYPE_FULL, /* may need to shuffle resources */ |
| 133 | }; |
| 134 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 135 | /* Forward declaration*/ |
| 136 | struct dc; |
Harry Wentland | c9614ae | 2017-07-27 09:24:04 -0400 | [diff] [blame] | 137 | struct dc_plane_state; |
Jerry Zuo | 608ac7b | 2017-08-25 16:16:10 -0400 | [diff] [blame] | 138 | struct dc_state; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 139 | |
Harry Wentland | 7c0c967 | 2017-11-08 14:34:14 -0500 | [diff] [blame^] | 140 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 141 | struct dc_cap_funcs { |
Alex Deucher | ff5ef99 | 2017-06-15 16:27:42 -0400 | [diff] [blame] | 142 | bool (*get_dcc_compression_cap)(const struct dc *dc, |
| 143 | const struct dc_dcc_surface_param *input, |
| 144 | struct dc_surface_dcc_cap *output); |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 145 | }; |
| 146 | |
Harry Wentland | 0971c40 | 2017-07-27 09:33:33 -0400 | [diff] [blame] | 147 | struct dc_stream_state_funcs { |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 148 | bool (*adjust_vmin_vmax)(struct dc *dc, |
Harry Wentland | 0971c40 | 2017-07-27 09:33:33 -0400 | [diff] [blame] | 149 | struct dc_stream_state **stream, |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 150 | int num_streams, |
| 151 | int vmin, |
| 152 | int vmax); |
Eric Cook | 72ada5f | 2017-04-18 15:24:50 -0400 | [diff] [blame] | 153 | bool (*get_crtc_position)(struct dc *dc, |
Harry Wentland | 0971c40 | 2017-07-27 09:33:33 -0400 | [diff] [blame] | 154 | struct dc_stream_state **stream, |
Eric Cook | 72ada5f | 2017-04-18 15:24:50 -0400 | [diff] [blame] | 155 | int num_streams, |
| 156 | unsigned int *v_pos, |
| 157 | unsigned int *nom_v_pos); |
| 158 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 159 | bool (*set_gamut_remap)(struct dc *dc, |
Harry Wentland | 0971c40 | 2017-07-27 09:33:33 -0400 | [diff] [blame] | 160 | const struct dc_stream_state *stream); |
Sylvia Tsai | 94267b3 | 2017-04-21 15:29:55 -0400 | [diff] [blame] | 161 | |
Yue Hin Lau | abe07e8 | 2017-06-28 17:21:42 -0400 | [diff] [blame] | 162 | bool (*program_csc_matrix)(struct dc *dc, |
Harry Wentland | 0971c40 | 2017-07-27 09:33:33 -0400 | [diff] [blame] | 163 | struct dc_stream_state *stream); |
Yue Hin Lau | abe07e8 | 2017-06-28 17:21:42 -0400 | [diff] [blame] | 164 | |
Sylvia Tsai | 94267b3 | 2017-04-21 15:29:55 -0400 | [diff] [blame] | 165 | void (*set_static_screen_events)(struct dc *dc, |
Harry Wentland | 0971c40 | 2017-07-27 09:33:33 -0400 | [diff] [blame] | 166 | struct dc_stream_state **stream, |
Sylvia Tsai | 94267b3 | 2017-04-21 15:29:55 -0400 | [diff] [blame] | 167 | int num_streams, |
| 168 | const struct dc_static_screen_events *events); |
Ding Wang | 529cad0 | 2017-04-25 10:03:27 -0400 | [diff] [blame] | 169 | |
Harry Wentland | 0971c40 | 2017-07-27 09:33:33 -0400 | [diff] [blame] | 170 | void (*set_dither_option)(struct dc_stream_state *stream, |
Ding Wang | 529cad0 | 2017-04-25 10:03:27 -0400 | [diff] [blame] | 171 | enum dc_dither_option option); |
Hersen Wu | d050f8e | 2017-09-29 16:36:34 -0400 | [diff] [blame] | 172 | |
| 173 | void (*set_dpms)(struct dc *dc, |
| 174 | struct dc_stream_state *stream, |
| 175 | bool dpms_off); |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 176 | }; |
| 177 | |
| 178 | struct link_training_settings; |
| 179 | |
| 180 | struct dc_link_funcs { |
| 181 | void (*set_drive_settings)(struct dc *dc, |
Hersen Wu | bf5cda3 | 2017-01-04 10:22:35 -0500 | [diff] [blame] | 182 | struct link_training_settings *lt_settings, |
| 183 | const struct dc_link *link); |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 184 | void (*perform_link_training)(struct dc *dc, |
| 185 | struct dc_link_settings *link_setting, |
| 186 | bool skip_video_pattern); |
| 187 | void (*set_preferred_link_settings)(struct dc *dc, |
Zeyu Fan | 8863916 | 2016-12-23 16:53:12 -0500 | [diff] [blame] | 188 | struct dc_link_settings *link_setting, |
Harry Wentland | d0778eb | 2017-07-22 20:05:20 -0400 | [diff] [blame] | 189 | struct dc_link *link); |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 190 | void (*enable_hpd)(const struct dc_link *link); |
| 191 | void (*disable_hpd)(const struct dc_link *link); |
| 192 | void (*set_test_pattern)( |
Harry Wentland | d0778eb | 2017-07-22 20:05:20 -0400 | [diff] [blame] | 193 | struct dc_link *link, |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 194 | enum dp_test_pattern test_pattern, |
| 195 | const struct link_training_settings *p_link_settings, |
| 196 | const unsigned char *p_custom_pattern, |
| 197 | unsigned int cust_pattern_size); |
| 198 | }; |
| 199 | |
| 200 | /* Structure to hold configuration flags set by dm at dc creation. */ |
| 201 | struct dc_config { |
| 202 | bool gpu_vm_support; |
| 203 | bool disable_disp_pll_sharing; |
| 204 | }; |
| 205 | |
Tony Cheng | a32a770 | 2017-09-25 18:06:11 -0400 | [diff] [blame] | 206 | enum dcc_option { |
| 207 | DCC_ENABLE = 0, |
| 208 | DCC_DISABLE = 1, |
| 209 | DCC_HALF_REQ_DISALBE = 2, |
| 210 | }; |
| 211 | |
Tony Cheng | db64fbe | 2017-09-25 10:52:07 -0400 | [diff] [blame] | 212 | enum pipe_split_policy { |
| 213 | MPC_SPLIT_DYNAMIC = 0, |
| 214 | MPC_SPLIT_AVOID = 1, |
| 215 | MPC_SPLIT_AVOID_MULT_DISP = 2, |
| 216 | }; |
| 217 | |
Eric Yang | 441ad74 | 2017-09-27 11:44:43 -0400 | [diff] [blame] | 218 | enum wm_report_mode { |
| 219 | WM_REPORT_DEFAULT = 0, |
| 220 | WM_REPORT_OVERRIDE = 1, |
| 221 | }; |
| 222 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 223 | struct dc_debug { |
| 224 | bool surface_visual_confirm; |
Tony Cheng | 2b13d7d | 2017-07-14 14:07:16 -0400 | [diff] [blame] | 225 | bool sanity_checks; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 226 | bool max_disp_clk; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 227 | bool surface_trace; |
Yongqiang Sun | 9474980 | 2016-12-08 09:47:11 -0500 | [diff] [blame] | 228 | bool timing_trace; |
Dmytro Laktyushkin | c974268 | 2017-06-07 13:53:30 -0400 | [diff] [blame] | 229 | bool clock_trace; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 230 | bool validation_trace; |
Tony Cheng | 966869d | 2017-09-26 01:56:00 -0400 | [diff] [blame] | 231 | |
| 232 | /* stutter efficiency related */ |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 233 | bool disable_stutter; |
Tony Cheng | 966869d | 2017-09-26 01:56:00 -0400 | [diff] [blame] | 234 | bool use_max_lb; |
Tony Cheng | a32a770 | 2017-09-25 18:06:11 -0400 | [diff] [blame] | 235 | enum dcc_option disable_dcc; |
Tony Cheng | 966869d | 2017-09-26 01:56:00 -0400 | [diff] [blame] | 236 | enum pipe_split_policy pipe_split_policy; |
| 237 | bool force_single_disp_pipe_split; |
Tony Cheng | 6512387 | 2017-09-27 09:20:51 -0400 | [diff] [blame] | 238 | bool voltage_align_fclk; |
Tony Cheng | 966869d | 2017-09-26 01:56:00 -0400 | [diff] [blame] | 239 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 240 | bool disable_dfs_bypass; |
Alex Deucher | ff5ef99 | 2017-06-15 16:27:42 -0400 | [diff] [blame] | 241 | bool disable_dpp_power_gate; |
| 242 | bool disable_hubp_power_gate; |
| 243 | bool disable_pplib_wm_range; |
Eric Yang | 441ad74 | 2017-09-27 11:44:43 -0400 | [diff] [blame] | 244 | enum wm_report_mode pplib_wm_report_mode; |
Hersen Wu | 4f4ee68 | 2017-09-20 16:30:44 -0400 | [diff] [blame] | 245 | unsigned int min_disp_clk_khz; |
Dmytro Laktyushkin | 139cb65 | 2017-06-21 09:35:35 -0400 | [diff] [blame] | 246 | int sr_exit_time_dpm0_ns; |
| 247 | int sr_enter_plus_exit_time_dpm0_ns; |
Alex Deucher | ff5ef99 | 2017-06-15 16:27:42 -0400 | [diff] [blame] | 248 | int sr_exit_time_ns; |
| 249 | int sr_enter_plus_exit_time_ns; |
| 250 | int urgent_latency_ns; |
| 251 | int percent_of_ideal_drambw; |
| 252 | int dram_clock_change_latency_ns; |
Dmytro Laktyushkin | e73b59b | 2017-05-19 13:01:35 -0400 | [diff] [blame] | 253 | int always_scale; |
Alex Deucher | 2c8ad2d | 2017-06-15 16:20:24 -0400 | [diff] [blame] | 254 | bool disable_pplib_clock_request; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 255 | bool disable_clock_gate; |
Yongqiang Sun | aa66df5 | 2016-12-15 10:50:48 -0500 | [diff] [blame] | 256 | bool disable_dmcu; |
Charlene Liu | 29eba8e | 2017-05-23 17:15:54 -0400 | [diff] [blame] | 257 | bool disable_psr; |
Anthony Koo | 70814f6 | 2017-01-27 17:50:03 -0500 | [diff] [blame] | 258 | bool force_abm_enable; |
Charlene Liu | 6d732e7 | 2017-09-20 16:15:18 -0400 | [diff] [blame] | 259 | bool disable_hbup_pg; |
| 260 | bool disable_dpp_pg; |
Charlene Liu | 73fb63e | 2017-10-02 18:01:36 -0400 | [diff] [blame] | 261 | bool disable_stereo_support; |
Charlene Liu | f6cb588 | 2017-10-02 16:25:58 -0400 | [diff] [blame] | 262 | bool vsr_support; |
Dmytro Laktyushkin | 215a6f0 | 2017-10-06 15:40:07 -0400 | [diff] [blame] | 263 | bool performance_trace; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 264 | }; |
Jerry Zuo | 608ac7b | 2017-08-25 16:16:10 -0400 | [diff] [blame] | 265 | struct dc_state; |
Bhawanpreet Lakha | fb3466a | 2017-08-01 15:00:25 -0400 | [diff] [blame] | 266 | struct resource_pool; |
| 267 | struct dce_hwseq; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 268 | struct dc { |
| 269 | struct dc_caps caps; |
| 270 | struct dc_cap_funcs cap_funcs; |
Harry Wentland | 0971c40 | 2017-07-27 09:33:33 -0400 | [diff] [blame] | 271 | struct dc_stream_state_funcs stream_funcs; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 272 | struct dc_link_funcs link_funcs; |
| 273 | struct dc_config config; |
| 274 | struct dc_debug debug; |
Bhawanpreet Lakha | fb3466a | 2017-08-01 15:00:25 -0400 | [diff] [blame] | 275 | |
| 276 | struct dc_context *ctx; |
| 277 | |
| 278 | uint8_t link_count; |
| 279 | struct dc_link *links[MAX_PIPES * 2]; |
| 280 | |
Jerry Zuo | 608ac7b | 2017-08-25 16:16:10 -0400 | [diff] [blame] | 281 | struct dc_state *current_state; |
Bhawanpreet Lakha | fb3466a | 2017-08-01 15:00:25 -0400 | [diff] [blame] | 282 | struct resource_pool *res_pool; |
| 283 | |
| 284 | /* Display Engine Clock levels */ |
| 285 | struct dm_pp_clock_levels sclk_lvls; |
| 286 | |
| 287 | /* Inputs into BW and WM calculations. */ |
| 288 | struct bw_calcs_dceip *bw_dceip; |
| 289 | struct bw_calcs_vbios *bw_vbios; |
| 290 | #ifdef CONFIG_DRM_AMD_DC_DCN1_0 |
| 291 | struct dcn_soc_bounding_box *dcn_soc; |
| 292 | struct dcn_ip_params *dcn_ip; |
| 293 | struct display_mode_lib dml; |
| 294 | #endif |
| 295 | |
| 296 | /* HW functions */ |
| 297 | struct hw_sequencer_funcs hwss; |
| 298 | struct dce_hwseq *hwseq; |
| 299 | |
| 300 | /* temp store of dm_pp_display_configuration |
| 301 | * to compare to see if display config changed |
| 302 | */ |
| 303 | struct dm_pp_display_configuration prev_display_config; |
| 304 | |
| 305 | /* FBC compressor */ |
Shirish S | 3eab791 | 2017-09-26 15:35:42 +0530 | [diff] [blame] | 306 | #if defined(CONFIG_DRM_AMD_DC_FBC) |
Bhawanpreet Lakha | fb3466a | 2017-08-01 15:00:25 -0400 | [diff] [blame] | 307 | struct compressor *fbc_compressor; |
| 308 | #endif |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 309 | }; |
| 310 | |
Alex Deucher | 2c8ad2d | 2017-06-15 16:20:24 -0400 | [diff] [blame] | 311 | enum frame_buffer_mode { |
| 312 | FRAME_BUFFER_MODE_LOCAL_ONLY = 0, |
| 313 | FRAME_BUFFER_MODE_ZFB_ONLY, |
| 314 | FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL, |
| 315 | } ; |
| 316 | |
| 317 | struct dchub_init_data { |
Alex Deucher | 2c8ad2d | 2017-06-15 16:20:24 -0400 | [diff] [blame] | 318 | int64_t zfb_phys_addr_base; |
| 319 | int64_t zfb_mc_base_addr; |
| 320 | uint64_t zfb_size_in_byte; |
| 321 | enum frame_buffer_mode fb_mode; |
Anthony Koo | ebf055f | 2017-06-14 10:19:57 -0400 | [diff] [blame] | 322 | bool dchub_initialzied; |
| 323 | bool dchub_info_valid; |
Alex Deucher | 2c8ad2d | 2017-06-15 16:20:24 -0400 | [diff] [blame] | 324 | }; |
Alex Deucher | 2c8ad2d | 2017-06-15 16:20:24 -0400 | [diff] [blame] | 325 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 326 | struct dc_init_data { |
| 327 | struct hw_asic_id asic_id; |
| 328 | void *driver; /* ctx */ |
| 329 | struct cgs_device *cgs_device; |
| 330 | |
| 331 | int num_virtual_links; |
| 332 | /* |
| 333 | * If 'vbios_override' not NULL, it will be called instead |
| 334 | * of the real VBIOS. Intended use is Diagnostics on FPGA. |
| 335 | */ |
| 336 | struct dc_bios *vbios_override; |
| 337 | enum dce_environment dce_environment; |
| 338 | |
| 339 | struct dc_config flags; |
Harry Wentland | 01a526f | 2017-09-12 19:33:40 -0400 | [diff] [blame] | 340 | uint32_t log_mask; |
Shirish S | 3eab791 | 2017-09-26 15:35:42 +0530 | [diff] [blame] | 341 | #if defined(CONFIG_DRM_AMD_DC_FBC) |
Roman Li | 690b5e3 | 2017-07-27 20:00:06 -0400 | [diff] [blame] | 342 | uint64_t fbc_gpu_addr; |
| 343 | #endif |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 344 | }; |
| 345 | |
| 346 | struct dc *dc_create(const struct dc_init_data *init_params); |
| 347 | |
| 348 | void dc_destroy(struct dc **dc); |
| 349 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 350 | /******************************************************************************* |
| 351 | * Surface Interfaces |
| 352 | ******************************************************************************/ |
| 353 | |
| 354 | enum { |
Anthony Koo | fb735a9 | 2016-12-13 13:59:41 -0500 | [diff] [blame] | 355 | TRANSFER_FUNC_POINTS = 1025 |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 356 | }; |
| 357 | |
SivapiriyanKumarasamy | 2938bbb | 2017-10-04 14:24:53 -0400 | [diff] [blame] | 358 | // Moved here from color module for linux |
| 359 | enum color_transfer_func { |
| 360 | transfer_func_unknown, |
| 361 | transfer_func_srgb, |
| 362 | transfer_func_bt709, |
| 363 | transfer_func_pq2084, |
| 364 | transfer_func_pq2084_interim, |
| 365 | transfer_func_linear_0_1, |
| 366 | transfer_func_linear_0_125, |
| 367 | transfer_func_dolbyvision, |
| 368 | transfer_func_gamma_22, |
| 369 | transfer_func_gamma_26 |
| 370 | }; |
| 371 | |
Andrew Wong | 1646a6fe | 2016-12-22 15:41:30 -0500 | [diff] [blame] | 372 | struct dc_hdr_static_metadata { |
Andrew Wong | 1646a6fe | 2016-12-22 15:41:30 -0500 | [diff] [blame] | 373 | /* display chromaticities and white point in units of 0.00001 */ |
| 374 | unsigned int chromaticity_green_x; |
| 375 | unsigned int chromaticity_green_y; |
| 376 | unsigned int chromaticity_blue_x; |
| 377 | unsigned int chromaticity_blue_y; |
| 378 | unsigned int chromaticity_red_x; |
| 379 | unsigned int chromaticity_red_y; |
| 380 | unsigned int chromaticity_white_point_x; |
| 381 | unsigned int chromaticity_white_point_y; |
| 382 | |
| 383 | uint32_t min_luminance; |
| 384 | uint32_t max_luminance; |
| 385 | uint32_t maximum_content_light_level; |
| 386 | uint32_t maximum_frame_average_light_level; |
Anthony Koo | ebf055f | 2017-06-14 10:19:57 -0400 | [diff] [blame] | 387 | |
| 388 | bool hdr_supported; |
| 389 | bool is_hdr; |
Andrew Wong | 1646a6fe | 2016-12-22 15:41:30 -0500 | [diff] [blame] | 390 | }; |
| 391 | |
Anthony Koo | fb735a9 | 2016-12-13 13:59:41 -0500 | [diff] [blame] | 392 | enum dc_transfer_func_type { |
| 393 | TF_TYPE_PREDEFINED, |
| 394 | TF_TYPE_DISTRIBUTED_POINTS, |
Dmytro Laktyushkin | 7950f0f | 2017-06-13 17:08:22 -0400 | [diff] [blame] | 395 | TF_TYPE_BYPASS |
Anthony Koo | fb735a9 | 2016-12-13 13:59:41 -0500 | [diff] [blame] | 396 | }; |
| 397 | |
| 398 | struct dc_transfer_func_distributed_points { |
Amy Zhang | fcd2f4b | 2017-01-05 17:12:20 -0500 | [diff] [blame] | 399 | struct fixed31_32 red[TRANSFER_FUNC_POINTS]; |
| 400 | struct fixed31_32 green[TRANSFER_FUNC_POINTS]; |
| 401 | struct fixed31_32 blue[TRANSFER_FUNC_POINTS]; |
| 402 | |
Anthony Koo | fb735a9 | 2016-12-13 13:59:41 -0500 | [diff] [blame] | 403 | uint16_t end_exponent; |
Amy Zhang | fcd2f4b | 2017-01-05 17:12:20 -0500 | [diff] [blame] | 404 | uint16_t x_point_at_y1_red; |
| 405 | uint16_t x_point_at_y1_green; |
| 406 | uint16_t x_point_at_y1_blue; |
Anthony Koo | fb735a9 | 2016-12-13 13:59:41 -0500 | [diff] [blame] | 407 | }; |
| 408 | |
| 409 | enum dc_transfer_func_predefined { |
| 410 | TRANSFER_FUNCTION_SRGB, |
| 411 | TRANSFER_FUNCTION_BT709, |
Anthony Koo | 90e508b | 2016-12-15 12:09:46 -0500 | [diff] [blame] | 412 | TRANSFER_FUNCTION_PQ, |
Anthony Koo | fb735a9 | 2016-12-13 13:59:41 -0500 | [diff] [blame] | 413 | TRANSFER_FUNCTION_LINEAR, |
| 414 | }; |
| 415 | |
| 416 | struct dc_transfer_func { |
Dave Airlie | 9305213 | 2017-10-03 12:38:57 +1000 | [diff] [blame] | 417 | struct kref refcount; |
Anthony Koo | ebf055f | 2017-06-14 10:19:57 -0400 | [diff] [blame] | 418 | struct dc_transfer_func_distributed_points tf_pts; |
Anthony Koo | fb735a9 | 2016-12-13 13:59:41 -0500 | [diff] [blame] | 419 | enum dc_transfer_func_type type; |
| 420 | enum dc_transfer_func_predefined tf; |
Leo (Sunpeng) Li | 7b0c470 | 2017-07-10 14:04:21 -0400 | [diff] [blame] | 421 | struct dc_context *ctx; |
Anthony Koo | fb735a9 | 2016-12-13 13:59:41 -0500 | [diff] [blame] | 422 | }; |
| 423 | |
Harry Wentland | e12cfcb | 2017-07-20 11:43:32 -0400 | [diff] [blame] | 424 | /* |
| 425 | * This structure is filled in by dc_surface_get_status and contains |
| 426 | * the last requested address and the currently active address so the called |
| 427 | * can determine if there are any outstanding flips |
| 428 | */ |
Harry Wentland | 3be5262e | 2017-07-27 09:55:38 -0400 | [diff] [blame] | 429 | struct dc_plane_status { |
Harry Wentland | e12cfcb | 2017-07-20 11:43:32 -0400 | [diff] [blame] | 430 | struct dc_plane_address requested_address; |
| 431 | struct dc_plane_address current_address; |
| 432 | bool is_flip_pending; |
| 433 | bool is_right_eye; |
| 434 | }; |
| 435 | |
Andrew Jiang | 19ec320 | 2017-11-06 17:00:07 -0500 | [diff] [blame] | 436 | union surface_update_flags { |
| 437 | |
| 438 | struct { |
| 439 | /* Medium updates */ |
| 440 | uint32_t color_space_change:1; |
| 441 | uint32_t input_tf_change:1; |
| 442 | uint32_t horizontal_mirror_change:1; |
| 443 | uint32_t per_pixel_alpha_change:1; |
| 444 | uint32_t rotation_change:1; |
| 445 | uint32_t swizzle_change:1; |
| 446 | uint32_t scaling_change:1; |
| 447 | uint32_t position_change:1; |
| 448 | uint32_t in_transfer_func:1; |
| 449 | uint32_t input_csc_change:1; |
| 450 | |
| 451 | /* Full updates */ |
| 452 | uint32_t new_plane:1; |
| 453 | uint32_t bpp_change:1; |
| 454 | uint32_t bandwidth_change:1; |
| 455 | uint32_t clock_change:1; |
| 456 | uint32_t stereo_format_change:1; |
Andrew Jiang | 27b8931 | 2017-11-08 12:15:17 -0500 | [diff] [blame] | 457 | uint32_t full_update:1; |
Andrew Jiang | 19ec320 | 2017-11-06 17:00:07 -0500 | [diff] [blame] | 458 | } bits; |
| 459 | |
| 460 | uint32_t raw; |
| 461 | }; |
| 462 | |
Harry Wentland | c9614ae | 2017-07-27 09:24:04 -0400 | [diff] [blame] | 463 | struct dc_plane_state { |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 464 | struct dc_plane_address address; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 465 | struct scaling_taps scaling_quality; |
| 466 | struct rect src_rect; |
| 467 | struct rect dst_rect; |
| 468 | struct rect clip_rect; |
| 469 | |
| 470 | union plane_size plane_size; |
| 471 | union dc_tiling_info tiling_info; |
Anthony Koo | ebf055f | 2017-06-14 10:19:57 -0400 | [diff] [blame] | 472 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 473 | struct dc_plane_dcc_param dcc; |
Andrew Wong | 1646a6fe | 2016-12-22 15:41:30 -0500 | [diff] [blame] | 474 | |
Harry Wentland | 7a6c4af6 | 2017-07-24 15:30:17 -0400 | [diff] [blame] | 475 | struct dc_gamma *gamma_correction; |
Leo (Sunpeng) Li | 7b0c470 | 2017-07-10 14:04:21 -0400 | [diff] [blame] | 476 | struct dc_transfer_func *in_transfer_func; |
SivapiriyanKumarasamy | de4a296 | 2017-10-19 13:41:30 -0400 | [diff] [blame] | 477 | struct dc_bias_and_scale *bias_and_scale; |
| 478 | struct csc_transform input_csc_color_matrix; |
| 479 | struct fixed31_32 coeff_reduction_factor; |
Anthony Koo | ebf055f | 2017-06-14 10:19:57 -0400 | [diff] [blame] | 480 | |
Anthony Koo | 56ef6ed | 2017-10-23 17:02:02 -0400 | [diff] [blame] | 481 | // TODO: No longer used, remove |
| 482 | struct dc_hdr_static_metadata hdr_static_ctx; |
SivapiriyanKumarasamy | 2938bbb | 2017-10-04 14:24:53 -0400 | [diff] [blame] | 483 | |
Anthony Koo | ebf055f | 2017-06-14 10:19:57 -0400 | [diff] [blame] | 484 | enum dc_color_space color_space; |
Anthony Koo | 56ef6ed | 2017-10-23 17:02:02 -0400 | [diff] [blame] | 485 | enum color_transfer_func input_tf; |
| 486 | |
Anthony Koo | ebf055f | 2017-06-14 10:19:57 -0400 | [diff] [blame] | 487 | enum surface_pixel_format format; |
| 488 | enum dc_rotation_angle rotation; |
| 489 | enum plane_stereo_format stereo_format; |
| 490 | |
| 491 | bool per_pixel_alpha; |
| 492 | bool visible; |
| 493 | bool flip_immediate; |
| 494 | bool horizontal_mirror; |
Harry Wentland | e12cfcb | 2017-07-20 11:43:32 -0400 | [diff] [blame] | 495 | |
Andrew Jiang | 19ec320 | 2017-11-06 17:00:07 -0500 | [diff] [blame] | 496 | union surface_update_flags update_flags; |
Harry Wentland | e12cfcb | 2017-07-20 11:43:32 -0400 | [diff] [blame] | 497 | /* private to DC core */ |
Harry Wentland | 3be5262e | 2017-07-27 09:55:38 -0400 | [diff] [blame] | 498 | struct dc_plane_status status; |
Harry Wentland | e12cfcb | 2017-07-20 11:43:32 -0400 | [diff] [blame] | 499 | struct dc_context *ctx; |
| 500 | |
| 501 | /* private to dc_surface.c */ |
| 502 | enum dc_irq_source irq_source; |
Dave Airlie | 4d090f0 | 2017-10-03 12:38:59 +1000 | [diff] [blame] | 503 | struct kref refcount; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 504 | }; |
| 505 | |
| 506 | struct dc_plane_info { |
| 507 | union plane_size plane_size; |
| 508 | union dc_tiling_info tiling_info; |
Leon Elazar | 9cd09bf | 2016-12-19 12:00:05 -0500 | [diff] [blame] | 509 | struct dc_plane_dcc_param dcc; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 510 | enum surface_pixel_format format; |
| 511 | enum dc_rotation_angle rotation; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 512 | enum plane_stereo_format stereo_format; |
Anthony Koo | 56ef6ed | 2017-10-23 17:02:02 -0400 | [diff] [blame] | 513 | enum dc_color_space color_space; |
| 514 | enum color_transfer_func input_tf; |
Anthony Koo | ebf055f | 2017-06-14 10:19:57 -0400 | [diff] [blame] | 515 | bool horizontal_mirror; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 516 | bool visible; |
Anthony Koo | ebf055f | 2017-06-14 10:19:57 -0400 | [diff] [blame] | 517 | bool per_pixel_alpha; |
SivapiriyanKumarasamy | de4a296 | 2017-10-19 13:41:30 -0400 | [diff] [blame] | 518 | bool input_csc_enabled; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 519 | }; |
| 520 | |
| 521 | struct dc_scaling_info { |
Anthony Koo | ebf055f | 2017-06-14 10:19:57 -0400 | [diff] [blame] | 522 | struct rect src_rect; |
| 523 | struct rect dst_rect; |
| 524 | struct rect clip_rect; |
| 525 | struct scaling_taps scaling_quality; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 526 | }; |
| 527 | |
| 528 | struct dc_surface_update { |
Harry Wentland | c9614ae | 2017-07-27 09:24:04 -0400 | [diff] [blame] | 529 | struct dc_plane_state *surface; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 530 | |
| 531 | /* isr safe update parameters. null means no updates */ |
| 532 | struct dc_flip_addrs *flip_addr; |
| 533 | struct dc_plane_info *plane_info; |
| 534 | struct dc_scaling_info *scaling_info; |
Anthony Koo | 56ef6ed | 2017-10-23 17:02:02 -0400 | [diff] [blame] | 535 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 536 | /* following updates require alloc/sleep/spin that is not isr safe, |
| 537 | * null means no updates |
| 538 | */ |
Anthony Koo | fb735a9 | 2016-12-13 13:59:41 -0500 | [diff] [blame] | 539 | /* gamma TO BE REMOVED */ |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 540 | struct dc_gamma *gamma; |
SivapiriyanKumarasamy | a03f39a | 2017-11-02 15:28:32 -0400 | [diff] [blame] | 541 | enum color_transfer_func color_input_tf; |
| 542 | enum color_transfer_func color_output_tf; |
Anthony Koo | fb735a9 | 2016-12-13 13:59:41 -0500 | [diff] [blame] | 543 | struct dc_transfer_func *in_transfer_func; |
SivapiriyanKumarasamy | de4a296 | 2017-10-19 13:41:30 -0400 | [diff] [blame] | 544 | |
| 545 | struct csc_transform *input_csc_color_matrix; |
| 546 | struct fixed31_32 *coeff_reduction_factor; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 547 | }; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 548 | |
| 549 | /* |
| 550 | * Create a new surface with default parameters; |
| 551 | */ |
Bhawanpreet Lakha | fb3466a | 2017-08-01 15:00:25 -0400 | [diff] [blame] | 552 | struct dc_plane_state *dc_create_plane_state(struct dc *dc); |
Harry Wentland | 3be5262e | 2017-07-27 09:55:38 -0400 | [diff] [blame] | 553 | const struct dc_plane_status *dc_plane_get_status( |
| 554 | const struct dc_plane_state *plane_state); |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 555 | |
Harry Wentland | 3be5262e | 2017-07-27 09:55:38 -0400 | [diff] [blame] | 556 | void dc_plane_state_retain(struct dc_plane_state *plane_state); |
| 557 | void dc_plane_state_release(struct dc_plane_state *plane_state); |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 558 | |
Harry Wentland | 7a6c4af6 | 2017-07-24 15:30:17 -0400 | [diff] [blame] | 559 | void dc_gamma_retain(struct dc_gamma *dc_gamma); |
| 560 | void dc_gamma_release(struct dc_gamma **dc_gamma); |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 561 | struct dc_gamma *dc_create_gamma(void); |
| 562 | |
Leo (Sunpeng) Li | 7b0c470 | 2017-07-10 14:04:21 -0400 | [diff] [blame] | 563 | void dc_transfer_func_retain(struct dc_transfer_func *dc_tf); |
| 564 | void dc_transfer_func_release(struct dc_transfer_func *dc_tf); |
Anthony Koo | 90e508b | 2016-12-15 12:09:46 -0500 | [diff] [blame] | 565 | struct dc_transfer_func *dc_create_transfer_func(void); |
Anthony Koo | fb735a9 | 2016-12-13 13:59:41 -0500 | [diff] [blame] | 566 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 567 | /* |
| 568 | * This structure holds a surface address. There could be multiple addresses |
| 569 | * in cases such as Stereo 3D, Planar YUV, etc. Other per-flip attributes such |
| 570 | * as frame durations and DCC format can also be set. |
| 571 | */ |
| 572 | struct dc_flip_addrs { |
| 573 | struct dc_plane_address address; |
| 574 | bool flip_immediate; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 575 | /* TODO: add flip duration for FreeSync */ |
| 576 | }; |
| 577 | |
Aric Cyr | ab2541b | 2016-12-29 15:27:12 -0500 | [diff] [blame] | 578 | bool dc_post_update_surfaces_to_stream( |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 579 | struct dc *dc); |
| 580 | |
Harry Wentland | 7c0c967 | 2017-11-08 14:34:14 -0500 | [diff] [blame^] | 581 | #include "dc_stream.h" |
Andrey Grodzovsky | 1dc9049 | 2017-07-31 11:29:25 -0400 | [diff] [blame] | 582 | |
Aric Cyr | ab2541b | 2016-12-29 15:27:12 -0500 | [diff] [blame] | 583 | /* |
| 584 | * Structure to store surface/stream associations for validation |
| 585 | */ |
| 586 | struct dc_validation_set { |
Harry Wentland | 0971c40 | 2017-07-27 09:33:33 -0400 | [diff] [blame] | 587 | struct dc_stream_state *stream; |
Harry Wentland | 3be5262e | 2017-07-27 09:55:38 -0400 | [diff] [blame] | 588 | struct dc_plane_state *plane_states[MAX_SURFACES]; |
| 589 | uint8_t plane_count; |
Aric Cyr | ab2541b | 2016-12-29 15:27:12 -0500 | [diff] [blame] | 590 | }; |
| 591 | |
Yongqiang Sun | 62c933f | 2017-10-10 14:01:33 -0400 | [diff] [blame] | 592 | enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state); |
Andrey Grodzovsky | 1dc9049 | 2017-07-31 11:29:25 -0400 | [diff] [blame] | 593 | |
Yongqiang Sun | e750d56 | 2017-09-20 17:06:18 -0400 | [diff] [blame] | 594 | enum dc_status dc_validate_global_state( |
Andrey Grodzovsky | 1dc9049 | 2017-07-31 11:29:25 -0400 | [diff] [blame] | 595 | struct dc *dc, |
Jerry Zuo | 608ac7b | 2017-08-25 16:16:10 -0400 | [diff] [blame] | 596 | struct dc_state *new_ctx); |
Harry Wentland | 07d72b3 | 2017-03-29 11:22:05 -0400 | [diff] [blame] | 597 | |
Andrey Grodzovsky | ab8db3e | 2017-08-28 14:25:01 -0400 | [diff] [blame] | 598 | |
| 599 | void dc_resource_state_construct( |
| 600 | const struct dc *dc, |
| 601 | struct dc_state *dst_ctx); |
| 602 | |
Bhawanpreet Lakha | f36cc57 | 2017-08-28 12:04:23 -0400 | [diff] [blame] | 603 | void dc_resource_state_copy_construct( |
Jerry Zuo | 608ac7b | 2017-08-25 16:16:10 -0400 | [diff] [blame] | 604 | const struct dc_state *src_ctx, |
| 605 | struct dc_state *dst_ctx); |
Harry Wentland | 8122a25 | 2017-03-29 11:15:14 -0400 | [diff] [blame] | 606 | |
Bhawanpreet Lakha | f36cc57 | 2017-08-28 12:04:23 -0400 | [diff] [blame] | 607 | void dc_resource_state_copy_construct_current( |
Andrey Grodzovsky | 1dc9049 | 2017-07-31 11:29:25 -0400 | [diff] [blame] | 608 | const struct dc *dc, |
Jerry Zuo | 608ac7b | 2017-08-25 16:16:10 -0400 | [diff] [blame] | 609 | struct dc_state *dst_ctx); |
Andrey Grodzovsky | 1dc9049 | 2017-07-31 11:29:25 -0400 | [diff] [blame] | 610 | |
Bhawanpreet Lakha | f36cc57 | 2017-08-28 12:04:23 -0400 | [diff] [blame] | 611 | void dc_resource_state_destruct(struct dc_state *context); |
Harry Wentland | 8122a25 | 2017-03-29 11:15:14 -0400 | [diff] [blame] | 612 | |
Aric Cyr | ab2541b | 2016-12-29 15:27:12 -0500 | [diff] [blame] | 613 | /* |
Harry Wentland | 7cf2c84 | 2017-03-06 09:43:30 -0500 | [diff] [blame] | 614 | * TODO update to make it about validation sets |
| 615 | * Set up streams and links associated to drive sinks |
| 616 | * The streams parameter is an absolute set of all active streams. |
| 617 | * |
| 618 | * After this call: |
| 619 | * Phy, Encoder, Timing Generator are programmed and enabled. |
| 620 | * New streams are enabled with blank stream; no memory read. |
| 621 | */ |
Jerry Zuo | 608ac7b | 2017-08-25 16:16:10 -0400 | [diff] [blame] | 622 | bool dc_commit_state(struct dc *dc, struct dc_state *context); |
Harry Wentland | 7cf2c84 | 2017-03-06 09:43:30 -0500 | [diff] [blame] | 623 | |
Andrey Grodzovsky | 8a76708 | 2017-07-11 14:41:51 -0400 | [diff] [blame] | 624 | |
Jerry Zuo | 608ac7b | 2017-08-25 16:16:10 -0400 | [diff] [blame] | 625 | struct dc_state *dc_create_state(void); |
| 626 | void dc_retain_state(struct dc_state *context); |
| 627 | void dc_release_state(struct dc_state *context); |
Andrey Grodzovsky | 8a76708 | 2017-07-11 14:41:51 -0400 | [diff] [blame] | 628 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 629 | /******************************************************************************* |
| 630 | * Link Interfaces |
| 631 | ******************************************************************************/ |
| 632 | |
Harry Wentland | d0778eb | 2017-07-22 20:05:20 -0400 | [diff] [blame] | 633 | struct dpcd_caps { |
| 634 | union dpcd_rev dpcd_rev; |
| 635 | union max_lane_count max_ln_count; |
| 636 | union max_down_spread max_down_spread; |
| 637 | |
| 638 | /* dongle type (DP converter, CV smart dongle) */ |
| 639 | enum display_dongle_type dongle_type; |
| 640 | /* Dongle's downstream count. */ |
| 641 | union sink_count sink_count; |
| 642 | /* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER, |
| 643 | indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/ |
| 644 | struct dc_dongle_caps dongle_caps; |
| 645 | |
| 646 | uint32_t sink_dev_id; |
| 647 | uint32_t branch_dev_id; |
| 648 | int8_t branch_dev_name[6]; |
| 649 | int8_t branch_hw_revision; |
| 650 | |
| 651 | bool allow_invalid_MSA_timing_param; |
| 652 | bool panel_mode_edp; |
Wenjing Liu | 9799624a | 2017-08-15 19:10:14 -0400 | [diff] [blame] | 653 | bool dpcd_display_control_capable; |
Harry Wentland | d0778eb | 2017-07-22 20:05:20 -0400 | [diff] [blame] | 654 | }; |
| 655 | |
| 656 | struct dc_link_status { |
| 657 | struct dpcd_caps *dpcd_caps; |
| 658 | }; |
| 659 | |
| 660 | /* DP MST stream allocation (payload bandwidth number) */ |
| 661 | struct link_mst_stream_allocation { |
| 662 | /* DIG front */ |
| 663 | const struct stream_encoder *stream_enc; |
| 664 | /* associate DRM payload table with DC stream encoder */ |
| 665 | uint8_t vcp_id; |
| 666 | /* number of slots required for the DP stream in transport packet */ |
| 667 | uint8_t slot_count; |
| 668 | }; |
| 669 | |
| 670 | /* DP MST stream allocation table */ |
| 671 | struct link_mst_stream_allocation_table { |
| 672 | /* number of DP video streams */ |
| 673 | int stream_count; |
| 674 | /* array of stream allocations */ |
| 675 | struct link_mst_stream_allocation stream_allocations[MAX_CONTROLLER_NUM]; |
| 676 | }; |
| 677 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 678 | /* |
| 679 | * A link contains one or more sinks and their connected status. |
| 680 | * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported. |
| 681 | */ |
| 682 | struct dc_link { |
Harry Wentland | b73a22d | 2017-07-24 14:04:27 -0400 | [diff] [blame] | 683 | struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK]; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 684 | unsigned int sink_count; |
Harry Wentland | b73a22d | 2017-07-24 14:04:27 -0400 | [diff] [blame] | 685 | struct dc_sink *local_sink; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 686 | unsigned int link_index; |
| 687 | enum dc_connection_type type; |
| 688 | enum signal_type connector_signal; |
| 689 | enum dc_irq_source irq_source_hpd; |
| 690 | enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */ |
| 691 | /* caps is the same as reported_link_cap. link_traing use |
| 692 | * reported_link_cap. Will clean up. TODO |
| 693 | */ |
| 694 | struct dc_link_settings reported_link_cap; |
| 695 | struct dc_link_settings verified_link_cap; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 696 | struct dc_link_settings cur_link_settings; |
| 697 | struct dc_lane_settings cur_lane_setting; |
Ding Wang | 8c4abe0 | 2017-07-18 17:18:11 -0400 | [diff] [blame] | 698 | struct dc_link_settings preferred_link_setting; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 699 | |
| 700 | uint8_t ddc_hw_inst; |
Zeyu Fan | 7a09633 | 2017-06-13 11:54:10 -0400 | [diff] [blame] | 701 | |
| 702 | uint8_t hpd_src; |
| 703 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 704 | uint8_t link_enc_hw_inst; |
| 705 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 706 | bool test_pattern_enabled; |
| 707 | union compliance_test_state compliance_test_state; |
Andrey Grodzovsky | 9fb8de7 | 2017-02-14 13:50:17 -0500 | [diff] [blame] | 708 | |
| 709 | void *priv; |
Andrey Grodzovsky | 46df790 | 2017-04-30 09:20:55 -0400 | [diff] [blame] | 710 | |
| 711 | struct ddc_service *ddc; |
Anthony Koo | ebf055f | 2017-06-14 10:19:57 -0400 | [diff] [blame] | 712 | |
| 713 | bool aux_mode; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 714 | |
Harry Wentland | d0778eb | 2017-07-22 20:05:20 -0400 | [diff] [blame] | 715 | /* Private to DC core */ |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 716 | |
Bhawanpreet Lakha | fb3466a | 2017-08-01 15:00:25 -0400 | [diff] [blame] | 717 | const struct dc *dc; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 718 | |
Harry Wentland | d0778eb | 2017-07-22 20:05:20 -0400 | [diff] [blame] | 719 | struct dc_context *ctx; |
Anthony Koo | ebf055f | 2017-06-14 10:19:57 -0400 | [diff] [blame] | 720 | |
Harry Wentland | d0778eb | 2017-07-22 20:05:20 -0400 | [diff] [blame] | 721 | struct link_encoder *link_enc; |
| 722 | struct graphics_object_id link_id; |
| 723 | union ddi_channel_mapping ddi_channel_mapping; |
| 724 | struct connector_device_tag_info device_tag; |
| 725 | struct dpcd_caps dpcd_caps; |
Zeyu Fan | 1e8635e | 2017-08-14 18:43:11 -0400 | [diff] [blame] | 726 | unsigned short chip_caps; |
Harry Wentland | d0778eb | 2017-07-22 20:05:20 -0400 | [diff] [blame] | 727 | unsigned int dpcd_sink_count; |
Harry Wentland | d0778eb | 2017-07-22 20:05:20 -0400 | [diff] [blame] | 728 | enum edp_revision edp_revision; |
| 729 | bool psr_enabled; |
| 730 | |
| 731 | /* MST record stream using this link */ |
| 732 | struct link_flags { |
| 733 | bool dp_keep_receiver_powered; |
| 734 | } wa_flags; |
| 735 | struct link_mst_stream_allocation_table mst_stream_alloc_table; |
| 736 | |
| 737 | struct dc_link_status link_status; |
| 738 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 739 | }; |
| 740 | |
| 741 | const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link); |
| 742 | |
| 743 | /* |
| 744 | * Return an enumerated dc_link. dc_link order is constant and determined at |
| 745 | * boot time. They cannot be created or destroyed. |
| 746 | * Use dc_get_caps() to get number of links. |
| 747 | */ |
Dave Airlie | c6fa531 | 2017-10-03 15:11:00 +1000 | [diff] [blame] | 748 | static inline struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index) |
| 749 | { |
| 750 | return dc->links[link_index]; |
| 751 | } |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 752 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 753 | /* Set backlight level of an embedded panel (eDP, LVDS). */ |
| 754 | bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level, |
Harry Wentland | 0971c40 | 2017-07-27 09:33:33 -0400 | [diff] [blame] | 755 | uint32_t frame_ramp, const struct dc_stream_state *stream); |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 756 | |
Charlene Liu | c729970 | 2017-08-28 16:28:34 -0400 | [diff] [blame] | 757 | bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable, bool wait); |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 758 | |
Amy Zhang | 7db4ded | 2017-05-30 16:16:57 -0400 | [diff] [blame] | 759 | bool dc_link_get_psr_state(const struct dc_link *dc_link, uint32_t *psr_state); |
| 760 | |
Harry Wentland | d0778eb | 2017-07-22 20:05:20 -0400 | [diff] [blame] | 761 | bool dc_link_setup_psr(struct dc_link *dc_link, |
Harry Wentland | 0971c40 | 2017-07-27 09:33:33 -0400 | [diff] [blame] | 762 | const struct dc_stream_state *stream, struct psr_config *psr_config, |
Amy Zhang | 9f72f51 | 2017-05-31 16:53:01 -0400 | [diff] [blame] | 763 | struct psr_context *psr_context); |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 764 | |
| 765 | /* Request DC to detect if there is a Panel connected. |
| 766 | * boot - If this call is during initial boot. |
| 767 | * Return false for any type of detection failure or MST detection |
| 768 | * true otherwise. True meaning further action is required (status update |
| 769 | * and OS notification). |
| 770 | */ |
Hersen Wu | 8f38b66c | 2017-09-11 16:42:14 -0400 | [diff] [blame] | 771 | enum dc_detect_reason { |
| 772 | DETECT_REASON_BOOT, |
| 773 | DETECT_REASON_HPD, |
| 774 | DETECT_REASON_HPDRX, |
| 775 | }; |
| 776 | |
| 777 | bool dc_link_detect(struct dc_link *dc_link, enum dc_detect_reason reason); |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 778 | |
| 779 | /* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt). |
| 780 | * Return: |
| 781 | * true - Downstream port status changed. DM should call DC to do the |
| 782 | * detection. |
| 783 | * false - no change in Downstream port status. No further action required |
| 784 | * from DM. */ |
Harry Wentland | d0778eb | 2017-07-22 20:05:20 -0400 | [diff] [blame] | 785 | bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link, |
Wenjing Liu | 8ee65d7 | 2017-07-19 13:18:26 -0400 | [diff] [blame] | 786 | union hpd_irq_data *hpd_irq_dpcd_data); |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 787 | |
| 788 | struct dc_sink_init_data; |
| 789 | |
| 790 | struct dc_sink *dc_link_add_remote_sink( |
Harry Wentland | d0778eb | 2017-07-22 20:05:20 -0400 | [diff] [blame] | 791 | struct dc_link *dc_link, |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 792 | const uint8_t *edid, |
| 793 | int len, |
| 794 | struct dc_sink_init_data *init_data); |
| 795 | |
| 796 | void dc_link_remove_remote_sink( |
Harry Wentland | d0778eb | 2017-07-22 20:05:20 -0400 | [diff] [blame] | 797 | struct dc_link *link, |
Harry Wentland | b73a22d | 2017-07-24 14:04:27 -0400 | [diff] [blame] | 798 | struct dc_sink *sink); |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 799 | |
| 800 | /* Used by diagnostics for virtual link at the moment */ |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 801 | |
| 802 | void dc_link_dp_set_drive_settings( |
Harry Wentland | d0778eb | 2017-07-22 20:05:20 -0400 | [diff] [blame] | 803 | struct dc_link *link, |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 804 | struct link_training_settings *lt_settings); |
| 805 | |
Ding Wang | 820e393 | 2017-07-13 12:09:57 -0400 | [diff] [blame] | 806 | enum link_training_result dc_link_dp_perform_link_training( |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 807 | struct dc_link *link, |
| 808 | const struct dc_link_settings *link_setting, |
| 809 | bool skip_video_pattern); |
| 810 | |
| 811 | void dc_link_dp_enable_hpd(const struct dc_link *link); |
| 812 | |
| 813 | void dc_link_dp_disable_hpd(const struct dc_link *link); |
| 814 | |
| 815 | bool dc_link_dp_set_test_pattern( |
Harry Wentland | d0778eb | 2017-07-22 20:05:20 -0400 | [diff] [blame] | 816 | struct dc_link *link, |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 817 | enum dp_test_pattern test_pattern, |
| 818 | const struct link_training_settings *p_link_settings, |
| 819 | const unsigned char *p_custom_pattern, |
| 820 | unsigned int cust_pattern_size); |
| 821 | |
| 822 | /******************************************************************************* |
| 823 | * Sink Interfaces - A sink corresponds to a display output device |
| 824 | ******************************************************************************/ |
| 825 | |
xhdu | 8c89531 | 2017-03-21 11:05:32 -0400 | [diff] [blame] | 826 | struct dc_container_id { |
| 827 | // 128bit GUID in binary form |
| 828 | unsigned char guid[16]; |
| 829 | // 8 byte port ID -> ELD.PortID |
| 830 | unsigned int portId[2]; |
| 831 | // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName |
| 832 | unsigned short manufacturerName; |
| 833 | // 2 byte product code -> ELD.ProductCode |
| 834 | unsigned short productCode; |
| 835 | }; |
| 836 | |
Vitaly Prosyak | b6d6103 | 2017-06-12 11:03:26 -0500 | [diff] [blame] | 837 | |
Vitaly Prosyak | 9edba55 | 2017-06-07 12:23:59 -0500 | [diff] [blame] | 838 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 839 | /* |
| 840 | * The sink structure contains EDID and other display device properties |
| 841 | */ |
| 842 | struct dc_sink { |
| 843 | enum signal_type sink_signal; |
| 844 | struct dc_edid dc_edid; /* raw edid */ |
| 845 | struct dc_edid_caps edid_caps; /* parse display caps */ |
xhdu | 8c89531 | 2017-03-21 11:05:32 -0400 | [diff] [blame] | 846 | struct dc_container_id *dc_container_id; |
Zeyu Fan | 4a9a5d6 | 2017-03-07 11:48:50 -0500 | [diff] [blame] | 847 | uint32_t dongle_max_pix_clk; |
Andrey Grodzovsky | 5c4e98064 | 2017-02-14 15:47:24 -0500 | [diff] [blame] | 848 | void *priv; |
Vitaly Prosyak | 9edba55 | 2017-06-07 12:23:59 -0500 | [diff] [blame] | 849 | struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX]; |
Anthony Koo | ebf055f | 2017-06-14 10:19:57 -0400 | [diff] [blame] | 850 | bool converter_disable_audio; |
Harry Wentland | b73a22d | 2017-07-24 14:04:27 -0400 | [diff] [blame] | 851 | |
| 852 | /* private to DC core */ |
| 853 | struct dc_link *link; |
| 854 | struct dc_context *ctx; |
| 855 | |
| 856 | /* private to dc_sink.c */ |
Dave Airlie | cb56ace | 2017-10-03 12:39:01 +1000 | [diff] [blame] | 857 | struct kref refcount; |
Eric Yang | 7d8d90d | 2017-10-23 12:06:54 -0400 | [diff] [blame] | 858 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 859 | }; |
| 860 | |
Harry Wentland | b73a22d | 2017-07-24 14:04:27 -0400 | [diff] [blame] | 861 | void dc_sink_retain(struct dc_sink *sink); |
| 862 | void dc_sink_release(struct dc_sink *sink); |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 863 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 864 | struct dc_sink_init_data { |
| 865 | enum signal_type sink_signal; |
Harry Wentland | d0778eb | 2017-07-22 20:05:20 -0400 | [diff] [blame] | 866 | struct dc_link *link; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 867 | uint32_t dongle_max_pix_clk; |
| 868 | bool converter_disable_audio; |
| 869 | }; |
| 870 | |
| 871 | struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params); |
| 872 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 873 | /* Newer interfaces */ |
| 874 | struct dc_cursor { |
| 875 | struct dc_plane_address address; |
| 876 | struct dc_cursor_attributes attributes; |
| 877 | }; |
| 878 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 879 | /******************************************************************************* |
| 880 | * Interrupt interfaces |
| 881 | ******************************************************************************/ |
| 882 | enum dc_irq_source dc_interrupt_to_irq_source( |
| 883 | struct dc *dc, |
| 884 | uint32_t src_id, |
| 885 | uint32_t ext_id); |
Bhawanpreet Lakha | fb3466a | 2017-08-01 15:00:25 -0400 | [diff] [blame] | 886 | void dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable); |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 887 | void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src); |
| 888 | enum dc_irq_source dc_get_hpd_irq_source_at_index( |
| 889 | struct dc *dc, uint32_t link_index); |
| 890 | |
| 891 | /******************************************************************************* |
| 892 | * Power Interfaces |
| 893 | ******************************************************************************/ |
| 894 | |
| 895 | void dc_set_power_state( |
| 896 | struct dc *dc, |
Andrey Grodzovsky | a362148 | 2017-04-20 15:59:25 -0400 | [diff] [blame] | 897 | enum dc_acpi_cm_power_state power_state); |
Bhawanpreet Lakha | fb3466a | 2017-08-01 15:00:25 -0400 | [diff] [blame] | 898 | void dc_resume(struct dc *dc); |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 899 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 900 | /* |
| 901 | * DPCD access interfaces |
| 902 | */ |
| 903 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 904 | bool dc_submit_i2c( |
| 905 | struct dc *dc, |
| 906 | uint32_t link_index, |
| 907 | struct i2c_command *cmd); |
| 908 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 909 | #endif /* DC_INTERFACE_H_ */ |