blob: 5a378cc5daafc8c74a6efd8ac1c0c48d72a8a979 [file] [log] [blame]
Harry Wentland45622362017-09-12 15:58:20 -04001/*
2 * Copyright 2012-14 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: AMD
23 *
24 */
25
26#ifndef DC_INTERFACE_H_
27#define DC_INTERFACE_H_
28
29#include "dc_types.h"
Harry Wentland45622362017-09-12 15:58:20 -040030#include "grph_object_defs.h"
31#include "logger_types.h"
32#include "gpio_types.h"
33#include "link_service_types.h"
Harry Wentlandd0778eb2017-07-22 20:05:20 -040034#include "grph_object_ctrl_defs.h"
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -040035#include <inc/hw/opp.h>
Harry Wentland45622362017-09-12 15:58:20 -040036
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040037#include "inc/hw_sequencer.h"
Roman Libe7c97f2017-08-14 17:35:08 -040038#include "inc/compressor.h"
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040039#include "dml/display_mode_lib.h"
40
Tony Cheng2e1cc332017-09-26 17:06:26 -040041#define DC_VER "3.1.03"
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040042
Harry Wentland091a97e2016-12-06 12:25:52 -050043#define MAX_SURFACES 3
Aric Cyrab2541b2016-12-29 15:27:12 -050044#define MAX_STREAMS 6
Harry Wentland45622362017-09-12 15:58:20 -040045#define MAX_SINKS_PER_LINK 4
46
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040047
Harry Wentland45622362017-09-12 15:58:20 -040048/*******************************************************************************
49 * Display Core Interfaces
50 ******************************************************************************/
Harry Wentland45622362017-09-12 15:58:20 -040051struct dc_caps {
Aric Cyrab2541b2016-12-29 15:27:12 -050052 uint32_t max_streams;
Harry Wentland45622362017-09-12 15:58:20 -040053 uint32_t max_links;
54 uint32_t max_audios;
55 uint32_t max_slave_planes;
Harry Wentland3be5262e2017-07-27 09:55:38 -040056 uint32_t max_planes;
Harry Wentland45622362017-09-12 15:58:20 -040057 uint32_t max_downscale_ratio;
58 uint32_t i2c_speed_in_khz;
Tony Chenga37656b2017-02-08 22:13:52 -050059 unsigned int max_cursor_size;
Dmytro Laktyushkin8e7095b2017-10-03 12:54:18 -040060 unsigned int max_video_width;
Tony Chenga32a7702017-09-25 18:06:11 -040061 bool dcc_const_color;
Charlene Liu41766642017-09-27 23:23:16 -040062 bool dynamic_audio;
Harry Wentland45622362017-09-12 15:58:20 -040063};
64
Harry Wentland45622362017-09-12 15:58:20 -040065struct dc_dcc_surface_param {
Harry Wentland45622362017-09-12 15:58:20 -040066 struct dc_size surface_size;
Anthony Kooebf055f2017-06-14 10:19:57 -040067 enum surface_pixel_format format;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -040068 enum swizzle_mode_values swizzle_mode;
Harry Wentland45622362017-09-12 15:58:20 -040069 enum dc_scan_direction scan;
70};
71
72struct dc_dcc_setting {
73 unsigned int max_compressed_blk_size;
74 unsigned int max_uncompressed_blk_size;
75 bool independent_64b_blks;
76};
77
78struct dc_surface_dcc_cap {
Harry Wentland45622362017-09-12 15:58:20 -040079 union {
80 struct {
81 struct dc_dcc_setting rgb;
82 } grph;
83
84 struct {
85 struct dc_dcc_setting luma;
86 struct dc_dcc_setting chroma;
87 } video;
88 };
Anthony Kooebf055f2017-06-14 10:19:57 -040089
90 bool capable;
91 bool const_color_support;
Harry Wentland45622362017-09-12 15:58:20 -040092};
93
Sylvia Tsai94267b32017-04-21 15:29:55 -040094struct dc_static_screen_events {
95 bool cursor_update;
96 bool surface_update;
97 bool overlay_update;
98};
99
Harry Wentland45622362017-09-12 15:58:20 -0400100/* Forward declaration*/
101struct dc;
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400102struct dc_plane_state;
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400103struct dc_state;
Harry Wentland45622362017-09-12 15:58:20 -0400104
105struct dc_cap_funcs {
Alex Deucherff5ef992017-06-15 16:27:42 -0400106 bool (*get_dcc_compression_cap)(const struct dc *dc,
107 const struct dc_dcc_surface_param *input,
108 struct dc_surface_dcc_cap *output);
Harry Wentland45622362017-09-12 15:58:20 -0400109};
110
Harry Wentland0971c402017-07-27 09:33:33 -0400111struct dc_stream_state_funcs {
Harry Wentland45622362017-09-12 15:58:20 -0400112 bool (*adjust_vmin_vmax)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400113 struct dc_stream_state **stream,
Harry Wentland45622362017-09-12 15:58:20 -0400114 int num_streams,
115 int vmin,
116 int vmax);
Eric Cook72ada5f2017-04-18 15:24:50 -0400117 bool (*get_crtc_position)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400118 struct dc_stream_state **stream,
Eric Cook72ada5f2017-04-18 15:24:50 -0400119 int num_streams,
120 unsigned int *v_pos,
121 unsigned int *nom_v_pos);
122
Harry Wentland45622362017-09-12 15:58:20 -0400123 bool (*set_gamut_remap)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400124 const struct dc_stream_state *stream);
Sylvia Tsai94267b32017-04-21 15:29:55 -0400125
Yue Hin Lauabe07e82017-06-28 17:21:42 -0400126 bool (*program_csc_matrix)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400127 struct dc_stream_state *stream);
Yue Hin Lauabe07e82017-06-28 17:21:42 -0400128
Sylvia Tsai94267b32017-04-21 15:29:55 -0400129 void (*set_static_screen_events)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400130 struct dc_stream_state **stream,
Sylvia Tsai94267b32017-04-21 15:29:55 -0400131 int num_streams,
132 const struct dc_static_screen_events *events);
Ding Wang529cad02017-04-25 10:03:27 -0400133
Harry Wentland0971c402017-07-27 09:33:33 -0400134 void (*set_dither_option)(struct dc_stream_state *stream,
Ding Wang529cad02017-04-25 10:03:27 -0400135 enum dc_dither_option option);
Harry Wentland45622362017-09-12 15:58:20 -0400136};
137
138struct link_training_settings;
139
140struct dc_link_funcs {
141 void (*set_drive_settings)(struct dc *dc,
Hersen Wubf5cda32017-01-04 10:22:35 -0500142 struct link_training_settings *lt_settings,
143 const struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400144 void (*perform_link_training)(struct dc *dc,
145 struct dc_link_settings *link_setting,
146 bool skip_video_pattern);
147 void (*set_preferred_link_settings)(struct dc *dc,
Zeyu Fan88639162016-12-23 16:53:12 -0500148 struct dc_link_settings *link_setting,
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400149 struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400150 void (*enable_hpd)(const struct dc_link *link);
151 void (*disable_hpd)(const struct dc_link *link);
152 void (*set_test_pattern)(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400153 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400154 enum dp_test_pattern test_pattern,
155 const struct link_training_settings *p_link_settings,
156 const unsigned char *p_custom_pattern,
157 unsigned int cust_pattern_size);
158};
159
160/* Structure to hold configuration flags set by dm at dc creation. */
161struct dc_config {
162 bool gpu_vm_support;
163 bool disable_disp_pll_sharing;
164};
165
Tony Chenga32a7702017-09-25 18:06:11 -0400166enum dcc_option {
167 DCC_ENABLE = 0,
168 DCC_DISABLE = 1,
169 DCC_HALF_REQ_DISALBE = 2,
170};
171
Tony Chengdb64fbe2017-09-25 10:52:07 -0400172enum pipe_split_policy {
173 MPC_SPLIT_DYNAMIC = 0,
174 MPC_SPLIT_AVOID = 1,
175 MPC_SPLIT_AVOID_MULT_DISP = 2,
176};
177
Eric Yang441ad742017-09-27 11:44:43 -0400178enum wm_report_mode {
179 WM_REPORT_DEFAULT = 0,
180 WM_REPORT_OVERRIDE = 1,
181};
182
Harry Wentland45622362017-09-12 15:58:20 -0400183struct dc_debug {
184 bool surface_visual_confirm;
Tony Cheng2b13d7d2017-07-14 14:07:16 -0400185 bool sanity_checks;
Harry Wentland45622362017-09-12 15:58:20 -0400186 bool max_disp_clk;
Harry Wentland45622362017-09-12 15:58:20 -0400187 bool surface_trace;
Yongqiang Sun94749802016-12-08 09:47:11 -0500188 bool timing_trace;
Dmytro Laktyushkinc9742682017-06-07 13:53:30 -0400189 bool clock_trace;
Harry Wentland45622362017-09-12 15:58:20 -0400190 bool validation_trace;
Tony Cheng966869d2017-09-26 01:56:00 -0400191
192 /* stutter efficiency related */
Harry Wentland45622362017-09-12 15:58:20 -0400193 bool disable_stutter;
Tony Cheng966869d2017-09-26 01:56:00 -0400194 bool use_max_lb;
Tony Chenga32a7702017-09-25 18:06:11 -0400195 enum dcc_option disable_dcc;
Tony Cheng966869d2017-09-26 01:56:00 -0400196 enum pipe_split_policy pipe_split_policy;
197 bool force_single_disp_pipe_split;
Tony Cheng65123872017-09-27 09:20:51 -0400198 bool voltage_align_fclk;
Tony Cheng966869d2017-09-26 01:56:00 -0400199
Harry Wentland45622362017-09-12 15:58:20 -0400200 bool disable_dfs_bypass;
Alex Deucherff5ef992017-06-15 16:27:42 -0400201 bool disable_dpp_power_gate;
202 bool disable_hubp_power_gate;
203 bool disable_pplib_wm_range;
Eric Yang441ad742017-09-27 11:44:43 -0400204 enum wm_report_mode pplib_wm_report_mode;
Hersen Wu4f4ee682017-09-20 16:30:44 -0400205 unsigned int min_disp_clk_khz;
Dmytro Laktyushkin139cb652017-06-21 09:35:35 -0400206 int sr_exit_time_dpm0_ns;
207 int sr_enter_plus_exit_time_dpm0_ns;
Alex Deucherff5ef992017-06-15 16:27:42 -0400208 int sr_exit_time_ns;
209 int sr_enter_plus_exit_time_ns;
210 int urgent_latency_ns;
211 int percent_of_ideal_drambw;
212 int dram_clock_change_latency_ns;
Dmytro Laktyushkine73b59b2017-05-19 13:01:35 -0400213 int always_scale;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400214 bool disable_pplib_clock_request;
Harry Wentland45622362017-09-12 15:58:20 -0400215 bool disable_clock_gate;
Yongqiang Sunaa66df52016-12-15 10:50:48 -0500216 bool disable_dmcu;
Charlene Liu29eba8e2017-05-23 17:15:54 -0400217 bool disable_psr;
Anthony Koo70814f62017-01-27 17:50:03 -0500218 bool force_abm_enable;
Charlene Liu6d732e72017-09-20 16:15:18 -0400219 bool disable_hbup_pg;
220 bool disable_dpp_pg;
Charlene Liu73fb63e2017-10-02 18:01:36 -0400221 bool disable_stereo_support;
Charlene Liuf6cb5882017-10-02 16:25:58 -0400222 bool vsr_support;
Harry Wentland45622362017-09-12 15:58:20 -0400223};
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400224struct dc_state;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400225struct resource_pool;
226struct dce_hwseq;
Harry Wentland45622362017-09-12 15:58:20 -0400227struct dc {
228 struct dc_caps caps;
229 struct dc_cap_funcs cap_funcs;
Harry Wentland0971c402017-07-27 09:33:33 -0400230 struct dc_stream_state_funcs stream_funcs;
Harry Wentland45622362017-09-12 15:58:20 -0400231 struct dc_link_funcs link_funcs;
232 struct dc_config config;
233 struct dc_debug debug;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400234
235 struct dc_context *ctx;
236
237 uint8_t link_count;
238 struct dc_link *links[MAX_PIPES * 2];
239
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400240 struct dc_state *current_state;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400241 struct resource_pool *res_pool;
242
243 /* Display Engine Clock levels */
244 struct dm_pp_clock_levels sclk_lvls;
245
246 /* Inputs into BW and WM calculations. */
247 struct bw_calcs_dceip *bw_dceip;
248 struct bw_calcs_vbios *bw_vbios;
249#ifdef CONFIG_DRM_AMD_DC_DCN1_0
250 struct dcn_soc_bounding_box *dcn_soc;
251 struct dcn_ip_params *dcn_ip;
252 struct display_mode_lib dml;
253#endif
254
255 /* HW functions */
256 struct hw_sequencer_funcs hwss;
257 struct dce_hwseq *hwseq;
258
259 /* temp store of dm_pp_display_configuration
260 * to compare to see if display config changed
261 */
262 struct dm_pp_display_configuration prev_display_config;
263
264 /* FBC compressor */
Shirish S3eab7912017-09-26 15:35:42 +0530265#if defined(CONFIG_DRM_AMD_DC_FBC)
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400266 struct compressor *fbc_compressor;
267#endif
Harry Wentland45622362017-09-12 15:58:20 -0400268};
269
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400270enum frame_buffer_mode {
271 FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
272 FRAME_BUFFER_MODE_ZFB_ONLY,
273 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
274} ;
275
276struct dchub_init_data {
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400277 int64_t zfb_phys_addr_base;
278 int64_t zfb_mc_base_addr;
279 uint64_t zfb_size_in_byte;
280 enum frame_buffer_mode fb_mode;
Anthony Kooebf055f2017-06-14 10:19:57 -0400281 bool dchub_initialzied;
282 bool dchub_info_valid;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400283};
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400284
Harry Wentland45622362017-09-12 15:58:20 -0400285struct dc_init_data {
286 struct hw_asic_id asic_id;
287 void *driver; /* ctx */
288 struct cgs_device *cgs_device;
289
290 int num_virtual_links;
291 /*
292 * If 'vbios_override' not NULL, it will be called instead
293 * of the real VBIOS. Intended use is Diagnostics on FPGA.
294 */
295 struct dc_bios *vbios_override;
296 enum dce_environment dce_environment;
297
298 struct dc_config flags;
Harry Wentland01a526f2017-09-12 19:33:40 -0400299 uint32_t log_mask;
Shirish S3eab7912017-09-26 15:35:42 +0530300#if defined(CONFIG_DRM_AMD_DC_FBC)
Roman Li690b5e32017-07-27 20:00:06 -0400301 uint64_t fbc_gpu_addr;
302#endif
Harry Wentland45622362017-09-12 15:58:20 -0400303};
304
305struct dc *dc_create(const struct dc_init_data *init_params);
306
307void dc_destroy(struct dc **dc);
308
Harry Wentland45622362017-09-12 15:58:20 -0400309/*******************************************************************************
310 * Surface Interfaces
311 ******************************************************************************/
312
313enum {
Anthony Koofb735a92016-12-13 13:59:41 -0500314 TRANSFER_FUNC_POINTS = 1025
Harry Wentland45622362017-09-12 15:58:20 -0400315};
316
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500317struct dc_hdr_static_metadata {
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500318 /* display chromaticities and white point in units of 0.00001 */
319 unsigned int chromaticity_green_x;
320 unsigned int chromaticity_green_y;
321 unsigned int chromaticity_blue_x;
322 unsigned int chromaticity_blue_y;
323 unsigned int chromaticity_red_x;
324 unsigned int chromaticity_red_y;
325 unsigned int chromaticity_white_point_x;
326 unsigned int chromaticity_white_point_y;
327
328 uint32_t min_luminance;
329 uint32_t max_luminance;
330 uint32_t maximum_content_light_level;
331 uint32_t maximum_frame_average_light_level;
Anthony Kooebf055f2017-06-14 10:19:57 -0400332
333 bool hdr_supported;
334 bool is_hdr;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500335};
336
Anthony Koofb735a92016-12-13 13:59:41 -0500337enum dc_transfer_func_type {
338 TF_TYPE_PREDEFINED,
339 TF_TYPE_DISTRIBUTED_POINTS,
Dmytro Laktyushkin7950f0f2017-06-13 17:08:22 -0400340 TF_TYPE_BYPASS
Anthony Koofb735a92016-12-13 13:59:41 -0500341};
342
343struct dc_transfer_func_distributed_points {
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500344 struct fixed31_32 red[TRANSFER_FUNC_POINTS];
345 struct fixed31_32 green[TRANSFER_FUNC_POINTS];
346 struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
347
Anthony Koofb735a92016-12-13 13:59:41 -0500348 uint16_t end_exponent;
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500349 uint16_t x_point_at_y1_red;
350 uint16_t x_point_at_y1_green;
351 uint16_t x_point_at_y1_blue;
Anthony Koofb735a92016-12-13 13:59:41 -0500352};
353
354enum dc_transfer_func_predefined {
355 TRANSFER_FUNCTION_SRGB,
356 TRANSFER_FUNCTION_BT709,
Anthony Koo90e508b2016-12-15 12:09:46 -0500357 TRANSFER_FUNCTION_PQ,
Anthony Koofb735a92016-12-13 13:59:41 -0500358 TRANSFER_FUNCTION_LINEAR,
359};
360
361struct dc_transfer_func {
Dave Airlie93052132017-10-03 12:38:57 +1000362 struct kref refcount;
Anthony Kooebf055f2017-06-14 10:19:57 -0400363 struct dc_transfer_func_distributed_points tf_pts;
Anthony Koofb735a92016-12-13 13:59:41 -0500364 enum dc_transfer_func_type type;
365 enum dc_transfer_func_predefined tf;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400366 struct dc_context *ctx;
Anthony Koofb735a92016-12-13 13:59:41 -0500367};
368
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400369/*
370 * This structure is filled in by dc_surface_get_status and contains
371 * the last requested address and the currently active address so the called
372 * can determine if there are any outstanding flips
373 */
Harry Wentland3be5262e2017-07-27 09:55:38 -0400374struct dc_plane_status {
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400375 struct dc_plane_address requested_address;
376 struct dc_plane_address current_address;
377 bool is_flip_pending;
378 bool is_right_eye;
379};
380
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400381struct dc_plane_state {
Harry Wentland45622362017-09-12 15:58:20 -0400382 struct dc_plane_address address;
Harry Wentland45622362017-09-12 15:58:20 -0400383 struct scaling_taps scaling_quality;
384 struct rect src_rect;
385 struct rect dst_rect;
386 struct rect clip_rect;
387
388 union plane_size plane_size;
389 union dc_tiling_info tiling_info;
Anthony Kooebf055f2017-06-14 10:19:57 -0400390
Harry Wentland45622362017-09-12 15:58:20 -0400391 struct dc_plane_dcc_param dcc;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500392 struct dc_hdr_static_metadata hdr_static_ctx;
393
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400394 struct dc_gamma *gamma_correction;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400395 struct dc_transfer_func *in_transfer_func;
Anthony Kooebf055f2017-06-14 10:19:57 -0400396
397 enum dc_color_space color_space;
398 enum surface_pixel_format format;
399 enum dc_rotation_angle rotation;
400 enum plane_stereo_format stereo_format;
401
402 bool per_pixel_alpha;
403 bool visible;
404 bool flip_immediate;
405 bool horizontal_mirror;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400406
407 /* private to DC core */
Harry Wentland3be5262e2017-07-27 09:55:38 -0400408 struct dc_plane_status status;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400409 struct dc_context *ctx;
410
411 /* private to dc_surface.c */
412 enum dc_irq_source irq_source;
Dave Airlie4d090f02017-10-03 12:38:59 +1000413 struct kref refcount;
Harry Wentland45622362017-09-12 15:58:20 -0400414};
415
416struct dc_plane_info {
417 union plane_size plane_size;
418 union dc_tiling_info tiling_info;
Leon Elazar9cd09bf2016-12-19 12:00:05 -0500419 struct dc_plane_dcc_param dcc;
Harry Wentland45622362017-09-12 15:58:20 -0400420 enum surface_pixel_format format;
421 enum dc_rotation_angle rotation;
Harry Wentland45622362017-09-12 15:58:20 -0400422 enum plane_stereo_format stereo_format;
423 enum dc_color_space color_space; /*todo: wrong place, fits in scaling info*/
Anthony Kooebf055f2017-06-14 10:19:57 -0400424 bool horizontal_mirror;
Harry Wentland45622362017-09-12 15:58:20 -0400425 bool visible;
Anthony Kooebf055f2017-06-14 10:19:57 -0400426 bool per_pixel_alpha;
Harry Wentland45622362017-09-12 15:58:20 -0400427};
428
429struct dc_scaling_info {
Anthony Kooebf055f2017-06-14 10:19:57 -0400430 struct rect src_rect;
431 struct rect dst_rect;
432 struct rect clip_rect;
433 struct scaling_taps scaling_quality;
Harry Wentland45622362017-09-12 15:58:20 -0400434};
435
436struct dc_surface_update {
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400437 struct dc_plane_state *surface;
Harry Wentland45622362017-09-12 15:58:20 -0400438
439 /* isr safe update parameters. null means no updates */
440 struct dc_flip_addrs *flip_addr;
441 struct dc_plane_info *plane_info;
442 struct dc_scaling_info *scaling_info;
443 /* following updates require alloc/sleep/spin that is not isr safe,
444 * null means no updates
445 */
Anthony Koofb735a92016-12-13 13:59:41 -0500446 /* gamma TO BE REMOVED */
Harry Wentland45622362017-09-12 15:58:20 -0400447 struct dc_gamma *gamma;
Anthony Koofb735a92016-12-13 13:59:41 -0500448 struct dc_transfer_func *in_transfer_func;
Amy Zhangf46661d2017-05-09 14:45:54 -0400449 struct dc_hdr_static_metadata *hdr_static_metadata;
Harry Wentland45622362017-09-12 15:58:20 -0400450};
Harry Wentland45622362017-09-12 15:58:20 -0400451
452/*
453 * Create a new surface with default parameters;
454 */
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400455struct dc_plane_state *dc_create_plane_state(struct dc *dc);
Harry Wentland3be5262e2017-07-27 09:55:38 -0400456const struct dc_plane_status *dc_plane_get_status(
457 const struct dc_plane_state *plane_state);
Harry Wentland45622362017-09-12 15:58:20 -0400458
Harry Wentland3be5262e2017-07-27 09:55:38 -0400459void dc_plane_state_retain(struct dc_plane_state *plane_state);
460void dc_plane_state_release(struct dc_plane_state *plane_state);
Harry Wentland45622362017-09-12 15:58:20 -0400461
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400462void dc_gamma_retain(struct dc_gamma *dc_gamma);
463void dc_gamma_release(struct dc_gamma **dc_gamma);
Harry Wentland45622362017-09-12 15:58:20 -0400464struct dc_gamma *dc_create_gamma(void);
465
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400466void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
467void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
Anthony Koo90e508b2016-12-15 12:09:46 -0500468struct dc_transfer_func *dc_create_transfer_func(void);
Anthony Koofb735a92016-12-13 13:59:41 -0500469
Harry Wentland45622362017-09-12 15:58:20 -0400470/*
471 * This structure holds a surface address. There could be multiple addresses
472 * in cases such as Stereo 3D, Planar YUV, etc. Other per-flip attributes such
473 * as frame durations and DCC format can also be set.
474 */
475struct dc_flip_addrs {
476 struct dc_plane_address address;
477 bool flip_immediate;
Harry Wentland45622362017-09-12 15:58:20 -0400478 /* TODO: add flip duration for FreeSync */
479};
480
Aric Cyrab2541b2016-12-29 15:27:12 -0500481bool dc_post_update_surfaces_to_stream(
Harry Wentland45622362017-09-12 15:58:20 -0400482 struct dc *dc);
483
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400484/* Surface update type is used by dc_update_surfaces_and_stream
485 * The update type is determined at the very beginning of the function based
486 * on parameters passed in and decides how much programming (or updating) is
487 * going to be done during the call.
488 *
489 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
490 * logical calculations or hardware register programming. This update MUST be
491 * ISR safe on windows. Currently fast update will only be used to flip surface
492 * address.
493 *
494 * UPDATE_TYPE_MED is used for slower updates which require significant hw
495 * re-programming however do not affect bandwidth consumption or clock
496 * requirements. At present, this is the level at which front end updates
497 * that do not require us to run bw_calcs happen. These are in/out transfer func
498 * updates, viewport offset changes, recout size changes and pixel depth changes.
499 * This update can be done at ISR, but we want to minimize how often this happens.
500 *
501 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
502 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
503 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
504 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
505 * a full update. This cannot be done at ISR level and should be a rare event.
506 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
507 * underscan we don't expect to see this call at all.
508 */
509
Leon Elazar5869b0f2017-03-01 12:30:11 -0500510enum surface_update_type {
511 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400512 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/
Leon Elazar5869b0f2017-03-01 12:30:11 -0500513 UPDATE_TYPE_FULL, /* may need to shuffle resources */
514};
515
Harry Wentland45622362017-09-12 15:58:20 -0400516/*******************************************************************************
517 * Stream Interfaces
518 ******************************************************************************/
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400519
520struct dc_stream_status {
521 int primary_otg_inst;
Wenjing Liu0f0bdca2017-08-22 18:42:51 -0400522 int stream_enc_inst;
Harry Wentland3be5262e2017-07-27 09:55:38 -0400523 int plane_count;
524 struct dc_plane_state *plane_states[MAX_SURFACE_NUM];
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400525
526 /*
527 * link this stream passes through
528 */
529 struct dc_link *link;
530};
531
Harry Wentland0971c402017-07-27 09:33:33 -0400532struct dc_stream_state {
Harry Wentlandb3d6c3f2017-07-24 14:04:27 -0400533 struct dc_sink *sink;
Harry Wentland45622362017-09-12 15:58:20 -0400534 struct dc_crtc_timing timing;
Harry Wentland45622362017-09-12 15:58:20 -0400535
Aric Cyrab2541b2016-12-29 15:27:12 -0500536 struct rect src; /* composition area */
Harry Wentland45622362017-09-12 15:58:20 -0400537 struct rect dst; /* stream addressable area */
538
539 struct audio_info audio_info;
540
Harry Wentland45622362017-09-12 15:58:20 -0400541 struct freesync_context freesync_ctx;
542
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400543 struct dc_transfer_func *out_transfer_func;
Harry Wentland45622362017-09-12 15:58:20 -0400544 struct colorspace_transform gamut_remap_matrix;
545 struct csc_transform csc_color_matrix;
Anthony Kooebf055f2017-06-14 10:19:57 -0400546
547 enum signal_type output_signal;
548
549 enum dc_color_space output_color_space;
550 enum dc_dither_option dither_option;
551
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500552 enum view_3d_format view_format;
Anthony Kooebf055f2017-06-14 10:19:57 -0400553
554 bool ignore_msa_timing_param;
Harry Wentland45622362017-09-12 15:58:20 -0400555 /* TODO: custom INFO packets */
556 /* TODO: ABM info (DMCU) */
557 /* TODO: PSR info */
558 /* TODO: CEA VIC */
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400559
560 /* from core_stream struct */
561 struct dc_context *ctx;
562
563 /* used by DCP and FMT */
564 struct bit_depth_reduction_params bit_depth_params;
565 struct clamping_and_pixel_encoding_params clamping;
566
567 int phy_pix_clk;
568 enum signal_type signal;
569
570 struct dc_stream_status status;
571
572 /* from stream struct */
Dave Airliebfe0feb2017-10-03 12:39:00 +1000573 struct kref refcount;
Harry Wentland45622362017-09-12 15:58:20 -0400574};
575
Leon Elazara783e7b2017-03-09 14:38:15 -0500576struct dc_stream_update {
Leon Elazara783e7b2017-03-09 14:38:15 -0500577 struct rect src;
Leon Elazara783e7b2017-03-09 14:38:15 -0500578 struct rect dst;
Amy Zhangf46661d2017-05-09 14:45:54 -0400579 struct dc_transfer_func *out_transfer_func;
Leon Elazara783e7b2017-03-09 14:38:15 -0500580};
581
Bhawanpreet Lakhad54d29d2017-07-28 12:07:38 -0400582bool dc_is_stream_unchanged(
Harry Wentland0971c402017-07-27 09:33:33 -0400583 struct dc_stream_state *old_stream, struct dc_stream_state *stream);
Leon Elazara783e7b2017-03-09 14:38:15 -0500584
585/*
Leon Elazara783e7b2017-03-09 14:38:15 -0500586 * Set up surface attributes and associate to a stream
587 * The surfaces parameter is an absolute set of all surface active for the stream.
588 * If no surfaces are provided, the stream will be blanked; no memory read.
589 * Any flip related attribute changes must be done through this interface.
590 *
591 * After this call:
592 * Surfaces attributes are programmed and configured to be composed into stream.
593 * This does not trigger a flip. No surface address is programmed.
Leon Elazara783e7b2017-03-09 14:38:15 -0500594 */
595
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400596bool dc_commit_planes_to_stream(
597 struct dc *dc,
598 struct dc_plane_state **plane_states,
599 uint8_t new_plane_count,
Harry Wentland0971c402017-07-27 09:33:33 -0400600 struct dc_stream_state *dc_stream,
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400601 struct dc_state *state);
Leon Elazara783e7b2017-03-09 14:38:15 -0500602
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400603void dc_commit_updates_for_stream(struct dc *dc,
604 struct dc_surface_update *srf_updates,
605 int surface_count,
606 struct dc_stream_state *stream,
607 struct dc_stream_update *stream_update,
608 struct dc_plane_state **plane_states,
609 struct dc_state *state);
Aric Cyrab2541b2016-12-29 15:27:12 -0500610/*
611 * Log the current stream state.
612 */
613void dc_stream_log(
Harry Wentland0971c402017-07-27 09:33:33 -0400614 const struct dc_stream_state *stream,
Aric Cyrab2541b2016-12-29 15:27:12 -0500615 struct dal_logger *dc_logger,
616 enum dc_log_type log_type);
617
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400618uint8_t dc_get_current_stream_count(struct dc *dc);
619struct dc_stream_state *dc_get_stream_at_index(struct dc *dc, uint8_t i);
Aric Cyrab2541b2016-12-29 15:27:12 -0500620
621/*
622 * Return the current frame counter.
623 */
Harry Wentland0971c402017-07-27 09:33:33 -0400624uint32_t dc_stream_get_vblank_counter(const struct dc_stream_state *stream);
Aric Cyrab2541b2016-12-29 15:27:12 -0500625
626/* TODO: Return parsed values rather than direct register read
627 * This has a dependency on the caller (amdgpu_get_crtc_scanoutpos)
628 * being refactored properly to be dce-specific
629 */
Harry Wentland0971c402017-07-27 09:33:33 -0400630bool dc_stream_get_scanoutpos(const struct dc_stream_state *stream,
Sylvia Tsai81c50962017-04-11 15:15:28 -0400631 uint32_t *v_blank_start,
632 uint32_t *v_blank_end,
633 uint32_t *h_position,
634 uint32_t *v_position);
Aric Cyrab2541b2016-12-29 15:27:12 -0500635
Yongqiang Sun13ab1b42017-09-28 17:18:27 -0400636enum dc_status dc_add_stream_to_ctx(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400637 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400638 struct dc_state *new_ctx,
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400639 struct dc_stream_state *stream);
640
641bool dc_remove_stream_from_ctx(
642 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400643 struct dc_state *new_ctx,
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400644 struct dc_stream_state *stream);
645
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400646
647bool dc_add_plane_to_context(
648 const struct dc *dc,
649 struct dc_stream_state *stream,
650 struct dc_plane_state *plane_state,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400651 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400652
653bool dc_remove_plane_from_context(
654 const struct dc *dc,
655 struct dc_stream_state *stream,
656 struct dc_plane_state *plane_state,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400657 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400658
659bool dc_rem_all_planes_for_stream(
660 const struct dc *dc,
661 struct dc_stream_state *stream,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400662 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400663
664bool dc_add_all_planes_for_stream(
665 const struct dc *dc,
666 struct dc_stream_state *stream,
667 struct dc_plane_state * const *plane_states,
668 int plane_count,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400669 struct dc_state *context);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400670
Aric Cyrab2541b2016-12-29 15:27:12 -0500671/*
672 * Structure to store surface/stream associations for validation
673 */
674struct dc_validation_set {
Harry Wentland0971c402017-07-27 09:33:33 -0400675 struct dc_stream_state *stream;
Harry Wentland3be5262e2017-07-27 09:55:38 -0400676 struct dc_plane_state *plane_states[MAX_SURFACES];
677 uint8_t plane_count;
Aric Cyrab2541b2016-12-29 15:27:12 -0500678};
679
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400680bool dc_validate_stream(struct dc *dc, struct dc_stream_state *stream);
Andrey Grodzovsky9345d982017-07-21 16:34:36 -0400681
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400682bool dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400683
Yongqiang Sune750d562017-09-20 17:06:18 -0400684enum dc_status dc_validate_global_state(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400685 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400686 struct dc_state *new_ctx);
Harry Wentland07d72b32017-03-29 11:22:05 -0400687
Aric Cyrab2541b2016-12-29 15:27:12 -0500688/*
689 * This function takes a stream and checks if it is guaranteed to be supported.
690 * Guaranteed means that MAX_COFUNC similar streams are supported.
691 *
692 * After this call:
693 * No hardware is programmed for call. Only validation is done.
694 */
695
Andrey Grodzovskyab8db3e2017-08-28 14:25:01 -0400696
697void dc_resource_state_construct(
698 const struct dc *dc,
699 struct dc_state *dst_ctx);
700
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400701void dc_resource_state_copy_construct(
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400702 const struct dc_state *src_ctx,
703 struct dc_state *dst_ctx);
Harry Wentland8122a252017-03-29 11:15:14 -0400704
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400705void dc_resource_state_copy_construct_current(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400706 const struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400707 struct dc_state *dst_ctx);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400708
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400709void dc_resource_state_destruct(struct dc_state *context);
Harry Wentland8122a252017-03-29 11:15:14 -0400710
Aric Cyrab2541b2016-12-29 15:27:12 -0500711/*
Harry Wentland7cf2c842017-03-06 09:43:30 -0500712 * TODO update to make it about validation sets
713 * Set up streams and links associated to drive sinks
714 * The streams parameter is an absolute set of all active streams.
715 *
716 * After this call:
717 * Phy, Encoder, Timing Generator are programmed and enabled.
718 * New streams are enabled with blank stream; no memory read.
719 */
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400720bool dc_commit_state(struct dc *dc, struct dc_state *context);
Harry Wentland7cf2c842017-03-06 09:43:30 -0500721
722/*
Aric Cyrab2541b2016-12-29 15:27:12 -0500723 * Set up streams and links associated to drive sinks
724 * The streams parameter is an absolute set of all active streams.
725 *
726 * After this call:
727 * Phy, Encoder, Timing Generator are programmed and enabled.
728 * New streams are enabled with blank stream; no memory read.
729 */
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500730/*
731 * Enable stereo when commit_streams is not required,
732 * for example, frame alternate.
733 */
734bool dc_enable_stereo(
735 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400736 struct dc_state *context,
Harry Wentland0971c402017-07-27 09:33:33 -0400737 struct dc_stream_state *streams[],
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500738 uint8_t stream_count);
Aric Cyrab2541b2016-12-29 15:27:12 -0500739
Harry Wentland45622362017-09-12 15:58:20 -0400740/**
741 * Create a new default stream for the requested sink
742 */
Harry Wentland0971c402017-07-27 09:33:33 -0400743struct dc_stream_state *dc_create_stream_for_sink(struct dc_sink *dc_sink);
Harry Wentland45622362017-09-12 15:58:20 -0400744
Harry Wentland0971c402017-07-27 09:33:33 -0400745void dc_stream_retain(struct dc_stream_state *dc_stream);
746void dc_stream_release(struct dc_stream_state *dc_stream);
Harry Wentland45622362017-09-12 15:58:20 -0400747
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400748struct dc_stream_status *dc_stream_get_status(
Harry Wentland0971c402017-07-27 09:33:33 -0400749 struct dc_stream_state *dc_stream);
Harry Wentland45622362017-09-12 15:58:20 -0400750
Leon Elazar5869b0f2017-03-01 12:30:11 -0500751enum surface_update_type dc_check_update_surfaces_for_stream(
752 struct dc *dc,
753 struct dc_surface_update *updates,
754 int surface_count,
Leon Elazaree8f63e2017-03-14 11:54:31 -0400755 struct dc_stream_update *stream_update,
Leon Elazar5869b0f2017-03-01 12:30:11 -0500756 const struct dc_stream_status *stream_status);
757
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400758
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400759struct dc_state *dc_create_state(void);
760void dc_retain_state(struct dc_state *context);
761void dc_release_state(struct dc_state *context);
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400762
Harry Wentland45622362017-09-12 15:58:20 -0400763/*******************************************************************************
764 * Link Interfaces
765 ******************************************************************************/
766
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400767struct dpcd_caps {
768 union dpcd_rev dpcd_rev;
769 union max_lane_count max_ln_count;
770 union max_down_spread max_down_spread;
771
772 /* dongle type (DP converter, CV smart dongle) */
773 enum display_dongle_type dongle_type;
774 /* Dongle's downstream count. */
775 union sink_count sink_count;
776 /* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
777 indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
778 struct dc_dongle_caps dongle_caps;
779
780 uint32_t sink_dev_id;
781 uint32_t branch_dev_id;
782 int8_t branch_dev_name[6];
783 int8_t branch_hw_revision;
784
785 bool allow_invalid_MSA_timing_param;
786 bool panel_mode_edp;
Wenjing Liu9799624a2017-08-15 19:10:14 -0400787 bool dpcd_display_control_capable;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400788};
789
790struct dc_link_status {
791 struct dpcd_caps *dpcd_caps;
792};
793
794/* DP MST stream allocation (payload bandwidth number) */
795struct link_mst_stream_allocation {
796 /* DIG front */
797 const struct stream_encoder *stream_enc;
798 /* associate DRM payload table with DC stream encoder */
799 uint8_t vcp_id;
800 /* number of slots required for the DP stream in transport packet */
801 uint8_t slot_count;
802};
803
804/* DP MST stream allocation table */
805struct link_mst_stream_allocation_table {
806 /* number of DP video streams */
807 int stream_count;
808 /* array of stream allocations */
809 struct link_mst_stream_allocation stream_allocations[MAX_CONTROLLER_NUM];
810};
811
Harry Wentland45622362017-09-12 15:58:20 -0400812/*
813 * A link contains one or more sinks and their connected status.
814 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
815 */
816struct dc_link {
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400817 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
Harry Wentland45622362017-09-12 15:58:20 -0400818 unsigned int sink_count;
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400819 struct dc_sink *local_sink;
Harry Wentland45622362017-09-12 15:58:20 -0400820 unsigned int link_index;
821 enum dc_connection_type type;
822 enum signal_type connector_signal;
823 enum dc_irq_source irq_source_hpd;
824 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */
825 /* caps is the same as reported_link_cap. link_traing use
826 * reported_link_cap. Will clean up. TODO
827 */
828 struct dc_link_settings reported_link_cap;
829 struct dc_link_settings verified_link_cap;
Harry Wentland45622362017-09-12 15:58:20 -0400830 struct dc_link_settings cur_link_settings;
831 struct dc_lane_settings cur_lane_setting;
Ding Wang8c4abe02017-07-18 17:18:11 -0400832 struct dc_link_settings preferred_link_setting;
Harry Wentland45622362017-09-12 15:58:20 -0400833
834 uint8_t ddc_hw_inst;
Zeyu Fan7a096332017-06-13 11:54:10 -0400835
836 uint8_t hpd_src;
837
Harry Wentland45622362017-09-12 15:58:20 -0400838 uint8_t link_enc_hw_inst;
839
Harry Wentland45622362017-09-12 15:58:20 -0400840 bool test_pattern_enabled;
841 union compliance_test_state compliance_test_state;
Andrey Grodzovsky9fb8de72017-02-14 13:50:17 -0500842
843 void *priv;
Andrey Grodzovsky46df7902017-04-30 09:20:55 -0400844
845 struct ddc_service *ddc;
Anthony Kooebf055f2017-06-14 10:19:57 -0400846
847 bool aux_mode;
Harry Wentland45622362017-09-12 15:58:20 -0400848
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400849 /* Private to DC core */
Harry Wentland45622362017-09-12 15:58:20 -0400850
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400851 const struct dc *dc;
Harry Wentland45622362017-09-12 15:58:20 -0400852
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400853 struct dc_context *ctx;
Anthony Kooebf055f2017-06-14 10:19:57 -0400854
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400855 struct link_encoder *link_enc;
856 struct graphics_object_id link_id;
857 union ddi_channel_mapping ddi_channel_mapping;
858 struct connector_device_tag_info device_tag;
859 struct dpcd_caps dpcd_caps;
Zeyu Fan1e8635e2017-08-14 18:43:11 -0400860 unsigned short chip_caps;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400861 unsigned int dpcd_sink_count;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400862 enum edp_revision edp_revision;
863 bool psr_enabled;
864
865 /* MST record stream using this link */
866 struct link_flags {
867 bool dp_keep_receiver_powered;
868 } wa_flags;
869 struct link_mst_stream_allocation_table mst_stream_alloc_table;
870
871 struct dc_link_status link_status;
872
Harry Wentland45622362017-09-12 15:58:20 -0400873};
874
875const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link);
876
877/*
878 * Return an enumerated dc_link. dc_link order is constant and determined at
879 * boot time. They cannot be created or destroyed.
880 * Use dc_get_caps() to get number of links.
881 */
Dave Airliec6fa5312017-10-03 15:11:00 +1000882static inline struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index)
883{
884 return dc->links[link_index];
885}
Harry Wentland45622362017-09-12 15:58:20 -0400886
Harry Wentland45622362017-09-12 15:58:20 -0400887/* Set backlight level of an embedded panel (eDP, LVDS). */
888bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level,
Harry Wentland0971c402017-07-27 09:33:33 -0400889 uint32_t frame_ramp, const struct dc_stream_state *stream);
Harry Wentland45622362017-09-12 15:58:20 -0400890
Charlene Liuc7299702017-08-28 16:28:34 -0400891bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable, bool wait);
Harry Wentland45622362017-09-12 15:58:20 -0400892
Amy Zhang7db4ded2017-05-30 16:16:57 -0400893bool dc_link_get_psr_state(const struct dc_link *dc_link, uint32_t *psr_state);
894
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400895bool dc_link_setup_psr(struct dc_link *dc_link,
Harry Wentland0971c402017-07-27 09:33:33 -0400896 const struct dc_stream_state *stream, struct psr_config *psr_config,
Amy Zhang9f72f512017-05-31 16:53:01 -0400897 struct psr_context *psr_context);
Harry Wentland45622362017-09-12 15:58:20 -0400898
899/* Request DC to detect if there is a Panel connected.
900 * boot - If this call is during initial boot.
901 * Return false for any type of detection failure or MST detection
902 * true otherwise. True meaning further action is required (status update
903 * and OS notification).
904 */
Hersen Wu8f38b66c2017-09-11 16:42:14 -0400905enum dc_detect_reason {
906 DETECT_REASON_BOOT,
907 DETECT_REASON_HPD,
908 DETECT_REASON_HPDRX,
909};
910
911bool dc_link_detect(struct dc_link *dc_link, enum dc_detect_reason reason);
Harry Wentland45622362017-09-12 15:58:20 -0400912
913/* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt).
914 * Return:
915 * true - Downstream port status changed. DM should call DC to do the
916 * detection.
917 * false - no change in Downstream port status. No further action required
918 * from DM. */
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400919bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
Wenjing Liu8ee65d72017-07-19 13:18:26 -0400920 union hpd_irq_data *hpd_irq_dpcd_data);
Harry Wentland45622362017-09-12 15:58:20 -0400921
922struct dc_sink_init_data;
923
924struct dc_sink *dc_link_add_remote_sink(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400925 struct dc_link *dc_link,
Harry Wentland45622362017-09-12 15:58:20 -0400926 const uint8_t *edid,
927 int len,
928 struct dc_sink_init_data *init_data);
929
930void dc_link_remove_remote_sink(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400931 struct dc_link *link,
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400932 struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -0400933
934/* Used by diagnostics for virtual link at the moment */
Harry Wentland45622362017-09-12 15:58:20 -0400935
936void dc_link_dp_set_drive_settings(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400937 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400938 struct link_training_settings *lt_settings);
939
Ding Wang820e3932017-07-13 12:09:57 -0400940enum link_training_result dc_link_dp_perform_link_training(
Harry Wentland45622362017-09-12 15:58:20 -0400941 struct dc_link *link,
942 const struct dc_link_settings *link_setting,
943 bool skip_video_pattern);
944
945void dc_link_dp_enable_hpd(const struct dc_link *link);
946
947void dc_link_dp_disable_hpd(const struct dc_link *link);
948
949bool dc_link_dp_set_test_pattern(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400950 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400951 enum dp_test_pattern test_pattern,
952 const struct link_training_settings *p_link_settings,
953 const unsigned char *p_custom_pattern,
954 unsigned int cust_pattern_size);
955
956/*******************************************************************************
957 * Sink Interfaces - A sink corresponds to a display output device
958 ******************************************************************************/
959
xhdu8c895312017-03-21 11:05:32 -0400960struct dc_container_id {
961 // 128bit GUID in binary form
962 unsigned char guid[16];
963 // 8 byte port ID -> ELD.PortID
964 unsigned int portId[2];
965 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
966 unsigned short manufacturerName;
967 // 2 byte product code -> ELD.ProductCode
968 unsigned short productCode;
969};
970
Vitaly Prosyakb6d61032017-06-12 11:03:26 -0500971
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500972
Harry Wentland45622362017-09-12 15:58:20 -0400973/*
974 * The sink structure contains EDID and other display device properties
975 */
976struct dc_sink {
977 enum signal_type sink_signal;
978 struct dc_edid dc_edid; /* raw edid */
979 struct dc_edid_caps edid_caps; /* parse display caps */
xhdu8c895312017-03-21 11:05:32 -0400980 struct dc_container_id *dc_container_id;
Zeyu Fan4a9a5d62017-03-07 11:48:50 -0500981 uint32_t dongle_max_pix_clk;
Andrey Grodzovsky5c4e980642017-02-14 15:47:24 -0500982 void *priv;
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500983 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
Anthony Kooebf055f2017-06-14 10:19:57 -0400984 bool converter_disable_audio;
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400985
986 /* private to DC core */
987 struct dc_link *link;
988 struct dc_context *ctx;
989
990 /* private to dc_sink.c */
Dave Airliecb56ace2017-10-03 12:39:01 +1000991 struct kref refcount;
Harry Wentland45622362017-09-12 15:58:20 -0400992};
993
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400994void dc_sink_retain(struct dc_sink *sink);
995void dc_sink_release(struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -0400996
Harry Wentland45622362017-09-12 15:58:20 -0400997struct dc_sink_init_data {
998 enum signal_type sink_signal;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400999 struct dc_link *link;
Harry Wentland45622362017-09-12 15:58:20 -04001000 uint32_t dongle_max_pix_clk;
1001 bool converter_disable_audio;
1002};
1003
1004struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
1005
1006/*******************************************************************************
Aric Cyrab2541b2016-12-29 15:27:12 -05001007 * Cursor interfaces - To manages the cursor within a stream
Harry Wentland45622362017-09-12 15:58:20 -04001008 ******************************************************************************/
1009/* TODO: Deprecated once we switch to dc_set_cursor_position */
Aric Cyrab2541b2016-12-29 15:27:12 -05001010bool dc_stream_set_cursor_attributes(
Harry Wentland0971c402017-07-27 09:33:33 -04001011 const struct dc_stream_state *stream,
Harry Wentland45622362017-09-12 15:58:20 -04001012 const struct dc_cursor_attributes *attributes);
1013
Aric Cyrab2541b2016-12-29 15:27:12 -05001014bool dc_stream_set_cursor_position(
Harry Wentland0971c402017-07-27 09:33:33 -04001015 struct dc_stream_state *stream,
Dmytro Laktyushkinbeb16b62017-04-21 09:34:09 -04001016 const struct dc_cursor_position *position);
Harry Wentland45622362017-09-12 15:58:20 -04001017
1018/* Newer interfaces */
1019struct dc_cursor {
1020 struct dc_plane_address address;
1021 struct dc_cursor_attributes attributes;
1022};
1023
Harry Wentland45622362017-09-12 15:58:20 -04001024/*******************************************************************************
1025 * Interrupt interfaces
1026 ******************************************************************************/
1027enum dc_irq_source dc_interrupt_to_irq_source(
1028 struct dc *dc,
1029 uint32_t src_id,
1030 uint32_t ext_id);
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -04001031void dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
Harry Wentland45622362017-09-12 15:58:20 -04001032void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
1033enum dc_irq_source dc_get_hpd_irq_source_at_index(
1034 struct dc *dc, uint32_t link_index);
1035
1036/*******************************************************************************
1037 * Power Interfaces
1038 ******************************************************************************/
1039
1040void dc_set_power_state(
1041 struct dc *dc,
Andrey Grodzovskya3621482017-04-20 15:59:25 -04001042 enum dc_acpi_cm_power_state power_state);
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -04001043void dc_resume(struct dc *dc);
Harry Wentland45622362017-09-12 15:58:20 -04001044
Harry Wentland45622362017-09-12 15:58:20 -04001045/*
1046 * DPCD access interfaces
1047 */
1048
Harry Wentland45622362017-09-12 15:58:20 -04001049bool dc_submit_i2c(
1050 struct dc *dc,
1051 uint32_t link_index,
1052 struct i2c_command *cmd);
1053
Anthony Koo5e7773a2017-01-23 16:55:20 -05001054
Harry Wentland45622362017-09-12 15:58:20 -04001055#endif /* DC_INTERFACE_H_ */