blob: d624554efbc7c83a3be4228bbcf7406659d88fc4 [file] [log] [blame]
Harry Wentland45622362017-09-12 15:58:20 -04001/*
2 * Copyright 2012-14 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: AMD
23 *
24 */
25
26#ifndef DC_INTERFACE_H_
27#define DC_INTERFACE_H_
28
29#include "dc_types.h"
Harry Wentland45622362017-09-12 15:58:20 -040030#include "grph_object_defs.h"
31#include "logger_types.h"
32#include "gpio_types.h"
33#include "link_service_types.h"
Harry Wentlandd0778eb2017-07-22 20:05:20 -040034#include "grph_object_ctrl_defs.h"
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -040035#include <inc/hw/opp.h>
Harry Wentland45622362017-09-12 15:58:20 -040036
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040037#include "inc/hw_sequencer.h"
Roman Libe7c97f2017-08-14 17:35:08 -040038#include "inc/compressor.h"
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040039#include "dml/display_mode_lib.h"
40
Tony Cheng2e1cc332017-09-26 17:06:26 -040041#define DC_VER "3.1.03"
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040042
Harry Wentland091a97e2016-12-06 12:25:52 -050043#define MAX_SURFACES 3
Aric Cyrab2541b2016-12-29 15:27:12 -050044#define MAX_STREAMS 6
Harry Wentland45622362017-09-12 15:58:20 -040045#define MAX_SINKS_PER_LINK 4
46
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040047
Harry Wentland45622362017-09-12 15:58:20 -040048/*******************************************************************************
49 * Display Core Interfaces
50 ******************************************************************************/
Harry Wentland45622362017-09-12 15:58:20 -040051struct dc_caps {
Aric Cyrab2541b2016-12-29 15:27:12 -050052 uint32_t max_streams;
Harry Wentland45622362017-09-12 15:58:20 -040053 uint32_t max_links;
54 uint32_t max_audios;
55 uint32_t max_slave_planes;
Harry Wentland3be5262e2017-07-27 09:55:38 -040056 uint32_t max_planes;
Harry Wentland45622362017-09-12 15:58:20 -040057 uint32_t max_downscale_ratio;
58 uint32_t i2c_speed_in_khz;
Tony Chenga37656b2017-02-08 22:13:52 -050059 unsigned int max_cursor_size;
Tony Chenga32a7702017-09-25 18:06:11 -040060 bool dcc_const_color;
Harry Wentland45622362017-09-12 15:58:20 -040061};
62
Harry Wentland45622362017-09-12 15:58:20 -040063struct dc_dcc_surface_param {
Harry Wentland45622362017-09-12 15:58:20 -040064 struct dc_size surface_size;
Anthony Kooebf055f2017-06-14 10:19:57 -040065 enum surface_pixel_format format;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -040066 enum swizzle_mode_values swizzle_mode;
Harry Wentland45622362017-09-12 15:58:20 -040067 enum dc_scan_direction scan;
68};
69
70struct dc_dcc_setting {
71 unsigned int max_compressed_blk_size;
72 unsigned int max_uncompressed_blk_size;
73 bool independent_64b_blks;
74};
75
76struct dc_surface_dcc_cap {
Harry Wentland45622362017-09-12 15:58:20 -040077 union {
78 struct {
79 struct dc_dcc_setting rgb;
80 } grph;
81
82 struct {
83 struct dc_dcc_setting luma;
84 struct dc_dcc_setting chroma;
85 } video;
86 };
Anthony Kooebf055f2017-06-14 10:19:57 -040087
88 bool capable;
89 bool const_color_support;
Harry Wentland45622362017-09-12 15:58:20 -040090};
91
Sylvia Tsai94267b32017-04-21 15:29:55 -040092struct dc_static_screen_events {
93 bool cursor_update;
94 bool surface_update;
95 bool overlay_update;
96};
97
Harry Wentland45622362017-09-12 15:58:20 -040098/* Forward declaration*/
99struct dc;
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400100struct dc_plane_state;
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400101struct dc_state;
Harry Wentland45622362017-09-12 15:58:20 -0400102
103struct dc_cap_funcs {
Alex Deucherff5ef992017-06-15 16:27:42 -0400104 bool (*get_dcc_compression_cap)(const struct dc *dc,
105 const struct dc_dcc_surface_param *input,
106 struct dc_surface_dcc_cap *output);
Harry Wentland45622362017-09-12 15:58:20 -0400107};
108
Harry Wentland0971c402017-07-27 09:33:33 -0400109struct dc_stream_state_funcs {
Harry Wentland45622362017-09-12 15:58:20 -0400110 bool (*adjust_vmin_vmax)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400111 struct dc_stream_state **stream,
Harry Wentland45622362017-09-12 15:58:20 -0400112 int num_streams,
113 int vmin,
114 int vmax);
Eric Cook72ada5f2017-04-18 15:24:50 -0400115 bool (*get_crtc_position)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400116 struct dc_stream_state **stream,
Eric Cook72ada5f2017-04-18 15:24:50 -0400117 int num_streams,
118 unsigned int *v_pos,
119 unsigned int *nom_v_pos);
120
Harry Wentland45622362017-09-12 15:58:20 -0400121 bool (*set_gamut_remap)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400122 const struct dc_stream_state *stream);
Sylvia Tsai94267b32017-04-21 15:29:55 -0400123
Yue Hin Lauabe07e82017-06-28 17:21:42 -0400124 bool (*program_csc_matrix)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400125 struct dc_stream_state *stream);
Yue Hin Lauabe07e82017-06-28 17:21:42 -0400126
Sylvia Tsai94267b32017-04-21 15:29:55 -0400127 void (*set_static_screen_events)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400128 struct dc_stream_state **stream,
Sylvia Tsai94267b32017-04-21 15:29:55 -0400129 int num_streams,
130 const struct dc_static_screen_events *events);
Ding Wang529cad02017-04-25 10:03:27 -0400131
Harry Wentland0971c402017-07-27 09:33:33 -0400132 void (*set_dither_option)(struct dc_stream_state *stream,
Ding Wang529cad02017-04-25 10:03:27 -0400133 enum dc_dither_option option);
Harry Wentland45622362017-09-12 15:58:20 -0400134};
135
136struct link_training_settings;
137
138struct dc_link_funcs {
139 void (*set_drive_settings)(struct dc *dc,
Hersen Wubf5cda32017-01-04 10:22:35 -0500140 struct link_training_settings *lt_settings,
141 const struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400142 void (*perform_link_training)(struct dc *dc,
143 struct dc_link_settings *link_setting,
144 bool skip_video_pattern);
145 void (*set_preferred_link_settings)(struct dc *dc,
Zeyu Fan88639162016-12-23 16:53:12 -0500146 struct dc_link_settings *link_setting,
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400147 struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400148 void (*enable_hpd)(const struct dc_link *link);
149 void (*disable_hpd)(const struct dc_link *link);
150 void (*set_test_pattern)(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400151 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400152 enum dp_test_pattern test_pattern,
153 const struct link_training_settings *p_link_settings,
154 const unsigned char *p_custom_pattern,
155 unsigned int cust_pattern_size);
156};
157
158/* Structure to hold configuration flags set by dm at dc creation. */
159struct dc_config {
160 bool gpu_vm_support;
161 bool disable_disp_pll_sharing;
162};
163
Tony Chenga32a7702017-09-25 18:06:11 -0400164enum dcc_option {
165 DCC_ENABLE = 0,
166 DCC_DISABLE = 1,
167 DCC_HALF_REQ_DISALBE = 2,
168};
169
Tony Chengdb64fbe2017-09-25 10:52:07 -0400170enum pipe_split_policy {
171 MPC_SPLIT_DYNAMIC = 0,
172 MPC_SPLIT_AVOID = 1,
173 MPC_SPLIT_AVOID_MULT_DISP = 2,
174};
175
Eric Yang441ad742017-09-27 11:44:43 -0400176enum wm_report_mode {
177 WM_REPORT_DEFAULT = 0,
178 WM_REPORT_OVERRIDE = 1,
179};
180
Harry Wentland45622362017-09-12 15:58:20 -0400181struct dc_debug {
182 bool surface_visual_confirm;
Tony Cheng2b13d7d2017-07-14 14:07:16 -0400183 bool sanity_checks;
Harry Wentland45622362017-09-12 15:58:20 -0400184 bool max_disp_clk;
Harry Wentland45622362017-09-12 15:58:20 -0400185 bool surface_trace;
Yongqiang Sun94749802016-12-08 09:47:11 -0500186 bool timing_trace;
Dmytro Laktyushkinc9742682017-06-07 13:53:30 -0400187 bool clock_trace;
Harry Wentland45622362017-09-12 15:58:20 -0400188 bool validation_trace;
Tony Cheng966869d2017-09-26 01:56:00 -0400189
190 /* stutter efficiency related */
Harry Wentland45622362017-09-12 15:58:20 -0400191 bool disable_stutter;
Tony Cheng966869d2017-09-26 01:56:00 -0400192 bool use_max_lb;
Tony Chenga32a7702017-09-25 18:06:11 -0400193 enum dcc_option disable_dcc;
Tony Cheng966869d2017-09-26 01:56:00 -0400194 enum pipe_split_policy pipe_split_policy;
195 bool force_single_disp_pipe_split;
Tony Cheng65123872017-09-27 09:20:51 -0400196 bool voltage_align_fclk;
Tony Cheng966869d2017-09-26 01:56:00 -0400197
Harry Wentland45622362017-09-12 15:58:20 -0400198 bool disable_dfs_bypass;
Alex Deucherff5ef992017-06-15 16:27:42 -0400199 bool disable_dpp_power_gate;
200 bool disable_hubp_power_gate;
201 bool disable_pplib_wm_range;
Eric Yang441ad742017-09-27 11:44:43 -0400202 enum wm_report_mode pplib_wm_report_mode;
Alex Deucherff5ef992017-06-15 16:27:42 -0400203 bool use_dml_wm;
Hersen Wu4f4ee682017-09-20 16:30:44 -0400204 unsigned int min_disp_clk_khz;
Dmytro Laktyushkin139cb652017-06-21 09:35:35 -0400205 int sr_exit_time_dpm0_ns;
206 int sr_enter_plus_exit_time_dpm0_ns;
Alex Deucherff5ef992017-06-15 16:27:42 -0400207 int sr_exit_time_ns;
208 int sr_enter_plus_exit_time_ns;
209 int urgent_latency_ns;
210 int percent_of_ideal_drambw;
211 int dram_clock_change_latency_ns;
Dmytro Laktyushkine73b59b2017-05-19 13:01:35 -0400212 int always_scale;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400213 bool disable_pplib_clock_request;
Harry Wentland45622362017-09-12 15:58:20 -0400214 bool disable_clock_gate;
Yongqiang Sunaa66df52016-12-15 10:50:48 -0500215 bool disable_dmcu;
Charlene Liu29eba8e2017-05-23 17:15:54 -0400216 bool disable_psr;
Anthony Koo70814f62017-01-27 17:50:03 -0500217 bool force_abm_enable;
Charlene Liu6d732e72017-09-20 16:15:18 -0400218 bool disable_hbup_pg;
219 bool disable_dpp_pg;
Harry Wentland45622362017-09-12 15:58:20 -0400220};
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400221struct dc_state;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400222struct resource_pool;
223struct dce_hwseq;
Harry Wentland45622362017-09-12 15:58:20 -0400224struct dc {
225 struct dc_caps caps;
226 struct dc_cap_funcs cap_funcs;
Harry Wentland0971c402017-07-27 09:33:33 -0400227 struct dc_stream_state_funcs stream_funcs;
Harry Wentland45622362017-09-12 15:58:20 -0400228 struct dc_link_funcs link_funcs;
229 struct dc_config config;
230 struct dc_debug debug;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400231
232 struct dc_context *ctx;
233
234 uint8_t link_count;
235 struct dc_link *links[MAX_PIPES * 2];
236
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400237 struct dc_state *current_state;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400238 struct resource_pool *res_pool;
239
240 /* Display Engine Clock levels */
241 struct dm_pp_clock_levels sclk_lvls;
242
243 /* Inputs into BW and WM calculations. */
244 struct bw_calcs_dceip *bw_dceip;
245 struct bw_calcs_vbios *bw_vbios;
246#ifdef CONFIG_DRM_AMD_DC_DCN1_0
247 struct dcn_soc_bounding_box *dcn_soc;
248 struct dcn_ip_params *dcn_ip;
249 struct display_mode_lib dml;
250#endif
251
252 /* HW functions */
253 struct hw_sequencer_funcs hwss;
254 struct dce_hwseq *hwseq;
255
256 /* temp store of dm_pp_display_configuration
257 * to compare to see if display config changed
258 */
259 struct dm_pp_display_configuration prev_display_config;
260
261 /* FBC compressor */
262#ifdef ENABLE_FBC
263 struct compressor *fbc_compressor;
264#endif
Harry Wentland45622362017-09-12 15:58:20 -0400265};
266
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400267enum frame_buffer_mode {
268 FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
269 FRAME_BUFFER_MODE_ZFB_ONLY,
270 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
271} ;
272
273struct dchub_init_data {
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400274 int64_t zfb_phys_addr_base;
275 int64_t zfb_mc_base_addr;
276 uint64_t zfb_size_in_byte;
277 enum frame_buffer_mode fb_mode;
Anthony Kooebf055f2017-06-14 10:19:57 -0400278 bool dchub_initialzied;
279 bool dchub_info_valid;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400280};
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400281
Harry Wentland45622362017-09-12 15:58:20 -0400282struct dc_init_data {
283 struct hw_asic_id asic_id;
284 void *driver; /* ctx */
285 struct cgs_device *cgs_device;
286
287 int num_virtual_links;
288 /*
289 * If 'vbios_override' not NULL, it will be called instead
290 * of the real VBIOS. Intended use is Diagnostics on FPGA.
291 */
292 struct dc_bios *vbios_override;
293 enum dce_environment dce_environment;
294
295 struct dc_config flags;
Harry Wentland01a526f2017-09-12 19:33:40 -0400296 uint32_t log_mask;
Roman Li690b5e32017-07-27 20:00:06 -0400297#ifdef ENABLE_FBC
298 uint64_t fbc_gpu_addr;
299#endif
Harry Wentland45622362017-09-12 15:58:20 -0400300};
301
302struct dc *dc_create(const struct dc_init_data *init_params);
303
304void dc_destroy(struct dc **dc);
305
Harry Wentland45622362017-09-12 15:58:20 -0400306/*******************************************************************************
307 * Surface Interfaces
308 ******************************************************************************/
309
310enum {
Anthony Koofb735a92016-12-13 13:59:41 -0500311 TRANSFER_FUNC_POINTS = 1025
Harry Wentland45622362017-09-12 15:58:20 -0400312};
313
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500314struct dc_hdr_static_metadata {
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500315 /* display chromaticities and white point in units of 0.00001 */
316 unsigned int chromaticity_green_x;
317 unsigned int chromaticity_green_y;
318 unsigned int chromaticity_blue_x;
319 unsigned int chromaticity_blue_y;
320 unsigned int chromaticity_red_x;
321 unsigned int chromaticity_red_y;
322 unsigned int chromaticity_white_point_x;
323 unsigned int chromaticity_white_point_y;
324
325 uint32_t min_luminance;
326 uint32_t max_luminance;
327 uint32_t maximum_content_light_level;
328 uint32_t maximum_frame_average_light_level;
Anthony Kooebf055f2017-06-14 10:19:57 -0400329
330 bool hdr_supported;
331 bool is_hdr;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500332};
333
Anthony Koofb735a92016-12-13 13:59:41 -0500334enum dc_transfer_func_type {
335 TF_TYPE_PREDEFINED,
336 TF_TYPE_DISTRIBUTED_POINTS,
Dmytro Laktyushkin7950f0f2017-06-13 17:08:22 -0400337 TF_TYPE_BYPASS
Anthony Koofb735a92016-12-13 13:59:41 -0500338};
339
340struct dc_transfer_func_distributed_points {
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500341 struct fixed31_32 red[TRANSFER_FUNC_POINTS];
342 struct fixed31_32 green[TRANSFER_FUNC_POINTS];
343 struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
344
Anthony Koofb735a92016-12-13 13:59:41 -0500345 uint16_t end_exponent;
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500346 uint16_t x_point_at_y1_red;
347 uint16_t x_point_at_y1_green;
348 uint16_t x_point_at_y1_blue;
Anthony Koofb735a92016-12-13 13:59:41 -0500349};
350
351enum dc_transfer_func_predefined {
352 TRANSFER_FUNCTION_SRGB,
353 TRANSFER_FUNCTION_BT709,
Anthony Koo90e508b2016-12-15 12:09:46 -0500354 TRANSFER_FUNCTION_PQ,
Anthony Koofb735a92016-12-13 13:59:41 -0500355 TRANSFER_FUNCTION_LINEAR,
356};
357
358struct dc_transfer_func {
Dave Airlie93052132017-10-03 12:38:57 +1000359 struct kref refcount;
Anthony Kooebf055f2017-06-14 10:19:57 -0400360 struct dc_transfer_func_distributed_points tf_pts;
Anthony Koofb735a92016-12-13 13:59:41 -0500361 enum dc_transfer_func_type type;
362 enum dc_transfer_func_predefined tf;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400363 struct dc_context *ctx;
Anthony Koofb735a92016-12-13 13:59:41 -0500364};
365
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400366/*
367 * This structure is filled in by dc_surface_get_status and contains
368 * the last requested address and the currently active address so the called
369 * can determine if there are any outstanding flips
370 */
Harry Wentland3be5262e2017-07-27 09:55:38 -0400371struct dc_plane_status {
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400372 struct dc_plane_address requested_address;
373 struct dc_plane_address current_address;
374 bool is_flip_pending;
375 bool is_right_eye;
376};
377
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400378struct dc_plane_state {
Harry Wentland45622362017-09-12 15:58:20 -0400379 struct dc_plane_address address;
Harry Wentland45622362017-09-12 15:58:20 -0400380 struct scaling_taps scaling_quality;
381 struct rect src_rect;
382 struct rect dst_rect;
383 struct rect clip_rect;
384
385 union plane_size plane_size;
386 union dc_tiling_info tiling_info;
Anthony Kooebf055f2017-06-14 10:19:57 -0400387
Harry Wentland45622362017-09-12 15:58:20 -0400388 struct dc_plane_dcc_param dcc;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500389 struct dc_hdr_static_metadata hdr_static_ctx;
390
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400391 struct dc_gamma *gamma_correction;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400392 struct dc_transfer_func *in_transfer_func;
Anthony Kooebf055f2017-06-14 10:19:57 -0400393
394 enum dc_color_space color_space;
395 enum surface_pixel_format format;
396 enum dc_rotation_angle rotation;
397 enum plane_stereo_format stereo_format;
398
399 bool per_pixel_alpha;
400 bool visible;
401 bool flip_immediate;
402 bool horizontal_mirror;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400403
404 /* private to DC core */
Harry Wentland3be5262e2017-07-27 09:55:38 -0400405 struct dc_plane_status status;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400406 struct dc_context *ctx;
407
408 /* private to dc_surface.c */
409 enum dc_irq_source irq_source;
Dave Airlie4d090f02017-10-03 12:38:59 +1000410 struct kref refcount;
Harry Wentland45622362017-09-12 15:58:20 -0400411};
412
413struct dc_plane_info {
414 union plane_size plane_size;
415 union dc_tiling_info tiling_info;
Leon Elazar9cd09bf2016-12-19 12:00:05 -0500416 struct dc_plane_dcc_param dcc;
Harry Wentland45622362017-09-12 15:58:20 -0400417 enum surface_pixel_format format;
418 enum dc_rotation_angle rotation;
Harry Wentland45622362017-09-12 15:58:20 -0400419 enum plane_stereo_format stereo_format;
420 enum dc_color_space color_space; /*todo: wrong place, fits in scaling info*/
Anthony Kooebf055f2017-06-14 10:19:57 -0400421 bool horizontal_mirror;
Harry Wentland45622362017-09-12 15:58:20 -0400422 bool visible;
Anthony Kooebf055f2017-06-14 10:19:57 -0400423 bool per_pixel_alpha;
Harry Wentland45622362017-09-12 15:58:20 -0400424};
425
426struct dc_scaling_info {
Anthony Kooebf055f2017-06-14 10:19:57 -0400427 struct rect src_rect;
428 struct rect dst_rect;
429 struct rect clip_rect;
430 struct scaling_taps scaling_quality;
Harry Wentland45622362017-09-12 15:58:20 -0400431};
432
433struct dc_surface_update {
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400434 struct dc_plane_state *surface;
Harry Wentland45622362017-09-12 15:58:20 -0400435
436 /* isr safe update parameters. null means no updates */
437 struct dc_flip_addrs *flip_addr;
438 struct dc_plane_info *plane_info;
439 struct dc_scaling_info *scaling_info;
440 /* following updates require alloc/sleep/spin that is not isr safe,
441 * null means no updates
442 */
Anthony Koofb735a92016-12-13 13:59:41 -0500443 /* gamma TO BE REMOVED */
Harry Wentland45622362017-09-12 15:58:20 -0400444 struct dc_gamma *gamma;
Anthony Koofb735a92016-12-13 13:59:41 -0500445 struct dc_transfer_func *in_transfer_func;
Amy Zhangf46661d2017-05-09 14:45:54 -0400446 struct dc_hdr_static_metadata *hdr_static_metadata;
Harry Wentland45622362017-09-12 15:58:20 -0400447};
Harry Wentland45622362017-09-12 15:58:20 -0400448
449/*
450 * Create a new surface with default parameters;
451 */
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400452struct dc_plane_state *dc_create_plane_state(struct dc *dc);
Harry Wentland3be5262e2017-07-27 09:55:38 -0400453const struct dc_plane_status *dc_plane_get_status(
454 const struct dc_plane_state *plane_state);
Harry Wentland45622362017-09-12 15:58:20 -0400455
Harry Wentland3be5262e2017-07-27 09:55:38 -0400456void dc_plane_state_retain(struct dc_plane_state *plane_state);
457void dc_plane_state_release(struct dc_plane_state *plane_state);
Harry Wentland45622362017-09-12 15:58:20 -0400458
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400459void dc_gamma_retain(struct dc_gamma *dc_gamma);
460void dc_gamma_release(struct dc_gamma **dc_gamma);
Harry Wentland45622362017-09-12 15:58:20 -0400461struct dc_gamma *dc_create_gamma(void);
462
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400463void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
464void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
Anthony Koo90e508b2016-12-15 12:09:46 -0500465struct dc_transfer_func *dc_create_transfer_func(void);
Anthony Koofb735a92016-12-13 13:59:41 -0500466
Harry Wentland45622362017-09-12 15:58:20 -0400467/*
468 * This structure holds a surface address. There could be multiple addresses
469 * in cases such as Stereo 3D, Planar YUV, etc. Other per-flip attributes such
470 * as frame durations and DCC format can also be set.
471 */
472struct dc_flip_addrs {
473 struct dc_plane_address address;
474 bool flip_immediate;
Harry Wentland45622362017-09-12 15:58:20 -0400475 /* TODO: add flip duration for FreeSync */
476};
477
Aric Cyrab2541b2016-12-29 15:27:12 -0500478bool dc_post_update_surfaces_to_stream(
Harry Wentland45622362017-09-12 15:58:20 -0400479 struct dc *dc);
480
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400481/* Surface update type is used by dc_update_surfaces_and_stream
482 * The update type is determined at the very beginning of the function based
483 * on parameters passed in and decides how much programming (or updating) is
484 * going to be done during the call.
485 *
486 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
487 * logical calculations or hardware register programming. This update MUST be
488 * ISR safe on windows. Currently fast update will only be used to flip surface
489 * address.
490 *
491 * UPDATE_TYPE_MED is used for slower updates which require significant hw
492 * re-programming however do not affect bandwidth consumption or clock
493 * requirements. At present, this is the level at which front end updates
494 * that do not require us to run bw_calcs happen. These are in/out transfer func
495 * updates, viewport offset changes, recout size changes and pixel depth changes.
496 * This update can be done at ISR, but we want to minimize how often this happens.
497 *
498 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
499 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
500 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
501 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
502 * a full update. This cannot be done at ISR level and should be a rare event.
503 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
504 * underscan we don't expect to see this call at all.
505 */
506
Leon Elazar5869b0f2017-03-01 12:30:11 -0500507enum surface_update_type {
508 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400509 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/
Leon Elazar5869b0f2017-03-01 12:30:11 -0500510 UPDATE_TYPE_FULL, /* may need to shuffle resources */
511};
512
Harry Wentland45622362017-09-12 15:58:20 -0400513/*******************************************************************************
514 * Stream Interfaces
515 ******************************************************************************/
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400516
517struct dc_stream_status {
518 int primary_otg_inst;
Wenjing Liu0f0bdca2017-08-22 18:42:51 -0400519 int stream_enc_inst;
Harry Wentland3be5262e2017-07-27 09:55:38 -0400520 int plane_count;
521 struct dc_plane_state *plane_states[MAX_SURFACE_NUM];
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400522
523 /*
524 * link this stream passes through
525 */
526 struct dc_link *link;
527};
528
Harry Wentland0971c402017-07-27 09:33:33 -0400529struct dc_stream_state {
Harry Wentlandb3d6c3f2017-07-24 14:04:27 -0400530 struct dc_sink *sink;
Harry Wentland45622362017-09-12 15:58:20 -0400531 struct dc_crtc_timing timing;
Harry Wentland45622362017-09-12 15:58:20 -0400532
Aric Cyrab2541b2016-12-29 15:27:12 -0500533 struct rect src; /* composition area */
Harry Wentland45622362017-09-12 15:58:20 -0400534 struct rect dst; /* stream addressable area */
535
536 struct audio_info audio_info;
537
Harry Wentland45622362017-09-12 15:58:20 -0400538 struct freesync_context freesync_ctx;
539
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400540 struct dc_transfer_func *out_transfer_func;
Harry Wentland45622362017-09-12 15:58:20 -0400541 struct colorspace_transform gamut_remap_matrix;
542 struct csc_transform csc_color_matrix;
Anthony Kooebf055f2017-06-14 10:19:57 -0400543
544 enum signal_type output_signal;
545
546 enum dc_color_space output_color_space;
547 enum dc_dither_option dither_option;
548
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500549 enum view_3d_format view_format;
Anthony Kooebf055f2017-06-14 10:19:57 -0400550
551 bool ignore_msa_timing_param;
Harry Wentland45622362017-09-12 15:58:20 -0400552 /* TODO: custom INFO packets */
553 /* TODO: ABM info (DMCU) */
554 /* TODO: PSR info */
555 /* TODO: CEA VIC */
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400556
557 /* from core_stream struct */
558 struct dc_context *ctx;
559
560 /* used by DCP and FMT */
561 struct bit_depth_reduction_params bit_depth_params;
562 struct clamping_and_pixel_encoding_params clamping;
563
564 int phy_pix_clk;
565 enum signal_type signal;
566
567 struct dc_stream_status status;
568
569 /* from stream struct */
Dave Airliebfe0feb2017-10-03 12:39:00 +1000570 struct kref refcount;
Harry Wentland45622362017-09-12 15:58:20 -0400571};
572
Leon Elazara783e7b2017-03-09 14:38:15 -0500573struct dc_stream_update {
Leon Elazara783e7b2017-03-09 14:38:15 -0500574 struct rect src;
Leon Elazara783e7b2017-03-09 14:38:15 -0500575 struct rect dst;
Amy Zhangf46661d2017-05-09 14:45:54 -0400576 struct dc_transfer_func *out_transfer_func;
Leon Elazara783e7b2017-03-09 14:38:15 -0500577};
578
Bhawanpreet Lakhad54d29d2017-07-28 12:07:38 -0400579bool dc_is_stream_unchanged(
Harry Wentland0971c402017-07-27 09:33:33 -0400580 struct dc_stream_state *old_stream, struct dc_stream_state *stream);
Leon Elazara783e7b2017-03-09 14:38:15 -0500581
582/*
Leon Elazara783e7b2017-03-09 14:38:15 -0500583 * Set up surface attributes and associate to a stream
584 * The surfaces parameter is an absolute set of all surface active for the stream.
585 * If no surfaces are provided, the stream will be blanked; no memory read.
586 * Any flip related attribute changes must be done through this interface.
587 *
588 * After this call:
589 * Surfaces attributes are programmed and configured to be composed into stream.
590 * This does not trigger a flip. No surface address is programmed.
Leon Elazara783e7b2017-03-09 14:38:15 -0500591 */
592
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400593bool dc_commit_planes_to_stream(
594 struct dc *dc,
595 struct dc_plane_state **plane_states,
596 uint8_t new_plane_count,
Harry Wentland0971c402017-07-27 09:33:33 -0400597 struct dc_stream_state *dc_stream,
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400598 struct dc_state *state);
Leon Elazara783e7b2017-03-09 14:38:15 -0500599
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400600void dc_commit_updates_for_stream(struct dc *dc,
601 struct dc_surface_update *srf_updates,
602 int surface_count,
603 struct dc_stream_state *stream,
604 struct dc_stream_update *stream_update,
605 struct dc_plane_state **plane_states,
606 struct dc_state *state);
Aric Cyrab2541b2016-12-29 15:27:12 -0500607/*
608 * Log the current stream state.
609 */
610void dc_stream_log(
Harry Wentland0971c402017-07-27 09:33:33 -0400611 const struct dc_stream_state *stream,
Aric Cyrab2541b2016-12-29 15:27:12 -0500612 struct dal_logger *dc_logger,
613 enum dc_log_type log_type);
614
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400615uint8_t dc_get_current_stream_count(struct dc *dc);
616struct dc_stream_state *dc_get_stream_at_index(struct dc *dc, uint8_t i);
Aric Cyrab2541b2016-12-29 15:27:12 -0500617
618/*
619 * Return the current frame counter.
620 */
Harry Wentland0971c402017-07-27 09:33:33 -0400621uint32_t dc_stream_get_vblank_counter(const struct dc_stream_state *stream);
Aric Cyrab2541b2016-12-29 15:27:12 -0500622
623/* TODO: Return parsed values rather than direct register read
624 * This has a dependency on the caller (amdgpu_get_crtc_scanoutpos)
625 * being refactored properly to be dce-specific
626 */
Harry Wentland0971c402017-07-27 09:33:33 -0400627bool dc_stream_get_scanoutpos(const struct dc_stream_state *stream,
Sylvia Tsai81c50962017-04-11 15:15:28 -0400628 uint32_t *v_blank_start,
629 uint32_t *v_blank_end,
630 uint32_t *h_position,
631 uint32_t *v_position);
Aric Cyrab2541b2016-12-29 15:27:12 -0500632
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400633bool dc_add_stream_to_ctx(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400634 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400635 struct dc_state *new_ctx,
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400636 struct dc_stream_state *stream);
637
638bool dc_remove_stream_from_ctx(
639 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400640 struct dc_state *new_ctx,
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400641 struct dc_stream_state *stream);
642
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400643
644bool dc_add_plane_to_context(
645 const struct dc *dc,
646 struct dc_stream_state *stream,
647 struct dc_plane_state *plane_state,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400648 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400649
650bool dc_remove_plane_from_context(
651 const struct dc *dc,
652 struct dc_stream_state *stream,
653 struct dc_plane_state *plane_state,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400654 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400655
656bool dc_rem_all_planes_for_stream(
657 const struct dc *dc,
658 struct dc_stream_state *stream,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400659 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400660
661bool dc_add_all_planes_for_stream(
662 const struct dc *dc,
663 struct dc_stream_state *stream,
664 struct dc_plane_state * const *plane_states,
665 int plane_count,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400666 struct dc_state *context);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400667
Aric Cyrab2541b2016-12-29 15:27:12 -0500668/*
669 * Structure to store surface/stream associations for validation
670 */
671struct dc_validation_set {
Harry Wentland0971c402017-07-27 09:33:33 -0400672 struct dc_stream_state *stream;
Harry Wentland3be5262e2017-07-27 09:55:38 -0400673 struct dc_plane_state *plane_states[MAX_SURFACES];
674 uint8_t plane_count;
Aric Cyrab2541b2016-12-29 15:27:12 -0500675};
676
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400677bool dc_validate_stream(struct dc *dc, struct dc_stream_state *stream);
Andrey Grodzovsky9345d982017-07-21 16:34:36 -0400678
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400679bool dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400680
Yongqiang Sune750d562017-09-20 17:06:18 -0400681enum dc_status dc_validate_global_state(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400682 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400683 struct dc_state *new_ctx);
Harry Wentland07d72b32017-03-29 11:22:05 -0400684
Aric Cyrab2541b2016-12-29 15:27:12 -0500685/*
686 * This function takes a stream and checks if it is guaranteed to be supported.
687 * Guaranteed means that MAX_COFUNC similar streams are supported.
688 *
689 * After this call:
690 * No hardware is programmed for call. Only validation is done.
691 */
692
Andrey Grodzovskyab8db3e2017-08-28 14:25:01 -0400693
694void dc_resource_state_construct(
695 const struct dc *dc,
696 struct dc_state *dst_ctx);
697
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400698void dc_resource_state_copy_construct(
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400699 const struct dc_state *src_ctx,
700 struct dc_state *dst_ctx);
Harry Wentland8122a252017-03-29 11:15:14 -0400701
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400702void dc_resource_state_copy_construct_current(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400703 const struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400704 struct dc_state *dst_ctx);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400705
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400706void dc_resource_state_destruct(struct dc_state *context);
Harry Wentland8122a252017-03-29 11:15:14 -0400707
Aric Cyrab2541b2016-12-29 15:27:12 -0500708/*
Harry Wentland7cf2c842017-03-06 09:43:30 -0500709 * TODO update to make it about validation sets
710 * Set up streams and links associated to drive sinks
711 * The streams parameter is an absolute set of all active streams.
712 *
713 * After this call:
714 * Phy, Encoder, Timing Generator are programmed and enabled.
715 * New streams are enabled with blank stream; no memory read.
716 */
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400717bool dc_commit_state(struct dc *dc, struct dc_state *context);
Harry Wentland7cf2c842017-03-06 09:43:30 -0500718
719/*
Aric Cyrab2541b2016-12-29 15:27:12 -0500720 * Set up streams and links associated to drive sinks
721 * The streams parameter is an absolute set of all active streams.
722 *
723 * After this call:
724 * Phy, Encoder, Timing Generator are programmed and enabled.
725 * New streams are enabled with blank stream; no memory read.
726 */
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500727/*
728 * Enable stereo when commit_streams is not required,
729 * for example, frame alternate.
730 */
731bool dc_enable_stereo(
732 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400733 struct dc_state *context,
Harry Wentland0971c402017-07-27 09:33:33 -0400734 struct dc_stream_state *streams[],
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500735 uint8_t stream_count);
Aric Cyrab2541b2016-12-29 15:27:12 -0500736
Harry Wentland45622362017-09-12 15:58:20 -0400737/**
738 * Create a new default stream for the requested sink
739 */
Harry Wentland0971c402017-07-27 09:33:33 -0400740struct dc_stream_state *dc_create_stream_for_sink(struct dc_sink *dc_sink);
Harry Wentland45622362017-09-12 15:58:20 -0400741
Harry Wentland0971c402017-07-27 09:33:33 -0400742void dc_stream_retain(struct dc_stream_state *dc_stream);
743void dc_stream_release(struct dc_stream_state *dc_stream);
Harry Wentland45622362017-09-12 15:58:20 -0400744
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400745struct dc_stream_status *dc_stream_get_status(
Harry Wentland0971c402017-07-27 09:33:33 -0400746 struct dc_stream_state *dc_stream);
Harry Wentland45622362017-09-12 15:58:20 -0400747
Leon Elazar5869b0f2017-03-01 12:30:11 -0500748enum surface_update_type dc_check_update_surfaces_for_stream(
749 struct dc *dc,
750 struct dc_surface_update *updates,
751 int surface_count,
Leon Elazaree8f63e2017-03-14 11:54:31 -0400752 struct dc_stream_update *stream_update,
Leon Elazar5869b0f2017-03-01 12:30:11 -0500753 const struct dc_stream_status *stream_status);
754
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400755
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400756struct dc_state *dc_create_state(void);
757void dc_retain_state(struct dc_state *context);
758void dc_release_state(struct dc_state *context);
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400759
Harry Wentland45622362017-09-12 15:58:20 -0400760/*******************************************************************************
761 * Link Interfaces
762 ******************************************************************************/
763
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400764struct dpcd_caps {
765 union dpcd_rev dpcd_rev;
766 union max_lane_count max_ln_count;
767 union max_down_spread max_down_spread;
768
769 /* dongle type (DP converter, CV smart dongle) */
770 enum display_dongle_type dongle_type;
771 /* Dongle's downstream count. */
772 union sink_count sink_count;
773 /* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
774 indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
775 struct dc_dongle_caps dongle_caps;
776
777 uint32_t sink_dev_id;
778 uint32_t branch_dev_id;
779 int8_t branch_dev_name[6];
780 int8_t branch_hw_revision;
781
782 bool allow_invalid_MSA_timing_param;
783 bool panel_mode_edp;
Wenjing Liu9799624a2017-08-15 19:10:14 -0400784 bool dpcd_display_control_capable;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400785};
786
787struct dc_link_status {
788 struct dpcd_caps *dpcd_caps;
789};
790
791/* DP MST stream allocation (payload bandwidth number) */
792struct link_mst_stream_allocation {
793 /* DIG front */
794 const struct stream_encoder *stream_enc;
795 /* associate DRM payload table with DC stream encoder */
796 uint8_t vcp_id;
797 /* number of slots required for the DP stream in transport packet */
798 uint8_t slot_count;
799};
800
801/* DP MST stream allocation table */
802struct link_mst_stream_allocation_table {
803 /* number of DP video streams */
804 int stream_count;
805 /* array of stream allocations */
806 struct link_mst_stream_allocation stream_allocations[MAX_CONTROLLER_NUM];
807};
808
Harry Wentland45622362017-09-12 15:58:20 -0400809/*
810 * A link contains one or more sinks and their connected status.
811 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
812 */
813struct dc_link {
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400814 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
Harry Wentland45622362017-09-12 15:58:20 -0400815 unsigned int sink_count;
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400816 struct dc_sink *local_sink;
Harry Wentland45622362017-09-12 15:58:20 -0400817 unsigned int link_index;
818 enum dc_connection_type type;
819 enum signal_type connector_signal;
820 enum dc_irq_source irq_source_hpd;
821 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */
822 /* caps is the same as reported_link_cap. link_traing use
823 * reported_link_cap. Will clean up. TODO
824 */
825 struct dc_link_settings reported_link_cap;
826 struct dc_link_settings verified_link_cap;
Harry Wentland45622362017-09-12 15:58:20 -0400827 struct dc_link_settings cur_link_settings;
828 struct dc_lane_settings cur_lane_setting;
Ding Wang8c4abe02017-07-18 17:18:11 -0400829 struct dc_link_settings preferred_link_setting;
Harry Wentland45622362017-09-12 15:58:20 -0400830
831 uint8_t ddc_hw_inst;
Zeyu Fan7a096332017-06-13 11:54:10 -0400832
833 uint8_t hpd_src;
834
Harry Wentland45622362017-09-12 15:58:20 -0400835 uint8_t link_enc_hw_inst;
836
Harry Wentland45622362017-09-12 15:58:20 -0400837 bool test_pattern_enabled;
838 union compliance_test_state compliance_test_state;
Andrey Grodzovsky9fb8de72017-02-14 13:50:17 -0500839
840 void *priv;
Andrey Grodzovsky46df7902017-04-30 09:20:55 -0400841
842 struct ddc_service *ddc;
Anthony Kooebf055f2017-06-14 10:19:57 -0400843
844 bool aux_mode;
Harry Wentland45622362017-09-12 15:58:20 -0400845
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400846 /* Private to DC core */
Harry Wentland45622362017-09-12 15:58:20 -0400847
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400848 const struct dc *dc;
Harry Wentland45622362017-09-12 15:58:20 -0400849
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400850 struct dc_context *ctx;
Anthony Kooebf055f2017-06-14 10:19:57 -0400851
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400852 struct link_encoder *link_enc;
853 struct graphics_object_id link_id;
854 union ddi_channel_mapping ddi_channel_mapping;
855 struct connector_device_tag_info device_tag;
856 struct dpcd_caps dpcd_caps;
Zeyu Fan1e8635e2017-08-14 18:43:11 -0400857 unsigned short chip_caps;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400858 unsigned int dpcd_sink_count;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400859 enum edp_revision edp_revision;
860 bool psr_enabled;
861
862 /* MST record stream using this link */
863 struct link_flags {
864 bool dp_keep_receiver_powered;
865 } wa_flags;
866 struct link_mst_stream_allocation_table mst_stream_alloc_table;
867
868 struct dc_link_status link_status;
869
Harry Wentland45622362017-09-12 15:58:20 -0400870};
871
872const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link);
873
874/*
875 * Return an enumerated dc_link. dc_link order is constant and determined at
876 * boot time. They cannot be created or destroyed.
877 * Use dc_get_caps() to get number of links.
878 */
Dave Airliec6fa5312017-10-03 15:11:00 +1000879static inline struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index)
880{
881 return dc->links[link_index];
882}
Harry Wentland45622362017-09-12 15:58:20 -0400883
Harry Wentland45622362017-09-12 15:58:20 -0400884/* Set backlight level of an embedded panel (eDP, LVDS). */
885bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level,
Harry Wentland0971c402017-07-27 09:33:33 -0400886 uint32_t frame_ramp, const struct dc_stream_state *stream);
Harry Wentland45622362017-09-12 15:58:20 -0400887
Charlene Liuc7299702017-08-28 16:28:34 -0400888bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable, bool wait);
Harry Wentland45622362017-09-12 15:58:20 -0400889
Amy Zhang7db4ded2017-05-30 16:16:57 -0400890bool dc_link_get_psr_state(const struct dc_link *dc_link, uint32_t *psr_state);
891
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400892bool dc_link_setup_psr(struct dc_link *dc_link,
Harry Wentland0971c402017-07-27 09:33:33 -0400893 const struct dc_stream_state *stream, struct psr_config *psr_config,
Amy Zhang9f72f512017-05-31 16:53:01 -0400894 struct psr_context *psr_context);
Harry Wentland45622362017-09-12 15:58:20 -0400895
896/* Request DC to detect if there is a Panel connected.
897 * boot - If this call is during initial boot.
898 * Return false for any type of detection failure or MST detection
899 * true otherwise. True meaning further action is required (status update
900 * and OS notification).
901 */
Hersen Wu8f38b66c2017-09-11 16:42:14 -0400902enum dc_detect_reason {
903 DETECT_REASON_BOOT,
904 DETECT_REASON_HPD,
905 DETECT_REASON_HPDRX,
906};
907
908bool dc_link_detect(struct dc_link *dc_link, enum dc_detect_reason reason);
Harry Wentland45622362017-09-12 15:58:20 -0400909
910/* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt).
911 * Return:
912 * true - Downstream port status changed. DM should call DC to do the
913 * detection.
914 * false - no change in Downstream port status. No further action required
915 * from DM. */
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400916bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
Wenjing Liu8ee65d72017-07-19 13:18:26 -0400917 union hpd_irq_data *hpd_irq_dpcd_data);
Harry Wentland45622362017-09-12 15:58:20 -0400918
919struct dc_sink_init_data;
920
921struct dc_sink *dc_link_add_remote_sink(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400922 struct dc_link *dc_link,
Harry Wentland45622362017-09-12 15:58:20 -0400923 const uint8_t *edid,
924 int len,
925 struct dc_sink_init_data *init_data);
926
927void dc_link_remove_remote_sink(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400928 struct dc_link *link,
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400929 struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -0400930
931/* Used by diagnostics for virtual link at the moment */
Harry Wentland45622362017-09-12 15:58:20 -0400932
933void dc_link_dp_set_drive_settings(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400934 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400935 struct link_training_settings *lt_settings);
936
Ding Wang820e3932017-07-13 12:09:57 -0400937enum link_training_result dc_link_dp_perform_link_training(
Harry Wentland45622362017-09-12 15:58:20 -0400938 struct dc_link *link,
939 const struct dc_link_settings *link_setting,
940 bool skip_video_pattern);
941
942void dc_link_dp_enable_hpd(const struct dc_link *link);
943
944void dc_link_dp_disable_hpd(const struct dc_link *link);
945
946bool dc_link_dp_set_test_pattern(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400947 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400948 enum dp_test_pattern test_pattern,
949 const struct link_training_settings *p_link_settings,
950 const unsigned char *p_custom_pattern,
951 unsigned int cust_pattern_size);
952
953/*******************************************************************************
954 * Sink Interfaces - A sink corresponds to a display output device
955 ******************************************************************************/
956
xhdu8c895312017-03-21 11:05:32 -0400957struct dc_container_id {
958 // 128bit GUID in binary form
959 unsigned char guid[16];
960 // 8 byte port ID -> ELD.PortID
961 unsigned int portId[2];
962 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
963 unsigned short manufacturerName;
964 // 2 byte product code -> ELD.ProductCode
965 unsigned short productCode;
966};
967
Vitaly Prosyakb6d61032017-06-12 11:03:26 -0500968
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500969
Harry Wentland45622362017-09-12 15:58:20 -0400970/*
971 * The sink structure contains EDID and other display device properties
972 */
973struct dc_sink {
974 enum signal_type sink_signal;
975 struct dc_edid dc_edid; /* raw edid */
976 struct dc_edid_caps edid_caps; /* parse display caps */
xhdu8c895312017-03-21 11:05:32 -0400977 struct dc_container_id *dc_container_id;
Zeyu Fan4a9a5d62017-03-07 11:48:50 -0500978 uint32_t dongle_max_pix_clk;
Andrey Grodzovsky5c4e980642017-02-14 15:47:24 -0500979 void *priv;
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500980 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
Anthony Kooebf055f2017-06-14 10:19:57 -0400981 bool converter_disable_audio;
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400982
983 /* private to DC core */
984 struct dc_link *link;
985 struct dc_context *ctx;
986
987 /* private to dc_sink.c */
Dave Airliecb56ace2017-10-03 12:39:01 +1000988 struct kref refcount;
Harry Wentland45622362017-09-12 15:58:20 -0400989};
990
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400991void dc_sink_retain(struct dc_sink *sink);
992void dc_sink_release(struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -0400993
Harry Wentland45622362017-09-12 15:58:20 -0400994struct dc_sink_init_data {
995 enum signal_type sink_signal;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400996 struct dc_link *link;
Harry Wentland45622362017-09-12 15:58:20 -0400997 uint32_t dongle_max_pix_clk;
998 bool converter_disable_audio;
999};
1000
1001struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
1002
1003/*******************************************************************************
Aric Cyrab2541b2016-12-29 15:27:12 -05001004 * Cursor interfaces - To manages the cursor within a stream
Harry Wentland45622362017-09-12 15:58:20 -04001005 ******************************************************************************/
1006/* TODO: Deprecated once we switch to dc_set_cursor_position */
Aric Cyrab2541b2016-12-29 15:27:12 -05001007bool dc_stream_set_cursor_attributes(
Harry Wentland0971c402017-07-27 09:33:33 -04001008 const struct dc_stream_state *stream,
Harry Wentland45622362017-09-12 15:58:20 -04001009 const struct dc_cursor_attributes *attributes);
1010
Aric Cyrab2541b2016-12-29 15:27:12 -05001011bool dc_stream_set_cursor_position(
Harry Wentland0971c402017-07-27 09:33:33 -04001012 struct dc_stream_state *stream,
Dmytro Laktyushkinbeb16b62017-04-21 09:34:09 -04001013 const struct dc_cursor_position *position);
Harry Wentland45622362017-09-12 15:58:20 -04001014
1015/* Newer interfaces */
1016struct dc_cursor {
1017 struct dc_plane_address address;
1018 struct dc_cursor_attributes attributes;
1019};
1020
Harry Wentland45622362017-09-12 15:58:20 -04001021/*******************************************************************************
1022 * Interrupt interfaces
1023 ******************************************************************************/
1024enum dc_irq_source dc_interrupt_to_irq_source(
1025 struct dc *dc,
1026 uint32_t src_id,
1027 uint32_t ext_id);
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -04001028void dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
Harry Wentland45622362017-09-12 15:58:20 -04001029void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
1030enum dc_irq_source dc_get_hpd_irq_source_at_index(
1031 struct dc *dc, uint32_t link_index);
1032
1033/*******************************************************************************
1034 * Power Interfaces
1035 ******************************************************************************/
1036
1037void dc_set_power_state(
1038 struct dc *dc,
Andrey Grodzovskya3621482017-04-20 15:59:25 -04001039 enum dc_acpi_cm_power_state power_state);
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -04001040void dc_resume(struct dc *dc);
Harry Wentland45622362017-09-12 15:58:20 -04001041
Harry Wentland45622362017-09-12 15:58:20 -04001042/*
1043 * DPCD access interfaces
1044 */
1045
Harry Wentland45622362017-09-12 15:58:20 -04001046bool dc_submit_i2c(
1047 struct dc *dc,
1048 uint32_t link_index,
1049 struct i2c_command *cmd);
1050
Anthony Koo5e7773a2017-01-23 16:55:20 -05001051
Harry Wentland45622362017-09-12 15:58:20 -04001052#endif /* DC_INTERFACE_H_ */