blob: 7e6267503790596e228455d8f9ee469410572dfb [file] [log] [blame]
Carolyn Wybornye52c0f92014-04-11 01:46:06 +00001/* Intel(R) Gigabit Ethernet Linux driver
2 * Copyright(c) 2007-2014 Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, see <http://www.gnu.org/licenses/>.
15 *
16 * The full GNU General Public License is included in this distribution in
17 * the file called "COPYING".
18 *
19 * Contact Information:
20 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
21 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
22 */
Auke Kok9d5c8242008-01-24 02:22:38 -080023
Jeff Kirsher876d2d62011-10-21 20:01:34 +000024#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
25
Auke Kok9d5c8242008-01-24 02:22:38 -080026#include <linux/module.h>
27#include <linux/types.h>
28#include <linux/init.h>
Jiri Pirkob2cb09b2011-07-21 03:27:27 +000029#include <linux/bitops.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080030#include <linux/vmalloc.h>
31#include <linux/pagemap.h>
32#include <linux/netdevice.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080033#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080035#include <net/checksum.h>
36#include <net/ip6_checksum.h>
Patrick Ohlyc6cb0902009-02-12 05:03:42 +000037#include <linux/net_tstamp.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080038#include <linux/mii.h>
39#include <linux/ethtool.h>
Jiri Pirko01789342011-08-16 06:29:00 +000040#include <linux/if.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080041#include <linux/if_vlan.h>
42#include <linux/pci.h>
Alexander Duyckc54106b2008-10-16 21:26:57 -070043#include <linux/pci-aspm.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080044#include <linux/delay.h>
45#include <linux/interrupt.h>
Alexander Duyck7d13a7d2011-08-26 07:44:32 +000046#include <linux/ip.h>
47#include <linux/tcp.h>
48#include <linux/sctp.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080049#include <linux/if_ether.h>
Alexander Duyck40a914f2008-11-27 00:24:37 -080050#include <linux/aer.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040051#include <linux/prefetch.h>
Yan, Zheng749ab2c2012-01-04 20:23:37 +000052#include <linux/pm_runtime.h>
Jeff Kirsher421e02f2008-10-17 11:08:31 -070053#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -070054#include <linux/dca.h>
55#endif
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +000056#include <linux/i2c.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080057#include "igb.h"
58
Carolyn Wyborny67b1b902013-04-17 16:44:53 +000059#define MAJ 5
Todd Fujinaka6fb46902015-05-20 15:40:20 -070060#define MIN 3
61#define BUILD 0
Carolyn Wyborny0d1fe822011-03-11 20:58:19 -080062#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
Carolyn Wyborny929dd042011-05-26 03:02:26 +000063__stringify(BUILD) "-k"
Auke Kok9d5c8242008-01-24 02:22:38 -080064char igb_driver_name[] = "igb";
65char igb_driver_version[] = DRV_VERSION;
66static const char igb_driver_string[] =
67 "Intel(R) Gigabit Ethernet Network Driver";
Akeem G. Abodunrin4b9ea462013-01-08 18:31:12 +000068static const char igb_copyright[] =
Carolyn Wyborny74cfb2e2014-02-25 17:58:57 -080069 "Copyright (c) 2007-2014 Intel Corporation.";
Auke Kok9d5c8242008-01-24 02:22:38 -080070
Auke Kok9d5c8242008-01-24 02:22:38 -080071static const struct e1000_info *igb_info_tbl[] = {
72 [board_82575] = &e1000_82575_info,
73};
74
Carolyn Wybornycd1631c2014-04-11 01:47:08 +000075static const struct pci_device_id igb_pci_tbl[] = {
Carolyn Wybornyceb5f132013-04-18 22:21:30 +000076 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_BACKPLANE_1GBPS) },
77 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_SGMII) },
78 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_BACKPLANE_2_5GBPS) },
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +000079 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I211_COPPER), board_82575 },
80 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_COPPER), board_82575 },
81 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_FIBER), board_82575 },
82 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SERDES), board_82575 },
83 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SGMII), board_82575 },
Carolyn Wyborny53b87ce2013-07-16 19:18:36 +000084 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_COPPER_FLASHLESS), board_82575 },
85 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SERDES_FLASHLESS), board_82575 },
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +000086 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_COPPER), board_82575 },
87 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_FIBER), board_82575 },
88 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SERDES), board_82575 },
89 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SGMII), board_82575 },
Alexander Duyck55cac242009-11-19 12:42:21 +000090 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER), board_82575 },
91 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_FIBER), board_82575 },
Carolyn Wyborny6493d242011-01-14 05:33:46 +000092 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_QUAD_FIBER), board_82575 },
Alexander Duyck55cac242009-11-19 12:42:21 +000093 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SERDES), board_82575 },
94 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SGMII), board_82575 },
95 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER_DUAL), board_82575 },
Joseph Gasparakis308fb392010-09-22 17:56:44 +000096 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SGMII), board_82575 },
97 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SERDES), board_82575 },
Gasparakis, Joseph1b5dda32010-12-09 01:41:01 +000098 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_BACKPLANE), board_82575 },
99 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SFP), board_82575 },
Alexander Duyck2d064c02008-07-08 15:10:12 -0700100 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576), board_82575 },
Alexander Duyck9eb23412009-03-13 20:42:15 +0000101 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS), board_82575 },
Alexander Duyck747d49b2009-10-05 06:33:27 +0000102 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS_SERDES), board_82575 },
Alexander Duyck2d064c02008-07-08 15:10:12 -0700103 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_FIBER), board_82575 },
104 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES), board_82575 },
Alexander Duyck4703bf72009-07-23 18:09:48 +0000105 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES_QUAD), board_82575 },
Carolyn Wybornyb894fa22010-03-19 06:07:48 +0000106 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER_ET2), board_82575 },
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +0000107 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER), board_82575 },
Auke Kok9d5c8242008-01-24 02:22:38 -0800108 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_COPPER), board_82575 },
109 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_FIBER_SERDES), board_82575 },
110 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575GB_QUAD_COPPER), board_82575 },
111 /* required last entry */
112 {0, }
113};
114
115MODULE_DEVICE_TABLE(pci, igb_pci_tbl);
116
Auke Kok9d5c8242008-01-24 02:22:38 -0800117static int igb_setup_all_tx_resources(struct igb_adapter *);
118static int igb_setup_all_rx_resources(struct igb_adapter *);
119static void igb_free_all_tx_resources(struct igb_adapter *);
120static void igb_free_all_rx_resources(struct igb_adapter *);
Alexander Duyck06cf2662009-10-27 15:53:25 +0000121static void igb_setup_mrqc(struct igb_adapter *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800122static int igb_probe(struct pci_dev *, const struct pci_device_id *);
Bill Pemberton9f9a12f2012-12-03 09:24:25 -0500123static void igb_remove(struct pci_dev *pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -0800124static int igb_sw_init(struct igb_adapter *);
125static int igb_open(struct net_device *);
126static int igb_close(struct net_device *);
Stefan Assmann53c7d062012-12-04 06:00:12 +0000127static void igb_configure(struct igb_adapter *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800128static void igb_configure_tx(struct igb_adapter *);
129static void igb_configure_rx(struct igb_adapter *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800130static void igb_clean_all_tx_rings(struct igb_adapter *);
131static void igb_clean_all_rx_rings(struct igb_adapter *);
Mitch Williams3b644cf2008-06-27 10:59:48 -0700132static void igb_clean_tx_ring(struct igb_ring *);
133static void igb_clean_rx_ring(struct igb_ring *);
Alexander Duyckff41f8d2009-09-03 14:48:56 +0000134static void igb_set_rx_mode(struct net_device *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800135static void igb_update_phy_info(unsigned long);
136static void igb_watchdog(unsigned long);
137static void igb_watchdog_task(struct work_struct *);
Alexander Duyckcd392f52011-08-26 07:43:59 +0000138static netdev_tx_t igb_xmit_frame(struct sk_buff *skb, struct net_device *);
Eric Dumazet12dcd862010-10-15 17:27:10 +0000139static struct rtnl_link_stats64 *igb_get_stats64(struct net_device *dev,
Carolyn Wybornyc502ea22014-04-11 01:46:33 +0000140 struct rtnl_link_stats64 *stats);
Auke Kok9d5c8242008-01-24 02:22:38 -0800141static int igb_change_mtu(struct net_device *, int);
142static int igb_set_mac(struct net_device *, void *);
Alexander Duyck68d480c2009-10-05 06:33:08 +0000143static void igb_set_uta(struct igb_adapter *adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800144static irqreturn_t igb_intr(int irq, void *);
145static irqreturn_t igb_intr_msi(int irq, void *);
146static irqreturn_t igb_msix_other(int irq, void *);
Alexander Duyck047e0032009-10-27 15:49:27 +0000147static irqreturn_t igb_msix_ring(int irq, void *);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700148#ifdef CONFIG_IGB_DCA
Alexander Duyck047e0032009-10-27 15:49:27 +0000149static void igb_update_dca(struct igb_q_vector *);
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700150static void igb_setup_dca(struct igb_adapter *);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700151#endif /* CONFIG_IGB_DCA */
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -0700152static int igb_poll(struct napi_struct *, int);
Alexander Duyck13fde972011-10-05 13:35:24 +0000153static bool igb_clean_tx_irq(struct igb_q_vector *);
Alexander Duyckcd392f52011-08-26 07:43:59 +0000154static bool igb_clean_rx_irq(struct igb_q_vector *, int);
Auke Kok9d5c8242008-01-24 02:22:38 -0800155static int igb_ioctl(struct net_device *, struct ifreq *, int cmd);
156static void igb_tx_timeout(struct net_device *);
157static void igb_reset_task(struct work_struct *);
Carolyn Wybornyc502ea22014-04-11 01:46:33 +0000158static void igb_vlan_mode(struct net_device *netdev,
159 netdev_features_t features);
Patrick McHardy80d5c362013-04-19 02:04:28 +0000160static int igb_vlan_rx_add_vid(struct net_device *, __be16, u16);
161static int igb_vlan_rx_kill_vid(struct net_device *, __be16, u16);
Auke Kok9d5c8242008-01-24 02:22:38 -0800162static void igb_restore_vlan(struct igb_adapter *);
Alexander Duyck26ad9172009-10-05 06:32:49 +0000163static void igb_rar_set_qsel(struct igb_adapter *, u8 *, u32 , u8);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800164static void igb_ping_all_vfs(struct igb_adapter *);
165static void igb_msg_task(struct igb_adapter *);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800166static void igb_vmm_control(struct igb_adapter *);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +0000167static int igb_set_vf_mac(struct igb_adapter *, int, unsigned char *);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800168static void igb_restore_vf_multicasts(struct igb_adapter *adapter);
Williams, Mitch A8151d292010-02-10 01:44:24 +0000169static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac);
170static int igb_ndo_set_vf_vlan(struct net_device *netdev,
171 int vf, u16 vlan, u8 qos);
Sucheta Chakrabortyed616682014-05-22 09:59:05 -0400172static int igb_ndo_set_vf_bw(struct net_device *, int, int, int);
Lior Levy70ea4782013-03-03 20:27:48 +0000173static int igb_ndo_set_vf_spoofchk(struct net_device *netdev, int vf,
174 bool setting);
Williams, Mitch A8151d292010-02-10 01:44:24 +0000175static int igb_ndo_get_vf_config(struct net_device *netdev, int vf,
176 struct ifla_vf_info *ivi);
Lior Levy17dc5662011-02-08 02:28:46 +0000177static void igb_check_vf_rate_limit(struct igb_adapter *);
RongQing Li46a01692011-10-18 22:52:35 +0000178
179#ifdef CONFIG_PCI_IOV
Greg Rose0224d662011-10-14 02:57:14 +0000180static int igb_vf_configure(struct igb_adapter *adapter, int vf);
Stefan Assmann781798a2013-09-24 05:18:39 +0000181static int igb_pci_enable_sriov(struct pci_dev *dev, int num_vfs);
Todd Fujinakaceee3452015-08-07 17:27:39 -0700182static int igb_disable_sriov(struct pci_dev *dev);
183static int igb_pci_disable_sriov(struct pci_dev *dev);
RongQing Li46a01692011-10-18 22:52:35 +0000184#endif
Auke Kok9d5c8242008-01-24 02:22:38 -0800185
Auke Kok9d5c8242008-01-24 02:22:38 -0800186#ifdef CONFIG_PM
Emil Tantilovd9dd9662012-01-28 08:10:35 +0000187#ifdef CONFIG_PM_SLEEP
Yan, Zheng749ab2c2012-01-04 20:23:37 +0000188static int igb_suspend(struct device *);
Emil Tantilovd9dd9662012-01-28 08:10:35 +0000189#endif
Yan, Zheng749ab2c2012-01-04 20:23:37 +0000190static int igb_resume(struct device *);
Yan, Zheng749ab2c2012-01-04 20:23:37 +0000191static int igb_runtime_suspend(struct device *dev);
192static int igb_runtime_resume(struct device *dev);
193static int igb_runtime_idle(struct device *dev);
Yan, Zheng749ab2c2012-01-04 20:23:37 +0000194static const struct dev_pm_ops igb_pm_ops = {
195 SET_SYSTEM_SLEEP_PM_OPS(igb_suspend, igb_resume)
196 SET_RUNTIME_PM_OPS(igb_runtime_suspend, igb_runtime_resume,
197 igb_runtime_idle)
198};
Auke Kok9d5c8242008-01-24 02:22:38 -0800199#endif
200static void igb_shutdown(struct pci_dev *);
Greg Rosefa44f2f2013-01-17 01:03:06 -0800201static int igb_pci_sriov_configure(struct pci_dev *dev, int num_vfs);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700202#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700203static int igb_notify_dca(struct notifier_block *, unsigned long, void *);
204static struct notifier_block dca_notifier = {
205 .notifier_call = igb_notify_dca,
206 .next = NULL,
207 .priority = 0
208};
209#endif
Auke Kok9d5c8242008-01-24 02:22:38 -0800210#ifdef CONFIG_NET_POLL_CONTROLLER
211/* for netdump / net console */
212static void igb_netpoll(struct net_device *);
213#endif
Alexander Duyck37680112009-02-19 20:40:30 -0800214#ifdef CONFIG_PCI_IOV
Carolyn Wyborny6dd6d2b2014-04-11 01:46:48 +0000215static unsigned int max_vfs;
Alexander Duyck2a3abf62009-04-07 14:37:52 +0000216module_param(max_vfs, uint, 0);
Carolyn Wybornyc75c4ed2014-04-11 01:45:17 +0000217MODULE_PARM_DESC(max_vfs, "Maximum number of virtual functions to allocate per physical function");
Alexander Duyck2a3abf62009-04-07 14:37:52 +0000218#endif /* CONFIG_PCI_IOV */
219
Auke Kok9d5c8242008-01-24 02:22:38 -0800220static pci_ers_result_t igb_io_error_detected(struct pci_dev *,
221 pci_channel_state_t);
222static pci_ers_result_t igb_io_slot_reset(struct pci_dev *);
223static void igb_io_resume(struct pci_dev *);
224
Stephen Hemminger3646f0e2012-09-07 09:33:15 -0700225static const struct pci_error_handlers igb_err_handler = {
Auke Kok9d5c8242008-01-24 02:22:38 -0800226 .error_detected = igb_io_error_detected,
227 .slot_reset = igb_io_slot_reset,
228 .resume = igb_io_resume,
229};
230
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +0000231static void igb_init_dmac(struct igb_adapter *adapter, u32 pba);
Auke Kok9d5c8242008-01-24 02:22:38 -0800232
233static struct pci_driver igb_driver = {
234 .name = igb_driver_name,
235 .id_table = igb_pci_tbl,
236 .probe = igb_probe,
Bill Pemberton9f9a12f2012-12-03 09:24:25 -0500237 .remove = igb_remove,
Auke Kok9d5c8242008-01-24 02:22:38 -0800238#ifdef CONFIG_PM
Yan, Zheng749ab2c2012-01-04 20:23:37 +0000239 .driver.pm = &igb_pm_ops,
Auke Kok9d5c8242008-01-24 02:22:38 -0800240#endif
241 .shutdown = igb_shutdown,
Greg Rosefa44f2f2013-01-17 01:03:06 -0800242 .sriov_configure = igb_pci_sriov_configure,
Auke Kok9d5c8242008-01-24 02:22:38 -0800243 .err_handler = &igb_err_handler
244};
245
246MODULE_AUTHOR("Intel Corporation, <e1000-devel@lists.sourceforge.net>");
247MODULE_DESCRIPTION("Intel(R) Gigabit Ethernet Network Driver");
248MODULE_LICENSE("GPL");
249MODULE_VERSION(DRV_VERSION);
250
stephen hemmingerb3f4d592012-03-13 06:04:20 +0000251#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
252static int debug = -1;
253module_param(debug, int, 0);
254MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
255
Taku Izumic97ec422010-04-27 14:39:30 +0000256struct igb_reg_info {
257 u32 ofs;
258 char *name;
259};
260
261static const struct igb_reg_info igb_reg_info_tbl[] = {
262
263 /* General Registers */
264 {E1000_CTRL, "CTRL"},
265 {E1000_STATUS, "STATUS"},
266 {E1000_CTRL_EXT, "CTRL_EXT"},
267
268 /* Interrupt Registers */
269 {E1000_ICR, "ICR"},
270
271 /* RX Registers */
272 {E1000_RCTL, "RCTL"},
273 {E1000_RDLEN(0), "RDLEN"},
274 {E1000_RDH(0), "RDH"},
275 {E1000_RDT(0), "RDT"},
276 {E1000_RXDCTL(0), "RXDCTL"},
277 {E1000_RDBAL(0), "RDBAL"},
278 {E1000_RDBAH(0), "RDBAH"},
279
280 /* TX Registers */
281 {E1000_TCTL, "TCTL"},
282 {E1000_TDBAL(0), "TDBAL"},
283 {E1000_TDBAH(0), "TDBAH"},
284 {E1000_TDLEN(0), "TDLEN"},
285 {E1000_TDH(0), "TDH"},
286 {E1000_TDT(0), "TDT"},
287 {E1000_TXDCTL(0), "TXDCTL"},
288 {E1000_TDFH, "TDFH"},
289 {E1000_TDFT, "TDFT"},
290 {E1000_TDFHS, "TDFHS"},
291 {E1000_TDFPC, "TDFPC"},
292
293 /* List Terminator */
294 {}
295};
296
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000297/* igb_regdump - register printout routine */
Taku Izumic97ec422010-04-27 14:39:30 +0000298static void igb_regdump(struct e1000_hw *hw, struct igb_reg_info *reginfo)
299{
300 int n = 0;
301 char rname[16];
302 u32 regs[8];
303
304 switch (reginfo->ofs) {
305 case E1000_RDLEN(0):
306 for (n = 0; n < 4; n++)
307 regs[n] = rd32(E1000_RDLEN(n));
308 break;
309 case E1000_RDH(0):
310 for (n = 0; n < 4; n++)
311 regs[n] = rd32(E1000_RDH(n));
312 break;
313 case E1000_RDT(0):
314 for (n = 0; n < 4; n++)
315 regs[n] = rd32(E1000_RDT(n));
316 break;
317 case E1000_RXDCTL(0):
318 for (n = 0; n < 4; n++)
319 regs[n] = rd32(E1000_RXDCTL(n));
320 break;
321 case E1000_RDBAL(0):
322 for (n = 0; n < 4; n++)
323 regs[n] = rd32(E1000_RDBAL(n));
324 break;
325 case E1000_RDBAH(0):
326 for (n = 0; n < 4; n++)
327 regs[n] = rd32(E1000_RDBAH(n));
328 break;
329 case E1000_TDBAL(0):
330 for (n = 0; n < 4; n++)
331 regs[n] = rd32(E1000_RDBAL(n));
332 break;
333 case E1000_TDBAH(0):
334 for (n = 0; n < 4; n++)
335 regs[n] = rd32(E1000_TDBAH(n));
336 break;
337 case E1000_TDLEN(0):
338 for (n = 0; n < 4; n++)
339 regs[n] = rd32(E1000_TDLEN(n));
340 break;
341 case E1000_TDH(0):
342 for (n = 0; n < 4; n++)
343 regs[n] = rd32(E1000_TDH(n));
344 break;
345 case E1000_TDT(0):
346 for (n = 0; n < 4; n++)
347 regs[n] = rd32(E1000_TDT(n));
348 break;
349 case E1000_TXDCTL(0):
350 for (n = 0; n < 4; n++)
351 regs[n] = rd32(E1000_TXDCTL(n));
352 break;
353 default:
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000354 pr_info("%-15s %08x\n", reginfo->name, rd32(reginfo->ofs));
Taku Izumic97ec422010-04-27 14:39:30 +0000355 return;
356 }
357
358 snprintf(rname, 16, "%s%s", reginfo->name, "[0-3]");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000359 pr_info("%-15s %08x %08x %08x %08x\n", rname, regs[0], regs[1],
360 regs[2], regs[3]);
Taku Izumic97ec422010-04-27 14:39:30 +0000361}
362
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000363/* igb_dump - Print registers, Tx-rings and Rx-rings */
Taku Izumic97ec422010-04-27 14:39:30 +0000364static void igb_dump(struct igb_adapter *adapter)
365{
366 struct net_device *netdev = adapter->netdev;
367 struct e1000_hw *hw = &adapter->hw;
368 struct igb_reg_info *reginfo;
Taku Izumic97ec422010-04-27 14:39:30 +0000369 struct igb_ring *tx_ring;
370 union e1000_adv_tx_desc *tx_desc;
371 struct my_u0 { u64 a; u64 b; } *u0;
Taku Izumic97ec422010-04-27 14:39:30 +0000372 struct igb_ring *rx_ring;
373 union e1000_adv_rx_desc *rx_desc;
374 u32 staterr;
Alexander Duyck6ad4edf2011-08-26 07:45:26 +0000375 u16 i, n;
Taku Izumic97ec422010-04-27 14:39:30 +0000376
377 if (!netif_msg_hw(adapter))
378 return;
379
380 /* Print netdevice Info */
381 if (netdev) {
382 dev_info(&adapter->pdev->dev, "Net device Info\n");
Carolyn Wybornyc75c4ed2014-04-11 01:45:17 +0000383 pr_info("Device Name state trans_start last_rx\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000384 pr_info("%-15s %016lX %016lX %016lX\n", netdev->name,
385 netdev->state, netdev->trans_start, netdev->last_rx);
Taku Izumic97ec422010-04-27 14:39:30 +0000386 }
387
388 /* Print Registers */
389 dev_info(&adapter->pdev->dev, "Register Dump\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000390 pr_info(" Register Name Value\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000391 for (reginfo = (struct igb_reg_info *)igb_reg_info_tbl;
392 reginfo->name; reginfo++) {
393 igb_regdump(hw, reginfo);
394 }
395
396 /* Print TX Ring Summary */
397 if (!netdev || !netif_running(netdev))
398 goto exit;
399
400 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000401 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000402 for (n = 0; n < adapter->num_tx_queues; n++) {
Alexander Duyck06034642011-08-26 07:44:22 +0000403 struct igb_tx_buffer *buffer_info;
Taku Izumic97ec422010-04-27 14:39:30 +0000404 tx_ring = adapter->tx_ring[n];
Alexander Duyck06034642011-08-26 07:44:22 +0000405 buffer_info = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000406 pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
407 n, tx_ring->next_to_use, tx_ring->next_to_clean,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +0000408 (u64)dma_unmap_addr(buffer_info, dma),
409 dma_unmap_len(buffer_info, len),
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000410 buffer_info->next_to_watch,
411 (u64)buffer_info->time_stamp);
Taku Izumic97ec422010-04-27 14:39:30 +0000412 }
413
414 /* Print TX Rings */
415 if (!netif_msg_tx_done(adapter))
416 goto rx_ring_summary;
417
418 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
419
420 /* Transmit Descriptor Formats
421 *
422 * Advanced Transmit Descriptor
423 * +--------------------------------------------------------------+
424 * 0 | Buffer Address [63:0] |
425 * +--------------------------------------------------------------+
426 * 8 | PAYLEN | PORTS |CC|IDX | STA | DCMD |DTYP|MAC|RSV| DTALEN |
427 * +--------------------------------------------------------------+
428 * 63 46 45 40 39 38 36 35 32 31 24 15 0
429 */
430
431 for (n = 0; n < adapter->num_tx_queues; n++) {
432 tx_ring = adapter->tx_ring[n];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000433 pr_info("------------------------------------\n");
434 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
435 pr_info("------------------------------------\n");
Carolyn Wybornyc75c4ed2014-04-11 01:45:17 +0000436 pr_info("T [desc] [address 63:0 ] [PlPOCIStDDM Ln] [bi->dma ] leng ntw timestamp bi->skb\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000437
438 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000439 const char *next_desc;
Alexander Duyck06034642011-08-26 07:44:22 +0000440 struct igb_tx_buffer *buffer_info;
Alexander Duyck601369062011-08-26 07:44:05 +0000441 tx_desc = IGB_TX_DESC(tx_ring, i);
Alexander Duyck06034642011-08-26 07:44:22 +0000442 buffer_info = &tx_ring->tx_buffer_info[i];
Taku Izumic97ec422010-04-27 14:39:30 +0000443 u0 = (struct my_u0 *)tx_desc;
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000444 if (i == tx_ring->next_to_use &&
445 i == tx_ring->next_to_clean)
446 next_desc = " NTC/U";
447 else if (i == tx_ring->next_to_use)
448 next_desc = " NTU";
449 else if (i == tx_ring->next_to_clean)
450 next_desc = " NTC";
451 else
452 next_desc = "";
453
Carolyn Wybornyc75c4ed2014-04-11 01:45:17 +0000454 pr_info("T [0x%03X] %016llX %016llX %016llX %04X %p %016llX %p%s\n",
455 i, le64_to_cpu(u0->a),
Taku Izumic97ec422010-04-27 14:39:30 +0000456 le64_to_cpu(u0->b),
Alexander Duyckc9f14bf32012-09-18 01:56:27 +0000457 (u64)dma_unmap_addr(buffer_info, dma),
458 dma_unmap_len(buffer_info, len),
Taku Izumic97ec422010-04-27 14:39:30 +0000459 buffer_info->next_to_watch,
460 (u64)buffer_info->time_stamp,
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000461 buffer_info->skb, next_desc);
Taku Izumic97ec422010-04-27 14:39:30 +0000462
Emil Tantilovb6695882012-07-28 05:07:48 +0000463 if (netif_msg_pktdata(adapter) && buffer_info->skb)
Taku Izumic97ec422010-04-27 14:39:30 +0000464 print_hex_dump(KERN_INFO, "",
465 DUMP_PREFIX_ADDRESS,
Emil Tantilovb6695882012-07-28 05:07:48 +0000466 16, 1, buffer_info->skb->data,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +0000467 dma_unmap_len(buffer_info, len),
468 true);
Taku Izumic97ec422010-04-27 14:39:30 +0000469 }
470 }
471
472 /* Print RX Rings Summary */
473rx_ring_summary:
474 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000475 pr_info("Queue [NTU] [NTC]\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000476 for (n = 0; n < adapter->num_rx_queues; n++) {
477 rx_ring = adapter->rx_ring[n];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000478 pr_info(" %5d %5X %5X\n",
479 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumic97ec422010-04-27 14:39:30 +0000480 }
481
482 /* Print RX Rings */
483 if (!netif_msg_rx_status(adapter))
484 goto exit;
485
486 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
487
488 /* Advanced Receive Descriptor (Read) Format
489 * 63 1 0
490 * +-----------------------------------------------------+
491 * 0 | Packet Buffer Address [63:1] |A0/NSE|
492 * +----------------------------------------------+------+
493 * 8 | Header Buffer Address [63:1] | DD |
494 * +-----------------------------------------------------+
495 *
496 *
497 * Advanced Receive Descriptor (Write-Back) Format
498 *
499 * 63 48 47 32 31 30 21 20 17 16 4 3 0
500 * +------------------------------------------------------+
501 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
502 * | Checksum Ident | | | | Type | Type |
503 * +------------------------------------------------------+
504 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
505 * +------------------------------------------------------+
506 * 63 48 47 32 31 20 19 0
507 */
508
509 for (n = 0; n < adapter->num_rx_queues; n++) {
510 rx_ring = adapter->rx_ring[n];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000511 pr_info("------------------------------------\n");
512 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
513 pr_info("------------------------------------\n");
Carolyn Wybornyc75c4ed2014-04-11 01:45:17 +0000514 pr_info("R [desc] [ PktBuf A0] [ HeadBuf DD] [bi->dma ] [bi->skb] <-- Adv Rx Read format\n");
515 pr_info("RWB[desc] [PcsmIpSHl PtRs] [vl er S cks ln] ---------------- [bi->skb] <-- Adv Rx Write-Back format\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000516
517 for (i = 0; i < rx_ring->count; i++) {
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000518 const char *next_desc;
Alexander Duyck06034642011-08-26 07:44:22 +0000519 struct igb_rx_buffer *buffer_info;
520 buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duyck601369062011-08-26 07:44:05 +0000521 rx_desc = IGB_RX_DESC(rx_ring, i);
Taku Izumic97ec422010-04-27 14:39:30 +0000522 u0 = (struct my_u0 *)rx_desc;
523 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000524
525 if (i == rx_ring->next_to_use)
526 next_desc = " NTU";
527 else if (i == rx_ring->next_to_clean)
528 next_desc = " NTC";
529 else
530 next_desc = "";
531
Taku Izumic97ec422010-04-27 14:39:30 +0000532 if (staterr & E1000_RXD_STAT_DD) {
533 /* Descriptor Done */
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000534 pr_info("%s[0x%03X] %016llX %016llX ---------------- %s\n",
535 "RWB", i,
Taku Izumic97ec422010-04-27 14:39:30 +0000536 le64_to_cpu(u0->a),
537 le64_to_cpu(u0->b),
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000538 next_desc);
Taku Izumic97ec422010-04-27 14:39:30 +0000539 } else {
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000540 pr_info("%s[0x%03X] %016llX %016llX %016llX %s\n",
541 "R ", i,
Taku Izumic97ec422010-04-27 14:39:30 +0000542 le64_to_cpu(u0->a),
543 le64_to_cpu(u0->b),
544 (u64)buffer_info->dma,
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000545 next_desc);
Taku Izumic97ec422010-04-27 14:39:30 +0000546
Emil Tantilovb6695882012-07-28 05:07:48 +0000547 if (netif_msg_pktdata(adapter) &&
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000548 buffer_info->dma && buffer_info->page) {
Alexander Duyck44390ca2011-08-26 07:43:38 +0000549 print_hex_dump(KERN_INFO, "",
550 DUMP_PREFIX_ADDRESS,
551 16, 1,
Emil Tantilovb6695882012-07-28 05:07:48 +0000552 page_address(buffer_info->page) +
553 buffer_info->page_offset,
Alexander Duyckde78d1f2012-09-25 00:31:12 +0000554 IGB_RX_BUFSZ, true);
Taku Izumic97ec422010-04-27 14:39:30 +0000555 }
556 }
Taku Izumic97ec422010-04-27 14:39:30 +0000557 }
558 }
559
560exit:
561 return;
562}
563
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000564/**
565 * igb_get_i2c_data - Reads the I2C SDA data bit
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000566 * @hw: pointer to hardware structure
567 * @i2cctl: Current value of I2CCTL register
568 *
569 * Returns the I2C data bit value
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000570 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000571static int igb_get_i2c_data(void *data)
572{
573 struct igb_adapter *adapter = (struct igb_adapter *)data;
574 struct e1000_hw *hw = &adapter->hw;
575 s32 i2cctl = rd32(E1000_I2CPARAMS);
576
Carolyn Wybornyda1f1df2014-04-11 02:11:17 +0000577 return !!(i2cctl & E1000_I2C_DATA_IN);
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000578}
579
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000580/**
581 * igb_set_i2c_data - Sets the I2C data bit
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000582 * @data: pointer to hardware structure
583 * @state: I2C data value (0 or 1) to set
584 *
585 * Sets the I2C data bit
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000586 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000587static void igb_set_i2c_data(void *data, int state)
588{
589 struct igb_adapter *adapter = (struct igb_adapter *)data;
590 struct e1000_hw *hw = &adapter->hw;
591 s32 i2cctl = rd32(E1000_I2CPARAMS);
592
593 if (state)
594 i2cctl |= E1000_I2C_DATA_OUT;
595 else
596 i2cctl &= ~E1000_I2C_DATA_OUT;
597
598 i2cctl &= ~E1000_I2C_DATA_OE_N;
599 i2cctl |= E1000_I2C_CLK_OE_N;
600 wr32(E1000_I2CPARAMS, i2cctl);
601 wrfl();
602
603}
604
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000605/**
606 * igb_set_i2c_clk - Sets the I2C SCL clock
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000607 * @data: pointer to hardware structure
608 * @state: state to set clock
609 *
610 * Sets the I2C clock line to state
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000611 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000612static void igb_set_i2c_clk(void *data, int state)
613{
614 struct igb_adapter *adapter = (struct igb_adapter *)data;
615 struct e1000_hw *hw = &adapter->hw;
616 s32 i2cctl = rd32(E1000_I2CPARAMS);
617
618 if (state) {
619 i2cctl |= E1000_I2C_CLK_OUT;
620 i2cctl &= ~E1000_I2C_CLK_OE_N;
621 } else {
622 i2cctl &= ~E1000_I2C_CLK_OUT;
623 i2cctl &= ~E1000_I2C_CLK_OE_N;
624 }
625 wr32(E1000_I2CPARAMS, i2cctl);
626 wrfl();
627}
628
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000629/**
630 * igb_get_i2c_clk - Gets the I2C SCL clock state
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000631 * @data: pointer to hardware structure
632 *
633 * Gets the I2C clock state
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000634 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000635static int igb_get_i2c_clk(void *data)
636{
637 struct igb_adapter *adapter = (struct igb_adapter *)data;
638 struct e1000_hw *hw = &adapter->hw;
639 s32 i2cctl = rd32(E1000_I2CPARAMS);
640
Carolyn Wybornyda1f1df2014-04-11 02:11:17 +0000641 return !!(i2cctl & E1000_I2C_CLK_IN);
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000642}
643
644static const struct i2c_algo_bit_data igb_i2c_algo = {
645 .setsda = igb_set_i2c_data,
646 .setscl = igb_set_i2c_clk,
647 .getsda = igb_get_i2c_data,
648 .getscl = igb_get_i2c_clk,
649 .udelay = 5,
650 .timeout = 20,
651};
652
Auke Kok9d5c8242008-01-24 02:22:38 -0800653/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000654 * igb_get_hw_dev - return device
655 * @hw: pointer to hardware structure
656 *
657 * used by hardware layer to print debugging information
Auke Kok9d5c8242008-01-24 02:22:38 -0800658 **/
Alexander Duyckc0410762010-03-25 13:10:08 +0000659struct net_device *igb_get_hw_dev(struct e1000_hw *hw)
Auke Kok9d5c8242008-01-24 02:22:38 -0800660{
661 struct igb_adapter *adapter = hw->back;
Alexander Duyckc0410762010-03-25 13:10:08 +0000662 return adapter->netdev;
Auke Kok9d5c8242008-01-24 02:22:38 -0800663}
Patrick Ohly38c845c2009-02-12 05:03:41 +0000664
665/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000666 * igb_init_module - Driver Registration Routine
Auke Kok9d5c8242008-01-24 02:22:38 -0800667 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000668 * igb_init_module is the first routine called when the driver is
669 * loaded. All it does is register with the PCI subsystem.
Auke Kok9d5c8242008-01-24 02:22:38 -0800670 **/
671static int __init igb_init_module(void)
672{
673 int ret;
Carolyn Wyborny9005df32014-04-11 01:45:34 +0000674
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000675 pr_info("%s - version %s\n",
Auke Kok9d5c8242008-01-24 02:22:38 -0800676 igb_driver_string, igb_driver_version);
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000677 pr_info("%s\n", igb_copyright);
Auke Kok9d5c8242008-01-24 02:22:38 -0800678
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700679#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700680 dca_register_notify(&dca_notifier);
681#endif
Alexander Duyckbbd98fe2009-01-31 00:52:30 -0800682 ret = pci_register_driver(&igb_driver);
Auke Kok9d5c8242008-01-24 02:22:38 -0800683 return ret;
684}
685
686module_init(igb_init_module);
687
688/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000689 * igb_exit_module - Driver Exit Cleanup Routine
Auke Kok9d5c8242008-01-24 02:22:38 -0800690 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000691 * igb_exit_module is called just before the driver is removed
692 * from memory.
Auke Kok9d5c8242008-01-24 02:22:38 -0800693 **/
694static void __exit igb_exit_module(void)
695{
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700696#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700697 dca_unregister_notify(&dca_notifier);
698#endif
Auke Kok9d5c8242008-01-24 02:22:38 -0800699 pci_unregister_driver(&igb_driver);
700}
701
702module_exit(igb_exit_module);
703
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800704#define Q_IDX_82576(i) (((i & 0x1) << 3) + (i >> 1))
705/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000706 * igb_cache_ring_register - Descriptor ring to register mapping
707 * @adapter: board private structure to initialize
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800708 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000709 * Once we know the feature-set enabled for the device, we'll cache
710 * the register offset the descriptor ring is assigned to.
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800711 **/
712static void igb_cache_ring_register(struct igb_adapter *adapter)
713{
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000714 int i = 0, j = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +0000715 u32 rbase_offset = adapter->vfs_allocated_count;
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800716
717 switch (adapter->hw.mac.type) {
718 case e1000_82576:
719 /* The queues are allocated for virtualization such that VF 0
720 * is allocated queues 0 and 8, VF 1 queues 1 and 9, etc.
721 * In order to avoid collision we start at the first free queue
722 * and continue consuming queues in the same sequence
723 */
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000724 if (adapter->vfs_allocated_count) {
Alexander Duycka99955f2009-11-12 18:37:19 +0000725 for (; i < adapter->rss_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000726 adapter->rx_ring[i]->reg_idx = rbase_offset +
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000727 Q_IDX_82576(i);
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000728 }
Carolyn Wybornyb26141d2014-04-17 04:10:13 +0000729 /* Fall through */
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800730 case e1000_82575:
Alexander Duyck55cac242009-11-19 12:42:21 +0000731 case e1000_82580:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000732 case e1000_i350:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000733 case e1000_i354:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000734 case e1000_i210:
735 case e1000_i211:
Carolyn Wybornyb26141d2014-04-17 04:10:13 +0000736 /* Fall through */
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800737 default:
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000738 for (; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000739 adapter->rx_ring[i]->reg_idx = rbase_offset + i;
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000740 for (; j < adapter->num_tx_queues; j++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000741 adapter->tx_ring[j]->reg_idx = rbase_offset + j;
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800742 break;
743 }
744}
745
Fujinaka, Todd22a8b292014-03-13 04:29:01 +0000746u32 igb_rd32(struct e1000_hw *hw, u32 reg)
747{
748 struct igb_adapter *igb = container_of(hw, struct igb_adapter, hw);
749 u8 __iomem *hw_addr = ACCESS_ONCE(hw->hw_addr);
750 u32 value = 0;
751
752 if (E1000_REMOVED(hw_addr))
753 return ~value;
754
755 value = readl(&hw_addr[reg]);
756
757 /* reads should not return all F's */
758 if (!(~value) && (!reg || !(~readl(hw_addr)))) {
759 struct net_device *netdev = igb->netdev;
760 hw->hw_addr = NULL;
761 netif_device_detach(netdev);
762 netdev_err(netdev, "PCIe link lost, device now detached\n");
763 }
764
765 return value;
766}
767
Alexander Duyck4be000c2011-08-26 07:45:52 +0000768/**
769 * igb_write_ivar - configure ivar for given MSI-X vector
770 * @hw: pointer to the HW structure
771 * @msix_vector: vector number we are allocating to a given ring
772 * @index: row index of IVAR register to write within IVAR table
773 * @offset: column offset of in IVAR, should be multiple of 8
774 *
775 * This function is intended to handle the writing of the IVAR register
776 * for adapters 82576 and newer. The IVAR table consists of 2 columns,
777 * each containing an cause allocation for an Rx and Tx ring, and a
778 * variable number of rows depending on the number of queues supported.
779 **/
780static void igb_write_ivar(struct e1000_hw *hw, int msix_vector,
781 int index, int offset)
782{
783 u32 ivar = array_rd32(E1000_IVAR0, index);
784
785 /* clear any bits that are currently set */
786 ivar &= ~((u32)0xFF << offset);
787
788 /* write vector and valid bit */
789 ivar |= (msix_vector | E1000_IVAR_VALID) << offset;
790
791 array_wr32(E1000_IVAR0, index, ivar);
792}
793
Auke Kok9d5c8242008-01-24 02:22:38 -0800794#define IGB_N0_QUEUE -1
Alexander Duyck047e0032009-10-27 15:49:27 +0000795static void igb_assign_vector(struct igb_q_vector *q_vector, int msix_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -0800796{
Alexander Duyck047e0032009-10-27 15:49:27 +0000797 struct igb_adapter *adapter = q_vector->adapter;
Auke Kok9d5c8242008-01-24 02:22:38 -0800798 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck047e0032009-10-27 15:49:27 +0000799 int rx_queue = IGB_N0_QUEUE;
800 int tx_queue = IGB_N0_QUEUE;
Alexander Duyck4be000c2011-08-26 07:45:52 +0000801 u32 msixbm = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +0000802
Alexander Duyck0ba82992011-08-26 07:45:47 +0000803 if (q_vector->rx.ring)
804 rx_queue = q_vector->rx.ring->reg_idx;
805 if (q_vector->tx.ring)
806 tx_queue = q_vector->tx.ring->reg_idx;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700807
808 switch (hw->mac.type) {
809 case e1000_82575:
Auke Kok9d5c8242008-01-24 02:22:38 -0800810 /* The 82575 assigns vectors using a bitmask, which matches the
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000811 * bitmask for the EICR/EIMS/EIMC registers. To assign one
812 * or more queues to a vector, we write the appropriate bits
813 * into the MSIXBM register for that vector.
814 */
Alexander Duyck047e0032009-10-27 15:49:27 +0000815 if (rx_queue > IGB_N0_QUEUE)
Auke Kok9d5c8242008-01-24 02:22:38 -0800816 msixbm = E1000_EICR_RX_QUEUE0 << rx_queue;
Alexander Duyck047e0032009-10-27 15:49:27 +0000817 if (tx_queue > IGB_N0_QUEUE)
Auke Kok9d5c8242008-01-24 02:22:38 -0800818 msixbm |= E1000_EICR_TX_QUEUE0 << tx_queue;
Carolyn Wybornycd14ef52013-12-10 07:58:34 +0000819 if (!(adapter->flags & IGB_FLAG_HAS_MSIX) && msix_vector == 0)
Alexander Duyckfeeb2722010-02-03 21:59:51 +0000820 msixbm |= E1000_EIMS_OTHER;
Auke Kok9d5c8242008-01-24 02:22:38 -0800821 array_wr32(E1000_MSIXBM(0), msix_vector, msixbm);
Alexander Duyck047e0032009-10-27 15:49:27 +0000822 q_vector->eims_value = msixbm;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700823 break;
824 case e1000_82576:
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000825 /* 82576 uses a table that essentially consists of 2 columns
Alexander Duyck4be000c2011-08-26 07:45:52 +0000826 * with 8 rows. The ordering is column-major so we use the
827 * lower 3 bits as the row index, and the 4th bit as the
828 * column offset.
829 */
830 if (rx_queue > IGB_N0_QUEUE)
831 igb_write_ivar(hw, msix_vector,
832 rx_queue & 0x7,
833 (rx_queue & 0x8) << 1);
834 if (tx_queue > IGB_N0_QUEUE)
835 igb_write_ivar(hw, msix_vector,
836 tx_queue & 0x7,
837 ((tx_queue & 0x8) << 1) + 8);
Alexander Duyck047e0032009-10-27 15:49:27 +0000838 q_vector->eims_value = 1 << msix_vector;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700839 break;
Alexander Duyck55cac242009-11-19 12:42:21 +0000840 case e1000_82580:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000841 case e1000_i350:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000842 case e1000_i354:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000843 case e1000_i210:
844 case e1000_i211:
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000845 /* On 82580 and newer adapters the scheme is similar to 82576
Alexander Duyck4be000c2011-08-26 07:45:52 +0000846 * however instead of ordering column-major we have things
847 * ordered row-major. So we traverse the table by using
848 * bit 0 as the column offset, and the remaining bits as the
849 * row index.
850 */
851 if (rx_queue > IGB_N0_QUEUE)
852 igb_write_ivar(hw, msix_vector,
853 rx_queue >> 1,
854 (rx_queue & 0x1) << 4);
855 if (tx_queue > IGB_N0_QUEUE)
856 igb_write_ivar(hw, msix_vector,
857 tx_queue >> 1,
858 ((tx_queue & 0x1) << 4) + 8);
Alexander Duyck55cac242009-11-19 12:42:21 +0000859 q_vector->eims_value = 1 << msix_vector;
860 break;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700861 default:
862 BUG();
863 break;
864 }
Alexander Duyck26b39272010-02-17 01:00:41 +0000865
866 /* add q_vector eims value to global eims_enable_mask */
867 adapter->eims_enable_mask |= q_vector->eims_value;
868
869 /* configure q_vector to set itr on first interrupt */
870 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -0800871}
872
873/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000874 * igb_configure_msix - Configure MSI-X hardware
875 * @adapter: board private structure to initialize
Auke Kok9d5c8242008-01-24 02:22:38 -0800876 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000877 * igb_configure_msix sets up the hardware to properly
878 * generate MSI-X interrupts.
Auke Kok9d5c8242008-01-24 02:22:38 -0800879 **/
880static void igb_configure_msix(struct igb_adapter *adapter)
881{
882 u32 tmp;
883 int i, vector = 0;
884 struct e1000_hw *hw = &adapter->hw;
885
886 adapter->eims_enable_mask = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -0800887
888 /* set vector for other causes, i.e. link changes */
Alexander Duyck2d064c02008-07-08 15:10:12 -0700889 switch (hw->mac.type) {
890 case e1000_82575:
Auke Kok9d5c8242008-01-24 02:22:38 -0800891 tmp = rd32(E1000_CTRL_EXT);
892 /* enable MSI-X PBA support*/
893 tmp |= E1000_CTRL_EXT_PBA_CLR;
894
895 /* Auto-Mask interrupts upon ICR read. */
896 tmp |= E1000_CTRL_EXT_EIAME;
897 tmp |= E1000_CTRL_EXT_IRCA;
898
899 wr32(E1000_CTRL_EXT, tmp);
Alexander Duyck047e0032009-10-27 15:49:27 +0000900
901 /* enable msix_other interrupt */
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000902 array_wr32(E1000_MSIXBM(0), vector++, E1000_EIMS_OTHER);
PJ Waskiewicz844290e2008-06-27 11:00:39 -0700903 adapter->eims_other = E1000_EIMS_OTHER;
Auke Kok9d5c8242008-01-24 02:22:38 -0800904
Alexander Duyck2d064c02008-07-08 15:10:12 -0700905 break;
906
907 case e1000_82576:
Alexander Duyck55cac242009-11-19 12:42:21 +0000908 case e1000_82580:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000909 case e1000_i350:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000910 case e1000_i354:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000911 case e1000_i210:
912 case e1000_i211:
Alexander Duyck047e0032009-10-27 15:49:27 +0000913 /* Turn on MSI-X capability first, or our settings
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000914 * won't stick. And it will take days to debug.
915 */
Alexander Duyck047e0032009-10-27 15:49:27 +0000916 wr32(E1000_GPIE, E1000_GPIE_MSIX_MODE |
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000917 E1000_GPIE_PBA | E1000_GPIE_EIAME |
918 E1000_GPIE_NSICR);
Alexander Duyck2d064c02008-07-08 15:10:12 -0700919
Alexander Duyck047e0032009-10-27 15:49:27 +0000920 /* enable msix_other interrupt */
921 adapter->eims_other = 1 << vector;
922 tmp = (vector++ | E1000_IVAR_VALID) << 8;
923
924 wr32(E1000_IVAR_MISC, tmp);
Alexander Duyck2d064c02008-07-08 15:10:12 -0700925 break;
926 default:
927 /* do nothing, since nothing else supports MSI-X */
928 break;
929 } /* switch (hw->mac.type) */
Alexander Duyck047e0032009-10-27 15:49:27 +0000930
931 adapter->eims_enable_mask |= adapter->eims_other;
932
Alexander Duyck26b39272010-02-17 01:00:41 +0000933 for (i = 0; i < adapter->num_q_vectors; i++)
934 igb_assign_vector(adapter->q_vector[i], vector++);
Alexander Duyck047e0032009-10-27 15:49:27 +0000935
Auke Kok9d5c8242008-01-24 02:22:38 -0800936 wrfl();
937}
938
939/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000940 * igb_request_msix - Initialize MSI-X interrupts
941 * @adapter: board private structure to initialize
Auke Kok9d5c8242008-01-24 02:22:38 -0800942 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000943 * igb_request_msix allocates MSI-X vectors and requests interrupts from the
944 * kernel.
Auke Kok9d5c8242008-01-24 02:22:38 -0800945 **/
946static int igb_request_msix(struct igb_adapter *adapter)
947{
948 struct net_device *netdev = adapter->netdev;
Alexander Duyck047e0032009-10-27 15:49:27 +0000949 struct e1000_hw *hw = &adapter->hw;
Stefan Assmann52285b72012-12-04 06:00:17 +0000950 int i, err = 0, vector = 0, free_vector = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -0800951
Auke Kok9d5c8242008-01-24 02:22:38 -0800952 err = request_irq(adapter->msix_entries[vector].vector,
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000953 igb_msix_other, 0, netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800954 if (err)
Stefan Assmann52285b72012-12-04 06:00:17 +0000955 goto err_out;
Alexander Duyck047e0032009-10-27 15:49:27 +0000956
957 for (i = 0; i < adapter->num_q_vectors; i++) {
958 struct igb_q_vector *q_vector = adapter->q_vector[i];
959
Stefan Assmann52285b72012-12-04 06:00:17 +0000960 vector++;
961
Alexander Duyck047e0032009-10-27 15:49:27 +0000962 q_vector->itr_register = hw->hw_addr + E1000_EITR(vector);
963
Alexander Duyck0ba82992011-08-26 07:45:47 +0000964 if (q_vector->rx.ring && q_vector->tx.ring)
Alexander Duyck047e0032009-10-27 15:49:27 +0000965 sprintf(q_vector->name, "%s-TxRx-%u", netdev->name,
Alexander Duyck0ba82992011-08-26 07:45:47 +0000966 q_vector->rx.ring->queue_index);
967 else if (q_vector->tx.ring)
Alexander Duyck047e0032009-10-27 15:49:27 +0000968 sprintf(q_vector->name, "%s-tx-%u", netdev->name,
Alexander Duyck0ba82992011-08-26 07:45:47 +0000969 q_vector->tx.ring->queue_index);
970 else if (q_vector->rx.ring)
Alexander Duyck047e0032009-10-27 15:49:27 +0000971 sprintf(q_vector->name, "%s-rx-%u", netdev->name,
Alexander Duyck0ba82992011-08-26 07:45:47 +0000972 q_vector->rx.ring->queue_index);
Alexander Duyck047e0032009-10-27 15:49:27 +0000973 else
974 sprintf(q_vector->name, "%s-unused", netdev->name);
975
976 err = request_irq(adapter->msix_entries[vector].vector,
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000977 igb_msix_ring, 0, q_vector->name,
978 q_vector);
Alexander Duyck047e0032009-10-27 15:49:27 +0000979 if (err)
Stefan Assmann52285b72012-12-04 06:00:17 +0000980 goto err_free;
Alexander Duyck047e0032009-10-27 15:49:27 +0000981 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800982
Auke Kok9d5c8242008-01-24 02:22:38 -0800983 igb_configure_msix(adapter);
984 return 0;
Stefan Assmann52285b72012-12-04 06:00:17 +0000985
986err_free:
987 /* free already assigned IRQs */
988 free_irq(adapter->msix_entries[free_vector++].vector, adapter);
989
990 vector--;
991 for (i = 0; i < vector; i++) {
992 free_irq(adapter->msix_entries[free_vector++].vector,
993 adapter->q_vector[i]);
994 }
995err_out:
Auke Kok9d5c8242008-01-24 02:22:38 -0800996 return err;
997}
998
Alexander Duyck047e0032009-10-27 15:49:27 +0000999/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001000 * igb_free_q_vector - Free memory allocated for specific interrupt vector
1001 * @adapter: board private structure to initialize
1002 * @v_idx: Index of vector to be freed
Alexander Duyck5536d212012-09-25 00:31:17 +00001003 *
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001004 * This function frees the memory allocated to the q_vector.
Alexander Duyck5536d212012-09-25 00:31:17 +00001005 **/
1006static void igb_free_q_vector(struct igb_adapter *adapter, int v_idx)
1007{
1008 struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
1009
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001010 adapter->q_vector[v_idx] = NULL;
1011
1012 /* igb_get_stats64() might access the rings on this vector,
1013 * we must wait a grace period before freeing it.
1014 */
Carolyn Wyborny17a402a2014-11-21 23:52:54 -08001015 if (q_vector)
1016 kfree_rcu(q_vector, rcu);
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001017}
1018
1019/**
1020 * igb_reset_q_vector - Reset config for interrupt vector
1021 * @adapter: board private structure to initialize
1022 * @v_idx: Index of vector to be reset
1023 *
1024 * If NAPI is enabled it will delete any references to the
1025 * NAPI struct. This is preparation for igb_free_q_vector.
1026 **/
1027static void igb_reset_q_vector(struct igb_adapter *adapter, int v_idx)
1028{
1029 struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
1030
Christoph Paaschcb06d102014-03-21 03:48:19 -07001031 /* Coming from igb_set_interrupt_capability, the vectors are not yet
1032 * allocated. So, q_vector is NULL so we should stop here.
1033 */
1034 if (!q_vector)
1035 return;
1036
Alexander Duyck5536d212012-09-25 00:31:17 +00001037 if (q_vector->tx.ring)
1038 adapter->tx_ring[q_vector->tx.ring->queue_index] = NULL;
1039
1040 if (q_vector->rx.ring)
Toshiaki Makita2439fc42015-04-13 18:15:11 +09001041 adapter->rx_ring[q_vector->rx.ring->queue_index] = NULL;
Alexander Duyck5536d212012-09-25 00:31:17 +00001042
Alexander Duyck5536d212012-09-25 00:31:17 +00001043 netif_napi_del(&q_vector->napi);
1044
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001045}
1046
1047static void igb_reset_interrupt_capability(struct igb_adapter *adapter)
1048{
1049 int v_idx = adapter->num_q_vectors;
1050
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00001051 if (adapter->flags & IGB_FLAG_HAS_MSIX)
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001052 pci_disable_msix(adapter->pdev);
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00001053 else if (adapter->flags & IGB_FLAG_HAS_MSI)
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001054 pci_disable_msi(adapter->pdev);
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001055
1056 while (v_idx--)
1057 igb_reset_q_vector(adapter, v_idx);
Alexander Duyck5536d212012-09-25 00:31:17 +00001058}
1059
1060/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001061 * igb_free_q_vectors - Free memory allocated for interrupt vectors
1062 * @adapter: board private structure to initialize
Alexander Duyck047e0032009-10-27 15:49:27 +00001063 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001064 * This function frees the memory allocated to the q_vectors. In addition if
1065 * NAPI is enabled it will delete any references to the NAPI struct prior
1066 * to freeing the q_vector.
Alexander Duyck047e0032009-10-27 15:49:27 +00001067 **/
1068static void igb_free_q_vectors(struct igb_adapter *adapter)
1069{
Alexander Duyck5536d212012-09-25 00:31:17 +00001070 int v_idx = adapter->num_q_vectors;
Alexander Duyck047e0032009-10-27 15:49:27 +00001071
Alexander Duyck5536d212012-09-25 00:31:17 +00001072 adapter->num_tx_queues = 0;
1073 adapter->num_rx_queues = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +00001074 adapter->num_q_vectors = 0;
Alexander Duyck5536d212012-09-25 00:31:17 +00001075
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001076 while (v_idx--) {
1077 igb_reset_q_vector(adapter, v_idx);
Alexander Duyck5536d212012-09-25 00:31:17 +00001078 igb_free_q_vector(adapter, v_idx);
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001079 }
Alexander Duyck047e0032009-10-27 15:49:27 +00001080}
1081
1082/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001083 * igb_clear_interrupt_scheme - reset the device to a state of no interrupts
1084 * @adapter: board private structure to initialize
Alexander Duyck047e0032009-10-27 15:49:27 +00001085 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001086 * This function resets the device so that it has 0 Rx queues, Tx queues, and
1087 * MSI-X interrupts allocated.
Alexander Duyck047e0032009-10-27 15:49:27 +00001088 */
1089static void igb_clear_interrupt_scheme(struct igb_adapter *adapter)
1090{
Alexander Duyck047e0032009-10-27 15:49:27 +00001091 igb_free_q_vectors(adapter);
1092 igb_reset_interrupt_capability(adapter);
1093}
Auke Kok9d5c8242008-01-24 02:22:38 -08001094
1095/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001096 * igb_set_interrupt_capability - set MSI or MSI-X if supported
1097 * @adapter: board private structure to initialize
1098 * @msix: boolean value of MSIX capability
Auke Kok9d5c8242008-01-24 02:22:38 -08001099 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001100 * Attempt to configure interrupts using the best available
1101 * capabilities of the hardware and kernel.
Auke Kok9d5c8242008-01-24 02:22:38 -08001102 **/
Stefan Assmann53c7d062012-12-04 06:00:12 +00001103static void igb_set_interrupt_capability(struct igb_adapter *adapter, bool msix)
Auke Kok9d5c8242008-01-24 02:22:38 -08001104{
1105 int err;
1106 int numvecs, i;
1107
Stefan Assmann53c7d062012-12-04 06:00:12 +00001108 if (!msix)
1109 goto msi_only;
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00001110 adapter->flags |= IGB_FLAG_HAS_MSIX;
Stefan Assmann53c7d062012-12-04 06:00:12 +00001111
Alexander Duyck83b71802009-02-06 23:15:45 +00001112 /* Number of supported queues. */
Alexander Duycka99955f2009-11-12 18:37:19 +00001113 adapter->num_rx_queues = adapter->rss_queues;
Greg Rose5fa85172010-07-01 13:38:16 +00001114 if (adapter->vfs_allocated_count)
1115 adapter->num_tx_queues = 1;
1116 else
1117 adapter->num_tx_queues = adapter->rss_queues;
Alexander Duyck83b71802009-02-06 23:15:45 +00001118
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001119 /* start with one vector for every Rx queue */
Alexander Duyck047e0032009-10-27 15:49:27 +00001120 numvecs = adapter->num_rx_queues;
1121
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001122 /* if Tx handler is separate add 1 for every Tx queue */
Alexander Duycka99955f2009-11-12 18:37:19 +00001123 if (!(adapter->flags & IGB_FLAG_QUEUE_PAIRS))
1124 numvecs += adapter->num_tx_queues;
Alexander Duyck047e0032009-10-27 15:49:27 +00001125
1126 /* store the number of vectors reserved for queues */
1127 adapter->num_q_vectors = numvecs;
1128
1129 /* add 1 vector for link status interrupts */
1130 numvecs++;
Auke Kok9d5c8242008-01-24 02:22:38 -08001131 for (i = 0; i < numvecs; i++)
1132 adapter->msix_entries[i].entry = i;
1133
Alexander Gordeev479d02d2014-02-18 11:11:43 +01001134 err = pci_enable_msix_range(adapter->pdev,
1135 adapter->msix_entries,
1136 numvecs,
1137 numvecs);
1138 if (err > 0)
Alexander Duyck0c2cc022012-09-25 00:31:22 +00001139 return;
Auke Kok9d5c8242008-01-24 02:22:38 -08001140
1141 igb_reset_interrupt_capability(adapter);
1142
1143 /* If we can't do MSI-X, try MSI */
1144msi_only:
Christoph Paaschb7093232014-03-21 04:02:09 -07001145 adapter->flags &= ~IGB_FLAG_HAS_MSIX;
Alexander Duyck2a3abf62009-04-07 14:37:52 +00001146#ifdef CONFIG_PCI_IOV
1147 /* disable SR-IOV for non MSI-X configurations */
1148 if (adapter->vf_data) {
1149 struct e1000_hw *hw = &adapter->hw;
1150 /* disable iov and allow time for transactions to clear */
1151 pci_disable_sriov(adapter->pdev);
1152 msleep(500);
1153
1154 kfree(adapter->vf_data);
1155 adapter->vf_data = NULL;
1156 wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001157 wrfl();
Alexander Duyck2a3abf62009-04-07 14:37:52 +00001158 msleep(100);
1159 dev_info(&adapter->pdev->dev, "IOV Disabled\n");
1160 }
1161#endif
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001162 adapter->vfs_allocated_count = 0;
Alexander Duycka99955f2009-11-12 18:37:19 +00001163 adapter->rss_queues = 1;
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001164 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
Auke Kok9d5c8242008-01-24 02:22:38 -08001165 adapter->num_rx_queues = 1;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07001166 adapter->num_tx_queues = 1;
Alexander Duyck047e0032009-10-27 15:49:27 +00001167 adapter->num_q_vectors = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08001168 if (!pci_enable_msi(adapter->pdev))
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001169 adapter->flags |= IGB_FLAG_HAS_MSI;
Auke Kok9d5c8242008-01-24 02:22:38 -08001170}
1171
Alexander Duyck5536d212012-09-25 00:31:17 +00001172static void igb_add_ring(struct igb_ring *ring,
1173 struct igb_ring_container *head)
1174{
1175 head->ring = ring;
1176 head->count++;
1177}
1178
1179/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001180 * igb_alloc_q_vector - Allocate memory for a single interrupt vector
1181 * @adapter: board private structure to initialize
1182 * @v_count: q_vectors allocated on adapter, used for ring interleaving
1183 * @v_idx: index of vector in adapter struct
1184 * @txr_count: total number of Tx rings to allocate
1185 * @txr_idx: index of first Tx ring to allocate
1186 * @rxr_count: total number of Rx rings to allocate
1187 * @rxr_idx: index of first Rx ring to allocate
Alexander Duyck5536d212012-09-25 00:31:17 +00001188 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001189 * We allocate one q_vector. If allocation fails we return -ENOMEM.
Alexander Duyck5536d212012-09-25 00:31:17 +00001190 **/
1191static int igb_alloc_q_vector(struct igb_adapter *adapter,
1192 int v_count, int v_idx,
1193 int txr_count, int txr_idx,
1194 int rxr_count, int rxr_idx)
1195{
1196 struct igb_q_vector *q_vector;
1197 struct igb_ring *ring;
1198 int ring_count, size;
1199
1200 /* igb only supports 1 Tx and/or 1 Rx queue per vector */
1201 if (txr_count > 1 || rxr_count > 1)
1202 return -ENOMEM;
1203
1204 ring_count = txr_count + rxr_count;
1205 size = sizeof(struct igb_q_vector) +
1206 (sizeof(struct igb_ring) * ring_count);
1207
1208 /* allocate q_vector and rings */
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001209 q_vector = adapter->q_vector[v_idx];
Shota Suzuki72ddef02015-07-01 09:25:52 +09001210 if (!q_vector) {
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001211 q_vector = kzalloc(size, GFP_KERNEL);
Shota Suzuki72ddef02015-07-01 09:25:52 +09001212 } else if (size > ksize(q_vector)) {
1213 kfree_rcu(q_vector, rcu);
1214 q_vector = kzalloc(size, GFP_KERNEL);
1215 } else {
Toshiaki Makitac0a06ee2015-04-13 18:15:10 +09001216 memset(q_vector, 0, size);
Shota Suzuki72ddef02015-07-01 09:25:52 +09001217 }
Alexander Duyck5536d212012-09-25 00:31:17 +00001218 if (!q_vector)
1219 return -ENOMEM;
1220
1221 /* initialize NAPI */
1222 netif_napi_add(adapter->netdev, &q_vector->napi,
1223 igb_poll, 64);
1224
1225 /* tie q_vector and adapter together */
1226 adapter->q_vector[v_idx] = q_vector;
1227 q_vector->adapter = adapter;
1228
1229 /* initialize work limits */
1230 q_vector->tx.work_limit = adapter->tx_work_limit;
1231
1232 /* initialize ITR configuration */
1233 q_vector->itr_register = adapter->hw.hw_addr + E1000_EITR(0);
1234 q_vector->itr_val = IGB_START_ITR;
1235
1236 /* initialize pointer to rings */
1237 ring = q_vector->ring;
1238
Alexander Duyck4e2276672013-02-12 02:31:01 +00001239 /* intialize ITR */
1240 if (rxr_count) {
1241 /* rx or rx/tx vector */
1242 if (!adapter->rx_itr_setting || adapter->rx_itr_setting > 3)
1243 q_vector->itr_val = adapter->rx_itr_setting;
1244 } else {
1245 /* tx only vector */
1246 if (!adapter->tx_itr_setting || adapter->tx_itr_setting > 3)
1247 q_vector->itr_val = adapter->tx_itr_setting;
1248 }
1249
Alexander Duyck5536d212012-09-25 00:31:17 +00001250 if (txr_count) {
1251 /* assign generic ring traits */
1252 ring->dev = &adapter->pdev->dev;
1253 ring->netdev = adapter->netdev;
1254
1255 /* configure backlink on ring */
1256 ring->q_vector = q_vector;
1257
1258 /* update q_vector Tx values */
1259 igb_add_ring(ring, &q_vector->tx);
1260
1261 /* For 82575, context index must be unique per ring. */
1262 if (adapter->hw.mac.type == e1000_82575)
1263 set_bit(IGB_RING_FLAG_TX_CTX_IDX, &ring->flags);
1264
1265 /* apply Tx specific ring traits */
1266 ring->count = adapter->tx_ring_count;
1267 ring->queue_index = txr_idx;
1268
John Stultz827da442013-10-07 15:51:58 -07001269 u64_stats_init(&ring->tx_syncp);
1270 u64_stats_init(&ring->tx_syncp2);
1271
Alexander Duyck5536d212012-09-25 00:31:17 +00001272 /* assign ring to adapter */
1273 adapter->tx_ring[txr_idx] = ring;
1274
1275 /* push pointer to next ring */
1276 ring++;
1277 }
1278
1279 if (rxr_count) {
1280 /* assign generic ring traits */
1281 ring->dev = &adapter->pdev->dev;
1282 ring->netdev = adapter->netdev;
1283
1284 /* configure backlink on ring */
1285 ring->q_vector = q_vector;
1286
1287 /* update q_vector Rx values */
1288 igb_add_ring(ring, &q_vector->rx);
1289
1290 /* set flag indicating ring supports SCTP checksum offload */
1291 if (adapter->hw.mac.type >= e1000_82576)
1292 set_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags);
1293
Carolyn Wybornye52c0f92014-04-11 01:46:06 +00001294 /* On i350, i354, i210, and i211, loopback VLAN packets
Alexander Duyck5536d212012-09-25 00:31:17 +00001295 * have the tag byte-swapped.
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001296 */
Alexander Duyck5536d212012-09-25 00:31:17 +00001297 if (adapter->hw.mac.type >= e1000_i350)
1298 set_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &ring->flags);
1299
1300 /* apply Rx specific ring traits */
1301 ring->count = adapter->rx_ring_count;
1302 ring->queue_index = rxr_idx;
1303
John Stultz827da442013-10-07 15:51:58 -07001304 u64_stats_init(&ring->rx_syncp);
1305
Alexander Duyck5536d212012-09-25 00:31:17 +00001306 /* assign ring to adapter */
1307 adapter->rx_ring[rxr_idx] = ring;
1308 }
1309
1310 return 0;
1311}
1312
1313
Auke Kok9d5c8242008-01-24 02:22:38 -08001314/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001315 * igb_alloc_q_vectors - Allocate memory for interrupt vectors
1316 * @adapter: board private structure to initialize
Alexander Duyck047e0032009-10-27 15:49:27 +00001317 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001318 * We allocate one q_vector per queue interrupt. If allocation fails we
1319 * return -ENOMEM.
Alexander Duyck047e0032009-10-27 15:49:27 +00001320 **/
1321static int igb_alloc_q_vectors(struct igb_adapter *adapter)
1322{
Alexander Duyck5536d212012-09-25 00:31:17 +00001323 int q_vectors = adapter->num_q_vectors;
1324 int rxr_remaining = adapter->num_rx_queues;
1325 int txr_remaining = adapter->num_tx_queues;
1326 int rxr_idx = 0, txr_idx = 0, v_idx = 0;
1327 int err;
Alexander Duyck047e0032009-10-27 15:49:27 +00001328
Alexander Duyck5536d212012-09-25 00:31:17 +00001329 if (q_vectors >= (rxr_remaining + txr_remaining)) {
1330 for (; rxr_remaining; v_idx++) {
1331 err = igb_alloc_q_vector(adapter, q_vectors, v_idx,
1332 0, 0, 1, rxr_idx);
1333
1334 if (err)
1335 goto err_out;
1336
1337 /* update counts and index */
1338 rxr_remaining--;
1339 rxr_idx++;
1340 }
1341 }
1342
1343 for (; v_idx < q_vectors; v_idx++) {
1344 int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - v_idx);
1345 int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - v_idx);
Carolyn Wyborny9005df32014-04-11 01:45:34 +00001346
Alexander Duyck5536d212012-09-25 00:31:17 +00001347 err = igb_alloc_q_vector(adapter, q_vectors, v_idx,
1348 tqpv, txr_idx, rqpv, rxr_idx);
1349
1350 if (err)
Alexander Duyck047e0032009-10-27 15:49:27 +00001351 goto err_out;
Alexander Duyck5536d212012-09-25 00:31:17 +00001352
1353 /* update counts and index */
1354 rxr_remaining -= rqpv;
1355 txr_remaining -= tqpv;
1356 rxr_idx++;
1357 txr_idx++;
Alexander Duyck047e0032009-10-27 15:49:27 +00001358 }
Alexander Duyck81c2fc22011-08-26 07:45:20 +00001359
Alexander Duyck047e0032009-10-27 15:49:27 +00001360 return 0;
1361
1362err_out:
Alexander Duyck5536d212012-09-25 00:31:17 +00001363 adapter->num_tx_queues = 0;
1364 adapter->num_rx_queues = 0;
1365 adapter->num_q_vectors = 0;
1366
1367 while (v_idx--)
1368 igb_free_q_vector(adapter, v_idx);
1369
Alexander Duyck047e0032009-10-27 15:49:27 +00001370 return -ENOMEM;
1371}
1372
Alexander Duyck047e0032009-10-27 15:49:27 +00001373/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001374 * igb_init_interrupt_scheme - initialize interrupts, allocate queues/vectors
1375 * @adapter: board private structure to initialize
1376 * @msix: boolean value of MSIX capability
Alexander Duyck047e0032009-10-27 15:49:27 +00001377 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001378 * This function initializes the interrupts and allocates all of the queues.
Alexander Duyck047e0032009-10-27 15:49:27 +00001379 **/
Stefan Assmann53c7d062012-12-04 06:00:12 +00001380static int igb_init_interrupt_scheme(struct igb_adapter *adapter, bool msix)
Alexander Duyck047e0032009-10-27 15:49:27 +00001381{
1382 struct pci_dev *pdev = adapter->pdev;
1383 int err;
1384
Stefan Assmann53c7d062012-12-04 06:00:12 +00001385 igb_set_interrupt_capability(adapter, msix);
Alexander Duyck047e0032009-10-27 15:49:27 +00001386
1387 err = igb_alloc_q_vectors(adapter);
1388 if (err) {
1389 dev_err(&pdev->dev, "Unable to allocate memory for vectors\n");
1390 goto err_alloc_q_vectors;
1391 }
1392
Alexander Duyck5536d212012-09-25 00:31:17 +00001393 igb_cache_ring_register(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +00001394
1395 return 0;
Alexander Duyck5536d212012-09-25 00:31:17 +00001396
Alexander Duyck047e0032009-10-27 15:49:27 +00001397err_alloc_q_vectors:
1398 igb_reset_interrupt_capability(adapter);
1399 return err;
1400}
1401
1402/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001403 * igb_request_irq - initialize interrupts
1404 * @adapter: board private structure to initialize
Auke Kok9d5c8242008-01-24 02:22:38 -08001405 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001406 * Attempts to configure interrupts using the best available
1407 * capabilities of the hardware and kernel.
Auke Kok9d5c8242008-01-24 02:22:38 -08001408 **/
1409static int igb_request_irq(struct igb_adapter *adapter)
1410{
1411 struct net_device *netdev = adapter->netdev;
Alexander Duyck047e0032009-10-27 15:49:27 +00001412 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08001413 int err = 0;
1414
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00001415 if (adapter->flags & IGB_FLAG_HAS_MSIX) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001416 err = igb_request_msix(adapter);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001417 if (!err)
Auke Kok9d5c8242008-01-24 02:22:38 -08001418 goto request_done;
Auke Kok9d5c8242008-01-24 02:22:38 -08001419 /* fall back to MSI */
Alexander Duyck5536d212012-09-25 00:31:17 +00001420 igb_free_all_tx_resources(adapter);
1421 igb_free_all_rx_resources(adapter);
Stefan Assmann53c7d062012-12-04 06:00:12 +00001422
Alexander Duyck047e0032009-10-27 15:49:27 +00001423 igb_clear_interrupt_scheme(adapter);
Stefan Assmann53c7d062012-12-04 06:00:12 +00001424 err = igb_init_interrupt_scheme(adapter, false);
1425 if (err)
Alexander Duyck047e0032009-10-27 15:49:27 +00001426 goto request_done;
Stefan Assmann53c7d062012-12-04 06:00:12 +00001427
Alexander Duyck047e0032009-10-27 15:49:27 +00001428 igb_setup_all_tx_resources(adapter);
1429 igb_setup_all_rx_resources(adapter);
Stefan Assmann53c7d062012-12-04 06:00:12 +00001430 igb_configure(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001431 }
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001432
Alexander Duyckc74d5882011-08-26 07:46:45 +00001433 igb_assign_vector(adapter->q_vector[0], 0);
1434
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001435 if (adapter->flags & IGB_FLAG_HAS_MSI) {
Alexander Duyckc74d5882011-08-26 07:46:45 +00001436 err = request_irq(pdev->irq, igb_intr_msi, 0,
Alexander Duyck047e0032009-10-27 15:49:27 +00001437 netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001438 if (!err)
1439 goto request_done;
Alexander Duyck047e0032009-10-27 15:49:27 +00001440
Auke Kok9d5c8242008-01-24 02:22:38 -08001441 /* fall back to legacy interrupts */
1442 igb_reset_interrupt_capability(adapter);
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001443 adapter->flags &= ~IGB_FLAG_HAS_MSI;
Auke Kok9d5c8242008-01-24 02:22:38 -08001444 }
1445
Alexander Duyckc74d5882011-08-26 07:46:45 +00001446 err = request_irq(pdev->irq, igb_intr, IRQF_SHARED,
Alexander Duyck047e0032009-10-27 15:49:27 +00001447 netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001448
Andy Gospodarek6cb5e572008-02-15 14:05:25 -08001449 if (err)
Alexander Duyckc74d5882011-08-26 07:46:45 +00001450 dev_err(&pdev->dev, "Error %d getting interrupt\n",
Auke Kok9d5c8242008-01-24 02:22:38 -08001451 err);
Auke Kok9d5c8242008-01-24 02:22:38 -08001452
1453request_done:
1454 return err;
1455}
1456
1457static void igb_free_irq(struct igb_adapter *adapter)
1458{
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00001459 if (adapter->flags & IGB_FLAG_HAS_MSIX) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001460 int vector = 0, i;
1461
Alexander Duyck047e0032009-10-27 15:49:27 +00001462 free_irq(adapter->msix_entries[vector++].vector, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001463
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00001464 for (i = 0; i < adapter->num_q_vectors; i++)
Alexander Duyck047e0032009-10-27 15:49:27 +00001465 free_irq(adapter->msix_entries[vector++].vector,
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00001466 adapter->q_vector[i]);
Alexander Duyck047e0032009-10-27 15:49:27 +00001467 } else {
1468 free_irq(adapter->pdev->irq, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001469 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001470}
1471
1472/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001473 * igb_irq_disable - Mask off interrupt generation on the NIC
1474 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08001475 **/
1476static void igb_irq_disable(struct igb_adapter *adapter)
1477{
1478 struct e1000_hw *hw = &adapter->hw;
1479
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001480 /* we need to be careful when disabling interrupts. The VFs are also
Alexander Duyck25568a52009-10-27 23:49:59 +00001481 * mapped into these registers and so clearing the bits can cause
1482 * issues on the VF drivers so we only need to clear what we set
1483 */
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00001484 if (adapter->flags & IGB_FLAG_HAS_MSIX) {
Alexander Duyck2dfd1212009-09-03 14:49:15 +00001485 u32 regval = rd32(E1000_EIAM);
Carolyn Wyborny9005df32014-04-11 01:45:34 +00001486
Alexander Duyck2dfd1212009-09-03 14:49:15 +00001487 wr32(E1000_EIAM, regval & ~adapter->eims_enable_mask);
1488 wr32(E1000_EIMC, adapter->eims_enable_mask);
1489 regval = rd32(E1000_EIAC);
1490 wr32(E1000_EIAC, regval & ~adapter->eims_enable_mask);
Auke Kok9d5c8242008-01-24 02:22:38 -08001491 }
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001492
1493 wr32(E1000_IAM, 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08001494 wr32(E1000_IMC, ~0);
1495 wrfl();
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00001496 if (adapter->flags & IGB_FLAG_HAS_MSIX) {
Emil Tantilov81a61852010-08-02 14:40:52 +00001497 int i;
Carolyn Wyborny9005df32014-04-11 01:45:34 +00001498
Emil Tantilov81a61852010-08-02 14:40:52 +00001499 for (i = 0; i < adapter->num_q_vectors; i++)
1500 synchronize_irq(adapter->msix_entries[i].vector);
1501 } else {
1502 synchronize_irq(adapter->pdev->irq);
1503 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001504}
1505
1506/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001507 * igb_irq_enable - Enable default interrupt generation settings
1508 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08001509 **/
1510static void igb_irq_enable(struct igb_adapter *adapter)
1511{
1512 struct e1000_hw *hw = &adapter->hw;
1513
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00001514 if (adapter->flags & IGB_FLAG_HAS_MSIX) {
Alexander Duyck06218a82011-08-26 07:46:55 +00001515 u32 ims = E1000_IMS_LSC | E1000_IMS_DOUTSYNC | E1000_IMS_DRSTA;
Alexander Duyck2dfd1212009-09-03 14:49:15 +00001516 u32 regval = rd32(E1000_EIAC);
Carolyn Wyborny9005df32014-04-11 01:45:34 +00001517
Alexander Duyck2dfd1212009-09-03 14:49:15 +00001518 wr32(E1000_EIAC, regval | adapter->eims_enable_mask);
1519 regval = rd32(E1000_EIAM);
1520 wr32(E1000_EIAM, regval | adapter->eims_enable_mask);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001521 wr32(E1000_EIMS, adapter->eims_enable_mask);
Alexander Duyck25568a52009-10-27 23:49:59 +00001522 if (adapter->vfs_allocated_count) {
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001523 wr32(E1000_MBVFIMR, 0xFF);
Alexander Duyck25568a52009-10-27 23:49:59 +00001524 ims |= E1000_IMS_VMMB;
1525 }
1526 wr32(E1000_IMS, ims);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001527 } else {
Alexander Duyck55cac242009-11-19 12:42:21 +00001528 wr32(E1000_IMS, IMS_ENABLE_MASK |
1529 E1000_IMS_DRSTA);
1530 wr32(E1000_IAM, IMS_ENABLE_MASK |
1531 E1000_IMS_DRSTA);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001532 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001533}
1534
1535static void igb_update_mng_vlan(struct igb_adapter *adapter)
1536{
Alexander Duyck51466232009-10-27 23:47:35 +00001537 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08001538 u16 vid = adapter->hw.mng_cookie.vlan_id;
1539 u16 old_vid = adapter->mng_vlan_id;
Auke Kok9d5c8242008-01-24 02:22:38 -08001540
Alexander Duyck51466232009-10-27 23:47:35 +00001541 if (hw->mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN) {
1542 /* add VID to filter table */
1543 igb_vfta_set(hw, vid, true);
1544 adapter->mng_vlan_id = vid;
1545 } else {
1546 adapter->mng_vlan_id = IGB_MNG_VLAN_NONE;
1547 }
1548
1549 if ((old_vid != (u16)IGB_MNG_VLAN_NONE) &&
1550 (vid != old_vid) &&
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00001551 !test_bit(old_vid, adapter->active_vlans)) {
Alexander Duyck51466232009-10-27 23:47:35 +00001552 /* remove VID from filter table */
1553 igb_vfta_set(hw, old_vid, false);
Auke Kok9d5c8242008-01-24 02:22:38 -08001554 }
1555}
1556
1557/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001558 * igb_release_hw_control - release control of the h/w to f/w
1559 * @adapter: address of board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08001560 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001561 * igb_release_hw_control resets CTRL_EXT:DRV_LOAD bit.
1562 * For ASF and Pass Through versions of f/w this means that the
1563 * driver is no longer loaded.
Auke Kok9d5c8242008-01-24 02:22:38 -08001564 **/
1565static void igb_release_hw_control(struct igb_adapter *adapter)
1566{
1567 struct e1000_hw *hw = &adapter->hw;
1568 u32 ctrl_ext;
1569
1570 /* Let firmware take over control of h/w */
1571 ctrl_ext = rd32(E1000_CTRL_EXT);
1572 wr32(E1000_CTRL_EXT,
1573 ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD);
1574}
1575
Auke Kok9d5c8242008-01-24 02:22:38 -08001576/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001577 * igb_get_hw_control - get control of the h/w from f/w
1578 * @adapter: address of board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08001579 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001580 * igb_get_hw_control sets CTRL_EXT:DRV_LOAD bit.
1581 * For ASF and Pass Through versions of f/w this means that
1582 * the driver is loaded.
Auke Kok9d5c8242008-01-24 02:22:38 -08001583 **/
1584static void igb_get_hw_control(struct igb_adapter *adapter)
1585{
1586 struct e1000_hw *hw = &adapter->hw;
1587 u32 ctrl_ext;
1588
1589 /* Let firmware know the driver has taken over */
1590 ctrl_ext = rd32(E1000_CTRL_EXT);
1591 wr32(E1000_CTRL_EXT,
1592 ctrl_ext | E1000_CTRL_EXT_DRV_LOAD);
1593}
1594
Auke Kok9d5c8242008-01-24 02:22:38 -08001595/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001596 * igb_configure - configure the hardware for RX and TX
1597 * @adapter: private board structure
Auke Kok9d5c8242008-01-24 02:22:38 -08001598 **/
1599static void igb_configure(struct igb_adapter *adapter)
1600{
1601 struct net_device *netdev = adapter->netdev;
1602 int i;
1603
1604 igb_get_hw_control(adapter);
Alexander Duyckff41f8d2009-09-03 14:48:56 +00001605 igb_set_rx_mode(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001606
1607 igb_restore_vlan(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001608
Alexander Duyck85b430b2009-10-27 15:50:29 +00001609 igb_setup_tctl(adapter);
Alexander Duyck06cf2662009-10-27 15:53:25 +00001610 igb_setup_mrqc(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001611 igb_setup_rctl(adapter);
Alexander Duyck85b430b2009-10-27 15:50:29 +00001612
1613 igb_configure_tx(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001614 igb_configure_rx(adapter);
Alexander Duyck662d7202008-06-27 11:00:29 -07001615
1616 igb_rx_fifo_flush_82575(&adapter->hw);
1617
Alexander Duyckc493ea42009-03-20 00:16:50 +00001618 /* call igb_desc_unused which always leaves
Auke Kok9d5c8242008-01-24 02:22:38 -08001619 * at least 1 descriptor unused to make sure
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001620 * next_to_use != next_to_clean
1621 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001622 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00001623 struct igb_ring *ring = adapter->rx_ring[i];
Alexander Duyckcd392f52011-08-26 07:43:59 +00001624 igb_alloc_rx_buffers(ring, igb_desc_unused(ring));
Auke Kok9d5c8242008-01-24 02:22:38 -08001625 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001626}
1627
Nick Nunley88a268c2010-02-17 01:01:59 +00001628/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001629 * igb_power_up_link - Power up the phy/serdes link
1630 * @adapter: address of board private structure
Nick Nunley88a268c2010-02-17 01:01:59 +00001631 **/
1632void igb_power_up_link(struct igb_adapter *adapter)
1633{
Akeem G. Abodunrin76886592012-07-17 04:51:18 +00001634 igb_reset_phy(&adapter->hw);
1635
Nick Nunley88a268c2010-02-17 01:01:59 +00001636 if (adapter->hw.phy.media_type == e1000_media_type_copper)
1637 igb_power_up_phy_copper(&adapter->hw);
1638 else
1639 igb_power_up_serdes_link_82575(&adapter->hw);
Todd Fujinakaaec653c2014-06-17 06:58:11 +00001640
1641 igb_setup_link(&adapter->hw);
Nick Nunley88a268c2010-02-17 01:01:59 +00001642}
1643
1644/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001645 * igb_power_down_link - Power down the phy/serdes link
1646 * @adapter: address of board private structure
Nick Nunley88a268c2010-02-17 01:01:59 +00001647 */
1648static void igb_power_down_link(struct igb_adapter *adapter)
1649{
1650 if (adapter->hw.phy.media_type == e1000_media_type_copper)
1651 igb_power_down_phy_copper_82575(&adapter->hw);
1652 else
1653 igb_shutdown_serdes_link_82575(&adapter->hw);
1654}
Auke Kok9d5c8242008-01-24 02:22:38 -08001655
1656/**
Carolyn Wyborny56cec242013-10-17 05:36:26 +00001657 * Detect and switch function for Media Auto Sense
1658 * @adapter: address of the board private structure
1659 **/
1660static void igb_check_swap_media(struct igb_adapter *adapter)
1661{
1662 struct e1000_hw *hw = &adapter->hw;
1663 u32 ctrl_ext, connsw;
1664 bool swap_now = false;
1665
1666 ctrl_ext = rd32(E1000_CTRL_EXT);
1667 connsw = rd32(E1000_CONNSW);
1668
1669 /* need to live swap if current media is copper and we have fiber/serdes
1670 * to go to.
1671 */
1672
1673 if ((hw->phy.media_type == e1000_media_type_copper) &&
1674 (!(connsw & E1000_CONNSW_AUTOSENSE_EN))) {
1675 swap_now = true;
1676 } else if (!(connsw & E1000_CONNSW_SERDESD)) {
1677 /* copper signal takes time to appear */
1678 if (adapter->copper_tries < 4) {
1679 adapter->copper_tries++;
1680 connsw |= E1000_CONNSW_AUTOSENSE_CONF;
1681 wr32(E1000_CONNSW, connsw);
1682 return;
1683 } else {
1684 adapter->copper_tries = 0;
1685 if ((connsw & E1000_CONNSW_PHYSD) &&
1686 (!(connsw & E1000_CONNSW_PHY_PDN))) {
1687 swap_now = true;
1688 connsw &= ~E1000_CONNSW_AUTOSENSE_CONF;
1689 wr32(E1000_CONNSW, connsw);
1690 }
1691 }
1692 }
1693
1694 if (!swap_now)
1695 return;
1696
1697 switch (hw->phy.media_type) {
1698 case e1000_media_type_copper:
1699 netdev_info(adapter->netdev,
1700 "MAS: changing media to fiber/serdes\n");
1701 ctrl_ext |=
1702 E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES;
1703 adapter->flags |= IGB_FLAG_MEDIA_RESET;
1704 adapter->copper_tries = 0;
1705 break;
1706 case e1000_media_type_internal_serdes:
1707 case e1000_media_type_fiber:
1708 netdev_info(adapter->netdev,
1709 "MAS: changing media to copper\n");
1710 ctrl_ext &=
1711 ~E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES;
1712 adapter->flags |= IGB_FLAG_MEDIA_RESET;
1713 break;
1714 default:
1715 /* shouldn't get here during regular operation */
1716 netdev_err(adapter->netdev,
1717 "AMS: Invalid media type found, returning\n");
1718 break;
1719 }
1720 wr32(E1000_CTRL_EXT, ctrl_ext);
1721}
1722
1723/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001724 * igb_up - Open the interface and prepare it to handle traffic
1725 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08001726 **/
Auke Kok9d5c8242008-01-24 02:22:38 -08001727int igb_up(struct igb_adapter *adapter)
1728{
1729 struct e1000_hw *hw = &adapter->hw;
1730 int i;
1731
1732 /* hardware has been reset, we need to reload some things */
1733 igb_configure(adapter);
1734
1735 clear_bit(__IGB_DOWN, &adapter->state);
1736
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00001737 for (i = 0; i < adapter->num_q_vectors; i++)
1738 napi_enable(&(adapter->q_vector[i]->napi));
1739
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00001740 if (adapter->flags & IGB_FLAG_HAS_MSIX)
Auke Kok9d5c8242008-01-24 02:22:38 -08001741 igb_configure_msix(adapter);
Alexander Duyckfeeb2722010-02-03 21:59:51 +00001742 else
1743 igb_assign_vector(adapter->q_vector[0], 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08001744
1745 /* Clear any pending interrupts. */
1746 rd32(E1000_ICR);
1747 igb_irq_enable(adapter);
1748
Alexander Duyckd4960302009-10-27 15:53:45 +00001749 /* notify VFs that reset has been completed */
1750 if (adapter->vfs_allocated_count) {
1751 u32 reg_data = rd32(E1000_CTRL_EXT);
Carolyn Wyborny9005df32014-04-11 01:45:34 +00001752
Alexander Duyckd4960302009-10-27 15:53:45 +00001753 reg_data |= E1000_CTRL_EXT_PFRSTD;
1754 wr32(E1000_CTRL_EXT, reg_data);
1755 }
1756
Jesse Brandeburg4cb9be72009-04-21 18:42:05 +00001757 netif_tx_start_all_queues(adapter->netdev);
1758
Alexander Duyck25568a52009-10-27 23:49:59 +00001759 /* start the watchdog. */
1760 hw->mac.get_link_status = 1;
1761 schedule_work(&adapter->watchdog_task);
1762
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00001763 if ((adapter->flags & IGB_FLAG_EEE) &&
1764 (!hw->dev_spec._82575.eee_disable))
1765 adapter->eee_advert = MDIO_EEE_100TX | MDIO_EEE_1000T;
1766
Auke Kok9d5c8242008-01-24 02:22:38 -08001767 return 0;
1768}
1769
1770void igb_down(struct igb_adapter *adapter)
1771{
Auke Kok9d5c8242008-01-24 02:22:38 -08001772 struct net_device *netdev = adapter->netdev;
Alexander Duyck330a6d62009-10-27 23:51:35 +00001773 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08001774 u32 tctl, rctl;
1775 int i;
1776
1777 /* signal that we're down so the interrupt handler does not
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001778 * reschedule our watchdog timer
1779 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001780 set_bit(__IGB_DOWN, &adapter->state);
1781
1782 /* disable receives in the hardware */
1783 rctl = rd32(E1000_RCTL);
1784 wr32(E1000_RCTL, rctl & ~E1000_RCTL_EN);
1785 /* flush and sleep below */
1786
Todd Fujinakaf28ea082015-03-20 17:41:53 -07001787 netif_carrier_off(netdev);
David S. Millerfd2ea0a2008-07-17 01:56:23 -07001788 netif_tx_stop_all_queues(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001789
1790 /* disable transmits in the hardware */
1791 tctl = rd32(E1000_TCTL);
1792 tctl &= ~E1000_TCTL_EN;
1793 wr32(E1000_TCTL, tctl);
1794 /* flush both disables and wait for them to finish */
1795 wrfl();
Carolyn Wyborny0d451e72014-04-11 01:46:40 +00001796 usleep_range(10000, 11000);
Auke Kok9d5c8242008-01-24 02:22:38 -08001797
Auke Kok9d5c8242008-01-24 02:22:38 -08001798 igb_irq_disable(adapter);
1799
Akeem G Abodunrinaa9b8cc2013-08-28 02:22:43 +00001800 adapter->flags &= ~IGB_FLAG_NEED_LINK_UPDATE;
1801
Carolyn Wyborny41f149a2013-04-30 00:21:32 +00001802 for (i = 0; i < adapter->num_q_vectors; i++) {
Carolyn Wyborny17a402a2014-11-21 23:52:54 -08001803 if (adapter->q_vector[i]) {
1804 napi_synchronize(&adapter->q_vector[i]->napi);
1805 napi_disable(&adapter->q_vector[i]->napi);
1806 }
Carolyn Wyborny41f149a2013-04-30 00:21:32 +00001807 }
1808
Auke Kok9d5c8242008-01-24 02:22:38 -08001809 del_timer_sync(&adapter->watchdog_timer);
1810 del_timer_sync(&adapter->phy_info_timer);
1811
Alexander Duyck04fe6352009-02-06 23:22:32 +00001812 /* record the stats before reset*/
Eric Dumazet12dcd862010-10-15 17:27:10 +00001813 spin_lock(&adapter->stats64_lock);
1814 igb_update_stats(adapter, &adapter->stats64);
1815 spin_unlock(&adapter->stats64_lock);
Alexander Duyck04fe6352009-02-06 23:22:32 +00001816
Auke Kok9d5c8242008-01-24 02:22:38 -08001817 adapter->link_speed = 0;
1818 adapter->link_duplex = 0;
1819
Jeff Kirsher30236822008-06-24 17:01:15 -07001820 if (!pci_channel_offline(adapter->pdev))
1821 igb_reset(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001822 igb_clean_all_tx_rings(adapter);
1823 igb_clean_all_rx_rings(adapter);
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00001824#ifdef CONFIG_IGB_DCA
1825
1826 /* since we reset the hardware DCA settings were cleared */
1827 igb_setup_dca(adapter);
1828#endif
Auke Kok9d5c8242008-01-24 02:22:38 -08001829}
1830
1831void igb_reinit_locked(struct igb_adapter *adapter)
1832{
1833 WARN_ON(in_interrupt());
1834 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
Carolyn Wyborny0d451e72014-04-11 01:46:40 +00001835 usleep_range(1000, 2000);
Auke Kok9d5c8242008-01-24 02:22:38 -08001836 igb_down(adapter);
1837 igb_up(adapter);
1838 clear_bit(__IGB_RESETTING, &adapter->state);
1839}
1840
Carolyn Wyborny56cec242013-10-17 05:36:26 +00001841/** igb_enable_mas - Media Autosense re-enable after swap
1842 *
1843 * @adapter: adapter struct
1844 **/
Todd Fujinaka8cfb8792015-05-02 00:39:03 -07001845static void igb_enable_mas(struct igb_adapter *adapter)
Carolyn Wyborny56cec242013-10-17 05:36:26 +00001846{
1847 struct e1000_hw *hw = &adapter->hw;
Todd Fujinaka8cfb8792015-05-02 00:39:03 -07001848 u32 connsw = rd32(E1000_CONNSW);
Carolyn Wyborny56cec242013-10-17 05:36:26 +00001849
1850 /* configure for SerDes media detect */
Todd Fujinaka8cfb8792015-05-02 00:39:03 -07001851 if ((hw->phy.media_type == e1000_media_type_copper) &&
1852 (!(connsw & E1000_CONNSW_SERDESD))) {
Carolyn Wyborny56cec242013-10-17 05:36:26 +00001853 connsw |= E1000_CONNSW_ENRGSRC;
1854 connsw |= E1000_CONNSW_AUTOSENSE_EN;
1855 wr32(E1000_CONNSW, connsw);
1856 wrfl();
Carolyn Wyborny56cec242013-10-17 05:36:26 +00001857 }
Carolyn Wyborny56cec242013-10-17 05:36:26 +00001858}
1859
Auke Kok9d5c8242008-01-24 02:22:38 -08001860void igb_reset(struct igb_adapter *adapter)
1861{
Alexander Duyck090b1792009-10-27 23:51:55 +00001862 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08001863 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001864 struct e1000_mac_info *mac = &hw->mac;
1865 struct e1000_fc_info *fc = &hw->fc;
Matthew Vickd48507f2012-11-08 04:03:58 +00001866 u32 pba = 0, tx_space, min_tx_space, min_rx_space, hwm;
Auke Kok9d5c8242008-01-24 02:22:38 -08001867
1868 /* Repartition Pba for greater than 9k mtu
1869 * To take effect CTRL.RST is required.
1870 */
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001871 switch (mac->type) {
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001872 case e1000_i350:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00001873 case e1000_i354:
Alexander Duyck55cac242009-11-19 12:42:21 +00001874 case e1000_82580:
1875 pba = rd32(E1000_RXPBS);
1876 pba = igb_rxpbs_adjust_82580(pba);
1877 break;
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001878 case e1000_82576:
Alexander Duyckd249be52009-10-27 23:46:38 +00001879 pba = rd32(E1000_RXPBS);
1880 pba &= E1000_RXPBS_SIZE_MASK_82576;
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001881 break;
1882 case e1000_82575:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001883 case e1000_i210:
1884 case e1000_i211:
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001885 default:
1886 pba = E1000_PBA_34K;
1887 break;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001888 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001889
Alexander Duyck2d064c02008-07-08 15:10:12 -07001890 if ((adapter->max_frame_size > ETH_FRAME_LEN + ETH_FCS_LEN) &&
1891 (mac->type < e1000_82576)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001892 /* adjust PBA for jumbo frames */
1893 wr32(E1000_PBA, pba);
1894
1895 /* To maintain wire speed transmits, the Tx FIFO should be
1896 * large enough to accommodate two full transmit packets,
1897 * rounded up to the next 1KB and expressed in KB. Likewise,
1898 * the Rx FIFO should be large enough to accommodate at least
1899 * one full receive packet and is similarly rounded up and
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001900 * expressed in KB.
1901 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001902 pba = rd32(E1000_PBA);
1903 /* upper 16 bits has Tx packet buffer allocation size in KB */
1904 tx_space = pba >> 16;
1905 /* lower 16 bits has Rx packet buffer allocation size in KB */
1906 pba &= 0xffff;
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001907 /* the Tx fifo also stores 16 bytes of information about the Tx
1908 * but don't include ethernet FCS because hardware appends it
1909 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001910 min_tx_space = (adapter->max_frame_size +
Alexander Duyck85e8d002009-02-16 00:00:20 -08001911 sizeof(union e1000_adv_tx_desc) -
Auke Kok9d5c8242008-01-24 02:22:38 -08001912 ETH_FCS_LEN) * 2;
1913 min_tx_space = ALIGN(min_tx_space, 1024);
1914 min_tx_space >>= 10;
1915 /* software strips receive CRC, so leave room for it */
1916 min_rx_space = adapter->max_frame_size;
1917 min_rx_space = ALIGN(min_rx_space, 1024);
1918 min_rx_space >>= 10;
1919
1920 /* If current Tx allocation is less than the min Tx FIFO size,
1921 * and the min Tx FIFO size is less than the current Rx FIFO
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001922 * allocation, take space away from current Rx allocation
1923 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001924 if (tx_space < min_tx_space &&
1925 ((min_tx_space - tx_space) < pba)) {
1926 pba = pba - (min_tx_space - tx_space);
1927
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001928 /* if short on Rx space, Rx wins and must trump Tx
1929 * adjustment
1930 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001931 if (pba < min_rx_space)
1932 pba = min_rx_space;
1933 }
Alexander Duyck2d064c02008-07-08 15:10:12 -07001934 wr32(E1000_PBA, pba);
Auke Kok9d5c8242008-01-24 02:22:38 -08001935 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001936
1937 /* flow control settings */
1938 /* The high water mark must be low enough to fit one full frame
1939 * (or the size used for early receive) above it in the Rx FIFO.
1940 * Set it to the lower of:
1941 * - 90% of the Rx FIFO size, or
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001942 * - the full Rx FIFO size minus one full frame
1943 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001944 hwm = min(((pba << 10) * 9 / 10),
Alexander Duyck2d064c02008-07-08 15:10:12 -07001945 ((pba << 10) - 2 * adapter->max_frame_size));
Auke Kok9d5c8242008-01-24 02:22:38 -08001946
Matthew Vickd48507f2012-11-08 04:03:58 +00001947 fc->high_water = hwm & 0xFFFFFFF0; /* 16-byte granularity */
Alexander Duyckd405ea32009-12-23 13:21:27 +00001948 fc->low_water = fc->high_water - 16;
Auke Kok9d5c8242008-01-24 02:22:38 -08001949 fc->pause_time = 0xFFFF;
1950 fc->send_xon = 1;
Alexander Duyck0cce1192009-07-23 18:10:24 +00001951 fc->current_mode = fc->requested_mode;
Auke Kok9d5c8242008-01-24 02:22:38 -08001952
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001953 /* disable receive for all VFs and wait one second */
1954 if (adapter->vfs_allocated_count) {
1955 int i;
Carolyn Wyborny9005df32014-04-11 01:45:34 +00001956
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001957 for (i = 0 ; i < adapter->vfs_allocated_count; i++)
Greg Rose8fa7e0f2010-11-06 05:43:21 +00001958 adapter->vf_data[i].flags &= IGB_VF_FLAG_PF_SET_MAC;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001959
1960 /* ping all the active vfs to let them know we are going down */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00001961 igb_ping_all_vfs(adapter);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001962
1963 /* disable transmits and receives */
1964 wr32(E1000_VFRE, 0);
1965 wr32(E1000_VFTE, 0);
1966 }
1967
Auke Kok9d5c8242008-01-24 02:22:38 -08001968 /* Allow time for pending master requests to run */
Alexander Duyck330a6d62009-10-27 23:51:35 +00001969 hw->mac.ops.reset_hw(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08001970 wr32(E1000_WUC, 0);
1971
Carolyn Wyborny56cec242013-10-17 05:36:26 +00001972 if (adapter->flags & IGB_FLAG_MEDIA_RESET) {
1973 /* need to resetup here after media swap */
1974 adapter->ei.get_invariants(hw);
1975 adapter->flags &= ~IGB_FLAG_MEDIA_RESET;
1976 }
Todd Fujinaka8cfb8792015-05-02 00:39:03 -07001977 if ((mac->type == e1000_82575) &&
1978 (adapter->flags & IGB_FLAG_MAS_ENABLE)) {
1979 igb_enable_mas(adapter);
Carolyn Wyborny56cec242013-10-17 05:36:26 +00001980 }
Alexander Duyck330a6d62009-10-27 23:51:35 +00001981 if (hw->mac.ops.init_hw(hw))
Alexander Duyck090b1792009-10-27 23:51:55 +00001982 dev_err(&pdev->dev, "Hardware Error\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08001983
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001984 /* Flow control settings reset on hardware reset, so guarantee flow
Matthew Vicka27416b2012-04-18 02:57:44 +00001985 * control is off when forcing speed.
1986 */
1987 if (!hw->mac.autoneg)
1988 igb_force_mac_fc(hw);
1989
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00001990 igb_init_dmac(adapter, pba);
Carolyn Wybornye4288932012-12-07 03:01:42 +00001991#ifdef CONFIG_IGB_HWMON
1992 /* Re-initialize the thermal sensor on i350 devices. */
1993 if (!test_bit(__IGB_DOWN, &adapter->state)) {
1994 if (mac->type == e1000_i350 && hw->bus.func == 0) {
1995 /* If present, re-initialize the external thermal sensor
1996 * interface.
1997 */
1998 if (adapter->ets)
1999 mac->ops.init_thermal_sensor_thresh(hw);
2000 }
2001 }
2002#endif
Jeff Kirsherb9361362014-03-13 16:07:14 -07002003 /* Re-establish EEE setting */
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00002004 if (hw->phy.media_type == e1000_media_type_copper) {
2005 switch (mac->type) {
2006 case e1000_i350:
2007 case e1000_i210:
2008 case e1000_i211:
Todd Fujinakac4c112f2014-08-29 06:43:13 +00002009 igb_set_eee_i350(hw, true, true);
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00002010 break;
2011 case e1000_i354:
Todd Fujinakac4c112f2014-08-29 06:43:13 +00002012 igb_set_eee_i354(hw, true, true);
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00002013 break;
2014 default:
2015 break;
2016 }
2017 }
Nick Nunley88a268c2010-02-17 01:01:59 +00002018 if (!netif_running(adapter->netdev))
2019 igb_power_down_link(adapter);
2020
Auke Kok9d5c8242008-01-24 02:22:38 -08002021 igb_update_mng_vlan(adapter);
2022
2023 /* Enable h/w to recognize an 802.1Q VLAN Ethernet packet */
2024 wr32(E1000_VET, ETHERNET_IEEE_VLAN_TYPE);
2025
Matthew Vick1f6e8172012-08-18 07:26:33 +00002026 /* Re-enable PTP, where applicable. */
2027 igb_ptp_reset(adapter);
Matthew Vick1f6e8172012-08-18 07:26:33 +00002028
Alexander Duyck330a6d62009-10-27 23:51:35 +00002029 igb_get_phy_info(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08002030}
2031
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002032static netdev_features_t igb_fix_features(struct net_device *netdev,
2033 netdev_features_t features)
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00002034{
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002035 /* Since there is no support for separate Rx/Tx vlan accel
2036 * enable/disable make sure Tx flag is always in same state as Rx.
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00002037 */
Patrick McHardyf6469682013-04-19 02:04:27 +00002038 if (features & NETIF_F_HW_VLAN_CTAG_RX)
2039 features |= NETIF_F_HW_VLAN_CTAG_TX;
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00002040 else
Patrick McHardyf6469682013-04-19 02:04:27 +00002041 features &= ~NETIF_F_HW_VLAN_CTAG_TX;
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00002042
2043 return features;
2044}
2045
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002046static int igb_set_features(struct net_device *netdev,
2047 netdev_features_t features)
Michał Mirosławac52caa2011-06-08 08:38:01 +00002048{
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002049 netdev_features_t changed = netdev->features ^ features;
Ben Greear89eaefb2012-03-06 09:41:58 +00002050 struct igb_adapter *adapter = netdev_priv(netdev);
Michał Mirosławac52caa2011-06-08 08:38:01 +00002051
Patrick McHardyf6469682013-04-19 02:04:27 +00002052 if (changed & NETIF_F_HW_VLAN_CTAG_RX)
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00002053 igb_vlan_mode(netdev, features);
2054
Ben Greear89eaefb2012-03-06 09:41:58 +00002055 if (!(changed & NETIF_F_RXALL))
2056 return 0;
2057
2058 netdev->features = features;
2059
2060 if (netif_running(netdev))
2061 igb_reinit_locked(adapter);
2062 else
2063 igb_reset(adapter);
2064
Michał Mirosławac52caa2011-06-08 08:38:01 +00002065 return 0;
2066}
2067
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08002068static const struct net_device_ops igb_netdev_ops = {
Alexander Duyck559e9c42009-10-27 23:52:50 +00002069 .ndo_open = igb_open,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08002070 .ndo_stop = igb_close,
Alexander Duyckcd392f52011-08-26 07:43:59 +00002071 .ndo_start_xmit = igb_xmit_frame,
Eric Dumazet12dcd862010-10-15 17:27:10 +00002072 .ndo_get_stats64 = igb_get_stats64,
Alexander Duyckff41f8d2009-09-03 14:48:56 +00002073 .ndo_set_rx_mode = igb_set_rx_mode,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08002074 .ndo_set_mac_address = igb_set_mac,
2075 .ndo_change_mtu = igb_change_mtu,
2076 .ndo_do_ioctl = igb_ioctl,
2077 .ndo_tx_timeout = igb_tx_timeout,
2078 .ndo_validate_addr = eth_validate_addr,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08002079 .ndo_vlan_rx_add_vid = igb_vlan_rx_add_vid,
2080 .ndo_vlan_rx_kill_vid = igb_vlan_rx_kill_vid,
Williams, Mitch A8151d292010-02-10 01:44:24 +00002081 .ndo_set_vf_mac = igb_ndo_set_vf_mac,
2082 .ndo_set_vf_vlan = igb_ndo_set_vf_vlan,
Sucheta Chakrabortyed616682014-05-22 09:59:05 -04002083 .ndo_set_vf_rate = igb_ndo_set_vf_bw,
Lior Levy70ea4782013-03-03 20:27:48 +00002084 .ndo_set_vf_spoofchk = igb_ndo_set_vf_spoofchk,
Williams, Mitch A8151d292010-02-10 01:44:24 +00002085 .ndo_get_vf_config = igb_ndo_get_vf_config,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08002086#ifdef CONFIG_NET_POLL_CONTROLLER
2087 .ndo_poll_controller = igb_netpoll,
2088#endif
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00002089 .ndo_fix_features = igb_fix_features,
2090 .ndo_set_features = igb_set_features,
Toshiaki Makita1abbc982015-03-27 14:31:16 +09002091 .ndo_features_check = passthru_features_check,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08002092};
2093
Taku Izumi42bfd33a2008-06-20 12:10:30 +09002094/**
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002095 * igb_set_fw_version - Configure version string for ethtool
2096 * @adapter: adapter struct
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002097 **/
2098void igb_set_fw_version(struct igb_adapter *adapter)
2099{
2100 struct e1000_hw *hw = &adapter->hw;
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00002101 struct e1000_fw_version fw;
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002102
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00002103 igb_get_fw_version(hw, &fw);
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002104
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00002105 switch (hw->mac.type) {
Carolyn Wyborny7dc98a62013-07-16 19:25:33 +00002106 case e1000_i210:
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00002107 case e1000_i211:
Carolyn Wyborny7dc98a62013-07-16 19:25:33 +00002108 if (!(igb_get_flash_presence_i210(hw))) {
2109 snprintf(adapter->fw_version,
2110 sizeof(adapter->fw_version),
2111 "%2d.%2d-%d",
2112 fw.invm_major, fw.invm_minor,
2113 fw.invm_img_type);
2114 break;
2115 }
2116 /* fall through */
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00002117 default:
2118 /* if option is rom valid, display its version too */
2119 if (fw.or_valid) {
2120 snprintf(adapter->fw_version,
2121 sizeof(adapter->fw_version),
2122 "%d.%d, 0x%08x, %d.%d.%d",
2123 fw.eep_major, fw.eep_minor, fw.etrack_id,
2124 fw.or_major, fw.or_build, fw.or_patch);
2125 /* no option rom */
Carolyn Wyborny7dc98a62013-07-16 19:25:33 +00002126 } else if (fw.etrack_id != 0X0000) {
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00002127 snprintf(adapter->fw_version,
Carolyn Wyborny7dc98a62013-07-16 19:25:33 +00002128 sizeof(adapter->fw_version),
2129 "%d.%d, 0x%08x",
2130 fw.eep_major, fw.eep_minor, fw.etrack_id);
2131 } else {
2132 snprintf(adapter->fw_version,
2133 sizeof(adapter->fw_version),
2134 "%d.%d.%d",
2135 fw.eep_major, fw.eep_minor, fw.eep_build);
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002136 }
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00002137 break;
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002138 }
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002139}
2140
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002141/**
Carolyn Wyborny56cec242013-10-17 05:36:26 +00002142 * igb_init_mas - init Media Autosense feature if enabled in the NVM
2143 *
2144 * @adapter: adapter struct
2145 **/
2146static void igb_init_mas(struct igb_adapter *adapter)
2147{
2148 struct e1000_hw *hw = &adapter->hw;
2149 u16 eeprom_data;
2150
2151 hw->nvm.ops.read(hw, NVM_COMPAT, 1, &eeprom_data);
2152 switch (hw->bus.func) {
2153 case E1000_FUNC_0:
2154 if (eeprom_data & IGB_MAS_ENABLE_0) {
2155 adapter->flags |= IGB_FLAG_MAS_ENABLE;
2156 netdev_info(adapter->netdev,
2157 "MAS: Enabling Media Autosense for port %d\n",
2158 hw->bus.func);
2159 }
2160 break;
2161 case E1000_FUNC_1:
2162 if (eeprom_data & IGB_MAS_ENABLE_1) {
2163 adapter->flags |= IGB_FLAG_MAS_ENABLE;
2164 netdev_info(adapter->netdev,
2165 "MAS: Enabling Media Autosense for port %d\n",
2166 hw->bus.func);
2167 }
2168 break;
2169 case E1000_FUNC_2:
2170 if (eeprom_data & IGB_MAS_ENABLE_2) {
2171 adapter->flags |= IGB_FLAG_MAS_ENABLE;
2172 netdev_info(adapter->netdev,
2173 "MAS: Enabling Media Autosense for port %d\n",
2174 hw->bus.func);
2175 }
2176 break;
2177 case E1000_FUNC_3:
2178 if (eeprom_data & IGB_MAS_ENABLE_3) {
2179 adapter->flags |= IGB_FLAG_MAS_ENABLE;
2180 netdev_info(adapter->netdev,
2181 "MAS: Enabling Media Autosense for port %d\n",
2182 hw->bus.func);
2183 }
2184 break;
2185 default:
2186 /* Shouldn't get here */
2187 netdev_err(adapter->netdev,
2188 "MAS: Invalid port configuration, returning\n");
2189 break;
2190 }
2191}
2192
2193/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002194 * igb_init_i2c - Init I2C interface
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002195 * @adapter: pointer to adapter structure
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002196 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002197static s32 igb_init_i2c(struct igb_adapter *adapter)
2198{
Todd Fujinaka23d87822014-06-04 07:12:15 +00002199 s32 status = 0;
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002200
2201 /* I2C interface supported on i350 devices */
2202 if (adapter->hw.mac.type != e1000_i350)
Todd Fujinaka23d87822014-06-04 07:12:15 +00002203 return 0;
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002204
2205 /* Initialize the i2c bus which is controlled by the registers.
2206 * This bus will use the i2c_algo_bit structue that implements
2207 * the protocol through toggling of the 4 bits in the register.
2208 */
2209 adapter->i2c_adap.owner = THIS_MODULE;
2210 adapter->i2c_algo = igb_i2c_algo;
2211 adapter->i2c_algo.data = adapter;
2212 adapter->i2c_adap.algo_data = &adapter->i2c_algo;
2213 adapter->i2c_adap.dev.parent = &adapter->pdev->dev;
2214 strlcpy(adapter->i2c_adap.name, "igb BB",
2215 sizeof(adapter->i2c_adap.name));
2216 status = i2c_bit_add_bus(&adapter->i2c_adap);
2217 return status;
2218}
2219
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002220/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002221 * igb_probe - Device Initialization Routine
2222 * @pdev: PCI device information struct
2223 * @ent: entry in igb_pci_tbl
Auke Kok9d5c8242008-01-24 02:22:38 -08002224 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002225 * Returns 0 on success, negative on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08002226 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002227 * igb_probe initializes an adapter identified by a pci_dev structure.
2228 * The OS initialization, configuring of the adapter private structure,
2229 * and a hardware reset occur.
Auke Kok9d5c8242008-01-24 02:22:38 -08002230 **/
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00002231static int igb_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Auke Kok9d5c8242008-01-24 02:22:38 -08002232{
2233 struct net_device *netdev;
2234 struct igb_adapter *adapter;
2235 struct e1000_hw *hw;
Alexander Duyck4337e992009-10-27 23:48:31 +00002236 u16 eeprom_data = 0;
Carolyn Wyborny9835fd72010-11-22 17:17:21 +00002237 s32 ret_val;
Alexander Duyck4337e992009-10-27 23:48:31 +00002238 static int global_quad_port_a; /* global quad port a indication */
Auke Kok9d5c8242008-01-24 02:22:38 -08002239 const struct e1000_info *ei = igb_info_tbl[ent->driver_data];
David S. Miller2d6a5e92009-03-17 15:01:30 -07002240 int err, pci_using_dac;
Carolyn Wyborny9835fd72010-11-22 17:17:21 +00002241 u8 part_str[E1000_PBANUM_LENGTH];
Auke Kok9d5c8242008-01-24 02:22:38 -08002242
Andy Gospodarekbded64a2010-07-21 06:40:31 +00002243 /* Catch broken hardware that put the wrong VF device ID in
2244 * the PCIe SR-IOV capability.
2245 */
2246 if (pdev->is_virtfn) {
2247 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002248 pci_name(pdev), pdev->vendor, pdev->device);
Andy Gospodarekbded64a2010-07-21 06:40:31 +00002249 return -EINVAL;
2250 }
2251
Alexander Duyckaed5dec2009-02-06 23:16:04 +00002252 err = pci_enable_device_mem(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002253 if (err)
2254 return err;
2255
2256 pci_using_dac = 0;
Russell Kingdc4ff9b2013-06-10 12:24:50 +01002257 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
Auke Kok9d5c8242008-01-24 02:22:38 -08002258 if (!err) {
Russell Kingdc4ff9b2013-06-10 12:24:50 +01002259 pci_using_dac = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08002260 } else {
Russell Kingdc4ff9b2013-06-10 12:24:50 +01002261 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9d5c8242008-01-24 02:22:38 -08002262 if (err) {
Russell Kingdc4ff9b2013-06-10 12:24:50 +01002263 dev_err(&pdev->dev,
2264 "No usable DMA configuration, aborting\n");
2265 goto err_dma;
Auke Kok9d5c8242008-01-24 02:22:38 -08002266 }
2267 }
2268
Alexander Duyckaed5dec2009-02-06 23:16:04 +00002269 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002270 IORESOURCE_MEM),
2271 igb_driver_name);
Auke Kok9d5c8242008-01-24 02:22:38 -08002272 if (err)
2273 goto err_pci_reg;
2274
Frans Pop19d5afd2009-10-02 10:04:12 -07002275 pci_enable_pcie_error_reporting(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08002276
Auke Kok9d5c8242008-01-24 02:22:38 -08002277 pci_set_master(pdev);
Auke Kokc682fc22008-04-23 11:09:34 -07002278 pci_save_state(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002279
2280 err = -ENOMEM;
Alexander Duyck1bfaf072009-02-19 20:39:23 -08002281 netdev = alloc_etherdev_mq(sizeof(struct igb_adapter),
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00002282 IGB_MAX_TX_QUEUES);
Auke Kok9d5c8242008-01-24 02:22:38 -08002283 if (!netdev)
2284 goto err_alloc_etherdev;
2285
2286 SET_NETDEV_DEV(netdev, &pdev->dev);
2287
2288 pci_set_drvdata(pdev, netdev);
2289 adapter = netdev_priv(netdev);
2290 adapter->netdev = netdev;
2291 adapter->pdev = pdev;
2292 hw = &adapter->hw;
2293 hw->back = adapter;
stephen hemmingerb3f4d592012-03-13 06:04:20 +00002294 adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
Auke Kok9d5c8242008-01-24 02:22:38 -08002295
Auke Kok9d5c8242008-01-24 02:22:38 -08002296 err = -EIO;
Aaron Sierra89dbefb2013-10-31 00:32:34 +00002297 hw->hw_addr = pci_iomap(pdev, 0, 0);
Alexander Duyck28b07592009-02-06 23:20:31 +00002298 if (!hw->hw_addr)
Auke Kok9d5c8242008-01-24 02:22:38 -08002299 goto err_ioremap;
2300
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08002301 netdev->netdev_ops = &igb_netdev_ops;
Auke Kok9d5c8242008-01-24 02:22:38 -08002302 igb_set_ethtool_ops(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002303 netdev->watchdog_timeo = 5 * HZ;
Auke Kok9d5c8242008-01-24 02:22:38 -08002304
2305 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
2306
Aaron Sierra89dbefb2013-10-31 00:32:34 +00002307 netdev->mem_start = pci_resource_start(pdev, 0);
2308 netdev->mem_end = pci_resource_end(pdev, 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08002309
Auke Kok9d5c8242008-01-24 02:22:38 -08002310 /* PCI config space info */
2311 hw->vendor_id = pdev->vendor;
2312 hw->device_id = pdev->device;
2313 hw->revision_id = pdev->revision;
2314 hw->subsystem_vendor_id = pdev->subsystem_vendor;
2315 hw->subsystem_device_id = pdev->subsystem_device;
2316
Auke Kok9d5c8242008-01-24 02:22:38 -08002317 /* Copy the default MAC, PHY and NVM function pointers */
2318 memcpy(&hw->mac.ops, ei->mac_ops, sizeof(hw->mac.ops));
2319 memcpy(&hw->phy.ops, ei->phy_ops, sizeof(hw->phy.ops));
2320 memcpy(&hw->nvm.ops, ei->nvm_ops, sizeof(hw->nvm.ops));
2321 /* Initialize skew-specific constants */
2322 err = ei->get_invariants(hw);
2323 if (err)
Alexander Duyck450c87c2009-02-06 23:22:11 +00002324 goto err_sw_init;
Auke Kok9d5c8242008-01-24 02:22:38 -08002325
Alexander Duyck450c87c2009-02-06 23:22:11 +00002326 /* setup the private structure */
Auke Kok9d5c8242008-01-24 02:22:38 -08002327 err = igb_sw_init(adapter);
2328 if (err)
2329 goto err_sw_init;
2330
2331 igb_get_bus_info_pcie(hw);
2332
2333 hw->phy.autoneg_wait_to_complete = false;
Auke Kok9d5c8242008-01-24 02:22:38 -08002334
2335 /* Copper options */
2336 if (hw->phy.media_type == e1000_media_type_copper) {
2337 hw->phy.mdix = AUTO_ALL_MODES;
2338 hw->phy.disable_polarity_correction = false;
2339 hw->phy.ms_type = e1000_ms_hw_default;
2340 }
2341
2342 if (igb_check_reset_block(hw))
2343 dev_info(&pdev->dev,
2344 "PHY reset is blocked due to SOL/IDER session.\n");
2345
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002346 /* features is initialized to 0 in allocation, it might have bits
Alexander Duyck077887c2011-08-26 07:46:29 +00002347 * set by igb_sw_init so we should use an or instead of an
2348 * assignment.
2349 */
2350 netdev->features |= NETIF_F_SG |
2351 NETIF_F_IP_CSUM |
2352 NETIF_F_IPV6_CSUM |
2353 NETIF_F_TSO |
2354 NETIF_F_TSO6 |
2355 NETIF_F_RXHASH |
2356 NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00002357 NETIF_F_HW_VLAN_CTAG_RX |
2358 NETIF_F_HW_VLAN_CTAG_TX;
Michał Mirosławac52caa2011-06-08 08:38:01 +00002359
Alexander Duyck077887c2011-08-26 07:46:29 +00002360 /* copy netdev features into list of user selectable features */
2361 netdev->hw_features |= netdev->features;
Ben Greear89eaefb2012-03-06 09:41:58 +00002362 netdev->hw_features |= NETIF_F_RXALL;
Auke Kok9d5c8242008-01-24 02:22:38 -08002363
Alexander Duyck077887c2011-08-26 07:46:29 +00002364 /* set this bit last since it cannot be part of hw_features */
Patrick McHardyf6469682013-04-19 02:04:27 +00002365 netdev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
Alexander Duyck077887c2011-08-26 07:46:29 +00002366
2367 netdev->vlan_features |= NETIF_F_TSO |
2368 NETIF_F_TSO6 |
2369 NETIF_F_IP_CSUM |
2370 NETIF_F_IPV6_CSUM |
2371 NETIF_F_SG;
Jeff Kirsher48f29ff2008-06-05 04:06:27 -07002372
Ben Greear6b8f0922012-03-06 09:41:53 +00002373 netdev->priv_flags |= IFF_SUPP_NOFCS;
2374
Yi Zou7b872a52010-09-22 17:57:58 +00002375 if (pci_using_dac) {
Auke Kok9d5c8242008-01-24 02:22:38 -08002376 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00002377 netdev->vlan_features |= NETIF_F_HIGHDMA;
2378 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002379
Michał Mirosławac52caa2011-06-08 08:38:01 +00002380 if (hw->mac.type >= e1000_82576) {
2381 netdev->hw_features |= NETIF_F_SCTP_CSUM;
Jesse Brandeburgb9473562009-04-27 22:36:13 +00002382 netdev->features |= NETIF_F_SCTP_CSUM;
Michał Mirosławac52caa2011-06-08 08:38:01 +00002383 }
Jesse Brandeburgb9473562009-04-27 22:36:13 +00002384
Jiri Pirko01789342011-08-16 06:29:00 +00002385 netdev->priv_flags |= IFF_UNICAST_FLT;
2386
Alexander Duyck330a6d62009-10-27 23:51:35 +00002387 adapter->en_mng_pt = igb_enable_mng_pass_thru(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08002388
2389 /* before reading the NVM, reset the controller to put the device in a
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002390 * known good starting state
2391 */
Auke Kok9d5c8242008-01-24 02:22:38 -08002392 hw->mac.ops.reset_hw(hw);
2393
Carolyn Wybornyef3a0092013-07-17 19:02:53 +00002394 /* make sure the NVM is good , i211/i210 parts can have special NVM
2395 * that doesn't contain a checksum
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002396 */
Carolyn Wybornyef3a0092013-07-17 19:02:53 +00002397 switch (hw->mac.type) {
2398 case e1000_i210:
2399 case e1000_i211:
2400 if (igb_get_flash_presence_i210(hw)) {
2401 if (hw->nvm.ops.validate(hw) < 0) {
2402 dev_err(&pdev->dev,
2403 "The NVM Checksum Is Not Valid\n");
2404 err = -EIO;
2405 goto err_eeprom;
2406 }
2407 }
2408 break;
2409 default:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002410 if (hw->nvm.ops.validate(hw) < 0) {
2411 dev_err(&pdev->dev, "The NVM Checksum Is Not Valid\n");
2412 err = -EIO;
2413 goto err_eeprom;
2414 }
Carolyn Wybornyef3a0092013-07-17 19:02:53 +00002415 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08002416 }
2417
2418 /* copy the MAC address out of the NVM */
2419 if (hw->mac.ops.read_mac_addr(hw))
2420 dev_err(&pdev->dev, "NVM Read Error\n");
2421
2422 memcpy(netdev->dev_addr, hw->mac.addr, netdev->addr_len);
Auke Kok9d5c8242008-01-24 02:22:38 -08002423
Jiri Pirkoaaeb6cd2013-01-08 01:38:26 +00002424 if (!is_valid_ether_addr(netdev->dev_addr)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08002425 dev_err(&pdev->dev, "Invalid MAC Address\n");
2426 err = -EIO;
2427 goto err_eeprom;
2428 }
2429
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002430 /* get firmware version for ethtool -i */
2431 igb_set_fw_version(adapter);
2432
Todd Fujinaka27dff8b2014-05-29 05:47:26 +00002433 /* configure RXPBSIZE and TXPBSIZE */
2434 if (hw->mac.type == e1000_i210) {
2435 wr32(E1000_RXPBS, I210_RXPBSIZE_DEFAULT);
2436 wr32(E1000_TXPBS, I210_TXPBSIZE_DEFAULT);
2437 }
2438
Joe Perchesc061b182010-08-23 18:20:03 +00002439 setup_timer(&adapter->watchdog_timer, igb_watchdog,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002440 (unsigned long) adapter);
Joe Perchesc061b182010-08-23 18:20:03 +00002441 setup_timer(&adapter->phy_info_timer, igb_update_phy_info,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002442 (unsigned long) adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002443
2444 INIT_WORK(&adapter->reset_task, igb_reset_task);
2445 INIT_WORK(&adapter->watchdog_task, igb_watchdog_task);
2446
Alexander Duyck450c87c2009-02-06 23:22:11 +00002447 /* Initialize link properties that are user-changeable */
Auke Kok9d5c8242008-01-24 02:22:38 -08002448 adapter->fc_autoneg = true;
2449 hw->mac.autoneg = true;
2450 hw->phy.autoneg_advertised = 0x2f;
2451
Alexander Duyck0cce1192009-07-23 18:10:24 +00002452 hw->fc.requested_mode = e1000_fc_default;
2453 hw->fc.current_mode = e1000_fc_default;
Auke Kok9d5c8242008-01-24 02:22:38 -08002454
Auke Kok9d5c8242008-01-24 02:22:38 -08002455 igb_validate_mdi_setting(hw);
2456
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002457 /* By default, support wake on port A */
Alexander Duycka2cf8b62009-03-13 20:41:17 +00002458 if (hw->bus.func == 0)
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002459 adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
2460
2461 /* Check the NVM for wake support on non-port A ports */
2462 if (hw->mac.type >= e1000_82580)
Alexander Duyck55cac242009-11-19 12:42:21 +00002463 hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_A +
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002464 NVM_82580_LAN_FUNC_OFFSET(hw->bus.func), 1,
2465 &eeprom_data);
Alexander Duycka2cf8b62009-03-13 20:41:17 +00002466 else if (hw->bus.func == 1)
2467 hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_B, 1, &eeprom_data);
Auke Kok9d5c8242008-01-24 02:22:38 -08002468
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002469 if (eeprom_data & IGB_EEPROM_APME)
2470 adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
Auke Kok9d5c8242008-01-24 02:22:38 -08002471
2472 /* now that we have the eeprom settings, apply the special cases where
2473 * the eeprom may be wrong or the board simply won't support wake on
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002474 * lan on a particular port
2475 */
Auke Kok9d5c8242008-01-24 02:22:38 -08002476 switch (pdev->device) {
2477 case E1000_DEV_ID_82575GB_QUAD_COPPER:
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002478 adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
Auke Kok9d5c8242008-01-24 02:22:38 -08002479 break;
2480 case E1000_DEV_ID_82575EB_FIBER_SERDES:
Alexander Duyck2d064c02008-07-08 15:10:12 -07002481 case E1000_DEV_ID_82576_FIBER:
2482 case E1000_DEV_ID_82576_SERDES:
Auke Kok9d5c8242008-01-24 02:22:38 -08002483 /* Wake events only supported on port A for dual fiber
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002484 * regardless of eeprom setting
2485 */
Auke Kok9d5c8242008-01-24 02:22:38 -08002486 if (rd32(E1000_STATUS) & E1000_STATUS_FUNC_1)
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002487 adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
Auke Kok9d5c8242008-01-24 02:22:38 -08002488 break;
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +00002489 case E1000_DEV_ID_82576_QUAD_COPPER:
Stefan Assmannd5aa2252010-04-09 09:51:34 +00002490 case E1000_DEV_ID_82576_QUAD_COPPER_ET2:
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +00002491 /* if quad port adapter, disable WoL on all but port A */
2492 if (global_quad_port_a != 0)
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002493 adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +00002494 else
2495 adapter->flags |= IGB_FLAG_QUAD_PORT_A;
2496 /* Reset for multiple quad port adapters */
2497 if (++global_quad_port_a == 4)
2498 global_quad_port_a = 0;
2499 break;
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002500 default:
2501 /* If the device can't wake, don't set software support */
2502 if (!device_can_wakeup(&adapter->pdev->dev))
2503 adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
Auke Kok9d5c8242008-01-24 02:22:38 -08002504 }
2505
2506 /* initialize the wol settings based on the eeprom settings */
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002507 if (adapter->flags & IGB_FLAG_WOL_SUPPORTED)
2508 adapter->wol |= E1000_WUFC_MAG;
2509
2510 /* Some vendors want WoL disabled by default, but still supported */
2511 if ((hw->mac.type == e1000_i350) &&
2512 (pdev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
2513 adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
2514 adapter->wol = 0;
2515 }
2516
2517 device_set_wakeup_enable(&adapter->pdev->dev,
2518 adapter->flags & IGB_FLAG_WOL_SUPPORTED);
Auke Kok9d5c8242008-01-24 02:22:38 -08002519
2520 /* reset the hardware with the new settings */
2521 igb_reset(adapter);
2522
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002523 /* Init the I2C interface */
2524 err = igb_init_i2c(adapter);
2525 if (err) {
2526 dev_err(&pdev->dev, "failed to init i2c interface\n");
2527 goto err_eeprom;
2528 }
2529
Auke Kok9d5c8242008-01-24 02:22:38 -08002530 /* let the f/w know that the h/w is now under the control of the
Carolyn Wybornye52c0f92014-04-11 01:46:06 +00002531 * driver.
2532 */
Auke Kok9d5c8242008-01-24 02:22:38 -08002533 igb_get_hw_control(adapter);
2534
Auke Kok9d5c8242008-01-24 02:22:38 -08002535 strcpy(netdev->name, "eth%d");
2536 err = register_netdev(netdev);
2537 if (err)
2538 goto err_register;
2539
Jesse Brandeburgb168dfc2009-04-17 20:44:32 +00002540 /* carrier off reporting is important to ethtool even BEFORE open */
2541 netif_carrier_off(netdev);
2542
Jeff Kirsher421e02f2008-10-17 11:08:31 -07002543#ifdef CONFIG_IGB_DCA
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08002544 if (dca_add_requester(&pdev->dev) == 0) {
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002545 adapter->flags |= IGB_FLAG_DCA_ENABLED;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002546 dev_info(&pdev->dev, "DCA enabled\n");
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002547 igb_setup_dca(adapter);
2548 }
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00002549
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002550#endif
Carolyn Wybornye4288932012-12-07 03:01:42 +00002551#ifdef CONFIG_IGB_HWMON
2552 /* Initialize the thermal sensor on i350 devices. */
2553 if (hw->mac.type == e1000_i350 && hw->bus.func == 0) {
2554 u16 ets_word;
Matthew Vick3c89f6d2012-08-10 05:40:43 +00002555
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002556 /* Read the NVM to determine if this i350 device supports an
Carolyn Wybornye4288932012-12-07 03:01:42 +00002557 * external thermal sensor.
2558 */
2559 hw->nvm.ops.read(hw, NVM_ETS_CFG, 1, &ets_word);
2560 if (ets_word != 0x0000 && ets_word != 0xFFFF)
2561 adapter->ets = true;
2562 else
2563 adapter->ets = false;
2564 if (igb_sysfs_init(adapter))
2565 dev_err(&pdev->dev,
2566 "failed to allocate sysfs resources\n");
2567 } else {
2568 adapter->ets = false;
2569 }
2570#endif
Carolyn Wyborny56cec242013-10-17 05:36:26 +00002571 /* Check if Media Autosense is enabled */
2572 adapter->ei = *ei;
2573 if (hw->dev_spec._82575.mas_capable)
2574 igb_init_mas(adapter);
2575
Anders Berggren673b8b72011-02-04 07:32:32 +00002576 /* do hw tstamp init after resetting */
Richard Cochran7ebae812012-03-16 10:55:37 +00002577 igb_ptp_init(adapter);
Anders Berggren673b8b72011-02-04 07:32:32 +00002578
Auke Kok9d5c8242008-01-24 02:22:38 -08002579 dev_info(&pdev->dev, "Intel(R) Gigabit Ethernet Network Connection\n");
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00002580 /* print bus type/speed/width info, not applicable to i354 */
2581 if (hw->mac.type != e1000_i354) {
2582 dev_info(&pdev->dev, "%s: (PCIe:%s:%s) %pM\n",
2583 netdev->name,
2584 ((hw->bus.speed == e1000_bus_speed_2500) ? "2.5Gb/s" :
2585 (hw->bus.speed == e1000_bus_speed_5000) ? "5.0Gb/s" :
2586 "unknown"),
2587 ((hw->bus.width == e1000_bus_width_pcie_x4) ?
2588 "Width x4" :
2589 (hw->bus.width == e1000_bus_width_pcie_x2) ?
2590 "Width x2" :
2591 (hw->bus.width == e1000_bus_width_pcie_x1) ?
2592 "Width x1" : "unknown"), netdev->dev_addr);
2593 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002594
Todd Fujinaka53ea6c72013-08-23 07:49:00 +00002595 if ((hw->mac.type >= e1000_i210 ||
2596 igb_get_flash_presence_i210(hw))) {
2597 ret_val = igb_read_part_string(hw, part_str,
2598 E1000_PBANUM_LENGTH);
2599 } else {
2600 ret_val = -E1000_ERR_INVM_VALUE_NOT_FOUND;
2601 }
2602
Carolyn Wyborny9835fd72010-11-22 17:17:21 +00002603 if (ret_val)
2604 strcpy(part_str, "Unknown");
2605 dev_info(&pdev->dev, "%s: PBA No: %s\n", netdev->name, part_str);
Auke Kok9d5c8242008-01-24 02:22:38 -08002606 dev_info(&pdev->dev,
2607 "Using %s interrupts. %d rx queue(s), %d tx queue(s)\n",
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00002608 (adapter->flags & IGB_FLAG_HAS_MSIX) ? "MSI-X" :
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002609 (adapter->flags & IGB_FLAG_HAS_MSI) ? "MSI" : "legacy",
Auke Kok9d5c8242008-01-24 02:22:38 -08002610 adapter->num_rx_queues, adapter->num_tx_queues);
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00002611 if (hw->phy.media_type == e1000_media_type_copper) {
2612 switch (hw->mac.type) {
2613 case e1000_i350:
2614 case e1000_i210:
2615 case e1000_i211:
2616 /* Enable EEE for internal copper PHY devices */
Todd Fujinakac4c112f2014-08-29 06:43:13 +00002617 err = igb_set_eee_i350(hw, true, true);
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00002618 if ((!err) &&
2619 (!hw->dev_spec._82575.eee_disable)) {
2620 adapter->eee_advert =
2621 MDIO_EEE_100TX | MDIO_EEE_1000T;
2622 adapter->flags |= IGB_FLAG_EEE;
2623 }
2624 break;
2625 case e1000_i354:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00002626 if ((rd32(E1000_CTRL_EXT) &
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00002627 E1000_CTRL_EXT_LINK_MODE_SGMII)) {
Todd Fujinakac4c112f2014-08-29 06:43:13 +00002628 err = igb_set_eee_i354(hw, true, true);
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00002629 if ((!err) &&
2630 (!hw->dev_spec._82575.eee_disable)) {
2631 adapter->eee_advert =
2632 MDIO_EEE_100TX | MDIO_EEE_1000T;
2633 adapter->flags |= IGB_FLAG_EEE;
2634 }
2635 }
2636 break;
2637 default:
2638 break;
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00002639 }
Carolyn Wyborny09b068d2011-03-11 20:42:13 -08002640 }
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002641 pm_runtime_put_noidle(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002642 return 0;
2643
2644err_register:
2645 igb_release_hw_control(adapter);
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002646 memset(&adapter->i2c_adap, 0, sizeof(adapter->i2c_adap));
Auke Kok9d5c8242008-01-24 02:22:38 -08002647err_eeprom:
2648 if (!igb_check_reset_block(hw))
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08002649 igb_reset_phy(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08002650
2651 if (hw->flash_address)
2652 iounmap(hw->flash_address);
Auke Kok9d5c8242008-01-24 02:22:38 -08002653err_sw_init:
Jia-Ju Bai42ad1a02015-08-05 22:05:16 +08002654 kfree(adapter->shadow_vfta);
Alexander Duyck047e0032009-10-27 15:49:27 +00002655 igb_clear_interrupt_scheme(adapter);
Todd Fujinakaceee3452015-08-07 17:27:39 -07002656#ifdef CONFIG_PCI_IOV
2657 igb_disable_sriov(pdev);
2658#endif
Peter Senna Tschudin75009b32014-03-20 03:31:08 +00002659 pci_iounmap(pdev, hw->hw_addr);
Auke Kok9d5c8242008-01-24 02:22:38 -08002660err_ioremap:
2661 free_netdev(netdev);
2662err_alloc_etherdev:
Alexander Duyck559e9c42009-10-27 23:52:50 +00002663 pci_release_selected_regions(pdev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002664 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9d5c8242008-01-24 02:22:38 -08002665err_pci_reg:
2666err_dma:
2667 pci_disable_device(pdev);
2668 return err;
2669}
2670
Greg Rosefa44f2f2013-01-17 01:03:06 -08002671#ifdef CONFIG_PCI_IOV
Stefan Assmann781798a2013-09-24 05:18:39 +00002672static int igb_disable_sriov(struct pci_dev *pdev)
Greg Rosefa44f2f2013-01-17 01:03:06 -08002673{
2674 struct net_device *netdev = pci_get_drvdata(pdev);
2675 struct igb_adapter *adapter = netdev_priv(netdev);
2676 struct e1000_hw *hw = &adapter->hw;
2677
2678 /* reclaim resources allocated to VFs */
2679 if (adapter->vf_data) {
2680 /* disable iov and allow time for transactions to clear */
Alexander Duyckb09186d2013-03-26 00:03:26 +00002681 if (pci_vfs_assigned(pdev)) {
Greg Rosefa44f2f2013-01-17 01:03:06 -08002682 dev_warn(&pdev->dev,
2683 "Cannot deallocate SR-IOV virtual functions while they are assigned - VFs will not be deallocated\n");
2684 return -EPERM;
2685 } else {
2686 pci_disable_sriov(pdev);
2687 msleep(500);
2688 }
2689
2690 kfree(adapter->vf_data);
2691 adapter->vf_data = NULL;
2692 adapter->vfs_allocated_count = 0;
2693 wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
2694 wrfl();
2695 msleep(100);
2696 dev_info(&pdev->dev, "IOV Disabled\n");
2697
2698 /* Re-enable DMA Coalescing flag since IOV is turned off */
2699 adapter->flags |= IGB_FLAG_DMAC;
2700 }
2701
2702 return 0;
2703}
2704
2705static int igb_enable_sriov(struct pci_dev *pdev, int num_vfs)
2706{
2707 struct net_device *netdev = pci_get_drvdata(pdev);
2708 struct igb_adapter *adapter = netdev_priv(netdev);
2709 int old_vfs = pci_num_vf(pdev);
2710 int err = 0;
2711 int i;
2712
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00002713 if (!(adapter->flags & IGB_FLAG_HAS_MSIX) || num_vfs > 7) {
Mitch A Williams50267192013-06-20 06:03:36 +00002714 err = -EPERM;
2715 goto out;
2716 }
Greg Rosefa44f2f2013-01-17 01:03:06 -08002717 if (!num_vfs)
2718 goto out;
Greg Rosefa44f2f2013-01-17 01:03:06 -08002719
Stefan Assmann781798a2013-09-24 05:18:39 +00002720 if (old_vfs) {
2721 dev_info(&pdev->dev, "%d pre-allocated VFs found - override max_vfs setting of %d\n",
2722 old_vfs, max_vfs);
2723 adapter->vfs_allocated_count = old_vfs;
2724 } else
2725 adapter->vfs_allocated_count = num_vfs;
Greg Rosefa44f2f2013-01-17 01:03:06 -08002726
2727 adapter->vf_data = kcalloc(adapter->vfs_allocated_count,
2728 sizeof(struct vf_data_storage), GFP_KERNEL);
2729
2730 /* if allocation failed then we do not support SR-IOV */
2731 if (!adapter->vf_data) {
2732 adapter->vfs_allocated_count = 0;
2733 dev_err(&pdev->dev,
2734 "Unable to allocate memory for VF Data Storage\n");
2735 err = -ENOMEM;
2736 goto out;
2737 }
2738
Stefan Assmann781798a2013-09-24 05:18:39 +00002739 /* only call pci_enable_sriov() if no VFs are allocated already */
2740 if (!old_vfs) {
2741 err = pci_enable_sriov(pdev, adapter->vfs_allocated_count);
2742 if (err)
2743 goto err_out;
2744 }
Greg Rosefa44f2f2013-01-17 01:03:06 -08002745 dev_info(&pdev->dev, "%d VFs allocated\n",
2746 adapter->vfs_allocated_count);
2747 for (i = 0; i < adapter->vfs_allocated_count; i++)
2748 igb_vf_configure(adapter, i);
2749
2750 /* DMA Coalescing is not supported in IOV mode. */
2751 adapter->flags &= ~IGB_FLAG_DMAC;
2752 goto out;
2753
2754err_out:
2755 kfree(adapter->vf_data);
2756 adapter->vf_data = NULL;
2757 adapter->vfs_allocated_count = 0;
2758out:
2759 return err;
2760}
2761
2762#endif
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002763/**
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002764 * igb_remove_i2c - Cleanup I2C interface
2765 * @adapter: pointer to adapter structure
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002766 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002767static void igb_remove_i2c(struct igb_adapter *adapter)
2768{
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002769 /* free the adapter bus structure */
2770 i2c_del_adapter(&adapter->i2c_adap);
2771}
2772
Auke Kok9d5c8242008-01-24 02:22:38 -08002773/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002774 * igb_remove - Device Removal Routine
2775 * @pdev: PCI device information struct
Auke Kok9d5c8242008-01-24 02:22:38 -08002776 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002777 * igb_remove is called by the PCI subsystem to alert the driver
2778 * that it should release a PCI device. The could be caused by a
2779 * Hot-Plug event, or because the driver is going to be removed from
2780 * memory.
Auke Kok9d5c8242008-01-24 02:22:38 -08002781 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05002782static void igb_remove(struct pci_dev *pdev)
Auke Kok9d5c8242008-01-24 02:22:38 -08002783{
2784 struct net_device *netdev = pci_get_drvdata(pdev);
2785 struct igb_adapter *adapter = netdev_priv(netdev);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002786 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08002787
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002788 pm_runtime_get_noresume(&pdev->dev);
Carolyn Wybornye4288932012-12-07 03:01:42 +00002789#ifdef CONFIG_IGB_HWMON
2790 igb_sysfs_exit(adapter);
2791#endif
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002792 igb_remove_i2c(adapter);
Matthew Vicka79f4f82012-08-10 05:40:44 +00002793 igb_ptp_stop(adapter);
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002794 /* The watchdog timer may be rescheduled, so explicitly
Tejun Heo760141a2010-12-12 16:45:14 +01002795 * disable watchdog from being rescheduled.
2796 */
Auke Kok9d5c8242008-01-24 02:22:38 -08002797 set_bit(__IGB_DOWN, &adapter->state);
2798 del_timer_sync(&adapter->watchdog_timer);
2799 del_timer_sync(&adapter->phy_info_timer);
2800
Tejun Heo760141a2010-12-12 16:45:14 +01002801 cancel_work_sync(&adapter->reset_task);
2802 cancel_work_sync(&adapter->watchdog_task);
Auke Kok9d5c8242008-01-24 02:22:38 -08002803
Jeff Kirsher421e02f2008-10-17 11:08:31 -07002804#ifdef CONFIG_IGB_DCA
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002805 if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002806 dev_info(&pdev->dev, "DCA disabled\n");
2807 dca_remove_requester(&pdev->dev);
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002808 adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
Alexander Duyckcbd347a2009-02-15 23:59:44 -08002809 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002810 }
2811#endif
2812
Auke Kok9d5c8242008-01-24 02:22:38 -08002813 /* Release control of h/w to f/w. If f/w is AMT enabled, this
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002814 * would have already happened in close and is redundant.
2815 */
Auke Kok9d5c8242008-01-24 02:22:38 -08002816 igb_release_hw_control(adapter);
2817
Alexander Duyck37680112009-02-19 20:40:30 -08002818#ifdef CONFIG_PCI_IOV
Greg Rosefa44f2f2013-01-17 01:03:06 -08002819 igb_disable_sriov(pdev);
Alexander Duyck37680112009-02-19 20:40:30 -08002820#endif
Alexander Duyck559e9c42009-10-27 23:52:50 +00002821
Alex Williamsonc23d92b2015-07-29 14:38:15 -06002822 unregister_netdev(netdev);
2823
2824 igb_clear_interrupt_scheme(adapter);
2825
Peter Senna Tschudin75009b32014-03-20 03:31:08 +00002826 pci_iounmap(pdev, hw->hw_addr);
Alexander Duyck28b07592009-02-06 23:20:31 +00002827 if (hw->flash_address)
2828 iounmap(hw->flash_address);
Alexander Duyck559e9c42009-10-27 23:52:50 +00002829 pci_release_selected_regions(pdev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002830 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9d5c8242008-01-24 02:22:38 -08002831
Carolyn Wyborny1128c752011-10-14 00:13:49 +00002832 kfree(adapter->shadow_vfta);
Auke Kok9d5c8242008-01-24 02:22:38 -08002833 free_netdev(netdev);
2834
Frans Pop19d5afd2009-10-02 10:04:12 -07002835 pci_disable_pcie_error_reporting(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08002836
Auke Kok9d5c8242008-01-24 02:22:38 -08002837 pci_disable_device(pdev);
2838}
2839
2840/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002841 * igb_probe_vfs - Initialize vf data storage and add VFs to pci config space
2842 * @adapter: board private structure to initialize
Alexander Duycka6b623e2009-10-27 23:47:53 +00002843 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002844 * This function initializes the vf specific data storage and then attempts to
2845 * allocate the VFs. The reason for ordering it this way is because it is much
2846 * mor expensive time wise to disable SR-IOV than it is to allocate and free
2847 * the memory for the VFs.
Alexander Duycka6b623e2009-10-27 23:47:53 +00002848 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05002849static void igb_probe_vfs(struct igb_adapter *adapter)
Alexander Duycka6b623e2009-10-27 23:47:53 +00002850{
2851#ifdef CONFIG_PCI_IOV
2852 struct pci_dev *pdev = adapter->pdev;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002853 struct e1000_hw *hw = &adapter->hw;
Alexander Duycka6b623e2009-10-27 23:47:53 +00002854
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002855 /* Virtualization features not supported on i210 family. */
2856 if ((hw->mac.type == e1000_i210) || (hw->mac.type == e1000_i211))
2857 return;
2858
Greg Rosefa44f2f2013-01-17 01:03:06 -08002859 pci_sriov_set_totalvfs(pdev, 7);
Stefan Assmann6423fc32015-07-10 15:01:12 +02002860 igb_enable_sriov(pdev, max_vfs);
Alexander Duycka6b623e2009-10-27 23:47:53 +00002861
Alexander Duycka6b623e2009-10-27 23:47:53 +00002862#endif /* CONFIG_PCI_IOV */
2863}
2864
Greg Rosefa44f2f2013-01-17 01:03:06 -08002865static void igb_init_queue_configuration(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -08002866{
2867 struct e1000_hw *hw = &adapter->hw;
Matthew Vick374a5422012-05-18 04:54:58 +00002868 u32 max_rss_queues;
Auke Kok9d5c8242008-01-24 02:22:38 -08002869
Matthew Vick374a5422012-05-18 04:54:58 +00002870 /* Determine the maximum number of RSS queues supported. */
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002871 switch (hw->mac.type) {
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002872 case e1000_i211:
Matthew Vick374a5422012-05-18 04:54:58 +00002873 max_rss_queues = IGB_MAX_RX_QUEUES_I211;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002874 break;
Matthew Vick374a5422012-05-18 04:54:58 +00002875 case e1000_82575:
2876 case e1000_i210:
2877 max_rss_queues = IGB_MAX_RX_QUEUES_82575;
2878 break;
2879 case e1000_i350:
2880 /* I350 cannot do RSS and SR-IOV at the same time */
2881 if (!!adapter->vfs_allocated_count) {
2882 max_rss_queues = 1;
2883 break;
2884 }
2885 /* fall through */
2886 case e1000_82576:
2887 if (!!adapter->vfs_allocated_count) {
2888 max_rss_queues = 2;
2889 break;
2890 }
2891 /* fall through */
2892 case e1000_82580:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00002893 case e1000_i354:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002894 default:
Matthew Vick374a5422012-05-18 04:54:58 +00002895 max_rss_queues = IGB_MAX_RX_QUEUES;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002896 break;
2897 }
Alexander Duycka99955f2009-11-12 18:37:19 +00002898
Matthew Vick374a5422012-05-18 04:54:58 +00002899 adapter->rss_queues = min_t(u32, max_rss_queues, num_online_cpus());
2900
Shota Suzuki72ddef02015-07-01 09:25:52 +09002901 igb_set_flag_queue_pairs(adapter, max_rss_queues);
2902}
2903
2904void igb_set_flag_queue_pairs(struct igb_adapter *adapter,
2905 const u32 max_rss_queues)
2906{
2907 struct e1000_hw *hw = &adapter->hw;
2908
Matthew Vick374a5422012-05-18 04:54:58 +00002909 /* Determine if we need to pair queues. */
2910 switch (hw->mac.type) {
2911 case e1000_82575:
2912 case e1000_i211:
2913 /* Device supports enough interrupts without queue pairing. */
2914 break;
2915 case e1000_82576:
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002916 /* If VFs are going to be allocated with RSS queues then we
Matthew Vick374a5422012-05-18 04:54:58 +00002917 * should pair the queues in order to conserve interrupts due
2918 * to limited supply.
2919 */
2920 if ((adapter->rss_queues > 1) &&
2921 (adapter->vfs_allocated_count > 6))
2922 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
2923 /* fall through */
2924 case e1000_82580:
2925 case e1000_i350:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00002926 case e1000_i354:
Matthew Vick374a5422012-05-18 04:54:58 +00002927 case e1000_i210:
2928 default:
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002929 /* If rss_queues > half of max_rss_queues, pair the queues in
Matthew Vick374a5422012-05-18 04:54:58 +00002930 * order to conserve interrupts due to limited supply.
2931 */
2932 if (adapter->rss_queues > (max_rss_queues / 2))
2933 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
2934 break;
2935 }
Greg Rosefa44f2f2013-01-17 01:03:06 -08002936}
2937
2938/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002939 * igb_sw_init - Initialize general software structures (struct igb_adapter)
2940 * @adapter: board private structure to initialize
Greg Rosefa44f2f2013-01-17 01:03:06 -08002941 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002942 * igb_sw_init initializes the Adapter private data structure.
2943 * Fields are initialized based on PCI device information and
2944 * OS network device settings (MTU size).
Greg Rosefa44f2f2013-01-17 01:03:06 -08002945 **/
2946static int igb_sw_init(struct igb_adapter *adapter)
2947{
2948 struct e1000_hw *hw = &adapter->hw;
2949 struct net_device *netdev = adapter->netdev;
2950 struct pci_dev *pdev = adapter->pdev;
2951
2952 pci_read_config_word(pdev, PCI_COMMAND, &hw->bus.pci_cmd_word);
2953
2954 /* set default ring sizes */
2955 adapter->tx_ring_count = IGB_DEFAULT_TXD;
2956 adapter->rx_ring_count = IGB_DEFAULT_RXD;
2957
2958 /* set default ITR values */
2959 adapter->rx_itr_setting = IGB_DEFAULT_ITR;
2960 adapter->tx_itr_setting = IGB_DEFAULT_ITR;
2961
2962 /* set default work limits */
2963 adapter->tx_work_limit = IGB_DEFAULT_TX_WORK;
2964
2965 adapter->max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN +
2966 VLAN_HLEN;
2967 adapter->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
2968
2969 spin_lock_init(&adapter->stats64_lock);
2970#ifdef CONFIG_PCI_IOV
2971 switch (hw->mac.type) {
2972 case e1000_82576:
2973 case e1000_i350:
2974 if (max_vfs > 7) {
2975 dev_warn(&pdev->dev,
2976 "Maximum of 7 VFs per PF, using max\n");
Alex Williamsond0f63ac2013-03-13 15:50:24 +00002977 max_vfs = adapter->vfs_allocated_count = 7;
Greg Rosefa44f2f2013-01-17 01:03:06 -08002978 } else
2979 adapter->vfs_allocated_count = max_vfs;
2980 if (adapter->vfs_allocated_count)
2981 dev_warn(&pdev->dev,
2982 "Enabling SR-IOV VFs using the module parameter is deprecated - please use the pci sysfs interface.\n");
2983 break;
2984 default:
2985 break;
2986 }
2987#endif /* CONFIG_PCI_IOV */
2988
Stefan Assmanncbfe3602015-09-17 14:46:10 +02002989 /* Assume MSI-X interrupts, will be checked during IRQ allocation */
2990 adapter->flags |= IGB_FLAG_HAS_MSIX;
2991
Todd Fujinakaceee3452015-08-07 17:27:39 -07002992 igb_probe_vfs(adapter);
2993
Greg Rosefa44f2f2013-01-17 01:03:06 -08002994 igb_init_queue_configuration(adapter);
Alexander Duycka99955f2009-11-12 18:37:19 +00002995
Carolyn Wyborny1128c752011-10-14 00:13:49 +00002996 /* Setup and initialize a copy of the hw vlan table array */
Joe Perchesb2adaca2013-02-03 17:43:58 +00002997 adapter->shadow_vfta = kcalloc(E1000_VLAN_FILTER_TBL_SIZE, sizeof(u32),
2998 GFP_ATOMIC);
Carolyn Wyborny1128c752011-10-14 00:13:49 +00002999
Alexander Duycka6b623e2009-10-27 23:47:53 +00003000 /* This call may decrease the number of queues */
Stefan Assmann53c7d062012-12-04 06:00:12 +00003001 if (igb_init_interrupt_scheme(adapter, true)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003002 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
3003 return -ENOMEM;
3004 }
3005
3006 /* Explicitly disable IRQ since the NIC can be in any state. */
3007 igb_irq_disable(adapter);
3008
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003009 if (hw->mac.type >= e1000_i350)
Carolyn Wyborny831ec0b2011-03-11 20:43:54 -08003010 adapter->flags &= ~IGB_FLAG_DMAC;
3011
Auke Kok9d5c8242008-01-24 02:22:38 -08003012 set_bit(__IGB_DOWN, &adapter->state);
3013 return 0;
3014}
3015
3016/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003017 * igb_open - Called when a network interface is made active
3018 * @netdev: network interface device structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003019 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003020 * Returns 0 on success, negative value on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08003021 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003022 * The open entry point is called when a network interface is made
3023 * active by the system (IFF_UP). At this point all resources needed
3024 * for transmit and receive operations are allocated, the interrupt
3025 * handler is registered with the OS, the watchdog timer is started,
3026 * and the stack is notified that the interface is ready.
Auke Kok9d5c8242008-01-24 02:22:38 -08003027 **/
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003028static int __igb_open(struct net_device *netdev, bool resuming)
Auke Kok9d5c8242008-01-24 02:22:38 -08003029{
3030 struct igb_adapter *adapter = netdev_priv(netdev);
3031 struct e1000_hw *hw = &adapter->hw;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003032 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08003033 int err;
3034 int i;
3035
3036 /* disallow open during test */
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003037 if (test_bit(__IGB_TESTING, &adapter->state)) {
3038 WARN_ON(resuming);
Auke Kok9d5c8242008-01-24 02:22:38 -08003039 return -EBUSY;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003040 }
3041
3042 if (!resuming)
3043 pm_runtime_get_sync(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08003044
Jesse Brandeburgb168dfc2009-04-17 20:44:32 +00003045 netif_carrier_off(netdev);
3046
Auke Kok9d5c8242008-01-24 02:22:38 -08003047 /* allocate transmit descriptors */
3048 err = igb_setup_all_tx_resources(adapter);
3049 if (err)
3050 goto err_setup_tx;
3051
3052 /* allocate receive descriptors */
3053 err = igb_setup_all_rx_resources(adapter);
3054 if (err)
3055 goto err_setup_rx;
3056
Nick Nunley88a268c2010-02-17 01:01:59 +00003057 igb_power_up_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08003058
Auke Kok9d5c8242008-01-24 02:22:38 -08003059 /* before we allocate an interrupt, we must be ready to handle it.
3060 * Setting DEBUG_SHIRQ in the kernel makes it fire an interrupt
3061 * as soon as we call pci_request_irq, so we have to setup our
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003062 * clean_rx handler before we do so.
3063 */
Auke Kok9d5c8242008-01-24 02:22:38 -08003064 igb_configure(adapter);
3065
3066 err = igb_request_irq(adapter);
3067 if (err)
3068 goto err_req_irq;
3069
Alexander Duyck0c2cc022012-09-25 00:31:22 +00003070 /* Notify the stack of the actual queue counts. */
3071 err = netif_set_real_num_tx_queues(adapter->netdev,
3072 adapter->num_tx_queues);
3073 if (err)
3074 goto err_set_queues;
3075
3076 err = netif_set_real_num_rx_queues(adapter->netdev,
3077 adapter->num_rx_queues);
3078 if (err)
3079 goto err_set_queues;
3080
Auke Kok9d5c8242008-01-24 02:22:38 -08003081 /* From here on the code is the same as igb_up() */
3082 clear_bit(__IGB_DOWN, &adapter->state);
3083
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00003084 for (i = 0; i < adapter->num_q_vectors; i++)
3085 napi_enable(&(adapter->q_vector[i]->napi));
Auke Kok9d5c8242008-01-24 02:22:38 -08003086
3087 /* Clear any pending interrupts. */
3088 rd32(E1000_ICR);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07003089
3090 igb_irq_enable(adapter);
3091
Alexander Duyckd4960302009-10-27 15:53:45 +00003092 /* notify VFs that reset has been completed */
3093 if (adapter->vfs_allocated_count) {
3094 u32 reg_data = rd32(E1000_CTRL_EXT);
Carolyn Wyborny9005df32014-04-11 01:45:34 +00003095
Alexander Duyckd4960302009-10-27 15:53:45 +00003096 reg_data |= E1000_CTRL_EXT_PFRSTD;
3097 wr32(E1000_CTRL_EXT, reg_data);
3098 }
3099
Jeff Kirsherd55b53f2008-07-18 04:33:03 -07003100 netif_tx_start_all_queues(netdev);
3101
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003102 if (!resuming)
3103 pm_runtime_put(&pdev->dev);
3104
Alexander Duyck25568a52009-10-27 23:49:59 +00003105 /* start the watchdog. */
3106 hw->mac.get_link_status = 1;
3107 schedule_work(&adapter->watchdog_task);
Auke Kok9d5c8242008-01-24 02:22:38 -08003108
3109 return 0;
3110
Alexander Duyck0c2cc022012-09-25 00:31:22 +00003111err_set_queues:
3112 igb_free_irq(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08003113err_req_irq:
3114 igb_release_hw_control(adapter);
Nick Nunley88a268c2010-02-17 01:01:59 +00003115 igb_power_down_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08003116 igb_free_all_rx_resources(adapter);
3117err_setup_rx:
3118 igb_free_all_tx_resources(adapter);
3119err_setup_tx:
3120 igb_reset(adapter);
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003121 if (!resuming)
3122 pm_runtime_put(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08003123
3124 return err;
3125}
3126
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003127static int igb_open(struct net_device *netdev)
3128{
3129 return __igb_open(netdev, false);
3130}
3131
Auke Kok9d5c8242008-01-24 02:22:38 -08003132/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003133 * igb_close - Disables a network interface
3134 * @netdev: network interface device structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003135 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003136 * Returns 0, this is not allowed to fail
Auke Kok9d5c8242008-01-24 02:22:38 -08003137 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003138 * The close entry point is called when an interface is de-activated
3139 * by the OS. The hardware is still under the driver's control, but
3140 * needs to be disabled. A global MAC reset is issued to stop the
3141 * hardware, and all transmit and receive resources are freed.
Auke Kok9d5c8242008-01-24 02:22:38 -08003142 **/
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003143static int __igb_close(struct net_device *netdev, bool suspending)
Auke Kok9d5c8242008-01-24 02:22:38 -08003144{
3145 struct igb_adapter *adapter = netdev_priv(netdev);
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003146 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08003147
3148 WARN_ON(test_bit(__IGB_RESETTING, &adapter->state));
Auke Kok9d5c8242008-01-24 02:22:38 -08003149
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003150 if (!suspending)
3151 pm_runtime_get_sync(&pdev->dev);
3152
3153 igb_down(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08003154 igb_free_irq(adapter);
3155
3156 igb_free_all_tx_resources(adapter);
3157 igb_free_all_rx_resources(adapter);
3158
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003159 if (!suspending)
3160 pm_runtime_put_sync(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08003161 return 0;
3162}
3163
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003164static int igb_close(struct net_device *netdev)
3165{
3166 return __igb_close(netdev, false);
3167}
3168
Auke Kok9d5c8242008-01-24 02:22:38 -08003169/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003170 * igb_setup_tx_resources - allocate Tx resources (Descriptors)
3171 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9d5c8242008-01-24 02:22:38 -08003172 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003173 * Return 0 on success, negative on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08003174 **/
Alexander Duyck80785292009-10-27 15:51:47 +00003175int igb_setup_tx_resources(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003176{
Alexander Duyck59d71982010-04-27 13:09:25 +00003177 struct device *dev = tx_ring->dev;
Auke Kok9d5c8242008-01-24 02:22:38 -08003178 int size;
3179
Alexander Duyck06034642011-08-26 07:44:22 +00003180 size = sizeof(struct igb_tx_buffer) * tx_ring->count;
Alexander Duyckf33005a2012-09-13 06:27:55 +00003181
3182 tx_ring->tx_buffer_info = vzalloc(size);
Alexander Duyck06034642011-08-26 07:44:22 +00003183 if (!tx_ring->tx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08003184 goto err;
Auke Kok9d5c8242008-01-24 02:22:38 -08003185
3186 /* round up to nearest 4K */
Alexander Duyck85e8d002009-02-16 00:00:20 -08003187 tx_ring->size = tx_ring->count * sizeof(union e1000_adv_tx_desc);
Auke Kok9d5c8242008-01-24 02:22:38 -08003188 tx_ring->size = ALIGN(tx_ring->size, 4096);
3189
Alexander Duyck5536d212012-09-25 00:31:17 +00003190 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
3191 &tx_ring->dma, GFP_KERNEL);
Auke Kok9d5c8242008-01-24 02:22:38 -08003192 if (!tx_ring->desc)
3193 goto err;
3194
Auke Kok9d5c8242008-01-24 02:22:38 -08003195 tx_ring->next_to_use = 0;
3196 tx_ring->next_to_clean = 0;
Alexander Duyck81c2fc22011-08-26 07:45:20 +00003197
Auke Kok9d5c8242008-01-24 02:22:38 -08003198 return 0;
3199
3200err:
Alexander Duyck06034642011-08-26 07:44:22 +00003201 vfree(tx_ring->tx_buffer_info);
Alexander Duyckf33005a2012-09-13 06:27:55 +00003202 tx_ring->tx_buffer_info = NULL;
3203 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08003204 return -ENOMEM;
3205}
3206
3207/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003208 * igb_setup_all_tx_resources - wrapper to allocate Tx resources
3209 * (Descriptors) for all queues
3210 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003211 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003212 * Return 0 on success, negative on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08003213 **/
3214static int igb_setup_all_tx_resources(struct igb_adapter *adapter)
3215{
Alexander Duyck439705e2009-10-27 23:49:20 +00003216 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08003217 int i, err = 0;
3218
3219 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00003220 err = igb_setup_tx_resources(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003221 if (err) {
Alexander Duyck439705e2009-10-27 23:49:20 +00003222 dev_err(&pdev->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08003223 "Allocation for Tx Queue %u failed\n", i);
3224 for (i--; i >= 0; i--)
Alexander Duyck3025a442010-02-17 01:02:39 +00003225 igb_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003226 break;
3227 }
3228 }
3229
3230 return err;
3231}
3232
3233/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003234 * igb_setup_tctl - configure the transmit control registers
3235 * @adapter: Board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003236 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00003237void igb_setup_tctl(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -08003238{
Auke Kok9d5c8242008-01-24 02:22:38 -08003239 struct e1000_hw *hw = &adapter->hw;
3240 u32 tctl;
Auke Kok9d5c8242008-01-24 02:22:38 -08003241
Alexander Duyck85b430b2009-10-27 15:50:29 +00003242 /* disable queue 0 which is enabled by default on 82575 and 82576 */
3243 wr32(E1000_TXDCTL(0), 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08003244
3245 /* Program the Transmit Control Register */
Auke Kok9d5c8242008-01-24 02:22:38 -08003246 tctl = rd32(E1000_TCTL);
3247 tctl &= ~E1000_TCTL_CT;
3248 tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC |
3249 (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT);
3250
3251 igb_config_collision_dist(hw);
3252
Auke Kok9d5c8242008-01-24 02:22:38 -08003253 /* Enable transmits */
3254 tctl |= E1000_TCTL_EN;
3255
3256 wr32(E1000_TCTL, tctl);
3257}
3258
3259/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003260 * igb_configure_tx_ring - Configure transmit ring after Reset
3261 * @adapter: board private structure
3262 * @ring: tx ring to configure
Alexander Duyck85b430b2009-10-27 15:50:29 +00003263 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003264 * Configure a transmit ring after a reset.
Alexander Duyck85b430b2009-10-27 15:50:29 +00003265 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00003266void igb_configure_tx_ring(struct igb_adapter *adapter,
Carolyn Wyborny9005df32014-04-11 01:45:34 +00003267 struct igb_ring *ring)
Alexander Duyck85b430b2009-10-27 15:50:29 +00003268{
3269 struct e1000_hw *hw = &adapter->hw;
Alexander Duycka74420e2011-08-26 07:43:27 +00003270 u32 txdctl = 0;
Alexander Duyck85b430b2009-10-27 15:50:29 +00003271 u64 tdba = ring->dma;
3272 int reg_idx = ring->reg_idx;
3273
3274 /* disable the queue */
Alexander Duycka74420e2011-08-26 07:43:27 +00003275 wr32(E1000_TXDCTL(reg_idx), 0);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003276 wrfl();
3277 mdelay(10);
3278
3279 wr32(E1000_TDLEN(reg_idx),
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003280 ring->count * sizeof(union e1000_adv_tx_desc));
Alexander Duyck85b430b2009-10-27 15:50:29 +00003281 wr32(E1000_TDBAL(reg_idx),
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003282 tdba & 0x00000000ffffffffULL);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003283 wr32(E1000_TDBAH(reg_idx), tdba >> 32);
3284
Alexander Duyckfce99e32009-10-27 15:51:27 +00003285 ring->tail = hw->hw_addr + E1000_TDT(reg_idx);
Alexander Duycka74420e2011-08-26 07:43:27 +00003286 wr32(E1000_TDH(reg_idx), 0);
Alexander Duyckfce99e32009-10-27 15:51:27 +00003287 writel(0, ring->tail);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003288
3289 txdctl |= IGB_TX_PTHRESH;
3290 txdctl |= IGB_TX_HTHRESH << 8;
3291 txdctl |= IGB_TX_WTHRESH << 16;
3292
3293 txdctl |= E1000_TXDCTL_QUEUE_ENABLE;
3294 wr32(E1000_TXDCTL(reg_idx), txdctl);
3295}
3296
3297/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003298 * igb_configure_tx - Configure transmit Unit after Reset
3299 * @adapter: board private structure
Alexander Duyck85b430b2009-10-27 15:50:29 +00003300 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003301 * Configure the Tx unit of the MAC after a reset.
Alexander Duyck85b430b2009-10-27 15:50:29 +00003302 **/
3303static void igb_configure_tx(struct igb_adapter *adapter)
3304{
3305 int i;
3306
3307 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003308 igb_configure_tx_ring(adapter, adapter->tx_ring[i]);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003309}
3310
3311/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003312 * igb_setup_rx_resources - allocate Rx resources (Descriptors)
3313 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
Auke Kok9d5c8242008-01-24 02:22:38 -08003314 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003315 * Returns 0 on success, negative on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08003316 **/
Alexander Duyck80785292009-10-27 15:51:47 +00003317int igb_setup_rx_resources(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003318{
Alexander Duyck59d71982010-04-27 13:09:25 +00003319 struct device *dev = rx_ring->dev;
Alexander Duyckf33005a2012-09-13 06:27:55 +00003320 int size;
Auke Kok9d5c8242008-01-24 02:22:38 -08003321
Alexander Duyck06034642011-08-26 07:44:22 +00003322 size = sizeof(struct igb_rx_buffer) * rx_ring->count;
Alexander Duyckf33005a2012-09-13 06:27:55 +00003323
3324 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyck06034642011-08-26 07:44:22 +00003325 if (!rx_ring->rx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08003326 goto err;
Auke Kok9d5c8242008-01-24 02:22:38 -08003327
Auke Kok9d5c8242008-01-24 02:22:38 -08003328 /* Round up to nearest 4K */
Alexander Duyckf33005a2012-09-13 06:27:55 +00003329 rx_ring->size = rx_ring->count * sizeof(union e1000_adv_rx_desc);
Auke Kok9d5c8242008-01-24 02:22:38 -08003330 rx_ring->size = ALIGN(rx_ring->size, 4096);
3331
Alexander Duyck5536d212012-09-25 00:31:17 +00003332 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
3333 &rx_ring->dma, GFP_KERNEL);
Auke Kok9d5c8242008-01-24 02:22:38 -08003334 if (!rx_ring->desc)
3335 goto err;
3336
Alexander Duyckcbc8e552012-09-25 00:31:02 +00003337 rx_ring->next_to_alloc = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003338 rx_ring->next_to_clean = 0;
3339 rx_ring->next_to_use = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003340
Auke Kok9d5c8242008-01-24 02:22:38 -08003341 return 0;
3342
3343err:
Alexander Duyck06034642011-08-26 07:44:22 +00003344 vfree(rx_ring->rx_buffer_info);
3345 rx_ring->rx_buffer_info = NULL;
Alexander Duyckf33005a2012-09-13 06:27:55 +00003346 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08003347 return -ENOMEM;
3348}
3349
3350/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003351 * igb_setup_all_rx_resources - wrapper to allocate Rx resources
3352 * (Descriptors) for all queues
3353 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003354 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003355 * Return 0 on success, negative on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08003356 **/
3357static int igb_setup_all_rx_resources(struct igb_adapter *adapter)
3358{
Alexander Duyck439705e2009-10-27 23:49:20 +00003359 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08003360 int i, err = 0;
3361
3362 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00003363 err = igb_setup_rx_resources(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003364 if (err) {
Alexander Duyck439705e2009-10-27 23:49:20 +00003365 dev_err(&pdev->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08003366 "Allocation for Rx Queue %u failed\n", i);
3367 for (i--; i >= 0; i--)
Alexander Duyck3025a442010-02-17 01:02:39 +00003368 igb_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003369 break;
3370 }
3371 }
3372
3373 return err;
3374}
3375
3376/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003377 * igb_setup_mrqc - configure the multiple receive queue control registers
3378 * @adapter: Board private structure
Alexander Duyck06cf2662009-10-27 15:53:25 +00003379 **/
3380static void igb_setup_mrqc(struct igb_adapter *adapter)
3381{
3382 struct e1000_hw *hw = &adapter->hw;
3383 u32 mrqc, rxcsum;
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +00003384 u32 j, num_rx_queues;
Eric Dumazeteb31f842014-11-16 06:23:14 -08003385 u32 rss_key[10];
Alexander Duyck06cf2662009-10-27 15:53:25 +00003386
Eric Dumazeteb31f842014-11-16 06:23:14 -08003387 netdev_rss_key_fill(rss_key, sizeof(rss_key));
Alexander Duycka57fe232012-09-13 06:28:16 +00003388 for (j = 0; j < 10; j++)
Eric Dumazeteb31f842014-11-16 06:23:14 -08003389 wr32(E1000_RSSRK(j), rss_key[j]);
Alexander Duyck06cf2662009-10-27 15:53:25 +00003390
Alexander Duycka99955f2009-11-12 18:37:19 +00003391 num_rx_queues = adapter->rss_queues;
Alexander Duyck06cf2662009-10-27 15:53:25 +00003392
Alexander Duyck797fd4b2012-09-13 06:28:11 +00003393 switch (hw->mac.type) {
Alexander Duyck797fd4b2012-09-13 06:28:11 +00003394 case e1000_82576:
3395 /* 82576 supports 2 RSS queues for SR-IOV */
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +00003396 if (adapter->vfs_allocated_count)
Alexander Duyck06cf2662009-10-27 15:53:25 +00003397 num_rx_queues = 2;
Alexander Duyck797fd4b2012-09-13 06:28:11 +00003398 break;
3399 default:
3400 break;
Alexander Duyck06cf2662009-10-27 15:53:25 +00003401 }
3402
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +00003403 if (adapter->rss_indir_tbl_init != num_rx_queues) {
3404 for (j = 0; j < IGB_RETA_SIZE; j++)
Carolyn Wybornyc502ea22014-04-11 01:46:33 +00003405 adapter->rss_indir_tbl[j] =
3406 (j * num_rx_queues) / IGB_RETA_SIZE;
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +00003407 adapter->rss_indir_tbl_init = num_rx_queues;
Alexander Duyck06cf2662009-10-27 15:53:25 +00003408 }
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +00003409 igb_write_rss_indir_tbl(adapter);
Alexander Duyck06cf2662009-10-27 15:53:25 +00003410
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003411 /* Disable raw packet checksumming so that RSS hash is placed in
Alexander Duyck06cf2662009-10-27 15:53:25 +00003412 * descriptor on writeback. No need to enable TCP/UDP/IP checksum
3413 * offloads as they are enabled by default
3414 */
3415 rxcsum = rd32(E1000_RXCSUM);
3416 rxcsum |= E1000_RXCSUM_PCSD;
3417
3418 if (adapter->hw.mac.type >= e1000_82576)
3419 /* Enable Receive Checksum Offload for SCTP */
3420 rxcsum |= E1000_RXCSUM_CRCOFL;
3421
3422 /* Don't need to set TUOFL or IPOFL, they default to 1 */
3423 wr32(E1000_RXCSUM, rxcsum);
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003424
Akeem G. Abodunrin039454a2012-11-13 04:03:21 +00003425 /* Generate RSS hash based on packet types, TCP/UDP
3426 * port numbers and/or IPv4/v6 src and dst addresses
3427 */
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003428 mrqc = E1000_MRQC_RSS_FIELD_IPV4 |
3429 E1000_MRQC_RSS_FIELD_IPV4_TCP |
3430 E1000_MRQC_RSS_FIELD_IPV6 |
3431 E1000_MRQC_RSS_FIELD_IPV6_TCP |
3432 E1000_MRQC_RSS_FIELD_IPV6_TCP_EX;
Alexander Duyck06cf2662009-10-27 15:53:25 +00003433
Akeem G. Abodunrin039454a2012-11-13 04:03:21 +00003434 if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV4_UDP)
3435 mrqc |= E1000_MRQC_RSS_FIELD_IPV4_UDP;
3436 if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV6_UDP)
3437 mrqc |= E1000_MRQC_RSS_FIELD_IPV6_UDP;
3438
Alexander Duyck06cf2662009-10-27 15:53:25 +00003439 /* If VMDq is enabled then we set the appropriate mode for that, else
3440 * we default to RSS so that an RSS hash is calculated per packet even
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003441 * if we are only using one queue
3442 */
Alexander Duyck06cf2662009-10-27 15:53:25 +00003443 if (adapter->vfs_allocated_count) {
3444 if (hw->mac.type > e1000_82575) {
3445 /* Set the default pool for the PF's first queue */
3446 u32 vtctl = rd32(E1000_VT_CTL);
Carolyn Wyborny9005df32014-04-11 01:45:34 +00003447
Alexander Duyck06cf2662009-10-27 15:53:25 +00003448 vtctl &= ~(E1000_VT_CTL_DEFAULT_POOL_MASK |
3449 E1000_VT_CTL_DISABLE_DEF_POOL);
3450 vtctl |= adapter->vfs_allocated_count <<
3451 E1000_VT_CTL_DEFAULT_POOL_SHIFT;
3452 wr32(E1000_VT_CTL, vtctl);
3453 }
Alexander Duycka99955f2009-11-12 18:37:19 +00003454 if (adapter->rss_queues > 1)
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003455 mrqc |= E1000_MRQC_ENABLE_VMDQ_RSS_2Q;
Alexander Duyck06cf2662009-10-27 15:53:25 +00003456 else
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003457 mrqc |= E1000_MRQC_ENABLE_VMDQ;
Alexander Duyck06cf2662009-10-27 15:53:25 +00003458 } else {
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003459 if (hw->mac.type != e1000_i211)
3460 mrqc |= E1000_MRQC_ENABLE_RSS_4Q;
Alexander Duyck06cf2662009-10-27 15:53:25 +00003461 }
3462 igb_vmm_control(adapter);
3463
Alexander Duyck06cf2662009-10-27 15:53:25 +00003464 wr32(E1000_MRQC, mrqc);
3465}
3466
3467/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003468 * igb_setup_rctl - configure the receive control registers
3469 * @adapter: Board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003470 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00003471void igb_setup_rctl(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -08003472{
3473 struct e1000_hw *hw = &adapter->hw;
3474 u32 rctl;
Auke Kok9d5c8242008-01-24 02:22:38 -08003475
3476 rctl = rd32(E1000_RCTL);
3477
3478 rctl &= ~(3 << E1000_RCTL_MO_SHIFT);
Alexander Duyck69d728b2008-11-25 01:04:03 -08003479 rctl &= ~(E1000_RCTL_LBM_TCVR | E1000_RCTL_LBM_MAC);
Auke Kok9d5c8242008-01-24 02:22:38 -08003480
Alexander Duyck69d728b2008-11-25 01:04:03 -08003481 rctl |= E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_RDMTS_HALF |
Alexander Duyck28b07592009-02-06 23:20:31 +00003482 (hw->mac.mc_filter_type << E1000_RCTL_MO_SHIFT);
Auke Kok9d5c8242008-01-24 02:22:38 -08003483
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003484 /* enable stripping of CRC. It's unlikely this will break BMC
Auke Kok87cb7e82008-07-08 15:08:29 -07003485 * redirection as it did with e1000. Newer features require
3486 * that the HW strips the CRC.
Alexander Duyck73cd78f2009-02-12 18:16:59 +00003487 */
Auke Kok87cb7e82008-07-08 15:08:29 -07003488 rctl |= E1000_RCTL_SECRC;
Auke Kok9d5c8242008-01-24 02:22:38 -08003489
Alexander Duyck559e9c42009-10-27 23:52:50 +00003490 /* disable store bad packets and clear size bits. */
Alexander Duyckec54d7d2009-01-31 00:52:57 -08003491 rctl &= ~(E1000_RCTL_SBP | E1000_RCTL_SZ_256);
Auke Kok9d5c8242008-01-24 02:22:38 -08003492
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00003493 /* enable LPE to prevent packets larger than max_frame_size */
3494 rctl |= E1000_RCTL_LPE;
Auke Kok9d5c8242008-01-24 02:22:38 -08003495
Alexander Duyck952f72a2009-10-27 15:51:07 +00003496 /* disable queue 0 to prevent tail write w/o re-config */
3497 wr32(E1000_RXDCTL(0), 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08003498
Alexander Duycke1739522009-02-19 20:39:44 -08003499 /* Attention!!! For SR-IOV PF driver operations you must enable
3500 * queue drop for all VF and PF queues to prevent head of line blocking
3501 * if an un-trusted VF does not provide descriptors to hardware.
3502 */
3503 if (adapter->vfs_allocated_count) {
Alexander Duycke1739522009-02-19 20:39:44 -08003504 /* set all queue drop enable bits */
3505 wr32(E1000_QDE, ALL_QUEUES);
Alexander Duycke1739522009-02-19 20:39:44 -08003506 }
3507
Ben Greear89eaefb2012-03-06 09:41:58 +00003508 /* This is useful for sniffing bad packets. */
3509 if (adapter->netdev->features & NETIF_F_RXALL) {
3510 /* UPE and MPE will be handled by normal PROMISC logic
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003511 * in e1000e_set_rx_mode
3512 */
Ben Greear89eaefb2012-03-06 09:41:58 +00003513 rctl |= (E1000_RCTL_SBP | /* Receive bad packets */
3514 E1000_RCTL_BAM | /* RX All Bcast Pkts */
3515 E1000_RCTL_PMCF); /* RX All MAC Ctrl Pkts */
3516
3517 rctl &= ~(E1000_RCTL_VFE | /* Disable VLAN filter */
3518 E1000_RCTL_DPF | /* Allow filtered pause */
3519 E1000_RCTL_CFIEN); /* Dis VLAN CFIEN Filter */
3520 /* Do not mess with E1000_CTRL_VME, it affects transmit as well,
3521 * and that breaks VLANs.
3522 */
3523 }
3524
Auke Kok9d5c8242008-01-24 02:22:38 -08003525 wr32(E1000_RCTL, rctl);
3526}
3527
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003528static inline int igb_set_vf_rlpml(struct igb_adapter *adapter, int size,
Carolyn Wyborny9005df32014-04-11 01:45:34 +00003529 int vfn)
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003530{
3531 struct e1000_hw *hw = &adapter->hw;
3532 u32 vmolr;
3533
3534 /* if it isn't the PF check to see if VFs are enabled and
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003535 * increase the size to support vlan tags
3536 */
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003537 if (vfn < adapter->vfs_allocated_count &&
3538 adapter->vf_data[vfn].vlans_enabled)
3539 size += VLAN_TAG_SIZE;
3540
3541 vmolr = rd32(E1000_VMOLR(vfn));
3542 vmolr &= ~E1000_VMOLR_RLPML_MASK;
3543 vmolr |= size | E1000_VMOLR_LPE;
3544 wr32(E1000_VMOLR(vfn), vmolr);
3545
3546 return 0;
3547}
3548
Auke Kok9d5c8242008-01-24 02:22:38 -08003549/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003550 * igb_rlpml_set - set maximum receive packet size
3551 * @adapter: board private structure
Alexander Duycke1739522009-02-19 20:39:44 -08003552 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003553 * Configure maximum receivable packet size.
Alexander Duycke1739522009-02-19 20:39:44 -08003554 **/
3555static void igb_rlpml_set(struct igb_adapter *adapter)
3556{
Alexander Duyck153285f2011-08-26 07:43:32 +00003557 u32 max_frame_size = adapter->max_frame_size;
Alexander Duycke1739522009-02-19 20:39:44 -08003558 struct e1000_hw *hw = &adapter->hw;
3559 u16 pf_id = adapter->vfs_allocated_count;
3560
Alexander Duycke1739522009-02-19 20:39:44 -08003561 if (pf_id) {
3562 igb_set_vf_rlpml(adapter, max_frame_size, pf_id);
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003563 /* If we're in VMDQ or SR-IOV mode, then set global RLPML
Alexander Duyck153285f2011-08-26 07:43:32 +00003564 * to our max jumbo frame size, in case we need to enable
3565 * jumbo frames on one of the rings later.
3566 * This will not pass over-length frames into the default
3567 * queue because it's gated by the VMOLR.RLPML.
3568 */
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003569 max_frame_size = MAX_JUMBO_FRAME_SIZE;
Alexander Duycke1739522009-02-19 20:39:44 -08003570 }
3571
3572 wr32(E1000_RLPML, max_frame_size);
3573}
3574
Williams, Mitch A8151d292010-02-10 01:44:24 +00003575static inline void igb_set_vmolr(struct igb_adapter *adapter,
3576 int vfn, bool aupe)
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003577{
3578 struct e1000_hw *hw = &adapter->hw;
3579 u32 vmolr;
3580
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003581 /* This register exists only on 82576 and newer so if we are older then
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003582 * we should exit and do nothing
3583 */
3584 if (hw->mac.type < e1000_82576)
3585 return;
3586
3587 vmolr = rd32(E1000_VMOLR(vfn));
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003588 vmolr |= E1000_VMOLR_STRVLAN; /* Strip vlan tags */
Stefan Assmanndc1edc62013-12-11 22:10:12 +00003589 if (hw->mac.type == e1000_i350) {
3590 u32 dvmolr;
3591
3592 dvmolr = rd32(E1000_DVMOLR(vfn));
3593 dvmolr |= E1000_DVMOLR_STRVLAN;
3594 wr32(E1000_DVMOLR(vfn), dvmolr);
3595 }
Williams, Mitch A8151d292010-02-10 01:44:24 +00003596 if (aupe)
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003597 vmolr |= E1000_VMOLR_AUPE; /* Accept untagged packets */
Williams, Mitch A8151d292010-02-10 01:44:24 +00003598 else
3599 vmolr &= ~(E1000_VMOLR_AUPE); /* Tagged packets ONLY */
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003600
3601 /* clear all bits that might not be set */
3602 vmolr &= ~(E1000_VMOLR_BAM | E1000_VMOLR_RSSE);
3603
Alexander Duycka99955f2009-11-12 18:37:19 +00003604 if (adapter->rss_queues > 1 && vfn == adapter->vfs_allocated_count)
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003605 vmolr |= E1000_VMOLR_RSSE; /* enable RSS */
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003606 /* for VMDq only allow the VFs and pool 0 to accept broadcast and
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003607 * multicast packets
3608 */
3609 if (vfn <= adapter->vfs_allocated_count)
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003610 vmolr |= E1000_VMOLR_BAM; /* Accept broadcast */
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003611
3612 wr32(E1000_VMOLR(vfn), vmolr);
3613}
3614
Alexander Duycke1739522009-02-19 20:39:44 -08003615/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003616 * igb_configure_rx_ring - Configure a receive ring after Reset
3617 * @adapter: board private structure
3618 * @ring: receive ring to be configured
Alexander Duyck85b430b2009-10-27 15:50:29 +00003619 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003620 * Configure the Rx unit of the MAC after a reset.
Alexander Duyck85b430b2009-10-27 15:50:29 +00003621 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00003622void igb_configure_rx_ring(struct igb_adapter *adapter,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003623 struct igb_ring *ring)
Alexander Duyck85b430b2009-10-27 15:50:29 +00003624{
3625 struct e1000_hw *hw = &adapter->hw;
3626 u64 rdba = ring->dma;
3627 int reg_idx = ring->reg_idx;
Alexander Duycka74420e2011-08-26 07:43:27 +00003628 u32 srrctl = 0, rxdctl = 0;
Alexander Duyck85b430b2009-10-27 15:50:29 +00003629
3630 /* disable the queue */
Alexander Duycka74420e2011-08-26 07:43:27 +00003631 wr32(E1000_RXDCTL(reg_idx), 0);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003632
3633 /* Set DMA base address registers */
3634 wr32(E1000_RDBAL(reg_idx),
3635 rdba & 0x00000000ffffffffULL);
3636 wr32(E1000_RDBAH(reg_idx), rdba >> 32);
3637 wr32(E1000_RDLEN(reg_idx),
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003638 ring->count * sizeof(union e1000_adv_rx_desc));
Alexander Duyck85b430b2009-10-27 15:50:29 +00003639
3640 /* initialize head and tail */
Alexander Duyckfce99e32009-10-27 15:51:27 +00003641 ring->tail = hw->hw_addr + E1000_RDT(reg_idx);
Alexander Duycka74420e2011-08-26 07:43:27 +00003642 wr32(E1000_RDH(reg_idx), 0);
Alexander Duyckfce99e32009-10-27 15:51:27 +00003643 writel(0, ring->tail);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003644
Alexander Duyck952f72a2009-10-27 15:51:07 +00003645 /* set descriptor configuration */
Alexander Duyck44390ca2011-08-26 07:43:38 +00003646 srrctl = IGB_RX_HDR_LEN << E1000_SRRCTL_BSIZEHDRSIZE_SHIFT;
Alexander Duyckde78d1f2012-09-25 00:31:12 +00003647 srrctl |= IGB_RX_BUFSZ >> E1000_SRRCTL_BSIZEPKT_SHIFT;
Alexander Duyck1a1c2252012-09-25 00:30:52 +00003648 srrctl |= E1000_SRRCTL_DESCTYPE_ADV_ONEBUF;
Alexander Duyck06218a82011-08-26 07:46:55 +00003649 if (hw->mac.type >= e1000_82580)
Nick Nunley757b77e2010-03-26 11:36:47 +00003650 srrctl |= E1000_SRRCTL_TIMESTAMP;
Nick Nunleye6bdb6f2010-02-17 01:03:38 +00003651 /* Only set Drop Enable if we are supporting multiple queues */
3652 if (adapter->vfs_allocated_count || adapter->num_rx_queues > 1)
3653 srrctl |= E1000_SRRCTL_DROP_EN;
Alexander Duyck952f72a2009-10-27 15:51:07 +00003654
3655 wr32(E1000_SRRCTL(reg_idx), srrctl);
3656
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003657 /* set filtering for VMDQ pools */
Williams, Mitch A8151d292010-02-10 01:44:24 +00003658 igb_set_vmolr(adapter, reg_idx & 0x7, true);
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003659
Alexander Duyck85b430b2009-10-27 15:50:29 +00003660 rxdctl |= IGB_RX_PTHRESH;
3661 rxdctl |= IGB_RX_HTHRESH << 8;
3662 rxdctl |= IGB_RX_WTHRESH << 16;
Alexander Duycka74420e2011-08-26 07:43:27 +00003663
3664 /* enable receive descriptor fetching */
3665 rxdctl |= E1000_RXDCTL_QUEUE_ENABLE;
Alexander Duyck85b430b2009-10-27 15:50:29 +00003666 wr32(E1000_RXDCTL(reg_idx), rxdctl);
3667}
3668
3669/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003670 * igb_configure_rx - Configure receive Unit after Reset
3671 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003672 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003673 * Configure the Rx unit of the MAC after a reset.
Auke Kok9d5c8242008-01-24 02:22:38 -08003674 **/
3675static void igb_configure_rx(struct igb_adapter *adapter)
3676{
Hannes Eder91075842009-02-18 19:36:04 -08003677 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003678
Alexander Duyck68d480c2009-10-05 06:33:08 +00003679 /* set UTA to appropriate mode */
3680 igb_set_uta(adapter);
3681
Alexander Duyck26ad9172009-10-05 06:32:49 +00003682 /* set the correct pool for the PF default MAC address in entry 0 */
3683 igb_rar_set_qsel(adapter, adapter->hw.mac.addr, 0,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003684 adapter->vfs_allocated_count);
Alexander Duyck26ad9172009-10-05 06:32:49 +00003685
Alexander Duyck06cf2662009-10-27 15:53:25 +00003686 /* Setup the HW Rx Head and Tail Descriptor Pointers and
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003687 * the Base and Length of the Rx Descriptor Ring
3688 */
Alexander Duyckf9d40f62013-04-17 20:41:04 +00003689 for (i = 0; i < adapter->num_rx_queues; i++)
3690 igb_configure_rx_ring(adapter, adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003691}
3692
3693/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003694 * igb_free_tx_resources - Free Tx Resources per Queue
3695 * @tx_ring: Tx descriptor ring for a specific queue
Auke Kok9d5c8242008-01-24 02:22:38 -08003696 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003697 * Free all transmit software resources
Auke Kok9d5c8242008-01-24 02:22:38 -08003698 **/
Alexander Duyck68fd9912008-11-20 00:48:10 -08003699void igb_free_tx_resources(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003700{
Mitch Williams3b644cf2008-06-27 10:59:48 -07003701 igb_clean_tx_ring(tx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08003702
Alexander Duyck06034642011-08-26 07:44:22 +00003703 vfree(tx_ring->tx_buffer_info);
3704 tx_ring->tx_buffer_info = NULL;
Auke Kok9d5c8242008-01-24 02:22:38 -08003705
Alexander Duyck439705e2009-10-27 23:49:20 +00003706 /* if not set, then don't free */
3707 if (!tx_ring->desc)
3708 return;
3709
Alexander Duyck59d71982010-04-27 13:09:25 +00003710 dma_free_coherent(tx_ring->dev, tx_ring->size,
3711 tx_ring->desc, tx_ring->dma);
Auke Kok9d5c8242008-01-24 02:22:38 -08003712
3713 tx_ring->desc = NULL;
3714}
3715
3716/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003717 * igb_free_all_tx_resources - Free Tx Resources for All Queues
3718 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003719 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003720 * Free all transmit software resources
Auke Kok9d5c8242008-01-24 02:22:38 -08003721 **/
3722static void igb_free_all_tx_resources(struct igb_adapter *adapter)
3723{
3724 int i;
3725
3726 for (i = 0; i < adapter->num_tx_queues; i++)
Carolyn Wyborny17a402a2014-11-21 23:52:54 -08003727 if (adapter->tx_ring[i])
3728 igb_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003729}
3730
Alexander Duyckebe42d12011-08-26 07:45:09 +00003731void igb_unmap_and_free_tx_resource(struct igb_ring *ring,
3732 struct igb_tx_buffer *tx_buffer)
Auke Kok9d5c8242008-01-24 02:22:38 -08003733{
Alexander Duyckebe42d12011-08-26 07:45:09 +00003734 if (tx_buffer->skb) {
3735 dev_kfree_skb_any(tx_buffer->skb);
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003736 if (dma_unmap_len(tx_buffer, len))
Alexander Duyckebe42d12011-08-26 07:45:09 +00003737 dma_unmap_single(ring->dev,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003738 dma_unmap_addr(tx_buffer, dma),
3739 dma_unmap_len(tx_buffer, len),
Alexander Duyckebe42d12011-08-26 07:45:09 +00003740 DMA_TO_DEVICE);
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003741 } else if (dma_unmap_len(tx_buffer, len)) {
Alexander Duyckebe42d12011-08-26 07:45:09 +00003742 dma_unmap_page(ring->dev,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003743 dma_unmap_addr(tx_buffer, dma),
3744 dma_unmap_len(tx_buffer, len),
Alexander Duyckebe42d12011-08-26 07:45:09 +00003745 DMA_TO_DEVICE);
Alexander Duyck6366ad32009-12-02 16:47:18 +00003746 }
Alexander Duyckebe42d12011-08-26 07:45:09 +00003747 tx_buffer->next_to_watch = NULL;
3748 tx_buffer->skb = NULL;
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003749 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyckebe42d12011-08-26 07:45:09 +00003750 /* buffer_info must be completely set up in the transmit path */
Auke Kok9d5c8242008-01-24 02:22:38 -08003751}
3752
3753/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003754 * igb_clean_tx_ring - Free Tx Buffers
3755 * @tx_ring: ring to be cleaned
Auke Kok9d5c8242008-01-24 02:22:38 -08003756 **/
Mitch Williams3b644cf2008-06-27 10:59:48 -07003757static void igb_clean_tx_ring(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003758{
Alexander Duyck06034642011-08-26 07:44:22 +00003759 struct igb_tx_buffer *buffer_info;
Auke Kok9d5c8242008-01-24 02:22:38 -08003760 unsigned long size;
Alexander Duyck6ad4edf2011-08-26 07:45:26 +00003761 u16 i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003762
Alexander Duyck06034642011-08-26 07:44:22 +00003763 if (!tx_ring->tx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08003764 return;
3765 /* Free all the Tx ring sk_buffs */
3766
3767 for (i = 0; i < tx_ring->count; i++) {
Alexander Duyck06034642011-08-26 07:44:22 +00003768 buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck80785292009-10-27 15:51:47 +00003769 igb_unmap_and_free_tx_resource(tx_ring, buffer_info);
Auke Kok9d5c8242008-01-24 02:22:38 -08003770 }
3771
John Fastabenddad8a3b2012-04-23 12:22:39 +00003772 netdev_tx_reset_queue(txring_txq(tx_ring));
3773
Alexander Duyck06034642011-08-26 07:44:22 +00003774 size = sizeof(struct igb_tx_buffer) * tx_ring->count;
3775 memset(tx_ring->tx_buffer_info, 0, size);
Auke Kok9d5c8242008-01-24 02:22:38 -08003776
3777 /* Zero out the descriptor ring */
Auke Kok9d5c8242008-01-24 02:22:38 -08003778 memset(tx_ring->desc, 0, tx_ring->size);
3779
3780 tx_ring->next_to_use = 0;
3781 tx_ring->next_to_clean = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003782}
3783
3784/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003785 * igb_clean_all_tx_rings - Free Tx Buffers for all queues
3786 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003787 **/
3788static void igb_clean_all_tx_rings(struct igb_adapter *adapter)
3789{
3790 int i;
3791
3792 for (i = 0; i < adapter->num_tx_queues; i++)
Carolyn Wyborny17a402a2014-11-21 23:52:54 -08003793 if (adapter->tx_ring[i])
3794 igb_clean_tx_ring(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003795}
3796
3797/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003798 * igb_free_rx_resources - Free Rx Resources
3799 * @rx_ring: ring to clean the resources from
Auke Kok9d5c8242008-01-24 02:22:38 -08003800 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003801 * Free all receive software resources
Auke Kok9d5c8242008-01-24 02:22:38 -08003802 **/
Alexander Duyck68fd9912008-11-20 00:48:10 -08003803void igb_free_rx_resources(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003804{
Mitch Williams3b644cf2008-06-27 10:59:48 -07003805 igb_clean_rx_ring(rx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08003806
Alexander Duyck06034642011-08-26 07:44:22 +00003807 vfree(rx_ring->rx_buffer_info);
3808 rx_ring->rx_buffer_info = NULL;
Auke Kok9d5c8242008-01-24 02:22:38 -08003809
Alexander Duyck439705e2009-10-27 23:49:20 +00003810 /* if not set, then don't free */
3811 if (!rx_ring->desc)
3812 return;
3813
Alexander Duyck59d71982010-04-27 13:09:25 +00003814 dma_free_coherent(rx_ring->dev, rx_ring->size,
3815 rx_ring->desc, rx_ring->dma);
Auke Kok9d5c8242008-01-24 02:22:38 -08003816
3817 rx_ring->desc = NULL;
3818}
3819
3820/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003821 * igb_free_all_rx_resources - Free Rx Resources for All Queues
3822 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003823 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003824 * Free all receive software resources
Auke Kok9d5c8242008-01-24 02:22:38 -08003825 **/
3826static void igb_free_all_rx_resources(struct igb_adapter *adapter)
3827{
3828 int i;
3829
3830 for (i = 0; i < adapter->num_rx_queues; i++)
Carolyn Wyborny17a402a2014-11-21 23:52:54 -08003831 if (adapter->rx_ring[i])
3832 igb_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003833}
3834
3835/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003836 * igb_clean_rx_ring - Free Rx Buffers per Queue
3837 * @rx_ring: ring to free buffers from
Auke Kok9d5c8242008-01-24 02:22:38 -08003838 **/
Mitch Williams3b644cf2008-06-27 10:59:48 -07003839static void igb_clean_rx_ring(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003840{
Auke Kok9d5c8242008-01-24 02:22:38 -08003841 unsigned long size;
Alexander Duyckc023cd82011-08-26 07:43:43 +00003842 u16 i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003843
Alexander Duyck1a1c2252012-09-25 00:30:52 +00003844 if (rx_ring->skb)
3845 dev_kfree_skb(rx_ring->skb);
3846 rx_ring->skb = NULL;
3847
Alexander Duyck06034642011-08-26 07:44:22 +00003848 if (!rx_ring->rx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08003849 return;
Alexander Duyck439705e2009-10-27 23:49:20 +00003850
Auke Kok9d5c8242008-01-24 02:22:38 -08003851 /* Free all the Rx ring sk_buffs */
3852 for (i = 0; i < rx_ring->count; i++) {
Alexander Duyck06034642011-08-26 07:44:22 +00003853 struct igb_rx_buffer *buffer_info = &rx_ring->rx_buffer_info[i];
Auke Kok9d5c8242008-01-24 02:22:38 -08003854
Alexander Duyckcbc8e552012-09-25 00:31:02 +00003855 if (!buffer_info->page)
3856 continue;
3857
3858 dma_unmap_page(rx_ring->dev,
3859 buffer_info->dma,
3860 PAGE_SIZE,
3861 DMA_FROM_DEVICE);
3862 __free_page(buffer_info->page);
3863
Alexander Duyck1a1c2252012-09-25 00:30:52 +00003864 buffer_info->page = NULL;
Auke Kok9d5c8242008-01-24 02:22:38 -08003865 }
3866
Alexander Duyck06034642011-08-26 07:44:22 +00003867 size = sizeof(struct igb_rx_buffer) * rx_ring->count;
3868 memset(rx_ring->rx_buffer_info, 0, size);
Auke Kok9d5c8242008-01-24 02:22:38 -08003869
3870 /* Zero out the descriptor ring */
3871 memset(rx_ring->desc, 0, rx_ring->size);
3872
Alexander Duyckcbc8e552012-09-25 00:31:02 +00003873 rx_ring->next_to_alloc = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003874 rx_ring->next_to_clean = 0;
3875 rx_ring->next_to_use = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003876}
3877
3878/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003879 * igb_clean_all_rx_rings - Free Rx Buffers for all queues
3880 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003881 **/
3882static void igb_clean_all_rx_rings(struct igb_adapter *adapter)
3883{
3884 int i;
3885
3886 for (i = 0; i < adapter->num_rx_queues; i++)
Carolyn Wyborny17a402a2014-11-21 23:52:54 -08003887 if (adapter->rx_ring[i])
3888 igb_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003889}
3890
3891/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003892 * igb_set_mac - Change the Ethernet Address of the NIC
3893 * @netdev: network interface device structure
3894 * @p: pointer to an address structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003895 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003896 * Returns 0 on success, negative on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08003897 **/
3898static int igb_set_mac(struct net_device *netdev, void *p)
3899{
3900 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck28b07592009-02-06 23:20:31 +00003901 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08003902 struct sockaddr *addr = p;
3903
3904 if (!is_valid_ether_addr(addr->sa_data))
3905 return -EADDRNOTAVAIL;
3906
3907 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
Alexander Duyck28b07592009-02-06 23:20:31 +00003908 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
Auke Kok9d5c8242008-01-24 02:22:38 -08003909
Alexander Duyck26ad9172009-10-05 06:32:49 +00003910 /* set the correct pool for the new PF MAC address in entry 0 */
3911 igb_rar_set_qsel(adapter, hw->mac.addr, 0,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003912 adapter->vfs_allocated_count);
Alexander Duycke1739522009-02-19 20:39:44 -08003913
Auke Kok9d5c8242008-01-24 02:22:38 -08003914 return 0;
3915}
3916
3917/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003918 * igb_write_mc_addr_list - write multicast addresses to MTA
3919 * @netdev: network interface device structure
Alexander Duyck68d480c2009-10-05 06:33:08 +00003920 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003921 * Writes multicast address list to the MTA hash table.
3922 * Returns: -ENOMEM on failure
3923 * 0 on no addresses written
3924 * X on writing X addresses to MTA
Alexander Duyck68d480c2009-10-05 06:33:08 +00003925 **/
3926static int igb_write_mc_addr_list(struct net_device *netdev)
3927{
3928 struct igb_adapter *adapter = netdev_priv(netdev);
3929 struct e1000_hw *hw = &adapter->hw;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003930 struct netdev_hw_addr *ha;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003931 u8 *mta_list;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003932 int i;
3933
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003934 if (netdev_mc_empty(netdev)) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003935 /* nothing to program, so clear mc list */
3936 igb_update_mc_addr_list(hw, NULL, 0);
3937 igb_restore_vf_multicasts(adapter);
3938 return 0;
3939 }
3940
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003941 mta_list = kzalloc(netdev_mc_count(netdev) * 6, GFP_ATOMIC);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003942 if (!mta_list)
3943 return -ENOMEM;
3944
Alexander Duyck68d480c2009-10-05 06:33:08 +00003945 /* The shared function expects a packed array of only addresses. */
Jiri Pirko48e2f182010-02-22 09:22:26 +00003946 i = 0;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003947 netdev_for_each_mc_addr(ha, netdev)
3948 memcpy(mta_list + (i++ * ETH_ALEN), ha->addr, ETH_ALEN);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003949
Alexander Duyck68d480c2009-10-05 06:33:08 +00003950 igb_update_mc_addr_list(hw, mta_list, i);
3951 kfree(mta_list);
3952
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003953 return netdev_mc_count(netdev);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003954}
3955
3956/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003957 * igb_write_uc_addr_list - write unicast addresses to RAR table
3958 * @netdev: network interface device structure
Alexander Duyck68d480c2009-10-05 06:33:08 +00003959 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003960 * Writes unicast address list to the RAR table.
3961 * Returns: -ENOMEM on failure/insufficient address space
3962 * 0 on no addresses written
3963 * X on writing X addresses to the RAR table
Alexander Duyck68d480c2009-10-05 06:33:08 +00003964 **/
3965static int igb_write_uc_addr_list(struct net_device *netdev)
3966{
3967 struct igb_adapter *adapter = netdev_priv(netdev);
3968 struct e1000_hw *hw = &adapter->hw;
3969 unsigned int vfn = adapter->vfs_allocated_count;
3970 unsigned int rar_entries = hw->mac.rar_entry_count - (vfn + 1);
3971 int count = 0;
3972
3973 /* return ENOMEM indicating insufficient memory for addresses */
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003974 if (netdev_uc_count(netdev) > rar_entries)
Alexander Duyck68d480c2009-10-05 06:33:08 +00003975 return -ENOMEM;
3976
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003977 if (!netdev_uc_empty(netdev) && rar_entries) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003978 struct netdev_hw_addr *ha;
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003979
3980 netdev_for_each_uc_addr(ha, netdev) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003981 if (!rar_entries)
3982 break;
3983 igb_rar_set_qsel(adapter, ha->addr,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003984 rar_entries--,
3985 vfn);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003986 count++;
3987 }
3988 }
3989 /* write the addresses in reverse order to avoid write combining */
3990 for (; rar_entries > 0 ; rar_entries--) {
3991 wr32(E1000_RAH(rar_entries), 0);
3992 wr32(E1000_RAL(rar_entries), 0);
3993 }
3994 wrfl();
3995
3996 return count;
3997}
3998
3999/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004000 * igb_set_rx_mode - Secondary Unicast, Multicast and Promiscuous mode set
4001 * @netdev: network interface device structure
Auke Kok9d5c8242008-01-24 02:22:38 -08004002 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004003 * The set_rx_mode entry point is called whenever the unicast or multicast
4004 * address lists or the network interface flags are updated. This routine is
4005 * responsible for configuring the hardware for proper unicast, multicast,
4006 * promiscuous mode, and all-multi behavior.
Auke Kok9d5c8242008-01-24 02:22:38 -08004007 **/
Alexander Duyckff41f8d2009-09-03 14:48:56 +00004008static void igb_set_rx_mode(struct net_device *netdev)
Auke Kok9d5c8242008-01-24 02:22:38 -08004009{
4010 struct igb_adapter *adapter = netdev_priv(netdev);
4011 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck68d480c2009-10-05 06:33:08 +00004012 unsigned int vfn = adapter->vfs_allocated_count;
4013 u32 rctl, vmolr = 0;
4014 int count;
Auke Kok9d5c8242008-01-24 02:22:38 -08004015
4016 /* Check for Promiscuous and All Multicast modes */
Auke Kok9d5c8242008-01-24 02:22:38 -08004017 rctl = rd32(E1000_RCTL);
4018
Alexander Duyck68d480c2009-10-05 06:33:08 +00004019 /* clear the effected bits */
4020 rctl &= ~(E1000_RCTL_UPE | E1000_RCTL_MPE | E1000_RCTL_VFE);
4021
Patrick McHardy746b9f02008-07-16 20:15:45 -07004022 if (netdev->flags & IFF_PROMISC) {
Greg Rose6f3dc3192013-03-26 06:19:41 +00004023 /* retain VLAN HW filtering if in VT mode */
Emil Tantilov7e448922013-07-26 05:46:36 -07004024 if (adapter->vfs_allocated_count)
Greg Rose6f3dc3192013-03-26 06:19:41 +00004025 rctl |= E1000_RCTL_VFE;
Auke Kok9d5c8242008-01-24 02:22:38 -08004026 rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE);
Alexander Duyck68d480c2009-10-05 06:33:08 +00004027 vmolr |= (E1000_VMOLR_ROPE | E1000_VMOLR_MPME);
Patrick McHardy746b9f02008-07-16 20:15:45 -07004028 } else {
Alexander Duyck68d480c2009-10-05 06:33:08 +00004029 if (netdev->flags & IFF_ALLMULTI) {
Patrick McHardy746b9f02008-07-16 20:15:45 -07004030 rctl |= E1000_RCTL_MPE;
Alexander Duyck68d480c2009-10-05 06:33:08 +00004031 vmolr |= E1000_VMOLR_MPME;
4032 } else {
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004033 /* Write addresses to the MTA, if the attempt fails
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004034 * then we should just turn on promiscuous mode so
Alexander Duyck68d480c2009-10-05 06:33:08 +00004035 * that we can at least receive multicast traffic
4036 */
4037 count = igb_write_mc_addr_list(netdev);
4038 if (count < 0) {
4039 rctl |= E1000_RCTL_MPE;
4040 vmolr |= E1000_VMOLR_MPME;
4041 } else if (count) {
4042 vmolr |= E1000_VMOLR_ROMPE;
4043 }
4044 }
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004045 /* Write addresses to available RAR registers, if there is not
Alexander Duyck68d480c2009-10-05 06:33:08 +00004046 * sufficient space to store all the addresses then enable
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004047 * unicast promiscuous mode
Alexander Duyck68d480c2009-10-05 06:33:08 +00004048 */
4049 count = igb_write_uc_addr_list(netdev);
4050 if (count < 0) {
Alexander Duyckff41f8d2009-09-03 14:48:56 +00004051 rctl |= E1000_RCTL_UPE;
Alexander Duyck68d480c2009-10-05 06:33:08 +00004052 vmolr |= E1000_VMOLR_ROPE;
4053 }
Patrick McHardy78ed11a2008-07-16 20:16:14 -07004054 rctl |= E1000_RCTL_VFE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07004055 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004056 wr32(E1000_RCTL, rctl);
4057
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004058 /* In order to support SR-IOV and eventually VMDq it is necessary to set
Alexander Duyck68d480c2009-10-05 06:33:08 +00004059 * the VMOLR to enable the appropriate modes. Without this workaround
4060 * we will have issues with VLAN tag stripping not being done for frames
4061 * that are only arriving because we are the default pool
4062 */
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00004063 if ((hw->mac.type < e1000_82576) || (hw->mac.type > e1000_i350))
Alexander Duyck28fc06f2009-07-23 18:08:54 +00004064 return;
Alexander Duyck28fc06f2009-07-23 18:08:54 +00004065
Alexander Duyck68d480c2009-10-05 06:33:08 +00004066 vmolr |= rd32(E1000_VMOLR(vfn)) &
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004067 ~(E1000_VMOLR_ROPE | E1000_VMOLR_MPME | E1000_VMOLR_ROMPE);
Alexander Duyck68d480c2009-10-05 06:33:08 +00004068 wr32(E1000_VMOLR(vfn), vmolr);
Alexander Duyck28fc06f2009-07-23 18:08:54 +00004069 igb_restore_vf_multicasts(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08004070}
4071
Greg Rose13800462010-11-06 02:08:26 +00004072static void igb_check_wvbr(struct igb_adapter *adapter)
4073{
4074 struct e1000_hw *hw = &adapter->hw;
4075 u32 wvbr = 0;
4076
4077 switch (hw->mac.type) {
4078 case e1000_82576:
4079 case e1000_i350:
Carolyn Wyborny81ad8072014-04-11 01:46:13 +00004080 wvbr = rd32(E1000_WVBR);
4081 if (!wvbr)
Greg Rose13800462010-11-06 02:08:26 +00004082 return;
4083 break;
4084 default:
4085 break;
4086 }
4087
4088 adapter->wvbr |= wvbr;
4089}
4090
4091#define IGB_STAGGERED_QUEUE_OFFSET 8
4092
4093static void igb_spoof_check(struct igb_adapter *adapter)
4094{
4095 int j;
4096
4097 if (!adapter->wvbr)
4098 return;
4099
Carolyn Wyborny9005df32014-04-11 01:45:34 +00004100 for (j = 0; j < adapter->vfs_allocated_count; j++) {
Greg Rose13800462010-11-06 02:08:26 +00004101 if (adapter->wvbr & (1 << j) ||
4102 adapter->wvbr & (1 << (j + IGB_STAGGERED_QUEUE_OFFSET))) {
4103 dev_warn(&adapter->pdev->dev,
4104 "Spoof event(s) detected on VF %d\n", j);
4105 adapter->wvbr &=
4106 ~((1 << j) |
4107 (1 << (j + IGB_STAGGERED_QUEUE_OFFSET)));
4108 }
4109 }
4110}
4111
Auke Kok9d5c8242008-01-24 02:22:38 -08004112/* Need to wait a few seconds after link up to get diagnostic information from
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004113 * the phy
4114 */
Auke Kok9d5c8242008-01-24 02:22:38 -08004115static void igb_update_phy_info(unsigned long data)
4116{
4117 struct igb_adapter *adapter = (struct igb_adapter *) data;
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08004118 igb_get_phy_info(&adapter->hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08004119}
4120
4121/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004122 * igb_has_link - check shared code for link and determine up/down
4123 * @adapter: pointer to driver private info
Alexander Duyck4d6b7252009-02-06 23:16:24 +00004124 **/
Nick Nunley31455352010-02-17 01:01:21 +00004125bool igb_has_link(struct igb_adapter *adapter)
Alexander Duyck4d6b7252009-02-06 23:16:24 +00004126{
4127 struct e1000_hw *hw = &adapter->hw;
4128 bool link_active = false;
Alexander Duyck4d6b7252009-02-06 23:16:24 +00004129
4130 /* get_link_status is set on LSC (link status) interrupt or
4131 * rx sequence error interrupt. get_link_status will stay
4132 * false until the e1000_check_for_link establishes link
4133 * for copper adapters ONLY
4134 */
4135 switch (hw->phy.media_type) {
4136 case e1000_media_type_copper:
Akeem G Abodunrine5c33702013-06-06 01:31:09 +00004137 if (!hw->mac.get_link_status)
4138 return true;
Alexander Duyck4d6b7252009-02-06 23:16:24 +00004139 case e1000_media_type_internal_serdes:
Akeem G Abodunrine5c33702013-06-06 01:31:09 +00004140 hw->mac.ops.check_for_link(hw);
4141 link_active = !hw->mac.get_link_status;
Alexander Duyck4d6b7252009-02-06 23:16:24 +00004142 break;
4143 default:
4144 case e1000_media_type_unknown:
4145 break;
4146 }
4147
Akeem G Abodunrinaa9b8cc2013-08-28 02:22:43 +00004148 if (((hw->mac.type == e1000_i210) ||
4149 (hw->mac.type == e1000_i211)) &&
4150 (hw->phy.id == I210_I_PHY_ID)) {
4151 if (!netif_carrier_ok(adapter->netdev)) {
4152 adapter->flags &= ~IGB_FLAG_NEED_LINK_UPDATE;
4153 } else if (!(adapter->flags & IGB_FLAG_NEED_LINK_UPDATE)) {
4154 adapter->flags |= IGB_FLAG_NEED_LINK_UPDATE;
4155 adapter->link_check_timeout = jiffies;
4156 }
4157 }
4158
Alexander Duyck4d6b7252009-02-06 23:16:24 +00004159 return link_active;
4160}
4161
Stefan Assmann563988d2011-04-05 04:27:15 +00004162static bool igb_thermal_sensor_event(struct e1000_hw *hw, u32 event)
4163{
4164 bool ret = false;
4165 u32 ctrl_ext, thstat;
4166
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00004167 /* check for thermal sensor event on i350 copper only */
Stefan Assmann563988d2011-04-05 04:27:15 +00004168 if (hw->mac.type == e1000_i350) {
4169 thstat = rd32(E1000_THSTAT);
4170 ctrl_ext = rd32(E1000_CTRL_EXT);
4171
4172 if ((hw->phy.media_type == e1000_media_type_copper) &&
Akeem G. Abodunrin5c17a202013-01-29 10:15:31 +00004173 !(ctrl_ext & E1000_CTRL_EXT_LINK_MODE_SGMII))
Stefan Assmann563988d2011-04-05 04:27:15 +00004174 ret = !!(thstat & event);
Stefan Assmann563988d2011-04-05 04:27:15 +00004175 }
4176
4177 return ret;
4178}
4179
Alexander Duyck4d6b7252009-02-06 23:16:24 +00004180/**
Carolyn Wyborny1516f0a2014-07-09 04:55:45 +00004181 * igb_check_lvmmc - check for malformed packets received
4182 * and indicated in LVMMC register
4183 * @adapter: pointer to adapter
4184 **/
4185static void igb_check_lvmmc(struct igb_adapter *adapter)
4186{
4187 struct e1000_hw *hw = &adapter->hw;
4188 u32 lvmmc;
4189
4190 lvmmc = rd32(E1000_LVMMC);
4191 if (lvmmc) {
4192 if (unlikely(net_ratelimit())) {
4193 netdev_warn(adapter->netdev,
4194 "malformed Tx packet detected and dropped, LVMMC:0x%08x\n",
4195 lvmmc);
4196 }
4197 }
4198}
4199
4200/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004201 * igb_watchdog - Timer Call-back
4202 * @data: pointer to adapter cast into an unsigned long
Auke Kok9d5c8242008-01-24 02:22:38 -08004203 **/
4204static void igb_watchdog(unsigned long data)
4205{
4206 struct igb_adapter *adapter = (struct igb_adapter *)data;
4207 /* Do the rest outside of interrupt context */
4208 schedule_work(&adapter->watchdog_task);
4209}
4210
4211static void igb_watchdog_task(struct work_struct *work)
4212{
4213 struct igb_adapter *adapter = container_of(work,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004214 struct igb_adapter,
4215 watchdog_task);
Auke Kok9d5c8242008-01-24 02:22:38 -08004216 struct e1000_hw *hw = &adapter->hw;
Koki Sanagic0ba4772013-01-16 11:05:53 +00004217 struct e1000_phy_info *phy = &hw->phy;
Auke Kok9d5c8242008-01-24 02:22:38 -08004218 struct net_device *netdev = adapter->netdev;
Stefan Assmann563988d2011-04-05 04:27:15 +00004219 u32 link;
Alexander Duyck7a6ea552008-08-26 04:25:03 -07004220 int i;
Carolyn Wyborny56cec242013-10-17 05:36:26 +00004221 u32 connsw;
Auke Kok9d5c8242008-01-24 02:22:38 -08004222
Alexander Duyck4d6b7252009-02-06 23:16:24 +00004223 link = igb_has_link(adapter);
Akeem G Abodunrinaa9b8cc2013-08-28 02:22:43 +00004224
4225 if (adapter->flags & IGB_FLAG_NEED_LINK_UPDATE) {
4226 if (time_after(jiffies, (adapter->link_check_timeout + HZ)))
4227 adapter->flags &= ~IGB_FLAG_NEED_LINK_UPDATE;
4228 else
4229 link = false;
4230 }
4231
Carolyn Wyborny56cec242013-10-17 05:36:26 +00004232 /* Force link down if we have fiber to swap to */
4233 if (adapter->flags & IGB_FLAG_MAS_ENABLE) {
4234 if (hw->phy.media_type == e1000_media_type_copper) {
4235 connsw = rd32(E1000_CONNSW);
4236 if (!(connsw & E1000_CONNSW_AUTOSENSE_EN))
4237 link = 0;
4238 }
4239 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004240 if (link) {
Carolyn Wyborny2bdfc4e2013-10-17 05:23:01 +00004241 /* Perform a reset if the media type changed. */
4242 if (hw->dev_spec._82575.media_changed) {
4243 hw->dev_spec._82575.media_changed = false;
4244 adapter->flags |= IGB_FLAG_MEDIA_RESET;
4245 igb_reset(adapter);
4246 }
Yan, Zheng749ab2c2012-01-04 20:23:37 +00004247 /* Cancel scheduled suspend requests. */
4248 pm_runtime_resume(netdev->dev.parent);
4249
Auke Kok9d5c8242008-01-24 02:22:38 -08004250 if (!netif_carrier_ok(netdev)) {
4251 u32 ctrl;
Carolyn Wyborny9005df32014-04-11 01:45:34 +00004252
Alexander Duyck330a6d62009-10-27 23:51:35 +00004253 hw->mac.ops.get_speed_and_duplex(hw,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004254 &adapter->link_speed,
4255 &adapter->link_duplex);
Auke Kok9d5c8242008-01-24 02:22:38 -08004256
4257 ctrl = rd32(E1000_CTRL);
Alexander Duyck527d47c2008-11-27 00:21:39 -08004258 /* Links status message must follow this format */
Carolyn Wybornyc75c4ed2014-04-11 01:45:17 +00004259 netdev_info(netdev,
4260 "igb: %s NIC Link is Up %d Mbps %s Duplex, Flow Control: %s\n",
Alexander Duyck559e9c42009-10-27 23:52:50 +00004261 netdev->name,
4262 adapter->link_speed,
4263 adapter->link_duplex == FULL_DUPLEX ?
Jeff Kirsher876d2d62011-10-21 20:01:34 +00004264 "Full" : "Half",
4265 (ctrl & E1000_CTRL_TFCE) &&
4266 (ctrl & E1000_CTRL_RFCE) ? "RX/TX" :
4267 (ctrl & E1000_CTRL_RFCE) ? "RX" :
4268 (ctrl & E1000_CTRL_TFCE) ? "TX" : "None");
Auke Kok9d5c8242008-01-24 02:22:38 -08004269
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00004270 /* disable EEE if enabled */
4271 if ((adapter->flags & IGB_FLAG_EEE) &&
4272 (adapter->link_duplex == HALF_DUPLEX)) {
4273 dev_info(&adapter->pdev->dev,
4274 "EEE Disabled: unsupported at half duplex. Re-enable using ethtool when at full duplex.\n");
4275 adapter->hw.dev_spec._82575.eee_disable = true;
4276 adapter->flags &= ~IGB_FLAG_EEE;
4277 }
4278
Koki Sanagic0ba4772013-01-16 11:05:53 +00004279 /* check if SmartSpeed worked */
4280 igb_check_downshift(hw);
4281 if (phy->speed_downgraded)
4282 netdev_warn(netdev, "Link Speed was downgraded by SmartSpeed\n");
4283
Stefan Assmann563988d2011-04-05 04:27:15 +00004284 /* check for thermal sensor event */
Jeff Kirsher876d2d62011-10-21 20:01:34 +00004285 if (igb_thermal_sensor_event(hw,
Carolyn Wybornyd34a15a2014-04-11 01:45:23 +00004286 E1000_THSTAT_LINK_THROTTLE))
Carolyn Wybornyc75c4ed2014-04-11 01:45:17 +00004287 netdev_info(netdev, "The network adapter link speed was downshifted because it overheated\n");
Stefan Assmann563988d2011-04-05 04:27:15 +00004288
Emil Tantilovd07f3e32010-03-23 18:34:57 +00004289 /* adjust timeout factor according to speed/duplex */
Auke Kok9d5c8242008-01-24 02:22:38 -08004290 adapter->tx_timeout_factor = 1;
4291 switch (adapter->link_speed) {
4292 case SPEED_10:
Auke Kok9d5c8242008-01-24 02:22:38 -08004293 adapter->tx_timeout_factor = 14;
4294 break;
4295 case SPEED_100:
Auke Kok9d5c8242008-01-24 02:22:38 -08004296 /* maybe add some timeout factor ? */
4297 break;
4298 }
4299
4300 netif_carrier_on(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08004301
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004302 igb_ping_all_vfs(adapter);
Lior Levy17dc5662011-02-08 02:28:46 +00004303 igb_check_vf_rate_limit(adapter);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004304
Alexander Duyck4b1a9872009-02-06 23:19:50 +00004305 /* link state has changed, schedule phy info update */
Auke Kok9d5c8242008-01-24 02:22:38 -08004306 if (!test_bit(__IGB_DOWN, &adapter->state))
4307 mod_timer(&adapter->phy_info_timer,
4308 round_jiffies(jiffies + 2 * HZ));
4309 }
4310 } else {
4311 if (netif_carrier_ok(netdev)) {
4312 adapter->link_speed = 0;
4313 adapter->link_duplex = 0;
Stefan Assmann563988d2011-04-05 04:27:15 +00004314
4315 /* check for thermal sensor event */
Jeff Kirsher876d2d62011-10-21 20:01:34 +00004316 if (igb_thermal_sensor_event(hw,
4317 E1000_THSTAT_PWR_DOWN)) {
Carolyn Wybornyc75c4ed2014-04-11 01:45:17 +00004318 netdev_err(netdev, "The network adapter was stopped because it overheated\n");
Carolyn Wyborny7ef5ed12011-03-12 08:59:47 +00004319 }
Stefan Assmann563988d2011-04-05 04:27:15 +00004320
Alexander Duyck527d47c2008-11-27 00:21:39 -08004321 /* Links status message must follow this format */
Carolyn Wybornyc75c4ed2014-04-11 01:45:17 +00004322 netdev_info(netdev, "igb: %s NIC Link is Down\n",
Alexander Duyck527d47c2008-11-27 00:21:39 -08004323 netdev->name);
Auke Kok9d5c8242008-01-24 02:22:38 -08004324 netif_carrier_off(netdev);
Alexander Duyck4b1a9872009-02-06 23:19:50 +00004325
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004326 igb_ping_all_vfs(adapter);
4327
Alexander Duyck4b1a9872009-02-06 23:19:50 +00004328 /* link state has changed, schedule phy info update */
Auke Kok9d5c8242008-01-24 02:22:38 -08004329 if (!test_bit(__IGB_DOWN, &adapter->state))
4330 mod_timer(&adapter->phy_info_timer,
4331 round_jiffies(jiffies + 2 * HZ));
Yan, Zheng749ab2c2012-01-04 20:23:37 +00004332
Carolyn Wyborny56cec242013-10-17 05:36:26 +00004333 /* link is down, time to check for alternate media */
4334 if (adapter->flags & IGB_FLAG_MAS_ENABLE) {
4335 igb_check_swap_media(adapter);
4336 if (adapter->flags & IGB_FLAG_MEDIA_RESET) {
4337 schedule_work(&adapter->reset_task);
4338 /* return immediately */
4339 return;
4340 }
4341 }
Yan, Zheng749ab2c2012-01-04 20:23:37 +00004342 pm_schedule_suspend(netdev->dev.parent,
4343 MSEC_PER_SEC * 5);
Carolyn Wyborny56cec242013-10-17 05:36:26 +00004344
4345 /* also check for alternate media here */
4346 } else if (!netif_carrier_ok(netdev) &&
4347 (adapter->flags & IGB_FLAG_MAS_ENABLE)) {
4348 igb_check_swap_media(adapter);
4349 if (adapter->flags & IGB_FLAG_MEDIA_RESET) {
4350 schedule_work(&adapter->reset_task);
4351 /* return immediately */
4352 return;
4353 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004354 }
4355 }
4356
Eric Dumazet12dcd862010-10-15 17:27:10 +00004357 spin_lock(&adapter->stats64_lock);
4358 igb_update_stats(adapter, &adapter->stats64);
4359 spin_unlock(&adapter->stats64_lock);
Auke Kok9d5c8242008-01-24 02:22:38 -08004360
Alexander Duyckdbabb062009-11-12 18:38:16 +00004361 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00004362 struct igb_ring *tx_ring = adapter->tx_ring[i];
Alexander Duyckdbabb062009-11-12 18:38:16 +00004363 if (!netif_carrier_ok(netdev)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004364 /* We've lost link, so the controller stops DMA,
4365 * but we've got queued Tx work that's never going
4366 * to get done, so reset controller to flush Tx.
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004367 * (Do the reset outside of interrupt context).
4368 */
Alexander Duyckdbabb062009-11-12 18:38:16 +00004369 if (igb_desc_unused(tx_ring) + 1 < tx_ring->count) {
4370 adapter->tx_timeout_count++;
4371 schedule_work(&adapter->reset_task);
4372 /* return immediately since reset is imminent */
4373 return;
4374 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004375 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004376
Alexander Duyckdbabb062009-11-12 18:38:16 +00004377 /* Force detection of hung controller every watchdog period */
Alexander Duyck6d095fa2011-08-26 07:46:19 +00004378 set_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
Alexander Duyckdbabb062009-11-12 18:38:16 +00004379 }
Alexander Duyckf7ba2052009-10-27 23:48:51 +00004380
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004381 /* Cause software interrupt to ensure Rx ring is cleaned */
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00004382 if (adapter->flags & IGB_FLAG_HAS_MSIX) {
Alexander Duyck047e0032009-10-27 15:49:27 +00004383 u32 eics = 0;
Carolyn Wyborny9005df32014-04-11 01:45:34 +00004384
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00004385 for (i = 0; i < adapter->num_q_vectors; i++)
4386 eics |= adapter->q_vector[i]->eims_value;
Alexander Duyck7a6ea552008-08-26 04:25:03 -07004387 wr32(E1000_EICS, eics);
4388 } else {
4389 wr32(E1000_ICS, E1000_ICS_RXDMT0);
4390 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004391
Greg Rose13800462010-11-06 02:08:26 +00004392 igb_spoof_check(adapter);
Matthew Vickfc580752012-12-13 07:20:35 +00004393 igb_ptp_rx_hang(adapter);
Greg Rose13800462010-11-06 02:08:26 +00004394
Carolyn Wyborny1516f0a2014-07-09 04:55:45 +00004395 /* Check LVMMC register on i350/i354 only */
4396 if ((adapter->hw.mac.type == e1000_i350) ||
4397 (adapter->hw.mac.type == e1000_i354))
4398 igb_check_lvmmc(adapter);
4399
Auke Kok9d5c8242008-01-24 02:22:38 -08004400 /* Reset the timer */
Akeem G Abodunrinaa9b8cc2013-08-28 02:22:43 +00004401 if (!test_bit(__IGB_DOWN, &adapter->state)) {
4402 if (adapter->flags & IGB_FLAG_NEED_LINK_UPDATE)
4403 mod_timer(&adapter->watchdog_timer,
4404 round_jiffies(jiffies + HZ));
4405 else
4406 mod_timer(&adapter->watchdog_timer,
4407 round_jiffies(jiffies + 2 * HZ));
4408 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004409}
4410
4411enum latency_range {
4412 lowest_latency = 0,
4413 low_latency = 1,
4414 bulk_latency = 2,
4415 latency_invalid = 255
4416};
4417
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004418/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004419 * igb_update_ring_itr - update the dynamic ITR value based on packet size
4420 * @q_vector: pointer to q_vector
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004421 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004422 * Stores a new ITR value based on strictly on packet size. This
4423 * algorithm is less sophisticated than that used in igb_update_itr,
4424 * due to the difficulty of synchronizing statistics across multiple
4425 * receive rings. The divisors and thresholds used by this function
4426 * were determined based on theoretical maximum wire speed and testing
4427 * data, in order to minimize response time while increasing bulk
4428 * throughput.
Fernando Luis Vazquez Cao406d4962014-03-18 00:26:48 -07004429 * This functionality is controlled by ethtool's coalescing settings.
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004430 * NOTE: This function is called only when operating in a multiqueue
4431 * receive environment.
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004432 **/
Alexander Duyck047e0032009-10-27 15:49:27 +00004433static void igb_update_ring_itr(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08004434{
Alexander Duyck047e0032009-10-27 15:49:27 +00004435 int new_val = q_vector->itr_val;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004436 int avg_wire_size = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +00004437 struct igb_adapter *adapter = q_vector->adapter;
Eric Dumazet12dcd862010-10-15 17:27:10 +00004438 unsigned int packets;
Auke Kok9d5c8242008-01-24 02:22:38 -08004439
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004440 /* For non-gigabit speeds, just fix the interrupt rate at 4000
4441 * ints/sec - ITR timer value of 120 ticks.
4442 */
4443 if (adapter->link_speed != SPEED_1000) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00004444 new_val = IGB_4K_ITR;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004445 goto set_itr_val;
4446 }
Alexander Duyck047e0032009-10-27 15:49:27 +00004447
Alexander Duyck0ba82992011-08-26 07:45:47 +00004448 packets = q_vector->rx.total_packets;
4449 if (packets)
4450 avg_wire_size = q_vector->rx.total_bytes / packets;
Eric Dumazet12dcd862010-10-15 17:27:10 +00004451
Alexander Duyck0ba82992011-08-26 07:45:47 +00004452 packets = q_vector->tx.total_packets;
4453 if (packets)
4454 avg_wire_size = max_t(u32, avg_wire_size,
4455 q_vector->tx.total_bytes / packets);
Alexander Duyck047e0032009-10-27 15:49:27 +00004456
4457 /* if avg_wire_size isn't set no work was done */
4458 if (!avg_wire_size)
4459 goto clear_counts;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004460
4461 /* Add 24 bytes to size to account for CRC, preamble, and gap */
4462 avg_wire_size += 24;
4463
4464 /* Don't starve jumbo frames */
4465 avg_wire_size = min(avg_wire_size, 3000);
4466
4467 /* Give a little boost to mid-size frames */
4468 if ((avg_wire_size > 300) && (avg_wire_size < 1200))
4469 new_val = avg_wire_size / 3;
4470 else
4471 new_val = avg_wire_size / 2;
4472
Alexander Duyck0ba82992011-08-26 07:45:47 +00004473 /* conservative mode (itr 3) eliminates the lowest_latency setting */
4474 if (new_val < IGB_20K_ITR &&
4475 ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
4476 (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
4477 new_val = IGB_20K_ITR;
Nick Nunleyabe1c362010-02-17 01:03:19 +00004478
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004479set_itr_val:
Alexander Duyck047e0032009-10-27 15:49:27 +00004480 if (new_val != q_vector->itr_val) {
4481 q_vector->itr_val = new_val;
4482 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08004483 }
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004484clear_counts:
Alexander Duyck0ba82992011-08-26 07:45:47 +00004485 q_vector->rx.total_bytes = 0;
4486 q_vector->rx.total_packets = 0;
4487 q_vector->tx.total_bytes = 0;
4488 q_vector->tx.total_packets = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004489}
4490
4491/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004492 * igb_update_itr - update the dynamic ITR value based on statistics
4493 * @q_vector: pointer to q_vector
4494 * @ring_container: ring info to update the itr for
4495 *
4496 * Stores a new ITR value based on packets and byte
4497 * counts during the last interrupt. The advantage of per interrupt
4498 * computation is faster updates and more accurate ITR for the current
4499 * traffic pattern. Constants in this function were computed
4500 * based on theoretical maximum wire speed and thresholds were set based
4501 * on testing data as well as attempting to minimize response time
4502 * while increasing bulk throughput.
Fernando Luis Vazquez Cao406d4962014-03-18 00:26:48 -07004503 * This functionality is controlled by ethtool's coalescing settings.
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004504 * NOTE: These calculations are only valid when operating in a single-
4505 * queue environment.
Auke Kok9d5c8242008-01-24 02:22:38 -08004506 **/
Alexander Duyck0ba82992011-08-26 07:45:47 +00004507static void igb_update_itr(struct igb_q_vector *q_vector,
4508 struct igb_ring_container *ring_container)
Auke Kok9d5c8242008-01-24 02:22:38 -08004509{
Alexander Duyck0ba82992011-08-26 07:45:47 +00004510 unsigned int packets = ring_container->total_packets;
4511 unsigned int bytes = ring_container->total_bytes;
4512 u8 itrval = ring_container->itr;
Auke Kok9d5c8242008-01-24 02:22:38 -08004513
Alexander Duyck0ba82992011-08-26 07:45:47 +00004514 /* no packets, exit with status unchanged */
Auke Kok9d5c8242008-01-24 02:22:38 -08004515 if (packets == 0)
Alexander Duyck0ba82992011-08-26 07:45:47 +00004516 return;
Auke Kok9d5c8242008-01-24 02:22:38 -08004517
Alexander Duyck0ba82992011-08-26 07:45:47 +00004518 switch (itrval) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004519 case lowest_latency:
4520 /* handle TSO and jumbo frames */
4521 if (bytes/packets > 8000)
Alexander Duyck0ba82992011-08-26 07:45:47 +00004522 itrval = bulk_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08004523 else if ((packets < 5) && (bytes > 512))
Alexander Duyck0ba82992011-08-26 07:45:47 +00004524 itrval = low_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08004525 break;
4526 case low_latency: /* 50 usec aka 20000 ints/s */
4527 if (bytes > 10000) {
4528 /* this if handles the TSO accounting */
Carolyn Wybornyd34a15a2014-04-11 01:45:23 +00004529 if (bytes/packets > 8000)
Alexander Duyck0ba82992011-08-26 07:45:47 +00004530 itrval = bulk_latency;
Carolyn Wybornyd34a15a2014-04-11 01:45:23 +00004531 else if ((packets < 10) || ((bytes/packets) > 1200))
Alexander Duyck0ba82992011-08-26 07:45:47 +00004532 itrval = bulk_latency;
Carolyn Wybornyd34a15a2014-04-11 01:45:23 +00004533 else if ((packets > 35))
Alexander Duyck0ba82992011-08-26 07:45:47 +00004534 itrval = lowest_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08004535 } else if (bytes/packets > 2000) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00004536 itrval = bulk_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08004537 } else if (packets <= 2 && bytes < 512) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00004538 itrval = lowest_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08004539 }
4540 break;
4541 case bulk_latency: /* 250 usec aka 4000 ints/s */
4542 if (bytes > 25000) {
4543 if (packets > 35)
Alexander Duyck0ba82992011-08-26 07:45:47 +00004544 itrval = low_latency;
Alexander Duyck1e5c3d22009-02-12 18:17:21 +00004545 } else if (bytes < 1500) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00004546 itrval = low_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08004547 }
4548 break;
4549 }
4550
Alexander Duyck0ba82992011-08-26 07:45:47 +00004551 /* clear work counters since we have the values we need */
4552 ring_container->total_bytes = 0;
4553 ring_container->total_packets = 0;
4554
4555 /* write updated itr to ring container */
4556 ring_container->itr = itrval;
Auke Kok9d5c8242008-01-24 02:22:38 -08004557}
4558
Alexander Duyck0ba82992011-08-26 07:45:47 +00004559static void igb_set_itr(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08004560{
Alexander Duyck0ba82992011-08-26 07:45:47 +00004561 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck047e0032009-10-27 15:49:27 +00004562 u32 new_itr = q_vector->itr_val;
Alexander Duyck0ba82992011-08-26 07:45:47 +00004563 u8 current_itr = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004564
4565 /* for non-gigabit speeds, just fix the interrupt rate at 4000 */
4566 if (adapter->link_speed != SPEED_1000) {
4567 current_itr = 0;
Alexander Duyck0ba82992011-08-26 07:45:47 +00004568 new_itr = IGB_4K_ITR;
Auke Kok9d5c8242008-01-24 02:22:38 -08004569 goto set_itr_now;
4570 }
4571
Alexander Duyck0ba82992011-08-26 07:45:47 +00004572 igb_update_itr(q_vector, &q_vector->tx);
4573 igb_update_itr(q_vector, &q_vector->rx);
Auke Kok9d5c8242008-01-24 02:22:38 -08004574
Alexander Duyck0ba82992011-08-26 07:45:47 +00004575 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
Auke Kok9d5c8242008-01-24 02:22:38 -08004576
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004577 /* conservative mode (itr 3) eliminates the lowest_latency setting */
Alexander Duyck0ba82992011-08-26 07:45:47 +00004578 if (current_itr == lowest_latency &&
4579 ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
4580 (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004581 current_itr = low_latency;
4582
Auke Kok9d5c8242008-01-24 02:22:38 -08004583 switch (current_itr) {
4584 /* counts and packets in update_itr are dependent on these numbers */
4585 case lowest_latency:
Alexander Duyck0ba82992011-08-26 07:45:47 +00004586 new_itr = IGB_70K_ITR; /* 70,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08004587 break;
4588 case low_latency:
Alexander Duyck0ba82992011-08-26 07:45:47 +00004589 new_itr = IGB_20K_ITR; /* 20,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08004590 break;
4591 case bulk_latency:
Alexander Duyck0ba82992011-08-26 07:45:47 +00004592 new_itr = IGB_4K_ITR; /* 4,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08004593 break;
4594 default:
4595 break;
4596 }
4597
4598set_itr_now:
Alexander Duyck047e0032009-10-27 15:49:27 +00004599 if (new_itr != q_vector->itr_val) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004600 /* this attempts to bias the interrupt rate towards Bulk
4601 * by adding intermediate steps when interrupt rate is
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004602 * increasing
4603 */
Alexander Duyck047e0032009-10-27 15:49:27 +00004604 new_itr = new_itr > q_vector->itr_val ?
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004605 max((new_itr * q_vector->itr_val) /
4606 (new_itr + (q_vector->itr_val >> 2)),
4607 new_itr) : new_itr;
Auke Kok9d5c8242008-01-24 02:22:38 -08004608 /* Don't write the value here; it resets the adapter's
4609 * internal timer, and causes us to delay far longer than
4610 * we should between interrupts. Instead, we write the ITR
4611 * value at the beginning of the next interrupt so the timing
4612 * ends up being correct.
4613 */
Alexander Duyck047e0032009-10-27 15:49:27 +00004614 q_vector->itr_val = new_itr;
4615 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08004616 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004617}
4618
Stephen Hemmingerc50b52a2012-01-18 22:13:26 +00004619static void igb_tx_ctxtdesc(struct igb_ring *tx_ring, u32 vlan_macip_lens,
4620 u32 type_tucmd, u32 mss_l4len_idx)
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004621{
4622 struct e1000_adv_tx_context_desc *context_desc;
4623 u16 i = tx_ring->next_to_use;
4624
4625 context_desc = IGB_TX_CTXTDESC(tx_ring, i);
4626
4627 i++;
4628 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
4629
4630 /* set bits to identify this as an advanced context descriptor */
4631 type_tucmd |= E1000_TXD_CMD_DEXT | E1000_ADVTXD_DTYP_CTXT;
4632
4633 /* For 82575, context index must be unique per ring. */
Alexander Duyck866cff02011-08-26 07:45:36 +00004634 if (test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004635 mss_l4len_idx |= tx_ring->reg_idx << 4;
4636
4637 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
4638 context_desc->seqnum_seed = 0;
4639 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd);
4640 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
4641}
4642
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004643static int igb_tso(struct igb_ring *tx_ring,
4644 struct igb_tx_buffer *first,
4645 u8 *hdr_len)
Auke Kok9d5c8242008-01-24 02:22:38 -08004646{
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004647 struct sk_buff *skb = first->skb;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004648 u32 vlan_macip_lens, type_tucmd;
4649 u32 mss_l4len_idx, l4len;
Francois Romieu06c14e52014-03-30 03:14:11 +00004650 int err;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004651
Alexander Duycked6aa102012-11-13 04:03:22 +00004652 if (skb->ip_summed != CHECKSUM_PARTIAL)
4653 return 0;
4654
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004655 if (!skb_is_gso(skb))
4656 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004657
Francois Romieu06c14e52014-03-30 03:14:11 +00004658 err = skb_cow_head(skb, 0);
4659 if (err < 0)
4660 return err;
Auke Kok9d5c8242008-01-24 02:22:38 -08004661
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004662 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
4663 type_tucmd = E1000_ADVTXD_TUCMD_L4T_TCP;
Auke Kok9d5c8242008-01-24 02:22:38 -08004664
Joe Perches7c4d16f2014-03-13 05:19:14 +00004665 if (first->protocol == htons(ETH_P_IP)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004666 struct iphdr *iph = ip_hdr(skb);
4667 iph->tot_len = 0;
4668 iph->check = 0;
4669 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
4670 iph->daddr, 0,
4671 IPPROTO_TCP,
4672 0);
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004673 type_tucmd |= E1000_ADVTXD_TUCMD_IPV4;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004674 first->tx_flags |= IGB_TX_FLAGS_TSO |
4675 IGB_TX_FLAGS_CSUM |
4676 IGB_TX_FLAGS_IPV4;
Sridhar Samudrala8e1e8a42010-01-23 02:02:21 -08004677 } else if (skb_is_gso_v6(skb)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004678 ipv6_hdr(skb)->payload_len = 0;
4679 tcp_hdr(skb)->check = ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
4680 &ipv6_hdr(skb)->daddr,
4681 0, IPPROTO_TCP, 0);
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004682 first->tx_flags |= IGB_TX_FLAGS_TSO |
4683 IGB_TX_FLAGS_CSUM;
Auke Kok9d5c8242008-01-24 02:22:38 -08004684 }
4685
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004686 /* compute header lengths */
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004687 l4len = tcp_hdrlen(skb);
4688 *hdr_len = skb_transport_offset(skb) + l4len;
Auke Kok9d5c8242008-01-24 02:22:38 -08004689
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004690 /* update gso size and bytecount with header size */
4691 first->gso_segs = skb_shinfo(skb)->gso_segs;
4692 first->bytecount += (first->gso_segs - 1) * *hdr_len;
4693
Auke Kok9d5c8242008-01-24 02:22:38 -08004694 /* MSS L4LEN IDX */
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004695 mss_l4len_idx = l4len << E1000_ADVTXD_L4LEN_SHIFT;
4696 mss_l4len_idx |= skb_shinfo(skb)->gso_size << E1000_ADVTXD_MSS_SHIFT;
Auke Kok9d5c8242008-01-24 02:22:38 -08004697
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004698 /* VLAN MACLEN IPLEN */
4699 vlan_macip_lens = skb_network_header_len(skb);
4700 vlan_macip_lens |= skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004701 vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
Auke Kok9d5c8242008-01-24 02:22:38 -08004702
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004703 igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, mss_l4len_idx);
Auke Kok9d5c8242008-01-24 02:22:38 -08004704
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004705 return 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08004706}
4707
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004708static void igb_tx_csum(struct igb_ring *tx_ring, struct igb_tx_buffer *first)
Auke Kok9d5c8242008-01-24 02:22:38 -08004709{
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004710 struct sk_buff *skb = first->skb;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004711 u32 vlan_macip_lens = 0;
4712 u32 mss_l4len_idx = 0;
4713 u32 type_tucmd = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004714
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004715 if (skb->ip_summed != CHECKSUM_PARTIAL) {
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004716 if (!(first->tx_flags & IGB_TX_FLAGS_VLAN))
4717 return;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004718 } else {
4719 u8 l4_hdr = 0;
Carolyn Wyborny9005df32014-04-11 01:45:34 +00004720
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004721 switch (first->protocol) {
Joe Perches7c4d16f2014-03-13 05:19:14 +00004722 case htons(ETH_P_IP):
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004723 vlan_macip_lens |= skb_network_header_len(skb);
4724 type_tucmd |= E1000_ADVTXD_TUCMD_IPV4;
4725 l4_hdr = ip_hdr(skb)->protocol;
4726 break;
Joe Perches7c4d16f2014-03-13 05:19:14 +00004727 case htons(ETH_P_IPV6):
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004728 vlan_macip_lens |= skb_network_header_len(skb);
4729 l4_hdr = ipv6_hdr(skb)->nexthdr;
4730 break;
4731 default:
4732 if (unlikely(net_ratelimit())) {
4733 dev_warn(tx_ring->dev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004734 "partial checksum but proto=%x!\n",
4735 first->protocol);
Arthur Jonesfa4a7ef2009-03-21 16:55:07 -07004736 }
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004737 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08004738 }
4739
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004740 switch (l4_hdr) {
4741 case IPPROTO_TCP:
4742 type_tucmd |= E1000_ADVTXD_TUCMD_L4T_TCP;
4743 mss_l4len_idx = tcp_hdrlen(skb) <<
4744 E1000_ADVTXD_L4LEN_SHIFT;
4745 break;
4746 case IPPROTO_SCTP:
4747 type_tucmd |= E1000_ADVTXD_TUCMD_L4T_SCTP;
4748 mss_l4len_idx = sizeof(struct sctphdr) <<
4749 E1000_ADVTXD_L4LEN_SHIFT;
4750 break;
4751 case IPPROTO_UDP:
4752 mss_l4len_idx = sizeof(struct udphdr) <<
4753 E1000_ADVTXD_L4LEN_SHIFT;
4754 break;
4755 default:
4756 if (unlikely(net_ratelimit())) {
4757 dev_warn(tx_ring->dev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004758 "partial checksum but l4 proto=%x!\n",
4759 l4_hdr);
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004760 }
4761 break;
4762 }
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004763
4764 /* update TX checksum flag */
4765 first->tx_flags |= IGB_TX_FLAGS_CSUM;
Auke Kok9d5c8242008-01-24 02:22:38 -08004766 }
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004767
4768 vlan_macip_lens |= skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004769 vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004770
4771 igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, mss_l4len_idx);
Auke Kok9d5c8242008-01-24 02:22:38 -08004772}
4773
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004774#define IGB_SET_FLAG(_input, _flag, _result) \
4775 ((_flag <= _result) ? \
4776 ((u32)(_input & _flag) * (_result / _flag)) : \
4777 ((u32)(_input & _flag) / (_flag / _result)))
4778
4779static u32 igb_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
Alexander Duycke032afc2011-08-26 07:44:48 +00004780{
4781 /* set type for advanced descriptor with frame checksum insertion */
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004782 u32 cmd_type = E1000_ADVTXD_DTYP_DATA |
4783 E1000_ADVTXD_DCMD_DEXT |
4784 E1000_ADVTXD_DCMD_IFCS;
Alexander Duycke032afc2011-08-26 07:44:48 +00004785
4786 /* set HW vlan bit if vlan is present */
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004787 cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_VLAN,
4788 (E1000_ADVTXD_DCMD_VLE));
Alexander Duycke032afc2011-08-26 07:44:48 +00004789
4790 /* set segmentation bits for TSO */
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004791 cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_TSO,
4792 (E1000_ADVTXD_DCMD_TSE));
4793
4794 /* set timestamp bit if present */
4795 cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_TSTAMP,
4796 (E1000_ADVTXD_MAC_TSTAMP));
4797
4798 /* insert frame checksum */
4799 cmd_type ^= IGB_SET_FLAG(skb->no_fcs, 1, E1000_ADVTXD_DCMD_IFCS);
Alexander Duycke032afc2011-08-26 07:44:48 +00004800
4801 return cmd_type;
4802}
4803
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004804static void igb_tx_olinfo_status(struct igb_ring *tx_ring,
4805 union e1000_adv_tx_desc *tx_desc,
4806 u32 tx_flags, unsigned int paylen)
Alexander Duycke032afc2011-08-26 07:44:48 +00004807{
4808 u32 olinfo_status = paylen << E1000_ADVTXD_PAYLEN_SHIFT;
4809
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004810 /* 82575 requires a unique index per ring */
4811 if (test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
Alexander Duycke032afc2011-08-26 07:44:48 +00004812 olinfo_status |= tx_ring->reg_idx << 4;
4813
4814 /* insert L4 checksum */
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004815 olinfo_status |= IGB_SET_FLAG(tx_flags,
4816 IGB_TX_FLAGS_CSUM,
4817 (E1000_TXD_POPTS_TXSM << 8));
Alexander Duycke032afc2011-08-26 07:44:48 +00004818
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004819 /* insert IPv4 checksum */
4820 olinfo_status |= IGB_SET_FLAG(tx_flags,
4821 IGB_TX_FLAGS_IPV4,
4822 (E1000_TXD_POPTS_IXSM << 8));
Alexander Duycke032afc2011-08-26 07:44:48 +00004823
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004824 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Alexander Duycke032afc2011-08-26 07:44:48 +00004825}
4826
David S. Miller6f19e122014-08-28 01:39:31 -07004827static int __igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
4828{
4829 struct net_device *netdev = tx_ring->netdev;
4830
4831 netif_stop_subqueue(netdev, tx_ring->queue_index);
4832
4833 /* Herbert's original patch had:
4834 * smp_mb__after_netif_stop_queue();
4835 * but since that doesn't exist yet, just open code it.
4836 */
4837 smp_mb();
4838
4839 /* We need to check again in a case another CPU has just
4840 * made room available.
4841 */
4842 if (igb_desc_unused(tx_ring) < size)
4843 return -EBUSY;
4844
4845 /* A reprieve! */
4846 netif_wake_subqueue(netdev, tx_ring->queue_index);
4847
4848 u64_stats_update_begin(&tx_ring->tx_syncp2);
4849 tx_ring->tx_stats.restart_queue2++;
4850 u64_stats_update_end(&tx_ring->tx_syncp2);
4851
4852 return 0;
4853}
4854
4855static inline int igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
4856{
4857 if (igb_desc_unused(tx_ring) >= size)
4858 return 0;
4859 return __igb_maybe_stop_tx(tx_ring, size);
4860}
4861
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004862static void igb_tx_map(struct igb_ring *tx_ring,
4863 struct igb_tx_buffer *first,
Alexander Duyckebe42d12011-08-26 07:45:09 +00004864 const u8 hdr_len)
Auke Kok9d5c8242008-01-24 02:22:38 -08004865{
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004866 struct sk_buff *skb = first->skb;
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00004867 struct igb_tx_buffer *tx_buffer;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004868 union e1000_adv_tx_desc *tx_desc;
Alexander Duyck80d07592012-11-13 04:03:24 +00004869 struct skb_frag_struct *frag;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004870 dma_addr_t dma;
Alexander Duyck80d07592012-11-13 04:03:24 +00004871 unsigned int data_len, size;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004872 u32 tx_flags = first->tx_flags;
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004873 u32 cmd_type = igb_tx_cmd_type(skb, tx_flags);
Alexander Duyckebe42d12011-08-26 07:45:09 +00004874 u16 i = tx_ring->next_to_use;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004875
4876 tx_desc = IGB_TX_DESC(tx_ring, i);
4877
Alexander Duyck80d07592012-11-13 04:03:24 +00004878 igb_tx_olinfo_status(tx_ring, tx_desc, tx_flags, skb->len - hdr_len);
4879
4880 size = skb_headlen(skb);
4881 data_len = skb->data_len;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004882
4883 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
Auke Kok9d5c8242008-01-24 02:22:38 -08004884
Alexander Duyck80d07592012-11-13 04:03:24 +00004885 tx_buffer = first;
Alexander Duyck2bbfebe2011-08-26 07:44:59 +00004886
Alexander Duyck80d07592012-11-13 04:03:24 +00004887 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
4888 if (dma_mapping_error(tx_ring->dev, dma))
4889 goto dma_error;
4890
4891 /* record length, and DMA address */
4892 dma_unmap_len_set(tx_buffer, len, size);
4893 dma_unmap_addr_set(tx_buffer, dma, dma);
4894
4895 tx_desc->read.buffer_addr = cpu_to_le64(dma);
4896
Alexander Duyckebe42d12011-08-26 07:45:09 +00004897 while (unlikely(size > IGB_MAX_DATA_PER_TXD)) {
4898 tx_desc->read.cmd_type_len =
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004899 cpu_to_le32(cmd_type ^ IGB_MAX_DATA_PER_TXD);
Auke Kok9d5c8242008-01-24 02:22:38 -08004900
Alexander Duyckebe42d12011-08-26 07:45:09 +00004901 i++;
4902 tx_desc++;
4903 if (i == tx_ring->count) {
4904 tx_desc = IGB_TX_DESC(tx_ring, 0);
4905 i = 0;
4906 }
Alexander Duyck80d07592012-11-13 04:03:24 +00004907 tx_desc->read.olinfo_status = 0;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004908
4909 dma += IGB_MAX_DATA_PER_TXD;
4910 size -= IGB_MAX_DATA_PER_TXD;
4911
Alexander Duyckebe42d12011-08-26 07:45:09 +00004912 tx_desc->read.buffer_addr = cpu_to_le64(dma);
4913 }
4914
4915 if (likely(!data_len))
4916 break;
4917
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004918 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
Alexander Duyckebe42d12011-08-26 07:45:09 +00004919
Alexander Duyck65689fe2009-03-20 00:17:43 +00004920 i++;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004921 tx_desc++;
4922 if (i == tx_ring->count) {
4923 tx_desc = IGB_TX_DESC(tx_ring, 0);
Alexander Duyck65689fe2009-03-20 00:17:43 +00004924 i = 0;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004925 }
Alexander Duyck80d07592012-11-13 04:03:24 +00004926 tx_desc->read.olinfo_status = 0;
Alexander Duyck65689fe2009-03-20 00:17:43 +00004927
Eric Dumazet9e903e02011-10-18 21:00:24 +00004928 size = skb_frag_size(frag);
Alexander Duyckebe42d12011-08-26 07:45:09 +00004929 data_len -= size;
4930
4931 dma = skb_frag_dma_map(tx_ring->dev, frag, 0,
Alexander Duyck80d07592012-11-13 04:03:24 +00004932 size, DMA_TO_DEVICE);
Alexander Duyck6366ad32009-12-02 16:47:18 +00004933
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00004934 tx_buffer = &tx_ring->tx_buffer_info[i];
Auke Kok9d5c8242008-01-24 02:22:38 -08004935 }
4936
Alexander Duyckebe42d12011-08-26 07:45:09 +00004937 /* write last descriptor with RS and EOP bits */
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004938 cmd_type |= size | IGB_TXD_DCMD;
4939 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
Alexander Duyck8542db02011-08-26 07:44:43 +00004940
Alexander Duyck80d07592012-11-13 04:03:24 +00004941 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
4942
Alexander Duyck8542db02011-08-26 07:44:43 +00004943 /* set the timestamp */
4944 first->time_stamp = jiffies;
4945
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004946 /* Force memory writes to complete before letting h/w know there
Alexander Duyckebe42d12011-08-26 07:45:09 +00004947 * are new descriptors to fetch. (Only applicable for weak-ordered
4948 * memory model archs, such as IA-64).
4949 *
4950 * We also need this memory barrier to make certain all of the
4951 * status bits have been updated before next_to_watch is written.
4952 */
Auke Kok9d5c8242008-01-24 02:22:38 -08004953 wmb();
4954
Alexander Duyckebe42d12011-08-26 07:45:09 +00004955 /* set next_to_watch value indicating a packet is present */
4956 first->next_to_watch = tx_desc;
4957
4958 i++;
4959 if (i == tx_ring->count)
4960 i = 0;
4961
Auke Kok9d5c8242008-01-24 02:22:38 -08004962 tx_ring->next_to_use = i;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004963
David S. Miller6f19e122014-08-28 01:39:31 -07004964 /* Make sure there is space in the ring for the next send. */
4965 igb_maybe_stop_tx(tx_ring, DESC_NEEDED);
4966
4967 if (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) {
David S. Miller0b725a22014-08-25 15:51:53 -07004968 writel(i, tx_ring->tail);
4969
4970 /* we need this if more than one processor can write to our tail
4971 * at a time, it synchronizes IO on IA64/Altix systems
4972 */
4973 mmiowb();
4974 }
Alexander Duyckebe42d12011-08-26 07:45:09 +00004975 return;
4976
4977dma_error:
4978 dev_err(tx_ring->dev, "TX DMA map failed\n");
4979
4980 /* clear dma mappings for failed tx_buffer_info map */
4981 for (;;) {
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00004982 tx_buffer = &tx_ring->tx_buffer_info[i];
4983 igb_unmap_and_free_tx_resource(tx_ring, tx_buffer);
4984 if (tx_buffer == first)
Alexander Duyckebe42d12011-08-26 07:45:09 +00004985 break;
4986 if (i == 0)
4987 i = tx_ring->count;
4988 i--;
4989 }
4990
4991 tx_ring->next_to_use = i;
Auke Kok9d5c8242008-01-24 02:22:38 -08004992}
4993
Alexander Duyckcd392f52011-08-26 07:43:59 +00004994netdev_tx_t igb_xmit_frame_ring(struct sk_buff *skb,
4995 struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08004996{
Alexander Duyck8542db02011-08-26 07:44:43 +00004997 struct igb_tx_buffer *first;
Alexander Duyckebe42d12011-08-26 07:45:09 +00004998 int tso;
Nick Nunley91d4ee32010-02-17 01:04:56 +00004999 u32 tx_flags = 0;
Alexander Duyck2ee52ad2015-05-06 21:11:45 -07005000 unsigned short f;
Alexander Duyck21ba6fe2013-02-09 04:27:48 +00005001 u16 count = TXD_USE_COUNT(skb_headlen(skb));
Alexander Duyck31f6adb2011-08-26 07:44:53 +00005002 __be16 protocol = vlan_get_protocol(skb);
Nick Nunley91d4ee32010-02-17 01:04:56 +00005003 u8 hdr_len = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08005004
Alexander Duyck21ba6fe2013-02-09 04:27:48 +00005005 /* need: 1 descriptor per page * PAGE_SIZE/IGB_MAX_DATA_PER_TXD,
5006 * + 1 desc for skb_headlen/IGB_MAX_DATA_PER_TXD,
Auke Kok9d5c8242008-01-24 02:22:38 -08005007 * + 2 desc gap to keep tail from touching head,
Auke Kok9d5c8242008-01-24 02:22:38 -08005008 * + 1 desc for context descriptor,
Alexander Duyck21ba6fe2013-02-09 04:27:48 +00005009 * otherwise try next time
5010 */
Alexander Duyck2ee52ad2015-05-06 21:11:45 -07005011 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
5012 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
Alexander Duyck21ba6fe2013-02-09 04:27:48 +00005013
5014 if (igb_maybe_stop_tx(tx_ring, count + 3)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08005015 /* this is a hard error */
Auke Kok9d5c8242008-01-24 02:22:38 -08005016 return NETDEV_TX_BUSY;
5017 }
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005018
Alexander Duyck7af40ad92011-08-26 07:45:15 +00005019 /* record the location of the first descriptor for this packet */
5020 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
5021 first->skb = skb;
5022 first->bytecount = skb->len;
5023 first->gso_segs = 1;
5024
Alexander Duyckb646c222013-02-07 08:55:46 +00005025 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
5026 struct igb_adapter *adapter = netdev_priv(tx_ring->netdev);
Matthew Vick1f6e8172012-08-18 07:26:33 +00005027
Jakub Kicinskied4420a2014-03-15 14:55:32 +00005028 if (!test_and_set_bit_lock(__IGB_PTP_TX_IN_PROGRESS,
5029 &adapter->state)) {
Alexander Duyckb646c222013-02-07 08:55:46 +00005030 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
5031 tx_flags |= IGB_TX_FLAGS_TSTAMP;
5032
5033 adapter->ptp_tx_skb = skb_get(skb);
5034 adapter->ptp_tx_start = jiffies;
5035 if (adapter->hw.mac.type == e1000_82576)
5036 schedule_work(&adapter->ptp_tx_work);
5037 }
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005038 }
Auke Kok9d5c8242008-01-24 02:22:38 -08005039
Jakub Kicinskiafc835d2014-03-15 14:55:26 +00005040 skb_tx_timestamp(skb);
5041
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01005042 if (skb_vlan_tag_present(skb)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08005043 tx_flags |= IGB_TX_FLAGS_VLAN;
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01005044 tx_flags |= (skb_vlan_tag_get(skb) << IGB_TX_FLAGS_VLAN_SHIFT);
Auke Kok9d5c8242008-01-24 02:22:38 -08005045 }
5046
Alexander Duyck7af40ad92011-08-26 07:45:15 +00005047 /* record initial flags and protocol */
5048 first->tx_flags = tx_flags;
5049 first->protocol = protocol;
Alexander Duyckcdfd01fc2009-10-27 23:50:57 +00005050
Alexander Duyck7af40ad92011-08-26 07:45:15 +00005051 tso = igb_tso(tx_ring, first, &hdr_len);
5052 if (tso < 0)
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00005053 goto out_drop;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00005054 else if (!tso)
5055 igb_tx_csum(tx_ring, first);
Auke Kok9d5c8242008-01-24 02:22:38 -08005056
Alexander Duyck7af40ad92011-08-26 07:45:15 +00005057 igb_tx_map(tx_ring, first, hdr_len);
Alexander Duyck85ad76b2009-10-27 15:52:46 +00005058
Auke Kok9d5c8242008-01-24 02:22:38 -08005059 return NETDEV_TX_OK;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00005060
5061out_drop:
Alexander Duyck7af40ad92011-08-26 07:45:15 +00005062 igb_unmap_and_free_tx_resource(tx_ring, first);
5063
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00005064 return NETDEV_TX_OK;
Auke Kok9d5c8242008-01-24 02:22:38 -08005065}
5066
David S. Miller0b725a22014-08-25 15:51:53 -07005067static inline struct igb_ring *igb_tx_queue_mapping(struct igb_adapter *adapter,
5068 struct sk_buff *skb)
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00005069{
David S. Miller0b725a22014-08-25 15:51:53 -07005070 unsigned int r_idx = skb->queue_mapping;
5071
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00005072 if (r_idx >= adapter->num_tx_queues)
5073 r_idx = r_idx % adapter->num_tx_queues;
5074
5075 return adapter->tx_ring[r_idx];
5076}
5077
Alexander Duyckcd392f52011-08-26 07:43:59 +00005078static netdev_tx_t igb_xmit_frame(struct sk_buff *skb,
5079 struct net_device *netdev)
Auke Kok9d5c8242008-01-24 02:22:38 -08005080{
5081 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyckb1a436c2009-10-27 15:54:43 +00005082
5083 if (test_bit(__IGB_DOWN, &adapter->state)) {
5084 dev_kfree_skb_any(skb);
5085 return NETDEV_TX_OK;
5086 }
5087
5088 if (skb->len <= 0) {
5089 dev_kfree_skb_any(skb);
5090 return NETDEV_TX_OK;
5091 }
5092
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005093 /* The minimum packet size with TCTL.PSP set is 17 so pad the skb
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00005094 * in order to meet this minimum size requirement.
5095 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08005096 if (skb_put_padto(skb, 17))
5097 return NETDEV_TX_OK;
Auke Kok9d5c8242008-01-24 02:22:38 -08005098
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00005099 return igb_xmit_frame_ring(skb, igb_tx_queue_mapping(adapter, skb));
Auke Kok9d5c8242008-01-24 02:22:38 -08005100}
5101
5102/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005103 * igb_tx_timeout - Respond to a Tx Hang
5104 * @netdev: network interface device structure
Auke Kok9d5c8242008-01-24 02:22:38 -08005105 **/
5106static void igb_tx_timeout(struct net_device *netdev)
5107{
5108 struct igb_adapter *adapter = netdev_priv(netdev);
5109 struct e1000_hw *hw = &adapter->hw;
5110
5111 /* Do the reset outside of interrupt context */
5112 adapter->tx_timeout_count++;
Alexander Duyckf7ba2052009-10-27 23:48:51 +00005113
Alexander Duyck06218a82011-08-26 07:46:55 +00005114 if (hw->mac.type >= e1000_82580)
Alexander Duyck55cac242009-11-19 12:42:21 +00005115 hw->dev_spec._82575.global_device_reset = true;
5116
Auke Kok9d5c8242008-01-24 02:22:38 -08005117 schedule_work(&adapter->reset_task);
Alexander Duyck265de402009-02-06 23:22:52 +00005118 wr32(E1000_EICS,
5119 (adapter->eims_enable_mask & ~adapter->eims_other));
Auke Kok9d5c8242008-01-24 02:22:38 -08005120}
5121
5122static void igb_reset_task(struct work_struct *work)
5123{
5124 struct igb_adapter *adapter;
5125 adapter = container_of(work, struct igb_adapter, reset_task);
5126
Taku Izumic97ec422010-04-27 14:39:30 +00005127 igb_dump(adapter);
5128 netdev_err(adapter->netdev, "Reset adapter\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08005129 igb_reinit_locked(adapter);
5130}
5131
5132/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005133 * igb_get_stats64 - Get System Network Statistics
5134 * @netdev: network interface device structure
5135 * @stats: rtnl_link_stats64 pointer
Auke Kok9d5c8242008-01-24 02:22:38 -08005136 **/
Eric Dumazet12dcd862010-10-15 17:27:10 +00005137static struct rtnl_link_stats64 *igb_get_stats64(struct net_device *netdev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005138 struct rtnl_link_stats64 *stats)
Auke Kok9d5c8242008-01-24 02:22:38 -08005139{
Eric Dumazet12dcd862010-10-15 17:27:10 +00005140 struct igb_adapter *adapter = netdev_priv(netdev);
5141
5142 spin_lock(&adapter->stats64_lock);
5143 igb_update_stats(adapter, &adapter->stats64);
5144 memcpy(stats, &adapter->stats64, sizeof(*stats));
5145 spin_unlock(&adapter->stats64_lock);
5146
5147 return stats;
Auke Kok9d5c8242008-01-24 02:22:38 -08005148}
5149
5150/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005151 * igb_change_mtu - Change the Maximum Transfer Unit
5152 * @netdev: network interface device structure
5153 * @new_mtu: new value for maximum frame size
Auke Kok9d5c8242008-01-24 02:22:38 -08005154 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005155 * Returns 0 on success, negative on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08005156 **/
5157static int igb_change_mtu(struct net_device *netdev, int new_mtu)
5158{
5159 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck090b1792009-10-27 23:51:55 +00005160 struct pci_dev *pdev = adapter->pdev;
Alexander Duyck153285f2011-08-26 07:43:32 +00005161 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
Auke Kok9d5c8242008-01-24 02:22:38 -08005162
Alexander Duyckc809d222009-10-27 23:52:13 +00005163 if ((new_mtu < 68) || (max_frame > MAX_JUMBO_FRAME_SIZE)) {
Alexander Duyck090b1792009-10-27 23:51:55 +00005164 dev_err(&pdev->dev, "Invalid MTU setting\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08005165 return -EINVAL;
5166 }
5167
Alexander Duyck153285f2011-08-26 07:43:32 +00005168#define MAX_STD_JUMBO_FRAME_SIZE 9238
Auke Kok9d5c8242008-01-24 02:22:38 -08005169 if (max_frame > MAX_STD_JUMBO_FRAME_SIZE) {
Alexander Duyck090b1792009-10-27 23:51:55 +00005170 dev_err(&pdev->dev, "MTU > 9216 not supported.\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08005171 return -EINVAL;
5172 }
5173
Alexander Duyck2ccd9942013-07-16 00:20:34 +00005174 /* adjust max frame to be at least the size of a standard frame */
5175 if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
5176 max_frame = ETH_FRAME_LEN + ETH_FCS_LEN;
5177
Auke Kok9d5c8242008-01-24 02:22:38 -08005178 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
Carolyn Wyborny0d451e72014-04-11 01:46:40 +00005179 usleep_range(1000, 2000);
Alexander Duyck73cd78f2009-02-12 18:16:59 +00005180
Auke Kok9d5c8242008-01-24 02:22:38 -08005181 /* igb_down has a dependency on max_frame_size */
5182 adapter->max_frame_size = max_frame;
Alexander Duyck559e9c42009-10-27 23:52:50 +00005183
Alexander Duyck4c844852009-10-27 15:52:07 +00005184 if (netif_running(netdev))
5185 igb_down(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08005186
Alexander Duyck090b1792009-10-27 23:51:55 +00005187 dev_info(&pdev->dev, "changing MTU from %d to %d\n",
Auke Kok9d5c8242008-01-24 02:22:38 -08005188 netdev->mtu, new_mtu);
5189 netdev->mtu = new_mtu;
5190
5191 if (netif_running(netdev))
5192 igb_up(adapter);
5193 else
5194 igb_reset(adapter);
5195
5196 clear_bit(__IGB_RESETTING, &adapter->state);
5197
5198 return 0;
5199}
5200
5201/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005202 * igb_update_stats - Update the board statistics counters
5203 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08005204 **/
Eric Dumazet12dcd862010-10-15 17:27:10 +00005205void igb_update_stats(struct igb_adapter *adapter,
5206 struct rtnl_link_stats64 *net_stats)
Auke Kok9d5c8242008-01-24 02:22:38 -08005207{
5208 struct e1000_hw *hw = &adapter->hw;
5209 struct pci_dev *pdev = adapter->pdev;
Mitch Williamsfa3d9a62010-03-23 18:34:38 +00005210 u32 reg, mpc;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00005211 int i;
5212 u64 bytes, packets;
Eric Dumazet12dcd862010-10-15 17:27:10 +00005213 unsigned int start;
5214 u64 _bytes, _packets;
Auke Kok9d5c8242008-01-24 02:22:38 -08005215
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005216 /* Prevent stats update while adapter is being reset, or if the pci
Auke Kok9d5c8242008-01-24 02:22:38 -08005217 * connection is down.
5218 */
5219 if (adapter->link_speed == 0)
5220 return;
5221 if (pci_channel_offline(pdev))
5222 return;
5223
Alexander Duyck3f9c0162009-10-27 23:48:12 +00005224 bytes = 0;
5225 packets = 0;
Akeem G Abodunrin7f901282013-06-27 09:10:23 +00005226
5227 rcu_read_lock();
Alexander Duyck3f9c0162009-10-27 23:48:12 +00005228 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00005229 struct igb_ring *ring = adapter->rx_ring[i];
Todd Fujinakae66c0832014-04-08 05:36:15 +00005230 u32 rqdpc = rd32(E1000_RQDPC(i));
5231 if (hw->mac.type >= e1000_i210)
5232 wr32(E1000_RQDPC(i), 0);
Eric Dumazet12dcd862010-10-15 17:27:10 +00005233
Alexander Duyckae1c07a2012-08-08 05:23:22 +00005234 if (rqdpc) {
5235 ring->rx_stats.drops += rqdpc;
5236 net_stats->rx_fifo_errors += rqdpc;
5237 }
Eric Dumazet12dcd862010-10-15 17:27:10 +00005238
5239 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07005240 start = u64_stats_fetch_begin_irq(&ring->rx_syncp);
Eric Dumazet12dcd862010-10-15 17:27:10 +00005241 _bytes = ring->rx_stats.bytes;
5242 _packets = ring->rx_stats.packets;
Eric W. Biederman57a77442014-03-13 21:26:42 -07005243 } while (u64_stats_fetch_retry_irq(&ring->rx_syncp, start));
Eric Dumazet12dcd862010-10-15 17:27:10 +00005244 bytes += _bytes;
5245 packets += _packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00005246 }
5247
Alexander Duyck128e45e2009-11-12 18:37:38 +00005248 net_stats->rx_bytes = bytes;
5249 net_stats->rx_packets = packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00005250
5251 bytes = 0;
5252 packets = 0;
5253 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00005254 struct igb_ring *ring = adapter->tx_ring[i];
Eric Dumazet12dcd862010-10-15 17:27:10 +00005255 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07005256 start = u64_stats_fetch_begin_irq(&ring->tx_syncp);
Eric Dumazet12dcd862010-10-15 17:27:10 +00005257 _bytes = ring->tx_stats.bytes;
5258 _packets = ring->tx_stats.packets;
Eric W. Biederman57a77442014-03-13 21:26:42 -07005259 } while (u64_stats_fetch_retry_irq(&ring->tx_syncp, start));
Eric Dumazet12dcd862010-10-15 17:27:10 +00005260 bytes += _bytes;
5261 packets += _packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00005262 }
Alexander Duyck128e45e2009-11-12 18:37:38 +00005263 net_stats->tx_bytes = bytes;
5264 net_stats->tx_packets = packets;
Akeem G Abodunrin7f901282013-06-27 09:10:23 +00005265 rcu_read_unlock();
Alexander Duyck3f9c0162009-10-27 23:48:12 +00005266
5267 /* read stats registers */
Auke Kok9d5c8242008-01-24 02:22:38 -08005268 adapter->stats.crcerrs += rd32(E1000_CRCERRS);
5269 adapter->stats.gprc += rd32(E1000_GPRC);
5270 adapter->stats.gorc += rd32(E1000_GORCL);
5271 rd32(E1000_GORCH); /* clear GORCL */
5272 adapter->stats.bprc += rd32(E1000_BPRC);
5273 adapter->stats.mprc += rd32(E1000_MPRC);
5274 adapter->stats.roc += rd32(E1000_ROC);
5275
5276 adapter->stats.prc64 += rd32(E1000_PRC64);
5277 adapter->stats.prc127 += rd32(E1000_PRC127);
5278 adapter->stats.prc255 += rd32(E1000_PRC255);
5279 adapter->stats.prc511 += rd32(E1000_PRC511);
5280 adapter->stats.prc1023 += rd32(E1000_PRC1023);
5281 adapter->stats.prc1522 += rd32(E1000_PRC1522);
5282 adapter->stats.symerrs += rd32(E1000_SYMERRS);
5283 adapter->stats.sec += rd32(E1000_SEC);
5284
Mitch Williamsfa3d9a62010-03-23 18:34:38 +00005285 mpc = rd32(E1000_MPC);
5286 adapter->stats.mpc += mpc;
5287 net_stats->rx_fifo_errors += mpc;
Auke Kok9d5c8242008-01-24 02:22:38 -08005288 adapter->stats.scc += rd32(E1000_SCC);
5289 adapter->stats.ecol += rd32(E1000_ECOL);
5290 adapter->stats.mcc += rd32(E1000_MCC);
5291 adapter->stats.latecol += rd32(E1000_LATECOL);
5292 adapter->stats.dc += rd32(E1000_DC);
5293 adapter->stats.rlec += rd32(E1000_RLEC);
5294 adapter->stats.xonrxc += rd32(E1000_XONRXC);
5295 adapter->stats.xontxc += rd32(E1000_XONTXC);
5296 adapter->stats.xoffrxc += rd32(E1000_XOFFRXC);
5297 adapter->stats.xofftxc += rd32(E1000_XOFFTXC);
5298 adapter->stats.fcruc += rd32(E1000_FCRUC);
5299 adapter->stats.gptc += rd32(E1000_GPTC);
5300 adapter->stats.gotc += rd32(E1000_GOTCL);
5301 rd32(E1000_GOTCH); /* clear GOTCL */
Mitch Williamsfa3d9a62010-03-23 18:34:38 +00005302 adapter->stats.rnbc += rd32(E1000_RNBC);
Auke Kok9d5c8242008-01-24 02:22:38 -08005303 adapter->stats.ruc += rd32(E1000_RUC);
5304 adapter->stats.rfc += rd32(E1000_RFC);
5305 adapter->stats.rjc += rd32(E1000_RJC);
5306 adapter->stats.tor += rd32(E1000_TORH);
5307 adapter->stats.tot += rd32(E1000_TOTH);
5308 adapter->stats.tpr += rd32(E1000_TPR);
5309
5310 adapter->stats.ptc64 += rd32(E1000_PTC64);
5311 adapter->stats.ptc127 += rd32(E1000_PTC127);
5312 adapter->stats.ptc255 += rd32(E1000_PTC255);
5313 adapter->stats.ptc511 += rd32(E1000_PTC511);
5314 adapter->stats.ptc1023 += rd32(E1000_PTC1023);
5315 adapter->stats.ptc1522 += rd32(E1000_PTC1522);
5316
5317 adapter->stats.mptc += rd32(E1000_MPTC);
5318 adapter->stats.bptc += rd32(E1000_BPTC);
5319
Nick Nunley2d0b0f62010-02-17 01:02:59 +00005320 adapter->stats.tpt += rd32(E1000_TPT);
5321 adapter->stats.colc += rd32(E1000_COLC);
Auke Kok9d5c8242008-01-24 02:22:38 -08005322
5323 adapter->stats.algnerrc += rd32(E1000_ALGNERRC);
Nick Nunley43915c7c2010-02-17 01:03:58 +00005324 /* read internal phy specific stats */
5325 reg = rd32(E1000_CTRL_EXT);
5326 if (!(reg & E1000_CTRL_EXT_LINK_MODE_MASK)) {
5327 adapter->stats.rxerrc += rd32(E1000_RXERRC);
Carolyn Wyborny3dbdf962012-09-12 04:36:24 +00005328
5329 /* this stat has invalid values on i210/i211 */
5330 if ((hw->mac.type != e1000_i210) &&
5331 (hw->mac.type != e1000_i211))
5332 adapter->stats.tncrs += rd32(E1000_TNCRS);
Nick Nunley43915c7c2010-02-17 01:03:58 +00005333 }
5334
Auke Kok9d5c8242008-01-24 02:22:38 -08005335 adapter->stats.tsctc += rd32(E1000_TSCTC);
5336 adapter->stats.tsctfc += rd32(E1000_TSCTFC);
5337
5338 adapter->stats.iac += rd32(E1000_IAC);
5339 adapter->stats.icrxoc += rd32(E1000_ICRXOC);
5340 adapter->stats.icrxptc += rd32(E1000_ICRXPTC);
5341 adapter->stats.icrxatc += rd32(E1000_ICRXATC);
5342 adapter->stats.ictxptc += rd32(E1000_ICTXPTC);
5343 adapter->stats.ictxatc += rd32(E1000_ICTXATC);
5344 adapter->stats.ictxqec += rd32(E1000_ICTXQEC);
5345 adapter->stats.ictxqmtc += rd32(E1000_ICTXQMTC);
5346 adapter->stats.icrxdmtc += rd32(E1000_ICRXDMTC);
5347
5348 /* Fill out the OS statistics structure */
Alexander Duyck128e45e2009-11-12 18:37:38 +00005349 net_stats->multicast = adapter->stats.mprc;
5350 net_stats->collisions = adapter->stats.colc;
Auke Kok9d5c8242008-01-24 02:22:38 -08005351
5352 /* Rx Errors */
5353
5354 /* RLEC on some newer hardware can be incorrect so build
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005355 * our own version based on RUC and ROC
5356 */
Alexander Duyck128e45e2009-11-12 18:37:38 +00005357 net_stats->rx_errors = adapter->stats.rxerrc +
Auke Kok9d5c8242008-01-24 02:22:38 -08005358 adapter->stats.crcerrs + adapter->stats.algnerrc +
5359 adapter->stats.ruc + adapter->stats.roc +
5360 adapter->stats.cexterr;
Alexander Duyck128e45e2009-11-12 18:37:38 +00005361 net_stats->rx_length_errors = adapter->stats.ruc +
5362 adapter->stats.roc;
5363 net_stats->rx_crc_errors = adapter->stats.crcerrs;
5364 net_stats->rx_frame_errors = adapter->stats.algnerrc;
5365 net_stats->rx_missed_errors = adapter->stats.mpc;
Auke Kok9d5c8242008-01-24 02:22:38 -08005366
5367 /* Tx Errors */
Alexander Duyck128e45e2009-11-12 18:37:38 +00005368 net_stats->tx_errors = adapter->stats.ecol +
5369 adapter->stats.latecol;
5370 net_stats->tx_aborted_errors = adapter->stats.ecol;
5371 net_stats->tx_window_errors = adapter->stats.latecol;
5372 net_stats->tx_carrier_errors = adapter->stats.tncrs;
Auke Kok9d5c8242008-01-24 02:22:38 -08005373
5374 /* Tx Dropped needs to be maintained elsewhere */
5375
Auke Kok9d5c8242008-01-24 02:22:38 -08005376 /* Management Stats */
5377 adapter->stats.mgptc += rd32(E1000_MGTPTC);
5378 adapter->stats.mgprc += rd32(E1000_MGTPRC);
5379 adapter->stats.mgpdc += rd32(E1000_MGTPDC);
Carolyn Wyborny0a915b92011-02-26 07:42:37 +00005380
5381 /* OS2BMC Stats */
5382 reg = rd32(E1000_MANC);
5383 if (reg & E1000_MANC_EN_BMC2OS) {
5384 adapter->stats.o2bgptc += rd32(E1000_O2BGPTC);
5385 adapter->stats.o2bspc += rd32(E1000_O2BSPC);
5386 adapter->stats.b2ospc += rd32(E1000_B2OSPC);
5387 adapter->stats.b2ogprc += rd32(E1000_B2OGPRC);
5388 }
Auke Kok9d5c8242008-01-24 02:22:38 -08005389}
5390
Richard Cochran61d7f752014-11-21 20:51:10 +00005391static void igb_tsync_interrupt(struct igb_adapter *adapter)
5392{
5393 struct e1000_hw *hw = &adapter->hw;
Richard Cochran00c65572014-11-21 20:51:20 +00005394 struct ptp_clock_event event;
Arnd Bergmann40c9b072015-09-30 13:26:33 +02005395 struct timespec64 ts;
Richard Cochran720db4f2014-11-21 20:51:26 +00005396 u32 ack = 0, tsauxc, sec, nsec, tsicr = rd32(E1000_TSICR);
Richard Cochran00c65572014-11-21 20:51:20 +00005397
5398 if (tsicr & TSINTR_SYS_WRAP) {
5399 event.type = PTP_CLOCK_PPS;
5400 if (adapter->ptp_caps.pps)
5401 ptp_clock_event(adapter->ptp_clock, &event);
5402 else
5403 dev_err(&adapter->pdev->dev, "unexpected SYS WRAP");
5404 ack |= TSINTR_SYS_WRAP;
5405 }
Richard Cochran61d7f752014-11-21 20:51:10 +00005406
5407 if (tsicr & E1000_TSICR_TXTS) {
Richard Cochran61d7f752014-11-21 20:51:10 +00005408 /* retrieve hardware timestamp */
5409 schedule_work(&adapter->ptp_tx_work);
Richard Cochran00c65572014-11-21 20:51:20 +00005410 ack |= E1000_TSICR_TXTS;
Richard Cochran61d7f752014-11-21 20:51:10 +00005411 }
Richard Cochran00c65572014-11-21 20:51:20 +00005412
Richard Cochran720db4f2014-11-21 20:51:26 +00005413 if (tsicr & TSINTR_TT0) {
5414 spin_lock(&adapter->tmreg_lock);
Arnd Bergmann40c9b072015-09-30 13:26:33 +02005415 ts = timespec64_add(adapter->perout[0].start,
5416 adapter->perout[0].period);
5417 /* u32 conversion of tv_sec is safe until y2106 */
Richard Cochran720db4f2014-11-21 20:51:26 +00005418 wr32(E1000_TRGTTIML0, ts.tv_nsec);
Arnd Bergmann40c9b072015-09-30 13:26:33 +02005419 wr32(E1000_TRGTTIMH0, (u32)ts.tv_sec);
Richard Cochran720db4f2014-11-21 20:51:26 +00005420 tsauxc = rd32(E1000_TSAUXC);
5421 tsauxc |= TSAUXC_EN_TT0;
5422 wr32(E1000_TSAUXC, tsauxc);
5423 adapter->perout[0].start = ts;
5424 spin_unlock(&adapter->tmreg_lock);
5425 ack |= TSINTR_TT0;
5426 }
5427
5428 if (tsicr & TSINTR_TT1) {
5429 spin_lock(&adapter->tmreg_lock);
Arnd Bergmann40c9b072015-09-30 13:26:33 +02005430 ts = timespec64_add(adapter->perout[1].start,
5431 adapter->perout[1].period);
Richard Cochran720db4f2014-11-21 20:51:26 +00005432 wr32(E1000_TRGTTIML1, ts.tv_nsec);
Arnd Bergmann40c9b072015-09-30 13:26:33 +02005433 wr32(E1000_TRGTTIMH1, (u32)ts.tv_sec);
Richard Cochran720db4f2014-11-21 20:51:26 +00005434 tsauxc = rd32(E1000_TSAUXC);
5435 tsauxc |= TSAUXC_EN_TT1;
5436 wr32(E1000_TSAUXC, tsauxc);
5437 adapter->perout[1].start = ts;
5438 spin_unlock(&adapter->tmreg_lock);
5439 ack |= TSINTR_TT1;
5440 }
5441
5442 if (tsicr & TSINTR_AUTT0) {
5443 nsec = rd32(E1000_AUXSTMPL0);
5444 sec = rd32(E1000_AUXSTMPH0);
5445 event.type = PTP_CLOCK_EXTTS;
5446 event.index = 0;
5447 event.timestamp = sec * 1000000000ULL + nsec;
5448 ptp_clock_event(adapter->ptp_clock, &event);
5449 ack |= TSINTR_AUTT0;
5450 }
5451
5452 if (tsicr & TSINTR_AUTT1) {
5453 nsec = rd32(E1000_AUXSTMPL1);
5454 sec = rd32(E1000_AUXSTMPH1);
5455 event.type = PTP_CLOCK_EXTTS;
5456 event.index = 1;
5457 event.timestamp = sec * 1000000000ULL + nsec;
5458 ptp_clock_event(adapter->ptp_clock, &event);
5459 ack |= TSINTR_AUTT1;
5460 }
5461
Richard Cochran00c65572014-11-21 20:51:20 +00005462 /* acknowledge the interrupts */
5463 wr32(E1000_TSICR, ack);
Richard Cochran61d7f752014-11-21 20:51:10 +00005464}
5465
Auke Kok9d5c8242008-01-24 02:22:38 -08005466static irqreturn_t igb_msix_other(int irq, void *data)
5467{
Alexander Duyck047e0032009-10-27 15:49:27 +00005468 struct igb_adapter *adapter = data;
Auke Kok9d5c8242008-01-24 02:22:38 -08005469 struct e1000_hw *hw = &adapter->hw;
PJ Waskiewicz844290e2008-06-27 11:00:39 -07005470 u32 icr = rd32(E1000_ICR);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07005471 /* reading ICR causes bit 31 of EICR to be cleared */
Alexander Duyckdda0e082009-02-06 23:19:08 +00005472
Alexander Duyck7f081d42010-01-07 17:41:00 +00005473 if (icr & E1000_ICR_DRSTA)
5474 schedule_work(&adapter->reset_task);
5475
Alexander Duyck047e0032009-10-27 15:49:27 +00005476 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00005477 /* HW is reporting DMA is out of sync */
5478 adapter->stats.doosync++;
Greg Rose13800462010-11-06 02:08:26 +00005479 /* The DMA Out of Sync is also indication of a spoof event
5480 * in IOV mode. Check the Wrong VM Behavior register to
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005481 * see if it is really a spoof event.
5482 */
Greg Rose13800462010-11-06 02:08:26 +00005483 igb_check_wvbr(adapter);
Alexander Duyckdda0e082009-02-06 23:19:08 +00005484 }
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00005485
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005486 /* Check for a mailbox event */
5487 if (icr & E1000_ICR_VMMB)
5488 igb_msg_task(adapter);
5489
5490 if (icr & E1000_ICR_LSC) {
5491 hw->mac.get_link_status = 1;
5492 /* guard against interrupt when we're going down */
5493 if (!test_bit(__IGB_DOWN, &adapter->state))
5494 mod_timer(&adapter->watchdog_timer, jiffies + 1);
5495 }
5496
Richard Cochran61d7f752014-11-21 20:51:10 +00005497 if (icr & E1000_ICR_TS)
5498 igb_tsync_interrupt(adapter);
Matthew Vick1f6e8172012-08-18 07:26:33 +00005499
PJ Waskiewicz844290e2008-06-27 11:00:39 -07005500 wr32(E1000_EIMS, adapter->eims_other);
Auke Kok9d5c8242008-01-24 02:22:38 -08005501
5502 return IRQ_HANDLED;
5503}
5504
Alexander Duyck047e0032009-10-27 15:49:27 +00005505static void igb_write_itr(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08005506{
Alexander Duyck26b39272010-02-17 01:00:41 +00005507 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck047e0032009-10-27 15:49:27 +00005508 u32 itr_val = q_vector->itr_val & 0x7FFC;
Auke Kok9d5c8242008-01-24 02:22:38 -08005509
Alexander Duyck047e0032009-10-27 15:49:27 +00005510 if (!q_vector->set_itr)
5511 return;
Alexander Duyck73cd78f2009-02-12 18:16:59 +00005512
Alexander Duyck047e0032009-10-27 15:49:27 +00005513 if (!itr_val)
5514 itr_val = 0x4;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07005515
Alexander Duyck26b39272010-02-17 01:00:41 +00005516 if (adapter->hw.mac.type == e1000_82575)
5517 itr_val |= itr_val << 16;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07005518 else
Alexander Duyck0ba82992011-08-26 07:45:47 +00005519 itr_val |= E1000_EITR_CNT_IGNR;
Alexander Duyck047e0032009-10-27 15:49:27 +00005520
5521 writel(itr_val, q_vector->itr_register);
5522 q_vector->set_itr = 0;
5523}
5524
5525static irqreturn_t igb_msix_ring(int irq, void *data)
5526{
5527 struct igb_q_vector *q_vector = data;
5528
5529 /* Write the ITR value calculated from the previous interrupt. */
5530 igb_write_itr(q_vector);
5531
5532 napi_schedule(&q_vector->napi);
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07005533
Auke Kok9d5c8242008-01-24 02:22:38 -08005534 return IRQ_HANDLED;
5535}
5536
Jeff Kirsher421e02f2008-10-17 11:08:31 -07005537#ifdef CONFIG_IGB_DCA
Alexander Duyck6a050042012-09-25 00:31:27 +00005538static void igb_update_tx_dca(struct igb_adapter *adapter,
5539 struct igb_ring *tx_ring,
5540 int cpu)
5541{
5542 struct e1000_hw *hw = &adapter->hw;
5543 u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
5544
5545 if (hw->mac.type != e1000_82575)
5546 txctrl <<= E1000_DCA_TXCTRL_CPUID_SHIFT;
5547
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005548 /* We can enable relaxed ordering for reads, but not writes when
Alexander Duyck6a050042012-09-25 00:31:27 +00005549 * DCA is enabled. This is due to a known issue in some chipsets
5550 * which will cause the DCA tag to be cleared.
5551 */
5552 txctrl |= E1000_DCA_TXCTRL_DESC_RRO_EN |
5553 E1000_DCA_TXCTRL_DATA_RRO_EN |
5554 E1000_DCA_TXCTRL_DESC_DCA_EN;
5555
5556 wr32(E1000_DCA_TXCTRL(tx_ring->reg_idx), txctrl);
5557}
5558
5559static void igb_update_rx_dca(struct igb_adapter *adapter,
5560 struct igb_ring *rx_ring,
5561 int cpu)
5562{
5563 struct e1000_hw *hw = &adapter->hw;
5564 u32 rxctrl = dca3_get_tag(&adapter->pdev->dev, cpu);
5565
5566 if (hw->mac.type != e1000_82575)
5567 rxctrl <<= E1000_DCA_RXCTRL_CPUID_SHIFT;
5568
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005569 /* We can enable relaxed ordering for reads, but not writes when
Alexander Duyck6a050042012-09-25 00:31:27 +00005570 * DCA is enabled. This is due to a known issue in some chipsets
5571 * which will cause the DCA tag to be cleared.
5572 */
5573 rxctrl |= E1000_DCA_RXCTRL_DESC_RRO_EN |
5574 E1000_DCA_RXCTRL_DESC_DCA_EN;
5575
5576 wr32(E1000_DCA_RXCTRL(rx_ring->reg_idx), rxctrl);
5577}
5578
Alexander Duyck047e0032009-10-27 15:49:27 +00005579static void igb_update_dca(struct igb_q_vector *q_vector)
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005580{
Alexander Duyck047e0032009-10-27 15:49:27 +00005581 struct igb_adapter *adapter = q_vector->adapter;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005582 int cpu = get_cpu();
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005583
Alexander Duyck047e0032009-10-27 15:49:27 +00005584 if (q_vector->cpu == cpu)
5585 goto out_no_update;
5586
Alexander Duyck6a050042012-09-25 00:31:27 +00005587 if (q_vector->tx.ring)
5588 igb_update_tx_dca(adapter, q_vector->tx.ring, cpu);
5589
5590 if (q_vector->rx.ring)
5591 igb_update_rx_dca(adapter, q_vector->rx.ring, cpu);
5592
Alexander Duyck047e0032009-10-27 15:49:27 +00005593 q_vector->cpu = cpu;
5594out_no_update:
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005595 put_cpu();
5596}
5597
5598static void igb_setup_dca(struct igb_adapter *adapter)
5599{
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00005600 struct e1000_hw *hw = &adapter->hw;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005601 int i;
5602
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07005603 if (!(adapter->flags & IGB_FLAG_DCA_ENABLED))
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005604 return;
5605
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00005606 /* Always use CB2 mode, difference is masked in the CB driver. */
5607 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_CB2);
5608
Alexander Duyck047e0032009-10-27 15:49:27 +00005609 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck26b39272010-02-17 01:00:41 +00005610 adapter->q_vector[i]->cpu = -1;
5611 igb_update_dca(adapter->q_vector[i]);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005612 }
5613}
5614
5615static int __igb_notify_dca(struct device *dev, void *data)
5616{
5617 struct net_device *netdev = dev_get_drvdata(dev);
5618 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck090b1792009-10-27 23:51:55 +00005619 struct pci_dev *pdev = adapter->pdev;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005620 struct e1000_hw *hw = &adapter->hw;
5621 unsigned long event = *(unsigned long *)data;
5622
5623 switch (event) {
5624 case DCA_PROVIDER_ADD:
5625 /* if already enabled, don't do it again */
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07005626 if (adapter->flags & IGB_FLAG_DCA_ENABLED)
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005627 break;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005628 if (dca_add_requester(dev) == 0) {
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08005629 adapter->flags |= IGB_FLAG_DCA_ENABLED;
Alexander Duyck090b1792009-10-27 23:51:55 +00005630 dev_info(&pdev->dev, "DCA enabled\n");
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005631 igb_setup_dca(adapter);
5632 break;
5633 }
5634 /* Fall Through since DCA is disabled. */
5635 case DCA_PROVIDER_REMOVE:
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07005636 if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005637 /* without this a class_device is left
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005638 * hanging around in the sysfs model
5639 */
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005640 dca_remove_requester(dev);
Alexander Duyck090b1792009-10-27 23:51:55 +00005641 dev_info(&pdev->dev, "DCA disabled\n");
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07005642 adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
Alexander Duyckcbd347a2009-02-15 23:59:44 -08005643 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005644 }
5645 break;
5646 }
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08005647
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005648 return 0;
5649}
5650
5651static int igb_notify_dca(struct notifier_block *nb, unsigned long event,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005652 void *p)
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005653{
5654 int ret_val;
5655
5656 ret_val = driver_for_each_device(&igb_driver.driver, NULL, &event,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005657 __igb_notify_dca);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005658
5659 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
5660}
Jeff Kirsher421e02f2008-10-17 11:08:31 -07005661#endif /* CONFIG_IGB_DCA */
Auke Kok9d5c8242008-01-24 02:22:38 -08005662
Greg Rose0224d662011-10-14 02:57:14 +00005663#ifdef CONFIG_PCI_IOV
5664static int igb_vf_configure(struct igb_adapter *adapter, int vf)
5665{
5666 unsigned char mac_addr[ETH_ALEN];
Greg Rose0224d662011-10-14 02:57:14 +00005667
Mitch A Williams5ac6f912013-01-18 08:57:20 +00005668 eth_zero_addr(mac_addr);
Greg Rose0224d662011-10-14 02:57:14 +00005669 igb_set_vf_mac(adapter, vf, mac_addr);
5670
Lior Levy70ea4782013-03-03 20:27:48 +00005671 /* By default spoof check is enabled for all VFs */
5672 adapter->vf_data[vf].spoofchk_enabled = true;
5673
Stefan Assmannf5571472012-08-18 04:06:11 +00005674 return 0;
Greg Rose0224d662011-10-14 02:57:14 +00005675}
5676
Greg Rose0224d662011-10-14 02:57:14 +00005677#endif
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005678static void igb_ping_all_vfs(struct igb_adapter *adapter)
5679{
5680 struct e1000_hw *hw = &adapter->hw;
5681 u32 ping;
5682 int i;
5683
5684 for (i = 0 ; i < adapter->vfs_allocated_count; i++) {
5685 ping = E1000_PF_CONTROL_MSG;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005686 if (adapter->vf_data[i].flags & IGB_VF_FLAG_CTS)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005687 ping |= E1000_VT_MSGTYPE_CTS;
5688 igb_write_mbx(hw, &ping, 1, i);
5689 }
5690}
5691
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005692static int igb_set_vf_promisc(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
5693{
5694 struct e1000_hw *hw = &adapter->hw;
5695 u32 vmolr = rd32(E1000_VMOLR(vf));
5696 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
5697
Alexander Duyckd85b90042010-09-22 17:56:20 +00005698 vf_data->flags &= ~(IGB_VF_FLAG_UNI_PROMISC |
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005699 IGB_VF_FLAG_MULTI_PROMISC);
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005700 vmolr &= ~(E1000_VMOLR_ROPE | E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
5701
5702 if (*msgbuf & E1000_VF_SET_PROMISC_MULTICAST) {
5703 vmolr |= E1000_VMOLR_MPME;
Alexander Duyckd85b90042010-09-22 17:56:20 +00005704 vf_data->flags |= IGB_VF_FLAG_MULTI_PROMISC;
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005705 *msgbuf &= ~E1000_VF_SET_PROMISC_MULTICAST;
5706 } else {
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005707 /* if we have hashes and we are clearing a multicast promisc
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005708 * flag we need to write the hashes to the MTA as this step
5709 * was previously skipped
5710 */
5711 if (vf_data->num_vf_mc_hashes > 30) {
5712 vmolr |= E1000_VMOLR_MPME;
5713 } else if (vf_data->num_vf_mc_hashes) {
5714 int j;
Carolyn Wyborny9005df32014-04-11 01:45:34 +00005715
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005716 vmolr |= E1000_VMOLR_ROMPE;
5717 for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
5718 igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
5719 }
5720 }
5721
5722 wr32(E1000_VMOLR(vf), vmolr);
5723
5724 /* there are flags left unprocessed, likely not supported */
5725 if (*msgbuf & E1000_VT_MSGINFO_MASK)
5726 return -EINVAL;
5727
5728 return 0;
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005729}
5730
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005731static int igb_set_vf_multicasts(struct igb_adapter *adapter,
5732 u32 *msgbuf, u32 vf)
5733{
5734 int n = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
5735 u16 *hash_list = (u16 *)&msgbuf[1];
5736 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
5737 int i;
5738
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005739 /* salt away the number of multicast addresses assigned
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005740 * to this VF for later use to restore when the PF multi cast
5741 * list changes
5742 */
5743 vf_data->num_vf_mc_hashes = n;
5744
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005745 /* only up to 30 hash values supported */
5746 if (n > 30)
5747 n = 30;
5748
5749 /* store the hashes for later use */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005750 for (i = 0; i < n; i++)
Joe Perchesa419aef2009-08-18 11:18:35 -07005751 vf_data->vf_mc_hashes[i] = hash_list[i];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005752
5753 /* Flush and reset the mta with the new values */
Alexander Duyckff41f8d2009-09-03 14:48:56 +00005754 igb_set_rx_mode(adapter->netdev);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005755
5756 return 0;
5757}
5758
5759static void igb_restore_vf_multicasts(struct igb_adapter *adapter)
5760{
5761 struct e1000_hw *hw = &adapter->hw;
5762 struct vf_data_storage *vf_data;
5763 int i, j;
5764
5765 for (i = 0; i < adapter->vfs_allocated_count; i++) {
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005766 u32 vmolr = rd32(E1000_VMOLR(i));
Carolyn Wyborny9005df32014-04-11 01:45:34 +00005767
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005768 vmolr &= ~(E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
5769
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005770 vf_data = &adapter->vf_data[i];
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005771
5772 if ((vf_data->num_vf_mc_hashes > 30) ||
5773 (vf_data->flags & IGB_VF_FLAG_MULTI_PROMISC)) {
5774 vmolr |= E1000_VMOLR_MPME;
5775 } else if (vf_data->num_vf_mc_hashes) {
5776 vmolr |= E1000_VMOLR_ROMPE;
5777 for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
5778 igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
5779 }
5780 wr32(E1000_VMOLR(i), vmolr);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005781 }
5782}
5783
5784static void igb_clear_vf_vfta(struct igb_adapter *adapter, u32 vf)
5785{
5786 struct e1000_hw *hw = &adapter->hw;
5787 u32 pool_mask, reg, vid;
5788 int i;
5789
5790 pool_mask = 1 << (E1000_VLVF_POOLSEL_SHIFT + vf);
5791
5792 /* Find the vlan filter for this id */
5793 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
5794 reg = rd32(E1000_VLVF(i));
5795
5796 /* remove the vf from the pool */
5797 reg &= ~pool_mask;
5798
5799 /* if pool is empty then remove entry from vfta */
5800 if (!(reg & E1000_VLVF_POOLSEL_MASK) &&
5801 (reg & E1000_VLVF_VLANID_ENABLE)) {
5802 reg = 0;
5803 vid = reg & E1000_VLVF_VLANID_MASK;
5804 igb_vfta_set(hw, vid, false);
5805 }
5806
5807 wr32(E1000_VLVF(i), reg);
5808 }
Alexander Duyckae641bd2009-09-03 14:49:33 +00005809
5810 adapter->vf_data[vf].vlans_enabled = 0;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005811}
5812
5813static s32 igb_vlvf_set(struct igb_adapter *adapter, u32 vid, bool add, u32 vf)
5814{
5815 struct e1000_hw *hw = &adapter->hw;
5816 u32 reg, i;
5817
Alexander Duyck51466232009-10-27 23:47:35 +00005818 /* The vlvf table only exists on 82576 hardware and newer */
5819 if (hw->mac.type < e1000_82576)
5820 return -1;
5821
5822 /* we only need to do this if VMDq is enabled */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005823 if (!adapter->vfs_allocated_count)
5824 return -1;
5825
5826 /* Find the vlan filter for this id */
5827 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
5828 reg = rd32(E1000_VLVF(i));
5829 if ((reg & E1000_VLVF_VLANID_ENABLE) &&
5830 vid == (reg & E1000_VLVF_VLANID_MASK))
5831 break;
5832 }
5833
5834 if (add) {
5835 if (i == E1000_VLVF_ARRAY_SIZE) {
5836 /* Did not find a matching VLAN ID entry that was
5837 * enabled. Search for a free filter entry, i.e.
5838 * one without the enable bit set
5839 */
5840 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
5841 reg = rd32(E1000_VLVF(i));
5842 if (!(reg & E1000_VLVF_VLANID_ENABLE))
5843 break;
5844 }
5845 }
5846 if (i < E1000_VLVF_ARRAY_SIZE) {
5847 /* Found an enabled/available entry */
5848 reg |= 1 << (E1000_VLVF_POOLSEL_SHIFT + vf);
5849
5850 /* if !enabled we need to set this up in vfta */
5851 if (!(reg & E1000_VLVF_VLANID_ENABLE)) {
Alexander Duyck51466232009-10-27 23:47:35 +00005852 /* add VID to filter table */
5853 igb_vfta_set(hw, vid, true);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005854 reg |= E1000_VLVF_VLANID_ENABLE;
5855 }
Alexander Duyckcad6d052009-03-13 20:41:37 +00005856 reg &= ~E1000_VLVF_VLANID_MASK;
5857 reg |= vid;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005858 wr32(E1000_VLVF(i), reg);
Alexander Duyckae641bd2009-09-03 14:49:33 +00005859
5860 /* do not modify RLPML for PF devices */
5861 if (vf >= adapter->vfs_allocated_count)
5862 return 0;
5863
5864 if (!adapter->vf_data[vf].vlans_enabled) {
5865 u32 size;
Carolyn Wyborny9005df32014-04-11 01:45:34 +00005866
Alexander Duyckae641bd2009-09-03 14:49:33 +00005867 reg = rd32(E1000_VMOLR(vf));
5868 size = reg & E1000_VMOLR_RLPML_MASK;
5869 size += 4;
5870 reg &= ~E1000_VMOLR_RLPML_MASK;
5871 reg |= size;
5872 wr32(E1000_VMOLR(vf), reg);
5873 }
Alexander Duyckae641bd2009-09-03 14:49:33 +00005874
Alexander Duyck51466232009-10-27 23:47:35 +00005875 adapter->vf_data[vf].vlans_enabled++;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005876 }
5877 } else {
5878 if (i < E1000_VLVF_ARRAY_SIZE) {
5879 /* remove vf from the pool */
5880 reg &= ~(1 << (E1000_VLVF_POOLSEL_SHIFT + vf));
5881 /* if pool is empty then remove entry from vfta */
5882 if (!(reg & E1000_VLVF_POOLSEL_MASK)) {
5883 reg = 0;
5884 igb_vfta_set(hw, vid, false);
5885 }
5886 wr32(E1000_VLVF(i), reg);
Alexander Duyckae641bd2009-09-03 14:49:33 +00005887
5888 /* do not modify RLPML for PF devices */
5889 if (vf >= adapter->vfs_allocated_count)
5890 return 0;
5891
5892 adapter->vf_data[vf].vlans_enabled--;
5893 if (!adapter->vf_data[vf].vlans_enabled) {
5894 u32 size;
Carolyn Wyborny9005df32014-04-11 01:45:34 +00005895
Alexander Duyckae641bd2009-09-03 14:49:33 +00005896 reg = rd32(E1000_VMOLR(vf));
5897 size = reg & E1000_VMOLR_RLPML_MASK;
5898 size -= 4;
5899 reg &= ~E1000_VMOLR_RLPML_MASK;
5900 reg |= size;
5901 wr32(E1000_VMOLR(vf), reg);
5902 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005903 }
5904 }
Williams, Mitch A8151d292010-02-10 01:44:24 +00005905 return 0;
5906}
5907
5908static void igb_set_vmvir(struct igb_adapter *adapter, u32 vid, u32 vf)
5909{
5910 struct e1000_hw *hw = &adapter->hw;
5911
5912 if (vid)
5913 wr32(E1000_VMVIR(vf), (vid | E1000_VMVIR_VLANA_DEFAULT));
5914 else
5915 wr32(E1000_VMVIR(vf), 0);
5916}
5917
5918static int igb_ndo_set_vf_vlan(struct net_device *netdev,
5919 int vf, u16 vlan, u8 qos)
5920{
5921 int err = 0;
5922 struct igb_adapter *adapter = netdev_priv(netdev);
5923
5924 if ((vf >= adapter->vfs_allocated_count) || (vlan > 4095) || (qos > 7))
5925 return -EINVAL;
5926 if (vlan || qos) {
5927 err = igb_vlvf_set(adapter, vlan, !!vlan, vf);
5928 if (err)
5929 goto out;
5930 igb_set_vmvir(adapter, vlan | (qos << VLAN_PRIO_SHIFT), vf);
5931 igb_set_vmolr(adapter, vf, !vlan);
5932 adapter->vf_data[vf].pf_vlan = vlan;
5933 adapter->vf_data[vf].pf_qos = qos;
5934 dev_info(&adapter->pdev->dev,
5935 "Setting VLAN %d, QOS 0x%x on VF %d\n", vlan, qos, vf);
5936 if (test_bit(__IGB_DOWN, &adapter->state)) {
5937 dev_warn(&adapter->pdev->dev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005938 "The VF VLAN has been set, but the PF device is not up.\n");
Williams, Mitch A8151d292010-02-10 01:44:24 +00005939 dev_warn(&adapter->pdev->dev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005940 "Bring the PF device up before attempting to use the VF device.\n");
Williams, Mitch A8151d292010-02-10 01:44:24 +00005941 }
5942 } else {
5943 igb_vlvf_set(adapter, adapter->vf_data[vf].pf_vlan,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005944 false, vf);
Williams, Mitch A8151d292010-02-10 01:44:24 +00005945 igb_set_vmvir(adapter, vlan, vf);
5946 igb_set_vmolr(adapter, vf, true);
5947 adapter->vf_data[vf].pf_vlan = 0;
5948 adapter->vf_data[vf].pf_qos = 0;
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005949 }
Williams, Mitch A8151d292010-02-10 01:44:24 +00005950out:
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005951 return err;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005952}
5953
Greg Rose6f3dc3192013-03-26 06:19:41 +00005954static int igb_find_vlvf_entry(struct igb_adapter *adapter, int vid)
5955{
5956 struct e1000_hw *hw = &adapter->hw;
5957 int i;
5958 u32 reg;
5959
5960 /* Find the vlan filter for this id */
5961 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
5962 reg = rd32(E1000_VLVF(i));
5963 if ((reg & E1000_VLVF_VLANID_ENABLE) &&
5964 vid == (reg & E1000_VLVF_VLANID_MASK))
5965 break;
5966 }
5967
5968 if (i >= E1000_VLVF_ARRAY_SIZE)
5969 i = -1;
5970
5971 return i;
5972}
5973
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005974static int igb_set_vf_vlan(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
5975{
Greg Rose6f3dc3192013-03-26 06:19:41 +00005976 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005977 int add = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
5978 int vid = (msgbuf[1] & E1000_VLVF_VLANID_MASK);
Greg Rose6f3dc3192013-03-26 06:19:41 +00005979 int err = 0;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005980
Greg Rose6f3dc3192013-03-26 06:19:41 +00005981 /* If in promiscuous mode we need to make sure the PF also has
5982 * the VLAN filter set.
5983 */
5984 if (add && (adapter->netdev->flags & IFF_PROMISC))
5985 err = igb_vlvf_set(adapter, vid, add,
5986 adapter->vfs_allocated_count);
5987 if (err)
5988 goto out;
5989
5990 err = igb_vlvf_set(adapter, vid, add, vf);
5991
5992 if (err)
5993 goto out;
5994
5995 /* Go through all the checks to see if the VLAN filter should
5996 * be wiped completely.
5997 */
5998 if (!add && (adapter->netdev->flags & IFF_PROMISC)) {
5999 u32 vlvf, bits;
Greg Rose6f3dc3192013-03-26 06:19:41 +00006000 int regndx = igb_find_vlvf_entry(adapter, vid);
Carolyn Wyborny9005df32014-04-11 01:45:34 +00006001
Greg Rose6f3dc3192013-03-26 06:19:41 +00006002 if (regndx < 0)
6003 goto out;
6004 /* See if any other pools are set for this VLAN filter
6005 * entry other than the PF.
6006 */
6007 vlvf = bits = rd32(E1000_VLVF(regndx));
6008 bits &= 1 << (E1000_VLVF_POOLSEL_SHIFT +
6009 adapter->vfs_allocated_count);
6010 /* If the filter was removed then ensure PF pool bit
6011 * is cleared if the PF only added itself to the pool
6012 * because the PF is in promiscuous mode.
6013 */
6014 if ((vlvf & VLAN_VID_MASK) == vid &&
6015 !test_bit(vid, adapter->active_vlans) &&
6016 !bits)
6017 igb_vlvf_set(adapter, vid, add,
6018 adapter->vfs_allocated_count);
6019 }
6020
6021out:
6022 return err;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006023}
6024
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006025static inline void igb_vf_reset(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006026{
Greg Rose8fa7e0f2010-11-06 05:43:21 +00006027 /* clear flags - except flag that indicates PF has set the MAC */
6028 adapter->vf_data[vf].flags &= IGB_VF_FLAG_PF_SET_MAC;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006029 adapter->vf_data[vf].last_nack = jiffies;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006030
6031 /* reset offloads to defaults */
Williams, Mitch A8151d292010-02-10 01:44:24 +00006032 igb_set_vmolr(adapter, vf, true);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006033
6034 /* reset vlans for device */
6035 igb_clear_vf_vfta(adapter, vf);
Williams, Mitch A8151d292010-02-10 01:44:24 +00006036 if (adapter->vf_data[vf].pf_vlan)
6037 igb_ndo_set_vf_vlan(adapter->netdev, vf,
6038 adapter->vf_data[vf].pf_vlan,
6039 adapter->vf_data[vf].pf_qos);
6040 else
6041 igb_clear_vf_vfta(adapter, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006042
6043 /* reset multicast table array for vf */
6044 adapter->vf_data[vf].num_vf_mc_hashes = 0;
6045
6046 /* Flush and reset the mta with the new values */
Alexander Duyckff41f8d2009-09-03 14:48:56 +00006047 igb_set_rx_mode(adapter->netdev);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006048}
6049
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006050static void igb_vf_reset_event(struct igb_adapter *adapter, u32 vf)
6051{
6052 unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
6053
Mitch A Williams5ac6f912013-01-18 08:57:20 +00006054 /* clear mac address as we were hotplug removed/added */
Williams, Mitch A8151d292010-02-10 01:44:24 +00006055 if (!(adapter->vf_data[vf].flags & IGB_VF_FLAG_PF_SET_MAC))
Mitch A Williams5ac6f912013-01-18 08:57:20 +00006056 eth_zero_addr(vf_mac);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006057
6058 /* process remaining reset events */
6059 igb_vf_reset(adapter, vf);
6060}
6061
6062static void igb_vf_reset_msg(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006063{
6064 struct e1000_hw *hw = &adapter->hw;
6065 unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
Alexander Duyckff41f8d2009-09-03 14:48:56 +00006066 int rar_entry = hw->mac.rar_entry_count - (vf + 1);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006067 u32 reg, msgbuf[3];
6068 u8 *addr = (u8 *)(&msgbuf[1]);
6069
6070 /* process all the same items cleared in a function level reset */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006071 igb_vf_reset(adapter, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006072
6073 /* set vf mac address */
Alexander Duyck26ad9172009-10-05 06:32:49 +00006074 igb_rar_set_qsel(adapter, vf_mac, rar_entry, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006075
6076 /* enable transmit and receive for vf */
6077 reg = rd32(E1000_VFTE);
6078 wr32(E1000_VFTE, reg | (1 << vf));
6079 reg = rd32(E1000_VFRE);
6080 wr32(E1000_VFRE, reg | (1 << vf));
6081
Greg Rose8fa7e0f2010-11-06 05:43:21 +00006082 adapter->vf_data[vf].flags |= IGB_VF_FLAG_CTS;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006083
6084 /* reply to reset with ack and vf mac address */
Alexander Graf6ddbc4c2014-10-09 05:33:55 +00006085 if (!is_zero_ether_addr(vf_mac)) {
6086 msgbuf[0] = E1000_VF_RESET | E1000_VT_MSGTYPE_ACK;
6087 memcpy(addr, vf_mac, ETH_ALEN);
6088 } else {
6089 msgbuf[0] = E1000_VF_RESET | E1000_VT_MSGTYPE_NACK;
6090 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006091 igb_write_mbx(hw, msgbuf, 3, vf);
6092}
6093
6094static int igb_set_vf_mac_addr(struct igb_adapter *adapter, u32 *msg, int vf)
6095{
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006096 /* The VF MAC Address is stored in a packed array of bytes
Greg Rosede42edd2010-07-01 13:39:23 +00006097 * starting at the second 32 bit word of the msg array
6098 */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006099 unsigned char *addr = (char *)&msg[1];
6100 int err = -1;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006101
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006102 if (is_valid_ether_addr(addr))
6103 err = igb_set_vf_mac(adapter, vf, addr);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006104
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006105 return err;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006106}
6107
6108static void igb_rcv_ack_from_vf(struct igb_adapter *adapter, u32 vf)
6109{
6110 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006111 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006112 u32 msg = E1000_VT_MSGTYPE_NACK;
6113
6114 /* if device isn't clear to send it shouldn't be reading either */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006115 if (!(vf_data->flags & IGB_VF_FLAG_CTS) &&
6116 time_after(jiffies, vf_data->last_nack + (2 * HZ))) {
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006117 igb_write_mbx(hw, &msg, 1, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006118 vf_data->last_nack = jiffies;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006119 }
6120}
6121
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006122static void igb_rcv_msg_from_vf(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006123{
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006124 struct pci_dev *pdev = adapter->pdev;
6125 u32 msgbuf[E1000_VFMAILBOX_SIZE];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006126 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006127 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006128 s32 retval;
6129
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006130 retval = igb_read_mbx(hw, msgbuf, E1000_VFMAILBOX_SIZE, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006131
Alexander Duyckfef45f42009-12-11 22:57:34 -08006132 if (retval) {
6133 /* if receive failed revoke VF CTS stats and restart init */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006134 dev_err(&pdev->dev, "Error receiving message from VF\n");
Alexander Duyckfef45f42009-12-11 22:57:34 -08006135 vf_data->flags &= ~IGB_VF_FLAG_CTS;
6136 if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
6137 return;
6138 goto out;
6139 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006140
6141 /* this is a message we already processed, do nothing */
6142 if (msgbuf[0] & (E1000_VT_MSGTYPE_ACK | E1000_VT_MSGTYPE_NACK))
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006143 return;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006144
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006145 /* until the vf completes a reset it should not be
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006146 * allowed to start any configuration.
6147 */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006148 if (msgbuf[0] == E1000_VF_RESET) {
6149 igb_vf_reset_msg(adapter, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006150 return;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006151 }
6152
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006153 if (!(vf_data->flags & IGB_VF_FLAG_CTS)) {
Alexander Duyckfef45f42009-12-11 22:57:34 -08006154 if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
6155 return;
6156 retval = -1;
6157 goto out;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006158 }
6159
6160 switch ((msgbuf[0] & 0xFFFF)) {
6161 case E1000_VF_SET_MAC_ADDR:
Greg Rosea6b5ea32010-11-06 05:42:59 +00006162 retval = -EINVAL;
6163 if (!(vf_data->flags & IGB_VF_FLAG_PF_SET_MAC))
6164 retval = igb_set_vf_mac_addr(adapter, msgbuf, vf);
6165 else
6166 dev_warn(&pdev->dev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006167 "VF %d attempted to override administratively set MAC address\nReload the VF driver to resume operations\n",
6168 vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006169 break;
Alexander Duyck7d5753f2009-10-27 23:47:16 +00006170 case E1000_VF_SET_PROMISC:
6171 retval = igb_set_vf_promisc(adapter, msgbuf, vf);
6172 break;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006173 case E1000_VF_SET_MULTICAST:
6174 retval = igb_set_vf_multicasts(adapter, msgbuf, vf);
6175 break;
6176 case E1000_VF_SET_LPE:
6177 retval = igb_set_vf_rlpml(adapter, msgbuf[1], vf);
6178 break;
6179 case E1000_VF_SET_VLAN:
Greg Rosea6b5ea32010-11-06 05:42:59 +00006180 retval = -1;
6181 if (vf_data->pf_vlan)
6182 dev_warn(&pdev->dev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006183 "VF %d attempted to override administratively set VLAN tag\nReload the VF driver to resume operations\n",
6184 vf);
Williams, Mitch A8151d292010-02-10 01:44:24 +00006185 else
6186 retval = igb_set_vf_vlan(adapter, msgbuf, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006187 break;
6188 default:
Alexander Duyck090b1792009-10-27 23:51:55 +00006189 dev_err(&pdev->dev, "Unhandled Msg %08x\n", msgbuf[0]);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006190 retval = -1;
6191 break;
6192 }
6193
Alexander Duyckfef45f42009-12-11 22:57:34 -08006194 msgbuf[0] |= E1000_VT_MSGTYPE_CTS;
6195out:
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006196 /* notify the VF of the results of what it sent us */
6197 if (retval)
6198 msgbuf[0] |= E1000_VT_MSGTYPE_NACK;
6199 else
6200 msgbuf[0] |= E1000_VT_MSGTYPE_ACK;
6201
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006202 igb_write_mbx(hw, msgbuf, 1, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006203}
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006204
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006205static void igb_msg_task(struct igb_adapter *adapter)
6206{
6207 struct e1000_hw *hw = &adapter->hw;
6208 u32 vf;
6209
6210 for (vf = 0; vf < adapter->vfs_allocated_count; vf++) {
6211 /* process any reset requests */
6212 if (!igb_check_for_rst(hw, vf))
6213 igb_vf_reset_event(adapter, vf);
6214
6215 /* process any messages pending */
6216 if (!igb_check_for_msg(hw, vf))
6217 igb_rcv_msg_from_vf(adapter, vf);
6218
6219 /* process any acks */
6220 if (!igb_check_for_ack(hw, vf))
6221 igb_rcv_ack_from_vf(adapter, vf);
6222 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006223}
6224
Auke Kok9d5c8242008-01-24 02:22:38 -08006225/**
Alexander Duyck68d480c2009-10-05 06:33:08 +00006226 * igb_set_uta - Set unicast filter table address
6227 * @adapter: board private structure
6228 *
6229 * The unicast table address is a register array of 32-bit registers.
6230 * The table is meant to be used in a way similar to how the MTA is used
6231 * however due to certain limitations in the hardware it is necessary to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03006232 * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
6233 * enable bit to allow vlan tag stripping when promiscuous mode is enabled
Alexander Duyck68d480c2009-10-05 06:33:08 +00006234 **/
6235static void igb_set_uta(struct igb_adapter *adapter)
6236{
6237 struct e1000_hw *hw = &adapter->hw;
6238 int i;
6239
6240 /* The UTA table only exists on 82576 hardware and newer */
6241 if (hw->mac.type < e1000_82576)
6242 return;
6243
6244 /* we only need to do this if VMDq is enabled */
6245 if (!adapter->vfs_allocated_count)
6246 return;
6247
6248 for (i = 0; i < hw->mac.uta_reg_count; i++)
6249 array_wr32(E1000_UTA, i, ~0);
6250}
6251
6252/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006253 * igb_intr_msi - Interrupt Handler
6254 * @irq: interrupt number
6255 * @data: pointer to a network interface device structure
Auke Kok9d5c8242008-01-24 02:22:38 -08006256 **/
6257static irqreturn_t igb_intr_msi(int irq, void *data)
6258{
Alexander Duyck047e0032009-10-27 15:49:27 +00006259 struct igb_adapter *adapter = data;
6260 struct igb_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9d5c8242008-01-24 02:22:38 -08006261 struct e1000_hw *hw = &adapter->hw;
6262 /* read ICR disables interrupts using IAM */
6263 u32 icr = rd32(E1000_ICR);
6264
Alexander Duyck047e0032009-10-27 15:49:27 +00006265 igb_write_itr(q_vector);
Auke Kok9d5c8242008-01-24 02:22:38 -08006266
Alexander Duyck7f081d42010-01-07 17:41:00 +00006267 if (icr & E1000_ICR_DRSTA)
6268 schedule_work(&adapter->reset_task);
6269
Alexander Duyck047e0032009-10-27 15:49:27 +00006270 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00006271 /* HW is reporting DMA is out of sync */
6272 adapter->stats.doosync++;
6273 }
6274
Auke Kok9d5c8242008-01-24 02:22:38 -08006275 if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
6276 hw->mac.get_link_status = 1;
6277 if (!test_bit(__IGB_DOWN, &adapter->state))
6278 mod_timer(&adapter->watchdog_timer, jiffies + 1);
6279 }
6280
Richard Cochran61d7f752014-11-21 20:51:10 +00006281 if (icr & E1000_ICR_TS)
6282 igb_tsync_interrupt(adapter);
Matthew Vick1f6e8172012-08-18 07:26:33 +00006283
Alexander Duyck047e0032009-10-27 15:49:27 +00006284 napi_schedule(&q_vector->napi);
Auke Kok9d5c8242008-01-24 02:22:38 -08006285
6286 return IRQ_HANDLED;
6287}
6288
6289/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006290 * igb_intr - Legacy Interrupt Handler
6291 * @irq: interrupt number
6292 * @data: pointer to a network interface device structure
Auke Kok9d5c8242008-01-24 02:22:38 -08006293 **/
6294static irqreturn_t igb_intr(int irq, void *data)
6295{
Alexander Duyck047e0032009-10-27 15:49:27 +00006296 struct igb_adapter *adapter = data;
6297 struct igb_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9d5c8242008-01-24 02:22:38 -08006298 struct e1000_hw *hw = &adapter->hw;
6299 /* Interrupt Auto-Mask...upon reading ICR, interrupts are masked. No
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006300 * need for the IMC write
6301 */
Auke Kok9d5c8242008-01-24 02:22:38 -08006302 u32 icr = rd32(E1000_ICR);
Auke Kok9d5c8242008-01-24 02:22:38 -08006303
6304 /* IMS will not auto-mask if INT_ASSERTED is not set, and if it is
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006305 * not set, then the adapter didn't send an interrupt
6306 */
Auke Kok9d5c8242008-01-24 02:22:38 -08006307 if (!(icr & E1000_ICR_INT_ASSERTED))
6308 return IRQ_NONE;
6309
Alexander Duyck0ba82992011-08-26 07:45:47 +00006310 igb_write_itr(q_vector);
6311
Alexander Duyck7f081d42010-01-07 17:41:00 +00006312 if (icr & E1000_ICR_DRSTA)
6313 schedule_work(&adapter->reset_task);
6314
Alexander Duyck047e0032009-10-27 15:49:27 +00006315 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00006316 /* HW is reporting DMA is out of sync */
6317 adapter->stats.doosync++;
6318 }
6319
Auke Kok9d5c8242008-01-24 02:22:38 -08006320 if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
6321 hw->mac.get_link_status = 1;
6322 /* guard against interrupt when we're going down */
6323 if (!test_bit(__IGB_DOWN, &adapter->state))
6324 mod_timer(&adapter->watchdog_timer, jiffies + 1);
6325 }
6326
Richard Cochran61d7f752014-11-21 20:51:10 +00006327 if (icr & E1000_ICR_TS)
6328 igb_tsync_interrupt(adapter);
Matthew Vick1f6e8172012-08-18 07:26:33 +00006329
Alexander Duyck047e0032009-10-27 15:49:27 +00006330 napi_schedule(&q_vector->napi);
Auke Kok9d5c8242008-01-24 02:22:38 -08006331
6332 return IRQ_HANDLED;
6333}
6334
Stephen Hemmingerc50b52a2012-01-18 22:13:26 +00006335static void igb_ring_irq_enable(struct igb_q_vector *q_vector)
Alexander Duyck46544252009-02-19 20:39:04 -08006336{
Alexander Duyck047e0032009-10-27 15:49:27 +00006337 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck46544252009-02-19 20:39:04 -08006338 struct e1000_hw *hw = &adapter->hw;
6339
Alexander Duyck0ba82992011-08-26 07:45:47 +00006340 if ((q_vector->rx.ring && (adapter->rx_itr_setting & 3)) ||
6341 (!q_vector->rx.ring && (adapter->tx_itr_setting & 3))) {
6342 if ((adapter->num_q_vectors == 1) && !adapter->vf_data)
6343 igb_set_itr(q_vector);
Alexander Duyck46544252009-02-19 20:39:04 -08006344 else
Alexander Duyck047e0032009-10-27 15:49:27 +00006345 igb_update_ring_itr(q_vector);
Alexander Duyck46544252009-02-19 20:39:04 -08006346 }
6347
6348 if (!test_bit(__IGB_DOWN, &adapter->state)) {
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00006349 if (adapter->flags & IGB_FLAG_HAS_MSIX)
Alexander Duyck047e0032009-10-27 15:49:27 +00006350 wr32(E1000_EIMS, q_vector->eims_value);
Alexander Duyck46544252009-02-19 20:39:04 -08006351 else
6352 igb_irq_enable(adapter);
6353 }
6354}
6355
Auke Kok9d5c8242008-01-24 02:22:38 -08006356/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006357 * igb_poll - NAPI Rx polling callback
6358 * @napi: napi polling structure
6359 * @budget: count of how many packets we should handle
Auke Kok9d5c8242008-01-24 02:22:38 -08006360 **/
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07006361static int igb_poll(struct napi_struct *napi, int budget)
Auke Kok9d5c8242008-01-24 02:22:38 -08006362{
Alexander Duyck047e0032009-10-27 15:49:27 +00006363 struct igb_q_vector *q_vector = container_of(napi,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006364 struct igb_q_vector,
6365 napi);
Alexander Duyck16eb8812011-08-26 07:43:54 +00006366 bool clean_complete = true;
Auke Kok9d5c8242008-01-24 02:22:38 -08006367
Jeff Kirsher421e02f2008-10-17 11:08:31 -07006368#ifdef CONFIG_IGB_DCA
Alexander Duyck047e0032009-10-27 15:49:27 +00006369 if (q_vector->adapter->flags & IGB_FLAG_DCA_ENABLED)
6370 igb_update_dca(q_vector);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07006371#endif
Alexander Duyck0ba82992011-08-26 07:45:47 +00006372 if (q_vector->tx.ring)
Alexander Duyck13fde972011-10-05 13:35:24 +00006373 clean_complete = igb_clean_tx_irq(q_vector);
Auke Kok9d5c8242008-01-24 02:22:38 -08006374
Alexander Duyck0ba82992011-08-26 07:45:47 +00006375 if (q_vector->rx.ring)
Alexander Duyckcd392f52011-08-26 07:43:59 +00006376 clean_complete &= igb_clean_rx_irq(q_vector, budget);
Alexander Duyck047e0032009-10-27 15:49:27 +00006377
Alexander Duyck16eb8812011-08-26 07:43:54 +00006378 /* If all work not completed, return budget and keep polling */
6379 if (!clean_complete)
6380 return budget;
Auke Kok9d5c8242008-01-24 02:22:38 -08006381
Alexander Duyck46544252009-02-19 20:39:04 -08006382 /* If not enough Rx work done, exit the polling mode */
Alexander Duyck16eb8812011-08-26 07:43:54 +00006383 napi_complete(napi);
6384 igb_ring_irq_enable(q_vector);
Alexander Duyck46544252009-02-19 20:39:04 -08006385
Alexander Duyck16eb8812011-08-26 07:43:54 +00006386 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08006387}
Al Viro6d8126f2008-03-16 22:23:24 +00006388
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006389/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006390 * igb_clean_tx_irq - Reclaim resources after transmit completes
6391 * @q_vector: pointer to q_vector containing needed info
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006392 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006393 * returns true if ring is completely cleaned
Auke Kok9d5c8242008-01-24 02:22:38 -08006394 **/
Alexander Duyck047e0032009-10-27 15:49:27 +00006395static bool igb_clean_tx_irq(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08006396{
Alexander Duyck047e0032009-10-27 15:49:27 +00006397 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck0ba82992011-08-26 07:45:47 +00006398 struct igb_ring *tx_ring = q_vector->tx.ring;
Alexander Duyck06034642011-08-26 07:44:22 +00006399 struct igb_tx_buffer *tx_buffer;
Alexander Duyckf4128782012-09-13 06:28:01 +00006400 union e1000_adv_tx_desc *tx_desc;
Auke Kok9d5c8242008-01-24 02:22:38 -08006401 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck0ba82992011-08-26 07:45:47 +00006402 unsigned int budget = q_vector->tx.work_limit;
Alexander Duyck8542db02011-08-26 07:44:43 +00006403 unsigned int i = tx_ring->next_to_clean;
Auke Kok9d5c8242008-01-24 02:22:38 -08006404
Alexander Duyck13fde972011-10-05 13:35:24 +00006405 if (test_bit(__IGB_DOWN, &adapter->state))
6406 return true;
Alexander Duyck0e014cb2008-12-26 01:33:18 -08006407
Alexander Duyck06034642011-08-26 07:44:22 +00006408 tx_buffer = &tx_ring->tx_buffer_info[i];
Alexander Duyck13fde972011-10-05 13:35:24 +00006409 tx_desc = IGB_TX_DESC(tx_ring, i);
Alexander Duyck8542db02011-08-26 07:44:43 +00006410 i -= tx_ring->count;
Auke Kok9d5c8242008-01-24 02:22:38 -08006411
Alexander Duyckf4128782012-09-13 06:28:01 +00006412 do {
6413 union e1000_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
Alexander Duyck8542db02011-08-26 07:44:43 +00006414
6415 /* if next_to_watch is not set then there is no work pending */
6416 if (!eop_desc)
6417 break;
Alexander Duyck13fde972011-10-05 13:35:24 +00006418
Alexander Duyckf4128782012-09-13 06:28:01 +00006419 /* prevent any other reads prior to eop_desc */
Alexander Duyck70d289b2013-01-08 07:01:03 +00006420 read_barrier_depends();
Alexander Duyckf4128782012-09-13 06:28:01 +00006421
Alexander Duyck13fde972011-10-05 13:35:24 +00006422 /* if DD is not set pending work has not been completed */
6423 if (!(eop_desc->wb.status & cpu_to_le32(E1000_TXD_STAT_DD)))
6424 break;
6425
Alexander Duyck8542db02011-08-26 07:44:43 +00006426 /* clear next_to_watch to prevent false hangs */
6427 tx_buffer->next_to_watch = NULL;
Alexander Duyck13fde972011-10-05 13:35:24 +00006428
Alexander Duyckebe42d12011-08-26 07:45:09 +00006429 /* update the statistics for this packet */
6430 total_bytes += tx_buffer->bytecount;
6431 total_packets += tx_buffer->gso_segs;
Alexander Duyck13fde972011-10-05 13:35:24 +00006432
Alexander Duyckebe42d12011-08-26 07:45:09 +00006433 /* free the skb */
Rick Jonesa81fb042014-09-17 03:56:20 +00006434 dev_consume_skb_any(tx_buffer->skb);
Alexander Duyckebe42d12011-08-26 07:45:09 +00006435
6436 /* unmap skb header data */
6437 dma_unmap_single(tx_ring->dev,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00006438 dma_unmap_addr(tx_buffer, dma),
6439 dma_unmap_len(tx_buffer, len),
Alexander Duyckebe42d12011-08-26 07:45:09 +00006440 DMA_TO_DEVICE);
6441
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00006442 /* clear tx_buffer data */
6443 tx_buffer->skb = NULL;
6444 dma_unmap_len_set(tx_buffer, len, 0);
6445
Alexander Duyckebe42d12011-08-26 07:45:09 +00006446 /* clear last DMA location and unmap remaining buffers */
6447 while (tx_desc != eop_desc) {
Alexander Duyck13fde972011-10-05 13:35:24 +00006448 tx_buffer++;
6449 tx_desc++;
Auke Kok9d5c8242008-01-24 02:22:38 -08006450 i++;
Alexander Duyck8542db02011-08-26 07:44:43 +00006451 if (unlikely(!i)) {
6452 i -= tx_ring->count;
Alexander Duyck06034642011-08-26 07:44:22 +00006453 tx_buffer = tx_ring->tx_buffer_info;
Alexander Duyck13fde972011-10-05 13:35:24 +00006454 tx_desc = IGB_TX_DESC(tx_ring, 0);
6455 }
Alexander Duyckebe42d12011-08-26 07:45:09 +00006456
6457 /* unmap any remaining paged data */
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00006458 if (dma_unmap_len(tx_buffer, len)) {
Alexander Duyckebe42d12011-08-26 07:45:09 +00006459 dma_unmap_page(tx_ring->dev,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00006460 dma_unmap_addr(tx_buffer, dma),
6461 dma_unmap_len(tx_buffer, len),
Alexander Duyckebe42d12011-08-26 07:45:09 +00006462 DMA_TO_DEVICE);
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00006463 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyckebe42d12011-08-26 07:45:09 +00006464 }
6465 }
6466
Alexander Duyckebe42d12011-08-26 07:45:09 +00006467 /* move us one more past the eop_desc for start of next pkt */
6468 tx_buffer++;
6469 tx_desc++;
6470 i++;
6471 if (unlikely(!i)) {
6472 i -= tx_ring->count;
6473 tx_buffer = tx_ring->tx_buffer_info;
6474 tx_desc = IGB_TX_DESC(tx_ring, 0);
6475 }
Alexander Duyckf4128782012-09-13 06:28:01 +00006476
6477 /* issue prefetch for next Tx descriptor */
6478 prefetch(tx_desc);
6479
6480 /* update budget accounting */
6481 budget--;
6482 } while (likely(budget));
Alexander Duyck0e014cb2008-12-26 01:33:18 -08006483
Eric Dumazetbdbc0632012-01-04 20:23:36 +00006484 netdev_tx_completed_queue(txring_txq(tx_ring),
6485 total_packets, total_bytes);
Alexander Duyck8542db02011-08-26 07:44:43 +00006486 i += tx_ring->count;
Auke Kok9d5c8242008-01-24 02:22:38 -08006487 tx_ring->next_to_clean = i;
Alexander Duyck13fde972011-10-05 13:35:24 +00006488 u64_stats_update_begin(&tx_ring->tx_syncp);
6489 tx_ring->tx_stats.bytes += total_bytes;
6490 tx_ring->tx_stats.packets += total_packets;
6491 u64_stats_update_end(&tx_ring->tx_syncp);
Alexander Duyck0ba82992011-08-26 07:45:47 +00006492 q_vector->tx.total_bytes += total_bytes;
6493 q_vector->tx.total_packets += total_packets;
Auke Kok9d5c8242008-01-24 02:22:38 -08006494
Alexander Duyck6d095fa2011-08-26 07:46:19 +00006495 if (test_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags)) {
Alexander Duyck13fde972011-10-05 13:35:24 +00006496 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck13fde972011-10-05 13:35:24 +00006497
Auke Kok9d5c8242008-01-24 02:22:38 -08006498 /* Detect a transmit hang in hardware, this serializes the
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006499 * check with the clearing of time_stamp and movement of i
6500 */
Alexander Duyck6d095fa2011-08-26 07:46:19 +00006501 clear_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
Alexander Duyckf4128782012-09-13 06:28:01 +00006502 if (tx_buffer->next_to_watch &&
Alexander Duyck8542db02011-08-26 07:44:43 +00006503 time_after(jiffies, tx_buffer->time_stamp +
Joe Perches8e95a202009-12-03 07:58:21 +00006504 (adapter->tx_timeout_factor * HZ)) &&
6505 !(rd32(E1000_STATUS) & E1000_STATUS_TXOFF)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08006506
Auke Kok9d5c8242008-01-24 02:22:38 -08006507 /* detected Tx unit hang */
Alexander Duyck59d71982010-04-27 13:09:25 +00006508 dev_err(tx_ring->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08006509 "Detected Tx Unit Hang\n"
Alexander Duyck2d064c02008-07-08 15:10:12 -07006510 " Tx Queue <%d>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08006511 " TDH <%x>\n"
6512 " TDT <%x>\n"
6513 " next_to_use <%x>\n"
6514 " next_to_clean <%x>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08006515 "buffer_info[next_to_clean]\n"
6516 " time_stamp <%lx>\n"
Alexander Duyck8542db02011-08-26 07:44:43 +00006517 " next_to_watch <%p>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08006518 " jiffies <%lx>\n"
6519 " desc.status <%x>\n",
Alexander Duyck2d064c02008-07-08 15:10:12 -07006520 tx_ring->queue_index,
Alexander Duyck238ac812011-08-26 07:43:48 +00006521 rd32(E1000_TDH(tx_ring->reg_idx)),
Alexander Duyckfce99e32009-10-27 15:51:27 +00006522 readl(tx_ring->tail),
Auke Kok9d5c8242008-01-24 02:22:38 -08006523 tx_ring->next_to_use,
6524 tx_ring->next_to_clean,
Alexander Duyck8542db02011-08-26 07:44:43 +00006525 tx_buffer->time_stamp,
Alexander Duyckf4128782012-09-13 06:28:01 +00006526 tx_buffer->next_to_watch,
Auke Kok9d5c8242008-01-24 02:22:38 -08006527 jiffies,
Alexander Duyckf4128782012-09-13 06:28:01 +00006528 tx_buffer->next_to_watch->wb.status);
Alexander Duyck13fde972011-10-05 13:35:24 +00006529 netif_stop_subqueue(tx_ring->netdev,
6530 tx_ring->queue_index);
6531
6532 /* we are about to reset, no point in enabling stuff */
6533 return true;
Auke Kok9d5c8242008-01-24 02:22:38 -08006534 }
6535 }
Alexander Duyck13fde972011-10-05 13:35:24 +00006536
Alexander Duyck21ba6fe2013-02-09 04:27:48 +00006537#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyck13fde972011-10-05 13:35:24 +00006538 if (unlikely(total_packets &&
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006539 netif_carrier_ok(tx_ring->netdev) &&
6540 igb_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD)) {
Alexander Duyck13fde972011-10-05 13:35:24 +00006541 /* Make sure that anybody stopping the queue after this
6542 * sees the new next_to_clean.
6543 */
6544 smp_mb();
6545 if (__netif_subqueue_stopped(tx_ring->netdev,
6546 tx_ring->queue_index) &&
6547 !(test_bit(__IGB_DOWN, &adapter->state))) {
6548 netif_wake_subqueue(tx_ring->netdev,
6549 tx_ring->queue_index);
6550
6551 u64_stats_update_begin(&tx_ring->tx_syncp);
6552 tx_ring->tx_stats.restart_queue++;
6553 u64_stats_update_end(&tx_ring->tx_syncp);
6554 }
6555 }
6556
6557 return !!budget;
Auke Kok9d5c8242008-01-24 02:22:38 -08006558}
6559
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006560/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006561 * igb_reuse_rx_page - page flip buffer and store it back on the ring
6562 * @rx_ring: rx descriptor ring to store buffers on
6563 * @old_buff: donor buffer to have page reused
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006564 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006565 * Synchronizes page for reuse by the adapter
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006566 **/
6567static void igb_reuse_rx_page(struct igb_ring *rx_ring,
6568 struct igb_rx_buffer *old_buff)
6569{
6570 struct igb_rx_buffer *new_buff;
6571 u16 nta = rx_ring->next_to_alloc;
6572
6573 new_buff = &rx_ring->rx_buffer_info[nta];
6574
6575 /* update, and store next to alloc */
6576 nta++;
6577 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
6578
6579 /* transfer page from old buffer to new buffer */
Carolyn Wybornya1f63472014-04-11 02:20:44 +00006580 *new_buff = *old_buff;
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006581
6582 /* sync the buffer for use by the device */
6583 dma_sync_single_range_for_device(rx_ring->dev, old_buff->dma,
6584 old_buff->page_offset,
Alexander Duyckde78d1f2012-09-25 00:31:12 +00006585 IGB_RX_BUFSZ,
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006586 DMA_FROM_DEVICE);
6587}
6588
Alexander Duyck95dd44b2014-11-14 00:56:19 +00006589static inline bool igb_page_is_reserved(struct page *page)
6590{
Michal Hocko2f064f32015-08-21 14:11:51 -07006591 return (page_to_nid(page) != numa_mem_id()) || page_is_pfmemalloc(page);
Alexander Duyck95dd44b2014-11-14 00:56:19 +00006592}
6593
Alexander Duyck74e238e2013-02-02 05:07:11 +00006594static bool igb_can_reuse_rx_page(struct igb_rx_buffer *rx_buffer,
6595 struct page *page,
6596 unsigned int truesize)
6597{
6598 /* avoid re-using remote pages */
Alexander Duyck95dd44b2014-11-14 00:56:19 +00006599 if (unlikely(igb_page_is_reserved(page)))
Roman Gushchinbc16e472014-10-23 03:32:27 +00006600 return false;
6601
Alexander Duyck74e238e2013-02-02 05:07:11 +00006602#if (PAGE_SIZE < 8192)
6603 /* if we are only owner of page we can reuse it */
6604 if (unlikely(page_count(page) != 1))
6605 return false;
6606
6607 /* flip page offset to other buffer */
6608 rx_buffer->page_offset ^= IGB_RX_BUFSZ;
Alexander Duyck74e238e2013-02-02 05:07:11 +00006609#else
6610 /* move offset up to the next cache line */
6611 rx_buffer->page_offset += truesize;
6612
6613 if (rx_buffer->page_offset > (PAGE_SIZE - IGB_RX_BUFSZ))
6614 return false;
Alexander Duyck74e238e2013-02-02 05:07:11 +00006615#endif
6616
Alexander Duyck95dd44b2014-11-14 00:56:19 +00006617 /* Even if we own the page, we are not allowed to use atomic_set()
6618 * This would break get_page_unless_zero() users.
6619 */
6620 atomic_inc(&page->_count);
6621
Alexander Duyck74e238e2013-02-02 05:07:11 +00006622 return true;
6623}
6624
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006625/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006626 * igb_add_rx_frag - Add contents of Rx buffer to sk_buff
6627 * @rx_ring: rx descriptor ring to transact packets on
6628 * @rx_buffer: buffer containing page to add
6629 * @rx_desc: descriptor containing length of buffer written by hardware
6630 * @skb: sk_buff to place the data into
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006631 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006632 * This function will add the data contained in rx_buffer->page to the skb.
6633 * This is done either through a direct copy if the data in the buffer is
6634 * less than the skb header size, otherwise it will just attach the page as
6635 * a frag to the skb.
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006636 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006637 * The function will then update the page offset if necessary and return
6638 * true if the buffer can be reused by the adapter.
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006639 **/
6640static bool igb_add_rx_frag(struct igb_ring *rx_ring,
6641 struct igb_rx_buffer *rx_buffer,
6642 union e1000_adv_rx_desc *rx_desc,
6643 struct sk_buff *skb)
6644{
6645 struct page *page = rx_buffer->page;
Alexander Duyckf56e7bb2015-04-22 21:49:17 -07006646 unsigned char *va = page_address(page) + rx_buffer->page_offset;
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006647 unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
Alexander Duyck74e238e2013-02-02 05:07:11 +00006648#if (PAGE_SIZE < 8192)
6649 unsigned int truesize = IGB_RX_BUFSZ;
6650#else
Alexander Duyckf56e7bb2015-04-22 21:49:17 -07006651 unsigned int truesize = SKB_DATA_ALIGN(size);
Alexander Duyck74e238e2013-02-02 05:07:11 +00006652#endif
Alexander Duyckf56e7bb2015-04-22 21:49:17 -07006653 unsigned int pull_len;
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006654
Alexander Duyckf56e7bb2015-04-22 21:49:17 -07006655 if (unlikely(skb_is_nonlinear(skb)))
6656 goto add_tail_frag;
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006657
Alexander Duyckf56e7bb2015-04-22 21:49:17 -07006658 if (unlikely(igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP))) {
6659 igb_ptp_rx_pktstamp(rx_ring->q_vector, va, skb);
6660 va += IGB_TS_HDR_LEN;
6661 size -= IGB_TS_HDR_LEN;
6662 }
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006663
Alexander Duyckf56e7bb2015-04-22 21:49:17 -07006664 if (likely(size <= IGB_RX_HDR_LEN)) {
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006665 memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
6666
Alexander Duyck95dd44b2014-11-14 00:56:19 +00006667 /* page is not reserved, we can reuse buffer as-is */
6668 if (likely(!igb_page_is_reserved(page)))
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006669 return true;
6670
6671 /* this page cannot be reused so discard it */
Alexander Duyck95dd44b2014-11-14 00:56:19 +00006672 __free_page(page);
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006673 return false;
6674 }
6675
Alexander Duyckf56e7bb2015-04-22 21:49:17 -07006676 /* we need the header to contain the greater of either ETH_HLEN or
6677 * 60 bytes if the skb->len is less than 60 for skb_pad.
6678 */
6679 pull_len = eth_get_headlen(va, IGB_RX_HDR_LEN);
6680
6681 /* align pull length to size of long to optimize memcpy performance */
6682 memcpy(__skb_put(skb, pull_len), va, ALIGN(pull_len, sizeof(long)));
6683
6684 /* update all of the pointers */
6685 va += pull_len;
6686 size -= pull_len;
6687
6688add_tail_frag:
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006689 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
Alexander Duyckf56e7bb2015-04-22 21:49:17 -07006690 (unsigned long)va & ~PAGE_MASK, size, truesize);
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006691
Alexander Duyck74e238e2013-02-02 05:07:11 +00006692 return igb_can_reuse_rx_page(rx_buffer, page, truesize);
6693}
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006694
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006695static struct sk_buff *igb_fetch_rx_buffer(struct igb_ring *rx_ring,
6696 union e1000_adv_rx_desc *rx_desc,
6697 struct sk_buff *skb)
6698{
6699 struct igb_rx_buffer *rx_buffer;
6700 struct page *page;
6701
6702 rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006703 page = rx_buffer->page;
6704 prefetchw(page);
6705
6706 if (likely(!skb)) {
6707 void *page_addr = page_address(page) +
6708 rx_buffer->page_offset;
6709
6710 /* prefetch first cache line of first page */
6711 prefetch(page_addr);
6712#if L1_CACHE_BYTES < 128
6713 prefetch(page_addr + L1_CACHE_BYTES);
6714#endif
6715
6716 /* allocate a skb to store the frags */
Alexander Duyck67fd8932014-12-09 19:40:56 -08006717 skb = napi_alloc_skb(&rx_ring->q_vector->napi, IGB_RX_HDR_LEN);
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006718 if (unlikely(!skb)) {
6719 rx_ring->rx_stats.alloc_failed++;
6720 return NULL;
6721 }
6722
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006723 /* we will be copying header into skb->data in
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006724 * pskb_may_pull so it is in our interest to prefetch
6725 * it now to avoid a possible cache miss
6726 */
6727 prefetchw(skb->data);
6728 }
6729
6730 /* we are reusing so sync this buffer for CPU use */
6731 dma_sync_single_range_for_cpu(rx_ring->dev,
6732 rx_buffer->dma,
6733 rx_buffer->page_offset,
Alexander Duyckde78d1f2012-09-25 00:31:12 +00006734 IGB_RX_BUFSZ,
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006735 DMA_FROM_DEVICE);
6736
6737 /* pull page into skb */
6738 if (igb_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
6739 /* hand second half of page back to the ring */
6740 igb_reuse_rx_page(rx_ring, rx_buffer);
6741 } else {
6742 /* we are not reusing the buffer so unmap it */
6743 dma_unmap_page(rx_ring->dev, rx_buffer->dma,
6744 PAGE_SIZE, DMA_FROM_DEVICE);
6745 }
6746
6747 /* clear contents of rx_buffer */
6748 rx_buffer->page = NULL;
6749
6750 return skb;
6751}
6752
Alexander Duyckcd392f52011-08-26 07:43:59 +00006753static inline void igb_rx_checksum(struct igb_ring *ring,
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006754 union e1000_adv_rx_desc *rx_desc,
6755 struct sk_buff *skb)
Auke Kok9d5c8242008-01-24 02:22:38 -08006756{
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006757 skb_checksum_none_assert(skb);
Auke Kok9d5c8242008-01-24 02:22:38 -08006758
Alexander Duyck294e7d72011-08-26 07:45:57 +00006759 /* Ignore Checksum bit is set */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006760 if (igb_test_staterr(rx_desc, E1000_RXD_STAT_IXSM))
Alexander Duyck294e7d72011-08-26 07:45:57 +00006761 return;
6762
6763 /* Rx checksum disabled via ethtool */
6764 if (!(ring->netdev->features & NETIF_F_RXCSUM))
Auke Kok9d5c8242008-01-24 02:22:38 -08006765 return;
Alexander Duyck85ad76b2009-10-27 15:52:46 +00006766
Auke Kok9d5c8242008-01-24 02:22:38 -08006767 /* TCP/UDP checksum error bit is set */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006768 if (igb_test_staterr(rx_desc,
6769 E1000_RXDEXT_STATERR_TCPE |
6770 E1000_RXDEXT_STATERR_IPE)) {
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006771 /* work around errata with sctp packets where the TCPE aka
Jesse Brandeburgb9473562009-04-27 22:36:13 +00006772 * L4E bit is set incorrectly on 64 byte (60 byte w/o crc)
6773 * packets, (aka let the stack check the crc32c)
6774 */
Alexander Duyck866cff02011-08-26 07:45:36 +00006775 if (!((skb->len == 60) &&
6776 test_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags))) {
Eric Dumazet12dcd862010-10-15 17:27:10 +00006777 u64_stats_update_begin(&ring->rx_syncp);
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +00006778 ring->rx_stats.csum_err++;
Eric Dumazet12dcd862010-10-15 17:27:10 +00006779 u64_stats_update_end(&ring->rx_syncp);
6780 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006781 /* let the stack verify checksum errors */
Auke Kok9d5c8242008-01-24 02:22:38 -08006782 return;
6783 }
6784 /* It must be a TCP or UDP packet with a valid checksum */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006785 if (igb_test_staterr(rx_desc, E1000_RXD_STAT_TCPCS |
6786 E1000_RXD_STAT_UDPCS))
Auke Kok9d5c8242008-01-24 02:22:38 -08006787 skb->ip_summed = CHECKSUM_UNNECESSARY;
6788
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006789 dev_dbg(ring->dev, "cksum success: bits %08X\n",
6790 le32_to_cpu(rx_desc->wb.upper.status_error));
Auke Kok9d5c8242008-01-24 02:22:38 -08006791}
6792
Alexander Duyck077887c2011-08-26 07:46:29 +00006793static inline void igb_rx_hash(struct igb_ring *ring,
6794 union e1000_adv_rx_desc *rx_desc,
6795 struct sk_buff *skb)
6796{
6797 if (ring->netdev->features & NETIF_F_RXHASH)
Tom Herbert42bdf082013-12-18 16:46:58 +00006798 skb_set_hash(skb,
6799 le32_to_cpu(rx_desc->wb.lower.hi_dword.rss),
6800 PKT_HASH_TYPE_L3);
Alexander Duyck077887c2011-08-26 07:46:29 +00006801}
6802
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006803/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006804 * igb_is_non_eop - process handling of non-EOP buffers
6805 * @rx_ring: Rx ring being processed
6806 * @rx_desc: Rx descriptor for current buffer
6807 * @skb: current socket buffer containing buffer in progress
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006808 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006809 * This function updates next to clean. If the buffer is an EOP buffer
6810 * this function exits returning false, otherwise it will place the
6811 * sk_buff in the next buffer to be chained and return true indicating
6812 * that this is in fact a non-EOP buffer.
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006813 **/
6814static bool igb_is_non_eop(struct igb_ring *rx_ring,
6815 union e1000_adv_rx_desc *rx_desc)
6816{
6817 u32 ntc = rx_ring->next_to_clean + 1;
6818
6819 /* fetch, update, and store next to clean */
6820 ntc = (ntc < rx_ring->count) ? ntc : 0;
6821 rx_ring->next_to_clean = ntc;
6822
6823 prefetch(IGB_RX_DESC(rx_ring, ntc));
6824
6825 if (likely(igb_test_staterr(rx_desc, E1000_RXD_STAT_EOP)))
6826 return false;
6827
6828 return true;
6829}
6830
6831/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006832 * igb_cleanup_headers - Correct corrupted or empty headers
6833 * @rx_ring: rx descriptor ring packet is being transacted on
6834 * @rx_desc: pointer to the EOP Rx descriptor
6835 * @skb: pointer to current skb being fixed
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006836 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006837 * Address the case where we are pulling data in on pages only
6838 * and as such no data is present in the skb header.
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006839 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006840 * In addition if skb is not at least 60 bytes we need to pad it so that
6841 * it is large enough to qualify as a valid Ethernet frame.
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006842 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006843 * Returns true if an error was encountered and skb was freed.
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006844 **/
6845static bool igb_cleanup_headers(struct igb_ring *rx_ring,
6846 union e1000_adv_rx_desc *rx_desc,
6847 struct sk_buff *skb)
6848{
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006849 if (unlikely((igb_test_staterr(rx_desc,
6850 E1000_RXDEXT_ERR_FRAME_ERR_MASK)))) {
6851 struct net_device *netdev = rx_ring->netdev;
6852 if (!(netdev->features & NETIF_F_RXALL)) {
6853 dev_kfree_skb_any(skb);
6854 return true;
6855 }
6856 }
6857
Alexander Duycka94d9e22014-12-03 08:17:39 -08006858 /* if eth_skb_pad returns an error the skb was freed */
6859 if (eth_skb_pad(skb))
6860 return true;
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006861
6862 return false;
Alexander Duyck2d94d8a2009-07-23 18:10:06 +00006863}
6864
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00006865/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006866 * igb_process_skb_fields - Populate skb header fields from Rx descriptor
6867 * @rx_ring: rx descriptor ring packet is being transacted on
6868 * @rx_desc: pointer to the EOP Rx descriptor
6869 * @skb: pointer to current skb being populated
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00006870 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006871 * This function checks the ring, descriptor, and packet information in
6872 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
6873 * other fields within the skb.
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00006874 **/
6875static void igb_process_skb_fields(struct igb_ring *rx_ring,
6876 union e1000_adv_rx_desc *rx_desc,
6877 struct sk_buff *skb)
6878{
6879 struct net_device *dev = rx_ring->netdev;
6880
6881 igb_rx_hash(rx_ring, rx_desc, skb);
6882
6883 igb_rx_checksum(rx_ring, rx_desc, skb);
6884
Jakub Kicinski5499a962014-04-02 10:33:33 +00006885 if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TS) &&
6886 !igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP))
6887 igb_ptp_rx_rgtstamp(rx_ring->q_vector, skb);
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00006888
Patrick McHardyf6469682013-04-19 02:04:27 +00006889 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00006890 igb_test_staterr(rx_desc, E1000_RXD_STAT_VP)) {
6891 u16 vid;
Carolyn Wyborny9005df32014-04-11 01:45:34 +00006892
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00006893 if (igb_test_staterr(rx_desc, E1000_RXDEXT_STATERR_LB) &&
6894 test_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &rx_ring->flags))
6895 vid = be16_to_cpu(rx_desc->wb.upper.vlan);
6896 else
6897 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
6898
Patrick McHardy86a9bad2013-04-19 02:04:30 +00006899 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00006900 }
6901
6902 skb_record_rx_queue(skb, rx_ring->queue_index);
6903
6904 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
6905}
6906
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006907static bool igb_clean_rx_irq(struct igb_q_vector *q_vector, const int budget)
Auke Kok9d5c8242008-01-24 02:22:38 -08006908{
Alexander Duyck0ba82992011-08-26 07:45:47 +00006909 struct igb_ring *rx_ring = q_vector->rx.ring;
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006910 struct sk_buff *skb = rx_ring->skb;
Auke Kok9d5c8242008-01-24 02:22:38 -08006911 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck16eb8812011-08-26 07:43:54 +00006912 u16 cleaned_count = igb_desc_unused(rx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08006913
Eric W. Biederman57ba34c2014-03-14 18:00:06 -07006914 while (likely(total_packets < budget)) {
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006915 union e1000_adv_rx_desc *rx_desc;
Auke Kok9d5c8242008-01-24 02:22:38 -08006916
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006917 /* return some buffers to hardware, one at a time is too slow */
6918 if (cleaned_count >= IGB_RX_BUFFER_WRITE) {
6919 igb_alloc_rx_buffers(rx_ring, cleaned_count);
6920 cleaned_count = 0;
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07006921 }
6922
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006923 rx_desc = IGB_RX_DESC(rx_ring, rx_ring->next_to_clean);
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07006924
Alexander Duyck124b74c2014-12-11 15:02:28 -08006925 if (!rx_desc->wb.upper.status_error)
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006926 break;
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07006927
Alexander Duyck74e238e2013-02-02 05:07:11 +00006928 /* This memory barrier is needed to keep us from reading
6929 * any other fields out of the rx_desc until we know the
Alexander Duyck124b74c2014-12-11 15:02:28 -08006930 * descriptor has been written back
Alexander Duyck74e238e2013-02-02 05:07:11 +00006931 */
Alexander Duyck124b74c2014-12-11 15:02:28 -08006932 dma_rmb();
Alexander Duyck74e238e2013-02-02 05:07:11 +00006933
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006934 /* retrieve a buffer from the ring */
Alexander Duyckf9d40f62013-04-17 20:41:04 +00006935 skb = igb_fetch_rx_buffer(rx_ring, rx_desc, skb);
Alexander Duyck16eb8812011-08-26 07:43:54 +00006936
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006937 /* exit if we failed to retrieve a buffer */
6938 if (!skb)
6939 break;
6940
6941 cleaned_count++;
6942
6943 /* fetch next buffer in frame if non-eop */
6944 if (igb_is_non_eop(rx_ring, rx_desc))
6945 continue;
Alexander Duyck44390ca2011-08-26 07:43:38 +00006946
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006947 /* verify the packet layout is correct */
6948 if (igb_cleanup_headers(rx_ring, rx_desc, skb)) {
6949 skb = NULL;
6950 continue;
Auke Kok9d5c8242008-01-24 02:22:38 -08006951 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006952
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00006953 /* probably a little skewed due to removing CRC */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006954 total_bytes += skb->len;
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006955
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00006956 /* populate checksum, timestamp, VLAN, and protocol */
6957 igb_process_skb_fields(rx_ring, rx_desc, skb);
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006958
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00006959 napi_gro_receive(&q_vector->napi, skb);
Auke Kok9d5c8242008-01-24 02:22:38 -08006960
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006961 /* reset skb pointer */
6962 skb = NULL;
6963
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006964 /* update budget accounting */
6965 total_packets++;
Eric W. Biederman57ba34c2014-03-14 18:00:06 -07006966 }
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07006967
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006968 /* place incomplete frames back on ring for completion */
6969 rx_ring->skb = skb;
6970
Eric Dumazet12dcd862010-10-15 17:27:10 +00006971 u64_stats_update_begin(&rx_ring->rx_syncp);
Auke Kok9d5c8242008-01-24 02:22:38 -08006972 rx_ring->rx_stats.packets += total_packets;
6973 rx_ring->rx_stats.bytes += total_bytes;
Eric Dumazet12dcd862010-10-15 17:27:10 +00006974 u64_stats_update_end(&rx_ring->rx_syncp);
Alexander Duyck0ba82992011-08-26 07:45:47 +00006975 q_vector->rx.total_packets += total_packets;
6976 q_vector->rx.total_bytes += total_bytes;
Alexander Duyckc023cd82011-08-26 07:43:43 +00006977
6978 if (cleaned_count)
Alexander Duyckcd392f52011-08-26 07:43:59 +00006979 igb_alloc_rx_buffers(rx_ring, cleaned_count);
Alexander Duyckc023cd82011-08-26 07:43:43 +00006980
Carolyn Wybornyda1f1df2014-04-11 02:11:17 +00006981 return total_packets < budget;
Auke Kok9d5c8242008-01-24 02:22:38 -08006982}
6983
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006984static bool igb_alloc_mapped_page(struct igb_ring *rx_ring,
6985 struct igb_rx_buffer *bi)
Alexander Duyckc023cd82011-08-26 07:43:43 +00006986{
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006987 struct page *page = bi->page;
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006988 dma_addr_t dma;
Alexander Duyckc023cd82011-08-26 07:43:43 +00006989
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006990 /* since we are recycling buffers we should seldom need to alloc */
6991 if (likely(page))
Alexander Duyckc023cd82011-08-26 07:43:43 +00006992 return true;
6993
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006994 /* alloc new page for storage */
Alexander Duyck42b17f02014-11-11 09:26:57 -08006995 page = dev_alloc_page();
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006996 if (unlikely(!page)) {
6997 rx_ring->rx_stats.alloc_failed++;
6998 return false;
Alexander Duyckc023cd82011-08-26 07:43:43 +00006999 }
7000
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007001 /* map page for use */
7002 dma = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE);
Alexander Duyckc023cd82011-08-26 07:43:43 +00007003
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007004 /* if mapping failed free memory back to system since
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007005 * there isn't much point in holding memory we can't use
7006 */
Alexander Duyckc023cd82011-08-26 07:43:43 +00007007 if (dma_mapping_error(rx_ring->dev, dma)) {
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007008 __free_page(page);
7009
Alexander Duyckc023cd82011-08-26 07:43:43 +00007010 rx_ring->rx_stats.alloc_failed++;
7011 return false;
7012 }
7013
7014 bi->dma = dma;
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007015 bi->page = page;
7016 bi->page_offset = 0;
Alexander Duyck1a1c2252012-09-25 00:30:52 +00007017
Alexander Duyckc023cd82011-08-26 07:43:43 +00007018 return true;
7019}
7020
Auke Kok9d5c8242008-01-24 02:22:38 -08007021/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007022 * igb_alloc_rx_buffers - Replace used receive buffers; packet split
7023 * @adapter: address of board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08007024 **/
Alexander Duyckcd392f52011-08-26 07:43:59 +00007025void igb_alloc_rx_buffers(struct igb_ring *rx_ring, u16 cleaned_count)
Auke Kok9d5c8242008-01-24 02:22:38 -08007026{
Auke Kok9d5c8242008-01-24 02:22:38 -08007027 union e1000_adv_rx_desc *rx_desc;
Alexander Duyck06034642011-08-26 07:44:22 +00007028 struct igb_rx_buffer *bi;
Alexander Duyckc023cd82011-08-26 07:43:43 +00007029 u16 i = rx_ring->next_to_use;
Auke Kok9d5c8242008-01-24 02:22:38 -08007030
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007031 /* nothing to do */
7032 if (!cleaned_count)
7033 return;
7034
Alexander Duyck601369062011-08-26 07:44:05 +00007035 rx_desc = IGB_RX_DESC(rx_ring, i);
Alexander Duyck06034642011-08-26 07:44:22 +00007036 bi = &rx_ring->rx_buffer_info[i];
Alexander Duyckc023cd82011-08-26 07:43:43 +00007037 i -= rx_ring->count;
Auke Kok9d5c8242008-01-24 02:22:38 -08007038
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007039 do {
Alexander Duyck1a1c2252012-09-25 00:30:52 +00007040 if (!igb_alloc_mapped_page(rx_ring, bi))
Alexander Duyckc023cd82011-08-26 07:43:43 +00007041 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08007042
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007043 /* Refresh the desc even if buffer_addrs didn't change
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007044 * because each write-back erases this info.
7045 */
Alexander Duyckf9d40f62013-04-17 20:41:04 +00007046 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Auke Kok9d5c8242008-01-24 02:22:38 -08007047
Alexander Duyckc023cd82011-08-26 07:43:43 +00007048 rx_desc++;
7049 bi++;
Auke Kok9d5c8242008-01-24 02:22:38 -08007050 i++;
Alexander Duyckc023cd82011-08-26 07:43:43 +00007051 if (unlikely(!i)) {
Alexander Duyck601369062011-08-26 07:44:05 +00007052 rx_desc = IGB_RX_DESC(rx_ring, 0);
Alexander Duyck06034642011-08-26 07:44:22 +00007053 bi = rx_ring->rx_buffer_info;
Alexander Duyckc023cd82011-08-26 07:43:43 +00007054 i -= rx_ring->count;
7055 }
7056
Alexander Duyck95dd44b2014-11-14 00:56:19 +00007057 /* clear the status bits for the next_to_use descriptor */
7058 rx_desc->wb.upper.status_error = 0;
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007059
7060 cleaned_count--;
7061 } while (cleaned_count);
Auke Kok9d5c8242008-01-24 02:22:38 -08007062
Alexander Duyckc023cd82011-08-26 07:43:43 +00007063 i += rx_ring->count;
7064
Auke Kok9d5c8242008-01-24 02:22:38 -08007065 if (rx_ring->next_to_use != i) {
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007066 /* record the next descriptor to use */
Auke Kok9d5c8242008-01-24 02:22:38 -08007067 rx_ring->next_to_use = i;
Auke Kok9d5c8242008-01-24 02:22:38 -08007068
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007069 /* update next to alloc since we have filled the ring */
7070 rx_ring->next_to_alloc = i;
7071
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007072 /* Force memory writes to complete before letting h/w
Auke Kok9d5c8242008-01-24 02:22:38 -08007073 * know there are new descriptors to fetch. (Only
7074 * applicable for weak-ordered memory model archs,
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007075 * such as IA-64).
7076 */
Auke Kok9d5c8242008-01-24 02:22:38 -08007077 wmb();
Alexander Duyckfce99e32009-10-27 15:51:27 +00007078 writel(i, rx_ring->tail);
Auke Kok9d5c8242008-01-24 02:22:38 -08007079 }
7080}
7081
7082/**
7083 * igb_mii_ioctl -
7084 * @netdev:
7085 * @ifreq:
7086 * @cmd:
7087 **/
7088static int igb_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
7089{
7090 struct igb_adapter *adapter = netdev_priv(netdev);
7091 struct mii_ioctl_data *data = if_mii(ifr);
7092
7093 if (adapter->hw.phy.media_type != e1000_media_type_copper)
7094 return -EOPNOTSUPP;
7095
7096 switch (cmd) {
7097 case SIOCGMIIPHY:
7098 data->phy_id = adapter->hw.phy.addr;
7099 break;
7100 case SIOCGMIIREG:
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08007101 if (igb_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
Carolyn Wyborny9005df32014-04-11 01:45:34 +00007102 &data->val_out))
Auke Kok9d5c8242008-01-24 02:22:38 -08007103 return -EIO;
7104 break;
7105 case SIOCSMIIREG:
7106 default:
7107 return -EOPNOTSUPP;
7108 }
7109 return 0;
7110}
7111
7112/**
7113 * igb_ioctl -
7114 * @netdev:
7115 * @ifreq:
7116 * @cmd:
7117 **/
7118static int igb_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
7119{
7120 switch (cmd) {
7121 case SIOCGMIIPHY:
7122 case SIOCGMIIREG:
7123 case SIOCSMIIREG:
7124 return igb_mii_ioctl(netdev, ifr, cmd);
Jacob Keller6ab5f7b2014-01-11 07:20:06 +00007125 case SIOCGHWTSTAMP:
7126 return igb_ptp_get_ts_config(netdev, ifr);
Patrick Ohlyc6cb0902009-02-12 05:03:42 +00007127 case SIOCSHWTSTAMP:
Jacob Keller6ab5f7b2014-01-11 07:20:06 +00007128 return igb_ptp_set_ts_config(netdev, ifr);
Auke Kok9d5c8242008-01-24 02:22:38 -08007129 default:
7130 return -EOPNOTSUPP;
7131 }
7132}
7133
Todd Fujinaka94826482014-07-10 01:47:15 -07007134void igb_read_pci_cfg(struct e1000_hw *hw, u32 reg, u16 *value)
7135{
7136 struct igb_adapter *adapter = hw->back;
7137
7138 pci_read_config_word(adapter->pdev, reg, value);
7139}
7140
7141void igb_write_pci_cfg(struct e1000_hw *hw, u32 reg, u16 *value)
7142{
7143 struct igb_adapter *adapter = hw->back;
7144
7145 pci_write_config_word(adapter->pdev, reg, *value);
7146}
7147
Alexander Duyck009bc062009-07-23 18:08:35 +00007148s32 igb_read_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
7149{
7150 struct igb_adapter *adapter = hw->back;
Alexander Duyck009bc062009-07-23 18:08:35 +00007151
Jiang Liu23d028c2012-08-20 13:32:20 -06007152 if (pcie_capability_read_word(adapter->pdev, reg, value))
Alexander Duyck009bc062009-07-23 18:08:35 +00007153 return -E1000_ERR_CONFIG;
7154
Alexander Duyck009bc062009-07-23 18:08:35 +00007155 return 0;
7156}
7157
7158s32 igb_write_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
7159{
7160 struct igb_adapter *adapter = hw->back;
Alexander Duyck009bc062009-07-23 18:08:35 +00007161
Jiang Liu23d028c2012-08-20 13:32:20 -06007162 if (pcie_capability_write_word(adapter->pdev, reg, *value))
Alexander Duyck009bc062009-07-23 18:08:35 +00007163 return -E1000_ERR_CONFIG;
7164
Alexander Duyck009bc062009-07-23 18:08:35 +00007165 return 0;
7166}
7167
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007168static void igb_vlan_mode(struct net_device *netdev, netdev_features_t features)
Auke Kok9d5c8242008-01-24 02:22:38 -08007169{
7170 struct igb_adapter *adapter = netdev_priv(netdev);
7171 struct e1000_hw *hw = &adapter->hw;
7172 u32 ctrl, rctl;
Patrick McHardyf6469682013-04-19 02:04:27 +00007173 bool enable = !!(features & NETIF_F_HW_VLAN_CTAG_RX);
Auke Kok9d5c8242008-01-24 02:22:38 -08007174
Alexander Duyck5faf0302011-08-26 07:46:08 +00007175 if (enable) {
Auke Kok9d5c8242008-01-24 02:22:38 -08007176 /* enable VLAN tag insert/strip */
7177 ctrl = rd32(E1000_CTRL);
7178 ctrl |= E1000_CTRL_VME;
7179 wr32(E1000_CTRL, ctrl);
7180
Alexander Duyck51466232009-10-27 23:47:35 +00007181 /* Disable CFI check */
Auke Kok9d5c8242008-01-24 02:22:38 -08007182 rctl = rd32(E1000_RCTL);
Auke Kok9d5c8242008-01-24 02:22:38 -08007183 rctl &= ~E1000_RCTL_CFIEN;
7184 wr32(E1000_RCTL, rctl);
Auke Kok9d5c8242008-01-24 02:22:38 -08007185 } else {
7186 /* disable VLAN tag insert/strip */
7187 ctrl = rd32(E1000_CTRL);
7188 ctrl &= ~E1000_CTRL_VME;
7189 wr32(E1000_CTRL, ctrl);
Auke Kok9d5c8242008-01-24 02:22:38 -08007190 }
7191
Alexander Duycke1739522009-02-19 20:39:44 -08007192 igb_rlpml_set(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08007193}
7194
Patrick McHardy80d5c362013-04-19 02:04:28 +00007195static int igb_vlan_rx_add_vid(struct net_device *netdev,
7196 __be16 proto, u16 vid)
Auke Kok9d5c8242008-01-24 02:22:38 -08007197{
7198 struct igb_adapter *adapter = netdev_priv(netdev);
7199 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007200 int pf_id = adapter->vfs_allocated_count;
Auke Kok9d5c8242008-01-24 02:22:38 -08007201
Alexander Duyck51466232009-10-27 23:47:35 +00007202 /* attempt to add filter to vlvf array */
7203 igb_vlvf_set(adapter, vid, true, pf_id);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007204
Alexander Duyck51466232009-10-27 23:47:35 +00007205 /* add the filter since PF can receive vlans w/o entry in vlvf */
7206 igb_vfta_set(hw, vid, true);
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00007207
7208 set_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05007209
7210 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08007211}
7212
Patrick McHardy80d5c362013-04-19 02:04:28 +00007213static int igb_vlan_rx_kill_vid(struct net_device *netdev,
7214 __be16 proto, u16 vid)
Auke Kok9d5c8242008-01-24 02:22:38 -08007215{
7216 struct igb_adapter *adapter = netdev_priv(netdev);
7217 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007218 int pf_id = adapter->vfs_allocated_count;
Alexander Duyck51466232009-10-27 23:47:35 +00007219 s32 err;
Auke Kok9d5c8242008-01-24 02:22:38 -08007220
Alexander Duyck51466232009-10-27 23:47:35 +00007221 /* remove vlan from VLVF table array */
7222 err = igb_vlvf_set(adapter, vid, false, pf_id);
Auke Kok9d5c8242008-01-24 02:22:38 -08007223
Alexander Duyck51466232009-10-27 23:47:35 +00007224 /* if vid was not present in VLVF just remove it from table */
7225 if (err)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007226 igb_vfta_set(hw, vid, false);
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00007227
7228 clear_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05007229
7230 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08007231}
7232
7233static void igb_restore_vlan(struct igb_adapter *adapter)
7234{
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00007235 u16 vid;
Auke Kok9d5c8242008-01-24 02:22:38 -08007236
Alexander Duyck5faf0302011-08-26 07:46:08 +00007237 igb_vlan_mode(adapter->netdev, adapter->netdev->features);
7238
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00007239 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
Patrick McHardy80d5c362013-04-19 02:04:28 +00007240 igb_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
Auke Kok9d5c8242008-01-24 02:22:38 -08007241}
7242
David Decotigny14ad2512011-04-27 18:32:43 +00007243int igb_set_spd_dplx(struct igb_adapter *adapter, u32 spd, u8 dplx)
Auke Kok9d5c8242008-01-24 02:22:38 -08007244{
Alexander Duyck090b1792009-10-27 23:51:55 +00007245 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08007246 struct e1000_mac_info *mac = &adapter->hw.mac;
7247
7248 mac->autoneg = 0;
7249
David Decotigny14ad2512011-04-27 18:32:43 +00007250 /* Make sure dplx is at most 1 bit and lsb of speed is not set
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007251 * for the switch() below to work
7252 */
David Decotigny14ad2512011-04-27 18:32:43 +00007253 if ((spd & 1) || (dplx & ~1))
7254 goto err_inval;
7255
Akeem G. Abodunrinf502ef72013-04-05 16:49:06 +00007256 /* Fiber NIC's only allow 1000 gbps Full duplex
7257 * and 100Mbps Full duplex for 100baseFx sfp
7258 */
7259 if (adapter->hw.phy.media_type == e1000_media_type_internal_serdes) {
7260 switch (spd + dplx) {
7261 case SPEED_10 + DUPLEX_HALF:
7262 case SPEED_10 + DUPLEX_FULL:
7263 case SPEED_100 + DUPLEX_HALF:
7264 goto err_inval;
7265 default:
7266 break;
7267 }
7268 }
Carolyn Wybornycd2638a2010-10-12 22:27:02 +00007269
David Decotigny14ad2512011-04-27 18:32:43 +00007270 switch (spd + dplx) {
Auke Kok9d5c8242008-01-24 02:22:38 -08007271 case SPEED_10 + DUPLEX_HALF:
7272 mac->forced_speed_duplex = ADVERTISE_10_HALF;
7273 break;
7274 case SPEED_10 + DUPLEX_FULL:
7275 mac->forced_speed_duplex = ADVERTISE_10_FULL;
7276 break;
7277 case SPEED_100 + DUPLEX_HALF:
7278 mac->forced_speed_duplex = ADVERTISE_100_HALF;
7279 break;
7280 case SPEED_100 + DUPLEX_FULL:
7281 mac->forced_speed_duplex = ADVERTISE_100_FULL;
7282 break;
7283 case SPEED_1000 + DUPLEX_FULL:
7284 mac->autoneg = 1;
7285 adapter->hw.phy.autoneg_advertised = ADVERTISE_1000_FULL;
7286 break;
7287 case SPEED_1000 + DUPLEX_HALF: /* not supported */
7288 default:
David Decotigny14ad2512011-04-27 18:32:43 +00007289 goto err_inval;
Auke Kok9d5c8242008-01-24 02:22:38 -08007290 }
Jesse Brandeburg8376dad2012-07-26 02:31:19 +00007291
7292 /* clear MDI, MDI(-X) override is only allowed when autoneg enabled */
7293 adapter->hw.phy.mdix = AUTO_ALL_MODES;
7294
Auke Kok9d5c8242008-01-24 02:22:38 -08007295 return 0;
David Decotigny14ad2512011-04-27 18:32:43 +00007296
7297err_inval:
7298 dev_err(&pdev->dev, "Unsupported Speed/Duplex configuration\n");
7299 return -EINVAL;
Auke Kok9d5c8242008-01-24 02:22:38 -08007300}
7301
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007302static int __igb_shutdown(struct pci_dev *pdev, bool *enable_wake,
7303 bool runtime)
Auke Kok9d5c8242008-01-24 02:22:38 -08007304{
7305 struct net_device *netdev = pci_get_drvdata(pdev);
7306 struct igb_adapter *adapter = netdev_priv(netdev);
7307 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck2d064c02008-07-08 15:10:12 -07007308 u32 ctrl, rctl, status;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007309 u32 wufc = runtime ? E1000_WUFC_LNKC : adapter->wol;
Auke Kok9d5c8242008-01-24 02:22:38 -08007310#ifdef CONFIG_PM
7311 int retval = 0;
7312#endif
7313
7314 netif_device_detach(netdev);
7315
Alexander Duycka88f10e2008-07-08 15:13:38 -07007316 if (netif_running(netdev))
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007317 __igb_close(netdev, true);
Alexander Duycka88f10e2008-07-08 15:13:38 -07007318
Alexander Duyck047e0032009-10-27 15:49:27 +00007319 igb_clear_interrupt_scheme(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08007320
7321#ifdef CONFIG_PM
7322 retval = pci_save_state(pdev);
7323 if (retval)
7324 return retval;
7325#endif
7326
7327 status = rd32(E1000_STATUS);
7328 if (status & E1000_STATUS_LU)
7329 wufc &= ~E1000_WUFC_LNKC;
7330
7331 if (wufc) {
7332 igb_setup_rctl(adapter);
Alexander Duyckff41f8d2009-09-03 14:48:56 +00007333 igb_set_rx_mode(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08007334
7335 /* turn on all-multi mode if wake on multicast is enabled */
7336 if (wufc & E1000_WUFC_MC) {
7337 rctl = rd32(E1000_RCTL);
7338 rctl |= E1000_RCTL_MPE;
7339 wr32(E1000_RCTL, rctl);
7340 }
7341
7342 ctrl = rd32(E1000_CTRL);
7343 /* advertise wake from D3Cold */
7344 #define E1000_CTRL_ADVD3WUC 0x00100000
7345 /* phy power management enable */
7346 #define E1000_CTRL_EN_PHY_PWR_MGMT 0x00200000
7347 ctrl |= E1000_CTRL_ADVD3WUC;
7348 wr32(E1000_CTRL, ctrl);
7349
Auke Kok9d5c8242008-01-24 02:22:38 -08007350 /* Allow time for pending master requests to run */
Alexander Duyck330a6d62009-10-27 23:51:35 +00007351 igb_disable_pcie_master(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08007352
7353 wr32(E1000_WUC, E1000_WUC_PME_EN);
7354 wr32(E1000_WUFC, wufc);
Auke Kok9d5c8242008-01-24 02:22:38 -08007355 } else {
7356 wr32(E1000_WUC, 0);
7357 wr32(E1000_WUFC, 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08007358 }
7359
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00007360 *enable_wake = wufc || adapter->en_mng_pt;
7361 if (!*enable_wake)
Nick Nunley88a268c2010-02-17 01:01:59 +00007362 igb_power_down_link(adapter);
7363 else
7364 igb_power_up_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08007365
7366 /* Release control of h/w to f/w. If f/w is AMT enabled, this
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007367 * would have already happened in close and is redundant.
7368 */
Auke Kok9d5c8242008-01-24 02:22:38 -08007369 igb_release_hw_control(adapter);
7370
7371 pci_disable_device(pdev);
7372
Auke Kok9d5c8242008-01-24 02:22:38 -08007373 return 0;
7374}
7375
7376#ifdef CONFIG_PM
Emil Tantilovd9dd9662012-01-28 08:10:35 +00007377#ifdef CONFIG_PM_SLEEP
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007378static int igb_suspend(struct device *dev)
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00007379{
7380 int retval;
7381 bool wake;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007382 struct pci_dev *pdev = to_pci_dev(dev);
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00007383
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007384 retval = __igb_shutdown(pdev, &wake, 0);
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00007385 if (retval)
7386 return retval;
7387
7388 if (wake) {
7389 pci_prepare_to_sleep(pdev);
7390 } else {
7391 pci_wake_from_d3(pdev, false);
7392 pci_set_power_state(pdev, PCI_D3hot);
7393 }
7394
7395 return 0;
7396}
Emil Tantilovd9dd9662012-01-28 08:10:35 +00007397#endif /* CONFIG_PM_SLEEP */
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00007398
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007399static int igb_resume(struct device *dev)
Auke Kok9d5c8242008-01-24 02:22:38 -08007400{
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007401 struct pci_dev *pdev = to_pci_dev(dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08007402 struct net_device *netdev = pci_get_drvdata(pdev);
7403 struct igb_adapter *adapter = netdev_priv(netdev);
7404 struct e1000_hw *hw = &adapter->hw;
7405 u32 err;
7406
7407 pci_set_power_state(pdev, PCI_D0);
7408 pci_restore_state(pdev);
Nick Nunleyb94f2d72010-02-17 01:02:19 +00007409 pci_save_state(pdev);
Taku Izumi42bfd33a2008-06-20 12:10:30 +09007410
Carolyn Wyborny17a402a2014-11-21 23:52:54 -08007411 if (!pci_device_is_present(pdev))
7412 return -ENODEV;
Alexander Duyckaed5dec2009-02-06 23:16:04 +00007413 err = pci_enable_device_mem(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08007414 if (err) {
7415 dev_err(&pdev->dev,
7416 "igb: Cannot enable PCI device from suspend\n");
7417 return err;
7418 }
7419 pci_set_master(pdev);
7420
7421 pci_enable_wake(pdev, PCI_D3hot, 0);
7422 pci_enable_wake(pdev, PCI_D3cold, 0);
7423
Stefan Assmann53c7d062012-12-04 06:00:12 +00007424 if (igb_init_interrupt_scheme(adapter, true)) {
Alexander Duycka88f10e2008-07-08 15:13:38 -07007425 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
Jia-Ju Bai3eb14ea2015-08-03 11:36:26 +08007426 rtnl_unlock();
Alexander Duycka88f10e2008-07-08 15:13:38 -07007427 return -ENOMEM;
Auke Kok9d5c8242008-01-24 02:22:38 -08007428 }
7429
Auke Kok9d5c8242008-01-24 02:22:38 -08007430 igb_reset(adapter);
Alexander Duycka8564f02009-02-06 23:21:10 +00007431
7432 /* let the f/w know that the h/w is now under the control of the
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007433 * driver.
7434 */
Alexander Duycka8564f02009-02-06 23:21:10 +00007435 igb_get_hw_control(adapter);
7436
Auke Kok9d5c8242008-01-24 02:22:38 -08007437 wr32(E1000_WUS, ~0);
7438
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007439 if (netdev->flags & IFF_UP) {
Alexander Duyck0c2cc022012-09-25 00:31:22 +00007440 rtnl_lock();
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007441 err = __igb_open(netdev, true);
Alexander Duyck0c2cc022012-09-25 00:31:22 +00007442 rtnl_unlock();
Alexander Duycka88f10e2008-07-08 15:13:38 -07007443 if (err)
7444 return err;
7445 }
Auke Kok9d5c8242008-01-24 02:22:38 -08007446
7447 netif_device_attach(netdev);
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007448 return 0;
7449}
7450
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007451static int igb_runtime_idle(struct device *dev)
7452{
7453 struct pci_dev *pdev = to_pci_dev(dev);
7454 struct net_device *netdev = pci_get_drvdata(pdev);
7455 struct igb_adapter *adapter = netdev_priv(netdev);
7456
7457 if (!igb_has_link(adapter))
7458 pm_schedule_suspend(dev, MSEC_PER_SEC * 5);
7459
7460 return -EBUSY;
7461}
7462
7463static int igb_runtime_suspend(struct device *dev)
7464{
7465 struct pci_dev *pdev = to_pci_dev(dev);
7466 int retval;
7467 bool wake;
7468
7469 retval = __igb_shutdown(pdev, &wake, 1);
7470 if (retval)
7471 return retval;
7472
7473 if (wake) {
7474 pci_prepare_to_sleep(pdev);
7475 } else {
7476 pci_wake_from_d3(pdev, false);
7477 pci_set_power_state(pdev, PCI_D3hot);
7478 }
Auke Kok9d5c8242008-01-24 02:22:38 -08007479
Auke Kok9d5c8242008-01-24 02:22:38 -08007480 return 0;
7481}
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007482
7483static int igb_runtime_resume(struct device *dev)
7484{
7485 return igb_resume(dev);
7486}
Rafael J. Wysockid61c81c2014-12-05 03:06:53 +01007487#endif /* CONFIG_PM */
Auke Kok9d5c8242008-01-24 02:22:38 -08007488
7489static void igb_shutdown(struct pci_dev *pdev)
7490{
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00007491 bool wake;
7492
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007493 __igb_shutdown(pdev, &wake, 0);
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00007494
7495 if (system_state == SYSTEM_POWER_OFF) {
7496 pci_wake_from_d3(pdev, wake);
7497 pci_set_power_state(pdev, PCI_D3hot);
7498 }
Auke Kok9d5c8242008-01-24 02:22:38 -08007499}
7500
Greg Rosefa44f2f2013-01-17 01:03:06 -08007501#ifdef CONFIG_PCI_IOV
7502static int igb_sriov_reinit(struct pci_dev *dev)
7503{
7504 struct net_device *netdev = pci_get_drvdata(dev);
7505 struct igb_adapter *adapter = netdev_priv(netdev);
7506 struct pci_dev *pdev = adapter->pdev;
7507
7508 rtnl_lock();
7509
7510 if (netif_running(netdev))
7511 igb_close(netdev);
Stefan Assmann76252722014-07-10 03:29:39 -07007512 else
7513 igb_reset(adapter);
Greg Rosefa44f2f2013-01-17 01:03:06 -08007514
7515 igb_clear_interrupt_scheme(adapter);
7516
7517 igb_init_queue_configuration(adapter);
7518
7519 if (igb_init_interrupt_scheme(adapter, true)) {
Vasily Averinf468adc2015-07-07 18:53:45 +03007520 rtnl_unlock();
Greg Rosefa44f2f2013-01-17 01:03:06 -08007521 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
7522 return -ENOMEM;
7523 }
7524
7525 if (netif_running(netdev))
7526 igb_open(netdev);
7527
7528 rtnl_unlock();
7529
7530 return 0;
7531}
7532
7533static int igb_pci_disable_sriov(struct pci_dev *dev)
7534{
7535 int err = igb_disable_sriov(dev);
7536
7537 if (!err)
7538 err = igb_sriov_reinit(dev);
7539
7540 return err;
7541}
7542
7543static int igb_pci_enable_sriov(struct pci_dev *dev, int num_vfs)
7544{
7545 int err = igb_enable_sriov(dev, num_vfs);
7546
7547 if (err)
7548 goto out;
7549
7550 err = igb_sriov_reinit(dev);
7551 if (!err)
7552 return num_vfs;
7553
7554out:
7555 return err;
7556}
7557
7558#endif
7559static int igb_pci_sriov_configure(struct pci_dev *dev, int num_vfs)
7560{
7561#ifdef CONFIG_PCI_IOV
7562 if (num_vfs == 0)
7563 return igb_pci_disable_sriov(dev);
7564 else
7565 return igb_pci_enable_sriov(dev, num_vfs);
7566#endif
7567 return 0;
7568}
7569
Auke Kok9d5c8242008-01-24 02:22:38 -08007570#ifdef CONFIG_NET_POLL_CONTROLLER
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007571/* Polling 'interrupt' - used by things like netconsole to send skbs
Auke Kok9d5c8242008-01-24 02:22:38 -08007572 * without having to re-enable interrupts. It's not called while
7573 * the interrupt routine is executing.
7574 */
7575static void igb_netpoll(struct net_device *netdev)
7576{
7577 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00007578 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00007579 struct igb_q_vector *q_vector;
Auke Kok9d5c8242008-01-24 02:22:38 -08007580 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08007581
Alexander Duyck047e0032009-10-27 15:49:27 +00007582 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00007583 q_vector = adapter->q_vector[i];
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00007584 if (adapter->flags & IGB_FLAG_HAS_MSIX)
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00007585 wr32(E1000_EIMC, q_vector->eims_value);
7586 else
7587 igb_irq_disable(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +00007588 napi_schedule(&q_vector->napi);
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00007589 }
Auke Kok9d5c8242008-01-24 02:22:38 -08007590}
7591#endif /* CONFIG_NET_POLL_CONTROLLER */
7592
7593/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007594 * igb_io_error_detected - called when PCI error is detected
7595 * @pdev: Pointer to PCI device
7596 * @state: The current pci connection state
Auke Kok9d5c8242008-01-24 02:22:38 -08007597 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007598 * This function is called after a PCI bus error affecting
7599 * this device has been detected.
7600 **/
Auke Kok9d5c8242008-01-24 02:22:38 -08007601static pci_ers_result_t igb_io_error_detected(struct pci_dev *pdev,
7602 pci_channel_state_t state)
7603{
7604 struct net_device *netdev = pci_get_drvdata(pdev);
7605 struct igb_adapter *adapter = netdev_priv(netdev);
7606
7607 netif_device_detach(netdev);
7608
Alexander Duyck59ed6ee2009-06-30 12:46:34 +00007609 if (state == pci_channel_io_perm_failure)
7610 return PCI_ERS_RESULT_DISCONNECT;
7611
Auke Kok9d5c8242008-01-24 02:22:38 -08007612 if (netif_running(netdev))
7613 igb_down(adapter);
7614 pci_disable_device(pdev);
7615
7616 /* Request a slot slot reset. */
7617 return PCI_ERS_RESULT_NEED_RESET;
7618}
7619
7620/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007621 * igb_io_slot_reset - called after the pci bus has been reset.
7622 * @pdev: Pointer to PCI device
Auke Kok9d5c8242008-01-24 02:22:38 -08007623 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007624 * Restart the card from scratch, as if from a cold-boot. Implementation
7625 * resembles the first-half of the igb_resume routine.
7626 **/
Auke Kok9d5c8242008-01-24 02:22:38 -08007627static pci_ers_result_t igb_io_slot_reset(struct pci_dev *pdev)
7628{
7629 struct net_device *netdev = pci_get_drvdata(pdev);
7630 struct igb_adapter *adapter = netdev_priv(netdev);
7631 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck40a914f2008-11-27 00:24:37 -08007632 pci_ers_result_t result;
Taku Izumi42bfd33a2008-06-20 12:10:30 +09007633 int err;
Auke Kok9d5c8242008-01-24 02:22:38 -08007634
Alexander Duyckaed5dec2009-02-06 23:16:04 +00007635 if (pci_enable_device_mem(pdev)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08007636 dev_err(&pdev->dev,
7637 "Cannot re-enable PCI device after reset.\n");
Alexander Duyck40a914f2008-11-27 00:24:37 -08007638 result = PCI_ERS_RESULT_DISCONNECT;
7639 } else {
7640 pci_set_master(pdev);
7641 pci_restore_state(pdev);
Nick Nunleyb94f2d72010-02-17 01:02:19 +00007642 pci_save_state(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08007643
7644 pci_enable_wake(pdev, PCI_D3hot, 0);
7645 pci_enable_wake(pdev, PCI_D3cold, 0);
7646
7647 igb_reset(adapter);
7648 wr32(E1000_WUS, ~0);
7649 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9d5c8242008-01-24 02:22:38 -08007650 }
Auke Kok9d5c8242008-01-24 02:22:38 -08007651
Jeff Kirsherea943d42008-12-11 20:34:19 -08007652 err = pci_cleanup_aer_uncorrect_error_status(pdev);
7653 if (err) {
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007654 dev_err(&pdev->dev,
7655 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
7656 err);
Jeff Kirsherea943d42008-12-11 20:34:19 -08007657 /* non-fatal, continue */
7658 }
Auke Kok9d5c8242008-01-24 02:22:38 -08007659
Alexander Duyck40a914f2008-11-27 00:24:37 -08007660 return result;
Auke Kok9d5c8242008-01-24 02:22:38 -08007661}
7662
7663/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007664 * igb_io_resume - called when traffic can start flowing again.
7665 * @pdev: Pointer to PCI device
Auke Kok9d5c8242008-01-24 02:22:38 -08007666 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007667 * This callback is called when the error recovery driver tells us that
7668 * its OK to resume normal operation. Implementation resembles the
7669 * second-half of the igb_resume routine.
Auke Kok9d5c8242008-01-24 02:22:38 -08007670 */
7671static void igb_io_resume(struct pci_dev *pdev)
7672{
7673 struct net_device *netdev = pci_get_drvdata(pdev);
7674 struct igb_adapter *adapter = netdev_priv(netdev);
7675
Auke Kok9d5c8242008-01-24 02:22:38 -08007676 if (netif_running(netdev)) {
7677 if (igb_up(adapter)) {
7678 dev_err(&pdev->dev, "igb_up failed after reset\n");
7679 return;
7680 }
7681 }
7682
7683 netif_device_attach(netdev);
7684
7685 /* let the f/w know that the h/w is now under the control of the
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007686 * driver.
7687 */
Auke Kok9d5c8242008-01-24 02:22:38 -08007688 igb_get_hw_control(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08007689}
7690
Alexander Duyck26ad9172009-10-05 06:32:49 +00007691static void igb_rar_set_qsel(struct igb_adapter *adapter, u8 *addr, u32 index,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007692 u8 qsel)
Alexander Duyck26ad9172009-10-05 06:32:49 +00007693{
7694 u32 rar_low, rar_high;
7695 struct e1000_hw *hw = &adapter->hw;
7696
7697 /* HW expects these in little endian so we reverse the byte order
7698 * from network order (big endian) to little endian
7699 */
7700 rar_low = ((u32) addr[0] | ((u32) addr[1] << 8) |
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007701 ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
Alexander Duyck26ad9172009-10-05 06:32:49 +00007702 rar_high = ((u32) addr[4] | ((u32) addr[5] << 8));
7703
7704 /* Indicate to hardware the Address is Valid. */
7705 rar_high |= E1000_RAH_AV;
7706
7707 if (hw->mac.type == e1000_82575)
7708 rar_high |= E1000_RAH_POOL_1 * qsel;
7709 else
7710 rar_high |= E1000_RAH_POOL_1 << qsel;
7711
7712 wr32(E1000_RAL(index), rar_low);
7713 wrfl();
7714 wr32(E1000_RAH(index), rar_high);
7715 wrfl();
7716}
7717
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007718static int igb_set_vf_mac(struct igb_adapter *adapter,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007719 int vf, unsigned char *mac_addr)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007720{
7721 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckff41f8d2009-09-03 14:48:56 +00007722 /* VF MAC addresses start at end of receive addresses and moves
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007723 * towards the first, as a result a collision should not be possible
7724 */
Alexander Duyckff41f8d2009-09-03 14:48:56 +00007725 int rar_entry = hw->mac.rar_entry_count - (vf + 1);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007726
Alexander Duyck37680112009-02-19 20:40:30 -08007727 memcpy(adapter->vf_data[vf].vf_mac_addresses, mac_addr, ETH_ALEN);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007728
Alexander Duyck26ad9172009-10-05 06:32:49 +00007729 igb_rar_set_qsel(adapter, mac_addr, rar_entry, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007730
7731 return 0;
7732}
7733
Williams, Mitch A8151d292010-02-10 01:44:24 +00007734static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac)
7735{
7736 struct igb_adapter *adapter = netdev_priv(netdev);
7737 if (!is_valid_ether_addr(mac) || (vf >= adapter->vfs_allocated_count))
7738 return -EINVAL;
7739 adapter->vf_data[vf].flags |= IGB_VF_FLAG_PF_SET_MAC;
7740 dev_info(&adapter->pdev->dev, "setting MAC %pM on VF %d\n", mac, vf);
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007741 dev_info(&adapter->pdev->dev,
7742 "Reload the VF driver to make this change effective.");
Williams, Mitch A8151d292010-02-10 01:44:24 +00007743 if (test_bit(__IGB_DOWN, &adapter->state)) {
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007744 dev_warn(&adapter->pdev->dev,
7745 "The VF MAC address has been set, but the PF device is not up.\n");
7746 dev_warn(&adapter->pdev->dev,
7747 "Bring the PF device up before attempting to use the VF device.\n");
Williams, Mitch A8151d292010-02-10 01:44:24 +00007748 }
7749 return igb_set_vf_mac(adapter, vf, mac);
7750}
7751
Lior Levy17dc5662011-02-08 02:28:46 +00007752static int igb_link_mbps(int internal_link_speed)
7753{
7754 switch (internal_link_speed) {
7755 case SPEED_100:
7756 return 100;
7757 case SPEED_1000:
7758 return 1000;
7759 default:
7760 return 0;
7761 }
7762}
7763
7764static void igb_set_vf_rate_limit(struct e1000_hw *hw, int vf, int tx_rate,
7765 int link_speed)
7766{
7767 int rf_dec, rf_int;
7768 u32 bcnrc_val;
7769
7770 if (tx_rate != 0) {
7771 /* Calculate the rate factor values to set */
7772 rf_int = link_speed / tx_rate;
7773 rf_dec = (link_speed - (rf_int * tx_rate));
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007774 rf_dec = (rf_dec * (1 << E1000_RTTBCNRC_RF_INT_SHIFT)) /
7775 tx_rate;
Lior Levy17dc5662011-02-08 02:28:46 +00007776
7777 bcnrc_val = E1000_RTTBCNRC_RS_ENA;
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007778 bcnrc_val |= ((rf_int << E1000_RTTBCNRC_RF_INT_SHIFT) &
7779 E1000_RTTBCNRC_RF_INT_MASK);
Lior Levy17dc5662011-02-08 02:28:46 +00007780 bcnrc_val |= (rf_dec & E1000_RTTBCNRC_RF_DEC_MASK);
7781 } else {
7782 bcnrc_val = 0;
7783 }
7784
7785 wr32(E1000_RTTDQSEL, vf); /* vf X uses queue X */
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007786 /* Set global transmit compensation time to the MMW_SIZE in RTTBCNRM
Lior Levyf00b0da2011-06-04 06:05:03 +00007787 * register. MMW_SIZE=0x014 if 9728-byte jumbo is supported.
7788 */
7789 wr32(E1000_RTTBCNRM, 0x14);
Lior Levy17dc5662011-02-08 02:28:46 +00007790 wr32(E1000_RTTBCNRC, bcnrc_val);
7791}
7792
7793static void igb_check_vf_rate_limit(struct igb_adapter *adapter)
7794{
7795 int actual_link_speed, i;
7796 bool reset_rate = false;
7797
7798 /* VF TX rate limit was not set or not supported */
7799 if ((adapter->vf_rate_link_speed == 0) ||
7800 (adapter->hw.mac.type != e1000_82576))
7801 return;
7802
7803 actual_link_speed = igb_link_mbps(adapter->link_speed);
7804 if (actual_link_speed != adapter->vf_rate_link_speed) {
7805 reset_rate = true;
7806 adapter->vf_rate_link_speed = 0;
7807 dev_info(&adapter->pdev->dev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007808 "Link speed has been changed. VF Transmit rate is disabled\n");
Lior Levy17dc5662011-02-08 02:28:46 +00007809 }
7810
7811 for (i = 0; i < adapter->vfs_allocated_count; i++) {
7812 if (reset_rate)
7813 adapter->vf_data[i].tx_rate = 0;
7814
7815 igb_set_vf_rate_limit(&adapter->hw, i,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007816 adapter->vf_data[i].tx_rate,
7817 actual_link_speed);
Lior Levy17dc5662011-02-08 02:28:46 +00007818 }
7819}
7820
Sucheta Chakrabortyed616682014-05-22 09:59:05 -04007821static int igb_ndo_set_vf_bw(struct net_device *netdev, int vf,
7822 int min_tx_rate, int max_tx_rate)
Williams, Mitch A8151d292010-02-10 01:44:24 +00007823{
Lior Levy17dc5662011-02-08 02:28:46 +00007824 struct igb_adapter *adapter = netdev_priv(netdev);
7825 struct e1000_hw *hw = &adapter->hw;
7826 int actual_link_speed;
7827
7828 if (hw->mac.type != e1000_82576)
7829 return -EOPNOTSUPP;
7830
Sucheta Chakrabortyed616682014-05-22 09:59:05 -04007831 if (min_tx_rate)
7832 return -EINVAL;
7833
Lior Levy17dc5662011-02-08 02:28:46 +00007834 actual_link_speed = igb_link_mbps(adapter->link_speed);
7835 if ((vf >= adapter->vfs_allocated_count) ||
7836 (!(rd32(E1000_STATUS) & E1000_STATUS_LU)) ||
Sucheta Chakrabortyed616682014-05-22 09:59:05 -04007837 (max_tx_rate < 0) ||
7838 (max_tx_rate > actual_link_speed))
Lior Levy17dc5662011-02-08 02:28:46 +00007839 return -EINVAL;
7840
7841 adapter->vf_rate_link_speed = actual_link_speed;
Sucheta Chakrabortyed616682014-05-22 09:59:05 -04007842 adapter->vf_data[vf].tx_rate = (u16)max_tx_rate;
7843 igb_set_vf_rate_limit(hw, vf, max_tx_rate, actual_link_speed);
Lior Levy17dc5662011-02-08 02:28:46 +00007844
7845 return 0;
Williams, Mitch A8151d292010-02-10 01:44:24 +00007846}
7847
Lior Levy70ea4782013-03-03 20:27:48 +00007848static int igb_ndo_set_vf_spoofchk(struct net_device *netdev, int vf,
7849 bool setting)
7850{
7851 struct igb_adapter *adapter = netdev_priv(netdev);
7852 struct e1000_hw *hw = &adapter->hw;
7853 u32 reg_val, reg_offset;
7854
7855 if (!adapter->vfs_allocated_count)
7856 return -EOPNOTSUPP;
7857
7858 if (vf >= adapter->vfs_allocated_count)
7859 return -EINVAL;
7860
7861 reg_offset = (hw->mac.type == e1000_82576) ? E1000_DTXSWC : E1000_TXSWC;
7862 reg_val = rd32(reg_offset);
7863 if (setting)
7864 reg_val |= ((1 << vf) |
7865 (1 << (vf + E1000_DTXSWC_VLAN_SPOOF_SHIFT)));
7866 else
7867 reg_val &= ~((1 << vf) |
7868 (1 << (vf + E1000_DTXSWC_VLAN_SPOOF_SHIFT)));
7869 wr32(reg_offset, reg_val);
7870
7871 adapter->vf_data[vf].spoofchk_enabled = setting;
Todd Fujinaka23d87822014-06-04 07:12:15 +00007872 return 0;
Lior Levy70ea4782013-03-03 20:27:48 +00007873}
7874
Williams, Mitch A8151d292010-02-10 01:44:24 +00007875static int igb_ndo_get_vf_config(struct net_device *netdev,
7876 int vf, struct ifla_vf_info *ivi)
7877{
7878 struct igb_adapter *adapter = netdev_priv(netdev);
7879 if (vf >= adapter->vfs_allocated_count)
7880 return -EINVAL;
7881 ivi->vf = vf;
7882 memcpy(&ivi->mac, adapter->vf_data[vf].vf_mac_addresses, ETH_ALEN);
Sucheta Chakrabortyed616682014-05-22 09:59:05 -04007883 ivi->max_tx_rate = adapter->vf_data[vf].tx_rate;
7884 ivi->min_tx_rate = 0;
Williams, Mitch A8151d292010-02-10 01:44:24 +00007885 ivi->vlan = adapter->vf_data[vf].pf_vlan;
7886 ivi->qos = adapter->vf_data[vf].pf_qos;
Lior Levy70ea4782013-03-03 20:27:48 +00007887 ivi->spoofchk = adapter->vf_data[vf].spoofchk_enabled;
Williams, Mitch A8151d292010-02-10 01:44:24 +00007888 return 0;
7889}
7890
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007891static void igb_vmm_control(struct igb_adapter *adapter)
7892{
7893 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck10d8e902009-10-27 15:54:04 +00007894 u32 reg;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007895
Alexander Duyck52a1dd42010-03-22 14:07:46 +00007896 switch (hw->mac.type) {
7897 case e1000_82575:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00007898 case e1000_i210:
7899 case e1000_i211:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00007900 case e1000_i354:
Alexander Duyck52a1dd42010-03-22 14:07:46 +00007901 default:
7902 /* replication is not supported for 82575 */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007903 return;
Alexander Duyck52a1dd42010-03-22 14:07:46 +00007904 case e1000_82576:
7905 /* notify HW that the MAC is adding vlan tags */
7906 reg = rd32(E1000_DTXCTL);
7907 reg |= E1000_DTXCTL_VLAN_ADDED;
7908 wr32(E1000_DTXCTL, reg);
Carolyn Wybornyb26141d2014-04-17 04:10:13 +00007909 /* Fall through */
Alexander Duyck52a1dd42010-03-22 14:07:46 +00007910 case e1000_82580:
7911 /* enable replication vlan tag stripping */
7912 reg = rd32(E1000_RPLOLR);
7913 reg |= E1000_RPLOLR_STRVLAN;
7914 wr32(E1000_RPLOLR, reg);
Carolyn Wybornyb26141d2014-04-17 04:10:13 +00007915 /* Fall through */
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00007916 case e1000_i350:
7917 /* none of the above registers are supported by i350 */
Alexander Duyck52a1dd42010-03-22 14:07:46 +00007918 break;
7919 }
Alexander Duyck10d8e902009-10-27 15:54:04 +00007920
Alexander Duyckd4960302009-10-27 15:53:45 +00007921 if (adapter->vfs_allocated_count) {
7922 igb_vmdq_set_loopback_pf(hw, true);
7923 igb_vmdq_set_replication_pf(hw, true);
Greg Rose13800462010-11-06 02:08:26 +00007924 igb_vmdq_set_anti_spoofing_pf(hw, true,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007925 adapter->vfs_allocated_count);
Alexander Duyckd4960302009-10-27 15:53:45 +00007926 } else {
7927 igb_vmdq_set_loopback_pf(hw, false);
7928 igb_vmdq_set_replication_pf(hw, false);
7929 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007930}
7931
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007932static void igb_init_dmac(struct igb_adapter *adapter, u32 pba)
7933{
7934 struct e1000_hw *hw = &adapter->hw;
7935 u32 dmac_thr;
7936 u16 hwm;
7937
7938 if (hw->mac.type > e1000_82580) {
7939 if (adapter->flags & IGB_FLAG_DMAC) {
7940 u32 reg;
7941
7942 /* force threshold to 0. */
7943 wr32(E1000_DMCTXTH, 0);
7944
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007945 /* DMA Coalescing high water mark needs to be greater
Matthew Vicke8c626e2011-11-17 08:33:12 +00007946 * than the Rx threshold. Set hwm to PBA - max frame
7947 * size in 16B units, capping it at PBA - 6KB.
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007948 */
Matthew Vicke8c626e2011-11-17 08:33:12 +00007949 hwm = 64 * pba - adapter->max_frame_size / 16;
7950 if (hwm < 64 * (pba - 6))
7951 hwm = 64 * (pba - 6);
7952 reg = rd32(E1000_FCRTC);
7953 reg &= ~E1000_FCRTC_RTH_COAL_MASK;
7954 reg |= ((hwm << E1000_FCRTC_RTH_COAL_SHIFT)
7955 & E1000_FCRTC_RTH_COAL_MASK);
7956 wr32(E1000_FCRTC, reg);
7957
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007958 /* Set the DMA Coalescing Rx threshold to PBA - 2 * max
Matthew Vicke8c626e2011-11-17 08:33:12 +00007959 * frame size, capping it at PBA - 10KB.
7960 */
7961 dmac_thr = pba - adapter->max_frame_size / 512;
7962 if (dmac_thr < pba - 10)
7963 dmac_thr = pba - 10;
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007964 reg = rd32(E1000_DMACR);
7965 reg &= ~E1000_DMACR_DMACTHR_MASK;
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007966 reg |= ((dmac_thr << E1000_DMACR_DMACTHR_SHIFT)
7967 & E1000_DMACR_DMACTHR_MASK);
7968
7969 /* transition to L0x or L1 if available..*/
7970 reg |= (E1000_DMACR_DMAC_EN | E1000_DMACR_DMAC_LX_MASK);
7971
7972 /* watchdog timer= +-1000 usec in 32usec intervals */
7973 reg |= (1000 >> 5);
Matthew Vick0c02dd92012-04-14 05:20:32 +00007974
7975 /* Disable BMC-to-OS Watchdog Enable */
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00007976 if (hw->mac.type != e1000_i354)
7977 reg &= ~E1000_DMACR_DC_BMC2OSW_EN;
7978
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007979 wr32(E1000_DMACR, reg);
7980
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007981 /* no lower threshold to disable
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007982 * coalescing(smart fifb)-UTRESH=0
7983 */
7984 wr32(E1000_DMCRTRH, 0);
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007985
7986 reg = (IGB_DMCTLX_DCFLUSH_DIS | 0x4);
7987
7988 wr32(E1000_DMCTLX, reg);
7989
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007990 /* free space in tx packet buffer to wake from
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007991 * DMA coal
7992 */
7993 wr32(E1000_DMCTXTH, (IGB_MIN_TXPBSIZE -
7994 (IGB_TX_BUF_4096 + adapter->max_frame_size)) >> 6);
7995
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007996 /* make low power state decision controlled
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00007997 * by DMA coal
7998 */
7999 reg = rd32(E1000_PCIEMISC);
8000 reg &= ~E1000_PCIEMISC_LX_DECISION;
8001 wr32(E1000_PCIEMISC, reg);
8002 } /* endif adapter->dmac is not disabled */
8003 } else if (hw->mac.type == e1000_82580) {
8004 u32 reg = rd32(E1000_PCIEMISC);
Carolyn Wyborny9005df32014-04-11 01:45:34 +00008005
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00008006 wr32(E1000_PCIEMISC, reg & ~E1000_PCIEMISC_LX_DECISION);
8007 wr32(E1000_DMACR, 0);
8008 }
8009}
8010
Jeff Kirsherb980ac12013-02-23 07:29:56 +00008011/**
8012 * igb_read_i2c_byte - Reads 8 bit word over I2C
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008013 * @hw: pointer to hardware structure
8014 * @byte_offset: byte offset to read
8015 * @dev_addr: device address
8016 * @data: value read
8017 *
8018 * Performs byte read operation over I2C interface at
8019 * a specified device address.
Jeff Kirsherb980ac12013-02-23 07:29:56 +00008020 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008021s32 igb_read_i2c_byte(struct e1000_hw *hw, u8 byte_offset,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00008022 u8 dev_addr, u8 *data)
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008023{
8024 struct igb_adapter *adapter = container_of(hw, struct igb_adapter, hw);
Carolyn Wyborny603e86f2013-02-20 07:40:55 +00008025 struct i2c_client *this_client = adapter->i2c_client;
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008026 s32 status;
8027 u16 swfw_mask = 0;
8028
8029 if (!this_client)
8030 return E1000_ERR_I2C;
8031
8032 swfw_mask = E1000_SWFW_PHY0_SM;
8033
Todd Fujinaka23d87822014-06-04 07:12:15 +00008034 if (hw->mac.ops.acquire_swfw_sync(hw, swfw_mask))
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008035 return E1000_ERR_SWFW_SYNC;
8036
8037 status = i2c_smbus_read_byte_data(this_client, byte_offset);
8038 hw->mac.ops.release_swfw_sync(hw, swfw_mask);
8039
8040 if (status < 0)
8041 return E1000_ERR_I2C;
8042 else {
8043 *data = status;
Todd Fujinaka23d87822014-06-04 07:12:15 +00008044 return 0;
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008045 }
8046}
8047
Jeff Kirsherb980ac12013-02-23 07:29:56 +00008048/**
8049 * igb_write_i2c_byte - Writes 8 bit word over I2C
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008050 * @hw: pointer to hardware structure
8051 * @byte_offset: byte offset to write
8052 * @dev_addr: device address
8053 * @data: value to write
8054 *
8055 * Performs byte write operation over I2C interface at
8056 * a specified device address.
Jeff Kirsherb980ac12013-02-23 07:29:56 +00008057 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008058s32 igb_write_i2c_byte(struct e1000_hw *hw, u8 byte_offset,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00008059 u8 dev_addr, u8 data)
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008060{
8061 struct igb_adapter *adapter = container_of(hw, struct igb_adapter, hw);
Carolyn Wyborny603e86f2013-02-20 07:40:55 +00008062 struct i2c_client *this_client = adapter->i2c_client;
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008063 s32 status;
8064 u16 swfw_mask = E1000_SWFW_PHY0_SM;
8065
8066 if (!this_client)
8067 return E1000_ERR_I2C;
8068
Todd Fujinaka23d87822014-06-04 07:12:15 +00008069 if (hw->mac.ops.acquire_swfw_sync(hw, swfw_mask))
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008070 return E1000_ERR_SWFW_SYNC;
8071 status = i2c_smbus_write_byte_data(this_client, byte_offset, data);
8072 hw->mac.ops.release_swfw_sync(hw, swfw_mask);
8073
8074 if (status)
8075 return E1000_ERR_I2C;
8076 else
Todd Fujinaka23d87822014-06-04 07:12:15 +00008077 return 0;
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008078
8079}
Laura Mihaela Vasilescu907b7832013-10-01 04:33:56 -07008080
8081int igb_reinit_queues(struct igb_adapter *adapter)
8082{
8083 struct net_device *netdev = adapter->netdev;
8084 struct pci_dev *pdev = adapter->pdev;
8085 int err = 0;
8086
8087 if (netif_running(netdev))
8088 igb_close(netdev);
8089
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00008090 igb_reset_interrupt_capability(adapter);
Laura Mihaela Vasilescu907b7832013-10-01 04:33:56 -07008091
8092 if (igb_init_interrupt_scheme(adapter, true)) {
8093 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
8094 return -ENOMEM;
8095 }
8096
8097 if (netif_running(netdev))
8098 err = igb_open(netdev);
8099
8100 return err;
8101}
Auke Kok9d5c8242008-01-24 02:22:38 -08008102/* igb_main.c */