blob: bc9eabd959487a3950d4f729c00bba467debab6e [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
Maor Gottliebfe248c32017-05-30 10:29:14 +030033#include <linux/debugfs.h>
Christoph Hellwigadec6402015-08-28 09:27:19 +020034#include <linux/highmem.h>
Eli Cohene126ba92013-07-07 17:25:49 +030035#include <linux/module.h>
36#include <linux/init.h>
37#include <linux/errno.h>
38#include <linux/pci.h>
39#include <linux/dma-mapping.h>
40#include <linux/slab.h>
Guy Levi37aa5c32016-04-27 16:49:50 +030041#if defined(CONFIG_X86)
42#include <asm/pat.h>
43#endif
Eli Cohene126ba92013-07-07 17:25:49 +030044#include <linux/sched.h>
Ingo Molnar6e84f312017-02-08 18:51:29 +010045#include <linux/sched/mm.h>
Ingo Molnar0881e7b2017-02-05 15:30:50 +010046#include <linux/sched/task.h>
Maor Gottlieb7c2344c2016-06-17 14:56:44 +030047#include <linux/delay.h>
Eli Cohene126ba92013-07-07 17:25:49 +030048#include <rdma/ib_user_verbs.h>
Achiad Shochat3f89a642015-12-23 18:47:21 +020049#include <rdma/ib_addr.h>
Achiad Shochat2811ba52015-12-23 18:47:24 +020050#include <rdma/ib_cache.h>
Achiad Shochatada68c32016-02-22 18:17:23 +020051#include <linux/mlx5/port.h>
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030052#include <linux/mlx5/vport.h>
Pravin Shedge72c7fe92017-12-06 22:19:39 +053053#include <linux/mlx5/fs.h>
Maor Gottlieb7c2344c2016-06-17 14:56:44 +030054#include <linux/list.h>
Eli Cohene126ba92013-07-07 17:25:49 +030055#include <rdma/ib_smi.h>
56#include <rdma/ib_umem.h>
Maor Gottlieb038d2ef2016-01-11 10:26:07 +020057#include <linux/in.h>
58#include <linux/etherdevice.h>
Eli Cohene126ba92013-07-07 17:25:49 +030059#include "mlx5_ib.h"
Mark Blochfc385b7a2018-01-16 14:34:48 +000060#include "ib_rep.h"
Parav Pandite1f24a72017-04-16 07:29:29 +030061#include "cmd.h"
Boris Pismenny3346c482017-08-20 15:13:08 +030062#include <linux/mlx5/fs_helpers.h>
Eli Cohene126ba92013-07-07 17:25:49 +030063
64#define DRIVER_NAME "mlx5_ib"
Tariq Toukanb3599112017-02-22 17:45:46 +020065#define DRIVER_VERSION "5.0-0"
Eli Cohene126ba92013-07-07 17:25:49 +030066
67MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
68MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
69MODULE_LICENSE("Dual BSD/GPL");
Eli Cohene126ba92013-07-07 17:25:49 +030070
Eli Cohene126ba92013-07-07 17:25:49 +030071static char mlx5_version[] =
72 DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
Tariq Toukanb3599112017-02-22 17:45:46 +020073 DRIVER_VERSION "\n";
Eli Cohene126ba92013-07-07 17:25:49 +030074
Daniel Jurgensd69a24e2018-01-04 17:25:37 +020075struct mlx5_ib_event_work {
76 struct work_struct work;
77 struct mlx5_core_dev *dev;
78 void *context;
79 enum mlx5_dev_event event;
80 unsigned long param;
81};
82
Eran Ben Elishada7525d2015-12-14 16:34:10 +020083enum {
84 MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
85};
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030086
Daniel Jurgensd69a24e2018-01-04 17:25:37 +020087static struct workqueue_struct *mlx5_ib_event_wq;
Daniel Jurgens32f69e42018-01-04 17:25:36 +020088static LIST_HEAD(mlx5_ib_unaffiliated_port_list);
89static LIST_HEAD(mlx5_ib_dev_list);
90/*
91 * This mutex should be held when accessing either of the above lists
92 */
93static DEFINE_MUTEX(mlx5_ib_multiport_mutex);
94
Ilya Lesokhinc44ef992018-03-13 15:18:48 +020095/* We can't use an array for xlt_emergency_page because dma_map_single
96 * doesn't work on kernel modules memory
97 */
98static unsigned long xlt_emergency_page;
99static struct mutex xlt_emergency_page_mutex;
100
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200101struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi)
102{
103 struct mlx5_ib_dev *dev;
104
105 mutex_lock(&mlx5_ib_multiport_mutex);
106 dev = mpi->ibdev;
107 mutex_unlock(&mlx5_ib_multiport_mutex);
108 return dev;
109}
110
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300111static enum rdma_link_layer
Achiad Shochatebd61f62015-12-23 18:47:16 +0200112mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300113{
Achiad Shochatebd61f62015-12-23 18:47:16 +0200114 switch (port_type_cap) {
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300115 case MLX5_CAP_PORT_TYPE_IB:
116 return IB_LINK_LAYER_INFINIBAND;
117 case MLX5_CAP_PORT_TYPE_ETH:
118 return IB_LINK_LAYER_ETHERNET;
119 default:
120 return IB_LINK_LAYER_UNSPECIFIED;
121 }
122}
123
Achiad Shochatebd61f62015-12-23 18:47:16 +0200124static enum rdma_link_layer
125mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
126{
127 struct mlx5_ib_dev *dev = to_mdev(device);
128 int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
129
130 return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
131}
132
Moni Shouafd65f1b2017-05-30 09:56:05 +0300133static int get_port_state(struct ib_device *ibdev,
134 u8 port_num,
135 enum ib_port_state *state)
136{
137 struct ib_port_attr attr;
138 int ret;
139
140 memset(&attr, 0, sizeof(attr));
Mark Bloch8e6efa32017-11-06 12:22:13 +0000141 ret = ibdev->query_port(ibdev, port_num, &attr);
Moni Shouafd65f1b2017-05-30 09:56:05 +0300142 if (!ret)
143 *state = attr.state;
144 return ret;
145}
146
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200147static int mlx5_netdev_event(struct notifier_block *this,
148 unsigned long event, void *ptr)
149{
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200150 struct mlx5_roce *roce = container_of(this, struct mlx5_roce, nb);
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200151 struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200152 u8 port_num = roce->native_port_num;
153 struct mlx5_core_dev *mdev;
154 struct mlx5_ib_dev *ibdev;
155
156 ibdev = roce->dev;
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200157 mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
158 if (!mdev)
159 return NOTIFY_DONE;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200160
Aviv Heller5ec8c832016-09-18 20:48:00 +0300161 switch (event) {
162 case NETDEV_REGISTER:
163 case NETDEV_UNREGISTER:
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200164 write_lock(&roce->netdev_lock);
Mark Blochbcf87f12018-01-16 15:02:36 +0000165 if (ibdev->rep) {
166 struct mlx5_eswitch *esw = ibdev->mdev->priv.eswitch;
167 struct net_device *rep_ndev;
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200168
Mark Blochbcf87f12018-01-16 15:02:36 +0000169 rep_ndev = mlx5_ib_get_rep_netdev(esw,
170 ibdev->rep->vport);
171 if (rep_ndev == ndev)
172 roce->netdev = (event == NETDEV_UNREGISTER) ?
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200173 NULL : ndev;
Mark Blochbcf87f12018-01-16 15:02:36 +0000174 } else if (ndev->dev.parent == &ibdev->mdev->pdev->dev) {
175 roce->netdev = (event == NETDEV_UNREGISTER) ?
176 NULL : ndev;
177 }
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200178 write_unlock(&roce->netdev_lock);
Aviv Heller5ec8c832016-09-18 20:48:00 +0300179 break;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200180
Moni Shouafd65f1b2017-05-30 09:56:05 +0300181 case NETDEV_CHANGE:
Aviv Heller5ec8c832016-09-18 20:48:00 +0300182 case NETDEV_UP:
Aviv Heller88621df2016-09-18 20:48:02 +0300183 case NETDEV_DOWN: {
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200184 struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(mdev);
Aviv Heller88621df2016-09-18 20:48:02 +0300185 struct net_device *upper = NULL;
186
187 if (lag_ndev) {
188 upper = netdev_master_upper_dev_get(lag_ndev);
189 dev_put(lag_ndev);
190 }
191
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200192 if ((upper == ndev || (!upper && ndev == roce->netdev))
Aviv Heller88621df2016-09-18 20:48:02 +0300193 && ibdev->ib_active) {
Bart Van Assche626bc022016-12-05 17:18:08 -0800194 struct ib_event ibev = { };
Moni Shouafd65f1b2017-05-30 09:56:05 +0300195 enum ib_port_state port_state;
Aviv Heller5ec8c832016-09-18 20:48:00 +0300196
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200197 if (get_port_state(&ibdev->ib_dev, port_num,
198 &port_state))
199 goto done;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300200
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200201 if (roce->last_port_state == port_state)
202 goto done;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300203
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200204 roce->last_port_state = port_state;
Aviv Heller5ec8c832016-09-18 20:48:00 +0300205 ibev.device = &ibdev->ib_dev;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300206 if (port_state == IB_PORT_DOWN)
207 ibev.event = IB_EVENT_PORT_ERR;
208 else if (port_state == IB_PORT_ACTIVE)
209 ibev.event = IB_EVENT_PORT_ACTIVE;
210 else
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200211 goto done;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300212
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200213 ibev.element.port_num = port_num;
Aviv Heller5ec8c832016-09-18 20:48:00 +0300214 ib_dispatch_event(&ibev);
215 }
216 break;
Aviv Heller88621df2016-09-18 20:48:02 +0300217 }
Aviv Heller5ec8c832016-09-18 20:48:00 +0300218
219 default:
220 break;
221 }
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200222done:
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200223 mlx5_ib_put_native_port_mdev(ibdev, port_num);
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200224 return NOTIFY_DONE;
225}
226
227static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
228 u8 port_num)
229{
230 struct mlx5_ib_dev *ibdev = to_mdev(device);
231 struct net_device *ndev;
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200232 struct mlx5_core_dev *mdev;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200233
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200234 mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
235 if (!mdev)
236 return NULL;
237
238 ndev = mlx5_lag_get_roce_netdev(mdev);
Aviv Heller88621df2016-09-18 20:48:02 +0300239 if (ndev)
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200240 goto out;
Aviv Heller88621df2016-09-18 20:48:02 +0300241
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200242 /* Ensure ndev does not disappear before we invoke dev_hold()
243 */
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200244 read_lock(&ibdev->roce[port_num - 1].netdev_lock);
245 ndev = ibdev->roce[port_num - 1].netdev;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200246 if (ndev)
247 dev_hold(ndev);
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200248 read_unlock(&ibdev->roce[port_num - 1].netdev_lock);
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200249
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200250out:
251 mlx5_ib_put_native_port_mdev(ibdev, port_num);
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200252 return ndev;
253}
254
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200255struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *ibdev,
256 u8 ib_port_num,
257 u8 *native_port_num)
258{
259 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
260 ib_port_num);
261 struct mlx5_core_dev *mdev = NULL;
262 struct mlx5_ib_multiport_info *mpi;
263 struct mlx5_ib_port *port;
264
Mark Bloch210b1f72018-03-05 20:09:47 +0200265 if (!mlx5_core_mp_enabled(ibdev->mdev) ||
266 ll != IB_LINK_LAYER_ETHERNET) {
267 if (native_port_num)
268 *native_port_num = ib_port_num;
269 return ibdev->mdev;
270 }
271
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200272 if (native_port_num)
273 *native_port_num = 1;
274
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200275 port = &ibdev->port[ib_port_num - 1];
276 if (!port)
277 return NULL;
278
279 spin_lock(&port->mp.mpi_lock);
280 mpi = ibdev->port[ib_port_num - 1].mp.mpi;
281 if (mpi && !mpi->unaffiliate) {
282 mdev = mpi->mdev;
283 /* If it's the master no need to refcount, it'll exist
284 * as long as the ib_dev exists.
285 */
286 if (!mpi->is_master)
287 mpi->mdev_refcnt++;
288 }
289 spin_unlock(&port->mp.mpi_lock);
290
291 return mdev;
292}
293
294void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *ibdev, u8 port_num)
295{
296 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
297 port_num);
298 struct mlx5_ib_multiport_info *mpi;
299 struct mlx5_ib_port *port;
300
301 if (!mlx5_core_mp_enabled(ibdev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
302 return;
303
304 port = &ibdev->port[port_num - 1];
305
306 spin_lock(&port->mp.mpi_lock);
307 mpi = ibdev->port[port_num - 1].mp.mpi;
308 if (mpi->is_master)
309 goto out;
310
311 mpi->mdev_refcnt--;
312 if (mpi->unaffiliate)
313 complete(&mpi->unref_comp);
314out:
315 spin_unlock(&port->mp.mpi_lock);
316}
317
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300318static int translate_eth_proto_oper(u32 eth_proto_oper, u8 *active_speed,
319 u8 *active_width)
320{
321 switch (eth_proto_oper) {
322 case MLX5E_PROT_MASK(MLX5E_1000BASE_CX_SGMII):
323 case MLX5E_PROT_MASK(MLX5E_1000BASE_KX):
324 case MLX5E_PROT_MASK(MLX5E_100BASE_TX):
325 case MLX5E_PROT_MASK(MLX5E_1000BASE_T):
326 *active_width = IB_WIDTH_1X;
327 *active_speed = IB_SPEED_SDR;
328 break;
329 case MLX5E_PROT_MASK(MLX5E_10GBASE_T):
330 case MLX5E_PROT_MASK(MLX5E_10GBASE_CX4):
331 case MLX5E_PROT_MASK(MLX5E_10GBASE_KX4):
332 case MLX5E_PROT_MASK(MLX5E_10GBASE_KR):
333 case MLX5E_PROT_MASK(MLX5E_10GBASE_CR):
334 case MLX5E_PROT_MASK(MLX5E_10GBASE_SR):
335 case MLX5E_PROT_MASK(MLX5E_10GBASE_ER):
336 *active_width = IB_WIDTH_1X;
337 *active_speed = IB_SPEED_QDR;
338 break;
339 case MLX5E_PROT_MASK(MLX5E_25GBASE_CR):
340 case MLX5E_PROT_MASK(MLX5E_25GBASE_KR):
341 case MLX5E_PROT_MASK(MLX5E_25GBASE_SR):
342 *active_width = IB_WIDTH_1X;
343 *active_speed = IB_SPEED_EDR;
344 break;
345 case MLX5E_PROT_MASK(MLX5E_40GBASE_CR4):
346 case MLX5E_PROT_MASK(MLX5E_40GBASE_KR4):
347 case MLX5E_PROT_MASK(MLX5E_40GBASE_SR4):
348 case MLX5E_PROT_MASK(MLX5E_40GBASE_LR4):
349 *active_width = IB_WIDTH_4X;
350 *active_speed = IB_SPEED_QDR;
351 break;
352 case MLX5E_PROT_MASK(MLX5E_50GBASE_CR2):
353 case MLX5E_PROT_MASK(MLX5E_50GBASE_KR2):
354 case MLX5E_PROT_MASK(MLX5E_50GBASE_SR2):
355 *active_width = IB_WIDTH_1X;
356 *active_speed = IB_SPEED_HDR;
357 break;
358 case MLX5E_PROT_MASK(MLX5E_56GBASE_R4):
359 *active_width = IB_WIDTH_4X;
360 *active_speed = IB_SPEED_FDR;
361 break;
362 case MLX5E_PROT_MASK(MLX5E_100GBASE_CR4):
363 case MLX5E_PROT_MASK(MLX5E_100GBASE_SR4):
364 case MLX5E_PROT_MASK(MLX5E_100GBASE_KR4):
365 case MLX5E_PROT_MASK(MLX5E_100GBASE_LR4):
366 *active_width = IB_WIDTH_4X;
367 *active_speed = IB_SPEED_EDR;
368 break;
369 default:
370 return -EINVAL;
371 }
372
373 return 0;
374}
375
Ilan Tayari095b0922017-05-14 16:04:30 +0300376static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
377 struct ib_port_attr *props)
Achiad Shochat3f89a642015-12-23 18:47:21 +0200378{
379 struct mlx5_ib_dev *dev = to_mdev(device);
Colin Ian Kingda005f92018-01-09 15:55:43 +0000380 struct mlx5_core_dev *mdev;
Aviv Heller88621df2016-09-18 20:48:02 +0300381 struct net_device *ndev, *upper;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200382 enum ib_mtu ndev_ib_mtu;
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200383 bool put_mdev = true;
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200384 u16 qkey_viol_cntr;
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300385 u32 eth_prot_oper;
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200386 u8 mdev_port_num;
Ilan Tayari095b0922017-05-14 16:04:30 +0300387 int err;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200388
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200389 mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
390 if (!mdev) {
391 /* This means the port isn't affiliated yet. Get the
392 * info for the master port instead.
393 */
394 put_mdev = false;
395 mdev = dev->mdev;
396 mdev_port_num = 1;
397 port_num = 1;
398 }
399
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300400 /* Possible bad flows are checked before filling out props so in case
401 * of an error it will still be zeroed out.
Noa Osherovich50f22fd2017-04-20 20:53:32 +0300402 */
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200403 err = mlx5_query_port_eth_proto_oper(mdev, &eth_prot_oper,
404 mdev_port_num);
Ilan Tayari095b0922017-05-14 16:04:30 +0300405 if (err)
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200406 goto out;
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300407
Honggang Li7672ed32018-03-16 10:37:13 +0800408 props->active_width = IB_WIDTH_4X;
409 props->active_speed = IB_SPEED_QDR;
410
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300411 translate_eth_proto_oper(eth_prot_oper, &props->active_speed,
412 &props->active_width);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200413
414 props->port_cap_flags |= IB_PORT_CM_SUP;
415 props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
416
417 props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
418 roce_address_table_size);
419 props->max_mtu = IB_MTU_4096;
420 props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
421 props->pkey_tbl_len = 1;
422 props->state = IB_PORT_DOWN;
423 props->phys_state = 3;
424
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200425 mlx5_query_nic_vport_qkey_viol_cntr(mdev, &qkey_viol_cntr);
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200426 props->qkey_viol_cntr = qkey_viol_cntr;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200427
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200428 /* If this is a stub query for an unaffiliated port stop here */
429 if (!put_mdev)
430 goto out;
431
Achiad Shochat3f89a642015-12-23 18:47:21 +0200432 ndev = mlx5_ib_get_netdev(device, port_num);
433 if (!ndev)
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200434 goto out;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200435
Aviv Heller88621df2016-09-18 20:48:02 +0300436 if (mlx5_lag_is_active(dev->mdev)) {
437 rcu_read_lock();
438 upper = netdev_master_upper_dev_get_rcu(ndev);
439 if (upper) {
440 dev_put(ndev);
441 ndev = upper;
442 dev_hold(ndev);
443 }
444 rcu_read_unlock();
445 }
446
Achiad Shochat3f89a642015-12-23 18:47:21 +0200447 if (netif_running(ndev) && netif_carrier_ok(ndev)) {
448 props->state = IB_PORT_ACTIVE;
449 props->phys_state = 5;
450 }
451
452 ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
453
454 dev_put(ndev);
455
456 props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200457out:
458 if (put_mdev)
459 mlx5_ib_put_native_port_mdev(dev, port_num);
460 return err;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200461}
462
Ilan Tayari095b0922017-05-14 16:04:30 +0300463static int set_roce_addr(struct mlx5_ib_dev *dev, u8 port_num,
464 unsigned int index, const union ib_gid *gid,
465 const struct ib_gid_attr *attr)
Achiad Shochat3cca2602015-12-23 18:47:23 +0200466{
Ilan Tayari095b0922017-05-14 16:04:30 +0300467 enum ib_gid_type gid_type = IB_GID_TYPE_IB;
468 u8 roce_version = 0;
469 u8 roce_l3_type = 0;
470 bool vlan = false;
471 u8 mac[ETH_ALEN];
472 u16 vlan_id = 0;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200473
Ilan Tayari095b0922017-05-14 16:04:30 +0300474 if (gid) {
475 gid_type = attr->gid_type;
476 ether_addr_copy(mac, attr->ndev->dev_addr);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200477
Ilan Tayari095b0922017-05-14 16:04:30 +0300478 if (is_vlan_dev(attr->ndev)) {
479 vlan = true;
480 vlan_id = vlan_dev_vlan_id(attr->ndev);
481 }
Achiad Shochat3cca2602015-12-23 18:47:23 +0200482 }
483
Ilan Tayari095b0922017-05-14 16:04:30 +0300484 switch (gid_type) {
Achiad Shochat3cca2602015-12-23 18:47:23 +0200485 case IB_GID_TYPE_IB:
Ilan Tayari095b0922017-05-14 16:04:30 +0300486 roce_version = MLX5_ROCE_VERSION_1;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200487 break;
488 case IB_GID_TYPE_ROCE_UDP_ENCAP:
Ilan Tayari095b0922017-05-14 16:04:30 +0300489 roce_version = MLX5_ROCE_VERSION_2;
490 if (ipv6_addr_v4mapped((void *)gid))
491 roce_l3_type = MLX5_ROCE_L3_TYPE_IPV4;
492 else
493 roce_l3_type = MLX5_ROCE_L3_TYPE_IPV6;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200494 break;
495
496 default:
Ilan Tayari095b0922017-05-14 16:04:30 +0300497 mlx5_ib_warn(dev, "Unexpected GID type %u\n", gid_type);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200498 }
499
Ilan Tayari095b0922017-05-14 16:04:30 +0300500 return mlx5_core_roce_gid_set(dev->mdev, index, roce_version,
501 roce_l3_type, gid->raw, mac, vlan,
Daniel Jurgenscfe4e372018-01-04 17:25:41 +0200502 vlan_id, port_num);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200503}
504
Parav Pandit414448d2018-04-01 15:08:24 +0300505static int mlx5_ib_add_gid(const union ib_gid *gid,
Achiad Shochat3cca2602015-12-23 18:47:23 +0200506 const struct ib_gid_attr *attr,
507 __always_unused void **context)
508{
Parav Pandit414448d2018-04-01 15:08:24 +0300509 return set_roce_addr(to_mdev(attr->device), attr->port_num,
510 attr->index, gid, attr);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200511}
512
Parav Pandit414448d2018-04-01 15:08:24 +0300513static int mlx5_ib_del_gid(const struct ib_gid_attr *attr,
514 __always_unused void **context)
Achiad Shochat3cca2602015-12-23 18:47:23 +0200515{
Parav Pandit414448d2018-04-01 15:08:24 +0300516 return set_roce_addr(to_mdev(attr->device), attr->port_num,
517 attr->index, NULL, NULL);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200518}
519
Achiad Shochat2811ba52015-12-23 18:47:24 +0200520__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
521 int index)
522{
523 struct ib_gid_attr attr;
524 union ib_gid gid;
525
526 if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
527 return 0;
528
Achiad Shochat2811ba52015-12-23 18:47:24 +0200529 dev_put(attr.ndev);
530
531 if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
532 return 0;
533
534 return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
535}
536
Majd Dibbinyed884512017-01-18 14:10:35 +0200537int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
538 int index, enum ib_gid_type *gid_type)
539{
540 struct ib_gid_attr attr;
541 union ib_gid gid;
542 int ret;
543
544 ret = ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr);
545 if (ret)
546 return ret;
547
Majd Dibbinyed884512017-01-18 14:10:35 +0200548 dev_put(attr.ndev);
549
550 *gid_type = attr.gid_type;
551
552 return 0;
553}
554
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300555static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
556{
Noa Osherovich7fae6652016-09-12 19:16:23 +0300557 if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
558 return !MLX5_CAP_GEN(dev->mdev, ib_virt);
559 return 0;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300560}
561
562enum {
563 MLX5_VPORT_ACCESS_METHOD_MAD,
564 MLX5_VPORT_ACCESS_METHOD_HCA,
565 MLX5_VPORT_ACCESS_METHOD_NIC,
566};
567
568static int mlx5_get_vport_access_method(struct ib_device *ibdev)
569{
570 if (mlx5_use_mad_ifc(to_mdev(ibdev)))
571 return MLX5_VPORT_ACCESS_METHOD_MAD;
572
Achiad Shochatebd61f62015-12-23 18:47:16 +0200573 if (mlx5_ib_port_link_layer(ibdev, 1) ==
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300574 IB_LINK_LAYER_ETHERNET)
575 return MLX5_VPORT_ACCESS_METHOD_NIC;
576
577 return MLX5_VPORT_ACCESS_METHOD_HCA;
578}
579
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200580static void get_atomic_caps(struct mlx5_ib_dev *dev,
Moni Shoua776a3902018-01-02 16:19:33 +0200581 u8 atomic_size_qp,
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200582 struct ib_device_attr *props)
583{
584 u8 tmp;
585 u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200586 u8 atomic_req_8B_endianness_mode =
Or Gerlitzbd108382017-05-28 15:24:17 +0300587 MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianness_mode);
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200588
589 /* Check if HW supports 8 bytes standard atomic operations and capable
590 * of host endianness respond
591 */
592 tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
593 if (((atomic_operations & tmp) == tmp) &&
594 (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
595 (atomic_req_8B_endianness_mode)) {
596 props->atomic_cap = IB_ATOMIC_HCA;
597 } else {
598 props->atomic_cap = IB_ATOMIC_NONE;
599 }
600}
601
Moni Shoua776a3902018-01-02 16:19:33 +0200602static void get_atomic_caps_qp(struct mlx5_ib_dev *dev,
603 struct ib_device_attr *props)
604{
605 u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
606
607 get_atomic_caps(dev, atomic_size_qp, props);
608}
609
610static void get_atomic_caps_dc(struct mlx5_ib_dev *dev,
611 struct ib_device_attr *props)
612{
613 u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_dc);
614
615 get_atomic_caps(dev, atomic_size_qp, props);
616}
617
618bool mlx5_ib_dc_atomic_is_supported(struct mlx5_ib_dev *dev)
619{
620 struct ib_device_attr props = {};
621
622 get_atomic_caps_dc(dev, &props);
623 return (props.atomic_cap == IB_ATOMIC_HCA) ? true : false;
624}
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300625static int mlx5_query_system_image_guid(struct ib_device *ibdev,
626 __be64 *sys_image_guid)
627{
628 struct mlx5_ib_dev *dev = to_mdev(ibdev);
629 struct mlx5_core_dev *mdev = dev->mdev;
630 u64 tmp;
631 int err;
632
633 switch (mlx5_get_vport_access_method(ibdev)) {
634 case MLX5_VPORT_ACCESS_METHOD_MAD:
635 return mlx5_query_mad_ifc_system_image_guid(ibdev,
636 sys_image_guid);
637
638 case MLX5_VPORT_ACCESS_METHOD_HCA:
639 err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200640 break;
641
642 case MLX5_VPORT_ACCESS_METHOD_NIC:
643 err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
644 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300645
646 default:
647 return -EINVAL;
648 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200649
650 if (!err)
651 *sys_image_guid = cpu_to_be64(tmp);
652
653 return err;
654
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300655}
656
657static int mlx5_query_max_pkeys(struct ib_device *ibdev,
658 u16 *max_pkeys)
659{
660 struct mlx5_ib_dev *dev = to_mdev(ibdev);
661 struct mlx5_core_dev *mdev = dev->mdev;
662
663 switch (mlx5_get_vport_access_method(ibdev)) {
664 case MLX5_VPORT_ACCESS_METHOD_MAD:
665 return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
666
667 case MLX5_VPORT_ACCESS_METHOD_HCA:
668 case MLX5_VPORT_ACCESS_METHOD_NIC:
669 *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
670 pkey_table_size));
671 return 0;
672
673 default:
674 return -EINVAL;
675 }
676}
677
678static int mlx5_query_vendor_id(struct ib_device *ibdev,
679 u32 *vendor_id)
680{
681 struct mlx5_ib_dev *dev = to_mdev(ibdev);
682
683 switch (mlx5_get_vport_access_method(ibdev)) {
684 case MLX5_VPORT_ACCESS_METHOD_MAD:
685 return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
686
687 case MLX5_VPORT_ACCESS_METHOD_HCA:
688 case MLX5_VPORT_ACCESS_METHOD_NIC:
689 return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
690
691 default:
692 return -EINVAL;
693 }
694}
695
696static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
697 __be64 *node_guid)
698{
699 u64 tmp;
700 int err;
701
702 switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
703 case MLX5_VPORT_ACCESS_METHOD_MAD:
704 return mlx5_query_mad_ifc_node_guid(dev, node_guid);
705
706 case MLX5_VPORT_ACCESS_METHOD_HCA:
707 err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200708 break;
709
710 case MLX5_VPORT_ACCESS_METHOD_NIC:
711 err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
712 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300713
714 default:
715 return -EINVAL;
716 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200717
718 if (!err)
719 *node_guid = cpu_to_be64(tmp);
720
721 return err;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300722}
723
724struct mlx5_reg_node_desc {
Yuval Shaiabd99fde2016-08-25 10:57:07 -0700725 u8 desc[IB_DEVICE_NODE_DESC_MAX];
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300726};
727
728static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
729{
730 struct mlx5_reg_node_desc in;
731
732 if (mlx5_use_mad_ifc(dev))
733 return mlx5_query_mad_ifc_node_desc(dev, node_desc);
734
735 memset(&in, 0, sizeof(in));
736
737 return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
738 sizeof(struct mlx5_reg_node_desc),
739 MLX5_REG_NODE_DESC, 0, 0);
740}
741
Eli Cohene126ba92013-07-07 17:25:49 +0300742static int mlx5_ib_query_device(struct ib_device *ibdev,
Matan Barak2528e332015-06-11 16:35:25 +0300743 struct ib_device_attr *props,
744 struct ib_udata *uhw)
Eli Cohene126ba92013-07-07 17:25:49 +0300745{
746 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300747 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300748 int err = -ENOMEM;
Eli Cohen288c01b2016-10-27 16:36:45 +0300749 int max_sq_desc;
Eli Cohene126ba92013-07-07 17:25:49 +0300750 int max_rq_sg;
751 int max_sq_sg;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300752 u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200753 bool raw_support = !mlx5_core_mp_enabled(mdev);
Bodong Wang402ca532016-06-17 15:02:20 +0300754 struct mlx5_ib_query_device_resp resp = {};
755 size_t resp_len;
756 u64 max_tso;
Eli Cohene126ba92013-07-07 17:25:49 +0300757
Bodong Wang402ca532016-06-17 15:02:20 +0300758 resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
759 if (uhw->outlen && uhw->outlen < resp_len)
760 return -EINVAL;
761 else
762 resp.response_length = resp_len;
763
764 if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
Matan Barak2528e332015-06-11 16:35:25 +0300765 return -EINVAL;
766
Eli Cohene126ba92013-07-07 17:25:49 +0300767 memset(props, 0, sizeof(*props));
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300768 err = mlx5_query_system_image_guid(ibdev,
769 &props->sys_image_guid);
770 if (err)
771 return err;
772
773 err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
774 if (err)
775 return err;
776
777 err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
778 if (err)
779 return err;
Eli Cohene126ba92013-07-07 17:25:49 +0300780
Jack Morgenstein9603b612014-07-28 23:30:22 +0300781 props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
782 (fw_rev_min(dev->mdev) << 16) |
783 fw_rev_sub(dev->mdev);
Eli Cohene126ba92013-07-07 17:25:49 +0300784 props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
785 IB_DEVICE_PORT_ACTIVE_EVENT |
786 IB_DEVICE_SYS_IMAGE_GUID |
Eli Cohen1a4c3a32014-02-06 17:41:25 +0200787 IB_DEVICE_RC_RNR_NAK_GEN;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300788
789 if (MLX5_CAP_GEN(mdev, pkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300790 props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300791 if (MLX5_CAP_GEN(mdev, qkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300792 props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300793 if (MLX5_CAP_GEN(mdev, apm))
Eli Cohene126ba92013-07-07 17:25:49 +0300794 props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300795 if (MLX5_CAP_GEN(mdev, xrc))
Eli Cohene126ba92013-07-07 17:25:49 +0300796 props->device_cap_flags |= IB_DEVICE_XRC;
Matan Barakd2370e02016-02-29 18:05:30 +0200797 if (MLX5_CAP_GEN(mdev, imaicl)) {
798 props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
799 IB_DEVICE_MEM_WINDOW_TYPE_2B;
800 props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
Sagi Grimbergb005d312016-02-29 19:07:33 +0200801 /* We support 'Gappy' memory registration too */
802 props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
Matan Barakd2370e02016-02-29 18:05:30 +0200803 }
Eli Cohene126ba92013-07-07 17:25:49 +0300804 props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300805 if (MLX5_CAP_GEN(mdev, sho)) {
Sagi Grimberg2dea9092014-02-23 14:19:13 +0200806 props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
807 /* At this stage no support for signature handover */
808 props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
809 IB_PROT_T10DIF_TYPE_2 |
810 IB_PROT_T10DIF_TYPE_3;
811 props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
812 IB_GUARD_T10DIF_CSUM;
813 }
Saeed Mahameed938fe832015-05-28 22:28:41 +0300814 if (MLX5_CAP_GEN(mdev, block_lb_mc))
Eli Cohenf360d882014-04-02 00:10:16 +0300815 props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
Eli Cohene126ba92013-07-07 17:25:49 +0300816
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200817 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) && raw_support) {
Noa Osheroviche8161332017-01-18 15:40:01 +0200818 if (MLX5_CAP_ETH(mdev, csum_cap)) {
819 /* Legacy bit to support old userspace libraries */
Bodong Wang88115fe2015-12-18 13:53:20 +0200820 props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
Noa Osheroviche8161332017-01-18 15:40:01 +0200821 props->raw_packet_caps |= IB_RAW_PACKET_CAP_IP_CSUM;
822 }
823
824 if (MLX5_CAP_ETH(dev->mdev, vlan_cap))
825 props->raw_packet_caps |=
826 IB_RAW_PACKET_CAP_CVLAN_STRIPPING;
Bodong Wang88115fe2015-12-18 13:53:20 +0200827
Bodong Wang402ca532016-06-17 15:02:20 +0300828 if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
829 max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
830 if (max_tso) {
831 resp.tso_caps.max_tso = 1 << max_tso;
832 resp.tso_caps.supported_qpts |=
833 1 << IB_QPT_RAW_PACKET;
834 resp.response_length += sizeof(resp.tso_caps);
835 }
836 }
Yishai Hadas31f69a82016-08-28 11:28:45 +0300837
838 if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
839 resp.rss_caps.rx_hash_function =
840 MLX5_RX_HASH_FUNC_TOEPLITZ;
841 resp.rss_caps.rx_hash_fields_mask =
842 MLX5_RX_HASH_SRC_IPV4 |
843 MLX5_RX_HASH_DST_IPV4 |
844 MLX5_RX_HASH_SRC_IPV6 |
845 MLX5_RX_HASH_DST_IPV6 |
846 MLX5_RX_HASH_SRC_PORT_TCP |
847 MLX5_RX_HASH_DST_PORT_TCP |
848 MLX5_RX_HASH_SRC_PORT_UDP |
Maor Gottlieb4e2b53a2017-12-24 14:51:25 +0200849 MLX5_RX_HASH_DST_PORT_UDP |
850 MLX5_RX_HASH_INNER;
Yishai Hadas31f69a82016-08-28 11:28:45 +0300851 resp.response_length += sizeof(resp.rss_caps);
852 }
853 } else {
854 if (field_avail(typeof(resp), tso_caps, uhw->outlen))
855 resp.response_length += sizeof(resp.tso_caps);
856 if (field_avail(typeof(resp), rss_caps, uhw->outlen))
857 resp.response_length += sizeof(resp.rss_caps);
Bodong Wang402ca532016-06-17 15:02:20 +0300858 }
859
Erez Shitritf0313962016-02-21 16:27:17 +0200860 if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
861 props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
862 props->device_cap_flags |= IB_DEVICE_UD_TSO;
863 }
864
Maor Gottlieb03404e82017-05-30 10:29:13 +0300865 if (MLX5_CAP_GEN(dev->mdev, rq_delay_drop) &&
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200866 MLX5_CAP_GEN(dev->mdev, general_notification_event) &&
867 raw_support)
Maor Gottlieb03404e82017-05-30 10:29:13 +0300868 props->raw_packet_caps |= IB_RAW_PACKET_CAP_DELAY_DROP;
869
Yishai Hadas1d54f892017-06-08 16:15:11 +0300870 if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads) &&
871 MLX5_CAP_IPOIB_ENHANCED(mdev, csum_cap))
872 props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
873
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300874 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200875 MLX5_CAP_ETH(dev->mdev, scatter_fcs) &&
876 raw_support) {
Noa Osheroviche8161332017-01-18 15:40:01 +0200877 /* Legacy bit to support old userspace libraries */
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300878 props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
Noa Osheroviche8161332017-01-18 15:40:01 +0200879 props->raw_packet_caps |= IB_RAW_PACKET_CAP_SCATTER_FCS;
880 }
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300881
Maor Gottliebda6d6ba32016-06-04 15:15:28 +0300882 if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
883 props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
884
Noa Osherovichb1383aa2017-10-29 13:59:45 +0200885 if (MLX5_CAP_GEN(mdev, end_pad))
886 props->device_cap_flags |= IB_DEVICE_PCI_WRITE_END_PADDING;
887
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300888 props->vendor_part_id = mdev->pdev->device;
889 props->hw_ver = mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +0300890
891 props->max_mr_size = ~0ull;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300892 props->page_size_cap = ~(min_page_size - 1);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300893 props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
894 props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
895 max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
896 sizeof(struct mlx5_wqe_data_seg);
Eli Cohen288c01b2016-10-27 16:36:45 +0300897 max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
898 max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
899 sizeof(struct mlx5_wqe_raddr_seg)) /
900 sizeof(struct mlx5_wqe_data_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300901 props->max_sge = min(max_rq_sg, max_sq_sg);
Sagi Grimberg986ef952016-03-31 19:03:25 +0300902 props->max_sge_rd = MLX5_MAX_SGE_RD;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300903 props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
Leon Romanovsky9f177682016-01-14 08:11:40 +0200904 props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300905 props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
906 props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
907 props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
908 props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
909 props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
910 props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
911 props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
Eli Cohene126ba92013-07-07 17:25:49 +0300912 props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300913 props->max_srq_sge = max_rq_sg - 1;
Sagi Grimberg911f4332016-03-03 13:37:51 +0200914 props->max_fast_reg_page_list_len =
915 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
Moni Shoua776a3902018-01-02 16:19:33 +0200916 get_atomic_caps_qp(dev, props);
Eli Cohen81bea282013-09-11 16:35:30 +0300917 props->masked_atomic_cap = IB_ATOMIC_NONE;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300918 props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
919 props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
Eli Cohene126ba92013-07-07 17:25:49 +0300920 props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
921 props->max_mcast_grp;
922 props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
Maor Gottlieb86695a62016-10-27 16:36:38 +0300923 props->max_ah = INT_MAX;
Matan Barak7c60bcb2015-12-15 20:30:11 +0200924 props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
925 props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
Eli Cohene126ba92013-07-07 17:25:49 +0300926
Haggai Eran8cdd3122014-12-11 17:04:20 +0200927#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Saeed Mahameed938fe832015-05-28 22:28:41 +0300928 if (MLX5_CAP_GEN(mdev, pg))
Haggai Eran8cdd3122014-12-11 17:04:20 +0200929 props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
930 props->odp_caps = dev->odp_caps;
931#endif
932
Leon Romanovsky051f2632015-12-20 12:16:11 +0200933 if (MLX5_CAP_GEN(mdev, cd))
934 props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
935
Eli Coheneff901d2016-03-11 22:58:42 +0200936 if (!mlx5_core_is_pf(mdev))
937 props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
938
Yishai Hadas31f69a82016-08-28 11:28:45 +0300939 if (mlx5_ib_port_link_layer(ibdev, 1) ==
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200940 IB_LINK_LAYER_ETHERNET && raw_support) {
Yishai Hadas31f69a82016-08-28 11:28:45 +0300941 props->rss_caps.max_rwq_indirection_tables =
942 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
943 props->rss_caps.max_rwq_indirection_table_size =
944 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
945 props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
946 props->max_wq_type_rq =
947 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
948 }
949
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300950 if (MLX5_CAP_GEN(mdev, tag_matching)) {
Leon Romanovsky78b1beb2017-09-24 21:46:29 +0300951 props->tm_caps.max_rndv_hdr_size = MLX5_TM_MAX_RNDV_MSG_SIZE;
952 props->tm_caps.max_num_tags =
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300953 (1 << MLX5_CAP_GEN(mdev, log_tag_matching_list_sz)) - 1;
Leon Romanovsky78b1beb2017-09-24 21:46:29 +0300954 props->tm_caps.flags = IB_TM_CAP_RC;
955 props->tm_caps.max_ops =
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300956 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
Leon Romanovsky78b1beb2017-09-24 21:46:29 +0300957 props->tm_caps.max_sge = MLX5_TM_MAX_SGE;
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300958 }
959
Yonatan Cohen87ab3f52017-11-13 10:51:18 +0200960 if (MLX5_CAP_GEN(dev->mdev, cq_moderation)) {
961 props->cq_caps.max_cq_moderation_count =
962 MLX5_MAX_CQ_COUNT;
963 props->cq_caps.max_cq_moderation_period =
964 MLX5_MAX_CQ_PERIOD;
965 }
966
Bodong Wang7e43a2a2016-10-31 12:16:44 +0200967 if (field_avail(typeof(resp), cqe_comp_caps, uhw->outlen)) {
968 resp.cqe_comp_caps.max_num =
969 MLX5_CAP_GEN(dev->mdev, cqe_compression) ?
970 MLX5_CAP_GEN(dev->mdev, cqe_compression_max_num) : 0;
971 resp.cqe_comp_caps.supported_format =
972 MLX5_IB_CQE_RES_FORMAT_HASH |
973 MLX5_IB_CQE_RES_FORMAT_CSUM;
974 resp.response_length += sizeof(resp.cqe_comp_caps);
975 }
976
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200977 if (field_avail(typeof(resp), packet_pacing_caps, uhw->outlen) &&
978 raw_support) {
Bodong Wangd9491672016-12-01 13:43:13 +0200979 if (MLX5_CAP_QOS(mdev, packet_pacing) &&
980 MLX5_CAP_GEN(mdev, qos)) {
981 resp.packet_pacing_caps.qp_rate_limit_max =
982 MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
983 resp.packet_pacing_caps.qp_rate_limit_min =
984 MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
985 resp.packet_pacing_caps.supported_qpts |=
986 1 << IB_QPT_RAW_PACKET;
Bodong Wang61147f32018-03-19 15:10:30 +0200987 if (MLX5_CAP_QOS(mdev, packet_pacing_burst_bound) &&
988 MLX5_CAP_QOS(mdev, packet_pacing_typical_size))
989 resp.packet_pacing_caps.cap_flags |=
990 MLX5_IB_PP_SUPPORT_BURST;
Bodong Wangd9491672016-12-01 13:43:13 +0200991 }
992 resp.response_length += sizeof(resp.packet_pacing_caps);
993 }
994
Leon Romanovsky9f885202017-01-02 11:37:39 +0200995 if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes,
996 uhw->outlen)) {
Bodong Wang795b6092017-08-17 15:52:34 +0300997 if (MLX5_CAP_ETH(mdev, multi_pkt_send_wqe))
998 resp.mlx5_ib_support_multi_pkt_send_wqes =
999 MLX5_IB_ALLOW_MPW;
Bodong Wang050da902017-08-17 15:52:35 +03001000
1001 if (MLX5_CAP_ETH(mdev, enhanced_multi_pkt_send_wqe))
1002 resp.mlx5_ib_support_multi_pkt_send_wqes |=
1003 MLX5_IB_SUPPORT_EMPW;
1004
Leon Romanovsky9f885202017-01-02 11:37:39 +02001005 resp.response_length +=
1006 sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
1007 }
1008
Guy Levide57f2a2017-10-19 08:25:52 +03001009 if (field_avail(typeof(resp), flags, uhw->outlen)) {
1010 resp.response_length += sizeof(resp.flags);
Guy Levi7a0c8f42017-10-19 08:25:53 +03001011
Guy Levide57f2a2017-10-19 08:25:52 +03001012 if (MLX5_CAP_GEN(mdev, cqe_compression_128))
1013 resp.flags |=
1014 MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_COMP;
Guy Levi7a0c8f42017-10-19 08:25:53 +03001015
1016 if (MLX5_CAP_GEN(mdev, cqe_128_always))
1017 resp.flags |= MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_PAD;
Guy Levide57f2a2017-10-19 08:25:52 +03001018 }
Leon Romanovsky9f885202017-01-02 11:37:39 +02001019
Noa Osherovich96dc3fc2017-08-17 15:52:28 +03001020 if (field_avail(typeof(resp), sw_parsing_caps,
1021 uhw->outlen)) {
1022 resp.response_length += sizeof(resp.sw_parsing_caps);
1023 if (MLX5_CAP_ETH(mdev, swp)) {
1024 resp.sw_parsing_caps.sw_parsing_offloads |=
1025 MLX5_IB_SW_PARSING;
1026
1027 if (MLX5_CAP_ETH(mdev, swp_csum))
1028 resp.sw_parsing_caps.sw_parsing_offloads |=
1029 MLX5_IB_SW_PARSING_CSUM;
1030
1031 if (MLX5_CAP_ETH(mdev, swp_lso))
1032 resp.sw_parsing_caps.sw_parsing_offloads |=
1033 MLX5_IB_SW_PARSING_LSO;
1034
1035 if (resp.sw_parsing_caps.sw_parsing_offloads)
1036 resp.sw_parsing_caps.supported_qpts =
1037 BIT(IB_QPT_RAW_PACKET);
1038 }
1039 }
1040
Daniel Jurgens85c7c012018-01-04 17:25:43 +02001041 if (field_avail(typeof(resp), striding_rq_caps, uhw->outlen) &&
1042 raw_support) {
Noa Osherovichb4f34592017-10-17 18:01:12 +03001043 resp.response_length += sizeof(resp.striding_rq_caps);
1044 if (MLX5_CAP_GEN(mdev, striding_rq)) {
1045 resp.striding_rq_caps.min_single_stride_log_num_of_bytes =
1046 MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES;
1047 resp.striding_rq_caps.max_single_stride_log_num_of_bytes =
1048 MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES;
1049 resp.striding_rq_caps.min_single_wqe_log_num_of_strides =
1050 MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES;
1051 resp.striding_rq_caps.max_single_wqe_log_num_of_strides =
1052 MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES;
1053 resp.striding_rq_caps.supported_qpts =
1054 BIT(IB_QPT_RAW_PACKET);
1055 }
1056 }
1057
Maor Gottliebf95ef6c2017-10-19 08:25:55 +03001058 if (field_avail(typeof(resp), tunnel_offloads_caps,
1059 uhw->outlen)) {
1060 resp.response_length += sizeof(resp.tunnel_offloads_caps);
1061 if (MLX5_CAP_ETH(mdev, tunnel_stateless_vxlan))
1062 resp.tunnel_offloads_caps |=
1063 MLX5_IB_TUNNELED_OFFLOADS_VXLAN;
1064 if (MLX5_CAP_ETH(mdev, tunnel_stateless_geneve_rx))
1065 resp.tunnel_offloads_caps |=
1066 MLX5_IB_TUNNELED_OFFLOADS_GENEVE;
1067 if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre))
1068 resp.tunnel_offloads_caps |=
1069 MLX5_IB_TUNNELED_OFFLOADS_GRE;
1070 }
1071
Bodong Wang402ca532016-06-17 15:02:20 +03001072 if (uhw->outlen) {
1073 err = ib_copy_to_udata(uhw, &resp, resp.response_length);
1074
1075 if (err)
1076 return err;
1077 }
1078
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001079 return 0;
1080}
Eli Cohene126ba92013-07-07 17:25:49 +03001081
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001082enum mlx5_ib_width {
1083 MLX5_IB_WIDTH_1X = 1 << 0,
1084 MLX5_IB_WIDTH_2X = 1 << 1,
1085 MLX5_IB_WIDTH_4X = 1 << 2,
1086 MLX5_IB_WIDTH_8X = 1 << 3,
1087 MLX5_IB_WIDTH_12X = 1 << 4
1088};
1089
1090static int translate_active_width(struct ib_device *ibdev, u8 active_width,
1091 u8 *ib_width)
1092{
1093 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1094 int err = 0;
1095
1096 if (active_width & MLX5_IB_WIDTH_1X) {
1097 *ib_width = IB_WIDTH_1X;
1098 } else if (active_width & MLX5_IB_WIDTH_2X) {
1099 mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
1100 (int)active_width);
1101 err = -EINVAL;
1102 } else if (active_width & MLX5_IB_WIDTH_4X) {
1103 *ib_width = IB_WIDTH_4X;
1104 } else if (active_width & MLX5_IB_WIDTH_8X) {
1105 *ib_width = IB_WIDTH_8X;
1106 } else if (active_width & MLX5_IB_WIDTH_12X) {
1107 *ib_width = IB_WIDTH_12X;
1108 } else {
1109 mlx5_ib_dbg(dev, "Invalid active_width %d\n",
1110 (int)active_width);
1111 err = -EINVAL;
1112 }
1113
1114 return err;
1115}
1116
1117static int mlx5_mtu_to_ib_mtu(int mtu)
1118{
1119 switch (mtu) {
1120 case 256: return 1;
1121 case 512: return 2;
1122 case 1024: return 3;
1123 case 2048: return 4;
1124 case 4096: return 5;
1125 default:
1126 pr_warn("invalid mtu\n");
1127 return -1;
1128 }
1129}
1130
1131enum ib_max_vl_num {
1132 __IB_MAX_VL_0 = 1,
1133 __IB_MAX_VL_0_1 = 2,
1134 __IB_MAX_VL_0_3 = 3,
1135 __IB_MAX_VL_0_7 = 4,
1136 __IB_MAX_VL_0_14 = 5,
1137};
1138
1139enum mlx5_vl_hw_cap {
1140 MLX5_VL_HW_0 = 1,
1141 MLX5_VL_HW_0_1 = 2,
1142 MLX5_VL_HW_0_2 = 3,
1143 MLX5_VL_HW_0_3 = 4,
1144 MLX5_VL_HW_0_4 = 5,
1145 MLX5_VL_HW_0_5 = 6,
1146 MLX5_VL_HW_0_6 = 7,
1147 MLX5_VL_HW_0_7 = 8,
1148 MLX5_VL_HW_0_14 = 15
1149};
1150
1151static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
1152 u8 *max_vl_num)
1153{
1154 switch (vl_hw_cap) {
1155 case MLX5_VL_HW_0:
1156 *max_vl_num = __IB_MAX_VL_0;
1157 break;
1158 case MLX5_VL_HW_0_1:
1159 *max_vl_num = __IB_MAX_VL_0_1;
1160 break;
1161 case MLX5_VL_HW_0_3:
1162 *max_vl_num = __IB_MAX_VL_0_3;
1163 break;
1164 case MLX5_VL_HW_0_7:
1165 *max_vl_num = __IB_MAX_VL_0_7;
1166 break;
1167 case MLX5_VL_HW_0_14:
1168 *max_vl_num = __IB_MAX_VL_0_14;
1169 break;
1170
1171 default:
1172 return -EINVAL;
1173 }
1174
1175 return 0;
1176}
1177
1178static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
1179 struct ib_port_attr *props)
1180{
1181 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1182 struct mlx5_core_dev *mdev = dev->mdev;
1183 struct mlx5_hca_vport_context *rep;
Saeed Mahameed046339e2016-04-22 00:33:03 +03001184 u16 max_mtu;
1185 u16 oper_mtu;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001186 int err;
1187 u8 ib_link_width_oper;
1188 u8 vl_hw_cap;
1189
1190 rep = kzalloc(sizeof(*rep), GFP_KERNEL);
1191 if (!rep) {
1192 err = -ENOMEM;
1193 goto out;
1194 }
1195
Or Gerlitzc4550c62017-01-24 13:02:39 +02001196 /* props being zeroed by the caller, avoid zeroing it here */
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001197
1198 err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
1199 if (err)
1200 goto out;
1201
1202 props->lid = rep->lid;
1203 props->lmc = rep->lmc;
1204 props->sm_lid = rep->sm_lid;
1205 props->sm_sl = rep->sm_sl;
1206 props->state = rep->vport_state;
1207 props->phys_state = rep->port_physical_state;
1208 props->port_cap_flags = rep->cap_mask1;
1209 props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
1210 props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
1211 props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
1212 props->bad_pkey_cntr = rep->pkey_violation_counter;
1213 props->qkey_viol_cntr = rep->qkey_violation_counter;
1214 props->subnet_timeout = rep->subnet_timeout;
1215 props->init_type_reply = rep->init_type_reply;
Eli Coheneff901d2016-03-11 22:58:42 +02001216 props->grh_required = rep->grh_required;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001217
1218 err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
1219 if (err)
1220 goto out;
1221
1222 err = translate_active_width(ibdev, ib_link_width_oper,
1223 &props->active_width);
1224 if (err)
1225 goto out;
Noa Osherovichd5beb7f2016-06-02 10:47:53 +03001226 err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001227 if (err)
1228 goto out;
1229
Saeed Mahameedfacc9692015-06-11 14:47:27 +03001230 mlx5_query_port_max_mtu(mdev, &max_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001231
1232 props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
1233
Saeed Mahameedfacc9692015-06-11 14:47:27 +03001234 mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001235
1236 props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
1237
1238 err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
1239 if (err)
1240 goto out;
1241
1242 err = translate_max_vl_num(ibdev, vl_hw_cap,
1243 &props->max_vl_num);
1244out:
1245 kfree(rep);
Eli Cohene126ba92013-07-07 17:25:49 +03001246 return err;
1247}
1248
1249int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
1250 struct ib_port_attr *props)
1251{
Ilan Tayari095b0922017-05-14 16:04:30 +03001252 unsigned int count;
1253 int ret;
1254
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001255 switch (mlx5_get_vport_access_method(ibdev)) {
1256 case MLX5_VPORT_ACCESS_METHOD_MAD:
Ilan Tayari095b0922017-05-14 16:04:30 +03001257 ret = mlx5_query_mad_ifc_port(ibdev, port, props);
1258 break;
Eli Cohene126ba92013-07-07 17:25:49 +03001259
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001260 case MLX5_VPORT_ACCESS_METHOD_HCA:
Ilan Tayari095b0922017-05-14 16:04:30 +03001261 ret = mlx5_query_hca_port(ibdev, port, props);
1262 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001263
Achiad Shochat3f89a642015-12-23 18:47:21 +02001264 case MLX5_VPORT_ACCESS_METHOD_NIC:
Ilan Tayari095b0922017-05-14 16:04:30 +03001265 ret = mlx5_query_port_roce(ibdev, port, props);
1266 break;
Achiad Shochat3f89a642015-12-23 18:47:21 +02001267
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001268 default:
Ilan Tayari095b0922017-05-14 16:04:30 +03001269 ret = -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +03001270 }
Ilan Tayari095b0922017-05-14 16:04:30 +03001271
1272 if (!ret && props) {
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001273 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1274 struct mlx5_core_dev *mdev;
1275 bool put_mdev = true;
1276
1277 mdev = mlx5_ib_get_native_port_mdev(dev, port, NULL);
1278 if (!mdev) {
1279 /* If the port isn't affiliated yet query the master.
1280 * The master and slave will have the same values.
1281 */
1282 mdev = dev->mdev;
1283 port = 1;
1284 put_mdev = false;
1285 }
1286 count = mlx5_core_reserved_gids_count(mdev);
1287 if (put_mdev)
1288 mlx5_ib_put_native_port_mdev(dev, port);
Ilan Tayari095b0922017-05-14 16:04:30 +03001289 props->gid_tbl_len -= count;
1290 }
1291 return ret;
Eli Cohene126ba92013-07-07 17:25:49 +03001292}
1293
Mark Bloch8e6efa32017-11-06 12:22:13 +00001294static int mlx5_ib_rep_query_port(struct ib_device *ibdev, u8 port,
1295 struct ib_port_attr *props)
1296{
1297 int ret;
1298
1299 /* Only link layer == ethernet is valid for representors */
1300 ret = mlx5_query_port_roce(ibdev, port, props);
1301 if (ret || !props)
1302 return ret;
1303
1304 /* We don't support GIDS */
1305 props->gid_tbl_len = 0;
1306
1307 return ret;
1308}
1309
Eli Cohene126ba92013-07-07 17:25:49 +03001310static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
1311 union ib_gid *gid)
1312{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001313 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1314 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03001315
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001316 switch (mlx5_get_vport_access_method(ibdev)) {
1317 case MLX5_VPORT_ACCESS_METHOD_MAD:
1318 return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +03001319
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001320 case MLX5_VPORT_ACCESS_METHOD_HCA:
1321 return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +03001322
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001323 default:
1324 return -EINVAL;
1325 }
Eli Cohene126ba92013-07-07 17:25:49 +03001326
Eli Cohene126ba92013-07-07 17:25:49 +03001327}
1328
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001329static int mlx5_query_hca_nic_pkey(struct ib_device *ibdev, u8 port,
1330 u16 index, u16 *pkey)
1331{
1332 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1333 struct mlx5_core_dev *mdev;
1334 bool put_mdev = true;
1335 u8 mdev_port_num;
1336 int err;
1337
1338 mdev = mlx5_ib_get_native_port_mdev(dev, port, &mdev_port_num);
1339 if (!mdev) {
1340 /* The port isn't affiliated yet, get the PKey from the master
1341 * port. For RoCE the PKey tables will be the same.
1342 */
1343 put_mdev = false;
1344 mdev = dev->mdev;
1345 mdev_port_num = 1;
1346 }
1347
1348 err = mlx5_query_hca_vport_pkey(mdev, 0, mdev_port_num, 0,
1349 index, pkey);
1350 if (put_mdev)
1351 mlx5_ib_put_native_port_mdev(dev, port);
1352
1353 return err;
1354}
1355
Eli Cohene126ba92013-07-07 17:25:49 +03001356static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
1357 u16 *pkey)
1358{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001359 switch (mlx5_get_vport_access_method(ibdev)) {
1360 case MLX5_VPORT_ACCESS_METHOD_MAD:
1361 return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
Eli Cohene126ba92013-07-07 17:25:49 +03001362
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001363 case MLX5_VPORT_ACCESS_METHOD_HCA:
1364 case MLX5_VPORT_ACCESS_METHOD_NIC:
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001365 return mlx5_query_hca_nic_pkey(ibdev, port, index, pkey);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001366 default:
1367 return -EINVAL;
1368 }
Eli Cohene126ba92013-07-07 17:25:49 +03001369}
1370
Eli Cohene126ba92013-07-07 17:25:49 +03001371static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
1372 struct ib_device_modify *props)
1373{
1374 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1375 struct mlx5_reg_node_desc in;
1376 struct mlx5_reg_node_desc out;
1377 int err;
1378
1379 if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
1380 return -EOPNOTSUPP;
1381
1382 if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
1383 return 0;
1384
1385 /*
1386 * If possible, pass node desc to FW, so it can generate
1387 * a 144 trap. If cmd fails, just ignore.
1388 */
Yuval Shaiabd99fde2016-08-25 10:57:07 -07001389 memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001390 err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
Eli Cohene126ba92013-07-07 17:25:49 +03001391 sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
1392 if (err)
1393 return err;
1394
Yuval Shaiabd99fde2016-08-25 10:57:07 -07001395 memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +03001396
1397 return err;
1398}
1399
Eli Cohencdbe33d2017-02-14 07:25:38 +02001400static int set_port_caps_atomic(struct mlx5_ib_dev *dev, u8 port_num, u32 mask,
1401 u32 value)
1402{
1403 struct mlx5_hca_vport_context ctx = {};
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001404 struct mlx5_core_dev *mdev;
1405 u8 mdev_port_num;
Eli Cohencdbe33d2017-02-14 07:25:38 +02001406 int err;
1407
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001408 mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
1409 if (!mdev)
1410 return -ENODEV;
1411
1412 err = mlx5_query_hca_vport_context(mdev, 0, mdev_port_num, 0, &ctx);
Eli Cohencdbe33d2017-02-14 07:25:38 +02001413 if (err)
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001414 goto out;
Eli Cohencdbe33d2017-02-14 07:25:38 +02001415
1416 if (~ctx.cap_mask1_perm & mask) {
1417 mlx5_ib_warn(dev, "trying to change bitmask 0x%X but change supported 0x%X\n",
1418 mask, ctx.cap_mask1_perm);
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001419 err = -EINVAL;
1420 goto out;
Eli Cohencdbe33d2017-02-14 07:25:38 +02001421 }
1422
1423 ctx.cap_mask1 = value;
1424 ctx.cap_mask1_perm = mask;
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001425 err = mlx5_core_modify_hca_vport_context(mdev, 0, mdev_port_num,
1426 0, &ctx);
1427
1428out:
1429 mlx5_ib_put_native_port_mdev(dev, port_num);
Eli Cohencdbe33d2017-02-14 07:25:38 +02001430
1431 return err;
1432}
1433
Eli Cohene126ba92013-07-07 17:25:49 +03001434static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
1435 struct ib_port_modify *props)
1436{
1437 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1438 struct ib_port_attr attr;
1439 u32 tmp;
1440 int err;
Eli Cohencdbe33d2017-02-14 07:25:38 +02001441 u32 change_mask;
1442 u32 value;
1443 bool is_ib = (mlx5_ib_port_link_layer(ibdev, port) ==
1444 IB_LINK_LAYER_INFINIBAND);
1445
Majd Dibbinyec255872017-08-23 08:35:42 +03001446 /* CM layer calls ib_modify_port() regardless of the link layer. For
1447 * Ethernet ports, qkey violation and Port capabilities are meaningless.
1448 */
1449 if (!is_ib)
1450 return 0;
1451
Eli Cohencdbe33d2017-02-14 07:25:38 +02001452 if (MLX5_CAP_GEN(dev->mdev, ib_virt) && is_ib) {
1453 change_mask = props->clr_port_cap_mask | props->set_port_cap_mask;
1454 value = ~props->clr_port_cap_mask | props->set_port_cap_mask;
1455 return set_port_caps_atomic(dev, port, change_mask, value);
1456 }
Eli Cohene126ba92013-07-07 17:25:49 +03001457
1458 mutex_lock(&dev->cap_mask_mutex);
1459
Or Gerlitzc4550c62017-01-24 13:02:39 +02001460 err = ib_query_port(ibdev, port, &attr);
Eli Cohene126ba92013-07-07 17:25:49 +03001461 if (err)
1462 goto out;
1463
1464 tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
1465 ~props->clr_port_cap_mask;
1466
Jack Morgenstein9603b612014-07-28 23:30:22 +03001467 err = mlx5_set_port_caps(dev->mdev, port, tmp);
Eli Cohene126ba92013-07-07 17:25:49 +03001468
1469out:
1470 mutex_unlock(&dev->cap_mask_mutex);
1471 return err;
1472}
1473
Eli Cohen30aa60b2017-01-03 23:55:27 +02001474static void print_lib_caps(struct mlx5_ib_dev *dev, u64 caps)
1475{
1476 mlx5_ib_dbg(dev, "MLX5_LIB_CAP_4K_UAR = %s\n",
1477 caps & MLX5_LIB_CAP_4K_UAR ? "y" : "n");
1478}
1479
Yishai Hadas31a78a52017-12-24 16:31:34 +02001480static u16 calc_dynamic_bfregs(int uars_per_sys_page)
1481{
1482 /* Large page with non 4k uar support might limit the dynamic size */
1483 if (uars_per_sys_page == 1 && PAGE_SIZE > 4096)
1484 return MLX5_MIN_DYN_BFREGS;
1485
1486 return MLX5_MAX_DYN_BFREGS;
1487}
1488
Eli Cohenb037c292017-01-03 23:55:26 +02001489static int calc_total_bfregs(struct mlx5_ib_dev *dev, bool lib_uar_4k,
1490 struct mlx5_ib_alloc_ucontext_req_v2 *req,
Yishai Hadas31a78a52017-12-24 16:31:34 +02001491 struct mlx5_bfreg_info *bfregi)
Eli Cohenb037c292017-01-03 23:55:26 +02001492{
1493 int uars_per_sys_page;
1494 int bfregs_per_sys_page;
1495 int ref_bfregs = req->total_num_bfregs;
1496
1497 if (req->total_num_bfregs == 0)
1498 return -EINVAL;
1499
1500 BUILD_BUG_ON(MLX5_MAX_BFREGS % MLX5_NON_FP_BFREGS_IN_PAGE);
1501 BUILD_BUG_ON(MLX5_MAX_BFREGS < MLX5_NON_FP_BFREGS_IN_PAGE);
1502
1503 if (req->total_num_bfregs > MLX5_MAX_BFREGS)
1504 return -ENOMEM;
1505
1506 uars_per_sys_page = get_uars_per_sys_page(dev, lib_uar_4k);
1507 bfregs_per_sys_page = uars_per_sys_page * MLX5_NON_FP_BFREGS_PER_UAR;
Yishai Hadas31a78a52017-12-24 16:31:34 +02001508 /* This holds the required static allocation asked by the user */
Eli Cohenb037c292017-01-03 23:55:26 +02001509 req->total_num_bfregs = ALIGN(req->total_num_bfregs, bfregs_per_sys_page);
Eli Cohenb037c292017-01-03 23:55:26 +02001510 if (req->num_low_latency_bfregs > req->total_num_bfregs - 1)
1511 return -EINVAL;
1512
Yishai Hadas31a78a52017-12-24 16:31:34 +02001513 bfregi->num_static_sys_pages = req->total_num_bfregs / bfregs_per_sys_page;
1514 bfregi->num_dyn_bfregs = ALIGN(calc_dynamic_bfregs(uars_per_sys_page), bfregs_per_sys_page);
1515 bfregi->total_num_bfregs = req->total_num_bfregs + bfregi->num_dyn_bfregs;
1516 bfregi->num_sys_pages = bfregi->total_num_bfregs / bfregs_per_sys_page;
1517
1518 mlx5_ib_dbg(dev, "uar_4k: fw support %s, lib support %s, user requested %d bfregs, allocated %d, total bfregs %d, using %d sys pages\n",
Eli Cohenb037c292017-01-03 23:55:26 +02001519 MLX5_CAP_GEN(dev->mdev, uar_4k) ? "yes" : "no",
1520 lib_uar_4k ? "yes" : "no", ref_bfregs,
Yishai Hadas31a78a52017-12-24 16:31:34 +02001521 req->total_num_bfregs, bfregi->total_num_bfregs,
1522 bfregi->num_sys_pages);
Eli Cohenb037c292017-01-03 23:55:26 +02001523
1524 return 0;
1525}
1526
1527static int allocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
1528{
1529 struct mlx5_bfreg_info *bfregi;
1530 int err;
1531 int i;
1532
1533 bfregi = &context->bfregi;
Yishai Hadas31a78a52017-12-24 16:31:34 +02001534 for (i = 0; i < bfregi->num_static_sys_pages; i++) {
Eli Cohenb037c292017-01-03 23:55:26 +02001535 err = mlx5_cmd_alloc_uar(dev->mdev, &bfregi->sys_pages[i]);
1536 if (err)
1537 goto error;
1538
1539 mlx5_ib_dbg(dev, "allocated uar %d\n", bfregi->sys_pages[i]);
1540 }
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001541
1542 for (i = bfregi->num_static_sys_pages; i < bfregi->num_sys_pages; i++)
1543 bfregi->sys_pages[i] = MLX5_IB_INVALID_UAR_INDEX;
1544
Eli Cohenb037c292017-01-03 23:55:26 +02001545 return 0;
1546
1547error:
1548 for (--i; i >= 0; i--)
1549 if (mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]))
1550 mlx5_ib_warn(dev, "failed to free uar %d\n", i);
1551
1552 return err;
1553}
1554
1555static int deallocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
1556{
1557 struct mlx5_bfreg_info *bfregi;
1558 int err;
1559 int i;
1560
1561 bfregi = &context->bfregi;
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001562 for (i = 0; i < bfregi->num_sys_pages; i++) {
1563 if (i < bfregi->num_static_sys_pages ||
1564 bfregi->sys_pages[i] != MLX5_IB_INVALID_UAR_INDEX) {
1565 err = mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]);
1566 if (err) {
1567 mlx5_ib_warn(dev, "failed to free uar %d, err=%d\n", i, err);
1568 return err;
1569 }
Eli Cohenb037c292017-01-03 23:55:26 +02001570 }
1571 }
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001572
Eli Cohenb037c292017-01-03 23:55:26 +02001573 return 0;
1574}
1575
Huy Nguyenc85023e2017-05-30 09:42:54 +03001576static int mlx5_ib_alloc_transport_domain(struct mlx5_ib_dev *dev, u32 *tdn)
1577{
1578 int err;
1579
1580 err = mlx5_core_alloc_transport_domain(dev->mdev, tdn);
1581 if (err)
1582 return err;
1583
1584 if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
Eran Ben Elisha8978cc92018-01-09 11:41:10 +02001585 (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
1586 !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001587 return err;
1588
1589 mutex_lock(&dev->lb_mutex);
1590 dev->user_td++;
1591
1592 if (dev->user_td == 2)
1593 err = mlx5_nic_vport_update_local_lb(dev->mdev, true);
1594
1595 mutex_unlock(&dev->lb_mutex);
1596 return err;
1597}
1598
1599static void mlx5_ib_dealloc_transport_domain(struct mlx5_ib_dev *dev, u32 tdn)
1600{
1601 mlx5_core_dealloc_transport_domain(dev->mdev, tdn);
1602
1603 if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
Eran Ben Elisha8978cc92018-01-09 11:41:10 +02001604 (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
1605 !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001606 return;
1607
1608 mutex_lock(&dev->lb_mutex);
1609 dev->user_td--;
1610
1611 if (dev->user_td < 2)
1612 mlx5_nic_vport_update_local_lb(dev->mdev, false);
1613
1614 mutex_unlock(&dev->lb_mutex);
1615}
1616
Eli Cohene126ba92013-07-07 17:25:49 +03001617static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
1618 struct ib_udata *udata)
1619{
1620 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Matan Barakb368d7c2015-12-15 20:30:12 +02001621 struct mlx5_ib_alloc_ucontext_req_v2 req = {};
1622 struct mlx5_ib_alloc_ucontext_resp resp = {};
Feras Daoud5c99eae2018-01-16 20:08:41 +02001623 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03001624 struct mlx5_ib_ucontext *context;
Eli Cohen2f5ff262017-01-03 23:55:21 +02001625 struct mlx5_bfreg_info *bfregi;
Eli Cohen78c0f982014-01-30 13:49:48 +02001626 int ver;
Eli Cohene126ba92013-07-07 17:25:49 +03001627 int err;
Majd Dibbinya168a41c2016-01-28 17:51:47 +02001628 size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
1629 max_cqe_version);
Eli Cohenb037c292017-01-03 23:55:26 +02001630 bool lib_uar_4k;
Eli Cohene126ba92013-07-07 17:25:49 +03001631
1632 if (!dev->ib_active)
1633 return ERR_PTR(-EAGAIN);
1634
Amrani, Rame0931112017-06-27 17:04:42 +03001635 if (udata->inlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
Eli Cohen78c0f982014-01-30 13:49:48 +02001636 ver = 0;
Amrani, Rame0931112017-06-27 17:04:42 +03001637 else if (udata->inlen >= min_req_v2)
Eli Cohen78c0f982014-01-30 13:49:48 +02001638 ver = 2;
1639 else
1640 return ERR_PTR(-EINVAL);
1641
Amrani, Rame0931112017-06-27 17:04:42 +03001642 err = ib_copy_from_udata(&req, udata, min(udata->inlen, sizeof(req)));
Eli Cohene126ba92013-07-07 17:25:49 +03001643 if (err)
1644 return ERR_PTR(err);
1645
Matan Barakb368d7c2015-12-15 20:30:12 +02001646 if (req.flags)
Eli Cohen78c0f982014-01-30 13:49:48 +02001647 return ERR_PTR(-EINVAL);
1648
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001649 if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
Matan Barakb368d7c2015-12-15 20:30:12 +02001650 return ERR_PTR(-EOPNOTSUPP);
1651
Eli Cohen2f5ff262017-01-03 23:55:21 +02001652 req.total_num_bfregs = ALIGN(req.total_num_bfregs,
1653 MLX5_NON_FP_BFREGS_PER_UAR);
1654 if (req.num_low_latency_bfregs > req.total_num_bfregs - 1)
Eli Cohene126ba92013-07-07 17:25:49 +03001655 return ERR_PTR(-EINVAL);
1656
Saeed Mahameed938fe832015-05-28 22:28:41 +03001657 resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
Noa Osherovich2cc6ad52016-06-04 15:15:33 +03001658 if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
1659 resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
Daniel Jurgensb47bd6e2016-10-25 18:36:24 +03001660 resp.cache_line_size = cache_line_size();
Saeed Mahameed938fe832015-05-28 22:28:41 +03001661 resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
1662 resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
1663 resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1664 resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1665 resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001666 resp.cqe_version = min_t(__u8,
1667 (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
1668 req.max_cqe_version);
Eli Cohen30aa60b2017-01-03 23:55:27 +02001669 resp.log_uar_size = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1670 MLX5_ADAPTER_PAGE_SHIFT : PAGE_SHIFT;
1671 resp.num_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1672 MLX5_CAP_GEN(dev->mdev, num_of_uars_per_page) : 1;
Matan Barakb368d7c2015-12-15 20:30:12 +02001673 resp.response_length = min(offsetof(typeof(resp), response_length) +
1674 sizeof(resp.response_length), udata->outlen);
Eli Cohene126ba92013-07-07 17:25:49 +03001675
1676 context = kzalloc(sizeof(*context), GFP_KERNEL);
1677 if (!context)
1678 return ERR_PTR(-ENOMEM);
1679
Eli Cohen30aa60b2017-01-03 23:55:27 +02001680 lib_uar_4k = req.lib_caps & MLX5_LIB_CAP_4K_UAR;
Eli Cohen2f5ff262017-01-03 23:55:21 +02001681 bfregi = &context->bfregi;
Eli Cohenb037c292017-01-03 23:55:26 +02001682
1683 /* updates req->total_num_bfregs */
Yishai Hadas31a78a52017-12-24 16:31:34 +02001684 err = calc_total_bfregs(dev, lib_uar_4k, &req, bfregi);
Eli Cohenb037c292017-01-03 23:55:26 +02001685 if (err)
1686 goto out_ctx;
1687
Eli Cohen2f5ff262017-01-03 23:55:21 +02001688 mutex_init(&bfregi->lock);
Eli Cohenb037c292017-01-03 23:55:26 +02001689 bfregi->lib_uar_4k = lib_uar_4k;
Yishai Hadas31a78a52017-12-24 16:31:34 +02001690 bfregi->count = kcalloc(bfregi->total_num_bfregs, sizeof(*bfregi->count),
Eli Cohenb037c292017-01-03 23:55:26 +02001691 GFP_KERNEL);
1692 if (!bfregi->count) {
Eli Cohene126ba92013-07-07 17:25:49 +03001693 err = -ENOMEM;
1694 goto out_ctx;
1695 }
1696
Eli Cohenb037c292017-01-03 23:55:26 +02001697 bfregi->sys_pages = kcalloc(bfregi->num_sys_pages,
1698 sizeof(*bfregi->sys_pages),
1699 GFP_KERNEL);
1700 if (!bfregi->sys_pages) {
Eli Cohene126ba92013-07-07 17:25:49 +03001701 err = -ENOMEM;
Eli Cohenb037c292017-01-03 23:55:26 +02001702 goto out_count;
Eli Cohene126ba92013-07-07 17:25:49 +03001703 }
1704
Eli Cohenb037c292017-01-03 23:55:26 +02001705 err = allocate_uars(dev, context);
1706 if (err)
1707 goto out_sys_pages;
Eli Cohene126ba92013-07-07 17:25:49 +03001708
Haggai Eranb4cfe442014-12-11 17:04:26 +02001709#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1710 context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
1711#endif
1712
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001713 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
Huy Nguyenc85023e2017-05-30 09:42:54 +03001714 err = mlx5_ib_alloc_transport_domain(dev, &context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001715 if (err)
Ilya Lesokhinc44ef992018-03-13 15:18:48 +02001716 goto out_uars;
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001717 }
1718
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001719 INIT_LIST_HEAD(&context->vma_private_list);
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001720 mutex_init(&context->vma_private_list_mutex);
Eli Cohene126ba92013-07-07 17:25:49 +03001721 INIT_LIST_HEAD(&context->db_page_list);
1722 mutex_init(&context->db_page_mutex);
1723
Eli Cohen2f5ff262017-01-03 23:55:21 +02001724 resp.tot_bfregs = req.total_num_bfregs;
Daniel Jurgens508562d2018-01-04 17:25:34 +02001725 resp.num_ports = dev->num_ports;
Matan Barakb368d7c2015-12-15 20:30:12 +02001726
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001727 if (field_avail(typeof(resp), cqe_version, udata->outlen))
1728 resp.response_length += sizeof(resp.cqe_version);
Matan Barakb368d7c2015-12-15 20:30:12 +02001729
Bodong Wang402ca532016-06-17 15:02:20 +03001730 if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
Moni Shoua6ad279c52016-11-23 08:23:23 +02001731 resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
1732 MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
Bodong Wang402ca532016-06-17 15:02:20 +03001733 resp.response_length += sizeof(resp.cmds_supp_uhw);
1734 }
1735
Or Gerlitz78984892016-11-30 20:33:33 +02001736 if (field_avail(typeof(resp), eth_min_inline, udata->outlen)) {
1737 if (mlx5_ib_port_link_layer(ibdev, 1) == IB_LINK_LAYER_ETHERNET) {
1738 mlx5_query_min_inline(dev->mdev, &resp.eth_min_inline);
1739 resp.eth_min_inline++;
1740 }
1741 resp.response_length += sizeof(resp.eth_min_inline);
1742 }
1743
Feras Daoud5c99eae2018-01-16 20:08:41 +02001744 if (field_avail(typeof(resp), clock_info_versions, udata->outlen)) {
1745 if (mdev->clock_info)
1746 resp.clock_info_versions = BIT(MLX5_IB_CLOCK_INFO_V1);
1747 resp.response_length += sizeof(resp.clock_info_versions);
1748 }
1749
Noa Osherovichbc5c6ee2016-06-04 15:15:31 +03001750 /*
1751 * We don't want to expose information from the PCI bar that is located
1752 * after 4096 bytes, so if the arch only supports larger pages, let's
1753 * pretend we don't support reading the HCA's core clock. This is also
1754 * forced by mmap function.
1755 */
Eli Cohende8d6e02017-01-03 23:55:19 +02001756 if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
1757 if (PAGE_SIZE <= 4096) {
1758 resp.comp_mask |=
1759 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
1760 resp.hca_core_clock_offset =
1761 offsetof(struct mlx5_init_seg, internal_timer_h) % PAGE_SIZE;
1762 }
Feras Daoud5c99eae2018-01-16 20:08:41 +02001763 resp.response_length += sizeof(resp.hca_core_clock_offset);
Matan Barakb368d7c2015-12-15 20:30:12 +02001764 }
1765
Eli Cohen30aa60b2017-01-03 23:55:27 +02001766 if (field_avail(typeof(resp), log_uar_size, udata->outlen))
1767 resp.response_length += sizeof(resp.log_uar_size);
1768
1769 if (field_avail(typeof(resp), num_uars_per_page, udata->outlen))
1770 resp.response_length += sizeof(resp.num_uars_per_page);
1771
Yishai Hadas31a78a52017-12-24 16:31:34 +02001772 if (field_avail(typeof(resp), num_dyn_bfregs, udata->outlen)) {
1773 resp.num_dyn_bfregs = bfregi->num_dyn_bfregs;
1774 resp.response_length += sizeof(resp.num_dyn_bfregs);
1775 }
1776
Matan Barakb368d7c2015-12-15 20:30:12 +02001777 err = ib_copy_to_udata(udata, &resp, resp.response_length);
Eli Cohene126ba92013-07-07 17:25:49 +03001778 if (err)
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001779 goto out_td;
Eli Cohene126ba92013-07-07 17:25:49 +03001780
Eli Cohen2f5ff262017-01-03 23:55:21 +02001781 bfregi->ver = ver;
1782 bfregi->num_low_latency_bfregs = req.num_low_latency_bfregs;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001783 context->cqe_version = resp.cqe_version;
Eli Cohen30aa60b2017-01-03 23:55:27 +02001784 context->lib_caps = req.lib_caps;
1785 print_lib_caps(dev, context->lib_caps);
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001786
Eli Cohene126ba92013-07-07 17:25:49 +03001787 return &context->ibucontext;
1788
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001789out_td:
1790 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001791 mlx5_ib_dealloc_transport_domain(dev, context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001792
Eli Cohene126ba92013-07-07 17:25:49 +03001793out_uars:
Eli Cohenb037c292017-01-03 23:55:26 +02001794 deallocate_uars(dev, context);
1795
1796out_sys_pages:
1797 kfree(bfregi->sys_pages);
1798
Eli Cohene126ba92013-07-07 17:25:49 +03001799out_count:
Eli Cohen2f5ff262017-01-03 23:55:21 +02001800 kfree(bfregi->count);
Eli Cohene126ba92013-07-07 17:25:49 +03001801
Eli Cohene126ba92013-07-07 17:25:49 +03001802out_ctx:
1803 kfree(context);
Eli Cohenb037c292017-01-03 23:55:26 +02001804
Eli Cohene126ba92013-07-07 17:25:49 +03001805 return ERR_PTR(err);
1806}
1807
1808static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
1809{
1810 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1811 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
Eli Cohenb037c292017-01-03 23:55:26 +02001812 struct mlx5_bfreg_info *bfregi;
Eli Cohene126ba92013-07-07 17:25:49 +03001813
Eli Cohenb037c292017-01-03 23:55:26 +02001814 bfregi = &context->bfregi;
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001815 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001816 mlx5_ib_dealloc_transport_domain(dev, context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001817
Eli Cohenb037c292017-01-03 23:55:26 +02001818 deallocate_uars(dev, context);
1819 kfree(bfregi->sys_pages);
Eli Cohen2f5ff262017-01-03 23:55:21 +02001820 kfree(bfregi->count);
Eli Cohene126ba92013-07-07 17:25:49 +03001821 kfree(context);
1822
1823 return 0;
1824}
1825
Eli Cohenb037c292017-01-03 23:55:26 +02001826static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev,
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001827 int uar_idx)
Eli Cohene126ba92013-07-07 17:25:49 +03001828{
Eli Cohenb037c292017-01-03 23:55:26 +02001829 int fw_uars_per_page;
1830
1831 fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? MLX5_UARS_IN_PAGE : 1;
1832
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001833 return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) + uar_idx / fw_uars_per_page;
Eli Cohene126ba92013-07-07 17:25:49 +03001834}
1835
1836static int get_command(unsigned long offset)
1837{
1838 return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
1839}
1840
1841static int get_arg(unsigned long offset)
1842{
1843 return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
1844}
1845
1846static int get_index(unsigned long offset)
1847{
1848 return get_arg(offset);
1849}
1850
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001851/* Index resides in an extra byte to enable larger values than 255 */
1852static int get_extended_index(unsigned long offset)
1853{
1854 return get_arg(offset) | ((offset >> 16) & 0xff) << 8;
1855}
1856
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001857static void mlx5_ib_vma_open(struct vm_area_struct *area)
1858{
1859 /* vma_open is called when a new VMA is created on top of our VMA. This
1860 * is done through either mremap flow or split_vma (usually due to
1861 * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
1862 * as this VMA is strongly hardware related. Therefore we set the
1863 * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
1864 * calling us again and trying to do incorrect actions. We assume that
1865 * the original VMA size is exactly a single page, and therefore all
1866 * "splitting" operation will not happen to it.
1867 */
1868 area->vm_ops = NULL;
1869}
1870
1871static void mlx5_ib_vma_close(struct vm_area_struct *area)
1872{
1873 struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
1874
1875 /* It's guaranteed that all VMAs opened on a FD are closed before the
1876 * file itself is closed, therefore no sync is needed with the regular
1877 * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
1878 * However need a sync with accessing the vma as part of
1879 * mlx5_ib_disassociate_ucontext.
1880 * The close operation is usually called under mm->mmap_sem except when
1881 * process is exiting.
1882 * The exiting case is handled explicitly as part of
1883 * mlx5_ib_disassociate_ucontext.
1884 */
1885 mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
1886
1887 /* setting the vma context pointer to null in the mlx5_ib driver's
1888 * private data, to protect a race condition in
1889 * mlx5_ib_disassociate_ucontext().
1890 */
1891 mlx5_ib_vma_priv_data->vma = NULL;
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001892 mutex_lock(mlx5_ib_vma_priv_data->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001893 list_del(&mlx5_ib_vma_priv_data->list);
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001894 mutex_unlock(mlx5_ib_vma_priv_data->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001895 kfree(mlx5_ib_vma_priv_data);
1896}
1897
1898static const struct vm_operations_struct mlx5_ib_vm_ops = {
1899 .open = mlx5_ib_vma_open,
1900 .close = mlx5_ib_vma_close
1901};
1902
1903static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
1904 struct mlx5_ib_ucontext *ctx)
1905{
1906 struct mlx5_ib_vma_private_data *vma_prv;
1907 struct list_head *vma_head = &ctx->vma_private_list;
1908
1909 vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
1910 if (!vma_prv)
1911 return -ENOMEM;
1912
1913 vma_prv->vma = vma;
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001914 vma_prv->vma_private_list_mutex = &ctx->vma_private_list_mutex;
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001915 vma->vm_private_data = vma_prv;
1916 vma->vm_ops = &mlx5_ib_vm_ops;
1917
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001918 mutex_lock(&ctx->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001919 list_add(&vma_prv->list, vma_head);
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001920 mutex_unlock(&ctx->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001921
1922 return 0;
1923}
1924
1925static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
1926{
1927 int ret;
1928 struct vm_area_struct *vma;
1929 struct mlx5_ib_vma_private_data *vma_private, *n;
1930 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1931 struct task_struct *owning_process = NULL;
1932 struct mm_struct *owning_mm = NULL;
1933
1934 owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
1935 if (!owning_process)
1936 return;
1937
1938 owning_mm = get_task_mm(owning_process);
1939 if (!owning_mm) {
1940 pr_info("no mm, disassociate ucontext is pending task termination\n");
1941 while (1) {
1942 put_task_struct(owning_process);
1943 usleep_range(1000, 2000);
1944 owning_process = get_pid_task(ibcontext->tgid,
1945 PIDTYPE_PID);
1946 if (!owning_process ||
1947 owning_process->state == TASK_DEAD) {
1948 pr_info("disassociate ucontext done, task was terminated\n");
1949 /* in case task was dead need to release the
1950 * task struct.
1951 */
1952 if (owning_process)
1953 put_task_struct(owning_process);
1954 return;
1955 }
1956 }
1957 }
1958
1959 /* need to protect from a race on closing the vma as part of
1960 * mlx5_ib_vma_close.
1961 */
Maor Gottliebecc7d832017-03-29 06:03:02 +03001962 down_write(&owning_mm->mmap_sem);
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001963 mutex_lock(&context->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001964 list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
1965 list) {
1966 vma = vma_private->vma;
1967 ret = zap_vma_ptes(vma, vma->vm_start,
1968 PAGE_SIZE);
1969 WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
1970 /* context going to be destroyed, should
1971 * not access ops any more.
1972 */
Maor Gottlieb13776612017-03-29 06:03:03 +03001973 vma->vm_flags &= ~(VM_SHARED | VM_MAYSHARE);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001974 vma->vm_ops = NULL;
1975 list_del(&vma_private->list);
1976 kfree(vma_private);
1977 }
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001978 mutex_unlock(&context->vma_private_list_mutex);
Maor Gottliebecc7d832017-03-29 06:03:02 +03001979 up_write(&owning_mm->mmap_sem);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001980 mmput(owning_mm);
1981 put_task_struct(owning_process);
1982}
1983
Guy Levi37aa5c32016-04-27 16:49:50 +03001984static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
1985{
1986 switch (cmd) {
1987 case MLX5_IB_MMAP_WC_PAGE:
1988 return "WC";
1989 case MLX5_IB_MMAP_REGULAR_PAGE:
1990 return "best effort WC";
1991 case MLX5_IB_MMAP_NC_PAGE:
1992 return "NC";
1993 default:
1994 return NULL;
1995 }
1996}
1997
Feras Daoud5c99eae2018-01-16 20:08:41 +02001998static int mlx5_ib_mmap_clock_info_page(struct mlx5_ib_dev *dev,
1999 struct vm_area_struct *vma,
2000 struct mlx5_ib_ucontext *context)
2001{
2002 phys_addr_t pfn;
2003 int err;
2004
2005 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
2006 return -EINVAL;
2007
2008 if (get_index(vma->vm_pgoff) != MLX5_IB_CLOCK_INFO_V1)
2009 return -EOPNOTSUPP;
2010
2011 if (vma->vm_flags & VM_WRITE)
2012 return -EPERM;
2013
2014 if (!dev->mdev->clock_info_page)
2015 return -EOPNOTSUPP;
2016
2017 pfn = page_to_pfn(dev->mdev->clock_info_page);
2018 err = remap_pfn_range(vma, vma->vm_start, pfn, PAGE_SIZE,
2019 vma->vm_page_prot);
2020 if (err)
2021 return err;
2022
2023 mlx5_ib_dbg(dev, "mapped clock info at 0x%lx, PA 0x%llx\n",
2024 vma->vm_start,
2025 (unsigned long long)pfn << PAGE_SHIFT);
2026
2027 return mlx5_ib_set_vma_data(vma, context);
2028}
2029
Guy Levi37aa5c32016-04-27 16:49:50 +03002030static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03002031 struct vm_area_struct *vma,
2032 struct mlx5_ib_ucontext *context)
Guy Levi37aa5c32016-04-27 16:49:50 +03002033{
Eli Cohen2f5ff262017-01-03 23:55:21 +02002034 struct mlx5_bfreg_info *bfregi = &context->bfregi;
Guy Levi37aa5c32016-04-27 16:49:50 +03002035 int err;
2036 unsigned long idx;
2037 phys_addr_t pfn, pa;
2038 pgprot_t prot;
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002039 u32 bfreg_dyn_idx = 0;
2040 u32 uar_index;
2041 int dyn_uar = (cmd == MLX5_IB_MMAP_ALLOC_WC);
2042 int max_valid_idx = dyn_uar ? bfregi->num_sys_pages :
2043 bfregi->num_static_sys_pages;
Eli Cohenb037c292017-01-03 23:55:26 +02002044
2045 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
2046 return -EINVAL;
2047
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002048 if (dyn_uar)
2049 idx = get_extended_index(vma->vm_pgoff) + bfregi->num_static_sys_pages;
2050 else
2051 idx = get_index(vma->vm_pgoff);
2052
2053 if (idx >= max_valid_idx) {
2054 mlx5_ib_warn(dev, "invalid uar index %lu, max=%d\n",
2055 idx, max_valid_idx);
Eli Cohenb037c292017-01-03 23:55:26 +02002056 return -EINVAL;
2057 }
Guy Levi37aa5c32016-04-27 16:49:50 +03002058
2059 switch (cmd) {
2060 case MLX5_IB_MMAP_WC_PAGE:
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002061 case MLX5_IB_MMAP_ALLOC_WC:
Guy Levi37aa5c32016-04-27 16:49:50 +03002062/* Some architectures don't support WC memory */
2063#if defined(CONFIG_X86)
2064 if (!pat_enabled())
2065 return -EPERM;
2066#elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
2067 return -EPERM;
2068#endif
2069 /* fall through */
2070 case MLX5_IB_MMAP_REGULAR_PAGE:
2071 /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
2072 prot = pgprot_writecombine(vma->vm_page_prot);
2073 break;
2074 case MLX5_IB_MMAP_NC_PAGE:
2075 prot = pgprot_noncached(vma->vm_page_prot);
2076 break;
2077 default:
2078 return -EINVAL;
2079 }
2080
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002081 if (dyn_uar) {
2082 int uars_per_page;
2083
2084 uars_per_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k);
2085 bfreg_dyn_idx = idx * (uars_per_page * MLX5_NON_FP_BFREGS_PER_UAR);
2086 if (bfreg_dyn_idx >= bfregi->total_num_bfregs) {
2087 mlx5_ib_warn(dev, "invalid bfreg_dyn_idx %u, max=%u\n",
2088 bfreg_dyn_idx, bfregi->total_num_bfregs);
2089 return -EINVAL;
2090 }
2091
2092 mutex_lock(&bfregi->lock);
2093 /* Fail if uar already allocated, first bfreg index of each
2094 * page holds its count.
2095 */
2096 if (bfregi->count[bfreg_dyn_idx]) {
2097 mlx5_ib_warn(dev, "wrong offset, idx %lu is busy, bfregn=%u\n", idx, bfreg_dyn_idx);
2098 mutex_unlock(&bfregi->lock);
2099 return -EINVAL;
2100 }
2101
2102 bfregi->count[bfreg_dyn_idx]++;
2103 mutex_unlock(&bfregi->lock);
2104
2105 err = mlx5_cmd_alloc_uar(dev->mdev, &uar_index);
2106 if (err) {
2107 mlx5_ib_warn(dev, "UAR alloc failed\n");
2108 goto free_bfreg;
2109 }
2110 } else {
2111 uar_index = bfregi->sys_pages[idx];
2112 }
2113
2114 pfn = uar_index2pfn(dev, uar_index);
Guy Levi37aa5c32016-04-27 16:49:50 +03002115 mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
2116
2117 vma->vm_page_prot = prot;
2118 err = io_remap_pfn_range(vma, vma->vm_start, pfn,
2119 PAGE_SIZE, vma->vm_page_prot);
2120 if (err) {
2121 mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
2122 err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002123 err = -EAGAIN;
2124 goto err;
Guy Levi37aa5c32016-04-27 16:49:50 +03002125 }
2126
2127 pa = pfn << PAGE_SHIFT;
2128 mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
2129 vma->vm_start, &pa);
2130
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002131 err = mlx5_ib_set_vma_data(vma, context);
2132 if (err)
2133 goto err;
2134
2135 if (dyn_uar)
2136 bfregi->sys_pages[idx] = uar_index;
2137 return 0;
2138
2139err:
2140 if (!dyn_uar)
2141 return err;
2142
2143 mlx5_cmd_free_uar(dev->mdev, idx);
2144
2145free_bfreg:
2146 mlx5_ib_free_bfreg(dev, bfregi, bfreg_dyn_idx);
2147
2148 return err;
Guy Levi37aa5c32016-04-27 16:49:50 +03002149}
2150
Eli Cohene126ba92013-07-07 17:25:49 +03002151static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
2152{
2153 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
2154 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
Eli Cohene126ba92013-07-07 17:25:49 +03002155 unsigned long command;
Eli Cohene126ba92013-07-07 17:25:49 +03002156 phys_addr_t pfn;
2157
2158 command = get_command(vma->vm_pgoff);
2159 switch (command) {
Guy Levi37aa5c32016-04-27 16:49:50 +03002160 case MLX5_IB_MMAP_WC_PAGE:
2161 case MLX5_IB_MMAP_NC_PAGE:
Eli Cohene126ba92013-07-07 17:25:49 +03002162 case MLX5_IB_MMAP_REGULAR_PAGE:
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002163 case MLX5_IB_MMAP_ALLOC_WC:
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03002164 return uar_mmap(dev, command, vma, context);
Eli Cohene126ba92013-07-07 17:25:49 +03002165
2166 case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
2167 return -ENOSYS;
2168
Matan Barakd69e3bc2015-12-15 20:30:13 +02002169 case MLX5_IB_MMAP_CORE_CLOCK:
Matan Barakd69e3bc2015-12-15 20:30:13 +02002170 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
2171 return -EINVAL;
2172
Matan Barak6cbac1e2016-04-14 16:52:10 +03002173 if (vma->vm_flags & VM_WRITE)
Matan Barakd69e3bc2015-12-15 20:30:13 +02002174 return -EPERM;
2175
2176 /* Don't expose to user-space information it shouldn't have */
2177 if (PAGE_SIZE > 4096)
2178 return -EOPNOTSUPP;
2179
2180 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
2181 pfn = (dev->mdev->iseg_base +
2182 offsetof(struct mlx5_init_seg, internal_timer_h)) >>
2183 PAGE_SHIFT;
2184 if (io_remap_pfn_range(vma, vma->vm_start, pfn,
2185 PAGE_SIZE, vma->vm_page_prot))
2186 return -EAGAIN;
2187
2188 mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
2189 vma->vm_start,
2190 (unsigned long long)pfn << PAGE_SHIFT);
2191 break;
Feras Daoud5c99eae2018-01-16 20:08:41 +02002192 case MLX5_IB_MMAP_CLOCK_INFO:
2193 return mlx5_ib_mmap_clock_info_page(dev, vma, context);
Matan Barakd69e3bc2015-12-15 20:30:13 +02002194
Eli Cohene126ba92013-07-07 17:25:49 +03002195 default:
2196 return -EINVAL;
2197 }
2198
2199 return 0;
2200}
2201
Eli Cohene126ba92013-07-07 17:25:49 +03002202static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
2203 struct ib_ucontext *context,
2204 struct ib_udata *udata)
2205{
2206 struct mlx5_ib_alloc_pd_resp resp;
2207 struct mlx5_ib_pd *pd;
2208 int err;
2209
2210 pd = kmalloc(sizeof(*pd), GFP_KERNEL);
2211 if (!pd)
2212 return ERR_PTR(-ENOMEM);
2213
Jack Morgenstein9603b612014-07-28 23:30:22 +03002214 err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03002215 if (err) {
2216 kfree(pd);
2217 return ERR_PTR(err);
2218 }
2219
2220 if (context) {
2221 resp.pdn = pd->pdn;
2222 if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
Jack Morgenstein9603b612014-07-28 23:30:22 +03002223 mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03002224 kfree(pd);
2225 return ERR_PTR(-EFAULT);
2226 }
Eli Cohene126ba92013-07-07 17:25:49 +03002227 }
2228
2229 return &pd->ibpd;
2230}
2231
2232static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
2233{
2234 struct mlx5_ib_dev *mdev = to_mdev(pd->device);
2235 struct mlx5_ib_pd *mpd = to_mpd(pd);
2236
Jack Morgenstein9603b612014-07-28 23:30:22 +03002237 mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03002238 kfree(mpd);
2239
2240 return 0;
2241}
2242
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002243enum {
2244 MATCH_CRITERIA_ENABLE_OUTER_BIT,
2245 MATCH_CRITERIA_ENABLE_MISC_BIT,
2246 MATCH_CRITERIA_ENABLE_INNER_BIT
2247};
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002248
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002249#define HEADER_IS_ZERO(match_criteria, headers) \
2250 !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
2251 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
2252
2253static u8 get_match_criteria_enable(u32 *match_criteria)
2254{
2255 u8 match_criteria_enable;
2256
2257 match_criteria_enable =
2258 (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
2259 MATCH_CRITERIA_ENABLE_OUTER_BIT;
2260 match_criteria_enable |=
2261 (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
2262 MATCH_CRITERIA_ENABLE_MISC_BIT;
2263 match_criteria_enable |=
2264 (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
2265 MATCH_CRITERIA_ENABLE_INNER_BIT;
2266
2267 return match_criteria_enable;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002268}
2269
Maor Gottliebca0d4752016-08-30 16:58:35 +03002270static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
2271{
2272 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
2273 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
2274}
2275
Moses Reuben2d1e6972016-11-14 19:04:52 +02002276static void set_flow_label(void *misc_c, void *misc_v, u8 mask, u8 val,
2277 bool inner)
2278{
2279 if (inner) {
2280 MLX5_SET(fte_match_set_misc,
2281 misc_c, inner_ipv6_flow_label, mask);
2282 MLX5_SET(fte_match_set_misc,
2283 misc_v, inner_ipv6_flow_label, val);
2284 } else {
2285 MLX5_SET(fte_match_set_misc,
2286 misc_c, outer_ipv6_flow_label, mask);
2287 MLX5_SET(fte_match_set_misc,
2288 misc_v, outer_ipv6_flow_label, val);
2289 }
2290}
2291
Maor Gottliebca0d4752016-08-30 16:58:35 +03002292static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
2293{
2294 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
2295 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
2296 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
2297 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
2298}
2299
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002300#define LAST_ETH_FIELD vlan_tag
2301#define LAST_IB_FIELD sl
Maor Gottliebca0d4752016-08-30 16:58:35 +03002302#define LAST_IPV4_FIELD tos
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002303#define LAST_IPV6_FIELD traffic_class
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002304#define LAST_TCP_UDP_FIELD src_port
Moses Reubenffb30d82016-11-14 19:04:50 +02002305#define LAST_TUNNEL_FIELD tunnel_id
Moses Reuben2ac693f2017-01-18 14:59:50 +02002306#define LAST_FLOW_TAG_FIELD tag_id
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002307#define LAST_DROP_FIELD size
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002308
2309/* Field is the last supported field */
2310#define FIELDS_NOT_SUPPORTED(filter, field)\
2311 memchr_inv((void *)&filter.field +\
2312 sizeof(filter.field), 0,\
2313 sizeof(filter) -\
2314 offsetof(typeof(filter), field) -\
2315 sizeof(filter.field))
2316
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002317static int parse_flow_attr(struct mlx5_core_dev *mdev, u32 *match_c,
2318 u32 *match_v, const union ib_flow_spec *ib_spec,
Boris Pismenny075572d2017-08-16 09:33:30 +03002319 struct mlx5_flow_act *action)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002320{
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002321 void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
2322 misc_parameters);
2323 void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
2324 misc_parameters);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002325 void *headers_c;
2326 void *headers_v;
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002327 int match_ipv;
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002328
Moses Reuben2d1e6972016-11-14 19:04:52 +02002329 if (ib_spec->type & IB_FLOW_SPEC_INNER) {
2330 headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
2331 inner_headers);
2332 headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
2333 inner_headers);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002334 match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2335 ft_field_support.inner_ip_version);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002336 } else {
2337 headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
2338 outer_headers);
2339 headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
2340 outer_headers);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002341 match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2342 ft_field_support.outer_ip_version);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002343 }
2344
2345 switch (ib_spec->type & ~IB_FLOW_SPEC_INNER) {
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002346 case IB_FLOW_SPEC_ETH:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002347 if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002348 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002349
Moses Reuben2d1e6972016-11-14 19:04:52 +02002350 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002351 dmac_47_16),
2352 ib_spec->eth.mask.dst_mac);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002353 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002354 dmac_47_16),
2355 ib_spec->eth.val.dst_mac);
2356
Moses Reuben2d1e6972016-11-14 19:04:52 +02002357 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottliebee3da802016-09-12 19:16:24 +03002358 smac_47_16),
2359 ib_spec->eth.mask.src_mac);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002360 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottliebee3da802016-09-12 19:16:24 +03002361 smac_47_16),
2362 ib_spec->eth.val.src_mac);
2363
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002364 if (ib_spec->eth.mask.vlan_tag) {
Moses Reuben2d1e6972016-11-14 19:04:52 +02002365 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Mohamad Haj Yahia10543362016-10-09 16:25:43 +03002366 cvlan_tag, 1);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002367 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Mohamad Haj Yahia10543362016-10-09 16:25:43 +03002368 cvlan_tag, 1);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002369
Moses Reuben2d1e6972016-11-14 19:04:52 +02002370 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002371 first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002372 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002373 first_vid, ntohs(ib_spec->eth.val.vlan_tag));
2374
Moses Reuben2d1e6972016-11-14 19:04:52 +02002375 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002376 first_cfi,
2377 ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002378 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002379 first_cfi,
2380 ntohs(ib_spec->eth.val.vlan_tag) >> 12);
2381
Moses Reuben2d1e6972016-11-14 19:04:52 +02002382 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002383 first_prio,
2384 ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002385 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002386 first_prio,
2387 ntohs(ib_spec->eth.val.vlan_tag) >> 13);
2388 }
Moses Reuben2d1e6972016-11-14 19:04:52 +02002389 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002390 ethertype, ntohs(ib_spec->eth.mask.ether_type));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002391 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002392 ethertype, ntohs(ib_spec->eth.val.ether_type));
2393 break;
2394 case IB_FLOW_SPEC_IPV4:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002395 if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002396 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002397
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002398 if (match_ipv) {
2399 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
2400 ip_version, 0xf);
2401 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Boris Pismenny3346c482017-08-20 15:13:08 +03002402 ip_version, MLX5_FS_IPV4_VERSION);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002403 } else {
2404 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
2405 ethertype, 0xffff);
2406 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
2407 ethertype, ETH_P_IP);
2408 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002409
Moses Reuben2d1e6972016-11-14 19:04:52 +02002410 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002411 src_ipv4_src_ipv6.ipv4_layout.ipv4),
2412 &ib_spec->ipv4.mask.src_ip,
2413 sizeof(ib_spec->ipv4.mask.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002414 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002415 src_ipv4_src_ipv6.ipv4_layout.ipv4),
2416 &ib_spec->ipv4.val.src_ip,
2417 sizeof(ib_spec->ipv4.val.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002418 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002419 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
2420 &ib_spec->ipv4.mask.dst_ip,
2421 sizeof(ib_spec->ipv4.mask.dst_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002422 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002423 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
2424 &ib_spec->ipv4.val.dst_ip,
2425 sizeof(ib_spec->ipv4.val.dst_ip));
Maor Gottliebca0d4752016-08-30 16:58:35 +03002426
Moses Reuben2d1e6972016-11-14 19:04:52 +02002427 set_tos(headers_c, headers_v,
Maor Gottliebca0d4752016-08-30 16:58:35 +03002428 ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
2429
Moses Reuben2d1e6972016-11-14 19:04:52 +02002430 set_proto(headers_c, headers_v,
Maor Gottliebca0d4752016-08-30 16:58:35 +03002431 ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002432 break;
Maor Gottlieb026bae02016-06-17 15:14:51 +03002433 case IB_FLOW_SPEC_IPV6:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002434 if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002435 return -EOPNOTSUPP;
Maor Gottlieb026bae02016-06-17 15:14:51 +03002436
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002437 if (match_ipv) {
2438 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
2439 ip_version, 0xf);
2440 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Boris Pismenny3346c482017-08-20 15:13:08 +03002441 ip_version, MLX5_FS_IPV6_VERSION);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002442 } else {
2443 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
2444 ethertype, 0xffff);
2445 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
2446 ethertype, ETH_P_IPV6);
2447 }
Maor Gottlieb026bae02016-06-17 15:14:51 +03002448
Moses Reuben2d1e6972016-11-14 19:04:52 +02002449 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002450 src_ipv4_src_ipv6.ipv6_layout.ipv6),
2451 &ib_spec->ipv6.mask.src_ip,
2452 sizeof(ib_spec->ipv6.mask.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002453 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002454 src_ipv4_src_ipv6.ipv6_layout.ipv6),
2455 &ib_spec->ipv6.val.src_ip,
2456 sizeof(ib_spec->ipv6.val.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002457 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002458 dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
2459 &ib_spec->ipv6.mask.dst_ip,
2460 sizeof(ib_spec->ipv6.mask.dst_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002461 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002462 dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
2463 &ib_spec->ipv6.val.dst_ip,
2464 sizeof(ib_spec->ipv6.val.dst_ip));
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002465
Moses Reuben2d1e6972016-11-14 19:04:52 +02002466 set_tos(headers_c, headers_v,
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002467 ib_spec->ipv6.mask.traffic_class,
2468 ib_spec->ipv6.val.traffic_class);
2469
Moses Reuben2d1e6972016-11-14 19:04:52 +02002470 set_proto(headers_c, headers_v,
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002471 ib_spec->ipv6.mask.next_hdr,
2472 ib_spec->ipv6.val.next_hdr);
2473
Moses Reuben2d1e6972016-11-14 19:04:52 +02002474 set_flow_label(misc_params_c, misc_params_v,
2475 ntohl(ib_spec->ipv6.mask.flow_label),
2476 ntohl(ib_spec->ipv6.val.flow_label),
2477 ib_spec->type & IB_FLOW_SPEC_INNER);
2478
Maor Gottlieb026bae02016-06-17 15:14:51 +03002479 break;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002480 case IB_FLOW_SPEC_TCP:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002481 if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
2482 LAST_TCP_UDP_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002483 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002484
Moses Reuben2d1e6972016-11-14 19:04:52 +02002485 MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002486 0xff);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002487 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002488 IPPROTO_TCP);
2489
Moses Reuben2d1e6972016-11-14 19:04:52 +02002490 MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002491 ntohs(ib_spec->tcp_udp.mask.src_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002492 MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002493 ntohs(ib_spec->tcp_udp.val.src_port));
2494
Moses Reuben2d1e6972016-11-14 19:04:52 +02002495 MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002496 ntohs(ib_spec->tcp_udp.mask.dst_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002497 MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002498 ntohs(ib_spec->tcp_udp.val.dst_port));
2499 break;
2500 case IB_FLOW_SPEC_UDP:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002501 if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
2502 LAST_TCP_UDP_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002503 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002504
Moses Reuben2d1e6972016-11-14 19:04:52 +02002505 MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002506 0xff);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002507 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002508 IPPROTO_UDP);
2509
Moses Reuben2d1e6972016-11-14 19:04:52 +02002510 MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002511 ntohs(ib_spec->tcp_udp.mask.src_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002512 MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002513 ntohs(ib_spec->tcp_udp.val.src_port));
2514
Moses Reuben2d1e6972016-11-14 19:04:52 +02002515 MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002516 ntohs(ib_spec->tcp_udp.mask.dst_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002517 MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002518 ntohs(ib_spec->tcp_udp.val.dst_port));
2519 break;
Moses Reubenffb30d82016-11-14 19:04:50 +02002520 case IB_FLOW_SPEC_VXLAN_TUNNEL:
2521 if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask,
2522 LAST_TUNNEL_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002523 return -EOPNOTSUPP;
Moses Reubenffb30d82016-11-14 19:04:50 +02002524
2525 MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni,
2526 ntohl(ib_spec->tunnel.mask.tunnel_id));
2527 MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni,
2528 ntohl(ib_spec->tunnel.val.tunnel_id));
2529 break;
Moses Reuben2ac693f2017-01-18 14:59:50 +02002530 case IB_FLOW_SPEC_ACTION_TAG:
2531 if (FIELDS_NOT_SUPPORTED(ib_spec->flow_tag,
2532 LAST_FLOW_TAG_FIELD))
2533 return -EOPNOTSUPP;
2534 if (ib_spec->flow_tag.tag_id >= BIT(24))
2535 return -EINVAL;
2536
Boris Pismenny075572d2017-08-16 09:33:30 +03002537 action->flow_tag = ib_spec->flow_tag.tag_id;
Matan Baraka9db0ec2017-08-16 09:43:48 +03002538 action->has_flow_tag = true;
Moses Reuben2ac693f2017-01-18 14:59:50 +02002539 break;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002540 case IB_FLOW_SPEC_ACTION_DROP:
2541 if (FIELDS_NOT_SUPPORTED(ib_spec->drop,
2542 LAST_DROP_FIELD))
2543 return -EOPNOTSUPP;
Boris Pismenny075572d2017-08-16 09:33:30 +03002544 action->action |= MLX5_FLOW_CONTEXT_ACTION_DROP;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002545 break;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002546 default:
2547 return -EINVAL;
2548 }
2549
2550 return 0;
2551}
2552
2553/* If a flow could catch both multicast and unicast packets,
2554 * it won't fall into the multicast flow steering table and this rule
2555 * could steal other multicast packets.
2556 */
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002557static bool flow_is_multicast_only(const struct ib_flow_attr *ib_attr)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002558{
Yishai Hadas81e30882017-06-08 16:15:09 +03002559 union ib_flow_spec *flow_spec;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002560
2561 if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002562 ib_attr->num_of_specs < 1)
2563 return false;
2564
Yishai Hadas81e30882017-06-08 16:15:09 +03002565 flow_spec = (union ib_flow_spec *)(ib_attr + 1);
2566 if (flow_spec->type == IB_FLOW_SPEC_IPV4) {
2567 struct ib_flow_spec_ipv4 *ipv4_spec;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002568
Yishai Hadas81e30882017-06-08 16:15:09 +03002569 ipv4_spec = (struct ib_flow_spec_ipv4 *)flow_spec;
2570 if (ipv4_is_multicast(ipv4_spec->val.dst_ip))
2571 return true;
2572
2573 return false;
2574 }
2575
2576 if (flow_spec->type == IB_FLOW_SPEC_ETH) {
2577 struct ib_flow_spec_eth *eth_spec;
2578
2579 eth_spec = (struct ib_flow_spec_eth *)flow_spec;
2580 return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
2581 is_multicast_ether_addr(eth_spec->val.dst_mac);
2582 }
2583
2584 return false;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002585}
2586
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002587static bool is_valid_ethertype(struct mlx5_core_dev *mdev,
2588 const struct ib_flow_attr *flow_attr,
Ariel Levkovich0f750962017-04-03 13:11:02 +03002589 bool check_inner)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002590{
2591 union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002592 int match_ipv = check_inner ?
2593 MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2594 ft_field_support.inner_ip_version) :
2595 MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2596 ft_field_support.outer_ip_version);
Ariel Levkovich0f750962017-04-03 13:11:02 +03002597 int inner_bit = check_inner ? IB_FLOW_SPEC_INNER : 0;
2598 bool ipv4_spec_valid, ipv6_spec_valid;
2599 unsigned int ip_spec_type = 0;
2600 bool has_ethertype = false;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002601 unsigned int spec_index;
Ariel Levkovich0f750962017-04-03 13:11:02 +03002602 bool mask_valid = true;
2603 u16 eth_type = 0;
2604 bool type_valid;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002605
2606 /* Validate that ethertype is correct */
2607 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
Ariel Levkovich0f750962017-04-03 13:11:02 +03002608 if ((ib_spec->type == (IB_FLOW_SPEC_ETH | inner_bit)) &&
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002609 ib_spec->eth.mask.ether_type) {
Ariel Levkovich0f750962017-04-03 13:11:02 +03002610 mask_valid = (ib_spec->eth.mask.ether_type ==
2611 htons(0xffff));
2612 has_ethertype = true;
2613 eth_type = ntohs(ib_spec->eth.val.ether_type);
2614 } else if ((ib_spec->type == (IB_FLOW_SPEC_IPV4 | inner_bit)) ||
2615 (ib_spec->type == (IB_FLOW_SPEC_IPV6 | inner_bit))) {
2616 ip_spec_type = ib_spec->type;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002617 }
2618 ib_spec = (void *)ib_spec + ib_spec->size;
2619 }
Ariel Levkovich0f750962017-04-03 13:11:02 +03002620
2621 type_valid = (!has_ethertype) || (!ip_spec_type);
2622 if (!type_valid && mask_valid) {
2623 ipv4_spec_valid = (eth_type == ETH_P_IP) &&
2624 (ip_spec_type == (IB_FLOW_SPEC_IPV4 | inner_bit));
2625 ipv6_spec_valid = (eth_type == ETH_P_IPV6) &&
2626 (ip_spec_type == (IB_FLOW_SPEC_IPV6 | inner_bit));
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002627
2628 type_valid = (ipv4_spec_valid) || (ipv6_spec_valid) ||
2629 (((eth_type == ETH_P_MPLS_UC) ||
2630 (eth_type == ETH_P_MPLS_MC)) && match_ipv);
Ariel Levkovich0f750962017-04-03 13:11:02 +03002631 }
2632
2633 return type_valid;
2634}
2635
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002636static bool is_valid_attr(struct mlx5_core_dev *mdev,
2637 const struct ib_flow_attr *flow_attr)
Ariel Levkovich0f750962017-04-03 13:11:02 +03002638{
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002639 return is_valid_ethertype(mdev, flow_attr, false) &&
2640 is_valid_ethertype(mdev, flow_attr, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002641}
2642
2643static void put_flow_table(struct mlx5_ib_dev *dev,
2644 struct mlx5_ib_flow_prio *prio, bool ft_added)
2645{
2646 prio->refcount -= !!ft_added;
2647 if (!prio->refcount) {
2648 mlx5_destroy_flow_table(prio->flow_table);
2649 prio->flow_table = NULL;
2650 }
2651}
2652
2653static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
2654{
2655 struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
2656 struct mlx5_ib_flow_handler *handler = container_of(flow_id,
2657 struct mlx5_ib_flow_handler,
2658 ibflow);
2659 struct mlx5_ib_flow_handler *iter, *tmp;
2660
Mark Bloch9a4ca382018-01-16 14:42:35 +00002661 mutex_lock(&dev->flow_db->lock);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002662
2663 list_for_each_entry_safe(iter, tmp, &handler->list, list) {
Mark Bloch74491de2016-08-31 11:24:25 +00002664 mlx5_del_flow_rules(iter->rule);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002665 put_flow_table(dev, iter->prio, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002666 list_del(&iter->list);
2667 kfree(iter);
2668 }
2669
Mark Bloch74491de2016-08-31 11:24:25 +00002670 mlx5_del_flow_rules(handler->rule);
Maor Gottlieb5497adc2016-08-28 14:16:31 +03002671 put_flow_table(dev, handler->prio, true);
Mark Bloch9a4ca382018-01-16 14:42:35 +00002672 mutex_unlock(&dev->flow_db->lock);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002673
2674 kfree(handler);
2675
2676 return 0;
2677}
2678
Maor Gottlieb35d190112016-03-07 18:51:47 +02002679static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
2680{
2681 priority *= 2;
2682 if (!dont_trap)
2683 priority++;
2684 return priority;
2685}
2686
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002687enum flow_table_type {
2688 MLX5_IB_FT_RX,
2689 MLX5_IB_FT_TX
2690};
2691
Maor Gottlieb00b7c2a2017-03-29 06:09:01 +03002692#define MLX5_FS_MAX_TYPES 6
2693#define MLX5_FS_MAX_ENTRIES BIT(16)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002694static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002695 struct ib_flow_attr *flow_attr,
2696 enum flow_table_type ft_type)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002697{
Maor Gottlieb35d190112016-03-07 18:51:47 +02002698 bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002699 struct mlx5_flow_namespace *ns = NULL;
2700 struct mlx5_ib_flow_prio *prio;
2701 struct mlx5_flow_table *ft;
Maor Gottliebdac388e2017-03-29 06:09:00 +03002702 int max_table_size;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002703 int num_entries;
2704 int num_groups;
2705 int priority;
2706 int err = 0;
2707
Maor Gottliebdac388e2017-03-29 06:09:00 +03002708 max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
2709 log_max_ft_size));
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002710 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Maor Gottlieb35d190112016-03-07 18:51:47 +02002711 if (flow_is_multicast_only(flow_attr) &&
2712 !dont_trap)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002713 priority = MLX5_IB_FLOW_MCAST_PRIO;
2714 else
Maor Gottlieb35d190112016-03-07 18:51:47 +02002715 priority = ib_prio_to_core_prio(flow_attr->priority,
2716 dont_trap);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002717 ns = mlx5_get_flow_namespace(dev->mdev,
2718 MLX5_FLOW_NAMESPACE_BYPASS);
2719 num_entries = MLX5_FS_MAX_ENTRIES;
2720 num_groups = MLX5_FS_MAX_TYPES;
Mark Bloch9a4ca382018-01-16 14:42:35 +00002721 prio = &dev->flow_db->prios[priority];
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002722 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2723 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
2724 ns = mlx5_get_flow_namespace(dev->mdev,
2725 MLX5_FLOW_NAMESPACE_LEFTOVERS);
2726 build_leftovers_ft_param(&priority,
2727 &num_entries,
2728 &num_groups);
Mark Bloch9a4ca382018-01-16 14:42:35 +00002729 prio = &dev->flow_db->prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002730 } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
2731 if (!MLX5_CAP_FLOWTABLE(dev->mdev,
2732 allow_sniffer_and_nic_rx_shared_tir))
2733 return ERR_PTR(-ENOTSUPP);
2734
2735 ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
2736 MLX5_FLOW_NAMESPACE_SNIFFER_RX :
2737 MLX5_FLOW_NAMESPACE_SNIFFER_TX);
2738
Mark Bloch9a4ca382018-01-16 14:42:35 +00002739 prio = &dev->flow_db->sniffer[ft_type];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002740 priority = 0;
2741 num_entries = 1;
2742 num_groups = 1;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002743 }
2744
2745 if (!ns)
2746 return ERR_PTR(-ENOTSUPP);
2747
Maor Gottliebdac388e2017-03-29 06:09:00 +03002748 if (num_entries > max_table_size)
2749 return ERR_PTR(-ENOMEM);
2750
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002751 ft = prio->flow_table;
2752 if (!ft) {
2753 ft = mlx5_create_auto_grouped_flow_table(ns, priority,
2754 num_entries,
Maor Gottliebd63cd282016-04-29 01:36:35 +03002755 num_groups,
Hadar Hen Zionc9f1b072016-11-07 15:14:44 +02002756 0, 0);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002757
2758 if (!IS_ERR(ft)) {
2759 prio->refcount = 0;
2760 prio->flow_table = ft;
2761 } else {
2762 err = PTR_ERR(ft);
2763 }
2764 }
2765
2766 return err ? ERR_PTR(err) : prio;
2767}
2768
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002769static void set_underlay_qp(struct mlx5_ib_dev *dev,
2770 struct mlx5_flow_spec *spec,
2771 u32 underlay_qpn)
2772{
2773 void *misc_params_c = MLX5_ADDR_OF(fte_match_param,
2774 spec->match_criteria,
2775 misc_parameters);
2776 void *misc_params_v = MLX5_ADDR_OF(fte_match_param, spec->match_value,
2777 misc_parameters);
2778
2779 if (underlay_qpn &&
2780 MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
2781 ft_field_support.bth_dst_qp)) {
2782 MLX5_SET(fte_match_set_misc,
2783 misc_params_v, bth_dst_qp, underlay_qpn);
2784 MLX5_SET(fte_match_set_misc,
2785 misc_params_c, bth_dst_qp, 0xffffff);
2786 }
2787}
2788
2789static struct mlx5_ib_flow_handler *_create_flow_rule(struct mlx5_ib_dev *dev,
2790 struct mlx5_ib_flow_prio *ft_prio,
2791 const struct ib_flow_attr *flow_attr,
2792 struct mlx5_flow_destination *dst,
2793 u32 underlay_qpn)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002794{
2795 struct mlx5_flow_table *ft = ft_prio->flow_table;
2796 struct mlx5_ib_flow_handler *handler;
Boris Pismenny075572d2017-08-16 09:33:30 +03002797 struct mlx5_flow_act flow_act = {.flow_tag = MLX5_FS_DEFAULT_FLOW_TAG};
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002798 struct mlx5_flow_spec *spec;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002799 struct mlx5_flow_destination *rule_dst = dst;
Maor Gottliebdd063d02016-08-28 14:16:32 +03002800 const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002801 unsigned int spec_index;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002802 int err = 0;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002803 int dest_num = 1;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002804
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002805 if (!is_valid_attr(dev->mdev, flow_attr))
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002806 return ERR_PTR(-EINVAL);
2807
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002808 spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002809 handler = kzalloc(sizeof(*handler), GFP_KERNEL);
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002810 if (!handler || !spec) {
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002811 err = -ENOMEM;
2812 goto free;
2813 }
2814
2815 INIT_LIST_HEAD(&handler->list);
2816
2817 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002818 err = parse_flow_attr(dev->mdev, spec->match_criteria,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002819 spec->match_value,
Boris Pismenny075572d2017-08-16 09:33:30 +03002820 ib_flow, &flow_act);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002821 if (err < 0)
2822 goto free;
2823
2824 ib_flow += ((union ib_flow_spec *)ib_flow)->size;
2825 }
2826
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002827 if (!flow_is_multicast_only(flow_attr))
2828 set_underlay_qp(dev, spec, underlay_qpn);
2829
Mark Bloch018a94e2018-01-16 14:44:29 +00002830 if (dev->rep) {
2831 void *misc;
2832
2833 misc = MLX5_ADDR_OF(fte_match_param, spec->match_value,
2834 misc_parameters);
2835 MLX5_SET(fte_match_set_misc, misc, source_port,
2836 dev->rep->vport);
2837 misc = MLX5_ADDR_OF(fte_match_param, spec->match_criteria,
2838 misc_parameters);
2839 MLX5_SET_TO_ONES(fte_match_set_misc, misc, source_port);
2840 }
2841
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002842 spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
Boris Pismenny075572d2017-08-16 09:33:30 +03002843 if (flow_act.action & MLX5_FLOW_CONTEXT_ACTION_DROP) {
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002844 rule_dst = NULL;
2845 dest_num = 0;
2846 } else {
2847 flow_act.action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
2848 MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
2849 }
Moses Reuben2ac693f2017-01-18 14:59:50 +02002850
Matan Baraka9db0ec2017-08-16 09:43:48 +03002851 if (flow_act.has_flow_tag &&
Moses Reuben2ac693f2017-01-18 14:59:50 +02002852 (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2853 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) {
2854 mlx5_ib_warn(dev, "Flow tag %u and attribute type %x isn't allowed in leftovers\n",
Boris Pismenny075572d2017-08-16 09:33:30 +03002855 flow_act.flow_tag, flow_attr->type);
Moses Reuben2ac693f2017-01-18 14:59:50 +02002856 err = -EINVAL;
2857 goto free;
2858 }
Mark Bloch74491de2016-08-31 11:24:25 +00002859 handler->rule = mlx5_add_flow_rules(ft, spec,
Hadar Hen Zion66958ed2016-11-07 15:14:45 +02002860 &flow_act,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002861 rule_dst, dest_num);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002862
2863 if (IS_ERR(handler->rule)) {
2864 err = PTR_ERR(handler->rule);
2865 goto free;
2866 }
2867
Maor Gottliebd9d49802016-08-28 14:16:33 +03002868 ft_prio->refcount++;
Maor Gottlieb5497adc2016-08-28 14:16:31 +03002869 handler->prio = ft_prio;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002870
2871 ft_prio->flow_table = ft;
2872free:
2873 if (err)
2874 kfree(handler);
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002875 kvfree(spec);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002876 return err ? ERR_PTR(err) : handler;
2877}
2878
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002879static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
2880 struct mlx5_ib_flow_prio *ft_prio,
2881 const struct ib_flow_attr *flow_attr,
2882 struct mlx5_flow_destination *dst)
2883{
2884 return _create_flow_rule(dev, ft_prio, flow_attr, dst, 0);
2885}
2886
Maor Gottlieb35d190112016-03-07 18:51:47 +02002887static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
2888 struct mlx5_ib_flow_prio *ft_prio,
2889 struct ib_flow_attr *flow_attr,
2890 struct mlx5_flow_destination *dst)
2891{
2892 struct mlx5_ib_flow_handler *handler_dst = NULL;
2893 struct mlx5_ib_flow_handler *handler = NULL;
2894
2895 handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
2896 if (!IS_ERR(handler)) {
2897 handler_dst = create_flow_rule(dev, ft_prio,
2898 flow_attr, dst);
2899 if (IS_ERR(handler_dst)) {
Mark Bloch74491de2016-08-31 11:24:25 +00002900 mlx5_del_flow_rules(handler->rule);
Maor Gottliebd9d49802016-08-28 14:16:33 +03002901 ft_prio->refcount--;
Maor Gottlieb35d190112016-03-07 18:51:47 +02002902 kfree(handler);
2903 handler = handler_dst;
2904 } else {
2905 list_add(&handler_dst->list, &handler->list);
2906 }
2907 }
2908
2909 return handler;
2910}
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002911enum {
2912 LEFTOVERS_MC,
2913 LEFTOVERS_UC,
2914};
2915
2916static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
2917 struct mlx5_ib_flow_prio *ft_prio,
2918 struct ib_flow_attr *flow_attr,
2919 struct mlx5_flow_destination *dst)
2920{
2921 struct mlx5_ib_flow_handler *handler_ucast = NULL;
2922 struct mlx5_ib_flow_handler *handler = NULL;
2923
2924 static struct {
2925 struct ib_flow_attr flow_attr;
2926 struct ib_flow_spec_eth eth_flow;
2927 } leftovers_specs[] = {
2928 [LEFTOVERS_MC] = {
2929 .flow_attr = {
2930 .num_of_specs = 1,
2931 .size = sizeof(leftovers_specs[0])
2932 },
2933 .eth_flow = {
2934 .type = IB_FLOW_SPEC_ETH,
2935 .size = sizeof(struct ib_flow_spec_eth),
2936 .mask = {.dst_mac = {0x1} },
2937 .val = {.dst_mac = {0x1} }
2938 }
2939 },
2940 [LEFTOVERS_UC] = {
2941 .flow_attr = {
2942 .num_of_specs = 1,
2943 .size = sizeof(leftovers_specs[0])
2944 },
2945 .eth_flow = {
2946 .type = IB_FLOW_SPEC_ETH,
2947 .size = sizeof(struct ib_flow_spec_eth),
2948 .mask = {.dst_mac = {0x1} },
2949 .val = {.dst_mac = {} }
2950 }
2951 }
2952 };
2953
2954 handler = create_flow_rule(dev, ft_prio,
2955 &leftovers_specs[LEFTOVERS_MC].flow_attr,
2956 dst);
2957 if (!IS_ERR(handler) &&
2958 flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
2959 handler_ucast = create_flow_rule(dev, ft_prio,
2960 &leftovers_specs[LEFTOVERS_UC].flow_attr,
2961 dst);
2962 if (IS_ERR(handler_ucast)) {
Mark Bloch74491de2016-08-31 11:24:25 +00002963 mlx5_del_flow_rules(handler->rule);
Maor Gottliebd9d49802016-08-28 14:16:33 +03002964 ft_prio->refcount--;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002965 kfree(handler);
2966 handler = handler_ucast;
2967 } else {
2968 list_add(&handler_ucast->list, &handler->list);
2969 }
2970 }
2971
2972 return handler;
2973}
2974
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002975static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
2976 struct mlx5_ib_flow_prio *ft_rx,
2977 struct mlx5_ib_flow_prio *ft_tx,
2978 struct mlx5_flow_destination *dst)
2979{
2980 struct mlx5_ib_flow_handler *handler_rx;
2981 struct mlx5_ib_flow_handler *handler_tx;
2982 int err;
2983 static const struct ib_flow_attr flow_attr = {
2984 .num_of_specs = 0,
2985 .size = sizeof(flow_attr)
2986 };
2987
2988 handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
2989 if (IS_ERR(handler_rx)) {
2990 err = PTR_ERR(handler_rx);
2991 goto err;
2992 }
2993
2994 handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
2995 if (IS_ERR(handler_tx)) {
2996 err = PTR_ERR(handler_tx);
2997 goto err_tx;
2998 }
2999
3000 list_add(&handler_tx->list, &handler_rx->list);
3001
3002 return handler_rx;
3003
3004err_tx:
Mark Bloch74491de2016-08-31 11:24:25 +00003005 mlx5_del_flow_rules(handler_rx->rule);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03003006 ft_rx->refcount--;
3007 kfree(handler_rx);
3008err:
3009 return ERR_PTR(err);
3010}
3011
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003012static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
3013 struct ib_flow_attr *flow_attr,
3014 int domain)
3015{
3016 struct mlx5_ib_dev *dev = to_mdev(qp->device);
Yishai Hadasd9f88e52016-08-28 10:58:37 +03003017 struct mlx5_ib_qp *mqp = to_mqp(qp);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003018 struct mlx5_ib_flow_handler *handler = NULL;
3019 struct mlx5_flow_destination *dst = NULL;
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03003020 struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003021 struct mlx5_ib_flow_prio *ft_prio;
3022 int err;
Yishai Hadasa550ddf2017-08-17 15:52:33 +03003023 int underlay_qpn;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003024
3025 if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
Maor Gottliebdac388e2017-03-29 06:09:00 +03003026 return ERR_PTR(-ENOMEM);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003027
3028 if (domain != IB_FLOW_DOMAIN_USER ||
Daniel Jurgens508562d2018-01-04 17:25:34 +02003029 flow_attr->port > dev->num_ports ||
Maor Gottlieb35d190112016-03-07 18:51:47 +02003030 (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003031 return ERR_PTR(-EINVAL);
3032
3033 dst = kzalloc(sizeof(*dst), GFP_KERNEL);
3034 if (!dst)
3035 return ERR_PTR(-ENOMEM);
3036
Mark Bloch9a4ca382018-01-16 14:42:35 +00003037 mutex_lock(&dev->flow_db->lock);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003038
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03003039 ft_prio = get_flow_table(dev, flow_attr, MLX5_IB_FT_RX);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003040 if (IS_ERR(ft_prio)) {
3041 err = PTR_ERR(ft_prio);
3042 goto unlock;
3043 }
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03003044 if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
3045 ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
3046 if (IS_ERR(ft_prio_tx)) {
3047 err = PTR_ERR(ft_prio_tx);
3048 ft_prio_tx = NULL;
3049 goto destroy_ft;
3050 }
3051 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003052
3053 dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
Yishai Hadasd9f88e52016-08-28 10:58:37 +03003054 if (mqp->flags & MLX5_IB_QP_RSS)
3055 dst->tir_num = mqp->rss_qp.tirn;
3056 else
3057 dst->tir_num = mqp->raw_packet_qp.rq.tirn;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003058
3059 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Maor Gottlieb35d190112016-03-07 18:51:47 +02003060 if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
3061 handler = create_dont_trap_rule(dev, ft_prio,
3062 flow_attr, dst);
3063 } else {
Yishai Hadasa550ddf2017-08-17 15:52:33 +03003064 underlay_qpn = (mqp->flags & MLX5_IB_QP_UNDERLAY) ?
3065 mqp->underlay_qpn : 0;
3066 handler = _create_flow_rule(dev, ft_prio, flow_attr,
3067 dst, underlay_qpn);
Maor Gottlieb35d190112016-03-07 18:51:47 +02003068 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003069 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
3070 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
3071 handler = create_leftovers_rule(dev, ft_prio, flow_attr,
3072 dst);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03003073 } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
3074 handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003075 } else {
3076 err = -EINVAL;
3077 goto destroy_ft;
3078 }
3079
3080 if (IS_ERR(handler)) {
3081 err = PTR_ERR(handler);
3082 handler = NULL;
3083 goto destroy_ft;
3084 }
3085
Mark Bloch9a4ca382018-01-16 14:42:35 +00003086 mutex_unlock(&dev->flow_db->lock);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003087 kfree(dst);
3088
3089 return &handler->ibflow;
3090
3091destroy_ft:
3092 put_flow_table(dev, ft_prio, false);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03003093 if (ft_prio_tx)
3094 put_flow_table(dev, ft_prio_tx, false);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003095unlock:
Mark Bloch9a4ca382018-01-16 14:42:35 +00003096 mutex_unlock(&dev->flow_db->lock);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003097 kfree(dst);
3098 kfree(handler);
3099 return ERR_PTR(err);
3100}
3101
Eli Cohene126ba92013-07-07 17:25:49 +03003102static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
3103{
3104 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
Yishai Hadas81e30882017-06-08 16:15:09 +03003105 struct mlx5_ib_qp *mqp = to_mqp(ibqp);
Eli Cohene126ba92013-07-07 17:25:49 +03003106 int err;
3107
Yishai Hadas81e30882017-06-08 16:15:09 +03003108 if (mqp->flags & MLX5_IB_QP_UNDERLAY) {
3109 mlx5_ib_dbg(dev, "Attaching a multi cast group to underlay QP is not supported\n");
3110 return -EOPNOTSUPP;
3111 }
3112
Jack Morgenstein9603b612014-07-28 23:30:22 +03003113 err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03003114 if (err)
3115 mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
3116 ibqp->qp_num, gid->raw);
3117
3118 return err;
3119}
3120
3121static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
3122{
3123 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
3124 int err;
3125
Jack Morgenstein9603b612014-07-28 23:30:22 +03003126 err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03003127 if (err)
3128 mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
3129 ibqp->qp_num, gid->raw);
3130
3131 return err;
3132}
3133
3134static int init_node_data(struct mlx5_ib_dev *dev)
3135{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003136 int err;
Eli Cohene126ba92013-07-07 17:25:49 +03003137
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003138 err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
Eli Cohene126ba92013-07-07 17:25:49 +03003139 if (err)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003140 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03003141
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003142 dev->mdev->rev_id = dev->mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +03003143
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003144 return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
Eli Cohene126ba92013-07-07 17:25:49 +03003145}
3146
3147static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
3148 char *buf)
3149{
3150 struct mlx5_ib_dev *dev =
3151 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
3152
Jack Morgenstein9603b612014-07-28 23:30:22 +03003153 return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
Eli Cohene126ba92013-07-07 17:25:49 +03003154}
3155
3156static ssize_t show_reg_pages(struct device *device,
3157 struct device_attribute *attr, char *buf)
3158{
3159 struct mlx5_ib_dev *dev =
3160 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
3161
Haggai Eran6aec21f2014-12-11 17:04:23 +02003162 return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
Eli Cohene126ba92013-07-07 17:25:49 +03003163}
3164
3165static ssize_t show_hca(struct device *device, struct device_attribute *attr,
3166 char *buf)
3167{
3168 struct mlx5_ib_dev *dev =
3169 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03003170 return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
Eli Cohene126ba92013-07-07 17:25:49 +03003171}
3172
Eli Cohene126ba92013-07-07 17:25:49 +03003173static ssize_t show_rev(struct device *device, struct device_attribute *attr,
3174 char *buf)
3175{
3176 struct mlx5_ib_dev *dev =
3177 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03003178 return sprintf(buf, "%x\n", dev->mdev->rev_id);
Eli Cohene126ba92013-07-07 17:25:49 +03003179}
3180
3181static ssize_t show_board(struct device *device, struct device_attribute *attr,
3182 char *buf)
3183{
3184 struct mlx5_ib_dev *dev =
3185 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
3186 return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
Jack Morgenstein9603b612014-07-28 23:30:22 +03003187 dev->mdev->board_id);
Eli Cohene126ba92013-07-07 17:25:49 +03003188}
3189
3190static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03003191static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
3192static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
3193static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
3194static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
3195
3196static struct device_attribute *mlx5_class_attributes[] = {
3197 &dev_attr_hw_rev,
Eli Cohene126ba92013-07-07 17:25:49 +03003198 &dev_attr_hca_type,
3199 &dev_attr_board_id,
3200 &dev_attr_fw_pages,
3201 &dev_attr_reg_pages,
3202};
3203
Haggai Eran7722f472016-02-29 15:45:07 +02003204static void pkey_change_handler(struct work_struct *work)
3205{
3206 struct mlx5_ib_port_resources *ports =
3207 container_of(work, struct mlx5_ib_port_resources,
3208 pkey_change_work);
3209
3210 mutex_lock(&ports->devr->mutex);
3211 mlx5_ib_gsi_pkey_change(ports->gsi);
3212 mutex_unlock(&ports->devr->mutex);
3213}
3214
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03003215static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
3216{
3217 struct mlx5_ib_qp *mqp;
3218 struct mlx5_ib_cq *send_mcq, *recv_mcq;
3219 struct mlx5_core_cq *mcq;
3220 struct list_head cq_armed_list;
3221 unsigned long flags_qp;
3222 unsigned long flags_cq;
3223 unsigned long flags;
3224
3225 INIT_LIST_HEAD(&cq_armed_list);
3226
3227 /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
3228 spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
3229 list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
3230 spin_lock_irqsave(&mqp->sq.lock, flags_qp);
3231 if (mqp->sq.tail != mqp->sq.head) {
3232 send_mcq = to_mcq(mqp->ibqp.send_cq);
3233 spin_lock_irqsave(&send_mcq->lock, flags_cq);
3234 if (send_mcq->mcq.comp &&
3235 mqp->ibqp.send_cq->comp_handler) {
3236 if (!send_mcq->mcq.reset_notify_added) {
3237 send_mcq->mcq.reset_notify_added = 1;
3238 list_add_tail(&send_mcq->mcq.reset_notify,
3239 &cq_armed_list);
3240 }
3241 }
3242 spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
3243 }
3244 spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
3245 spin_lock_irqsave(&mqp->rq.lock, flags_qp);
3246 /* no handling is needed for SRQ */
3247 if (!mqp->ibqp.srq) {
3248 if (mqp->rq.tail != mqp->rq.head) {
3249 recv_mcq = to_mcq(mqp->ibqp.recv_cq);
3250 spin_lock_irqsave(&recv_mcq->lock, flags_cq);
3251 if (recv_mcq->mcq.comp &&
3252 mqp->ibqp.recv_cq->comp_handler) {
3253 if (!recv_mcq->mcq.reset_notify_added) {
3254 recv_mcq->mcq.reset_notify_added = 1;
3255 list_add_tail(&recv_mcq->mcq.reset_notify,
3256 &cq_armed_list);
3257 }
3258 }
3259 spin_unlock_irqrestore(&recv_mcq->lock,
3260 flags_cq);
3261 }
3262 }
3263 spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
3264 }
3265 /*At that point all inflight post send were put to be executed as of we
3266 * lock/unlock above locks Now need to arm all involved CQs.
3267 */
3268 list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
3269 mcq->comp(mcq);
3270 }
3271 spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
3272}
3273
Maor Gottlieb03404e82017-05-30 10:29:13 +03003274static void delay_drop_handler(struct work_struct *work)
3275{
3276 int err;
3277 struct mlx5_ib_delay_drop *delay_drop =
3278 container_of(work, struct mlx5_ib_delay_drop,
3279 delay_drop_work);
3280
Maor Gottliebfe248c32017-05-30 10:29:14 +03003281 atomic_inc(&delay_drop->events_cnt);
3282
Maor Gottlieb03404e82017-05-30 10:29:13 +03003283 mutex_lock(&delay_drop->lock);
3284 err = mlx5_core_set_delay_drop(delay_drop->dev->mdev,
3285 delay_drop->timeout);
3286 if (err) {
3287 mlx5_ib_warn(delay_drop->dev, "Failed to set delay drop, timeout=%u\n",
3288 delay_drop->timeout);
3289 delay_drop->activate = false;
3290 }
3291 mutex_unlock(&delay_drop->lock);
3292}
3293
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003294static void mlx5_ib_handle_event(struct work_struct *_work)
Eli Cohene126ba92013-07-07 17:25:49 +03003295{
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003296 struct mlx5_ib_event_work *work =
3297 container_of(_work, struct mlx5_ib_event_work, work);
3298 struct mlx5_ib_dev *ibdev;
Eli Cohene126ba92013-07-07 17:25:49 +03003299 struct ib_event ibev;
Eli Cohendbaaff22016-10-27 16:36:44 +03003300 bool fatal = false;
Daniel Jurgensaba46212018-02-25 13:39:53 +02003301 u8 port = (u8)work->param;
Eli Cohene126ba92013-07-07 17:25:49 +03003302
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003303 if (mlx5_core_is_mp_slave(work->dev)) {
3304 ibdev = mlx5_ib_get_ibdev_from_mpi(work->context);
3305 if (!ibdev)
3306 goto out;
3307 } else {
3308 ibdev = work->context;
3309 }
3310
3311 switch (work->event) {
Eli Cohene126ba92013-07-07 17:25:49 +03003312 case MLX5_DEV_EVENT_SYS_ERROR:
Eli Cohene126ba92013-07-07 17:25:49 +03003313 ibev.event = IB_EVENT_DEVICE_FATAL;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03003314 mlx5_ib_handle_internal_error(ibdev);
Eli Cohendbaaff22016-10-27 16:36:44 +03003315 fatal = true;
Eli Cohene126ba92013-07-07 17:25:49 +03003316 break;
3317
3318 case MLX5_DEV_EVENT_PORT_UP:
Eli Cohene126ba92013-07-07 17:25:49 +03003319 case MLX5_DEV_EVENT_PORT_DOWN:
Noa Osherovich2788cf32016-06-04 15:15:29 +03003320 case MLX5_DEV_EVENT_PORT_INITIALIZED:
Aviv Heller5ec8c832016-09-18 20:48:00 +03003321 /* In RoCE, port up/down events are handled in
3322 * mlx5_netdev_event().
3323 */
3324 if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
3325 IB_LINK_LAYER_ETHERNET)
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003326 goto out;
Aviv Heller5ec8c832016-09-18 20:48:00 +03003327
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003328 ibev.event = (work->event == MLX5_DEV_EVENT_PORT_UP) ?
Aviv Heller5ec8c832016-09-18 20:48:00 +03003329 IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
Eli Cohene126ba92013-07-07 17:25:49 +03003330 break;
3331
Eli Cohene126ba92013-07-07 17:25:49 +03003332 case MLX5_DEV_EVENT_LID_CHANGE:
3333 ibev.event = IB_EVENT_LID_CHANGE;
Eli Cohene126ba92013-07-07 17:25:49 +03003334 break;
3335
3336 case MLX5_DEV_EVENT_PKEY_CHANGE:
3337 ibev.event = IB_EVENT_PKEY_CHANGE;
Haggai Eran7722f472016-02-29 15:45:07 +02003338 schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03003339 break;
3340
3341 case MLX5_DEV_EVENT_GUID_CHANGE:
3342 ibev.event = IB_EVENT_GID_CHANGE;
Eli Cohene126ba92013-07-07 17:25:49 +03003343 break;
3344
3345 case MLX5_DEV_EVENT_CLIENT_REREG:
3346 ibev.event = IB_EVENT_CLIENT_REREGISTER;
Eli Cohene126ba92013-07-07 17:25:49 +03003347 break;
Maor Gottlieb03404e82017-05-30 10:29:13 +03003348 case MLX5_DEV_EVENT_DELAY_DROP_TIMEOUT:
3349 schedule_work(&ibdev->delay_drop.delay_drop_work);
3350 goto out;
Saeed Mahameedbdc37922016-09-29 19:35:38 +03003351 default:
Maor Gottlieb03404e82017-05-30 10:29:13 +03003352 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +03003353 }
3354
3355 ibev.device = &ibdev->ib_dev;
3356 ibev.element.port_num = port;
3357
Daniel Jurgensaba46212018-02-25 13:39:53 +02003358 if (!rdma_is_port_valid(&ibdev->ib_dev, port)) {
Eli Cohena0c84c32013-09-11 16:35:27 +03003359 mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
Maor Gottlieb03404e82017-05-30 10:29:13 +03003360 goto out;
Eli Cohena0c84c32013-09-11 16:35:27 +03003361 }
3362
Eli Cohene126ba92013-07-07 17:25:49 +03003363 if (ibdev->ib_active)
3364 ib_dispatch_event(&ibev);
Eli Cohendbaaff22016-10-27 16:36:44 +03003365
3366 if (fatal)
3367 ibdev->ib_active = false;
Maor Gottlieb03404e82017-05-30 10:29:13 +03003368out:
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003369 kfree(work);
3370}
3371
3372static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
3373 enum mlx5_dev_event event, unsigned long param)
3374{
3375 struct mlx5_ib_event_work *work;
3376
3377 work = kmalloc(sizeof(*work), GFP_ATOMIC);
Leon Romanovsky10bea9c2018-01-19 13:07:11 +02003378 if (!work)
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003379 return;
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003380
Leon Romanovsky10bea9c2018-01-19 13:07:11 +02003381 INIT_WORK(&work->work, mlx5_ib_handle_event);
3382 work->dev = dev;
3383 work->param = param;
3384 work->context = context;
3385 work->event = event;
3386
3387 queue_work(mlx5_ib_event_wq, &work->work);
Eli Cohene126ba92013-07-07 17:25:49 +03003388}
3389
Maor Gottliebc43f1112017-01-18 14:10:33 +02003390static int set_has_smi_cap(struct mlx5_ib_dev *dev)
3391{
3392 struct mlx5_hca_vport_context vport_ctx;
3393 int err;
3394 int port;
3395
Daniel Jurgens508562d2018-01-04 17:25:34 +02003396 for (port = 1; port <= dev->num_ports; port++) {
Maor Gottliebc43f1112017-01-18 14:10:33 +02003397 dev->mdev->port_caps[port - 1].has_smi = false;
3398 if (MLX5_CAP_GEN(dev->mdev, port_type) ==
3399 MLX5_CAP_PORT_TYPE_IB) {
3400 if (MLX5_CAP_GEN(dev->mdev, ib_virt)) {
3401 err = mlx5_query_hca_vport_context(dev->mdev, 0,
3402 port, 0,
3403 &vport_ctx);
3404 if (err) {
3405 mlx5_ib_err(dev, "query_hca_vport_context for port=%d failed %d\n",
3406 port, err);
3407 return err;
3408 }
3409 dev->mdev->port_caps[port - 1].has_smi =
3410 vport_ctx.has_smi;
3411 } else {
3412 dev->mdev->port_caps[port - 1].has_smi = true;
3413 }
3414 }
3415 }
3416 return 0;
3417}
3418
Eli Cohene126ba92013-07-07 17:25:49 +03003419static void get_ext_port_caps(struct mlx5_ib_dev *dev)
3420{
3421 int port;
3422
Daniel Jurgens508562d2018-01-04 17:25:34 +02003423 for (port = 1; port <= dev->num_ports; port++)
Eli Cohene126ba92013-07-07 17:25:49 +03003424 mlx5_query_ext_port_caps(dev, port);
3425}
3426
Daniel Jurgens32f69e42018-01-04 17:25:36 +02003427static int get_port_caps(struct mlx5_ib_dev *dev, u8 port)
Eli Cohene126ba92013-07-07 17:25:49 +03003428{
3429 struct ib_device_attr *dprops = NULL;
3430 struct ib_port_attr *pprops = NULL;
Dan Carpenterf614fc12015-01-12 11:56:58 +03003431 int err = -ENOMEM;
Matan Barak2528e332015-06-11 16:35:25 +03003432 struct ib_udata uhw = {.inlen = 0, .outlen = 0};
Eli Cohene126ba92013-07-07 17:25:49 +03003433
3434 pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
3435 if (!pprops)
3436 goto out;
3437
3438 dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
3439 if (!dprops)
3440 goto out;
3441
Maor Gottliebc43f1112017-01-18 14:10:33 +02003442 err = set_has_smi_cap(dev);
3443 if (err)
3444 goto out;
3445
Matan Barak2528e332015-06-11 16:35:25 +03003446 err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
Eli Cohene126ba92013-07-07 17:25:49 +03003447 if (err) {
3448 mlx5_ib_warn(dev, "query_device failed %d\n", err);
3449 goto out;
3450 }
3451
Daniel Jurgens32f69e42018-01-04 17:25:36 +02003452 memset(pprops, 0, sizeof(*pprops));
3453 err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
3454 if (err) {
3455 mlx5_ib_warn(dev, "query_port %d failed %d\n",
3456 port, err);
3457 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +03003458 }
3459
Daniel Jurgens32f69e42018-01-04 17:25:36 +02003460 dev->mdev->port_caps[port - 1].pkey_table_len =
3461 dprops->max_pkeys;
3462 dev->mdev->port_caps[port - 1].gid_table_len =
3463 pprops->gid_tbl_len;
3464 mlx5_ib_dbg(dev, "port %d: pkey_table_len %d, gid_table_len %d\n",
3465 port, dprops->max_pkeys, pprops->gid_tbl_len);
3466
Eli Cohene126ba92013-07-07 17:25:49 +03003467out:
3468 kfree(pprops);
3469 kfree(dprops);
3470
3471 return err;
3472}
3473
3474static void destroy_umrc_res(struct mlx5_ib_dev *dev)
3475{
3476 int err;
3477
3478 err = mlx5_mr_cache_cleanup(dev);
3479 if (err)
3480 mlx5_ib_warn(dev, "mr cache cleanup failed\n");
3481
3482 mlx5_ib_destroy_qp(dev->umrc.qp);
Christoph Hellwigadd08d72016-03-03 09:38:22 +01003483 ib_free_cq(dev->umrc.cq);
Eli Cohene126ba92013-07-07 17:25:49 +03003484 ib_dealloc_pd(dev->umrc.pd);
3485}
3486
3487enum {
3488 MAX_UMR_WR = 128,
3489};
3490
3491static int create_umr_res(struct mlx5_ib_dev *dev)
3492{
3493 struct ib_qp_init_attr *init_attr = NULL;
3494 struct ib_qp_attr *attr = NULL;
3495 struct ib_pd *pd;
3496 struct ib_cq *cq;
3497 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +03003498 int ret;
3499
3500 attr = kzalloc(sizeof(*attr), GFP_KERNEL);
3501 init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
3502 if (!attr || !init_attr) {
3503 ret = -ENOMEM;
3504 goto error_0;
3505 }
3506
Christoph Hellwiged082d32016-09-05 12:56:17 +02003507 pd = ib_alloc_pd(&dev->ib_dev, 0);
Eli Cohene126ba92013-07-07 17:25:49 +03003508 if (IS_ERR(pd)) {
3509 mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
3510 ret = PTR_ERR(pd);
3511 goto error_0;
3512 }
3513
Christoph Hellwigadd08d72016-03-03 09:38:22 +01003514 cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
Eli Cohene126ba92013-07-07 17:25:49 +03003515 if (IS_ERR(cq)) {
3516 mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
3517 ret = PTR_ERR(cq);
3518 goto error_2;
3519 }
Eli Cohene126ba92013-07-07 17:25:49 +03003520
3521 init_attr->send_cq = cq;
3522 init_attr->recv_cq = cq;
3523 init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
3524 init_attr->cap.max_send_wr = MAX_UMR_WR;
3525 init_attr->cap.max_send_sge = 1;
3526 init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
3527 init_attr->port_num = 1;
3528 qp = mlx5_ib_create_qp(pd, init_attr, NULL);
3529 if (IS_ERR(qp)) {
3530 mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
3531 ret = PTR_ERR(qp);
3532 goto error_3;
3533 }
3534 qp->device = &dev->ib_dev;
3535 qp->real_qp = qp;
3536 qp->uobject = NULL;
3537 qp->qp_type = MLX5_IB_QPT_REG_UMR;
Majd Dibbiny31fde032017-10-30 14:23:13 +02003538 qp->send_cq = init_attr->send_cq;
3539 qp->recv_cq = init_attr->recv_cq;
Eli Cohene126ba92013-07-07 17:25:49 +03003540
3541 attr->qp_state = IB_QPS_INIT;
3542 attr->port_num = 1;
3543 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
3544 IB_QP_PORT, NULL);
3545 if (ret) {
3546 mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
3547 goto error_4;
3548 }
3549
3550 memset(attr, 0, sizeof(*attr));
3551 attr->qp_state = IB_QPS_RTR;
3552 attr->path_mtu = IB_MTU_256;
3553
3554 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
3555 if (ret) {
3556 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
3557 goto error_4;
3558 }
3559
3560 memset(attr, 0, sizeof(*attr));
3561 attr->qp_state = IB_QPS_RTS;
3562 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
3563 if (ret) {
3564 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
3565 goto error_4;
3566 }
3567
3568 dev->umrc.qp = qp;
3569 dev->umrc.cq = cq;
Eli Cohene126ba92013-07-07 17:25:49 +03003570 dev->umrc.pd = pd;
3571
3572 sema_init(&dev->umrc.sem, MAX_UMR_WR);
3573 ret = mlx5_mr_cache_init(dev);
3574 if (ret) {
3575 mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
3576 goto error_4;
3577 }
3578
3579 kfree(attr);
3580 kfree(init_attr);
3581
3582 return 0;
3583
3584error_4:
3585 mlx5_ib_destroy_qp(qp);
3586
3587error_3:
Christoph Hellwigadd08d72016-03-03 09:38:22 +01003588 ib_free_cq(cq);
Eli Cohene126ba92013-07-07 17:25:49 +03003589
3590error_2:
Eli Cohene126ba92013-07-07 17:25:49 +03003591 ib_dealloc_pd(pd);
3592
3593error_0:
3594 kfree(attr);
3595 kfree(init_attr);
3596 return ret;
3597}
3598
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03003599static u8 mlx5_get_umr_fence(u8 umr_fence_cap)
3600{
3601 switch (umr_fence_cap) {
3602 case MLX5_CAP_UMR_FENCE_NONE:
3603 return MLX5_FENCE_MODE_NONE;
3604 case MLX5_CAP_UMR_FENCE_SMALL:
3605 return MLX5_FENCE_MODE_INITIATOR_SMALL;
3606 default:
3607 return MLX5_FENCE_MODE_STRONG_ORDERING;
3608 }
3609}
3610
Eli Cohene126ba92013-07-07 17:25:49 +03003611static int create_dev_resources(struct mlx5_ib_resources *devr)
3612{
3613 struct ib_srq_init_attr attr;
3614 struct mlx5_ib_dev *dev;
Matan Barakbcf4c1e2015-06-11 16:35:20 +03003615 struct ib_cq_init_attr cq_attr = {.cqe = 1};
Haggai Eran7722f472016-02-29 15:45:07 +02003616 int port;
Eli Cohene126ba92013-07-07 17:25:49 +03003617 int ret = 0;
3618
3619 dev = container_of(devr, struct mlx5_ib_dev, devr);
3620
Haggai Erand16e91d2016-02-29 15:45:05 +02003621 mutex_init(&devr->mutex);
3622
Eli Cohene126ba92013-07-07 17:25:49 +03003623 devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
3624 if (IS_ERR(devr->p0)) {
3625 ret = PTR_ERR(devr->p0);
3626 goto error0;
3627 }
3628 devr->p0->device = &dev->ib_dev;
3629 devr->p0->uobject = NULL;
3630 atomic_set(&devr->p0->usecnt, 0);
3631
Matan Barakbcf4c1e2015-06-11 16:35:20 +03003632 devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03003633 if (IS_ERR(devr->c0)) {
3634 ret = PTR_ERR(devr->c0);
3635 goto error1;
3636 }
3637 devr->c0->device = &dev->ib_dev;
3638 devr->c0->uobject = NULL;
3639 devr->c0->comp_handler = NULL;
3640 devr->c0->event_handler = NULL;
3641 devr->c0->cq_context = NULL;
3642 atomic_set(&devr->c0->usecnt, 0);
3643
3644 devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
3645 if (IS_ERR(devr->x0)) {
3646 ret = PTR_ERR(devr->x0);
3647 goto error2;
3648 }
3649 devr->x0->device = &dev->ib_dev;
3650 devr->x0->inode = NULL;
3651 atomic_set(&devr->x0->usecnt, 0);
3652 mutex_init(&devr->x0->tgt_qp_mutex);
3653 INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
3654
3655 devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
3656 if (IS_ERR(devr->x1)) {
3657 ret = PTR_ERR(devr->x1);
3658 goto error3;
3659 }
3660 devr->x1->device = &dev->ib_dev;
3661 devr->x1->inode = NULL;
3662 atomic_set(&devr->x1->usecnt, 0);
3663 mutex_init(&devr->x1->tgt_qp_mutex);
3664 INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
3665
3666 memset(&attr, 0, sizeof(attr));
3667 attr.attr.max_sge = 1;
3668 attr.attr.max_wr = 1;
3669 attr.srq_type = IB_SRQT_XRC;
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003670 attr.ext.cq = devr->c0;
Eli Cohene126ba92013-07-07 17:25:49 +03003671 attr.ext.xrc.xrcd = devr->x0;
3672
3673 devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
3674 if (IS_ERR(devr->s0)) {
3675 ret = PTR_ERR(devr->s0);
3676 goto error4;
3677 }
3678 devr->s0->device = &dev->ib_dev;
3679 devr->s0->pd = devr->p0;
3680 devr->s0->uobject = NULL;
3681 devr->s0->event_handler = NULL;
3682 devr->s0->srq_context = NULL;
3683 devr->s0->srq_type = IB_SRQT_XRC;
3684 devr->s0->ext.xrc.xrcd = devr->x0;
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003685 devr->s0->ext.cq = devr->c0;
Eli Cohene126ba92013-07-07 17:25:49 +03003686 atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003687 atomic_inc(&devr->s0->ext.cq->usecnt);
Eli Cohene126ba92013-07-07 17:25:49 +03003688 atomic_inc(&devr->p0->usecnt);
3689 atomic_set(&devr->s0->usecnt, 0);
3690
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003691 memset(&attr, 0, sizeof(attr));
3692 attr.attr.max_sge = 1;
3693 attr.attr.max_wr = 1;
3694 attr.srq_type = IB_SRQT_BASIC;
3695 devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
3696 if (IS_ERR(devr->s1)) {
3697 ret = PTR_ERR(devr->s1);
3698 goto error5;
3699 }
3700 devr->s1->device = &dev->ib_dev;
3701 devr->s1->pd = devr->p0;
3702 devr->s1->uobject = NULL;
3703 devr->s1->event_handler = NULL;
3704 devr->s1->srq_context = NULL;
3705 devr->s1->srq_type = IB_SRQT_BASIC;
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003706 devr->s1->ext.cq = devr->c0;
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003707 atomic_inc(&devr->p0->usecnt);
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003708 atomic_set(&devr->s1->usecnt, 0);
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003709
Haggai Eran7722f472016-02-29 15:45:07 +02003710 for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
3711 INIT_WORK(&devr->ports[port].pkey_change_work,
3712 pkey_change_handler);
3713 devr->ports[port].devr = devr;
3714 }
3715
Eli Cohene126ba92013-07-07 17:25:49 +03003716 return 0;
3717
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003718error5:
3719 mlx5_ib_destroy_srq(devr->s0);
Eli Cohene126ba92013-07-07 17:25:49 +03003720error4:
3721 mlx5_ib_dealloc_xrcd(devr->x1);
3722error3:
3723 mlx5_ib_dealloc_xrcd(devr->x0);
3724error2:
3725 mlx5_ib_destroy_cq(devr->c0);
3726error1:
3727 mlx5_ib_dealloc_pd(devr->p0);
3728error0:
3729 return ret;
3730}
3731
3732static void destroy_dev_resources(struct mlx5_ib_resources *devr)
3733{
Haggai Eran7722f472016-02-29 15:45:07 +02003734 struct mlx5_ib_dev *dev =
3735 container_of(devr, struct mlx5_ib_dev, devr);
3736 int port;
3737
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003738 mlx5_ib_destroy_srq(devr->s1);
Eli Cohene126ba92013-07-07 17:25:49 +03003739 mlx5_ib_destroy_srq(devr->s0);
3740 mlx5_ib_dealloc_xrcd(devr->x0);
3741 mlx5_ib_dealloc_xrcd(devr->x1);
3742 mlx5_ib_destroy_cq(devr->c0);
3743 mlx5_ib_dealloc_pd(devr->p0);
Haggai Eran7722f472016-02-29 15:45:07 +02003744
3745 /* Make sure no change P_Key work items are still executing */
3746 for (port = 0; port < dev->num_ports; ++port)
3747 cancel_work_sync(&devr->ports[port].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03003748}
3749
Achiad Shochate53505a2015-12-23 18:47:25 +02003750static u32 get_core_cap_flags(struct ib_device *ibdev)
3751{
3752 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3753 enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
3754 u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
3755 u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
Daniel Jurgens85c7c012018-01-04 17:25:43 +02003756 bool raw_support = !mlx5_core_mp_enabled(dev->mdev);
Achiad Shochate53505a2015-12-23 18:47:25 +02003757 u32 ret = 0;
3758
3759 if (ll == IB_LINK_LAYER_INFINIBAND)
3760 return RDMA_CORE_PORT_IBA_IB;
3761
Daniel Jurgens85c7c012018-01-04 17:25:43 +02003762 if (raw_support)
3763 ret = RDMA_CORE_PORT_RAW_PACKET;
Or Gerlitz72cd5712017-01-24 13:02:36 +02003764
Achiad Shochate53505a2015-12-23 18:47:25 +02003765 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
Or Gerlitz72cd5712017-01-24 13:02:36 +02003766 return ret;
Achiad Shochate53505a2015-12-23 18:47:25 +02003767
3768 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
Or Gerlitz72cd5712017-01-24 13:02:36 +02003769 return ret;
Achiad Shochate53505a2015-12-23 18:47:25 +02003770
3771 if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
3772 ret |= RDMA_CORE_PORT_IBA_ROCE;
3773
3774 if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
3775 ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
3776
3777 return ret;
3778}
3779
Ira Weiny77386132015-05-13 20:02:58 -04003780static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
3781 struct ib_port_immutable *immutable)
3782{
3783 struct ib_port_attr attr;
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003784 struct mlx5_ib_dev *dev = to_mdev(ibdev);
3785 enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
Ira Weiny77386132015-05-13 20:02:58 -04003786 int err;
3787
Or Gerlitzc4550c62017-01-24 13:02:39 +02003788 immutable->core_cap_flags = get_core_cap_flags(ibdev);
3789
3790 err = ib_query_port(ibdev, port_num, &attr);
Ira Weiny77386132015-05-13 20:02:58 -04003791 if (err)
3792 return err;
3793
3794 immutable->pkey_tbl_len = attr.pkey_tbl_len;
3795 immutable->gid_tbl_len = attr.gid_tbl_len;
Achiad Shochate53505a2015-12-23 18:47:25 +02003796 immutable->core_cap_flags = get_core_cap_flags(ibdev);
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003797 if ((ll == IB_LINK_LAYER_INFINIBAND) || MLX5_CAP_GEN(dev->mdev, roce))
3798 immutable->max_mad_size = IB_MGMT_MAD_SIZE;
Ira Weiny77386132015-05-13 20:02:58 -04003799
3800 return 0;
3801}
3802
Mark Bloch8e6efa32017-11-06 12:22:13 +00003803static int mlx5_port_rep_immutable(struct ib_device *ibdev, u8 port_num,
3804 struct ib_port_immutable *immutable)
3805{
3806 struct ib_port_attr attr;
3807 int err;
3808
3809 immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET;
3810
3811 err = ib_query_port(ibdev, port_num, &attr);
3812 if (err)
3813 return err;
3814
3815 immutable->pkey_tbl_len = attr.pkey_tbl_len;
3816 immutable->gid_tbl_len = attr.gid_tbl_len;
3817 immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET;
3818
3819 return 0;
3820}
3821
Leon Romanovsky9abb0d12017-06-27 16:49:53 +03003822static void get_dev_fw_str(struct ib_device *ibdev, char *str)
Ira Weinyc7342822016-06-15 02:22:01 -04003823{
3824 struct mlx5_ib_dev *dev =
3825 container_of(ibdev, struct mlx5_ib_dev, ib_dev);
Leon Romanovsky9abb0d12017-06-27 16:49:53 +03003826 snprintf(str, IB_FW_VERSION_NAME_MAX, "%d.%d.%04d",
3827 fw_rev_maj(dev->mdev), fw_rev_min(dev->mdev),
3828 fw_rev_sub(dev->mdev));
Ira Weinyc7342822016-06-15 02:22:01 -04003829}
3830
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003831static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
Aviv Heller9ef9c642016-09-18 20:48:01 +03003832{
3833 struct mlx5_core_dev *mdev = dev->mdev;
3834 struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
3835 MLX5_FLOW_NAMESPACE_LAG);
3836 struct mlx5_flow_table *ft;
3837 int err;
3838
3839 if (!ns || !mlx5_lag_is_active(mdev))
3840 return 0;
3841
3842 err = mlx5_cmd_create_vport_lag(mdev);
3843 if (err)
3844 return err;
3845
3846 ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
3847 if (IS_ERR(ft)) {
3848 err = PTR_ERR(ft);
3849 goto err_destroy_vport_lag;
3850 }
3851
Mark Bloch9a4ca382018-01-16 14:42:35 +00003852 dev->flow_db->lag_demux_ft = ft;
Aviv Heller9ef9c642016-09-18 20:48:01 +03003853 return 0;
3854
3855err_destroy_vport_lag:
3856 mlx5_cmd_destroy_vport_lag(mdev);
3857 return err;
3858}
3859
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003860static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
Aviv Heller9ef9c642016-09-18 20:48:01 +03003861{
3862 struct mlx5_core_dev *mdev = dev->mdev;
3863
Mark Bloch9a4ca382018-01-16 14:42:35 +00003864 if (dev->flow_db->lag_demux_ft) {
3865 mlx5_destroy_flow_table(dev->flow_db->lag_demux_ft);
3866 dev->flow_db->lag_demux_ft = NULL;
Aviv Heller9ef9c642016-09-18 20:48:01 +03003867
3868 mlx5_cmd_destroy_vport_lag(mdev);
3869 }
3870}
3871
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02003872static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003873{
Achiad Shochate53505a2015-12-23 18:47:25 +02003874 int err;
3875
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02003876 dev->roce[port_num].nb.notifier_call = mlx5_netdev_event;
3877 err = register_netdevice_notifier(&dev->roce[port_num].nb);
Aviv Heller5ec8c832016-09-18 20:48:00 +03003878 if (err) {
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02003879 dev->roce[port_num].nb.notifier_call = NULL;
Achiad Shochate53505a2015-12-23 18:47:25 +02003880 return err;
Aviv Heller5ec8c832016-09-18 20:48:00 +03003881 }
Achiad Shochate53505a2015-12-23 18:47:25 +02003882
Or Gerlitzd012f5d2016-11-27 16:51:34 +02003883 return 0;
3884}
Achiad Shochate53505a2015-12-23 18:47:25 +02003885
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02003886static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
Eli Cohene126ba92013-07-07 17:25:49 +03003887{
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02003888 if (dev->roce[port_num].nb.notifier_call) {
3889 unregister_netdevice_notifier(&dev->roce[port_num].nb);
3890 dev->roce[port_num].nb.notifier_call = NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03003891 }
3892}
3893
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02003894static int mlx5_enable_eth(struct mlx5_ib_dev *dev, u8 port_num)
Eli Cohene126ba92013-07-07 17:25:49 +03003895{
Eli Cohene126ba92013-07-07 17:25:49 +03003896 int err;
3897
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003898 if (MLX5_CAP_GEN(dev->mdev, roce)) {
3899 err = mlx5_nic_vport_enable_roce(dev->mdev);
3900 if (err)
Mark Bloch8e6efa32017-11-06 12:22:13 +00003901 return err;
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003902 }
Achiad Shochate53505a2015-12-23 18:47:25 +02003903
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003904 err = mlx5_eth_lag_init(dev);
Aviv Heller9ef9c642016-09-18 20:48:01 +03003905 if (err)
3906 goto err_disable_roce;
3907
Achiad Shochate53505a2015-12-23 18:47:25 +02003908 return 0;
3909
Aviv Heller9ef9c642016-09-18 20:48:01 +03003910err_disable_roce:
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003911 if (MLX5_CAP_GEN(dev->mdev, roce))
3912 mlx5_nic_vport_disable_roce(dev->mdev);
Aviv Heller9ef9c642016-09-18 20:48:01 +03003913
Achiad Shochate53505a2015-12-23 18:47:25 +02003914 return err;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003915}
3916
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003917static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003918{
Or Gerlitz45f95ac2016-11-27 16:51:35 +02003919 mlx5_eth_lag_cleanup(dev);
Or Gerlitzca5b91d2016-11-27 16:51:36 +02003920 if (MLX5_CAP_GEN(dev->mdev, roce))
3921 mlx5_nic_vport_disable_roce(dev->mdev);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003922}
3923
Parav Pandite1f24a72017-04-16 07:29:29 +03003924struct mlx5_ib_counter {
Kamal Heib7c16f472017-01-18 15:25:09 +02003925 const char *name;
3926 size_t offset;
3927};
3928
3929#define INIT_Q_COUNTER(_name) \
3930 { .name = #_name, .offset = MLX5_BYTE_OFF(query_q_counter_out, _name)}
3931
Parav Pandite1f24a72017-04-16 07:29:29 +03003932static const struct mlx5_ib_counter basic_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003933 INIT_Q_COUNTER(rx_write_requests),
3934 INIT_Q_COUNTER(rx_read_requests),
3935 INIT_Q_COUNTER(rx_atomic_requests),
3936 INIT_Q_COUNTER(out_of_buffer),
3937};
3938
Parav Pandite1f24a72017-04-16 07:29:29 +03003939static const struct mlx5_ib_counter out_of_seq_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003940 INIT_Q_COUNTER(out_of_sequence),
3941};
3942
Parav Pandite1f24a72017-04-16 07:29:29 +03003943static const struct mlx5_ib_counter retrans_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02003944 INIT_Q_COUNTER(duplicate_request),
3945 INIT_Q_COUNTER(rnr_nak_retry_err),
3946 INIT_Q_COUNTER(packet_seq_err),
3947 INIT_Q_COUNTER(implied_nak_seq_err),
3948 INIT_Q_COUNTER(local_ack_timeout_err),
3949};
3950
Parav Pandite1f24a72017-04-16 07:29:29 +03003951#define INIT_CONG_COUNTER(_name) \
3952 { .name = #_name, .offset = \
3953 MLX5_BYTE_OFF(query_cong_statistics_out, _name ## _high)}
3954
3955static const struct mlx5_ib_counter cong_cnts[] = {
3956 INIT_CONG_COUNTER(rp_cnp_ignored),
3957 INIT_CONG_COUNTER(rp_cnp_handled),
3958 INIT_CONG_COUNTER(np_ecn_marked_roce_packets),
3959 INIT_CONG_COUNTER(np_cnp_sent),
3960};
3961
Parav Pandit58dcb602017-06-19 07:19:37 +03003962static const struct mlx5_ib_counter extended_err_cnts[] = {
3963 INIT_Q_COUNTER(resp_local_length_error),
3964 INIT_Q_COUNTER(resp_cqe_error),
3965 INIT_Q_COUNTER(req_cqe_error),
3966 INIT_Q_COUNTER(req_remote_invalid_request),
3967 INIT_Q_COUNTER(req_remote_access_errors),
3968 INIT_Q_COUNTER(resp_remote_access_errors),
3969 INIT_Q_COUNTER(resp_cqe_flush_error),
3970 INIT_Q_COUNTER(req_cqe_flush_error),
3971};
3972
Parav Pandite1f24a72017-04-16 07:29:29 +03003973static void mlx5_ib_dealloc_counters(struct mlx5_ib_dev *dev)
Mark Bloch0837e862016-06-17 15:10:55 +03003974{
Daniel Jurgensaac44922018-01-04 17:25:40 +02003975 int i;
Mark Bloch0837e862016-06-17 15:10:55 +03003976
Kamal Heib7c16f472017-01-18 15:25:09 +02003977 for (i = 0; i < dev->num_ports; i++) {
Daniel Jurgensaac44922018-01-04 17:25:40 +02003978 if (dev->port[i].cnts.set_id)
3979 mlx5_core_dealloc_q_counter(dev->mdev,
3980 dev->port[i].cnts.set_id);
Parav Pandite1f24a72017-04-16 07:29:29 +03003981 kfree(dev->port[i].cnts.names);
3982 kfree(dev->port[i].cnts.offsets);
Kamal Heib7c16f472017-01-18 15:25:09 +02003983 }
3984}
3985
Parav Pandite1f24a72017-04-16 07:29:29 +03003986static int __mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev,
3987 struct mlx5_ib_counters *cnts)
Kamal Heib7c16f472017-01-18 15:25:09 +02003988{
3989 u32 num_counters;
3990
3991 num_counters = ARRAY_SIZE(basic_q_cnts);
3992
3993 if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt))
3994 num_counters += ARRAY_SIZE(out_of_seq_q_cnts);
3995
3996 if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters))
3997 num_counters += ARRAY_SIZE(retrans_q_cnts);
Parav Pandit58dcb602017-06-19 07:19:37 +03003998
3999 if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters))
4000 num_counters += ARRAY_SIZE(extended_err_cnts);
4001
Parav Pandite1f24a72017-04-16 07:29:29 +03004002 cnts->num_q_counters = num_counters;
Kamal Heib7c16f472017-01-18 15:25:09 +02004003
Parav Pandite1f24a72017-04-16 07:29:29 +03004004 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
4005 cnts->num_cong_counters = ARRAY_SIZE(cong_cnts);
4006 num_counters += ARRAY_SIZE(cong_cnts);
4007 }
4008
4009 cnts->names = kcalloc(num_counters, sizeof(cnts->names), GFP_KERNEL);
4010 if (!cnts->names)
Kamal Heib7c16f472017-01-18 15:25:09 +02004011 return -ENOMEM;
4012
Parav Pandite1f24a72017-04-16 07:29:29 +03004013 cnts->offsets = kcalloc(num_counters,
4014 sizeof(cnts->offsets), GFP_KERNEL);
4015 if (!cnts->offsets)
Kamal Heib7c16f472017-01-18 15:25:09 +02004016 goto err_names;
4017
Kamal Heib7c16f472017-01-18 15:25:09 +02004018 return 0;
4019
4020err_names:
Parav Pandite1f24a72017-04-16 07:29:29 +03004021 kfree(cnts->names);
Daniel Jurgensaac44922018-01-04 17:25:40 +02004022 cnts->names = NULL;
Kamal Heib7c16f472017-01-18 15:25:09 +02004023 return -ENOMEM;
4024}
4025
Parav Pandite1f24a72017-04-16 07:29:29 +03004026static void mlx5_ib_fill_counters(struct mlx5_ib_dev *dev,
4027 const char **names,
4028 size_t *offsets)
Kamal Heib7c16f472017-01-18 15:25:09 +02004029{
4030 int i;
4031 int j = 0;
4032
4033 for (i = 0; i < ARRAY_SIZE(basic_q_cnts); i++, j++) {
4034 names[j] = basic_q_cnts[i].name;
4035 offsets[j] = basic_q_cnts[i].offset;
4036 }
4037
4038 if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt)) {
4039 for (i = 0; i < ARRAY_SIZE(out_of_seq_q_cnts); i++, j++) {
4040 names[j] = out_of_seq_q_cnts[i].name;
4041 offsets[j] = out_of_seq_q_cnts[i].offset;
4042 }
4043 }
4044
4045 if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
4046 for (i = 0; i < ARRAY_SIZE(retrans_q_cnts); i++, j++) {
4047 names[j] = retrans_q_cnts[i].name;
4048 offsets[j] = retrans_q_cnts[i].offset;
4049 }
4050 }
Parav Pandite1f24a72017-04-16 07:29:29 +03004051
Parav Pandit58dcb602017-06-19 07:19:37 +03004052 if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters)) {
4053 for (i = 0; i < ARRAY_SIZE(extended_err_cnts); i++, j++) {
4054 names[j] = extended_err_cnts[i].name;
4055 offsets[j] = extended_err_cnts[i].offset;
4056 }
4057 }
4058
Parav Pandite1f24a72017-04-16 07:29:29 +03004059 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
4060 for (i = 0; i < ARRAY_SIZE(cong_cnts); i++, j++) {
4061 names[j] = cong_cnts[i].name;
4062 offsets[j] = cong_cnts[i].offset;
4063 }
4064 }
Mark Bloch0837e862016-06-17 15:10:55 +03004065}
4066
Parav Pandite1f24a72017-04-16 07:29:29 +03004067static int mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev)
Mark Bloch0837e862016-06-17 15:10:55 +03004068{
Daniel Jurgensaac44922018-01-04 17:25:40 +02004069 int err = 0;
Mark Bloch0837e862016-06-17 15:10:55 +03004070 int i;
Mark Bloch0837e862016-06-17 15:10:55 +03004071
4072 for (i = 0; i < dev->num_ports; i++) {
Daniel Jurgensaac44922018-01-04 17:25:40 +02004073 err = __mlx5_ib_alloc_counters(dev, &dev->port[i].cnts);
4074 if (err)
4075 goto err_alloc;
Kamal Heib7c16f472017-01-18 15:25:09 +02004076
Daniel Jurgensaac44922018-01-04 17:25:40 +02004077 mlx5_ib_fill_counters(dev, dev->port[i].cnts.names,
4078 dev->port[i].cnts.offsets);
4079
4080 err = mlx5_core_alloc_q_counter(dev->mdev,
4081 &dev->port[i].cnts.set_id);
4082 if (err) {
Mark Bloch0837e862016-06-17 15:10:55 +03004083 mlx5_ib_warn(dev,
4084 "couldn't allocate queue counter for port %d, err %d\n",
Daniel Jurgensaac44922018-01-04 17:25:40 +02004085 i + 1, err);
4086 goto err_alloc;
Mark Bloch0837e862016-06-17 15:10:55 +03004087 }
Daniel Jurgensaac44922018-01-04 17:25:40 +02004088 dev->port[i].cnts.set_id_valid = true;
Mark Bloch0837e862016-06-17 15:10:55 +03004089 }
4090
4091 return 0;
4092
Daniel Jurgensaac44922018-01-04 17:25:40 +02004093err_alloc:
4094 mlx5_ib_dealloc_counters(dev);
4095 return err;
Mark Bloch0837e862016-06-17 15:10:55 +03004096}
4097
Mark Bloch0ad17a82016-06-17 15:10:56 +03004098static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
4099 u8 port_num)
4100{
Kamal Heib7c16f472017-01-18 15:25:09 +02004101 struct mlx5_ib_dev *dev = to_mdev(ibdev);
4102 struct mlx5_ib_port *port = &dev->port[port_num - 1];
Mark Bloch0ad17a82016-06-17 15:10:56 +03004103
4104 /* We support only per port stats */
4105 if (port_num == 0)
4106 return NULL;
4107
Parav Pandite1f24a72017-04-16 07:29:29 +03004108 return rdma_alloc_hw_stats_struct(port->cnts.names,
4109 port->cnts.num_q_counters +
4110 port->cnts.num_cong_counters,
Mark Bloch0ad17a82016-06-17 15:10:56 +03004111 RDMA_HW_STATS_DEFAULT_LIFESPAN);
4112}
4113
Daniel Jurgensaac44922018-01-04 17:25:40 +02004114static int mlx5_ib_query_q_counters(struct mlx5_core_dev *mdev,
Parav Pandite1f24a72017-04-16 07:29:29 +03004115 struct mlx5_ib_port *port,
4116 struct rdma_hw_stats *stats)
4117{
4118 int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
4119 void *out;
4120 __be32 val;
4121 int ret, i;
4122
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03004123 out = kvzalloc(outlen, GFP_KERNEL);
Parav Pandite1f24a72017-04-16 07:29:29 +03004124 if (!out)
4125 return -ENOMEM;
4126
Daniel Jurgensaac44922018-01-04 17:25:40 +02004127 ret = mlx5_core_query_q_counter(mdev,
Parav Pandite1f24a72017-04-16 07:29:29 +03004128 port->cnts.set_id, 0,
4129 out, outlen);
4130 if (ret)
4131 goto free;
4132
4133 for (i = 0; i < port->cnts.num_q_counters; i++) {
4134 val = *(__be32 *)(out + port->cnts.offsets[i]);
4135 stats->value[i] = (u64)be32_to_cpu(val);
4136 }
4137
4138free:
4139 kvfree(out);
4140 return ret;
4141}
4142
Mark Bloch0ad17a82016-06-17 15:10:56 +03004143static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
4144 struct rdma_hw_stats *stats,
Kamal Heib7c16f472017-01-18 15:25:09 +02004145 u8 port_num, int index)
Mark Bloch0ad17a82016-06-17 15:10:56 +03004146{
4147 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Kamal Heib7c16f472017-01-18 15:25:09 +02004148 struct mlx5_ib_port *port = &dev->port[port_num - 1];
Daniel Jurgensaac44922018-01-04 17:25:40 +02004149 struct mlx5_core_dev *mdev;
Parav Pandite1f24a72017-04-16 07:29:29 +03004150 int ret, num_counters;
Daniel Jurgensaac44922018-01-04 17:25:40 +02004151 u8 mdev_port_num;
Mark Bloch0ad17a82016-06-17 15:10:56 +03004152
Kamal Heib7c16f472017-01-18 15:25:09 +02004153 if (!stats)
Parav Pandite1f24a72017-04-16 07:29:29 +03004154 return -EINVAL;
Mark Bloch0ad17a82016-06-17 15:10:56 +03004155
Daniel Jurgensaac44922018-01-04 17:25:40 +02004156 num_counters = port->cnts.num_q_counters + port->cnts.num_cong_counters;
4157
4158 /* q_counters are per IB device, query the master mdev */
4159 ret = mlx5_ib_query_q_counters(dev->mdev, port, stats);
Mark Bloch0ad17a82016-06-17 15:10:56 +03004160 if (ret)
Parav Pandite1f24a72017-04-16 07:29:29 +03004161 return ret;
Mark Bloch0ad17a82016-06-17 15:10:56 +03004162
Parav Pandite1f24a72017-04-16 07:29:29 +03004163 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
Daniel Jurgensaac44922018-01-04 17:25:40 +02004164 mdev = mlx5_ib_get_native_port_mdev(dev, port_num,
4165 &mdev_port_num);
4166 if (!mdev) {
4167 /* If port is not affiliated yet, its in down state
4168 * which doesn't have any counters yet, so it would be
4169 * zero. So no need to read from the HCA.
4170 */
4171 goto done;
4172 }
Majd Dibbiny71a0ff62017-12-21 17:38:26 +02004173 ret = mlx5_lag_query_cong_counters(dev->mdev,
4174 stats->value +
4175 port->cnts.num_q_counters,
4176 port->cnts.num_cong_counters,
4177 port->cnts.offsets +
4178 port->cnts.num_q_counters);
Daniel Jurgensaac44922018-01-04 17:25:40 +02004179
4180 mlx5_ib_put_native_port_mdev(dev, port_num);
Parav Pandite1f24a72017-04-16 07:29:29 +03004181 if (ret)
4182 return ret;
Mark Bloch0ad17a82016-06-17 15:10:56 +03004183 }
Kamal Heib7c16f472017-01-18 15:25:09 +02004184
Daniel Jurgensaac44922018-01-04 17:25:40 +02004185done:
Parav Pandite1f24a72017-04-16 07:29:29 +03004186 return num_counters;
Mark Bloch0ad17a82016-06-17 15:10:56 +03004187}
4188
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07004189static void mlx5_ib_free_rdma_netdev(struct net_device *netdev)
4190{
4191 return mlx5_rdma_netdev_free(netdev);
4192}
4193
Erez Shitrit693dfd52017-04-27 17:01:34 +03004194static struct net_device*
4195mlx5_ib_alloc_rdma_netdev(struct ib_device *hca,
4196 u8 port_num,
4197 enum rdma_netdev_t type,
4198 const char *name,
4199 unsigned char name_assign_type,
4200 void (*setup)(struct net_device *))
4201{
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07004202 struct net_device *netdev;
4203 struct rdma_netdev *rn;
4204
Erez Shitrit693dfd52017-04-27 17:01:34 +03004205 if (type != RDMA_NETDEV_IPOIB)
4206 return ERR_PTR(-EOPNOTSUPP);
4207
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07004208 netdev = mlx5_rdma_netdev_alloc(to_mdev(hca)->mdev, hca,
4209 name, setup);
4210 if (likely(!IS_ERR_OR_NULL(netdev))) {
4211 rn = netdev_priv(netdev);
4212 rn->free_rdma_netdev = mlx5_ib_free_rdma_netdev;
4213 }
4214 return netdev;
Erez Shitrit693dfd52017-04-27 17:01:34 +03004215}
4216
Maor Gottliebfe248c32017-05-30 10:29:14 +03004217static void delay_drop_debugfs_cleanup(struct mlx5_ib_dev *dev)
4218{
4219 if (!dev->delay_drop.dbg)
4220 return;
4221 debugfs_remove_recursive(dev->delay_drop.dbg->dir_debugfs);
4222 kfree(dev->delay_drop.dbg);
4223 dev->delay_drop.dbg = NULL;
4224}
4225
Maor Gottlieb03404e82017-05-30 10:29:13 +03004226static void cancel_delay_drop(struct mlx5_ib_dev *dev)
4227{
4228 if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
4229 return;
4230
4231 cancel_work_sync(&dev->delay_drop.delay_drop_work);
Maor Gottliebfe248c32017-05-30 10:29:14 +03004232 delay_drop_debugfs_cleanup(dev);
4233}
4234
4235static ssize_t delay_drop_timeout_read(struct file *filp, char __user *buf,
4236 size_t count, loff_t *pos)
4237{
4238 struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
4239 char lbuf[20];
4240 int len;
4241
4242 len = snprintf(lbuf, sizeof(lbuf), "%u\n", delay_drop->timeout);
4243 return simple_read_from_buffer(buf, count, pos, lbuf, len);
4244}
4245
4246static ssize_t delay_drop_timeout_write(struct file *filp, const char __user *buf,
4247 size_t count, loff_t *pos)
4248{
4249 struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
4250 u32 timeout;
4251 u32 var;
4252
4253 if (kstrtouint_from_user(buf, count, 0, &var))
4254 return -EFAULT;
4255
4256 timeout = min_t(u32, roundup(var, 100), MLX5_MAX_DELAY_DROP_TIMEOUT_MS *
4257 1000);
4258 if (timeout != var)
4259 mlx5_ib_dbg(delay_drop->dev, "Round delay drop timeout to %u usec\n",
4260 timeout);
4261
4262 delay_drop->timeout = timeout;
4263
4264 return count;
4265}
4266
4267static const struct file_operations fops_delay_drop_timeout = {
4268 .owner = THIS_MODULE,
4269 .open = simple_open,
4270 .write = delay_drop_timeout_write,
4271 .read = delay_drop_timeout_read,
4272};
4273
4274static int delay_drop_debugfs_init(struct mlx5_ib_dev *dev)
4275{
4276 struct mlx5_ib_dbg_delay_drop *dbg;
4277
4278 if (!mlx5_debugfs_root)
4279 return 0;
4280
4281 dbg = kzalloc(sizeof(*dbg), GFP_KERNEL);
4282 if (!dbg)
4283 return -ENOMEM;
4284
Sudip Mukherjeecbafad82017-09-18 12:28:48 +01004285 dev->delay_drop.dbg = dbg;
4286
Maor Gottliebfe248c32017-05-30 10:29:14 +03004287 dbg->dir_debugfs =
4288 debugfs_create_dir("delay_drop",
4289 dev->mdev->priv.dbg_root);
4290 if (!dbg->dir_debugfs)
Sudip Mukherjeecbafad82017-09-18 12:28:48 +01004291 goto out_debugfs;
Maor Gottliebfe248c32017-05-30 10:29:14 +03004292
4293 dbg->events_cnt_debugfs =
4294 debugfs_create_atomic_t("num_timeout_events", 0400,
4295 dbg->dir_debugfs,
4296 &dev->delay_drop.events_cnt);
4297 if (!dbg->events_cnt_debugfs)
4298 goto out_debugfs;
4299
4300 dbg->rqs_cnt_debugfs =
4301 debugfs_create_atomic_t("num_rqs", 0400,
4302 dbg->dir_debugfs,
4303 &dev->delay_drop.rqs_cnt);
4304 if (!dbg->rqs_cnt_debugfs)
4305 goto out_debugfs;
4306
4307 dbg->timeout_debugfs =
4308 debugfs_create_file("timeout", 0600,
4309 dbg->dir_debugfs,
4310 &dev->delay_drop,
4311 &fops_delay_drop_timeout);
4312 if (!dbg->timeout_debugfs)
4313 goto out_debugfs;
4314
4315 return 0;
4316
4317out_debugfs:
4318 delay_drop_debugfs_cleanup(dev);
4319 return -ENOMEM;
Maor Gottlieb03404e82017-05-30 10:29:13 +03004320}
4321
4322static void init_delay_drop(struct mlx5_ib_dev *dev)
4323{
4324 if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
4325 return;
4326
4327 mutex_init(&dev->delay_drop.lock);
4328 dev->delay_drop.dev = dev;
4329 dev->delay_drop.activate = false;
4330 dev->delay_drop.timeout = MLX5_MAX_DELAY_DROP_TIMEOUT_MS * 1000;
4331 INIT_WORK(&dev->delay_drop.delay_drop_work, delay_drop_handler);
Maor Gottliebfe248c32017-05-30 10:29:14 +03004332 atomic_set(&dev->delay_drop.rqs_cnt, 0);
4333 atomic_set(&dev->delay_drop.events_cnt, 0);
4334
4335 if (delay_drop_debugfs_init(dev))
4336 mlx5_ib_warn(dev, "Failed to init delay drop debugfs\n");
Maor Gottlieb03404e82017-05-30 10:29:13 +03004337}
4338
Leon Romanovsky84305d712017-08-17 15:50:53 +03004339static const struct cpumask *
4340mlx5_ib_get_vector_affinity(struct ib_device *ibdev, int comp_vector)
Sagi Grimberg40b24402017-07-13 11:09:42 +03004341{
4342 struct mlx5_ib_dev *dev = to_mdev(ibdev);
4343
4344 return mlx5_get_vector_affinity(dev->mdev, comp_vector);
4345}
4346
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004347/* The mlx5_ib_multiport_mutex should be held when calling this function */
4348static void mlx5_ib_unbind_slave_port(struct mlx5_ib_dev *ibdev,
4349 struct mlx5_ib_multiport_info *mpi)
4350{
4351 u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
4352 struct mlx5_ib_port *port = &ibdev->port[port_num];
4353 int comps;
4354 int err;
4355 int i;
4356
Parav Pandita9e546e2018-01-04 17:25:39 +02004357 mlx5_ib_cleanup_cong_debugfs(ibdev, port_num);
4358
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004359 spin_lock(&port->mp.mpi_lock);
4360 if (!mpi->ibdev) {
4361 spin_unlock(&port->mp.mpi_lock);
4362 return;
4363 }
4364 mpi->ibdev = NULL;
4365
4366 spin_unlock(&port->mp.mpi_lock);
4367 mlx5_remove_netdev_notifier(ibdev, port_num);
4368 spin_lock(&port->mp.mpi_lock);
4369
4370 comps = mpi->mdev_refcnt;
4371 if (comps) {
4372 mpi->unaffiliate = true;
4373 init_completion(&mpi->unref_comp);
4374 spin_unlock(&port->mp.mpi_lock);
4375
4376 for (i = 0; i < comps; i++)
4377 wait_for_completion(&mpi->unref_comp);
4378
4379 spin_lock(&port->mp.mpi_lock);
4380 mpi->unaffiliate = false;
4381 }
4382
4383 port->mp.mpi = NULL;
4384
4385 list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
4386
4387 spin_unlock(&port->mp.mpi_lock);
4388
4389 err = mlx5_nic_vport_unaffiliate_multiport(mpi->mdev);
4390
4391 mlx5_ib_dbg(ibdev, "unaffiliated port %d\n", port_num + 1);
4392 /* Log an error, still needed to cleanup the pointers and add
4393 * it back to the list.
4394 */
4395 if (err)
4396 mlx5_ib_err(ibdev, "Failed to unaffiliate port %u\n",
4397 port_num + 1);
4398
4399 ibdev->roce[port_num].last_port_state = IB_PORT_DOWN;
4400}
4401
4402/* The mlx5_ib_multiport_mutex should be held when calling this function */
4403static bool mlx5_ib_bind_slave_port(struct mlx5_ib_dev *ibdev,
4404 struct mlx5_ib_multiport_info *mpi)
4405{
4406 u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
4407 int err;
4408
4409 spin_lock(&ibdev->port[port_num].mp.mpi_lock);
4410 if (ibdev->port[port_num].mp.mpi) {
4411 mlx5_ib_warn(ibdev, "port %d already affiliated.\n",
4412 port_num + 1);
4413 spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
4414 return false;
4415 }
4416
4417 ibdev->port[port_num].mp.mpi = mpi;
4418 mpi->ibdev = ibdev;
4419 spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
4420
4421 err = mlx5_nic_vport_affiliate_multiport(ibdev->mdev, mpi->mdev);
4422 if (err)
4423 goto unbind;
4424
4425 err = get_port_caps(ibdev, mlx5_core_native_port_num(mpi->mdev));
4426 if (err)
4427 goto unbind;
4428
4429 err = mlx5_add_netdev_notifier(ibdev, port_num);
4430 if (err) {
4431 mlx5_ib_err(ibdev, "failed adding netdev notifier for port %u\n",
4432 port_num + 1);
4433 goto unbind;
4434 }
4435
Parav Pandita9e546e2018-01-04 17:25:39 +02004436 err = mlx5_ib_init_cong_debugfs(ibdev, port_num);
4437 if (err)
4438 goto unbind;
4439
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004440 return true;
4441
4442unbind:
4443 mlx5_ib_unbind_slave_port(ibdev, mpi);
4444 return false;
4445}
4446
4447static int mlx5_ib_init_multiport_master(struct mlx5_ib_dev *dev)
4448{
4449 int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
4450 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
4451 port_num + 1);
4452 struct mlx5_ib_multiport_info *mpi;
4453 int err;
4454 int i;
4455
4456 if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
4457 return 0;
4458
4459 err = mlx5_query_nic_vport_system_image_guid(dev->mdev,
4460 &dev->sys_image_guid);
4461 if (err)
4462 return err;
4463
4464 err = mlx5_nic_vport_enable_roce(dev->mdev);
4465 if (err)
4466 return err;
4467
4468 mutex_lock(&mlx5_ib_multiport_mutex);
4469 for (i = 0; i < dev->num_ports; i++) {
4470 bool bound = false;
4471
4472 /* build a stub multiport info struct for the native port. */
4473 if (i == port_num) {
4474 mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
4475 if (!mpi) {
4476 mutex_unlock(&mlx5_ib_multiport_mutex);
4477 mlx5_nic_vport_disable_roce(dev->mdev);
4478 return -ENOMEM;
4479 }
4480
4481 mpi->is_master = true;
4482 mpi->mdev = dev->mdev;
4483 mpi->sys_image_guid = dev->sys_image_guid;
4484 dev->port[i].mp.mpi = mpi;
4485 mpi->ibdev = dev;
4486 mpi = NULL;
4487 continue;
4488 }
4489
4490 list_for_each_entry(mpi, &mlx5_ib_unaffiliated_port_list,
4491 list) {
4492 if (dev->sys_image_guid == mpi->sys_image_guid &&
4493 (mlx5_core_native_port_num(mpi->mdev) - 1) == i) {
4494 bound = mlx5_ib_bind_slave_port(dev, mpi);
4495 }
4496
4497 if (bound) {
4498 dev_dbg(&mpi->mdev->pdev->dev, "removing port from unaffiliated list.\n");
4499 mlx5_ib_dbg(dev, "port %d bound\n", i + 1);
4500 list_del(&mpi->list);
4501 break;
4502 }
4503 }
4504 if (!bound) {
4505 get_port_caps(dev, i + 1);
4506 mlx5_ib_dbg(dev, "no free port found for port %d\n",
4507 i + 1);
4508 }
4509 }
4510
4511 list_add_tail(&dev->ib_dev_list, &mlx5_ib_dev_list);
4512 mutex_unlock(&mlx5_ib_multiport_mutex);
4513 return err;
4514}
4515
4516static void mlx5_ib_cleanup_multiport_master(struct mlx5_ib_dev *dev)
4517{
4518 int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
4519 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
4520 port_num + 1);
4521 int i;
4522
4523 if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
4524 return;
4525
4526 mutex_lock(&mlx5_ib_multiport_mutex);
4527 for (i = 0; i < dev->num_ports; i++) {
4528 if (dev->port[i].mp.mpi) {
4529 /* Destroy the native port stub */
4530 if (i == port_num) {
4531 kfree(dev->port[i].mp.mpi);
4532 dev->port[i].mp.mpi = NULL;
4533 } else {
4534 mlx5_ib_dbg(dev, "unbinding port_num: %d\n", i + 1);
4535 mlx5_ib_unbind_slave_port(dev, dev->port[i].mp.mpi);
4536 }
4537 }
4538 }
4539
4540 mlx5_ib_dbg(dev, "removing from devlist\n");
4541 list_del(&dev->ib_dev_list);
4542 mutex_unlock(&mlx5_ib_multiport_mutex);
4543
4544 mlx5_nic_vport_disable_roce(dev->mdev);
4545}
4546
Mark Blochb5ca15a2018-01-23 11:16:30 +00004547void mlx5_ib_stage_init_cleanup(struct mlx5_ib_dev *dev)
Eli Cohene126ba92013-07-07 17:25:49 +03004548{
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004549 mlx5_ib_cleanup_multiport_master(dev);
Mark Bloch3cc297d2018-01-01 13:07:03 +02004550#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
4551 cleanup_srcu_struct(&dev->mr_srcu);
4552#endif
Mark Bloch16c19752018-01-01 13:06:58 +02004553 kfree(dev->port);
4554}
4555
Mark Blochb5ca15a2018-01-23 11:16:30 +00004556int mlx5_ib_stage_init_init(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02004557{
4558 struct mlx5_core_dev *mdev = dev->mdev;
Aviv Heller4babcf92016-09-18 20:48:03 +03004559 const char *name;
Eli Cohene126ba92013-07-07 17:25:49 +03004560 int err;
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004561 int i;
Eli Cohene126ba92013-07-07 17:25:49 +03004562
Daniel Jurgens508562d2018-01-04 17:25:34 +02004563 dev->port = kcalloc(dev->num_ports, sizeof(*dev->port),
Mark Bloch0837e862016-06-17 15:10:55 +03004564 GFP_KERNEL);
4565 if (!dev->port)
Mark Bloch16c19752018-01-01 13:06:58 +02004566 return -ENOMEM;
Mark Bloch0837e862016-06-17 15:10:55 +03004567
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004568 for (i = 0; i < dev->num_ports; i++) {
4569 spin_lock_init(&dev->port[i].mp.mpi_lock);
4570 rwlock_init(&dev->roce[i].netdev_lock);
4571 }
4572
4573 err = mlx5_ib_init_multiport_master(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03004574 if (err)
Mark Bloch0837e862016-06-17 15:10:55 +03004575 goto err_free_port;
Eli Cohene126ba92013-07-07 17:25:49 +03004576
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004577 if (!mlx5_core_mp_enabled(mdev)) {
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004578 for (i = 1; i <= dev->num_ports; i++) {
4579 err = get_port_caps(dev, i);
4580 if (err)
4581 break;
4582 }
4583 } else {
4584 err = get_port_caps(dev, mlx5_core_native_port_num(mdev));
4585 }
4586 if (err)
4587 goto err_mp;
4588
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03004589 if (mlx5_use_mad_ifc(dev))
4590 get_ext_port_caps(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03004591
Aviv Heller4babcf92016-09-18 20:48:03 +03004592 if (!mlx5_lag_is_active(mdev))
4593 name = "mlx5_%d";
4594 else
4595 name = "mlx5_bond_%d";
4596
4597 strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +03004598 dev->ib_dev.owner = THIS_MODULE;
4599 dev->ib_dev.node_type = RDMA_NODE_IB_CA;
Sagi Grimbergc6790aa2015-09-24 10:34:23 +03004600 dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
Daniel Jurgens508562d2018-01-04 17:25:34 +02004601 dev->ib_dev.phys_port_cnt = dev->num_ports;
Saeed Mahameed233d05d2015-04-02 17:07:32 +03004602 dev->ib_dev.num_comp_vectors =
4603 dev->mdev->priv.eq_table.num_comp_vectors;
Bart Van Assche9b0c2892017-01-20 13:04:21 -08004604 dev->ib_dev.dev.parent = &mdev->pdev->dev;
Eli Cohene126ba92013-07-07 17:25:49 +03004605
Mark Bloch3cc297d2018-01-01 13:07:03 +02004606 mutex_init(&dev->cap_mask_mutex);
4607 INIT_LIST_HEAD(&dev->qp_list);
4608 spin_lock_init(&dev->reset_flow_resource_lock);
4609
4610#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
4611 err = init_srcu_struct(&dev->mr_srcu);
4612 if (err)
4613 goto err_free_port;
4614#endif
4615
Mark Bloch16c19752018-01-01 13:06:58 +02004616 return 0;
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004617err_mp:
4618 mlx5_ib_cleanup_multiport_master(dev);
Mark Bloch16c19752018-01-01 13:06:58 +02004619
4620err_free_port:
4621 kfree(dev->port);
4622
4623 return -ENOMEM;
4624}
4625
Mark Bloch9a4ca382018-01-16 14:42:35 +00004626static int mlx5_ib_stage_flow_db_init(struct mlx5_ib_dev *dev)
4627{
4628 dev->flow_db = kzalloc(sizeof(*dev->flow_db), GFP_KERNEL);
4629
4630 if (!dev->flow_db)
4631 return -ENOMEM;
4632
4633 mutex_init(&dev->flow_db->lock);
4634
4635 return 0;
4636}
4637
Mark Blochb5ca15a2018-01-23 11:16:30 +00004638int mlx5_ib_stage_rep_flow_db_init(struct mlx5_ib_dev *dev)
4639{
4640 struct mlx5_ib_dev *nic_dev;
4641
4642 nic_dev = mlx5_ib_get_uplink_ibdev(dev->mdev->priv.eswitch);
4643
4644 if (!nic_dev)
4645 return -EINVAL;
4646
4647 dev->flow_db = nic_dev->flow_db;
4648
4649 return 0;
4650}
4651
Mark Bloch9a4ca382018-01-16 14:42:35 +00004652static void mlx5_ib_stage_flow_db_cleanup(struct mlx5_ib_dev *dev)
4653{
4654 kfree(dev->flow_db);
4655}
4656
Mark Blochb5ca15a2018-01-23 11:16:30 +00004657int mlx5_ib_stage_caps_init(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02004658{
4659 struct mlx5_core_dev *mdev = dev->mdev;
Mark Bloch16c19752018-01-01 13:06:58 +02004660 int err;
4661
Eli Cohene126ba92013-07-07 17:25:49 +03004662 dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
4663 dev->ib_dev.uverbs_cmd_mask =
4664 (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
4665 (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
4666 (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
4667 (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
4668 (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
Moni Shoua41c450f2016-11-23 08:23:26 +02004669 (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
4670 (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
Eli Cohene126ba92013-07-07 17:25:49 +03004671 (1ull << IB_USER_VERBS_CMD_REG_MR) |
Noa Osherovich56e11d62016-02-29 16:46:51 +02004672 (1ull << IB_USER_VERBS_CMD_REREG_MR) |
Eli Cohene126ba92013-07-07 17:25:49 +03004673 (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
4674 (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
4675 (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
4676 (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
4677 (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
4678 (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
4679 (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
4680 (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
4681 (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
4682 (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
4683 (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
4684 (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
4685 (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
4686 (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
4687 (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
4688 (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
4689 (1ull << IB_USER_VERBS_CMD_OPEN_QP);
Haggai Eran1707cb42015-02-08 13:28:52 +02004690 dev->ib_dev.uverbs_ex_cmd_mask =
Matan Barakd4584dd2016-01-28 17:51:46 +02004691 (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
4692 (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
Bodong Wang7d29f342016-12-01 13:43:16 +02004693 (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP) |
Yonatan Cohenb0e9df62017-11-13 10:51:15 +02004694 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP) |
4695 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_CQ);
Eli Cohene126ba92013-07-07 17:25:49 +03004696
4697 dev->ib_dev.query_device = mlx5_ib_query_device;
Achiad Shochatebd61f62015-12-23 18:47:16 +02004698 dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
Eli Cohene126ba92013-07-07 17:25:49 +03004699 dev->ib_dev.query_gid = mlx5_ib_query_gid;
Achiad Shochat3cca2602015-12-23 18:47:23 +02004700 dev->ib_dev.add_gid = mlx5_ib_add_gid;
4701 dev->ib_dev.del_gid = mlx5_ib_del_gid;
Eli Cohene126ba92013-07-07 17:25:49 +03004702 dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
4703 dev->ib_dev.modify_device = mlx5_ib_modify_device;
4704 dev->ib_dev.modify_port = mlx5_ib_modify_port;
4705 dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
4706 dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
4707 dev->ib_dev.mmap = mlx5_ib_mmap;
4708 dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
4709 dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
4710 dev->ib_dev.create_ah = mlx5_ib_create_ah;
4711 dev->ib_dev.query_ah = mlx5_ib_query_ah;
4712 dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
4713 dev->ib_dev.create_srq = mlx5_ib_create_srq;
4714 dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
4715 dev->ib_dev.query_srq = mlx5_ib_query_srq;
4716 dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
4717 dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
4718 dev->ib_dev.create_qp = mlx5_ib_create_qp;
4719 dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
4720 dev->ib_dev.query_qp = mlx5_ib_query_qp;
4721 dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
4722 dev->ib_dev.post_send = mlx5_ib_post_send;
4723 dev->ib_dev.post_recv = mlx5_ib_post_recv;
4724 dev->ib_dev.create_cq = mlx5_ib_create_cq;
4725 dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
4726 dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
4727 dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
4728 dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
4729 dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
4730 dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
4731 dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
Noa Osherovich56e11d62016-02-29 16:46:51 +02004732 dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
Eli Cohene126ba92013-07-07 17:25:49 +03004733 dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
4734 dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
4735 dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
4736 dev->ib_dev.process_mad = mlx5_ib_process_mad;
Sagi Grimberg9bee1782015-07-30 10:32:35 +03004737 dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03004738 dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02004739 dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
Ira Weinyc7342822016-06-15 02:22:01 -04004740 dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
Sagi Grimberg40b24402017-07-13 11:09:42 +03004741 dev->ib_dev.get_vector_affinity = mlx5_ib_get_vector_affinity;
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07004742 if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads))
Alex Vesker022d0382017-06-14 09:59:06 +03004743 dev->ib_dev.alloc_rdma_netdev = mlx5_ib_alloc_rdma_netdev;
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07004744
Eli Coheneff901d2016-03-11 22:58:42 +02004745 if (mlx5_core_is_pf(mdev)) {
4746 dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
4747 dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
4748 dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
4749 dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
4750 }
Eli Cohene126ba92013-07-07 17:25:49 +03004751
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03004752 dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
4753
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03004754 dev->umr_fence = mlx5_get_umr_fence(MLX5_CAP_GEN(mdev, umr_fence));
4755
Matan Barakd2370e02016-02-29 18:05:30 +02004756 if (MLX5_CAP_GEN(mdev, imaicl)) {
4757 dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
4758 dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
4759 dev->ib_dev.uverbs_cmd_mask |=
4760 (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
4761 (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
4762 }
4763
Saeed Mahameed938fe832015-05-28 22:28:41 +03004764 if (MLX5_CAP_GEN(mdev, xrc)) {
Eli Cohene126ba92013-07-07 17:25:49 +03004765 dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
4766 dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
4767 dev->ib_dev.uverbs_cmd_mask |=
4768 (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
4769 (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
4770 }
4771
Yishai Hadas81e30882017-06-08 16:15:09 +03004772 dev->ib_dev.create_flow = mlx5_ib_create_flow;
4773 dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
4774 dev->ib_dev.uverbs_ex_cmd_mask |=
4775 (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
4776 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW);
Matan Barak0ede73b2018-03-19 15:02:34 +02004777 dev->ib_dev.driver_id = RDMA_DRIVER_MLX5;
Yishai Hadas81e30882017-06-08 16:15:09 +03004778
Eli Cohene126ba92013-07-07 17:25:49 +03004779 err = init_node_data(dev);
4780 if (err)
Mark Bloch16c19752018-01-01 13:06:58 +02004781 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03004782
Mark Blochc8b89922018-01-01 13:07:02 +02004783 if ((MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_ETH) &&
Jason Gunthorpee7996a92018-01-29 13:26:40 -07004784 (MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) ||
4785 MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
Mark Blochc8b89922018-01-01 13:07:02 +02004786 mutex_init(&dev->lb_mutex);
4787
Mark Bloch16c19752018-01-01 13:06:58 +02004788 return 0;
4789}
4790
Mark Bloch8e6efa32017-11-06 12:22:13 +00004791static int mlx5_ib_stage_non_default_cb(struct mlx5_ib_dev *dev)
4792{
4793 dev->ib_dev.get_port_immutable = mlx5_port_immutable;
4794 dev->ib_dev.query_port = mlx5_ib_query_port;
4795
4796 return 0;
4797}
4798
Mark Blochb5ca15a2018-01-23 11:16:30 +00004799int mlx5_ib_stage_rep_non_default_cb(struct mlx5_ib_dev *dev)
Mark Bloch8e6efa32017-11-06 12:22:13 +00004800{
4801 dev->ib_dev.get_port_immutable = mlx5_port_rep_immutable;
4802 dev->ib_dev.query_port = mlx5_ib_rep_query_port;
4803
4804 return 0;
4805}
4806
4807static int mlx5_ib_stage_common_roce_init(struct mlx5_ib_dev *dev,
4808 u8 port_num)
4809{
4810 int i;
4811
4812 for (i = 0; i < dev->num_ports; i++) {
4813 dev->roce[i].dev = dev;
4814 dev->roce[i].native_port_num = i + 1;
4815 dev->roce[i].last_port_state = IB_PORT_DOWN;
4816 }
4817
4818 dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
4819 dev->ib_dev.create_wq = mlx5_ib_create_wq;
4820 dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
4821 dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
4822 dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
4823 dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
4824
4825 dev->ib_dev.uverbs_ex_cmd_mask |=
4826 (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
4827 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
4828 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
4829 (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
4830 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
4831
4832 return mlx5_add_netdev_notifier(dev, port_num);
4833}
4834
4835static void mlx5_ib_stage_common_roce_cleanup(struct mlx5_ib_dev *dev)
4836{
4837 u8 port_num = mlx5_core_native_port_num(dev->mdev) - 1;
4838
4839 mlx5_remove_netdev_notifier(dev, port_num);
4840}
4841
4842int mlx5_ib_stage_rep_roce_init(struct mlx5_ib_dev *dev)
4843{
4844 struct mlx5_core_dev *mdev = dev->mdev;
4845 enum rdma_link_layer ll;
4846 int port_type_cap;
4847 int err = 0;
4848 u8 port_num;
4849
4850 port_num = mlx5_core_native_port_num(dev->mdev) - 1;
4851 port_type_cap = MLX5_CAP_GEN(mdev, port_type);
4852 ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
4853
4854 if (ll == IB_LINK_LAYER_ETHERNET)
4855 err = mlx5_ib_stage_common_roce_init(dev, port_num);
4856
4857 return err;
4858}
4859
4860void mlx5_ib_stage_rep_roce_cleanup(struct mlx5_ib_dev *dev)
4861{
4862 mlx5_ib_stage_common_roce_cleanup(dev);
4863}
4864
Mark Bloch16c19752018-01-01 13:06:58 +02004865static int mlx5_ib_stage_roce_init(struct mlx5_ib_dev *dev)
4866{
4867 struct mlx5_core_dev *mdev = dev->mdev;
4868 enum rdma_link_layer ll;
4869 int port_type_cap;
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004870 u8 port_num;
Mark Bloch16c19752018-01-01 13:06:58 +02004871 int err;
4872
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004873 port_num = mlx5_core_native_port_num(dev->mdev) - 1;
Mark Bloch16c19752018-01-01 13:06:58 +02004874 port_type_cap = MLX5_CAP_GEN(mdev, port_type);
4875 ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
4876
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004877 if (ll == IB_LINK_LAYER_ETHERNET) {
Mark Bloch8e6efa32017-11-06 12:22:13 +00004878 err = mlx5_ib_stage_common_roce_init(dev, port_num);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004879 if (err)
Mark Bloch16c19752018-01-01 13:06:58 +02004880 return err;
Mark Bloch8e6efa32017-11-06 12:22:13 +00004881
4882 err = mlx5_enable_eth(dev, port_num);
4883 if (err)
4884 goto cleanup;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004885 }
4886
Mark Bloch16c19752018-01-01 13:06:58 +02004887 return 0;
Mark Bloch8e6efa32017-11-06 12:22:13 +00004888cleanup:
4889 mlx5_ib_stage_common_roce_cleanup(dev);
4890
4891 return err;
Mark Bloch16c19752018-01-01 13:06:58 +02004892}
Eli Cohene126ba92013-07-07 17:25:49 +03004893
Mark Bloch16c19752018-01-01 13:06:58 +02004894static void mlx5_ib_stage_roce_cleanup(struct mlx5_ib_dev *dev)
4895{
4896 struct mlx5_core_dev *mdev = dev->mdev;
4897 enum rdma_link_layer ll;
4898 int port_type_cap;
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004899 u8 port_num;
Eli Cohene126ba92013-07-07 17:25:49 +03004900
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004901 port_num = mlx5_core_native_port_num(dev->mdev) - 1;
Mark Bloch16c19752018-01-01 13:06:58 +02004902 port_type_cap = MLX5_CAP_GEN(mdev, port_type);
4903 ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
4904
4905 if (ll == IB_LINK_LAYER_ETHERNET) {
4906 mlx5_disable_eth(dev);
Mark Bloch8e6efa32017-11-06 12:22:13 +00004907 mlx5_ib_stage_common_roce_cleanup(dev);
Kamal Heib45bded22017-01-18 14:10:32 +02004908 }
Mark Bloch16c19752018-01-01 13:06:58 +02004909}
Haggai Eran6aec21f2014-12-11 17:04:23 +02004910
Mark Blochb5ca15a2018-01-23 11:16:30 +00004911int mlx5_ib_stage_dev_res_init(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02004912{
4913 return create_dev_resources(&dev->devr);
4914}
Parav Pandit4a2da0b2017-05-30 10:05:15 +03004915
Mark Blochb5ca15a2018-01-23 11:16:30 +00004916void mlx5_ib_stage_dev_res_cleanup(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02004917{
4918 destroy_dev_resources(&dev->devr);
4919}
4920
4921static int mlx5_ib_stage_odp_init(struct mlx5_ib_dev *dev)
4922{
Mark Bloch07321b32018-01-01 13:07:00 +02004923 mlx5_ib_internal_fill_odp_caps(dev);
4924
Mark Bloch16c19752018-01-01 13:06:58 +02004925 return mlx5_ib_odp_init_one(dev);
4926}
4927
Mark Blochb5ca15a2018-01-23 11:16:30 +00004928int mlx5_ib_stage_counters_init(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02004929{
Mark Bloch5e1e7612018-01-01 13:07:01 +02004930 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
4931 dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
4932 dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
4933
4934 return mlx5_ib_alloc_counters(dev);
4935 }
Mark Bloch16c19752018-01-01 13:06:58 +02004936
4937 return 0;
4938}
4939
Mark Blochb5ca15a2018-01-23 11:16:30 +00004940void mlx5_ib_stage_counters_cleanup(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02004941{
4942 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
4943 mlx5_ib_dealloc_counters(dev);
4944}
4945
4946static int mlx5_ib_stage_cong_debugfs_init(struct mlx5_ib_dev *dev)
4947{
Parav Pandita9e546e2018-01-04 17:25:39 +02004948 return mlx5_ib_init_cong_debugfs(dev,
4949 mlx5_core_native_port_num(dev->mdev) - 1);
Mark Bloch16c19752018-01-01 13:06:58 +02004950}
4951
4952static void mlx5_ib_stage_cong_debugfs_cleanup(struct mlx5_ib_dev *dev)
4953{
Parav Pandita9e546e2018-01-04 17:25:39 +02004954 mlx5_ib_cleanup_cong_debugfs(dev,
4955 mlx5_core_native_port_num(dev->mdev) - 1);
Mark Bloch16c19752018-01-01 13:06:58 +02004956}
4957
4958static int mlx5_ib_stage_uar_init(struct mlx5_ib_dev *dev)
4959{
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004960 dev->mdev->priv.uar = mlx5_get_uars_page(dev->mdev);
4961 if (!dev->mdev->priv.uar)
Mark Bloch16c19752018-01-01 13:06:58 +02004962 return -ENOMEM;
4963 return 0;
4964}
4965
4966static void mlx5_ib_stage_uar_cleanup(struct mlx5_ib_dev *dev)
4967{
4968 mlx5_put_uars_page(dev->mdev, dev->mdev->priv.uar);
4969}
4970
Mark Blochb5ca15a2018-01-23 11:16:30 +00004971int mlx5_ib_stage_bfrag_init(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02004972{
4973 int err;
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004974
4975 err = mlx5_alloc_bfreg(dev->mdev, &dev->bfreg, false, false);
4976 if (err)
Mark Bloch16c19752018-01-01 13:06:58 +02004977 return err;
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004978
4979 err = mlx5_alloc_bfreg(dev->mdev, &dev->fp_bfreg, false, true);
4980 if (err)
Mark Bloch16c19752018-01-01 13:06:58 +02004981 mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
Eli Cohen5fe9dec2017-01-03 23:55:25 +02004982
Mark Bloch16c19752018-01-01 13:06:58 +02004983 return err;
4984}
Mark Bloch0837e862016-06-17 15:10:55 +03004985
Mark Blochb5ca15a2018-01-23 11:16:30 +00004986void mlx5_ib_stage_bfrag_cleanup(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02004987{
4988 mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
4989 mlx5_free_bfreg(dev->mdev, &dev->bfreg);
4990}
Eli Cohene126ba92013-07-07 17:25:49 +03004991
Mark Blochb5ca15a2018-01-23 11:16:30 +00004992int mlx5_ib_stage_ib_reg_init(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02004993{
4994 return ib_register_device(&dev->ib_dev, NULL);
4995}
4996
Doug Ledford2d873442018-03-14 18:49:12 -04004997void mlx5_ib_stage_pre_ib_reg_umr_cleanup(struct mlx5_ib_dev *dev)
Mark Bloch42cea832018-03-14 09:14:15 +02004998{
4999 destroy_umrc_res(dev);
5000}
5001
Mark Blochb5ca15a2018-01-23 11:16:30 +00005002void mlx5_ib_stage_ib_reg_cleanup(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02005003{
5004 ib_unregister_device(&dev->ib_dev);
5005}
5006
Doug Ledford2d873442018-03-14 18:49:12 -04005007int mlx5_ib_stage_post_ib_reg_umr_init(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02005008{
5009 return create_umr_res(dev);
5010}
5011
Mark Bloch16c19752018-01-01 13:06:58 +02005012static int mlx5_ib_stage_delay_drop_init(struct mlx5_ib_dev *dev)
5013{
Maor Gottlieb03404e82017-05-30 10:29:13 +03005014 init_delay_drop(dev);
5015
Mark Bloch16c19752018-01-01 13:06:58 +02005016 return 0;
5017}
5018
5019static void mlx5_ib_stage_delay_drop_cleanup(struct mlx5_ib_dev *dev)
5020{
5021 cancel_delay_drop(dev);
5022}
5023
Mark Blochb5ca15a2018-01-23 11:16:30 +00005024int mlx5_ib_stage_class_attr_init(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02005025{
5026 int err;
5027 int i;
5028
Eli Cohene126ba92013-07-07 17:25:49 +03005029 for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
Wei Yongjun281d1a92013-07-30 07:54:26 +08005030 err = device_create_file(&dev->ib_dev.dev,
5031 mlx5_class_attributes[i]);
5032 if (err)
Mark Bloch16c19752018-01-01 13:06:58 +02005033 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03005034 }
5035
Mark Bloch16c19752018-01-01 13:06:58 +02005036 return 0;
5037}
5038
Mark Blochfc385b7a2018-01-16 14:34:48 +00005039static int mlx5_ib_stage_rep_reg_init(struct mlx5_ib_dev *dev)
5040{
5041 mlx5_ib_register_vport_reps(dev);
5042
5043 return 0;
5044}
5045
5046static void mlx5_ib_stage_rep_reg_cleanup(struct mlx5_ib_dev *dev)
5047{
5048 mlx5_ib_unregister_vport_reps(dev);
5049}
5050
Mark Blochb5ca15a2018-01-23 11:16:30 +00005051void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
5052 const struct mlx5_ib_profile *profile,
5053 int stage)
Mark Bloch16c19752018-01-01 13:06:58 +02005054{
5055 /* Number of stages to cleanup */
5056 while (stage) {
5057 stage--;
5058 if (profile->stage[stage].cleanup)
5059 profile->stage[stage].cleanup(dev);
5060 }
5061
5062 ib_dealloc_device((struct ib_device *)dev);
5063}
5064
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005065static void *mlx5_ib_add_slave_port(struct mlx5_core_dev *mdev, u8 port_num);
5066
Mark Blochb5ca15a2018-01-23 11:16:30 +00005067void *__mlx5_ib_add(struct mlx5_ib_dev *dev,
5068 const struct mlx5_ib_profile *profile)
Mark Bloch16c19752018-01-01 13:06:58 +02005069{
Mark Bloch16c19752018-01-01 13:06:58 +02005070 int err;
5071 int i;
5072
5073 printk_once(KERN_INFO "%s", mlx5_version);
5074
Mark Bloch16c19752018-01-01 13:06:58 +02005075 for (i = 0; i < MLX5_IB_STAGE_MAX; i++) {
5076 if (profile->stage[i].init) {
5077 err = profile->stage[i].init(dev);
5078 if (err)
5079 goto err_out;
5080 }
5081 }
5082
5083 dev->profile = profile;
Eli Cohene126ba92013-07-07 17:25:49 +03005084 dev->ib_active = true;
5085
Jack Morgenstein9603b612014-07-28 23:30:22 +03005086 return dev;
Eli Cohene126ba92013-07-07 17:25:49 +03005087
Mark Bloch16c19752018-01-01 13:06:58 +02005088err_out:
5089 __mlx5_ib_remove(dev, profile, i);
Eli Cohene126ba92013-07-07 17:25:49 +03005090
Jack Morgenstein9603b612014-07-28 23:30:22 +03005091 return NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03005092}
5093
Mark Bloch16c19752018-01-01 13:06:58 +02005094static const struct mlx5_ib_profile pf_profile = {
5095 STAGE_CREATE(MLX5_IB_STAGE_INIT,
5096 mlx5_ib_stage_init_init,
5097 mlx5_ib_stage_init_cleanup),
Mark Bloch9a4ca382018-01-16 14:42:35 +00005098 STAGE_CREATE(MLX5_IB_STAGE_FLOW_DB,
5099 mlx5_ib_stage_flow_db_init,
5100 mlx5_ib_stage_flow_db_cleanup),
Mark Bloch16c19752018-01-01 13:06:58 +02005101 STAGE_CREATE(MLX5_IB_STAGE_CAPS,
5102 mlx5_ib_stage_caps_init,
5103 NULL),
Mark Bloch8e6efa32017-11-06 12:22:13 +00005104 STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB,
5105 mlx5_ib_stage_non_default_cb,
5106 NULL),
Mark Bloch16c19752018-01-01 13:06:58 +02005107 STAGE_CREATE(MLX5_IB_STAGE_ROCE,
5108 mlx5_ib_stage_roce_init,
5109 mlx5_ib_stage_roce_cleanup),
5110 STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
5111 mlx5_ib_stage_dev_res_init,
5112 mlx5_ib_stage_dev_res_cleanup),
5113 STAGE_CREATE(MLX5_IB_STAGE_ODP,
5114 mlx5_ib_stage_odp_init,
Mark Bloch3cc297d2018-01-01 13:07:03 +02005115 NULL),
Mark Bloch16c19752018-01-01 13:06:58 +02005116 STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
5117 mlx5_ib_stage_counters_init,
5118 mlx5_ib_stage_counters_cleanup),
5119 STAGE_CREATE(MLX5_IB_STAGE_CONG_DEBUGFS,
5120 mlx5_ib_stage_cong_debugfs_init,
5121 mlx5_ib_stage_cong_debugfs_cleanup),
5122 STAGE_CREATE(MLX5_IB_STAGE_UAR,
5123 mlx5_ib_stage_uar_init,
5124 mlx5_ib_stage_uar_cleanup),
5125 STAGE_CREATE(MLX5_IB_STAGE_BFREG,
5126 mlx5_ib_stage_bfrag_init,
5127 mlx5_ib_stage_bfrag_cleanup),
Mark Bloch42cea832018-03-14 09:14:15 +02005128 STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR,
5129 NULL,
5130 mlx5_ib_stage_pre_ib_reg_umr_cleanup),
Mark Bloch16c19752018-01-01 13:06:58 +02005131 STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
5132 mlx5_ib_stage_ib_reg_init,
5133 mlx5_ib_stage_ib_reg_cleanup),
Mark Bloch42cea832018-03-14 09:14:15 +02005134 STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR,
5135 mlx5_ib_stage_post_ib_reg_umr_init,
5136 NULL),
Mark Bloch16c19752018-01-01 13:06:58 +02005137 STAGE_CREATE(MLX5_IB_STAGE_DELAY_DROP,
5138 mlx5_ib_stage_delay_drop_init,
5139 mlx5_ib_stage_delay_drop_cleanup),
5140 STAGE_CREATE(MLX5_IB_STAGE_CLASS_ATTR,
5141 mlx5_ib_stage_class_attr_init,
5142 NULL),
Mark Bloch16c19752018-01-01 13:06:58 +02005143};
5144
Mark Blochb5ca15a2018-01-23 11:16:30 +00005145static const struct mlx5_ib_profile nic_rep_profile = {
5146 STAGE_CREATE(MLX5_IB_STAGE_INIT,
5147 mlx5_ib_stage_init_init,
5148 mlx5_ib_stage_init_cleanup),
5149 STAGE_CREATE(MLX5_IB_STAGE_FLOW_DB,
5150 mlx5_ib_stage_flow_db_init,
5151 mlx5_ib_stage_flow_db_cleanup),
5152 STAGE_CREATE(MLX5_IB_STAGE_CAPS,
5153 mlx5_ib_stage_caps_init,
5154 NULL),
5155 STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB,
5156 mlx5_ib_stage_rep_non_default_cb,
5157 NULL),
5158 STAGE_CREATE(MLX5_IB_STAGE_ROCE,
5159 mlx5_ib_stage_rep_roce_init,
5160 mlx5_ib_stage_rep_roce_cleanup),
5161 STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
5162 mlx5_ib_stage_dev_res_init,
5163 mlx5_ib_stage_dev_res_cleanup),
5164 STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
5165 mlx5_ib_stage_counters_init,
5166 mlx5_ib_stage_counters_cleanup),
5167 STAGE_CREATE(MLX5_IB_STAGE_UAR,
5168 mlx5_ib_stage_uar_init,
5169 mlx5_ib_stage_uar_cleanup),
5170 STAGE_CREATE(MLX5_IB_STAGE_BFREG,
5171 mlx5_ib_stage_bfrag_init,
5172 mlx5_ib_stage_bfrag_cleanup),
Doug Ledford2d873442018-03-14 18:49:12 -04005173 STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR,
5174 NULL,
5175 mlx5_ib_stage_pre_ib_reg_umr_cleanup),
Mark Blochb5ca15a2018-01-23 11:16:30 +00005176 STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
5177 mlx5_ib_stage_ib_reg_init,
5178 mlx5_ib_stage_ib_reg_cleanup),
Doug Ledford2d873442018-03-14 18:49:12 -04005179 STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR,
5180 mlx5_ib_stage_post_ib_reg_umr_init,
5181 NULL),
Mark Blochb5ca15a2018-01-23 11:16:30 +00005182 STAGE_CREATE(MLX5_IB_STAGE_CLASS_ATTR,
5183 mlx5_ib_stage_class_attr_init,
5184 NULL),
5185 STAGE_CREATE(MLX5_IB_STAGE_REP_REG,
5186 mlx5_ib_stage_rep_reg_init,
5187 mlx5_ib_stage_rep_reg_cleanup),
5188};
5189
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005190static void *mlx5_ib_add_slave_port(struct mlx5_core_dev *mdev, u8 port_num)
5191{
5192 struct mlx5_ib_multiport_info *mpi;
5193 struct mlx5_ib_dev *dev;
5194 bool bound = false;
5195 int err;
5196
5197 mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
5198 if (!mpi)
5199 return NULL;
5200
5201 mpi->mdev = mdev;
5202
5203 err = mlx5_query_nic_vport_system_image_guid(mdev,
5204 &mpi->sys_image_guid);
5205 if (err) {
5206 kfree(mpi);
5207 return NULL;
5208 }
5209
5210 mutex_lock(&mlx5_ib_multiport_mutex);
5211 list_for_each_entry(dev, &mlx5_ib_dev_list, ib_dev_list) {
5212 if (dev->sys_image_guid == mpi->sys_image_guid)
5213 bound = mlx5_ib_bind_slave_port(dev, mpi);
5214
5215 if (bound) {
5216 rdma_roce_rescan_device(&dev->ib_dev);
5217 break;
5218 }
5219 }
5220
5221 if (!bound) {
5222 list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
5223 dev_dbg(&mdev->pdev->dev, "no suitable IB device found to bind to, added to unaffiliated list.\n");
5224 } else {
5225 mlx5_ib_dbg(dev, "bound port %u\n", port_num + 1);
5226 }
5227 mutex_unlock(&mlx5_ib_multiport_mutex);
5228
5229 return mpi;
5230}
5231
Mark Bloch16c19752018-01-01 13:06:58 +02005232static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
5233{
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005234 enum rdma_link_layer ll;
Mark Blochb5ca15a2018-01-23 11:16:30 +00005235 struct mlx5_ib_dev *dev;
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005236 int port_type_cap;
5237
Mark Blochb5ca15a2018-01-23 11:16:30 +00005238 printk_once(KERN_INFO "%s", mlx5_version);
5239
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005240 port_type_cap = MLX5_CAP_GEN(mdev, port_type);
5241 ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
5242
5243 if (mlx5_core_is_mp_slave(mdev) && ll == IB_LINK_LAYER_ETHERNET) {
5244 u8 port_num = mlx5_core_native_port_num(mdev) - 1;
5245
5246 return mlx5_ib_add_slave_port(mdev, port_num);
5247 }
5248
Mark Blochb5ca15a2018-01-23 11:16:30 +00005249 dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
5250 if (!dev)
5251 return NULL;
5252
5253 dev->mdev = mdev;
5254 dev->num_ports = max(MLX5_CAP_GEN(mdev, num_ports),
5255 MLX5_CAP_GEN(mdev, num_vhca_ports));
5256
5257 if (MLX5_VPORT_MANAGER(mdev) &&
5258 mlx5_ib_eswitch_mode(mdev->priv.eswitch) == SRIOV_OFFLOADS) {
5259 dev->rep = mlx5_ib_vport_rep(mdev->priv.eswitch, 0);
5260
5261 return __mlx5_ib_add(dev, &nic_rep_profile);
5262 }
5263
5264 return __mlx5_ib_add(dev, &pf_profile);
Mark Bloch16c19752018-01-01 13:06:58 +02005265}
5266
Jack Morgenstein9603b612014-07-28 23:30:22 +03005267static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
Eli Cohene126ba92013-07-07 17:25:49 +03005268{
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005269 struct mlx5_ib_multiport_info *mpi;
5270 struct mlx5_ib_dev *dev;
Haggai Eran6aec21f2014-12-11 17:04:23 +02005271
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005272 if (mlx5_core_is_mp_slave(mdev)) {
5273 mpi = context;
5274 mutex_lock(&mlx5_ib_multiport_mutex);
5275 if (mpi->ibdev)
5276 mlx5_ib_unbind_slave_port(mpi->ibdev, mpi);
5277 list_del(&mpi->list);
5278 mutex_unlock(&mlx5_ib_multiport_mutex);
5279 return;
5280 }
5281
5282 dev = context;
Mark Bloch16c19752018-01-01 13:06:58 +02005283 __mlx5_ib_remove(dev, dev->profile, MLX5_IB_STAGE_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +03005284}
5285
Jack Morgenstein9603b612014-07-28 23:30:22 +03005286static struct mlx5_interface mlx5_ib_interface = {
5287 .add = mlx5_ib_add,
5288 .remove = mlx5_ib_remove,
5289 .event = mlx5_ib_event,
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +02005290#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
5291 .pfault = mlx5_ib_pfault,
5292#endif
Saeed Mahameed64613d942015-04-02 17:07:34 +03005293 .protocol = MLX5_INTERFACE_PROTOCOL_IB,
Eli Cohene126ba92013-07-07 17:25:49 +03005294};
5295
Ilya Lesokhinc44ef992018-03-13 15:18:48 +02005296unsigned long mlx5_ib_get_xlt_emergency_page(void)
5297{
5298 mutex_lock(&xlt_emergency_page_mutex);
5299 return xlt_emergency_page;
5300}
5301
5302void mlx5_ib_put_xlt_emergency_page(void)
5303{
5304 mutex_unlock(&xlt_emergency_page_mutex);
5305}
5306
Eli Cohene126ba92013-07-07 17:25:49 +03005307static int __init mlx5_ib_init(void)
5308{
Haggai Eran6aec21f2014-12-11 17:04:23 +02005309 int err;
5310
Ilya Lesokhinc44ef992018-03-13 15:18:48 +02005311 xlt_emergency_page = __get_free_page(GFP_KERNEL);
5312 if (!xlt_emergency_page)
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02005313 return -ENOMEM;
5314
Ilya Lesokhinc44ef992018-03-13 15:18:48 +02005315 mutex_init(&xlt_emergency_page_mutex);
5316
5317 mlx5_ib_event_wq = alloc_ordered_workqueue("mlx5_ib_event_wq", 0);
5318 if (!mlx5_ib_event_wq) {
5319 free_page(xlt_emergency_page);
5320 return -ENOMEM;
5321 }
5322
Artemy Kovalyov81713d32017-01-18 16:58:11 +02005323 mlx5_ib_odp_init();
Jack Morgenstein9603b612014-07-28 23:30:22 +03005324
Haggai Eran6aec21f2014-12-11 17:04:23 +02005325 err = mlx5_register_interface(&mlx5_ib_interface);
Haggai Eran6aec21f2014-12-11 17:04:23 +02005326
5327 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03005328}
5329
5330static void __exit mlx5_ib_cleanup(void)
5331{
Jack Morgenstein9603b612014-07-28 23:30:22 +03005332 mlx5_unregister_interface(&mlx5_ib_interface);
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02005333 destroy_workqueue(mlx5_ib_event_wq);
Ilya Lesokhinc44ef992018-03-13 15:18:48 +02005334 mutex_destroy(&xlt_emergency_page_mutex);
5335 free_page(xlt_emergency_page);
Eli Cohene126ba92013-07-07 17:25:49 +03005336}
5337
5338module_init(mlx5_ib_init);
5339module_exit(mlx5_ib_cleanup);