blob: 3388afb90a93167b289eaa509d46502e3d2399fc [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Paulo Zanonia5c961d2012-10-24 15:59:34 -020029#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Chris Wilson5eddb702010-09-11 13:48:45 +010030
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Ville Syrjälä2d401b12014-04-09 13:29:08 +030032#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030034
Daniel Vetter6b26c862012-04-24 14:04:12 +020035#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
36#define _MASKED_BIT_DISABLE(a) ((a) << 16)
37
Jesse Barnes585fb112008-07-29 11:54:06 -070038/* PCI config space */
39
40#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070041#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070042#define GC_CLOCK_133_200 (0 << 0)
43#define GC_CLOCK_100_200 (1 << 0)
44#define GC_CLOCK_100_133 (2 << 0)
45#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080046#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070047#define GCFGC 0xf0 /* 915+ only */
48#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
49#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
50#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +020051#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
52#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
53#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
54#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
55#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
56#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070057#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070058#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
60#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
61#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
62#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
63#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
64#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
65#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
66#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
67#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
68#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
72#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
73#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
74#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
75#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
76#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +010077#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
78
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070079
80/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070081#define I965_GDRST 0xc0 /* PCI config register */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070082#define GRDOM_FULL (0<<2)
83#define GRDOM_RENDER (1<<2)
84#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -070085#define GRDOM_MASK (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020086#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070087
Ville Syrjäläb3a3f032014-05-19 19:23:24 +030088#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
89#define ILK_GRDOM_FULL (0<<1)
90#define ILK_GRDOM_RENDER (1<<1)
91#define ILK_GRDOM_MEDIA (3<<1)
92#define ILK_GRDOM_MASK (3<<1)
93#define ILK_GRDOM_RESET_ENABLE (1<<0)
94
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070095#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
96#define GEN6_MBC_SNPCR_SHIFT 21
97#define GEN6_MBC_SNPCR_MASK (3<<21)
98#define GEN6_MBC_SNPCR_MAX (0<<21)
99#define GEN6_MBC_SNPCR_MED (1<<21)
100#define GEN6_MBC_SNPCR_LOW (2<<21)
101#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
102
Imre Deak9e72b462014-05-05 15:13:55 +0300103#define VLV_G3DCTL 0x9024
104#define VLV_GSCKGCTL 0x9028
105
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100106#define GEN6_MBCTL 0x0907c
107#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
108#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
109#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
110#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
111#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
112
Eric Anholtcff458c2010-11-18 09:31:14 +0800113#define GEN6_GDRST 0x941c
114#define GEN6_GRDOM_FULL (1 << 0)
115#define GEN6_GRDOM_RENDER (1 << 1)
116#define GEN6_GRDOM_MEDIA (1 << 2)
117#define GEN6_GRDOM_BLT (1 << 3)
118
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100119#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
120#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
121#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
122#define PP_DIR_DCLV_2G 0xffffffff
123
Ben Widawsky94e409c2013-11-04 22:29:36 -0800124#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
125#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
126
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100127#define GAM_ECOCHK 0x4090
128#define ECOCHK_SNB_BIT (1<<10)
Ben Widawskye3dff582013-03-20 14:49:14 -0700129#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100130#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
131#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300132#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
133#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
134#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
135#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
136#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100137
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200138#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300139#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200140#define ECOBITS_PPGTT_CACHE64B (3<<8)
141#define ECOBITS_PPGTT_CACHE4B (0<<8)
142
Daniel Vetterbe901a52012-04-11 20:42:39 +0200143#define GAB_CTL 0x24000
144#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
145
Jesse Barnes585fb112008-07-29 11:54:06 -0700146/* VGA stuff */
147
148#define VGA_ST01_MDA 0x3ba
149#define VGA_ST01_CGA 0x3da
150
151#define VGA_MSR_WRITE 0x3c2
152#define VGA_MSR_READ 0x3cc
153#define VGA_MSR_MEM_EN (1<<1)
154#define VGA_MSR_CGA_MODE (1<<0)
155
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300156#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100157#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300158#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700159
160#define VGA_AR_INDEX 0x3c0
161#define VGA_AR_VID_EN (1<<5)
162#define VGA_AR_DATA_WRITE 0x3c0
163#define VGA_AR_DATA_READ 0x3c1
164
165#define VGA_GR_INDEX 0x3ce
166#define VGA_GR_DATA 0x3cf
167/* GR05 */
168#define VGA_GR_MEM_READ_MODE_SHIFT 3
169#define VGA_GR_MEM_READ_MODE_PLANE 1
170/* GR06 */
171#define VGA_GR_MEM_MODE_MASK 0xc
172#define VGA_GR_MEM_MODE_SHIFT 2
173#define VGA_GR_MEM_A0000_AFFFF 0
174#define VGA_GR_MEM_A0000_BFFFF 1
175#define VGA_GR_MEM_B0000_B7FFF 2
176#define VGA_GR_MEM_B0000_BFFFF 3
177
178#define VGA_DACMASK 0x3c6
179#define VGA_DACRX 0x3c7
180#define VGA_DACWX 0x3c8
181#define VGA_DACDATA 0x3c9
182
183#define VGA_CR_INDEX_MDA 0x3b4
184#define VGA_CR_DATA_MDA 0x3b5
185#define VGA_CR_INDEX_CGA 0x3d4
186#define VGA_CR_DATA_CGA 0x3d5
187
188/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800189 * Instruction field definitions used by the command parser
190 */
191#define INSTR_CLIENT_SHIFT 29
192#define INSTR_CLIENT_MASK 0xE0000000
193#define INSTR_MI_CLIENT 0x0
194#define INSTR_BC_CLIENT 0x2
195#define INSTR_RC_CLIENT 0x3
196#define INSTR_SUBCLIENT_SHIFT 27
197#define INSTR_SUBCLIENT_MASK 0x18000000
198#define INSTR_MEDIA_SUBCLIENT 0x2
199
200/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700201 * Memory interface instructions used by the kernel
202 */
203#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800204/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
205#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700206
207#define MI_NOOP MI_INSTR(0, 0)
208#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
209#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200210#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700211#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
212#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
213#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
214#define MI_FLUSH MI_INSTR(0x04, 0)
215#define MI_READ_FLUSH (1 << 0)
216#define MI_EXE_FLUSH (1 << 1)
217#define MI_NO_WRITE_FLUSH (1 << 2)
218#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
219#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800220#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800221#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
222#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
223#define MI_ARB_ENABLE (1<<0)
224#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700225#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800226#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
227#define MI_SUSPEND_FLUSH_EN (1<<0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400228#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200229#define MI_OVERLAY_CONTINUE (0x0<<21)
230#define MI_OVERLAY_ON (0x1<<21)
231#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700232#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500233#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700234#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500235#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200236/* IVB has funny definitions for which plane to flip. */
237#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
238#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
239#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
240#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
241#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
242#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Ben Widawsky3e789982014-06-30 09:53:37 -0700243#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
Ben Widawsky0e792842013-12-16 20:50:37 -0800244#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
245#define MI_SEMAPHORE_UPDATE (1<<21)
246#define MI_SEMAPHORE_COMPARE (1<<20)
247#define MI_SEMAPHORE_REGISTER (1<<18)
248#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
249#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
250#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
251#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
252#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
253#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
254#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
255#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
256#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
257#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
258#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
259#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100260#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
261#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800262#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
263#define MI_MM_SPACE_GTT (1<<8)
264#define MI_MM_SPACE_PHYSICAL (0<<8)
265#define MI_SAVE_EXT_STATE_EN (1<<3)
266#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800267#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800268#define MI_RESTORE_INHIBIT (1<<0)
Ben Widawsky3e789982014-06-30 09:53:37 -0700269#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
270#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700271#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
272#define MI_SEMAPHORE_POLL (1<<15)
273#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
Jesse Barnes585fb112008-07-29 11:54:06 -0700274#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
Oscar Mateo4da46e12014-07-24 17:04:27 +0100275#define MI_STORE_DWORD_IMM_GEN8 MI_INSTR(0x20, 2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700276#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
277#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
278#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000279/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
280 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
281 * simply ignores the register load under certain conditions.
282 * - One can actually load arbitrary many arbitrary registers: Simply issue x
283 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
284 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100285#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100286#define MI_LRI_FORCE_POSTED (1<<12)
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100287#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
Damien Lespiaub76bfeb2014-04-07 20:24:33 +0100288#define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800289#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000290#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700291#define MI_FLUSH_DW_STORE_INDEX (1<<21)
292#define MI_INVALIDATE_TLB (1<<18)
293#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800294#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800295#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700296#define MI_INVALIDATE_BSD (1<<7)
297#define MI_FLUSH_DW_USE_GTT (1<<2)
298#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700299#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100300#define MI_BATCH_NON_SECURE (1)
301/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800302#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100303#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800304#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700305#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100306#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700307#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800308
Rodrigo Vivi94353732013-08-28 16:45:46 -0300309
310#define MI_PREDICATE_RESULT_2 (0x2214)
311#define LOWER_SLICE_ENABLED (1<<0)
312#define LOWER_SLICE_DISABLED (0<<0)
313
Jesse Barnes585fb112008-07-29 11:54:06 -0700314/*
315 * 3D instructions used by the kernel
316 */
317#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
318
319#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
320#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
321#define SC_UPDATE_SCISSOR (0x1<<1)
322#define SC_ENABLE_MASK (0x1<<0)
323#define SC_ENABLE (0x1<<0)
324#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
325#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
326#define SCI_YMIN_MASK (0xffff<<16)
327#define SCI_XMIN_MASK (0xffff<<0)
328#define SCI_YMAX_MASK (0xffff<<16)
329#define SCI_XMAX_MASK (0xffff<<0)
330#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
331#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
332#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
333#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
334#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
335#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
336#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
337#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
338#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
339#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
340#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
341#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
342#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
343#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
344#define BLT_DEPTH_8 (0<<24)
345#define BLT_DEPTH_16_565 (1<<24)
346#define BLT_DEPTH_16_1555 (2<<24)
347#define BLT_DEPTH_32 (3<<24)
348#define BLT_ROP_GXCOPY (0xcc<<16)
349#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
350#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
351#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
352#define ASYNC_FLIP (1<<22)
353#define DISPLAY_PLANE_A (0<<20)
354#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200355#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200356#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800357#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800358#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200359#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700360#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200361#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800362#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200363#define PIPE_CONTROL_DEPTH_STALL (1<<13)
364#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200365#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200366#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
367#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
368#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
369#define PIPE_CONTROL_NOTIFY (1<<8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700370#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
Jesse Barnes8d315282011-10-16 10:23:31 +0200371#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
372#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
373#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200374#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200375#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700376#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700377
Brad Volkin3a6fa982014-02-18 10:15:47 -0800378/*
379 * Commands used only by the command parser
380 */
381#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
382#define MI_ARB_CHECK MI_INSTR(0x05, 0)
383#define MI_RS_CONTROL MI_INSTR(0x06, 0)
384#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
385#define MI_PREDICATE MI_INSTR(0x0C, 0)
386#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
387#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800388#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800389#define MI_URB_CLEAR MI_INSTR(0x19, 0)
390#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
391#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800392#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
393#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800394#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
395#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
396#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
397#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
398#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
399#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
400
401#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
402#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800403#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
404#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800405#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
406#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
407#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
408 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
409#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
410 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
411#define GFX_OP_3DSTATE_SO_DECL_LIST \
412 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
413
414#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
415 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
416#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
417 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
418#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
419 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
420#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
421 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
422#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
423 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
424
425#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
426
427#define COLOR_BLT ((0x2<<29)|(0x40<<22))
428#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100429
430/*
Brad Volkin5947de92014-02-18 10:15:50 -0800431 * Registers used only by the command parser
432 */
433#define BCS_SWCTRL 0x22200
434
435#define HS_INVOCATION_COUNT 0x2300
436#define DS_INVOCATION_COUNT 0x2308
437#define IA_VERTICES_COUNT 0x2310
438#define IA_PRIMITIVES_COUNT 0x2318
439#define VS_INVOCATION_COUNT 0x2320
440#define GS_INVOCATION_COUNT 0x2328
441#define GS_PRIMITIVES_COUNT 0x2330
442#define CL_INVOCATION_COUNT 0x2338
443#define CL_PRIMITIVES_COUNT 0x2340
444#define PS_INVOCATION_COUNT 0x2348
445#define PS_DEPTH_COUNT 0x2350
446
447/* There are the 4 64-bit counter registers, one for each stream output */
448#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
449
Brad Volkin113a0472014-04-08 14:18:58 -0700450#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
451
452#define GEN7_3DPRIM_END_OFFSET 0x2420
453#define GEN7_3DPRIM_START_VERTEX 0x2430
454#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
455#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
456#define GEN7_3DPRIM_START_INSTANCE 0x243C
457#define GEN7_3DPRIM_BASE_VERTEX 0x2440
458
Kenneth Graunke180b8132014-03-25 22:52:03 -0700459#define OACONTROL 0x2360
460
Brad Volkin220375a2014-02-18 10:15:51 -0800461#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
462#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
463#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
464 _GEN7_PIPEA_DE_LOAD_SL, \
465 _GEN7_PIPEB_DE_LOAD_SL)
466
Brad Volkin5947de92014-02-18 10:15:50 -0800467/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100468 * Reset registers
469 */
470#define DEBUG_RESET_I830 0x6070
471#define DEBUG_RESET_FULL (1<<7)
472#define DEBUG_RESET_RENDER (1<<8)
473#define DEBUG_RESET_DISPLAY (1<<9)
474
Jesse Barnes57f350b2012-03-28 13:39:25 -0700475/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300476 * IOSF sideband
477 */
478#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
479#define IOSF_DEVFN_SHIFT 24
480#define IOSF_OPCODE_SHIFT 16
481#define IOSF_PORT_SHIFT 8
482#define IOSF_BYTE_ENABLES_SHIFT 4
483#define IOSF_BAR_SHIFT 1
484#define IOSF_SB_BUSY (1<<0)
Jesse Barnesf3419152013-11-04 11:52:44 -0800485#define IOSF_PORT_BUNIT 0x3
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300486#define IOSF_PORT_PUNIT 0x4
487#define IOSF_PORT_NC 0x11
488#define IOSF_PORT_DPIO 0x12
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300489#define IOSF_PORT_DPIO_2 0x1a
Jani Nikulae9f882a2013-08-27 15:12:14 +0300490#define IOSF_PORT_GPIO_NC 0x13
491#define IOSF_PORT_CCK 0x14
492#define IOSF_PORT_CCU 0xA9
493#define IOSF_PORT_GPS_CORE 0x48
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530494#define IOSF_PORT_FLISDSI 0x1B
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300495#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
496#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
497
Jesse Barnes30a970c2013-11-04 13:48:12 -0800498/* See configdb bunit SB addr map */
499#define BUNIT_REG_BISOC 0x11
500
Jesse Barnes30a970c2013-11-04 13:48:12 -0800501#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +0300502#define DSPFREQSTAT_SHIFT_CHV 24
503#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
504#define DSPFREQGUAR_SHIFT_CHV 8
505#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800506#define DSPFREQSTAT_SHIFT 30
507#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
508#define DSPFREQGUAR_SHIFT 14
509#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjälä26972b02014-06-28 02:04:11 +0300510#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
511#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
512#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
513#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
514#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
515#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
516#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
517#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
518#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
519#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
520#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
521#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +0200522
523/* See the PUNIT HAS v0.8 for the below bits */
524enum punit_power_well {
525 PUNIT_POWER_WELL_RENDER = 0,
526 PUNIT_POWER_WELL_MEDIA = 1,
527 PUNIT_POWER_WELL_DISP2D = 3,
528 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
529 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
530 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
531 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
532 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
533 PUNIT_POWER_WELL_DPIO_RX0 = 10,
534 PUNIT_POWER_WELL_DPIO_RX1 = 11,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +0300535 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
Ville Syrjälä2ce147f2014-06-28 02:04:13 +0300536 /* FIXME: guesswork below */
537 PUNIT_POWER_WELL_DPIO_TX_D_LANES_01 = 13,
538 PUNIT_POWER_WELL_DPIO_TX_D_LANES_23 = 14,
539 PUNIT_POWER_WELL_DPIO_RX2 = 15,
Imre Deaka30180a2014-03-04 19:23:02 +0200540
541 PUNIT_POWER_WELL_NUM,
542};
543
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800544#define PUNIT_REG_PWRGT_CTRL 0x60
545#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +0200546#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
547#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
548#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
549#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
550#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800551
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300552#define PUNIT_REG_GPU_LFM 0xd3
553#define PUNIT_REG_GPU_FREQ_REQ 0xd4
554#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläe8474402013-06-26 17:43:24 +0300555#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300556#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -0400557#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300558
559#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
560#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
561
Deepak S2b6b3a02014-05-27 15:59:30 +0530562#define PUNIT_GPU_STATUS_REG 0xdb
563#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
564#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
565#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
566#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
567
568#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
569#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
570#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
571
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300572#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
573#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
574#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
575#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
576#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
577#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
578#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
579#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
580#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
581#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
582
Deepak S31685c22014-07-03 17:33:01 -0400583#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
584#define VLV_RP_UP_EI_THRESHOLD 90
585#define VLV_RP_DOWN_EI_THRESHOLD 70
586#define VLV_INT_COUNT_FOR_DOWN_EI 5
587
ymohanmabe4fc042013-08-27 23:40:56 +0300588/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800589#define CCK_FUSE_REG 0x8
590#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300591#define CCK_REG_DSI_PLL_FUSE 0x44
592#define CCK_REG_DSI_PLL_CONTROL 0x48
593#define DSI_PLL_VCO_EN (1 << 31)
594#define DSI_PLL_LDO_GATE (1 << 30)
595#define DSI_PLL_P1_POST_DIV_SHIFT 17
596#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
597#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
598#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
599#define DSI_PLL_MUX_MASK (3 << 9)
600#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
601#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
602#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
603#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
604#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
605#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
606#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
607#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
608#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
609#define DSI_PLL_LOCK (1 << 0)
610#define CCK_REG_DSI_PLL_DIVIDER 0x4c
611#define DSI_PLL_LFSR (1 << 31)
612#define DSI_PLL_FRACTION_EN (1 << 30)
613#define DSI_PLL_FRAC_COUNTER_SHIFT 27
614#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
615#define DSI_PLL_USYNC_CNT_SHIFT 18
616#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
617#define DSI_PLL_N1_DIV_SHIFT 16
618#define DSI_PLL_N1_DIV_MASK (3 << 16)
619#define DSI_PLL_M1_DIV_SHIFT 0
620#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800621#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä9cf33db2014-06-13 13:37:48 +0300622#define DISPLAY_TRUNK_FORCE_ON (1 << 17)
623#define DISPLAY_TRUNK_FORCE_OFF (1 << 16)
624#define DISPLAY_FREQUENCY_STATUS (0x1f << 8)
625#define DISPLAY_FREQUENCY_STATUS_SHIFT 8
626#define DISPLAY_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +0300627
Ville Syrjälä0e767182014-04-25 20:14:31 +0300628/**
629 * DOC: DPIO
630 *
631 * VLV and CHV have slightly peculiar display PHYs for driving DP/HDMI
632 * ports. DPIO is the name given to such a display PHY. These PHYs
633 * don't follow the standard programming model using direct MMIO
634 * registers, and instead their registers must be accessed trough IOSF
635 * sideband. VLV has one such PHY for driving ports B and C, and CHV
636 * adds another PHY for driving port D. Each PHY responds to specific
637 * IOSF-SB port.
638 *
639 * Each display PHY is made up of one or two channels. Each channel
640 * houses a common lane part which contains the PLL and other common
641 * logic. CH0 common lane also contains the IOSF-SB logic for the
642 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
643 * must be running when any DPIO registers are accessed.
644 *
645 * In addition to having their own registers, the PHYs are also
646 * controlled through some dedicated signals from the display
647 * controller. These include PLL reference clock enable, PLL enable,
648 * and CRI clock selection, for example.
649 *
650 * Eeach channel also has two splines (also called data lanes), and
651 * each spline is made up of one Physical Access Coding Sub-Layer
652 * (PCS) block and two TX lanes. So each channel has two PCS blocks
653 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
654 * data/clock pairs depending on the output type.
655 *
656 * Additionally the PHY also contains an AUX lane with AUX blocks
657 * for each channel. This is used for DP AUX communication, but
658 * this fact isn't really relevant for the driver since AUX is
659 * controlled from the display controller side. No DPIO registers
660 * need to be accessed during AUX communication,
661 *
662 * Generally the common lane corresponds to the pipe and
663 * the spline (PCS/TX) correponds to the port.
664 *
665 * For dual channel PHY (VLV/CHV):
666 *
667 * pipe A == CMN/PLL/REF CH0
668 *
669 * pipe B == CMN/PLL/REF CH1
670 *
671 * port B == PCS/TX CH0
672 *
673 * port C == PCS/TX CH1
674 *
675 * This is especially important when we cross the streams
676 * ie. drive port B with pipe B, or port C with pipe A.
677 *
678 * For single channel PHY (CHV):
679 *
680 * pipe C == CMN/PLL/REF CH0
681 *
682 * port D == PCS/TX CH0
683 *
684 * Note: digital port B is DDI0, digital port C is DDI1,
685 * digital port D is DDI2
686 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300687/*
Ville Syrjälä0e767182014-04-25 20:14:31 +0300688 * Dual channel PHY (VLV/CHV)
689 * ---------------------------------
690 * | CH0 | CH1 |
691 * | CMN/PLL/REF | CMN/PLL/REF |
692 * |---------------|---------------| Display PHY
693 * | PCS01 | PCS23 | PCS01 | PCS23 |
694 * |-------|-------|-------|-------|
695 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
696 * ---------------------------------
697 * | DDI0 | DDI1 | DP/HDMI ports
698 * ---------------------------------
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200699 *
Ville Syrjälä0e767182014-04-25 20:14:31 +0300700 * Single channel PHY (CHV)
701 * -----------------
702 * | CH0 |
703 * | CMN/PLL/REF |
704 * |---------------| Display PHY
705 * | PCS01 | PCS23 |
706 * |-------|-------|
707 * |TX0|TX1|TX2|TX3|
708 * -----------------
709 * | DDI2 | DP/HDMI port
710 * -----------------
Jesse Barnes57f350b2012-03-28 13:39:25 -0700711 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300712#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300713
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200714#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700715#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
716#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
717#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700718#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700719
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800720#define DPIO_PHY(pipe) ((pipe) >> 1)
721#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
722
Daniel Vetter598fac62013-04-18 22:01:46 +0200723/*
724 * Per pipe/PLL DPIO regs
725 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800726#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -0700727#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200728#define DPIO_POST_DIV_DAC 0
729#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
730#define DPIO_POST_DIV_LVDS1 2
731#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700732#define DPIO_K_SHIFT (24) /* 4 bits */
733#define DPIO_P1_SHIFT (21) /* 3 bits */
734#define DPIO_P2_SHIFT (16) /* 5 bits */
735#define DPIO_N_SHIFT (12) /* 4 bits */
736#define DPIO_ENABLE_CALIBRATION (1<<11)
737#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
738#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800739#define _VLV_PLL_DW3_CH1 0x802c
740#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700741
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800742#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -0700743#define DPIO_REFSEL_OVERRIDE 27
744#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
745#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
746#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530747#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700748#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
749#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800750#define _VLV_PLL_DW5_CH1 0x8034
751#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700752
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800753#define _VLV_PLL_DW7_CH0 0x801c
754#define _VLV_PLL_DW7_CH1 0x803c
755#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700756
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800757#define _VLV_PLL_DW8_CH0 0x8040
758#define _VLV_PLL_DW8_CH1 0x8060
759#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200760
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800761#define VLV_PLL_DW9_BCAST 0xc044
762#define _VLV_PLL_DW9_CH0 0x8044
763#define _VLV_PLL_DW9_CH1 0x8064
764#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200765
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800766#define _VLV_PLL_DW10_CH0 0x8048
767#define _VLV_PLL_DW10_CH1 0x8068
768#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200769
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800770#define _VLV_PLL_DW11_CH0 0x804c
771#define _VLV_PLL_DW11_CH1 0x806c
772#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700773
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800774/* Spec for ref block start counts at DW10 */
775#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +0200776
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800777#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100778
Daniel Vetter598fac62013-04-18 22:01:46 +0200779/*
780 * Per DDI channel DPIO regs
781 */
782
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800783#define _VLV_PCS_DW0_CH0 0x8200
784#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +0200785#define DPIO_PCS_TX_LANE2_RESET (1<<16)
786#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800787#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200788
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300789#define _VLV_PCS01_DW0_CH0 0x200
790#define _VLV_PCS23_DW0_CH0 0x400
791#define _VLV_PCS01_DW0_CH1 0x2600
792#define _VLV_PCS23_DW0_CH1 0x2800
793#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
794#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
795
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800796#define _VLV_PCS_DW1_CH0 0x8204
797#define _VLV_PCS_DW1_CH1 0x8404
Ville Syrjäläd2152b22014-04-28 14:15:24 +0300798#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
Daniel Vetter598fac62013-04-18 22:01:46 +0200799#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
800#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
801#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
802#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800803#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200804
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300805#define _VLV_PCS01_DW1_CH0 0x204
806#define _VLV_PCS23_DW1_CH0 0x404
807#define _VLV_PCS01_DW1_CH1 0x2604
808#define _VLV_PCS23_DW1_CH1 0x2804
809#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
810#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
811
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800812#define _VLV_PCS_DW8_CH0 0x8220
813#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +0300814#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
815#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800816#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200817
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800818#define _VLV_PCS01_DW8_CH0 0x0220
819#define _VLV_PCS23_DW8_CH0 0x0420
820#define _VLV_PCS01_DW8_CH1 0x2620
821#define _VLV_PCS23_DW8_CH1 0x2820
822#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
823#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200824
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800825#define _VLV_PCS_DW9_CH0 0x8224
826#define _VLV_PCS_DW9_CH1 0x8424
827#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200828
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300829#define _CHV_PCS_DW10_CH0 0x8228
830#define _CHV_PCS_DW10_CH1 0x8428
831#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
832#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
833#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
834
Ville Syrjälä1966e592014-04-09 13:29:04 +0300835#define _VLV_PCS01_DW10_CH0 0x0228
836#define _VLV_PCS23_DW10_CH0 0x0428
837#define _VLV_PCS01_DW10_CH1 0x2628
838#define _VLV_PCS23_DW10_CH1 0x2828
839#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
840#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
841
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800842#define _VLV_PCS_DW11_CH0 0x822c
843#define _VLV_PCS_DW11_CH1 0x842c
844#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200845
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800846#define _VLV_PCS_DW12_CH0 0x8230
847#define _VLV_PCS_DW12_CH1 0x8430
848#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200849
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800850#define _VLV_PCS_DW14_CH0 0x8238
851#define _VLV_PCS_DW14_CH1 0x8438
852#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200853
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800854#define _VLV_PCS_DW23_CH0 0x825c
855#define _VLV_PCS_DW23_CH1 0x845c
856#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200857
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800858#define _VLV_TX_DW2_CH0 0x8288
859#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +0300860#define DPIO_SWING_MARGIN000_SHIFT 16
861#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300862#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800863#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200864
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800865#define _VLV_TX_DW3_CH0 0x828c
866#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300867/* The following bit for CHV phy */
868#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +0300869#define DPIO_SWING_MARGIN101_SHIFT 16
870#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800871#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
872
873#define _VLV_TX_DW4_CH0 0x8290
874#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300875#define DPIO_SWING_DEEMPH9P5_SHIFT 24
876#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +0300877#define DPIO_SWING_DEEMPH6P0_SHIFT 16
878#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800879#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
880
881#define _VLV_TX3_DW4_CH0 0x690
882#define _VLV_TX3_DW4_CH1 0x2a90
883#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
884
885#define _VLV_TX_DW5_CH0 0x8294
886#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +0200887#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800888#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200889
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800890#define _VLV_TX_DW11_CH0 0x82ac
891#define _VLV_TX_DW11_CH1 0x84ac
892#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200893
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800894#define _VLV_TX_DW14_CH0 0x82b8
895#define _VLV_TX_DW14_CH1 0x84b8
896#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530897
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300898/* CHV dpPhy registers */
899#define _CHV_PLL_DW0_CH0 0x8000
900#define _CHV_PLL_DW0_CH1 0x8180
901#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
902
903#define _CHV_PLL_DW1_CH0 0x8004
904#define _CHV_PLL_DW1_CH1 0x8184
905#define DPIO_CHV_N_DIV_SHIFT 8
906#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
907#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
908
909#define _CHV_PLL_DW2_CH0 0x8008
910#define _CHV_PLL_DW2_CH1 0x8188
911#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
912
913#define _CHV_PLL_DW3_CH0 0x800c
914#define _CHV_PLL_DW3_CH1 0x818c
915#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
916#define DPIO_CHV_FIRST_MOD (0 << 8)
917#define DPIO_CHV_SECOND_MOD (1 << 8)
918#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
919#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
920
921#define _CHV_PLL_DW6_CH0 0x8018
922#define _CHV_PLL_DW6_CH1 0x8198
923#define DPIO_CHV_GAIN_CTRL_SHIFT 16
924#define DPIO_CHV_INT_COEFF_SHIFT 8
925#define DPIO_CHV_PROP_COEFF_SHIFT 0
926#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
927
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +0300928#define _CHV_CMN_DW5_CH0 0x8114
929#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
930#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
931#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
932#define CHV_BUFRIGHTENA1_MASK (3 << 20)
933#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
934#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
935#define CHV_BUFLEFTENA1_FORCE (3 << 22)
936#define CHV_BUFLEFTENA1_MASK (3 << 22)
937
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300938#define _CHV_CMN_DW13_CH0 0x8134
939#define _CHV_CMN_DW0_CH1 0x8080
940#define DPIO_CHV_S1_DIV_SHIFT 21
941#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
942#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
943#define DPIO_CHV_K_DIV_SHIFT 4
944#define DPIO_PLL_FREQLOCK (1 << 1)
945#define DPIO_PLL_LOCK (1 << 0)
946#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
947
948#define _CHV_CMN_DW14_CH0 0x8138
949#define _CHV_CMN_DW1_CH1 0x8084
950#define DPIO_AFC_RECAL (1 << 14)
951#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +0300952#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
953#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
954#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
955#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
956#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
957#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
958#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
959#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300960#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
961
Ville Syrjälä9197c882014-04-09 13:29:05 +0300962#define _CHV_CMN_DW19_CH0 0x814c
963#define _CHV_CMN_DW6_CH1 0x8098
964#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
965#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
966
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300967#define CHV_CMN_DW30 0x8178
968#define DPIO_LRC_BYPASS (1 << 3)
969
970#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
971 (lane) * 0x200 + (offset))
972
Ville Syrjäläf72df8d2014-04-09 13:29:03 +0300973#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
974#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
975#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
976#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
977#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
978#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
979#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
980#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
981#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
982#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
983#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300984#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
985#define DPIO_FRC_LATENCY_SHFIT 8
986#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
987#define DPIO_UPAR_SHIFT 30
Jesse Barnes585fb112008-07-29 11:54:06 -0700988/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800989 * Fence registers
990 */
991#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700992#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800993#define I830_FENCE_START_MASK 0x07f80000
994#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800995#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800996#define I830_FENCE_PITCH_SHIFT 4
997#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200998#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700999#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001000#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001001
1002#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08001003#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001004
1005#define FENCE_REG_965_0 0x03000
1006#define I965_FENCE_PITCH_SHIFT 2
1007#define I965_FENCE_TILING_Y_SHIFT 1
1008#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001009#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08001010
Eric Anholt4e901fd2009-10-26 16:44:17 -07001011#define FENCE_REG_SANDYBRIDGE_0 0x100000
1012#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03001013#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07001014
Deepak S2b6b3a02014-05-27 15:59:30 +05301015
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001016/* control register for cpu gtt access */
1017#define TILECTL 0x101000
1018#define TILECTL_SWZCTL (1 << 0)
1019#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1020#define TILECTL_BACKSNOOP_DIS (1 << 3)
1021
Jesse Barnesde151cf2008-11-12 10:03:55 -08001022/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001023 * Instruction and interrupt control regs
1024 */
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03001025#define PGTBL_CTL 0x02020
1026#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1027#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001028#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +02001029#define RENDER_RING_BASE 0x02000
1030#define BSD_RING_BASE 0x04000
1031#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08001032#define GEN8_BSD2_RING_BASE 0x1c000
Ben Widawsky1950de12013-05-28 19:22:20 -07001033#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +01001034#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +02001035#define RING_TAIL(base) ((base)+0x30)
1036#define RING_HEAD(base) ((base)+0x34)
1037#define RING_START(base) ((base)+0x38)
1038#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001039#define RING_SYNC_0(base) ((base)+0x40)
1040#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawsky1950de12013-05-28 19:22:20 -07001041#define RING_SYNC_2(base) ((base)+0x48)
1042#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1043#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1044#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1045#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1046#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1047#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1048#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1049#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1050#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1051#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1052#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1053#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ben Widawskyad776f82013-05-28 19:22:18 -07001054#define GEN6_NOSYNC 0
Chris Wilson8fd26852010-12-08 18:40:43 +00001055#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +02001056#define RING_HWS_PGA(base) ((base)+0x80)
1057#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Imre Deak9e72b462014-05-05 15:13:55 +03001058
1059#define GEN7_WR_WATERMARK 0x4028
1060#define GEN7_GFX_PRIO_CTRL 0x402C
1061#define ARB_MODE 0x4030
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001062#define ARB_MODE_SWIZZLE_SNB (1<<4)
1063#define ARB_MODE_SWIZZLE_IVB (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +03001064#define GEN7_GFX_PEND_TLB0 0x4034
1065#define GEN7_GFX_PEND_TLB1 0x4038
1066/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1067#define GEN7_LRA_LIMITS_BASE 0x403C
1068#define GEN7_LRA_LIMITS_REG_NUM 13
1069#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1070#define GEN7_GFX_MAX_REQ_COUNT 0x4074
1071
Ben Widawsky31a53362013-11-02 21:07:04 -07001072#define GAMTARBMODE 0x04a08
Ben Widawsky4afe8d32013-11-02 21:07:55 -07001073#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -07001074#define ARB_MODE_SWIZZLE_BDW (1<<1)
Eric Anholt45930102011-05-06 17:12:35 -07001075#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +01001076#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
Ben Widawsky828c7902013-10-16 09:21:30 -07001077#define RING_FAULT_GTTSEL_MASK (1<<11)
1078#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
1079#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1080#define RING_FAULT_VALID (1<<0)
Daniel Vetter33f3f512011-12-14 13:57:39 +01001081#define DONE_REG 0x40b0
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001082#define GEN8_PRIVATE_PAT 0x40e0
Eric Anholt45930102011-05-06 17:12:35 -07001083#define BSD_HWS_PGA_GEN7 (0x04180)
1084#define BLT_HWS_PGA_GEN7 (0x04280)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001085#define VEBOX_HWS_PGA_GEN7 (0x04380)
Daniel Vetter3d281d82010-09-24 21:14:22 +02001086#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson50877442014-03-21 12:41:53 +00001087#define RING_ACTHD_UDW(base) ((base)+0x5c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001088#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +00001089#define RING_IMR(base) ((base)+0xa8)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001090#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -07001091#define TAIL_ADDR 0x001FFFF8
1092#define HEAD_WRAP_COUNT 0xFFE00000
1093#define HEAD_WRAP_ONE 0x00200000
1094#define HEAD_ADDR 0x001FFFFC
1095#define RING_NR_PAGES 0x001FF000
1096#define RING_REPORT_MASK 0x00000006
1097#define RING_REPORT_64K 0x00000002
1098#define RING_REPORT_128K 0x00000004
1099#define RING_NO_REPORT 0x00000000
1100#define RING_VALID_MASK 0x00000001
1101#define RING_VALID 0x00000001
1102#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +01001103#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1104#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001105#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03001106
1107#define GEN7_TLB_RD_ADDR 0x4700
1108
Chris Wilson8168bd42010-11-11 17:54:52 +00001109#if 0
1110#define PRB0_TAIL 0x02030
1111#define PRB0_HEAD 0x02034
1112#define PRB0_START 0x02038
1113#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -07001114#define PRB1_TAIL 0x02040 /* 915+ only */
1115#define PRB1_HEAD 0x02044 /* 915+ only */
1116#define PRB1_START 0x02048 /* 915+ only */
1117#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00001118#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001119#define IPEIR_I965 0x02064
1120#define IPEHR_I965 0x02068
1121#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -07001122#define GEN7_INSTDONE_1 0x0206c
1123#define GEN7_SC_INSTDONE 0x07100
1124#define GEN7_SAMPLER_INSTDONE 0x0e160
1125#define GEN7_ROW_INSTDONE 0x0e164
1126#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001127#define RING_IPEIR(base) ((base)+0x64)
1128#define RING_IPEHR(base) ((base)+0x68)
1129#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001130#define RING_INSTPS(base) ((base)+0x70)
1131#define RING_DMA_FADD(base) ((base)+0x78)
Ben Widawsky13ffadd2014-04-01 16:31:07 -07001132#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001133#define RING_INSTPM(base) ((base)+0xc0)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301134#define RING_MI_MODE(base) ((base)+0x9c)
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001135#define INSTPS 0x02070 /* 965+ only */
1136#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001137#define ACTHD_I965 0x02074
1138#define HWS_PGA 0x02080
1139#define HWS_ADDRESS_MASK 0xfffff000
1140#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -07001141#define PWRCTXA 0x2088 /* 965GM+ only */
1142#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001143#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001144#define IPEHR 0x0208c
1145#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -07001146#define NOPID 0x02094
1147#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001148#define DMA_FADD_I8XX 0x020d0
Chris Wilson94e39e22013-10-30 09:28:22 +00001149#define RING_BBSTATE(base) ((base)+0x110)
Ville Syrjälä3dda20a2013-12-10 21:44:43 +02001150#define RING_BBADDR(base) ((base)+0x140)
1151#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08001152
Chris Wilsonf4068392010-10-27 20:36:41 +01001153#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -07001154#define GEN7_ERR_INT 0x44040
Paulo Zanonide032bf2013-04-12 17:57:58 -03001155#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03001156#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001157#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -03001158#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001159#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -03001160#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001161#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001162#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03001163#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Daniel Vetter7336df62013-07-09 22:59:16 +02001164#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Chris Wilsonf4068392010-10-27 20:36:41 +01001165
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001166#define FPGA_DBG 0x42300
1167#define FPGA_DBG_RM_NOCLAIM (1<<31)
1168
Chris Wilson0f3b6842013-01-15 12:05:55 +00001169#define DERRMR 0x44050
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07001170/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +01001171#define DERRMR_PIPEA_SCANLINE (1<<0)
1172#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1173#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1174#define DERRMR_PIPEA_VBLANK (1<<3)
1175#define DERRMR_PIPEA_HBLANK (1<<5)
1176#define DERRMR_PIPEB_SCANLINE (1<<8)
1177#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1178#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1179#define DERRMR_PIPEB_VBLANK (1<<11)
1180#define DERRMR_PIPEB_HBLANK (1<<13)
1181/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1182#define DERRMR_PIPEC_SCANLINE (1<<14)
1183#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1184#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1185#define DERRMR_PIPEC_VBLANK (1<<21)
1186#define DERRMR_PIPEC_HBLANK (1<<22)
1187
Chris Wilson0f3b6842013-01-15 12:05:55 +00001188
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001189/* GM45+ chicken bits -- debug workaround bits that may be required
1190 * for various sorts of correct behavior. The top 16 bits of each are
1191 * the enables for writing to the corresponding low bit.
1192 */
1193#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +01001194#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001195#define _3D_CHICKEN2 0x0208c
1196/* Disables pipelining of read flushes past the SF-WIZ interface.
1197 * Required on all Ironlake steppings according to the B-Spec, but the
1198 * particular danger of not doing so is not specified.
1199 */
1200# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1201#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -05001202#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07001203#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02001204#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1205#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001206
Eric Anholt71cf39b2010-03-08 23:41:55 -08001207#define MI_MODE 0x0209c
1208# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08001209# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001210# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301211# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01001212# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08001213
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001214#define GEN6_GT_MODE 0x20d0
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02001215#define GEN7_GT_MODE 0x7008
Ville Syrjälä8d85d272014-02-04 21:59:15 +02001216#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1217#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1218#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1219#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
1220#define GEN6_WIZ_HASHING_MASK (GEN6_WIZ_HASHING(1, 1) << 16)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001221#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001222
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001223#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -07001224#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +01001225#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001226#define GFX_RUN_LIST_ENABLE (1<<15)
Chris Wilsonaa83e302014-03-21 17:18:54 +00001227#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001228#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1229#define GFX_REPLAY_MODE (1<<11)
1230#define GFX_PSMI_GRANULARITY (1<<10)
1231#define GFX_PPGTT_ENABLE (1<<9)
1232
Daniel Vettera7e806d2012-07-11 16:27:55 +02001233#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301234#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Daniel Vettera7e806d2012-07-11 16:27:55 +02001235
Imre Deak9e72b462014-05-05 15:13:55 +03001236#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1237#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
Jesse Barnes585fb112008-07-29 11:54:06 -07001238#define SCPD0 0x0209c /* 915+ only */
1239#define IER 0x020a0
1240#define IIR 0x020a4
1241#define IMR 0x020a8
1242#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +02001243#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001244#define GINT_DIS (1<<22)
Jesse Barnes2d809572012-10-25 12:15:44 -07001245#define GCFG_DIS (1<<8)
Imre Deak9e72b462014-05-05 15:13:55 +03001246#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
Ville Syrjäläff7630102013-01-24 15:29:52 +02001247#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1248#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1249#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1250#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1251#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001252#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05301253#define VLV_PCBR_ADDR_SHIFT 12
1254
Ville Syrjälä90a72f82013-02-19 23:16:44 +02001255#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001256#define EIR 0x020b0
1257#define EMR 0x020b4
1258#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001259#define GM45_ERROR_PAGE_TABLE (1<<5)
1260#define GM45_ERROR_MEM_PRIV (1<<4)
1261#define I915_ERROR_PAGE_TABLE (1<<4)
1262#define GM45_ERROR_CP_PRIV (1<<3)
1263#define I915_ERROR_MEMORY_REFRESH (1<<1)
1264#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001265#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +08001266#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Ville Syrjälä32992542014-02-25 15:13:39 +02001267#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00001268 will not assert AGPBUSY# and will only
1269 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08001270#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01001271#define INSTPM_TLB_INVALIDATE (1<<9)
1272#define INSTPM_SYNC_FLUSH (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001273#define ACTHD 0x020c8
1274#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +00001275#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -07001276#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08001277#define FW_BLC_SELF_EN_MASK (1<<31)
1278#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1279#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001280#define MM_BURST_LENGTH 0x00700000
1281#define MM_FIFO_WATERMARK 0x0001F000
1282#define LM_BURST_LENGTH 0x00000700
1283#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -07001284#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07001285
1286/* Make render/texture TLB fetches lower priorty than associated data
1287 * fetches. This is not turned on by default
1288 */
1289#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1290
1291/* Isoch request wait on GTT enable (Display A/B/C streams).
1292 * Make isoch requests stall on the TLB update. May cause
1293 * display underruns (test mode only)
1294 */
1295#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1296
1297/* Block grant count for isoch requests when block count is
1298 * set to a finite value.
1299 */
1300#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1301#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1302#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1303#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1304#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1305
1306/* Enable render writes to complete in C2/C3/C4 power states.
1307 * If this isn't enabled, render writes are prevented in low
1308 * power states. That seems bad to me.
1309 */
1310#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1311
1312/* This acknowledges an async flip immediately instead
1313 * of waiting for 2TLB fetches.
1314 */
1315#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1316
1317/* Enables non-sequential data reads through arbiter
1318 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001319#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07001320
1321/* Disable FSB snooping of cacheable write cycles from binner/render
1322 * command stream
1323 */
1324#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1325
1326/* Arbiter time slice for non-isoch streams */
1327#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1328#define MI_ARB_TIME_SLICE_1 (0 << 5)
1329#define MI_ARB_TIME_SLICE_2 (1 << 5)
1330#define MI_ARB_TIME_SLICE_4 (2 << 5)
1331#define MI_ARB_TIME_SLICE_6 (3 << 5)
1332#define MI_ARB_TIME_SLICE_8 (4 << 5)
1333#define MI_ARB_TIME_SLICE_10 (5 << 5)
1334#define MI_ARB_TIME_SLICE_14 (6 << 5)
1335#define MI_ARB_TIME_SLICE_16 (7 << 5)
1336
1337/* Low priority grace period page size */
1338#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1339#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1340
1341/* Disable display A/B trickle feed */
1342#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1343
1344/* Set display plane priority */
1345#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1346#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1347
Ville Syrjälä54e472a2014-02-25 15:13:40 +02001348#define MI_STATE 0x020e4 /* gen2 only */
1349#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1350#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1351
Jesse Barnes585fb112008-07-29 11:54:06 -07001352#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02001353#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001354#define CM0_IZ_OPT_DISABLE (1<<6)
1355#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02001356#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001357#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1358#define CM0_COLOR_EVICT_DISABLE (1<<3)
1359#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1360#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1361#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001362#define GFX_FLSH_CNTL_GEN6 0x101008
1363#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001364#define ECOSKPD 0x021d0
1365#define ECO_GATING_CX_ONLY (1<<3)
1366#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001367
Chia-I Wufe27c602014-01-28 13:29:33 +08001368#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05301369#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08001370#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Jesse Barnesfb046852012-03-28 13:39:26 -07001371#define CACHE_MODE_1 0x7004 /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00001372#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1373#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Jesse Barnesfb046852012-03-28 13:39:26 -07001374
Jesse Barnes4efe0702011-01-18 11:25:41 -08001375#define GEN6_BLITTER_ECOSKPD 0x221d0
1376#define GEN6_BLITTER_LOCK_SHIFT 16
1377#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1378
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001379#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
1380#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001381#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001382
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001383#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +01001384#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1385#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1386#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1387#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001388
Ben Widawskycc609d52013-05-28 19:22:29 -07001389/* On modern GEN architectures interrupt control consists of two sets
1390 * of registers. The first set pertains to the ring generating the
1391 * interrupt. The second control is for the functional block generating the
1392 * interrupt. These are PM, GT, DE, etc.
1393 *
1394 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1395 * GT interrupt bits, so we don't need to duplicate the defines.
1396 *
1397 * These defines should cover us well from SNB->HSW with minor exceptions
1398 * it can also work on ILK.
1399 */
1400#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1401#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1402#define GT_BLT_USER_INTERRUPT (1 << 22)
1403#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1404#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001405#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Ben Widawskycc609d52013-05-28 19:22:29 -07001406#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1407#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1408#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1409#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1410#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1411#define GT_RENDER_USER_INTERRUPT (1 << 0)
1412
Ben Widawsky12638c52013-05-28 19:22:31 -07001413#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1414#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1415
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001416#define GT_PARITY_ERROR(dev) \
1417 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +03001418 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001419
Ben Widawskycc609d52013-05-28 19:22:29 -07001420/* These are all the "old" interrupts */
1421#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001422
1423#define I915_PM_INTERRUPT (1<<31)
1424#define I915_ISP_INTERRUPT (1<<22)
1425#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1426#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
1427#define I915_MIPIB_INTERRUPT (1<<19)
1428#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07001429#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1430#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001431#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1432#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07001433#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001434#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07001435#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001436#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07001437#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001438#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07001439#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001440#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07001441#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001442#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07001443#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001444#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07001445#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001446#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07001447#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1448#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1449#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1450#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1451#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001452#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1453#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07001454#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001455#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07001456#define I915_USER_INTERRUPT (1<<1)
1457#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001458#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001459
1460#define GEN6_BSD_RNCID 0x12198
1461
Ben Widawskya1e969e2012-04-14 18:41:32 -07001462#define GEN7_FF_THREAD_MODE 0x20a0
1463#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08001464#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001465#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1466#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1467#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1468#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08001469#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001470#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1471#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1472#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1473#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1474#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1475#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1476#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1477#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1478
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001479/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001480 * Framebuffer compression (915+ only)
1481 */
1482
1483#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1484#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1485#define FBC_CONTROL 0x03208
1486#define FBC_CTL_EN (1<<31)
1487#define FBC_CTL_PERIODIC (1<<30)
1488#define FBC_CTL_INTERVAL_SHIFT (16)
1489#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02001490#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07001491#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001492#define FBC_CTL_FENCENO_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001493#define FBC_COMMAND 0x0320c
1494#define FBC_CMD_COMPRESS (1<<0)
1495#define FBC_STATUS 0x03210
1496#define FBC_STAT_COMPRESSING (1<<31)
1497#define FBC_STAT_COMPRESSED (1<<30)
1498#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001499#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001500#define FBC_CONTROL2 0x03214
1501#define FBC_CTL_FENCE_DBL (0<<4)
1502#define FBC_CTL_IDLE_IMM (0<<2)
1503#define FBC_CTL_IDLE_FULL (1<<2)
1504#define FBC_CTL_IDLE_LINE (2<<2)
1505#define FBC_CTL_IDLE_DEBUG (3<<2)
1506#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001507#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf64f1722014-01-23 16:49:17 +02001508#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
Jesse Barnes80824002009-09-10 15:28:06 -07001509#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -07001510
1511#define FBC_LL_SIZE (1536)
1512
Jesse Barnes74dff282009-09-14 15:39:40 -07001513/* Framebuffer compression for GM45+ */
1514#define DPFC_CB_BASE 0x3200
1515#define DPFC_CONTROL 0x3208
1516#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001517#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1518#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07001519#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001520#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01001521#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07001522#define DPFC_SR_EN (1<<10)
1523#define DPFC_CTL_LIMIT_1X (0<<6)
1524#define DPFC_CTL_LIMIT_2X (1<<6)
1525#define DPFC_CTL_LIMIT_4X (2<<6)
1526#define DPFC_RECOMP_CTL 0x320c
1527#define DPFC_RECOMP_STALL_EN (1<<27)
1528#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1529#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1530#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1531#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1532#define DPFC_STATUS 0x3210
1533#define DPFC_INVAL_SEG_SHIFT (16)
1534#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1535#define DPFC_COMP_SEG_SHIFT (0)
1536#define DPFC_COMP_SEG_MASK (0x000003ff)
1537#define DPFC_STATUS2 0x3214
1538#define DPFC_FENCE_YOFF 0x3218
1539#define DPFC_CHICKEN 0x3224
1540#define DPFC_HT_MODIFY (1<<31)
1541
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001542/* Framebuffer compression for Ironlake */
1543#define ILK_DPFC_CB_BASE 0x43200
1544#define ILK_DPFC_CONTROL 0x43208
Rodrigo Vivida46f932014-08-01 02:04:45 -07001545#define FBC_CTL_FALSE_COLOR (1<<10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001546/* The bit 28-8 is reserved */
1547#define DPFC_RESERVED (0x1FFFFF00)
1548#define ILK_DPFC_RECOMP_CTL 0x4320c
1549#define ILK_DPFC_STATUS 0x43210
1550#define ILK_DPFC_FENCE_YOFF 0x43218
1551#define ILK_DPFC_CHICKEN 0x43224
1552#define ILK_FBC_RT_BASE 0x2128
1553#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001554#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001555
1556#define ILK_DISPLAY_CHICKEN1 0x42000
1557#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04001558#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08001559
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001560
Jesse Barnes585fb112008-07-29 11:54:06 -07001561/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001562 * Framebuffer compression for Sandybridge
1563 *
1564 * The following two registers are of type GTTMMADR
1565 */
1566#define SNB_DPFC_CTL_SA 0x100100
1567#define SNB_CPU_FENCE_ENABLE (1<<29)
1568#define DPFC_CPU_FENCE_OFFSET 0x100104
1569
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001570/* Framebuffer compression for Ivybridge */
1571#define IVB_FBC_RT_BASE 0x7020
1572
Paulo Zanoni42db64e2013-05-31 16:33:22 -03001573#define IPS_CTL 0x43408
1574#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001575
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001576#define MSG_FBC_REND_STATE 0x50380
1577#define FBC_REND_NUKE (1<<2)
1578#define FBC_REND_CACHE_CLEAN (1<<1)
1579
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001580/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001581 * GPIO regs
1582 */
1583#define GPIOA 0x5010
1584#define GPIOB 0x5014
1585#define GPIOC 0x5018
1586#define GPIOD 0x501c
1587#define GPIOE 0x5020
1588#define GPIOF 0x5024
1589#define GPIOG 0x5028
1590#define GPIOH 0x502c
1591# define GPIO_CLOCK_DIR_MASK (1 << 0)
1592# define GPIO_CLOCK_DIR_IN (0 << 1)
1593# define GPIO_CLOCK_DIR_OUT (1 << 1)
1594# define GPIO_CLOCK_VAL_MASK (1 << 2)
1595# define GPIO_CLOCK_VAL_OUT (1 << 3)
1596# define GPIO_CLOCK_VAL_IN (1 << 4)
1597# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1598# define GPIO_DATA_DIR_MASK (1 << 8)
1599# define GPIO_DATA_DIR_IN (0 << 9)
1600# define GPIO_DATA_DIR_OUT (1 << 9)
1601# define GPIO_DATA_VAL_MASK (1 << 10)
1602# define GPIO_DATA_VAL_OUT (1 << 11)
1603# define GPIO_DATA_VAL_IN (1 << 12)
1604# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1605
Chris Wilsonf899fc62010-07-20 15:44:45 -07001606#define GMBUS0 0x5100 /* clock/port select */
1607#define GMBUS_RATE_100KHZ (0<<8)
1608#define GMBUS_RATE_50KHZ (1<<8)
1609#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1610#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1611#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1612#define GMBUS_PORT_DISABLED 0
1613#define GMBUS_PORT_SSC 1
1614#define GMBUS_PORT_VGADDC 2
1615#define GMBUS_PORT_PANEL 3
Ville Syrjäläc0c35322014-04-09 13:28:52 +03001616#define GMBUS_PORT_DPD_CHV 3 /* HDMID_CHV */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001617#define GMBUS_PORT_DPC 4 /* HDMIC */
1618#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +08001619#define GMBUS_PORT_DPD 6 /* HDMID */
1620#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001621#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001622#define GMBUS1 0x5104 /* command/status */
1623#define GMBUS_SW_CLR_INT (1<<31)
1624#define GMBUS_SW_RDY (1<<30)
1625#define GMBUS_ENT (1<<29) /* enable timeout */
1626#define GMBUS_CYCLE_NONE (0<<25)
1627#define GMBUS_CYCLE_WAIT (1<<25)
1628#define GMBUS_CYCLE_INDEX (2<<25)
1629#define GMBUS_CYCLE_STOP (4<<25)
1630#define GMBUS_BYTE_COUNT_SHIFT 16
1631#define GMBUS_SLAVE_INDEX_SHIFT 8
1632#define GMBUS_SLAVE_ADDR_SHIFT 1
1633#define GMBUS_SLAVE_READ (1<<0)
1634#define GMBUS_SLAVE_WRITE (0<<0)
1635#define GMBUS2 0x5108 /* status */
1636#define GMBUS_INUSE (1<<15)
1637#define GMBUS_HW_WAIT_PHASE (1<<14)
1638#define GMBUS_STALL_TIMEOUT (1<<13)
1639#define GMBUS_INT (1<<12)
1640#define GMBUS_HW_RDY (1<<11)
1641#define GMBUS_SATOER (1<<10)
1642#define GMBUS_ACTIVE (1<<9)
1643#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1644#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1645#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1646#define GMBUS_NAK_EN (1<<3)
1647#define GMBUS_IDLE_EN (1<<2)
1648#define GMBUS_HW_WAIT_EN (1<<1)
1649#define GMBUS_HW_RDY_EN (1<<0)
1650#define GMBUS5 0x5120 /* byte index */
1651#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08001652
Jesse Barnes585fb112008-07-29 11:54:06 -07001653/*
1654 * Clock control & power management
1655 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03001656#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
1657#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
1658#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
1659#define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07001660
1661#define VGA0 0x6000
1662#define VGA1 0x6004
1663#define VGA_PD 0x6010
1664#define VGA0_PD_P2_DIV_4 (1 << 7)
1665#define VGA0_PD_P1_DIV_2 (1 << 5)
1666#define VGA0_PD_P1_SHIFT 0
1667#define VGA0_PD_P1_MASK (0x1f << 0)
1668#define VGA1_PD_P2_DIV_4 (1 << 15)
1669#define VGA1_PD_P1_DIV_2 (1 << 13)
1670#define VGA1_PD_P1_SHIFT 8
1671#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001672#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02001673#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1674#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001675#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001676#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001677#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07001678#define DPLL_VGA_MODE_DIS (1 << 28)
1679#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1680#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1681#define DPLL_MODE_MASK (3 << 26)
1682#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1683#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1684#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1685#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1686#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1687#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001688#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001689#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02001690#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001691#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001692#define DPLL_SSC_REF_CLOCK_CHV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02001693#define DPLL_PORTC_READY_MASK (0xf << 4)
1694#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001695
Jesse Barnes585fb112008-07-29 11:54:06 -07001696#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001697
1698/* Additional CHV pll/phy registers */
1699#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
1700#define DPLL_PORTD_READY_MASK (0xf)
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001701#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03001702#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001703#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03001704#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001705
Jesse Barnes585fb112008-07-29 11:54:06 -07001706/*
1707 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1708 * this field (only one bit may be set).
1709 */
1710#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1711#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001712#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07001713/* i830, required in DVO non-gang */
1714#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1715#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1716#define PLL_REF_INPUT_DREFCLK (0 << 13)
1717#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1718#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1719#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1720#define PLL_REF_INPUT_MASK (3 << 13)
1721#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001722/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08001723# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1724# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1725# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1726# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1727# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1728
Jesse Barnes585fb112008-07-29 11:54:06 -07001729/*
1730 * Parallel to Serial Load Pulse phase selection.
1731 * Selects the phase for the 10X DPLL clock for the PCIe
1732 * digital display port. The range is 4 to 13; 10 or more
1733 * is just a flip delay. The default is 6
1734 */
1735#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1736#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1737/*
1738 * SDVO multiplier for 945G/GM. Not used on 965.
1739 */
1740#define SDVO_MULTIPLIER_MASK 0x000000ff
1741#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1742#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001743
Ville Syrjälä2d401b12014-04-09 13:29:08 +03001744#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
1745#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
1746#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
1747#define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001748
Jesse Barnes585fb112008-07-29 11:54:06 -07001749/*
1750 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1751 *
1752 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1753 */
1754#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1755#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1756/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1757#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1758#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1759/*
1760 * SDVO/UDI pixel multiplier.
1761 *
1762 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1763 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1764 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1765 * dummy bytes in the datastream at an increased clock rate, with both sides of
1766 * the link knowing how many bytes are fill.
1767 *
1768 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1769 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1770 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1771 * through an SDVO command.
1772 *
1773 * This register field has values of multiplication factor minus 1, with
1774 * a maximum multiplier of 5 for SDVO.
1775 */
1776#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1777#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1778/*
1779 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1780 * This best be set to the default value (3) or the CRT won't work. No,
1781 * I don't entirely understand what this does...
1782 */
1783#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1784#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001785
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001786#define _FPA0 0x06040
1787#define _FPA1 0x06044
1788#define _FPB0 0x06048
1789#define _FPB1 0x0604c
1790#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1791#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001792#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001793#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001794#define FP_N_DIV_SHIFT 16
1795#define FP_M1_DIV_MASK 0x00003f00
1796#define FP_M1_DIV_SHIFT 8
1797#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001798#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001799#define FP_M2_DIV_SHIFT 0
1800#define DPLL_TEST 0x606c
1801#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1802#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1803#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1804#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1805#define DPLLB_TEST_N_BYPASS (1 << 19)
1806#define DPLLB_TEST_M_BYPASS (1 << 18)
1807#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1808#define DPLLA_TEST_N_BYPASS (1 << 3)
1809#define DPLLA_TEST_M_BYPASS (1 << 2)
1810#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1811#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001812#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001813#define DSTATE_PLL_D3_OFF (1<<3)
1814#define DSTATE_GFX_CLOCK_GATING (1<<1)
1815#define DSTATE_DOT_CLOCK_GATING (1<<0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001816#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07001817# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1818# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1819# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1820# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1821# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1822# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1823# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1824# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1825# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1826# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1827# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1828# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1829# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1830# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1831# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1832# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1833# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1834# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1835# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1836# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1837# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1838# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1839# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1840# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1841# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1842# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1843# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1844# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001845/*
Jesse Barnes652c3932009-08-17 13:31:43 -07001846 * This bit must be set on the 830 to prevent hangs when turning off the
1847 * overlay scaler.
1848 */
1849# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1850# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1851# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1852# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1853# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1854
1855#define RENCLK_GATE_D1 0x6204
1856# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1857# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1858# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1859# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1860# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1861# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1862# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1863# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1864# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001865/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07001866# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1867# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1868# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1869# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001870/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07001871# define SV_CLOCK_GATE_DISABLE (1 << 0)
1872# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1873# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1874# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1875# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1876# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1877# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1878# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1879# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1880# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1881# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1882# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1883# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1884# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1885# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1886# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1887# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1888# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1889
1890# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001891/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07001892# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1893# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1894# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1895# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1896# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1897# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03001898/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07001899# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1900# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1901# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1902# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1903# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1904# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1905# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1906# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1907# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1908# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1909# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1910# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1911# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1912# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1913# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1914# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1915# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1916# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1917# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1918
1919#define RENCLK_GATE_D2 0x6208
1920#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1921#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1922#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03001923
1924#define VDECCLK_GATE_D 0x620C /* g4x only */
1925#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
1926
Jesse Barnes652c3932009-08-17 13:31:43 -07001927#define RAMCLK_GATE_D 0x6210 /* CRL only */
1928#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001929
Ville Syrjäläd88b2272013-01-24 15:29:48 +02001930#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07001931#define FW_CSPWRDWNEN (1<<15)
1932
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03001933#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1934
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001935#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1936#define CDCLK_FREQ_SHIFT 4
1937#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1938#define CZCLK_FREQ_MASK 0xf
1939#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1940
Jesse Barnes585fb112008-07-29 11:54:06 -07001941/*
1942 * Palette regs
1943 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001944#define PALETTE_A_OFFSET 0xa000
1945#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03001946#define CHV_PALETTE_C_OFFSET 0xc000
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001947#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
1948 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07001949
Eric Anholt673a3942008-07-30 12:06:12 -07001950/* MCH MMIO space */
1951
1952/*
1953 * MCHBAR mirror.
1954 *
1955 * This mirrors the MCHBAR MMIO space whose location is determined by
1956 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1957 * every way. It is not accessible from the CP register read instructions.
1958 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03001959 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1960 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07001961 */
1962#define MCHBAR_MIRROR_BASE 0x10000
1963
Yuanhan Liu13982612010-12-15 15:42:31 +08001964#define MCHBAR_MIRROR_BASE_SNB 0x140000
1965
Chris Wilson3ebecd02013-04-12 19:10:13 +01001966/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ben Widawsky153b4b952013-10-22 22:05:09 -07001967#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01001968
Ville Syrjälä646b4262014-04-25 20:14:30 +03001969/* 915-945 and GM965 MCH register controlling DRAM channel access */
Eric Anholt673a3942008-07-30 12:06:12 -07001970#define DCC 0x10200
1971#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1972#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1973#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1974#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1975#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001976#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001977
Ville Syrjälä646b4262014-04-25 20:14:30 +03001978/* Pineview MCH register contains DDR3 setting */
Li Peng95534262010-05-18 18:58:44 +08001979#define CSHRDDR3CTL 0x101a8
1980#define CSHRDDR3CTL_DDR3 (1 << 2)
1981
Ville Syrjälä646b4262014-04-25 20:14:30 +03001982/* 965 MCH register controlling DRAM channel configuration */
Eric Anholt673a3942008-07-30 12:06:12 -07001983#define C0DRB3 0x10206
1984#define C1DRB3 0x10606
1985
Ville Syrjälä646b4262014-04-25 20:14:30 +03001986/* snb MCH registers for reading the DRAM channel configuration */
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001987#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1988#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1989#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1990#define MAD_DIMM_ECC_MASK (0x3 << 24)
1991#define MAD_DIMM_ECC_OFF (0x0 << 24)
1992#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1993#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1994#define MAD_DIMM_ECC_ON (0x3 << 24)
1995#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1996#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1997#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1998#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1999#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2000#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2001#define MAD_DIMM_A_SELECT (0x1 << 16)
2002/* DIMM sizes are in multiples of 256mb. */
2003#define MAD_DIMM_B_SIZE_SHIFT 8
2004#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2005#define MAD_DIMM_A_SIZE_SHIFT 0
2006#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2007
Ville Syrjälä646b4262014-04-25 20:14:30 +03002008/* snb MCH registers for priority tuning */
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01002009#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2010#define MCH_SSKPD_WM0_MASK 0x3f
2011#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002012
Jesse Barnesec013e72013-08-20 10:29:23 +01002013#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
2014
Keith Packardb11248d2009-06-11 22:28:56 -07002015/* Clocking configuration register */
2016#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08002017#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07002018#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2019#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2020#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2021#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2022#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002023/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07002024#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002025#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07002026#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002027#define CLKCFG_MEM_533 (1 << 4)
2028#define CLKCFG_MEM_667 (2 << 4)
2029#define CLKCFG_MEM_800 (3 << 4)
2030#define CLKCFG_MEM_MASK (7 << 4)
2031
Jesse Barnesea056c12010-09-10 10:02:13 -07002032#define TSC1 0x11001
2033#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07002034#define TR1 0x11006
2035#define TSFS 0x11020
2036#define TSFS_SLOPE_MASK 0x0000ff00
2037#define TSFS_SLOPE_SHIFT 8
2038#define TSFS_INTR_MASK 0x000000ff
2039
Jesse Barnesf97108d2010-01-29 11:27:07 -08002040#define CRSTANDVID 0x11100
2041#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2042#define PXVFREQ_PX_MASK 0x7f000000
2043#define PXVFREQ_PX_SHIFT 24
2044#define VIDFREQ_BASE 0x11110
2045#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2046#define VIDFREQ2 0x11114
2047#define VIDFREQ3 0x11118
2048#define VIDFREQ4 0x1111c
2049#define VIDFREQ_P0_MASK 0x1f000000
2050#define VIDFREQ_P0_SHIFT 24
2051#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2052#define VIDFREQ_P0_CSCLK_SHIFT 20
2053#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2054#define VIDFREQ_P0_CRCLK_SHIFT 16
2055#define VIDFREQ_P1_MASK 0x00001f00
2056#define VIDFREQ_P1_SHIFT 8
2057#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2058#define VIDFREQ_P1_CSCLK_SHIFT 4
2059#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2060#define INTTOEXT_BASE_ILK 0x11300
2061#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2062#define INTTOEXT_MAP3_SHIFT 24
2063#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2064#define INTTOEXT_MAP2_SHIFT 16
2065#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2066#define INTTOEXT_MAP1_SHIFT 8
2067#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2068#define INTTOEXT_MAP0_SHIFT 0
2069#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2070#define MEMSWCTL 0x11170 /* Ironlake only */
2071#define MEMCTL_CMD_MASK 0xe000
2072#define MEMCTL_CMD_SHIFT 13
2073#define MEMCTL_CMD_RCLK_OFF 0
2074#define MEMCTL_CMD_RCLK_ON 1
2075#define MEMCTL_CMD_CHFREQ 2
2076#define MEMCTL_CMD_CHVID 3
2077#define MEMCTL_CMD_VMMOFF 4
2078#define MEMCTL_CMD_VMMON 5
2079#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2080 when command complete */
2081#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2082#define MEMCTL_FREQ_SHIFT 8
2083#define MEMCTL_SFCAVM (1<<7)
2084#define MEMCTL_TGT_VID_MASK 0x007f
2085#define MEMIHYST 0x1117c
2086#define MEMINTREN 0x11180 /* 16 bits */
2087#define MEMINT_RSEXIT_EN (1<<8)
2088#define MEMINT_CX_SUPR_EN (1<<7)
2089#define MEMINT_CONT_BUSY_EN (1<<6)
2090#define MEMINT_AVG_BUSY_EN (1<<5)
2091#define MEMINT_EVAL_CHG_EN (1<<4)
2092#define MEMINT_MON_IDLE_EN (1<<3)
2093#define MEMINT_UP_EVAL_EN (1<<2)
2094#define MEMINT_DOWN_EVAL_EN (1<<1)
2095#define MEMINT_SW_CMD_EN (1<<0)
2096#define MEMINTRSTR 0x11182 /* 16 bits */
2097#define MEM_RSEXIT_MASK 0xc000
2098#define MEM_RSEXIT_SHIFT 14
2099#define MEM_CONT_BUSY_MASK 0x3000
2100#define MEM_CONT_BUSY_SHIFT 12
2101#define MEM_AVG_BUSY_MASK 0x0c00
2102#define MEM_AVG_BUSY_SHIFT 10
2103#define MEM_EVAL_CHG_MASK 0x0300
2104#define MEM_EVAL_BUSY_SHIFT 8
2105#define MEM_MON_IDLE_MASK 0x00c0
2106#define MEM_MON_IDLE_SHIFT 6
2107#define MEM_UP_EVAL_MASK 0x0030
2108#define MEM_UP_EVAL_SHIFT 4
2109#define MEM_DOWN_EVAL_MASK 0x000c
2110#define MEM_DOWN_EVAL_SHIFT 2
2111#define MEM_SW_CMD_MASK 0x0003
2112#define MEM_INT_STEER_GFX 0
2113#define MEM_INT_STEER_CMR 1
2114#define MEM_INT_STEER_SMI 2
2115#define MEM_INT_STEER_SCI 3
2116#define MEMINTRSTS 0x11184
2117#define MEMINT_RSEXIT (1<<7)
2118#define MEMINT_CONT_BUSY (1<<6)
2119#define MEMINT_AVG_BUSY (1<<5)
2120#define MEMINT_EVAL_CHG (1<<4)
2121#define MEMINT_MON_IDLE (1<<3)
2122#define MEMINT_UP_EVAL (1<<2)
2123#define MEMINT_DOWN_EVAL (1<<1)
2124#define MEMINT_SW_CMD (1<<0)
2125#define MEMMODECTL 0x11190
2126#define MEMMODE_BOOST_EN (1<<31)
2127#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2128#define MEMMODE_BOOST_FREQ_SHIFT 24
2129#define MEMMODE_IDLE_MODE_MASK 0x00030000
2130#define MEMMODE_IDLE_MODE_SHIFT 16
2131#define MEMMODE_IDLE_MODE_EVAL 0
2132#define MEMMODE_IDLE_MODE_CONT 1
2133#define MEMMODE_HWIDLE_EN (1<<15)
2134#define MEMMODE_SWMODE_EN (1<<14)
2135#define MEMMODE_RCLK_GATE (1<<13)
2136#define MEMMODE_HW_UPDATE (1<<12)
2137#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2138#define MEMMODE_FSTART_SHIFT 8
2139#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2140#define MEMMODE_FMAX_SHIFT 4
2141#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2142#define RCBMAXAVG 0x1119c
2143#define MEMSWCTL2 0x1119e /* Cantiga only */
2144#define SWMEMCMD_RENDER_OFF (0 << 13)
2145#define SWMEMCMD_RENDER_ON (1 << 13)
2146#define SWMEMCMD_SWFREQ (2 << 13)
2147#define SWMEMCMD_TARVID (3 << 13)
2148#define SWMEMCMD_VRM_OFF (4 << 13)
2149#define SWMEMCMD_VRM_ON (5 << 13)
2150#define CMDSTS (1<<12)
2151#define SFCAVM (1<<11)
2152#define SWFREQ_MASK 0x0380 /* P0-7 */
2153#define SWFREQ_SHIFT 7
2154#define TARVID_MASK 0x001f
2155#define MEMSTAT_CTG 0x111a0
2156#define RCBMINAVG 0x111a0
2157#define RCUPEI 0x111b0
2158#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08002159#define RSTDBYCTL 0x111b8
2160#define RS1EN (1<<31)
2161#define RS2EN (1<<30)
2162#define RS3EN (1<<29)
2163#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2164#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2165#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2166#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2167#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2168#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2169#define RSX_STATUS_MASK (7<<20)
2170#define RSX_STATUS_ON (0<<20)
2171#define RSX_STATUS_RC1 (1<<20)
2172#define RSX_STATUS_RC1E (2<<20)
2173#define RSX_STATUS_RS1 (3<<20)
2174#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2175#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2176#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2177#define RSX_STATUS_RSVD2 (7<<20)
2178#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2179#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2180#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2181#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2182#define RS1CONTSAV_MASK (3<<14)
2183#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2184#define RS1CONTSAV_RSVD (1<<14)
2185#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2186#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2187#define NORMSLEXLAT_MASK (3<<12)
2188#define SLOW_RS123 (0<<12)
2189#define SLOW_RS23 (1<<12)
2190#define SLOW_RS3 (2<<12)
2191#define NORMAL_RS123 (3<<12)
2192#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2193#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2194#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2195#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2196#define RS_CSTATE_MASK (3<<4)
2197#define RS_CSTATE_C367_RS1 (0<<4)
2198#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2199#define RS_CSTATE_RSVD (2<<4)
2200#define RS_CSTATE_C367_RS2 (3<<4)
2201#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2202#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002203#define VIDCTL 0x111c0
2204#define VIDSTS 0x111c8
2205#define VIDSTART 0x111cc /* 8 bits */
2206#define MEMSTAT_ILK 0x111f8
2207#define MEMSTAT_VID_MASK 0x7f00
2208#define MEMSTAT_VID_SHIFT 8
2209#define MEMSTAT_PSTATE_MASK 0x00f8
2210#define MEMSTAT_PSTATE_SHIFT 3
2211#define MEMSTAT_MON_ACTV (1<<2)
2212#define MEMSTAT_SRC_CTL_MASK 0x0003
2213#define MEMSTAT_SRC_CTL_CORE 0
2214#define MEMSTAT_SRC_CTL_TRB 1
2215#define MEMSTAT_SRC_CTL_THM 2
2216#define MEMSTAT_SRC_CTL_STDBY 3
2217#define RCPREVBSYTUPAVG 0x113b8
2218#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07002219#define PMMISC 0x11214
2220#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07002221#define SDEW 0x1124c
2222#define CSIEW0 0x11250
2223#define CSIEW1 0x11254
2224#define CSIEW2 0x11258
2225#define PEW 0x1125c
2226#define DEW 0x11270
2227#define MCHAFE 0x112c0
2228#define CSIEC 0x112e0
2229#define DMIEC 0x112e4
2230#define DDREC 0x112e8
2231#define PEG0EC 0x112ec
2232#define PEG1EC 0x112f0
2233#define GFXEC 0x112f4
2234#define RPPREVBSYTUPAVG 0x113b8
2235#define RPPREVBSYTDNAVG 0x113bc
2236#define ECR 0x11600
2237#define ECR_GPFE (1<<31)
2238#define ECR_IMONE (1<<30)
2239#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2240#define OGW0 0x11608
2241#define OGW1 0x1160c
2242#define EG0 0x11610
2243#define EG1 0x11614
2244#define EG2 0x11618
2245#define EG3 0x1161c
2246#define EG4 0x11620
2247#define EG5 0x11624
2248#define EG6 0x11628
2249#define EG7 0x1162c
2250#define PXW 0x11664
2251#define PXWL 0x11680
2252#define LCFUSE02 0x116c0
2253#define LCFUSE_HIV_MASK 0x000000ff
2254#define CSIPLL0 0x12c10
2255#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08002256#define PEG_BAND_GAP_DATA 0x14d68
2257
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002258#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2259#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
2260#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
2261
Ben Widawsky153b4b952013-10-22 22:05:09 -07002262#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
2263#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2264#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002265
Jesse Barnes585fb112008-07-29 11:54:06 -07002266/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002267 * Logical Context regs
2268 */
2269#define CCID 0x2180
2270#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002271/*
2272 * Notes on SNB/IVB/VLV context size:
2273 * - Power context is saved elsewhere (LLC or stolen)
2274 * - Ring/execlist context is saved on SNB, not on IVB
2275 * - Extended context size already includes render context size
2276 * - We always need to follow the extended context size.
2277 * SNB BSpec has comments indicating that we should use the
2278 * render context size instead if execlists are disabled, but
2279 * based on empirical testing that's just nonsense.
2280 * - Pipelined/VF state is saved on SNB/IVB respectively
2281 * - GT1 size just indicates how much of render context
2282 * doesn't need saving on GT1
2283 */
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002284#define CXT_SIZE 0x21a0
2285#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2286#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2287#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2288#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2289#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002290#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002291 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2292 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002293#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea1242012-07-18 10:10:10 -07002294#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2295#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002296#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2297#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2298#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2299#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002300#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002301 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07002302/* Haswell does have the CXT_SIZE register however it does not appear to be
2303 * valid. Now, docs explain in dwords what is in the context object. The full
2304 * size is 70720 bytes, however, the power context and execlist context will
2305 * never be saved (power context is stored elsewhere, and execlists don't work
2306 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2307 */
2308#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07002309/* Same as Haswell, but 72064 bytes now. */
2310#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2311
Mika Kuoppala542a6b22014-07-09 14:55:56 +03002312#define CHV_CLK_CTL1 0x101100
Jesse Barnese454a052013-09-26 17:55:58 -07002313#define VLV_CLK_CTL2 0x101104
2314#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2315
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002316/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002317 * Overlay regs
2318 */
2319
2320#define OVADD 0x30000
2321#define DOVSTA 0x30008
2322#define OC_BUF (0x3<<20)
2323#define OGAMC5 0x30010
2324#define OGAMC4 0x30014
2325#define OGAMC3 0x30018
2326#define OGAMC2 0x3001c
2327#define OGAMC1 0x30020
2328#define OGAMC0 0x30024
2329
2330/*
2331 * Display engine regs
2332 */
2333
Shuang He8bf1e9f2013-10-15 18:55:27 +01002334/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002335#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01002336#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002337/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01002338#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2339#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2340#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002341/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002342#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2343#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2344#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2345/* embedded DP port on the north display block, reserved on ivb */
2346#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2347#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02002348/* vlv source selection */
2349#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2350#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2351#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2352/* with DP port the pipe source is invalid */
2353#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2354#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2355#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2356/* gen3+ source selection */
2357#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2358#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2359#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2360/* with DP/TV port the pipe source is invalid */
2361#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2362#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2363#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2364#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2365#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2366/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02002367#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002368
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002369#define _PIPE_CRC_RES_1_A_IVB 0x60064
2370#define _PIPE_CRC_RES_2_A_IVB 0x60068
2371#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2372#define _PIPE_CRC_RES_4_A_IVB 0x60070
2373#define _PIPE_CRC_RES_5_A_IVB 0x60074
2374
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002375#define _PIPE_CRC_RES_RED_A 0x60060
2376#define _PIPE_CRC_RES_GREEN_A 0x60064
2377#define _PIPE_CRC_RES_BLUE_A 0x60068
2378#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2379#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01002380
2381/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002382#define _PIPE_CRC_RES_1_B_IVB 0x61064
2383#define _PIPE_CRC_RES_2_B_IVB 0x61068
2384#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2385#define _PIPE_CRC_RES_4_B_IVB 0x61070
2386#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01002387
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002388#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002389#define PIPE_CRC_RES_1_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002390 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002391#define PIPE_CRC_RES_2_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002392 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002393#define PIPE_CRC_RES_3_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002394 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002395#define PIPE_CRC_RES_4_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002396 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002397#define PIPE_CRC_RES_5_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002398 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002399
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002400#define PIPE_CRC_RES_RED(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002401 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002402#define PIPE_CRC_RES_GREEN(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002403 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002404#define PIPE_CRC_RES_BLUE(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002405 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002406#define PIPE_CRC_RES_RES1_I915(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002407 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002408#define PIPE_CRC_RES_RES2_G4X(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002409 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002410
Jesse Barnes585fb112008-07-29 11:54:06 -07002411/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002412#define _HTOTAL_A 0x60000
2413#define _HBLANK_A 0x60004
2414#define _HSYNC_A 0x60008
2415#define _VTOTAL_A 0x6000c
2416#define _VBLANK_A 0x60010
2417#define _VSYNC_A 0x60014
2418#define _PIPEASRC 0x6001c
2419#define _BCLRPAT_A 0x60020
2420#define _VSYNCSHIFT_A 0x60028
Jesse Barnes585fb112008-07-29 11:54:06 -07002421
2422/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002423#define _HTOTAL_B 0x61000
2424#define _HBLANK_B 0x61004
2425#define _HSYNC_B 0x61008
2426#define _VTOTAL_B 0x6100c
2427#define _VBLANK_B 0x61010
2428#define _VSYNC_B 0x61014
2429#define _PIPEBSRC 0x6101c
2430#define _BCLRPAT_B 0x61020
2431#define _VSYNCSHIFT_B 0x61028
Daniel Vetter0529a0d2012-01-28 14:49:24 +01002432
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002433#define TRANSCODER_A_OFFSET 0x60000
2434#define TRANSCODER_B_OFFSET 0x61000
2435#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002436#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002437#define TRANSCODER_EDP_OFFSET 0x6f000
2438
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002439#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2440 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2441 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002442
2443#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2444#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2445#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2446#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2447#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2448#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2449#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2450#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2451#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002452
Ben Widawskyed8546a2013-11-04 22:45:05 -08002453/* HSW+ eDP PSR registers */
2454#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
Ben Widawsky18b59922013-09-20 09:35:30 -07002455#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002456#define EDP_PSR_ENABLE (1<<31)
Rodrigo Vivi82c56252014-06-12 10:16:42 -07002457#define BDW_PSR_SINGLE_FRAME (1<<30)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002458#define EDP_PSR_LINK_DISABLE (0<<27)
2459#define EDP_PSR_LINK_STANDBY (1<<27)
2460#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2461#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2462#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2463#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2464#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2465#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2466#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2467#define EDP_PSR_TP1_TP2_SEL (0<<11)
2468#define EDP_PSR_TP1_TP3_SEL (1<<11)
2469#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2470#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2471#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2472#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2473#define EDP_PSR_TP1_TIME_500us (0<<4)
2474#define EDP_PSR_TP1_TIME_100us (1<<4)
2475#define EDP_PSR_TP1_TIME_2500us (2<<4)
2476#define EDP_PSR_TP1_TIME_0us (3<<4)
2477#define EDP_PSR_IDLE_FRAME_SHIFT 0
2478
Ben Widawsky18b59922013-09-20 09:35:30 -07002479#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2480#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002481#define EDP_PSR_DPCD_COMMAND 0x80060000
Ben Widawsky18b59922013-09-20 09:35:30 -07002482#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002483#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
Ben Widawsky18b59922013-09-20 09:35:30 -07002484#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2485#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2486#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002487
Ben Widawsky18b59922013-09-20 09:35:30 -07002488#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002489#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002490#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2491#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2492#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2493#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2494#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2495#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2496#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2497#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2498#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2499#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2500#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2501#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2502#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2503#define EDP_PSR_STATUS_COUNT_SHIFT 16
2504#define EDP_PSR_STATUS_COUNT_MASK 0xf
2505#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2506#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2507#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2508#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2509#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2510#define EDP_PSR_STATUS_IDLE_MASK 0xf
2511
Ben Widawsky18b59922013-09-20 09:35:30 -07002512#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002513#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002514
Ben Widawsky18b59922013-09-20 09:35:30 -07002515#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002516#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2517#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2518#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2519
Jesse Barnes585fb112008-07-29 11:54:06 -07002520/* VGA port control */
2521#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002522#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02002523#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002524
Jesse Barnes585fb112008-07-29 11:54:06 -07002525#define ADPA_DAC_ENABLE (1<<31)
2526#define ADPA_DAC_DISABLE 0
2527#define ADPA_PIPE_SELECT_MASK (1<<30)
2528#define ADPA_PIPE_A_SELECT 0
2529#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07002530#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002531/* CPT uses bits 29:30 for pch transcoder select */
2532#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2533#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2534#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2535#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2536#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2537#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2538#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2539#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2540#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2541#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2542#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2543#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2544#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2545#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2546#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2547#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2548#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2549#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2550#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002551#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2552#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002553#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002554#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002555#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07002556#define ADPA_HSYNC_CNTL_ENABLE 0
2557#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2558#define ADPA_VSYNC_ACTIVE_LOW 0
2559#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2560#define ADPA_HSYNC_ACTIVE_LOW 0
2561#define ADPA_DPMS_MASK (~(3<<10))
2562#define ADPA_DPMS_ON (0<<10)
2563#define ADPA_DPMS_SUSPEND (1<<10)
2564#define ADPA_DPMS_STANDBY (2<<10)
2565#define ADPA_DPMS_OFF (3<<10)
2566
Chris Wilson939fe4d2010-10-09 10:33:26 +01002567
Jesse Barnes585fb112008-07-29 11:54:06 -07002568/* Hotplug control (945+ only) */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002569#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01002570#define PORTB_HOTPLUG_INT_EN (1 << 29)
2571#define PORTC_HOTPLUG_INT_EN (1 << 28)
2572#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07002573#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2574#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2575#define TV_HOTPLUG_INT_EN (1 << 18)
2576#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05002577#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2578 PORTC_HOTPLUG_INT_EN | \
2579 PORTD_HOTPLUG_INT_EN | \
2580 SDVOC_HOTPLUG_INT_EN | \
2581 SDVOB_HOTPLUG_INT_EN | \
2582 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07002583#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08002584#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2585/* must use period 64 on GM45 according to docs */
2586#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2587#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2588#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2589#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2590#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2591#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2592#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2593#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2594#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2595#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2596#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2597#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002598
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002599#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02002600/*
2601 * HDMI/DP bits are gen4+
2602 *
2603 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2604 * Please check the detailed lore in the commit message for for experimental
2605 * evidence.
2606 */
Todd Previte232a6ee2014-01-23 00:13:41 -07002607#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2608#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2609#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2610/* VLV DP/HDMI bits again match Bspec */
2611#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2612#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2613#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01002614#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02002615#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
2616#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01002617#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02002618#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
2619#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01002620#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02002621#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
2622#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01002623/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07002624#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2625#define TV_HOTPLUG_INT_STATUS (1 << 10)
2626#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2627#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2628#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2629#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01002630#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2631#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2632#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02002633#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2634
Chris Wilson084b6122012-05-11 18:01:33 +01002635/* SDVO is different across gen3/4 */
2636#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2637#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02002638/*
2639 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2640 * since reality corrobates that they're the same as on gen3. But keep these
2641 * bits here (and the comment!) to help any other lost wanderers back onto the
2642 * right tracks.
2643 */
Chris Wilson084b6122012-05-11 18:01:33 +01002644#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2645#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2646#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2647#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05002648#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2649 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2650 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2651 PORTB_HOTPLUG_INT_STATUS | \
2652 PORTC_HOTPLUG_INT_STATUS | \
2653 PORTD_HOTPLUG_INT_STATUS)
2654
Egbert Eiche5868a32013-02-28 04:17:12 -05002655#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2656 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2657 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2658 PORTB_HOTPLUG_INT_STATUS | \
2659 PORTC_HOTPLUG_INT_STATUS | \
2660 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07002661
Paulo Zanonic20cd312013-02-19 16:21:45 -03002662/* SDVO and HDMI port control.
2663 * The same register may be used for SDVO or HDMI */
2664#define GEN3_SDVOB 0x61140
2665#define GEN3_SDVOC 0x61160
2666#define GEN4_HDMIB GEN3_SDVOB
2667#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjälä9418c1f2014-04-09 13:28:56 +03002668#define CHV_HDMID 0x6116C
Paulo Zanonic20cd312013-02-19 16:21:45 -03002669#define PCH_SDVOB 0xe1140
2670#define PCH_HDMIB PCH_SDVOB
2671#define PCH_HDMIC 0xe1150
2672#define PCH_HDMID 0xe1160
2673
Daniel Vetter84093602013-11-01 10:50:21 +01002674#define PORT_DFT_I9XX 0x61150
2675#define DC_BALANCE_RESET (1 << 25)
Rodrigo Vivia8aab8b2014-06-05 14:28:17 -07002676#define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01002677#define DC_BALANCE_RESET_VLV (1 << 31)
2678#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2679#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2680#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2681
Paulo Zanonic20cd312013-02-19 16:21:45 -03002682/* Gen 3 SDVO bits: */
2683#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002684#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2685#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002686#define SDVO_PIPE_B_SELECT (1 << 30)
2687#define SDVO_STALL_SELECT (1 << 29)
2688#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002689/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002690 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07002691 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07002692 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2693 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002694#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07002695#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03002696#define SDVO_PHASE_SELECT_MASK (15 << 19)
2697#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2698#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2699#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2700#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2701#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2702#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002703/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002704#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2705 SDVO_INTERRUPT_ENABLE)
2706#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2707
2708/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002709#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03002710#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002711#define SDVO_ENCODING_SDVO (0 << 10)
2712#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002713#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2714#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002715#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002716#define SDVO_AUDIO_ENABLE (1 << 6)
2717/* VSYNC/HSYNC bits new with 965, default is to be set */
2718#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2719#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2720
2721/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002722#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002723#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2724
2725/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002726#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2727#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002728
Chon Ming Lee44f37d12014-04-09 13:28:21 +03002729/* CHV SDVO/HDMI bits: */
2730#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
2731#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
2732
Jesse Barnes585fb112008-07-29 11:54:06 -07002733
2734/* DVO port control */
2735#define DVOA 0x61120
2736#define DVOB 0x61140
2737#define DVOC 0x61160
2738#define DVO_ENABLE (1 << 31)
2739#define DVO_PIPE_B_SELECT (1 << 30)
2740#define DVO_PIPE_STALL_UNUSED (0 << 28)
2741#define DVO_PIPE_STALL (1 << 28)
2742#define DVO_PIPE_STALL_TV (2 << 28)
2743#define DVO_PIPE_STALL_MASK (3 << 28)
2744#define DVO_USE_VGA_SYNC (1 << 15)
2745#define DVO_DATA_ORDER_I740 (0 << 14)
2746#define DVO_DATA_ORDER_FP (1 << 14)
2747#define DVO_VSYNC_DISABLE (1 << 11)
2748#define DVO_HSYNC_DISABLE (1 << 10)
2749#define DVO_VSYNC_TRISTATE (1 << 9)
2750#define DVO_HSYNC_TRISTATE (1 << 8)
2751#define DVO_BORDER_ENABLE (1 << 7)
2752#define DVO_DATA_ORDER_GBRG (1 << 6)
2753#define DVO_DATA_ORDER_RGGB (0 << 6)
2754#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2755#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2756#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2757#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2758#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2759#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2760#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2761#define DVO_PRESERVE_MASK (0x7<<24)
2762#define DVOA_SRCDIM 0x61124
2763#define DVOB_SRCDIM 0x61144
2764#define DVOC_SRCDIM 0x61164
2765#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2766#define DVO_SRCDIM_VERTICAL_SHIFT 0
2767
2768/* LVDS port control */
2769#define LVDS 0x61180
2770/*
2771 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2772 * the DPLL semantics change when the LVDS is assigned to that pipe.
2773 */
2774#define LVDS_PORT_EN (1 << 31)
2775/* Selects pipe B for LVDS data. Must be set on pre-965. */
2776#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002777#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07002778#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08002779/* LVDS dithering flag on 965/g4x platform */
2780#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08002781/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2782#define LVDS_VSYNC_POLARITY (1 << 21)
2783#define LVDS_HSYNC_POLARITY (1 << 20)
2784
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08002785/* Enable border for unscaled (or aspect-scaled) display */
2786#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07002787/*
2788 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2789 * pixel.
2790 */
2791#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2792#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2793#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2794/*
2795 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2796 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2797 * on.
2798 */
2799#define LVDS_A3_POWER_MASK (3 << 6)
2800#define LVDS_A3_POWER_DOWN (0 << 6)
2801#define LVDS_A3_POWER_UP (3 << 6)
2802/*
2803 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2804 * is set.
2805 */
2806#define LVDS_CLKB_POWER_MASK (3 << 4)
2807#define LVDS_CLKB_POWER_DOWN (0 << 4)
2808#define LVDS_CLKB_POWER_UP (3 << 4)
2809/*
2810 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2811 * setting for whether we are in dual-channel mode. The B3 pair will
2812 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2813 */
2814#define LVDS_B0B3_POWER_MASK (3 << 2)
2815#define LVDS_B0B3_POWER_DOWN (0 << 2)
2816#define LVDS_B0B3_POWER_UP (3 << 2)
2817
David Härdeman3c17fe42010-09-24 21:44:32 +02002818/* Video Data Island Packet control */
2819#define VIDEO_DIP_DATA 0x61178
Paulo Zanoniadf00b22012-09-25 13:23:34 -03002820/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2821 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2822 * of the infoframe structure specified by CEA-861. */
2823#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002824#define VIDEO_DIP_VSC_DATA_SIZE 36
David Härdeman3c17fe42010-09-24 21:44:32 +02002825#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002826/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02002827#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02002828#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03002829#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002830#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02002831#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2832#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002833#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02002834#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2835#define VIDEO_DIP_SELECT_AVI (0 << 19)
2836#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2837#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07002838#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02002839#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2840#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2841#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03002842#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002843/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002844#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2845#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002846#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002847#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2848#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002849#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02002850
Jesse Barnes585fb112008-07-29 11:54:06 -07002851/* Panel power sequencing */
2852#define PP_STATUS 0x61200
2853#define PP_ON (1 << 31)
2854/*
2855 * Indicates that all dependencies of the panel are on:
2856 *
2857 * - PLL enabled
2858 * - pipe enabled
2859 * - LVDS/DVOB/DVOC on
2860 */
2861#define PP_READY (1 << 30)
2862#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07002863#define PP_SEQUENCE_POWER_UP (1 << 28)
2864#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2865#define PP_SEQUENCE_MASK (3 << 28)
2866#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002867#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002868#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07002869#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2870#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2871#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2872#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2873#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2874#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2875#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2876#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2877#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002878#define PP_CONTROL 0x61204
2879#define POWER_TARGET_ON (1 << 0)
2880#define PP_ON_DELAYS 0x61208
2881#define PP_OFF_DELAYS 0x6120c
2882#define PP_DIVISOR 0x61210
2883
2884/* Panel fitting */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002885#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07002886#define PFIT_ENABLE (1 << 31)
2887#define PFIT_PIPE_MASK (3 << 29)
2888#define PFIT_PIPE_SHIFT 29
2889#define VERT_INTERP_DISABLE (0 << 10)
2890#define VERT_INTERP_BILINEAR (1 << 10)
2891#define VERT_INTERP_MASK (3 << 10)
2892#define VERT_AUTO_SCALE (1 << 9)
2893#define HORIZ_INTERP_DISABLE (0 << 6)
2894#define HORIZ_INTERP_BILINEAR (1 << 6)
2895#define HORIZ_INTERP_MASK (3 << 6)
2896#define HORIZ_AUTO_SCALE (1 << 5)
2897#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002898#define PFIT_FILTER_FUZZY (0 << 24)
2899#define PFIT_SCALING_AUTO (0 << 26)
2900#define PFIT_SCALING_PROGRAMMED (1 << 26)
2901#define PFIT_SCALING_PILLAR (2 << 26)
2902#define PFIT_SCALING_LETTER (3 << 26)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002903#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002904/* Pre-965 */
2905#define PFIT_VERT_SCALE_SHIFT 20
2906#define PFIT_VERT_SCALE_MASK 0xfff00000
2907#define PFIT_HORIZ_SCALE_SHIFT 4
2908#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2909/* 965+ */
2910#define PFIT_VERT_SCALE_SHIFT_965 16
2911#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2912#define PFIT_HORIZ_SCALE_SHIFT_965 0
2913#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2914
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002915#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07002916
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002917#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
2918#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002919#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
2920 _VLV_BLC_PWM_CTL2_B)
2921
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002922#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
2923#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002924#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
2925 _VLV_BLC_PWM_CTL_B)
2926
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002927#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
2928#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002929#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
2930 _VLV_BLC_HIST_CTL_B)
2931
Jesse Barnes585fb112008-07-29 11:54:06 -07002932/* Backlight control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002933#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002934#define BLM_PWM_ENABLE (1 << 31)
2935#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2936#define BLM_PIPE_SELECT (1 << 29)
2937#define BLM_PIPE_SELECT_IVB (3 << 29)
2938#define BLM_PIPE_A (0 << 29)
2939#define BLM_PIPE_B (1 << 29)
2940#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03002941#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2942#define BLM_TRANSCODER_B BLM_PIPE_B
2943#define BLM_TRANSCODER_C BLM_PIPE_C
2944#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002945#define BLM_PIPE(pipe) ((pipe) << 29)
2946#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2947#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2948#define BLM_PHASE_IN_ENABLE (1 << 25)
2949#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2950#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2951#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2952#define BLM_PHASE_IN_COUNT_SHIFT (8)
2953#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2954#define BLM_PHASE_IN_INCR_SHIFT (0)
2955#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002956#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01002957/*
2958 * This is the most significant 15 bits of the number of backlight cycles in a
2959 * complete cycle of the modulated backlight control.
2960 *
2961 * The actual value is this field multiplied by two.
2962 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002963#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2964#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2965#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002966/*
2967 * This is the number of cycles out of the backlight modulation cycle for which
2968 * the backlight is on.
2969 *
2970 * This field must be no greater than the number of cycles in the complete
2971 * backlight modulation cycle.
2972 */
2973#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2974#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02002975#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2976#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002977
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002978#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07002979
Daniel Vetter7cf41602012-06-05 10:07:09 +02002980/* New registers for PCH-split platforms. Safe where new bits show up, the
2981 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2982#define BLC_PWM_CPU_CTL2 0x48250
2983#define BLC_PWM_CPU_CTL 0x48254
2984
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002985#define HSW_BLC_PWM2_CTL 0x48350
2986
Daniel Vetter7cf41602012-06-05 10:07:09 +02002987/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2988 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2989#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02002990#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002991#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2992#define BLM_PCH_POLARITY (1 << 29)
2993#define BLC_PWM_PCH_CTL2 0xc8254
2994
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002995#define UTIL_PIN_CTL 0x48400
2996#define UTIL_PIN_ENABLE (1 << 31)
2997
2998#define PCH_GTC_CTL 0xe7000
2999#define PCH_GTC_ENABLE (1 << 31)
3000
Jesse Barnes585fb112008-07-29 11:54:06 -07003001/* TV port control */
3002#define TV_CTL 0x68000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003003/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07003004# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003005/* Sources the TV encoder input from pipe B instead of A. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003006# define TV_ENC_PIPEB_SELECT (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003007/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003008# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003009/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003010# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003011/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003012# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003013/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003014# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3015# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003016/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003017# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003018/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003019# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003020/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07003021# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003022/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003023# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003024/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07003025# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003026/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07003027# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003028/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003029# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003030/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07003031# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003032/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003033# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003034/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003035 * Enables a fix for the 915GM only.
3036 *
3037 * Not sure what it does.
3038 */
3039# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003040/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08003041# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003042# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003043/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07003044# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003045/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003046# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003047/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003048# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003049/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07003050# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003051/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07003052# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003053/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003054# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003055/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003056# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003057/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07003058# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003059/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07003060# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003061/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003062 * This test mode forces the DACs to 50% of full output.
3063 *
3064 * This is used for load detection in combination with TVDAC_SENSE_MASK
3065 */
3066# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3067# define TV_TEST_MODE_MASK (7 << 0)
3068
3069#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01003070# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003071/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003072 * Reports that DAC state change logic has reported change (RO).
3073 *
3074 * This gets cleared when TV_DAC_STATE_EN is cleared
3075*/
3076# define TVDAC_STATE_CHG (1 << 31)
3077# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003078/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003079# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003080/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003081# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003082/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003083# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003084/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003085 * Enables DAC state detection logic, for load-based TV detection.
3086 *
3087 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3088 * to off, for load detection to work.
3089 */
3090# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003091/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003092# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003093/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003094# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003095/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003096# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003097/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07003098# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003099/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07003100# define ENC_TVDAC_SLEW_FAST (1 << 6)
3101# define DAC_A_1_3_V (0 << 4)
3102# define DAC_A_1_1_V (1 << 4)
3103# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08003104# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003105# define DAC_B_1_3_V (0 << 2)
3106# define DAC_B_1_1_V (1 << 2)
3107# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08003108# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003109# define DAC_C_1_3_V (0 << 0)
3110# define DAC_C_1_1_V (1 << 0)
3111# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08003112# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003113
Ville Syrjälä646b4262014-04-25 20:14:30 +03003114/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003115 * CSC coefficients are stored in a floating point format with 9 bits of
3116 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3117 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3118 * -1 (0x3) being the only legal negative value.
3119 */
3120#define TV_CSC_Y 0x68010
3121# define TV_RY_MASK 0x07ff0000
3122# define TV_RY_SHIFT 16
3123# define TV_GY_MASK 0x00000fff
3124# define TV_GY_SHIFT 0
3125
3126#define TV_CSC_Y2 0x68014
3127# define TV_BY_MASK 0x07ff0000
3128# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003129/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003130 * Y attenuation for component video.
3131 *
3132 * Stored in 1.9 fixed point.
3133 */
3134# define TV_AY_MASK 0x000003ff
3135# define TV_AY_SHIFT 0
3136
3137#define TV_CSC_U 0x68018
3138# define TV_RU_MASK 0x07ff0000
3139# define TV_RU_SHIFT 16
3140# define TV_GU_MASK 0x000007ff
3141# define TV_GU_SHIFT 0
3142
3143#define TV_CSC_U2 0x6801c
3144# define TV_BU_MASK 0x07ff0000
3145# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003146/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003147 * U attenuation for component video.
3148 *
3149 * Stored in 1.9 fixed point.
3150 */
3151# define TV_AU_MASK 0x000003ff
3152# define TV_AU_SHIFT 0
3153
3154#define TV_CSC_V 0x68020
3155# define TV_RV_MASK 0x0fff0000
3156# define TV_RV_SHIFT 16
3157# define TV_GV_MASK 0x000007ff
3158# define TV_GV_SHIFT 0
3159
3160#define TV_CSC_V2 0x68024
3161# define TV_BV_MASK 0x07ff0000
3162# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003163/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003164 * V attenuation for component video.
3165 *
3166 * Stored in 1.9 fixed point.
3167 */
3168# define TV_AV_MASK 0x000007ff
3169# define TV_AV_SHIFT 0
3170
3171#define TV_CLR_KNOBS 0x68028
Ville Syrjälä646b4262014-04-25 20:14:30 +03003172/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07003173# define TV_BRIGHTNESS_MASK 0xff000000
3174# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03003175/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003176# define TV_CONTRAST_MASK 0x00ff0000
3177# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003178/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003179# define TV_SATURATION_MASK 0x0000ff00
3180# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003181/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07003182# define TV_HUE_MASK 0x000000ff
3183# define TV_HUE_SHIFT 0
3184
3185#define TV_CLR_LEVEL 0x6802c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003186/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07003187# define TV_BLACK_LEVEL_MASK 0x01ff0000
3188# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003189/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07003190# define TV_BLANK_LEVEL_MASK 0x000001ff
3191# define TV_BLANK_LEVEL_SHIFT 0
3192
3193#define TV_H_CTL_1 0x68030
Ville Syrjälä646b4262014-04-25 20:14:30 +03003194/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003195# define TV_HSYNC_END_MASK 0x1fff0000
3196# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003197/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07003198# define TV_HTOTAL_MASK 0x00001fff
3199# define TV_HTOTAL_SHIFT 0
3200
3201#define TV_H_CTL_2 0x68034
Ville Syrjälä646b4262014-04-25 20:14:30 +03003202/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003203# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003204/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003205# define TV_HBURST_START_SHIFT 16
3206# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003207/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07003208# define TV_HBURST_LEN_SHIFT 0
3209# define TV_HBURST_LEN_MASK 0x0001fff
3210
3211#define TV_H_CTL_3 0x68038
Ville Syrjälä646b4262014-04-25 20:14:30 +03003212/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003213# define TV_HBLANK_END_SHIFT 16
3214# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003215/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003216# define TV_HBLANK_START_SHIFT 0
3217# define TV_HBLANK_START_MASK 0x0001fff
3218
3219#define TV_V_CTL_1 0x6803c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003220/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003221# define TV_NBR_END_SHIFT 16
3222# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003223/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003224# define TV_VI_END_F1_SHIFT 8
3225# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003226/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003227# define TV_VI_END_F2_SHIFT 0
3228# define TV_VI_END_F2_MASK 0x0000003f
3229
3230#define TV_V_CTL_2 0x68040
Ville Syrjälä646b4262014-04-25 20:14:30 +03003231/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003232# define TV_VSYNC_LEN_MASK 0x07ff0000
3233# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003234/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07003235 * number of half lines.
3236 */
3237# define TV_VSYNC_START_F1_MASK 0x00007f00
3238# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003239/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003240 * Offset of the start of vsync in field 2, measured in one less than the
3241 * number of half lines.
3242 */
3243# define TV_VSYNC_START_F2_MASK 0x0000007f
3244# define TV_VSYNC_START_F2_SHIFT 0
3245
3246#define TV_V_CTL_3 0x68044
Ville Syrjälä646b4262014-04-25 20:14:30 +03003247/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07003248# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003249/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003250# define TV_VEQ_LEN_MASK 0x007f0000
3251# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003252/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07003253 * the number of half lines.
3254 */
3255# define TV_VEQ_START_F1_MASK 0x0007f00
3256# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003257/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003258 * Offset of the start of equalization in field 2, measured in one less than
3259 * the number of half lines.
3260 */
3261# define TV_VEQ_START_F2_MASK 0x000007f
3262# define TV_VEQ_START_F2_SHIFT 0
3263
3264#define TV_V_CTL_4 0x68048
Ville Syrjälä646b4262014-04-25 20:14:30 +03003265/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003266 * Offset to start of vertical colorburst, measured in one less than the
3267 * number of lines from vertical start.
3268 */
3269# define TV_VBURST_START_F1_MASK 0x003f0000
3270# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003271/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003272 * Offset to the end of vertical colorburst, measured in one less than the
3273 * number of lines from the start of NBR.
3274 */
3275# define TV_VBURST_END_F1_MASK 0x000000ff
3276# define TV_VBURST_END_F1_SHIFT 0
3277
3278#define TV_V_CTL_5 0x6804c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003279/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003280 * Offset to start of vertical colorburst, measured in one less than the
3281 * number of lines from vertical start.
3282 */
3283# define TV_VBURST_START_F2_MASK 0x003f0000
3284# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003285/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003286 * Offset to the end of vertical colorburst, measured in one less than the
3287 * number of lines from the start of NBR.
3288 */
3289# define TV_VBURST_END_F2_MASK 0x000000ff
3290# define TV_VBURST_END_F2_SHIFT 0
3291
3292#define TV_V_CTL_6 0x68050
Ville Syrjälä646b4262014-04-25 20:14:30 +03003293/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003294 * Offset to start of vertical colorburst, measured in one less than the
3295 * number of lines from vertical start.
3296 */
3297# define TV_VBURST_START_F3_MASK 0x003f0000
3298# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003299/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003300 * Offset to the end of vertical colorburst, measured in one less than the
3301 * number of lines from the start of NBR.
3302 */
3303# define TV_VBURST_END_F3_MASK 0x000000ff
3304# define TV_VBURST_END_F3_SHIFT 0
3305
3306#define TV_V_CTL_7 0x68054
Ville Syrjälä646b4262014-04-25 20:14:30 +03003307/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003308 * Offset to start of vertical colorburst, measured in one less than the
3309 * number of lines from vertical start.
3310 */
3311# define TV_VBURST_START_F4_MASK 0x003f0000
3312# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003313/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003314 * Offset to the end of vertical colorburst, measured in one less than the
3315 * number of lines from the start of NBR.
3316 */
3317# define TV_VBURST_END_F4_MASK 0x000000ff
3318# define TV_VBURST_END_F4_SHIFT 0
3319
3320#define TV_SC_CTL_1 0x68060
Ville Syrjälä646b4262014-04-25 20:14:30 +03003321/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003322# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003323/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003324# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003325/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003326# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003327/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003328# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003329/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003330# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003331/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003332# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003333/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07003334# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003335/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003336# define TV_BURST_LEVEL_MASK 0x00ff0000
3337# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003338/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003339# define TV_SCDDA1_INC_MASK 0x00000fff
3340# define TV_SCDDA1_INC_SHIFT 0
3341
3342#define TV_SC_CTL_2 0x68064
Ville Syrjälä646b4262014-04-25 20:14:30 +03003343/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003344# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3345# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003346/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003347# define TV_SCDDA2_INC_MASK 0x00007fff
3348# define TV_SCDDA2_INC_SHIFT 0
3349
3350#define TV_SC_CTL_3 0x68068
Ville Syrjälä646b4262014-04-25 20:14:30 +03003351/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003352# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3353# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003354/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003355# define TV_SCDDA3_INC_MASK 0x00007fff
3356# define TV_SCDDA3_INC_SHIFT 0
3357
3358#define TV_WIN_POS 0x68070
Ville Syrjälä646b4262014-04-25 20:14:30 +03003359/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07003360# define TV_XPOS_MASK 0x1fff0000
3361# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003362/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003363# define TV_YPOS_MASK 0x00000fff
3364# define TV_YPOS_SHIFT 0
3365
3366#define TV_WIN_SIZE 0x68074
Ville Syrjälä646b4262014-04-25 20:14:30 +03003367/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003368# define TV_XSIZE_MASK 0x1fff0000
3369# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003370/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003371 * Vertical size of the display window, measured in pixels.
3372 *
3373 * Must be even for interlaced modes.
3374 */
3375# define TV_YSIZE_MASK 0x00000fff
3376# define TV_YSIZE_SHIFT 0
3377
3378#define TV_FILTER_CTL_1 0x68080
Ville Syrjälä646b4262014-04-25 20:14:30 +03003379/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003380 * Enables automatic scaling calculation.
3381 *
3382 * If set, the rest of the registers are ignored, and the calculated values can
3383 * be read back from the register.
3384 */
3385# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003386/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003387 * Disables the vertical filter.
3388 *
3389 * This is required on modes more than 1024 pixels wide */
3390# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003391/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07003392# define TV_VADAPT (1 << 28)
3393# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003394/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003395# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003396/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003397# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003398/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003399# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003400/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003401 * Sets the horizontal scaling factor.
3402 *
3403 * This should be the fractional part of the horizontal scaling factor divided
3404 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3405 *
3406 * (src width - 1) / ((oversample * dest width) - 1)
3407 */
3408# define TV_HSCALE_FRAC_MASK 0x00003fff
3409# define TV_HSCALE_FRAC_SHIFT 0
3410
3411#define TV_FILTER_CTL_2 0x68084
Ville Syrjälä646b4262014-04-25 20:14:30 +03003412/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003413 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3414 *
3415 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3416 */
3417# define TV_VSCALE_INT_MASK 0x00038000
3418# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03003419/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003420 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3421 *
3422 * \sa TV_VSCALE_INT_MASK
3423 */
3424# define TV_VSCALE_FRAC_MASK 0x00007fff
3425# define TV_VSCALE_FRAC_SHIFT 0
3426
3427#define TV_FILTER_CTL_3 0x68088
Ville Syrjälä646b4262014-04-25 20:14:30 +03003428/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003429 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3430 *
3431 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3432 *
3433 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3434 */
3435# define TV_VSCALE_IP_INT_MASK 0x00038000
3436# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03003437/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003438 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3439 *
3440 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3441 *
3442 * \sa TV_VSCALE_IP_INT_MASK
3443 */
3444# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3445# define TV_VSCALE_IP_FRAC_SHIFT 0
3446
3447#define TV_CC_CONTROL 0x68090
3448# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003449/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003450 * Specifies which field to send the CC data in.
3451 *
3452 * CC data is usually sent in field 0.
3453 */
3454# define TV_CC_FID_MASK (1 << 27)
3455# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03003456/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003457# define TV_CC_HOFF_MASK 0x03ff0000
3458# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003459/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07003460# define TV_CC_LINE_MASK 0x0000003f
3461# define TV_CC_LINE_SHIFT 0
3462
3463#define TV_CC_DATA 0x68094
3464# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003465/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003466# define TV_CC_DATA_2_MASK 0x007f0000
3467# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003468/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003469# define TV_CC_DATA_1_MASK 0x0000007f
3470# define TV_CC_DATA_1_SHIFT 0
3471
3472#define TV_H_LUMA_0 0x68100
3473#define TV_H_LUMA_59 0x681ec
3474#define TV_H_CHROMA_0 0x68200
3475#define TV_H_CHROMA_59 0x682ec
3476#define TV_V_LUMA_0 0x68300
3477#define TV_V_LUMA_42 0x683a8
3478#define TV_V_CHROMA_0 0x68400
3479#define TV_V_CHROMA_42 0x684a8
3480
Keith Packard040d87f2009-05-30 20:42:33 -07003481/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003482#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07003483#define DP_B 0x64100
3484#define DP_C 0x64200
3485#define DP_D 0x64300
3486
3487#define DP_PORT_EN (1 << 31)
3488#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003489#define DP_PIPE_MASK (1 << 30)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03003490#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
3491#define DP_PIPE_MASK_CHV (3 << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003492
Keith Packard040d87f2009-05-30 20:42:33 -07003493/* Link training mode - select a suitable mode for each stage */
3494#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3495#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3496#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3497#define DP_LINK_TRAIN_OFF (3 << 28)
3498#define DP_LINK_TRAIN_MASK (3 << 28)
3499#define DP_LINK_TRAIN_SHIFT 28
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003500#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
3501#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
Keith Packard040d87f2009-05-30 20:42:33 -07003502
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003503/* CPT Link training mode */
3504#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3505#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3506#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3507#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3508#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3509#define DP_LINK_TRAIN_SHIFT_CPT 8
3510
Keith Packard040d87f2009-05-30 20:42:33 -07003511/* Signal voltages. These are mostly controlled by the other end */
3512#define DP_VOLTAGE_0_4 (0 << 25)
3513#define DP_VOLTAGE_0_6 (1 << 25)
3514#define DP_VOLTAGE_0_8 (2 << 25)
3515#define DP_VOLTAGE_1_2 (3 << 25)
3516#define DP_VOLTAGE_MASK (7 << 25)
3517#define DP_VOLTAGE_SHIFT 25
3518
3519/* Signal pre-emphasis levels, like voltages, the other end tells us what
3520 * they want
3521 */
3522#define DP_PRE_EMPHASIS_0 (0 << 22)
3523#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3524#define DP_PRE_EMPHASIS_6 (2 << 22)
3525#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3526#define DP_PRE_EMPHASIS_MASK (7 << 22)
3527#define DP_PRE_EMPHASIS_SHIFT 22
3528
3529/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02003530#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07003531#define DP_PORT_WIDTH_MASK (7 << 19)
3532
3533/* Mystic DPCD version 1.1 special mode */
3534#define DP_ENHANCED_FRAMING (1 << 18)
3535
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003536/* eDP */
3537#define DP_PLL_FREQ_270MHZ (0 << 16)
3538#define DP_PLL_FREQ_160MHZ (1 << 16)
3539#define DP_PLL_FREQ_MASK (3 << 16)
3540
Ville Syrjälä646b4262014-04-25 20:14:30 +03003541/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07003542#define DP_PORT_REVERSAL (1 << 15)
3543
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003544/* eDP */
3545#define DP_PLL_ENABLE (1 << 14)
3546
Ville Syrjälä646b4262014-04-25 20:14:30 +03003547/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07003548#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3549
3550#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003551#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07003552
Ville Syrjälä646b4262014-04-25 20:14:30 +03003553/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07003554#define DP_COLOR_RANGE_16_235 (1 << 8)
3555
Ville Syrjälä646b4262014-04-25 20:14:30 +03003556/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07003557#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3558
Ville Syrjälä646b4262014-04-25 20:14:30 +03003559/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07003560#define DP_SYNC_VS_HIGH (1 << 4)
3561#define DP_SYNC_HS_HIGH (1 << 3)
3562
Ville Syrjälä646b4262014-04-25 20:14:30 +03003563/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07003564#define DP_DETECTED (1 << 2)
3565
Ville Syrjälä646b4262014-04-25 20:14:30 +03003566/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07003567 * signal sink for DDC etc. Max packet size supported
3568 * is 20 bytes in each direction, hence the 5 fixed
3569 * data registers
3570 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003571#define DPA_AUX_CH_CTL 0x64010
3572#define DPA_AUX_CH_DATA1 0x64014
3573#define DPA_AUX_CH_DATA2 0x64018
3574#define DPA_AUX_CH_DATA3 0x6401c
3575#define DPA_AUX_CH_DATA4 0x64020
3576#define DPA_AUX_CH_DATA5 0x64024
3577
Keith Packard040d87f2009-05-30 20:42:33 -07003578#define DPB_AUX_CH_CTL 0x64110
3579#define DPB_AUX_CH_DATA1 0x64114
3580#define DPB_AUX_CH_DATA2 0x64118
3581#define DPB_AUX_CH_DATA3 0x6411c
3582#define DPB_AUX_CH_DATA4 0x64120
3583#define DPB_AUX_CH_DATA5 0x64124
3584
3585#define DPC_AUX_CH_CTL 0x64210
3586#define DPC_AUX_CH_DATA1 0x64214
3587#define DPC_AUX_CH_DATA2 0x64218
3588#define DPC_AUX_CH_DATA3 0x6421c
3589#define DPC_AUX_CH_DATA4 0x64220
3590#define DPC_AUX_CH_DATA5 0x64224
3591
3592#define DPD_AUX_CH_CTL 0x64310
3593#define DPD_AUX_CH_DATA1 0x64314
3594#define DPD_AUX_CH_DATA2 0x64318
3595#define DPD_AUX_CH_DATA3 0x6431c
3596#define DPD_AUX_CH_DATA4 0x64320
3597#define DPD_AUX_CH_DATA5 0x64324
3598
3599#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3600#define DP_AUX_CH_CTL_DONE (1 << 30)
3601#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3602#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3603#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3604#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3605#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3606#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3607#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3608#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3609#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3610#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3611#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3612#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3613#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3614#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3615#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3616#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3617#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3618#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3619#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3620
3621/*
3622 * Computing GMCH M and N values for the Display Port link
3623 *
3624 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3625 *
3626 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3627 *
3628 * The GMCH value is used internally
3629 *
3630 * bytes_per_pixel is the number of bytes coming out of the plane,
3631 * which is after the LUTs, so we want the bytes for our color format.
3632 * For our current usage, this is always 3, one byte for R, G and B.
3633 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02003634#define _PIPEA_DATA_M_G4X 0x70050
3635#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07003636
3637/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003638#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02003639#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003640#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07003641
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003642#define DATA_LINK_M_N_MASK (0xffffff)
3643#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07003644
Daniel Vettere3b95f12013-05-03 11:49:49 +02003645#define _PIPEA_DATA_N_G4X 0x70054
3646#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07003647#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3648
3649/*
3650 * Computing Link M and N values for the Display Port link
3651 *
3652 * Link M / N = pixel_clock / ls_clk
3653 *
3654 * (the DP spec calls pixel_clock the 'strm_clk')
3655 *
3656 * The Link value is transmitted in the Main Stream
3657 * Attributes and VB-ID.
3658 */
3659
Daniel Vettere3b95f12013-05-03 11:49:49 +02003660#define _PIPEA_LINK_M_G4X 0x70060
3661#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07003662#define PIPEA_DP_LINK_M_MASK (0xffffff)
3663
Daniel Vettere3b95f12013-05-03 11:49:49 +02003664#define _PIPEA_LINK_N_G4X 0x70064
3665#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07003666#define PIPEA_DP_LINK_N_MASK (0xffffff)
3667
Daniel Vettere3b95f12013-05-03 11:49:49 +02003668#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3669#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3670#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3671#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003672
Jesse Barnes585fb112008-07-29 11:54:06 -07003673/* Display & cursor control */
3674
3675/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003676#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03003677#define DSL_LINEMASK_GEN2 0x00000fff
3678#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003679#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01003680#define PIPECONF_ENABLE (1<<31)
3681#define PIPECONF_DISABLE 0
3682#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003683#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03003684#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00003685#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01003686#define PIPECONF_SINGLE_WIDE 0
3687#define PIPECONF_PIPE_UNLOCKED 0
3688#define PIPECONF_PIPE_LOCKED (1<<25)
3689#define PIPECONF_PALETTE 0
3690#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07003691#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01003692#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03003693#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01003694/* Note that pre-gen3 does not support interlaced display directly. Panel
3695 * fitting must be disabled on pre-ilk for interlaced. */
3696#define PIPECONF_PROGRESSIVE (0 << 21)
3697#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3698#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3699#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3700#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3701/* Ironlake and later have a complete new set of values for interlaced. PFIT
3702 * means panel fitter required, PF means progressive fetch, DBL means power
3703 * saving pixel doubling. */
3704#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3705#define PIPECONF_INTERLACED_ILK (3 << 21)
3706#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3707#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02003708#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05303709#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07003710#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02003711#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003712#define PIPECONF_BPC_MASK (0x7 << 5)
3713#define PIPECONF_8BPC (0<<5)
3714#define PIPECONF_10BPC (1<<5)
3715#define PIPECONF_6BPC (2<<5)
3716#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07003717#define PIPECONF_DITHER_EN (1<<4)
3718#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3719#define PIPECONF_DITHER_TYPE_SP (0<<2)
3720#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3721#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3722#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003723#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07003724#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02003725#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003726#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3727#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003728#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003729#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003730#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003731#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3732#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3733#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3734#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02003735#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07003736#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3737#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3738#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02003739#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003740#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07003741#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3742#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003743#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07003744#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003745#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003746#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02003747#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3748#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07003749#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3750#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003751#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07003752#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02003753#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003754#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3755#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3756#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3757#define PIPE_DPST_EVENT_STATUS (1UL<<7)
Imre Deak10c59c52014-02-10 18:42:48 +02003758#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003759#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07003760#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3761#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02003762#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003763#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07003764#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3765#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003766#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003767#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003768#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003769#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3770
Imre Deak755e9012014-02-10 18:42:47 +02003771#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3772#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3773
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003774#define PIPE_A_OFFSET 0x70000
3775#define PIPE_B_OFFSET 0x71000
3776#define PIPE_C_OFFSET 0x72000
3777#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003778/*
3779 * There's actually no pipe EDP. Some pipe registers have
3780 * simply shifted from the pipe to the transcoder, while
3781 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3782 * to access such registers in transcoder EDP.
3783 */
3784#define PIPE_EDP_OFFSET 0x7f000
3785
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003786#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3787 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3788 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003789
3790#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3791#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3792#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3793#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3794#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01003795
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003796#define _PIPE_MISC_A 0x70030
3797#define _PIPE_MISC_B 0x71030
3798#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3799#define PIPEMISC_DITHER_8_BPC (0<<5)
3800#define PIPEMISC_DITHER_10_BPC (1<<5)
3801#define PIPEMISC_DITHER_6_BPC (2<<5)
3802#define PIPEMISC_DITHER_12_BPC (3<<5)
3803#define PIPEMISC_DITHER_ENABLE (1<<4)
3804#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3805#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003806#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003807
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003808#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07003809#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003810#define PIPEB_HLINE_INT_EN (1<<28)
3811#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02003812#define SPRITED_FLIP_DONE_INT_EN (1<<26)
3813#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3814#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03003815#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07003816#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003817#define PIPEA_HLINE_INT_EN (1<<20)
3818#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02003819#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
3820#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003821#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03003822#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
3823#define PIPEC_HLINE_INT_EN (1<<12)
3824#define PIPEC_VBLANK_INT_EN (1<<11)
3825#define SPRITEF_FLIPDONE_INT_EN (1<<10)
3826#define SPRITEE_FLIPDONE_INT_EN (1<<9)
3827#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003828
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03003829#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
3830#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
3831#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
3832#define PLANEC_INVALID_GTT_INT_EN (1<<25)
3833#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003834#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3835#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3836#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3837#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3838#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3839#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3840#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3841#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3842#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03003843#define DPINVGTT_EN_MASK_CHV 0xfff0000
3844#define SPRITEF_INVALID_GTT_STATUS (1<<11)
3845#define SPRITEE_INVALID_GTT_STATUS (1<<10)
3846#define PLANEC_INVALID_GTT_STATUS (1<<9)
3847#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003848#define CURSORB_INVALID_GTT_STATUS (1<<7)
3849#define CURSORA_INVALID_GTT_STATUS (1<<6)
3850#define SPRITED_INVALID_GTT_STATUS (1<<5)
3851#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3852#define PLANEB_INVALID_GTT_STATUS (1<<3)
3853#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3854#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3855#define PLANEA_INVALID_GTT_STATUS (1<<0)
3856#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03003857#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003858
Jesse Barnes585fb112008-07-29 11:54:06 -07003859#define DSPARB 0x70030
3860#define DSPARB_CSTART_MASK (0x7f << 7)
3861#define DSPARB_CSTART_SHIFT 7
3862#define DSPARB_BSTART_MASK (0x7f)
3863#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08003864#define DSPARB_BEND_SHIFT 9 /* on 855 */
3865#define DSPARB_AEND_SHIFT 0
3866
Ville Syrjälä0a560672014-06-11 16:51:18 +03003867/* pnv/gen4/g4x/vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003868#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03003869#define DSPFW_SR_SHIFT 23
3870#define DSPFW_SR_MASK (0x1ff<<23)
3871#define DSPFW_CURSORB_SHIFT 16
3872#define DSPFW_CURSORB_MASK (0x3f<<16)
3873#define DSPFW_PLANEB_SHIFT 8
3874#define DSPFW_PLANEB_MASK (0x7f<<8)
3875#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
3876#define DSPFW_PLANEA_SHIFT 0
3877#define DSPFW_PLANEA_MASK (0x7f<<0)
3878#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003879#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
Ville Syrjälä0a560672014-06-11 16:51:18 +03003880#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
3881#define DSPFW_FBC_SR_SHIFT 28
3882#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
3883#define DSPFW_FBC_HPLL_SR_SHIFT 24
3884#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
3885#define DSPFW_SPRITEB_SHIFT (16)
3886#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
3887#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
3888#define DSPFW_CURSORA_SHIFT 8
3889#define DSPFW_CURSORA_MASK (0x3f<<8)
3890#define DSPFW_PLANEC_SHIFT_OLD 0
3891#define DSPFW_PLANEC_MASK_OLD (0x7f<<0) /* pre-gen4 sprite C */
3892#define DSPFW_SPRITEA_SHIFT 0
3893#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
3894#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003895#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
Ville Syrjälä0a560672014-06-11 16:51:18 +03003896#define DSPFW_HPLL_SR_EN (1<<31)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003897#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03003898#define DSPFW_CURSOR_SR_SHIFT 24
Zhao Yakuid4294342010-03-22 22:45:36 +08003899#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3900#define DSPFW_HPLL_CURSOR_SHIFT 16
3901#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03003902#define DSPFW_HPLL_SR_SHIFT 0
3903#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
3904
3905/* vlv/chv */
3906#define DSPFW4 (VLV_DISPLAY_BASE + 0x70070)
3907#define DSPFW_SPRITEB_WM1_SHIFT 16
3908#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
3909#define DSPFW_CURSORA_WM1_SHIFT 8
3910#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
3911#define DSPFW_SPRITEA_WM1_SHIFT 0
3912#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
3913#define DSPFW5 (VLV_DISPLAY_BASE + 0x70074)
3914#define DSPFW_PLANEB_WM1_SHIFT 24
3915#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
3916#define DSPFW_PLANEA_WM1_SHIFT 16
3917#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
3918#define DSPFW_CURSORB_WM1_SHIFT 8
3919#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
3920#define DSPFW_CURSOR_SR_WM1_SHIFT 0
3921#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
3922#define DSPFW6 (VLV_DISPLAY_BASE + 0x70078)
3923#define DSPFW_SR_WM1_SHIFT 0
3924#define DSPFW_SR_WM1_MASK (0x1ff<<0)
3925#define DSPFW7 (VLV_DISPLAY_BASE + 0x7007c)
3926#define DSPFW7_CHV (VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
3927#define DSPFW_SPRITED_WM1_SHIFT 24
3928#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
3929#define DSPFW_SPRITED_SHIFT 16
3930#define DSPFW_SPRITED_MASK (0xff<<16)
3931#define DSPFW_SPRITEC_WM1_SHIFT 8
3932#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
3933#define DSPFW_SPRITEC_SHIFT 0
3934#define DSPFW_SPRITEC_MASK (0xff<<0)
3935#define DSPFW8_CHV (VLV_DISPLAY_BASE + 0x700b8)
3936#define DSPFW_SPRITEF_WM1_SHIFT 24
3937#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
3938#define DSPFW_SPRITEF_SHIFT 16
3939#define DSPFW_SPRITEF_MASK (0xff<<16)
3940#define DSPFW_SPRITEE_WM1_SHIFT 8
3941#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
3942#define DSPFW_SPRITEE_SHIFT 0
3943#define DSPFW_SPRITEE_MASK (0xff<<0)
3944#define DSPFW9_CHV (VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
3945#define DSPFW_PLANEC_WM1_SHIFT 24
3946#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
3947#define DSPFW_PLANEC_SHIFT 16
3948#define DSPFW_PLANEC_MASK (0xff<<16)
3949#define DSPFW_CURSORC_WM1_SHIFT 8
3950#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
3951#define DSPFW_CURSORC_SHIFT 0
3952#define DSPFW_CURSORC_MASK (0x3f<<0)
3953
3954/* vlv/chv high order bits */
3955#define DSPHOWM (VLV_DISPLAY_BASE + 0x70064)
3956#define DSPFW_SR_HI_SHIFT 24
3957#define DSPFW_SR_HI_MASK (1<<24)
3958#define DSPFW_SPRITEF_HI_SHIFT 23
3959#define DSPFW_SPRITEF_HI_MASK (1<<23)
3960#define DSPFW_SPRITEE_HI_SHIFT 22
3961#define DSPFW_SPRITEE_HI_MASK (1<<22)
3962#define DSPFW_PLANEC_HI_SHIFT 21
3963#define DSPFW_PLANEC_HI_MASK (1<<21)
3964#define DSPFW_SPRITED_HI_SHIFT 20
3965#define DSPFW_SPRITED_HI_MASK (1<<20)
3966#define DSPFW_SPRITEC_HI_SHIFT 16
3967#define DSPFW_SPRITEC_HI_MASK (1<<16)
3968#define DSPFW_PLANEB_HI_SHIFT 12
3969#define DSPFW_PLANEB_HI_MASK (1<<12)
3970#define DSPFW_SPRITEB_HI_SHIFT 8
3971#define DSPFW_SPRITEB_HI_MASK (1<<8)
3972#define DSPFW_SPRITEA_HI_SHIFT 4
3973#define DSPFW_SPRITEA_HI_MASK (1<<4)
3974#define DSPFW_PLANEA_HI_SHIFT 0
3975#define DSPFW_PLANEA_HI_MASK (1<<0)
3976#define DSPHOWM1 (VLV_DISPLAY_BASE + 0x70068)
3977#define DSPFW_SR_WM1_HI_SHIFT 24
3978#define DSPFW_SR_WM1_HI_MASK (1<<24)
3979#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
3980#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
3981#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
3982#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
3983#define DSPFW_PLANEC_WM1_HI_SHIFT 21
3984#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
3985#define DSPFW_SPRITED_WM1_HI_SHIFT 20
3986#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
3987#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
3988#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
3989#define DSPFW_PLANEB_WM1_HI_SHIFT 12
3990#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
3991#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
3992#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
3993#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
3994#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
3995#define DSPFW_PLANEA_WM1_HI_SHIFT 0
3996#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003997
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003998/* drain latency register values*/
3999#define DRAIN_LATENCY_PRECISION_32 32
Zhenyu Wang22c5aee2014-02-28 06:50:06 +08004000#define DRAIN_LATENCY_PRECISION_64 64
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004001#define VLV_DDL(pipe) (VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
4002#define DDL_CURSOR_PRECISION_64 (1<<31)
4003#define DDL_CURSOR_PRECISION_32 (0<<31)
4004#define DDL_CURSOR_SHIFT 24
Gajanan Bhat01e184c2014-08-07 17:03:30 +05304005#define DDL_SPRITE_PRECISION_64(sprite) (1<<(15+8*(sprite)))
4006#define DDL_SPRITE_PRECISION_32(sprite) (0<<(15+8*(sprite)))
4007#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004008#define DDL_PLANE_PRECISION_64 (1<<7)
4009#define DDL_PLANE_PRECISION_32 (0<<7)
4010#define DDL_PLANE_SHIFT 0
Gajanan Bhat0948c262014-08-07 01:58:24 +05304011#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004012
Shaohua Li7662c8b2009-06-26 11:23:55 +08004013/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09004014#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08004015#define I915_FIFO_LINE_SIZE 64
4016#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09004017
Jesse Barnesceb04242012-03-28 13:39:22 -07004018#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09004019#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08004020#define I965_FIFO_SIZE 512
4021#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08004022#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004023#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004024#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09004025
Jesse Barnesceb04242012-03-28 13:39:22 -07004026#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09004027#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08004028#define I915_MAX_WM 0x3f
4029
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004030#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4031#define PINEVIEW_FIFO_LINE_SIZE 64
4032#define PINEVIEW_MAX_WM 0x1ff
4033#define PINEVIEW_DFT_WM 0x3f
4034#define PINEVIEW_DFT_HPLLOFF_WM 0
4035#define PINEVIEW_GUARD_WM 10
4036#define PINEVIEW_CURSOR_FIFO 64
4037#define PINEVIEW_CURSOR_MAX_WM 0x3f
4038#define PINEVIEW_CURSOR_DFT_WM 0
4039#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08004040
Jesse Barnesceb04242012-03-28 13:39:22 -07004041#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004042#define I965_CURSOR_FIFO 64
4043#define I965_CURSOR_MAX_WM 32
4044#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004045
4046/* define the Watermark register on Ironlake */
4047#define WM0_PIPEA_ILK 0x45100
Ville Syrjälä1996d622013-10-09 19:18:07 +03004048#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004049#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03004050#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004051#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004052#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004053
4054#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07004055#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004056#define WM1_LP_ILK 0x45108
4057#define WM1_LP_SR_EN (1<<31)
4058#define WM1_LP_LATENCY_SHIFT 24
4059#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01004060#define WM1_LP_FBC_MASK (0xf<<20)
4061#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07004062#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03004063#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004064#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004065#define WM1_LP_CURSOR_MASK (0xff)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004066#define WM2_LP_ILK 0x4510c
4067#define WM2_LP_EN (1<<31)
4068#define WM3_LP_ILK 0x45110
4069#define WM3_LP_EN (1<<31)
4070#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004071#define WM2S_LP_IVB 0x45124
4072#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004073#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004074
Paulo Zanonicca32e92013-05-31 11:45:06 -03004075#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4076 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4077 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4078
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004079/* Memory latency timer register */
4080#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08004081#define MLTR_WM1_SHIFT 0
4082#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004083/* the unit of memory self-refresh latency time is 0.5us */
4084#define ILK_SRLT_MASK 0x3f
4085
Yuanhan Liu13982612010-12-15 15:42:31 +08004086
4087/* the address where we get all kinds of latency value */
4088#define SSKPD 0x5d10
4089#define SSKPD_WM_MASK 0x3f
4090#define SSKPD_WM0_SHIFT 0
4091#define SSKPD_WM1_SHIFT 8
4092#define SSKPD_WM2_SHIFT 16
4093#define SSKPD_WM3_SHIFT 24
4094
Jesse Barnes585fb112008-07-29 11:54:06 -07004095/*
4096 * The two pipe frame counter registers are not synchronized, so
4097 * reading a stable value is somewhat tricky. The following code
4098 * should work:
4099 *
4100 * do {
4101 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4102 * PIPE_FRAME_HIGH_SHIFT;
4103 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4104 * PIPE_FRAME_LOW_SHIFT);
4105 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4106 * PIPE_FRAME_HIGH_SHIFT);
4107 * } while (high1 != high2);
4108 * frame = (high1 << 8) | low1;
4109 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004110#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07004111#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4112#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004113#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07004114#define PIPE_FRAME_LOW_MASK 0xff000000
4115#define PIPE_FRAME_LOW_SHIFT 24
4116#define PIPE_PIXEL_MASK 0x00ffffff
4117#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08004118/* GM45+ just has to be different */
Rafael Barbalhoeb6008a2014-03-31 18:21:29 +03004119#define _PIPEA_FRMCOUNT_GM45 0x70040
4120#define _PIPEA_FLIPCOUNT_GM45 0x70044
4121#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03004122#define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07004123
4124/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004125#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04004126/* Old style CUR*CNTR flags (desktop 8xx) */
4127#define CURSOR_ENABLE 0x80000000
4128#define CURSOR_GAMMA_ENABLE 0x40000000
4129#define CURSOR_STRIDE_MASK 0x30000000
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004130#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b603912009-05-20 16:47:08 -04004131#define CURSOR_FORMAT_SHIFT 24
4132#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4133#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4134#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4135#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4136#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4137#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4138/* New style CUR*CNTR flags */
4139#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07004140#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05304141#define CURSOR_MODE_128_32B_AX 0x02
4142#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07004143#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05304144#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4145#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07004146#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04004147#define MCURSOR_PIPE_SELECT (1 << 28)
4148#define MCURSOR_PIPE_A 0x00
4149#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07004150#define MCURSOR_GAMMA_ENABLE (1 << 26)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03004151#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004152#define _CURABASE 0x70084
4153#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07004154#define CURSOR_POS_MASK 0x007FF
4155#define CURSOR_POS_SIGN 0x8000
4156#define CURSOR_X_SHIFT 0
4157#define CURSOR_Y_SHIFT 16
Jesse Barnes14b603912009-05-20 16:47:08 -04004158#define CURSIZE 0x700a0
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004159#define _CURBCNTR 0x700c0
4160#define _CURBBASE 0x700c4
4161#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07004162
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004163#define _CURBCNTR_IVB 0x71080
4164#define _CURBBASE_IVB 0x71084
4165#define _CURBPOS_IVB 0x71088
4166
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004167#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4168 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4169 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00004170
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004171#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4172#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4173#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
4174
4175#define CURSOR_A_OFFSET 0x70080
4176#define CURSOR_B_OFFSET 0x700c0
4177#define CHV_CURSOR_C_OFFSET 0x700e0
4178#define IVB_CURSOR_B_OFFSET 0x71080
4179#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004180
Jesse Barnes585fb112008-07-29 11:54:06 -07004181/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004182#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07004183#define DISPLAY_PLANE_ENABLE (1<<31)
4184#define DISPLAY_PLANE_DISABLE 0
4185#define DISPPLANE_GAMMA_ENABLE (1<<30)
4186#define DISPPLANE_GAMMA_DISABLE 0
4187#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02004188#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004189#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02004190#define DISPPLANE_BGRA555 (0x3<<26)
4191#define DISPPLANE_BGRX555 (0x4<<26)
4192#define DISPPLANE_BGRX565 (0x5<<26)
4193#define DISPPLANE_BGRX888 (0x6<<26)
4194#define DISPPLANE_BGRA888 (0x7<<26)
4195#define DISPPLANE_RGBX101010 (0x8<<26)
4196#define DISPPLANE_RGBA101010 (0x9<<26)
4197#define DISPPLANE_BGRX101010 (0xa<<26)
4198#define DISPPLANE_RGBX161616 (0xc<<26)
4199#define DISPPLANE_RGBX888 (0xe<<26)
4200#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004201#define DISPPLANE_STEREO_ENABLE (1<<25)
4202#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004203#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08004204#define DISPPLANE_SEL_PIPE_SHIFT 24
4205#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07004206#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08004207#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07004208#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4209#define DISPPLANE_SRC_KEY_DISABLE 0
4210#define DISPPLANE_LINE_DOUBLE (1<<20)
4211#define DISPPLANE_NO_LINE_DOUBLE 0
4212#define DISPPLANE_STEREO_POLARITY_FIRST 0
4213#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004214#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07004215#define DISPPLANE_TILED (1<<10)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004216#define _DSPAADDR 0x70184
4217#define _DSPASTRIDE 0x70188
4218#define _DSPAPOS 0x7018C /* reserved */
4219#define _DSPASIZE 0x70190
4220#define _DSPASURF 0x7019C /* 965+ only */
4221#define _DSPATILEOFF 0x701A4 /* 965+ only */
4222#define _DSPAOFFSET 0x701A4 /* HSW */
4223#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07004224
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004225#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4226#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4227#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4228#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4229#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4230#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4231#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02004232#define DSPLINOFF(plane) DSPADDR(plane)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004233#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4234#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01004235
Armin Reese446f2542012-03-30 16:20:16 -07004236/* Display/Sprite base address macros */
4237#define DISP_BASEADDR_MASK (0xfffff000)
4238#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
4239#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07004240
Jesse Barnes585fb112008-07-29 11:54:06 -07004241/* VBIOS flags */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004242#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
4243#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
4244#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
4245#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
4246#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
4247#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
4248#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
4249#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
4250#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
4251#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
4252#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
4253#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
4254#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07004255
4256/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004257#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
4258#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
4259#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004260#define _PIPEBFRAMEHIGH 0x71040
4261#define _PIPEBFRAMEPIXEL 0x71044
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004262#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
4263#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08004264
Jesse Barnes585fb112008-07-29 11:54:06 -07004265
4266/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004267#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004268#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
4269#define DISPPLANE_ALPHA_TRANS_DISABLE 0
4270#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
4271#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004272#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4273#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4274#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4275#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4276#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4277#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4278#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4279#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004280
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004281/* Sprite A control */
4282#define _DVSACNTR 0x72180
4283#define DVS_ENABLE (1<<31)
4284#define DVS_GAMMA_ENABLE (1<<30)
4285#define DVS_PIXFORMAT_MASK (3<<25)
4286#define DVS_FORMAT_YUV422 (0<<25)
4287#define DVS_FORMAT_RGBX101010 (1<<25)
4288#define DVS_FORMAT_RGBX888 (2<<25)
4289#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004290#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004291#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08004292#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004293#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
4294#define DVS_YUV_ORDER_YUYV (0<<16)
4295#define DVS_YUV_ORDER_UYVY (1<<16)
4296#define DVS_YUV_ORDER_YVYU (2<<16)
4297#define DVS_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05304298#define DVS_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004299#define DVS_DEST_KEY (1<<2)
4300#define DVS_TRICKLE_FEED_DISABLE (1<<14)
4301#define DVS_TILED (1<<10)
4302#define _DVSALINOFF 0x72184
4303#define _DVSASTRIDE 0x72188
4304#define _DVSAPOS 0x7218c
4305#define _DVSASIZE 0x72190
4306#define _DVSAKEYVAL 0x72194
4307#define _DVSAKEYMSK 0x72198
4308#define _DVSASURF 0x7219c
4309#define _DVSAKEYMAXVAL 0x721a0
4310#define _DVSATILEOFF 0x721a4
4311#define _DVSASURFLIVE 0x721ac
4312#define _DVSASCALE 0x72204
4313#define DVS_SCALE_ENABLE (1<<31)
4314#define DVS_FILTER_MASK (3<<29)
4315#define DVS_FILTER_MEDIUM (0<<29)
4316#define DVS_FILTER_ENHANCING (1<<29)
4317#define DVS_FILTER_SOFTENING (2<<29)
4318#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4319#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4320#define _DVSAGAMC 0x72300
4321
4322#define _DVSBCNTR 0x73180
4323#define _DVSBLINOFF 0x73184
4324#define _DVSBSTRIDE 0x73188
4325#define _DVSBPOS 0x7318c
4326#define _DVSBSIZE 0x73190
4327#define _DVSBKEYVAL 0x73194
4328#define _DVSBKEYMSK 0x73198
4329#define _DVSBSURF 0x7319c
4330#define _DVSBKEYMAXVAL 0x731a0
4331#define _DVSBTILEOFF 0x731a4
4332#define _DVSBSURFLIVE 0x731ac
4333#define _DVSBSCALE 0x73204
4334#define _DVSBGAMC 0x73300
4335
4336#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4337#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4338#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4339#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4340#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08004341#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004342#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4343#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4344#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08004345#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4346#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004347#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004348
4349#define _SPRA_CTL 0x70280
4350#define SPRITE_ENABLE (1<<31)
4351#define SPRITE_GAMMA_ENABLE (1<<30)
4352#define SPRITE_PIXFORMAT_MASK (7<<25)
4353#define SPRITE_FORMAT_YUV422 (0<<25)
4354#define SPRITE_FORMAT_RGBX101010 (1<<25)
4355#define SPRITE_FORMAT_RGBX888 (2<<25)
4356#define SPRITE_FORMAT_RGBX161616 (3<<25)
4357#define SPRITE_FORMAT_YUV444 (4<<25)
4358#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004359#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004360#define SPRITE_SOURCE_KEY (1<<22)
4361#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
4362#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
4363#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
4364#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
4365#define SPRITE_YUV_ORDER_YUYV (0<<16)
4366#define SPRITE_YUV_ORDER_UYVY (1<<16)
4367#define SPRITE_YUV_ORDER_YVYU (2<<16)
4368#define SPRITE_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05304369#define SPRITE_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004370#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
4371#define SPRITE_INT_GAMMA_ENABLE (1<<13)
4372#define SPRITE_TILED (1<<10)
4373#define SPRITE_DEST_KEY (1<<2)
4374#define _SPRA_LINOFF 0x70284
4375#define _SPRA_STRIDE 0x70288
4376#define _SPRA_POS 0x7028c
4377#define _SPRA_SIZE 0x70290
4378#define _SPRA_KEYVAL 0x70294
4379#define _SPRA_KEYMSK 0x70298
4380#define _SPRA_SURF 0x7029c
4381#define _SPRA_KEYMAX 0x702a0
4382#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01004383#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004384#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004385#define _SPRA_SCALE 0x70304
4386#define SPRITE_SCALE_ENABLE (1<<31)
4387#define SPRITE_FILTER_MASK (3<<29)
4388#define SPRITE_FILTER_MEDIUM (0<<29)
4389#define SPRITE_FILTER_ENHANCING (1<<29)
4390#define SPRITE_FILTER_SOFTENING (2<<29)
4391#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4392#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
4393#define _SPRA_GAMC 0x70400
4394
4395#define _SPRB_CTL 0x71280
4396#define _SPRB_LINOFF 0x71284
4397#define _SPRB_STRIDE 0x71288
4398#define _SPRB_POS 0x7128c
4399#define _SPRB_SIZE 0x71290
4400#define _SPRB_KEYVAL 0x71294
4401#define _SPRB_KEYMSK 0x71298
4402#define _SPRB_SURF 0x7129c
4403#define _SPRB_KEYMAX 0x712a0
4404#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01004405#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004406#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004407#define _SPRB_SCALE 0x71304
4408#define _SPRB_GAMC 0x71400
4409
4410#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
4411#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
4412#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
4413#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
4414#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
4415#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
4416#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
4417#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
4418#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
4419#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01004420#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004421#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
4422#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004423#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004424
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004425#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004426#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08004427#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004428#define SP_PIXFORMAT_MASK (0xf<<26)
4429#define SP_FORMAT_YUV422 (0<<26)
4430#define SP_FORMAT_BGR565 (5<<26)
4431#define SP_FORMAT_BGRX8888 (6<<26)
4432#define SP_FORMAT_BGRA8888 (7<<26)
4433#define SP_FORMAT_RGBX1010102 (8<<26)
4434#define SP_FORMAT_RGBA1010102 (9<<26)
4435#define SP_FORMAT_RGBX8888 (0xe<<26)
4436#define SP_FORMAT_RGBA8888 (0xf<<26)
4437#define SP_SOURCE_KEY (1<<22)
4438#define SP_YUV_BYTE_ORDER_MASK (3<<16)
4439#define SP_YUV_ORDER_YUYV (0<<16)
4440#define SP_YUV_ORDER_UYVY (1<<16)
4441#define SP_YUV_ORDER_YVYU (2<<16)
4442#define SP_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05304443#define SP_ROTATE_180 (1<<15)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004444#define SP_TILED (1<<10)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004445#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
4446#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
4447#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
4448#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
4449#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
4450#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
4451#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
4452#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
4453#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
4454#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
4455#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004456
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004457#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
4458#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
4459#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
4460#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
4461#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
4462#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
4463#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
4464#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
4465#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
4466#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
4467#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
4468#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004469
4470#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
4471#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
4472#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
4473#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
4474#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
4475#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
4476#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
4477#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
4478#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
4479#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
4480#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
4481#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
4482
Jesse Barnes585fb112008-07-29 11:54:06 -07004483/* VBIOS regs */
4484#define VGACNTRL 0x71400
4485# define VGA_DISP_DISABLE (1 << 31)
4486# define VGA_2X_MODE (1 << 30)
4487# define VGA_PIPE_B_SELECT (1 << 29)
4488
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004489#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
4490
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004491/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004492
4493#define CPU_VGACNTRL 0x41000
4494
4495#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
4496#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
4497#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
4498#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
4499#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
4500#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
4501#define DIGITAL_PORTA_NO_DETECT (0 << 0)
4502#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
4503#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
4504
4505/* refresh rate hardware control */
4506#define RR_HW_CTL 0x45300
4507#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
4508#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
4509
4510#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01004511#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08004512#define FDI_PLL_BIOS_1 0x46004
4513#define FDI_PLL_BIOS_2 0x46008
4514#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
4515#define DISPLAY_PORT_PLL_BIOS_1 0x46010
4516#define DISPLAY_PORT_PLL_BIOS_2 0x46014
4517
Eric Anholt8956c8b2010-03-18 13:21:14 -07004518#define PCH_3DCGDIS0 0x46020
4519# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
4520# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
4521
Eric Anholt06f37752010-12-14 10:06:46 -08004522#define PCH_3DCGDIS1 0x46024
4523# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
4524
Zhenyu Wangb9055052009-06-05 15:38:38 +08004525#define FDI_PLL_FREQ_CTL 0x46030
4526#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
4527#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
4528#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
4529
4530
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004531#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01004532#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004533#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01004534#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004535
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004536#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01004537#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004538#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01004539#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004540
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004541#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01004542#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004543#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01004544#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004545
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004546#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01004547#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004548#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01004549#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004550
4551/* PIPEB timing regs are same start from 0x61000 */
4552
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004553#define _PIPEB_DATA_M1 0x61030
4554#define _PIPEB_DATA_N1 0x61034
4555#define _PIPEB_DATA_M2 0x61038
4556#define _PIPEB_DATA_N2 0x6103c
4557#define _PIPEB_LINK_M1 0x61040
4558#define _PIPEB_LINK_N1 0x61044
4559#define _PIPEB_LINK_M2 0x61048
4560#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004561
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004562#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
4563#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
4564#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
4565#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
4566#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
4567#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
4568#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
4569#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004570
4571/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004572/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
4573#define _PFA_CTL_1 0x68080
4574#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08004575#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02004576#define PF_PIPE_SEL_MASK_IVB (3<<29)
4577#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08004578#define PF_FILTER_MASK (3<<23)
4579#define PF_FILTER_PROGRAMMED (0<<23)
4580#define PF_FILTER_MED_3x3 (1<<23)
4581#define PF_FILTER_EDGE_ENHANCE (2<<23)
4582#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004583#define _PFA_WIN_SZ 0x68074
4584#define _PFB_WIN_SZ 0x68874
4585#define _PFA_WIN_POS 0x68070
4586#define _PFB_WIN_POS 0x68870
4587#define _PFA_VSCALE 0x68084
4588#define _PFB_VSCALE 0x68884
4589#define _PFA_HSCALE 0x68090
4590#define _PFB_HSCALE 0x68890
4591
4592#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
4593#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
4594#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
4595#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
4596#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004597
4598/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004599#define _LGC_PALETTE_A 0x4a000
4600#define _LGC_PALETTE_B 0x4a800
4601#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004602
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004603#define _GAMMA_MODE_A 0x4a480
4604#define _GAMMA_MODE_B 0x4ac80
4605#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
4606#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02004607#define GAMMA_MODE_MODE_8BIT (0 << 0)
4608#define GAMMA_MODE_MODE_10BIT (1 << 0)
4609#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004610#define GAMMA_MODE_MODE_SPLIT (3 << 0)
4611
Zhenyu Wangb9055052009-06-05 15:38:38 +08004612/* interrupts */
4613#define DE_MASTER_IRQ_CONTROL (1 << 31)
4614#define DE_SPRITEB_FLIP_DONE (1 << 29)
4615#define DE_SPRITEA_FLIP_DONE (1 << 28)
4616#define DE_PLANEB_FLIP_DONE (1 << 27)
4617#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004618#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004619#define DE_PCU_EVENT (1 << 25)
4620#define DE_GTT_FAULT (1 << 24)
4621#define DE_POISON (1 << 23)
4622#define DE_PERFORM_COUNTER (1 << 22)
4623#define DE_PCH_EVENT (1 << 21)
4624#define DE_AUX_CHANNEL_A (1 << 20)
4625#define DE_DP_A_HOTPLUG (1 << 19)
4626#define DE_GSE (1 << 18)
4627#define DE_PIPEB_VBLANK (1 << 15)
4628#define DE_PIPEB_EVEN_FIELD (1 << 14)
4629#define DE_PIPEB_ODD_FIELD (1 << 13)
4630#define DE_PIPEB_LINE_COMPARE (1 << 12)
4631#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004632#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004633#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4634#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004635#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004636#define DE_PIPEA_EVEN_FIELD (1 << 6)
4637#define DE_PIPEA_ODD_FIELD (1 << 5)
4638#define DE_PIPEA_LINE_COMPARE (1 << 4)
4639#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004640#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004641#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004642#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004643#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004644
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004645/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03004646#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004647#define DE_GSE_IVB (1<<29)
4648#define DE_PCH_EVENT_IVB (1<<28)
4649#define DE_DP_A_HOTPLUG_IVB (1<<27)
4650#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01004651#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
4652#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
4653#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004654#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004655#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004656#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01004657#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
4658#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004659#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004660#define DE_PIPEA_VBLANK_IVB (1<<0)
Paulo Zanonib5184212013-07-12 20:00:08 -03004661#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
4662
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07004663#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
4664#define MASTER_INTERRUPT_ENABLE (1<<31)
4665
Zhenyu Wangb9055052009-06-05 15:38:38 +08004666#define DEISR 0x44000
4667#define DEIMR 0x44004
4668#define DEIIR 0x44008
4669#define DEIER 0x4400c
4670
Zhenyu Wangb9055052009-06-05 15:38:38 +08004671#define GTISR 0x44010
4672#define GTIMR 0x44014
4673#define GTIIR 0x44018
4674#define GTIER 0x4401c
4675
Ben Widawskyabd58f02013-11-02 21:07:09 -07004676#define GEN8_MASTER_IRQ 0x44200
4677#define GEN8_MASTER_IRQ_CONTROL (1<<31)
4678#define GEN8_PCU_IRQ (1<<30)
4679#define GEN8_DE_PCH_IRQ (1<<23)
4680#define GEN8_DE_MISC_IRQ (1<<22)
4681#define GEN8_DE_PORT_IRQ (1<<20)
4682#define GEN8_DE_PIPE_C_IRQ (1<<18)
4683#define GEN8_DE_PIPE_B_IRQ (1<<17)
4684#define GEN8_DE_PIPE_A_IRQ (1<<16)
Daniel Vetterc42664c2013-11-07 11:05:40 +01004685#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
Ben Widawskyabd58f02013-11-02 21:07:09 -07004686#define GEN8_GT_VECS_IRQ (1<<6)
Ben Widawsky09610212014-05-15 20:58:08 +03004687#define GEN8_GT_PM_IRQ (1<<4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004688#define GEN8_GT_VCS2_IRQ (1<<3)
4689#define GEN8_GT_VCS1_IRQ (1<<2)
4690#define GEN8_GT_BCS_IRQ (1<<1)
4691#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004692
4693#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4694#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4695#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4696#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4697
4698#define GEN8_BCS_IRQ_SHIFT 16
4699#define GEN8_RCS_IRQ_SHIFT 0
4700#define GEN8_VCS2_IRQ_SHIFT 16
4701#define GEN8_VCS1_IRQ_SHIFT 0
4702#define GEN8_VECS_IRQ_SHIFT 0
4703
4704#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4705#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4706#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4707#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01004708#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004709#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4710#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
4711#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4712#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4713#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4714#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01004715#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004716#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4717#define GEN8_PIPE_VSYNC (1 << 1)
4718#define GEN8_PIPE_VBLANK (1 << 0)
Daniel Vetter30100f22013-11-07 14:49:24 +01004719#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4720 (GEN8_PIPE_CURSOR_FAULT | \
4721 GEN8_PIPE_SPRITE_FAULT | \
4722 GEN8_PIPE_PRIMARY_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004723
4724#define GEN8_DE_PORT_ISR 0x44440
4725#define GEN8_DE_PORT_IMR 0x44444
4726#define GEN8_DE_PORT_IIR 0x44448
4727#define GEN8_DE_PORT_IER 0x4444c
Daniel Vetter6d766f02013-11-07 14:49:55 +01004728#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
4729#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004730
4731#define GEN8_DE_MISC_ISR 0x44460
4732#define GEN8_DE_MISC_IMR 0x44464
4733#define GEN8_DE_MISC_IIR 0x44468
4734#define GEN8_DE_MISC_IER 0x4446c
4735#define GEN8_DE_MISC_GSE (1 << 27)
4736
4737#define GEN8_PCU_ISR 0x444e0
4738#define GEN8_PCU_IMR 0x444e4
4739#define GEN8_PCU_IIR 0x444e8
4740#define GEN8_PCU_IER 0x444ec
4741
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004742#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07004743/* Required on all Ironlake and Sandybridge according to the B-Spec. */
4744#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004745#define ILK_DPARB_GATE (1<<22)
4746#define ILK_VSDPFD_FULL (1<<21)
Damien Lespiaue3589902014-02-07 19:12:50 +00004747#define FUSE_STRAP 0x42014
4748#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
4749#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
4750#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
4751#define ILK_HDCP_DISABLE (1 << 25)
4752#define ILK_eDP_A_DISABLE (1 << 24)
4753#define HSW_CDCLK_LIMIT (1 << 24)
4754#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08004755
Damien Lespiau231e54f2012-10-19 17:55:41 +01004756#define ILK_DSPCLK_GATE_D 0x42020
4757#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4758#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4759#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4760#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4761#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004762
Eric Anholt116ac8d2011-12-21 10:31:09 -08004763#define IVB_CHICKEN3 0x4200c
4764# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4765# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4766
Paulo Zanoni90a88642013-05-03 17:23:45 -03004767#define CHICKEN_PAR1_1 0x42080
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004768#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03004769#define FORCE_ARB_IDLE_PLANES (1 << 14)
4770
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004771#define _CHICKEN_PIPESL_1_A 0x420b0
4772#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02004773#define HSW_FBCQ_DIS (1 << 22)
4774#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004775#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4776
Zhenyu Wang553bd142009-09-02 10:57:52 +08004777#define DISP_ARB_CTL 0x45000
4778#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004779#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004780#define DISP_ARB_CTL2 0x45004
4781#define DISP_DATA_PARTITION_5_6 (1<<6)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004782#define GEN7_MSG_CTL 0x45010
4783#define WAIT_FOR_PCH_RESET_ACK (1<<1)
4784#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004785#define HSW_NDE_RSTWRN_OPT 0x46408
4786#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08004787
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004788/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08004789#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4790# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Ben Widawskya75f3622013-11-02 21:07:59 -07004791#define COMMON_SLICE_CHICKEN2 0x7014
4792# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08004793
Ville Syrjälä031994e2014-01-22 21:32:46 +02004794#define GEN7_L3SQCREG1 0xB010
4795#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
4796
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004797#define GEN7_L3CNTLREG1 0xB01C
Chris Wilson1af84522014-02-14 22:34:43 +00004798#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07004799#define GEN7_L3AGDIS (1<<19)
Brad Volkinc9224fa2014-06-17 14:10:34 -07004800#define GEN7_L3CNTLREG2 0xB020
4801#define GEN7_L3CNTLREG3 0xB024
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004802
4803#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4804#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4805
Jesse Barnes61939d92012-10-02 17:43:38 -05004806#define GEN7_L3SQCREG4 0xb034
4807#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4808
Ben Widawsky63801f22013-12-12 17:26:03 -08004809/* GEN8 chicken */
4810#define HDC_CHICKEN0 0x7300
4811#define HDC_FORCE_NON_COHERENT (1<<4)
4812
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08004813/* WaCatErrorRejectionIssue */
4814#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4815#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4816
Francisco Jerezf3fc4882013-10-02 15:53:16 -07004817#define HSW_SCRATCH1 0xb038
4818#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
4819
Zhenyu Wangb9055052009-06-05 15:38:38 +08004820/* PCH */
4821
Adam Jackson23e81d62012-06-06 15:45:44 -04004822/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08004823#define SDE_AUDIO_POWER_D (1 << 27)
4824#define SDE_AUDIO_POWER_C (1 << 26)
4825#define SDE_AUDIO_POWER_B (1 << 25)
4826#define SDE_AUDIO_POWER_SHIFT (25)
4827#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4828#define SDE_GMBUS (1 << 24)
4829#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4830#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4831#define SDE_AUDIO_HDCP_MASK (3 << 22)
4832#define SDE_AUDIO_TRANSB (1 << 21)
4833#define SDE_AUDIO_TRANSA (1 << 20)
4834#define SDE_AUDIO_TRANS_MASK (3 << 20)
4835#define SDE_POISON (1 << 19)
4836/* 18 reserved */
4837#define SDE_FDI_RXB (1 << 17)
4838#define SDE_FDI_RXA (1 << 16)
4839#define SDE_FDI_MASK (3 << 16)
4840#define SDE_AUXD (1 << 15)
4841#define SDE_AUXC (1 << 14)
4842#define SDE_AUXB (1 << 13)
4843#define SDE_AUX_MASK (7 << 13)
4844/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004845#define SDE_CRT_HOTPLUG (1 << 11)
4846#define SDE_PORTD_HOTPLUG (1 << 10)
4847#define SDE_PORTC_HOTPLUG (1 << 9)
4848#define SDE_PORTB_HOTPLUG (1 << 8)
4849#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004850#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4851 SDE_SDVOB_HOTPLUG | \
4852 SDE_PORTB_HOTPLUG | \
4853 SDE_PORTC_HOTPLUG | \
4854 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08004855#define SDE_TRANSB_CRC_DONE (1 << 5)
4856#define SDE_TRANSB_CRC_ERR (1 << 4)
4857#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4858#define SDE_TRANSA_CRC_DONE (1 << 2)
4859#define SDE_TRANSA_CRC_ERR (1 << 1)
4860#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4861#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04004862
4863/* south display engine interrupt: CPT/PPT */
4864#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4865#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4866#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4867#define SDE_AUDIO_POWER_SHIFT_CPT 29
4868#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4869#define SDE_AUXD_CPT (1 << 27)
4870#define SDE_AUXC_CPT (1 << 26)
4871#define SDE_AUXB_CPT (1 << 25)
4872#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004873#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4874#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4875#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04004876#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01004877#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004878#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01004879 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004880 SDE_PORTD_HOTPLUG_CPT | \
4881 SDE_PORTC_HOTPLUG_CPT | \
4882 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04004883#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03004884#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04004885#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4886#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4887#define SDE_FDI_RXC_CPT (1 << 8)
4888#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4889#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4890#define SDE_FDI_RXB_CPT (1 << 4)
4891#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4892#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4893#define SDE_FDI_RXA_CPT (1 << 0)
4894#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4895 SDE_AUDIO_CP_REQ_B_CPT | \
4896 SDE_AUDIO_CP_REQ_A_CPT)
4897#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4898 SDE_AUDIO_CP_CHG_B_CPT | \
4899 SDE_AUDIO_CP_CHG_A_CPT)
4900#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4901 SDE_FDI_RXB_CPT | \
4902 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004903
4904#define SDEISR 0xc4000
4905#define SDEIMR 0xc4004
4906#define SDEIIR 0xc4008
4907#define SDEIER 0xc400c
4908
Paulo Zanoni86642812013-04-12 17:57:57 -03004909#define SERR_INT 0xc4040
Paulo Zanonide032bf2013-04-12 17:57:58 -03004910#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03004911#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4912#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4913#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Daniel Vetter1dd246f2013-07-10 08:30:23 +02004914#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03004915
Zhenyu Wangb9055052009-06-05 15:38:38 +08004916/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07004917#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004918#define PORTD_HOTPLUG_ENABLE (1 << 20)
4919#define PORTD_PULSE_DURATION_2ms (0)
4920#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4921#define PORTD_PULSE_DURATION_6ms (2 << 18)
4922#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07004923#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00004924#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4925#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4926#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4927#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004928#define PORTC_HOTPLUG_ENABLE (1 << 12)
4929#define PORTC_PULSE_DURATION_2ms (0)
4930#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4931#define PORTC_PULSE_DURATION_6ms (2 << 10)
4932#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07004933#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00004934#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4935#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4936#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4937#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004938#define PORTB_HOTPLUG_ENABLE (1 << 4)
4939#define PORTB_PULSE_DURATION_2ms (0)
4940#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4941#define PORTB_PULSE_DURATION_6ms (2 << 2)
4942#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07004943#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00004944#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4945#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4946#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4947#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004948
4949#define PCH_GPIOA 0xc5010
4950#define PCH_GPIOB 0xc5014
4951#define PCH_GPIOC 0xc5018
4952#define PCH_GPIOD 0xc501c
4953#define PCH_GPIOE 0xc5020
4954#define PCH_GPIOF 0xc5024
4955
Eric Anholtf0217c42009-12-01 11:56:30 -08004956#define PCH_GMBUS0 0xc5100
4957#define PCH_GMBUS1 0xc5104
4958#define PCH_GMBUS2 0xc5108
4959#define PCH_GMBUS3 0xc510c
4960#define PCH_GMBUS4 0xc5110
4961#define PCH_GMBUS5 0xc5120
4962
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004963#define _PCH_DPLL_A 0xc6014
4964#define _PCH_DPLL_B 0xc6018
Daniel Vettere9a632a2013-06-05 13:34:13 +02004965#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004966
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004967#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00004968#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004969#define _PCH_FPA1 0xc6044
4970#define _PCH_FPB0 0xc6048
4971#define _PCH_FPB1 0xc604c
Daniel Vettere9a632a2013-06-05 13:34:13 +02004972#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4973#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004974
4975#define PCH_DPLL_TEST 0xc606c
4976
4977#define PCH_DREF_CONTROL 0xC6200
4978#define DREF_CONTROL_MASK 0x7fc3
4979#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4980#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4981#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4982#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4983#define DREF_SSC_SOURCE_DISABLE (0<<11)
4984#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004985#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004986#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4987#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4988#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004989#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004990#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4991#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08004992#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004993#define DREF_SSC4_DOWNSPREAD (0<<6)
4994#define DREF_SSC4_CENTERSPREAD (1<<6)
4995#define DREF_SSC1_DISABLE (0<<1)
4996#define DREF_SSC1_ENABLE (1<<1)
4997#define DREF_SSC4_DISABLE (0)
4998#define DREF_SSC4_ENABLE (1)
4999
5000#define PCH_RAWCLK_FREQ 0xc6204
5001#define FDL_TP1_TIMER_SHIFT 12
5002#define FDL_TP1_TIMER_MASK (3<<12)
5003#define FDL_TP2_TIMER_SHIFT 10
5004#define FDL_TP2_TIMER_MASK (3<<10)
5005#define RAWCLK_FREQ_MASK 0x3ff
5006
5007#define PCH_DPLL_TMR_CFG 0xc6208
5008
5009#define PCH_SSC4_PARMS 0xc6210
5010#define PCH_SSC4_AUX_PARMS 0xc6214
5011
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005012#define PCH_DPLL_SEL 0xc7000
Daniel Vetter11887392013-06-05 13:34:09 +02005013#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
5014#define TRANS_DPLLA_SEL(pipe) 0
5015#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005016
Zhenyu Wangb9055052009-06-05 15:38:38 +08005017/* transcoder */
5018
Daniel Vetter275f01b22013-05-03 11:49:47 +02005019#define _PCH_TRANS_HTOTAL_A 0xe0000
5020#define TRANS_HTOTAL_SHIFT 16
5021#define TRANS_HACTIVE_SHIFT 0
5022#define _PCH_TRANS_HBLANK_A 0xe0004
5023#define TRANS_HBLANK_END_SHIFT 16
5024#define TRANS_HBLANK_START_SHIFT 0
5025#define _PCH_TRANS_HSYNC_A 0xe0008
5026#define TRANS_HSYNC_END_SHIFT 16
5027#define TRANS_HSYNC_START_SHIFT 0
5028#define _PCH_TRANS_VTOTAL_A 0xe000c
5029#define TRANS_VTOTAL_SHIFT 16
5030#define TRANS_VACTIVE_SHIFT 0
5031#define _PCH_TRANS_VBLANK_A 0xe0010
5032#define TRANS_VBLANK_END_SHIFT 16
5033#define TRANS_VBLANK_START_SHIFT 0
5034#define _PCH_TRANS_VSYNC_A 0xe0014
5035#define TRANS_VSYNC_END_SHIFT 16
5036#define TRANS_VSYNC_START_SHIFT 0
5037#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08005038
Daniel Vettere3b95f12013-05-03 11:49:49 +02005039#define _PCH_TRANSA_DATA_M1 0xe0030
5040#define _PCH_TRANSA_DATA_N1 0xe0034
5041#define _PCH_TRANSA_DATA_M2 0xe0038
5042#define _PCH_TRANSA_DATA_N2 0xe003c
5043#define _PCH_TRANSA_LINK_M1 0xe0040
5044#define _PCH_TRANSA_LINK_N1 0xe0044
5045#define _PCH_TRANSA_LINK_M2 0xe0048
5046#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08005047
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005048/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07005049#define _VIDEO_DIP_CTL_A 0xe0200
5050#define _VIDEO_DIP_DATA_A 0xe0208
5051#define _VIDEO_DIP_GCP_A 0xe0210
5052
5053#define _VIDEO_DIP_CTL_B 0xe1200
5054#define _VIDEO_DIP_DATA_B 0xe1208
5055#define _VIDEO_DIP_GCP_B 0xe1210
5056
5057#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
5058#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
5059#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
5060
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005061/* Per-transcoder DIP controls (VLV) */
Ville Syrjäläb9064872013-01-24 15:29:31 +02005062#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
5063#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
5064#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005065
Ville Syrjäläb9064872013-01-24 15:29:31 +02005066#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
5067#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
5068#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005069
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005070#define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
5071#define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
5072#define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
5073
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005074#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005075 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
5076 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005077#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005078 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
5079 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005080#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03005081 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
5082 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07005083
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03005084/* Haswell DIP controls */
5085#define HSW_VIDEO_DIP_CTL_A 0x60200
5086#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
5087#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
5088#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
5089#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
5090#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
5091#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
5092#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
5093#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
5094#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
5095#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
5096#define HSW_VIDEO_DIP_GCP_A 0x60210
5097
5098#define HSW_VIDEO_DIP_CTL_B 0x61200
5099#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
5100#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
5101#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
5102#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
5103#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
5104#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
5105#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
5106#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
5107#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
5108#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
5109#define HSW_VIDEO_DIP_GCP_B 0x61210
5110
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005111#define HSW_TVIDEO_DIP_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005112 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005113#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005114 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +01005115#define HSW_TVIDEO_DIP_VS_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005116 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005117#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005118 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005119#define HSW_TVIDEO_DIP_GCP(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005120 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03005121#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005122 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03005123
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03005124#define HSW_STEREO_3D_CTL_A 0x70020
5125#define S3D_ENABLE (1<<31)
5126#define HSW_STEREO_3D_CTL_B 0x71020
5127
5128#define HSW_STEREO_3D_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005129 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03005130
Daniel Vetter275f01b22013-05-03 11:49:47 +02005131#define _PCH_TRANS_HTOTAL_B 0xe1000
5132#define _PCH_TRANS_HBLANK_B 0xe1004
5133#define _PCH_TRANS_HSYNC_B 0xe1008
5134#define _PCH_TRANS_VTOTAL_B 0xe100c
5135#define _PCH_TRANS_VBLANK_B 0xe1010
5136#define _PCH_TRANS_VSYNC_B 0xe1014
5137#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08005138
Daniel Vetter275f01b22013-05-03 11:49:47 +02005139#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
5140#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
5141#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
5142#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
5143#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
5144#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
5145#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
5146 _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01005147
Daniel Vettere3b95f12013-05-03 11:49:49 +02005148#define _PCH_TRANSB_DATA_M1 0xe1030
5149#define _PCH_TRANSB_DATA_N1 0xe1034
5150#define _PCH_TRANSB_DATA_M2 0xe1038
5151#define _PCH_TRANSB_DATA_N2 0xe103c
5152#define _PCH_TRANSB_LINK_M1 0xe1040
5153#define _PCH_TRANSB_LINK_N1 0xe1044
5154#define _PCH_TRANSB_LINK_M2 0xe1048
5155#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08005156
Daniel Vettere3b95f12013-05-03 11:49:49 +02005157#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
5158#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
5159#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
5160#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
5161#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
5162#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
5163#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
5164#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005165
Daniel Vetterab9412b2013-05-03 11:49:46 +02005166#define _PCH_TRANSACONF 0xf0008
5167#define _PCH_TRANSBCONF 0xf1008
5168#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
5169#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005170#define TRANS_DISABLE (0<<31)
5171#define TRANS_ENABLE (1<<31)
5172#define TRANS_STATE_MASK (1<<30)
5173#define TRANS_STATE_DISABLE (0<<30)
5174#define TRANS_STATE_ENABLE (1<<30)
5175#define TRANS_FSYNC_DELAY_HB1 (0<<27)
5176#define TRANS_FSYNC_DELAY_HB2 (1<<27)
5177#define TRANS_FSYNC_DELAY_HB3 (2<<27)
5178#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02005179#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005180#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02005181#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02005182#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005183#define TRANS_8BPC (0<<5)
5184#define TRANS_10BPC (1<<5)
5185#define TRANS_6BPC (2<<5)
5186#define TRANS_12BPC (3<<5)
5187
Daniel Vetterce401412012-10-31 22:52:30 +01005188#define _TRANSA_CHICKEN1 0xf0060
5189#define _TRANSB_CHICKEN1 0xf1060
5190#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5191#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07005192#define _TRANSA_CHICKEN2 0xf0064
5193#define _TRANSB_CHICKEN2 0xf1064
5194#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005195#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
5196#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
5197#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
5198#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
5199#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07005200
Jesse Barnes291427f2011-07-29 12:42:37 -07005201#define SOUTH_CHICKEN1 0xc2000
5202#define FDIA_PHASE_SYNC_SHIFT_OVR 19
5203#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02005204#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
5205#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
5206#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07005207#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02005208#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
5209#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
5210#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07005211
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005212#define _FDI_RXA_CHICKEN 0xc200c
5213#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08005214#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
5215#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005216#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005217
Jesse Barnes382b0932010-10-07 16:01:25 -07005218#define SOUTH_DSPCLK_GATE_D 0xc2020
Jesse Barnescd664072013-10-02 10:34:19 -07005219#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07005220#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07005221#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005222#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07005223
Zhenyu Wangb9055052009-06-05 15:38:38 +08005224/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005225#define _FDI_TXA_CTL 0x60100
5226#define _FDI_TXB_CTL 0x61100
5227#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005228#define FDI_TX_DISABLE (0<<31)
5229#define FDI_TX_ENABLE (1<<31)
5230#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
5231#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
5232#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
5233#define FDI_LINK_TRAIN_NONE (3<<28)
5234#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
5235#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
5236#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
5237#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
5238#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
5239#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
5240#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
5241#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005242/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
5243 SNB has different settings. */
5244/* SNB A-stepping */
5245#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5246#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5247#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5248#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5249/* SNB B-stepping */
5250#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
5251#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
5252#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
5253#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
5254#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005255#define FDI_DP_PORT_WIDTH_SHIFT 19
5256#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
5257#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005258#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005259/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005260#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07005261
5262/* Ivybridge has different bits for lolz */
5263#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
5264#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
5265#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
5266#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
5267
Zhenyu Wangb9055052009-06-05 15:38:38 +08005268/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07005269#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07005270#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005271#define FDI_SCRAMBLING_ENABLE (0<<7)
5272#define FDI_SCRAMBLING_DISABLE (1<<7)
5273
5274/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005275#define _FDI_RXA_CTL 0xf000c
5276#define _FDI_RXB_CTL 0xf100c
5277#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005278#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005279/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07005280#define FDI_FS_ERRC_ENABLE (1<<27)
5281#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02005282#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005283#define FDI_8BPC (0<<16)
5284#define FDI_10BPC (1<<16)
5285#define FDI_6BPC (2<<16)
5286#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00005287#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005288#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
5289#define FDI_RX_PLL_ENABLE (1<<13)
5290#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
5291#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
5292#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
5293#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
5294#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01005295#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005296/* CPT */
5297#define FDI_AUTO_TRAINING (1<<10)
5298#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
5299#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
5300#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
5301#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
5302#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005303
Paulo Zanoni04945642012-11-01 21:00:59 -02005304#define _FDI_RXA_MISC 0xf0010
5305#define _FDI_RXB_MISC 0xf1010
5306#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
5307#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
5308#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
5309#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
5310#define FDI_RX_TP1_TO_TP2_48 (2<<20)
5311#define FDI_RX_TP1_TO_TP2_64 (3<<20)
5312#define FDI_RX_FDI_DELAY_90 (0x90<<0)
5313#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
5314
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005315#define _FDI_RXA_TUSIZE1 0xf0030
5316#define _FDI_RXA_TUSIZE2 0xf0038
5317#define _FDI_RXB_TUSIZE1 0xf1030
5318#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005319#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
5320#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005321
5322/* FDI_RX interrupt register format */
5323#define FDI_RX_INTER_LANE_ALIGN (1<<10)
5324#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
5325#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
5326#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
5327#define FDI_RX_FS_CODE_ERR (1<<6)
5328#define FDI_RX_FE_CODE_ERR (1<<5)
5329#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
5330#define FDI_RX_HDCP_LINK_FAIL (1<<3)
5331#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
5332#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
5333#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
5334
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005335#define _FDI_RXA_IIR 0xf0014
5336#define _FDI_RXA_IMR 0xf0018
5337#define _FDI_RXB_IIR 0xf1014
5338#define _FDI_RXB_IMR 0xf1018
5339#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
5340#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005341
5342#define FDI_PLL_CTL_1 0xfe000
5343#define FDI_PLL_CTL_2 0xfe004
5344
Zhenyu Wangb9055052009-06-05 15:38:38 +08005345#define PCH_LVDS 0xe1180
5346#define LVDS_DETECTED (1 << 1)
5347
Shobhit Kumar98364372012-06-15 11:55:14 -07005348/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02005349#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
5350#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
5351#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005352#define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
5353#define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02005354#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
5355#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07005356
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02005357#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
5358#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
5359#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
5360#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
5361#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07005362
Jesse Barnes453c5422013-03-28 09:55:41 -07005363#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
5364#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
5365#define VLV_PIPE_PP_ON_DELAYS(pipe) \
5366 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
5367#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
5368 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
5369#define VLV_PIPE_PP_DIVISOR(pipe) \
5370 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
5371
Zhenyu Wangb9055052009-06-05 15:38:38 +08005372#define PCH_PP_STATUS 0xc7200
5373#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07005374#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07005375#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005376#define EDP_FORCE_VDD (1 << 3)
5377#define EDP_BLC_ENABLE (1 << 2)
5378#define PANEL_POWER_RESET (1 << 1)
5379#define PANEL_POWER_OFF (0 << 0)
5380#define PANEL_POWER_ON (1 << 0)
5381#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07005382#define PANEL_PORT_SELECT_MASK (3 << 30)
5383#define PANEL_PORT_SELECT_LVDS (0 << 30)
5384#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07005385#define PANEL_PORT_SELECT_DPC (2 << 30)
5386#define PANEL_PORT_SELECT_DPD (3 << 30)
5387#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
5388#define PANEL_POWER_UP_DELAY_SHIFT 16
5389#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
5390#define PANEL_LIGHT_ON_DELAY_SHIFT 0
5391
Zhenyu Wangb9055052009-06-05 15:38:38 +08005392#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07005393#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
5394#define PANEL_POWER_DOWN_DELAY_SHIFT 16
5395#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
5396#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
5397
Zhenyu Wangb9055052009-06-05 15:38:38 +08005398#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07005399#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
5400#define PP_REFERENCE_DIVIDER_SHIFT 8
5401#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
5402#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005403
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005404#define PCH_DP_B 0xe4100
5405#define PCH_DPB_AUX_CH_CTL 0xe4110
5406#define PCH_DPB_AUX_CH_DATA1 0xe4114
5407#define PCH_DPB_AUX_CH_DATA2 0xe4118
5408#define PCH_DPB_AUX_CH_DATA3 0xe411c
5409#define PCH_DPB_AUX_CH_DATA4 0xe4120
5410#define PCH_DPB_AUX_CH_DATA5 0xe4124
5411
5412#define PCH_DP_C 0xe4200
5413#define PCH_DPC_AUX_CH_CTL 0xe4210
5414#define PCH_DPC_AUX_CH_DATA1 0xe4214
5415#define PCH_DPC_AUX_CH_DATA2 0xe4218
5416#define PCH_DPC_AUX_CH_DATA3 0xe421c
5417#define PCH_DPC_AUX_CH_DATA4 0xe4220
5418#define PCH_DPC_AUX_CH_DATA5 0xe4224
5419
5420#define PCH_DP_D 0xe4300
5421#define PCH_DPD_AUX_CH_CTL 0xe4310
5422#define PCH_DPD_AUX_CH_DATA1 0xe4314
5423#define PCH_DPD_AUX_CH_DATA2 0xe4318
5424#define PCH_DPD_AUX_CH_DATA3 0xe431c
5425#define PCH_DPD_AUX_CH_DATA4 0xe4320
5426#define PCH_DPD_AUX_CH_DATA5 0xe4324
5427
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005428/* CPT */
5429#define PORT_TRANS_A_SEL_CPT 0
5430#define PORT_TRANS_B_SEL_CPT (1<<29)
5431#define PORT_TRANS_C_SEL_CPT (2<<29)
5432#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07005433#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02005434#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
5435#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Ville Syrjälä71485e02014-04-09 13:28:55 +03005436#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
5437#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005438
5439#define TRANS_DP_CTL_A 0xe0300
5440#define TRANS_DP_CTL_B 0xe1300
5441#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01005442#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005443#define TRANS_DP_OUTPUT_ENABLE (1<<31)
5444#define TRANS_DP_PORT_SEL_B (0<<29)
5445#define TRANS_DP_PORT_SEL_C (1<<29)
5446#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08005447#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005448#define TRANS_DP_PORT_SEL_MASK (3<<29)
5449#define TRANS_DP_AUDIO_ONLY (1<<26)
5450#define TRANS_DP_ENH_FRAMING (1<<18)
5451#define TRANS_DP_8BPC (0<<9)
5452#define TRANS_DP_10BPC (1<<9)
5453#define TRANS_DP_6BPC (2<<9)
5454#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08005455#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005456#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
5457#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5458#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
5459#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01005460#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005461
5462/* SNB eDP training params */
5463/* SNB A-stepping */
5464#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5465#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5466#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5467#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5468/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08005469#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
5470#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
5471#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
5472#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
5473#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005474#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
5475
Keith Packard1a2eb462011-11-16 16:26:07 -08005476/* IVB */
5477#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
5478#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
5479#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
5480#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
5481#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
5482#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03005483#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08005484
5485/* legacy values */
5486#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
5487#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
5488#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
5489#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
5490#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
5491
5492#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
5493
Imre Deak9e72b462014-05-05 15:13:55 +03005494#define VLV_PMWGICZ 0x1300a4
5495
Zou Nan haicae58522010-11-09 17:17:32 +08005496#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07005497#define FORCEWAKE_VLV 0x1300b0
5498#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08005499#define FORCEWAKE_MEDIA_VLV 0x1300b8
5500#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03005501#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00005502#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08005503#define VLV_GTLC_WAKE_CTRL 0x130090
Imre Deak981a5ae2014-04-14 20:24:22 +03005504#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
5505#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
5506#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
5507
Jesse Barnesd62b4892013-03-08 10:45:53 -08005508#define VLV_GTLC_PW_STATUS 0x130094
Imre Deak981a5ae2014-04-14 20:24:22 +03005509#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
5510#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
5511#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
5512#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Keith Packard8d715f02011-11-18 20:39:01 -08005513#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Chris Wilsonc5836c22012-10-17 12:09:55 +01005514#define FORCEWAKE_KERNEL 0x1
5515#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08005516#define FORCEWAKE_MT_ACK 0x130040
5517#define ECOBUS 0xa180
5518#define FORCEWAKE_MT_ENABLE (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +03005519#define VLV_SPAREG2H 0xA194
Chris Wilson8fd26852010-12-08 18:40:43 +00005520
Ben Widawskydd202c62012-02-09 10:15:18 +01005521#define GTFIFODBG 0x120000
Ville Syrjälä90f256b2013-11-14 01:59:59 +02005522#define GT_FIFO_SBDROPERR (1<<6)
5523#define GT_FIFO_BLOBDROPERR (1<<5)
5524#define GT_FIFO_SB_READ_ABORTERR (1<<4)
5525#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01005526#define GT_FIFO_OVFERR (1<<2)
5527#define GT_FIFO_IAWRERR (1<<1)
5528#define GT_FIFO_IARDERR (1<<0)
5529
Ville Syrjälä46520e22013-11-14 02:00:00 +02005530#define GTFIFOCTL 0x120008
5531#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01005532#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00005533
Ben Widawsky05e21cc2013-07-04 11:02:04 -07005534#define HSW_IDICR 0x9008
5535#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
5536#define HSW_EDRAM_PRESENT 0x120010
5537
Daniel Vetter80e829f2012-03-31 11:21:57 +02005538#define GEN6_UCGCTL1 0x9400
Ville Syrjäläe4443e42014-04-09 13:28:41 +03005539# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02005540# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02005541# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02005542
Eric Anholt406478d2011-11-07 16:07:04 -08005543#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07005544# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07005545# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08005546# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08005547# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08005548# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08005549
Imre Deak9e72b462014-05-05 15:13:55 +03005550#define GEN6_UCGCTL3 0x9408
5551
Jesse Barnese3f33d42012-06-14 11:04:50 -07005552#define GEN7_UCGCTL4 0x940c
5553#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
5554
Imre Deak9e72b462014-05-05 15:13:55 +03005555#define GEN6_RCGCTL1 0x9410
5556#define GEN6_RCGCTL2 0x9414
5557#define GEN6_RSTCTL 0x9420
5558
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02005559#define GEN8_UCGCTL6 0x9430
5560#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
5561
Imre Deak9e72b462014-05-05 15:13:55 +03005562#define GEN6_GFXPAUSE 0xA000
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005563#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00005564#define GEN6_TURBO_DISABLE (1<<31)
5565#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03005566#define HSW_FREQUENCY(x) ((x)<<24)
Chris Wilson8fd26852010-12-08 18:40:43 +00005567#define GEN6_OFFSET(x) ((x)<<19)
5568#define GEN6_AGGRESSIVE_TURBO (0<<15)
5569#define GEN6_RC_VIDEO_FREQ 0xA00C
5570#define GEN6_RC_CONTROL 0xA090
5571#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
5572#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
5573#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
5574#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
5575#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08005576#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005577#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00005578#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
5579#define GEN6_RC_CTL_HW_ENABLE (1<<31)
5580#define GEN6_RP_DOWN_TIMEOUT 0xA010
5581#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005582#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08005583#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08005584#define HSW_CAGF_SHIFT 7
Jesse Barnesccab5c82011-01-18 15:49:25 -08005585#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08005586#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00005587#define GEN6_RP_CONTROL 0xA024
5588#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08005589#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
5590#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
5591#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
5592#define GEN6_RP_MEDIA_HW_MODE (1<<9)
5593#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00005594#define GEN6_RP_MEDIA_IS_GFX (1<<8)
5595#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08005596#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
5597#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
5598#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005599#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08005600#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00005601#define GEN6_RP_UP_THRESHOLD 0xA02C
5602#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08005603#define GEN6_RP_CUR_UP_EI 0xA050
5604#define GEN6_CURICONT_MASK 0xffffff
5605#define GEN6_RP_CUR_UP 0xA054
5606#define GEN6_CURBSYTAVG_MASK 0xffffff
5607#define GEN6_RP_PREV_UP 0xA058
5608#define GEN6_RP_CUR_DOWN_EI 0xA05C
5609#define GEN6_CURIAVG_MASK 0xffffff
5610#define GEN6_RP_CUR_DOWN 0xA060
5611#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00005612#define GEN6_RP_UP_EI 0xA068
5613#define GEN6_RP_DOWN_EI 0xA06C
5614#define GEN6_RP_IDLE_HYSTERSIS 0xA070
Imre Deak9e72b462014-05-05 15:13:55 +03005615#define GEN6_RPDEUHWTC 0xA080
5616#define GEN6_RPDEUC 0xA084
5617#define GEN6_RPDEUCSW 0xA088
Chris Wilson8fd26852010-12-08 18:40:43 +00005618#define GEN6_RC_STATE 0xA094
5619#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
5620#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
5621#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
5622#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
5623#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
5624#define GEN6_RC_SLEEP 0xA0B0
Imre Deak9e72b462014-05-05 15:13:55 +03005625#define GEN6_RCUBMABDTMR 0xA0B0
Chris Wilson8fd26852010-12-08 18:40:43 +00005626#define GEN6_RC1e_THRESHOLD 0xA0B4
5627#define GEN6_RC6_THRESHOLD 0xA0B8
5628#define GEN6_RC6p_THRESHOLD 0xA0BC
Imre Deak9e72b462014-05-05 15:13:55 +03005629#define VLV_RCEDATA 0xA0BC
Chris Wilson8fd26852010-12-08 18:40:43 +00005630#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005631#define GEN6_PMINTRMSK 0xA168
Deepak Sbaccd452014-05-15 20:58:09 +03005632#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
Imre Deak9e72b462014-05-05 15:13:55 +03005633#define VLV_PWRDWNUPCTL 0xA294
Chris Wilson8fd26852010-12-08 18:40:43 +00005634
5635#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07005636#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00005637#define GEN6_PMIIR 0x44028
5638#define GEN6_PMIER 0x4402C
5639#define GEN6_PM_MBOX_EVENT (1<<25)
5640#define GEN6_PM_THERMAL_EVENT (1<<24)
5641#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
5642#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
5643#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
5644#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
5645#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07005646#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07005647 GEN6_PM_RP_DOWN_THRESHOLD | \
5648 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00005649
Deepak S67c3bf62014-07-10 13:16:24 +05305650#define CHV_CZ_CLOCK_FREQ_MODE_200 200
5651#define CHV_CZ_CLOCK_FREQ_MODE_267 267
5652#define CHV_CZ_CLOCK_FREQ_MODE_320 320
5653#define CHV_CZ_CLOCK_FREQ_MODE_333 333
5654#define CHV_CZ_CLOCK_FREQ_MODE_400 400
5655
Imre Deak9e72b462014-05-05 15:13:55 +03005656#define GEN7_GT_SCRATCH_BASE 0x4F100
5657#define GEN7_GT_SCRATCH_REG_NUM 8
5658
Deepak S76c3552f2014-01-30 23:08:16 +05305659#define VLV_GTLC_SURVIVABILITY_REG 0x130098
5660#define VLV_GFX_CLK_STATUS_BIT (1<<3)
5661#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
5662
Ben Widawskycce66a22012-03-27 18:59:38 -07005663#define GEN6_GT_GFX_RC6_LOCKED 0x138104
Jesse Barnes49798eb2013-09-26 17:55:57 -07005664#define VLV_COUNTER_CONTROL 0x138104
5665#define VLV_COUNT_RANGE_HIGH (1<<15)
Deepak S31685c22014-07-03 17:33:01 -04005666#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
5667#define VLV_RENDER_RC0_COUNT_EN (1<<4)
Jesse Barnes49798eb2013-09-26 17:55:57 -07005668#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
5669#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ben Widawskycce66a22012-03-27 18:59:38 -07005670#define GEN6_GT_GFX_RC6 0x138108
Imre Deak9cc19be2014-04-14 20:24:24 +03005671#define VLV_GT_RENDER_RC6 0x138108
5672#define VLV_GT_MEDIA_RC6 0x13810C
5673
Ben Widawskycce66a22012-03-27 18:59:38 -07005674#define GEN6_GT_GFX_RC6p 0x13810C
5675#define GEN6_GT_GFX_RC6pp 0x138110
Deepak S31685c22014-07-03 17:33:01 -04005676#define VLV_RENDER_C0_COUNT_REG 0x138118
5677#define VLV_MEDIA_C0_COUNT_REG 0x13811C
Ben Widawskycce66a22012-03-27 18:59:38 -07005678
Chris Wilson8fd26852010-12-08 18:40:43 +00005679#define GEN6_PCODE_MAILBOX 0x138124
5680#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08005681#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005682#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
5683#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07005684#define GEN6_PCODE_WRITE_RC6VIDS 0x4
5685#define GEN6_PCODE_READ_RC6VIDS 0x5
Paulo Zanoni515b2392013-09-10 19:36:37 -03005686#define GEN6_PCODE_READ_D_COMP 0x10
5687#define GEN6_PCODE_WRITE_D_COMP 0x11
Ben Widawsky7083e052013-02-01 16:41:14 -08005688#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
5689#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005690#define DISPLAY_IPS_CONTROL 0x19
Chris Wilson8fd26852010-12-08 18:40:43 +00005691#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005692#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01005693#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Chris Wilson8fd26852010-12-08 18:40:43 +00005694
Ben Widawsky4d855292011-12-12 19:34:16 -08005695#define GEN6_GT_CORE_STATUS 0x138060
5696#define GEN6_CORE_CPD_STATE_MASK (7<<4)
5697#define GEN6_RCn_MASK 7
5698#define GEN6_RC0 0
5699#define GEN6_RC3 2
5700#define GEN6_RC6 3
5701#define GEN6_RC7 4
5702
Ben Widawskye3689192012-05-25 16:56:22 -07005703#define GEN7_MISCCPCTL (0x9424)
5704#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
5705
5706/* IVYBRIDGE DPF */
5707#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07005708#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07005709#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
5710#define GEN7_PARITY_ERROR_VALID (1<<13)
5711#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
5712#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
5713#define GEN7_PARITY_ERROR_ROW(reg) \
5714 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
5715#define GEN7_PARITY_ERROR_BANK(reg) \
5716 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
5717#define GEN7_PARITY_ERROR_SUBBANK(reg) \
5718 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5719#define GEN7_L3CDERRST1_ENABLE (1<<7)
5720
Ben Widawskyb9524a12012-05-25 16:56:24 -07005721#define GEN7_L3LOG_BASE 0xB070
Ben Widawsky35a85ac2013-09-19 11:13:41 -07005722#define HSW_L3LOG_BASE_SLICE1 0xB270
Ben Widawskyb9524a12012-05-25 16:56:24 -07005723#define GEN7_L3LOG_SIZE 0x80
5724
Jesse Barnes12f33822012-10-25 12:15:45 -07005725#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
5726#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
5727#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07005728#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Jesse Barnes12f33822012-10-25 12:15:45 -07005729#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
5730
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005731#define GEN8_ROW_CHICKEN 0xe4f0
5732#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08005733#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005734
Jesse Barnes8ab43972012-10-25 12:15:42 -07005735#define GEN7_ROW_CHICKEN2 0xe4f4
5736#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
5737#define DOP_CLOCK_GATING_DISABLE (1<<0)
5738
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005739#define HSW_ROW_CHICKEN3 0xe49c
5740#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
5741
Ben Widawskyfd392b62013-11-04 22:52:39 -08005742#define HALF_SLICE_CHICKEN3 0xe184
5743#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Ben Widawskybf663472013-11-02 21:07:57 -07005744#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08005745
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005746#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
Wu Fengguange0dac652011-09-05 14:25:34 +08005747#define INTEL_AUDIO_DEVCL 0x808629FB
5748#define INTEL_AUDIO_DEVBLC 0x80862801
5749#define INTEL_AUDIO_DEVCTG 0x80862802
5750
5751#define G4X_AUD_CNTL_ST 0x620B4
5752#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
5753#define G4X_ELDV_DEVCTG (1 << 14)
5754#define G4X_ELD_ADDR (0xf << 5)
5755#define G4X_ELD_ACK (1 << 4)
5756#define G4X_HDMIW_HDMIEDID 0x6210C
5757
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005758#define IBX_HDMIW_HDMIEDID_A 0xE2050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005759#define IBX_HDMIW_HDMIEDID_B 0xE2150
5760#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5761 IBX_HDMIW_HDMIEDID_A, \
5762 IBX_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005763#define IBX_AUD_CNTL_ST_A 0xE20B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005764#define IBX_AUD_CNTL_ST_B 0xE21B4
5765#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5766 IBX_AUD_CNTL_ST_A, \
5767 IBX_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005768#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
5769#define IBX_ELD_ADDRESS (0x1f << 5)
5770#define IBX_ELD_ACK (1 << 4)
5771#define IBX_AUD_CNTL_ST2 0xE20C0
5772#define IBX_ELD_VALIDB (1 << 0)
5773#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08005774
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005775#define CPT_HDMIW_HDMIEDID_A 0xE5050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005776#define CPT_HDMIW_HDMIEDID_B 0xE5150
5777#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5778 CPT_HDMIW_HDMIEDID_A, \
5779 CPT_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005780#define CPT_AUD_CNTL_ST_A 0xE50B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005781#define CPT_AUD_CNTL_ST_B 0xE51B4
5782#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5783 CPT_AUD_CNTL_ST_A, \
5784 CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005785#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08005786
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04005787#define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
5788#define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
5789#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5790 VLV_HDMIW_HDMIEDID_A, \
5791 VLV_HDMIW_HDMIEDID_B)
5792#define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
5793#define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
5794#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5795 VLV_AUD_CNTL_ST_A, \
5796 VLV_AUD_CNTL_ST_B)
5797#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
5798
Eric Anholtae662d32012-01-03 09:23:29 -08005799/* These are the 4 32-bit write offset registers for each stream
5800 * output buffer. It determines the offset from the
5801 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5802 */
5803#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
5804
Wu Fengguangb6daa022012-01-06 14:41:31 -06005805#define IBX_AUD_CONFIG_A 0xe2000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005806#define IBX_AUD_CONFIG_B 0xe2100
5807#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5808 IBX_AUD_CONFIG_A, \
5809 IBX_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005810#define CPT_AUD_CONFIG_A 0xe5000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005811#define CPT_AUD_CONFIG_B 0xe5100
5812#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5813 CPT_AUD_CONFIG_A, \
5814 CPT_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04005815#define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
5816#define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
5817#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
5818 VLV_AUD_CONFIG_A, \
5819 VLV_AUD_CONFIG_B)
5820
Wu Fengguangb6daa022012-01-06 14:41:31 -06005821#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
5822#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
5823#define AUD_CONFIG_UPPER_N_SHIFT 20
5824#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
5825#define AUD_CONFIG_LOWER_N_SHIFT 4
5826#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
5827#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03005828#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
5829#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
5830#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
5831#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
5832#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
5833#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
5834#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
5835#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
5836#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
5837#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
5838#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005839#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
5840
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005841/* HSW Audio */
5842#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
5843#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
5844#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
5845 HSW_AUD_CONFIG_A, \
5846 HSW_AUD_CONFIG_B)
5847
5848#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
5849#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
5850#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5851 HSW_AUD_MISC_CTRL_A, \
5852 HSW_AUD_MISC_CTRL_B)
5853
5854#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5855#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5856#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5857 HSW_AUD_DIP_ELD_CTRL_ST_A, \
5858 HSW_AUD_DIP_ELD_CTRL_ST_B)
5859
5860/* Audio Digital Converter */
5861#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
5862#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
5863#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5864 HSW_AUD_DIG_CNVT_1, \
5865 HSW_AUD_DIG_CNVT_2)
Wang Xingchao9b138a82012-08-09 16:52:18 +08005866#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005867
5868#define HSW_AUD_EDID_DATA_A 0x65050
5869#define HSW_AUD_EDID_DATA_B 0x65150
5870#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5871 HSW_AUD_EDID_DATA_A, \
5872 HSW_AUD_EDID_DATA_B)
5873
5874#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
5875#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
5876#define AUDIO_INACTIVE_C (1<<11)
5877#define AUDIO_INACTIVE_B (1<<7)
5878#define AUDIO_INACTIVE_A (1<<3)
5879#define AUDIO_OUTPUT_ENABLE_A (1<<2)
5880#define AUDIO_OUTPUT_ENABLE_B (1<<6)
5881#define AUDIO_OUTPUT_ENABLE_C (1<<10)
5882#define AUDIO_ELD_VALID_A (1<<0)
5883#define AUDIO_ELD_VALID_B (1<<4)
5884#define AUDIO_ELD_VALID_C (1<<8)
5885#define AUDIO_CP_READY_A (1<<1)
5886#define AUDIO_CP_READY_B (1<<5)
5887#define AUDIO_CP_READY_C (1<<9)
5888
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005889/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02005890#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
5891#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
5892#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
5893#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03005894#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
5895#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005896#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005897#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5898#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005899#define HSW_PWR_WELL_FORCE_ON (1<<19)
5900#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005901
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005902/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005903#define TRANS_DDI_FUNC_CTL_A 0x60400
5904#define TRANS_DDI_FUNC_CTL_B 0x61400
5905#define TRANS_DDI_FUNC_CTL_C 0x62400
5906#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005907#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
5908
Paulo Zanoniad80a812012-10-24 16:06:19 -02005909#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005910/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005911#define TRANS_DDI_PORT_MASK (7<<28)
Daniel Vetter26804af2014-06-25 22:01:55 +03005912#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoniad80a812012-10-24 16:06:19 -02005913#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5914#define TRANS_DDI_PORT_NONE (0<<28)
5915#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5916#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5917#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5918#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5919#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5920#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5921#define TRANS_DDI_BPC_MASK (7<<20)
5922#define TRANS_DDI_BPC_8 (0<<20)
5923#define TRANS_DDI_BPC_10 (1<<20)
5924#define TRANS_DDI_BPC_6 (2<<20)
5925#define TRANS_DDI_BPC_12 (3<<20)
5926#define TRANS_DDI_PVSYNC (1<<17)
5927#define TRANS_DDI_PHSYNC (1<<16)
5928#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5929#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5930#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5931#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5932#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
Dave Airlie01b887c2014-05-02 11:17:41 +10005933#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
Paulo Zanoniad80a812012-10-24 16:06:19 -02005934#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005935
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005936/* DisplayPort Transport Control */
5937#define DP_TP_CTL_A 0x64040
5938#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005939#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5940#define DP_TP_CTL_ENABLE (1<<31)
5941#define DP_TP_CTL_MODE_SST (0<<27)
5942#define DP_TP_CTL_MODE_MST (1<<27)
Dave Airlie01b887c2014-05-02 11:17:41 +10005943#define DP_TP_CTL_FORCE_ACT (1<<25)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005944#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005945#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005946#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5947#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5948#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005949#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5950#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005951#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005952#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005953
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005954/* DisplayPort Transport Status */
5955#define DP_TP_STATUS_A 0x64044
5956#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005957#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Dave Airlie01b887c2014-05-02 11:17:41 +10005958#define DP_TP_STATUS_IDLE_DONE (1<<25)
5959#define DP_TP_STATUS_ACT_SENT (1<<24)
5960#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
5961#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5962#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
5963#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
5964#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005965
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005966/* DDI Buffer Control */
5967#define DDI_BUF_CTL_A 0x64000
5968#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005969#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5970#define DDI_BUF_CTL_ENABLE (1<<31)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005971#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005972#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005973#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005974#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005975#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005976#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005977#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
5978#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005979#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
5980#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00005981#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005982#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02005983#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005984#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005985#define DDI_INIT_DISPLAY_DETECTED (1<<0)
5986
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005987/* DDI Buffer Translations */
5988#define DDI_BUF_TRANS_A 0x64E00
5989#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005990#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005991
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005992/* Sideband Interface (SBI) is programmed indirectly, via
5993 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5994 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005995#define SBI_ADDR 0xC6000
5996#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005997#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02005998#define SBI_CTL_DEST_ICLK (0x0<<16)
5999#define SBI_CTL_DEST_MPHY (0x1<<16)
6000#define SBI_CTL_OP_IORD (0x2<<8)
6001#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03006002#define SBI_CTL_OP_CRRD (0x6<<8)
6003#define SBI_CTL_OP_CRWR (0x7<<8)
6004#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006005#define SBI_RESPONSE_SUCCESS (0x0<<1)
6006#define SBI_BUSY (0x1<<0)
6007#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03006008
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006009/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006010#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006011#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
6012#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
6013#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
6014#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006015#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006016#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006017#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006018#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02006019#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006020#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006021#define SBI_SSCAUXDIV6 0x0610
6022#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006023#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006024#define SBI_GEN0 0x1f00
6025#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03006026
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03006027/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006028#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03006029#define PIXCLK_GATE_UNGATE (1<<0)
6030#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03006031
Eugeni Dodonove93ea062012-03-29 12:32:32 -03006032/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006033#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03006034#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01006035#define SPLL_PLL_SSC (1<<28)
6036#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08006037#define SPLL_PLL_LCPLL (3<<28)
6038#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006039#define SPLL_PLL_FREQ_810MHz (0<<26)
6040#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08006041#define SPLL_PLL_FREQ_2700MHz (2<<26)
6042#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03006043
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03006044/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006045#define WRPLL_CTL1 0x46040
6046#define WRPLL_CTL2 0x46060
Daniel Vetterd452c5b2014-07-04 11:27:39 -03006047#define WRPLL_CTL(pll) (pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006048#define WRPLL_PLL_ENABLE (1<<31)
Daniel Vetter114fe482014-06-25 22:01:48 +03006049#define WRPLL_PLL_SSC (1<<28)
6050#define WRPLL_PLL_NON_SSC (2<<28)
6051#define WRPLL_PLL_LCPLL (3<<28)
6052#define WRPLL_PLL_REF_MASK (3<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03006053/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006054#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08006055#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006056#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08006057#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
6058#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006059#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08006060#define WRPLL_DIVIDER_FB_SHIFT 16
6061#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03006062
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006063/* Port clock selection */
6064#define PORT_CLK_SEL_A 0x46100
6065#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006066#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006067#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
6068#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
6069#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006070#define PORT_CLK_SEL_SPLL (3<<29)
Daniel Vetter716c2e52014-06-25 22:02:02 +03006071#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006072#define PORT_CLK_SEL_WRPLL1 (4<<29)
6073#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03006074#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08006075#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006076
Paulo Zanonibb523fc2012-10-23 18:29:56 -02006077/* Transcoder clock selection */
6078#define TRANS_CLK_SEL_A 0x46140
6079#define TRANS_CLK_SEL_B 0x46144
6080#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
6081/* For each transcoder, we need to select the corresponding port clock */
6082#define TRANS_CLK_SEL_DISABLED (0x0<<29)
6083#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03006084
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006085#define TRANSA_MSA_MISC 0x60410
6086#define TRANSB_MSA_MISC 0x61410
6087#define TRANSC_MSA_MISC 0x62410
6088#define TRANS_EDP_MSA_MISC 0x6f410
6089#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
6090
Paulo Zanonic9809792012-10-23 18:30:00 -02006091#define TRANS_MSA_SYNC_CLK (1<<0)
6092#define TRANS_MSA_6_BPC (0<<5)
6093#define TRANS_MSA_8_BPC (1<<5)
6094#define TRANS_MSA_10_BPC (2<<5)
6095#define TRANS_MSA_12_BPC (3<<5)
6096#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03006097
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03006098/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006099#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03006100#define LCPLL_PLL_DISABLE (1<<31)
6101#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03006102#define LCPLL_CLK_FREQ_MASK (3<<26)
6103#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07006104#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
6105#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
6106#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006107#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03006108#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006109#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03006110#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006111#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
6112
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03006113/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
6114 * since on HSW we can't write to it using I915_WRITE. */
6115#define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
6116#define D_COMP_BDW 0x138144
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006117#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
6118#define D_COMP_COMP_FORCE (1<<8)
6119#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03006120
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03006121/* Pipe WM_LINETIME - watermark line time */
6122#define PIPE_WM_LINETIME_A 0x45270
6123#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006124#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
6125 PIPE_WM_LINETIME_B)
6126#define PIPE_WM_LINETIME_MASK (0x1ff)
6127#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03006128#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006129#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03006130
6131/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006132#define SFUSE_STRAP 0xc2014
Damien Lespiau658ac4c2014-02-10 17:19:45 +00006133#define SFUSE_STRAP_FUSE_LOCK (1<<13)
6134#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03006135#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
6136#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
6137#define SFUSE_STRAP_DDID_DETECTED (1<<0)
6138
Paulo Zanoni801bcff2013-05-31 10:08:35 -03006139#define WM_MISC 0x45260
6140#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
6141
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03006142#define WM_DBG 0x45280
6143#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
6144#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
6145#define WM_DBG_DISALLOW_SPRITE (1<<2)
6146
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006147/* pipe CSC */
6148#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
6149#define _PIPE_A_CSC_COEFF_BY 0x49014
6150#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
6151#define _PIPE_A_CSC_COEFF_BU 0x4901c
6152#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
6153#define _PIPE_A_CSC_COEFF_BV 0x49024
6154#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03006155#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
6156#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
6157#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006158#define _PIPE_A_CSC_PREOFF_HI 0x49030
6159#define _PIPE_A_CSC_PREOFF_ME 0x49034
6160#define _PIPE_A_CSC_PREOFF_LO 0x49038
6161#define _PIPE_A_CSC_POSTOFF_HI 0x49040
6162#define _PIPE_A_CSC_POSTOFF_ME 0x49044
6163#define _PIPE_A_CSC_POSTOFF_LO 0x49048
6164
6165#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
6166#define _PIPE_B_CSC_COEFF_BY 0x49114
6167#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
6168#define _PIPE_B_CSC_COEFF_BU 0x4911c
6169#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
6170#define _PIPE_B_CSC_COEFF_BV 0x49124
6171#define _PIPE_B_CSC_MODE 0x49128
6172#define _PIPE_B_CSC_PREOFF_HI 0x49130
6173#define _PIPE_B_CSC_PREOFF_ME 0x49134
6174#define _PIPE_B_CSC_PREOFF_LO 0x49138
6175#define _PIPE_B_CSC_POSTOFF_HI 0x49140
6176#define _PIPE_B_CSC_POSTOFF_ME 0x49144
6177#define _PIPE_B_CSC_POSTOFF_LO 0x49148
6178
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006179#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
6180#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
6181#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
6182#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
6183#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
6184#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
6185#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
6186#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
6187#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
6188#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
6189#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
6190#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
6191#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
6192
Jani Nikula3230bf12013-08-27 15:12:16 +03006193/* VLV MIPI registers */
6194
6195#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
6196#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306197#define MIPI_PORT_CTRL(tc) _TRANSCODER(tc, _MIPIA_PORT_CTRL, \
6198 _MIPIB_PORT_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006199#define DPI_ENABLE (1 << 31) /* A + B */
6200#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
6201#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
6202#define DUAL_LINK_MODE_MASK (1 << 26)
6203#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
6204#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
6205#define DITHERING_ENABLE (1 << 25) /* A + B */
6206#define FLOPPED_HSTX (1 << 23)
6207#define DE_INVERT (1 << 19) /* XXX */
6208#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
6209#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
6210#define AFE_LATCHOUT (1 << 17)
6211#define LP_OUTPUT_HOLD (1 << 16)
6212#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
6213#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
6214#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
6215#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
6216#define CSB_SHIFT 9
6217#define CSB_MASK (3 << 9)
6218#define CSB_20MHZ (0 << 9)
6219#define CSB_10MHZ (1 << 9)
6220#define CSB_40MHZ (2 << 9)
6221#define BANDGAP_MASK (1 << 8)
6222#define BANDGAP_PNW_CIRCUIT (0 << 8)
6223#define BANDGAP_LNC_CIRCUIT (1 << 8)
6224#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
6225#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
6226#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
6227#define TEARING_EFFECT_SHIFT 2 /* A + B */
6228#define TEARING_EFFECT_MASK (3 << 2)
6229#define TEARING_EFFECT_OFF (0 << 2)
6230#define TEARING_EFFECT_DSI (1 << 2)
6231#define TEARING_EFFECT_GPIO (2 << 2)
6232#define LANE_CONFIGURATION_SHIFT 0
6233#define LANE_CONFIGURATION_MASK (3 << 0)
6234#define LANE_CONFIGURATION_4LANE (0 << 0)
6235#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
6236#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
6237
6238#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
6239#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306240#define MIPI_TEARING_CTRL(tc) _TRANSCODER(tc, \
6241 _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006242#define TEARING_EFFECT_DELAY_SHIFT 0
6243#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
6244
6245/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306246#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03006247
6248/* MIPI DSI Controller and D-PHY registers */
6249
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306250#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
6251#define _MIPIB_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306252#define MIPI_DEVICE_READY(tc) _TRANSCODER(tc, _MIPIA_DEVICE_READY, \
6253 _MIPIB_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03006254#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
6255#define ULPS_STATE_MASK (3 << 1)
6256#define ULPS_STATE_ENTER (2 << 1)
6257#define ULPS_STATE_EXIT (1 << 1)
6258#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
6259#define DEVICE_READY (1 << 0)
6260
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306261#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
6262#define _MIPIB_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306263#define MIPI_INTR_STAT(tc) _TRANSCODER(tc, _MIPIA_INTR_STAT, \
6264 _MIPIB_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306265#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
6266#define _MIPIB_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306267#define MIPI_INTR_EN(tc) _TRANSCODER(tc, _MIPIA_INTR_EN, \
6268 _MIPIB_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03006269#define TEARING_EFFECT (1 << 31)
6270#define SPL_PKT_SENT_INTERRUPT (1 << 30)
6271#define GEN_READ_DATA_AVAIL (1 << 29)
6272#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
6273#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
6274#define RX_PROT_VIOLATION (1 << 26)
6275#define RX_INVALID_TX_LENGTH (1 << 25)
6276#define ACK_WITH_NO_ERROR (1 << 24)
6277#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
6278#define LP_RX_TIMEOUT (1 << 22)
6279#define HS_TX_TIMEOUT (1 << 21)
6280#define DPI_FIFO_UNDERRUN (1 << 20)
6281#define LOW_CONTENTION (1 << 19)
6282#define HIGH_CONTENTION (1 << 18)
6283#define TXDSI_VC_ID_INVALID (1 << 17)
6284#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
6285#define TXCHECKSUM_ERROR (1 << 15)
6286#define TXECC_MULTIBIT_ERROR (1 << 14)
6287#define TXECC_SINGLE_BIT_ERROR (1 << 13)
6288#define TXFALSE_CONTROL_ERROR (1 << 12)
6289#define RXDSI_VC_ID_INVALID (1 << 11)
6290#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
6291#define RXCHECKSUM_ERROR (1 << 9)
6292#define RXECC_MULTIBIT_ERROR (1 << 8)
6293#define RXECC_SINGLE_BIT_ERROR (1 << 7)
6294#define RXFALSE_CONTROL_ERROR (1 << 6)
6295#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
6296#define RX_LP_TX_SYNC_ERROR (1 << 4)
6297#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
6298#define RXEOT_SYNC_ERROR (1 << 2)
6299#define RXSOT_SYNC_ERROR (1 << 1)
6300#define RXSOT_ERROR (1 << 0)
6301
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306302#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
6303#define _MIPIB_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306304#define MIPI_DSI_FUNC_PRG(tc) _TRANSCODER(tc, _MIPIA_DSI_FUNC_PRG, \
6305 _MIPIB_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +03006306#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
6307#define CMD_MODE_NOT_SUPPORTED (0 << 13)
6308#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
6309#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
6310#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
6311#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
6312#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
6313#define VID_MODE_FORMAT_MASK (0xf << 7)
6314#define VID_MODE_NOT_SUPPORTED (0 << 7)
6315#define VID_MODE_FORMAT_RGB565 (1 << 7)
6316#define VID_MODE_FORMAT_RGB666 (2 << 7)
6317#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
6318#define VID_MODE_FORMAT_RGB888 (4 << 7)
6319#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
6320#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
6321#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
6322#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
6323#define DATA_LANES_PRG_REG_SHIFT 0
6324#define DATA_LANES_PRG_REG_MASK (7 << 0)
6325
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306326#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
6327#define _MIPIB_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306328#define MIPI_HS_TX_TIMEOUT(tc) _TRANSCODER(tc, _MIPIA_HS_TX_TIMEOUT, \
6329 _MIPIB_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006330#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
6331
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306332#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
6333#define _MIPIB_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306334#define MIPI_LP_RX_TIMEOUT(tc) _TRANSCODER(tc, _MIPIA_LP_RX_TIMEOUT, \
6335 _MIPIB_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006336#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
6337
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306338#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
6339#define _MIPIB_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306340#define MIPI_TURN_AROUND_TIMEOUT(tc) _TRANSCODER(tc, \
6341 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006342#define TURN_AROUND_TIMEOUT_MASK 0x3f
6343
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306344#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
6345#define _MIPIB_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306346#define MIPI_DEVICE_RESET_TIMER(tc) _TRANSCODER(tc, \
6347 _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +03006348#define DEVICE_RESET_TIMER_MASK 0xffff
6349
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306350#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
6351#define _MIPIB_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306352#define MIPI_DPI_RESOLUTION(tc) _TRANSCODER(tc, _MIPIA_DPI_RESOLUTION, \
6353 _MIPIB_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +03006354#define VERTICAL_ADDRESS_SHIFT 16
6355#define VERTICAL_ADDRESS_MASK (0xffff << 16)
6356#define HORIZONTAL_ADDRESS_SHIFT 0
6357#define HORIZONTAL_ADDRESS_MASK 0xffff
6358
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306359#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
6360#define _MIPIB_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306361#define MIPI_DBI_FIFO_THROTTLE(tc) _TRANSCODER(tc, \
6362 _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03006363#define DBI_FIFO_EMPTY_HALF (0 << 0)
6364#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
6365#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
6366
6367/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306368#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
6369#define _MIPIB_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306370#define MIPI_HSYNC_PADDING_COUNT(tc) _TRANSCODER(tc, \
6371 _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006372
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306373#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
6374#define _MIPIB_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306375#define MIPI_HBP_COUNT(tc) _TRANSCODER(tc, _MIPIA_HBP_COUNT, \
6376 _MIPIB_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006377
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306378#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
6379#define _MIPIB_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306380#define MIPI_HFP_COUNT(tc) _TRANSCODER(tc, _MIPIA_HFP_COUNT, \
6381 _MIPIB_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006382
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306383#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
6384#define _MIPIB_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306385#define MIPI_HACTIVE_AREA_COUNT(tc) _TRANSCODER(tc, \
6386 _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006387
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306388#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
6389#define _MIPIB_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306390#define MIPI_VSYNC_PADDING_COUNT(tc) _TRANSCODER(tc, \
6391 _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006392
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306393#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
6394#define _MIPIB_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306395#define MIPI_VBP_COUNT(tc) _TRANSCODER(tc, _MIPIA_VBP_COUNT, \
6396 _MIPIB_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006397
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306398#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
6399#define _MIPIB_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306400#define MIPI_VFP_COUNT(tc) _TRANSCODER(tc, _MIPIA_VFP_COUNT, \
6401 _MIPIB_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006402
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306403#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
6404#define _MIPIB_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306405#define MIPI_HIGH_LOW_SWITCH_COUNT(tc) _TRANSCODER(tc, \
6406 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306407
Jani Nikula3230bf12013-08-27 15:12:16 +03006408/* regs above are bits 15:0 */
6409
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306410#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
6411#define _MIPIB_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306412#define MIPI_DPI_CONTROL(tc) _TRANSCODER(tc, _MIPIA_DPI_CONTROL, \
6413 _MIPIB_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006414#define DPI_LP_MODE (1 << 6)
6415#define BACKLIGHT_OFF (1 << 5)
6416#define BACKLIGHT_ON (1 << 4)
6417#define COLOR_MODE_OFF (1 << 3)
6418#define COLOR_MODE_ON (1 << 2)
6419#define TURN_ON (1 << 1)
6420#define SHUTDOWN (1 << 0)
6421
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306422#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
6423#define _MIPIB_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306424#define MIPI_DPI_DATA(tc) _TRANSCODER(tc, _MIPIA_DPI_DATA, \
6425 _MIPIB_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03006426#define COMMAND_BYTE_SHIFT 0
6427#define COMMAND_BYTE_MASK (0x3f << 0)
6428
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306429#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
6430#define _MIPIB_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306431#define MIPI_INIT_COUNT(tc) _TRANSCODER(tc, _MIPIA_INIT_COUNT, \
6432 _MIPIB_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006433#define MASTER_INIT_TIMER_SHIFT 0
6434#define MASTER_INIT_TIMER_MASK (0xffff << 0)
6435
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306436#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
6437#define _MIPIB_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306438#define MIPI_MAX_RETURN_PKT_SIZE(tc) _TRANSCODER(tc, \
6439 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +03006440#define MAX_RETURN_PKT_SIZE_SHIFT 0
6441#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
6442
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306443#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
6444#define _MIPIB_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306445#define MIPI_VIDEO_MODE_FORMAT(tc) _TRANSCODER(tc, \
6446 _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006447#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
6448#define DISABLE_VIDEO_BTA (1 << 3)
6449#define IP_TG_CONFIG (1 << 2)
6450#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
6451#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
6452#define VIDEO_MODE_BURST (3 << 0)
6453
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306454#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
6455#define _MIPIB_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306456#define MIPI_EOT_DISABLE(tc) _TRANSCODER(tc, _MIPIA_EOT_DISABLE, \
6457 _MIPIB_EOT_DISABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03006458#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
6459#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
6460#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
6461#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
6462#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
6463#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
6464#define CLOCKSTOP (1 << 1)
6465#define EOT_DISABLE (1 << 0)
6466
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306467#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
6468#define _MIPIB_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306469#define MIPI_LP_BYTECLK(tc) _TRANSCODER(tc, _MIPIA_LP_BYTECLK, \
6470 _MIPIB_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +03006471#define LP_BYTECLK_SHIFT 0
6472#define LP_BYTECLK_MASK (0xffff << 0)
6473
6474/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306475#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
6476#define _MIPIB_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306477#define MIPI_LP_GEN_DATA(tc) _TRANSCODER(tc, _MIPIA_LP_GEN_DATA, \
6478 _MIPIB_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03006479
6480/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306481#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
6482#define _MIPIB_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306483#define MIPI_HS_GEN_DATA(tc) _TRANSCODER(tc, _MIPIA_HS_GEN_DATA, \
6484 _MIPIB_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03006485
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306486#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
6487#define _MIPIB_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306488#define MIPI_LP_GEN_CTRL(tc) _TRANSCODER(tc, _MIPIA_LP_GEN_CTRL, \
6489 _MIPIB_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306490#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
6491#define _MIPIB_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306492#define MIPI_HS_GEN_CTRL(tc) _TRANSCODER(tc, _MIPIA_HS_GEN_CTRL, \
6493 _MIPIB_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006494#define LONG_PACKET_WORD_COUNT_SHIFT 8
6495#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
6496#define SHORT_PACKET_PARAM_SHIFT 8
6497#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
6498#define VIRTUAL_CHANNEL_SHIFT 6
6499#define VIRTUAL_CHANNEL_MASK (3 << 6)
6500#define DATA_TYPE_SHIFT 0
6501#define DATA_TYPE_MASK (3f << 0)
6502/* data type values, see include/video/mipi_display.h */
6503
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306504#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
6505#define _MIPIB_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306506#define MIPI_GEN_FIFO_STAT(tc) _TRANSCODER(tc, _MIPIA_GEN_FIFO_STAT, \
6507 _MIPIB_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006508#define DPI_FIFO_EMPTY (1 << 28)
6509#define DBI_FIFO_EMPTY (1 << 27)
6510#define LP_CTRL_FIFO_EMPTY (1 << 26)
6511#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
6512#define LP_CTRL_FIFO_FULL (1 << 24)
6513#define HS_CTRL_FIFO_EMPTY (1 << 18)
6514#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
6515#define HS_CTRL_FIFO_FULL (1 << 16)
6516#define LP_DATA_FIFO_EMPTY (1 << 10)
6517#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
6518#define LP_DATA_FIFO_FULL (1 << 8)
6519#define HS_DATA_FIFO_EMPTY (1 << 2)
6520#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
6521#define HS_DATA_FIFO_FULL (1 << 0)
6522
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306523#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
6524#define _MIPIB_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306525#define MIPI_HS_LP_DBI_ENABLE(tc) _TRANSCODER(tc, \
6526 _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03006527#define DBI_HS_LP_MODE_MASK (1 << 0)
6528#define DBI_LP_MODE (1 << 0)
6529#define DBI_HS_MODE (0 << 0)
6530
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306531#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
6532#define _MIPIB_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306533#define MIPI_DPHY_PARAM(tc) _TRANSCODER(tc, _MIPIA_DPHY_PARAM, \
6534 _MIPIB_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +03006535#define EXIT_ZERO_COUNT_SHIFT 24
6536#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
6537#define TRAIL_COUNT_SHIFT 16
6538#define TRAIL_COUNT_MASK (0x1f << 16)
6539#define CLK_ZERO_COUNT_SHIFT 8
6540#define CLK_ZERO_COUNT_MASK (0xff << 8)
6541#define PREPARE_COUNT_SHIFT 0
6542#define PREPARE_COUNT_MASK (0x3f << 0)
6543
6544/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306545#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
6546#define _MIPIB_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306547#define MIPI_DBI_BW_CTRL(tc) _TRANSCODER(tc, _MIPIA_DBI_BW_CTRL, \
6548 _MIPIB_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006549
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306550#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
6551 + 0xb088)
6552#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
6553 + 0xb888)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306554#define MIPI_CLK_LANE_SWITCH_TIME_CNT(tc) _TRANSCODER(tc, \
6555 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03006556#define LP_HS_SSW_CNT_SHIFT 16
6557#define LP_HS_SSW_CNT_MASK (0xffff << 16)
6558#define HS_LP_PWR_SW_CNT_SHIFT 0
6559#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
6560
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306561#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
6562#define _MIPIB_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306563#define MIPI_STOP_STATE_STALL(tc) _TRANSCODER(tc, \
6564 _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006565#define STOP_STATE_STALL_COUNTER_SHIFT 0
6566#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
6567
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306568#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
6569#define _MIPIB_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306570#define MIPI_INTR_STAT_REG_1(tc) _TRANSCODER(tc, \
6571 _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306572#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
6573#define _MIPIB_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306574#define MIPI_INTR_EN_REG_1(tc) _TRANSCODER(tc, _MIPIA_INTR_EN_REG_1, \
6575 _MIPIB_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +03006576#define RX_CONTENTION_DETECTED (1 << 0)
6577
6578/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306579#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +03006580#define DBI_TYPEC_ENABLE (1 << 31)
6581#define DBI_TYPEC_WIP (1 << 30)
6582#define DBI_TYPEC_OPTION_SHIFT 28
6583#define DBI_TYPEC_OPTION_MASK (3 << 28)
6584#define DBI_TYPEC_FREQ_SHIFT 24
6585#define DBI_TYPEC_FREQ_MASK (0xf << 24)
6586#define DBI_TYPEC_OVERRIDE (1 << 8)
6587#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
6588#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
6589
6590
6591/* MIPI adapter registers */
6592
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306593#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
6594#define _MIPIB_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306595#define MIPI_CTRL(tc) _TRANSCODER(tc, _MIPIA_CTRL, \
6596 _MIPIB_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03006597#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
6598#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
6599#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
6600#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
6601#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
6602#define READ_REQUEST_PRIORITY_SHIFT 3
6603#define READ_REQUEST_PRIORITY_MASK (3 << 3)
6604#define READ_REQUEST_PRIORITY_LOW (0 << 3)
6605#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
6606#define RGB_FLIP_TO_BGR (1 << 2)
6607
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306608#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
6609#define _MIPIB_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306610#define MIPI_DATA_ADDRESS(tc) _TRANSCODER(tc, _MIPIA_DATA_ADDRESS, \
6611 _MIPIB_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03006612#define DATA_MEM_ADDRESS_SHIFT 5
6613#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
6614#define DATA_VALID (1 << 0)
6615
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306616#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
6617#define _MIPIB_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306618#define MIPI_DATA_LENGTH(tc) _TRANSCODER(tc, _MIPIA_DATA_LENGTH, \
6619 _MIPIB_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03006620#define DATA_LENGTH_SHIFT 0
6621#define DATA_LENGTH_MASK (0xfffff << 0)
6622
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306623#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
6624#define _MIPIB_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306625#define MIPI_COMMAND_ADDRESS(tc) _TRANSCODER(tc, \
6626 _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03006627#define COMMAND_MEM_ADDRESS_SHIFT 5
6628#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
6629#define AUTO_PWG_ENABLE (1 << 2)
6630#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
6631#define COMMAND_VALID (1 << 0)
6632
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306633#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
6634#define _MIPIB_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306635#define MIPI_COMMAND_LENGTH(tc) _TRANSCODER(tc, _MIPIA_COMMAND_LENGTH, \
6636 _MIPIB_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03006637#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
6638#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
6639
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306640#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
6641#define _MIPIB_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306642#define MIPI_READ_DATA_RETURN(tc, n) \
6643 (_TRANSCODER(tc, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) \
6644 + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +03006645
Shashank Sharma4ad83e92014-06-02 18:07:47 +05306646#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
6647#define _MIPIB_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Shashank Sharmaa2560a62014-06-02 18:07:48 +05306648#define MIPI_READ_DATA_VALID(tc) _TRANSCODER(tc, \
6649 _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +03006650#define READ_DATA_VALID(n) (1 << (n))
6651
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006652/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006653#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
6654#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006655
Jesse Barnes585fb112008-07-29 11:54:06 -07006656#endif /* _I915_REG_H_ */