blob: 7056bb299dc6f6e921e5177bf4114ee94ccb3ee5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010051#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070052#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080053#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Kristian Høgsberg112b7152009-01-04 16:55:33 -050055static struct drm_driver driver;
56
Chris Wilson0673ad42016-06-24 14:00:22 +010057static unsigned int i915_load_fail_count;
58
59bool __i915_inject_load_failure(const char *func, int line)
60{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000061 if (i915_load_fail_count >= i915_modparams.inject_load_failure)
Chris Wilson0673ad42016-06-24 14:00:22 +010062 return false;
63
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000064 if (++i915_load_fail_count == i915_modparams.inject_load_failure) {
Chris Wilson0673ad42016-06-24 14:00:22 +010065 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000066 i915_modparams.inject_load_failure, func, line);
Chris Wilson0673ad42016-06-24 14:00:22 +010067 return true;
68 }
69
70 return false;
71}
72
73#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
74#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
75 "providing the dmesg log by booting with drm.debug=0xf"
76
77void
78__i915_printk(struct drm_i915_private *dev_priv, const char *level,
79 const char *fmt, ...)
80{
81 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030082 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010083 bool is_error = level[1] <= KERN_ERR[1];
84 bool is_debug = level[1] == KERN_DEBUG[1];
85 struct va_format vaf;
86 va_list args;
87
88 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
89 return;
90
91 va_start(args, fmt);
92
93 vaf.fmt = fmt;
94 vaf.va = &args;
95
David Weinehallc49d13e2016-08-22 13:32:42 +030096 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010097 __builtin_return_address(0), &vaf);
98
99 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +0300100 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100101 shown_bug_once = true;
102 }
103
104 va_end(args);
105}
106
107static bool i915_error_injected(struct drm_i915_private *dev_priv)
108{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000109 return i915_modparams.inject_load_failure &&
110 i915_load_fail_count == i915_modparams.inject_load_failure;
Chris Wilson0673ad42016-06-24 14:00:22 +0100111}
112
113#define i915_load_error(dev_priv, fmt, ...) \
114 __i915_printk(dev_priv, \
115 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
116 fmt, ##__VA_ARGS__)
117
118
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100119static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100120{
121 enum intel_pch ret = PCH_NOP;
122
123 /*
124 * In a virtualized passthrough environment we can be in a
125 * setup where the ISA bridge is not able to be passed through.
126 * In this case, a south bridge can be emulated and we have to
127 * make an educated guess as to which PCH is really there.
128 */
129
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100130 if (IS_GEN5(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100131 ret = PCH_IBX;
132 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100133 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100134 ret = PCH_CPT;
Ville Syrjäläaa032132017-06-20 16:03:07 +0300135 DRM_DEBUG_KMS("Assuming CougarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100136 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100137 ret = PCH_LPT;
Xiong Zhang817aef52017-06-15 11:11:45 +0800138 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
139 dev_priv->pch_id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
140 else
141 dev_priv->pch_id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100142 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100143 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100144 ret = PCH_SPT;
145 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700146 } else if (IS_COFFEELAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Rodrigo Viviacf1dba2017-06-06 13:30:31 -0700147 ret = PCH_CNP;
Rodrigo Vivi80937812017-06-08 08:49:59 -0700148 DRM_DEBUG_KMS("Assuming CannonPoint PCH\n");
Robert Beckett30c964a2015-08-28 13:10:22 +0100149 }
150
151 return ret;
152}
153
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000154static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800155{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200156 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800157
Ben Widawskyce1bb322013-04-05 13:12:44 -0700158 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
159 * (which really amounts to a PCH but no South Display).
160 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000161 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700162 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700163 return;
164 }
165
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800166 /*
167 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
168 * make graphics device passthrough work easy for VMM, that only
169 * need to expose ISA bridge to let driver know the real hardware
170 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800171 *
172 * In some virtualized environments (e.g. XEN), there is irrelevant
173 * ISA bridge in the system. To work reliably, we should scan trhough
174 * all the ISA bridge devices and check for the first match, instead
175 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800176 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200177 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800178 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200179 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300180
181 dev_priv->pch_id = id;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700182
Jesse Barnes90711d52011-04-28 14:48:02 -0700183 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
184 dev_priv->pch_type = PCH_IBX;
185 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100186 WARN_ON(!IS_GEN5(dev_priv));
Jesse Barnes90711d52011-04-28 14:48:02 -0700187 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800188 dev_priv->pch_type = PCH_CPT;
189 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Ville Syrjäläd4cdbf02017-06-20 16:03:09 +0300190 WARN_ON(!IS_GEN6(dev_priv) &&
191 !IS_IVYBRIDGE(dev_priv));
Jesse Barnesc7925132011-04-07 12:33:56 -0700192 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
193 /* PantherPoint is CPT compatible */
194 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300195 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Ville Syrjäläd4cdbf02017-06-20 16:03:09 +0300196 WARN_ON(!IS_GEN6(dev_priv) &&
197 !IS_IVYBRIDGE(dev_priv));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300198 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
199 dev_priv->pch_type = PCH_LPT;
200 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100201 WARN_ON(!IS_HASWELL(dev_priv) &&
202 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100203 WARN_ON(IS_HSW_ULT(dev_priv) ||
204 IS_BDW_ULT(dev_priv));
Ben Widawskye76e0632013-11-07 21:40:41 -0800205 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
206 dev_priv->pch_type = PCH_LPT;
207 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100208 WARN_ON(!IS_HASWELL(dev_priv) &&
209 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100210 WARN_ON(!IS_HSW_ULT(dev_priv) &&
211 !IS_BDW_ULT(dev_priv));
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300212 } else if (id == INTEL_PCH_WPT_DEVICE_ID_TYPE) {
213 /* WildcatPoint is LPT compatible */
214 dev_priv->pch_type = PCH_LPT;
215 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
216 WARN_ON(!IS_HASWELL(dev_priv) &&
217 !IS_BROADWELL(dev_priv));
218 WARN_ON(IS_HSW_ULT(dev_priv) ||
219 IS_BDW_ULT(dev_priv));
220 } else if (id == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE) {
221 /* WildcatPoint is LPT compatible */
222 dev_priv->pch_type = PCH_LPT;
223 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
224 WARN_ON(!IS_HASWELL(dev_priv) &&
225 !IS_BROADWELL(dev_priv));
226 WARN_ON(!IS_HSW_ULT(dev_priv) &&
227 !IS_BDW_ULT(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530228 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
229 dev_priv->pch_type = PCH_SPT;
230 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100231 WARN_ON(!IS_SKYLAKE(dev_priv) &&
232 !IS_KABYLAKE(dev_priv));
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300233 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530234 dev_priv->pch_type = PCH_SPT;
235 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100236 WARN_ON(!IS_SKYLAKE(dev_priv) &&
237 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700238 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
239 dev_priv->pch_type = PCH_KBP;
Rodrigo Vivi23247d72017-07-31 11:52:20 -0700240 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
Jani Nikula85327742017-02-01 15:46:09 +0200241 WARN_ON(!IS_SKYLAKE(dev_priv) &&
Rodrigo Vivieb371932017-08-21 16:50:56 -0700242 !IS_KABYLAKE(dev_priv) &&
243 !IS_COFFEELAKE(dev_priv));
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -0700244 } else if (id == INTEL_PCH_CNP_DEVICE_ID_TYPE) {
245 dev_priv->pch_type = PCH_CNP;
Rodrigo Vivi23247d72017-07-31 11:52:20 -0700246 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700247 WARN_ON(!IS_CANNONLAKE(dev_priv) &&
248 !IS_COFFEELAKE(dev_priv));
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300249 } else if (id == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE) {
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700250 dev_priv->pch_type = PCH_CNP;
Rodrigo Vivi23247d72017-07-31 11:52:20 -0700251 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700252 WARN_ON(!IS_CANNONLAKE(dev_priv) &&
253 !IS_COFFEELAKE(dev_priv));
Ville Syrjäläd4cdbf02017-06-20 16:03:09 +0300254 } else if (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
255 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
256 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200257 pch->subsystem_vendor ==
258 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
259 pch->subsystem_device ==
260 PCI_SUBDEVICE_ID_QEMU)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100261 dev_priv->pch_type =
262 intel_virt_detect_pch(dev_priv);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200263 } else
264 continue;
265
Rui Guo6a9c4b32013-06-19 21:10:23 +0800266 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800267 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800268 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800269 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200270 DRM_DEBUG_KMS("No PCH found.\n");
271
272 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800273}
274
Chris Wilson0673ad42016-06-24 14:00:22 +0100275static int i915_getparam(struct drm_device *dev, void *data,
276 struct drm_file *file_priv)
277{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100278 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300279 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100280 drm_i915_getparam_t *param = data;
281 int value;
282
283 switch (param->param) {
284 case I915_PARAM_IRQ_ACTIVE:
285 case I915_PARAM_ALLOW_BATCHBUFFER:
286 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800287 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100288 /* Reject all old ums/dri params. */
289 return -ENODEV;
290 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300291 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100292 break;
293 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300294 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100295 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100296 case I915_PARAM_NUM_FENCES_AVAIL:
297 value = dev_priv->num_fence_regs;
298 break;
299 case I915_PARAM_HAS_OVERLAY:
300 value = dev_priv->overlay ? 1 : 0;
301 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100302 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530303 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100304 break;
305 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530306 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100307 break;
308 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530309 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100310 break;
311 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530312 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100313 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100314 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300315 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100316 break;
317 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300318 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100319 break;
320 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300321 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100322 break;
323 case I915_PARAM_HAS_SEMAPHORES:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000324 value = i915_modparams.semaphores;
Chris Wilson0673ad42016-06-24 14:00:22 +0100325 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100326 case I915_PARAM_HAS_SECURE_BATCHES:
327 value = capable(CAP_SYS_ADMIN);
328 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100329 case I915_PARAM_CMD_PARSER_VERSION:
330 value = i915_cmd_parser_get_version(dev_priv);
331 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100332 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300333 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100334 if (!value)
335 return -ENODEV;
336 break;
337 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300338 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100339 if (!value)
340 return -ENODEV;
341 break;
342 case I915_PARAM_HAS_GPU_RESET:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000343 value = i915_modparams.enable_hangcheck &&
344 intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100345 if (value && intel_has_reset_engine(dev_priv))
346 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100347 break;
348 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300349 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100350 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100351 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300352 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100353 break;
354 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300355 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100356 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800357 case I915_PARAM_HUC_STATUS:
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530358 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800359 value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530360 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800361 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100362 case I915_PARAM_MMAP_GTT_VERSION:
363 /* Though we've started our numbering from 1, and so class all
364 * earlier versions as 0, in effect their value is undefined as
365 * the ioctl will report EINVAL for the unknown param!
366 */
367 value = i915_gem_mmap_gtt_version();
368 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000369 case I915_PARAM_HAS_SCHEDULER:
370 value = dev_priv->engine[RCS] &&
371 dev_priv->engine[RCS]->schedule;
372 break;
David Weinehall16162472016-09-02 13:46:17 +0300373 case I915_PARAM_MMAP_VERSION:
374 /* Remember to bump this if the version changes! */
375 case I915_PARAM_HAS_GEM:
376 case I915_PARAM_HAS_PAGEFLIPPING:
377 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
378 case I915_PARAM_HAS_RELAXED_FENCING:
379 case I915_PARAM_HAS_COHERENT_RINGS:
380 case I915_PARAM_HAS_RELAXED_DELTA:
381 case I915_PARAM_HAS_GEN7_SOL_RESET:
382 case I915_PARAM_HAS_WAIT_TIMEOUT:
383 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
384 case I915_PARAM_HAS_PINNED_BATCHES:
385 case I915_PARAM_HAS_EXEC_NO_RELOC:
386 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
387 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
388 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000389 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000390 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100391 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100392 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +0100393 case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
David Weinehall16162472016-09-02 13:46:17 +0300394 /* For the time being all of these are always true;
395 * if some supported hardware does not have one of these
396 * features this value needs to be provided from
397 * INTEL_INFO(), a feature macro, or similar.
398 */
399 value = 1;
400 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100401 case I915_PARAM_SLICE_MASK:
402 value = INTEL_INFO(dev_priv)->sseu.slice_mask;
403 if (!value)
404 return -ENODEV;
405 break;
Robert Braggf5320232017-06-13 12:23:00 +0100406 case I915_PARAM_SUBSLICE_MASK:
407 value = INTEL_INFO(dev_priv)->sseu.subslice_mask;
408 if (!value)
409 return -ENODEV;
410 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100411 default:
412 DRM_DEBUG("Unknown parameter %d\n", param->param);
413 return -EINVAL;
414 }
415
Chris Wilsondda33002016-06-24 14:00:23 +0100416 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100417 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100418
419 return 0;
420}
421
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000422static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100423{
Chris Wilson0673ad42016-06-24 14:00:22 +0100424 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
425 if (!dev_priv->bridge_dev) {
426 DRM_ERROR("bridge device not found\n");
427 return -1;
428 }
429 return 0;
430}
431
432/* Allocate space for the MCH regs if needed, return nonzero on error */
433static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000434intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100435{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000436 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100437 u32 temp_lo, temp_hi = 0;
438 u64 mchbar_addr;
439 int ret;
440
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000441 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100442 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
443 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
444 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
445
446 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
447#ifdef CONFIG_PNP
448 if (mchbar_addr &&
449 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
450 return 0;
451#endif
452
453 /* Get some space for it */
454 dev_priv->mch_res.name = "i915 MCHBAR";
455 dev_priv->mch_res.flags = IORESOURCE_MEM;
456 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
457 &dev_priv->mch_res,
458 MCHBAR_SIZE, MCHBAR_SIZE,
459 PCIBIOS_MIN_MEM,
460 0, pcibios_align_resource,
461 dev_priv->bridge_dev);
462 if (ret) {
463 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
464 dev_priv->mch_res.start = 0;
465 return ret;
466 }
467
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000468 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100469 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
470 upper_32_bits(dev_priv->mch_res.start));
471
472 pci_write_config_dword(dev_priv->bridge_dev, reg,
473 lower_32_bits(dev_priv->mch_res.start));
474 return 0;
475}
476
477/* Setup MCHBAR if possible, return true if we should disable it again */
478static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000479intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100480{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000481 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100482 u32 temp;
483 bool enabled;
484
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100485 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100486 return;
487
488 dev_priv->mchbar_need_disable = false;
489
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100490 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100491 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
492 enabled = !!(temp & DEVEN_MCHBAR_EN);
493 } else {
494 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
495 enabled = temp & 1;
496 }
497
498 /* If it's already enabled, don't have to do anything */
499 if (enabled)
500 return;
501
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000502 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100503 return;
504
505 dev_priv->mchbar_need_disable = true;
506
507 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100508 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100509 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
510 temp | DEVEN_MCHBAR_EN);
511 } else {
512 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
513 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
514 }
515}
516
517static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000518intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100519{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000520 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100521
522 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100523 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100524 u32 deven_val;
525
526 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
527 &deven_val);
528 deven_val &= ~DEVEN_MCHBAR_EN;
529 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
530 deven_val);
531 } else {
532 u32 mchbar_val;
533
534 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
535 &mchbar_val);
536 mchbar_val &= ~1;
537 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
538 mchbar_val);
539 }
540 }
541
542 if (dev_priv->mch_res.start)
543 release_resource(&dev_priv->mch_res);
544}
545
546/* true = enable decode, false = disable decoder */
547static unsigned int i915_vga_set_decode(void *cookie, bool state)
548{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000549 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100550
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000551 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100552 if (state)
553 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
554 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
555 else
556 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
557}
558
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000559static int i915_resume_switcheroo(struct drm_device *dev);
560static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
561
Chris Wilson0673ad42016-06-24 14:00:22 +0100562static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
563{
564 struct drm_device *dev = pci_get_drvdata(pdev);
565 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
566
567 if (state == VGA_SWITCHEROO_ON) {
568 pr_info("switched on\n");
569 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
570 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300571 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100572 i915_resume_switcheroo(dev);
573 dev->switch_power_state = DRM_SWITCH_POWER_ON;
574 } else {
575 pr_info("switched off\n");
576 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
577 i915_suspend_switcheroo(dev, pmm);
578 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
579 }
580}
581
582static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
583{
584 struct drm_device *dev = pci_get_drvdata(pdev);
585
586 /*
587 * FIXME: open_count is protected by drm_global_mutex but that would lead to
588 * locking inversion with the driver load path. And the access here is
589 * completely racy anyway. So don't bother with locking for now.
590 */
591 return dev->open_count == 0;
592}
593
594static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
595 .set_gpu_state = i915_switcheroo_set_state,
596 .reprobe = NULL,
597 .can_switch = i915_switcheroo_can_switch,
598};
599
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100600static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100601{
Chris Wilson3b19f162017-07-18 14:41:24 +0100602 /* Flush any outstanding unpin_work. */
603 i915_gem_drain_workqueue(dev_priv);
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100604
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100605 mutex_lock(&dev_priv->drm.struct_mutex);
Oscar Mateob8991402017-03-28 09:53:47 -0700606 intel_uc_fini_hw(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000607 i915_gem_cleanup_engines(dev_priv);
Chris Wilson829a0af2017-06-20 12:05:45 +0100608 i915_gem_contexts_fini(dev_priv);
Chris Wilson8a2421b2017-06-16 15:05:22 +0100609 i915_gem_cleanup_userptr(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100610 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100611
Chris Wilsonbdeb9782016-12-23 14:57:56 +0000612 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100613
Chris Wilson829a0af2017-06-20 12:05:45 +0100614 WARN_ON(!list_empty(&dev_priv->contexts.list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100615}
616
617static int i915_load_modeset_init(struct drm_device *dev)
618{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100619 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300620 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100621 int ret;
622
623 if (i915_inject_load_failure())
624 return -ENODEV;
625
Jani Nikula66578852017-03-10 15:27:57 +0200626 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100627
628 /* If we have > 1 VGA cards, then we need to arbitrate access
629 * to the common VGA resources.
630 *
631 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
632 * then we do not take part in VGA arbitration and the
633 * vga_client_register() fails with -ENODEV.
634 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000635 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100636 if (ret && ret != -ENODEV)
637 goto out;
638
639 intel_register_dsm_handler();
640
David Weinehall52a05c32016-08-22 13:32:44 +0300641 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100642 if (ret)
643 goto cleanup_vga_client;
644
645 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
646 intel_update_rawclk(dev_priv);
647
648 intel_power_domains_init_hw(dev_priv, false);
649
650 intel_csr_ucode_init(dev_priv);
651
652 ret = intel_irq_install(dev_priv);
653 if (ret)
654 goto cleanup_csr;
655
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000656 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100657
658 /* Important: The output setup functions called by modeset_init need
659 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300660 ret = intel_modeset_init(dev);
661 if (ret)
662 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100663
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100664 intel_uc_init_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100665
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000666 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100667 if (ret)
Oscar Mateo3950bf32017-03-22 10:39:46 -0700668 goto cleanup_uc;
Chris Wilson0673ad42016-06-24 14:00:22 +0100669
670 intel_modeset_gem_init(dev);
671
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000672 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100673 return 0;
674
675 ret = intel_fbdev_init(dev);
676 if (ret)
677 goto cleanup_gem;
678
679 /* Only enable hotplug handling once the fbdev is fully set up. */
680 intel_hpd_init(dev_priv);
681
682 drm_kms_helper_poll_init(dev);
683
684 return 0;
685
686cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000687 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300688 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100689 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700690cleanup_uc:
691 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100692cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100693 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000694 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100695cleanup_csr:
696 intel_csr_ucode_fini(dev_priv);
697 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300698 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100699cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300700 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100701out:
702 return ret;
703}
704
Chris Wilson0673ad42016-06-24 14:00:22 +0100705static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
706{
707 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100708 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100709 struct i915_ggtt *ggtt = &dev_priv->ggtt;
710 bool primary;
711 int ret;
712
713 ap = alloc_apertures(1);
714 if (!ap)
715 return -ENOMEM;
716
717 ap->ranges[0].base = ggtt->mappable_base;
718 ap->ranges[0].size = ggtt->mappable_end;
719
720 primary =
721 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
722
Daniel Vetter44adece2016-08-10 18:52:34 +0200723 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100724
725 kfree(ap);
726
727 return ret;
728}
Chris Wilson0673ad42016-06-24 14:00:22 +0100729
730#if !defined(CONFIG_VGA_CONSOLE)
731static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
732{
733 return 0;
734}
735#elif !defined(CONFIG_DUMMY_CONSOLE)
736static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
737{
738 return -ENODEV;
739}
740#else
741static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
742{
743 int ret = 0;
744
745 DRM_INFO("Replacing VGA console driver\n");
746
747 console_lock();
748 if (con_is_bound(&vga_con))
749 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
750 if (ret == 0) {
751 ret = do_unregister_con_driver(&vga_con);
752
753 /* Ignore "already unregistered". */
754 if (ret == -ENODEV)
755 ret = 0;
756 }
757 console_unlock();
758
759 return ret;
760}
761#endif
762
Chris Wilson0673ad42016-06-24 14:00:22 +0100763static void intel_init_dpio(struct drm_i915_private *dev_priv)
764{
765 /*
766 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
767 * CHV x1 PHY (DP/HDMI D)
768 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
769 */
770 if (IS_CHERRYVIEW(dev_priv)) {
771 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
772 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
773 } else if (IS_VALLEYVIEW(dev_priv)) {
774 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
775 }
776}
777
778static int i915_workqueues_init(struct drm_i915_private *dev_priv)
779{
780 /*
781 * The i915 workqueue is primarily used for batched retirement of
782 * requests (and thus managing bo) once the task has been completed
783 * by the GPU. i915_gem_retire_requests() is called directly when we
784 * need high-priority retirement, such as waiting for an explicit
785 * bo.
786 *
787 * It is also used for periodic low-priority events, such as
788 * idle-timers and recording error state.
789 *
790 * All tasks on the workqueue are expected to acquire the dev mutex
791 * so there is no point in running more than one instance of the
792 * workqueue at any time. Use an ordered one.
793 */
794 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
795 if (dev_priv->wq == NULL)
796 goto out_err;
797
798 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
799 if (dev_priv->hotplug.dp_wq == NULL)
800 goto out_free_wq;
801
Chris Wilson0673ad42016-06-24 14:00:22 +0100802 return 0;
803
Chris Wilson0673ad42016-06-24 14:00:22 +0100804out_free_wq:
805 destroy_workqueue(dev_priv->wq);
806out_err:
807 DRM_ERROR("Failed to allocate workqueues.\n");
808
809 return -ENOMEM;
810}
811
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000812static void i915_engines_cleanup(struct drm_i915_private *i915)
813{
814 struct intel_engine_cs *engine;
815 enum intel_engine_id id;
816
817 for_each_engine(engine, i915, id)
818 kfree(engine);
819}
820
Chris Wilson0673ad42016-06-24 14:00:22 +0100821static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
822{
Chris Wilson0673ad42016-06-24 14:00:22 +0100823 destroy_workqueue(dev_priv->hotplug.dp_wq);
824 destroy_workqueue(dev_priv->wq);
825}
826
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300827/*
828 * We don't keep the workarounds for pre-production hardware, so we expect our
829 * driver to fail on these machines in one way or another. A little warning on
830 * dmesg may help both the user and the bug triagers.
831 */
832static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
833{
Chris Wilson248a1242017-01-30 10:44:56 +0000834 bool pre = false;
835
836 pre |= IS_HSW_EARLY_SDV(dev_priv);
837 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000838 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000839
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000840 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300841 DRM_ERROR("This is a pre-production stepping. "
842 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000843 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
844 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300845}
846
Chris Wilson0673ad42016-06-24 14:00:22 +0100847/**
848 * i915_driver_init_early - setup state not requiring device access
849 * @dev_priv: device private
850 *
851 * Initialize everything that is a "SW-only" state, that is state not
852 * requiring accessing the device or exposing the driver via kernel internal
853 * or userspace interfaces. Example steps belonging here: lock initialization,
854 * system memory allocation, setting up device specific attributes and
855 * function hooks not requiring accessing the device.
856 */
857static int i915_driver_init_early(struct drm_i915_private *dev_priv,
858 const struct pci_device_id *ent)
859{
860 const struct intel_device_info *match_info =
861 (struct intel_device_info *)ent->driver_data;
862 struct intel_device_info *device_info;
863 int ret = 0;
864
865 if (i915_inject_load_failure())
866 return -ENODEV;
867
868 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100869 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100870 memcpy(device_info, match_info, sizeof(*device_info));
871 device_info->device_id = dev_priv->drm.pdev->device;
872
873 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
874 device_info->gen_mask = BIT(device_info->gen - 1);
875
876 spin_lock_init(&dev_priv->irq_lock);
877 spin_lock_init(&dev_priv->gpu_error.lock);
878 mutex_init(&dev_priv->backlight_lock);
879 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500880
Chris Wilson0673ad42016-06-24 14:00:22 +0100881 spin_lock_init(&dev_priv->mm.object_stat_lock);
Chris Wilson0673ad42016-06-24 14:00:22 +0100882 mutex_init(&dev_priv->sb_lock);
883 mutex_init(&dev_priv->modeset_restore_lock);
884 mutex_init(&dev_priv->av_mutex);
885 mutex_init(&dev_priv->wm.wm_mutex);
886 mutex_init(&dev_priv->pps_mutex);
887
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +0100888 intel_uc_init_early(dev_priv);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100889 i915_memcpy_init_early(dev_priv);
890
Chris Wilson0673ad42016-06-24 14:00:22 +0100891 ret = i915_workqueues_init(dev_priv);
892 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000893 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100894
Chris Wilson0673ad42016-06-24 14:00:22 +0100895 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000896 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100897
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000898 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100899 intel_init_dpio(dev_priv);
900 intel_power_domains_init(dev_priv);
901 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200902 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100903 intel_init_display_hooks(dev_priv);
904 intel_init_clock_gating_hooks(dev_priv);
905 intel_init_audio_hooks(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000906 ret = i915_gem_load_init(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100907 if (ret < 0)
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300908 goto err_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100909
David Weinehall36cdd012016-08-22 13:59:31 +0300910 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100911
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100912 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100913
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300914 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100915
Robert Braggeec688e2016-11-07 19:49:47 +0000916 i915_perf_init(dev_priv);
917
Chris Wilson0673ad42016-06-24 14:00:22 +0100918 return 0;
919
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300920err_irq:
921 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100922 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000923err_engines:
924 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100925 return ret;
926}
927
928/**
929 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
930 * @dev_priv: device private
931 */
932static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
933{
Robert Braggeec688e2016-11-07 19:49:47 +0000934 i915_perf_fini(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000935 i915_gem_load_cleanup(dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300936 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100937 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000938 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100939}
940
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000941static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100942{
David Weinehall52a05c32016-08-22 13:32:44 +0300943 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100944 int mmio_bar;
945 int mmio_size;
946
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100947 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100948 /*
949 * Before gen4, the registers and the GTT are behind different BARs.
950 * However, from gen4 onwards, the registers and the GTT are shared
951 * in the same BAR, so we want to restrict this ioremap from
952 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
953 * the register BAR remains the same size for all the earlier
954 * generations up to Ironlake.
955 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000956 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100957 mmio_size = 512 * 1024;
958 else
959 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300960 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100961 if (dev_priv->regs == NULL) {
962 DRM_ERROR("failed to map registers\n");
963
964 return -EIO;
965 }
966
967 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000968 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100969
970 return 0;
971}
972
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000973static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100974{
David Weinehall52a05c32016-08-22 13:32:44 +0300975 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100976
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000977 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300978 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100979}
980
981/**
982 * i915_driver_init_mmio - setup device MMIO
983 * @dev_priv: device private
984 *
985 * Setup minimal device state necessary for MMIO accesses later in the
986 * initialization sequence. The setup here should avoid any other device-wide
987 * side effects or exposing the driver via kernel internal or user space
988 * interfaces.
989 */
990static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
991{
Chris Wilson0673ad42016-06-24 14:00:22 +0100992 int ret;
993
994 if (i915_inject_load_failure())
995 return -ENODEV;
996
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000997 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100998 return -EIO;
999
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001000 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001001 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001002 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +01001003
1004 intel_uncore_init(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001005
1006 ret = intel_engines_init_mmio(dev_priv);
1007 if (ret)
1008 goto err_uncore;
1009
Chris Wilson24145512017-01-24 11:01:35 +00001010 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001011
1012 return 0;
1013
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001014err_uncore:
1015 intel_uncore_fini(dev_priv);
1016err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +01001017 pci_dev_put(dev_priv->bridge_dev);
1018
1019 return ret;
1020}
1021
1022/**
1023 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1024 * @dev_priv: device private
1025 */
1026static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1027{
Chris Wilson0673ad42016-06-24 14:00:22 +01001028 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001029 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001030 pci_dev_put(dev_priv->bridge_dev);
1031}
1032
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001033static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1034{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001035 i915_modparams.enable_execlists =
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001036 intel_sanitize_enable_execlists(dev_priv,
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001037 i915_modparams.enable_execlists);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001038
1039 /*
1040 * i915.enable_ppgtt is read-only, so do an early pass to validate the
1041 * user's requested state against the hardware/driver capabilities. We
1042 * do this now so that we can print out any log messages once rather
1043 * than every time we check intel_enable_ppgtt().
1044 */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001045 i915_modparams.enable_ppgtt =
1046 intel_sanitize_enable_ppgtt(dev_priv,
1047 i915_modparams.enable_ppgtt);
1048 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915_modparams.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +01001049
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001050 i915_modparams.semaphores =
1051 intel_sanitize_semaphores(dev_priv, i915_modparams.semaphores);
1052 DRM_DEBUG_DRIVER("use GPU semaphores? %s\n",
1053 yesno(i915_modparams.semaphores));
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +01001054
1055 intel_uc_sanitize_options(dev_priv);
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001056
1057 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001058}
1059
Chris Wilson0673ad42016-06-24 14:00:22 +01001060/**
1061 * i915_driver_init_hw - setup state requiring device access
1062 * @dev_priv: device private
1063 *
1064 * Setup state that requires accessing the device, but doesn't require
1065 * exposing the driver via kernel internal or userspace interfaces.
1066 */
1067static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1068{
David Weinehall52a05c32016-08-22 13:32:44 +03001069 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001070 int ret;
1071
1072 if (i915_inject_load_failure())
1073 return -ENODEV;
1074
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001075 intel_device_info_runtime_init(dev_priv);
1076
1077 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001078
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001079 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001080 if (ret)
1081 return ret;
1082
Chris Wilson0673ad42016-06-24 14:00:22 +01001083 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1084 * otherwise the vga fbdev driver falls over. */
1085 ret = i915_kick_out_firmware_fb(dev_priv);
1086 if (ret) {
1087 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1088 goto out_ggtt;
1089 }
1090
1091 ret = i915_kick_out_vgacon(dev_priv);
1092 if (ret) {
1093 DRM_ERROR("failed to remove conflicting VGA console\n");
1094 goto out_ggtt;
1095 }
1096
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001097 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001098 if (ret)
1099 return ret;
1100
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001101 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001102 if (ret) {
1103 DRM_ERROR("failed to enable GGTT\n");
1104 goto out_ggtt;
1105 }
1106
David Weinehall52a05c32016-08-22 13:32:44 +03001107 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001108
1109 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001110 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001111 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001112 if (ret) {
1113 DRM_ERROR("failed to set DMA mask\n");
1114
1115 goto out_ggtt;
1116 }
1117 }
1118
Chris Wilson0673ad42016-06-24 14:00:22 +01001119 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1120 * using 32bit addressing, overwriting memory if HWS is located
1121 * above 4GB.
1122 *
1123 * The documentation also mentions an issue with undefined
1124 * behaviour if any general state is accessed within a page above 4GB,
1125 * which also needs to be handled carefully.
1126 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001127 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001128 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001129
1130 if (ret) {
1131 DRM_ERROR("failed to set DMA mask\n");
1132
1133 goto out_ggtt;
1134 }
1135 }
1136
Chris Wilson0673ad42016-06-24 14:00:22 +01001137 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1138 PM_QOS_DEFAULT_VALUE);
1139
1140 intel_uncore_sanitize(dev_priv);
1141
1142 intel_opregion_setup(dev_priv);
1143
1144 i915_gem_load_init_fences(dev_priv);
1145
1146 /* On the 945G/GM, the chipset reports the MSI capability on the
1147 * integrated graphics even though the support isn't actually there
1148 * according to the published specs. It doesn't appear to function
1149 * correctly in testing on 945G.
1150 * This may be a side effect of MSI having been made available for PEG
1151 * and the registers being closely associated.
1152 *
1153 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001154 * be lost or delayed, and was defeatured. MSI interrupts seem to
1155 * get lost on g4x as well, and interrupt delivery seems to stay
1156 * properly dead afterwards. So we'll just disable them for all
1157 * pre-gen5 chipsets.
Chris Wilson0673ad42016-06-24 14:00:22 +01001158 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001159 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001160 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001161 DRM_DEBUG_DRIVER("can't enable MSI");
1162 }
1163
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001164 ret = intel_gvt_init(dev_priv);
1165 if (ret)
1166 goto out_ggtt;
1167
Chris Wilson0673ad42016-06-24 14:00:22 +01001168 return 0;
1169
1170out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001171 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001172
1173 return ret;
1174}
1175
1176/**
1177 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1178 * @dev_priv: device private
1179 */
1180static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1181{
David Weinehall52a05c32016-08-22 13:32:44 +03001182 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001183
David Weinehall52a05c32016-08-22 13:32:44 +03001184 if (pdev->msi_enabled)
1185 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001186
1187 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001188 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001189}
1190
1191/**
1192 * i915_driver_register - register the driver with the rest of the system
1193 * @dev_priv: device private
1194 *
1195 * Perform any steps necessary to make the driver available via kernel
1196 * internal or userspace interfaces.
1197 */
1198static void i915_driver_register(struct drm_i915_private *dev_priv)
1199{
Chris Wilson91c8a322016-07-05 10:40:23 +01001200 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001201
1202 i915_gem_shrinker_init(dev_priv);
1203
1204 /*
1205 * Notify a valid surface after modesetting,
1206 * when running inside a VM.
1207 */
1208 if (intel_vgpu_active(dev_priv))
1209 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1210
1211 /* Reveal our presence to userspace */
1212 if (drm_dev_register(dev, 0) == 0) {
1213 i915_debugfs_register(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001214 i915_guc_log_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001215 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001216
1217 /* Depends on sysfs having been initialized */
1218 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001219 } else
1220 DRM_ERROR("Failed to register driver for userspace access!\n");
1221
1222 if (INTEL_INFO(dev_priv)->num_pipes) {
1223 /* Must be done after probing outputs */
1224 intel_opregion_register(dev_priv);
1225 acpi_video_register();
1226 }
1227
1228 if (IS_GEN5(dev_priv))
1229 intel_gpu_ips_init(dev_priv);
1230
Jerome Anandeef57322017-01-25 04:27:49 +05301231 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001232
1233 /*
1234 * Some ports require correctly set-up hpd registers for detection to
1235 * work properly (leading to ghost connected connector status), e.g. VGA
1236 * on gm45. Hence we can only set up the initial fbdev config after hpd
1237 * irqs are fully enabled. We do it last so that the async config
1238 * cannot run before the connectors are registered.
1239 */
1240 intel_fbdev_initial_config_async(dev);
1241}
1242
1243/**
1244 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1245 * @dev_priv: device private
1246 */
1247static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1248{
Daniel Vetter4f256d82017-07-15 00:46:55 +02001249 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301250 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001251
1252 intel_gpu_ips_teardown();
1253 acpi_video_unregister();
1254 intel_opregion_unregister(dev_priv);
1255
Robert Bragg442b8c02016-11-07 19:49:53 +00001256 i915_perf_unregister(dev_priv);
1257
David Weinehall694c2822016-08-22 13:32:43 +03001258 i915_teardown_sysfs(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001259 i915_guc_log_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001260 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001261
1262 i915_gem_shrinker_cleanup(dev_priv);
1263}
1264
1265/**
1266 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001267 * @pdev: PCI device
1268 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001269 *
1270 * The driver load routine has to do several things:
1271 * - drive output discovery via intel_modeset_init()
1272 * - initialize the memory manager
1273 * - allocate initial config memory
1274 * - setup the DRM framebuffer with the allocated memory
1275 */
Chris Wilson42f55512016-06-24 14:00:26 +01001276int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001277{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001278 const struct intel_device_info *match_info =
1279 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001280 struct drm_i915_private *dev_priv;
1281 int ret;
1282
Ville Syrjäläff4c3b72017-03-03 17:19:28 +02001283 /* Enable nuclear pageflip on ILK+ */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001284 if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001285 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001286
Chris Wilson0673ad42016-06-24 14:00:22 +01001287 ret = -ENOMEM;
1288 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1289 if (dev_priv)
1290 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1291 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001292 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilsoncad36882017-02-10 16:35:21 +00001293 goto out_free;
Chris Wilson0673ad42016-06-24 14:00:22 +01001294 }
1295
Chris Wilson0673ad42016-06-24 14:00:22 +01001296 dev_priv->drm.pdev = pdev;
1297 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001298
1299 ret = pci_enable_device(pdev);
1300 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001301 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001302
1303 pci_set_drvdata(pdev, &dev_priv->drm);
Imre Deakadfdf852017-05-02 15:04:09 +03001304 /*
1305 * Disable the system suspend direct complete optimization, which can
1306 * leave the device suspended skipping the driver's suspend handlers
1307 * if the device was already runtime suspended. This is needed due to
1308 * the difference in our runtime and system suspend sequence and
1309 * becaue the HDA driver may require us to enable the audio power
1310 * domain during system suspend.
1311 */
1312 pdev->dev_flags |= PCI_DEV_FLAGS_NEEDS_RESUME;
Chris Wilson0673ad42016-06-24 14:00:22 +01001313
1314 ret = i915_driver_init_early(dev_priv, ent);
1315 if (ret < 0)
1316 goto out_pci_disable;
1317
1318 intel_runtime_pm_get(dev_priv);
1319
1320 ret = i915_driver_init_mmio(dev_priv);
1321 if (ret < 0)
1322 goto out_runtime_pm_put;
1323
1324 ret = i915_driver_init_hw(dev_priv);
1325 if (ret < 0)
1326 goto out_cleanup_mmio;
1327
1328 /*
1329 * TODO: move the vblank init and parts of modeset init steps into one
1330 * of the i915_driver_init_/i915_driver_register functions according
1331 * to the role/effect of the given init step.
1332 */
1333 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001334 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001335 INTEL_INFO(dev_priv)->num_pipes);
1336 if (ret)
1337 goto out_cleanup_hw;
1338 }
1339
Chris Wilson91c8a322016-07-05 10:40:23 +01001340 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001341 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001342 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001343
1344 i915_driver_register(dev_priv);
1345
1346 intel_runtime_pm_enable(dev_priv);
1347
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05301348 intel_init_ipc(dev_priv);
Mahesh Kumara3a89862016-12-01 21:19:34 +05301349
Chris Wilson0525a062016-10-14 14:27:07 +01001350 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1351 DRM_INFO("DRM_I915_DEBUG enabled\n");
1352 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1353 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001354
Chris Wilson0673ad42016-06-24 14:00:22 +01001355 intel_runtime_pm_put(dev_priv);
1356
1357 return 0;
1358
Chris Wilson0673ad42016-06-24 14:00:22 +01001359out_cleanup_hw:
1360 i915_driver_cleanup_hw(dev_priv);
1361out_cleanup_mmio:
1362 i915_driver_cleanup_mmio(dev_priv);
1363out_runtime_pm_put:
1364 intel_runtime_pm_put(dev_priv);
1365 i915_driver_cleanup_early(dev_priv);
1366out_pci_disable:
1367 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001368out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001369 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilsoncad36882017-02-10 16:35:21 +00001370 drm_dev_fini(&dev_priv->drm);
1371out_free:
1372 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001373 return ret;
1374}
1375
Chris Wilson42f55512016-06-24 14:00:26 +01001376void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001377{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001378 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001379 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001380
Daniel Vetter99c539b2017-07-15 00:46:56 +02001381 i915_driver_unregister(dev_priv);
1382
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001383 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001384 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001385
1386 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1387
Daniel Vetter18dddad2017-03-21 17:41:49 +01001388 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001389
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001390 intel_gvt_cleanup(dev_priv);
1391
Chris Wilson0673ad42016-06-24 14:00:22 +01001392 intel_modeset_cleanup(dev);
1393
1394 /*
1395 * free the memory space allocated for the child device
1396 * config parsed from VBT
1397 */
1398 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1399 kfree(dev_priv->vbt.child_dev);
1400 dev_priv->vbt.child_dev = NULL;
1401 dev_priv->vbt.child_dev_num = 0;
1402 }
1403 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1404 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1405 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1406 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1407
David Weinehall52a05c32016-08-22 13:32:44 +03001408 vga_switcheroo_unregister_client(pdev);
1409 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001410
1411 intel_csr_ucode_fini(dev_priv);
1412
1413 /* Free error state after interrupts are fully disabled. */
1414 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001415 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001416
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001417 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001418 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001419 intel_fbc_cleanup_cfb(dev_priv);
1420
1421 intel_power_domains_fini(dev_priv);
1422
1423 i915_driver_cleanup_hw(dev_priv);
1424 i915_driver_cleanup_mmio(dev_priv);
1425
1426 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Chris Wilsoncad36882017-02-10 16:35:21 +00001427}
1428
1429static void i915_driver_release(struct drm_device *dev)
1430{
1431 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001432
1433 i915_driver_cleanup_early(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001434 drm_dev_fini(&dev_priv->drm);
1435
1436 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001437}
1438
1439static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1440{
Chris Wilson829a0af2017-06-20 12:05:45 +01001441 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001442 int ret;
1443
Chris Wilson829a0af2017-06-20 12:05:45 +01001444 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001445 if (ret)
1446 return ret;
1447
1448 return 0;
1449}
1450
1451/**
1452 * i915_driver_lastclose - clean up after all DRM clients have exited
1453 * @dev: DRM device
1454 *
1455 * Take care of cleaning up after all DRM clients have exited. In the
1456 * mode setting case, we want to restore the kernel's initial mode (just
1457 * in case the last client left us in a bad state).
1458 *
1459 * Additionally, in the non-mode setting case, we'll tear down the GTT
1460 * and DMA structures, since the kernel won't be using them, and clea
1461 * up any GEM state.
1462 */
1463static void i915_driver_lastclose(struct drm_device *dev)
1464{
1465 intel_fbdev_restore_mode(dev);
1466 vga_switcheroo_process_delayed_switch();
1467}
1468
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001469static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001470{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001471 struct drm_i915_file_private *file_priv = file->driver_priv;
1472
Chris Wilson0673ad42016-06-24 14:00:22 +01001473 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01001474 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001475 i915_gem_release(dev, file);
1476 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001477
1478 kfree(file_priv);
1479}
1480
Imre Deak07f9cd02014-08-18 14:42:45 +03001481static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1482{
Chris Wilson91c8a322016-07-05 10:40:23 +01001483 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001484 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001485
1486 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001487 for_each_intel_encoder(dev, encoder)
1488 if (encoder->suspend)
1489 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001490 drm_modeset_unlock_all(dev);
1491}
1492
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001493static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1494 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001495static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301496
Imre Deakbc872292015-11-18 17:32:30 +02001497static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1498{
1499#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1500 if (acpi_target_system_state() < ACPI_STATE_S3)
1501 return true;
1502#endif
1503 return false;
1504}
Sagar Kambleebc32822014-08-13 23:07:05 +05301505
Imre Deak5e365c32014-10-23 19:23:25 +03001506static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001507{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001508 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001509 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001510 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001511 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001512
Zhang Ruib8efb172013-02-05 15:41:53 +08001513 /* ignore lid events during suspend */
1514 mutex_lock(&dev_priv->modeset_restore_lock);
1515 dev_priv->modeset_restore = MODESET_SUSPENDED;
1516 mutex_unlock(&dev_priv->modeset_restore_lock);
1517
Imre Deak1f814da2015-12-16 02:52:19 +02001518 disable_rpm_wakeref_asserts(dev_priv);
1519
Paulo Zanonic67a4702013-08-19 13:18:09 -03001520 /* We do a lot of poking in a lot of registers, make sure they work
1521 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001522 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001523
Dave Airlie5bcf7192010-12-07 09:20:40 +10001524 drm_kms_helper_poll_disable(dev);
1525
David Weinehall52a05c32016-08-22 13:32:44 +03001526 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001527
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001528 error = i915_gem_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001529 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001530 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001531 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001532 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001533 }
1534
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001535 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001536
1537 intel_dp_mst_suspend(dev);
1538
1539 intel_runtime_pm_disable_interrupts(dev_priv);
1540 intel_hpd_cancel_work(dev_priv);
1541
1542 intel_suspend_encoders(dev_priv);
1543
Ville Syrjälä712bf362016-10-31 22:37:23 +02001544 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001545
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001546 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001547
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001548 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001549
Imre Deakbc872292015-11-18 17:32:30 +02001550 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001551 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001552
Hans de Goede68f60942017-02-10 11:28:01 +01001553 intel_uncore_suspend(dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01001554 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001555
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001556 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001557
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001558 dev_priv->suspend_count++;
1559
Imre Deakf74ed082016-04-18 14:48:21 +03001560 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001561
Imre Deak1f814da2015-12-16 02:52:19 +02001562out:
1563 enable_rpm_wakeref_asserts(dev_priv);
1564
1565 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001566}
1567
David Weinehallc49d13e2016-08-22 13:32:42 +03001568static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001569{
David Weinehallc49d13e2016-08-22 13:32:42 +03001570 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001571 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001572 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001573 int ret;
1574
Imre Deak1f814da2015-12-16 02:52:19 +02001575 disable_rpm_wakeref_asserts(dev_priv);
1576
Imre Deak4c494a52016-10-13 14:34:06 +03001577 intel_display_set_init_power(dev_priv, false);
1578
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001579 fw_csr = !IS_GEN9_LP(dev_priv) &&
Imre Deaka7c81252016-04-01 16:02:38 +03001580 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001581 /*
1582 * In case of firmware assisted context save/restore don't manually
1583 * deinit the power domains. This also means the CSR/DMC firmware will
1584 * stay active, it will power down any HW resources as required and
1585 * also enable deeper system power states that would be blocked if the
1586 * firmware was inactive.
1587 */
1588 if (!fw_csr)
1589 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001590
Imre Deak507e1262016-04-20 20:27:54 +03001591 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001592 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001593 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001594 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001595 hsw_enable_pc8(dev_priv);
1596 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1597 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001598
1599 if (ret) {
1600 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001601 if (!fw_csr)
1602 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001603
Imre Deak1f814da2015-12-16 02:52:19 +02001604 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001605 }
1606
David Weinehall52a05c32016-08-22 13:32:44 +03001607 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001608 /*
Imre Deak54875572015-06-30 17:06:47 +03001609 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001610 * the device even though it's already in D3 and hang the machine. So
1611 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001612 * power down the device properly. The issue was seen on multiple old
1613 * GENs with different BIOS vendors, so having an explicit blacklist
1614 * is inpractical; apply the workaround on everything pre GEN6. The
1615 * platforms where the issue was seen:
1616 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1617 * Fujitsu FSC S7110
1618 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001619 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001620 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001621 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001622
Imre Deakbc872292015-11-18 17:32:30 +02001623 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1624
Imre Deak1f814da2015-12-16 02:52:19 +02001625out:
1626 enable_rpm_wakeref_asserts(dev_priv);
1627
1628 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001629}
1630
Matthew Aulda9a251c2016-12-02 10:24:11 +00001631static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001632{
1633 int error;
1634
Chris Wilsonded8b072016-07-05 10:40:22 +01001635 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001636 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001637 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001638 return -ENODEV;
1639 }
1640
Imre Deak0b14cbd2014-09-10 18:16:55 +03001641 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1642 state.event != PM_EVENT_FREEZE))
1643 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001644
1645 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1646 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001647
Imre Deak5e365c32014-10-23 19:23:25 +03001648 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001649 if (error)
1650 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001651
Imre Deakab3be732015-03-02 13:04:41 +02001652 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001653}
1654
Imre Deak5e365c32014-10-23 19:23:25 +03001655static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001656{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001657 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001658 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001659
Imre Deak1f814da2015-12-16 02:52:19 +02001660 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001661 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001662
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001663 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001664 if (ret)
1665 DRM_ERROR("failed to re-enable GGTT\n");
1666
Imre Deakf74ed082016-04-18 14:48:21 +03001667 intel_csr_ucode_resume(dev_priv);
1668
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001669 i915_gem_resume(dev_priv);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -03001670
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001671 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001672 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001673 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001674
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001675 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001676
Peter Antoine364aece2015-05-11 08:50:45 +01001677 /*
1678 * Interrupts have to be enabled before any batches are run. If not the
1679 * GPU will hang. i915_gem_init_hw() will initiate batches to
1680 * update/restore the context.
1681 *
Imre Deak908764f2016-11-29 21:40:29 +02001682 * drm_mode_config_reset() needs AUX interrupts.
1683 *
Peter Antoine364aece2015-05-11 08:50:45 +01001684 * Modeset enabling in intel_modeset_init_hw() also needs working
1685 * interrupts.
1686 */
1687 intel_runtime_pm_enable_interrupts(dev_priv);
1688
Imre Deak908764f2016-11-29 21:40:29 +02001689 drm_mode_config_reset(dev);
1690
Daniel Vetterd5818932015-02-23 12:03:26 +01001691 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001692 if (i915_gem_init_hw(dev_priv)) {
Daniel Vetterd5818932015-02-23 12:03:26 +01001693 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01001694 i915_gem_set_wedged(dev_priv);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001695 }
Daniel Vetterd5818932015-02-23 12:03:26 +01001696 mutex_unlock(&dev->struct_mutex);
1697
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001698 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07001699
Daniel Vetterd5818932015-02-23 12:03:26 +01001700 intel_modeset_init_hw(dev);
1701
1702 spin_lock_irq(&dev_priv->irq_lock);
1703 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001704 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001705 spin_unlock_irq(&dev_priv->irq_lock);
1706
Daniel Vetterd5818932015-02-23 12:03:26 +01001707 intel_dp_mst_resume(dev);
1708
Lyudea16b7652016-03-11 10:57:01 -05001709 intel_display_resume(dev);
1710
Lyudee0b70062016-11-01 21:06:30 -04001711 drm_kms_helper_poll_enable(dev);
1712
Daniel Vetterd5818932015-02-23 12:03:26 +01001713 /*
1714 * ... but also need to make sure that hotplug processing
1715 * doesn't cause havoc. Like in the driver load code we don't
1716 * bother with the tiny race here where we might loose hotplug
1717 * notifications.
1718 * */
1719 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001720
Chris Wilson03d92e42016-05-23 15:08:10 +01001721 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001722
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001723 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001724
Zhang Ruib8efb172013-02-05 15:41:53 +08001725 mutex_lock(&dev_priv->modeset_restore_lock);
1726 dev_priv->modeset_restore = MODESET_DONE;
1727 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001728
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001729 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001730
Chris Wilson54b4f682016-07-21 21:16:19 +01001731 intel_autoenable_gt_powersave(dev_priv);
Imre Deakee6f2802014-10-23 19:23:22 +03001732
Imre Deak1f814da2015-12-16 02:52:19 +02001733 enable_rpm_wakeref_asserts(dev_priv);
1734
Chris Wilson074c6ad2014-04-09 09:19:43 +01001735 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001736}
1737
Imre Deak5e365c32014-10-23 19:23:25 +03001738static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001739{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001740 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001741 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001742 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001743
Imre Deak76c4b252014-04-01 19:55:22 +03001744 /*
1745 * We have a resume ordering issue with the snd-hda driver also
1746 * requiring our device to be power up. Due to the lack of a
1747 * parent/child relationship we currently solve this with an early
1748 * resume hook.
1749 *
1750 * FIXME: This should be solved with a special hdmi sink device or
1751 * similar so that power domains can be employed.
1752 */
Imre Deak44410cd2016-04-18 14:45:54 +03001753
1754 /*
1755 * Note that we need to set the power state explicitly, since we
1756 * powered off the device during freeze and the PCI core won't power
1757 * it back up for us during thaw. Powering off the device during
1758 * freeze is not a hard requirement though, and during the
1759 * suspend/resume phases the PCI core makes sure we get here with the
1760 * device powered on. So in case we change our freeze logic and keep
1761 * the device powered we can also remove the following set power state
1762 * call.
1763 */
David Weinehall52a05c32016-08-22 13:32:44 +03001764 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001765 if (ret) {
1766 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1767 goto out;
1768 }
1769
1770 /*
1771 * Note that pci_enable_device() first enables any parent bridge
1772 * device and only then sets the power state for this device. The
1773 * bridge enabling is a nop though, since bridge devices are resumed
1774 * first. The order of enabling power and enabling the device is
1775 * imposed by the PCI core as described above, so here we preserve the
1776 * same order for the freeze/thaw phases.
1777 *
1778 * TODO: eventually we should remove pci_disable_device() /
1779 * pci_enable_enable_device() from suspend/resume. Due to how they
1780 * depend on the device enable refcount we can't anyway depend on them
1781 * disabling/enabling the device.
1782 */
David Weinehall52a05c32016-08-22 13:32:44 +03001783 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001784 ret = -EIO;
1785 goto out;
1786 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001787
David Weinehall52a05c32016-08-22 13:32:44 +03001788 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001789
Imre Deak1f814da2015-12-16 02:52:19 +02001790 disable_rpm_wakeref_asserts(dev_priv);
1791
Wayne Boyer666a4532015-12-09 12:29:35 -08001792 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001793 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001794 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001795 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1796 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001797
Hans de Goede68f60942017-02-10 11:28:01 +01001798 intel_uncore_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001799
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001800 if (IS_GEN9_LP(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001801 if (!dev_priv->suspended_to_idle)
1802 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001803 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001804 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001805 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001806 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001807
Chris Wilsondc979972016-05-10 14:10:04 +01001808 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001809
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001810 if (IS_GEN9_LP(dev_priv) ||
Imre Deaka7c81252016-04-01 16:02:38 +03001811 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001812 intel_power_domains_init_hw(dev_priv, true);
1813
Chris Wilson24145512017-01-24 11:01:35 +00001814 i915_gem_sanitize(dev_priv);
1815
Imre Deak6e35e8a2016-04-18 10:04:19 +03001816 enable_rpm_wakeref_asserts(dev_priv);
1817
Imre Deakbc872292015-11-18 17:32:30 +02001818out:
1819 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001820
1821 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001822}
1823
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001824static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001825{
Imre Deak50a00722014-10-23 19:23:17 +03001826 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001827
Imre Deak097dd832014-10-23 19:23:19 +03001828 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1829 return 0;
1830
Imre Deak5e365c32014-10-23 19:23:25 +03001831 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001832 if (ret)
1833 return ret;
1834
Imre Deak5a175142014-10-23 19:23:18 +03001835 return i915_drm_resume(dev);
1836}
1837
Ben Gamari11ed50e2009-09-14 17:48:45 -04001838/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001839 * i915_reset - reset chip after a hang
Chris Wilson535275d2017-07-21 13:32:37 +01001840 * @i915: #drm_i915_private to reset
1841 * @flags: Instructions
Ben Gamari11ed50e2009-09-14 17:48:45 -04001842 *
Chris Wilson780f2622016-09-09 14:11:52 +01001843 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1844 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001845 *
Chris Wilson221fe792016-09-09 14:11:51 +01001846 * Caller must hold the struct_mutex.
1847 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001848 * Procedure is fairly simple:
1849 * - reset the chip using the reset reg
1850 * - re-init context state
1851 * - re-init hardware status page
1852 * - re-init ring buffer
1853 * - re-init interrupt state
1854 * - re-init display
1855 */
Chris Wilson535275d2017-07-21 13:32:37 +01001856void i915_reset(struct drm_i915_private *i915, unsigned int flags)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001857{
Chris Wilson535275d2017-07-21 13:32:37 +01001858 struct i915_gpu_error *error = &i915->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001859 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001860
Chris Wilson535275d2017-07-21 13:32:37 +01001861 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001862 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
Chris Wilson221fe792016-09-09 14:11:51 +01001863
Chris Wilson8c185ec2017-03-16 17:13:02 +00001864 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001865 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001866
Chris Wilsond98c52c2016-04-13 17:35:05 +01001867 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson535275d2017-07-21 13:32:37 +01001868 if (!i915_gem_unset_wedged(i915))
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001869 goto wakeup;
1870
Chris Wilson535275d2017-07-21 13:32:37 +01001871 if (!(flags & I915_RESET_QUIET))
1872 dev_notice(i915->drm.dev, "Resetting chip after gpu hang\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001873 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001874
Chris Wilson535275d2017-07-21 13:32:37 +01001875 disable_irq(i915->drm.irq);
1876 ret = i915_gem_reset_prepare(i915);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001877 if (ret) {
1878 DRM_ERROR("GPU recovery failed\n");
Chris Wilson535275d2017-07-21 13:32:37 +01001879 intel_gpu_reset(i915, ALL_ENGINES);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001880 goto error;
1881 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001882
Chris Wilson535275d2017-07-21 13:32:37 +01001883 ret = intel_gpu_reset(i915, ALL_ENGINES);
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001884 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +01001885 if (ret != -ENODEV)
1886 DRM_ERROR("Failed to reset chip: %i\n", ret);
1887 else
1888 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +01001889 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001890 }
1891
Chris Wilson535275d2017-07-21 13:32:37 +01001892 i915_gem_reset(i915);
1893 intel_overlay_reset(i915);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001894
Ben Gamari11ed50e2009-09-14 17:48:45 -04001895 /* Ok, now get things going again... */
1896
1897 /*
1898 * Everything depends on having the GTT running, so we need to start
Chris Wilson0db8c962017-09-06 12:14:05 +01001899 * there.
1900 */
1901 ret = i915_ggtt_enable_hw(i915);
1902 if (ret) {
1903 DRM_ERROR("Failed to re-enable GGTT following reset %d\n", ret);
1904 goto error;
1905 }
1906
1907 /*
Ben Gamari11ed50e2009-09-14 17:48:45 -04001908 * Next we need to restore the context, but we don't use those
1909 * yet either...
1910 *
1911 * Ring buffer needs to be re-initialized in the KMS case, or if X
1912 * was running at the time of the reset (i.e. we weren't VT
1913 * switched away).
1914 */
Chris Wilson535275d2017-07-21 13:32:37 +01001915 ret = i915_gem_init_hw(i915);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001916 if (ret) {
1917 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001918 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001919 }
1920
Chris Wilson535275d2017-07-21 13:32:37 +01001921 i915_queue_hangcheck(i915);
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001922
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001923finish:
Chris Wilson535275d2017-07-21 13:32:37 +01001924 i915_gem_reset_finish(i915);
1925 enable_irq(i915->drm.irq);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001926
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001927wakeup:
Chris Wilson8c185ec2017-03-16 17:13:02 +00001928 clear_bit(I915_RESET_HANDOFF, &error->flags);
1929 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
Chris Wilson780f2622016-09-09 14:11:52 +01001930 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001931
1932error:
Chris Wilson535275d2017-07-21 13:32:37 +01001933 i915_gem_set_wedged(i915);
1934 i915_gem_retire_requests(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001935 goto finish;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001936}
1937
Michel Thierry142bc7d2017-06-20 10:57:46 +01001938/**
1939 * i915_reset_engine - reset GPU engine to recover from a hang
1940 * @engine: engine to reset
Chris Wilson535275d2017-07-21 13:32:37 +01001941 * @flags: options
Michel Thierry142bc7d2017-06-20 10:57:46 +01001942 *
1943 * Reset a specific GPU engine. Useful if a hang is detected.
1944 * Returns zero on successful reset or otherwise an error code.
Michel Thierrya1ef70e2017-06-20 10:57:47 +01001945 *
1946 * Procedure is:
1947 * - identifies the request that caused the hang and it is dropped
1948 * - reset engine (which will force the engine to idle)
1949 * - re-init/configure engine
Michel Thierry142bc7d2017-06-20 10:57:46 +01001950 */
Chris Wilson535275d2017-07-21 13:32:37 +01001951int i915_reset_engine(struct intel_engine_cs *engine, unsigned int flags)
Michel Thierry142bc7d2017-06-20 10:57:46 +01001952{
Michel Thierrya1ef70e2017-06-20 10:57:47 +01001953 struct i915_gpu_error *error = &engine->i915->gpu_error;
1954 struct drm_i915_gem_request *active_request;
1955 int ret;
1956
1957 GEM_BUG_ON(!test_bit(I915_RESET_ENGINE + engine->id, &error->flags));
1958
Chris Wilson535275d2017-07-21 13:32:37 +01001959 if (!(flags & I915_RESET_QUIET)) {
1960 dev_notice(engine->i915->drm.dev,
1961 "Resetting %s after gpu hang\n", engine->name);
1962 }
Chris Wilson73676122017-07-21 13:32:31 +01001963 error->reset_engine_count[engine->id]++;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01001964
1965 active_request = i915_gem_reset_prepare_engine(engine);
1966 if (IS_ERR(active_request)) {
1967 DRM_DEBUG_DRIVER("Previous reset failed, promote to full reset\n");
1968 ret = PTR_ERR(active_request);
1969 goto out;
1970 }
1971
Chris Wilsonb4f3e162017-07-21 13:32:20 +01001972 ret = intel_gpu_reset(engine->i915, intel_engine_flag(engine));
Chris Wilson0364cd12017-07-21 13:32:21 +01001973 if (ret) {
1974 /* If we fail here, we expect to fallback to a global reset */
1975 DRM_DEBUG_DRIVER("Failed to reset %s, ret=%d\n",
1976 engine->name, ret);
1977 goto out;
1978 }
Chris Wilsonb4f3e162017-07-21 13:32:20 +01001979
Michel Thierrya1ef70e2017-06-20 10:57:47 +01001980 /*
1981 * The request that caused the hang is stuck on elsp, we know the
1982 * active request and can drop it, adjust head to skip the offending
1983 * request to resume executing remaining requests in the queue.
1984 */
1985 i915_gem_reset_engine(engine, active_request);
1986
Michel Thierrya1ef70e2017-06-20 10:57:47 +01001987 /*
1988 * The engine and its registers (and workarounds in case of render)
1989 * have been reset to their default values. Follow the init_ring
1990 * process to program RING_MODE, HWSP and re-enable submission.
1991 */
1992 ret = engine->init_hw(engine);
Michel Thierry702c8f82017-06-20 10:57:48 +01001993 if (ret)
1994 goto out;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01001995
1996out:
Chris Wilson0364cd12017-07-21 13:32:21 +01001997 i915_gem_reset_finish_engine(engine);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01001998 return ret;
Michel Thierry142bc7d2017-06-20 10:57:46 +01001999}
2000
David Weinehallc49d13e2016-08-22 13:32:42 +03002001static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002002{
David Weinehallc49d13e2016-08-22 13:32:42 +03002003 struct pci_dev *pdev = to_pci_dev(kdev);
2004 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002005
David Weinehallc49d13e2016-08-22 13:32:42 +03002006 if (!dev) {
2007 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002008 return -ENODEV;
2009 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002010
David Weinehallc49d13e2016-08-22 13:32:42 +03002011 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002012 return 0;
2013
David Weinehallc49d13e2016-08-22 13:32:42 +03002014 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002015}
2016
David Weinehallc49d13e2016-08-22 13:32:42 +03002017static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002018{
David Weinehallc49d13e2016-08-22 13:32:42 +03002019 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002020
2021 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002022 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002023 * requiring our device to be power up. Due to the lack of a
2024 * parent/child relationship we currently solve this with an late
2025 * suspend hook.
2026 *
2027 * FIXME: This should be solved with a special hdmi sink device or
2028 * similar so that power domains can be employed.
2029 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002030 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002031 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002032
David Weinehallc49d13e2016-08-22 13:32:42 +03002033 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02002034}
2035
David Weinehallc49d13e2016-08-22 13:32:42 +03002036static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002037{
David Weinehallc49d13e2016-08-22 13:32:42 +03002038 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02002039
David Weinehallc49d13e2016-08-22 13:32:42 +03002040 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002041 return 0;
2042
David Weinehallc49d13e2016-08-22 13:32:42 +03002043 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002044}
2045
David Weinehallc49d13e2016-08-22 13:32:42 +03002046static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002047{
David Weinehallc49d13e2016-08-22 13:32:42 +03002048 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002049
David Weinehallc49d13e2016-08-22 13:32:42 +03002050 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002051 return 0;
2052
David Weinehallc49d13e2016-08-22 13:32:42 +03002053 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002054}
2055
David Weinehallc49d13e2016-08-22 13:32:42 +03002056static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002057{
David Weinehallc49d13e2016-08-22 13:32:42 +03002058 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002059
David Weinehallc49d13e2016-08-22 13:32:42 +03002060 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002061 return 0;
2062
David Weinehallc49d13e2016-08-22 13:32:42 +03002063 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002064}
2065
Chris Wilson1f19ac22016-05-14 07:26:32 +01002066/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002067static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002068{
Chris Wilson6a800ea2016-09-21 14:51:07 +01002069 int ret;
2070
2071 ret = i915_pm_suspend(kdev);
2072 if (ret)
2073 return ret;
2074
2075 ret = i915_gem_freeze(kdev_to_i915(kdev));
2076 if (ret)
2077 return ret;
2078
2079 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002080}
2081
David Weinehallc49d13e2016-08-22 13:32:42 +03002082static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002083{
Chris Wilson461fb992016-05-14 07:26:33 +01002084 int ret;
2085
David Weinehallc49d13e2016-08-22 13:32:42 +03002086 ret = i915_pm_suspend_late(kdev);
Chris Wilson461fb992016-05-14 07:26:33 +01002087 if (ret)
2088 return ret;
2089
David Weinehallc49d13e2016-08-22 13:32:42 +03002090 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002091 if (ret)
2092 return ret;
2093
2094 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002095}
2096
2097/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002098static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002099{
David Weinehallc49d13e2016-08-22 13:32:42 +03002100 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002101}
2102
David Weinehallc49d13e2016-08-22 13:32:42 +03002103static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002104{
David Weinehallc49d13e2016-08-22 13:32:42 +03002105 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002106}
2107
2108/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002109static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002110{
David Weinehallc49d13e2016-08-22 13:32:42 +03002111 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002112}
2113
David Weinehallc49d13e2016-08-22 13:32:42 +03002114static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002115{
David Weinehallc49d13e2016-08-22 13:32:42 +03002116 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002117}
2118
Imre Deakddeea5b2014-05-05 15:19:56 +03002119/*
2120 * Save all Gunit registers that may be lost after a D3 and a subsequent
2121 * S0i[R123] transition. The list of registers needing a save/restore is
2122 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2123 * registers in the following way:
2124 * - Driver: saved/restored by the driver
2125 * - Punit : saved/restored by the Punit firmware
2126 * - No, w/o marking: no need to save/restore, since the register is R/O or
2127 * used internally by the HW in a way that doesn't depend
2128 * keeping the content across a suspend/resume.
2129 * - Debug : used for debugging
2130 *
2131 * We save/restore all registers marked with 'Driver', with the following
2132 * exceptions:
2133 * - Registers out of use, including also registers marked with 'Debug'.
2134 * These have no effect on the driver's operation, so we don't save/restore
2135 * them to reduce the overhead.
2136 * - Registers that are fully setup by an initialization function called from
2137 * the resume path. For example many clock gating and RPS/RC6 registers.
2138 * - Registers that provide the right functionality with their reset defaults.
2139 *
2140 * TODO: Except for registers that based on the above 3 criteria can be safely
2141 * ignored, we save/restore all others, practically treating the HW context as
2142 * a black-box for the driver. Further investigation is needed to reduce the
2143 * saved/restored registers even further, by following the same 3 criteria.
2144 */
2145static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2146{
2147 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2148 int i;
2149
2150 /* GAM 0x4000-0x4770 */
2151 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2152 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2153 s->arb_mode = I915_READ(ARB_MODE);
2154 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2155 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2156
2157 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002158 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002159
2160 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002161 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002162
2163 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2164 s->ecochk = I915_READ(GAM_ECOCHK);
2165 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2166 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2167
2168 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2169
2170 /* MBC 0x9024-0x91D0, 0x8500 */
2171 s->g3dctl = I915_READ(VLV_G3DCTL);
2172 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2173 s->mbctl = I915_READ(GEN6_MBCTL);
2174
2175 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2176 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2177 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2178 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2179 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2180 s->rstctl = I915_READ(GEN6_RSTCTL);
2181 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2182
2183 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2184 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2185 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2186 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2187 s->ecobus = I915_READ(ECOBUS);
2188 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2189 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2190 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2191 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2192 s->rcedata = I915_READ(VLV_RCEDATA);
2193 s->spare2gh = I915_READ(VLV_SPAREG2H);
2194
2195 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2196 s->gt_imr = I915_READ(GTIMR);
2197 s->gt_ier = I915_READ(GTIER);
2198 s->pm_imr = I915_READ(GEN6_PMIMR);
2199 s->pm_ier = I915_READ(GEN6_PMIER);
2200
2201 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002202 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002203
2204 /* GT SA CZ domain, 0x100000-0x138124 */
2205 s->tilectl = I915_READ(TILECTL);
2206 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2207 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2208 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2209 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2210
2211 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2212 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2213 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002214 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002215 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2216
2217 /*
2218 * Not saving any of:
2219 * DFT, 0x9800-0x9EC0
2220 * SARB, 0xB000-0xB1FC
2221 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2222 * PCI CFG
2223 */
2224}
2225
2226static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2227{
2228 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2229 u32 val;
2230 int i;
2231
2232 /* GAM 0x4000-0x4770 */
2233 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2234 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2235 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2236 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2237 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2238
2239 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002240 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002241
2242 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002243 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002244
2245 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2246 I915_WRITE(GAM_ECOCHK, s->ecochk);
2247 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2248 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2249
2250 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2251
2252 /* MBC 0x9024-0x91D0, 0x8500 */
2253 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2254 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2255 I915_WRITE(GEN6_MBCTL, s->mbctl);
2256
2257 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2258 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2259 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2260 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2261 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2262 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2263 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2264
2265 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2266 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2267 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2268 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2269 I915_WRITE(ECOBUS, s->ecobus);
2270 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2271 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2272 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2273 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2274 I915_WRITE(VLV_RCEDATA, s->rcedata);
2275 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2276
2277 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2278 I915_WRITE(GTIMR, s->gt_imr);
2279 I915_WRITE(GTIER, s->gt_ier);
2280 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2281 I915_WRITE(GEN6_PMIER, s->pm_ier);
2282
2283 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002284 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002285
2286 /* GT SA CZ domain, 0x100000-0x138124 */
2287 I915_WRITE(TILECTL, s->tilectl);
2288 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2289 /*
2290 * Preserve the GT allow wake and GFX force clock bit, they are not
2291 * be restored, as they are used to control the s0ix suspend/resume
2292 * sequence by the caller.
2293 */
2294 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2295 val &= VLV_GTLC_ALLOWWAKEREQ;
2296 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2297 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2298
2299 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2300 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2301 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2302 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2303
2304 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2305
2306 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2307 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2308 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002309 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002310 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2311}
2312
Chris Wilson3dd14c02017-04-21 14:58:15 +01002313static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2314 u32 mask, u32 val)
2315{
2316 /* The HW does not like us polling for PW_STATUS frequently, so
2317 * use the sleeping loop rather than risk the busy spin within
2318 * intel_wait_for_register().
2319 *
2320 * Transitioning between RC6 states should be at most 2ms (see
2321 * valleyview_enable_rps) so use a 3ms timeout.
2322 */
2323 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2324 3);
2325}
2326
Imre Deak650ad972014-04-18 16:35:02 +03002327int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2328{
2329 u32 val;
2330 int err;
2331
Imre Deak650ad972014-04-18 16:35:02 +03002332 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2333 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2334 if (force_on)
2335 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2336 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2337
2338 if (!force_on)
2339 return 0;
2340
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002341 err = intel_wait_for_register(dev_priv,
2342 VLV_GTLC_SURVIVABILITY_REG,
2343 VLV_GFX_CLK_STATUS_BIT,
2344 VLV_GFX_CLK_STATUS_BIT,
2345 20);
Imre Deak650ad972014-04-18 16:35:02 +03002346 if (err)
2347 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2348 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2349
2350 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002351}
2352
Imre Deakddeea5b2014-05-05 15:19:56 +03002353static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2354{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002355 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002356 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002357 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002358
2359 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2360 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2361 if (allow)
2362 val |= VLV_GTLC_ALLOWWAKEREQ;
2363 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2364 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2365
Chris Wilson3dd14c02017-04-21 14:58:15 +01002366 mask = VLV_GTLC_ALLOWWAKEACK;
2367 val = allow ? mask : 0;
2368
2369 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002370 if (err)
2371 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002372
Imre Deakddeea5b2014-05-05 15:19:56 +03002373 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002374}
2375
Chris Wilson3dd14c02017-04-21 14:58:15 +01002376static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2377 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002378{
2379 u32 mask;
2380 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002381
2382 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2383 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002384
2385 /*
2386 * RC6 transitioning can be delayed up to 2 msec (see
2387 * valleyview_enable_rps), use 3 msec for safety.
2388 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002389 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Imre Deakddeea5b2014-05-05 15:19:56 +03002390 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002391 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002392}
2393
2394static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2395{
2396 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2397 return;
2398
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002399 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002400 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2401}
2402
Sagar Kambleebc32822014-08-13 23:07:05 +05302403static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002404{
2405 u32 mask;
2406 int err;
2407
2408 /*
2409 * Bspec defines the following GT well on flags as debug only, so
2410 * don't treat them as hard failures.
2411 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002412 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002413
2414 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2415 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2416
2417 vlv_check_no_gt_access(dev_priv);
2418
2419 err = vlv_force_gfx_clock(dev_priv, true);
2420 if (err)
2421 goto err1;
2422
2423 err = vlv_allow_gt_wake(dev_priv, false);
2424 if (err)
2425 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302426
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002427 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302428 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002429
2430 err = vlv_force_gfx_clock(dev_priv, false);
2431 if (err)
2432 goto err2;
2433
2434 return 0;
2435
2436err2:
2437 /* For safety always re-enable waking and disable gfx clock forcing */
2438 vlv_allow_gt_wake(dev_priv, true);
2439err1:
2440 vlv_force_gfx_clock(dev_priv, false);
2441
2442 return err;
2443}
2444
Sagar Kamble016970b2014-08-13 23:07:06 +05302445static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2446 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002447{
Imre Deakddeea5b2014-05-05 15:19:56 +03002448 int err;
2449 int ret;
2450
2451 /*
2452 * If any of the steps fail just try to continue, that's the best we
2453 * can do at this point. Return the first error code (which will also
2454 * leave RPM permanently disabled).
2455 */
2456 ret = vlv_force_gfx_clock(dev_priv, true);
2457
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002458 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302459 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002460
2461 err = vlv_allow_gt_wake(dev_priv, true);
2462 if (!ret)
2463 ret = err;
2464
2465 err = vlv_force_gfx_clock(dev_priv, false);
2466 if (!ret)
2467 ret = err;
2468
2469 vlv_check_no_gt_access(dev_priv);
2470
Chris Wilson7c108fd2016-10-24 13:42:18 +01002471 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002472 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002473
2474 return ret;
2475}
2476
David Weinehallc49d13e2016-08-22 13:32:42 +03002477static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002478{
David Weinehallc49d13e2016-08-22 13:32:42 +03002479 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002480 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002481 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002482 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002483
Chris Wilsondc979972016-05-10 14:10:04 +01002484 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
Imre Deakc6df39b2014-04-14 20:24:29 +03002485 return -ENODEV;
2486
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002487 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002488 return -ENODEV;
2489
Paulo Zanoni8a187452013-12-06 20:32:13 -02002490 DRM_DEBUG_KMS("Suspending device\n");
2491
Imre Deak1f814da2015-12-16 02:52:19 +02002492 disable_rpm_wakeref_asserts(dev_priv);
2493
Imre Deakd6102972014-05-07 19:57:49 +03002494 /*
2495 * We are safe here against re-faults, since the fault handler takes
2496 * an RPM reference.
2497 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002498 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002499
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002500 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002501
Imre Deak2eb52522014-11-19 15:30:05 +02002502 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002503
Imre Deak507e1262016-04-20 20:27:54 +03002504 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002505 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002506 bxt_display_core_uninit(dev_priv);
2507 bxt_enable_dc9(dev_priv);
2508 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2509 hsw_enable_pc8(dev_priv);
2510 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2511 ret = vlv_suspend_complete(dev_priv);
2512 }
2513
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002514 if (ret) {
2515 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02002516 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002517
Imre Deak1f814da2015-12-16 02:52:19 +02002518 enable_rpm_wakeref_asserts(dev_priv);
2519
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002520 return ret;
2521 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002522
Hans de Goede68f60942017-02-10 11:28:01 +01002523 intel_uncore_suspend(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02002524
2525 enable_rpm_wakeref_asserts(dev_priv);
2526 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002527
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002528 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002529 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2530
Paulo Zanoni8a187452013-12-06 20:32:13 -02002531 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002532
2533 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002534 * FIXME: We really should find a document that references the arguments
2535 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002536 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002537 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002538 /*
2539 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2540 * being detected, and the call we do at intel_runtime_resume()
2541 * won't be able to restore them. Since PCI_D3hot matches the
2542 * actual specification and appears to be working, use it.
2543 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002544 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002545 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002546 /*
2547 * current versions of firmware which depend on this opregion
2548 * notification have repurposed the D1 definition to mean
2549 * "runtime suspended" vs. what you would normally expect (D3)
2550 * to distinguish it from notifications that might be sent via
2551 * the suspend path.
2552 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002553 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002554 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002555
Mika Kuoppala59bad942015-01-16 11:34:40 +02002556 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002557
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002558 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002559 intel_hpd_poll_init(dev_priv);
2560
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002561 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002562 return 0;
2563}
2564
David Weinehallc49d13e2016-08-22 13:32:42 +03002565static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002566{
David Weinehallc49d13e2016-08-22 13:32:42 +03002567 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002568 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002569 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002570 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002571
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002572 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002573 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002574
2575 DRM_DEBUG_KMS("Resuming device\n");
2576
Imre Deak1f814da2015-12-16 02:52:19 +02002577 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2578 disable_rpm_wakeref_asserts(dev_priv);
2579
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002580 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002581 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002582 if (intel_uncore_unclaimed_mmio(dev_priv))
2583 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002584
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002585 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002586
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002587 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002588 bxt_disable_dc9(dev_priv);
2589 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002590 if (dev_priv->csr.dmc_payload &&
2591 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2592 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002593 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002594 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002595 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002596 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002597 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002598
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002599 /*
2600 * No point of rolling back things in case of an error, as the best
2601 * we can do is to hope that things will still work (and disable RPM).
2602 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002603 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002604 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002605
Daniel Vetterb9632912014-09-30 10:56:44 +02002606 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002607
2608 /*
2609 * On VLV/CHV display interrupts are part of the display
2610 * power well, so hpd is reinitialized from there. For
2611 * everyone else do it here.
2612 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002613 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002614 intel_hpd_init(dev_priv);
2615
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05302616 intel_enable_ipc(dev_priv);
2617
Imre Deak1f814da2015-12-16 02:52:19 +02002618 enable_rpm_wakeref_asserts(dev_priv);
2619
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002620 if (ret)
2621 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2622 else
2623 DRM_DEBUG_KMS("Device resumed\n");
2624
2625 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002626}
2627
Chris Wilson42f55512016-06-24 14:00:26 +01002628const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002629 /*
2630 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2631 * PMSG_RESUME]
2632 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002633 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002634 .suspend_late = i915_pm_suspend_late,
2635 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002636 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002637
2638 /*
2639 * S4 event handlers
2640 * @freeze, @freeze_late : called (1) before creating the
2641 * hibernation image [PMSG_FREEZE] and
2642 * (2) after rebooting, before restoring
2643 * the image [PMSG_QUIESCE]
2644 * @thaw, @thaw_early : called (1) after creating the hibernation
2645 * image, before writing it [PMSG_THAW]
2646 * and (2) after failing to create or
2647 * restore the image [PMSG_RECOVER]
2648 * @poweroff, @poweroff_late: called after writing the hibernation
2649 * image, before rebooting [PMSG_HIBERNATE]
2650 * @restore, @restore_early : called after rebooting and restoring the
2651 * hibernation image [PMSG_RESTORE]
2652 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002653 .freeze = i915_pm_freeze,
2654 .freeze_late = i915_pm_freeze_late,
2655 .thaw_early = i915_pm_thaw_early,
2656 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002657 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002658 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002659 .restore_early = i915_pm_restore_early,
2660 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002661
2662 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002663 .runtime_suspend = intel_runtime_suspend,
2664 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002665};
2666
Laurent Pinchart78b68552012-05-17 13:27:22 +02002667static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002668 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002669 .open = drm_gem_vm_open,
2670 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002671};
2672
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002673static const struct file_operations i915_driver_fops = {
2674 .owner = THIS_MODULE,
2675 .open = drm_open,
2676 .release = drm_release,
2677 .unlocked_ioctl = drm_ioctl,
2678 .mmap = drm_gem_mmap,
2679 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002680 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002681 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002682 .llseek = noop_llseek,
2683};
2684
Chris Wilson0673ad42016-06-24 14:00:22 +01002685static int
2686i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2687 struct drm_file *file)
2688{
2689 return -ENODEV;
2690}
2691
2692static const struct drm_ioctl_desc i915_ioctls[] = {
2693 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2694 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2695 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2696 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2697 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2698 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2699 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2700 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2701 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2702 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2703 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2704 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2705 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2706 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2707 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2708 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2709 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2710 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2711 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
Chris Wilsonfec04452017-01-27 09:40:08 +00002712 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002713 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2714 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2715 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2716 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2717 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2718 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2719 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2720 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2721 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2722 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2723 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2724 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2725 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2726 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2727 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002728 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2729 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002730 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2731 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2732 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2733 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2734 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2735 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2736 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2737 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2738 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2739 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2740 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2741 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2742 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2743 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2744 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002745 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002746 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2747 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002748};
2749
Linus Torvalds1da177e2005-04-16 15:20:36 -07002750static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002751 /* Don't use MTRRs here; the Xserver or userspace app should
2752 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002753 */
Eric Anholt673a3942008-07-30 12:06:12 -07002754 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002755 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01002756 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00002757 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07002758 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002759 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002760 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002761
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002762 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002763 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002764 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002765
2766 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2767 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2768 .gem_prime_export = i915_gem_prime_export,
2769 .gem_prime_import = i915_gem_prime_import,
2770
Dave Airlieff72145b2011-02-07 12:16:14 +10002771 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002772 .dumb_map_offset = i915_gem_mmap_gtt,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002773 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002774 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002775 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002776 .name = DRIVER_NAME,
2777 .desc = DRIVER_DESC,
2778 .date = DRIVER_DATE,
2779 .major = DRIVER_MAJOR,
2780 .minor = DRIVER_MINOR,
2781 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002782};
Chris Wilson66d9cb52017-02-13 17:15:17 +00002783
2784#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2785#include "selftests/mock_drm.c"
2786#endif