blob: 25a9a1445ba9008957d8e8d47c5b4da5b646dfec [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +000091#include "i915_trace.h"
Ben Widawsky254f9652012-06-04 14:42:42 -070092
Chris Wilsonb2e862d2016-04-28 09:56:41 +010093#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
94
Ben Widawsky40521052012-06-04 14:42:43 -070095/* This is a HW constraint. The value below is the largest known requirement
96 * I've seen in a spec to date, and that was a workaround for a non-shipping
97 * part. It should be safe to decrease this, but it's more future proof as is.
98 */
Ben Widawskyb731d332013-12-06 14:10:59 -080099#define GEN6_CONTEXT_ALIGN (64<<10)
100#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -0700101
Ben Widawskyb731d332013-12-06 14:10:59 -0800102static size_t get_context_alignment(struct drm_device *dev)
103{
104 if (IS_GEN6(dev))
105 return GEN6_CONTEXT_ALIGN;
106
107 return GEN7_CONTEXT_ALIGN;
108}
109
Ben Widawsky254f9652012-06-04 14:42:42 -0700110static int get_context_size(struct drm_device *dev)
111{
112 struct drm_i915_private *dev_priv = dev->dev_private;
113 int ret;
114 u32 reg;
115
116 switch (INTEL_INFO(dev)->gen) {
117 case 6:
118 reg = I915_READ(CXT_SIZE);
119 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
120 break;
121 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700122 reg = I915_READ(GEN7_CXT_SIZE);
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700123 if (IS_HASWELL(dev))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700124 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700125 else
126 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700127 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700128 case 8:
129 ret = GEN8_CXT_TOTAL_SIZE;
130 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700131 default:
132 BUG();
133 }
134
135 return ret;
136}
137
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100138static void i915_gem_context_clean(struct intel_context *ctx)
139{
140 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
141 struct i915_vma *vma, *next;
142
Tvrtko Ursulin61fb5882015-10-08 15:37:00 +0100143 if (!ppgtt)
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100144 return;
145
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100146 list_for_each_entry_safe(vma, next, &ppgtt->base.inactive_list,
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000147 vm_link) {
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100148 if (WARN_ON(__i915_vma_unbind_no_wait(vma)))
149 break;
150 }
151}
152
Mika Kuoppaladce32712013-04-30 13:30:33 +0300153void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700154{
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100155 struct intel_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
Ben Widawsky40521052012-06-04 14:42:43 -0700156
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000157 trace_i915_context_free(ctx);
158
Daniel Vetterae6c4802014-08-06 15:04:53 +0200159 if (i915.enable_execlists)
Oscar Mateoede7d422014-07-24 17:04:12 +0100160 intel_lr_context_free(ctx);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800161
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100162 /*
163 * This context is going away and we need to remove all VMAs still
164 * around. This is to handle imported shared objects for which
165 * destructor did not run when their handles were closed.
166 */
167 i915_gem_context_clean(ctx);
168
Daniel Vetterae6c4802014-08-06 15:04:53 +0200169 i915_ppgtt_put(ctx->ppgtt);
170
Ben Widawsky2f295792014-07-01 11:17:47 -0700171 if (ctx->legacy_hw_ctx.rcs_state)
172 drm_gem_object_unreference(&ctx->legacy_hw_ctx.rcs_state->base);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800173 list_del(&ctx->link);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100174
175 ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
Ben Widawsky40521052012-06-04 14:42:43 -0700176 kfree(ctx);
177}
178
Oscar Mateo8c8579172014-07-24 17:04:14 +0100179struct drm_i915_gem_object *
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100180i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
181{
182 struct drm_i915_gem_object *obj;
183 int ret;
184
Dave Gordond37cd8a2016-04-22 19:14:32 +0100185 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100186 if (IS_ERR(obj))
187 return obj;
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100188
189 /*
190 * Try to make the context utilize L3 as well as LLC.
191 *
192 * On VLV we don't have L3 controls in the PTEs so we
193 * shouldn't touch the cache level, especially as that
194 * would make the object snooped which might have a
195 * negative performance impact.
Wayne Boyer4d3e9042015-12-08 09:38:52 -0800196 *
197 * Snooping is required on non-llc platforms in execlist
198 * mode, but since all GGTT accesses use PAT entry 0 we
199 * get snooping anyway regardless of cache_level.
200 *
201 * This is only applicable for Ivy Bridge devices since
202 * later platforms don't have L3 control bits in the PTE.
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100203 */
Wayne Boyer4d3e9042015-12-08 09:38:52 -0800204 if (IS_IVYBRIDGE(dev)) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100205 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
206 /* Failure shouldn't ever happen this early */
207 if (WARN_ON(ret)) {
208 drm_gem_object_unreference(&obj->base);
209 return ERR_PTR(ret);
210 }
211 }
212
213 return obj;
214}
215
Chris Wilson5d1808e2016-04-28 09:56:51 +0100216static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
217{
218 int ret;
219
220 ret = ida_simple_get(&dev_priv->context_hw_ida,
221 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
222 if (ret < 0) {
223 /* Contexts are only released when no longer active.
224 * Flush any pending retires to hopefully release some
225 * stale contexts and try again.
226 */
227 i915_gem_retire_requests(dev_priv->dev);
228 ret = ida_simple_get(&dev_priv->context_hw_ida,
229 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
230 if (ret < 0)
231 return ret;
232 }
233
234 *out = ret;
235 return 0;
236}
237
Oscar Mateo273497e2014-05-22 14:13:37 +0100238static struct intel_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800239__create_hw_context(struct drm_device *dev,
Daniel Vetteree960be2014-08-06 15:04:45 +0200240 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700241{
242 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100243 struct intel_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800244 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700245
Ben Widawskyf94982b2012-11-10 10:56:04 -0800246 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700247 if (ctx == NULL)
248 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700249
Chris Wilson5d1808e2016-04-28 09:56:51 +0100250 ret = assign_hw_id(dev_priv, &ctx->hw_id);
251 if (ret) {
252 kfree(ctx);
253 return ERR_PTR(ret);
254 }
255
Mika Kuoppaladce32712013-04-30 13:30:33 +0300256 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700257 list_add_tail(&ctx->link, &dev_priv->context_list);
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100258 ctx->i915 = dev_priv;
Ben Widawsky40521052012-06-04 14:42:43 -0700259
Chris Wilson691e6412014-04-09 09:07:36 +0100260 if (dev_priv->hw_context_size) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100261 struct drm_i915_gem_object *obj =
262 i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
263 if (IS_ERR(obj)) {
264 ret = PTR_ERR(obj);
Chris Wilson691e6412014-04-09 09:07:36 +0100265 goto err_out;
266 }
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100267 ctx->legacy_hw_ctx.rcs_state = obj;
Chris Wilson691e6412014-04-09 09:07:36 +0100268 }
269
270 /* Default context will never have a file_priv */
271 if (file_priv != NULL) {
272 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100273 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100274 if (ret < 0)
275 goto err_out;
276 } else
Oscar Mateo821d66d2014-07-03 16:28:00 +0100277 ret = DEFAULT_CONTEXT_HANDLE;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300278
279 ctx->file_priv = file_priv;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100280 ctx->user_handle = ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700281 /* NB: Mark all slices as needing a remap so that when the context first
282 * loads it will restore whatever remap state already exists. If there
283 * is no remap info, it will be a NOP. */
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100284 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
Ben Widawsky40521052012-06-04 14:42:43 -0700285
Chris Wilson676fa572014-12-24 08:13:39 -0800286 ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD;
287
Ben Widawsky146937e2012-06-29 10:30:39 -0700288 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700289
290err_out:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300291 i915_gem_context_unreference(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700292 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700293}
294
Ben Widawsky254f9652012-06-04 14:42:42 -0700295/**
296 * The default context needs to exist per ring that uses contexts. It stores the
297 * context state of the GPU for applications that don't utilize HW contexts, as
298 * well as an idle case.
299 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100300static struct intel_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800301i915_gem_create_context(struct drm_device *dev,
Daniel Vetterd624d862014-08-06 15:04:54 +0200302 struct drm_i915_file_private *file_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700303{
Chris Wilson42c3b602014-01-23 19:40:02 +0000304 const bool is_global_default_ctx = file_priv == NULL;
Oscar Mateo273497e2014-05-22 14:13:37 +0100305 struct intel_context *ctx;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800306 int ret = 0;
Ben Widawsky40521052012-06-04 14:42:43 -0700307
Ben Widawskyb731d332013-12-06 14:10:59 -0800308 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Ben Widawsky40521052012-06-04 14:42:43 -0700309
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800310 ctx = __create_hw_context(dev, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700311 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800312 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700313
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100314 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state) {
Chris Wilson42c3b602014-01-23 19:40:02 +0000315 /* We may need to do things with the shrinker which
316 * require us to immediately switch back to the default
317 * context. This can cause a problem as pinning the
318 * default context also requires GTT space which may not
319 * be available. To avoid this we always pin the default
320 * context.
321 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100322 ret = i915_gem_obj_ggtt_pin(ctx->legacy_hw_ctx.rcs_state,
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100323 get_context_alignment(dev), 0);
Chris Wilson42c3b602014-01-23 19:40:02 +0000324 if (ret) {
325 DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
326 goto err_destroy;
327 }
328 }
329
Daniel Vetterd624d862014-08-06 15:04:54 +0200330 if (USES_FULL_PPGTT(dev)) {
Daniel Vetter4d884702014-08-06 15:04:47 +0200331 struct i915_hw_ppgtt *ppgtt = i915_ppgtt_create(dev, file_priv);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800332
333 if (IS_ERR_OR_NULL(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800334 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
335 PTR_ERR(ppgtt));
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800336 ret = PTR_ERR(ppgtt);
Chris Wilson42c3b602014-01-23 19:40:02 +0000337 goto err_unpin;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200338 }
339
340 ctx->ppgtt = ppgtt;
341 }
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800342
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000343 trace_i915_context_create(ctx);
344
Ben Widawskya45d0f62013-12-06 14:11:05 -0800345 return ctx;
Chris Wilson9a3b5302012-07-15 12:34:24 +0100346
Chris Wilson42c3b602014-01-23 19:40:02 +0000347err_unpin:
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100348 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state)
349 i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state);
Chris Wilson9a3b5302012-07-15 12:34:24 +0100350err_destroy:
Chris Wilson37876df2015-08-08 14:02:36 +0100351 idr_remove(&file_priv->context_idr, ctx->user_handle);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300352 i915_gem_context_unreference(ctx);
Ben Widawskya45d0f62013-12-06 14:11:05 -0800353 return ERR_PTR(ret);
Ben Widawsky254f9652012-06-04 14:42:42 -0700354}
355
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000356static void i915_gem_context_unpin(struct intel_context *ctx,
357 struct intel_engine_cs *engine)
358{
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000359 if (i915.enable_execlists) {
360 intel_lr_context_unpin(ctx, engine);
361 } else {
362 if (engine->id == RCS && ctx->legacy_hw_ctx.rcs_state)
363 i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state);
364 i915_gem_context_unreference(ctx);
365 }
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000366}
367
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800368void i915_gem_context_reset(struct drm_device *dev)
369{
370 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800371
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000372 if (i915.enable_execlists) {
373 struct intel_context *ctx;
374
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000375 list_for_each_entry(ctx, &dev_priv->context_list, link)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100376 intel_lr_context_reset(dev_priv, ctx);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000377 }
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100378
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100379 i915_gem_context_lost(dev_priv);
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800380}
381
Ben Widawsky8245be32013-11-06 13:56:29 -0200382int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700383{
384 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100385 struct intel_context *ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700386
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800387 /* Init should only be called once per module load. Eventually the
388 * restriction on the context_disabled check can be loosened. */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000389 if (WARN_ON(dev_priv->kernel_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200390 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700391
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800392 if (intel_vgpu_active(dev) && HAS_LOGICAL_RING_CONTEXTS(dev)) {
393 if (!i915.enable_execlists) {
394 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
395 return -EINVAL;
396 }
397 }
398
Chris Wilson5d1808e2016-04-28 09:56:51 +0100399 /* Using the simple ida interface, the max is limited by sizeof(int) */
400 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
401 ida_init(&dev_priv->context_hw_ida);
402
Oscar Mateoede7d422014-07-24 17:04:12 +0100403 if (i915.enable_execlists) {
404 /* NB: intentionally left blank. We will allocate our own
405 * backing objects as we need them, thank you very much */
406 dev_priv->hw_context_size = 0;
407 } else if (HAS_HW_CONTEXTS(dev)) {
Chris Wilson691e6412014-04-09 09:07:36 +0100408 dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
409 if (dev_priv->hw_context_size > (1<<20)) {
410 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
411 dev_priv->hw_context_size);
412 dev_priv->hw_context_size = 0;
413 }
Ben Widawsky254f9652012-06-04 14:42:42 -0700414 }
415
Daniel Vetterd624d862014-08-06 15:04:54 +0200416 ctx = i915_gem_create_context(dev, NULL);
Chris Wilson691e6412014-04-09 09:07:36 +0100417 if (IS_ERR(ctx)) {
418 DRM_ERROR("Failed to create default global context (error %ld)\n",
419 PTR_ERR(ctx));
420 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700421 }
422
Dave Gordoned54c1a2016-01-19 19:02:54 +0000423 dev_priv->kernel_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100424
425 DRM_DEBUG_DRIVER("%s context support initialized\n",
426 i915.enable_execlists ? "LR" :
427 dev_priv->hw_context_size ? "HW" : "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200428 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700429}
430
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100431void i915_gem_context_lost(struct drm_i915_private *dev_priv)
432{
433 struct intel_engine_cs *engine;
434
435 for_each_engine(engine, dev_priv) {
436 if (engine->last_context == NULL)
437 continue;
438
439 i915_gem_context_unpin(engine->last_context, engine);
440 engine->last_context = NULL;
441 }
442
443 /* Force the GPU state to be reinitialised on enabling */
444 dev_priv->kernel_context->legacy_hw_ctx.initialized = false;
445 dev_priv->kernel_context->remap_slice = ALL_L3_SLICES(dev_priv);
446}
447
Ben Widawsky254f9652012-06-04 14:42:42 -0700448void i915_gem_context_fini(struct drm_device *dev)
449{
450 struct drm_i915_private *dev_priv = dev->dev_private;
Dave Gordoned54c1a2016-01-19 19:02:54 +0000451 struct intel_context *dctx = dev_priv->kernel_context;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100452
453 i915_gem_context_lost(dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -0700454
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100455 if (dctx->legacy_hw_ctx.rcs_state) {
Chris Wilson691e6412014-04-09 09:07:36 +0100456 /* The only known way to stop the gpu from accessing the hw context is
457 * to reset it. Do this as the very last operation to avoid confusing
458 * other code, leading to spurious errors. */
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200459 intel_gpu_reset(dev, ALL_ENGINES);
Ben Widawsky40521052012-06-04 14:42:43 -0700460
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100461 i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800462 }
463
Mika Kuoppaladce32712013-04-30 13:30:33 +0300464 i915_gem_context_unreference(dctx);
Dave Gordoned54c1a2016-01-19 19:02:54 +0000465 dev_priv->kernel_context = NULL;
Chris Wilson5d1808e2016-04-28 09:56:51 +0100466
467 ida_destroy(&dev_priv->context_hw_ida);
Ben Widawsky254f9652012-06-04 14:42:42 -0700468}
469
Ben Widawsky40521052012-06-04 14:42:43 -0700470static int context_idr_cleanup(int id, void *p, void *data)
471{
Oscar Mateo273497e2014-05-22 14:13:37 +0100472 struct intel_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700473
Mika Kuoppaladce32712013-04-30 13:30:33 +0300474 i915_gem_context_unreference(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700475 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700476}
477
Ben Widawskye422b882013-12-06 14:10:58 -0800478int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
479{
480 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateof83d6512014-05-22 14:13:38 +0100481 struct intel_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800482
483 idr_init(&file_priv->context_idr);
484
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800485 mutex_lock(&dev->struct_mutex);
Daniel Vetterd624d862014-08-06 15:04:54 +0200486 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800487 mutex_unlock(&dev->struct_mutex);
488
Oscar Mateof83d6512014-05-22 14:13:38 +0100489 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800490 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100491 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800492 }
493
Ben Widawskye422b882013-12-06 14:10:58 -0800494 return 0;
495}
496
Ben Widawsky254f9652012-06-04 14:42:42 -0700497void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
498{
Ben Widawsky40521052012-06-04 14:42:43 -0700499 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700500
Daniel Vetter73c273e2012-06-19 20:27:39 +0200501 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700502 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700503}
504
Oscar Mateo273497e2014-05-22 14:13:37 +0100505struct intel_context *
Ben Widawsky40521052012-06-04 14:42:43 -0700506i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
507{
Oscar Mateo273497e2014-05-22 14:13:37 +0100508 struct intel_context *ctx;
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000509
Oscar Mateo273497e2014-05-22 14:13:37 +0100510 ctx = (struct intel_context *)idr_find(&file_priv->context_idr, id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000511 if (!ctx)
512 return ERR_PTR(-ENOENT);
513
514 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700515}
Ben Widawskye0556842012-06-04 14:42:46 -0700516
517static inline int
John Harrison1d719cd2015-05-29 17:43:52 +0100518mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
Ben Widawskye0556842012-06-04 14:42:46 -0700519{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000520 struct intel_engine_cs *engine = req->engine;
Ben Widawskye80f14b2014-08-18 10:35:28 -0700521 u32 flags = hw_flags | MI_MM_SPACE_GTT;
Chris Wilson2c550182014-12-16 10:02:27 +0000522 const int num_rings =
523 /* Use an extended w/a on ivb+ if signalling from other rings */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000524 i915_semaphore_is_enabled(engine->dev) ?
525 hweight32(INTEL_INFO(engine->dev)->ring_mask) - 1 :
Chris Wilson2c550182014-12-16 10:02:27 +0000526 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000527 int len, ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700528
Ben Widawsky12b02862012-06-04 14:42:50 -0700529 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
530 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
531 * explicitly, so we rely on the value at ring init, stored in
532 * itlb_before_ctx_switch.
533 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000534 if (IS_GEN6(engine->dev)) {
535 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, 0);
Ben Widawsky12b02862012-06-04 14:42:50 -0700536 if (ret)
537 return ret;
538 }
539
Ben Widawskye80f14b2014-08-18 10:35:28 -0700540 /* These flags are for resource streamer on HSW+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000541 if (IS_HASWELL(engine->dev) || INTEL_INFO(engine->dev)->gen >= 8)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300542 flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000543 else if (INTEL_INFO(engine->dev)->gen < 8)
Ben Widawskye80f14b2014-08-18 10:35:28 -0700544 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
545
Chris Wilson2c550182014-12-16 10:02:27 +0000546
547 len = 4;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000548 if (INTEL_INFO(engine->dev)->gen >= 7)
Chris Wilsone9135c42016-04-13 17:35:10 +0100549 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
Chris Wilson2c550182014-12-16 10:02:27 +0000550
John Harrison5fb9de12015-05-29 17:44:07 +0100551 ret = intel_ring_begin(req, len);
Ben Widawskye0556842012-06-04 14:42:46 -0700552 if (ret)
553 return ret;
554
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300555 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000556 if (INTEL_INFO(engine->dev)->gen >= 7) {
557 intel_ring_emit(engine, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000558 if (num_rings) {
559 struct intel_engine_cs *signaller;
560
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000561 intel_ring_emit(engine,
562 MI_LOAD_REGISTER_IMM(num_rings));
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000563 for_each_engine(signaller, to_i915(engine->dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000564 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000565 continue;
566
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000567 intel_ring_emit_reg(engine,
568 RING_PSMI_CTL(signaller->mmio_base));
569 intel_ring_emit(engine,
570 _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000571 }
572 }
573 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700574
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000575 intel_ring_emit(engine, MI_NOOP);
576 intel_ring_emit(engine, MI_SET_CONTEXT);
577 intel_ring_emit(engine,
578 i915_gem_obj_ggtt_offset(req->ctx->legacy_hw_ctx.rcs_state) |
Ben Widawskye80f14b2014-08-18 10:35:28 -0700579 flags);
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200580 /*
581 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
582 * WaMiSetContext_Hang:snb,ivb,vlv
583 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000584 intel_ring_emit(engine, MI_NOOP);
Ben Widawskye0556842012-06-04 14:42:46 -0700585
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000586 if (INTEL_INFO(engine->dev)->gen >= 7) {
Chris Wilson2c550182014-12-16 10:02:27 +0000587 if (num_rings) {
588 struct intel_engine_cs *signaller;
Chris Wilsone9135c42016-04-13 17:35:10 +0100589 i915_reg_t last_reg = {}; /* keep gcc quiet */
Chris Wilson2c550182014-12-16 10:02:27 +0000590
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000591 intel_ring_emit(engine,
592 MI_LOAD_REGISTER_IMM(num_rings));
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000593 for_each_engine(signaller, to_i915(engine->dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000594 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000595 continue;
596
Chris Wilsone9135c42016-04-13 17:35:10 +0100597 last_reg = RING_PSMI_CTL(signaller->mmio_base);
598 intel_ring_emit_reg(engine, last_reg);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000599 intel_ring_emit(engine,
600 _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000601 }
Chris Wilsone9135c42016-04-13 17:35:10 +0100602
603 /* Insert a delay before the next switch! */
604 intel_ring_emit(engine,
605 MI_STORE_REGISTER_MEM |
606 MI_SRM_LRM_GLOBAL_GTT);
607 intel_ring_emit_reg(engine, last_reg);
608 intel_ring_emit(engine, engine->scratch.gtt_offset);
609 intel_ring_emit(engine, MI_NOOP);
Chris Wilson2c550182014-12-16 10:02:27 +0000610 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000611 intel_ring_emit(engine, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000612 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700613
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000614 intel_ring_advance(engine);
Ben Widawskye0556842012-06-04 14:42:46 -0700615
616 return ret;
617}
618
Chris Wilsond200cda2016-04-28 09:56:44 +0100619static int remap_l3(struct drm_i915_gem_request *req, int slice)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100620{
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100621 u32 *remap_info = req->i915->l3_parity.remap_info[slice];
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100622 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100623 int i, ret;
624
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100625 if (!remap_info)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100626 return 0;
627
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100628 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100629 if (ret)
630 return ret;
631
632 /*
633 * Note: We do not worry about the concurrent register cacheline hang
634 * here because no other code should access these registers other than
635 * at initialization time.
636 */
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100637 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
638 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100639 intel_ring_emit_reg(engine, GEN7_L3LOG(slice, i));
640 intel_ring_emit(engine, remap_info[i]);
641 }
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100642 intel_ring_emit(engine, MI_NOOP);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100643 intel_ring_advance(engine);
644
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100645 return 0;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100646}
647
Chris Wilsonf9326be2016-04-28 09:56:45 +0100648static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
649 struct intel_engine_cs *engine,
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100650 struct intel_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000651{
Ben Widawsky563222a2015-03-19 12:53:28 +0000652 if (to->remap_slice)
653 return false;
654
Chris Wilsonfcb51062016-04-13 17:35:14 +0100655 if (!to->legacy_hw_ctx.initialized)
656 return false;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000657
Chris Wilsonf9326be2016-04-28 09:56:45 +0100658 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsonfcb51062016-04-13 17:35:14 +0100659 return false;
660
661 return to == engine->last_context;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000662}
663
664static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100665needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
666 struct intel_engine_cs *engine,
667 struct intel_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000668{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100669 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000670 return false;
671
Chris Wilsonf9326be2016-04-28 09:56:45 +0100672 /* Always load the ppgtt on first use */
673 if (!engine->last_context)
674 return true;
675
676 /* Same context without new entries, skip */
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100677 if (engine->last_context == to &&
Chris Wilsonf9326be2016-04-28 09:56:45 +0100678 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100679 return false;
680
681 if (engine->id != RCS)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000682 return true;
683
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100684 if (INTEL_INFO(engine->dev)->gen < 8)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000685 return true;
686
687 return false;
688}
689
690static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100691needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
692 struct intel_context *to,
693 u32 hw_flags)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000694{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100695 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000696 return false;
697
Chris Wilsonfcb51062016-04-13 17:35:14 +0100698 if (!IS_GEN8(to->i915))
Ben Widawsky317b4e92015-03-16 16:00:55 +0000699 return false;
700
Ben Widawsky6702cf12015-03-16 16:00:58 +0000701 if (hw_flags & MI_RESTORE_INHIBIT)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000702 return true;
703
704 return false;
705}
706
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100707static int do_rcs_switch(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700708{
John Harrisonabd68d92015-05-29 17:43:42 +0100709 struct intel_context *to = req->ctx;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000710 struct intel_engine_cs *engine = req->engine;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100711 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100712 struct intel_context *from;
713 u32 hw_flags;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700714 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700715
Chris Wilsonf9326be2016-04-28 09:56:45 +0100716 if (skip_rcs_switch(ppgtt, engine, to))
Chris Wilson9a3b5302012-07-15 12:34:24 +0100717 return 0;
718
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800719 /* Trying to pin first makes error handling easier. */
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100720 ret = i915_gem_obj_ggtt_pin(to->legacy_hw_ctx.rcs_state,
721 get_context_alignment(engine->dev),
722 0);
723 if (ret)
724 return ret;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800725
Daniel Vetteracc240d2013-12-05 15:42:34 +0100726 /*
727 * Pin can switch back to the default context if we end up calling into
728 * evict_everything - as a last ditch gtt defrag effort that also
729 * switches to the default context. Hence we need to reload from here.
Chris Wilsonfcb51062016-04-13 17:35:14 +0100730 *
731 * XXX: Doing so is painfully broken!
Daniel Vetteracc240d2013-12-05 15:42:34 +0100732 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000733 from = engine->last_context;
Daniel Vetteracc240d2013-12-05 15:42:34 +0100734
735 /*
736 * Clear this page out of any CPU caches for coherent swap-in/out. Note
Chris Wilsond3373a22012-07-15 12:34:22 +0100737 * that thanks to write = false in this call and us not setting any gpu
738 * write domains when putting a context object onto the active list
739 * (when switching away from it), this won't block.
Daniel Vetteracc240d2013-12-05 15:42:34 +0100740 *
741 * XXX: We need a real interface to do this instead of trickery.
742 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100743 ret = i915_gem_object_set_to_gtt_domain(to->legacy_hw_ctx.rcs_state, false);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800744 if (ret)
745 goto unpin_out;
Chris Wilsond3373a22012-07-15 12:34:22 +0100746
Chris Wilsonf9326be2016-04-28 09:56:45 +0100747 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100748 /* Older GENs and non render rings still want the load first,
749 * "PP_DCLV followed by PP_DIR_BASE register through Load
750 * Register Immediate commands in Ring Buffer before submitting
751 * a context."*/
752 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100753 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100754 if (ret)
755 goto unpin_out;
756 }
757
758 if (!to->legacy_hw_ctx.initialized || i915_gem_context_is_default(to))
Ben Widawsky6702cf12015-03-16 16:00:58 +0000759 /* NB: If we inhibit the restore, the context is not allowed to
760 * die because future work may end up depending on valid address
761 * space. This means we must enforce that a page table load
762 * occur when this occurs. */
Chris Wilsonfcb51062016-04-13 17:35:14 +0100763 hw_flags = MI_RESTORE_INHIBIT;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100764 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100765 hw_flags = MI_FORCE_RESTORE;
766 else
767 hw_flags = 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700768
Chris Wilsonfcb51062016-04-13 17:35:14 +0100769 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
770 ret = mi_set_context(req, hw_flags);
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700771 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100772 goto unpin_out;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700773 }
774
Ben Widawskye0556842012-06-04 14:42:46 -0700775 /* The backing object for the context is done after switching to the
776 * *next* context. Therefore we cannot retire the previous context until
777 * the next context has already started running. In fact, the below code
778 * is a bit suboptimal because the retiring can occur simply after the
779 * MI_SET_CONTEXT instead of when the next seqno has completed.
780 */
Chris Wilson112522f2013-05-02 16:48:07 +0300781 if (from != NULL) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100782 from->legacy_hw_ctx.rcs_state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
John Harrisonb2af0372015-05-29 17:43:50 +0100783 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->legacy_hw_ctx.rcs_state), req);
Ben Widawskye0556842012-06-04 14:42:46 -0700784 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
785 * whole damn pipeline, we don't need to explicitly mark the
786 * object dirty. The only exception is that the context must be
787 * correct in case the object gets swapped out. Ideally we'd be
788 * able to defer doing this until we know the object would be
789 * swapped, but there is no way to do that yet.
790 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100791 from->legacy_hw_ctx.rcs_state->dirty = 1;
Chris Wilsonb259b312012-07-15 12:34:23 +0100792
Chris Wilsonc0321e22013-08-26 19:50:53 -0300793 /* obj is kept alive until the next request by its active ref */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100794 i915_gem_object_ggtt_unpin(from->legacy_hw_ctx.rcs_state);
Chris Wilson112522f2013-05-02 16:48:07 +0300795 i915_gem_context_unreference(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700796 }
Chris Wilson112522f2013-05-02 16:48:07 +0300797 i915_gem_context_reference(to);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000798 engine->last_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700799
Chris Wilsonfcb51062016-04-13 17:35:14 +0100800 /* GEN8 does *not* require an explicit reload if the PDPs have been
801 * setup, and we do not wish to move them.
802 */
Chris Wilsonf9326be2016-04-28 09:56:45 +0100803 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100804 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100805 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100806 /* The hardware context switch is emitted, but we haven't
807 * actually changed the state - so it's probably safe to bail
808 * here. Still, let the user know something dangerous has
809 * happened.
810 */
811 if (ret)
812 return ret;
813 }
814
Chris Wilsonf9326be2016-04-28 09:56:45 +0100815 if (ppgtt)
816 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100817
818 for (i = 0; i < MAX_L3_SLICES; i++) {
819 if (!(to->remap_slice & (1<<i)))
820 continue;
821
Chris Wilsond200cda2016-04-28 09:56:44 +0100822 ret = remap_l3(req, i);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100823 if (ret)
824 return ret;
825
826 to->remap_slice &= ~(1<<i);
827 }
828
829 if (!to->legacy_hw_ctx.initialized) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000830 if (engine->init_context) {
831 ret = engine->init_context(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100832 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100833 return ret;
Arun Siluvery86d7f232014-08-26 14:44:50 +0100834 }
Chris Wilsonfcb51062016-04-13 17:35:14 +0100835 to->legacy_hw_ctx.initialized = true;
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300836 }
837
Ben Widawskye0556842012-06-04 14:42:46 -0700838 return 0;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800839
840unpin_out:
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100841 i915_gem_object_ggtt_unpin(to->legacy_hw_ctx.rcs_state);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800842 return ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700843}
844
845/**
846 * i915_switch_context() - perform a GPU context switch.
John Harrisonba01cc92015-05-29 17:43:41 +0100847 * @req: request for which we'll execute the context switch
Ben Widawskye0556842012-06-04 14:42:46 -0700848 *
849 * The context life cycle is simple. The context refcount is incremented and
850 * decremented by 1 and create and destroy. If the context is in use by the GPU,
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100851 * it will have a refcount > 1. This allows us to destroy the context abstract
Ben Widawskye0556842012-06-04 14:42:46 -0700852 * object while letting the normal object tracking destroy the backing BO.
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100853 *
854 * This function should not be used in execlists mode. Instead the context is
855 * switched by writing to the ELSP and requests keep a reference to their
856 * context.
Ben Widawskye0556842012-06-04 14:42:46 -0700857 */
John Harrisonba01cc92015-05-29 17:43:41 +0100858int i915_switch_context(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700859{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000860 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursulin39dabec2016-03-17 13:04:10 +0000861 struct drm_i915_private *dev_priv = req->i915;
Ben Widawskye0556842012-06-04 14:42:46 -0700862
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100863 WARN_ON(i915.enable_execlists);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800864 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
865
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100866 if (engine->id != RCS ||
867 req->ctx->legacy_hw_ctx.rcs_state == NULL) {
868 struct intel_context *to = req->ctx;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100869 struct i915_hw_ppgtt *ppgtt =
870 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100871
Chris Wilsonf9326be2016-04-28 09:56:45 +0100872 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100873 int ret;
874
875 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100876 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100877 if (ret)
878 return ret;
879
Chris Wilsonf9326be2016-04-28 09:56:45 +0100880 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100881 }
882
883 if (to != engine->last_context) {
884 i915_gem_context_reference(to);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000885 if (engine->last_context)
886 i915_gem_context_unreference(engine->last_context);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100887 engine->last_context = to;
Chris Wilson691e6412014-04-09 09:07:36 +0100888 }
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100889
Ben Widawskyc4829722013-12-06 14:11:20 -0800890 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200891 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800892
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100893 return do_rcs_switch(req);
Ben Widawskye0556842012-06-04 14:42:46 -0700894}
Ben Widawsky84624812012-06-04 14:42:54 -0700895
Oscar Mateoec3e9962014-07-24 17:04:18 +0100896static bool contexts_enabled(struct drm_device *dev)
Chris Wilson691e6412014-04-09 09:07:36 +0100897{
Oscar Mateoec3e9962014-07-24 17:04:18 +0100898 return i915.enable_execlists || to_i915(dev)->hw_context_size;
Chris Wilson691e6412014-04-09 09:07:36 +0100899}
900
Ben Widawsky84624812012-06-04 14:42:54 -0700901int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
902 struct drm_file *file)
903{
Ben Widawsky84624812012-06-04 14:42:54 -0700904 struct drm_i915_gem_context_create *args = data;
905 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateo273497e2014-05-22 14:13:37 +0100906 struct intel_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700907 int ret;
908
Oscar Mateoec3e9962014-07-24 17:04:18 +0100909 if (!contexts_enabled(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200910 return -ENODEV;
911
Chris Wilsonb31e5132016-02-05 16:45:59 +0000912 if (args->pad != 0)
913 return -EINVAL;
914
Ben Widawsky84624812012-06-04 14:42:54 -0700915 ret = i915_mutex_lock_interruptible(dev);
916 if (ret)
917 return ret;
918
Daniel Vetterd624d862014-08-06 15:04:54 +0200919 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700920 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300921 if (IS_ERR(ctx))
922 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700923
Oscar Mateo821d66d2014-07-03 16:28:00 +0100924 args->ctx_id = ctx->user_handle;
Ben Widawsky84624812012-06-04 14:42:54 -0700925 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
926
Dan Carpenterbe636382012-07-17 09:44:49 +0300927 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700928}
929
930int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
931 struct drm_file *file)
932{
933 struct drm_i915_gem_context_destroy *args = data;
934 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateo273497e2014-05-22 14:13:37 +0100935 struct intel_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700936 int ret;
937
Chris Wilsonb31e5132016-02-05 16:45:59 +0000938 if (args->pad != 0)
939 return -EINVAL;
940
Oscar Mateo821d66d2014-07-03 16:28:00 +0100941 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -0800942 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800943
Ben Widawsky84624812012-06-04 14:42:54 -0700944 ret = i915_mutex_lock_interruptible(dev);
945 if (ret)
946 return ret;
947
948 ctx = i915_gem_context_get(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000949 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -0700950 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000951 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700952 }
953
Oscar Mateo821d66d2014-07-03 16:28:00 +0100954 idr_remove(&ctx->file_priv->context_idr, ctx->user_handle);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300955 i915_gem_context_unreference(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700956 mutex_unlock(&dev->struct_mutex);
957
958 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
959 return 0;
960}
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800961
962int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
963 struct drm_file *file)
964{
965 struct drm_i915_file_private *file_priv = file->driver_priv;
966 struct drm_i915_gem_context_param *args = data;
967 struct intel_context *ctx;
968 int ret;
969
970 ret = i915_mutex_lock_interruptible(dev);
971 if (ret)
972 return ret;
973
974 ctx = i915_gem_context_get(file_priv, args->ctx_id);
975 if (IS_ERR(ctx)) {
976 mutex_unlock(&dev->struct_mutex);
977 return PTR_ERR(ctx);
978 }
979
980 args->size = 0;
981 switch (args->param) {
982 case I915_CONTEXT_PARAM_BAN_PERIOD:
983 args->value = ctx->hang_stats.ban_period_seconds;
984 break;
David Weinehallb1b38272015-05-20 17:00:13 +0300985 case I915_CONTEXT_PARAM_NO_ZEROMAP:
986 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
987 break;
Chris Wilsonfa8848f2015-10-14 14:17:11 +0100988 case I915_CONTEXT_PARAM_GTT_SIZE:
989 if (ctx->ppgtt)
990 args->value = ctx->ppgtt->base.total;
991 else if (to_i915(dev)->mm.aliasing_ppgtt)
992 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
993 else
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200994 args->value = to_i915(dev)->ggtt.base.total;
Chris Wilsonfa8848f2015-10-14 14:17:11 +0100995 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800996 default:
997 ret = -EINVAL;
998 break;
999 }
1000 mutex_unlock(&dev->struct_mutex);
1001
1002 return ret;
1003}
1004
1005int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
1006 struct drm_file *file)
1007{
1008 struct drm_i915_file_private *file_priv = file->driver_priv;
1009 struct drm_i915_gem_context_param *args = data;
1010 struct intel_context *ctx;
1011 int ret;
1012
1013 ret = i915_mutex_lock_interruptible(dev);
1014 if (ret)
1015 return ret;
1016
1017 ctx = i915_gem_context_get(file_priv, args->ctx_id);
1018 if (IS_ERR(ctx)) {
1019 mutex_unlock(&dev->struct_mutex);
1020 return PTR_ERR(ctx);
1021 }
1022
1023 switch (args->param) {
1024 case I915_CONTEXT_PARAM_BAN_PERIOD:
1025 if (args->size)
1026 ret = -EINVAL;
1027 else if (args->value < ctx->hang_stats.ban_period_seconds &&
1028 !capable(CAP_SYS_ADMIN))
1029 ret = -EPERM;
1030 else
1031 ctx->hang_stats.ban_period_seconds = args->value;
1032 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001033 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1034 if (args->size) {
1035 ret = -EINVAL;
1036 } else {
1037 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1038 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1039 }
1040 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001041 default:
1042 ret = -EINVAL;
1043 break;
1044 }
1045 mutex_unlock(&dev->struct_mutex);
1046
1047 return ret;
1048}