blob: 7c298af35d42f664620ea376108c07b50d71b095 [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Joe Perches516304b2012-03-18 17:30:52 -070043#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
44
Jiri Slabyfa1c1142007-08-12 17:33:16 +020045#include <linux/module.h>
46#include <linux/delay.h>
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000047#include <linux/dma-mapping.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020048#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020049#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020050#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020051#include <linux/netdevice.h>
52#include <linux/cache.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020053#include <linux/ethtool.h>
54#include <linux/uaccess.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090055#include <linux/slab.h>
Ben Greearb1ae1ed2010-09-30 12:22:58 -070056#include <linux/etherdevice.h>
Pavel Roskin931be262011-07-26 22:26:59 -040057#include <linux/nl80211.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020058
59#include <net/ieee80211_radiotap.h>
60
61#include <asm/unaligned.h>
62
Thomas Huehn0967e012013-06-11 15:10:31 +020063#include <net/mac80211.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020064#include "base.h"
65#include "reg.h"
66#include "debug.h"
Bruno Randolf2111ac02010-04-02 18:44:08 +090067#include "ani.h"
Pavel Roskin931be262011-07-26 22:26:59 -040068#include "ath5k.h"
69#include "../regd.h"
Jiri Slabyfa1c1142007-08-12 17:33:16 +020070
Bob Copeland0e472252011-01-24 23:32:55 -050071#define CREATE_TRACE_POINTS
72#include "trace.h"
73
Rusty Russelleb939922011-12-19 14:08:01 +000074bool ath5k_modparam_nohwcrypt;
John W. Linville18cb6e32011-01-05 09:39:59 -050075module_param_named(nohwcrypt, ath5k_modparam_nohwcrypt, bool, S_IRUGO);
Bob Copeland9ad9a262008-10-29 08:30:54 -040076MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020077
Rusty Russelleb939922011-12-19 14:08:01 +000078static bool modparam_fastchanswitch;
Nick Kossifidisa99168e2011-06-02 03:09:48 +030079module_param_named(fastchanswitch, modparam_fastchanswitch, bool, S_IRUGO);
80MODULE_PARM_DESC(fastchanswitch, "Enable fast channel switching for AR2413/AR5413 radios.");
81
John W. Linville11deb532012-01-24 14:58:47 -050082static bool ath5k_modparam_no_hw_rfkill_switch;
Nick Kossifidis84e1e732011-11-25 20:40:27 +020083module_param_named(no_hw_rfkill_switch, ath5k_modparam_no_hw_rfkill_switch,
84 bool, S_IRUGO);
85MODULE_PARM_DESC(no_hw_rfkill_switch, "Ignore the GPIO RFKill switch state");
86
Nick Kossifidisa99168e2011-06-02 03:09:48 +030087
Jiri Slabyfa1c1142007-08-12 17:33:16 +020088/* Module info */
89MODULE_AUTHOR("Jiri Slaby");
90MODULE_AUTHOR("Nick Kossifidis");
91MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
92MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
93MODULE_LICENSE("Dual BSD/GPL");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020094
Felix Fietkau132b1c32010-12-02 10:26:56 +010095static int ath5k_init(struct ieee80211_hw *hw);
Pavel Roskine0d687b2011-07-14 20:21:55 -040096static int ath5k_reset(struct ath5k_hw *ah, struct ieee80211_channel *chan,
Nick Kossifidis8aec7af2010-11-23 21:39:28 +020097 bool skip_pcu);
Jiri Slabyfa1c1142007-08-12 17:33:16 +020098
Jiri Slabyfa1c1142007-08-12 17:33:16 +020099/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100100static const struct ath5k_srev_name srev_names[] = {
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100101#ifdef CONFIG_ATHEROS_AR231X
102 { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R2 },
103 { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R7 },
104 { "2313", AR5K_VERSION_MAC, AR5K_SREV_AR2313_R8 },
105 { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R6 },
106 { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R7 },
107 { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R1 },
108 { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R2 },
109#else
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300110 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
111 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
112 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
113 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
114 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
115 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
116 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
117 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
118 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
119 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
120 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
121 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
122 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
123 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
124 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
125 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
126 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
127 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100128#endif
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300129 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200130 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
131 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300132 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200133 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
134 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
135 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300136 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200137 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
138 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300139 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
140 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
141 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300142 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200143 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100144#ifdef CONFIG_ATHEROS_AR231X
145 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
146 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
147#endif
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200148 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
149};
150
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100151static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200152 { .bitrate = 10,
153 .hw_value = ATH5K_RATE_CODE_1M, },
154 { .bitrate = 20,
155 .hw_value = ATH5K_RATE_CODE_2M,
156 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
157 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
158 { .bitrate = 55,
159 .hw_value = ATH5K_RATE_CODE_5_5M,
160 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
161 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
162 { .bitrate = 110,
163 .hw_value = ATH5K_RATE_CODE_11M,
164 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
165 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
166 { .bitrate = 60,
167 .hw_value = ATH5K_RATE_CODE_6M,
Simon Wunderlich6a09ae92013-08-14 08:01:36 +0200168 .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
169 IEEE80211_RATE_SUPPORTS_10MHZ },
Bruno Randolf63266a62008-07-30 17:12:58 +0200170 { .bitrate = 90,
171 .hw_value = ATH5K_RATE_CODE_9M,
Simon Wunderlich6a09ae92013-08-14 08:01:36 +0200172 .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
173 IEEE80211_RATE_SUPPORTS_10MHZ },
Bruno Randolf63266a62008-07-30 17:12:58 +0200174 { .bitrate = 120,
175 .hw_value = ATH5K_RATE_CODE_12M,
Simon Wunderlich6a09ae92013-08-14 08:01:36 +0200176 .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
177 IEEE80211_RATE_SUPPORTS_10MHZ },
Bruno Randolf63266a62008-07-30 17:12:58 +0200178 { .bitrate = 180,
179 .hw_value = ATH5K_RATE_CODE_18M,
Simon Wunderlich6a09ae92013-08-14 08:01:36 +0200180 .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
181 IEEE80211_RATE_SUPPORTS_10MHZ },
Bruno Randolf63266a62008-07-30 17:12:58 +0200182 { .bitrate = 240,
183 .hw_value = ATH5K_RATE_CODE_24M,
Simon Wunderlich6a09ae92013-08-14 08:01:36 +0200184 .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
185 IEEE80211_RATE_SUPPORTS_10MHZ },
Bruno Randolf63266a62008-07-30 17:12:58 +0200186 { .bitrate = 360,
187 .hw_value = ATH5K_RATE_CODE_36M,
Simon Wunderlich6a09ae92013-08-14 08:01:36 +0200188 .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
189 IEEE80211_RATE_SUPPORTS_10MHZ },
Bruno Randolf63266a62008-07-30 17:12:58 +0200190 { .bitrate = 480,
191 .hw_value = ATH5K_RATE_CODE_48M,
Simon Wunderlich6a09ae92013-08-14 08:01:36 +0200192 .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
193 IEEE80211_RATE_SUPPORTS_10MHZ },
Bruno Randolf63266a62008-07-30 17:12:58 +0200194 { .bitrate = 540,
195 .hw_value = ATH5K_RATE_CODE_54M,
Simon Wunderlich6a09ae92013-08-14 08:01:36 +0200196 .flags = IEEE80211_RATE_SUPPORTS_5MHZ |
197 IEEE80211_RATE_SUPPORTS_10MHZ },
Bruno Randolf63266a62008-07-30 17:12:58 +0200198};
199
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200200static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
201{
202 u64 tsf = ath5k_hw_get_tsf64(ah);
203
204 if ((tsf & 0x7fff) < rstamp)
205 tsf -= 0x8000;
206
207 return (tsf & ~0x7fff) | rstamp;
208}
209
Felix Fietkaue5b046d2010-12-02 10:27:01 +0100210const char *
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200211ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
212{
213 const char *name = "xxxxx";
214 unsigned int i;
215
216 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
217 if (srev_names[i].sr_type != type)
218 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300219
220 if ((val & 0xf0) == srev_names[i].sr_val)
221 name = srev_names[i].sr_name;
222
223 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200224 name = srev_names[i].sr_name;
225 break;
226 }
227 }
228
229 return name;
230}
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -0700231static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
232{
233 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
234 return ath5k_hw_reg_read(ah, reg_offset);
235}
236
237static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
238{
239 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
240 ath5k_hw_reg_write(ah, val, reg_offset);
241}
242
243static const struct ath_ops ath5k_common_ops = {
244 .read = ath5k_ioread32,
245 .write = ath5k_iowrite32,
246};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200247
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200248/***********************\
249* Driver Initialization *
250\***********************/
251
Luis R. Rodriguez0c0280b2013-01-11 18:39:36 +0000252static void ath5k_reg_notifier(struct wiphy *wiphy,
253 struct regulatory_request *request)
Bob Copelandf769c362009-03-30 22:30:31 -0400254{
255 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
Pavel Roskine0d687b2011-07-14 20:21:55 -0400256 struct ath5k_hw *ah = hw->priv;
257 struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
Bob Copelandf769c362009-03-30 22:30:31 -0400258
Luis R. Rodriguez0c0280b2013-01-11 18:39:36 +0000259 ath_reg_notifier_apply(wiphy, request, regulatory);
Bob Copelandf769c362009-03-30 22:30:31 -0400260}
261
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200262/********************\
263* Channel/mode setup *
264\********************/
265
266/*
Luis R. Rodriguez2f8684c2012-07-06 15:21:51 -0700267 * Returns true for the channel numbers used.
Bob Copeland42639fc2009-03-30 08:05:29 -0400268 */
Luis R. Rodriguez2f8684c2012-07-06 15:21:51 -0700269#ifdef CONFIG_ATH5K_TEST_CHANNELS
270static bool ath5k_is_standard_channel(short chan, enum ieee80211_band band)
271{
272 return true;
273}
274
275#else
Bruno Randolf410e6122011-01-19 18:20:57 +0900276static bool ath5k_is_standard_channel(short chan, enum ieee80211_band band)
Bob Copeland42639fc2009-03-30 08:05:29 -0400277{
Bruno Randolf410e6122011-01-19 18:20:57 +0900278 if (band == IEEE80211_BAND_2GHZ && chan <= 14)
279 return true;
280
281 return /* UNII 1,2 */
282 (((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
Bob Copeland42639fc2009-03-30 08:05:29 -0400283 /* midband */
284 ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
285 /* UNII-3 */
Bruno Randolf410e6122011-01-19 18:20:57 +0900286 ((chan & 3) == 1 && chan >= 149 && chan <= 165) ||
287 /* 802.11j 5.030-5.080 GHz (20MHz) */
288 (chan == 8 || chan == 12 || chan == 16) ||
289 /* 802.11j 4.9GHz (20MHz) */
290 (chan == 184 || chan == 188 || chan == 192 || chan == 196));
Bob Copeland42639fc2009-03-30 08:05:29 -0400291}
Luis R. Rodriguez2f8684c2012-07-06 15:21:51 -0700292#endif
Bob Copeland42639fc2009-03-30 08:05:29 -0400293
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200294static unsigned int
Bruno Randolf97d9c3a2011-01-19 18:20:52 +0900295ath5k_setup_channels(struct ath5k_hw *ah, struct ieee80211_channel *channels,
296 unsigned int mode, unsigned int max)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200297{
Pavel Roskin32c25462011-07-23 09:29:09 -0400298 unsigned int count, size, freq, ch;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900299 enum ieee80211_band band;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200300
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200301 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500302 case AR5K_MODE_11A:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200303 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Bruno Randolf97d9c3a2011-01-19 18:20:52 +0900304 size = 220;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900305 band = IEEE80211_BAND_5GHZ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200306 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500307 case AR5K_MODE_11B:
308 case AR5K_MODE_11G:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500309 size = 26;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900310 band = IEEE80211_BAND_2GHZ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200311 break;
312 default:
Pavel Roskine0d687b2011-07-14 20:21:55 -0400313 ATH5K_WARN(ah, "bad mode, not copying channels\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200314 return 0;
315 }
316
Bruno Randolf2b1351a2011-01-21 12:19:52 +0900317 count = 0;
318 for (ch = 1; ch <= size && count < max; ch++) {
Bruno Randolf90c02d72011-01-19 18:20:36 +0900319 freq = ieee80211_channel_to_frequency(ch, band);
320
321 if (freq == 0) /* mapping failed - not a standard channel */
322 continue;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500323
Pavel Roskin32c25462011-07-23 09:29:09 -0400324 /* Write channel info, needed for ath5k_channel_ok() */
325 channels[count].center_freq = freq;
326 channels[count].band = band;
327 channels[count].hw_value = mode;
328
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200329 /* Check if channel is supported by the chipset */
Pavel Roskin32c25462011-07-23 09:29:09 -0400330 if (!ath5k_channel_ok(ah, &channels[count]))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200331 continue;
332
Luis R. Rodriguez2f8684c2012-07-06 15:21:51 -0700333 if (!ath5k_is_standard_channel(ch, band))
Bob Copeland42639fc2009-03-30 08:05:29 -0400334 continue;
335
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200336 count++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200337 }
338
339 return count;
340}
341
Bruno Randolf63266a62008-07-30 17:12:58 +0200342static void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400343ath5k_setup_rate_idx(struct ath5k_hw *ah, struct ieee80211_supported_band *b)
Bruno Randolf63266a62008-07-30 17:12:58 +0200344{
345 u8 i;
346
347 for (i = 0; i < AR5K_MAX_RATES; i++)
Pavel Roskine0d687b2011-07-14 20:21:55 -0400348 ah->rate_idx[b->band][i] = -1;
Bruno Randolf63266a62008-07-30 17:12:58 +0200349
350 for (i = 0; i < b->n_bitrates; i++) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400351 ah->rate_idx[b->band][b->bitrates[i].hw_value] = i;
Bruno Randolf63266a62008-07-30 17:12:58 +0200352 if (b->bitrates[i].hw_value_short)
Pavel Roskine0d687b2011-07-14 20:21:55 -0400353 ah->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
Bruno Randolf63266a62008-07-30 17:12:58 +0200354 }
355}
356
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200357static int
Bruno Randolf63266a62008-07-30 17:12:58 +0200358ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200359{
Pavel Roskine0d687b2011-07-14 20:21:55 -0400360 struct ath5k_hw *ah = hw->priv;
Bruno Randolf63266a62008-07-30 17:12:58 +0200361 struct ieee80211_supported_band *sband;
362 int max_c, count_c = 0;
363 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200364
Pavel Roskine0d687b2011-07-14 20:21:55 -0400365 BUILD_BUG_ON(ARRAY_SIZE(ah->sbands) < IEEE80211_NUM_BANDS);
366 max_c = ARRAY_SIZE(ah->channels);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200367
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500368 /* 2GHz band */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400369 sband = &ah->sbands[IEEE80211_BAND_2GHZ];
Bruno Randolf63266a62008-07-30 17:12:58 +0200370 sband->band = IEEE80211_BAND_2GHZ;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400371 sband->bitrates = &ah->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200372
Pavel Roskine0d687b2011-07-14 20:21:55 -0400373 if (test_bit(AR5K_MODE_11G, ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +0200374 /* G mode */
375 memcpy(sband->bitrates, &ath5k_rates[0],
376 sizeof(struct ieee80211_rate) * 12);
377 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200378
Pavel Roskine0d687b2011-07-14 20:21:55 -0400379 sband->channels = ah->channels;
Bruno Randolf08105692011-01-19 18:20:47 +0900380 sband->n_channels = ath5k_setup_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +0200381 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500382
383 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +0200384 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500385 max_c -= count_c;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400386 } else if (test_bit(AR5K_MODE_11B, ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +0200387 /* B mode */
388 memcpy(sband->bitrates, &ath5k_rates[0],
389 sizeof(struct ieee80211_rate) * 4);
390 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500391
Bruno Randolf63266a62008-07-30 17:12:58 +0200392 /* 5211 only supports B rates and uses 4bit rate codes
393 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
394 * fix them up here:
395 */
396 if (ah->ah_version == AR5K_AR5211) {
397 for (i = 0; i < 4; i++) {
398 sband->bitrates[i].hw_value =
399 sband->bitrates[i].hw_value & 0xF;
400 sband->bitrates[i].hw_value_short =
401 sband->bitrates[i].hw_value_short & 0xF;
402 }
403 }
404
Pavel Roskine0d687b2011-07-14 20:21:55 -0400405 sband->channels = ah->channels;
Bruno Randolf08105692011-01-19 18:20:47 +0900406 sband->n_channels = ath5k_setup_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +0200407 AR5K_MODE_11B, max_c);
408
409 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
410 count_c = sband->n_channels;
411 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500412 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400413 ath5k_setup_rate_idx(ah, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500414
Bruno Randolf63266a62008-07-30 17:12:58 +0200415 /* 5GHz band, A mode */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400416 if (test_bit(AR5K_MODE_11A, ah->ah_capabilities.cap_mode)) {
417 sband = &ah->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500418 sband->band = IEEE80211_BAND_5GHZ;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400419 sband->bitrates = &ah->rates[IEEE80211_BAND_5GHZ][0];
Bruno Randolf63266a62008-07-30 17:12:58 +0200420
421 memcpy(sband->bitrates, &ath5k_rates[4],
422 sizeof(struct ieee80211_rate) * 8);
423 sband->n_bitrates = 8;
424
Pavel Roskine0d687b2011-07-14 20:21:55 -0400425 sband->channels = &ah->channels[count_c];
Bruno Randolf08105692011-01-19 18:20:47 +0900426 sband->n_channels = ath5k_setup_channels(ah, sband->channels,
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500427 AR5K_MODE_11A, max_c);
428
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500429 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
430 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400431 ath5k_setup_rate_idx(ah, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500432
Pavel Roskine0d687b2011-07-14 20:21:55 -0400433 ath5k_debug_dump_bands(ah);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500434
435 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200436}
437
438/*
Joerg Alberte30eb4a2009-08-05 01:52:07 +0200439 * Set/change channels. We always reset the chip.
440 * To accomplish this we must first cleanup any pending DMA,
441 * then restart stuff after a la ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -0500442 *
Pavel Roskine0d687b2011-07-14 20:21:55 -0400443 * Called with ah->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200444 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900445int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400446ath5k_chan_set(struct ath5k_hw *ah, struct ieee80211_channel *chan)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200447{
Pavel Roskine0d687b2011-07-14 20:21:55 -0400448 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf8d67a032010-06-16 19:11:12 +0900449 "channel set, resetting (%u -> %u MHz)\n",
Pavel Roskine0d687b2011-07-14 20:21:55 -0400450 ah->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200451
Joerg Alberte30eb4a2009-08-05 01:52:07 +0200452 /*
453 * To switch channels clear any pending DMA operations;
454 * wait long enough for the RX fifo to drain, reset the
455 * hardware at the new frequency, and then re-enable
456 * the relevant bits of the h/w.
457 */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400458 return ath5k_reset(ah, chan, true);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200459}
460
Ben Greeare4b0b322011-03-03 14:39:05 -0800461void ath5k_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700462{
Ben Greeare4b0b322011-03-03 14:39:05 -0800463 struct ath5k_vif_iter_data *iter_data = data;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700464 int i;
Ben Greear62c58fb2010-10-08 12:01:15 -0700465 struct ath5k_vif *avf = (void *)vif->drv_priv;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700466
467 if (iter_data->hw_macaddr)
468 for (i = 0; i < ETH_ALEN; i++)
469 iter_data->mask[i] &=
470 ~(iter_data->hw_macaddr[i] ^ mac[i]);
471
472 if (!iter_data->found_active) {
473 iter_data->found_active = true;
474 memcpy(iter_data->active_mac, mac, ETH_ALEN);
475 }
476
477 if (iter_data->need_set_hw_addr && iter_data->hw_macaddr)
Joe Perches2e42e472012-05-09 17:17:46 +0000478 if (ether_addr_equal(iter_data->hw_macaddr, mac))
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700479 iter_data->need_set_hw_addr = false;
480
481 if (!iter_data->any_assoc) {
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700482 if (avf->assoc)
483 iter_data->any_assoc = true;
484 }
Ben Greear62c58fb2010-10-08 12:01:15 -0700485
486 /* Calculate combined mode - when APs are active, operate in AP mode.
487 * Otherwise use the mode of the new interface. This can currently
488 * only deal with combinations of APs and STAs. Only one ad-hoc
Ben Greear7afbb2f2010-11-10 11:43:51 -0800489 * interfaces is allowed.
Ben Greear62c58fb2010-10-08 12:01:15 -0700490 */
491 if (avf->opmode == NL80211_IFTYPE_AP)
492 iter_data->opmode = NL80211_IFTYPE_AP;
Ben Greeare4b0b322011-03-03 14:39:05 -0800493 else {
494 if (avf->opmode == NL80211_IFTYPE_STATION)
495 iter_data->n_stas++;
Ben Greear62c58fb2010-10-08 12:01:15 -0700496 if (iter_data->opmode == NL80211_IFTYPE_UNSPECIFIED)
497 iter_data->opmode = avf->opmode;
Ben Greeare4b0b322011-03-03 14:39:05 -0800498 }
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700499}
500
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900501void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400502ath5k_update_bssid_mask_and_opmode(struct ath5k_hw *ah,
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900503 struct ieee80211_vif *vif)
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700504{
Pavel Roskine0d687b2011-07-14 20:21:55 -0400505 struct ath_common *common = ath5k_hw_common(ah);
Ben Greeare4b0b322011-03-03 14:39:05 -0800506 struct ath5k_vif_iter_data iter_data;
507 u32 rfilt;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700508
509 /*
510 * Use the hardware MAC address as reference, the hardware uses it
511 * together with the BSSID mask when matching addresses.
512 */
513 iter_data.hw_macaddr = common->macaddr;
514 memset(&iter_data.mask, 0xff, ETH_ALEN);
515 iter_data.found_active = false;
516 iter_data.need_set_hw_addr = true;
Ben Greear62c58fb2010-10-08 12:01:15 -0700517 iter_data.opmode = NL80211_IFTYPE_UNSPECIFIED;
Ben Greeare4b0b322011-03-03 14:39:05 -0800518 iter_data.n_stas = 0;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700519
520 if (vif)
Ben Greeare4b0b322011-03-03 14:39:05 -0800521 ath5k_vif_iter(&iter_data, vif->addr, vif);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700522
523 /* Get list of all active MAC addresses */
Johannes Berg8b2c9822012-11-06 20:23:30 +0100524 ieee80211_iterate_active_interfaces_atomic(
525 ah->hw, IEEE80211_IFACE_ITER_RESUME_ALL,
526 ath5k_vif_iter, &iter_data);
Pavel Roskine0d687b2011-07-14 20:21:55 -0400527 memcpy(ah->bssidmask, iter_data.mask, ETH_ALEN);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700528
Pavel Roskine0d687b2011-07-14 20:21:55 -0400529 ah->opmode = iter_data.opmode;
530 if (ah->opmode == NL80211_IFTYPE_UNSPECIFIED)
Ben Greear62c58fb2010-10-08 12:01:15 -0700531 /* Nothing active, default to station mode */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400532 ah->opmode = NL80211_IFTYPE_STATION;
Ben Greear62c58fb2010-10-08 12:01:15 -0700533
Pavel Roskine0d687b2011-07-14 20:21:55 -0400534 ath5k_hw_set_opmode(ah, ah->opmode);
535 ATH5K_DBG(ah, ATH5K_DEBUG_MODE, "mode setup opmode %d (%s)\n",
536 ah->opmode, ath_opmode_to_string(ah->opmode));
Ben Greear62c58fb2010-10-08 12:01:15 -0700537
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700538 if (iter_data.need_set_hw_addr && iter_data.found_active)
Pavel Roskine0d687b2011-07-14 20:21:55 -0400539 ath5k_hw_set_lladdr(ah, iter_data.active_mac);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700540
Pavel Roskine0d687b2011-07-14 20:21:55 -0400541 if (ath5k_hw_hasbssidmask(ah))
542 ath5k_hw_set_bssid_mask(ah, ah->bssidmask);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700543
Ben Greeare4b0b322011-03-03 14:39:05 -0800544 /* Set up RX Filter */
545 if (iter_data.n_stas > 1) {
546 /* If you have multiple STA interfaces connected to
547 * different APs, ARPs are not received (most of the time?)
Pavel Roskin6a2a0e72011-07-09 00:17:51 -0400548 * Enabling PROMISC appears to fix that problem.
Ben Greeare4b0b322011-03-03 14:39:05 -0800549 */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400550 ah->filter_flags |= AR5K_RX_FILTER_PROM;
Ben Greeare4b0b322011-03-03 14:39:05 -0800551 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200552
Pavel Roskine0d687b2011-07-14 20:21:55 -0400553 rfilt = ah->filter_flags;
554 ath5k_hw_set_rx_filter(ah, rfilt);
555 ATH5K_DBG(ah, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200556}
557
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500558static inline int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400559ath5k_hw_to_driver_rix(struct ath5k_hw *ah, int hw_rix)
Bruno Randolf63266a62008-07-30 17:12:58 +0200560{
Bob Copelandb7266042009-03-02 21:55:18 -0500561 int rix;
562
563 /* return base rate on errors */
564 if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
565 "hw_rix out of bounds: %x\n", hw_rix))
566 return 0;
567
Pavel Roskine0d687b2011-07-14 20:21:55 -0400568 rix = ah->rate_idx[ah->curchan->band][hw_rix];
Bob Copelandb7266042009-03-02 21:55:18 -0500569 if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
570 rix = 0;
571
572 return rix;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500573}
574
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200575/***************\
576* Buffers setup *
577\***************/
578
Bob Copelandb6ea0352009-01-10 14:42:54 -0500579static
Pavel Roskine0d687b2011-07-14 20:21:55 -0400580struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_hw *ah, dma_addr_t *skb_addr)
Bob Copelandb6ea0352009-01-10 14:42:54 -0500581{
Pavel Roskine0d687b2011-07-14 20:21:55 -0400582 struct ath_common *common = ath5k_hw_common(ah);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500583 struct sk_buff *skb;
Bob Copelandb6ea0352009-01-10 14:42:54 -0500584
585 /*
586 * Allocate buffer with headroom_needed space for the
587 * fake physical layer header at the start.
588 */
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700589 skb = ath_rxbuf_alloc(common,
Luis R. Rodriguezdd849782009-11-04 09:44:50 -0800590 common->rx_bufsize,
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -0700591 GFP_ATOMIC);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500592
593 if (!skb) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400594 ATH5K_ERR(ah, "can't alloc skbuff of size %u\n",
Luis R. Rodriguezdd849782009-11-04 09:44:50 -0800595 common->rx_bufsize);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500596 return NULL;
597 }
Bob Copelandb6ea0352009-01-10 14:42:54 -0500598
Pavel Roskine0d687b2011-07-14 20:21:55 -0400599 *skb_addr = dma_map_single(ah->dev,
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800600 skb->data, common->rx_bufsize,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100601 DMA_FROM_DEVICE);
602
Pavel Roskine0d687b2011-07-14 20:21:55 -0400603 if (unlikely(dma_mapping_error(ah->dev, *skb_addr))) {
604 ATH5K_ERR(ah, "%s: DMA mapping failed\n", __func__);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500605 dev_kfree_skb(skb);
606 return NULL;
607 }
608 return skb;
609}
610
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200611static int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400612ath5k_rxbuf_setup(struct ath5k_hw *ah, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200613{
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200614 struct sk_buff *skb = bf->skb;
615 struct ath5k_desc *ds;
Bruno Randolfb5eae9f2010-05-19 10:18:16 +0900616 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200617
Bob Copelandb6ea0352009-01-10 14:42:54 -0500618 if (!skb) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400619 skb = ath5k_rx_skb_alloc(ah, &bf->skbaddr);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500620 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200621 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200622 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200623 }
624
625 /*
626 * Setup descriptors. For receive we always terminate
627 * the descriptor list with a self-linked entry so we'll
628 * not get overrun under high load (as can happen with a
629 * 5212 when ANI processing enables PHY error frames).
630 *
Bruno Randolfbeade632010-06-16 19:11:25 +0900631 * To ensure the last descriptor is self-linked we create
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200632 * each descriptor as self-linked and add it to the end. As
633 * each additional descriptor is added the previous self-linked
Bruno Randolfbeade632010-06-16 19:11:25 +0900634 * entry is "fixed" naturally. This should be safe even
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200635 * if DMA is happening. When processing RX interrupts we
636 * never remove/process the last, self-linked, entry on the
Bruno Randolfbeade632010-06-16 19:11:25 +0900637 * descriptor list. This ensures the hardware always has
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200638 * someplace to write a new frame.
639 */
640 ds = bf->desc;
641 ds->ds_link = bf->daddr; /* link to self */
642 ds->ds_data = bf->skbaddr;
Bruno Randolfa6668192010-06-16 19:12:01 +0900643 ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
Bruno Randolf0452d4a2010-06-16 19:11:35 +0900644 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400645 ATH5K_ERR(ah, "%s: could not setup RX desc\n", __func__);
Bruno Randolfb5eae9f2010-05-19 10:18:16 +0900646 return ret;
Bruno Randolf0452d4a2010-06-16 19:11:35 +0900647 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200648
Pavel Roskine0d687b2011-07-14 20:21:55 -0400649 if (ah->rxlink != NULL)
650 *ah->rxlink = bf->daddr;
651 ah->rxlink = &ds->ds_link;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200652 return 0;
653}
654
Bob Copeland2ac29272010-02-09 13:06:54 -0500655static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
656{
657 struct ieee80211_hdr *hdr;
658 enum ath5k_pkt_type htype;
659 __le16 fc;
660
661 hdr = (struct ieee80211_hdr *)skb->data;
662 fc = hdr->frame_control;
663
664 if (ieee80211_is_beacon(fc))
665 htype = AR5K_PKT_TYPE_BEACON;
666 else if (ieee80211_is_probe_resp(fc))
667 htype = AR5K_PKT_TYPE_PROBE_RESP;
668 else if (ieee80211_is_atim(fc))
669 htype = AR5K_PKT_TYPE_ATIM;
670 else if (ieee80211_is_pspoll(fc))
671 htype = AR5K_PKT_TYPE_PSPOLL;
672 else
673 htype = AR5K_PKT_TYPE_NORMAL;
674
675 return htype;
676}
677
Thomas Huehn0967e012013-06-11 15:10:31 +0200678static struct ieee80211_rate *
679ath5k_get_rate(const struct ieee80211_hw *hw,
680 const struct ieee80211_tx_info *info,
681 struct ath5k_buf *bf, int idx)
682{
683 /*
684 * convert a ieee80211_tx_rate RC-table entry to
685 * the respective ieee80211_rate struct
686 */
687 if (bf->rates[idx].idx < 0) {
688 return NULL;
689 }
690
691 return &hw->wiphy->bands[info->band]->bitrates[ bf->rates[idx].idx ];
692}
693
694static u16
695ath5k_get_rate_hw_value(const struct ieee80211_hw *hw,
696 const struct ieee80211_tx_info *info,
697 struct ath5k_buf *bf, int idx)
698{
699 struct ieee80211_rate *rate;
700 u16 hw_rate;
701 u8 rc_flags;
702
703 rate = ath5k_get_rate(hw, info, bf, idx);
704 if (!rate)
705 return 0;
706
707 rc_flags = bf->rates[idx].flags;
708 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
709 rate->hw_value_short : rate->hw_value;
710
711 return hw_rate;
712}
713
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200714static int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400715ath5k_txbuf_setup(struct ath5k_hw *ah, struct ath5k_buf *bf,
Thomas Huehn0967e012013-06-11 15:10:31 +0200716 struct ath5k_txq *txq, int padsize,
717 struct ieee80211_tx_control *control)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200718{
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200719 struct ath5k_desc *ds = bf->desc;
720 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +0200721 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200722 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200723 struct ieee80211_rate *rate;
724 unsigned int mrr_rate[3], mrr_tries[3];
725 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -0500726 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -0500727 u16 cts_rate = 0;
728 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -0500729 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200730
731 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +0200732
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200733 /* XXX endianness */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400734 bf->skbaddr = dma_map_single(ah->dev, skb->data, skb->len,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100735 DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200736
Thomas Huehn0967e012013-06-11 15:10:31 +0200737 ieee80211_get_tx_rates(info->control.vif, (control) ? control->sta : NULL, skb, bf->rates,
738 ARRAY_SIZE(bf->rates));
739
740 rate = ath5k_get_rate(ah->hw, info, bf, 0);
741
John W. Linvilled8e1ba72010-08-24 15:27:34 -0400742 if (!rate) {
743 ret = -EINVAL;
744 goto err_unmap;
745 }
Bob Copeland8902ff42009-01-22 08:44:20 -0500746
Johannes Berge039fa42008-05-15 12:55:29 +0200747 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200748 flags |= AR5K_TXDESC_NOACK;
749
Bob Copeland8902ff42009-01-22 08:44:20 -0500750 rc_flags = info->control.rates[0].flags;
Thomas Huehn0967e012013-06-11 15:10:31 +0200751
752 hw_rate = ath5k_get_rate_hw_value(ah->hw, info, bf, 0);
Bob Copeland8902ff42009-01-22 08:44:20 -0500753
Bruno Randolf281c56d2008-02-05 18:44:55 +0900754 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200755
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200756 /* FIXME: If we are in g mode and rate is a CCK rate
757 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
758 * from tx power (value is in dB units already) */
Bob Copeland362695e2009-02-15 12:06:12 -0500759 if (info->control.hw_key) {
760 keyidx = info->control.hw_key->hw_key_idx;
761 pktlen += info->control.hw_key->icv_len;
762 }
Bob Copeland07c1e852009-01-22 08:44:21 -0500763 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
764 flags |= AR5K_TXDESC_RTSENA;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400765 cts_rate = ieee80211_get_rts_cts_rate(ah->hw, info)->hw_value;
766 duration = le16_to_cpu(ieee80211_rts_duration(ah->hw,
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700767 info->control.vif, pktlen, info));
Bob Copeland07c1e852009-01-22 08:44:21 -0500768 }
769 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
770 flags |= AR5K_TXDESC_CTSENA;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400771 cts_rate = ieee80211_get_rts_cts_rate(ah->hw, info)->hw_value;
772 duration = le16_to_cpu(ieee80211_ctstoself_duration(ah->hw,
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700773 info->control.vif, pktlen, info));
Bob Copeland07c1e852009-01-22 08:44:21 -0500774 }
Thomas Huehn0967e012013-06-11 15:10:31 +0200775
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200776 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
Benoit Papillault8127fbd2010-02-27 23:05:26 +0100777 ieee80211_get_hdrlen_from_skb(skb), padsize,
Bob Copeland2ac29272010-02-09 13:06:54 -0500778 get_hw_packet_type(skb),
Nick Kossifidis987af542012-08-05 22:35:36 +0300779 (ah->ah_txpower.txp_requested * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -0500780 hw_rate,
Thomas Huehn0967e012013-06-11 15:10:31 +0200781 bf->rates[0].count, keyidx, ah->ah_tx_ant, flags,
Bob Copeland07c1e852009-01-22 08:44:21 -0500782 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200783 if (ret)
784 goto err_unmap;
785
Nick Kossifidis86f62d92011-11-25 20:40:28 +0200786 /* Set up MRR descriptor */
787 if (ah->ah_capabilities.cap_has_mrr_support) {
788 memset(mrr_rate, 0, sizeof(mrr_rate));
789 memset(mrr_tries, 0, sizeof(mrr_tries));
Thomas Huehn0967e012013-06-11 15:10:31 +0200790
Nick Kossifidis86f62d92011-11-25 20:40:28 +0200791 for (i = 0; i < 3; i++) {
Thomas Huehn0967e012013-06-11 15:10:31 +0200792
793 rate = ath5k_get_rate(ah->hw, info, bf, i);
Nick Kossifidis86f62d92011-11-25 20:40:28 +0200794 if (!rate)
795 break;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200796
Thomas Huehn0967e012013-06-11 15:10:31 +0200797 mrr_rate[i] = ath5k_get_rate_hw_value(ah->hw, info, bf, i);
798 mrr_tries[i] = bf->rates[i].count;
Nick Kossifidis86f62d92011-11-25 20:40:28 +0200799 }
800
801 ath5k_hw_setup_mrr_tx_desc(ah, ds,
802 mrr_rate[0], mrr_tries[0],
803 mrr_rate[1], mrr_tries[1],
804 mrr_rate[2], mrr_tries[2]);
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200805 }
806
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200807 ds->ds_link = 0;
808 ds->ds_data = bf->skbaddr;
809
810 spin_lock_bh(&txq->lock);
811 list_add_tail(&bf->list, &txq->q);
Bruno Randolf925e0b02010-09-17 11:36:35 +0900812 txq->txq_len++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200813 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300814 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200815 else /* no, so only link it */
816 *txq->link = bf->daddr;
817
818 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300819 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +0200820 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200821 spin_unlock_bh(&txq->lock);
822
823 return 0;
824err_unmap:
Pavel Roskine0d687b2011-07-14 20:21:55 -0400825 dma_unmap_single(ah->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200826 return ret;
827}
828
829/*******************\
830* Descriptors setup *
831\*******************/
832
833static int
Pavel Roskine0d687b2011-07-14 20:21:55 -0400834ath5k_desc_alloc(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200835{
836 struct ath5k_desc *ds;
837 struct ath5k_buf *bf;
838 dma_addr_t da;
839 unsigned int i;
840 int ret;
841
842 /* allocate descriptors */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400843 ah->desc_len = sizeof(struct ath5k_desc) *
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200844 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100845
Pavel Roskine0d687b2011-07-14 20:21:55 -0400846 ah->desc = dma_alloc_coherent(ah->dev, ah->desc_len,
847 &ah->desc_daddr, GFP_KERNEL);
848 if (ah->desc == NULL) {
849 ATH5K_ERR(ah, "can't allocate descriptors\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200850 ret = -ENOMEM;
851 goto err;
852 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400853 ds = ah->desc;
854 da = ah->desc_daddr;
855 ATH5K_DBG(ah, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
856 ds, ah->desc_len, (unsigned long long)ah->desc_daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200857
858 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
859 sizeof(struct ath5k_buf), GFP_KERNEL);
860 if (bf == NULL) {
Pavel Roskine0d687b2011-07-14 20:21:55 -0400861 ATH5K_ERR(ah, "can't allocate bufptr\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200862 ret = -ENOMEM;
863 goto err_free;
864 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400865 ah->bufptr = bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200866
Pavel Roskine0d687b2011-07-14 20:21:55 -0400867 INIT_LIST_HEAD(&ah->rxbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200868 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
869 bf->desc = ds;
870 bf->daddr = da;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400871 list_add_tail(&bf->list, &ah->rxbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200872 }
873
Pavel Roskine0d687b2011-07-14 20:21:55 -0400874 INIT_LIST_HEAD(&ah->txbuf);
875 ah->txbuf_len = ATH_TXBUF;
Pavel Roskine4bbf2f2011-07-07 18:14:13 -0400876 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200877 bf->desc = ds;
878 bf->daddr = da;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400879 list_add_tail(&bf->list, &ah->txbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200880 }
881
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700882 /* beacon buffers */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400883 INIT_LIST_HEAD(&ah->bcbuf);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700884 for (i = 0; i < ATH_BCBUF; i++, bf++, ds++, da += sizeof(*ds)) {
885 bf->desc = ds;
886 bf->daddr = da;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400887 list_add_tail(&bf->list, &ah->bcbuf);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700888 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200889
890 return 0;
891err_free:
Pavel Roskine0d687b2011-07-14 20:21:55 -0400892 dma_free_coherent(ah->dev, ah->desc_len, ah->desc, ah->desc_daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200893err:
Pavel Roskine0d687b2011-07-14 20:21:55 -0400894 ah->desc = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200895 return ret;
896}
897
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900898void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400899ath5k_txbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf)
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900900{
901 BUG_ON(!bf);
902 if (!bf->skb)
903 return;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400904 dma_unmap_single(ah->dev, bf->skbaddr, bf->skb->len,
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900905 DMA_TO_DEVICE);
Felix Fietkau596ab5e2012-12-10 16:40:41 +0100906 ieee80211_free_txskb(ah->hw, bf->skb);
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900907 bf->skb = NULL;
908 bf->skbaddr = 0;
909 bf->desc->ds_data = 0;
910}
911
912void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400913ath5k_rxbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf)
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900914{
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900915 struct ath_common *common = ath5k_hw_common(ah);
916
917 BUG_ON(!bf);
918 if (!bf->skb)
919 return;
Pavel Roskine0d687b2011-07-14 20:21:55 -0400920 dma_unmap_single(ah->dev, bf->skbaddr, common->rx_bufsize,
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900921 DMA_FROM_DEVICE);
922 dev_kfree_skb_any(bf->skb);
923 bf->skb = NULL;
924 bf->skbaddr = 0;
925 bf->desc->ds_data = 0;
926}
927
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200928static void
Pavel Roskine0d687b2011-07-14 20:21:55 -0400929ath5k_desc_free(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200930{
931 struct ath5k_buf *bf;
932
Pavel Roskine0d687b2011-07-14 20:21:55 -0400933 list_for_each_entry(bf, &ah->txbuf, list)
934 ath5k_txbuf_free_skb(ah, bf);
935 list_for_each_entry(bf, &ah->rxbuf, list)
936 ath5k_rxbuf_free_skb(ah, bf);
937 list_for_each_entry(bf, &ah->bcbuf, list)
938 ath5k_txbuf_free_skb(ah, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200939
940 /* Free memory associated with all descriptors */
Pavel Roskine0d687b2011-07-14 20:21:55 -0400941 dma_free_coherent(ah->dev, ah->desc_len, ah->desc, ah->desc_daddr);
942 ah->desc = NULL;
943 ah->desc_daddr = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200944
Pavel Roskine0d687b2011-07-14 20:21:55 -0400945 kfree(ah->bufptr);
946 ah->bufptr = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200947}
948
949
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200950/**************\
951* Queues setup *
952\**************/
953
954static struct ath5k_txq *
Pavel Roskine0d687b2011-07-14 20:21:55 -0400955ath5k_txq_setup(struct ath5k_hw *ah,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200956 int qtype, int subtype)
957{
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200958 struct ath5k_txq *txq;
959 struct ath5k_txq_info qi = {
960 .tqi_subtype = subtype,
Bruno Randolfde8af452010-09-17 11:37:12 +0900961 /* XXX: default values not correct for B and XR channels,
962 * but who cares? */
963 .tqi_aifs = AR5K_TUNE_AIFS,
964 .tqi_cw_min = AR5K_TUNE_CWMIN,
965 .tqi_cw_max = AR5K_TUNE_CWMAX
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200966 };
967 int qnum;
968
969 /*
970 * Enable interrupts only for EOL and DESC conditions.
971 * We mark tx descriptors to receive a DESC interrupt
Bob Copelanda180a132010-08-15 13:03:12 -0400972 * when a tx queue gets deep; otherwise we wait for the
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200973 * EOL to reap descriptors. Note that this is done to
974 * reduce interrupt load and this only defers reaping
975 * descriptors, never transmitting frames. Aside from
976 * reducing interrupts this also permits more concurrency.
977 * The only potential downside is if the tx queue backs
978 * up in which case the top half of the kernel may backup
979 * due to a lack of tx descriptors.
980 */
981 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
982 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
983 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
984 if (qnum < 0) {
985 /*
986 * NB: don't print a message, this happens
987 * normally on parts with too few tx queues
988 */
989 return ERR_PTR(qnum);
990 }
Pavel Roskine0d687b2011-07-14 20:21:55 -0400991 txq = &ah->txqs[qnum];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200992 if (!txq->setup) {
993 txq->qnum = qnum;
994 txq->link = NULL;
995 INIT_LIST_HEAD(&txq->q);
996 spin_lock_init(&txq->lock);
997 txq->setup = true;
Bruno Randolf925e0b02010-09-17 11:36:35 +0900998 txq->txq_len = 0;
John W. Linville81266ba2011-03-07 16:32:59 -0500999 txq->txq_max = ATH5K_TXQ_LEN_MAX;
Bruno Randolf4edd7612010-09-17 11:36:56 +09001000 txq->txq_poll_mark = false;
Bruno Randolf923e5b32010-09-17 11:37:02 +09001001 txq->txq_stuck = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001002 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04001003 return &ah->txqs[qnum];
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001004}
1005
1006static int
1007ath5k_beaconq_setup(struct ath5k_hw *ah)
1008{
1009 struct ath5k_txq_info qi = {
Bruno Randolfde8af452010-09-17 11:37:12 +09001010 /* XXX: default values not correct for B and XR channels,
1011 * but who cares? */
1012 .tqi_aifs = AR5K_TUNE_AIFS,
1013 .tqi_cw_min = AR5K_TUNE_CWMIN,
1014 .tqi_cw_max = AR5K_TUNE_CWMAX,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001015 /* NB: for dynamic turbo, don't enable any other interrupts */
1016 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
1017 };
1018
1019 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
1020}
1021
1022static int
Pavel Roskine0d687b2011-07-14 20:21:55 -04001023ath5k_beaconq_config(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001024{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001025 struct ath5k_txq_info qi;
1026 int ret;
1027
Pavel Roskine0d687b2011-07-14 20:21:55 -04001028 ret = ath5k_hw_get_tx_queueprops(ah, ah->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001029 if (ret)
Bob Copelanda951ae22010-01-20 23:51:04 -05001030 goto err;
1031
Pavel Roskine0d687b2011-07-14 20:21:55 -04001032 if (ah->opmode == NL80211_IFTYPE_AP ||
1033 ah->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001034 /*
1035 * Always burst out beacon and CAB traffic
1036 * (aifs = cwmin = cwmax = 0)
1037 */
1038 qi.tqi_aifs = 0;
1039 qi.tqi_cw_min = 0;
1040 qi.tqi_cw_max = 0;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001041 } else if (ah->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001042 /*
1043 * Adhoc mode; backoff between 0 and (2 * cw_min).
1044 */
1045 qi.tqi_aifs = 0;
1046 qi.tqi_cw_min = 0;
Bruno Randolfde8af452010-09-17 11:37:12 +09001047 qi.tqi_cw_max = 2 * AR5K_TUNE_CWMIN;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001048 }
1049
Pavel Roskine0d687b2011-07-14 20:21:55 -04001050 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001051 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1052 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1053
Pavel Roskine0d687b2011-07-14 20:21:55 -04001054 ret = ath5k_hw_set_tx_queueprops(ah, ah->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001055 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001056 ATH5K_ERR(ah, "%s: unable to update parameters for beacon "
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001057 "hardware queue!\n", __func__);
Bob Copelanda951ae22010-01-20 23:51:04 -05001058 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001059 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04001060 ret = ath5k_hw_reset_tx_queue(ah, ah->bhalq); /* push to h/w */
Bob Copelanda951ae22010-01-20 23:51:04 -05001061 if (ret)
1062 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001063
Bob Copelanda951ae22010-01-20 23:51:04 -05001064 /* reconfigure cabq with ready time to 80% of beacon_interval */
1065 ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1066 if (ret)
1067 goto err;
1068
Pavel Roskine0d687b2011-07-14 20:21:55 -04001069 qi.tqi_ready_time = (ah->bintval * 80) / 100;
Bob Copelanda951ae22010-01-20 23:51:04 -05001070 ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1071 if (ret)
1072 goto err;
1073
1074 ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
1075err:
1076 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001077}
1078
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001079/**
1080 * ath5k_drain_tx_buffs - Empty tx buffers
1081 *
Pavel Roskine0d687b2011-07-14 20:21:55 -04001082 * @ah The &struct ath5k_hw
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001083 *
1084 * Empty tx buffers from all queues in preparation
1085 * of a reset or during shutdown.
1086 *
1087 * NB: this assumes output has been stopped and
1088 * we do not need to block ath5k_tx_tasklet
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001089 */
1090static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001091ath5k_drain_tx_buffs(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001092{
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001093 struct ath5k_txq *txq;
1094 struct ath5k_buf *bf, *bf0;
1095 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001096
Pavel Roskine0d687b2011-07-14 20:21:55 -04001097 for (i = 0; i < ARRAY_SIZE(ah->txqs); i++) {
1098 if (ah->txqs[i].setup) {
1099 txq = &ah->txqs[i];
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001100 spin_lock_bh(&txq->lock);
1101 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001102 ath5k_debug_printtxbuf(ah, bf);
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001103
Pavel Roskine0d687b2011-07-14 20:21:55 -04001104 ath5k_txbuf_free_skb(ah, bf);
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001105
Bob Copeland66179422012-06-15 16:03:29 -04001106 spin_lock(&ah->txbuflock);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001107 list_move_tail(&bf->list, &ah->txbuf);
1108 ah->txbuf_len++;
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001109 txq->txq_len--;
Bob Copeland66179422012-06-15 16:03:29 -04001110 spin_unlock(&ah->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001111 }
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001112 txq->link = NULL;
1113 txq->txq_poll_mark = false;
1114 spin_unlock_bh(&txq->lock);
1115 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001116 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001117}
1118
1119static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001120ath5k_txq_release(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001121{
Pavel Roskine0d687b2011-07-14 20:21:55 -04001122 struct ath5k_txq *txq = ah->txqs;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001123 unsigned int i;
1124
Pavel Roskine0d687b2011-07-14 20:21:55 -04001125 for (i = 0; i < ARRAY_SIZE(ah->txqs); i++, txq++)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001126 if (txq->setup) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001127 ath5k_hw_release_tx_queue(ah, txq->qnum);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001128 txq->setup = false;
1129 }
1130}
1131
1132
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001133/*************\
1134* RX Handling *
1135\*************/
1136
1137/*
1138 * Enable the receive h/w following a reset.
1139 */
1140static int
Pavel Roskine0d687b2011-07-14 20:21:55 -04001141ath5k_rx_start(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001142{
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001143 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001144 struct ath5k_buf *bf;
1145 int ret;
1146
Nick Kossifidisb6127982010-08-15 13:03:11 -04001147 common->rx_bufsize = roundup(IEEE80211_MAX_FRAME_LEN, common->cachelsz);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001148
Pavel Roskine0d687b2011-07-14 20:21:55 -04001149 ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001150 common->cachelsz, common->rx_bufsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001151
Pavel Roskine0d687b2011-07-14 20:21:55 -04001152 spin_lock_bh(&ah->rxbuflock);
1153 ah->rxlink = NULL;
1154 list_for_each_entry(bf, &ah->rxbuf, list) {
1155 ret = ath5k_rxbuf_setup(ah, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001156 if (ret != 0) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001157 spin_unlock_bh(&ah->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001158 goto err;
1159 }
1160 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04001161 bf = list_first_entry(&ah->rxbuf, struct ath5k_buf, list);
Bob Copeland26925042009-04-15 07:57:36 -04001162 ath5k_hw_set_rxdp(ah, bf->daddr);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001163 spin_unlock_bh(&ah->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001164
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001165 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001166 ath5k_update_bssid_mask_and_opmode(ah, NULL); /* set filters, etc. */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001167 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1168
1169 return 0;
1170err:
1171 return ret;
1172}
1173
1174/*
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001175 * Disable the receive logic on PCU (DRU)
1176 * In preparation for a shutdown.
1177 *
1178 * Note: Doesn't stop rx DMA, ath5k_hw_dma_stop
1179 * does.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001180 */
1181static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001182ath5k_rx_stop(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001183{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001184
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001185 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001186 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001187
Pavel Roskine0d687b2011-07-14 20:21:55 -04001188 ath5k_debug_printrxbuffs(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001189}
1190
1191static unsigned int
Pavel Roskine0d687b2011-07-14 20:21:55 -04001192ath5k_rx_decrypted(struct ath5k_hw *ah, struct sk_buff *skb,
Bruno Randolf8a89f062010-06-16 19:11:51 +09001193 struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001194{
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001195 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001196 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001197 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001198
Bruno Randolfb47f4072008-03-05 18:35:45 +09001199 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1200 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001201 return RX_FLAG_DECRYPTED;
1202
1203 /* Apparently when a default key is used to decrypt the packet
1204 the hw does not set the index used to decrypt. In such cases
1205 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001206 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001207 if (ieee80211_has_protected(hdr->frame_control) &&
1208 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1209 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001210 keyix = skb->data[hlen + 3] >> 6;
1211
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001212 if (test_bit(keyix, common->keymap))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001213 return RX_FLAG_DECRYPTED;
1214 }
1215
1216 return 0;
1217}
1218
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001219
1220static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001221ath5k_check_ibss_tsf(struct ath5k_hw *ah, struct sk_buff *skb,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001222 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001223{
Pavel Roskine0d687b2011-07-14 20:21:55 -04001224 struct ath_common *common = ath5k_hw_common(ah);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001225 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001226 u32 hw_tu;
1227 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1228
Harvey Harrison24b56e72008-06-14 23:33:38 -07001229 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001230 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Joe Perches2e42e472012-05-09 17:17:46 +00001231 ether_addr_equal(mgmt->bssid, common->curbssid)) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001232 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001233 * Received an IBSS beacon with the same BSSID. Hardware *must*
1234 * have updated the local TSF. We have to work around various
1235 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001236 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001237 tsf = ath5k_hw_get_tsf64(ah);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001238 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1239 hw_tu = TSF_TO_TU(tsf);
1240
Pavel Roskine0d687b2011-07-14 20:21:55 -04001241 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001242 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001243 (unsigned long long)bc_tstamp,
1244 (unsigned long long)rxs->mactime,
1245 (unsigned long long)(rxs->mactime - bc_tstamp),
1246 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001247
1248 /*
1249 * Sometimes the HW will give us a wrong tstamp in the rx
1250 * status, causing the timestamp extension to go wrong.
1251 * (This seems to happen especially with beacon frames bigger
1252 * than 78 byte (incl. FCS))
1253 * But we know that the receive timestamp must be later than the
1254 * timestamp of the beacon since HW must have synced to that.
1255 *
1256 * NOTE: here we assume mactime to be after the frame was
1257 * received, not like mac80211 which defines it at the start.
1258 */
1259 if (bc_tstamp > rxs->mactime) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001260 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001261 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001262 (unsigned long long)rxs->mactime,
1263 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001264 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001265 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001266
1267 /*
1268 * Local TSF might have moved higher than our beacon timers,
1269 * in that case we have to update them to continue sending
1270 * beacons. This also takes care of synchronizing beacon sending
1271 * times with other stations.
1272 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001273 if (hw_tu >= ah->nexttbtt)
1274 ath5k_beacon_update_timers(ah, bc_tstamp);
Bruno Randolf7f896122010-09-27 12:22:21 +09001275
1276 /* Check if the beacon timers are still correct, because a TSF
1277 * update might have created a window between them - for a
1278 * longer description see the comment of this function: */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001279 if (!ath5k_hw_check_beacon_timers(ah, ah->bintval)) {
1280 ath5k_beacon_update_timers(ah, bc_tstamp);
1281 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf7f896122010-09-27 12:22:21 +09001282 "fixed beacon timers after beacon receive\n");
1283 }
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001284 }
1285}
1286
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001287static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001288ath5k_update_beacon_rssi(struct ath5k_hw *ah, struct sk_buff *skb, int rssi)
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001289{
1290 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001291 struct ath_common *common = ath5k_hw_common(ah);
1292
1293 /* only beacons from our BSSID */
1294 if (!ieee80211_is_beacon(mgmt->frame_control) ||
Joe Perches2e42e472012-05-09 17:17:46 +00001295 !ether_addr_equal(mgmt->bssid, common->curbssid))
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001296 return;
1297
Bruno Randolfeef39be2010-11-16 10:58:43 +09001298 ewma_add(&ah->ah_beacon_rssi_avg, rssi);
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001299
1300 /* in IBSS mode we should keep RSSI statistics per neighbour */
1301 /* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
1302}
1303
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001304/*
Bob Copelanda180a132010-08-15 13:03:12 -04001305 * Compute padding position. skb must contain an IEEE 802.11 frame
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001306 */
1307static int ath5k_common_padpos(struct sk_buff *skb)
1308{
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001309 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001310 __le16 frame_control = hdr->frame_control;
1311 int padpos = 24;
1312
Pavel Roskind2c7f772011-07-07 18:14:07 -04001313 if (ieee80211_has_a4(frame_control))
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001314 padpos += ETH_ALEN;
Pavel Roskind2c7f772011-07-07 18:14:07 -04001315
1316 if (ieee80211_is_data_qos(frame_control))
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001317 padpos += IEEE80211_QOS_CTL_LEN;
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001318
1319 return padpos;
1320}
1321
1322/*
Bob Copelanda180a132010-08-15 13:03:12 -04001323 * This function expects an 802.11 frame and returns the number of
1324 * bytes added, or -1 if we don't have enough header room.
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001325 */
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001326static int ath5k_add_padding(struct sk_buff *skb)
1327{
1328 int padpos = ath5k_common_padpos(skb);
1329 int padsize = padpos & 3;
1330
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001331 if (padsize && skb->len > padpos) {
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001332
1333 if (skb_headroom(skb) < padsize)
1334 return -1;
1335
1336 skb_push(skb, padsize);
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001337 memmove(skb->data, skb->data + padsize, padpos);
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001338 return padsize;
1339 }
1340
1341 return 0;
1342}
1343
1344/*
Bob Copelanda180a132010-08-15 13:03:12 -04001345 * The MAC header is padded to have 32-bit boundary if the
1346 * packet payload is non-zero. The general calculation for
1347 * padsize would take into account odd header lengths:
1348 * padsize = 4 - (hdrlen & 3); however, since only
1349 * even-length headers are used, padding can only be 0 or 2
1350 * bytes and we can optimize this a bit. We must not try to
1351 * remove padding from short control frames that do not have a
1352 * payload.
1353 *
1354 * This function expects an 802.11 frame and returns the number of
1355 * bytes removed.
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001356 */
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001357static int ath5k_remove_padding(struct sk_buff *skb)
1358{
1359 int padpos = ath5k_common_padpos(skb);
1360 int padsize = padpos & 3;
1361
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001362 if (padsize && skb->len >= padpos + padsize) {
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001363 memmove(skb->data + padsize, skb->data, padpos);
1364 skb_pull(skb, padsize);
1365 return padsize;
1366 }
1367
1368 return 0;
1369}
1370
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001371static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001372ath5k_receive_frame(struct ath5k_hw *ah, struct sk_buff *skb,
Bruno Randolf8a89f062010-06-16 19:11:51 +09001373 struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001374{
Bob Copeland1c5256b2009-08-24 23:00:32 -04001375 struct ieee80211_rx_status *rxs;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001376
Bruno Randolf8a89f062010-06-16 19:11:51 +09001377 ath5k_remove_padding(skb);
1378
1379 rxs = IEEE80211_SKB_RXCB(skb);
1380
1381 rxs->flag = 0;
1382 if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
1383 rxs->flag |= RX_FLAG_MMIC_ERROR;
1384
1385 /*
1386 * always extend the mac timestamp, since this information is
1387 * also needed for proper IBSS merging.
1388 *
1389 * XXX: it might be too late to do it here, since rs_tstamp is
1390 * 15bit only. that means TSF extension has to be done within
1391 * 32768usec (about 32ms). it might be necessary to move this to
1392 * the interrupt handler, like it is done in madwifi.
Bruno Randolf8a89f062010-06-16 19:11:51 +09001393 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001394 rxs->mactime = ath5k_extend_tsf(ah, rs->rs_tstamp);
Thomas Pedersene576def2012-12-10 14:48:03 -08001395 rxs->flag |= RX_FLAG_MACTIME_END;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001396
Pavel Roskine0d687b2011-07-14 20:21:55 -04001397 rxs->freq = ah->curchan->center_freq;
1398 rxs->band = ah->curchan->band;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001399
Pavel Roskine0d687b2011-07-14 20:21:55 -04001400 rxs->signal = ah->ah_noise_floor + rs->rs_rssi;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001401
1402 rxs->antenna = rs->rs_antenna;
1403
1404 if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001405 ah->stats.antenna_rx[rs->rs_antenna]++;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001406 else
Pavel Roskine0d687b2011-07-14 20:21:55 -04001407 ah->stats.antenna_rx[0]++; /* invalid */
Bruno Randolf8a89f062010-06-16 19:11:51 +09001408
Pavel Roskine0d687b2011-07-14 20:21:55 -04001409 rxs->rate_idx = ath5k_hw_to_driver_rix(ah, rs->rs_rate);
1410 rxs->flag |= ath5k_rx_decrypted(ah, skb, rs);
Simon Wunderlich312a6442013-08-14 08:01:35 +02001411 switch (ah->ah_bwmode) {
1412 case AR5K_BWMODE_5MHZ:
1413 rxs->flag |= RX_FLAG_5MHZ;
1414 break;
1415 case AR5K_BWMODE_10MHZ:
1416 rxs->flag |= RX_FLAG_10MHZ;
1417 break;
1418 default:
1419 break;
1420 }
Bruno Randolf8a89f062010-06-16 19:11:51 +09001421
1422 if (rxs->rate_idx >= 0 && rs->rs_rate ==
Pavel Roskine0d687b2011-07-14 20:21:55 -04001423 ah->sbands[ah->curchan->band].bitrates[rxs->rate_idx].hw_value_short)
Bruno Randolf8a89f062010-06-16 19:11:51 +09001424 rxs->flag |= RX_FLAG_SHORTPRE;
1425
Pavel Roskine0d687b2011-07-14 20:21:55 -04001426 trace_ath5k_rx(ah, skb);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001427
Pavel Roskine0d687b2011-07-14 20:21:55 -04001428 ath5k_update_beacon_rssi(ah, skb, rs->rs_rssi);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001429
1430 /* check beacons in IBSS mode */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001431 if (ah->opmode == NL80211_IFTYPE_ADHOC)
1432 ath5k_check_ibss_tsf(ah, skb, rxs);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001433
Pavel Roskine0d687b2011-07-14 20:21:55 -04001434 ieee80211_rx(ah->hw, skb);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001435}
1436
Bruno Randolf02a78b42010-06-16 19:11:56 +09001437/** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
1438 *
1439 * Check if we want to further process this frame or not. Also update
1440 * statistics. Return true if we want this frame, false if not.
1441 */
1442static bool
Pavel Roskine0d687b2011-07-14 20:21:55 -04001443ath5k_receive_frame_ok(struct ath5k_hw *ah, struct ath5k_rx_status *rs)
Bruno Randolf02a78b42010-06-16 19:11:56 +09001444{
Pavel Roskine0d687b2011-07-14 20:21:55 -04001445 ah->stats.rx_all_count++;
1446 ah->stats.rx_bytes_count += rs->rs_datalen;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001447
1448 if (unlikely(rs->rs_status)) {
1449 if (rs->rs_status & AR5K_RXERR_CRC)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001450 ah->stats.rxerr_crc++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001451 if (rs->rs_status & AR5K_RXERR_FIFO)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001452 ah->stats.rxerr_fifo++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001453 if (rs->rs_status & AR5K_RXERR_PHY) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001454 ah->stats.rxerr_phy++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001455 if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001456 ah->stats.rxerr_phy_code[rs->rs_phyerr]++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001457 return false;
1458 }
1459 if (rs->rs_status & AR5K_RXERR_DECRYPT) {
1460 /*
1461 * Decrypt error. If the error occurred
1462 * because there was no hardware key, then
1463 * let the frame through so the upper layers
1464 * can process it. This is necessary for 5210
1465 * parts which have no way to setup a ``clear''
1466 * key cache entry.
1467 *
1468 * XXX do key cache faulting
1469 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001470 ah->stats.rxerr_decrypt++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001471 if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
1472 !(rs->rs_status & AR5K_RXERR_CRC))
1473 return true;
1474 }
1475 if (rs->rs_status & AR5K_RXERR_MIC) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001476 ah->stats.rxerr_mic++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001477 return true;
1478 }
1479
Bob Copeland23538c22010-08-15 13:03:13 -04001480 /* reject any frames with non-crypto errors */
1481 if (rs->rs_status & ~(AR5K_RXERR_DECRYPT))
Bruno Randolf02a78b42010-06-16 19:11:56 +09001482 return false;
1483 }
1484
1485 if (unlikely(rs->rs_more)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001486 ah->stats.rxerr_jumbo++;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001487 return false;
1488 }
1489 return true;
1490}
1491
Bruno Randolf8a89f062010-06-16 19:11:51 +09001492static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001493ath5k_set_current_imask(struct ath5k_hw *ah)
Felix Fietkauc266c712011-04-10 18:32:19 +02001494{
Pavel Roskin4fc54012011-07-07 18:14:25 -04001495 enum ath5k_int imask;
Felix Fietkauc266c712011-04-10 18:32:19 +02001496 unsigned long flags;
1497
Pavel Roskine0d687b2011-07-14 20:21:55 -04001498 spin_lock_irqsave(&ah->irqlock, flags);
1499 imask = ah->imask;
1500 if (ah->rx_pending)
Felix Fietkauc266c712011-04-10 18:32:19 +02001501 imask &= ~AR5K_INT_RX_ALL;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001502 if (ah->tx_pending)
Felix Fietkauc266c712011-04-10 18:32:19 +02001503 imask &= ~AR5K_INT_TX_ALL;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001504 ath5k_hw_set_imr(ah, imask);
1505 spin_unlock_irqrestore(&ah->irqlock, flags);
Felix Fietkauc266c712011-04-10 18:32:19 +02001506}
1507
1508static void
Bruno Randolf8a89f062010-06-16 19:11:51 +09001509ath5k_tasklet_rx(unsigned long data)
1510{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001511 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05001512 struct sk_buff *skb, *next_skb;
1513 dma_addr_t next_skb_addr;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001514 struct ath5k_hw *ah = (void *)data;
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001515 struct ath_common *common = ath5k_hw_common(ah);
Bob Copelandc57ca812009-04-15 07:57:35 -04001516 struct ath5k_buf *bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001517 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001518 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001519
Pavel Roskine0d687b2011-07-14 20:21:55 -04001520 spin_lock(&ah->rxbuflock);
1521 if (list_empty(&ah->rxbuf)) {
1522 ATH5K_WARN(ah, "empty rx buf pool\n");
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001523 goto unlock;
1524 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001525 do {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001526 bf = list_first_entry(&ah->rxbuf, struct ath5k_buf, list);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001527 BUG_ON(bf->skb == NULL);
1528 skb = bf->skb;
1529 ds = bf->desc;
1530
Bob Copelandc57ca812009-04-15 07:57:35 -04001531 /* bail if HW is still using self-linked descriptor */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001532 if (ath5k_hw_get_rxdp(ah) == bf->daddr)
Bob Copelandc57ca812009-04-15 07:57:35 -04001533 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001534
Pavel Roskine0d687b2011-07-14 20:21:55 -04001535 ret = ah->ah_proc_rx_desc(ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001536 if (unlikely(ret == -EINPROGRESS))
1537 break;
1538 else if (unlikely(ret)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001539 ATH5K_ERR(ah, "error in processing rx descriptor\n");
1540 ah->stats.rxerr_proc++;
Bruno Randolfb16062f2010-06-16 19:11:46 +09001541 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001542 }
1543
Pavel Roskine0d687b2011-07-14 20:21:55 -04001544 if (ath5k_receive_frame_ok(ah, &rs)) {
1545 next_skb = ath5k_rx_skb_alloc(ah, &next_skb_addr);
Bruno Randolf76443952010-03-09 16:56:00 +09001546
Bruno Randolf02a78b42010-06-16 19:11:56 +09001547 /*
1548 * If we can't replace bf->skb with a new skb under
1549 * memory pressure, just skip this packet
1550 */
1551 if (!next_skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001552 goto next;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001553
Pavel Roskine0d687b2011-07-14 20:21:55 -04001554 dma_unmap_single(ah->dev, bf->skbaddr,
Bruno Randolf02a78b42010-06-16 19:11:56 +09001555 common->rx_bufsize,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001556 DMA_FROM_DEVICE);
Bruno Randolf02a78b42010-06-16 19:11:56 +09001557
1558 skb_put(skb, rs.rs_datalen);
1559
Pavel Roskine0d687b2011-07-14 20:21:55 -04001560 ath5k_receive_frame(ah, skb, &rs);
Bruno Randolf02a78b42010-06-16 19:11:56 +09001561
1562 bf->skb = next_skb;
1563 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001564 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001565next:
Pavel Roskine0d687b2011-07-14 20:21:55 -04001566 list_move_tail(&bf->list, &ah->rxbuf);
1567 } while (ath5k_rxbuf_setup(ah, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001568unlock:
Pavel Roskine0d687b2011-07-14 20:21:55 -04001569 spin_unlock(&ah->rxbuflock);
1570 ah->rx_pending = false;
1571 ath5k_set_current_imask(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001572}
1573
1574
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001575/*************\
1576* TX Handling *
1577\*************/
1578
Johannes Berg7bb45682011-02-24 14:42:06 +01001579void
Bruno Randolfcd2c5482010-12-22 19:20:32 +09001580ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
Thomas Huehn0967e012013-06-11 15:10:31 +02001581 struct ath5k_txq *txq, struct ieee80211_tx_control *control)
Bob Copeland8a63fac2010-09-17 12:45:07 +09001582{
Pavel Roskine0d687b2011-07-14 20:21:55 -04001583 struct ath5k_hw *ah = hw->priv;
Bob Copeland8a63fac2010-09-17 12:45:07 +09001584 struct ath5k_buf *bf;
1585 unsigned long flags;
1586 int padsize;
1587
Pavel Roskine0d687b2011-07-14 20:21:55 -04001588 trace_ath5k_tx(ah, skb, txq);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001589
1590 /*
1591 * The hardware expects the header padded to 4 byte boundaries.
1592 * If this is not the case, we add the padding after the header.
1593 */
1594 padsize = ath5k_add_padding(skb);
1595 if (padsize < 0) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001596 ATH5K_ERR(ah, "tx hdrlen not %%4: not enough"
Bob Copeland8a63fac2010-09-17 12:45:07 +09001597 " headroom to pad");
1598 goto drop_packet;
1599 }
1600
Felix Fietkau4e868792011-07-12 09:02:05 +08001601 if (txq->txq_len >= txq->txq_max &&
1602 txq->qnum <= AR5K_TX_QUEUE_ID_DATA_MAX)
Bruno Randolf925e0b02010-09-17 11:36:35 +09001603 ieee80211_stop_queue(hw, txq->qnum);
1604
Pavel Roskine0d687b2011-07-14 20:21:55 -04001605 spin_lock_irqsave(&ah->txbuflock, flags);
1606 if (list_empty(&ah->txbuf)) {
1607 ATH5K_ERR(ah, "no further txbuf available, dropping packet\n");
1608 spin_unlock_irqrestore(&ah->txbuflock, flags);
Bruno Randolf651d9372010-09-17 11:36:46 +09001609 ieee80211_stop_queues(hw);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001610 goto drop_packet;
1611 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04001612 bf = list_first_entry(&ah->txbuf, struct ath5k_buf, list);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001613 list_del(&bf->list);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001614 ah->txbuf_len--;
1615 if (list_empty(&ah->txbuf))
Bob Copeland8a63fac2010-09-17 12:45:07 +09001616 ieee80211_stop_queues(hw);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001617 spin_unlock_irqrestore(&ah->txbuflock, flags);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001618
1619 bf->skb = skb;
1620
Thomas Huehn0967e012013-06-11 15:10:31 +02001621 if (ath5k_txbuf_setup(ah, bf, txq, padsize, control)) {
Bob Copeland8a63fac2010-09-17 12:45:07 +09001622 bf->skb = NULL;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001623 spin_lock_irqsave(&ah->txbuflock, flags);
1624 list_add_tail(&bf->list, &ah->txbuf);
1625 ah->txbuf_len++;
1626 spin_unlock_irqrestore(&ah->txbuflock, flags);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001627 goto drop_packet;
1628 }
Johannes Berg7bb45682011-02-24 14:42:06 +01001629 return;
Bob Copeland8a63fac2010-09-17 12:45:07 +09001630
1631drop_packet:
Felix Fietkau596ab5e2012-12-10 16:40:41 +01001632 ieee80211_free_txskb(hw, skb);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001633}
1634
Bruno Randolf14404012010-09-17 11:36:51 +09001635static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001636ath5k_tx_frame_completed(struct ath5k_hw *ah, struct sk_buff *skb,
Thomas Huehn0967e012013-06-11 15:10:31 +02001637 struct ath5k_txq *txq, struct ath5k_tx_status *ts,
1638 struct ath5k_buf *bf)
Bruno Randolf14404012010-09-17 11:36:51 +09001639{
1640 struct ieee80211_tx_info *info;
Felix Fietkaued895082011-04-10 18:32:17 +02001641 u8 tries[3];
Bruno Randolf14404012010-09-17 11:36:51 +09001642 int i;
Thomas Huehn0967e012013-06-11 15:10:31 +02001643 int size = 0;
Bruno Randolf14404012010-09-17 11:36:51 +09001644
Pavel Roskine0d687b2011-07-14 20:21:55 -04001645 ah->stats.tx_all_count++;
1646 ah->stats.tx_bytes_count += skb->len;
Bruno Randolf14404012010-09-17 11:36:51 +09001647 info = IEEE80211_SKB_CB(skb);
1648
Felix Fietkaued895082011-04-10 18:32:17 +02001649 tries[0] = info->status.rates[0].count;
1650 tries[1] = info->status.rates[1].count;
1651 tries[2] = info->status.rates[2].count;
1652
Bruno Randolf14404012010-09-17 11:36:51 +09001653 ieee80211_tx_info_clear_status(info);
Felix Fietkaued895082011-04-10 18:32:17 +02001654
Thomas Huehn0967e012013-06-11 15:10:31 +02001655 size = min_t(int, sizeof(info->status.rates), sizeof(bf->rates));
1656 memcpy(info->status.rates, bf->rates, size);
1657
Felix Fietkaued895082011-04-10 18:32:17 +02001658 for (i = 0; i < ts->ts_final_idx; i++) {
Bruno Randolf14404012010-09-17 11:36:51 +09001659 struct ieee80211_tx_rate *r =
1660 &info->status.rates[i];
1661
Felix Fietkaued895082011-04-10 18:32:17 +02001662 r->count = tries[i];
Bruno Randolf14404012010-09-17 11:36:51 +09001663 }
1664
Felix Fietkaued895082011-04-10 18:32:17 +02001665 info->status.rates[ts->ts_final_idx].count = ts->ts_final_retry;
Felix Fietkau6d7b97b2011-04-09 21:37:14 +02001666 info->status.rates[ts->ts_final_idx + 1].idx = -1;
Bruno Randolf14404012010-09-17 11:36:51 +09001667
1668 if (unlikely(ts->ts_status)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001669 ah->stats.ack_fail++;
Bruno Randolf14404012010-09-17 11:36:51 +09001670 if (ts->ts_status & AR5K_TXERR_FILT) {
1671 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001672 ah->stats.txerr_filt++;
Bruno Randolf14404012010-09-17 11:36:51 +09001673 }
1674 if (ts->ts_status & AR5K_TXERR_XRETRY)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001675 ah->stats.txerr_retry++;
Bruno Randolf14404012010-09-17 11:36:51 +09001676 if (ts->ts_status & AR5K_TXERR_FIFO)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001677 ah->stats.txerr_fifo++;
Bruno Randolf14404012010-09-17 11:36:51 +09001678 } else {
1679 info->flags |= IEEE80211_TX_STAT_ACK;
1680 info->status.ack_signal = ts->ts_rssi;
Felix Fietkau6d7b97b2011-04-09 21:37:14 +02001681
1682 /* count the successful attempt as well */
1683 info->status.rates[ts->ts_final_idx].count++;
Bruno Randolf14404012010-09-17 11:36:51 +09001684 }
1685
1686 /*
1687 * Remove MAC header padding before giving the frame
1688 * back to mac80211.
1689 */
1690 ath5k_remove_padding(skb);
1691
1692 if (ts->ts_antenna > 0 && ts->ts_antenna < 5)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001693 ah->stats.antenna_tx[ts->ts_antenna]++;
Bruno Randolf14404012010-09-17 11:36:51 +09001694 else
Pavel Roskine0d687b2011-07-14 20:21:55 -04001695 ah->stats.antenna_tx[0]++; /* invalid */
Bruno Randolf14404012010-09-17 11:36:51 +09001696
Pavel Roskine0d687b2011-07-14 20:21:55 -04001697 trace_ath5k_tx_complete(ah, skb, txq, ts);
1698 ieee80211_tx_status(ah->hw, skb);
Bruno Randolf14404012010-09-17 11:36:51 +09001699}
Bob Copeland8a63fac2010-09-17 12:45:07 +09001700
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001701static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001702ath5k_tx_processq(struct ath5k_hw *ah, struct ath5k_txq *txq)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001703{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001704 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001705 struct ath5k_buf *bf, *bf0;
1706 struct ath5k_desc *ds;
1707 struct sk_buff *skb;
Bruno Randolf14404012010-09-17 11:36:51 +09001708 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001709
1710 spin_lock(&txq->lock);
1711 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolf23413292010-09-17 11:37:07 +09001712
1713 txq->txq_poll_mark = false;
1714
1715 /* skb might already have been processed last time. */
1716 if (bf->skb != NULL) {
1717 ds = bf->desc;
1718
Pavel Roskine0d687b2011-07-14 20:21:55 -04001719 ret = ah->ah_proc_tx_desc(ah, ds, &ts);
Bruno Randolf23413292010-09-17 11:37:07 +09001720 if (unlikely(ret == -EINPROGRESS))
1721 break;
1722 else if (unlikely(ret)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04001723 ATH5K_ERR(ah,
Bruno Randolf23413292010-09-17 11:37:07 +09001724 "error %d while processing "
1725 "queue %u\n", ret, txq->qnum);
1726 break;
1727 }
1728
1729 skb = bf->skb;
1730 bf->skb = NULL;
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001731
Pavel Roskine0d687b2011-07-14 20:21:55 -04001732 dma_unmap_single(ah->dev, bf->skbaddr, skb->len,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001733 DMA_TO_DEVICE);
Thomas Huehn0967e012013-06-11 15:10:31 +02001734 ath5k_tx_frame_completed(ah, skb, txq, &ts, bf);
Bruno Randolf23413292010-09-17 11:37:07 +09001735 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001736
Bob Copelanda05988b2010-04-07 23:55:58 -04001737 /*
1738 * It's possible that the hardware can say the buffer is
1739 * completed when it hasn't yet loaded the ds_link from
Bruno Randolf23413292010-09-17 11:37:07 +09001740 * host memory and moved on.
1741 * Always keep the last descriptor to avoid HW races...
Bob Copelanda05988b2010-04-07 23:55:58 -04001742 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001743 if (ath5k_hw_get_txdp(ah, txq->qnum) != bf->daddr) {
1744 spin_lock(&ah->txbuflock);
1745 list_move_tail(&bf->list, &ah->txbuf);
1746 ah->txbuf_len++;
Bruno Randolf23413292010-09-17 11:37:07 +09001747 txq->txq_len--;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001748 spin_unlock(&ah->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001749 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001750 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001751 spin_unlock(&txq->lock);
Bruno Randolf4198a8d2010-10-05 13:27:17 +09001752 if (txq->txq_len < ATH5K_TXQ_LEN_LOW && txq->qnum < 4)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001753 ieee80211_wake_queue(ah->hw, txq->qnum);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001754}
1755
1756static void
1757ath5k_tasklet_tx(unsigned long data)
1758{
Bob Copeland8784d2e2009-07-29 17:32:28 -04001759 int i;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001760 struct ath5k_hw *ah = (void *)data;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001761
Pavel Roskine4bbf2f2011-07-07 18:14:13 -04001762 for (i = 0; i < AR5K_NUM_TX_QUEUES; i++)
Nick Kossifidis7ff7c822011-11-25 20:40:20 +02001763 if (ah->txqs[i].setup && (ah->ah_txq_isr_txok_all & BIT(i)))
Pavel Roskine0d687b2011-07-14 20:21:55 -04001764 ath5k_tx_processq(ah, &ah->txqs[i]);
Felix Fietkauc266c712011-04-10 18:32:19 +02001765
Pavel Roskine0d687b2011-07-14 20:21:55 -04001766 ah->tx_pending = false;
1767 ath5k_set_current_imask(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001768}
1769
1770
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001771/*****************\
1772* Beacon handling *
1773\*****************/
1774
1775/*
1776 * Setup the beacon frame for transmit.
1777 */
1778static int
Pavel Roskine0d687b2011-07-14 20:21:55 -04001779ath5k_beacon_setup(struct ath5k_hw *ah, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001780{
1781 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001782 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001783 struct ath5k_desc *ds;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001784 int ret = 0;
1785 u8 antenna;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001786 u32 flags;
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001787 const int padsize = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001788
Pavel Roskine0d687b2011-07-14 20:21:55 -04001789 bf->skbaddr = dma_map_single(ah->dev, skb->data, skb->len,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001790 DMA_TO_DEVICE);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001791 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001792 "skbaddr %llx\n", skb, skb->data, skb->len,
1793 (unsigned long long)bf->skbaddr);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001794
Pavel Roskine0d687b2011-07-14 20:21:55 -04001795 if (dma_mapping_error(ah->dev, bf->skbaddr)) {
1796 ATH5K_ERR(ah, "beacon DMA mapping failed\n");
Bob Copelandbdc71bc2011-08-07 19:36:07 -04001797 dev_kfree_skb_any(skb);
1798 bf->skb = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001799 return -EIO;
1800 }
1801
1802 ds = bf->desc;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001803 antenna = ah->ah_tx_ant;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001804
1805 flags = AR5K_TXDESC_NOACK;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001806 if (ah->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001807 ds->ds_link = bf->daddr; /* self-linked */
1808 flags |= AR5K_TXDESC_VEOL;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001809 } else
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001810 ds->ds_link = 0;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001811
1812 /*
1813 * If we use multiple antennas on AP and use
1814 * the Sectored AP scenario, switch antenna every
1815 * 4 beacons to make sure everybody hears our AP.
1816 * When a client tries to associate, hw will keep
1817 * track of the tx antenna to be used for this client
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04001818 * automatically, based on ACKed packets.
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001819 *
1820 * Note: AP still listens and transmits RTS on the
1821 * default antenna which is supposed to be an omni.
1822 *
1823 * Note2: On sectored scenarios it's possible to have
Bob Copelanda180a132010-08-15 13:03:12 -04001824 * multiple antennas (1 omni -- the default -- and 14
1825 * sectors), so if we choose to actually support this
1826 * mode, we need to allow the user to set how many antennas
1827 * we have and tweak the code below to send beacons
1828 * on all of them.
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001829 */
1830 if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
Pavel Roskine0d687b2011-07-14 20:21:55 -04001831 antenna = ah->bsent & 4 ? 2 : 1;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001832
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001833
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001834 /* FIXME: If we are in g mode and rate is a CCK rate
1835 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1836 * from tx power (value is in dB units already) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001837 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09001838 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001839 ieee80211_get_hdrlen_from_skb(skb), padsize,
Nick Kossifidis987af542012-08-05 22:35:36 +03001840 AR5K_PKT_TYPE_BEACON,
1841 (ah->ah_txpower.txp_requested * 2),
Pavel Roskine0d687b2011-07-14 20:21:55 -04001842 ieee80211_get_tx_rate(ah->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001843 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001844 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001845 if (ret)
1846 goto err_unmap;
1847
1848 return 0;
1849err_unmap:
Pavel Roskine0d687b2011-07-14 20:21:55 -04001850 dma_unmap_single(ah->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001851 return ret;
1852}
1853
1854/*
Bob Copeland8a63fac2010-09-17 12:45:07 +09001855 * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
1856 * this is called only once at config_bss time, for AP we do it every
1857 * SWBA interrupt so that the TIM will reflect buffered frames.
1858 *
1859 * Called with the beacon lock.
1860 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09001861int
Bob Copeland8a63fac2010-09-17 12:45:07 +09001862ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
1863{
1864 int ret;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001865 struct ath5k_hw *ah = hw->priv;
Wei Yongjun9c371f92012-10-08 08:42:58 +08001866 struct ath5k_vif *avf;
Bob Copeland8a63fac2010-09-17 12:45:07 +09001867 struct sk_buff *skb;
1868
1869 if (WARN_ON(!vif)) {
1870 ret = -EINVAL;
1871 goto out;
1872 }
1873
1874 skb = ieee80211_beacon_get(hw, vif);
1875
1876 if (!skb) {
1877 ret = -ENOMEM;
1878 goto out;
1879 }
1880
Wei Yongjun9c371f92012-10-08 08:42:58 +08001881 avf = (void *)vif->drv_priv;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001882 ath5k_txbuf_free_skb(ah, avf->bbuf);
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001883 avf->bbuf->skb = skb;
Pavel Roskine0d687b2011-07-14 20:21:55 -04001884 ret = ath5k_beacon_setup(ah, avf->bbuf);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001885out:
1886 return ret;
1887}
1888
1889/*
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001890 * Transmit a beacon frame at SWBA. Dynamic updates to the
1891 * frame contents are done as needed and the slot time is
1892 * also adjusted based on current state.
1893 *
Bob Copeland5faaff72010-07-13 11:32:40 -04001894 * This is called from software irq context (beacontq tasklets)
1895 * or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001896 */
1897static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04001898ath5k_beacon_send(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001899{
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001900 struct ieee80211_vif *vif;
1901 struct ath5k_vif *avf;
1902 struct ath5k_buf *bf;
Bob Copelandcec8db22009-07-04 12:59:51 -04001903 struct sk_buff *skb;
Bob Copelandbdc71bc2011-08-07 19:36:07 -04001904 int err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001905
Pavel Roskine0d687b2011-07-14 20:21:55 -04001906 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001907
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001908 /*
1909 * Check if the previous beacon has gone out. If
Bob Copelanda180a132010-08-15 13:03:12 -04001910 * not, don't don't try to post another: skip this
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001911 * period and wait for the next. Missed beacons
1912 * indicate a problem and should not occur. If we
1913 * miss too many consecutive beacons reset the device.
1914 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001915 if (unlikely(ath5k_hw_num_tx_pending(ah, ah->bhalq) != 0)) {
1916 ah->bmisscount++;
1917 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
1918 "missed %u consecutive beacons\n", ah->bmisscount);
1919 if (ah->bmisscount > 10) { /* NB: 10 is a guess */
1920 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001921 "stuck beacon time (%u missed)\n",
Pavel Roskine0d687b2011-07-14 20:21:55 -04001922 ah->bmisscount);
1923 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf8d67a032010-06-16 19:11:12 +09001924 "stuck beacon, resetting\n");
Pavel Roskine0d687b2011-07-14 20:21:55 -04001925 ieee80211_queue_work(ah->hw, &ah->reset_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001926 }
1927 return;
1928 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04001929 if (unlikely(ah->bmisscount != 0)) {
1930 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001931 "resume beacon xmit after %u misses\n",
Pavel Roskine0d687b2011-07-14 20:21:55 -04001932 ah->bmisscount);
1933 ah->bmisscount = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001934 }
1935
Chun-Yeow Yeohda473b62012-03-03 09:48:56 +08001936 if ((ah->opmode == NL80211_IFTYPE_AP && ah->num_ap_vifs +
1937 ah->num_mesh_vifs > 1) ||
Pavel Roskine0d687b2011-07-14 20:21:55 -04001938 ah->opmode == NL80211_IFTYPE_MESH_POINT) {
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001939 u64 tsf = ath5k_hw_get_tsf64(ah);
1940 u32 tsftu = TSF_TO_TU(tsf);
Pavel Roskine0d687b2011-07-14 20:21:55 -04001941 int slot = ((tsftu % ah->bintval) * ATH_BCBUF) / ah->bintval;
1942 vif = ah->bslot[(slot + 1) % ATH_BCBUF];
1943 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001944 "tsf %llx tsftu %x intval %u slot %u vif %p\n",
Pavel Roskine0d687b2011-07-14 20:21:55 -04001945 (unsigned long long)tsf, tsftu, ah->bintval, slot, vif);
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001946 } else /* only one interface */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001947 vif = ah->bslot[0];
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001948
1949 if (!vif)
1950 return;
1951
1952 avf = (void *)vif->drv_priv;
1953 bf = avf->bbuf;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001954
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001955 /*
1956 * Stop any current dma and put the new frame on the queue.
1957 * This should never fail since we check above that no frames
1958 * are still pending on the queue.
1959 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001960 if (unlikely(ath5k_hw_stop_beacon_queue(ah, ah->bhalq))) {
1961 ATH5K_WARN(ah, "beacon queue %u didn't start/stop ?\n", ah->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001962 /* NB: hw still stops DMA, so proceed */
1963 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001964
Javier Cardonad82b5772010-12-07 13:35:55 -08001965 /* refresh the beacon for AP or MESH mode */
Pavel Roskine0d687b2011-07-14 20:21:55 -04001966 if (ah->opmode == NL80211_IFTYPE_AP ||
Bob Copelandbdc71bc2011-08-07 19:36:07 -04001967 ah->opmode == NL80211_IFTYPE_MESH_POINT) {
1968 err = ath5k_beacon_update(ah->hw, vif);
1969 if (err)
1970 return;
1971 }
1972
1973 if (unlikely(bf->skb == NULL || ah->opmode == NL80211_IFTYPE_STATION ||
1974 ah->opmode == NL80211_IFTYPE_MONITOR)) {
1975 ATH5K_WARN(ah, "bf=%p bf_skb=%p\n", bf, bf->skb);
1976 return;
1977 }
Bob Copeland1071db82009-05-18 10:59:52 -04001978
Pavel Roskine0d687b2011-07-14 20:21:55 -04001979 trace_ath5k_tx(ah, bf->skb, &ah->txqs[ah->bhalq]);
Bob Copeland0e472252011-01-24 23:32:55 -05001980
Pavel Roskine0d687b2011-07-14 20:21:55 -04001981 ath5k_hw_set_txdp(ah, ah->bhalq, bf->daddr);
1982 ath5k_hw_start_tx_dma(ah, ah->bhalq);
1983 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
1984 ah->bhalq, (unsigned long long)bf->daddr, bf->desc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001985
Pavel Roskine0d687b2011-07-14 20:21:55 -04001986 skb = ieee80211_get_buffered_bc(ah->hw, vif);
Bob Copelandcec8db22009-07-04 12:59:51 -04001987 while (skb) {
Thomas Huehn0967e012013-06-11 15:10:31 +02001988 ath5k_tx_queue(ah->hw, skb, ah->cabq, NULL);
Felix Fietkau4e868792011-07-12 09:02:05 +08001989
Pavel Roskine0d687b2011-07-14 20:21:55 -04001990 if (ah->cabq->txq_len >= ah->cabq->txq_max)
Felix Fietkau4e868792011-07-12 09:02:05 +08001991 break;
1992
Pavel Roskine0d687b2011-07-14 20:21:55 -04001993 skb = ieee80211_get_buffered_bc(ah->hw, vif);
Bob Copelandcec8db22009-07-04 12:59:51 -04001994 }
1995
Pavel Roskine0d687b2011-07-14 20:21:55 -04001996 ah->bsent++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001997}
1998
Bruno Randolf9804b982008-01-19 18:17:59 +09001999/**
2000 * ath5k_beacon_update_timers - update beacon timers
2001 *
Pavel Roskine0d687b2011-07-14 20:21:55 -04002002 * @ah: struct ath5k_hw pointer we are operating on
Bruno Randolf9804b982008-01-19 18:17:59 +09002003 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
2004 * beacon timer update based on the current HW TSF.
2005 *
2006 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
2007 * of a received beacon or the current local hardware TSF and write it to the
2008 * beacon timer registers.
2009 *
2010 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002011 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09002012 * when we otherwise know we have to update the timers, but we keep it in this
2013 * function to have it all together in one place.
2014 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09002015void
Pavel Roskine0d687b2011-07-14 20:21:55 -04002016ath5k_beacon_update_timers(struct ath5k_hw *ah, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002017{
Bruno Randolf9804b982008-01-19 18:17:59 +09002018 u32 nexttbtt, intval, hw_tu, bc_tu;
2019 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002020
Pavel Roskine0d687b2011-07-14 20:21:55 -04002021 intval = ah->bintval & AR5K_BEACON_PERIOD;
Chun-Yeow Yeohda473b62012-03-03 09:48:56 +08002022 if (ah->opmode == NL80211_IFTYPE_AP && ah->num_ap_vifs
2023 + ah->num_mesh_vifs > 1) {
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002024 intval /= ATH_BCBUF; /* staggered multi-bss beacons */
2025 if (intval < 15)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002026 ATH5K_WARN(ah, "intval %u is too low, min 15\n",
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002027 intval);
2028 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002029 if (WARN_ON(!intval))
2030 return;
2031
Bruno Randolf9804b982008-01-19 18:17:59 +09002032 /* beacon TSF converted to TU */
2033 bc_tu = TSF_TO_TU(bc_tsf);
2034
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002035 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09002036 hw_tsf = ath5k_hw_get_tsf64(ah);
2037 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002038
Pavel Roskin633d0062011-07-07 18:14:01 -04002039#define FUDGE (AR5K_TUNE_SW_BEACON_RESP + 3)
Bruno Randolf11f21df2010-09-27 12:22:26 +09002040 /* We use FUDGE to make sure the next TBTT is ahead of the current TU.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002041 * Since we later subtract AR5K_TUNE_SW_BEACON_RESP (10) in the timer
Bruno Randolf11f21df2010-09-27 12:22:26 +09002042 * configuration we need to make sure it is bigger than that. */
2043
Bruno Randolf9804b982008-01-19 18:17:59 +09002044 if (bc_tsf == -1) {
2045 /*
2046 * no beacons received, called internally.
2047 * just need to refresh timers based on HW TSF.
2048 */
2049 nexttbtt = roundup(hw_tu + FUDGE, intval);
2050 } else if (bc_tsf == 0) {
2051 /*
2052 * no beacon received, probably called by ath5k_reset_tsf().
2053 * reset TSF to start with 0.
2054 */
2055 nexttbtt = intval;
2056 intval |= AR5K_BEACON_RESET_TSF;
2057 } else if (bc_tsf > hw_tsf) {
2058 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002059 * beacon received, SW merge happened but HW TSF not yet updated.
Bruno Randolf9804b982008-01-19 18:17:59 +09002060 * not possible to reconfigure timers yet, but next time we
2061 * receive a beacon with the same BSSID, the hardware will
2062 * automatically update the TSF and then we need to reconfigure
2063 * the timers.
2064 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002065 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf9804b982008-01-19 18:17:59 +09002066 "need to wait for HW TSF sync\n");
2067 return;
2068 } else {
2069 /*
2070 * most important case for beacon synchronization between STA.
2071 *
2072 * beacon received and HW TSF has been already updated by HW.
2073 * update next TBTT based on the TSF of the beacon, but make
2074 * sure it is ahead of our local TSF timer.
2075 */
2076 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2077 }
2078#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002079
Pavel Roskine0d687b2011-07-14 20:21:55 -04002080 ah->nexttbtt = nexttbtt;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002081
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002082 intval |= AR5K_BEACON_ENA;
Nick Kossifidisc47faa32011-11-25 20:40:25 +02002083 ath5k_hw_init_beacon_timers(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002084
2085 /*
2086 * debugging output last in order to preserve the time critical aspect
2087 * of this function
2088 */
2089 if (bc_tsf == -1)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002090 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf9804b982008-01-19 18:17:59 +09002091 "reconfigured timers based on HW TSF\n");
2092 else if (bc_tsf == 0)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002093 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf9804b982008-01-19 18:17:59 +09002094 "reset HW TSF and timers\n");
2095 else
Pavel Roskine0d687b2011-07-14 20:21:55 -04002096 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
Bruno Randolf9804b982008-01-19 18:17:59 +09002097 "updated timers based on beacon TSF\n");
2098
Pavel Roskine0d687b2011-07-14 20:21:55 -04002099 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002100 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2101 (unsigned long long) bc_tsf,
2102 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002103 ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
Bruno Randolf9804b982008-01-19 18:17:59 +09002104 intval & AR5K_BEACON_PERIOD,
2105 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2106 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002107}
2108
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002109/**
2110 * ath5k_beacon_config - Configure the beacon queues and interrupts
2111 *
Pavel Roskine0d687b2011-07-14 20:21:55 -04002112 * @ah: struct ath5k_hw pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002113 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002114 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002115 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002116 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09002117void
Pavel Roskine0d687b2011-07-14 20:21:55 -04002118ath5k_beacon_config(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002119{
Bob Copeland7dd67532012-08-12 21:18:33 -04002120 spin_lock_bh(&ah->block);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002121 ah->bmisscount = 0;
2122 ah->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002123
Pavel Roskine0d687b2011-07-14 20:21:55 -04002124 if (ah->enable_beacon) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002125 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002126 * In IBSS mode we use a self-linked tx descriptor and let the
2127 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002128 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002129 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002130 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002131 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002132 ath5k_beaconq_config(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002133
Pavel Roskine0d687b2011-07-14 20:21:55 -04002134 ah->imask |= AR5K_INT_SWBA;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002135
Pavel Roskine0d687b2011-07-14 20:21:55 -04002136 if (ah->opmode == NL80211_IFTYPE_ADHOC) {
Bob Copeland21800492009-07-04 12:59:52 -04002137 if (ath5k_hw_hasveol(ah))
Pavel Roskine0d687b2011-07-14 20:21:55 -04002138 ath5k_beacon_send(ah);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002139 } else
Pavel Roskine0d687b2011-07-14 20:21:55 -04002140 ath5k_beacon_update_timers(ah, -1);
Bob Copeland21800492009-07-04 12:59:52 -04002141 } else {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002142 ath5k_hw_stop_beacon_queue(ah, ah->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002143 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002144
Pavel Roskine0d687b2011-07-14 20:21:55 -04002145 ath5k_hw_set_imr(ah, ah->imask);
Bob Copeland21800492009-07-04 12:59:52 -04002146 mmiowb();
Bob Copeland7dd67532012-08-12 21:18:33 -04002147 spin_unlock_bh(&ah->block);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002148}
2149
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002150static void ath5k_tasklet_beacon(unsigned long data)
2151{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002152 struct ath5k_hw *ah = (struct ath5k_hw *) data;
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002153
2154 /*
2155 * Software beacon alert--time to send a beacon.
2156 *
2157 * In IBSS mode we use this interrupt just to
2158 * keep track of the next TBTT (target beacon
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04002159 * transmission time) in order to detect whether
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002160 * automatic TSF updates happened.
2161 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002162 if (ah->opmode == NL80211_IFTYPE_ADHOC) {
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04002163 /* XXX: only if VEOL supported */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002164 u64 tsf = ath5k_hw_get_tsf64(ah);
2165 ah->nexttbtt += ah->bintval;
2166 ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002167 "SWBA nexttbtt: %x hw_tu: %x "
2168 "TSF: %llx\n",
Pavel Roskine0d687b2011-07-14 20:21:55 -04002169 ah->nexttbtt,
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002170 TSF_TO_TU(tsf),
2171 (unsigned long long) tsf);
2172 } else {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002173 spin_lock(&ah->block);
2174 ath5k_beacon_send(ah);
2175 spin_unlock(&ah->block);
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002176 }
2177}
2178
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002179
2180/********************\
2181* Interrupt handling *
2182\********************/
2183
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002184static void
2185ath5k_intr_calibration_poll(struct ath5k_hw *ah)
2186{
Bruno Randolf2111ac02010-04-02 18:44:08 +09002187 if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002188 !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL) &&
2189 !(ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)) {
2190
2191 /* Run ANI only when calibration is not active */
2192
Bruno Randolf2111ac02010-04-02 18:44:08 +09002193 ah->ah_cal_next_ani = jiffies +
2194 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002195 tasklet_schedule(&ah->ani_tasklet);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002196
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002197 } else if (time_is_before_eq_jiffies(ah->ah_cal_next_short) &&
2198 !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL) &&
2199 !(ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)) {
2200
2201 /* Run calibration only when another calibration
2202 * is not running.
2203 *
2204 * Note: This is for both full/short calibration,
2205 * if it's time for a full one, ath5k_calibrate_work will deal
2206 * with it. */
2207
2208 ah->ah_cal_next_short = jiffies +
2209 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_SHORT);
2210 ieee80211_queue_work(ah->hw, &ah->calib_work);
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002211 }
2212 /* we could use SWI to generate enough interrupts to meet our
2213 * calibration interval requirements, if necessary:
2214 * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
2215}
2216
Felix Fietkauc266c712011-04-10 18:32:19 +02002217static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04002218ath5k_schedule_rx(struct ath5k_hw *ah)
Felix Fietkauc266c712011-04-10 18:32:19 +02002219{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002220 ah->rx_pending = true;
2221 tasklet_schedule(&ah->rxtq);
Felix Fietkauc266c712011-04-10 18:32:19 +02002222}
2223
2224static void
Pavel Roskine0d687b2011-07-14 20:21:55 -04002225ath5k_schedule_tx(struct ath5k_hw *ah)
Felix Fietkauc266c712011-04-10 18:32:19 +02002226{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002227 ah->tx_pending = true;
2228 tasklet_schedule(&ah->txtq);
Felix Fietkauc266c712011-04-10 18:32:19 +02002229}
2230
Pavel Roskinf5cbc8b2011-06-15 18:03:22 -04002231static irqreturn_t
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002232ath5k_intr(int irq, void *dev_id)
2233{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002234 struct ath5k_hw *ah = dev_id;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002235 enum ath5k_int status;
2236 unsigned int counter = 1000;
2237
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002238
2239 /*
2240 * If hw is not ready (or detached) and we get an
2241 * interrupt, or if we have no interrupts pending
2242 * (that means it's not for us) skip it.
2243 *
2244 * NOTE: Group 0/1 PCI interface registers are not
2245 * supported on WiSOCs, so we can't check for pending
2246 * interrupts (ISR belongs to another register group
2247 * so we are ok).
2248 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002249 if (unlikely(test_bit(ATH_STAT_INVALID, ah->status) ||
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002250 ((ath5k_get_bus_type(ah) != ATH_AHB) &&
2251 !ath5k_hw_is_intr_pending(ah))))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002252 return IRQ_NONE;
2253
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002254 /** Main loop **/
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002255 do {
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002256 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2257
Pavel Roskine0d687b2011-07-14 20:21:55 -04002258 ATH5K_DBG(ah, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2259 status, ah->imask);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002260
2261 /*
2262 * Fatal hw error -> Log and reset
2263 *
2264 * Fatal errors are unrecoverable so we have to
2265 * reset the card. These errors include bus and
2266 * dma errors.
2267 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002268 if (unlikely(status & AR5K_INT_FATAL)) {
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002269
Pavel Roskine0d687b2011-07-14 20:21:55 -04002270 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf8d67a032010-06-16 19:11:12 +09002271 "fatal int, resetting\n");
Pavel Roskine0d687b2011-07-14 20:21:55 -04002272 ieee80211_queue_work(ah->hw, &ah->reset_work);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002273
2274 /*
2275 * RX Overrun -> Count and reset if needed
2276 *
2277 * Receive buffers are full. Either the bus is busy or
2278 * the CPU is not fast enough to process all received
2279 * frames.
2280 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002281 } else if (unlikely(status & AR5K_INT_RXORN)) {
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002282
Bruno Randolf87d77c42010-04-12 16:38:52 +09002283 /*
Bruno Randolf87d77c42010-04-12 16:38:52 +09002284 * Older chipsets need a reset to come out of this
2285 * condition, but we treat it as RX for newer chips.
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002286 * We don't know exactly which versions need a reset
Bruno Randolf87d77c42010-04-12 16:38:52 +09002287 * this guess is copied from the HAL.
2288 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002289 ah->stats.rxorn_intr++;
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002290
Bruno Randolf8d67a032010-06-16 19:11:12 +09002291 if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002292 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf8d67a032010-06-16 19:11:12 +09002293 "rx overrun, resetting\n");
Pavel Roskine0d687b2011-07-14 20:21:55 -04002294 ieee80211_queue_work(ah->hw, &ah->reset_work);
Pavel Roskind2c7f772011-07-07 18:14:07 -04002295 } else
Pavel Roskine0d687b2011-07-14 20:21:55 -04002296 ath5k_schedule_rx(ah);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002297
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002298 } else {
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002299
2300 /* Software Beacon Alert -> Schedule beacon tasklet */
Pavel Roskind2c7f772011-07-07 18:14:07 -04002301 if (status & AR5K_INT_SWBA)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002302 tasklet_hi_schedule(&ah->beacontq);
Pavel Roskind2c7f772011-07-07 18:14:07 -04002303
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002304 /*
2305 * No more RX descriptors -> Just count
2306 *
2307 * NB: the hardware should re-read the link when
2308 * RXE bit is written, but it doesn't work at
2309 * least on older hardware revs.
2310 */
2311 if (status & AR5K_INT_RXEOL)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002312 ah->stats.rxeol_intr++;
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002313
2314
2315 /* TX Underrun -> Bump tx trigger level */
2316 if (status & AR5K_INT_TXURN)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002317 ath5k_hw_update_tx_triglevel(ah, true);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002318
2319 /* RX -> Schedule rx tasklet */
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002320 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Pavel Roskine0d687b2011-07-14 20:21:55 -04002321 ath5k_schedule_rx(ah);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002322
2323 /* TX -> Schedule tx tasklet */
2324 if (status & (AR5K_INT_TXOK
2325 | AR5K_INT_TXDESC
2326 | AR5K_INT_TXERR
2327 | AR5K_INT_TXEOL))
Pavel Roskine0d687b2011-07-14 20:21:55 -04002328 ath5k_schedule_tx(ah);
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002329
2330 /* Missed beacon -> TODO
2331 if (status & AR5K_INT_BMISS)
2332 */
2333
2334 /* MIB event -> Update counters and notify ANI */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002335 if (status & AR5K_INT_MIB) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002336 ah->stats.mib_intr++;
Bruno Randolf495391d2010-03-25 14:49:36 +09002337 ath5k_hw_update_mib_counters(ah);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002338 ath5k_ani_mib_intr(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002339 }
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002340
2341 /* GPIO -> Notify RFKill layer */
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002342 if (status & AR5K_INT_GPIO)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002343 tasklet_schedule(&ah->rf_kill.toggleq);
Bob Copelanda6ae0712009-06-09 23:43:11 -04002344
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002345 }
Felix Fietkau4cebb342010-12-02 10:27:21 +01002346
2347 if (ath5k_get_bus_type(ah) == ATH_AHB)
2348 break;
2349
Bob Copeland2516baa2009-04-27 22:18:10 -04002350 } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002351
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002352 /*
2353 * Until we handle rx/tx interrupts mask them on IMR
2354 *
2355 * NOTE: ah->(rx/tx)_pending are set when scheduling the tasklets
2356 * and unset after we 've handled the interrupts.
2357 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002358 if (ah->rx_pending || ah->tx_pending)
2359 ath5k_set_current_imask(ah);
Felix Fietkauc266c712011-04-10 18:32:19 +02002360
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002361 if (unlikely(!counter))
Pavel Roskine0d687b2011-07-14 20:21:55 -04002362 ATH5K_WARN(ah, "too many interrupts, giving up for now\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002363
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002364 /* Fire up calibration poll */
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002365 ath5k_intr_calibration_poll(ah);
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002366
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002367 return IRQ_HANDLED;
2368}
2369
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002370/*
2371 * Periodically recalibrate the PHY to account
2372 * for temperature/environment changes.
2373 */
2374static void
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002375ath5k_calibrate_work(struct work_struct *work)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002376{
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002377 struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
2378 calib_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002379
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002380 /* Should we run a full calibration ? */
2381 if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
2382
2383 ah->ah_cal_next_full = jiffies +
2384 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
2385 ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
2386
2387 ATH5K_DBG(ah, ATH5K_DEBUG_CALIBRATE,
2388 "running full calibration\n");
2389
2390 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
2391 /*
2392 * Rfgain is out of bounds, reset the chip
2393 * to load new gain values.
2394 */
2395 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
2396 "got new rfgain, resetting\n");
2397 ieee80211_queue_work(ah->hw, &ah->reset_work);
2398 }
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002399 } else
2400 ah->ah_cal_mask |= AR5K_CALIBRATION_SHORT;
2401
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002402
Pavel Roskine0d687b2011-07-14 20:21:55 -04002403 ATH5K_DBG(ah, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
2404 ieee80211_frequency_to_channel(ah->curchan->center_freq),
2405 ah->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002406
Pavel Roskine0d687b2011-07-14 20:21:55 -04002407 if (ath5k_hw_phy_calibrate(ah, ah->curchan))
2408 ATH5K_ERR(ah, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002409 ieee80211_frequency_to_channel(
Pavel Roskine0d687b2011-07-14 20:21:55 -04002410 ah->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002411
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002412 /* Clear calibration flags */
Felix Fietkau62e2c102012-03-06 11:06:37 +01002413 if (ah->ah_cal_mask & AR5K_CALIBRATION_FULL)
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002414 ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
Felix Fietkau62e2c102012-03-06 11:06:37 +01002415 else if (ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002416 ah->ah_cal_mask &= ~AR5K_CALIBRATION_SHORT;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002417}
2418
2419
Bruno Randolf2111ac02010-04-02 18:44:08 +09002420static void
2421ath5k_tasklet_ani(unsigned long data)
2422{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002423 struct ath5k_hw *ah = (void *)data;
Bruno Randolf2111ac02010-04-02 18:44:08 +09002424
2425 ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
2426 ath5k_ani_calibration(ah);
2427 ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002428}
2429
2430
Bruno Randolf4edd7612010-09-17 11:36:56 +09002431static void
2432ath5k_tx_complete_poll_work(struct work_struct *work)
2433{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002434 struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002435 tx_complete_work.work);
2436 struct ath5k_txq *txq;
2437 int i;
2438 bool needreset = false;
2439
Stanislaw Gruszkadb178342013-05-02 09:43:57 +02002440 if (!test_bit(ATH_STAT_STARTED, ah->status))
2441 return;
2442
Pavel Roskine0d687b2011-07-14 20:21:55 -04002443 mutex_lock(&ah->lock);
Bob Copeland599b13a2011-01-18 08:06:43 -05002444
Pavel Roskine0d687b2011-07-14 20:21:55 -04002445 for (i = 0; i < ARRAY_SIZE(ah->txqs); i++) {
2446 if (ah->txqs[i].setup) {
2447 txq = &ah->txqs[i];
Bruno Randolf4edd7612010-09-17 11:36:56 +09002448 spin_lock_bh(&txq->lock);
Bruno Randolf23413292010-09-17 11:37:07 +09002449 if (txq->txq_len > 1) {
Bruno Randolf4edd7612010-09-17 11:36:56 +09002450 if (txq->txq_poll_mark) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002451 ATH5K_DBG(ah, ATH5K_DEBUG_XMIT,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002452 "TX queue stuck %d\n",
2453 txq->qnum);
2454 needreset = true;
Bruno Randolf923e5b32010-09-17 11:37:02 +09002455 txq->txq_stuck++;
Bruno Randolf4edd7612010-09-17 11:36:56 +09002456 spin_unlock_bh(&txq->lock);
2457 break;
2458 } else {
2459 txq->txq_poll_mark = true;
2460 }
2461 }
2462 spin_unlock_bh(&txq->lock);
2463 }
2464 }
2465
2466 if (needreset) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002467 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002468 "TX queues stuck, resetting\n");
Pavel Roskine0d687b2011-07-14 20:21:55 -04002469 ath5k_reset(ah, NULL, true);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002470 }
2471
Pavel Roskine0d687b2011-07-14 20:21:55 -04002472 mutex_unlock(&ah->lock);
Bob Copeland599b13a2011-01-18 08:06:43 -05002473
Pavel Roskine0d687b2011-07-14 20:21:55 -04002474 ieee80211_queue_delayed_work(ah->hw, &ah->tx_complete_work,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002475 msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
2476}
2477
2478
Bob Copeland8a63fac2010-09-17 12:45:07 +09002479/*************************\
2480* Initialization routines *
2481\*************************/
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002482
Felix Fietkau9b4760e2012-04-17 00:39:27 -04002483static const struct ieee80211_iface_limit if_limits[] = {
2484 { .max = 2048, .types = BIT(NL80211_IFTYPE_STATION) },
2485 { .max = 4, .types =
2486#ifdef CONFIG_MAC80211_MESH
2487 BIT(NL80211_IFTYPE_MESH_POINT) |
2488#endif
2489 BIT(NL80211_IFTYPE_AP) },
2490};
2491
2492static const struct ieee80211_iface_combination if_comb = {
2493 .limits = if_limits,
2494 .n_limits = ARRAY_SIZE(if_limits),
2495 .max_interfaces = 2048,
2496 .num_different_channels = 1,
2497};
2498
Bill Pembertone829cf92012-12-03 09:56:28 -05002499int
Pavel Roskinbb1f3ad2011-07-26 22:27:05 -04002500ath5k_init_ah(struct ath5k_hw *ah, const struct ath_bus_ops *bus_ops)
Felix Fietkau132b1c32010-12-02 10:26:56 +01002501{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002502 struct ieee80211_hw *hw = ah->hw;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002503 struct ath_common *common;
2504 int ret;
2505 int csz;
2506
2507 /* Initialize driver private data */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002508 SET_IEEE80211_DEV(hw, ah->dev);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002509 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
Nick Kossifidisb9e61f12010-12-03 06:12:39 +02002510 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
2511 IEEE80211_HW_SIGNAL_DBM |
Chun-Yeow Yeoh90e62742012-09-14 18:26:11 +08002512 IEEE80211_HW_MFP_CAPABLE |
Thomas Huehn0967e012013-06-11 15:10:31 +02002513 IEEE80211_HW_REPORTS_TX_ACK_STATUS |
2514 IEEE80211_HW_SUPPORTS_RC_TABLE;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002515
2516 hw->wiphy->interface_modes =
2517 BIT(NL80211_IFTYPE_AP) |
2518 BIT(NL80211_IFTYPE_STATION) |
2519 BIT(NL80211_IFTYPE_ADHOC) |
2520 BIT(NL80211_IFTYPE_MESH_POINT);
2521
Felix Fietkau9b4760e2012-04-17 00:39:27 -04002522 hw->wiphy->iface_combinations = &if_comb;
2523 hw->wiphy->n_iface_combinations = 1;
2524
Antonio Quartullif9972572012-01-14 11:42:43 +01002525 /* SW support for IBSS_RSN is provided by mac80211 */
2526 hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
2527
Bruno Randolf3de135d2010-12-16 11:30:33 +09002528 /* both antennas can be configured as RX or TX */
2529 hw->wiphy->available_antennas_tx = 0x3;
2530 hw->wiphy->available_antennas_rx = 0x3;
2531
Felix Fietkau132b1c32010-12-02 10:26:56 +01002532 hw->extra_tx_headroom = 2;
2533 hw->channel_change_time = 5000;
2534
2535 /*
2536 * Mark the device as detached to avoid processing
2537 * interrupts until setup is complete.
2538 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002539 __set_bit(ATH_STAT_INVALID, ah->status);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002540
Pavel Roskine0d687b2011-07-14 20:21:55 -04002541 ah->opmode = NL80211_IFTYPE_STATION;
2542 ah->bintval = 1000;
2543 mutex_init(&ah->lock);
2544 spin_lock_init(&ah->rxbuflock);
2545 spin_lock_init(&ah->txbuflock);
2546 spin_lock_init(&ah->block);
2547 spin_lock_init(&ah->irqlock);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002548
2549 /* Setup interrupt handler */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002550 ret = request_irq(ah->irq, ath5k_intr, IRQF_SHARED, "ath", ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002551 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002552 ATH5K_ERR(ah, "request_irq failed\n");
Felix Fietkau132b1c32010-12-02 10:26:56 +01002553 goto err;
2554 }
2555
Pavel Roskine0d687b2011-07-14 20:21:55 -04002556 common = ath5k_hw_common(ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002557 common->ops = &ath5k_common_ops;
2558 common->bus_ops = bus_ops;
Pavel Roskine0d687b2011-07-14 20:21:55 -04002559 common->ah = ah;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002560 common->hw = hw;
Pavel Roskine0d687b2011-07-14 20:21:55 -04002561 common->priv = ah;
Felix Fietkau26d16d22011-07-12 09:02:01 +08002562 common->clockrate = 40;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002563
2564 /*
2565 * Cache line size is used to size and align various
2566 * structures used to communicate with the hardware.
2567 */
2568 ath5k_read_cachesize(common, &csz);
2569 common->cachelsz = csz << 2; /* convert to bytes */
2570
2571 spin_lock_init(&common->cc_lock);
2572
2573 /* Initialize device */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002574 ret = ath5k_hw_init(ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002575 if (ret)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002576 goto err_irq;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002577
Nick Kossifidis86f62d92011-11-25 20:40:28 +02002578 /* Set up multi-rate retry capabilities */
2579 if (ah->ah_capabilities.cap_has_mrr_support) {
Felix Fietkau132b1c32010-12-02 10:26:56 +01002580 hw->max_rates = 4;
Bruno Randolf76a9f6f2011-01-28 16:52:11 +09002581 hw->max_rate_tries = max(AR5K_INIT_RETRY_SHORT,
2582 AR5K_INIT_RETRY_LONG);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002583 }
2584
2585 hw->vif_data_size = sizeof(struct ath5k_vif);
2586
2587 /* Finish private driver data initialization */
2588 ret = ath5k_init(hw);
2589 if (ret)
2590 goto err_ah;
2591
Pavel Roskine0d687b2011-07-14 20:21:55 -04002592 ATH5K_INFO(ah, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
2593 ath5k_chip_name(AR5K_VERSION_MAC, ah->ah_mac_srev),
2594 ah->ah_mac_srev,
2595 ah->ah_phy_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002596
Pavel Roskine0d687b2011-07-14 20:21:55 -04002597 if (!ah->ah_single_chip) {
Felix Fietkau132b1c32010-12-02 10:26:56 +01002598 /* Single chip radio (!RF5111) */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002599 if (ah->ah_radio_5ghz_revision &&
2600 !ah->ah_radio_2ghz_revision) {
Felix Fietkau132b1c32010-12-02 10:26:56 +01002601 /* No 5GHz support -> report 2GHz radio */
2602 if (!test_bit(AR5K_MODE_11A,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002603 ah->ah_capabilities.cap_mode)) {
2604 ATH5K_INFO(ah, "RF%s 2GHz radio found (0x%x)\n",
Felix Fietkau132b1c32010-12-02 10:26:56 +01002605 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002606 ah->ah_radio_5ghz_revision),
2607 ah->ah_radio_5ghz_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002608 /* No 2GHz support (5110 and some
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04002609 * 5GHz only cards) -> report 5GHz radio */
Felix Fietkau132b1c32010-12-02 10:26:56 +01002610 } else if (!test_bit(AR5K_MODE_11B,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002611 ah->ah_capabilities.cap_mode)) {
2612 ATH5K_INFO(ah, "RF%s 5GHz radio found (0x%x)\n",
Felix Fietkau132b1c32010-12-02 10:26:56 +01002613 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002614 ah->ah_radio_5ghz_revision),
2615 ah->ah_radio_5ghz_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002616 /* Multiband radio */
2617 } else {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002618 ATH5K_INFO(ah, "RF%s multiband radio found"
Felix Fietkau132b1c32010-12-02 10:26:56 +01002619 " (0x%x)\n",
2620 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002621 ah->ah_radio_5ghz_revision),
2622 ah->ah_radio_5ghz_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002623 }
2624 }
2625 /* Multi chip radio (RF5111 - RF2111) ->
2626 * report both 2GHz/5GHz radios */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002627 else if (ah->ah_radio_5ghz_revision &&
2628 ah->ah_radio_2ghz_revision) {
2629 ATH5K_INFO(ah, "RF%s 5GHz radio found (0x%x)\n",
Felix Fietkau132b1c32010-12-02 10:26:56 +01002630 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002631 ah->ah_radio_5ghz_revision),
2632 ah->ah_radio_5ghz_revision);
2633 ATH5K_INFO(ah, "RF%s 2GHz radio found (0x%x)\n",
Felix Fietkau132b1c32010-12-02 10:26:56 +01002634 ath5k_chip_name(AR5K_VERSION_RAD,
Pavel Roskine0d687b2011-07-14 20:21:55 -04002635 ah->ah_radio_2ghz_revision),
2636 ah->ah_radio_2ghz_revision);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002637 }
2638 }
2639
Pavel Roskine0d687b2011-07-14 20:21:55 -04002640 ath5k_debug_init_device(ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002641
2642 /* ready to process interrupts */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002643 __clear_bit(ATH_STAT_INVALID, ah->status);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002644
2645 return 0;
2646err_ah:
Pavel Roskine0d687b2011-07-14 20:21:55 -04002647 ath5k_hw_deinit(ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002648err_irq:
Pavel Roskine0d687b2011-07-14 20:21:55 -04002649 free_irq(ah->irq, ah);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002650err:
2651 return ret;
2652}
2653
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002654static int
Pavel Roskine0d687b2011-07-14 20:21:55 -04002655ath5k_stop_locked(struct ath5k_hw *ah)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002656{
Bob Copelandcec8db22009-07-04 12:59:51 -04002657
Pavel Roskine0d687b2011-07-14 20:21:55 -04002658 ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "invalid %u\n",
2659 test_bit(ATH_STAT_INVALID, ah->status));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002660
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002661 /*
Bob Copeland8a63fac2010-09-17 12:45:07 +09002662 * Shutdown the hardware and driver:
2663 * stop output from above
2664 * disable interrupts
2665 * turn off timers
2666 * turn off the radio
2667 * clear transmit machinery
2668 * clear receive machinery
2669 * drain and release tx queues
2670 * reclaim beacon resources
2671 * power down hardware
2672 *
2673 * Note that some of this work is not possible if the
2674 * hardware is gone (invalid).
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002675 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002676 ieee80211_stop_queues(ah->hw);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002677
Pavel Roskine0d687b2011-07-14 20:21:55 -04002678 if (!test_bit(ATH_STAT_INVALID, ah->status)) {
2679 ath5k_led_off(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002680 ath5k_hw_set_imr(ah, 0);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002681 synchronize_irq(ah->irq);
2682 ath5k_rx_stop(ah);
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02002683 ath5k_hw_dma_stop(ah);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002684 ath5k_drain_tx_buffs(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002685 ath5k_hw_phy_disable(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002686 }
2687
Bob Copeland8a63fac2010-09-17 12:45:07 +09002688 return 0;
2689}
2690
Pavel Roskinfabba042011-07-21 13:36:28 -04002691int ath5k_start(struct ieee80211_hw *hw)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002692{
Pavel Roskinfabba042011-07-21 13:36:28 -04002693 struct ath5k_hw *ah = hw->priv;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002694 struct ath_common *common = ath5k_hw_common(ah);
2695 int ret, i;
2696
Pavel Roskine0d687b2011-07-14 20:21:55 -04002697 mutex_lock(&ah->lock);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002698
Pavel Roskine0d687b2011-07-14 20:21:55 -04002699 ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "mode %d\n", ah->opmode);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002700
2701 /*
2702 * Stop anything previously setup. This is safe
2703 * no matter this is the first time through or not.
2704 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002705 ath5k_stop_locked(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002706
2707 /*
2708 * The basic interface to setting the hardware in a good
2709 * state is ``reset''. On return the hardware is known to
2710 * be powered up and with interrupts disabled. This must
2711 * be followed by initialization of the appropriate bits
2712 * and then setup of the interrupt mask.
2713 */
Karl Beldan675a0b02013-03-25 16:26:57 +01002714 ah->curchan = ah->hw->conf.chandef.chan;
Nick Kossifidis34ce6442011-11-25 20:40:22 +02002715 ah->imask = AR5K_INT_RXOK
2716 | AR5K_INT_RXERR
2717 | AR5K_INT_RXEOL
2718 | AR5K_INT_RXORN
2719 | AR5K_INT_TXDESC
2720 | AR5K_INT_TXEOL
2721 | AR5K_INT_FATAL
2722 | AR5K_INT_GLOBAL
2723 | AR5K_INT_MIB;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002724
Pavel Roskine0d687b2011-07-14 20:21:55 -04002725 ret = ath5k_reset(ah, NULL, false);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002726 if (ret)
2727 goto done;
2728
Nick Kossifidis84e1e732011-11-25 20:40:27 +02002729 if (!ath5k_modparam_no_hw_rfkill_switch)
2730 ath5k_rfkill_hw_start(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002731
2732 /*
2733 * Reset the key cache since some parts do not reset the
2734 * contents on initial power up or resume from suspend.
2735 */
2736 for (i = 0; i < common->keymax; i++)
2737 ath_hw_keyreset(common, (u16) i);
2738
Nick Kossifidis61cde032010-11-23 21:12:23 +02002739 /* Use higher rates for acks instead of base
2740 * rate */
2741 ah->ah_ack_bitrate_high = true;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002742
Pavel Roskine0d687b2011-07-14 20:21:55 -04002743 for (i = 0; i < ARRAY_SIZE(ah->bslot); i++)
2744 ah->bslot[i] = NULL;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002745
Bob Copeland8a63fac2010-09-17 12:45:07 +09002746 ret = 0;
2747done:
2748 mmiowb();
Pavel Roskine0d687b2011-07-14 20:21:55 -04002749 mutex_unlock(&ah->lock);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002750
Stanislaw Gruszkadb178342013-05-02 09:43:57 +02002751 set_bit(ATH_STAT_STARTED, ah->status);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002752 ieee80211_queue_delayed_work(ah->hw, &ah->tx_complete_work,
Bruno Randolf4edd7612010-09-17 11:36:56 +09002753 msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
2754
Bob Copeland8a63fac2010-09-17 12:45:07 +09002755 return ret;
2756}
2757
Pavel Roskine0d687b2011-07-14 20:21:55 -04002758static void ath5k_stop_tasklets(struct ath5k_hw *ah)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002759{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002760 ah->rx_pending = false;
2761 ah->tx_pending = false;
2762 tasklet_kill(&ah->rxtq);
2763 tasklet_kill(&ah->txtq);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002764 tasklet_kill(&ah->beacontq);
2765 tasklet_kill(&ah->ani_tasklet);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002766}
2767
2768/*
2769 * Stop the device, grabbing the top-level lock to protect
2770 * against concurrent entry through ath5k_init (which can happen
2771 * if another thread does a system call and the thread doing the
2772 * stop is preempted).
2773 */
Pavel Roskinfabba042011-07-21 13:36:28 -04002774void ath5k_stop(struct ieee80211_hw *hw)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002775{
Pavel Roskinfabba042011-07-21 13:36:28 -04002776 struct ath5k_hw *ah = hw->priv;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002777 int ret;
2778
Pavel Roskine0d687b2011-07-14 20:21:55 -04002779 mutex_lock(&ah->lock);
2780 ret = ath5k_stop_locked(ah);
2781 if (ret == 0 && !test_bit(ATH_STAT_INVALID, ah->status)) {
Bob Copeland8a63fac2010-09-17 12:45:07 +09002782 /*
2783 * Don't set the card in full sleep mode!
2784 *
2785 * a) When the device is in this state it must be carefully
2786 * woken up or references to registers in the PCI clock
2787 * domain may freeze the bus (and system). This varies
2788 * by chip and is mostly an issue with newer parts
2789 * (madwifi sources mentioned srev >= 0x78) that go to
2790 * sleep more quickly.
2791 *
2792 * b) On older chips full sleep results a weird behaviour
2793 * during wakeup. I tested various cards with srev < 0x78
2794 * and they don't wake up after module reload, a second
2795 * module reload is needed to bring the card up again.
2796 *
2797 * Until we figure out what's going on don't enable
2798 * full chip reset on any chip (this is what Legacy HAL
2799 * and Sam's HAL do anyway). Instead Perform a full reset
2800 * on the device (same as initial state after attach) and
2801 * leave it idle (keep MAC/BB on warm reset) */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002802 ret = ath5k_hw_on_hold(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002803
Pavel Roskine0d687b2011-07-14 20:21:55 -04002804 ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
Bob Copeland8a63fac2010-09-17 12:45:07 +09002805 "putting device to sleep\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002806 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002807
Bob Copeland8a63fac2010-09-17 12:45:07 +09002808 mmiowb();
Pavel Roskine0d687b2011-07-14 20:21:55 -04002809 mutex_unlock(&ah->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002810
Pavel Roskine0d687b2011-07-14 20:21:55 -04002811 ath5k_stop_tasklets(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002812
Stanislaw Gruszkadb178342013-05-02 09:43:57 +02002813 clear_bit(ATH_STAT_STARTED, ah->status);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002814 cancel_delayed_work_sync(&ah->tx_complete_work);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002815
Nick Kossifidis84e1e732011-11-25 20:40:27 +02002816 if (!ath5k_modparam_no_hw_rfkill_switch)
2817 ath5k_rfkill_hw_stop(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002818}
2819
Bob Copeland209d889b2009-05-07 08:09:08 -04002820/*
2821 * Reset the hardware. If chan is not NULL, then also pause rx/tx
2822 * and change to the given channel.
Bob Copeland5faaff72010-07-13 11:32:40 -04002823 *
Pavel Roskine0d687b2011-07-14 20:21:55 -04002824 * This should be called with ah->lock.
Bob Copeland209d889b2009-05-07 08:09:08 -04002825 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002826static int
Pavel Roskine0d687b2011-07-14 20:21:55 -04002827ath5k_reset(struct ath5k_hw *ah, struct ieee80211_channel *chan,
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02002828 bool skip_pcu)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002829{
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002830 struct ath_common *common = ath5k_hw_common(ah);
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002831 int ret, ani_mode;
Nick Kossifidisa99168e2011-06-02 03:09:48 +03002832 bool fast;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002833
Pavel Roskine0d687b2011-07-14 20:21:55 -04002834 ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002835
Bob Copeland450464d2010-07-13 11:32:41 -04002836 ath5k_hw_set_imr(ah, 0);
Pavel Roskine0d687b2011-07-14 20:21:55 -04002837 synchronize_irq(ah->irq);
2838 ath5k_stop_tasklets(ah);
Bob Copeland450464d2010-07-13 11:32:41 -04002839
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002840 /* Save ani mode and disable ANI during
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002841 * reset. If we don't we might get false
2842 * PHY error interrupts. */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002843 ani_mode = ah->ani_state.ani_mode;
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002844 ath5k_ani_init(ah, ATH5K_ANI_MODE_OFF);
2845
Nick Kossifidis19252ec2010-12-03 06:05:19 +02002846 /* We are going to empty hw queues
2847 * so we should also free any remaining
2848 * tx buffers */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002849 ath5k_drain_tx_buffs(ah);
Bruno Randolf930a7622011-01-19 18:21:13 +09002850 if (chan)
Pavel Roskine0d687b2011-07-14 20:21:55 -04002851 ah->curchan = chan;
Nick Kossifidisa99168e2011-06-02 03:09:48 +03002852
2853 fast = ((chan != NULL) && modparam_fastchanswitch) ? 1 : 0;
2854
Pavel Roskine0d687b2011-07-14 20:21:55 -04002855 ret = ath5k_hw_reset(ah, ah->opmode, ah->curchan, fast, skip_pcu);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002856 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002857 ATH5K_ERR(ah, "can't reset hardware (%d)\n", ret);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002858 goto err;
2859 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002860
Pavel Roskine0d687b2011-07-14 20:21:55 -04002861 ret = ath5k_rx_start(ah);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002862 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002863 ATH5K_ERR(ah, "can't start recv logic\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002864 goto err;
2865 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002866
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002867 ath5k_ani_init(ah, ani_mode);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002868
Nick Kossifidisce169ac2011-11-25 20:40:23 +02002869 /*
2870 * Set calibration intervals
2871 *
2872 * Note: We don't need to run calibration imediately
2873 * since some initial calibration is done on reset
2874 * even for fast channel switching. Also on scanning
2875 * this will get set again and again and it won't get
2876 * executed unless we connect somewhere and spend some
2877 * time on the channel (that's what calibration needs
2878 * anyway to be accurate).
2879 */
2880 ah->ah_cal_next_full = jiffies +
2881 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
2882 ah->ah_cal_next_ani = jiffies +
2883 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
2884 ah->ah_cal_next_short = jiffies +
2885 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_SHORT);
2886
Bruno Randolf5dcc03f2010-12-02 19:12:31 +09002887 ewma_init(&ah->ah_beacon_rssi_avg, 1024, 8);
Bruno Randolfafe86282010-05-19 10:31:10 +09002888
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002889 /* clear survey data and cycle counters */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002890 memset(&ah->survey, 0, sizeof(ah->survey));
Bob Copelandbb007552010-12-26 12:10:05 -05002891 spin_lock_bh(&common->cc_lock);
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002892 ath_hw_cycle_counters_update(common);
2893 memset(&common->cc_survey, 0, sizeof(common->cc_survey));
2894 memset(&common->cc_ani, 0, sizeof(common->cc_ani));
Bob Copelandbb007552010-12-26 12:10:05 -05002895 spin_unlock_bh(&common->cc_lock);
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002896
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002897 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002898 * Change channels and update the h/w rate map if we're switching;
2899 * e.g. 11a to 11b/g.
2900 *
2901 * We may be doing a reset in response to an ioctl that changes the
2902 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002903 *
2904 * XXX needed?
2905 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002906/* ath5k_chan_change(ah, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002907
Pavel Roskine0d687b2011-07-14 20:21:55 -04002908 ath5k_beacon_config(ah);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002909 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002910
Pavel Roskine0d687b2011-07-14 20:21:55 -04002911 ieee80211_wake_queues(ah->hw);
Bruno Randolf397f3852010-05-19 10:30:49 +09002912
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002913 return 0;
2914err:
2915 return ret;
2916}
2917
Bob Copeland5faaff72010-07-13 11:32:40 -04002918static void ath5k_reset_work(struct work_struct *work)
2919{
Pavel Roskine0d687b2011-07-14 20:21:55 -04002920 struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
Bob Copeland5faaff72010-07-13 11:32:40 -04002921 reset_work);
2922
Pavel Roskine0d687b2011-07-14 20:21:55 -04002923 mutex_lock(&ah->lock);
2924 ath5k_reset(ah, NULL, true);
2925 mutex_unlock(&ah->lock);
Bob Copeland5faaff72010-07-13 11:32:40 -04002926}
2927
Bill Pembertone829cf92012-12-03 09:56:28 -05002928static int
Felix Fietkau132b1c32010-12-02 10:26:56 +01002929ath5k_init(struct ieee80211_hw *hw)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002930{
Felix Fietkau132b1c32010-12-02 10:26:56 +01002931
Pavel Roskine0d687b2011-07-14 20:21:55 -04002932 struct ath5k_hw *ah = hw->priv;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002933 struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
Bruno Randolf925e0b02010-09-17 11:36:35 +09002934 struct ath5k_txq *txq;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002935 u8 mac[ETH_ALEN] = {};
2936 int ret;
2937
Bob Copeland8a63fac2010-09-17 12:45:07 +09002938
2939 /*
Bob Copeland8a63fac2010-09-17 12:45:07 +09002940 * Collect the channel list. The 802.11 layer
Pavel Roskin6a2a0e72011-07-09 00:17:51 -04002941 * is responsible for filtering this list based
Bob Copeland8a63fac2010-09-17 12:45:07 +09002942 * on settings like the phy mode and regulatory
2943 * domain restrictions.
2944 */
2945 ret = ath5k_setup_bands(hw);
2946 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002947 ATH5K_ERR(ah, "can't get channels\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002948 goto err;
2949 }
2950
Bob Copeland8a63fac2010-09-17 12:45:07 +09002951 /*
2952 * Allocate tx+rx descriptors and populate the lists.
2953 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002954 ret = ath5k_desc_alloc(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002955 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002956 ATH5K_ERR(ah, "can't allocate descriptors\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002957 goto err;
2958 }
2959
2960 /*
2961 * Allocate hardware transmit queues: one queue for
2962 * beacon frames and one data queue for each QoS
2963 * priority. Note that hw functions handle resetting
2964 * these queues at the needed time.
2965 */
2966 ret = ath5k_beaconq_setup(ah);
2967 if (ret < 0) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002968 ATH5K_ERR(ah, "can't setup a beacon xmit queue\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002969 goto err_desc;
2970 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04002971 ah->bhalq = ret;
2972 ah->cabq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_CAB, 0);
2973 if (IS_ERR(ah->cabq)) {
2974 ATH5K_ERR(ah, "can't setup cab queue\n");
2975 ret = PTR_ERR(ah->cabq);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002976 goto err_bhal;
2977 }
2978
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002979 /* 5211 and 5212 usually support 10 queues but we better rely on the
2980 * capability information */
2981 if (ah->ah_capabilities.cap_queues.q_tx_num >= 6) {
2982 /* This order matches mac80211's queue priority, so we can
2983 * directly use the mac80211 queue number without any mapping */
Pavel Roskine0d687b2011-07-14 20:21:55 -04002984 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VO);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002985 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002986 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002987 ret = PTR_ERR(txq);
2988 goto err_queues;
2989 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04002990 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VI);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002991 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002992 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002993 ret = PTR_ERR(txq);
2994 goto err_queues;
2995 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04002996 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002997 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04002998 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002999 ret = PTR_ERR(txq);
3000 goto err_queues;
3001 }
Pavel Roskine0d687b2011-07-14 20:21:55 -04003002 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09003003 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04003004 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09003005 ret = PTR_ERR(txq);
3006 goto err_queues;
3007 }
3008 hw->queues = 4;
3009 } else {
3010 /* older hardware (5210) can only support one data queue */
Pavel Roskine0d687b2011-07-14 20:21:55 -04003011 txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09003012 if (IS_ERR(txq)) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04003013 ATH5K_ERR(ah, "can't setup xmit queue\n");
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09003014 ret = PTR_ERR(txq);
3015 goto err_queues;
3016 }
3017 hw->queues = 1;
Bob Copeland8a63fac2010-09-17 12:45:07 +09003018 }
3019
Pavel Roskine0d687b2011-07-14 20:21:55 -04003020 tasklet_init(&ah->rxtq, ath5k_tasklet_rx, (unsigned long)ah);
3021 tasklet_init(&ah->txtq, ath5k_tasklet_tx, (unsigned long)ah);
Pavel Roskine0d687b2011-07-14 20:21:55 -04003022 tasklet_init(&ah->beacontq, ath5k_tasklet_beacon, (unsigned long)ah);
3023 tasklet_init(&ah->ani_tasklet, ath5k_tasklet_ani, (unsigned long)ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003024
Pavel Roskine0d687b2011-07-14 20:21:55 -04003025 INIT_WORK(&ah->reset_work, ath5k_reset_work);
Nick Kossifidisce169ac2011-11-25 20:40:23 +02003026 INIT_WORK(&ah->calib_work, ath5k_calibrate_work);
Pavel Roskine0d687b2011-07-14 20:21:55 -04003027 INIT_DELAYED_WORK(&ah->tx_complete_work, ath5k_tx_complete_poll_work);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003028
Felix Fietkaufa9bfd62011-04-13 21:56:44 +02003029 ret = ath5k_hw_common(ah)->bus_ops->eeprom_read_mac(ah, mac);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003030 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04003031 ATH5K_ERR(ah, "unable to read address from EEPROM\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09003032 goto err_queues;
3033 }
3034
3035 SET_IEEE80211_PERM_ADDR(hw, mac);
3036 /* All MAC address bits matter for ACKs */
Pavel Roskine0d687b2011-07-14 20:21:55 -04003037 ath5k_update_bssid_mask_and_opmode(ah, NULL);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003038
3039 regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
3040 ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
3041 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04003042 ATH5K_ERR(ah, "can't initialize regulatory system\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09003043 goto err_queues;
3044 }
3045
3046 ret = ieee80211_register_hw(hw);
3047 if (ret) {
Pavel Roskine0d687b2011-07-14 20:21:55 -04003048 ATH5K_ERR(ah, "can't register ieee80211 hw\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09003049 goto err_queues;
3050 }
3051
3052 if (!ath_is_world_regd(regulatory))
3053 regulatory_hint(hw->wiphy, regulatory->alpha2);
3054
Pavel Roskine0d687b2011-07-14 20:21:55 -04003055 ath5k_init_leds(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003056
Pavel Roskine0d687b2011-07-14 20:21:55 -04003057 ath5k_sysfs_register(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003058
3059 return 0;
3060err_queues:
Pavel Roskine0d687b2011-07-14 20:21:55 -04003061 ath5k_txq_release(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003062err_bhal:
Pavel Roskine0d687b2011-07-14 20:21:55 -04003063 ath5k_hw_release_tx_queue(ah, ah->bhalq);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003064err_desc:
Pavel Roskine0d687b2011-07-14 20:21:55 -04003065 ath5k_desc_free(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003066err:
3067 return ret;
3068}
3069
Felix Fietkau132b1c32010-12-02 10:26:56 +01003070void
Pavel Roskinbb1f3ad2011-07-26 22:27:05 -04003071ath5k_deinit_ah(struct ath5k_hw *ah)
Bob Copeland8a63fac2010-09-17 12:45:07 +09003072{
Pavel Roskine0d687b2011-07-14 20:21:55 -04003073 struct ieee80211_hw *hw = ah->hw;
Bob Copeland8a63fac2010-09-17 12:45:07 +09003074
3075 /*
3076 * NB: the order of these is important:
3077 * o call the 802.11 layer before detaching ath5k_hw to
3078 * ensure callbacks into the driver to delete global
3079 * key cache entries can be handled
3080 * o reclaim the tx queue data structures after calling
3081 * the 802.11 layer as we'll get called back to reclaim
3082 * node state and potentially want to use them
3083 * o to cleanup the tx queues the hal is called, so detach
3084 * it last
3085 * XXX: ??? detach ath5k_hw ???
3086 * Other than that, it's straightforward...
3087 */
3088 ieee80211_unregister_hw(hw);
Pavel Roskine0d687b2011-07-14 20:21:55 -04003089 ath5k_desc_free(ah);
3090 ath5k_txq_release(ah);
3091 ath5k_hw_release_tx_queue(ah, ah->bhalq);
3092 ath5k_unregister_leds(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003093
Pavel Roskine0d687b2011-07-14 20:21:55 -04003094 ath5k_sysfs_unregister(ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003095 /*
3096 * NB: can't reclaim these until after ieee80211_ifdetach
3097 * returns because we'll get called back to reclaim node
3098 * state and potentially want to use them.
3099 */
Pavel Roskine0d687b2011-07-14 20:21:55 -04003100 ath5k_hw_deinit(ah);
3101 free_irq(ah->irq, ah);
Bob Copeland8a63fac2010-09-17 12:45:07 +09003102}
3103
Bruno Randolfcd2c5482010-12-22 19:20:32 +09003104bool
Pavel Roskine0d687b2011-07-14 20:21:55 -04003105ath5k_any_vif_assoc(struct ath5k_hw *ah)
Ben Greearb1ae1ed2010-09-30 12:22:58 -07003106{
Ben Greeare4b0b322011-03-03 14:39:05 -08003107 struct ath5k_vif_iter_data iter_data;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07003108 iter_data.hw_macaddr = NULL;
3109 iter_data.any_assoc = false;
3110 iter_data.need_set_hw_addr = false;
3111 iter_data.found_active = true;
3112
Johannes Berg8b2c9822012-11-06 20:23:30 +01003113 ieee80211_iterate_active_interfaces_atomic(
3114 ah->hw, IEEE80211_IFACE_ITER_RESUME_ALL,
3115 ath5k_vif_iter, &iter_data);
Ben Greearb1ae1ed2010-09-30 12:22:58 -07003116 return iter_data.any_assoc;
3117}
3118
Bruno Randolfcd2c5482010-12-22 19:20:32 +09003119void
Pavel Roskinf5cbc8b2011-06-15 18:03:22 -04003120ath5k_set_beacon_filter(struct ieee80211_hw *hw, bool enable)
Martin Xu02969b32008-11-24 10:49:27 +08003121{
Pavel Roskine0d687b2011-07-14 20:21:55 -04003122 struct ath5k_hw *ah = hw->priv;
Martin Xu02969b32008-11-24 10:49:27 +08003123 u32 rfilt;
3124 rfilt = ath5k_hw_get_rx_filter(ah);
3125 if (enable)
3126 rfilt |= AR5K_RX_FILTER_BEACON;
3127 else
3128 rfilt &= ~AR5K_RX_FILTER_BEACON;
3129 ath5k_hw_set_rx_filter(ah, rfilt);
Pavel Roskine0d687b2011-07-14 20:21:55 -04003130 ah->filter_flags = rfilt;
Martin Xu02969b32008-11-24 10:49:27 +08003131}
Joe Perches227842d2012-03-18 17:30:53 -07003132
3133void _ath5k_printk(const struct ath5k_hw *ah, const char *level,
3134 const char *fmt, ...)
3135{
3136 struct va_format vaf;
3137 va_list args;
3138
3139 va_start(args, fmt);
3140
3141 vaf.fmt = fmt;
3142 vaf.va = &args;
3143
3144 if (ah && ah->hw)
3145 printk("%s" pr_fmt("%s: %pV"),
3146 level, wiphy_name(ah->hw->wiphy), &vaf);
3147 else
3148 printk("%s" pr_fmt("%pV"), level, &vaf);
3149
3150 va_end(args);
3151}