blob: 95e1c161a887f6ce6f128b07a4fed7a1aaf06d53 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000051#include "i915_pmu.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010052#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070053#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080054#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Kristian Høgsberg112b7152009-01-04 16:55:33 -050056static struct drm_driver driver;
57
Chris Wilson0673ad42016-06-24 14:00:22 +010058static unsigned int i915_load_fail_count;
59
60bool __i915_inject_load_failure(const char *func, int line)
61{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000062 if (i915_load_fail_count >= i915_modparams.inject_load_failure)
Chris Wilson0673ad42016-06-24 14:00:22 +010063 return false;
64
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000065 if (++i915_load_fail_count == i915_modparams.inject_load_failure) {
Chris Wilson0673ad42016-06-24 14:00:22 +010066 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000067 i915_modparams.inject_load_failure, func, line);
Chris Wilson0673ad42016-06-24 14:00:22 +010068 return true;
69 }
70
71 return false;
72}
73
74#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
75#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
76 "providing the dmesg log by booting with drm.debug=0xf"
77
78void
79__i915_printk(struct drm_i915_private *dev_priv, const char *level,
80 const char *fmt, ...)
81{
82 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030083 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010084 bool is_error = level[1] <= KERN_ERR[1];
85 bool is_debug = level[1] == KERN_DEBUG[1];
86 struct va_format vaf;
87 va_list args;
88
89 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
90 return;
91
92 va_start(args, fmt);
93
94 vaf.fmt = fmt;
95 vaf.va = &args;
96
David Weinehallc49d13e2016-08-22 13:32:42 +030097 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010098 __builtin_return_address(0), &vaf);
99
100 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +0300101 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100102 shown_bug_once = true;
103 }
104
105 va_end(args);
106}
107
108static bool i915_error_injected(struct drm_i915_private *dev_priv)
109{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000110 return i915_modparams.inject_load_failure &&
111 i915_load_fail_count == i915_modparams.inject_load_failure;
Chris Wilson0673ad42016-06-24 14:00:22 +0100112}
113
114#define i915_load_error(dev_priv, fmt, ...) \
115 __i915_printk(dev_priv, \
116 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
117 fmt, ##__VA_ARGS__)
118
119
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100120static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100121{
122 enum intel_pch ret = PCH_NOP;
123
124 /*
125 * In a virtualized passthrough environment we can be in a
126 * setup where the ISA bridge is not able to be passed through.
127 * In this case, a south bridge can be emulated and we have to
128 * make an educated guess as to which PCH is really there.
129 */
130
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100131 if (IS_GEN5(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100132 ret = PCH_IBX;
133 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100134 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100135 ret = PCH_CPT;
Ville Syrjäläaa032132017-06-20 16:03:07 +0300136 DRM_DEBUG_KMS("Assuming CougarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100137 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100138 ret = PCH_LPT;
Xiong Zhang817aef52017-06-15 11:11:45 +0800139 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
140 dev_priv->pch_id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
141 else
142 dev_priv->pch_id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100143 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100144 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100145 ret = PCH_SPT;
146 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700147 } else if (IS_COFFEELAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Rodrigo Viviacf1dba2017-06-06 13:30:31 -0700148 ret = PCH_CNP;
Rodrigo Vivi80937812017-06-08 08:49:59 -0700149 DRM_DEBUG_KMS("Assuming CannonPoint PCH\n");
Robert Beckett30c964a2015-08-28 13:10:22 +0100150 }
151
152 return ret;
153}
154
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000155static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800156{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200157 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800158
Ben Widawskyce1bb322013-04-05 13:12:44 -0700159 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
160 * (which really amounts to a PCH but no South Display).
161 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000162 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700163 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700164 return;
165 }
166
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800167 /*
168 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
169 * make graphics device passthrough work easy for VMM, that only
170 * need to expose ISA bridge to let driver know the real hardware
171 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800172 *
173 * In some virtualized environments (e.g. XEN), there is irrelevant
174 * ISA bridge in the system. To work reliably, we should scan trhough
175 * all the ISA bridge devices and check for the first match, instead
176 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800177 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200178 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800179 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200180 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300181
182 dev_priv->pch_id = id;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700183
Jesse Barnes90711d52011-04-28 14:48:02 -0700184 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
185 dev_priv->pch_type = PCH_IBX;
186 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100187 WARN_ON(!IS_GEN5(dev_priv));
Jesse Barnes90711d52011-04-28 14:48:02 -0700188 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800189 dev_priv->pch_type = PCH_CPT;
190 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Ville Syrjäläd4cdbf02017-06-20 16:03:09 +0300191 WARN_ON(!IS_GEN6(dev_priv) &&
192 !IS_IVYBRIDGE(dev_priv));
Jesse Barnesc7925132011-04-07 12:33:56 -0700193 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
194 /* PantherPoint is CPT compatible */
195 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300196 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Ville Syrjäläd4cdbf02017-06-20 16:03:09 +0300197 WARN_ON(!IS_GEN6(dev_priv) &&
198 !IS_IVYBRIDGE(dev_priv));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300199 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
200 dev_priv->pch_type = PCH_LPT;
201 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100202 WARN_ON(!IS_HASWELL(dev_priv) &&
203 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100204 WARN_ON(IS_HSW_ULT(dev_priv) ||
205 IS_BDW_ULT(dev_priv));
Ben Widawskye76e0632013-11-07 21:40:41 -0800206 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
207 dev_priv->pch_type = PCH_LPT;
208 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100209 WARN_ON(!IS_HASWELL(dev_priv) &&
210 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100211 WARN_ON(!IS_HSW_ULT(dev_priv) &&
212 !IS_BDW_ULT(dev_priv));
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300213 } else if (id == INTEL_PCH_WPT_DEVICE_ID_TYPE) {
214 /* WildcatPoint is LPT compatible */
215 dev_priv->pch_type = PCH_LPT;
216 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
217 WARN_ON(!IS_HASWELL(dev_priv) &&
218 !IS_BROADWELL(dev_priv));
219 WARN_ON(IS_HSW_ULT(dev_priv) ||
220 IS_BDW_ULT(dev_priv));
221 } else if (id == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE) {
222 /* WildcatPoint is LPT compatible */
223 dev_priv->pch_type = PCH_LPT;
224 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
225 WARN_ON(!IS_HASWELL(dev_priv) &&
226 !IS_BROADWELL(dev_priv));
227 WARN_ON(!IS_HSW_ULT(dev_priv) &&
228 !IS_BDW_ULT(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530229 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
230 dev_priv->pch_type = PCH_SPT;
231 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100232 WARN_ON(!IS_SKYLAKE(dev_priv) &&
233 !IS_KABYLAKE(dev_priv));
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300234 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530235 dev_priv->pch_type = PCH_SPT;
236 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100237 WARN_ON(!IS_SKYLAKE(dev_priv) &&
238 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700239 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
240 dev_priv->pch_type = PCH_KBP;
Rodrigo Vivi23247d72017-07-31 11:52:20 -0700241 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
Jani Nikula85327742017-02-01 15:46:09 +0200242 WARN_ON(!IS_SKYLAKE(dev_priv) &&
Rodrigo Vivieb371932017-08-21 16:50:56 -0700243 !IS_KABYLAKE(dev_priv) &&
244 !IS_COFFEELAKE(dev_priv));
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -0700245 } else if (id == INTEL_PCH_CNP_DEVICE_ID_TYPE) {
246 dev_priv->pch_type = PCH_CNP;
Rodrigo Vivi23247d72017-07-31 11:52:20 -0700247 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700248 WARN_ON(!IS_CANNONLAKE(dev_priv) &&
249 !IS_COFFEELAKE(dev_priv));
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300250 } else if (id == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE) {
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700251 dev_priv->pch_type = PCH_CNP;
Rodrigo Vivi23247d72017-07-31 11:52:20 -0700252 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
Rodrigo Vivi80937812017-06-08 08:49:59 -0700253 WARN_ON(!IS_CANNONLAKE(dev_priv) &&
254 !IS_COFFEELAKE(dev_priv));
Anusha Srivatsa5c8ea012018-01-11 16:00:10 -0200255 } else if (id == INTEL_PCH_ICP_DEVICE_ID_TYPE) {
256 dev_priv->pch_type = PCH_ICP;
257 DRM_DEBUG_KMS("Found Ice Lake PCH\n");
258 WARN_ON(!IS_ICELAKE(dev_priv));
Ville Syrjäläd4cdbf02017-06-20 16:03:09 +0300259 } else if (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
260 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
261 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200262 pch->subsystem_vendor ==
263 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
264 pch->subsystem_device ==
265 PCI_SUBDEVICE_ID_QEMU)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100266 dev_priv->pch_type =
267 intel_virt_detect_pch(dev_priv);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200268 } else
269 continue;
270
Rui Guo6a9c4b32013-06-19 21:10:23 +0800271 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800272 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800273 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800274 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200275 DRM_DEBUG_KMS("No PCH found.\n");
276
277 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800278}
279
Chris Wilson0673ad42016-06-24 14:00:22 +0100280static int i915_getparam(struct drm_device *dev, void *data,
281 struct drm_file *file_priv)
282{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100283 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300284 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100285 drm_i915_getparam_t *param = data;
286 int value;
287
288 switch (param->param) {
289 case I915_PARAM_IRQ_ACTIVE:
290 case I915_PARAM_ALLOW_BATCHBUFFER:
291 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800292 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100293 /* Reject all old ums/dri params. */
294 return -ENODEV;
295 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300296 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100297 break;
298 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300299 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100300 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100301 case I915_PARAM_NUM_FENCES_AVAIL:
302 value = dev_priv->num_fence_regs;
303 break;
304 case I915_PARAM_HAS_OVERLAY:
305 value = dev_priv->overlay ? 1 : 0;
306 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100307 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530308 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100309 break;
310 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530311 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100312 break;
313 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530314 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100315 break;
316 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530317 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100318 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100319 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300320 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100321 break;
322 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300323 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100324 break;
325 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300326 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100327 break;
328 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson93c6e962017-11-20 20:55:04 +0000329 value = HAS_LEGACY_SEMAPHORES(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100330 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100331 case I915_PARAM_HAS_SECURE_BATCHES:
332 value = capable(CAP_SYS_ADMIN);
333 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100334 case I915_PARAM_CMD_PARSER_VERSION:
335 value = i915_cmd_parser_get_version(dev_priv);
336 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100337 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300338 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100339 if (!value)
340 return -ENODEV;
341 break;
342 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300343 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100344 if (!value)
345 return -ENODEV;
346 break;
347 case I915_PARAM_HAS_GPU_RESET:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000348 value = i915_modparams.enable_hangcheck &&
349 intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100350 if (value && intel_has_reset_engine(dev_priv))
351 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100352 break;
353 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300354 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100355 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100356 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300357 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100358 break;
359 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300360 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100361 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800362 case I915_PARAM_HUC_STATUS:
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530363 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800364 value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530365 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800366 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100367 case I915_PARAM_MMAP_GTT_VERSION:
368 /* Though we've started our numbering from 1, and so class all
369 * earlier versions as 0, in effect their value is undefined as
370 * the ioctl will report EINVAL for the unknown param!
371 */
372 value = i915_gem_mmap_gtt_version();
373 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000374 case I915_PARAM_HAS_SCHEDULER:
Chris Wilsonbf64e0b2017-10-03 21:34:51 +0100375 value = 0;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100376 if (dev_priv->engine[RCS] && dev_priv->engine[RCS]->schedule) {
Chris Wilsonbf64e0b2017-10-03 21:34:51 +0100377 value |= I915_SCHEDULER_CAP_ENABLED;
Chris Wilsonac14fbd2017-10-03 21:34:53 +0100378 value |= I915_SCHEDULER_CAP_PRIORITY;
Chris Wilsonfb5c5512017-11-20 20:55:00 +0000379 if (HAS_LOGICAL_RING_PREEMPTION(dev_priv))
Chris Wilsonbeecec92017-10-03 21:34:52 +0100380 value |= I915_SCHEDULER_CAP_PREEMPTION;
381 }
Chris Wilson0de91362016-11-14 20:41:01 +0000382 break;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100383
David Weinehall16162472016-09-02 13:46:17 +0300384 case I915_PARAM_MMAP_VERSION:
385 /* Remember to bump this if the version changes! */
386 case I915_PARAM_HAS_GEM:
387 case I915_PARAM_HAS_PAGEFLIPPING:
388 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
389 case I915_PARAM_HAS_RELAXED_FENCING:
390 case I915_PARAM_HAS_COHERENT_RINGS:
391 case I915_PARAM_HAS_RELAXED_DELTA:
392 case I915_PARAM_HAS_GEN7_SOL_RESET:
393 case I915_PARAM_HAS_WAIT_TIMEOUT:
394 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
395 case I915_PARAM_HAS_PINNED_BATCHES:
396 case I915_PARAM_HAS_EXEC_NO_RELOC:
397 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
398 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
399 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000400 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000401 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100402 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100403 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +0100404 case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
David Weinehall16162472016-09-02 13:46:17 +0300405 /* For the time being all of these are always true;
406 * if some supported hardware does not have one of these
407 * features this value needs to be provided from
408 * INTEL_INFO(), a feature macro, or similar.
409 */
410 value = 1;
411 break;
Chris Wilsond2b4b972017-11-10 14:26:33 +0000412 case I915_PARAM_HAS_CONTEXT_ISOLATION:
413 value = intel_engines_has_context_isolation(dev_priv);
414 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100415 case I915_PARAM_SLICE_MASK:
416 value = INTEL_INFO(dev_priv)->sseu.slice_mask;
417 if (!value)
418 return -ENODEV;
419 break;
Robert Braggf5320232017-06-13 12:23:00 +0100420 case I915_PARAM_SUBSLICE_MASK:
421 value = INTEL_INFO(dev_priv)->sseu.subslice_mask;
422 if (!value)
423 return -ENODEV;
424 break;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000425 case I915_PARAM_CS_TIMESTAMP_FREQUENCY:
Lionel Landwerlinf577a032017-11-13 23:34:53 +0000426 value = 1000 * INTEL_INFO(dev_priv)->cs_timestamp_frequency_khz;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000427 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100428 default:
429 DRM_DEBUG("Unknown parameter %d\n", param->param);
430 return -EINVAL;
431 }
432
Chris Wilsondda33002016-06-24 14:00:23 +0100433 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100434 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100435
436 return 0;
437}
438
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000439static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100440{
Chris Wilson0673ad42016-06-24 14:00:22 +0100441 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
442 if (!dev_priv->bridge_dev) {
443 DRM_ERROR("bridge device not found\n");
444 return -1;
445 }
446 return 0;
447}
448
449/* Allocate space for the MCH regs if needed, return nonzero on error */
450static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000451intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100452{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000453 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100454 u32 temp_lo, temp_hi = 0;
455 u64 mchbar_addr;
456 int ret;
457
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000458 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100459 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
460 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
461 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
462
463 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
464#ifdef CONFIG_PNP
465 if (mchbar_addr &&
466 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
467 return 0;
468#endif
469
470 /* Get some space for it */
471 dev_priv->mch_res.name = "i915 MCHBAR";
472 dev_priv->mch_res.flags = IORESOURCE_MEM;
473 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
474 &dev_priv->mch_res,
475 MCHBAR_SIZE, MCHBAR_SIZE,
476 PCIBIOS_MIN_MEM,
477 0, pcibios_align_resource,
478 dev_priv->bridge_dev);
479 if (ret) {
480 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
481 dev_priv->mch_res.start = 0;
482 return ret;
483 }
484
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000485 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100486 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
487 upper_32_bits(dev_priv->mch_res.start));
488
489 pci_write_config_dword(dev_priv->bridge_dev, reg,
490 lower_32_bits(dev_priv->mch_res.start));
491 return 0;
492}
493
494/* Setup MCHBAR if possible, return true if we should disable it again */
495static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000496intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100497{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000498 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100499 u32 temp;
500 bool enabled;
501
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100502 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100503 return;
504
505 dev_priv->mchbar_need_disable = false;
506
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100507 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100508 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
509 enabled = !!(temp & DEVEN_MCHBAR_EN);
510 } else {
511 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
512 enabled = temp & 1;
513 }
514
515 /* If it's already enabled, don't have to do anything */
516 if (enabled)
517 return;
518
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000519 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100520 return;
521
522 dev_priv->mchbar_need_disable = true;
523
524 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100525 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100526 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
527 temp | DEVEN_MCHBAR_EN);
528 } else {
529 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
530 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
531 }
532}
533
534static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000535intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100536{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000537 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100538
539 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100540 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100541 u32 deven_val;
542
543 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
544 &deven_val);
545 deven_val &= ~DEVEN_MCHBAR_EN;
546 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
547 deven_val);
548 } else {
549 u32 mchbar_val;
550
551 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
552 &mchbar_val);
553 mchbar_val &= ~1;
554 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
555 mchbar_val);
556 }
557 }
558
559 if (dev_priv->mch_res.start)
560 release_resource(&dev_priv->mch_res);
561}
562
563/* true = enable decode, false = disable decoder */
564static unsigned int i915_vga_set_decode(void *cookie, bool state)
565{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000566 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100567
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000568 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100569 if (state)
570 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
571 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
572 else
573 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
574}
575
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000576static int i915_resume_switcheroo(struct drm_device *dev);
577static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
578
Chris Wilson0673ad42016-06-24 14:00:22 +0100579static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
580{
581 struct drm_device *dev = pci_get_drvdata(pdev);
582 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
583
584 if (state == VGA_SWITCHEROO_ON) {
585 pr_info("switched on\n");
586 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
587 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300588 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100589 i915_resume_switcheroo(dev);
590 dev->switch_power_state = DRM_SWITCH_POWER_ON;
591 } else {
592 pr_info("switched off\n");
593 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
594 i915_suspend_switcheroo(dev, pmm);
595 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
596 }
597}
598
599static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
600{
601 struct drm_device *dev = pci_get_drvdata(pdev);
602
603 /*
604 * FIXME: open_count is protected by drm_global_mutex but that would lead to
605 * locking inversion with the driver load path. And the access here is
606 * completely racy anyway. So don't bother with locking for now.
607 */
608 return dev->open_count == 0;
609}
610
611static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
612 .set_gpu_state = i915_switcheroo_set_state,
613 .reprobe = NULL,
614 .can_switch = i915_switcheroo_can_switch,
615};
616
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100617static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100618{
Chris Wilson3b19f162017-07-18 14:41:24 +0100619 /* Flush any outstanding unpin_work. */
620 i915_gem_drain_workqueue(dev_priv);
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100621
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100622 mutex_lock(&dev_priv->drm.struct_mutex);
Oscar Mateob8991402017-03-28 09:53:47 -0700623 intel_uc_fini_hw(dev_priv);
Michał Winiarski61b5c152017-12-13 23:13:48 +0100624 intel_uc_fini(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000625 i915_gem_cleanup_engines(dev_priv);
Chris Wilson829a0af2017-06-20 12:05:45 +0100626 i915_gem_contexts_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100627 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100628
Michał Winiarski3176ff42017-12-13 23:13:47 +0100629 intel_uc_fini_wq(dev_priv);
Chris Wilson7c781422017-10-11 15:18:57 +0100630 i915_gem_cleanup_userptr(dev_priv);
631
Chris Wilsonbdeb9782016-12-23 14:57:56 +0000632 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100633
Chris Wilson829a0af2017-06-20 12:05:45 +0100634 WARN_ON(!list_empty(&dev_priv->contexts.list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100635}
636
637static int i915_load_modeset_init(struct drm_device *dev)
638{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100639 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300640 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100641 int ret;
642
643 if (i915_inject_load_failure())
644 return -ENODEV;
645
Jani Nikula66578852017-03-10 15:27:57 +0200646 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100647
648 /* If we have > 1 VGA cards, then we need to arbitrate access
649 * to the common VGA resources.
650 *
651 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
652 * then we do not take part in VGA arbitration and the
653 * vga_client_register() fails with -ENODEV.
654 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000655 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100656 if (ret && ret != -ENODEV)
657 goto out;
658
659 intel_register_dsm_handler();
660
David Weinehall52a05c32016-08-22 13:32:44 +0300661 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100662 if (ret)
663 goto cleanup_vga_client;
664
665 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
666 intel_update_rawclk(dev_priv);
667
668 intel_power_domains_init_hw(dev_priv, false);
669
670 intel_csr_ucode_init(dev_priv);
671
672 ret = intel_irq_install(dev_priv);
673 if (ret)
674 goto cleanup_csr;
675
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000676 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100677
678 /* Important: The output setup functions called by modeset_init need
679 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300680 ret = intel_modeset_init(dev);
681 if (ret)
682 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100683
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100684 intel_uc_init_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100685
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000686 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100687 if (ret)
Oscar Mateo3950bf32017-03-22 10:39:46 -0700688 goto cleanup_uc;
Chris Wilson0673ad42016-06-24 14:00:22 +0100689
Chris Wilsond378a3e2017-11-10 14:26:31 +0000690 intel_setup_overlay(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100691
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000692 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100693 return 0;
694
695 ret = intel_fbdev_init(dev);
696 if (ret)
697 goto cleanup_gem;
698
699 /* Only enable hotplug handling once the fbdev is fully set up. */
700 intel_hpd_init(dev_priv);
701
Chris Wilson0673ad42016-06-24 14:00:22 +0100702 return 0;
703
704cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000705 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300706 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100707 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700708cleanup_uc:
709 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100710cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100711 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000712 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100713cleanup_csr:
714 intel_csr_ucode_fini(dev_priv);
715 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300716 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100717cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300718 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100719out:
720 return ret;
721}
722
Chris Wilson0673ad42016-06-24 14:00:22 +0100723static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
724{
725 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100726 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100727 struct i915_ggtt *ggtt = &dev_priv->ggtt;
728 bool primary;
729 int ret;
730
731 ap = alloc_apertures(1);
732 if (!ap)
733 return -ENOMEM;
734
Matthew Auld73ebd502017-12-11 15:18:20 +0000735 ap->ranges[0].base = ggtt->gmadr.start;
Chris Wilson0673ad42016-06-24 14:00:22 +0100736 ap->ranges[0].size = ggtt->mappable_end;
737
738 primary =
739 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
740
Daniel Vetter44adece2016-08-10 18:52:34 +0200741 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100742
743 kfree(ap);
744
745 return ret;
746}
Chris Wilson0673ad42016-06-24 14:00:22 +0100747
748#if !defined(CONFIG_VGA_CONSOLE)
749static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
750{
751 return 0;
752}
753#elif !defined(CONFIG_DUMMY_CONSOLE)
754static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
755{
756 return -ENODEV;
757}
758#else
759static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
760{
761 int ret = 0;
762
763 DRM_INFO("Replacing VGA console driver\n");
764
765 console_lock();
766 if (con_is_bound(&vga_con))
767 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
768 if (ret == 0) {
769 ret = do_unregister_con_driver(&vga_con);
770
771 /* Ignore "already unregistered". */
772 if (ret == -ENODEV)
773 ret = 0;
774 }
775 console_unlock();
776
777 return ret;
778}
779#endif
780
Chris Wilson0673ad42016-06-24 14:00:22 +0100781static void intel_init_dpio(struct drm_i915_private *dev_priv)
782{
783 /*
784 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
785 * CHV x1 PHY (DP/HDMI D)
786 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
787 */
788 if (IS_CHERRYVIEW(dev_priv)) {
789 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
790 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
791 } else if (IS_VALLEYVIEW(dev_priv)) {
792 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
793 }
794}
795
796static int i915_workqueues_init(struct drm_i915_private *dev_priv)
797{
798 /*
799 * The i915 workqueue is primarily used for batched retirement of
800 * requests (and thus managing bo) once the task has been completed
801 * by the GPU. i915_gem_retire_requests() is called directly when we
802 * need high-priority retirement, such as waiting for an explicit
803 * bo.
804 *
805 * It is also used for periodic low-priority events, such as
806 * idle-timers and recording error state.
807 *
808 * All tasks on the workqueue are expected to acquire the dev mutex
809 * so there is no point in running more than one instance of the
810 * workqueue at any time. Use an ordered one.
811 */
812 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
813 if (dev_priv->wq == NULL)
814 goto out_err;
815
816 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
817 if (dev_priv->hotplug.dp_wq == NULL)
818 goto out_free_wq;
819
Chris Wilson0673ad42016-06-24 14:00:22 +0100820 return 0;
821
Chris Wilson0673ad42016-06-24 14:00:22 +0100822out_free_wq:
823 destroy_workqueue(dev_priv->wq);
824out_err:
825 DRM_ERROR("Failed to allocate workqueues.\n");
826
827 return -ENOMEM;
828}
829
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000830static void i915_engines_cleanup(struct drm_i915_private *i915)
831{
832 struct intel_engine_cs *engine;
833 enum intel_engine_id id;
834
835 for_each_engine(engine, i915, id)
836 kfree(engine);
837}
838
Chris Wilson0673ad42016-06-24 14:00:22 +0100839static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
840{
Chris Wilson0673ad42016-06-24 14:00:22 +0100841 destroy_workqueue(dev_priv->hotplug.dp_wq);
842 destroy_workqueue(dev_priv->wq);
843}
844
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300845/*
846 * We don't keep the workarounds for pre-production hardware, so we expect our
847 * driver to fail on these machines in one way or another. A little warning on
848 * dmesg may help both the user and the bug triagers.
Chris Wilson6a7a6a92017-11-17 10:26:35 +0000849 *
850 * Our policy for removing pre-production workarounds is to keep the
851 * current gen workarounds as a guide to the bring-up of the next gen
852 * (workarounds have a habit of persisting!). Anything older than that
853 * should be removed along with the complications they introduce.
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300854 */
855static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
856{
Chris Wilson248a1242017-01-30 10:44:56 +0000857 bool pre = false;
858
859 pre |= IS_HSW_EARLY_SDV(dev_priv);
860 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000861 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000862
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000863 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300864 DRM_ERROR("This is a pre-production stepping. "
865 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000866 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
867 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300868}
869
Chris Wilson0673ad42016-06-24 14:00:22 +0100870/**
871 * i915_driver_init_early - setup state not requiring device access
872 * @dev_priv: device private
873 *
874 * Initialize everything that is a "SW-only" state, that is state not
875 * requiring accessing the device or exposing the driver via kernel internal
876 * or userspace interfaces. Example steps belonging here: lock initialization,
877 * system memory allocation, setting up device specific attributes and
878 * function hooks not requiring accessing the device.
879 */
880static int i915_driver_init_early(struct drm_i915_private *dev_priv,
881 const struct pci_device_id *ent)
882{
883 const struct intel_device_info *match_info =
884 (struct intel_device_info *)ent->driver_data;
885 struct intel_device_info *device_info;
886 int ret = 0;
887
888 if (i915_inject_load_failure())
889 return -ENODEV;
890
891 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100892 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100893 memcpy(device_info, match_info, sizeof(*device_info));
894 device_info->device_id = dev_priv->drm.pdev->device;
895
Tvrtko Ursulinae7617f2017-09-27 17:41:38 +0100896 BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
897 sizeof(device_info->platform_mask) * BITS_PER_BYTE);
898 device_info->platform_mask = BIT(device_info->platform);
899
Chris Wilson0673ad42016-06-24 14:00:22 +0100900 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
901 device_info->gen_mask = BIT(device_info->gen - 1);
902
903 spin_lock_init(&dev_priv->irq_lock);
904 spin_lock_init(&dev_priv->gpu_error.lock);
905 mutex_init(&dev_priv->backlight_lock);
906 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500907
Chris Wilson0673ad42016-06-24 14:00:22 +0100908 mutex_init(&dev_priv->sb_lock);
909 mutex_init(&dev_priv->modeset_restore_lock);
910 mutex_init(&dev_priv->av_mutex);
911 mutex_init(&dev_priv->wm.wm_mutex);
912 mutex_init(&dev_priv->pps_mutex);
913
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +0100914 intel_uc_init_early(dev_priv);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100915 i915_memcpy_init_early(dev_priv);
916
Chris Wilson0673ad42016-06-24 14:00:22 +0100917 ret = i915_workqueues_init(dev_priv);
918 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000919 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100920
Chris Wilson0673ad42016-06-24 14:00:22 +0100921 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000922 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100923
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000924 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100925 intel_init_dpio(dev_priv);
926 intel_power_domains_init(dev_priv);
927 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200928 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100929 intel_init_display_hooks(dev_priv);
930 intel_init_clock_gating_hooks(dev_priv);
931 intel_init_audio_hooks(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000932 ret = i915_gem_load_init(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100933 if (ret < 0)
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300934 goto err_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100935
David Weinehall36cdd012016-08-22 13:59:31 +0300936 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100937
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300938 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100939
940 return 0;
941
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300942err_irq:
943 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100944 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000945err_engines:
946 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100947 return ret;
948}
949
950/**
951 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
952 * @dev_priv: device private
953 */
954static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
955{
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000956 i915_gem_load_cleanup(dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300957 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100958 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000959 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100960}
961
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000962static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100963{
David Weinehall52a05c32016-08-22 13:32:44 +0300964 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100965 int mmio_bar;
966 int mmio_size;
967
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100968 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100969 /*
970 * Before gen4, the registers and the GTT are behind different BARs.
971 * However, from gen4 onwards, the registers and the GTT are shared
972 * in the same BAR, so we want to restrict this ioremap from
973 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
974 * the register BAR remains the same size for all the earlier
975 * generations up to Ironlake.
976 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000977 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100978 mmio_size = 512 * 1024;
979 else
980 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300981 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100982 if (dev_priv->regs == NULL) {
983 DRM_ERROR("failed to map registers\n");
984
985 return -EIO;
986 }
987
988 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000989 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100990
991 return 0;
992}
993
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000994static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100995{
David Weinehall52a05c32016-08-22 13:32:44 +0300996 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100997
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000998 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300999 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +01001000}
1001
1002/**
1003 * i915_driver_init_mmio - setup device MMIO
1004 * @dev_priv: device private
1005 *
1006 * Setup minimal device state necessary for MMIO accesses later in the
1007 * initialization sequence. The setup here should avoid any other device-wide
1008 * side effects or exposing the driver via kernel internal or user space
1009 * interfaces.
1010 */
1011static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
1012{
Chris Wilson0673ad42016-06-24 14:00:22 +01001013 int ret;
1014
1015 if (i915_inject_load_failure())
1016 return -ENODEV;
1017
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001018 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +01001019 return -EIO;
1020
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001021 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001022 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001023 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +01001024
1025 intel_uncore_init(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001026
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +00001027 intel_uc_init_mmio(dev_priv);
1028
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001029 ret = intel_engines_init_mmio(dev_priv);
1030 if (ret)
1031 goto err_uncore;
1032
Chris Wilson24145512017-01-24 11:01:35 +00001033 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001034
1035 return 0;
1036
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001037err_uncore:
1038 intel_uncore_fini(dev_priv);
1039err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +01001040 pci_dev_put(dev_priv->bridge_dev);
1041
1042 return ret;
1043}
1044
1045/**
1046 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1047 * @dev_priv: device private
1048 */
1049static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1050{
Chris Wilson0673ad42016-06-24 14:00:22 +01001051 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001052 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001053 pci_dev_put(dev_priv->bridge_dev);
1054}
1055
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001056static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1057{
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001058 /*
1059 * i915.enable_ppgtt is read-only, so do an early pass to validate the
1060 * user's requested state against the hardware/driver capabilities. We
1061 * do this now so that we can print out any log messages once rather
1062 * than every time we check intel_enable_ppgtt().
1063 */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001064 i915_modparams.enable_ppgtt =
1065 intel_sanitize_enable_ppgtt(dev_priv,
1066 i915_modparams.enable_ppgtt);
1067 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915_modparams.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +01001068
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +01001069 intel_uc_sanitize_options(dev_priv);
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001070
1071 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001072}
1073
Chris Wilson0673ad42016-06-24 14:00:22 +01001074/**
1075 * i915_driver_init_hw - setup state requiring device access
1076 * @dev_priv: device private
1077 *
1078 * Setup state that requires accessing the device, but doesn't require
1079 * exposing the driver via kernel internal or userspace interfaces.
1080 */
1081static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1082{
David Weinehall52a05c32016-08-22 13:32:44 +03001083 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001084 int ret;
1085
1086 if (i915_inject_load_failure())
1087 return -ENODEV;
1088
Michal Wajdeczko6a7e51f2017-12-21 21:57:33 +00001089 intel_device_info_runtime_init(mkwrite_device_info(dev_priv));
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001090
1091 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001092
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001093 i915_perf_init(dev_priv);
1094
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001095 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001096 if (ret)
1097 return ret;
1098
Chris Wilson0673ad42016-06-24 14:00:22 +01001099 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1100 * otherwise the vga fbdev driver falls over. */
1101 ret = i915_kick_out_firmware_fb(dev_priv);
1102 if (ret) {
1103 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1104 goto out_ggtt;
1105 }
1106
1107 ret = i915_kick_out_vgacon(dev_priv);
1108 if (ret) {
1109 DRM_ERROR("failed to remove conflicting VGA console\n");
1110 goto out_ggtt;
1111 }
1112
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001113 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001114 if (ret)
1115 return ret;
1116
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001117 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001118 if (ret) {
1119 DRM_ERROR("failed to enable GGTT\n");
1120 goto out_ggtt;
1121 }
1122
David Weinehall52a05c32016-08-22 13:32:44 +03001123 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001124
1125 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001126 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001127 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001128 if (ret) {
1129 DRM_ERROR("failed to set DMA mask\n");
1130
1131 goto out_ggtt;
1132 }
1133 }
1134
Chris Wilson0673ad42016-06-24 14:00:22 +01001135 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1136 * using 32bit addressing, overwriting memory if HWS is located
1137 * above 4GB.
1138 *
1139 * The documentation also mentions an issue with undefined
1140 * behaviour if any general state is accessed within a page above 4GB,
1141 * which also needs to be handled carefully.
1142 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001143 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001144 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001145
1146 if (ret) {
1147 DRM_ERROR("failed to set DMA mask\n");
1148
1149 goto out_ggtt;
1150 }
1151 }
1152
Chris Wilson0673ad42016-06-24 14:00:22 +01001153 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1154 PM_QOS_DEFAULT_VALUE);
1155
1156 intel_uncore_sanitize(dev_priv);
1157
1158 intel_opregion_setup(dev_priv);
1159
1160 i915_gem_load_init_fences(dev_priv);
1161
1162 /* On the 945G/GM, the chipset reports the MSI capability on the
1163 * integrated graphics even though the support isn't actually there
1164 * according to the published specs. It doesn't appear to function
1165 * correctly in testing on 945G.
1166 * This may be a side effect of MSI having been made available for PEG
1167 * and the registers being closely associated.
1168 *
1169 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001170 * be lost or delayed, and was defeatured. MSI interrupts seem to
1171 * get lost on g4x as well, and interrupt delivery seems to stay
1172 * properly dead afterwards. So we'll just disable them for all
1173 * pre-gen5 chipsets.
Chris Wilson0673ad42016-06-24 14:00:22 +01001174 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001175 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001176 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001177 DRM_DEBUG_DRIVER("can't enable MSI");
1178 }
1179
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001180 ret = intel_gvt_init(dev_priv);
1181 if (ret)
1182 goto out_ggtt;
1183
Chris Wilson0673ad42016-06-24 14:00:22 +01001184 return 0;
1185
1186out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001187 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001188
1189 return ret;
1190}
1191
1192/**
1193 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1194 * @dev_priv: device private
1195 */
1196static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1197{
David Weinehall52a05c32016-08-22 13:32:44 +03001198 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001199
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001200 i915_perf_fini(dev_priv);
1201
David Weinehall52a05c32016-08-22 13:32:44 +03001202 if (pdev->msi_enabled)
1203 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001204
1205 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001206 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001207}
1208
1209/**
1210 * i915_driver_register - register the driver with the rest of the system
1211 * @dev_priv: device private
1212 *
1213 * Perform any steps necessary to make the driver available via kernel
1214 * internal or userspace interfaces.
1215 */
1216static void i915_driver_register(struct drm_i915_private *dev_priv)
1217{
Chris Wilson91c8a322016-07-05 10:40:23 +01001218 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001219
Chris Wilson848b3652017-11-23 11:53:37 +00001220 i915_gem_shrinker_register(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001221 i915_pmu_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001222
1223 /*
1224 * Notify a valid surface after modesetting,
1225 * when running inside a VM.
1226 */
1227 if (intel_vgpu_active(dev_priv))
1228 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1229
1230 /* Reveal our presence to userspace */
1231 if (drm_dev_register(dev, 0) == 0) {
1232 i915_debugfs_register(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001233 i915_guc_log_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001234 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001235
1236 /* Depends on sysfs having been initialized */
1237 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001238 } else
1239 DRM_ERROR("Failed to register driver for userspace access!\n");
1240
1241 if (INTEL_INFO(dev_priv)->num_pipes) {
1242 /* Must be done after probing outputs */
1243 intel_opregion_register(dev_priv);
1244 acpi_video_register();
1245 }
1246
1247 if (IS_GEN5(dev_priv))
1248 intel_gpu_ips_init(dev_priv);
1249
Jerome Anandeef57322017-01-25 04:27:49 +05301250 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001251
1252 /*
1253 * Some ports require correctly set-up hpd registers for detection to
1254 * work properly (leading to ghost connected connector status), e.g. VGA
1255 * on gm45. Hence we can only set up the initial fbdev config after hpd
1256 * irqs are fully enabled. We do it last so that the async config
1257 * cannot run before the connectors are registered.
1258 */
1259 intel_fbdev_initial_config_async(dev);
Chris Wilson448aa912017-11-28 11:01:47 +00001260
1261 /*
1262 * We need to coordinate the hotplugs with the asynchronous fbdev
1263 * configuration, for which we use the fbdev->async_cookie.
1264 */
1265 if (INTEL_INFO(dev_priv)->num_pipes)
1266 drm_kms_helper_poll_init(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001267}
1268
1269/**
1270 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1271 * @dev_priv: device private
1272 */
1273static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1274{
Daniel Vetter4f256d82017-07-15 00:46:55 +02001275 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301276 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001277
Chris Wilson448aa912017-11-28 11:01:47 +00001278 /*
1279 * After flushing the fbdev (incl. a late async config which will
1280 * have delayed queuing of a hotplug event), then flush the hotplug
1281 * events.
1282 */
1283 drm_kms_helper_poll_fini(&dev_priv->drm);
1284
Chris Wilson0673ad42016-06-24 14:00:22 +01001285 intel_gpu_ips_teardown();
1286 acpi_video_unregister();
1287 intel_opregion_unregister(dev_priv);
1288
Robert Bragg442b8c02016-11-07 19:49:53 +00001289 i915_perf_unregister(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001290 i915_pmu_unregister(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001291
David Weinehall694c2822016-08-22 13:32:43 +03001292 i915_teardown_sysfs(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001293 i915_guc_log_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001294 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001295
Chris Wilson848b3652017-11-23 11:53:37 +00001296 i915_gem_shrinker_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001297}
1298
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001299static void i915_welcome_messages(struct drm_i915_private *dev_priv)
1300{
1301 if (drm_debug & DRM_UT_DRIVER) {
1302 struct drm_printer p = drm_debug_printer("i915 device info:");
1303
1304 intel_device_info_dump(&dev_priv->info, &p);
1305 intel_device_info_dump_runtime(&dev_priv->info, &p);
1306 }
1307
1308 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1309 DRM_INFO("DRM_I915_DEBUG enabled\n");
1310 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1311 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
1312}
1313
Chris Wilson0673ad42016-06-24 14:00:22 +01001314/**
1315 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001316 * @pdev: PCI device
1317 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001318 *
1319 * The driver load routine has to do several things:
1320 * - drive output discovery via intel_modeset_init()
1321 * - initialize the memory manager
1322 * - allocate initial config memory
1323 * - setup the DRM framebuffer with the allocated memory
1324 */
Chris Wilson42f55512016-06-24 14:00:26 +01001325int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001326{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001327 const struct intel_device_info *match_info =
1328 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001329 struct drm_i915_private *dev_priv;
1330 int ret;
1331
Ville Syrjäläff4c3b72017-03-03 17:19:28 +02001332 /* Enable nuclear pageflip on ILK+ */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001333 if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001334 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001335
Chris Wilson0673ad42016-06-24 14:00:22 +01001336 ret = -ENOMEM;
1337 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1338 if (dev_priv)
1339 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1340 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001341 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilsoncad36882017-02-10 16:35:21 +00001342 goto out_free;
Chris Wilson0673ad42016-06-24 14:00:22 +01001343 }
1344
Chris Wilson0673ad42016-06-24 14:00:22 +01001345 dev_priv->drm.pdev = pdev;
1346 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001347
1348 ret = pci_enable_device(pdev);
1349 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001350 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001351
1352 pci_set_drvdata(pdev, &dev_priv->drm);
Imre Deakadfdf852017-05-02 15:04:09 +03001353 /*
1354 * Disable the system suspend direct complete optimization, which can
1355 * leave the device suspended skipping the driver's suspend handlers
1356 * if the device was already runtime suspended. This is needed due to
1357 * the difference in our runtime and system suspend sequence and
1358 * becaue the HDA driver may require us to enable the audio power
1359 * domain during system suspend.
1360 */
Rafael J. Wysockic2eac4d2017-10-25 14:16:46 +02001361 dev_pm_set_driver_flags(&pdev->dev, DPM_FLAG_NEVER_SKIP);
Chris Wilson0673ad42016-06-24 14:00:22 +01001362
1363 ret = i915_driver_init_early(dev_priv, ent);
1364 if (ret < 0)
1365 goto out_pci_disable;
1366
1367 intel_runtime_pm_get(dev_priv);
1368
1369 ret = i915_driver_init_mmio(dev_priv);
1370 if (ret < 0)
1371 goto out_runtime_pm_put;
1372
1373 ret = i915_driver_init_hw(dev_priv);
1374 if (ret < 0)
1375 goto out_cleanup_mmio;
1376
1377 /*
1378 * TODO: move the vblank init and parts of modeset init steps into one
1379 * of the i915_driver_init_/i915_driver_register functions according
1380 * to the role/effect of the given init step.
1381 */
1382 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001383 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001384 INTEL_INFO(dev_priv)->num_pipes);
1385 if (ret)
1386 goto out_cleanup_hw;
1387 }
1388
Chris Wilson91c8a322016-07-05 10:40:23 +01001389 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001390 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001391 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001392
1393 i915_driver_register(dev_priv);
1394
1395 intel_runtime_pm_enable(dev_priv);
1396
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05301397 intel_init_ipc(dev_priv);
Mahesh Kumara3a89862016-12-01 21:19:34 +05301398
Chris Wilson0673ad42016-06-24 14:00:22 +01001399 intel_runtime_pm_put(dev_priv);
1400
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001401 i915_welcome_messages(dev_priv);
1402
Chris Wilson0673ad42016-06-24 14:00:22 +01001403 return 0;
1404
Chris Wilson0673ad42016-06-24 14:00:22 +01001405out_cleanup_hw:
1406 i915_driver_cleanup_hw(dev_priv);
1407out_cleanup_mmio:
1408 i915_driver_cleanup_mmio(dev_priv);
1409out_runtime_pm_put:
1410 intel_runtime_pm_put(dev_priv);
1411 i915_driver_cleanup_early(dev_priv);
1412out_pci_disable:
1413 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001414out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001415 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilsoncad36882017-02-10 16:35:21 +00001416 drm_dev_fini(&dev_priv->drm);
1417out_free:
1418 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001419 return ret;
1420}
1421
Chris Wilson42f55512016-06-24 14:00:26 +01001422void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001423{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001424 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001425 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001426
Daniel Vetter99c539b2017-07-15 00:46:56 +02001427 i915_driver_unregister(dev_priv);
1428
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001429 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001430 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001431
1432 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1433
Daniel Vetter18dddad2017-03-21 17:41:49 +01001434 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001435
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001436 intel_gvt_cleanup(dev_priv);
1437
Chris Wilson0673ad42016-06-24 14:00:22 +01001438 intel_modeset_cleanup(dev);
1439
1440 /*
1441 * free the memory space allocated for the child device
1442 * config parsed from VBT
1443 */
1444 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1445 kfree(dev_priv->vbt.child_dev);
1446 dev_priv->vbt.child_dev = NULL;
1447 dev_priv->vbt.child_dev_num = 0;
1448 }
1449 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1450 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1451 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1452 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1453
David Weinehall52a05c32016-08-22 13:32:44 +03001454 vga_switcheroo_unregister_client(pdev);
1455 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001456
1457 intel_csr_ucode_fini(dev_priv);
1458
1459 /* Free error state after interrupts are fully disabled. */
1460 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001461 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001462
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001463 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001464 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001465 intel_fbc_cleanup_cfb(dev_priv);
1466
1467 intel_power_domains_fini(dev_priv);
1468
1469 i915_driver_cleanup_hw(dev_priv);
1470 i915_driver_cleanup_mmio(dev_priv);
1471
1472 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Chris Wilsoncad36882017-02-10 16:35:21 +00001473}
1474
1475static void i915_driver_release(struct drm_device *dev)
1476{
1477 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001478
1479 i915_driver_cleanup_early(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001480 drm_dev_fini(&dev_priv->drm);
1481
1482 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001483}
1484
1485static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1486{
Chris Wilson829a0af2017-06-20 12:05:45 +01001487 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001488 int ret;
1489
Chris Wilson829a0af2017-06-20 12:05:45 +01001490 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001491 if (ret)
1492 return ret;
1493
1494 return 0;
1495}
1496
1497/**
1498 * i915_driver_lastclose - clean up after all DRM clients have exited
1499 * @dev: DRM device
1500 *
1501 * Take care of cleaning up after all DRM clients have exited. In the
1502 * mode setting case, we want to restore the kernel's initial mode (just
1503 * in case the last client left us in a bad state).
1504 *
1505 * Additionally, in the non-mode setting case, we'll tear down the GTT
1506 * and DMA structures, since the kernel won't be using them, and clea
1507 * up any GEM state.
1508 */
1509static void i915_driver_lastclose(struct drm_device *dev)
1510{
1511 intel_fbdev_restore_mode(dev);
1512 vga_switcheroo_process_delayed_switch();
1513}
1514
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001515static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001516{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001517 struct drm_i915_file_private *file_priv = file->driver_priv;
1518
Chris Wilson0673ad42016-06-24 14:00:22 +01001519 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01001520 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001521 i915_gem_release(dev, file);
1522 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001523
1524 kfree(file_priv);
1525}
1526
Imre Deak07f9cd02014-08-18 14:42:45 +03001527static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1528{
Chris Wilson91c8a322016-07-05 10:40:23 +01001529 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001530 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001531
1532 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001533 for_each_intel_encoder(dev, encoder)
1534 if (encoder->suspend)
1535 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001536 drm_modeset_unlock_all(dev);
1537}
1538
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001539static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1540 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001541static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301542
Imre Deakbc872292015-11-18 17:32:30 +02001543static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1544{
1545#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1546 if (acpi_target_system_state() < ACPI_STATE_S3)
1547 return true;
1548#endif
1549 return false;
1550}
Sagar Kambleebc32822014-08-13 23:07:05 +05301551
Imre Deak5e365c32014-10-23 19:23:25 +03001552static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001553{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001554 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001555 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001556 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001557 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001558
Zhang Ruib8efb172013-02-05 15:41:53 +08001559 /* ignore lid events during suspend */
1560 mutex_lock(&dev_priv->modeset_restore_lock);
1561 dev_priv->modeset_restore = MODESET_SUSPENDED;
1562 mutex_unlock(&dev_priv->modeset_restore_lock);
1563
Imre Deak1f814da2015-12-16 02:52:19 +02001564 disable_rpm_wakeref_asserts(dev_priv);
1565
Paulo Zanonic67a4702013-08-19 13:18:09 -03001566 /* We do a lot of poking in a lot of registers, make sure they work
1567 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001568 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001569
Dave Airlie5bcf7192010-12-07 09:20:40 +10001570 drm_kms_helper_poll_disable(dev);
1571
David Weinehall52a05c32016-08-22 13:32:44 +03001572 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001573
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001574 error = i915_gem_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001575 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001576 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001577 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001578 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001579 }
1580
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001581 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001582
1583 intel_dp_mst_suspend(dev);
1584
1585 intel_runtime_pm_disable_interrupts(dev_priv);
1586 intel_hpd_cancel_work(dev_priv);
1587
1588 intel_suspend_encoders(dev_priv);
1589
Ville Syrjälä712bf362016-10-31 22:37:23 +02001590 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001591
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001592 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001593
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001594 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001595
Imre Deakbc872292015-11-18 17:32:30 +02001596 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001597 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001598
Hans de Goede68f60942017-02-10 11:28:01 +01001599 intel_uncore_suspend(dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01001600 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001601
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001602 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001603
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001604 dev_priv->suspend_count++;
1605
Imre Deakf74ed082016-04-18 14:48:21 +03001606 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001607
Imre Deak1f814da2015-12-16 02:52:19 +02001608out:
1609 enable_rpm_wakeref_asserts(dev_priv);
1610
1611 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001612}
1613
David Weinehallc49d13e2016-08-22 13:32:42 +03001614static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001615{
David Weinehallc49d13e2016-08-22 13:32:42 +03001616 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001617 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001618 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001619 int ret;
1620
Imre Deak1f814da2015-12-16 02:52:19 +02001621 disable_rpm_wakeref_asserts(dev_priv);
1622
Imre Deak4c494a52016-10-13 14:34:06 +03001623 intel_display_set_init_power(dev_priv, false);
1624
Imre Deakdd9f31c2017-08-16 17:46:07 +03001625 fw_csr = !IS_GEN9_LP(dev_priv) && !hibernation &&
Imre Deaka7c81252016-04-01 16:02:38 +03001626 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001627 /*
1628 * In case of firmware assisted context save/restore don't manually
1629 * deinit the power domains. This also means the CSR/DMC firmware will
1630 * stay active, it will power down any HW resources as required and
1631 * also enable deeper system power states that would be blocked if the
1632 * firmware was inactive.
1633 */
1634 if (!fw_csr)
1635 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001636
Imre Deak507e1262016-04-20 20:27:54 +03001637 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001638 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001639 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001640 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001641 hsw_enable_pc8(dev_priv);
1642 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1643 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001644
1645 if (ret) {
1646 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001647 if (!fw_csr)
1648 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001649
Imre Deak1f814da2015-12-16 02:52:19 +02001650 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001651 }
1652
David Weinehall52a05c32016-08-22 13:32:44 +03001653 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001654 /*
Imre Deak54875572015-06-30 17:06:47 +03001655 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001656 * the device even though it's already in D3 and hang the machine. So
1657 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001658 * power down the device properly. The issue was seen on multiple old
1659 * GENs with different BIOS vendors, so having an explicit blacklist
1660 * is inpractical; apply the workaround on everything pre GEN6. The
1661 * platforms where the issue was seen:
1662 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1663 * Fujitsu FSC S7110
1664 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001665 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001666 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001667 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001668
Imre Deakbc872292015-11-18 17:32:30 +02001669 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1670
Imre Deak1f814da2015-12-16 02:52:19 +02001671out:
1672 enable_rpm_wakeref_asserts(dev_priv);
1673
1674 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001675}
1676
Matthew Aulda9a251c2016-12-02 10:24:11 +00001677static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001678{
1679 int error;
1680
Chris Wilsonded8b072016-07-05 10:40:22 +01001681 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001682 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001683 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001684 return -ENODEV;
1685 }
1686
Imre Deak0b14cbd2014-09-10 18:16:55 +03001687 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1688 state.event != PM_EVENT_FREEZE))
1689 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001690
1691 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1692 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001693
Imre Deak5e365c32014-10-23 19:23:25 +03001694 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001695 if (error)
1696 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001697
Imre Deakab3be732015-03-02 13:04:41 +02001698 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001699}
1700
Imre Deak5e365c32014-10-23 19:23:25 +03001701static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001702{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001703 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001704 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001705
Imre Deak1f814da2015-12-16 02:52:19 +02001706 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001707 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001708
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001709 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001710 if (ret)
1711 DRM_ERROR("failed to re-enable GGTT\n");
1712
Imre Deakf74ed082016-04-18 14:48:21 +03001713 intel_csr_ucode_resume(dev_priv);
1714
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001715 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001716 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001717 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001718
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001719 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001720
Peter Antoine364aece2015-05-11 08:50:45 +01001721 /*
1722 * Interrupts have to be enabled before any batches are run. If not the
1723 * GPU will hang. i915_gem_init_hw() will initiate batches to
1724 * update/restore the context.
1725 *
Imre Deak908764f2016-11-29 21:40:29 +02001726 * drm_mode_config_reset() needs AUX interrupts.
1727 *
Peter Antoine364aece2015-05-11 08:50:45 +01001728 * Modeset enabling in intel_modeset_init_hw() also needs working
1729 * interrupts.
1730 */
1731 intel_runtime_pm_enable_interrupts(dev_priv);
1732
Imre Deak908764f2016-11-29 21:40:29 +02001733 drm_mode_config_reset(dev);
1734
Chris Wilson37cd3302017-11-12 11:27:38 +00001735 i915_gem_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001736
Daniel Vetterd5818932015-02-23 12:03:26 +01001737 intel_modeset_init_hw(dev);
Ville Syrjälä675f7ff2017-11-16 18:02:15 +02001738 intel_init_clock_gating(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001739
1740 spin_lock_irq(&dev_priv->irq_lock);
1741 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001742 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001743 spin_unlock_irq(&dev_priv->irq_lock);
1744
Daniel Vetterd5818932015-02-23 12:03:26 +01001745 intel_dp_mst_resume(dev);
1746
Lyudea16b7652016-03-11 10:57:01 -05001747 intel_display_resume(dev);
1748
Lyudee0b70062016-11-01 21:06:30 -04001749 drm_kms_helper_poll_enable(dev);
1750
Daniel Vetterd5818932015-02-23 12:03:26 +01001751 /*
1752 * ... but also need to make sure that hotplug processing
1753 * doesn't cause havoc. Like in the driver load code we don't
1754 * bother with the tiny race here where we might loose hotplug
1755 * notifications.
1756 * */
1757 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001758
Chris Wilson03d92e42016-05-23 15:08:10 +01001759 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001760
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001761 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001762
Zhang Ruib8efb172013-02-05 15:41:53 +08001763 mutex_lock(&dev_priv->modeset_restore_lock);
1764 dev_priv->modeset_restore = MODESET_DONE;
1765 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001766
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001767 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001768
Imre Deak1f814da2015-12-16 02:52:19 +02001769 enable_rpm_wakeref_asserts(dev_priv);
1770
Chris Wilson074c6ad2014-04-09 09:19:43 +01001771 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001772}
1773
Imre Deak5e365c32014-10-23 19:23:25 +03001774static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001775{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001776 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001777 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001778 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001779
Imre Deak76c4b252014-04-01 19:55:22 +03001780 /*
1781 * We have a resume ordering issue with the snd-hda driver also
1782 * requiring our device to be power up. Due to the lack of a
1783 * parent/child relationship we currently solve this with an early
1784 * resume hook.
1785 *
1786 * FIXME: This should be solved with a special hdmi sink device or
1787 * similar so that power domains can be employed.
1788 */
Imre Deak44410cd2016-04-18 14:45:54 +03001789
1790 /*
1791 * Note that we need to set the power state explicitly, since we
1792 * powered off the device during freeze and the PCI core won't power
1793 * it back up for us during thaw. Powering off the device during
1794 * freeze is not a hard requirement though, and during the
1795 * suspend/resume phases the PCI core makes sure we get here with the
1796 * device powered on. So in case we change our freeze logic and keep
1797 * the device powered we can also remove the following set power state
1798 * call.
1799 */
David Weinehall52a05c32016-08-22 13:32:44 +03001800 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001801 if (ret) {
1802 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1803 goto out;
1804 }
1805
1806 /*
1807 * Note that pci_enable_device() first enables any parent bridge
1808 * device and only then sets the power state for this device. The
1809 * bridge enabling is a nop though, since bridge devices are resumed
1810 * first. The order of enabling power and enabling the device is
1811 * imposed by the PCI core as described above, so here we preserve the
1812 * same order for the freeze/thaw phases.
1813 *
1814 * TODO: eventually we should remove pci_disable_device() /
1815 * pci_enable_enable_device() from suspend/resume. Due to how they
1816 * depend on the device enable refcount we can't anyway depend on them
1817 * disabling/enabling the device.
1818 */
David Weinehall52a05c32016-08-22 13:32:44 +03001819 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001820 ret = -EIO;
1821 goto out;
1822 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001823
David Weinehall52a05c32016-08-22 13:32:44 +03001824 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001825
Imre Deak1f814da2015-12-16 02:52:19 +02001826 disable_rpm_wakeref_asserts(dev_priv);
1827
Wayne Boyer666a4532015-12-09 12:29:35 -08001828 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001829 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001830 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001831 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1832 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001833
Hans de Goede68f60942017-02-10 11:28:01 +01001834 intel_uncore_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001835
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001836 if (IS_GEN9_LP(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001837 if (!dev_priv->suspended_to_idle)
1838 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001839 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001840 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001841 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001842 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001843
Chris Wilsondc979972016-05-10 14:10:04 +01001844 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001845
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001846 if (IS_GEN9_LP(dev_priv) ||
Imre Deaka7c81252016-04-01 16:02:38 +03001847 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001848 intel_power_domains_init_hw(dev_priv, true);
Maarten Lankhorstac25dfe2018-01-16 16:53:24 +01001849 else
1850 intel_display_set_init_power(dev_priv, true);
Imre Deakbc872292015-11-18 17:32:30 +02001851
Chris Wilson24145512017-01-24 11:01:35 +00001852 i915_gem_sanitize(dev_priv);
1853
Imre Deak6e35e8a2016-04-18 10:04:19 +03001854 enable_rpm_wakeref_asserts(dev_priv);
1855
Imre Deakbc872292015-11-18 17:32:30 +02001856out:
1857 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001858
1859 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001860}
1861
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001862static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001863{
Imre Deak50a00722014-10-23 19:23:17 +03001864 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001865
Imre Deak097dd832014-10-23 19:23:19 +03001866 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1867 return 0;
1868
Imre Deak5e365c32014-10-23 19:23:25 +03001869 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001870 if (ret)
1871 return ret;
1872
Imre Deak5a175142014-10-23 19:23:18 +03001873 return i915_drm_resume(dev);
1874}
1875
Ben Gamari11ed50e2009-09-14 17:48:45 -04001876/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001877 * i915_reset - reset chip after a hang
Chris Wilson535275d2017-07-21 13:32:37 +01001878 * @i915: #drm_i915_private to reset
1879 * @flags: Instructions
Ben Gamari11ed50e2009-09-14 17:48:45 -04001880 *
Chris Wilson780f2622016-09-09 14:11:52 +01001881 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1882 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001883 *
Chris Wilson221fe792016-09-09 14:11:51 +01001884 * Caller must hold the struct_mutex.
1885 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001886 * Procedure is fairly simple:
1887 * - reset the chip using the reset reg
1888 * - re-init context state
1889 * - re-init hardware status page
1890 * - re-init ring buffer
1891 * - re-init interrupt state
1892 * - re-init display
1893 */
Chris Wilson535275d2017-07-21 13:32:37 +01001894void i915_reset(struct drm_i915_private *i915, unsigned int flags)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001895{
Chris Wilson535275d2017-07-21 13:32:37 +01001896 struct i915_gpu_error *error = &i915->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001897 int ret;
Chris Wilsonf7096d42017-12-01 12:20:11 +00001898 int i;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001899
Chris Wilsonf7096d42017-12-01 12:20:11 +00001900 might_sleep();
Chris Wilson535275d2017-07-21 13:32:37 +01001901 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001902 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
Chris Wilson221fe792016-09-09 14:11:51 +01001903
Chris Wilson8c185ec2017-03-16 17:13:02 +00001904 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001905 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001906
Chris Wilsond98c52c2016-04-13 17:35:05 +01001907 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson535275d2017-07-21 13:32:37 +01001908 if (!i915_gem_unset_wedged(i915))
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001909 goto wakeup;
1910
Chris Wilson535275d2017-07-21 13:32:37 +01001911 if (!(flags & I915_RESET_QUIET))
1912 dev_notice(i915->drm.dev, "Resetting chip after gpu hang\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001913 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001914
Chris Wilson535275d2017-07-21 13:32:37 +01001915 disable_irq(i915->drm.irq);
1916 ret = i915_gem_reset_prepare(i915);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001917 if (ret) {
Chris Wilson107783d2017-12-05 17:27:57 +00001918 dev_err(i915->drm.dev, "GPU recovery failed\n");
Chris Wilson535275d2017-07-21 13:32:37 +01001919 intel_gpu_reset(i915, ALL_ENGINES);
Chris Wilson107783d2017-12-05 17:27:57 +00001920 goto taint;
Chris Wilson0e178ae2017-01-17 17:59:06 +02001921 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001922
Chris Wilsonf7096d42017-12-01 12:20:11 +00001923 if (!intel_has_gpu_reset(i915)) {
Chris Wilson3ef98f52017-12-11 20:40:40 +00001924 if (i915_modparams.reset)
1925 dev_err(i915->drm.dev, "GPU reset not supported\n");
1926 else
1927 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsonf7096d42017-12-01 12:20:11 +00001928 goto error;
1929 }
1930
1931 for (i = 0; i < 3; i++) {
1932 ret = intel_gpu_reset(i915, ALL_ENGINES);
1933 if (ret == 0)
1934 break;
1935
1936 msleep(100);
1937 }
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001938 if (ret) {
Chris Wilsonf7096d42017-12-01 12:20:11 +00001939 dev_err(i915->drm.dev, "Failed to reset chip\n");
Chris Wilson107783d2017-12-05 17:27:57 +00001940 goto taint;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001941 }
1942
1943 /* Ok, now get things going again... */
1944
1945 /*
1946 * Everything depends on having the GTT running, so we need to start
Chris Wilson0db8c962017-09-06 12:14:05 +01001947 * there.
1948 */
1949 ret = i915_ggtt_enable_hw(i915);
1950 if (ret) {
1951 DRM_ERROR("Failed to re-enable GGTT following reset %d\n", ret);
1952 goto error;
1953 }
1954
Chris Wilsona31d73c2017-12-17 13:28:50 +00001955 i915_gem_reset(i915);
1956 intel_overlay_reset(i915);
1957
Chris Wilson0db8c962017-09-06 12:14:05 +01001958 /*
Ben Gamari11ed50e2009-09-14 17:48:45 -04001959 * Next we need to restore the context, but we don't use those
1960 * yet either...
1961 *
1962 * Ring buffer needs to be re-initialized in the KMS case, or if X
1963 * was running at the time of the reset (i.e. we weren't VT
1964 * switched away).
1965 */
Chris Wilson535275d2017-07-21 13:32:37 +01001966 ret = i915_gem_init_hw(i915);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001967 if (ret) {
1968 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001969 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001970 }
1971
Chris Wilson535275d2017-07-21 13:32:37 +01001972 i915_queue_hangcheck(i915);
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001973
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001974finish:
Chris Wilson535275d2017-07-21 13:32:37 +01001975 i915_gem_reset_finish(i915);
1976 enable_irq(i915->drm.irq);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001977
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001978wakeup:
Chris Wilson8c185ec2017-03-16 17:13:02 +00001979 clear_bit(I915_RESET_HANDOFF, &error->flags);
1980 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
Chris Wilson780f2622016-09-09 14:11:52 +01001981 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001982
Chris Wilson107783d2017-12-05 17:27:57 +00001983taint:
1984 /*
1985 * History tells us that if we cannot reset the GPU now, we
1986 * never will. This then impacts everything that is run
1987 * subsequently. On failing the reset, we mark the driver
1988 * as wedged, preventing further execution on the GPU.
1989 * We also want to go one step further and add a taint to the
1990 * kernel so that any subsequent faults can be traced back to
1991 * this failure. This is important for CI, where if the
1992 * GPU/driver fails we would like to reboot and restart testing
1993 * rather than continue on into oblivion. For everyone else,
1994 * the system should still plod along, but they have been warned!
1995 */
1996 add_taint(TAINT_WARN, LOCKDEP_STILL_OK);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001997error:
Chris Wilson535275d2017-07-21 13:32:37 +01001998 i915_gem_set_wedged(i915);
1999 i915_gem_retire_requests(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00002000 goto finish;
Ben Gamari11ed50e2009-09-14 17:48:45 -04002001}
2002
Michel Thierry6acbea82017-10-31 15:53:09 -07002003static inline int intel_gt_reset_engine(struct drm_i915_private *dev_priv,
2004 struct intel_engine_cs *engine)
2005{
2006 return intel_gpu_reset(dev_priv, intel_engine_flag(engine));
2007}
2008
Michel Thierry142bc7d2017-06-20 10:57:46 +01002009/**
2010 * i915_reset_engine - reset GPU engine to recover from a hang
2011 * @engine: engine to reset
Chris Wilson535275d2017-07-21 13:32:37 +01002012 * @flags: options
Michel Thierry142bc7d2017-06-20 10:57:46 +01002013 *
2014 * Reset a specific GPU engine. Useful if a hang is detected.
2015 * Returns zero on successful reset or otherwise an error code.
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002016 *
2017 * Procedure is:
2018 * - identifies the request that caused the hang and it is dropped
2019 * - reset engine (which will force the engine to idle)
2020 * - re-init/configure engine
Michel Thierry142bc7d2017-06-20 10:57:46 +01002021 */
Chris Wilson535275d2017-07-21 13:32:37 +01002022int i915_reset_engine(struct intel_engine_cs *engine, unsigned int flags)
Michel Thierry142bc7d2017-06-20 10:57:46 +01002023{
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002024 struct i915_gpu_error *error = &engine->i915->gpu_error;
2025 struct drm_i915_gem_request *active_request;
2026 int ret;
2027
2028 GEM_BUG_ON(!test_bit(I915_RESET_ENGINE + engine->id, &error->flags));
2029
Chris Wilsonf6ba181a2017-12-16 00:22:06 +00002030 active_request = i915_gem_reset_prepare_engine(engine);
2031 if (IS_ERR_OR_NULL(active_request)) {
2032 /* Either the previous reset failed, or we pardon the reset. */
2033 ret = PTR_ERR(active_request);
2034 goto out;
2035 }
2036
Chris Wilson535275d2017-07-21 13:32:37 +01002037 if (!(flags & I915_RESET_QUIET)) {
2038 dev_notice(engine->i915->drm.dev,
2039 "Resetting %s after gpu hang\n", engine->name);
2040 }
Chris Wilson73676122017-07-21 13:32:31 +01002041 error->reset_engine_count[engine->id]++;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002042
Michel Thierry6acbea82017-10-31 15:53:09 -07002043 if (!engine->i915->guc.execbuf_client)
2044 ret = intel_gt_reset_engine(engine->i915, engine);
2045 else
2046 ret = intel_guc_reset_engine(&engine->i915->guc, engine);
Chris Wilson0364cd12017-07-21 13:32:21 +01002047 if (ret) {
2048 /* If we fail here, we expect to fallback to a global reset */
Michel Thierry6acbea82017-10-31 15:53:09 -07002049 DRM_DEBUG_DRIVER("%sFailed to reset %s, ret=%d\n",
2050 engine->i915->guc.execbuf_client ? "GuC " : "",
Chris Wilson0364cd12017-07-21 13:32:21 +01002051 engine->name, ret);
2052 goto out;
2053 }
Chris Wilsonb4f3e162017-07-21 13:32:20 +01002054
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002055 /*
2056 * The request that caused the hang is stuck on elsp, we know the
2057 * active request and can drop it, adjust head to skip the offending
2058 * request to resume executing remaining requests in the queue.
2059 */
2060 i915_gem_reset_engine(engine, active_request);
2061
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002062 /*
2063 * The engine and its registers (and workarounds in case of render)
2064 * have been reset to their default values. Follow the init_ring
2065 * process to program RING_MODE, HWSP and re-enable submission.
2066 */
2067 ret = engine->init_hw(engine);
Michel Thierry702c8f82017-06-20 10:57:48 +01002068 if (ret)
2069 goto out;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002070
2071out:
Chris Wilson0364cd12017-07-21 13:32:21 +01002072 i915_gem_reset_finish_engine(engine);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002073 return ret;
Michel Thierry142bc7d2017-06-20 10:57:46 +01002074}
2075
David Weinehallc49d13e2016-08-22 13:32:42 +03002076static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002077{
David Weinehallc49d13e2016-08-22 13:32:42 +03002078 struct pci_dev *pdev = to_pci_dev(kdev);
2079 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002080
David Weinehallc49d13e2016-08-22 13:32:42 +03002081 if (!dev) {
2082 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002083 return -ENODEV;
2084 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002085
David Weinehallc49d13e2016-08-22 13:32:42 +03002086 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002087 return 0;
2088
David Weinehallc49d13e2016-08-22 13:32:42 +03002089 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002090}
2091
David Weinehallc49d13e2016-08-22 13:32:42 +03002092static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002093{
David Weinehallc49d13e2016-08-22 13:32:42 +03002094 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002095
2096 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002097 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002098 * requiring our device to be power up. Due to the lack of a
2099 * parent/child relationship we currently solve this with an late
2100 * suspend hook.
2101 *
2102 * FIXME: This should be solved with a special hdmi sink device or
2103 * similar so that power domains can be employed.
2104 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002105 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002106 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002107
David Weinehallc49d13e2016-08-22 13:32:42 +03002108 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02002109}
2110
David Weinehallc49d13e2016-08-22 13:32:42 +03002111static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002112{
David Weinehallc49d13e2016-08-22 13:32:42 +03002113 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02002114
David Weinehallc49d13e2016-08-22 13:32:42 +03002115 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002116 return 0;
2117
David Weinehallc49d13e2016-08-22 13:32:42 +03002118 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002119}
2120
David Weinehallc49d13e2016-08-22 13:32:42 +03002121static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002122{
David Weinehallc49d13e2016-08-22 13:32:42 +03002123 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002124
David Weinehallc49d13e2016-08-22 13:32:42 +03002125 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002126 return 0;
2127
David Weinehallc49d13e2016-08-22 13:32:42 +03002128 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002129}
2130
David Weinehallc49d13e2016-08-22 13:32:42 +03002131static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002132{
David Weinehallc49d13e2016-08-22 13:32:42 +03002133 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002134
David Weinehallc49d13e2016-08-22 13:32:42 +03002135 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002136 return 0;
2137
David Weinehallc49d13e2016-08-22 13:32:42 +03002138 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002139}
2140
Chris Wilson1f19ac22016-05-14 07:26:32 +01002141/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002142static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002143{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002144 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson6a800ea2016-09-21 14:51:07 +01002145 int ret;
2146
Imre Deakdd9f31c2017-08-16 17:46:07 +03002147 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2148 ret = i915_drm_suspend(dev);
2149 if (ret)
2150 return ret;
2151 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01002152
2153 ret = i915_gem_freeze(kdev_to_i915(kdev));
2154 if (ret)
2155 return ret;
2156
2157 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002158}
2159
David Weinehallc49d13e2016-08-22 13:32:42 +03002160static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002161{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002162 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson461fb992016-05-14 07:26:33 +01002163 int ret;
2164
Imre Deakdd9f31c2017-08-16 17:46:07 +03002165 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2166 ret = i915_drm_suspend_late(dev, true);
2167 if (ret)
2168 return ret;
2169 }
Chris Wilson461fb992016-05-14 07:26:33 +01002170
David Weinehallc49d13e2016-08-22 13:32:42 +03002171 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002172 if (ret)
2173 return ret;
2174
2175 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002176}
2177
2178/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002179static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002180{
David Weinehallc49d13e2016-08-22 13:32:42 +03002181 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002182}
2183
David Weinehallc49d13e2016-08-22 13:32:42 +03002184static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002185{
David Weinehallc49d13e2016-08-22 13:32:42 +03002186 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002187}
2188
2189/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002190static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002191{
David Weinehallc49d13e2016-08-22 13:32:42 +03002192 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002193}
2194
David Weinehallc49d13e2016-08-22 13:32:42 +03002195static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002196{
David Weinehallc49d13e2016-08-22 13:32:42 +03002197 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002198}
2199
Imre Deakddeea5b2014-05-05 15:19:56 +03002200/*
2201 * Save all Gunit registers that may be lost after a D3 and a subsequent
2202 * S0i[R123] transition. The list of registers needing a save/restore is
2203 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2204 * registers in the following way:
2205 * - Driver: saved/restored by the driver
2206 * - Punit : saved/restored by the Punit firmware
2207 * - No, w/o marking: no need to save/restore, since the register is R/O or
2208 * used internally by the HW in a way that doesn't depend
2209 * keeping the content across a suspend/resume.
2210 * - Debug : used for debugging
2211 *
2212 * We save/restore all registers marked with 'Driver', with the following
2213 * exceptions:
2214 * - Registers out of use, including also registers marked with 'Debug'.
2215 * These have no effect on the driver's operation, so we don't save/restore
2216 * them to reduce the overhead.
2217 * - Registers that are fully setup by an initialization function called from
2218 * the resume path. For example many clock gating and RPS/RC6 registers.
2219 * - Registers that provide the right functionality with their reset defaults.
2220 *
2221 * TODO: Except for registers that based on the above 3 criteria can be safely
2222 * ignored, we save/restore all others, practically treating the HW context as
2223 * a black-box for the driver. Further investigation is needed to reduce the
2224 * saved/restored registers even further, by following the same 3 criteria.
2225 */
2226static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2227{
2228 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2229 int i;
2230
2231 /* GAM 0x4000-0x4770 */
2232 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2233 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2234 s->arb_mode = I915_READ(ARB_MODE);
2235 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2236 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2237
2238 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002239 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002240
2241 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002242 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002243
2244 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2245 s->ecochk = I915_READ(GAM_ECOCHK);
2246 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2247 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2248
2249 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2250
2251 /* MBC 0x9024-0x91D0, 0x8500 */
2252 s->g3dctl = I915_READ(VLV_G3DCTL);
2253 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2254 s->mbctl = I915_READ(GEN6_MBCTL);
2255
2256 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2257 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2258 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2259 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2260 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2261 s->rstctl = I915_READ(GEN6_RSTCTL);
2262 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2263
2264 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2265 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2266 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2267 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2268 s->ecobus = I915_READ(ECOBUS);
2269 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2270 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2271 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2272 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2273 s->rcedata = I915_READ(VLV_RCEDATA);
2274 s->spare2gh = I915_READ(VLV_SPAREG2H);
2275
2276 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2277 s->gt_imr = I915_READ(GTIMR);
2278 s->gt_ier = I915_READ(GTIER);
2279 s->pm_imr = I915_READ(GEN6_PMIMR);
2280 s->pm_ier = I915_READ(GEN6_PMIER);
2281
2282 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002283 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002284
2285 /* GT SA CZ domain, 0x100000-0x138124 */
2286 s->tilectl = I915_READ(TILECTL);
2287 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2288 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2289 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2290 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2291
2292 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2293 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2294 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002295 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002296 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2297
2298 /*
2299 * Not saving any of:
2300 * DFT, 0x9800-0x9EC0
2301 * SARB, 0xB000-0xB1FC
2302 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2303 * PCI CFG
2304 */
2305}
2306
2307static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2308{
2309 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2310 u32 val;
2311 int i;
2312
2313 /* GAM 0x4000-0x4770 */
2314 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2315 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2316 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2317 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2318 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2319
2320 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002321 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002322
2323 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002324 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002325
2326 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2327 I915_WRITE(GAM_ECOCHK, s->ecochk);
2328 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2329 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2330
2331 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2332
2333 /* MBC 0x9024-0x91D0, 0x8500 */
2334 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2335 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2336 I915_WRITE(GEN6_MBCTL, s->mbctl);
2337
2338 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2339 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2340 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2341 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2342 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2343 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2344 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2345
2346 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2347 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2348 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2349 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2350 I915_WRITE(ECOBUS, s->ecobus);
2351 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2352 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2353 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2354 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2355 I915_WRITE(VLV_RCEDATA, s->rcedata);
2356 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2357
2358 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2359 I915_WRITE(GTIMR, s->gt_imr);
2360 I915_WRITE(GTIER, s->gt_ier);
2361 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2362 I915_WRITE(GEN6_PMIER, s->pm_ier);
2363
2364 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002365 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002366
2367 /* GT SA CZ domain, 0x100000-0x138124 */
2368 I915_WRITE(TILECTL, s->tilectl);
2369 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2370 /*
2371 * Preserve the GT allow wake and GFX force clock bit, they are not
2372 * be restored, as they are used to control the s0ix suspend/resume
2373 * sequence by the caller.
2374 */
2375 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2376 val &= VLV_GTLC_ALLOWWAKEREQ;
2377 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2378 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2379
2380 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2381 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2382 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2383 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2384
2385 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2386
2387 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2388 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2389 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002390 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002391 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2392}
2393
Chris Wilson3dd14c02017-04-21 14:58:15 +01002394static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2395 u32 mask, u32 val)
2396{
2397 /* The HW does not like us polling for PW_STATUS frequently, so
2398 * use the sleeping loop rather than risk the busy spin within
2399 * intel_wait_for_register().
2400 *
2401 * Transitioning between RC6 states should be at most 2ms (see
2402 * valleyview_enable_rps) so use a 3ms timeout.
2403 */
2404 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2405 3);
2406}
2407
Imre Deak650ad972014-04-18 16:35:02 +03002408int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2409{
2410 u32 val;
2411 int err;
2412
Imre Deak650ad972014-04-18 16:35:02 +03002413 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2414 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2415 if (force_on)
2416 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2417 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2418
2419 if (!force_on)
2420 return 0;
2421
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002422 err = intel_wait_for_register(dev_priv,
2423 VLV_GTLC_SURVIVABILITY_REG,
2424 VLV_GFX_CLK_STATUS_BIT,
2425 VLV_GFX_CLK_STATUS_BIT,
2426 20);
Imre Deak650ad972014-04-18 16:35:02 +03002427 if (err)
2428 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2429 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2430
2431 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002432}
2433
Imre Deakddeea5b2014-05-05 15:19:56 +03002434static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2435{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002436 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002437 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002438 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002439
2440 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2441 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2442 if (allow)
2443 val |= VLV_GTLC_ALLOWWAKEREQ;
2444 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2445 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2446
Chris Wilson3dd14c02017-04-21 14:58:15 +01002447 mask = VLV_GTLC_ALLOWWAKEACK;
2448 val = allow ? mask : 0;
2449
2450 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002451 if (err)
2452 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002453
Imre Deakddeea5b2014-05-05 15:19:56 +03002454 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002455}
2456
Chris Wilson3dd14c02017-04-21 14:58:15 +01002457static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2458 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002459{
2460 u32 mask;
2461 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002462
2463 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2464 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002465
2466 /*
2467 * RC6 transitioning can be delayed up to 2 msec (see
2468 * valleyview_enable_rps), use 3 msec for safety.
2469 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002470 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Imre Deakddeea5b2014-05-05 15:19:56 +03002471 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002472 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002473}
2474
2475static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2476{
2477 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2478 return;
2479
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002480 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002481 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2482}
2483
Sagar Kambleebc32822014-08-13 23:07:05 +05302484static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002485{
2486 u32 mask;
2487 int err;
2488
2489 /*
2490 * Bspec defines the following GT well on flags as debug only, so
2491 * don't treat them as hard failures.
2492 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002493 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002494
2495 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2496 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2497
2498 vlv_check_no_gt_access(dev_priv);
2499
2500 err = vlv_force_gfx_clock(dev_priv, true);
2501 if (err)
2502 goto err1;
2503
2504 err = vlv_allow_gt_wake(dev_priv, false);
2505 if (err)
2506 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302507
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002508 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302509 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002510
2511 err = vlv_force_gfx_clock(dev_priv, false);
2512 if (err)
2513 goto err2;
2514
2515 return 0;
2516
2517err2:
2518 /* For safety always re-enable waking and disable gfx clock forcing */
2519 vlv_allow_gt_wake(dev_priv, true);
2520err1:
2521 vlv_force_gfx_clock(dev_priv, false);
2522
2523 return err;
2524}
2525
Sagar Kamble016970b2014-08-13 23:07:06 +05302526static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2527 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002528{
Imre Deakddeea5b2014-05-05 15:19:56 +03002529 int err;
2530 int ret;
2531
2532 /*
2533 * If any of the steps fail just try to continue, that's the best we
2534 * can do at this point. Return the first error code (which will also
2535 * leave RPM permanently disabled).
2536 */
2537 ret = vlv_force_gfx_clock(dev_priv, true);
2538
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002539 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302540 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002541
2542 err = vlv_allow_gt_wake(dev_priv, true);
2543 if (!ret)
2544 ret = err;
2545
2546 err = vlv_force_gfx_clock(dev_priv, false);
2547 if (!ret)
2548 ret = err;
2549
2550 vlv_check_no_gt_access(dev_priv);
2551
Chris Wilson7c108fd2016-10-24 13:42:18 +01002552 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002553 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002554
2555 return ret;
2556}
2557
David Weinehallc49d13e2016-08-22 13:32:42 +03002558static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002559{
David Weinehallc49d13e2016-08-22 13:32:42 +03002560 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002561 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002562 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002563 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002564
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002565 if (WARN_ON_ONCE(!(dev_priv->gt_pm.rc6.enabled && HAS_RC6(dev_priv))))
Imre Deakc6df39b2014-04-14 20:24:29 +03002566 return -ENODEV;
2567
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002568 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002569 return -ENODEV;
2570
Paulo Zanoni8a187452013-12-06 20:32:13 -02002571 DRM_DEBUG_KMS("Suspending device\n");
2572
Imre Deak1f814da2015-12-16 02:52:19 +02002573 disable_rpm_wakeref_asserts(dev_priv);
2574
Imre Deakd6102972014-05-07 19:57:49 +03002575 /*
2576 * We are safe here against re-faults, since the fault handler takes
2577 * an RPM reference.
2578 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002579 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002580
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002581 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002582
Imre Deak2eb52522014-11-19 15:30:05 +02002583 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002584
Hans de Goede01c799c2017-11-14 14:55:18 +01002585 intel_uncore_suspend(dev_priv);
2586
Imre Deak507e1262016-04-20 20:27:54 +03002587 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002588 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002589 bxt_display_core_uninit(dev_priv);
2590 bxt_enable_dc9(dev_priv);
2591 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2592 hsw_enable_pc8(dev_priv);
2593 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2594 ret = vlv_suspend_complete(dev_priv);
2595 }
2596
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002597 if (ret) {
2598 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Hans de Goede01c799c2017-11-14 14:55:18 +01002599 intel_uncore_runtime_resume(dev_priv);
2600
Daniel Vetterb9632912014-09-30 10:56:44 +02002601 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002602
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302603 intel_guc_resume(dev_priv);
2604
2605 i915_gem_init_swizzling(dev_priv);
2606 i915_gem_restore_fences(dev_priv);
2607
Imre Deak1f814da2015-12-16 02:52:19 +02002608 enable_rpm_wakeref_asserts(dev_priv);
2609
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002610 return ret;
2611 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002612
Imre Deak1f814da2015-12-16 02:52:19 +02002613 enable_rpm_wakeref_asserts(dev_priv);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002614 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002615
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002616 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002617 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2618
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002619 dev_priv->runtime_pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002620
2621 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002622 * FIXME: We really should find a document that references the arguments
2623 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002624 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002625 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002626 /*
2627 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2628 * being detected, and the call we do at intel_runtime_resume()
2629 * won't be able to restore them. Since PCI_D3hot matches the
2630 * actual specification and appears to be working, use it.
2631 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002632 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002633 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002634 /*
2635 * current versions of firmware which depend on this opregion
2636 * notification have repurposed the D1 definition to mean
2637 * "runtime suspended" vs. what you would normally expect (D3)
2638 * to distinguish it from notifications that might be sent via
2639 * the suspend path.
2640 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002641 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002642 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002643
Mika Kuoppala59bad942015-01-16 11:34:40 +02002644 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002645
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002646 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002647 intel_hpd_poll_init(dev_priv);
2648
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002649 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002650 return 0;
2651}
2652
David Weinehallc49d13e2016-08-22 13:32:42 +03002653static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002654{
David Weinehallc49d13e2016-08-22 13:32:42 +03002655 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002656 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002657 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002658 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002659
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002660 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002661 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002662
2663 DRM_DEBUG_KMS("Resuming device\n");
2664
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002665 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Imre Deak1f814da2015-12-16 02:52:19 +02002666 disable_rpm_wakeref_asserts(dev_priv);
2667
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002668 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002669 dev_priv->runtime_pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002670 if (intel_uncore_unclaimed_mmio(dev_priv))
2671 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002672
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002673 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002674 bxt_disable_dc9(dev_priv);
2675 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002676 if (dev_priv->csr.dmc_payload &&
2677 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2678 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002679 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002680 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002681 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002682 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002683 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002684
Hans de Goedebedf4d72017-11-14 14:55:17 +01002685 intel_uncore_runtime_resume(dev_priv);
2686
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302687 intel_runtime_pm_enable_interrupts(dev_priv);
2688
2689 intel_guc_resume(dev_priv);
2690
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002691 /*
2692 * No point of rolling back things in case of an error, as the best
2693 * we can do is to hope that things will still work (and disable RPM).
2694 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002695 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002696 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002697
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002698 /*
2699 * On VLV/CHV display interrupts are part of the display
2700 * power well, so hpd is reinitialized from there. For
2701 * everyone else do it here.
2702 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002703 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002704 intel_hpd_init(dev_priv);
2705
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05302706 intel_enable_ipc(dev_priv);
2707
Imre Deak1f814da2015-12-16 02:52:19 +02002708 enable_rpm_wakeref_asserts(dev_priv);
2709
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002710 if (ret)
2711 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2712 else
2713 DRM_DEBUG_KMS("Device resumed\n");
2714
2715 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002716}
2717
Chris Wilson42f55512016-06-24 14:00:26 +01002718const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002719 /*
2720 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2721 * PMSG_RESUME]
2722 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002723 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002724 .suspend_late = i915_pm_suspend_late,
2725 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002726 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002727
2728 /*
2729 * S4 event handlers
2730 * @freeze, @freeze_late : called (1) before creating the
2731 * hibernation image [PMSG_FREEZE] and
2732 * (2) after rebooting, before restoring
2733 * the image [PMSG_QUIESCE]
2734 * @thaw, @thaw_early : called (1) after creating the hibernation
2735 * image, before writing it [PMSG_THAW]
2736 * and (2) after failing to create or
2737 * restore the image [PMSG_RECOVER]
2738 * @poweroff, @poweroff_late: called after writing the hibernation
2739 * image, before rebooting [PMSG_HIBERNATE]
2740 * @restore, @restore_early : called after rebooting and restoring the
2741 * hibernation image [PMSG_RESTORE]
2742 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002743 .freeze = i915_pm_freeze,
2744 .freeze_late = i915_pm_freeze_late,
2745 .thaw_early = i915_pm_thaw_early,
2746 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002747 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002748 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002749 .restore_early = i915_pm_restore_early,
2750 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002751
2752 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002753 .runtime_suspend = intel_runtime_suspend,
2754 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002755};
2756
Laurent Pinchart78b68552012-05-17 13:27:22 +02002757static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002758 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002759 .open = drm_gem_vm_open,
2760 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002761};
2762
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002763static const struct file_operations i915_driver_fops = {
2764 .owner = THIS_MODULE,
2765 .open = drm_open,
2766 .release = drm_release,
2767 .unlocked_ioctl = drm_ioctl,
2768 .mmap = drm_gem_mmap,
2769 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002770 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002771 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002772 .llseek = noop_llseek,
2773};
2774
Chris Wilson0673ad42016-06-24 14:00:22 +01002775static int
2776i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2777 struct drm_file *file)
2778{
2779 return -ENODEV;
2780}
2781
2782static const struct drm_ioctl_desc i915_ioctls[] = {
2783 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2784 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2785 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2786 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2787 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2788 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2789 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2790 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2791 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2792 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2793 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2794 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2795 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2796 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2797 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2798 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2799 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2800 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2801 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
Chris Wilsonfec04452017-01-27 09:40:08 +00002802 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002803 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2804 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2805 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2806 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2807 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2808 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2809 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2810 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2811 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2812 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2813 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2814 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2815 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2816 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2817 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002818 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2819 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002820 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2821 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2822 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2823 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2824 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2825 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2826 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2827 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2828 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2829 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2830 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2831 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2832 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2833 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2834 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002835 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002836 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2837 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002838};
2839
Linus Torvalds1da177e2005-04-16 15:20:36 -07002840static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002841 /* Don't use MTRRs here; the Xserver or userspace app should
2842 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002843 */
Eric Anholt673a3942008-07-30 12:06:12 -07002844 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002845 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01002846 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00002847 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07002848 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002849 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002850 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002851
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002852 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002853 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002854 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002855
2856 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2857 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2858 .gem_prime_export = i915_gem_prime_export,
2859 .gem_prime_import = i915_gem_prime_import,
2860
Dave Airlieff72145b2011-02-07 12:16:14 +10002861 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002862 .dumb_map_offset = i915_gem_mmap_gtt,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002863 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002864 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002865 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002866 .name = DRIVER_NAME,
2867 .desc = DRIVER_DESC,
2868 .date = DRIVER_DATE,
2869 .major = DRIVER_MAJOR,
2870 .minor = DRIVER_MINOR,
2871 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002872};
Chris Wilson66d9cb52017-02-13 17:15:17 +00002873
2874#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2875#include "selftests/mock_drm.c"
2876#endif