blob: 05958249549654aa16caad8166f187cb0ad7c39d [file] [log] [blame]
Eugeni Dodonov45244b82012-05-09 15:37:20 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
28#include "i915_drv.h"
29#include "intel_drv.h"
30
Jani Nikula10122052014-08-27 16:27:30 +030031struct ddi_buf_trans {
32 u32 trans1; /* balance leg enable, de-emph level */
33 u32 trans2; /* vref sel, vswing */
David Weinehallf8896f52015-06-25 11:11:03 +030034 u8 i_boost; /* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
Jani Nikula10122052014-08-27 16:27:30 +030035};
36
Ville Syrjälä97eeb872017-02-23 19:35:06 +020037static const u8 index_to_dp_signal_levels[] = {
38 [0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
39 [1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
40 [2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
41 [3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
42 [4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
43 [5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
44 [6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
45 [7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
46 [8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
47 [9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
48};
49
Eugeni Dodonov45244b82012-05-09 15:37:20 -030050/* HDMI/DVI modes ignore everything but the last 2 items. So we share
51 * them for both DP and FDI transports, allowing those ports to
52 * automatically adapt to HDMI connections as well
53 */
Jani Nikula10122052014-08-27 16:27:30 +030054static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030055 { 0x00FFFFFF, 0x0006000E, 0x0 },
56 { 0x00D75FFF, 0x0005000A, 0x0 },
57 { 0x00C30FFF, 0x00040006, 0x0 },
58 { 0x80AAAFFF, 0x000B0000, 0x0 },
59 { 0x00FFFFFF, 0x0005000A, 0x0 },
60 { 0x00D75FFF, 0x000C0004, 0x0 },
61 { 0x80C30FFF, 0x000B0000, 0x0 },
62 { 0x00FFFFFF, 0x00040006, 0x0 },
63 { 0x80D75FFF, 0x000B0000, 0x0 },
Eugeni Dodonov45244b82012-05-09 15:37:20 -030064};
65
Jani Nikula10122052014-08-27 16:27:30 +030066static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030067 { 0x00FFFFFF, 0x0007000E, 0x0 },
68 { 0x00D75FFF, 0x000F000A, 0x0 },
69 { 0x00C30FFF, 0x00060006, 0x0 },
70 { 0x00AAAFFF, 0x001E0000, 0x0 },
71 { 0x00FFFFFF, 0x000F000A, 0x0 },
72 { 0x00D75FFF, 0x00160004, 0x0 },
73 { 0x00C30FFF, 0x001E0000, 0x0 },
74 { 0x00FFFFFF, 0x00060006, 0x0 },
75 { 0x00D75FFF, 0x001E0000, 0x0 },
Paulo Zanoni6acab152013-09-12 17:06:24 -030076};
77
Jani Nikula10122052014-08-27 16:27:30 +030078static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
79 /* Idx NT mV d T mV d db */
David Weinehallf8896f52015-06-25 11:11:03 +030080 { 0x00FFFFFF, 0x0006000E, 0x0 },/* 0: 400 400 0 */
81 { 0x00E79FFF, 0x000E000C, 0x0 },/* 1: 400 500 2 */
82 { 0x00D75FFF, 0x0005000A, 0x0 },/* 2: 400 600 3.5 */
83 { 0x00FFFFFF, 0x0005000A, 0x0 },/* 3: 600 600 0 */
84 { 0x00E79FFF, 0x001D0007, 0x0 },/* 4: 600 750 2 */
85 { 0x00D75FFF, 0x000C0004, 0x0 },/* 5: 600 900 3.5 */
86 { 0x00FFFFFF, 0x00040006, 0x0 },/* 6: 800 800 0 */
87 { 0x80E79FFF, 0x00030002, 0x0 },/* 7: 800 1000 2 */
88 { 0x00FFFFFF, 0x00140005, 0x0 },/* 8: 850 850 0 */
89 { 0x00FFFFFF, 0x000C0004, 0x0 },/* 9: 900 900 0 */
90 { 0x00FFFFFF, 0x001C0003, 0x0 },/* 10: 950 950 0 */
91 { 0x80FFFFFF, 0x00030002, 0x0 },/* 11: 1000 1000 0 */
Eugeni Dodonov45244b82012-05-09 15:37:20 -030092};
93
Jani Nikula10122052014-08-27 16:27:30 +030094static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030095 { 0x00FFFFFF, 0x00000012, 0x0 },
96 { 0x00EBAFFF, 0x00020011, 0x0 },
97 { 0x00C71FFF, 0x0006000F, 0x0 },
98 { 0x00AAAFFF, 0x000E000A, 0x0 },
99 { 0x00FFFFFF, 0x00020011, 0x0 },
100 { 0x00DB6FFF, 0x0005000F, 0x0 },
101 { 0x00BEEFFF, 0x000A000C, 0x0 },
102 { 0x00FFFFFF, 0x0005000F, 0x0 },
103 { 0x00DB6FFF, 0x000A000C, 0x0 },
Paulo Zanoni300644c2013-11-02 21:07:42 -0700104};
105
Jani Nikula10122052014-08-27 16:27:30 +0300106static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300107 { 0x00FFFFFF, 0x0007000E, 0x0 },
108 { 0x00D75FFF, 0x000E000A, 0x0 },
109 { 0x00BEFFFF, 0x00140006, 0x0 },
110 { 0x80B2CFFF, 0x001B0002, 0x0 },
111 { 0x00FFFFFF, 0x000E000A, 0x0 },
112 { 0x00DB6FFF, 0x00160005, 0x0 },
113 { 0x80C71FFF, 0x001A0002, 0x0 },
114 { 0x00F7DFFF, 0x00180004, 0x0 },
115 { 0x80D75FFF, 0x001B0002, 0x0 },
Art Runyane58623c2013-11-02 21:07:41 -0700116};
117
Jani Nikula10122052014-08-27 16:27:30 +0300118static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300119 { 0x00FFFFFF, 0x0001000E, 0x0 },
120 { 0x00D75FFF, 0x0004000A, 0x0 },
121 { 0x00C30FFF, 0x00070006, 0x0 },
122 { 0x00AAAFFF, 0x000C0000, 0x0 },
123 { 0x00FFFFFF, 0x0004000A, 0x0 },
124 { 0x00D75FFF, 0x00090004, 0x0 },
125 { 0x00C30FFF, 0x000C0000, 0x0 },
126 { 0x00FFFFFF, 0x00070006, 0x0 },
127 { 0x00D75FFF, 0x000C0000, 0x0 },
Art Runyane58623c2013-11-02 21:07:41 -0700128};
129
Jani Nikula10122052014-08-27 16:27:30 +0300130static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
131 /* Idx NT mV d T mV df db */
David Weinehallf8896f52015-06-25 11:11:03 +0300132 { 0x00FFFFFF, 0x0007000E, 0x0 },/* 0: 400 400 0 */
133 { 0x00D75FFF, 0x000E000A, 0x0 },/* 1: 400 600 3.5 */
134 { 0x00BEFFFF, 0x00140006, 0x0 },/* 2: 400 800 6 */
135 { 0x00FFFFFF, 0x0009000D, 0x0 },/* 3: 450 450 0 */
136 { 0x00FFFFFF, 0x000E000A, 0x0 },/* 4: 600 600 0 */
137 { 0x00D7FFFF, 0x00140006, 0x0 },/* 5: 600 800 2.5 */
138 { 0x80CB2FFF, 0x001B0002, 0x0 },/* 6: 600 1000 4.5 */
139 { 0x00FFFFFF, 0x00140006, 0x0 },/* 7: 800 800 0 */
140 { 0x80E79FFF, 0x001B0002, 0x0 },/* 8: 800 1000 2 */
141 { 0x80FFFFFF, 0x001B0002, 0x0 },/* 9: 1000 1000 0 */
Damien Lespiaua26aa8b2014-08-01 11:07:55 +0100142};
143
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700144/* Skylake H and S */
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000145static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300146 { 0x00002016, 0x000000A0, 0x0 },
147 { 0x00005012, 0x0000009B, 0x0 },
148 { 0x00007011, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800149 { 0x80009010, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300150 { 0x00002016, 0x0000009B, 0x0 },
151 { 0x00005012, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800152 { 0x80007011, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300153 { 0x00002016, 0x000000DF, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800154 { 0x80005012, 0x000000C0, 0x1 },
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000155};
156
David Weinehallf8896f52015-06-25 11:11:03 +0300157/* Skylake U */
158static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700159 { 0x0000201B, 0x000000A2, 0x0 },
David Weinehallf8896f52015-06-25 11:11:03 +0300160 { 0x00005012, 0x00000088, 0x0 },
Ville Syrjälä5ac90562016-08-02 15:21:57 +0300161 { 0x80007011, 0x000000CD, 0x1 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800162 { 0x80009010, 0x000000C0, 0x1 },
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700163 { 0x0000201B, 0x0000009D, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800164 { 0x80005012, 0x000000C0, 0x1 },
165 { 0x80007011, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300166 { 0x00002016, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800167 { 0x80005012, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300168};
169
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700170/* Skylake Y */
171static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300172 { 0x00000018, 0x000000A2, 0x0 },
173 { 0x00005012, 0x00000088, 0x0 },
Ville Syrjälä5ac90562016-08-02 15:21:57 +0300174 { 0x80007011, 0x000000CD, 0x3 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800175 { 0x80009010, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300176 { 0x00000018, 0x0000009D, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800177 { 0x80005012, 0x000000C0, 0x3 },
178 { 0x80007011, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300179 { 0x00000018, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800180 { 0x80005012, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300181};
182
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700183/* Kabylake H and S */
184static const struct ddi_buf_trans kbl_ddi_translations_dp[] = {
185 { 0x00002016, 0x000000A0, 0x0 },
186 { 0x00005012, 0x0000009B, 0x0 },
187 { 0x00007011, 0x00000088, 0x0 },
188 { 0x80009010, 0x000000C0, 0x1 },
189 { 0x00002016, 0x0000009B, 0x0 },
190 { 0x00005012, 0x00000088, 0x0 },
191 { 0x80007011, 0x000000C0, 0x1 },
192 { 0x00002016, 0x00000097, 0x0 },
193 { 0x80005012, 0x000000C0, 0x1 },
194};
195
196/* Kabylake U */
197static const struct ddi_buf_trans kbl_u_ddi_translations_dp[] = {
198 { 0x0000201B, 0x000000A1, 0x0 },
199 { 0x00005012, 0x00000088, 0x0 },
200 { 0x80007011, 0x000000CD, 0x3 },
201 { 0x80009010, 0x000000C0, 0x3 },
202 { 0x0000201B, 0x0000009D, 0x0 },
203 { 0x80005012, 0x000000C0, 0x3 },
204 { 0x80007011, 0x000000C0, 0x3 },
205 { 0x00002016, 0x0000004F, 0x0 },
206 { 0x80005012, 0x000000C0, 0x3 },
207};
208
209/* Kabylake Y */
210static const struct ddi_buf_trans kbl_y_ddi_translations_dp[] = {
211 { 0x00001017, 0x000000A1, 0x0 },
212 { 0x00005012, 0x00000088, 0x0 },
213 { 0x80007011, 0x000000CD, 0x3 },
214 { 0x8000800F, 0x000000C0, 0x3 },
215 { 0x00001017, 0x0000009D, 0x0 },
216 { 0x80005012, 0x000000C0, 0x3 },
217 { 0x80007011, 0x000000C0, 0x3 },
218 { 0x00001017, 0x0000004C, 0x0 },
219 { 0x80005012, 0x000000C0, 0x3 },
220};
221
David Weinehallf8896f52015-06-25 11:11:03 +0300222/*
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700223 * Skylake/Kabylake H and S
David Weinehallf8896f52015-06-25 11:11:03 +0300224 * eDP 1.4 low vswing translation parameters
225 */
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530226static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300227 { 0x00000018, 0x000000A8, 0x0 },
228 { 0x00004013, 0x000000A9, 0x0 },
229 { 0x00007011, 0x000000A2, 0x0 },
230 { 0x00009010, 0x0000009C, 0x0 },
231 { 0x00000018, 0x000000A9, 0x0 },
232 { 0x00006013, 0x000000A2, 0x0 },
233 { 0x00007011, 0x000000A6, 0x0 },
234 { 0x00000018, 0x000000AB, 0x0 },
235 { 0x00007013, 0x0000009F, 0x0 },
236 { 0x00000018, 0x000000DF, 0x0 },
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530237};
238
David Weinehallf8896f52015-06-25 11:11:03 +0300239/*
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700240 * Skylake/Kabylake U
David Weinehallf8896f52015-06-25 11:11:03 +0300241 * eDP 1.4 low vswing translation parameters
242 */
243static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
244 { 0x00000018, 0x000000A8, 0x0 },
245 { 0x00004013, 0x000000A9, 0x0 },
246 { 0x00007011, 0x000000A2, 0x0 },
247 { 0x00009010, 0x0000009C, 0x0 },
248 { 0x00000018, 0x000000A9, 0x0 },
249 { 0x00006013, 0x000000A2, 0x0 },
250 { 0x00007011, 0x000000A6, 0x0 },
251 { 0x00002016, 0x000000AB, 0x0 },
252 { 0x00005013, 0x0000009F, 0x0 },
253 { 0x00000018, 0x000000DF, 0x0 },
254};
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530255
David Weinehallf8896f52015-06-25 11:11:03 +0300256/*
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700257 * Skylake/Kabylake Y
David Weinehallf8896f52015-06-25 11:11:03 +0300258 * eDP 1.4 low vswing translation parameters
259 */
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700260static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300261 { 0x00000018, 0x000000A8, 0x0 },
262 { 0x00004013, 0x000000AB, 0x0 },
263 { 0x00007011, 0x000000A4, 0x0 },
264 { 0x00009010, 0x000000DF, 0x0 },
265 { 0x00000018, 0x000000AA, 0x0 },
266 { 0x00006013, 0x000000A4, 0x0 },
267 { 0x00007011, 0x0000009D, 0x0 },
268 { 0x00000018, 0x000000A0, 0x0 },
269 { 0x00006012, 0x000000DF, 0x0 },
270 { 0x00000018, 0x0000008A, 0x0 },
271};
272
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700273/* Skylake/Kabylake U, H and S */
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000274static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300275 { 0x00000018, 0x000000AC, 0x0 },
276 { 0x00005012, 0x0000009D, 0x0 },
277 { 0x00007011, 0x00000088, 0x0 },
278 { 0x00000018, 0x000000A1, 0x0 },
279 { 0x00000018, 0x00000098, 0x0 },
280 { 0x00004013, 0x00000088, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800281 { 0x80006012, 0x000000CD, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300282 { 0x00000018, 0x000000DF, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800283 { 0x80003015, 0x000000CD, 0x1 }, /* Default */
284 { 0x80003015, 0x000000C0, 0x1 },
285 { 0x80000018, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300286};
287
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700288/* Skylake/Kabylake Y */
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700289static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300290 { 0x00000018, 0x000000A1, 0x0 },
291 { 0x00005012, 0x000000DF, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800292 { 0x80007011, 0x000000CB, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300293 { 0x00000018, 0x000000A4, 0x0 },
294 { 0x00000018, 0x0000009D, 0x0 },
295 { 0x00004013, 0x00000080, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800296 { 0x80006013, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300297 { 0x00000018, 0x0000008A, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800298 { 0x80003015, 0x000000C0, 0x3 }, /* Default */
299 { 0x80003015, 0x000000C0, 0x3 },
300 { 0x80000018, 0x000000C0, 0x3 },
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000301};
302
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530303struct bxt_ddi_buf_trans {
Ville Syrjäläac3ad6c2017-09-18 21:25:37 +0300304 u8 margin; /* swing value */
305 u8 scale; /* scale value */
306 u8 enable; /* scale enable */
307 u8 deemphasis;
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530308};
309
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530310static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
311 /* Idx NT mV diff db */
Ville Syrjälä043eaf32017-10-16 17:57:02 +0300312 { 52, 0x9A, 0, 128, }, /* 0: 400 0 */
313 { 78, 0x9A, 0, 85, }, /* 1: 400 3.5 */
314 { 104, 0x9A, 0, 64, }, /* 2: 400 6 */
315 { 154, 0x9A, 0, 43, }, /* 3: 400 9.5 */
316 { 77, 0x9A, 0, 128, }, /* 4: 600 0 */
317 { 116, 0x9A, 0, 85, }, /* 5: 600 3.5 */
318 { 154, 0x9A, 0, 64, }, /* 6: 600 6 */
319 { 102, 0x9A, 0, 128, }, /* 7: 800 0 */
320 { 154, 0x9A, 0, 85, }, /* 8: 800 3.5 */
321 { 154, 0x9A, 1, 128, }, /* 9: 1200 0 */
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530322};
323
Sonika Jindald9d70002015-09-24 10:24:56 +0530324static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
325 /* Idx NT mV diff db */
Ville Syrjälä043eaf32017-10-16 17:57:02 +0300326 { 26, 0, 0, 128, }, /* 0: 200 0 */
327 { 38, 0, 0, 112, }, /* 1: 200 1.5 */
328 { 48, 0, 0, 96, }, /* 2: 200 4 */
329 { 54, 0, 0, 69, }, /* 3: 200 6 */
330 { 32, 0, 0, 128, }, /* 4: 250 0 */
331 { 48, 0, 0, 104, }, /* 5: 250 1.5 */
332 { 54, 0, 0, 85, }, /* 6: 250 4 */
333 { 43, 0, 0, 128, }, /* 7: 300 0 */
334 { 54, 0, 0, 101, }, /* 8: 300 1.5 */
335 { 48, 0, 0, 128, }, /* 9: 300 0 */
Sonika Jindald9d70002015-09-24 10:24:56 +0530336};
337
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530338/* BSpec has 2 recommended values - entries 0 and 8.
339 * Using the entry with higher vswing.
340 */
341static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
342 /* Idx NT mV diff db */
Ville Syrjälä043eaf32017-10-16 17:57:02 +0300343 { 52, 0x9A, 0, 128, }, /* 0: 400 0 */
344 { 52, 0x9A, 0, 85, }, /* 1: 400 3.5 */
345 { 52, 0x9A, 0, 64, }, /* 2: 400 6 */
346 { 42, 0x9A, 0, 43, }, /* 3: 400 9.5 */
347 { 77, 0x9A, 0, 128, }, /* 4: 600 0 */
348 { 77, 0x9A, 0, 85, }, /* 5: 600 3.5 */
349 { 77, 0x9A, 0, 64, }, /* 6: 600 6 */
350 { 102, 0x9A, 0, 128, }, /* 7: 800 0 */
351 { 102, 0x9A, 0, 85, }, /* 8: 800 3.5 */
352 { 154, 0x9A, 1, 128, }, /* 9: 1200 0 */
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530353};
354
Rodrigo Vivi83fb7ab2017-06-09 15:26:07 -0700355struct cnl_ddi_buf_trans {
Ville Syrjäläfb5f4e92017-09-18 21:25:38 +0300356 u8 dw2_swing_sel;
357 u8 dw7_n_scalar;
358 u8 dw4_cursor_coeff;
359 u8 dw4_post_cursor_2;
360 u8 dw4_post_cursor_1;
Rodrigo Vivi83fb7ab2017-06-09 15:26:07 -0700361};
362
363/* Voltage Swing Programming for VccIO 0.85V for DP */
364static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_85V[] = {
365 /* NT mV Trans mV db */
366 { 0xA, 0x5D, 0x3F, 0x00, 0x00 }, /* 350 350 0.0 */
367 { 0xA, 0x6A, 0x38, 0x00, 0x07 }, /* 350 500 3.1 */
368 { 0xB, 0x7A, 0x32, 0x00, 0x0D }, /* 350 700 6.0 */
369 { 0x6, 0x7C, 0x2D, 0x00, 0x12 }, /* 350 900 8.2 */
370 { 0xA, 0x69, 0x3F, 0x00, 0x00 }, /* 500 500 0.0 */
371 { 0xB, 0x7A, 0x36, 0x00, 0x09 }, /* 500 700 2.9 */
372 { 0x6, 0x7C, 0x30, 0x00, 0x0F }, /* 500 900 5.1 */
373 { 0xB, 0x7D, 0x3C, 0x00, 0x03 }, /* 650 725 0.9 */
374 { 0x6, 0x7C, 0x34, 0x00, 0x0B }, /* 600 900 3.5 */
375 { 0x6, 0x7B, 0x3F, 0x00, 0x00 }, /* 900 900 0.0 */
376};
377
378/* Voltage Swing Programming for VccIO 0.85V for HDMI */
379static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_85V[] = {
380 /* NT mV Trans mV db */
381 { 0xA, 0x60, 0x3F, 0x00, 0x00 }, /* 450 450 0.0 */
382 { 0xB, 0x73, 0x36, 0x00, 0x09 }, /* 450 650 3.2 */
383 { 0x6, 0x7F, 0x31, 0x00, 0x0E }, /* 450 850 5.5 */
384 { 0xB, 0x73, 0x3F, 0x00, 0x00 }, /* 650 650 0.0 */
385 { 0x6, 0x7F, 0x37, 0x00, 0x08 }, /* 650 850 2.3 */
386 { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 850 850 0.0 */
387 { 0x6, 0x7F, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */
388};
389
390/* Voltage Swing Programming for VccIO 0.85V for eDP */
391static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_85V[] = {
392 /* NT mV Trans mV db */
393 { 0xA, 0x66, 0x3A, 0x00, 0x05 }, /* 384 500 2.3 */
394 { 0x0, 0x7F, 0x38, 0x00, 0x07 }, /* 153 200 2.3 */
395 { 0x8, 0x7F, 0x38, 0x00, 0x07 }, /* 192 250 2.3 */
396 { 0x1, 0x7F, 0x38, 0x00, 0x07 }, /* 230 300 2.3 */
397 { 0x9, 0x7F, 0x38, 0x00, 0x07 }, /* 269 350 2.3 */
398 { 0xA, 0x66, 0x3C, 0x00, 0x03 }, /* 446 500 1.0 */
399 { 0xB, 0x70, 0x3C, 0x00, 0x03 }, /* 460 600 2.3 */
400 { 0xC, 0x75, 0x3C, 0x00, 0x03 }, /* 537 700 2.3 */
401 { 0x2, 0x7F, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
402};
403
404/* Voltage Swing Programming for VccIO 0.95V for DP */
405static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_95V[] = {
406 /* NT mV Trans mV db */
407 { 0xA, 0x5D, 0x3F, 0x00, 0x00 }, /* 350 350 0.0 */
408 { 0xA, 0x6A, 0x38, 0x00, 0x07 }, /* 350 500 3.1 */
409 { 0xB, 0x7A, 0x32, 0x00, 0x0D }, /* 350 700 6.0 */
410 { 0x6, 0x7C, 0x2D, 0x00, 0x12 }, /* 350 900 8.2 */
411 { 0xA, 0x69, 0x3F, 0x00, 0x00 }, /* 500 500 0.0 */
412 { 0xB, 0x7A, 0x36, 0x00, 0x09 }, /* 500 700 2.9 */
413 { 0x6, 0x7C, 0x30, 0x00, 0x0F }, /* 500 900 5.1 */
414 { 0xB, 0x7D, 0x3C, 0x00, 0x03 }, /* 650 725 0.9 */
415 { 0x6, 0x7C, 0x34, 0x00, 0x0B }, /* 600 900 3.5 */
416 { 0x6, 0x7B, 0x3F, 0x00, 0x00 }, /* 900 900 0.0 */
417};
418
419/* Voltage Swing Programming for VccIO 0.95V for HDMI */
420static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_95V[] = {
421 /* NT mV Trans mV db */
422 { 0xA, 0x5C, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
423 { 0xB, 0x69, 0x37, 0x00, 0x08 }, /* 400 600 3.5 */
424 { 0x5, 0x76, 0x31, 0x00, 0x0E }, /* 400 800 6.0 */
425 { 0xA, 0x5E, 0x3F, 0x00, 0x00 }, /* 450 450 0.0 */
426 { 0xB, 0x69, 0x3F, 0x00, 0x00 }, /* 600 600 0.0 */
427 { 0xB, 0x79, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */
428 { 0x6, 0x7D, 0x32, 0x00, 0x0D }, /* 600 1000 4.4 */
429 { 0x5, 0x76, 0x3F, 0x00, 0x00 }, /* 800 800 0.0 */
430 { 0x6, 0x7D, 0x39, 0x00, 0x06 }, /* 800 1000 1.9 */
431 { 0x6, 0x7F, 0x39, 0x00, 0x06 }, /* 850 1050 1.8 */
432 { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 1050 1050 0.0 */
433};
434
435/* Voltage Swing Programming for VccIO 0.95V for eDP */
436static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_95V[] = {
437 /* NT mV Trans mV db */
438 { 0xA, 0x61, 0x3A, 0x00, 0x05 }, /* 384 500 2.3 */
439 { 0x0, 0x7F, 0x38, 0x00, 0x07 }, /* 153 200 2.3 */
440 { 0x8, 0x7F, 0x38, 0x00, 0x07 }, /* 192 250 2.3 */
441 { 0x1, 0x7F, 0x38, 0x00, 0x07 }, /* 230 300 2.3 */
442 { 0x9, 0x7F, 0x38, 0x00, 0x07 }, /* 269 350 2.3 */
443 { 0xA, 0x61, 0x3C, 0x00, 0x03 }, /* 446 500 1.0 */
444 { 0xB, 0x68, 0x39, 0x00, 0x06 }, /* 460 600 2.3 */
445 { 0xC, 0x6E, 0x39, 0x00, 0x06 }, /* 537 700 2.3 */
446 { 0x4, 0x7F, 0x3A, 0x00, 0x05 }, /* 460 600 2.3 */
447 { 0x2, 0x7F, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
448};
449
450/* Voltage Swing Programming for VccIO 1.05V for DP */
451static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_1_05V[] = {
452 /* NT mV Trans mV db */
453 { 0xA, 0x58, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
454 { 0xB, 0x64, 0x37, 0x00, 0x08 }, /* 400 600 3.5 */
455 { 0x5, 0x70, 0x31, 0x00, 0x0E }, /* 400 800 6.0 */
456 { 0x6, 0x7F, 0x2C, 0x00, 0x13 }, /* 400 1050 8.4 */
457 { 0xB, 0x64, 0x3F, 0x00, 0x00 }, /* 600 600 0.0 */
458 { 0x5, 0x73, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */
459 { 0x6, 0x7F, 0x30, 0x00, 0x0F }, /* 550 1050 5.6 */
460 { 0x5, 0x76, 0x3E, 0x00, 0x01 }, /* 850 900 0.5 */
461 { 0x6, 0x7F, 0x36, 0x00, 0x09 }, /* 750 1050 2.9 */
462 { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 1050 1050 0.0 */
463};
464
465/* Voltage Swing Programming for VccIO 1.05V for HDMI */
466static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_1_05V[] = {
467 /* NT mV Trans mV db */
468 { 0xA, 0x58, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
469 { 0xB, 0x64, 0x37, 0x00, 0x08 }, /* 400 600 3.5 */
470 { 0x5, 0x70, 0x31, 0x00, 0x0E }, /* 400 800 6.0 */
471 { 0xA, 0x5B, 0x3F, 0x00, 0x00 }, /* 450 450 0.0 */
472 { 0xB, 0x64, 0x3F, 0x00, 0x00 }, /* 600 600 0.0 */
473 { 0x5, 0x73, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */
474 { 0x6, 0x7C, 0x32, 0x00, 0x0D }, /* 600 1000 4.4 */
475 { 0x5, 0x70, 0x3F, 0x00, 0x00 }, /* 800 800 0.0 */
476 { 0x6, 0x7C, 0x39, 0x00, 0x06 }, /* 800 1000 1.9 */
477 { 0x6, 0x7F, 0x39, 0x00, 0x06 }, /* 850 1050 1.8 */
478 { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 1050 1050 0.0 */
479};
480
481/* Voltage Swing Programming for VccIO 1.05V for eDP */
482static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_1_05V[] = {
483 /* NT mV Trans mV db */
484 { 0xA, 0x5E, 0x3A, 0x00, 0x05 }, /* 384 500 2.3 */
485 { 0x0, 0x7F, 0x38, 0x00, 0x07 }, /* 153 200 2.3 */
486 { 0x8, 0x7F, 0x38, 0x00, 0x07 }, /* 192 250 2.3 */
487 { 0x1, 0x7F, 0x38, 0x00, 0x07 }, /* 230 300 2.3 */
488 { 0x9, 0x7F, 0x38, 0x00, 0x07 }, /* 269 350 2.3 */
489 { 0xA, 0x5E, 0x3C, 0x00, 0x03 }, /* 446 500 1.0 */
490 { 0xB, 0x64, 0x39, 0x00, 0x06 }, /* 460 600 2.3 */
491 { 0xE, 0x6A, 0x39, 0x00, 0x06 }, /* 537 700 2.3 */
492 { 0x2, 0x7F, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
493};
494
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300495enum port intel_ddi_get_encoder_port(struct intel_encoder *encoder)
Paulo Zanonifc914632012-10-05 12:05:54 -0300496{
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300497 switch (encoder->type) {
Jani Nikula8cd21b72015-09-29 10:24:26 +0300498 case INTEL_OUTPUT_DP_MST:
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300499 return enc_to_mst(&encoder->base)->primary->port;
Ville Syrjäläcca05022016-06-22 21:57:06 +0300500 case INTEL_OUTPUT_DP:
Jani Nikula8cd21b72015-09-29 10:24:26 +0300501 case INTEL_OUTPUT_EDP:
502 case INTEL_OUTPUT_HDMI:
503 case INTEL_OUTPUT_UNKNOWN:
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300504 return enc_to_dig_port(&encoder->base)->port;
Jani Nikula8cd21b72015-09-29 10:24:26 +0300505 case INTEL_OUTPUT_ANALOG:
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300506 return PORT_E;
507 default:
508 MISSING_CASE(encoder->type);
509 return PORT_A;
Paulo Zanonifc914632012-10-05 12:05:54 -0300510 }
511}
512
Ville Syrjäläacee2992015-12-08 19:59:39 +0200513static const struct ddi_buf_trans *
Ville Syrjäläa930acd2016-07-12 15:59:36 +0300514bdw_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
515{
516 if (dev_priv->vbt.edp.low_vswing) {
517 *n_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
518 return bdw_ddi_translations_edp;
519 } else {
520 *n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
521 return bdw_ddi_translations_dp;
522 }
523}
524
525static const struct ddi_buf_trans *
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200526skl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
David Weinehallf8896f52015-06-25 11:11:03 +0300527{
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700528 if (IS_SKL_ULX(dev_priv)) {
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700529 *n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200530 return skl_y_ddi_translations_dp;
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700531 } else if (IS_SKL_ULT(dev_priv)) {
David Weinehallf8896f52015-06-25 11:11:03 +0300532 *n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200533 return skl_u_ddi_translations_dp;
David Weinehallf8896f52015-06-25 11:11:03 +0300534 } else {
David Weinehallf8896f52015-06-25 11:11:03 +0300535 *n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200536 return skl_ddi_translations_dp;
David Weinehallf8896f52015-06-25 11:11:03 +0300537 }
David Weinehallf8896f52015-06-25 11:11:03 +0300538}
539
540static const struct ddi_buf_trans *
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700541kbl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
542{
543 if (IS_KBL_ULX(dev_priv)) {
544 *n_entries = ARRAY_SIZE(kbl_y_ddi_translations_dp);
545 return kbl_y_ddi_translations_dp;
Rodrigo Vivida411a42017-06-09 15:02:50 -0700546 } else if (IS_KBL_ULT(dev_priv) || IS_CFL_ULT(dev_priv)) {
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700547 *n_entries = ARRAY_SIZE(kbl_u_ddi_translations_dp);
548 return kbl_u_ddi_translations_dp;
549 } else {
550 *n_entries = ARRAY_SIZE(kbl_ddi_translations_dp);
551 return kbl_ddi_translations_dp;
552 }
553}
554
555static const struct ddi_buf_trans *
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200556skl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
David Weinehallf8896f52015-06-25 11:11:03 +0300557{
Jani Nikula06411f02016-03-24 17:50:21 +0200558 if (dev_priv->vbt.edp.low_vswing) {
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200559 if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200560 *n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
561 return skl_y_ddi_translations_edp;
Rodrigo Vivida411a42017-06-09 15:02:50 -0700562 } else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv) ||
563 IS_CFL_ULT(dev_priv)) {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200564 *n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
565 return skl_u_ddi_translations_edp;
566 } else {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200567 *n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
568 return skl_ddi_translations_edp;
Ville Syrjäläacee2992015-12-08 19:59:39 +0200569 }
David Weinehallf8896f52015-06-25 11:11:03 +0300570 }
Ville Syrjäläcd1101c2015-12-08 19:59:40 +0200571
Rodrigo Vivida411a42017-06-09 15:02:50 -0700572 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
Rodrigo Vivi0fdd4912016-10-18 08:57:36 -0700573 return kbl_get_buf_trans_dp(dev_priv, n_entries);
574 else
575 return skl_get_buf_trans_dp(dev_priv, n_entries);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200576}
David Weinehallf8896f52015-06-25 11:11:03 +0300577
Ville Syrjäläacee2992015-12-08 19:59:39 +0200578static const struct ddi_buf_trans *
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200579skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
Ville Syrjäläacee2992015-12-08 19:59:39 +0200580{
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200581 if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200582 *n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
583 return skl_y_ddi_translations_hdmi;
584 } else {
585 *n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
586 return skl_ddi_translations_hdmi;
587 }
David Weinehallf8896f52015-06-25 11:11:03 +0300588}
589
Ville Syrjäläedba48f2017-10-16 17:57:03 +0300590static int skl_buf_trans_num_entries(enum port port, int n_entries)
591{
592 /* Only DDIA and DDIE can select the 10th register with DP */
593 if (port == PORT_A || port == PORT_E)
594 return min(n_entries, 10);
595 else
596 return min(n_entries, 9);
597}
598
Ville Syrjäläd8fe2c72017-10-16 17:56:56 +0300599static const struct ddi_buf_trans *
600intel_ddi_get_buf_trans_dp(struct drm_i915_private *dev_priv,
Ville Syrjäläedba48f2017-10-16 17:57:03 +0300601 enum port port, int *n_entries)
Ville Syrjäläd8fe2c72017-10-16 17:56:56 +0300602{
603 if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv)) {
Ville Syrjäläedba48f2017-10-16 17:57:03 +0300604 const struct ddi_buf_trans *ddi_translations =
605 kbl_get_buf_trans_dp(dev_priv, n_entries);
606 *n_entries = skl_buf_trans_num_entries(port, *n_entries);
607 return ddi_translations;
Ville Syrjäläd8fe2c72017-10-16 17:56:56 +0300608 } else if (IS_SKYLAKE(dev_priv)) {
Ville Syrjäläedba48f2017-10-16 17:57:03 +0300609 const struct ddi_buf_trans *ddi_translations =
610 skl_get_buf_trans_dp(dev_priv, n_entries);
611 *n_entries = skl_buf_trans_num_entries(port, *n_entries);
612 return ddi_translations;
Ville Syrjäläd8fe2c72017-10-16 17:56:56 +0300613 } else if (IS_BROADWELL(dev_priv)) {
614 *n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
615 return bdw_ddi_translations_dp;
616 } else if (IS_HASWELL(dev_priv)) {
617 *n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
618 return hsw_ddi_translations_dp;
619 }
620
621 *n_entries = 0;
622 return NULL;
623}
624
625static const struct ddi_buf_trans *
626intel_ddi_get_buf_trans_edp(struct drm_i915_private *dev_priv,
Ville Syrjäläedba48f2017-10-16 17:57:03 +0300627 enum port port, int *n_entries)
Ville Syrjäläd8fe2c72017-10-16 17:56:56 +0300628{
629 if (IS_GEN9_BC(dev_priv)) {
Ville Syrjäläedba48f2017-10-16 17:57:03 +0300630 const struct ddi_buf_trans *ddi_translations =
631 skl_get_buf_trans_edp(dev_priv, n_entries);
632 *n_entries = skl_buf_trans_num_entries(port, *n_entries);
633 return ddi_translations;
Ville Syrjäläd8fe2c72017-10-16 17:56:56 +0300634 } else if (IS_BROADWELL(dev_priv)) {
635 return bdw_get_buf_trans_edp(dev_priv, n_entries);
636 } else if (IS_HASWELL(dev_priv)) {
637 *n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
638 return hsw_ddi_translations_dp;
639 }
640
641 *n_entries = 0;
642 return NULL;
643}
644
645static const struct ddi_buf_trans *
646intel_ddi_get_buf_trans_fdi(struct drm_i915_private *dev_priv,
647 int *n_entries)
648{
649 if (IS_BROADWELL(dev_priv)) {
650 *n_entries = ARRAY_SIZE(bdw_ddi_translations_fdi);
651 return bdw_ddi_translations_fdi;
652 } else if (IS_HASWELL(dev_priv)) {
653 *n_entries = ARRAY_SIZE(hsw_ddi_translations_fdi);
654 return hsw_ddi_translations_fdi;
655 }
656
657 *n_entries = 0;
658 return NULL;
659}
660
Ville Syrjälä975786e2017-10-16 17:56:57 +0300661static const struct ddi_buf_trans *
662intel_ddi_get_buf_trans_hdmi(struct drm_i915_private *dev_priv,
663 int *n_entries)
664{
665 if (IS_GEN9_BC(dev_priv)) {
666 return skl_get_buf_trans_hdmi(dev_priv, n_entries);
667 } else if (IS_BROADWELL(dev_priv)) {
668 *n_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
669 return bdw_ddi_translations_hdmi;
670 } else if (IS_HASWELL(dev_priv)) {
671 *n_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
672 return hsw_ddi_translations_hdmi;
673 }
674
675 *n_entries = 0;
676 return NULL;
677}
678
Ville Syrjälä7d4f37b2017-10-16 17:57:00 +0300679static const struct bxt_ddi_buf_trans *
680bxt_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
681{
682 *n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
683 return bxt_ddi_translations_dp;
684}
685
686static const struct bxt_ddi_buf_trans *
687bxt_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
688{
689 if (dev_priv->vbt.edp.low_vswing) {
690 *n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
691 return bxt_ddi_translations_edp;
692 }
693
694 return bxt_get_buf_trans_dp(dev_priv, n_entries);
695}
696
697static const struct bxt_ddi_buf_trans *
698bxt_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
699{
700 *n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
701 return bxt_ddi_translations_hdmi;
702}
703
Rodrigo Vivicf3e0fb2017-08-29 16:22:28 -0700704static const struct cnl_ddi_buf_trans *
705cnl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
706{
707 u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
708
709 if (voltage == VOLTAGE_INFO_0_85V) {
710 *n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_85V);
711 return cnl_ddi_translations_hdmi_0_85V;
712 } else if (voltage == VOLTAGE_INFO_0_95V) {
713 *n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_95V);
714 return cnl_ddi_translations_hdmi_0_95V;
715 } else if (voltage == VOLTAGE_INFO_1_05V) {
716 *n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_1_05V);
717 return cnl_ddi_translations_hdmi_1_05V;
Arnd Bergmann83482ca2017-10-05 14:08:26 +0200718 } else {
719 *n_entries = 1; /* shut up gcc */
Rodrigo Vivicf3e0fb2017-08-29 16:22:28 -0700720 MISSING_CASE(voltage);
Arnd Bergmann83482ca2017-10-05 14:08:26 +0200721 }
Rodrigo Vivicf3e0fb2017-08-29 16:22:28 -0700722 return NULL;
723}
724
725static const struct cnl_ddi_buf_trans *
726cnl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
727{
728 u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
729
730 if (voltage == VOLTAGE_INFO_0_85V) {
731 *n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_85V);
732 return cnl_ddi_translations_dp_0_85V;
733 } else if (voltage == VOLTAGE_INFO_0_95V) {
734 *n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_95V);
735 return cnl_ddi_translations_dp_0_95V;
736 } else if (voltage == VOLTAGE_INFO_1_05V) {
737 *n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_1_05V);
738 return cnl_ddi_translations_dp_1_05V;
Arnd Bergmann83482ca2017-10-05 14:08:26 +0200739 } else {
740 *n_entries = 1; /* shut up gcc */
Rodrigo Vivicf3e0fb2017-08-29 16:22:28 -0700741 MISSING_CASE(voltage);
Arnd Bergmann83482ca2017-10-05 14:08:26 +0200742 }
Rodrigo Vivicf3e0fb2017-08-29 16:22:28 -0700743 return NULL;
744}
745
746static const struct cnl_ddi_buf_trans *
747cnl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
748{
749 u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
750
751 if (dev_priv->vbt.edp.low_vswing) {
752 if (voltage == VOLTAGE_INFO_0_85V) {
753 *n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_85V);
754 return cnl_ddi_translations_edp_0_85V;
755 } else if (voltage == VOLTAGE_INFO_0_95V) {
756 *n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_95V);
757 return cnl_ddi_translations_edp_0_95V;
758 } else if (voltage == VOLTAGE_INFO_1_05V) {
759 *n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_1_05V);
760 return cnl_ddi_translations_edp_1_05V;
Arnd Bergmann83482ca2017-10-05 14:08:26 +0200761 } else {
762 *n_entries = 1; /* shut up gcc */
Rodrigo Vivicf3e0fb2017-08-29 16:22:28 -0700763 MISSING_CASE(voltage);
Arnd Bergmann83482ca2017-10-05 14:08:26 +0200764 }
Rodrigo Vivicf3e0fb2017-08-29 16:22:28 -0700765 return NULL;
766 } else {
767 return cnl_get_buf_trans_dp(dev_priv, n_entries);
768 }
769}
770
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300771static int intel_ddi_hdmi_level(struct drm_i915_private *dev_priv, enum port port)
772{
Ville Syrjäläd02ace82017-10-18 21:19:58 +0300773 int n_entries, level, default_entry;
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300774
Ville Syrjäläd02ace82017-10-18 21:19:58 +0300775 level = dev_priv->vbt.ddi_port_info[port].hdmi_level_shift;
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300776
Rodrigo Vivibf503552017-08-29 16:22:29 -0700777 if (IS_CANNONLAKE(dev_priv)) {
Ville Syrjäläd02ace82017-10-18 21:19:58 +0300778 cnl_get_buf_trans_hdmi(dev_priv, &n_entries);
779 default_entry = n_entries - 1;
Ville Syrjälä043eaf32017-10-16 17:57:02 +0300780 } else if (IS_GEN9_LP(dev_priv)) {
Ville Syrjäläd02ace82017-10-18 21:19:58 +0300781 bxt_get_buf_trans_hdmi(dev_priv, &n_entries);
782 default_entry = n_entries - 1;
Rodrigo Vivibf503552017-08-29 16:22:29 -0700783 } else if (IS_GEN9_BC(dev_priv)) {
Ville Syrjäläd02ace82017-10-18 21:19:58 +0300784 intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
785 default_entry = 8;
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300786 } else if (IS_BROADWELL(dev_priv)) {
Ville Syrjäläd02ace82017-10-18 21:19:58 +0300787 intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
788 default_entry = 7;
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300789 } else if (IS_HASWELL(dev_priv)) {
Ville Syrjäläd02ace82017-10-18 21:19:58 +0300790 intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
791 default_entry = 6;
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300792 } else {
793 WARN(1, "ddi translation table missing\n");
Ville Syrjälä975786e2017-10-16 17:56:57 +0300794 return 0;
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300795 }
796
797 /* Choose a good default if VBT is badly populated */
Ville Syrjäläd02ace82017-10-18 21:19:58 +0300798 if (level == HDMI_LEVEL_SHIFT_UNKNOWN || level >= n_entries)
799 level = default_entry;
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300800
Ville Syrjäläd02ace82017-10-18 21:19:58 +0300801 if (WARN_ON_ONCE(n_entries == 0))
Ville Syrjälä21b39d22017-10-18 21:19:34 +0300802 return 0;
Ville Syrjäläd02ace82017-10-18 21:19:58 +0300803 if (WARN_ON_ONCE(level >= n_entries))
804 level = n_entries - 1;
Ville Syrjälä21b39d22017-10-18 21:19:34 +0300805
Ville Syrjäläd02ace82017-10-18 21:19:58 +0300806 return level;
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300807}
808
Art Runyane58623c2013-11-02 21:07:41 -0700809/*
810 * Starting with Haswell, DDI port buffers must be programmed with correct
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300811 * values in advance. This function programs the correct values for
812 * DP/eDP/FDI use cases.
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300813 */
Ville Syrjälä3a6d84e2017-10-19 16:37:13 +0300814static void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder,
815 const struct intel_crtc_state *crtc_state)
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300816{
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200817 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Antti Koskipaa75067dd2015-07-10 14:10:55 +0300818 u32 iboost_bit = 0;
Ville Syrjälä7d1c42e2017-02-23 19:35:05 +0200819 int i, n_entries;
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300820 enum port port = intel_ddi_get_encoder_port(encoder);
Jani Nikula10122052014-08-27 16:27:30 +0300821 const struct ddi_buf_trans *ddi_translations;
Art Runyane58623c2013-11-02 21:07:41 -0700822
Ville Syrjälä3a6d84e2017-10-19 16:37:13 +0300823 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
Ville Syrjälä7d1c42e2017-02-23 19:35:05 +0200824 ddi_translations = intel_ddi_get_buf_trans_fdi(dev_priv,
825 &n_entries);
Ville Syrjälä3a6d84e2017-10-19 16:37:13 +0300826 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
827 ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv, port,
828 &n_entries);
829 else
830 ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv, port,
831 &n_entries);
Art Runyane58623c2013-11-02 21:07:41 -0700832
Ville Syrjäläedba48f2017-10-16 17:57:03 +0300833 /* If we're boosting the current, set bit 31 of trans1 */
834 if (IS_GEN9_BC(dev_priv) &&
835 dev_priv->vbt.ddi_port_info[port].dp_boost_level)
836 iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
Rodrigo Vivi0a918772016-09-30 11:05:56 -0700837
Ville Syrjälä7d1c42e2017-02-23 19:35:05 +0200838 for (i = 0; i < n_entries; i++) {
Ville Syrjälä9712e682015-09-18 20:03:22 +0300839 I915_WRITE(DDI_BUF_TRANS_LO(port, i),
840 ddi_translations[i].trans1 | iboost_bit);
841 I915_WRITE(DDI_BUF_TRANS_HI(port, i),
842 ddi_translations[i].trans2);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300843 }
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300844}
Damien Lespiauce4dd492014-08-01 11:07:54 +0100845
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300846/*
847 * Starting with Haswell, DDI port buffers must be programmed with correct
848 * values in advance. This function programs the correct values for
849 * HDMI/DVI use cases.
850 */
Ville Syrjälä7ea79332017-10-16 17:56:59 +0300851static void intel_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder,
Ville Syrjäläd02ace82017-10-18 21:19:58 +0300852 int level)
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300853{
854 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
855 u32 iboost_bit = 0;
Ville Syrjäläd02ace82017-10-18 21:19:58 +0300856 int n_entries;
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300857 enum port port = intel_ddi_get_encoder_port(encoder);
Ville Syrjäläd02ace82017-10-18 21:19:58 +0300858 const struct ddi_buf_trans *ddi_translations;
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300859
Ville Syrjäläd02ace82017-10-18 21:19:58 +0300860 ddi_translations = intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
Ville Syrjälä1edaaa22016-07-12 15:59:34 +0300861
Ville Syrjäläd02ace82017-10-18 21:19:58 +0300862 if (WARN_ON_ONCE(!ddi_translations))
Ville Syrjälä21b39d22017-10-18 21:19:34 +0300863 return;
Ville Syrjäläd02ace82017-10-18 21:19:58 +0300864 if (WARN_ON_ONCE(level >= n_entries))
865 level = n_entries - 1;
Ville Syrjälä21b39d22017-10-18 21:19:34 +0300866
Ville Syrjälä975786e2017-10-16 17:56:57 +0300867 /* If we're boosting the current, set bit 31 of trans1 */
868 if (IS_GEN9_BC(dev_priv) &&
869 dev_priv->vbt.ddi_port_info[port].hdmi_boost_level)
870 iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300871
Paulo Zanoni6acab152013-09-12 17:06:24 -0300872 /* Entry 9 is for HDMI: */
Ville Syrjäläed9c77d2016-07-12 15:59:32 +0300873 I915_WRITE(DDI_BUF_TRANS_LO(port, 9),
Ville Syrjäläd02ace82017-10-18 21:19:58 +0300874 ddi_translations[level].trans1 | iboost_bit);
Ville Syrjäläed9c77d2016-07-12 15:59:32 +0300875 I915_WRITE(DDI_BUF_TRANS_HI(port, 9),
Ville Syrjäläd02ace82017-10-18 21:19:58 +0300876 ddi_translations[level].trans2);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300877}
878
Paulo Zanoni248138b2012-11-29 11:29:31 -0200879static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
880 enum port port)
881{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200882 i915_reg_t reg = DDI_BUF_CTL(port);
Paulo Zanoni248138b2012-11-29 11:29:31 -0200883 int i;
884
Vandana Kannan3449ca82015-03-27 14:19:09 +0200885 for (i = 0; i < 16; i++) {
Paulo Zanoni248138b2012-11-29 11:29:31 -0200886 udelay(1);
887 if (I915_READ(reg) & DDI_BUF_IS_IDLE)
888 return;
889 }
890 DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
891}
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300892
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300893static uint32_t hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -0700894{
895 switch (pll->id) {
896 case DPLL_ID_WRPLL1:
897 return PORT_CLK_SEL_WRPLL1;
898 case DPLL_ID_WRPLL2:
899 return PORT_CLK_SEL_WRPLL2;
900 case DPLL_ID_SPLL:
901 return PORT_CLK_SEL_SPLL;
902 case DPLL_ID_LCPLL_810:
903 return PORT_CLK_SEL_LCPLL_810;
904 case DPLL_ID_LCPLL_1350:
905 return PORT_CLK_SEL_LCPLL_1350;
906 case DPLL_ID_LCPLL_2700:
907 return PORT_CLK_SEL_LCPLL_2700;
908 default:
909 MISSING_CASE(pll->id);
910 return PORT_CLK_SEL_NONE;
911 }
912}
913
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300914/* Starting with Haswell, different DDI ports can work in FDI mode for
915 * connection to the PCH-located connectors. For this, it is necessary to train
916 * both the DDI port and PCH receiver for the desired DDI buffer settings.
917 *
918 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
919 * please note that when FDI mode is active on DDI E, it shares 2 lines with
920 * DDI A (which is used for eDP)
921 */
922
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200923void hsw_fdi_link_train(struct intel_crtc *crtc,
924 const struct intel_crtc_state *crtc_state)
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300925{
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +0200926 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100927 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200928 struct intel_encoder *encoder;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -0700929 u32 temp, i, rx_ctl_val, ddi_pll_sel;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300930
Ander Conselvan de Oliveira4cbe4b22017-03-02 14:58:51 +0200931 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200932 WARN_ON(encoder->type != INTEL_OUTPUT_ANALOG);
Ville Syrjälä3a6d84e2017-10-19 16:37:13 +0300933 intel_prepare_dp_ddi_buffers(encoder, crtc_state);
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200934 }
935
Paulo Zanoni04945642012-11-01 21:00:59 -0200936 /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
937 * mode set "sequence for CRT port" document:
938 * - TP1 to TP2 time with the default value
939 * - FDI delay to 90h
Damien Lespiau8693a822013-05-03 18:48:11 +0100940 *
941 * WaFDIAutoLinkSetTimingOverrride:hsw
Paulo Zanoni04945642012-11-01 21:00:59 -0200942 */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300943 I915_WRITE(FDI_RX_MISC(PIPE_A), FDI_RX_PWRDN_LANE1_VAL(2) |
Paulo Zanoni04945642012-11-01 21:00:59 -0200944 FDI_RX_PWRDN_LANE0_VAL(2) |
945 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
946
947 /* Enable the PCH Receiver FDI PLL */
Damien Lespiau3e683202012-12-11 18:48:29 +0000948 rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
Daniel Vetter33d29b12013-02-13 18:04:45 +0100949 FDI_RX_PLL_ENABLE |
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200950 FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300951 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
952 POSTING_READ(FDI_RX_CTL(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200953 udelay(220);
954
955 /* Switch from Rawclk to PCDclk */
956 rx_ctl_val |= FDI_PCDCLK;
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300957 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
Paulo Zanoni04945642012-11-01 21:00:59 -0200958
959 /* Configure Port Clock Select */
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200960 ddi_pll_sel = hsw_pll_to_ddi_pll_sel(crtc_state->shared_dpll);
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -0700961 I915_WRITE(PORT_CLK_SEL(PORT_E), ddi_pll_sel);
962 WARN_ON(ddi_pll_sel != PORT_CLK_SEL_SPLL);
Paulo Zanoni04945642012-11-01 21:00:59 -0200963
964 /* Start the training iterating through available voltages and emphasis,
965 * testing each value twice. */
Jani Nikula10122052014-08-27 16:27:30 +0300966 for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300967 /* Configure DP_TP_CTL with auto-training */
968 I915_WRITE(DP_TP_CTL(PORT_E),
969 DP_TP_CTL_FDI_AUTOTRAIN |
970 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
971 DP_TP_CTL_LINK_TRAIN_PAT1 |
972 DP_TP_CTL_ENABLE);
973
Damien Lespiau876a8cd2012-12-11 18:48:30 +0000974 /* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
975 * DDI E does not support port reversal, the functionality is
976 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
977 * port reversal bit */
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300978 I915_WRITE(DDI_BUF_CTL(PORT_E),
Paulo Zanoni04945642012-11-01 21:00:59 -0200979 DDI_BUF_CTL_ENABLE |
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200980 ((crtc_state->fdi_lanes - 1) << 1) |
Sonika Jindalc5fe6a02014-08-11 08:57:36 +0530981 DDI_BUF_TRANS_SELECT(i / 2));
Paulo Zanoni04945642012-11-01 21:00:59 -0200982 POSTING_READ(DDI_BUF_CTL(PORT_E));
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300983
984 udelay(600);
985
Paulo Zanoni04945642012-11-01 21:00:59 -0200986 /* Program PCH FDI Receiver TU */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300987 I915_WRITE(FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
Eugeni Dodonov4acf5182012-07-04 20:15:16 -0300988
Paulo Zanoni04945642012-11-01 21:00:59 -0200989 /* Enable PCH FDI Receiver with auto-training */
990 rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300991 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
992 POSTING_READ(FDI_RX_CTL(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200993
994 /* Wait for FDI receiver lane calibration */
995 udelay(30);
996
997 /* Unset FDI_RX_MISC pwrdn lanes */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300998 temp = I915_READ(FDI_RX_MISC(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200999 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
Ville Syrjäläeede3b52015-09-18 20:03:30 +03001000 I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
1001 POSTING_READ(FDI_RX_MISC(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -02001002
1003 /* Wait for FDI auto training time */
1004 udelay(5);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03001005
1006 temp = I915_READ(DP_TP_STATUS(PORT_E));
1007 if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
Paulo Zanoni04945642012-11-01 21:00:59 -02001008 DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
Ville Syrjäläa308ccb2015-12-04 22:22:50 +02001009 break;
1010 }
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03001011
Ville Syrjäläa308ccb2015-12-04 22:22:50 +02001012 /*
1013 * Leave things enabled even if we failed to train FDI.
1014 * Results in less fireworks from the state checker.
1015 */
1016 if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
1017 DRM_ERROR("FDI link training failed!\n");
1018 break;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03001019 }
Paulo Zanoni04945642012-11-01 21:00:59 -02001020
Ville Syrjälä5b421c52016-03-01 16:16:23 +02001021 rx_ctl_val &= ~FDI_RX_ENABLE;
1022 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
1023 POSTING_READ(FDI_RX_CTL(PIPE_A));
1024
Paulo Zanoni248138b2012-11-29 11:29:31 -02001025 temp = I915_READ(DDI_BUF_CTL(PORT_E));
1026 temp &= ~DDI_BUF_CTL_ENABLE;
1027 I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
1028 POSTING_READ(DDI_BUF_CTL(PORT_E));
1029
Paulo Zanoni04945642012-11-01 21:00:59 -02001030 /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
Paulo Zanoni248138b2012-11-29 11:29:31 -02001031 temp = I915_READ(DP_TP_CTL(PORT_E));
1032 temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1033 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1034 I915_WRITE(DP_TP_CTL(PORT_E), temp);
1035 POSTING_READ(DP_TP_CTL(PORT_E));
1036
1037 intel_wait_ddi_buf_idle(dev_priv, PORT_E);
Paulo Zanoni04945642012-11-01 21:00:59 -02001038
Paulo Zanoni04945642012-11-01 21:00:59 -02001039 /* Reset FDI_RX_MISC pwrdn lanes */
Ville Syrjäläeede3b52015-09-18 20:03:30 +03001040 temp = I915_READ(FDI_RX_MISC(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -02001041 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1042 temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
Ville Syrjäläeede3b52015-09-18 20:03:30 +03001043 I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
1044 POSTING_READ(FDI_RX_MISC(PIPE_A));
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03001045 }
1046
Ville Syrjäläa308ccb2015-12-04 22:22:50 +02001047 /* Enable normal pixel sending for FDI */
1048 I915_WRITE(DP_TP_CTL(PORT_E),
1049 DP_TP_CTL_FDI_AUTOTRAIN |
1050 DP_TP_CTL_LINK_TRAIN_NORMAL |
1051 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
1052 DP_TP_CTL_ENABLE);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03001053}
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03001054
Paulo Zanonid7c530b2017-03-30 17:57:52 -03001055static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
Dave Airlie44905a272014-05-02 13:36:43 +10001056{
1057 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1058 struct intel_digital_port *intel_dig_port =
1059 enc_to_dig_port(&encoder->base);
1060
1061 intel_dp->DP = intel_dig_port->saved_port_bits |
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05301062 DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001063 intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
Dave Airlie44905a272014-05-02 13:36:43 +10001064}
1065
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001066static struct intel_encoder *
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001067intel_ddi_get_crtc_encoder(struct intel_crtc *crtc)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001068{
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001069 struct drm_device *dev = crtc->base.dev;
Shashank Sharma1524e932017-03-09 19:13:41 +05301070 struct intel_encoder *encoder, *ret = NULL;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001071 int num_encoders = 0;
1072
Shashank Sharma1524e932017-03-09 19:13:41 +05301073 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
1074 ret = encoder;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001075 num_encoders++;
1076 }
1077
1078 if (num_encoders != 1)
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001079 WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001080 pipe_name(crtc->pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001081
1082 BUG_ON(ret == NULL);
1083 return ret;
1084}
1085
Paulo Zanoni44a126b2017-03-22 15:58:45 -03001086/* Finds the only possible encoder associated with the given CRTC. */
1087struct intel_encoder *
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001088intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02001089{
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001090 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
1091 struct intel_encoder *ret = NULL;
1092 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03001093 struct drm_connector *connector;
1094 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02001095 int num_encoders = 0;
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001096 int i;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02001097
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001098 state = crtc_state->base.state;
1099
Maarten Lankhorstb77c7a92017-03-09 15:52:01 +01001100 for_each_new_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03001101 if (connector_state->crtc != crtc_state->base.crtc)
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001102 continue;
1103
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03001104 ret = to_intel_encoder(connector_state->best_encoder);
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001105 num_encoders++;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02001106 }
1107
1108 WARN(num_encoders != 1, "%d encoders on crtc for pipe %c\n", num_encoders,
1109 pipe_name(crtc->pipe));
1110
1111 BUG_ON(ret == NULL);
1112 return ret;
1113}
1114
Damien Lespiau1c0b85c2013-05-10 14:01:51 +01001115#define LC_FREQ 2700
Damien Lespiau1c0b85c2013-05-10 14:01:51 +01001116
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001117static int hsw_ddi_calc_wrpll_link(struct drm_i915_private *dev_priv,
1118 i915_reg_t reg)
Jesse Barnes11578552014-01-21 12:42:10 -08001119{
1120 int refclk = LC_FREQ;
1121 int n, p, r;
1122 u32 wrpll;
1123
1124 wrpll = I915_READ(reg);
Daniel Vetter114fe482014-06-25 22:01:48 +03001125 switch (wrpll & WRPLL_PLL_REF_MASK) {
1126 case WRPLL_PLL_SSC:
1127 case WRPLL_PLL_NON_SSC:
Jesse Barnes11578552014-01-21 12:42:10 -08001128 /*
1129 * We could calculate spread here, but our checking
1130 * code only cares about 5% accuracy, and spread is a max of
1131 * 0.5% downspread.
1132 */
1133 refclk = 135;
1134 break;
Daniel Vetter114fe482014-06-25 22:01:48 +03001135 case WRPLL_PLL_LCPLL:
Jesse Barnes11578552014-01-21 12:42:10 -08001136 refclk = LC_FREQ;
1137 break;
1138 default:
1139 WARN(1, "bad wrpll refclk\n");
1140 return 0;
1141 }
1142
1143 r = wrpll & WRPLL_DIVIDER_REF_MASK;
1144 p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT;
1145 n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT;
1146
Jesse Barnes20f0ec12014-01-22 12:58:04 -08001147 /* Convert to KHz, p & r have a fixed point portion */
1148 return (refclk * n * 100) / (p * r);
Jesse Barnes11578552014-01-21 12:42:10 -08001149}
1150
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001151static int skl_calc_wrpll_link(struct drm_i915_private *dev_priv,
Rodrigo Vivi2952cd62017-10-18 12:54:06 -07001152 enum intel_dpll_id pll_id)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001153{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001154 i915_reg_t cfgcr1_reg, cfgcr2_reg;
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001155 uint32_t cfgcr1_val, cfgcr2_val;
1156 uint32_t p0, p1, p2, dco_freq;
1157
Rodrigo Vivi2952cd62017-10-18 12:54:06 -07001158 cfgcr1_reg = DPLL_CFGCR1(pll_id);
1159 cfgcr2_reg = DPLL_CFGCR2(pll_id);
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001160
1161 cfgcr1_val = I915_READ(cfgcr1_reg);
1162 cfgcr2_val = I915_READ(cfgcr2_reg);
1163
1164 p0 = cfgcr2_val & DPLL_CFGCR2_PDIV_MASK;
1165 p2 = cfgcr2_val & DPLL_CFGCR2_KDIV_MASK;
1166
1167 if (cfgcr2_val & DPLL_CFGCR2_QDIV_MODE(1))
1168 p1 = (cfgcr2_val & DPLL_CFGCR2_QDIV_RATIO_MASK) >> 8;
1169 else
1170 p1 = 1;
1171
1172
1173 switch (p0) {
1174 case DPLL_CFGCR2_PDIV_1:
1175 p0 = 1;
1176 break;
1177 case DPLL_CFGCR2_PDIV_2:
1178 p0 = 2;
1179 break;
1180 case DPLL_CFGCR2_PDIV_3:
1181 p0 = 3;
1182 break;
1183 case DPLL_CFGCR2_PDIV_7:
1184 p0 = 7;
1185 break;
1186 }
1187
1188 switch (p2) {
1189 case DPLL_CFGCR2_KDIV_5:
1190 p2 = 5;
1191 break;
1192 case DPLL_CFGCR2_KDIV_2:
1193 p2 = 2;
1194 break;
1195 case DPLL_CFGCR2_KDIV_3:
1196 p2 = 3;
1197 break;
1198 case DPLL_CFGCR2_KDIV_1:
1199 p2 = 1;
1200 break;
1201 }
1202
1203 dco_freq = (cfgcr1_val & DPLL_CFGCR1_DCO_INTEGER_MASK) * 24 * 1000;
1204
1205 dco_freq += (((cfgcr1_val & DPLL_CFGCR1_DCO_FRACTION_MASK) >> 9) * 24 *
1206 1000) / 0x8000;
1207
1208 return dco_freq / (p0 * p1 * p2 * 5);
1209}
1210
Rodrigo Vivia9701a82017-07-06 13:52:01 -07001211static int cnl_calc_wrpll_link(struct drm_i915_private *dev_priv,
Rodrigo Vivi2952cd62017-10-18 12:54:06 -07001212 enum intel_dpll_id pll_id)
Rodrigo Vivia9701a82017-07-06 13:52:01 -07001213{
1214 uint32_t cfgcr0, cfgcr1;
1215 uint32_t p0, p1, p2, dco_freq, ref_clock;
1216
1217 cfgcr0 = I915_READ(CNL_DPLL_CFGCR0(pll_id));
1218 cfgcr1 = I915_READ(CNL_DPLL_CFGCR1(pll_id));
1219
1220 p0 = cfgcr1 & DPLL_CFGCR1_PDIV_MASK;
1221 p2 = cfgcr1 & DPLL_CFGCR1_KDIV_MASK;
1222
1223 if (cfgcr1 & DPLL_CFGCR1_QDIV_MODE(1))
1224 p1 = (cfgcr1 & DPLL_CFGCR1_QDIV_RATIO_MASK) >>
1225 DPLL_CFGCR1_QDIV_RATIO_SHIFT;
1226 else
1227 p1 = 1;
1228
1229
1230 switch (p0) {
1231 case DPLL_CFGCR1_PDIV_2:
1232 p0 = 2;
1233 break;
1234 case DPLL_CFGCR1_PDIV_3:
1235 p0 = 3;
1236 break;
1237 case DPLL_CFGCR1_PDIV_5:
1238 p0 = 5;
1239 break;
1240 case DPLL_CFGCR1_PDIV_7:
1241 p0 = 7;
1242 break;
1243 }
1244
1245 switch (p2) {
1246 case DPLL_CFGCR1_KDIV_1:
1247 p2 = 1;
1248 break;
1249 case DPLL_CFGCR1_KDIV_2:
1250 p2 = 2;
1251 break;
1252 case DPLL_CFGCR1_KDIV_4:
1253 p2 = 4;
1254 break;
1255 }
1256
1257 ref_clock = dev_priv->cdclk.hw.ref;
1258
1259 dco_freq = (cfgcr0 & DPLL_CFGCR0_DCO_INTEGER_MASK) * ref_clock;
1260
1261 dco_freq += (((cfgcr0 & DPLL_CFGCR0_DCO_FRACTION_MASK) >>
Manasi Navare442aa272017-09-14 11:31:39 -07001262 DPLL_CFGCR0_DCO_FRACTION_SHIFT) * ref_clock) / 0x8000;
Rodrigo Vivia9701a82017-07-06 13:52:01 -07001263
Paulo Zanoni0e005882017-10-05 18:38:42 -03001264 if (WARN_ON(p0 == 0 || p1 == 0 || p2 == 0))
1265 return 0;
1266
Rodrigo Vivia9701a82017-07-06 13:52:01 -07001267 return dco_freq / (p0 * p1 * p2 * 5);
1268}
1269
Ville Syrjälä398a0172015-06-30 15:33:51 +03001270static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
1271{
1272 int dotclock;
1273
1274 if (pipe_config->has_pch_encoder)
1275 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1276 &pipe_config->fdi_m_n);
Ville Syrjälä37a56502016-06-22 21:57:04 +03001277 else if (intel_crtc_has_dp_encoder(pipe_config))
Ville Syrjälä398a0172015-06-30 15:33:51 +03001278 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1279 &pipe_config->dp_m_n);
1280 else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp == 36)
1281 dotclock = pipe_config->port_clock * 2 / 3;
1282 else
1283 dotclock = pipe_config->port_clock;
1284
Shashank Sharmab22ca992017-07-24 19:19:32 +05301285 if (pipe_config->ycbcr420)
1286 dotclock *= 2;
1287
Ville Syrjälä398a0172015-06-30 15:33:51 +03001288 if (pipe_config->pixel_multiplier)
1289 dotclock /= pipe_config->pixel_multiplier;
1290
1291 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
1292}
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001293
Rodrigo Vivia9701a82017-07-06 13:52:01 -07001294static void cnl_ddi_clock_get(struct intel_encoder *encoder,
1295 struct intel_crtc_state *pipe_config)
1296{
1297 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1298 int link_clock = 0;
Rodrigo Vivi2952cd62017-10-18 12:54:06 -07001299 uint32_t cfgcr0;
1300 enum intel_dpll_id pll_id;
Rodrigo Vivia9701a82017-07-06 13:52:01 -07001301
1302 pll_id = intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll);
1303
1304 cfgcr0 = I915_READ(CNL_DPLL_CFGCR0(pll_id));
1305
1306 if (cfgcr0 & DPLL_CFGCR0_HDMI_MODE) {
1307 link_clock = cnl_calc_wrpll_link(dev_priv, pll_id);
1308 } else {
1309 link_clock = cfgcr0 & DPLL_CFGCR0_LINK_RATE_MASK;
1310
1311 switch (link_clock) {
1312 case DPLL_CFGCR0_LINK_RATE_810:
1313 link_clock = 81000;
1314 break;
1315 case DPLL_CFGCR0_LINK_RATE_1080:
1316 link_clock = 108000;
1317 break;
1318 case DPLL_CFGCR0_LINK_RATE_1350:
1319 link_clock = 135000;
1320 break;
1321 case DPLL_CFGCR0_LINK_RATE_1620:
1322 link_clock = 162000;
1323 break;
1324 case DPLL_CFGCR0_LINK_RATE_2160:
1325 link_clock = 216000;
1326 break;
1327 case DPLL_CFGCR0_LINK_RATE_2700:
1328 link_clock = 270000;
1329 break;
1330 case DPLL_CFGCR0_LINK_RATE_3240:
1331 link_clock = 324000;
1332 break;
1333 case DPLL_CFGCR0_LINK_RATE_4050:
1334 link_clock = 405000;
1335 break;
1336 default:
1337 WARN(1, "Unsupported link rate\n");
1338 break;
1339 }
1340 link_clock *= 2;
1341 }
1342
1343 pipe_config->port_clock = link_clock;
1344
1345 ddi_dotclock_get(pipe_config);
1346}
1347
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001348static void skl_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001349 struct intel_crtc_state *pipe_config)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001350{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001351 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001352 int link_clock = 0;
Rodrigo Vivi2952cd62017-10-18 12:54:06 -07001353 uint32_t dpll_ctl1;
1354 enum intel_dpll_id pll_id;
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001355
Rodrigo Vivi2952cd62017-10-18 12:54:06 -07001356 pll_id = intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll);
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001357
1358 dpll_ctl1 = I915_READ(DPLL_CTRL1);
1359
Rodrigo Vivi2952cd62017-10-18 12:54:06 -07001360 if (dpll_ctl1 & DPLL_CTRL1_HDMI_MODE(pll_id)) {
1361 link_clock = skl_calc_wrpll_link(dev_priv, pll_id);
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001362 } else {
Rodrigo Vivi2952cd62017-10-18 12:54:06 -07001363 link_clock = dpll_ctl1 & DPLL_CTRL1_LINK_RATE_MASK(pll_id);
1364 link_clock >>= DPLL_CTRL1_LINK_RATE_SHIFT(pll_id);
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001365
1366 switch (link_clock) {
Damien Lespiau71cd8422015-04-30 16:39:17 +01001367 case DPLL_CTRL1_LINK_RATE_810:
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001368 link_clock = 81000;
1369 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +01001370 case DPLL_CTRL1_LINK_RATE_1080:
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301371 link_clock = 108000;
1372 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +01001373 case DPLL_CTRL1_LINK_RATE_1350:
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001374 link_clock = 135000;
1375 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +01001376 case DPLL_CTRL1_LINK_RATE_1620:
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301377 link_clock = 162000;
1378 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +01001379 case DPLL_CTRL1_LINK_RATE_2160:
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301380 link_clock = 216000;
1381 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +01001382 case DPLL_CTRL1_LINK_RATE_2700:
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001383 link_clock = 270000;
1384 break;
1385 default:
1386 WARN(1, "Unsupported link rate\n");
1387 break;
1388 }
1389 link_clock *= 2;
1390 }
1391
1392 pipe_config->port_clock = link_clock;
1393
Ville Syrjälä398a0172015-06-30 15:33:51 +03001394 ddi_dotclock_get(pipe_config);
Satheeshakrishna M540e7322014-11-13 14:55:16 +00001395}
1396
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001397static void hsw_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001398 struct intel_crtc_state *pipe_config)
Jesse Barnes11578552014-01-21 12:42:10 -08001399{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001400 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes11578552014-01-21 12:42:10 -08001401 int link_clock = 0;
1402 u32 val, pll;
1403
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07001404 val = hsw_pll_to_ddi_pll_sel(pipe_config->shared_dpll);
Jesse Barnes11578552014-01-21 12:42:10 -08001405 switch (val & PORT_CLK_SEL_MASK) {
1406 case PORT_CLK_SEL_LCPLL_810:
1407 link_clock = 81000;
1408 break;
1409 case PORT_CLK_SEL_LCPLL_1350:
1410 link_clock = 135000;
1411 break;
1412 case PORT_CLK_SEL_LCPLL_2700:
1413 link_clock = 270000;
1414 break;
1415 case PORT_CLK_SEL_WRPLL1:
Ville Syrjälä01403de2015-09-18 20:03:33 +03001416 link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(0));
Jesse Barnes11578552014-01-21 12:42:10 -08001417 break;
1418 case PORT_CLK_SEL_WRPLL2:
Ville Syrjälä01403de2015-09-18 20:03:33 +03001419 link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(1));
Jesse Barnes11578552014-01-21 12:42:10 -08001420 break;
1421 case PORT_CLK_SEL_SPLL:
1422 pll = I915_READ(SPLL_CTL) & SPLL_PLL_FREQ_MASK;
1423 if (pll == SPLL_PLL_FREQ_810MHz)
1424 link_clock = 81000;
1425 else if (pll == SPLL_PLL_FREQ_1350MHz)
1426 link_clock = 135000;
1427 else if (pll == SPLL_PLL_FREQ_2700MHz)
1428 link_clock = 270000;
1429 else {
1430 WARN(1, "bad spll freq\n");
1431 return;
1432 }
1433 break;
1434 default:
1435 WARN(1, "bad port clock sel\n");
1436 return;
1437 }
1438
1439 pipe_config->port_clock = link_clock * 2;
1440
Ville Syrjälä398a0172015-06-30 15:33:51 +03001441 ddi_dotclock_get(pipe_config);
Jesse Barnes11578552014-01-21 12:42:10 -08001442}
1443
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301444static int bxt_calc_pll_link(struct drm_i915_private *dev_priv,
Rodrigo Vivi2952cd62017-10-18 12:54:06 -07001445 enum intel_dpll_id pll_id)
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301446{
Imre Deakaa610dc2015-06-22 23:35:52 +03001447 struct intel_shared_dpll *pll;
1448 struct intel_dpll_hw_state *state;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001449 struct dpll clock;
Imre Deakaa610dc2015-06-22 23:35:52 +03001450
1451 /* For DDI ports we always use a shared PLL. */
Rodrigo Vivi2952cd62017-10-18 12:54:06 -07001452 if (WARN_ON(pll_id == DPLL_ID_PRIVATE))
Imre Deakaa610dc2015-06-22 23:35:52 +03001453 return 0;
1454
Rodrigo Vivi2952cd62017-10-18 12:54:06 -07001455 pll = &dev_priv->shared_dplls[pll_id];
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02001456 state = &pll->state.hw_state;
Imre Deakaa610dc2015-06-22 23:35:52 +03001457
1458 clock.m1 = 2;
1459 clock.m2 = (state->pll0 & PORT_PLL_M2_MASK) << 22;
1460 if (state->pll3 & PORT_PLL_M2_FRAC_ENABLE)
1461 clock.m2 |= state->pll2 & PORT_PLL_M2_FRAC_MASK;
1462 clock.n = (state->pll1 & PORT_PLL_N_MASK) >> PORT_PLL_N_SHIFT;
1463 clock.p1 = (state->ebb0 & PORT_PLL_P1_MASK) >> PORT_PLL_P1_SHIFT;
1464 clock.p2 = (state->ebb0 & PORT_PLL_P2_MASK) >> PORT_PLL_P2_SHIFT;
1465
1466 return chv_calc_dpll_params(100000, &clock);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301467}
1468
1469static void bxt_ddi_clock_get(struct intel_encoder *encoder,
1470 struct intel_crtc_state *pipe_config)
1471{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001472 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301473 enum port port = intel_ddi_get_encoder_port(encoder);
Rodrigo Vivi2952cd62017-10-18 12:54:06 -07001474 enum intel_dpll_id pll_id = port;
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301475
Rodrigo Vivi2952cd62017-10-18 12:54:06 -07001476 pipe_config->port_clock = bxt_calc_pll_link(dev_priv, pll_id);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301477
Ville Syrjälä398a0172015-06-30 15:33:51 +03001478 ddi_dotclock_get(pipe_config);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301479}
1480
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001481void intel_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001482 struct intel_crtc_state *pipe_config)
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001483{
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001484 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Damien Lespiau22606a12014-12-12 14:26:57 +00001485
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001486 if (INTEL_GEN(dev_priv) <= 8)
Damien Lespiau22606a12014-12-12 14:26:57 +00001487 hsw_ddi_clock_get(encoder, pipe_config);
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001488 else if (IS_GEN9_BC(dev_priv))
Damien Lespiau22606a12014-12-12 14:26:57 +00001489 skl_ddi_clock_get(encoder, pipe_config);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001490 else if (IS_GEN9_LP(dev_priv))
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301491 bxt_ddi_clock_get(encoder, pipe_config);
Rodrigo Vivia9701a82017-07-06 13:52:01 -07001492 else if (IS_CANNONLAKE(dev_priv))
1493 cnl_ddi_clock_get(encoder, pipe_config);
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001494}
1495
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001496void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state)
Paulo Zanonidae84792012-10-15 15:51:30 -03001497{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001498 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001499 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001500 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Ville Syrjälä5448f532017-10-19 16:37:12 +03001501 u32 temp;
Paulo Zanonidae84792012-10-15 15:51:30 -03001502
Ville Syrjälä5448f532017-10-19 16:37:12 +03001503 if (!intel_crtc_has_dp_encoder(crtc_state))
1504 return;
Jani Nikula4d1de972016-03-18 17:05:42 +02001505
Ville Syrjälä5448f532017-10-19 16:37:12 +03001506 WARN_ON(transcoder_is_dsi(cpu_transcoder));
1507
1508 temp = TRANS_MSA_SYNC_CLK;
1509 switch (crtc_state->pipe_bpp) {
1510 case 18:
1511 temp |= TRANS_MSA_6_BPC;
1512 break;
1513 case 24:
1514 temp |= TRANS_MSA_8_BPC;
1515 break;
1516 case 30:
1517 temp |= TRANS_MSA_10_BPC;
1518 break;
1519 case 36:
1520 temp |= TRANS_MSA_12_BPC;
1521 break;
1522 default:
1523 MISSING_CASE(crtc_state->pipe_bpp);
1524 break;
Paulo Zanonidae84792012-10-15 15:51:30 -03001525 }
Ville Syrjälä5448f532017-10-19 16:37:12 +03001526
1527 I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
Paulo Zanonidae84792012-10-15 15:51:30 -03001528}
1529
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001530void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1531 bool state)
Dave Airlie0e32b392014-05-02 14:02:48 +10001532{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001533 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001534 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001535 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Dave Airlie0e32b392014-05-02 14:02:48 +10001536 uint32_t temp;
1537 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1538 if (state == true)
1539 temp |= TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
1540 else
1541 temp &= ~TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
1542 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
1543}
1544
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001545void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001546{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001547 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Shashank Sharma1524e932017-03-09 19:13:41 +05301548 struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001549 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1550 enum pipe pipe = crtc->pipe;
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001551 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Shashank Sharma1524e932017-03-09 19:13:41 +05301552 enum port port = intel_ddi_get_encoder_port(encoder);
1553 int type = encoder->type;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001554 uint32_t temp;
1555
Paulo Zanoniad80a812012-10-24 16:06:19 -02001556 /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
1557 temp = TRANS_DDI_FUNC_ENABLE;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001558 temp |= TRANS_DDI_SELECT_PORT(port);
Paulo Zanonidfcef252012-08-08 14:15:29 -03001559
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001560 switch (crtc_state->pipe_bpp) {
Paulo Zanonidfcef252012-08-08 14:15:29 -03001561 case 18:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001562 temp |= TRANS_DDI_BPC_6;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001563 break;
1564 case 24:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001565 temp |= TRANS_DDI_BPC_8;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001566 break;
1567 case 30:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001568 temp |= TRANS_DDI_BPC_10;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001569 break;
1570 case 36:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001571 temp |= TRANS_DDI_BPC_12;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001572 break;
1573 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001574 BUG();
Paulo Zanonidfcef252012-08-08 14:15:29 -03001575 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001576
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001577 if (crtc_state->base.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001578 temp |= TRANS_DDI_PVSYNC;
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001579 if (crtc_state->base.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001580 temp |= TRANS_DDI_PHSYNC;
Paulo Zanonif63eb7c42012-08-08 14:15:28 -03001581
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -02001582 if (cpu_transcoder == TRANSCODER_EDP) {
1583 switch (pipe) {
1584 case PIPE_A:
Paulo Zanonic7670b12013-11-02 21:07:37 -07001585 /* On Haswell, can only use the always-on power well for
1586 * eDP when not using the panel fitter, and when not
1587 * using motion blur mitigation (which we don't
1588 * support). */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01001589 if (IS_HASWELL(dev_priv) &&
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001590 (crtc_state->pch_pfit.enabled ||
1591 crtc_state->pch_pfit.force_thru))
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02001592 temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
1593 else
1594 temp |= TRANS_DDI_EDP_INPUT_A_ON;
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -02001595 break;
1596 case PIPE_B:
1597 temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
1598 break;
1599 case PIPE_C:
1600 temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
1601 break;
1602 default:
1603 BUG();
1604 break;
1605 }
1606 }
1607
Paulo Zanoni7739c332012-10-15 15:51:29 -03001608 if (type == INTEL_OUTPUT_HDMI) {
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001609 if (crtc_state->has_hdmi_sink)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001610 temp |= TRANS_DDI_MODE_SELECT_HDMI;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001611 else
Paulo Zanoniad80a812012-10-24 16:06:19 -02001612 temp |= TRANS_DDI_MODE_SELECT_DVI;
Shashank Sharma15953632017-03-13 16:54:03 +05301613
1614 if (crtc_state->hdmi_scrambling)
1615 temp |= TRANS_DDI_HDMI_SCRAMBLING_MASK;
1616 if (crtc_state->hdmi_high_tmds_clock_ratio)
1617 temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
Paulo Zanoni7739c332012-10-15 15:51:29 -03001618 } else if (type == INTEL_OUTPUT_ANALOG) {
Paulo Zanoniad80a812012-10-24 16:06:19 -02001619 temp |= TRANS_DDI_MODE_SELECT_FDI;
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001620 temp |= (crtc_state->fdi_lanes - 1) << 1;
Ville Syrjäläcca05022016-06-22 21:57:06 +03001621 } else if (type == INTEL_OUTPUT_DP ||
Paulo Zanoni7739c332012-10-15 15:51:29 -03001622 type == INTEL_OUTPUT_EDP) {
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03001623 temp |= TRANS_DDI_MODE_SELECT_DP_SST;
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001624 temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
Dave Airlie0e32b392014-05-02 14:02:48 +10001625 } else if (type == INTEL_OUTPUT_DP_MST) {
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03001626 temp |= TRANS_DDI_MODE_SELECT_DP_MST;
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001627 temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001628 } else {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001629 WARN(1, "Invalid encoder type %d for pipe %c\n",
Shashank Sharma1524e932017-03-09 19:13:41 +05301630 encoder->type, pipe_name(pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001631 }
1632
Paulo Zanoniad80a812012-10-24 16:06:19 -02001633 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001634}
1635
Paulo Zanoniad80a812012-10-24 16:06:19 -02001636void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1637 enum transcoder cpu_transcoder)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001638{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001639 i915_reg_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001640 uint32_t val = I915_READ(reg);
1641
Dave Airlie0e32b392014-05-02 14:02:48 +10001642 val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK | TRANS_DDI_DP_VC_PAYLOAD_ALLOC);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001643 val |= TRANS_DDI_PORT_NONE;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001644 I915_WRITE(reg, val);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001645}
1646
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001647bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
1648{
1649 struct drm_device *dev = intel_connector->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001650 struct drm_i915_private *dev_priv = to_i915(dev);
Shashank Sharma1524e932017-03-09 19:13:41 +05301651 struct intel_encoder *encoder = intel_connector->encoder;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001652 int type = intel_connector->base.connector_type;
Shashank Sharma1524e932017-03-09 19:13:41 +05301653 enum port port = intel_ddi_get_encoder_port(encoder);
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001654 enum pipe pipe = 0;
1655 enum transcoder cpu_transcoder;
1656 uint32_t tmp;
Imre Deake27daab2016-02-12 18:55:16 +02001657 bool ret;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001658
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001659 if (!intel_display_power_get_if_enabled(dev_priv,
Shashank Sharma1524e932017-03-09 19:13:41 +05301660 encoder->power_domain))
Paulo Zanoni882244a2014-04-01 14:55:12 -03001661 return false;
1662
Shashank Sharma1524e932017-03-09 19:13:41 +05301663 if (!encoder->get_hw_state(encoder, &pipe)) {
Imre Deake27daab2016-02-12 18:55:16 +02001664 ret = false;
1665 goto out;
1666 }
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001667
1668 if (port == PORT_A)
1669 cpu_transcoder = TRANSCODER_EDP;
1670 else
Daniel Vetter1a240d42012-11-29 22:18:51 +01001671 cpu_transcoder = (enum transcoder) pipe;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001672
1673 tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1674
1675 switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
1676 case TRANS_DDI_MODE_SELECT_HDMI:
1677 case TRANS_DDI_MODE_SELECT_DVI:
Imre Deake27daab2016-02-12 18:55:16 +02001678 ret = type == DRM_MODE_CONNECTOR_HDMIA;
1679 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001680
1681 case TRANS_DDI_MODE_SELECT_DP_SST:
Imre Deake27daab2016-02-12 18:55:16 +02001682 ret = type == DRM_MODE_CONNECTOR_eDP ||
1683 type == DRM_MODE_CONNECTOR_DisplayPort;
1684 break;
1685
Dave Airlie0e32b392014-05-02 14:02:48 +10001686 case TRANS_DDI_MODE_SELECT_DP_MST:
1687 /* if the transcoder is in MST state then
1688 * connector isn't connected */
Imre Deake27daab2016-02-12 18:55:16 +02001689 ret = false;
1690 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001691
1692 case TRANS_DDI_MODE_SELECT_FDI:
Imre Deake27daab2016-02-12 18:55:16 +02001693 ret = type == DRM_MODE_CONNECTOR_VGA;
1694 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001695
1696 default:
Imre Deake27daab2016-02-12 18:55:16 +02001697 ret = false;
1698 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001699 }
Imre Deake27daab2016-02-12 18:55:16 +02001700
1701out:
Shashank Sharma1524e932017-03-09 19:13:41 +05301702 intel_display_power_put(dev_priv, encoder->power_domain);
Imre Deake27daab2016-02-12 18:55:16 +02001703
1704 return ret;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001705}
1706
Daniel Vetter85234cd2012-07-02 13:27:29 +02001707bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
1708 enum pipe *pipe)
1709{
1710 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001711 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001712 enum port port = intel_ddi_get_encoder_port(encoder);
Daniel Vetter85234cd2012-07-02 13:27:29 +02001713 u32 tmp;
1714 int i;
Imre Deake27daab2016-02-12 18:55:16 +02001715 bool ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001716
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001717 if (!intel_display_power_get_if_enabled(dev_priv,
1718 encoder->power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02001719 return false;
1720
Imre Deake27daab2016-02-12 18:55:16 +02001721 ret = false;
1722
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001723 tmp = I915_READ(DDI_BUF_CTL(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001724
1725 if (!(tmp & DDI_BUF_CTL_ENABLE))
Imre Deake27daab2016-02-12 18:55:16 +02001726 goto out;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001727
Paulo Zanoniad80a812012-10-24 16:06:19 -02001728 if (port == PORT_A) {
1729 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001730
Paulo Zanoniad80a812012-10-24 16:06:19 -02001731 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
1732 case TRANS_DDI_EDP_INPUT_A_ON:
1733 case TRANS_DDI_EDP_INPUT_A_ONOFF:
1734 *pipe = PIPE_A;
1735 break;
1736 case TRANS_DDI_EDP_INPUT_B_ONOFF:
1737 *pipe = PIPE_B;
1738 break;
1739 case TRANS_DDI_EDP_INPUT_C_ONOFF:
1740 *pipe = PIPE_C;
1741 break;
1742 }
1743
Imre Deake27daab2016-02-12 18:55:16 +02001744 ret = true;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001745
Imre Deake27daab2016-02-12 18:55:16 +02001746 goto out;
1747 }
Dave Airlie0e32b392014-05-02 14:02:48 +10001748
Imre Deake27daab2016-02-12 18:55:16 +02001749 for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
1750 tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));
1751
1752 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(port)) {
1753 if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
1754 TRANS_DDI_MODE_SELECT_DP_MST)
1755 goto out;
1756
1757 *pipe = i;
1758 ret = true;
1759
1760 goto out;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001761 }
1762 }
1763
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001764 DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001765
Imre Deake27daab2016-02-12 18:55:16 +02001766out:
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001767 if (ret && IS_GEN9_LP(dev_priv)) {
Imre Deake93da0a2016-06-13 16:44:37 +03001768 tmp = I915_READ(BXT_PHY_CTL(port));
Imre Deake19c1eb2017-10-02 16:53:07 +03001769 if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK |
1770 BXT_PHY_LANE_POWERDOWN_ACK |
Imre Deake93da0a2016-06-13 16:44:37 +03001771 BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
1772 DRM_ERROR("Port %c enabled but PHY powered down? "
1773 "(PHY_CTL %08x)\n", port_name(port), tmp);
1774 }
1775
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001776 intel_display_power_put(dev_priv, encoder->power_domain);
Imre Deake27daab2016-02-12 18:55:16 +02001777
1778 return ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001779}
1780
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02001781static u64 intel_ddi_get_power_domains(struct intel_encoder *encoder)
1782{
1783 struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
1784 enum pipe pipe;
1785
1786 if (intel_ddi_get_hw_state(encoder, &pipe))
1787 return BIT_ULL(dig_port->ddi_io_power_domain);
1788
1789 return 0;
1790}
1791
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001792void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state)
Paulo Zanonifc914632012-10-05 12:05:54 -03001793{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001794 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveirae9ce1a62017-03-02 14:58:55 +02001795 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Shashank Sharma1524e932017-03-09 19:13:41 +05301796 struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
1797 enum port port = intel_ddi_get_encoder_port(encoder);
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001798 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001799
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001800 if (cpu_transcoder != TRANSCODER_EDP)
1801 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1802 TRANS_CLK_SEL_PORT(port));
Paulo Zanonifc914632012-10-05 12:05:54 -03001803}
1804
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001805void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
Paulo Zanonifc914632012-10-05 12:05:54 -03001806{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02001807 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
1808 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001809
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001810 if (cpu_transcoder != TRANSCODER_EDP)
1811 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1812 TRANS_CLK_SEL_DISABLED);
Paulo Zanonifc914632012-10-05 12:05:54 -03001813}
1814
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001815static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
1816 enum port port, uint8_t iboost)
David Weinehallf8896f52015-06-25 11:11:03 +03001817{
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001818 u32 tmp;
1819
1820 tmp = I915_READ(DISPIO_CR_TX_BMU_CR0);
1821 tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
1822 if (iboost)
1823 tmp |= iboost << BALANCE_LEG_SHIFT(port);
1824 else
1825 tmp |= BALANCE_LEG_DISABLE(port);
1826 I915_WRITE(DISPIO_CR_TX_BMU_CR0, tmp);
1827}
1828
Ville Syrjälä081dfcf2017-10-16 17:56:58 +03001829static void skl_ddi_set_iboost(struct intel_encoder *encoder,
1830 int level, enum intel_output_type type)
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001831{
1832 struct intel_digital_port *intel_dig_port = enc_to_dig_port(&encoder->base);
1833 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
1834 enum port port = intel_dig_port->port;
David Weinehallf8896f52015-06-25 11:11:03 +03001835 uint8_t iboost;
David Weinehallf8896f52015-06-25 11:11:03 +03001836
Ville Syrjälä081dfcf2017-10-16 17:56:58 +03001837 if (type == INTEL_OUTPUT_HDMI)
1838 iboost = dev_priv->vbt.ddi_port_info[port].hdmi_boost_level;
1839 else
1840 iboost = dev_priv->vbt.ddi_port_info[port].dp_boost_level;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001841
Ville Syrjälä081dfcf2017-10-16 17:56:58 +03001842 if (iboost == 0) {
1843 const struct ddi_buf_trans *ddi_translations;
1844 int n_entries;
Ville Syrjälä10afa0b2015-12-08 19:59:43 +02001845
Ville Syrjälä081dfcf2017-10-16 17:56:58 +03001846 if (type == INTEL_OUTPUT_HDMI)
Ville Syrjälä975786e2017-10-16 17:56:57 +03001847 ddi_translations = intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
Ville Syrjälä081dfcf2017-10-16 17:56:58 +03001848 else if (type == INTEL_OUTPUT_EDP)
Ville Syrjäläedba48f2017-10-16 17:57:03 +03001849 ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv, port, &n_entries);
Ville Syrjälä081dfcf2017-10-16 17:56:58 +03001850 else
Ville Syrjäläedba48f2017-10-16 17:57:03 +03001851 ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv, port, &n_entries);
Ville Syrjälä081dfcf2017-10-16 17:56:58 +03001852
Ville Syrjälä21b39d22017-10-18 21:19:34 +03001853 if (WARN_ON_ONCE(!ddi_translations))
1854 return;
1855 if (WARN_ON_ONCE(level >= n_entries))
1856 level = n_entries - 1;
1857
Ville Syrjälä081dfcf2017-10-16 17:56:58 +03001858 iboost = ddi_translations[level].i_boost;
David Weinehallf8896f52015-06-25 11:11:03 +03001859 }
1860
1861 /* Make sure that the requested I_boost is valid */
1862 if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
1863 DRM_ERROR("Invalid I_boost value %u\n", iboost);
1864 return;
1865 }
1866
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001867 _skl_ddi_set_iboost(dev_priv, port, iboost);
David Weinehallf8896f52015-06-25 11:11:03 +03001868
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001869 if (port == PORT_A && intel_dig_port->max_lanes == 4)
1870 _skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
David Weinehallf8896f52015-06-25 11:11:03 +03001871}
1872
Ville Syrjälä7d4f37b2017-10-16 17:57:00 +03001873static void bxt_ddi_vswing_sequence(struct intel_encoder *encoder,
1874 int level, enum intel_output_type type)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301875{
Ville Syrjälä7d4f37b2017-10-16 17:57:00 +03001876 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301877 const struct bxt_ddi_buf_trans *ddi_translations;
Ville Syrjälä7d4f37b2017-10-16 17:57:00 +03001878 enum port port = encoder->port;
Ville Syrjälä043eaf32017-10-16 17:57:02 +03001879 int n_entries;
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301880
Ville Syrjälä7d4f37b2017-10-16 17:57:00 +03001881 if (type == INTEL_OUTPUT_HDMI)
1882 ddi_translations = bxt_get_buf_trans_hdmi(dev_priv, &n_entries);
1883 else if (type == INTEL_OUTPUT_EDP)
1884 ddi_translations = bxt_get_buf_trans_edp(dev_priv, &n_entries);
1885 else
1886 ddi_translations = bxt_get_buf_trans_dp(dev_priv, &n_entries);
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301887
Ville Syrjälä21b39d22017-10-18 21:19:34 +03001888 if (WARN_ON_ONCE(!ddi_translations))
1889 return;
1890 if (WARN_ON_ONCE(level >= n_entries))
1891 level = n_entries - 1;
1892
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03001893 bxt_ddi_phy_set_signal_level(dev_priv, port,
1894 ddi_translations[level].margin,
1895 ddi_translations[level].scale,
1896 ddi_translations[level].enable,
1897 ddi_translations[level].deemphasis);
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301898}
1899
Ville Syrjäläffe51112017-02-23 19:49:01 +02001900u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder)
1901{
1902 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjäläedba48f2017-10-16 17:57:03 +03001903 enum port port = encoder->port;
Ville Syrjäläffe51112017-02-23 19:49:01 +02001904 int n_entries;
1905
Rodrigo Vivi5fcf34b2017-08-31 07:53:56 -07001906 if (IS_CANNONLAKE(dev_priv)) {
1907 if (encoder->type == INTEL_OUTPUT_EDP)
1908 cnl_get_buf_trans_edp(dev_priv, &n_entries);
1909 else
1910 cnl_get_buf_trans_dp(dev_priv, &n_entries);
Ville Syrjälä7d4f37b2017-10-16 17:57:00 +03001911 } else if (IS_GEN9_LP(dev_priv)) {
1912 if (encoder->type == INTEL_OUTPUT_EDP)
1913 bxt_get_buf_trans_edp(dev_priv, &n_entries);
1914 else
1915 bxt_get_buf_trans_dp(dev_priv, &n_entries);
Rodrigo Vivi5fcf34b2017-08-31 07:53:56 -07001916 } else {
1917 if (encoder->type == INTEL_OUTPUT_EDP)
Ville Syrjäläedba48f2017-10-16 17:57:03 +03001918 intel_ddi_get_buf_trans_edp(dev_priv, port, &n_entries);
Rodrigo Vivi5fcf34b2017-08-31 07:53:56 -07001919 else
Ville Syrjäläedba48f2017-10-16 17:57:03 +03001920 intel_ddi_get_buf_trans_dp(dev_priv, port, &n_entries);
Rodrigo Vivi5fcf34b2017-08-31 07:53:56 -07001921 }
Ville Syrjäläffe51112017-02-23 19:49:01 +02001922
1923 if (WARN_ON(n_entries < 1))
1924 n_entries = 1;
1925 if (WARN_ON(n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
1926 n_entries = ARRAY_SIZE(index_to_dp_signal_levels);
1927
1928 return index_to_dp_signal_levels[n_entries - 1] &
1929 DP_TRAIN_VOLTAGE_SWING_MASK;
1930}
1931
Ville Syrjäläf3cf4ba2017-10-16 17:57:01 +03001932static void cnl_ddi_vswing_program(struct intel_encoder *encoder,
1933 int level, enum intel_output_type type)
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001934{
Ville Syrjäläf3cf4ba2017-10-16 17:57:01 +03001935 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1936 enum port port = intel_ddi_get_encoder_port(encoder);
1937 const struct cnl_ddi_buf_trans *ddi_translations;
1938 int n_entries, ln;
1939 u32 val;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001940
Ville Syrjäläf3cf4ba2017-10-16 17:57:01 +03001941 if (type == INTEL_OUTPUT_HDMI)
Rodrigo Vivicc9cabf2017-08-29 16:22:27 -07001942 ddi_translations = cnl_get_buf_trans_hdmi(dev_priv, &n_entries);
Ville Syrjäläf3cf4ba2017-10-16 17:57:01 +03001943 else if (type == INTEL_OUTPUT_EDP)
Rodrigo Vivicc9cabf2017-08-29 16:22:27 -07001944 ddi_translations = cnl_get_buf_trans_edp(dev_priv, &n_entries);
Ville Syrjäläf3cf4ba2017-10-16 17:57:01 +03001945 else
1946 ddi_translations = cnl_get_buf_trans_dp(dev_priv, &n_entries);
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001947
Ville Syrjälä21b39d22017-10-18 21:19:34 +03001948 if (WARN_ON_ONCE(!ddi_translations))
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001949 return;
Ville Syrjälä21b39d22017-10-18 21:19:34 +03001950 if (WARN_ON_ONCE(level >= n_entries))
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001951 level = n_entries - 1;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001952
1953 /* Set PORT_TX_DW5 Scaling Mode Sel to 010b. */
1954 val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001955 val &= ~SCALING_MODE_SEL_MASK;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001956 val |= SCALING_MODE_SEL(2);
1957 I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
1958
1959 /* Program PORT_TX_DW2 */
1960 val = I915_READ(CNL_PORT_TX_DW2_LN0(port));
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001961 val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
1962 RCOMP_SCALAR_MASK);
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001963 val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
1964 val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
1965 /* Rcomp scalar is fixed as 0x98 for every table entry */
1966 val |= RCOMP_SCALAR(0x98);
1967 I915_WRITE(CNL_PORT_TX_DW2_GRP(port), val);
1968
Ville Syrjälä20303eb2017-09-18 21:25:36 +03001969 /* Program PORT_TX_DW4 */
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001970 /* We cannot write to GRP. It would overrite individual loadgen */
1971 for (ln = 0; ln < 4; ln++) {
1972 val = I915_READ(CNL_PORT_TX_DW4_LN(port, ln));
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001973 val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
1974 CURSOR_COEFF_MASK);
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001975 val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
1976 val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
1977 val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
1978 I915_WRITE(CNL_PORT_TX_DW4_LN(port, ln), val);
1979 }
1980
Ville Syrjälä20303eb2017-09-18 21:25:36 +03001981 /* Program PORT_TX_DW5 */
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001982 /* All DW5 values are fixed for every table entry */
1983 val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001984 val &= ~RTERM_SELECT_MASK;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001985 val |= RTERM_SELECT(6);
1986 val |= TAP3_DISABLE;
1987 I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
1988
Ville Syrjälä20303eb2017-09-18 21:25:36 +03001989 /* Program PORT_TX_DW7 */
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001990 val = I915_READ(CNL_PORT_TX_DW7_LN0(port));
Rodrigo Vivi1f588ae2017-06-19 11:39:32 -07001991 val &= ~N_SCALAR_MASK;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001992 val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
1993 I915_WRITE(CNL_PORT_TX_DW7_GRP(port), val);
1994}
1995
Ville Syrjäläf3cf4ba2017-10-16 17:57:01 +03001996static void cnl_ddi_vswing_sequence(struct intel_encoder *encoder,
1997 int level, enum intel_output_type type)
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07001998{
Clint Taylor0091abc2017-06-09 15:26:09 -07001999 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Clint Taylor0091abc2017-06-09 15:26:09 -07002000 enum port port = intel_ddi_get_encoder_port(encoder);
Ville Syrjäläf3cf4ba2017-10-16 17:57:01 +03002001 int width, rate, ln;
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07002002 u32 val;
Clint Taylor0091abc2017-06-09 15:26:09 -07002003
Ville Syrjäläf3cf4ba2017-10-16 17:57:01 +03002004 if (type == INTEL_OUTPUT_HDMI) {
2005 width = 4;
2006 rate = 0; /* Rate is always < than 6GHz for HDMI */
2007 } else {
2008 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2009
Clint Taylor0091abc2017-06-09 15:26:09 -07002010 width = intel_dp->lane_count;
2011 rate = intel_dp->link_rate;
Clint Taylor0091abc2017-06-09 15:26:09 -07002012 }
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07002013
2014 /*
2015 * 1. If port type is eDP or DP,
2016 * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
2017 * else clear to 0b.
2018 */
2019 val = I915_READ(CNL_PORT_PCS_DW1_LN0(port));
Ville Syrjäläf3cf4ba2017-10-16 17:57:01 +03002020 if (type != INTEL_OUTPUT_HDMI)
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07002021 val |= COMMON_KEEPER_EN;
2022 else
2023 val &= ~COMMON_KEEPER_EN;
2024 I915_WRITE(CNL_PORT_PCS_DW1_GRP(port), val);
2025
2026 /* 2. Program loadgen select */
2027 /*
Clint Taylor0091abc2017-06-09 15:26:09 -07002028 * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
2029 * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
2030 * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
2031 * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07002032 */
Clint Taylor0091abc2017-06-09 15:26:09 -07002033 for (ln = 0; ln <= 3; ln++) {
2034 val = I915_READ(CNL_PORT_TX_DW4_LN(port, ln));
2035 val &= ~LOADGEN_SELECT;
2036
Navare, Manasi Da8e45a12017-07-17 15:05:22 -07002037 if ((rate <= 600000 && width == 4 && ln >= 1) ||
2038 (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
Clint Taylor0091abc2017-06-09 15:26:09 -07002039 val |= LOADGEN_SELECT;
2040 }
2041 I915_WRITE(CNL_PORT_TX_DW4_LN(port, ln), val);
2042 }
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07002043
2044 /* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
2045 val = I915_READ(CNL_PORT_CL1CM_DW5);
2046 val |= SUS_CLOCK_CONFIG;
2047 I915_WRITE(CNL_PORT_CL1CM_DW5, val);
2048
2049 /* 4. Clear training enable to change swing values */
2050 val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
2051 val &= ~TX_TRAINING_EN;
2052 I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
2053
2054 /* 5. Program swing and de-emphasis */
Ville Syrjäläf3cf4ba2017-10-16 17:57:01 +03002055 cnl_ddi_vswing_program(encoder, level, type);
Rodrigo Vivicf54ca82017-06-09 15:26:08 -07002056
2057 /* 6. Set training enable to trigger update */
2058 val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
2059 val |= TX_TRAINING_EN;
2060 I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
2061}
2062
David Weinehallf8896f52015-06-25 11:11:03 +03002063static uint32_t translate_signal_level(int signal_levels)
2064{
Ville Syrjälä97eeb872017-02-23 19:35:06 +02002065 int i;
David Weinehallf8896f52015-06-25 11:11:03 +03002066
Ville Syrjälä97eeb872017-02-23 19:35:06 +02002067 for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
2068 if (index_to_dp_signal_levels[i] == signal_levels)
2069 return i;
David Weinehallf8896f52015-06-25 11:11:03 +03002070 }
2071
Ville Syrjälä97eeb872017-02-23 19:35:06 +02002072 WARN(1, "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
2073 signal_levels);
2074
2075 return 0;
David Weinehallf8896f52015-06-25 11:11:03 +03002076}
2077
Rodrigo Vivi1b6e2fd2017-08-29 16:22:23 -07002078static uint32_t intel_ddi_dp_level(struct intel_dp *intel_dp)
2079{
2080 uint8_t train_set = intel_dp->train_set[0];
2081 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2082 DP_TRAIN_PRE_EMPHASIS_MASK);
2083
2084 return translate_signal_level(signal_levels);
2085}
2086
Rodrigo Vivid509af62017-08-29 16:22:24 -07002087u32 bxt_signal_levels(struct intel_dp *intel_dp)
David Weinehallf8896f52015-06-25 11:11:03 +03002088{
2089 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02002090 struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
David Weinehallf8896f52015-06-25 11:11:03 +03002091 struct intel_encoder *encoder = &dport->base;
Ville Syrjäläd02ace82017-10-18 21:19:58 +03002092 int level = intel_ddi_dp_level(intel_dp);
Rodrigo Vivid509af62017-08-29 16:22:24 -07002093
2094 if (IS_CANNONLAKE(dev_priv))
Ville Syrjäläf3cf4ba2017-10-16 17:57:01 +03002095 cnl_ddi_vswing_sequence(encoder, level, encoder->type);
Rodrigo Vivid509af62017-08-29 16:22:24 -07002096 else
Ville Syrjälä7d4f37b2017-10-16 17:57:00 +03002097 bxt_ddi_vswing_sequence(encoder, level, encoder->type);
Rodrigo Vivid509af62017-08-29 16:22:24 -07002098
2099 return 0;
2100}
2101
2102uint32_t ddi_signal_levels(struct intel_dp *intel_dp)
2103{
2104 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2105 struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
2106 struct intel_encoder *encoder = &dport->base;
Ville Syrjäläd02ace82017-10-18 21:19:58 +03002107 int level = intel_ddi_dp_level(intel_dp);
David Weinehallf8896f52015-06-25 11:11:03 +03002108
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002109 if (IS_GEN9_BC(dev_priv))
Ville Syrjälä081dfcf2017-10-16 17:56:58 +03002110 skl_ddi_set_iboost(encoder, level, encoder->type);
Rodrigo Vivid509af62017-08-29 16:22:24 -07002111
David Weinehallf8896f52015-06-25 11:11:03 +03002112 return DDI_BUF_TRANS_SELECT(level);
2113}
2114
Paulo Zanonid7c530b2017-03-30 17:57:52 -03002115static void intel_ddi_clk_select(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002116 const struct intel_shared_dpll *pll)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03002117{
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03002118 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2119 enum port port = intel_ddi_get_encoder_port(encoder);
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07002120 uint32_t val;
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02002121
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07002122 if (WARN_ON(!pll))
2123 return;
2124
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07002125 if (IS_CANNONLAKE(dev_priv)) {
2126 /* Configure DPCLKA_CFGCR0 to map the DPLL to the DDI. */
2127 val = I915_READ(DPCLKA_CFGCR0);
2128 val |= DPCLKA_CFGCR0_DDI_CLK_SEL(pll->id, port);
2129 I915_WRITE(DPCLKA_CFGCR0, val);
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00002130
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07002131 /*
2132 * Configure DPCLKA_CFGCR0 to turn on the clock for the DDI.
2133 * This step and the step before must be done with separate
2134 * register writes.
2135 */
2136 val = I915_READ(DPCLKA_CFGCR0);
Rodrigo Vivi87145d92017-10-03 15:08:58 -07002137 val &= ~DPCLKA_CFGCR0_DDI_CLK_OFF(port);
Rodrigo Vivi555e38d2017-06-09 15:26:02 -07002138 I915_WRITE(DPCLKA_CFGCR0, val);
2139 } else if (IS_GEN9_BC(dev_priv)) {
Damien Lespiau5416d872014-11-14 17:24:33 +00002140 /* DDI -> PLL mapping */
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00002141 val = I915_READ(DPLL_CTRL2);
2142
2143 val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
2144 DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07002145 val |= (DPLL_CTRL2_DDI_CLK_SEL(pll->id, port) |
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00002146 DPLL_CTRL2_DDI_SEL_OVERRIDE(port));
2147
2148 I915_WRITE(DPLL_CTRL2, val);
Damien Lespiau5416d872014-11-14 17:24:33 +00002149
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03002150 } else if (INTEL_INFO(dev_priv)->gen < 9) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07002151 I915_WRITE(PORT_CLK_SEL(port), hsw_pll_to_ddi_pll_sel(pll));
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00002152 }
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03002153}
2154
Ville Syrjälä6b8506d2017-10-10 15:12:00 +03002155static void intel_ddi_clk_disable(struct intel_encoder *encoder)
2156{
2157 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2158 enum port port = intel_ddi_get_encoder_port(encoder);
2159
2160 if (IS_CANNONLAKE(dev_priv))
2161 I915_WRITE(DPCLKA_CFGCR0, I915_READ(DPCLKA_CFGCR0) |
2162 DPCLKA_CFGCR0_DDI_CLK_OFF(port));
2163 else if (IS_GEN9_BC(dev_priv))
2164 I915_WRITE(DPLL_CTRL2, I915_READ(DPLL_CTRL2) |
2165 DPLL_CTRL2_DDI_CLK_OFF(port));
2166 else if (INTEL_GEN(dev_priv) < 9)
2167 I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
2168}
2169
Manasi Navareba88d152016-09-01 15:08:08 -07002170static void intel_ddi_pre_enable_dp(struct intel_encoder *encoder,
Ville Syrjälä45e03272017-10-10 15:12:06 +03002171 const struct intel_crtc_state *crtc_state,
2172 const struct drm_connector_state *conn_state)
Manasi Navareba88d152016-09-01 15:08:08 -07002173{
2174 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2175 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2176 enum port port = intel_ddi_get_encoder_port(encoder);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002177 struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
Ville Syrjälä45e03272017-10-10 15:12:06 +03002178 bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
Ville Syrjäläd02ace82017-10-18 21:19:58 +03002179 int level = intel_ddi_dp_level(intel_dp);
Manasi Navareba88d152016-09-01 15:08:08 -07002180
Ville Syrjälä45e03272017-10-10 15:12:06 +03002181 WARN_ON(is_mst && (port == PORT_A || port == PORT_E));
Ander Conselvan de Oliveirae081c842017-03-02 14:58:57 +02002182
Ville Syrjälä45e03272017-10-10 15:12:06 +03002183 intel_dp_set_link_params(intel_dp, crtc_state->port_clock,
2184 crtc_state->lane_count, is_mst);
Ville Syrjälä680b71c2017-10-10 15:12:04 +03002185
2186 intel_edp_panel_on(intel_dp);
Manasi Navareba88d152016-09-01 15:08:08 -07002187
Ville Syrjälä45e03272017-10-10 15:12:06 +03002188 intel_ddi_clk_select(encoder, crtc_state->shared_dpll);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002189
2190 intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);
2191
Rodrigo Vivi381f9572017-08-29 16:22:26 -07002192 if (IS_CANNONLAKE(dev_priv))
Ville Syrjäläf3cf4ba2017-10-16 17:57:01 +03002193 cnl_ddi_vswing_sequence(encoder, level, encoder->type);
Rodrigo Vivi381f9572017-08-29 16:22:26 -07002194 else if (IS_GEN9_LP(dev_priv))
Ville Syrjälä7d4f37b2017-10-16 17:57:00 +03002195 bxt_ddi_vswing_sequence(encoder, level, encoder->type);
Rodrigo Vivi381f9572017-08-29 16:22:26 -07002196 else
Ville Syrjälä3a6d84e2017-10-19 16:37:13 +03002197 intel_prepare_dp_ddi_buffers(encoder, crtc_state);
Rodrigo Vivi2f7460a2017-08-29 16:22:25 -07002198
Manasi Navareba88d152016-09-01 15:08:08 -07002199 intel_ddi_init_dp_buf_reg(encoder);
Ville Syrjälä45e03272017-10-10 15:12:06 +03002200 if (!is_mst)
Dhinakaran Pandiyan5ea23552017-10-03 17:22:11 +03002201 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Manasi Navareba88d152016-09-01 15:08:08 -07002202 intel_dp_start_link_train(intel_dp);
2203 if (port != PORT_A || INTEL_GEN(dev_priv) >= 9)
2204 intel_dp_stop_link_train(intel_dp);
2205}
2206
2207static void intel_ddi_pre_enable_hdmi(struct intel_encoder *encoder,
Maarten Lankhorstac240282016-11-23 15:57:00 +01002208 const struct intel_crtc_state *crtc_state,
Ville Syrjälä45e03272017-10-10 15:12:06 +03002209 const struct drm_connector_state *conn_state)
Manasi Navareba88d152016-09-01 15:08:08 -07002210{
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002211 struct intel_digital_port *intel_dig_port = enc_to_dig_port(&encoder->base);
2212 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Manasi Navareba88d152016-09-01 15:08:08 -07002213 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Manasi Navareba88d152016-09-01 15:08:08 -07002214 enum port port = intel_ddi_get_encoder_port(encoder);
2215 int level = intel_ddi_hdmi_level(dev_priv, port);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002216 struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
Manasi Navareba88d152016-09-01 15:08:08 -07002217
2218 intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
Ville Syrjälä45e03272017-10-10 15:12:06 +03002219 intel_ddi_clk_select(encoder, crtc_state->shared_dpll);
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002220
2221 intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);
2222
Rodrigo Vivi2f7460a2017-08-29 16:22:25 -07002223 if (IS_CANNONLAKE(dev_priv))
Ville Syrjäläf3cf4ba2017-10-16 17:57:01 +03002224 cnl_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002225 else if (IS_GEN9_LP(dev_priv))
Ville Syrjälä7d4f37b2017-10-16 17:57:00 +03002226 bxt_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI);
Rodrigo Vivi2f7460a2017-08-29 16:22:25 -07002227 else
Ville Syrjälä7ea79332017-10-16 17:56:59 +03002228 intel_prepare_hdmi_ddi_buffers(encoder, level);
Rodrigo Vivi2f7460a2017-08-29 16:22:25 -07002229
2230 if (IS_GEN9_BC(dev_priv))
Ville Syrjälä081dfcf2017-10-16 17:56:58 +03002231 skl_ddi_set_iboost(encoder, level, INTEL_OUTPUT_HDMI);
Manasi Navareba88d152016-09-01 15:08:08 -07002232
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002233 intel_dig_port->set_infoframes(&encoder->base,
Ville Syrjälä45e03272017-10-10 15:12:06 +03002234 crtc_state->has_infoframe,
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002235 crtc_state, conn_state);
Manasi Navareba88d152016-09-01 15:08:08 -07002236}
2237
Shashank Sharma1524e932017-03-09 19:13:41 +05302238static void intel_ddi_pre_enable(struct intel_encoder *encoder,
Ville Syrjälä45e03272017-10-10 15:12:06 +03002239 const struct intel_crtc_state *crtc_state,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002240 const struct drm_connector_state *conn_state)
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03002241{
Ville Syrjälä45e03272017-10-10 15:12:06 +03002242 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
2243 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2244 enum pipe pipe = crtc->pipe;
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +02002245
Ville Syrjälä45e03272017-10-10 15:12:06 +03002246 WARN_ON(crtc_state->has_pch_encoder);
Jani Nikula364a3fe2017-10-05 13:52:12 +03002247
2248 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
2249
Ville Syrjälä45e03272017-10-10 15:12:06 +03002250 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
2251 intel_ddi_pre_enable_hdmi(encoder, crtc_state, conn_state);
2252 else
2253 intel_ddi_pre_enable_dp(encoder, crtc_state, conn_state);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03002254}
2255
Ville Syrjäläe725f642017-10-10 15:12:01 +03002256static void intel_disable_ddi_buf(struct intel_encoder *encoder)
2257{
2258 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2259 enum port port = intel_ddi_get_encoder_port(encoder);
2260 bool wait = false;
2261 u32 val;
2262
2263 val = I915_READ(DDI_BUF_CTL(port));
2264 if (val & DDI_BUF_CTL_ENABLE) {
2265 val &= ~DDI_BUF_CTL_ENABLE;
2266 I915_WRITE(DDI_BUF_CTL(port), val);
2267 wait = true;
2268 }
2269
2270 val = I915_READ(DP_TP_CTL(port));
2271 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
2272 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
2273 I915_WRITE(DP_TP_CTL(port), val);
2274
2275 if (wait)
2276 intel_wait_ddi_buf_idle(dev_priv, port);
2277}
2278
Ville Syrjäläf45f3da2017-10-10 15:12:03 +03002279static void intel_ddi_post_disable_dp(struct intel_encoder *encoder,
2280 const struct intel_crtc_state *old_crtc_state,
2281 const struct drm_connector_state *old_conn_state)
2282{
2283 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2284 struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
2285 struct intel_dp *intel_dp = &dig_port->dp;
2286 /*
2287 * old_crtc_state and old_conn_state are NULL when called from
2288 * DP_MST. The main connector associated with this port is never
2289 * bound to a crtc for MST.
2290 */
2291 bool is_mst = !old_crtc_state;
2292
2293 /*
2294 * Power down sink before disabling the port, otherwise we end
2295 * up getting interrupts from the sink on detecting link loss.
2296 */
2297 if (!is_mst)
2298 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2299
2300 intel_disable_ddi_buf(encoder);
2301
2302 intel_edp_panel_vdd_on(intel_dp);
2303 intel_edp_panel_off(intel_dp);
2304
2305 intel_display_power_put(dev_priv, dig_port->ddi_io_power_domain);
2306
2307 intel_ddi_clk_disable(encoder);
2308}
2309
2310static void intel_ddi_post_disable_hdmi(struct intel_encoder *encoder,
2311 const struct intel_crtc_state *old_crtc_state,
2312 const struct drm_connector_state *old_conn_state)
2313{
2314 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2315 struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
2316 struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
2317
2318 intel_disable_ddi_buf(encoder);
2319
2320 dig_port->set_infoframes(&encoder->base, false,
2321 old_crtc_state, old_conn_state);
2322
2323 intel_display_power_put(dev_priv, dig_port->ddi_io_power_domain);
2324
2325 intel_ddi_clk_disable(encoder);
2326
2327 intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
2328}
2329
2330static void intel_ddi_post_disable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002331 const struct intel_crtc_state *old_crtc_state,
2332 const struct drm_connector_state *old_conn_state)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03002333{
Ville Syrjäläf45f3da2017-10-10 15:12:03 +03002334 /*
2335 * old_crtc_state and old_conn_state are NULL when called from
2336 * DP_MST. The main connector associated with this port is never
2337 * bound to a crtc for MST.
2338 */
2339 if (old_crtc_state &&
2340 intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
2341 intel_ddi_post_disable_hdmi(encoder,
2342 old_crtc_state, old_conn_state);
2343 else
2344 intel_ddi_post_disable_dp(encoder,
2345 old_crtc_state, old_conn_state);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03002346}
2347
Shashank Sharma1524e932017-03-09 19:13:41 +05302348void intel_ddi_fdi_post_disable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002349 const struct intel_crtc_state *old_crtc_state,
2350 const struct drm_connector_state *old_conn_state)
Maarten Lankhorstb7076542016-08-23 16:18:08 +02002351{
Shashank Sharma1524e932017-03-09 19:13:41 +05302352 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02002353 uint32_t val;
2354
2355 /*
2356 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
2357 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
2358 * step 13 is the correct place for it. Step 18 is where it was
2359 * originally before the BUN.
2360 */
2361 val = I915_READ(FDI_RX_CTL(PIPE_A));
2362 val &= ~FDI_RX_ENABLE;
2363 I915_WRITE(FDI_RX_CTL(PIPE_A), val);
2364
Ville Syrjäläfb0bd3b2017-10-10 15:12:02 +03002365 intel_disable_ddi_buf(encoder);
2366 intel_ddi_clk_disable(encoder);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02002367
2368 val = I915_READ(FDI_RX_MISC(PIPE_A));
2369 val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
2370 val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
2371 I915_WRITE(FDI_RX_MISC(PIPE_A), val);
2372
2373 val = I915_READ(FDI_RX_CTL(PIPE_A));
2374 val &= ~FDI_PCDCLK;
2375 I915_WRITE(FDI_RX_CTL(PIPE_A), val);
2376
2377 val = I915_READ(FDI_RX_CTL(PIPE_A));
2378 val &= ~FDI_RX_PLL_ENABLE;
2379 I915_WRITE(FDI_RX_CTL(PIPE_A), val);
2380}
2381
Ville Syrjälä15d05f02017-10-10 15:12:07 +03002382static void intel_enable_ddi_dp(struct intel_encoder *encoder,
2383 const struct intel_crtc_state *crtc_state,
2384 const struct drm_connector_state *conn_state)
2385{
2386 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2387 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2388 enum port port = intel_ddi_get_encoder_port(encoder);
2389
2390 if (port == PORT_A && INTEL_GEN(dev_priv) < 9)
2391 intel_dp_stop_link_train(intel_dp);
2392
2393 intel_edp_backlight_on(crtc_state, conn_state);
2394 intel_psr_enable(intel_dp, crtc_state);
2395 intel_edp_drrs_enable(intel_dp, crtc_state);
2396
2397 if (crtc_state->has_audio)
2398 intel_audio_codec_enable(encoder, crtc_state, conn_state);
2399}
2400
2401static void intel_enable_ddi_hdmi(struct intel_encoder *encoder,
2402 const struct intel_crtc_state *crtc_state,
2403 const struct drm_connector_state *conn_state)
2404{
2405 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2406 struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
2407 enum port port = intel_ddi_get_encoder_port(encoder);
2408
2409 intel_hdmi_handle_sink_scrambling(encoder,
2410 conn_state->connector,
2411 crtc_state->hdmi_high_tmds_clock_ratio,
2412 crtc_state->hdmi_scrambling);
2413
2414 /* In HDMI/DVI mode, the port width, and swing/emphasis values
2415 * are ignored so nothing special needs to be done besides
2416 * enabling the port.
2417 */
2418 I915_WRITE(DDI_BUF_CTL(port),
2419 dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE);
2420
2421 if (crtc_state->has_audio)
2422 intel_audio_codec_enable(encoder, crtc_state, conn_state);
2423}
2424
2425static void intel_enable_ddi(struct intel_encoder *encoder,
2426 const struct intel_crtc_state *crtc_state,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002427 const struct drm_connector_state *conn_state)
Eugeni Dodonov72662e12012-05-09 15:37:31 -03002428{
Ville Syrjälä15d05f02017-10-10 15:12:07 +03002429 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
2430 intel_enable_ddi_hdmi(encoder, crtc_state, conn_state);
2431 else
2432 intel_enable_ddi_dp(encoder, crtc_state, conn_state);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02002433}
2434
Ville Syrjälä33f083f2017-10-10 15:12:05 +03002435static void intel_disable_ddi_dp(struct intel_encoder *encoder,
2436 const struct intel_crtc_state *old_crtc_state,
2437 const struct drm_connector_state *old_conn_state)
2438{
2439 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2440
2441 if (old_crtc_state->has_audio)
2442 intel_audio_codec_disable(encoder);
2443
2444 intel_edp_drrs_disable(intel_dp, old_crtc_state);
2445 intel_psr_disable(intel_dp, old_crtc_state);
2446 intel_edp_backlight_off(old_conn_state);
2447}
2448
2449static void intel_disable_ddi_hdmi(struct intel_encoder *encoder,
2450 const struct intel_crtc_state *old_crtc_state,
2451 const struct drm_connector_state *old_conn_state)
2452{
2453 if (old_crtc_state->has_audio)
2454 intel_audio_codec_disable(encoder);
2455
2456 intel_hdmi_handle_sink_scrambling(encoder,
2457 old_conn_state->connector,
2458 false, false);
2459}
2460
2461static void intel_disable_ddi(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002462 const struct intel_crtc_state *old_crtc_state,
2463 const struct drm_connector_state *old_conn_state)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02002464{
Ville Syrjälä33f083f2017-10-10 15:12:05 +03002465 if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
2466 intel_disable_ddi_hdmi(encoder, old_crtc_state, old_conn_state);
2467 else
2468 intel_disable_ddi_dp(encoder, old_crtc_state, old_conn_state);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03002469}
Paulo Zanoni79f689a2012-10-05 12:05:52 -03002470
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002471static void bxt_ddi_pre_pll_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +03002472 const struct intel_crtc_state *pipe_config,
2473 const struct drm_connector_state *conn_state)
Imre Deak95a7a2a2016-06-13 16:44:35 +03002474{
Ander Conselvan de Oliveira3dc38ee2017-03-02 14:58:56 +02002475 uint8_t mask = pipe_config->lane_lat_optim_mask;
Imre Deak95a7a2a2016-06-13 16:44:35 +03002476
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03002477 bxt_ddi_phy_set_lane_optim_mask(encoder, mask);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002478}
2479
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03002480void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp)
Paulo Zanonic19b0662012-10-15 15:51:41 -03002481{
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03002482 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2483 struct drm_i915_private *dev_priv =
2484 to_i915(intel_dig_port->base.base.dev);
Paulo Zanoni174edf12012-10-26 19:05:50 -02002485 enum port port = intel_dig_port->port;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002486 uint32_t val;
Syam Sidhardhanf3e227d2013-02-25 04:05:38 +05302487 bool wait = false;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002488
2489 if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
2490 val = I915_READ(DDI_BUF_CTL(port));
2491 if (val & DDI_BUF_CTL_ENABLE) {
2492 val &= ~DDI_BUF_CTL_ENABLE;
2493 I915_WRITE(DDI_BUF_CTL(port), val);
2494 wait = true;
2495 }
2496
2497 val = I915_READ(DP_TP_CTL(port));
2498 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
2499 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
2500 I915_WRITE(DP_TP_CTL(port), val);
2501 POSTING_READ(DP_TP_CTL(port));
2502
2503 if (wait)
2504 intel_wait_ddi_buf_idle(dev_priv, port);
2505 }
2506
Dave Airlie0e32b392014-05-02 14:02:48 +10002507 val = DP_TP_CTL_ENABLE |
Paulo Zanonic19b0662012-10-15 15:51:41 -03002508 DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03002509 if (intel_dp->link_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10002510 val |= DP_TP_CTL_MODE_MST;
2511 else {
2512 val |= DP_TP_CTL_MODE_SST;
2513 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2514 val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
2515 }
Paulo Zanonic19b0662012-10-15 15:51:41 -03002516 I915_WRITE(DP_TP_CTL(port), val);
2517 POSTING_READ(DP_TP_CTL(port));
2518
2519 intel_dp->DP |= DDI_BUF_CTL_ENABLE;
2520 I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
2521 POSTING_READ(DDI_BUF_CTL(port));
2522
2523 udelay(600);
2524}
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002525
Libin Yang9935f7f2016-11-28 20:07:06 +08002526bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
2527 struct intel_crtc *intel_crtc)
2528{
2529 u32 temp;
2530
2531 if (intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO)) {
2532 temp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
2533 if (temp & AUDIO_OUTPUT_ENABLE(intel_crtc->pipe))
2534 return true;
2535 }
2536 return false;
2537}
2538
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03002539void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
2540 struct intel_crtc_state *crtc_state)
2541{
2542 if (IS_CANNONLAKE(dev_priv) && crtc_state->port_clock > 594000)
2543 crtc_state->min_voltage_level = 2;
2544}
2545
Ville Syrjälä6801c182013-09-24 14:24:05 +03002546void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002547 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002548{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002549 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002550 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira0cb09a92015-01-30 12:17:23 +02002551 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002552 struct intel_digital_port *intel_dig_port;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002553 u32 temp, flags = 0;
2554
Jani Nikula4d1de972016-03-18 17:05:42 +02002555 /* XXX: DSI transcoder paranoia */
2556 if (WARN_ON(transcoder_is_dsi(cpu_transcoder)))
2557 return;
2558
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002559 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
2560 if (temp & TRANS_DDI_PHSYNC)
2561 flags |= DRM_MODE_FLAG_PHSYNC;
2562 else
2563 flags |= DRM_MODE_FLAG_NHSYNC;
2564 if (temp & TRANS_DDI_PVSYNC)
2565 flags |= DRM_MODE_FLAG_PVSYNC;
2566 else
2567 flags |= DRM_MODE_FLAG_NVSYNC;
2568
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002569 pipe_config->base.adjusted_mode.flags |= flags;
Ville Syrjälä42571ae2013-09-06 23:29:00 +03002570
2571 switch (temp & TRANS_DDI_BPC_MASK) {
2572 case TRANS_DDI_BPC_6:
2573 pipe_config->pipe_bpp = 18;
2574 break;
2575 case TRANS_DDI_BPC_8:
2576 pipe_config->pipe_bpp = 24;
2577 break;
2578 case TRANS_DDI_BPC_10:
2579 pipe_config->pipe_bpp = 30;
2580 break;
2581 case TRANS_DDI_BPC_12:
2582 pipe_config->pipe_bpp = 36;
2583 break;
2584 default:
2585 break;
2586 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002587
2588 switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
2589 case TRANS_DDI_MODE_SELECT_HDMI:
Daniel Vetter6897b4b2014-04-24 23:54:47 +02002590 pipe_config->has_hdmi_sink = true;
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002591 intel_dig_port = enc_to_dig_port(&encoder->base);
Daniel Vetterbbd440f2014-11-20 22:33:59 +01002592
Ville Syrjäläf99be1b2017-08-18 16:49:54 +03002593 if (intel_dig_port->infoframe_enabled(&encoder->base, pipe_config))
Daniel Vetterbbd440f2014-11-20 22:33:59 +01002594 pipe_config->has_infoframe = true;
Shashank Sharma15953632017-03-13 16:54:03 +05302595
2596 if ((temp & TRANS_DDI_HDMI_SCRAMBLING_MASK) ==
2597 TRANS_DDI_HDMI_SCRAMBLING_MASK)
2598 pipe_config->hdmi_scrambling = true;
2599 if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
2600 pipe_config->hdmi_high_tmds_clock_ratio = true;
Ander Conselvan de Oliveirad4d62792016-04-27 15:44:16 +03002601 /* fall through */
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002602 case TRANS_DDI_MODE_SELECT_DVI:
Ander Conselvan de Oliveirad4d62792016-04-27 15:44:16 +03002603 pipe_config->lane_count = 4;
2604 break;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002605 case TRANS_DDI_MODE_SELECT_FDI:
2606 break;
2607 case TRANS_DDI_MODE_SELECT_DP_SST:
2608 case TRANS_DDI_MODE_SELECT_DP_MST:
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002609 pipe_config->lane_count =
2610 ((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002611 intel_dp_get_m_n(intel_crtc, pipe_config);
2612 break;
2613 default:
2614 break;
2615 }
Daniel Vetter10214422013-11-18 07:38:16 +01002616
Libin Yang9935f7f2016-11-28 20:07:06 +08002617 pipe_config->has_audio =
2618 intel_ddi_is_audio_enabled(dev_priv, intel_crtc);
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002619
Jani Nikula6aa23e62016-03-24 17:50:20 +02002620 if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
2621 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Daniel Vetter10214422013-11-18 07:38:16 +01002622 /*
2623 * This is a big fat ugly hack.
2624 *
2625 * Some machines in UEFI boot mode provide us a VBT that has 18
2626 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2627 * unknown we fail to light up. Yet the same BIOS boots up with
2628 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2629 * max, not what it tells us to use.
2630 *
2631 * Note: This will still be broken if the eDP panel is not lit
2632 * up by the BIOS, and thus we can't get the mode at module
2633 * load.
2634 */
2635 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002636 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2637 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Daniel Vetter10214422013-11-18 07:38:16 +01002638 }
Jesse Barnes11578552014-01-21 12:42:10 -08002639
Damien Lespiau22606a12014-12-12 14:26:57 +00002640 intel_ddi_clock_get(encoder, pipe_config);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002641
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002642 if (IS_GEN9_LP(dev_priv))
Imre Deak95a7a2a2016-06-13 16:44:35 +03002643 pipe_config->lane_lat_optim_mask =
2644 bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03002645
2646 intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002647}
2648
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002649static bool intel_ddi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02002650 struct intel_crtc_state *pipe_config,
2651 struct drm_connector_state *conn_state)
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002652{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002653 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002654 int type = encoder->type;
Daniel Vettereccb1402013-05-22 00:50:22 +02002655 int port = intel_ddi_get_encoder_port(encoder);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002656 int ret;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002657
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002658 WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n");
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002659
Daniel Vettereccb1402013-05-22 00:50:22 +02002660 if (port == PORT_A)
2661 pipe_config->cpu_transcoder = TRANSCODER_EDP;
2662
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002663 if (type == INTEL_OUTPUT_HDMI)
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02002664 ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002665 else
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02002666 ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002667
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002668 if (IS_GEN9_LP(dev_priv) && ret)
Imre Deak95a7a2a2016-06-13 16:44:35 +03002669 pipe_config->lane_lat_optim_mask =
2670 bxt_ddi_phy_calc_lane_lat_optim_mask(encoder,
Ander Conselvan de Oliveirab284eed2016-10-06 19:22:16 +03002671 pipe_config->lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002672
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03002673 intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
2674
Imre Deak95a7a2a2016-06-13 16:44:35 +03002675 return ret;
2676
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002677}
2678
2679static const struct drm_encoder_funcs intel_ddi_funcs = {
Imre Deakbf93ba62016-04-18 10:04:21 +03002680 .reset = intel_dp_encoder_reset,
2681 .destroy = intel_dp_encoder_destroy,
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002682};
2683
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03002684static struct intel_connector *
2685intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
2686{
2687 struct intel_connector *connector;
2688 enum port port = intel_dig_port->port;
2689
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +03002690 connector = intel_connector_alloc();
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03002691 if (!connector)
2692 return NULL;
2693
2694 intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
2695 if (!intel_dp_init_connector(intel_dig_port, connector)) {
2696 kfree(connector);
2697 return NULL;
2698 }
2699
2700 return connector;
2701}
2702
2703static struct intel_connector *
2704intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
2705{
2706 struct intel_connector *connector;
2707 enum port port = intel_dig_port->port;
2708
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +03002709 connector = intel_connector_alloc();
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03002710 if (!connector)
2711 return NULL;
2712
2713 intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
2714 intel_hdmi_init_connector(intel_dig_port, connector);
2715
2716 return connector;
2717}
2718
Rodrigo Vivi436009b2017-10-23 10:39:20 -07002719static bool intel_ddi_a_force_4_lanes(struct intel_digital_port *dport)
2720{
2721 struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
2722
2723 if (dport->port != PORT_A)
2724 return false;
2725
2726 if (dport->saved_port_bits & DDI_A_4_LANES)
2727 return false;
2728
2729 /* Broxton/Geminilake: Bspec says that DDI_A_4_LANES is the only
2730 * supported configuration
2731 */
2732 if (IS_GEN9_LP(dev_priv))
2733 return true;
2734
2735 /* Cannonlake: Most of SKUs don't support DDI_E, and the only
2736 * one who does also have a full A/E split called
2737 * DDI_F what makes DDI_E useless. However for this
2738 * case let's trust VBT info.
2739 */
2740 if (IS_CANNONLAKE(dev_priv) &&
2741 !intel_bios_is_port_present(dev_priv, PORT_E))
2742 return true;
2743
2744 return false;
2745}
2746
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002747void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002748{
2749 struct intel_digital_port *intel_dig_port;
2750 struct intel_encoder *intel_encoder;
2751 struct drm_encoder *encoder;
Shashank Sharmaff662122016-10-14 19:56:51 +05302752 bool init_hdmi, init_dp, init_lspcon = false;
Ville Syrjälä10e7bec2015-12-08 19:59:37 +02002753 int max_lanes;
2754
2755 if (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES) {
2756 switch (port) {
2757 case PORT_A:
2758 max_lanes = 4;
2759 break;
2760 case PORT_E:
2761 max_lanes = 0;
2762 break;
2763 default:
2764 max_lanes = 4;
2765 break;
2766 }
2767 } else {
2768 switch (port) {
2769 case PORT_A:
2770 max_lanes = 2;
2771 break;
2772 case PORT_E:
2773 max_lanes = 2;
2774 break;
2775 default:
2776 max_lanes = 4;
2777 break;
2778 }
2779 }
Paulo Zanoni311a2092013-09-12 17:12:18 -03002780
2781 init_hdmi = (dev_priv->vbt.ddi_port_info[port].supports_dvi ||
2782 dev_priv->vbt.ddi_port_info[port].supports_hdmi);
2783 init_dp = dev_priv->vbt.ddi_port_info[port].supports_dp;
Shashank Sharmaff662122016-10-14 19:56:51 +05302784
2785 if (intel_bios_is_lspcon_present(dev_priv, port)) {
2786 /*
2787 * Lspcon device needs to be driven with DP connector
2788 * with special detection sequence. So make sure DP
2789 * is initialized before lspcon.
2790 */
2791 init_dp = true;
2792 init_lspcon = true;
2793 init_hdmi = false;
2794 DRM_DEBUG_KMS("VBT says port %c has lspcon\n", port_name(port));
2795 }
2796
Paulo Zanoni311a2092013-09-12 17:12:18 -03002797 if (!init_dp && !init_hdmi) {
Rodrigo Vivi500ea702015-08-07 17:01:16 -07002798 DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
Paulo Zanoni311a2092013-09-12 17:12:18 -03002799 port_name(port));
Rodrigo Vivi500ea702015-08-07 17:01:16 -07002800 return;
Paulo Zanoni311a2092013-09-12 17:12:18 -03002801 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002802
Daniel Vetterb14c5672013-09-19 12:18:32 +02002803 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002804 if (!intel_dig_port)
2805 return;
2806
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002807 intel_encoder = &intel_dig_port->base;
2808 encoder = &intel_encoder->base;
2809
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002810 drm_encoder_init(&dev_priv->drm, encoder, &intel_ddi_funcs,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03002811 DRM_MODE_ENCODER_TMDS, "DDI %c", port_name(port));
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002812
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002813 intel_encoder->compute_config = intel_ddi_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002814 intel_encoder->enable = intel_enable_ddi;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002815 if (IS_GEN9_LP(dev_priv))
Imre Deak95a7a2a2016-06-13 16:44:35 +03002816 intel_encoder->pre_pll_enable = bxt_ddi_pre_pll_enable;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002817 intel_encoder->pre_enable = intel_ddi_pre_enable;
2818 intel_encoder->disable = intel_disable_ddi;
2819 intel_encoder->post_disable = intel_ddi_post_disable;
2820 intel_encoder->get_hw_state = intel_ddi_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002821 intel_encoder->get_config = intel_ddi_get_config;
Imre Deakbf93ba62016-04-18 10:04:21 +03002822 intel_encoder->suspend = intel_dp_encoder_suspend;
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002823 intel_encoder->get_power_domains = intel_ddi_get_power_domains;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002824
2825 intel_dig_port->port = port;
Stéphane Marchesinbcf53de42013-07-12 13:54:41 -07002826 intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
2827 (DDI_BUF_PORT_REVERSAL |
2828 DDI_A_4_LANES);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002829
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002830 switch (port) {
2831 case PORT_A:
2832 intel_dig_port->ddi_io_power_domain =
2833 POWER_DOMAIN_PORT_DDI_A_IO;
2834 break;
2835 case PORT_B:
2836 intel_dig_port->ddi_io_power_domain =
2837 POWER_DOMAIN_PORT_DDI_B_IO;
2838 break;
2839 case PORT_C:
2840 intel_dig_port->ddi_io_power_domain =
2841 POWER_DOMAIN_PORT_DDI_C_IO;
2842 break;
2843 case PORT_D:
2844 intel_dig_port->ddi_io_power_domain =
2845 POWER_DOMAIN_PORT_DDI_D_IO;
2846 break;
2847 case PORT_E:
2848 intel_dig_port->ddi_io_power_domain =
2849 POWER_DOMAIN_PORT_DDI_E_IO;
2850 break;
2851 default:
2852 MISSING_CASE(port);
2853 }
2854
Matt Roper6c566dc2015-11-05 14:53:32 -08002855 /*
Rodrigo Vivi436009b2017-10-23 10:39:20 -07002856 * Some BIOS might fail to set this bit on port A if eDP
2857 * wasn't lit up at boot. Force this bit set when needed
2858 * so we use the proper lane count for our calculations.
Matt Roper6c566dc2015-11-05 14:53:32 -08002859 */
Rodrigo Vivi436009b2017-10-23 10:39:20 -07002860 if (intel_ddi_a_force_4_lanes(intel_dig_port)) {
2861 DRM_DEBUG_KMS("Forcing DDI_A_4_LANES for port A\n");
2862 intel_dig_port->saved_port_bits |= DDI_A_4_LANES;
2863 max_lanes = 4;
Matt Roper6c566dc2015-11-05 14:53:32 -08002864 }
2865
Matt Ropered8d60f2016-01-28 15:09:37 -08002866 intel_dig_port->max_lanes = max_lanes;
2867
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002868 intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02002869 intel_encoder->power_domain = intel_port_to_power_domain(port);
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07002870 intel_encoder->port = port;
Chris Wilsonf68d6972014-08-04 07:15:09 +01002871 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Ville Syrjäläbc079e82014-03-03 16:15:28 +02002872 intel_encoder->cloneable = 0;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002873
Ville Syrjälä385e4de2017-08-18 16:49:55 +03002874 intel_infoframe_init(intel_dig_port);
2875
Chris Wilsonf68d6972014-08-04 07:15:09 +01002876 if (init_dp) {
2877 if (!intel_ddi_init_dp_connector(intel_dig_port))
2878 goto err;
Dave Airlie13cf5502014-06-18 11:29:35 +10002879
Chris Wilsonf68d6972014-08-04 07:15:09 +01002880 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Ander Conselvan de Oliveiraca4c3892017-02-03 16:03:13 +02002881 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Chris Wilsonf68d6972014-08-04 07:15:09 +01002882 }
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02002883
Paulo Zanoni311a2092013-09-12 17:12:18 -03002884 /* In theory we don't need the encoder->type check, but leave it just in
2885 * case we have some really bad VBTs... */
Chris Wilsonf68d6972014-08-04 07:15:09 +01002886 if (intel_encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
2887 if (!intel_ddi_init_hdmi_connector(intel_dig_port))
2888 goto err;
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02002889 }
Chris Wilsonf68d6972014-08-04 07:15:09 +01002890
Shashank Sharmaff662122016-10-14 19:56:51 +05302891 if (init_lspcon) {
2892 if (lspcon_init(intel_dig_port))
2893 /* TODO: handle hdmi info frame part */
2894 DRM_DEBUG_KMS("LSPCON init success on port %c\n",
2895 port_name(port));
2896 else
2897 /*
2898 * LSPCON init faied, but DP init was success, so
2899 * lets try to drive as DP++ port.
2900 */
2901 DRM_ERROR("LSPCON init failed on port %c\n",
2902 port_name(port));
2903 }
2904
Chris Wilsonf68d6972014-08-04 07:15:09 +01002905 return;
2906
2907err:
2908 drm_encoder_cleanup(encoder);
2909 kfree(intel_dig_port);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002910}