blob: a95d7bc81fb9c341e9bf372d1d9a5b3df64cbabf [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b88852013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Damien Lespiau497666d2013-10-15 18:55:39 +010043/* As the drm_debugfs_init() routines are called before dev->dev_private is
44 * allocated we need to hook into the minor for release. */
45static int
46drm_add_fake_info_node(struct drm_minor *minor,
47 struct dentry *ent,
48 const void *key)
49{
50 struct drm_info_node *node;
51
52 node = kmalloc(sizeof(*node), GFP_KERNEL);
53 if (node == NULL) {
54 debugfs_remove(ent);
55 return -ENOMEM;
56 }
57
58 node->minor = minor;
59 node->dent = ent;
60 node->info_ent = (void *) key;
61
62 mutex_lock(&minor->debugfs_lock);
63 list_add(&node->list, &minor->debugfs_list);
64 mutex_unlock(&minor->debugfs_lock);
65
66 return 0;
67}
68
Chris Wilson70d39fe2010-08-25 16:03:34 +010069static int i915_capabilities(struct seq_file *m, void *data)
70{
Damien Lespiau9f25d002014-05-13 15:30:28 +010071 struct drm_info_node *node = m->private;
Chris Wilson70d39fe2010-08-25 16:03:34 +010072 struct drm_device *dev = node->minor->dev;
73 const struct intel_device_info *info = INTEL_INFO(dev);
74
75 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030076 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010077#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
78#define SEP_SEMICOLON ;
79 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
80#undef PRINT_FLAG
81#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010082
83 return 0;
84}
Ben Gamari433e12f2009-02-17 20:08:51 -050085
Imre Deaka7363de2016-05-12 16:18:52 +030086static char get_active_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000087{
Chris Wilson573adb32016-08-04 16:32:39 +010088 return i915_gem_object_is_active(obj) ? '*' : ' ';
Chris Wilsona6172a82009-02-11 14:26:38 +000089}
90
Imre Deaka7363de2016-05-12 16:18:52 +030091static char get_pin_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010092{
93 return obj->pin_display ? 'p' : ' ';
94}
95
Imre Deaka7363de2016-05-12 16:18:52 +030096static char get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000097{
Chris Wilson3e510a82016-08-05 10:14:23 +010098 switch (i915_gem_object_get_tiling(obj)) {
Akshay Joshi0206e352011-08-16 15:34:10 -040099 default:
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100100 case I915_TILING_NONE: return ' ';
101 case I915_TILING_X: return 'X';
102 case I915_TILING_Y: return 'Y';
Akshay Joshi0206e352011-08-16 15:34:10 -0400103 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000104}
105
Imre Deaka7363de2016-05-12 16:18:52 +0300106static char get_global_flag(struct drm_i915_gem_object *obj)
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700107{
Chris Wilson058d88c2016-08-15 10:49:06 +0100108 return i915_gem_object_to_ggtt(obj, NULL) ? 'g' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100109}
110
Imre Deaka7363de2016-05-12 16:18:52 +0300111static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100112{
113 return obj->mapping ? 'M' : ' ';
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700114}
115
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100116static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
117{
118 u64 size = 0;
119 struct i915_vma *vma;
120
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000121 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +0100122 if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100123 size += vma->node.size;
124 }
125
126 return size;
127}
128
Chris Wilson37811fc2010-08-25 22:45:57 +0100129static void
130describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
131{
Chris Wilsonb4716182015-04-27 13:41:17 +0100132 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000133 struct intel_engine_cs *engine;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700134 struct i915_vma *vma;
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100135 unsigned int frontbuffer_bits;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800136 int pin_count = 0;
Dave Gordonc3232b12016-03-23 18:19:53 +0000137 enum intel_engine_id id;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800138
Chris Wilson188c1ab2016-04-03 14:14:20 +0100139 lockdep_assert_held(&obj->base.dev->struct_mutex);
140
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100141 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x [ ",
Chris Wilson37811fc2010-08-25 22:45:57 +0100142 &obj->base,
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100143 get_active_flag(obj),
Chris Wilson37811fc2010-08-25 22:45:57 +0100144 get_pin_flag(obj),
145 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700146 get_global_flag(obj),
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100147 get_pin_mapped_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800148 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100149 obj->base.read_domains,
Chris Wilsonb4716182015-04-27 13:41:17 +0100150 obj->base.write_domain);
Dave Gordonc3232b12016-03-23 18:19:53 +0000151 for_each_engine_id(engine, dev_priv, id)
Chris Wilsonb4716182015-04-27 13:41:17 +0100152 seq_printf(m, "%x ",
Chris Wilsond72d9082016-08-04 07:52:31 +0100153 i915_gem_active_get_seqno(&obj->last_read[id],
154 &obj->base.dev->struct_mutex));
Chris Wilson49ef5292016-08-18 17:17:00 +0100155 seq_printf(m, "] %x %s%s%s",
Chris Wilsond72d9082016-08-04 07:52:31 +0100156 i915_gem_active_get_seqno(&obj->last_write,
157 &obj->base.dev->struct_mutex),
Chris Wilson0a4cd7c2014-08-22 14:41:39 +0100158 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100159 obj->dirty ? " dirty" : "",
160 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
161 if (obj->base.name)
162 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000163 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson20dfbde2016-08-04 16:32:30 +0100164 if (i915_vma_is_pinned(vma))
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800165 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300166 }
167 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100168 if (obj->pin_display)
169 seq_printf(m, " (display)");
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000170 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson15717de2016-08-04 07:52:26 +0100171 if (!drm_mm_node_allocated(&vma->node))
172 continue;
173
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100174 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
Chris Wilson3272db52016-08-04 16:32:32 +0100175 i915_vma_is_ggtt(vma) ? "g" : "pp",
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100176 vma->node.start, vma->node.size);
Chris Wilson3272db52016-08-04 16:32:32 +0100177 if (i915_vma_is_ggtt(vma))
Chris Wilson596c5922016-02-26 11:03:20 +0000178 seq_printf(m, ", type: %u", vma->ggtt_view.type);
Chris Wilson49ef5292016-08-18 17:17:00 +0100179 if (vma->fence)
180 seq_printf(m, " , fence: %d%s",
181 vma->fence->id,
182 i915_gem_active_isset(&vma->last_fence) ? "*" : "");
Chris Wilson596c5922016-02-26 11:03:20 +0000183 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700184 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000185 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100186 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson30154652015-04-07 17:28:24 +0100187 if (obj->pin_display || obj->fault_mappable) {
Chris Wilson6299f992010-11-24 12:23:44 +0000188 char s[3], *t = s;
Chris Wilson30154652015-04-07 17:28:24 +0100189 if (obj->pin_display)
Chris Wilson6299f992010-11-24 12:23:44 +0000190 *t++ = 'p';
191 if (obj->fault_mappable)
192 *t++ = 'f';
193 *t = '\0';
194 seq_printf(m, " (%s mappable)", s);
195 }
Chris Wilson27c01aa2016-08-04 07:52:30 +0100196
Chris Wilsond72d9082016-08-04 07:52:31 +0100197 engine = i915_gem_active_get_engine(&obj->last_write,
198 &obj->base.dev->struct_mutex);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100199 if (engine)
200 seq_printf(m, " (%s)", engine->name);
201
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100202 frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
203 if (frontbuffer_bits)
204 seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100205}
206
Chris Wilson6d2b88852013-08-07 18:30:54 +0100207static int obj_rank_by_stolen(void *priv,
208 struct list_head *A, struct list_head *B)
209{
210 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200211 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100212 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200213 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100214
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200215 if (a->stolen->start < b->stolen->start)
216 return -1;
217 if (a->stolen->start > b->stolen->start)
218 return 1;
219 return 0;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100220}
221
222static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
223{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100224 struct drm_info_node *node = m->private;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100225 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100226 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100227 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300228 u64 total_obj_size, total_gtt_size;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100229 LIST_HEAD(stolen);
230 int count, ret;
231
232 ret = mutex_lock_interruptible(&dev->struct_mutex);
233 if (ret)
234 return ret;
235
236 total_obj_size = total_gtt_size = count = 0;
237 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
238 if (obj->stolen == NULL)
239 continue;
240
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200241 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100242
243 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100244 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100245 count++;
246 }
247 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
248 if (obj->stolen == NULL)
249 continue;
250
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200251 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100252
253 total_obj_size += obj->base.size;
254 count++;
255 }
256 list_sort(NULL, &stolen, obj_rank_by_stolen);
257 seq_puts(m, "Stolen:\n");
258 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200259 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100260 seq_puts(m, " ");
261 describe_obj(m, obj);
262 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200263 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100264 }
265 mutex_unlock(&dev->struct_mutex);
266
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300267 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b88852013-08-07 18:30:54 +0100268 count, total_obj_size, total_gtt_size);
269 return 0;
270}
271
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100272struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000273 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300274 unsigned long count;
275 u64 total, unbound;
276 u64 global, shared;
277 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100278};
279
280static int per_file_stats(int id, void *ptr, void *data)
281{
282 struct drm_i915_gem_object *obj = ptr;
283 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000284 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100285
286 stats->count++;
287 stats->total += obj->base.size;
Chris Wilson15717de2016-08-04 07:52:26 +0100288 if (!obj->bind_count)
289 stats->unbound += obj->base.size;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000290 if (obj->base.name || obj->base.dma_buf)
291 stats->shared += obj->base.size;
292
Chris Wilson894eeec2016-08-04 07:52:20 +0100293 list_for_each_entry(vma, &obj->vma_list, obj_link) {
294 if (!drm_mm_node_allocated(&vma->node))
295 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000296
Chris Wilson3272db52016-08-04 16:32:32 +0100297 if (i915_vma_is_ggtt(vma)) {
Chris Wilson894eeec2016-08-04 07:52:20 +0100298 stats->global += vma->node.size;
299 } else {
300 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
Chris Wilson6313c202014-03-19 13:45:45 +0000301
Chris Wilson2bfa9962016-08-04 07:52:25 +0100302 if (ppgtt->base.file != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000303 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000304 }
Chris Wilson894eeec2016-08-04 07:52:20 +0100305
Chris Wilsonb0decaf2016-08-04 07:52:44 +0100306 if (i915_vma_is_active(vma))
Chris Wilson894eeec2016-08-04 07:52:20 +0100307 stats->active += vma->node.size;
308 else
309 stats->inactive += vma->node.size;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100310 }
311
312 return 0;
313}
314
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100315#define print_file_stats(m, name, stats) do { \
316 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300317 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100318 name, \
319 stats.count, \
320 stats.total, \
321 stats.active, \
322 stats.inactive, \
323 stats.global, \
324 stats.shared, \
325 stats.unbound); \
326} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800327
328static void print_batch_pool_stats(struct seq_file *m,
329 struct drm_i915_private *dev_priv)
330{
331 struct drm_i915_gem_object *obj;
332 struct file_stats stats;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000333 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000334 int j;
Brad Volkin493018d2014-12-11 12:13:08 -0800335
336 memset(&stats, 0, sizeof(stats));
337
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000338 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000339 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100340 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000341 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100342 batch_pool_link)
343 per_file_stats(0, obj, &stats);
344 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100345 }
Brad Volkin493018d2014-12-11 12:13:08 -0800346
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100347 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800348}
349
Chris Wilson15da9562016-05-24 14:53:43 +0100350static int per_file_ctx_stats(int id, void *ptr, void *data)
351{
352 struct i915_gem_context *ctx = ptr;
353 int n;
354
355 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
356 if (ctx->engine[n].state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100357 per_file_stats(0, ctx->engine[n].state->obj, data);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100358 if (ctx->engine[n].ring)
Chris Wilson57e88532016-08-15 10:48:57 +0100359 per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
Chris Wilson15da9562016-05-24 14:53:43 +0100360 }
361
362 return 0;
363}
364
365static void print_context_stats(struct seq_file *m,
366 struct drm_i915_private *dev_priv)
367{
368 struct file_stats stats;
369 struct drm_file *file;
370
371 memset(&stats, 0, sizeof(stats));
372
Chris Wilson91c8a322016-07-05 10:40:23 +0100373 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100374 if (dev_priv->kernel_context)
375 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
376
Chris Wilson91c8a322016-07-05 10:40:23 +0100377 list_for_each_entry(file, &dev_priv->drm.filelist, lhead) {
Chris Wilson15da9562016-05-24 14:53:43 +0100378 struct drm_i915_file_private *fpriv = file->driver_priv;
379 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
380 }
Chris Wilson91c8a322016-07-05 10:40:23 +0100381 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100382
383 print_file_stats(m, "[k]contexts", stats);
384}
385
Ben Widawskyca191b12013-07-31 17:00:14 -0700386static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100387{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100388 struct drm_info_node *node = m->private;
Chris Wilson73aa8082010-09-30 11:46:12 +0100389 struct drm_device *dev = node->minor->dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300390 struct drm_i915_private *dev_priv = to_i915(dev);
391 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100392 u32 count, mapped_count, purgeable_count, dpy_count;
393 u64 size, mapped_size, purgeable_size, dpy_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000394 struct drm_i915_gem_object *obj;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100395 struct drm_file *file;
Chris Wilson73aa8082010-09-30 11:46:12 +0100396 int ret;
397
398 ret = mutex_lock_interruptible(&dev->struct_mutex);
399 if (ret)
400 return ret;
401
Chris Wilson6299f992010-11-24 12:23:44 +0000402 seq_printf(m, "%u objects, %zu bytes\n",
403 dev_priv->mm.object_count,
404 dev_priv->mm.object_memory);
405
Chris Wilson1544c422016-08-15 13:18:16 +0100406 size = count = 0;
407 mapped_size = mapped_count = 0;
408 purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700409 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100410 size += obj->base.size;
411 ++count;
Chris Wilson6c085a72012-08-20 11:40:46 +0200412
Chris Wilsonb7abb712012-08-20 11:33:30 +0200413 if (obj->madv == I915_MADV_DONTNEED) {
414 purgeable_size += obj->base.size;
415 ++purgeable_count;
416 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100417
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100418 if (obj->mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100419 mapped_count++;
420 mapped_size += obj->base.size;
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100421 }
Chris Wilson6299f992010-11-24 12:23:44 +0000422 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100423 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
424
425 size = count = dpy_size = dpy_count = 0;
426 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
427 size += obj->base.size;
428 ++count;
429
430 if (obj->pin_display) {
431 dpy_size += obj->base.size;
432 ++dpy_count;
433 }
434
435 if (obj->madv == I915_MADV_DONTNEED) {
436 purgeable_size += obj->base.size;
437 ++purgeable_count;
438 }
439
440 if (obj->mapping) {
441 mapped_count++;
442 mapped_size += obj->base.size;
443 }
444 }
445 seq_printf(m, "%u bound objects, %llu bytes\n",
446 count, size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300447 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200448 purgeable_count, purgeable_size);
Chris Wilson2bd160a2016-08-15 10:48:45 +0100449 seq_printf(m, "%u mapped objects, %llu bytes\n",
450 mapped_count, mapped_size);
451 seq_printf(m, "%u display objects (pinned), %llu bytes\n",
452 dpy_count, dpy_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000453
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300454 seq_printf(m, "%llu [%llu] gtt total\n",
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300455 ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100456
Damien Lespiau267f0c92013-06-24 22:59:48 +0100457 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800458 print_batch_pool_stats(m, dev_priv);
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200459 mutex_unlock(&dev->struct_mutex);
460
461 mutex_lock(&dev->filelist_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100462 print_context_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100463 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
464 struct file_stats stats;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100465 struct drm_i915_file_private *file_priv = file->driver_priv;
466 struct drm_i915_gem_request *request;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900467 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100468
469 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000470 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100471 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100472 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100473 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900474 /*
475 * Although we have a valid reference on file->pid, that does
476 * not guarantee that the task_struct who called get_pid() is
477 * still alive (e.g. get_pid(current) => fork() => exit()).
478 * Therefore, we need to protect this ->comm access using RCU.
479 */
Chris Wilsonc84455b2016-08-15 10:49:08 +0100480 mutex_lock(&dev->struct_mutex);
481 request = list_first_entry_or_null(&file_priv->mm.request_list,
482 struct drm_i915_gem_request,
483 client_list);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900484 rcu_read_lock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100485 task = pid_task(request && request->ctx->pid ?
486 request->ctx->pid : file->pid,
487 PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800488 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900489 rcu_read_unlock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100490 mutex_unlock(&dev->struct_mutex);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100491 }
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200492 mutex_unlock(&dev->filelist_mutex);
Chris Wilson73aa8082010-09-30 11:46:12 +0100493
494 return 0;
495}
496
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100497static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000498{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100499 struct drm_info_node *node = m->private;
Chris Wilson08c18322011-01-10 00:00:24 +0000500 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100501 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson6da84822016-08-15 10:48:44 +0100502 bool show_pin_display_only = !!data;
Chris Wilson08c18322011-01-10 00:00:24 +0000503 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300504 u64 total_obj_size, total_gtt_size;
Chris Wilson08c18322011-01-10 00:00:24 +0000505 int count, ret;
506
507 ret = mutex_lock_interruptible(&dev->struct_mutex);
508 if (ret)
509 return ret;
510
511 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700512 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6da84822016-08-15 10:48:44 +0100513 if (show_pin_display_only && !obj->pin_display)
Chris Wilson1b502472012-04-24 15:47:30 +0100514 continue;
515
Damien Lespiau267f0c92013-06-24 22:59:48 +0100516 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000517 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100518 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000519 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100520 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000521 count++;
522 }
523
524 mutex_unlock(&dev->struct_mutex);
525
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300526 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000527 count, total_obj_size, total_gtt_size);
528
529 return 0;
530}
531
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100532static int i915_gem_pageflip_info(struct seq_file *m, void *data)
533{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100534 struct drm_info_node *node = m->private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100535 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100536 struct drm_i915_private *dev_priv = to_i915(dev);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100537 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200538 int ret;
539
540 ret = mutex_lock_interruptible(&dev->struct_mutex);
541 if (ret)
542 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100543
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100544 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800545 const char pipe = pipe_name(crtc->pipe);
546 const char plane = plane_name(crtc->plane);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200547 struct intel_flip_work *work;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100548
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200549 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200550 work = crtc->flip_work;
551 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800552 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100553 pipe, plane);
554 } else {
Daniel Vetter5a21b662016-05-24 17:13:53 +0200555 u32 pending;
556 u32 addr;
557
558 pending = atomic_read(&work->pending);
559 if (pending) {
560 seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
561 pipe, plane);
562 } else {
563 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
564 pipe, plane);
565 }
566 if (work->flip_queued_req) {
567 struct intel_engine_cs *engine = i915_gem_request_get_engine(work->flip_queued_req);
568
569 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
570 engine->name,
571 i915_gem_request_get_seqno(work->flip_queued_req),
572 dev_priv->next_seqno,
Chris Wilson1b7744e2016-07-01 17:23:17 +0100573 intel_engine_get_seqno(engine),
Chris Wilsonf69a02c2016-07-01 17:23:16 +0100574 i915_gem_request_completed(work->flip_queued_req));
Daniel Vetter5a21b662016-05-24 17:13:53 +0200575 } else
576 seq_printf(m, "Flip not associated with any ring\n");
577 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
578 work->flip_queued_vblank,
579 work->flip_ready_vblank,
580 intel_crtc_get_vblank_counter(crtc));
581 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
582
583 if (INTEL_INFO(dev)->gen >= 4)
584 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
585 else
586 addr = I915_READ(DSPADDR(crtc->plane));
587 seq_printf(m, "Current scanout address 0x%08x\n", addr);
588
589 if (work->pending_flip_obj) {
590 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
591 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100592 }
593 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200594 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100595 }
596
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200597 mutex_unlock(&dev->struct_mutex);
598
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100599 return 0;
600}
601
Brad Volkin493018d2014-12-11 12:13:08 -0800602static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
603{
604 struct drm_info_node *node = m->private;
605 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100606 struct drm_i915_private *dev_priv = to_i915(dev);
Brad Volkin493018d2014-12-11 12:13:08 -0800607 struct drm_i915_gem_object *obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000608 struct intel_engine_cs *engine;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100609 int total = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000610 int ret, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800611
612 ret = mutex_lock_interruptible(&dev->struct_mutex);
613 if (ret)
614 return ret;
615
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000616 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000617 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100618 int count;
619
620 count = 0;
621 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000622 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100623 batch_pool_link)
624 count++;
625 seq_printf(m, "%s cache[%d]: %d objects\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000626 engine->name, j, count);
Chris Wilson8d9d5742015-04-07 16:20:38 +0100627
628 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000629 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100630 batch_pool_link) {
631 seq_puts(m, " ");
632 describe_obj(m, obj);
633 seq_putc(m, '\n');
634 }
635
636 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100637 }
Brad Volkin493018d2014-12-11 12:13:08 -0800638 }
639
Chris Wilson8d9d5742015-04-07 16:20:38 +0100640 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800641
642 mutex_unlock(&dev->struct_mutex);
643
644 return 0;
645}
646
Ben Gamari20172632009-02-17 20:08:50 -0500647static int i915_gem_request_info(struct seq_file *m, void *data)
648{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100649 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500650 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100651 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000652 struct intel_engine_cs *engine;
Daniel Vettereed29a52015-05-21 14:21:25 +0200653 struct drm_i915_gem_request *req;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000654 int ret, any;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100655
656 ret = mutex_lock_interruptible(&dev->struct_mutex);
657 if (ret)
658 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500659
Chris Wilson2d1070b2015-04-01 10:36:56 +0100660 any = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000661 for_each_engine(engine, dev_priv) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100662 int count;
663
664 count = 0;
Chris Wilsonefdf7c02016-08-04 07:52:33 +0100665 list_for_each_entry(req, &engine->request_list, link)
Chris Wilson2d1070b2015-04-01 10:36:56 +0100666 count++;
667 if (count == 0)
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100668 continue;
669
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000670 seq_printf(m, "%s requests: %d\n", engine->name, count);
Chris Wilsonefdf7c02016-08-04 07:52:33 +0100671 list_for_each_entry(req, &engine->request_list, link) {
Chris Wilsonc84455b2016-08-15 10:49:08 +0100672 struct pid *pid = req->ctx->pid;
Chris Wilson2d1070b2015-04-01 10:36:56 +0100673 struct task_struct *task;
674
675 rcu_read_lock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100676 task = pid ? pid_task(pid, PIDTYPE_PID) : NULL;
Chris Wilson2d1070b2015-04-01 10:36:56 +0100677 seq_printf(m, " %x @ %d: %s [%d]\n",
Chris Wilson04769652016-07-20 09:21:11 +0100678 req->fence.seqno,
Daniel Vettereed29a52015-05-21 14:21:25 +0200679 (int) (jiffies - req->emitted_jiffies),
Chris Wilson2d1070b2015-04-01 10:36:56 +0100680 task ? task->comm : "<unknown>",
681 task ? task->pid : -1);
682 rcu_read_unlock();
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100683 }
Chris Wilson2d1070b2015-04-01 10:36:56 +0100684
685 any++;
Ben Gamari20172632009-02-17 20:08:50 -0500686 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100687 mutex_unlock(&dev->struct_mutex);
688
Chris Wilson2d1070b2015-04-01 10:36:56 +0100689 if (any == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100690 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100691
Ben Gamari20172632009-02-17 20:08:50 -0500692 return 0;
693}
694
Chris Wilsonb2223492010-10-27 15:27:33 +0100695static void i915_ring_seqno_info(struct seq_file *m,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000696 struct intel_engine_cs *engine)
Chris Wilsonb2223492010-10-27 15:27:33 +0100697{
Chris Wilson688e6c72016-07-01 17:23:15 +0100698 struct intel_breadcrumbs *b = &engine->breadcrumbs;
699 struct rb_node *rb;
700
Chris Wilson12471ba2016-04-09 10:57:55 +0100701 seq_printf(m, "Current sequence (%s): %x\n",
Chris Wilson1b7744e2016-07-01 17:23:17 +0100702 engine->name, intel_engine_get_seqno(engine));
Chris Wilson688e6c72016-07-01 17:23:15 +0100703
704 spin_lock(&b->lock);
705 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
706 struct intel_wait *w = container_of(rb, typeof(*w), node);
707
708 seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
709 engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
710 }
711 spin_unlock(&b->lock);
Chris Wilsonb2223492010-10-27 15:27:33 +0100712}
713
Ben Gamari20172632009-02-17 20:08:50 -0500714static int i915_gem_seqno_info(struct seq_file *m, void *data)
715{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100716 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500717 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100718 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000719 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000720 int ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100721
722 ret = mutex_lock_interruptible(&dev->struct_mutex);
723 if (ret)
724 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200725 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500726
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000727 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000728 i915_ring_seqno_info(m, engine);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100729
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200730 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100731 mutex_unlock(&dev->struct_mutex);
732
Ben Gamari20172632009-02-17 20:08:50 -0500733 return 0;
734}
735
736
737static int i915_interrupt_info(struct seq_file *m, void *data)
738{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100739 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500740 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100741 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000742 struct intel_engine_cs *engine;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800743 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100744
745 ret = mutex_lock_interruptible(&dev->struct_mutex);
746 if (ret)
747 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200748 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500749
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300750 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300751 seq_printf(m, "Master Interrupt Control:\t%08x\n",
752 I915_READ(GEN8_MASTER_IRQ));
753
754 seq_printf(m, "Display IER:\t%08x\n",
755 I915_READ(VLV_IER));
756 seq_printf(m, "Display IIR:\t%08x\n",
757 I915_READ(VLV_IIR));
758 seq_printf(m, "Display IIR_RW:\t%08x\n",
759 I915_READ(VLV_IIR_RW));
760 seq_printf(m, "Display IMR:\t%08x\n",
761 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100762 for_each_pipe(dev_priv, pipe)
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300763 seq_printf(m, "Pipe %c stat:\t%08x\n",
764 pipe_name(pipe),
765 I915_READ(PIPESTAT(pipe)));
766
767 seq_printf(m, "Port hotplug:\t%08x\n",
768 I915_READ(PORT_HOTPLUG_EN));
769 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
770 I915_READ(VLV_DPFLIPSTAT));
771 seq_printf(m, "DPINVGTT:\t%08x\n",
772 I915_READ(DPINVGTT));
773
774 for (i = 0; i < 4; i++) {
775 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
776 i, I915_READ(GEN8_GT_IMR(i)));
777 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
778 i, I915_READ(GEN8_GT_IIR(i)));
779 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
780 i, I915_READ(GEN8_GT_IER(i)));
781 }
782
783 seq_printf(m, "PCU interrupt mask:\t%08x\n",
784 I915_READ(GEN8_PCU_IMR));
785 seq_printf(m, "PCU interrupt identity:\t%08x\n",
786 I915_READ(GEN8_PCU_IIR));
787 seq_printf(m, "PCU interrupt enable:\t%08x\n",
788 I915_READ(GEN8_PCU_IER));
789 } else if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700790 seq_printf(m, "Master Interrupt Control:\t%08x\n",
791 I915_READ(GEN8_MASTER_IRQ));
792
793 for (i = 0; i < 4; i++) {
794 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
795 i, I915_READ(GEN8_GT_IMR(i)));
796 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
797 i, I915_READ(GEN8_GT_IIR(i)));
798 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
799 i, I915_READ(GEN8_GT_IER(i)));
800 }
801
Damien Lespiau055e3932014-08-18 13:49:10 +0100802 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200803 enum intel_display_power_domain power_domain;
804
805 power_domain = POWER_DOMAIN_PIPE(pipe);
806 if (!intel_display_power_get_if_enabled(dev_priv,
807 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300808 seq_printf(m, "Pipe %c power disabled\n",
809 pipe_name(pipe));
810 continue;
811 }
Ben Widawskya123f152013-11-02 21:07:10 -0700812 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000813 pipe_name(pipe),
814 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700815 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000816 pipe_name(pipe),
817 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700818 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000819 pipe_name(pipe),
820 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200821
822 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700823 }
824
825 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
826 I915_READ(GEN8_DE_PORT_IMR));
827 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
828 I915_READ(GEN8_DE_PORT_IIR));
829 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
830 I915_READ(GEN8_DE_PORT_IER));
831
832 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
833 I915_READ(GEN8_DE_MISC_IMR));
834 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
835 I915_READ(GEN8_DE_MISC_IIR));
836 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
837 I915_READ(GEN8_DE_MISC_IER));
838
839 seq_printf(m, "PCU interrupt mask:\t%08x\n",
840 I915_READ(GEN8_PCU_IMR));
841 seq_printf(m, "PCU interrupt identity:\t%08x\n",
842 I915_READ(GEN8_PCU_IIR));
843 seq_printf(m, "PCU interrupt enable:\t%08x\n",
844 I915_READ(GEN8_PCU_IER));
845 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700846 seq_printf(m, "Display IER:\t%08x\n",
847 I915_READ(VLV_IER));
848 seq_printf(m, "Display IIR:\t%08x\n",
849 I915_READ(VLV_IIR));
850 seq_printf(m, "Display IIR_RW:\t%08x\n",
851 I915_READ(VLV_IIR_RW));
852 seq_printf(m, "Display IMR:\t%08x\n",
853 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100854 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700855 seq_printf(m, "Pipe %c stat:\t%08x\n",
856 pipe_name(pipe),
857 I915_READ(PIPESTAT(pipe)));
858
859 seq_printf(m, "Master IER:\t%08x\n",
860 I915_READ(VLV_MASTER_IER));
861
862 seq_printf(m, "Render IER:\t%08x\n",
863 I915_READ(GTIER));
864 seq_printf(m, "Render IIR:\t%08x\n",
865 I915_READ(GTIIR));
866 seq_printf(m, "Render IMR:\t%08x\n",
867 I915_READ(GTIMR));
868
869 seq_printf(m, "PM IER:\t\t%08x\n",
870 I915_READ(GEN6_PMIER));
871 seq_printf(m, "PM IIR:\t\t%08x\n",
872 I915_READ(GEN6_PMIIR));
873 seq_printf(m, "PM IMR:\t\t%08x\n",
874 I915_READ(GEN6_PMIMR));
875
876 seq_printf(m, "Port hotplug:\t%08x\n",
877 I915_READ(PORT_HOTPLUG_EN));
878 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
879 I915_READ(VLV_DPFLIPSTAT));
880 seq_printf(m, "DPINVGTT:\t%08x\n",
881 I915_READ(DPINVGTT));
882
883 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800884 seq_printf(m, "Interrupt enable: %08x\n",
885 I915_READ(IER));
886 seq_printf(m, "Interrupt identity: %08x\n",
887 I915_READ(IIR));
888 seq_printf(m, "Interrupt mask: %08x\n",
889 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100890 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800891 seq_printf(m, "Pipe %c stat: %08x\n",
892 pipe_name(pipe),
893 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800894 } else {
895 seq_printf(m, "North Display Interrupt enable: %08x\n",
896 I915_READ(DEIER));
897 seq_printf(m, "North Display Interrupt identity: %08x\n",
898 I915_READ(DEIIR));
899 seq_printf(m, "North Display Interrupt mask: %08x\n",
900 I915_READ(DEIMR));
901 seq_printf(m, "South Display Interrupt enable: %08x\n",
902 I915_READ(SDEIER));
903 seq_printf(m, "South Display Interrupt identity: %08x\n",
904 I915_READ(SDEIIR));
905 seq_printf(m, "South Display Interrupt mask: %08x\n",
906 I915_READ(SDEIMR));
907 seq_printf(m, "Graphics Interrupt enable: %08x\n",
908 I915_READ(GTIER));
909 seq_printf(m, "Graphics Interrupt identity: %08x\n",
910 I915_READ(GTIIR));
911 seq_printf(m, "Graphics Interrupt mask: %08x\n",
912 I915_READ(GTIMR));
913 }
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000914 for_each_engine(engine, dev_priv) {
Ben Widawskya123f152013-11-02 21:07:10 -0700915 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100916 seq_printf(m,
917 "Graphics Interrupt mask (%s): %08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000918 engine->name, I915_READ_IMR(engine));
Chris Wilson9862e602011-01-04 22:22:17 +0000919 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000920 i915_ring_seqno_info(m, engine);
Chris Wilson9862e602011-01-04 22:22:17 +0000921 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200922 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100923 mutex_unlock(&dev->struct_mutex);
924
Ben Gamari20172632009-02-17 20:08:50 -0500925 return 0;
926}
927
Chris Wilsona6172a82009-02-11 14:26:38 +0000928static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
929{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100930 struct drm_info_node *node = m->private;
Chris Wilsona6172a82009-02-11 14:26:38 +0000931 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100932 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100933 int i, ret;
934
935 ret = mutex_lock_interruptible(&dev->struct_mutex);
936 if (ret)
937 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000938
Chris Wilsona6172a82009-02-11 14:26:38 +0000939 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
940 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson49ef5292016-08-18 17:17:00 +0100941 struct i915_vma *vma = dev_priv->fence_regs[i].vma;
Chris Wilsona6172a82009-02-11 14:26:38 +0000942
Chris Wilson6c085a72012-08-20 11:40:46 +0200943 seq_printf(m, "Fence %d, pin count = %d, object = ",
944 i, dev_priv->fence_regs[i].pin_count);
Chris Wilson49ef5292016-08-18 17:17:00 +0100945 if (!vma)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100946 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100947 else
Chris Wilson49ef5292016-08-18 17:17:00 +0100948 describe_obj(m, vma->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100949 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000950 }
951
Chris Wilson05394f32010-11-08 19:18:58 +0000952 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000953 return 0;
954}
955
Ben Gamari20172632009-02-17 20:08:50 -0500956static int i915_hws_info(struct seq_file *m, void *data)
957{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100958 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500959 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100960 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000961 struct intel_engine_cs *engine;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100962 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100963 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500964
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000965 engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000966 hws = engine->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500967 if (hws == NULL)
968 return 0;
969
970 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
971 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
972 i * 4,
973 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
974 }
975 return 0;
976}
977
Daniel Vetterd5442302012-04-27 15:17:40 +0200978static ssize_t
979i915_error_state_write(struct file *filp,
980 const char __user *ubuf,
981 size_t cnt,
982 loff_t *ppos)
983{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300984 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200985 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200986 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +0200987
988 DRM_DEBUG_DRIVER("Resetting error state\n");
989
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200990 ret = mutex_lock_interruptible(&dev->struct_mutex);
991 if (ret)
992 return ret;
993
Daniel Vetterd5442302012-04-27 15:17:40 +0200994 i915_destroy_error_state(dev);
995 mutex_unlock(&dev->struct_mutex);
996
997 return cnt;
998}
999
1000static int i915_error_state_open(struct inode *inode, struct file *file)
1001{
1002 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +02001003 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +02001004
1005 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1006 if (!error_priv)
1007 return -ENOMEM;
1008
1009 error_priv->dev = dev;
1010
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +03001011 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001012
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001013 file->private_data = error_priv;
1014
1015 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001016}
1017
1018static int i915_error_state_release(struct inode *inode, struct file *file)
1019{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001020 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +02001021
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +03001022 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001023 kfree(error_priv);
1024
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001025 return 0;
1026}
1027
1028static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1029 size_t count, loff_t *pos)
1030{
1031 struct i915_error_state_file_priv *error_priv = file->private_data;
1032 struct drm_i915_error_state_buf error_str;
1033 loff_t tmp_pos = 0;
1034 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001035 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001036
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001037 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001038 if (ret)
1039 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001040
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001041 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001042 if (ret)
1043 goto out;
1044
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001045 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1046 error_str.buf,
1047 error_str.bytes);
1048
1049 if (ret_count < 0)
1050 ret = ret_count;
1051 else
1052 *pos = error_str.start + ret_count;
1053out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001054 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001055 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +02001056}
1057
1058static const struct file_operations i915_error_state_fops = {
1059 .owner = THIS_MODULE,
1060 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001061 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001062 .write = i915_error_state_write,
1063 .llseek = default_llseek,
1064 .release = i915_error_state_release,
1065};
1066
Kees Cook647416f2013-03-10 14:10:06 -07001067static int
1068i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001069{
Kees Cook647416f2013-03-10 14:10:06 -07001070 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001071 struct drm_i915_private *dev_priv = to_i915(dev);
Mika Kuoppala40633212012-12-04 15:12:00 +02001072 int ret;
1073
1074 ret = mutex_lock_interruptible(&dev->struct_mutex);
1075 if (ret)
1076 return ret;
1077
Kees Cook647416f2013-03-10 14:10:06 -07001078 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +02001079 mutex_unlock(&dev->struct_mutex);
1080
Kees Cook647416f2013-03-10 14:10:06 -07001081 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +02001082}
1083
Kees Cook647416f2013-03-10 14:10:06 -07001084static int
1085i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001086{
Kees Cook647416f2013-03-10 14:10:06 -07001087 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +02001088 int ret;
1089
Mika Kuoppala40633212012-12-04 15:12:00 +02001090 ret = mutex_lock_interruptible(&dev->struct_mutex);
1091 if (ret)
1092 return ret;
1093
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +02001094 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001095 mutex_unlock(&dev->struct_mutex);
1096
Kees Cook647416f2013-03-10 14:10:06 -07001097 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001098}
1099
Kees Cook647416f2013-03-10 14:10:06 -07001100DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1101 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001102 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001103
Deepak Sadb4bd12014-03-31 11:30:02 +05301104static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001105{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001106 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001107 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001108 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001109 int ret = 0;
1110
1111 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001112
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001113 if (IS_GEN5(dev)) {
1114 u16 rgvswctl = I915_READ16(MEMSWCTL);
1115 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1116
1117 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1118 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1119 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1120 MEMSTAT_VID_SHIFT);
1121 seq_printf(m, "Current P-state: %d\n",
1122 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Wayne Boyer666a4532015-12-09 12:29:35 -08001123 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1124 u32 freq_sts;
1125
1126 mutex_lock(&dev_priv->rps.hw_lock);
1127 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1128 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1129 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1130
1131 seq_printf(m, "actual GPU freq: %d MHz\n",
1132 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1133
1134 seq_printf(m, "current GPU freq: %d MHz\n",
1135 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1136
1137 seq_printf(m, "max GPU freq: %d MHz\n",
1138 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1139
1140 seq_printf(m, "min GPU freq: %d MHz\n",
1141 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1142
1143 seq_printf(m, "idle GPU freq: %d MHz\n",
1144 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1145
1146 seq_printf(m,
1147 "efficient (RPe) frequency: %d MHz\n",
1148 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1149 mutex_unlock(&dev_priv->rps.hw_lock);
1150 } else if (INTEL_INFO(dev)->gen >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001151 u32 rp_state_limits;
1152 u32 gt_perf_status;
1153 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001154 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001155 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001156 u32 rpupei, rpcurup, rpprevup;
1157 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001158 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001159 int max_freq;
1160
Bob Paauwe35040562015-06-25 14:54:07 -07001161 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1162 if (IS_BROXTON(dev)) {
1163 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1164 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1165 } else {
1166 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1167 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1168 }
1169
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001170 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001171 ret = mutex_lock_interruptible(&dev->struct_mutex);
1172 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001173 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001174
Mika Kuoppala59bad942015-01-16 11:34:40 +02001175 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001176
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001177 reqf = I915_READ(GEN6_RPNSWREQ);
Akash Goel60260a52015-03-06 11:07:21 +05301178 if (IS_GEN9(dev))
1179 reqf >>= 23;
1180 else {
1181 reqf &= ~GEN6_TURBO_DISABLE;
1182 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1183 reqf >>= 24;
1184 else
1185 reqf >>= 25;
1186 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001187 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001188
Chris Wilson0d8f9492014-03-27 09:06:14 +00001189 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1190 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1191 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1192
Jesse Barnesccab5c82011-01-18 15:49:25 -08001193 rpstat = I915_READ(GEN6_RPSTAT1);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301194 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1195 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1196 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1197 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1198 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1199 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
Akash Goel60260a52015-03-06 11:07:21 +05301200 if (IS_GEN9(dev))
1201 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1202 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001203 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1204 else
1205 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001206 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001207
Mika Kuoppala59bad942015-01-16 11:34:40 +02001208 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001209 mutex_unlock(&dev->struct_mutex);
1210
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001211 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1212 pm_ier = I915_READ(GEN6_PMIER);
1213 pm_imr = I915_READ(GEN6_PMIMR);
1214 pm_isr = I915_READ(GEN6_PMISR);
1215 pm_iir = I915_READ(GEN6_PMIIR);
1216 pm_mask = I915_READ(GEN6_PMINTRMSK);
1217 } else {
1218 pm_ier = I915_READ(GEN8_GT_IER(2));
1219 pm_imr = I915_READ(GEN8_GT_IMR(2));
1220 pm_isr = I915_READ(GEN8_GT_ISR(2));
1221 pm_iir = I915_READ(GEN8_GT_IIR(2));
1222 pm_mask = I915_READ(GEN6_PMINTRMSK);
1223 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001224 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001225 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301226 seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001227 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001228 seq_printf(m, "Render p-state ratio: %d\n",
Akash Goel60260a52015-03-06 11:07:21 +05301229 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001230 seq_printf(m, "Render p-state VID: %d\n",
1231 gt_perf_status & 0xff);
1232 seq_printf(m, "Render p-state limit: %d\n",
1233 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001234 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1235 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1236 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1237 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001238 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001239 seq_printf(m, "CAGF: %dMHz\n", cagf);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301240 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1241 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1242 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1243 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1244 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1245 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
Chris Wilsond86ed342015-04-27 13:41:19 +01001246 seq_printf(m, "Up threshold: %d%%\n",
1247 dev_priv->rps.up_threshold);
1248
Akash Goeld6cda9c2016-04-23 00:05:46 +05301249 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1250 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1251 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1252 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1253 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1254 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
Chris Wilsond86ed342015-04-27 13:41:19 +01001255 seq_printf(m, "Down threshold: %d%%\n",
1256 dev_priv->rps.down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001257
Bob Paauwe35040562015-06-25 14:54:07 -07001258 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
1259 rp_state_cap >> 16) & 0xff;
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001260 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1261 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001262 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001263 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001264
1265 max_freq = (rp_state_cap & 0xff00) >> 8;
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001266 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1267 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001268 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001269 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001270
Bob Paauwe35040562015-06-25 14:54:07 -07001271 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
1272 rp_state_cap >> 0) & 0xff;
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001273 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1274 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001275 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001276 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001277 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001278 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001279
Chris Wilsond86ed342015-04-27 13:41:19 +01001280 seq_printf(m, "Current freq: %d MHz\n",
1281 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1282 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001283 seq_printf(m, "Idle freq: %d MHz\n",
1284 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001285 seq_printf(m, "Min freq: %d MHz\n",
1286 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001287 seq_printf(m, "Boost freq: %d MHz\n",
1288 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001289 seq_printf(m, "Max freq: %d MHz\n",
1290 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1291 seq_printf(m,
1292 "efficient (RPe) frequency: %d MHz\n",
1293 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001294 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001295 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001296 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001297
Mika Kahola1170f282015-09-25 14:00:32 +03001298 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1299 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1300 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1301
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001302out:
1303 intel_runtime_pm_put(dev_priv);
1304 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001305}
1306
Chris Wilsonf6544492015-01-26 18:03:04 +02001307static int i915_hangcheck_info(struct seq_file *m, void *unused)
1308{
1309 struct drm_info_node *node = m->private;
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001310 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001311 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001312 struct intel_engine_cs *engine;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001313 u64 acthd[I915_NUM_ENGINES];
1314 u32 seqno[I915_NUM_ENGINES];
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001315 u32 instdone[I915_NUM_INSTDONE_REG];
Dave Gordonc3232b12016-03-23 18:19:53 +00001316 enum intel_engine_id id;
1317 int j;
Chris Wilsonf6544492015-01-26 18:03:04 +02001318
1319 if (!i915.enable_hangcheck) {
1320 seq_printf(m, "Hangcheck disabled\n");
1321 return 0;
1322 }
1323
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001324 intel_runtime_pm_get(dev_priv);
1325
Dave Gordonc3232b12016-03-23 18:19:53 +00001326 for_each_engine_id(engine, dev_priv, id) {
Chris Wilson7e37f882016-08-02 22:50:21 +01001327 acthd[id] = intel_engine_get_active_head(engine);
Chris Wilson1b7744e2016-07-01 17:23:17 +01001328 seqno[id] = intel_engine_get_seqno(engine);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001329 }
1330
Chris Wilsonc0336662016-05-06 15:40:21 +01001331 i915_get_extra_instdone(dev_priv, instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001332
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001333 intel_runtime_pm_put(dev_priv);
1334
Chris Wilsonf6544492015-01-26 18:03:04 +02001335 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1336 seq_printf(m, "Hangcheck active, fires in %dms\n",
1337 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1338 jiffies));
1339 } else
1340 seq_printf(m, "Hangcheck inactive\n");
1341
Dave Gordonc3232b12016-03-23 18:19:53 +00001342 for_each_engine_id(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001343 seq_printf(m, "%s:\n", engine->name);
Chris Wilson14fd0d62016-04-07 07:29:10 +01001344 seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1345 engine->hangcheck.seqno,
1346 seqno[id],
1347 engine->last_submitted_seqno);
Chris Wilson83348ba2016-08-09 17:47:51 +01001348 seq_printf(m, "\twaiters? %s, fake irq active? %s\n",
1349 yesno(intel_engine_has_waiter(engine)),
1350 yesno(test_bit(engine->id,
1351 &dev_priv->gpu_error.missed_irq_rings)));
Chris Wilsonf6544492015-01-26 18:03:04 +02001352 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001353 (long long)engine->hangcheck.acthd,
Dave Gordonc3232b12016-03-23 18:19:53 +00001354 (long long)acthd[id]);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001355 seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
1356 seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001357
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001358 if (engine->id == RCS) {
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001359 seq_puts(m, "\tinstdone read =");
1360
1361 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1362 seq_printf(m, " 0x%08x", instdone[j]);
1363
1364 seq_puts(m, "\n\tinstdone accu =");
1365
1366 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1367 seq_printf(m, " 0x%08x",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001368 engine->hangcheck.instdone[j]);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001369
1370 seq_puts(m, "\n");
1371 }
Chris Wilsonf6544492015-01-26 18:03:04 +02001372 }
1373
1374 return 0;
1375}
1376
Ben Widawsky4d855292011-12-12 19:34:16 -08001377static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001378{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001379 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001380 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001381 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001382 u32 rgvmodectl, rstdbyctl;
1383 u16 crstandvid;
1384 int ret;
1385
1386 ret = mutex_lock_interruptible(&dev->struct_mutex);
1387 if (ret)
1388 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001389 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001390
1391 rgvmodectl = I915_READ(MEMMODECTL);
1392 rstdbyctl = I915_READ(RSTDBYCTL);
1393 crstandvid = I915_READ16(CRSTANDVID);
1394
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001395 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001396 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001397
Jani Nikula742f4912015-09-03 11:16:09 +03001398 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001399 seq_printf(m, "Boost freq: %d\n",
1400 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1401 MEMMODE_BOOST_FREQ_SHIFT);
1402 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001403 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001404 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001405 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001406 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001407 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001408 seq_printf(m, "Starting frequency: P%d\n",
1409 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001410 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001411 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001412 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1413 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1414 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1415 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001416 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001417 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001418 switch (rstdbyctl & RSX_STATUS_MASK) {
1419 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001420 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001421 break;
1422 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001423 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001424 break;
1425 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001426 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001427 break;
1428 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001429 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001430 break;
1431 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001432 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001433 break;
1434 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001435 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001436 break;
1437 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001438 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001439 break;
1440 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001441
1442 return 0;
1443}
1444
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001445static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001446{
1447 struct drm_info_node *node = m->private;
1448 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001449 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001450 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001451
1452 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001453 for_each_fw_domain(fw_domain, dev_priv) {
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001454 seq_printf(m, "%s.wake_count = %u\n",
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001455 intel_uncore_forcewake_domain_to_str(fw_domain->id),
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001456 fw_domain->wake_count);
1457 }
1458 spin_unlock_irq(&dev_priv->uncore.lock);
1459
1460 return 0;
1461}
1462
Deepak S669ab5a2014-01-10 15:18:26 +05301463static int vlv_drpc_info(struct seq_file *m)
1464{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001465 struct drm_info_node *node = m->private;
Deepak S669ab5a2014-01-10 15:18:26 +05301466 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001467 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001468 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301469
Imre Deakd46c0512014-04-14 20:24:27 +03001470 intel_runtime_pm_get(dev_priv);
1471
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001472 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301473 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1474 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1475
Imre Deakd46c0512014-04-14 20:24:27 +03001476 intel_runtime_pm_put(dev_priv);
1477
Deepak S669ab5a2014-01-10 15:18:26 +05301478 seq_printf(m, "Video Turbo Mode: %s\n",
1479 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1480 seq_printf(m, "Turbo enabled: %s\n",
1481 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1482 seq_printf(m, "HW control enabled: %s\n",
1483 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1484 seq_printf(m, "SW control enabled: %s\n",
1485 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1486 GEN6_RP_MEDIA_SW_MODE));
1487 seq_printf(m, "RC6 Enabled: %s\n",
1488 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1489 GEN6_RC_CTL_EI_MODE(1))));
1490 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001491 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301492 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001493 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301494
Imre Deak9cc19be2014-04-14 20:24:24 +03001495 seq_printf(m, "Render RC6 residency since boot: %u\n",
1496 I915_READ(VLV_GT_RENDER_RC6));
1497 seq_printf(m, "Media RC6 residency since boot: %u\n",
1498 I915_READ(VLV_GT_MEDIA_RC6));
1499
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001500 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301501}
1502
Ben Widawsky4d855292011-12-12 19:34:16 -08001503static int gen6_drpc_info(struct seq_file *m)
1504{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001505 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001506 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001507 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001508 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Akash Goelf2dd7572016-06-27 20:10:01 +05301509 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001510 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001511 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001512
1513 ret = mutex_lock_interruptible(&dev->struct_mutex);
1514 if (ret)
1515 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001516 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001517
Chris Wilson907b28c2013-07-19 20:36:52 +01001518 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001519 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001520 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001521
1522 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001523 seq_puts(m, "RC information inaccurate because somebody "
1524 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001525 } else {
1526 /* NB: we cannot use forcewake, else we read the wrong values */
1527 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1528 udelay(10);
1529 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1530 }
1531
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001532 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001533 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001534
1535 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1536 rcctl1 = I915_READ(GEN6_RC_CONTROL);
Akash Goelf2dd7572016-06-27 20:10:01 +05301537 if (INTEL_INFO(dev)->gen >= 9) {
1538 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1539 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1540 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001541 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001542 mutex_lock(&dev_priv->rps.hw_lock);
1543 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1544 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001545
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001546 intel_runtime_pm_put(dev_priv);
1547
Ben Widawsky4d855292011-12-12 19:34:16 -08001548 seq_printf(m, "Video Turbo Mode: %s\n",
1549 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1550 seq_printf(m, "HW control enabled: %s\n",
1551 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1552 seq_printf(m, "SW control enabled: %s\n",
1553 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1554 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001555 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001556 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1557 seq_printf(m, "RC6 Enabled: %s\n",
1558 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
Akash Goelf2dd7572016-06-27 20:10:01 +05301559 if (INTEL_INFO(dev)->gen >= 9) {
1560 seq_printf(m, "Render Well Gating Enabled: %s\n",
1561 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1562 seq_printf(m, "Media Well Gating Enabled: %s\n",
1563 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1564 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001565 seq_printf(m, "Deep RC6 Enabled: %s\n",
1566 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1567 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1568 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001569 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001570 switch (gt_core_status & GEN6_RCn_MASK) {
1571 case GEN6_RC0:
1572 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001573 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001574 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001575 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001576 break;
1577 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001578 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001579 break;
1580 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001581 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001582 break;
1583 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001584 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001585 break;
1586 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001587 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001588 break;
1589 }
1590
1591 seq_printf(m, "Core Power Down: %s\n",
1592 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Akash Goelf2dd7572016-06-27 20:10:01 +05301593 if (INTEL_INFO(dev)->gen >= 9) {
1594 seq_printf(m, "Render Power Well: %s\n",
1595 (gen9_powergate_status &
1596 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1597 seq_printf(m, "Media Power Well: %s\n",
1598 (gen9_powergate_status &
1599 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1600 }
Ben Widawskycce66a22012-03-27 18:59:38 -07001601
1602 /* Not exactly sure what this is */
1603 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1604 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1605 seq_printf(m, "RC6 residency since boot: %u\n",
1606 I915_READ(GEN6_GT_GFX_RC6));
1607 seq_printf(m, "RC6+ residency since boot: %u\n",
1608 I915_READ(GEN6_GT_GFX_RC6p));
1609 seq_printf(m, "RC6++ residency since boot: %u\n",
1610 I915_READ(GEN6_GT_GFX_RC6pp));
1611
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001612 seq_printf(m, "RC6 voltage: %dmV\n",
1613 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1614 seq_printf(m, "RC6+ voltage: %dmV\n",
1615 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1616 seq_printf(m, "RC6++ voltage: %dmV\n",
1617 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Akash Goelf2dd7572016-06-27 20:10:01 +05301618 return i915_forcewake_domains(m, NULL);
Ben Widawsky4d855292011-12-12 19:34:16 -08001619}
1620
1621static int i915_drpc_info(struct seq_file *m, void *unused)
1622{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001623 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001624 struct drm_device *dev = node->minor->dev;
1625
Wayne Boyer666a4532015-12-09 12:29:35 -08001626 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Deepak S669ab5a2014-01-10 15:18:26 +05301627 return vlv_drpc_info(m);
Vedang Patelac66cf42014-08-26 10:42:51 -07001628 else if (INTEL_INFO(dev)->gen >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001629 return gen6_drpc_info(m);
1630 else
1631 return ironlake_drpc_info(m);
1632}
1633
Daniel Vetter9a851782015-06-18 10:30:22 +02001634static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1635{
1636 struct drm_info_node *node = m->private;
1637 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001638 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter9a851782015-06-18 10:30:22 +02001639
1640 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1641 dev_priv->fb_tracking.busy_bits);
1642
1643 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1644 dev_priv->fb_tracking.flip_bits);
1645
1646 return 0;
1647}
1648
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001649static int i915_fbc_status(struct seq_file *m, void *unused)
1650{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001651 struct drm_info_node *node = m->private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001652 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001653 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001654
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001655 if (!HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001656 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001657 return 0;
1658 }
1659
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001660 intel_runtime_pm_get(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001661 mutex_lock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001662
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001663 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001664 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001665 else
1666 seq_printf(m, "FBC disabled: %s\n",
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001667 dev_priv->fbc.no_fbc_reason);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001668
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001669 if (INTEL_INFO(dev_priv)->gen >= 7)
1670 seq_printf(m, "Compressing: %s\n",
1671 yesno(I915_READ(FBC_STATUS2) &
1672 FBC_COMPRESSION_MASK));
1673
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001674 mutex_unlock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001675 intel_runtime_pm_put(dev_priv);
1676
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001677 return 0;
1678}
1679
Rodrigo Vivida46f932014-08-01 02:04:45 -07001680static int i915_fbc_fc_get(void *data, u64 *val)
1681{
1682 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001683 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001684
1685 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1686 return -ENODEV;
1687
Rodrigo Vivida46f932014-08-01 02:04:45 -07001688 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001689
1690 return 0;
1691}
1692
1693static int i915_fbc_fc_set(void *data, u64 val)
1694{
1695 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001696 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001697 u32 reg;
1698
1699 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1700 return -ENODEV;
1701
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001702 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001703
1704 reg = I915_READ(ILK_DPFC_CONTROL);
1705 dev_priv->fbc.false_color = val;
1706
1707 I915_WRITE(ILK_DPFC_CONTROL, val ?
1708 (reg | FBC_CTL_FALSE_COLOR) :
1709 (reg & ~FBC_CTL_FALSE_COLOR));
1710
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001711 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001712 return 0;
1713}
1714
1715DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1716 i915_fbc_fc_get, i915_fbc_fc_set,
1717 "%llu\n");
1718
Paulo Zanoni92d44622013-05-31 16:33:24 -03001719static int i915_ips_status(struct seq_file *m, void *unused)
1720{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001721 struct drm_info_node *node = m->private;
Paulo Zanoni92d44622013-05-31 16:33:24 -03001722 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001723 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni92d44622013-05-31 16:33:24 -03001724
Damien Lespiauf5adf942013-06-24 18:29:34 +01001725 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001726 seq_puts(m, "not supported\n");
1727 return 0;
1728 }
1729
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001730 intel_runtime_pm_get(dev_priv);
1731
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001732 seq_printf(m, "Enabled by kernel parameter: %s\n",
1733 yesno(i915.enable_ips));
1734
1735 if (INTEL_INFO(dev)->gen >= 8) {
1736 seq_puts(m, "Currently: unknown\n");
1737 } else {
1738 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1739 seq_puts(m, "Currently: enabled\n");
1740 else
1741 seq_puts(m, "Currently: disabled\n");
1742 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001743
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001744 intel_runtime_pm_put(dev_priv);
1745
Paulo Zanoni92d44622013-05-31 16:33:24 -03001746 return 0;
1747}
1748
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001749static int i915_sr_status(struct seq_file *m, void *unused)
1750{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001751 struct drm_info_node *node = m->private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001752 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001753 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001754 bool sr_enabled = false;
1755
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001756 intel_runtime_pm_get(dev_priv);
1757
Yuanhan Liu13982612010-12-15 15:42:31 +08001758 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001759 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001760 else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
1761 IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001762 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1763 else if (IS_I915GM(dev))
1764 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1765 else if (IS_PINEVIEW(dev))
1766 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
Wayne Boyer666a4532015-12-09 12:29:35 -08001767 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001768 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001769
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001770 intel_runtime_pm_put(dev_priv);
1771
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001772 seq_printf(m, "self-refresh: %s\n",
1773 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001774
1775 return 0;
1776}
1777
Jesse Barnes7648fa92010-05-20 14:28:11 -07001778static int i915_emon_status(struct seq_file *m, void *unused)
1779{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001780 struct drm_info_node *node = m->private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001781 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001782 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001783 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001784 int ret;
1785
Chris Wilson582be6b2012-04-30 19:35:02 +01001786 if (!IS_GEN5(dev))
1787 return -ENODEV;
1788
Chris Wilsonde227ef2010-07-03 07:58:38 +01001789 ret = mutex_lock_interruptible(&dev->struct_mutex);
1790 if (ret)
1791 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001792
1793 temp = i915_mch_val(dev_priv);
1794 chipset = i915_chipset_val(dev_priv);
1795 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001796 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001797
1798 seq_printf(m, "GMCH temp: %ld\n", temp);
1799 seq_printf(m, "Chipset power: %ld\n", chipset);
1800 seq_printf(m, "GFX power: %ld\n", gfx);
1801 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1802
1803 return 0;
1804}
1805
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001806static int i915_ring_freq_table(struct seq_file *m, void *unused)
1807{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001808 struct drm_info_node *node = m->private;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001809 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001810 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001811 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001812 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301813 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001814
Akash Goel97d33082015-06-29 14:50:23 +05301815 if (!HAS_CORE_RING_FREQ(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001816 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001817 return 0;
1818 }
1819
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001820 intel_runtime_pm_get(dev_priv);
1821
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001822 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001823 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001824 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001825
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001826 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301827 /* Convert GT frequency to 50 HZ units */
1828 min_gpu_freq =
1829 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1830 max_gpu_freq =
1831 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1832 } else {
1833 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1834 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1835 }
1836
Damien Lespiau267f0c92013-06-24 22:59:48 +01001837 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001838
Akash Goelf936ec32015-06-29 14:50:22 +05301839 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001840 ia_freq = gpu_freq;
1841 sandybridge_pcode_read(dev_priv,
1842 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1843 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001844 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301845 intel_gpu_freq(dev_priv, (gpu_freq *
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001846 (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1847 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001848 ((ia_freq >> 0) & 0xff) * 100,
1849 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001850 }
1851
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001852 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001853
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001854out:
1855 intel_runtime_pm_put(dev_priv);
1856 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001857}
1858
Chris Wilson44834a62010-08-19 16:09:23 +01001859static int i915_opregion(struct seq_file *m, void *unused)
1860{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001861 struct drm_info_node *node = m->private;
Chris Wilson44834a62010-08-19 16:09:23 +01001862 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001863 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson44834a62010-08-19 16:09:23 +01001864 struct intel_opregion *opregion = &dev_priv->opregion;
1865 int ret;
1866
1867 ret = mutex_lock_interruptible(&dev->struct_mutex);
1868 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001869 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001870
Jani Nikula2455a8e2015-12-14 12:50:53 +02001871 if (opregion->header)
1872 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001873
1874 mutex_unlock(&dev->struct_mutex);
1875
Daniel Vetter0d38f002012-04-21 22:49:10 +02001876out:
Chris Wilson44834a62010-08-19 16:09:23 +01001877 return 0;
1878}
1879
Jani Nikulaada8f952015-12-15 13:17:12 +02001880static int i915_vbt(struct seq_file *m, void *unused)
1881{
1882 struct drm_info_node *node = m->private;
1883 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001884 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulaada8f952015-12-15 13:17:12 +02001885 struct intel_opregion *opregion = &dev_priv->opregion;
1886
1887 if (opregion->vbt)
1888 seq_write(m, opregion->vbt, opregion->vbt_size);
1889
1890 return 0;
1891}
1892
Chris Wilson37811fc2010-08-25 22:45:57 +01001893static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1894{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001895 struct drm_info_node *node = m->private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001896 struct drm_device *dev = node->minor->dev;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301897 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001898 struct drm_framebuffer *drm_fb;
Chris Wilson188c1ab2016-04-03 14:14:20 +01001899 int ret;
1900
1901 ret = mutex_lock_interruptible(&dev->struct_mutex);
1902 if (ret)
1903 return ret;
Chris Wilson37811fc2010-08-25 22:45:57 +01001904
Daniel Vetter06957262015-08-10 13:34:08 +02001905#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilson25bcce92016-07-02 15:36:00 +01001906 if (to_i915(dev)->fbdev) {
1907 fbdev_fb = to_intel_framebuffer(to_i915(dev)->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001908
Chris Wilson25bcce92016-07-02 15:36:00 +01001909 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1910 fbdev_fb->base.width,
1911 fbdev_fb->base.height,
1912 fbdev_fb->base.depth,
1913 fbdev_fb->base.bits_per_pixel,
1914 fbdev_fb->base.modifier[0],
1915 drm_framebuffer_read_refcount(&fbdev_fb->base));
1916 describe_obj(m, fbdev_fb->obj);
1917 seq_putc(m, '\n');
1918 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001919#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001920
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001921 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001922 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05301923 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1924 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001925 continue;
1926
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001927 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001928 fb->base.width,
1929 fb->base.height,
1930 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001931 fb->base.bits_per_pixel,
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001932 fb->base.modifier[0],
Dave Airlie747a5982016-04-15 15:10:35 +10001933 drm_framebuffer_read_refcount(&fb->base));
Chris Wilson05394f32010-11-08 19:18:58 +00001934 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001935 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001936 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001937 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson188c1ab2016-04-03 14:14:20 +01001938 mutex_unlock(&dev->struct_mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001939
1940 return 0;
1941}
1942
Chris Wilson7e37f882016-08-02 22:50:21 +01001943static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001944{
1945 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
Chris Wilson7e37f882016-08-02 22:50:21 +01001946 ring->space, ring->head, ring->tail,
1947 ring->last_retired_head);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001948}
1949
Ben Widawskye76d3632011-03-19 18:14:29 -07001950static int i915_context_status(struct seq_file *m, void *unused)
1951{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001952 struct drm_info_node *node = m->private;
Ben Widawskye76d3632011-03-19 18:14:29 -07001953 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001954 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001955 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01001956 struct i915_gem_context *ctx;
Dave Gordonc3232b12016-03-23 18:19:53 +00001957 int ret;
Ben Widawskye76d3632011-03-19 18:14:29 -07001958
Daniel Vetterf3d28872014-05-29 23:23:08 +02001959 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001960 if (ret)
1961 return ret;
1962
Ben Widawskya33afea2013-09-17 21:12:45 -07001963 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Chris Wilson5d1808e2016-04-28 09:56:51 +01001964 seq_printf(m, "HW context %u ", ctx->hw_id);
Chris Wilsonc84455b2016-08-15 10:49:08 +01001965 if (ctx->pid) {
Chris Wilsond28b99a2016-05-24 14:53:39 +01001966 struct task_struct *task;
1967
Chris Wilsonc84455b2016-08-15 10:49:08 +01001968 task = get_pid_task(ctx->pid, PIDTYPE_PID);
Chris Wilsond28b99a2016-05-24 14:53:39 +01001969 if (task) {
1970 seq_printf(m, "(%s [%d]) ",
1971 task->comm, task->pid);
1972 put_task_struct(task);
1973 }
Chris Wilsonc84455b2016-08-15 10:49:08 +01001974 } else if (IS_ERR(ctx->file_priv)) {
1975 seq_puts(m, "(deleted) ");
Chris Wilsond28b99a2016-05-24 14:53:39 +01001976 } else {
1977 seq_puts(m, "(kernel) ");
1978 }
1979
Chris Wilsonbca44d82016-05-24 14:53:41 +01001980 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
1981 seq_putc(m, '\n');
Ben Widawskya33afea2013-09-17 21:12:45 -07001982
Chris Wilsonbca44d82016-05-24 14:53:41 +01001983 for_each_engine(engine, dev_priv) {
1984 struct intel_context *ce = &ctx->engine[engine->id];
1985
1986 seq_printf(m, "%s: ", engine->name);
1987 seq_putc(m, ce->initialised ? 'I' : 'i');
1988 if (ce->state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001989 describe_obj(m, ce->state->obj);
Chris Wilsondca33ec2016-08-02 22:50:20 +01001990 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +01001991 describe_ctx_ring(m, ce->ring);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001992 seq_putc(m, '\n');
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001993 }
1994
Ben Widawskya33afea2013-09-17 21:12:45 -07001995 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001996 }
1997
Daniel Vetterf3d28872014-05-29 23:23:08 +02001998 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001999
2000 return 0;
2001}
2002
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002003static void i915_dump_lrc_obj(struct seq_file *m,
Chris Wilsone2efd132016-05-24 14:53:34 +01002004 struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002005 struct intel_engine_cs *engine)
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002006{
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002007 struct i915_vma *vma = ctx->engine[engine->id].state;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002008 struct page *page;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002009 int j;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002010
Chris Wilson7069b142016-04-28 09:56:52 +01002011 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
2012
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002013 if (!vma) {
2014 seq_puts(m, "\tFake context\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002015 return;
2016 }
2017
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002018 if (vma->flags & I915_VMA_GLOBAL_BIND)
2019 seq_printf(m, "\tBound in GGTT at 0x%08x\n",
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002020 i915_ggtt_offset(vma));
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002021
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002022 if (i915_gem_object_get_pages(vma->obj)) {
2023 seq_puts(m, "\tFailed to get pages for context object\n\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002024 return;
2025 }
2026
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002027 page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
2028 if (page) {
2029 u32 *reg_state = kmap_atomic(page);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002030
2031 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002032 seq_printf(m,
2033 "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2034 j * 4,
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002035 reg_state[j], reg_state[j + 1],
2036 reg_state[j + 2], reg_state[j + 3]);
2037 }
2038 kunmap_atomic(reg_state);
2039 }
2040
2041 seq_putc(m, '\n');
2042}
2043
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002044static int i915_dump_lrc(struct seq_file *m, void *unused)
2045{
2046 struct drm_info_node *node = (struct drm_info_node *) m->private;
2047 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002048 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002049 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01002050 struct i915_gem_context *ctx;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002051 int ret;
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002052
2053 if (!i915.enable_execlists) {
2054 seq_printf(m, "Logical Ring Contexts are disabled\n");
2055 return 0;
2056 }
2057
2058 ret = mutex_lock_interruptible(&dev->struct_mutex);
2059 if (ret)
2060 return ret;
2061
Dave Gordone28e4042016-01-19 19:02:55 +00002062 list_for_each_entry(ctx, &dev_priv->context_list, link)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01002063 for_each_engine(engine, dev_priv)
2064 i915_dump_lrc_obj(m, ctx, engine);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002065
2066 mutex_unlock(&dev->struct_mutex);
2067
2068 return 0;
2069}
2070
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002071static int i915_execlists(struct seq_file *m, void *data)
2072{
2073 struct drm_info_node *node = (struct drm_info_node *)m->private;
2074 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002075 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002076 struct intel_engine_cs *engine;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002077 u32 status_pointer;
2078 u8 read_pointer;
2079 u8 write_pointer;
2080 u32 status;
2081 u32 ctx_id;
2082 struct list_head *cursor;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002083 int i, ret;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002084
2085 if (!i915.enable_execlists) {
2086 seq_puts(m, "Logical Ring Contexts are disabled\n");
2087 return 0;
2088 }
2089
2090 ret = mutex_lock_interruptible(&dev->struct_mutex);
2091 if (ret)
2092 return ret;
2093
Michel Thierryfc0412e2014-10-16 16:13:38 +01002094 intel_runtime_pm_get(dev_priv);
2095
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002096 for_each_engine(engine, dev_priv) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002097 struct drm_i915_gem_request *head_req = NULL;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002098 int count = 0;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002099
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002100 seq_printf(m, "%s\n", engine->name);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002101
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002102 status = I915_READ(RING_EXECLIST_STATUS_LO(engine));
2103 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(engine));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002104 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2105 status, ctx_id);
2106
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002107 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002108 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2109
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002110 read_pointer = engine->next_context_status_buffer;
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002111 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002112 if (read_pointer > write_pointer)
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002113 write_pointer += GEN8_CSB_ENTRIES;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002114 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2115 read_pointer, write_pointer);
2116
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002117 for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002118 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, i));
2119 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, i));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002120
2121 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2122 i, status, ctx_id);
2123 }
2124
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002125 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002126 list_for_each(cursor, &engine->execlist_queue)
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002127 count++;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002128 head_req = list_first_entry_or_null(&engine->execlist_queue,
2129 struct drm_i915_gem_request,
2130 execlist_link);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002131 spin_unlock_bh(&engine->execlist_lock);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002132
2133 seq_printf(m, "\t%d requests in queue\n", count);
2134 if (head_req) {
Chris Wilson7069b142016-04-28 09:56:52 +01002135 seq_printf(m, "\tHead request context: %u\n",
2136 head_req->ctx->hw_id);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002137 seq_printf(m, "\tHead request tail: %u\n",
Nick Hoath6d3d8272015-01-15 13:10:39 +00002138 head_req->tail);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002139 }
2140
2141 seq_putc(m, '\n');
2142 }
2143
Michel Thierryfc0412e2014-10-16 16:13:38 +01002144 intel_runtime_pm_put(dev_priv);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002145 mutex_unlock(&dev->struct_mutex);
2146
2147 return 0;
2148}
2149
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002150static const char *swizzle_string(unsigned swizzle)
2151{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002152 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002153 case I915_BIT_6_SWIZZLE_NONE:
2154 return "none";
2155 case I915_BIT_6_SWIZZLE_9:
2156 return "bit9";
2157 case I915_BIT_6_SWIZZLE_9_10:
2158 return "bit9/bit10";
2159 case I915_BIT_6_SWIZZLE_9_11:
2160 return "bit9/bit11";
2161 case I915_BIT_6_SWIZZLE_9_10_11:
2162 return "bit9/bit10/bit11";
2163 case I915_BIT_6_SWIZZLE_9_17:
2164 return "bit9/bit17";
2165 case I915_BIT_6_SWIZZLE_9_10_17:
2166 return "bit9/bit10/bit17";
2167 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002168 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002169 }
2170
2171 return "bug";
2172}
2173
2174static int i915_swizzle_info(struct seq_file *m, void *data)
2175{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002176 struct drm_info_node *node = m->private;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002177 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002178 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002179 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002180
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002181 ret = mutex_lock_interruptible(&dev->struct_mutex);
2182 if (ret)
2183 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002184 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002185
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002186 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2187 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2188 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2189 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2190
2191 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2192 seq_printf(m, "DDC = 0x%08x\n",
2193 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002194 seq_printf(m, "DDC2 = 0x%08x\n",
2195 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002196 seq_printf(m, "C0DRB3 = 0x%04x\n",
2197 I915_READ16(C0DRB3));
2198 seq_printf(m, "C1DRB3 = 0x%04x\n",
2199 I915_READ16(C1DRB3));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002200 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002201 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2202 I915_READ(MAD_DIMM_C0));
2203 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2204 I915_READ(MAD_DIMM_C1));
2205 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2206 I915_READ(MAD_DIMM_C2));
2207 seq_printf(m, "TILECTL = 0x%08x\n",
2208 I915_READ(TILECTL));
Robert Beckett5907f5f2014-01-23 14:23:14 +00002209 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002210 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2211 I915_READ(GAMTARBMODE));
2212 else
2213 seq_printf(m, "ARB_MODE = 0x%08x\n",
2214 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002215 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2216 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002217 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002218
2219 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2220 seq_puts(m, "L-shaped memory detected\n");
2221
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002222 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002223 mutex_unlock(&dev->struct_mutex);
2224
2225 return 0;
2226}
2227
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002228static int per_file_ctx(int id, void *ptr, void *data)
2229{
Chris Wilsone2efd132016-05-24 14:53:34 +01002230 struct i915_gem_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002231 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002232 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2233
2234 if (!ppgtt) {
2235 seq_printf(m, " no ppgtt for context %d\n",
2236 ctx->user_handle);
2237 return 0;
2238 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002239
Oscar Mateof83d6512014-05-22 14:13:38 +01002240 if (i915_gem_context_is_default(ctx))
2241 seq_puts(m, " default context:\n");
2242 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002243 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002244 ppgtt->debug_dump(ppgtt, m);
2245
2246 return 0;
2247}
2248
Ben Widawsky77df6772013-11-02 21:07:30 -07002249static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002250{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002251 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002252 struct intel_engine_cs *engine;
Ben Widawsky77df6772013-11-02 21:07:30 -07002253 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002254 int i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002255
Ben Widawsky77df6772013-11-02 21:07:30 -07002256 if (!ppgtt)
2257 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002258
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002259 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002260 seq_printf(m, "%s\n", engine->name);
Ben Widawsky77df6772013-11-02 21:07:30 -07002261 for (i = 0; i < 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002262 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002263 pdp <<= 32;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002264 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002265 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002266 }
2267 }
2268}
2269
2270static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2271{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002272 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002273 struct intel_engine_cs *engine;
Ben Widawsky77df6772013-11-02 21:07:30 -07002274
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002275 if (IS_GEN6(dev_priv))
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002276 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2277
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002278 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002279 seq_printf(m, "%s\n", engine->name);
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002280 if (IS_GEN7(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002281 seq_printf(m, "GFX_MODE: 0x%08x\n",
2282 I915_READ(RING_MODE_GEN7(engine)));
2283 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2284 I915_READ(RING_PP_DIR_BASE(engine)));
2285 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2286 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2287 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2288 I915_READ(RING_PP_DIR_DCLV(engine)));
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002289 }
2290 if (dev_priv->mm.aliasing_ppgtt) {
2291 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2292
Damien Lespiau267f0c92013-06-24 22:59:48 +01002293 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002294 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002295
Ben Widawsky87d60b62013-12-06 14:11:29 -08002296 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002297 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002298
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002299 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002300}
2301
2302static int i915_ppgtt_info(struct seq_file *m, void *data)
2303{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002304 struct drm_info_node *node = m->private;
Ben Widawsky77df6772013-11-02 21:07:30 -07002305 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002306 struct drm_i915_private *dev_priv = to_i915(dev);
Michel Thierryea91e402015-07-29 17:23:57 +01002307 struct drm_file *file;
Ben Widawsky77df6772013-11-02 21:07:30 -07002308
2309 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2310 if (ret)
2311 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002312 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002313
2314 if (INTEL_INFO(dev)->gen >= 8)
2315 gen8_ppgtt_info(m, dev);
2316 else if (INTEL_INFO(dev)->gen >= 6)
2317 gen6_ppgtt_info(m, dev);
2318
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002319 mutex_lock(&dev->filelist_mutex);
Michel Thierryea91e402015-07-29 17:23:57 +01002320 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2321 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002322 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002323
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002324 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002325 if (!task) {
2326 ret = -ESRCH;
Wei Yongjunb0212482016-06-13 23:42:00 +00002327 goto out_unlock;
Dan Carpenter06812762015-10-02 18:14:22 +03002328 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002329 seq_printf(m, "\nproc: %s\n", task->comm);
2330 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002331 idr_for_each(&file_priv->context_idr, per_file_ctx,
2332 (void *)(unsigned long)m);
2333 }
Wei Yongjunb0212482016-06-13 23:42:00 +00002334out_unlock:
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002335 mutex_unlock(&dev->filelist_mutex);
Michel Thierryea91e402015-07-29 17:23:57 +01002336
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002337 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002338 mutex_unlock(&dev->struct_mutex);
2339
Dan Carpenter06812762015-10-02 18:14:22 +03002340 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002341}
2342
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002343static int count_irq_waiters(struct drm_i915_private *i915)
2344{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002345 struct intel_engine_cs *engine;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002346 int count = 0;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002347
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002348 for_each_engine(engine, i915)
Chris Wilson688e6c72016-07-01 17:23:15 +01002349 count += intel_engine_has_waiter(engine);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002350
2351 return count;
2352}
2353
Chris Wilson7466c292016-08-15 09:49:33 +01002354static const char *rps_power_to_str(unsigned int power)
2355{
2356 static const char * const strings[] = {
2357 [LOW_POWER] = "low power",
2358 [BETWEEN] = "mixed",
2359 [HIGH_POWER] = "high power",
2360 };
2361
2362 if (power >= ARRAY_SIZE(strings) || !strings[power])
2363 return "unknown";
2364
2365 return strings[power];
2366}
2367
Chris Wilson1854d5c2015-04-07 16:20:32 +01002368static int i915_rps_boost_info(struct seq_file *m, void *data)
2369{
2370 struct drm_info_node *node = m->private;
2371 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002372 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002373 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002374
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002375 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
Chris Wilson67d97da2016-07-04 08:08:31 +01002376 seq_printf(m, "GPU busy? %s [%x]\n",
2377 yesno(dev_priv->gt.awake), dev_priv->gt.active_engines);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002378 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
Chris Wilson7466c292016-08-15 09:49:33 +01002379 seq_printf(m, "Frequency requested %d\n",
2380 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
2381 seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002382 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2383 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2384 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2385 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002386 seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
2387 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
2388 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
2389 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002390
2391 mutex_lock(&dev->filelist_mutex);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002392 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002393 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2394 struct drm_i915_file_private *file_priv = file->driver_priv;
2395 struct task_struct *task;
2396
2397 rcu_read_lock();
2398 task = pid_task(file->pid, PIDTYPE_PID);
2399 seq_printf(m, "%s [%d]: %d boosts%s\n",
2400 task ? task->comm : "<unknown>",
2401 task ? task->pid : -1,
Chris Wilson2e1b8732015-04-27 13:41:22 +01002402 file_priv->rps.boosts,
2403 list_empty(&file_priv->rps.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002404 rcu_read_unlock();
2405 }
Chris Wilson197be2a2016-07-20 09:21:13 +01002406 seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002407 spin_unlock(&dev_priv->rps.client_lock);
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002408 mutex_unlock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002409
Chris Wilson7466c292016-08-15 09:49:33 +01002410 if (INTEL_GEN(dev_priv) >= 6 &&
2411 dev_priv->rps.enabled &&
2412 dev_priv->gt.active_engines) {
2413 u32 rpup, rpupei;
2414 u32 rpdown, rpdownei;
2415
2416 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2417 rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
2418 rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
2419 rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
2420 rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
2421 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2422
2423 seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
2424 rps_power_to_str(dev_priv->rps.power));
2425 seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
2426 100 * rpup / rpupei,
2427 dev_priv->rps.up_threshold);
2428 seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
2429 100 * rpdown / rpdownei,
2430 dev_priv->rps.down_threshold);
2431 } else {
2432 seq_puts(m, "\nRPS Autotuning inactive\n");
2433 }
2434
Chris Wilson8d3afd72015-05-21 21:01:47 +01002435 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002436}
2437
Ben Widawsky63573eb2013-07-04 11:02:07 -07002438static int i915_llc(struct seq_file *m, void *data)
2439{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002440 struct drm_info_node *node = m->private;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002441 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002442 struct drm_i915_private *dev_priv = to_i915(dev);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002443 const bool edram = INTEL_GEN(dev_priv) > 8;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002444
Ben Widawsky63573eb2013-07-04 11:02:07 -07002445 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002446 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2447 intel_uncore_edram_size(dev_priv)/1024/1024);
Ben Widawsky63573eb2013-07-04 11:02:07 -07002448
2449 return 0;
2450}
2451
Alex Daifdf5d352015-08-12 15:43:37 +01002452static int i915_guc_load_status_info(struct seq_file *m, void *data)
2453{
2454 struct drm_info_node *node = m->private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002455 struct drm_i915_private *dev_priv = to_i915(node->minor->dev);
Alex Daifdf5d352015-08-12 15:43:37 +01002456 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2457 u32 tmp, i;
2458
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002459 if (!HAS_GUC_UCODE(dev_priv))
Alex Daifdf5d352015-08-12 15:43:37 +01002460 return 0;
2461
2462 seq_printf(m, "GuC firmware status:\n");
2463 seq_printf(m, "\tpath: %s\n",
2464 guc_fw->guc_fw_path);
2465 seq_printf(m, "\tfetch: %s\n",
2466 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2467 seq_printf(m, "\tload: %s\n",
2468 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2469 seq_printf(m, "\tversion wanted: %d.%d\n",
2470 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2471 seq_printf(m, "\tversion found: %d.%d\n",
2472 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
Alex Daifeda33e2015-10-19 16:10:54 -07002473 seq_printf(m, "\theader: offset is %d; size = %d\n",
2474 guc_fw->header_offset, guc_fw->header_size);
2475 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2476 guc_fw->ucode_offset, guc_fw->ucode_size);
2477 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2478 guc_fw->rsa_offset, guc_fw->rsa_size);
Alex Daifdf5d352015-08-12 15:43:37 +01002479
2480 tmp = I915_READ(GUC_STATUS);
2481
2482 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2483 seq_printf(m, "\tBootrom status = 0x%x\n",
2484 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2485 seq_printf(m, "\tuKernel status = 0x%x\n",
2486 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2487 seq_printf(m, "\tMIA Core status = 0x%x\n",
2488 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2489 seq_puts(m, "\nScratch registers:\n");
2490 for (i = 0; i < 16; i++)
2491 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2492
2493 return 0;
2494}
2495
Dave Gordon8b417c22015-08-12 15:43:44 +01002496static void i915_guc_client_info(struct seq_file *m,
2497 struct drm_i915_private *dev_priv,
2498 struct i915_guc_client *client)
2499{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002500 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002501 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002502 uint64_t tot = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002503
2504 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2505 client->priority, client->ctx_index, client->proc_desc_offset);
2506 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2507 client->doorbell_id, client->doorbell_offset, client->cookie);
2508 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2509 client->wq_size, client->wq_offset, client->wq_tail);
2510
Dave Gordon551aaec2016-05-13 15:36:33 +01002511 seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
Dave Gordon8b417c22015-08-12 15:43:44 +01002512 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2513 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2514
Dave Gordonc18468c2016-08-09 15:19:22 +01002515 for_each_engine_id(engine, dev_priv, id) {
2516 u64 submissions = client->submissions[id];
2517 tot += submissions;
Dave Gordon8b417c22015-08-12 15:43:44 +01002518 seq_printf(m, "\tSubmissions: %llu %s\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002519 submissions, engine->name);
Dave Gordon8b417c22015-08-12 15:43:44 +01002520 }
2521 seq_printf(m, "\tTotal: %llu\n", tot);
2522}
2523
2524static int i915_guc_info(struct seq_file *m, void *data)
2525{
2526 struct drm_info_node *node = m->private;
2527 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002528 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Gordon8b417c22015-08-12 15:43:44 +01002529 struct intel_guc guc;
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03002530 struct i915_guc_client client = {};
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002531 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002532 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002533 u64 total = 0;
2534
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002535 if (!HAS_GUC_SCHED(dev_priv))
Dave Gordon8b417c22015-08-12 15:43:44 +01002536 return 0;
2537
Alex Dai5a843302015-12-02 16:56:29 -08002538 if (mutex_lock_interruptible(&dev->struct_mutex))
2539 return 0;
2540
Dave Gordon8b417c22015-08-12 15:43:44 +01002541 /* Take a local copy of the GuC data, so we can dump it at leisure */
Dave Gordon8b417c22015-08-12 15:43:44 +01002542 guc = dev_priv->guc;
Alex Dai5a843302015-12-02 16:56:29 -08002543 if (guc.execbuf_client)
Dave Gordon8b417c22015-08-12 15:43:44 +01002544 client = *guc.execbuf_client;
Alex Dai5a843302015-12-02 16:56:29 -08002545
2546 mutex_unlock(&dev->struct_mutex);
Dave Gordon8b417c22015-08-12 15:43:44 +01002547
Dave Gordon9636f6d2016-06-13 17:57:28 +01002548 seq_printf(m, "Doorbell map:\n");
2549 seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc.doorbell_bitmap);
2550 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc.db_cacheline);
2551
Dave Gordon8b417c22015-08-12 15:43:44 +01002552 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2553 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2554 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2555 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2556 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2557
2558 seq_printf(m, "\nGuC submissions:\n");
Dave Gordonc18468c2016-08-09 15:19:22 +01002559 for_each_engine_id(engine, dev_priv, id) {
2560 u64 submissions = guc.submissions[id];
2561 total += submissions;
Alex Dai397097b2016-01-23 11:58:14 -08002562 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002563 engine->name, submissions, guc.last_seqno[id]);
Dave Gordon8b417c22015-08-12 15:43:44 +01002564 }
2565 seq_printf(m, "\t%s: %llu\n", "Total", total);
2566
2567 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2568 i915_guc_client_info(m, dev_priv, &client);
2569
2570 /* Add more as required ... */
2571
2572 return 0;
2573}
2574
Alex Dai4c7e77f2015-08-12 15:43:40 +01002575static int i915_guc_log_dump(struct seq_file *m, void *data)
2576{
2577 struct drm_info_node *node = m->private;
2578 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002579 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson8b797af2016-08-15 10:48:51 +01002580 struct drm_i915_gem_object *obj;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002581 int i = 0, pg;
2582
Chris Wilson8b797af2016-08-15 10:48:51 +01002583 if (!dev_priv->guc.log_vma)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002584 return 0;
2585
Chris Wilson8b797af2016-08-15 10:48:51 +01002586 obj = dev_priv->guc.log_vma->obj;
2587 for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
2588 u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
Alex Dai4c7e77f2015-08-12 15:43:40 +01002589
2590 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2591 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2592 *(log + i), *(log + i + 1),
2593 *(log + i + 2), *(log + i + 3));
2594
2595 kunmap_atomic(log);
2596 }
2597
2598 seq_putc(m, '\n');
2599
2600 return 0;
2601}
2602
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002603static int i915_edp_psr_status(struct seq_file *m, void *data)
2604{
2605 struct drm_info_node *node = m->private;
2606 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002607 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002608 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002609 u32 stat[3];
2610 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002611 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002612
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002613 if (!HAS_PSR(dev)) {
2614 seq_puts(m, "PSR not supported\n");
2615 return 0;
2616 }
2617
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002618 intel_runtime_pm_get(dev_priv);
2619
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002620 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002621 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2622 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002623 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002624 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002625 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2626 dev_priv->psr.busy_frontbuffer_bits);
2627 seq_printf(m, "Re-enable work scheduled: %s\n",
2628 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002629
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002630 if (HAS_DDI(dev))
Ville Syrjälä443a3892015-11-11 20:34:15 +02002631 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002632 else {
2633 for_each_pipe(dev_priv, pipe) {
2634 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2635 VLV_EDP_PSR_CURR_STATE_MASK;
2636 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2637 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2638 enabled = true;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002639 }
2640 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002641
2642 seq_printf(m, "Main link in standby mode: %s\n",
2643 yesno(dev_priv->psr.link_standby));
2644
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002645 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002646
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002647 if (!HAS_DDI(dev))
2648 for_each_pipe(dev_priv, pipe) {
2649 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2650 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2651 seq_printf(m, " pipe %c", pipe_name(pipe));
2652 }
2653 seq_puts(m, "\n");
2654
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002655 /*
2656 * VLV/CHV PSR has no kind of performance counter
2657 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2658 */
2659 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002660 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002661 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002662
2663 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2664 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002665 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002666
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002667 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002668 return 0;
2669}
2670
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002671static int i915_sink_crc(struct seq_file *m, void *data)
2672{
2673 struct drm_info_node *node = m->private;
2674 struct drm_device *dev = node->minor->dev;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002675 struct intel_connector *connector;
2676 struct intel_dp *intel_dp = NULL;
2677 int ret;
2678 u8 crc[6];
2679
2680 drm_modeset_lock_all(dev);
Rodrigo Viviaca5e362015-03-13 16:13:59 -07002681 for_each_intel_connector(dev, connector) {
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002682 struct drm_crtc *crtc;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002683
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002684 if (!connector->base.state->best_encoder)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002685 continue;
2686
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002687 crtc = connector->base.state->crtc;
2688 if (!crtc->state->active)
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002689 continue;
2690
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002691 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002692 continue;
2693
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002694 intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002695
2696 ret = intel_dp_sink_crc(intel_dp, crc);
2697 if (ret)
2698 goto out;
2699
2700 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2701 crc[0], crc[1], crc[2],
2702 crc[3], crc[4], crc[5]);
2703 goto out;
2704 }
2705 ret = -ENODEV;
2706out:
2707 drm_modeset_unlock_all(dev);
2708 return ret;
2709}
2710
Jesse Barnesec013e72013-08-20 10:29:23 +01002711static int i915_energy_uJ(struct seq_file *m, void *data)
2712{
2713 struct drm_info_node *node = m->private;
2714 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002715 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesec013e72013-08-20 10:29:23 +01002716 u64 power;
2717 u32 units;
2718
2719 if (INTEL_INFO(dev)->gen < 6)
2720 return -ENODEV;
2721
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002722 intel_runtime_pm_get(dev_priv);
2723
Jesse Barnesec013e72013-08-20 10:29:23 +01002724 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2725 power = (power & 0x1f00) >> 8;
2726 units = 1000000 / (1 << power); /* convert to uJ */
2727 power = I915_READ(MCH_SECP_NRG_STTS);
2728 power *= units;
2729
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002730 intel_runtime_pm_put(dev_priv);
2731
Jesse Barnesec013e72013-08-20 10:29:23 +01002732 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002733
2734 return 0;
2735}
2736
Damien Lespiau6455c872015-06-04 18:23:57 +01002737static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002738{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002739 struct drm_info_node *node = m->private;
Paulo Zanoni371db662013-08-19 13:18:10 -03002740 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002741 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni371db662013-08-19 13:18:10 -03002742
Chris Wilsona156e642016-04-03 14:14:21 +01002743 if (!HAS_RUNTIME_PM(dev_priv))
2744 seq_puts(m, "Runtime power management not supported\n");
Paulo Zanoni371db662013-08-19 13:18:10 -03002745
Chris Wilson67d97da2016-07-04 08:08:31 +01002746 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
Paulo Zanoni371db662013-08-19 13:18:10 -03002747 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002748 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002749#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002750 seq_printf(m, "Usage count: %d\n",
2751 atomic_read(&dev->dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002752#else
2753 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2754#endif
Chris Wilsona156e642016-04-03 14:14:21 +01002755 seq_printf(m, "PCI device power state: %s [%d]\n",
Chris Wilson91c8a322016-07-05 10:40:23 +01002756 pci_power_name(dev_priv->drm.pdev->current_state),
2757 dev_priv->drm.pdev->current_state);
Paulo Zanoni371db662013-08-19 13:18:10 -03002758
Jesse Barnesec013e72013-08-20 10:29:23 +01002759 return 0;
2760}
2761
Imre Deak1da51582013-11-25 17:15:35 +02002762static int i915_power_domain_info(struct seq_file *m, void *unused)
2763{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002764 struct drm_info_node *node = m->private;
Imre Deak1da51582013-11-25 17:15:35 +02002765 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002766 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak1da51582013-11-25 17:15:35 +02002767 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2768 int i;
2769
2770 mutex_lock(&power_domains->lock);
2771
2772 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2773 for (i = 0; i < power_domains->power_well_count; i++) {
2774 struct i915_power_well *power_well;
2775 enum intel_display_power_domain power_domain;
2776
2777 power_well = &power_domains->power_wells[i];
2778 seq_printf(m, "%-25s %d\n", power_well->name,
2779 power_well->count);
2780
2781 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2782 power_domain++) {
2783 if (!(BIT(power_domain) & power_well->domains))
2784 continue;
2785
2786 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002787 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002788 power_domains->domain_use_count[power_domain]);
2789 }
2790 }
2791
2792 mutex_unlock(&power_domains->lock);
2793
2794 return 0;
2795}
2796
Damien Lespiaub7cec662015-10-27 14:47:01 +02002797static int i915_dmc_info(struct seq_file *m, void *unused)
2798{
2799 struct drm_info_node *node = m->private;
2800 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002801 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiaub7cec662015-10-27 14:47:01 +02002802 struct intel_csr *csr;
2803
2804 if (!HAS_CSR(dev)) {
2805 seq_puts(m, "not supported\n");
2806 return 0;
2807 }
2808
2809 csr = &dev_priv->csr;
2810
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002811 intel_runtime_pm_get(dev_priv);
2812
Damien Lespiaub7cec662015-10-27 14:47:01 +02002813 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2814 seq_printf(m, "path: %s\n", csr->fw_path);
2815
2816 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002817 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002818
2819 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2820 CSR_VERSION_MINOR(csr->version));
2821
Damien Lespiau83372062015-10-30 17:53:32 +02002822 if (IS_SKYLAKE(dev) && csr->version >= CSR_VERSION(1, 6)) {
2823 seq_printf(m, "DC3 -> DC5 count: %d\n",
2824 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2825 seq_printf(m, "DC5 -> DC6 count: %d\n",
2826 I915_READ(SKL_CSR_DC5_DC6_COUNT));
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002827 } else if (IS_BROXTON(dev) && csr->version >= CSR_VERSION(1, 4)) {
2828 seq_printf(m, "DC3 -> DC5 count: %d\n",
2829 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002830 }
2831
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002832out:
2833 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2834 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2835 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2836
Damien Lespiau83372062015-10-30 17:53:32 +02002837 intel_runtime_pm_put(dev_priv);
2838
Damien Lespiaub7cec662015-10-27 14:47:01 +02002839 return 0;
2840}
2841
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002842static void intel_seq_print_mode(struct seq_file *m, int tabs,
2843 struct drm_display_mode *mode)
2844{
2845 int i;
2846
2847 for (i = 0; i < tabs; i++)
2848 seq_putc(m, '\t');
2849
2850 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2851 mode->base.id, mode->name,
2852 mode->vrefresh, mode->clock,
2853 mode->hdisplay, mode->hsync_start,
2854 mode->hsync_end, mode->htotal,
2855 mode->vdisplay, mode->vsync_start,
2856 mode->vsync_end, mode->vtotal,
2857 mode->type, mode->flags);
2858}
2859
2860static void intel_encoder_info(struct seq_file *m,
2861 struct intel_crtc *intel_crtc,
2862 struct intel_encoder *intel_encoder)
2863{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002864 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002865 struct drm_device *dev = node->minor->dev;
2866 struct drm_crtc *crtc = &intel_crtc->base;
2867 struct intel_connector *intel_connector;
2868 struct drm_encoder *encoder;
2869
2870 encoder = &intel_encoder->base;
2871 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002872 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002873 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2874 struct drm_connector *connector = &intel_connector->base;
2875 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2876 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002877 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002878 drm_get_connector_status_name(connector->status));
2879 if (connector->status == connector_status_connected) {
2880 struct drm_display_mode *mode = &crtc->mode;
2881 seq_printf(m, ", mode:\n");
2882 intel_seq_print_mode(m, 2, mode);
2883 } else {
2884 seq_putc(m, '\n');
2885 }
2886 }
2887}
2888
2889static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2890{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002891 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002892 struct drm_device *dev = node->minor->dev;
2893 struct drm_crtc *crtc = &intel_crtc->base;
2894 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002895 struct drm_plane_state *plane_state = crtc->primary->state;
2896 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002897
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002898 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07002899 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002900 fb->base.id, plane_state->src_x >> 16,
2901 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07002902 else
2903 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002904 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2905 intel_encoder_info(m, intel_crtc, intel_encoder);
2906}
2907
2908static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2909{
2910 struct drm_display_mode *mode = panel->fixed_mode;
2911
2912 seq_printf(m, "\tfixed mode:\n");
2913 intel_seq_print_mode(m, 2, mode);
2914}
2915
2916static void intel_dp_info(struct seq_file *m,
2917 struct intel_connector *intel_connector)
2918{
2919 struct intel_encoder *intel_encoder = intel_connector->encoder;
2920 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2921
2922 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03002923 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02002924 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002925 intel_panel_info(m, &intel_connector->panel);
2926}
2927
2928static void intel_hdmi_info(struct seq_file *m,
2929 struct intel_connector *intel_connector)
2930{
2931 struct intel_encoder *intel_encoder = intel_connector->encoder;
2932 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2933
Jani Nikula742f4912015-09-03 11:16:09 +03002934 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002935}
2936
2937static void intel_lvds_info(struct seq_file *m,
2938 struct intel_connector *intel_connector)
2939{
2940 intel_panel_info(m, &intel_connector->panel);
2941}
2942
2943static void intel_connector_info(struct seq_file *m,
2944 struct drm_connector *connector)
2945{
2946 struct intel_connector *intel_connector = to_intel_connector(connector);
2947 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002948 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002949
2950 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002951 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002952 drm_get_connector_status_name(connector->status));
2953 if (connector->status == connector_status_connected) {
2954 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2955 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2956 connector->display_info.width_mm,
2957 connector->display_info.height_mm);
2958 seq_printf(m, "\tsubpixel order: %s\n",
2959 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2960 seq_printf(m, "\tCEA rev: %d\n",
2961 connector->display_info.cea_rev);
2962 }
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002963
2964 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
2965 return;
2966
2967 switch (connector->connector_type) {
2968 case DRM_MODE_CONNECTOR_DisplayPort:
2969 case DRM_MODE_CONNECTOR_eDP:
2970 intel_dp_info(m, intel_connector);
2971 break;
2972 case DRM_MODE_CONNECTOR_LVDS:
2973 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
Dave Airlie36cd7442014-05-02 13:44:18 +10002974 intel_lvds_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002975 break;
2976 case DRM_MODE_CONNECTOR_HDMIA:
2977 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
2978 intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
2979 intel_hdmi_info(m, intel_connector);
2980 break;
2981 default:
2982 break;
Dave Airlie36cd7442014-05-02 13:44:18 +10002983 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002984
Jesse Barnesf103fc72014-02-20 12:39:57 -08002985 seq_printf(m, "\tmodes:\n");
2986 list_for_each_entry(mode, &connector->modes, head)
2987 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002988}
2989
Chris Wilson065f2ec2014-03-12 09:13:13 +00002990static bool cursor_active(struct drm_device *dev, int pipe)
2991{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002992 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson065f2ec2014-03-12 09:13:13 +00002993 u32 state;
2994
2995 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03002996 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002997 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002998 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002999
3000 return state;
3001}
3002
3003static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
3004{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003005 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson065f2ec2014-03-12 09:13:13 +00003006 u32 pos;
3007
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03003008 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00003009
3010 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
3011 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
3012 *x = -*x;
3013
3014 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
3015 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
3016 *y = -*y;
3017
3018 return cursor_active(dev, pipe);
3019}
3020
Robert Fekete3abc4e02015-10-27 16:58:32 +01003021static const char *plane_type(enum drm_plane_type type)
3022{
3023 switch (type) {
3024 case DRM_PLANE_TYPE_OVERLAY:
3025 return "OVL";
3026 case DRM_PLANE_TYPE_PRIMARY:
3027 return "PRI";
3028 case DRM_PLANE_TYPE_CURSOR:
3029 return "CUR";
3030 /*
3031 * Deliberately omitting default: to generate compiler warnings
3032 * when a new drm_plane_type gets added.
3033 */
3034 }
3035
3036 return "unknown";
3037}
3038
3039static const char *plane_rotation(unsigned int rotation)
3040{
3041 static char buf[48];
3042 /*
3043 * According to doc only one DRM_ROTATE_ is allowed but this
3044 * will print them all to visualize if the values are misused
3045 */
3046 snprintf(buf, sizeof(buf),
3047 "%s%s%s%s%s%s(0x%08x)",
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003048 (rotation & DRM_ROTATE_0) ? "0 " : "",
3049 (rotation & DRM_ROTATE_90) ? "90 " : "",
3050 (rotation & DRM_ROTATE_180) ? "180 " : "",
3051 (rotation & DRM_ROTATE_270) ? "270 " : "",
3052 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
3053 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
Robert Fekete3abc4e02015-10-27 16:58:32 +01003054 rotation);
3055
3056 return buf;
3057}
3058
3059static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3060{
3061 struct drm_info_node *node = m->private;
3062 struct drm_device *dev = node->minor->dev;
3063 struct intel_plane *intel_plane;
3064
3065 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3066 struct drm_plane_state *state;
3067 struct drm_plane *plane = &intel_plane->base;
Eric Engestromd3828142016-08-15 16:29:55 +01003068 char *format_name;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003069
3070 if (!plane->state) {
3071 seq_puts(m, "plane->state is NULL!\n");
3072 continue;
3073 }
3074
3075 state = plane->state;
3076
Eric Engestrom90844f02016-08-15 01:02:38 +01003077 if (state->fb) {
3078 format_name = drm_get_format_name(state->fb->pixel_format);
3079 } else {
3080 format_name = kstrdup("N/A", GFP_KERNEL);
3081 }
3082
Robert Fekete3abc4e02015-10-27 16:58:32 +01003083 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3084 plane->base.id,
3085 plane_type(intel_plane->base.type),
3086 state->crtc_x, state->crtc_y,
3087 state->crtc_w, state->crtc_h,
3088 (state->src_x >> 16),
3089 ((state->src_x & 0xffff) * 15625) >> 10,
3090 (state->src_y >> 16),
3091 ((state->src_y & 0xffff) * 15625) >> 10,
3092 (state->src_w >> 16),
3093 ((state->src_w & 0xffff) * 15625) >> 10,
3094 (state->src_h >> 16),
3095 ((state->src_h & 0xffff) * 15625) >> 10,
Eric Engestrom90844f02016-08-15 01:02:38 +01003096 format_name,
Robert Fekete3abc4e02015-10-27 16:58:32 +01003097 plane_rotation(state->rotation));
Eric Engestrom90844f02016-08-15 01:02:38 +01003098
3099 kfree(format_name);
Robert Fekete3abc4e02015-10-27 16:58:32 +01003100 }
3101}
3102
3103static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3104{
3105 struct intel_crtc_state *pipe_config;
3106 int num_scalers = intel_crtc->num_scalers;
3107 int i;
3108
3109 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3110
3111 /* Not all platformas have a scaler */
3112 if (num_scalers) {
3113 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3114 num_scalers,
3115 pipe_config->scaler_state.scaler_users,
3116 pipe_config->scaler_state.scaler_id);
3117
3118 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3119 struct intel_scaler *sc =
3120 &pipe_config->scaler_state.scalers[i];
3121
3122 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3123 i, yesno(sc->in_use), sc->mode);
3124 }
3125 seq_puts(m, "\n");
3126 } else {
3127 seq_puts(m, "\tNo scalers available on this platform\n");
3128 }
3129}
3130
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003131static int i915_display_info(struct seq_file *m, void *unused)
3132{
Damien Lespiau9f25d002014-05-13 15:30:28 +01003133 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003134 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003135 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson065f2ec2014-03-12 09:13:13 +00003136 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003137 struct drm_connector *connector;
3138
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003139 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003140 drm_modeset_lock_all(dev);
3141 seq_printf(m, "CRTC info\n");
3142 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003143 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003144 bool active;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003145 struct intel_crtc_state *pipe_config;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003146 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003147
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003148 pipe_config = to_intel_crtc_state(crtc->base.state);
3149
Robert Fekete3abc4e02015-10-27 16:58:32 +01003150 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003151 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003152 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003153 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3154 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3155
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003156 if (pipe_config->base.active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003157 intel_crtc_info(m, crtc);
3158
Paulo Zanonia23dc652014-04-01 14:55:11 -03003159 active = cursor_position(dev, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01003160 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03003161 yesno(crtc->cursor_base),
Matt Roper3dd512f2015-02-27 10:12:00 -08003162 x, y, crtc->base.cursor->state->crtc_w,
3163 crtc->base.cursor->state->crtc_h,
Chris Wilson57127ef2014-07-04 08:20:11 +01003164 crtc->cursor_addr, yesno(active));
Robert Fekete3abc4e02015-10-27 16:58:32 +01003165 intel_scaler_info(m, crtc);
3166 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003167 }
Daniel Vettercace8412014-05-22 17:56:31 +02003168
3169 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3170 yesno(!crtc->cpu_fifo_underrun_disabled),
3171 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003172 }
3173
3174 seq_printf(m, "\n");
3175 seq_printf(m, "Connector info\n");
3176 seq_printf(m, "--------------\n");
3177 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3178 intel_connector_info(m, connector);
3179 }
3180 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003181 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003182
3183 return 0;
3184}
3185
Ben Widawskye04934c2014-06-30 09:53:42 -07003186static int i915_semaphore_status(struct seq_file *m, void *unused)
3187{
3188 struct drm_info_node *node = (struct drm_info_node *) m->private;
3189 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003190 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003191 struct intel_engine_cs *engine;
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +01003192 int num_rings = INTEL_INFO(dev)->num_rings;
Dave Gordonc3232b12016-03-23 18:19:53 +00003193 enum intel_engine_id id;
3194 int j, ret;
Ben Widawskye04934c2014-06-30 09:53:42 -07003195
Chris Wilson39df9192016-07-20 13:31:57 +01003196 if (!i915.semaphores) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003197 seq_puts(m, "Semaphores are disabled\n");
3198 return 0;
3199 }
3200
3201 ret = mutex_lock_interruptible(&dev->struct_mutex);
3202 if (ret)
3203 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03003204 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003205
3206 if (IS_BROADWELL(dev)) {
3207 struct page *page;
3208 uint64_t *seqno;
3209
Chris Wilson51d545d2016-08-15 10:49:02 +01003210 page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
Ben Widawskye04934c2014-06-30 09:53:42 -07003211
3212 seqno = (uint64_t *)kmap_atomic(page);
Dave Gordonc3232b12016-03-23 18:19:53 +00003213 for_each_engine_id(engine, dev_priv, id) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003214 uint64_t offset;
3215
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003216 seq_printf(m, "%s\n", engine->name);
Ben Widawskye04934c2014-06-30 09:53:42 -07003217
3218 seq_puts(m, " Last signal:");
3219 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003220 offset = id * I915_NUM_ENGINES + j;
Ben Widawskye04934c2014-06-30 09:53:42 -07003221 seq_printf(m, "0x%08llx (0x%02llx) ",
3222 seqno[offset], offset * 8);
3223 }
3224 seq_putc(m, '\n');
3225
3226 seq_puts(m, " Last wait: ");
3227 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003228 offset = id + (j * I915_NUM_ENGINES);
Ben Widawskye04934c2014-06-30 09:53:42 -07003229 seq_printf(m, "0x%08llx (0x%02llx) ",
3230 seqno[offset], offset * 8);
3231 }
3232 seq_putc(m, '\n');
3233
3234 }
3235 kunmap_atomic(seqno);
3236 } else {
3237 seq_puts(m, " Last signal:");
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003238 for_each_engine(engine, dev_priv)
Ben Widawskye04934c2014-06-30 09:53:42 -07003239 for (j = 0; j < num_rings; j++)
3240 seq_printf(m, "0x%08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003241 I915_READ(engine->semaphore.mbox.signal[j]));
Ben Widawskye04934c2014-06-30 09:53:42 -07003242 seq_putc(m, '\n');
3243 }
3244
3245 seq_puts(m, "\nSync seqno:\n");
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003246 for_each_engine(engine, dev_priv) {
3247 for (j = 0; j < num_rings; j++)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003248 seq_printf(m, " 0x%08x ",
3249 engine->semaphore.sync_seqno[j]);
Ben Widawskye04934c2014-06-30 09:53:42 -07003250 seq_putc(m, '\n');
3251 }
3252 seq_putc(m, '\n');
3253
Paulo Zanoni03872062014-07-09 14:31:57 -03003254 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003255 mutex_unlock(&dev->struct_mutex);
3256 return 0;
3257}
3258
Daniel Vetter728e29d2014-06-25 22:01:53 +03003259static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3260{
3261 struct drm_info_node *node = (struct drm_info_node *) m->private;
3262 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003263 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003264 int i;
3265
3266 drm_modeset_lock_all(dev);
3267 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3268 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3269
3270 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +01003271 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3272 pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003273 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003274 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3275 seq_printf(m, " dpll_md: 0x%08x\n",
3276 pll->config.hw_state.dpll_md);
3277 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3278 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3279 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003280 }
3281 drm_modeset_unlock_all(dev);
3282
3283 return 0;
3284}
3285
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003286static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003287{
3288 int i;
3289 int ret;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003290 struct intel_engine_cs *engine;
Arun Siluvery888b5992014-08-26 14:44:51 +01003291 struct drm_info_node *node = (struct drm_info_node *) m->private;
3292 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003293 struct drm_i915_private *dev_priv = to_i915(dev);
Arun Siluvery33136b02016-01-21 21:43:47 +00003294 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Dave Gordonc3232b12016-03-23 18:19:53 +00003295 enum intel_engine_id id;
Arun Siluvery888b5992014-08-26 14:44:51 +01003296
Arun Siluvery888b5992014-08-26 14:44:51 +01003297 ret = mutex_lock_interruptible(&dev->struct_mutex);
3298 if (ret)
3299 return ret;
3300
3301 intel_runtime_pm_get(dev_priv);
3302
Arun Siluvery33136b02016-01-21 21:43:47 +00003303 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
Dave Gordonc3232b12016-03-23 18:19:53 +00003304 for_each_engine_id(engine, dev_priv, id)
Arun Siluvery33136b02016-01-21 21:43:47 +00003305 seq_printf(m, "HW whitelist count for %s: %d\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003306 engine->name, workarounds->hw_whitelist_count[id]);
Arun Siluvery33136b02016-01-21 21:43:47 +00003307 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003308 i915_reg_t addr;
3309 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003310 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003311
Arun Siluvery33136b02016-01-21 21:43:47 +00003312 addr = workarounds->reg[i].addr;
3313 mask = workarounds->reg[i].mask;
3314 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003315 read = I915_READ(addr);
3316 ok = (value & mask) == (read & mask);
3317 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003318 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003319 }
3320
3321 intel_runtime_pm_put(dev_priv);
3322 mutex_unlock(&dev->struct_mutex);
3323
3324 return 0;
3325}
3326
Damien Lespiauc5511e42014-11-04 17:06:51 +00003327static int i915_ddb_info(struct seq_file *m, void *unused)
3328{
3329 struct drm_info_node *node = m->private;
3330 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003331 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiauc5511e42014-11-04 17:06:51 +00003332 struct skl_ddb_allocation *ddb;
3333 struct skl_ddb_entry *entry;
3334 enum pipe pipe;
3335 int plane;
3336
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003337 if (INTEL_INFO(dev)->gen < 9)
3338 return 0;
3339
Damien Lespiauc5511e42014-11-04 17:06:51 +00003340 drm_modeset_lock_all(dev);
3341
3342 ddb = &dev_priv->wm.skl_hw.ddb;
3343
3344 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3345
3346 for_each_pipe(dev_priv, pipe) {
3347 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3348
Damien Lespiaudd740782015-02-28 14:54:08 +00003349 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003350 entry = &ddb->plane[pipe][plane];
3351 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3352 entry->start, entry->end,
3353 skl_ddb_entry_size(entry));
3354 }
3355
Matt Roper4969d332015-09-24 15:53:10 -07003356 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003357 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3358 entry->end, skl_ddb_entry_size(entry));
3359 }
3360
3361 drm_modeset_unlock_all(dev);
3362
3363 return 0;
3364}
3365
Vandana Kannana54746e2015-03-03 20:53:10 +05303366static void drrs_status_per_crtc(struct seq_file *m,
3367 struct drm_device *dev, struct intel_crtc *intel_crtc)
3368{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003369 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303370 struct i915_drrs *drrs = &dev_priv->drrs;
3371 int vrefresh = 0;
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003372 struct drm_connector *connector;
Vandana Kannana54746e2015-03-03 20:53:10 +05303373
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003374 drm_for_each_connector(connector, dev) {
3375 if (connector->state->crtc != &intel_crtc->base)
3376 continue;
3377
3378 seq_printf(m, "%s:\n", connector->name);
Vandana Kannana54746e2015-03-03 20:53:10 +05303379 }
3380
3381 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3382 seq_puts(m, "\tVBT: DRRS_type: Static");
3383 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3384 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3385 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3386 seq_puts(m, "\tVBT: DRRS_type: None");
3387 else
3388 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3389
3390 seq_puts(m, "\n\n");
3391
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003392 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303393 struct intel_panel *panel;
3394
3395 mutex_lock(&drrs->mutex);
3396 /* DRRS Supported */
3397 seq_puts(m, "\tDRRS Supported: Yes\n");
3398
3399 /* disable_drrs() will make drrs->dp NULL */
3400 if (!drrs->dp) {
3401 seq_puts(m, "Idleness DRRS: Disabled");
3402 mutex_unlock(&drrs->mutex);
3403 return;
3404 }
3405
3406 panel = &drrs->dp->attached_connector->panel;
3407 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3408 drrs->busy_frontbuffer_bits);
3409
3410 seq_puts(m, "\n\t\t");
3411 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3412 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3413 vrefresh = panel->fixed_mode->vrefresh;
3414 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3415 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3416 vrefresh = panel->downclock_mode->vrefresh;
3417 } else {
3418 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3419 drrs->refresh_rate_type);
3420 mutex_unlock(&drrs->mutex);
3421 return;
3422 }
3423 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3424
3425 seq_puts(m, "\n\t\t");
3426 mutex_unlock(&drrs->mutex);
3427 } else {
3428 /* DRRS not supported. Print the VBT parameter*/
3429 seq_puts(m, "\tDRRS Supported : No");
3430 }
3431 seq_puts(m, "\n");
3432}
3433
3434static int i915_drrs_status(struct seq_file *m, void *unused)
3435{
3436 struct drm_info_node *node = m->private;
3437 struct drm_device *dev = node->minor->dev;
3438 struct intel_crtc *intel_crtc;
3439 int active_crtc_cnt = 0;
3440
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003441 drm_modeset_lock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303442 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003443 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303444 active_crtc_cnt++;
3445 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3446
3447 drrs_status_per_crtc(m, dev, intel_crtc);
3448 }
Vandana Kannana54746e2015-03-03 20:53:10 +05303449 }
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003450 drm_modeset_unlock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303451
3452 if (!active_crtc_cnt)
3453 seq_puts(m, "No active crtc found\n");
3454
3455 return 0;
3456}
3457
Damien Lespiau07144422013-10-15 18:55:40 +01003458struct pipe_crc_info {
3459 const char *name;
3460 struct drm_device *dev;
3461 enum pipe pipe;
3462};
3463
Dave Airlie11bed952014-05-12 15:22:27 +10003464static int i915_dp_mst_info(struct seq_file *m, void *unused)
3465{
3466 struct drm_info_node *node = (struct drm_info_node *) m->private;
3467 struct drm_device *dev = node->minor->dev;
Dave Airlie11bed952014-05-12 15:22:27 +10003468 struct intel_encoder *intel_encoder;
3469 struct intel_digital_port *intel_dig_port;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003470 struct drm_connector *connector;
3471
Dave Airlie11bed952014-05-12 15:22:27 +10003472 drm_modeset_lock_all(dev);
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003473 drm_for_each_connector(connector, dev) {
3474 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
Dave Airlie11bed952014-05-12 15:22:27 +10003475 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003476
3477 intel_encoder = intel_attached_encoder(connector);
3478 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3479 continue;
3480
3481 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlie11bed952014-05-12 15:22:27 +10003482 if (!intel_dig_port->dp.can_mst)
3483 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003484
Jim Bride40ae80c2016-04-14 10:18:37 -07003485 seq_printf(m, "MST Source Port %c\n",
3486 port_name(intel_dig_port->port));
Dave Airlie11bed952014-05-12 15:22:27 +10003487 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3488 }
3489 drm_modeset_unlock_all(dev);
3490 return 0;
3491}
3492
Damien Lespiau07144422013-10-15 18:55:40 +01003493static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003494{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003495 struct pipe_crc_info *info = inode->i_private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003496 struct drm_i915_private *dev_priv = to_i915(info->dev);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003497 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3498
Daniel Vetter7eb1c492013-11-14 11:30:43 +01003499 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3500 return -ENODEV;
3501
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003502 spin_lock_irq(&pipe_crc->lock);
3503
3504 if (pipe_crc->opened) {
3505 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003506 return -EBUSY; /* already open */
3507 }
3508
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003509 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01003510 filep->private_data = inode->i_private;
3511
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003512 spin_unlock_irq(&pipe_crc->lock);
3513
Damien Lespiau07144422013-10-15 18:55:40 +01003514 return 0;
3515}
3516
3517static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3518{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003519 struct pipe_crc_info *info = inode->i_private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003520 struct drm_i915_private *dev_priv = to_i915(info->dev);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003521 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3522
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003523 spin_lock_irq(&pipe_crc->lock);
3524 pipe_crc->opened = false;
3525 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003526
Damien Lespiau07144422013-10-15 18:55:40 +01003527 return 0;
3528}
3529
3530/* (6 fields, 8 chars each, space separated (5) + '\n') */
3531#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3532/* account for \'0' */
3533#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3534
3535static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3536{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003537 assert_spin_locked(&pipe_crc->lock);
3538 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3539 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01003540}
Shuang He8bf1e9f2013-10-15 18:55:27 +01003541
Damien Lespiau07144422013-10-15 18:55:40 +01003542static ssize_t
3543i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3544 loff_t *pos)
3545{
3546 struct pipe_crc_info *info = filep->private_data;
3547 struct drm_device *dev = info->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003548 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau07144422013-10-15 18:55:40 +01003549 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3550 char buf[PIPE_CRC_BUFFER_LEN];
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003551 int n_entries;
Damien Lespiau07144422013-10-15 18:55:40 +01003552 ssize_t bytes_read;
3553
3554 /*
3555 * Don't allow user space to provide buffers not big enough to hold
3556 * a line of data.
3557 */
3558 if (count < PIPE_CRC_LINE_LEN)
3559 return -EINVAL;
3560
3561 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3562 return 0;
3563
3564 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003565 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003566 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003567 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01003568
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003569 if (filep->f_flags & O_NONBLOCK) {
3570 spin_unlock_irq(&pipe_crc->lock);
3571 return -EAGAIN;
3572 }
3573
3574 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3575 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3576 if (ret) {
3577 spin_unlock_irq(&pipe_crc->lock);
3578 return ret;
3579 }
Damien Lespiau07144422013-10-15 18:55:40 +01003580 }
3581
3582 /* We now have one or more entries to read */
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003583 n_entries = count / PIPE_CRC_LINE_LEN;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003584
Damien Lespiau07144422013-10-15 18:55:40 +01003585 bytes_read = 0;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003586 while (n_entries > 0) {
3587 struct intel_pipe_crc_entry *entry =
3588 &pipe_crc->entries[pipe_crc->tail];
Damien Lespiau07144422013-10-15 18:55:40 +01003589
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003590 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3591 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3592 break;
3593
3594 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3595 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3596
Damien Lespiau07144422013-10-15 18:55:40 +01003597 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3598 "%8u %8x %8x %8x %8x %8x\n",
3599 entry->frame, entry->crc[0],
3600 entry->crc[1], entry->crc[2],
3601 entry->crc[3], entry->crc[4]);
3602
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003603 spin_unlock_irq(&pipe_crc->lock);
3604
Rodrigo Vivi4e9121e2016-08-03 08:22:57 -07003605 if (copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN))
Damien Lespiau07144422013-10-15 18:55:40 +01003606 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01003607
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003608 user_buf += PIPE_CRC_LINE_LEN;
3609 n_entries--;
Shuang He8bf1e9f2013-10-15 18:55:27 +01003610
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003611 spin_lock_irq(&pipe_crc->lock);
3612 }
3613
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003614 spin_unlock_irq(&pipe_crc->lock);
3615
Damien Lespiau07144422013-10-15 18:55:40 +01003616 return bytes_read;
3617}
3618
3619static const struct file_operations i915_pipe_crc_fops = {
3620 .owner = THIS_MODULE,
3621 .open = i915_pipe_crc_open,
3622 .read = i915_pipe_crc_read,
3623 .release = i915_pipe_crc_release,
3624};
3625
3626static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3627 {
3628 .name = "i915_pipe_A_crc",
3629 .pipe = PIPE_A,
3630 },
3631 {
3632 .name = "i915_pipe_B_crc",
3633 .pipe = PIPE_B,
3634 },
3635 {
3636 .name = "i915_pipe_C_crc",
3637 .pipe = PIPE_C,
3638 },
3639};
3640
3641static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3642 enum pipe pipe)
3643{
3644 struct drm_device *dev = minor->dev;
3645 struct dentry *ent;
3646 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3647
3648 info->dev = dev;
3649 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3650 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003651 if (!ent)
3652 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01003653
3654 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01003655}
3656
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003657static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003658 "none",
3659 "plane1",
3660 "plane2",
3661 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003662 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02003663 "TV",
3664 "DP-B",
3665 "DP-C",
3666 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01003667 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02003668};
3669
3670static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3671{
3672 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3673 return pipe_crc_sources[source];
3674}
3675
Damien Lespiaubd9db022013-10-15 18:55:36 +01003676static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02003677{
3678 struct drm_device *dev = m->private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003679 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02003680 int i;
3681
3682 for (i = 0; i < I915_MAX_PIPES; i++)
3683 seq_printf(m, "%c %s\n", pipe_name(i),
3684 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3685
3686 return 0;
3687}
3688
Damien Lespiaubd9db022013-10-15 18:55:36 +01003689static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02003690{
3691 struct drm_device *dev = inode->i_private;
3692
Damien Lespiaubd9db022013-10-15 18:55:36 +01003693 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02003694}
3695
Daniel Vetter46a19182013-11-01 10:50:20 +01003696static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02003697 uint32_t *val)
3698{
Daniel Vetter46a19182013-11-01 10:50:20 +01003699 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3700 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3701
3702 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02003703 case INTEL_PIPE_CRC_SOURCE_PIPE:
3704 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3705 break;
3706 case INTEL_PIPE_CRC_SOURCE_NONE:
3707 *val = 0;
3708 break;
3709 default:
3710 return -EINVAL;
3711 }
3712
3713 return 0;
3714}
3715
Daniel Vetter46a19182013-11-01 10:50:20 +01003716static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3717 enum intel_pipe_crc_source *source)
3718{
3719 struct intel_encoder *encoder;
3720 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01003721 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01003722 int ret = 0;
3723
3724 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3725
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003726 drm_modeset_lock_all(dev);
Damien Lespiaub2784e12014-08-05 11:29:37 +01003727 for_each_intel_encoder(dev, encoder) {
Daniel Vetter46a19182013-11-01 10:50:20 +01003728 if (!encoder->base.crtc)
3729 continue;
3730
3731 crtc = to_intel_crtc(encoder->base.crtc);
3732
3733 if (crtc->pipe != pipe)
3734 continue;
3735
3736 switch (encoder->type) {
3737 case INTEL_OUTPUT_TVOUT:
3738 *source = INTEL_PIPE_CRC_SOURCE_TV;
3739 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +03003740 case INTEL_OUTPUT_DP:
Daniel Vetter46a19182013-11-01 10:50:20 +01003741 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01003742 dig_port = enc_to_dig_port(&encoder->base);
3743 switch (dig_port->port) {
3744 case PORT_B:
3745 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3746 break;
3747 case PORT_C:
3748 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3749 break;
3750 case PORT_D:
3751 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3752 break;
3753 default:
3754 WARN(1, "nonexisting DP port %c\n",
3755 port_name(dig_port->port));
3756 break;
3757 }
Daniel Vetter46a19182013-11-01 10:50:20 +01003758 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02003759 default:
3760 break;
Daniel Vetter46a19182013-11-01 10:50:20 +01003761 }
3762 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003763 drm_modeset_unlock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01003764
3765 return ret;
3766}
3767
3768static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3769 enum pipe pipe,
3770 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02003771 uint32_t *val)
3772{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003773 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003774 bool need_stable_symbols = false;
3775
Daniel Vetter46a19182013-11-01 10:50:20 +01003776 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3777 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3778 if (ret)
3779 return ret;
3780 }
3781
3782 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02003783 case INTEL_PIPE_CRC_SOURCE_PIPE:
3784 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3785 break;
3786 case INTEL_PIPE_CRC_SOURCE_DP_B:
3787 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003788 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003789 break;
3790 case INTEL_PIPE_CRC_SOURCE_DP_C:
3791 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003792 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003793 break;
Ville Syrjälä2be57922014-12-09 21:28:29 +02003794 case INTEL_PIPE_CRC_SOURCE_DP_D:
3795 if (!IS_CHERRYVIEW(dev))
3796 return -EINVAL;
3797 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3798 need_stable_symbols = true;
3799 break;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003800 case INTEL_PIPE_CRC_SOURCE_NONE:
3801 *val = 0;
3802 break;
3803 default:
3804 return -EINVAL;
3805 }
3806
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003807 /*
3808 * When the pipe CRC tap point is after the transcoders we need
3809 * to tweak symbol-level features to produce a deterministic series of
3810 * symbols for a given frame. We need to reset those features only once
3811 * a frame (instead of every nth symbol):
3812 * - DC-balance: used to ensure a better clock recovery from the data
3813 * link (SDVO)
3814 * - DisplayPort scrambling: used for EMI reduction
3815 */
3816 if (need_stable_symbols) {
3817 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3818
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003819 tmp |= DC_BALANCE_RESET_VLV;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003820 switch (pipe) {
3821 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003822 tmp |= PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003823 break;
3824 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003825 tmp |= PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003826 break;
3827 case PIPE_C:
3828 tmp |= PIPE_C_SCRAMBLE_RESET;
3829 break;
3830 default:
3831 return -EINVAL;
3832 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003833 I915_WRITE(PORT_DFT2_G4X, tmp);
3834 }
3835
Daniel Vetter7ac01292013-10-18 16:37:06 +02003836 return 0;
3837}
3838
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003839static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01003840 enum pipe pipe,
3841 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003842 uint32_t *val)
3843{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003844 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter84093602013-11-01 10:50:21 +01003845 bool need_stable_symbols = false;
3846
Daniel Vetter46a19182013-11-01 10:50:20 +01003847 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3848 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3849 if (ret)
3850 return ret;
3851 }
3852
3853 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003854 case INTEL_PIPE_CRC_SOURCE_PIPE:
3855 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3856 break;
3857 case INTEL_PIPE_CRC_SOURCE_TV:
3858 if (!SUPPORTS_TV(dev))
3859 return -EINVAL;
3860 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3861 break;
3862 case INTEL_PIPE_CRC_SOURCE_DP_B:
3863 if (!IS_G4X(dev))
3864 return -EINVAL;
3865 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003866 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003867 break;
3868 case INTEL_PIPE_CRC_SOURCE_DP_C:
3869 if (!IS_G4X(dev))
3870 return -EINVAL;
3871 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003872 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003873 break;
3874 case INTEL_PIPE_CRC_SOURCE_DP_D:
3875 if (!IS_G4X(dev))
3876 return -EINVAL;
3877 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003878 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003879 break;
3880 case INTEL_PIPE_CRC_SOURCE_NONE:
3881 *val = 0;
3882 break;
3883 default:
3884 return -EINVAL;
3885 }
3886
Daniel Vetter84093602013-11-01 10:50:21 +01003887 /*
3888 * When the pipe CRC tap point is after the transcoders we need
3889 * to tweak symbol-level features to produce a deterministic series of
3890 * symbols for a given frame. We need to reset those features only once
3891 * a frame (instead of every nth symbol):
3892 * - DC-balance: used to ensure a better clock recovery from the data
3893 * link (SDVO)
3894 * - DisplayPort scrambling: used for EMI reduction
3895 */
3896 if (need_stable_symbols) {
3897 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3898
3899 WARN_ON(!IS_G4X(dev));
3900
3901 I915_WRITE(PORT_DFT_I9XX,
3902 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3903
3904 if (pipe == PIPE_A)
3905 tmp |= PIPE_A_SCRAMBLE_RESET;
3906 else
3907 tmp |= PIPE_B_SCRAMBLE_RESET;
3908
3909 I915_WRITE(PORT_DFT2_G4X, tmp);
3910 }
3911
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003912 return 0;
3913}
3914
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003915static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3916 enum pipe pipe)
3917{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003918 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003919 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3920
Ville Syrjäläeb736672014-12-09 21:28:28 +02003921 switch (pipe) {
3922 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003923 tmp &= ~PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003924 break;
3925 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003926 tmp &= ~PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003927 break;
3928 case PIPE_C:
3929 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3930 break;
3931 default:
3932 return;
3933 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003934 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3935 tmp &= ~DC_BALANCE_RESET_VLV;
3936 I915_WRITE(PORT_DFT2_G4X, tmp);
3937
3938}
3939
Daniel Vetter84093602013-11-01 10:50:21 +01003940static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3941 enum pipe pipe)
3942{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003943 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter84093602013-11-01 10:50:21 +01003944 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3945
3946 if (pipe == PIPE_A)
3947 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3948 else
3949 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3950 I915_WRITE(PORT_DFT2_G4X, tmp);
3951
3952 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3953 I915_WRITE(PORT_DFT_I9XX,
3954 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3955 }
3956}
3957
Daniel Vetter46a19182013-11-01 10:50:20 +01003958static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003959 uint32_t *val)
3960{
Daniel Vetter46a19182013-11-01 10:50:20 +01003961 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3962 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3963
3964 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003965 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3966 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3967 break;
3968 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3969 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3970 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003971 case INTEL_PIPE_CRC_SOURCE_PIPE:
3972 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3973 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003974 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003975 *val = 0;
3976 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003977 default:
3978 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003979 }
3980
3981 return 0;
3982}
3983
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003984static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003985{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003986 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003987 struct intel_crtc *crtc =
3988 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003989 struct intel_crtc_state *pipe_config;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003990 struct drm_atomic_state *state;
3991 int ret = 0;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003992
3993 drm_modeset_lock_all(dev);
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003994 state = drm_atomic_state_alloc(dev);
3995 if (!state) {
3996 ret = -ENOMEM;
3997 goto out;
3998 }
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003999
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004000 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
4001 pipe_config = intel_atomic_get_crtc_state(state, crtc);
4002 if (IS_ERR(pipe_config)) {
4003 ret = PTR_ERR(pipe_config);
4004 goto out;
4005 }
4006
4007 pipe_config->pch_pfit.force_thru = enable;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004008 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004009 pipe_config->pch_pfit.enabled != enable)
4010 pipe_config->base.connectors_changed = true;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02004011
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004012 ret = drm_atomic_commit(state);
4013out:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004014 drm_modeset_unlock_all(dev);
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004015 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
4016 if (ret)
4017 drm_atomic_state_free(state);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004018}
4019
4020static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
4021 enum pipe pipe,
4022 enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004023 uint32_t *val)
4024{
Daniel Vetter46a19182013-11-01 10:50:20 +01004025 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
4026 *source = INTEL_PIPE_CRC_SOURCE_PF;
4027
4028 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004029 case INTEL_PIPE_CRC_SOURCE_PLANE1:
4030 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
4031 break;
4032 case INTEL_PIPE_CRC_SOURCE_PLANE2:
4033 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
4034 break;
4035 case INTEL_PIPE_CRC_SOURCE_PF:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004036 if (IS_HASWELL(dev) && pipe == PIPE_A)
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004037 hsw_trans_edp_pipe_A_crc_wa(dev, true);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004038
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004039 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
4040 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02004041 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004042 *val = 0;
4043 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02004044 default:
4045 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004046 }
4047
4048 return 0;
4049}
4050
Daniel Vetter926321d2013-10-16 13:30:34 +02004051static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
4052 enum intel_pipe_crc_source source)
4053{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004054 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiaucc3da172013-10-15 18:55:31 +01004055 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004056 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
4057 pipe));
Imre Deake1296492016-02-12 18:55:17 +02004058 enum intel_display_power_domain power_domain;
Borislav Petkov432f3342013-11-21 16:49:46 +01004059 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004060 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02004061
Damien Lespiaucc3da172013-10-15 18:55:31 +01004062 if (pipe_crc->source == source)
4063 return 0;
4064
Damien Lespiauae676fc2013-10-15 18:55:32 +01004065 /* forbid changing the source without going back to 'none' */
4066 if (pipe_crc->source && source)
4067 return -EINVAL;
4068
Imre Deake1296492016-02-12 18:55:17 +02004069 power_domain = POWER_DOMAIN_PIPE(pipe);
4070 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Daniel Vetter9d8b0582014-11-25 14:00:40 +01004071 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4072 return -EIO;
4073 }
4074
Daniel Vetter52f843f2013-10-21 17:26:38 +02004075 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01004076 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02004077 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01004078 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Wayne Boyer666a4532015-12-09 12:29:35 -08004079 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004080 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02004081 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01004082 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004083 else
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004084 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004085
4086 if (ret != 0)
Imre Deake1296492016-02-12 18:55:17 +02004087 goto out;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004088
Damien Lespiau4b584362013-10-15 18:55:33 +01004089 /* none -> real source transition */
4090 if (source) {
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004091 struct intel_pipe_crc_entry *entries;
4092
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004093 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4094 pipe_name(pipe), pipe_crc_source_name(source));
4095
Ville Syrjälä3cf54b32014-12-09 21:28:31 +02004096 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4097 sizeof(pipe_crc->entries[0]),
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004098 GFP_KERNEL);
Imre Deake1296492016-02-12 18:55:17 +02004099 if (!entries) {
4100 ret = -ENOMEM;
4101 goto out;
4102 }
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004103
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004104 /*
4105 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4106 * enabled and disabled dynamically based on package C states,
4107 * user space can't make reliable use of the CRCs, so let's just
4108 * completely disable it.
4109 */
4110 hsw_disable_ips(crtc);
4111
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004112 spin_lock_irq(&pipe_crc->lock);
Daniel Vetter64387b62014-12-10 11:00:29 +01004113 kfree(pipe_crc->entries);
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004114 pipe_crc->entries = entries;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004115 pipe_crc->head = 0;
4116 pipe_crc->tail = 0;
4117 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01004118 }
4119
Damien Lespiaucc3da172013-10-15 18:55:31 +01004120 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02004121
Daniel Vetter926321d2013-10-16 13:30:34 +02004122 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4123 POSTING_READ(PIPE_CRC_CTL(pipe));
4124
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004125 /* real source -> none transition */
4126 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004127 struct intel_pipe_crc_entry *entries;
Daniel Vettera33d7102014-06-06 08:22:08 +02004128 struct intel_crtc *crtc =
4129 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004130
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004131 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4132 pipe_name(pipe));
4133
Daniel Vettera33d7102014-06-06 08:22:08 +02004134 drm_modeset_lock(&crtc->base.mutex, NULL);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004135 if (crtc->base.state->active)
Daniel Vettera33d7102014-06-06 08:22:08 +02004136 intel_wait_for_vblank(dev, pipe);
4137 drm_modeset_unlock(&crtc->base.mutex);
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02004138
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004139 spin_lock_irq(&pipe_crc->lock);
4140 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004141 pipe_crc->entries = NULL;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02004142 pipe_crc->head = 0;
4143 pipe_crc->tail = 0;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004144 spin_unlock_irq(&pipe_crc->lock);
4145
4146 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01004147
4148 if (IS_G4X(dev))
4149 g4x_undo_pipe_scramble_reset(dev, pipe);
Wayne Boyer666a4532015-12-09 12:29:35 -08004150 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01004151 vlv_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004152 else if (IS_HASWELL(dev) && pipe == PIPE_A)
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004153 hsw_trans_edp_pipe_A_crc_wa(dev, false);
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004154
4155 hsw_enable_ips(crtc);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004156 }
4157
Imre Deake1296492016-02-12 18:55:17 +02004158 ret = 0;
4159
4160out:
4161 intel_display_power_put(dev_priv, power_domain);
4162
4163 return ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02004164}
4165
4166/*
4167 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004168 * command: wsp* object wsp+ name wsp+ source wsp*
4169 * object: 'pipe'
4170 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02004171 * source: (none | plane1 | plane2 | pf)
4172 * wsp: (#0x20 | #0x9 | #0xA)+
4173 *
4174 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004175 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4176 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02004177 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01004178static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02004179{
4180 int n_words = 0;
4181
4182 while (*buf) {
4183 char *end;
4184
4185 /* skip leading white space */
4186 buf = skip_spaces(buf);
4187 if (!*buf)
4188 break; /* end of buffer */
4189
4190 /* find end of word */
4191 for (end = buf; *end && !isspace(*end); end++)
4192 ;
4193
4194 if (n_words == max_words) {
4195 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4196 max_words);
4197 return -EINVAL; /* ran out of words[] before bytes */
4198 }
4199
4200 if (*end)
4201 *end++ = '\0';
4202 words[n_words++] = buf;
4203 buf = end;
4204 }
4205
4206 return n_words;
4207}
4208
Damien Lespiaub94dec82013-10-15 18:55:35 +01004209enum intel_pipe_crc_object {
4210 PIPE_CRC_OBJECT_PIPE,
4211};
4212
Daniel Vettere8dfcf72013-10-16 11:51:54 +02004213static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004214 "pipe",
4215};
4216
4217static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004218display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01004219{
4220 int i;
4221
4222 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4223 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004224 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004225 return 0;
4226 }
4227
4228 return -EINVAL;
4229}
4230
Damien Lespiaubd9db022013-10-15 18:55:36 +01004231static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02004232{
4233 const char name = buf[0];
4234
4235 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4236 return -EINVAL;
4237
4238 *pipe = name - 'A';
4239
4240 return 0;
4241}
4242
4243static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004244display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02004245{
4246 int i;
4247
4248 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4249 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004250 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02004251 return 0;
4252 }
4253
4254 return -EINVAL;
4255}
4256
Damien Lespiaubd9db022013-10-15 18:55:36 +01004257static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02004258{
Damien Lespiaub94dec82013-10-15 18:55:35 +01004259#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02004260 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004261 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02004262 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004263 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02004264 enum intel_pipe_crc_source source;
4265
Damien Lespiaubd9db022013-10-15 18:55:36 +01004266 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01004267 if (n_words != N_WORDS) {
4268 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4269 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02004270 return -EINVAL;
4271 }
4272
Damien Lespiaubd9db022013-10-15 18:55:36 +01004273 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004274 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004275 return -EINVAL;
4276 }
4277
Damien Lespiaubd9db022013-10-15 18:55:36 +01004278 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004279 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
4280 return -EINVAL;
4281 }
4282
Damien Lespiaubd9db022013-10-15 18:55:36 +01004283 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004284 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004285 return -EINVAL;
4286 }
4287
4288 return pipe_crc_set_source(dev, pipe, source);
4289}
4290
Damien Lespiaubd9db022013-10-15 18:55:36 +01004291static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4292 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02004293{
4294 struct seq_file *m = file->private_data;
4295 struct drm_device *dev = m->private;
4296 char *tmpbuf;
4297 int ret;
4298
4299 if (len == 0)
4300 return 0;
4301
4302 if (len > PAGE_SIZE - 1) {
4303 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4304 PAGE_SIZE);
4305 return -E2BIG;
4306 }
4307
4308 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4309 if (!tmpbuf)
4310 return -ENOMEM;
4311
4312 if (copy_from_user(tmpbuf, ubuf, len)) {
4313 ret = -EFAULT;
4314 goto out;
4315 }
4316 tmpbuf[len] = '\0';
4317
Damien Lespiaubd9db022013-10-15 18:55:36 +01004318 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02004319
4320out:
4321 kfree(tmpbuf);
4322 if (ret < 0)
4323 return ret;
4324
4325 *offp += len;
4326 return len;
4327}
4328
Damien Lespiaubd9db022013-10-15 18:55:36 +01004329static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02004330 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004331 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02004332 .read = seq_read,
4333 .llseek = seq_lseek,
4334 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004335 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02004336};
4337
Todd Previteeb3394fa2015-04-18 00:04:19 -07004338static ssize_t i915_displayport_test_active_write(struct file *file,
4339 const char __user *ubuf,
4340 size_t len, loff_t *offp)
4341{
4342 char *input_buffer;
4343 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004344 struct drm_device *dev;
4345 struct drm_connector *connector;
4346 struct list_head *connector_list;
4347 struct intel_dp *intel_dp;
4348 int val = 0;
4349
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05304350 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004351
Todd Previteeb3394fa2015-04-18 00:04:19 -07004352 connector_list = &dev->mode_config.connector_list;
4353
4354 if (len == 0)
4355 return 0;
4356
4357 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4358 if (!input_buffer)
4359 return -ENOMEM;
4360
4361 if (copy_from_user(input_buffer, ubuf, len)) {
4362 status = -EFAULT;
4363 goto out;
4364 }
4365
4366 input_buffer[len] = '\0';
4367 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4368
4369 list_for_each_entry(connector, connector_list, head) {
4370
4371 if (connector->connector_type !=
4372 DRM_MODE_CONNECTOR_DisplayPort)
4373 continue;
4374
Sudip Mukherjeeb8bb08e2015-07-21 17:36:46 +05304375 if (connector->status == connector_status_connected &&
Todd Previteeb3394fa2015-04-18 00:04:19 -07004376 connector->encoder != NULL) {
4377 intel_dp = enc_to_intel_dp(connector->encoder);
4378 status = kstrtoint(input_buffer, 10, &val);
4379 if (status < 0)
4380 goto out;
4381 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4382 /* To prevent erroneous activation of the compliance
4383 * testing code, only accept an actual value of 1 here
4384 */
4385 if (val == 1)
4386 intel_dp->compliance_test_active = 1;
4387 else
4388 intel_dp->compliance_test_active = 0;
4389 }
4390 }
4391out:
4392 kfree(input_buffer);
4393 if (status < 0)
4394 return status;
4395
4396 *offp += len;
4397 return len;
4398}
4399
4400static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4401{
4402 struct drm_device *dev = m->private;
4403 struct drm_connector *connector;
4404 struct list_head *connector_list = &dev->mode_config.connector_list;
4405 struct intel_dp *intel_dp;
4406
Todd Previteeb3394fa2015-04-18 00:04:19 -07004407 list_for_each_entry(connector, connector_list, head) {
4408
4409 if (connector->connector_type !=
4410 DRM_MODE_CONNECTOR_DisplayPort)
4411 continue;
4412
4413 if (connector->status == connector_status_connected &&
4414 connector->encoder != NULL) {
4415 intel_dp = enc_to_intel_dp(connector->encoder);
4416 if (intel_dp->compliance_test_active)
4417 seq_puts(m, "1");
4418 else
4419 seq_puts(m, "0");
4420 } else
4421 seq_puts(m, "0");
4422 }
4423
4424 return 0;
4425}
4426
4427static int i915_displayport_test_active_open(struct inode *inode,
4428 struct file *file)
4429{
4430 struct drm_device *dev = inode->i_private;
4431
4432 return single_open(file, i915_displayport_test_active_show, dev);
4433}
4434
4435static const struct file_operations i915_displayport_test_active_fops = {
4436 .owner = THIS_MODULE,
4437 .open = i915_displayport_test_active_open,
4438 .read = seq_read,
4439 .llseek = seq_lseek,
4440 .release = single_release,
4441 .write = i915_displayport_test_active_write
4442};
4443
4444static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4445{
4446 struct drm_device *dev = m->private;
4447 struct drm_connector *connector;
4448 struct list_head *connector_list = &dev->mode_config.connector_list;
4449 struct intel_dp *intel_dp;
4450
Todd Previteeb3394fa2015-04-18 00:04:19 -07004451 list_for_each_entry(connector, connector_list, head) {
4452
4453 if (connector->connector_type !=
4454 DRM_MODE_CONNECTOR_DisplayPort)
4455 continue;
4456
4457 if (connector->status == connector_status_connected &&
4458 connector->encoder != NULL) {
4459 intel_dp = enc_to_intel_dp(connector->encoder);
4460 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4461 } else
4462 seq_puts(m, "0");
4463 }
4464
4465 return 0;
4466}
4467static int i915_displayport_test_data_open(struct inode *inode,
4468 struct file *file)
4469{
4470 struct drm_device *dev = inode->i_private;
4471
4472 return single_open(file, i915_displayport_test_data_show, dev);
4473}
4474
4475static const struct file_operations i915_displayport_test_data_fops = {
4476 .owner = THIS_MODULE,
4477 .open = i915_displayport_test_data_open,
4478 .read = seq_read,
4479 .llseek = seq_lseek,
4480 .release = single_release
4481};
4482
4483static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4484{
4485 struct drm_device *dev = m->private;
4486 struct drm_connector *connector;
4487 struct list_head *connector_list = &dev->mode_config.connector_list;
4488 struct intel_dp *intel_dp;
4489
Todd Previteeb3394fa2015-04-18 00:04:19 -07004490 list_for_each_entry(connector, connector_list, head) {
4491
4492 if (connector->connector_type !=
4493 DRM_MODE_CONNECTOR_DisplayPort)
4494 continue;
4495
4496 if (connector->status == connector_status_connected &&
4497 connector->encoder != NULL) {
4498 intel_dp = enc_to_intel_dp(connector->encoder);
4499 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4500 } else
4501 seq_puts(m, "0");
4502 }
4503
4504 return 0;
4505}
4506
4507static int i915_displayport_test_type_open(struct inode *inode,
4508 struct file *file)
4509{
4510 struct drm_device *dev = inode->i_private;
4511
4512 return single_open(file, i915_displayport_test_type_show, dev);
4513}
4514
4515static const struct file_operations i915_displayport_test_type_fops = {
4516 .owner = THIS_MODULE,
4517 .open = i915_displayport_test_type_open,
4518 .read = seq_read,
4519 .llseek = seq_lseek,
4520 .release = single_release
4521};
4522
Damien Lespiau97e94b22014-11-04 17:06:50 +00004523static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004524{
4525 struct drm_device *dev = m->private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004526 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004527 int num_levels;
4528
4529 if (IS_CHERRYVIEW(dev))
4530 num_levels = 3;
4531 else if (IS_VALLEYVIEW(dev))
4532 num_levels = 1;
4533 else
4534 num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004535
4536 drm_modeset_lock_all(dev);
4537
4538 for (level = 0; level < num_levels; level++) {
4539 unsigned int latency = wm[level];
4540
Damien Lespiau97e94b22014-11-04 17:06:50 +00004541 /*
4542 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03004543 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00004544 */
Wayne Boyer666a4532015-12-09 12:29:35 -08004545 if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev) ||
4546 IS_CHERRYVIEW(dev))
Damien Lespiau97e94b22014-11-04 17:06:50 +00004547 latency *= 10;
4548 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004549 latency *= 5;
4550
4551 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00004552 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004553 }
4554
4555 drm_modeset_unlock_all(dev);
4556}
4557
4558static int pri_wm_latency_show(struct seq_file *m, void *data)
4559{
4560 struct drm_device *dev = m->private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004561 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau97e94b22014-11-04 17:06:50 +00004562 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004563
Damien Lespiau97e94b22014-11-04 17:06:50 +00004564 if (INTEL_INFO(dev)->gen >= 9)
4565 latencies = dev_priv->wm.skl_latency;
4566 else
4567 latencies = to_i915(dev)->wm.pri_latency;
4568
4569 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004570
4571 return 0;
4572}
4573
4574static int spr_wm_latency_show(struct seq_file *m, void *data)
4575{
4576 struct drm_device *dev = m->private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004577 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau97e94b22014-11-04 17:06:50 +00004578 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004579
Damien Lespiau97e94b22014-11-04 17:06:50 +00004580 if (INTEL_INFO(dev)->gen >= 9)
4581 latencies = dev_priv->wm.skl_latency;
4582 else
4583 latencies = to_i915(dev)->wm.spr_latency;
4584
4585 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004586
4587 return 0;
4588}
4589
4590static int cur_wm_latency_show(struct seq_file *m, void *data)
4591{
4592 struct drm_device *dev = m->private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004593 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau97e94b22014-11-04 17:06:50 +00004594 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004595
Damien Lespiau97e94b22014-11-04 17:06:50 +00004596 if (INTEL_INFO(dev)->gen >= 9)
4597 latencies = dev_priv->wm.skl_latency;
4598 else
4599 latencies = to_i915(dev)->wm.cur_latency;
4600
4601 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004602
4603 return 0;
4604}
4605
4606static int pri_wm_latency_open(struct inode *inode, struct file *file)
4607{
4608 struct drm_device *dev = inode->i_private;
4609
Ville Syrjäläde38b952015-06-24 22:00:09 +03004610 if (INTEL_INFO(dev)->gen < 5)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004611 return -ENODEV;
4612
4613 return single_open(file, pri_wm_latency_show, dev);
4614}
4615
4616static int spr_wm_latency_open(struct inode *inode, struct file *file)
4617{
4618 struct drm_device *dev = inode->i_private;
4619
Sonika Jindal9ad02572014-07-21 15:23:39 +05304620 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004621 return -ENODEV;
4622
4623 return single_open(file, spr_wm_latency_show, dev);
4624}
4625
4626static int cur_wm_latency_open(struct inode *inode, struct file *file)
4627{
4628 struct drm_device *dev = inode->i_private;
4629
Sonika Jindal9ad02572014-07-21 15:23:39 +05304630 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004631 return -ENODEV;
4632
4633 return single_open(file, cur_wm_latency_show, dev);
4634}
4635
4636static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00004637 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004638{
4639 struct seq_file *m = file->private_data;
4640 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004641 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03004642 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004643 int level;
4644 int ret;
4645 char tmp[32];
4646
Ville Syrjäläde38b952015-06-24 22:00:09 +03004647 if (IS_CHERRYVIEW(dev))
4648 num_levels = 3;
4649 else if (IS_VALLEYVIEW(dev))
4650 num_levels = 1;
4651 else
4652 num_levels = ilk_wm_max_level(dev) + 1;
4653
Ville Syrjälä369a1342014-01-22 14:36:08 +02004654 if (len >= sizeof(tmp))
4655 return -EINVAL;
4656
4657 if (copy_from_user(tmp, ubuf, len))
4658 return -EFAULT;
4659
4660 tmp[len] = '\0';
4661
Damien Lespiau97e94b22014-11-04 17:06:50 +00004662 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4663 &new[0], &new[1], &new[2], &new[3],
4664 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004665 if (ret != num_levels)
4666 return -EINVAL;
4667
4668 drm_modeset_lock_all(dev);
4669
4670 for (level = 0; level < num_levels; level++)
4671 wm[level] = new[level];
4672
4673 drm_modeset_unlock_all(dev);
4674
4675 return len;
4676}
4677
4678
4679static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4680 size_t len, loff_t *offp)
4681{
4682 struct seq_file *m = file->private_data;
4683 struct drm_device *dev = m->private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004684 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau97e94b22014-11-04 17:06:50 +00004685 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004686
Damien Lespiau97e94b22014-11-04 17:06:50 +00004687 if (INTEL_INFO(dev)->gen >= 9)
4688 latencies = dev_priv->wm.skl_latency;
4689 else
4690 latencies = to_i915(dev)->wm.pri_latency;
4691
4692 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004693}
4694
4695static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4696 size_t len, loff_t *offp)
4697{
4698 struct seq_file *m = file->private_data;
4699 struct drm_device *dev = m->private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004700 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau97e94b22014-11-04 17:06:50 +00004701 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004702
Damien Lespiau97e94b22014-11-04 17:06:50 +00004703 if (INTEL_INFO(dev)->gen >= 9)
4704 latencies = dev_priv->wm.skl_latency;
4705 else
4706 latencies = to_i915(dev)->wm.spr_latency;
4707
4708 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004709}
4710
4711static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4712 size_t len, loff_t *offp)
4713{
4714 struct seq_file *m = file->private_data;
4715 struct drm_device *dev = m->private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004716 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau97e94b22014-11-04 17:06:50 +00004717 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004718
Damien Lespiau97e94b22014-11-04 17:06:50 +00004719 if (INTEL_INFO(dev)->gen >= 9)
4720 latencies = dev_priv->wm.skl_latency;
4721 else
4722 latencies = to_i915(dev)->wm.cur_latency;
4723
4724 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004725}
4726
4727static const struct file_operations i915_pri_wm_latency_fops = {
4728 .owner = THIS_MODULE,
4729 .open = pri_wm_latency_open,
4730 .read = seq_read,
4731 .llseek = seq_lseek,
4732 .release = single_release,
4733 .write = pri_wm_latency_write
4734};
4735
4736static const struct file_operations i915_spr_wm_latency_fops = {
4737 .owner = THIS_MODULE,
4738 .open = spr_wm_latency_open,
4739 .read = seq_read,
4740 .llseek = seq_lseek,
4741 .release = single_release,
4742 .write = spr_wm_latency_write
4743};
4744
4745static const struct file_operations i915_cur_wm_latency_fops = {
4746 .owner = THIS_MODULE,
4747 .open = cur_wm_latency_open,
4748 .read = seq_read,
4749 .llseek = seq_lseek,
4750 .release = single_release,
4751 .write = cur_wm_latency_write
4752};
4753
Kees Cook647416f2013-03-10 14:10:06 -07004754static int
4755i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004756{
Kees Cook647416f2013-03-10 14:10:06 -07004757 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004758 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004759
Chris Wilsond98c52c2016-04-13 17:35:05 +01004760 *val = i915_terminally_wedged(&dev_priv->gpu_error);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004761
Kees Cook647416f2013-03-10 14:10:06 -07004762 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004763}
4764
Kees Cook647416f2013-03-10 14:10:06 -07004765static int
4766i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004767{
Kees Cook647416f2013-03-10 14:10:06 -07004768 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004769 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deakd46c0512014-04-14 20:24:27 +03004770
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004771 /*
4772 * There is no safeguard against this debugfs entry colliding
4773 * with the hangcheck calling same i915_handle_error() in
4774 * parallel, causing an explosion. For now we assume that the
4775 * test harness is responsible enough not to inject gpu hangs
4776 * while it is writing to 'i915_wedged'
4777 */
4778
Chris Wilsond98c52c2016-04-13 17:35:05 +01004779 if (i915_reset_in_progress(&dev_priv->gpu_error))
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004780 return -EAGAIN;
4781
Imre Deakd46c0512014-04-14 20:24:27 +03004782 intel_runtime_pm_get(dev_priv);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004783
Chris Wilsonc0336662016-05-06 15:40:21 +01004784 i915_handle_error(dev_priv, val,
Mika Kuoppala58174462014-02-25 17:11:26 +02004785 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03004786
4787 intel_runtime_pm_put(dev_priv);
4788
Kees Cook647416f2013-03-10 14:10:06 -07004789 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004790}
4791
Kees Cook647416f2013-03-10 14:10:06 -07004792DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4793 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004794 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004795
Kees Cook647416f2013-03-10 14:10:06 -07004796static int
Chris Wilson094f9a52013-09-25 17:34:55 +01004797i915_ring_missed_irq_get(void *data, u64 *val)
4798{
4799 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004800 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson094f9a52013-09-25 17:34:55 +01004801
4802 *val = dev_priv->gpu_error.missed_irq_rings;
4803 return 0;
4804}
4805
4806static int
4807i915_ring_missed_irq_set(void *data, u64 val)
4808{
4809 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004810 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson094f9a52013-09-25 17:34:55 +01004811 int ret;
4812
4813 /* Lock against concurrent debugfs callers */
4814 ret = mutex_lock_interruptible(&dev->struct_mutex);
4815 if (ret)
4816 return ret;
4817 dev_priv->gpu_error.missed_irq_rings = val;
4818 mutex_unlock(&dev->struct_mutex);
4819
4820 return 0;
4821}
4822
4823DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4824 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4825 "0x%08llx\n");
4826
4827static int
4828i915_ring_test_irq_get(void *data, u64 *val)
4829{
4830 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004831 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson094f9a52013-09-25 17:34:55 +01004832
4833 *val = dev_priv->gpu_error.test_irq_rings;
4834
4835 return 0;
4836}
4837
4838static int
4839i915_ring_test_irq_set(void *data, u64 val)
4840{
4841 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004842 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson094f9a52013-09-25 17:34:55 +01004843
Chris Wilson3a122c22016-06-17 14:35:05 +01004844 val &= INTEL_INFO(dev_priv)->ring_mask;
Chris Wilson094f9a52013-09-25 17:34:55 +01004845 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004846 dev_priv->gpu_error.test_irq_rings = val;
Chris Wilson094f9a52013-09-25 17:34:55 +01004847
4848 return 0;
4849}
4850
4851DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4852 i915_ring_test_irq_get, i915_ring_test_irq_set,
4853 "0x%08llx\n");
4854
Chris Wilsondd624af2013-01-15 12:39:35 +00004855#define DROP_UNBOUND 0x1
4856#define DROP_BOUND 0x2
4857#define DROP_RETIRE 0x4
4858#define DROP_ACTIVE 0x8
4859#define DROP_ALL (DROP_UNBOUND | \
4860 DROP_BOUND | \
4861 DROP_RETIRE | \
4862 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07004863static int
4864i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004865{
Kees Cook647416f2013-03-10 14:10:06 -07004866 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004867
Kees Cook647416f2013-03-10 14:10:06 -07004868 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004869}
4870
Kees Cook647416f2013-03-10 14:10:06 -07004871static int
4872i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004873{
Kees Cook647416f2013-03-10 14:10:06 -07004874 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004875 struct drm_i915_private *dev_priv = to_i915(dev);
Kees Cook647416f2013-03-10 14:10:06 -07004876 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004877
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004878 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004879
4880 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4881 * on ioctls on -EAGAIN. */
4882 ret = mutex_lock_interruptible(&dev->struct_mutex);
4883 if (ret)
4884 return ret;
4885
4886 if (val & DROP_ACTIVE) {
Chris Wilsondcff85c2016-08-05 10:14:11 +01004887 ret = i915_gem_wait_for_idle(dev_priv, true);
Chris Wilsondd624af2013-01-15 12:39:35 +00004888 if (ret)
4889 goto unlock;
4890 }
4891
4892 if (val & (DROP_RETIRE | DROP_ACTIVE))
Chris Wilsonc0336662016-05-06 15:40:21 +01004893 i915_gem_retire_requests(dev_priv);
Chris Wilsondd624af2013-01-15 12:39:35 +00004894
Chris Wilson21ab4e72014-09-09 11:16:08 +01004895 if (val & DROP_BOUND)
4896 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004897
Chris Wilson21ab4e72014-09-09 11:16:08 +01004898 if (val & DROP_UNBOUND)
4899 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004900
4901unlock:
4902 mutex_unlock(&dev->struct_mutex);
4903
Kees Cook647416f2013-03-10 14:10:06 -07004904 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004905}
4906
Kees Cook647416f2013-03-10 14:10:06 -07004907DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4908 i915_drop_caches_get, i915_drop_caches_set,
4909 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004910
Kees Cook647416f2013-03-10 14:10:06 -07004911static int
4912i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004913{
Kees Cook647416f2013-03-10 14:10:06 -07004914 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004915 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter004777c2012-08-09 15:07:01 +02004916
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004917 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004918 return -ENODEV;
4919
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004920 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004921 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004922}
4923
Kees Cook647416f2013-03-10 14:10:06 -07004924static int
4925i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004926{
Kees Cook647416f2013-03-10 14:10:06 -07004927 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004928 struct drm_i915_private *dev_priv = to_i915(dev);
Akash Goelbc4d91f2015-02-26 16:09:47 +05304929 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004930 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004931
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004932 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004933 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004934
Kees Cook647416f2013-03-10 14:10:06 -07004935 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004936
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004937 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004938 if (ret)
4939 return ret;
4940
Jesse Barnes358733e2011-07-27 11:53:01 -07004941 /*
4942 * Turbo will still be enabled, but won't go above the set value.
4943 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304944 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004945
Akash Goelbc4d91f2015-02-26 16:09:47 +05304946 hw_max = dev_priv->rps.max_freq;
4947 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004948
Ben Widawskyb39fb292014-03-19 18:31:11 -07004949 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004950 mutex_unlock(&dev_priv->rps.hw_lock);
4951 return -EINVAL;
4952 }
4953
Ben Widawskyb39fb292014-03-19 18:31:11 -07004954 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004955
Chris Wilsondc979972016-05-10 14:10:04 +01004956 intel_set_rps(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004957
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004958 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004959
Kees Cook647416f2013-03-10 14:10:06 -07004960 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004961}
4962
Kees Cook647416f2013-03-10 14:10:06 -07004963DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4964 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004965 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004966
Kees Cook647416f2013-03-10 14:10:06 -07004967static int
4968i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004969{
Kees Cook647416f2013-03-10 14:10:06 -07004970 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004971 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter004777c2012-08-09 15:07:01 +02004972
Chris Wilson62e1baa2016-07-13 09:10:36 +01004973 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004974 return -ENODEV;
4975
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004976 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004977 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004978}
4979
Kees Cook647416f2013-03-10 14:10:06 -07004980static int
4981i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004982{
Kees Cook647416f2013-03-10 14:10:06 -07004983 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004984 struct drm_i915_private *dev_priv = to_i915(dev);
Akash Goelbc4d91f2015-02-26 16:09:47 +05304985 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004986 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004987
Chris Wilson62e1baa2016-07-13 09:10:36 +01004988 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004989 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07004990
Kees Cook647416f2013-03-10 14:10:06 -07004991 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07004992
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004993 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004994 if (ret)
4995 return ret;
4996
Jesse Barnes1523c312012-05-25 12:34:54 -07004997 /*
4998 * Turbo will still be enabled, but won't go below the set value.
4999 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05305000 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005001
Akash Goelbc4d91f2015-02-26 16:09:47 +05305002 hw_max = dev_priv->rps.max_freq;
5003 hw_min = dev_priv->rps.min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005004
Ben Widawskyb39fb292014-03-19 18:31:11 -07005005 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005006 mutex_unlock(&dev_priv->rps.hw_lock);
5007 return -EINVAL;
5008 }
5009
Ben Widawskyb39fb292014-03-19 18:31:11 -07005010 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005011
Chris Wilsondc979972016-05-10 14:10:04 +01005012 intel_set_rps(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005013
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005014 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07005015
Kees Cook647416f2013-03-10 14:10:06 -07005016 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07005017}
5018
Kees Cook647416f2013-03-10 14:10:06 -07005019DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
5020 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03005021 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07005022
Kees Cook647416f2013-03-10 14:10:06 -07005023static int
5024i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005025{
Kees Cook647416f2013-03-10 14:10:06 -07005026 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005027 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005028 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07005029 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005030
Daniel Vetter004777c2012-08-09 15:07:01 +02005031 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5032 return -ENODEV;
5033
Daniel Vetter22bcfc62012-08-09 15:07:02 +02005034 ret = mutex_lock_interruptible(&dev->struct_mutex);
5035 if (ret)
5036 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005037 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02005038
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005039 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005040
5041 intel_runtime_pm_put(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01005042 mutex_unlock(&dev_priv->drm.struct_mutex);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005043
Kees Cook647416f2013-03-10 14:10:06 -07005044 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005045
Kees Cook647416f2013-03-10 14:10:06 -07005046 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005047}
5048
Kees Cook647416f2013-03-10 14:10:06 -07005049static int
5050i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005051{
Kees Cook647416f2013-03-10 14:10:06 -07005052 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005053 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005054 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005055
Daniel Vetter004777c2012-08-09 15:07:01 +02005056 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5057 return -ENODEV;
5058
Kees Cook647416f2013-03-10 14:10:06 -07005059 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005060 return -EINVAL;
5061
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005062 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07005063 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005064
5065 /* Update the cache sharing policy here as well */
5066 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5067 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5068 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
5069 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
5070
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005071 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07005072 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005073}
5074
Kees Cook647416f2013-03-10 14:10:06 -07005075DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5076 i915_cache_sharing_get, i915_cache_sharing_set,
5077 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005078
Jeff McGee5d395252015-04-03 18:13:17 -07005079struct sseu_dev_status {
5080 unsigned int slice_total;
5081 unsigned int subslice_total;
5082 unsigned int subslice_per_slice;
5083 unsigned int eu_total;
5084 unsigned int eu_per_subslice;
5085};
5086
5087static void cherryview_sseu_device_status(struct drm_device *dev,
5088 struct sseu_dev_status *stat)
5089{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005090 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03005091 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07005092 int ss;
5093 u32 sig1[ss_max], sig2[ss_max];
5094
5095 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5096 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5097 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5098 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5099
5100 for (ss = 0; ss < ss_max; ss++) {
5101 unsigned int eu_cnt;
5102
5103 if (sig1[ss] & CHV_SS_PG_ENABLE)
5104 /* skip disabled subslice */
5105 continue;
5106
5107 stat->slice_total = 1;
5108 stat->subslice_per_slice++;
5109 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5110 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5111 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5112 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5113 stat->eu_total += eu_cnt;
5114 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
5115 }
5116 stat->subslice_total = stat->subslice_per_slice;
5117}
5118
5119static void gen9_sseu_device_status(struct drm_device *dev,
5120 struct sseu_dev_status *stat)
5121{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005122 struct drm_i915_private *dev_priv = to_i915(dev);
Jeff McGee1c046bc2015-04-03 18:13:18 -07005123 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07005124 int s, ss;
5125 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5126
Jeff McGee1c046bc2015-04-03 18:13:18 -07005127 /* BXT has a single slice and at most 3 subslices. */
5128 if (IS_BROXTON(dev)) {
5129 s_max = 1;
5130 ss_max = 3;
5131 }
5132
5133 for (s = 0; s < s_max; s++) {
5134 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5135 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5136 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5137 }
5138
Jeff McGee5d395252015-04-03 18:13:17 -07005139 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5140 GEN9_PGCTL_SSA_EU19_ACK |
5141 GEN9_PGCTL_SSA_EU210_ACK |
5142 GEN9_PGCTL_SSA_EU311_ACK;
5143 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5144 GEN9_PGCTL_SSB_EU19_ACK |
5145 GEN9_PGCTL_SSB_EU210_ACK |
5146 GEN9_PGCTL_SSB_EU311_ACK;
5147
5148 for (s = 0; s < s_max; s++) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07005149 unsigned int ss_cnt = 0;
5150
Jeff McGee5d395252015-04-03 18:13:17 -07005151 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5152 /* skip disabled slice */
5153 continue;
5154
5155 stat->slice_total++;
Jeff McGee1c046bc2015-04-03 18:13:18 -07005156
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005157 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Jeff McGee1c046bc2015-04-03 18:13:18 -07005158 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
5159
Jeff McGee5d395252015-04-03 18:13:17 -07005160 for (ss = 0; ss < ss_max; ss++) {
5161 unsigned int eu_cnt;
5162
Jeff McGee1c046bc2015-04-03 18:13:18 -07005163 if (IS_BROXTON(dev) &&
5164 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5165 /* skip disabled subslice */
5166 continue;
5167
5168 if (IS_BROXTON(dev))
5169 ss_cnt++;
5170
Jeff McGee5d395252015-04-03 18:13:17 -07005171 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5172 eu_mask[ss%2]);
5173 stat->eu_total += eu_cnt;
5174 stat->eu_per_subslice = max(stat->eu_per_subslice,
5175 eu_cnt);
5176 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07005177
5178 stat->subslice_total += ss_cnt;
5179 stat->subslice_per_slice = max(stat->subslice_per_slice,
5180 ss_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07005181 }
5182}
5183
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005184static void broadwell_sseu_device_status(struct drm_device *dev,
5185 struct sseu_dev_status *stat)
5186{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005187 struct drm_i915_private *dev_priv = to_i915(dev);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005188 int s;
5189 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5190
5191 stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);
5192
5193 if (stat->slice_total) {
5194 stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
5195 stat->subslice_total = stat->slice_total *
5196 stat->subslice_per_slice;
5197 stat->eu_per_subslice = INTEL_INFO(dev)->eu_per_subslice;
5198 stat->eu_total = stat->eu_per_subslice * stat->subslice_total;
5199
5200 /* subtract fused off EU(s) from enabled slice(s) */
5201 for (s = 0; s < stat->slice_total; s++) {
5202 u8 subslice_7eu = INTEL_INFO(dev)->subslice_7eu[s];
5203
5204 stat->eu_total -= hweight8(subslice_7eu);
5205 }
5206 }
5207}
5208
Jeff McGee38732182015-02-13 10:27:54 -06005209static int i915_sseu_status(struct seq_file *m, void *unused)
5210{
5211 struct drm_info_node *node = (struct drm_info_node *) m->private;
David Weinehall238010e2016-08-01 17:33:27 +03005212 struct drm_i915_private *dev_priv = to_i915(node->minor->dev);
5213 struct drm_device *dev = &dev_priv->drm;
Jeff McGee5d395252015-04-03 18:13:17 -07005214 struct sseu_dev_status stat;
Jeff McGee38732182015-02-13 10:27:54 -06005215
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005216 if (INTEL_INFO(dev)->gen < 8)
Jeff McGee38732182015-02-13 10:27:54 -06005217 return -ENODEV;
5218
5219 seq_puts(m, "SSEU Device Info\n");
5220 seq_printf(m, " Available Slice Total: %u\n",
5221 INTEL_INFO(dev)->slice_total);
5222 seq_printf(m, " Available Subslice Total: %u\n",
5223 INTEL_INFO(dev)->subslice_total);
5224 seq_printf(m, " Available Subslice Per Slice: %u\n",
5225 INTEL_INFO(dev)->subslice_per_slice);
5226 seq_printf(m, " Available EU Total: %u\n",
5227 INTEL_INFO(dev)->eu_total);
5228 seq_printf(m, " Available EU Per Subslice: %u\n",
5229 INTEL_INFO(dev)->eu_per_subslice);
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01005230 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev)));
5231 if (HAS_POOLED_EU(dev))
5232 seq_printf(m, " Min EU in pool: %u\n",
5233 INTEL_INFO(dev)->min_eu_in_pool);
Jeff McGee38732182015-02-13 10:27:54 -06005234 seq_printf(m, " Has Slice Power Gating: %s\n",
5235 yesno(INTEL_INFO(dev)->has_slice_pg));
5236 seq_printf(m, " Has Subslice Power Gating: %s\n",
5237 yesno(INTEL_INFO(dev)->has_subslice_pg));
5238 seq_printf(m, " Has EU Power Gating: %s\n",
5239 yesno(INTEL_INFO(dev)->has_eu_pg));
5240
Jeff McGee7f992ab2015-02-13 10:27:55 -06005241 seq_puts(m, "SSEU Device Status\n");
Jeff McGee5d395252015-04-03 18:13:17 -07005242 memset(&stat, 0, sizeof(stat));
David Weinehall238010e2016-08-01 17:33:27 +03005243
5244 intel_runtime_pm_get(dev_priv);
5245
Jeff McGee5575f032015-02-27 10:22:32 -08005246 if (IS_CHERRYVIEW(dev)) {
Jeff McGee5d395252015-04-03 18:13:17 -07005247 cherryview_sseu_device_status(dev, &stat);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005248 } else if (IS_BROADWELL(dev)) {
5249 broadwell_sseu_device_status(dev, &stat);
Jeff McGee1c046bc2015-04-03 18:13:18 -07005250 } else if (INTEL_INFO(dev)->gen >= 9) {
Jeff McGee5d395252015-04-03 18:13:17 -07005251 gen9_sseu_device_status(dev, &stat);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005252 }
David Weinehall238010e2016-08-01 17:33:27 +03005253
5254 intel_runtime_pm_put(dev_priv);
5255
Jeff McGee5d395252015-04-03 18:13:17 -07005256 seq_printf(m, " Enabled Slice Total: %u\n",
5257 stat.slice_total);
5258 seq_printf(m, " Enabled Subslice Total: %u\n",
5259 stat.subslice_total);
5260 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
5261 stat.subslice_per_slice);
5262 seq_printf(m, " Enabled EU Total: %u\n",
5263 stat.eu_total);
5264 seq_printf(m, " Enabled EU Per Subslice: %u\n",
5265 stat.eu_per_subslice);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005266
Jeff McGee38732182015-02-13 10:27:54 -06005267 return 0;
5268}
5269
Ben Widawsky6d794d42011-04-25 11:25:56 -07005270static int i915_forcewake_open(struct inode *inode, struct file *file)
5271{
5272 struct drm_device *dev = inode->i_private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005273 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005274
Daniel Vetter075edca2012-01-24 09:44:28 +01005275 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005276 return 0;
5277
Chris Wilson6daccb02015-01-16 11:34:35 +02005278 intel_runtime_pm_get(dev_priv);
Mika Kuoppala59bad942015-01-16 11:34:40 +02005279 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005280
5281 return 0;
5282}
5283
Ben Widawskyc43b5632012-04-16 14:07:40 -07005284static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005285{
5286 struct drm_device *dev = inode->i_private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005287 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005288
Daniel Vetter075edca2012-01-24 09:44:28 +01005289 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005290 return 0;
5291
Mika Kuoppala59bad942015-01-16 11:34:40 +02005292 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson6daccb02015-01-16 11:34:35 +02005293 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005294
5295 return 0;
5296}
5297
5298static const struct file_operations i915_forcewake_fops = {
5299 .owner = THIS_MODULE,
5300 .open = i915_forcewake_open,
5301 .release = i915_forcewake_release,
5302};
5303
5304static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5305{
5306 struct drm_device *dev = minor->dev;
5307 struct dentry *ent;
5308
5309 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07005310 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07005311 root, dev,
5312 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005313 if (!ent)
5314 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005315
Ben Widawsky8eb57292011-05-11 15:10:58 -07005316 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005317}
5318
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005319static int i915_debugfs_create(struct dentry *root,
5320 struct drm_minor *minor,
5321 const char *name,
5322 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07005323{
5324 struct drm_device *dev = minor->dev;
5325 struct dentry *ent;
5326
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005327 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07005328 S_IRUGO | S_IWUSR,
5329 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005330 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005331 if (!ent)
5332 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07005333
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005334 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005335}
5336
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005337static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00005338 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01005339 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00005340 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson6da84822016-08-15 10:48:44 +01005341 {"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
Chris Wilson6d2b88852013-08-07 18:30:54 +01005342 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005343 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005344 {"i915_gem_request", i915_gem_request_info, 0},
5345 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00005346 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005347 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005348 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5349 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5350 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07005351 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Brad Volkin493018d2014-12-11 12:13:08 -08005352 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01005353 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01005354 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01005355 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05305356 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02005357 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08005358 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07005359 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005360 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02005361 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08005362 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03005363 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08005364 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01005365 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02005366 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01005367 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07005368 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01005369 {"i915_dump_lrc", i915_dump_lrc, 0},
Oscar Mateo4ba70e42014-08-07 13:23:20 +01005370 {"i915_execlists", i915_execlists, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02005371 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01005372 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01005373 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07005374 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03005375 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02005376 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01005377 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01005378 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02005379 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02005380 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08005381 {"i915_display_info", i915_display_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07005382 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03005383 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10005384 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01005385 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00005386 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06005387 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05305388 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01005389 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005390};
Ben Gamari27c202a2009-07-01 22:26:52 -04005391#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05005392
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005393static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02005394 const char *name;
5395 const struct file_operations *fops;
5396} i915_debugfs_files[] = {
5397 {"i915_wedged", &i915_wedged_fops},
5398 {"i915_max_freq", &i915_max_freq_fops},
5399 {"i915_min_freq", &i915_min_freq_fops},
5400 {"i915_cache_sharing", &i915_cache_sharing_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01005401 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5402 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02005403 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5404 {"i915_error_state", &i915_error_state_fops},
5405 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01005406 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02005407 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5408 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5409 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07005410 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07005411 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5412 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5413 {"i915_dp_test_active", &i915_displayport_test_active_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02005414};
5415
Damien Lespiau07144422013-10-15 18:55:40 +01005416void intel_display_crc_init(struct drm_device *dev)
5417{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005418 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb3783602013-11-14 11:30:42 +01005419 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01005420
Damien Lespiau055e3932014-08-18 13:49:10 +01005421 for_each_pipe(dev_priv, pipe) {
Daniel Vetterb3783602013-11-14 11:30:42 +01005422 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01005423
Damien Lespiaud538bbd2013-10-21 14:29:30 +01005424 pipe_crc->opened = false;
5425 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01005426 init_waitqueue_head(&pipe_crc->wq);
5427 }
5428}
5429
Chris Wilson1dac8912016-06-24 14:00:17 +01005430int i915_debugfs_register(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05005431{
Chris Wilson91c8a322016-07-05 10:40:23 +01005432 struct drm_minor *minor = dev_priv->drm.primary;
Daniel Vetter34b96742013-07-04 20:49:44 +02005433 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01005434
Ben Widawsky6d794d42011-04-25 11:25:56 -07005435 ret = i915_forcewake_create(minor->debugfs_root, minor);
5436 if (ret)
5437 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005438
Damien Lespiau07144422013-10-15 18:55:40 +01005439 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5440 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5441 if (ret)
5442 return ret;
5443 }
5444
Daniel Vetter34b96742013-07-04 20:49:44 +02005445 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5446 ret = i915_debugfs_create(minor->debugfs_root, minor,
5447 i915_debugfs_files[i].name,
5448 i915_debugfs_files[i].fops);
5449 if (ret)
5450 return ret;
5451 }
Mika Kuoppala40633212012-12-04 15:12:00 +02005452
Ben Gamari27c202a2009-07-01 22:26:52 -04005453 return drm_debugfs_create_files(i915_debugfs_list,
5454 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05005455 minor->debugfs_root, minor);
5456}
5457
Chris Wilson1dac8912016-06-24 14:00:17 +01005458void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05005459{
Chris Wilson91c8a322016-07-05 10:40:23 +01005460 struct drm_minor *minor = dev_priv->drm.primary;
Daniel Vetter34b96742013-07-04 20:49:44 +02005461 int i;
5462
Ben Gamari27c202a2009-07-01 22:26:52 -04005463 drm_debugfs_remove_files(i915_debugfs_list,
5464 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005465
Ben Widawsky6d794d42011-04-25 11:25:56 -07005466 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5467 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005468
Daniel Vettere309a992013-10-16 22:55:51 +02005469 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01005470 struct drm_info_list *info_list =
5471 (struct drm_info_list *)&i915_pipe_crc_data[i];
5472
5473 drm_debugfs_remove_files(info_list, 1, minor);
5474 }
5475
Daniel Vetter34b96742013-07-04 20:49:44 +02005476 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5477 struct drm_info_list *info_list =
5478 (struct drm_info_list *) i915_debugfs_files[i].fops;
5479
5480 drm_debugfs_remove_files(info_list, 1, minor);
5481 }
Ben Gamari20172632009-02-17 20:08:50 -05005482}
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005483
5484struct dpcd_block {
5485 /* DPCD dump start address. */
5486 unsigned int offset;
5487 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5488 unsigned int end;
5489 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5490 size_t size;
5491 /* Only valid for eDP. */
5492 bool edp;
5493};
5494
5495static const struct dpcd_block i915_dpcd_debug[] = {
5496 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5497 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5498 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5499 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5500 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5501 { .offset = DP_SET_POWER },
5502 { .offset = DP_EDP_DPCD_REV },
5503 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5504 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5505 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5506};
5507
5508static int i915_dpcd_show(struct seq_file *m, void *data)
5509{
5510 struct drm_connector *connector = m->private;
5511 struct intel_dp *intel_dp =
5512 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5513 uint8_t buf[16];
5514 ssize_t err;
5515 int i;
5516
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03005517 if (connector->status != connector_status_connected)
5518 return -ENODEV;
5519
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005520 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5521 const struct dpcd_block *b = &i915_dpcd_debug[i];
5522 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5523
5524 if (b->edp &&
5525 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5526 continue;
5527
5528 /* low tech for now */
5529 if (WARN_ON(size > sizeof(buf)))
5530 continue;
5531
5532 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5533 if (err <= 0) {
5534 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5535 size, b->offset, err);
5536 continue;
5537 }
5538
5539 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08005540 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005541
5542 return 0;
5543}
5544
5545static int i915_dpcd_open(struct inode *inode, struct file *file)
5546{
5547 return single_open(file, i915_dpcd_show, inode->i_private);
5548}
5549
5550static const struct file_operations i915_dpcd_fops = {
5551 .owner = THIS_MODULE,
5552 .open = i915_dpcd_open,
5553 .read = seq_read,
5554 .llseek = seq_lseek,
5555 .release = single_release,
5556};
5557
5558/**
5559 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5560 * @connector: pointer to a registered drm_connector
5561 *
5562 * Cleanup will be done by drm_connector_unregister() through a call to
5563 * drm_debugfs_connector_remove().
5564 *
5565 * Returns 0 on success, negative error codes on error.
5566 */
5567int i915_debugfs_connector_add(struct drm_connector *connector)
5568{
5569 struct dentry *root = connector->debugfs_entry;
5570
5571 /* The connector must have been registered beforehands. */
5572 if (!root)
5573 return -ENODEV;
5574
5575 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5576 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5577 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5578 &i915_dpcd_fops);
5579
5580 return 0;
5581}