blob: 7c4d600b14db1f9d67b455546d2103ba41959865 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070020#include <asm/unaligned.h>
21
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070022#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040023#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070024#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040025#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053026#include "ar9003_mci.h"
Sujith Manoharan362cd032012-09-16 08:06:36 +053027#include "ar9003_phy.h"
Ben Greear462e58f2012-04-12 10:04:00 -070028#include "debug.h"
29#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070030
Sujithcbe61d82009-02-09 13:27:12 +053031static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070032
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040033MODULE_AUTHOR("Atheros Communications");
34MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
35MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
36MODULE_LICENSE("Dual BSD/GPL");
37
38static int __init ath9k_init(void)
39{
40 return 0;
41}
42module_init(ath9k_init);
43
44static void __exit ath9k_exit(void)
45{
46 return;
47}
48module_exit(ath9k_exit);
49
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040050/* Private hardware callbacks */
51
52static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
53{
54 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
55}
56
Luis R. Rodriguez64773962010-04-15 17:38:17 -040057static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
58 struct ath9k_channel *chan)
59{
60 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
61}
62
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040063static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
64{
65 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
66 return;
67
68 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
69}
70
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040071static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
72{
73 /* You will not have this callback if using the old ANI */
74 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
75 return;
76
77 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
78}
79
Sujithf1dc5602008-10-29 10:16:30 +053080/********************/
81/* Helper Functions */
82/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083
Ben Greear462e58f2012-04-12 10:04:00 -070084#ifdef CONFIG_ATH9K_DEBUGFS
85
86void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause)
87{
88 struct ath_softc *sc = common->priv;
89 if (sync_cause)
90 sc->debug.stats.istats.sync_cause_all++;
91 if (sync_cause & AR_INTR_SYNC_RTC_IRQ)
92 sc->debug.stats.istats.sync_rtc_irq++;
93 if (sync_cause & AR_INTR_SYNC_MAC_IRQ)
94 sc->debug.stats.istats.sync_mac_irq++;
95 if (sync_cause & AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS)
96 sc->debug.stats.istats.eeprom_illegal_access++;
97 if (sync_cause & AR_INTR_SYNC_APB_TIMEOUT)
98 sc->debug.stats.istats.apb_timeout++;
99 if (sync_cause & AR_INTR_SYNC_PCI_MODE_CONFLICT)
100 sc->debug.stats.istats.pci_mode_conflict++;
101 if (sync_cause & AR_INTR_SYNC_HOST1_FATAL)
102 sc->debug.stats.istats.host1_fatal++;
103 if (sync_cause & AR_INTR_SYNC_HOST1_PERR)
104 sc->debug.stats.istats.host1_perr++;
105 if (sync_cause & AR_INTR_SYNC_TRCV_FIFO_PERR)
106 sc->debug.stats.istats.trcv_fifo_perr++;
107 if (sync_cause & AR_INTR_SYNC_RADM_CPL_EP)
108 sc->debug.stats.istats.radm_cpl_ep++;
109 if (sync_cause & AR_INTR_SYNC_RADM_CPL_DLLP_ABORT)
110 sc->debug.stats.istats.radm_cpl_dllp_abort++;
111 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TLP_ABORT)
112 sc->debug.stats.istats.radm_cpl_tlp_abort++;
113 if (sync_cause & AR_INTR_SYNC_RADM_CPL_ECRC_ERR)
114 sc->debug.stats.istats.radm_cpl_ecrc_err++;
115 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT)
116 sc->debug.stats.istats.radm_cpl_timeout++;
117 if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT)
118 sc->debug.stats.istats.local_timeout++;
119 if (sync_cause & AR_INTR_SYNC_PM_ACCESS)
120 sc->debug.stats.istats.pm_access++;
121 if (sync_cause & AR_INTR_SYNC_MAC_AWAKE)
122 sc->debug.stats.istats.mac_awake++;
123 if (sync_cause & AR_INTR_SYNC_MAC_ASLEEP)
124 sc->debug.stats.istats.mac_asleep++;
125 if (sync_cause & AR_INTR_SYNC_MAC_SLEEP_ACCESS)
126 sc->debug.stats.istats.mac_sleep_access++;
127}
128#endif
129
130
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200131static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530132{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700133 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200134 struct ath_common *common = ath9k_hw_common(ah);
135 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +0530136
Felix Fietkau087b6ff2011-07-09 11:12:49 +0700137 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
138 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
139 clockrate = 117;
140 else if (!ah->curchan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200141 clockrate = ATH9K_CLOCK_RATE_CCK;
Karl Beldan675a0b02013-03-25 16:26:57 +0100142 else if (conf->chandef.chan->band == IEEE80211_BAND_2GHZ)
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200143 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
144 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
145 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -0400146 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200147 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
148
149 if (conf_is_ht40(conf))
150 clockrate *= 2;
151
Felix Fietkau906c7202011-07-09 11:12:48 +0700152 if (ah->curchan) {
153 if (IS_CHAN_HALF_RATE(ah->curchan))
154 clockrate /= 2;
155 if (IS_CHAN_QUARTER_RATE(ah->curchan))
156 clockrate /= 4;
157 }
158
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200159 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530160}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700161
Sujithcbe61d82009-02-09 13:27:12 +0530162static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530163{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200164 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530165
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200166 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530167}
168
Sujith0caa7b12009-02-16 13:23:20 +0530169bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700170{
171 int i;
172
Sujith0caa7b12009-02-16 13:23:20 +0530173 BUG_ON(timeout < AH_TIME_QUANTUM);
174
175 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700176 if ((REG_READ(ah, reg) & mask) == val)
177 return true;
178
179 udelay(AH_TIME_QUANTUM);
180 }
Sujith04bd46382008-11-28 22:18:05 +0530181
Joe Perchesd2182b62011-12-15 14:55:53 -0800182 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -0800183 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
184 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530185
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700186 return false;
187}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400188EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700189
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200190void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
191 int hw_delay)
192{
193 if (IS_CHAN_B(chan))
194 hw_delay = (4 * hw_delay) / 22;
195 else
196 hw_delay /= 10;
197
198 if (IS_CHAN_HALF_RATE(chan))
199 hw_delay *= 2;
200 else if (IS_CHAN_QUARTER_RATE(chan))
201 hw_delay *= 4;
202
203 udelay(hw_delay + BASE_ACTIVATE_DELAY);
204}
205
Felix Fietkau0166b4b2013-01-20 18:51:55 +0100206void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100207 int column, unsigned int *writecnt)
208{
209 int r;
210
211 ENABLE_REGWRITE_BUFFER(ah);
212 for (r = 0; r < array->ia_rows; r++) {
213 REG_WRITE(ah, INI_RA(array, r, 0),
214 INI_RA(array, r, column));
215 DO_DELAY(*writecnt);
216 }
217 REGWRITE_BUFFER_FLUSH(ah);
218}
219
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700220u32 ath9k_hw_reverse_bits(u32 val, u32 n)
221{
222 u32 retval;
223 int i;
224
225 for (i = 0, retval = 0; i < n; i++) {
226 retval = (retval << 1) | (val & 1);
227 val >>= 1;
228 }
229 return retval;
230}
231
Sujithcbe61d82009-02-09 13:27:12 +0530232u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100233 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530234 u32 frameLen, u16 rateix,
235 bool shortPreamble)
236{
237 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530238
239 if (kbps == 0)
240 return 0;
241
Felix Fietkau545750d2009-11-23 22:21:01 +0100242 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530243 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530244 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100245 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530246 phyTime >>= 1;
247 numBits = frameLen << 3;
248 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
249 break;
Sujith46d14a52008-11-18 09:08:13 +0530250 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530251 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530252 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
253 numBits = OFDM_PLCP_BITS + (frameLen << 3);
254 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
255 txTime = OFDM_SIFS_TIME_QUARTER
256 + OFDM_PREAMBLE_TIME_QUARTER
257 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530258 } else if (ah->curchan &&
259 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530260 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
261 numBits = OFDM_PLCP_BITS + (frameLen << 3);
262 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
263 txTime = OFDM_SIFS_TIME_HALF +
264 OFDM_PREAMBLE_TIME_HALF
265 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
266 } else {
267 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
268 numBits = OFDM_PLCP_BITS + (frameLen << 3);
269 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
270 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
271 + (numSymbols * OFDM_SYMBOL_TIME);
272 }
273 break;
274 default:
Joe Perches38002762010-12-02 19:12:36 -0800275 ath_err(ath9k_hw_common(ah),
276 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530277 txTime = 0;
278 break;
279 }
280
281 return txTime;
282}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400283EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530284
Sujithcbe61d82009-02-09 13:27:12 +0530285void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530286 struct ath9k_channel *chan,
287 struct chan_centers *centers)
288{
289 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530290
291 if (!IS_CHAN_HT40(chan)) {
292 centers->ctl_center = centers->ext_center =
293 centers->synth_center = chan->channel;
294 return;
295 }
296
Felix Fietkau88969342013-10-11 23:30:53 +0200297 if (IS_CHAN_HT40PLUS(chan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530298 centers->synth_center =
299 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
300 extoff = 1;
301 } else {
302 centers->synth_center =
303 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
304 extoff = -1;
305 }
306
307 centers->ctl_center =
308 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700309 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530310 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700311 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530312}
313
314/******************/
315/* Chip Revisions */
316/******************/
317
Sujithcbe61d82009-02-09 13:27:12 +0530318static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530319{
320 u32 val;
321
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530322 switch (ah->hw_version.devid) {
323 case AR5416_AR9100_DEVID:
324 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
325 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200326 case AR9300_DEVID_AR9330:
327 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
328 if (ah->get_mac_revision) {
329 ah->hw_version.macRev = ah->get_mac_revision();
330 } else {
331 val = REG_READ(ah, AR_SREV);
332 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
333 }
334 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530335 case AR9300_DEVID_AR9340:
336 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
337 val = REG_READ(ah, AR_SREV);
338 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
339 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200340 case AR9300_DEVID_QCA955X:
341 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
342 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530343 }
344
Sujithf1dc5602008-10-29 10:16:30 +0530345 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
346
347 if (val == 0xFF) {
348 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530349 ah->hw_version.macVersion =
350 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
351 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530352
Sujith Manoharan77fac462012-09-11 20:09:18 +0530353 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530354 ah->is_pciexpress = true;
355 else
356 ah->is_pciexpress = (val &
357 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530358 } else {
359 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530360 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530361
Sujithd535a422009-02-09 13:27:06 +0530362 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530363
Sujithd535a422009-02-09 13:27:06 +0530364 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530365 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530366 }
367}
368
Sujithf1dc5602008-10-29 10:16:30 +0530369/************************************/
370/* HW Attach, Detach, Init Routines */
371/************************************/
372
Sujithcbe61d82009-02-09 13:27:12 +0530373static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530374{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100375 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530376 return;
377
378 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
379 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
380 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
381 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
382 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
383 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
384 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
385 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
386 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
387
388 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
389}
390
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400391/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530392static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530393{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700394 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400395 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530396 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800397 static const u32 patternData[4] = {
398 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
399 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400400 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530401
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400402 if (!AR_SREV_9300_20_OR_LATER(ah)) {
403 loop_max = 2;
404 regAddr[1] = AR_PHY_BASE + (8 << 2);
405 } else
406 loop_max = 1;
407
408 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530409 u32 addr = regAddr[i];
410 u32 wrData, rdData;
411
412 regHold[i] = REG_READ(ah, addr);
413 for (j = 0; j < 0x100; j++) {
414 wrData = (j << 16) | j;
415 REG_WRITE(ah, addr, wrData);
416 rdData = REG_READ(ah, addr);
417 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800418 ath_err(common,
419 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
420 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530421 return false;
422 }
423 }
424 for (j = 0; j < 4; j++) {
425 wrData = patternData[j];
426 REG_WRITE(ah, addr, wrData);
427 rdData = REG_READ(ah, addr);
428 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800429 ath_err(common,
430 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
431 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530432 return false;
433 }
434 }
435 REG_WRITE(ah, regAddr[i], regHold[i]);
436 }
437 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530438
Sujithf1dc5602008-10-29 10:16:30 +0530439 return true;
440}
441
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700442static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700443{
444 int i;
445
Felix Fietkau689e7562012-04-12 22:35:56 +0200446 ah->config.dma_beacon_response_time = 1;
447 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530448 ah->config.additional_swba_backoff = 0;
449 ah->config.ack_6mb = 0x0;
450 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530451 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530452 ah->config.analog_shiftreg = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700453
454 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530455 ah->config.spurchans[i][0] = AR_NO_SPUR;
456 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700457 }
458
Sujith0ce024c2009-12-14 14:57:00 +0530459 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400460 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400461
462 /*
463 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
464 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
465 * This means we use it for all AR5416 devices, and the few
466 * minor PCI AR9280 devices out there.
467 *
468 * Serialization is required because these devices do not handle
469 * well the case of two concurrent reads/writes due to the latency
470 * involved. During one read/write another read/write can be issued
471 * on another CPU while the previous read/write may still be working
472 * on our hardware, if we hit this case the hardware poops in a loop.
473 * We prevent this by serializing reads and writes.
474 *
475 * This issue is not present on PCI-Express devices or pre-AR5416
476 * devices (legacy, 802.11abg).
477 */
478 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700479 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700480}
481
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700482static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700483{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700484 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
485
486 regulatory->country_code = CTRY_DEFAULT;
487 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700488
Sujithd535a422009-02-09 13:27:06 +0530489 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530490 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700491
Sujith2660b812009-02-09 13:27:26 +0530492 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200493 ah->sta_id1_defaults =
494 AR_STA_ID1_CRPT_MIC_ENABLE |
495 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100496 if (AR_SREV_9100(ah))
497 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530498 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530499 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200500 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100501 ah->htc_reset_init = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700502}
503
Sujithcbe61d82009-02-09 13:27:12 +0530504static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700505{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700506 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530507 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700508 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530509 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800510 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700511
Sujithf1dc5602008-10-29 10:16:30 +0530512 sum = 0;
513 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400514 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530515 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700516 common->macaddr[2 * i] = eeval >> 8;
517 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700518 }
Sujithd8baa932009-03-30 15:28:25 +0530519 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530520 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700521
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700522 return 0;
523}
524
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700525static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700526{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530527 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700528 int ecode;
529
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530530 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530531 if (!ath9k_hw_chip_test(ah))
532 return -ENODEV;
533 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700534
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400535 if (!AR_SREV_9300_20_OR_LATER(ah)) {
536 ecode = ar9002_hw_rf_claim(ah);
537 if (ecode != 0)
538 return ecode;
539 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700540
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700541 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700542 if (ecode != 0)
543 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530544
Joe Perchesd2182b62011-12-15 14:55:53 -0800545 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800546 ah->eep_ops->get_eeprom_ver(ah),
547 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530548
Sujith Manoharane3233002013-06-03 09:19:26 +0530549 ath9k_hw_ani_init(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530550
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530551 /*
552 * EEPROM needs to be initialized before we do this.
553 * This is required for regulatory compliance.
554 */
555 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
556 u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
557 if ((regdmn & 0xF0) == CTL_FCC) {
558 ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9462_FCC_2GHZ;
559 ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9462_FCC_5GHZ;
560 }
561 }
562
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700563 return 0;
564}
565
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100566static int ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700567{
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100568 if (!AR_SREV_9300_20_OR_LATER(ah))
569 return ar9002_hw_attach_ops(ah);
570
571 ar9003_hw_attach_ops(ah);
572 return 0;
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700573}
574
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400575/* Called for all hardware families */
576static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700577{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700578 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700579 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700580
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530581 ath9k_hw_read_revisions(ah);
582
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530583 /*
584 * Read back AR_WA into a permanent copy and set bits 14 and 17.
585 * We need to do this to avoid RMW of this register. We cannot
586 * read the reg when chip is asleep.
587 */
Sujith Manoharan27251e02013-08-27 11:34:39 +0530588 if (AR_SREV_9300_20_OR_LATER(ah)) {
589 ah->WARegVal = REG_READ(ah, AR_WA);
590 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
591 AR_WA_ASPM_TIMER_BASED_DISABLE);
592 }
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530593
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700594 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800595 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700596 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700597 }
598
Sujith Manoharana4a29542012-09-10 09:20:03 +0530599 if (AR_SREV_9565(ah)) {
600 ah->WARegVal |= AR_WA_BIT22;
601 REG_WRITE(ah, AR_WA, ah->WARegVal);
602 }
603
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400604 ath9k_hw_init_defaults(ah);
605 ath9k_hw_init_config(ah);
606
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100607 r = ath9k_hw_attach_ops(ah);
608 if (r)
609 return r;
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400610
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700611 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800612 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700613 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700614 }
615
Felix Fietkauf3eef642012-03-14 16:40:25 +0100616 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700617 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
Panayiotis Karabassis7508b652012-06-26 23:37:17 +0300618 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
John W. Linville4c85ab12010-07-28 10:06:35 -0400619 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700620 ah->config.serialize_regmode =
621 SER_REG_MODE_ON;
622 } else {
623 ah->config.serialize_regmode =
624 SER_REG_MODE_OFF;
625 }
626 }
627
Joe Perchesd2182b62011-12-15 14:55:53 -0800628 ath_dbg(common, RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700629 ah->config.serialize_regmode);
630
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500631 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
632 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
633 else
634 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
635
Felix Fietkau6da5a722010-12-12 00:51:12 +0100636 switch (ah->hw_version.macVersion) {
637 case AR_SREV_VERSION_5416_PCI:
638 case AR_SREV_VERSION_5416_PCIE:
639 case AR_SREV_VERSION_9160:
640 case AR_SREV_VERSION_9100:
641 case AR_SREV_VERSION_9280:
642 case AR_SREV_VERSION_9285:
643 case AR_SREV_VERSION_9287:
644 case AR_SREV_VERSION_9271:
645 case AR_SREV_VERSION_9300:
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200646 case AR_SREV_VERSION_9330:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100647 case AR_SREV_VERSION_9485:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530648 case AR_SREV_VERSION_9340:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530649 case AR_SREV_VERSION_9462:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200650 case AR_SREV_VERSION_9550:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530651 case AR_SREV_VERSION_9565:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100652 break;
653 default:
Joe Perches38002762010-12-02 19:12:36 -0800654 ath_err(common,
655 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
656 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700657 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700658 }
659
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200660 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200661 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400662 ah->is_pciexpress = false;
663
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700664 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700665 ath9k_hw_init_cal_settings(ah);
666
667 ah->ani_function = ATH9K_ANI_ALL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400668 if (!AR_SREV_9300_20_OR_LATER(ah))
669 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700670
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200671 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700672 ath9k_hw_disablepcie(ah);
673
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700674 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700675 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700676 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700677
678 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100679 r = ath9k_hw_fill_cap_info(ah);
680 if (r)
681 return r;
682
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700683 r = ath9k_hw_init_macaddr(ah);
684 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800685 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700686 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700687 }
688
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400689 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530690 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700691 else
Sujith2660b812009-02-09 13:27:26 +0530692 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700693
Gabor Juhos88e641d2011-06-21 11:23:30 +0200694 if (AR_SREV_9330(ah))
695 ah->bb_watchdog_timeout_ms = 85;
696 else
697 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700698
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400699 common->state = ATH_HW_INITIALIZED;
700
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700701 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700702}
703
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400704int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530705{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400706 int ret;
707 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530708
Sujith Manoharan77fac462012-09-11 20:09:18 +0530709 /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400710 switch (ah->hw_version.devid) {
711 case AR5416_DEVID_PCI:
712 case AR5416_DEVID_PCIE:
713 case AR5416_AR9100_DEVID:
714 case AR9160_DEVID_PCI:
715 case AR9280_DEVID_PCI:
716 case AR9280_DEVID_PCIE:
717 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400718 case AR9287_DEVID_PCI:
719 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400720 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400721 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800722 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200723 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530724 case AR9300_DEVID_AR9340:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200725 case AR9300_DEVID_QCA955X:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700726 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530727 case AR9300_DEVID_AR9462:
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530728 case AR9485_DEVID_AR1111:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530729 case AR9300_DEVID_AR9565:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400730 break;
731 default:
732 if (common->bus_ops->ath_bus_type == ATH_USB)
733 break;
Joe Perches38002762010-12-02 19:12:36 -0800734 ath_err(common, "Hardware device ID 0x%04x not supported\n",
735 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400736 return -EOPNOTSUPP;
737 }
Sujithf1dc5602008-10-29 10:16:30 +0530738
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400739 ret = __ath9k_hw_init(ah);
740 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800741 ath_err(common,
742 "Unable to initialize hardware; initialization status: %d\n",
743 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400744 return ret;
745 }
Sujithf1dc5602008-10-29 10:16:30 +0530746
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400747 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530748}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400749EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530750
Sujithcbe61d82009-02-09 13:27:12 +0530751static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530752{
Sujith7d0d0df2010-04-16 11:53:57 +0530753 ENABLE_REGWRITE_BUFFER(ah);
754
Sujithf1dc5602008-10-29 10:16:30 +0530755 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
756 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
757
758 REG_WRITE(ah, AR_QOS_NO_ACK,
759 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
760 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
761 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
762
763 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
764 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
765 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
766 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
767 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530768
769 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530770}
771
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530772u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530773{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530774 struct ath_common *common = ath9k_hw_common(ah);
775 int i = 0;
776
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100777 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
778 udelay(100);
779 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
780
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530781 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
782
Vivek Natarajanb1415812011-01-27 14:45:07 +0530783 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530784
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530785 if (WARN_ON_ONCE(i >= 100)) {
786 ath_err(common, "PLL4 meaurement not done\n");
787 break;
788 }
789
790 i++;
791 }
792
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100793 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530794}
795EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
796
Sujithcbe61d82009-02-09 13:27:12 +0530797static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530798 struct ath9k_channel *chan)
799{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800800 u32 pll;
801
Sujith Manoharana4a29542012-09-10 09:20:03 +0530802 if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530803 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
804 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
805 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
806 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
807 AR_CH0_DPLL2_KD, 0x40);
808 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
809 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530810
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530811 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
812 AR_CH0_BB_DPLL1_REFDIV, 0x5);
813 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
814 AR_CH0_BB_DPLL1_NINI, 0x58);
815 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
816 AR_CH0_BB_DPLL1_NFRAC, 0x0);
817
818 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
819 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
820 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
821 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
822 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
823 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
824
825 /* program BB PLL phase_shift to 0x6 */
826 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
827 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
828
829 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
830 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530831 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200832 } else if (AR_SREV_9330(ah)) {
833 u32 ddr_dpll2, pll_control2, kd;
834
835 if (ah->is_clk_25mhz) {
836 ddr_dpll2 = 0x18e82f01;
837 pll_control2 = 0xe04a3d;
838 kd = 0x1d;
839 } else {
840 ddr_dpll2 = 0x19e82f01;
841 pll_control2 = 0x886666;
842 kd = 0x3d;
843 }
844
845 /* program DDR PLL ki and kd value */
846 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
847
848 /* program DDR PLL phase_shift */
849 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
850 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
851
852 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
853 udelay(1000);
854
855 /* program refdiv, nint, frac to RTC register */
856 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
857
858 /* program BB PLL kd and ki value */
859 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
860 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
861
862 /* program BB PLL phase_shift */
863 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
864 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200865 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530866 u32 regval, pll2_divint, pll2_divfrac, refdiv;
867
868 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
869 udelay(1000);
870
871 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
872 udelay(100);
873
874 if (ah->is_clk_25mhz) {
875 pll2_divint = 0x54;
876 pll2_divfrac = 0x1eb85;
877 refdiv = 3;
878 } else {
Gabor Juhosfc05a312012-07-03 19:13:31 +0200879 if (AR_SREV_9340(ah)) {
880 pll2_divint = 88;
881 pll2_divfrac = 0;
882 refdiv = 5;
883 } else {
884 pll2_divint = 0x11;
885 pll2_divfrac = 0x26666;
886 refdiv = 1;
887 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530888 }
889
890 regval = REG_READ(ah, AR_PHY_PLL_MODE);
891 regval |= (0x1 << 16);
892 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
893 udelay(100);
894
895 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
896 (pll2_divint << 18) | pll2_divfrac);
897 udelay(100);
898
899 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200900 if (AR_SREV_9340(ah))
901 regval = (regval & 0x80071fff) | (0x1 << 30) |
902 (0x1 << 13) | (0x4 << 26) | (0x18 << 19);
903 else
904 regval = (regval & 0x80071fff) | (0x3 << 30) |
905 (0x1 << 13) | (0x4 << 26) | (0x60 << 19);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530906 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
907 REG_WRITE(ah, AR_PHY_PLL_MODE,
908 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
909 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530910 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800911
912 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujith Manoharan8565f8b2012-09-10 09:20:29 +0530913 if (AR_SREV_9565(ah))
914 pll |= 0x40000;
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100915 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530916
Gabor Juhosfc05a312012-07-03 19:13:31 +0200917 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
918 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530919 udelay(1000);
920
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400921 /* Switch the core clock for ar9271 to 117Mhz */
922 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530923 udelay(500);
924 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400925 }
926
Sujithf1dc5602008-10-29 10:16:30 +0530927 udelay(RTC_PLL_SETTLE_DELAY);
928
929 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530930
Gabor Juhosfc05a312012-07-03 19:13:31 +0200931 if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530932 if (ah->is_clk_25mhz) {
933 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
934 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
935 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
936 } else {
937 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
938 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
939 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
940 }
941 udelay(100);
942 }
Sujithf1dc5602008-10-29 10:16:30 +0530943}
944
Sujithcbe61d82009-02-09 13:27:12 +0530945static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800946 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530947{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530948 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400949 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530950 AR_IMR_TXURN |
951 AR_IMR_RXERR |
952 AR_IMR_RXORN |
953 AR_IMR_BCNMISC;
954
Gabor Juhos3b8a0572012-07-03 19:13:29 +0200955 if (AR_SREV_9340(ah) || AR_SREV_9550(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530956 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
957
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400958 if (AR_SREV_9300_20_OR_LATER(ah)) {
959 imr_reg |= AR_IMR_RXOK_HP;
960 if (ah->config.rx_intr_mitigation)
961 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
962 else
963 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530964
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400965 } else {
966 if (ah->config.rx_intr_mitigation)
967 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
968 else
969 imr_reg |= AR_IMR_RXOK;
970 }
971
972 if (ah->config.tx_intr_mitigation)
973 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
974 else
975 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530976
Sujith7d0d0df2010-04-16 11:53:57 +0530977 ENABLE_REGWRITE_BUFFER(ah);
978
Pavel Roskin152d5302010-03-31 18:05:37 -0400979 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500980 ah->imrs2_reg |= AR_IMR_S2_GTT;
981 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530982
983 if (!AR_SREV_9100(ah)) {
984 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530985 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530986 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
987 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400988
Sujith7d0d0df2010-04-16 11:53:57 +0530989 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530990
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400991 if (AR_SREV_9300_20_OR_LATER(ah)) {
992 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
993 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
994 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
995 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
996 }
Sujithf1dc5602008-10-29 10:16:30 +0530997}
998
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700999static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
1000{
1001 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
1002 val = min(val, (u32) 0xFFFF);
1003 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
1004}
1005
Felix Fietkau0005baf2010-01-15 02:33:40 +01001006static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301007{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001008 u32 val = ath9k_hw_mac_to_clks(ah, us);
1009 val = min(val, (u32) 0xFFFF);
1010 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +05301011}
1012
Felix Fietkau0005baf2010-01-15 02:33:40 +01001013static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301014{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001015 u32 val = ath9k_hw_mac_to_clks(ah, us);
1016 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
1017 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
1018}
1019
1020static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
1021{
1022 u32 val = ath9k_hw_mac_to_clks(ah, us);
1023 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
1024 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +05301025}
1026
Sujithcbe61d82009-02-09 13:27:12 +05301027static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +05301028{
Sujithf1dc5602008-10-29 10:16:30 +05301029 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001030 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
1031 tu);
Sujith2660b812009-02-09 13:27:26 +05301032 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301033 return false;
1034 } else {
1035 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +05301036 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +05301037 return true;
1038 }
1039}
1040
Felix Fietkau0005baf2010-01-15 02:33:40 +01001041void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301042{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001043 struct ath_common *common = ath9k_hw_common(ah);
1044 struct ieee80211_conf *conf = &common->hw->conf;
1045 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001046 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +01001047 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001048 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001049 int rx_lat = 0, tx_lat = 0, eifs = 0;
1050 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001051
Joe Perchesd2182b62011-12-15 14:55:53 -08001052 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -08001053 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +05301054
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001055 if (!chan)
1056 return;
1057
Sujith2660b812009-02-09 13:27:26 +05301058 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001059 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001060
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301061 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1062 rx_lat = 41;
1063 else
1064 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001065 tx_lat = 54;
1066
Felix Fietkaue88e4862012-04-19 21:18:22 +02001067 if (IS_CHAN_5GHZ(chan))
1068 sifstime = 16;
1069 else
1070 sifstime = 10;
1071
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001072 if (IS_CHAN_HALF_RATE(chan)) {
1073 eifs = 175;
1074 rx_lat *= 2;
1075 tx_lat *= 2;
1076 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1077 tx_lat += 11;
1078
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001079 sifstime = 32;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001080 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001081 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001082 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1083 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301084 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001085 tx_lat *= 4;
1086 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1087 tx_lat += 22;
1088
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001089 sifstime = 64;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001090 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001091 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001092 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301093 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1094 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1095 reg = AR_USEC_ASYNC_FIFO;
1096 } else {
1097 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1098 common->clockrate;
1099 reg = REG_READ(ah, AR_USEC);
1100 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001101 rx_lat = MS(reg, AR_USEC_RX_LAT);
1102 tx_lat = MS(reg, AR_USEC_TX_LAT);
1103
1104 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001105 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001106
Felix Fietkaue239d852010-01-15 02:34:58 +01001107 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Mathias Kretschmerf77f8232013-04-22 22:34:41 +02001108 slottime += 3 * ah->coverage_class;
1109 acktimeout = slottime + sifstime + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001110 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001111
1112 /*
1113 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001114 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001115 * This was initially only meant to work around an issue with delayed
1116 * BA frames in some implementations, but it has been found to fix ACK
1117 * timeout issues in other cases as well.
1118 */
Karl Beldan675a0b02013-03-25 16:26:57 +01001119 if (conf->chandef.chan &&
1120 conf->chandef.chan->band == IEEE80211_BAND_2GHZ &&
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001121 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001122 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001123 ctstimeout += 48 - sifstime - ah->slottime;
1124 }
1125
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001126 ath9k_hw_set_sifs_time(ah, sifstime);
1127 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001128 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001129 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301130 if (ah->globaltxtimeout != (u32) -1)
1131 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001132
1133 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1134 REG_RMW(ah, AR_USEC,
1135 (common->clockrate - 1) |
1136 SM(rx_lat, AR_USEC_RX_LAT) |
1137 SM(tx_lat, AR_USEC_TX_LAT),
1138 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1139
Sujithf1dc5602008-10-29 10:16:30 +05301140}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001141EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301142
Sujith285f2dd2010-01-08 10:36:07 +05301143void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001144{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001145 struct ath_common *common = ath9k_hw_common(ah);
1146
Sujith736b3a22010-03-17 14:25:24 +05301147 if (common->state < ATH_HW_INITIALIZED)
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001148 return;
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001149
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001150 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001151}
Sujith285f2dd2010-01-08 10:36:07 +05301152EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001153
Sujithf1dc5602008-10-29 10:16:30 +05301154/*******/
1155/* INI */
1156/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001157
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001158u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001159{
1160 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1161
1162 if (IS_CHAN_B(chan))
1163 ctl |= CTL_11B;
1164 else if (IS_CHAN_G(chan))
1165 ctl |= CTL_11G;
1166 else
1167 ctl |= CTL_11A;
1168
1169 return ctl;
1170}
1171
Sujithf1dc5602008-10-29 10:16:30 +05301172/****************************************/
1173/* Reset and Channel Switching Routines */
1174/****************************************/
1175
Sujithcbe61d82009-02-09 13:27:12 +05301176static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301177{
Felix Fietkau57b32222010-04-15 17:39:22 -04001178 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau86c157b2013-05-23 12:20:56 +02001179 int txbuf_size;
Sujithf1dc5602008-10-29 10:16:30 +05301180
Sujith7d0d0df2010-04-16 11:53:57 +05301181 ENABLE_REGWRITE_BUFFER(ah);
1182
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001183 /*
1184 * set AHB_MODE not to do cacheline prefetches
1185 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001186 if (!AR_SREV_9300_20_OR_LATER(ah))
1187 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301188
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001189 /*
1190 * let mac dma reads be in 128 byte chunks
1191 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001192 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301193
Sujith7d0d0df2010-04-16 11:53:57 +05301194 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301195
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001196 /*
1197 * Restore TX Trigger Level to its pre-reset value.
1198 * The initial value depends on whether aggregation is enabled, and is
1199 * adjusted whenever underruns are detected.
1200 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001201 if (!AR_SREV_9300_20_OR_LATER(ah))
1202 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301203
Sujith7d0d0df2010-04-16 11:53:57 +05301204 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301205
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001206 /*
1207 * let mac dma writes be in 128 byte chunks
1208 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001209 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301210
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001211 /*
1212 * Setup receive FIFO threshold to hold off TX activities
1213 */
Sujithf1dc5602008-10-29 10:16:30 +05301214 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1215
Felix Fietkau57b32222010-04-15 17:39:22 -04001216 if (AR_SREV_9300_20_OR_LATER(ah)) {
1217 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1218 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1219
1220 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1221 ah->caps.rx_status_len);
1222 }
1223
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001224 /*
1225 * reduce the number of usable entries in PCU TXBUF to avoid
1226 * wrap around issues.
1227 */
Sujithf1dc5602008-10-29 10:16:30 +05301228 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001229 /* For AR9285 the number of Fifos are reduced to half.
1230 * So set the usable tx buf size also to half to
1231 * avoid data/delimiter underruns
1232 */
Felix Fietkau86c157b2013-05-23 12:20:56 +02001233 txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
1234 } else if (AR_SREV_9340_13_OR_LATER(ah)) {
1235 /* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
1236 txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
1237 } else {
1238 txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
Sujithf1dc5602008-10-29 10:16:30 +05301239 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001240
Felix Fietkau86c157b2013-05-23 12:20:56 +02001241 if (!AR_SREV_9271(ah))
1242 REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);
1243
Sujith7d0d0df2010-04-16 11:53:57 +05301244 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301245
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001246 if (AR_SREV_9300_20_OR_LATER(ah))
1247 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301248}
1249
Sujithcbe61d82009-02-09 13:27:12 +05301250static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301251{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001252 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1253 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301254
Sujithf1dc5602008-10-29 10:16:30 +05301255 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001256 case NL80211_IFTYPE_ADHOC:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001257 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +05301258 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1259 break;
Thomas Pedersen2664d662013-05-08 10:16:48 -07001260 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001261 case NL80211_IFTYPE_AP:
1262 set |= AR_STA_ID1_STA_AP;
1263 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001264 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001265 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301266 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301267 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001268 if (!ah->is_monitoring)
1269 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301270 break;
Sujithf1dc5602008-10-29 10:16:30 +05301271 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001272 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301273}
1274
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001275void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1276 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001277{
1278 u32 coef_exp, coef_man;
1279
1280 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1281 if ((coef_scaled >> coef_exp) & 0x1)
1282 break;
1283
1284 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1285
1286 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1287
1288 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1289 *coef_exponent = coef_exp - 16;
1290}
1291
Sujithcbe61d82009-02-09 13:27:12 +05301292static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301293{
1294 u32 rst_flags;
1295 u32 tmpReg;
1296
Sujith70768492009-02-16 13:23:12 +05301297 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001298 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1299 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301300 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1301 }
1302
Sujith7d0d0df2010-04-16 11:53:57 +05301303 ENABLE_REGWRITE_BUFFER(ah);
1304
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001305 if (AR_SREV_9300_20_OR_LATER(ah)) {
1306 REG_WRITE(ah, AR_WA, ah->WARegVal);
1307 udelay(10);
1308 }
1309
Sujithf1dc5602008-10-29 10:16:30 +05301310 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1311 AR_RTC_FORCE_WAKE_ON_INT);
1312
1313 if (AR_SREV_9100(ah)) {
1314 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1315 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1316 } else {
1317 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
Felix Fietkaua37a9912013-05-23 12:20:55 +02001318 if (AR_SREV_9340(ah))
1319 tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
1320 else
1321 tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
1322 AR_INTR_SYNC_RADM_CPL_TIMEOUT;
1323
1324 if (tmpReg) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001325 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301326 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001327
1328 val = AR_RC_HOSTIF;
1329 if (!AR_SREV_9300_20_OR_LATER(ah))
1330 val |= AR_RC_AHB;
1331 REG_WRITE(ah, AR_RC, val);
1332
1333 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301334 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301335
1336 rst_flags = AR_RTC_RC_MAC_WARM;
1337 if (type == ATH9K_RESET_COLD)
1338 rst_flags |= AR_RTC_RC_MAC_COLD;
1339 }
1340
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001341 if (AR_SREV_9330(ah)) {
1342 int npend = 0;
1343 int i;
1344
1345 /* AR9330 WAR:
1346 * call external reset function to reset WMAC if:
1347 * - doing a cold reset
1348 * - we have pending frames in the TX queues
1349 */
1350
1351 for (i = 0; i < AR_NUM_QCU; i++) {
1352 npend = ath9k_hw_numtxpending(ah, i);
1353 if (npend)
1354 break;
1355 }
1356
1357 if (ah->external_reset &&
1358 (npend || type == ATH9K_RESET_COLD)) {
1359 int reset_err = 0;
1360
Joe Perchesd2182b62011-12-15 14:55:53 -08001361 ath_dbg(ath9k_hw_common(ah), RESET,
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001362 "reset MAC via external reset\n");
1363
1364 reset_err = ah->external_reset();
1365 if (reset_err) {
1366 ath_err(ath9k_hw_common(ah),
1367 "External reset failed, err=%d\n",
1368 reset_err);
1369 return false;
1370 }
1371
1372 REG_WRITE(ah, AR_RTC_RESET, 1);
1373 }
1374 }
1375
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301376 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301377 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301378
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001379 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301380
1381 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301382
Sujithf1dc5602008-10-29 10:16:30 +05301383 udelay(50);
1384
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001385 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301386 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001387 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301388 return false;
1389 }
1390
1391 if (!AR_SREV_9100(ah))
1392 REG_WRITE(ah, AR_RC, 0);
1393
Sujithf1dc5602008-10-29 10:16:30 +05301394 if (AR_SREV_9100(ah))
1395 udelay(50);
1396
1397 return true;
1398}
1399
Sujithcbe61d82009-02-09 13:27:12 +05301400static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301401{
Sujith7d0d0df2010-04-16 11:53:57 +05301402 ENABLE_REGWRITE_BUFFER(ah);
1403
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001404 if (AR_SREV_9300_20_OR_LATER(ah)) {
1405 REG_WRITE(ah, AR_WA, ah->WARegVal);
1406 udelay(10);
1407 }
1408
Sujithf1dc5602008-10-29 10:16:30 +05301409 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1410 AR_RTC_FORCE_WAKE_ON_INT);
1411
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001412 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301413 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1414
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001415 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301416
Sujith7d0d0df2010-04-16 11:53:57 +05301417 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301418
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001419 if (!AR_SREV_9300_20_OR_LATER(ah))
1420 udelay(2);
1421
1422 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301423 REG_WRITE(ah, AR_RC, 0);
1424
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001425 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301426
1427 if (!ath9k_hw_wait(ah,
1428 AR_RTC_STATUS,
1429 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301430 AR_RTC_STATUS_ON,
1431 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001432 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301433 return false;
1434 }
1435
Sujithf1dc5602008-10-29 10:16:30 +05301436 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1437}
1438
Sujithcbe61d82009-02-09 13:27:12 +05301439static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301440{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301441 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301442
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001443 if (AR_SREV_9300_20_OR_LATER(ah)) {
1444 REG_WRITE(ah, AR_WA, ah->WARegVal);
1445 udelay(10);
1446 }
1447
Sujithf1dc5602008-10-29 10:16:30 +05301448 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1449 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1450
Felix Fietkauceb26a62012-10-03 21:07:51 +02001451 if (!ah->reset_power_on)
1452 type = ATH9K_RESET_POWER_ON;
1453
Sujithf1dc5602008-10-29 10:16:30 +05301454 switch (type) {
1455 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301456 ret = ath9k_hw_set_reset_power_on(ah);
Sujith Manoharanda8fb122012-11-17 21:20:50 +05301457 if (ret)
Felix Fietkauceb26a62012-10-03 21:07:51 +02001458 ah->reset_power_on = true;
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301459 break;
Sujithf1dc5602008-10-29 10:16:30 +05301460 case ATH9K_RESET_WARM:
1461 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301462 ret = ath9k_hw_set_reset(ah, type);
1463 break;
Sujithf1dc5602008-10-29 10:16:30 +05301464 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301465 break;
Sujithf1dc5602008-10-29 10:16:30 +05301466 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301467
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301468 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301469}
1470
Sujithcbe61d82009-02-09 13:27:12 +05301471static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301472 struct ath9k_channel *chan)
1473{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001474 int reset_type = ATH9K_RESET_WARM;
1475
1476 if (AR_SREV_9280(ah)) {
1477 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1478 reset_type = ATH9K_RESET_POWER_ON;
1479 else
1480 reset_type = ATH9K_RESET_COLD;
Felix Fietkau3412f2f02013-02-25 20:51:07 +01001481 } else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
1482 (REG_READ(ah, AR_CR) & AR_CR_RXE))
1483 reset_type = ATH9K_RESET_COLD;
Felix Fietkau9c083af2012-03-03 15:17:02 +01001484
1485 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301486 return false;
1487
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001488 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301489 return false;
1490
Sujith2660b812009-02-09 13:27:26 +05301491 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001492
1493 if (AR_SREV_9330(ah))
1494 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301495 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301496 ath9k_hw_set_rfmode(ah, chan);
1497
1498 return true;
1499}
1500
Sujithcbe61d82009-02-09 13:27:12 +05301501static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001502 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301503{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001504 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301505 struct ath9k_hw_capabilities *pCap = &ah->caps;
1506 bool band_switch = false, mode_diff = false;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301507 u8 ini_reloaded = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001508 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001509 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301510
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301511 if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
Felix Fietkau88969342013-10-11 23:30:53 +02001512 band_switch = IS_CHAN_5GHZ(ah->curchan) != IS_CHAN_5GHZ(chan);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301513 mode_diff = (chan->chanmode != ah->curchan->chanmode);
1514 }
Sujithf1dc5602008-10-29 10:16:30 +05301515
1516 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1517 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001518 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001519 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301520 return false;
1521 }
1522 }
1523
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001524 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001525 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301526 return false;
1527 }
1528
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301529 if (band_switch || mode_diff) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301530 ath9k_hw_mark_phy_inactive(ah);
1531 udelay(5);
1532
Sujith Manoharan5f35c0f2013-07-16 12:03:20 +05301533 if (band_switch)
1534 ath9k_hw_init_pll(ah, chan);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301535
1536 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1537 ath_err(common, "Failed to do fast channel change\n");
1538 return false;
1539 }
1540 }
1541
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001542 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301543
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001544 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001545 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001546 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001547 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301548 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001549 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001550 ath9k_hw_apply_txpower(ah, chan, false);
Sujithf1dc5602008-10-29 10:16:30 +05301551
1552 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1553 ath9k_hw_set_delta_slope(ah, chan);
1554
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001555 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301556
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301557 if (band_switch || ini_reloaded)
1558 ah->eep_ops->set_board_values(ah, chan);
1559
1560 ath9k_hw_init_bb(ah, chan);
1561 ath9k_hw_rfbus_done(ah);
1562
1563 if (band_switch || ini_reloaded) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301564 ah->ah_flags |= AH_FASTCC;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301565 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301566 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301567 }
1568
Sujithf1dc5602008-10-29 10:16:30 +05301569 return true;
1570}
1571
Felix Fietkau691680b2011-03-19 13:55:38 +01001572static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1573{
1574 u32 gpio_mask = ah->gpio_mask;
1575 int i;
1576
1577 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1578 if (!(gpio_mask & 1))
1579 continue;
1580
1581 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1582 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1583 }
1584}
1585
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301586static bool ath9k_hw_check_dcs(u32 dma_dbg, u32 num_dcu_states,
1587 int *hang_state, int *hang_pos)
1588{
1589 static u32 dcu_chain_state[] = {5, 6, 9}; /* DCU chain stuck states */
1590 u32 chain_state, dcs_pos, i;
1591
1592 for (dcs_pos = 0; dcs_pos < num_dcu_states; dcs_pos++) {
1593 chain_state = (dma_dbg >> (5 * dcs_pos)) & 0x1f;
1594 for (i = 0; i < 3; i++) {
1595 if (chain_state == dcu_chain_state[i]) {
1596 *hang_state = chain_state;
1597 *hang_pos = dcs_pos;
1598 return true;
1599 }
1600 }
1601 }
1602 return false;
1603}
1604
1605#define DCU_COMPLETE_STATE 1
1606#define DCU_COMPLETE_STATE_MASK 0x3
1607#define NUM_STATUS_READS 50
1608static bool ath9k_hw_detect_mac_hang(struct ath_hw *ah)
1609{
1610 u32 chain_state, comp_state, dcs_reg = AR_DMADBG_4;
1611 u32 i, hang_pos, hang_state, num_state = 6;
1612
1613 comp_state = REG_READ(ah, AR_DMADBG_6);
1614
1615 if ((comp_state & DCU_COMPLETE_STATE_MASK) != DCU_COMPLETE_STATE) {
1616 ath_dbg(ath9k_hw_common(ah), RESET,
1617 "MAC Hang signature not found at DCU complete\n");
1618 return false;
1619 }
1620
1621 chain_state = REG_READ(ah, dcs_reg);
1622 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1623 goto hang_check_iter;
1624
1625 dcs_reg = AR_DMADBG_5;
1626 num_state = 4;
1627 chain_state = REG_READ(ah, dcs_reg);
1628 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1629 goto hang_check_iter;
1630
1631 ath_dbg(ath9k_hw_common(ah), RESET,
1632 "MAC Hang signature 1 not found\n");
1633 return false;
1634
1635hang_check_iter:
1636 ath_dbg(ath9k_hw_common(ah), RESET,
1637 "DCU registers: chain %08x complete %08x Hang: state %d pos %d\n",
1638 chain_state, comp_state, hang_state, hang_pos);
1639
1640 for (i = 0; i < NUM_STATUS_READS; i++) {
1641 chain_state = REG_READ(ah, dcs_reg);
1642 chain_state = (chain_state >> (5 * hang_pos)) & 0x1f;
1643 comp_state = REG_READ(ah, AR_DMADBG_6);
1644
1645 if (((comp_state & DCU_COMPLETE_STATE_MASK) !=
1646 DCU_COMPLETE_STATE) ||
1647 (chain_state != hang_state))
1648 return false;
1649 }
1650
1651 ath_dbg(ath9k_hw_common(ah), RESET, "MAC Hang signature 1 found\n");
1652
1653 return true;
1654}
1655
Sujith Manoharan1e516ca2013-09-11 21:30:27 +05301656void ath9k_hw_check_nav(struct ath_hw *ah)
1657{
1658 struct ath_common *common = ath9k_hw_common(ah);
1659 u32 val;
1660
1661 val = REG_READ(ah, AR_NAV);
1662 if (val != 0xdeadbeef && val > 0x7fff) {
1663 ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
1664 REG_WRITE(ah, AR_NAV, 0);
1665 }
1666}
1667EXPORT_SYMBOL(ath9k_hw_check_nav);
1668
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001669bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301670{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001671 int count = 50;
1672 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301673
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301674 if (AR_SREV_9300(ah))
1675 return !ath9k_hw_detect_mac_hang(ah);
1676
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001677 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001678 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301679
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001680 do {
1681 reg = REG_READ(ah, AR_OBS_BUS_1);
1682
1683 if ((reg & 0x7E7FFFEF) == 0x00702400)
1684 continue;
1685
1686 switch (reg & 0x7E000B00) {
1687 case 0x1E000000:
1688 case 0x52000B00:
1689 case 0x18000B00:
1690 continue;
1691 default:
1692 return true;
1693 }
1694 } while (count-- > 0);
1695
1696 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301697}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001698EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301699
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301700static void ath9k_hw_init_mfp(struct ath_hw *ah)
1701{
1702 /* Setup MFP options for CCMP */
1703 if (AR_SREV_9280_20_OR_LATER(ah)) {
1704 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1705 * frames when constructing CCMP AAD. */
1706 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1707 0xc7ff);
1708 ah->sw_mgmt_crypto = false;
1709 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1710 /* Disable hardware crypto for management frames */
1711 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1712 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1713 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1714 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1715 ah->sw_mgmt_crypto = true;
1716 } else {
1717 ah->sw_mgmt_crypto = true;
1718 }
1719}
1720
1721static void ath9k_hw_reset_opmode(struct ath_hw *ah,
1722 u32 macStaId1, u32 saveDefAntenna)
1723{
1724 struct ath_common *common = ath9k_hw_common(ah);
1725
1726 ENABLE_REGWRITE_BUFFER(ah);
1727
Felix Fietkauecbbed32013-04-16 12:51:56 +02001728 REG_RMW(ah, AR_STA_ID1, macStaId1
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301729 | AR_STA_ID1_RTS_USE_DEF
1730 | (ah->config.ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Felix Fietkauecbbed32013-04-16 12:51:56 +02001731 | ah->sta_id1_defaults,
1732 ~AR_STA_ID1_SADH_MASK);
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301733 ath_hw_setbssidmask(common);
1734 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1735 ath9k_hw_write_associd(ah);
1736 REG_WRITE(ah, AR_ISR, ~0);
1737 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1738
1739 REGWRITE_BUFFER_FLUSH(ah);
1740
1741 ath9k_hw_set_operating_mode(ah, ah->opmode);
1742}
1743
1744static void ath9k_hw_init_queues(struct ath_hw *ah)
1745{
1746 int i;
1747
1748 ENABLE_REGWRITE_BUFFER(ah);
1749
1750 for (i = 0; i < AR_NUM_DCU; i++)
1751 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1752
1753 REGWRITE_BUFFER_FLUSH(ah);
1754
1755 ah->intr_txqs = 0;
1756 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1757 ath9k_hw_resettxqueue(ah, i);
1758}
1759
1760/*
1761 * For big endian systems turn on swapping for descriptors
1762 */
1763static void ath9k_hw_init_desc(struct ath_hw *ah)
1764{
1765 struct ath_common *common = ath9k_hw_common(ah);
1766
1767 if (AR_SREV_9100(ah)) {
1768 u32 mask;
1769 mask = REG_READ(ah, AR_CFG);
1770 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1771 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1772 mask);
1773 } else {
1774 mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1775 REG_WRITE(ah, AR_CFG, mask);
1776 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1777 REG_READ(ah, AR_CFG));
1778 }
1779 } else {
1780 if (common->bus_ops->ath_bus_type == ATH_USB) {
1781 /* Configure AR9271 target WLAN */
1782 if (AR_SREV_9271(ah))
1783 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1784 else
1785 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1786 }
1787#ifdef __BIG_ENDIAN
1788 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
1789 AR_SREV_9550(ah))
1790 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1791 else
1792 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1793#endif
1794 }
1795}
1796
Sujith Manoharancaed6572012-03-14 14:40:46 +05301797/*
1798 * Fast channel change:
1799 * (Change synthesizer based on channel freq without resetting chip)
Sujith Manoharancaed6572012-03-14 14:40:46 +05301800 */
1801static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1802{
1803 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301804 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301805 int ret;
1806
1807 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1808 goto fail;
1809
1810 if (ah->chip_fullsleep)
1811 goto fail;
1812
1813 if (!ah->curchan)
1814 goto fail;
1815
1816 if (chan->channel == ah->curchan->channel)
1817 goto fail;
1818
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001819 if ((ah->curchan->channelFlags | chan->channelFlags) &
1820 (CHANNEL_HALF | CHANNEL_QUARTER))
1821 goto fail;
1822
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301823 /*
1824 * If cross-band fcc is not supoprted, bail out if
1825 * either channelFlags or chanmode differ.
1826 *
1827 * chanmode will be different if the HT operating mode
1828 * changes because of CSA.
1829 */
1830 if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH)) {
1831 if ((chan->channelFlags & CHANNEL_ALL) !=
1832 (ah->curchan->channelFlags & CHANNEL_ALL))
1833 goto fail;
1834
1835 if (chan->chanmode != ah->curchan->chanmode)
1836 goto fail;
1837 }
Sujith Manoharancaed6572012-03-14 14:40:46 +05301838
1839 if (!ath9k_hw_check_alive(ah))
1840 goto fail;
1841
1842 /*
1843 * For AR9462, make sure that calibration data for
1844 * re-using are present.
1845 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301846 if (AR_SREV_9462(ah) && (ah->caldata &&
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301847 (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
1848 !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
1849 !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301850 goto fail;
1851
1852 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1853 ah->curchan->channel, chan->channel);
1854
1855 ret = ath9k_hw_channel_change(ah, chan);
1856 if (!ret)
1857 goto fail;
1858
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301859 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301860 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301861
Rajkumar Manoharan88033312012-09-12 18:59:19 +05301862 ath9k_hw_loadnf(ah, ah->curchan);
1863 ath9k_hw_start_nfcal(ah, true);
1864
Sujith Manoharancaed6572012-03-14 14:40:46 +05301865 if (AR_SREV_9271(ah))
1866 ar9002_hw_load_ani_reg(ah, chan);
1867
1868 return 0;
1869fail:
1870 return -EINVAL;
1871}
1872
Sujithcbe61d82009-02-09 13:27:12 +05301873int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301874 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001875{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001876 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001877 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001878 u32 saveDefAntenna;
1879 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301880 u64 tsf = 0;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301881 int r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301882 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301883 bool save_fullsleep = ah->chip_fullsleep;
1884
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301885 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301886 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1887 if (start_mci_reset)
1888 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301889 }
1890
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001891 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001892 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001893
Sujith Manoharancaed6572012-03-14 14:40:46 +05301894 if (ah->curchan && !ah->chip_fullsleep)
1895 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001896
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001897 ah->caldata = caldata;
Sujith Manoharanfcb9a3d2013-03-04 12:42:52 +05301898 if (caldata && (chan->channel != caldata->channel ||
Sujith Manoharan696df782013-06-10 13:49:39 +05301899 chan->channelFlags != caldata->channelFlags ||
1900 chan->chanmode != caldata->chanmode)) {
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001901 /* Operating channel changed, reset channel calibration data */
1902 memset(caldata, 0, sizeof(*caldata));
1903 ath9k_init_nfcal_hist_buffer(ah, chan);
Felix Fietkau51dea9b2012-08-27 17:00:07 +02001904 } else if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301905 clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001906 }
Felix Fietkauf23fba42011-07-28 14:08:56 +02001907 ah->noise = ath9k_hw_getchan_noise(ah, chan);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001908
Sujith Manoharancaed6572012-03-14 14:40:46 +05301909 if (fastcc) {
1910 r = ath9k_hw_do_fastcc(ah, chan);
1911 if (!r)
1912 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001913 }
1914
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301915 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301916 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301917
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001918 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1919 if (saveDefAntenna == 0)
1920 saveDefAntenna = 1;
1921
1922 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1923
Sujith46fe7822009-09-17 09:25:25 +05301924 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001925 if (AR_SREV_9100(ah) ||
1926 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301927 tsf = ath9k_hw_gettsf64(ah);
1928
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001929 saveLedState = REG_READ(ah, AR_CFG_LED) &
1930 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1931 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1932
1933 ath9k_hw_mark_phy_inactive(ah);
1934
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001935 ah->paprd_table_write_done = false;
1936
Sujith05020d22010-03-17 14:25:23 +05301937 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001938 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1939 REG_WRITE(ah,
1940 AR9271_RESET_POWER_DOWN_CONTROL,
1941 AR9271_RADIO_RF_RST);
1942 udelay(50);
1943 }
1944
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001945 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001946 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001947 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001948 }
1949
Sujith05020d22010-03-17 14:25:23 +05301950 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001951 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1952 ah->htc_reset_init = false;
1953 REG_WRITE(ah,
1954 AR9271_RESET_POWER_DOWN_CONTROL,
1955 AR9271_GATE_MAC_CTL);
1956 udelay(50);
1957 }
1958
Sujith46fe7822009-09-17 09:25:25 +05301959 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001960 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301961 ath9k_hw_settsf64(ah, tsf);
1962
Felix Fietkau7a370812010-09-22 12:34:52 +02001963 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301964 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001965
Sujithe9141f72010-06-01 15:14:10 +05301966 if (!AR_SREV_9300_20_OR_LATER(ah))
1967 ar9002_hw_enable_async_fifo(ah);
1968
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001969 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001970 if (r)
1971 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001972
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301973 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301974 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1975
Felix Fietkauf860d522010-06-30 02:07:48 +02001976 /*
1977 * Some AR91xx SoC devices frequently fail to accept TSF writes
1978 * right after the chip reset. When that happens, write a new
1979 * value after the initvals have been applied, with an offset
1980 * based on measured time difference
1981 */
1982 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1983 tsf += 1500;
1984 ath9k_hw_settsf64(ah, tsf);
1985 }
1986
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301987 ath9k_hw_init_mfp(ah);
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001988
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001989 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1990 ath9k_hw_set_delta_slope(ah, chan);
1991
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001992 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301993 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001994
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301995 ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
Sujith Manoharan00e00032011-01-26 21:59:05 +05301996
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001997 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001998 if (r)
1999 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002000
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02002001 ath9k_hw_set_clockrate(ah);
2002
Sujith Manoharan15d2b582013-03-04 12:42:53 +05302003 ath9k_hw_init_queues(ah);
Sujith2660b812009-02-09 13:27:26 +05302004 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04002005 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002006 ath9k_hw_init_qos(ah);
2007
Sujith2660b812009-02-09 13:27:26 +05302008 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01002009 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05302010
Felix Fietkau0005baf2010-01-15 02:33:40 +01002011 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002012
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07002013 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
2014 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
2015 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
2016 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
2017 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
2018 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
2019 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302020 }
2021
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002022 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002023
2024 ath9k_hw_set_dma(ah);
2025
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05302026 if (!ath9k_hw_mci_is_enabled(ah))
2027 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002028
Sujith0ce024c2009-12-14 14:57:00 +05302029 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002030 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
2031 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
2032 }
2033
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04002034 if (ah->config.tx_intr_mitigation) {
2035 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
2036 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
2037 }
2038
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002039 ath9k_hw_init_bb(ah, chan);
2040
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05302041 if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05302042 clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
2043 clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05302044 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002045 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07002046 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002047
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302048 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05302049 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05302050
Sujith7d0d0df2010-04-16 11:53:57 +05302051 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002052
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04002053 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002054 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
2055
Sujith7d0d0df2010-04-16 11:53:57 +05302056 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302057
Sujith Manoharan15d2b582013-03-04 12:42:53 +05302058 ath9k_hw_init_desc(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002059
Sujith Manoharandbccdd12012-02-22 17:55:47 +05302060 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05302061 ath9k_hw_btcoex_enable(ah);
2062
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302063 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05302064 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05302065
Rajkumar Manoharan1fe860e2012-07-01 19:53:51 +05302066 ath9k_hw_loadnf(ah, chan);
2067 ath9k_hw_start_nfcal(ah, true);
2068
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302069 if (AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04002070 ar9003_hw_bb_watchdog_config(ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302071 ar9003_hw_disable_phy_restart(ah);
2072 }
2073
Felix Fietkau691680b2011-03-19 13:55:38 +01002074 ath9k_hw_apply_gpio_override(ah);
2075
Sujith Manoharan7bdea962013-08-04 14:22:00 +05302076 if (AR_SREV_9565(ah) && common->bt_ant_diversity)
Sujith Manoharan362cd032012-09-16 08:06:36 +05302077 REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);
2078
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002079 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002080}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002081EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002082
Sujithf1dc5602008-10-29 10:16:30 +05302083/******************************/
2084/* Power Management (Chipset) */
2085/******************************/
2086
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04002087/*
2088 * Notify Power Mgt is disabled in self-generated frames.
2089 * If requested, force chip to sleep.
2090 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302091static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302092{
2093 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302094
Sujith Manoharana4a29542012-09-10 09:20:03 +05302095 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302096 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
2097 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
2098 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302099 /* xxx Required for WLAN only case ? */
2100 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
2101 udelay(100);
2102 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302103
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302104 /*
2105 * Clear the RTC force wake bit to allow the
2106 * mac to go to sleep.
2107 */
2108 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302109
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302110 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302111 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05302112
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302113 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
2114 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2115
2116 /* Shutdown chip. Active low */
2117 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2118 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
2119 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05302120 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002121
2122 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01002123 if (AR_SREV_9300_20_OR_LATER(ah))
2124 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002125}
2126
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04002127/*
2128 * Notify Power Management is enabled in self-generating
2129 * frames. If request, set power mode of chip to
2130 * auto/normal. Duration in units of 128us (1/8 TU).
2131 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302132static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002133{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302134 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302135
Sujithf1dc5602008-10-29 10:16:30 +05302136 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002137
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302138 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2139 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2140 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2141 AR_RTC_FORCE_WAKE_ON_INT);
2142 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302143
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302144 /* When chip goes into network sleep, it could be waken
2145 * up by MCI_INT interrupt caused by BT's HW messages
2146 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2147 * rate (~100us). This will cause chip to leave and
2148 * re-enter network sleep mode frequently, which in
2149 * consequence will have WLAN MCI HW to generate lots of
2150 * SYS_WAKING and SYS_SLEEPING messages which will make
2151 * BT CPU to busy to process.
2152 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302153 if (ath9k_hw_mci_is_enabled(ah))
2154 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2155 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302156 /*
2157 * Clear the RTC force wake bit to allow the
2158 * mac to go to sleep.
2159 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302160 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302161
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302162 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302163 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302164 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002165
2166 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2167 if (AR_SREV_9300_20_OR_LATER(ah))
2168 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302169}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002170
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302171static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302172{
2173 u32 val;
2174 int i;
2175
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002176 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2177 if (AR_SREV_9300_20_OR_LATER(ah)) {
2178 REG_WRITE(ah, AR_WA, ah->WARegVal);
2179 udelay(10);
2180 }
2181
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302182 if ((REG_READ(ah, AR_RTC_STATUS) &
2183 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2184 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302185 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002186 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302187 if (!AR_SREV_9300_20_OR_LATER(ah))
2188 ath9k_hw_init_pll(ah, NULL);
2189 }
2190 if (AR_SREV_9100(ah))
2191 REG_SET_BIT(ah, AR_RTC_RESET,
2192 AR_RTC_RESET_EN);
2193
2194 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2195 AR_RTC_FORCE_WAKE_EN);
2196 udelay(50);
2197
2198 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2199 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2200 if (val == AR_RTC_STATUS_ON)
2201 break;
2202 udelay(50);
2203 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2204 AR_RTC_FORCE_WAKE_EN);
2205 }
2206 if (i == 0) {
2207 ath_err(ath9k_hw_common(ah),
2208 "Failed to wakeup in %uus\n",
2209 POWER_UP_TIME / 20);
2210 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002211 }
2212
Rajkumar Manoharancdbe4082012-10-25 17:16:53 +05302213 if (ath9k_hw_mci_is_enabled(ah))
2214 ar9003_mci_set_power_awake(ah);
2215
Sujithf1dc5602008-10-29 10:16:30 +05302216 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2217
2218 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002219}
2220
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002221bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302222{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002223 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302224 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302225 static const char *modes[] = {
2226 "AWAKE",
2227 "FULL-SLEEP",
2228 "NETWORK SLEEP",
2229 "UNDEFINED"
2230 };
Sujithf1dc5602008-10-29 10:16:30 +05302231
Gabor Juhoscbdec972009-07-24 17:27:22 +02002232 if (ah->power_mode == mode)
2233 return status;
2234
Joe Perchesd2182b62011-12-15 14:55:53 -08002235 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002236 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302237
2238 switch (mode) {
2239 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302240 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302241 break;
2242 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302243 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302244 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302245
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302246 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302247 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302248 break;
2249 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302250 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302251 break;
2252 default:
Joe Perches38002762010-12-02 19:12:36 -08002253 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302254 return false;
2255 }
Sujith2660b812009-02-09 13:27:26 +05302256 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302257
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002258 /*
2259 * XXX: If this warning never comes up after a while then
2260 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2261 * ath9k_hw_setpower() return type void.
2262 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302263
2264 if (!(ah->ah_flags & AH_UNPLUGGED))
2265 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002266
Sujithf1dc5602008-10-29 10:16:30 +05302267 return status;
2268}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002269EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302270
Sujithf1dc5602008-10-29 10:16:30 +05302271/*******************/
2272/* Beacon Handling */
2273/*******************/
2274
Sujithcbe61d82009-02-09 13:27:12 +05302275void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002276{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002277 int flags = 0;
2278
Sujith7d0d0df2010-04-16 11:53:57 +05302279 ENABLE_REGWRITE_BUFFER(ah);
2280
Sujith2660b812009-02-09 13:27:26 +05302281 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002282 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002283 REG_SET_BIT(ah, AR_TXCFG,
2284 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Felix Fietkaudd347f22011-03-22 21:54:17 +01002285 REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
2286 TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002287 flags |= AR_NDP_TIMER_EN;
Thomas Pedersen2664d662013-05-08 10:16:48 -07002288 case NL80211_IFTYPE_MESH_POINT:
Colin McCabed97809d2008-12-01 13:38:55 -08002289 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002290 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2291 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2292 TU_TO_USEC(ah->config.dma_beacon_response_time));
2293 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2294 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002295 flags |=
2296 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2297 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002298 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002299 ath_dbg(ath9k_hw_common(ah), BEACON,
2300 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002301 return;
2302 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002303 }
2304
Felix Fietkaudd347f22011-03-22 21:54:17 +01002305 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2306 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2307 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
2308 REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002309
Sujith7d0d0df2010-04-16 11:53:57 +05302310 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302311
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002312 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2313}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002314EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002315
Sujithcbe61d82009-02-09 13:27:12 +05302316void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302317 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002318{
2319 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302320 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002321 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002322
Sujith7d0d0df2010-04-16 11:53:57 +05302323 ENABLE_REGWRITE_BUFFER(ah);
2324
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002325 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
2326
2327 REG_WRITE(ah, AR_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302328 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002329 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302330 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002331
Sujith7d0d0df2010-04-16 11:53:57 +05302332 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302333
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002334 REG_RMW_FIELD(ah, AR_RSSI_THR,
2335 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2336
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302337 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002338
2339 if (bs->bs_sleepduration > beaconintval)
2340 beaconintval = bs->bs_sleepduration;
2341
2342 dtimperiod = bs->bs_dtimperiod;
2343 if (bs->bs_sleepduration > dtimperiod)
2344 dtimperiod = bs->bs_sleepduration;
2345
2346 if (beaconintval == dtimperiod)
2347 nextTbtt = bs->bs_nextdtim;
2348 else
2349 nextTbtt = bs->bs_nexttbtt;
2350
Joe Perchesd2182b62011-12-15 14:55:53 -08002351 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2352 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2353 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2354 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002355
Sujith7d0d0df2010-04-16 11:53:57 +05302356 ENABLE_REGWRITE_BUFFER(ah);
2357
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002358 REG_WRITE(ah, AR_NEXT_DTIM,
2359 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
2360 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2361
2362 REG_WRITE(ah, AR_SLEEP1,
2363 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2364 | AR_SLEEP1_ASSUME_DTIM);
2365
Sujith60b67f52008-08-07 10:52:38 +05302366 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002367 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2368 else
2369 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2370
2371 REG_WRITE(ah, AR_SLEEP2,
2372 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2373
2374 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
2375 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2376
Sujith7d0d0df2010-04-16 11:53:57 +05302377 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302378
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002379 REG_SET_BIT(ah, AR_TIMER_MODE,
2380 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2381 AR_DTIM_TIMER_EN);
2382
Sujith4af9cf42009-02-12 10:06:47 +05302383 /* TSF Out of Range Threshold */
2384 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002385}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002386EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002387
Sujithf1dc5602008-10-29 10:16:30 +05302388/*******************/
2389/* HW Capabilities */
2390/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002391
Felix Fietkau60540692011-07-19 08:46:44 +02002392static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2393{
2394 eeprom_chainmask &= chip_chainmask;
2395 if (eeprom_chainmask)
2396 return eeprom_chainmask;
2397 else
2398 return chip_chainmask;
2399}
2400
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002401/**
2402 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2403 * @ah: the atheros hardware data structure
2404 *
2405 * We enable DFS support upstream on chipsets which have passed a series
2406 * of tests. The testing requirements are going to be documented. Desired
2407 * test requirements are documented at:
2408 *
2409 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2410 *
2411 * Once a new chipset gets properly tested an individual commit can be used
2412 * to document the testing for DFS for that chipset.
2413 */
2414static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2415{
2416
2417 switch (ah->hw_version.macVersion) {
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002418 /* for temporary testing DFS with 9280 */
2419 case AR_SREV_VERSION_9280:
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002420 /* AR9580 will likely be our first target to get testing on */
2421 case AR_SREV_VERSION_9580:
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002422 return true;
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002423 default:
2424 return false;
2425 }
2426}
2427
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002428int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002429{
Sujith2660b812009-02-09 13:27:26 +05302430 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002431 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002432 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau60540692011-07-19 08:46:44 +02002433 unsigned int chip_chainmask;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002434
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302435 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002436 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002437
Sujithf74df6f2009-02-09 13:27:24 +05302438 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002439 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302440
Sujith2660b812009-02-09 13:27:26 +05302441 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302442 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002443 if (regulatory->current_rd == 0x64 ||
2444 regulatory->current_rd == 0x65)
2445 regulatory->current_rd += 5;
2446 else if (regulatory->current_rd == 0x41)
2447 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002448 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2449 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002450 }
Sujithdc2222a2008-08-14 13:26:55 +05302451
Sujithf74df6f2009-02-09 13:27:24 +05302452 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002453 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08002454 ath_err(common,
2455 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002456 return -EINVAL;
2457 }
2458
Felix Fietkaud4659912010-10-14 16:02:39 +02002459 if (eeval & AR5416_OPFLAGS_11A)
2460 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002461
Felix Fietkaud4659912010-10-14 16:02:39 +02002462 if (eeval & AR5416_OPFLAGS_11G)
2463 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05302464
Sujith Manoharane41db612012-09-10 09:20:12 +05302465 if (AR_SREV_9485(ah) ||
2466 AR_SREV_9285(ah) ||
2467 AR_SREV_9330(ah) ||
2468 AR_SREV_9565(ah))
Felix Fietkau60540692011-07-19 08:46:44 +02002469 chip_chainmask = 1;
Mohammed Shafi Shajakhanba5736a2011-11-30 21:10:52 +05302470 else if (AR_SREV_9462(ah))
2471 chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002472 else if (!AR_SREV_9280_20_OR_LATER(ah))
2473 chip_chainmask = 7;
2474 else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
2475 chip_chainmask = 3;
2476 else
2477 chip_chainmask = 7;
2478
Sujithf74df6f2009-02-09 13:27:24 +05302479 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002480 /*
2481 * For AR9271 we will temporarilly uses the rx chainmax as read from
2482 * the EEPROM.
2483 */
Sujith8147f5d2009-02-20 15:13:23 +05302484 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002485 !(eeval & AR5416_OPFLAGS_11A) &&
2486 !(AR_SREV_9271(ah)))
2487 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302488 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002489 else if (AR_SREV_9100(ah))
2490 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302491 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002492 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302493 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302494
Felix Fietkau60540692011-07-19 08:46:44 +02002495 pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
2496 pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002497 ah->txchainmask = pCap->tx_chainmask;
2498 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002499
Felix Fietkau7a370812010-09-22 12:34:52 +02002500 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302501
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002502 /* enable key search for every frame in an aggregate */
2503 if (AR_SREV_9300_20_OR_LATER(ah))
2504 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2505
Bruno Randolfce2220d2010-09-17 11:36:25 +09002506 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2507
Felix Fietkau0db156e2011-03-23 20:57:29 +01002508 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302509 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2510 else
2511 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2512
Sujith5b5fa352010-03-17 14:25:15 +05302513 if (AR_SREV_9271(ah))
2514 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302515 else if (AR_DEVID_7010(ah))
2516 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302517 else if (AR_SREV_9300_20_OR_LATER(ah))
2518 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2519 else if (AR_SREV_9287_11_OR_LATER(ah))
2520 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002521 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302522 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002523 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302524 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2525 else
2526 pCap->num_gpio_pins = AR_NUM_GPIO;
2527
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302528 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302529 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302530 else
Sujithf1dc5602008-10-29 10:16:30 +05302531 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302532
Johannes Berg74e13062013-07-03 20:55:38 +02002533#ifdef CONFIG_ATH9K_RFKILL
Sujith2660b812009-02-09 13:27:26 +05302534 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2535 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2536 ah->rfkill_gpio =
2537 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2538 ah->rfkill_polarity =
2539 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302540
2541 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2542 }
2543#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002544 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302545 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2546 else
2547 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302548
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302549 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302550 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2551 else
2552 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2553
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002554 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002555 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Sujith Manoharana4a29542012-09-10 09:20:03 +05302556 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002557 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2558
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002559 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2560 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2561 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002562 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002563 pCap->txs_len = sizeof(struct ar9003_txs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002564 } else {
2565 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002566 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002567 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002568 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002569
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002570 if (AR_SREV_9300_20_OR_LATER(ah))
2571 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2572
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002573 if (AR_SREV_9300_20_OR_LATER(ah))
2574 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2575
Felix Fietkaua42acef2010-09-22 12:34:54 +02002576 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002577 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2578
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302579 if (AR_SREV_9285(ah)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002580 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2581 ant_div_ctl1 =
2582 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302583 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002584 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302585 ath_info(common, "Enable LNA combining\n");
2586 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002587 }
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302588 }
2589
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302590 if (AR_SREV_9300_20_OR_LATER(ah)) {
2591 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2592 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2593 }
2594
Sujith Manoharan06236e52012-09-16 08:07:12 +05302595 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302596 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302597 if ((ant_div_ctl1 >> 0x6) == 0x3) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302598 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302599 ath_info(common, "Enable LNA combining\n");
2600 }
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302601 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002602
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002603 if (ath9k_hw_dfs_tested(ah))
2604 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2605
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002606 tx_chainmask = pCap->tx_chainmask;
2607 rx_chainmask = pCap->rx_chainmask;
2608 while (tx_chainmask || rx_chainmask) {
2609 if (tx_chainmask & BIT(0))
2610 pCap->max_txchains++;
2611 if (rx_chainmask & BIT(0))
2612 pCap->max_rxchains++;
2613
2614 tx_chainmask >>= 1;
2615 rx_chainmask >>= 1;
2616 }
2617
Sujith Manoharana4a29542012-09-10 09:20:03 +05302618 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302619 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2620 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2621
Sujith Manoharan2b5e54e2013-06-24 18:18:46 +05302622 if (AR_SREV_9462_20_OR_LATER(ah))
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302623 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302624 }
2625
Sujith Manoharan846e4382013-06-03 09:19:24 +05302626 if (AR_SREV_9462(ah))
2627 pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE;
Mohammed Shafi Shajakhand6878092012-07-10 14:55:17 +05302628
Sujith Manoharan0f21ee82012-12-10 07:22:37 +05302629 if (AR_SREV_9300_20_OR_LATER(ah) &&
2630 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2631 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2632
Sujith Manoharan81dc75b2013-07-16 12:03:18 +05302633 /*
2634 * Fast channel change across bands is available
2635 * only for AR9462 and AR9565.
2636 */
2637 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
2638 pCap->hw_caps |= ATH9K_HW_CAP_FCC_BAND_SWITCH;
2639
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002640 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002641}
2642
Sujithf1dc5602008-10-29 10:16:30 +05302643/****************************/
2644/* GPIO / RFKILL / Antennae */
2645/****************************/
2646
Sujithcbe61d82009-02-09 13:27:12 +05302647static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302648 u32 gpio, u32 type)
2649{
2650 int addr;
2651 u32 gpio_shift, tmp;
2652
2653 if (gpio > 11)
2654 addr = AR_GPIO_OUTPUT_MUX3;
2655 else if (gpio > 5)
2656 addr = AR_GPIO_OUTPUT_MUX2;
2657 else
2658 addr = AR_GPIO_OUTPUT_MUX1;
2659
2660 gpio_shift = (gpio % 6) * 5;
2661
2662 if (AR_SREV_9280_20_OR_LATER(ah)
2663 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2664 REG_RMW(ah, addr, (type << gpio_shift),
2665 (0x1f << gpio_shift));
2666 } else {
2667 tmp = REG_READ(ah, addr);
2668 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2669 tmp &= ~(0x1f << gpio_shift);
2670 tmp |= (type << gpio_shift);
2671 REG_WRITE(ah, addr, tmp);
2672 }
2673}
2674
Sujithcbe61d82009-02-09 13:27:12 +05302675void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302676{
2677 u32 gpio_shift;
2678
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002679 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302680
Sujith88c1f4f2010-06-30 14:46:31 +05302681 if (AR_DEVID_7010(ah)) {
2682 gpio_shift = gpio;
2683 REG_RMW(ah, AR7010_GPIO_OE,
2684 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2685 (AR7010_GPIO_OE_MASK << gpio_shift));
2686 return;
2687 }
Sujithf1dc5602008-10-29 10:16:30 +05302688
Sujith88c1f4f2010-06-30 14:46:31 +05302689 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302690 REG_RMW(ah,
2691 AR_GPIO_OE_OUT,
2692 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2693 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2694}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002695EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302696
Sujithcbe61d82009-02-09 13:27:12 +05302697u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302698{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302699#define MS_REG_READ(x, y) \
2700 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2701
Sujith2660b812009-02-09 13:27:26 +05302702 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302703 return 0xffffffff;
2704
Sujith88c1f4f2010-06-30 14:46:31 +05302705 if (AR_DEVID_7010(ah)) {
2706 u32 val;
2707 val = REG_READ(ah, AR7010_GPIO_IN);
2708 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2709 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002710 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2711 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002712 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302713 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002714 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302715 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002716 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302717 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002718 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302719 return MS_REG_READ(AR928X, gpio) != 0;
2720 else
2721 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302722}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002723EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302724
Sujithcbe61d82009-02-09 13:27:12 +05302725void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302726 u32 ah_signal_type)
2727{
2728 u32 gpio_shift;
2729
Sujith88c1f4f2010-06-30 14:46:31 +05302730 if (AR_DEVID_7010(ah)) {
2731 gpio_shift = gpio;
2732 REG_RMW(ah, AR7010_GPIO_OE,
2733 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2734 (AR7010_GPIO_OE_MASK << gpio_shift));
2735 return;
2736 }
2737
Sujithf1dc5602008-10-29 10:16:30 +05302738 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302739 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302740 REG_RMW(ah,
2741 AR_GPIO_OE_OUT,
2742 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2743 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2744}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002745EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302746
Sujithcbe61d82009-02-09 13:27:12 +05302747void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302748{
Sujith88c1f4f2010-06-30 14:46:31 +05302749 if (AR_DEVID_7010(ah)) {
2750 val = val ? 0 : 1;
2751 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2752 AR_GPIO_BIT(gpio));
2753 return;
2754 }
2755
Sujith5b5fa352010-03-17 14:25:15 +05302756 if (AR_SREV_9271(ah))
2757 val = ~val;
2758
Sujithf1dc5602008-10-29 10:16:30 +05302759 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2760 AR_GPIO_BIT(gpio));
2761}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002762EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302763
Sujithcbe61d82009-02-09 13:27:12 +05302764void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302765{
2766 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2767}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002768EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302769
Sujithf1dc5602008-10-29 10:16:30 +05302770/*********************/
2771/* General Operation */
2772/*********************/
2773
Sujithcbe61d82009-02-09 13:27:12 +05302774u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302775{
2776 u32 bits = REG_READ(ah, AR_RX_FILTER);
2777 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2778
2779 if (phybits & AR_PHY_ERR_RADAR)
2780 bits |= ATH9K_RX_FILTER_PHYRADAR;
2781 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2782 bits |= ATH9K_RX_FILTER_PHYERR;
2783
2784 return bits;
2785}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002786EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302787
Sujithcbe61d82009-02-09 13:27:12 +05302788void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302789{
2790 u32 phybits;
2791
Sujith7d0d0df2010-04-16 11:53:57 +05302792 ENABLE_REGWRITE_BUFFER(ah);
2793
Sujith Manoharana4a29542012-09-10 09:20:03 +05302794 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302795 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2796
Sujith7ea310b2009-09-03 12:08:43 +05302797 REG_WRITE(ah, AR_RX_FILTER, bits);
2798
Sujithf1dc5602008-10-29 10:16:30 +05302799 phybits = 0;
2800 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2801 phybits |= AR_PHY_ERR_RADAR;
2802 if (bits & ATH9K_RX_FILTER_PHYERR)
2803 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2804 REG_WRITE(ah, AR_PHY_ERR, phybits);
2805
2806 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002807 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302808 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002809 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302810
2811 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302812}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002813EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302814
Sujithcbe61d82009-02-09 13:27:12 +05302815bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302816{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302817 if (ath9k_hw_mci_is_enabled(ah))
2818 ar9003_mci_bt_gain_ctrl(ah);
2819
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302820 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2821 return false;
2822
2823 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002824 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302825 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302826}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002827EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302828
Sujithcbe61d82009-02-09 13:27:12 +05302829bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302830{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002831 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302832 return false;
2833
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302834 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2835 return false;
2836
2837 ath9k_hw_init_pll(ah, NULL);
2838 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302839}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002840EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302841
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002842static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302843{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002844 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002845
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002846 if (IS_CHAN_2GHZ(chan))
2847 gain_param = EEP_ANTENNA_GAIN_2G;
2848 else
2849 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302850
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002851 return ah->eep_ops->get_eeprom(ah, gain_param);
2852}
2853
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002854void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2855 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002856{
2857 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2858 struct ieee80211_channel *channel;
2859 int chan_pwr, new_pwr, max_gain;
2860 int ant_gain, ant_reduction = 0;
2861
2862 if (!chan)
2863 return;
2864
2865 channel = chan->chan;
2866 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2867 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2868 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2869
2870 ant_gain = get_antenna_gain(ah, chan);
2871 if (ant_gain > max_gain)
2872 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302873
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002874 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002875 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002876 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002877}
2878
2879void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2880{
2881 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2882 struct ath9k_channel *chan = ah->curchan;
2883 struct ieee80211_channel *channel = chan->chan;
2884
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002885 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002886 if (test)
2887 channel->max_power = MAX_RATE_POWER / 2;
2888
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002889 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002890
2891 if (test)
2892 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302893}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002894EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302895
Sujithcbe61d82009-02-09 13:27:12 +05302896void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302897{
Sujith2660b812009-02-09 13:27:26 +05302898 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302899}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002900EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302901
Sujithcbe61d82009-02-09 13:27:12 +05302902void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302903{
2904 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2905 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2906}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002907EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302908
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002909void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302910{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002911 struct ath_common *common = ath9k_hw_common(ah);
2912
2913 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2914 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2915 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302916}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002917EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302918
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002919#define ATH9K_MAX_TSF_READ 10
2920
Sujithcbe61d82009-02-09 13:27:12 +05302921u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302922{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002923 u32 tsf_lower, tsf_upper1, tsf_upper2;
2924 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302925
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002926 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2927 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2928 tsf_lower = REG_READ(ah, AR_TSF_L32);
2929 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2930 if (tsf_upper2 == tsf_upper1)
2931 break;
2932 tsf_upper1 = tsf_upper2;
2933 }
Sujithf1dc5602008-10-29 10:16:30 +05302934
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002935 WARN_ON( i == ATH9K_MAX_TSF_READ );
2936
2937 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302938}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002939EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302940
Sujithcbe61d82009-02-09 13:27:12 +05302941void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002942{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002943 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002944 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002945}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002946EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002947
Sujithcbe61d82009-02-09 13:27:12 +05302948void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302949{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002950 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2951 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002952 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002953 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002954
Sujithf1dc5602008-10-29 10:16:30 +05302955 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002956}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002957EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002958
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302959void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002960{
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302961 if (set)
Sujith2660b812009-02-09 13:27:26 +05302962 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002963 else
Sujith2660b812009-02-09 13:27:26 +05302964 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002965}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002966EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002967
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002968void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002969{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002970 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302971 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002972
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002973 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302974 macmode = AR_2040_JOINED_RX_CLEAR;
2975 else
2976 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002977
Sujithf1dc5602008-10-29 10:16:30 +05302978 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002979}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302980
2981/* HW Generic timers configuration */
2982
2983static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2984{
2985 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2986 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2987 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2988 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2989 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2990 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2991 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2992 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2993 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2994 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2995 AR_NDP2_TIMER_MODE, 0x0002},
2996 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2997 AR_NDP2_TIMER_MODE, 0x0004},
2998 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2999 AR_NDP2_TIMER_MODE, 0x0008},
3000 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
3001 AR_NDP2_TIMER_MODE, 0x0010},
3002 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
3003 AR_NDP2_TIMER_MODE, 0x0020},
3004 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
3005 AR_NDP2_TIMER_MODE, 0x0040},
3006 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
3007 AR_NDP2_TIMER_MODE, 0x0080}
3008};
3009
3010/* HW generic timer primitives */
3011
3012/* compute and clear index of rightmost 1 */
3013static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
3014{
3015 u32 b;
3016
3017 b = *mask;
3018 b &= (0-b);
3019 *mask &= ~b;
3020 b *= debruijn32;
3021 b >>= 27;
3022
3023 return timer_table->gen_timer_index[b];
3024}
3025
Felix Fietkaudd347f22011-03-22 21:54:17 +01003026u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303027{
3028 return REG_READ(ah, AR_TSF_L32);
3029}
Felix Fietkaudd347f22011-03-22 21:54:17 +01003030EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303031
3032struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
3033 void (*trigger)(void *),
3034 void (*overflow)(void *),
3035 void *arg,
3036 u8 timer_index)
3037{
3038 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3039 struct ath_gen_timer *timer;
3040
3041 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
Joe Perches14f8dc42013-02-07 11:46:27 +00003042 if (timer == NULL)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303043 return NULL;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303044
3045 /* allocate a hardware generic timer slot */
3046 timer_table->timers[timer_index] = timer;
3047 timer->index = timer_index;
3048 timer->trigger = trigger;
3049 timer->overflow = overflow;
3050 timer->arg = arg;
3051
3052 return timer;
3053}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003054EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303055
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003056void ath9k_hw_gen_timer_start(struct ath_hw *ah,
3057 struct ath_gen_timer *timer,
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303058 u32 trig_timeout,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003059 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303060{
3061 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303062 u32 tsf, timer_next;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303063
3064 BUG_ON(!timer_period);
3065
3066 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
3067
3068 tsf = ath9k_hw_gettsf32(ah);
3069
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303070 timer_next = tsf + trig_timeout;
3071
Sujith Manoharan14335312013-06-18 10:13:39 +05303072 ath_dbg(ath9k_hw_common(ah), BTCOEX,
Joe Perches226afe62010-12-02 19:12:37 -08003073 "current tsf %x period %x timer_next %x\n",
3074 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303075
3076 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303077 * Program generic timer registers
3078 */
3079 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
3080 timer_next);
3081 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
3082 timer_period);
3083 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3084 gen_tmr_configuration[timer->index].mode_mask);
3085
Sujith Manoharana4a29542012-09-10 09:20:03 +05303086 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303087 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303088 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303089 * to use. But we still follow the old rule, 0 - 7 use tsf and
3090 * 8 - 15 use tsf2.
3091 */
3092 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
3093 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3094 (1 << timer->index));
3095 else
3096 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3097 (1 << timer->index));
3098 }
3099
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303100 /* Enable both trigger and thresh interrupt masks */
3101 REG_SET_BIT(ah, AR_IMR_S5,
3102 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3103 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303104}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003105EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303106
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003107void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303108{
3109 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3110
3111 if ((timer->index < AR_FIRST_NDP_TIMER) ||
3112 (timer->index >= ATH_MAX_GEN_TIMER)) {
3113 return;
3114 }
3115
3116 /* Clear generic timer enable bits. */
3117 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3118 gen_tmr_configuration[timer->index].mode_mask);
3119
Sujith Manoharanb7f59762012-09-11 10:46:24 +05303120 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3121 /*
3122 * Need to switch back to TSF if it was using TSF2.
3123 */
3124 if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
3125 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3126 (1 << timer->index));
3127 }
3128 }
3129
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303130 /* Disable both trigger and thresh interrupt masks */
3131 REG_CLR_BIT(ah, AR_IMR_S5,
3132 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3133 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
3134
3135 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303136}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003137EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303138
3139void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
3140{
3141 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3142
3143 /* free the hardware generic timer slot */
3144 timer_table->timers[timer->index] = NULL;
3145 kfree(timer);
3146}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003147EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303148
3149/*
3150 * Generic Timer Interrupts handling
3151 */
3152void ath_gen_timer_isr(struct ath_hw *ah)
3153{
3154 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3155 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003156 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303157 u32 trigger_mask, thresh_mask, index;
3158
3159 /* get hardware generic timer interrupt status */
3160 trigger_mask = ah->intr_gen_timer_trigger;
3161 thresh_mask = ah->intr_gen_timer_thresh;
3162 trigger_mask &= timer_table->timer_mask.val;
3163 thresh_mask &= timer_table->timer_mask.val;
3164
3165 trigger_mask &= ~thresh_mask;
3166
3167 while (thresh_mask) {
3168 index = rightmost_index(timer_table, &thresh_mask);
3169 timer = timer_table->timers[index];
3170 BUG_ON(!timer);
Sujith Manoharan14335312013-06-18 10:13:39 +05303171 ath_dbg(common, BTCOEX, "TSF overflow for Gen timer %d\n",
Joe Perchesd2182b62011-12-15 14:55:53 -08003172 index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303173 timer->overflow(timer->arg);
3174 }
3175
3176 while (trigger_mask) {
3177 index = rightmost_index(timer_table, &trigger_mask);
3178 timer = timer_table->timers[index];
3179 BUG_ON(!timer);
Sujith Manoharan14335312013-06-18 10:13:39 +05303180 ath_dbg(common, BTCOEX,
Joe Perches226afe62010-12-02 19:12:37 -08003181 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303182 timer->trigger(timer->arg);
3183 }
3184}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003185EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003186
Sujith05020d22010-03-17 14:25:23 +05303187/********/
3188/* HTC */
3189/********/
3190
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003191static struct {
3192 u32 version;
3193 const char * name;
3194} ath_mac_bb_names[] = {
3195 /* Devices with external radios */
3196 { AR_SREV_VERSION_5416_PCI, "5416" },
3197 { AR_SREV_VERSION_5416_PCIE, "5418" },
3198 { AR_SREV_VERSION_9100, "9100" },
3199 { AR_SREV_VERSION_9160, "9160" },
3200 /* Single-chip solutions */
3201 { AR_SREV_VERSION_9280, "9280" },
3202 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003203 { AR_SREV_VERSION_9287, "9287" },
3204 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003205 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003206 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003207 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303208 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303209 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003210 { AR_SREV_VERSION_9550, "9550" },
Sujith Manoharan77fac462012-09-11 20:09:18 +05303211 { AR_SREV_VERSION_9565, "9565" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003212};
3213
3214/* For devices with external radios */
3215static struct {
3216 u16 version;
3217 const char * name;
3218} ath_rf_names[] = {
3219 { 0, "5133" },
3220 { AR_RAD5133_SREV_MAJOR, "5133" },
3221 { AR_RAD5122_SREV_MAJOR, "5122" },
3222 { AR_RAD2133_SREV_MAJOR, "2133" },
3223 { AR_RAD2122_SREV_MAJOR, "2122" }
3224};
3225
3226/*
3227 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3228 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003229static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003230{
3231 int i;
3232
3233 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3234 if (ath_mac_bb_names[i].version == mac_bb_version) {
3235 return ath_mac_bb_names[i].name;
3236 }
3237 }
3238
3239 return "????";
3240}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003241
3242/*
3243 * Return the RF name. "????" is returned if the RF is unknown.
3244 * Used for devices with external radios.
3245 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003246static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003247{
3248 int i;
3249
3250 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3251 if (ath_rf_names[i].version == rf_version) {
3252 return ath_rf_names[i].name;
3253 }
3254 }
3255
3256 return "????";
3257}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003258
3259void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3260{
3261 int used;
3262
3263 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003264 if (AR_SREV_9280_20_OR_LATER(ah)) {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003265 used = scnprintf(hw_name, len,
3266 "Atheros AR%s Rev:%x",
3267 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3268 ah->hw_version.macRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003269 }
3270 else {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003271 used = scnprintf(hw_name, len,
3272 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3273 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3274 ah->hw_version.macRev,
3275 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
3276 & AR_RADIO_SREV_MAJOR)),
3277 ah->hw_version.phyRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003278 }
3279
3280 hw_name[used] = '\0';
3281}
3282EXPORT_SYMBOL(ath9k_hw_name);