blob: 73698a497e4a53364ecd52a21d7eae14415214c3 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
Tomi Valkeinen559d6702009-11-03 11:23:50 +02002 * Copyright (C) 2009 Nokia Corporation
3 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
4 *
5 * Some code and ideas taken from drivers/video/omap/ driver
6 * by Imre Deak.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License version 2 as published by
10 * the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program. If not, see <http://www.gnu.org/licenses/>.
19 */
20
21#define DSS_SUBSYS_NAME "DSS"
22
Laurent Pinchart11765d12017-08-05 01:44:01 +030023#include <linux/debugfs.h>
Laurent Pincharta921c1a2017-10-13 17:59:01 +030024#include <linux/dma-mapping.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020025#include <linux/kernel.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020026#include <linux/module.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020027#include <linux/io.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020029#include <linux/err.h>
30#include <linux/delay.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020031#include <linux/seq_file.h>
32#include <linux/clk.h>
Arnd Bergmann2639d6b2016-05-09 23:51:27 +020033#include <linux/pinctrl/consumer.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030034#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030035#include <linux/pm_runtime.h>
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053036#include <linux/gfp.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030037#include <linux/sizes.h>
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +053038#include <linux/mfd/syscon.h>
39#include <linux/regmap.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020040#include <linux/of.h>
Laurent Pinchart18daeb82017-08-05 01:43:58 +030041#include <linux/of_device.h>
Rob Herring09bffa62017-03-22 08:26:08 -050042#include <linux/of_graph.h>
Tomi Valkeinen99767542014-07-04 13:38:27 +053043#include <linux/regulator/consumer.h>
Tomi Valkeinencb17a4a2015-02-25 12:08:14 +020044#include <linux/suspend.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030045#include <linux/component.h>
Laurent Pinchart18daeb82017-08-05 01:43:58 +030046#include <linux/sys_soc.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020047
Peter Ujfalusi32043da2016-05-27 14:40:49 +030048#include "omapdss.h"
Tomi Valkeinen559d6702009-11-03 11:23:50 +020049#include "dss.h"
50
Tomi Valkeinen559d6702009-11-03 11:23:50 +020051struct dss_reg {
52 u16 idx;
53};
54
55#define DSS_REG(idx) ((const struct dss_reg) { idx })
56
57#define DSS_REVISION DSS_REG(0x0000)
58#define DSS_SYSCONFIG DSS_REG(0x0010)
59#define DSS_SYSSTATUS DSS_REG(0x0014)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020060#define DSS_CONTROL DSS_REG(0x0040)
61#define DSS_SDI_CONTROL DSS_REG(0x0044)
62#define DSS_PLL_CONTROL DSS_REG(0x0048)
63#define DSS_SDI_STATUS DSS_REG(0x005C)
64
65#define REG_GET(idx, start, end) \
66 FLD_GET(dss_read_reg(idx), start, end)
67
68#define REG_FLD_MOD(idx, val, start, end) \
69 dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
70
Laurent Pinchartfecea252017-08-05 01:43:52 +030071struct dss_ops {
Laurent Pinchart8aea8e62018-02-13 14:00:24 +020072 int (*dpi_select_source)(struct dss_device *dss, int port,
73 enum omap_channel channel);
74 int (*select_lcd_source)(struct dss_device *dss,
75 enum omap_channel channel,
76 enum dss_clk_source clk_src);
Laurent Pinchartfecea252017-08-05 01:43:52 +030077};
78
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053079struct dss_features {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +030080 enum dss_model model;
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053081 u8 fck_div_max;
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +030082 unsigned int fck_freq_max;
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053083 u8 dss_fck_multiplier;
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020084 const char *parent_clk_name;
Tomi Valkeinen234f9a22014-12-11 15:59:31 +020085 const enum omap_display_type *ports;
Archit Taneja387ce9f2014-05-22 17:01:57 +053086 int num_ports;
Laurent Pinchart51919572017-08-05 01:44:18 +030087 const enum omap_dss_output_id *outputs;
Laurent Pinchartfecea252017-08-05 01:43:52 +030088 const struct dss_ops *ops;
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +030089 struct dss_reg_field dispc_clk_switch;
Laurent Pinchart4569ab72017-08-05 01:44:13 +030090 bool has_lcd_clk_src;
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053091};
92
Laurent Pinchart0e546df2018-02-13 14:00:20 +020093static struct dss_device dss;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020094
Taneja, Archit235e7db2011-03-14 23:28:21 -050095static const char * const dss_generic_clk_source_names[] = {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +030096 [DSS_CLK_SRC_FCK] = "FCK",
97 [DSS_CLK_SRC_PLL1_1] = "PLL1:1",
98 [DSS_CLK_SRC_PLL1_2] = "PLL1:2",
Tomi Valkeinenb5d8c752016-05-17 14:12:35 +030099 [DSS_CLK_SRC_PLL1_3] = "PLL1:3",
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300100 [DSS_CLK_SRC_PLL2_1] = "PLL2:1",
101 [DSS_CLK_SRC_PLL2_2] = "PLL2:2",
Tomi Valkeinenb5d8c752016-05-17 14:12:35 +0300102 [DSS_CLK_SRC_PLL2_3] = "PLL2:3",
103 [DSS_CLK_SRC_HDMI_PLL] = "HDMI PLL",
Archit Taneja067a57e2011-03-02 11:57:25 +0530104};
105
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200106static inline void dss_write_reg(const struct dss_reg idx, u32 val)
107{
108 __raw_writel(val, dss.base + idx.idx);
109}
110
111static inline u32 dss_read_reg(const struct dss_reg idx)
112{
113 return __raw_readl(dss.base + idx.idx);
114}
115
116#define SR(reg) \
117 dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
118#define RR(reg) \
119 dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
120
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300121static void dss_save_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200122{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300123 DSSDBG("dss_save_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200124
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200125 SR(CONTROL);
126
Laurent Pinchart51919572017-08-05 01:44:18 +0300127 if (dss.feat->outputs[OMAP_DSS_CHANNEL_LCD] & OMAP_DSS_OUTPUT_SDI) {
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200128 SR(SDI_CONTROL);
129 SR(PLL_CONTROL);
130 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300131
132 dss.ctx_valid = true;
133
134 DSSDBG("context saved\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200135}
136
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300137static void dss_restore_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200138{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300139 DSSDBG("dss_restore_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200140
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300141 if (!dss.ctx_valid)
142 return;
143
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200144 RR(CONTROL);
145
Laurent Pinchart51919572017-08-05 01:44:18 +0300146 if (dss.feat->outputs[OMAP_DSS_CHANNEL_LCD] & OMAP_DSS_OUTPUT_SDI) {
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200147 RR(SDI_CONTROL);
148 RR(PLL_CONTROL);
149 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300150
151 DSSDBG("context restored\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200152}
153
154#undef SR
155#undef RR
156
Laurent Pinchart27260992018-02-13 14:00:22 +0200157void dss_ctrl_pll_enable(struct dss_pll *pll, bool enable)
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530158{
Laurent Pinchartd11e5c82018-02-11 15:07:34 +0200159 unsigned int shift;
160 unsigned int val;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530161
Laurent Pinchart27260992018-02-13 14:00:22 +0200162 if (!pll->dss->syscon_pll_ctrl)
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530163 return;
164
165 val = !enable;
166
Laurent Pinchart27260992018-02-13 14:00:22 +0200167 switch (pll->id) {
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530168 case DSS_PLL_VIDEO1:
169 shift = 0;
170 break;
171 case DSS_PLL_VIDEO2:
172 shift = 1;
173 break;
174 case DSS_PLL_HDMI:
175 shift = 2;
176 break;
177 default:
Laurent Pinchart27260992018-02-13 14:00:22 +0200178 DSSERR("illegal DSS PLL ID %d\n", pll->id);
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530179 return;
180 }
181
Laurent Pinchart27260992018-02-13 14:00:22 +0200182 regmap_update_bits(pll->dss->syscon_pll_ctrl,
183 pll->dss->syscon_pll_ctrl_offset,
184 1 << shift, val << shift);
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530185}
186
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300187static int dss_ctrl_pll_set_control_mux(enum dss_clk_source clk_src,
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530188 enum omap_channel channel)
189{
Laurent Pinchartd11e5c82018-02-11 15:07:34 +0200190 unsigned int shift, val;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530191
192 if (!dss.syscon_pll_ctrl)
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300193 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530194
195 switch (channel) {
196 case OMAP_DSS_CHANNEL_LCD:
197 shift = 3;
198
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300199 switch (clk_src) {
200 case DSS_CLK_SRC_PLL1_1:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530201 val = 0; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300202 case DSS_CLK_SRC_HDMI_PLL:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530203 val = 1; break;
204 default:
205 DSSERR("error in PLL mux config for LCD\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300206 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530207 }
208
209 break;
210 case OMAP_DSS_CHANNEL_LCD2:
211 shift = 5;
212
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300213 switch (clk_src) {
214 case DSS_CLK_SRC_PLL1_3:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530215 val = 0; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300216 case DSS_CLK_SRC_PLL2_3:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530217 val = 1; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300218 case DSS_CLK_SRC_HDMI_PLL:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530219 val = 2; break;
220 default:
221 DSSERR("error in PLL mux config for LCD2\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300222 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530223 }
224
225 break;
226 case OMAP_DSS_CHANNEL_LCD3:
227 shift = 7;
228
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300229 switch (clk_src) {
230 case DSS_CLK_SRC_PLL2_1:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530231 val = 0; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300232 case DSS_CLK_SRC_PLL1_3:
233 val = 1; break;
234 case DSS_CLK_SRC_HDMI_PLL:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530235 val = 2; break;
236 default:
237 DSSERR("error in PLL mux config for LCD3\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300238 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530239 }
240
241 break;
242 default:
243 DSSERR("error in PLL mux config\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300244 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530245 }
246
247 regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
248 0x3 << shift, val << shift);
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300249
250 return 0;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530251}
252
Laurent Pinchartd7157df2018-02-13 14:00:23 +0200253void dss_sdi_init(struct dss_device *dss, int datapairs)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200254{
255 u32 l;
256
257 BUG_ON(datapairs > 3 || datapairs < 1);
258
259 l = dss_read_reg(DSS_SDI_CONTROL);
260 l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
261 l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
262 l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
263 dss_write_reg(DSS_SDI_CONTROL, l);
264
265 l = dss_read_reg(DSS_PLL_CONTROL);
266 l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
267 l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
268 l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
269 dss_write_reg(DSS_PLL_CONTROL, l);
270}
271
Laurent Pinchartd7157df2018-02-13 14:00:23 +0200272int dss_sdi_enable(struct dss_device *dss)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200273{
274 unsigned long timeout;
275
276 dispc_pck_free_enable(1);
277
278 /* Reset SDI PLL */
279 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
280 udelay(1); /* wait 2x PCLK */
281
282 /* Lock SDI PLL */
283 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
284
285 /* Waiting for PLL lock request to complete */
286 timeout = jiffies + msecs_to_jiffies(500);
287 while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
288 if (time_after_eq(jiffies, timeout)) {
289 DSSERR("PLL lock request timed out\n");
290 goto err1;
291 }
292 }
293
294 /* Clearing PLL_GO bit */
295 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
296
297 /* Waiting for PLL to lock */
298 timeout = jiffies + msecs_to_jiffies(500);
299 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
300 if (time_after_eq(jiffies, timeout)) {
301 DSSERR("PLL lock timed out\n");
302 goto err1;
303 }
304 }
305
306 dispc_lcd_enable_signal(1);
307
308 /* Waiting for SDI reset to complete */
309 timeout = jiffies + msecs_to_jiffies(500);
310 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
311 if (time_after_eq(jiffies, timeout)) {
312 DSSERR("SDI reset timed out\n");
313 goto err2;
314 }
315 }
316
317 return 0;
318
319 err2:
320 dispc_lcd_enable_signal(0);
321 err1:
322 /* Reset SDI PLL */
323 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
324
325 dispc_pck_free_enable(0);
326
327 return -ETIMEDOUT;
328}
329
Laurent Pinchartd7157df2018-02-13 14:00:23 +0200330void dss_sdi_disable(struct dss_device *dss)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200331{
332 dispc_lcd_enable_signal(0);
333
334 dispc_pck_free_enable(0);
335
336 /* Reset SDI PLL */
337 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
338}
339
Tomi Valkeinen407bd562016-05-17 13:50:55 +0300340const char *dss_get_clk_source_name(enum dss_clk_source clk_src)
Archit Taneja067a57e2011-03-02 11:57:25 +0530341{
Taneja, Archit235e7db2011-03-14 23:28:21 -0500342 return dss_generic_clk_source_names[clk_src];
Archit Taneja067a57e2011-03-02 11:57:25 +0530343}
344
Laurent Pinchart9be9d7e2017-10-13 17:59:02 +0300345#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
346static void dss_dump_clocks(struct seq_file *s)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200347{
Tomi Valkeinen557a1542016-05-17 13:49:18 +0300348 const char *fclk_name;
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500349 unsigned long fclk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200350
Laurent Pinchart7b295252018-02-13 14:00:21 +0200351 if (dss_runtime_get(&dss))
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300352 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200353
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200354 seq_printf(s, "- DSS -\n");
355
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300356 fclk_name = dss_get_clk_source_name(DSS_CLK_SRC_FCK);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300357 fclk_rate = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200358
Tomi Valkeinen557a1542016-05-17 13:49:18 +0300359 seq_printf(s, "%s = %lu\n",
360 fclk_name,
Tomi Valkeinen9c15d762013-11-01 11:36:10 +0200361 fclk_rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200362
Laurent Pinchart7b295252018-02-13 14:00:21 +0200363 dss_runtime_put(&dss);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200364}
Laurent Pinchart9be9d7e2017-10-13 17:59:02 +0300365#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200366
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200367static void dss_dump_regs(struct seq_file *s)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200368{
369#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
370
Laurent Pinchart7b295252018-02-13 14:00:21 +0200371 if (dss_runtime_get(&dss))
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300372 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200373
374 DUMPREG(DSS_REVISION);
375 DUMPREG(DSS_SYSCONFIG);
376 DUMPREG(DSS_SYSSTATUS);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200377 DUMPREG(DSS_CONTROL);
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200378
Laurent Pinchart51919572017-08-05 01:44:18 +0300379 if (dss.feat->outputs[OMAP_DSS_CHANNEL_LCD] & OMAP_DSS_OUTPUT_SDI) {
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200380 DUMPREG(DSS_SDI_CONTROL);
381 DUMPREG(DSS_PLL_CONTROL);
382 DUMPREG(DSS_SDI_STATUS);
383 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200384
Laurent Pinchart7b295252018-02-13 14:00:21 +0200385 dss_runtime_put(&dss);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200386#undef DUMPREG
387}
388
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300389static int dss_get_channel_index(enum omap_channel channel)
390{
391 switch (channel) {
392 case OMAP_DSS_CHANNEL_LCD:
393 return 0;
394 case OMAP_DSS_CHANNEL_LCD2:
395 return 1;
396 case OMAP_DSS_CHANNEL_LCD3:
397 return 2;
398 default:
399 WARN_ON(1);
400 return 0;
401 }
402}
403
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300404static void dss_select_dispc_clk_source(enum dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200405{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200406 int b;
407
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300408 /*
409 * We always use PRCM clock as the DISPC func clock, except on DSS3,
410 * where we don't have separate DISPC and LCD clock sources.
411 */
Laurent Pinchart4569ab72017-08-05 01:44:13 +0300412 if (WARN_ON(dss.feat->has_lcd_clk_src && clk_src != DSS_CLK_SRC_FCK))
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300413 return;
414
Taneja, Archit66534e82011-03-08 05:50:34 -0600415 switch (clk_src) {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300416 case DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600417 b = 0;
418 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300419 case DSS_CLK_SRC_PLL1_1:
Taneja, Archit66534e82011-03-08 05:50:34 -0600420 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600421 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300422 case DSS_CLK_SRC_PLL2_1:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530423 b = 2;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530424 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600425 default:
426 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300427 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600428 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300429
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +0300430 REG_FLD_MOD(DSS_CONTROL, b, /* DISPC_CLK_SWITCH */
431 dss.feat->dispc_clk_switch.start,
432 dss.feat->dispc_clk_switch.end);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200433
434 dss.dispc_clk_source = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200435}
436
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200437void dss_select_dsi_clk_source(struct dss_device *dss, int dsi_module,
438 enum dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200439{
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530440 int b, pos;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200441
Taneja, Archit66534e82011-03-08 05:50:34 -0600442 switch (clk_src) {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300443 case DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600444 b = 0;
445 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300446 case DSS_CLK_SRC_PLL1_2:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530447 BUG_ON(dsi_module != 0);
Taneja, Archit66534e82011-03-08 05:50:34 -0600448 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600449 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300450 case DSS_CLK_SRC_PLL2_2:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530451 BUG_ON(dsi_module != 1);
452 b = 1;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530453 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600454 default:
455 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300456 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600457 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300458
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530459 pos = dsi_module == 0 ? 1 : 10;
460 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200461
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200462 dss->dsi_clk_source[dsi_module] = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200463}
464
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200465static int dss_lcd_clk_mux_dra7(struct dss_device *dss,
466 enum omap_channel channel,
467 enum dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600468{
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300469 const u8 ctrl_bits[] = {
470 [OMAP_DSS_CHANNEL_LCD] = 0,
471 [OMAP_DSS_CHANNEL_LCD2] = 12,
472 [OMAP_DSS_CHANNEL_LCD3] = 19,
473 };
474
475 u8 ctrl_bit = ctrl_bits[channel];
476 int r;
477
478 if (clk_src == DSS_CLK_SRC_FCK) {
479 /* LCDx_CLK_SWITCH */
480 REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
481 return -EINVAL;
482 }
483
484 r = dss_ctrl_pll_set_control_mux(clk_src, channel);
485 if (r)
486 return r;
487
488 REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
489
490 return 0;
491}
492
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200493static int dss_lcd_clk_mux_omap5(struct dss_device *dss,
494 enum omap_channel channel,
495 enum dss_clk_source clk_src)
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300496{
497 const u8 ctrl_bits[] = {
498 [OMAP_DSS_CHANNEL_LCD] = 0,
499 [OMAP_DSS_CHANNEL_LCD2] = 12,
500 [OMAP_DSS_CHANNEL_LCD3] = 19,
501 };
502 const enum dss_clk_source allowed_plls[] = {
503 [OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
504 [OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_FCK,
505 [OMAP_DSS_CHANNEL_LCD3] = DSS_CLK_SRC_PLL2_1,
506 };
507
508 u8 ctrl_bit = ctrl_bits[channel];
509
510 if (clk_src == DSS_CLK_SRC_FCK) {
511 /* LCDx_CLK_SWITCH */
512 REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
513 return -EINVAL;
514 }
515
516 if (WARN_ON(allowed_plls[channel] != clk_src))
517 return -EINVAL;
518
519 REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
520
521 return 0;
522}
523
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200524static int dss_lcd_clk_mux_omap4(struct dss_device *dss,
525 enum omap_channel channel,
526 enum dss_clk_source clk_src)
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300527{
528 const u8 ctrl_bits[] = {
529 [OMAP_DSS_CHANNEL_LCD] = 0,
530 [OMAP_DSS_CHANNEL_LCD2] = 12,
531 };
532 const enum dss_clk_source allowed_plls[] = {
533 [OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
534 [OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_PLL2_1,
535 };
536
537 u8 ctrl_bit = ctrl_bits[channel];
538
539 if (clk_src == DSS_CLK_SRC_FCK) {
540 /* LCDx_CLK_SWITCH */
541 REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
542 return 0;
543 }
544
545 if (WARN_ON(allowed_plls[channel] != clk_src))
546 return -EINVAL;
547
548 REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
549
550 return 0;
551}
552
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200553void dss_select_lcd_clk_source(struct dss_device *dss,
554 enum omap_channel channel,
555 enum dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600556{
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300557 int idx = dss_get_channel_index(channel);
558 int r;
Taneja, Architea751592011-03-08 05:50:35 -0600559
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200560 if (!dss->feat->has_lcd_clk_src) {
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300561 dss_select_dispc_clk_source(clk_src);
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200562 dss->lcd_clk_source[idx] = clk_src;
Taneja, Architea751592011-03-08 05:50:35 -0600563 return;
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300564 }
Taneja, Architea751592011-03-08 05:50:35 -0600565
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200566 r = dss->feat->ops->select_lcd_source(dss, channel, clk_src);
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300567 if (r)
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300568 return;
Taneja, Architea751592011-03-08 05:50:35 -0600569
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200570 dss->lcd_clk_source[idx] = clk_src;
Taneja, Architea751592011-03-08 05:50:35 -0600571}
572
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300573enum dss_clk_source dss_get_dispc_clk_source(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200574{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200575 return dss.dispc_clk_source;
576}
577
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300578enum dss_clk_source dss_get_dsi_clk_source(int dsi_module)
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200579{
Archit Taneja5a8b5722011-05-12 17:26:29 +0530580 return dss.dsi_clk_source[dsi_module];
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200581}
582
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300583enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
Taneja, Architea751592011-03-08 05:50:35 -0600584{
Laurent Pinchart4569ab72017-08-05 01:44:13 +0300585 if (dss.feat->has_lcd_clk_src) {
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300586 int idx = dss_get_channel_index(channel);
587 return dss.lcd_clk_source[idx];
Archit Taneja89976f22011-03-31 13:23:35 +0530588 } else {
589 /* LCD_CLK source is the same as DISPC_FCLK source for
590 * OMAP2 and OMAP3 */
591 return dss.dispc_clk_source;
592 }
Taneja, Architea751592011-03-08 05:50:35 -0600593}
594
Tomi Valkeinen688af022013-10-31 16:41:57 +0200595bool dss_div_calc(unsigned long pck, unsigned long fck_min,
596 dss_div_calc_func func, void *data)
Tomi Valkeinen43417822013-03-05 16:34:05 +0200597{
598 int fckd, fckd_start, fckd_stop;
599 unsigned long fck;
600 unsigned long fck_hw_max;
601 unsigned long fckd_hw_max;
602 unsigned long prate;
Laurent Pinchartd11e5c82018-02-11 15:07:34 +0200603 unsigned int m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200604
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +0300605 fck_hw_max = dss.feat->fck_freq_max;
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200606
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200607 if (dss.parent_clk == NULL) {
Laurent Pinchartd11e5c82018-02-11 15:07:34 +0200608 unsigned int pckd;
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200609
610 pckd = fck_hw_max / pck;
611
612 fck = pck * pckd;
613
614 fck = clk_round_rate(dss.dss_clk, fck);
615
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200616 return func(fck, data);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200617 }
618
Tomi Valkeinen43417822013-03-05 16:34:05 +0200619 fckd_hw_max = dss.feat->fck_div_max;
620
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300621 m = dss.feat->dss_fck_multiplier;
Tomi Valkeinenada94432013-10-31 16:06:38 +0200622 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200623
624 fck_min = fck_min ? fck_min : 1;
625
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300626 fckd_start = min(prate * m / fck_min, fckd_hw_max);
627 fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200628
629 for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200630 fck = DIV_ROUND_UP(prate, fckd) * m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200631
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200632 if (func(fck, data))
Tomi Valkeinen43417822013-03-05 16:34:05 +0200633 return true;
634 }
635
636 return false;
637}
638
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200639int dss_set_fck_rate(unsigned long rate)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200640{
Tomi Valkeinenada94432013-10-31 16:06:38 +0200641 int r;
642
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200643 DSSDBG("set fck to %lu\n", rate);
644
Tomi Valkeinenada94432013-10-31 16:06:38 +0200645 r = clk_set_rate(dss.dss_clk, rate);
646 if (r)
647 return r;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200648
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200649 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
650
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200651 WARN_ONCE(dss.dss_clk_rate != rate,
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300652 "clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200653 rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200654
655 return 0;
656}
657
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200658unsigned long dss_get_dispc_clk_rate(void)
659{
660 return dss.dss_clk_rate;
661}
662
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +0300663unsigned long dss_get_max_fck_rate(void)
664{
665 return dss.feat->fck_freq_max;
666}
667
Laurent Pinchart51919572017-08-05 01:44:18 +0300668enum omap_dss_output_id dss_get_supported_outputs(enum omap_channel channel)
669{
670 return dss.feat->outputs[channel];
671}
672
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300673static int dss_setup_default_clock(void)
674{
675 unsigned long max_dss_fck, prate;
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200676 unsigned long fck;
Laurent Pinchartd11e5c82018-02-11 15:07:34 +0200677 unsigned int fck_div;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300678 int r;
679
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +0300680 max_dss_fck = dss.feat->fck_freq_max;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300681
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200682 if (dss.parent_clk == NULL) {
683 fck = clk_round_rate(dss.dss_clk, max_dss_fck);
684 } else {
685 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300686
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200687 fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
688 max_dss_fck);
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200689 fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200690 }
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300691
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200692 r = dss_set_fck_rate(fck);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300693 if (r)
694 return r;
695
696 return 0;
697}
698
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200699void dss_set_venc_output(enum omap_dss_venc_type type)
700{
701 int l = 0;
702
703 if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
704 l = 0;
705 else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
706 l = 1;
707 else
708 BUG();
709
710 /* venc out selection. 0 = comp, 1 = svideo */
711 REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
712}
713
714void dss_set_dac_pwrdn_bgz(bool enable)
715{
716 REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
717}
718
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200719void dss_select_hdmi_venc_clk_source(struct dss_device *dss,
720 enum dss_hdmi_venc_clk_source_select src)
Mythri P K7ed024a2011-03-09 16:31:38 +0530721{
Laurent Pinchart24ab1df2017-08-05 01:43:59 +0300722 enum omap_dss_output_id outputs;
723
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200724 outputs = dss->feat->outputs[OMAP_DSS_CHANNEL_DIGIT];
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500725
726 /* Complain about invalid selections */
Laurent Pinchart24ab1df2017-08-05 01:43:59 +0300727 WARN_ON((src == DSS_VENC_TV_CLK) && !(outputs & OMAP_DSS_OUTPUT_VENC));
728 WARN_ON((src == DSS_HDMI_M_PCLK) && !(outputs & OMAP_DSS_OUTPUT_HDMI));
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500729
730 /* Select only if we have options */
Laurent Pinchart24ab1df2017-08-05 01:43:59 +0300731 if ((outputs & OMAP_DSS_OUTPUT_VENC) &&
732 (outputs & OMAP_DSS_OUTPUT_HDMI))
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500733 REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
Mythri P K7ed024a2011-03-09 16:31:38 +0530734}
735
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200736static int dss_dpi_select_source_omap2_omap3(struct dss_device *dss, int port,
737 enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300738{
739 if (channel != OMAP_DSS_CHANNEL_LCD)
740 return -EINVAL;
741
742 return 0;
743}
744
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200745static int dss_dpi_select_source_omap4(struct dss_device *dss, int port,
746 enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300747{
748 int val;
749
750 switch (channel) {
751 case OMAP_DSS_CHANNEL_LCD2:
752 val = 0;
753 break;
754 case OMAP_DSS_CHANNEL_DIGIT:
755 val = 1;
756 break;
757 default:
758 return -EINVAL;
759 }
760
761 REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
762
763 return 0;
764}
765
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200766static int dss_dpi_select_source_omap5(struct dss_device *dss, int port,
767 enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300768{
769 int val;
770
771 switch (channel) {
772 case OMAP_DSS_CHANNEL_LCD:
773 val = 1;
774 break;
775 case OMAP_DSS_CHANNEL_LCD2:
776 val = 2;
777 break;
778 case OMAP_DSS_CHANNEL_LCD3:
779 val = 3;
780 break;
781 case OMAP_DSS_CHANNEL_DIGIT:
782 val = 0;
783 break;
784 default:
785 return -EINVAL;
786 }
787
788 REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
789
790 return 0;
791}
792
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200793static int dss_dpi_select_source_dra7xx(struct dss_device *dss, int port,
794 enum omap_channel channel)
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200795{
796 switch (port) {
797 case 0:
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200798 return dss_dpi_select_source_omap5(dss, port, channel);
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200799 case 1:
800 if (channel != OMAP_DSS_CHANNEL_LCD2)
801 return -EINVAL;
802 break;
803 case 2:
804 if (channel != OMAP_DSS_CHANNEL_LCD3)
805 return -EINVAL;
806 break;
807 default:
808 return -EINVAL;
809 }
810
811 return 0;
812}
813
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200814int dss_dpi_select_source(struct dss_device *dss, int port,
815 enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300816{
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200817 return dss->feat->ops->dpi_select_source(dss, port, channel);
Tomi Valkeinende09e452012-09-21 12:09:54 +0300818}
819
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000820static int dss_get_clocks(void)
821{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300822 struct clk *clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000823
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300824 clk = devm_clk_get(&dss.pdev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300825 if (IS_ERR(clk)) {
826 DSSERR("can't get clock fck\n");
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300827 return PTR_ERR(clk);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600828 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000829
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300830 dss.dss_clk = clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000831
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200832 if (dss.feat->parent_clk_name) {
833 clk = clk_get(NULL, dss.feat->parent_clk_name);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200834 if (IS_ERR(clk)) {
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200835 DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300836 return PTR_ERR(clk);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200837 }
838 } else {
839 clk = NULL;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300840 }
841
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200842 dss.parent_clk = clk;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300843
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000844 return 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000845}
846
847static void dss_put_clocks(void)
848{
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200849 if (dss.parent_clk)
850 clk_put(dss.parent_clk);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000851}
852
Laurent Pinchart7b295252018-02-13 14:00:21 +0200853int dss_runtime_get(struct dss_device *dss)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000854{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300855 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000856
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300857 DSSDBG("dss_runtime_get\n");
858
Laurent Pinchart7b295252018-02-13 14:00:21 +0200859 r = pm_runtime_get_sync(&dss->pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300860 WARN_ON(r < 0);
861 return r < 0 ? r : 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000862}
863
Laurent Pinchart7b295252018-02-13 14:00:21 +0200864void dss_runtime_put(struct dss_device *dss)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000865{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300866 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000867
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300868 DSSDBG("dss_runtime_put\n");
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000869
Laurent Pinchart7b295252018-02-13 14:00:21 +0200870 r = pm_runtime_put_sync(&dss->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300871 WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000872}
873
Laurent Pinchart7b295252018-02-13 14:00:21 +0200874struct dss_device *dss_get_device(struct device *dev)
875{
876 return &dss;
877}
878
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000879/* DEBUGFS */
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530880#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Laurent Pinchart11765d12017-08-05 01:44:01 +0300881static void dss_debug_dump_clocks(struct seq_file *s)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000882{
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000883 dss_dump_clocks(s);
884 dispc_dump_clocks(s);
885#ifdef CONFIG_OMAP2_DSS_DSI
886 dsi_dump_clocks(s);
887#endif
888}
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000889
Laurent Pinchart11765d12017-08-05 01:44:01 +0300890static int dss_debug_show(struct seq_file *s, void *unused)
891{
892 void (*func)(struct seq_file *) = s->private;
893
894 func(s);
895 return 0;
896}
897
898static int dss_debug_open(struct inode *inode, struct file *file)
899{
900 return single_open(file, dss_debug_show, inode->i_private);
901}
902
903static const struct file_operations dss_debug_fops = {
904 .open = dss_debug_open,
905 .read = seq_read,
906 .llseek = seq_lseek,
907 .release = single_release,
908};
909
910static struct dentry *dss_debugfs_dir;
911
912static int dss_initialize_debugfs(void)
913{
914 dss_debugfs_dir = debugfs_create_dir("omapdss", NULL);
915 if (IS_ERR(dss_debugfs_dir)) {
916 int err = PTR_ERR(dss_debugfs_dir);
917
918 dss_debugfs_dir = NULL;
919 return err;
920 }
921
922 debugfs_create_file("clk", S_IRUGO, dss_debugfs_dir,
923 &dss_debug_dump_clocks, &dss_debug_fops);
924
925 return 0;
926}
927
928static void dss_uninitialize_debugfs(void)
929{
930 if (dss_debugfs_dir)
931 debugfs_remove_recursive(dss_debugfs_dir);
932}
933
934int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *))
935{
936 struct dentry *d;
937
938 d = debugfs_create_file(name, S_IRUGO, dss_debugfs_dir,
939 write, &dss_debug_fops);
940
941 return PTR_ERR_OR_ZERO(d);
942}
943#else /* CONFIG_OMAP2_DSS_DEBUGFS */
944static inline int dss_initialize_debugfs(void)
945{
946 return 0;
947}
948static inline void dss_uninitialize_debugfs(void)
949{
950}
951#endif /* CONFIG_OMAP2_DSS_DEBUGFS */
Archit Taneja387ce9f2014-05-22 17:01:57 +0530952
Laurent Pinchartfecea252017-08-05 01:43:52 +0300953static const struct dss_ops dss_ops_omap2_omap3 = {
954 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
955};
956
957static const struct dss_ops dss_ops_omap4 = {
958 .dpi_select_source = &dss_dpi_select_source_omap4,
959 .select_lcd_source = &dss_lcd_clk_mux_omap4,
960};
961
962static const struct dss_ops dss_ops_omap5 = {
963 .dpi_select_source = &dss_dpi_select_source_omap5,
964 .select_lcd_source = &dss_lcd_clk_mux_omap5,
965};
966
967static const struct dss_ops dss_ops_dra7 = {
968 .dpi_select_source = &dss_dpi_select_source_dra7xx,
969 .select_lcd_source = &dss_lcd_clk_mux_dra7,
970};
971
Tomi Valkeinen234f9a22014-12-11 15:59:31 +0200972static const enum omap_display_type omap2plus_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530973 OMAP_DISPLAY_TYPE_DPI,
974};
975
Tomi Valkeinen234f9a22014-12-11 15:59:31 +0200976static const enum omap_display_type omap34xx_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530977 OMAP_DISPLAY_TYPE_DPI,
978 OMAP_DISPLAY_TYPE_SDI,
979};
980
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200981static const enum omap_display_type dra7xx_ports[] = {
982 OMAP_DISPLAY_TYPE_DPI,
983 OMAP_DISPLAY_TYPE_DPI,
984 OMAP_DISPLAY_TYPE_DPI,
985};
986
Laurent Pinchart51919572017-08-05 01:44:18 +0300987static const enum omap_dss_output_id omap2_dss_supported_outputs[] = {
988 /* OMAP_DSS_CHANNEL_LCD */
989 OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI,
990
991 /* OMAP_DSS_CHANNEL_DIGIT */
992 OMAP_DSS_OUTPUT_VENC,
993};
994
995static const enum omap_dss_output_id omap3430_dss_supported_outputs[] = {
996 /* OMAP_DSS_CHANNEL_LCD */
997 OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
998 OMAP_DSS_OUTPUT_SDI | OMAP_DSS_OUTPUT_DSI1,
999
1000 /* OMAP_DSS_CHANNEL_DIGIT */
1001 OMAP_DSS_OUTPUT_VENC,
1002};
1003
1004static const enum omap_dss_output_id omap3630_dss_supported_outputs[] = {
1005 /* OMAP_DSS_CHANNEL_LCD */
1006 OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
1007 OMAP_DSS_OUTPUT_DSI1,
1008
1009 /* OMAP_DSS_CHANNEL_DIGIT */
1010 OMAP_DSS_OUTPUT_VENC,
1011};
1012
1013static const enum omap_dss_output_id am43xx_dss_supported_outputs[] = {
1014 /* OMAP_DSS_CHANNEL_LCD */
1015 OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI,
1016};
1017
1018static const enum omap_dss_output_id omap4_dss_supported_outputs[] = {
1019 /* OMAP_DSS_CHANNEL_LCD */
1020 OMAP_DSS_OUTPUT_DBI | OMAP_DSS_OUTPUT_DSI1,
1021
1022 /* OMAP_DSS_CHANNEL_DIGIT */
1023 OMAP_DSS_OUTPUT_VENC | OMAP_DSS_OUTPUT_HDMI,
1024
1025 /* OMAP_DSS_CHANNEL_LCD2 */
1026 OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
1027 OMAP_DSS_OUTPUT_DSI2,
1028};
1029
1030static const enum omap_dss_output_id omap5_dss_supported_outputs[] = {
1031 /* OMAP_DSS_CHANNEL_LCD */
1032 OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
1033 OMAP_DSS_OUTPUT_DSI1 | OMAP_DSS_OUTPUT_DSI2,
1034
1035 /* OMAP_DSS_CHANNEL_DIGIT */
1036 OMAP_DSS_OUTPUT_HDMI,
1037
1038 /* OMAP_DSS_CHANNEL_LCD2 */
1039 OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
1040 OMAP_DSS_OUTPUT_DSI1,
1041
1042 /* OMAP_DSS_CHANNEL_LCD3 */
1043 OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
1044 OMAP_DSS_OUTPUT_DSI2,
1045};
1046
Tomi Valkeinenede92692015-06-04 14:12:16 +03001047static const struct dss_features omap24xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001048 .model = DSS_MODEL_OMAP2,
Tomi Valkeinen6e555e22013-11-01 11:26:43 +02001049 /*
1050 * fck div max is really 16, but the divider range has gaps. The range
1051 * from 1 to 6 has no gaps, so let's use that as a max.
1052 */
1053 .fck_div_max = 6,
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +03001054 .fck_freq_max = 133000000,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001055 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +02001056 .parent_clk_name = "core_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +05301057 .ports = omap2plus_ports,
1058 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchart51919572017-08-05 01:44:18 +03001059 .outputs = omap2_dss_supported_outputs,
Laurent Pinchartfecea252017-08-05 01:43:52 +03001060 .ops = &dss_ops_omap2_omap3,
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +03001061 .dispc_clk_switch = { 0, 0 },
Laurent Pinchart4569ab72017-08-05 01:44:13 +03001062 .has_lcd_clk_src = false,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001063};
1064
Tomi Valkeinenede92692015-06-04 14:12:16 +03001065static const struct dss_features omap34xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001066 .model = DSS_MODEL_OMAP3,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001067 .fck_div_max = 16,
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +03001068 .fck_freq_max = 173000000,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001069 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +02001070 .parent_clk_name = "dpll4_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +05301071 .ports = omap34xx_ports,
Laurent Pinchart51919572017-08-05 01:44:18 +03001072 .outputs = omap3430_dss_supported_outputs,
Archit Taneja387ce9f2014-05-22 17:01:57 +05301073 .num_ports = ARRAY_SIZE(omap34xx_ports),
Laurent Pinchartfecea252017-08-05 01:43:52 +03001074 .ops = &dss_ops_omap2_omap3,
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +03001075 .dispc_clk_switch = { 0, 0 },
Laurent Pinchart4569ab72017-08-05 01:44:13 +03001076 .has_lcd_clk_src = false,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001077};
1078
Tomi Valkeinenede92692015-06-04 14:12:16 +03001079static const struct dss_features omap3630_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001080 .model = DSS_MODEL_OMAP3,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001081 .fck_div_max = 32,
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +03001082 .fck_freq_max = 173000000,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001083 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +02001084 .parent_clk_name = "dpll4_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +05301085 .ports = omap2plus_ports,
1086 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchart51919572017-08-05 01:44:18 +03001087 .outputs = omap3630_dss_supported_outputs,
Laurent Pinchartfecea252017-08-05 01:43:52 +03001088 .ops = &dss_ops_omap2_omap3,
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +03001089 .dispc_clk_switch = { 0, 0 },
Laurent Pinchart4569ab72017-08-05 01:44:13 +03001090 .has_lcd_clk_src = false,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001091};
1092
Tomi Valkeinenede92692015-06-04 14:12:16 +03001093static const struct dss_features omap44xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001094 .model = DSS_MODEL_OMAP4,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001095 .fck_div_max = 32,
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +03001096 .fck_freq_max = 186000000,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001097 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +02001098 .parent_clk_name = "dpll_per_x2_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +05301099 .ports = omap2plus_ports,
1100 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchart51919572017-08-05 01:44:18 +03001101 .outputs = omap4_dss_supported_outputs,
Laurent Pinchartfecea252017-08-05 01:43:52 +03001102 .ops = &dss_ops_omap4,
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +03001103 .dispc_clk_switch = { 9, 8 },
Laurent Pinchart4569ab72017-08-05 01:44:13 +03001104 .has_lcd_clk_src = true,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001105};
1106
Tomi Valkeinenede92692015-06-04 14:12:16 +03001107static const struct dss_features omap54xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001108 .model = DSS_MODEL_OMAP5,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001109 .fck_div_max = 64,
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +03001110 .fck_freq_max = 209250000,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001111 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +02001112 .parent_clk_name = "dpll_per_x2_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +05301113 .ports = omap2plus_ports,
1114 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchart51919572017-08-05 01:44:18 +03001115 .outputs = omap5_dss_supported_outputs,
Laurent Pinchartfecea252017-08-05 01:43:52 +03001116 .ops = &dss_ops_omap5,
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +03001117 .dispc_clk_switch = { 9, 7 },
Laurent Pinchart4569ab72017-08-05 01:44:13 +03001118 .has_lcd_clk_src = true,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001119};
1120
Tomi Valkeinenede92692015-06-04 14:12:16 +03001121static const struct dss_features am43xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001122 .model = DSS_MODEL_OMAP3,
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05301123 .fck_div_max = 0,
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +03001124 .fck_freq_max = 200000000,
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05301125 .dss_fck_multiplier = 0,
1126 .parent_clk_name = NULL,
Archit Taneja387ce9f2014-05-22 17:01:57 +05301127 .ports = omap2plus_ports,
1128 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchart51919572017-08-05 01:44:18 +03001129 .outputs = am43xx_dss_supported_outputs,
Laurent Pinchartfecea252017-08-05 01:43:52 +03001130 .ops = &dss_ops_omap2_omap3,
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +03001131 .dispc_clk_switch = { 0, 0 },
Laurent Pinchart4569ab72017-08-05 01:44:13 +03001132 .has_lcd_clk_src = true,
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05301133};
1134
Tomi Valkeinenede92692015-06-04 14:12:16 +03001135static const struct dss_features dra7xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001136 .model = DSS_MODEL_DRA7,
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001137 .fck_div_max = 64,
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +03001138 .fck_freq_max = 209250000,
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001139 .dss_fck_multiplier = 1,
1140 .parent_clk_name = "dpll_per_x2_ck",
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001141 .ports = dra7xx_ports,
1142 .num_ports = ARRAY_SIZE(dra7xx_ports),
Laurent Pinchart51919572017-08-05 01:44:18 +03001143 .outputs = omap5_dss_supported_outputs,
Laurent Pinchartfecea252017-08-05 01:43:52 +03001144 .ops = &dss_ops_dra7,
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +03001145 .dispc_clk_switch = { 9, 7 },
Laurent Pinchart4569ab72017-08-05 01:44:13 +03001146 .has_lcd_clk_src = true,
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001147};
1148
Tomi Valkeinenede92692015-06-04 14:12:16 +03001149static int dss_init_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001150{
1151 struct device_node *parent = pdev->dev.of_node;
1152 struct device_node *port;
Rob Herring09bffa62017-03-22 08:26:08 -05001153 int i;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001154
Rob Herring09bffa62017-03-22 08:26:08 -05001155 for (i = 0; i < dss.feat->num_ports; i++) {
1156 port = of_graph_get_port_by_id(parent, i);
1157 if (!port)
Archit Taneja387ce9f2014-05-22 17:01:57 +05301158 continue;
1159
Rob Herring09bffa62017-03-22 08:26:08 -05001160 switch (dss.feat->ports[i]) {
Archit Taneja387ce9f2014-05-22 17:01:57 +05301161 case OMAP_DISPLAY_TYPE_DPI:
Laurent Pinchart8aea8e62018-02-13 14:00:24 +02001162 dpi_init_port(&dss, pdev, port, dss.feat->model);
Archit Taneja387ce9f2014-05-22 17:01:57 +05301163 break;
1164 case OMAP_DISPLAY_TYPE_SDI:
Laurent Pinchartd7157df2018-02-13 14:00:23 +02001165 sdi_init_port(&dss, pdev, port);
Archit Taneja387ce9f2014-05-22 17:01:57 +05301166 break;
1167 default:
1168 break;
1169 }
Rob Herring09bffa62017-03-22 08:26:08 -05001170 }
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001171
1172 return 0;
1173}
1174
Tomi Valkeinenede92692015-06-04 14:12:16 +03001175static void dss_uninit_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001176{
Archit Taneja80eb6752014-06-02 14:11:51 +05301177 struct device_node *parent = pdev->dev.of_node;
1178 struct device_node *port;
Rob Herring09bffa62017-03-22 08:26:08 -05001179 int i;
Archit Taneja80eb6752014-06-02 14:11:51 +05301180
Rob Herring09bffa62017-03-22 08:26:08 -05001181 for (i = 0; i < dss.feat->num_ports; i++) {
1182 port = of_graph_get_port_by_id(parent, i);
1183 if (!port)
Archit Taneja387ce9f2014-05-22 17:01:57 +05301184 continue;
1185
Rob Herring09bffa62017-03-22 08:26:08 -05001186 switch (dss.feat->ports[i]) {
Archit Taneja387ce9f2014-05-22 17:01:57 +05301187 case OMAP_DISPLAY_TYPE_DPI:
1188 dpi_uninit_port(port);
1189 break;
1190 case OMAP_DISPLAY_TYPE_SDI:
1191 sdi_uninit_port(port);
1192 break;
1193 default:
1194 break;
1195 }
Rob Herring09bffa62017-03-22 08:26:08 -05001196 }
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001197}
1198
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001199static int dss_video_pll_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001200{
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301201 struct device_node *np = pdev->dev.of_node;
Tomi Valkeinen99767542014-07-04 13:38:27 +05301202 struct regulator *pll_regulator;
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001203 int r;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001204
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001205 if (!np)
1206 return 0;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001207
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001208 if (of_property_read_bool(np, "syscon-pll-ctrl")) {
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301209 dss.syscon_pll_ctrl = syscon_regmap_lookup_by_phandle(np,
1210 "syscon-pll-ctrl");
1211 if (IS_ERR(dss.syscon_pll_ctrl)) {
1212 dev_err(&pdev->dev,
1213 "failed to get syscon-pll-ctrl regmap\n");
1214 return PTR_ERR(dss.syscon_pll_ctrl);
1215 }
1216
1217 if (of_property_read_u32_index(np, "syscon-pll-ctrl", 1,
1218 &dss.syscon_pll_ctrl_offset)) {
1219 dev_err(&pdev->dev,
1220 "failed to get syscon-pll-ctrl offset\n");
1221 return -EINVAL;
1222 }
1223 }
1224
Tomi Valkeinen99767542014-07-04 13:38:27 +05301225 pll_regulator = devm_regulator_get(&pdev->dev, "vdda_video");
1226 if (IS_ERR(pll_regulator)) {
1227 r = PTR_ERR(pll_regulator);
1228
1229 switch (r) {
1230 case -ENOENT:
1231 pll_regulator = NULL;
1232 break;
1233
1234 case -EPROBE_DEFER:
1235 return -EPROBE_DEFER;
1236
1237 default:
1238 DSSERR("can't get DPLL VDDA regulator\n");
1239 return r;
1240 }
1241 }
1242
1243 if (of_property_match_string(np, "reg-names", "pll1") >= 0) {
Laurent Pinchart7b295252018-02-13 14:00:21 +02001244 dss.video1_pll = dss_video_pll_init(&dss, pdev, 0,
1245 pll_regulator);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001246 if (IS_ERR(dss.video1_pll))
1247 return PTR_ERR(dss.video1_pll);
Tomi Valkeinen99767542014-07-04 13:38:27 +05301248 }
1249
1250 if (of_property_match_string(np, "reg-names", "pll2") >= 0) {
Laurent Pinchart7b295252018-02-13 14:00:21 +02001251 dss.video2_pll = dss_video_pll_init(&dss, pdev, 1,
1252 pll_regulator);
Tomi Valkeinen99767542014-07-04 13:38:27 +05301253 if (IS_ERR(dss.video2_pll)) {
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001254 dss_video_pll_uninit(dss.video1_pll);
1255 return PTR_ERR(dss.video2_pll);
Tomi Valkeinen99767542014-07-04 13:38:27 +05301256 }
1257 }
1258
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001259 return 0;
1260}
1261
1262/* DSS HW IP initialisation */
Laurent Pinchart18daeb82017-08-05 01:43:58 +03001263static const struct of_device_id dss_of_match[] = {
1264 { .compatible = "ti,omap2-dss", .data = &omap24xx_dss_feats },
1265 { .compatible = "ti,omap3-dss", .data = &omap3630_dss_feats },
1266 { .compatible = "ti,omap4-dss", .data = &omap44xx_dss_feats },
1267 { .compatible = "ti,omap5-dss", .data = &omap54xx_dss_feats },
1268 { .compatible = "ti,dra7-dss", .data = &dra7xx_dss_feats },
1269 {},
1270};
1271MODULE_DEVICE_TABLE(of, dss_of_match);
1272
1273static const struct soc_device_attribute dss_soc_devices[] = {
1274 { .machine = "OMAP3430/3530", .data = &omap34xx_dss_feats },
1275 { .machine = "AM35??", .data = &omap34xx_dss_feats },
1276 { .family = "AM43xx", .data = &am43xx_dss_feats },
1277 { /* sentinel */ }
1278};
1279
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001280static int dss_bind(struct device *dev)
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001281{
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001282 int r;
1283
Laurent Pinchart215003b2018-02-11 15:07:44 +02001284 r = component_bind_all(dev, NULL);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001285 if (r)
1286 return r;
1287
Tomi Valkeinencb17a4a2015-02-25 12:08:14 +02001288 pm_set_vt_switch(0);
1289
Peter Ujfalusi1e08c822016-05-03 22:07:10 +03001290 omapdss_gather_components(dev);
Tomi Valkeinen7c299712015-11-05 17:23:14 +02001291 omapdss_set_is_initialized(true);
Tomi Valkeinenf99467b2015-06-04 12:35:42 +03001292
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001293 return 0;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001294}
1295
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001296static void dss_unbind(struct device *dev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001297{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001298 struct platform_device *pdev = to_platform_device(dev);
1299
Tomi Valkeinen7c299712015-11-05 17:23:14 +02001300 omapdss_set_is_initialized(false);
Tomi Valkeinenf99467b2015-06-04 12:35:42 +03001301
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001302 component_unbind_all(&pdev->dev, NULL);
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001303}
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001304
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001305static const struct component_master_ops dss_component_ops = {
1306 .bind = dss_bind,
1307 .unbind = dss_unbind,
1308};
1309
1310static int dss_component_compare(struct device *dev, void *data)
1311{
1312 struct device *child = data;
1313 return dev == child;
1314}
1315
1316static int dss_add_child_component(struct device *dev, void *data)
1317{
1318 struct component_match **match = data;
1319
Tomi Valkeinen0438ec92015-06-30 12:23:45 +03001320 /*
1321 * HACK
1322 * We don't have a working driver for rfbi, so skip it here always.
1323 * Otherwise dss will never get probed successfully, as it will wait
1324 * for rfbi to get probed.
1325 */
1326 if (strstr(dev_name(dev), "rfbi"))
1327 return 0;
1328
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001329 component_match_add(dev->parent, match, dss_component_compare, dev);
1330
1331 return 0;
1332}
1333
Laurent Pinchart7b295252018-02-13 14:00:21 +02001334static int dss_probe_hardware(struct dss_device *dss)
Laurent Pinchart215003b2018-02-11 15:07:44 +02001335{
1336 u32 rev;
1337 int r;
1338
Laurent Pinchart7b295252018-02-13 14:00:21 +02001339 r = dss_runtime_get(dss);
Laurent Pinchart215003b2018-02-11 15:07:44 +02001340 if (r)
1341 return r;
1342
Laurent Pinchart7b295252018-02-13 14:00:21 +02001343 dss->dss_clk_rate = clk_get_rate(dss->dss_clk);
Laurent Pinchart215003b2018-02-11 15:07:44 +02001344
1345 /* Select DPLL */
1346 REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
1347
1348 dss_select_dispc_clk_source(DSS_CLK_SRC_FCK);
1349
1350#ifdef CONFIG_OMAP2_DSS_VENC
1351 REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
1352 REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
1353 REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
1354#endif
Laurent Pinchart7b295252018-02-13 14:00:21 +02001355 dss->dsi_clk_source[0] = DSS_CLK_SRC_FCK;
1356 dss->dsi_clk_source[1] = DSS_CLK_SRC_FCK;
1357 dss->dispc_clk_source = DSS_CLK_SRC_FCK;
1358 dss->lcd_clk_source[0] = DSS_CLK_SRC_FCK;
1359 dss->lcd_clk_source[1] = DSS_CLK_SRC_FCK;
Laurent Pinchart215003b2018-02-11 15:07:44 +02001360
1361 rev = dss_read_reg(DSS_REVISION);
1362 pr_info("OMAP DSS rev %d.%d\n", FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
1363
Laurent Pinchart7b295252018-02-13 14:00:21 +02001364 dss_runtime_put(dss);
Laurent Pinchart215003b2018-02-11 15:07:44 +02001365
1366 return 0;
1367}
1368
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001369static int dss_probe(struct platform_device *pdev)
1370{
Laurent Pinchart4a9fab32017-08-05 01:44:00 +03001371 const struct soc_device_attribute *soc;
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001372 struct component_match *match = NULL;
Laurent Pinchart215003b2018-02-11 15:07:44 +02001373 struct resource *dss_mem;
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001374 int r;
1375
Laurent Pinchart4a9fab32017-08-05 01:44:00 +03001376 dss.pdev = pdev;
1377
Laurent Pincharta921c1a2017-10-13 17:59:01 +03001378 r = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
1379 if (r) {
1380 dev_err(&pdev->dev, "Failed to set the DMA mask\n");
1381 return r;
1382 }
1383
Laurent Pinchart4a9fab32017-08-05 01:44:00 +03001384 /*
1385 * The various OMAP3-based SoCs can't be told apart using the compatible
1386 * string, use SoC device matching.
1387 */
1388 soc = soc_device_match(dss_soc_devices);
1389 if (soc)
1390 dss.feat = soc->data;
1391 else
1392 dss.feat = of_match_device(dss_of_match, &pdev->dev)->data;
1393
Laurent Pinchart215003b2018-02-11 15:07:44 +02001394 /* Map I/O registers, get and setup clocks. */
1395 dss_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1396 dss.base = devm_ioremap_resource(&pdev->dev, dss_mem);
1397 if (IS_ERR(dss.base))
1398 return PTR_ERR(dss.base);
1399
1400 r = dss_get_clocks();
Laurent Pinchart11765d12017-08-05 01:44:01 +03001401 if (r)
1402 return r;
1403
Laurent Pinchart215003b2018-02-11 15:07:44 +02001404 r = dss_setup_default_clock();
1405 if (r)
1406 goto err_put_clocks;
1407
1408 /* Setup the video PLLs and the DPI and SDI ports. */
1409 r = dss_video_pll_probe(pdev);
1410 if (r)
1411 goto err_put_clocks;
1412
1413 r = dss_init_ports(pdev);
1414 if (r)
1415 goto err_uninit_plls;
1416
1417 /* Enable runtime PM and probe the hardware. */
1418 pm_runtime_enable(&pdev->dev);
1419
Laurent Pinchart7b295252018-02-13 14:00:21 +02001420 r = dss_probe_hardware(&dss);
Laurent Pinchart215003b2018-02-11 15:07:44 +02001421 if (r)
1422 goto err_pm_runtime_disable;
1423
1424 /* Initialize debugfs. */
1425 r = dss_initialize_debugfs();
1426 if (r)
1427 goto err_pm_runtime_disable;
1428
1429 dss_debugfs_create_file("dss", dss_dump_regs);
1430
1431 /* Add all the child devices as components. */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001432 device_for_each_child(&pdev->dev, &match, dss_add_child_component);
1433
1434 r = component_master_add_with_match(&pdev->dev, &dss_component_ops, match);
Laurent Pinchart215003b2018-02-11 15:07:44 +02001435 if (r)
1436 goto err_uninit_debugfs;
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001437
1438 return 0;
Laurent Pinchart215003b2018-02-11 15:07:44 +02001439
1440err_uninit_debugfs:
1441 dss_uninitialize_debugfs();
1442
1443err_pm_runtime_disable:
1444 pm_runtime_disable(&pdev->dev);
1445 dss_uninit_ports(pdev);
1446
1447err_uninit_plls:
1448 if (dss.video1_pll)
1449 dss_video_pll_uninit(dss.video1_pll);
1450 if (dss.video2_pll)
1451 dss_video_pll_uninit(dss.video2_pll);
1452
1453err_put_clocks:
1454 dss_put_clocks();
1455
1456 return r;
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001457}
1458
1459static int dss_remove(struct platform_device *pdev)
1460{
1461 component_master_del(&pdev->dev, &dss_component_ops);
Laurent Pinchart11765d12017-08-05 01:44:01 +03001462
1463 dss_uninitialize_debugfs();
1464
Laurent Pinchart215003b2018-02-11 15:07:44 +02001465 pm_runtime_disable(&pdev->dev);
1466
1467 dss_uninit_ports(pdev);
1468
1469 if (dss.video1_pll)
1470 dss_video_pll_uninit(dss.video1_pll);
1471
1472 if (dss.video2_pll)
1473 dss_video_pll_uninit(dss.video2_pll);
1474
1475 dss_put_clocks();
1476
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001477 return 0;
1478}
1479
Laurent Pinchart74592ee2017-08-05 01:44:02 +03001480static void dss_shutdown(struct platform_device *pdev)
1481{
1482 struct omap_dss_device *dssdev = NULL;
1483
1484 DSSDBG("shutdown\n");
1485
1486 for_each_dss_dev(dssdev) {
1487 if (!dssdev->driver)
1488 continue;
1489
1490 if (dssdev->state == OMAP_DSS_DISPLAY_ACTIVE)
1491 dssdev->driver->disable(dssdev);
1492 }
1493}
1494
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001495static int dss_runtime_suspend(struct device *dev)
1496{
1497 dss_save_context();
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001498 dss_set_min_bus_tput(dev, 0);
Dave Gerlach5038bb82014-10-31 16:28:57 -05001499
1500 pinctrl_pm_select_sleep_state(dev);
1501
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001502 return 0;
1503}
1504
1505static int dss_runtime_resume(struct device *dev)
1506{
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001507 int r;
Dave Gerlach5038bb82014-10-31 16:28:57 -05001508
1509 pinctrl_pm_select_default_state(dev);
1510
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001511 /*
1512 * Set an arbitrarily high tput request to ensure OPP100.
1513 * What we should really do is to make a request to stay in OPP100,
1514 * without any tput requirements, but that is not currently possible
1515 * via the PM layer.
1516 */
1517
1518 r = dss_set_min_bus_tput(dev, 1000000000);
1519 if (r)
1520 return r;
1521
Tomi Valkeinen39020712011-05-26 14:54:05 +03001522 dss_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001523 return 0;
1524}
1525
1526static const struct dev_pm_ops dss_pm_ops = {
1527 .runtime_suspend = dss_runtime_suspend,
1528 .runtime_resume = dss_runtime_resume,
1529};
1530
Andrew F. Davisd66c36a2017-12-05 14:29:32 -06001531struct platform_driver omap_dsshw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001532 .probe = dss_probe,
1533 .remove = dss_remove,
Laurent Pinchart74592ee2017-08-05 01:44:02 +03001534 .shutdown = dss_shutdown,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001535 .driver = {
1536 .name = "omapdss_dss",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001537 .pm = &dss_pm_ops,
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001538 .of_match_table = dss_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03001539 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001540 },
1541};