blob: 6351230f82ad95f8f7e3828dbd156fcb05fa2890 [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
7 *
Vivien Didelot4333d612017-03-28 15:10:36 -04008 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
9 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b392015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000034#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040035
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040036#include "chip.h"
Vivien Didelota935c052016-09-29 12:21:53 -040037#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040038#include "global2.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020039#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020041#include "serdes.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000042
Vivien Didelotfad09c72016-06-21 12:28:20 -040043static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040044{
Vivien Didelotfad09c72016-06-21 12:28:20 -040045 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
46 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040047 dump_stack();
48 }
49}
50
Vivien Didelot914b32f2016-06-20 13:14:11 -040051/* The switch ADDR[4:1] configuration pins define the chip SMI device address
52 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
53 *
54 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
55 * is the only device connected to the SMI master. In this mode it responds to
56 * all 32 possible SMI addresses, and thus maps directly the internal devices.
57 *
58 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
59 * multiple devices to share the SMI interface. In this mode it responds to only
60 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000061 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040062
Vivien Didelotfad09c72016-06-21 12:28:20 -040063static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040064 int addr, int reg, u16 *val)
65{
Vivien Didelotfad09c72016-06-21 12:28:20 -040066 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040067 return -EOPNOTSUPP;
68
Vivien Didelotfad09c72016-06-21 12:28:20 -040069 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040070}
71
Vivien Didelotfad09c72016-06-21 12:28:20 -040072static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040073 int addr, int reg, u16 val)
74{
Vivien Didelotfad09c72016-06-21 12:28:20 -040075 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040076 return -EOPNOTSUPP;
77
Vivien Didelotfad09c72016-06-21 12:28:20 -040078 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040079}
80
Vivien Didelotfad09c72016-06-21 12:28:20 -040081static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040082 int addr, int reg, u16 *val)
83{
84 int ret;
85
Vivien Didelotfad09c72016-06-21 12:28:20 -040086 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040087 if (ret < 0)
88 return ret;
89
90 *val = ret & 0xffff;
91
92 return 0;
93}
94
Vivien Didelotfad09c72016-06-21 12:28:20 -040095static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040096 int addr, int reg, u16 val)
97{
98 int ret;
99
Vivien Didelotfad09c72016-06-21 12:28:20 -0400100 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400101 if (ret < 0)
102 return ret;
103
104 return 0;
105}
106
Vivien Didelotc08026a2016-09-29 12:21:59 -0400107static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400108 .read = mv88e6xxx_smi_single_chip_read,
109 .write = mv88e6xxx_smi_single_chip_write,
110};
111
Vivien Didelotfad09c72016-06-21 12:28:20 -0400112static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000113{
114 int ret;
115 int i;
116
117 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400118 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000119 if (ret < 0)
120 return ret;
121
Andrew Lunncca8b132015-04-02 04:06:39 +0200122 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000123 return 0;
124 }
125
126 return -ETIMEDOUT;
127}
128
Vivien Didelotfad09c72016-06-21 12:28:20 -0400129static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400130 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000131{
132 int ret;
133
Barry Grussling3675c8d2013-01-08 16:05:53 +0000134 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400135 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000136 if (ret < 0)
137 return ret;
138
Barry Grussling3675c8d2013-01-08 16:05:53 +0000139 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400140 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200141 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000142 if (ret < 0)
143 return ret;
144
Barry Grussling3675c8d2013-01-08 16:05:53 +0000145 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400146 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000147 if (ret < 0)
148 return ret;
149
Barry Grussling3675c8d2013-01-08 16:05:53 +0000150 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400151 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000152 if (ret < 0)
153 return ret;
154
Vivien Didelot914b32f2016-06-20 13:14:11 -0400155 *val = ret & 0xffff;
156
157 return 0;
158}
159
Vivien Didelotfad09c72016-06-21 12:28:20 -0400160static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400161 int addr, int reg, u16 val)
162{
163 int ret;
164
165 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400166 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400167 if (ret < 0)
168 return ret;
169
170 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400171 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400172 if (ret < 0)
173 return ret;
174
175 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400176 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400177 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
178 if (ret < 0)
179 return ret;
180
181 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400182 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400183 if (ret < 0)
184 return ret;
185
186 return 0;
187}
188
Vivien Didelotc08026a2016-09-29 12:21:59 -0400189static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400190 .read = mv88e6xxx_smi_multi_chip_read,
191 .write = mv88e6xxx_smi_multi_chip_write,
192};
193
Vivien Didelotec561272016-09-02 14:45:33 -0400194int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400195{
196 int err;
197
Vivien Didelotfad09c72016-06-21 12:28:20 -0400198 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400199
Vivien Didelotfad09c72016-06-21 12:28:20 -0400200 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400201 if (err)
202 return err;
203
Vivien Didelotfad09c72016-06-21 12:28:20 -0400204 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400205 addr, reg, *val);
206
207 return 0;
208}
209
Vivien Didelotec561272016-09-02 14:45:33 -0400210int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400211{
212 int err;
213
Vivien Didelotfad09c72016-06-21 12:28:20 -0400214 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400215
Vivien Didelotfad09c72016-06-21 12:28:20 -0400216 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400217 if (err)
218 return err;
219
Vivien Didelotfad09c72016-06-21 12:28:20 -0400220 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400221 addr, reg, val);
222
223 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000224}
225
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200226struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100227{
228 struct mv88e6xxx_mdio_bus *mdio_bus;
229
230 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
231 list);
232 if (!mdio_bus)
233 return NULL;
234
235 return mdio_bus->bus;
236}
237
Andrew Lunndc30c352016-10-16 19:56:49 +0200238static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
239{
240 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
241 unsigned int n = d->hwirq;
242
243 chip->g1_irq.masked |= (1 << n);
244}
245
246static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
247{
248 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
249 unsigned int n = d->hwirq;
250
251 chip->g1_irq.masked &= ~(1 << n);
252}
253
254static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
255{
256 struct mv88e6xxx_chip *chip = dev_id;
257 unsigned int nhandled = 0;
258 unsigned int sub_irq;
259 unsigned int n;
260 u16 reg;
261 int err;
262
263 mutex_lock(&chip->reg_lock);
Vivien Didelot82466922017-06-15 12:13:59 -0400264 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200265 mutex_unlock(&chip->reg_lock);
266
267 if (err)
268 goto out;
269
270 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
271 if (reg & (1 << n)) {
272 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
273 handle_nested_irq(sub_irq);
274 ++nhandled;
275 }
276 }
277out:
278 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
279}
280
281static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
282{
283 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
284
285 mutex_lock(&chip->reg_lock);
286}
287
288static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
289{
290 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
291 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
292 u16 reg;
293 int err;
294
Vivien Didelotd77f4322017-06-15 12:14:03 -0400295 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200296 if (err)
297 goto out;
298
299 reg &= ~mask;
300 reg |= (~chip->g1_irq.masked & mask);
301
Vivien Didelotd77f4322017-06-15 12:14:03 -0400302 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200303 if (err)
304 goto out;
305
306out:
307 mutex_unlock(&chip->reg_lock);
308}
309
310static struct irq_chip mv88e6xxx_g1_irq_chip = {
311 .name = "mv88e6xxx-g1",
312 .irq_mask = mv88e6xxx_g1_irq_mask,
313 .irq_unmask = mv88e6xxx_g1_irq_unmask,
314 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
315 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
316};
317
318static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
319 unsigned int irq,
320 irq_hw_number_t hwirq)
321{
322 struct mv88e6xxx_chip *chip = d->host_data;
323
324 irq_set_chip_data(irq, d->host_data);
325 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
326 irq_set_noprobe(irq);
327
328 return 0;
329}
330
331static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
332 .map = mv88e6xxx_g1_irq_domain_map,
333 .xlate = irq_domain_xlate_twocell,
334};
335
336static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
337{
338 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100339 u16 mask;
340
Vivien Didelotd77f4322017-06-15 12:14:03 -0400341 mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100342 mask |= GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400343 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100344
345 free_irq(chip->irq, chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200346
Andreas Färber5edef2f2016-11-27 23:26:28 +0100347 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100348 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200349 irq_dispose_mapping(virq);
350 }
351
Andrew Lunna3db3d32016-11-20 20:14:14 +0100352 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200353}
354
355static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
356{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100357 int err, irq, virq;
358 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200359
360 chip->g1_irq.nirqs = chip->info->g1_irqs;
361 chip->g1_irq.domain = irq_domain_add_simple(
362 NULL, chip->g1_irq.nirqs, 0,
363 &mv88e6xxx_g1_irq_domain_ops, chip);
364 if (!chip->g1_irq.domain)
365 return -ENOMEM;
366
367 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
368 irq_create_mapping(chip->g1_irq.domain, irq);
369
370 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
371 chip->g1_irq.masked = ~0;
372
Vivien Didelotd77f4322017-06-15 12:14:03 -0400373 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200374 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100375 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200376
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100377 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200378
Vivien Didelotd77f4322017-06-15 12:14:03 -0400379 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200380 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100381 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200382
383 /* Reading the interrupt status clears (most of) them */
Vivien Didelot82466922017-06-15 12:13:59 -0400384 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200385 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100386 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200387
388 err = request_threaded_irq(chip->irq, NULL,
389 mv88e6xxx_g1_irq_thread_fn,
390 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
391 dev_name(chip->dev), chip);
392 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100393 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200394
395 return 0;
396
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100397out_disable:
398 mask |= GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400399 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100400
401out_mapping:
402 for (irq = 0; irq < 16; irq++) {
403 virq = irq_find_mapping(chip->g1_irq.domain, irq);
404 irq_dispose_mapping(virq);
405 }
406
407 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200408
409 return err;
410}
411
Vivien Didelotec561272016-09-02 14:45:33 -0400412int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400413{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200414 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400415
Andrew Lunn6441e6692016-08-19 00:01:55 +0200416 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400417 u16 val;
418 int err;
419
420 err = mv88e6xxx_read(chip, addr, reg, &val);
421 if (err)
422 return err;
423
424 if (!(val & mask))
425 return 0;
426
427 usleep_range(1000, 2000);
428 }
429
Andrew Lunn30853552016-08-19 00:01:57 +0200430 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400431 return -ETIMEDOUT;
432}
433
Vivien Didelotf22ab642016-07-18 20:45:31 -0400434/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400435int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400436{
437 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200438 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400439
440 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200441 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
442 if (err)
443 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400444
445 /* Set the Update bit to trigger a write operation */
446 val = BIT(15) | update;
447
448 return mv88e6xxx_write(chip, addr, reg, val);
449}
450
Vivien Didelotd78343d2016-11-04 03:23:36 +0100451static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
452 int link, int speed, int duplex,
453 phy_interface_t mode)
454{
455 int err;
456
457 if (!chip->info->ops->port_set_link)
458 return 0;
459
460 /* Port's MAC control must not be changed unless the link is down */
461 err = chip->info->ops->port_set_link(chip, port, 0);
462 if (err)
463 return err;
464
465 if (chip->info->ops->port_set_speed) {
466 err = chip->info->ops->port_set_speed(chip, port, speed);
467 if (err && err != -EOPNOTSUPP)
468 goto restore_link;
469 }
470
471 if (chip->info->ops->port_set_duplex) {
472 err = chip->info->ops->port_set_duplex(chip, port, duplex);
473 if (err && err != -EOPNOTSUPP)
474 goto restore_link;
475 }
476
477 if (chip->info->ops->port_set_rgmii_delay) {
478 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
479 if (err && err != -EOPNOTSUPP)
480 goto restore_link;
481 }
482
Andrew Lunnf39908d2017-02-04 20:02:50 +0100483 if (chip->info->ops->port_set_cmode) {
484 err = chip->info->ops->port_set_cmode(chip, port, mode);
485 if (err && err != -EOPNOTSUPP)
486 goto restore_link;
487 }
488
Vivien Didelotd78343d2016-11-04 03:23:36 +0100489 err = 0;
490restore_link:
491 if (chip->info->ops->port_set_link(chip, port, link))
Vivien Didelot774439e52017-06-08 18:34:08 -0400492 dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100493
494 return err;
495}
496
Andrew Lunndea87022015-08-31 15:56:47 +0200497/* We expect the switch to perform auto negotiation if there is a real
498 * phy. However, in the case of a fixed link phy, we force the port
499 * settings from the fixed link settings.
500 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400501static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
502 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200503{
Vivien Didelot04bed142016-08-31 18:06:13 -0400504 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200505 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200506
507 if (!phy_is_pseudo_fixed_link(phydev))
508 return;
509
Vivien Didelotfad09c72016-06-21 12:28:20 -0400510 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100511 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
512 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400513 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100514
515 if (err && err != -EOPNOTSUPP)
Vivien Didelot774439e52017-06-08 18:34:08 -0400516 dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
Andrew Lunndea87022015-08-31 15:56:47 +0200517}
518
Andrew Lunna605a0f2016-11-21 23:26:58 +0100519static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000520{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100521 if (!chip->info->ops->stats_snapshot)
522 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000523
Andrew Lunna605a0f2016-11-21 23:26:58 +0100524 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000525}
526
Andrew Lunne413e7e2015-04-02 04:06:38 +0200527static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100528 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
529 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
530 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
531 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
532 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
533 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
534 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
535 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
536 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
537 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
538 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
539 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
540 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
541 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
542 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
543 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
544 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
545 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
546 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
547 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
548 { "single", 4, 0x14, STATS_TYPE_BANK0, },
549 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
550 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
551 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
552 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
553 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
554 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
555 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
556 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
557 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
558 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
559 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
560 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
561 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
562 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
563 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
564 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
565 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
566 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
567 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
568 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
569 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
570 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
571 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
572 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
573 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
574 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
575 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
576 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
577 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
578 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
579 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
580 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
581 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
582 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
583 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
584 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
585 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
586 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200587};
588
Vivien Didelotfad09c72016-06-21 12:28:20 -0400589static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100590 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100591 int port, u16 bank1_select,
592 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200593{
Andrew Lunn80c46272015-06-20 18:42:30 +0200594 u32 low;
595 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100596 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200597 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200598 u64 value;
599
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100600 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100601 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200602 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
603 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200604 return UINT64_MAX;
605
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200606 low = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200607 if (s->sizeof_stat == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200608 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
609 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200610 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200611 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200612 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100613 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100614 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100615 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100616 /* fall through */
617 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100618 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100619 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200620 if (s->sizeof_stat == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100621 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500622 break;
623 default:
624 return UINT64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200625 }
626 value = (((u64)high) << 16) | low;
627 return value;
628}
629
Andrew Lunndfafe442016-11-21 23:27:02 +0100630static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
631 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100632{
633 struct mv88e6xxx_hw_stat *stat;
634 int i, j;
635
636 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
637 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100638 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100639 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
640 ETH_GSTRING_LEN);
641 j++;
642 }
643 }
644}
645
Andrew Lunndfafe442016-11-21 23:27:02 +0100646static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
647 uint8_t *data)
648{
649 mv88e6xxx_stats_get_strings(chip, data,
650 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
651}
652
653static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
654 uint8_t *data)
655{
656 mv88e6xxx_stats_get_strings(chip, data,
657 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
658}
659
660static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
661 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100662{
Vivien Didelot04bed142016-08-31 18:06:13 -0400663 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunndfafe442016-11-21 23:27:02 +0100664
665 if (chip->info->ops->stats_get_strings)
666 chip->info->ops->stats_get_strings(chip, data);
667}
668
669static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
670 int types)
671{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100672 struct mv88e6xxx_hw_stat *stat;
673 int i, j;
674
675 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
676 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100677 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100678 j++;
679 }
680 return j;
681}
682
Andrew Lunndfafe442016-11-21 23:27:02 +0100683static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
684{
685 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
686 STATS_TYPE_PORT);
687}
688
689static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
690{
691 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
692 STATS_TYPE_BANK1);
693}
694
695static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
696{
697 struct mv88e6xxx_chip *chip = ds->priv;
698
699 if (chip->info->ops->stats_get_sset_count)
700 return chip->info->ops->stats_get_sset_count(chip);
701
702 return 0;
703}
704
Andrew Lunn052f9472016-11-21 23:27:03 +0100705static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100706 uint64_t *data, int types,
707 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100708{
709 struct mv88e6xxx_hw_stat *stat;
710 int i, j;
711
712 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
713 stat = &mv88e6xxx_hw_stats[i];
714 if (stat->type & types) {
Andrew Lunne0d8b612016-11-21 23:27:04 +0100715 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
716 bank1_select,
717 histogram);
Andrew Lunn052f9472016-11-21 23:27:03 +0100718 j++;
719 }
720 }
721}
722
723static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
724 uint64_t *data)
725{
726 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100727 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400728 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100729}
730
731static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
732 uint64_t *data)
733{
734 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100735 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400736 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
737 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunne0d8b612016-11-21 23:27:04 +0100738}
739
740static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
741 uint64_t *data)
742{
743 return mv88e6xxx_stats_get_stats(chip, port, data,
744 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400745 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
746 0);
Andrew Lunn052f9472016-11-21 23:27:03 +0100747}
748
749static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
750 uint64_t *data)
751{
752 if (chip->info->ops->stats_get_stats)
753 chip->info->ops->stats_get_stats(chip, port, data);
754}
755
Vivien Didelotf81ec902016-05-09 13:22:58 -0400756static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
757 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000758{
Vivien Didelot04bed142016-08-31 18:06:13 -0400759 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000760 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000761
Vivien Didelotfad09c72016-06-21 12:28:20 -0400762 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000763
Andrew Lunna605a0f2016-11-21 23:26:58 +0100764 ret = mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000765 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400766 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000767 return;
768 }
Andrew Lunn052f9472016-11-21 23:27:03 +0100769
770 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000771
Vivien Didelotfad09c72016-06-21 12:28:20 -0400772 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000773}
Ben Hutchings98e67302011-11-25 14:36:19 +0000774
Andrew Lunnde2273872016-11-21 23:27:01 +0100775static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
776{
777 if (chip->info->ops->stats_set_histogram)
778 return chip->info->ops->stats_set_histogram(chip);
779
780 return 0;
781}
782
Vivien Didelotf81ec902016-05-09 13:22:58 -0400783static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700784{
785 return 32 * sizeof(u16);
786}
787
Vivien Didelotf81ec902016-05-09 13:22:58 -0400788static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
789 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700790{
Vivien Didelot04bed142016-08-31 18:06:13 -0400791 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200792 int err;
793 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700794 u16 *p = _p;
795 int i;
796
797 regs->version = 0;
798
799 memset(p, 0xff, 32 * sizeof(u16));
800
Vivien Didelotfad09c72016-06-21 12:28:20 -0400801 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -0400802
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700803 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700804
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200805 err = mv88e6xxx_port_read(chip, port, i, &reg);
806 if (!err)
807 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700808 }
Vivien Didelot23062512016-05-09 13:22:45 -0400809
Vivien Didelotfad09c72016-06-21 12:28:20 -0400810 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700811}
812
Vivien Didelotf81ec902016-05-09 13:22:58 -0400813static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
814 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800815{
Vivien Didelot04bed142016-08-31 18:06:13 -0400816 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -0400817 u16 reg;
818 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800819
Vivien Didelotfad09c72016-06-21 12:28:20 -0400820 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -0400821 return -EOPNOTSUPP;
822
Vivien Didelotfad09c72016-06-21 12:28:20 -0400823 mutex_lock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200824
Vivien Didelot9c938292016-08-15 17:19:02 -0400825 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
826 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200827 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800828
829 e->eee_enabled = !!(reg & 0x0200);
830 e->tx_lpi_enabled = !!(reg & 0x0100);
831
Vivien Didelot5f83dc92017-06-12 12:37:33 -0400832 err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
Vivien Didelot9c938292016-08-15 17:19:02 -0400833 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200834 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800835
Vivien Didelot5f83dc92017-06-12 12:37:33 -0400836 e->eee_active = !!(reg & MV88E6352_PORT_STS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200837out:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400838 mutex_unlock(&chip->reg_lock);
Vivien Didelot9c938292016-08-15 17:19:02 -0400839
840 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800841}
842
Vivien Didelotf81ec902016-05-09 13:22:58 -0400843static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
844 struct phy_device *phydev, struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800845{
Vivien Didelot04bed142016-08-31 18:06:13 -0400846 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -0400847 u16 reg;
848 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800849
Vivien Didelotfad09c72016-06-21 12:28:20 -0400850 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -0400851 return -EOPNOTSUPP;
852
Vivien Didelotfad09c72016-06-21 12:28:20 -0400853 mutex_lock(&chip->reg_lock);
Guenter Roeck11b3b452015-03-06 22:23:51 -0800854
Vivien Didelot9c938292016-08-15 17:19:02 -0400855 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
856 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200857 goto out;
858
Vivien Didelot9c938292016-08-15 17:19:02 -0400859 reg &= ~0x0300;
Andrew Lunn2f40c692015-04-02 04:06:37 +0200860 if (e->eee_enabled)
861 reg |= 0x0200;
862 if (e->tx_lpi_enabled)
863 reg |= 0x0100;
864
Vivien Didelot9c938292016-08-15 17:19:02 -0400865 err = mv88e6xxx_phy_write(chip, port, 16, reg);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200866out:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400867 mutex_unlock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200868
Vivien Didelot9c938292016-08-15 17:19:02 -0400869 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800870}
871
Vivien Didelote5887a22017-03-30 17:37:11 -0400872static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700873{
Vivien Didelote5887a22017-03-30 17:37:11 -0400874 struct dsa_switch *ds = NULL;
875 struct net_device *br;
876 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500877 int i;
878
Vivien Didelote5887a22017-03-30 17:37:11 -0400879 if (dev < DSA_MAX_SWITCHES)
880 ds = chip->ds->dst->ds[dev];
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500881
Vivien Didelote5887a22017-03-30 17:37:11 -0400882 /* Prevent frames from unknown switch or port */
883 if (!ds || port >= ds->num_ports)
884 return 0;
885
886 /* Frames from DSA links and CPU ports can egress any local port */
887 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
888 return mv88e6xxx_port_mask(chip);
889
890 br = ds->ports[port].bridge_dev;
891 pvlan = 0;
892
893 /* Frames from user ports can egress any local DSA links and CPU ports,
894 * as well as any local member of their bridge group.
895 */
896 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
897 if (dsa_is_cpu_port(chip->ds, i) ||
898 dsa_is_dsa_port(chip->ds, i) ||
899 (br && chip->ds->ports[i].bridge_dev == br))
900 pvlan |= BIT(i);
901
902 return pvlan;
903}
904
Vivien Didelot240ea3e2017-03-30 17:37:12 -0400905static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -0400906{
907 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500908
909 /* prevent frames from going back out of the port they came in on */
910 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700911
Vivien Didelot5a7921f2016-11-04 03:23:28 +0100912 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700913}
914
Vivien Didelotf81ec902016-05-09 13:22:58 -0400915static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
916 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700917{
Vivien Didelot04bed142016-08-31 18:06:13 -0400918 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot553eb542016-05-13 20:38:23 -0400919 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700920
Vivien Didelotfad09c72016-06-21 12:28:20 -0400921 mutex_lock(&chip->reg_lock);
Vivien Didelotf894c292017-06-08 18:34:10 -0400922 err = mv88e6xxx_port_set_state(chip, port, state);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400923 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -0400924
925 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -0400926 dev_err(ds->dev, "p%d: failed to update state\n", port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700927}
928
Vivien Didelot9e907d72017-07-17 13:03:43 -0400929static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
930{
931 if (chip->info->ops->pot_clear)
932 return chip->info->ops->pot_clear(chip);
933
934 return 0;
935}
936
Vivien Didelot51c901a2017-07-17 13:03:41 -0400937static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
938{
939 if (chip->info->ops->mgmt_rsvd2cpu)
940 return chip->info->ops->mgmt_rsvd2cpu(chip);
941
942 return 0;
943}
944
Vivien Didelota2ac29d2017-03-11 16:12:49 -0500945static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
946{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -0500947 int err;
948
Vivien Didelotdaefc942017-03-11 16:12:54 -0500949 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
950 if (err)
951 return err;
952
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -0500953 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
954 if (err)
955 return err;
956
Vivien Didelota2ac29d2017-03-11 16:12:49 -0500957 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
958}
959
Vivien Didelotcd8da8b2017-06-19 10:55:36 -0400960static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
961{
962 int port;
963 int err;
964
965 if (!chip->info->ops->irl_init_all)
966 return 0;
967
968 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
969 /* Disable ingress rate limiting by resetting all per port
970 * ingress rate limit resources to their initial state.
971 */
972 err = chip->info->ops->irl_init_all(chip, port);
973 if (err)
974 return err;
975 }
976
977 return 0;
978}
979
Vivien Didelot17a15942017-03-30 17:37:09 -0400980static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
981{
982 u16 pvlan = 0;
983
984 if (!mv88e6xxx_has_pvt(chip))
985 return -EOPNOTSUPP;
986
987 /* Skip the local source device, which uses in-chip port VLAN */
988 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -0400989 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -0400990
991 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
992}
993
Vivien Didelot81228992017-03-30 17:37:08 -0400994static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
995{
Vivien Didelot17a15942017-03-30 17:37:09 -0400996 int dev, port;
997 int err;
998
Vivien Didelot81228992017-03-30 17:37:08 -0400999 if (!mv88e6xxx_has_pvt(chip))
1000 return 0;
1001
1002 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
1003 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
1004 */
Vivien Didelot17a15942017-03-30 17:37:09 -04001005 err = mv88e6xxx_g2_misc_4_bit_port(chip);
1006 if (err)
1007 return err;
1008
1009 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
1010 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
1011 err = mv88e6xxx_pvt_map(chip, dev, port);
1012 if (err)
1013 return err;
1014 }
1015 }
1016
1017 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001018}
1019
Vivien Didelot749efcb2016-09-22 16:49:24 -04001020static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1021{
1022 struct mv88e6xxx_chip *chip = ds->priv;
1023 int err;
1024
1025 mutex_lock(&chip->reg_lock);
Vivien Didelote606ca32017-03-11 16:12:55 -05001026 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001027 mutex_unlock(&chip->reg_lock);
1028
1029 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001030 dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001031}
1032
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001033static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1034{
1035 if (!chip->info->max_vid)
1036 return 0;
1037
1038 return mv88e6xxx_g1_vtu_flush(chip);
1039}
1040
Vivien Didelotf1394b72017-05-01 14:05:22 -04001041static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1042 struct mv88e6xxx_vtu_entry *entry)
1043{
1044 if (!chip->info->ops->vtu_getnext)
1045 return -EOPNOTSUPP;
1046
1047 return chip->info->ops->vtu_getnext(chip, entry);
1048}
1049
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001050static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1051 struct mv88e6xxx_vtu_entry *entry)
1052{
1053 if (!chip->info->ops->vtu_loadpurge)
1054 return -EOPNOTSUPP;
1055
1056 return chip->info->ops->vtu_loadpurge(chip, entry);
1057}
1058
Vivien Didelotf81ec902016-05-09 13:22:58 -04001059static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1060 struct switchdev_obj_port_vlan *vlan,
Vivien Didelot438ff532017-05-17 15:46:05 -04001061 switchdev_obj_dump_cb_t *cb)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001062{
Vivien Didelot04bed142016-08-31 18:06:13 -04001063 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001064 struct mv88e6xxx_vtu_entry next = {
1065 .vid = chip->info->max_vid,
1066 };
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001067 u16 pvid;
1068 int err;
1069
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001070 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001071 return -EOPNOTSUPP;
1072
Vivien Didelotfad09c72016-06-21 12:28:20 -04001073 mutex_lock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001074
Vivien Didelot77064f32016-11-04 03:23:30 +01001075 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001076 if (err)
1077 goto unlock;
1078
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001079 do {
Vivien Didelotf1394b72017-05-01 14:05:22 -04001080 err = mv88e6xxx_vtu_getnext(chip, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001081 if (err)
1082 break;
1083
1084 if (!next.valid)
1085 break;
1086
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001087 if (next.member[port] ==
1088 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001089 continue;
1090
1091 /* reinit and dump this VLAN obj */
Vivien Didelot57d32312016-06-20 13:13:58 -04001092 vlan->vid_begin = next.vid;
1093 vlan->vid_end = next.vid;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001094 vlan->flags = 0;
1095
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001096 if (next.member[port] ==
1097 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001098 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1099
1100 if (next.vid == pvid)
1101 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1102
1103 err = cb(&vlan->obj);
1104 if (err)
1105 break;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001106 } while (next.vid < chip->info->max_vid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001107
1108unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001109 mutex_unlock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001110
1111 return err;
1112}
1113
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001114static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001115{
1116 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001117 struct mv88e6xxx_vtu_entry vlan = {
1118 .vid = chip->info->max_vid,
1119 };
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001120 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001121
1122 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1123
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001124 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001125 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001126 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001127 if (err)
1128 return err;
1129
1130 set_bit(*fid, fid_bitmap);
1131 }
1132
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001133 /* Set every FID bit used by the VLAN entries */
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001134 do {
Vivien Didelotf1394b72017-05-01 14:05:22 -04001135 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001136 if (err)
1137 return err;
1138
1139 if (!vlan.valid)
1140 break;
1141
1142 set_bit(vlan.fid, fid_bitmap);
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001143 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001144
1145 /* The reset value 0x000 is used to indicate that multiple address
1146 * databases are not needed. Return the next positive available.
1147 */
1148 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001149 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001150 return -ENOSPC;
1151
1152 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001153 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001154}
1155
Vivien Didelot567aa592017-05-01 14:05:25 -04001156static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1157 struct mv88e6xxx_vtu_entry *entry, bool new)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001158{
1159 int err;
1160
1161 if (!vid)
1162 return -EINVAL;
1163
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001164 entry->vid = vid - 1;
1165 entry->valid = false;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001166
Vivien Didelotf1394b72017-05-01 14:05:22 -04001167 err = mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001168 if (err)
1169 return err;
1170
Vivien Didelot567aa592017-05-01 14:05:25 -04001171 if (entry->vid == vid && entry->valid)
1172 return 0;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001173
Vivien Didelot567aa592017-05-01 14:05:25 -04001174 if (new) {
1175 int i;
1176
1177 /* Initialize a fresh VLAN entry */
1178 memset(entry, 0, sizeof(*entry));
1179 entry->valid = true;
1180 entry->vid = vid;
1181
Vivien Didelot553a7682017-06-07 18:12:16 -04001182 /* Exclude all ports */
Vivien Didelot567aa592017-05-01 14:05:25 -04001183 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelot553a7682017-06-07 18:12:16 -04001184 entry->member[i] =
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001185 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot567aa592017-05-01 14:05:25 -04001186
1187 return mv88e6xxx_atu_new(chip, &entry->fid);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001188 }
1189
Vivien Didelot567aa592017-05-01 14:05:25 -04001190 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
1191 return -EOPNOTSUPP;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001192}
1193
Vivien Didelotda9c3592016-02-12 12:09:40 -05001194static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1195 u16 vid_begin, u16 vid_end)
1196{
Vivien Didelot04bed142016-08-31 18:06:13 -04001197 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001198 struct mv88e6xxx_vtu_entry vlan = {
1199 .vid = vid_begin - 1,
1200 };
Vivien Didelotda9c3592016-02-12 12:09:40 -05001201 int i, err;
1202
1203 if (!vid_begin)
1204 return -EOPNOTSUPP;
1205
Vivien Didelotfad09c72016-06-21 12:28:20 -04001206 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001207
Vivien Didelotda9c3592016-02-12 12:09:40 -05001208 do {
Vivien Didelotf1394b72017-05-01 14:05:22 -04001209 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001210 if (err)
1211 goto unlock;
1212
1213 if (!vlan.valid)
1214 break;
1215
1216 if (vlan.vid > vid_end)
1217 break;
1218
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001219 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001220 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1221 continue;
1222
Andrew Lunn66e28092016-12-11 21:07:19 +01001223 if (!ds->ports[port].netdev)
1224 continue;
1225
Vivien Didelotbd00e052017-05-01 14:05:11 -04001226 if (vlan.member[i] ==
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001227 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001228 continue;
1229
Vivien Didelotfae8a252017-01-27 15:29:42 -05001230 if (ds->ports[i].bridge_dev ==
1231 ds->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001232 break; /* same bridge, check next VLAN */
1233
Vivien Didelotfae8a252017-01-27 15:29:42 -05001234 if (!ds->ports[i].bridge_dev)
Andrew Lunn66e28092016-12-11 21:07:19 +01001235 continue;
1236
Vivien Didelot774439e52017-06-08 18:34:08 -04001237 dev_err(ds->dev, "p%d: hw VLAN %d already used by %s\n",
1238 port, vlan.vid,
1239 netdev_name(ds->ports[i].bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001240 err = -EOPNOTSUPP;
1241 goto unlock;
1242 }
1243 } while (vlan.vid < vid_end);
1244
1245unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001246 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001247
1248 return err;
1249}
1250
Vivien Didelotf81ec902016-05-09 13:22:58 -04001251static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1252 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001253{
Vivien Didelot04bed142016-08-31 18:06:13 -04001254 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001255 u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
1256 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001257 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001258
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001259 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001260 return -EOPNOTSUPP;
1261
Vivien Didelotfad09c72016-06-21 12:28:20 -04001262 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001263 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001264 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001265
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001266 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001267}
1268
Vivien Didelot57d32312016-06-20 13:13:58 -04001269static int
1270mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1271 const struct switchdev_obj_port_vlan *vlan,
1272 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001273{
Vivien Didelot04bed142016-08-31 18:06:13 -04001274 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001275 int err;
1276
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001277 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001278 return -EOPNOTSUPP;
1279
Vivien Didelotda9c3592016-02-12 12:09:40 -05001280 /* If the requested port doesn't belong to the same bridge as the VLAN
1281 * members, do not support it (yet) and fallback to software VLAN.
1282 */
1283 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1284 vlan->vid_end);
1285 if (err)
1286 return err;
1287
Vivien Didelot76e398a2015-11-01 12:33:55 -05001288 /* We don't need any dynamic resource from the kernel (yet),
1289 * so skip the prepare phase.
1290 */
1291 return 0;
1292}
1293
Vivien Didelotfad09c72016-06-21 12:28:20 -04001294static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Vivien Didelotc91498e2017-06-07 18:12:13 -04001295 u16 vid, u8 member)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001296{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001297 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001298 int err;
1299
Vivien Didelot567aa592017-05-01 14:05:25 -04001300 err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001301 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001302 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001303
Vivien Didelotc91498e2017-06-07 18:12:13 -04001304 vlan.member[port] = member;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001305
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001306 return mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001307}
1308
Vivien Didelotf81ec902016-05-09 13:22:58 -04001309static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1310 const struct switchdev_obj_port_vlan *vlan,
1311 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001312{
Vivien Didelot04bed142016-08-31 18:06:13 -04001313 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001314 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1315 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001316 u8 member;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001317 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001318
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001319 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001320 return;
1321
Vivien Didelotc91498e2017-06-07 18:12:13 -04001322 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001323 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001324 else if (untagged)
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001325 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001326 else
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001327 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001328
Vivien Didelotfad09c72016-06-21 12:28:20 -04001329 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001330
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001331 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotc91498e2017-06-07 18:12:13 -04001332 if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
Vivien Didelot774439e52017-06-08 18:34:08 -04001333 dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
1334 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001335
Vivien Didelot77064f32016-11-04 03:23:30 +01001336 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Vivien Didelot774439e52017-06-08 18:34:08 -04001337 dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
1338 vlan->vid_end);
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001339
Vivien Didelotfad09c72016-06-21 12:28:20 -04001340 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001341}
1342
Vivien Didelotfad09c72016-06-21 12:28:20 -04001343static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001344 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001345{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001346 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001347 int i, err;
1348
Vivien Didelot567aa592017-05-01 14:05:25 -04001349 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001350 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001351 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001352
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001353 /* Tell switchdev if this VLAN is handled in software */
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001354 if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001355 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001356
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001357 vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001358
1359 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001360 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001361 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001362 if (vlan.member[i] !=
1363 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001364 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001365 break;
1366 }
1367 }
1368
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001369 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001370 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001371 return err;
1372
Vivien Didelote606ca32017-03-11 16:12:55 -05001373 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001374}
1375
Vivien Didelotf81ec902016-05-09 13:22:58 -04001376static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1377 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001378{
Vivien Didelot04bed142016-08-31 18:06:13 -04001379 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001380 u16 pvid, vid;
1381 int err = 0;
1382
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001383 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001384 return -EOPNOTSUPP;
1385
Vivien Didelotfad09c72016-06-21 12:28:20 -04001386 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001387
Vivien Didelot77064f32016-11-04 03:23:30 +01001388 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001389 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001390 goto unlock;
1391
Vivien Didelot76e398a2015-11-01 12:33:55 -05001392 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001393 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001394 if (err)
1395 goto unlock;
1396
1397 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001398 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001399 if (err)
1400 goto unlock;
1401 }
1402 }
1403
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001404unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001405 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001406
1407 return err;
1408}
1409
Vivien Didelot83dabd12016-08-31 11:50:04 -04001410static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1411 const unsigned char *addr, u16 vid,
1412 u8 state)
Vivien Didelotfd231c82015-08-10 09:09:50 -04001413{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001414 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot88472932016-09-19 19:56:11 -04001415 struct mv88e6xxx_atu_entry entry;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001416 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001417
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001418 /* Null VLAN ID corresponds to the port private database */
1419 if (vid == 0)
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001420 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001421 else
Vivien Didelot567aa592017-05-01 14:05:25 -04001422 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001423 if (err)
1424 return err;
1425
Vivien Didelot27c0e602017-06-15 12:14:01 -04001426 entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001427 ether_addr_copy(entry.mac, addr);
1428 eth_addr_dec(entry.mac);
1429
1430 err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
Vivien Didelot88472932016-09-19 19:56:11 -04001431 if (err)
1432 return err;
1433
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001434 /* Initialize a fresh ATU entry if it isn't found */
Vivien Didelot27c0e602017-06-15 12:14:01 -04001435 if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001436 !ether_addr_equal(entry.mac, addr)) {
1437 memset(&entry, 0, sizeof(entry));
1438 ether_addr_copy(entry.mac, addr);
1439 }
1440
Vivien Didelot88472932016-09-19 19:56:11 -04001441 /* Purge the ATU entry only if no port is using it anymore */
Vivien Didelot27c0e602017-06-15 12:14:01 -04001442 if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001443 entry.portvec &= ~BIT(port);
1444 if (!entry.portvec)
Vivien Didelot27c0e602017-06-15 12:14:01 -04001445 entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
Vivien Didelot88472932016-09-19 19:56:11 -04001446 } else {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001447 entry.portvec |= BIT(port);
Vivien Didelot88472932016-09-19 19:56:11 -04001448 entry.state = state;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001449 }
1450
Vivien Didelot9c13c022017-03-11 16:12:52 -05001451 return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001452}
1453
Vivien Didelotf81ec902016-05-09 13:22:58 -04001454static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
1455 const struct switchdev_obj_port_fdb *fdb,
1456 struct switchdev_trans *trans)
Vivien Didelot146a3202015-10-08 11:35:12 -04001457{
1458 /* We don't need any dynamic resource from the kernel (yet),
1459 * so skip the prepare phase.
1460 */
1461 return 0;
1462}
1463
Vivien Didelotf81ec902016-05-09 13:22:58 -04001464static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
1465 const struct switchdev_obj_port_fdb *fdb,
1466 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001467{
Vivien Didelot04bed142016-08-31 18:06:13 -04001468 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot6630e232015-08-06 01:44:07 -04001469
Vivien Didelotfad09c72016-06-21 12:28:20 -04001470 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001471 if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04001472 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC))
Vivien Didelot774439e52017-06-08 18:34:08 -04001473 dev_err(ds->dev, "p%d: failed to load unicast MAC address\n",
1474 port);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001475 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001476}
1477
Vivien Didelotf81ec902016-05-09 13:22:58 -04001478static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
1479 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07001480{
Vivien Didelot04bed142016-08-31 18:06:13 -04001481 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001482 int err;
David S. Millercdf09692015-08-11 12:00:37 -07001483
Vivien Didelotfad09c72016-06-21 12:28:20 -04001484 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001485 err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04001486 MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001487 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001488
Vivien Didelot83dabd12016-08-31 11:50:04 -04001489 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001490}
1491
Vivien Didelot83dabd12016-08-31 11:50:04 -04001492static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
1493 u16 fid, u16 vid, int port,
1494 struct switchdev_obj *obj,
Vivien Didelot438ff532017-05-17 15:46:05 -04001495 switchdev_obj_dump_cb_t *cb)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001496{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001497 struct mv88e6xxx_atu_entry addr;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001498 int err;
1499
Vivien Didelot27c0e602017-06-15 12:14:01 -04001500 addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001501 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001502
1503 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001504 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001505 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001506 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001507
Vivien Didelot27c0e602017-06-15 12:14:01 -04001508 if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001509 break;
1510
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001511 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001512 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001513
Vivien Didelot83dabd12016-08-31 11:50:04 -04001514 if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
1515 struct switchdev_obj_port_fdb *fdb;
1516
1517 if (!is_unicast_ether_addr(addr.mac))
1518 continue;
1519
1520 fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001521 fdb->vid = vid;
1522 ether_addr_copy(fdb->addr, addr.mac);
Vivien Didelot27c0e602017-06-15 12:14:01 -04001523 if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001524 fdb->ndm_state = NUD_NOARP;
1525 else
1526 fdb->ndm_state = NUD_REACHABLE;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04001527 } else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
1528 struct switchdev_obj_port_mdb *mdb;
1529
1530 if (!is_multicast_ether_addr(addr.mac))
1531 continue;
1532
1533 mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
1534 mdb->vid = vid;
1535 ether_addr_copy(mdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001536 } else {
1537 return -EOPNOTSUPP;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001538 }
Vivien Didelot83dabd12016-08-31 11:50:04 -04001539
1540 err = cb(obj);
1541 if (err)
1542 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001543 } while (!is_broadcast_ether_addr(addr.mac));
1544
1545 return err;
1546}
1547
Vivien Didelot83dabd12016-08-31 11:50:04 -04001548static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
1549 struct switchdev_obj *obj,
Vivien Didelot438ff532017-05-17 15:46:05 -04001550 switchdev_obj_dump_cb_t *cb)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001551{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001552 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001553 .vid = chip->info->max_vid,
Vivien Didelot83dabd12016-08-31 11:50:04 -04001554 };
1555 u16 fid;
1556 int err;
1557
1558 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001559 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001560 if (err)
1561 return err;
1562
1563 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
1564 if (err)
1565 return err;
1566
1567 /* Dump VLANs' Filtering Information Databases */
Vivien Didelot83dabd12016-08-31 11:50:04 -04001568 do {
Vivien Didelotf1394b72017-05-01 14:05:22 -04001569 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001570 if (err)
1571 return err;
1572
1573 if (!vlan.valid)
1574 break;
1575
1576 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
1577 obj, cb);
1578 if (err)
1579 return err;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001580 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001581
1582 return err;
1583}
1584
Vivien Didelotf81ec902016-05-09 13:22:58 -04001585static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
1586 struct switchdev_obj_port_fdb *fdb,
Vivien Didelot438ff532017-05-17 15:46:05 -04001587 switchdev_obj_dump_cb_t *cb)
Vivien Didelotf33475b2015-10-22 09:34:41 -04001588{
Vivien Didelot04bed142016-08-31 18:06:13 -04001589 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04001590 int err;
1591
Vivien Didelotfad09c72016-06-21 12:28:20 -04001592 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001593 err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001594 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04001595
1596 return err;
1597}
1598
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001599static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
1600 struct net_device *br)
1601{
Vivien Didelote96a6e02017-03-30 17:37:13 -04001602 struct dsa_switch *ds;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001603 int port;
Vivien Didelote96a6e02017-03-30 17:37:13 -04001604 int dev;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001605 int err;
1606
1607 /* Remap the Port VLAN of each local bridge group member */
1608 for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
1609 if (chip->ds->ports[port].bridge_dev == br) {
1610 err = mv88e6xxx_port_vlan_map(chip, port);
1611 if (err)
1612 return err;
1613 }
1614 }
1615
Vivien Didelote96a6e02017-03-30 17:37:13 -04001616 if (!mv88e6xxx_has_pvt(chip))
1617 return 0;
1618
1619 /* Remap the Port VLAN of each cross-chip bridge group member */
1620 for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
1621 ds = chip->ds->dst->ds[dev];
1622 if (!ds)
1623 break;
1624
1625 for (port = 0; port < ds->num_ports; ++port) {
1626 if (ds->ports[port].bridge_dev == br) {
1627 err = mv88e6xxx_pvt_map(chip, dev, port);
1628 if (err)
1629 return err;
1630 }
1631 }
1632 }
1633
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001634 return 0;
1635}
1636
Vivien Didelotf81ec902016-05-09 13:22:58 -04001637static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001638 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001639{
Vivien Didelot04bed142016-08-31 18:06:13 -04001640 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001641 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001642
Vivien Didelotfad09c72016-06-21 12:28:20 -04001643 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001644 err = mv88e6xxx_bridge_map(chip, br);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001645 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05001646
Vivien Didelot466dfa02016-02-26 13:16:05 -05001647 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001648}
1649
Vivien Didelotf123f2f2017-01-27 15:29:41 -05001650static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
1651 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001652{
Vivien Didelot04bed142016-08-31 18:06:13 -04001653 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001654
Vivien Didelotfad09c72016-06-21 12:28:20 -04001655 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001656 if (mv88e6xxx_bridge_map(chip, br) ||
1657 mv88e6xxx_port_vlan_map(chip, port))
1658 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04001659 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05001660}
1661
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001662static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
1663 int port, struct net_device *br)
1664{
1665 struct mv88e6xxx_chip *chip = ds->priv;
1666 int err;
1667
1668 if (!mv88e6xxx_has_pvt(chip))
1669 return 0;
1670
1671 mutex_lock(&chip->reg_lock);
1672 err = mv88e6xxx_pvt_map(chip, dev, port);
1673 mutex_unlock(&chip->reg_lock);
1674
1675 return err;
1676}
1677
1678static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
1679 int port, struct net_device *br)
1680{
1681 struct mv88e6xxx_chip *chip = ds->priv;
1682
1683 if (!mv88e6xxx_has_pvt(chip))
1684 return;
1685
1686 mutex_lock(&chip->reg_lock);
1687 if (mv88e6xxx_pvt_map(chip, dev, port))
1688 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
1689 mutex_unlock(&chip->reg_lock);
1690}
1691
Vivien Didelot17e708b2016-12-05 17:30:27 -05001692static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
1693{
1694 if (chip->info->ops->reset)
1695 return chip->info->ops->reset(chip);
1696
1697 return 0;
1698}
1699
Vivien Didelot309eca62016-12-05 17:30:26 -05001700static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
1701{
1702 struct gpio_desc *gpiod = chip->reset;
1703
1704 /* If there is a GPIO connected to the reset pin, toggle it */
1705 if (gpiod) {
1706 gpiod_set_value_cansleep(gpiod, 1);
1707 usleep_range(10000, 20000);
1708 gpiod_set_value_cansleep(gpiod, 0);
1709 usleep_range(10000, 20000);
1710 }
1711}
1712
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001713static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1714{
1715 int i, err;
1716
1717 /* Set all ports to the Disabled state */
1718 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotf894c292017-06-08 18:34:10 -04001719 err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001720 if (err)
1721 return err;
1722 }
1723
1724 /* Wait for transmit queues to drain,
1725 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
1726 */
1727 usleep_range(2000, 4000);
1728
1729 return 0;
1730}
1731
Vivien Didelotfad09c72016-06-21 12:28:20 -04001732static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04001733{
Vivien Didelota935c052016-09-29 12:21:53 -04001734 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001735
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001736 err = mv88e6xxx_disable_ports(chip);
1737 if (err)
1738 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001739
Vivien Didelot309eca62016-12-05 17:30:26 -05001740 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001741
Vivien Didelot17e708b2016-12-05 17:30:27 -05001742 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001743}
1744
Vivien Didelot43145572017-03-11 16:12:59 -05001745static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001746 enum mv88e6xxx_frame_mode frame,
1747 enum mv88e6xxx_egress_mode egress, u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01001748{
1749 int err;
1750
Vivien Didelot43145572017-03-11 16:12:59 -05001751 if (!chip->info->ops->port_set_frame_mode)
1752 return -EOPNOTSUPP;
1753
1754 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001755 if (err)
1756 return err;
1757
Vivien Didelot43145572017-03-11 16:12:59 -05001758 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
1759 if (err)
1760 return err;
1761
1762 if (chip->info->ops->port_set_ether_type)
1763 return chip->info->ops->port_set_ether_type(chip, port, etype);
1764
1765 return 0;
1766}
1767
1768static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1769{
1770 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001771 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04001772 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05001773}
1774
1775static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
1776{
1777 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001778 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04001779 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05001780}
1781
1782static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
1783{
1784 return mv88e6xxx_set_port_mode(chip, port,
1785 MV88E6XXX_FRAME_MODE_ETHERTYPE,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001786 MV88E6XXX_EGRESS_MODE_ETHERTYPE,
1787 ETH_P_EDSA);
Vivien Didelot43145572017-03-11 16:12:59 -05001788}
1789
1790static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
1791{
1792 if (dsa_is_dsa_port(chip->ds, port))
1793 return mv88e6xxx_set_port_mode_dsa(chip, port);
1794
1795 if (dsa_is_normal_port(chip->ds, port))
1796 return mv88e6xxx_set_port_mode_normal(chip, port);
1797
1798 /* Setup CPU port mode depending on its supported tag format */
1799 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
1800 return mv88e6xxx_set_port_mode_dsa(chip, port);
1801
1802 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
1803 return mv88e6xxx_set_port_mode_edsa(chip, port);
1804
1805 return -EINVAL;
1806}
1807
Vivien Didelotea698f42017-03-11 16:12:50 -05001808static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1809{
1810 bool message = dsa_is_dsa_port(chip->ds, port);
1811
1812 return mv88e6xxx_port_set_message_port(chip, port, message);
1813}
1814
Vivien Didelot601aeed2017-03-11 16:13:00 -05001815static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1816{
1817 bool flood = port == dsa_upstream_port(chip->ds);
1818
1819 /* Upstream ports flood frames with unknown unicast or multicast DA */
1820 if (chip->info->ops->port_set_egress_floods)
1821 return chip->info->ops->port_set_egress_floods(chip, port,
1822 flood, flood);
1823
1824 return 0;
1825}
1826
Andrew Lunn6d917822017-05-26 01:03:21 +02001827static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
1828 bool on)
1829{
Vivien Didelot523a8902017-05-26 18:02:42 -04001830 if (chip->info->ops->serdes_power)
1831 return chip->info->ops->serdes_power(chip, port, on);
Andrew Lunn6d917822017-05-26 01:03:21 +02001832
Vivien Didelot523a8902017-05-26 18:02:42 -04001833 return 0;
Andrew Lunn6d917822017-05-26 01:03:21 +02001834}
1835
Vivien Didelotfad09c72016-06-21 12:28:20 -04001836static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07001837{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001838 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001839 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001840 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07001841
Vivien Didelotd78343d2016-11-04 03:23:36 +01001842 /* MAC Forcing register: don't force link, speed, duplex or flow control
1843 * state to any particular values on physical ports, but force the CPU
1844 * port and all DSA ports to their maximum bandwidth and full duplex.
1845 */
1846 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1847 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
1848 SPEED_MAX, DUPLEX_FULL,
1849 PHY_INTERFACE_MODE_NA);
1850 else
1851 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
1852 SPEED_UNFORCED, DUPLEX_UNFORCED,
1853 PHY_INTERFACE_MODE_NA);
1854 if (err)
1855 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001856
1857 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
1858 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
1859 * tunneling, determine priority by looking at 802.1p and IP
1860 * priority fields (IP prio has precedence), and set STP state
1861 * to Forwarding.
1862 *
1863 * If this is the CPU link, use DSA or EDSA tagging depending
1864 * on which tagging mode was configured.
1865 *
1866 * If this is a link to another switch, use DSA tagging mode.
1867 *
1868 * If this is the upstream port for this switch, enable
1869 * forwarding of unknown unicasts and multicasts.
1870 */
Vivien Didelota89b433be2017-06-12 12:37:37 -04001871 reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
1872 MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
1873 MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
1874 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001875 if (err)
1876 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02001877
Vivien Didelot601aeed2017-03-11 16:13:00 -05001878 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001879 if (err)
1880 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001881
Vivien Didelot601aeed2017-03-11 16:13:00 -05001882 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05001883 if (err)
1884 return err;
1885
Andrew Lunn04aca992017-05-26 01:03:24 +02001886 /* Enable the SERDES interface for DSA and CPU ports. Normal
1887 * ports SERDES are enabled when the port is enabled, thus
1888 * saving a bit of power.
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001889 */
Andrew Lunn04aca992017-05-26 01:03:24 +02001890 if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
1891 err = mv88e6xxx_serdes_power(chip, port, true);
1892 if (err)
1893 return err;
1894 }
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001895
Vivien Didelot8efdda42015-08-13 12:52:23 -04001896 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05001897 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04001898 * untagged frames on this port, do a destination address lookup on all
1899 * received packets as usual, disable ARP mirroring and don't send a
1900 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02001901 */
Andrew Lunna23b2962017-02-04 20:15:28 +01001902 err = mv88e6xxx_port_set_map_da(chip, port);
1903 if (err)
1904 return err;
1905
Andrew Lunn54d792f2015-05-06 01:09:47 +02001906 reg = 0;
Andrew Lunna23b2962017-02-04 20:15:28 +01001907 if (chip->info->ops->port_set_upstream_port) {
1908 err = chip->info->ops->port_set_upstream_port(
1909 chip, port, dsa_upstream_port(ds));
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001910 if (err)
1911 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001912 }
1913
Andrew Lunna23b2962017-02-04 20:15:28 +01001914 err = mv88e6xxx_port_set_8021q_mode(chip, port,
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001915 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
Andrew Lunna23b2962017-02-04 20:15:28 +01001916 if (err)
1917 return err;
1918
Vivien Didelotcd782652017-06-08 18:34:13 -04001919 if (chip->info->ops->port_set_jumbo_size) {
1920 err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
Andrew Lunn5f436662016-12-03 04:45:17 +01001921 if (err)
1922 return err;
1923 }
1924
Andrew Lunn54d792f2015-05-06 01:09:47 +02001925 /* Port Association Vector: when learning source addresses
1926 * of packets, add the address to the address database using
1927 * a port bitmap that has only the bit for this port set and
1928 * the other bits clear.
1929 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05001930 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04001931 /* Disable learning for CPU port */
1932 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04001933 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05001934
Vivien Didelot2a4614e2017-06-12 12:37:43 -04001935 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
1936 reg);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001937 if (err)
1938 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001939
1940 /* Egress rate control 2: disable egress rate control. */
Vivien Didelot2cb8cb12017-06-12 12:37:42 -04001941 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
1942 0x0000);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001943 if (err)
1944 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001945
Vivien Didelot08984322017-06-08 18:34:12 -04001946 if (chip->info->ops->port_pause_limit) {
1947 err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
Andrew Lunnb35d322a2016-12-03 04:45:19 +01001948 if (err)
1949 return err;
1950 }
1951
Vivien Didelotc8c94892017-03-11 16:13:01 -05001952 if (chip->info->ops->port_disable_learn_limit) {
1953 err = chip->info->ops->port_disable_learn_limit(chip, port);
1954 if (err)
1955 return err;
1956 }
1957
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05001958 if (chip->info->ops->port_disable_pri_override) {
1959 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001960 if (err)
1961 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01001962 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02001963
Andrew Lunnef0a7312016-12-03 04:35:16 +01001964 if (chip->info->ops->port_tag_remap) {
1965 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001966 if (err)
1967 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001968 }
1969
Andrew Lunnef70b112016-12-03 04:45:18 +01001970 if (chip->info->ops->port_egress_rate_limiting) {
1971 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001972 if (err)
1973 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001974 }
1975
Vivien Didelotea698f42017-03-11 16:12:50 -05001976 err = mv88e6xxx_setup_message_port(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001977 if (err)
1978 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07001979
Vivien Didelot207afda2016-04-14 14:42:09 -04001980 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001981 * database, and allow bidirectional communication between the
1982 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07001983 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001984 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001985 if (err)
1986 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001987
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001988 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001989 if (err)
1990 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07001991
1992 /* Default VLAN ID and priority: don't set a default VLAN
1993 * ID, and set the default packet priority to zero.
1994 */
Vivien Didelotb7929fb2017-06-12 12:37:40 -04001995 return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
Andrew Lunndbde9e62015-05-06 01:09:48 +02001996}
1997
Andrew Lunn04aca992017-05-26 01:03:24 +02001998static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
1999 struct phy_device *phydev)
2000{
2001 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot523a8902017-05-26 18:02:42 -04002002 int err;
Andrew Lunn04aca992017-05-26 01:03:24 +02002003
2004 mutex_lock(&chip->reg_lock);
Vivien Didelot523a8902017-05-26 18:02:42 -04002005 err = mv88e6xxx_serdes_power(chip, port, true);
Andrew Lunn04aca992017-05-26 01:03:24 +02002006 mutex_unlock(&chip->reg_lock);
2007
2008 return err;
2009}
2010
2011static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
2012 struct phy_device *phydev)
2013{
2014 struct mv88e6xxx_chip *chip = ds->priv;
2015
2016 mutex_lock(&chip->reg_lock);
Vivien Didelot523a8902017-05-26 18:02:42 -04002017 if (mv88e6xxx_serdes_power(chip, port, false))
2018 dev_err(chip->dev, "failed to power off SERDES\n");
Andrew Lunn04aca992017-05-26 01:03:24 +02002019 mutex_unlock(&chip->reg_lock);
2020}
2021
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002022static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2023 unsigned int ageing_time)
2024{
Vivien Didelot04bed142016-08-31 18:06:13 -04002025 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002026 int err;
2027
2028 mutex_lock(&chip->reg_lock);
Vivien Didelot720c6342017-03-11 16:12:48 -05002029 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002030 mutex_unlock(&chip->reg_lock);
2031
2032 return err;
2033}
2034
Vivien Didelot97299342016-07-18 20:45:30 -04002035static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002036{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002037 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04002038 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot08a01262016-05-09 13:22:50 -04002039 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002040
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002041 if (chip->info->ops->set_cpu_port) {
2042 err = chip->info->ops->set_cpu_port(chip, upstream_port);
Andrew Lunn33641992016-12-03 04:35:17 +01002043 if (err)
2044 return err;
2045 }
2046
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002047 if (chip->info->ops->set_egress_port) {
2048 err = chip->info->ops->set_egress_port(chip, upstream_port);
Andrew Lunn33641992016-12-03 04:35:17 +01002049 if (err)
2050 return err;
2051 }
Vivien Didelotb0745e872016-05-09 13:22:53 -04002052
Vivien Didelot50484ff2016-05-09 13:22:54 -04002053 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelotd77f4322017-06-15 12:14:03 -04002054 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL2,
2055 MV88E6XXX_G1_CTL2_MULTIPLE_CASCADE |
Vivien Didelota935c052016-09-29 12:21:53 -04002056 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04002057 if (err)
2058 return err;
2059
Vivien Didelot08a01262016-05-09 13:22:50 -04002060 /* Configure the IP ToS mapping registers. */
Vivien Didelotccba8f32017-06-15 12:14:06 -04002061 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002062 if (err)
2063 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002064 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002065 if (err)
2066 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002067 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002068 if (err)
2069 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002070 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002071 if (err)
2072 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002073 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002074 if (err)
2075 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002076 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002077 if (err)
2078 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002079 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002080 if (err)
2081 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002082 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002083 if (err)
2084 return err;
2085
2086 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelotccba8f32017-06-15 12:14:06 -04002087 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002088 if (err)
2089 return err;
2090
Andrew Lunnde2273872016-11-21 23:27:01 +01002091 /* Initialize the statistics unit */
2092 err = mv88e6xxx_stats_set_histogram(chip);
2093 if (err)
2094 return err;
2095
Vivien Didelot97299342016-07-18 20:45:30 -04002096 /* Clear the statistics counters for all ports */
Vivien Didelot57d1ef32017-06-15 12:14:05 -04002097 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_STATS_OP,
2098 MV88E6XXX_G1_STATS_OP_BUSY |
2099 MV88E6XXX_G1_STATS_OP_FLUSH_ALL);
Vivien Didelot97299342016-07-18 20:45:30 -04002100 if (err)
2101 return err;
2102
2103 /* Wait for the flush to complete. */
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +01002104 err = mv88e6xxx_g1_stats_wait(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002105 if (err)
2106 return err;
2107
2108 return 0;
2109}
2110
Vivien Didelotf81ec902016-05-09 13:22:58 -04002111static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002112{
Vivien Didelot04bed142016-08-31 18:06:13 -04002113 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002114 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002115 int i;
2116
Vivien Didelotfad09c72016-06-21 12:28:20 -04002117 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002118 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002119
Vivien Didelotfad09c72016-06-21 12:28:20 -04002120 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002121
Vivien Didelot97299342016-07-18 20:45:30 -04002122 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002123 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot97299342016-07-18 20:45:30 -04002124 err = mv88e6xxx_setup_port(chip, i);
2125 if (err)
2126 goto unlock;
2127 }
2128
2129 /* Setup Switch Global 1 Registers */
2130 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002131 if (err)
2132 goto unlock;
2133
Vivien Didelot97299342016-07-18 20:45:30 -04002134 /* Setup Switch Global 2 Registers */
2135 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
2136 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002137 if (err)
2138 goto unlock;
2139 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002140
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002141 err = mv88e6xxx_irl_setup(chip);
2142 if (err)
2143 goto unlock;
2144
Vivien Didelot1b17aed2017-05-26 18:03:05 -04002145 err = mv88e6xxx_phy_setup(chip);
2146 if (err)
2147 goto unlock;
2148
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002149 err = mv88e6xxx_vtu_setup(chip);
2150 if (err)
2151 goto unlock;
2152
Vivien Didelot81228992017-03-30 17:37:08 -04002153 err = mv88e6xxx_pvt_setup(chip);
2154 if (err)
2155 goto unlock;
2156
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002157 err = mv88e6xxx_atu_setup(chip);
2158 if (err)
2159 goto unlock;
2160
Vivien Didelot9e907d72017-07-17 13:03:43 -04002161 err = mv88e6xxx_pot_setup(chip);
2162 if (err)
2163 goto unlock;
2164
Vivien Didelot51c901a2017-07-17 13:03:41 -04002165 err = mv88e6xxx_rsvd2cpu_setup(chip);
2166 if (err)
2167 goto unlock;
Andrew Lunn6e55f692016-12-03 04:45:16 +01002168
Vivien Didelot6b17e862015-08-13 12:52:18 -04002169unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002170 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002171
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002172 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002173}
2174
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002175static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
2176{
Vivien Didelot04bed142016-08-31 18:06:13 -04002177 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002178 int err;
2179
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002180 if (!chip->info->ops->set_switch_mac)
2181 return -EOPNOTSUPP;
2182
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002183 mutex_lock(&chip->reg_lock);
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002184 err = chip->info->ops->set_switch_mac(chip, addr);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002185 mutex_unlock(&chip->reg_lock);
2186
2187 return err;
2188}
2189
Vivien Didelote57e5e72016-08-15 17:19:00 -04002190static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002191{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002192 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2193 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002194 u16 val;
2195 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002196
Andrew Lunnee26a222017-01-24 14:53:48 +01002197 if (!chip->info->ops->phy_read)
2198 return -EOPNOTSUPP;
2199
Vivien Didelotfad09c72016-06-21 12:28:20 -04002200 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002201 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002202 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002203
Andrew Lunnda9f3302017-02-01 03:40:05 +01002204 if (reg == MII_PHYSID2) {
2205 /* Some internal PHYS don't have a model number. Use
2206 * the mv88e6390 family model number instead.
2207 */
2208 if (!(val & 0x3f0))
Vivien Didelot107fcc12017-06-12 12:37:36 -04002209 val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
Andrew Lunnda9f3302017-02-01 03:40:05 +01002210 }
2211
Vivien Didelote57e5e72016-08-15 17:19:00 -04002212 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002213}
2214
Vivien Didelote57e5e72016-08-15 17:19:00 -04002215static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002216{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002217 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2218 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002219 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002220
Andrew Lunnee26a222017-01-24 14:53:48 +01002221 if (!chip->info->ops->phy_write)
2222 return -EOPNOTSUPP;
2223
Vivien Didelotfad09c72016-06-21 12:28:20 -04002224 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002225 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002226 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002227
2228 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002229}
2230
Vivien Didelotfad09c72016-06-21 12:28:20 -04002231static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002232 struct device_node *np,
2233 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002234{
2235 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002236 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002237 struct mii_bus *bus;
2238 int err;
2239
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002240 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002241 if (!bus)
2242 return -ENOMEM;
2243
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002244 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002245 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002246 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002247 INIT_LIST_HEAD(&mdio_bus->list);
2248 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002249
Andrew Lunnb516d452016-06-04 21:17:06 +02002250 if (np) {
2251 bus->name = np->full_name;
2252 snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
2253 } else {
2254 bus->name = "mv88e6xxx SMI";
2255 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2256 }
2257
2258 bus->read = mv88e6xxx_mdio_read;
2259 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002260 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002261
Andrew Lunna3c53be52017-01-24 14:53:50 +01002262 if (np)
2263 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002264 else
2265 err = mdiobus_register(bus);
2266 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002267 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002268 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002269 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002270
2271 if (external)
2272 list_add_tail(&mdio_bus->list, &chip->mdios);
2273 else
2274 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02002275
2276 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02002277}
2278
Andrew Lunna3c53be52017-01-24 14:53:50 +01002279static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
2280 { .compatible = "marvell,mv88e6xxx-mdio-external",
2281 .data = (void *)true },
2282 { },
2283};
2284
2285static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
2286 struct device_node *np)
2287{
2288 const struct of_device_id *match;
2289 struct device_node *child;
2290 int err;
2291
2292 /* Always register one mdio bus for the internal/default mdio
2293 * bus. This maybe represented in the device tree, but is
2294 * optional.
2295 */
2296 child = of_get_child_by_name(np, "mdio");
2297 err = mv88e6xxx_mdio_register(chip, child, false);
2298 if (err)
2299 return err;
2300
2301 /* Walk the device tree, and see if there are any other nodes
2302 * which say they are compatible with the external mdio
2303 * bus.
2304 */
2305 for_each_available_child_of_node(np, child) {
2306 match = of_match_node(mv88e6xxx_mdio_external_match, child);
2307 if (match) {
2308 err = mv88e6xxx_mdio_register(chip, child, true);
2309 if (err)
2310 return err;
2311 }
2312 }
2313
2314 return 0;
2315}
2316
2317static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02002318
2319{
Andrew Lunna3c53be52017-01-24 14:53:50 +01002320 struct mv88e6xxx_mdio_bus *mdio_bus;
2321 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002322
Andrew Lunna3c53be52017-01-24 14:53:50 +01002323 list_for_each_entry(mdio_bus, &chip->mdios, list) {
2324 bus = mdio_bus->bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002325
Andrew Lunna3c53be52017-01-24 14:53:50 +01002326 mdiobus_unregister(bus);
2327 }
Andrew Lunnb516d452016-06-04 21:17:06 +02002328}
2329
Vivien Didelot855b1932016-07-20 18:18:35 -04002330static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
2331{
Vivien Didelot04bed142016-08-31 18:06:13 -04002332 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002333
2334 return chip->eeprom_len;
2335}
2336
Vivien Didelot855b1932016-07-20 18:18:35 -04002337static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
2338 struct ethtool_eeprom *eeprom, u8 *data)
2339{
Vivien Didelot04bed142016-08-31 18:06:13 -04002340 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002341 int err;
2342
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002343 if (!chip->info->ops->get_eeprom)
2344 return -EOPNOTSUPP;
2345
Vivien Didelot855b1932016-07-20 18:18:35 -04002346 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002347 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002348 mutex_unlock(&chip->reg_lock);
2349
2350 if (err)
2351 return err;
2352
2353 eeprom->magic = 0xc3ec4951;
2354
2355 return 0;
2356}
2357
Vivien Didelot855b1932016-07-20 18:18:35 -04002358static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
2359 struct ethtool_eeprom *eeprom, u8 *data)
2360{
Vivien Didelot04bed142016-08-31 18:06:13 -04002361 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002362 int err;
2363
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002364 if (!chip->info->ops->set_eeprom)
2365 return -EOPNOTSUPP;
2366
Vivien Didelot855b1932016-07-20 18:18:35 -04002367 if (eeprom->magic != 0xc3ec4951)
2368 return -EINVAL;
2369
2370 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002371 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002372 mutex_unlock(&chip->reg_lock);
2373
2374 return err;
2375}
2376
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002377static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002378 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002379 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002380 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002381 .phy_read = mv88e6185_phy_ppu_read,
2382 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002383 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002384 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002385 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002386 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002387 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002388 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002389 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01002390 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002391 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002392 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002393 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002394 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002395 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2396 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002397 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002398 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2399 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002400 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002401 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002402 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002403 .ppu_enable = mv88e6185_g1_ppu_enable,
2404 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002405 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002406 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002407 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002408};
2409
2410static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002411 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002412 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002413 .phy_read = mv88e6185_phy_ppu_read,
2414 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002415 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002416 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002417 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002418 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002419 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01002420 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002421 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002422 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2423 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002424 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002425 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002426 .ppu_enable = mv88e6185_g1_ppu_enable,
2427 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002428 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002429 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002430 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002431};
2432
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002433static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01002434 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002435 .irl_init_all = mv88e6352_g2_irl_init_all,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002436 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2437 .phy_read = mv88e6xxx_g2_smi_phy_read,
2438 .phy_write = mv88e6xxx_g2_smi_phy_write,
2439 .port_set_link = mv88e6xxx_port_set_link,
2440 .port_set_duplex = mv88e6xxx_port_set_duplex,
2441 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002442 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002443 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002444 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002445 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002446 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002447 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002448 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002449 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002450 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002451 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2452 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2453 .stats_get_strings = mv88e6095_stats_get_strings,
2454 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002455 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2456 .set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01002457 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002458 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002459 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002460 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002461 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002462 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002463};
2464
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002465static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002466 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002467 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002468 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002469 .phy_read = mv88e6xxx_g2_smi_phy_read,
2470 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002471 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002472 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002473 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002474 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002475 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002476 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002477 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02002478 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002479 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2480 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002481 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002482 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2483 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002484 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002485 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002486 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002487 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002488 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002489 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002490};
2491
2492static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002493 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002494 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002495 .phy_read = mv88e6185_phy_ppu_read,
2496 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002497 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002498 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002499 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002500 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002501 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002502 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002503 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01002504 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Vivien Didelotcd782652017-06-08 18:34:13 -04002505 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002506 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002507 .port_pause_limit = mv88e6097_port_pause_limit,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002508 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002509 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2510 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002511 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002512 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2513 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002514 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002515 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002516 .ppu_enable = mv88e6185_g1_ppu_enable,
2517 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002518 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002519 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002520 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002521};
2522
Vivien Didelot990e27b2017-03-28 13:50:32 -04002523static const struct mv88e6xxx_ops mv88e6141_ops = {
2524 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002525 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002526 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2527 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2528 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2529 .phy_read = mv88e6xxx_g2_smi_phy_read,
2530 .phy_write = mv88e6xxx_g2_smi_phy_write,
2531 .port_set_link = mv88e6xxx_port_set_link,
2532 .port_set_duplex = mv88e6xxx_port_set_duplex,
2533 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2534 .port_set_speed = mv88e6390_port_set_speed,
2535 .port_tag_remap = mv88e6095_port_tag_remap,
2536 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2537 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2538 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002539 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002540 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002541 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002542 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2543 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2544 .stats_snapshot = mv88e6390_g1_stats_snapshot,
2545 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2546 .stats_get_strings = mv88e6320_stats_get_strings,
2547 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002548 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2549 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002550 .watchdog_ops = &mv88e6390_watchdog_ops,
2551 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002552 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002553 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002554 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002555 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002556};
2557
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002558static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002559 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002560 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002561 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002562 .phy_read = mv88e6xxx_g2_smi_phy_read,
2563 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002564 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002565 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002566 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002567 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002568 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002569 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002570 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002571 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002572 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002573 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002574 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002575 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02002576 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002577 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2578 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002579 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002580 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2581 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002582 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002583 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002584 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002585 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002586 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002587 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002588};
2589
2590static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002591 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002592 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002593 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002594 .phy_read = mv88e6165_phy_read,
2595 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002596 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002597 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002598 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002599 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002600 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002601 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002602 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2603 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002604 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002605 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2606 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002607 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002608 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002609 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002610 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002611 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002612 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002613};
2614
2615static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002616 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002617 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002618 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002619 .phy_read = mv88e6xxx_g2_smi_phy_read,
2620 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002621 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002622 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002623 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002624 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002625 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002626 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002627 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002628 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002629 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002630 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002631 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002632 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002633 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002634 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002635 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2636 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002637 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002638 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2639 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002640 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002641 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002642 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002643 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002644 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002645 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002646};
2647
2648static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002649 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002650 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002651 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2652 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002653 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002654 .phy_read = mv88e6xxx_g2_smi_phy_read,
2655 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002656 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002657 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002658 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002659 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002660 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002661 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002662 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002663 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002664 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002665 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002666 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002667 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002668 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002669 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002670 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2671 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002672 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002673 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2674 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002675 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002676 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002677 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002678 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002679 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002680 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002681 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002682};
2683
2684static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002685 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002686 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002687 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002688 .phy_read = mv88e6xxx_g2_smi_phy_read,
2689 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002690 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002691 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002692 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002693 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002694 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002695 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002696 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002697 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002698 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002699 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002700 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002701 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002702 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002703 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002704 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2705 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002706 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002707 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2708 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002709 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002710 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002711 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002712 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002713 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002714 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002715};
2716
2717static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002718 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002719 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002720 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2721 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002722 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002723 .phy_read = mv88e6xxx_g2_smi_phy_read,
2724 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002725 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002726 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002727 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002728 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002729 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002730 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002731 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002732 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002733 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002734 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002735 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002736 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002737 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002738 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002739 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2740 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002741 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002742 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2743 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002744 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002745 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002746 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002747 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002748 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002749 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002750 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002751};
2752
2753static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002754 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002755 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002756 .phy_read = mv88e6185_phy_ppu_read,
2757 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002758 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002759 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002760 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002761 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002762 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01002763 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01002764 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002765 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002766 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2767 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002768 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002769 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2770 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002771 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002772 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002773 .ppu_enable = mv88e6185_g1_ppu_enable,
2774 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002775 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002776 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002777 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002778};
2779
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002780static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002781 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002782 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002783 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2784 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002785 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2786 .phy_read = mv88e6xxx_g2_smi_phy_read,
2787 .phy_write = mv88e6xxx_g2_smi_phy_write,
2788 .port_set_link = mv88e6xxx_port_set_link,
2789 .port_set_duplex = mv88e6xxx_port_set_duplex,
2790 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2791 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002792 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002793 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002794 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002795 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002796 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002797 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002798 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002799 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002800 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002801 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2802 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002803 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002804 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2805 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002806 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002807 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002808 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002809 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002810 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2811 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002812 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002813};
2814
2815static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002816 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002817 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002818 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2819 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002820 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2821 .phy_read = mv88e6xxx_g2_smi_phy_read,
2822 .phy_write = mv88e6xxx_g2_smi_phy_write,
2823 .port_set_link = mv88e6xxx_port_set_link,
2824 .port_set_duplex = mv88e6xxx_port_set_duplex,
2825 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2826 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002827 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002828 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002829 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002830 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002831 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002832 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002833 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002834 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002835 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002836 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2837 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002838 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002839 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2840 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002841 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002842 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002843 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002844 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002845 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2846 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002847 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002848};
2849
2850static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002851 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002852 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002853 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2854 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002855 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2856 .phy_read = mv88e6xxx_g2_smi_phy_read,
2857 .phy_write = mv88e6xxx_g2_smi_phy_write,
2858 .port_set_link = mv88e6xxx_port_set_link,
2859 .port_set_duplex = mv88e6xxx_port_set_duplex,
2860 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2861 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002862 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002863 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002864 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002865 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002866 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002867 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002868 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002869 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002870 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002871 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2872 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002873 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002874 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2875 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002876 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002877 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002878 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002879 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002880 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2881 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002882 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002883};
2884
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002885static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002886 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002887 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002888 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2889 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002890 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002891 .phy_read = mv88e6xxx_g2_smi_phy_read,
2892 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002893 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002894 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002895 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002896 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002897 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002898 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002899 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002900 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002901 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002902 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002903 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002904 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002905 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002906 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002907 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2908 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002909 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002910 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2911 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002912 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002913 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002914 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002915 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002916 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002917 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002918 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002919};
2920
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002921static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002922 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002923 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002924 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2925 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002926 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2927 .phy_read = mv88e6xxx_g2_smi_phy_read,
2928 .phy_write = mv88e6xxx_g2_smi_phy_write,
2929 .port_set_link = mv88e6xxx_port_set_link,
2930 .port_set_duplex = mv88e6xxx_port_set_duplex,
2931 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2932 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002933 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002934 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002935 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002936 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002937 .port_pause_limit = mv88e6390_port_pause_limit,
Andrew Lunnf39908d2017-02-04 20:02:50 +01002938 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002939 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002940 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002941 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002942 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002943 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2944 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002945 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002946 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2947 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002948 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002949 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002950 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002951 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002952 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2953 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002954 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002955};
2956
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002957static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002958 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002959 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002960 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2961 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002962 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002963 .phy_read = mv88e6xxx_g2_smi_phy_read,
2964 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002965 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002966 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002967 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002968 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002969 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002970 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002971 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002972 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002973 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002974 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002975 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002976 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002977 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002978 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2979 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002980 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002981 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2982 .set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002983 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002984 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002985 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002986 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002987 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002988};
2989
2990static const struct mv88e6xxx_ops mv88e6321_ops = {
Vivien Didelotbd807202017-07-17 13:03:37 -04002991 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002992 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002993 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2994 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002995 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002996 .phy_read = mv88e6xxx_g2_smi_phy_read,
2997 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002998 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002999 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003000 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003001 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003002 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003003 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003004 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003005 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003006 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003007 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003008 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003009 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003010 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003011 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3012 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003013 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003014 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3015 .set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003016 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003017 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003018 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003019};
3020
Vivien Didelot16e329a2017-03-28 13:50:33 -04003021static const struct mv88e6xxx_ops mv88e6341_ops = {
3022 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003023 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003024 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3025 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3026 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3027 .phy_read = mv88e6xxx_g2_smi_phy_read,
3028 .phy_write = mv88e6xxx_g2_smi_phy_write,
3029 .port_set_link = mv88e6xxx_port_set_link,
3030 .port_set_duplex = mv88e6xxx_port_set_duplex,
3031 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3032 .port_set_speed = mv88e6390_port_set_speed,
3033 .port_tag_remap = mv88e6095_port_tag_remap,
3034 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3035 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3036 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003037 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003038 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003039 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003040 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3041 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3042 .stats_snapshot = mv88e6390_g1_stats_snapshot,
3043 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3044 .stats_get_strings = mv88e6320_stats_get_strings,
3045 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003046 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3047 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003048 .watchdog_ops = &mv88e6390_watchdog_ops,
3049 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003050 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003051 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003052 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003053 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003054};
3055
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003056static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003057 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003058 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003059 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003060 .phy_read = mv88e6xxx_g2_smi_phy_read,
3061 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003062 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003063 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003064 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003065 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003066 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003067 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003068 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003069 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003070 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003071 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003072 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003073 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003074 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003075 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003076 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3077 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003078 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003079 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3080 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003081 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003082 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003083 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003084 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003085 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003086 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003087};
3088
3089static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003090 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003091 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003092 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003093 .phy_read = mv88e6xxx_g2_smi_phy_read,
3094 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003095 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003096 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003097 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003098 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003099 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003100 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003101 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003102 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003103 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003104 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003105 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003106 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003107 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003108 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003109 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3110 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003111 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003112 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3113 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003114 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003115 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003116 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003117 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003118 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003119 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003120};
3121
3122static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003123 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003124 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003125 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3126 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003127 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003128 .phy_read = mv88e6xxx_g2_smi_phy_read,
3129 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003130 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003131 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003132 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003133 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003134 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003135 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003136 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003137 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003138 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003139 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003140 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003141 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003142 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003143 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003144 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3145 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003146 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003147 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3148 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003149 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003150 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003151 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003152 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003153 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003154 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02003155 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003156};
3157
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003158static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003159 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003160 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003161 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3162 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003163 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3164 .phy_read = mv88e6xxx_g2_smi_phy_read,
3165 .phy_write = mv88e6xxx_g2_smi_phy_write,
3166 .port_set_link = mv88e6xxx_port_set_link,
3167 .port_set_duplex = mv88e6xxx_port_set_duplex,
3168 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3169 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003170 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003171 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003172 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003173 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003174 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003175 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003176 .port_pause_limit = mv88e6390_port_pause_limit,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003177 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003178 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003179 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003180 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003181 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003182 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3183 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003184 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003185 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3186 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003187 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003188 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003189 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003190 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003191 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3192 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003193 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003194};
3195
3196static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003197 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003198 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003199 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3200 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003201 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3202 .phy_read = mv88e6xxx_g2_smi_phy_read,
3203 .phy_write = mv88e6xxx_g2_smi_phy_write,
3204 .port_set_link = mv88e6xxx_port_set_link,
3205 .port_set_duplex = mv88e6xxx_port_set_duplex,
3206 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3207 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003208 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003209 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003210 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003211 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003212 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003213 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003214 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003215 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003216 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003217 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003218 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003219 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3220 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003221 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003222 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3223 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003224 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003225 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003226 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003227 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003228 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3229 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003230 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003231};
3232
Vivien Didelotf81ec902016-05-09 13:22:58 -04003233static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3234 [MV88E6085] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003235 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003236 .family = MV88E6XXX_FAMILY_6097,
3237 .name = "Marvell 88E6085",
3238 .num_databases = 4096,
3239 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003240 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003241 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003242 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003243 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003244 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003245 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003246 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003247 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003248 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003249 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003250 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003251 },
3252
3253 [MV88E6095] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003254 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003255 .family = MV88E6XXX_FAMILY_6095,
3256 .name = "Marvell 88E6095/88E6095F",
3257 .num_databases = 256,
3258 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003259 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003260 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003261 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003262 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003263 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003264 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003265 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003266 .flags = MV88E6XXX_FLAGS_FAMILY_6095,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003267 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003268 },
3269
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003270 [MV88E6097] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003271 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003272 .family = MV88E6XXX_FAMILY_6097,
3273 .name = "Marvell 88E6097/88E6097F",
3274 .num_databases = 4096,
3275 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003276 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003277 .port_base_addr = 0x10,
3278 .global1_addr = 0x1b,
3279 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003280 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003281 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003282 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003283 .pvt = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01003284 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003285 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
3286 .ops = &mv88e6097_ops,
3287 },
3288
Vivien Didelotf81ec902016-05-09 13:22:58 -04003289 [MV88E6123] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003290 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003291 .family = MV88E6XXX_FAMILY_6165,
3292 .name = "Marvell 88E6123",
3293 .num_databases = 4096,
3294 .num_ports = 3,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003295 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003296 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003297 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003298 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003299 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003300 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003301 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003302 .pvt = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02003303 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003304 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003305 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003306 },
3307
3308 [MV88E6131] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003309 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003310 .family = MV88E6XXX_FAMILY_6185,
3311 .name = "Marvell 88E6131",
3312 .num_databases = 256,
3313 .num_ports = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003314 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003315 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003316 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003317 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003318 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003319 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003320 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003321 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003322 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003323 },
3324
Vivien Didelot990e27b2017-03-28 13:50:32 -04003325 [MV88E6141] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003326 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003327 .family = MV88E6XXX_FAMILY_6341,
3328 .name = "Marvell 88E6341",
3329 .num_databases = 4096,
3330 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003331 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003332 .port_base_addr = 0x10,
3333 .global1_addr = 0x1b,
3334 .age_time_coeff = 3750,
3335 .atu_move_port_mask = 0x1f,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003336 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04003337 .pvt = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003338 .tag_protocol = DSA_TAG_PROTO_EDSA,
3339 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
3340 .ops = &mv88e6141_ops,
3341 },
3342
Vivien Didelotf81ec902016-05-09 13:22:58 -04003343 [MV88E6161] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003344 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003345 .family = MV88E6XXX_FAMILY_6165,
3346 .name = "Marvell 88E6161",
3347 .num_databases = 4096,
3348 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003349 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003350 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003351 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003352 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003353 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003354 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003355 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003356 .pvt = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02003357 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003358 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003359 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003360 },
3361
3362 [MV88E6165] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003363 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003364 .family = MV88E6XXX_FAMILY_6165,
3365 .name = "Marvell 88E6165",
3366 .num_databases = 4096,
3367 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003368 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003369 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003370 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003371 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003372 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003373 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003374 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003375 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003376 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003377 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003378 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003379 },
3380
3381 [MV88E6171] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003382 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003383 .family = MV88E6XXX_FAMILY_6351,
3384 .name = "Marvell 88E6171",
3385 .num_databases = 4096,
3386 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003387 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003388 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003389 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003390 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003391 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003392 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003393 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003394 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003395 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003396 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003397 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003398 },
3399
3400 [MV88E6172] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003401 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003402 .family = MV88E6XXX_FAMILY_6352,
3403 .name = "Marvell 88E6172",
3404 .num_databases = 4096,
3405 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003406 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003407 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003408 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003409 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003410 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003411 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003412 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003413 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003414 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003415 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003416 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003417 },
3418
3419 [MV88E6175] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003420 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003421 .family = MV88E6XXX_FAMILY_6351,
3422 .name = "Marvell 88E6175",
3423 .num_databases = 4096,
3424 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003425 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003426 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003427 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003428 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003429 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003430 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003431 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003432 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003433 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003434 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003435 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003436 },
3437
3438 [MV88E6176] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003439 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003440 .family = MV88E6XXX_FAMILY_6352,
3441 .name = "Marvell 88E6176",
3442 .num_databases = 4096,
3443 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003444 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003445 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003446 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003447 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003448 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003449 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003450 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003451 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003452 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003453 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003454 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003455 },
3456
3457 [MV88E6185] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003458 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003459 .family = MV88E6XXX_FAMILY_6185,
3460 .name = "Marvell 88E6185",
3461 .num_databases = 256,
3462 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003463 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003464 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003465 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003466 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003467 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003468 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003469 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003470 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003471 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003472 },
3473
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003474 [MV88E6190] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003475 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003476 .family = MV88E6XXX_FAMILY_6390,
3477 .name = "Marvell 88E6190",
3478 .num_databases = 4096,
3479 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003480 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003481 .port_base_addr = 0x0,
3482 .global1_addr = 0x1b,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003483 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003484 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003485 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003486 .g2_irqs = 14,
Vivien Didelotf3645652017-03-30 17:37:07 -04003487 .pvt = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05003488 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003489 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3490 .ops = &mv88e6190_ops,
3491 },
3492
3493 [MV88E6190X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003494 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003495 .family = MV88E6XXX_FAMILY_6390,
3496 .name = "Marvell 88E6190X",
3497 .num_databases = 4096,
3498 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003499 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003500 .port_base_addr = 0x0,
3501 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003502 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003503 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003504 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003505 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003506 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003507 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003508 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3509 .ops = &mv88e6190x_ops,
3510 },
3511
3512 [MV88E6191] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003513 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003514 .family = MV88E6XXX_FAMILY_6390,
3515 .name = "Marvell 88E6191",
3516 .num_databases = 4096,
3517 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003518 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003519 .port_base_addr = 0x0,
3520 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003521 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003522 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003523 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003524 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003525 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003526 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003527 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04003528 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003529 },
3530
Vivien Didelotf81ec902016-05-09 13:22:58 -04003531 [MV88E6240] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003532 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003533 .family = MV88E6XXX_FAMILY_6352,
3534 .name = "Marvell 88E6240",
3535 .num_databases = 4096,
3536 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003537 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003538 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003539 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003540 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003541 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003542 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003543 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003544 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003545 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003546 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003547 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003548 },
3549
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003550 [MV88E6290] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003551 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003552 .family = MV88E6XXX_FAMILY_6390,
3553 .name = "Marvell 88E6290",
3554 .num_databases = 4096,
3555 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003556 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003557 .port_base_addr = 0x0,
3558 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003559 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003560 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003561 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003562 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003563 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003564 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003565 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3566 .ops = &mv88e6290_ops,
3567 },
3568
Vivien Didelotf81ec902016-05-09 13:22:58 -04003569 [MV88E6320] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003570 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003571 .family = MV88E6XXX_FAMILY_6320,
3572 .name = "Marvell 88E6320",
3573 .num_databases = 4096,
3574 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003575 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003576 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003577 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003578 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003579 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003580 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003581 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003582 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003583 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003584 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003585 },
3586
3587 [MV88E6321] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003588 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003589 .family = MV88E6XXX_FAMILY_6320,
3590 .name = "Marvell 88E6321",
3591 .num_databases = 4096,
3592 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003593 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003594 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003595 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003596 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003597 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003598 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003599 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003600 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003601 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003602 },
3603
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003604 [MV88E6341] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003605 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003606 .family = MV88E6XXX_FAMILY_6341,
3607 .name = "Marvell 88E6341",
3608 .num_databases = 4096,
3609 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003610 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003611 .port_base_addr = 0x10,
3612 .global1_addr = 0x1b,
3613 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05003614 .atu_move_port_mask = 0x1f,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003615 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04003616 .pvt = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003617 .tag_protocol = DSA_TAG_PROTO_EDSA,
3618 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
3619 .ops = &mv88e6341_ops,
3620 },
3621
Vivien Didelotf81ec902016-05-09 13:22:58 -04003622 [MV88E6350] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003623 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003624 .family = MV88E6XXX_FAMILY_6351,
3625 .name = "Marvell 88E6350",
3626 .num_databases = 4096,
3627 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003628 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003629 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003630 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003631 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003632 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003633 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003634 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003635 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003636 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003637 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003638 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003639 },
3640
3641 [MV88E6351] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003642 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003643 .family = MV88E6XXX_FAMILY_6351,
3644 .name = "Marvell 88E6351",
3645 .num_databases = 4096,
3646 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003647 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003648 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003649 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003650 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003651 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003652 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003653 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003654 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003655 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003656 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003657 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003658 },
3659
3660 [MV88E6352] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003661 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003662 .family = MV88E6XXX_FAMILY_6352,
3663 .name = "Marvell 88E6352",
3664 .num_databases = 4096,
3665 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003666 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003667 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003668 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003669 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003670 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003671 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003672 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003673 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003674 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003675 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003676 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003677 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003678 [MV88E6390] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003679 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003680 .family = MV88E6XXX_FAMILY_6390,
3681 .name = "Marvell 88E6390",
3682 .num_databases = 4096,
3683 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003684 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003685 .port_base_addr = 0x0,
3686 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003687 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003688 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003689 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003690 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003691 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003692 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003693 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3694 .ops = &mv88e6390_ops,
3695 },
3696 [MV88E6390X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003697 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003698 .family = MV88E6XXX_FAMILY_6390,
3699 .name = "Marvell 88E6390X",
3700 .num_databases = 4096,
3701 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003702 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003703 .port_base_addr = 0x0,
3704 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003705 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003706 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003707 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003708 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003709 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003710 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003711 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3712 .ops = &mv88e6390x_ops,
3713 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04003714};
3715
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003716static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04003717{
Vivien Didelota439c062016-04-17 13:23:58 -04003718 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04003719
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003720 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
3721 if (mv88e6xxx_table[i].prod_num == prod_num)
3722 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04003723
Vivien Didelotb9b37712015-10-30 19:39:48 -04003724 return NULL;
3725}
3726
Vivien Didelotfad09c72016-06-21 12:28:20 -04003727static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003728{
3729 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003730 unsigned int prod_num, rev;
3731 u16 id;
3732 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003733
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003734 mutex_lock(&chip->reg_lock);
Vivien Didelot107fcc12017-06-12 12:37:36 -04003735 err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003736 mutex_unlock(&chip->reg_lock);
3737 if (err)
3738 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003739
Vivien Didelot107fcc12017-06-12 12:37:36 -04003740 prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
3741 rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003742
3743 info = mv88e6xxx_lookup_info(prod_num);
3744 if (!info)
3745 return -ENODEV;
3746
Vivien Didelotcaac8542016-06-20 13:14:09 -04003747 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003748 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003749
Vivien Didelotca070c12016-09-02 14:45:34 -04003750 err = mv88e6xxx_g2_require(chip);
3751 if (err)
3752 return err;
3753
Vivien Didelotfad09c72016-06-21 12:28:20 -04003754 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
3755 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003756
3757 return 0;
3758}
3759
Vivien Didelotfad09c72016-06-21 12:28:20 -04003760static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04003761{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003762 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003763
Vivien Didelotfad09c72016-06-21 12:28:20 -04003764 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
3765 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003766 return NULL;
3767
Vivien Didelotfad09c72016-06-21 12:28:20 -04003768 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04003769
Vivien Didelotfad09c72016-06-21 12:28:20 -04003770 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003771 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelot469d7292016-06-20 13:14:06 -04003772
Vivien Didelotfad09c72016-06-21 12:28:20 -04003773 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003774}
3775
Vivien Didelotfad09c72016-06-21 12:28:20 -04003776static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003777 struct mii_bus *bus, int sw_addr)
3778{
Vivien Didelot914b32f2016-06-20 13:14:11 -04003779 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003780 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelota0ffff22016-08-15 17:18:58 -04003781 else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003782 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04003783 else
3784 return -EINVAL;
3785
Vivien Didelotfad09c72016-06-21 12:28:20 -04003786 chip->bus = bus;
3787 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003788
3789 return 0;
3790}
3791
Andrew Lunn7b314362016-08-22 16:01:01 +02003792static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
3793{
Vivien Didelot04bed142016-08-31 18:06:13 -04003794 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02003795
Andrew Lunn443d5a12016-12-03 04:35:18 +01003796 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02003797}
3798
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003799static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
3800 struct device *host_dev, int sw_addr,
3801 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02003802{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003803 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003804 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003805 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003806
Vivien Didelota439c062016-04-17 13:23:58 -04003807 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02003808 if (!bus)
3809 return NULL;
3810
Vivien Didelotfad09c72016-06-21 12:28:20 -04003811 chip = mv88e6xxx_alloc_chip(dsa_dev);
3812 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003813 return NULL;
3814
Vivien Didelotcaac8542016-06-20 13:14:09 -04003815 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003816 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04003817
Vivien Didelotfad09c72016-06-21 12:28:20 -04003818 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003819 if (err)
3820 goto free;
3821
Vivien Didelotfad09c72016-06-21 12:28:20 -04003822 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003823 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003824 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04003825
Andrew Lunndc30c352016-10-16 19:56:49 +02003826 mutex_lock(&chip->reg_lock);
3827 err = mv88e6xxx_switch_reset(chip);
3828 mutex_unlock(&chip->reg_lock);
3829 if (err)
3830 goto free;
3831
Vivien Didelote57e5e72016-08-15 17:19:00 -04003832 mv88e6xxx_phy_init(chip);
3833
Andrew Lunna3c53be52017-01-24 14:53:50 +01003834 err = mv88e6xxx_mdios_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02003835 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003836 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02003837
Vivien Didelotfad09c72016-06-21 12:28:20 -04003838 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003839
Vivien Didelotfad09c72016-06-21 12:28:20 -04003840 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04003841free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003842 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04003843
3844 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003845}
3846
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003847static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
3848 const struct switchdev_obj_port_mdb *mdb,
3849 struct switchdev_trans *trans)
3850{
3851 /* We don't need any dynamic resource from the kernel (yet),
3852 * so skip the prepare phase.
3853 */
3854
3855 return 0;
3856}
3857
3858static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
3859 const struct switchdev_obj_port_mdb *mdb,
3860 struct switchdev_trans *trans)
3861{
Vivien Didelot04bed142016-08-31 18:06:13 -04003862 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003863
3864 mutex_lock(&chip->reg_lock);
3865 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04003866 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
Vivien Didelot774439e52017-06-08 18:34:08 -04003867 dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
3868 port);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003869 mutex_unlock(&chip->reg_lock);
3870}
3871
3872static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
3873 const struct switchdev_obj_port_mdb *mdb)
3874{
Vivien Didelot04bed142016-08-31 18:06:13 -04003875 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003876 int err;
3877
3878 mutex_lock(&chip->reg_lock);
3879 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04003880 MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003881 mutex_unlock(&chip->reg_lock);
3882
3883 return err;
3884}
3885
3886static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
3887 struct switchdev_obj_port_mdb *mdb,
Vivien Didelot438ff532017-05-17 15:46:05 -04003888 switchdev_obj_dump_cb_t *cb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003889{
Vivien Didelot04bed142016-08-31 18:06:13 -04003890 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003891 int err;
3892
3893 mutex_lock(&chip->reg_lock);
3894 err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
3895 mutex_unlock(&chip->reg_lock);
3896
3897 return err;
3898}
3899
Florian Fainellia82f67a2017-01-08 14:52:08 -08003900static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003901 .probe = mv88e6xxx_drv_probe,
Andrew Lunn7b314362016-08-22 16:01:01 +02003902 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003903 .setup = mv88e6xxx_setup,
3904 .set_addr = mv88e6xxx_set_addr,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003905 .adjust_link = mv88e6xxx_adjust_link,
3906 .get_strings = mv88e6xxx_get_strings,
3907 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
3908 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunn04aca992017-05-26 01:03:24 +02003909 .port_enable = mv88e6xxx_port_enable,
3910 .port_disable = mv88e6xxx_port_disable,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003911 .set_eee = mv88e6xxx_set_eee,
3912 .get_eee = mv88e6xxx_get_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003913 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003914 .get_eeprom = mv88e6xxx_get_eeprom,
3915 .set_eeprom = mv88e6xxx_set_eeprom,
3916 .get_regs_len = mv88e6xxx_get_regs_len,
3917 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04003918 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003919 .port_bridge_join = mv88e6xxx_port_bridge_join,
3920 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
3921 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04003922 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003923 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
3924 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
3925 .port_vlan_add = mv88e6xxx_port_vlan_add,
3926 .port_vlan_del = mv88e6xxx_port_vlan_del,
3927 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
3928 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
3929 .port_fdb_add = mv88e6xxx_port_fdb_add,
3930 .port_fdb_del = mv88e6xxx_port_fdb_del,
3931 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003932 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
3933 .port_mdb_add = mv88e6xxx_port_mdb_add,
3934 .port_mdb_del = mv88e6xxx_port_mdb_del,
3935 .port_mdb_dump = mv88e6xxx_port_mdb_dump,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04003936 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
3937 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003938};
3939
Florian Fainelliab3d4082017-01-08 14:52:07 -08003940static struct dsa_switch_driver mv88e6xxx_switch_drv = {
3941 .ops = &mv88e6xxx_switch_ops,
3942};
3943
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08003944static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003945{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003946 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003947 struct dsa_switch *ds;
3948
Vivien Didelot73b12042017-03-30 17:37:10 -04003949 ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003950 if (!ds)
3951 return -ENOMEM;
3952
Vivien Didelotfad09c72016-06-21 12:28:20 -04003953 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04003954 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04003955 ds->ageing_time_min = chip->info->age_time_coeff;
3956 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003957
3958 dev_set_drvdata(dev, ds);
3959
Vivien Didelot23c9ee42017-05-26 18:12:51 -04003960 return dsa_register_switch(ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003961}
3962
Vivien Didelotfad09c72016-06-21 12:28:20 -04003963static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003964{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003965 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003966}
3967
Vivien Didelot57d32312016-06-20 13:13:58 -04003968static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003969{
3970 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003971 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003972 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003973 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003974 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02003975 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003976
Vivien Didelotcaac8542016-06-20 13:14:09 -04003977 compat_info = of_device_get_match_data(dev);
3978 if (!compat_info)
3979 return -EINVAL;
3980
Vivien Didelotfad09c72016-06-21 12:28:20 -04003981 chip = mv88e6xxx_alloc_chip(dev);
3982 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003983 return -ENOMEM;
3984
Vivien Didelotfad09c72016-06-21 12:28:20 -04003985 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003986
Vivien Didelotfad09c72016-06-21 12:28:20 -04003987 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003988 if (err)
3989 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003990
Andrew Lunnb4308f02016-11-21 23:26:55 +01003991 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
3992 if (IS_ERR(chip->reset))
3993 return PTR_ERR(chip->reset);
3994
Vivien Didelotfad09c72016-06-21 12:28:20 -04003995 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003996 if (err)
3997 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003998
Vivien Didelote57e5e72016-08-15 17:19:00 -04003999 mv88e6xxx_phy_init(chip);
4000
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004001 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004002 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004003 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004004
Andrew Lunndc30c352016-10-16 19:56:49 +02004005 mutex_lock(&chip->reg_lock);
4006 err = mv88e6xxx_switch_reset(chip);
4007 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02004008 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02004009 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02004010
Andrew Lunndc30c352016-10-16 19:56:49 +02004011 chip->irq = of_irq_get(np, 0);
4012 if (chip->irq == -EPROBE_DEFER) {
4013 err = chip->irq;
4014 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02004015 }
4016
Andrew Lunndc30c352016-10-16 19:56:49 +02004017 if (chip->irq > 0) {
4018 /* Has to be performed before the MDIO bus is created,
4019 * because the PHYs will link there interrupts to these
4020 * interrupt controllers
4021 */
4022 mutex_lock(&chip->reg_lock);
4023 err = mv88e6xxx_g1_irq_setup(chip);
4024 mutex_unlock(&chip->reg_lock);
4025
4026 if (err)
4027 goto out;
4028
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004029 if (chip->info->g2_irqs > 0) {
Andrew Lunndc30c352016-10-16 19:56:49 +02004030 err = mv88e6xxx_g2_irq_setup(chip);
4031 if (err)
4032 goto out_g1_irq;
4033 }
4034 }
4035
Andrew Lunna3c53be52017-01-24 14:53:50 +01004036 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02004037 if (err)
4038 goto out_g2_irq;
4039
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004040 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004041 if (err)
4042 goto out_mdio;
4043
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004044 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02004045
4046out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01004047 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004048out_g2_irq:
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004049 if (chip->info->g2_irqs > 0 && chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02004050 mv88e6xxx_g2_irq_free(chip);
4051out_g1_irq:
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004052 if (chip->irq > 0) {
4053 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01004054 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004055 mutex_unlock(&chip->reg_lock);
4056 }
Andrew Lunndc30c352016-10-16 19:56:49 +02004057out:
4058 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004059}
4060
4061static void mv88e6xxx_remove(struct mdio_device *mdiodev)
4062{
4063 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04004064 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004065
Andrew Lunn930188c2016-08-22 16:01:03 +02004066 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04004067 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004068 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004069
Andrew Lunn467126442016-11-20 20:14:15 +01004070 if (chip->irq > 0) {
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004071 if (chip->info->g2_irqs > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01004072 mv88e6xxx_g2_irq_free(chip);
4073 mv88e6xxx_g1_irq_free(chip);
4074 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004075}
4076
4077static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004078 {
4079 .compatible = "marvell,mv88e6085",
4080 .data = &mv88e6xxx_table[MV88E6085],
4081 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004082 {
4083 .compatible = "marvell,mv88e6190",
4084 .data = &mv88e6xxx_table[MV88E6190],
4085 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004086 { /* sentinel */ },
4087};
4088
4089MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4090
4091static struct mdio_driver mv88e6xxx_driver = {
4092 .probe = mv88e6xxx_probe,
4093 .remove = mv88e6xxx_remove,
4094 .mdiodrv.driver = {
4095 .name = "mv88e6085",
4096 .of_match_table = mv88e6xxx_of_match,
4097 },
4098};
4099
Ben Hutchings98e67302011-11-25 14:36:19 +00004100static int __init mv88e6xxx_init(void)
4101{
Florian Fainelliab3d4082017-01-08 14:52:07 -08004102 register_switch_driver(&mv88e6xxx_switch_drv);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004103 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004104}
4105module_init(mv88e6xxx_init);
4106
4107static void __exit mv88e6xxx_cleanup(void)
4108{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004109 mdio_driver_unregister(&mv88e6xxx_driver);
Florian Fainelliab3d4082017-01-08 14:52:07 -08004110 unregister_switch_driver(&mv88e6xxx_switch_drv);
Ben Hutchings98e67302011-11-25 14:36:19 +00004111}
4112module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004113
4114MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4115MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4116MODULE_LICENSE("GPL");