blob: 121d1049d0bc3d6a7cc383e0dcd9fc0e39e490bb [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen6274a612012-08-21 15:35:42 +030041#include <linux/of.h>
42#include <linux/of_platform.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020043
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030044#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053045#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020046
47#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053048#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020049
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020050#define DSI_CATCH_MISSING_TE
51
Tomi Valkeinen68104462013-12-17 13:53:28 +020052struct dsi_reg { u16 module; u16 idx; };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020053
Tomi Valkeinen68104462013-12-17 13:53:28 +020054#define DSI_REG(mod, idx) ((const struct dsi_reg) { mod, idx })
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020055
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020056/* DSI Protocol Engine */
57
Tomi Valkeinen68104462013-12-17 13:53:28 +020058#define DSI_PROTO 0
59#define DSI_PROTO_SZ 0x200
60
61#define DSI_REVISION DSI_REG(DSI_PROTO, 0x0000)
62#define DSI_SYSCONFIG DSI_REG(DSI_PROTO, 0x0010)
63#define DSI_SYSSTATUS DSI_REG(DSI_PROTO, 0x0014)
64#define DSI_IRQSTATUS DSI_REG(DSI_PROTO, 0x0018)
65#define DSI_IRQENABLE DSI_REG(DSI_PROTO, 0x001C)
66#define DSI_CTRL DSI_REG(DSI_PROTO, 0x0040)
67#define DSI_GNQ DSI_REG(DSI_PROTO, 0x0044)
68#define DSI_COMPLEXIO_CFG1 DSI_REG(DSI_PROTO, 0x0048)
69#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(DSI_PROTO, 0x004C)
70#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(DSI_PROTO, 0x0050)
71#define DSI_CLK_CTRL DSI_REG(DSI_PROTO, 0x0054)
72#define DSI_TIMING1 DSI_REG(DSI_PROTO, 0x0058)
73#define DSI_TIMING2 DSI_REG(DSI_PROTO, 0x005C)
74#define DSI_VM_TIMING1 DSI_REG(DSI_PROTO, 0x0060)
75#define DSI_VM_TIMING2 DSI_REG(DSI_PROTO, 0x0064)
76#define DSI_VM_TIMING3 DSI_REG(DSI_PROTO, 0x0068)
77#define DSI_CLK_TIMING DSI_REG(DSI_PROTO, 0x006C)
78#define DSI_TX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0070)
79#define DSI_RX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0074)
80#define DSI_COMPLEXIO_CFG2 DSI_REG(DSI_PROTO, 0x0078)
81#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(DSI_PROTO, 0x007C)
82#define DSI_VM_TIMING4 DSI_REG(DSI_PROTO, 0x0080)
83#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(DSI_PROTO, 0x0084)
84#define DSI_VM_TIMING5 DSI_REG(DSI_PROTO, 0x0088)
85#define DSI_VM_TIMING6 DSI_REG(DSI_PROTO, 0x008C)
86#define DSI_VM_TIMING7 DSI_REG(DSI_PROTO, 0x0090)
87#define DSI_STOPCLK_TIMING DSI_REG(DSI_PROTO, 0x0094)
88#define DSI_VC_CTRL(n) DSI_REG(DSI_PROTO, 0x0100 + (n * 0x20))
89#define DSI_VC_TE(n) DSI_REG(DSI_PROTO, 0x0104 + (n * 0x20))
90#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0108 + (n * 0x20))
91#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(DSI_PROTO, 0x010C + (n * 0x20))
92#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0110 + (n * 0x20))
93#define DSI_VC_IRQSTATUS(n) DSI_REG(DSI_PROTO, 0x0118 + (n * 0x20))
94#define DSI_VC_IRQENABLE(n) DSI_REG(DSI_PROTO, 0x011C + (n * 0x20))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020095
96/* DSIPHY_SCP */
97
Tomi Valkeinen68104462013-12-17 13:53:28 +020098#define DSI_PHY 1
99#define DSI_PHY_OFFSET 0x200
100#define DSI_PHY_SZ 0x40
101
102#define DSI_DSIPHY_CFG0 DSI_REG(DSI_PHY, 0x0000)
103#define DSI_DSIPHY_CFG1 DSI_REG(DSI_PHY, 0x0004)
104#define DSI_DSIPHY_CFG2 DSI_REG(DSI_PHY, 0x0008)
105#define DSI_DSIPHY_CFG5 DSI_REG(DSI_PHY, 0x0014)
106#define DSI_DSIPHY_CFG10 DSI_REG(DSI_PHY, 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200107
108/* DSI_PLL_CTRL_SCP */
109
Tomi Valkeinen68104462013-12-17 13:53:28 +0200110#define DSI_PLL 2
111#define DSI_PLL_OFFSET 0x300
112#define DSI_PLL_SZ 0x20
113
114#define DSI_PLL_CONTROL DSI_REG(DSI_PLL, 0x0000)
115#define DSI_PLL_STATUS DSI_REG(DSI_PLL, 0x0004)
116#define DSI_PLL_GO DSI_REG(DSI_PLL, 0x0008)
117#define DSI_PLL_CONFIGURATION1 DSI_REG(DSI_PLL, 0x000C)
118#define DSI_PLL_CONFIGURATION2 DSI_REG(DSI_PLL, 0x0010)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200119
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530120#define REG_GET(dsidev, idx, start, end) \
121 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200122
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530123#define REG_FLD_MOD(dsidev, idx, val, start, end) \
124 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200125
126/* Global interrupts */
127#define DSI_IRQ_VC0 (1 << 0)
128#define DSI_IRQ_VC1 (1 << 1)
129#define DSI_IRQ_VC2 (1 << 2)
130#define DSI_IRQ_VC3 (1 << 3)
131#define DSI_IRQ_WAKEUP (1 << 4)
132#define DSI_IRQ_RESYNC (1 << 5)
133#define DSI_IRQ_PLL_LOCK (1 << 7)
134#define DSI_IRQ_PLL_UNLOCK (1 << 8)
135#define DSI_IRQ_PLL_RECALL (1 << 9)
136#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
137#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
138#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
139#define DSI_IRQ_TE_TRIGGER (1 << 16)
140#define DSI_IRQ_ACK_TRIGGER (1 << 17)
141#define DSI_IRQ_SYNC_LOST (1 << 18)
142#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
143#define DSI_IRQ_TA_TIMEOUT (1 << 20)
144#define DSI_IRQ_ERROR_MASK \
145 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530146 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200147#define DSI_IRQ_CHANNEL_MASK 0xf
148
149/* Virtual channel interrupts */
150#define DSI_VC_IRQ_CS (1 << 0)
151#define DSI_VC_IRQ_ECC_CORR (1 << 1)
152#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
153#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
154#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
155#define DSI_VC_IRQ_BTA (1 << 5)
156#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
157#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
158#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
159#define DSI_VC_IRQ_ERROR_MASK \
160 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
161 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
162 DSI_VC_IRQ_FIFO_TX_UDF)
163
164/* ComplexIO interrupts */
165#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
166#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
167#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200168#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
169#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200170#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
171#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
172#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200173#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
174#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200175#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
176#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
177#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200178#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
179#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200180#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
181#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
182#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200183#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
184#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200185#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
186#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
187#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
188#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
189#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
190#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200191#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
192#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
193#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
194#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200195#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
196#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300197#define DSI_CIO_IRQ_ERROR_MASK \
198 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200199 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
200 DSI_CIO_IRQ_ERRSYNCESC5 | \
201 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
202 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
203 DSI_CIO_IRQ_ERRESC5 | \
204 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
205 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
206 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300207 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
208 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200209 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
210 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
211 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200212
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200213typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
214
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200215static int dsi_display_init_dispc(struct platform_device *dsidev,
216 struct omap_overlay_manager *mgr);
217static void dsi_display_uninit_dispc(struct platform_device *dsidev,
218 struct omap_overlay_manager *mgr);
219
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300220static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
221
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200222#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300223#define DSI_MAX_NR_LANES 5
224
225enum dsi_lane_function {
226 DSI_LANE_UNUSED = 0,
227 DSI_LANE_CLK,
228 DSI_LANE_DATA1,
229 DSI_LANE_DATA2,
230 DSI_LANE_DATA3,
231 DSI_LANE_DATA4,
232};
233
234struct dsi_lane_config {
235 enum dsi_lane_function function;
236 u8 polarity;
237};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200238
239struct dsi_isr_data {
240 omap_dsi_isr_t isr;
241 void *arg;
242 u32 mask;
243};
244
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200245enum fifo_size {
246 DSI_FIFO_SIZE_0 = 0,
247 DSI_FIFO_SIZE_32 = 1,
248 DSI_FIFO_SIZE_64 = 2,
249 DSI_FIFO_SIZE_96 = 3,
250 DSI_FIFO_SIZE_128 = 4,
251};
252
Archit Tanejad6049142011-08-22 11:58:08 +0530253enum dsi_vc_source {
254 DSI_VC_SOURCE_L4 = 0,
255 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200256};
257
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200258struct dsi_irq_stats {
259 unsigned long last_reset;
260 unsigned irq_count;
261 unsigned dsi_irqs[32];
262 unsigned vc_irqs[4][32];
263 unsigned cio_irqs[32];
264};
265
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200266struct dsi_isr_tables {
267 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
268 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
269 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
270};
271
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200272struct dsi_clk_calc_ctx {
273 struct platform_device *dsidev;
274
275 /* inputs */
276
277 const struct omap_dss_dsi_config *config;
278
279 unsigned long req_pck_min, req_pck_nom, req_pck_max;
280
281 /* outputs */
282
283 struct dsi_clock_info dsi_cinfo;
284 struct dispc_clock_info dispc_cinfo;
285
286 struct omap_video_timings dispc_vm;
287 struct omap_dss_dsi_videomode_timings dsi_vm;
288};
289
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530290struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000291 struct platform_device *pdev;
Tomi Valkeinen68104462013-12-17 13:53:28 +0200292 void __iomem *proto_base;
293 void __iomem *phy_base;
294 void __iomem *pll_base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300295
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200296 int module_id;
297
archit tanejaaffe3602011-02-23 08:41:03 +0000298 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200299
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300300 struct clk *dss_clk;
301 struct clk *sys_clk;
302
Tomi Valkeinena0d269e2012-11-27 17:05:54 +0200303 struct dispc_clock_info user_dispc_cinfo;
304 struct dsi_clock_info user_dsi_cinfo;
305
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200306 struct dsi_clock_info current_cinfo;
307
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300308 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200309 struct regulator *vdds_dsi_reg;
310
311 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530312 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200313 struct omap_dss_device *dssdev;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +0300314 enum fifo_size tx_fifo_size;
315 enum fifo_size rx_fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530316 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200317 } vc[4];
318
319 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200320 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200321
322 unsigned pll_locked;
323
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200324 spinlock_t irq_lock;
325 struct dsi_isr_tables isr_tables;
326 /* space for a copy used by the interrupt handler */
327 struct dsi_isr_tables isr_tables_copy;
328
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200329 int update_channel;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300330#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200331 unsigned update_bytes;
332#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200333
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200334 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300335 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200336
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200337 void (*framedone_callback)(int, void *);
338 void *framedone_data;
339
340 struct delayed_work framedone_timeout_work;
341
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200342#ifdef DSI_CATCH_MISSING_TE
343 struct timer_list te_timer;
344#endif
345
346 unsigned long cache_req_pck;
347 unsigned long cache_clk_freq;
348 struct dsi_clock_info cache_cinfo;
349
350 u32 errors;
351 spinlock_t errors_lock;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300352#ifdef DSI_PERF_MEASURE
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200353 ktime_t perf_setup_time;
354 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200355#endif
356 int debug_read;
357 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200358
359#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
360 spinlock_t irq_stats_lock;
361 struct dsi_irq_stats irq_stats;
362#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500363 /* DSI PLL Parameter Ranges */
364 unsigned long regm_max, regn_max;
365 unsigned long regm_dispc_max, regm_dsi_max;
366 unsigned long fint_min, fint_max;
367 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300368
Tomi Valkeinend9820852011-10-12 15:05:59 +0300369 unsigned num_lanes_supported;
Tomi Valkeinen99322572013-03-05 10:37:02 +0200370 unsigned line_buffer_size;
Archit Taneja75d72472011-05-16 15:17:08 +0530371
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300372 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
373 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300374
375 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530376
377 struct dss_lcd_mgr_config mgr_config;
Archit Tanejae67458a2012-08-13 14:17:30 +0530378 struct omap_video_timings timings;
Archit Taneja02c39602012-08-10 15:01:33 +0530379 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530380 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530381 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Taneja81b87f52012-09-26 16:30:49 +0530382
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300383 struct omap_dss_device output;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530384};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200385
Archit Taneja2e868db2011-05-12 17:26:28 +0530386struct dsi_packet_sent_handler_data {
387 struct platform_device *dsidev;
388 struct completion *completion;
389};
390
Tomi Valkeinen6274a612012-08-21 15:35:42 +0300391struct dsi_module_id_data {
392 u32 address;
393 int id;
394};
395
396static const struct of_device_id dsi_of_match[];
397
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300398#ifdef DSI_PERF_MEASURE
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030399static bool dsi_perf;
400module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200401#endif
402
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530403static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
404{
405 return dev_get_drvdata(&dsidev->dev);
406}
407
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530408static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
409{
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300410 return to_platform_device(dssdev->dev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530411}
412
413struct platform_device *dsi_get_dsidev_from_id(int module)
414{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300415 struct omap_dss_device *out;
Archit Taneja400e65d2012-07-04 13:48:34 +0530416 enum omap_dss_output_id id;
417
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300418 switch (module) {
419 case 0:
420 id = OMAP_DSS_OUTPUT_DSI1;
421 break;
422 case 1:
423 id = OMAP_DSS_OUTPUT_DSI2;
424 break;
425 default:
426 return NULL;
427 }
Archit Taneja400e65d2012-07-04 13:48:34 +0530428
429 out = omap_dss_get_output(id);
430
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300431 return out ? to_platform_device(out->dev) : NULL;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530432}
433
434static inline void dsi_write_reg(struct platform_device *dsidev,
435 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200436{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530437 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200438 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530439
Tomi Valkeinen68104462013-12-17 13:53:28 +0200440 switch(idx.module) {
441 case DSI_PROTO: base = dsi->proto_base; break;
442 case DSI_PHY: base = dsi->phy_base; break;
443 case DSI_PLL: base = dsi->pll_base; break;
444 default: return;
445 }
446
447 __raw_writel(val, base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200448}
449
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530450static inline u32 dsi_read_reg(struct platform_device *dsidev,
451 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200452{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530453 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200454 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530455
Tomi Valkeinen68104462013-12-17 13:53:28 +0200456 switch(idx.module) {
457 case DSI_PROTO: base = dsi->proto_base; break;
458 case DSI_PHY: base = dsi->phy_base; break;
459 case DSI_PLL: base = dsi->pll_base; break;
460 default: return 0;
461 }
462
463 return __raw_readl(base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200464}
465
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300466static void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200467{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530468 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
469 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
470
471 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200472}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200473
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300474static void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200475{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530476 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
477 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
478
479 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200480}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200481
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530482static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200483{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530484 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
485
486 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200487}
488
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200489static void dsi_completion_handler(void *data, u32 mask)
490{
491 complete((struct completion *)data);
492}
493
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530494static inline int wait_for_bit_change(struct platform_device *dsidev,
495 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200496{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300497 unsigned long timeout;
498 ktime_t wait;
499 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200500
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300501 /* first busyloop to see if the bit changes right away */
502 t = 100;
503 while (t-- > 0) {
504 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
505 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200506 }
507
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300508 /* then loop for 500ms, sleeping for 1ms in between */
509 timeout = jiffies + msecs_to_jiffies(500);
510 while (time_before(jiffies, timeout)) {
511 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
512 return value;
513
514 wait = ns_to_ktime(1000 * 1000);
515 set_current_state(TASK_UNINTERRUPTIBLE);
516 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
517 }
518
519 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200520}
521
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530522u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
523{
524 switch (fmt) {
525 case OMAP_DSS_DSI_FMT_RGB888:
526 case OMAP_DSS_DSI_FMT_RGB666:
527 return 24;
528 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
529 return 18;
530 case OMAP_DSS_DSI_FMT_RGB565:
531 return 16;
532 default:
533 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300534 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530535 }
536}
537
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300538#ifdef DSI_PERF_MEASURE
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530539static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200540{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530541 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
542 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200543}
544
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530545static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200546{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530547 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
548 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200549}
550
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530551static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200552{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530553 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200554 ktime_t t, setup_time, trans_time;
555 u32 total_bytes;
556 u32 setup_us, trans_us, total_us;
557
558 if (!dsi_perf)
559 return;
560
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200561 t = ktime_get();
562
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530563 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200564 setup_us = (u32)ktime_to_us(setup_time);
565 if (setup_us == 0)
566 setup_us = 1;
567
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530568 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200569 trans_us = (u32)ktime_to_us(trans_time);
570 if (trans_us == 0)
571 trans_us = 1;
572
573 total_us = setup_us + trans_us;
574
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200575 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200576
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200577 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
578 "%u bytes, %u kbytes/sec\n",
579 name,
580 setup_us,
581 trans_us,
582 total_us,
583 1000*1000 / total_us,
584 total_bytes,
585 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200586}
587#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300588static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
589{
590}
591
592static inline void dsi_perf_mark_start(struct platform_device *dsidev)
593{
594}
595
596static inline void dsi_perf_show(struct platform_device *dsidev,
597 const char *name)
598{
599}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200600#endif
601
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530602static int verbose_irq;
603
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200604static void print_irq_status(u32 status)
605{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200606 if (status == 0)
607 return;
608
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530609 if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200610 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200611
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530612#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""
613
614 pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
615 status,
616 verbose_irq ? PIS(VC0) : "",
617 verbose_irq ? PIS(VC1) : "",
618 verbose_irq ? PIS(VC2) : "",
619 verbose_irq ? PIS(VC3) : "",
620 PIS(WAKEUP),
621 PIS(RESYNC),
622 PIS(PLL_LOCK),
623 PIS(PLL_UNLOCK),
624 PIS(PLL_RECALL),
625 PIS(COMPLEXIO_ERR),
626 PIS(HS_TX_TIMEOUT),
627 PIS(LP_RX_TIMEOUT),
628 PIS(TE_TRIGGER),
629 PIS(ACK_TRIGGER),
630 PIS(SYNC_LOST),
631 PIS(LDO_POWER_GOOD),
632 PIS(TA_TIMEOUT));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200633#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200634}
635
636static void print_irq_status_vc(int channel, u32 status)
637{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200638 if (status == 0)
639 return;
640
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530641 if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200642 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200643
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530644#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""
645
646 pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
647 channel,
648 status,
649 PIS(CS),
650 PIS(ECC_CORR),
651 PIS(ECC_NO_CORR),
652 verbose_irq ? PIS(PACKET_SENT) : "",
653 PIS(BTA),
654 PIS(FIFO_TX_OVF),
655 PIS(FIFO_RX_OVF),
656 PIS(FIFO_TX_UDF),
657 PIS(PP_BUSY_CHANGE));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200658#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200659}
660
661static void print_irq_status_cio(u32 status)
662{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200663 if (status == 0)
664 return;
665
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530666#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200667
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530668 pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
669 status,
670 PIS(ERRSYNCESC1),
671 PIS(ERRSYNCESC2),
672 PIS(ERRSYNCESC3),
673 PIS(ERRESC1),
674 PIS(ERRESC2),
675 PIS(ERRESC3),
676 PIS(ERRCONTROL1),
677 PIS(ERRCONTROL2),
678 PIS(ERRCONTROL3),
679 PIS(STATEULPS1),
680 PIS(STATEULPS2),
681 PIS(STATEULPS3),
682 PIS(ERRCONTENTIONLP0_1),
683 PIS(ERRCONTENTIONLP1_1),
684 PIS(ERRCONTENTIONLP0_2),
685 PIS(ERRCONTENTIONLP1_2),
686 PIS(ERRCONTENTIONLP0_3),
687 PIS(ERRCONTENTIONLP1_3),
688 PIS(ULPSACTIVENOT_ALL0),
689 PIS(ULPSACTIVENOT_ALL1));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200690#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200691}
692
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200693#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530694static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
695 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200696{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530697 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200698 int i;
699
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530700 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200701
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530702 dsi->irq_stats.irq_count++;
703 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200704
705 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530706 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200707
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530708 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200709
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530710 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200711}
712#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530713#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200714#endif
715
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200716static int debug_irq;
717
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530718static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
719 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200720{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530721 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200722 int i;
723
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200724 if (irqstatus & DSI_IRQ_ERROR_MASK) {
725 DSSERR("DSI error, irqstatus %x\n", irqstatus);
726 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530727 spin_lock(&dsi->errors_lock);
728 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
729 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200730 } else if (debug_irq) {
731 print_irq_status(irqstatus);
732 }
733
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200734 for (i = 0; i < 4; ++i) {
735 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
736 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
737 i, vcstatus[i]);
738 print_irq_status_vc(i, vcstatus[i]);
739 } else if (debug_irq) {
740 print_irq_status_vc(i, vcstatus[i]);
741 }
742 }
743
744 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
745 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
746 print_irq_status_cio(ciostatus);
747 } else if (debug_irq) {
748 print_irq_status_cio(ciostatus);
749 }
750}
751
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200752static void dsi_call_isrs(struct dsi_isr_data *isr_array,
753 unsigned isr_array_size, u32 irqstatus)
754{
755 struct dsi_isr_data *isr_data;
756 int i;
757
758 for (i = 0; i < isr_array_size; i++) {
759 isr_data = &isr_array[i];
760 if (isr_data->isr && isr_data->mask & irqstatus)
761 isr_data->isr(isr_data->arg, irqstatus);
762 }
763}
764
765static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
766 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
767{
768 int i;
769
770 dsi_call_isrs(isr_tables->isr_table,
771 ARRAY_SIZE(isr_tables->isr_table),
772 irqstatus);
773
774 for (i = 0; i < 4; ++i) {
775 if (vcstatus[i] == 0)
776 continue;
777 dsi_call_isrs(isr_tables->isr_table_vc[i],
778 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
779 vcstatus[i]);
780 }
781
782 if (ciostatus != 0)
783 dsi_call_isrs(isr_tables->isr_table_cio,
784 ARRAY_SIZE(isr_tables->isr_table_cio),
785 ciostatus);
786}
787
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200788static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
789{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530790 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530791 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200792 u32 irqstatus, vcstatus[4], ciostatus;
793 int i;
794
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530795 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530796 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530797
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530798 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200799
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530800 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200801
802 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200803 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530804 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200805 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200806 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200807
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530808 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200809 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530810 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200811
812 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200813 if ((irqstatus & (1 << i)) == 0) {
814 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200815 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300816 }
817
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530818 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200819
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530820 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200821 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530822 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200823 }
824
825 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530826 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200827
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530828 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200829 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530830 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200831 } else {
832 ciostatus = 0;
833 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200834
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200835#ifdef DSI_CATCH_MISSING_TE
836 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530837 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200838#endif
839
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200840 /* make a copy and unlock, so that isrs can unregister
841 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530842 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
843 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200844
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530845 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200846
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530847 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200848
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530849 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200850
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530851 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200852
archit tanejaaffe3602011-02-23 08:41:03 +0000853 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200854}
855
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530856/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530857static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
858 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200859 unsigned isr_array_size, u32 default_mask,
860 const struct dsi_reg enable_reg,
861 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200862{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200863 struct dsi_isr_data *isr_data;
864 u32 mask;
865 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200866 int i;
867
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200868 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200869
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200870 for (i = 0; i < isr_array_size; i++) {
871 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200872
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200873 if (isr_data->isr == NULL)
874 continue;
875
876 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200877 }
878
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530879 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200880 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530881 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
882 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200883
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200884 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530885 dsi_read_reg(dsidev, enable_reg);
886 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200887}
888
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530889/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530890static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200891{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530892 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200893 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200894#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200895 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200896#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530897 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
898 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200899 DSI_IRQENABLE, DSI_IRQSTATUS);
900}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200901
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530902/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530903static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200904{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530905 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
906
907 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
908 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200909 DSI_VC_IRQ_ERROR_MASK,
910 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
911}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200912
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530913/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530914static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200915{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530916 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
917
918 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
919 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200920 DSI_CIO_IRQ_ERROR_MASK,
921 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
922}
923
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530924static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200925{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530926 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200927 unsigned long flags;
928 int vc;
929
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530930 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200931
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530932 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200933
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530934 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200935 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530936 _omap_dsi_set_irqs_vc(dsidev, vc);
937 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200938
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530939 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200940}
941
942static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
943 struct dsi_isr_data *isr_array, unsigned isr_array_size)
944{
945 struct dsi_isr_data *isr_data;
946 int free_idx;
947 int i;
948
949 BUG_ON(isr == NULL);
950
951 /* check for duplicate entry and find a free slot */
952 free_idx = -1;
953 for (i = 0; i < isr_array_size; i++) {
954 isr_data = &isr_array[i];
955
956 if (isr_data->isr == isr && isr_data->arg == arg &&
957 isr_data->mask == mask) {
958 return -EINVAL;
959 }
960
961 if (isr_data->isr == NULL && free_idx == -1)
962 free_idx = i;
963 }
964
965 if (free_idx == -1)
966 return -EBUSY;
967
968 isr_data = &isr_array[free_idx];
969 isr_data->isr = isr;
970 isr_data->arg = arg;
971 isr_data->mask = mask;
972
973 return 0;
974}
975
976static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
977 struct dsi_isr_data *isr_array, unsigned isr_array_size)
978{
979 struct dsi_isr_data *isr_data;
980 int i;
981
982 for (i = 0; i < isr_array_size; i++) {
983 isr_data = &isr_array[i];
984 if (isr_data->isr != isr || isr_data->arg != arg ||
985 isr_data->mask != mask)
986 continue;
987
988 isr_data->isr = NULL;
989 isr_data->arg = NULL;
990 isr_data->mask = 0;
991
992 return 0;
993 }
994
995 return -EINVAL;
996}
997
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530998static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
999 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001000{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301001 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001002 unsigned long flags;
1003 int r;
1004
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301005 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001006
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301007 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
1008 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001009
1010 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301011 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001012
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301013 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001014
1015 return r;
1016}
1017
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301018static int dsi_unregister_isr(struct platform_device *dsidev,
1019 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001020{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301021 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001022 unsigned long flags;
1023 int r;
1024
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301025 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001026
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301027 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
1028 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001029
1030 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301031 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001032
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301033 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001034
1035 return r;
1036}
1037
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301038static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
1039 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001040{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301041 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001042 unsigned long flags;
1043 int r;
1044
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301045 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001046
1047 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301048 dsi->isr_tables.isr_table_vc[channel],
1049 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001050
1051 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301052 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001053
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301054 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001055
1056 return r;
1057}
1058
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301059static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
1060 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001061{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301062 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001063 unsigned long flags;
1064 int r;
1065
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301066 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001067
1068 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301069 dsi->isr_tables.isr_table_vc[channel],
1070 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001071
1072 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301073 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001074
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301075 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001076
1077 return r;
1078}
1079
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301080static int dsi_register_isr_cio(struct platform_device *dsidev,
1081 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001082{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301083 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001084 unsigned long flags;
1085 int r;
1086
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301087 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001088
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301089 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1090 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001091
1092 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301093 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001094
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301095 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001096
1097 return r;
1098}
1099
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301100static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1101 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001102{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301103 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001104 unsigned long flags;
1105 int r;
1106
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301107 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001108
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301109 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1110 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001111
1112 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301113 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001114
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301115 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001116
1117 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001118}
1119
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301120static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001121{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301122 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001123 unsigned long flags;
1124 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301125 spin_lock_irqsave(&dsi->errors_lock, flags);
1126 e = dsi->errors;
1127 dsi->errors = 0;
1128 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001129 return e;
1130}
1131
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001132int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001133{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001134 int r;
1135 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1136
1137 DSSDBG("dsi_runtime_get\n");
1138
1139 r = pm_runtime_get_sync(&dsi->pdev->dev);
1140 WARN_ON(r < 0);
1141 return r < 0 ? r : 0;
1142}
1143
1144void dsi_runtime_put(struct platform_device *dsidev)
1145{
1146 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1147 int r;
1148
1149 DSSDBG("dsi_runtime_put\n");
1150
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001151 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001152 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001153}
1154
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001155static int dsi_regulator_init(struct platform_device *dsidev)
1156{
1157 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1158 struct regulator *vdds_dsi;
1159
1160 if (dsi->vdds_dsi_reg != NULL)
1161 return 0;
1162
Tomi Valkeinen931d4bd2013-06-10 14:05:10 +03001163 vdds_dsi = devm_regulator_get(&dsi->pdev->dev, "vdd");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001164
1165 if (IS_ERR(vdds_dsi)) {
Tomi Valkeinen40359a92013-12-19 16:15:34 +02001166 if (PTR_ERR(vdds_dsi) != -EPROBE_DEFER)
Tomi Valkeinen931d4bd2013-06-10 14:05:10 +03001167 DSSERR("can't get DSI VDD regulator\n");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001168 return PTR_ERR(vdds_dsi);
1169 }
1170
1171 dsi->vdds_dsi_reg = vdds_dsi;
1172
1173 return 0;
1174}
1175
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001176/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301177static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1178 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001179{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301180 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1181
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001182 if (enable)
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301183 clk_prepare_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001184 else
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301185 clk_disable_unprepare(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001186
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301187 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301188 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001189 DSSERR("cannot lock PLL when enabling clocks\n");
1190 }
1191}
1192
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301193static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001194{
1195 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001196 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001197
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001198 /* A dummy read using the SCP interface to any DSIPHY register is
1199 * required after DSIPHY reset to complete the reset of the DSI complex
1200 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301201 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001202
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001203 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1204 b0 = 28;
1205 b1 = 27;
1206 b2 = 26;
1207 } else {
1208 b0 = 24;
1209 b1 = 25;
1210 b2 = 26;
1211 }
1212
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05301213#define DSI_FLD_GET(fld, start, end)\
1214 FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)
1215
1216 pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
1217 DSI_FLD_GET(PLL_STATUS, 0, 0),
1218 DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
1219 DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
1220 DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
1221 DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
1222 DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
1223 DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
1224 DSI_FLD_GET(DSIPHY_CFG5, 31, 31));
1225
1226#undef DSI_FLD_GET
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001227}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001228
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301229static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001230{
1231 DSSDBG("dsi_if_enable(%d)\n", enable);
1232
1233 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301234 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001235
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301236 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001237 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1238 return -EIO;
1239 }
1240
1241 return 0;
1242}
1243
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301244unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001245{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301246 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1247
1248 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001249}
1250
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301251static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001252{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301253 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1254
1255 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001256}
1257
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301258static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001259{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301260 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1261
1262 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001263}
1264
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301265static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001266{
1267 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001268 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001269
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001270 if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301271 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001272 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001273 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301274 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301275 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001276 }
1277
1278 return r;
1279}
1280
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001281static int dsi_lp_clock_calc(struct dsi_clock_info *cinfo,
1282 unsigned long lp_clk_min, unsigned long lp_clk_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001283{
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001284 unsigned long dsi_fclk = cinfo->dsi_pll_hsdiv_dsi_clk;
1285 unsigned lp_clk_div;
1286 unsigned long lp_clk;
1287
1288 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk_max * 2);
1289 lp_clk = dsi_fclk / 2 / lp_clk_div;
1290
1291 if (lp_clk < lp_clk_min || lp_clk > lp_clk_max)
1292 return -EINVAL;
1293
1294 cinfo->lp_clk_div = lp_clk_div;
1295 cinfo->lp_clk = lp_clk;
1296
1297 return 0;
1298}
1299
Tomi Valkeinen57612172012-11-27 17:32:36 +02001300static int dsi_set_lp_clk_divisor(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001301{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301302 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001303 unsigned long dsi_fclk;
1304 unsigned lp_clk_div;
1305 unsigned long lp_clk;
1306
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02001307 lp_clk_div = dsi->user_dsi_cinfo.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001308
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301309 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001310 return -EINVAL;
1311
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301312 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001313
1314 lp_clk = dsi_fclk / 2 / lp_clk_div;
1315
1316 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301317 dsi->current_cinfo.lp_clk = lp_clk;
1318 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001319
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301320 /* LP_CLK_DIVISOR */
1321 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001322
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301323 /* LP_RX_SYNCHRO_ENABLE */
1324 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001325
1326 return 0;
1327}
1328
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301329static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001330{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301331 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1332
1333 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301334 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001335}
1336
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301337static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001338{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301339 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1340
1341 WARN_ON(dsi->scp_clk_refcount == 0);
1342 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301343 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001344}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001345
1346enum dsi_pll_power_state {
1347 DSI_PLL_POWER_OFF = 0x0,
1348 DSI_PLL_POWER_ON_HSCLK = 0x1,
1349 DSI_PLL_POWER_ON_ALL = 0x2,
1350 DSI_PLL_POWER_ON_DIV = 0x3,
1351};
1352
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301353static int dsi_pll_power(struct platform_device *dsidev,
1354 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001355{
1356 int t = 0;
1357
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001358 /* DSI-PLL power command 0x3 is not working */
1359 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1360 state == DSI_PLL_POWER_ON_DIV)
1361 state = DSI_PLL_POWER_ON_ALL;
1362
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301363 /* PLL_PWR_CMD */
1364 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001365
1366 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301367 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001368 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001369 DSSERR("Failed to set DSI PLL power mode to %d\n",
1370 state);
1371 return -ENODEV;
1372 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001373 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001374 }
1375
1376 return 0;
1377}
1378
Tomi Valkeinen72658f02013-03-05 16:39:00 +02001379unsigned long dsi_get_pll_clkin(struct platform_device *dsidev)
1380{
1381 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1382 return clk_get_rate(dsi->sys_clk);
1383}
1384
1385bool dsi_hsdiv_calc(struct platform_device *dsidev, unsigned long pll,
1386 unsigned long out_min, dsi_hsdiv_calc_func func, void *data)
1387{
1388 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1389 int regm, regm_start, regm_stop;
1390 unsigned long out_max;
1391 unsigned long out;
1392
1393 out_min = out_min ? out_min : 1;
1394 out_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
1395
1396 regm_start = max(DIV_ROUND_UP(pll, out_max), 1ul);
1397 regm_stop = min(pll / out_min, dsi->regm_dispc_max);
1398
1399 for (regm = regm_start; regm <= regm_stop; ++regm) {
1400 out = pll / regm;
1401
1402 if (func(regm, out, data))
1403 return true;
1404 }
1405
1406 return false;
1407}
1408
1409bool dsi_pll_calc(struct platform_device *dsidev, unsigned long clkin,
1410 unsigned long pll_min, unsigned long pll_max,
1411 dsi_pll_calc_func func, void *data)
1412{
1413 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1414 int regn, regn_start, regn_stop;
1415 int regm, regm_start, regm_stop;
1416 unsigned long fint, pll;
1417 const unsigned long pll_hw_max = 1800000000;
1418 unsigned long fint_hw_min, fint_hw_max;
1419
1420 fint_hw_min = dsi->fint_min;
1421 fint_hw_max = dsi->fint_max;
1422
1423 regn_start = max(DIV_ROUND_UP(clkin, fint_hw_max), 1ul);
1424 regn_stop = min(clkin / fint_hw_min, dsi->regn_max);
1425
1426 pll_max = pll_max ? pll_max : ULONG_MAX;
1427
1428 for (regn = regn_start; regn <= regn_stop; ++regn) {
1429 fint = clkin / regn;
1430
1431 regm_start = max(DIV_ROUND_UP(DIV_ROUND_UP(pll_min, fint), 2),
1432 1ul);
1433 regm_stop = min3(pll_max / fint / 2,
1434 pll_hw_max / fint / 2,
1435 dsi->regm_max);
1436
1437 for (regm = regm_start; regm <= regm_stop; ++regm) {
1438 pll = 2 * regm * fint;
1439
1440 if (func(regn, regm, fint, pll, data))
1441 return true;
1442 }
1443 }
1444
1445 return false;
1446}
1447
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001448/* calculate clock rates using dividers in cinfo */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001449static int dsi_calc_clock_rates(struct platform_device *dsidev,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001450 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001451{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301452 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1453
1454 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001455 return -EINVAL;
1456
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301457 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001458 return -EINVAL;
1459
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301460 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001461 return -EINVAL;
1462
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301463 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001464 return -EINVAL;
1465
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001466 cinfo->clkin = clk_get_rate(dsi->sys_clk);
1467 cinfo->fint = cinfo->clkin / cinfo->regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001468
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301469 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001470 return -EINVAL;
1471
1472 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1473
1474 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1475 return -EINVAL;
1476
Archit Taneja1bb47832011-02-24 14:17:30 +05301477 if (cinfo->regm_dispc > 0)
1478 cinfo->dsi_pll_hsdiv_dispc_clk =
1479 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001480 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301481 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001482
Archit Taneja1bb47832011-02-24 14:17:30 +05301483 if (cinfo->regm_dsi > 0)
1484 cinfo->dsi_pll_hsdiv_dsi_clk =
1485 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001486 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301487 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001488
1489 return 0;
1490}
1491
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001492static void dsi_pll_calc_dsi_fck(struct dsi_clock_info *cinfo)
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001493{
1494 unsigned long max_dsi_fck;
1495
1496 max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);
1497
1498 cinfo->regm_dsi = DIV_ROUND_UP(cinfo->clkin4ddr, max_dsi_fck);
1499 cinfo->dsi_pll_hsdiv_dsi_clk = cinfo->clkin4ddr / cinfo->regm_dsi;
1500}
1501
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301502int dsi_pll_set_clock_div(struct platform_device *dsidev,
1503 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001504{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301505 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001506 int r = 0;
1507 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001508 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001509 u8 regn_start, regn_end, regm_start, regm_end;
1510 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001511
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05301512 DSSDBG("DSI PLL clock config starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001513
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001514 dsi->current_cinfo.clkin = cinfo->clkin;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301515 dsi->current_cinfo.fint = cinfo->fint;
1516 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1517 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301518 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301519 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301520 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001521
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301522 dsi->current_cinfo.regn = cinfo->regn;
1523 dsi->current_cinfo.regm = cinfo->regm;
1524 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1525 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001526
1527 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1528
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001529 DSSDBG("clkin rate %ld\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001530
1531 /* DSIPHY == CLKIN4DDR */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001532 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001533 cinfo->regm,
1534 cinfo->regn,
1535 cinfo->clkin,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001536 cinfo->clkin4ddr);
1537
1538 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1539 cinfo->clkin4ddr / 1000 / 1000 / 2);
1540
1541 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1542
Archit Taneja1bb47832011-02-24 14:17:30 +05301543 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301544 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1545 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301546 cinfo->dsi_pll_hsdiv_dispc_clk);
1547 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301548 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1549 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301550 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001551
Taneja, Archit49641112011-03-14 23:28:23 -05001552 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1553 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1554 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1555 &regm_dispc_end);
1556 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1557 &regm_dsi_end);
1558
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301559 /* DSI_PLL_AUTOMODE = manual */
1560 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001561
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301562 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001563 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001564 /* DSI_PLL_REGN */
1565 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1566 /* DSI_PLL_REGM */
1567 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1568 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301569 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001570 regm_dispc_start, regm_dispc_end);
1571 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301572 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001573 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301574 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001575
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301576 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001577
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001578 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
1579
Archit Taneja9613c022011-03-22 06:33:36 -05001580 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1581 f = cinfo->fint < 1000000 ? 0x3 :
1582 cinfo->fint < 1250000 ? 0x4 :
1583 cinfo->fint < 1500000 ? 0x5 :
1584 cinfo->fint < 1750000 ? 0x6 :
1585 0x7;
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001586
1587 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
1588 } else if (dss_has_feature(FEAT_DSI_PLL_SELFREQDCO)) {
1589 f = cinfo->clkin4ddr < 1000000000 ? 0x2 : 0x4;
1590
1591 l = FLD_MOD(l, f, 4, 1); /* PLL_SELFREQDCO */
Archit Taneja9613c022011-03-22 06:33:36 -05001592 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001593
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001594 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1595 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1596 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Tomi Valkeinen6d446102012-08-22 16:00:40 +03001597 if (dss_has_feature(FEAT_DSI_PLL_REFSEL))
1598 l = FLD_MOD(l, 3, 22, 21); /* REF_SYSCLK = sysclk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301599 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001600
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301601 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001602
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301603 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001604 DSSERR("dsi pll go bit not going down.\n");
1605 r = -EIO;
1606 goto err;
1607 }
1608
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301609 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001610 DSSERR("cannot lock PLL\n");
1611 r = -EIO;
1612 goto err;
1613 }
1614
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301615 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001616
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301617 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001618 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1619 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1620 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1621 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1622 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1623 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1624 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1625 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1626 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1627 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1628 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1629 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1630 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1631 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301632 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001633
1634 DSSDBG("PLL config done\n");
1635err:
1636 return r;
1637}
1638
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301639int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1640 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001641{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301642 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001643 int r = 0;
1644 enum dsi_pll_power_state pwstate;
1645
1646 DSSDBG("PLL init\n");
1647
Tomi Valkeinen7a987862012-10-12 16:27:28 +03001648 /*
1649 * It seems that on many OMAPs we need to enable both to have a
1650 * functional HSDivider.
1651 */
1652 enable_hsclk = enable_hsdiv = true;
1653
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001654 r = dsi_regulator_init(dsidev);
1655 if (r)
1656 return r;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001657
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301658 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001659 /*
1660 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1661 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301662 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001663
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301664 if (!dsi->vdds_dsi_enabled) {
1665 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001666 if (r)
1667 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301668 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001669 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001670
1671 /* XXX PLL does not come out of reset without this... */
1672 dispc_pck_free_enable(1);
1673
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301674 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001675 DSSERR("PLL not coming out of reset.\n");
1676 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001677 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001678 goto err1;
1679 }
1680
1681 /* XXX ... but if left on, we get problems when planes do not
1682 * fill the whole display. No idea about this */
1683 dispc_pck_free_enable(0);
1684
1685 if (enable_hsclk && enable_hsdiv)
1686 pwstate = DSI_PLL_POWER_ON_ALL;
1687 else if (enable_hsclk)
1688 pwstate = DSI_PLL_POWER_ON_HSCLK;
1689 else if (enable_hsdiv)
1690 pwstate = DSI_PLL_POWER_ON_DIV;
1691 else
1692 pwstate = DSI_PLL_POWER_OFF;
1693
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301694 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001695
1696 if (r)
1697 goto err1;
1698
1699 DSSDBG("PLL init done\n");
1700
1701 return 0;
1702err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301703 if (dsi->vdds_dsi_enabled) {
1704 regulator_disable(dsi->vdds_dsi_reg);
1705 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001706 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001707err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301708 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301709 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001710 return r;
1711}
1712
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301713void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001714{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301715 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1716
1717 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301718 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001719 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301720 WARN_ON(!dsi->vdds_dsi_enabled);
1721 regulator_disable(dsi->vdds_dsi_reg);
1722 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001723 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001724
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301725 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301726 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001727
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001728 DSSDBG("PLL uninit done\n");
1729}
1730
Archit Taneja5a8b5722011-05-12 17:26:29 +05301731static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1732 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001733{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301734 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1735 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301736 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001737 int dsi_module = dsi->module_id;
Archit Taneja067a57e2011-03-02 11:57:25 +05301738
1739 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301740 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001741
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001742 if (dsi_runtime_get(dsidev))
1743 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001744
Archit Taneja5a8b5722011-05-12 17:26:29 +05301745 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001746
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001747 seq_printf(s, "dsi pll clkin\t%lu\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001748
1749 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1750
1751 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1752 cinfo->clkin4ddr, cinfo->regm);
1753
Archit Taneja84309f12011-12-12 11:47:41 +05301754 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1755 dss_feat_get_clk_source_name(dsi_module == 0 ?
1756 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1757 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301758 cinfo->dsi_pll_hsdiv_dispc_clk,
1759 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301760 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001761 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001762
Archit Taneja84309f12011-12-12 11:47:41 +05301763 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1764 dss_feat_get_clk_source_name(dsi_module == 0 ?
1765 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1766 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301767 cinfo->dsi_pll_hsdiv_dsi_clk,
1768 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301769 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001770 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001771
Archit Taneja5a8b5722011-05-12 17:26:29 +05301772 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001773
Archit Taneja067a57e2011-03-02 11:57:25 +05301774 seq_printf(s, "dsi fclk source = %s (%s)\n",
1775 dss_get_generic_clk_source_name(dsi_clk_src),
1776 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001777
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301778 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001779
1780 seq_printf(s, "DDR_CLK\t\t%lu\n",
1781 cinfo->clkin4ddr / 4);
1782
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301783 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001784
1785 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1786
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001787 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001788}
1789
Archit Taneja5a8b5722011-05-12 17:26:29 +05301790void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001791{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301792 struct platform_device *dsidev;
1793 int i;
1794
1795 for (i = 0; i < MAX_NUM_DSI; i++) {
1796 dsidev = dsi_get_dsidev_from_id(i);
1797 if (dsidev)
1798 dsi_dump_dsidev_clocks(dsidev, s);
1799 }
1800}
1801
1802#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1803static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1804 struct seq_file *s)
1805{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301806 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001807 unsigned long flags;
1808 struct dsi_irq_stats stats;
1809
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301810 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001811
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301812 stats = dsi->irq_stats;
1813 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1814 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001815
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301816 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001817
1818 seq_printf(s, "period %u ms\n",
1819 jiffies_to_msecs(jiffies - stats.last_reset));
1820
1821 seq_printf(s, "irqs %d\n", stats.irq_count);
1822#define PIS(x) \
1823 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1824
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001825 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001826 PIS(VC0);
1827 PIS(VC1);
1828 PIS(VC2);
1829 PIS(VC3);
1830 PIS(WAKEUP);
1831 PIS(RESYNC);
1832 PIS(PLL_LOCK);
1833 PIS(PLL_UNLOCK);
1834 PIS(PLL_RECALL);
1835 PIS(COMPLEXIO_ERR);
1836 PIS(HS_TX_TIMEOUT);
1837 PIS(LP_RX_TIMEOUT);
1838 PIS(TE_TRIGGER);
1839 PIS(ACK_TRIGGER);
1840 PIS(SYNC_LOST);
1841 PIS(LDO_POWER_GOOD);
1842 PIS(TA_TIMEOUT);
1843#undef PIS
1844
1845#define PIS(x) \
1846 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1847 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1848 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1849 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1850 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1851
1852 seq_printf(s, "-- VC interrupts --\n");
1853 PIS(CS);
1854 PIS(ECC_CORR);
1855 PIS(PACKET_SENT);
1856 PIS(FIFO_TX_OVF);
1857 PIS(FIFO_RX_OVF);
1858 PIS(BTA);
1859 PIS(ECC_NO_CORR);
1860 PIS(FIFO_TX_UDF);
1861 PIS(PP_BUSY_CHANGE);
1862#undef PIS
1863
1864#define PIS(x) \
1865 seq_printf(s, "%-20s %10d\n", #x, \
1866 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1867
1868 seq_printf(s, "-- CIO interrupts --\n");
1869 PIS(ERRSYNCESC1);
1870 PIS(ERRSYNCESC2);
1871 PIS(ERRSYNCESC3);
1872 PIS(ERRESC1);
1873 PIS(ERRESC2);
1874 PIS(ERRESC3);
1875 PIS(ERRCONTROL1);
1876 PIS(ERRCONTROL2);
1877 PIS(ERRCONTROL3);
1878 PIS(STATEULPS1);
1879 PIS(STATEULPS2);
1880 PIS(STATEULPS3);
1881 PIS(ERRCONTENTIONLP0_1);
1882 PIS(ERRCONTENTIONLP1_1);
1883 PIS(ERRCONTENTIONLP0_2);
1884 PIS(ERRCONTENTIONLP1_2);
1885 PIS(ERRCONTENTIONLP0_3);
1886 PIS(ERRCONTENTIONLP1_3);
1887 PIS(ULPSACTIVENOT_ALL0);
1888 PIS(ULPSACTIVENOT_ALL1);
1889#undef PIS
1890}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001891
Archit Taneja5a8b5722011-05-12 17:26:29 +05301892static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001893{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301894 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1895
Archit Taneja5a8b5722011-05-12 17:26:29 +05301896 dsi_dump_dsidev_irqs(dsidev, s);
1897}
1898
1899static void dsi2_dump_irqs(struct seq_file *s)
1900{
1901 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1902
1903 dsi_dump_dsidev_irqs(dsidev, s);
1904}
Archit Taneja5a8b5722011-05-12 17:26:29 +05301905#endif
1906
1907static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1908 struct seq_file *s)
1909{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301910#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001911
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001912 if (dsi_runtime_get(dsidev))
1913 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301914 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001915
1916 DUMPREG(DSI_REVISION);
1917 DUMPREG(DSI_SYSCONFIG);
1918 DUMPREG(DSI_SYSSTATUS);
1919 DUMPREG(DSI_IRQSTATUS);
1920 DUMPREG(DSI_IRQENABLE);
1921 DUMPREG(DSI_CTRL);
1922 DUMPREG(DSI_COMPLEXIO_CFG1);
1923 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1924 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1925 DUMPREG(DSI_CLK_CTRL);
1926 DUMPREG(DSI_TIMING1);
1927 DUMPREG(DSI_TIMING2);
1928 DUMPREG(DSI_VM_TIMING1);
1929 DUMPREG(DSI_VM_TIMING2);
1930 DUMPREG(DSI_VM_TIMING3);
1931 DUMPREG(DSI_CLK_TIMING);
1932 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1933 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1934 DUMPREG(DSI_COMPLEXIO_CFG2);
1935 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1936 DUMPREG(DSI_VM_TIMING4);
1937 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1938 DUMPREG(DSI_VM_TIMING5);
1939 DUMPREG(DSI_VM_TIMING6);
1940 DUMPREG(DSI_VM_TIMING7);
1941 DUMPREG(DSI_STOPCLK_TIMING);
1942
1943 DUMPREG(DSI_VC_CTRL(0));
1944 DUMPREG(DSI_VC_TE(0));
1945 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1946 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1947 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1948 DUMPREG(DSI_VC_IRQSTATUS(0));
1949 DUMPREG(DSI_VC_IRQENABLE(0));
1950
1951 DUMPREG(DSI_VC_CTRL(1));
1952 DUMPREG(DSI_VC_TE(1));
1953 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1954 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1955 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1956 DUMPREG(DSI_VC_IRQSTATUS(1));
1957 DUMPREG(DSI_VC_IRQENABLE(1));
1958
1959 DUMPREG(DSI_VC_CTRL(2));
1960 DUMPREG(DSI_VC_TE(2));
1961 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1962 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1963 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1964 DUMPREG(DSI_VC_IRQSTATUS(2));
1965 DUMPREG(DSI_VC_IRQENABLE(2));
1966
1967 DUMPREG(DSI_VC_CTRL(3));
1968 DUMPREG(DSI_VC_TE(3));
1969 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1970 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1971 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1972 DUMPREG(DSI_VC_IRQSTATUS(3));
1973 DUMPREG(DSI_VC_IRQENABLE(3));
1974
1975 DUMPREG(DSI_DSIPHY_CFG0);
1976 DUMPREG(DSI_DSIPHY_CFG1);
1977 DUMPREG(DSI_DSIPHY_CFG2);
1978 DUMPREG(DSI_DSIPHY_CFG5);
1979
1980 DUMPREG(DSI_PLL_CONTROL);
1981 DUMPREG(DSI_PLL_STATUS);
1982 DUMPREG(DSI_PLL_GO);
1983 DUMPREG(DSI_PLL_CONFIGURATION1);
1984 DUMPREG(DSI_PLL_CONFIGURATION2);
1985
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301986 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001987 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001988#undef DUMPREG
1989}
1990
Archit Taneja5a8b5722011-05-12 17:26:29 +05301991static void dsi1_dump_regs(struct seq_file *s)
1992{
1993 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1994
1995 dsi_dump_dsidev_regs(dsidev, s);
1996}
1997
1998static void dsi2_dump_regs(struct seq_file *s)
1999{
2000 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2001
2002 dsi_dump_dsidev_regs(dsidev, s);
2003}
2004
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002005enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002006 DSI_COMPLEXIO_POWER_OFF = 0x0,
2007 DSI_COMPLEXIO_POWER_ON = 0x1,
2008 DSI_COMPLEXIO_POWER_ULPS = 0x2,
2009};
2010
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302011static int dsi_cio_power(struct platform_device *dsidev,
2012 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002013{
2014 int t = 0;
2015
2016 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302017 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002018
2019 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302020 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2021 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002022 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002023 DSSERR("failed to set complexio power state to "
2024 "%d\n", state);
2025 return -ENODEV;
2026 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002027 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002028 }
2029
2030 return 0;
2031}
2032
Archit Taneja0c656222011-05-16 15:17:09 +05302033static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2034{
2035 int val;
2036
2037 /* line buffer on OMAP3 is 1024 x 24bits */
2038 /* XXX: for some reason using full buffer size causes
2039 * considerable TX slowdown with update sizes that fill the
2040 * whole buffer */
2041 if (!dss_has_feature(FEAT_DSI_GNQ))
2042 return 1023 * 3;
2043
2044 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2045
2046 switch (val) {
2047 case 1:
2048 return 512 * 3; /* 512x24 bits */
2049 case 2:
2050 return 682 * 3; /* 682x24 bits */
2051 case 3:
2052 return 853 * 3; /* 853x24 bits */
2053 case 4:
2054 return 1024 * 3; /* 1024x24 bits */
2055 case 5:
2056 return 1194 * 3; /* 1194x24 bits */
2057 case 6:
2058 return 1365 * 3; /* 1365x24 bits */
Tomi Valkeinen2ac80fb2012-08-22 16:00:47 +03002059 case 7:
2060 return 1920 * 3; /* 1920x24 bits */
Archit Taneja0c656222011-05-16 15:17:09 +05302061 default:
2062 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002063 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05302064 }
2065}
2066
Archit Taneja9e7e9372012-08-14 12:29:22 +05302067static int dsi_set_lane_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002068{
Tomi Valkeinen48368392011-10-13 11:22:39 +03002069 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2070 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2071 static const enum dsi_lane_function functions[] = {
2072 DSI_LANE_CLK,
2073 DSI_LANE_DATA1,
2074 DSI_LANE_DATA2,
2075 DSI_LANE_DATA3,
2076 DSI_LANE_DATA4,
2077 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002078 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002079 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002080
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302081 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302082
Tomi Valkeinen48368392011-10-13 11:22:39 +03002083 for (i = 0; i < dsi->num_lanes_used; ++i) {
2084 unsigned offset = offsets[i];
2085 unsigned polarity, lane_number;
2086 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302087
Tomi Valkeinen48368392011-10-13 11:22:39 +03002088 for (t = 0; t < dsi->num_lanes_supported; ++t)
2089 if (dsi->lanes[t].function == functions[i])
2090 break;
2091
2092 if (t == dsi->num_lanes_supported)
2093 return -EINVAL;
2094
2095 lane_number = t;
2096 polarity = dsi->lanes[t].polarity;
2097
2098 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2099 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302100 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002101
2102 /* clear the unused lanes */
2103 for (; i < dsi->num_lanes_supported; ++i) {
2104 unsigned offset = offsets[i];
2105
2106 r = FLD_MOD(r, 0, offset + 2, offset);
2107 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2108 }
2109
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302110 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002111
Tomi Valkeinen48368392011-10-13 11:22:39 +03002112 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002113}
2114
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302115static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002116{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302117 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2118
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002119 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302120 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002121 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2122}
2123
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302124static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002125{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302126 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2127
2128 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002129 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2130}
2131
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302132static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002133{
2134 u32 r;
2135 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2136 u32 tlpx_half, tclk_trail, tclk_zero;
2137 u32 tclk_prepare;
2138
2139 /* calculate timings */
2140
2141 /* 1 * DDR_CLK = 2 * UI */
2142
2143 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302144 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002145
2146 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302147 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002148
2149 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302150 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002151
2152 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302153 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002154
2155 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302156 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002157
2158 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302159 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002160
2161 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302162 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002163
2164 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302165 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002166
2167 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302168 ths_prepare, ddr2ns(dsidev, ths_prepare),
2169 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002170 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302171 ths_trail, ddr2ns(dsidev, ths_trail),
2172 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002173
2174 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2175 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302176 tlpx_half, ddr2ns(dsidev, tlpx_half),
2177 tclk_trail, ddr2ns(dsidev, tclk_trail),
2178 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002179 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302180 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002181
2182 /* program timings */
2183
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302184 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002185 r = FLD_MOD(r, ths_prepare, 31, 24);
2186 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2187 r = FLD_MOD(r, ths_trail, 15, 8);
2188 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302189 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002190
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302191 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03002192 r = FLD_MOD(r, tlpx_half, 20, 16);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002193 r = FLD_MOD(r, tclk_trail, 15, 8);
2194 r = FLD_MOD(r, tclk_zero, 7, 0);
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03002195
2196 if (dss_has_feature(FEAT_DSI_PHY_DCC)) {
2197 r = FLD_MOD(r, 0, 21, 21); /* DCCEN = disable */
2198 r = FLD_MOD(r, 1, 22, 22); /* CLKINP_DIVBY2EN = enable */
2199 r = FLD_MOD(r, 1, 23, 23); /* CLKINP_SEL = enable */
2200 }
2201
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302202 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002203
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302204 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002205 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302206 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002207}
2208
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002209/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302210static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002211 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002212{
Archit Taneja75d72472011-05-16 15:17:08 +05302213 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002214 int i;
2215 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002216 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002217
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002218 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002219
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002220 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2221 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002222
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002223 if (mask_p & (1 << i))
2224 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002225
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002226 if (mask_n & (1 << i))
2227 l |= 1 << (i * 2 + (p ? 1 : 0));
2228 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002229
2230 /*
2231 * Bits in REGLPTXSCPDAT4TO0DXDY:
2232 * 17: DY0 18: DX0
2233 * 19: DY1 20: DX1
2234 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302235 * 23: DY3 24: DX3
2236 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002237 */
2238
2239 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302240
2241 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302242 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002243
2244 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302245
2246 /* ENLPTXSCPDAT */
2247 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002248}
2249
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302250static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002251{
2252 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302253 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002254 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302255 /* REGLPTXSCPDAT4TO0DXDY */
2256 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002257}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002258
Archit Taneja9e7e9372012-08-14 12:29:22 +05302259static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002260{
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002261 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2262 int t, i;
2263 bool in_use[DSI_MAX_NR_LANES];
2264 static const u8 offsets_old[] = { 28, 27, 26 };
2265 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2266 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002267
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002268 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2269 offsets = offsets_old;
2270 else
2271 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002272
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002273 for (i = 0; i < dsi->num_lanes_supported; ++i)
2274 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002275
2276 t = 100000;
2277 while (true) {
2278 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002279 int ok;
2280
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302281 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002282
2283 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002284 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2285 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002286 ok++;
2287 }
2288
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002289 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002290 break;
2291
2292 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002293 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2294 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002295 continue;
2296
2297 DSSERR("CIO TXCLKESC%d domain not coming " \
2298 "out of reset\n", i);
2299 }
2300 return -EIO;
2301 }
2302 }
2303
2304 return 0;
2305}
2306
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002307/* return bitmask of enabled lanes, lane0 being the lsb */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302308static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002309{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002310 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2311 unsigned mask = 0;
2312 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002313
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002314 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2315 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2316 mask |= 1 << i;
2317 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002318
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002319 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002320}
2321
Archit Taneja9e7e9372012-08-14 12:29:22 +05302322static int dsi_cio_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002323{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302324 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002325 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002326 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002327
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302328 DSSDBG("DSI CIO init starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002329
Archit Taneja9e7e9372012-08-14 12:29:22 +05302330 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002331 if (r)
2332 return r;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03002333
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302334 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002335
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002336 /* A dummy read using the SCP interface to any DSIPHY register is
2337 * required after DSIPHY reset to complete the reset of the DSI complex
2338 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302339 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002340
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302341 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002342 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2343 r = -EIO;
2344 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002345 }
2346
Archit Taneja9e7e9372012-08-14 12:29:22 +05302347 r = dsi_set_lane_config(dsidev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002348 if (r)
2349 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002350
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002351 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302352 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002353 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2354 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2355 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2356 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302357 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002358
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302359 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002360 unsigned mask_p;
2361 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302362
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002363 DSSDBG("manual ulps exit\n");
2364
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002365 /* ULPS is exited by Mark-1 state for 1ms, followed by
2366 * stop state. DSS HW cannot do this via the normal
2367 * ULPS exit sequence, as after reset the DSS HW thinks
2368 * that we are not in ULPS mode, and refuses to send the
2369 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002370 * manually by setting positive lines high and negative lines
2371 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002372 */
2373
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002374 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302375
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002376 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2377 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2378 continue;
2379 mask_p |= 1 << i;
2380 }
Archit Taneja75d72472011-05-16 15:17:08 +05302381
Archit Taneja9e7e9372012-08-14 12:29:22 +05302382 dsi_cio_enable_lane_override(dsidev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002383 }
2384
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302385 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002386 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002387 goto err_cio_pwr;
2388
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302389 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002390 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2391 r = -ENODEV;
2392 goto err_cio_pwr_dom;
2393 }
2394
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302395 dsi_if_enable(dsidev, true);
2396 dsi_if_enable(dsidev, false);
2397 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002398
Archit Taneja9e7e9372012-08-14 12:29:22 +05302399 r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002400 if (r)
2401 goto err_tx_clk_esc_rst;
2402
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302403 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002404 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2405 ktime_t wait = ns_to_ktime(1000 * 1000);
2406 set_current_state(TASK_UNINTERRUPTIBLE);
2407 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2408
2409 /* Disable the override. The lanes should be set to Mark-11
2410 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302411 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002412 }
2413
2414 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302415 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002416
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302417 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002418
Archit Tanejadca2b152012-08-16 18:02:00 +05302419 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302420 /* DDR_CLK_ALWAYS_ON */
2421 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302422 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302423 }
2424
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302425 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002426
2427 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002428
2429 return 0;
2430
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002431err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302432 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002433err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302434 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002435err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302436 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302437 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002438err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302439 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302440 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002441 return r;
2442}
2443
Archit Taneja9e7e9372012-08-14 12:29:22 +05302444static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002445{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002446 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302447
Archit Taneja8af6ff02011-09-05 16:48:27 +05302448 /* DDR_CLK_ALWAYS_ON */
2449 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2450
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302451 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2452 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302453 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002454}
2455
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302456static void dsi_config_tx_fifo(struct platform_device *dsidev,
2457 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002458 enum fifo_size size3, enum fifo_size size4)
2459{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302460 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002461 u32 r = 0;
2462 int add = 0;
2463 int i;
2464
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002465 dsi->vc[0].tx_fifo_size = size1;
2466 dsi->vc[1].tx_fifo_size = size2;
2467 dsi->vc[2].tx_fifo_size = size3;
2468 dsi->vc[3].tx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002469
2470 for (i = 0; i < 4; i++) {
2471 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002472 int size = dsi->vc[i].tx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002473
2474 if (add + size > 4) {
2475 DSSERR("Illegal FIFO configuration\n");
2476 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002477 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002478 }
2479
2480 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2481 r |= v << (8 * i);
2482 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2483 add += size;
2484 }
2485
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302486 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002487}
2488
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302489static void dsi_config_rx_fifo(struct platform_device *dsidev,
2490 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002491 enum fifo_size size3, enum fifo_size size4)
2492{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302493 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002494 u32 r = 0;
2495 int add = 0;
2496 int i;
2497
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002498 dsi->vc[0].rx_fifo_size = size1;
2499 dsi->vc[1].rx_fifo_size = size2;
2500 dsi->vc[2].rx_fifo_size = size3;
2501 dsi->vc[3].rx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002502
2503 for (i = 0; i < 4; i++) {
2504 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002505 int size = dsi->vc[i].rx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002506
2507 if (add + size > 4) {
2508 DSSERR("Illegal FIFO configuration\n");
2509 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002510 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002511 }
2512
2513 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2514 r |= v << (8 * i);
2515 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2516 add += size;
2517 }
2518
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302519 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002520}
2521
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302522static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002523{
2524 u32 r;
2525
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302526 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002527 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302528 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002529
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302530 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002531 DSSERR("TX_STOP bit not going down\n");
2532 return -EIO;
2533 }
2534
2535 return 0;
2536}
2537
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302538static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002539{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302540 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002541}
2542
2543static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2544{
Archit Taneja2e868db2011-05-12 17:26:28 +05302545 struct dsi_packet_sent_handler_data *vp_data =
2546 (struct dsi_packet_sent_handler_data *) data;
2547 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302548 const int channel = dsi->update_channel;
2549 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002550
Archit Taneja2e868db2011-05-12 17:26:28 +05302551 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2552 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002553}
2554
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302555static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002556{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302557 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302558 DECLARE_COMPLETION_ONSTACK(completion);
2559 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002560 int r = 0;
2561 u8 bit;
2562
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302563 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002564
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302565 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302566 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002567 if (r)
2568 goto err0;
2569
2570 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302571 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002572 if (wait_for_completion_timeout(&completion,
2573 msecs_to_jiffies(10)) == 0) {
2574 DSSERR("Failed to complete previous frame transfer\n");
2575 r = -EIO;
2576 goto err1;
2577 }
2578 }
2579
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302580 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302581 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002582
2583 return 0;
2584err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302585 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302586 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002587err0:
2588 return r;
2589}
2590
2591static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2592{
Archit Taneja2e868db2011-05-12 17:26:28 +05302593 struct dsi_packet_sent_handler_data *l4_data =
2594 (struct dsi_packet_sent_handler_data *) data;
2595 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302596 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002597
Archit Taneja2e868db2011-05-12 17:26:28 +05302598 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2599 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002600}
2601
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302602static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002603{
Archit Taneja2e868db2011-05-12 17:26:28 +05302604 DECLARE_COMPLETION_ONSTACK(completion);
2605 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002606 int r = 0;
2607
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302608 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302609 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002610 if (r)
2611 goto err0;
2612
2613 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302614 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002615 if (wait_for_completion_timeout(&completion,
2616 msecs_to_jiffies(10)) == 0) {
2617 DSSERR("Failed to complete previous l4 transfer\n");
2618 r = -EIO;
2619 goto err1;
2620 }
2621 }
2622
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302623 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302624 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002625
2626 return 0;
2627err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302628 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302629 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002630err0:
2631 return r;
2632}
2633
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302634static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002635{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302636 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2637
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302638 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002639
2640 WARN_ON(in_interrupt());
2641
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302642 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002643 return 0;
2644
Archit Tanejad6049142011-08-22 11:58:08 +05302645 switch (dsi->vc[channel].source) {
2646 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302647 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302648 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302649 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002650 default:
2651 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002652 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002653 }
2654}
2655
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302656static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2657 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002658{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002659 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2660 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002661
2662 enable = enable ? 1 : 0;
2663
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302664 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002665
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302666 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2667 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002668 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2669 return -EIO;
2670 }
2671
2672 return 0;
2673}
2674
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302675static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002676{
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002677 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002678 u32 r;
2679
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302680 DSSDBG("Initial config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002681
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302682 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002683
2684 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2685 DSSERR("VC(%d) busy when trying to configure it!\n",
2686 channel);
2687
2688 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2689 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2690 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2691 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2692 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2693 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2694 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002695 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2696 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002697
2698 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2699 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2700
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302701 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002702
2703 dsi->vc[channel].source = DSI_VC_SOURCE_L4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002704}
2705
Archit Tanejad6049142011-08-22 11:58:08 +05302706static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2707 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002708{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302709 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2710
Archit Tanejad6049142011-08-22 11:58:08 +05302711 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002712 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002713
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302714 DSSDBG("Source config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002715
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302716 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002717
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302718 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002719
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002720 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302721 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002722 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002723 return -EIO;
2724 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002725
Archit Tanejad6049142011-08-22 11:58:08 +05302726 /* SOURCE, 0 = L4, 1 = video port */
2727 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002728
Archit Taneja9613c022011-03-22 06:33:36 -05002729 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302730 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2731 bool enable = source == DSI_VC_SOURCE_VP;
2732 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2733 }
Archit Taneja9613c022011-03-22 06:33:36 -05002734
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302735 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002736
Archit Tanejad6049142011-08-22 11:58:08 +05302737 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002738
2739 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002740}
2741
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002742static void dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05302743 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002744{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302745 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302746 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302747
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002748 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2749
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302750 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002751
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302752 dsi_vc_enable(dsidev, channel, 0);
2753 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002754
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302755 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002756
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302757 dsi_vc_enable(dsidev, channel, 1);
2758 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002759
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302760 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302761
2762 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302763 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302764 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002765}
2766
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302767static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002768{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302769 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002770 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302771 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002772 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2773 (val >> 0) & 0xff,
2774 (val >> 8) & 0xff,
2775 (val >> 16) & 0xff,
2776 (val >> 24) & 0xff);
2777 }
2778}
2779
2780static void dsi_show_rx_ack_with_err(u16 err)
2781{
2782 DSSERR("\tACK with ERROR (%#x):\n", err);
2783 if (err & (1 << 0))
2784 DSSERR("\t\tSoT Error\n");
2785 if (err & (1 << 1))
2786 DSSERR("\t\tSoT Sync Error\n");
2787 if (err & (1 << 2))
2788 DSSERR("\t\tEoT Sync Error\n");
2789 if (err & (1 << 3))
2790 DSSERR("\t\tEscape Mode Entry Command Error\n");
2791 if (err & (1 << 4))
2792 DSSERR("\t\tLP Transmit Sync Error\n");
2793 if (err & (1 << 5))
2794 DSSERR("\t\tHS Receive Timeout Error\n");
2795 if (err & (1 << 6))
2796 DSSERR("\t\tFalse Control Error\n");
2797 if (err & (1 << 7))
2798 DSSERR("\t\t(reserved7)\n");
2799 if (err & (1 << 8))
2800 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2801 if (err & (1 << 9))
2802 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2803 if (err & (1 << 10))
2804 DSSERR("\t\tChecksum Error\n");
2805 if (err & (1 << 11))
2806 DSSERR("\t\tData type not recognized\n");
2807 if (err & (1 << 12))
2808 DSSERR("\t\tInvalid VC ID\n");
2809 if (err & (1 << 13))
2810 DSSERR("\t\tInvalid Transmission Length\n");
2811 if (err & (1 << 14))
2812 DSSERR("\t\t(reserved14)\n");
2813 if (err & (1 << 15))
2814 DSSERR("\t\tDSI Protocol Violation\n");
2815}
2816
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302817static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2818 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002819{
2820 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302821 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002822 u32 val;
2823 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302824 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002825 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002826 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302827 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002828 u16 err = FLD_GET(val, 23, 8);
2829 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302830 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002831 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002832 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302833 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002834 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002835 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302836 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002837 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002838 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302839 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002840 } else {
2841 DSSERR("\tunknown datatype 0x%02x\n", dt);
2842 }
2843 }
2844 return 0;
2845}
2846
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302847static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002848{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302849 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2850
2851 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002852 DSSDBG("dsi_vc_send_bta %d\n", channel);
2853
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302854 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002855
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302856 /* RX_FIFO_NOT_EMPTY */
2857 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002858 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302859 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002860 }
2861
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302862 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002863
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002864 /* flush posted write */
2865 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2866
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002867 return 0;
2868}
2869
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002870static int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002871{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302872 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002873 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002874 int r = 0;
2875 u32 err;
2876
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302877 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002878 &completion, DSI_VC_IRQ_BTA);
2879 if (r)
2880 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002881
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302882 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002883 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002884 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002885 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002886
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302887 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002888 if (r)
2889 goto err2;
2890
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002891 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002892 msecs_to_jiffies(500)) == 0) {
2893 DSSERR("Failed to receive BTA\n");
2894 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002895 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002896 }
2897
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302898 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002899 if (err) {
2900 DSSERR("Error while sending BTA: %x\n", err);
2901 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002902 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002903 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002904err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302905 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002906 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002907err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302908 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002909 &completion, DSI_VC_IRQ_BTA);
2910err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002911 return r;
2912}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002913
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302914static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2915 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002916{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302917 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002918 u32 val;
2919 u8 data_id;
2920
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302921 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002922
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302923 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002924
2925 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2926 FLD_VAL(ecc, 31, 24);
2927
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302928 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002929}
2930
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302931static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2932 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002933{
2934 u32 val;
2935
2936 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2937
2938/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2939 b1, b2, b3, b4, val); */
2940
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302941 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002942}
2943
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302944static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2945 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002946{
2947 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302948 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002949 int i;
2950 u8 *p;
2951 int r = 0;
2952 u8 b1, b2, b3, b4;
2953
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302954 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002955 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2956
2957 /* len + header */
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002958 if (dsi->vc[channel].tx_fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002959 DSSERR("unable to send long packet: packet too long.\n");
2960 return -EINVAL;
2961 }
2962
Archit Tanejad6049142011-08-22 11:58:08 +05302963 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002964
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302965 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002966
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002967 p = data;
2968 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302969 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002970 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002971
2972 b1 = *p++;
2973 b2 = *p++;
2974 b3 = *p++;
2975 b4 = *p++;
2976
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302977 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002978 }
2979
2980 i = len % 4;
2981 if (i) {
2982 b1 = 0; b2 = 0; b3 = 0;
2983
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302984 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002985 DSSDBG("\tsending remainder bytes %d\n", i);
2986
2987 switch (i) {
2988 case 3:
2989 b1 = *p++;
2990 b2 = *p++;
2991 b3 = *p++;
2992 break;
2993 case 2:
2994 b1 = *p++;
2995 b2 = *p++;
2996 break;
2997 case 1:
2998 b1 = *p++;
2999 break;
3000 }
3001
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303002 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003003 }
3004
3005 return r;
3006}
3007
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303008static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3009 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003010{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303011 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003012 u32 r;
3013 u8 data_id;
3014
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303015 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003016
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303017 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003018 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3019 channel,
3020 data_type, data & 0xff, (data >> 8) & 0xff);
3021
Archit Tanejad6049142011-08-22 11:58:08 +05303022 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003023
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303024 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003025 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3026 return -EINVAL;
3027 }
3028
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303029 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003030
3031 r = (data_id << 0) | (data << 8) | (ecc << 24);
3032
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303033 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003034
3035 return 0;
3036}
3037
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003038static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003039{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303040 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303041
Archit Taneja18b7d092011-09-05 17:01:08 +05303042 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
3043 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003044}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003045
Archit Taneja9e7e9372012-08-14 12:29:22 +05303046static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303047 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003048{
3049 int r;
3050
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303051 if (len == 0) {
3052 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303053 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303054 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3055 } else if (len == 1) {
3056 r = dsi_vc_send_short(dsidev, channel,
3057 type == DSS_DSI_CONTENT_GENERIC ?
3058 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303059 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003060 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303061 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303062 type == DSS_DSI_CONTENT_GENERIC ?
3063 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303064 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003065 data[0] | (data[1] << 8), 0);
3066 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303067 r = dsi_vc_send_long(dsidev, channel,
3068 type == DSS_DSI_CONTENT_GENERIC ?
3069 MIPI_DSI_GENERIC_LONG_WRITE :
3070 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003071 }
3072
3073 return r;
3074}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303075
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003076static int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303077 u8 *data, int len)
3078{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303079 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3080
3081 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303082 DSS_DSI_CONTENT_DCS);
3083}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003084
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003085static int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303086 u8 *data, int len)
3087{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303088 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3089
3090 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303091 DSS_DSI_CONTENT_GENERIC);
3092}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303093
3094static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3095 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003096{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303097 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003098 int r;
3099
Archit Taneja9e7e9372012-08-14 12:29:22 +05303100 r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003101 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003102 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003103
Archit Taneja1ffefe72011-05-12 17:26:24 +05303104 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003105 if (r)
3106 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003107
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303108 /* RX_FIFO_NOT_EMPTY */
3109 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003110 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303111 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003112 r = -EIO;
3113 goto err;
3114 }
3115
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003116 return 0;
3117err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303118 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003119 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003120 return r;
3121}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303122
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003123static int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303124 int len)
3125{
3126 return dsi_vc_write_common(dssdev, channel, data, len,
3127 DSS_DSI_CONTENT_DCS);
3128}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003129
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003130static int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303131 int len)
3132{
3133 return dsi_vc_write_common(dssdev, channel, data, len,
3134 DSS_DSI_CONTENT_GENERIC);
3135}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303136
Archit Taneja9e7e9372012-08-14 12:29:22 +05303137static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
Archit Tanejab8509752011-08-30 15:48:23 +05303138 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003139{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303140 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303141 int r;
3142
3143 if (dsi->debug_read)
3144 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3145 channel, dcs_cmd);
3146
3147 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3148 if (r) {
3149 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3150 " failed\n", channel, dcs_cmd);
3151 return r;
3152 }
3153
3154 return 0;
3155}
3156
Archit Taneja9e7e9372012-08-14 12:29:22 +05303157static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
Archit Tanejab3b89c02011-08-30 16:07:39 +05303158 int channel, u8 *reqdata, int reqlen)
3159{
Archit Tanejab3b89c02011-08-30 16:07:39 +05303160 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3161 u16 data;
3162 u8 data_type;
3163 int r;
3164
3165 if (dsi->debug_read)
3166 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3167 channel, reqlen);
3168
3169 if (reqlen == 0) {
3170 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3171 data = 0;
3172 } else if (reqlen == 1) {
3173 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3174 data = reqdata[0];
3175 } else if (reqlen == 2) {
3176 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3177 data = reqdata[0] | (reqdata[1] << 8);
3178 } else {
3179 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003180 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303181 }
3182
3183 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3184 if (r) {
3185 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3186 " failed\n", channel, reqlen);
3187 return r;
3188 }
3189
3190 return 0;
3191}
3192
3193static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3194 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303195{
3196 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003197 u32 val;
3198 u8 dt;
3199 int r;
3200
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003201 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303202 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003203 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003204 r = -EIO;
3205 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003206 }
3207
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303208 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303209 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003210 DSSDBG("\theader: %08x\n", val);
3211 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303212 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003213 u16 err = FLD_GET(val, 23, 8);
3214 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003215 r = -EIO;
3216 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003217
Archit Tanejab3b89c02011-08-30 16:07:39 +05303218 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3219 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3220 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003221 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303222 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303223 DSSDBG("\t%s short response, 1 byte: %02x\n",
3224 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3225 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003226
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003227 if (buflen < 1) {
3228 r = -EIO;
3229 goto err;
3230 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003231
3232 buf[0] = data;
3233
3234 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303235 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3236 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3237 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003238 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303239 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303240 DSSDBG("\t%s short response, 2 byte: %04x\n",
3241 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3242 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003243
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003244 if (buflen < 2) {
3245 r = -EIO;
3246 goto err;
3247 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003248
3249 buf[0] = data & 0xff;
3250 buf[1] = (data >> 8) & 0xff;
3251
3252 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303253 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3254 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3255 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003256 int w;
3257 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303258 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303259 DSSDBG("\t%s long response, len %d\n",
3260 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3261 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003262
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003263 if (len > buflen) {
3264 r = -EIO;
3265 goto err;
3266 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003267
3268 /* two byte checksum ends the packet, not included in len */
3269 for (w = 0; w < len + 2;) {
3270 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303271 val = dsi_read_reg(dsidev,
3272 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303273 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003274 DSSDBG("\t\t%02x %02x %02x %02x\n",
3275 (val >> 0) & 0xff,
3276 (val >> 8) & 0xff,
3277 (val >> 16) & 0xff,
3278 (val >> 24) & 0xff);
3279
3280 for (b = 0; b < 4; ++b) {
3281 if (w < len)
3282 buf[w] = (val >> (b * 8)) & 0xff;
3283 /* we discard the 2 byte checksum */
3284 ++w;
3285 }
3286 }
3287
3288 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003289 } else {
3290 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003291 r = -EIO;
3292 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003293 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003294
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003295err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303296 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3297 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003298
Archit Tanejab8509752011-08-30 15:48:23 +05303299 return r;
3300}
3301
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003302static int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
Archit Tanejab8509752011-08-30 15:48:23 +05303303 u8 *buf, int buflen)
3304{
3305 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3306 int r;
3307
Archit Taneja9e7e9372012-08-14 12:29:22 +05303308 r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
Archit Tanejab8509752011-08-30 15:48:23 +05303309 if (r)
3310 goto err;
3311
3312 r = dsi_vc_send_bta_sync(dssdev, channel);
3313 if (r)
3314 goto err;
3315
Archit Tanejab3b89c02011-08-30 16:07:39 +05303316 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3317 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303318 if (r < 0)
3319 goto err;
3320
3321 if (r != buflen) {
3322 r = -EIO;
3323 goto err;
3324 }
3325
3326 return 0;
3327err:
3328 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3329 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003330}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003331
Archit Tanejab3b89c02011-08-30 16:07:39 +05303332static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3333 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3334{
3335 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3336 int r;
3337
Archit Taneja9e7e9372012-08-14 12:29:22 +05303338 r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
Archit Tanejab3b89c02011-08-30 16:07:39 +05303339 if (r)
3340 return r;
3341
3342 r = dsi_vc_send_bta_sync(dssdev, channel);
3343 if (r)
3344 return r;
3345
3346 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3347 DSS_DSI_CONTENT_GENERIC);
3348 if (r < 0)
3349 return r;
3350
3351 if (r != buflen) {
3352 r = -EIO;
3353 return r;
3354 }
3355
3356 return 0;
3357}
3358
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003359static int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05303360 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003361{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303362 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3363
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303364 return dsi_vc_send_short(dsidev, channel,
3365 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003366}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003367
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303368static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003369{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303370 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003371 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003372 int r, i;
3373 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003374
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05303375 DSSDBG("Entering ULPS");
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003376
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303377 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003378
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303379 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003380
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303381 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003382 return 0;
3383
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003384 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303385 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003386 dsi_if_enable(dsidev, 0);
3387 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3388 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003389 }
3390
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303391 dsi_sync_vc(dsidev, 0);
3392 dsi_sync_vc(dsidev, 1);
3393 dsi_sync_vc(dsidev, 2);
3394 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003395
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303396 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003397
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303398 dsi_vc_enable(dsidev, 0, false);
3399 dsi_vc_enable(dsidev, 1, false);
3400 dsi_vc_enable(dsidev, 2, false);
3401 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003402
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303403 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003404 DSSERR("HS busy when enabling ULPS\n");
3405 return -EIO;
3406 }
3407
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303408 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003409 DSSERR("LP busy when enabling ULPS\n");
3410 return -EIO;
3411 }
3412
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303413 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003414 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3415 if (r)
3416 return r;
3417
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003418 mask = 0;
3419
3420 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3421 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3422 continue;
3423 mask |= 1 << i;
3424 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003425 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3426 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003427 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003428
Tomi Valkeinena702c852011-10-12 10:10:21 +03003429 /* flush posted write and wait for SCP interface to finish the write */
3430 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003431
3432 if (wait_for_completion_timeout(&completion,
3433 msecs_to_jiffies(1000)) == 0) {
3434 DSSERR("ULPS enable timeout\n");
3435 r = -EIO;
3436 goto err;
3437 }
3438
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303439 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003440 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3441
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003442 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003443 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003444
Tomi Valkeinena702c852011-10-12 10:10:21 +03003445 /* flush posted write and wait for SCP interface to finish the write */
3446 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003447
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303448 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003449
3450 dsi_if_enable(dsidev, false);
3451
3452 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303453
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003454 return 0;
3455
3456err:
3457 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303458 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3459 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003460}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003461
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003462static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3463 unsigned ticks, bool x4, bool x16)
3464{
3465 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003466 unsigned long total_ticks;
3467 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303468
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003469 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303470
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003471 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003472 fck = dsi_fclk_rate(dsidev);
3473
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003474 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303475 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003476 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003477 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3478 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3479 dsi_write_reg(dsidev, DSI_TIMING2, r);
3480
3481 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3482
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003483 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3484 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303485 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3486 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003487}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003488
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003489static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3490 bool x8, bool x16)
3491{
3492 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003493 unsigned long total_ticks;
3494 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303495
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003496 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303497
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003498 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003499 fck = dsi_fclk_rate(dsidev);
3500
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003501 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303502 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003503 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003504 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3505 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3506 dsi_write_reg(dsidev, DSI_TIMING1, r);
3507
3508 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3509
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003510 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3511 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303512 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3513 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003514}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003515
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003516static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3517 unsigned ticks, bool x4, bool x16)
3518{
3519 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003520 unsigned long total_ticks;
3521 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303522
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003523 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303524
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003525 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003526 fck = dsi_fclk_rate(dsidev);
3527
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003528 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303529 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003530 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003531 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3532 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3533 dsi_write_reg(dsidev, DSI_TIMING1, r);
3534
3535 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3536
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003537 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3538 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303539 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3540 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003541}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003542
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003543static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3544 unsigned ticks, bool x4, bool x16)
3545{
3546 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003547 unsigned long total_ticks;
3548 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303549
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003550 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303551
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003552 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003553 fck = dsi_get_txbyteclkhs(dsidev);
3554
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003555 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303556 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003557 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003558 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3559 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3560 dsi_write_reg(dsidev, DSI_TIMING2, r);
3561
3562 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3563
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003564 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3565 total_ticks,
3566 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303567 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003568}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303569
Archit Taneja9e7e9372012-08-14 12:29:22 +05303570static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303571{
Archit Tanejadca2b152012-08-16 18:02:00 +05303572 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303573 int num_line_buffers;
3574
Archit Tanejadca2b152012-08-16 18:02:00 +05303575 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303576 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Tanejae67458a2012-08-13 14:17:30 +05303577 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303578 /*
3579 * Don't use line buffers if width is greater than the video
3580 * port's line buffer size
3581 */
Tomi Valkeinen99322572013-03-05 10:37:02 +02003582 if (dsi->line_buffer_size <= timings->x_res * bpp / 8)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303583 num_line_buffers = 0;
3584 else
3585 num_line_buffers = 2;
3586 } else {
3587 /* Use maximum number of line buffers in command mode */
3588 num_line_buffers = 2;
3589 }
3590
3591 /* LINE_BUFFER */
3592 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3593}
3594
Archit Taneja9e7e9372012-08-14 12:29:22 +05303595static void dsi_config_vp_sync_events(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303596{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303597 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003598 bool sync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303599 u32 r;
3600
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003601 if (dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE)
3602 sync_end = true;
3603 else
3604 sync_end = false;
3605
Archit Taneja8af6ff02011-09-05 16:48:27 +05303606 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303607 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3608 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3609 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303610 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003611 r = FLD_MOD(r, sync_end, 16, 16); /* VP_VSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303612 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003613 r = FLD_MOD(r, sync_end, 18, 18); /* VP_HSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303614 dsi_write_reg(dsidev, DSI_CTRL, r);
3615}
3616
Archit Taneja9e7e9372012-08-14 12:29:22 +05303617static void dsi_config_blanking_modes(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303618{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303619 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3620 int blanking_mode = dsi->vm_timings.blanking_mode;
3621 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3622 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3623 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303624 u32 r;
3625
3626 /*
3627 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3628 * 1 = Long blanking packets are sent in corresponding blanking periods
3629 */
3630 r = dsi_read_reg(dsidev, DSI_CTRL);
3631 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3632 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3633 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3634 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3635 dsi_write_reg(dsidev, DSI_CTRL, r);
3636}
3637
Archit Taneja6f28c292012-05-15 11:32:18 +05303638/*
3639 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3640 * results in maximum transition time for data and clock lanes to enter and
3641 * exit HS mode. Hence, this is the scenario where the least amount of command
3642 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3643 * clock cycles that can be used to interleave command mode data in HS so that
3644 * all scenarios are satisfied.
3645 */
3646static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3647 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3648{
3649 int transition;
3650
3651 /*
3652 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3653 * time of data lanes only, if it isn't set, we need to consider HS
3654 * transition time of both data and clock lanes. HS transition time
3655 * of Scenario 3 is considered.
3656 */
3657 if (ddr_alwon) {
3658 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3659 } else {
3660 int trans1, trans2;
3661 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3662 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3663 enter_hs + 1;
3664 transition = max(trans1, trans2);
3665 }
3666
3667 return blank > transition ? blank - transition : 0;
3668}
3669
3670/*
3671 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3672 * results in maximum transition time for data lanes to enter and exit LP mode.
3673 * Hence, this is the scenario where the least amount of command mode data can
3674 * be interleaved. We program the minimum amount of bytes that can be
3675 * interleaved in LP so that all scenarios are satisfied.
3676 */
3677static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3678 int lp_clk_div, int tdsi_fclk)
3679{
3680 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3681 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3682 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3683 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3684 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3685
3686 /* maximum LP transition time according to Scenario 1 */
3687 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3688
3689 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3690 tlp_avail = thsbyte_clk * (blank - trans_lp);
3691
Archit Taneja2e063c32012-06-04 13:36:34 +05303692 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303693
3694 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3695 26) / 16;
3696
3697 return max(lp_inter, 0);
3698}
3699
Tomi Valkeinen57612172012-11-27 17:32:36 +02003700static void dsi_config_cmd_mode_interleaving(struct platform_device *dsidev)
Archit Taneja6f28c292012-05-15 11:32:18 +05303701{
Archit Taneja6f28c292012-05-15 11:32:18 +05303702 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3703 int blanking_mode;
3704 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3705 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3706 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3707 int tclk_trail, ths_exit, exiths_clk;
3708 bool ddr_alwon;
Archit Tanejae67458a2012-08-13 14:17:30 +05303709 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303710 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303711 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02003712 int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.regm_dsi + 1;
Archit Taneja6f28c292012-05-15 11:32:18 +05303713 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3714 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3715 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3716 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3717 u32 r;
3718
3719 r = dsi_read_reg(dsidev, DSI_CTRL);
3720 blanking_mode = FLD_GET(r, 20, 20);
3721 hfp_blanking_mode = FLD_GET(r, 21, 21);
3722 hbp_blanking_mode = FLD_GET(r, 22, 22);
3723 hsa_blanking_mode = FLD_GET(r, 23, 23);
3724
3725 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3726 hbp = FLD_GET(r, 11, 0);
3727 hfp = FLD_GET(r, 23, 12);
3728 hsa = FLD_GET(r, 31, 24);
3729
3730 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3731 ddr_clk_post = FLD_GET(r, 7, 0);
3732 ddr_clk_pre = FLD_GET(r, 15, 8);
3733
3734 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3735 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3736 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3737
3738 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3739 lp_clk_div = FLD_GET(r, 12, 0);
3740 ddr_alwon = FLD_GET(r, 13, 13);
3741
3742 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3743 ths_exit = FLD_GET(r, 7, 0);
3744
3745 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3746 tclk_trail = FLD_GET(r, 15, 8);
3747
3748 exiths_clk = ths_exit + tclk_trail;
3749
3750 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3751 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3752
3753 if (!hsa_blanking_mode) {
3754 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3755 enter_hs_mode_lat, exit_hs_mode_lat,
3756 exiths_clk, ddr_clk_pre, ddr_clk_post);
3757 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3758 enter_hs_mode_lat, exit_hs_mode_lat,
3759 lp_clk_div, dsi_fclk_hsdiv);
3760 }
3761
3762 if (!hfp_blanking_mode) {
3763 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3764 enter_hs_mode_lat, exit_hs_mode_lat,
3765 exiths_clk, ddr_clk_pre, ddr_clk_post);
3766 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3767 enter_hs_mode_lat, exit_hs_mode_lat,
3768 lp_clk_div, dsi_fclk_hsdiv);
3769 }
3770
3771 if (!hbp_blanking_mode) {
3772 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3773 enter_hs_mode_lat, exit_hs_mode_lat,
3774 exiths_clk, ddr_clk_pre, ddr_clk_post);
3775
3776 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3777 enter_hs_mode_lat, exit_hs_mode_lat,
3778 lp_clk_div, dsi_fclk_hsdiv);
3779 }
3780
3781 if (!blanking_mode) {
3782 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3783 enter_hs_mode_lat, exit_hs_mode_lat,
3784 exiths_clk, ddr_clk_pre, ddr_clk_post);
3785
3786 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
3787 enter_hs_mode_lat, exit_hs_mode_lat,
3788 lp_clk_div, dsi_fclk_hsdiv);
3789 }
3790
3791 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3792 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
3793 bl_interleave_hs);
3794
3795 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3796 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
3797 bl_interleave_lp);
3798
3799 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
3800 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
3801 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
3802 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
3803 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
3804
3805 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
3806 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
3807 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
3808 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
3809 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
3810
3811 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
3812 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
3813 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
3814 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
3815}
3816
Tomi Valkeinen57612172012-11-27 17:32:36 +02003817static int dsi_proto_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003818{
Archit Taneja02c39602012-08-10 15:01:33 +05303819 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003820 u32 r;
3821 int buswidth = 0;
3822
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303823 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003824 DSI_FIFO_SIZE_32,
3825 DSI_FIFO_SIZE_32,
3826 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003827
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303828 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003829 DSI_FIFO_SIZE_32,
3830 DSI_FIFO_SIZE_32,
3831 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003832
3833 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303834 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3835 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3836 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3837 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003838
Archit Taneja02c39602012-08-10 15:01:33 +05303839 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003840 case 16:
3841 buswidth = 0;
3842 break;
3843 case 18:
3844 buswidth = 1;
3845 break;
3846 case 24:
3847 buswidth = 2;
3848 break;
3849 default:
3850 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003851 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003852 }
3853
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303854 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003855 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3856 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3857 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3858 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3859 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3860 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003861 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3862 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003863 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3864 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3865 /* DCS_CMD_CODE, 1=start, 0=continue */
3866 r = FLD_MOD(r, 0, 25, 25);
3867 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003868
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303869 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003870
Archit Taneja9e7e9372012-08-14 12:29:22 +05303871 dsi_config_vp_num_line_buffers(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303872
Archit Tanejadca2b152012-08-16 18:02:00 +05303873 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja9e7e9372012-08-14 12:29:22 +05303874 dsi_config_vp_sync_events(dsidev);
3875 dsi_config_blanking_modes(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02003876 dsi_config_cmd_mode_interleaving(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303877 }
3878
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303879 dsi_vc_initial_config(dsidev, 0);
3880 dsi_vc_initial_config(dsidev, 1);
3881 dsi_vc_initial_config(dsidev, 2);
3882 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003883
3884 return 0;
3885}
3886
Archit Taneja9e7e9372012-08-14 12:29:22 +05303887static void dsi_proto_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003888{
Tomi Valkeinendb186442011-10-13 16:12:29 +03003889 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003890 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3891 unsigned tclk_pre, tclk_post;
3892 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3893 unsigned ths_trail, ths_exit;
3894 unsigned ddr_clk_pre, ddr_clk_post;
3895 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3896 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03003897 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003898 u32 r;
3899
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303900 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003901 ths_prepare = FLD_GET(r, 31, 24);
3902 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3903 ths_zero = ths_prepare_ths_zero - ths_prepare;
3904 ths_trail = FLD_GET(r, 15, 8);
3905 ths_exit = FLD_GET(r, 7, 0);
3906
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303907 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03003908 tlpx = FLD_GET(r, 20, 16) * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003909 tclk_trail = FLD_GET(r, 15, 8);
3910 tclk_zero = FLD_GET(r, 7, 0);
3911
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303912 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003913 tclk_prepare = FLD_GET(r, 7, 0);
3914
3915 /* min 8*UI */
3916 tclk_pre = 20;
3917 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303918 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003919
Archit Taneja8af6ff02011-09-05 16:48:27 +05303920 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003921
3922 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3923 4);
3924 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3925
3926 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3927 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3928
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303929 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003930 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3931 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303932 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003933
3934 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3935 ddr_clk_pre,
3936 ddr_clk_post);
3937
3938 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3939 DIV_ROUND_UP(ths_prepare, 4) +
3940 DIV_ROUND_UP(ths_zero + 3, 4);
3941
3942 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3943
3944 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3945 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303946 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003947
3948 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3949 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303950
Archit Tanejadca2b152012-08-16 18:02:00 +05303951 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05303952 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303953 int hsa = dsi->vm_timings.hsa;
3954 int hfp = dsi->vm_timings.hfp;
3955 int hbp = dsi->vm_timings.hbp;
3956 int vsa = dsi->vm_timings.vsa;
3957 int vfp = dsi->vm_timings.vfp;
3958 int vbp = dsi->vm_timings.vbp;
3959 int window_sync = dsi->vm_timings.window_sync;
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003960 bool hsync_end;
Archit Tanejae67458a2012-08-13 14:17:30 +05303961 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303962 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303963 int tl, t_he, width_bytes;
3964
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003965 hsync_end = dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303966 t_he = hsync_end ?
3967 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
3968
3969 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3970
3971 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
3972 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
3973 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
3974
3975 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
3976 hfp, hsync_end ? hsa : 0, tl);
3977 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
3978 vsa, timings->y_res);
3979
3980 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3981 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
3982 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
3983 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
3984 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
3985
3986 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
3987 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
3988 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
3989 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
3990 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
3991 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
3992
3993 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
3994 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
3995 r = FLD_MOD(r, tl, 31, 16); /* TL */
3996 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
3997 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003998}
3999
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004000static int dsi_configure_pins(struct omap_dss_device *dssdev,
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004001 const struct omap_dsi_pin_config *pin_cfg)
4002{
4003 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4004 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4005 int num_pins;
4006 const int *pins;
4007 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
4008 int num_lanes;
4009 int i;
4010
4011 static const enum dsi_lane_function functions[] = {
4012 DSI_LANE_CLK,
4013 DSI_LANE_DATA1,
4014 DSI_LANE_DATA2,
4015 DSI_LANE_DATA3,
4016 DSI_LANE_DATA4,
4017 };
4018
4019 num_pins = pin_cfg->num_pins;
4020 pins = pin_cfg->pins;
4021
4022 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
4023 || num_pins % 2 != 0)
4024 return -EINVAL;
4025
4026 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
4027 lanes[i].function = DSI_LANE_UNUSED;
4028
4029 num_lanes = 0;
4030
4031 for (i = 0; i < num_pins; i += 2) {
4032 u8 lane, pol;
4033 int dx, dy;
4034
4035 dx = pins[i];
4036 dy = pins[i + 1];
4037
4038 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
4039 return -EINVAL;
4040
4041 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
4042 return -EINVAL;
4043
4044 if (dx & 1) {
4045 if (dy != dx - 1)
4046 return -EINVAL;
4047 pol = 1;
4048 } else {
4049 if (dy != dx + 1)
4050 return -EINVAL;
4051 pol = 0;
4052 }
4053
4054 lane = dx / 2;
4055
4056 lanes[lane].function = functions[i / 2];
4057 lanes[lane].polarity = pol;
4058 num_lanes++;
4059 }
4060
4061 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
4062 dsi->num_lanes_used = num_lanes;
4063
4064 return 0;
4065}
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004066
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004067static int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304068{
4069 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05304070 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004071 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja02c39602012-08-10 15:01:33 +05304072 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03004073 struct omap_dss_device *out = &dsi->output;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304074 u8 data_type;
4075 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004076 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304077
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004078 if (out == NULL || out->manager == NULL) {
4079 DSSERR("failed to enable display: no output/manager\n");
4080 return -ENODEV;
4081 }
4082
4083 r = dsi_display_init_dispc(dsidev, mgr);
4084 if (r)
4085 goto err_init_dispc;
4086
Archit Tanejadca2b152012-08-16 18:02:00 +05304087 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05304088 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004089 case OMAP_DSS_DSI_FMT_RGB888:
4090 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
4091 break;
4092 case OMAP_DSS_DSI_FMT_RGB666:
4093 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4094 break;
4095 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4096 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4097 break;
4098 case OMAP_DSS_DSI_FMT_RGB565:
4099 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4100 break;
4101 default:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004102 r = -EINVAL;
4103 goto err_pix_fmt;
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07004104 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304105
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004106 dsi_if_enable(dsidev, false);
4107 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304108
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004109 /* MODE, 1 = video mode */
4110 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304111
Archit Tanejae67458a2012-08-13 14:17:30 +05304112 word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304113
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004114 dsi_vc_write_long_header(dsidev, channel, data_type,
4115 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304116
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004117 dsi_vc_enable(dsidev, channel, true);
4118 dsi_if_enable(dsidev, true);
4119 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304120
Archit Tanejaeea83402012-09-04 11:42:36 +05304121 r = dss_mgr_enable(mgr);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004122 if (r)
4123 goto err_mgr_enable;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304124
4125 return 0;
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004126
4127err_mgr_enable:
4128 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
4129 dsi_if_enable(dsidev, false);
4130 dsi_vc_enable(dsidev, channel, false);
4131 }
4132err_pix_fmt:
4133 dsi_display_uninit_dispc(dsidev, mgr);
4134err_init_dispc:
4135 return r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304136}
Archit Taneja8af6ff02011-09-05 16:48:27 +05304137
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004138static void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304139{
4140 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05304141 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004142 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304143
Archit Tanejadca2b152012-08-16 18:02:00 +05304144 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004145 dsi_if_enable(dsidev, false);
4146 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304147
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004148 /* MODE, 0 = command mode */
4149 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304150
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004151 dsi_vc_enable(dsidev, channel, true);
4152 dsi_if_enable(dsidev, true);
4153 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304154
Archit Tanejaeea83402012-09-04 11:42:36 +05304155 dss_mgr_disable(mgr);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004156
4157 dsi_display_uninit_dispc(dsidev, mgr);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304158}
Archit Taneja8af6ff02011-09-05 16:48:27 +05304159
Tomi Valkeinen57612172012-11-27 17:32:36 +02004160static void dsi_update_screen_dispc(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004161{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304162 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004163 struct omap_overlay_manager *mgr = dsi->output.manager;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004164 unsigned bytespp;
4165 unsigned bytespl;
4166 unsigned bytespf;
4167 unsigned total_len;
4168 unsigned packet_payload;
4169 unsigned packet_len;
4170 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004171 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304172 const unsigned channel = dsi->update_channel;
Tomi Valkeinen99322572013-03-05 10:37:02 +02004173 const unsigned line_buf_size = dsi->line_buffer_size;
Archit Taneja55cd63a2012-08-09 15:41:13 +05304174 u16 w = dsi->timings.x_res;
4175 u16 h = dsi->timings.y_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004176
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004177 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004178
Archit Tanejad6049142011-08-22 11:58:08 +05304179 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004180
Archit Taneja02c39602012-08-10 15:01:33 +05304181 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004182 bytespl = w * bytespp;
4183 bytespf = bytespl * h;
4184
4185 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4186 * number of lines in a packet. See errata about VP_CLK_RATIO */
4187
4188 if (bytespf < line_buf_size)
4189 packet_payload = bytespf;
4190 else
4191 packet_payload = (line_buf_size) / bytespl * bytespl;
4192
4193 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4194 total_len = (bytespf / packet_payload) * packet_len;
4195
4196 if (bytespf % packet_payload)
4197 total_len += (bytespf % packet_payload) + 1;
4198
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004199 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304200 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004201
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304202 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304203 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004204
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304205 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004206 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4207 else
4208 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304209 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004210
4211 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4212 * because DSS interrupts are not capable of waking up the CPU and the
4213 * framedone interrupt could be delayed for quite a long time. I think
4214 * the same goes for any DSS interrupts, but for some reason I have not
4215 * seen the problem anywhere else than here.
4216 */
4217 dispc_disable_sidle();
4218
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304219 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004220
Archit Taneja49dbf582011-05-16 15:17:07 +05304221 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4222 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004223 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004224
Archit Tanejaeea83402012-09-04 11:42:36 +05304225 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304226
Archit Tanejaeea83402012-09-04 11:42:36 +05304227 dss_mgr_start_update(mgr);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004228
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304229 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004230 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4231 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304232 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004233
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304234 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004235
4236#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304237 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004238#endif
4239 }
4240}
4241
4242#ifdef DSI_CATCH_MISSING_TE
4243static void dsi_te_timeout(unsigned long arg)
4244{
4245 DSSERR("TE not received for 250ms!\n");
4246}
4247#endif
4248
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304249static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004250{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304251 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4252
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004253 /* SIDLEMODE back to smart-idle */
4254 dispc_enable_sidle();
4255
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304256 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004257 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304258 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004259 }
4260
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304261 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004262
4263 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304264 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004265}
4266
4267static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4268{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304269 struct dsi_data *dsi = container_of(work, struct dsi_data,
4270 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004271 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4272 * 250ms which would conflict with this timeout work. What should be
4273 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004274 * possibly scheduled framedone work. However, cancelling the transfer
4275 * on the HW is buggy, and would probably require resetting the whole
4276 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004277
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004278 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004279
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304280 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004281}
4282
Tomi Valkeinen15502022012-10-10 13:59:07 +03004283static void dsi_framedone_irq_callback(void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004284{
Archit Taneja9e7e9372012-08-14 12:29:22 +05304285 struct platform_device *dsidev = (struct platform_device *) data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304286 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4287
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004288 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4289 * turns itself off. However, DSI still has the pixels in its buffers,
4290 * and is sending the data.
4291 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004292
Tejun Heo136b5722012-08-21 13:18:24 -07004293 cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004294
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304295 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004296}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004297
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004298static int dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004299 void (*callback)(int, void *), void *data)
4300{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304301 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304302 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004303 u16 dw, dh;
4304
4305 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304306
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304307 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004308
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004309 dsi->framedone_callback = callback;
4310 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004311
Archit Tanejae3525742012-08-09 15:23:43 +05304312 dw = dsi->timings.x_res;
4313 dh = dsi->timings.y_res;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004314
Tomi Valkeinen477fed72013-10-02 14:41:24 +03004315#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004316 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304317 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004318#endif
Tomi Valkeinen57612172012-11-27 17:32:36 +02004319 dsi_update_screen_dispc(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004320
4321 return 0;
4322}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004323
4324/* Display funcs */
4325
Tomi Valkeinen57612172012-11-27 17:32:36 +02004326static int dsi_configure_dispc_clocks(struct platform_device *dsidev)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304327{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304328 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4329 struct dispc_clock_info dispc_cinfo;
4330 int r;
Tomi Valkeinen17518182013-03-07 11:21:45 +02004331 unsigned long fck;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304332
4333 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4334
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004335 dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div;
4336 dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304337
4338 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4339 if (r) {
4340 DSSERR("Failed to calc dispc clocks\n");
4341 return r;
4342 }
4343
4344 dsi->mgr_config.clock_info = dispc_cinfo;
4345
4346 return 0;
4347}
4348
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004349static int dsi_display_init_dispc(struct platform_device *dsidev,
4350 struct omap_overlay_manager *mgr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004351{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304352 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304353 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304354
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004355 dss_select_lcd_clk_source(mgr->id, dsi->module_id == 0 ?
4356 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
4357 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004358
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004359 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004360 r = dss_mgr_register_framedone_handler(mgr,
4361 dsi_framedone_irq_callback, dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304362 if (r) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004363 DSSERR("can't register FRAMEDONE handler\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304364 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304365 }
4366
Archit Taneja7d2572f2012-06-29 14:31:07 +05304367 dsi->mgr_config.stallmode = true;
4368 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304369 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304370 dsi->mgr_config.stallmode = false;
4371 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004372 }
4373
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304374 /*
4375 * override interlace, logic level and edge related parameters in
4376 * omap_video_timings with default values
4377 */
Archit Tanejae67458a2012-08-13 14:17:30 +05304378 dsi->timings.interlace = false;
4379 dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4380 dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4381 dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
4382 dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
4383 dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304384
Archit Tanejaeea83402012-09-04 11:42:36 +05304385 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304386
Tomi Valkeinen57612172012-11-27 17:32:36 +02004387 r = dsi_configure_dispc_clocks(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304388 if (r)
4389 goto err1;
4390
4391 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4392 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304393 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304394 dsi->mgr_config.lcden_sig_polarity = 0;
4395
Archit Tanejaeea83402012-09-04 11:42:36 +05304396 dss_mgr_set_lcd_config(mgr, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304397
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004398 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304399err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304400 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen15502022012-10-10 13:59:07 +03004401 dss_mgr_unregister_framedone_handler(mgr,
4402 dsi_framedone_irq_callback, dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304403err:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004404 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304405 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004406}
4407
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004408static void dsi_display_uninit_dispc(struct platform_device *dsidev,
4409 struct omap_overlay_manager *mgr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004410{
Archit Tanejadca2b152012-08-16 18:02:00 +05304411 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4412
Tomi Valkeinen15502022012-10-10 13:59:07 +03004413 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
4414 dss_mgr_unregister_framedone_handler(mgr,
4415 dsi_framedone_irq_callback, dsidev);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004416
4417 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004418}
4419
Tomi Valkeinen57612172012-11-27 17:32:36 +02004420static int dsi_configure_dsi_clocks(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004421{
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004422 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004423 struct dsi_clock_info cinfo;
4424 int r;
4425
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004426 cinfo = dsi->user_dsi_cinfo;
4427
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02004428 r = dsi_calc_clock_rates(dsidev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004429 if (r) {
4430 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004431 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004432 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004433
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304434 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004435 if (r) {
4436 DSSERR("Failed to set dsi clocks\n");
4437 return r;
4438 }
4439
4440 return 0;
4441}
4442
Tomi Valkeinen57612172012-11-27 17:32:36 +02004443static int dsi_display_init_dsi(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004444{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004445 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004446 int r;
4447
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304448 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004449 if (r)
4450 goto err0;
4451
Tomi Valkeinen57612172012-11-27 17:32:36 +02004452 r = dsi_configure_dsi_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004453 if (r)
4454 goto err1;
4455
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004456 dss_select_dsi_clk_source(dsi->module_id, dsi->module_id == 0 ?
4457 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
4458 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004459
4460 DSSDBG("PLL OK\n");
4461
Archit Taneja9e7e9372012-08-14 12:29:22 +05304462 r = dsi_cio_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004463 if (r)
4464 goto err2;
4465
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304466 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004467
Archit Taneja9e7e9372012-08-14 12:29:22 +05304468 dsi_proto_timings(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004469 dsi_set_lp_clk_divisor(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004470
4471 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304472 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004473
Tomi Valkeinen57612172012-11-27 17:32:36 +02004474 r = dsi_proto_config(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004475 if (r)
4476 goto err3;
4477
4478 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304479 dsi_vc_enable(dsidev, 0, 1);
4480 dsi_vc_enable(dsidev, 1, 1);
4481 dsi_vc_enable(dsidev, 2, 1);
4482 dsi_vc_enable(dsidev, 3, 1);
4483 dsi_if_enable(dsidev, 1);
4484 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004485
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004486 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004487err3:
Archit Taneja9e7e9372012-08-14 12:29:22 +05304488 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004489err2:
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004490 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004491err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304492 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004493err0:
4494 return r;
4495}
4496
Tomi Valkeinen57612172012-11-27 17:32:36 +02004497static void dsi_display_uninit_dsi(struct platform_device *dsidev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004498 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004499{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304500 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304501
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304502 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304503 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004504
Ville Syrjäläd7370102010-04-22 22:50:09 +02004505 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304506 dsi_if_enable(dsidev, 0);
4507 dsi_vc_enable(dsidev, 0, 0);
4508 dsi_vc_enable(dsidev, 1, 0);
4509 dsi_vc_enable(dsidev, 2, 0);
4510 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004511
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004512 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja9e7e9372012-08-14 12:29:22 +05304513 dsi_cio_uninit(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304514 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004515}
4516
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004517static int dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004518{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304519 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304520 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004521 int r = 0;
4522
4523 DSSDBG("dsi_display_enable\n");
4524
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304525 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004526
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304527 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004528
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004529 r = dsi_runtime_get(dsidev);
4530 if (r)
4531 goto err_get_dsi;
4532
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304533 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004534
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004535 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004536
Tomi Valkeinen57612172012-11-27 17:32:36 +02004537 r = dsi_display_init_dsi(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004538 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004539 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004540
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304541 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004542
4543 return 0;
4544
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004545err_init_dsi:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304546 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004547 dsi_runtime_put(dsidev);
4548err_get_dsi:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304549 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004550 DSSDBG("dsi_display_enable FAILED\n");
4551 return r;
4552}
4553
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004554static void dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004555 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004556{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304557 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304558 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304559
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004560 DSSDBG("dsi_display_disable\n");
4561
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304562 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004563
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304564 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004565
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004566 dsi_sync_vc(dsidev, 0);
4567 dsi_sync_vc(dsidev, 1);
4568 dsi_sync_vc(dsidev, 2);
4569 dsi_sync_vc(dsidev, 3);
4570
Tomi Valkeinen57612172012-11-27 17:32:36 +02004571 dsi_display_uninit_dsi(dsidev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004572
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004573 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304574 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004575
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304576 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004577}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004578
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004579static int dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004580{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304581 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4582 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4583
4584 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004585 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004586}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004587
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004588#ifdef PRINT_VERBOSE_VM_TIMINGS
4589static void print_dsi_vm(const char *str,
4590 const struct omap_dss_dsi_videomode_timings *t)
4591{
4592 unsigned long byteclk = t->hsclk / 4;
4593 int bl, wc, pps, tot;
4594
4595 wc = DIV_ROUND_UP(t->hact * t->bitspp, 8);
4596 pps = DIV_ROUND_UP(wc + 6, t->ndl); /* pixel packet size */
4597 bl = t->hss + t->hsa + t->hse + t->hbp + t->hfp;
4598 tot = bl + pps;
4599
4600#define TO_DSI_T(x) ((u32)div64_u64((u64)x * 1000000000llu, byteclk))
4601
4602 pr_debug("%s bck %lu, %u/%u/%u/%u/%u/%u = %u+%u = %u, "
4603 "%u/%u/%u/%u/%u/%u = %u + %u = %u\n",
4604 str,
4605 byteclk,
4606 t->hss, t->hsa, t->hse, t->hbp, pps, t->hfp,
4607 bl, pps, tot,
4608 TO_DSI_T(t->hss),
4609 TO_DSI_T(t->hsa),
4610 TO_DSI_T(t->hse),
4611 TO_DSI_T(t->hbp),
4612 TO_DSI_T(pps),
4613 TO_DSI_T(t->hfp),
4614
4615 TO_DSI_T(bl),
4616 TO_DSI_T(pps),
4617
4618 TO_DSI_T(tot));
4619#undef TO_DSI_T
4620}
4621
4622static void print_dispc_vm(const char *str, const struct omap_video_timings *t)
4623{
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004624 unsigned long pck = t->pixelclock;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004625 int hact, bl, tot;
4626
4627 hact = t->x_res;
4628 bl = t->hsw + t->hbp + t->hfp;
4629 tot = hact + bl;
4630
4631#define TO_DISPC_T(x) ((u32)div64_u64((u64)x * 1000000000llu, pck))
4632
4633 pr_debug("%s pck %lu, %u/%u/%u/%u = %u+%u = %u, "
4634 "%u/%u/%u/%u = %u + %u = %u\n",
4635 str,
4636 pck,
4637 t->hsw, t->hbp, hact, t->hfp,
4638 bl, hact, tot,
4639 TO_DISPC_T(t->hsw),
4640 TO_DISPC_T(t->hbp),
4641 TO_DISPC_T(hact),
4642 TO_DISPC_T(t->hfp),
4643 TO_DISPC_T(bl),
4644 TO_DISPC_T(hact),
4645 TO_DISPC_T(tot));
4646#undef TO_DISPC_T
4647}
4648
4649/* note: this is not quite accurate */
4650static void print_dsi_dispc_vm(const char *str,
4651 const struct omap_dss_dsi_videomode_timings *t)
4652{
4653 struct omap_video_timings vm = { 0 };
4654 unsigned long byteclk = t->hsclk / 4;
4655 unsigned long pck;
4656 u64 dsi_tput;
4657 int dsi_hact, dsi_htot;
4658
4659 dsi_tput = (u64)byteclk * t->ndl * 8;
4660 pck = (u32)div64_u64(dsi_tput, t->bitspp);
4661 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(t->hact * t->bitspp, 8) + 6, t->ndl);
4662 dsi_htot = t->hss + t->hsa + t->hse + t->hbp + dsi_hact + t->hfp;
4663
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004664 vm.pixelclock = pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004665 vm.hsw = div64_u64((u64)(t->hsa + t->hse) * pck, byteclk);
4666 vm.hbp = div64_u64((u64)t->hbp * pck, byteclk);
4667 vm.hfp = div64_u64((u64)t->hfp * pck, byteclk);
4668 vm.x_res = t->hact;
4669
4670 print_dispc_vm(str, &vm);
4671}
4672#endif /* PRINT_VERBOSE_VM_TIMINGS */
4673
4674static bool dsi_cm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4675 unsigned long pck, void *data)
4676{
4677 struct dsi_clk_calc_ctx *ctx = data;
4678 struct omap_video_timings *t = &ctx->dispc_vm;
4679
4680 ctx->dispc_cinfo.lck_div = lckd;
4681 ctx->dispc_cinfo.pck_div = pckd;
4682 ctx->dispc_cinfo.lck = lck;
4683 ctx->dispc_cinfo.pck = pck;
4684
4685 *t = *ctx->config->timings;
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004686 t->pixelclock = pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004687 t->x_res = ctx->config->timings->x_res;
4688 t->y_res = ctx->config->timings->y_res;
4689 t->hsw = t->hfp = t->hbp = t->vsw = 1;
4690 t->vfp = t->vbp = 0;
4691
4692 return true;
4693}
4694
4695static bool dsi_cm_calc_hsdiv_cb(int regm_dispc, unsigned long dispc,
4696 void *data)
4697{
4698 struct dsi_clk_calc_ctx *ctx = data;
4699
4700 ctx->dsi_cinfo.regm_dispc = regm_dispc;
4701 ctx->dsi_cinfo.dsi_pll_hsdiv_dispc_clk = dispc;
4702
4703 return dispc_div_calc(dispc, ctx->req_pck_min, ctx->req_pck_max,
4704 dsi_cm_calc_dispc_cb, ctx);
4705}
4706
4707static bool dsi_cm_calc_pll_cb(int regn, int regm, unsigned long fint,
4708 unsigned long pll, void *data)
4709{
4710 struct dsi_clk_calc_ctx *ctx = data;
4711
4712 ctx->dsi_cinfo.regn = regn;
4713 ctx->dsi_cinfo.regm = regm;
4714 ctx->dsi_cinfo.fint = fint;
4715 ctx->dsi_cinfo.clkin4ddr = pll;
4716
4717 return dsi_hsdiv_calc(ctx->dsidev, pll, ctx->req_pck_min,
4718 dsi_cm_calc_hsdiv_cb, ctx);
4719}
4720
4721static bool dsi_cm_calc(struct dsi_data *dsi,
4722 const struct omap_dss_dsi_config *cfg,
4723 struct dsi_clk_calc_ctx *ctx)
4724{
4725 unsigned long clkin;
4726 int bitspp, ndl;
4727 unsigned long pll_min, pll_max;
4728 unsigned long pck, txbyteclk;
4729
4730 clkin = clk_get_rate(dsi->sys_clk);
4731 bitspp = dsi_get_pixel_size(cfg->pixel_format);
4732 ndl = dsi->num_lanes_used - 1;
4733
4734 /*
4735 * Here we should calculate minimum txbyteclk to be able to send the
4736 * frame in time, and also to handle TE. That's not very simple, though,
4737 * especially as we go to LP between each pixel packet due to HW
4738 * "feature". So let's just estimate very roughly and multiply by 1.5.
4739 */
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004740 pck = cfg->timings->pixelclock;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004741 pck = pck * 3 / 2;
4742 txbyteclk = pck * bitspp / 8 / ndl;
4743
4744 memset(ctx, 0, sizeof(*ctx));
4745 ctx->dsidev = dsi->pdev;
4746 ctx->config = cfg;
4747 ctx->req_pck_min = pck;
4748 ctx->req_pck_nom = pck;
4749 ctx->req_pck_max = pck * 3 / 2;
4750 ctx->dsi_cinfo.clkin = clkin;
4751
4752 pll_min = max(cfg->hs_clk_min * 4, txbyteclk * 4 * 4);
4753 pll_max = cfg->hs_clk_max * 4;
4754
4755 return dsi_pll_calc(dsi->pdev, clkin,
4756 pll_min, pll_max,
4757 dsi_cm_calc_pll_cb, ctx);
4758}
4759
4760static bool dsi_vm_calc_blanking(struct dsi_clk_calc_ctx *ctx)
4761{
4762 struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev);
4763 const struct omap_dss_dsi_config *cfg = ctx->config;
4764 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
4765 int ndl = dsi->num_lanes_used - 1;
4766 unsigned long hsclk = ctx->dsi_cinfo.clkin4ddr / 4;
4767 unsigned long byteclk = hsclk / 4;
4768
4769 unsigned long dispc_pck, req_pck_min, req_pck_nom, req_pck_max;
4770 int xres;
4771 int panel_htot, panel_hbl; /* pixels */
4772 int dispc_htot, dispc_hbl; /* pixels */
4773 int dsi_htot, dsi_hact, dsi_hbl, hss, hse; /* byteclks */
4774 int hfp, hsa, hbp;
4775 const struct omap_video_timings *req_vm;
4776 struct omap_video_timings *dispc_vm;
4777 struct omap_dss_dsi_videomode_timings *dsi_vm;
4778 u64 dsi_tput, dispc_tput;
4779
4780 dsi_tput = (u64)byteclk * ndl * 8;
4781
4782 req_vm = cfg->timings;
4783 req_pck_min = ctx->req_pck_min;
4784 req_pck_max = ctx->req_pck_max;
4785 req_pck_nom = ctx->req_pck_nom;
4786
4787 dispc_pck = ctx->dispc_cinfo.pck;
4788 dispc_tput = (u64)dispc_pck * bitspp;
4789
4790 xres = req_vm->x_res;
4791
4792 panel_hbl = req_vm->hfp + req_vm->hbp + req_vm->hsw;
4793 panel_htot = xres + panel_hbl;
4794
4795 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(xres * bitspp, 8) + 6, ndl);
4796
4797 /*
4798 * When there are no line buffers, DISPC and DSI must have the
4799 * same tput. Otherwise DISPC tput needs to be higher than DSI's.
4800 */
4801 if (dsi->line_buffer_size < xres * bitspp / 8) {
4802 if (dispc_tput != dsi_tput)
4803 return false;
4804 } else {
4805 if (dispc_tput < dsi_tput)
4806 return false;
4807 }
4808
4809 /* DSI tput must be over the min requirement */
4810 if (dsi_tput < (u64)bitspp * req_pck_min)
4811 return false;
4812
4813 /* When non-burst mode, DSI tput must be below max requirement. */
4814 if (cfg->trans_mode != OMAP_DSS_DSI_BURST_MODE) {
4815 if (dsi_tput > (u64)bitspp * req_pck_max)
4816 return false;
4817 }
4818
4819 hss = DIV_ROUND_UP(4, ndl);
4820
4821 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
4822 if (ndl == 3 && req_vm->hsw == 0)
4823 hse = 1;
4824 else
4825 hse = DIV_ROUND_UP(4, ndl);
4826 } else {
4827 hse = 0;
4828 }
4829
4830 /* DSI htot to match the panel's nominal pck */
4831 dsi_htot = div64_u64((u64)panel_htot * byteclk, req_pck_nom);
4832
4833 /* fail if there would be no time for blanking */
4834 if (dsi_htot < hss + hse + dsi_hact)
4835 return false;
4836
4837 /* total DSI blanking needed to achieve panel's TL */
4838 dsi_hbl = dsi_htot - dsi_hact;
4839
4840 /* DISPC htot to match the DSI TL */
4841 dispc_htot = div64_u64((u64)dsi_htot * dispc_pck, byteclk);
4842
4843 /* verify that the DSI and DISPC TLs are the same */
4844 if ((u64)dsi_htot * dispc_pck != (u64)dispc_htot * byteclk)
4845 return false;
4846
4847 dispc_hbl = dispc_htot - xres;
4848
4849 /* setup DSI videomode */
4850
4851 dsi_vm = &ctx->dsi_vm;
4852 memset(dsi_vm, 0, sizeof(*dsi_vm));
4853
4854 dsi_vm->hsclk = hsclk;
4855
4856 dsi_vm->ndl = ndl;
4857 dsi_vm->bitspp = bitspp;
4858
4859 if (cfg->trans_mode != OMAP_DSS_DSI_PULSE_MODE) {
4860 hsa = 0;
4861 } else if (ndl == 3 && req_vm->hsw == 0) {
4862 hsa = 0;
4863 } else {
4864 hsa = div64_u64((u64)req_vm->hsw * byteclk, req_pck_nom);
4865 hsa = max(hsa - hse, 1);
4866 }
4867
4868 hbp = div64_u64((u64)req_vm->hbp * byteclk, req_pck_nom);
4869 hbp = max(hbp, 1);
4870
4871 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4872 if (hfp < 1) {
4873 int t;
4874 /* we need to take cycles from hbp */
4875
4876 t = 1 - hfp;
4877 hbp = max(hbp - t, 1);
4878 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4879
4880 if (hfp < 1 && hsa > 0) {
4881 /* we need to take cycles from hsa */
4882 t = 1 - hfp;
4883 hsa = max(hsa - t, 1);
4884 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4885 }
4886 }
4887
4888 if (hfp < 1)
4889 return false;
4890
4891 dsi_vm->hss = hss;
4892 dsi_vm->hsa = hsa;
4893 dsi_vm->hse = hse;
4894 dsi_vm->hbp = hbp;
4895 dsi_vm->hact = xres;
4896 dsi_vm->hfp = hfp;
4897
4898 dsi_vm->vsa = req_vm->vsw;
4899 dsi_vm->vbp = req_vm->vbp;
4900 dsi_vm->vact = req_vm->y_res;
4901 dsi_vm->vfp = req_vm->vfp;
4902
4903 dsi_vm->trans_mode = cfg->trans_mode;
4904
4905 dsi_vm->blanking_mode = 0;
4906 dsi_vm->hsa_blanking_mode = 1;
4907 dsi_vm->hfp_blanking_mode = 1;
4908 dsi_vm->hbp_blanking_mode = 1;
4909
4910 dsi_vm->ddr_clk_always_on = cfg->ddr_clk_always_on;
4911 dsi_vm->window_sync = 4;
4912
4913 /* setup DISPC videomode */
4914
4915 dispc_vm = &ctx->dispc_vm;
4916 *dispc_vm = *req_vm;
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004917 dispc_vm->pixelclock = dispc_pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004918
4919 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
4920 hsa = div64_u64((u64)req_vm->hsw * dispc_pck,
4921 req_pck_nom);
4922 hsa = max(hsa, 1);
4923 } else {
4924 hsa = 1;
4925 }
4926
4927 hbp = div64_u64((u64)req_vm->hbp * dispc_pck, req_pck_nom);
4928 hbp = max(hbp, 1);
4929
4930 hfp = dispc_hbl - hsa - hbp;
4931 if (hfp < 1) {
4932 int t;
4933 /* we need to take cycles from hbp */
4934
4935 t = 1 - hfp;
4936 hbp = max(hbp - t, 1);
4937 hfp = dispc_hbl - hsa - hbp;
4938
4939 if (hfp < 1) {
4940 /* we need to take cycles from hsa */
4941 t = 1 - hfp;
4942 hsa = max(hsa - t, 1);
4943 hfp = dispc_hbl - hsa - hbp;
4944 }
4945 }
4946
4947 if (hfp < 1)
4948 return false;
4949
4950 dispc_vm->hfp = hfp;
4951 dispc_vm->hsw = hsa;
4952 dispc_vm->hbp = hbp;
4953
4954 return true;
4955}
4956
4957
4958static bool dsi_vm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4959 unsigned long pck, void *data)
4960{
4961 struct dsi_clk_calc_ctx *ctx = data;
4962
4963 ctx->dispc_cinfo.lck_div = lckd;
4964 ctx->dispc_cinfo.pck_div = pckd;
4965 ctx->dispc_cinfo.lck = lck;
4966 ctx->dispc_cinfo.pck = pck;
4967
4968 if (dsi_vm_calc_blanking(ctx) == false)
4969 return false;
4970
4971#ifdef PRINT_VERBOSE_VM_TIMINGS
4972 print_dispc_vm("dispc", &ctx->dispc_vm);
4973 print_dsi_vm("dsi ", &ctx->dsi_vm);
4974 print_dispc_vm("req ", ctx->config->timings);
4975 print_dsi_dispc_vm("act ", &ctx->dsi_vm);
4976#endif
4977
4978 return true;
4979}
4980
4981static bool dsi_vm_calc_hsdiv_cb(int regm_dispc, unsigned long dispc,
4982 void *data)
4983{
4984 struct dsi_clk_calc_ctx *ctx = data;
4985 unsigned long pck_max;
4986
4987 ctx->dsi_cinfo.regm_dispc = regm_dispc;
4988 ctx->dsi_cinfo.dsi_pll_hsdiv_dispc_clk = dispc;
4989
4990 /*
4991 * In burst mode we can let the dispc pck be arbitrarily high, but it
4992 * limits our scaling abilities. So for now, don't aim too high.
4993 */
4994
4995 if (ctx->config->trans_mode == OMAP_DSS_DSI_BURST_MODE)
4996 pck_max = ctx->req_pck_max + 10000000;
4997 else
4998 pck_max = ctx->req_pck_max;
4999
5000 return dispc_div_calc(dispc, ctx->req_pck_min, pck_max,
5001 dsi_vm_calc_dispc_cb, ctx);
5002}
5003
5004static bool dsi_vm_calc_pll_cb(int regn, int regm, unsigned long fint,
5005 unsigned long pll, void *data)
5006{
5007 struct dsi_clk_calc_ctx *ctx = data;
5008
5009 ctx->dsi_cinfo.regn = regn;
5010 ctx->dsi_cinfo.regm = regm;
5011 ctx->dsi_cinfo.fint = fint;
5012 ctx->dsi_cinfo.clkin4ddr = pll;
5013
5014 return dsi_hsdiv_calc(ctx->dsidev, pll, ctx->req_pck_min,
5015 dsi_vm_calc_hsdiv_cb, ctx);
5016}
5017
5018static bool dsi_vm_calc(struct dsi_data *dsi,
5019 const struct omap_dss_dsi_config *cfg,
5020 struct dsi_clk_calc_ctx *ctx)
5021{
5022 const struct omap_video_timings *t = cfg->timings;
5023 unsigned long clkin;
5024 unsigned long pll_min;
5025 unsigned long pll_max;
5026 int ndl = dsi->num_lanes_used - 1;
5027 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
5028 unsigned long byteclk_min;
5029
5030 clkin = clk_get_rate(dsi->sys_clk);
5031
5032 memset(ctx, 0, sizeof(*ctx));
5033 ctx->dsidev = dsi->pdev;
5034 ctx->config = cfg;
5035
5036 ctx->dsi_cinfo.clkin = clkin;
5037
5038 /* these limits should come from the panel driver */
Tomi Valkeinend8d789412013-04-10 14:12:14 +03005039 ctx->req_pck_min = t->pixelclock - 1000;
5040 ctx->req_pck_nom = t->pixelclock;
5041 ctx->req_pck_max = t->pixelclock + 1000;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005042
5043 byteclk_min = div64_u64((u64)ctx->req_pck_min * bitspp, ndl * 8);
5044 pll_min = max(cfg->hs_clk_min * 4, byteclk_min * 4 * 4);
5045
5046 if (cfg->trans_mode == OMAP_DSS_DSI_BURST_MODE) {
5047 pll_max = cfg->hs_clk_max * 4;
5048 } else {
5049 unsigned long byteclk_max;
5050 byteclk_max = div64_u64((u64)ctx->req_pck_max * bitspp,
5051 ndl * 8);
5052
5053 pll_max = byteclk_max * 4 * 4;
5054 }
5055
5056 return dsi_pll_calc(dsi->pdev, clkin,
5057 pll_min, pll_max,
5058 dsi_vm_calc_pll_cb, ctx);
5059}
5060
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005061static int dsi_set_config(struct omap_dss_device *dssdev,
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005062 const struct omap_dss_dsi_config *config)
Archit Tanejae67458a2012-08-13 14:17:30 +05305063{
5064 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5065 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005066 struct dsi_clk_calc_ctx ctx;
5067 bool ok;
5068 int r;
Archit Tanejae67458a2012-08-13 14:17:30 +05305069
5070 mutex_lock(&dsi->lock);
5071
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005072 dsi->pix_fmt = config->pixel_format;
5073 dsi->mode = config->mode;
5074
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005075 if (config->mode == OMAP_DSS_DSI_VIDEO_MODE)
5076 ok = dsi_vm_calc(dsi, config, &ctx);
5077 else
5078 ok = dsi_cm_calc(dsi, config, &ctx);
5079
5080 if (!ok) {
5081 DSSERR("failed to find suitable DSI clock settings\n");
5082 r = -EINVAL;
5083 goto err;
5084 }
5085
5086 dsi_pll_calc_dsi_fck(&ctx.dsi_cinfo);
5087
5088 r = dsi_lp_clock_calc(&ctx.dsi_cinfo, config->lp_clk_min,
5089 config->lp_clk_max);
5090 if (r) {
5091 DSSERR("failed to find suitable DSI LP clock settings\n");
5092 goto err;
5093 }
5094
5095 dsi->user_dsi_cinfo = ctx.dsi_cinfo;
5096 dsi->user_dispc_cinfo = ctx.dispc_cinfo;
5097
5098 dsi->timings = ctx.dispc_vm;
5099 dsi->vm_timings = ctx.dsi_vm;
Archit Tanejae67458a2012-08-13 14:17:30 +05305100
5101 mutex_unlock(&dsi->lock);
Archit Tanejae67458a2012-08-13 14:17:30 +05305102
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005103 return 0;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005104err:
5105 mutex_unlock(&dsi->lock);
5106
5107 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005108}
Archit Taneja0b3ffe32012-08-13 22:13:39 +05305109
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005110/*
5111 * Return a hardcoded channel for the DSI output. This should work for
5112 * current use cases, but this can be later expanded to either resolve
5113 * the channel in some more dynamic manner, or get the channel as a user
5114 * parameter.
5115 */
5116static enum omap_channel dsi_get_channel(int module_id)
Archit Tanejae3525742012-08-09 15:23:43 +05305117{
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005118 switch (omapdss_get_version()) {
5119 case OMAPDSS_VER_OMAP24xx:
5120 DSSWARN("DSI not supported\n");
5121 return OMAP_DSS_CHANNEL_LCD;
Archit Tanejae3525742012-08-09 15:23:43 +05305122
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005123 case OMAPDSS_VER_OMAP34xx_ES1:
5124 case OMAPDSS_VER_OMAP34xx_ES3:
5125 case OMAPDSS_VER_OMAP3630:
5126 case OMAPDSS_VER_AM35xx:
5127 return OMAP_DSS_CHANNEL_LCD;
Archit Tanejae3525742012-08-09 15:23:43 +05305128
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005129 case OMAPDSS_VER_OMAP4430_ES1:
5130 case OMAPDSS_VER_OMAP4430_ES2:
5131 case OMAPDSS_VER_OMAP4:
5132 switch (module_id) {
5133 case 0:
5134 return OMAP_DSS_CHANNEL_LCD;
5135 case 1:
5136 return OMAP_DSS_CHANNEL_LCD2;
5137 default:
5138 DSSWARN("unsupported module id\n");
5139 return OMAP_DSS_CHANNEL_LCD;
5140 }
Archit Tanejae3525742012-08-09 15:23:43 +05305141
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005142 case OMAPDSS_VER_OMAP5:
5143 switch (module_id) {
5144 case 0:
5145 return OMAP_DSS_CHANNEL_LCD;
5146 case 1:
5147 return OMAP_DSS_CHANNEL_LCD3;
5148 default:
5149 DSSWARN("unsupported module id\n");
5150 return OMAP_DSS_CHANNEL_LCD;
5151 }
5152
5153 default:
5154 DSSWARN("unsupported DSS version\n");
5155 return OMAP_DSS_CHANNEL_LCD;
5156 }
Archit Taneja02c39602012-08-10 15:01:33 +05305157}
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02005158
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005159static int dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305160{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305161 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5162 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05305163 int i;
5164
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305165 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
5166 if (!dsi->vc[i].dssdev) {
5167 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305168 *channel = i;
5169 return 0;
5170 }
5171 }
5172
5173 DSSERR("cannot get VC for display %s", dssdev->name);
5174 return -ENOSPC;
5175}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305176
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005177static int dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305178{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305179 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5180 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5181
Archit Taneja5ee3c142011-03-02 12:35:53 +05305182 if (vc_id < 0 || vc_id > 3) {
5183 DSSERR("VC ID out of range\n");
5184 return -EINVAL;
5185 }
5186
5187 if (channel < 0 || channel > 3) {
5188 DSSERR("Virtual Channel out of range\n");
5189 return -EINVAL;
5190 }
5191
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305192 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05305193 DSSERR("Virtual Channel not allocated to display %s\n",
5194 dssdev->name);
5195 return -EINVAL;
5196 }
5197
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305198 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305199
5200 return 0;
5201}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305202
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005203static void dsi_release_vc(struct omap_dss_device *dssdev, int channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305204{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305205 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5206 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5207
Archit Taneja5ee3c142011-03-02 12:35:53 +05305208 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305209 dsi->vc[channel].dssdev == dssdev) {
5210 dsi->vc[channel].dssdev = NULL;
5211 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305212 }
5213}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305214
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305215void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005216{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305217 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305218 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305219 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
5220 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005221}
5222
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305223void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005224{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305225 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305226 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305227 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
5228 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005229}
5230
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305231static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05005232{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305233 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5234
5235 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
5236 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
5237 dsi->regm_dispc_max =
5238 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
5239 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
5240 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
5241 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
5242 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05005243}
5244
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005245static int dsi_get_clocks(struct platform_device *dsidev)
5246{
5247 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5248 struct clk *clk;
5249
Sachin Kamat5303b3a2013-04-02 14:33:00 +03005250 clk = devm_clk_get(&dsidev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005251 if (IS_ERR(clk)) {
5252 DSSERR("can't get fck\n");
5253 return PTR_ERR(clk);
5254 }
5255
5256 dsi->dss_clk = clk;
5257
Sachin Kamat5303b3a2013-04-02 14:33:00 +03005258 clk = devm_clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005259 if (IS_ERR(clk)) {
5260 DSSERR("can't get sys_clk\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005261 return PTR_ERR(clk);
5262 }
5263
5264 dsi->sys_clk = clk;
5265
5266 return 0;
5267}
5268
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005269static int dsi_connect(struct omap_dss_device *dssdev,
5270 struct omap_dss_device *dst)
5271{
5272 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5273 struct omap_overlay_manager *mgr;
5274 int r;
5275
5276 r = dsi_regulator_init(dsidev);
5277 if (r)
5278 return r;
5279
5280 mgr = omap_dss_get_overlay_manager(dssdev->dispc_channel);
5281 if (!mgr)
5282 return -ENODEV;
5283
5284 r = dss_mgr_connect(mgr, dssdev);
5285 if (r)
5286 return r;
5287
5288 r = omapdss_output_set_device(dssdev, dst);
5289 if (r) {
5290 DSSERR("failed to connect output to new device: %s\n",
5291 dssdev->name);
5292 dss_mgr_disconnect(mgr, dssdev);
5293 return r;
5294 }
5295
5296 return 0;
5297}
5298
5299static void dsi_disconnect(struct omap_dss_device *dssdev,
5300 struct omap_dss_device *dst)
5301{
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005302 WARN_ON(dst != dssdev->dst);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005303
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005304 if (dst != dssdev->dst)
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005305 return;
5306
5307 omapdss_output_unset_device(dssdev);
5308
5309 if (dssdev->manager)
5310 dss_mgr_disconnect(dssdev->manager, dssdev);
5311}
5312
5313static const struct omapdss_dsi_ops dsi_ops = {
5314 .connect = dsi_connect,
5315 .disconnect = dsi_disconnect,
5316
5317 .bus_lock = dsi_bus_lock,
5318 .bus_unlock = dsi_bus_unlock,
5319
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005320 .enable = dsi_display_enable,
5321 .disable = dsi_display_disable,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005322
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005323 .enable_hs = dsi_vc_enable_hs,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005324
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005325 .configure_pins = dsi_configure_pins,
5326 .set_config = dsi_set_config,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005327
5328 .enable_video_output = dsi_enable_video_output,
5329 .disable_video_output = dsi_disable_video_output,
5330
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005331 .update = dsi_update,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005332
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005333 .enable_te = dsi_enable_te,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005334
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005335 .request_vc = dsi_request_vc,
5336 .set_vc_id = dsi_set_vc_id,
5337 .release_vc = dsi_release_vc,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005338
5339 .dcs_write = dsi_vc_dcs_write,
5340 .dcs_write_nosync = dsi_vc_dcs_write_nosync,
5341 .dcs_read = dsi_vc_dcs_read,
5342
5343 .gen_write = dsi_vc_generic_write,
5344 .gen_write_nosync = dsi_vc_generic_write_nosync,
5345 .gen_read = dsi_vc_generic_read,
5346
5347 .bta_sync = dsi_vc_send_bta_sync,
5348
5349 .set_max_rx_packet_size = dsi_vc_set_max_rx_packet_size,
5350};
5351
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005352static void dsi_init_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305353{
5354 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005355 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305356
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005357 out->dev = &dsidev->dev;
Archit Taneja81b87f52012-09-26 16:30:49 +05305358 out->id = dsi->module_id == 0 ?
5359 OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;
5360
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005361 out->output_type = OMAP_DISPLAY_TYPE_DSI;
Tomi Valkeinen7286a082013-02-18 13:06:01 +02005362 out->name = dsi->module_id == 0 ? "dsi.0" : "dsi.1";
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005363 out->dispc_channel = dsi_get_channel(dsi->module_id);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005364 out->ops.dsi = &dsi_ops;
Tomi Valkeinenb7328e12013-05-03 11:42:18 +03005365 out->owner = THIS_MODULE;
Archit Taneja81b87f52012-09-26 16:30:49 +05305366
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005367 omapdss_register_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305368}
5369
Tomi Valkeinend1890a682013-04-26 13:47:41 +03005370static void dsi_uninit_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305371{
5372 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005373 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305374
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005375 omapdss_unregister_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305376}
5377
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005378static int dsi_probe_of(struct platform_device *pdev)
5379{
5380 struct device_node *node = pdev->dev.of_node;
5381 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5382 struct property *prop;
5383 u32 lane_arr[10];
5384 int len, num_pins;
5385 int r, i;
5386 struct device_node *ep;
5387 struct omap_dsi_pin_config pin_cfg;
5388
5389 ep = omapdss_of_get_first_endpoint(node);
5390 if (!ep)
5391 return 0;
5392
5393 prop = of_find_property(ep, "lanes", &len);
5394 if (prop == NULL) {
5395 dev_err(&pdev->dev, "failed to find lane data\n");
5396 r = -EINVAL;
5397 goto err;
5398 }
5399
5400 num_pins = len / sizeof(u32);
5401
5402 if (num_pins < 4 || num_pins % 2 != 0 ||
5403 num_pins > dsi->num_lanes_supported * 2) {
5404 dev_err(&pdev->dev, "bad number of lanes\n");
5405 r = -EINVAL;
5406 goto err;
5407 }
5408
5409 r = of_property_read_u32_array(ep, "lanes", lane_arr, num_pins);
5410 if (r) {
5411 dev_err(&pdev->dev, "failed to read lane data\n");
5412 goto err;
5413 }
5414
5415 pin_cfg.num_pins = num_pins;
5416 for (i = 0; i < num_pins; ++i)
5417 pin_cfg.pins[i] = (int)lane_arr[i];
5418
5419 r = dsi_configure_pins(&dsi->output, &pin_cfg);
5420 if (r) {
5421 dev_err(&pdev->dev, "failed to configure pins");
5422 goto err;
5423 }
5424
5425 of_node_put(ep);
5426
5427 return 0;
5428
5429err:
5430 of_node_put(ep);
5431 return r;
5432}
5433
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005434/* DSI1 HW IP initialisation */
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005435static int omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005436{
5437 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005438 int r, i;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305439 struct dsi_data *dsi;
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005440 struct resource *dsi_mem;
Tomi Valkeinen68104462013-12-17 13:53:28 +02005441 struct resource *res;
5442 struct resource temp_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005443
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005444 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005445 if (!dsi)
5446 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305447
5448 dsi->pdev = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305449 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305450
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305451 spin_lock_init(&dsi->irq_lock);
5452 spin_lock_init(&dsi->errors_lock);
5453 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005454
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005455#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305456 spin_lock_init(&dsi->irq_stats_lock);
5457 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005458#endif
5459
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305460 mutex_init(&dsi->lock);
5461 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005462
Tejun Heo203b42f2012-08-21 13:18:23 -07005463 INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
5464 dsi_framedone_timeout_work_callback);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305465
5466#ifdef DSI_CATCH_MISSING_TE
5467 init_timer(&dsi->te_timer);
5468 dsi->te_timer.function = dsi_te_timeout;
5469 dsi->te_timer.data = 0;
5470#endif
Tomi Valkeinen68104462013-12-17 13:53:28 +02005471
5472 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "proto");
5473 if (!res) {
5474 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5475 if (!res) {
5476 DSSERR("can't get IORESOURCE_MEM DSI\n");
5477 return -EINVAL;
5478 }
5479
5480 temp_res.start = res->start;
5481 temp_res.end = temp_res.start + DSI_PROTO_SZ - 1;
5482 res = &temp_res;
archit tanejaaffe3602011-02-23 08:41:03 +00005483 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005484
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005485 dsi_mem = res;
5486
Tomi Valkeinen68104462013-12-17 13:53:28 +02005487 dsi->proto_base = devm_ioremap(&dsidev->dev, res->start,
5488 resource_size(res));
5489 if (!dsi->proto_base) {
5490 DSSERR("can't ioremap DSI protocol engine\n");
5491 return -ENOMEM;
5492 }
5493
5494 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "phy");
5495 if (!res) {
5496 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5497 if (!res) {
5498 DSSERR("can't get IORESOURCE_MEM DSI\n");
5499 return -EINVAL;
5500 }
5501
5502 temp_res.start = res->start + DSI_PHY_OFFSET;
5503 temp_res.end = temp_res.start + DSI_PHY_SZ - 1;
5504 res = &temp_res;
5505 }
5506
5507 dsi->phy_base = devm_ioremap(&dsidev->dev, res->start,
5508 resource_size(res));
5509 if (!dsi->proto_base) {
5510 DSSERR("can't ioremap DSI PHY\n");
5511 return -ENOMEM;
5512 }
5513
5514 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "pll");
5515 if (!res) {
5516 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5517 if (!res) {
5518 DSSERR("can't get IORESOURCE_MEM DSI\n");
5519 return -EINVAL;
5520 }
5521
5522 temp_res.start = res->start + DSI_PLL_OFFSET;
5523 temp_res.end = temp_res.start + DSI_PLL_SZ - 1;
5524 res = &temp_res;
5525 }
5526
5527 dsi->pll_base = devm_ioremap(&dsidev->dev, res->start,
5528 resource_size(res));
5529 if (!dsi->proto_base) {
5530 DSSERR("can't ioremap DSI PLL\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005531 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305532 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005533
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305534 dsi->irq = platform_get_irq(dsi->pdev, 0);
5535 if (dsi->irq < 0) {
5536 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005537 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305538 }
archit tanejaaffe3602011-02-23 08:41:03 +00005539
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005540 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5541 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005542 if (r < 0) {
5543 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005544 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005545 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005546
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005547 if (dsidev->dev.of_node) {
5548 const struct of_device_id *match;
5549 const struct dsi_module_id_data *d;
5550
5551 match = of_match_node(dsi_of_match, dsidev->dev.of_node);
5552 if (!match) {
5553 DSSERR("unsupported DSI module\n");
5554 return -ENODEV;
5555 }
5556
5557 d = match->data;
5558
5559 while (d->address != 0 && d->address != dsi_mem->start)
5560 d++;
5561
5562 if (d->address == 0) {
5563 DSSERR("unsupported DSI module\n");
5564 return -ENODEV;
5565 }
5566
5567 dsi->module_id = d->id;
5568 } else {
5569 dsi->module_id = dsidev->id;
5570 }
5571
Archit Taneja5ee3c142011-03-02 12:35:53 +05305572 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305573 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305574 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305575 dsi->vc[i].dssdev = NULL;
5576 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305577 }
5578
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305579 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05005580
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005581 r = dsi_get_clocks(dsidev);
5582 if (r)
5583 return r;
5584
5585 pm_runtime_enable(&dsidev->dev);
5586
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005587 r = dsi_runtime_get(dsidev);
5588 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005589 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005590
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305591 rev = dsi_read_reg(dsidev, DSI_REVISION);
5592 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005593 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5594
Tomi Valkeinend9820852011-10-12 15:05:59 +03005595 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5596 * of data to 3 by default */
5597 if (dss_has_feature(FEAT_DSI_GNQ))
5598 /* NB_DATA_LANES */
5599 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5600 else
5601 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305602
Tomi Valkeinen99322572013-03-05 10:37:02 +02005603 dsi->line_buffer_size = dsi_get_line_buf_size(dsidev);
5604
Archit Taneja81b87f52012-09-26 16:30:49 +05305605 dsi_init_output(dsidev);
5606
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005607 if (dsidev->dev.of_node) {
5608 r = dsi_probe_of(dsidev);
5609 if (r) {
5610 DSSERR("Invalid DSI DT data\n");
5611 goto err_probe_of;
5612 }
5613
5614 r = of_platform_populate(dsidev->dev.of_node, NULL, NULL,
5615 &dsidev->dev);
5616 if (r)
5617 DSSERR("Failed to populate DSI child devices: %d\n", r);
5618 }
5619
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005620 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005621
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005622 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005623 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005624 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005625 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5626
5627#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005628 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005629 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005630 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005631 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5632#endif
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005633
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005634 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005635
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005636err_probe_of:
5637 dsi_uninit_output(dsidev);
5638 dsi_runtime_put(dsidev);
5639
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005640err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005641 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005642 return r;
5643}
5644
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005645static int dsi_unregister_child(struct device *dev, void *data)
5646{
5647 struct platform_device *pdev = to_platform_device(dev);
5648 platform_device_unregister(pdev);
5649 return 0;
5650}
5651
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005652static int __exit omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005653{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305654 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5655
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005656 device_for_each_child(&dsidev->dev, NULL, dsi_unregister_child);
5657
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005658 WARN_ON(dsi->scp_clk_refcount > 0);
5659
Archit Taneja81b87f52012-09-26 16:30:49 +05305660 dsi_uninit_output(dsidev);
5661
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005662 pm_runtime_disable(&dsidev->dev);
5663
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03005664 if (dsi->vdds_dsi_reg != NULL && dsi->vdds_dsi_enabled) {
5665 regulator_disable(dsi->vdds_dsi_reg);
5666 dsi->vdds_dsi_enabled = false;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005667 }
5668
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005669 return 0;
5670}
5671
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005672static int dsi_runtime_suspend(struct device *dev)
5673{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005674 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005675
5676 return 0;
5677}
5678
5679static int dsi_runtime_resume(struct device *dev)
5680{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005681 int r;
5682
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005683 r = dispc_runtime_get();
5684 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005685 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005686
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005687 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005688}
5689
5690static const struct dev_pm_ops dsi_pm_ops = {
5691 .runtime_suspend = dsi_runtime_suspend,
5692 .runtime_resume = dsi_runtime_resume,
5693};
5694
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005695static const struct dsi_module_id_data dsi_of_data_omap3[] = {
5696 { .address = 0x4804fc00, .id = 0, },
5697 { },
5698};
5699
5700static const struct dsi_module_id_data dsi_of_data_omap4[] = {
5701 { .address = 0x58004000, .id = 0, },
5702 { .address = 0x58005000, .id = 1, },
5703 { },
5704};
5705
5706static const struct of_device_id dsi_of_match[] = {
5707 { .compatible = "ti,omap3-dsi", .data = dsi_of_data_omap3, },
5708 { .compatible = "ti,omap4-dsi", .data = dsi_of_data_omap4, },
5709 {},
5710};
5711
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005712static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005713 .probe = omap_dsihw_probe,
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005714 .remove = __exit_p(omap_dsihw_remove),
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005715 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005716 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005717 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005718 .pm = &dsi_pm_ops,
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005719 .of_match_table = dsi_of_match,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005720 },
5721};
5722
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005723int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005724{
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005725 return platform_driver_register(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005726}
5727
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005728void __exit dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005729{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005730 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005731}