blob: d214ec09d40185429591b60893e2409f92936cd3 [file] [log] [blame]
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001/* SuperH Ethernet device driver
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002 *
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03003 * Copyright (C) 2014 Renesas Electronics Corporation
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +00004 * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
Sergei Shtylyovb356e972014-02-18 03:12:43 +03005 * Copyright (C) 2008-2014 Renesas Solutions Corp.
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03006 * Copyright (C) 2013-2017 Cogent Embedded, Inc.
Ben Dooks702eca02014-03-12 17:47:40 +00007 * Copyright (C) 2014 Codethink Limited
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07008 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms and conditions of the GNU General Public License,
11 * version 2, as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 */
21
Yoshihiro Shimoda06540112011-09-29 17:16:57 +000022#include <linux/module.h>
23#include <linux/kernel.h>
24#include <linux/spinlock.h>
David S. Miller823dcd22011-08-20 10:39:12 -070025#include <linux/interrupt.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070026#include <linux/dma-mapping.h>
27#include <linux/etherdevice.h>
28#include <linux/delay.h>
29#include <linux/platform_device.h>
30#include <linux/mdio-bitbang.h>
31#include <linux/netdevice.h>
Sergei Shtylyovb356e972014-02-18 03:12:43 +030032#include <linux/of.h>
33#include <linux/of_device.h>
34#include <linux/of_irq.h>
35#include <linux/of_net.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070036#include <linux/phy.h>
37#include <linux/cache.h>
38#include <linux/io.h>
Magnus Dammbcd51492009-10-09 00:20:04 +000039#include <linux/pm_runtime.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000041#include <linux/ethtool.h>
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +000042#include <linux/if_vlan.h>
Yoshihiro Shimodad4fa0e32011-09-27 21:49:12 +000043#include <linux/sh_eth.h>
Ben Dooks702eca02014-03-12 17:47:40 +000044#include <linux/of_mdio.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070045
46#include "sh_eth.h"
47
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000048#define SH_ETH_DEF_MSG_ENABLE \
49 (NETIF_MSG_LINK | \
50 NETIF_MSG_TIMER | \
51 NETIF_MSG_RX_ERR| \
52 NETIF_MSG_TX_ERR)
53
Sergei Shtylyov2274d372015-12-13 01:44:50 +030054#define SH_ETH_OFFSET_INVALID ((u16)~0)
55
Ben Hutchings33657112015-02-26 20:34:14 +000056#define SH_ETH_OFFSET_DEFAULTS \
57 [0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID
58
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000059static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +000060 SH_ETH_OFFSET_DEFAULTS,
61
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000062 [EDSR] = 0x0000,
63 [EDMR] = 0x0400,
64 [EDTRR] = 0x0408,
65 [EDRRR] = 0x0410,
66 [EESR] = 0x0428,
67 [EESIPR] = 0x0430,
68 [TDLAR] = 0x0010,
69 [TDFAR] = 0x0014,
70 [TDFXR] = 0x0018,
71 [TDFFR] = 0x001c,
72 [RDLAR] = 0x0030,
73 [RDFAR] = 0x0034,
74 [RDFXR] = 0x0038,
75 [RDFFR] = 0x003c,
76 [TRSCER] = 0x0438,
77 [RMFCR] = 0x0440,
78 [TFTR] = 0x0448,
79 [FDR] = 0x0450,
80 [RMCR] = 0x0458,
81 [RPADIR] = 0x0460,
82 [FCFTR] = 0x0468,
83 [CSMR] = 0x04E4,
84
85 [ECMR] = 0x0500,
86 [ECSR] = 0x0510,
87 [ECSIPR] = 0x0518,
88 [PIR] = 0x0520,
89 [PSR] = 0x0528,
90 [PIPR] = 0x052c,
91 [RFLR] = 0x0508,
92 [APR] = 0x0554,
93 [MPR] = 0x0558,
94 [PFTCR] = 0x055c,
95 [PFRCR] = 0x0560,
96 [TPAUSER] = 0x0564,
97 [GECMR] = 0x05b0,
98 [BCULR] = 0x05b4,
99 [MAHR] = 0x05c0,
100 [MALR] = 0x05c8,
101 [TROCR] = 0x0700,
102 [CDCR] = 0x0708,
103 [LCCR] = 0x0710,
104 [CEFCR] = 0x0740,
105 [FRECR] = 0x0748,
106 [TSFRCR] = 0x0750,
107 [TLFRCR] = 0x0758,
108 [RFCR] = 0x0760,
109 [CERCR] = 0x0768,
110 [CEECR] = 0x0770,
111 [MAFCR] = 0x0778,
112 [RMII_MII] = 0x0790,
113
114 [ARSTR] = 0x0000,
115 [TSU_CTRST] = 0x0004,
116 [TSU_FWEN0] = 0x0010,
117 [TSU_FWEN1] = 0x0014,
118 [TSU_FCM] = 0x0018,
119 [TSU_BSYSL0] = 0x0020,
120 [TSU_BSYSL1] = 0x0024,
121 [TSU_PRISL0] = 0x0028,
122 [TSU_PRISL1] = 0x002c,
123 [TSU_FWSL0] = 0x0030,
124 [TSU_FWSL1] = 0x0034,
125 [TSU_FWSLC] = 0x0038,
Sergei Shtylyov4869a142018-02-24 20:28:16 +0300126 [TSU_QTAGM0] = 0x0040,
127 [TSU_QTAGM1] = 0x0044,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000128 [TSU_FWSR] = 0x0050,
129 [TSU_FWINMK] = 0x0054,
130 [TSU_ADQT0] = 0x0048,
131 [TSU_ADQT1] = 0x004c,
132 [TSU_VTAG0] = 0x0058,
133 [TSU_VTAG1] = 0x005c,
134 [TSU_ADSBSY] = 0x0060,
135 [TSU_TEN] = 0x0064,
136 [TSU_POST1] = 0x0070,
137 [TSU_POST2] = 0x0074,
138 [TSU_POST3] = 0x0078,
139 [TSU_POST4] = 0x007c,
140 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000141
142 [TXNLCR0] = 0x0080,
143 [TXALCR0] = 0x0084,
144 [RXNLCR0] = 0x0088,
145 [RXALCR0] = 0x008c,
146 [FWNLCR0] = 0x0090,
147 [FWALCR0] = 0x0094,
148 [TXNLCR1] = 0x00a0,
Sergei Shtylyov50f3d742018-01-07 00:26:47 +0300149 [TXALCR1] = 0x00a4,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000150 [RXNLCR1] = 0x00a8,
151 [RXALCR1] = 0x00ac,
152 [FWNLCR1] = 0x00b0,
153 [FWALCR1] = 0x00b4,
154};
155
Simon Hormandb893472014-01-17 09:22:28 +0900156static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000157 SH_ETH_OFFSET_DEFAULTS,
158
Simon Hormandb893472014-01-17 09:22:28 +0900159 [EDSR] = 0x0000,
160 [EDMR] = 0x0400,
161 [EDTRR] = 0x0408,
162 [EDRRR] = 0x0410,
163 [EESR] = 0x0428,
164 [EESIPR] = 0x0430,
165 [TDLAR] = 0x0010,
166 [TDFAR] = 0x0014,
167 [TDFXR] = 0x0018,
168 [TDFFR] = 0x001c,
169 [RDLAR] = 0x0030,
170 [RDFAR] = 0x0034,
171 [RDFXR] = 0x0038,
172 [RDFFR] = 0x003c,
173 [TRSCER] = 0x0438,
174 [RMFCR] = 0x0440,
175 [TFTR] = 0x0448,
176 [FDR] = 0x0450,
177 [RMCR] = 0x0458,
178 [RPADIR] = 0x0460,
179 [FCFTR] = 0x0468,
180 [CSMR] = 0x04E4,
181
182 [ECMR] = 0x0500,
183 [RFLR] = 0x0508,
184 [ECSR] = 0x0510,
185 [ECSIPR] = 0x0518,
186 [PIR] = 0x0520,
187 [APR] = 0x0554,
188 [MPR] = 0x0558,
189 [PFTCR] = 0x055c,
190 [PFRCR] = 0x0560,
191 [TPAUSER] = 0x0564,
192 [MAHR] = 0x05c0,
193 [MALR] = 0x05c8,
194 [CEFCR] = 0x0740,
195 [FRECR] = 0x0748,
196 [TSFRCR] = 0x0750,
197 [TLFRCR] = 0x0758,
198 [RFCR] = 0x0760,
199 [MAFCR] = 0x0778,
200
201 [ARSTR] = 0x0000,
202 [TSU_CTRST] = 0x0004,
Chris Brandte1487882016-09-07 14:57:09 -0400203 [TSU_FWSLC] = 0x0038,
Simon Hormandb893472014-01-17 09:22:28 +0900204 [TSU_VTAG0] = 0x0058,
205 [TSU_ADSBSY] = 0x0060,
206 [TSU_TEN] = 0x0064,
Chris Brandte1487882016-09-07 14:57:09 -0400207 [TSU_POST1] = 0x0070,
208 [TSU_POST2] = 0x0074,
209 [TSU_POST3] = 0x0078,
210 [TSU_POST4] = 0x007c,
Simon Hormandb893472014-01-17 09:22:28 +0900211 [TSU_ADRH0] = 0x0100,
Simon Hormandb893472014-01-17 09:22:28 +0900212
213 [TXNLCR0] = 0x0080,
214 [TXALCR0] = 0x0084,
215 [RXNLCR0] = 0x0088,
216 [RXALCR0] = 0x008C,
217};
218
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000219static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000220 SH_ETH_OFFSET_DEFAULTS,
221
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000222 [ECMR] = 0x0300,
223 [RFLR] = 0x0308,
224 [ECSR] = 0x0310,
225 [ECSIPR] = 0x0318,
226 [PIR] = 0x0320,
227 [PSR] = 0x0328,
228 [RDMLR] = 0x0340,
229 [IPGR] = 0x0350,
230 [APR] = 0x0354,
231 [MPR] = 0x0358,
232 [RFCF] = 0x0360,
233 [TPAUSER] = 0x0364,
234 [TPAUSECR] = 0x0368,
235 [MAHR] = 0x03c0,
236 [MALR] = 0x03c8,
237 [TROCR] = 0x03d0,
238 [CDCR] = 0x03d4,
239 [LCCR] = 0x03d8,
240 [CNDCR] = 0x03dc,
241 [CEFCR] = 0x03e4,
242 [FRECR] = 0x03e8,
243 [TSFRCR] = 0x03ec,
244 [TLFRCR] = 0x03f0,
245 [RFCR] = 0x03f4,
246 [MAFCR] = 0x03f8,
247
248 [EDMR] = 0x0200,
249 [EDTRR] = 0x0208,
250 [EDRRR] = 0x0210,
251 [TDLAR] = 0x0218,
252 [RDLAR] = 0x0220,
253 [EESR] = 0x0228,
254 [EESIPR] = 0x0230,
255 [TRSCER] = 0x0238,
256 [RMFCR] = 0x0240,
257 [TFTR] = 0x0248,
258 [FDR] = 0x0250,
259 [RMCR] = 0x0258,
260 [TFUCR] = 0x0264,
261 [RFOCR] = 0x0268,
Simon Horman55754f12013-07-23 10:18:04 +0900262 [RMIIMODE] = 0x026c,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000263 [FCFTR] = 0x0270,
264 [TRIMD] = 0x027c,
265};
266
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000267static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000268 SH_ETH_OFFSET_DEFAULTS,
269
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000270 [ECMR] = 0x0100,
271 [RFLR] = 0x0108,
272 [ECSR] = 0x0110,
273 [ECSIPR] = 0x0118,
274 [PIR] = 0x0120,
275 [PSR] = 0x0128,
276 [RDMLR] = 0x0140,
277 [IPGR] = 0x0150,
278 [APR] = 0x0154,
279 [MPR] = 0x0158,
280 [TPAUSER] = 0x0164,
281 [RFCF] = 0x0160,
282 [TPAUSECR] = 0x0168,
283 [BCFRR] = 0x016c,
284 [MAHR] = 0x01c0,
285 [MALR] = 0x01c8,
286 [TROCR] = 0x01d0,
287 [CDCR] = 0x01d4,
288 [LCCR] = 0x01d8,
289 [CNDCR] = 0x01dc,
290 [CEFCR] = 0x01e4,
291 [FRECR] = 0x01e8,
292 [TSFRCR] = 0x01ec,
293 [TLFRCR] = 0x01f0,
294 [RFCR] = 0x01f4,
295 [MAFCR] = 0x01f8,
296 [RTRATE] = 0x01fc,
297
298 [EDMR] = 0x0000,
299 [EDTRR] = 0x0008,
300 [EDRRR] = 0x0010,
301 [TDLAR] = 0x0018,
302 [RDLAR] = 0x0020,
303 [EESR] = 0x0028,
304 [EESIPR] = 0x0030,
305 [TRSCER] = 0x0038,
306 [RMFCR] = 0x0040,
307 [TFTR] = 0x0048,
308 [FDR] = 0x0050,
309 [RMCR] = 0x0058,
310 [TFUCR] = 0x0064,
311 [RFOCR] = 0x0068,
312 [FCFTR] = 0x0070,
313 [RPADIR] = 0x0078,
314 [TRIMD] = 0x007c,
315 [RBWAR] = 0x00c8,
316 [RDFAR] = 0x00cc,
317 [TBRAR] = 0x00d4,
318 [TDFAR] = 0x00d8,
319};
320
321static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000322 SH_ETH_OFFSET_DEFAULTS,
323
Sergei Shtylyovd8b04262014-06-03 23:42:26 +0400324 [EDMR] = 0x0000,
325 [EDTRR] = 0x0004,
326 [EDRRR] = 0x0008,
327 [TDLAR] = 0x000c,
328 [RDLAR] = 0x0010,
329 [EESR] = 0x0014,
330 [EESIPR] = 0x0018,
331 [TRSCER] = 0x001c,
332 [RMFCR] = 0x0020,
333 [TFTR] = 0x0024,
334 [FDR] = 0x0028,
335 [RMCR] = 0x002c,
336 [EDOCR] = 0x0030,
337 [FCFTR] = 0x0034,
338 [RPADIR] = 0x0038,
339 [TRIMD] = 0x003c,
340 [RBWAR] = 0x0040,
341 [RDFAR] = 0x0044,
342 [TBRAR] = 0x004c,
343 [TDFAR] = 0x0050,
344
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000345 [ECMR] = 0x0160,
346 [ECSR] = 0x0164,
347 [ECSIPR] = 0x0168,
348 [PIR] = 0x016c,
349 [MAHR] = 0x0170,
350 [MALR] = 0x0174,
351 [RFLR] = 0x0178,
352 [PSR] = 0x017c,
353 [TROCR] = 0x0180,
354 [CDCR] = 0x0184,
355 [LCCR] = 0x0188,
356 [CNDCR] = 0x018c,
357 [CEFCR] = 0x0194,
358 [FRECR] = 0x0198,
359 [TSFRCR] = 0x019c,
360 [TLFRCR] = 0x01a0,
361 [RFCR] = 0x01a4,
362 [MAFCR] = 0x01a8,
363 [IPGR] = 0x01b4,
364 [APR] = 0x01b8,
365 [MPR] = 0x01bc,
366 [TPAUSER] = 0x01c4,
367 [BCFR] = 0x01cc,
368
369 [ARSTR] = 0x0000,
370 [TSU_CTRST] = 0x0004,
371 [TSU_FWEN0] = 0x0010,
372 [TSU_FWEN1] = 0x0014,
373 [TSU_FCM] = 0x0018,
374 [TSU_BSYSL0] = 0x0020,
375 [TSU_BSYSL1] = 0x0024,
376 [TSU_PRISL0] = 0x0028,
377 [TSU_PRISL1] = 0x002c,
378 [TSU_FWSL0] = 0x0030,
379 [TSU_FWSL1] = 0x0034,
380 [TSU_FWSLC] = 0x0038,
381 [TSU_QTAGM0] = 0x0040,
382 [TSU_QTAGM1] = 0x0044,
383 [TSU_ADQT0] = 0x0048,
384 [TSU_ADQT1] = 0x004c,
385 [TSU_FWSR] = 0x0050,
386 [TSU_FWINMK] = 0x0054,
387 [TSU_ADSBSY] = 0x0060,
388 [TSU_TEN] = 0x0064,
389 [TSU_POST1] = 0x0070,
390 [TSU_POST2] = 0x0074,
391 [TSU_POST3] = 0x0078,
392 [TSU_POST4] = 0x007c,
393
394 [TXNLCR0] = 0x0080,
395 [TXALCR0] = 0x0084,
396 [RXNLCR0] = 0x0088,
397 [RXALCR0] = 0x008c,
398 [FWNLCR0] = 0x0090,
399 [FWALCR0] = 0x0094,
400 [TXNLCR1] = 0x00a0,
Sergei Shtylyov50f3d742018-01-07 00:26:47 +0300401 [TXALCR1] = 0x00a4,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000402 [RXNLCR1] = 0x00a8,
403 [RXALCR1] = 0x00ac,
404 [FWNLCR1] = 0x00b0,
405 [FWALCR1] = 0x00b4,
406
407 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000408};
409
Ben Hutchings740c7f32015-01-27 00:49:32 +0000410static void sh_eth_rcv_snd_disable(struct net_device *ndev);
411static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
412
Sergei Shtylyov2274d372015-12-13 01:44:50 +0300413static void sh_eth_write(struct net_device *ndev, u32 data, int enum_index)
414{
415 struct sh_eth_private *mdp = netdev_priv(ndev);
416 u16 offset = mdp->reg_offset[enum_index];
417
418 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
419 return;
420
421 iowrite32(data, mdp->addr + offset);
422}
423
424static u32 sh_eth_read(struct net_device *ndev, int enum_index)
425{
426 struct sh_eth_private *mdp = netdev_priv(ndev);
427 u16 offset = mdp->reg_offset[enum_index];
428
429 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
430 return ~0U;
431
432 return ioread32(mdp->addr + offset);
433}
434
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300435static void sh_eth_modify(struct net_device *ndev, int enum_index, u32 clear,
436 u32 set)
437{
438 sh_eth_write(ndev, (sh_eth_read(ndev, enum_index) & ~clear) | set,
439 enum_index);
440}
441
Sergei Shtylyov55ea8742018-02-27 14:58:16 +0300442static void sh_eth_tsu_write(struct sh_eth_private *mdp, u32 data,
443 int enum_index)
444{
Sergei Shtylyov627a0d22018-05-02 22:55:52 +0300445 u16 offset = mdp->reg_offset[enum_index];
446
447 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
448 return;
449
450 iowrite32(data, mdp->tsu_addr + offset);
Sergei Shtylyov55ea8742018-02-27 14:58:16 +0300451}
452
453static u32 sh_eth_tsu_read(struct sh_eth_private *mdp, int enum_index)
454{
Sergei Shtylyov627a0d22018-05-02 22:55:52 +0300455 u16 offset = mdp->reg_offset[enum_index];
456
457 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
458 return ~0U;
459
460 return ioread32(mdp->tsu_addr + offset);
Sergei Shtylyov55ea8742018-02-27 14:58:16 +0300461}
462
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400463static void sh_eth_select_mii(struct net_device *ndev)
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000464{
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000465 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +0300466 u32 value;
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000467
468 switch (mdp->phy_interface) {
Sergei Shtylyov230c1842018-05-18 21:30:18 +0300469 case PHY_INTERFACE_MODE_RGMII ... PHY_INTERFACE_MODE_RGMII_TXID:
470 value = 0x3;
471 break;
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000472 case PHY_INTERFACE_MODE_GMII:
473 value = 0x2;
474 break;
475 case PHY_INTERFACE_MODE_MII:
476 value = 0x1;
477 break;
478 case PHY_INTERFACE_MODE_RMII:
479 value = 0x0;
480 break;
481 default:
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +0300482 netdev_warn(ndev,
483 "PHY interface mode was not setup. Set to MII.\n");
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000484 value = 0x1;
485 break;
486 }
487
488 sh_eth_write(ndev, value, RMII_MII);
489}
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000490
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400491static void sh_eth_set_duplex(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000492{
493 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000494
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300495 sh_eth_modify(ndev, ECMR, ECMR_DM, mdp->duplex ? ECMR_DM : 0);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000496}
497
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100498static void sh_eth_chip_reset(struct net_device *ndev)
499{
500 struct sh_eth_private *mdp = netdev_priv(ndev);
501
502 /* reset device */
Sergei Shtylyovec65cfc2016-04-24 23:46:15 +0300503 sh_eth_tsu_write(mdp, ARSTR_ARST, ARSTR);
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100504 mdelay(1);
505}
506
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300507static int sh_eth_soft_reset(struct net_device *ndev)
508{
509 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, EDMR_SRST_ETHER);
510 mdelay(3);
511 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, 0);
512
513 return 0;
514}
515
516static int sh_eth_check_soft_reset(struct net_device *ndev)
517{
518 int cnt;
519
520 for (cnt = 100; cnt > 0; cnt--) {
521 if (!(sh_eth_read(ndev, EDMR) & EDMR_SRST_GETHER))
522 return 0;
523 mdelay(1);
524 }
525
526 netdev_err(ndev, "Device reset failed\n");
527 return -ETIMEDOUT;
528}
529
530static int sh_eth_soft_reset_gether(struct net_device *ndev)
531{
532 struct sh_eth_private *mdp = netdev_priv(ndev);
533 int ret;
534
535 sh_eth_write(ndev, EDSR_ENALL, EDSR);
536 sh_eth_modify(ndev, EDMR, EDMR_SRST_GETHER, EDMR_SRST_GETHER);
537
538 ret = sh_eth_check_soft_reset(ndev);
539 if (ret)
540 return ret;
541
542 /* Table Init */
543 sh_eth_write(ndev, 0, TDLAR);
544 sh_eth_write(ndev, 0, TDFAR);
545 sh_eth_write(ndev, 0, TDFXR);
546 sh_eth_write(ndev, 0, TDFFR);
547 sh_eth_write(ndev, 0, RDLAR);
548 sh_eth_write(ndev, 0, RDFAR);
549 sh_eth_write(ndev, 0, RDFXR);
550 sh_eth_write(ndev, 0, RDFFR);
551
552 /* Reset HW CRC register */
553 if (mdp->cd->hw_checksum)
554 sh_eth_write(ndev, 0, CSMR);
555
556 /* Select MII mode */
557 if (mdp->cd->select_mii)
558 sh_eth_select_mii(ndev);
559
560 return ret;
561}
562
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100563static void sh_eth_set_rate_gether(struct net_device *ndev)
564{
565 struct sh_eth_private *mdp = netdev_priv(ndev);
566
567 switch (mdp->speed) {
568 case 10: /* 10BASE */
569 sh_eth_write(ndev, GECMR_10, GECMR);
570 break;
571 case 100:/* 100BASE */
572 sh_eth_write(ndev, GECMR_100, GECMR);
573 break;
574 case 1000: /* 1000BASE */
575 sh_eth_write(ndev, GECMR_1000, GECMR);
576 break;
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100577 }
578}
579
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100580#ifdef CONFIG_OF
581/* R7S72100 */
582static struct sh_eth_cpu_data r7s72100_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300583 .soft_reset = sh_eth_soft_reset_gether,
584
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100585 .chip_reset = sh_eth_chip_reset,
586 .set_duplex = sh_eth_set_duplex,
587
588 .register_type = SH_ETH_REG_FAST_RZ,
589
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300590 .edtrr_trns = EDTRR_TRNS_GETHER,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100591 .ecsr_value = ECSR_ICD,
592 .ecsipr_value = ECSIPR_ICDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300593 .eesipr_value = EESIPR_TWB1IP | EESIPR_TWBIP | EESIPR_TC1IP |
594 EESIPR_TABTIP | EESIPR_RABTIP | EESIPR_RFCOFIP |
595 EESIPR_ECIIP |
596 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
597 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
598 EESIPR_RMAFIP | EESIPR_RRFIP |
599 EESIPR_RTLFIP | EESIPR_RTSFIP |
600 EESIPR_PREIP | EESIPR_CERFIP,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100601
602 .tx_check = EESR_TC1 | EESR_FTC,
603 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
604 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300605 EESR_TDE,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100606 .fdr_value = 0x0000070f,
607
608 .no_psr = 1,
609 .apr = 1,
610 .mpr = 1,
611 .tpauser = 1,
612 .hw_swap = 1,
613 .rpadir = 1,
614 .rpadir_value = 2 << 16,
615 .no_trimd = 1,
616 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +0300617 .xdfar_rw = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300618 .hw_checksum = 1,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100619 .tsu = 1,
Sergei Shtylyovce9134d2018-03-24 23:11:19 +0300620 .no_tx_cntrs = 1,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100621};
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100622
623static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
624{
Sergei Shtylyovc66b2582016-05-07 14:09:01 -0700625 sh_eth_chip_reset(ndev);
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100626
627 sh_eth_select_mii(ndev);
628}
629
630/* R8A7740 */
631static struct sh_eth_cpu_data r8a7740_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300632 .soft_reset = sh_eth_soft_reset_gether,
633
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100634 .chip_reset = sh_eth_chip_reset_r8a7740,
635 .set_duplex = sh_eth_set_duplex,
636 .set_rate = sh_eth_set_rate_gether,
637
638 .register_type = SH_ETH_REG_GIGABIT,
639
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300640 .edtrr_trns = EDTRR_TRNS_GETHER,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100641 .ecsr_value = ECSR_ICD | ECSR_MPD,
642 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300643 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
644 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
645 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
646 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
647 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
648 EESIPR_CEEFIP | EESIPR_CELFIP |
649 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
650 EESIPR_PREIP | EESIPR_CERFIP,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100651
652 .tx_check = EESR_TC1 | EESR_FTC,
653 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
654 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300655 EESR_TDE,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100656 .fdr_value = 0x0000070f,
657
658 .apr = 1,
659 .mpr = 1,
660 .tpauser = 1,
661 .bculr = 1,
662 .hw_swap = 1,
663 .rpadir = 1,
664 .rpadir_value = 2 << 16,
665 .no_trimd = 1,
666 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +0300667 .xdfar_rw = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300668 .hw_checksum = 1,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100669 .tsu = 1,
670 .select_mii = 1,
Niklas Söderlund33017e22017-01-09 16:34:07 +0100671 .magic = 1,
Sergei Shtylyov4c1d4582018-03-24 23:12:54 +0300672 .cexcr = 1,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100673};
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100674
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000675/* There is CPU dependent code */
Simon Horman6c4b2f72017-10-18 09:21:27 +0200676static void sh_eth_set_rate_rcar(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000677{
678 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000679
680 switch (mdp->speed) {
681 case 10: /* 10BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300682 sh_eth_modify(ndev, ECMR, ECMR_ELB, 0);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000683 break;
684 case 100:/* 100BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300685 sh_eth_modify(ndev, ECMR, ECMR_ELB, ECMR_ELB);
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000686 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000687 }
688}
689
Simon Horman6c4b2f72017-10-18 09:21:27 +0200690/* R-Car Gen1 */
691static struct sh_eth_cpu_data rcar_gen1_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300692 .soft_reset = sh_eth_soft_reset,
693
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000694 .set_duplex = sh_eth_set_duplex,
Simon Horman6c4b2f72017-10-18 09:21:27 +0200695 .set_rate = sh_eth_set_rate_rcar,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000696
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400697 .register_type = SH_ETH_REG_FAST_RCAR,
698
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300699 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000700 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
701 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300702 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
703 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
704 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
705 EESIPR_RMAFIP | EESIPR_RRFIP |
706 EESIPR_RTLFIP | EESIPR_RTSFIP |
707 EESIPR_PREIP | EESIPR_CERFIP,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000708
709 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400710 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300711 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900712 .fdr_value = 0x00000f0f,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000713
714 .apr = 1,
715 .mpr = 1,
716 .tpauser = 1,
717 .hw_swap = 1,
Sergei Shtylyov6e80e552018-04-01 00:22:08 +0300718 .no_xdfar = 1,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000719};
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000720
Simon Horman6c4b2f72017-10-18 09:21:27 +0200721/* R-Car Gen2 and RZ/G1 */
722static struct sh_eth_cpu_data rcar_gen2_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300723 .soft_reset = sh_eth_soft_reset,
724
Simon Hormane18dbf72013-07-23 10:18:05 +0900725 .set_duplex = sh_eth_set_duplex,
Simon Horman6c4b2f72017-10-18 09:21:27 +0200726 .set_rate = sh_eth_set_rate_rcar,
Simon Hormane18dbf72013-07-23 10:18:05 +0900727
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400728 .register_type = SH_ETH_REG_FAST_RCAR,
729
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300730 .edtrr_trns = EDTRR_TRNS_ETHER,
Niklas Söderlunde410d862017-01-09 16:34:06 +0100731 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD | ECSR_MPD,
732 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP |
733 ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300734 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
735 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
736 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
737 EESIPR_RMAFIP | EESIPR_RRFIP |
738 EESIPR_RTLFIP | EESIPR_RTSFIP |
739 EESIPR_PREIP | EESIPR_CERFIP,
Simon Hormane18dbf72013-07-23 10:18:05 +0900740
741 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Laurent Pinchartba361cb2013-07-31 16:42:11 +0900742 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300743 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900744 .fdr_value = 0x00000f0f,
Simon Hormane18dbf72013-07-23 10:18:05 +0900745
Geert Uytterhoeven01fbd3f2015-01-15 11:52:19 +0100746 .trscer_err_mask = DESC_I_RINT8,
747
Simon Hormane18dbf72013-07-23 10:18:05 +0900748 .apr = 1,
749 .mpr = 1,
750 .tpauser = 1,
751 .hw_swap = 1,
Sergei Shtylyov6e80e552018-04-01 00:22:08 +0300752 .no_xdfar = 1,
Simon Hormane18dbf72013-07-23 10:18:05 +0900753 .rmiimode = 1,
Niklas Söderlunde410d862017-01-09 16:34:06 +0100754 .magic = 1,
Simon Hormane18dbf72013-07-23 10:18:05 +0900755};
Geert Uytterhoevenc74a2242015-11-24 15:40:58 +0100756#endif /* CONFIG_OF */
Simon Hormane18dbf72013-07-23 10:18:05 +0900757
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000758static void sh_eth_set_rate_sh7724(struct net_device *ndev)
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000759{
760 struct sh_eth_private *mdp = netdev_priv(ndev);
761
762 switch (mdp->speed) {
763 case 10: /* 10BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300764 sh_eth_modify(ndev, ECMR, ECMR_RTM, 0);
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000765 break;
766 case 100:/* 100BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300767 sh_eth_modify(ndev, ECMR, ECMR_RTM, ECMR_RTM);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000768 break;
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000769 }
770}
771
772/* SH7724 */
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000773static struct sh_eth_cpu_data sh7724_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300774 .soft_reset = sh_eth_soft_reset,
775
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000776 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000777 .set_rate = sh_eth_set_rate_sh7724,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000778
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400779 .register_type = SH_ETH_REG_FAST_SH4,
780
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300781 .edtrr_trns = EDTRR_TRNS_ETHER,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000782 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
783 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300784 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
785 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
786 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
787 EESIPR_RMAFIP | EESIPR_RRFIP |
788 EESIPR_RTLFIP | EESIPR_RTSFIP |
789 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000790
791 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400792 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300793 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000794
795 .apr = 1,
796 .mpr = 1,
797 .tpauser = 1,
798 .hw_swap = 1,
Magnus Damm503914c2009-12-15 21:16:55 -0800799 .rpadir = 1,
800 .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000801};
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000802
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000803static void sh_eth_set_rate_sh7757(struct net_device *ndev)
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000804{
805 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000806
807 switch (mdp->speed) {
808 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000809 sh_eth_write(ndev, 0, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000810 break;
811 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000812 sh_eth_write(ndev, 1, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000813 break;
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000814 }
815}
816
817/* SH7757 */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000818static struct sh_eth_cpu_data sh7757_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300819 .soft_reset = sh_eth_soft_reset,
820
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000821 .set_duplex = sh_eth_set_duplex,
822 .set_rate = sh_eth_set_rate_sh7757,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000823
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400824 .register_type = SH_ETH_REG_FAST_SH4,
825
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300826 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300827 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
828 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
829 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
830 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
831 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
832 EESIPR_CEEFIP | EESIPR_CELFIP |
833 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
834 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000835
836 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400837 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300838 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000839
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000840 .irq_flags = IRQF_SHARED,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000841 .apr = 1,
842 .mpr = 1,
843 .tpauser = 1,
844 .hw_swap = 1,
845 .no_ade = 1,
Yoshihiro Shimoda2e98e792011-07-05 20:33:57 +0000846 .rpadir = 1,
847 .rpadir_value = 2 << 16,
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +0000848 .rtrate = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +0300849 .dual_port = 1,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000850};
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000851
David S. Millere403d292013-06-07 23:40:41 -0700852#define SH_GIGA_ETH_BASE 0xfee00000UL
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000853#define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
854#define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
855static void sh_eth_chip_reset_giga(struct net_device *ndev)
856{
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +0100857 u32 mahr[2], malr[2];
Sergei Shtylyov79270922016-05-08 00:08:05 +0300858 int i;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000859
860 /* save MAHR and MALR */
861 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000862 malr[i] = ioread32((void *)GIGA_MALR(i));
863 mahr[i] = ioread32((void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000864 }
865
Sergei Shtylyovc66b2582016-05-07 14:09:01 -0700866 sh_eth_chip_reset(ndev);
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000867
868 /* restore MAHR and MALR */
869 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000870 iowrite32(malr[i], (void *)GIGA_MALR(i));
871 iowrite32(mahr[i], (void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000872 }
873}
874
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000875static void sh_eth_set_rate_giga(struct net_device *ndev)
876{
877 struct sh_eth_private *mdp = netdev_priv(ndev);
878
879 switch (mdp->speed) {
880 case 10: /* 10BASE */
881 sh_eth_write(ndev, 0x00000000, GECMR);
882 break;
883 case 100:/* 100BASE */
884 sh_eth_write(ndev, 0x00000010, GECMR);
885 break;
886 case 1000: /* 1000BASE */
887 sh_eth_write(ndev, 0x00000020, GECMR);
888 break;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000889 }
890}
891
892/* SH7757(GETHERC) */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000893static struct sh_eth_cpu_data sh7757_data_giga = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300894 .soft_reset = sh_eth_soft_reset_gether,
895
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000896 .chip_reset = sh_eth_chip_reset_giga,
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000897 .set_duplex = sh_eth_set_duplex,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000898 .set_rate = sh_eth_set_rate_giga,
899
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400900 .register_type = SH_ETH_REG_GIGABIT,
901
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300902 .edtrr_trns = EDTRR_TRNS_GETHER,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000903 .ecsr_value = ECSR_ICD | ECSR_MPD,
904 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300905 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
906 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
907 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
908 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
909 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
910 EESIPR_CEEFIP | EESIPR_CELFIP |
911 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
912 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000913
914 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400915 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
916 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300917 EESR_TDE,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000918 .fdr_value = 0x0000072f,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000919
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000920 .irq_flags = IRQF_SHARED,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000921 .apr = 1,
922 .mpr = 1,
923 .tpauser = 1,
924 .bculr = 1,
925 .hw_swap = 1,
926 .rpadir = 1,
927 .rpadir_value = 2 << 16,
928 .no_trimd = 1,
929 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +0300930 .xdfar_rw = 1,
Yoshihiro Shimoda3acbc972012-02-15 17:54:51 +0000931 .tsu = 1,
Sergei Shtylyov4c1d4582018-03-24 23:12:54 +0300932 .cexcr = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +0300933 .dual_port = 1,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000934};
935
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000936/* SH7734 */
937static struct sh_eth_cpu_data sh7734_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300938 .soft_reset = sh_eth_soft_reset_gether,
939
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000940 .chip_reset = sh_eth_chip_reset,
941 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000942 .set_rate = sh_eth_set_rate_gether,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000943
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400944 .register_type = SH_ETH_REG_GIGABIT,
945
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300946 .edtrr_trns = EDTRR_TRNS_GETHER,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000947 .ecsr_value = ECSR_ICD | ECSR_MPD,
948 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300949 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
950 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
951 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
952 EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
953 EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
954 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
955 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000956
957 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400958 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
959 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300960 EESR_TDE,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000961
962 .apr = 1,
963 .mpr = 1,
964 .tpauser = 1,
965 .bculr = 1,
966 .hw_swap = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000967 .no_trimd = 1,
968 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +0300969 .xdfar_rw = 1,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000970 .tsu = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300971 .hw_checksum = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000972 .select_mii = 1,
Niklas Söderlund159c2a92017-01-09 16:34:08 +0100973 .magic = 1,
Sergei Shtylyov4c1d4582018-03-24 23:12:54 +0300974 .cexcr = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000975};
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000976
977/* SH7763 */
978static struct sh_eth_cpu_data sh7763_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300979 .soft_reset = sh_eth_soft_reset_gether,
980
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000981 .chip_reset = sh_eth_chip_reset,
982 .set_duplex = sh_eth_set_duplex,
983 .set_rate = sh_eth_set_rate_gether,
984
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400985 .register_type = SH_ETH_REG_GIGABIT,
986
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300987 .edtrr_trns = EDTRR_TRNS_GETHER,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000988 .ecsr_value = ECSR_ICD | ECSR_MPD,
989 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300990 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
991 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
992 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
993 EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
994 EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
995 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
996 EESIPR_PREIP | EESIPR_CERFIP,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000997
998 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300999 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001000 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00001001
1002 .apr = 1,
1003 .mpr = 1,
1004 .tpauser = 1,
1005 .bculr = 1,
1006 .hw_swap = 1,
1007 .no_trimd = 1,
1008 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +03001009 .xdfar_rw = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00001010 .tsu = 1,
1011 .irq_flags = IRQF_SHARED,
Niklas Söderlund267e1d52017-01-09 16:34:09 +01001012 .magic = 1,
Sergei Shtylyov4c1d4582018-03-24 23:12:54 +03001013 .cexcr = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +03001014 .dual_port = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00001015};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001016
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +00001017static struct sh_eth_cpu_data sh7619_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001018 .soft_reset = sh_eth_soft_reset,
1019
Sergei Shtylyova3153d82013-08-18 03:11:28 +04001020 .register_type = SH_ETH_REG_FAST_SH3_SH2,
1021
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001022 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +03001023 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
1024 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
1025 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
1026 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
1027 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
1028 EESIPR_CEEFIP | EESIPR_CELFIP |
1029 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
1030 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001031
1032 .apr = 1,
1033 .mpr = 1,
1034 .tpauser = 1,
1035 .hw_swap = 1,
1036};
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +00001037
1038static struct sh_eth_cpu_data sh771x_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001039 .soft_reset = sh_eth_soft_reset,
1040
Sergei Shtylyova3153d82013-08-18 03:11:28 +04001041 .register_type = SH_ETH_REG_FAST_SH3_SH2,
1042
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001043 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +03001044 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
1045 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
1046 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
1047 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
1048 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
1049 EESIPR_CEEFIP | EESIPR_CELFIP |
1050 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
1051 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00001052 .tsu = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +03001053 .dual_port = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001054};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001055
1056static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
1057{
1058 if (!cd->ecsr_value)
1059 cd->ecsr_value = DEFAULT_ECSR_INIT;
1060
1061 if (!cd->ecsipr_value)
1062 cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
1063
1064 if (!cd->fcftr_value)
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001065 cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001066 DEFAULT_FIFO_F_D_RFD;
1067
1068 if (!cd->fdr_value)
1069 cd->fdr_value = DEFAULT_FDR_INIT;
1070
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001071 if (!cd->tx_check)
1072 cd->tx_check = DEFAULT_TX_CHECK;
1073
1074 if (!cd->eesr_err_check)
1075 cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +09001076
1077 if (!cd->trscer_err_mask)
1078 cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001079}
1080
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001081static void sh_eth_set_receive_align(struct sk_buff *skb)
1082{
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001083 uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001084
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001085 if (reserve)
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001086 skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001087}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001088
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001089/* Program the hardware MAC address from dev->dev_addr. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001090static void update_mac_address(struct net_device *ndev)
1091{
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001092 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001093 (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
1094 (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001095 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001096 (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001097}
1098
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001099/* Get MAC address from SuperH MAC address register
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001100 *
1101 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
1102 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
1103 * When you want use this device, you must set MAC address in bootloader.
1104 *
1105 */
Magnus Damm748031f2009-10-09 00:17:14 +00001106static void read_mac_address(struct net_device *ndev, unsigned char *mac)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001107{
Magnus Damm748031f2009-10-09 00:17:14 +00001108 if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
Joe Perchesd458cdf2013-10-01 19:04:40 -07001109 memcpy(ndev->dev_addr, mac, ETH_ALEN);
Magnus Damm748031f2009-10-09 00:17:14 +00001110 } else {
Sergei Shtylyov37742f02015-12-05 00:58:57 +03001111 u32 mahr = sh_eth_read(ndev, MAHR);
1112 u32 malr = sh_eth_read(ndev, MALR);
1113
1114 ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
1115 ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
1116 ndev->dev_addr[2] = (mahr >> 8) & 0xFF;
1117 ndev->dev_addr[3] = (mahr >> 0) & 0xFF;
1118 ndev->dev_addr[4] = (malr >> 8) & 0xFF;
1119 ndev->dev_addr[5] = (malr >> 0) & 0xFF;
Magnus Damm748031f2009-10-09 00:17:14 +00001120 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001121}
1122
1123struct bb_info {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001124 void (*set_gate)(void *addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001125 struct mdiobb_ctrl ctrl;
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001126 void *addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001127};
1128
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001129static void sh_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001130{
1131 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001132 u32 pir;
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001133
1134 if (bitbang->set_gate)
1135 bitbang->set_gate(bitbang->addr);
1136
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001137 pir = ioread32(bitbang->addr);
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001138 if (set)
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001139 pir |= mask;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001140 else
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001141 pir &= ~mask;
1142 iowrite32(pir, bitbang->addr);
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001143}
1144
1145/* Data I/O pin control */
1146static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1147{
1148 sh_mdio_ctrl(ctrl, PIR_MMD, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001149}
1150
1151/* Set bit data*/
1152static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
1153{
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001154 sh_mdio_ctrl(ctrl, PIR_MDO, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001155}
1156
1157/* Get bit data*/
1158static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
1159{
1160 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001161
1162 if (bitbang->set_gate)
1163 bitbang->set_gate(bitbang->addr);
1164
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001165 return (ioread32(bitbang->addr) & PIR_MDI) != 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001166}
1167
1168/* MDC pin control */
1169static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1170{
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001171 sh_mdio_ctrl(ctrl, PIR_MDC, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001172}
1173
1174/* mdio bus control struct */
1175static struct mdiobb_ops bb_ops = {
1176 .owner = THIS_MODULE,
1177 .set_mdc = sh_mdc_ctrl,
1178 .set_mdio_dir = sh_mmd_ctrl,
1179 .set_mdio_data = sh_set_mdio,
1180 .get_mdio_data = sh_get_mdio,
1181};
1182
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001183/* free Tx skb function */
1184static int sh_eth_tx_free(struct net_device *ndev, bool sent_only)
1185{
1186 struct sh_eth_private *mdp = netdev_priv(ndev);
1187 struct sh_eth_txdesc *txdesc;
1188 int free_num = 0;
1189 int entry;
1190 bool sent;
1191
1192 for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
1193 entry = mdp->dirty_tx % mdp->num_tx_ring;
1194 txdesc = &mdp->tx_ring[entry];
1195 sent = !(txdesc->status & cpu_to_le32(TD_TACT));
1196 if (sent_only && !sent)
1197 break;
1198 /* TACT bit must be checked before all the following reads */
1199 dma_rmb();
1200 netif_info(mdp, tx_done, ndev,
1201 "tx entry %d status 0x%08x\n",
1202 entry, le32_to_cpu(txdesc->status));
1203 /* Free the original skb. */
1204 if (mdp->tx_skbuff[entry]) {
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001205 dma_unmap_single(&mdp->pdev->dev,
1206 le32_to_cpu(txdesc->addr),
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001207 le32_to_cpu(txdesc->len) >> 16,
1208 DMA_TO_DEVICE);
1209 dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
1210 mdp->tx_skbuff[entry] = NULL;
1211 free_num++;
1212 }
1213 txdesc->status = cpu_to_le32(TD_TFP);
1214 if (entry >= mdp->num_tx_ring - 1)
1215 txdesc->status |= cpu_to_le32(TD_TDLE);
1216
1217 if (sent) {
1218 ndev->stats.tx_packets++;
1219 ndev->stats.tx_bytes += le32_to_cpu(txdesc->len) >> 16;
1220 }
1221 }
1222 return free_num;
1223}
1224
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001225/* free skb and descriptor buffer */
1226static void sh_eth_ring_free(struct net_device *ndev)
1227{
1228 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001229 int ringsize, i;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001230
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001231 if (mdp->rx_ring) {
1232 for (i = 0; i < mdp->num_rx_ring; i++) {
1233 if (mdp->rx_skbuff[i]) {
1234 struct sh_eth_rxdesc *rxdesc = &mdp->rx_ring[i];
1235
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001236 dma_unmap_single(&mdp->pdev->dev,
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001237 le32_to_cpu(rxdesc->addr),
1238 ALIGN(mdp->rx_buf_sz, 32),
1239 DMA_FROM_DEVICE);
1240 }
1241 }
1242 ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001243 dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->rx_ring,
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001244 mdp->rx_desc_dma);
1245 mdp->rx_ring = NULL;
1246 }
1247
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001248 /* Free Rx skb ringbuffer */
1249 if (mdp->rx_skbuff) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04001250 for (i = 0; i < mdp->num_rx_ring; i++)
1251 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001252 }
1253 kfree(mdp->rx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001254 mdp->rx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001255
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001256 if (mdp->tx_ring) {
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001257 sh_eth_tx_free(ndev, false);
1258
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001259 ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001260 dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->tx_ring,
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001261 mdp->tx_desc_dma);
1262 mdp->tx_ring = NULL;
1263 }
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001264
1265 /* Free Tx skb ringbuffer */
1266 kfree(mdp->tx_skbuff);
1267 mdp->tx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001268}
1269
1270/* format skb and descriptor buffer */
1271static void sh_eth_ring_format(struct net_device *ndev)
1272{
1273 struct sh_eth_private *mdp = netdev_priv(ndev);
1274 int i;
1275 struct sk_buff *skb;
1276 struct sh_eth_rxdesc *rxdesc = NULL;
1277 struct sh_eth_txdesc *txdesc = NULL;
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001278 int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
1279 int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001280 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001281 dma_addr_t dma_addr;
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001282 u32 buf_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001283
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001284 mdp->cur_rx = 0;
1285 mdp->cur_tx = 0;
1286 mdp->dirty_rx = 0;
1287 mdp->dirty_tx = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001288
1289 memset(mdp->rx_ring, 0, rx_ringsize);
1290
1291 /* build Rx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001292 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001293 /* skb */
1294 mdp->rx_skbuff[i] = NULL;
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001295 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001296 if (skb == NULL)
1297 break;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001298 sh_eth_set_receive_align(skb);
1299
Sergei Shtylyovab857912015-10-24 00:46:03 +03001300 /* The size of the buffer is a multiple of 32 bytes. */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001301 buf_len = ALIGN(mdp->rx_buf_sz, 32);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001302 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, buf_len,
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001303 DMA_FROM_DEVICE);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001304 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001305 kfree_skb(skb);
1306 break;
1307 }
1308 mdp->rx_skbuff[i] = skb;
Sergei Shtylyovd0ba9132016-03-08 01:37:09 +03001309
1310 /* RX descriptor */
1311 rxdesc = &mdp->rx_ring[i];
1312 rxdesc->len = cpu_to_le32(buf_len << 16);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001313 rxdesc->addr = cpu_to_le32(dma_addr);
1314 rxdesc->status = cpu_to_le32(RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001315
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001316 /* Rx descriptor address set */
1317 if (i == 0) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001318 sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
Sergei Shtylyov246e30c2018-03-24 23:09:55 +03001319 if (mdp->cd->xdfar_rw)
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001320 sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001321 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001322 }
1323
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001324 mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001325
1326 /* Mark the last entry as wrapping the ring. */
Sergei Shtylyovc1b7fca2016-03-08 01:36:28 +03001327 if (rxdesc)
1328 rxdesc->status |= cpu_to_le32(RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001329
1330 memset(mdp->tx_ring, 0, tx_ringsize);
1331
1332 /* build Tx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001333 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001334 mdp->tx_skbuff[i] = NULL;
1335 txdesc = &mdp->tx_ring[i];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001336 txdesc->status = cpu_to_le32(TD_TFP);
1337 txdesc->len = cpu_to_le32(0);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001338 if (i == 0) {
Yoshinori Sato71557a32008-08-06 19:49:00 -04001339 /* Tx descriptor address set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001340 sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
Sergei Shtylyov246e30c2018-03-24 23:09:55 +03001341 if (mdp->cd->xdfar_rw)
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001342 sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001343 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001344 }
1345
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001346 txdesc->status |= cpu_to_le32(TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001347}
1348
1349/* Get skb and descriptor buffer */
1350static int sh_eth_ring_init(struct net_device *ndev)
1351{
1352 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001353 int rx_ringsize, tx_ringsize;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001354
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001355 /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001356 * card needs room to do 8 byte alignment, +2 so we can reserve
1357 * the first 2 bytes, and +16 gets room for the status word from the
1358 * card.
1359 */
1360 mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
1361 (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
Magnus Damm503914c2009-12-15 21:16:55 -08001362 if (mdp->cd->rpadir)
1363 mdp->rx_buf_sz += NET_IP_ALIGN;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001364
1365 /* Allocate RX and TX skb rings */
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001366 mdp->rx_skbuff = kcalloc(mdp->num_rx_ring, sizeof(*mdp->rx_skbuff),
1367 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001368 if (!mdp->rx_skbuff)
1369 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001370
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001371 mdp->tx_skbuff = kcalloc(mdp->num_tx_ring, sizeof(*mdp->tx_skbuff),
1372 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001373 if (!mdp->tx_skbuff)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001374 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001375
1376 /* Allocate all Rx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001377 rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001378 mdp->rx_ring = dma_alloc_coherent(&mdp->pdev->dev, rx_ringsize,
1379 &mdp->rx_desc_dma, GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001380 if (!mdp->rx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001381 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001382
1383 mdp->dirty_rx = 0;
1384
1385 /* Allocate all Tx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001386 tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001387 mdp->tx_ring = dma_alloc_coherent(&mdp->pdev->dev, tx_ringsize,
1388 &mdp->tx_desc_dma, GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001389 if (!mdp->tx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001390 goto ring_free;
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001391 return 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001392
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001393ring_free:
1394 /* Free Rx and Tx skb ring buffer and DMA buffer */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001395 sh_eth_ring_free(ndev);
1396
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001397 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001398}
1399
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001400static int sh_eth_dev_init(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001401{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001402 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001403 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001404
1405 /* Soft Reset */
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001406 ret = mdp->cd->soft_reset(ndev);
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +00001407 if (ret)
Laurent Pinchartf738a132014-03-20 15:00:35 +01001408 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001409
Simon Horman55754f12013-07-23 10:18:04 +09001410 if (mdp->cd->rmiimode)
1411 sh_eth_write(ndev, 0x1, RMIIMODE);
1412
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001413 /* Descriptor format */
1414 sh_eth_ring_format(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001415 if (mdp->cd->rpadir)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001416 sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001417
1418 /* all sh_eth int mask */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001419 sh_eth_write(ndev, 0, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001420
Yoshihiro Shimoda10b91942012-03-29 19:32:08 +00001421#if defined(__LITTLE_ENDIAN)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001422 if (mdp->cd->hw_swap)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001423 sh_eth_write(ndev, EDMR_EL, EDMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001424 else
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001425#endif
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001426 sh_eth_write(ndev, 0, EDMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001427
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001428 /* FIFO size set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001429 sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
1430 sh_eth_write(ndev, 0, TFTR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001431
Ben Dooks530aa2d2014-06-03 12:21:13 +01001432 /* Frame recv control (enable multiple-packets per rx irq) */
1433 sh_eth_write(ndev, RMCR_RNC, RMCR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001434
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +09001435 sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001436
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001437 if (mdp->cd->bculr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001438 sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001439
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001440 sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001441
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001442 if (!mdp->cd->no_trimd)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001443 sh_eth_write(ndev, 0, TRIMD);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001444
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001445 /* Recv frame limit set register */
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +00001446 sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
1447 RFLR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001448
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001449 sh_eth_modify(ndev, EESR, 0, 0);
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001450 mdp->irq_enabled = true;
1451 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001452
1453 /* PAUSE Prohibition */
Sergei Shtylyovbffa7312016-01-11 00:28:14 +03001454 sh_eth_write(ndev, ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) |
1455 ECMR_TE | ECMR_RE, ECMR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001456
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001457 if (mdp->cd->set_rate)
1458 mdp->cd->set_rate(ndev);
1459
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001460 /* E-MAC Status Register clear */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001461 sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001462
1463 /* E-MAC Interrupt Enable register */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001464 sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001465
1466 /* Set MAC address */
1467 update_mac_address(ndev);
1468
1469 /* mask reset */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001470 if (mdp->cd->apr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001471 sh_eth_write(ndev, APR_AP, APR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001472 if (mdp->cd->mpr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001473 sh_eth_write(ndev, MPR_MP, MPR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001474 if (mdp->cd->tpauser)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001475 sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001476
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001477 /* Setting the Rx mode will start the Rx process. */
1478 sh_eth_write(ndev, EDRRR_R, EDRRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001479
1480 return ret;
1481}
1482
Ben Hutchings740c7f32015-01-27 00:49:32 +00001483static void sh_eth_dev_exit(struct net_device *ndev)
1484{
1485 struct sh_eth_private *mdp = netdev_priv(ndev);
1486 int i;
1487
1488 /* Deactivate all TX descriptors, so DMA should stop at next
1489 * packet boundary if it's currently running
1490 */
1491 for (i = 0; i < mdp->num_tx_ring; i++)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001492 mdp->tx_ring[i].status &= ~cpu_to_le32(TD_TACT);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001493
1494 /* Disable TX FIFO egress to MAC */
1495 sh_eth_rcv_snd_disable(ndev);
1496
1497 /* Stop RX DMA at next packet boundary */
1498 sh_eth_write(ndev, 0, EDRRR);
1499
1500 /* Aside from TX DMA, we can't tell when the hardware is
1501 * really stopped, so we need to reset to make sure.
1502 * Before doing that, wait for long enough to *probably*
1503 * finish transmitting the last packet and poll stats.
1504 */
1505 msleep(2); /* max frame time at 10 Mbps < 1250 us */
1506 sh_eth_get_stats(ndev);
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001507 mdp->cd->soft_reset(ndev);
Geert Uytterhoevena14c7d12015-02-27 17:16:26 +01001508
1509 /* Set MAC address again */
1510 update_mac_address(ndev);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001511}
1512
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001513/* Packet receive function */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001514static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001515{
1516 struct sh_eth_private *mdp = netdev_priv(ndev);
1517 struct sh_eth_rxdesc *rxdesc;
1518
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001519 int entry = mdp->cur_rx % mdp->num_rx_ring;
1520 int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001521 int limit;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001522 struct sk_buff *skb;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001523 u32 desc_status;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001524 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001525 dma_addr_t dma_addr;
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001526 u16 pkt_len;
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001527 u32 buf_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001528
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001529 boguscnt = min(boguscnt, *quota);
1530 limit = boguscnt;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001531 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001532 while (!(rxdesc->status & cpu_to_le32(RD_RACT))) {
Ben Hutchings7d7355f2015-03-03 00:52:00 +00001533 /* RACT bit must be checked before all the following reads */
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001534 dma_rmb();
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001535 desc_status = le32_to_cpu(rxdesc->status);
1536 pkt_len = le32_to_cpu(rxdesc->len) & RD_RFL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001537
1538 if (--boguscnt < 0)
1539 break;
1540
Ben Hutchingse5fd13f2015-02-26 20:34:46 +00001541 netif_info(mdp, rx_status, ndev,
1542 "rx entry %d status 0x%08x len %d\n",
1543 entry, desc_status, pkt_len);
1544
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001545 if (!(desc_status & RDFEND))
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001546 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001547
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001548 /* In case of almost all GETHER/ETHERs, the Receive Frame State
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001549 * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
Ben Hutchings9b4a6362015-03-03 00:52:39 +00001550 * bit 0. However, in case of the R8A7740 and R7S72100
1551 * the RFS bits are from bit 25 to bit 16. So, the
Simon Hormandb893472014-01-17 09:22:28 +09001552 * driver needs right shifting by 16.
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001553 */
Sergei Shtylyov62e04b72017-01-07 00:03:37 +03001554 if (mdp->cd->hw_checksum)
Sergei Shtylyovac8025a2013-06-13 22:12:45 +04001555 desc_status >>= 16;
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001556
Sergei Shtylyov248be832015-12-04 01:45:40 +03001557 skb = mdp->rx_skbuff[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001558 if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
1559 RD_RFS5 | RD_RFS6 | RD_RFS10)) {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001560 ndev->stats.rx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001561 if (desc_status & RD_RFS1)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001562 ndev->stats.rx_crc_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001563 if (desc_status & RD_RFS2)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001564 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001565 if (desc_status & RD_RFS3)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001566 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001567 if (desc_status & RD_RFS4)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001568 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001569 if (desc_status & RD_RFS6)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001570 ndev->stats.rx_missed_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001571 if (desc_status & RD_RFS10)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001572 ndev->stats.rx_over_errors++;
Sergei Shtylyov248be832015-12-04 01:45:40 +03001573 } else if (skb) {
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001574 dma_addr = le32_to_cpu(rxdesc->addr);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001575 if (!mdp->cd->hw_swap)
1576 sh_eth_soft_swap(
Sergei Shtylyov12996532015-12-13 23:05:07 +03001577 phys_to_virt(ALIGN(dma_addr, 4)),
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001578 pkt_len + 2);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001579 mdp->rx_skbuff[entry] = NULL;
Magnus Damm503914c2009-12-15 21:16:55 -08001580 if (mdp->cd->rpadir)
1581 skb_reserve(skb, NET_IP_ALIGN);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001582 dma_unmap_single(&mdp->pdev->dev, dma_addr,
Sergei Shtylyovab857912015-10-24 00:46:03 +03001583 ALIGN(mdp->rx_buf_sz, 32),
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001584 DMA_FROM_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001585 skb_put(skb, pkt_len);
1586 skb->protocol = eth_type_trans(skb, ndev);
Sergei Shtylyova8e9fd02013-09-03 03:03:10 +04001587 netif_receive_skb(skb);
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001588 ndev->stats.rx_packets++;
1589 ndev->stats.rx_bytes += pkt_len;
Ben Hutchings25b77ad2015-02-26 20:33:30 +00001590 if (desc_status & RD_RFS8)
1591 ndev->stats.multicast++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001592 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001593 entry = (++mdp->cur_rx) % mdp->num_rx_ring;
Yoshihiro Shimoda862df492009-05-24 23:53:40 +00001594 rxdesc = &mdp->rx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001595 }
1596
1597 /* Refill the Rx ring buffers. */
1598 for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001599 entry = mdp->dirty_rx % mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001600 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyovab857912015-10-24 00:46:03 +03001601 /* The size of the buffer is 32 byte boundary. */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001602 buf_len = ALIGN(mdp->rx_buf_sz, 32);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001603 rxdesc->len = cpu_to_le32(buf_len << 16);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001604
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001605 if (mdp->rx_skbuff[entry] == NULL) {
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001606 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001607 if (skb == NULL)
1608 break; /* Better luck next round. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001609 sh_eth_set_receive_align(skb);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001610 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data,
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001611 buf_len, DMA_FROM_DEVICE);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001612 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001613 kfree_skb(skb);
1614 break;
1615 }
1616 mdp->rx_skbuff[entry] = skb;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001617
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001618 skb_checksum_none_assert(skb);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001619 rxdesc->addr = cpu_to_le32(dma_addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001620 }
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001621 dma_wmb(); /* RACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001622 if (entry >= mdp->num_rx_ring - 1)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001623 rxdesc->status |=
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001624 cpu_to_le32(RD_RACT | RD_RFP | RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001625 else
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001626 rxdesc->status |= cpu_to_le32(RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001627 }
1628
1629 /* Restart Rx engine if stopped. */
1630 /* If we don't need to check status, don't. -KDU */
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001631 if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
Yoshihiro Shimodaa18e08b2012-06-20 15:26:34 +00001632 /* fix the values for the next receiving if RDE is set */
Sergei Shtylyov6e80e552018-04-01 00:22:08 +03001633 if (intr_status & EESR_RDE && !mdp->cd->no_xdfar) {
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001634 u32 count = (sh_eth_read(ndev, RDFAR) -
1635 sh_eth_read(ndev, RDLAR)) >> 4;
1636
1637 mdp->cur_rx = count;
1638 mdp->dirty_rx = count;
1639 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001640 sh_eth_write(ndev, EDRRR_R, EDRRR);
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001641 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001642
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001643 *quota -= limit - boguscnt - 1;
1644
Yoshihiro Shimoda4f809ce2014-06-10 09:40:14 +09001645 return *quota <= 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001646}
1647
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001648static void sh_eth_rcv_snd_disable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001649{
1650 /* disable tx and rx */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001651 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, 0);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001652}
1653
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001654static void sh_eth_rcv_snd_enable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001655{
1656 /* enable tx and rx */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001657 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, ECMR_RE | ECMR_TE);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001658}
1659
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001660/* E-MAC interrupt handler */
1661static void sh_eth_emac_interrupt(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001662{
1663 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001664 u32 felic_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001665 u32 link_stat;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001666
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001667 felic_stat = sh_eth_read(ndev, ECSR) & sh_eth_read(ndev, ECSIPR);
1668 sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
1669 if (felic_stat & ECSR_ICD)
1670 ndev->stats.tx_carrier_errors++;
Niklas Söderlund0cf45a32017-02-01 15:41:55 +01001671 if (felic_stat & ECSR_MPD)
1672 pm_wakeup_event(&mdp->pdev->dev, 0);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001673 if (felic_stat & ECSR_LCHNG) {
1674 /* Link Changed */
1675 if (mdp->cd->no_psr || mdp->no_ether_link)
1676 return;
1677 link_stat = sh_eth_read(ndev, PSR);
1678 if (mdp->ether_link_active_low)
1679 link_stat = ~link_stat;
1680 if (!(link_stat & PHY_ST_LINK)) {
1681 sh_eth_rcv_snd_disable(ndev);
1682 } else {
1683 /* Link Up */
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03001684 sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, 0);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001685 /* clear int */
1686 sh_eth_modify(ndev, ECSR, 0, 0);
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03001687 sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, EESIPR_ECIIP);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001688 /* enable tx and rx */
1689 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001690 }
1691 }
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001692}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001693
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001694/* error control function */
1695static void sh_eth_error(struct net_device *ndev, u32 intr_status)
1696{
1697 struct sh_eth_private *mdp = netdev_priv(ndev);
1698 u32 mask;
1699
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001700 if (intr_status & EESR_TWB) {
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001701 /* Unused write back interrupt */
1702 if (intr_status & EESR_TABT) { /* Transmit Abort int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001703 ndev->stats.tx_aborted_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001704 netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001705 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001706 }
1707
1708 if (intr_status & EESR_RABT) {
1709 /* Receive Abort int */
1710 if (intr_status & EESR_RFRMER) {
1711 /* Receive Frame Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001712 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001713 }
1714 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001715
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001716 if (intr_status & EESR_TDE) {
1717 /* Transmit Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001718 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001719 netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001720 }
1721
1722 if (intr_status & EESR_TFE) {
1723 /* FIFO under flow */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001724 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001725 netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001726 }
1727
1728 if (intr_status & EESR_RDE) {
1729 /* Receive Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001730 ndev->stats.rx_over_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001731 }
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001732
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001733 if (intr_status & EESR_RFE) {
1734 /* Receive FIFO Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001735 ndev->stats.rx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001736 }
1737
1738 if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
1739 /* Address Error */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001740 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001741 netif_err(mdp, tx_err, ndev, "Address Error\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001742 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001743
1744 mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
1745 if (mdp->cd->no_ade)
1746 mask &= ~EESR_ADE;
1747 if (intr_status & mask) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001748 /* Tx error */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001749 u32 edtrr = sh_eth_read(ndev, EDTRR);
Sergei Shtylyov090d5602014-01-11 02:41:49 +03001750
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001751 /* dmesg */
Sergei Shtylyovda246852014-03-15 03:29:14 +03001752 netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
1753 intr_status, mdp->cur_tx, mdp->dirty_tx,
1754 (u32)ndev->state, edtrr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001755 /* dirty buffer free */
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001756 sh_eth_tx_free(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001757
1758 /* SH7712 BUG */
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001759 if (edtrr ^ mdp->cd->edtrr_trns) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001760 /* tx dma start */
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001761 sh_eth_write(ndev, mdp->cd->edtrr_trns, EDTRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001762 }
1763 /* wakeup */
1764 netif_wake_queue(ndev);
1765 }
1766}
1767
1768static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
1769{
1770 struct net_device *ndev = netdev;
1771 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001772 struct sh_eth_cpu_data *cd = mdp->cd;
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001773 irqreturn_t ret = IRQ_NONE;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001774 u32 intr_status, intr_enable;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001775
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001776 spin_lock(&mdp->lock);
1777
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001778 /* Get interrupt status */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001779 intr_status = sh_eth_read(ndev, EESR);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001780 /* Mask it with the interrupt mask, forcing ECI interrupt to be always
1781 * enabled since it's the one that comes thru regardless of the mask,
1782 * and we need to fully handle it in sh_eth_emac_interrupt() in order
1783 * to quench it as it doesn't get cleared by just writing 1 to the ECI
1784 * bit...
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001785 */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001786 intr_enable = sh_eth_read(ndev, EESIPR);
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03001787 intr_status &= intr_enable | EESIPR_ECIIP;
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001788 if (intr_status & (EESR_RX_CHECK | cd->tx_check | EESR_ECI |
1789 cd->eesr_err_check))
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001790 ret = IRQ_HANDLED;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001791 else
Ben Hutchings283e38d2015-01-22 12:44:08 +00001792 goto out;
1793
Sergei Shtylyov2344ef32016-12-30 00:07:38 +03001794 if (unlikely(!mdp->irq_enabled)) {
Ben Hutchings283e38d2015-01-22 12:44:08 +00001795 sh_eth_write(ndev, 0, EESIPR);
1796 goto out;
1797 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001798
Sergei Shtylyov37191092013-06-19 23:30:23 +04001799 if (intr_status & EESR_RX_CHECK) {
1800 if (napi_schedule_prep(&mdp->napi)) {
1801 /* Mask Rx interrupts */
1802 sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
1803 EESIPR);
1804 __napi_schedule(&mdp->napi);
1805 } else {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001806 netdev_warn(ndev,
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001807 "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
Sergei Shtylyovda246852014-03-15 03:29:14 +03001808 intr_status, intr_enable);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001809 }
1810 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001811
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001812 /* Tx Check */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001813 if (intr_status & cd->tx_check) {
Sergei Shtylyov37191092013-06-19 23:30:23 +04001814 /* Clear Tx interrupts */
1815 sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
1816
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001817 sh_eth_tx_free(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001818 netif_wake_queue(ndev);
1819 }
1820
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001821 /* E-MAC interrupt */
1822 if (intr_status & EESR_ECI)
1823 sh_eth_emac_interrupt(ndev);
1824
Sergei Shtylyov37191092013-06-19 23:30:23 +04001825 if (intr_status & cd->eesr_err_check) {
1826 /* Clear error interrupts */
1827 sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
1828
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001829 sh_eth_error(ndev, intr_status);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001830 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001831
Ben Hutchings283e38d2015-01-22 12:44:08 +00001832out:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001833 spin_unlock(&mdp->lock);
1834
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001835 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001836}
1837
Sergei Shtylyov37191092013-06-19 23:30:23 +04001838static int sh_eth_poll(struct napi_struct *napi, int budget)
1839{
1840 struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
1841 napi);
1842 struct net_device *ndev = napi->dev;
1843 int quota = budget;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001844 u32 intr_status;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001845
1846 for (;;) {
1847 intr_status = sh_eth_read(ndev, EESR);
1848 if (!(intr_status & EESR_RX_CHECK))
1849 break;
1850 /* Clear Rx interrupts */
1851 sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
1852
1853 if (sh_eth_rx(ndev, intr_status, &quota))
1854 goto out;
1855 }
1856
1857 napi_complete(napi);
1858
1859 /* Reenable Rx interrupts */
Ben Hutchings283e38d2015-01-22 12:44:08 +00001860 if (mdp->irq_enabled)
1861 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001862out:
1863 return budget - quota;
1864}
1865
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001866/* PHY state control function */
1867static void sh_eth_adjust_link(struct net_device *ndev)
1868{
1869 struct sh_eth_private *mdp = netdev_priv(ndev);
Philippe Reynes9fd03752016-08-10 00:04:48 +02001870 struct phy_device *phydev = ndev->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001871 int new_state = 0;
1872
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001873 if (phydev->link) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001874 if (phydev->duplex != mdp->duplex) {
1875 new_state = 1;
1876 mdp->duplex = phydev->duplex;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001877 if (mdp->cd->set_duplex)
1878 mdp->cd->set_duplex(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001879 }
1880
1881 if (phydev->speed != mdp->speed) {
1882 new_state = 1;
1883 mdp->speed = phydev->speed;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001884 if (mdp->cd->set_rate)
1885 mdp->cd->set_rate(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001886 }
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001887 if (!mdp->link) {
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001888 sh_eth_modify(ndev, ECMR, ECMR_TXF, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001889 new_state = 1;
1890 mdp->link = phydev->link;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001891 if (mdp->cd->no_psr || mdp->no_ether_link)
1892 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001893 }
1894 } else if (mdp->link) {
1895 new_state = 1;
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001896 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001897 mdp->speed = 0;
1898 mdp->duplex = -1;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001899 if (mdp->cd->no_psr || mdp->no_ether_link)
1900 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001901 }
1902
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001903 if (new_state && netif_msg_link(mdp))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001904 phy_print_status(phydev);
1905}
1906
1907/* PHY init function */
1908static int sh_eth_phy_init(struct net_device *ndev)
1909{
Ben Dooks702eca02014-03-12 17:47:40 +00001910 struct device_node *np = ndev->dev.parent->of_node;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001911 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001912 struct phy_device *phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001913
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001914 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001915 mdp->speed = 0;
1916 mdp->duplex = -1;
1917
1918 /* Try connect to PHY */
Ben Dooks702eca02014-03-12 17:47:40 +00001919 if (np) {
1920 struct device_node *pn;
1921
1922 pn = of_parse_phandle(np, "phy-handle", 0);
1923 phydev = of_phy_connect(ndev, pn,
1924 sh_eth_adjust_link, 0,
1925 mdp->phy_interface);
1926
Peter Chen8da703d2016-08-01 15:02:40 +08001927 of_node_put(pn);
Ben Dooks702eca02014-03-12 17:47:40 +00001928 if (!phydev)
1929 phydev = ERR_PTR(-ENOENT);
1930 } else {
1931 char phy_id[MII_BUS_ID_SIZE + 3];
1932
1933 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
1934 mdp->mii_bus->id, mdp->phy_id);
1935
1936 phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
1937 mdp->phy_interface);
1938 }
1939
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001940 if (IS_ERR(phydev)) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001941 netdev_err(ndev, "failed to connect PHY\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001942 return PTR_ERR(phydev);
1943 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001944
Thomas Petazzoni2aab6b42017-12-08 16:35:40 +01001945 /* mask with MAC supported features */
1946 if (mdp->cd->register_type != SH_ETH_REG_GIGABIT) {
1947 int err = phy_set_max_speed(phydev, SPEED_100);
1948 if (err) {
1949 netdev_err(ndev, "failed to limit PHY to 100 Mbit/s\n");
1950 phy_disconnect(phydev);
1951 return err;
1952 }
1953 }
1954
Andrew Lunn22209432016-01-06 20:11:13 +01001955 phy_attached_info(phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001956
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001957 return 0;
1958}
1959
1960/* PHY control start function */
1961static int sh_eth_phy_start(struct net_device *ndev)
1962{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001963 int ret;
1964
1965 ret = sh_eth_phy_init(ndev);
1966 if (ret)
1967 return ret;
1968
Philippe Reynes9fd03752016-08-10 00:04:48 +02001969 phy_start(ndev->phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001970
1971 return 0;
1972}
1973
Philippe Reynesf08aff42016-08-10 00:04:49 +02001974static int sh_eth_get_link_ksettings(struct net_device *ndev,
1975 struct ethtool_link_ksettings *cmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001976{
1977 struct sh_eth_private *mdp = netdev_priv(ndev);
1978 unsigned long flags;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001979
Philippe Reynes9fd03752016-08-10 00:04:48 +02001980 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00001981 return -ENODEV;
1982
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001983 spin_lock_irqsave(&mdp->lock, flags);
yuval.shaia@oracle.com55141742017-06-13 10:09:46 +03001984 phy_ethtool_ksettings_get(ndev->phydev, cmd);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001985 spin_unlock_irqrestore(&mdp->lock, flags);
1986
yuval.shaia@oracle.com55141742017-06-13 10:09:46 +03001987 return 0;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001988}
1989
Philippe Reynesf08aff42016-08-10 00:04:49 +02001990static int sh_eth_set_link_ksettings(struct net_device *ndev,
1991 const struct ethtool_link_ksettings *cmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001992{
1993 struct sh_eth_private *mdp = netdev_priv(ndev);
1994 unsigned long flags;
1995 int ret;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001996
Philippe Reynes9fd03752016-08-10 00:04:48 +02001997 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00001998 return -ENODEV;
1999
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002000 spin_lock_irqsave(&mdp->lock, flags);
2001
2002 /* disable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002003 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002004
Philippe Reynesf08aff42016-08-10 00:04:49 +02002005 ret = phy_ethtool_ksettings_set(ndev->phydev, cmd);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002006 if (ret)
2007 goto error_exit;
2008
Philippe Reynesf08aff42016-08-10 00:04:49 +02002009 if (cmd->base.duplex == DUPLEX_FULL)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002010 mdp->duplex = 1;
2011 else
2012 mdp->duplex = 0;
2013
2014 if (mdp->cd->set_duplex)
2015 mdp->cd->set_duplex(ndev);
2016
2017error_exit:
2018 mdelay(1);
2019
2020 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002021 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002022
2023 spin_unlock_irqrestore(&mdp->lock, flags);
2024
2025 return ret;
2026}
2027
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002028/* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
2029 * version must be bumped as well. Just adding registers up to that
2030 * limit is fine, as long as the existing register indices don't
2031 * change.
2032 */
2033#define SH_ETH_REG_DUMP_VERSION 1
2034#define SH_ETH_REG_DUMP_MAX_REGS 256
2035
2036static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
2037{
2038 struct sh_eth_private *mdp = netdev_priv(ndev);
2039 struct sh_eth_cpu_data *cd = mdp->cd;
2040 u32 *valid_map;
2041 size_t len;
2042
2043 BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);
2044
2045 /* Dump starts with a bitmap that tells ethtool which
2046 * registers are defined for this chip.
2047 */
2048 len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
2049 if (buf) {
2050 valid_map = buf;
2051 buf += len;
2052 } else {
2053 valid_map = NULL;
2054 }
2055
2056 /* Add a register to the dump, if it has a defined offset.
2057 * This automatically skips most undefined registers, but for
2058 * some it is also necessary to check a capability flag in
2059 * struct sh_eth_cpu_data.
2060 */
2061#define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
2062#define add_reg_from(reg, read_expr) do { \
2063 if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) { \
2064 if (buf) { \
2065 mark_reg_valid(reg); \
2066 *buf++ = read_expr; \
2067 } \
2068 ++len; \
2069 } \
2070 } while (0)
2071#define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
2072#define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))
2073
2074 add_reg(EDSR);
2075 add_reg(EDMR);
2076 add_reg(EDTRR);
2077 add_reg(EDRRR);
2078 add_reg(EESR);
2079 add_reg(EESIPR);
2080 add_reg(TDLAR);
2081 add_reg(TDFAR);
2082 add_reg(TDFXR);
2083 add_reg(TDFFR);
2084 add_reg(RDLAR);
2085 add_reg(RDFAR);
2086 add_reg(RDFXR);
2087 add_reg(RDFFR);
2088 add_reg(TRSCER);
2089 add_reg(RMFCR);
2090 add_reg(TFTR);
2091 add_reg(FDR);
2092 add_reg(RMCR);
2093 add_reg(TFUCR);
2094 add_reg(RFOCR);
2095 if (cd->rmiimode)
2096 add_reg(RMIIMODE);
2097 add_reg(FCFTR);
2098 if (cd->rpadir)
2099 add_reg(RPADIR);
2100 if (!cd->no_trimd)
2101 add_reg(TRIMD);
2102 add_reg(ECMR);
2103 add_reg(ECSR);
2104 add_reg(ECSIPR);
2105 add_reg(PIR);
2106 if (!cd->no_psr)
2107 add_reg(PSR);
2108 add_reg(RDMLR);
2109 add_reg(RFLR);
2110 add_reg(IPGR);
2111 if (cd->apr)
2112 add_reg(APR);
2113 if (cd->mpr)
2114 add_reg(MPR);
2115 add_reg(RFCR);
2116 add_reg(RFCF);
2117 if (cd->tpauser)
2118 add_reg(TPAUSER);
2119 add_reg(TPAUSECR);
2120 add_reg(GECMR);
2121 if (cd->bculr)
2122 add_reg(BCULR);
2123 add_reg(MAHR);
2124 add_reg(MALR);
2125 add_reg(TROCR);
2126 add_reg(CDCR);
2127 add_reg(LCCR);
2128 add_reg(CNDCR);
2129 add_reg(CEFCR);
2130 add_reg(FRECR);
2131 add_reg(TSFRCR);
2132 add_reg(TLFRCR);
2133 add_reg(CERCR);
2134 add_reg(CEECR);
2135 add_reg(MAFCR);
2136 if (cd->rtrate)
2137 add_reg(RTRATE);
Sergei Shtylyov62e04b72017-01-07 00:03:37 +03002138 if (cd->hw_checksum)
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002139 add_reg(CSMR);
2140 if (cd->select_mii)
2141 add_reg(RMII_MII);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002142 if (cd->tsu) {
Sergei Shtylyov17d0fb02018-01-13 20:22:01 +03002143 add_tsu_reg(ARSTR);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002144 add_tsu_reg(TSU_CTRST);
2145 add_tsu_reg(TSU_FWEN0);
2146 add_tsu_reg(TSU_FWEN1);
2147 add_tsu_reg(TSU_FCM);
2148 add_tsu_reg(TSU_BSYSL0);
2149 add_tsu_reg(TSU_BSYSL1);
2150 add_tsu_reg(TSU_PRISL0);
2151 add_tsu_reg(TSU_PRISL1);
2152 add_tsu_reg(TSU_FWSL0);
2153 add_tsu_reg(TSU_FWSL1);
2154 add_tsu_reg(TSU_FWSLC);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002155 add_tsu_reg(TSU_QTAGM0);
2156 add_tsu_reg(TSU_QTAGM1);
2157 add_tsu_reg(TSU_FWSR);
2158 add_tsu_reg(TSU_FWINMK);
2159 add_tsu_reg(TSU_ADQT0);
2160 add_tsu_reg(TSU_ADQT1);
2161 add_tsu_reg(TSU_VTAG0);
2162 add_tsu_reg(TSU_VTAG1);
2163 add_tsu_reg(TSU_ADSBSY);
2164 add_tsu_reg(TSU_TEN);
2165 add_tsu_reg(TSU_POST1);
2166 add_tsu_reg(TSU_POST2);
2167 add_tsu_reg(TSU_POST3);
2168 add_tsu_reg(TSU_POST4);
Sergei Shtylyove14549a2018-04-01 00:23:51 +03002169 /* This is the start of a table, not just a single register. */
2170 if (buf) {
2171 unsigned int i;
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002172
Sergei Shtylyove14549a2018-04-01 00:23:51 +03002173 mark_reg_valid(TSU_ADRH0);
2174 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
2175 *buf++ = ioread32(mdp->tsu_addr +
2176 mdp->reg_offset[TSU_ADRH0] +
2177 i * 4);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002178 }
Sergei Shtylyove14549a2018-04-01 00:23:51 +03002179 len += SH_ETH_TSU_CAM_ENTRIES * 2;
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002180 }
2181
2182#undef mark_reg_valid
2183#undef add_reg_from
2184#undef add_reg
2185#undef add_tsu_reg
2186
2187 return len * 4;
2188}
2189
2190static int sh_eth_get_regs_len(struct net_device *ndev)
2191{
2192 return __sh_eth_get_regs(ndev, NULL);
2193}
2194
2195static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
2196 void *buf)
2197{
2198 struct sh_eth_private *mdp = netdev_priv(ndev);
2199
2200 regs->version = SH_ETH_REG_DUMP_VERSION;
2201
2202 pm_runtime_get_sync(&mdp->pdev->dev);
2203 __sh_eth_get_regs(ndev, buf);
2204 pm_runtime_put_sync(&mdp->pdev->dev);
2205}
2206
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002207static int sh_eth_nway_reset(struct net_device *ndev)
2208{
2209 struct sh_eth_private *mdp = netdev_priv(ndev);
2210 unsigned long flags;
2211 int ret;
2212
Philippe Reynes9fd03752016-08-10 00:04:48 +02002213 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00002214 return -ENODEV;
2215
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002216 spin_lock_irqsave(&mdp->lock, flags);
Philippe Reynes9fd03752016-08-10 00:04:48 +02002217 ret = phy_start_aneg(ndev->phydev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002218 spin_unlock_irqrestore(&mdp->lock, flags);
2219
2220 return ret;
2221}
2222
2223static u32 sh_eth_get_msglevel(struct net_device *ndev)
2224{
2225 struct sh_eth_private *mdp = netdev_priv(ndev);
2226 return mdp->msg_enable;
2227}
2228
2229static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
2230{
2231 struct sh_eth_private *mdp = netdev_priv(ndev);
2232 mdp->msg_enable = value;
2233}
2234
2235static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
2236 "rx_current", "tx_current",
2237 "rx_dirty", "tx_dirty",
2238};
2239#define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
2240
2241static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
2242{
2243 switch (sset) {
2244 case ETH_SS_STATS:
2245 return SH_ETH_STATS_LEN;
2246 default:
2247 return -EOPNOTSUPP;
2248 }
2249}
2250
2251static void sh_eth_get_ethtool_stats(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002252 struct ethtool_stats *stats, u64 *data)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002253{
2254 struct sh_eth_private *mdp = netdev_priv(ndev);
2255 int i = 0;
2256
2257 /* device-specific stats */
2258 data[i++] = mdp->cur_rx;
2259 data[i++] = mdp->cur_tx;
2260 data[i++] = mdp->dirty_rx;
2261 data[i++] = mdp->dirty_tx;
2262}
2263
2264static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
2265{
2266 switch (stringset) {
2267 case ETH_SS_STATS:
2268 memcpy(data, *sh_eth_gstrings_stats,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002269 sizeof(sh_eth_gstrings_stats));
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002270 break;
2271 }
2272}
2273
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002274static void sh_eth_get_ringparam(struct net_device *ndev,
2275 struct ethtool_ringparam *ring)
2276{
2277 struct sh_eth_private *mdp = netdev_priv(ndev);
2278
2279 ring->rx_max_pending = RX_RING_MAX;
2280 ring->tx_max_pending = TX_RING_MAX;
2281 ring->rx_pending = mdp->num_rx_ring;
2282 ring->tx_pending = mdp->num_tx_ring;
2283}
2284
2285static int sh_eth_set_ringparam(struct net_device *ndev,
2286 struct ethtool_ringparam *ring)
2287{
2288 struct sh_eth_private *mdp = netdev_priv(ndev);
2289 int ret;
2290
2291 if (ring->tx_pending > TX_RING_MAX ||
2292 ring->rx_pending > RX_RING_MAX ||
2293 ring->tx_pending < TX_RING_MIN ||
2294 ring->rx_pending < RX_RING_MIN)
2295 return -EINVAL;
2296 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
2297 return -EINVAL;
2298
2299 if (netif_running(ndev)) {
Ben Hutchingsbd888912015-01-22 12:40:25 +00002300 netif_device_detach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002301 netif_tx_disable(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002302
Ben Hutchings283e38d2015-01-22 12:44:08 +00002303 /* Serialise with the interrupt handler and NAPI, then
2304 * disable interrupts. We have to clear the
2305 * irq_enabled flag first to ensure that interrupts
2306 * won't be re-enabled.
2307 */
2308 mdp->irq_enabled = false;
2309 synchronize_irq(ndev->irq);
2310 napi_synchronize(&mdp->napi);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002311 sh_eth_write(ndev, 0x0000, EESIPR);
Ben Hutchings283e38d2015-01-22 12:44:08 +00002312
Ben Hutchings740c7f32015-01-27 00:49:32 +00002313 sh_eth_dev_exit(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002314
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002315 /* Free all the skbuffs in the Rx queue and the DMA buffers. */
Ben Hutchings084236d2015-01-22 12:41:34 +00002316 sh_eth_ring_free(ndev);
Ben Hutchings084236d2015-01-22 12:41:34 +00002317 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002318
2319 /* Set new parameters */
2320 mdp->num_rx_ring = ring->rx_pending;
2321 mdp->num_tx_ring = ring->tx_pending;
2322
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002323 if (netif_running(ndev)) {
Ben Hutchings084236d2015-01-22 12:41:34 +00002324 ret = sh_eth_ring_init(ndev);
2325 if (ret < 0) {
2326 netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
2327 __func__);
2328 return ret;
2329 }
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002330 ret = sh_eth_dev_init(ndev);
Ben Hutchings084236d2015-01-22 12:41:34 +00002331 if (ret < 0) {
2332 netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
2333 __func__);
2334 return ret;
2335 }
2336
Ben Hutchingsbd888912015-01-22 12:40:25 +00002337 netif_device_attach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002338 }
2339
2340 return 0;
2341}
2342
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002343static void sh_eth_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2344{
2345 struct sh_eth_private *mdp = netdev_priv(ndev);
2346
2347 wol->supported = 0;
2348 wol->wolopts = 0;
2349
Geert Uytterhoevenb4580c92018-02-12 14:42:36 +01002350 if (mdp->cd->magic) {
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002351 wol->supported = WAKE_MAGIC;
2352 wol->wolopts = mdp->wol_enabled ? WAKE_MAGIC : 0;
2353 }
2354}
2355
2356static int sh_eth_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2357{
2358 struct sh_eth_private *mdp = netdev_priv(ndev);
2359
Geert Uytterhoevenb4580c92018-02-12 14:42:36 +01002360 if (!mdp->cd->magic || wol->wolopts & ~WAKE_MAGIC)
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002361 return -EOPNOTSUPP;
2362
2363 mdp->wol_enabled = !!(wol->wolopts & WAKE_MAGIC);
2364
2365 device_set_wakeup_enable(&mdp->pdev->dev, mdp->wol_enabled);
2366
2367 return 0;
2368}
2369
stephen hemminger9b07be42012-01-04 12:59:49 +00002370static const struct ethtool_ops sh_eth_ethtool_ops = {
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002371 .get_regs_len = sh_eth_get_regs_len,
2372 .get_regs = sh_eth_get_regs,
stephen hemminger9b07be42012-01-04 12:59:49 +00002373 .nway_reset = sh_eth_nway_reset,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002374 .get_msglevel = sh_eth_get_msglevel,
2375 .set_msglevel = sh_eth_set_msglevel,
stephen hemminger9b07be42012-01-04 12:59:49 +00002376 .get_link = ethtool_op_get_link,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002377 .get_strings = sh_eth_get_strings,
2378 .get_ethtool_stats = sh_eth_get_ethtool_stats,
2379 .get_sset_count = sh_eth_get_sset_count,
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002380 .get_ringparam = sh_eth_get_ringparam,
2381 .set_ringparam = sh_eth_set_ringparam,
Philippe Reynesf08aff42016-08-10 00:04:49 +02002382 .get_link_ksettings = sh_eth_get_link_ksettings,
2383 .set_link_ksettings = sh_eth_set_link_ksettings,
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002384 .get_wol = sh_eth_get_wol,
2385 .set_wol = sh_eth_set_wol,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002386};
2387
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002388/* network device open function */
2389static int sh_eth_open(struct net_device *ndev)
2390{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002391 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03002392 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002393
Magnus Dammbcd51492009-10-09 00:20:04 +00002394 pm_runtime_get_sync(&mdp->pdev->dev);
2395
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002396 napi_enable(&mdp->napi);
2397
Joe Perchesa0607fd2009-11-18 23:29:17 -08002398 ret = request_irq(ndev->irq, sh_eth_interrupt,
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +00002399 mdp->cd->irq_flags, ndev->name, ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002400 if (ret) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002401 netdev_err(ndev, "Can not assign IRQ number\n");
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002402 goto out_napi_off;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002403 }
2404
2405 /* Descriptor set */
2406 ret = sh_eth_ring_init(ndev);
2407 if (ret)
2408 goto out_free_irq;
2409
2410 /* device init */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002411 ret = sh_eth_dev_init(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002412 if (ret)
2413 goto out_free_irq;
2414
2415 /* PHY control start*/
2416 ret = sh_eth_phy_start(ndev);
2417 if (ret)
2418 goto out_free_irq;
2419
Sergei Shtylyovad846aa2016-03-14 01:09:53 +03002420 netif_start_queue(ndev);
2421
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002422 mdp->is_opened = 1;
2423
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002424 return ret;
2425
2426out_free_irq:
2427 free_irq(ndev->irq, ndev);
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002428out_napi_off:
2429 napi_disable(&mdp->napi);
Magnus Dammbcd51492009-10-09 00:20:04 +00002430 pm_runtime_put_sync(&mdp->pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002431 return ret;
2432}
2433
2434/* Timeout function */
2435static void sh_eth_tx_timeout(struct net_device *ndev)
2436{
2437 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002438 struct sh_eth_rxdesc *rxdesc;
2439 int i;
2440
2441 netif_stop_queue(ndev);
2442
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002443 netif_err(mdp, timer, ndev,
2444 "transmit timed out, status %8.8x, resetting...\n",
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01002445 sh_eth_read(ndev, EESR));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002446
2447 /* tx_errors count up */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002448 ndev->stats.tx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002449
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002450 /* Free all the skbuffs in the Rx queue. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002451 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002452 rxdesc = &mdp->rx_ring[i];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002453 rxdesc->status = cpu_to_le32(0);
2454 rxdesc->addr = cpu_to_le32(0xBADF00D0);
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002455 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002456 mdp->rx_skbuff[i] = NULL;
2457 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002458 for (i = 0; i < mdp->num_tx_ring; i++) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002459 dev_kfree_skb(mdp->tx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002460 mdp->tx_skbuff[i] = NULL;
2461 }
2462
2463 /* device init */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002464 sh_eth_dev_init(ndev);
Sergei Shtylyovad846aa2016-03-14 01:09:53 +03002465
2466 netif_start_queue(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002467}
2468
2469/* Packet transmit function */
2470static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
2471{
2472 struct sh_eth_private *mdp = netdev_priv(ndev);
2473 struct sh_eth_txdesc *txdesc;
Sergei Shtylyov12996532015-12-13 23:05:07 +03002474 dma_addr_t dma_addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002475 u32 entry;
Nobuhiro Iwamatsufb5e2f92008-11-17 20:29:58 +00002476 unsigned long flags;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002477
2478 spin_lock_irqsave(&mdp->lock, flags);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002479 if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03002480 if (!sh_eth_tx_free(ndev, true)) {
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002481 netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002482 netif_stop_queue(ndev);
2483 spin_unlock_irqrestore(&mdp->lock, flags);
Patrick McHardy5b548142009-06-12 06:22:29 +00002484 return NETDEV_TX_BUSY;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002485 }
2486 }
2487 spin_unlock_irqrestore(&mdp->lock, flags);
2488
Ben Hutchingsdacc73e2015-03-03 00:53:08 +00002489 if (skb_put_padto(skb, ETH_ZLEN))
Ben Hutchingseebfb642015-01-22 12:40:13 +00002490 return NETDEV_TX_OK;
2491
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002492 entry = mdp->cur_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002493 mdp->tx_skbuff[entry] = skb;
2494 txdesc = &mdp->tx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002495 /* soft swap. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002496 if (!mdp->cd->hw_swap)
Sergei Shtylyov3e230992015-12-13 21:27:04 +03002497 sh_eth_soft_swap(PTR_ALIGN(skb->data, 4), skb->len + 2);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01002498 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, skb->len,
Sergei Shtylyov12996532015-12-13 23:05:07 +03002499 DMA_TO_DEVICE);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01002500 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
Ben Hutchingsaa3933b2015-01-27 00:49:47 +00002501 kfree_skb(skb);
2502 return NETDEV_TX_OK;
2503 }
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002504 txdesc->addr = cpu_to_le32(dma_addr);
2505 txdesc->len = cpu_to_le32(skb->len << 16);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002506
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03002507 dma_wmb(); /* TACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002508 if (entry >= mdp->num_tx_ring - 1)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002509 txdesc->status |= cpu_to_le32(TD_TACT | TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002510 else
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002511 txdesc->status |= cpu_to_le32(TD_TACT);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002512
2513 mdp->cur_tx++;
2514
Sergei Shtylyov3e416992018-03-24 23:08:42 +03002515 if (!(sh_eth_read(ndev, EDTRR) & mdp->cd->edtrr_trns))
2516 sh_eth_write(ndev, mdp->cd->edtrr_trns, EDTRR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09002517
Patrick McHardy6ed10652009-06-23 06:03:08 +00002518 return NETDEV_TX_OK;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002519}
2520
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002521/* The statistics registers have write-clear behaviour, which means we
2522 * will lose any increment between the read and write. We mitigate
2523 * this by only clearing when we read a non-zero value, so we will
2524 * never falsely report a total of zero.
2525 */
2526static void
2527sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
2528{
2529 u32 delta = sh_eth_read(ndev, reg);
2530
2531 if (delta) {
2532 *stat += delta;
2533 sh_eth_write(ndev, 0, reg);
2534 }
2535}
2536
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002537static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
2538{
2539 struct sh_eth_private *mdp = netdev_priv(ndev);
2540
Sergei Shtylyovce9134d2018-03-24 23:11:19 +03002541 if (mdp->cd->no_tx_cntrs)
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002542 return &ndev->stats;
2543
2544 if (!mdp->is_opened)
2545 return &ndev->stats;
2546
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002547 sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
2548 sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
2549 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002550
Sergei Shtylyov4c1d4582018-03-24 23:12:54 +03002551 if (mdp->cd->cexcr) {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002552 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2553 CERCR);
2554 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2555 CEECR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002556 } else {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002557 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2558 CNDCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002559 }
2560
2561 return &ndev->stats;
2562}
2563
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002564/* device close function */
2565static int sh_eth_close(struct net_device *ndev)
2566{
2567 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002568
2569 netif_stop_queue(ndev);
2570
Ben Hutchings283e38d2015-01-22 12:44:08 +00002571 /* Serialise with the interrupt handler and NAPI, then disable
2572 * interrupts. We have to clear the irq_enabled flag first to
2573 * ensure that interrupts won't be re-enabled.
2574 */
2575 mdp->irq_enabled = false;
2576 synchronize_irq(ndev->irq);
2577 napi_disable(&mdp->napi);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002578 sh_eth_write(ndev, 0x0000, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002579
Ben Hutchings740c7f32015-01-27 00:49:32 +00002580 sh_eth_dev_exit(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002581
2582 /* PHY Disconnect */
Philippe Reynes9fd03752016-08-10 00:04:48 +02002583 if (ndev->phydev) {
2584 phy_stop(ndev->phydev);
2585 phy_disconnect(ndev->phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002586 }
2587
2588 free_irq(ndev->irq, ndev);
2589
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002590 /* Free all the skbuffs in the Rx queue and the DMA buffer. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002591 sh_eth_ring_free(ndev);
2592
Magnus Dammbcd51492009-10-09 00:20:04 +00002593 pm_runtime_put_sync(&mdp->pdev->dev);
2594
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002595 mdp->is_opened = 0;
2596
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002597 return 0;
2598}
2599
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002600/* ioctl to device function */
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002601static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002602{
Philippe Reynes9fd03752016-08-10 00:04:48 +02002603 struct phy_device *phydev = ndev->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002604
2605 if (!netif_running(ndev))
2606 return -EINVAL;
2607
2608 if (!phydev)
2609 return -ENODEV;
2610
Richard Cochran28b04112010-07-17 08:48:55 +00002611 return phy_mii_ioctl(phydev, rq, cmd);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002612}
2613
Niklas Söderlund78d61022017-06-12 10:39:03 +02002614static int sh_eth_change_mtu(struct net_device *ndev, int new_mtu)
2615{
2616 if (netif_running(ndev))
2617 return -EBUSY;
2618
2619 ndev->mtu = new_mtu;
2620 netdev_update_features(ndev);
2621
2622 return 0;
2623}
2624
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002625/* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002626static u32 sh_eth_tsu_get_post_mask(int entry)
2627{
2628 return 0x0f << (28 - ((entry % 8) * 4));
2629}
2630
2631static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
2632{
2633 return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
2634}
2635
2636static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
2637 int entry)
2638{
2639 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov77cb0652018-05-02 22:54:48 +03002640 int reg = TSU_POST1 + entry / 8;
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002641 u32 tmp;
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002642
Sergei Shtylyov77cb0652018-05-02 22:54:48 +03002643 tmp = sh_eth_tsu_read(mdp, reg);
2644 sh_eth_tsu_write(mdp, tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002645}
2646
2647static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
2648 int entry)
2649{
2650 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov77cb0652018-05-02 22:54:48 +03002651 int reg = TSU_POST1 + entry / 8;
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002652 u32 post_mask, ref_mask, tmp;
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002653
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002654 post_mask = sh_eth_tsu_get_post_mask(entry);
2655 ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
2656
Sergei Shtylyov77cb0652018-05-02 22:54:48 +03002657 tmp = sh_eth_tsu_read(mdp, reg);
2658 sh_eth_tsu_write(mdp, tmp & ~post_mask, reg);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002659
2660 /* If other port enables, the function returns "true" */
2661 return tmp & ref_mask;
2662}
2663
2664static int sh_eth_tsu_busy(struct net_device *ndev)
2665{
2666 int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
2667 struct sh_eth_private *mdp = netdev_priv(ndev);
2668
2669 while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
2670 udelay(10);
2671 timeout--;
2672 if (timeout <= 0) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002673 netdev_err(ndev, "%s: timeout\n", __func__);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002674 return -ETIMEDOUT;
2675 }
2676 }
2677
2678 return 0;
2679}
2680
2681static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
2682 const u8 *addr)
2683{
2684 u32 val;
2685
2686 val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
2687 iowrite32(val, reg);
2688 if (sh_eth_tsu_busy(ndev) < 0)
2689 return -EBUSY;
2690
2691 val = addr[4] << 8 | addr[5];
2692 iowrite32(val, reg + 4);
2693 if (sh_eth_tsu_busy(ndev) < 0)
2694 return -EBUSY;
2695
2696 return 0;
2697}
2698
2699static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
2700{
2701 u32 val;
2702
2703 val = ioread32(reg);
2704 addr[0] = (val >> 24) & 0xff;
2705 addr[1] = (val >> 16) & 0xff;
2706 addr[2] = (val >> 8) & 0xff;
2707 addr[3] = val & 0xff;
2708 val = ioread32(reg + 4);
2709 addr[4] = (val >> 8) & 0xff;
2710 addr[5] = val & 0xff;
2711}
2712
2713
2714static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
2715{
2716 struct sh_eth_private *mdp = netdev_priv(ndev);
2717 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2718 int i;
2719 u8 c_addr[ETH_ALEN];
2720
2721 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2722 sh_eth_tsu_read_entry(reg_offset, c_addr);
dingtianhongc4bde292013-12-30 15:41:17 +08002723 if (ether_addr_equal(addr, c_addr))
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002724 return i;
2725 }
2726
2727 return -ENOENT;
2728}
2729
2730static int sh_eth_tsu_find_empty(struct net_device *ndev)
2731{
2732 u8 blank[ETH_ALEN];
2733 int entry;
2734
2735 memset(blank, 0, sizeof(blank));
2736 entry = sh_eth_tsu_find_entry(ndev, blank);
2737 return (entry < 0) ? -ENOMEM : entry;
2738}
2739
2740static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
2741 int entry)
2742{
2743 struct sh_eth_private *mdp = netdev_priv(ndev);
2744 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2745 int ret;
2746 u8 blank[ETH_ALEN];
2747
2748 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
2749 ~(1 << (31 - entry)), TSU_TEN);
2750
2751 memset(blank, 0, sizeof(blank));
2752 ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
2753 if (ret < 0)
2754 return ret;
2755 return 0;
2756}
2757
2758static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
2759{
2760 struct sh_eth_private *mdp = netdev_priv(ndev);
2761 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2762 int i, ret;
2763
2764 if (!mdp->cd->tsu)
2765 return 0;
2766
2767 i = sh_eth_tsu_find_entry(ndev, addr);
2768 if (i < 0) {
2769 /* No entry found, create one */
2770 i = sh_eth_tsu_find_empty(ndev);
2771 if (i < 0)
2772 return -ENOMEM;
2773 ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
2774 if (ret < 0)
2775 return ret;
2776
2777 /* Enable the entry */
2778 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
2779 (1 << (31 - i)), TSU_TEN);
2780 }
2781
2782 /* Entry found or created, enable POST */
2783 sh_eth_tsu_enable_cam_entry_post(ndev, i);
2784
2785 return 0;
2786}
2787
2788static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
2789{
2790 struct sh_eth_private *mdp = netdev_priv(ndev);
2791 int i, ret;
2792
2793 if (!mdp->cd->tsu)
2794 return 0;
2795
2796 i = sh_eth_tsu_find_entry(ndev, addr);
2797 if (i) {
2798 /* Entry found */
2799 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2800 goto done;
2801
2802 /* Disable the entry if both ports was disabled */
2803 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2804 if (ret < 0)
2805 return ret;
2806 }
2807done:
2808 return 0;
2809}
2810
2811static int sh_eth_tsu_purge_all(struct net_device *ndev)
2812{
2813 struct sh_eth_private *mdp = netdev_priv(ndev);
2814 int i, ret;
2815
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002816 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002817 return 0;
2818
2819 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
2820 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2821 continue;
2822
2823 /* Disable the entry if both ports was disabled */
2824 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2825 if (ret < 0)
2826 return ret;
2827 }
2828
2829 return 0;
2830}
2831
2832static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
2833{
2834 struct sh_eth_private *mdp = netdev_priv(ndev);
2835 u8 addr[ETH_ALEN];
2836 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2837 int i;
2838
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002839 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002840 return;
2841
2842 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2843 sh_eth_tsu_read_entry(reg_offset, addr);
2844 if (is_multicast_ether_addr(addr))
2845 sh_eth_tsu_del_entry(ndev, addr);
2846 }
2847}
2848
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002849/* Update promiscuous flag and multicast filter */
2850static void sh_eth_set_rx_mode(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002851{
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002852 struct sh_eth_private *mdp = netdev_priv(ndev);
2853 u32 ecmr_bits;
2854 int mcast_all = 0;
2855 unsigned long flags;
2856
2857 spin_lock_irqsave(&mdp->lock, flags);
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002858 /* Initial condition is MCT = 1, PRM = 0.
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002859 * Depending on ndev->flags, set PRM or clear MCT
2860 */
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002861 ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
2862 if (mdp->cd->tsu)
2863 ecmr_bits |= ECMR_MCT;
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002864
2865 if (!(ndev->flags & IFF_MULTICAST)) {
2866 sh_eth_tsu_purge_mcast(ndev);
2867 mcast_all = 1;
2868 }
2869 if (ndev->flags & IFF_ALLMULTI) {
2870 sh_eth_tsu_purge_mcast(ndev);
2871 ecmr_bits &= ~ECMR_MCT;
2872 mcast_all = 1;
2873 }
2874
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002875 if (ndev->flags & IFF_PROMISC) {
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002876 sh_eth_tsu_purge_all(ndev);
2877 ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
2878 } else if (mdp->cd->tsu) {
2879 struct netdev_hw_addr *ha;
2880 netdev_for_each_mc_addr(ha, ndev) {
2881 if (mcast_all && is_multicast_ether_addr(ha->addr))
2882 continue;
2883
2884 if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
2885 if (!mcast_all) {
2886 sh_eth_tsu_purge_mcast(ndev);
2887 ecmr_bits &= ~ECMR_MCT;
2888 mcast_all = 1;
2889 }
2890 }
2891 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002892 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002893
2894 /* update the ethernet mode */
2895 sh_eth_write(ndev, ecmr_bits, ECMR);
2896
2897 spin_unlock_irqrestore(&mdp->lock, flags);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002898}
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002899
2900static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
2901{
2902 if (!mdp->port)
2903 return TSU_VTAG0;
2904 else
2905 return TSU_VTAG1;
2906}
2907
Patrick McHardy80d5c362013-04-19 02:04:28 +00002908static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
2909 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002910{
2911 struct sh_eth_private *mdp = netdev_priv(ndev);
2912 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2913
2914 if (unlikely(!mdp->cd->tsu))
2915 return -EPERM;
2916
2917 /* No filtering if vid = 0 */
2918 if (!vid)
2919 return 0;
2920
2921 mdp->vlan_num_ids++;
2922
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002923 /* The controller has one VLAN tag HW filter. So, if the filter is
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002924 * already enabled, the driver disables it and the filte
2925 */
2926 if (mdp->vlan_num_ids > 1) {
2927 /* disable VLAN filter */
2928 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2929 return 0;
2930 }
2931
2932 sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
2933 vtag_reg_index);
2934
2935 return 0;
2936}
2937
Patrick McHardy80d5c362013-04-19 02:04:28 +00002938static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
2939 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002940{
2941 struct sh_eth_private *mdp = netdev_priv(ndev);
2942 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2943
2944 if (unlikely(!mdp->cd->tsu))
2945 return -EPERM;
2946
2947 /* No filtering if vid = 0 */
2948 if (!vid)
2949 return 0;
2950
2951 mdp->vlan_num_ids--;
2952 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2953
2954 return 0;
2955}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002956
2957/* SuperH's TSU register init function */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002958static void sh_eth_tsu_init(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002959{
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +03002960 if (!mdp->cd->dual_port) {
Simon Hormandb893472014-01-17 09:22:28 +09002961 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
Chris Brandte1487882016-09-07 14:57:09 -04002962 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL,
2963 TSU_FWSLC); /* Enable POST registers */
Simon Hormandb893472014-01-17 09:22:28 +09002964 return;
2965 }
2966
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002967 sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
2968 sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
2969 sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
2970 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
2971 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
2972 sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
2973 sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
2974 sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
2975 sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
2976 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
Sergei Shtylyov4869a142018-02-24 20:28:16 +03002977 sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
2978 sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002979 sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
2980 sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
2981 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2982 sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
2983 sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
2984 sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
2985 sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002986}
2987
2988/* MDIO bus release function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002989static int sh_mdio_release(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002990{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002991 /* unregister mdio bus */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002992 mdiobus_unregister(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002993
2994 /* free bitbang info */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002995 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002996
2997 return 0;
2998}
2999
3000/* MDIO bus init function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003001static int sh_mdio_init(struct sh_eth_private *mdp,
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00003002 struct sh_eth_plat_data *pd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003003{
Andrew Lunne7f4dc32016-01-06 20:11:15 +01003004 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003005 struct bb_info *bitbang;
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003006 struct platform_device *pdev = mdp->pdev;
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01003007 struct device *dev = &mdp->pdev->dev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003008
3009 /* create bit control struct for PHY */
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01003010 bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
Laurent Pinchartf738a132014-03-20 15:00:35 +01003011 if (!bitbang)
3012 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003013
3014 /* bitbang init */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00003015 bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00003016 bitbang->set_gate = pd->set_mdio_gate;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003017 bitbang->ctrl.ops = &bb_ops;
3018
Stefan Weilc2e07b32010-08-03 19:44:52 +02003019 /* MII controller setting */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003020 mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
Laurent Pinchartf738a132014-03-20 15:00:35 +01003021 if (!mdp->mii_bus)
3022 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003023
3024 /* Hook up MII support for ethtool */
3025 mdp->mii_bus->name = "sh_mii";
Laurent Pincharta5bd60602014-03-20 15:00:32 +01003026 mdp->mii_bus->parent = dev;
Florian Fainelli5278fb52012-01-09 23:59:17 +00003027 snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003028 pdev->name, pdev->id);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003029
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003030 /* register MDIO bus */
Florian Fainelli00e798c2018-05-15 16:56:19 -07003031 if (pd->phy_irq > 0)
3032 mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
Ben Dooks702eca02014-03-12 17:47:40 +00003033
Florian Fainelli00e798c2018-05-15 16:56:19 -07003034 ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003035 if (ret)
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003036 goto out_free_bus;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003037
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003038 return 0;
3039
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003040out_free_bus:
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07003041 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003042 return ret;
3043}
3044
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003045static const u16 *sh_eth_get_register_offset(int register_type)
3046{
3047 const u16 *reg_offset = NULL;
3048
3049 switch (register_type) {
3050 case SH_ETH_REG_GIGABIT:
3051 reg_offset = sh_eth_offset_gigabit;
3052 break;
Simon Hormandb893472014-01-17 09:22:28 +09003053 case SH_ETH_REG_FAST_RZ:
3054 reg_offset = sh_eth_offset_fast_rz;
3055 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +00003056 case SH_ETH_REG_FAST_RCAR:
3057 reg_offset = sh_eth_offset_fast_rcar;
3058 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003059 case SH_ETH_REG_FAST_SH4:
3060 reg_offset = sh_eth_offset_fast_sh4;
3061 break;
3062 case SH_ETH_REG_FAST_SH3_SH2:
3063 reg_offset = sh_eth_offset_fast_sh3_sh2;
3064 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003065 }
3066
3067 return reg_offset;
3068}
3069
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003070static const struct net_device_ops sh_eth_netdev_ops = {
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003071 .ndo_open = sh_eth_open,
3072 .ndo_stop = sh_eth_close,
3073 .ndo_start_xmit = sh_eth_start_xmit,
3074 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00003075 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003076 .ndo_tx_timeout = sh_eth_tx_timeout,
3077 .ndo_do_ioctl = sh_eth_do_ioctl,
Niklas Söderlund78d61022017-06-12 10:39:03 +02003078 .ndo_change_mtu = sh_eth_change_mtu,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003079 .ndo_validate_addr = eth_validate_addr,
3080 .ndo_set_mac_address = eth_mac_addr,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003081};
3082
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003083static const struct net_device_ops sh_eth_netdev_ops_tsu = {
3084 .ndo_open = sh_eth_open,
3085 .ndo_stop = sh_eth_close,
3086 .ndo_start_xmit = sh_eth_start_xmit,
3087 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00003088 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003089 .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
3090 .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
3091 .ndo_tx_timeout = sh_eth_tx_timeout,
3092 .ndo_do_ioctl = sh_eth_do_ioctl,
Niklas Söderlund78d61022017-06-12 10:39:03 +02003093 .ndo_change_mtu = sh_eth_change_mtu,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003094 .ndo_validate_addr = eth_validate_addr,
3095 .ndo_set_mac_address = eth_mac_addr,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003096};
3097
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003098#ifdef CONFIG_OF
3099static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
3100{
3101 struct device_node *np = dev->of_node;
3102 struct sh_eth_plat_data *pdata;
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003103 const char *mac_addr;
3104
3105 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
3106 if (!pdata)
3107 return NULL;
3108
3109 pdata->phy_interface = of_get_phy_mode(np);
3110
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003111 mac_addr = of_get_mac_address(np);
3112 if (mac_addr)
3113 memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
3114
3115 pdata->no_ether_link =
3116 of_property_read_bool(np, "renesas,no-ether-link");
3117 pdata->ether_link_active_low =
3118 of_property_read_bool(np, "renesas,ether-link-active-low");
3119
3120 return pdata;
3121}
3122
3123static const struct of_device_id sh_eth_match_table[] = {
3124 { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
Simon Horman6c4b2f72017-10-18 09:21:27 +02003125 { .compatible = "renesas,ether-r8a7743", .data = &rcar_gen2_data },
3126 { .compatible = "renesas,ether-r8a7745", .data = &rcar_gen2_data },
3127 { .compatible = "renesas,ether-r8a7778", .data = &rcar_gen1_data },
3128 { .compatible = "renesas,ether-r8a7779", .data = &rcar_gen1_data },
3129 { .compatible = "renesas,ether-r8a7790", .data = &rcar_gen2_data },
3130 { .compatible = "renesas,ether-r8a7791", .data = &rcar_gen2_data },
3131 { .compatible = "renesas,ether-r8a7793", .data = &rcar_gen2_data },
3132 { .compatible = "renesas,ether-r8a7794", .data = &rcar_gen2_data },
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003133 { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
Simon Hormanb4804e02017-10-18 09:21:28 +02003134 { .compatible = "renesas,rcar-gen1-ether", .data = &rcar_gen1_data },
3135 { .compatible = "renesas,rcar-gen2-ether", .data = &rcar_gen2_data },
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003136 { }
3137};
3138MODULE_DEVICE_TABLE(of, sh_eth_match_table);
3139#else
3140static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
3141{
3142 return NULL;
3143}
3144#endif
3145
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003146static int sh_eth_drv_probe(struct platform_device *pdev)
3147{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003148 struct resource *res;
Jingoo Han0b76b862013-08-30 14:00:11 +09003149 struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003150 const struct platform_device_id *id = platform_get_device_id(pdev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03003151 struct sh_eth_private *mdp;
3152 struct net_device *ndev;
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003153 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003154
3155 /* get base addr */
3156 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003157
3158 ndev = alloc_etherdev(sizeof(struct sh_eth_private));
Laurent Pinchartf738a132014-03-20 15:00:35 +01003159 if (!ndev)
3160 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003161
Ben Dooksb5893a02014-03-21 12:09:14 +01003162 pm_runtime_enable(&pdev->dev);
3163 pm_runtime_get_sync(&pdev->dev);
3164
roel kluincc3c0802008-09-10 19:22:44 +02003165 ret = platform_get_irq(pdev, 0);
Sergei Shtylyov7a468ac2015-08-28 16:56:01 +03003166 if (ret < 0)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003167 goto out_release;
roel kluincc3c0802008-09-10 19:22:44 +02003168 ndev->irq = ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003169
3170 SET_NETDEV_DEV(ndev, &pdev->dev);
3171
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003172 mdp = netdev_priv(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00003173 mdp->num_tx_ring = TX_RING_SIZE;
3174 mdp->num_rx_ring = RX_RING_SIZE;
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003175 mdp->addr = devm_ioremap_resource(&pdev->dev, res);
3176 if (IS_ERR(mdp->addr)) {
3177 ret = PTR_ERR(mdp->addr);
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00003178 goto out_release;
3179 }
3180
Varka Bhadramc9608042014-10-24 07:42:09 +05303181 ndev->base_addr = res->start;
3182
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003183 spin_lock_init(&mdp->lock);
Magnus Dammbcd51492009-10-09 00:20:04 +00003184 mdp->pdev = pdev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003185
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003186 if (pdev->dev.of_node)
3187 pd = sh_eth_parse_dt(&pdev->dev);
Sergei Shtylyov3b4c5cb2013-10-30 23:30:19 +03003188 if (!pd) {
3189 dev_err(&pdev->dev, "no platform data\n");
3190 ret = -EINVAL;
3191 goto out_release;
3192 }
3193
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003194 /* get PHY ID */
Yoshinori Sato71557a32008-08-06 19:49:00 -04003195 mdp->phy_id = pd->phy;
Yoshihiro Shimodae47c9052011-03-07 21:59:45 +00003196 mdp->phy_interface = pd->phy_interface;
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00003197 mdp->no_ether_link = pd->no_ether_link;
3198 mdp->ether_link_active_low = pd->ether_link_active_low;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003199
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003200 /* set cpu data */
Wolfram Sang42a67c92016-03-01 17:37:59 +01003201 if (id)
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003202 mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
Wolfram Sang42a67c92016-03-01 17:37:59 +01003203 else
3204 mdp->cd = (struct sh_eth_cpu_data *)of_device_get_match_data(&pdev->dev);
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003205
Sergei Shtylyova3153d82013-08-18 03:11:28 +04003206 mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
Sergei Shtylyov264be2f2014-03-15 03:11:24 +03003207 if (!mdp->reg_offset) {
3208 dev_err(&pdev->dev, "Unknown register type (%d)\n",
3209 mdp->cd->register_type);
3210 ret = -EINVAL;
3211 goto out_release;
3212 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003213 sh_eth_set_default_cpu_data(mdp->cd);
3214
Niklas Söderlund78d61022017-06-12 10:39:03 +02003215 /* User's manual states max MTU should be 2048 but due to the
3216 * alignment calculations in sh_eth_ring_init() the practical
3217 * MTU is a bit less. Maybe this can be optimized some more.
3218 */
3219 ndev->max_mtu = 2000 - (ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN);
3220 ndev->min_mtu = ETH_MIN_MTU;
3221
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003222 /* set function */
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003223 if (mdp->cd->tsu)
3224 ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
3225 else
3226 ndev->netdev_ops = &sh_eth_netdev_ops;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003227 ndev->ethtool_ops = &sh_eth_ethtool_ops;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003228 ndev->watchdog_timeo = TX_TIMEOUT;
3229
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00003230 /* debug message level */
3231 mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003232
3233 /* read and set MAC address */
Magnus Damm748031f2009-10-09 00:17:14 +00003234 read_mac_address(ndev, pd->mac_addr);
Sergei Shtylyovff6e7222013-04-29 09:49:42 +00003235 if (!is_valid_ether_addr(ndev->dev_addr)) {
3236 dev_warn(&pdev->dev,
3237 "no valid MAC address supplied, using a random one.\n");
3238 eth_hw_addr_random(ndev);
3239 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003240
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003241 if (mdp->cd->tsu) {
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003242 int port = pdev->id < 0 ? 0 : pdev->id % 2;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003243 struct resource *rtsu;
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003244
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003245 rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003246 if (!rtsu) {
3247 dev_err(&pdev->dev, "no TSU resource\n");
3248 ret = -ENODEV;
3249 goto out_release;
3250 }
3251 /* We can only request the TSU region for the first port
3252 * of the two sharing this TSU for the probe to succeed...
3253 */
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003254 if (port == 0 &&
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003255 !devm_request_mem_region(&pdev->dev, rtsu->start,
3256 resource_size(rtsu),
3257 dev_name(&pdev->dev))) {
3258 dev_err(&pdev->dev, "can't request TSU resource.\n");
3259 ret = -EBUSY;
3260 goto out_release;
3261 }
Sergei Shtylyov3e14c962018-01-14 20:47:43 +03003262 /* ioremap the TSU registers */
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003263 mdp->tsu_addr = devm_ioremap(&pdev->dev, rtsu->start,
3264 resource_size(rtsu));
3265 if (!mdp->tsu_addr) {
3266 dev_err(&pdev->dev, "TSU region ioremap() failed.\n");
3267 ret = -ENOMEM;
Sergei Shtylyovfc0c0902013-03-19 13:41:32 +00003268 goto out_release;
3269 }
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003270 mdp->port = port;
Patrick McHardyf6469682013-04-19 02:04:27 +00003271 ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003272
Sergei Shtylyov3e14c962018-01-14 20:47:43 +03003273 /* Need to init only the first port of the two sharing a TSU */
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003274 if (port == 0) {
Sergei Shtylyov3e14c962018-01-14 20:47:43 +03003275 if (mdp->cd->chip_reset)
3276 mdp->cd->chip_reset(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003277
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00003278 /* TSU init (Init only)*/
3279 sh_eth_tsu_init(mdp);
3280 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003281 }
3282
Hisashi Nakamura966d6db2014-11-13 15:54:05 +09003283 if (mdp->cd->rmiimode)
3284 sh_eth_write(ndev, 0x1, RMIIMODE);
3285
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003286 /* MDIO bus init */
3287 ret = sh_mdio_init(mdp, pd);
3288 if (ret) {
Geert Uytterhoevenb7ce5202017-05-18 15:01:35 +02003289 if (ret != -EPROBE_DEFER)
3290 dev_err(&pdev->dev, "MDIO init failed: %d\n", ret);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003291 goto out_release;
3292 }
3293
Sergei Shtylyov37191092013-06-19 23:30:23 +04003294 netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
3295
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003296 /* network device register */
3297 ret = register_netdev(ndev);
3298 if (ret)
Sergei Shtylyov37191092013-06-19 23:30:23 +04003299 goto out_napi_del;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003300
Geert Uytterhoevenb4580c92018-02-12 14:42:36 +01003301 if (mdp->cd->magic)
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003302 device_set_wakeup_capable(&pdev->dev, 1);
3303
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003304 /* print device information */
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +03003305 netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
3306 (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003307
Ben Dooksb5893a02014-03-21 12:09:14 +01003308 pm_runtime_put(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003309 platform_set_drvdata(pdev, ndev);
3310
3311 return ret;
3312
Sergei Shtylyov37191092013-06-19 23:30:23 +04003313out_napi_del:
3314 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003315 sh_mdio_release(mdp);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003316
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003317out_release:
3318 /* net_dev free */
Sergei Shtylyov4282fc42017-12-31 21:41:36 +03003319 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003320
Ben Dooksb5893a02014-03-21 12:09:14 +01003321 pm_runtime_put(&pdev->dev);
3322 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003323 return ret;
3324}
3325
3326static int sh_eth_drv_remove(struct platform_device *pdev)
3327{
3328 struct net_device *ndev = platform_get_drvdata(pdev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003329 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003330
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003331 unregister_netdev(ndev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003332 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003333 sh_mdio_release(mdp);
Magnus Dammbcd51492009-10-09 00:20:04 +00003334 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003335 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003336
3337 return 0;
3338}
3339
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003340#ifdef CONFIG_PM
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003341#ifdef CONFIG_PM_SLEEP
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003342static int sh_eth_wol_setup(struct net_device *ndev)
3343{
3344 struct sh_eth_private *mdp = netdev_priv(ndev);
3345
3346 /* Only allow ECI interrupts */
3347 synchronize_irq(ndev->irq);
3348 napi_disable(&mdp->napi);
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03003349 sh_eth_write(ndev, EESIPR_ECIIP, EESIPR);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003350
3351 /* Enable MagicPacket */
Niklas Söderlund5e2ed132017-02-01 15:41:54 +01003352 sh_eth_modify(ndev, ECMR, ECMR_MPDE, ECMR_MPDE);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003353
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003354 return enable_irq_wake(ndev->irq);
3355}
3356
3357static int sh_eth_wol_restore(struct net_device *ndev)
3358{
3359 struct sh_eth_private *mdp = netdev_priv(ndev);
3360 int ret;
3361
3362 napi_enable(&mdp->napi);
3363
3364 /* Disable MagicPacket */
3365 sh_eth_modify(ndev, ECMR, ECMR_MPDE, 0);
3366
3367 /* The device needs to be reset to restore MagicPacket logic
3368 * for next wakeup. If we close and open the device it will
3369 * both be reset and all registers restored. This is what
3370 * happens during suspend and resume without WoL enabled.
3371 */
3372 ret = sh_eth_close(ndev);
3373 if (ret < 0)
3374 return ret;
3375 ret = sh_eth_open(ndev);
3376 if (ret < 0)
3377 return ret;
3378
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003379 return disable_irq_wake(ndev->irq);
3380}
3381
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003382static int sh_eth_suspend(struct device *dev)
3383{
3384 struct net_device *ndev = dev_get_drvdata(dev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003385 struct sh_eth_private *mdp = netdev_priv(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003386 int ret = 0;
3387
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003388 if (!netif_running(ndev))
3389 return 0;
3390
3391 netif_device_detach(ndev);
3392
3393 if (mdp->wol_enabled)
3394 ret = sh_eth_wol_setup(ndev);
3395 else
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003396 ret = sh_eth_close(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003397
3398 return ret;
3399}
3400
3401static int sh_eth_resume(struct device *dev)
3402{
3403 struct net_device *ndev = dev_get_drvdata(dev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003404 struct sh_eth_private *mdp = netdev_priv(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003405 int ret = 0;
3406
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003407 if (!netif_running(ndev))
3408 return 0;
3409
3410 if (mdp->wol_enabled)
3411 ret = sh_eth_wol_restore(ndev);
3412 else
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003413 ret = sh_eth_open(ndev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003414
3415 if (ret < 0)
3416 return ret;
3417
3418 netif_device_attach(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003419
3420 return ret;
3421}
3422#endif
3423
Magnus Dammbcd51492009-10-09 00:20:04 +00003424static int sh_eth_runtime_nop(struct device *dev)
3425{
Sergei Shtylyov128296f2014-01-03 15:52:22 +03003426 /* Runtime PM callback shared between ->runtime_suspend()
Magnus Dammbcd51492009-10-09 00:20:04 +00003427 * and ->runtime_resume(). Simply returns success.
3428 *
3429 * This driver re-initializes all registers after
3430 * pm_runtime_get_sync() anyway so there is no need
3431 * to save and restore registers here.
3432 */
3433 return 0;
3434}
3435
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003436static const struct dev_pm_ops sh_eth_dev_pm_ops = {
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003437 SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
Mikhail Ulyanove7d7e892015-01-22 01:18:44 +03003438 SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
Magnus Dammbcd51492009-10-09 00:20:04 +00003439};
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003440#define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
3441#else
3442#define SH_ETH_PM_OPS NULL
3443#endif
Magnus Dammbcd51492009-10-09 00:20:04 +00003444
Arvind Yadavef00df82017-08-13 16:42:42 +05303445static const struct platform_device_id sh_eth_id_table[] = {
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +00003446 { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +00003447 { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +00003448 { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003449 { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
Sergei Shtylyov24549e22013-06-07 13:59:21 +00003450 { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
3451 { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003452 { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003453 { }
3454};
3455MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
3456
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003457static struct platform_driver sh_eth_driver = {
3458 .probe = sh_eth_drv_probe,
3459 .remove = sh_eth_drv_remove,
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003460 .id_table = sh_eth_id_table,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003461 .driver = {
3462 .name = CARDNAME,
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003463 .pm = SH_ETH_PM_OPS,
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003464 .of_match_table = of_match_ptr(sh_eth_match_table),
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003465 },
3466};
3467
Axel Lindb62f682011-11-27 16:44:17 +00003468module_platform_driver(sh_eth_driver);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003469
3470MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
3471MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
3472MODULE_LICENSE("GPL v2");