blob: b6b90a6314e31d2d59223c7b57ff8e47d49f66c4 [file] [log] [blame]
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001/* SuperH Ethernet device driver
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002 *
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03003 * Copyright (C) 2014 Renesas Electronics Corporation
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +00004 * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
Sergei Shtylyovb356e972014-02-18 03:12:43 +03005 * Copyright (C) 2008-2014 Renesas Solutions Corp.
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03006 * Copyright (C) 2013-2017 Cogent Embedded, Inc.
Ben Dooks702eca02014-03-12 17:47:40 +00007 * Copyright (C) 2014 Codethink Limited
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07008 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms and conditions of the GNU General Public License,
11 * version 2, as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 */
21
Yoshihiro Shimoda06540112011-09-29 17:16:57 +000022#include <linux/module.h>
23#include <linux/kernel.h>
24#include <linux/spinlock.h>
David S. Miller823dcd22011-08-20 10:39:12 -070025#include <linux/interrupt.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070026#include <linux/dma-mapping.h>
27#include <linux/etherdevice.h>
28#include <linux/delay.h>
29#include <linux/platform_device.h>
30#include <linux/mdio-bitbang.h>
31#include <linux/netdevice.h>
Sergei Shtylyovb356e972014-02-18 03:12:43 +030032#include <linux/of.h>
33#include <linux/of_device.h>
34#include <linux/of_irq.h>
35#include <linux/of_net.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070036#include <linux/phy.h>
37#include <linux/cache.h>
38#include <linux/io.h>
Magnus Dammbcd51492009-10-09 00:20:04 +000039#include <linux/pm_runtime.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000041#include <linux/ethtool.h>
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +000042#include <linux/if_vlan.h>
Yoshihiro Shimodad4fa0e32011-09-27 21:49:12 +000043#include <linux/sh_eth.h>
Ben Dooks702eca02014-03-12 17:47:40 +000044#include <linux/of_mdio.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070045
46#include "sh_eth.h"
47
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000048#define SH_ETH_DEF_MSG_ENABLE \
49 (NETIF_MSG_LINK | \
50 NETIF_MSG_TIMER | \
51 NETIF_MSG_RX_ERR| \
52 NETIF_MSG_TX_ERR)
53
Sergei Shtylyov2274d372015-12-13 01:44:50 +030054#define SH_ETH_OFFSET_INVALID ((u16)~0)
55
Ben Hutchings33657112015-02-26 20:34:14 +000056#define SH_ETH_OFFSET_DEFAULTS \
57 [0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID
58
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000059static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +000060 SH_ETH_OFFSET_DEFAULTS,
61
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000062 [EDSR] = 0x0000,
63 [EDMR] = 0x0400,
64 [EDTRR] = 0x0408,
65 [EDRRR] = 0x0410,
66 [EESR] = 0x0428,
67 [EESIPR] = 0x0430,
68 [TDLAR] = 0x0010,
69 [TDFAR] = 0x0014,
70 [TDFXR] = 0x0018,
71 [TDFFR] = 0x001c,
72 [RDLAR] = 0x0030,
73 [RDFAR] = 0x0034,
74 [RDFXR] = 0x0038,
75 [RDFFR] = 0x003c,
76 [TRSCER] = 0x0438,
77 [RMFCR] = 0x0440,
78 [TFTR] = 0x0448,
79 [FDR] = 0x0450,
80 [RMCR] = 0x0458,
81 [RPADIR] = 0x0460,
82 [FCFTR] = 0x0468,
83 [CSMR] = 0x04E4,
84
85 [ECMR] = 0x0500,
86 [ECSR] = 0x0510,
87 [ECSIPR] = 0x0518,
88 [PIR] = 0x0520,
89 [PSR] = 0x0528,
90 [PIPR] = 0x052c,
91 [RFLR] = 0x0508,
92 [APR] = 0x0554,
93 [MPR] = 0x0558,
94 [PFTCR] = 0x055c,
95 [PFRCR] = 0x0560,
96 [TPAUSER] = 0x0564,
97 [GECMR] = 0x05b0,
98 [BCULR] = 0x05b4,
99 [MAHR] = 0x05c0,
100 [MALR] = 0x05c8,
101 [TROCR] = 0x0700,
102 [CDCR] = 0x0708,
103 [LCCR] = 0x0710,
104 [CEFCR] = 0x0740,
105 [FRECR] = 0x0748,
106 [TSFRCR] = 0x0750,
107 [TLFRCR] = 0x0758,
108 [RFCR] = 0x0760,
109 [CERCR] = 0x0768,
110 [CEECR] = 0x0770,
111 [MAFCR] = 0x0778,
112 [RMII_MII] = 0x0790,
113
114 [ARSTR] = 0x0000,
115 [TSU_CTRST] = 0x0004,
116 [TSU_FWEN0] = 0x0010,
117 [TSU_FWEN1] = 0x0014,
118 [TSU_FCM] = 0x0018,
119 [TSU_BSYSL0] = 0x0020,
120 [TSU_BSYSL1] = 0x0024,
121 [TSU_PRISL0] = 0x0028,
122 [TSU_PRISL1] = 0x002c,
123 [TSU_FWSL0] = 0x0030,
124 [TSU_FWSL1] = 0x0034,
125 [TSU_FWSLC] = 0x0038,
Sergei Shtylyov4869a142018-02-24 20:28:16 +0300126 [TSU_QTAGM0] = 0x0040,
127 [TSU_QTAGM1] = 0x0044,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000128 [TSU_FWSR] = 0x0050,
129 [TSU_FWINMK] = 0x0054,
130 [TSU_ADQT0] = 0x0048,
131 [TSU_ADQT1] = 0x004c,
132 [TSU_VTAG0] = 0x0058,
133 [TSU_VTAG1] = 0x005c,
134 [TSU_ADSBSY] = 0x0060,
135 [TSU_TEN] = 0x0064,
136 [TSU_POST1] = 0x0070,
137 [TSU_POST2] = 0x0074,
138 [TSU_POST3] = 0x0078,
139 [TSU_POST4] = 0x007c,
140 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000141
142 [TXNLCR0] = 0x0080,
143 [TXALCR0] = 0x0084,
144 [RXNLCR0] = 0x0088,
145 [RXALCR0] = 0x008c,
146 [FWNLCR0] = 0x0090,
147 [FWALCR0] = 0x0094,
148 [TXNLCR1] = 0x00a0,
Sergei Shtylyov50f3d742018-01-07 00:26:47 +0300149 [TXALCR1] = 0x00a4,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000150 [RXNLCR1] = 0x00a8,
151 [RXALCR1] = 0x00ac,
152 [FWNLCR1] = 0x00b0,
153 [FWALCR1] = 0x00b4,
154};
155
Simon Hormandb893472014-01-17 09:22:28 +0900156static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000157 SH_ETH_OFFSET_DEFAULTS,
158
Simon Hormandb893472014-01-17 09:22:28 +0900159 [EDSR] = 0x0000,
160 [EDMR] = 0x0400,
161 [EDTRR] = 0x0408,
162 [EDRRR] = 0x0410,
163 [EESR] = 0x0428,
164 [EESIPR] = 0x0430,
165 [TDLAR] = 0x0010,
166 [TDFAR] = 0x0014,
167 [TDFXR] = 0x0018,
168 [TDFFR] = 0x001c,
169 [RDLAR] = 0x0030,
170 [RDFAR] = 0x0034,
171 [RDFXR] = 0x0038,
172 [RDFFR] = 0x003c,
173 [TRSCER] = 0x0438,
174 [RMFCR] = 0x0440,
175 [TFTR] = 0x0448,
176 [FDR] = 0x0450,
177 [RMCR] = 0x0458,
178 [RPADIR] = 0x0460,
179 [FCFTR] = 0x0468,
180 [CSMR] = 0x04E4,
181
182 [ECMR] = 0x0500,
183 [RFLR] = 0x0508,
184 [ECSR] = 0x0510,
185 [ECSIPR] = 0x0518,
186 [PIR] = 0x0520,
187 [APR] = 0x0554,
188 [MPR] = 0x0558,
189 [PFTCR] = 0x055c,
190 [PFRCR] = 0x0560,
191 [TPAUSER] = 0x0564,
192 [MAHR] = 0x05c0,
193 [MALR] = 0x05c8,
194 [CEFCR] = 0x0740,
195 [FRECR] = 0x0748,
196 [TSFRCR] = 0x0750,
197 [TLFRCR] = 0x0758,
198 [RFCR] = 0x0760,
199 [MAFCR] = 0x0778,
200
201 [ARSTR] = 0x0000,
202 [TSU_CTRST] = 0x0004,
Chris Brandte1487882016-09-07 14:57:09 -0400203 [TSU_FWSLC] = 0x0038,
Simon Hormandb893472014-01-17 09:22:28 +0900204 [TSU_VTAG0] = 0x0058,
205 [TSU_ADSBSY] = 0x0060,
206 [TSU_TEN] = 0x0064,
Chris Brandte1487882016-09-07 14:57:09 -0400207 [TSU_POST1] = 0x0070,
208 [TSU_POST2] = 0x0074,
209 [TSU_POST3] = 0x0078,
210 [TSU_POST4] = 0x007c,
Simon Hormandb893472014-01-17 09:22:28 +0900211 [TSU_ADRH0] = 0x0100,
Simon Hormandb893472014-01-17 09:22:28 +0900212
213 [TXNLCR0] = 0x0080,
214 [TXALCR0] = 0x0084,
215 [RXNLCR0] = 0x0088,
216 [RXALCR0] = 0x008C,
217};
218
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000219static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000220 SH_ETH_OFFSET_DEFAULTS,
221
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000222 [ECMR] = 0x0300,
223 [RFLR] = 0x0308,
224 [ECSR] = 0x0310,
225 [ECSIPR] = 0x0318,
226 [PIR] = 0x0320,
227 [PSR] = 0x0328,
228 [RDMLR] = 0x0340,
229 [IPGR] = 0x0350,
230 [APR] = 0x0354,
231 [MPR] = 0x0358,
232 [RFCF] = 0x0360,
233 [TPAUSER] = 0x0364,
234 [TPAUSECR] = 0x0368,
235 [MAHR] = 0x03c0,
236 [MALR] = 0x03c8,
237 [TROCR] = 0x03d0,
238 [CDCR] = 0x03d4,
239 [LCCR] = 0x03d8,
240 [CNDCR] = 0x03dc,
241 [CEFCR] = 0x03e4,
242 [FRECR] = 0x03e8,
243 [TSFRCR] = 0x03ec,
244 [TLFRCR] = 0x03f0,
245 [RFCR] = 0x03f4,
246 [MAFCR] = 0x03f8,
247
248 [EDMR] = 0x0200,
249 [EDTRR] = 0x0208,
250 [EDRRR] = 0x0210,
251 [TDLAR] = 0x0218,
252 [RDLAR] = 0x0220,
253 [EESR] = 0x0228,
254 [EESIPR] = 0x0230,
255 [TRSCER] = 0x0238,
256 [RMFCR] = 0x0240,
257 [TFTR] = 0x0248,
258 [FDR] = 0x0250,
259 [RMCR] = 0x0258,
260 [TFUCR] = 0x0264,
261 [RFOCR] = 0x0268,
Simon Horman55754f12013-07-23 10:18:04 +0900262 [RMIIMODE] = 0x026c,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000263 [FCFTR] = 0x0270,
264 [TRIMD] = 0x027c,
265};
266
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000267static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000268 SH_ETH_OFFSET_DEFAULTS,
269
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000270 [ECMR] = 0x0100,
271 [RFLR] = 0x0108,
272 [ECSR] = 0x0110,
273 [ECSIPR] = 0x0118,
274 [PIR] = 0x0120,
275 [PSR] = 0x0128,
276 [RDMLR] = 0x0140,
277 [IPGR] = 0x0150,
278 [APR] = 0x0154,
279 [MPR] = 0x0158,
280 [TPAUSER] = 0x0164,
281 [RFCF] = 0x0160,
282 [TPAUSECR] = 0x0168,
283 [BCFRR] = 0x016c,
284 [MAHR] = 0x01c0,
285 [MALR] = 0x01c8,
286 [TROCR] = 0x01d0,
287 [CDCR] = 0x01d4,
288 [LCCR] = 0x01d8,
289 [CNDCR] = 0x01dc,
290 [CEFCR] = 0x01e4,
291 [FRECR] = 0x01e8,
292 [TSFRCR] = 0x01ec,
293 [TLFRCR] = 0x01f0,
294 [RFCR] = 0x01f4,
295 [MAFCR] = 0x01f8,
296 [RTRATE] = 0x01fc,
297
298 [EDMR] = 0x0000,
299 [EDTRR] = 0x0008,
300 [EDRRR] = 0x0010,
301 [TDLAR] = 0x0018,
302 [RDLAR] = 0x0020,
303 [EESR] = 0x0028,
304 [EESIPR] = 0x0030,
305 [TRSCER] = 0x0038,
306 [RMFCR] = 0x0040,
307 [TFTR] = 0x0048,
308 [FDR] = 0x0050,
309 [RMCR] = 0x0058,
310 [TFUCR] = 0x0064,
311 [RFOCR] = 0x0068,
312 [FCFTR] = 0x0070,
313 [RPADIR] = 0x0078,
314 [TRIMD] = 0x007c,
315 [RBWAR] = 0x00c8,
316 [RDFAR] = 0x00cc,
317 [TBRAR] = 0x00d4,
318 [TDFAR] = 0x00d8,
319};
320
321static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000322 SH_ETH_OFFSET_DEFAULTS,
323
Sergei Shtylyovd8b04262014-06-03 23:42:26 +0400324 [EDMR] = 0x0000,
325 [EDTRR] = 0x0004,
326 [EDRRR] = 0x0008,
327 [TDLAR] = 0x000c,
328 [RDLAR] = 0x0010,
329 [EESR] = 0x0014,
330 [EESIPR] = 0x0018,
331 [TRSCER] = 0x001c,
332 [RMFCR] = 0x0020,
333 [TFTR] = 0x0024,
334 [FDR] = 0x0028,
335 [RMCR] = 0x002c,
336 [EDOCR] = 0x0030,
337 [FCFTR] = 0x0034,
338 [RPADIR] = 0x0038,
339 [TRIMD] = 0x003c,
340 [RBWAR] = 0x0040,
341 [RDFAR] = 0x0044,
342 [TBRAR] = 0x004c,
343 [TDFAR] = 0x0050,
344
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000345 [ECMR] = 0x0160,
346 [ECSR] = 0x0164,
347 [ECSIPR] = 0x0168,
348 [PIR] = 0x016c,
349 [MAHR] = 0x0170,
350 [MALR] = 0x0174,
351 [RFLR] = 0x0178,
352 [PSR] = 0x017c,
353 [TROCR] = 0x0180,
354 [CDCR] = 0x0184,
355 [LCCR] = 0x0188,
356 [CNDCR] = 0x018c,
357 [CEFCR] = 0x0194,
358 [FRECR] = 0x0198,
359 [TSFRCR] = 0x019c,
360 [TLFRCR] = 0x01a0,
361 [RFCR] = 0x01a4,
362 [MAFCR] = 0x01a8,
363 [IPGR] = 0x01b4,
364 [APR] = 0x01b8,
365 [MPR] = 0x01bc,
366 [TPAUSER] = 0x01c4,
367 [BCFR] = 0x01cc,
368
369 [ARSTR] = 0x0000,
370 [TSU_CTRST] = 0x0004,
371 [TSU_FWEN0] = 0x0010,
372 [TSU_FWEN1] = 0x0014,
373 [TSU_FCM] = 0x0018,
374 [TSU_BSYSL0] = 0x0020,
375 [TSU_BSYSL1] = 0x0024,
376 [TSU_PRISL0] = 0x0028,
377 [TSU_PRISL1] = 0x002c,
378 [TSU_FWSL0] = 0x0030,
379 [TSU_FWSL1] = 0x0034,
380 [TSU_FWSLC] = 0x0038,
381 [TSU_QTAGM0] = 0x0040,
382 [TSU_QTAGM1] = 0x0044,
383 [TSU_ADQT0] = 0x0048,
384 [TSU_ADQT1] = 0x004c,
385 [TSU_FWSR] = 0x0050,
386 [TSU_FWINMK] = 0x0054,
387 [TSU_ADSBSY] = 0x0060,
388 [TSU_TEN] = 0x0064,
389 [TSU_POST1] = 0x0070,
390 [TSU_POST2] = 0x0074,
391 [TSU_POST3] = 0x0078,
392 [TSU_POST4] = 0x007c,
393
394 [TXNLCR0] = 0x0080,
395 [TXALCR0] = 0x0084,
396 [RXNLCR0] = 0x0088,
397 [RXALCR0] = 0x008c,
398 [FWNLCR0] = 0x0090,
399 [FWALCR0] = 0x0094,
400 [TXNLCR1] = 0x00a0,
Sergei Shtylyov50f3d742018-01-07 00:26:47 +0300401 [TXALCR1] = 0x00a4,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000402 [RXNLCR1] = 0x00a8,
403 [RXALCR1] = 0x00ac,
404 [FWNLCR1] = 0x00b0,
405 [FWALCR1] = 0x00b4,
406
407 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000408};
409
Ben Hutchings740c7f32015-01-27 00:49:32 +0000410static void sh_eth_rcv_snd_disable(struct net_device *ndev);
411static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
412
Sergei Shtylyov2274d372015-12-13 01:44:50 +0300413static void sh_eth_write(struct net_device *ndev, u32 data, int enum_index)
414{
415 struct sh_eth_private *mdp = netdev_priv(ndev);
416 u16 offset = mdp->reg_offset[enum_index];
417
418 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
419 return;
420
421 iowrite32(data, mdp->addr + offset);
422}
423
424static u32 sh_eth_read(struct net_device *ndev, int enum_index)
425{
426 struct sh_eth_private *mdp = netdev_priv(ndev);
427 u16 offset = mdp->reg_offset[enum_index];
428
429 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
430 return ~0U;
431
432 return ioread32(mdp->addr + offset);
433}
434
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300435static void sh_eth_modify(struct net_device *ndev, int enum_index, u32 clear,
436 u32 set)
437{
438 sh_eth_write(ndev, (sh_eth_read(ndev, enum_index) & ~clear) | set,
439 enum_index);
440}
441
Sergei Shtylyov55ea8742018-02-27 14:58:16 +0300442static void sh_eth_tsu_write(struct sh_eth_private *mdp, u32 data,
443 int enum_index)
444{
445 iowrite32(data, mdp->tsu_addr + mdp->reg_offset[enum_index]);
446}
447
448static u32 sh_eth_tsu_read(struct sh_eth_private *mdp, int enum_index)
449{
450 return ioread32(mdp->tsu_addr + mdp->reg_offset[enum_index]);
451}
452
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400453static void sh_eth_select_mii(struct net_device *ndev)
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000454{
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000455 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +0300456 u32 value;
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000457
458 switch (mdp->phy_interface) {
459 case PHY_INTERFACE_MODE_GMII:
460 value = 0x2;
461 break;
462 case PHY_INTERFACE_MODE_MII:
463 value = 0x1;
464 break;
465 case PHY_INTERFACE_MODE_RMII:
466 value = 0x0;
467 break;
468 default:
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +0300469 netdev_warn(ndev,
470 "PHY interface mode was not setup. Set to MII.\n");
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000471 value = 0x1;
472 break;
473 }
474
475 sh_eth_write(ndev, value, RMII_MII);
476}
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000477
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400478static void sh_eth_set_duplex(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000479{
480 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000481
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300482 sh_eth_modify(ndev, ECMR, ECMR_DM, mdp->duplex ? ECMR_DM : 0);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000483}
484
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100485static void sh_eth_chip_reset(struct net_device *ndev)
486{
487 struct sh_eth_private *mdp = netdev_priv(ndev);
488
489 /* reset device */
Sergei Shtylyovec65cfc2016-04-24 23:46:15 +0300490 sh_eth_tsu_write(mdp, ARSTR_ARST, ARSTR);
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100491 mdelay(1);
492}
493
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300494static int sh_eth_soft_reset(struct net_device *ndev)
495{
496 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, EDMR_SRST_ETHER);
497 mdelay(3);
498 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, 0);
499
500 return 0;
501}
502
503static int sh_eth_check_soft_reset(struct net_device *ndev)
504{
505 int cnt;
506
507 for (cnt = 100; cnt > 0; cnt--) {
508 if (!(sh_eth_read(ndev, EDMR) & EDMR_SRST_GETHER))
509 return 0;
510 mdelay(1);
511 }
512
513 netdev_err(ndev, "Device reset failed\n");
514 return -ETIMEDOUT;
515}
516
517static int sh_eth_soft_reset_gether(struct net_device *ndev)
518{
519 struct sh_eth_private *mdp = netdev_priv(ndev);
520 int ret;
521
522 sh_eth_write(ndev, EDSR_ENALL, EDSR);
523 sh_eth_modify(ndev, EDMR, EDMR_SRST_GETHER, EDMR_SRST_GETHER);
524
525 ret = sh_eth_check_soft_reset(ndev);
526 if (ret)
527 return ret;
528
529 /* Table Init */
530 sh_eth_write(ndev, 0, TDLAR);
531 sh_eth_write(ndev, 0, TDFAR);
532 sh_eth_write(ndev, 0, TDFXR);
533 sh_eth_write(ndev, 0, TDFFR);
534 sh_eth_write(ndev, 0, RDLAR);
535 sh_eth_write(ndev, 0, RDFAR);
536 sh_eth_write(ndev, 0, RDFXR);
537 sh_eth_write(ndev, 0, RDFFR);
538
539 /* Reset HW CRC register */
540 if (mdp->cd->hw_checksum)
541 sh_eth_write(ndev, 0, CSMR);
542
543 /* Select MII mode */
544 if (mdp->cd->select_mii)
545 sh_eth_select_mii(ndev);
546
547 return ret;
548}
549
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100550static void sh_eth_set_rate_gether(struct net_device *ndev)
551{
552 struct sh_eth_private *mdp = netdev_priv(ndev);
553
554 switch (mdp->speed) {
555 case 10: /* 10BASE */
556 sh_eth_write(ndev, GECMR_10, GECMR);
557 break;
558 case 100:/* 100BASE */
559 sh_eth_write(ndev, GECMR_100, GECMR);
560 break;
561 case 1000: /* 1000BASE */
562 sh_eth_write(ndev, GECMR_1000, GECMR);
563 break;
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100564 }
565}
566
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100567#ifdef CONFIG_OF
568/* R7S72100 */
569static struct sh_eth_cpu_data r7s72100_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300570 .soft_reset = sh_eth_soft_reset_gether,
571
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100572 .chip_reset = sh_eth_chip_reset,
573 .set_duplex = sh_eth_set_duplex,
574
575 .register_type = SH_ETH_REG_FAST_RZ,
576
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300577 .edtrr_trns = EDTRR_TRNS_GETHER,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100578 .ecsr_value = ECSR_ICD,
579 .ecsipr_value = ECSIPR_ICDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300580 .eesipr_value = EESIPR_TWB1IP | EESIPR_TWBIP | EESIPR_TC1IP |
581 EESIPR_TABTIP | EESIPR_RABTIP | EESIPR_RFCOFIP |
582 EESIPR_ECIIP |
583 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
584 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
585 EESIPR_RMAFIP | EESIPR_RRFIP |
586 EESIPR_RTLFIP | EESIPR_RTSFIP |
587 EESIPR_PREIP | EESIPR_CERFIP,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100588
589 .tx_check = EESR_TC1 | EESR_FTC,
590 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
591 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300592 EESR_TDE,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100593 .fdr_value = 0x0000070f,
594
595 .no_psr = 1,
596 .apr = 1,
597 .mpr = 1,
598 .tpauser = 1,
599 .hw_swap = 1,
600 .rpadir = 1,
601 .rpadir_value = 2 << 16,
602 .no_trimd = 1,
603 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +0300604 .xdfar_rw = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300605 .hw_checksum = 1,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100606 .tsu = 1,
Sergei Shtylyovce9134d2018-03-24 23:11:19 +0300607 .no_tx_cntrs = 1,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100608};
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100609
610static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
611{
Sergei Shtylyovc66b2582016-05-07 14:09:01 -0700612 sh_eth_chip_reset(ndev);
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100613
614 sh_eth_select_mii(ndev);
615}
616
617/* R8A7740 */
618static struct sh_eth_cpu_data r8a7740_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300619 .soft_reset = sh_eth_soft_reset_gether,
620
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100621 .chip_reset = sh_eth_chip_reset_r8a7740,
622 .set_duplex = sh_eth_set_duplex,
623 .set_rate = sh_eth_set_rate_gether,
624
625 .register_type = SH_ETH_REG_GIGABIT,
626
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300627 .edtrr_trns = EDTRR_TRNS_GETHER,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100628 .ecsr_value = ECSR_ICD | ECSR_MPD,
629 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300630 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
631 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
632 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
633 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
634 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
635 EESIPR_CEEFIP | EESIPR_CELFIP |
636 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
637 EESIPR_PREIP | EESIPR_CERFIP,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100638
639 .tx_check = EESR_TC1 | EESR_FTC,
640 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
641 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300642 EESR_TDE,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100643 .fdr_value = 0x0000070f,
644
645 .apr = 1,
646 .mpr = 1,
647 .tpauser = 1,
648 .bculr = 1,
649 .hw_swap = 1,
650 .rpadir = 1,
651 .rpadir_value = 2 << 16,
652 .no_trimd = 1,
653 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +0300654 .xdfar_rw = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300655 .hw_checksum = 1,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100656 .tsu = 1,
657 .select_mii = 1,
Niklas Söderlund33017e22017-01-09 16:34:07 +0100658 .magic = 1,
Sergei Shtylyov4c1d4582018-03-24 23:12:54 +0300659 .cexcr = 1,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100660};
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100661
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000662/* There is CPU dependent code */
Simon Horman6c4b2f72017-10-18 09:21:27 +0200663static void sh_eth_set_rate_rcar(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000664{
665 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000666
667 switch (mdp->speed) {
668 case 10: /* 10BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300669 sh_eth_modify(ndev, ECMR, ECMR_ELB, 0);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000670 break;
671 case 100:/* 100BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300672 sh_eth_modify(ndev, ECMR, ECMR_ELB, ECMR_ELB);
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000673 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000674 }
675}
676
Simon Horman6c4b2f72017-10-18 09:21:27 +0200677/* R-Car Gen1 */
678static struct sh_eth_cpu_data rcar_gen1_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300679 .soft_reset = sh_eth_soft_reset,
680
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000681 .set_duplex = sh_eth_set_duplex,
Simon Horman6c4b2f72017-10-18 09:21:27 +0200682 .set_rate = sh_eth_set_rate_rcar,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000683
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400684 .register_type = SH_ETH_REG_FAST_RCAR,
685
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300686 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000687 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
688 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300689 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
690 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
691 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
692 EESIPR_RMAFIP | EESIPR_RRFIP |
693 EESIPR_RTLFIP | EESIPR_RTSFIP |
694 EESIPR_PREIP | EESIPR_CERFIP,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000695
696 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400697 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300698 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900699 .fdr_value = 0x00000f0f,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000700
701 .apr = 1,
702 .mpr = 1,
703 .tpauser = 1,
704 .hw_swap = 1,
Sergei Shtylyov6e80e552018-04-01 00:22:08 +0300705 .no_xdfar = 1,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000706};
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000707
Simon Horman6c4b2f72017-10-18 09:21:27 +0200708/* R-Car Gen2 and RZ/G1 */
709static struct sh_eth_cpu_data rcar_gen2_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300710 .soft_reset = sh_eth_soft_reset,
711
Simon Hormane18dbf72013-07-23 10:18:05 +0900712 .set_duplex = sh_eth_set_duplex,
Simon Horman6c4b2f72017-10-18 09:21:27 +0200713 .set_rate = sh_eth_set_rate_rcar,
Simon Hormane18dbf72013-07-23 10:18:05 +0900714
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400715 .register_type = SH_ETH_REG_FAST_RCAR,
716
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300717 .edtrr_trns = EDTRR_TRNS_ETHER,
Niklas Söderlunde410d862017-01-09 16:34:06 +0100718 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD | ECSR_MPD,
719 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP |
720 ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300721 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
722 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
723 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
724 EESIPR_RMAFIP | EESIPR_RRFIP |
725 EESIPR_RTLFIP | EESIPR_RTSFIP |
726 EESIPR_PREIP | EESIPR_CERFIP,
Simon Hormane18dbf72013-07-23 10:18:05 +0900727
728 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Laurent Pinchartba361cb2013-07-31 16:42:11 +0900729 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300730 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900731 .fdr_value = 0x00000f0f,
Simon Hormane18dbf72013-07-23 10:18:05 +0900732
Geert Uytterhoeven01fbd3f2015-01-15 11:52:19 +0100733 .trscer_err_mask = DESC_I_RINT8,
734
Simon Hormane18dbf72013-07-23 10:18:05 +0900735 .apr = 1,
736 .mpr = 1,
737 .tpauser = 1,
738 .hw_swap = 1,
Sergei Shtylyov6e80e552018-04-01 00:22:08 +0300739 .no_xdfar = 1,
Simon Hormane18dbf72013-07-23 10:18:05 +0900740 .rmiimode = 1,
Niklas Söderlunde410d862017-01-09 16:34:06 +0100741 .magic = 1,
Simon Hormane18dbf72013-07-23 10:18:05 +0900742};
Geert Uytterhoevenc74a2242015-11-24 15:40:58 +0100743#endif /* CONFIG_OF */
Simon Hormane18dbf72013-07-23 10:18:05 +0900744
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000745static void sh_eth_set_rate_sh7724(struct net_device *ndev)
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000746{
747 struct sh_eth_private *mdp = netdev_priv(ndev);
748
749 switch (mdp->speed) {
750 case 10: /* 10BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300751 sh_eth_modify(ndev, ECMR, ECMR_RTM, 0);
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000752 break;
753 case 100:/* 100BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300754 sh_eth_modify(ndev, ECMR, ECMR_RTM, ECMR_RTM);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000755 break;
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000756 }
757}
758
759/* SH7724 */
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000760static struct sh_eth_cpu_data sh7724_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300761 .soft_reset = sh_eth_soft_reset,
762
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000763 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000764 .set_rate = sh_eth_set_rate_sh7724,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000765
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400766 .register_type = SH_ETH_REG_FAST_SH4,
767
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300768 .edtrr_trns = EDTRR_TRNS_ETHER,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000769 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
770 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300771 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
772 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
773 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
774 EESIPR_RMAFIP | EESIPR_RRFIP |
775 EESIPR_RTLFIP | EESIPR_RTSFIP |
776 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000777
778 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400779 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300780 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000781
782 .apr = 1,
783 .mpr = 1,
784 .tpauser = 1,
785 .hw_swap = 1,
Magnus Damm503914c2009-12-15 21:16:55 -0800786 .rpadir = 1,
787 .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000788};
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000789
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000790static void sh_eth_set_rate_sh7757(struct net_device *ndev)
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000791{
792 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000793
794 switch (mdp->speed) {
795 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000796 sh_eth_write(ndev, 0, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000797 break;
798 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000799 sh_eth_write(ndev, 1, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000800 break;
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000801 }
802}
803
804/* SH7757 */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000805static struct sh_eth_cpu_data sh7757_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300806 .soft_reset = sh_eth_soft_reset,
807
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000808 .set_duplex = sh_eth_set_duplex,
809 .set_rate = sh_eth_set_rate_sh7757,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000810
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400811 .register_type = SH_ETH_REG_FAST_SH4,
812
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300813 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300814 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
815 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
816 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
817 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
818 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
819 EESIPR_CEEFIP | EESIPR_CELFIP |
820 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
821 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000822
823 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400824 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300825 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000826
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000827 .irq_flags = IRQF_SHARED,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000828 .apr = 1,
829 .mpr = 1,
830 .tpauser = 1,
831 .hw_swap = 1,
832 .no_ade = 1,
Yoshihiro Shimoda2e98e792011-07-05 20:33:57 +0000833 .rpadir = 1,
834 .rpadir_value = 2 << 16,
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +0000835 .rtrate = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +0300836 .dual_port = 1,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000837};
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000838
David S. Millere403d292013-06-07 23:40:41 -0700839#define SH_GIGA_ETH_BASE 0xfee00000UL
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000840#define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
841#define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
842static void sh_eth_chip_reset_giga(struct net_device *ndev)
843{
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +0100844 u32 mahr[2], malr[2];
Sergei Shtylyov79270922016-05-08 00:08:05 +0300845 int i;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000846
847 /* save MAHR and MALR */
848 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000849 malr[i] = ioread32((void *)GIGA_MALR(i));
850 mahr[i] = ioread32((void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000851 }
852
Sergei Shtylyovc66b2582016-05-07 14:09:01 -0700853 sh_eth_chip_reset(ndev);
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000854
855 /* restore MAHR and MALR */
856 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000857 iowrite32(malr[i], (void *)GIGA_MALR(i));
858 iowrite32(mahr[i], (void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000859 }
860}
861
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000862static void sh_eth_set_rate_giga(struct net_device *ndev)
863{
864 struct sh_eth_private *mdp = netdev_priv(ndev);
865
866 switch (mdp->speed) {
867 case 10: /* 10BASE */
868 sh_eth_write(ndev, 0x00000000, GECMR);
869 break;
870 case 100:/* 100BASE */
871 sh_eth_write(ndev, 0x00000010, GECMR);
872 break;
873 case 1000: /* 1000BASE */
874 sh_eth_write(ndev, 0x00000020, GECMR);
875 break;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000876 }
877}
878
879/* SH7757(GETHERC) */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000880static struct sh_eth_cpu_data sh7757_data_giga = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300881 .soft_reset = sh_eth_soft_reset_gether,
882
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000883 .chip_reset = sh_eth_chip_reset_giga,
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000884 .set_duplex = sh_eth_set_duplex,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000885 .set_rate = sh_eth_set_rate_giga,
886
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400887 .register_type = SH_ETH_REG_GIGABIT,
888
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300889 .edtrr_trns = EDTRR_TRNS_GETHER,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000890 .ecsr_value = ECSR_ICD | ECSR_MPD,
891 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300892 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
893 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
894 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
895 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
896 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
897 EESIPR_CEEFIP | EESIPR_CELFIP |
898 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
899 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000900
901 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400902 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
903 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300904 EESR_TDE,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000905 .fdr_value = 0x0000072f,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000906
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000907 .irq_flags = IRQF_SHARED,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000908 .apr = 1,
909 .mpr = 1,
910 .tpauser = 1,
911 .bculr = 1,
912 .hw_swap = 1,
913 .rpadir = 1,
914 .rpadir_value = 2 << 16,
915 .no_trimd = 1,
916 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +0300917 .xdfar_rw = 1,
Yoshihiro Shimoda3acbc972012-02-15 17:54:51 +0000918 .tsu = 1,
Sergei Shtylyov4c1d4582018-03-24 23:12:54 +0300919 .cexcr = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +0300920 .dual_port = 1,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000921};
922
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000923/* SH7734 */
924static struct sh_eth_cpu_data sh7734_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300925 .soft_reset = sh_eth_soft_reset_gether,
926
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000927 .chip_reset = sh_eth_chip_reset,
928 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000929 .set_rate = sh_eth_set_rate_gether,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000930
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400931 .register_type = SH_ETH_REG_GIGABIT,
932
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300933 .edtrr_trns = EDTRR_TRNS_GETHER,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000934 .ecsr_value = ECSR_ICD | ECSR_MPD,
935 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300936 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
937 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
938 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
939 EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
940 EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
941 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
942 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000943
944 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400945 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
946 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300947 EESR_TDE,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000948
949 .apr = 1,
950 .mpr = 1,
951 .tpauser = 1,
952 .bculr = 1,
953 .hw_swap = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000954 .no_trimd = 1,
955 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +0300956 .xdfar_rw = 1,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +0000957 .tsu = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300958 .hw_checksum = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000959 .select_mii = 1,
Niklas Söderlund159c2a92017-01-09 16:34:08 +0100960 .magic = 1,
Sergei Shtylyov4c1d4582018-03-24 23:12:54 +0300961 .cexcr = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000962};
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000963
964/* SH7763 */
965static struct sh_eth_cpu_data sh7763_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300966 .soft_reset = sh_eth_soft_reset_gether,
967
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000968 .chip_reset = sh_eth_chip_reset,
969 .set_duplex = sh_eth_set_duplex,
970 .set_rate = sh_eth_set_rate_gether,
971
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400972 .register_type = SH_ETH_REG_GIGABIT,
973
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300974 .edtrr_trns = EDTRR_TRNS_GETHER,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000975 .ecsr_value = ECSR_ICD | ECSR_MPD,
976 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300977 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
978 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
979 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
980 EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
981 EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
982 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
983 EESIPR_PREIP | EESIPR_CERFIP,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000984
985 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300986 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300987 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000988
989 .apr = 1,
990 .mpr = 1,
991 .tpauser = 1,
992 .bculr = 1,
993 .hw_swap = 1,
994 .no_trimd = 1,
995 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +0300996 .xdfar_rw = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000997 .tsu = 1,
998 .irq_flags = IRQF_SHARED,
Niklas Söderlund267e1d52017-01-09 16:34:09 +0100999 .magic = 1,
Sergei Shtylyov4c1d4582018-03-24 23:12:54 +03001000 .cexcr = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +03001001 .dual_port = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00001002};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001003
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +00001004static struct sh_eth_cpu_data sh7619_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001005 .soft_reset = sh_eth_soft_reset,
1006
Sergei Shtylyova3153d82013-08-18 03:11:28 +04001007 .register_type = SH_ETH_REG_FAST_SH3_SH2,
1008
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001009 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +03001010 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
1011 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
1012 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
1013 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
1014 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
1015 EESIPR_CEEFIP | EESIPR_CELFIP |
1016 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
1017 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001018
1019 .apr = 1,
1020 .mpr = 1,
1021 .tpauser = 1,
1022 .hw_swap = 1,
1023};
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +00001024
1025static struct sh_eth_cpu_data sh771x_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001026 .soft_reset = sh_eth_soft_reset,
1027
Sergei Shtylyova3153d82013-08-18 03:11:28 +04001028 .register_type = SH_ETH_REG_FAST_SH3_SH2,
1029
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001030 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +03001031 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
1032 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
1033 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
1034 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
1035 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
1036 EESIPR_CEEFIP | EESIPR_CELFIP |
1037 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
1038 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00001039 .tsu = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +03001040 .dual_port = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001041};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001042
1043static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
1044{
1045 if (!cd->ecsr_value)
1046 cd->ecsr_value = DEFAULT_ECSR_INIT;
1047
1048 if (!cd->ecsipr_value)
1049 cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
1050
1051 if (!cd->fcftr_value)
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001052 cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001053 DEFAULT_FIFO_F_D_RFD;
1054
1055 if (!cd->fdr_value)
1056 cd->fdr_value = DEFAULT_FDR_INIT;
1057
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001058 if (!cd->tx_check)
1059 cd->tx_check = DEFAULT_TX_CHECK;
1060
1061 if (!cd->eesr_err_check)
1062 cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +09001063
1064 if (!cd->trscer_err_mask)
1065 cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001066}
1067
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001068static void sh_eth_set_receive_align(struct sk_buff *skb)
1069{
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001070 uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001071
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001072 if (reserve)
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001073 skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001074}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001075
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001076/* Program the hardware MAC address from dev->dev_addr. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001077static void update_mac_address(struct net_device *ndev)
1078{
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001079 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001080 (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
1081 (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001082 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001083 (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001084}
1085
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001086/* Get MAC address from SuperH MAC address register
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001087 *
1088 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
1089 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
1090 * When you want use this device, you must set MAC address in bootloader.
1091 *
1092 */
Magnus Damm748031f2009-10-09 00:17:14 +00001093static void read_mac_address(struct net_device *ndev, unsigned char *mac)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001094{
Magnus Damm748031f2009-10-09 00:17:14 +00001095 if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
Joe Perchesd458cdf2013-10-01 19:04:40 -07001096 memcpy(ndev->dev_addr, mac, ETH_ALEN);
Magnus Damm748031f2009-10-09 00:17:14 +00001097 } else {
Sergei Shtylyov37742f02015-12-05 00:58:57 +03001098 u32 mahr = sh_eth_read(ndev, MAHR);
1099 u32 malr = sh_eth_read(ndev, MALR);
1100
1101 ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
1102 ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
1103 ndev->dev_addr[2] = (mahr >> 8) & 0xFF;
1104 ndev->dev_addr[3] = (mahr >> 0) & 0xFF;
1105 ndev->dev_addr[4] = (malr >> 8) & 0xFF;
1106 ndev->dev_addr[5] = (malr >> 0) & 0xFF;
Magnus Damm748031f2009-10-09 00:17:14 +00001107 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001108}
1109
1110struct bb_info {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001111 void (*set_gate)(void *addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001112 struct mdiobb_ctrl ctrl;
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001113 void *addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001114};
1115
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001116static void sh_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001117{
1118 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001119 u32 pir;
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001120
1121 if (bitbang->set_gate)
1122 bitbang->set_gate(bitbang->addr);
1123
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001124 pir = ioread32(bitbang->addr);
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001125 if (set)
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001126 pir |= mask;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001127 else
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001128 pir &= ~mask;
1129 iowrite32(pir, bitbang->addr);
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001130}
1131
1132/* Data I/O pin control */
1133static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1134{
1135 sh_mdio_ctrl(ctrl, PIR_MMD, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001136}
1137
1138/* Set bit data*/
1139static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
1140{
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001141 sh_mdio_ctrl(ctrl, PIR_MDO, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001142}
1143
1144/* Get bit data*/
1145static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
1146{
1147 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001148
1149 if (bitbang->set_gate)
1150 bitbang->set_gate(bitbang->addr);
1151
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001152 return (ioread32(bitbang->addr) & PIR_MDI) != 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001153}
1154
1155/* MDC pin control */
1156static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1157{
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001158 sh_mdio_ctrl(ctrl, PIR_MDC, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001159}
1160
1161/* mdio bus control struct */
1162static struct mdiobb_ops bb_ops = {
1163 .owner = THIS_MODULE,
1164 .set_mdc = sh_mdc_ctrl,
1165 .set_mdio_dir = sh_mmd_ctrl,
1166 .set_mdio_data = sh_set_mdio,
1167 .get_mdio_data = sh_get_mdio,
1168};
1169
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001170/* free Tx skb function */
1171static int sh_eth_tx_free(struct net_device *ndev, bool sent_only)
1172{
1173 struct sh_eth_private *mdp = netdev_priv(ndev);
1174 struct sh_eth_txdesc *txdesc;
1175 int free_num = 0;
1176 int entry;
1177 bool sent;
1178
1179 for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
1180 entry = mdp->dirty_tx % mdp->num_tx_ring;
1181 txdesc = &mdp->tx_ring[entry];
1182 sent = !(txdesc->status & cpu_to_le32(TD_TACT));
1183 if (sent_only && !sent)
1184 break;
1185 /* TACT bit must be checked before all the following reads */
1186 dma_rmb();
1187 netif_info(mdp, tx_done, ndev,
1188 "tx entry %d status 0x%08x\n",
1189 entry, le32_to_cpu(txdesc->status));
1190 /* Free the original skb. */
1191 if (mdp->tx_skbuff[entry]) {
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001192 dma_unmap_single(&mdp->pdev->dev,
1193 le32_to_cpu(txdesc->addr),
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001194 le32_to_cpu(txdesc->len) >> 16,
1195 DMA_TO_DEVICE);
1196 dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
1197 mdp->tx_skbuff[entry] = NULL;
1198 free_num++;
1199 }
1200 txdesc->status = cpu_to_le32(TD_TFP);
1201 if (entry >= mdp->num_tx_ring - 1)
1202 txdesc->status |= cpu_to_le32(TD_TDLE);
1203
1204 if (sent) {
1205 ndev->stats.tx_packets++;
1206 ndev->stats.tx_bytes += le32_to_cpu(txdesc->len) >> 16;
1207 }
1208 }
1209 return free_num;
1210}
1211
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001212/* free skb and descriptor buffer */
1213static void sh_eth_ring_free(struct net_device *ndev)
1214{
1215 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001216 int ringsize, i;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001217
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001218 if (mdp->rx_ring) {
1219 for (i = 0; i < mdp->num_rx_ring; i++) {
1220 if (mdp->rx_skbuff[i]) {
1221 struct sh_eth_rxdesc *rxdesc = &mdp->rx_ring[i];
1222
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001223 dma_unmap_single(&mdp->pdev->dev,
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001224 le32_to_cpu(rxdesc->addr),
1225 ALIGN(mdp->rx_buf_sz, 32),
1226 DMA_FROM_DEVICE);
1227 }
1228 }
1229 ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001230 dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->rx_ring,
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001231 mdp->rx_desc_dma);
1232 mdp->rx_ring = NULL;
1233 }
1234
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001235 /* Free Rx skb ringbuffer */
1236 if (mdp->rx_skbuff) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04001237 for (i = 0; i < mdp->num_rx_ring; i++)
1238 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001239 }
1240 kfree(mdp->rx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001241 mdp->rx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001242
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001243 if (mdp->tx_ring) {
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001244 sh_eth_tx_free(ndev, false);
1245
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001246 ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001247 dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->tx_ring,
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001248 mdp->tx_desc_dma);
1249 mdp->tx_ring = NULL;
1250 }
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001251
1252 /* Free Tx skb ringbuffer */
1253 kfree(mdp->tx_skbuff);
1254 mdp->tx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001255}
1256
1257/* format skb and descriptor buffer */
1258static void sh_eth_ring_format(struct net_device *ndev)
1259{
1260 struct sh_eth_private *mdp = netdev_priv(ndev);
1261 int i;
1262 struct sk_buff *skb;
1263 struct sh_eth_rxdesc *rxdesc = NULL;
1264 struct sh_eth_txdesc *txdesc = NULL;
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001265 int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
1266 int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001267 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001268 dma_addr_t dma_addr;
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001269 u32 buf_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001270
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001271 mdp->cur_rx = 0;
1272 mdp->cur_tx = 0;
1273 mdp->dirty_rx = 0;
1274 mdp->dirty_tx = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001275
1276 memset(mdp->rx_ring, 0, rx_ringsize);
1277
1278 /* build Rx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001279 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001280 /* skb */
1281 mdp->rx_skbuff[i] = NULL;
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001282 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001283 if (skb == NULL)
1284 break;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001285 sh_eth_set_receive_align(skb);
1286
Sergei Shtylyovab857912015-10-24 00:46:03 +03001287 /* The size of the buffer is a multiple of 32 bytes. */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001288 buf_len = ALIGN(mdp->rx_buf_sz, 32);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001289 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, buf_len,
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001290 DMA_FROM_DEVICE);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001291 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001292 kfree_skb(skb);
1293 break;
1294 }
1295 mdp->rx_skbuff[i] = skb;
Sergei Shtylyovd0ba9132016-03-08 01:37:09 +03001296
1297 /* RX descriptor */
1298 rxdesc = &mdp->rx_ring[i];
1299 rxdesc->len = cpu_to_le32(buf_len << 16);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001300 rxdesc->addr = cpu_to_le32(dma_addr);
1301 rxdesc->status = cpu_to_le32(RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001302
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001303 /* Rx descriptor address set */
1304 if (i == 0) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001305 sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
Sergei Shtylyov246e30c2018-03-24 23:09:55 +03001306 if (mdp->cd->xdfar_rw)
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001307 sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001308 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001309 }
1310
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001311 mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001312
1313 /* Mark the last entry as wrapping the ring. */
Sergei Shtylyovc1b7fca2016-03-08 01:36:28 +03001314 if (rxdesc)
1315 rxdesc->status |= cpu_to_le32(RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001316
1317 memset(mdp->tx_ring, 0, tx_ringsize);
1318
1319 /* build Tx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001320 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001321 mdp->tx_skbuff[i] = NULL;
1322 txdesc = &mdp->tx_ring[i];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001323 txdesc->status = cpu_to_le32(TD_TFP);
1324 txdesc->len = cpu_to_le32(0);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001325 if (i == 0) {
Yoshinori Sato71557a32008-08-06 19:49:00 -04001326 /* Tx descriptor address set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001327 sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
Sergei Shtylyov246e30c2018-03-24 23:09:55 +03001328 if (mdp->cd->xdfar_rw)
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001329 sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001330 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001331 }
1332
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001333 txdesc->status |= cpu_to_le32(TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001334}
1335
1336/* Get skb and descriptor buffer */
1337static int sh_eth_ring_init(struct net_device *ndev)
1338{
1339 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001340 int rx_ringsize, tx_ringsize;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001341
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001342 /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001343 * card needs room to do 8 byte alignment, +2 so we can reserve
1344 * the first 2 bytes, and +16 gets room for the status word from the
1345 * card.
1346 */
1347 mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
1348 (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
Magnus Damm503914c2009-12-15 21:16:55 -08001349 if (mdp->cd->rpadir)
1350 mdp->rx_buf_sz += NET_IP_ALIGN;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001351
1352 /* Allocate RX and TX skb rings */
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001353 mdp->rx_skbuff = kcalloc(mdp->num_rx_ring, sizeof(*mdp->rx_skbuff),
1354 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001355 if (!mdp->rx_skbuff)
1356 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001357
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001358 mdp->tx_skbuff = kcalloc(mdp->num_tx_ring, sizeof(*mdp->tx_skbuff),
1359 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001360 if (!mdp->tx_skbuff)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001361 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001362
1363 /* Allocate all Rx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001364 rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001365 mdp->rx_ring = dma_alloc_coherent(&mdp->pdev->dev, rx_ringsize,
1366 &mdp->rx_desc_dma, GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001367 if (!mdp->rx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001368 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001369
1370 mdp->dirty_rx = 0;
1371
1372 /* Allocate all Tx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001373 tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001374 mdp->tx_ring = dma_alloc_coherent(&mdp->pdev->dev, tx_ringsize,
1375 &mdp->tx_desc_dma, GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001376 if (!mdp->tx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001377 goto ring_free;
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001378 return 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001379
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001380ring_free:
1381 /* Free Rx and Tx skb ring buffer and DMA buffer */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001382 sh_eth_ring_free(ndev);
1383
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001384 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001385}
1386
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001387static int sh_eth_dev_init(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001388{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001389 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001390 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001391
1392 /* Soft Reset */
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001393 ret = mdp->cd->soft_reset(ndev);
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +00001394 if (ret)
Laurent Pinchartf738a132014-03-20 15:00:35 +01001395 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001396
Simon Horman55754f12013-07-23 10:18:04 +09001397 if (mdp->cd->rmiimode)
1398 sh_eth_write(ndev, 0x1, RMIIMODE);
1399
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001400 /* Descriptor format */
1401 sh_eth_ring_format(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001402 if (mdp->cd->rpadir)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001403 sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001404
1405 /* all sh_eth int mask */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001406 sh_eth_write(ndev, 0, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001407
Yoshihiro Shimoda10b91942012-03-29 19:32:08 +00001408#if defined(__LITTLE_ENDIAN)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001409 if (mdp->cd->hw_swap)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001410 sh_eth_write(ndev, EDMR_EL, EDMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001411 else
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001412#endif
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001413 sh_eth_write(ndev, 0, EDMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001414
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001415 /* FIFO size set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001416 sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
1417 sh_eth_write(ndev, 0, TFTR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001418
Ben Dooks530aa2d2014-06-03 12:21:13 +01001419 /* Frame recv control (enable multiple-packets per rx irq) */
1420 sh_eth_write(ndev, RMCR_RNC, RMCR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001421
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +09001422 sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001423
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001424 if (mdp->cd->bculr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001425 sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001426
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001427 sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001428
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001429 if (!mdp->cd->no_trimd)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001430 sh_eth_write(ndev, 0, TRIMD);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001431
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001432 /* Recv frame limit set register */
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +00001433 sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
1434 RFLR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001435
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001436 sh_eth_modify(ndev, EESR, 0, 0);
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001437 mdp->irq_enabled = true;
1438 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001439
1440 /* PAUSE Prohibition */
Sergei Shtylyovbffa7312016-01-11 00:28:14 +03001441 sh_eth_write(ndev, ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) |
1442 ECMR_TE | ECMR_RE, ECMR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001443
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001444 if (mdp->cd->set_rate)
1445 mdp->cd->set_rate(ndev);
1446
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001447 /* E-MAC Status Register clear */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001448 sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001449
1450 /* E-MAC Interrupt Enable register */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001451 sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001452
1453 /* Set MAC address */
1454 update_mac_address(ndev);
1455
1456 /* mask reset */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001457 if (mdp->cd->apr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001458 sh_eth_write(ndev, APR_AP, APR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001459 if (mdp->cd->mpr)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001460 sh_eth_write(ndev, MPR_MP, MPR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001461 if (mdp->cd->tpauser)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001462 sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001463
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001464 /* Setting the Rx mode will start the Rx process. */
1465 sh_eth_write(ndev, EDRRR_R, EDRRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001466
1467 return ret;
1468}
1469
Ben Hutchings740c7f32015-01-27 00:49:32 +00001470static void sh_eth_dev_exit(struct net_device *ndev)
1471{
1472 struct sh_eth_private *mdp = netdev_priv(ndev);
1473 int i;
1474
1475 /* Deactivate all TX descriptors, so DMA should stop at next
1476 * packet boundary if it's currently running
1477 */
1478 for (i = 0; i < mdp->num_tx_ring; i++)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001479 mdp->tx_ring[i].status &= ~cpu_to_le32(TD_TACT);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001480
1481 /* Disable TX FIFO egress to MAC */
1482 sh_eth_rcv_snd_disable(ndev);
1483
1484 /* Stop RX DMA at next packet boundary */
1485 sh_eth_write(ndev, 0, EDRRR);
1486
1487 /* Aside from TX DMA, we can't tell when the hardware is
1488 * really stopped, so we need to reset to make sure.
1489 * Before doing that, wait for long enough to *probably*
1490 * finish transmitting the last packet and poll stats.
1491 */
1492 msleep(2); /* max frame time at 10 Mbps < 1250 us */
1493 sh_eth_get_stats(ndev);
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001494 mdp->cd->soft_reset(ndev);
Geert Uytterhoevena14c7d12015-02-27 17:16:26 +01001495
1496 /* Set MAC address again */
1497 update_mac_address(ndev);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001498}
1499
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001500/* Packet receive function */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001501static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001502{
1503 struct sh_eth_private *mdp = netdev_priv(ndev);
1504 struct sh_eth_rxdesc *rxdesc;
1505
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001506 int entry = mdp->cur_rx % mdp->num_rx_ring;
1507 int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001508 int limit;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001509 struct sk_buff *skb;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001510 u32 desc_status;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001511 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001512 dma_addr_t dma_addr;
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001513 u16 pkt_len;
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001514 u32 buf_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001515
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001516 boguscnt = min(boguscnt, *quota);
1517 limit = boguscnt;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001518 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001519 while (!(rxdesc->status & cpu_to_le32(RD_RACT))) {
Ben Hutchings7d7355f2015-03-03 00:52:00 +00001520 /* RACT bit must be checked before all the following reads */
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001521 dma_rmb();
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001522 desc_status = le32_to_cpu(rxdesc->status);
1523 pkt_len = le32_to_cpu(rxdesc->len) & RD_RFL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001524
1525 if (--boguscnt < 0)
1526 break;
1527
Ben Hutchingse5fd13f2015-02-26 20:34:46 +00001528 netif_info(mdp, rx_status, ndev,
1529 "rx entry %d status 0x%08x len %d\n",
1530 entry, desc_status, pkt_len);
1531
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001532 if (!(desc_status & RDFEND))
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001533 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001534
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001535 /* In case of almost all GETHER/ETHERs, the Receive Frame State
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001536 * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
Ben Hutchings9b4a6362015-03-03 00:52:39 +00001537 * bit 0. However, in case of the R8A7740 and R7S72100
1538 * the RFS bits are from bit 25 to bit 16. So, the
Simon Hormandb893472014-01-17 09:22:28 +09001539 * driver needs right shifting by 16.
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001540 */
Sergei Shtylyov62e04b72017-01-07 00:03:37 +03001541 if (mdp->cd->hw_checksum)
Sergei Shtylyovac8025a2013-06-13 22:12:45 +04001542 desc_status >>= 16;
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001543
Sergei Shtylyov248be832015-12-04 01:45:40 +03001544 skb = mdp->rx_skbuff[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001545 if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
1546 RD_RFS5 | RD_RFS6 | RD_RFS10)) {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001547 ndev->stats.rx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001548 if (desc_status & RD_RFS1)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001549 ndev->stats.rx_crc_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001550 if (desc_status & RD_RFS2)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001551 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001552 if (desc_status & RD_RFS3)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001553 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001554 if (desc_status & RD_RFS4)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001555 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001556 if (desc_status & RD_RFS6)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001557 ndev->stats.rx_missed_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001558 if (desc_status & RD_RFS10)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001559 ndev->stats.rx_over_errors++;
Sergei Shtylyov248be832015-12-04 01:45:40 +03001560 } else if (skb) {
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001561 dma_addr = le32_to_cpu(rxdesc->addr);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001562 if (!mdp->cd->hw_swap)
1563 sh_eth_soft_swap(
Sergei Shtylyov12996532015-12-13 23:05:07 +03001564 phys_to_virt(ALIGN(dma_addr, 4)),
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001565 pkt_len + 2);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001566 mdp->rx_skbuff[entry] = NULL;
Magnus Damm503914c2009-12-15 21:16:55 -08001567 if (mdp->cd->rpadir)
1568 skb_reserve(skb, NET_IP_ALIGN);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001569 dma_unmap_single(&mdp->pdev->dev, dma_addr,
Sergei Shtylyovab857912015-10-24 00:46:03 +03001570 ALIGN(mdp->rx_buf_sz, 32),
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001571 DMA_FROM_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001572 skb_put(skb, pkt_len);
1573 skb->protocol = eth_type_trans(skb, ndev);
Sergei Shtylyova8e9fd02013-09-03 03:03:10 +04001574 netif_receive_skb(skb);
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001575 ndev->stats.rx_packets++;
1576 ndev->stats.rx_bytes += pkt_len;
Ben Hutchings25b77ad2015-02-26 20:33:30 +00001577 if (desc_status & RD_RFS8)
1578 ndev->stats.multicast++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001579 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001580 entry = (++mdp->cur_rx) % mdp->num_rx_ring;
Yoshihiro Shimoda862df492009-05-24 23:53:40 +00001581 rxdesc = &mdp->rx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001582 }
1583
1584 /* Refill the Rx ring buffers. */
1585 for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001586 entry = mdp->dirty_rx % mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001587 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyovab857912015-10-24 00:46:03 +03001588 /* The size of the buffer is 32 byte boundary. */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001589 buf_len = ALIGN(mdp->rx_buf_sz, 32);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001590 rxdesc->len = cpu_to_le32(buf_len << 16);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001591
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001592 if (mdp->rx_skbuff[entry] == NULL) {
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001593 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001594 if (skb == NULL)
1595 break; /* Better luck next round. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001596 sh_eth_set_receive_align(skb);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001597 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data,
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001598 buf_len, DMA_FROM_DEVICE);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001599 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001600 kfree_skb(skb);
1601 break;
1602 }
1603 mdp->rx_skbuff[entry] = skb;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001604
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001605 skb_checksum_none_assert(skb);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001606 rxdesc->addr = cpu_to_le32(dma_addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001607 }
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001608 dma_wmb(); /* RACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001609 if (entry >= mdp->num_rx_ring - 1)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001610 rxdesc->status |=
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001611 cpu_to_le32(RD_RACT | RD_RFP | RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001612 else
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001613 rxdesc->status |= cpu_to_le32(RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001614 }
1615
1616 /* Restart Rx engine if stopped. */
1617 /* If we don't need to check status, don't. -KDU */
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001618 if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
Yoshihiro Shimodaa18e08b2012-06-20 15:26:34 +00001619 /* fix the values for the next receiving if RDE is set */
Sergei Shtylyov6e80e552018-04-01 00:22:08 +03001620 if (intr_status & EESR_RDE && !mdp->cd->no_xdfar) {
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001621 u32 count = (sh_eth_read(ndev, RDFAR) -
1622 sh_eth_read(ndev, RDLAR)) >> 4;
1623
1624 mdp->cur_rx = count;
1625 mdp->dirty_rx = count;
1626 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001627 sh_eth_write(ndev, EDRRR_R, EDRRR);
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001628 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001629
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001630 *quota -= limit - boguscnt - 1;
1631
Yoshihiro Shimoda4f809ce2014-06-10 09:40:14 +09001632 return *quota <= 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001633}
1634
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001635static void sh_eth_rcv_snd_disable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001636{
1637 /* disable tx and rx */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001638 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, 0);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001639}
1640
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001641static void sh_eth_rcv_snd_enable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001642{
1643 /* enable tx and rx */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001644 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, ECMR_RE | ECMR_TE);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001645}
1646
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001647/* E-MAC interrupt handler */
1648static void sh_eth_emac_interrupt(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001649{
1650 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001651 u32 felic_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001652 u32 link_stat;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001653
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001654 felic_stat = sh_eth_read(ndev, ECSR) & sh_eth_read(ndev, ECSIPR);
1655 sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
1656 if (felic_stat & ECSR_ICD)
1657 ndev->stats.tx_carrier_errors++;
Niklas Söderlund0cf45a32017-02-01 15:41:55 +01001658 if (felic_stat & ECSR_MPD)
1659 pm_wakeup_event(&mdp->pdev->dev, 0);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001660 if (felic_stat & ECSR_LCHNG) {
1661 /* Link Changed */
1662 if (mdp->cd->no_psr || mdp->no_ether_link)
1663 return;
1664 link_stat = sh_eth_read(ndev, PSR);
1665 if (mdp->ether_link_active_low)
1666 link_stat = ~link_stat;
1667 if (!(link_stat & PHY_ST_LINK)) {
1668 sh_eth_rcv_snd_disable(ndev);
1669 } else {
1670 /* Link Up */
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03001671 sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, 0);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001672 /* clear int */
1673 sh_eth_modify(ndev, ECSR, 0, 0);
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03001674 sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, EESIPR_ECIIP);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001675 /* enable tx and rx */
1676 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001677 }
1678 }
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001679}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001680
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001681/* error control function */
1682static void sh_eth_error(struct net_device *ndev, u32 intr_status)
1683{
1684 struct sh_eth_private *mdp = netdev_priv(ndev);
1685 u32 mask;
1686
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001687 if (intr_status & EESR_TWB) {
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001688 /* Unused write back interrupt */
1689 if (intr_status & EESR_TABT) { /* Transmit Abort int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001690 ndev->stats.tx_aborted_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001691 netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001692 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001693 }
1694
1695 if (intr_status & EESR_RABT) {
1696 /* Receive Abort int */
1697 if (intr_status & EESR_RFRMER) {
1698 /* Receive Frame Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001699 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001700 }
1701 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001702
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001703 if (intr_status & EESR_TDE) {
1704 /* Transmit Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001705 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001706 netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001707 }
1708
1709 if (intr_status & EESR_TFE) {
1710 /* FIFO under flow */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001711 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001712 netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001713 }
1714
1715 if (intr_status & EESR_RDE) {
1716 /* Receive Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001717 ndev->stats.rx_over_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001718 }
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001719
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001720 if (intr_status & EESR_RFE) {
1721 /* Receive FIFO Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001722 ndev->stats.rx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001723 }
1724
1725 if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
1726 /* Address Error */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001727 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001728 netif_err(mdp, tx_err, ndev, "Address Error\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001729 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001730
1731 mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
1732 if (mdp->cd->no_ade)
1733 mask &= ~EESR_ADE;
1734 if (intr_status & mask) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001735 /* Tx error */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001736 u32 edtrr = sh_eth_read(ndev, EDTRR);
Sergei Shtylyov090d5602014-01-11 02:41:49 +03001737
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001738 /* dmesg */
Sergei Shtylyovda246852014-03-15 03:29:14 +03001739 netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
1740 intr_status, mdp->cur_tx, mdp->dirty_tx,
1741 (u32)ndev->state, edtrr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001742 /* dirty buffer free */
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001743 sh_eth_tx_free(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001744
1745 /* SH7712 BUG */
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001746 if (edtrr ^ mdp->cd->edtrr_trns) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001747 /* tx dma start */
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001748 sh_eth_write(ndev, mdp->cd->edtrr_trns, EDTRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001749 }
1750 /* wakeup */
1751 netif_wake_queue(ndev);
1752 }
1753}
1754
1755static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
1756{
1757 struct net_device *ndev = netdev;
1758 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001759 struct sh_eth_cpu_data *cd = mdp->cd;
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001760 irqreturn_t ret = IRQ_NONE;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001761 u32 intr_status, intr_enable;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001762
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001763 spin_lock(&mdp->lock);
1764
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001765 /* Get interrupt status */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001766 intr_status = sh_eth_read(ndev, EESR);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001767 /* Mask it with the interrupt mask, forcing ECI interrupt to be always
1768 * enabled since it's the one that comes thru regardless of the mask,
1769 * and we need to fully handle it in sh_eth_emac_interrupt() in order
1770 * to quench it as it doesn't get cleared by just writing 1 to the ECI
1771 * bit...
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001772 */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001773 intr_enable = sh_eth_read(ndev, EESIPR);
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03001774 intr_status &= intr_enable | EESIPR_ECIIP;
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001775 if (intr_status & (EESR_RX_CHECK | cd->tx_check | EESR_ECI |
1776 cd->eesr_err_check))
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001777 ret = IRQ_HANDLED;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001778 else
Ben Hutchings283e38d2015-01-22 12:44:08 +00001779 goto out;
1780
Sergei Shtylyov2344ef32016-12-30 00:07:38 +03001781 if (unlikely(!mdp->irq_enabled)) {
Ben Hutchings283e38d2015-01-22 12:44:08 +00001782 sh_eth_write(ndev, 0, EESIPR);
1783 goto out;
1784 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001785
Sergei Shtylyov37191092013-06-19 23:30:23 +04001786 if (intr_status & EESR_RX_CHECK) {
1787 if (napi_schedule_prep(&mdp->napi)) {
1788 /* Mask Rx interrupts */
1789 sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
1790 EESIPR);
1791 __napi_schedule(&mdp->napi);
1792 } else {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001793 netdev_warn(ndev,
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001794 "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
Sergei Shtylyovda246852014-03-15 03:29:14 +03001795 intr_status, intr_enable);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001796 }
1797 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001798
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001799 /* Tx Check */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001800 if (intr_status & cd->tx_check) {
Sergei Shtylyov37191092013-06-19 23:30:23 +04001801 /* Clear Tx interrupts */
1802 sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
1803
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001804 sh_eth_tx_free(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001805 netif_wake_queue(ndev);
1806 }
1807
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001808 /* E-MAC interrupt */
1809 if (intr_status & EESR_ECI)
1810 sh_eth_emac_interrupt(ndev);
1811
Sergei Shtylyov37191092013-06-19 23:30:23 +04001812 if (intr_status & cd->eesr_err_check) {
1813 /* Clear error interrupts */
1814 sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
1815
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001816 sh_eth_error(ndev, intr_status);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001817 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001818
Ben Hutchings283e38d2015-01-22 12:44:08 +00001819out:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001820 spin_unlock(&mdp->lock);
1821
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001822 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001823}
1824
Sergei Shtylyov37191092013-06-19 23:30:23 +04001825static int sh_eth_poll(struct napi_struct *napi, int budget)
1826{
1827 struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
1828 napi);
1829 struct net_device *ndev = napi->dev;
1830 int quota = budget;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001831 u32 intr_status;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001832
1833 for (;;) {
1834 intr_status = sh_eth_read(ndev, EESR);
1835 if (!(intr_status & EESR_RX_CHECK))
1836 break;
1837 /* Clear Rx interrupts */
1838 sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
1839
1840 if (sh_eth_rx(ndev, intr_status, &quota))
1841 goto out;
1842 }
1843
1844 napi_complete(napi);
1845
1846 /* Reenable Rx interrupts */
Ben Hutchings283e38d2015-01-22 12:44:08 +00001847 if (mdp->irq_enabled)
1848 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001849out:
1850 return budget - quota;
1851}
1852
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001853/* PHY state control function */
1854static void sh_eth_adjust_link(struct net_device *ndev)
1855{
1856 struct sh_eth_private *mdp = netdev_priv(ndev);
Philippe Reynes9fd03752016-08-10 00:04:48 +02001857 struct phy_device *phydev = ndev->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001858 int new_state = 0;
1859
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001860 if (phydev->link) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001861 if (phydev->duplex != mdp->duplex) {
1862 new_state = 1;
1863 mdp->duplex = phydev->duplex;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001864 if (mdp->cd->set_duplex)
1865 mdp->cd->set_duplex(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001866 }
1867
1868 if (phydev->speed != mdp->speed) {
1869 new_state = 1;
1870 mdp->speed = phydev->speed;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001871 if (mdp->cd->set_rate)
1872 mdp->cd->set_rate(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001873 }
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001874 if (!mdp->link) {
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001875 sh_eth_modify(ndev, ECMR, ECMR_TXF, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001876 new_state = 1;
1877 mdp->link = phydev->link;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001878 if (mdp->cd->no_psr || mdp->no_ether_link)
1879 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001880 }
1881 } else if (mdp->link) {
1882 new_state = 1;
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001883 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001884 mdp->speed = 0;
1885 mdp->duplex = -1;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001886 if (mdp->cd->no_psr || mdp->no_ether_link)
1887 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001888 }
1889
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001890 if (new_state && netif_msg_link(mdp))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001891 phy_print_status(phydev);
1892}
1893
1894/* PHY init function */
1895static int sh_eth_phy_init(struct net_device *ndev)
1896{
Ben Dooks702eca02014-03-12 17:47:40 +00001897 struct device_node *np = ndev->dev.parent->of_node;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001898 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001899 struct phy_device *phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001900
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001901 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001902 mdp->speed = 0;
1903 mdp->duplex = -1;
1904
1905 /* Try connect to PHY */
Ben Dooks702eca02014-03-12 17:47:40 +00001906 if (np) {
1907 struct device_node *pn;
1908
1909 pn = of_parse_phandle(np, "phy-handle", 0);
1910 phydev = of_phy_connect(ndev, pn,
1911 sh_eth_adjust_link, 0,
1912 mdp->phy_interface);
1913
Peter Chen8da703d2016-08-01 15:02:40 +08001914 of_node_put(pn);
Ben Dooks702eca02014-03-12 17:47:40 +00001915 if (!phydev)
1916 phydev = ERR_PTR(-ENOENT);
1917 } else {
1918 char phy_id[MII_BUS_ID_SIZE + 3];
1919
1920 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
1921 mdp->mii_bus->id, mdp->phy_id);
1922
1923 phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
1924 mdp->phy_interface);
1925 }
1926
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001927 if (IS_ERR(phydev)) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001928 netdev_err(ndev, "failed to connect PHY\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001929 return PTR_ERR(phydev);
1930 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001931
Thomas Petazzoni2aab6b42017-12-08 16:35:40 +01001932 /* mask with MAC supported features */
1933 if (mdp->cd->register_type != SH_ETH_REG_GIGABIT) {
1934 int err = phy_set_max_speed(phydev, SPEED_100);
1935 if (err) {
1936 netdev_err(ndev, "failed to limit PHY to 100 Mbit/s\n");
1937 phy_disconnect(phydev);
1938 return err;
1939 }
1940 }
1941
Andrew Lunn22209432016-01-06 20:11:13 +01001942 phy_attached_info(phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001943
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001944 return 0;
1945}
1946
1947/* PHY control start function */
1948static int sh_eth_phy_start(struct net_device *ndev)
1949{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001950 int ret;
1951
1952 ret = sh_eth_phy_init(ndev);
1953 if (ret)
1954 return ret;
1955
Philippe Reynes9fd03752016-08-10 00:04:48 +02001956 phy_start(ndev->phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001957
1958 return 0;
1959}
1960
Philippe Reynesf08aff42016-08-10 00:04:49 +02001961static int sh_eth_get_link_ksettings(struct net_device *ndev,
1962 struct ethtool_link_ksettings *cmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001963{
1964 struct sh_eth_private *mdp = netdev_priv(ndev);
1965 unsigned long flags;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001966
Philippe Reynes9fd03752016-08-10 00:04:48 +02001967 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00001968 return -ENODEV;
1969
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001970 spin_lock_irqsave(&mdp->lock, flags);
yuval.shaia@oracle.com55141742017-06-13 10:09:46 +03001971 phy_ethtool_ksettings_get(ndev->phydev, cmd);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001972 spin_unlock_irqrestore(&mdp->lock, flags);
1973
yuval.shaia@oracle.com55141742017-06-13 10:09:46 +03001974 return 0;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001975}
1976
Philippe Reynesf08aff42016-08-10 00:04:49 +02001977static int sh_eth_set_link_ksettings(struct net_device *ndev,
1978 const struct ethtool_link_ksettings *cmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001979{
1980 struct sh_eth_private *mdp = netdev_priv(ndev);
1981 unsigned long flags;
1982 int ret;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001983
Philippe Reynes9fd03752016-08-10 00:04:48 +02001984 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00001985 return -ENODEV;
1986
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001987 spin_lock_irqsave(&mdp->lock, flags);
1988
1989 /* disable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001990 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001991
Philippe Reynesf08aff42016-08-10 00:04:49 +02001992 ret = phy_ethtool_ksettings_set(ndev->phydev, cmd);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001993 if (ret)
1994 goto error_exit;
1995
Philippe Reynesf08aff42016-08-10 00:04:49 +02001996 if (cmd->base.duplex == DUPLEX_FULL)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001997 mdp->duplex = 1;
1998 else
1999 mdp->duplex = 0;
2000
2001 if (mdp->cd->set_duplex)
2002 mdp->cd->set_duplex(ndev);
2003
2004error_exit:
2005 mdelay(1);
2006
2007 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002008 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002009
2010 spin_unlock_irqrestore(&mdp->lock, flags);
2011
2012 return ret;
2013}
2014
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002015/* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
2016 * version must be bumped as well. Just adding registers up to that
2017 * limit is fine, as long as the existing register indices don't
2018 * change.
2019 */
2020#define SH_ETH_REG_DUMP_VERSION 1
2021#define SH_ETH_REG_DUMP_MAX_REGS 256
2022
2023static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
2024{
2025 struct sh_eth_private *mdp = netdev_priv(ndev);
2026 struct sh_eth_cpu_data *cd = mdp->cd;
2027 u32 *valid_map;
2028 size_t len;
2029
2030 BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);
2031
2032 /* Dump starts with a bitmap that tells ethtool which
2033 * registers are defined for this chip.
2034 */
2035 len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
2036 if (buf) {
2037 valid_map = buf;
2038 buf += len;
2039 } else {
2040 valid_map = NULL;
2041 }
2042
2043 /* Add a register to the dump, if it has a defined offset.
2044 * This automatically skips most undefined registers, but for
2045 * some it is also necessary to check a capability flag in
2046 * struct sh_eth_cpu_data.
2047 */
2048#define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
2049#define add_reg_from(reg, read_expr) do { \
2050 if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) { \
2051 if (buf) { \
2052 mark_reg_valid(reg); \
2053 *buf++ = read_expr; \
2054 } \
2055 ++len; \
2056 } \
2057 } while (0)
2058#define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
2059#define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))
2060
2061 add_reg(EDSR);
2062 add_reg(EDMR);
2063 add_reg(EDTRR);
2064 add_reg(EDRRR);
2065 add_reg(EESR);
2066 add_reg(EESIPR);
2067 add_reg(TDLAR);
2068 add_reg(TDFAR);
2069 add_reg(TDFXR);
2070 add_reg(TDFFR);
2071 add_reg(RDLAR);
2072 add_reg(RDFAR);
2073 add_reg(RDFXR);
2074 add_reg(RDFFR);
2075 add_reg(TRSCER);
2076 add_reg(RMFCR);
2077 add_reg(TFTR);
2078 add_reg(FDR);
2079 add_reg(RMCR);
2080 add_reg(TFUCR);
2081 add_reg(RFOCR);
2082 if (cd->rmiimode)
2083 add_reg(RMIIMODE);
2084 add_reg(FCFTR);
2085 if (cd->rpadir)
2086 add_reg(RPADIR);
2087 if (!cd->no_trimd)
2088 add_reg(TRIMD);
2089 add_reg(ECMR);
2090 add_reg(ECSR);
2091 add_reg(ECSIPR);
2092 add_reg(PIR);
2093 if (!cd->no_psr)
2094 add_reg(PSR);
2095 add_reg(RDMLR);
2096 add_reg(RFLR);
2097 add_reg(IPGR);
2098 if (cd->apr)
2099 add_reg(APR);
2100 if (cd->mpr)
2101 add_reg(MPR);
2102 add_reg(RFCR);
2103 add_reg(RFCF);
2104 if (cd->tpauser)
2105 add_reg(TPAUSER);
2106 add_reg(TPAUSECR);
2107 add_reg(GECMR);
2108 if (cd->bculr)
2109 add_reg(BCULR);
2110 add_reg(MAHR);
2111 add_reg(MALR);
2112 add_reg(TROCR);
2113 add_reg(CDCR);
2114 add_reg(LCCR);
2115 add_reg(CNDCR);
2116 add_reg(CEFCR);
2117 add_reg(FRECR);
2118 add_reg(TSFRCR);
2119 add_reg(TLFRCR);
2120 add_reg(CERCR);
2121 add_reg(CEECR);
2122 add_reg(MAFCR);
2123 if (cd->rtrate)
2124 add_reg(RTRATE);
Sergei Shtylyov62e04b72017-01-07 00:03:37 +03002125 if (cd->hw_checksum)
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002126 add_reg(CSMR);
2127 if (cd->select_mii)
2128 add_reg(RMII_MII);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002129 if (cd->tsu) {
Sergei Shtylyov17d0fb02018-01-13 20:22:01 +03002130 add_tsu_reg(ARSTR);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002131 add_tsu_reg(TSU_CTRST);
2132 add_tsu_reg(TSU_FWEN0);
2133 add_tsu_reg(TSU_FWEN1);
2134 add_tsu_reg(TSU_FCM);
2135 add_tsu_reg(TSU_BSYSL0);
2136 add_tsu_reg(TSU_BSYSL1);
2137 add_tsu_reg(TSU_PRISL0);
2138 add_tsu_reg(TSU_PRISL1);
2139 add_tsu_reg(TSU_FWSL0);
2140 add_tsu_reg(TSU_FWSL1);
2141 add_tsu_reg(TSU_FWSLC);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002142 add_tsu_reg(TSU_QTAGM0);
2143 add_tsu_reg(TSU_QTAGM1);
2144 add_tsu_reg(TSU_FWSR);
2145 add_tsu_reg(TSU_FWINMK);
2146 add_tsu_reg(TSU_ADQT0);
2147 add_tsu_reg(TSU_ADQT1);
2148 add_tsu_reg(TSU_VTAG0);
2149 add_tsu_reg(TSU_VTAG1);
2150 add_tsu_reg(TSU_ADSBSY);
2151 add_tsu_reg(TSU_TEN);
2152 add_tsu_reg(TSU_POST1);
2153 add_tsu_reg(TSU_POST2);
2154 add_tsu_reg(TSU_POST3);
2155 add_tsu_reg(TSU_POST4);
Sergei Shtylyove14549a2018-04-01 00:23:51 +03002156 /* This is the start of a table, not just a single register. */
2157 if (buf) {
2158 unsigned int i;
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002159
Sergei Shtylyove14549a2018-04-01 00:23:51 +03002160 mark_reg_valid(TSU_ADRH0);
2161 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
2162 *buf++ = ioread32(mdp->tsu_addr +
2163 mdp->reg_offset[TSU_ADRH0] +
2164 i * 4);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002165 }
Sergei Shtylyove14549a2018-04-01 00:23:51 +03002166 len += SH_ETH_TSU_CAM_ENTRIES * 2;
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002167 }
2168
2169#undef mark_reg_valid
2170#undef add_reg_from
2171#undef add_reg
2172#undef add_tsu_reg
2173
2174 return len * 4;
2175}
2176
2177static int sh_eth_get_regs_len(struct net_device *ndev)
2178{
2179 return __sh_eth_get_regs(ndev, NULL);
2180}
2181
2182static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
2183 void *buf)
2184{
2185 struct sh_eth_private *mdp = netdev_priv(ndev);
2186
2187 regs->version = SH_ETH_REG_DUMP_VERSION;
2188
2189 pm_runtime_get_sync(&mdp->pdev->dev);
2190 __sh_eth_get_regs(ndev, buf);
2191 pm_runtime_put_sync(&mdp->pdev->dev);
2192}
2193
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002194static int sh_eth_nway_reset(struct net_device *ndev)
2195{
2196 struct sh_eth_private *mdp = netdev_priv(ndev);
2197 unsigned long flags;
2198 int ret;
2199
Philippe Reynes9fd03752016-08-10 00:04:48 +02002200 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00002201 return -ENODEV;
2202
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002203 spin_lock_irqsave(&mdp->lock, flags);
Philippe Reynes9fd03752016-08-10 00:04:48 +02002204 ret = phy_start_aneg(ndev->phydev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002205 spin_unlock_irqrestore(&mdp->lock, flags);
2206
2207 return ret;
2208}
2209
2210static u32 sh_eth_get_msglevel(struct net_device *ndev)
2211{
2212 struct sh_eth_private *mdp = netdev_priv(ndev);
2213 return mdp->msg_enable;
2214}
2215
2216static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
2217{
2218 struct sh_eth_private *mdp = netdev_priv(ndev);
2219 mdp->msg_enable = value;
2220}
2221
2222static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
2223 "rx_current", "tx_current",
2224 "rx_dirty", "tx_dirty",
2225};
2226#define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
2227
2228static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
2229{
2230 switch (sset) {
2231 case ETH_SS_STATS:
2232 return SH_ETH_STATS_LEN;
2233 default:
2234 return -EOPNOTSUPP;
2235 }
2236}
2237
2238static void sh_eth_get_ethtool_stats(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002239 struct ethtool_stats *stats, u64 *data)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002240{
2241 struct sh_eth_private *mdp = netdev_priv(ndev);
2242 int i = 0;
2243
2244 /* device-specific stats */
2245 data[i++] = mdp->cur_rx;
2246 data[i++] = mdp->cur_tx;
2247 data[i++] = mdp->dirty_rx;
2248 data[i++] = mdp->dirty_tx;
2249}
2250
2251static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
2252{
2253 switch (stringset) {
2254 case ETH_SS_STATS:
2255 memcpy(data, *sh_eth_gstrings_stats,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002256 sizeof(sh_eth_gstrings_stats));
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002257 break;
2258 }
2259}
2260
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002261static void sh_eth_get_ringparam(struct net_device *ndev,
2262 struct ethtool_ringparam *ring)
2263{
2264 struct sh_eth_private *mdp = netdev_priv(ndev);
2265
2266 ring->rx_max_pending = RX_RING_MAX;
2267 ring->tx_max_pending = TX_RING_MAX;
2268 ring->rx_pending = mdp->num_rx_ring;
2269 ring->tx_pending = mdp->num_tx_ring;
2270}
2271
2272static int sh_eth_set_ringparam(struct net_device *ndev,
2273 struct ethtool_ringparam *ring)
2274{
2275 struct sh_eth_private *mdp = netdev_priv(ndev);
2276 int ret;
2277
2278 if (ring->tx_pending > TX_RING_MAX ||
2279 ring->rx_pending > RX_RING_MAX ||
2280 ring->tx_pending < TX_RING_MIN ||
2281 ring->rx_pending < RX_RING_MIN)
2282 return -EINVAL;
2283 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
2284 return -EINVAL;
2285
2286 if (netif_running(ndev)) {
Ben Hutchingsbd888912015-01-22 12:40:25 +00002287 netif_device_detach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002288 netif_tx_disable(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002289
Ben Hutchings283e38d2015-01-22 12:44:08 +00002290 /* Serialise with the interrupt handler and NAPI, then
2291 * disable interrupts. We have to clear the
2292 * irq_enabled flag first to ensure that interrupts
2293 * won't be re-enabled.
2294 */
2295 mdp->irq_enabled = false;
2296 synchronize_irq(ndev->irq);
2297 napi_synchronize(&mdp->napi);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002298 sh_eth_write(ndev, 0x0000, EESIPR);
Ben Hutchings283e38d2015-01-22 12:44:08 +00002299
Ben Hutchings740c7f32015-01-27 00:49:32 +00002300 sh_eth_dev_exit(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002301
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002302 /* Free all the skbuffs in the Rx queue and the DMA buffers. */
Ben Hutchings084236d2015-01-22 12:41:34 +00002303 sh_eth_ring_free(ndev);
Ben Hutchings084236d2015-01-22 12:41:34 +00002304 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002305
2306 /* Set new parameters */
2307 mdp->num_rx_ring = ring->rx_pending;
2308 mdp->num_tx_ring = ring->tx_pending;
2309
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002310 if (netif_running(ndev)) {
Ben Hutchings084236d2015-01-22 12:41:34 +00002311 ret = sh_eth_ring_init(ndev);
2312 if (ret < 0) {
2313 netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
2314 __func__);
2315 return ret;
2316 }
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002317 ret = sh_eth_dev_init(ndev);
Ben Hutchings084236d2015-01-22 12:41:34 +00002318 if (ret < 0) {
2319 netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
2320 __func__);
2321 return ret;
2322 }
2323
Ben Hutchingsbd888912015-01-22 12:40:25 +00002324 netif_device_attach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002325 }
2326
2327 return 0;
2328}
2329
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002330static void sh_eth_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2331{
2332 struct sh_eth_private *mdp = netdev_priv(ndev);
2333
2334 wol->supported = 0;
2335 wol->wolopts = 0;
2336
Geert Uytterhoevenb4580c92018-02-12 14:42:36 +01002337 if (mdp->cd->magic) {
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002338 wol->supported = WAKE_MAGIC;
2339 wol->wolopts = mdp->wol_enabled ? WAKE_MAGIC : 0;
2340 }
2341}
2342
2343static int sh_eth_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2344{
2345 struct sh_eth_private *mdp = netdev_priv(ndev);
2346
Geert Uytterhoevenb4580c92018-02-12 14:42:36 +01002347 if (!mdp->cd->magic || wol->wolopts & ~WAKE_MAGIC)
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002348 return -EOPNOTSUPP;
2349
2350 mdp->wol_enabled = !!(wol->wolopts & WAKE_MAGIC);
2351
2352 device_set_wakeup_enable(&mdp->pdev->dev, mdp->wol_enabled);
2353
2354 return 0;
2355}
2356
stephen hemminger9b07be42012-01-04 12:59:49 +00002357static const struct ethtool_ops sh_eth_ethtool_ops = {
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002358 .get_regs_len = sh_eth_get_regs_len,
2359 .get_regs = sh_eth_get_regs,
stephen hemminger9b07be42012-01-04 12:59:49 +00002360 .nway_reset = sh_eth_nway_reset,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002361 .get_msglevel = sh_eth_get_msglevel,
2362 .set_msglevel = sh_eth_set_msglevel,
stephen hemminger9b07be42012-01-04 12:59:49 +00002363 .get_link = ethtool_op_get_link,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002364 .get_strings = sh_eth_get_strings,
2365 .get_ethtool_stats = sh_eth_get_ethtool_stats,
2366 .get_sset_count = sh_eth_get_sset_count,
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002367 .get_ringparam = sh_eth_get_ringparam,
2368 .set_ringparam = sh_eth_set_ringparam,
Philippe Reynesf08aff42016-08-10 00:04:49 +02002369 .get_link_ksettings = sh_eth_get_link_ksettings,
2370 .set_link_ksettings = sh_eth_set_link_ksettings,
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002371 .get_wol = sh_eth_get_wol,
2372 .set_wol = sh_eth_set_wol,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002373};
2374
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002375/* network device open function */
2376static int sh_eth_open(struct net_device *ndev)
2377{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002378 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03002379 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002380
Magnus Dammbcd51492009-10-09 00:20:04 +00002381 pm_runtime_get_sync(&mdp->pdev->dev);
2382
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002383 napi_enable(&mdp->napi);
2384
Joe Perchesa0607fd2009-11-18 23:29:17 -08002385 ret = request_irq(ndev->irq, sh_eth_interrupt,
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +00002386 mdp->cd->irq_flags, ndev->name, ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002387 if (ret) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002388 netdev_err(ndev, "Can not assign IRQ number\n");
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002389 goto out_napi_off;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002390 }
2391
2392 /* Descriptor set */
2393 ret = sh_eth_ring_init(ndev);
2394 if (ret)
2395 goto out_free_irq;
2396
2397 /* device init */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002398 ret = sh_eth_dev_init(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002399 if (ret)
2400 goto out_free_irq;
2401
2402 /* PHY control start*/
2403 ret = sh_eth_phy_start(ndev);
2404 if (ret)
2405 goto out_free_irq;
2406
Sergei Shtylyovad846aa2016-03-14 01:09:53 +03002407 netif_start_queue(ndev);
2408
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002409 mdp->is_opened = 1;
2410
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002411 return ret;
2412
2413out_free_irq:
2414 free_irq(ndev->irq, ndev);
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002415out_napi_off:
2416 napi_disable(&mdp->napi);
Magnus Dammbcd51492009-10-09 00:20:04 +00002417 pm_runtime_put_sync(&mdp->pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002418 return ret;
2419}
2420
2421/* Timeout function */
2422static void sh_eth_tx_timeout(struct net_device *ndev)
2423{
2424 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002425 struct sh_eth_rxdesc *rxdesc;
2426 int i;
2427
2428 netif_stop_queue(ndev);
2429
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002430 netif_err(mdp, timer, ndev,
2431 "transmit timed out, status %8.8x, resetting...\n",
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01002432 sh_eth_read(ndev, EESR));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002433
2434 /* tx_errors count up */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002435 ndev->stats.tx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002436
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002437 /* Free all the skbuffs in the Rx queue. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002438 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002439 rxdesc = &mdp->rx_ring[i];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002440 rxdesc->status = cpu_to_le32(0);
2441 rxdesc->addr = cpu_to_le32(0xBADF00D0);
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002442 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002443 mdp->rx_skbuff[i] = NULL;
2444 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002445 for (i = 0; i < mdp->num_tx_ring; i++) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002446 dev_kfree_skb(mdp->tx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002447 mdp->tx_skbuff[i] = NULL;
2448 }
2449
2450 /* device init */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002451 sh_eth_dev_init(ndev);
Sergei Shtylyovad846aa2016-03-14 01:09:53 +03002452
2453 netif_start_queue(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002454}
2455
2456/* Packet transmit function */
2457static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
2458{
2459 struct sh_eth_private *mdp = netdev_priv(ndev);
2460 struct sh_eth_txdesc *txdesc;
Sergei Shtylyov12996532015-12-13 23:05:07 +03002461 dma_addr_t dma_addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002462 u32 entry;
Nobuhiro Iwamatsufb5e2f92008-11-17 20:29:58 +00002463 unsigned long flags;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002464
2465 spin_lock_irqsave(&mdp->lock, flags);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002466 if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03002467 if (!sh_eth_tx_free(ndev, true)) {
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002468 netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002469 netif_stop_queue(ndev);
2470 spin_unlock_irqrestore(&mdp->lock, flags);
Patrick McHardy5b548142009-06-12 06:22:29 +00002471 return NETDEV_TX_BUSY;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002472 }
2473 }
2474 spin_unlock_irqrestore(&mdp->lock, flags);
2475
Ben Hutchingsdacc73e2015-03-03 00:53:08 +00002476 if (skb_put_padto(skb, ETH_ZLEN))
Ben Hutchingseebfb642015-01-22 12:40:13 +00002477 return NETDEV_TX_OK;
2478
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002479 entry = mdp->cur_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002480 mdp->tx_skbuff[entry] = skb;
2481 txdesc = &mdp->tx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002482 /* soft swap. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002483 if (!mdp->cd->hw_swap)
Sergei Shtylyov3e230992015-12-13 21:27:04 +03002484 sh_eth_soft_swap(PTR_ALIGN(skb->data, 4), skb->len + 2);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01002485 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, skb->len,
Sergei Shtylyov12996532015-12-13 23:05:07 +03002486 DMA_TO_DEVICE);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01002487 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
Ben Hutchingsaa3933b2015-01-27 00:49:47 +00002488 kfree_skb(skb);
2489 return NETDEV_TX_OK;
2490 }
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002491 txdesc->addr = cpu_to_le32(dma_addr);
2492 txdesc->len = cpu_to_le32(skb->len << 16);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002493
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03002494 dma_wmb(); /* TACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002495 if (entry >= mdp->num_tx_ring - 1)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002496 txdesc->status |= cpu_to_le32(TD_TACT | TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002497 else
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002498 txdesc->status |= cpu_to_le32(TD_TACT);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002499
2500 mdp->cur_tx++;
2501
Sergei Shtylyov3e416992018-03-24 23:08:42 +03002502 if (!(sh_eth_read(ndev, EDTRR) & mdp->cd->edtrr_trns))
2503 sh_eth_write(ndev, mdp->cd->edtrr_trns, EDTRR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09002504
Patrick McHardy6ed10652009-06-23 06:03:08 +00002505 return NETDEV_TX_OK;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002506}
2507
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002508/* The statistics registers have write-clear behaviour, which means we
2509 * will lose any increment between the read and write. We mitigate
2510 * this by only clearing when we read a non-zero value, so we will
2511 * never falsely report a total of zero.
2512 */
2513static void
2514sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
2515{
2516 u32 delta = sh_eth_read(ndev, reg);
2517
2518 if (delta) {
2519 *stat += delta;
2520 sh_eth_write(ndev, 0, reg);
2521 }
2522}
2523
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002524static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
2525{
2526 struct sh_eth_private *mdp = netdev_priv(ndev);
2527
Sergei Shtylyovce9134d2018-03-24 23:11:19 +03002528 if (mdp->cd->no_tx_cntrs)
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002529 return &ndev->stats;
2530
2531 if (!mdp->is_opened)
2532 return &ndev->stats;
2533
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002534 sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
2535 sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
2536 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002537
Sergei Shtylyov4c1d4582018-03-24 23:12:54 +03002538 if (mdp->cd->cexcr) {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002539 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2540 CERCR);
2541 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2542 CEECR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002543 } else {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002544 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2545 CNDCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002546 }
2547
2548 return &ndev->stats;
2549}
2550
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002551/* device close function */
2552static int sh_eth_close(struct net_device *ndev)
2553{
2554 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002555
2556 netif_stop_queue(ndev);
2557
Ben Hutchings283e38d2015-01-22 12:44:08 +00002558 /* Serialise with the interrupt handler and NAPI, then disable
2559 * interrupts. We have to clear the irq_enabled flag first to
2560 * ensure that interrupts won't be re-enabled.
2561 */
2562 mdp->irq_enabled = false;
2563 synchronize_irq(ndev->irq);
2564 napi_disable(&mdp->napi);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002565 sh_eth_write(ndev, 0x0000, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002566
Ben Hutchings740c7f32015-01-27 00:49:32 +00002567 sh_eth_dev_exit(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002568
2569 /* PHY Disconnect */
Philippe Reynes9fd03752016-08-10 00:04:48 +02002570 if (ndev->phydev) {
2571 phy_stop(ndev->phydev);
2572 phy_disconnect(ndev->phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002573 }
2574
2575 free_irq(ndev->irq, ndev);
2576
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002577 /* Free all the skbuffs in the Rx queue and the DMA buffer. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002578 sh_eth_ring_free(ndev);
2579
Magnus Dammbcd51492009-10-09 00:20:04 +00002580 pm_runtime_put_sync(&mdp->pdev->dev);
2581
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002582 mdp->is_opened = 0;
2583
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002584 return 0;
2585}
2586
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002587/* ioctl to device function */
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002588static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002589{
Philippe Reynes9fd03752016-08-10 00:04:48 +02002590 struct phy_device *phydev = ndev->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002591
2592 if (!netif_running(ndev))
2593 return -EINVAL;
2594
2595 if (!phydev)
2596 return -ENODEV;
2597
Richard Cochran28b04112010-07-17 08:48:55 +00002598 return phy_mii_ioctl(phydev, rq, cmd);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002599}
2600
Niklas Söderlund78d61022017-06-12 10:39:03 +02002601static int sh_eth_change_mtu(struct net_device *ndev, int new_mtu)
2602{
2603 if (netif_running(ndev))
2604 return -EBUSY;
2605
2606 ndev->mtu = new_mtu;
2607 netdev_update_features(ndev);
2608
2609 return 0;
2610}
2611
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002612/* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
2613static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
2614 int entry)
2615{
2616 return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
2617}
2618
2619static u32 sh_eth_tsu_get_post_mask(int entry)
2620{
2621 return 0x0f << (28 - ((entry % 8) * 4));
2622}
2623
2624static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
2625{
2626 return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
2627}
2628
2629static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
2630 int entry)
2631{
2632 struct sh_eth_private *mdp = netdev_priv(ndev);
2633 u32 tmp;
2634 void *reg_offset;
2635
2636 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2637 tmp = ioread32(reg_offset);
2638 iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
2639}
2640
2641static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
2642 int entry)
2643{
2644 struct sh_eth_private *mdp = netdev_priv(ndev);
2645 u32 post_mask, ref_mask, tmp;
2646 void *reg_offset;
2647
2648 reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
2649 post_mask = sh_eth_tsu_get_post_mask(entry);
2650 ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
2651
2652 tmp = ioread32(reg_offset);
2653 iowrite32(tmp & ~post_mask, reg_offset);
2654
2655 /* If other port enables, the function returns "true" */
2656 return tmp & ref_mask;
2657}
2658
2659static int sh_eth_tsu_busy(struct net_device *ndev)
2660{
2661 int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
2662 struct sh_eth_private *mdp = netdev_priv(ndev);
2663
2664 while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
2665 udelay(10);
2666 timeout--;
2667 if (timeout <= 0) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002668 netdev_err(ndev, "%s: timeout\n", __func__);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002669 return -ETIMEDOUT;
2670 }
2671 }
2672
2673 return 0;
2674}
2675
2676static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
2677 const u8 *addr)
2678{
2679 u32 val;
2680
2681 val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
2682 iowrite32(val, reg);
2683 if (sh_eth_tsu_busy(ndev) < 0)
2684 return -EBUSY;
2685
2686 val = addr[4] << 8 | addr[5];
2687 iowrite32(val, reg + 4);
2688 if (sh_eth_tsu_busy(ndev) < 0)
2689 return -EBUSY;
2690
2691 return 0;
2692}
2693
2694static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
2695{
2696 u32 val;
2697
2698 val = ioread32(reg);
2699 addr[0] = (val >> 24) & 0xff;
2700 addr[1] = (val >> 16) & 0xff;
2701 addr[2] = (val >> 8) & 0xff;
2702 addr[3] = val & 0xff;
2703 val = ioread32(reg + 4);
2704 addr[4] = (val >> 8) & 0xff;
2705 addr[5] = val & 0xff;
2706}
2707
2708
2709static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
2710{
2711 struct sh_eth_private *mdp = netdev_priv(ndev);
2712 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2713 int i;
2714 u8 c_addr[ETH_ALEN];
2715
2716 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2717 sh_eth_tsu_read_entry(reg_offset, c_addr);
dingtianhongc4bde292013-12-30 15:41:17 +08002718 if (ether_addr_equal(addr, c_addr))
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002719 return i;
2720 }
2721
2722 return -ENOENT;
2723}
2724
2725static int sh_eth_tsu_find_empty(struct net_device *ndev)
2726{
2727 u8 blank[ETH_ALEN];
2728 int entry;
2729
2730 memset(blank, 0, sizeof(blank));
2731 entry = sh_eth_tsu_find_entry(ndev, blank);
2732 return (entry < 0) ? -ENOMEM : entry;
2733}
2734
2735static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
2736 int entry)
2737{
2738 struct sh_eth_private *mdp = netdev_priv(ndev);
2739 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2740 int ret;
2741 u8 blank[ETH_ALEN];
2742
2743 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
2744 ~(1 << (31 - entry)), TSU_TEN);
2745
2746 memset(blank, 0, sizeof(blank));
2747 ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
2748 if (ret < 0)
2749 return ret;
2750 return 0;
2751}
2752
2753static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
2754{
2755 struct sh_eth_private *mdp = netdev_priv(ndev);
2756 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2757 int i, ret;
2758
2759 if (!mdp->cd->tsu)
2760 return 0;
2761
2762 i = sh_eth_tsu_find_entry(ndev, addr);
2763 if (i < 0) {
2764 /* No entry found, create one */
2765 i = sh_eth_tsu_find_empty(ndev);
2766 if (i < 0)
2767 return -ENOMEM;
2768 ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
2769 if (ret < 0)
2770 return ret;
2771
2772 /* Enable the entry */
2773 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
2774 (1 << (31 - i)), TSU_TEN);
2775 }
2776
2777 /* Entry found or created, enable POST */
2778 sh_eth_tsu_enable_cam_entry_post(ndev, i);
2779
2780 return 0;
2781}
2782
2783static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
2784{
2785 struct sh_eth_private *mdp = netdev_priv(ndev);
2786 int i, ret;
2787
2788 if (!mdp->cd->tsu)
2789 return 0;
2790
2791 i = sh_eth_tsu_find_entry(ndev, addr);
2792 if (i) {
2793 /* Entry found */
2794 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2795 goto done;
2796
2797 /* Disable the entry if both ports was disabled */
2798 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2799 if (ret < 0)
2800 return ret;
2801 }
2802done:
2803 return 0;
2804}
2805
2806static int sh_eth_tsu_purge_all(struct net_device *ndev)
2807{
2808 struct sh_eth_private *mdp = netdev_priv(ndev);
2809 int i, ret;
2810
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002811 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002812 return 0;
2813
2814 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
2815 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2816 continue;
2817
2818 /* Disable the entry if both ports was disabled */
2819 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2820 if (ret < 0)
2821 return ret;
2822 }
2823
2824 return 0;
2825}
2826
2827static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
2828{
2829 struct sh_eth_private *mdp = netdev_priv(ndev);
2830 u8 addr[ETH_ALEN];
2831 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2832 int i;
2833
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002834 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002835 return;
2836
2837 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2838 sh_eth_tsu_read_entry(reg_offset, addr);
2839 if (is_multicast_ether_addr(addr))
2840 sh_eth_tsu_del_entry(ndev, addr);
2841 }
2842}
2843
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002844/* Update promiscuous flag and multicast filter */
2845static void sh_eth_set_rx_mode(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002846{
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002847 struct sh_eth_private *mdp = netdev_priv(ndev);
2848 u32 ecmr_bits;
2849 int mcast_all = 0;
2850 unsigned long flags;
2851
2852 spin_lock_irqsave(&mdp->lock, flags);
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002853 /* Initial condition is MCT = 1, PRM = 0.
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002854 * Depending on ndev->flags, set PRM or clear MCT
2855 */
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002856 ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
2857 if (mdp->cd->tsu)
2858 ecmr_bits |= ECMR_MCT;
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002859
2860 if (!(ndev->flags & IFF_MULTICAST)) {
2861 sh_eth_tsu_purge_mcast(ndev);
2862 mcast_all = 1;
2863 }
2864 if (ndev->flags & IFF_ALLMULTI) {
2865 sh_eth_tsu_purge_mcast(ndev);
2866 ecmr_bits &= ~ECMR_MCT;
2867 mcast_all = 1;
2868 }
2869
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002870 if (ndev->flags & IFF_PROMISC) {
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002871 sh_eth_tsu_purge_all(ndev);
2872 ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
2873 } else if (mdp->cd->tsu) {
2874 struct netdev_hw_addr *ha;
2875 netdev_for_each_mc_addr(ha, ndev) {
2876 if (mcast_all && is_multicast_ether_addr(ha->addr))
2877 continue;
2878
2879 if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
2880 if (!mcast_all) {
2881 sh_eth_tsu_purge_mcast(ndev);
2882 ecmr_bits &= ~ECMR_MCT;
2883 mcast_all = 1;
2884 }
2885 }
2886 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002887 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002888
2889 /* update the ethernet mode */
2890 sh_eth_write(ndev, ecmr_bits, ECMR);
2891
2892 spin_unlock_irqrestore(&mdp->lock, flags);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002893}
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002894
2895static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
2896{
2897 if (!mdp->port)
2898 return TSU_VTAG0;
2899 else
2900 return TSU_VTAG1;
2901}
2902
Patrick McHardy80d5c362013-04-19 02:04:28 +00002903static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
2904 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002905{
2906 struct sh_eth_private *mdp = netdev_priv(ndev);
2907 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2908
2909 if (unlikely(!mdp->cd->tsu))
2910 return -EPERM;
2911
2912 /* No filtering if vid = 0 */
2913 if (!vid)
2914 return 0;
2915
2916 mdp->vlan_num_ids++;
2917
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002918 /* The controller has one VLAN tag HW filter. So, if the filter is
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002919 * already enabled, the driver disables it and the filte
2920 */
2921 if (mdp->vlan_num_ids > 1) {
2922 /* disable VLAN filter */
2923 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2924 return 0;
2925 }
2926
2927 sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
2928 vtag_reg_index);
2929
2930 return 0;
2931}
2932
Patrick McHardy80d5c362013-04-19 02:04:28 +00002933static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
2934 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002935{
2936 struct sh_eth_private *mdp = netdev_priv(ndev);
2937 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2938
2939 if (unlikely(!mdp->cd->tsu))
2940 return -EPERM;
2941
2942 /* No filtering if vid = 0 */
2943 if (!vid)
2944 return 0;
2945
2946 mdp->vlan_num_ids--;
2947 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2948
2949 return 0;
2950}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002951
2952/* SuperH's TSU register init function */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002953static void sh_eth_tsu_init(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002954{
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +03002955 if (!mdp->cd->dual_port) {
Simon Hormandb893472014-01-17 09:22:28 +09002956 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
Chris Brandte1487882016-09-07 14:57:09 -04002957 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL,
2958 TSU_FWSLC); /* Enable POST registers */
Simon Hormandb893472014-01-17 09:22:28 +09002959 return;
2960 }
2961
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002962 sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
2963 sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
2964 sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
2965 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
2966 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
2967 sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
2968 sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
2969 sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
2970 sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
2971 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
Sergei Shtylyov4869a142018-02-24 20:28:16 +03002972 sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
2973 sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002974 sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
2975 sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
2976 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
2977 sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
2978 sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
2979 sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
2980 sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002981}
2982
2983/* MDIO bus release function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002984static int sh_mdio_release(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002985{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002986 /* unregister mdio bus */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002987 mdiobus_unregister(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002988
2989 /* free bitbang info */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002990 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002991
2992 return 0;
2993}
2994
2995/* MDIO bus init function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01002996static int sh_mdio_init(struct sh_eth_private *mdp,
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00002997 struct sh_eth_plat_data *pd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002998{
Andrew Lunne7f4dc32016-01-06 20:11:15 +01002999 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003000 struct bb_info *bitbang;
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003001 struct platform_device *pdev = mdp->pdev;
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01003002 struct device *dev = &mdp->pdev->dev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003003
3004 /* create bit control struct for PHY */
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01003005 bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
Laurent Pinchartf738a132014-03-20 15:00:35 +01003006 if (!bitbang)
3007 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003008
3009 /* bitbang init */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00003010 bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00003011 bitbang->set_gate = pd->set_mdio_gate;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003012 bitbang->ctrl.ops = &bb_ops;
3013
Stefan Weilc2e07b32010-08-03 19:44:52 +02003014 /* MII controller setting */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003015 mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
Laurent Pinchartf738a132014-03-20 15:00:35 +01003016 if (!mdp->mii_bus)
3017 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003018
3019 /* Hook up MII support for ethtool */
3020 mdp->mii_bus->name = "sh_mii";
Laurent Pincharta5bd60602014-03-20 15:00:32 +01003021 mdp->mii_bus->parent = dev;
Florian Fainelli5278fb52012-01-09 23:59:17 +00003022 snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003023 pdev->name, pdev->id);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003024
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003025 /* register MDIO bus */
3026 if (dev->of_node) {
3027 ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
Ben Dooks702eca02014-03-12 17:47:40 +00003028 } else {
Ben Dooks702eca02014-03-12 17:47:40 +00003029 if (pd->phy_irq > 0)
3030 mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
3031
3032 ret = mdiobus_register(mdp->mii_bus);
3033 }
3034
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003035 if (ret)
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003036 goto out_free_bus;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003037
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003038 return 0;
3039
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003040out_free_bus:
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07003041 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003042 return ret;
3043}
3044
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003045static const u16 *sh_eth_get_register_offset(int register_type)
3046{
3047 const u16 *reg_offset = NULL;
3048
3049 switch (register_type) {
3050 case SH_ETH_REG_GIGABIT:
3051 reg_offset = sh_eth_offset_gigabit;
3052 break;
Simon Hormandb893472014-01-17 09:22:28 +09003053 case SH_ETH_REG_FAST_RZ:
3054 reg_offset = sh_eth_offset_fast_rz;
3055 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +00003056 case SH_ETH_REG_FAST_RCAR:
3057 reg_offset = sh_eth_offset_fast_rcar;
3058 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003059 case SH_ETH_REG_FAST_SH4:
3060 reg_offset = sh_eth_offset_fast_sh4;
3061 break;
3062 case SH_ETH_REG_FAST_SH3_SH2:
3063 reg_offset = sh_eth_offset_fast_sh3_sh2;
3064 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003065 }
3066
3067 return reg_offset;
3068}
3069
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003070static const struct net_device_ops sh_eth_netdev_ops = {
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003071 .ndo_open = sh_eth_open,
3072 .ndo_stop = sh_eth_close,
3073 .ndo_start_xmit = sh_eth_start_xmit,
3074 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00003075 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003076 .ndo_tx_timeout = sh_eth_tx_timeout,
3077 .ndo_do_ioctl = sh_eth_do_ioctl,
Niklas Söderlund78d61022017-06-12 10:39:03 +02003078 .ndo_change_mtu = sh_eth_change_mtu,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003079 .ndo_validate_addr = eth_validate_addr,
3080 .ndo_set_mac_address = eth_mac_addr,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003081};
3082
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003083static const struct net_device_ops sh_eth_netdev_ops_tsu = {
3084 .ndo_open = sh_eth_open,
3085 .ndo_stop = sh_eth_close,
3086 .ndo_start_xmit = sh_eth_start_xmit,
3087 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00003088 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003089 .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
3090 .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
3091 .ndo_tx_timeout = sh_eth_tx_timeout,
3092 .ndo_do_ioctl = sh_eth_do_ioctl,
Niklas Söderlund78d61022017-06-12 10:39:03 +02003093 .ndo_change_mtu = sh_eth_change_mtu,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003094 .ndo_validate_addr = eth_validate_addr,
3095 .ndo_set_mac_address = eth_mac_addr,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003096};
3097
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003098#ifdef CONFIG_OF
3099static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
3100{
3101 struct device_node *np = dev->of_node;
3102 struct sh_eth_plat_data *pdata;
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003103 const char *mac_addr;
3104
3105 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
3106 if (!pdata)
3107 return NULL;
3108
3109 pdata->phy_interface = of_get_phy_mode(np);
3110
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003111 mac_addr = of_get_mac_address(np);
3112 if (mac_addr)
3113 memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
3114
3115 pdata->no_ether_link =
3116 of_property_read_bool(np, "renesas,no-ether-link");
3117 pdata->ether_link_active_low =
3118 of_property_read_bool(np, "renesas,ether-link-active-low");
3119
3120 return pdata;
3121}
3122
3123static const struct of_device_id sh_eth_match_table[] = {
3124 { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
Simon Horman6c4b2f72017-10-18 09:21:27 +02003125 { .compatible = "renesas,ether-r8a7743", .data = &rcar_gen2_data },
3126 { .compatible = "renesas,ether-r8a7745", .data = &rcar_gen2_data },
3127 { .compatible = "renesas,ether-r8a7778", .data = &rcar_gen1_data },
3128 { .compatible = "renesas,ether-r8a7779", .data = &rcar_gen1_data },
3129 { .compatible = "renesas,ether-r8a7790", .data = &rcar_gen2_data },
3130 { .compatible = "renesas,ether-r8a7791", .data = &rcar_gen2_data },
3131 { .compatible = "renesas,ether-r8a7793", .data = &rcar_gen2_data },
3132 { .compatible = "renesas,ether-r8a7794", .data = &rcar_gen2_data },
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003133 { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
Simon Hormanb4804e02017-10-18 09:21:28 +02003134 { .compatible = "renesas,rcar-gen1-ether", .data = &rcar_gen1_data },
3135 { .compatible = "renesas,rcar-gen2-ether", .data = &rcar_gen2_data },
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003136 { }
3137};
3138MODULE_DEVICE_TABLE(of, sh_eth_match_table);
3139#else
3140static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
3141{
3142 return NULL;
3143}
3144#endif
3145
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003146static int sh_eth_drv_probe(struct platform_device *pdev)
3147{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003148 struct resource *res;
Jingoo Han0b76b862013-08-30 14:00:11 +09003149 struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003150 const struct platform_device_id *id = platform_get_device_id(pdev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03003151 struct sh_eth_private *mdp;
3152 struct net_device *ndev;
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003153 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003154
3155 /* get base addr */
3156 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003157
3158 ndev = alloc_etherdev(sizeof(struct sh_eth_private));
Laurent Pinchartf738a132014-03-20 15:00:35 +01003159 if (!ndev)
3160 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003161
Ben Dooksb5893a02014-03-21 12:09:14 +01003162 pm_runtime_enable(&pdev->dev);
3163 pm_runtime_get_sync(&pdev->dev);
3164
roel kluincc3c0802008-09-10 19:22:44 +02003165 ret = platform_get_irq(pdev, 0);
Sergei Shtylyov7a468ac2015-08-28 16:56:01 +03003166 if (ret < 0)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003167 goto out_release;
roel kluincc3c0802008-09-10 19:22:44 +02003168 ndev->irq = ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003169
3170 SET_NETDEV_DEV(ndev, &pdev->dev);
3171
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003172 mdp = netdev_priv(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00003173 mdp->num_tx_ring = TX_RING_SIZE;
3174 mdp->num_rx_ring = RX_RING_SIZE;
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003175 mdp->addr = devm_ioremap_resource(&pdev->dev, res);
3176 if (IS_ERR(mdp->addr)) {
3177 ret = PTR_ERR(mdp->addr);
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00003178 goto out_release;
3179 }
3180
Varka Bhadramc9608042014-10-24 07:42:09 +05303181 ndev->base_addr = res->start;
3182
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003183 spin_lock_init(&mdp->lock);
Magnus Dammbcd51492009-10-09 00:20:04 +00003184 mdp->pdev = pdev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003185
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003186 if (pdev->dev.of_node)
3187 pd = sh_eth_parse_dt(&pdev->dev);
Sergei Shtylyov3b4c5cb2013-10-30 23:30:19 +03003188 if (!pd) {
3189 dev_err(&pdev->dev, "no platform data\n");
3190 ret = -EINVAL;
3191 goto out_release;
3192 }
3193
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003194 /* get PHY ID */
Yoshinori Sato71557a32008-08-06 19:49:00 -04003195 mdp->phy_id = pd->phy;
Yoshihiro Shimodae47c9052011-03-07 21:59:45 +00003196 mdp->phy_interface = pd->phy_interface;
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00003197 mdp->no_ether_link = pd->no_ether_link;
3198 mdp->ether_link_active_low = pd->ether_link_active_low;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003199
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003200 /* set cpu data */
Wolfram Sang42a67c92016-03-01 17:37:59 +01003201 if (id)
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003202 mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
Wolfram Sang42a67c92016-03-01 17:37:59 +01003203 else
3204 mdp->cd = (struct sh_eth_cpu_data *)of_device_get_match_data(&pdev->dev);
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003205
Sergei Shtylyova3153d82013-08-18 03:11:28 +04003206 mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
Sergei Shtylyov264be2f2014-03-15 03:11:24 +03003207 if (!mdp->reg_offset) {
3208 dev_err(&pdev->dev, "Unknown register type (%d)\n",
3209 mdp->cd->register_type);
3210 ret = -EINVAL;
3211 goto out_release;
3212 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003213 sh_eth_set_default_cpu_data(mdp->cd);
3214
Niklas Söderlund78d61022017-06-12 10:39:03 +02003215 /* User's manual states max MTU should be 2048 but due to the
3216 * alignment calculations in sh_eth_ring_init() the practical
3217 * MTU is a bit less. Maybe this can be optimized some more.
3218 */
3219 ndev->max_mtu = 2000 - (ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN);
3220 ndev->min_mtu = ETH_MIN_MTU;
3221
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003222 /* set function */
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003223 if (mdp->cd->tsu)
3224 ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
3225 else
3226 ndev->netdev_ops = &sh_eth_netdev_ops;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003227 ndev->ethtool_ops = &sh_eth_ethtool_ops;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003228 ndev->watchdog_timeo = TX_TIMEOUT;
3229
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00003230 /* debug message level */
3231 mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003232
3233 /* read and set MAC address */
Magnus Damm748031f2009-10-09 00:17:14 +00003234 read_mac_address(ndev, pd->mac_addr);
Sergei Shtylyovff6e7222013-04-29 09:49:42 +00003235 if (!is_valid_ether_addr(ndev->dev_addr)) {
3236 dev_warn(&pdev->dev,
3237 "no valid MAC address supplied, using a random one.\n");
3238 eth_hw_addr_random(ndev);
3239 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003240
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003241 if (mdp->cd->tsu) {
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003242 int port = pdev->id < 0 ? 0 : pdev->id % 2;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003243 struct resource *rtsu;
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003244
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003245 rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003246 if (!rtsu) {
3247 dev_err(&pdev->dev, "no TSU resource\n");
3248 ret = -ENODEV;
3249 goto out_release;
3250 }
3251 /* We can only request the TSU region for the first port
3252 * of the two sharing this TSU for the probe to succeed...
3253 */
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003254 if (port == 0 &&
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003255 !devm_request_mem_region(&pdev->dev, rtsu->start,
3256 resource_size(rtsu),
3257 dev_name(&pdev->dev))) {
3258 dev_err(&pdev->dev, "can't request TSU resource.\n");
3259 ret = -EBUSY;
3260 goto out_release;
3261 }
Sergei Shtylyov3e14c962018-01-14 20:47:43 +03003262 /* ioremap the TSU registers */
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003263 mdp->tsu_addr = devm_ioremap(&pdev->dev, rtsu->start,
3264 resource_size(rtsu));
3265 if (!mdp->tsu_addr) {
3266 dev_err(&pdev->dev, "TSU region ioremap() failed.\n");
3267 ret = -ENOMEM;
Sergei Shtylyovfc0c0902013-03-19 13:41:32 +00003268 goto out_release;
3269 }
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003270 mdp->port = port;
Patrick McHardyf6469682013-04-19 02:04:27 +00003271 ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003272
Sergei Shtylyov3e14c962018-01-14 20:47:43 +03003273 /* Need to init only the first port of the two sharing a TSU */
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003274 if (port == 0) {
Sergei Shtylyov3e14c962018-01-14 20:47:43 +03003275 if (mdp->cd->chip_reset)
3276 mdp->cd->chip_reset(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003277
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00003278 /* TSU init (Init only)*/
3279 sh_eth_tsu_init(mdp);
3280 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003281 }
3282
Hisashi Nakamura966d6db2014-11-13 15:54:05 +09003283 if (mdp->cd->rmiimode)
3284 sh_eth_write(ndev, 0x1, RMIIMODE);
3285
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003286 /* MDIO bus init */
3287 ret = sh_mdio_init(mdp, pd);
3288 if (ret) {
Geert Uytterhoevenb7ce5202017-05-18 15:01:35 +02003289 if (ret != -EPROBE_DEFER)
3290 dev_err(&pdev->dev, "MDIO init failed: %d\n", ret);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003291 goto out_release;
3292 }
3293
Sergei Shtylyov37191092013-06-19 23:30:23 +04003294 netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
3295
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003296 /* network device register */
3297 ret = register_netdev(ndev);
3298 if (ret)
Sergei Shtylyov37191092013-06-19 23:30:23 +04003299 goto out_napi_del;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003300
Geert Uytterhoevenb4580c92018-02-12 14:42:36 +01003301 if (mdp->cd->magic)
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003302 device_set_wakeup_capable(&pdev->dev, 1);
3303
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003304 /* print device information */
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +03003305 netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
3306 (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003307
Ben Dooksb5893a02014-03-21 12:09:14 +01003308 pm_runtime_put(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003309 platform_set_drvdata(pdev, ndev);
3310
3311 return ret;
3312
Sergei Shtylyov37191092013-06-19 23:30:23 +04003313out_napi_del:
3314 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003315 sh_mdio_release(mdp);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003316
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003317out_release:
3318 /* net_dev free */
Sergei Shtylyov4282fc42017-12-31 21:41:36 +03003319 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003320
Ben Dooksb5893a02014-03-21 12:09:14 +01003321 pm_runtime_put(&pdev->dev);
3322 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003323 return ret;
3324}
3325
3326static int sh_eth_drv_remove(struct platform_device *pdev)
3327{
3328 struct net_device *ndev = platform_get_drvdata(pdev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003329 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003330
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003331 unregister_netdev(ndev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003332 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003333 sh_mdio_release(mdp);
Magnus Dammbcd51492009-10-09 00:20:04 +00003334 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003335 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003336
3337 return 0;
3338}
3339
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003340#ifdef CONFIG_PM
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003341#ifdef CONFIG_PM_SLEEP
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003342static int sh_eth_wol_setup(struct net_device *ndev)
3343{
3344 struct sh_eth_private *mdp = netdev_priv(ndev);
3345
3346 /* Only allow ECI interrupts */
3347 synchronize_irq(ndev->irq);
3348 napi_disable(&mdp->napi);
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03003349 sh_eth_write(ndev, EESIPR_ECIIP, EESIPR);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003350
3351 /* Enable MagicPacket */
Niklas Söderlund5e2ed132017-02-01 15:41:54 +01003352 sh_eth_modify(ndev, ECMR, ECMR_MPDE, ECMR_MPDE);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003353
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003354 return enable_irq_wake(ndev->irq);
3355}
3356
3357static int sh_eth_wol_restore(struct net_device *ndev)
3358{
3359 struct sh_eth_private *mdp = netdev_priv(ndev);
3360 int ret;
3361
3362 napi_enable(&mdp->napi);
3363
3364 /* Disable MagicPacket */
3365 sh_eth_modify(ndev, ECMR, ECMR_MPDE, 0);
3366
3367 /* The device needs to be reset to restore MagicPacket logic
3368 * for next wakeup. If we close and open the device it will
3369 * both be reset and all registers restored. This is what
3370 * happens during suspend and resume without WoL enabled.
3371 */
3372 ret = sh_eth_close(ndev);
3373 if (ret < 0)
3374 return ret;
3375 ret = sh_eth_open(ndev);
3376 if (ret < 0)
3377 return ret;
3378
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003379 return disable_irq_wake(ndev->irq);
3380}
3381
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003382static int sh_eth_suspend(struct device *dev)
3383{
3384 struct net_device *ndev = dev_get_drvdata(dev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003385 struct sh_eth_private *mdp = netdev_priv(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003386 int ret = 0;
3387
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003388 if (!netif_running(ndev))
3389 return 0;
3390
3391 netif_device_detach(ndev);
3392
3393 if (mdp->wol_enabled)
3394 ret = sh_eth_wol_setup(ndev);
3395 else
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003396 ret = sh_eth_close(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003397
3398 return ret;
3399}
3400
3401static int sh_eth_resume(struct device *dev)
3402{
3403 struct net_device *ndev = dev_get_drvdata(dev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003404 struct sh_eth_private *mdp = netdev_priv(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003405 int ret = 0;
3406
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003407 if (!netif_running(ndev))
3408 return 0;
3409
3410 if (mdp->wol_enabled)
3411 ret = sh_eth_wol_restore(ndev);
3412 else
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003413 ret = sh_eth_open(ndev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003414
3415 if (ret < 0)
3416 return ret;
3417
3418 netif_device_attach(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003419
3420 return ret;
3421}
3422#endif
3423
Magnus Dammbcd51492009-10-09 00:20:04 +00003424static int sh_eth_runtime_nop(struct device *dev)
3425{
Sergei Shtylyov128296f2014-01-03 15:52:22 +03003426 /* Runtime PM callback shared between ->runtime_suspend()
Magnus Dammbcd51492009-10-09 00:20:04 +00003427 * and ->runtime_resume(). Simply returns success.
3428 *
3429 * This driver re-initializes all registers after
3430 * pm_runtime_get_sync() anyway so there is no need
3431 * to save and restore registers here.
3432 */
3433 return 0;
3434}
3435
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003436static const struct dev_pm_ops sh_eth_dev_pm_ops = {
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003437 SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
Mikhail Ulyanove7d7e892015-01-22 01:18:44 +03003438 SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
Magnus Dammbcd51492009-10-09 00:20:04 +00003439};
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003440#define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
3441#else
3442#define SH_ETH_PM_OPS NULL
3443#endif
Magnus Dammbcd51492009-10-09 00:20:04 +00003444
Arvind Yadavef00df82017-08-13 16:42:42 +05303445static const struct platform_device_id sh_eth_id_table[] = {
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +00003446 { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +00003447 { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +00003448 { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003449 { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
Sergei Shtylyov24549e22013-06-07 13:59:21 +00003450 { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
3451 { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003452 { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003453 { }
3454};
3455MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
3456
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003457static struct platform_driver sh_eth_driver = {
3458 .probe = sh_eth_drv_probe,
3459 .remove = sh_eth_drv_remove,
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003460 .id_table = sh_eth_id_table,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003461 .driver = {
3462 .name = CARDNAME,
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003463 .pm = SH_ETH_PM_OPS,
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003464 .of_match_table = of_match_ptr(sh_eth_match_table),
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003465 },
3466};
3467
Axel Lindb62f682011-11-27 16:44:17 +00003468module_platform_driver(sh_eth_driver);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003469
3470MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
3471MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
3472MODULE_LICENSE("GPL v2");