blob: 26e7b18e46d50c0b8f0b230959259284c6dde3bb [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Damien Lespiau70d21f02013-07-03 21:06:04 +010029#define _PLANE(plane, a, b) _PIPE(plane, a, b)
Paulo Zanonia5c961d2012-10-24 15:59:34 -020030#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Ville Syrjälä2d401b12014-04-09 13:29:08 +030032#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
Jani Nikulae7d7cad2014-11-14 16:54:21 +020034#define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
35 (port) == PORT_B ? (b) : (c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030036
Damien Lespiau98533252014-12-08 17:33:51 +000037#define _MASKED_FIELD(mask, value) ({ \
38 if (__builtin_constant_p(mask)) \
39 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
40 if (__builtin_constant_p(value)) \
41 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
42 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
43 BUILD_BUG_ON_MSG((value) & ~(mask), \
44 "Incorrect value for mask"); \
45 (mask) << 16 | (value); })
46#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
47#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
48
49
Daniel Vetter6b26c862012-04-24 14:04:12 +020050
Jesse Barnes585fb112008-07-29 11:54:06 -070051/* PCI config space */
52
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030053#define HPLLCC 0xc0 /* 85x only */
54#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070055#define GC_CLOCK_133_200 (0 << 0)
56#define GC_CLOCK_100_200 (1 << 0)
57#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030058#define GC_CLOCK_133_266 (3 << 0)
59#define GC_CLOCK_133_200_2 (4 << 0)
60#define GC_CLOCK_133_266_2 (5 << 0)
61#define GC_CLOCK_166_266 (6 << 0)
62#define GC_CLOCK_166_250 (7 << 0)
63
Jesse Barnesf97108d2010-01-29 11:27:07 -080064#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070065#define GCFGC 0xf0 /* 915+ only */
66#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
67#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
68#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +020069#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
70#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
71#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
72#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
73#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
74#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070075#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070076#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
77#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
78#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
79#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
80#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
81#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
82#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
83#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
84#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
85#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
86#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
87#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
88#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
89#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
90#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
91#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
92#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
93#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
94#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes9f49c372014-12-10 12:16:05 -080095#define GCDGMBUS 0xcc
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +010096#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
97
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070098
99/* Graphics reset regs */
Ville Syrjälä59ea9052014-11-21 21:54:27 +0200100#define I915_GDRST 0xc0 /* PCI config register */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700101#define GRDOM_FULL (0<<2)
102#define GRDOM_RENDER (1<<2)
103#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -0700104#define GRDOM_MASK (3<<2)
Ville Syrjälä73bbf6b2014-11-21 21:54:25 +0200105#define GRDOM_RESET_STATUS (1<<1)
Daniel Vetter5ccce182012-04-27 15:17:45 +0200106#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700107
Ville Syrjäläc039b7f2015-09-18 20:03:27 +0300108#define ILK_GDSR (MCHBAR_MIRROR_BASE + 0x2ca4)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300109#define ILK_GRDOM_FULL (0<<1)
110#define ILK_GRDOM_RENDER (1<<1)
111#define ILK_GRDOM_MEDIA (3<<1)
112#define ILK_GRDOM_MASK (3<<1)
113#define ILK_GRDOM_RESET_ENABLE (1<<0)
114
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700115#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
116#define GEN6_MBC_SNPCR_SHIFT 21
117#define GEN6_MBC_SNPCR_MASK (3<<21)
118#define GEN6_MBC_SNPCR_MAX (0<<21)
119#define GEN6_MBC_SNPCR_MED (1<<21)
120#define GEN6_MBC_SNPCR_LOW (2<<21)
121#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
122
Imre Deak9e72b462014-05-05 15:13:55 +0300123#define VLV_G3DCTL 0x9024
124#define VLV_GSCKGCTL 0x9028
125
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100126#define GEN6_MBCTL 0x0907c
127#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
128#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
129#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
130#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
131#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
132
Eric Anholtcff458c2010-11-18 09:31:14 +0800133#define GEN6_GDRST 0x941c
134#define GEN6_GRDOM_FULL (1 << 0)
135#define GEN6_GRDOM_RENDER (1 << 1)
136#define GEN6_GRDOM_MEDIA (1 << 2)
137#define GEN6_GRDOM_BLT (1 << 3)
138
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100139#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
140#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
141#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
142#define PP_DIR_DCLV_2G 0xffffffff
143
Ben Widawsky94e409c2013-11-04 22:29:36 -0800144#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
145#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
146
Jeff McGee0cea6502015-02-13 10:27:56 -0600147#define GEN8_R_PWR_CLK_STATE 0x20C8
148#define GEN8_RPCS_ENABLE (1 << 31)
149#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
150#define GEN8_RPCS_S_CNT_SHIFT 15
151#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
152#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
153#define GEN8_RPCS_SS_CNT_SHIFT 8
154#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
155#define GEN8_RPCS_EU_MAX_SHIFT 4
156#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
157#define GEN8_RPCS_EU_MIN_SHIFT 0
158#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
159
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100160#define GAM_ECOCHK 0x4090
Damien Lespiau81e231a2015-02-09 19:33:19 +0000161#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100162#define ECOCHK_SNB_BIT (1<<10)
Nick Hoath6381b552015-07-14 14:41:15 +0100163#define ECOCHK_DIS_TLB (1<<8)
Ben Widawskye3dff582013-03-20 14:49:14 -0700164#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100165#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
166#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300167#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
168#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
169#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
170#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
171#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100172
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200173#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300174#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200175#define ECOBITS_PPGTT_CACHE64B (3<<8)
176#define ECOBITS_PPGTT_CACHE4B (0<<8)
177
Daniel Vetterbe901a52012-04-11 20:42:39 +0200178#define GAB_CTL 0x24000
179#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
180
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300181#define GEN6_STOLEN_RESERVED 0x1082C0
182#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
183#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
184#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
185#define GEN6_STOLEN_RESERVED_1M (0 << 4)
186#define GEN6_STOLEN_RESERVED_512K (1 << 4)
187#define GEN6_STOLEN_RESERVED_256K (2 << 4)
188#define GEN6_STOLEN_RESERVED_128K (3 << 4)
189#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
190#define GEN7_STOLEN_RESERVED_1M (0 << 5)
191#define GEN7_STOLEN_RESERVED_256K (1 << 5)
192#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
193#define GEN8_STOLEN_RESERVED_1M (0 << 7)
194#define GEN8_STOLEN_RESERVED_2M (1 << 7)
195#define GEN8_STOLEN_RESERVED_4M (2 << 7)
196#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Daniel Vetter40bae732014-09-11 13:28:08 +0200197
Jesse Barnes585fb112008-07-29 11:54:06 -0700198/* VGA stuff */
199
200#define VGA_ST01_MDA 0x3ba
201#define VGA_ST01_CGA 0x3da
202
203#define VGA_MSR_WRITE 0x3c2
204#define VGA_MSR_READ 0x3cc
205#define VGA_MSR_MEM_EN (1<<1)
206#define VGA_MSR_CGA_MODE (1<<0)
207
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300208#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100209#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300210#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700211
212#define VGA_AR_INDEX 0x3c0
213#define VGA_AR_VID_EN (1<<5)
214#define VGA_AR_DATA_WRITE 0x3c0
215#define VGA_AR_DATA_READ 0x3c1
216
217#define VGA_GR_INDEX 0x3ce
218#define VGA_GR_DATA 0x3cf
219/* GR05 */
220#define VGA_GR_MEM_READ_MODE_SHIFT 3
221#define VGA_GR_MEM_READ_MODE_PLANE 1
222/* GR06 */
223#define VGA_GR_MEM_MODE_MASK 0xc
224#define VGA_GR_MEM_MODE_SHIFT 2
225#define VGA_GR_MEM_A0000_AFFFF 0
226#define VGA_GR_MEM_A0000_BFFFF 1
227#define VGA_GR_MEM_B0000_B7FFF 2
228#define VGA_GR_MEM_B0000_BFFFF 3
229
230#define VGA_DACMASK 0x3c6
231#define VGA_DACRX 0x3c7
232#define VGA_DACWX 0x3c8
233#define VGA_DACDATA 0x3c9
234
235#define VGA_CR_INDEX_MDA 0x3b4
236#define VGA_CR_DATA_MDA 0x3b5
237#define VGA_CR_INDEX_CGA 0x3d4
238#define VGA_CR_DATA_CGA 0x3d5
239
240/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800241 * Instruction field definitions used by the command parser
242 */
243#define INSTR_CLIENT_SHIFT 29
244#define INSTR_CLIENT_MASK 0xE0000000
245#define INSTR_MI_CLIENT 0x0
246#define INSTR_BC_CLIENT 0x2
247#define INSTR_RC_CLIENT 0x3
248#define INSTR_SUBCLIENT_SHIFT 27
249#define INSTR_SUBCLIENT_MASK 0x18000000
250#define INSTR_MEDIA_SUBCLIENT 0x2
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800251#define INSTR_26_TO_24_MASK 0x7000000
252#define INSTR_26_TO_24_SHIFT 24
Brad Volkin351e3db2014-02-18 10:15:46 -0800253
254/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700255 * Memory interface instructions used by the kernel
256 */
257#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800258/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
259#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700260
261#define MI_NOOP MI_INSTR(0, 0)
262#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
263#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200264#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700265#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
266#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
267#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
268#define MI_FLUSH MI_INSTR(0x04, 0)
269#define MI_READ_FLUSH (1 << 0)
270#define MI_EXE_FLUSH (1 << 1)
271#define MI_NO_WRITE_FLUSH (1 << 2)
272#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
273#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800274#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800275#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
276#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
277#define MI_ARB_ENABLE (1<<0)
278#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700279#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800280#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
281#define MI_SUSPEND_FLUSH_EN (1<<0)
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800282#define MI_SET_APPID MI_INSTR(0x0e, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400283#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200284#define MI_OVERLAY_CONTINUE (0x0<<21)
285#define MI_OVERLAY_ON (0x1<<21)
286#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700287#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500288#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700289#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500290#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200291/* IVB has funny definitions for which plane to flip. */
292#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
293#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
294#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
295#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
296#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
297#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Damien Lespiau830c81d2014-11-13 17:51:46 +0000298/* SKL ones */
299#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
300#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
301#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
302#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
303#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
304#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
305#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
306#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
307#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700308#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
Ben Widawsky0e792842013-12-16 20:50:37 -0800309#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
310#define MI_SEMAPHORE_UPDATE (1<<21)
311#define MI_SEMAPHORE_COMPARE (1<<20)
312#define MI_SEMAPHORE_REGISTER (1<<18)
313#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
314#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
315#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
316#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
317#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
318#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
319#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
320#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
321#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
322#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
323#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
324#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100325#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
326#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800327#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
328#define MI_MM_SPACE_GTT (1<<8)
329#define MI_MM_SPACE_PHYSICAL (0<<8)
330#define MI_SAVE_EXT_STATE_EN (1<<3)
331#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800332#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800333#define MI_RESTORE_INHIBIT (1<<0)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300334#define HSW_MI_RS_SAVE_STATE_EN (1<<3)
335#define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
Ben Widawsky3e789982014-06-30 09:53:37 -0700336#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
337#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700338#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
339#define MI_SEMAPHORE_POLL (1<<15)
340#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
Jesse Barnes585fb112008-07-29 11:54:06 -0700341#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
Ville Syrjälä8edfbb82014-11-14 18:16:56 +0200342#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
343#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
344#define MI_USE_GGTT (1 << 22) /* g4x+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700345#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
346#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000347/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
348 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
349 * simply ignores the register load under certain conditions.
350 * - One can actually load arbitrary many arbitrary registers: Simply issue x
351 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
352 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100353#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100354#define MI_LRI_FORCE_POSTED (1<<12)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100355#define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
356#define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
Ben Widawsky0e792842013-12-16 20:50:37 -0800357#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000358#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700359#define MI_FLUSH_DW_STORE_INDEX (1<<21)
360#define MI_INVALIDATE_TLB (1<<18)
361#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800362#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800363#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700364#define MI_INVALIDATE_BSD (1<<7)
365#define MI_FLUSH_DW_USE_GTT (1<<2)
366#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100367#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
368#define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700369#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100370#define MI_BATCH_NON_SECURE (1)
371/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800372#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100373#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800374#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700375#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100376#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700377#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Abdiel Janulgue919032e2015-06-16 13:39:40 +0300378#define MI_BATCH_RESOURCE_STREAMER (1<<10)
Ben Widawsky0e792842013-12-16 20:50:37 -0800379
Neil Robertsf1f55cc2014-11-07 19:00:26 +0000380#define MI_PREDICATE_SRC0 (0x2400)
Ville Syrjäläe597ef42015-11-06 21:44:40 +0200381#define MI_PREDICATE_SRC0_UDW (0x2400 + 4)
Neil Robertsf1f55cc2014-11-07 19:00:26 +0000382#define MI_PREDICATE_SRC1 (0x2408)
Ville Syrjäläe597ef42015-11-06 21:44:40 +0200383#define MI_PREDICATE_SRC1_UDW (0x2408 + 4)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300384
385#define MI_PREDICATE_RESULT_2 (0x2214)
386#define LOWER_SLICE_ENABLED (1<<0)
387#define LOWER_SLICE_DISABLED (0<<0)
388
Jesse Barnes585fb112008-07-29 11:54:06 -0700389/*
390 * 3D instructions used by the kernel
391 */
392#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
393
394#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
395#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
396#define SC_UPDATE_SCISSOR (0x1<<1)
397#define SC_ENABLE_MASK (0x1<<0)
398#define SC_ENABLE (0x1<<0)
399#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
400#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
401#define SCI_YMIN_MASK (0xffff<<16)
402#define SCI_XMIN_MASK (0xffff<<0)
403#define SCI_YMAX_MASK (0xffff<<16)
404#define SCI_XMAX_MASK (0xffff<<0)
405#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
406#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
407#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
408#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
409#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
410#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
411#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
412#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
413#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100414
415#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
416#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700417#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
418#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100419#define BLT_WRITE_A (2<<20)
420#define BLT_WRITE_RGB (1<<20)
421#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
Jesse Barnes585fb112008-07-29 11:54:06 -0700422#define BLT_DEPTH_8 (0<<24)
423#define BLT_DEPTH_16_565 (1<<24)
424#define BLT_DEPTH_16_1555 (2<<24)
425#define BLT_DEPTH_32 (3<<24)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100426#define BLT_ROP_SRC_COPY (0xcc<<16)
427#define BLT_ROP_COLOR_COPY (0xf0<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700428#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
429#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
430#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
431#define ASYNC_FLIP (1<<22)
432#define DISPLAY_PLANE_A (0<<20)
433#define DISPLAY_PLANE_B (1<<20)
Ville Syrjälä68d97532015-09-18 20:03:39 +0300434#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
Arun Siluvery0160f052015-06-23 15:46:57 +0100435#define PIPE_CONTROL_FLUSH_L3 (1<<27)
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200436#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800437#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800438#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200439#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700440#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Chris Wilson148b83d2014-12-16 08:44:31 +0000441#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200442#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800443#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200444#define PIPE_CONTROL_DEPTH_STALL (1<<13)
445#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200446#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200447#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
448#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
449#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
450#define PIPE_CONTROL_NOTIFY (1<<8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700451#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
Arun Siluveryc82435b2015-06-19 18:37:13 +0100452#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
Jesse Barnes8d315282011-10-16 10:23:31 +0200453#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
454#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
455#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200456#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200457#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700458#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700459
Brad Volkin3a6fa982014-02-18 10:15:47 -0800460/*
461 * Commands used only by the command parser
462 */
463#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
464#define MI_ARB_CHECK MI_INSTR(0x05, 0)
465#define MI_RS_CONTROL MI_INSTR(0x06, 0)
466#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
467#define MI_PREDICATE MI_INSTR(0x0C, 0)
468#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
469#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800470#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800471#define MI_URB_CLEAR MI_INSTR(0x19, 0)
472#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
473#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800474#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
475#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800476#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
477#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
478#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
479#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
480#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
481
482#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
483#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800484#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
485#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800486#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
487#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
488#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
489 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
490#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
491 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
492#define GFX_OP_3DSTATE_SO_DECL_LIST \
493 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
494
495#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
496 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
497#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
498 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
499#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
500 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
501#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
502 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
503#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
504 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
505
506#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
507
508#define COLOR_BLT ((0x2<<29)|(0x40<<22))
509#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100510
511/*
Brad Volkin5947de92014-02-18 10:15:50 -0800512 * Registers used only by the command parser
513 */
514#define BCS_SWCTRL 0x22200
515
Jordan Justenc61200c2014-12-11 13:28:09 -0800516#define GPGPU_THREADS_DISPATCHED 0x2290
Ville Syrjäläe597ef42015-11-06 21:44:40 +0200517#define GPGPU_THREADS_DISPATCHED_UDW (0x2290 + 4)
Jordan Justenc61200c2014-12-11 13:28:09 -0800518#define HS_INVOCATION_COUNT 0x2300
Ville Syrjäläe597ef42015-11-06 21:44:40 +0200519#define HS_INVOCATION_COUNT_UDW (0x2300 + 4)
Jordan Justenc61200c2014-12-11 13:28:09 -0800520#define DS_INVOCATION_COUNT 0x2308
Ville Syrjäläe597ef42015-11-06 21:44:40 +0200521#define DS_INVOCATION_COUNT_UDW (0x2308 + 4)
Jordan Justenc61200c2014-12-11 13:28:09 -0800522#define IA_VERTICES_COUNT 0x2310
Ville Syrjäläe597ef42015-11-06 21:44:40 +0200523#define IA_VERTICES_COUNT_UDW (0x2310 + 4)
Jordan Justenc61200c2014-12-11 13:28:09 -0800524#define IA_PRIMITIVES_COUNT 0x2318
Ville Syrjäläe597ef42015-11-06 21:44:40 +0200525#define IA_PRIMITIVES_COUNT_UDW (0x2318 + 4)
Jordan Justenc61200c2014-12-11 13:28:09 -0800526#define VS_INVOCATION_COUNT 0x2320
Ville Syrjäläe597ef42015-11-06 21:44:40 +0200527#define VS_INVOCATION_COUNT_UDW (0x2320 + 4)
Jordan Justenc61200c2014-12-11 13:28:09 -0800528#define GS_INVOCATION_COUNT 0x2328
Ville Syrjäläe597ef42015-11-06 21:44:40 +0200529#define GS_INVOCATION_COUNT_UDW (0x2328 + 4)
Jordan Justenc61200c2014-12-11 13:28:09 -0800530#define GS_PRIMITIVES_COUNT 0x2330
Ville Syrjäläe597ef42015-11-06 21:44:40 +0200531#define GS_PRIMITIVES_COUNT_UDW (0x2330 + 4)
Jordan Justenc61200c2014-12-11 13:28:09 -0800532#define CL_INVOCATION_COUNT 0x2338
Ville Syrjäläe597ef42015-11-06 21:44:40 +0200533#define CL_INVOCATION_COUNT_UDW (0x2338 + 4)
Jordan Justenc61200c2014-12-11 13:28:09 -0800534#define CL_PRIMITIVES_COUNT 0x2340
Ville Syrjäläe597ef42015-11-06 21:44:40 +0200535#define CL_PRIMITIVES_COUNT_UDW (0x2340 + 4)
Jordan Justenc61200c2014-12-11 13:28:09 -0800536#define PS_INVOCATION_COUNT 0x2348
Ville Syrjäläe597ef42015-11-06 21:44:40 +0200537#define PS_INVOCATION_COUNT_UDW (0x2348 + 4)
Jordan Justenc61200c2014-12-11 13:28:09 -0800538#define PS_DEPTH_COUNT 0x2350
Ville Syrjäläe597ef42015-11-06 21:44:40 +0200539#define PS_DEPTH_COUNT_UDW (0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800540
541/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläe597ef42015-11-06 21:44:40 +0200542#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
543#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) (0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800544
Ville Syrjäläe597ef42015-11-06 21:44:40 +0200545#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
546#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) (0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700547
548#define GEN7_3DPRIM_END_OFFSET 0x2420
549#define GEN7_3DPRIM_START_VERTEX 0x2430
550#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
551#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
552#define GEN7_3DPRIM_START_INSTANCE 0x243C
553#define GEN7_3DPRIM_BASE_VERTEX 0x2440
554
Jordan Justen7b9748c2015-10-01 23:09:58 -0700555#define GEN7_GPGPU_DISPATCHDIMX 0x2500
556#define GEN7_GPGPU_DISPATCHDIMY 0x2504
557#define GEN7_GPGPU_DISPATCHDIMZ 0x2508
558
Kenneth Graunke180b8132014-03-25 22:52:03 -0700559#define OACONTROL 0x2360
560
Brad Volkin220375a2014-02-18 10:15:51 -0800561#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
562#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
563#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
564 _GEN7_PIPEA_DE_LOAD_SL, \
565 _GEN7_PIPEB_DE_LOAD_SL)
566
Brad Volkin5947de92014-02-18 10:15:50 -0800567/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100568 * Reset registers
569 */
570#define DEBUG_RESET_I830 0x6070
571#define DEBUG_RESET_FULL (1<<7)
572#define DEBUG_RESET_RENDER (1<<8)
573#define DEBUG_RESET_DISPLAY (1<<9)
574
Jesse Barnes57f350b2012-03-28 13:39:25 -0700575/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300576 * IOSF sideband
577 */
578#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
579#define IOSF_DEVFN_SHIFT 24
580#define IOSF_OPCODE_SHIFT 16
581#define IOSF_PORT_SHIFT 8
582#define IOSF_BYTE_ENABLES_SHIFT 4
583#define IOSF_BAR_SHIFT 1
584#define IOSF_SB_BUSY (1<<0)
Jesse Barnesf3419152013-11-04 11:52:44 -0800585#define IOSF_PORT_BUNIT 0x3
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300586#define IOSF_PORT_PUNIT 0x4
587#define IOSF_PORT_NC 0x11
588#define IOSF_PORT_DPIO 0x12
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300589#define IOSF_PORT_DPIO_2 0x1a
Jani Nikulae9f882a2013-08-27 15:12:14 +0300590#define IOSF_PORT_GPIO_NC 0x13
591#define IOSF_PORT_CCK 0x14
592#define IOSF_PORT_CCU 0xA9
593#define IOSF_PORT_GPS_CORE 0x48
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530594#define IOSF_PORT_FLISDSI 0x1B
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300595#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
596#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
597
Jesse Barnes30a970c2013-11-04 13:48:12 -0800598/* See configdb bunit SB addr map */
599#define BUNIT_REG_BISOC 0x11
600
Jesse Barnes30a970c2013-11-04 13:48:12 -0800601#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +0300602#define DSPFREQSTAT_SHIFT_CHV 24
603#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
604#define DSPFREQGUAR_SHIFT_CHV 8
605#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800606#define DSPFREQSTAT_SHIFT 30
607#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
608#define DSPFREQGUAR_SHIFT 14
609#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200610#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
611#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
612#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +0300613#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
614#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
615#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
616#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
617#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
618#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
619#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
620#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
621#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
622#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
623#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
624#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +0200625
626/* See the PUNIT HAS v0.8 for the below bits */
627enum punit_power_well {
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +0100628 /* These numbers are fixed and must match the position of the pw bits */
Imre Deaka30180a2014-03-04 19:23:02 +0200629 PUNIT_POWER_WELL_RENDER = 0,
630 PUNIT_POWER_WELL_MEDIA = 1,
631 PUNIT_POWER_WELL_DISP2D = 3,
632 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
633 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
634 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
635 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
636 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
637 PUNIT_POWER_WELL_DPIO_RX0 = 10,
638 PUNIT_POWER_WELL_DPIO_RX1 = 11,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +0300639 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
Imre Deaka30180a2014-03-04 19:23:02 +0200640
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +0100641 /* Not actual bit groups. Used as IDs for lookup_power_well() */
Imre Deak56fcfd62015-11-04 19:24:10 +0200642 PUNIT_POWER_WELL_ALWAYS_ON,
Imre Deaka30180a2014-03-04 19:23:02 +0200643};
644
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000645enum skl_disp_power_wells {
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +0100646 /* These numbers are fixed and must match the position of the pw bits */
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000647 SKL_DISP_PW_MISC_IO,
648 SKL_DISP_PW_DDI_A_E,
649 SKL_DISP_PW_DDI_B,
650 SKL_DISP_PW_DDI_C,
651 SKL_DISP_PW_DDI_D,
652 SKL_DISP_PW_1 = 14,
653 SKL_DISP_PW_2,
Imre Deak56fcfd62015-11-04 19:24:10 +0200654
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +0100655 /* Not actual bit groups. Used as IDs for lookup_power_well() */
Imre Deak56fcfd62015-11-04 19:24:10 +0200656 SKL_DISP_PW_ALWAYS_ON,
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100657 SKL_DISP_PW_DC_OFF,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000658};
659
660#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
661#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
662
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800663#define PUNIT_REG_PWRGT_CTRL 0x60
664#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +0200665#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
666#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
667#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
668#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
669#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800670
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300671#define PUNIT_REG_GPU_LFM 0xd3
672#define PUNIT_REG_GPU_FREQ_REQ 0xd4
673#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläc8e96272014-11-07 21:33:44 +0200674#define GPLLENABLE (1<<4)
Ville Syrjäläe8474402013-06-26 17:43:24 +0300675#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300676#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -0400677#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300678
679#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
680#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
681
Deepak S095acd52015-01-17 11:05:59 +0530682#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
683#define FB_GFX_FREQ_FUSE_MASK 0xff
684#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
685#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
686#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
687
688#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
689#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
690
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200691#define PUNIT_REG_DDR_SETUP2 0x139
692#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
693#define FORCE_DDR_LOW_FREQ (1 << 1)
694#define FORCE_DDR_HIGH_FREQ (1 << 0)
695
Deepak S2b6b3a02014-05-27 15:59:30 +0530696#define PUNIT_GPU_STATUS_REG 0xdb
697#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
698#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
699#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
700#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
701
702#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
703#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
704#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
705
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300706#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
707#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
708#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
709#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
710#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
711#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
712#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
713#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
714#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
715#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
716
Deepak S3ef62342015-04-29 08:36:24 +0530717#define VLV_TURBO_SOC_OVERRIDE 0x04
718#define VLV_OVERRIDE_EN 1
719#define VLV_SOC_TDP_EN (1 << 1)
720#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
721#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
722
Deepak S31685c22014-07-03 17:33:01 -0400723#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
Deepak S31685c22014-07-03 17:33:01 -0400724
ymohanmabe4fc042013-08-27 23:40:56 +0300725/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800726#define CCK_FUSE_REG 0x8
727#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300728#define CCK_REG_DSI_PLL_FUSE 0x44
729#define CCK_REG_DSI_PLL_CONTROL 0x48
730#define DSI_PLL_VCO_EN (1 << 31)
731#define DSI_PLL_LDO_GATE (1 << 30)
732#define DSI_PLL_P1_POST_DIV_SHIFT 17
733#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
734#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
735#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
736#define DSI_PLL_MUX_MASK (3 << 9)
737#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
738#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
739#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
740#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
741#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
742#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
743#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
744#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
745#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
746#define DSI_PLL_LOCK (1 << 0)
747#define CCK_REG_DSI_PLL_DIVIDER 0x4c
748#define DSI_PLL_LFSR (1 << 31)
749#define DSI_PLL_FRACTION_EN (1 << 30)
750#define DSI_PLL_FRAC_COUNTER_SHIFT 27
751#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
752#define DSI_PLL_USYNC_CNT_SHIFT 18
753#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
754#define DSI_PLL_N1_DIV_SHIFT 16
755#define DSI_PLL_N1_DIV_MASK (3 << 16)
756#define DSI_PLL_M1_DIV_SHIFT 0
757#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300758#define CCK_CZ_CLOCK_CONTROL 0x62
Jesse Barnes30a970c2013-11-04 13:48:12 -0800759#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Vandana Kannan87d5d252015-09-24 23:29:17 +0300760#define CCK_TRUNK_FORCE_ON (1 << 17)
761#define CCK_TRUNK_FORCE_OFF (1 << 16)
762#define CCK_FREQUENCY_STATUS (0x1f << 8)
763#define CCK_FREQUENCY_STATUS_SHIFT 8
764#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +0300765
Ville Syrjälä0e767182014-04-25 20:14:31 +0300766/**
767 * DOC: DPIO
768 *
Imre Deakeee21562015-03-10 21:18:30 +0200769 * VLV, CHV and BXT have slightly peculiar display PHYs for driving DP/HDMI
Ville Syrjälä0e767182014-04-25 20:14:31 +0300770 * ports. DPIO is the name given to such a display PHY. These PHYs
771 * don't follow the standard programming model using direct MMIO
772 * registers, and instead their registers must be accessed trough IOSF
773 * sideband. VLV has one such PHY for driving ports B and C, and CHV
774 * adds another PHY for driving port D. Each PHY responds to specific
775 * IOSF-SB port.
776 *
777 * Each display PHY is made up of one or two channels. Each channel
778 * houses a common lane part which contains the PLL and other common
779 * logic. CH0 common lane also contains the IOSF-SB logic for the
780 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
781 * must be running when any DPIO registers are accessed.
782 *
783 * In addition to having their own registers, the PHYs are also
784 * controlled through some dedicated signals from the display
785 * controller. These include PLL reference clock enable, PLL enable,
786 * and CRI clock selection, for example.
787 *
788 * Eeach channel also has two splines (also called data lanes), and
789 * each spline is made up of one Physical Access Coding Sub-Layer
790 * (PCS) block and two TX lanes. So each channel has two PCS blocks
791 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
792 * data/clock pairs depending on the output type.
793 *
794 * Additionally the PHY also contains an AUX lane with AUX blocks
795 * for each channel. This is used for DP AUX communication, but
796 * this fact isn't really relevant for the driver since AUX is
797 * controlled from the display controller side. No DPIO registers
798 * need to be accessed during AUX communication,
799 *
Imre Deakeee21562015-03-10 21:18:30 +0200800 * Generally on VLV/CHV the common lane corresponds to the pipe and
Masanari Iida32197aa2014-10-20 23:53:13 +0900801 * the spline (PCS/TX) corresponds to the port.
Ville Syrjälä0e767182014-04-25 20:14:31 +0300802 *
803 * For dual channel PHY (VLV/CHV):
804 *
805 * pipe A == CMN/PLL/REF CH0
806 *
807 * pipe B == CMN/PLL/REF CH1
808 *
809 * port B == PCS/TX CH0
810 *
811 * port C == PCS/TX CH1
812 *
813 * This is especially important when we cross the streams
814 * ie. drive port B with pipe B, or port C with pipe A.
815 *
816 * For single channel PHY (CHV):
817 *
818 * pipe C == CMN/PLL/REF CH0
819 *
820 * port D == PCS/TX CH0
821 *
Imre Deakeee21562015-03-10 21:18:30 +0200822 * On BXT the entire PHY channel corresponds to the port. That means
823 * the PLL is also now associated with the port rather than the pipe,
824 * and so the clock needs to be routed to the appropriate transcoder.
825 * Port A PLL is directly connected to transcoder EDP and port B/C
826 * PLLs can be routed to any transcoder A/B/C.
827 *
828 * Note: DDI0 is digital port B, DD1 is digital port C, and DDI2 is
829 * digital port D (CHV) or port A (BXT).
Ville Syrjälä0e767182014-04-25 20:14:31 +0300830 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300831/*
Imre Deakeee21562015-03-10 21:18:30 +0200832 * Dual channel PHY (VLV/CHV/BXT)
Ville Syrjälä0e767182014-04-25 20:14:31 +0300833 * ---------------------------------
834 * | CH0 | CH1 |
835 * | CMN/PLL/REF | CMN/PLL/REF |
836 * |---------------|---------------| Display PHY
837 * | PCS01 | PCS23 | PCS01 | PCS23 |
838 * |-------|-------|-------|-------|
839 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
840 * ---------------------------------
841 * | DDI0 | DDI1 | DP/HDMI ports
842 * ---------------------------------
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200843 *
Imre Deakeee21562015-03-10 21:18:30 +0200844 * Single channel PHY (CHV/BXT)
Ville Syrjälä0e767182014-04-25 20:14:31 +0300845 * -----------------
846 * | CH0 |
847 * | CMN/PLL/REF |
848 * |---------------| Display PHY
849 * | PCS01 | PCS23 |
850 * |-------|-------|
851 * |TX0|TX1|TX2|TX3|
852 * -----------------
853 * | DDI2 | DP/HDMI port
854 * -----------------
Jesse Barnes57f350b2012-03-28 13:39:25 -0700855 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300856#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300857
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200858#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700859#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
860#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
861#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700862#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700863
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800864#define DPIO_PHY(pipe) ((pipe) >> 1)
865#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
866
Daniel Vetter598fac62013-04-18 22:01:46 +0200867/*
868 * Per pipe/PLL DPIO regs
869 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800870#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -0700871#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200872#define DPIO_POST_DIV_DAC 0
873#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
874#define DPIO_POST_DIV_LVDS1 2
875#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700876#define DPIO_K_SHIFT (24) /* 4 bits */
877#define DPIO_P1_SHIFT (21) /* 3 bits */
878#define DPIO_P2_SHIFT (16) /* 5 bits */
879#define DPIO_N_SHIFT (12) /* 4 bits */
880#define DPIO_ENABLE_CALIBRATION (1<<11)
881#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
882#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800883#define _VLV_PLL_DW3_CH1 0x802c
884#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700885
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800886#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -0700887#define DPIO_REFSEL_OVERRIDE 27
888#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
889#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
890#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530891#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700892#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
893#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800894#define _VLV_PLL_DW5_CH1 0x8034
895#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700896
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800897#define _VLV_PLL_DW7_CH0 0x801c
898#define _VLV_PLL_DW7_CH1 0x803c
899#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700900
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800901#define _VLV_PLL_DW8_CH0 0x8040
902#define _VLV_PLL_DW8_CH1 0x8060
903#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200904
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800905#define VLV_PLL_DW9_BCAST 0xc044
906#define _VLV_PLL_DW9_CH0 0x8044
907#define _VLV_PLL_DW9_CH1 0x8064
908#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200909
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800910#define _VLV_PLL_DW10_CH0 0x8048
911#define _VLV_PLL_DW10_CH1 0x8068
912#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200913
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800914#define _VLV_PLL_DW11_CH0 0x804c
915#define _VLV_PLL_DW11_CH1 0x806c
916#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700917
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800918/* Spec for ref block start counts at DW10 */
919#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +0200920
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800921#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100922
Daniel Vetter598fac62013-04-18 22:01:46 +0200923/*
924 * Per DDI channel DPIO regs
925 */
926
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800927#define _VLV_PCS_DW0_CH0 0x8200
928#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +0200929#define DPIO_PCS_TX_LANE2_RESET (1<<16)
930#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300931#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
932#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800933#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200934
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300935#define _VLV_PCS01_DW0_CH0 0x200
936#define _VLV_PCS23_DW0_CH0 0x400
937#define _VLV_PCS01_DW0_CH1 0x2600
938#define _VLV_PCS23_DW0_CH1 0x2800
939#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
940#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
941
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800942#define _VLV_PCS_DW1_CH0 0x8204
943#define _VLV_PCS_DW1_CH1 0x8404
Ville Syrjäläd2152b22014-04-28 14:15:24 +0300944#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
Daniel Vetter598fac62013-04-18 22:01:46 +0200945#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
946#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
947#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
948#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800949#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200950
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300951#define _VLV_PCS01_DW1_CH0 0x204
952#define _VLV_PCS23_DW1_CH0 0x404
953#define _VLV_PCS01_DW1_CH1 0x2604
954#define _VLV_PCS23_DW1_CH1 0x2804
955#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
956#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
957
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800958#define _VLV_PCS_DW8_CH0 0x8220
959#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +0300960#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
961#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800962#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200963
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800964#define _VLV_PCS01_DW8_CH0 0x0220
965#define _VLV_PCS23_DW8_CH0 0x0420
966#define _VLV_PCS01_DW8_CH1 0x2620
967#define _VLV_PCS23_DW8_CH1 0x2820
968#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
969#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200970
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800971#define _VLV_PCS_DW9_CH0 0x8224
972#define _VLV_PCS_DW9_CH1 0x8424
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300973#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
974#define DPIO_PCS_TX2MARGIN_000 (0<<13)
975#define DPIO_PCS_TX2MARGIN_101 (1<<13)
976#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
977#define DPIO_PCS_TX1MARGIN_000 (0<<10)
978#define DPIO_PCS_TX1MARGIN_101 (1<<10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800979#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200980
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300981#define _VLV_PCS01_DW9_CH0 0x224
982#define _VLV_PCS23_DW9_CH0 0x424
983#define _VLV_PCS01_DW9_CH1 0x2624
984#define _VLV_PCS23_DW9_CH1 0x2824
985#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
986#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
987
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300988#define _CHV_PCS_DW10_CH0 0x8228
989#define _CHV_PCS_DW10_CH1 0x8428
990#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
991#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300992#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
993#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
994#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
995#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
996#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
997#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300998#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
999
Ville Syrjälä1966e592014-04-09 13:29:04 +03001000#define _VLV_PCS01_DW10_CH0 0x0228
1001#define _VLV_PCS23_DW10_CH0 0x0428
1002#define _VLV_PCS01_DW10_CH1 0x2628
1003#define _VLV_PCS23_DW10_CH1 0x2828
1004#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1005#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1006
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001007#define _VLV_PCS_DW11_CH0 0x822c
1008#define _VLV_PCS_DW11_CH1 0x842c
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001009#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001010#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1011#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1012#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001013#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001014
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001015#define _VLV_PCS01_DW11_CH0 0x022c
1016#define _VLV_PCS23_DW11_CH0 0x042c
1017#define _VLV_PCS01_DW11_CH1 0x262c
1018#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001019#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1020#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001021
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001022#define _VLV_PCS01_DW12_CH0 0x0230
1023#define _VLV_PCS23_DW12_CH0 0x0430
1024#define _VLV_PCS01_DW12_CH1 0x2630
1025#define _VLV_PCS23_DW12_CH1 0x2830
1026#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1027#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1028
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001029#define _VLV_PCS_DW12_CH0 0x8230
1030#define _VLV_PCS_DW12_CH1 0x8430
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001031#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1032#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1033#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1034#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1035#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001036#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001037
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001038#define _VLV_PCS_DW14_CH0 0x8238
1039#define _VLV_PCS_DW14_CH1 0x8438
1040#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001041
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001042#define _VLV_PCS_DW23_CH0 0x825c
1043#define _VLV_PCS_DW23_CH1 0x845c
1044#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001045
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001046#define _VLV_TX_DW2_CH0 0x8288
1047#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001048#define DPIO_SWING_MARGIN000_SHIFT 16
1049#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001050#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001051#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001052
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001053#define _VLV_TX_DW3_CH0 0x828c
1054#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001055/* The following bit for CHV phy */
1056#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001057#define DPIO_SWING_MARGIN101_SHIFT 16
1058#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001059#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1060
1061#define _VLV_TX_DW4_CH0 0x8290
1062#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001063#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1064#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001065#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1066#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001067#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1068
1069#define _VLV_TX3_DW4_CH0 0x690
1070#define _VLV_TX3_DW4_CH1 0x2a90
1071#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1072
1073#define _VLV_TX_DW5_CH0 0x8294
1074#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +02001075#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001076#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001077
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001078#define _VLV_TX_DW11_CH0 0x82ac
1079#define _VLV_TX_DW11_CH1 0x84ac
1080#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001081
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001082#define _VLV_TX_DW14_CH0 0x82b8
1083#define _VLV_TX_DW14_CH1 0x84b8
1084#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301085
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001086/* CHV dpPhy registers */
1087#define _CHV_PLL_DW0_CH0 0x8000
1088#define _CHV_PLL_DW0_CH1 0x8180
1089#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1090
1091#define _CHV_PLL_DW1_CH0 0x8004
1092#define _CHV_PLL_DW1_CH1 0x8184
1093#define DPIO_CHV_N_DIV_SHIFT 8
1094#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1095#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1096
1097#define _CHV_PLL_DW2_CH0 0x8008
1098#define _CHV_PLL_DW2_CH1 0x8188
1099#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1100
1101#define _CHV_PLL_DW3_CH0 0x800c
1102#define _CHV_PLL_DW3_CH1 0x818c
1103#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1104#define DPIO_CHV_FIRST_MOD (0 << 8)
1105#define DPIO_CHV_SECOND_MOD (1 << 8)
1106#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301107#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001108#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1109
1110#define _CHV_PLL_DW6_CH0 0x8018
1111#define _CHV_PLL_DW6_CH1 0x8198
1112#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1113#define DPIO_CHV_INT_COEFF_SHIFT 8
1114#define DPIO_CHV_PROP_COEFF_SHIFT 0
1115#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1116
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301117#define _CHV_PLL_DW8_CH0 0x8020
1118#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301119#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1120#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301121#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1122
1123#define _CHV_PLL_DW9_CH0 0x8024
1124#define _CHV_PLL_DW9_CH1 0x81A4
1125#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301126#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301127#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1128#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1129
Ville Syrjälä6669e392015-07-08 23:46:00 +03001130#define _CHV_CMN_DW0_CH0 0x8100
1131#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1132#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1133#define DPIO_ALLDL_POWERDOWN (1 << 1)
1134#define DPIO_ANYDL_POWERDOWN (1 << 0)
1135
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001136#define _CHV_CMN_DW5_CH0 0x8114
1137#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1138#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1139#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1140#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1141#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1142#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1143#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1144#define CHV_BUFLEFTENA1_MASK (3 << 22)
1145
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001146#define _CHV_CMN_DW13_CH0 0x8134
1147#define _CHV_CMN_DW0_CH1 0x8080
1148#define DPIO_CHV_S1_DIV_SHIFT 21
1149#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1150#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1151#define DPIO_CHV_K_DIV_SHIFT 4
1152#define DPIO_PLL_FREQLOCK (1 << 1)
1153#define DPIO_PLL_LOCK (1 << 0)
1154#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1155
1156#define _CHV_CMN_DW14_CH0 0x8138
1157#define _CHV_CMN_DW1_CH1 0x8084
1158#define DPIO_AFC_RECAL (1 << 14)
1159#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001160#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1161#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1162#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1163#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1164#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1165#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1166#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1167#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001168#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1169
Ville Syrjälä9197c882014-04-09 13:29:05 +03001170#define _CHV_CMN_DW19_CH0 0x814c
1171#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001172#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1173#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001174#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001175#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001176
Ville Syrjälä9197c882014-04-09 13:29:05 +03001177#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1178
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001179#define CHV_CMN_DW28 0x8170
1180#define DPIO_CL1POWERDOWNEN (1 << 23)
1181#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001182#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1183#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1184#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1185#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001186
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001187#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001188#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001189#define DPIO_LRC_BYPASS (1 << 3)
1190
1191#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1192 (lane) * 0x200 + (offset))
1193
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001194#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1195#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1196#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1197#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1198#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1199#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1200#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1201#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1202#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1203#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1204#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001205#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1206#define DPIO_FRC_LATENCY_SHFIT 8
1207#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1208#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301209
1210/* BXT PHY registers */
1211#define _BXT_PHY(phy, a, b) _PIPE((phy), (a), (b))
1212
1213#define BXT_P_CR_GT_DISP_PWRON 0x138090
1214#define GT_DISPLAY_POWER_ON(phy) (1 << (phy))
1215
1216#define _PHY_CTL_FAMILY_EDP 0x64C80
1217#define _PHY_CTL_FAMILY_DDI 0x64C90
1218#define COMMON_RESET_DIS (1 << 31)
1219#define BXT_PHY_CTL_FAMILY(phy) _BXT_PHY((phy), _PHY_CTL_FAMILY_DDI, \
1220 _PHY_CTL_FAMILY_EDP)
1221
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301222/* BXT PHY PLL registers */
1223#define _PORT_PLL_A 0x46074
1224#define _PORT_PLL_B 0x46078
1225#define _PORT_PLL_C 0x4607c
1226#define PORT_PLL_ENABLE (1 << 31)
1227#define PORT_PLL_LOCK (1 << 30)
1228#define PORT_PLL_REF_SEL (1 << 27)
1229#define BXT_PORT_PLL_ENABLE(port) _PORT(port, _PORT_PLL_A, _PORT_PLL_B)
1230
1231#define _PORT_PLL_EBB_0_A 0x162034
1232#define _PORT_PLL_EBB_0_B 0x6C034
1233#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001234#define PORT_PLL_P1_SHIFT 13
1235#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1236#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1237#define PORT_PLL_P2_SHIFT 8
1238#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1239#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301240#define BXT_PORT_PLL_EBB_0(port) _PORT3(port, _PORT_PLL_EBB_0_A, \
1241 _PORT_PLL_EBB_0_B, \
1242 _PORT_PLL_EBB_0_C)
1243
1244#define _PORT_PLL_EBB_4_A 0x162038
1245#define _PORT_PLL_EBB_4_B 0x6C038
1246#define _PORT_PLL_EBB_4_C 0x6C344
1247#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1248#define PORT_PLL_RECALIBRATE (1 << 14)
1249#define BXT_PORT_PLL_EBB_4(port) _PORT3(port, _PORT_PLL_EBB_4_A, \
1250 _PORT_PLL_EBB_4_B, \
1251 _PORT_PLL_EBB_4_C)
1252
1253#define _PORT_PLL_0_A 0x162100
1254#define _PORT_PLL_0_B 0x6C100
1255#define _PORT_PLL_0_C 0x6C380
1256/* PORT_PLL_0_A */
1257#define PORT_PLL_M2_MASK 0xFF
1258/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001259#define PORT_PLL_N_SHIFT 8
1260#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1261#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301262/* PORT_PLL_2_A */
1263#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1264/* PORT_PLL_3_A */
1265#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1266/* PORT_PLL_6_A */
1267#define PORT_PLL_PROP_COEFF_MASK 0xF
1268#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1269#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1270#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1271#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1272/* PORT_PLL_8_A */
1273#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301274/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001275#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1276#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301277/* PORT_PLL_10_A */
1278#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
Vandana Kannane6292552015-07-01 17:02:57 +05301279#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301280#define PORT_PLL_DCO_AMP_MASK 0x3c00
Ville Syrjälä68d97532015-09-18 20:03:39 +03001281#define PORT_PLL_DCO_AMP(x) ((x)<<10)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301282#define _PORT_PLL_BASE(port) _PORT3(port, _PORT_PLL_0_A, \
1283 _PORT_PLL_0_B, \
1284 _PORT_PLL_0_C)
1285#define BXT_PORT_PLL(port, idx) (_PORT_PLL_BASE(port) + (idx) * 4)
1286
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301287/* BXT PHY common lane registers */
1288#define _PORT_CL1CM_DW0_A 0x162000
1289#define _PORT_CL1CM_DW0_BC 0x6C000
1290#define PHY_POWER_GOOD (1 << 16)
1291#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC, \
1292 _PORT_CL1CM_DW0_A)
1293
1294#define _PORT_CL1CM_DW9_A 0x162024
1295#define _PORT_CL1CM_DW9_BC 0x6C024
1296#define IREF0RC_OFFSET_SHIFT 8
1297#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1298#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC, \
1299 _PORT_CL1CM_DW9_A)
1300
1301#define _PORT_CL1CM_DW10_A 0x162028
1302#define _PORT_CL1CM_DW10_BC 0x6C028
1303#define IREF1RC_OFFSET_SHIFT 8
1304#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1305#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC, \
1306 _PORT_CL1CM_DW10_A)
1307
1308#define _PORT_CL1CM_DW28_A 0x162070
1309#define _PORT_CL1CM_DW28_BC 0x6C070
1310#define OCL1_POWER_DOWN_EN (1 << 23)
1311#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1312#define SUS_CLK_CONFIG 0x3
1313#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC, \
1314 _PORT_CL1CM_DW28_A)
1315
1316#define _PORT_CL1CM_DW30_A 0x162078
1317#define _PORT_CL1CM_DW30_BC 0x6C078
1318#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1319#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC, \
1320 _PORT_CL1CM_DW30_A)
1321
1322/* Defined for PHY0 only */
1323#define BXT_PORT_CL2CM_DW6_BC 0x6C358
1324#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1325
1326/* BXT PHY Ref registers */
1327#define _PORT_REF_DW3_A 0x16218C
1328#define _PORT_REF_DW3_BC 0x6C18C
1329#define GRC_DONE (1 << 22)
1330#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC, \
1331 _PORT_REF_DW3_A)
1332
1333#define _PORT_REF_DW6_A 0x162198
1334#define _PORT_REF_DW6_BC 0x6C198
1335/*
1336 * FIXME: BSpec/CHV ConfigDB disagrees on the following two fields, fix them
1337 * after testing.
1338 */
1339#define GRC_CODE_SHIFT 23
1340#define GRC_CODE_MASK (0x1FF << GRC_CODE_SHIFT)
1341#define GRC_CODE_FAST_SHIFT 16
1342#define GRC_CODE_FAST_MASK (0x7F << GRC_CODE_FAST_SHIFT)
1343#define GRC_CODE_SLOW_SHIFT 8
1344#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1345#define GRC_CODE_NOM_MASK 0xFF
1346#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC, \
1347 _PORT_REF_DW6_A)
1348
1349#define _PORT_REF_DW8_A 0x1621A0
1350#define _PORT_REF_DW8_BC 0x6C1A0
1351#define GRC_DIS (1 << 15)
1352#define GRC_RDY_OVRD (1 << 1)
1353#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC, \
1354 _PORT_REF_DW8_A)
1355
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301356/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301357#define _PORT_PCS_DW10_LN01_A 0x162428
1358#define _PORT_PCS_DW10_LN01_B 0x6C428
1359#define _PORT_PCS_DW10_LN01_C 0x6C828
1360#define _PORT_PCS_DW10_GRP_A 0x162C28
1361#define _PORT_PCS_DW10_GRP_B 0x6CC28
1362#define _PORT_PCS_DW10_GRP_C 0x6CE28
1363#define BXT_PORT_PCS_DW10_LN01(port) _PORT3(port, _PORT_PCS_DW10_LN01_A, \
1364 _PORT_PCS_DW10_LN01_B, \
1365 _PORT_PCS_DW10_LN01_C)
1366#define BXT_PORT_PCS_DW10_GRP(port) _PORT3(port, _PORT_PCS_DW10_GRP_A, \
1367 _PORT_PCS_DW10_GRP_B, \
1368 _PORT_PCS_DW10_GRP_C)
1369#define TX2_SWING_CALC_INIT (1 << 31)
1370#define TX1_SWING_CALC_INIT (1 << 30)
1371
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301372#define _PORT_PCS_DW12_LN01_A 0x162430
1373#define _PORT_PCS_DW12_LN01_B 0x6C430
1374#define _PORT_PCS_DW12_LN01_C 0x6C830
1375#define _PORT_PCS_DW12_LN23_A 0x162630
1376#define _PORT_PCS_DW12_LN23_B 0x6C630
1377#define _PORT_PCS_DW12_LN23_C 0x6CA30
1378#define _PORT_PCS_DW12_GRP_A 0x162c30
1379#define _PORT_PCS_DW12_GRP_B 0x6CC30
1380#define _PORT_PCS_DW12_GRP_C 0x6CE30
1381#define LANESTAGGER_STRAP_OVRD (1 << 6)
1382#define LANE_STAGGER_MASK 0x1F
1383#define BXT_PORT_PCS_DW12_LN01(port) _PORT3(port, _PORT_PCS_DW12_LN01_A, \
1384 _PORT_PCS_DW12_LN01_B, \
1385 _PORT_PCS_DW12_LN01_C)
1386#define BXT_PORT_PCS_DW12_LN23(port) _PORT3(port, _PORT_PCS_DW12_LN23_A, \
1387 _PORT_PCS_DW12_LN23_B, \
1388 _PORT_PCS_DW12_LN23_C)
1389#define BXT_PORT_PCS_DW12_GRP(port) _PORT3(port, _PORT_PCS_DW12_GRP_A, \
1390 _PORT_PCS_DW12_GRP_B, \
1391 _PORT_PCS_DW12_GRP_C)
1392
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301393/* BXT PHY TX registers */
1394#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1395 ((lane) & 1) * 0x80)
1396
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301397#define _PORT_TX_DW2_LN0_A 0x162508
1398#define _PORT_TX_DW2_LN0_B 0x6C508
1399#define _PORT_TX_DW2_LN0_C 0x6C908
1400#define _PORT_TX_DW2_GRP_A 0x162D08
1401#define _PORT_TX_DW2_GRP_B 0x6CD08
1402#define _PORT_TX_DW2_GRP_C 0x6CF08
1403#define BXT_PORT_TX_DW2_GRP(port) _PORT3(port, _PORT_TX_DW2_GRP_A, \
1404 _PORT_TX_DW2_GRP_B, \
1405 _PORT_TX_DW2_GRP_C)
1406#define BXT_PORT_TX_DW2_LN0(port) _PORT3(port, _PORT_TX_DW2_LN0_A, \
1407 _PORT_TX_DW2_LN0_B, \
1408 _PORT_TX_DW2_LN0_C)
1409#define MARGIN_000_SHIFT 16
1410#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1411#define UNIQ_TRANS_SCALE_SHIFT 8
1412#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1413
1414#define _PORT_TX_DW3_LN0_A 0x16250C
1415#define _PORT_TX_DW3_LN0_B 0x6C50C
1416#define _PORT_TX_DW3_LN0_C 0x6C90C
1417#define _PORT_TX_DW3_GRP_A 0x162D0C
1418#define _PORT_TX_DW3_GRP_B 0x6CD0C
1419#define _PORT_TX_DW3_GRP_C 0x6CF0C
1420#define BXT_PORT_TX_DW3_GRP(port) _PORT3(port, _PORT_TX_DW3_GRP_A, \
1421 _PORT_TX_DW3_GRP_B, \
1422 _PORT_TX_DW3_GRP_C)
1423#define BXT_PORT_TX_DW3_LN0(port) _PORT3(port, _PORT_TX_DW3_LN0_A, \
1424 _PORT_TX_DW3_LN0_B, \
1425 _PORT_TX_DW3_LN0_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05301426#define SCALE_DCOMP_METHOD (1 << 26)
1427#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301428
1429#define _PORT_TX_DW4_LN0_A 0x162510
1430#define _PORT_TX_DW4_LN0_B 0x6C510
1431#define _PORT_TX_DW4_LN0_C 0x6C910
1432#define _PORT_TX_DW4_GRP_A 0x162D10
1433#define _PORT_TX_DW4_GRP_B 0x6CD10
1434#define _PORT_TX_DW4_GRP_C 0x6CF10
1435#define BXT_PORT_TX_DW4_LN0(port) _PORT3(port, _PORT_TX_DW4_LN0_A, \
1436 _PORT_TX_DW4_LN0_B, \
1437 _PORT_TX_DW4_LN0_C)
1438#define BXT_PORT_TX_DW4_GRP(port) _PORT3(port, _PORT_TX_DW4_GRP_A, \
1439 _PORT_TX_DW4_GRP_B, \
1440 _PORT_TX_DW4_GRP_C)
1441#define DEEMPH_SHIFT 24
1442#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1443
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301444#define _PORT_TX_DW14_LN0_A 0x162538
1445#define _PORT_TX_DW14_LN0_B 0x6C538
1446#define _PORT_TX_DW14_LN0_C 0x6C938
1447#define LATENCY_OPTIM_SHIFT 30
1448#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
1449#define BXT_PORT_TX_DW14_LN(port, lane) (_PORT3((port), _PORT_TX_DW14_LN0_A, \
1450 _PORT_TX_DW14_LN0_B, \
1451 _PORT_TX_DW14_LN0_C) + \
1452 _BXT_LANE_OFFSET(lane))
1453
David Weinehallf8896f52015-06-25 11:11:03 +03001454/* UAIMI scratch pad register 1 */
1455#define UAIMI_SPR1 0x4F074
1456/* SKL VccIO mask */
1457#define SKL_VCCIO_MASK 0x1
1458/* SKL balance leg register */
1459#define DISPIO_CR_TX_BMU_CR0 0x6C00C
1460/* I_boost values */
1461#define BALANCE_LEG_SHIFT(port) (8+3*(port))
1462#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
1463/* Balance leg disable bits */
1464#define BALANCE_LEG_DISABLE_SHIFT 23
1465
Jesse Barnes585fb112008-07-29 11:54:06 -07001466/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08001467 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001468 * [0-7] @ 0x2000 gen2,gen3
1469 * [8-15] @ 0x3000 945,g33,pnv
1470 *
1471 * [0-15] @ 0x3000 gen4,gen5
1472 *
1473 * [0-15] @ 0x100000 gen6,vlv,chv
1474 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08001475 */
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001476#define FENCE_REG(i) (0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001477#define I830_FENCE_START_MASK 0x07f80000
1478#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08001479#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001480#define I830_FENCE_PITCH_SHIFT 4
1481#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02001482#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07001483#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001484#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001485
1486#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08001487#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001488
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001489#define FENCE_REG_965_LO(i) (0x03000 + (i) * 8)
1490#define FENCE_REG_965_HI(i) (0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001491#define I965_FENCE_PITCH_SHIFT 2
1492#define I965_FENCE_TILING_Y_SHIFT 1
1493#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001494#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08001495
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001496#define FENCE_REG_GEN6_LO(i) (0x100000 + (i) * 8)
1497#define FENCE_REG_GEN6_HI(i) (0x100000 + (i) * 8 + 4)
1498#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03001499#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07001500
Deepak S2b6b3a02014-05-27 15:59:30 +05301501
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001502/* control register for cpu gtt access */
1503#define TILECTL 0x101000
1504#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02001505#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001506#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1507#define TILECTL_BACKSNOOP_DIS (1 << 3)
1508
Jesse Barnesde151cf2008-11-12 10:03:55 -08001509/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001510 * Instruction and interrupt control regs
1511 */
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03001512#define PGTBL_CTL 0x02020
1513#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1514#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001515#define PGTBL_ER 0x02024
Ville Syrjälä81e7f202014-08-15 01:21:55 +03001516#define PRB0_BASE (0x2030-0x30)
1517#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1518#define PRB2_BASE (0x2050-0x30) /* gen3 */
1519#define SRB0_BASE (0x2100-0x30) /* gen2 */
1520#define SRB1_BASE (0x2110-0x30) /* gen2 */
1521#define SRB2_BASE (0x2120-0x30) /* 830 */
1522#define SRB3_BASE (0x2130-0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02001523#define RENDER_RING_BASE 0x02000
1524#define BSD_RING_BASE 0x04000
1525#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08001526#define GEN8_BSD2_RING_BASE 0x1c000
Ben Widawsky1950de12013-05-28 19:22:20 -07001527#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +01001528#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +02001529#define RING_TAIL(base) ((base)+0x30)
1530#define RING_HEAD(base) ((base)+0x34)
1531#define RING_START(base) ((base)+0x38)
1532#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001533#define RING_SYNC_0(base) ((base)+0x40)
1534#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawsky1950de12013-05-28 19:22:20 -07001535#define RING_SYNC_2(base) ((base)+0x48)
1536#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1537#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1538#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1539#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1540#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1541#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1542#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1543#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1544#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1545#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1546#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1547#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ben Widawskyad776f82013-05-28 19:22:18 -07001548#define GEN6_NOSYNC 0
Chris Wilson2c550182014-12-16 10:02:27 +00001549#define RING_PSMI_CTL(base) ((base)+0x50)
Chris Wilson8fd26852010-12-08 18:40:43 +00001550#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +02001551#define RING_HWS_PGA(base) ((base)+0x80)
1552#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Mika Kuoppala7fd2d262015-06-18 12:51:40 +03001553#define RING_RESET_CTL(base) ((base)+0xd0)
1554#define RESET_CTL_REQUEST_RESET (1 << 0)
1555#define RESET_CTL_READY_TO_RESET (1 << 1)
Imre Deak9e72b462014-05-05 15:13:55 +03001556
Ville Syrjälä6d50b062015-05-19 20:32:57 +03001557#define HSW_GTT_CACHE_EN 0x4024
1558#define GTT_CACHE_EN_ALL 0xF0007FFF
Imre Deak9e72b462014-05-05 15:13:55 +03001559#define GEN7_WR_WATERMARK 0x4028
1560#define GEN7_GFX_PRIO_CTRL 0x402C
1561#define ARB_MODE 0x4030
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001562#define ARB_MODE_SWIZZLE_SNB (1<<4)
1563#define ARB_MODE_SWIZZLE_IVB (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +03001564#define GEN7_GFX_PEND_TLB0 0x4034
1565#define GEN7_GFX_PEND_TLB1 0x4038
1566/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001567#define GEN7_LRA_LIMITS(i) (0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03001568#define GEN7_LRA_LIMITS_REG_NUM 13
1569#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1570#define GEN7_GFX_MAX_REQ_COUNT 0x4074
1571
Ben Widawsky31a53362013-11-02 21:07:04 -07001572#define GAMTARBMODE 0x04a08
Ben Widawsky4afe8d32013-11-02 21:07:55 -07001573#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -07001574#define ARB_MODE_SWIZZLE_BDW (1<<1)
Eric Anholt45930102011-05-06 17:12:35 -07001575#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +01001576#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
Ben Widawsky828c7902013-10-16 09:21:30 -07001577#define RING_FAULT_GTTSEL_MASK (1<<11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001578#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
1579#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Ben Widawsky828c7902013-10-16 09:21:30 -07001580#define RING_FAULT_VALID (1<<0)
Daniel Vetter33f3f512011-12-14 13:57:39 +01001581#define DONE_REG 0x40b0
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03001582#define GEN8_PRIVATE_PAT_LO 0x40e0
1583#define GEN8_PRIVATE_PAT_HI (0x40e0 + 4)
Eric Anholt45930102011-05-06 17:12:35 -07001584#define BSD_HWS_PGA_GEN7 (0x04180)
1585#define BLT_HWS_PGA_GEN7 (0x04280)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001586#define VEBOX_HWS_PGA_GEN7 (0x04380)
Daniel Vetter3d281d82010-09-24 21:14:22 +02001587#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson50877442014-03-21 12:41:53 +00001588#define RING_ACTHD_UDW(base) ((base)+0x5c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001589#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +00001590#define RING_IMR(base) ((base)+0xa8)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001591#define RING_HWSTAM(base) ((base)+0x98)
Ville Syrjälä86976002015-11-06 21:43:41 +02001592#define RING_TIMESTAMP(base) ((base)+0x358)
1593#define RING_TIMESTAMP_UDW(base) ((base)+0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07001594#define TAIL_ADDR 0x001FFFF8
1595#define HEAD_WRAP_COUNT 0xFFE00000
1596#define HEAD_WRAP_ONE 0x00200000
1597#define HEAD_ADDR 0x001FFFFC
1598#define RING_NR_PAGES 0x001FF000
1599#define RING_REPORT_MASK 0x00000006
1600#define RING_REPORT_64K 0x00000002
1601#define RING_REPORT_128K 0x00000004
1602#define RING_NO_REPORT 0x00000000
1603#define RING_VALID_MASK 0x00000001
1604#define RING_VALID 0x00000001
1605#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +01001606#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1607#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001608#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03001609
1610#define GEN7_TLB_RD_ADDR 0x4700
1611
Chris Wilson8168bd42010-11-11 17:54:52 +00001612#if 0
1613#define PRB0_TAIL 0x02030
1614#define PRB0_HEAD 0x02034
1615#define PRB0_START 0x02038
1616#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -07001617#define PRB1_TAIL 0x02040 /* 915+ only */
1618#define PRB1_HEAD 0x02044 /* 915+ only */
1619#define PRB1_START 0x02048 /* 915+ only */
1620#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00001621#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001622#define IPEIR_I965 0x02064
1623#define IPEHR_I965 0x02068
Ben Widawskyd53bd482012-08-22 11:32:14 -07001624#define GEN7_SC_INSTDONE 0x07100
1625#define GEN7_SAMPLER_INSTDONE 0x0e160
1626#define GEN7_ROW_INSTDONE 0x0e164
1627#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001628#define RING_IPEIR(base) ((base)+0x64)
1629#define RING_IPEHR(base) ((base)+0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03001630/*
1631 * On GEN4, only the render ring INSTDONE exists and has a different
1632 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03001633 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03001634 */
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001635#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001636#define RING_INSTPS(base) ((base)+0x70)
1637#define RING_DMA_FADD(base) ((base)+0x78)
Ben Widawsky13ffadd2014-04-01 16:31:07 -07001638#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001639#define RING_INSTPM(base) ((base)+0xc0)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301640#define RING_MI_MODE(base) ((base)+0x9c)
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001641#define INSTPS 0x02070 /* 965+ only */
Imre Deak13d70b82015-09-30 23:00:44 +03001642#define GEN4_INSTDONE1 0x0207c /* 965+ only, aka INSTDONE_2 on SNB */
Jesse Barnes585fb112008-07-29 11:54:06 -07001643#define ACTHD_I965 0x02074
1644#define HWS_PGA 0x02080
1645#define HWS_ADDRESS_MASK 0xfffff000
1646#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -07001647#define PWRCTXA 0x2088 /* 965GM+ only */
1648#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001649#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001650#define IPEHR 0x0208c
Imre Deakbd93a502015-09-30 23:00:43 +03001651#define GEN2_INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -07001652#define NOPID 0x02094
1653#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001654#define DMA_FADD_I8XX 0x020d0
Chris Wilson94e39e22013-10-30 09:28:22 +00001655#define RING_BBSTATE(base) ((base)+0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02001656#define RING_BB_PPGTT (1 << 5)
1657#define RING_SBBADDR(base) ((base)+0x114) /* hsw+ */
1658#define RING_SBBSTATE(base) ((base)+0x118) /* hsw+ */
1659#define RING_SBBADDR_UDW(base) ((base)+0x11c) /* gen8+ */
Ville Syrjälä3dda20a2013-12-10 21:44:43 +02001660#define RING_BBADDR(base) ((base)+0x140)
1661#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02001662#define RING_BB_PER_CTX_PTR(base) ((base)+0x1c0) /* gen8+ */
1663#define RING_INDIRECT_CTX(base) ((base)+0x1c4) /* gen8+ */
1664#define RING_INDIRECT_CTX_OFFSET(base) ((base)+0x1c8) /* gen8+ */
1665#define RING_CTX_TIMESTAMP(base) ((base)+0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08001666
Chris Wilsonf4068392010-10-27 20:36:41 +01001667#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -07001668#define GEN7_ERR_INT 0x44040
Paulo Zanonide032bf2013-04-12 17:57:58 -03001669#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03001670#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001671#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -03001672#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001673#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -03001674#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001675#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001676#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03001677#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001678#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Chris Wilsonf4068392010-10-27 20:36:41 +01001679
Mika Kuoppala6c826f32015-03-24 14:54:19 +02001680#define GEN8_FAULT_TLB_DATA0 0x04b10
1681#define GEN8_FAULT_TLB_DATA1 0x04b14
1682
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001683#define FPGA_DBG 0x42300
1684#define FPGA_DBG_RM_NOCLAIM (1<<31)
1685
Chris Wilson0f3b6842013-01-15 12:05:55 +00001686#define DERRMR 0x44050
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07001687/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +01001688#define DERRMR_PIPEA_SCANLINE (1<<0)
1689#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1690#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1691#define DERRMR_PIPEA_VBLANK (1<<3)
1692#define DERRMR_PIPEA_HBLANK (1<<5)
1693#define DERRMR_PIPEB_SCANLINE (1<<8)
1694#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1695#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1696#define DERRMR_PIPEB_VBLANK (1<<11)
1697#define DERRMR_PIPEB_HBLANK (1<<13)
1698/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1699#define DERRMR_PIPEC_SCANLINE (1<<14)
1700#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1701#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1702#define DERRMR_PIPEC_VBLANK (1<<21)
1703#define DERRMR_PIPEC_HBLANK (1<<22)
1704
Chris Wilson0f3b6842013-01-15 12:05:55 +00001705
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001706/* GM45+ chicken bits -- debug workaround bits that may be required
1707 * for various sorts of correct behavior. The top 16 bits of each are
1708 * the enables for writing to the corresponding low bit.
1709 */
1710#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +01001711#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001712#define _3D_CHICKEN2 0x0208c
1713/* Disables pipelining of read flushes past the SF-WIZ interface.
1714 * Required on all Ironlake steppings according to the B-Spec, but the
1715 * particular danger of not doing so is not specified.
1716 */
1717# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1718#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -05001719#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07001720#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02001721#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1722#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001723
Eric Anholt71cf39b2010-03-08 23:41:55 -08001724#define MI_MODE 0x0209c
1725# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08001726# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001727# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301728# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01001729# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08001730
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001731#define GEN6_GT_MODE 0x20d0
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02001732#define GEN7_GT_MODE 0x7008
Ville Syrjälä8d85d272014-02-04 21:59:15 +02001733#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1734#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1735#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1736#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00001737#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001738#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001739#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
1740#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001741
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001742#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -07001743#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +01001744#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001745#define GFX_RUN_LIST_ENABLE (1<<15)
Dave Gordon4df001d2015-08-12 15:43:42 +01001746#define GFX_INTERRUPT_STEERING (1<<14)
Chris Wilsonaa83e302014-03-21 17:18:54 +00001747#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001748#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1749#define GFX_REPLAY_MODE (1<<11)
1750#define GFX_PSMI_GRANULARITY (1<<10)
1751#define GFX_PPGTT_ENABLE (1<<9)
Michel Thierry2dba3232015-07-30 11:06:23 +01001752#define GEN8_GFX_PPGTT_48B (1<<7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001753
Dave Gordon4df001d2015-08-12 15:43:42 +01001754#define GFX_FORWARD_VBLANK_MASK (3<<5)
1755#define GFX_FORWARD_VBLANK_NEVER (0<<5)
1756#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
1757#define GFX_FORWARD_VBLANK_COND (2<<5)
1758
Daniel Vettera7e806d2012-07-11 16:27:55 +02001759#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301760#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Daniel Vettera7e806d2012-07-11 16:27:55 +02001761
Imre Deak9e72b462014-05-05 15:13:55 +03001762#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1763#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
Jesse Barnes585fb112008-07-29 11:54:06 -07001764#define SCPD0 0x0209c /* 915+ only */
1765#define IER 0x020a0
1766#define IIR 0x020a4
1767#define IMR 0x020a8
1768#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +02001769#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001770#define GINT_DIS (1<<22)
Jesse Barnes2d809572012-10-25 12:15:44 -07001771#define GCFG_DIS (1<<8)
Imre Deak9e72b462014-05-05 15:13:55 +03001772#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
Ville Syrjäläff7630102013-01-24 15:29:52 +02001773#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1774#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1775#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1776#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1777#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001778#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05301779#define VLV_PCBR_ADDR_SHIFT 12
1780
Ville Syrjälä90a72f82013-02-19 23:16:44 +02001781#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001782#define EIR 0x020b0
1783#define EMR 0x020b4
1784#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001785#define GM45_ERROR_PAGE_TABLE (1<<5)
1786#define GM45_ERROR_MEM_PRIV (1<<4)
1787#define I915_ERROR_PAGE_TABLE (1<<4)
1788#define GM45_ERROR_CP_PRIV (1<<3)
1789#define I915_ERROR_MEMORY_REFRESH (1<<1)
1790#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001791#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +08001792#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Ville Syrjälä32992542014-02-25 15:13:39 +02001793#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00001794 will not assert AGPBUSY# and will only
1795 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08001796#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01001797#define INSTPM_TLB_INVALIDATE (1<<9)
1798#define INSTPM_SYNC_FLUSH (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001799#define ACTHD 0x020c8
Ville Syrjälä10383922014-08-15 01:21:54 +03001800#define MEM_MODE 0x020cc
1801#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1802#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1803#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001804#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +00001805#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -07001806#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08001807#define FW_BLC_SELF_EN_MASK (1<<31)
1808#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1809#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001810#define MM_BURST_LENGTH 0x00700000
1811#define MM_FIFO_WATERMARK 0x0001F000
1812#define LM_BURST_LENGTH 0x00000700
1813#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -07001814#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07001815
1816/* Make render/texture TLB fetches lower priorty than associated data
1817 * fetches. This is not turned on by default
1818 */
1819#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1820
1821/* Isoch request wait on GTT enable (Display A/B/C streams).
1822 * Make isoch requests stall on the TLB update. May cause
1823 * display underruns (test mode only)
1824 */
1825#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1826
1827/* Block grant count for isoch requests when block count is
1828 * set to a finite value.
1829 */
1830#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1831#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1832#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1833#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1834#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1835
1836/* Enable render writes to complete in C2/C3/C4 power states.
1837 * If this isn't enabled, render writes are prevented in low
1838 * power states. That seems bad to me.
1839 */
1840#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1841
1842/* This acknowledges an async flip immediately instead
1843 * of waiting for 2TLB fetches.
1844 */
1845#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1846
1847/* Enables non-sequential data reads through arbiter
1848 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001849#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07001850
1851/* Disable FSB snooping of cacheable write cycles from binner/render
1852 * command stream
1853 */
1854#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1855
1856/* Arbiter time slice for non-isoch streams */
1857#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1858#define MI_ARB_TIME_SLICE_1 (0 << 5)
1859#define MI_ARB_TIME_SLICE_2 (1 << 5)
1860#define MI_ARB_TIME_SLICE_4 (2 << 5)
1861#define MI_ARB_TIME_SLICE_6 (3 << 5)
1862#define MI_ARB_TIME_SLICE_8 (4 << 5)
1863#define MI_ARB_TIME_SLICE_10 (5 << 5)
1864#define MI_ARB_TIME_SLICE_14 (6 << 5)
1865#define MI_ARB_TIME_SLICE_16 (7 << 5)
1866
1867/* Low priority grace period page size */
1868#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1869#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1870
1871/* Disable display A/B trickle feed */
1872#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1873
1874/* Set display plane priority */
1875#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1876#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1877
Ville Syrjälä54e472a2014-02-25 15:13:40 +02001878#define MI_STATE 0x020e4 /* gen2 only */
1879#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1880#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1881
Jesse Barnes585fb112008-07-29 11:54:06 -07001882#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02001883#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001884#define CM0_IZ_OPT_DISABLE (1<<6)
1885#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02001886#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001887#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1888#define CM0_COLOR_EVICT_DISABLE (1<<3)
1889#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1890#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1891#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001892#define GFX_FLSH_CNTL_GEN6 0x101008
1893#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001894#define ECOSKPD 0x021d0
1895#define ECO_GATING_CX_ONLY (1<<3)
1896#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001897
Chia-I Wufe27c602014-01-28 13:29:33 +08001898#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05301899#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08001900#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Jesse Barnesfb046852012-03-28 13:39:26 -07001901#define CACHE_MODE_1 0x7004 /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00001902#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1903#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Damien Lespiau9370cd92015-02-09 19:33:17 +00001904#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
Jesse Barnesfb046852012-03-28 13:39:26 -07001905
Jesse Barnes4efe0702011-01-18 11:25:41 -08001906#define GEN6_BLITTER_ECOSKPD 0x221d0
1907#define GEN6_BLITTER_LOCK_SHIFT 16
1908#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1909
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001910#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
Chris Wilson2c550182014-12-16 10:02:27 +00001911#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001912#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001913#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001914
Deepak S693d11c2015-01-16 20:42:16 +05301915/* Fuse readout registers for GT */
1916#define CHV_FUSE_GT (VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08001917#define CHV_FGT_DISABLE_SS0 (1 << 10)
1918#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05301919#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
1920#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
1921#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
1922#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
1923#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
1924#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
1925#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
1926#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
1927
Jeff McGee38732182015-02-13 10:27:54 -06001928#define GEN8_FUSE2 0x9120
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02001929#define GEN8_F2_SS_DIS_SHIFT 21
1930#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06001931#define GEN8_F2_S_ENA_SHIFT 25
1932#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
1933
1934#define GEN9_F2_SS_DIS_SHIFT 20
1935#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
1936
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02001937#define GEN8_EU_DISABLE0 0x9134
1938#define GEN8_EU_DIS0_S0_MASK 0xffffff
1939#define GEN8_EU_DIS0_S1_SHIFT 24
1940#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
1941
1942#define GEN8_EU_DISABLE1 0x9138
1943#define GEN8_EU_DIS1_S1_MASK 0xffff
1944#define GEN8_EU_DIS1_S2_SHIFT 16
1945#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
1946
1947#define GEN8_EU_DISABLE2 0x913c
1948#define GEN8_EU_DIS2_S2_MASK 0xff
1949
Jeff McGeedead16e2015-04-03 18:13:16 -07001950#define GEN9_EU_DISABLE(slice) (0x9134 + (slice)*0x4)
Jeff McGee38732182015-02-13 10:27:54 -06001951
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001952#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +01001953#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1954#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1955#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1956#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001957
Ben Widawskycc609d52013-05-28 19:22:29 -07001958/* On modern GEN architectures interrupt control consists of two sets
1959 * of registers. The first set pertains to the ring generating the
1960 * interrupt. The second control is for the functional block generating the
1961 * interrupt. These are PM, GT, DE, etc.
1962 *
1963 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1964 * GT interrupt bits, so we don't need to duplicate the defines.
1965 *
1966 * These defines should cover us well from SNB->HSW with minor exceptions
1967 * it can also work on ILK.
1968 */
1969#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1970#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1971#define GT_BLT_USER_INTERRUPT (1 << 22)
1972#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1973#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001974#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01001975#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07001976#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1977#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1978#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1979#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1980#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1981#define GT_RENDER_USER_INTERRUPT (1 << 0)
1982
Ben Widawsky12638c52013-05-28 19:22:31 -07001983#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1984#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1985
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001986#define GT_PARITY_ERROR(dev) \
1987 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +03001988 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001989
Ben Widawskycc609d52013-05-28 19:22:29 -07001990/* These are all the "old" interrupts */
1991#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001992
1993#define I915_PM_INTERRUPT (1<<31)
1994#define I915_ISP_INTERRUPT (1<<22)
1995#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1996#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02001997#define I915_MIPIC_INTERRUPT (1<<19)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001998#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07001999#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2000#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002001#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2002#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07002003#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002004#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07002005#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002006#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07002007#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002008#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07002009#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002010#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07002011#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002012#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07002013#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002014#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07002015#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002016#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002017#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2018#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2019#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2020#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2021#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002022#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2023#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07002024#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002025#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07002026#define I915_USER_INTERRUPT (1<<1)
2027#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002028#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002029
2030#define GEN6_BSD_RNCID 0x12198
2031
Ben Widawskya1e969e2012-04-14 18:41:32 -07002032#define GEN7_FF_THREAD_MODE 0x20a0
2033#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08002034#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002035#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2036#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2037#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2038#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08002039#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002040#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2041#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2042#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2043#define GEN7_FF_VS_SCHED_HW (0x0<<12)
2044#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2045#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2046#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2047#define GEN7_FF_DS_SCHED_HW (0x0<<4)
2048
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002049/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002050 * Framebuffer compression (915+ only)
2051 */
2052
2053#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
2054#define FBC_LL_BASE 0x03204 /* 4k page aligned */
2055#define FBC_CONTROL 0x03208
2056#define FBC_CTL_EN (1<<31)
2057#define FBC_CTL_PERIODIC (1<<30)
2058#define FBC_CTL_INTERVAL_SHIFT (16)
2059#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02002060#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07002061#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002062#define FBC_CTL_FENCENO_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002063#define FBC_COMMAND 0x0320c
2064#define FBC_CMD_COMPRESS (1<<0)
2065#define FBC_STATUS 0x03210
2066#define FBC_STAT_COMPRESSING (1<<31)
2067#define FBC_STAT_COMPRESSED (1<<30)
2068#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002069#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002070#define FBC_CONTROL2 0x03214
2071#define FBC_CTL_FENCE_DBL (0<<4)
2072#define FBC_CTL_IDLE_IMM (0<<2)
2073#define FBC_CTL_IDLE_FULL (1<<2)
2074#define FBC_CTL_IDLE_LINE (2<<2)
2075#define FBC_CTL_IDLE_DEBUG (3<<2)
2076#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002077#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf64f1722014-01-23 16:49:17 +02002078#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
Ville Syrjälä4d110c72015-09-18 20:03:18 +03002079#define FBC_TAG(i) (0x03300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002080
Paulo Zanoni31b9df12015-06-12 14:36:18 -03002081#define FBC_STATUS2 0x43214
2082#define FBC_COMPRESSION_MASK 0x7ff
2083
Jesse Barnes585fb112008-07-29 11:54:06 -07002084#define FBC_LL_SIZE (1536)
2085
Jesse Barnes74dff282009-09-14 15:39:40 -07002086/* Framebuffer compression for GM45+ */
2087#define DPFC_CB_BASE 0x3200
2088#define DPFC_CONTROL 0x3208
2089#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002090#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2091#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07002092#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002093#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01002094#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07002095#define DPFC_SR_EN (1<<10)
2096#define DPFC_CTL_LIMIT_1X (0<<6)
2097#define DPFC_CTL_LIMIT_2X (1<<6)
2098#define DPFC_CTL_LIMIT_4X (2<<6)
2099#define DPFC_RECOMP_CTL 0x320c
2100#define DPFC_RECOMP_STALL_EN (1<<27)
2101#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2102#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2103#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2104#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
2105#define DPFC_STATUS 0x3210
2106#define DPFC_INVAL_SEG_SHIFT (16)
2107#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2108#define DPFC_COMP_SEG_SHIFT (0)
2109#define DPFC_COMP_SEG_MASK (0x000003ff)
2110#define DPFC_STATUS2 0x3214
2111#define DPFC_FENCE_YOFF 0x3218
2112#define DPFC_CHICKEN 0x3224
2113#define DPFC_HT_MODIFY (1<<31)
2114
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002115/* Framebuffer compression for Ironlake */
2116#define ILK_DPFC_CB_BASE 0x43200
2117#define ILK_DPFC_CONTROL 0x43208
Rodrigo Vivida46f932014-08-01 02:04:45 -07002118#define FBC_CTL_FALSE_COLOR (1<<10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002119/* The bit 28-8 is reserved */
2120#define DPFC_RESERVED (0x1FFFFF00)
2121#define ILK_DPFC_RECOMP_CTL 0x4320c
2122#define ILK_DPFC_STATUS 0x43210
2123#define ILK_DPFC_FENCE_YOFF 0x43218
2124#define ILK_DPFC_CHICKEN 0x43224
2125#define ILK_FBC_RT_BASE 0x2128
2126#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002127#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002128
2129#define ILK_DISPLAY_CHICKEN1 0x42000
2130#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04002131#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08002132
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002133
Jesse Barnes585fb112008-07-29 11:54:06 -07002134/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002135 * Framebuffer compression for Sandybridge
2136 *
2137 * The following two registers are of type GTTMMADR
2138 */
2139#define SNB_DPFC_CTL_SA 0x100100
2140#define SNB_CPU_FENCE_ENABLE (1<<29)
2141#define DPFC_CPU_FENCE_OFFSET 0x100104
2142
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002143/* Framebuffer compression for Ivybridge */
2144#define IVB_FBC_RT_BASE 0x7020
2145
Paulo Zanoni42db64e2013-05-31 16:33:22 -03002146#define IPS_CTL 0x43408
2147#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002148
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002149#define MSG_FBC_REND_STATE 0x50380
2150#define FBC_REND_NUKE (1<<2)
2151#define FBC_REND_CACHE_CLEAN (1<<1)
2152
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002153/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002154 * GPIO regs
2155 */
2156#define GPIOA 0x5010
2157#define GPIOB 0x5014
2158#define GPIOC 0x5018
2159#define GPIOD 0x501c
2160#define GPIOE 0x5020
2161#define GPIOF 0x5024
2162#define GPIOG 0x5028
2163#define GPIOH 0x502c
2164# define GPIO_CLOCK_DIR_MASK (1 << 0)
2165# define GPIO_CLOCK_DIR_IN (0 << 1)
2166# define GPIO_CLOCK_DIR_OUT (1 << 1)
2167# define GPIO_CLOCK_VAL_MASK (1 << 2)
2168# define GPIO_CLOCK_VAL_OUT (1 << 3)
2169# define GPIO_CLOCK_VAL_IN (1 << 4)
2170# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2171# define GPIO_DATA_DIR_MASK (1 << 8)
2172# define GPIO_DATA_DIR_IN (0 << 9)
2173# define GPIO_DATA_DIR_OUT (1 << 9)
2174# define GPIO_DATA_VAL_MASK (1 << 10)
2175# define GPIO_DATA_VAL_OUT (1 << 11)
2176# define GPIO_DATA_VAL_IN (1 << 12)
2177# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2178
Ville Syrjälä699fc402015-09-18 20:03:38 +03002179#define GMBUS0 (dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002180#define GMBUS_RATE_100KHZ (0<<8)
2181#define GMBUS_RATE_50KHZ (1<<8)
2182#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2183#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2184#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
Jani Nikula988c7012015-03-27 00:20:19 +02002185#define GMBUS_PIN_DISABLED 0
2186#define GMBUS_PIN_SSC 1
2187#define GMBUS_PIN_VGADDC 2
2188#define GMBUS_PIN_PANEL 3
2189#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2190#define GMBUS_PIN_DPC 4 /* HDMIC */
2191#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2192#define GMBUS_PIN_DPD 6 /* HDMID */
2193#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Jani Nikula4c272832015-04-01 10:58:05 +03002194#define GMBUS_PIN_1_BXT 1
2195#define GMBUS_PIN_2_BXT 2
2196#define GMBUS_PIN_3_BXT 3
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002197#define GMBUS_NUM_PINS 7 /* including 0 */
Ville Syrjälä699fc402015-09-18 20:03:38 +03002198#define GMBUS1 (dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002199#define GMBUS_SW_CLR_INT (1<<31)
2200#define GMBUS_SW_RDY (1<<30)
2201#define GMBUS_ENT (1<<29) /* enable timeout */
2202#define GMBUS_CYCLE_NONE (0<<25)
2203#define GMBUS_CYCLE_WAIT (1<<25)
2204#define GMBUS_CYCLE_INDEX (2<<25)
2205#define GMBUS_CYCLE_STOP (4<<25)
2206#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07002207#define GMBUS_BYTE_COUNT_MAX 256U
Chris Wilsonf899fc62010-07-20 15:44:45 -07002208#define GMBUS_SLAVE_INDEX_SHIFT 8
2209#define GMBUS_SLAVE_ADDR_SHIFT 1
2210#define GMBUS_SLAVE_READ (1<<0)
2211#define GMBUS_SLAVE_WRITE (0<<0)
Ville Syrjälä699fc402015-09-18 20:03:38 +03002212#define GMBUS2 (dev_priv->gpio_mmio_base + 0x5108) /* status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002213#define GMBUS_INUSE (1<<15)
2214#define GMBUS_HW_WAIT_PHASE (1<<14)
2215#define GMBUS_STALL_TIMEOUT (1<<13)
2216#define GMBUS_INT (1<<12)
2217#define GMBUS_HW_RDY (1<<11)
2218#define GMBUS_SATOER (1<<10)
2219#define GMBUS_ACTIVE (1<<9)
Ville Syrjälä699fc402015-09-18 20:03:38 +03002220#define GMBUS3 (dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
2221#define GMBUS4 (dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002222#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2223#define GMBUS_NAK_EN (1<<3)
2224#define GMBUS_IDLE_EN (1<<2)
2225#define GMBUS_HW_WAIT_EN (1<<1)
2226#define GMBUS_HW_RDY_EN (1<<0)
Ville Syrjälä699fc402015-09-18 20:03:38 +03002227#define GMBUS5 (dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002228#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08002229
Jesse Barnes585fb112008-07-29 11:54:06 -07002230/*
2231 * Clock control & power management
2232 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002233#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2234#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2235#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
2236#define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07002237
2238#define VGA0 0x6000
2239#define VGA1 0x6004
2240#define VGA_PD 0x6010
2241#define VGA0_PD_P2_DIV_4 (1 << 7)
2242#define VGA0_PD_P1_DIV_2 (1 << 5)
2243#define VGA0_PD_P1_SHIFT 0
2244#define VGA0_PD_P1_MASK (0x1f << 0)
2245#define VGA1_PD_P2_DIV_4 (1 << 15)
2246#define VGA1_PD_P1_DIV_2 (1 << 13)
2247#define VGA1_PD_P1_SHIFT 8
2248#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07002249#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02002250#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2251#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002252#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002253#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002254#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07002255#define DPLL_VGA_MODE_DIS (1 << 28)
2256#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2257#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2258#define DPLL_MODE_MASK (3 << 26)
2259#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2260#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2261#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2262#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2263#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2264#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002265#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07002266#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02002267#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002268#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
2269#define DPLL_SSC_REF_CLK_CHV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02002270#define DPLL_PORTC_READY_MASK (0xf << 4)
2271#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002272
Jesse Barnes585fb112008-07-29 11:54:06 -07002273#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03002274
2275/* Additional CHV pll/phy registers */
2276#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
2277#define DPLL_PORTD_READY_MASK (0xf)
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03002278#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002279#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03002280#define PHY_LDO_DELAY_0NS 0x0
2281#define PHY_LDO_DELAY_200NS 0x1
2282#define PHY_LDO_DELAY_600NS 0x2
2283#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002284#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
Ville Syrjälä70722462015-04-10 18:21:28 +03002285#define PHY_CH_SU_PSR 0x1
2286#define PHY_CH_DEEP_PSR 0x7
2287#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2288#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03002289#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03002290#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
Ville Syrjälä30142272015-07-08 23:46:01 +03002291#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
2292#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03002293
Jesse Barnes585fb112008-07-29 11:54:06 -07002294/*
2295 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2296 * this field (only one bit may be set).
2297 */
2298#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2299#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002300#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07002301/* i830, required in DVO non-gang */
2302#define PLL_P2_DIVIDE_BY_4 (1 << 23)
2303#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2304#define PLL_REF_INPUT_DREFCLK (0 << 13)
2305#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2306#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2307#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2308#define PLL_REF_INPUT_MASK (3 << 13)
2309#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002310/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002311# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2312# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2313# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2314# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2315# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2316
Jesse Barnes585fb112008-07-29 11:54:06 -07002317/*
2318 * Parallel to Serial Load Pulse phase selection.
2319 * Selects the phase for the 10X DPLL clock for the PCIe
2320 * digital display port. The range is 4 to 13; 10 or more
2321 * is just a flip delay. The default is 6
2322 */
2323#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2324#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2325/*
2326 * SDVO multiplier for 945G/GM. Not used on 965.
2327 */
2328#define SDVO_MULTIPLIER_MASK 0x000000ff
2329#define SDVO_MULTIPLIER_SHIFT_HIRES 4
2330#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002331
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002332#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2333#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2334#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
2335#define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002336
Jesse Barnes585fb112008-07-29 11:54:06 -07002337/*
2338 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2339 *
2340 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2341 */
2342#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2343#define DPLL_MD_UDI_DIVIDER_SHIFT 24
2344/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2345#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2346#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2347/*
2348 * SDVO/UDI pixel multiplier.
2349 *
2350 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2351 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2352 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2353 * dummy bytes in the datastream at an increased clock rate, with both sides of
2354 * the link knowing how many bytes are fill.
2355 *
2356 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2357 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2358 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2359 * through an SDVO command.
2360 *
2361 * This register field has values of multiplication factor minus 1, with
2362 * a maximum multiplier of 5 for SDVO.
2363 */
2364#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2365#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2366/*
2367 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2368 * This best be set to the default value (3) or the CRT won't work. No,
2369 * I don't entirely understand what this does...
2370 */
2371#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2372#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002373
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002374#define _FPA0 0x06040
2375#define _FPA1 0x06044
2376#define _FPB0 0x06048
2377#define _FPB1 0x0604c
2378#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
2379#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07002380#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002381#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07002382#define FP_N_DIV_SHIFT 16
2383#define FP_M1_DIV_MASK 0x00003f00
2384#define FP_M1_DIV_SHIFT 8
2385#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002386#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07002387#define FP_M2_DIV_SHIFT 0
2388#define DPLL_TEST 0x606c
2389#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2390#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2391#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2392#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2393#define DPLLB_TEST_N_BYPASS (1 << 19)
2394#define DPLLB_TEST_M_BYPASS (1 << 18)
2395#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2396#define DPLLA_TEST_N_BYPASS (1 << 3)
2397#define DPLLA_TEST_M_BYPASS (1 << 2)
2398#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
2399#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01002400#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07002401#define DSTATE_PLL_D3_OFF (1<<3)
2402#define DSTATE_GFX_CLOCK_GATING (1<<1)
2403#define DSTATE_DOT_CLOCK_GATING (1<<0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002404#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07002405# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2406# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2407# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2408# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2409# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2410# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2411# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2412# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2413# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2414# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2415# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2416# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2417# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2418# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2419# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2420# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2421# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2422# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2423# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2424# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2425# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2426# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2427# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2428# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2429# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2430# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2431# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2432# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002433/*
Jesse Barnes652c3932009-08-17 13:31:43 -07002434 * This bit must be set on the 830 to prevent hangs when turning off the
2435 * overlay scaler.
2436 */
2437# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2438# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2439# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2440# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2441# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2442
2443#define RENCLK_GATE_D1 0x6204
2444# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2445# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2446# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2447# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2448# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2449# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2450# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2451# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2452# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002453/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07002454# define MECI_CLOCK_GATE_DISABLE (1 << 4)
2455# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2456# define MEC_CLOCK_GATE_DISABLE (1 << 2)
2457# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002458/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07002459# define SV_CLOCK_GATE_DISABLE (1 << 0)
2460# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2461# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2462# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2463# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2464# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2465# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2466# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2467# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2468# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2469# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2470# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2471# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2472# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2473# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2474# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2475# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2476# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2477
2478# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002479/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07002480# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2481# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2482# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2483# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2484# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2485# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002486/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07002487# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2488# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2489# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2490# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2491# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2492# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2493# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2494# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2495# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2496# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2497# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2498# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2499# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2500# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2501# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2502# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2503# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2504# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2505# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2506
2507#define RENCLK_GATE_D2 0x6208
2508#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2509#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2510#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03002511
2512#define VDECCLK_GATE_D 0x620C /* g4x only */
2513#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2514
Jesse Barnes652c3932009-08-17 13:31:43 -07002515#define RAMCLK_GATE_D 0x6210 /* CRL only */
2516#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002517
Ville Syrjäläd88b2272013-01-24 15:29:48 +02002518#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07002519#define FW_CSPWRDWNEN (1<<15)
2520
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03002521#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
2522
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002523#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
2524#define CDCLK_FREQ_SHIFT 4
2525#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2526#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02002527
2528#define GCI_CONTROL (VLV_DISPLAY_BASE + 0x650C)
2529#define PFI_CREDIT_63 (9 << 28) /* chv only */
2530#define PFI_CREDIT_31 (8 << 28) /* chv only */
2531#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2532#define PFI_CREDIT_RESEND (1 << 27)
2533#define VGA_FAST_MODE_DISABLE (1 << 14)
2534
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002535#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
2536
Jesse Barnes585fb112008-07-29 11:54:06 -07002537/*
2538 * Palette regs
2539 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002540#define PALETTE_A_OFFSET 0xa000
2541#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002542#define CHV_PALETTE_C_OFFSET 0xc000
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03002543#define PALETTE(pipe, i) (dev_priv->info.palette_offsets[pipe] + \
2544 dev_priv->info.display_mmio_offset + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002545
Eric Anholt673a3942008-07-30 12:06:12 -07002546/* MCH MMIO space */
2547
2548/*
2549 * MCHBAR mirror.
2550 *
2551 * This mirrors the MCHBAR MMIO space whose location is determined by
2552 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2553 * every way. It is not accessible from the CP register read instructions.
2554 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03002555 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2556 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07002557 */
2558#define MCHBAR_MIRROR_BASE 0x10000
2559
Yuanhan Liu13982612010-12-15 15:42:31 +08002560#define MCHBAR_MIRROR_BASE_SNB 0x140000
2561
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03002562#define CTG_STOLEN_RESERVED (MCHBAR_MIRROR_BASE + 0x34)
2563#define ELK_STOLEN_RESERVED (MCHBAR_MIRROR_BASE + 0x48)
2564#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
2565#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
2566
Chris Wilson3ebecd02013-04-12 19:10:13 +01002567/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ben Widawsky153b4b952013-10-22 22:05:09 -07002568#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01002569
Ville Syrjälä646b4262014-04-25 20:14:30 +03002570/* 915-945 and GM965 MCH register controlling DRAM channel access */
Eric Anholt673a3942008-07-30 12:06:12 -07002571#define DCC 0x10200
2572#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2573#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2574#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2575#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2576#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08002577#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Daniel Vetter656bfa32014-11-20 09:26:30 +01002578#define DCC2 0x10204
2579#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07002580
Ville Syrjälä646b4262014-04-25 20:14:30 +03002581/* Pineview MCH register contains DDR3 setting */
Li Peng95534262010-05-18 18:58:44 +08002582#define CSHRDDR3CTL 0x101a8
2583#define CSHRDDR3CTL_DDR3 (1 << 2)
2584
Ville Syrjälä646b4262014-04-25 20:14:30 +03002585/* 965 MCH register controlling DRAM channel configuration */
Eric Anholt673a3942008-07-30 12:06:12 -07002586#define C0DRB3 0x10206
2587#define C1DRB3 0x10606
2588
Ville Syrjälä646b4262014-04-25 20:14:30 +03002589/* snb MCH registers for reading the DRAM channel configuration */
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002590#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
2591#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
2592#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
2593#define MAD_DIMM_ECC_MASK (0x3 << 24)
2594#define MAD_DIMM_ECC_OFF (0x0 << 24)
2595#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2596#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2597#define MAD_DIMM_ECC_ON (0x3 << 24)
2598#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2599#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2600#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2601#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2602#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2603#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2604#define MAD_DIMM_A_SELECT (0x1 << 16)
2605/* DIMM sizes are in multiples of 256mb. */
2606#define MAD_DIMM_B_SIZE_SHIFT 8
2607#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2608#define MAD_DIMM_A_SIZE_SHIFT 0
2609#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2610
Ville Syrjälä646b4262014-04-25 20:14:30 +03002611/* snb MCH registers for priority tuning */
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01002612#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2613#define MCH_SSKPD_WM0_MASK 0x3f
2614#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002615
Jesse Barnesec013e72013-08-20 10:29:23 +01002616#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
2617
Keith Packardb11248d2009-06-11 22:28:56 -07002618/* Clocking configuration register */
2619#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08002620#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07002621#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2622#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2623#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2624#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2625#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002626/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07002627#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002628#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07002629#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002630#define CLKCFG_MEM_533 (1 << 4)
2631#define CLKCFG_MEM_667 (2 << 4)
2632#define CLKCFG_MEM_800 (3 << 4)
2633#define CLKCFG_MEM_MASK (7 << 4)
2634
Ville Syrjälä34edce22015-05-22 11:22:33 +03002635#define HPLLVCO (MCHBAR_MIRROR_BASE + 0xc38)
2636#define HPLLVCO_MOBILE (MCHBAR_MIRROR_BASE + 0xc0f)
2637
Jesse Barnesea056c12010-09-10 10:02:13 -07002638#define TSC1 0x11001
2639#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07002640#define TR1 0x11006
2641#define TSFS 0x11020
2642#define TSFS_SLOPE_MASK 0x0000ff00
2643#define TSFS_SLOPE_SHIFT 8
2644#define TSFS_INTR_MASK 0x000000ff
2645
Jesse Barnesf97108d2010-01-29 11:27:07 -08002646#define CRSTANDVID 0x11100
Ville Syrjälä616847e2015-09-18 20:03:19 +03002647#define PXVFREQ(i) (0x11110 + (i) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002648#define PXVFREQ_PX_MASK 0x7f000000
2649#define PXVFREQ_PX_SHIFT 24
2650#define VIDFREQ_BASE 0x11110
2651#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2652#define VIDFREQ2 0x11114
2653#define VIDFREQ3 0x11118
2654#define VIDFREQ4 0x1111c
2655#define VIDFREQ_P0_MASK 0x1f000000
2656#define VIDFREQ_P0_SHIFT 24
2657#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2658#define VIDFREQ_P0_CSCLK_SHIFT 20
2659#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2660#define VIDFREQ_P0_CRCLK_SHIFT 16
2661#define VIDFREQ_P1_MASK 0x00001f00
2662#define VIDFREQ_P1_SHIFT 8
2663#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2664#define VIDFREQ_P1_CSCLK_SHIFT 4
2665#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2666#define INTTOEXT_BASE_ILK 0x11300
2667#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2668#define INTTOEXT_MAP3_SHIFT 24
2669#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2670#define INTTOEXT_MAP2_SHIFT 16
2671#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2672#define INTTOEXT_MAP1_SHIFT 8
2673#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2674#define INTTOEXT_MAP0_SHIFT 0
2675#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2676#define MEMSWCTL 0x11170 /* Ironlake only */
2677#define MEMCTL_CMD_MASK 0xe000
2678#define MEMCTL_CMD_SHIFT 13
2679#define MEMCTL_CMD_RCLK_OFF 0
2680#define MEMCTL_CMD_RCLK_ON 1
2681#define MEMCTL_CMD_CHFREQ 2
2682#define MEMCTL_CMD_CHVID 3
2683#define MEMCTL_CMD_VMMOFF 4
2684#define MEMCTL_CMD_VMMON 5
2685#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2686 when command complete */
2687#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2688#define MEMCTL_FREQ_SHIFT 8
2689#define MEMCTL_SFCAVM (1<<7)
2690#define MEMCTL_TGT_VID_MASK 0x007f
2691#define MEMIHYST 0x1117c
2692#define MEMINTREN 0x11180 /* 16 bits */
2693#define MEMINT_RSEXIT_EN (1<<8)
2694#define MEMINT_CX_SUPR_EN (1<<7)
2695#define MEMINT_CONT_BUSY_EN (1<<6)
2696#define MEMINT_AVG_BUSY_EN (1<<5)
2697#define MEMINT_EVAL_CHG_EN (1<<4)
2698#define MEMINT_MON_IDLE_EN (1<<3)
2699#define MEMINT_UP_EVAL_EN (1<<2)
2700#define MEMINT_DOWN_EVAL_EN (1<<1)
2701#define MEMINT_SW_CMD_EN (1<<0)
2702#define MEMINTRSTR 0x11182 /* 16 bits */
2703#define MEM_RSEXIT_MASK 0xc000
2704#define MEM_RSEXIT_SHIFT 14
2705#define MEM_CONT_BUSY_MASK 0x3000
2706#define MEM_CONT_BUSY_SHIFT 12
2707#define MEM_AVG_BUSY_MASK 0x0c00
2708#define MEM_AVG_BUSY_SHIFT 10
2709#define MEM_EVAL_CHG_MASK 0x0300
2710#define MEM_EVAL_BUSY_SHIFT 8
2711#define MEM_MON_IDLE_MASK 0x00c0
2712#define MEM_MON_IDLE_SHIFT 6
2713#define MEM_UP_EVAL_MASK 0x0030
2714#define MEM_UP_EVAL_SHIFT 4
2715#define MEM_DOWN_EVAL_MASK 0x000c
2716#define MEM_DOWN_EVAL_SHIFT 2
2717#define MEM_SW_CMD_MASK 0x0003
2718#define MEM_INT_STEER_GFX 0
2719#define MEM_INT_STEER_CMR 1
2720#define MEM_INT_STEER_SMI 2
2721#define MEM_INT_STEER_SCI 3
2722#define MEMINTRSTS 0x11184
2723#define MEMINT_RSEXIT (1<<7)
2724#define MEMINT_CONT_BUSY (1<<6)
2725#define MEMINT_AVG_BUSY (1<<5)
2726#define MEMINT_EVAL_CHG (1<<4)
2727#define MEMINT_MON_IDLE (1<<3)
2728#define MEMINT_UP_EVAL (1<<2)
2729#define MEMINT_DOWN_EVAL (1<<1)
2730#define MEMINT_SW_CMD (1<<0)
2731#define MEMMODECTL 0x11190
2732#define MEMMODE_BOOST_EN (1<<31)
2733#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2734#define MEMMODE_BOOST_FREQ_SHIFT 24
2735#define MEMMODE_IDLE_MODE_MASK 0x00030000
2736#define MEMMODE_IDLE_MODE_SHIFT 16
2737#define MEMMODE_IDLE_MODE_EVAL 0
2738#define MEMMODE_IDLE_MODE_CONT 1
2739#define MEMMODE_HWIDLE_EN (1<<15)
2740#define MEMMODE_SWMODE_EN (1<<14)
2741#define MEMMODE_RCLK_GATE (1<<13)
2742#define MEMMODE_HW_UPDATE (1<<12)
2743#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2744#define MEMMODE_FSTART_SHIFT 8
2745#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2746#define MEMMODE_FMAX_SHIFT 4
2747#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2748#define RCBMAXAVG 0x1119c
2749#define MEMSWCTL2 0x1119e /* Cantiga only */
2750#define SWMEMCMD_RENDER_OFF (0 << 13)
2751#define SWMEMCMD_RENDER_ON (1 << 13)
2752#define SWMEMCMD_SWFREQ (2 << 13)
2753#define SWMEMCMD_TARVID (3 << 13)
2754#define SWMEMCMD_VRM_OFF (4 << 13)
2755#define SWMEMCMD_VRM_ON (5 << 13)
2756#define CMDSTS (1<<12)
2757#define SFCAVM (1<<11)
2758#define SWFREQ_MASK 0x0380 /* P0-7 */
2759#define SWFREQ_SHIFT 7
2760#define TARVID_MASK 0x001f
2761#define MEMSTAT_CTG 0x111a0
2762#define RCBMINAVG 0x111a0
2763#define RCUPEI 0x111b0
2764#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08002765#define RSTDBYCTL 0x111b8
2766#define RS1EN (1<<31)
2767#define RS2EN (1<<30)
2768#define RS3EN (1<<29)
2769#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2770#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2771#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2772#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2773#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2774#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2775#define RSX_STATUS_MASK (7<<20)
2776#define RSX_STATUS_ON (0<<20)
2777#define RSX_STATUS_RC1 (1<<20)
2778#define RSX_STATUS_RC1E (2<<20)
2779#define RSX_STATUS_RS1 (3<<20)
2780#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2781#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2782#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2783#define RSX_STATUS_RSVD2 (7<<20)
2784#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2785#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2786#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2787#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2788#define RS1CONTSAV_MASK (3<<14)
2789#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2790#define RS1CONTSAV_RSVD (1<<14)
2791#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2792#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2793#define NORMSLEXLAT_MASK (3<<12)
2794#define SLOW_RS123 (0<<12)
2795#define SLOW_RS23 (1<<12)
2796#define SLOW_RS3 (2<<12)
2797#define NORMAL_RS123 (3<<12)
2798#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2799#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2800#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2801#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2802#define RS_CSTATE_MASK (3<<4)
2803#define RS_CSTATE_C367_RS1 (0<<4)
2804#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2805#define RS_CSTATE_RSVD (2<<4)
2806#define RS_CSTATE_C367_RS2 (3<<4)
2807#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2808#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002809#define VIDCTL 0x111c0
2810#define VIDSTS 0x111c8
2811#define VIDSTART 0x111cc /* 8 bits */
2812#define MEMSTAT_ILK 0x111f8
2813#define MEMSTAT_VID_MASK 0x7f00
2814#define MEMSTAT_VID_SHIFT 8
2815#define MEMSTAT_PSTATE_MASK 0x00f8
2816#define MEMSTAT_PSTATE_SHIFT 3
2817#define MEMSTAT_MON_ACTV (1<<2)
2818#define MEMSTAT_SRC_CTL_MASK 0x0003
2819#define MEMSTAT_SRC_CTL_CORE 0
2820#define MEMSTAT_SRC_CTL_TRB 1
2821#define MEMSTAT_SRC_CTL_THM 2
2822#define MEMSTAT_SRC_CTL_STDBY 3
2823#define RCPREVBSYTUPAVG 0x113b8
2824#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07002825#define PMMISC 0x11214
2826#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07002827#define SDEW 0x1124c
2828#define CSIEW0 0x11250
2829#define CSIEW1 0x11254
2830#define CSIEW2 0x11258
Ville Syrjälä616847e2015-09-18 20:03:19 +03002831#define PEW(i) (0x1125c + (i) * 4) /* 5 registers */
2832#define DEW(i) (0x11270 + (i) * 4) /* 3 registers */
Jesse Barnes7648fa92010-05-20 14:28:11 -07002833#define MCHAFE 0x112c0
2834#define CSIEC 0x112e0
2835#define DMIEC 0x112e4
2836#define DDREC 0x112e8
2837#define PEG0EC 0x112ec
2838#define PEG1EC 0x112f0
2839#define GFXEC 0x112f4
2840#define RPPREVBSYTUPAVG 0x113b8
2841#define RPPREVBSYTDNAVG 0x113bc
2842#define ECR 0x11600
2843#define ECR_GPFE (1<<31)
2844#define ECR_IMONE (1<<30)
2845#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2846#define OGW0 0x11608
2847#define OGW1 0x1160c
2848#define EG0 0x11610
2849#define EG1 0x11614
2850#define EG2 0x11618
2851#define EG3 0x1161c
2852#define EG4 0x11620
2853#define EG5 0x11624
2854#define EG6 0x11628
2855#define EG7 0x1162c
Ville Syrjälä616847e2015-09-18 20:03:19 +03002856#define PXW(i) (0x11664 + (i) * 4) /* 4 registers */
2857#define PXWL(i) (0x11680 + (i) * 4) /* 8 registers */
Jesse Barnes7648fa92010-05-20 14:28:11 -07002858#define LCFUSE02 0x116c0
2859#define LCFUSE_HIV_MASK 0x000000ff
2860#define CSIPLL0 0x12c10
2861#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08002862#define PEG_BAND_GAP_DATA 0x14d68
2863
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002864#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2865#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002866
Ben Widawsky153b4b952013-10-22 22:05:09 -07002867#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
Bob Paauwe35040562015-06-25 14:54:07 -07002868#define BXT_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x7070)
Ben Widawsky153b4b952013-10-22 22:05:09 -07002869#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2870#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
Bob Paauwe35040562015-06-25 14:54:07 -07002871#define BXT_RP_STATE_CAP 0x138170
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002872
Akash Goelde43ae92015-03-06 11:07:14 +05302873#define INTERVAL_1_28_US(us) (((us) * 100) >> 7)
2874#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05302875#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Akash Goelde43ae92015-03-06 11:07:14 +05302876#define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05302877 (IS_BROXTON(dev_priv) ? \
2878 INTERVAL_0_833_US(us) : \
2879 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05302880 INTERVAL_1_28_US(us))
2881
Jesse Barnes585fb112008-07-29 11:54:06 -07002882/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002883 * Logical Context regs
2884 */
2885#define CCID 0x2180
2886#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002887/*
2888 * Notes on SNB/IVB/VLV context size:
2889 * - Power context is saved elsewhere (LLC or stolen)
2890 * - Ring/execlist context is saved on SNB, not on IVB
2891 * - Extended context size already includes render context size
2892 * - We always need to follow the extended context size.
2893 * SNB BSpec has comments indicating that we should use the
2894 * render context size instead if execlists are disabled, but
2895 * based on empirical testing that's just nonsense.
2896 * - Pipelined/VF state is saved on SNB/IVB respectively
2897 * - GT1 size just indicates how much of render context
2898 * doesn't need saving on GT1
2899 */
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002900#define CXT_SIZE 0x21a0
Ville Syrjälä68d97532015-09-18 20:03:39 +03002901#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
2902#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
2903#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
2904#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
2905#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002906#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002907 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2908 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002909#define GEN7_CXT_SIZE 0x21a8
Ville Syrjälä68d97532015-09-18 20:03:39 +03002910#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
2911#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
2912#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
2913#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
2914#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
2915#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002916#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002917 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07002918/* Haswell does have the CXT_SIZE register however it does not appear to be
2919 * valid. Now, docs explain in dwords what is in the context object. The full
2920 * size is 70720 bytes, however, the power context and execlist context will
2921 * never be saved (power context is stored elsewhere, and execlists don't work
Abdiel Janulgue4c436d552015-06-16 13:39:41 +03002922 * on HSW) - so the final size, including the extra state required for the
2923 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
Ben Widawskya0de80a2013-06-25 21:53:40 -07002924 */
2925#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07002926/* Same as Haswell, but 72064 bytes now. */
2927#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2928
Mika Kuoppala542a6b22014-07-09 14:55:56 +03002929#define CHV_CLK_CTL1 0x101100
Jesse Barnese454a052013-09-26 17:55:58 -07002930#define VLV_CLK_CTL2 0x101104
2931#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2932
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002933/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002934 * Overlay regs
2935 */
2936
2937#define OVADD 0x30000
2938#define DOVSTA 0x30008
2939#define OC_BUF (0x3<<20)
2940#define OGAMC5 0x30010
2941#define OGAMC4 0x30014
2942#define OGAMC3 0x30018
2943#define OGAMC2 0x3001c
2944#define OGAMC1 0x30020
2945#define OGAMC0 0x30024
2946
2947/*
2948 * Display engine regs
2949 */
2950
Shuang He8bf1e9f2013-10-15 18:55:27 +01002951/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002952#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01002953#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002954/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01002955#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2956#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2957#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002958/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002959#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2960#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2961#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2962/* embedded DP port on the north display block, reserved on ivb */
2963#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2964#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02002965/* vlv source selection */
2966#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2967#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2968#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2969/* with DP port the pipe source is invalid */
2970#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2971#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2972#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2973/* gen3+ source selection */
2974#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2975#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2976#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2977/* with DP/TV port the pipe source is invalid */
2978#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2979#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2980#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2981#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2982#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2983/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02002984#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002985
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002986#define _PIPE_CRC_RES_1_A_IVB 0x60064
2987#define _PIPE_CRC_RES_2_A_IVB 0x60068
2988#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2989#define _PIPE_CRC_RES_4_A_IVB 0x60070
2990#define _PIPE_CRC_RES_5_A_IVB 0x60074
2991
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002992#define _PIPE_CRC_RES_RED_A 0x60060
2993#define _PIPE_CRC_RES_GREEN_A 0x60064
2994#define _PIPE_CRC_RES_BLUE_A 0x60068
2995#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2996#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01002997
2998/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002999#define _PIPE_CRC_RES_1_B_IVB 0x61064
3000#define _PIPE_CRC_RES_2_B_IVB 0x61068
3001#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3002#define _PIPE_CRC_RES_4_B_IVB 0x61070
3003#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01003004
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003005#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003006#define PIPE_CRC_RES_1_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003007 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003008#define PIPE_CRC_RES_2_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003009 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003010#define PIPE_CRC_RES_3_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003011 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003012#define PIPE_CRC_RES_4_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003013 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003014#define PIPE_CRC_RES_5_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003015 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003016
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02003017#define PIPE_CRC_RES_RED(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003018 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02003019#define PIPE_CRC_RES_GREEN(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003020 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02003021#define PIPE_CRC_RES_BLUE(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003022 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02003023#define PIPE_CRC_RES_RES1_I915(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003024 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02003025#define PIPE_CRC_RES_RES2_G4X(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003026 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003027
Jesse Barnes585fb112008-07-29 11:54:06 -07003028/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003029#define _HTOTAL_A 0x60000
3030#define _HBLANK_A 0x60004
3031#define _HSYNC_A 0x60008
3032#define _VTOTAL_A 0x6000c
3033#define _VBLANK_A 0x60010
3034#define _VSYNC_A 0x60014
3035#define _PIPEASRC 0x6001c
3036#define _BCLRPAT_A 0x60020
3037#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07003038#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07003039
3040/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003041#define _HTOTAL_B 0x61000
3042#define _HBLANK_B 0x61004
3043#define _HSYNC_B 0x61008
3044#define _VTOTAL_B 0x6100c
3045#define _VBLANK_B 0x61010
3046#define _VSYNC_B 0x61014
3047#define _PIPEBSRC 0x6101c
3048#define _BCLRPAT_B 0x61020
3049#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07003050#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003051
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003052#define TRANSCODER_A_OFFSET 0x60000
3053#define TRANSCODER_B_OFFSET 0x61000
3054#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003055#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003056#define TRANSCODER_EDP_OFFSET 0x6f000
3057
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003058#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
3059 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3060 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003061
3062#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
3063#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
3064#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
3065#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
3066#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
3067#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
3068#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
3069#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
3070#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
Clint Taylorebb69c92014-09-30 10:30:22 -07003071#define PIPE_MULT(trans) _TRANSCODER2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01003072
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003073/* VLV eDP PSR registers */
3074#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3075#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
3076#define VLV_EDP_PSR_ENABLE (1<<0)
3077#define VLV_EDP_PSR_RESET (1<<1)
3078#define VLV_EDP_PSR_MODE_MASK (7<<2)
3079#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3080#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3081#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
3082#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
3083#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3084#define VLV_EDP_PSR_DBL_FRAME (1<<10)
3085#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3086#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
3087#define VLV_PSRCTL(pipe) _PIPE(pipe, _PSRCTLA, _PSRCTLB)
3088
3089#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3090#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3091#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3092#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3093#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
3094#define VLV_VSCSDP(pipe) _PIPE(pipe, _VSCSDPA, _VSCSDPB)
3095
3096#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
3097#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
3098#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3099#define VLV_EDP_PSR_CURR_STATE_MASK 7
3100#define VLV_EDP_PSR_DISABLED (0<<0)
3101#define VLV_EDP_PSR_INACTIVE (1<<0)
3102#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
3103#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3104#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3105#define VLV_EDP_PSR_EXIT (5<<0)
3106#define VLV_EDP_PSR_IN_TRANS (1<<7)
3107#define VLV_PSRSTAT(pipe) _PIPE(pipe, _PSRSTATA, _PSRSTATB)
3108
Ben Widawskyed8546a2013-11-04 22:45:05 -08003109/* HSW+ eDP PSR registers */
Ville Syrjälä443a3892015-11-11 20:34:15 +02003110#define HSW_EDP_PSR_BASE 0x64800
3111#define BDW_EDP_PSR_BASE 0x6f800
3112#define EDP_PSR_CTL (dev_priv->psr_mmio_base + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003113#define EDP_PSR_ENABLE (1<<31)
Rodrigo Vivi82c56252014-06-12 10:16:42 -07003114#define BDW_PSR_SINGLE_FRAME (1<<30)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003115#define EDP_PSR_LINK_STANDBY (1<<27)
3116#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3117#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3118#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3119#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3120#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3121#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3122#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
3123#define EDP_PSR_TP1_TP2_SEL (0<<11)
3124#define EDP_PSR_TP1_TP3_SEL (1<<11)
3125#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
3126#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
3127#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
3128#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3129#define EDP_PSR_TP1_TIME_500us (0<<4)
3130#define EDP_PSR_TP1_TIME_100us (1<<4)
3131#define EDP_PSR_TP1_TIME_2500us (2<<4)
3132#define EDP_PSR_TP1_TIME_0us (3<<4)
3133#define EDP_PSR_IDLE_FRAME_SHIFT 0
3134
Ville Syrjälä443a3892015-11-11 20:34:15 +02003135#define EDP_PSR_AUX_CTL (dev_priv->psr_mmio_base + 0x10)
3136#define EDP_PSR_AUX_DATA(i) (dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003137
Ville Syrjälä443a3892015-11-11 20:34:15 +02003138#define EDP_PSR_STATUS_CTL (dev_priv->psr_mmio_base + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003139#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003140#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3141#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3142#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3143#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3144#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3145#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3146#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3147#define EDP_PSR_STATUS_LINK_MASK (3<<26)
3148#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3149#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
3150#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
3151#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3152#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3153#define EDP_PSR_STATUS_COUNT_SHIFT 16
3154#define EDP_PSR_STATUS_COUNT_MASK 0xf
3155#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3156#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3157#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
3158#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
3159#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3160#define EDP_PSR_STATUS_IDLE_MASK 0xf
3161
Ville Syrjälä443a3892015-11-11 20:34:15 +02003162#define EDP_PSR_PERF_CNT (dev_priv->psr_mmio_base + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003163#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003164
Ville Syrjälä443a3892015-11-11 20:34:15 +02003165#define EDP_PSR_DEBUG_CTL (dev_priv->psr_mmio_base + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003166#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3167#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3168#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3169
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303170#define EDP_PSR2_CTL 0x6f900
3171#define EDP_PSR2_ENABLE (1<<31)
3172#define EDP_SU_TRACK_ENABLE (1<<30)
3173#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3174#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3175#define EDP_PSR2_TP2_TIME_500 (0<<8)
3176#define EDP_PSR2_TP2_TIME_100 (1<<8)
3177#define EDP_PSR2_TP2_TIME_2500 (2<<8)
3178#define EDP_PSR2_TP2_TIME_50 (3<<8)
3179#define EDP_PSR2_TP2_TIME_MASK (3<<8)
3180#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3181#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3182#define EDP_PSR2_IDLE_MASK 0xf
3183
Jesse Barnes585fb112008-07-29 11:54:06 -07003184/* VGA port control */
3185#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003186#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02003187#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003188
Jesse Barnes585fb112008-07-29 11:54:06 -07003189#define ADPA_DAC_ENABLE (1<<31)
3190#define ADPA_DAC_DISABLE 0
3191#define ADPA_PIPE_SELECT_MASK (1<<30)
3192#define ADPA_PIPE_A_SELECT 0
3193#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07003194#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003195/* CPT uses bits 29:30 for pch transcoder select */
3196#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3197#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3198#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3199#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3200#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3201#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3202#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3203#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3204#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3205#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3206#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3207#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3208#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3209#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3210#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3211#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3212#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3213#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3214#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003215#define ADPA_USE_VGA_HVPOLARITY (1<<15)
3216#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003217#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003218#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003219#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07003220#define ADPA_HSYNC_CNTL_ENABLE 0
3221#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3222#define ADPA_VSYNC_ACTIVE_LOW 0
3223#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3224#define ADPA_HSYNC_ACTIVE_LOW 0
3225#define ADPA_DPMS_MASK (~(3<<10))
3226#define ADPA_DPMS_ON (0<<10)
3227#define ADPA_DPMS_SUSPEND (1<<10)
3228#define ADPA_DPMS_STANDBY (2<<10)
3229#define ADPA_DPMS_OFF (3<<10)
3230
Chris Wilson939fe4d2010-10-09 10:33:26 +01003231
Jesse Barnes585fb112008-07-29 11:54:06 -07003232/* Hotplug control (945+ only) */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003233#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01003234#define PORTB_HOTPLUG_INT_EN (1 << 29)
3235#define PORTC_HOTPLUG_INT_EN (1 << 28)
3236#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003237#define SDVOB_HOTPLUG_INT_EN (1 << 26)
3238#define SDVOC_HOTPLUG_INT_EN (1 << 25)
3239#define TV_HOTPLUG_INT_EN (1 << 18)
3240#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05003241#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3242 PORTC_HOTPLUG_INT_EN | \
3243 PORTD_HOTPLUG_INT_EN | \
3244 SDVOC_HOTPLUG_INT_EN | \
3245 SDVOB_HOTPLUG_INT_EN | \
3246 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07003247#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08003248#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3249/* must use period 64 on GM45 according to docs */
3250#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3251#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3252#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3253#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3254#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3255#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3256#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3257#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3258#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3259#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3260#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3261#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003262
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003263#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02003264/*
3265 * HDMI/DP bits are gen4+
3266 *
3267 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3268 * Please check the detailed lore in the commit message for for experimental
3269 * evidence.
3270 */
Todd Previte232a6ee2014-01-23 00:13:41 -07003271#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
3272#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
3273#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
3274/* VLV DP/HDMI bits again match Bspec */
3275#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
3276#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
3277#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01003278#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02003279#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3280#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01003281#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02003282#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3283#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01003284#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02003285#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3286#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01003287/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07003288#define CRT_HOTPLUG_INT_STATUS (1 << 11)
3289#define TV_HOTPLUG_INT_STATUS (1 << 10)
3290#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3291#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3292#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3293#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01003294#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
3295#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
3296#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02003297#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
3298
Chris Wilson084b6122012-05-11 18:01:33 +01003299/* SDVO is different across gen3/4 */
3300#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
3301#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02003302/*
3303 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3304 * since reality corrobates that they're the same as on gen3. But keep these
3305 * bits here (and the comment!) to help any other lost wanderers back onto the
3306 * right tracks.
3307 */
Chris Wilson084b6122012-05-11 18:01:33 +01003308#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
3309#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
3310#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
3311#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05003312#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
3313 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3314 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3315 PORTB_HOTPLUG_INT_STATUS | \
3316 PORTC_HOTPLUG_INT_STATUS | \
3317 PORTD_HOTPLUG_INT_STATUS)
3318
Egbert Eiche5868a32013-02-28 04:17:12 -05003319#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
3320 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3321 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3322 PORTB_HOTPLUG_INT_STATUS | \
3323 PORTC_HOTPLUG_INT_STATUS | \
3324 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07003325
Paulo Zanonic20cd312013-02-19 16:21:45 -03003326/* SDVO and HDMI port control.
3327 * The same register may be used for SDVO or HDMI */
3328#define GEN3_SDVOB 0x61140
3329#define GEN3_SDVOC 0x61160
3330#define GEN4_HDMIB GEN3_SDVOB
3331#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläe66eb812015-09-18 20:03:34 +03003332#define VLV_HDMIB (VLV_DISPLAY_BASE + GEN4_HDMIB)
3333#define VLV_HDMIC (VLV_DISPLAY_BASE + GEN4_HDMIC)
3334#define CHV_HDMID (VLV_DISPLAY_BASE + 0x6116C)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003335#define PCH_SDVOB 0xe1140
3336#define PCH_HDMIB PCH_SDVOB
3337#define PCH_HDMIC 0xe1150
3338#define PCH_HDMID 0xe1160
3339
Daniel Vetter84093602013-11-01 10:50:21 +01003340#define PORT_DFT_I9XX 0x61150
3341#define DC_BALANCE_RESET (1 << 25)
Rodrigo Vivia8aab8b2014-06-05 14:28:17 -07003342#define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01003343#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02003344#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3345#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01003346#define PIPE_B_SCRAMBLE_RESET (1 << 1)
3347#define PIPE_A_SCRAMBLE_RESET (1 << 0)
3348
Paulo Zanonic20cd312013-02-19 16:21:45 -03003349/* Gen 3 SDVO bits: */
3350#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003351#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
3352#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003353#define SDVO_PIPE_B_SELECT (1 << 30)
3354#define SDVO_STALL_SELECT (1 << 29)
3355#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003356/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003357 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07003358 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07003359 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3360 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003361#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07003362#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03003363#define SDVO_PHASE_SELECT_MASK (15 << 19)
3364#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
3365#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
3366#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
3367#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
3368#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
3369#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003370/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003371#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3372 SDVO_INTERRUPT_ENABLE)
3373#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3374
3375/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003376#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03003377#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003378#define SDVO_ENCODING_SDVO (0 << 10)
3379#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003380#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
3381#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003382#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003383#define SDVO_AUDIO_ENABLE (1 << 6)
3384/* VSYNC/HSYNC bits new with 965, default is to be set */
3385#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
3386#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
3387
3388/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003389#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003390#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
3391
3392/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003393#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
3394#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003395
Chon Ming Lee44f37d12014-04-09 13:28:21 +03003396/* CHV SDVO/HDMI bits: */
3397#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
3398#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
3399
Jesse Barnes585fb112008-07-29 11:54:06 -07003400
3401/* DVO port control */
3402#define DVOA 0x61120
3403#define DVOB 0x61140
3404#define DVOC 0x61160
3405#define DVO_ENABLE (1 << 31)
3406#define DVO_PIPE_B_SELECT (1 << 30)
3407#define DVO_PIPE_STALL_UNUSED (0 << 28)
3408#define DVO_PIPE_STALL (1 << 28)
3409#define DVO_PIPE_STALL_TV (2 << 28)
3410#define DVO_PIPE_STALL_MASK (3 << 28)
3411#define DVO_USE_VGA_SYNC (1 << 15)
3412#define DVO_DATA_ORDER_I740 (0 << 14)
3413#define DVO_DATA_ORDER_FP (1 << 14)
3414#define DVO_VSYNC_DISABLE (1 << 11)
3415#define DVO_HSYNC_DISABLE (1 << 10)
3416#define DVO_VSYNC_TRISTATE (1 << 9)
3417#define DVO_HSYNC_TRISTATE (1 << 8)
3418#define DVO_BORDER_ENABLE (1 << 7)
3419#define DVO_DATA_ORDER_GBRG (1 << 6)
3420#define DVO_DATA_ORDER_RGGB (0 << 6)
3421#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
3422#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3423#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3424#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3425#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3426#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3427#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3428#define DVO_PRESERVE_MASK (0x7<<24)
3429#define DVOA_SRCDIM 0x61124
3430#define DVOB_SRCDIM 0x61144
3431#define DVOC_SRCDIM 0x61164
3432#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3433#define DVO_SRCDIM_VERTICAL_SHIFT 0
3434
3435/* LVDS port control */
3436#define LVDS 0x61180
3437/*
3438 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3439 * the DPLL semantics change when the LVDS is assigned to that pipe.
3440 */
3441#define LVDS_PORT_EN (1 << 31)
3442/* Selects pipe B for LVDS data. Must be set on pre-965. */
3443#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003444#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07003445#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08003446/* LVDS dithering flag on 965/g4x platform */
3447#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08003448/* LVDS sync polarity flags. Set to invert (i.e. negative) */
3449#define LVDS_VSYNC_POLARITY (1 << 21)
3450#define LVDS_HSYNC_POLARITY (1 << 20)
3451
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08003452/* Enable border for unscaled (or aspect-scaled) display */
3453#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07003454/*
3455 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3456 * pixel.
3457 */
3458#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3459#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3460#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3461/*
3462 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3463 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3464 * on.
3465 */
3466#define LVDS_A3_POWER_MASK (3 << 6)
3467#define LVDS_A3_POWER_DOWN (0 << 6)
3468#define LVDS_A3_POWER_UP (3 << 6)
3469/*
3470 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3471 * is set.
3472 */
3473#define LVDS_CLKB_POWER_MASK (3 << 4)
3474#define LVDS_CLKB_POWER_DOWN (0 << 4)
3475#define LVDS_CLKB_POWER_UP (3 << 4)
3476/*
3477 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3478 * setting for whether we are in dual-channel mode. The B3 pair will
3479 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3480 */
3481#define LVDS_B0B3_POWER_MASK (3 << 2)
3482#define LVDS_B0B3_POWER_DOWN (0 << 2)
3483#define LVDS_B0B3_POWER_UP (3 << 2)
3484
David Härdeman3c17fe42010-09-24 21:44:32 +02003485/* Video Data Island Packet control */
3486#define VIDEO_DIP_DATA 0x61178
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01003487/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03003488 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3489 * of the infoframe structure specified by CEA-861. */
3490#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003491#define VIDEO_DIP_VSC_DATA_SIZE 36
David Härdeman3c17fe42010-09-24 21:44:32 +02003492#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003493/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02003494#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02003495#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03003496#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003497#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02003498#define VIDEO_DIP_ENABLE_AVI (1 << 21)
3499#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003500#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02003501#define VIDEO_DIP_ENABLE_SPD (8 << 21)
3502#define VIDEO_DIP_SELECT_AVI (0 << 19)
3503#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3504#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07003505#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02003506#define VIDEO_DIP_FREQ_ONCE (0 << 16)
3507#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3508#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03003509#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003510/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003511#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3512#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003513#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003514#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3515#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003516#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02003517
Jesse Barnes585fb112008-07-29 11:54:06 -07003518/* Panel power sequencing */
3519#define PP_STATUS 0x61200
3520#define PP_ON (1 << 31)
3521/*
3522 * Indicates that all dependencies of the panel are on:
3523 *
3524 * - PLL enabled
3525 * - pipe enabled
3526 * - LVDS/DVOB/DVOC on
3527 */
3528#define PP_READY (1 << 30)
3529#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07003530#define PP_SEQUENCE_POWER_UP (1 << 28)
3531#define PP_SEQUENCE_POWER_DOWN (2 << 28)
3532#define PP_SEQUENCE_MASK (3 << 28)
3533#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003534#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003535#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07003536#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3537#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3538#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3539#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3540#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3541#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3542#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3543#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3544#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003545#define PP_CONTROL 0x61204
3546#define POWER_TARGET_ON (1 << 0)
3547#define PP_ON_DELAYS 0x61208
3548#define PP_OFF_DELAYS 0x6120c
3549#define PP_DIVISOR 0x61210
3550
3551/* Panel fitting */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003552#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07003553#define PFIT_ENABLE (1 << 31)
3554#define PFIT_PIPE_MASK (3 << 29)
3555#define PFIT_PIPE_SHIFT 29
3556#define VERT_INTERP_DISABLE (0 << 10)
3557#define VERT_INTERP_BILINEAR (1 << 10)
3558#define VERT_INTERP_MASK (3 << 10)
3559#define VERT_AUTO_SCALE (1 << 9)
3560#define HORIZ_INTERP_DISABLE (0 << 6)
3561#define HORIZ_INTERP_BILINEAR (1 << 6)
3562#define HORIZ_INTERP_MASK (3 << 6)
3563#define HORIZ_AUTO_SCALE (1 << 5)
3564#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08003565#define PFIT_FILTER_FUZZY (0 << 24)
3566#define PFIT_SCALING_AUTO (0 << 26)
3567#define PFIT_SCALING_PROGRAMMED (1 << 26)
3568#define PFIT_SCALING_PILLAR (2 << 26)
3569#define PFIT_SCALING_LETTER (3 << 26)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003570#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08003571/* Pre-965 */
3572#define PFIT_VERT_SCALE_SHIFT 20
3573#define PFIT_VERT_SCALE_MASK 0xfff00000
3574#define PFIT_HORIZ_SCALE_SHIFT 4
3575#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3576/* 965+ */
3577#define PFIT_VERT_SCALE_SHIFT_965 16
3578#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3579#define PFIT_HORIZ_SCALE_SHIFT_965 0
3580#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3581
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003582#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07003583
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003584#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3585#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003586#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3587 _VLV_BLC_PWM_CTL2_B)
3588
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003589#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3590#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003591#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3592 _VLV_BLC_PWM_CTL_B)
3593
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003594#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3595#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003596#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3597 _VLV_BLC_HIST_CTL_B)
3598
Jesse Barnes585fb112008-07-29 11:54:06 -07003599/* Backlight control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003600#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02003601#define BLM_PWM_ENABLE (1 << 31)
3602#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3603#define BLM_PIPE_SELECT (1 << 29)
3604#define BLM_PIPE_SELECT_IVB (3 << 29)
3605#define BLM_PIPE_A (0 << 29)
3606#define BLM_PIPE_B (1 << 29)
3607#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03003608#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3609#define BLM_TRANSCODER_B BLM_PIPE_B
3610#define BLM_TRANSCODER_C BLM_PIPE_C
3611#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003612#define BLM_PIPE(pipe) ((pipe) << 29)
3613#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3614#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3615#define BLM_PHASE_IN_ENABLE (1 << 25)
3616#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3617#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3618#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3619#define BLM_PHASE_IN_COUNT_SHIFT (8)
3620#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3621#define BLM_PHASE_IN_INCR_SHIFT (0)
3622#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003623#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01003624/*
3625 * This is the most significant 15 bits of the number of backlight cycles in a
3626 * complete cycle of the modulated backlight control.
3627 *
3628 * The actual value is this field multiplied by two.
3629 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02003630#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3631#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3632#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003633/*
3634 * This is the number of cycles out of the backlight modulation cycle for which
3635 * the backlight is on.
3636 *
3637 * This field must be no greater than the number of cycles in the complete
3638 * backlight modulation cycle.
3639 */
3640#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3641#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02003642#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3643#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003644
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003645#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03003646#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07003647
Daniel Vetter7cf41602012-06-05 10:07:09 +02003648/* New registers for PCH-split platforms. Safe where new bits show up, the
3649 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
3650#define BLC_PWM_CPU_CTL2 0x48250
3651#define BLC_PWM_CPU_CTL 0x48254
3652
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003653#define HSW_BLC_PWM2_CTL 0x48350
3654
Daniel Vetter7cf41602012-06-05 10:07:09 +02003655/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3656 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
3657#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02003658#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003659#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3660#define BLM_PCH_POLARITY (1 << 29)
3661#define BLC_PWM_PCH_CTL2 0xc8254
3662
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003663#define UTIL_PIN_CTL 0x48400
3664#define UTIL_PIN_ENABLE (1 << 31)
3665
Sunil Kamath022e4e52015-09-30 22:34:57 +05303666#define UTIL_PIN_PIPE(x) ((x) << 29)
3667#define UTIL_PIN_PIPE_MASK (3 << 29)
3668#define UTIL_PIN_MODE_PWM (1 << 24)
3669#define UTIL_PIN_MODE_MASK (0xf << 24)
3670#define UTIL_PIN_POLARITY (1 << 22)
3671
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303672/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05303673#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303674#define BXT_BLC_PWM_ENABLE (1 << 31)
3675#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05303676#define _BXT_BLC_PWM_FREQ1 0xC8254
3677#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303678
Sunil Kamath022e4e52015-09-30 22:34:57 +05303679#define _BXT_BLC_PWM_CTL2 0xC8350
3680#define _BXT_BLC_PWM_FREQ2 0xC8354
3681#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303682
Sunil Kamath022e4e52015-09-30 22:34:57 +05303683#define BXT_BLC_PWM_CTL(controller) _PIPE(controller, \
3684 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
3685#define BXT_BLC_PWM_FREQ(controller) _PIPE(controller, \
3686 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
3687#define BXT_BLC_PWM_DUTY(controller) _PIPE(controller, \
3688 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303689
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003690#define PCH_GTC_CTL 0xe7000
3691#define PCH_GTC_ENABLE (1 << 31)
3692
Jesse Barnes585fb112008-07-29 11:54:06 -07003693/* TV port control */
3694#define TV_CTL 0x68000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003695/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07003696# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003697/* Sources the TV encoder input from pipe B instead of A. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003698# define TV_ENC_PIPEB_SELECT (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003699/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003700# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003701/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003702# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003703/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003704# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003705/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003706# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3707# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003708/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003709# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003710/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003711# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003712/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07003713# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003714/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003715# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003716/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07003717# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003718/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07003719# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003720/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003721# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003722/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07003723# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003724/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003725# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003726/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003727 * Enables a fix for the 915GM only.
3728 *
3729 * Not sure what it does.
3730 */
3731# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003732/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08003733# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003734# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003735/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07003736# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003737/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003738# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003739/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003740# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003741/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07003742# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003743/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07003744# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003745/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003746# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003747/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003748# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003749/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07003750# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003751/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07003752# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003753/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003754 * This test mode forces the DACs to 50% of full output.
3755 *
3756 * This is used for load detection in combination with TVDAC_SENSE_MASK
3757 */
3758# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3759# define TV_TEST_MODE_MASK (7 << 0)
3760
3761#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01003762# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003763/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003764 * Reports that DAC state change logic has reported change (RO).
3765 *
3766 * This gets cleared when TV_DAC_STATE_EN is cleared
3767*/
3768# define TVDAC_STATE_CHG (1 << 31)
3769# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003770/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003771# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003772/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003773# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003774/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003775# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003776/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003777 * Enables DAC state detection logic, for load-based TV detection.
3778 *
3779 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3780 * to off, for load detection to work.
3781 */
3782# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003783/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003784# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003785/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003786# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003787/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003788# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003789/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07003790# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003791/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07003792# define ENC_TVDAC_SLEW_FAST (1 << 6)
3793# define DAC_A_1_3_V (0 << 4)
3794# define DAC_A_1_1_V (1 << 4)
3795# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08003796# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003797# define DAC_B_1_3_V (0 << 2)
3798# define DAC_B_1_1_V (1 << 2)
3799# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08003800# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003801# define DAC_C_1_3_V (0 << 0)
3802# define DAC_C_1_1_V (1 << 0)
3803# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08003804# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003805
Ville Syrjälä646b4262014-04-25 20:14:30 +03003806/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003807 * CSC coefficients are stored in a floating point format with 9 bits of
3808 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3809 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3810 * -1 (0x3) being the only legal negative value.
3811 */
3812#define TV_CSC_Y 0x68010
3813# define TV_RY_MASK 0x07ff0000
3814# define TV_RY_SHIFT 16
3815# define TV_GY_MASK 0x00000fff
3816# define TV_GY_SHIFT 0
3817
3818#define TV_CSC_Y2 0x68014
3819# define TV_BY_MASK 0x07ff0000
3820# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003821/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003822 * Y attenuation for component video.
3823 *
3824 * Stored in 1.9 fixed point.
3825 */
3826# define TV_AY_MASK 0x000003ff
3827# define TV_AY_SHIFT 0
3828
3829#define TV_CSC_U 0x68018
3830# define TV_RU_MASK 0x07ff0000
3831# define TV_RU_SHIFT 16
3832# define TV_GU_MASK 0x000007ff
3833# define TV_GU_SHIFT 0
3834
3835#define TV_CSC_U2 0x6801c
3836# define TV_BU_MASK 0x07ff0000
3837# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003838/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003839 * U attenuation for component video.
3840 *
3841 * Stored in 1.9 fixed point.
3842 */
3843# define TV_AU_MASK 0x000003ff
3844# define TV_AU_SHIFT 0
3845
3846#define TV_CSC_V 0x68020
3847# define TV_RV_MASK 0x0fff0000
3848# define TV_RV_SHIFT 16
3849# define TV_GV_MASK 0x000007ff
3850# define TV_GV_SHIFT 0
3851
3852#define TV_CSC_V2 0x68024
3853# define TV_BV_MASK 0x07ff0000
3854# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003855/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003856 * V attenuation for component video.
3857 *
3858 * Stored in 1.9 fixed point.
3859 */
3860# define TV_AV_MASK 0x000007ff
3861# define TV_AV_SHIFT 0
3862
3863#define TV_CLR_KNOBS 0x68028
Ville Syrjälä646b4262014-04-25 20:14:30 +03003864/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07003865# define TV_BRIGHTNESS_MASK 0xff000000
3866# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03003867/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003868# define TV_CONTRAST_MASK 0x00ff0000
3869# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003870/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003871# define TV_SATURATION_MASK 0x0000ff00
3872# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003873/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07003874# define TV_HUE_MASK 0x000000ff
3875# define TV_HUE_SHIFT 0
3876
3877#define TV_CLR_LEVEL 0x6802c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003878/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07003879# define TV_BLACK_LEVEL_MASK 0x01ff0000
3880# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003881/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07003882# define TV_BLANK_LEVEL_MASK 0x000001ff
3883# define TV_BLANK_LEVEL_SHIFT 0
3884
3885#define TV_H_CTL_1 0x68030
Ville Syrjälä646b4262014-04-25 20:14:30 +03003886/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003887# define TV_HSYNC_END_MASK 0x1fff0000
3888# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003889/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07003890# define TV_HTOTAL_MASK 0x00001fff
3891# define TV_HTOTAL_SHIFT 0
3892
3893#define TV_H_CTL_2 0x68034
Ville Syrjälä646b4262014-04-25 20:14:30 +03003894/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003895# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003896/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003897# define TV_HBURST_START_SHIFT 16
3898# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003899/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07003900# define TV_HBURST_LEN_SHIFT 0
3901# define TV_HBURST_LEN_MASK 0x0001fff
3902
3903#define TV_H_CTL_3 0x68038
Ville Syrjälä646b4262014-04-25 20:14:30 +03003904/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003905# define TV_HBLANK_END_SHIFT 16
3906# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003907/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003908# define TV_HBLANK_START_SHIFT 0
3909# define TV_HBLANK_START_MASK 0x0001fff
3910
3911#define TV_V_CTL_1 0x6803c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003912/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003913# define TV_NBR_END_SHIFT 16
3914# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003915/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003916# define TV_VI_END_F1_SHIFT 8
3917# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003918/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003919# define TV_VI_END_F2_SHIFT 0
3920# define TV_VI_END_F2_MASK 0x0000003f
3921
3922#define TV_V_CTL_2 0x68040
Ville Syrjälä646b4262014-04-25 20:14:30 +03003923/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003924# define TV_VSYNC_LEN_MASK 0x07ff0000
3925# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003926/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07003927 * number of half lines.
3928 */
3929# define TV_VSYNC_START_F1_MASK 0x00007f00
3930# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003931/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003932 * Offset of the start of vsync in field 2, measured in one less than the
3933 * number of half lines.
3934 */
3935# define TV_VSYNC_START_F2_MASK 0x0000007f
3936# define TV_VSYNC_START_F2_SHIFT 0
3937
3938#define TV_V_CTL_3 0x68044
Ville Syrjälä646b4262014-04-25 20:14:30 +03003939/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07003940# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003941/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003942# define TV_VEQ_LEN_MASK 0x007f0000
3943# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003944/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07003945 * the number of half lines.
3946 */
3947# define TV_VEQ_START_F1_MASK 0x0007f00
3948# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003949/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003950 * Offset of the start of equalization in field 2, measured in one less than
3951 * the number of half lines.
3952 */
3953# define TV_VEQ_START_F2_MASK 0x000007f
3954# define TV_VEQ_START_F2_SHIFT 0
3955
3956#define TV_V_CTL_4 0x68048
Ville Syrjälä646b4262014-04-25 20:14:30 +03003957/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003958 * Offset to start of vertical colorburst, measured in one less than the
3959 * number of lines from vertical start.
3960 */
3961# define TV_VBURST_START_F1_MASK 0x003f0000
3962# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003963/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003964 * Offset to the end of vertical colorburst, measured in one less than the
3965 * number of lines from the start of NBR.
3966 */
3967# define TV_VBURST_END_F1_MASK 0x000000ff
3968# define TV_VBURST_END_F1_SHIFT 0
3969
3970#define TV_V_CTL_5 0x6804c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003971/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003972 * Offset to start of vertical colorburst, measured in one less than the
3973 * number of lines from vertical start.
3974 */
3975# define TV_VBURST_START_F2_MASK 0x003f0000
3976# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003977/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003978 * Offset to the end of vertical colorburst, measured in one less than the
3979 * number of lines from the start of NBR.
3980 */
3981# define TV_VBURST_END_F2_MASK 0x000000ff
3982# define TV_VBURST_END_F2_SHIFT 0
3983
3984#define TV_V_CTL_6 0x68050
Ville Syrjälä646b4262014-04-25 20:14:30 +03003985/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003986 * Offset to start of vertical colorburst, measured in one less than the
3987 * number of lines from vertical start.
3988 */
3989# define TV_VBURST_START_F3_MASK 0x003f0000
3990# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003991/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003992 * Offset to the end of vertical colorburst, measured in one less than the
3993 * number of lines from the start of NBR.
3994 */
3995# define TV_VBURST_END_F3_MASK 0x000000ff
3996# define TV_VBURST_END_F3_SHIFT 0
3997
3998#define TV_V_CTL_7 0x68054
Ville Syrjälä646b4262014-04-25 20:14:30 +03003999/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004000 * Offset to start of vertical colorburst, measured in one less than the
4001 * number of lines from vertical start.
4002 */
4003# define TV_VBURST_START_F4_MASK 0x003f0000
4004# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004005/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004006 * Offset to the end of vertical colorburst, measured in one less than the
4007 * number of lines from the start of NBR.
4008 */
4009# define TV_VBURST_END_F4_MASK 0x000000ff
4010# define TV_VBURST_END_F4_SHIFT 0
4011
4012#define TV_SC_CTL_1 0x68060
Ville Syrjälä646b4262014-04-25 20:14:30 +03004013/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004014# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004015/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004016# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004017/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004018# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004019/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004020# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004021/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004022# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004023/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004024# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004025/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07004026# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004027/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004028# define TV_BURST_LEVEL_MASK 0x00ff0000
4029# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004030/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004031# define TV_SCDDA1_INC_MASK 0x00000fff
4032# define TV_SCDDA1_INC_SHIFT 0
4033
4034#define TV_SC_CTL_2 0x68064
Ville Syrjälä646b4262014-04-25 20:14:30 +03004035/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004036# define TV_SCDDA2_SIZE_MASK 0x7fff0000
4037# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004038/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004039# define TV_SCDDA2_INC_MASK 0x00007fff
4040# define TV_SCDDA2_INC_SHIFT 0
4041
4042#define TV_SC_CTL_3 0x68068
Ville Syrjälä646b4262014-04-25 20:14:30 +03004043/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004044# define TV_SCDDA3_SIZE_MASK 0x7fff0000
4045# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004046/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004047# define TV_SCDDA3_INC_MASK 0x00007fff
4048# define TV_SCDDA3_INC_SHIFT 0
4049
4050#define TV_WIN_POS 0x68070
Ville Syrjälä646b4262014-04-25 20:14:30 +03004051/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07004052# define TV_XPOS_MASK 0x1fff0000
4053# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004054/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004055# define TV_YPOS_MASK 0x00000fff
4056# define TV_YPOS_SHIFT 0
4057
4058#define TV_WIN_SIZE 0x68074
Ville Syrjälä646b4262014-04-25 20:14:30 +03004059/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004060# define TV_XSIZE_MASK 0x1fff0000
4061# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004062/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004063 * Vertical size of the display window, measured in pixels.
4064 *
4065 * Must be even for interlaced modes.
4066 */
4067# define TV_YSIZE_MASK 0x00000fff
4068# define TV_YSIZE_SHIFT 0
4069
4070#define TV_FILTER_CTL_1 0x68080
Ville Syrjälä646b4262014-04-25 20:14:30 +03004071/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004072 * Enables automatic scaling calculation.
4073 *
4074 * If set, the rest of the registers are ignored, and the calculated values can
4075 * be read back from the register.
4076 */
4077# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004078/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004079 * Disables the vertical filter.
4080 *
4081 * This is required on modes more than 1024 pixels wide */
4082# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004083/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07004084# define TV_VADAPT (1 << 28)
4085# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004086/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004087# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004088/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004089# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004090/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004091# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004092/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004093 * Sets the horizontal scaling factor.
4094 *
4095 * This should be the fractional part of the horizontal scaling factor divided
4096 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
4097 *
4098 * (src width - 1) / ((oversample * dest width) - 1)
4099 */
4100# define TV_HSCALE_FRAC_MASK 0x00003fff
4101# define TV_HSCALE_FRAC_SHIFT 0
4102
4103#define TV_FILTER_CTL_2 0x68084
Ville Syrjälä646b4262014-04-25 20:14:30 +03004104/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004105 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4106 *
4107 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4108 */
4109# define TV_VSCALE_INT_MASK 0x00038000
4110# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004111/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004112 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4113 *
4114 * \sa TV_VSCALE_INT_MASK
4115 */
4116# define TV_VSCALE_FRAC_MASK 0x00007fff
4117# define TV_VSCALE_FRAC_SHIFT 0
4118
4119#define TV_FILTER_CTL_3 0x68088
Ville Syrjälä646b4262014-04-25 20:14:30 +03004120/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004121 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4122 *
4123 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4124 *
4125 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4126 */
4127# define TV_VSCALE_IP_INT_MASK 0x00038000
4128# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004129/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004130 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4131 *
4132 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4133 *
4134 * \sa TV_VSCALE_IP_INT_MASK
4135 */
4136# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4137# define TV_VSCALE_IP_FRAC_SHIFT 0
4138
4139#define TV_CC_CONTROL 0x68090
4140# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004141/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004142 * Specifies which field to send the CC data in.
4143 *
4144 * CC data is usually sent in field 0.
4145 */
4146# define TV_CC_FID_MASK (1 << 27)
4147# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03004148/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004149# define TV_CC_HOFF_MASK 0x03ff0000
4150# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004151/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07004152# define TV_CC_LINE_MASK 0x0000003f
4153# define TV_CC_LINE_SHIFT 0
4154
4155#define TV_CC_DATA 0x68094
4156# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004157/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004158# define TV_CC_DATA_2_MASK 0x007f0000
4159# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004160/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004161# define TV_CC_DATA_1_MASK 0x0000007f
4162# define TV_CC_DATA_1_SHIFT 0
4163
Ville Syrjälä184d7c02015-09-18 20:03:21 +03004164#define TV_H_LUMA(i) (0x68100 + (i) * 4) /* 60 registers */
4165#define TV_H_CHROMA(i) (0x68200 + (i) * 4) /* 60 registers */
4166#define TV_V_LUMA(i) (0x68300 + (i) * 4) /* 43 registers */
4167#define TV_V_CHROMA(i) (0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07004168
Keith Packard040d87f2009-05-30 20:42:33 -07004169/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004170#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07004171#define DP_B 0x64100
4172#define DP_C 0x64200
4173#define DP_D 0x64300
4174
Ville Syrjäläe66eb812015-09-18 20:03:34 +03004175#define VLV_DP_B (VLV_DISPLAY_BASE + DP_B)
4176#define VLV_DP_C (VLV_DISPLAY_BASE + DP_C)
4177#define CHV_DP_D (VLV_DISPLAY_BASE + DP_D)
4178
Keith Packard040d87f2009-05-30 20:42:33 -07004179#define DP_PORT_EN (1 << 31)
4180#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004181#define DP_PIPE_MASK (1 << 30)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004182#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4183#define DP_PIPE_MASK_CHV (3 << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004184
Keith Packard040d87f2009-05-30 20:42:33 -07004185/* Link training mode - select a suitable mode for each stage */
4186#define DP_LINK_TRAIN_PAT_1 (0 << 28)
4187#define DP_LINK_TRAIN_PAT_2 (1 << 28)
4188#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4189#define DP_LINK_TRAIN_OFF (3 << 28)
4190#define DP_LINK_TRAIN_MASK (3 << 28)
4191#define DP_LINK_TRAIN_SHIFT 28
Ville Syrjäläaad3d142014-06-28 02:04:25 +03004192#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
4193#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
Keith Packard040d87f2009-05-30 20:42:33 -07004194
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004195/* CPT Link training mode */
4196#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4197#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4198#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4199#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4200#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4201#define DP_LINK_TRAIN_SHIFT_CPT 8
4202
Keith Packard040d87f2009-05-30 20:42:33 -07004203/* Signal voltages. These are mostly controlled by the other end */
4204#define DP_VOLTAGE_0_4 (0 << 25)
4205#define DP_VOLTAGE_0_6 (1 << 25)
4206#define DP_VOLTAGE_0_8 (2 << 25)
4207#define DP_VOLTAGE_1_2 (3 << 25)
4208#define DP_VOLTAGE_MASK (7 << 25)
4209#define DP_VOLTAGE_SHIFT 25
4210
4211/* Signal pre-emphasis levels, like voltages, the other end tells us what
4212 * they want
4213 */
4214#define DP_PRE_EMPHASIS_0 (0 << 22)
4215#define DP_PRE_EMPHASIS_3_5 (1 << 22)
4216#define DP_PRE_EMPHASIS_6 (2 << 22)
4217#define DP_PRE_EMPHASIS_9_5 (3 << 22)
4218#define DP_PRE_EMPHASIS_MASK (7 << 22)
4219#define DP_PRE_EMPHASIS_SHIFT 22
4220
4221/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02004222#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07004223#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004224#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07004225
4226/* Mystic DPCD version 1.1 special mode */
4227#define DP_ENHANCED_FRAMING (1 << 18)
4228
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004229/* eDP */
4230#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02004231#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004232#define DP_PLL_FREQ_MASK (3 << 16)
4233
Ville Syrjälä646b4262014-04-25 20:14:30 +03004234/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07004235#define DP_PORT_REVERSAL (1 << 15)
4236
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004237/* eDP */
4238#define DP_PLL_ENABLE (1 << 14)
4239
Ville Syrjälä646b4262014-04-25 20:14:30 +03004240/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07004241#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4242
4243#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004244#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07004245
Ville Syrjälä646b4262014-04-25 20:14:30 +03004246/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07004247#define DP_COLOR_RANGE_16_235 (1 << 8)
4248
Ville Syrjälä646b4262014-04-25 20:14:30 +03004249/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07004250#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
4251
Ville Syrjälä646b4262014-04-25 20:14:30 +03004252/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07004253#define DP_SYNC_VS_HIGH (1 << 4)
4254#define DP_SYNC_HS_HIGH (1 << 3)
4255
Ville Syrjälä646b4262014-04-25 20:14:30 +03004256/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07004257#define DP_DETECTED (1 << 2)
4258
Ville Syrjälä646b4262014-04-25 20:14:30 +03004259/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07004260 * signal sink for DDC etc. Max packet size supported
4261 * is 20 bytes in each direction, hence the 5 fixed
4262 * data registers
4263 */
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004264#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
4265#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
4266#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
4267#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
4268#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
4269#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004270
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004271#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
4272#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
4273#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
4274#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
4275#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
4276#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07004277
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004278#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
4279#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
4280#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
4281#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
4282#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
4283#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07004284
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004285#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
4286#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
4287#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
4288#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
4289#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
4290#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02004291
4292#define DP_AUX_CH_CTL(port) _PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
4293#define DP_AUX_CH_DATA(port, i) (_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07004294
4295#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
4296#define DP_AUX_CH_CTL_DONE (1 << 30)
4297#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
4298#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
4299#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
4300#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
4301#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
4302#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
4303#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
4304#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
4305#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4306#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
4307#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
4308#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
4309#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
4310#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
4311#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
4312#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
4313#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
4314#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4315#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05304316#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
4317#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
4318#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Ville Syrjälä395b2912015-09-18 20:03:40 +03004319#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05304320#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00004321#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07004322
4323/*
4324 * Computing GMCH M and N values for the Display Port link
4325 *
4326 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
4327 *
4328 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
4329 *
4330 * The GMCH value is used internally
4331 *
4332 * bytes_per_pixel is the number of bytes coming out of the plane,
4333 * which is after the LUTs, so we want the bytes for our color format.
4334 * For our current usage, this is always 3, one byte for R, G and B.
4335 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02004336#define _PIPEA_DATA_M_G4X 0x70050
4337#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07004338
4339/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004340#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02004341#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004342#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07004343
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004344#define DATA_LINK_M_N_MASK (0xffffff)
4345#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07004346
Daniel Vettere3b95f12013-05-03 11:49:49 +02004347#define _PIPEA_DATA_N_G4X 0x70054
4348#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07004349#define PIPE_GMCH_DATA_N_MASK (0xffffff)
4350
4351/*
4352 * Computing Link M and N values for the Display Port link
4353 *
4354 * Link M / N = pixel_clock / ls_clk
4355 *
4356 * (the DP spec calls pixel_clock the 'strm_clk')
4357 *
4358 * The Link value is transmitted in the Main Stream
4359 * Attributes and VB-ID.
4360 */
4361
Daniel Vettere3b95f12013-05-03 11:49:49 +02004362#define _PIPEA_LINK_M_G4X 0x70060
4363#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07004364#define PIPEA_DP_LINK_M_MASK (0xffffff)
4365
Daniel Vettere3b95f12013-05-03 11:49:49 +02004366#define _PIPEA_LINK_N_G4X 0x70064
4367#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07004368#define PIPEA_DP_LINK_N_MASK (0xffffff)
4369
Daniel Vettere3b95f12013-05-03 11:49:49 +02004370#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4371#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4372#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4373#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004374
Jesse Barnes585fb112008-07-29 11:54:06 -07004375/* Display & cursor control */
4376
4377/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004378#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03004379#define DSL_LINEMASK_GEN2 0x00000fff
4380#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004381#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01004382#define PIPECONF_ENABLE (1<<31)
4383#define PIPECONF_DISABLE 0
4384#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004385#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03004386#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00004387#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01004388#define PIPECONF_SINGLE_WIDE 0
4389#define PIPECONF_PIPE_UNLOCKED 0
4390#define PIPECONF_PIPE_LOCKED (1<<25)
4391#define PIPECONF_PALETTE 0
4392#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07004393#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01004394#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03004395#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01004396/* Note that pre-gen3 does not support interlaced display directly. Panel
4397 * fitting must be disabled on pre-ilk for interlaced. */
4398#define PIPECONF_PROGRESSIVE (0 << 21)
4399#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
4400#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
4401#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
4402#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
4403/* Ironlake and later have a complete new set of values for interlaced. PFIT
4404 * means panel fitter required, PF means progressive fetch, DBL means power
4405 * saving pixel doubling. */
4406#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
4407#define PIPECONF_INTERLACED_ILK (3 << 21)
4408#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
4409#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004410#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304411#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07004412#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05304413#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02004414#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004415#define PIPECONF_BPC_MASK (0x7 << 5)
4416#define PIPECONF_8BPC (0<<5)
4417#define PIPECONF_10BPC (1<<5)
4418#define PIPECONF_6BPC (2<<5)
4419#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07004420#define PIPECONF_DITHER_EN (1<<4)
4421#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4422#define PIPECONF_DITHER_TYPE_SP (0<<2)
4423#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
4424#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
4425#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004426#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07004427#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02004428#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004429#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
4430#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004431#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004432#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004433#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004434#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
4435#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
4436#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
4437#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02004438#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07004439#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
4440#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
4441#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02004442#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004443#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07004444#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
4445#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004446#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07004447#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004448#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07004449#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02004450#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
4451#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07004452#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4453#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004454#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004455#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02004456#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004457#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4458#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4459#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4460#define PIPE_DPST_EVENT_STATUS (1UL<<7)
Imre Deak10c59c52014-02-10 18:42:48 +02004461#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004462#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07004463#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4464#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02004465#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004466#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004467#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4468#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004469#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07004470#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004471#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004472#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4473
Imre Deak755e9012014-02-10 18:42:47 +02004474#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4475#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
4476
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004477#define PIPE_A_OFFSET 0x70000
4478#define PIPE_B_OFFSET 0x71000
4479#define PIPE_C_OFFSET 0x72000
4480#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004481/*
4482 * There's actually no pipe EDP. Some pipe registers have
4483 * simply shifted from the pipe to the transcoder, while
4484 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4485 * to access such registers in transcoder EDP.
4486 */
4487#define PIPE_EDP_OFFSET 0x7f000
4488
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004489#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
4490 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4491 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004492
4493#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
4494#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
4495#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
4496#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
4497#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01004498
Paulo Zanoni756f85c2013-11-02 21:07:38 -07004499#define _PIPE_MISC_A 0x70030
4500#define _PIPE_MISC_B 0x71030
4501#define PIPEMISC_DITHER_BPC_MASK (7<<5)
4502#define PIPEMISC_DITHER_8_BPC (0<<5)
4503#define PIPEMISC_DITHER_10_BPC (1<<5)
4504#define PIPEMISC_DITHER_6_BPC (2<<5)
4505#define PIPEMISC_DITHER_12_BPC (3<<5)
4506#define PIPEMISC_DITHER_ENABLE (1<<4)
4507#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
4508#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004509#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07004510
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02004511#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07004512#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004513#define PIPEB_HLINE_INT_EN (1<<28)
4514#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02004515#define SPRITED_FLIP_DONE_INT_EN (1<<26)
4516#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
4517#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03004518#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07004519#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004520#define PIPEA_HLINE_INT_EN (1<<20)
4521#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02004522#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4523#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004524#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03004525#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4526#define PIPEC_HLINE_INT_EN (1<<12)
4527#define PIPEC_VBLANK_INT_EN (1<<11)
4528#define SPRITEF_FLIPDONE_INT_EN (1<<10)
4529#define SPRITEE_FLIPDONE_INT_EN (1<<9)
4530#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004531
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004532#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
4533#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4534#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4535#define PLANEC_INVALID_GTT_INT_EN (1<<25)
4536#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004537#define CURSORB_INVALID_GTT_INT_EN (1<<23)
4538#define CURSORA_INVALID_GTT_INT_EN (1<<22)
4539#define SPRITED_INVALID_GTT_INT_EN (1<<21)
4540#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4541#define PLANEB_INVALID_GTT_INT_EN (1<<19)
4542#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4543#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4544#define PLANEA_INVALID_GTT_INT_EN (1<<16)
4545#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004546#define DPINVGTT_EN_MASK_CHV 0xfff0000
4547#define SPRITEF_INVALID_GTT_STATUS (1<<11)
4548#define SPRITEE_INVALID_GTT_STATUS (1<<10)
4549#define PLANEC_INVALID_GTT_STATUS (1<<9)
4550#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004551#define CURSORB_INVALID_GTT_STATUS (1<<7)
4552#define CURSORA_INVALID_GTT_STATUS (1<<6)
4553#define SPRITED_INVALID_GTT_STATUS (1<<5)
4554#define SPRITEC_INVALID_GTT_STATUS (1<<4)
4555#define PLANEB_INVALID_GTT_STATUS (1<<3)
4556#define SPRITEB_INVALID_GTT_STATUS (1<<2)
4557#define SPRITEA_INVALID_GTT_STATUS (1<<1)
4558#define PLANEA_INVALID_GTT_STATUS (1<<0)
4559#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004560#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004561
Ville Syrjäläb5004722015-03-05 21:19:47 +02004562#define DSPARB (dev_priv->info.display_mmio_offset + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07004563#define DSPARB_CSTART_MASK (0x7f << 7)
4564#define DSPARB_CSTART_SHIFT 7
4565#define DSPARB_BSTART_MASK (0x7f)
4566#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08004567#define DSPARB_BEND_SHIFT 9 /* on 855 */
4568#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03004569#define DSPARB_SPRITEA_SHIFT_VLV 0
4570#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
4571#define DSPARB_SPRITEB_SHIFT_VLV 8
4572#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
4573#define DSPARB_SPRITEC_SHIFT_VLV 16
4574#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
4575#define DSPARB_SPRITED_SHIFT_VLV 24
4576#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläb5004722015-03-05 21:19:47 +02004577#define DSPARB2 (VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03004578#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
4579#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
4580#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
4581#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
4582#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
4583#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
4584#define DSPARB_SPRITED_HI_SHIFT_VLV 12
4585#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
4586#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
4587#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
4588#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
4589#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläb5004722015-03-05 21:19:47 +02004590#define DSPARB3 (VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03004591#define DSPARB_SPRITEE_SHIFT_VLV 0
4592#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
4593#define DSPARB_SPRITEF_SHIFT_VLV 8
4594#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02004595
Ville Syrjälä0a560672014-06-11 16:51:18 +03004596/* pnv/gen4/g4x/vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004597#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004598#define DSPFW_SR_SHIFT 23
4599#define DSPFW_SR_MASK (0x1ff<<23)
4600#define DSPFW_CURSORB_SHIFT 16
4601#define DSPFW_CURSORB_MASK (0x3f<<16)
4602#define DSPFW_PLANEB_SHIFT 8
4603#define DSPFW_PLANEB_MASK (0x7f<<8)
4604#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
4605#define DSPFW_PLANEA_SHIFT 0
4606#define DSPFW_PLANEA_MASK (0x7f<<0)
4607#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004608#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004609#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
4610#define DSPFW_FBC_SR_SHIFT 28
4611#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
4612#define DSPFW_FBC_HPLL_SR_SHIFT 24
4613#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
4614#define DSPFW_SPRITEB_SHIFT (16)
4615#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
4616#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
4617#define DSPFW_CURSORA_SHIFT 8
4618#define DSPFW_CURSORA_MASK (0x3f<<8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02004619#define DSPFW_PLANEC_OLD_SHIFT 0
4620#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004621#define DSPFW_SPRITEA_SHIFT 0
4622#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4623#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004624#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004625#define DSPFW_HPLL_SR_EN (1<<31)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004626#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004627#define DSPFW_CURSOR_SR_SHIFT 24
Zhao Yakuid4294342010-03-22 22:45:36 +08004628#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4629#define DSPFW_HPLL_CURSOR_SHIFT 16
4630#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004631#define DSPFW_HPLL_SR_SHIFT 0
4632#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4633
4634/* vlv/chv */
4635#define DSPFW4 (VLV_DISPLAY_BASE + 0x70070)
4636#define DSPFW_SPRITEB_WM1_SHIFT 16
4637#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4638#define DSPFW_CURSORA_WM1_SHIFT 8
4639#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4640#define DSPFW_SPRITEA_WM1_SHIFT 0
4641#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
4642#define DSPFW5 (VLV_DISPLAY_BASE + 0x70074)
4643#define DSPFW_PLANEB_WM1_SHIFT 24
4644#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4645#define DSPFW_PLANEA_WM1_SHIFT 16
4646#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4647#define DSPFW_CURSORB_WM1_SHIFT 8
4648#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4649#define DSPFW_CURSOR_SR_WM1_SHIFT 0
4650#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
4651#define DSPFW6 (VLV_DISPLAY_BASE + 0x70078)
4652#define DSPFW_SR_WM1_SHIFT 0
4653#define DSPFW_SR_WM1_MASK (0x1ff<<0)
4654#define DSPFW7 (VLV_DISPLAY_BASE + 0x7007c)
4655#define DSPFW7_CHV (VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
4656#define DSPFW_SPRITED_WM1_SHIFT 24
4657#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4658#define DSPFW_SPRITED_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004659#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004660#define DSPFW_SPRITEC_WM1_SHIFT 8
4661#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4662#define DSPFW_SPRITEC_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02004663#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004664#define DSPFW8_CHV (VLV_DISPLAY_BASE + 0x700b8)
4665#define DSPFW_SPRITEF_WM1_SHIFT 24
4666#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4667#define DSPFW_SPRITEF_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004668#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004669#define DSPFW_SPRITEE_WM1_SHIFT 8
4670#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4671#define DSPFW_SPRITEE_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02004672#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004673#define DSPFW9_CHV (VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
4674#define DSPFW_PLANEC_WM1_SHIFT 24
4675#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4676#define DSPFW_PLANEC_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004677#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004678#define DSPFW_CURSORC_WM1_SHIFT 8
4679#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4680#define DSPFW_CURSORC_SHIFT 0
4681#define DSPFW_CURSORC_MASK (0x3f<<0)
4682
4683/* vlv/chv high order bits */
4684#define DSPHOWM (VLV_DISPLAY_BASE + 0x70064)
4685#define DSPFW_SR_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02004686#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004687#define DSPFW_SPRITEF_HI_SHIFT 23
4688#define DSPFW_SPRITEF_HI_MASK (1<<23)
4689#define DSPFW_SPRITEE_HI_SHIFT 22
4690#define DSPFW_SPRITEE_HI_MASK (1<<22)
4691#define DSPFW_PLANEC_HI_SHIFT 21
4692#define DSPFW_PLANEC_HI_MASK (1<<21)
4693#define DSPFW_SPRITED_HI_SHIFT 20
4694#define DSPFW_SPRITED_HI_MASK (1<<20)
4695#define DSPFW_SPRITEC_HI_SHIFT 16
4696#define DSPFW_SPRITEC_HI_MASK (1<<16)
4697#define DSPFW_PLANEB_HI_SHIFT 12
4698#define DSPFW_PLANEB_HI_MASK (1<<12)
4699#define DSPFW_SPRITEB_HI_SHIFT 8
4700#define DSPFW_SPRITEB_HI_MASK (1<<8)
4701#define DSPFW_SPRITEA_HI_SHIFT 4
4702#define DSPFW_SPRITEA_HI_MASK (1<<4)
4703#define DSPFW_PLANEA_HI_SHIFT 0
4704#define DSPFW_PLANEA_HI_MASK (1<<0)
4705#define DSPHOWM1 (VLV_DISPLAY_BASE + 0x70068)
4706#define DSPFW_SR_WM1_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02004707#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004708#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4709#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4710#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4711#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4712#define DSPFW_PLANEC_WM1_HI_SHIFT 21
4713#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4714#define DSPFW_SPRITED_WM1_HI_SHIFT 20
4715#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4716#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4717#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4718#define DSPFW_PLANEB_WM1_HI_SHIFT 12
4719#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4720#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4721#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4722#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4723#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4724#define DSPFW_PLANEA_WM1_HI_SHIFT 0
4725#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004726
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004727/* drain latency register values*/
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004728#define VLV_DDL(pipe) (VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004729#define DDL_CURSOR_SHIFT 24
Gajanan Bhat01e184c2014-08-07 17:03:30 +05304730#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004731#define DDL_PLANE_SHIFT 0
Ville Syrjälä341c5262015-03-05 21:19:44 +02004732#define DDL_PRECISION_HIGH (1<<7)
4733#define DDL_PRECISION_LOW (0<<7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05304734#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004735
Ville Syrjäläc6beb132015-03-05 21:19:48 +02004736#define CBR1_VLV (VLV_DISPLAY_BASE + 0x70400)
4737#define CBR_PND_DEADLINE_DISABLE (1<<31)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03004738#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02004739
Shaohua Li7662c8b2009-06-26 11:23:55 +08004740/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09004741#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08004742#define I915_FIFO_LINE_SIZE 64
4743#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09004744
Jesse Barnesceb04242012-03-28 13:39:22 -07004745#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09004746#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08004747#define I965_FIFO_SIZE 512
4748#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08004749#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004750#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004751#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09004752
Jesse Barnesceb04242012-03-28 13:39:22 -07004753#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09004754#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08004755#define I915_MAX_WM 0x3f
4756
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004757#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4758#define PINEVIEW_FIFO_LINE_SIZE 64
4759#define PINEVIEW_MAX_WM 0x1ff
4760#define PINEVIEW_DFT_WM 0x3f
4761#define PINEVIEW_DFT_HPLLOFF_WM 0
4762#define PINEVIEW_GUARD_WM 10
4763#define PINEVIEW_CURSOR_FIFO 64
4764#define PINEVIEW_CURSOR_MAX_WM 0x3f
4765#define PINEVIEW_CURSOR_DFT_WM 0
4766#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08004767
Jesse Barnesceb04242012-03-28 13:39:22 -07004768#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004769#define I965_CURSOR_FIFO 64
4770#define I965_CURSOR_MAX_WM 32
4771#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004772
Pradeep Bhatfae12672014-11-04 17:06:39 +00004773/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004774#define _CUR_WM_A_0 0x70140
4775#define _CUR_WM_B_0 0x71140
4776#define _PLANE_WM_1_A_0 0x70240
4777#define _PLANE_WM_1_B_0 0x71240
4778#define _PLANE_WM_2_A_0 0x70340
4779#define _PLANE_WM_2_B_0 0x71340
4780#define _PLANE_WM_TRANS_1_A_0 0x70268
4781#define _PLANE_WM_TRANS_1_B_0 0x71268
4782#define _PLANE_WM_TRANS_2_A_0 0x70368
4783#define _PLANE_WM_TRANS_2_B_0 0x71368
4784#define _CUR_WM_TRANS_A_0 0x70168
4785#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00004786#define PLANE_WM_EN (1 << 31)
4787#define PLANE_WM_LINES_SHIFT 14
4788#define PLANE_WM_LINES_MASK 0x1f
4789#define PLANE_WM_BLOCKS_MASK 0x3ff
4790
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004791#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
4792#define CUR_WM(pipe, level) (_CUR_WM_0(pipe) + ((4) * (level)))
4793#define CUR_WM_TRANS(pipe) _PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00004794
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004795#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
4796#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00004797#define _PLANE_WM_BASE(pipe, plane) \
4798 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4799#define PLANE_WM(pipe, plane, level) \
4800 (_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
4801#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004802 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00004803#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004804 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00004805#define PLANE_WM_TRANS(pipe, plane) \
4806 _PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))
4807
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004808/* define the Watermark register on Ironlake */
4809#define WM0_PIPEA_ILK 0x45100
Ville Syrjälä1996d622013-10-09 19:18:07 +03004810#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004811#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03004812#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004813#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004814#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004815
4816#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07004817#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004818#define WM1_LP_ILK 0x45108
4819#define WM1_LP_SR_EN (1<<31)
4820#define WM1_LP_LATENCY_SHIFT 24
4821#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01004822#define WM1_LP_FBC_MASK (0xf<<20)
4823#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07004824#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03004825#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004826#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004827#define WM1_LP_CURSOR_MASK (0xff)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004828#define WM2_LP_ILK 0x4510c
4829#define WM2_LP_EN (1<<31)
4830#define WM3_LP_ILK 0x45110
4831#define WM3_LP_EN (1<<31)
4832#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004833#define WM2S_LP_IVB 0x45124
4834#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004835#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004836
Paulo Zanonicca32e92013-05-31 11:45:06 -03004837#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4838 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4839 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4840
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004841/* Memory latency timer register */
4842#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08004843#define MLTR_WM1_SHIFT 0
4844#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004845/* the unit of memory self-refresh latency time is 0.5us */
4846#define ILK_SRLT_MASK 0x3f
4847
Yuanhan Liu13982612010-12-15 15:42:31 +08004848
4849/* the address where we get all kinds of latency value */
4850#define SSKPD 0x5d10
4851#define SSKPD_WM_MASK 0x3f
4852#define SSKPD_WM0_SHIFT 0
4853#define SSKPD_WM1_SHIFT 8
4854#define SSKPD_WM2_SHIFT 16
4855#define SSKPD_WM3_SHIFT 24
4856
Jesse Barnes585fb112008-07-29 11:54:06 -07004857/*
4858 * The two pipe frame counter registers are not synchronized, so
4859 * reading a stable value is somewhat tricky. The following code
4860 * should work:
4861 *
4862 * do {
4863 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4864 * PIPE_FRAME_HIGH_SHIFT;
4865 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4866 * PIPE_FRAME_LOW_SHIFT);
4867 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4868 * PIPE_FRAME_HIGH_SHIFT);
4869 * } while (high1 != high2);
4870 * frame = (high1 << 8) | low1;
4871 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004872#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07004873#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4874#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004875#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07004876#define PIPE_FRAME_LOW_MASK 0xff000000
4877#define PIPE_FRAME_LOW_SHIFT 24
4878#define PIPE_PIXEL_MASK 0x00ffffff
4879#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08004880/* GM45+ just has to be different */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03004881#define _PIPEA_FRMCOUNT_G4X 0x70040
4882#define _PIPEA_FLIPCOUNT_G4X 0x70044
4883#define PIPE_FRMCOUNT_G4X(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
4884#define PIPE_FLIPCOUNT_G4X(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07004885
4886/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004887#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04004888/* Old style CUR*CNTR flags (desktop 8xx) */
4889#define CURSOR_ENABLE 0x80000000
4890#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03004891#define CURSOR_STRIDE_SHIFT 28
4892#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004893#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b603912009-05-20 16:47:08 -04004894#define CURSOR_FORMAT_SHIFT 24
4895#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4896#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4897#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4898#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4899#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4900#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4901/* New style CUR*CNTR flags */
4902#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07004903#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05304904#define CURSOR_MODE_128_32B_AX 0x02
4905#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07004906#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05304907#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4908#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07004909#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04004910#define MCURSOR_PIPE_SELECT (1 << 28)
4911#define MCURSOR_PIPE_A 0x00
4912#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07004913#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä4398ad42014-10-23 07:41:34 -07004914#define CURSOR_ROTATE_180 (1<<15)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03004915#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004916#define _CURABASE 0x70084
4917#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07004918#define CURSOR_POS_MASK 0x007FF
4919#define CURSOR_POS_SIGN 0x8000
4920#define CURSOR_X_SHIFT 0
4921#define CURSOR_Y_SHIFT 16
Jesse Barnes14b603912009-05-20 16:47:08 -04004922#define CURSIZE 0x700a0
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004923#define _CURBCNTR 0x700c0
4924#define _CURBBASE 0x700c4
4925#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07004926
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004927#define _CURBCNTR_IVB 0x71080
4928#define _CURBBASE_IVB 0x71084
4929#define _CURBPOS_IVB 0x71088
4930
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004931#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4932 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4933 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00004934
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004935#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4936#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4937#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
4938
4939#define CURSOR_A_OFFSET 0x70080
4940#define CURSOR_B_OFFSET 0x700c0
4941#define CHV_CURSOR_C_OFFSET 0x700e0
4942#define IVB_CURSOR_B_OFFSET 0x71080
4943#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004944
Jesse Barnes585fb112008-07-29 11:54:06 -07004945/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004946#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07004947#define DISPLAY_PLANE_ENABLE (1<<31)
4948#define DISPLAY_PLANE_DISABLE 0
4949#define DISPPLANE_GAMMA_ENABLE (1<<30)
4950#define DISPPLANE_GAMMA_DISABLE 0
4951#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02004952#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004953#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02004954#define DISPPLANE_BGRA555 (0x3<<26)
4955#define DISPPLANE_BGRX555 (0x4<<26)
4956#define DISPPLANE_BGRX565 (0x5<<26)
4957#define DISPPLANE_BGRX888 (0x6<<26)
4958#define DISPPLANE_BGRA888 (0x7<<26)
4959#define DISPPLANE_RGBX101010 (0x8<<26)
4960#define DISPPLANE_RGBA101010 (0x9<<26)
4961#define DISPPLANE_BGRX101010 (0xa<<26)
4962#define DISPPLANE_RGBX161616 (0xc<<26)
4963#define DISPPLANE_RGBX888 (0xe<<26)
4964#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004965#define DISPPLANE_STEREO_ENABLE (1<<25)
4966#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004967#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08004968#define DISPPLANE_SEL_PIPE_SHIFT 24
4969#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07004970#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08004971#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07004972#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4973#define DISPPLANE_SRC_KEY_DISABLE 0
4974#define DISPPLANE_LINE_DOUBLE (1<<20)
4975#define DISPPLANE_NO_LINE_DOUBLE 0
4976#define DISPPLANE_STEREO_POLARITY_FIRST 0
4977#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004978#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
4979#define DISPPLANE_ROTATE_180 (1<<15)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004980#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07004981#define DISPPLANE_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004982#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004983#define _DSPAADDR 0x70184
4984#define _DSPASTRIDE 0x70188
4985#define _DSPAPOS 0x7018C /* reserved */
4986#define _DSPASIZE 0x70190
4987#define _DSPASURF 0x7019C /* 965+ only */
4988#define _DSPATILEOFF 0x701A4 /* 965+ only */
4989#define _DSPAOFFSET 0x701A4 /* HSW */
4990#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07004991
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004992#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4993#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4994#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4995#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4996#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4997#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4998#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02004999#define DSPLINOFF(plane) DSPADDR(plane)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005000#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
5001#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01005002
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005003/* CHV pipe B blender and primary plane */
5004#define _CHV_BLEND_A 0x60a00
5005#define CHV_BLEND_LEGACY (0<<30)
5006#define CHV_BLEND_ANDROID (1<<30)
5007#define CHV_BLEND_MPO (2<<30)
5008#define CHV_BLEND_MASK (3<<30)
5009#define _CHV_CANVAS_A 0x60a04
5010#define _PRIMPOS_A 0x60a08
5011#define _PRIMSIZE_A 0x60a0c
5012#define _PRIMCNSTALPHA_A 0x60a10
5013#define PRIM_CONST_ALPHA_ENABLE (1<<31)
5014
5015#define CHV_BLEND(pipe) _TRANSCODER2(pipe, _CHV_BLEND_A)
5016#define CHV_CANVAS(pipe) _TRANSCODER2(pipe, _CHV_CANVAS_A)
5017#define PRIMPOS(plane) _TRANSCODER2(plane, _PRIMPOS_A)
5018#define PRIMSIZE(plane) _TRANSCODER2(plane, _PRIMSIZE_A)
5019#define PRIMCNSTALPHA(plane) _TRANSCODER2(plane, _PRIMCNSTALPHA_A)
5020
Armin Reese446f2542012-03-30 16:20:16 -07005021/* Display/Sprite base address macros */
5022#define DISP_BASEADDR_MASK (0xfffff000)
5023#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
5024#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07005025
Ville Syrjälä85fa7922015-09-18 20:03:43 +03005026/*
5027 * VBIOS flags
5028 * gen2:
5029 * [00:06] alm,mgm
5030 * [10:16] all
5031 * [30:32] alm,mgm
5032 * gen3+:
5033 * [00:0f] all
5034 * [10:1f] all
5035 * [30:32] all
5036 */
5037#define SWF0(i) (dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
5038#define SWF1(i) (dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
5039#define SWF3(i) (dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305040#define SWF_ILK(i) (0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07005041
5042/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005043#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
5044#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
5045#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005046#define _PIPEBFRAMEHIGH 0x71040
5047#define _PIPEBFRAMEPIXEL 0x71044
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03005048#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
5049#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08005050
Jesse Barnes585fb112008-07-29 11:54:06 -07005051
5052/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005053#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07005054#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
5055#define DISPPLANE_ALPHA_TRANS_DISABLE 0
5056#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
5057#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005058#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
5059#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
5060#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
5061#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
5062#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
5063#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
5064#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
5065#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07005066
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005067/* Sprite A control */
5068#define _DVSACNTR 0x72180
5069#define DVS_ENABLE (1<<31)
5070#define DVS_GAMMA_ENABLE (1<<30)
5071#define DVS_PIXFORMAT_MASK (3<<25)
5072#define DVS_FORMAT_YUV422 (0<<25)
5073#define DVS_FORMAT_RGBX101010 (1<<25)
5074#define DVS_FORMAT_RGBX888 (2<<25)
5075#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005076#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005077#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08005078#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005079#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
5080#define DVS_YUV_ORDER_YUYV (0<<16)
5081#define DVS_YUV_ORDER_UYVY (1<<16)
5082#define DVS_YUV_ORDER_YVYU (2<<16)
5083#define DVS_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305084#define DVS_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005085#define DVS_DEST_KEY (1<<2)
5086#define DVS_TRICKLE_FEED_DISABLE (1<<14)
5087#define DVS_TILED (1<<10)
5088#define _DVSALINOFF 0x72184
5089#define _DVSASTRIDE 0x72188
5090#define _DVSAPOS 0x7218c
5091#define _DVSASIZE 0x72190
5092#define _DVSAKEYVAL 0x72194
5093#define _DVSAKEYMSK 0x72198
5094#define _DVSASURF 0x7219c
5095#define _DVSAKEYMAXVAL 0x721a0
5096#define _DVSATILEOFF 0x721a4
5097#define _DVSASURFLIVE 0x721ac
5098#define _DVSASCALE 0x72204
5099#define DVS_SCALE_ENABLE (1<<31)
5100#define DVS_FILTER_MASK (3<<29)
5101#define DVS_FILTER_MEDIUM (0<<29)
5102#define DVS_FILTER_ENHANCING (1<<29)
5103#define DVS_FILTER_SOFTENING (2<<29)
5104#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5105#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
5106#define _DVSAGAMC 0x72300
5107
5108#define _DVSBCNTR 0x73180
5109#define _DVSBLINOFF 0x73184
5110#define _DVSBSTRIDE 0x73188
5111#define _DVSBPOS 0x7318c
5112#define _DVSBSIZE 0x73190
5113#define _DVSBKEYVAL 0x73194
5114#define _DVSBKEYMSK 0x73198
5115#define _DVSBSURF 0x7319c
5116#define _DVSBKEYMAXVAL 0x731a0
5117#define _DVSBTILEOFF 0x731a4
5118#define _DVSBSURFLIVE 0x731ac
5119#define _DVSBSCALE 0x73204
5120#define _DVSBGAMC 0x73300
5121
5122#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
5123#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
5124#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
5125#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
5126#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08005127#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005128#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
5129#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
5130#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08005131#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
5132#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005133#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005134
5135#define _SPRA_CTL 0x70280
5136#define SPRITE_ENABLE (1<<31)
5137#define SPRITE_GAMMA_ENABLE (1<<30)
5138#define SPRITE_PIXFORMAT_MASK (7<<25)
5139#define SPRITE_FORMAT_YUV422 (0<<25)
5140#define SPRITE_FORMAT_RGBX101010 (1<<25)
5141#define SPRITE_FORMAT_RGBX888 (2<<25)
5142#define SPRITE_FORMAT_RGBX161616 (3<<25)
5143#define SPRITE_FORMAT_YUV444 (4<<25)
5144#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005145#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005146#define SPRITE_SOURCE_KEY (1<<22)
5147#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5148#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5149#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5150#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5151#define SPRITE_YUV_ORDER_YUYV (0<<16)
5152#define SPRITE_YUV_ORDER_UYVY (1<<16)
5153#define SPRITE_YUV_ORDER_YVYU (2<<16)
5154#define SPRITE_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305155#define SPRITE_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005156#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5157#define SPRITE_INT_GAMMA_ENABLE (1<<13)
5158#define SPRITE_TILED (1<<10)
5159#define SPRITE_DEST_KEY (1<<2)
5160#define _SPRA_LINOFF 0x70284
5161#define _SPRA_STRIDE 0x70288
5162#define _SPRA_POS 0x7028c
5163#define _SPRA_SIZE 0x70290
5164#define _SPRA_KEYVAL 0x70294
5165#define _SPRA_KEYMSK 0x70298
5166#define _SPRA_SURF 0x7029c
5167#define _SPRA_KEYMAX 0x702a0
5168#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005169#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005170#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005171#define _SPRA_SCALE 0x70304
5172#define SPRITE_SCALE_ENABLE (1<<31)
5173#define SPRITE_FILTER_MASK (3<<29)
5174#define SPRITE_FILTER_MEDIUM (0<<29)
5175#define SPRITE_FILTER_ENHANCING (1<<29)
5176#define SPRITE_FILTER_SOFTENING (2<<29)
5177#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5178#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
5179#define _SPRA_GAMC 0x70400
5180
5181#define _SPRB_CTL 0x71280
5182#define _SPRB_LINOFF 0x71284
5183#define _SPRB_STRIDE 0x71288
5184#define _SPRB_POS 0x7128c
5185#define _SPRB_SIZE 0x71290
5186#define _SPRB_KEYVAL 0x71294
5187#define _SPRB_KEYMSK 0x71298
5188#define _SPRB_SURF 0x7129c
5189#define _SPRB_KEYMAX 0x712a0
5190#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005191#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005192#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005193#define _SPRB_SCALE 0x71304
5194#define _SPRB_GAMC 0x71400
5195
5196#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5197#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5198#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5199#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
5200#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5201#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5202#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5203#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5204#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5205#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01005206#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005207#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5208#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005209#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005210
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005211#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005212#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08005213#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005214#define SP_PIXFORMAT_MASK (0xf<<26)
5215#define SP_FORMAT_YUV422 (0<<26)
5216#define SP_FORMAT_BGR565 (5<<26)
5217#define SP_FORMAT_BGRX8888 (6<<26)
5218#define SP_FORMAT_BGRA8888 (7<<26)
5219#define SP_FORMAT_RGBX1010102 (8<<26)
5220#define SP_FORMAT_RGBA1010102 (9<<26)
5221#define SP_FORMAT_RGBX8888 (0xe<<26)
5222#define SP_FORMAT_RGBA8888 (0xf<<26)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005223#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005224#define SP_SOURCE_KEY (1<<22)
5225#define SP_YUV_BYTE_ORDER_MASK (3<<16)
5226#define SP_YUV_ORDER_YUYV (0<<16)
5227#define SP_YUV_ORDER_UYVY (1<<16)
5228#define SP_YUV_ORDER_YVYU (2<<16)
5229#define SP_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305230#define SP_ROTATE_180 (1<<15)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005231#define SP_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005232#define SP_MIRROR (1<<8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005233#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
5234#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
5235#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5236#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5237#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5238#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5239#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5240#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5241#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
5242#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005243#define SP_CONST_ALPHA_ENABLE (1<<31)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005244#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005245
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005246#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
5247#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
5248#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
5249#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
5250#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
5251#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
5252#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
5253#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
5254#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
5255#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
5256#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5257#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005258
Ville Syrjälä68d97532015-09-18 20:03:39 +03005259#define SPCNTR(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPACNTR, _SPBCNTR)
5260#define SPLINOFF(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPALINOFF, _SPBLINOFF)
5261#define SPSTRIDE(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPASTRIDE, _SPBSTRIDE)
5262#define SPPOS(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPAPOS, _SPBPOS)
5263#define SPSIZE(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPASIZE, _SPBSIZE)
5264#define SPKEYMINVAL(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPAKEYMINVAL, _SPBKEYMINVAL)
5265#define SPKEYMSK(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPAKEYMSK, _SPBKEYMSK)
5266#define SPSURF(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPASURF, _SPBSURF)
5267#define SPKEYMAXVAL(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5268#define SPTILEOFF(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPATILEOFF, _SPBTILEOFF)
5269#define SPCONSTALPHA(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPACONSTALPHA, _SPBCONSTALPHA)
5270#define SPGAMC(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPAGAMC, _SPBGAMC)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005271
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005272/*
5273 * CHV pipe B sprite CSC
5274 *
5275 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
5276 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5277 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
5278 */
5279#define SPCSCYGOFF(sprite) (VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
5280#define SPCSCCBOFF(sprite) (VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
5281#define SPCSCCROFF(sprite) (VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
5282#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
5283#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
5284
5285#define SPCSCC01(sprite) (VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
5286#define SPCSCC23(sprite) (VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
5287#define SPCSCC45(sprite) (VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
5288#define SPCSCC67(sprite) (VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
5289#define SPCSCC8(sprite) (VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
5290#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
5291#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
5292
5293#define SPCSCYGICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
5294#define SPCSCCBICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
5295#define SPCSCCRICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
5296#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
5297#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
5298
5299#define SPCSCYGOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
5300#define SPCSCCBOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
5301#define SPCSCCROCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
5302#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
5303#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
5304
Damien Lespiau70d21f02013-07-03 21:06:04 +01005305/* Skylake plane registers */
5306
5307#define _PLANE_CTL_1_A 0x70180
5308#define _PLANE_CTL_2_A 0x70280
5309#define _PLANE_CTL_3_A 0x70380
5310#define PLANE_CTL_ENABLE (1 << 31)
5311#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
5312#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5313#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
5314#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
5315#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
5316#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
5317#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
5318#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
5319#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
5320#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
5321#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005322#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5323#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
5324#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01005325#define PLANE_CTL_ORDER_BGRX (0 << 20)
5326#define PLANE_CTL_ORDER_RGBX (1 << 20)
5327#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5328#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
5329#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
5330#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
5331#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
5332#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
5333#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
5334#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
5335#define PLANE_CTL_TILED_MASK (0x7 << 10)
5336#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
5337#define PLANE_CTL_TILED_X ( 1 << 10)
5338#define PLANE_CTL_TILED_Y ( 4 << 10)
5339#define PLANE_CTL_TILED_YF ( 5 << 10)
5340#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
5341#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
5342#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
5343#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01005344#define PLANE_CTL_ROTATE_MASK 0x3
5345#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305346#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01005347#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305348#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01005349#define _PLANE_STRIDE_1_A 0x70188
5350#define _PLANE_STRIDE_2_A 0x70288
5351#define _PLANE_STRIDE_3_A 0x70388
5352#define _PLANE_POS_1_A 0x7018c
5353#define _PLANE_POS_2_A 0x7028c
5354#define _PLANE_POS_3_A 0x7038c
5355#define _PLANE_SIZE_1_A 0x70190
5356#define _PLANE_SIZE_2_A 0x70290
5357#define _PLANE_SIZE_3_A 0x70390
5358#define _PLANE_SURF_1_A 0x7019c
5359#define _PLANE_SURF_2_A 0x7029c
5360#define _PLANE_SURF_3_A 0x7039c
5361#define _PLANE_OFFSET_1_A 0x701a4
5362#define _PLANE_OFFSET_2_A 0x702a4
5363#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005364#define _PLANE_KEYVAL_1_A 0x70194
5365#define _PLANE_KEYVAL_2_A 0x70294
5366#define _PLANE_KEYMSK_1_A 0x70198
5367#define _PLANE_KEYMSK_2_A 0x70298
5368#define _PLANE_KEYMAX_1_A 0x701a0
5369#define _PLANE_KEYMAX_2_A 0x702a0
Damien Lespiau8211bd52014-11-04 17:06:44 +00005370#define _PLANE_BUF_CFG_1_A 0x7027c
5371#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005372#define _PLANE_NV12_BUF_CFG_1_A 0x70278
5373#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01005374
5375#define _PLANE_CTL_1_B 0x71180
5376#define _PLANE_CTL_2_B 0x71280
5377#define _PLANE_CTL_3_B 0x71380
5378#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
5379#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
5380#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
5381#define PLANE_CTL(pipe, plane) \
5382 _PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
5383
5384#define _PLANE_STRIDE_1_B 0x71188
5385#define _PLANE_STRIDE_2_B 0x71288
5386#define _PLANE_STRIDE_3_B 0x71388
5387#define _PLANE_STRIDE_1(pipe) \
5388 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5389#define _PLANE_STRIDE_2(pipe) \
5390 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5391#define _PLANE_STRIDE_3(pipe) \
5392 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5393#define PLANE_STRIDE(pipe, plane) \
5394 _PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
5395
5396#define _PLANE_POS_1_B 0x7118c
5397#define _PLANE_POS_2_B 0x7128c
5398#define _PLANE_POS_3_B 0x7138c
5399#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5400#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5401#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5402#define PLANE_POS(pipe, plane) \
5403 _PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
5404
5405#define _PLANE_SIZE_1_B 0x71190
5406#define _PLANE_SIZE_2_B 0x71290
5407#define _PLANE_SIZE_3_B 0x71390
5408#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5409#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5410#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5411#define PLANE_SIZE(pipe, plane) \
5412 _PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
5413
5414#define _PLANE_SURF_1_B 0x7119c
5415#define _PLANE_SURF_2_B 0x7129c
5416#define _PLANE_SURF_3_B 0x7139c
5417#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5418#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5419#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5420#define PLANE_SURF(pipe, plane) \
5421 _PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
5422
5423#define _PLANE_OFFSET_1_B 0x711a4
5424#define _PLANE_OFFSET_2_B 0x712a4
5425#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5426#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5427#define PLANE_OFFSET(pipe, plane) \
5428 _PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
5429
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005430#define _PLANE_KEYVAL_1_B 0x71194
5431#define _PLANE_KEYVAL_2_B 0x71294
5432#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5433#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5434#define PLANE_KEYVAL(pipe, plane) \
5435 _PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
5436
5437#define _PLANE_KEYMSK_1_B 0x71198
5438#define _PLANE_KEYMSK_2_B 0x71298
5439#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5440#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5441#define PLANE_KEYMSK(pipe, plane) \
5442 _PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
5443
5444#define _PLANE_KEYMAX_1_B 0x711a0
5445#define _PLANE_KEYMAX_2_B 0x712a0
5446#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5447#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5448#define PLANE_KEYMAX(pipe, plane) \
5449 _PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
5450
Damien Lespiau8211bd52014-11-04 17:06:44 +00005451#define _PLANE_BUF_CFG_1_B 0x7127c
5452#define _PLANE_BUF_CFG_2_B 0x7137c
5453#define _PLANE_BUF_CFG_1(pipe) \
5454 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
5455#define _PLANE_BUF_CFG_2(pipe) \
5456 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
5457#define PLANE_BUF_CFG(pipe, plane) \
5458 _PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
5459
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005460#define _PLANE_NV12_BUF_CFG_1_B 0x71278
5461#define _PLANE_NV12_BUF_CFG_2_B 0x71378
5462#define _PLANE_NV12_BUF_CFG_1(pipe) \
5463 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
5464#define _PLANE_NV12_BUF_CFG_2(pipe) \
5465 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
5466#define PLANE_NV12_BUF_CFG(pipe, plane) \
5467 _PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
5468
Damien Lespiau8211bd52014-11-04 17:06:44 +00005469/* SKL new cursor registers */
5470#define _CUR_BUF_CFG_A 0x7017c
5471#define _CUR_BUF_CFG_B 0x7117c
5472#define CUR_BUF_CFG(pipe) _PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
5473
Jesse Barnes585fb112008-07-29 11:54:06 -07005474/* VBIOS regs */
5475#define VGACNTRL 0x71400
5476# define VGA_DISP_DISABLE (1 << 31)
5477# define VGA_2X_MODE (1 << 30)
5478# define VGA_PIPE_B_SELECT (1 << 29)
5479
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02005480#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
5481
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005482/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005483
5484#define CPU_VGACNTRL 0x41000
5485
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03005486#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
5487#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
5488#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
5489#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
5490#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
5491#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
5492#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
5493#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
5494#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
5495#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
5496#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005497
5498/* refresh rate hardware control */
5499#define RR_HW_CTL 0x45300
5500#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
5501#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
5502
5503#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01005504#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08005505#define FDI_PLL_BIOS_1 0x46004
5506#define FDI_PLL_BIOS_2 0x46008
5507#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
5508#define DISPLAY_PORT_PLL_BIOS_1 0x46010
5509#define DISPLAY_PORT_PLL_BIOS_2 0x46014
5510
Eric Anholt8956c8b2010-03-18 13:21:14 -07005511#define PCH_3DCGDIS0 0x46020
5512# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
5513# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
5514
Eric Anholt06f37752010-12-14 10:06:46 -08005515#define PCH_3DCGDIS1 0x46024
5516# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
5517
Zhenyu Wangb9055052009-06-05 15:38:38 +08005518#define FDI_PLL_FREQ_CTL 0x46030
5519#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
5520#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
5521#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
5522
5523
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005524#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01005525#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005526#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01005527#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005528
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005529#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01005530#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005531#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01005532#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005533
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005534#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01005535#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005536#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01005537#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005538
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005539#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01005540#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005541#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01005542#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005543
5544/* PIPEB timing regs are same start from 0x61000 */
5545
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005546#define _PIPEB_DATA_M1 0x61030
5547#define _PIPEB_DATA_N1 0x61034
5548#define _PIPEB_DATA_M2 0x61038
5549#define _PIPEB_DATA_N2 0x6103c
5550#define _PIPEB_LINK_M1 0x61040
5551#define _PIPEB_LINK_N1 0x61044
5552#define _PIPEB_LINK_M2 0x61048
5553#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08005554
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005555#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
5556#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
5557#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
5558#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
5559#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
5560#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
5561#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
5562#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005563
5564/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005565/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5566#define _PFA_CTL_1 0x68080
5567#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08005568#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02005569#define PF_PIPE_SEL_MASK_IVB (3<<29)
5570#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08005571#define PF_FILTER_MASK (3<<23)
5572#define PF_FILTER_PROGRAMMED (0<<23)
5573#define PF_FILTER_MED_3x3 (1<<23)
5574#define PF_FILTER_EDGE_ENHANCE (2<<23)
5575#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005576#define _PFA_WIN_SZ 0x68074
5577#define _PFB_WIN_SZ 0x68874
5578#define _PFA_WIN_POS 0x68070
5579#define _PFB_WIN_POS 0x68870
5580#define _PFA_VSCALE 0x68084
5581#define _PFB_VSCALE 0x68884
5582#define _PFA_HSCALE 0x68090
5583#define _PFB_HSCALE 0x68890
5584
5585#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5586#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5587#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5588#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5589#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005590
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005591#define _PSA_CTL 0x68180
5592#define _PSB_CTL 0x68980
5593#define PS_ENABLE (1<<31)
5594#define _PSA_WIN_SZ 0x68174
5595#define _PSB_WIN_SZ 0x68974
5596#define _PSA_WIN_POS 0x68170
5597#define _PSB_WIN_POS 0x68970
5598
5599#define PS_CTL(pipe) _PIPE(pipe, _PSA_CTL, _PSB_CTL)
5600#define PS_WIN_SZ(pipe) _PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5601#define PS_WIN_POS(pipe) _PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
5602
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005603/*
5604 * Skylake scalers
5605 */
5606#define _PS_1A_CTRL 0x68180
5607#define _PS_2A_CTRL 0x68280
5608#define _PS_1B_CTRL 0x68980
5609#define _PS_2B_CTRL 0x68A80
5610#define _PS_1C_CTRL 0x69180
5611#define PS_SCALER_EN (1 << 31)
5612#define PS_SCALER_MODE_MASK (3 << 28)
5613#define PS_SCALER_MODE_DYN (0 << 28)
5614#define PS_SCALER_MODE_HQ (1 << 28)
5615#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03005616#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005617#define PS_FILTER_MASK (3 << 23)
5618#define PS_FILTER_MEDIUM (0 << 23)
5619#define PS_FILTER_EDGE_ENHANCE (2 << 23)
5620#define PS_FILTER_BILINEAR (3 << 23)
5621#define PS_VERT3TAP (1 << 21)
5622#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
5623#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
5624#define PS_PWRUP_PROGRESS (1 << 17)
5625#define PS_V_FILTER_BYPASS (1 << 8)
5626#define PS_VADAPT_EN (1 << 7)
5627#define PS_VADAPT_MODE_MASK (3 << 5)
5628#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
5629#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
5630#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
5631
5632#define _PS_PWR_GATE_1A 0x68160
5633#define _PS_PWR_GATE_2A 0x68260
5634#define _PS_PWR_GATE_1B 0x68960
5635#define _PS_PWR_GATE_2B 0x68A60
5636#define _PS_PWR_GATE_1C 0x69160
5637#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
5638#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
5639#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
5640#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
5641#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
5642#define PS_PWR_GATE_SLPEN_8 0
5643#define PS_PWR_GATE_SLPEN_16 1
5644#define PS_PWR_GATE_SLPEN_24 2
5645#define PS_PWR_GATE_SLPEN_32 3
5646
5647#define _PS_WIN_POS_1A 0x68170
5648#define _PS_WIN_POS_2A 0x68270
5649#define _PS_WIN_POS_1B 0x68970
5650#define _PS_WIN_POS_2B 0x68A70
5651#define _PS_WIN_POS_1C 0x69170
5652
5653#define _PS_WIN_SZ_1A 0x68174
5654#define _PS_WIN_SZ_2A 0x68274
5655#define _PS_WIN_SZ_1B 0x68974
5656#define _PS_WIN_SZ_2B 0x68A74
5657#define _PS_WIN_SZ_1C 0x69174
5658
5659#define _PS_VSCALE_1A 0x68184
5660#define _PS_VSCALE_2A 0x68284
5661#define _PS_VSCALE_1B 0x68984
5662#define _PS_VSCALE_2B 0x68A84
5663#define _PS_VSCALE_1C 0x69184
5664
5665#define _PS_HSCALE_1A 0x68190
5666#define _PS_HSCALE_2A 0x68290
5667#define _PS_HSCALE_1B 0x68990
5668#define _PS_HSCALE_2B 0x68A90
5669#define _PS_HSCALE_1C 0x69190
5670
5671#define _PS_VPHASE_1A 0x68188
5672#define _PS_VPHASE_2A 0x68288
5673#define _PS_VPHASE_1B 0x68988
5674#define _PS_VPHASE_2B 0x68A88
5675#define _PS_VPHASE_1C 0x69188
5676
5677#define _PS_HPHASE_1A 0x68194
5678#define _PS_HPHASE_2A 0x68294
5679#define _PS_HPHASE_1B 0x68994
5680#define _PS_HPHASE_2B 0x68A94
5681#define _PS_HPHASE_1C 0x69194
5682
5683#define _PS_ECC_STAT_1A 0x681D0
5684#define _PS_ECC_STAT_2A 0x682D0
5685#define _PS_ECC_STAT_1B 0x689D0
5686#define _PS_ECC_STAT_2B 0x68AD0
5687#define _PS_ECC_STAT_1C 0x691D0
5688
5689#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
5690#define SKL_PS_CTRL(pipe, id) _PIPE(pipe, \
5691 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
5692 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
5693#define SKL_PS_PWR_GATE(pipe, id) _PIPE(pipe, \
5694 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
5695 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
5696#define SKL_PS_WIN_POS(pipe, id) _PIPE(pipe, \
5697 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
5698 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
5699#define SKL_PS_WIN_SZ(pipe, id) _PIPE(pipe, \
5700 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
5701 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
5702#define SKL_PS_VSCALE(pipe, id) _PIPE(pipe, \
5703 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
5704 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
5705#define SKL_PS_HSCALE(pipe, id) _PIPE(pipe, \
5706 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
5707 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
5708#define SKL_PS_VPHASE(pipe, id) _PIPE(pipe, \
5709 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
5710 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
5711#define SKL_PS_HPHASE(pipe, id) _PIPE(pipe, \
5712 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
5713 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
5714#define SKL_PS_ECC_STAT(pipe, id) _PIPE(pipe, \
5715 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02005716 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005717
Zhenyu Wangb9055052009-06-05 15:38:38 +08005718/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005719#define _LGC_PALETTE_A 0x4a000
5720#define _LGC_PALETTE_B 0x4a800
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03005721#define LGC_PALETTE(pipe, i) (_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005722
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005723#define _GAMMA_MODE_A 0x4a480
5724#define _GAMMA_MODE_B 0x4ac80
5725#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
5726#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005727#define GAMMA_MODE_MODE_8BIT (0 << 0)
5728#define GAMMA_MODE_MODE_10BIT (1 << 0)
5729#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005730#define GAMMA_MODE_MODE_SPLIT (3 << 0)
5731
Damien Lespiau83372062015-10-30 17:53:32 +02005732/* DMC/CSR */
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02005733#define CSR_PROGRAM(i) (0x80000 + (i) * 4)
5734#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
5735#define CSR_HTP_ADDR_SKL 0x00500034
5736#define CSR_SSP_BASE 0x8F074
5737#define CSR_HTP_SKL 0x8F004
5738#define CSR_LAST_WRITE 0x8F034
5739#define CSR_LAST_WRITE_VALUE 0xc003b400
5740/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
5741#define CSR_MMIO_START_RANGE 0x80000
5742#define CSR_MMIO_END_RANGE 0x8FFFF
Damien Lespiau83372062015-10-30 17:53:32 +02005743#define SKL_CSR_DC3_DC5_COUNT 0x80030
5744#define SKL_CSR_DC5_DC6_COUNT 0x8002C
Mika Kuoppala16e11b92015-10-27 14:47:03 +02005745#define BXT_CSR_DC3_DC5_COUNT 0x80038
Damien Lespiau83372062015-10-30 17:53:32 +02005746
Zhenyu Wangb9055052009-06-05 15:38:38 +08005747/* interrupts */
5748#define DE_MASTER_IRQ_CONTROL (1 << 31)
5749#define DE_SPRITEB_FLIP_DONE (1 << 29)
5750#define DE_SPRITEA_FLIP_DONE (1 << 28)
5751#define DE_PLANEB_FLIP_DONE (1 << 27)
5752#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005753#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005754#define DE_PCU_EVENT (1 << 25)
5755#define DE_GTT_FAULT (1 << 24)
5756#define DE_POISON (1 << 23)
5757#define DE_PERFORM_COUNTER (1 << 22)
5758#define DE_PCH_EVENT (1 << 21)
5759#define DE_AUX_CHANNEL_A (1 << 20)
5760#define DE_DP_A_HOTPLUG (1 << 19)
5761#define DE_GSE (1 << 18)
5762#define DE_PIPEB_VBLANK (1 << 15)
5763#define DE_PIPEB_EVEN_FIELD (1 << 14)
5764#define DE_PIPEB_ODD_FIELD (1 << 13)
5765#define DE_PIPEB_LINE_COMPARE (1 << 12)
5766#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02005767#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005768#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5769#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005770#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005771#define DE_PIPEA_EVEN_FIELD (1 << 6)
5772#define DE_PIPEA_ODD_FIELD (1 << 5)
5773#define DE_PIPEA_LINE_COMPARE (1 << 4)
5774#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02005775#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005776#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005777#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005778#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005779
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005780/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03005781#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005782#define DE_GSE_IVB (1<<29)
5783#define DE_PCH_EVENT_IVB (1<<28)
5784#define DE_DP_A_HOTPLUG_IVB (1<<27)
5785#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01005786#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5787#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5788#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005789#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005790#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005791#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01005792#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5793#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005794#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005795#define DE_PIPEA_VBLANK_IVB (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03005796#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03005797
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07005798#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
5799#define MASTER_INTERRUPT_ENABLE (1<<31)
5800
Zhenyu Wangb9055052009-06-05 15:38:38 +08005801#define DEISR 0x44000
5802#define DEIMR 0x44004
5803#define DEIIR 0x44008
5804#define DEIER 0x4400c
5805
Zhenyu Wangb9055052009-06-05 15:38:38 +08005806#define GTISR 0x44010
5807#define GTIMR 0x44014
5808#define GTIIR 0x44018
5809#define GTIER 0x4401c
5810
Ben Widawskyabd58f02013-11-02 21:07:09 -07005811#define GEN8_MASTER_IRQ 0x44200
5812#define GEN8_MASTER_IRQ_CONTROL (1<<31)
5813#define GEN8_PCU_IRQ (1<<30)
5814#define GEN8_DE_PCH_IRQ (1<<23)
5815#define GEN8_DE_MISC_IRQ (1<<22)
5816#define GEN8_DE_PORT_IRQ (1<<20)
5817#define GEN8_DE_PIPE_C_IRQ (1<<18)
5818#define GEN8_DE_PIPE_B_IRQ (1<<17)
5819#define GEN8_DE_PIPE_A_IRQ (1<<16)
Ville Syrjälä68d97532015-09-18 20:03:39 +03005820#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07005821#define GEN8_GT_VECS_IRQ (1<<6)
Ben Widawsky09610212014-05-15 20:58:08 +03005822#define GEN8_GT_PM_IRQ (1<<4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005823#define GEN8_GT_VCS2_IRQ (1<<3)
5824#define GEN8_GT_VCS1_IRQ (1<<2)
5825#define GEN8_GT_BCS_IRQ (1<<1)
5826#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005827
5828#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
5829#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
5830#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
5831#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
5832
Ben Widawskyabd58f02013-11-02 21:07:09 -07005833#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01005834#define GEN8_BCS_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07005835#define GEN8_VCS1_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01005836#define GEN8_VCS2_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07005837#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01005838#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07005839
5840#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
5841#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
5842#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
5843#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01005844#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005845#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5846#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5847#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5848#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5849#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5850#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01005851#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005852#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5853#define GEN8_PIPE_VSYNC (1 << 1)
5854#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de832014-03-20 20:45:01 +00005855#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02005856#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de832014-03-20 20:45:01 +00005857#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5858#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5859#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02005860#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de832014-03-20 20:45:01 +00005861#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5862#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5863#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03005864#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01005865#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5866 (GEN8_PIPE_CURSOR_FAULT | \
5867 GEN8_PIPE_SPRITE_FAULT | \
5868 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de832014-03-20 20:45:01 +00005869#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5870 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02005871 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de832014-03-20 20:45:01 +00005872 GEN9_PIPE_PLANE3_FAULT | \
5873 GEN9_PIPE_PLANE2_FAULT | \
5874 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005875
5876#define GEN8_DE_PORT_ISR 0x44440
5877#define GEN8_DE_PORT_IMR 0x44444
5878#define GEN8_DE_PORT_IIR 0x44448
5879#define GEN8_DE_PORT_IER 0x4444c
Jesse Barnes88e04702014-11-13 17:51:48 +00005880#define GEN9_AUX_CHANNEL_D (1 << 27)
5881#define GEN9_AUX_CHANNEL_C (1 << 26)
5882#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02005883#define BXT_DE_PORT_HP_DDIC (1 << 5)
5884#define BXT_DE_PORT_HP_DDIB (1 << 4)
5885#define BXT_DE_PORT_HP_DDIA (1 << 3)
5886#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
5887 BXT_DE_PORT_HP_DDIB | \
5888 BXT_DE_PORT_HP_DDIC)
5889#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05305890#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01005891#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005892
5893#define GEN8_DE_MISC_ISR 0x44460
5894#define GEN8_DE_MISC_IMR 0x44464
5895#define GEN8_DE_MISC_IIR 0x44468
5896#define GEN8_DE_MISC_IER 0x4446c
5897#define GEN8_DE_MISC_GSE (1 << 27)
5898
5899#define GEN8_PCU_ISR 0x444e0
5900#define GEN8_PCU_IMR 0x444e4
5901#define GEN8_PCU_IIR 0x444e8
5902#define GEN8_PCU_IER 0x444ec
5903
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005904#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07005905/* Required on all Ironlake and Sandybridge according to the B-Spec. */
5906#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005907#define ILK_DPARB_GATE (1<<22)
5908#define ILK_VSDPFD_FULL (1<<21)
Damien Lespiaue3589902014-02-07 19:12:50 +00005909#define FUSE_STRAP 0x42014
5910#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
5911#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
5912#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
5913#define ILK_HDCP_DISABLE (1 << 25)
5914#define ILK_eDP_A_DISABLE (1 << 24)
5915#define HSW_CDCLK_LIMIT (1 << 24)
5916#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08005917
Damien Lespiau231e54f2012-10-19 17:55:41 +01005918#define ILK_DSPCLK_GATE_D 0x42020
5919#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
5920#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
5921#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
5922#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
5923#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005924
Eric Anholt116ac8d2011-12-21 10:31:09 -08005925#define IVB_CHICKEN3 0x4200c
5926# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
5927# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
5928
Paulo Zanoni90a88642013-05-03 17:23:45 -03005929#define CHICKEN_PAR1_1 0x42080
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005930#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03005931#define FORCE_ARB_IDLE_PLANES (1 << 14)
5932
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005933#define _CHICKEN_PIPESL_1_A 0x420b0
5934#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02005935#define HSW_FBCQ_DIS (1 << 22)
5936#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005937#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
5938
Zhenyu Wang553bd142009-09-02 10:57:52 +08005939#define DISP_ARB_CTL 0x45000
5940#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005941#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02005942#define DISP_ARB_CTL2 0x45004
5943#define DISP_DATA_PARTITION_5_6 (1<<6)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305944#define DBUF_CTL 0x45008
5945#define DBUF_POWER_REQUEST (1<<31)
5946#define DBUF_POWER_STATE (1<<30)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005947#define GEN7_MSG_CTL 0x45010
5948#define WAIT_FOR_PCH_RESET_ACK (1<<1)
5949#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01005950#define HSW_NDE_RSTWRN_OPT 0x46408
5951#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08005952
Damien Lespiaua9419e82015-06-04 18:21:30 +01005953#define SKL_DFSM 0x51000
5954#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
5955#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
5956#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
5957#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
5958#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
5959
Damien Lespiauf1d3d342015-05-06 14:36:27 +01005960#define FF_SLICE_CS_CHICKEN2 0x20e4
Damien Lespiau2caa3b22015-02-09 19:33:20 +00005961#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
5962
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08005963/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08005964#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
5965# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Damien Lespiau183c6da2015-02-09 19:33:11 +00005966# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
Ben Widawskya75f3622013-11-02 21:07:59 -07005967#define COMMON_SLICE_CHICKEN2 0x7014
5968# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08005969
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00005970#define HIZ_CHICKEN 0x7018
5971# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
5972# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
Kenneth Graunked60de812015-01-10 18:02:22 -08005973
Damien Lespiau183c6da2015-02-09 19:33:11 +00005974#define GEN9_SLICE_COMMON_ECO_CHICKEN0 0x7308
5975#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
5976
Ville Syrjälä031994e2014-01-22 21:32:46 +02005977#define GEN7_L3SQCREG1 0xB010
5978#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
5979
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07005980#define GEN8_L3SQCREG1 0xB100
5981#define BDW_WA_L3SQCREG1_DEFAULT 0x784000
5982
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08005983#define GEN7_L3CNTLREG1 0xB01C
Chris Wilson1af84522014-02-14 22:34:43 +00005984#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07005985#define GEN7_L3AGDIS (1<<19)
Brad Volkinc9224fa2014-06-17 14:10:34 -07005986#define GEN7_L3CNTLREG2 0xB020
5987#define GEN7_L3CNTLREG3 0xB024
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08005988
5989#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
5990#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
5991
Jesse Barnes61939d92012-10-02 17:43:38 -05005992#define GEN7_L3SQCREG4 0xb034
5993#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
5994
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00005995#define GEN8_L3SQCREG4 0xb118
5996#define GEN8_LQSC_RO_PERF_DIS (1<<27)
Arun Siluveryc82435b2015-06-19 18:37:13 +01005997#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00005998
Ben Widawsky63801f22013-12-12 17:26:03 -08005999/* GEN8 chicken */
6000#define HDC_CHICKEN0 0x7300
Imre Deak2a0ee942015-05-19 17:05:41 +03006001#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
Rodrigo Vivida096542014-09-19 20:16:27 -04006002#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
Damien Lespiau35cb6f32015-02-10 10:31:00 +00006003#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
6004#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
6005#define HDC_FORCE_NON_COHERENT (1<<4)
Damien Lespiau65ca7512015-02-09 19:33:22 +00006006#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
Ben Widawsky63801f22013-12-12 17:26:03 -08006007
Ben Widawsky38a39a72015-03-11 10:54:53 +02006008/* GEN9 chicken */
6009#define SLICE_ECO_CHICKEN0 0x7308
6010#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
6011
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08006012/* WaCatErrorRejectionIssue */
6013#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
6014#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
6015
Francisco Jerezf3fc4882013-10-02 15:53:16 -07006016#define HSW_SCRATCH1 0xb038
6017#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
6018
Damien Lespiau77719d22015-02-09 19:33:13 +00006019#define BDW_SCRATCH1 0xb11c
6020#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
6021
Zhenyu Wangb9055052009-06-05 15:38:38 +08006022/* PCH */
6023
Adam Jackson23e81d62012-06-06 15:45:44 -04006024/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08006025#define SDE_AUDIO_POWER_D (1 << 27)
6026#define SDE_AUDIO_POWER_C (1 << 26)
6027#define SDE_AUDIO_POWER_B (1 << 25)
6028#define SDE_AUDIO_POWER_SHIFT (25)
6029#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
6030#define SDE_GMBUS (1 << 24)
6031#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
6032#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
6033#define SDE_AUDIO_HDCP_MASK (3 << 22)
6034#define SDE_AUDIO_TRANSB (1 << 21)
6035#define SDE_AUDIO_TRANSA (1 << 20)
6036#define SDE_AUDIO_TRANS_MASK (3 << 20)
6037#define SDE_POISON (1 << 19)
6038/* 18 reserved */
6039#define SDE_FDI_RXB (1 << 17)
6040#define SDE_FDI_RXA (1 << 16)
6041#define SDE_FDI_MASK (3 << 16)
6042#define SDE_AUXD (1 << 15)
6043#define SDE_AUXC (1 << 14)
6044#define SDE_AUXB (1 << 13)
6045#define SDE_AUX_MASK (7 << 13)
6046/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006047#define SDE_CRT_HOTPLUG (1 << 11)
6048#define SDE_PORTD_HOTPLUG (1 << 10)
6049#define SDE_PORTC_HOTPLUG (1 << 9)
6050#define SDE_PORTB_HOTPLUG (1 << 8)
6051#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05006052#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
6053 SDE_SDVOB_HOTPLUG | \
6054 SDE_PORTB_HOTPLUG | \
6055 SDE_PORTC_HOTPLUG | \
6056 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08006057#define SDE_TRANSB_CRC_DONE (1 << 5)
6058#define SDE_TRANSB_CRC_ERR (1 << 4)
6059#define SDE_TRANSB_FIFO_UNDER (1 << 3)
6060#define SDE_TRANSA_CRC_DONE (1 << 2)
6061#define SDE_TRANSA_CRC_ERR (1 << 1)
6062#define SDE_TRANSA_FIFO_UNDER (1 << 0)
6063#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04006064
6065/* south display engine interrupt: CPT/PPT */
6066#define SDE_AUDIO_POWER_D_CPT (1 << 31)
6067#define SDE_AUDIO_POWER_C_CPT (1 << 30)
6068#define SDE_AUDIO_POWER_B_CPT (1 << 29)
6069#define SDE_AUDIO_POWER_SHIFT_CPT 29
6070#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
6071#define SDE_AUXD_CPT (1 << 27)
6072#define SDE_AUXC_CPT (1 << 26)
6073#define SDE_AUXB_CPT (1 << 25)
6074#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006075#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03006076#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006077#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
6078#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
6079#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04006080#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01006081#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01006082#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01006083 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01006084 SDE_PORTD_HOTPLUG_CPT | \
6085 SDE_PORTC_HOTPLUG_CPT | \
6086 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006087#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
6088 SDE_PORTD_HOTPLUG_CPT | \
6089 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03006090 SDE_PORTB_HOTPLUG_CPT | \
6091 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04006092#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03006093#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04006094#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
6095#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
6096#define SDE_FDI_RXC_CPT (1 << 8)
6097#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
6098#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
6099#define SDE_FDI_RXB_CPT (1 << 4)
6100#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
6101#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
6102#define SDE_FDI_RXA_CPT (1 << 0)
6103#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
6104 SDE_AUDIO_CP_REQ_B_CPT | \
6105 SDE_AUDIO_CP_REQ_A_CPT)
6106#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
6107 SDE_AUDIO_CP_CHG_B_CPT | \
6108 SDE_AUDIO_CP_CHG_A_CPT)
6109#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
6110 SDE_FDI_RXB_CPT | \
6111 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006112
6113#define SDEISR 0xc4000
6114#define SDEIMR 0xc4004
6115#define SDEIIR 0xc4008
6116#define SDEIER 0xc400c
6117
Paulo Zanoni86642812013-04-12 17:57:57 -03006118#define SERR_INT 0xc4040
Paulo Zanonide032bf2013-04-12 17:57:58 -03006119#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03006120#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
6121#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
6122#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006123#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03006124
Zhenyu Wangb9055052009-06-05 15:38:38 +08006125/* digital port hotplug */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006126#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03006127#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
6128#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
6129#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
6130#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
6131#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006132#define PORTD_HOTPLUG_ENABLE (1 << 20)
6133#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
6134#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
6135#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
6136#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
6137#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
6138#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00006139#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
6140#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
6141#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006142#define PORTC_HOTPLUG_ENABLE (1 << 12)
6143#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
6144#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
6145#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
6146#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
6147#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
6148#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00006149#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
6150#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
6151#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006152#define PORTB_HOTPLUG_ENABLE (1 << 4)
6153#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
6154#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
6155#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
6156#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
6157#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
6158#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00006159#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
6160#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
6161#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006162
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006163#define PCH_PORT_HOTPLUG2 0xc403C /* SHOTPLUG_CTL2 SPT+ */
6164#define PORTE_HOTPLUG_ENABLE (1 << 4)
6165#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006166#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
6167#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
6168#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
6169
Zhenyu Wangb9055052009-06-05 15:38:38 +08006170#define PCH_GPIOA 0xc5010
6171#define PCH_GPIOB 0xc5014
6172#define PCH_GPIOC 0xc5018
6173#define PCH_GPIOD 0xc501c
6174#define PCH_GPIOE 0xc5020
6175#define PCH_GPIOF 0xc5024
6176
Eric Anholtf0217c42009-12-01 11:56:30 -08006177#define PCH_GMBUS0 0xc5100
6178#define PCH_GMBUS1 0xc5104
6179#define PCH_GMBUS2 0xc5108
6180#define PCH_GMBUS3 0xc510c
6181#define PCH_GMBUS4 0xc5110
6182#define PCH_GMBUS5 0xc5120
6183
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006184#define _PCH_DPLL_A 0xc6014
6185#define _PCH_DPLL_B 0xc6018
Daniel Vettere9a632a2013-06-05 13:34:13 +02006186#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006187
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006188#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00006189#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006190#define _PCH_FPA1 0xc6044
6191#define _PCH_FPB0 0xc6048
6192#define _PCH_FPB1 0xc604c
Daniel Vettere9a632a2013-06-05 13:34:13 +02006193#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
6194#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006195
6196#define PCH_DPLL_TEST 0xc606c
6197
6198#define PCH_DREF_CONTROL 0xC6200
6199#define DREF_CONTROL_MASK 0x7fc3
6200#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
6201#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
6202#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
6203#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
6204#define DREF_SSC_SOURCE_DISABLE (0<<11)
6205#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006206#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006207#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
6208#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
6209#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006210#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006211#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
6212#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08006213#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006214#define DREF_SSC4_DOWNSPREAD (0<<6)
6215#define DREF_SSC4_CENTERSPREAD (1<<6)
6216#define DREF_SSC1_DISABLE (0<<1)
6217#define DREF_SSC1_ENABLE (1<<1)
6218#define DREF_SSC4_DISABLE (0)
6219#define DREF_SSC4_ENABLE (1)
6220
6221#define PCH_RAWCLK_FREQ 0xc6204
6222#define FDL_TP1_TIMER_SHIFT 12
6223#define FDL_TP1_TIMER_MASK (3<<12)
6224#define FDL_TP2_TIMER_SHIFT 10
6225#define FDL_TP2_TIMER_MASK (3<<10)
6226#define RAWCLK_FREQ_MASK 0x3ff
6227
6228#define PCH_DPLL_TMR_CFG 0xc6208
6229
6230#define PCH_SSC4_PARMS 0xc6210
6231#define PCH_SSC4_AUX_PARMS 0xc6214
6232
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006233#define PCH_DPLL_SEL 0xc7000
Ville Syrjälä68d97532015-09-18 20:03:39 +03006234#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02006235#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03006236#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006237
Zhenyu Wangb9055052009-06-05 15:38:38 +08006238/* transcoder */
6239
Daniel Vetter275f01b22013-05-03 11:49:47 +02006240#define _PCH_TRANS_HTOTAL_A 0xe0000
6241#define TRANS_HTOTAL_SHIFT 16
6242#define TRANS_HACTIVE_SHIFT 0
6243#define _PCH_TRANS_HBLANK_A 0xe0004
6244#define TRANS_HBLANK_END_SHIFT 16
6245#define TRANS_HBLANK_START_SHIFT 0
6246#define _PCH_TRANS_HSYNC_A 0xe0008
6247#define TRANS_HSYNC_END_SHIFT 16
6248#define TRANS_HSYNC_START_SHIFT 0
6249#define _PCH_TRANS_VTOTAL_A 0xe000c
6250#define TRANS_VTOTAL_SHIFT 16
6251#define TRANS_VACTIVE_SHIFT 0
6252#define _PCH_TRANS_VBLANK_A 0xe0010
6253#define TRANS_VBLANK_END_SHIFT 16
6254#define TRANS_VBLANK_START_SHIFT 0
6255#define _PCH_TRANS_VSYNC_A 0xe0014
6256#define TRANS_VSYNC_END_SHIFT 16
6257#define TRANS_VSYNC_START_SHIFT 0
6258#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006259
Daniel Vettere3b95f12013-05-03 11:49:49 +02006260#define _PCH_TRANSA_DATA_M1 0xe0030
6261#define _PCH_TRANSA_DATA_N1 0xe0034
6262#define _PCH_TRANSA_DATA_M2 0xe0038
6263#define _PCH_TRANSA_DATA_N2 0xe003c
6264#define _PCH_TRANSA_LINK_M1 0xe0040
6265#define _PCH_TRANSA_LINK_N1 0xe0044
6266#define _PCH_TRANSA_LINK_M2 0xe0048
6267#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006268
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006269/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006270#define _VIDEO_DIP_CTL_A 0xe0200
6271#define _VIDEO_DIP_DATA_A 0xe0208
6272#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03006273#define GCP_COLOR_INDICATION (1 << 2)
6274#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
6275#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006276
6277#define _VIDEO_DIP_CTL_B 0xe1200
6278#define _VIDEO_DIP_DATA_B 0xe1208
6279#define _VIDEO_DIP_GCP_B 0xe1210
6280
6281#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
6282#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
6283#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
6284
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006285/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006286#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
6287#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
6288#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006289
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006290#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
6291#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
6292#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006293
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006294#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
6295#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
6296#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006297
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006298#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006299 _PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
6300 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006301#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006302 _PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
6303 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006304#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006305 _PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
6306 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006307
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006308/* Haswell DIP controls */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006309#define _HSW_VIDEO_DIP_CTL_A 0x60200
6310#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
6311#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
6312#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
6313#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
6314#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
6315#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
6316#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
6317#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
6318#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
6319#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
6320#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006321
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006322#define _HSW_VIDEO_DIP_CTL_B 0x61200
6323#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
6324#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
6325#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
6326#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
6327#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
6328#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
6329#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
6330#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
6331#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
6332#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
6333#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006334
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03006335#define HSW_TVIDEO_DIP_CTL(trans) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006336 _TRANSCODER2(trans, _HSW_VIDEO_DIP_CTL_A)
Ville Syrjälä436c6d42015-09-18 20:03:37 +03006337#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006338 (_TRANSCODER2(trans, _HSW_VIDEO_DIP_AVI_DATA_A) + (i) * 4)
Ville Syrjälä436c6d42015-09-18 20:03:37 +03006339#define HSW_TVIDEO_DIP_VS_DATA(trans, i) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006340 (_TRANSCODER2(trans, _HSW_VIDEO_DIP_VS_DATA_A) + (i) * 4)
Ville Syrjälä436c6d42015-09-18 20:03:37 +03006341#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006342 (_TRANSCODER2(trans, _HSW_VIDEO_DIP_SPD_DATA_A) + (i) * 4)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03006343#define HSW_TVIDEO_DIP_GCP(trans) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006344 _TRANSCODER2(trans, _HSW_VIDEO_DIP_GCP_A)
Ville Syrjälä436c6d42015-09-18 20:03:37 +03006345#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006346 (_TRANSCODER2(trans, _HSW_VIDEO_DIP_VSC_DATA_A) + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006347
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006348#define _HSW_STEREO_3D_CTL_A 0x70020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006349#define S3D_ENABLE (1<<31)
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006350#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006351
6352#define HSW_STEREO_3D_CTL(trans) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006353 _PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006354
Daniel Vetter275f01b22013-05-03 11:49:47 +02006355#define _PCH_TRANS_HTOTAL_B 0xe1000
6356#define _PCH_TRANS_HBLANK_B 0xe1004
6357#define _PCH_TRANS_HSYNC_B 0xe1008
6358#define _PCH_TRANS_VTOTAL_B 0xe100c
6359#define _PCH_TRANS_VBLANK_B 0xe1010
6360#define _PCH_TRANS_VSYNC_B 0xe1014
6361#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006362
Daniel Vetter275f01b22013-05-03 11:49:47 +02006363#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
6364#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
6365#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
6366#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
6367#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
6368#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
6369#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
6370 _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01006371
Daniel Vettere3b95f12013-05-03 11:49:49 +02006372#define _PCH_TRANSB_DATA_M1 0xe1030
6373#define _PCH_TRANSB_DATA_N1 0xe1034
6374#define _PCH_TRANSB_DATA_M2 0xe1038
6375#define _PCH_TRANSB_DATA_N2 0xe103c
6376#define _PCH_TRANSB_LINK_M1 0xe1040
6377#define _PCH_TRANSB_LINK_N1 0xe1044
6378#define _PCH_TRANSB_LINK_M2 0xe1048
6379#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006380
Daniel Vettere3b95f12013-05-03 11:49:49 +02006381#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
6382#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
6383#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
6384#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
6385#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
6386#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
6387#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
6388#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006389
Daniel Vetterab9412b2013-05-03 11:49:46 +02006390#define _PCH_TRANSACONF 0xf0008
6391#define _PCH_TRANSBCONF 0xf1008
6392#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
6393#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006394#define TRANS_DISABLE (0<<31)
6395#define TRANS_ENABLE (1<<31)
6396#define TRANS_STATE_MASK (1<<30)
6397#define TRANS_STATE_DISABLE (0<<30)
6398#define TRANS_STATE_ENABLE (1<<30)
6399#define TRANS_FSYNC_DELAY_HB1 (0<<27)
6400#define TRANS_FSYNC_DELAY_HB2 (1<<27)
6401#define TRANS_FSYNC_DELAY_HB3 (2<<27)
6402#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02006403#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006404#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02006405#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02006406#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006407#define TRANS_8BPC (0<<5)
6408#define TRANS_10BPC (1<<5)
6409#define TRANS_6BPC (2<<5)
6410#define TRANS_12BPC (3<<5)
6411
Daniel Vetterce401412012-10-31 22:52:30 +01006412#define _TRANSA_CHICKEN1 0xf0060
6413#define _TRANSB_CHICKEN1 0xf1060
6414#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03006415#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
Daniel Vetterce401412012-10-31 22:52:30 +01006416#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07006417#define _TRANSA_CHICKEN2 0xf0064
6418#define _TRANSB_CHICKEN2 0xf1064
6419#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006420#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
6421#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
6422#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
6423#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
6424#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07006425
Jesse Barnes291427f2011-07-29 12:42:37 -07006426#define SOUTH_CHICKEN1 0xc2000
6427#define FDIA_PHASE_SYNC_SHIFT_OVR 19
6428#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02006429#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
6430#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
6431#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03006432#define SPT_PWM_GRANULARITY (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07006433#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02006434#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
6435#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03006436#define LPT_PWM_GRANULARITY (1<<5)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006437#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07006438
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006439#define _FDI_RXA_CHICKEN 0xc200c
6440#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08006441#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
6442#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006443#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006444
Jesse Barnes382b0932010-10-07 16:01:25 -07006445#define SOUTH_DSPCLK_GATE_D 0xc2020
Jesse Barnescd664072013-10-02 10:34:19 -07006446#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07006447#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07006448#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006449#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07006450
Zhenyu Wangb9055052009-06-05 15:38:38 +08006451/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006452#define _FDI_TXA_CTL 0x60100
6453#define _FDI_TXB_CTL 0x61100
6454#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006455#define FDI_TX_DISABLE (0<<31)
6456#define FDI_TX_ENABLE (1<<31)
6457#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
6458#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
6459#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
6460#define FDI_LINK_TRAIN_NONE (3<<28)
6461#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
6462#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
6463#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
6464#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
6465#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
6466#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
6467#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
6468#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006469/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
6470 SNB has different settings. */
6471/* SNB A-stepping */
6472#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6473#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6474#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6475#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6476/* SNB B-stepping */
6477#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
6478#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
6479#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
6480#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
6481#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006482#define FDI_DP_PORT_WIDTH_SHIFT 19
6483#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
6484#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006485#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006486/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006487#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07006488
6489/* Ivybridge has different bits for lolz */
6490#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
6491#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
6492#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
6493#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
6494
Zhenyu Wangb9055052009-06-05 15:38:38 +08006495/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07006496#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07006497#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006498#define FDI_SCRAMBLING_ENABLE (0<<7)
6499#define FDI_SCRAMBLING_DISABLE (1<<7)
6500
6501/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006502#define _FDI_RXA_CTL 0xf000c
6503#define _FDI_RXB_CTL 0xf100c
6504#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006505#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006506/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07006507#define FDI_FS_ERRC_ENABLE (1<<27)
6508#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02006509#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006510#define FDI_8BPC (0<<16)
6511#define FDI_10BPC (1<<16)
6512#define FDI_6BPC (2<<16)
6513#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00006514#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006515#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
6516#define FDI_RX_PLL_ENABLE (1<<13)
6517#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
6518#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
6519#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
6520#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
6521#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01006522#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006523/* CPT */
6524#define FDI_AUTO_TRAINING (1<<10)
6525#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
6526#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
6527#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
6528#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
6529#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006530
Paulo Zanoni04945642012-11-01 21:00:59 -02006531#define _FDI_RXA_MISC 0xf0010
6532#define _FDI_RXB_MISC 0xf1010
6533#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
6534#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
6535#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
6536#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
6537#define FDI_RX_TP1_TO_TP2_48 (2<<20)
6538#define FDI_RX_TP1_TO_TP2_64 (3<<20)
6539#define FDI_RX_FDI_DELAY_90 (0x90<<0)
6540#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
6541
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006542#define _FDI_RXA_TUSIZE1 0xf0030
6543#define _FDI_RXA_TUSIZE2 0xf0038
6544#define _FDI_RXB_TUSIZE1 0xf1030
6545#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006546#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
6547#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006548
6549/* FDI_RX interrupt register format */
6550#define FDI_RX_INTER_LANE_ALIGN (1<<10)
6551#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
6552#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
6553#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
6554#define FDI_RX_FS_CODE_ERR (1<<6)
6555#define FDI_RX_FE_CODE_ERR (1<<5)
6556#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
6557#define FDI_RX_HDCP_LINK_FAIL (1<<3)
6558#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
6559#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
6560#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
6561
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006562#define _FDI_RXA_IIR 0xf0014
6563#define _FDI_RXA_IMR 0xf0018
6564#define _FDI_RXB_IIR 0xf1014
6565#define _FDI_RXB_IMR 0xf1018
6566#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
6567#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006568
6569#define FDI_PLL_CTL_1 0xfe000
6570#define FDI_PLL_CTL_2 0xfe004
6571
Zhenyu Wangb9055052009-06-05 15:38:38 +08006572#define PCH_LVDS 0xe1180
6573#define LVDS_DETECTED (1 << 1)
6574
Shobhit Kumar98364372012-06-15 11:55:14 -07006575/* vlv has 2 sets of panel control regs. */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006576#define _PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
6577#define _PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
6578#define _PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Ville Syrjäläad933b52014-08-18 22:15:56 +03006579#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006580#define _PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
6581#define _PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07006582
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006583#define _PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
6584#define _PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
6585#define _PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
6586#define _PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
6587#define _PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07006588
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006589#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, _PIPEA_PP_STATUS, _PIPEB_PP_STATUS)
6590#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, _PIPEA_PP_CONTROL, _PIPEB_PP_CONTROL)
Jesse Barnes453c5422013-03-28 09:55:41 -07006591#define VLV_PIPE_PP_ON_DELAYS(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006592 _PIPE(pipe, _PIPEA_PP_ON_DELAYS, _PIPEB_PP_ON_DELAYS)
Jesse Barnes453c5422013-03-28 09:55:41 -07006593#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006594 _PIPE(pipe, _PIPEA_PP_OFF_DELAYS, _PIPEB_PP_OFF_DELAYS)
Jesse Barnes453c5422013-03-28 09:55:41 -07006595#define VLV_PIPE_PP_DIVISOR(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006596 _PIPE(pipe, _PIPEA_PP_DIVISOR, _PIPEB_PP_DIVISOR)
Jesse Barnes453c5422013-03-28 09:55:41 -07006597
Zhenyu Wangb9055052009-06-05 15:38:38 +08006598#define PCH_PP_STATUS 0xc7200
6599#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07006600#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07006601#define PANEL_UNLOCK_MASK (0xffff << 16)
Vandana Kannanb0a08be2015-06-18 11:00:55 +05306602#define BXT_POWER_CYCLE_DELAY_MASK (0x1f0)
6603#define BXT_POWER_CYCLE_DELAY_SHIFT 4
Zhenyu Wangb9055052009-06-05 15:38:38 +08006604#define EDP_FORCE_VDD (1 << 3)
6605#define EDP_BLC_ENABLE (1 << 2)
6606#define PANEL_POWER_RESET (1 << 1)
6607#define PANEL_POWER_OFF (0 << 0)
6608#define PANEL_POWER_ON (1 << 0)
6609#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07006610#define PANEL_PORT_SELECT_MASK (3 << 30)
6611#define PANEL_PORT_SELECT_LVDS (0 << 30)
6612#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07006613#define PANEL_PORT_SELECT_DPC (2 << 30)
6614#define PANEL_PORT_SELECT_DPD (3 << 30)
6615#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
6616#define PANEL_POWER_UP_DELAY_SHIFT 16
6617#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
6618#define PANEL_LIGHT_ON_DELAY_SHIFT 0
6619
Zhenyu Wangb9055052009-06-05 15:38:38 +08006620#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07006621#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
6622#define PANEL_POWER_DOWN_DELAY_SHIFT 16
6623#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
6624#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
6625
Zhenyu Wangb9055052009-06-05 15:38:38 +08006626#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07006627#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
6628#define PP_REFERENCE_DIVIDER_SHIFT 8
6629#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
6630#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006631
Vandana Kannanb0a08be2015-06-18 11:00:55 +05306632/* BXT PPS changes - 2nd set of PPS registers */
6633#define _BXT_PP_STATUS2 0xc7300
6634#define _BXT_PP_CONTROL2 0xc7304
6635#define _BXT_PP_ON_DELAYS2 0xc7308
6636#define _BXT_PP_OFF_DELAYS2 0xc730c
6637
Ville Syrjälä03999f02015-10-12 19:41:08 +03006638#define BXT_PP_STATUS(n) _PIPE(n, PCH_PP_STATUS, _BXT_PP_STATUS2)
6639#define BXT_PP_CONTROL(n) _PIPE(n, PCH_PP_CONTROL, _BXT_PP_CONTROL2)
6640#define BXT_PP_ON_DELAYS(n) _PIPE(n, PCH_PP_ON_DELAYS, _BXT_PP_ON_DELAYS2)
6641#define BXT_PP_OFF_DELAYS(n) _PIPE(n, PCH_PP_OFF_DELAYS, _BXT_PP_OFF_DELAYS2)
Vandana Kannanb0a08be2015-06-18 11:00:55 +05306642
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006643#define PCH_DP_B 0xe4100
Ville Syrjälä750a9512015-11-11 20:34:12 +02006644#define _PCH_DPB_AUX_CH_CTL 0xe4110
6645#define _PCH_DPB_AUX_CH_DATA1 0xe4114
6646#define _PCH_DPB_AUX_CH_DATA2 0xe4118
6647#define _PCH_DPB_AUX_CH_DATA3 0xe411c
6648#define _PCH_DPB_AUX_CH_DATA4 0xe4120
6649#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006650
6651#define PCH_DP_C 0xe4200
Ville Syrjälä750a9512015-11-11 20:34:12 +02006652#define _PCH_DPC_AUX_CH_CTL 0xe4210
6653#define _PCH_DPC_AUX_CH_DATA1 0xe4214
6654#define _PCH_DPC_AUX_CH_DATA2 0xe4218
6655#define _PCH_DPC_AUX_CH_DATA3 0xe421c
6656#define _PCH_DPC_AUX_CH_DATA4 0xe4220
6657#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006658
6659#define PCH_DP_D 0xe4300
Ville Syrjälä750a9512015-11-11 20:34:12 +02006660#define _PCH_DPD_AUX_CH_CTL 0xe4310
6661#define _PCH_DPD_AUX_CH_DATA1 0xe4314
6662#define _PCH_DPD_AUX_CH_DATA2 0xe4318
6663#define _PCH_DPD_AUX_CH_DATA3 0xe431c
6664#define _PCH_DPD_AUX_CH_DATA4 0xe4320
6665#define _PCH_DPD_AUX_CH_DATA5 0xe4324
6666
6667#define PCH_DP_AUX_CH_CTL(port) _PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
6668#define PCH_DP_AUX_CH_DATA(port, i) (_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006669
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006670/* CPT */
6671#define PORT_TRANS_A_SEL_CPT 0
6672#define PORT_TRANS_B_SEL_CPT (1<<29)
6673#define PORT_TRANS_C_SEL_CPT (2<<29)
6674#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07006675#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02006676#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
6677#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Ville Syrjälä71485e02014-04-09 13:28:55 +03006678#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
6679#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006680
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006681#define _TRANS_DP_CTL_A 0xe0300
6682#define _TRANS_DP_CTL_B 0xe1300
6683#define _TRANS_DP_CTL_C 0xe2300
6684#define TRANS_DP_CTL(pipe) _PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006685#define TRANS_DP_OUTPUT_ENABLE (1<<31)
6686#define TRANS_DP_PORT_SEL_B (0<<29)
6687#define TRANS_DP_PORT_SEL_C (1<<29)
6688#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08006689#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006690#define TRANS_DP_PORT_SEL_MASK (3<<29)
Ville Syrjäläadc289d2015-05-05 17:17:30 +03006691#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006692#define TRANS_DP_AUDIO_ONLY (1<<26)
6693#define TRANS_DP_ENH_FRAMING (1<<18)
6694#define TRANS_DP_8BPC (0<<9)
6695#define TRANS_DP_10BPC (1<<9)
6696#define TRANS_DP_6BPC (2<<9)
6697#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08006698#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006699#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
6700#define TRANS_DP_VSYNC_ACTIVE_LOW 0
6701#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
6702#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01006703#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006704
6705/* SNB eDP training params */
6706/* SNB A-stepping */
6707#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6708#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6709#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6710#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6711/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08006712#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
6713#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
6714#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
6715#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
6716#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006717#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
6718
Keith Packard1a2eb462011-11-16 16:26:07 -08006719/* IVB */
6720#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
6721#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
6722#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
6723#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
6724#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
6725#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03006726#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08006727
6728/* legacy values */
6729#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
6730#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
6731#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
6732#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
6733#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
6734
6735#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
6736
Imre Deak9e72b462014-05-05 15:13:55 +03006737#define VLV_PMWGICZ 0x1300a4
6738
Zou Nan haicae58522010-11-09 17:17:32 +08006739#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07006740#define FORCEWAKE_VLV 0x1300b0
6741#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08006742#define FORCEWAKE_MEDIA_VLV 0x1300b8
6743#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03006744#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00006745#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08006746#define VLV_GTLC_WAKE_CTRL 0x130090
Imre Deak981a5ae2014-04-14 20:24:22 +03006747#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
6748#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
6749#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
6750
Jesse Barnesd62b4892013-03-08 10:45:53 -08006751#define VLV_GTLC_PW_STATUS 0x130094
Imre Deak981a5ae2014-04-14 20:24:22 +03006752#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
6753#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
6754#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
6755#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Keith Packard8d715f02011-11-18 20:39:01 -08006756#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Zhe Wang38cff0b2014-11-04 17:07:04 +00006757#define FORCEWAKE_MEDIA_GEN9 0xa270
6758#define FORCEWAKE_RENDER_GEN9 0xa278
6759#define FORCEWAKE_BLITTER_GEN9 0xa188
6760#define FORCEWAKE_ACK_MEDIA_GEN9 0x0D88
6761#define FORCEWAKE_ACK_RENDER_GEN9 0x0D84
6762#define FORCEWAKE_ACK_BLITTER_GEN9 0x130044
Chris Wilsonc5836c22012-10-17 12:09:55 +01006763#define FORCEWAKE_KERNEL 0x1
6764#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08006765#define FORCEWAKE_MT_ACK 0x130040
6766#define ECOBUS 0xa180
6767#define FORCEWAKE_MT_ENABLE (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +03006768#define VLV_SPAREG2H 0xA194
Chris Wilson8fd26852010-12-08 18:40:43 +00006769
Ben Widawskydd202c62012-02-09 10:15:18 +01006770#define GTFIFODBG 0x120000
Ville Syrjälä90f256b2013-11-14 01:59:59 +02006771#define GT_FIFO_SBDROPERR (1<<6)
6772#define GT_FIFO_BLOBDROPERR (1<<5)
6773#define GT_FIFO_SB_READ_ABORTERR (1<<4)
6774#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01006775#define GT_FIFO_OVFERR (1<<2)
6776#define GT_FIFO_IAWRERR (1<<1)
6777#define GT_FIFO_IARDERR (1<<0)
6778
Ville Syrjälä46520e22013-11-14 02:00:00 +02006779#define GTFIFOCTL 0x120008
6780#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01006781#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05306782#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
6783#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00006784
Ben Widawsky05e21cc2013-07-04 11:02:04 -07006785#define HSW_IDICR 0x9008
6786#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
6787#define HSW_EDRAM_PRESENT 0x120010
Damien Lespiau2db59d52015-02-03 14:25:14 +00006788#define EDRAM_ENABLED 0x1
Ben Widawsky05e21cc2013-07-04 11:02:04 -07006789
Daniel Vetter80e829f2012-03-31 11:21:57 +02006790#define GEN6_UCGCTL1 0x9400
Ville Syrjäläe4443e42014-04-09 13:28:41 +03006791# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02006792# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02006793# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02006794
Eric Anholt406478d2011-11-07 16:07:04 -08006795#define GEN6_UCGCTL2 0x9404
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00006796# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07006797# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07006798# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08006799# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08006800# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08006801# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08006802
Imre Deak9e72b462014-05-05 15:13:55 +03006803#define GEN6_UCGCTL3 0x9408
6804
Jesse Barnese3f33d42012-06-14 11:04:50 -07006805#define GEN7_UCGCTL4 0x940c
6806#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
6807
Imre Deak9e72b462014-05-05 15:13:55 +03006808#define GEN6_RCGCTL1 0x9410
6809#define GEN6_RCGCTL2 0x9414
6810#define GEN6_RSTCTL 0x9420
6811
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006812#define GEN8_UCGCTL6 0x9430
Damien Lespiau9253c2e2015-02-09 19:33:10 +00006813#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006814#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
Ben Widawsky868434c2015-03-11 10:49:32 +02006815#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006816
Imre Deak9e72b462014-05-05 15:13:55 +03006817#define GEN6_GFXPAUSE 0xA000
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006818#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00006819#define GEN6_TURBO_DISABLE (1<<31)
6820#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03006821#define HSW_FREQUENCY(x) ((x)<<24)
Akash Goelde43ae92015-03-06 11:07:14 +05306822#define GEN9_FREQUENCY(x) ((x)<<23)
Chris Wilson8fd26852010-12-08 18:40:43 +00006823#define GEN6_OFFSET(x) ((x)<<19)
6824#define GEN6_AGGRESSIVE_TURBO (0<<15)
6825#define GEN6_RC_VIDEO_FREQ 0xA00C
6826#define GEN6_RC_CONTROL 0xA090
6827#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
6828#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
6829#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
6830#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
6831#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006832#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006833#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00006834#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
6835#define GEN6_RC_CTL_HW_ENABLE (1<<31)
6836#define GEN6_RP_DOWN_TIMEOUT 0xA010
6837#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006838#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08006839#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08006840#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05306841#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08006842#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08006843#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05306844#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00006845#define GEN6_RP_CONTROL 0xA024
6846#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08006847#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
6848#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
6849#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
6850#define GEN6_RP_MEDIA_HW_MODE (1<<9)
6851#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00006852#define GEN6_RP_MEDIA_IS_GFX (1<<8)
6853#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006854#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
6855#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
6856#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006857#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006858#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00006859#define GEN6_RP_UP_THRESHOLD 0xA02C
6860#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08006861#define GEN6_RP_CUR_UP_EI 0xA050
6862#define GEN6_CURICONT_MASK 0xffffff
6863#define GEN6_RP_CUR_UP 0xA054
6864#define GEN6_CURBSYTAVG_MASK 0xffffff
6865#define GEN6_RP_PREV_UP 0xA058
6866#define GEN6_RP_CUR_DOWN_EI 0xA05C
6867#define GEN6_CURIAVG_MASK 0xffffff
6868#define GEN6_RP_CUR_DOWN 0xA060
6869#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00006870#define GEN6_RP_UP_EI 0xA068
6871#define GEN6_RP_DOWN_EI 0xA06C
6872#define GEN6_RP_IDLE_HYSTERSIS 0xA070
Imre Deak9e72b462014-05-05 15:13:55 +03006873#define GEN6_RPDEUHWTC 0xA080
6874#define GEN6_RPDEUC 0xA084
6875#define GEN6_RPDEUCSW 0xA088
Chris Wilson8fd26852010-12-08 18:40:43 +00006876#define GEN6_RC_STATE 0xA094
6877#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
6878#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
6879#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
6880#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
6881#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
6882#define GEN6_RC_SLEEP 0xA0B0
Imre Deak9e72b462014-05-05 15:13:55 +03006883#define GEN6_RCUBMABDTMR 0xA0B0
Chris Wilson8fd26852010-12-08 18:40:43 +00006884#define GEN6_RC1e_THRESHOLD 0xA0B4
6885#define GEN6_RC6_THRESHOLD 0xA0B8
6886#define GEN6_RC6p_THRESHOLD 0xA0BC
Imre Deak9e72b462014-05-05 15:13:55 +03006887#define VLV_RCEDATA 0xA0BC
Chris Wilson8fd26852010-12-08 18:40:43 +00006888#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006889#define GEN6_PMINTRMSK 0xA168
Deepak Sbaccd452014-05-15 20:58:09 +03006890#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
Imre Deak9e72b462014-05-05 15:13:55 +03006891#define VLV_PWRDWNUPCTL 0xA294
Zhe Wang38c23522015-01-20 12:23:04 +00006892#define GEN9_MEDIA_PG_IDLE_HYSTERESIS 0xA0C4
6893#define GEN9_RENDER_PG_IDLE_HYSTERESIS 0xA0C8
6894#define GEN9_PG_ENABLE 0xA210
Sagar Kamblea4104c52015-04-10 14:11:29 +05306895#define GEN9_RENDER_PG_ENABLE (1<<0)
6896#define GEN9_MEDIA_PG_ENABLE (1<<1)
Chris Wilson8fd26852010-12-08 18:40:43 +00006897
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05306898#define VLV_CHICKEN_3 (VLV_DISPLAY_BASE + 0x7040C)
6899#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
6900#define PIXEL_OVERLAP_CNT_SHIFT 30
6901
Chris Wilson8fd26852010-12-08 18:40:43 +00006902#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07006903#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00006904#define GEN6_PMIIR 0x44028
6905#define GEN6_PMIER 0x4402C
6906#define GEN6_PM_MBOX_EVENT (1<<25)
6907#define GEN6_PM_THERMAL_EVENT (1<<24)
6908#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
6909#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
6910#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
6911#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
6912#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07006913#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07006914 GEN6_PM_RP_DOWN_THRESHOLD | \
6915 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00006916
Ville Syrjälä22dfe792015-09-18 20:03:16 +03006917#define GEN7_GT_SCRATCH(i) (0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03006918#define GEN7_GT_SCRATCH_REG_NUM 8
6919
Deepak S76c3552f2014-01-30 23:08:16 +05306920#define VLV_GTLC_SURVIVABILITY_REG 0x130098
6921#define VLV_GFX_CLK_STATUS_BIT (1<<3)
6922#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
6923
Ben Widawskycce66a22012-03-27 18:59:38 -07006924#define GEN6_GT_GFX_RC6_LOCKED 0x138104
Jesse Barnes49798eb2013-09-26 17:55:57 -07006925#define VLV_COUNTER_CONTROL 0x138104
6926#define VLV_COUNT_RANGE_HIGH (1<<15)
Deepak S31685c22014-07-03 17:33:01 -04006927#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
6928#define VLV_RENDER_RC0_COUNT_EN (1<<4)
Jesse Barnes49798eb2013-09-26 17:55:57 -07006929#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
6930#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ben Widawskycce66a22012-03-27 18:59:38 -07006931#define GEN6_GT_GFX_RC6 0x138108
Imre Deak9cc19be2014-04-14 20:24:24 +03006932#define VLV_GT_RENDER_RC6 0x138108
6933#define VLV_GT_MEDIA_RC6 0x13810C
6934
Ben Widawskycce66a22012-03-27 18:59:38 -07006935#define GEN6_GT_GFX_RC6p 0x13810C
6936#define GEN6_GT_GFX_RC6pp 0x138110
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006937#define VLV_RENDER_C0_COUNT 0x138118
6938#define VLV_MEDIA_C0_COUNT 0x13811C
Ben Widawskycce66a22012-03-27 18:59:38 -07006939
Chris Wilson8fd26852010-12-08 18:40:43 +00006940#define GEN6_PCODE_MAILBOX 0x138124
6941#define GEN6_PCODE_READY (1<<31)
Ben Widawsky31643d52012-09-26 10:34:01 -07006942#define GEN6_PCODE_WRITE_RC6VIDS 0x4
6943#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01006944#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
6945#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006946#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01006947#define GEN9_PCODE_READ_MEM_LATENCY 0x6
6948#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
6949#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
6950#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
6951#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006952#define SKL_PCODE_CDCLK_CONTROL 0x7
6953#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
6954#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01006955#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
6956#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
6957#define GEN6_READ_OC_PARAMS 0xc
Paulo Zanoni515b2392013-09-10 19:36:37 -03006958#define GEN6_PCODE_READ_D_COMP 0x10
6959#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306960#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07006961#define DISPLAY_IPS_CONTROL 0x19
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006962#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Chris Wilson8fd26852010-12-08 18:40:43 +00006963#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07006964#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01006965#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Damien Lespiaudddab342014-11-13 17:51:50 +00006966#define GEN6_PCODE_DATA1 0x13812C
Chris Wilson8fd26852010-12-08 18:40:43 +00006967
Ben Widawsky4d855292011-12-12 19:34:16 -08006968#define GEN6_GT_CORE_STATUS 0x138060
6969#define GEN6_CORE_CPD_STATE_MASK (7<<4)
6970#define GEN6_RCn_MASK 7
6971#define GEN6_RC0 0
6972#define GEN6_RC3 2
6973#define GEN6_RC6 3
6974#define GEN6_RC7 4
6975
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02006976#define GEN8_GT_SLICE_INFO 0x138064
6977#define GEN8_LSLICESTAT_MASK 0x7
6978
Jeff McGee5575f032015-02-27 10:22:32 -08006979#define CHV_POWER_SS0_SIG1 0xa720
6980#define CHV_POWER_SS1_SIG1 0xa728
6981#define CHV_SS_PG_ENABLE (1<<1)
6982#define CHV_EU08_PG_ENABLE (1<<9)
6983#define CHV_EU19_PG_ENABLE (1<<17)
6984#define CHV_EU210_PG_ENABLE (1<<25)
6985
6986#define CHV_POWER_SS0_SIG2 0xa724
6987#define CHV_POWER_SS1_SIG2 0xa72c
6988#define CHV_EU311_PG_ENABLE (1<<1)
6989
Jeff McGee1c046bc2015-04-03 18:13:18 -07006990#define GEN9_SLICE_PGCTL_ACK(slice) (0x804c + (slice)*0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06006991#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Jeff McGee1c046bc2015-04-03 18:13:18 -07006992#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
Jeff McGee7f992ab2015-02-13 10:27:55 -06006993
Jeff McGee1c046bc2015-04-03 18:13:18 -07006994#define GEN9_SS01_EU_PGCTL_ACK(slice) (0x805c + (slice)*0x8)
6995#define GEN9_SS23_EU_PGCTL_ACK(slice) (0x8060 + (slice)*0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06006996#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
6997#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
6998#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
6999#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
7000#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
7001#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
7002#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
7003#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
7004
Ben Widawskye3689192012-05-25 16:56:22 -07007005#define GEN7_MISCCPCTL (0x9424)
Alex Dai33a732f2015-08-12 15:43:36 +01007006#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
7007#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
7008#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
Arun Siluvery5b88aba2015-09-08 10:31:49 +01007009#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
Ben Widawskye3689192012-05-25 16:56:22 -07007010
Arun Siluvery245d9662015-08-03 20:24:56 +01007011#define GEN8_GARBCNTL 0xB004
7012#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
7013
Ben Widawskye3689192012-05-25 16:56:22 -07007014/* IVYBRIDGE DPF */
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02007015#define GEN7_L3CDERRST1(slice) (0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07007016#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
7017#define GEN7_PARITY_ERROR_VALID (1<<13)
7018#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
7019#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
7020#define GEN7_PARITY_ERROR_ROW(reg) \
7021 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
7022#define GEN7_PARITY_ERROR_BANK(reg) \
7023 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
7024#define GEN7_PARITY_ERROR_SUBBANK(reg) \
7025 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
7026#define GEN7_L3CDERRST1_ENABLE (1<<7)
7027
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02007028#define GEN7_L3LOG(slice, i) (0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07007029#define GEN7_L3LOG_SIZE 0x80
7030
Jesse Barnes12f33822012-10-25 12:15:45 -07007031#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
7032#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
7033#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07007034#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Nick Hoath983b4b92015-04-10 13:12:25 +01007035#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
Jesse Barnes12f33822012-10-25 12:15:45 -07007036#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
7037
Damien Lespiau3ca5da42014-03-26 18:18:01 +00007038#define GEN9_HALF_SLICE_CHICKEN5 0xe188
7039#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
Damien Lespiaue2db7072015-02-09 19:33:21 +00007040#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00007041
Kenneth Graunkec8966e12014-02-26 23:59:30 -08007042#define GEN8_ROW_CHICKEN 0xe4f0
7043#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08007044#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08007045
Jesse Barnes8ab43972012-10-25 12:15:42 -07007046#define GEN7_ROW_CHICKEN2 0xe4f4
7047#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
7048#define DOP_CLOCK_GATING_DISABLE (1<<0)
7049
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007050#define HSW_ROW_CHICKEN3 0xe49c
7051#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
7052
Robert Beckett6b6d5622015-09-08 10:31:52 +01007053#define HALF_SLICE_CHICKEN2 0xe180
7054#define GEN8_ST_PO_DISABLE (1<<13)
7055
Ben Widawskyfd392b62013-11-04 22:52:39 -08007056#define HALF_SLICE_CHICKEN3 0xe184
Kenneth Graunke94411592014-12-31 16:23:00 -08007057#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
Ben Widawskyfd392b62013-11-04 22:52:39 -08007058#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Nick Hoath84241712015-02-05 10:47:20 +00007059#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
Ben Widawskybf663472013-11-02 21:07:57 -07007060#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08007061
Nick Hoathcac23df2015-02-05 10:47:22 +00007062#define GEN9_HALF_SLICE_CHICKEN7 0xe194
7063#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
7064
Jani Nikulac46f1112014-10-27 16:26:52 +02007065/* Audio */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00007066#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02007067#define INTEL_AUDIO_DEVCL 0x808629FB
7068#define INTEL_AUDIO_DEVBLC 0x80862801
7069#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08007070
7071#define G4X_AUD_CNTL_ST 0x620B4
Jani Nikulac46f1112014-10-27 16:26:52 +02007072#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
7073#define G4X_ELDV_DEVCTG (1 << 14)
7074#define G4X_ELD_ADDR_MASK (0xf << 5)
7075#define G4X_ELD_ACK (1 << 4)
Wu Fengguange0dac652011-09-05 14:25:34 +08007076#define G4X_HDMIW_HDMIEDID 0x6210C
7077
Jani Nikulac46f1112014-10-27 16:26:52 +02007078#define _IBX_HDMIW_HDMIEDID_A 0xE2050
7079#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Wang Xingchao9b138a82012-08-09 16:52:18 +08007080#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02007081 _IBX_HDMIW_HDMIEDID_A, \
7082 _IBX_HDMIW_HDMIEDID_B)
7083#define _IBX_AUD_CNTL_ST_A 0xE20B4
7084#define _IBX_AUD_CNTL_ST_B 0xE21B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08007085#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02007086 _IBX_AUD_CNTL_ST_A, \
7087 _IBX_AUD_CNTL_ST_B)
7088#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
7089#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
7090#define IBX_ELD_ACK (1 << 4)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007091#define IBX_AUD_CNTL_ST2 0xE20C0
Jani Nikula82910ac2014-10-27 16:26:59 +02007092#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
7093#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08007094
Jani Nikulac46f1112014-10-27 16:26:52 +02007095#define _CPT_HDMIW_HDMIEDID_A 0xE5050
7096#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Wang Xingchao9b138a82012-08-09 16:52:18 +08007097#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02007098 _CPT_HDMIW_HDMIEDID_A, \
7099 _CPT_HDMIW_HDMIEDID_B)
7100#define _CPT_AUD_CNTL_ST_A 0xE50B4
7101#define _CPT_AUD_CNTL_ST_B 0xE51B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08007102#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02007103 _CPT_AUD_CNTL_ST_A, \
7104 _CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007105#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08007106
Jani Nikulac46f1112014-10-27 16:26:52 +02007107#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
7108#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007109#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02007110 _VLV_HDMIW_HDMIEDID_A, \
7111 _VLV_HDMIW_HDMIEDID_B)
7112#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
7113#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007114#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02007115 _VLV_AUD_CNTL_ST_A, \
7116 _VLV_AUD_CNTL_ST_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007117#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
7118
Eric Anholtae662d32012-01-03 09:23:29 -08007119/* These are the 4 32-bit write offset registers for each stream
7120 * output buffer. It determines the offset from the
7121 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
7122 */
7123#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
7124
Jani Nikulac46f1112014-10-27 16:26:52 +02007125#define _IBX_AUD_CONFIG_A 0xe2000
7126#define _IBX_AUD_CONFIG_B 0xe2100
Wang Xingchao9b138a82012-08-09 16:52:18 +08007127#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02007128 _IBX_AUD_CONFIG_A, \
7129 _IBX_AUD_CONFIG_B)
7130#define _CPT_AUD_CONFIG_A 0xe5000
7131#define _CPT_AUD_CONFIG_B 0xe5100
Wang Xingchao9b138a82012-08-09 16:52:18 +08007132#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02007133 _CPT_AUD_CONFIG_A, \
7134 _CPT_AUD_CONFIG_B)
7135#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
7136#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007137#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02007138 _VLV_AUD_CONFIG_A, \
7139 _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007140
Wu Fengguangb6daa022012-01-06 14:41:31 -06007141#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
7142#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
7143#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02007144#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007145#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02007146#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007147#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03007148#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
7149#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
7150#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
7151#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
7152#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
7153#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
7154#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
7155#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
7156#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
7157#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
7158#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007159#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
7160
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007161/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02007162#define _HSW_AUD_CONFIG_A 0x65000
7163#define _HSW_AUD_CONFIG_B 0x65100
7164#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
7165 _HSW_AUD_CONFIG_A, \
7166 _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007167
Jani Nikulac46f1112014-10-27 16:26:52 +02007168#define _HSW_AUD_MISC_CTRL_A 0x65010
7169#define _HSW_AUD_MISC_CTRL_B 0x65110
7170#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
7171 _HSW_AUD_MISC_CTRL_A, \
7172 _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007173
Jani Nikulac46f1112014-10-27 16:26:52 +02007174#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
7175#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
7176#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
7177 _HSW_AUD_DIP_ELD_CTRL_ST_A, \
7178 _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007179
7180/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02007181#define _HSW_AUD_DIG_CNVT_1 0x65080
7182#define _HSW_AUD_DIG_CNVT_2 0x65180
7183#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
7184 _HSW_AUD_DIG_CNVT_1, \
7185 _HSW_AUD_DIG_CNVT_2)
7186#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007187
Jani Nikulac46f1112014-10-27 16:26:52 +02007188#define _HSW_AUD_EDID_DATA_A 0x65050
7189#define _HSW_AUD_EDID_DATA_B 0x65150
7190#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
7191 _HSW_AUD_EDID_DATA_A, \
7192 _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007193
Jani Nikulac46f1112014-10-27 16:26:52 +02007194#define HSW_AUD_PIPE_CONV_CFG 0x6507c
7195#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0
Jani Nikula82910ac2014-10-27 16:26:59 +02007196#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
7197#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
7198#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
7199#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007200
Lu, Han632f3ab2015-05-05 09:05:47 +08007201#define HSW_AUD_CHICKENBIT 0x65f10
7202#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
7203
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007204/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02007205#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
7206#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
7207#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
7208#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03007209#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
7210#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007211#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007212#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
7213#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007214#define HSW_PWR_WELL_FORCE_ON (1<<19)
7215#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007216
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00007217/* SKL Fuse Status */
7218#define SKL_FUSE_STATUS 0x42000
7219#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
7220#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
7221#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
7222#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
7223
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007224/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007225#define _TRANS_DDI_FUNC_CTL_A 0x60400
7226#define _TRANS_DDI_FUNC_CTL_B 0x61400
7227#define _TRANS_DDI_FUNC_CTL_C 0x62400
7228#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
7229#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007230
Paulo Zanoniad80a812012-10-24 16:06:19 -02007231#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007232/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02007233#define TRANS_DDI_PORT_MASK (7<<28)
Daniel Vetter26804af2014-06-25 22:01:55 +03007234#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoniad80a812012-10-24 16:06:19 -02007235#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
7236#define TRANS_DDI_PORT_NONE (0<<28)
7237#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
7238#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
7239#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
7240#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
7241#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
7242#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
7243#define TRANS_DDI_BPC_MASK (7<<20)
7244#define TRANS_DDI_BPC_8 (0<<20)
7245#define TRANS_DDI_BPC_10 (1<<20)
7246#define TRANS_DDI_BPC_6 (2<<20)
7247#define TRANS_DDI_BPC_12 (3<<20)
7248#define TRANS_DDI_PVSYNC (1<<17)
7249#define TRANS_DDI_PHSYNC (1<<16)
7250#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
7251#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
7252#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
7253#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
7254#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
Dave Airlie01b887c2014-05-02 11:17:41 +10007255#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
Paulo Zanoniad80a812012-10-24 16:06:19 -02007256#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007257
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007258/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007259#define _DP_TP_CTL_A 0x64040
7260#define _DP_TP_CTL_B 0x64140
7261#define DP_TP_CTL(port) _PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007262#define DP_TP_CTL_ENABLE (1<<31)
7263#define DP_TP_CTL_MODE_SST (0<<27)
7264#define DP_TP_CTL_MODE_MST (1<<27)
Dave Airlie01b887c2014-05-02 11:17:41 +10007265#define DP_TP_CTL_FORCE_ACT (1<<25)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007266#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007267#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007268#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
7269#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
7270#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007271#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
7272#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007273#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007274#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007275
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007276/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007277#define _DP_TP_STATUS_A 0x64044
7278#define _DP_TP_STATUS_B 0x64144
7279#define DP_TP_STATUS(port) _PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Dave Airlie01b887c2014-05-02 11:17:41 +10007280#define DP_TP_STATUS_IDLE_DONE (1<<25)
7281#define DP_TP_STATUS_ACT_SENT (1<<24)
7282#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
7283#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
7284#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
7285#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
7286#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007287
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007288/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007289#define _DDI_BUF_CTL_A 0x64000
7290#define _DDI_BUF_CTL_B 0x64100
7291#define DDI_BUF_CTL(port) _PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007292#define DDI_BUF_CTL_ENABLE (1<<31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05307293#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007294#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00007295#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007296#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02007297#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02007298#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03007299#define DDI_PORT_WIDTH_MASK (7 << 1)
7300#define DDI_PORT_WIDTH_SHIFT 1
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007301#define DDI_INIT_DISPLAY_DETECTED (1<<0)
7302
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007303/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007304#define _DDI_BUF_TRANS_A 0x64E00
7305#define _DDI_BUF_TRANS_B 0x64E60
7306#define DDI_BUF_TRANS_LO(port, i) (_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
7307#define DDI_BUF_TRANS_HI(port, i) (_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007308
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007309/* Sideband Interface (SBI) is programmed indirectly, via
7310 * SBI_ADDR, which contains the register offset; and SBI_DATA,
7311 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007312#define SBI_ADDR 0xC6000
7313#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007314#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02007315#define SBI_CTL_DEST_ICLK (0x0<<16)
7316#define SBI_CTL_DEST_MPHY (0x1<<16)
7317#define SBI_CTL_OP_IORD (0x2<<8)
7318#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007319#define SBI_CTL_OP_CRRD (0x6<<8)
7320#define SBI_CTL_OP_CRWR (0x7<<8)
7321#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007322#define SBI_RESPONSE_SUCCESS (0x0<<1)
7323#define SBI_BUSY (0x1<<0)
7324#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007325
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007326/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007327#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007328#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
7329#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
7330#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
7331#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007332#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007333#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007334#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007335#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02007336#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007337#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007338#define SBI_SSCAUXDIV6 0x0610
7339#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007340#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007341#define SBI_GEN0 0x1f00
7342#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007343
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007344/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007345#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03007346#define PIXCLK_GATE_UNGATE (1<<0)
7347#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007348
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007349/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007350#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007351#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01007352#define SPLL_PLL_SSC (1<<28)
7353#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08007354#define SPLL_PLL_LCPLL (3<<28)
7355#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007356#define SPLL_PLL_FREQ_810MHz (0<<26)
7357#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08007358#define SPLL_PLL_FREQ_2700MHz (2<<26)
7359#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007360
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007361/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007362#define _WRPLL_CTL1 0x46040
7363#define _WRPLL_CTL2 0x46060
7364#define WRPLL_CTL(pll) _PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007365#define WRPLL_PLL_ENABLE (1<<31)
Daniel Vetter114fe482014-06-25 22:01:48 +03007366#define WRPLL_PLL_SSC (1<<28)
7367#define WRPLL_PLL_NON_SSC (2<<28)
7368#define WRPLL_PLL_LCPLL (3<<28)
7369#define WRPLL_PLL_REF_MASK (3<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03007370/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007371#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08007372#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007373#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08007374#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
7375#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007376#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08007377#define WRPLL_DIVIDER_FB_SHIFT 16
7378#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007379
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007380/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007381#define _PORT_CLK_SEL_A 0x46100
7382#define _PORT_CLK_SEL_B 0x46104
7383#define PORT_CLK_SEL(port) _PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007384#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
7385#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
7386#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007387#define PORT_CLK_SEL_SPLL (3<<29)
Daniel Vetter716c2e52014-06-25 22:02:02 +03007388#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007389#define PORT_CLK_SEL_WRPLL1 (4<<29)
7390#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007391#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08007392#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007393
Paulo Zanonibb523fc2012-10-23 18:29:56 -02007394/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007395#define _TRANS_CLK_SEL_A 0x46140
7396#define _TRANS_CLK_SEL_B 0x46144
7397#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02007398/* For each transcoder, we need to select the corresponding port clock */
7399#define TRANS_CLK_SEL_DISABLED (0x0<<29)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007400#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007401
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007402#define _TRANSA_MSA_MISC 0x60410
7403#define _TRANSB_MSA_MISC 0x61410
7404#define _TRANSC_MSA_MISC 0x62410
7405#define _TRANS_EDP_MSA_MISC 0x6f410
7406#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, _TRANSA_MSA_MISC)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007407
Paulo Zanonic9809792012-10-23 18:30:00 -02007408#define TRANS_MSA_SYNC_CLK (1<<0)
7409#define TRANS_MSA_6_BPC (0<<5)
7410#define TRANS_MSA_8_BPC (1<<5)
7411#define TRANS_MSA_10_BPC (2<<5)
7412#define TRANS_MSA_12_BPC (3<<5)
7413#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03007414
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007415/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007416#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007417#define LCPLL_PLL_DISABLE (1<<31)
7418#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03007419#define LCPLL_CLK_FREQ_MASK (3<<26)
7420#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07007421#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
7422#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
7423#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007424#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007425#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007426#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007427#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03007428#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007429#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
7430
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007431/*
7432 * SKL Clocks
7433 */
7434
7435/* CDCLK_CTL */
7436#define CDCLK_CTL 0x46000
7437#define CDCLK_FREQ_SEL_MASK (3<<26)
7438#define CDCLK_FREQ_450_432 (0<<26)
7439#define CDCLK_FREQ_540 (1<<26)
7440#define CDCLK_FREQ_337_308 (2<<26)
7441#define CDCLK_FREQ_675_617 (3<<26)
7442#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
7443
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307444#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
7445#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
7446#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
7447#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
7448#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
7449#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
7450
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007451/* LCPLL_CTL */
7452#define LCPLL1_CTL 0x46010
7453#define LCPLL2_CTL 0x46014
7454#define LCPLL_PLL_ENABLE (1<<31)
7455
7456/* DPLL control1 */
7457#define DPLL_CTRL1 0x6C058
7458#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
7459#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
Damien Lespiau71cd8422015-04-30 16:39:17 +01007460#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
7461#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
7462#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007463#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01007464#define DPLL_CTRL1_LINK_RATE_2700 0
7465#define DPLL_CTRL1_LINK_RATE_1350 1
7466#define DPLL_CTRL1_LINK_RATE_810 2
7467#define DPLL_CTRL1_LINK_RATE_1620 3
7468#define DPLL_CTRL1_LINK_RATE_1080 4
7469#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007470
7471/* DPLL control2 */
7472#define DPLL_CTRL2 0x6C05C
Ville Syrjälä68d97532015-09-18 20:03:39 +03007473#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007474#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
Satheeshakrishna M540e7322014-11-13 14:55:16 +00007475#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007476#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007477#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
7478
7479/* DPLL Status */
7480#define DPLL_STATUS 0x6C060
7481#define DPLL_LOCK(id) (1<<((id)*8))
7482
7483/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007484#define _DPLL1_CFGCR1 0x6C040
7485#define _DPLL2_CFGCR1 0x6C048
7486#define _DPLL3_CFGCR1 0x6C050
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007487#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
7488#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007489#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007490#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
7491
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007492#define _DPLL1_CFGCR2 0x6C044
7493#define _DPLL2_CFGCR2 0x6C04C
7494#define _DPLL3_CFGCR2 0x6C054
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007495#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007496#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
7497#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007498#define DPLL_CFGCR2_KDIV_MASK (3<<5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007499#define DPLL_CFGCR2_KDIV(x) ((x)<<5)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007500#define DPLL_CFGCR2_KDIV_5 (0<<5)
7501#define DPLL_CFGCR2_KDIV_2 (1<<5)
7502#define DPLL_CFGCR2_KDIV_3 (2<<5)
7503#define DPLL_CFGCR2_KDIV_1 (3<<5)
7504#define DPLL_CFGCR2_PDIV_MASK (7<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007505#define DPLL_CFGCR2_PDIV(x) ((x)<<2)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007506#define DPLL_CFGCR2_PDIV_1 (0<<2)
7507#define DPLL_CFGCR2_PDIV_2 (1<<2)
7508#define DPLL_CFGCR2_PDIV_3 (2<<2)
7509#define DPLL_CFGCR2_PDIV_7 (4<<2)
7510#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
7511
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007512#define DPLL_CFGCR1(id) _PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR2)
7513#define DPLL_CFGCR2(id) _PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00007514
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307515/* BXT display engine PLL */
7516#define BXT_DE_PLL_CTL 0x6d000
7517#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
7518#define BXT_DE_PLL_RATIO_MASK 0xff
7519
7520#define BXT_DE_PLL_ENABLE 0x46070
7521#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
7522#define BXT_DE_PLL_LOCK (1 << 30)
7523
A.Sunil Kamath664326f2014-11-24 13:37:44 +05307524/* GEN9 DC */
7525#define DC_STATE_EN 0x45504
Imre Deak13ae3a02015-11-04 19:24:16 +02007526#define DC_STATE_DISABLE 0
A.Sunil Kamath664326f2014-11-24 13:37:44 +05307527#define DC_STATE_EN_UPTO_DC5 (1<<0)
7528#define DC_STATE_EN_DC9 (1<<3)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05307529#define DC_STATE_EN_UPTO_DC6 (2<<0)
7530#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
7531
7532#define DC_STATE_DEBUG 0x45520
7533#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
7534
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007535/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
7536 * since on HSW we can't write to it using I915_WRITE. */
7537#define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
7538#define D_COMP_BDW 0x138144
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007539#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
7540#define D_COMP_COMP_FORCE (1<<8)
7541#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007542
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03007543/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007544#define _PIPE_WM_LINETIME_A 0x45270
7545#define _PIPE_WM_LINETIME_B 0x45274
7546#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, _PIPE_WM_LINETIME_A, \
7547 _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007548#define PIPE_WM_LINETIME_MASK (0x1ff)
7549#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03007550#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007551#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03007552
7553/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007554#define SFUSE_STRAP 0xc2014
Damien Lespiau658ac4c2014-02-10 17:19:45 +00007555#define SFUSE_STRAP_FUSE_LOCK (1<<13)
7556#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03007557#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
7558#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
7559#define SFUSE_STRAP_DDID_DETECTED (1<<0)
7560
Paulo Zanoni801bcff2013-05-31 10:08:35 -03007561#define WM_MISC 0x45260
7562#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
7563
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007564#define WM_DBG 0x45280
7565#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
7566#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
7567#define WM_DBG_DISALLOW_SPRITE (1<<2)
7568
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007569/* pipe CSC */
7570#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
7571#define _PIPE_A_CSC_COEFF_BY 0x49014
7572#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
7573#define _PIPE_A_CSC_COEFF_BU 0x4901c
7574#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
7575#define _PIPE_A_CSC_COEFF_BV 0x49024
7576#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03007577#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
7578#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
7579#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007580#define _PIPE_A_CSC_PREOFF_HI 0x49030
7581#define _PIPE_A_CSC_PREOFF_ME 0x49034
7582#define _PIPE_A_CSC_PREOFF_LO 0x49038
7583#define _PIPE_A_CSC_POSTOFF_HI 0x49040
7584#define _PIPE_A_CSC_POSTOFF_ME 0x49044
7585#define _PIPE_A_CSC_POSTOFF_LO 0x49048
7586
7587#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
7588#define _PIPE_B_CSC_COEFF_BY 0x49114
7589#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
7590#define _PIPE_B_CSC_COEFF_BU 0x4911c
7591#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
7592#define _PIPE_B_CSC_COEFF_BV 0x49124
7593#define _PIPE_B_CSC_MODE 0x49128
7594#define _PIPE_B_CSC_PREOFF_HI 0x49130
7595#define _PIPE_B_CSC_PREOFF_ME 0x49134
7596#define _PIPE_B_CSC_PREOFF_LO 0x49138
7597#define _PIPE_B_CSC_POSTOFF_HI 0x49140
7598#define _PIPE_B_CSC_POSTOFF_ME 0x49144
7599#define _PIPE_B_CSC_POSTOFF_LO 0x49148
7600
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007601#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
7602#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
7603#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
7604#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
7605#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
7606#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
7607#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
7608#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
7609#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
7610#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
7611#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
7612#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
7613#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
7614
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007615/* MIPI DSI registers */
7616
7617#define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
Jani Nikula3230bf12013-08-27 15:12:16 +03007618
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307619/* BXT MIPI clock controls */
7620#define BXT_MAX_VAR_OUTPUT_KHZ 39500
7621
7622#define BXT_MIPI_CLOCK_CTL 0x46090
7623#define BXT_MIPI1_DIV_SHIFT 26
7624#define BXT_MIPI2_DIV_SHIFT 10
7625#define BXT_MIPI_DIV_SHIFT(port) \
7626 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
7627 BXT_MIPI2_DIV_SHIFT)
7628/* Var clock divider to generate TX source. Result must be < 39.5 M */
7629#define BXT_MIPI1_ESCLK_VAR_DIV_MASK (0x3F << 26)
7630#define BXT_MIPI2_ESCLK_VAR_DIV_MASK (0x3F << 10)
7631#define BXT_MIPI_ESCLK_VAR_DIV_MASK(port) \
7632 _MIPI_PORT(port, BXT_MIPI1_ESCLK_VAR_DIV_MASK, \
7633 BXT_MIPI2_ESCLK_VAR_DIV_MASK)
7634
7635#define BXT_MIPI_ESCLK_VAR_DIV(port, val) \
7636 (val << BXT_MIPI_DIV_SHIFT(port))
7637/* TX control divider to select actual TX clock output from (8x/var) */
7638#define BXT_MIPI1_TX_ESCLK_SHIFT 21
7639#define BXT_MIPI2_TX_ESCLK_SHIFT 5
7640#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
7641 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
7642 BXT_MIPI2_TX_ESCLK_SHIFT)
7643#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (3 << 21)
7644#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (3 << 5)
7645#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
7646 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
7647 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
7648#define BXT_MIPI_TX_ESCLK_8XDIV_BY2(port) \
7649 (0x0 << BXT_MIPI_TX_ESCLK_SHIFT(port))
7650#define BXT_MIPI_TX_ESCLK_8XDIV_BY4(port) \
7651 (0x1 << BXT_MIPI_TX_ESCLK_SHIFT(port))
7652#define BXT_MIPI_TX_ESCLK_8XDIV_BY8(port) \
7653 (0x2 << BXT_MIPI_TX_ESCLK_SHIFT(port))
7654/* RX control divider to select actual RX clock output from 8x*/
7655#define BXT_MIPI1_RX_ESCLK_SHIFT 19
7656#define BXT_MIPI2_RX_ESCLK_SHIFT 3
7657#define BXT_MIPI_RX_ESCLK_SHIFT(port) \
7658 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_SHIFT, \
7659 BXT_MIPI2_RX_ESCLK_SHIFT)
7660#define BXT_MIPI1_RX_ESCLK_FIXDIV_MASK (3 << 19)
7661#define BXT_MIPI2_RX_ESCLK_FIXDIV_MASK (3 << 3)
7662#define BXT_MIPI_RX_ESCLK_FIXDIV_MASK(port) \
7663 (3 << BXT_MIPI_RX_ESCLK_SHIFT(port))
7664#define BXT_MIPI_RX_ESCLK_8X_BY2(port) \
7665 (1 << BXT_MIPI_RX_ESCLK_SHIFT(port))
7666#define BXT_MIPI_RX_ESCLK_8X_BY3(port) \
7667 (2 << BXT_MIPI_RX_ESCLK_SHIFT(port))
7668#define BXT_MIPI_RX_ESCLK_8X_BY4(port) \
7669 (3 << BXT_MIPI_RX_ESCLK_SHIFT(port))
7670/* BXT-A WA: Always prog DPHY dividers to 00 */
7671#define BXT_MIPI1_DPHY_DIV_SHIFT 16
7672#define BXT_MIPI2_DPHY_DIV_SHIFT 0
7673#define BXT_MIPI_DPHY_DIV_SHIFT(port) \
7674 _MIPI_PORT(port, BXT_MIPI1_DPHY_DIV_SHIFT, \
7675 BXT_MIPI2_DPHY_DIV_SHIFT)
7676#define BXT_MIPI_1_DPHY_DIVIDER_MASK (3 << 16)
7677#define BXT_MIPI_2_DPHY_DIVIDER_MASK (3 << 0)
7678#define BXT_MIPI_DPHY_DIVIDER_MASK(port) \
7679 (3 << BXT_MIPI_DPHY_DIV_SHIFT(port))
7680
Shashank Sharmad2e08c02015-09-01 19:41:40 +05307681/* BXT MIPI mode configure */
7682#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
7683#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
7684#define BXT_MIPI_TRANS_HACTIVE(tc) _MIPI_PORT(tc, \
7685 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
7686
7687#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
7688#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
7689#define BXT_MIPI_TRANS_VACTIVE(tc) _MIPI_PORT(tc, \
7690 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
7691
7692#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
7693#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
7694#define BXT_MIPI_TRANS_VTOTAL(tc) _MIPI_PORT(tc, \
7695 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
7696
Shashank Sharmacfe01a52015-09-01 19:41:38 +05307697#define BXT_DSI_PLL_CTL 0x161000
7698#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
7699#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7700#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7701#define BXT_DSIC_16X_BY2 (1 << 10)
7702#define BXT_DSIC_16X_BY3 (2 << 10)
7703#define BXT_DSIC_16X_BY4 (3 << 10)
7704#define BXT_DSIA_16X_BY2 (1 << 8)
7705#define BXT_DSIA_16X_BY3 (2 << 8)
7706#define BXT_DSIA_16X_BY4 (3 << 8)
7707#define BXT_DSI_FREQ_SEL_SHIFT 8
7708#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
7709
7710#define BXT_DSI_PLL_RATIO_MAX 0x7D
7711#define BXT_DSI_PLL_RATIO_MIN 0x22
7712#define BXT_DSI_PLL_RATIO_MASK 0xFF
7713#define BXT_REF_CLOCK_KHZ 19500
7714
7715#define BXT_DSI_PLL_ENABLE 0x46080
7716#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
7717#define BXT_DSI_PLL_LOCKED (1 << 30)
7718
Jani Nikula3230bf12013-08-27 15:12:16 +03007719#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007720#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
7721#define MIPI_PORT_CTRL(port) _MIPI_PORT(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05307722
7723 /* BXT port control */
7724#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
7725#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
7726#define BXT_MIPI_PORT_CTRL(tc) _MIPI_PORT(tc, _BXT_MIPIA_PORT_CTRL, \
7727 _BXT_MIPIC_PORT_CTRL)
7728
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007729#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007730#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
7731#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +05307732#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +03007733#define DUAL_LINK_MODE_MASK (1 << 26)
7734#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
7735#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007736#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007737#define FLOPPED_HSTX (1 << 23)
7738#define DE_INVERT (1 << 19) /* XXX */
7739#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
7740#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
7741#define AFE_LATCHOUT (1 << 17)
7742#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007743#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
7744#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
7745#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
7746#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +03007747#define CSB_SHIFT 9
7748#define CSB_MASK (3 << 9)
7749#define CSB_20MHZ (0 << 9)
7750#define CSB_10MHZ (1 << 9)
7751#define CSB_40MHZ (2 << 9)
7752#define BANDGAP_MASK (1 << 8)
7753#define BANDGAP_PNW_CIRCUIT (0 << 8)
7754#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007755#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
7756#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
7757#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
7758#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007759#define TEARING_EFFECT_MASK (3 << 2)
7760#define TEARING_EFFECT_OFF (0 << 2)
7761#define TEARING_EFFECT_DSI (1 << 2)
7762#define TEARING_EFFECT_GPIO (2 << 2)
7763#define LANE_CONFIGURATION_SHIFT 0
7764#define LANE_CONFIGURATION_MASK (3 << 0)
7765#define LANE_CONFIGURATION_4LANE (0 << 0)
7766#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
7767#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
7768
7769#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007770#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
7771#define MIPI_TEARING_CTRL(port) _MIPI_PORT(port, \
7772 _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007773#define TEARING_EFFECT_DELAY_SHIFT 0
7774#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
7775
7776/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307777#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03007778
7779/* MIPI DSI Controller and D-PHY registers */
7780
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307781#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007782#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
7783#define MIPI_DEVICE_READY(port) _MIPI_PORT(port, _MIPIA_DEVICE_READY, \
7784 _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03007785#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
7786#define ULPS_STATE_MASK (3 << 1)
7787#define ULPS_STATE_ENTER (2 << 1)
7788#define ULPS_STATE_EXIT (1 << 1)
7789#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
7790#define DEVICE_READY (1 << 0)
7791
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307792#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007793#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
7794#define MIPI_INTR_STAT(port) _MIPI_PORT(port, _MIPIA_INTR_STAT, \
7795 _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307796#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007797#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
7798#define MIPI_INTR_EN(port) _MIPI_PORT(port, _MIPIA_INTR_EN, \
7799 _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03007800#define TEARING_EFFECT (1 << 31)
7801#define SPL_PKT_SENT_INTERRUPT (1 << 30)
7802#define GEN_READ_DATA_AVAIL (1 << 29)
7803#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
7804#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
7805#define RX_PROT_VIOLATION (1 << 26)
7806#define RX_INVALID_TX_LENGTH (1 << 25)
7807#define ACK_WITH_NO_ERROR (1 << 24)
7808#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
7809#define LP_RX_TIMEOUT (1 << 22)
7810#define HS_TX_TIMEOUT (1 << 21)
7811#define DPI_FIFO_UNDERRUN (1 << 20)
7812#define LOW_CONTENTION (1 << 19)
7813#define HIGH_CONTENTION (1 << 18)
7814#define TXDSI_VC_ID_INVALID (1 << 17)
7815#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
7816#define TXCHECKSUM_ERROR (1 << 15)
7817#define TXECC_MULTIBIT_ERROR (1 << 14)
7818#define TXECC_SINGLE_BIT_ERROR (1 << 13)
7819#define TXFALSE_CONTROL_ERROR (1 << 12)
7820#define RXDSI_VC_ID_INVALID (1 << 11)
7821#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
7822#define RXCHECKSUM_ERROR (1 << 9)
7823#define RXECC_MULTIBIT_ERROR (1 << 8)
7824#define RXECC_SINGLE_BIT_ERROR (1 << 7)
7825#define RXFALSE_CONTROL_ERROR (1 << 6)
7826#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
7827#define RX_LP_TX_SYNC_ERROR (1 << 4)
7828#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
7829#define RXEOT_SYNC_ERROR (1 << 2)
7830#define RXSOT_SYNC_ERROR (1 << 1)
7831#define RXSOT_ERROR (1 << 0)
7832
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307833#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007834#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
7835#define MIPI_DSI_FUNC_PRG(port) _MIPI_PORT(port, _MIPIA_DSI_FUNC_PRG, \
7836 _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +03007837#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
7838#define CMD_MODE_NOT_SUPPORTED (0 << 13)
7839#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
7840#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
7841#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
7842#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
7843#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
7844#define VID_MODE_FORMAT_MASK (0xf << 7)
7845#define VID_MODE_NOT_SUPPORTED (0 << 7)
7846#define VID_MODE_FORMAT_RGB565 (1 << 7)
7847#define VID_MODE_FORMAT_RGB666 (2 << 7)
7848#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
7849#define VID_MODE_FORMAT_RGB888 (4 << 7)
7850#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
7851#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
7852#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
7853#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
7854#define DATA_LANES_PRG_REG_SHIFT 0
7855#define DATA_LANES_PRG_REG_MASK (7 << 0)
7856
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307857#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007858#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
7859#define MIPI_HS_TX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_HS_TX_TIMEOUT, \
7860 _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007861#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
7862
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307863#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007864#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
7865#define MIPI_LP_RX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_LP_RX_TIMEOUT, \
7866 _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007867#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
7868
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307869#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007870#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
7871#define MIPI_TURN_AROUND_TIMEOUT(port) _MIPI_PORT(port, \
7872 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007873#define TURN_AROUND_TIMEOUT_MASK 0x3f
7874
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307875#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007876#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
7877#define MIPI_DEVICE_RESET_TIMER(port) _MIPI_PORT(port, \
7878 _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +03007879#define DEVICE_RESET_TIMER_MASK 0xffff
7880
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307881#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007882#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
7883#define MIPI_DPI_RESOLUTION(port) _MIPI_PORT(port, _MIPIA_DPI_RESOLUTION, \
7884 _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +03007885#define VERTICAL_ADDRESS_SHIFT 16
7886#define VERTICAL_ADDRESS_MASK (0xffff << 16)
7887#define HORIZONTAL_ADDRESS_SHIFT 0
7888#define HORIZONTAL_ADDRESS_MASK 0xffff
7889
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307890#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007891#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
7892#define MIPI_DBI_FIFO_THROTTLE(port) _MIPI_PORT(port, \
7893 _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03007894#define DBI_FIFO_EMPTY_HALF (0 << 0)
7895#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
7896#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
7897
7898/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307899#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007900#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
7901#define MIPI_HSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
7902 _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007903
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307904#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007905#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
7906#define MIPI_HBP_COUNT(port) _MIPI_PORT(port, _MIPIA_HBP_COUNT, \
7907 _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007908
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307909#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007910#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
7911#define MIPI_HFP_COUNT(port) _MIPI_PORT(port, _MIPIA_HFP_COUNT, \
7912 _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007913
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307914#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007915#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
7916#define MIPI_HACTIVE_AREA_COUNT(port) _MIPI_PORT(port, \
7917 _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007918
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307919#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007920#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
7921#define MIPI_VSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
7922 _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007923
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307924#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007925#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
7926#define MIPI_VBP_COUNT(port) _MIPI_PORT(port, _MIPIA_VBP_COUNT, \
7927 _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007928
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307929#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007930#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
7931#define MIPI_VFP_COUNT(port) _MIPI_PORT(port, _MIPIA_VFP_COUNT, \
7932 _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007933
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307934#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007935#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
7936#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MIPI_PORT(port, \
7937 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307938
Jani Nikula3230bf12013-08-27 15:12:16 +03007939/* regs above are bits 15:0 */
7940
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307941#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007942#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
7943#define MIPI_DPI_CONTROL(port) _MIPI_PORT(port, _MIPIA_DPI_CONTROL, \
7944 _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007945#define DPI_LP_MODE (1 << 6)
7946#define BACKLIGHT_OFF (1 << 5)
7947#define BACKLIGHT_ON (1 << 4)
7948#define COLOR_MODE_OFF (1 << 3)
7949#define COLOR_MODE_ON (1 << 2)
7950#define TURN_ON (1 << 1)
7951#define SHUTDOWN (1 << 0)
7952
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307953#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007954#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
7955#define MIPI_DPI_DATA(port) _MIPI_PORT(port, _MIPIA_DPI_DATA, \
7956 _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03007957#define COMMAND_BYTE_SHIFT 0
7958#define COMMAND_BYTE_MASK (0x3f << 0)
7959
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307960#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007961#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
7962#define MIPI_INIT_COUNT(port) _MIPI_PORT(port, _MIPIA_INIT_COUNT, \
7963 _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007964#define MASTER_INIT_TIMER_SHIFT 0
7965#define MASTER_INIT_TIMER_MASK (0xffff << 0)
7966
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307967#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007968#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
7969#define MIPI_MAX_RETURN_PKT_SIZE(port) _MIPI_PORT(port, \
7970 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +03007971#define MAX_RETURN_PKT_SIZE_SHIFT 0
7972#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
7973
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307974#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007975#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
7976#define MIPI_VIDEO_MODE_FORMAT(port) _MIPI_PORT(port, \
7977 _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007978#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
7979#define DISABLE_VIDEO_BTA (1 << 3)
7980#define IP_TG_CONFIG (1 << 2)
7981#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
7982#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
7983#define VIDEO_MODE_BURST (3 << 0)
7984
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307985#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007986#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
7987#define MIPI_EOT_DISABLE(port) _MIPI_PORT(port, _MIPIA_EOT_DISABLE, \
7988 _MIPIC_EOT_DISABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03007989#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
7990#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
7991#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
7992#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
7993#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
7994#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
7995#define CLOCKSTOP (1 << 1)
7996#define EOT_DISABLE (1 << 0)
7997
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307998#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007999#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
8000#define MIPI_LP_BYTECLK(port) _MIPI_PORT(port, _MIPIA_LP_BYTECLK, \
8001 _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +03008002#define LP_BYTECLK_SHIFT 0
8003#define LP_BYTECLK_MASK (0xffff << 0)
8004
8005/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308006#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008007#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
8008#define MIPI_LP_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_LP_GEN_DATA, \
8009 _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008010
8011/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308012#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008013#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
8014#define MIPI_HS_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_HS_GEN_DATA, \
8015 _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008016
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308017#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008018#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
8019#define MIPI_LP_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_LP_GEN_CTRL, \
8020 _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308021#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008022#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
8023#define MIPI_HS_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_HS_GEN_CTRL, \
8024 _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008025#define LONG_PACKET_WORD_COUNT_SHIFT 8
8026#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
8027#define SHORT_PACKET_PARAM_SHIFT 8
8028#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
8029#define VIRTUAL_CHANNEL_SHIFT 6
8030#define VIRTUAL_CHANNEL_MASK (3 << 6)
8031#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +03008032#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +03008033/* data type values, see include/video/mipi_display.h */
8034
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308035#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008036#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
8037#define MIPI_GEN_FIFO_STAT(port) _MIPI_PORT(port, _MIPIA_GEN_FIFO_STAT, \
8038 _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008039#define DPI_FIFO_EMPTY (1 << 28)
8040#define DBI_FIFO_EMPTY (1 << 27)
8041#define LP_CTRL_FIFO_EMPTY (1 << 26)
8042#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
8043#define LP_CTRL_FIFO_FULL (1 << 24)
8044#define HS_CTRL_FIFO_EMPTY (1 << 18)
8045#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
8046#define HS_CTRL_FIFO_FULL (1 << 16)
8047#define LP_DATA_FIFO_EMPTY (1 << 10)
8048#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
8049#define LP_DATA_FIFO_FULL (1 << 8)
8050#define HS_DATA_FIFO_EMPTY (1 << 2)
8051#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
8052#define HS_DATA_FIFO_FULL (1 << 0)
8053
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308054#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008055#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
8056#define MIPI_HS_LP_DBI_ENABLE(port) _MIPI_PORT(port, \
8057 _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008058#define DBI_HS_LP_MODE_MASK (1 << 0)
8059#define DBI_LP_MODE (1 << 0)
8060#define DBI_HS_MODE (0 << 0)
8061
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308062#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008063#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
8064#define MIPI_DPHY_PARAM(port) _MIPI_PORT(port, _MIPIA_DPHY_PARAM, \
8065 _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +03008066#define EXIT_ZERO_COUNT_SHIFT 24
8067#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
8068#define TRAIL_COUNT_SHIFT 16
8069#define TRAIL_COUNT_MASK (0x1f << 16)
8070#define CLK_ZERO_COUNT_SHIFT 8
8071#define CLK_ZERO_COUNT_MASK (0xff << 8)
8072#define PREPARE_COUNT_SHIFT 0
8073#define PREPARE_COUNT_MASK (0x3f << 0)
8074
8075/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308076#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008077#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
8078#define MIPI_DBI_BW_CTRL(port) _MIPI_PORT(port, _MIPIA_DBI_BW_CTRL, \
8079 _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008080
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308081#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
8082 + 0xb088)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008083#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308084 + 0xb888)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008085#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MIPI_PORT(port, \
8086 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008087#define LP_HS_SSW_CNT_SHIFT 16
8088#define LP_HS_SSW_CNT_MASK (0xffff << 16)
8089#define HS_LP_PWR_SW_CNT_SHIFT 0
8090#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
8091
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308092#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008093#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
8094#define MIPI_STOP_STATE_STALL(port) _MIPI_PORT(port, \
8095 _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008096#define STOP_STATE_STALL_COUNTER_SHIFT 0
8097#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
8098
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308099#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008100#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
8101#define MIPI_INTR_STAT_REG_1(port) _MIPI_PORT(port, \
8102 _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308103#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008104#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
8105#define MIPI_INTR_EN_REG_1(port) _MIPI_PORT(port, _MIPIA_INTR_EN_REG_1, \
8106 _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +03008107#define RX_CONTENTION_DETECTED (1 << 0)
8108
8109/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308110#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +03008111#define DBI_TYPEC_ENABLE (1 << 31)
8112#define DBI_TYPEC_WIP (1 << 30)
8113#define DBI_TYPEC_OPTION_SHIFT 28
8114#define DBI_TYPEC_OPTION_MASK (3 << 28)
8115#define DBI_TYPEC_FREQ_SHIFT 24
8116#define DBI_TYPEC_FREQ_MASK (0xf << 24)
8117#define DBI_TYPEC_OVERRIDE (1 << 8)
8118#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
8119#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
8120
8121
8122/* MIPI adapter registers */
8123
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308124#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008125#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
8126#define MIPI_CTRL(port) _MIPI_PORT(port, _MIPIA_CTRL, \
8127 _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008128#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
8129#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
8130#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
8131#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
8132#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
8133#define READ_REQUEST_PRIORITY_SHIFT 3
8134#define READ_REQUEST_PRIORITY_MASK (3 << 3)
8135#define READ_REQUEST_PRIORITY_LOW (0 << 3)
8136#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
8137#define RGB_FLIP_TO_BGR (1 << 2)
8138
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308139#define BXT_PIPE_SELECT_MASK (7 << 7)
8140#define BXT_PIPE_SELECT_C (2 << 7)
8141#define BXT_PIPE_SELECT_B (1 << 7)
8142#define BXT_PIPE_SELECT_A (0 << 7)
8143
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308144#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008145#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
8146#define MIPI_DATA_ADDRESS(port) _MIPI_PORT(port, _MIPIA_DATA_ADDRESS, \
8147 _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03008148#define DATA_MEM_ADDRESS_SHIFT 5
8149#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
8150#define DATA_VALID (1 << 0)
8151
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308152#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008153#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
8154#define MIPI_DATA_LENGTH(port) _MIPI_PORT(port, _MIPIA_DATA_LENGTH, \
8155 _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03008156#define DATA_LENGTH_SHIFT 0
8157#define DATA_LENGTH_MASK (0xfffff << 0)
8158
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308159#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008160#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
8161#define MIPI_COMMAND_ADDRESS(port) _MIPI_PORT(port, \
8162 _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03008163#define COMMAND_MEM_ADDRESS_SHIFT 5
8164#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
8165#define AUTO_PWG_ENABLE (1 << 2)
8166#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
8167#define COMMAND_VALID (1 << 0)
8168
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308169#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008170#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
8171#define MIPI_COMMAND_LENGTH(port) _MIPI_PORT(port, _MIPIA_COMMAND_LENGTH, \
8172 _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03008173#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
8174#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
8175
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308176#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008177#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
8178#define MIPI_READ_DATA_RETURN(port, n) \
8179 (_MIPI_PORT(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) \
Shashank Sharmaa2560a62014-06-02 18:07:48 +05308180 + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +03008181
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308182#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008183#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
8184#define MIPI_READ_DATA_VALID(port) _MIPI_PORT(port, \
8185 _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +03008186#define READ_DATA_VALID(n) (1 << (n))
8187
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008188/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00008189#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
8190#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008191
Peter Antoine3bbaba02015-07-10 20:13:11 +03008192/* MOCS (Memory Object Control State) registers */
Ville Syrjäläe6c4c762015-11-05 14:13:53 +02008193#define GEN9_LNCFCMOCS(i) (0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +03008194
Ville Syrjäläe6c4c762015-11-05 14:13:53 +02008195#define GEN9_GFX_MOCS(i) (0xc800 + (i) * 4) /* Graphics MOCS registers */
8196#define GEN9_MFX0_MOCS(i) (0xc900 + (i) * 4) /* Media 0 MOCS registers */
8197#define GEN9_MFX1_MOCS(i) (0xca00 + (i) * 4) /* Media 1 MOCS registers */
8198#define GEN9_VEBOX_MOCS(i) (0xcb00 + (i) * 4) /* Video MOCS registers */
8199#define GEN9_BLT_MOCS(i) (0xcc00 + (i) * 4) /* Blitter MOCS registers */
Peter Antoine3bbaba02015-07-10 20:13:11 +03008200
Jesse Barnes585fb112008-07-29 11:54:06 -07008201#endif /* _I915_REG_H_ */